blob: cd7b6de9376cdbaa2548a4ced7d58ff2d00a93b3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080012#include <linux/pci-aspm.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060013#include <asm-generic/pci-bridge.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090014#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070015
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
Linus Torvalds1da177e2005-04-16 15:20:36 -070018
Yinghai Lu67cdc822012-05-17 18:51:12 -070019struct resource busn_resource = {
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
Linus Torvalds1da177e2005-04-16 15:20:36 -070026/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
Yinghai Lu5cc62c22012-05-17 18:51:11 -070030static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080060static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070065/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080068 * is no device to be found on the pci_bus_type.
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070069 */
70int no_pci_devices(void)
71{
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080072 struct device *dev;
73 int no_devices;
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070074
Greg Kroah-Hartman70308922008-02-13 22:30:39 -080075 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
Zhang, Yanmined4aaad2007-07-15 23:39:39 -070080EXPORT_SYMBOL(no_pci_devices);
81
Linus Torvalds1da177e2005-04-16 15:20:36 -070082/*
Linus Torvalds1da177e2005-04-16 15:20:36 -070083 * PCI Bus Class
84 */
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040085static void release_pcibus_dev(struct device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -070086{
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040087 struct pci_bus *pci_bus = to_pci_bus(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -070091 pci_bus_remove_resources(pci_bus);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +100092 pci_release_bus_of_node(pci_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -070093 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -040098 .dev_release = &release_pcibus_dev,
Yinghai Lub9d320f2011-05-12 17:11:39 -070099 .dev_attrs = pcibus_dev_attrs,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800109{
110 u64 size = mask & maxbase; /* Find the significant bits */
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
Yinghai Lu07eddf32006-11-29 13:53:10 -0800127{
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600128 u32 mem_type;
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600129 unsigned long flags;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600130
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400135 }
136
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400141
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600147 /* 1M mem BAR treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600150 flags |= IORESOURCE_MEM_64;
151 break;
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600152 default:
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600153 /* mem unknown type treated as 32-bit BAR */
Bjorn Helgaas8d6a6a42011-06-14 13:04:29 -0600154 break;
155 }
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600156 return flags;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400157}
158
Yu Zhao0b400c72008-11-22 02:40:40 +0800159/**
160 * pci_read_base - read a PCI BAR
161 * @dev: the PCI device
162 * @type: type of the BAR
163 * @res: resource buffer to be filled in
164 * @pos: BAR position in the config space
165 *
166 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400167 */
Yu Zhao0b400c72008-11-22 02:40:40 +0800168int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400169 struct resource *res, unsigned int pos)
170{
171 u32 l, sz, mask;
Jacob Pan253d2e52010-07-16 10:19:22 -0700172 u16 orig_cmd;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700173 struct pci_bus_region region;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600174 bool bar_too_big = false, bar_disabled = false;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400175
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200176 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400177
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600178 /* No printks while decoding is disabled! */
Jacob Pan253d2e52010-07-16 10:19:22 -0700179 if (!dev->mmio_always_on) {
180 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
181 pci_write_config_word(dev, PCI_COMMAND,
182 orig_cmd & ~(PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
183 }
184
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400185 res->name = pci_name(dev);
186
187 pci_read_config_dword(dev, pos, &l);
Michael S. Tsirkin1ed67432009-10-29 17:24:59 +0200188 pci_write_config_dword(dev, pos, l | mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400189 pci_read_config_dword(dev, pos, &sz);
190 pci_write_config_dword(dev, pos, l);
191
192 /*
193 * All bits set in sz means the device isn't working properly.
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600194 * If the BAR isn't implemented, all bits must be 0. If it's a
195 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
196 * 1 must be clear.
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400197 */
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600198 if (!sz || sz == 0xffffffff)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400199 goto fail;
200
201 /*
202 * I don't know how l can have all bits set. Copied from old code.
203 * Maybe it fixes a bug on some ancient platform.
204 */
205 if (l == 0xffffffff)
206 l = 0;
207
208 if (type == pci_bar_unknown) {
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600209 res->flags = decode_bar(dev, l);
210 res->flags |= IORESOURCE_SIZEALIGN;
211 if (res->flags & IORESOURCE_IO) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400212 l &= PCI_BASE_ADDRESS_IO_MASK;
David S. Miller5aceca92011-05-23 17:12:22 -0700213 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400214 } else {
215 l &= PCI_BASE_ADDRESS_MEM_MASK;
216 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
217 }
218 } else {
219 res->flags |= (l & IORESOURCE_ROM_ENABLE);
220 l &= PCI_ROM_ADDRESS_MASK;
221 mask = (u32)PCI_ROM_ADDRESS_MASK;
222 }
223
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600224 if (res->flags & IORESOURCE_MEM_64) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400225 u64 l64 = l;
226 u64 sz64 = sz;
227 u64 mask64 = mask | (u64)~0 << 32;
228
229 pci_read_config_dword(dev, pos + 4, &l);
230 pci_write_config_dword(dev, pos + 4, ~0);
231 pci_read_config_dword(dev, pos + 4, &sz);
232 pci_write_config_dword(dev, pos + 4, l);
233
234 l64 |= ((u64)l << 32);
235 sz64 |= ((u64)sz << 32);
236
237 sz64 = pci_size(l64, sz64, mask64);
238
239 if (!sz64)
240 goto fail;
241
Matthew Wilcoxcc5499c2008-07-28 13:39:00 -0400242 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600243 bar_too_big = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400244 goto fail;
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600245 }
246
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600247 if ((sizeof(resource_size_t) < 8) && l) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400248 /* Address above 32-bit boundary; disable the BAR */
249 pci_write_config_dword(dev, pos, 0);
250 pci_write_config_dword(dev, pos + 4, 0);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700251 region.start = 0;
252 region.end = sz64;
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600253 bar_disabled = true;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400254 } else {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700255 region.start = l64;
256 region.end = l64 + sz64;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400257 }
258 } else {
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600259 sz = pci_size(l, sz, mask);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400260
Bjorn Helgaas45aa23b2010-04-22 09:02:43 -0600261 if (!sz)
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400262 goto fail;
263
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700264 region.start = l;
265 region.end = l + sz;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400266 }
267
Kevin Hao96ddef22013-05-25 19:36:26 +0800268 pcibios_bus_to_resource(dev, res, &region);
269
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600270 goto out;
271
272
273fail:
274 res->flags = 0;
275out:
Bjorn Helgaasbbffe432012-07-06 12:08:18 -0600276 if (!dev->mmio_always_on)
277 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
278
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600279 if (bar_too_big)
Kevin Hao33963e302013-05-25 19:36:25 +0800280 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600281 if (res->flags && !bar_disabled)
Kevin Hao33963e302013-05-25 19:36:25 +0800282 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
Bjorn Helgaas0ff95142012-08-23 10:53:08 -0600283
Bjorn Helgaas28c68212011-06-14 13:04:35 -0600284 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
Yinghai Lu07eddf32006-11-29 13:53:10 -0800285}
286
Linus Torvalds1da177e2005-04-16 15:20:36 -0700287static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
288{
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400289 unsigned int pos, reg;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700290
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400291 for (pos = 0; pos < howmany; pos++) {
292 struct resource *res = &dev->resource[pos];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700293 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400294 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700295 }
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400296
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297 if (rom) {
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400298 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299 dev->rom_base_reg = rom;
Matthew Wilcox6ac665c2008-07-28 13:38:59 -0400300 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
301 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
302 IORESOURCE_SIZEALIGN;
303 __pci_read_base(dev, pci_bar_mem32, res, rom);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700304 }
305}
306
Bill Pemberton15856ad2012-11-21 15:35:00 -0500307static void pci_read_bridge_io(struct pci_bus *child)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700308{
309 struct pci_dev *dev = child->self;
310 u8 io_base_lo, io_limit_lo;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600311 unsigned long io_mask, io_granularity, base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700312 struct pci_bus_region region;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600313 struct resource *res;
314
315 io_mask = PCI_IO_RANGE_MASK;
316 io_granularity = 0x1000;
317 if (dev->io_window_1k) {
318 /* Support 1K I/O space granularity */
319 io_mask = PCI_IO_1K_RANGE_MASK;
320 io_granularity = 0x400;
321 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700322
Linus Torvalds1da177e2005-04-16 15:20:36 -0700323 res = child->resource[0];
324 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
325 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600326 base = (io_base_lo & io_mask) << 8;
327 limit = (io_limit_lo & io_mask) << 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328
329 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
330 u16 io_base_hi, io_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600331
Linus Torvalds1da177e2005-04-16 15:20:36 -0700332 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
333 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600334 base |= ((unsigned long) io_base_hi << 16);
335 limit |= ((unsigned long) io_limit_hi << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700336 }
337
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600338 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700339 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700340 region.start = base;
Bjorn Helgaas2b28ae12012-07-09 13:38:57 -0600341 region.end = limit + io_granularity - 1;
342 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600343 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700344 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700345}
346
Bill Pemberton15856ad2012-11-21 15:35:00 -0500347static void pci_read_bridge_mmio(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700348{
349 struct pci_dev *dev = child->self;
350 u16 mem_base_lo, mem_limit_lo;
351 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700352 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700353 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700354
355 res = child->resource[1];
356 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
357 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600358 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
359 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600360 if (base <= limit) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700361 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700362 region.start = base;
363 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700364 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600365 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700366 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700367}
368
Bill Pemberton15856ad2012-11-21 15:35:00 -0500369static void pci_read_bridge_mmio_pref(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700370{
371 struct pci_dev *dev = child->self;
372 u16 mem_base_lo, mem_limit_lo;
373 unsigned long base, limit;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700374 struct pci_bus_region region;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700375 struct resource *res;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700376
377 res = child->resource[2];
378 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
379 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600380 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
381 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700382
383 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
384 u32 mem_base_hi, mem_limit_hi;
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600385
Linus Torvalds1da177e2005-04-16 15:20:36 -0700386 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
387 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
388
389 /*
390 * Some bridges set the base > limit by default, and some
391 * (broken) BIOSes do not initialize them. If we find
392 * this, just assume they are not being used.
393 */
394 if (mem_base_hi <= mem_limit_hi) {
395#if BITS_PER_LONG == 64
Bjorn Helgaas8f38eac2012-06-19 07:45:44 -0600396 base |= ((unsigned long) mem_base_hi) << 32;
397 limit |= ((unsigned long) mem_limit_hi) << 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700398#else
399 if (mem_base_hi || mem_limit_hi) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600400 dev_err(&dev->dev, "can't handle 64-bit "
401 "address space for bridge\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402 return;
403 }
404#endif
405 }
406 }
Bjorn Helgaas5dde3832012-07-09 13:38:41 -0600407 if (base <= limit) {
Yinghai Lu1f82de12009-04-23 20:48:32 -0700408 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
409 IORESOURCE_MEM | IORESOURCE_PREFETCH;
410 if (res->flags & PCI_PREF_RANGE_TYPE_64)
411 res->flags |= IORESOURCE_MEM_64;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700412 region.start = base;
413 region.end = limit + 0xfffff;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -0700414 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -0600415 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 }
417}
418
Bill Pemberton15856ad2012-11-21 15:35:00 -0500419void pci_read_bridge_bases(struct pci_bus *child)
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700420{
421 struct pci_dev *dev = child->self;
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700422 struct resource *res;
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700423 int i;
424
425 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
426 return;
427
Yinghai Lub918c622012-05-17 18:51:11 -0700428 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
429 &child->busn_res,
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700430 dev->transparent ? " (subtractive decode)" : "");
431
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700432 pci_bus_remove_resources(child);
433 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
434 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
435
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700436 pci_read_bridge_io(child);
437 pci_read_bridge_mmio(child);
438 pci_read_bridge_mmio_pref(child);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700439
440 if (dev->transparent) {
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700441 pci_bus_for_each_resource(child->parent, res, i) {
442 if (res) {
443 pci_bus_add_resource(child, res,
444 PCI_SUBTRACTIVE_DECODE);
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700445 dev_printk(KERN_DEBUG, &dev->dev,
446 " bridge window %pR (subtractive decode)\n",
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700447 res);
448 }
Bjorn Helgaas2adf7512010-02-23 10:24:26 -0700449 }
450 }
Bjorn Helgaasfa27b2d2010-02-23 10:24:21 -0700451}
452
Sam Ravnborg96bde062007-03-26 21:53:30 -0800453static struct pci_bus * pci_alloc_bus(void)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454{
455 struct pci_bus *b;
456
Eric Sesterhennf5afe802006-02-28 15:34:49 +0100457 b = kzalloc(sizeof(*b), GFP_KERNEL);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700458 if (b) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 INIT_LIST_HEAD(&b->node);
460 INIT_LIST_HEAD(&b->children);
461 INIT_LIST_HEAD(&b->devices);
Alex Chiangf46753c2008-06-10 15:28:50 -0600462 INIT_LIST_HEAD(&b->slots);
Bjorn Helgaas2fe2abf2010-02-23 10:24:36 -0700463 INIT_LIST_HEAD(&b->resources);
Matthew Wilcox3749c512009-12-13 08:11:32 -0500464 b->max_bus_speed = PCI_SPEED_UNKNOWN;
465 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 }
467 return b;
468}
469
Yinghai Lu7b543662012-04-02 18:31:53 -0700470static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
471{
472 struct pci_host_bridge *bridge;
473
474 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
475 if (bridge) {
476 INIT_LIST_HEAD(&bridge->windows);
477 bridge->bus = b;
478 }
479
480 return bridge;
481}
482
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500483static unsigned char pcix_bus_speed[] = {
484 PCI_SPEED_UNKNOWN, /* 0 */
485 PCI_SPEED_66MHz_PCIX, /* 1 */
486 PCI_SPEED_100MHz_PCIX, /* 2 */
487 PCI_SPEED_133MHz_PCIX, /* 3 */
488 PCI_SPEED_UNKNOWN, /* 4 */
489 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
490 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
491 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
492 PCI_SPEED_UNKNOWN, /* 8 */
493 PCI_SPEED_66MHz_PCIX_266, /* 9 */
494 PCI_SPEED_100MHz_PCIX_266, /* A */
495 PCI_SPEED_133MHz_PCIX_266, /* B */
496 PCI_SPEED_UNKNOWN, /* C */
497 PCI_SPEED_66MHz_PCIX_533, /* D */
498 PCI_SPEED_100MHz_PCIX_533, /* E */
499 PCI_SPEED_133MHz_PCIX_533 /* F */
500};
501
Matthew Wilcox3749c512009-12-13 08:11:32 -0500502static unsigned char pcie_link_speed[] = {
503 PCI_SPEED_UNKNOWN, /* 0 */
504 PCIE_SPEED_2_5GT, /* 1 */
505 PCIE_SPEED_5_0GT, /* 2 */
Matthew Wilcox9dfd97f2009-12-13 08:11:35 -0500506 PCIE_SPEED_8_0GT, /* 3 */
Matthew Wilcox3749c512009-12-13 08:11:32 -0500507 PCI_SPEED_UNKNOWN, /* 4 */
508 PCI_SPEED_UNKNOWN, /* 5 */
509 PCI_SPEED_UNKNOWN, /* 6 */
510 PCI_SPEED_UNKNOWN, /* 7 */
511 PCI_SPEED_UNKNOWN, /* 8 */
512 PCI_SPEED_UNKNOWN, /* 9 */
513 PCI_SPEED_UNKNOWN, /* A */
514 PCI_SPEED_UNKNOWN, /* B */
515 PCI_SPEED_UNKNOWN, /* C */
516 PCI_SPEED_UNKNOWN, /* D */
517 PCI_SPEED_UNKNOWN, /* E */
518 PCI_SPEED_UNKNOWN /* F */
519};
520
521void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
522{
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700523 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
Matthew Wilcox3749c512009-12-13 08:11:32 -0500524}
525EXPORT_SYMBOL_GPL(pcie_update_link_speed);
526
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500527static unsigned char agp_speeds[] = {
528 AGP_UNKNOWN,
529 AGP_1X,
530 AGP_2X,
531 AGP_4X,
532 AGP_8X
533};
534
535static enum pci_bus_speed agp_speed(int agp3, int agpstat)
536{
537 int index = 0;
538
539 if (agpstat & 4)
540 index = 3;
541 else if (agpstat & 2)
542 index = 2;
543 else if (agpstat & 1)
544 index = 1;
545 else
546 goto out;
547
548 if (agp3) {
549 index += 2;
550 if (index == 5)
551 index = 0;
552 }
553
554 out:
555 return agp_speeds[index];
556}
557
558
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500559static void pci_set_bus_speed(struct pci_bus *bus)
560{
561 struct pci_dev *bridge = bus->self;
562 int pos;
563
Matthew Wilcox45b4cdd52009-12-13 08:11:34 -0500564 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
565 if (!pos)
566 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
567 if (pos) {
568 u32 agpstat, agpcmd;
569
570 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
571 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
572
573 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
574 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
575 }
576
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500577 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
578 if (pos) {
579 u16 status;
580 enum pci_bus_speed max;
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500581
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700582 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
583 &status);
584
585 if (status & PCI_X_SSTATUS_533MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500586 max = PCI_SPEED_133MHz_PCIX_533;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700587 } else if (status & PCI_X_SSTATUS_266MHZ) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500588 max = PCI_SPEED_133MHz_PCIX_266;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700589 } else if (status & PCI_X_SSTATUS_133MHZ) {
590 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500591 max = PCI_SPEED_133MHz_PCIX_ECC;
592 } else {
593 max = PCI_SPEED_133MHz_PCIX;
594 }
595 } else {
596 max = PCI_SPEED_66MHz_PCIX;
597 }
598
599 bus->max_bus_speed = max;
Bjorn Helgaas7793eea2012-12-05 13:51:17 -0700600 bus->cur_bus_speed = pcix_bus_speed[
601 (status & PCI_X_SSTATUS_FREQ) >> 6];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500602
603 return;
604 }
605
606 pos = pci_find_capability(bridge, PCI_CAP_ID_EXP);
607 if (pos) {
608 u32 linkcap;
609 u16 linksta;
610
Jiang Liu59875ae2012-07-24 17:20:06 +0800611 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
Bjorn Helgaas231afea2012-12-05 13:51:18 -0700612 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500613
Jiang Liu59875ae2012-07-24 17:20:06 +0800614 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500615 pcie_update_link_speed(bus, linksta);
616 }
617}
618
619
Adrian Bunkcbd4e052008-04-18 13:53:55 -0700620static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
621 struct pci_dev *bridge, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622{
623 struct pci_bus *child;
624 int i;
Yinghai Lu4f535092013-01-21 13:20:52 -0800625 int ret;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700626
627 /*
628 * Allocate a new bus, and inherit stuff from the parent..
629 */
630 child = pci_alloc_bus();
631 if (!child)
632 return NULL;
633
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 child->parent = parent;
635 child->ops = parent->ops;
636 child->sysdata = parent->sysdata;
Michael S. Tsirkin6e325a62006-02-14 18:52:22 +0200637 child->bus_flags = parent->bus_flags;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400639 /* initialize some portions of the bus device, but don't register it
Yinghai Lu4f535092013-01-21 13:20:52 -0800640 * now as the parent is not properly set up yet.
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -0400641 */
642 child->dev.class = &pcibus_class;
Kay Sievers1a927132008-10-30 02:17:49 +0100643 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
645 /*
646 * Set up the primary, secondary and subordinate
647 * bus numbers.
648 */
Yinghai Lub918c622012-05-17 18:51:11 -0700649 child->number = child->busn_res.start = busnr;
650 child->primary = parent->busn_res.start;
651 child->busn_res.end = 0xff;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652
Yinghai Lu4f535092013-01-21 13:20:52 -0800653 if (!bridge) {
654 child->dev.parent = parent->bridge;
655 goto add_dev;
656 }
Yu Zhao3789fa82008-11-22 02:41:07 +0800657
658 child->self = bridge;
659 child->bridge = get_device(&bridge->dev);
Yinghai Lu4f535092013-01-21 13:20:52 -0800660 child->dev.parent = child->bridge;
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +1000661 pci_set_bus_of_node(child);
Matthew Wilcox9be60ca2009-12-13 08:11:33 -0500662 pci_set_bus_speed(child);
663
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 /* Set up default resource pointers and names.. */
Yu Zhaofde09c62008-11-22 02:39:32 +0800665 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
667 child->resource[i]->name = child->name;
668 }
669 bridge->subordinate = child;
670
Yinghai Lu4f535092013-01-21 13:20:52 -0800671add_dev:
672 ret = device_register(&child->dev);
673 WARN_ON(ret < 0);
674
Jiang Liu10a95742013-04-12 05:44:20 +0000675 pcibios_add_bus(child);
676
Yinghai Lu4f535092013-01-21 13:20:52 -0800677 /* Create legacy_io and legacy_mem files for this bus */
678 pci_create_legacy_files(child);
679
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680 return child;
681}
682
Sam Ravnborg451124a2008-02-02 22:33:43 +0100683struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684{
685 struct pci_bus *child;
686
687 child = pci_alloc_child_bus(parent, dev, busnr);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700688 if (child) {
Zhang Yanmind71374d2006-06-02 12:35:43 +0800689 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700690 list_add_tail(&child->node, &parent->children);
Zhang Yanmind71374d2006-06-02 12:35:43 +0800691 up_write(&pci_bus_sem);
Rajesh Shahe4ea9bb2005-04-28 00:25:48 -0700692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 return child;
694}
695
Sam Ravnborg96bde062007-03-26 21:53:30 -0800696static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700697{
698 struct pci_bus *parent = child->parent;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700699
700 /* Attempts to fix that up are really dangerous unless
701 we're going to re-assign all bus numbers. */
702 if (!pcibios_assign_all_busses())
703 return;
704
Yinghai Lub918c622012-05-17 18:51:11 -0700705 while (parent->parent && parent->busn_res.end < max) {
706 parent->busn_res.end = max;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700707 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
708 parent = parent->parent;
709 }
710}
711
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712/*
713 * If it's a bridge, configure it and scan the bus behind it.
714 * For CardBus bridges, we don't scan behind as the devices will
715 * be handled by the bridge driver itself.
716 *
717 * We need to process bridges in two passes -- first we scan those
718 * already configured by the BIOS and after we are done with all of
719 * them, we proceed to assigning numbers to the remaining buses in
720 * order to avoid overlaps between old and new bus numbers.
721 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500722int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723{
724 struct pci_bus *child;
725 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
Dominik Brodowski49887942005-12-08 16:53:12 +0100726 u32 buses, i, j = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700727 u16 bctl;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600728 u8 primary, secondary, subordinate;
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100729 int broken = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730
731 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600732 primary = buses & 0xFF;
733 secondary = (buses >> 8) & 0xFF;
734 subordinate = (buses >> 16) & 0xFF;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700735
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600736 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
737 secondary, subordinate, pass);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
Yinghai Lu71f6bd42012-01-30 12:25:24 +0100739 if (!primary && (primary != bus->number) && secondary && subordinate) {
740 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
741 primary = bus->number;
742 }
743
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100744 /* Check if setup is sensible at all */
745 if (!pass &&
Yinghai Lu1965f662012-09-10 17:19:33 -0700746 (primary != bus->number || secondary <= bus->number ||
747 secondary > subordinate)) {
748 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
749 secondary, subordinate);
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100750 broken = 1;
751 }
752
Linus Torvalds1da177e2005-04-16 15:20:36 -0700753 /* Disable MasterAbortMode during probing to avoid reporting
754 of bus errors (in some architectures) */
755 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
756 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
757 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
758
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600759 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
760 !is_cardbus && !broken) {
761 unsigned int cmax;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 /*
763 * Bus already configured by firmware, process it in the first
764 * pass and just note the configuration.
765 */
766 if (pass)
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000767 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768
769 /*
770 * If we already got to this bus through a different bridge,
Alex Chiang74710de2009-03-20 14:56:10 -0600771 * don't re-add it. This can happen with the i450NX chipset.
772 *
773 * However, we continue to descend down the hierarchy and
774 * scan remaining child buses.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700775 */
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600776 child = pci_find_bus(pci_domain_nr(bus), secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600777 if (!child) {
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600778 child = pci_add_new_bus(bus, dev, secondary);
Alex Chiang74710de2009-03-20 14:56:10 -0600779 if (!child)
780 goto out;
Bjorn Helgaas99ddd552010-03-16 15:52:58 -0600781 child->primary = primary;
Yinghai Lubc76b732012-05-17 18:51:13 -0700782 pci_bus_insert_busn_res(child, secondary, subordinate);
Alex Chiang74710de2009-03-20 14:56:10 -0600783 child->bridge_ctl = bctl;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700784 }
785
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786 cmax = pci_scan_child_bus(child);
787 if (cmax > max)
788 max = cmax;
Yinghai Lub918c622012-05-17 18:51:11 -0700789 if (child->busn_res.end > max)
790 max = child->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700791 } else {
792 /*
793 * We need to assign a number to this bus which we always
794 * do in the second pass.
795 */
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700796 if (!pass) {
Benjamin Herrenschmidta1c19892008-10-21 10:06:29 +1100797 if (pcibios_assign_all_busses() || broken)
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700798 /* Temporarily disable forwarding of the
799 configuration cycles on all bridges in
800 this bus segment to avoid possible
801 conflicts in the second pass between two
802 bridges programmed with overlapping
803 bus ranges. */
804 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
805 buses & ~0xffffff);
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000806 goto out;
Ivan Kokshaysky12f44f42005-09-22 21:06:31 -0700807 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700808
809 /* Clear errors */
810 pci_write_config_word(dev, PCI_STATUS, 0xffff);
811
Rajesh Shahcc574502005-04-28 00:25:47 -0700812 /* Prevent assigning a bus number that already exists.
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800813 * This can happen when a bridge is hot-plugged, so in
814 * this case we only re-scan this bus. */
815 child = pci_find_bus(pci_domain_nr(bus), max+1);
816 if (!child) {
817 child = pci_add_new_bus(bus, dev, ++max);
818 if (!child)
819 goto out;
Yinghai Lubc76b732012-05-17 18:51:13 -0700820 pci_bus_insert_busn_res(child, max, 0xff);
Tiejun Chenb1a98b62011-06-02 11:02:50 +0800821 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822 buses = (buses & 0xff000000)
823 | ((unsigned int)(child->primary) << 0)
Yinghai Lub918c622012-05-17 18:51:11 -0700824 | ((unsigned int)(child->busn_res.start) << 8)
825 | ((unsigned int)(child->busn_res.end) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700826
827 /*
828 * yenta.c forces a secondary latency timer of 176.
829 * Copy that behaviour here.
830 */
831 if (is_cardbus) {
832 buses &= ~0xff000000;
833 buses |= CARDBUS_LATENCY_TIMER << 24;
834 }
Jesper Juhl7c867c82011-01-24 21:14:33 +0100835
Linus Torvalds1da177e2005-04-16 15:20:36 -0700836 /*
837 * We need to blast all three values with a single write.
838 */
839 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
840
841 if (!is_cardbus) {
Gary Hade11949252007-10-08 16:24:16 -0700842 child->bridge_ctl = bctl;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700843 /*
844 * Adjust subordinate busnr in parent buses.
845 * We do this before scanning for children because
846 * some devices may not be detected if the bios
847 * was lazy.
848 */
849 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700850 /* Now we can scan all subordinate buses... */
851 max = pci_scan_child_bus(child);
Kristen Accardie3ac86d2006-01-17 16:57:01 -0800852 /*
853 * now fix it up again since we have found
854 * the real value of max.
855 */
856 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 } else {
858 /*
859 * For CardBus bridges, we leave 4 bus numbers
860 * as cards with a PCI-to-PCI bridge can be
861 * inserted later.
862 */
Dominik Brodowski49887942005-12-08 16:53:12 +0100863 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
864 struct pci_bus *parent = bus;
Rajesh Shahcc574502005-04-28 00:25:47 -0700865 if (pci_find_bus(pci_domain_nr(bus),
866 max+i+1))
867 break;
Dominik Brodowski49887942005-12-08 16:53:12 +0100868 while (parent->parent) {
869 if ((!pcibios_assign_all_busses()) &&
Yinghai Lub918c622012-05-17 18:51:11 -0700870 (parent->busn_res.end > max) &&
871 (parent->busn_res.end <= max+i)) {
Dominik Brodowski49887942005-12-08 16:53:12 +0100872 j = 1;
873 }
874 parent = parent->parent;
875 }
876 if (j) {
877 /*
878 * Often, there are two cardbus bridges
879 * -- try to leave one valid bus number
880 * for each one.
881 */
882 i /= 2;
883 break;
884 }
885 }
Rajesh Shahcc574502005-04-28 00:25:47 -0700886 max += i;
Greg Kroah-Hartman26f674a2005-06-02 15:41:48 -0700887 pci_fixup_parent_subordinate_busnr(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 }
889 /*
890 * Set the subordinate bus number to its real value.
891 */
Yinghai Lubc76b732012-05-17 18:51:13 -0700892 pci_bus_update_busn_res_end(child, max);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
894 }
895
Gary Hadecb3576f2008-02-08 14:00:52 -0800896 sprintf(child->name,
897 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
898 pci_domain_nr(bus), child->number);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700899
Bernhard Kaindld55bef52007-07-30 20:35:13 +0200900 /* Has only triggered on CardBus, fixup is in yenta_socket */
Dominik Brodowski49887942005-12-08 16:53:12 +0100901 while (bus->parent) {
Yinghai Lub918c622012-05-17 18:51:11 -0700902 if ((child->busn_res.end > bus->busn_res.end) ||
903 (child->number > bus->busn_res.end) ||
Dominik Brodowski49887942005-12-08 16:53:12 +0100904 (child->number < bus->number) ||
Yinghai Lub918c622012-05-17 18:51:11 -0700905 (child->busn_res.end < bus->number)) {
906 dev_info(&child->dev, "%pR %s "
907 "hidden behind%s bridge %s %pR\n",
908 &child->busn_res,
909 (bus->number > child->busn_res.end &&
910 bus->busn_res.end < child->number) ?
Joe Perchesa6f29a92007-11-19 17:48:29 -0800911 "wholly" : "partially",
912 bus->self->transparent ? " transparent" : "",
Bjorn Helgaas865df572009-11-04 10:32:57 -0700913 dev_name(&bus->dev),
Yinghai Lub918c622012-05-17 18:51:11 -0700914 &bus->busn_res);
Dominik Brodowski49887942005-12-08 16:53:12 +0100915 }
916 bus = bus->parent;
917 }
918
Ralf Baechlebbe8f9a2006-02-14 16:23:57 +0000919out:
920 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
921
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922 return max;
923}
924
925/*
926 * Read interrupt line and base address registers.
927 * The architecture-dependent code can tweak these, of course.
928 */
929static void pci_read_irq(struct pci_dev *dev)
930{
931 unsigned char irq;
932
933 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
Kristen Accardiffeff782005-11-02 16:24:32 -0800934 dev->pin = irq;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700935 if (irq)
936 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
937 dev->irq = irq;
938}
939
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000940void set_pcie_port_type(struct pci_dev *pdev)
Yu Zhao480b93b2009-03-20 11:25:14 +0800941{
942 int pos;
943 u16 reg16;
944
945 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
946 if (!pos)
947 return;
948 pdev->is_pcie = 1;
Kenji Kaneshige0efea002009-11-05 12:05:11 +0900949 pdev->pcie_cap = pos;
Yu Zhao480b93b2009-03-20 11:25:14 +0800950 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
Yijing Wang786e2282012-07-24 17:20:02 +0800951 pdev->pcie_flags_reg = reg16;
Jon Masonb03e7492011-07-20 15:20:54 -0500952 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
953 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
Yu Zhao480b93b2009-03-20 11:25:14 +0800954}
955
Benjamin Herrenschmidtbb209c82010-01-26 17:10:03 +0000956void set_pcie_hotplug_bridge(struct pci_dev *pdev)
Eric W. Biederman28760482009-09-09 14:09:24 -0700957{
Eric W. Biederman28760482009-09-09 14:09:24 -0700958 u32 reg32;
959
Jiang Liu59875ae2012-07-24 17:20:06 +0800960 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
Eric W. Biederman28760482009-09-09 14:09:24 -0700961 if (reg32 & PCI_EXP_SLTCAP_HPC)
962 pdev->is_hotplug_bridge = 1;
963}
964
Bartlomiej Zolnierkiewicz01abc2a2007-04-23 23:19:36 +0200965#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
Randy Dunlap76e6a1d2006-12-29 16:47:29 -0800966
Linus Torvalds1da177e2005-04-16 15:20:36 -0700967/**
968 * pci_setup_device - fill in class and map information of a device
969 * @dev: the device structure to fill
970 *
971 * Initialize the device structure with information about the device's
972 * vendor,class,memory and IO-space addresses,IRQ lines etc.
973 * Called at initialisation of the PCI subsystem and by CardBus services.
Yu Zhao480b93b2009-03-20 11:25:14 +0800974 * Returns 0 on success and negative if unknown type of device (not normal,
975 * bridge or CardBus).
Linus Torvalds1da177e2005-04-16 15:20:36 -0700976 */
Yu Zhao480b93b2009-03-20 11:25:14 +0800977int pci_setup_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700978{
979 u32 class;
Yu Zhao480b93b2009-03-20 11:25:14 +0800980 u8 hdr_type;
981 struct pci_slot *slot;
Gabe Blackbc577d22009-10-06 10:45:19 -0500982 int pos = 0;
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -0700983 struct pci_bus_region region;
984 struct resource *res;
Yu Zhao480b93b2009-03-20 11:25:14 +0800985
986 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
987 return -EIO;
988
989 dev->sysdata = dev->bus->sysdata;
990 dev->dev.parent = dev->bus->bridge;
991 dev->dev.bus = &pci_bus_type;
992 dev->hdr_type = hdr_type & 0x7f;
993 dev->multifunction = !!(hdr_type & 0x80);
Yu Zhao480b93b2009-03-20 11:25:14 +0800994 dev->error_state = pci_channel_io_normal;
995 set_pcie_port_type(dev);
996
997 list_for_each_entry(slot, &dev->bus->slots, list)
998 if (PCI_SLOT(dev->devfn) == slot->number)
999 dev->slot = slot;
1000
1001 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1002 set this higher, assuming the system even supports it. */
1003 dev->dma_mask = 0xffffffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Greg Kroah-Hartmaneebfcfb2008-07-02 13:24:49 -07001005 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1006 dev->bus->number, PCI_SLOT(dev->devfn),
1007 PCI_FUNC(dev->devfn));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008
1009 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
Auke Kokb8a3a522007-06-08 15:46:30 -07001010 dev->revision = class & 0xff;
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001011 dev->class = class >> 8; /* upper 3 bytes */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001012
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001013 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1014 dev->vendor, dev->device, dev->hdr_type, dev->class);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001015
Yu Zhao853346e2009-03-21 22:05:11 +08001016 /* need to have dev->class ready */
1017 dev->cfg_size = pci_cfg_space_size(dev);
1018
Linus Torvalds1da177e2005-04-16 15:20:36 -07001019 /* "Unknown power state" */
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001020 dev->current_state = PCI_UNKNOWN;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001021
1022 /* Early fixups, before probing the BARs */
1023 pci_fixup_device(pci_fixup_early, dev);
Yu Zhaof79b1b12009-05-28 00:25:05 +08001024 /* device class may be changed after fixup */
1025 class = dev->class >> 8;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001026
1027 switch (dev->hdr_type) { /* header type */
1028 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1029 if (class == PCI_CLASS_BRIDGE_PCI)
1030 goto bad;
1031 pci_read_irq(dev);
1032 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1033 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1034 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
Alan Cox368c73d2006-10-04 00:41:26 +01001035
1036 /*
1037 * Do the ugly legacy mode stuff here rather than broken chip
1038 * quirk code. Legacy mode ATA controllers have fixed
1039 * addresses. These are not always echoed in BAR0-3, and
1040 * BAR0-3 in a few cases contain junk!
1041 */
1042 if (class == PCI_CLASS_STORAGE_IDE) {
1043 u8 progif;
1044 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1045 if ((progif & 1) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001046 region.start = 0x1F0;
1047 region.end = 0x1F7;
1048 res = &dev->resource[0];
1049 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001050 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001051 region.start = 0x3F6;
1052 region.end = 0x3F6;
1053 res = &dev->resource[1];
1054 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001055 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001056 }
1057 if ((progif & 4) == 0) {
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001058 region.start = 0x170;
1059 region.end = 0x177;
1060 res = &dev->resource[2];
1061 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001062 pcibios_bus_to_resource(dev, res, &region);
Bjorn Helgaas5bfa14e2012-02-23 20:19:00 -07001063 region.start = 0x376;
1064 region.end = 0x376;
1065 res = &dev->resource[3];
1066 res->flags = LEGACY_IO_RESOURCE;
Bjorn Helgaasfb127cb2012-02-23 20:19:04 -07001067 pcibios_bus_to_resource(dev, res, &region);
Alan Cox368c73d2006-10-04 00:41:26 +01001068 }
1069 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001070 break;
1071
1072 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1073 if (class != PCI_CLASS_BRIDGE_PCI)
1074 goto bad;
1075 /* The PCI-to-PCI bridge spec requires that subtractive
1076 decoding (i.e. transparent) bridge must have programming
1077 interface code of 0x01. */
Kristen Accardi3efd2732005-11-02 16:55:49 -08001078 pci_read_irq(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001079 dev->transparent = ((dev->class & 0xff) == 1);
1080 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
Eric W. Biederman28760482009-09-09 14:09:24 -07001081 set_pcie_hotplug_bridge(dev);
Gabe Blackbc577d22009-10-06 10:45:19 -05001082 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1083 if (pos) {
1084 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1085 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1086 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087 break;
1088
1089 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1090 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1091 goto bad;
1092 pci_read_irq(dev);
1093 pci_read_bases(dev, 1, 0);
1094 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1095 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1096 break;
1097
1098 default: /* unknown header */
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001099 dev_err(&dev->dev, "unknown header type %02x, "
1100 "ignoring device\n", dev->hdr_type);
Yu Zhao480b93b2009-03-20 11:25:14 +08001101 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001102
1103 bad:
Yinghai Lu2dd8ba92012-02-19 14:50:12 -08001104 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1105 "type %02x)\n", dev->class, dev->hdr_type);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001106 dev->class = PCI_CLASS_NOT_DEFINED;
1107 }
1108
1109 /* We found a fine healthy device, go go go... */
1110 return 0;
1111}
1112
Zhao, Yu201de562008-10-13 19:49:55 +08001113static void pci_release_capabilities(struct pci_dev *dev)
1114{
1115 pci_vpd_release(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001116 pci_iov_release(dev);
Yinghai Luf7968412012-02-11 00:18:30 -08001117 pci_free_cap_save_buffers(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001118}
1119
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120/**
1121 * pci_release_dev - free a pci device structure when all users of it are finished.
1122 * @dev: device that's been disconnected
1123 *
1124 * Will be called only by the device core when all users of this pci device are
1125 * done.
1126 */
1127static void pci_release_dev(struct device *dev)
1128{
1129 struct pci_dev *pci_dev;
1130
1131 pci_dev = to_pci_dev(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001132 pci_release_capabilities(pci_dev);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001133 pci_release_of_node(pci_dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001134 kfree(pci_dev);
1135}
1136
1137/**
1138 * pci_cfg_space_size - get the configuration space size of the PCI device.
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001139 * @dev: PCI device
Linus Torvalds1da177e2005-04-16 15:20:36 -07001140 *
1141 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1142 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1143 * access it. Maybe we don't have a way to generate extended config space
1144 * accesses, or the device is behind a reverse Express bridge. So we try
1145 * reading the dword at 0x100 which must either be 0 or a valid extended
1146 * capability header.
1147 */
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001148int pci_cfg_space_size_ext(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149{
Linus Torvalds1da177e2005-04-16 15:20:36 -07001150 u32 status;
Zhao, Yu557848c2008-10-13 19:18:07 +08001151 int pos = PCI_CFG_SPACE_SIZE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001152
Zhao, Yu557848c2008-10-13 19:18:07 +08001153 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001154 goto fail;
1155 if (status == 0xffffffff)
1156 goto fail;
1157
1158 return PCI_CFG_SPACE_EXP_SIZE;
1159
1160 fail:
1161 return PCI_CFG_SPACE_SIZE;
1162}
1163
Yinghai Lu57741a72008-02-15 01:32:50 -08001164int pci_cfg_space_size(struct pci_dev *dev)
1165{
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001166 int pos;
1167 u32 status;
Yinghai Ludfadd9ed2009-03-08 21:35:37 -07001168 u16 class;
1169
1170 class = dev->class >> 8;
1171 if (class == PCI_CLASS_BRIDGE_HOST)
1172 return pci_cfg_space_size_ext(dev);
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001173
Jiang Liu59875ae2012-07-24 17:20:06 +08001174 if (!pci_is_pcie(dev)) {
Yinghai Lu70b9f7d2008-04-28 16:27:23 -07001175 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1176 if (!pos)
1177 goto fail;
1178
1179 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1180 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1181 goto fail;
1182 }
1183
1184 return pci_cfg_space_size_ext(dev);
1185
1186 fail:
1187 return PCI_CFG_SPACE_SIZE;
Yinghai Lu57741a72008-02-15 01:32:50 -08001188}
1189
Linus Torvalds1da177e2005-04-16 15:20:36 -07001190static void pci_release_bus_bridge_dev(struct device *dev)
1191{
Yinghai Lu7b543662012-04-02 18:31:53 -07001192 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
1193
Yinghai Lu4fa26492012-04-02 18:31:53 -07001194 if (bridge->release_fn)
1195 bridge->release_fn(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001196
1197 pci_free_resource_list(&bridge->windows);
1198
1199 kfree(bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001200}
1201
Michael Ellerman65891212007-04-05 17:19:08 +10001202struct pci_dev *alloc_pci_dev(void)
1203{
1204 struct pci_dev *dev;
1205
1206 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1207 if (!dev)
1208 return NULL;
1209
Michael Ellerman65891212007-04-05 17:19:08 +10001210 INIT_LIST_HEAD(&dev->bus_list);
Brian King88e7b162013-04-08 03:05:07 +00001211 dev->dev.type = &pci_dev_type;
Michael Ellerman65891212007-04-05 17:19:08 +10001212
1213 return dev;
1214}
1215EXPORT_SYMBOL(alloc_pci_dev);
1216
Yinghai Luefdc87d2012-01-27 10:55:10 -08001217bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1218 int crs_timeout)
1219{
1220 int delay = 1;
1221
1222 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1223 return false;
1224
1225 /* some broken boards return 0 or ~0 if a slot is empty: */
1226 if (*l == 0xffffffff || *l == 0x00000000 ||
1227 *l == 0x0000ffff || *l == 0xffff0000)
1228 return false;
1229
1230 /* Configuration request Retry Status */
1231 while (*l == 0xffff0001) {
1232 if (!crs_timeout)
1233 return false;
1234
1235 msleep(delay);
1236 delay *= 2;
1237 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1238 return false;
1239 /* Card hasn't responded in 60 seconds? Must be stuck. */
1240 if (delay > crs_timeout) {
1241 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1242 "responding\n", pci_domain_nr(bus),
1243 bus->number, PCI_SLOT(devfn),
1244 PCI_FUNC(devfn));
1245 return false;
1246 }
1247 }
1248
1249 return true;
1250}
1251EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1252
Linus Torvalds1da177e2005-04-16 15:20:36 -07001253/*
1254 * Read the config data for a PCI device, sanity-check it
1255 * and fill in the dev structure...
1256 */
Adrian Bunk7f7b5de2008-04-18 13:53:55 -07001257static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001258{
1259 struct pci_dev *dev;
1260 u32 l;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001261
Yinghai Luefdc87d2012-01-27 10:55:10 -08001262 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
Linus Torvalds1da177e2005-04-16 15:20:36 -07001263 return NULL;
1264
Michael Ellermanbab41e92007-04-05 17:19:09 +10001265 dev = alloc_pci_dev();
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 if (!dev)
1267 return NULL;
1268
Linus Torvalds1da177e2005-04-16 15:20:36 -07001269 dev->bus = bus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001270 dev->devfn = devfn;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001271 dev->vendor = l & 0xffff;
1272 dev->device = (l >> 16) & 0xffff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001273
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001274 pci_set_of_node(dev);
1275
Yu Zhao480b93b2009-03-20 11:25:14 +08001276 if (pci_setup_device(dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 kfree(dev);
1278 return NULL;
1279 }
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001280
1281 return dev;
1282}
1283
Zhao, Yu201de562008-10-13 19:49:55 +08001284static void pci_init_capabilities(struct pci_dev *dev)
1285{
1286 /* MSI/MSI-X list */
1287 pci_msi_init_pci_dev(dev);
1288
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001289 /* Buffers for saving PCIe and PCI-X capabilities */
1290 pci_allocate_cap_save_buffers(dev);
1291
Zhao, Yu201de562008-10-13 19:49:55 +08001292 /* Power Management */
1293 pci_pm_init(dev);
1294
1295 /* Vital Product Data */
1296 pci_vpd_pci22_init(dev);
Yu Zhao58c3a722008-10-14 14:02:53 +08001297
1298 /* Alternative Routing-ID Forwarding */
Yijing Wang31ab2472013-01-15 11:12:17 +08001299 pci_configure_ari(dev);
Yu Zhaod1b054d2009-03-20 11:25:11 +08001300
1301 /* Single Root I/O Virtualization */
1302 pci_iov_init(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07001303
1304 /* Enable ACS P2P upstream forwarding */
Chris Wright5d990b62009-12-04 12:15:21 -08001305 pci_enable_acs(dev);
Zhao, Yu201de562008-10-13 19:49:55 +08001306}
1307
Sam Ravnborg96bde062007-03-26 21:53:30 -08001308void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001309{
Yinghai Lu4f535092013-01-21 13:20:52 -08001310 int ret;
1311
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312 device_initialize(&dev->dev);
1313 dev->dev.release = pci_release_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001314
Yinghai Lu7629d192013-01-21 13:20:44 -08001315 set_dev_node(&dev->dev, pcibus_to_node(bus));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001316 dev->dev.dma_mask = &dev->dma_mask;
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001317 dev->dev.dma_parms = &dev->dma_parms;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001318 dev->dev.coherent_dma_mask = 0xffffffffull;
1319
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001320 pci_set_dma_max_seg_size(dev, 65536);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08001321 pci_set_dma_seg_boundary(dev, 0xffffffff);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08001322
Linus Torvalds1da177e2005-04-16 15:20:36 -07001323 /* Fix up broken headers */
1324 pci_fixup_device(pci_fixup_header, dev);
1325
Yinghai Lu2069ecf2012-02-15 21:40:31 -08001326 /* moved out from quirk header fixup code */
1327 pci_reassigndev_resource_alignment(dev);
1328
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001329 /* Clear the state_saved flag. */
1330 dev->state_saved = false;
1331
Zhao, Yu201de562008-10-13 19:49:55 +08001332 /* Initialize various capabilities */
1333 pci_init_capabilities(dev);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001334
Linus Torvalds1da177e2005-04-16 15:20:36 -07001335 /*
1336 * Add the device to our list of discovered devices
1337 * and the bus list for fixup functions, etc.
1338 */
Zhang Yanmind71374d2006-06-02 12:35:43 +08001339 down_write(&pci_bus_sem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 list_add_tail(&dev->bus_list, &bus->devices);
Zhang Yanmind71374d2006-06-02 12:35:43 +08001341 up_write(&pci_bus_sem);
Yinghai Lu4f535092013-01-21 13:20:52 -08001342
Yinghai Lu4f535092013-01-21 13:20:52 -08001343 ret = pcibios_add_device(dev);
1344 WARN_ON(ret < 0);
1345
1346 /* Notifier could use PCI capabilities */
1347 dev->match_driver = false;
1348 ret = device_add(&dev->dev);
1349 WARN_ON(ret < 0);
1350
1351 pci_proc_attach_device(dev);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001352}
1353
Sam Ravnborg451124a2008-02-02 22:33:43 +01001354struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001355{
1356 struct pci_dev *dev;
1357
Trent Piepho90bdb312009-03-20 14:56:00 -06001358 dev = pci_get_slot(bus, devfn);
1359 if (dev) {
1360 pci_dev_put(dev);
1361 return dev;
1362 }
1363
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001364 dev = pci_scan_device(bus, devfn);
1365 if (!dev)
1366 return NULL;
1367
1368 pci_device_add(dev, bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369
1370 return dev;
1371}
Adrian Bunkb73e9682007-11-21 15:07:11 -08001372EXPORT_SYMBOL(pci_scan_single_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001373
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001374static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001375{
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001376 int pos;
1377 u16 cap = 0;
1378 unsigned next_fn;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001379
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001380 if (pci_ari_enabled(bus)) {
1381 if (!dev)
1382 return 0;
1383 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1384 if (!pos)
1385 return 0;
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001386
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001387 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1388 next_fn = PCI_ARI_CAP_NFN(cap);
1389 if (next_fn <= fn)
1390 return 0; /* protect against malformed list */
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001391
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001392 return next_fn;
1393 }
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001394
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001395 /* dev may be NULL for non-contiguous multifunction devices */
1396 if (!dev || dev->multifunction)
1397 return (fn + 1) % 8;
1398
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001399 return 0;
1400}
1401
1402static int only_one_child(struct pci_bus *bus)
1403{
1404 struct pci_dev *parent = bus->self;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001405
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001406 if (!parent || !pci_is_pcie(parent))
1407 return 0;
Yijing Wang62f87c02012-07-24 17:20:03 +08001408 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001409 return 1;
Yijing Wang62f87c02012-07-24 17:20:03 +08001410 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06001411 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001412 return 1;
1413 return 0;
1414}
1415
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416/**
1417 * pci_scan_slot - scan a PCI slot on a bus for devices.
1418 * @bus: PCI bus to scan
1419 * @devfn: slot number to scan (must have zero function.)
1420 *
1421 * Scan a PCI slot on the specified PCI bus for devices, adding
1422 * discovered devices to the @bus->devices list. New devices
Greg Kroah-Hartman8a1bc902008-02-14 14:56:56 -08001423 * will not have is_added set.
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001424 *
1425 * Returns the number of new devices found.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426 */
Sam Ravnborg96bde062007-03-26 21:53:30 -08001427int pci_scan_slot(struct pci_bus *bus, int devfn)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001428{
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001429 unsigned fn, nr = 0;
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001430 struct pci_dev *dev;
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001431
1432 if (only_one_child(bus) && (devfn > 0))
1433 return 0; /* Already scanned the entire slot */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001434
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001435 dev = pci_scan_single_device(bus, devfn);
Matthew Wilcox4fb88c12010-01-17 14:01:41 -07001436 if (!dev)
1437 return 0;
1438 if (!dev->is_added)
Trent Piepho1b69dfc2009-03-20 14:56:05 -06001439 nr++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440
Yijing Wangb1bd58e2013-01-25 09:12:31 -07001441 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
Matthew Wilcoxf07852d2009-12-13 08:10:02 -05001442 dev = pci_scan_single_device(bus, devfn + fn);
1443 if (dev) {
1444 if (!dev->is_added)
1445 nr++;
1446 dev->multifunction = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447 }
1448 }
Shaohua Li7d715a62008-02-25 09:46:41 +08001449
Shaohua Li149e1632008-07-23 10:32:31 +08001450 /* only one slot has pcie device */
1451 if (bus->self && nr)
Shaohua Li7d715a62008-02-25 09:46:41 +08001452 pcie_aspm_init_link_state(bus->self);
1453
Linus Torvalds1da177e2005-04-16 15:20:36 -07001454 return nr;
1455}
1456
Jon Masonb03e7492011-07-20 15:20:54 -05001457static int pcie_find_smpss(struct pci_dev *dev, void *data)
1458{
1459 u8 *smpss = data;
1460
1461 if (!pci_is_pcie(dev))
1462 return 0;
1463
1464 /* For PCIE hotplug enabled slots not connected directly to a
1465 * PCI-E root port, there can be problems when hotplugging
1466 * devices. This is due to the possibility of hotplugging a
1467 * device into the fabric with a smaller MPS that the devices
1468 * currently running have configured. Modifying the MPS on the
1469 * running devices could cause a fatal bus error due to an
1470 * incoming frame being larger than the newly configured MPS.
1471 * To work around this, the MPS for the entire fabric must be
1472 * set to the minimum size. Any devices hotplugged into this
1473 * fabric will have the minimum MPS set. If the PCI hotplug
1474 * slot is directly connected to the root port and there are not
1475 * other devices on the fabric (which seems to be the most
1476 * common case), then this is not an issue and MPS discovery
1477 * will occur as normal.
1478 */
1479 if (dev->is_hotplug_bridge && (!list_is_singular(&dev->bus->devices) ||
Benjamin Herrenschmidt1a4b1a42011-09-13 15:16:33 -03001480 (dev->bus->self &&
Yijing Wang62f87c02012-07-24 17:20:03 +08001481 pci_pcie_type(dev->bus->self) != PCI_EXP_TYPE_ROOT_PORT)))
Jon Masonb03e7492011-07-20 15:20:54 -05001482 *smpss = 0;
1483
1484 if (*smpss > dev->pcie_mpss)
1485 *smpss = dev->pcie_mpss;
1486
1487 return 0;
1488}
1489
1490static void pcie_write_mps(struct pci_dev *dev, int mps)
1491{
Jon Mason62f392e2011-10-14 14:56:14 -05001492 int rc;
Jon Masonb03e7492011-07-20 15:20:54 -05001493
1494 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
Jon Mason62f392e2011-10-14 14:56:14 -05001495 mps = 128 << dev->pcie_mpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001496
Yijing Wang62f87c02012-07-24 17:20:03 +08001497 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1498 dev->bus->self)
Jon Mason62f392e2011-10-14 14:56:14 -05001499 /* For "Performance", the assumption is made that
Jon Masonb03e7492011-07-20 15:20:54 -05001500 * downstream communication will never be larger than
1501 * the MRRS. So, the MPS only needs to be configured
1502 * for the upstream communication. This being the case,
1503 * walk from the top down and set the MPS of the child
1504 * to that of the parent bus.
Jon Mason62f392e2011-10-14 14:56:14 -05001505 *
1506 * Configure the device MPS with the smaller of the
1507 * device MPSS or the bridge MPS (which is assumed to be
1508 * properly configured at this point to the largest
1509 * allowable MPS based on its parent bus).
Jon Masonb03e7492011-07-20 15:20:54 -05001510 */
Jon Mason62f392e2011-10-14 14:56:14 -05001511 mps = min(mps, pcie_get_mps(dev->bus->self));
Jon Masonb03e7492011-07-20 15:20:54 -05001512 }
1513
1514 rc = pcie_set_mps(dev, mps);
1515 if (rc)
1516 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1517}
1518
Jon Mason62f392e2011-10-14 14:56:14 -05001519static void pcie_write_mrrs(struct pci_dev *dev)
Jon Masonb03e7492011-07-20 15:20:54 -05001520{
Jon Mason62f392e2011-10-14 14:56:14 -05001521 int rc, mrrs;
Jon Masonb03e7492011-07-20 15:20:54 -05001522
Jon Masoned2888e2011-09-08 16:41:18 -05001523 /* In the "safe" case, do not configure the MRRS. There appear to be
1524 * issues with setting MRRS to 0 on a number of devices.
1525 */
Jon Masoned2888e2011-09-08 16:41:18 -05001526 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1527 return;
Jon Masonb03e7492011-07-20 15:20:54 -05001528
Jon Masoned2888e2011-09-08 16:41:18 -05001529 /* For Max performance, the MRRS must be set to the largest supported
1530 * value. However, it cannot be configured larger than the MPS the
Jon Mason62f392e2011-10-14 14:56:14 -05001531 * device or the bus can support. This should already be properly
1532 * configured by a prior call to pcie_write_mps.
Jon Masoned2888e2011-09-08 16:41:18 -05001533 */
Jon Mason62f392e2011-10-14 14:56:14 -05001534 mrrs = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001535
1536 /* MRRS is a R/W register. Invalid values can be written, but a
Jon Masoned2888e2011-09-08 16:41:18 -05001537 * subsequent read will verify if the value is acceptable or not.
Jon Masonb03e7492011-07-20 15:20:54 -05001538 * If the MRRS value provided is not acceptable (e.g., too large),
1539 * shrink the value until it is acceptable to the HW.
1540 */
1541 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1542 rc = pcie_set_readrq(dev, mrrs);
Jon Mason62f392e2011-10-14 14:56:14 -05001543 if (!rc)
1544 break;
Jon Masonb03e7492011-07-20 15:20:54 -05001545
Jon Mason62f392e2011-10-14 14:56:14 -05001546 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001547 mrrs /= 2;
1548 }
Jon Mason62f392e2011-10-14 14:56:14 -05001549
1550 if (mrrs < 128)
1551 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1552 "safe value. If problems are experienced, try running "
1553 "with pci=pcie_bus_safe.\n");
Jon Masonb03e7492011-07-20 15:20:54 -05001554}
1555
1556static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1557{
Jon Masona513a992011-10-14 14:56:16 -05001558 int mps, orig_mps;
Jon Masonb03e7492011-07-20 15:20:54 -05001559
1560 if (!pci_is_pcie(dev))
1561 return 0;
1562
Jon Masona513a992011-10-14 14:56:16 -05001563 mps = 128 << *(u8 *)data;
1564 orig_mps = pcie_get_mps(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001565
1566 pcie_write_mps(dev, mps);
Jon Mason62f392e2011-10-14 14:56:14 -05001567 pcie_write_mrrs(dev);
Jon Masonb03e7492011-07-20 15:20:54 -05001568
Jon Masona513a992011-10-14 14:56:16 -05001569 dev_info(&dev->dev, "PCI-E Max Payload Size set to %4d/%4d (was %4d), "
1570 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1571 orig_mps, pcie_get_readrq(dev));
Jon Masonb03e7492011-07-20 15:20:54 -05001572
1573 return 0;
1574}
1575
Jon Masona513a992011-10-14 14:56:16 -05001576/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
Jon Masonb03e7492011-07-20 15:20:54 -05001577 * parents then children fashion. If this changes, then this code will not
1578 * work as designed.
1579 */
1580void pcie_bus_configure_settings(struct pci_bus *bus, u8 mpss)
1581{
Jon Mason5f39e672011-10-03 09:50:20 -05001582 u8 smpss;
Jon Masonb03e7492011-07-20 15:20:54 -05001583
Jon Masonb03e7492011-07-20 15:20:54 -05001584 if (!pci_is_pcie(bus->self))
1585 return;
1586
Jon Mason5f39e672011-10-03 09:50:20 -05001587 if (pcie_bus_config == PCIE_BUS_TUNE_OFF)
1588 return;
1589
1590 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
1591 * to be aware to the MPS of the destination. To work around this,
1592 * simply force the MPS of the entire system to the smallest possible.
1593 */
1594 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1595 smpss = 0;
1596
Jon Masonb03e7492011-07-20 15:20:54 -05001597 if (pcie_bus_config == PCIE_BUS_SAFE) {
Jon Mason5f39e672011-10-03 09:50:20 -05001598 smpss = mpss;
1599
Jon Masonb03e7492011-07-20 15:20:54 -05001600 pcie_find_smpss(bus->self, &smpss);
1601 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1602 }
1603
1604 pcie_bus_configure_set(bus->self, &smpss);
1605 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1606}
Jon Masondebc3b72011-08-02 00:01:18 -05001607EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
Jon Masonb03e7492011-07-20 15:20:54 -05001608
Bill Pemberton15856ad2012-11-21 15:35:00 -05001609unsigned int pci_scan_child_bus(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610{
Yinghai Lub918c622012-05-17 18:51:11 -07001611 unsigned int devfn, pass, max = bus->busn_res.start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001612 struct pci_dev *dev;
1613
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001614 dev_dbg(&bus->dev, "scanning bus\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615
1616 /* Go find them, Rover! */
1617 for (devfn = 0; devfn < 0x100; devfn += 8)
1618 pci_scan_slot(bus, devfn);
1619
Yu Zhaoa28724b2009-03-20 11:25:13 +08001620 /* Reserve buses for SR-IOV capability. */
1621 max += pci_iov_bus_range(bus);
1622
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623 /*
1624 * After performing arch-dependent fixup of the bus, look behind
1625 * all PCI-to-PCI bridges on this bus.
1626 */
Alex Chiang74710de2009-03-20 14:56:10 -06001627 if (!bus->is_added) {
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001628 dev_dbg(&bus->dev, "fixups for bus\n");
Alex Chiang74710de2009-03-20 14:56:10 -06001629 pcibios_fixup_bus(bus);
Jiang Liu981cf9e2013-04-12 05:44:16 +00001630 bus->is_added = 1;
Alex Chiang74710de2009-03-20 14:56:10 -06001631 }
1632
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633 for (pass=0; pass < 2; pass++)
1634 list_for_each_entry(dev, &bus->devices, bus_list) {
1635 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1636 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1637 max = pci_scan_bridge(bus, dev, max, pass);
1638 }
1639
1640 /*
1641 * We've scanned the bus and so we know all about what's on
1642 * the other side of any bridges that may be on this bus plus
1643 * any devices.
1644 *
1645 * Return how far we've got finding sub-buses.
1646 */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001647 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001648 return max;
1649}
1650
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001651/**
1652 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1653 * @bridge: Host bridge to set up.
1654 *
1655 * Default empty implementation. Replace with an architecture-specific setup
1656 * routine, if necessary.
1657 */
1658int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1659{
1660 return 0;
1661}
1662
Jiang Liu10a95742013-04-12 05:44:20 +00001663void __weak pcibios_add_bus(struct pci_bus *bus)
1664{
1665}
1666
1667void __weak pcibios_remove_bus(struct pci_bus *bus)
1668{
1669}
1670
Bjorn Helgaas166c6372011-10-28 16:25:45 -06001671struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1672 struct pci_ops *ops, void *sysdata, struct list_head *resources)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001673{
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001674 int error;
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001675 struct pci_host_bridge *bridge;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001676 struct pci_bus *b, *b2;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001677 struct pci_host_bridge_window *window, *n;
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001678 struct resource *res;
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001679 resource_size_t offset;
1680 char bus_addr[64];
1681 char *fmt;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001682
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001683 b = pci_alloc_bus();
1684 if (!b)
Yinghai Lu7b543662012-04-02 18:31:53 -07001685 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001686
1687 b->sysdata = sysdata;
1688 b->ops = ops;
Yinghai Lu4f535092013-01-21 13:20:52 -08001689 b->number = b->busn_res.start = bus;
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001690 b2 = pci_find_bus(pci_domain_nr(b), bus);
1691 if (b2) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 /* If we already got to this bus through a different bridge, ignore it */
Bjorn Helgaas0207c352009-11-04 10:32:52 -07001693 dev_dbg(&b2->dev, "bus already known\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 goto err_out;
1695 }
Zhang Yanmind71374d2006-06-02 12:35:43 +08001696
Yinghai Lu7b543662012-04-02 18:31:53 -07001697 bridge = pci_alloc_host_bridge(b);
1698 if (!bridge)
1699 goto err_out;
1700
1701 bridge->dev.parent = parent;
1702 bridge->dev.release = pci_release_bus_bridge_dev;
1703 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
Rafael J. Wysocki6c0cc952013-01-09 22:33:37 +01001704 error = pcibios_root_bridge_prepare(bridge);
1705 if (error)
1706 goto bridge_dev_reg_err;
1707
Yinghai Lu7b543662012-04-02 18:31:53 -07001708 error = device_register(&bridge->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709 if (error)
Yinghai Lu7b543662012-04-02 18:31:53 -07001710 goto bridge_dev_reg_err;
1711 b->bridge = get_device(&bridge->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001712 device_enable_async_suspend(b->bridge);
Benjamin Herrenschmidt98d9f30c82011-04-11 11:37:07 +10001713 pci_set_bus_of_node(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714
Yinghai Lu0d358f22008-02-19 03:20:41 -08001715 if (!parent)
1716 set_dev_node(b->bridge, pcibus_to_node(b));
1717
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001718 b->dev.class = &pcibus_class;
1719 b->dev.parent = b->bridge;
Kay Sievers1a927132008-10-30 02:17:49 +01001720 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
Greg Kroah-Hartmanfd7d1ce2007-05-22 22:47:54 -04001721 error = device_register(&b->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001722 if (error)
1723 goto class_dev_reg_err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001724
Jiang Liu10a95742013-04-12 05:44:20 +00001725 pcibios_add_bus(b);
1726
Linus Torvalds1da177e2005-04-16 15:20:36 -07001727 /* Create legacy_io and legacy_mem files for this bus */
1728 pci_create_legacy_files(b);
1729
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001730 if (parent)
1731 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1732 else
1733 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1734
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001735 /* Add initial resources to the bus */
1736 list_for_each_entry_safe(window, n, resources, list) {
1737 list_move_tail(&window->list, &bridge->windows);
1738 res = window->res;
1739 offset = window->offset;
Yinghai Luf848ffb2012-05-17 18:51:12 -07001740 if (res->flags & IORESOURCE_BUS)
1741 pci_bus_insert_busn_res(b, bus, res->end);
1742 else
1743 pci_bus_add_resource(b, res, 0);
Bjorn Helgaas0efd5aa2012-02-23 20:19:00 -07001744 if (offset) {
1745 if (resource_type(res) == IORESOURCE_IO)
1746 fmt = " (bus address [%#06llx-%#06llx])";
1747 else
1748 fmt = " (bus address [%#010llx-%#010llx])";
1749 snprintf(bus_addr, sizeof(bus_addr), fmt,
1750 (unsigned long long) (res->start - offset),
1751 (unsigned long long) (res->end - offset));
1752 } else
1753 bus_addr[0] = '\0';
1754 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
Bjorn Helgaasa9d9f522011-10-28 16:25:40 -06001755 }
1756
Bjorn Helgaasa5390aa2012-02-23 20:18:59 -07001757 down_write(&pci_bus_sem);
1758 list_add_tail(&b->node, &pci_root_buses);
1759 up_write(&pci_bus_sem);
1760
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761 return b;
1762
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763class_dev_reg_err:
Yinghai Lu7b543662012-04-02 18:31:53 -07001764 put_device(&bridge->dev);
1765 device_unregister(&bridge->dev);
1766bridge_dev_reg_err:
Bjorn Helgaas5a21d702012-02-23 20:18:59 -07001767 kfree(bridge);
Yinghai Lu7b543662012-04-02 18:31:53 -07001768err_out:
1769 kfree(b);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001770 return NULL;
1771}
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001772
Yinghai Lu98a35832012-05-18 11:35:50 -06001773int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1774{
1775 struct resource *res = &b->busn_res;
1776 struct resource *parent_res, *conflict;
1777
1778 res->start = bus;
1779 res->end = bus_max;
1780 res->flags = IORESOURCE_BUS;
1781
1782 if (!pci_is_root_bus(b))
1783 parent_res = &b->parent->busn_res;
1784 else {
1785 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1786 res->flags |= IORESOURCE_PCI_FIXED;
1787 }
1788
1789 conflict = insert_resource_conflict(parent_res, res);
1790
1791 if (conflict)
1792 dev_printk(KERN_DEBUG, &b->dev,
1793 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1794 res, pci_is_root_bus(b) ? "domain " : "",
1795 parent_res, conflict->name, conflict);
Yinghai Lu98a35832012-05-18 11:35:50 -06001796
1797 return conflict == NULL;
1798}
1799
1800int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1801{
1802 struct resource *res = &b->busn_res;
1803 struct resource old_res = *res;
1804 resource_size_t size;
1805 int ret;
1806
1807 if (res->start > bus_max)
1808 return -EINVAL;
1809
1810 size = bus_max - res->start + 1;
1811 ret = adjust_resource(res, res->start, size);
1812 dev_printk(KERN_DEBUG, &b->dev,
1813 "busn_res: %pR end %s updated to %02x\n",
1814 &old_res, ret ? "can not be" : "is", bus_max);
1815
1816 if (!ret && !res->parent)
1817 pci_bus_insert_busn_res(b, res->start, res->end);
1818
1819 return ret;
1820}
1821
1822void pci_bus_release_busn_res(struct pci_bus *b)
1823{
1824 struct resource *res = &b->busn_res;
1825 int ret;
1826
1827 if (!res->flags || !res->parent)
1828 return;
1829
1830 ret = release_resource(res);
1831 dev_printk(KERN_DEBUG, &b->dev,
1832 "busn_res: %pR %s released\n",
1833 res, ret ? "can not be" : "is");
1834}
1835
Bill Pemberton15856ad2012-11-21 15:35:00 -05001836struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001837 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1838{
Yinghai Lu4d99f522012-05-17 18:51:12 -07001839 struct pci_host_bridge_window *window;
1840 bool found = false;
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001841 struct pci_bus *b;
Yinghai Lu4d99f522012-05-17 18:51:12 -07001842 int max;
1843
1844 list_for_each_entry(window, resources, list)
1845 if (window->res->flags & IORESOURCE_BUS) {
1846 found = true;
1847 break;
1848 }
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001849
1850 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1851 if (!b)
1852 return NULL;
1853
Yinghai Lu4d99f522012-05-17 18:51:12 -07001854 if (!found) {
1855 dev_info(&b->dev,
1856 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1857 bus);
1858 pci_bus_insert_busn_res(b, bus, 255);
1859 }
1860
1861 max = pci_scan_child_bus(b);
1862
1863 if (!found)
1864 pci_bus_update_busn_res_end(b, max);
1865
Bjorn Helgaasa2ebb822011-10-28 16:25:50 -06001866 pci_bus_add_devices(b);
1867 return b;
1868}
1869EXPORT_SYMBOL(pci_scan_root_bus);
1870
Bjorn Helgaas7e00fe22011-10-28 16:26:05 -06001871/* Deprecated; use pci_scan_root_bus() instead */
Bill Pemberton15856ad2012-11-21 15:35:00 -05001872struct pci_bus *pci_scan_bus_parented(struct device *parent,
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001873 int bus, struct pci_ops *ops, void *sysdata)
1874{
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001875 LIST_HEAD(resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001876 struct pci_bus *b;
1877
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001878 pci_add_resource(&resources, &ioport_resource);
1879 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001880 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001881 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001882 if (b)
Yinghai Lu857c3b62012-05-17 18:51:12 -07001883 pci_scan_child_bus(b);
Bjorn Helgaas1e39ae92011-10-28 16:26:00 -06001884 else
1885 pci_free_resource_list(&resources);
Paul Mackerrascdb9b9f2005-09-06 09:31:03 +10001886 return b;
1887}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001888EXPORT_SYMBOL(pci_scan_bus_parented);
1889
Bill Pemberton15856ad2012-11-21 15:35:00 -05001890struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001891 void *sysdata)
1892{
1893 LIST_HEAD(resources);
1894 struct pci_bus *b;
1895
1896 pci_add_resource(&resources, &ioport_resource);
1897 pci_add_resource(&resources, &iomem_resource);
Yinghai Lu857c3b62012-05-17 18:51:12 -07001898 pci_add_resource(&resources, &busn_resource);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001899 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1900 if (b) {
Yinghai Lu857c3b62012-05-17 18:51:12 -07001901 pci_scan_child_bus(b);
Bjorn Helgaasde4b2f72011-10-28 16:25:55 -06001902 pci_bus_add_devices(b);
1903 } else {
1904 pci_free_resource_list(&resources);
1905 }
1906 return b;
1907}
1908EXPORT_SYMBOL(pci_scan_bus);
1909
Alex Chiang3ed4fd92009-03-20 14:56:25 -06001910/**
Yinghai Lu2f320522012-01-21 02:08:22 -08001911 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1912 * @bridge: PCI bridge for the bus to scan
1913 *
1914 * Scan a PCI bus and child buses for new devices, add them,
1915 * and enable them, resizing bridge mmio/io resource if necessary
1916 * and possible. The caller must ensure the child devices are already
1917 * removed for resizing to occur.
1918 *
1919 * Returns the max number of subordinate bus discovered.
1920 */
1921unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1922{
1923 unsigned int max;
1924 struct pci_bus *bus = bridge->subordinate;
1925
1926 max = pci_scan_child_bus(bus);
1927
1928 pci_assign_unassigned_bridge_resources(bridge);
1929
1930 pci_bus_add_devices(bus);
1931
1932 return max;
1933}
1934
Yinghai Lua5213a32012-10-30 14:31:21 -06001935/**
1936 * pci_rescan_bus - scan a PCI bus for devices.
1937 * @bus: PCI bus to scan
1938 *
1939 * Scan a PCI bus and child buses for new devices, adds them,
1940 * and enables them.
1941 *
1942 * Returns the max number of subordinate bus discovered.
1943 */
1944unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
1945{
1946 unsigned int max;
1947
1948 max = pci_scan_child_bus(bus);
1949 pci_assign_unassigned_bus_resources(bus);
Yinghai Lue164f652012-10-30 14:31:26 -06001950 pci_enable_bridges(bus);
Yinghai Lua5213a32012-10-30 14:31:21 -06001951 pci_bus_add_devices(bus);
1952
1953 return max;
1954}
1955EXPORT_SYMBOL_GPL(pci_rescan_bus);
1956
Linus Torvalds1da177e2005-04-16 15:20:36 -07001957EXPORT_SYMBOL(pci_add_new_bus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001958EXPORT_SYMBOL(pci_scan_slot);
1959EXPORT_SYMBOL(pci_scan_bridge);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001960EXPORT_SYMBOL_GPL(pci_scan_child_bus);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001961
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001962static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001963{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001964 const struct pci_dev *a = to_pci_dev(d_a);
1965 const struct pci_dev *b = to_pci_dev(d_b);
1966
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001967 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
1968 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
1969
1970 if (a->bus->number < b->bus->number) return -1;
1971 else if (a->bus->number > b->bus->number) return 1;
1972
1973 if (a->devfn < b->devfn) return -1;
1974 else if (a->devfn > b->devfn) return 1;
1975
1976 return 0;
1977}
1978
Greg Kroah-Hartman5ff580c2008-02-14 14:56:56 -08001979void __init pci_sort_breadthfirst(void)
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001980{
Greg Kroah-Hartman99178b02008-08-26 11:00:57 -05001981 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
Matt Domsch6b4b78f2006-09-29 15:23:23 -05001982}