blob: c66ac2c70d228bba570811285d6fdb40281af292 [file] [log] [blame]
Avi Kivity6aa8b732006-12-10 02:21:36 -08001/*
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This module enables machines with Intel VT-x extensions to run virtual
5 * machines without emulation or binary translation.
6 *
7 * Copyright (C) 2006 Qumranet, Inc.
Nicolas Kaiser9611c182010-10-06 14:23:22 +02008 * Copyright 2010 Red Hat, Inc. and/or its affiliates.
Avi Kivity6aa8b732006-12-10 02:21:36 -08009 *
10 * Authors:
11 * Avi Kivity <avi@qumranet.com>
12 * Yaniv Kamay <yaniv@qumranet.com>
13 *
14 * This work is licensed under the terms of the GNU GPL, version 2. See
15 * the COPYING file in the top-level directory.
16 *
17 */
18
Eddie Dong85f455f2007-07-06 12:20:49 +030019#include "irq.h"
Zhang Xiantao1d737c82007-12-14 09:35:10 +080020#include "mmu.h"
Avi Kivity00b27a32011-11-23 16:30:32 +020021#include "cpuid.h"
Andrey Smetanind62caab2015-11-10 15:36:33 +030022#include "lapic.h"
Avi Kivitye4956062007-06-28 14:15:57 -040023
Avi Kivityedf88412007-12-16 11:02:48 +020024#include <linux/kvm_host.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080025#include <linux/module.h>
Ahmed S. Darwish9d8f5492007-02-19 14:37:46 +020026#include <linux/kernel.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080027#include <linux/mm.h>
28#include <linux/highmem.h>
Alexey Dobriyane8edc6e2007-05-21 01:22:52 +040029#include <linux/sched.h>
Avi Kivityc7addb92007-09-16 18:58:32 +020030#include <linux/moduleparam.h>
Josh Triplette9bda3b2012-03-20 23:33:51 -070031#include <linux/mod_devicetable.h>
Steven Rostedt (Red Hat)af658dc2015-04-29 14:36:05 -040032#include <linux/trace_events.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Shane Wangcafd6652010-04-29 12:09:01 -040034#include <linux/tboot.h>
Jan Kiszkaf4124502014-03-07 20:03:13 +010035#include <linux/hrtimer.h>
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030036#include "kvm_cache_regs.h"
Avi Kivity35920a32008-07-03 14:50:12 +030037#include "x86.h"
Avi Kivitye4956062007-06-28 14:15:57 -040038
Feng Wu28b835d2015-09-18 22:29:54 +080039#include <asm/cpu.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080040#include <asm/io.h>
Anthony Liguori3b3be0d2006-12-13 00:33:43 -080041#include <asm/desc.h>
Eduardo Habkost13673a92008-11-17 19:03:13 -020042#include <asm/vmx.h>
Eduardo Habkost6210e372008-11-17 19:03:16 -020043#include <asm/virtext.h>
Andi Kleena0861c02009-06-08 17:37:09 +080044#include <asm/mce.h>
Ingo Molnar952f07e2015-04-26 16:56:05 +020045#include <asm/fpu/internal.h>
Gleb Natapovd7cd9792011-10-05 14:01:23 +020046#include <asm/perf_event.h>
Paolo Bonzini81908bf2014-02-21 10:32:27 +010047#include <asm/debugreg.h>
Zhang Yanfei8f536b72012-12-06 23:43:34 +080048#include <asm/kexec.h>
Radim Krčmářdab20872015-02-09 22:44:07 +010049#include <asm/apic.h>
Feng Wuefc64402015-09-18 22:29:51 +080050#include <asm/irq_remapping.h>
Avi Kivity6aa8b732006-12-10 02:21:36 -080051
Marcelo Tosatti229456f2009-06-17 09:22:14 -030052#include "trace.h"
Wei Huang25462f72015-06-19 15:45:05 +020053#include "pmu.h"
Marcelo Tosatti229456f2009-06-17 09:22:14 -030054
Avi Kivity4ecac3f2008-05-13 13:23:38 +030055#define __ex(x) __kvm_handle_fault_on_reboot(x)
Avi Kivity5e520e62011-05-15 10:13:12 -040056#define __ex_clear(x, reg) \
57 ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
Avi Kivity4ecac3f2008-05-13 13:23:38 +030058
Avi Kivity6aa8b732006-12-10 02:21:36 -080059MODULE_AUTHOR("Qumranet");
60MODULE_LICENSE("GPL");
61
Josh Triplette9bda3b2012-03-20 23:33:51 -070062static const struct x86_cpu_id vmx_cpu_id[] = {
63 X86_FEATURE_MATCH(X86_FEATURE_VMX),
64 {}
65};
66MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
67
Rusty Russell476bc002012-01-13 09:32:18 +103068static bool __read_mostly enable_vpid = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020069module_param_named(vpid, enable_vpid, bool, 0444);
Sheng Yang2384d2b2008-01-17 15:14:33 +080070
Rusty Russell476bc002012-01-13 09:32:18 +103071static bool __read_mostly flexpriority_enabled = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020072module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
Avi Kivity4c9fc8e2008-03-24 18:15:14 +020073
Rusty Russell476bc002012-01-13 09:32:18 +103074static bool __read_mostly enable_ept = 1;
Avi Kivity736caef2009-03-23 17:39:48 +020075module_param_named(ept, enable_ept, bool, S_IRUGO);
Sheng Yangd56f5462008-04-25 10:13:16 +080076
Rusty Russell476bc002012-01-13 09:32:18 +103077static bool __read_mostly enable_unrestricted_guest = 1;
Nitin A Kamble3a624e22009-06-08 11:34:16 -070078module_param_named(unrestricted_guest,
79 enable_unrestricted_guest, bool, S_IRUGO);
80
Xudong Hao83c3a332012-05-28 19:33:35 +080081static bool __read_mostly enable_ept_ad_bits = 1;
82module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
83
Avi Kivitya27685c2012-06-12 20:30:18 +030084static bool __read_mostly emulate_invalid_guest_state = true;
Avi Kivityc1f8bc02009-03-23 15:41:17 +020085module_param(emulate_invalid_guest_state, bool, S_IRUGO);
Mohammed Gamal04fa4d32008-08-17 16:39:48 +030086
Rusty Russell476bc002012-01-13 09:32:18 +103087static bool __read_mostly vmm_exclusive = 1;
Dongxiao Xub923e622010-05-11 18:29:45 +080088module_param(vmm_exclusive, bool, S_IRUGO);
89
Rusty Russell476bc002012-01-13 09:32:18 +103090static bool __read_mostly fasteoi = 1;
Kevin Tian58fbbf22011-08-30 13:56:17 +030091module_param(fasteoi, bool, S_IRUGO);
92
Yang Zhang5a717852013-04-11 19:25:16 +080093static bool __read_mostly enable_apicv = 1;
Yang Zhang01e439b2013-04-11 19:25:12 +080094module_param(enable_apicv, bool, S_IRUGO);
Yang Zhang83d4c282013-01-25 10:18:49 +080095
Abel Gordonabc4fc52013-04-18 14:35:25 +030096static bool __read_mostly enable_shadow_vmcs = 1;
97module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
Nadav Har'El801d3422011-05-25 23:02:23 +030098/*
99 * If nested=1, nested virtualization is supported, i.e., guests may use
100 * VMX and be a hypervisor for its own guests. If nested=0, guests may not
101 * use VMX instructions.
102 */
Rusty Russell476bc002012-01-13 09:32:18 +1030103static bool __read_mostly nested = 0;
Nadav Har'El801d3422011-05-25 23:02:23 +0300104module_param(nested, bool, S_IRUGO);
105
Wanpeng Li20300092014-12-02 19:14:59 +0800106static u64 __read_mostly host_xss;
107
Kai Huang843e4332015-01-28 10:54:28 +0800108static bool __read_mostly enable_pml = 1;
109module_param_named(pml, enable_pml, bool, S_IRUGO);
110
Haozhong Zhang64903d62015-10-20 15:39:09 +0800111#define KVM_VMX_TSC_MULTIPLIER_MAX 0xffffffffffffffffULL
112
Yunhong Jiang64672c92016-06-13 14:19:59 -0700113/* Guest_tsc -> host_tsc conversion requires 64-bit division. */
114static int __read_mostly cpu_preemption_timer_multi;
115static bool __read_mostly enable_preemption_timer = 1;
116#ifdef CONFIG_X86_64
117module_param_named(preemption_timer, enable_preemption_timer, bool, S_IRUGO);
118#endif
119
Gleb Natapov50378782013-02-04 16:00:28 +0200120#define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
121#define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
Avi Kivitycdc0e242009-12-06 17:21:14 +0200122#define KVM_VM_CR0_ALWAYS_ON \
123 (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
Avi Kivity4c386092009-12-07 12:26:18 +0200124#define KVM_CR4_GUEST_OWNED_BITS \
125 (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
Andy Lutomirski52ce3c22014-10-07 17:16:21 -0700126 | X86_CR4_OSXMMEXCPT | X86_CR4_TSD)
Avi Kivity4c386092009-12-07 12:26:18 +0200127
Avi Kivitycdc0e242009-12-06 17:21:14 +0200128#define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
129#define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
130
Avi Kivity78ac8b42010-04-08 18:19:35 +0300131#define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
132
Jan Kiszkaf4124502014-03-07 20:03:13 +0100133#define VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE 5
134
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800135/*
136 * These 2 parameters are used to config the controls for Pause-Loop Exiting:
137 * ple_gap: upper bound on the amount of time between two successive
138 * executions of PAUSE in a loop. Also indicate if ple enabled.
Rik van Riel00c25bc2011-01-04 09:51:33 -0500139 * According to test, this time is usually smaller than 128 cycles.
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800140 * ple_window: upper bound on the amount of time a guest is allowed to execute
141 * in a PAUSE loop. Tests indicate that most spinlocks are held for
142 * less than 2^12 cycles
143 * Time is measured based on a counter that runs at the same rate as the TSC,
144 * refer SDM volume 3b section 21.6.13 & 22.1.3.
145 */
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200146#define KVM_VMX_DEFAULT_PLE_GAP 128
147#define KVM_VMX_DEFAULT_PLE_WINDOW 4096
148#define KVM_VMX_DEFAULT_PLE_WINDOW_GROW 2
149#define KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK 0
150#define KVM_VMX_DEFAULT_PLE_WINDOW_MAX \
151 INT_MAX / KVM_VMX_DEFAULT_PLE_WINDOW_GROW
152
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +0800153static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
154module_param(ple_gap, int, S_IRUGO);
155
156static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
157module_param(ple_window, int, S_IRUGO);
158
Radim Krčmářb4a2d312014-08-21 18:08:08 +0200159/* Default doubles per-vcpu window every exit. */
160static int ple_window_grow = KVM_VMX_DEFAULT_PLE_WINDOW_GROW;
161module_param(ple_window_grow, int, S_IRUGO);
162
163/* Default resets per-vcpu window every exit to ple_window. */
164static int ple_window_shrink = KVM_VMX_DEFAULT_PLE_WINDOW_SHRINK;
165module_param(ple_window_shrink, int, S_IRUGO);
166
167/* Default is to compute the maximum so we can never overflow. */
168static int ple_window_actual_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
169static int ple_window_max = KVM_VMX_DEFAULT_PLE_WINDOW_MAX;
170module_param(ple_window_max, int, S_IRUGO);
171
Avi Kivity83287ea422012-09-16 15:10:57 +0300172extern const ulong vmx_return;
173
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200174#define NR_AUTOLOAD_MSRS 8
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300175#define VMCS02_POOL_SIZE 1
Avi Kivity61d2ef22010-04-28 16:40:38 +0300176
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400177struct vmcs {
178 u32 revision_id;
179 u32 abort;
180 char data[0];
181};
182
Nadav Har'Eld462b812011-05-24 15:26:10 +0300183/*
184 * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
185 * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
186 * loaded on this CPU (so we can clear them if the CPU goes down).
187 */
188struct loaded_vmcs {
189 struct vmcs *vmcs;
190 int cpu;
191 int launched;
192 struct list_head loaded_vmcss_on_cpu_link;
193};
194
Avi Kivity26bb0982009-09-07 11:14:12 +0300195struct shared_msr_entry {
196 unsigned index;
197 u64 data;
Avi Kivityd5696722009-12-02 12:28:47 +0200198 u64 mask;
Avi Kivity26bb0982009-09-07 11:14:12 +0300199};
200
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300201/*
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300202 * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
203 * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
204 * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
205 * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
206 * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
207 * More than one of these structures may exist, if L1 runs multiple L2 guests.
208 * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
209 * underlying hardware which will be used to run L2.
210 * This structure is packed to ensure that its layout is identical across
211 * machines (necessary for live migration).
212 * If there are changes in this struct, VMCS12_REVISION must be changed.
213 */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300214typedef u64 natural_width;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300215struct __packed vmcs12 {
216 /* According to the Intel spec, a VMCS region must start with the
217 * following two fields. Then follow implementation-specific data.
218 */
219 u32 revision_id;
220 u32 abort;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300221
Nadav Har'El27d6c862011-05-25 23:06:59 +0300222 u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
223 u32 padding[7]; /* room for future expansion */
224
Nadav Har'El22bd0352011-05-25 23:05:57 +0300225 u64 io_bitmap_a;
226 u64 io_bitmap_b;
227 u64 msr_bitmap;
228 u64 vm_exit_msr_store_addr;
229 u64 vm_exit_msr_load_addr;
230 u64 vm_entry_msr_load_addr;
231 u64 tsc_offset;
232 u64 virtual_apic_page_addr;
233 u64 apic_access_addr;
Wincy Van705699a2015-02-03 23:58:17 +0800234 u64 posted_intr_desc_addr;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300235 u64 ept_pointer;
Wincy Van608406e2015-02-03 23:57:51 +0800236 u64 eoi_exit_bitmap0;
237 u64 eoi_exit_bitmap1;
238 u64 eoi_exit_bitmap2;
239 u64 eoi_exit_bitmap3;
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800240 u64 xss_exit_bitmap;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300241 u64 guest_physical_address;
242 u64 vmcs_link_pointer;
243 u64 guest_ia32_debugctl;
244 u64 guest_ia32_pat;
245 u64 guest_ia32_efer;
246 u64 guest_ia32_perf_global_ctrl;
247 u64 guest_pdptr0;
248 u64 guest_pdptr1;
249 u64 guest_pdptr2;
250 u64 guest_pdptr3;
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100251 u64 guest_bndcfgs;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300252 u64 host_ia32_pat;
253 u64 host_ia32_efer;
254 u64 host_ia32_perf_global_ctrl;
255 u64 padding64[8]; /* room for future expansion */
256 /*
257 * To allow migration of L1 (complete with its L2 guests) between
258 * machines of different natural widths (32 or 64 bit), we cannot have
259 * unsigned long fields with no explict size. We use u64 (aliased
260 * natural_width) instead. Luckily, x86 is little-endian.
261 */
262 natural_width cr0_guest_host_mask;
263 natural_width cr4_guest_host_mask;
264 natural_width cr0_read_shadow;
265 natural_width cr4_read_shadow;
266 natural_width cr3_target_value0;
267 natural_width cr3_target_value1;
268 natural_width cr3_target_value2;
269 natural_width cr3_target_value3;
270 natural_width exit_qualification;
271 natural_width guest_linear_address;
272 natural_width guest_cr0;
273 natural_width guest_cr3;
274 natural_width guest_cr4;
275 natural_width guest_es_base;
276 natural_width guest_cs_base;
277 natural_width guest_ss_base;
278 natural_width guest_ds_base;
279 natural_width guest_fs_base;
280 natural_width guest_gs_base;
281 natural_width guest_ldtr_base;
282 natural_width guest_tr_base;
283 natural_width guest_gdtr_base;
284 natural_width guest_idtr_base;
285 natural_width guest_dr7;
286 natural_width guest_rsp;
287 natural_width guest_rip;
288 natural_width guest_rflags;
289 natural_width guest_pending_dbg_exceptions;
290 natural_width guest_sysenter_esp;
291 natural_width guest_sysenter_eip;
292 natural_width host_cr0;
293 natural_width host_cr3;
294 natural_width host_cr4;
295 natural_width host_fs_base;
296 natural_width host_gs_base;
297 natural_width host_tr_base;
298 natural_width host_gdtr_base;
299 natural_width host_idtr_base;
300 natural_width host_ia32_sysenter_esp;
301 natural_width host_ia32_sysenter_eip;
302 natural_width host_rsp;
303 natural_width host_rip;
304 natural_width paddingl[8]; /* room for future expansion */
305 u32 pin_based_vm_exec_control;
306 u32 cpu_based_vm_exec_control;
307 u32 exception_bitmap;
308 u32 page_fault_error_code_mask;
309 u32 page_fault_error_code_match;
310 u32 cr3_target_count;
311 u32 vm_exit_controls;
312 u32 vm_exit_msr_store_count;
313 u32 vm_exit_msr_load_count;
314 u32 vm_entry_controls;
315 u32 vm_entry_msr_load_count;
316 u32 vm_entry_intr_info_field;
317 u32 vm_entry_exception_error_code;
318 u32 vm_entry_instruction_len;
319 u32 tpr_threshold;
320 u32 secondary_vm_exec_control;
321 u32 vm_instruction_error;
322 u32 vm_exit_reason;
323 u32 vm_exit_intr_info;
324 u32 vm_exit_intr_error_code;
325 u32 idt_vectoring_info_field;
326 u32 idt_vectoring_error_code;
327 u32 vm_exit_instruction_len;
328 u32 vmx_instruction_info;
329 u32 guest_es_limit;
330 u32 guest_cs_limit;
331 u32 guest_ss_limit;
332 u32 guest_ds_limit;
333 u32 guest_fs_limit;
334 u32 guest_gs_limit;
335 u32 guest_ldtr_limit;
336 u32 guest_tr_limit;
337 u32 guest_gdtr_limit;
338 u32 guest_idtr_limit;
339 u32 guest_es_ar_bytes;
340 u32 guest_cs_ar_bytes;
341 u32 guest_ss_ar_bytes;
342 u32 guest_ds_ar_bytes;
343 u32 guest_fs_ar_bytes;
344 u32 guest_gs_ar_bytes;
345 u32 guest_ldtr_ar_bytes;
346 u32 guest_tr_ar_bytes;
347 u32 guest_interruptibility_info;
348 u32 guest_activity_state;
349 u32 guest_sysenter_cs;
350 u32 host_ia32_sysenter_cs;
Jan Kiszka0238ea92013-03-13 11:31:24 +0100351 u32 vmx_preemption_timer_value;
352 u32 padding32[7]; /* room for future expansion */
Nadav Har'El22bd0352011-05-25 23:05:57 +0300353 u16 virtual_processor_id;
Wincy Van705699a2015-02-03 23:58:17 +0800354 u16 posted_intr_nv;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300355 u16 guest_es_selector;
356 u16 guest_cs_selector;
357 u16 guest_ss_selector;
358 u16 guest_ds_selector;
359 u16 guest_fs_selector;
360 u16 guest_gs_selector;
361 u16 guest_ldtr_selector;
362 u16 guest_tr_selector;
Wincy Van608406e2015-02-03 23:57:51 +0800363 u16 guest_intr_status;
Nadav Har'El22bd0352011-05-25 23:05:57 +0300364 u16 host_es_selector;
365 u16 host_cs_selector;
366 u16 host_ss_selector;
367 u16 host_ds_selector;
368 u16 host_fs_selector;
369 u16 host_gs_selector;
370 u16 host_tr_selector;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300371};
372
373/*
374 * VMCS12_REVISION is an arbitrary id that should be changed if the content or
375 * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
376 * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
377 */
378#define VMCS12_REVISION 0x11e57ed0
379
380/*
381 * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
382 * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
383 * current implementation, 4K are reserved to avoid future complications.
384 */
385#define VMCS12_SIZE 0x1000
386
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300387/* Used to remember the last vmcs02 used for some recently used vmcs12s */
388struct vmcs02_list {
389 struct list_head list;
390 gpa_t vmptr;
391 struct loaded_vmcs vmcs02;
392};
393
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300394/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300395 * The nested_vmx structure is part of vcpu_vmx, and holds information we need
396 * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
397 */
398struct nested_vmx {
399 /* Has the level1 guest done vmxon? */
400 bool vmxon;
Bandan Das3573e222014-05-06 02:19:16 -0400401 gpa_t vmxon_ptr;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300402
403 /* The guest-physical address of the current VMCS L1 keeps for L2 */
404 gpa_t current_vmptr;
405 /* The host-usable pointer to the above */
406 struct page *current_vmcs12_page;
407 struct vmcs12 *current_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -0700408 /*
409 * Cache of the guest's VMCS, existing outside of guest memory.
410 * Loaded from guest memory during VMPTRLD. Flushed to guest
411 * memory during VMXOFF, VMCLEAR, VMPTRLD.
412 */
413 struct vmcs12 *cached_vmcs12;
Abel Gordon8de48832013-04-18 14:37:25 +0300414 struct vmcs *current_shadow_vmcs;
Abel Gordon012f83c2013-04-18 14:39:25 +0300415 /*
416 * Indicates if the shadow vmcs must be updated with the
417 * data hold by vmcs12
418 */
419 bool sync_shadow_vmcs;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +0300420
421 /* vmcs02_list cache of VMCSs recently used to run L2 guests */
422 struct list_head vmcs02_pool;
423 int vmcs02_num;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300424 u64 vmcs01_tsc_offset;
Nadav Har'El644d7112011-05-25 23:12:35 +0300425 /* L2 must run next, and mustn't decide to exit to L1. */
426 bool nested_run_pending;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +0300427 /*
428 * Guest pages referred to in vmcs02 with host-physical pointers, so
429 * we must keep them pinned while L2 runs.
430 */
431 struct page *apic_access_page;
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800432 struct page *virtual_apic_page;
Wincy Van705699a2015-02-03 23:58:17 +0800433 struct page *pi_desc_page;
434 struct pi_desc *pi_desc;
435 bool pi_pending;
436 u16 posted_intr_nv;
Jan Kiszkaf4124502014-03-07 20:03:13 +0100437
Radim Krčmářd048c092016-08-08 20:16:22 +0200438 unsigned long *msr_bitmap;
439
Jan Kiszkaf4124502014-03-07 20:03:13 +0100440 struct hrtimer preemption_timer;
441 bool preemption_timer_expired;
Jan Kiszka2996fca2014-06-16 13:59:43 +0200442
443 /* to migrate it to L2 if VM_ENTRY_LOAD_DEBUG_CONTROLS is off */
444 u64 vmcs01_debugctl;
Wincy Vanb9c237b2015-02-03 23:56:30 +0800445
Wanpeng Li5c614b32015-10-13 09:18:36 -0700446 u16 vpid02;
447 u16 last_vpid;
448
Wincy Vanb9c237b2015-02-03 23:56:30 +0800449 u32 nested_vmx_procbased_ctls_low;
450 u32 nested_vmx_procbased_ctls_high;
451 u32 nested_vmx_true_procbased_ctls_low;
452 u32 nested_vmx_secondary_ctls_low;
453 u32 nested_vmx_secondary_ctls_high;
454 u32 nested_vmx_pinbased_ctls_low;
455 u32 nested_vmx_pinbased_ctls_high;
456 u32 nested_vmx_exit_ctls_low;
457 u32 nested_vmx_exit_ctls_high;
458 u32 nested_vmx_true_exit_ctls_low;
459 u32 nested_vmx_entry_ctls_low;
460 u32 nested_vmx_entry_ctls_high;
461 u32 nested_vmx_true_entry_ctls_low;
462 u32 nested_vmx_misc_low;
463 u32 nested_vmx_misc_high;
464 u32 nested_vmx_ept_caps;
Wanpeng Li99b83ac2015-10-13 09:12:21 -0700465 u32 nested_vmx_vpid_caps;
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300466};
467
Yang Zhang01e439b2013-04-11 19:25:12 +0800468#define POSTED_INTR_ON 0
Feng Wuebbfc762015-09-18 22:29:46 +0800469#define POSTED_INTR_SN 1
470
Yang Zhang01e439b2013-04-11 19:25:12 +0800471/* Posted-Interrupt Descriptor */
472struct pi_desc {
473 u32 pir[8]; /* Posted interrupt requested */
Feng Wu6ef15222015-09-18 22:29:45 +0800474 union {
475 struct {
476 /* bit 256 - Outstanding Notification */
477 u16 on : 1,
478 /* bit 257 - Suppress Notification */
479 sn : 1,
480 /* bit 271:258 - Reserved */
481 rsvd_1 : 14;
482 /* bit 279:272 - Notification Vector */
483 u8 nv;
484 /* bit 287:280 - Reserved */
485 u8 rsvd_2;
486 /* bit 319:288 - Notification Destination */
487 u32 ndst;
488 };
489 u64 control;
490 };
491 u32 rsvd[6];
Yang Zhang01e439b2013-04-11 19:25:12 +0800492} __aligned(64);
493
Yang Zhanga20ed542013-04-11 19:25:15 +0800494static bool pi_test_and_set_on(struct pi_desc *pi_desc)
495{
496 return test_and_set_bit(POSTED_INTR_ON,
497 (unsigned long *)&pi_desc->control);
498}
499
500static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
501{
502 return test_and_clear_bit(POSTED_INTR_ON,
503 (unsigned long *)&pi_desc->control);
504}
505
506static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
507{
508 return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
509}
510
Feng Wuebbfc762015-09-18 22:29:46 +0800511static inline void pi_clear_sn(struct pi_desc *pi_desc)
512{
513 return clear_bit(POSTED_INTR_SN,
514 (unsigned long *)&pi_desc->control);
515}
516
517static inline void pi_set_sn(struct pi_desc *pi_desc)
518{
519 return set_bit(POSTED_INTR_SN,
520 (unsigned long *)&pi_desc->control);
521}
522
523static inline int pi_test_on(struct pi_desc *pi_desc)
524{
525 return test_bit(POSTED_INTR_ON,
526 (unsigned long *)&pi_desc->control);
527}
528
529static inline int pi_test_sn(struct pi_desc *pi_desc)
530{
531 return test_bit(POSTED_INTR_SN,
532 (unsigned long *)&pi_desc->control);
533}
534
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400535struct vcpu_vmx {
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000536 struct kvm_vcpu vcpu;
Avi Kivity313dbd42008-07-17 18:04:30 +0300537 unsigned long host_rsp;
Avi Kivity29bd8a72007-09-10 17:27:03 +0300538 u8 fail;
Avi Kivity9d58b932011-03-07 16:52:07 +0200539 bool nmi_known_unmasked;
Avi Kivity51aa01d2010-07-20 14:31:20 +0300540 u32 exit_intr_info;
Avi Kivity1155f762007-11-22 11:30:47 +0200541 u32 idt_vectoring_info;
Avi Kivity6de12732011-03-07 12:51:22 +0200542 ulong rflags;
Avi Kivity26bb0982009-09-07 11:14:12 +0300543 struct shared_msr_entry *guest_msrs;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400544 int nmsrs;
545 int save_nmsrs;
Yang Zhanga547c6d2013-04-11 19:25:10 +0800546 unsigned long host_idt_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400547#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300548 u64 msr_host_kernel_gs_base;
549 u64 msr_guest_kernel_gs_base;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400550#endif
Gleb Natapov2961e8762013-11-25 15:37:13 +0200551 u32 vm_entry_controls_shadow;
552 u32 vm_exit_controls_shadow;
Nadav Har'Eld462b812011-05-24 15:26:10 +0300553 /*
554 * loaded_vmcs points to the VMCS currently used in this vcpu. For a
555 * non-nested (L1) guest, it always points to vmcs01. For a nested
556 * guest (L2), it points to a different VMCS.
557 */
558 struct loaded_vmcs vmcs01;
559 struct loaded_vmcs *loaded_vmcs;
560 bool __launched; /* temporary, used in vmx_vcpu_run */
Avi Kivity61d2ef22010-04-28 16:40:38 +0300561 struct msr_autoload {
562 unsigned nr;
563 struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
564 struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
565 } msr_autoload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400566 struct {
567 int loaded;
568 u16 fs_sel, gs_sel, ldt_sel;
Avi Kivityb2da15a2012-05-13 19:53:24 +0300569#ifdef CONFIG_X86_64
570 u16 ds_sel, es_sel;
571#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +0200572 int gs_ldt_reload_needed;
573 int fs_reload_needed;
Liu, Jinsongda8999d2014-02-24 10:55:46 +0000574 u64 msr_host_bndcfgs;
Andy Lutomirskid974baa2014-10-08 09:02:13 -0700575 unsigned long vmcs_host_cr4; /* May not match real cr4 */
Mike Dayd77c26f2007-10-08 09:02:08 -0400576 } host_state;
Avi Kivity9c8cba32007-11-22 11:42:59 +0200577 struct {
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300578 int vm86_active;
Avi Kivity78ac8b42010-04-08 18:19:35 +0300579 ulong save_rflags;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300580 struct kvm_segment segs[8];
581 } rmode;
582 struct {
583 u32 bitmask; /* 4 bits per segment (1 bit per field) */
Avi Kivity7ffd92c2009-06-09 14:10:45 +0300584 struct kvm_save_segment {
585 u16 selector;
586 unsigned long base;
587 u32 limit;
588 u32 ar;
Avi Kivityf5f7b2f2012-08-21 17:07:00 +0300589 } seg[8];
Avi Kivity2fb92db2011-04-27 19:42:18 +0300590 } segment_cache;
Sheng Yang2384d2b2008-01-17 15:14:33 +0800591 int vpid;
Mohammed Gamal04fa4d32008-08-17 16:39:48 +0300592 bool emulation_required;
Jan Kiszka3b86cd92008-09-26 09:30:57 +0200593
594 /* Support for vnmi-less CPUs */
595 int soft_vnmi_blocked;
596 ktime_t entry_time;
597 s64 vnmi_blocked_time;
Andi Kleena0861c02009-06-08 17:37:09 +0800598 u32 exit_reason;
Sheng Yang4e47c7a2009-12-18 16:48:47 +0800599
Yang Zhang01e439b2013-04-11 19:25:12 +0800600 /* Posted interrupt descriptor */
601 struct pi_desc pi_desc;
602
Nadav Har'Elec378ae2011-05-25 23:02:54 +0300603 /* Support for a guest hypervisor (nested VMX) */
604 struct nested_vmx nested;
Radim Krčmářa7653ec2014-08-21 18:08:07 +0200605
606 /* Dynamic PLE window. */
607 int ple_window;
608 bool ple_window_dirty;
Kai Huang843e4332015-01-28 10:54:28 +0800609
610 /* Support for PML */
611#define PML_ENTITY_NUM 512
612 struct page *pml_pg;
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800613
Yunhong Jiang64672c92016-06-13 14:19:59 -0700614 /* apic deadline value in host tsc */
615 u64 hv_deadline_tsc;
616
Owen Hofmann2680d6d2016-03-01 13:36:13 -0800617 u64 current_tsc_ratio;
Xiao Guangrong1be0e612016-03-22 16:51:18 +0800618
619 bool guest_pkru_valid;
620 u32 guest_pkru;
621 u32 host_pkru;
Haozhong Zhang3b840802016-06-22 14:59:54 +0800622
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800623 /*
624 * Only bits masked by msr_ia32_feature_control_valid_bits can be set in
625 * msr_ia32_feature_control. FEATURE_CONTROL_LOCKED is always included
626 * in msr_ia32_feature_control_valid_bits.
627 */
Haozhong Zhang3b840802016-06-22 14:59:54 +0800628 u64 msr_ia32_feature_control;
Haozhong Zhang37e4c992016-06-22 14:59:55 +0800629 u64 msr_ia32_feature_control_valid_bits;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400630};
631
Avi Kivity2fb92db2011-04-27 19:42:18 +0300632enum segment_cache_field {
633 SEG_FIELD_SEL = 0,
634 SEG_FIELD_BASE = 1,
635 SEG_FIELD_LIMIT = 2,
636 SEG_FIELD_AR = 3,
637
638 SEG_FIELD_NR = 4
639};
640
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400641static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
642{
Rusty Russellfb3f0f52007-07-27 17:16:56 +1000643 return container_of(vcpu, struct vcpu_vmx, vcpu);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -0400644}
645
Feng Wuefc64402015-09-18 22:29:51 +0800646static struct pi_desc *vcpu_to_pi_desc(struct kvm_vcpu *vcpu)
647{
648 return &(to_vmx(vcpu)->pi_desc);
649}
650
Nadav Har'El22bd0352011-05-25 23:05:57 +0300651#define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
652#define FIELD(number, name) [number] = VMCS12_OFFSET(name)
653#define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
654 [number##_HIGH] = VMCS12_OFFSET(name)+4
655
Abel Gordon4607c2d2013-04-18 14:35:55 +0300656
Bandan Dasfe2b2012014-04-21 15:20:14 -0400657static unsigned long shadow_read_only_fields[] = {
Abel Gordon4607c2d2013-04-18 14:35:55 +0300658 /*
659 * We do NOT shadow fields that are modified when L0
660 * traps and emulates any vmx instruction (e.g. VMPTRLD,
661 * VMXON...) executed by L1.
662 * For example, VM_INSTRUCTION_ERROR is read
663 * by L1 if a vmx instruction fails (part of the error path).
664 * Note the code assumes this logic. If for some reason
665 * we start shadowing these fields then we need to
666 * force a shadow sync when L0 emulates vmx instructions
667 * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
668 * by nested_vmx_failValid)
669 */
670 VM_EXIT_REASON,
671 VM_EXIT_INTR_INFO,
672 VM_EXIT_INSTRUCTION_LEN,
673 IDT_VECTORING_INFO_FIELD,
674 IDT_VECTORING_ERROR_CODE,
675 VM_EXIT_INTR_ERROR_CODE,
676 EXIT_QUALIFICATION,
677 GUEST_LINEAR_ADDRESS,
678 GUEST_PHYSICAL_ADDRESS
679};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400680static int max_shadow_read_only_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300681 ARRAY_SIZE(shadow_read_only_fields);
682
Bandan Dasfe2b2012014-04-21 15:20:14 -0400683static unsigned long shadow_read_write_fields[] = {
Wanpeng Lia7c0b072014-08-21 19:46:50 +0800684 TPR_THRESHOLD,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300685 GUEST_RIP,
686 GUEST_RSP,
687 GUEST_CR0,
688 GUEST_CR3,
689 GUEST_CR4,
690 GUEST_INTERRUPTIBILITY_INFO,
691 GUEST_RFLAGS,
692 GUEST_CS_SELECTOR,
693 GUEST_CS_AR_BYTES,
694 GUEST_CS_LIMIT,
695 GUEST_CS_BASE,
696 GUEST_ES_BASE,
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100697 GUEST_BNDCFGS,
Abel Gordon4607c2d2013-04-18 14:35:55 +0300698 CR0_GUEST_HOST_MASK,
699 CR0_READ_SHADOW,
700 CR4_READ_SHADOW,
701 TSC_OFFSET,
702 EXCEPTION_BITMAP,
703 CPU_BASED_VM_EXEC_CONTROL,
704 VM_ENTRY_EXCEPTION_ERROR_CODE,
705 VM_ENTRY_INTR_INFO_FIELD,
706 VM_ENTRY_INSTRUCTION_LEN,
707 VM_ENTRY_EXCEPTION_ERROR_CODE,
708 HOST_FS_BASE,
709 HOST_GS_BASE,
710 HOST_FS_SELECTOR,
711 HOST_GS_SELECTOR
712};
Bandan Dasfe2b2012014-04-21 15:20:14 -0400713static int max_shadow_read_write_fields =
Abel Gordon4607c2d2013-04-18 14:35:55 +0300714 ARRAY_SIZE(shadow_read_write_fields);
715
Mathias Krause772e0312012-08-30 01:30:19 +0200716static const unsigned short vmcs_field_to_offset_table[] = {
Nadav Har'El22bd0352011-05-25 23:05:57 +0300717 FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
Wincy Van705699a2015-02-03 23:58:17 +0800718 FIELD(POSTED_INTR_NV, posted_intr_nv),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300719 FIELD(GUEST_ES_SELECTOR, guest_es_selector),
720 FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
721 FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
722 FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
723 FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
724 FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
725 FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
726 FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
Wincy Van608406e2015-02-03 23:57:51 +0800727 FIELD(GUEST_INTR_STATUS, guest_intr_status),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300728 FIELD(HOST_ES_SELECTOR, host_es_selector),
729 FIELD(HOST_CS_SELECTOR, host_cs_selector),
730 FIELD(HOST_SS_SELECTOR, host_ss_selector),
731 FIELD(HOST_DS_SELECTOR, host_ds_selector),
732 FIELD(HOST_FS_SELECTOR, host_fs_selector),
733 FIELD(HOST_GS_SELECTOR, host_gs_selector),
734 FIELD(HOST_TR_SELECTOR, host_tr_selector),
735 FIELD64(IO_BITMAP_A, io_bitmap_a),
736 FIELD64(IO_BITMAP_B, io_bitmap_b),
737 FIELD64(MSR_BITMAP, msr_bitmap),
738 FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
739 FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
740 FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
741 FIELD64(TSC_OFFSET, tsc_offset),
742 FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
743 FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
Wincy Van705699a2015-02-03 23:58:17 +0800744 FIELD64(POSTED_INTR_DESC_ADDR, posted_intr_desc_addr),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300745 FIELD64(EPT_POINTER, ept_pointer),
Wincy Van608406e2015-02-03 23:57:51 +0800746 FIELD64(EOI_EXIT_BITMAP0, eoi_exit_bitmap0),
747 FIELD64(EOI_EXIT_BITMAP1, eoi_exit_bitmap1),
748 FIELD64(EOI_EXIT_BITMAP2, eoi_exit_bitmap2),
749 FIELD64(EOI_EXIT_BITMAP3, eoi_exit_bitmap3),
Wanpeng Li81dc01f2014-12-04 19:11:07 +0800750 FIELD64(XSS_EXIT_BITMAP, xss_exit_bitmap),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300751 FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
752 FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
753 FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
754 FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
755 FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
756 FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
757 FIELD64(GUEST_PDPTR0, guest_pdptr0),
758 FIELD64(GUEST_PDPTR1, guest_pdptr1),
759 FIELD64(GUEST_PDPTR2, guest_pdptr2),
760 FIELD64(GUEST_PDPTR3, guest_pdptr3),
Paolo Bonzini36be0b92014-02-24 12:30:04 +0100761 FIELD64(GUEST_BNDCFGS, guest_bndcfgs),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300762 FIELD64(HOST_IA32_PAT, host_ia32_pat),
763 FIELD64(HOST_IA32_EFER, host_ia32_efer),
764 FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
765 FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
766 FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
767 FIELD(EXCEPTION_BITMAP, exception_bitmap),
768 FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
769 FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
770 FIELD(CR3_TARGET_COUNT, cr3_target_count),
771 FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
772 FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
773 FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
774 FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
775 FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
776 FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
777 FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
778 FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
779 FIELD(TPR_THRESHOLD, tpr_threshold),
780 FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
781 FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
782 FIELD(VM_EXIT_REASON, vm_exit_reason),
783 FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
784 FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
785 FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
786 FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
787 FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
788 FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
789 FIELD(GUEST_ES_LIMIT, guest_es_limit),
790 FIELD(GUEST_CS_LIMIT, guest_cs_limit),
791 FIELD(GUEST_SS_LIMIT, guest_ss_limit),
792 FIELD(GUEST_DS_LIMIT, guest_ds_limit),
793 FIELD(GUEST_FS_LIMIT, guest_fs_limit),
794 FIELD(GUEST_GS_LIMIT, guest_gs_limit),
795 FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
796 FIELD(GUEST_TR_LIMIT, guest_tr_limit),
797 FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
798 FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
799 FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
800 FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
801 FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
802 FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
803 FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
804 FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
805 FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
806 FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
807 FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
808 FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
809 FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
810 FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
Jan Kiszka0238ea92013-03-13 11:31:24 +0100811 FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
Nadav Har'El22bd0352011-05-25 23:05:57 +0300812 FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
813 FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
814 FIELD(CR0_READ_SHADOW, cr0_read_shadow),
815 FIELD(CR4_READ_SHADOW, cr4_read_shadow),
816 FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
817 FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
818 FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
819 FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
820 FIELD(EXIT_QUALIFICATION, exit_qualification),
821 FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
822 FIELD(GUEST_CR0, guest_cr0),
823 FIELD(GUEST_CR3, guest_cr3),
824 FIELD(GUEST_CR4, guest_cr4),
825 FIELD(GUEST_ES_BASE, guest_es_base),
826 FIELD(GUEST_CS_BASE, guest_cs_base),
827 FIELD(GUEST_SS_BASE, guest_ss_base),
828 FIELD(GUEST_DS_BASE, guest_ds_base),
829 FIELD(GUEST_FS_BASE, guest_fs_base),
830 FIELD(GUEST_GS_BASE, guest_gs_base),
831 FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
832 FIELD(GUEST_TR_BASE, guest_tr_base),
833 FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
834 FIELD(GUEST_IDTR_BASE, guest_idtr_base),
835 FIELD(GUEST_DR7, guest_dr7),
836 FIELD(GUEST_RSP, guest_rsp),
837 FIELD(GUEST_RIP, guest_rip),
838 FIELD(GUEST_RFLAGS, guest_rflags),
839 FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
840 FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
841 FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
842 FIELD(HOST_CR0, host_cr0),
843 FIELD(HOST_CR3, host_cr3),
844 FIELD(HOST_CR4, host_cr4),
845 FIELD(HOST_FS_BASE, host_fs_base),
846 FIELD(HOST_GS_BASE, host_gs_base),
847 FIELD(HOST_TR_BASE, host_tr_base),
848 FIELD(HOST_GDTR_BASE, host_gdtr_base),
849 FIELD(HOST_IDTR_BASE, host_idtr_base),
850 FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
851 FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
852 FIELD(HOST_RSP, host_rsp),
853 FIELD(HOST_RIP, host_rip),
854};
Nadav Har'El22bd0352011-05-25 23:05:57 +0300855
856static inline short vmcs_field_to_offset(unsigned long field)
857{
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +0100858 BUILD_BUG_ON(ARRAY_SIZE(vmcs_field_to_offset_table) > SHRT_MAX);
859
860 if (field >= ARRAY_SIZE(vmcs_field_to_offset_table) ||
861 vmcs_field_to_offset_table[field] == 0)
862 return -ENOENT;
863
Nadav Har'El22bd0352011-05-25 23:05:57 +0300864 return vmcs_field_to_offset_table[field];
865}
866
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300867static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
868{
David Matlack4f2777b2016-07-13 17:16:37 -0700869 return to_vmx(vcpu)->nested.cached_vmcs12;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300870}
871
872static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
873{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +0200874 struct page *page = kvm_vcpu_gfn_to_page(vcpu, addr >> PAGE_SHIFT);
Xiao Guangrong32cad842012-08-03 15:42:52 +0800875 if (is_error_page(page))
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300876 return NULL;
Xiao Guangrong32cad842012-08-03 15:42:52 +0800877
Nadav Har'Ela9d30f32011-05-25 23:03:55 +0300878 return page;
879}
880
881static void nested_release_page(struct page *page)
882{
883 kvm_release_page_dirty(page);
884}
885
886static void nested_release_page_clean(struct page *page)
887{
888 kvm_release_page_clean(page);
889}
890
Nadav Har'Elbfd0a562013-08-05 11:07:17 +0300891static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu);
Sheng Yang4e1096d2008-07-06 19:16:51 +0800892static u64 construct_eptp(unsigned long root_hpa);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +0800893static void kvm_cpu_vmxon(u64 addr);
894static void kvm_cpu_vmxoff(void);
Wanpeng Lif53cd632014-12-02 19:14:58 +0800895static bool vmx_xsaves_supported(void);
Gleb Natapov776e58e2011-03-13 12:34:27 +0200896static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
Orit Wassermanb246dd52012-05-31 14:49:22 +0300897static void vmx_set_segment(struct kvm_vcpu *vcpu,
898 struct kvm_segment *var, int seg);
899static void vmx_get_segment(struct kvm_vcpu *vcpu,
900 struct kvm_segment *var, int seg);
Gleb Natapovd99e4152012-12-20 16:57:45 +0200901static bool guest_state_valid(struct kvm_vcpu *vcpu);
902static u32 vmx_segment_access_rights(struct kvm_segment *var);
Abel Gordonc3114422013-04-18 14:38:55 +0300903static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
Abel Gordon16f5b902013-04-18 14:38:25 +0300904static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
Tang Chena255d472014-09-16 18:41:58 +0800905static int alloc_identity_pagetable(struct kvm *kvm);
Avi Kivity75880a02007-06-20 11:20:04 +0300906
Avi Kivity6aa8b732006-12-10 02:21:36 -0800907static DEFINE_PER_CPU(struct vmcs *, vmxarea);
908static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
Nadav Har'Eld462b812011-05-24 15:26:10 +0300909/*
910 * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
911 * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
912 */
913static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
Avi Kivity3444d7d2010-07-26 18:32:38 +0300914static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
Avi Kivity6aa8b732006-12-10 02:21:36 -0800915
Feng Wubf9f6ac2015-09-18 22:29:55 +0800916/*
917 * We maintian a per-CPU linked-list of vCPU, so in wakeup_handler() we
918 * can find which vCPU should be waken up.
919 */
920static DEFINE_PER_CPU(struct list_head, blocked_vcpu_on_cpu);
921static DEFINE_PER_CPU(spinlock_t, blocked_vcpu_on_cpu_lock);
922
Avi Kivity3e7c73e2009-02-24 21:46:19 +0200923static unsigned long *vmx_io_bitmap_a;
924static unsigned long *vmx_io_bitmap_b;
Avi Kivity58972972009-02-24 22:26:47 +0200925static unsigned long *vmx_msr_bitmap_legacy;
926static unsigned long *vmx_msr_bitmap_longmode;
Yang Zhang8d146952013-01-25 10:18:50 +0800927static unsigned long *vmx_msr_bitmap_legacy_x2apic;
928static unsigned long *vmx_msr_bitmap_longmode_x2apic;
Abel Gordon4607c2d2013-04-18 14:35:55 +0300929static unsigned long *vmx_vmread_bitmap;
930static unsigned long *vmx_vmwrite_bitmap;
He, Qingfdef3ad2007-04-30 09:45:24 +0300931
Avi Kivity110312c2010-12-21 12:54:20 +0200932static bool cpu_has_load_ia32_efer;
Gleb Natapov8bf00a52011-10-05 14:01:22 +0200933static bool cpu_has_load_perf_global_ctrl;
Avi Kivity110312c2010-12-21 12:54:20 +0200934
Sheng Yang2384d2b2008-01-17 15:14:33 +0800935static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
936static DEFINE_SPINLOCK(vmx_vpid_lock);
937
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300938static struct vmcs_config {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800939 int size;
940 int order;
941 u32 revision_id;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300942 u32 pin_based_exec_ctrl;
943 u32 cpu_based_exec_ctrl;
Sheng Yangf78e0e22007-10-29 09:40:42 +0800944 u32 cpu_based_2nd_exec_ctrl;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +0300945 u32 vmexit_ctrl;
946 u32 vmentry_ctrl;
947} vmcs_config;
Avi Kivity6aa8b732006-12-10 02:21:36 -0800948
Hannes Ederefff9e52008-11-28 17:02:06 +0100949static struct vmx_capability {
Sheng Yangd56f5462008-04-25 10:13:16 +0800950 u32 ept;
951 u32 vpid;
952} vmx_capability;
953
Avi Kivity6aa8b732006-12-10 02:21:36 -0800954#define VMX_SEGMENT_FIELD(seg) \
955 [VCPU_SREG_##seg] = { \
956 .selector = GUEST_##seg##_SELECTOR, \
957 .base = GUEST_##seg##_BASE, \
958 .limit = GUEST_##seg##_LIMIT, \
959 .ar_bytes = GUEST_##seg##_AR_BYTES, \
960 }
961
Mathias Krause772e0312012-08-30 01:30:19 +0200962static const struct kvm_vmx_segment_field {
Avi Kivity6aa8b732006-12-10 02:21:36 -0800963 unsigned selector;
964 unsigned base;
965 unsigned limit;
966 unsigned ar_bytes;
967} kvm_vmx_segment_fields[] = {
968 VMX_SEGMENT_FIELD(CS),
969 VMX_SEGMENT_FIELD(DS),
970 VMX_SEGMENT_FIELD(ES),
971 VMX_SEGMENT_FIELD(FS),
972 VMX_SEGMENT_FIELD(GS),
973 VMX_SEGMENT_FIELD(SS),
974 VMX_SEGMENT_FIELD(TR),
975 VMX_SEGMENT_FIELD(LDTR),
976};
977
Avi Kivity26bb0982009-09-07 11:14:12 +0300978static u64 host_efer;
979
Avi Kivity6de4f3a2009-05-31 22:58:47 +0300980static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
981
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300982/*
Brian Gerst8c065852010-07-17 09:03:26 -0400983 * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
Avi Kivity4d56c8a2007-04-19 14:28:44 +0300984 * away by decrementing the array size.
985 */
Avi Kivity6aa8b732006-12-10 02:21:36 -0800986static const u32 vmx_msr_index[] = {
Avi Kivity05b3e0c2006-12-13 00:33:45 -0800987#ifdef CONFIG_X86_64
Avi Kivity44ea2b12009-09-06 15:55:37 +0300988 MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800989#endif
Brian Gerst8c065852010-07-17 09:03:26 -0400990 MSR_EFER, MSR_TSC_AUX, MSR_STAR,
Avi Kivity6aa8b732006-12-10 02:21:36 -0800991};
Avi Kivity6aa8b732006-12-10 02:21:36 -0800992
Jan Kiszka5bb16012016-02-09 20:14:21 +0100993static inline bool is_exception_n(u32 intr_info, u8 vector)
Avi Kivity6aa8b732006-12-10 02:21:36 -0800994{
995 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
996 INTR_INFO_VALID_MASK)) ==
Jan Kiszka5bb16012016-02-09 20:14:21 +0100997 (INTR_TYPE_HARD_EXCEPTION | vector | INTR_INFO_VALID_MASK);
998}
999
Jan Kiszka6f054852016-02-09 20:15:18 +01001000static inline bool is_debug(u32 intr_info)
1001{
1002 return is_exception_n(intr_info, DB_VECTOR);
1003}
1004
1005static inline bool is_breakpoint(u32 intr_info)
1006{
1007 return is_exception_n(intr_info, BP_VECTOR);
1008}
1009
Jan Kiszka5bb16012016-02-09 20:14:21 +01001010static inline bool is_page_fault(u32 intr_info)
1011{
1012 return is_exception_n(intr_info, PF_VECTOR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001013}
1014
Gui Jianfeng31299942010-03-15 17:29:09 +08001015static inline bool is_no_device(u32 intr_info)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001016{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001017 return is_exception_n(intr_info, NM_VECTOR);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001018}
1019
Gui Jianfeng31299942010-03-15 17:29:09 +08001020static inline bool is_invalid_opcode(u32 intr_info)
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001021{
Jan Kiszka5bb16012016-02-09 20:14:21 +01001022 return is_exception_n(intr_info, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05001023}
1024
Gui Jianfeng31299942010-03-15 17:29:09 +08001025static inline bool is_external_interrupt(u32 intr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001026{
1027 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1028 == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
1029}
1030
Gui Jianfeng31299942010-03-15 17:29:09 +08001031static inline bool is_machine_check(u32 intr_info)
Andi Kleena0861c02009-06-08 17:37:09 +08001032{
1033 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
1034 INTR_INFO_VALID_MASK)) ==
1035 (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
1036}
1037
Gui Jianfeng31299942010-03-15 17:29:09 +08001038static inline bool cpu_has_vmx_msr_bitmap(void)
Sheng Yang25c5f222008-03-28 13:18:56 +08001039{
Sheng Yang04547152009-04-01 15:52:31 +08001040 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
Sheng Yang25c5f222008-03-28 13:18:56 +08001041}
1042
Gui Jianfeng31299942010-03-15 17:29:09 +08001043static inline bool cpu_has_vmx_tpr_shadow(void)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001044{
Sheng Yang04547152009-04-01 15:52:31 +08001045 return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001046}
1047
Paolo Bonzini35754c92015-07-29 12:05:37 +02001048static inline bool cpu_need_tpr_shadow(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001049{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001050 return cpu_has_vmx_tpr_shadow() && lapic_in_kernel(vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08001051}
1052
Gui Jianfeng31299942010-03-15 17:29:09 +08001053static inline bool cpu_has_secondary_exec_ctrls(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001054{
Sheng Yang04547152009-04-01 15:52:31 +08001055 return vmcs_config.cpu_based_exec_ctrl &
1056 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Sheng Yangf78e0e22007-10-29 09:40:42 +08001057}
1058
Avi Kivity774ead32007-12-26 13:57:04 +02001059static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001060{
Sheng Yang04547152009-04-01 15:52:31 +08001061 return vmcs_config.cpu_based_2nd_exec_ctrl &
1062 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
1063}
1064
Yang Zhang8d146952013-01-25 10:18:50 +08001065static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
1066{
1067 return vmcs_config.cpu_based_2nd_exec_ctrl &
1068 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
1069}
1070
Yang Zhang83d4c282013-01-25 10:18:49 +08001071static inline bool cpu_has_vmx_apic_register_virt(void)
1072{
1073 return vmcs_config.cpu_based_2nd_exec_ctrl &
1074 SECONDARY_EXEC_APIC_REGISTER_VIRT;
1075}
1076
Yang Zhangc7c9c562013-01-25 10:18:51 +08001077static inline bool cpu_has_vmx_virtual_intr_delivery(void)
1078{
1079 return vmcs_config.cpu_based_2nd_exec_ctrl &
1080 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
1081}
1082
Yunhong Jiang64672c92016-06-13 14:19:59 -07001083/*
1084 * Comment's format: document - errata name - stepping - processor name.
1085 * Refer from
1086 * https://www.virtualbox.org/svn/vbox/trunk/src/VBox/VMM/VMMR0/HMR0.cpp
1087 */
1088static u32 vmx_preemption_cpu_tfms[] = {
1089/* 323344.pdf - BA86 - D0 - Xeon 7500 Series */
10900x000206E6,
1091/* 323056.pdf - AAX65 - C2 - Xeon L3406 */
1092/* 322814.pdf - AAT59 - C2 - i7-600, i5-500, i5-400 and i3-300 Mobile */
1093/* 322911.pdf - AAU65 - C2 - i5-600, i3-500 Desktop and Pentium G6950 */
10940x00020652,
1095/* 322911.pdf - AAU65 - K0 - i5-600, i3-500 Desktop and Pentium G6950 */
10960x00020655,
1097/* 322373.pdf - AAO95 - B1 - Xeon 3400 Series */
1098/* 322166.pdf - AAN92 - B1 - i7-800 and i5-700 Desktop */
1099/*
1100 * 320767.pdf - AAP86 - B1 -
1101 * i7-900 Mobile Extreme, i7-800 and i7-700 Mobile
1102 */
11030x000106E5,
1104/* 321333.pdf - AAM126 - C0 - Xeon 3500 */
11050x000106A0,
1106/* 321333.pdf - AAM126 - C1 - Xeon 3500 */
11070x000106A1,
1108/* 320836.pdf - AAJ124 - C0 - i7-900 Desktop Extreme and i7-900 Desktop */
11090x000106A4,
1110 /* 321333.pdf - AAM126 - D0 - Xeon 3500 */
1111 /* 321324.pdf - AAK139 - D0 - Xeon 5500 */
1112 /* 320836.pdf - AAJ124 - D0 - i7-900 Extreme and i7-900 Desktop */
11130x000106A5,
1114};
1115
1116static inline bool cpu_has_broken_vmx_preemption_timer(void)
1117{
1118 u32 eax = cpuid_eax(0x00000001), i;
1119
1120 /* Clear the reserved bits */
1121 eax &= ~(0x3U << 14 | 0xfU << 28);
Wei Yongjun03f6a222016-07-04 15:13:07 +00001122 for (i = 0; i < ARRAY_SIZE(vmx_preemption_cpu_tfms); i++)
Yunhong Jiang64672c92016-06-13 14:19:59 -07001123 if (eax == vmx_preemption_cpu_tfms[i])
1124 return true;
1125
1126 return false;
1127}
1128
1129static inline bool cpu_has_vmx_preemption_timer(void)
1130{
Yunhong Jiang64672c92016-06-13 14:19:59 -07001131 return vmcs_config.pin_based_exec_ctrl &
1132 PIN_BASED_VMX_PREEMPTION_TIMER;
1133}
1134
Yang Zhang01e439b2013-04-11 19:25:12 +08001135static inline bool cpu_has_vmx_posted_intr(void)
1136{
Paolo Bonzinid6a858d2015-09-28 11:58:14 +02001137 return IS_ENABLED(CONFIG_X86_LOCAL_APIC) &&
1138 vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
Yang Zhang01e439b2013-04-11 19:25:12 +08001139}
1140
1141static inline bool cpu_has_vmx_apicv(void)
1142{
1143 return cpu_has_vmx_apic_register_virt() &&
1144 cpu_has_vmx_virtual_intr_delivery() &&
1145 cpu_has_vmx_posted_intr();
1146}
1147
Sheng Yang04547152009-04-01 15:52:31 +08001148static inline bool cpu_has_vmx_flexpriority(void)
1149{
1150 return cpu_has_vmx_tpr_shadow() &&
1151 cpu_has_vmx_virtualize_apic_accesses();
Sheng Yangf78e0e22007-10-29 09:40:42 +08001152}
1153
Marcelo Tosattie7997942009-06-11 12:07:40 -03001154static inline bool cpu_has_vmx_ept_execute_only(void)
1155{
Gui Jianfeng31299942010-03-15 17:29:09 +08001156 return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001157}
1158
Marcelo Tosattie7997942009-06-11 12:07:40 -03001159static inline bool cpu_has_vmx_ept_2m_page(void)
1160{
Gui Jianfeng31299942010-03-15 17:29:09 +08001161 return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
Marcelo Tosattie7997942009-06-11 12:07:40 -03001162}
1163
Sheng Yang878403b2010-01-05 19:02:29 +08001164static inline bool cpu_has_vmx_ept_1g_page(void)
1165{
Gui Jianfeng31299942010-03-15 17:29:09 +08001166 return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
Sheng Yang878403b2010-01-05 19:02:29 +08001167}
1168
Sheng Yang4bc9b982010-06-02 14:05:24 +08001169static inline bool cpu_has_vmx_ept_4levels(void)
1170{
1171 return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
1172}
1173
Xudong Hao83c3a332012-05-28 19:33:35 +08001174static inline bool cpu_has_vmx_ept_ad_bits(void)
1175{
1176 return vmx_capability.ept & VMX_EPT_AD_BIT;
1177}
1178
Gui Jianfeng31299942010-03-15 17:29:09 +08001179static inline bool cpu_has_vmx_invept_context(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001180{
Gui Jianfeng31299942010-03-15 17:29:09 +08001181 return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001182}
1183
Gui Jianfeng31299942010-03-15 17:29:09 +08001184static inline bool cpu_has_vmx_invept_global(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001185{
Gui Jianfeng31299942010-03-15 17:29:09 +08001186 return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001187}
1188
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001189static inline bool cpu_has_vmx_invvpid_single(void)
1190{
1191 return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
1192}
1193
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001194static inline bool cpu_has_vmx_invvpid_global(void)
1195{
1196 return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
1197}
1198
Gui Jianfeng31299942010-03-15 17:29:09 +08001199static inline bool cpu_has_vmx_ept(void)
Sheng Yangd56f5462008-04-25 10:13:16 +08001200{
Sheng Yang04547152009-04-01 15:52:31 +08001201 return vmcs_config.cpu_based_2nd_exec_ctrl &
1202 SECONDARY_EXEC_ENABLE_EPT;
Sheng Yangd56f5462008-04-25 10:13:16 +08001203}
1204
Gui Jianfeng31299942010-03-15 17:29:09 +08001205static inline bool cpu_has_vmx_unrestricted_guest(void)
Nitin A Kamble3a624e22009-06-08 11:34:16 -07001206{
1207 return vmcs_config.cpu_based_2nd_exec_ctrl &
1208 SECONDARY_EXEC_UNRESTRICTED_GUEST;
1209}
1210
Gui Jianfeng31299942010-03-15 17:29:09 +08001211static inline bool cpu_has_vmx_ple(void)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08001212{
1213 return vmcs_config.cpu_based_2nd_exec_ctrl &
1214 SECONDARY_EXEC_PAUSE_LOOP_EXITING;
1215}
1216
Paolo Bonzini35754c92015-07-29 12:05:37 +02001217static inline bool cpu_need_virtualize_apic_accesses(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08001218{
Paolo Bonzini35754c92015-07-29 12:05:37 +02001219 return flexpriority_enabled && lapic_in_kernel(vcpu);
Sheng Yangf78e0e22007-10-29 09:40:42 +08001220}
1221
Gui Jianfeng31299942010-03-15 17:29:09 +08001222static inline bool cpu_has_vmx_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001223{
Sheng Yang04547152009-04-01 15:52:31 +08001224 return vmcs_config.cpu_based_2nd_exec_ctrl &
1225 SECONDARY_EXEC_ENABLE_VPID;
Sheng Yang2384d2b2008-01-17 15:14:33 +08001226}
1227
Gui Jianfeng31299942010-03-15 17:29:09 +08001228static inline bool cpu_has_vmx_rdtscp(void)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08001229{
1230 return vmcs_config.cpu_based_2nd_exec_ctrl &
1231 SECONDARY_EXEC_RDTSCP;
1232}
1233
Mao, Junjiead756a12012-07-02 01:18:48 +00001234static inline bool cpu_has_vmx_invpcid(void)
1235{
1236 return vmcs_config.cpu_based_2nd_exec_ctrl &
1237 SECONDARY_EXEC_ENABLE_INVPCID;
1238}
1239
Gui Jianfeng31299942010-03-15 17:29:09 +08001240static inline bool cpu_has_virtual_nmis(void)
Sheng Yangf08864b2008-05-15 18:23:25 +08001241{
1242 return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
1243}
1244
Sheng Yangf5f48ee2010-06-30 12:25:15 +08001245static inline bool cpu_has_vmx_wbinvd_exit(void)
1246{
1247 return vmcs_config.cpu_based_2nd_exec_ctrl &
1248 SECONDARY_EXEC_WBINVD_EXITING;
1249}
1250
Abel Gordonabc4fc52013-04-18 14:35:25 +03001251static inline bool cpu_has_vmx_shadow_vmcs(void)
1252{
1253 u64 vmx_msr;
1254 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
1255 /* check if the cpu supports writing r/o exit information fields */
1256 if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
1257 return false;
1258
1259 return vmcs_config.cpu_based_2nd_exec_ctrl &
1260 SECONDARY_EXEC_SHADOW_VMCS;
1261}
1262
Kai Huang843e4332015-01-28 10:54:28 +08001263static inline bool cpu_has_vmx_pml(void)
1264{
1265 return vmcs_config.cpu_based_2nd_exec_ctrl & SECONDARY_EXEC_ENABLE_PML;
1266}
1267
Haozhong Zhang64903d62015-10-20 15:39:09 +08001268static inline bool cpu_has_vmx_tsc_scaling(void)
1269{
1270 return vmcs_config.cpu_based_2nd_exec_ctrl &
1271 SECONDARY_EXEC_TSC_SCALING;
1272}
1273
Sheng Yang04547152009-04-01 15:52:31 +08001274static inline bool report_flexpriority(void)
1275{
1276 return flexpriority_enabled;
1277}
1278
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03001279static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
1280{
1281 return vmcs12->cpu_based_vm_exec_control & bit;
1282}
1283
1284static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
1285{
1286 return (vmcs12->cpu_based_vm_exec_control &
1287 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
1288 (vmcs12->secondary_vm_exec_control & bit);
1289}
1290
Nadav Har'Elf5c43682013-08-05 11:07:20 +03001291static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12)
Nadav Har'El644d7112011-05-25 23:12:35 +03001292{
1293 return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
1294}
1295
Jan Kiszkaf4124502014-03-07 20:03:13 +01001296static inline bool nested_cpu_has_preemption_timer(struct vmcs12 *vmcs12)
1297{
1298 return vmcs12->pin_based_vm_exec_control &
1299 PIN_BASED_VMX_PREEMPTION_TIMER;
1300}
1301
Nadav Har'El155a97a2013-08-05 11:07:16 +03001302static inline int nested_cpu_has_ept(struct vmcs12 *vmcs12)
1303{
1304 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_EPT);
1305}
1306
Wanpeng Li81dc01f2014-12-04 19:11:07 +08001307static inline bool nested_cpu_has_xsaves(struct vmcs12 *vmcs12)
1308{
1309 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES) &&
1310 vmx_xsaves_supported();
1311}
1312
Wincy Vanf2b93282015-02-03 23:56:03 +08001313static inline bool nested_cpu_has_virt_x2apic_mode(struct vmcs12 *vmcs12)
1314{
1315 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
1316}
1317
Wanpeng Li5c614b32015-10-13 09:18:36 -07001318static inline bool nested_cpu_has_vpid(struct vmcs12 *vmcs12)
1319{
1320 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_ENABLE_VPID);
1321}
1322
Wincy Van82f0dd42015-02-03 23:57:18 +08001323static inline bool nested_cpu_has_apic_reg_virt(struct vmcs12 *vmcs12)
1324{
1325 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_APIC_REGISTER_VIRT);
1326}
1327
Wincy Van608406e2015-02-03 23:57:51 +08001328static inline bool nested_cpu_has_vid(struct vmcs12 *vmcs12)
1329{
1330 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
1331}
1332
Wincy Van705699a2015-02-03 23:58:17 +08001333static inline bool nested_cpu_has_posted_intr(struct vmcs12 *vmcs12)
1334{
1335 return vmcs12->pin_based_vm_exec_control & PIN_BASED_POSTED_INTR;
1336}
1337
Nadav Har'El644d7112011-05-25 23:12:35 +03001338static inline bool is_exception(u32 intr_info)
1339{
1340 return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
1341 == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
1342}
1343
Jan Kiszka533558b2014-01-04 18:47:20 +01001344static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
1345 u32 exit_intr_info,
1346 unsigned long exit_qualification);
Nadav Har'El7c177932011-05-25 23:12:04 +03001347static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
1348 struct vmcs12 *vmcs12,
1349 u32 reason, unsigned long qualification);
1350
Rusty Russell8b9cf982007-07-30 16:31:43 +10001351static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
Avi Kivity7725f0b2006-12-13 00:34:01 -08001352{
1353 int i;
1354
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001355 for (i = 0; i < vmx->nmsrs; ++i)
Avi Kivity26bb0982009-09-07 11:14:12 +03001356 if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001357 return i;
1358 return -1;
1359}
1360
Sheng Yang2384d2b2008-01-17 15:14:33 +08001361static inline void __invvpid(int ext, u16 vpid, gva_t gva)
1362{
1363 struct {
1364 u64 vpid : 16;
1365 u64 rsvd : 48;
1366 u64 gva;
1367 } operand = { vpid, 0, gva };
1368
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001369 asm volatile (__ex(ASM_VMX_INVVPID)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001370 /* CF==1 or ZF==1 --> rc = -1 */
1371 "; ja 1f ; ud2 ; 1:"
1372 : : "a"(&operand), "c"(ext) : "cc", "memory");
1373}
1374
Sheng Yang14394422008-04-28 12:24:45 +08001375static inline void __invept(int ext, u64 eptp, gpa_t gpa)
1376{
1377 struct {
1378 u64 eptp, gpa;
1379 } operand = {eptp, gpa};
1380
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001381 asm volatile (__ex(ASM_VMX_INVEPT)
Sheng Yang14394422008-04-28 12:24:45 +08001382 /* CF==1 or ZF==1 --> rc = -1 */
1383 "; ja 1f ; ud2 ; 1:\n"
1384 : : "a" (&operand), "c" (ext) : "cc", "memory");
1385}
1386
Avi Kivity26bb0982009-09-07 11:14:12 +03001387static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
Eddie Donga75beee2007-05-17 18:55:15 +03001388{
1389 int i;
1390
Rusty Russell8b9cf982007-07-30 16:31:43 +10001391 i = __find_msr_index(vmx, msr);
Eddie Donga75beee2007-05-17 18:55:15 +03001392 if (i >= 0)
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04001393 return &vmx->guest_msrs[i];
Al Viro8b6d44c2007-02-09 16:38:40 +00001394 return NULL;
Avi Kivity7725f0b2006-12-13 00:34:01 -08001395}
1396
Avi Kivity6aa8b732006-12-10 02:21:36 -08001397static void vmcs_clear(struct vmcs *vmcs)
1398{
1399 u64 phys_addr = __pa(vmcs);
1400 u8 error;
1401
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001402 asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001403 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001404 : "cc", "memory");
1405 if (error)
1406 printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
1407 vmcs, phys_addr);
1408}
1409
Nadav Har'Eld462b812011-05-24 15:26:10 +03001410static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
1411{
1412 vmcs_clear(loaded_vmcs->vmcs);
1413 loaded_vmcs->cpu = -1;
1414 loaded_vmcs->launched = 0;
1415}
1416
Dongxiao Xu7725b892010-05-11 18:29:38 +08001417static void vmcs_load(struct vmcs *vmcs)
1418{
1419 u64 phys_addr = __pa(vmcs);
1420 u8 error;
1421
1422 asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
Avi Kivity16d8f722010-12-21 16:51:50 +02001423 : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
Dongxiao Xu7725b892010-05-11 18:29:38 +08001424 : "cc", "memory");
1425 if (error)
Nadav Har'El2844d842011-05-25 23:16:40 +03001426 printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
Dongxiao Xu7725b892010-05-11 18:29:38 +08001427 vmcs, phys_addr);
1428}
1429
Dave Young2965faa2015-09-09 15:38:55 -07001430#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001431/*
1432 * This bitmap is used to indicate whether the vmclear
1433 * operation is enabled on all cpus. All disabled by
1434 * default.
1435 */
1436static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
1437
1438static inline void crash_enable_local_vmclear(int cpu)
1439{
1440 cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
1441}
1442
1443static inline void crash_disable_local_vmclear(int cpu)
1444{
1445 cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
1446}
1447
1448static inline int crash_local_vmclear_enabled(int cpu)
1449{
1450 return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
1451}
1452
1453static void crash_vmclear_local_loaded_vmcss(void)
1454{
1455 int cpu = raw_smp_processor_id();
1456 struct loaded_vmcs *v;
1457
1458 if (!crash_local_vmclear_enabled(cpu))
1459 return;
1460
1461 list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
1462 loaded_vmcss_on_cpu_link)
1463 vmcs_clear(v->vmcs);
1464}
1465#else
1466static inline void crash_enable_local_vmclear(int cpu) { }
1467static inline void crash_disable_local_vmclear(int cpu) { }
Dave Young2965faa2015-09-09 15:38:55 -07001468#endif /* CONFIG_KEXEC_CORE */
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001469
Nadav Har'Eld462b812011-05-24 15:26:10 +03001470static void __loaded_vmcs_clear(void *arg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001471{
Nadav Har'Eld462b812011-05-24 15:26:10 +03001472 struct loaded_vmcs *loaded_vmcs = arg;
Ingo Molnard3b2c332007-01-05 16:36:23 -08001473 int cpu = raw_smp_processor_id();
Avi Kivity6aa8b732006-12-10 02:21:36 -08001474
Nadav Har'Eld462b812011-05-24 15:26:10 +03001475 if (loaded_vmcs->cpu != cpu)
1476 return; /* vcpu migration can race with cpu offline */
1477 if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001478 per_cpu(current_vmcs, cpu) = NULL;
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001479 crash_disable_local_vmclear(cpu);
Nadav Har'Eld462b812011-05-24 15:26:10 +03001480 list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08001481
1482 /*
1483 * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
1484 * is before setting loaded_vmcs->vcpu to -1 which is done in
1485 * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
1486 * then adds the vmcs into percpu list before it is deleted.
1487 */
1488 smp_wmb();
1489
Nadav Har'Eld462b812011-05-24 15:26:10 +03001490 loaded_vmcs_init(loaded_vmcs);
Zhang Yanfei8f536b72012-12-06 23:43:34 +08001491 crash_enable_local_vmclear(cpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001492}
1493
Nadav Har'Eld462b812011-05-24 15:26:10 +03001494static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001495{
Xiao Guangronge6c7d322012-11-28 20:53:15 +08001496 int cpu = loaded_vmcs->cpu;
1497
1498 if (cpu != -1)
1499 smp_call_function_single(cpu,
1500 __loaded_vmcs_clear, loaded_vmcs, 1);
Avi Kivity8d0be2b2007-02-12 00:54:46 -08001501}
1502
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001503static inline void vpid_sync_vcpu_single(int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001504{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001505 if (vpid == 0)
Sheng Yang2384d2b2008-01-17 15:14:33 +08001506 return;
1507
Gui Jianfeng518c8ae2010-06-04 08:51:39 +08001508 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001509 __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vpid, 0);
Sheng Yang2384d2b2008-01-17 15:14:33 +08001510}
1511
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001512static inline void vpid_sync_vcpu_global(void)
1513{
1514 if (cpu_has_vmx_invvpid_global())
1515 __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
1516}
1517
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001518static inline void vpid_sync_context(int vpid)
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001519{
1520 if (cpu_has_vmx_invvpid_single())
Wanpeng Lidd5f5342015-09-23 18:26:57 +08001521 vpid_sync_vcpu_single(vpid);
Gui Jianfengb9d762f2010-06-07 10:32:29 +08001522 else
1523 vpid_sync_vcpu_global();
1524}
1525
Sheng Yang14394422008-04-28 12:24:45 +08001526static inline void ept_sync_global(void)
1527{
1528 if (cpu_has_vmx_invept_global())
1529 __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
1530}
1531
1532static inline void ept_sync_context(u64 eptp)
1533{
Avi Kivity089d0342009-03-23 18:26:32 +02001534 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08001535 if (cpu_has_vmx_invept_context())
1536 __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
1537 else
1538 ept_sync_global();
1539 }
1540}
1541
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001542static __always_inline void vmcs_check16(unsigned long field)
1543{
1544 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1545 "16-bit accessor invalid for 64-bit field");
1546 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1547 "16-bit accessor invalid for 64-bit high field");
1548 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1549 "16-bit accessor invalid for 32-bit high field");
1550 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1551 "16-bit accessor invalid for natural width field");
1552}
1553
1554static __always_inline void vmcs_check32(unsigned long field)
1555{
1556 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1557 "32-bit accessor invalid for 16-bit field");
1558 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1559 "32-bit accessor invalid for natural width field");
1560}
1561
1562static __always_inline void vmcs_check64(unsigned long field)
1563{
1564 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1565 "64-bit accessor invalid for 16-bit field");
1566 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1567 "64-bit accessor invalid for 64-bit high field");
1568 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1569 "64-bit accessor invalid for 32-bit field");
1570 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x6000,
1571 "64-bit accessor invalid for natural width field");
1572}
1573
1574static __always_inline void vmcs_checkl(unsigned long field)
1575{
1576 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0,
1577 "Natural width accessor invalid for 16-bit field");
1578 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2000,
1579 "Natural width accessor invalid for 64-bit field");
1580 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6001) == 0x2001,
1581 "Natural width accessor invalid for 64-bit high field");
1582 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x4000,
1583 "Natural width accessor invalid for 32-bit field");
1584}
1585
1586static __always_inline unsigned long __vmcs_readl(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001587{
Avi Kivity5e520e62011-05-15 10:13:12 -04001588 unsigned long value;
Avi Kivity6aa8b732006-12-10 02:21:36 -08001589
Avi Kivity5e520e62011-05-15 10:13:12 -04001590 asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
1591 : "=a"(value) : "d"(field) : "cc");
Avi Kivity6aa8b732006-12-10 02:21:36 -08001592 return value;
1593}
1594
Avi Kivity96304212011-05-15 10:13:13 -04001595static __always_inline u16 vmcs_read16(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001596{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001597 vmcs_check16(field);
1598 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001599}
1600
Avi Kivity96304212011-05-15 10:13:13 -04001601static __always_inline u32 vmcs_read32(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001602{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001603 vmcs_check32(field);
1604 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001605}
1606
Avi Kivity96304212011-05-15 10:13:13 -04001607static __always_inline u64 vmcs_read64(unsigned long field)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001608{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001609 vmcs_check64(field);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08001610#ifdef CONFIG_X86_64
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001611 return __vmcs_readl(field);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001612#else
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001613 return __vmcs_readl(field) | ((u64)__vmcs_readl(field+1) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001614#endif
1615}
1616
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001617static __always_inline unsigned long vmcs_readl(unsigned long field)
1618{
1619 vmcs_checkl(field);
1620 return __vmcs_readl(field);
1621}
1622
Avi Kivitye52de1b2007-01-05 16:36:56 -08001623static noinline void vmwrite_error(unsigned long field, unsigned long value)
1624{
1625 printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
1626 field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
1627 dump_stack();
1628}
1629
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001630static __always_inline void __vmcs_writel(unsigned long field, unsigned long value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001631{
1632 u8 error;
1633
Avi Kivity4ecac3f2008-05-13 13:23:38 +03001634 asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
Mike Dayd77c26f2007-10-08 09:02:08 -04001635 : "=q"(error) : "a"(value), "d"(field) : "cc");
Avi Kivitye52de1b2007-01-05 16:36:56 -08001636 if (unlikely(error))
1637 vmwrite_error(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001638}
1639
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001640static __always_inline void vmcs_write16(unsigned long field, u16 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001641{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001642 vmcs_check16(field);
1643 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001644}
1645
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001646static __always_inline void vmcs_write32(unsigned long field, u32 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001647{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001648 vmcs_check32(field);
1649 __vmcs_writel(field, value);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001650}
1651
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001652static __always_inline void vmcs_write64(unsigned long field, u64 value)
Avi Kivity6aa8b732006-12-10 02:21:36 -08001653{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001654 vmcs_check64(field);
1655 __vmcs_writel(field, value);
Avi Kivity7682f2d2008-05-12 19:25:43 +03001656#ifndef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08001657 asm volatile ("");
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001658 __vmcs_writel(field+1, value >> 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08001659#endif
1660}
1661
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001662static __always_inline void vmcs_writel(unsigned long field, unsigned long value)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001663{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001664 vmcs_checkl(field);
1665 __vmcs_writel(field, value);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001666}
1667
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001668static __always_inline void vmcs_clear_bits(unsigned long field, u32 mask)
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001669{
Paolo Bonzini8a86aea92015-12-03 15:56:55 +01001670 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1671 "vmcs_clear_bits does not support 64-bit fields");
1672 __vmcs_writel(field, __vmcs_readl(field) & ~mask);
1673}
1674
1675static __always_inline void vmcs_set_bits(unsigned long field, u32 mask)
1676{
1677 BUILD_BUG_ON_MSG(__builtin_constant_p(field) && ((field) & 0x6000) == 0x2000,
1678 "vmcs_set_bits does not support 64-bit fields");
1679 __vmcs_writel(field, __vmcs_readl(field) | mask);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03001680}
1681
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001682static inline void vm_entry_controls_reset_shadow(struct vcpu_vmx *vmx)
1683{
1684 vmx->vm_entry_controls_shadow = vmcs_read32(VM_ENTRY_CONTROLS);
1685}
1686
Gleb Natapov2961e8762013-11-25 15:37:13 +02001687static inline void vm_entry_controls_init(struct vcpu_vmx *vmx, u32 val)
1688{
1689 vmcs_write32(VM_ENTRY_CONTROLS, val);
1690 vmx->vm_entry_controls_shadow = val;
1691}
1692
1693static inline void vm_entry_controls_set(struct vcpu_vmx *vmx, u32 val)
1694{
1695 if (vmx->vm_entry_controls_shadow != val)
1696 vm_entry_controls_init(vmx, val);
1697}
1698
1699static inline u32 vm_entry_controls_get(struct vcpu_vmx *vmx)
1700{
1701 return vmx->vm_entry_controls_shadow;
1702}
1703
1704
1705static inline void vm_entry_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1706{
1707 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) | val);
1708}
1709
1710static inline void vm_entry_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1711{
1712 vm_entry_controls_set(vmx, vm_entry_controls_get(vmx) & ~val);
1713}
1714
Paolo Bonzini8391ce42016-07-07 14:58:33 +02001715static inline void vm_exit_controls_reset_shadow(struct vcpu_vmx *vmx)
1716{
1717 vmx->vm_exit_controls_shadow = vmcs_read32(VM_EXIT_CONTROLS);
1718}
1719
Gleb Natapov2961e8762013-11-25 15:37:13 +02001720static inline void vm_exit_controls_init(struct vcpu_vmx *vmx, u32 val)
1721{
1722 vmcs_write32(VM_EXIT_CONTROLS, val);
1723 vmx->vm_exit_controls_shadow = val;
1724}
1725
1726static inline void vm_exit_controls_set(struct vcpu_vmx *vmx, u32 val)
1727{
1728 if (vmx->vm_exit_controls_shadow != val)
1729 vm_exit_controls_init(vmx, val);
1730}
1731
1732static inline u32 vm_exit_controls_get(struct vcpu_vmx *vmx)
1733{
1734 return vmx->vm_exit_controls_shadow;
1735}
1736
1737
1738static inline void vm_exit_controls_setbit(struct vcpu_vmx *vmx, u32 val)
1739{
1740 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) | val);
1741}
1742
1743static inline void vm_exit_controls_clearbit(struct vcpu_vmx *vmx, u32 val)
1744{
1745 vm_exit_controls_set(vmx, vm_exit_controls_get(vmx) & ~val);
1746}
1747
Avi Kivity2fb92db2011-04-27 19:42:18 +03001748static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
1749{
1750 vmx->segment_cache.bitmask = 0;
1751}
1752
1753static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
1754 unsigned field)
1755{
1756 bool ret;
1757 u32 mask = 1 << (seg * SEG_FIELD_NR + field);
1758
1759 if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
1760 vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
1761 vmx->segment_cache.bitmask = 0;
1762 }
1763 ret = vmx->segment_cache.bitmask & mask;
1764 vmx->segment_cache.bitmask |= mask;
1765 return ret;
1766}
1767
1768static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
1769{
1770 u16 *p = &vmx->segment_cache.seg[seg].selector;
1771
1772 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
1773 *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
1774 return *p;
1775}
1776
1777static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
1778{
1779 ulong *p = &vmx->segment_cache.seg[seg].base;
1780
1781 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
1782 *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
1783 return *p;
1784}
1785
1786static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
1787{
1788 u32 *p = &vmx->segment_cache.seg[seg].limit;
1789
1790 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
1791 *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
1792 return *p;
1793}
1794
1795static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
1796{
1797 u32 *p = &vmx->segment_cache.seg[seg].ar;
1798
1799 if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
1800 *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
1801 return *p;
1802}
1803
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001804static void update_exception_bitmap(struct kvm_vcpu *vcpu)
1805{
1806 u32 eb;
1807
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001808 eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
Eric Northup54a20552015-11-03 18:03:53 +01001809 (1u << NM_VECTOR) | (1u << DB_VECTOR) | (1u << AC_VECTOR);
Jan Kiszkafd7373c2010-01-20 18:20:20 +01001810 if ((vcpu->guest_debug &
1811 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
1812 (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
1813 eb |= 1u << BP_VECTOR;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03001814 if (to_vmx(vcpu)->rmode.vm86_active)
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001815 eb = ~0;
Avi Kivity089d0342009-03-23 18:26:32 +02001816 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08001817 eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
Avi Kivity02daab22009-12-30 12:40:26 +02001818 if (vcpu->fpu_active)
1819 eb &= ~(1u << NM_VECTOR);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03001820
1821 /* When we are running a nested L2 guest and L1 specified for it a
1822 * certain exception bitmap, we must trap the same exceptions and pass
1823 * them to L1. When running L2, we will only handle the exceptions
1824 * specified above if L1 did not want them.
1825 */
1826 if (is_guest_mode(vcpu))
1827 eb |= get_vmcs12(vcpu)->exception_bitmap;
1828
Avi Kivityabd3f2d2007-05-02 17:57:40 +03001829 vmcs_write32(EXCEPTION_BITMAP, eb);
1830}
1831
Gleb Natapov2961e8762013-11-25 15:37:13 +02001832static void clear_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1833 unsigned long entry, unsigned long exit)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001834{
Gleb Natapov2961e8762013-11-25 15:37:13 +02001835 vm_entry_controls_clearbit(vmx, entry);
1836 vm_exit_controls_clearbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001837}
1838
Avi Kivity61d2ef22010-04-28 16:40:38 +03001839static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
1840{
1841 unsigned i;
1842 struct msr_autoload *m = &vmx->msr_autoload;
1843
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001844 switch (msr) {
1845 case MSR_EFER:
1846 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001847 clear_atomic_switch_msr_special(vmx,
1848 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001849 VM_EXIT_LOAD_IA32_EFER);
1850 return;
1851 }
1852 break;
1853 case MSR_CORE_PERF_GLOBAL_CTRL:
1854 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001855 clear_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001856 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1857 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
1858 return;
1859 }
1860 break;
Avi Kivity110312c2010-12-21 12:54:20 +02001861 }
1862
Avi Kivity61d2ef22010-04-28 16:40:38 +03001863 for (i = 0; i < m->nr; ++i)
1864 if (m->guest[i].index == msr)
1865 break;
1866
1867 if (i == m->nr)
1868 return;
1869 --m->nr;
1870 m->guest[i] = m->guest[m->nr];
1871 m->host[i] = m->host[m->nr];
1872 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1873 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1874}
1875
Gleb Natapov2961e8762013-11-25 15:37:13 +02001876static void add_atomic_switch_msr_special(struct vcpu_vmx *vmx,
1877 unsigned long entry, unsigned long exit,
1878 unsigned long guest_val_vmcs, unsigned long host_val_vmcs,
1879 u64 guest_val, u64 host_val)
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001880{
1881 vmcs_write64(guest_val_vmcs, guest_val);
1882 vmcs_write64(host_val_vmcs, host_val);
Gleb Natapov2961e8762013-11-25 15:37:13 +02001883 vm_entry_controls_setbit(vmx, entry);
1884 vm_exit_controls_setbit(vmx, exit);
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001885}
1886
Avi Kivity61d2ef22010-04-28 16:40:38 +03001887static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
1888 u64 guest_val, u64 host_val)
1889{
1890 unsigned i;
1891 struct msr_autoload *m = &vmx->msr_autoload;
1892
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001893 switch (msr) {
1894 case MSR_EFER:
1895 if (cpu_has_load_ia32_efer) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001896 add_atomic_switch_msr_special(vmx,
1897 VM_ENTRY_LOAD_IA32_EFER,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001898 VM_EXIT_LOAD_IA32_EFER,
1899 GUEST_IA32_EFER,
1900 HOST_IA32_EFER,
1901 guest_val, host_val);
1902 return;
1903 }
1904 break;
1905 case MSR_CORE_PERF_GLOBAL_CTRL:
1906 if (cpu_has_load_perf_global_ctrl) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02001907 add_atomic_switch_msr_special(vmx,
Gleb Natapov8bf00a52011-10-05 14:01:22 +02001908 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
1909 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
1910 GUEST_IA32_PERF_GLOBAL_CTRL,
1911 HOST_IA32_PERF_GLOBAL_CTRL,
1912 guest_val, host_val);
1913 return;
1914 }
1915 break;
Radim Krčmář7099e2e2016-03-04 15:08:42 +01001916 case MSR_IA32_PEBS_ENABLE:
1917 /* PEBS needs a quiescent period after being disabled (to write
1918 * a record). Disabling PEBS through VMX MSR swapping doesn't
1919 * provide that period, so a CPU could write host's record into
1920 * guest's memory.
1921 */
1922 wrmsrl(MSR_IA32_PEBS_ENABLE, 0);
Avi Kivity110312c2010-12-21 12:54:20 +02001923 }
1924
Avi Kivity61d2ef22010-04-28 16:40:38 +03001925 for (i = 0; i < m->nr; ++i)
1926 if (m->guest[i].index == msr)
1927 break;
1928
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001929 if (i == NR_AUTOLOAD_MSRS) {
Michael S. Tsirkin60266202013-10-31 00:34:56 +02001930 printk_once(KERN_WARNING "Not enough msr switch entries. "
Gleb Natapove7fc6f93b2011-10-05 14:01:24 +02001931 "Can't add msr %x\n", msr);
1932 return;
1933 } else if (i == m->nr) {
Avi Kivity61d2ef22010-04-28 16:40:38 +03001934 ++m->nr;
1935 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
1936 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
1937 }
1938
1939 m->guest[i].index = msr;
1940 m->guest[i].value = guest_val;
1941 m->host[i].index = msr;
1942 m->host[i].value = host_val;
1943}
1944
Avi Kivity33ed6322007-05-02 16:54:03 +03001945static void reload_tss(void)
1946{
Avi Kivity33ed6322007-05-02 16:54:03 +03001947 /*
1948 * VT restores TR but not its size. Useless.
1949 */
Christoph Lameter89cbc762014-08-17 12:30:40 -05001950 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Avi Kivitya5f61302008-02-20 17:57:21 +02001951 struct desc_struct *descs;
Avi Kivity33ed6322007-05-02 16:54:03 +03001952
Avi Kivityd3591922010-07-26 18:32:39 +03001953 descs = (void *)gdt->address;
Avi Kivity33ed6322007-05-02 16:54:03 +03001954 descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
1955 load_TR_desc();
Avi Kivity33ed6322007-05-02 16:54:03 +03001956}
1957
Avi Kivity92c0d902009-10-29 11:00:16 +02001958static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
Eddie Dong2cc51562007-05-21 07:28:09 +03001959{
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001960 u64 guest_efer = vmx->vcpu.arch.efer;
1961 u64 ignore_bits = 0;
Eddie Dong2cc51562007-05-21 07:28:09 +03001962
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001963 if (!enable_ept) {
1964 /*
1965 * NX is needed to handle CR0.WP=1, CR4.SMEP=1. Testing
1966 * host CPUID is more efficient than testing guest CPUID
1967 * or CR4. Host SMEP is anyway a requirement for guest SMEP.
1968 */
1969 if (boot_cpu_has(X86_FEATURE_SMEP))
1970 guest_efer |= EFER_NX;
1971 else if (!(guest_efer & EFER_NX))
1972 ignore_bits |= EFER_NX;
1973 }
Roel Kluin3a34a882009-08-04 02:08:45 -07001974
Avi Kivity51c6cf62007-08-29 03:48:05 +03001975 /*
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001976 * LMA and LME handled by hardware; SCE meaningless outside long mode.
Avi Kivity51c6cf62007-08-29 03:48:05 +03001977 */
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01001978 ignore_bits |= EFER_SCE;
Avi Kivity51c6cf62007-08-29 03:48:05 +03001979#ifdef CONFIG_X86_64
1980 ignore_bits |= EFER_LMA | EFER_LME;
1981 /* SCE is meaningful only in long mode on Intel */
1982 if (guest_efer & EFER_LMA)
1983 ignore_bits &= ~(u64)EFER_SCE;
1984#endif
Avi Kivity84ad33e2010-04-28 16:42:29 +03001985
1986 clear_atomic_switch_msr(vmx, MSR_EFER);
Andy Lutomirskif6577a5f2014-11-07 18:25:18 -08001987
1988 /*
1989 * On EPT, we can't emulate NX, so we must switch EFER atomically.
1990 * On CPUs that support "load IA32_EFER", always switch EFER
1991 * atomically, since it's faster than switching it manually.
1992 */
1993 if (cpu_has_load_ia32_efer ||
1994 (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX))) {
Avi Kivity84ad33e2010-04-28 16:42:29 +03001995 if (!(guest_efer & EFER_LMA))
1996 guest_efer &= ~EFER_LME;
Andy Lutomirski54b98bf2014-11-10 11:19:15 -08001997 if (guest_efer != host_efer)
1998 add_atomic_switch_msr(vmx, MSR_EFER,
1999 guest_efer, host_efer);
Avi Kivity84ad33e2010-04-28 16:42:29 +03002000 return false;
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002001 } else {
2002 guest_efer &= ~ignore_bits;
2003 guest_efer |= host_efer & ignore_bits;
Avi Kivity84ad33e2010-04-28 16:42:29 +03002004
Paolo Bonzini844a5fe2016-03-08 12:13:39 +01002005 vmx->guest_msrs[efer_offset].data = guest_efer;
2006 vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
2007
2008 return true;
2009 }
Avi Kivity51c6cf62007-08-29 03:48:05 +03002010}
2011
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002012static unsigned long segment_base(u16 selector)
2013{
Christoph Lameter89cbc762014-08-17 12:30:40 -05002014 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002015 struct desc_struct *d;
2016 unsigned long table_base;
2017 unsigned long v;
2018
2019 if (!(selector & ~3))
2020 return 0;
2021
Avi Kivityd3591922010-07-26 18:32:39 +03002022 table_base = gdt->address;
Gleb Natapov2d49ec72010-02-25 12:43:09 +02002023
2024 if (selector & 4) { /* from ldt */
2025 u16 ldt_selector = kvm_read_ldt();
2026
2027 if (!(ldt_selector & ~3))
2028 return 0;
2029
2030 table_base = segment_base(ldt_selector);
2031 }
2032 d = (struct desc_struct *)(table_base + (selector & ~7));
2033 v = get_desc_base(d);
2034#ifdef CONFIG_X86_64
2035 if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
2036 v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
2037#endif
2038 return v;
2039}
2040
2041static inline unsigned long kvm_read_tr_base(void)
2042{
2043 u16 tr;
2044 asm("str %0" : "=g"(tr));
2045 return segment_base(tr);
2046}
2047
Avi Kivity04d2cc72007-09-10 18:10:54 +03002048static void vmx_save_host_state(struct kvm_vcpu *vcpu)
Avi Kivity33ed6322007-05-02 16:54:03 +03002049{
Avi Kivity04d2cc72007-09-10 18:10:54 +03002050 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03002051 int i;
Avi Kivity04d2cc72007-09-10 18:10:54 +03002052
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002053 if (vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002054 return;
2055
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002056 vmx->host_state.loaded = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002057 /*
2058 * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
2059 * allow segment selectors with cpl > 0 or ti == 1.
2060 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002061 vmx->host_state.ldt_sel = kvm_read_ldt();
Laurent Vivier152d3f22007-08-23 16:33:11 +02002062 vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
Avi Kivity9581d442010-10-19 16:46:55 +02002063 savesegment(fs, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002064 if (!(vmx->host_state.fs_sel & 7)) {
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002065 vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002066 vmx->host_state.fs_reload_needed = 0;
2067 } else {
Avi Kivity33ed6322007-05-02 16:54:03 +03002068 vmcs_write16(HOST_FS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002069 vmx->host_state.fs_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002070 }
Avi Kivity9581d442010-10-19 16:46:55 +02002071 savesegment(gs, vmx->host_state.gs_sel);
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002072 if (!(vmx->host_state.gs_sel & 7))
2073 vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002074 else {
2075 vmcs_write16(HOST_GS_SELECTOR, 0);
Laurent Vivier152d3f22007-08-23 16:33:11 +02002076 vmx->host_state.gs_ldt_reload_needed = 1;
Avi Kivity33ed6322007-05-02 16:54:03 +03002077 }
2078
2079#ifdef CONFIG_X86_64
Avi Kivityb2da15a2012-05-13 19:53:24 +03002080 savesegment(ds, vmx->host_state.ds_sel);
2081 savesegment(es, vmx->host_state.es_sel);
2082#endif
2083
2084#ifdef CONFIG_X86_64
Avi Kivity33ed6322007-05-02 16:54:03 +03002085 vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
2086 vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
2087#else
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002088 vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
2089 vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
Avi Kivity33ed6322007-05-02 16:54:03 +03002090#endif
Avi Kivity707c0872007-05-02 17:33:43 +03002091
2092#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002093 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
2094 if (is_long_mode(&vmx->vcpu))
Avi Kivity44ea2b12009-09-06 15:55:37 +03002095 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
Avi Kivity707c0872007-05-02 17:33:43 +03002096#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002097 if (boot_cpu_has(X86_FEATURE_MPX))
2098 rdmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Avi Kivity26bb0982009-09-07 11:14:12 +03002099 for (i = 0; i < vmx->save_nmsrs; ++i)
2100 kvm_set_shared_msr(vmx->guest_msrs[i].index,
Avi Kivityd5696722009-12-02 12:28:47 +02002101 vmx->guest_msrs[i].data,
2102 vmx->guest_msrs[i].mask);
Avi Kivity33ed6322007-05-02 16:54:03 +03002103}
2104
Avi Kivitya9b21b62008-06-24 11:48:49 +03002105static void __vmx_load_host_state(struct vcpu_vmx *vmx)
Avi Kivity33ed6322007-05-02 16:54:03 +03002106{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002107 if (!vmx->host_state.loaded)
Avi Kivity33ed6322007-05-02 16:54:03 +03002108 return;
2109
Avi Kivitye1beb1d2007-11-18 13:50:24 +02002110 ++vmx->vcpu.stat.host_state_reload;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002111 vmx->host_state.loaded = 0;
Avi Kivityc8770e72010-11-11 12:37:26 +02002112#ifdef CONFIG_X86_64
2113 if (is_long_mode(&vmx->vcpu))
2114 rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
2115#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002116 if (vmx->host_state.gs_ldt_reload_needed) {
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002117 kvm_load_ldt(vmx->host_state.ldt_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002118#ifdef CONFIG_X86_64
Avi Kivity9581d442010-10-19 16:46:55 +02002119 load_gs_index(vmx->host_state.gs_sel);
Avi Kivity9581d442010-10-19 16:46:55 +02002120#else
2121 loadsegment(gs, vmx->host_state.gs_sel);
Avi Kivity33ed6322007-05-02 16:54:03 +03002122#endif
Avi Kivity33ed6322007-05-02 16:54:03 +03002123 }
Avi Kivity0a77fe42010-10-19 18:48:35 +02002124 if (vmx->host_state.fs_reload_needed)
2125 loadsegment(fs, vmx->host_state.fs_sel);
Avi Kivityb2da15a2012-05-13 19:53:24 +03002126#ifdef CONFIG_X86_64
2127 if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
2128 loadsegment(ds, vmx->host_state.ds_sel);
2129 loadsegment(es, vmx->host_state.es_sel);
2130 }
Avi Kivityb2da15a2012-05-13 19:53:24 +03002131#endif
Laurent Vivier152d3f22007-08-23 16:33:11 +02002132 reload_tss();
Avi Kivity44ea2b12009-09-06 15:55:37 +03002133#ifdef CONFIG_X86_64
Avi Kivityc8770e72010-11-11 12:37:26 +02002134 wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
Avi Kivity44ea2b12009-09-06 15:55:37 +03002135#endif
Liu, Jinsongda8999d2014-02-24 10:55:46 +00002136 if (vmx->host_state.msr_host_bndcfgs)
2137 wrmsrl(MSR_IA32_BNDCFGS, vmx->host_state.msr_host_bndcfgs);
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002138 /*
2139 * If the FPU is not active (through the host task or
2140 * the guest vcpu), then restore the cr0.TS bit.
2141 */
Ingo Molnar3c6dffa2015-04-28 12:28:08 +02002142 if (!fpregs_active() && !vmx->vcpu.guest_fpu_loaded)
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07002143 stts();
Christoph Lameter89cbc762014-08-17 12:30:40 -05002144 load_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity33ed6322007-05-02 16:54:03 +03002145}
2146
Avi Kivitya9b21b62008-06-24 11:48:49 +03002147static void vmx_load_host_state(struct vcpu_vmx *vmx)
2148{
2149 preempt_disable();
2150 __vmx_load_host_state(vmx);
2151 preempt_enable();
2152}
2153
Feng Wu28b835d2015-09-18 22:29:54 +08002154static void vmx_vcpu_pi_load(struct kvm_vcpu *vcpu, int cpu)
2155{
2156 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2157 struct pi_desc old, new;
2158 unsigned int dest;
2159
2160 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002161 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2162 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002163 return;
2164
2165 do {
2166 old.control = new.control = pi_desc->control;
2167
2168 /*
2169 * If 'nv' field is POSTED_INTR_WAKEUP_VECTOR, there
2170 * are two possible cases:
2171 * 1. After running 'pre_block', context switch
2172 * happened. For this case, 'sn' was set in
2173 * vmx_vcpu_put(), so we need to clear it here.
2174 * 2. After running 'pre_block', we were blocked,
2175 * and woken up by some other guy. For this case,
2176 * we don't need to do anything, 'pi_post_block'
2177 * will do everything for us. However, we cannot
2178 * check whether it is case #1 or case #2 here
2179 * (maybe, not needed), so we also clear sn here,
2180 * I think it is not a big deal.
2181 */
2182 if (pi_desc->nv != POSTED_INTR_WAKEUP_VECTOR) {
2183 if (vcpu->cpu != cpu) {
2184 dest = cpu_physical_id(cpu);
2185
2186 if (x2apic_enabled())
2187 new.ndst = dest;
2188 else
2189 new.ndst = (dest << 8) & 0xFF00;
2190 }
2191
2192 /* set 'NV' to 'notification vector' */
2193 new.nv = POSTED_INTR_VECTOR;
2194 }
2195
2196 /* Allow posting non-urgent interrupts */
2197 new.sn = 0;
2198 } while (cmpxchg(&pi_desc->control, old.control,
2199 new.control) != old.control);
2200}
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002201
Avi Kivity6aa8b732006-12-10 02:21:36 -08002202/*
2203 * Switches to specified vcpu, until a matching vcpu_put(), but assumes
2204 * vcpu mutex is already taken.
2205 */
Avi Kivity15ad7142007-07-11 18:17:21 +03002206static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002207{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002208 struct vcpu_vmx *vmx = to_vmx(vcpu);
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002209 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002210 bool already_loaded = vmx->loaded_vmcs->cpu == cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002211
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002212 if (!vmm_exclusive)
2213 kvm_cpu_vmxon(phys_addr);
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002214 else if (!already_loaded)
Nadav Har'Eld462b812011-05-24 15:26:10 +03002215 loaded_vmcs_clear(vmx->loaded_vmcs);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002216
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002217 if (!already_loaded) {
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002218 local_irq_disable();
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002219 crash_disable_local_vmclear(cpu);
Xiao Guangrong5a560f82012-11-28 20:54:14 +08002220
2221 /*
2222 * Read loaded_vmcs->cpu should be before fetching
2223 * loaded_vmcs->loaded_vmcss_on_cpu_link.
2224 * See the comments in __loaded_vmcs_clear().
2225 */
2226 smp_rmb();
2227
Nadav Har'Eld462b812011-05-24 15:26:10 +03002228 list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
2229 &per_cpu(loaded_vmcss_on_cpu, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08002230 crash_enable_local_vmclear(cpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002231 local_irq_enable();
Jim Mattsonb80c76e2016-07-29 18:56:53 -07002232 }
2233
2234 if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
2235 per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
2236 vmcs_load(vmx->loaded_vmcs->vmcs);
2237 }
2238
2239 if (!already_loaded) {
2240 struct desc_ptr *gdt = this_cpu_ptr(&host_gdt);
2241 unsigned long sysenter_esp;
2242
2243 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Dongxiao Xu92fe13b2010-05-11 18:29:42 +08002244
Avi Kivity6aa8b732006-12-10 02:21:36 -08002245 /*
2246 * Linux uses per-cpu TSS and GDT, so set these when switching
2247 * processors.
2248 */
Avi Kivityd6e88ae2008-07-10 16:53:33 +03002249 vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
Avi Kivityd3591922010-07-26 18:32:39 +03002250 vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
Avi Kivity6aa8b732006-12-10 02:21:36 -08002251
2252 rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
2253 vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
Haozhong Zhangff2c3a12015-10-20 15:39:10 +08002254
Nadav Har'Eld462b812011-05-24 15:26:10 +03002255 vmx->loaded_vmcs->cpu = cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002256 }
Feng Wu28b835d2015-09-18 22:29:54 +08002257
Owen Hofmann2680d6d2016-03-01 13:36:13 -08002258 /* Setup TSC multiplier */
2259 if (kvm_has_tsc_control &&
2260 vmx->current_tsc_ratio != vcpu->arch.tsc_scaling_ratio) {
2261 vmx->current_tsc_ratio = vcpu->arch.tsc_scaling_ratio;
2262 vmcs_write64(TSC_MULTIPLIER, vmx->current_tsc_ratio);
2263 }
2264
Feng Wu28b835d2015-09-18 22:29:54 +08002265 vmx_vcpu_pi_load(vcpu, cpu);
Xiao Guangrong1be0e612016-03-22 16:51:18 +08002266 vmx->host_pkru = read_pkru();
Feng Wu28b835d2015-09-18 22:29:54 +08002267}
2268
2269static void vmx_vcpu_pi_put(struct kvm_vcpu *vcpu)
2270{
2271 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
2272
2273 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +08002274 !irq_remapping_cap(IRQ_POSTING_CAP) ||
2275 !kvm_vcpu_apicv_active(vcpu))
Feng Wu28b835d2015-09-18 22:29:54 +08002276 return;
2277
2278 /* Set SN when the vCPU is preempted */
2279 if (vcpu->preempted)
2280 pi_set_sn(pi_desc);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002281}
2282
2283static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
2284{
Feng Wu28b835d2015-09-18 22:29:54 +08002285 vmx_vcpu_pi_put(vcpu);
2286
Avi Kivitya9b21b62008-06-24 11:48:49 +03002287 __vmx_load_host_state(to_vmx(vcpu));
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002288 if (!vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03002289 __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
2290 vcpu->cpu = -1;
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08002291 kvm_cpu_vmxoff();
2292 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002293}
2294
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002295static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
2296{
Avi Kivity81231c62010-01-24 16:26:40 +02002297 ulong cr0;
2298
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002299 if (vcpu->fpu_active)
2300 return;
2301 vcpu->fpu_active = 1;
Avi Kivity81231c62010-01-24 16:26:40 +02002302 cr0 = vmcs_readl(GUEST_CR0);
2303 cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
2304 cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
2305 vmcs_writel(GUEST_CR0, cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002306 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002307 vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002308 if (is_guest_mode(vcpu))
2309 vcpu->arch.cr0_guest_owned_bits &=
2310 ~get_vmcs12(vcpu)->cr0_guest_host_mask;
Avi Kivityedcafe32009-12-30 18:07:40 +02002311 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002312}
2313
Avi Kivityedcafe32009-12-30 18:07:40 +02002314static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
2315
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03002316/*
2317 * Return the cr0 value that a nested guest would read. This is a combination
2318 * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
2319 * its hypervisor (cr0_read_shadow).
2320 */
2321static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
2322{
2323 return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
2324 (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
2325}
2326static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
2327{
2328 return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
2329 (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
2330}
2331
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002332static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
2333{
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002334 /* Note that there is no vcpu->fpu_active = 0 here. The caller must
2335 * set this *before* calling this function.
2336 */
Avi Kivityedcafe32009-12-30 18:07:40 +02002337 vmx_decache_cr0_guest_bits(vcpu);
Avi Kivity81231c62010-01-24 16:26:40 +02002338 vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002339 update_exception_bitmap(vcpu);
Avi Kivityedcafe32009-12-30 18:07:40 +02002340 vcpu->arch.cr0_guest_owned_bits = 0;
2341 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
Nadav Har'El36cf24e2011-05-25 23:15:08 +03002342 if (is_guest_mode(vcpu)) {
2343 /*
2344 * L1's specified read shadow might not contain the TS bit,
2345 * so now that we turned on shadowing of this bit, we need to
2346 * set this bit of the shadow. Like in nested_vmx_run we need
2347 * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
2348 * up-to-date here because we just decached cr0.TS (and we'll
2349 * only update vmcs12->guest_cr0 on nested exit).
2350 */
2351 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2352 vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
2353 (vcpu->arch.cr0 & X86_CR0_TS);
2354 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
2355 } else
2356 vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
Avi Kivity5fd86fc2007-05-02 20:40:00 +03002357}
2358
Avi Kivity6aa8b732006-12-10 02:21:36 -08002359static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
2360{
Avi Kivity78ac8b42010-04-08 18:19:35 +03002361 unsigned long rflags, save_rflags;
Avi Kivity345dcaa2009-08-12 15:29:37 +03002362
Avi Kivity6de12732011-03-07 12:51:22 +02002363 if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
2364 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2365 rflags = vmcs_readl(GUEST_RFLAGS);
2366 if (to_vmx(vcpu)->rmode.vm86_active) {
2367 rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
2368 save_rflags = to_vmx(vcpu)->rmode.save_rflags;
2369 rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
2370 }
2371 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002372 }
Avi Kivity6de12732011-03-07 12:51:22 +02002373 return to_vmx(vcpu)->rflags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002374}
2375
2376static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
2377{
Avi Kivity6de12732011-03-07 12:51:22 +02002378 __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
2379 to_vmx(vcpu)->rflags = rflags;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002380 if (to_vmx(vcpu)->rmode.vm86_active) {
2381 to_vmx(vcpu)->rmode.save_rflags = rflags;
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01002382 rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity78ac8b42010-04-08 18:19:35 +03002383 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002384 vmcs_writel(GUEST_RFLAGS, rflags);
2385}
2386
Huaitong Hanbe94f6b2016-03-22 16:51:20 +08002387static u32 vmx_get_pkru(struct kvm_vcpu *vcpu)
2388{
2389 return to_vmx(vcpu)->guest_pkru;
2390}
2391
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002392static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002393{
2394 u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2395 int ret = 0;
2396
2397 if (interruptibility & GUEST_INTR_STATE_STI)
Jan Kiszka48005f62010-02-19 19:38:07 +01002398 ret |= KVM_X86_SHADOW_INT_STI;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002399 if (interruptibility & GUEST_INTR_STATE_MOV_SS)
Jan Kiszka48005f62010-02-19 19:38:07 +01002400 ret |= KVM_X86_SHADOW_INT_MOV_SS;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002401
Paolo Bonzini37ccdcb2014-05-20 14:29:47 +02002402 return ret;
Glauber Costa2809f5d2009-05-12 16:21:05 -04002403}
2404
2405static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
2406{
2407 u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
2408 u32 interruptibility = interruptibility_old;
2409
2410 interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
2411
Jan Kiszka48005f62010-02-19 19:38:07 +01002412 if (mask & KVM_X86_SHADOW_INT_MOV_SS)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002413 interruptibility |= GUEST_INTR_STATE_MOV_SS;
Jan Kiszka48005f62010-02-19 19:38:07 +01002414 else if (mask & KVM_X86_SHADOW_INT_STI)
Glauber Costa2809f5d2009-05-12 16:21:05 -04002415 interruptibility |= GUEST_INTR_STATE_STI;
2416
2417 if ((interruptibility != interruptibility_old))
2418 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
2419}
2420
Avi Kivity6aa8b732006-12-10 02:21:36 -08002421static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
2422{
2423 unsigned long rip;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002424
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002425 rip = kvm_rip_read(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002426 rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03002427 kvm_rip_write(vcpu, rip);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002428
Glauber Costa2809f5d2009-05-12 16:21:05 -04002429 /* skipping an emulated instruction also counts */
2430 vmx_set_interrupt_shadow(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002431}
2432
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002433/*
2434 * KVM wants to inject page-faults which it got to the guest. This function
2435 * checks whether in a nested guest, we need to inject them to L1 or L2.
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002436 */
Gleb Natapove011c662013-09-25 12:51:35 +03002437static int nested_vmx_check_exception(struct kvm_vcpu *vcpu, unsigned nr)
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002438{
2439 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
2440
Gleb Natapove011c662013-09-25 12:51:35 +03002441 if (!(vmcs12->exception_bitmap & (1u << nr)))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002442 return 0;
2443
Jan Kiszka533558b2014-01-04 18:47:20 +01002444 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
2445 vmcs_read32(VM_EXIT_INTR_INFO),
2446 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002447 return 1;
2448}
2449
Avi Kivity298101d2007-11-25 13:41:11 +02002450static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
Joerg Roedelce7ddec2010-04-22 12:33:13 +02002451 bool has_error_code, u32 error_code,
2452 bool reinject)
Avi Kivity298101d2007-11-25 13:41:11 +02002453{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002454 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002455 u32 intr_info = nr | INTR_INFO_VALID_MASK;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002456
Gleb Natapove011c662013-09-25 12:51:35 +03002457 if (!reinject && is_guest_mode(vcpu) &&
2458 nested_vmx_check_exception(vcpu, nr))
Nadav Har'El0b6ac342011-05-25 23:13:36 +03002459 return;
2460
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002461 if (has_error_code) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002462 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002463 intr_info |= INTR_INFO_DELIVER_CODE_MASK;
2464 }
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002465
Avi Kivity7ffd92c2009-06-09 14:10:45 +03002466 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05002467 int inc_eip = 0;
2468 if (kvm_exception_is_soft(nr))
2469 inc_eip = vcpu->arch.event_exit_inst_len;
2470 if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02002471 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka77ab6db2008-07-14 12:28:51 +02002472 return;
2473 }
2474
Gleb Natapov66fd3f72009-05-11 13:35:50 +03002475 if (kvm_exception_is_soft(nr)) {
2476 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
2477 vmx->vcpu.arch.event_exit_inst_len);
Jan Kiszka8ab2d2e2008-12-15 13:52:10 +01002478 intr_info |= INTR_TYPE_SOFT_EXCEPTION;
2479 } else
2480 intr_info |= INTR_TYPE_HARD_EXCEPTION;
2481
2482 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
Avi Kivity298101d2007-11-25 13:41:11 +02002483}
2484
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002485static bool vmx_rdtscp_supported(void)
2486{
2487 return cpu_has_vmx_rdtscp();
2488}
2489
Mao, Junjiead756a12012-07-02 01:18:48 +00002490static bool vmx_invpcid_supported(void)
2491{
2492 return cpu_has_vmx_invpcid() && enable_ept;
2493}
2494
Avi Kivity6aa8b732006-12-10 02:21:36 -08002495/*
Eddie Donga75beee2007-05-17 18:55:15 +03002496 * Swap MSR entry in host/guest MSR entry array.
2497 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002498static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
Eddie Donga75beee2007-05-17 18:55:15 +03002499{
Avi Kivity26bb0982009-09-07 11:14:12 +03002500 struct shared_msr_entry tmp;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04002501
2502 tmp = vmx->guest_msrs[to];
2503 vmx->guest_msrs[to] = vmx->guest_msrs[from];
2504 vmx->guest_msrs[from] = tmp;
Eddie Donga75beee2007-05-17 18:55:15 +03002505}
2506
Yang Zhang8d146952013-01-25 10:18:50 +08002507static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
2508{
2509 unsigned long *msr_bitmap;
2510
Wincy Van670125b2015-03-04 14:31:56 +08002511 if (is_guest_mode(vcpu))
Radim Krčmářd048c092016-08-08 20:16:22 +02002512 msr_bitmap = to_vmx(vcpu)->nested.msr_bitmap;
Roman Kagan3ce424e2016-05-18 17:48:20 +03002513 else if (cpu_has_secondary_exec_ctrls() &&
2514 (vmcs_read32(SECONDARY_VM_EXEC_CONTROL) &
2515 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE)) {
Yang Zhang8d146952013-01-25 10:18:50 +08002516 if (is_long_mode(vcpu))
2517 msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
2518 else
2519 msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
2520 } else {
2521 if (is_long_mode(vcpu))
2522 msr_bitmap = vmx_msr_bitmap_longmode;
2523 else
2524 msr_bitmap = vmx_msr_bitmap_legacy;
2525 }
2526
2527 vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
2528}
2529
Eddie Donga75beee2007-05-17 18:55:15 +03002530/*
Avi Kivitye38aea32007-04-19 13:22:48 +03002531 * Set up the vmcs to automatically save and restore system
2532 * msrs. Don't touch the 64-bit msrs if the guest is in legacy
2533 * mode, as fiddling with msrs is very expensive.
2534 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10002535static void setup_msrs(struct vcpu_vmx *vmx)
Avi Kivitye38aea32007-04-19 13:22:48 +03002536{
Avi Kivity26bb0982009-09-07 11:14:12 +03002537 int save_nmsrs, index;
Avi Kivitye38aea32007-04-19 13:22:48 +03002538
Eddie Donga75beee2007-05-17 18:55:15 +03002539 save_nmsrs = 0;
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002540#ifdef CONFIG_X86_64
Rusty Russell8b9cf982007-07-30 16:31:43 +10002541 if (is_long_mode(&vmx->vcpu)) {
Rusty Russell8b9cf982007-07-30 16:31:43 +10002542 index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
Eddie Donga75beee2007-05-17 18:55:15 +03002543 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002544 move_msr_up(vmx, index, save_nmsrs++);
2545 index = __find_msr_index(vmx, MSR_LSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002546 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002547 move_msr_up(vmx, index, save_nmsrs++);
2548 index = __find_msr_index(vmx, MSR_CSTAR);
Eddie Donga75beee2007-05-17 18:55:15 +03002549 if (index >= 0)
Rusty Russell8b9cf982007-07-30 16:31:43 +10002550 move_msr_up(vmx, index, save_nmsrs++);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002551 index = __find_msr_index(vmx, MSR_TSC_AUX);
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08002552 if (index >= 0 && guest_cpuid_has_rdtscp(&vmx->vcpu))
Sheng Yang4e47c7a2009-12-18 16:48:47 +08002553 move_msr_up(vmx, index, save_nmsrs++);
Eddie Donga75beee2007-05-17 18:55:15 +03002554 /*
Brian Gerst8c065852010-07-17 09:03:26 -04002555 * MSR_STAR is only needed on long mode guests, and only
Eddie Donga75beee2007-05-17 18:55:15 +03002556 * if efer.sce is enabled.
2557 */
Brian Gerst8c065852010-07-17 09:03:26 -04002558 index = __find_msr_index(vmx, MSR_STAR);
Avi Kivityf6801df2010-01-21 15:31:50 +02002559 if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
Rusty Russell8b9cf982007-07-30 16:31:43 +10002560 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002561 }
Eddie Donga75beee2007-05-17 18:55:15 +03002562#endif
Avi Kivity92c0d902009-10-29 11:00:16 +02002563 index = __find_msr_index(vmx, MSR_EFER);
2564 if (index >= 0 && update_transition_efer(vmx, index))
Avi Kivity26bb0982009-09-07 11:14:12 +03002565 move_msr_up(vmx, index, save_nmsrs++);
Avi Kivity4d56c8a2007-04-19 14:28:44 +03002566
Avi Kivity26bb0982009-09-07 11:14:12 +03002567 vmx->save_nmsrs = save_nmsrs;
Avi Kivity58972972009-02-24 22:26:47 +02002568
Yang Zhang8d146952013-01-25 10:18:50 +08002569 if (cpu_has_vmx_msr_bitmap())
2570 vmx_set_msr_bitmap(&vmx->vcpu);
Avi Kivitye38aea32007-04-19 13:22:48 +03002571}
2572
2573/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002574 * reads and returns guest's timestamp counter "register"
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002575 * guest_tsc = (host_tsc * tsc multiplier) >> 48 + tsc_offset
2576 * -- Intel TSC Scaling for Virtualization White Paper, sec 1.3
Avi Kivity6aa8b732006-12-10 02:21:36 -08002577 */
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002578static u64 guest_read_tsc(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002579{
2580 u64 host_tsc, tsc_offset;
2581
Andy Lutomirski4ea16362015-06-25 18:44:07 +02002582 host_tsc = rdtsc();
Avi Kivity6aa8b732006-12-10 02:21:36 -08002583 tsc_offset = vmcs_read64(TSC_OFFSET);
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002584 return kvm_scale_tsc(vcpu, host_tsc) + tsc_offset;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002585}
2586
2587/*
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002588 * Like guest_read_tsc, but always returns L1's notion of the timestamp
2589 * counter, even if a nested guest (L2) is currently running.
2590 */
Paolo Bonzini48d89b92014-08-26 13:27:46 +02002591static u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002592{
Marcelo Tosatti886b4702012-11-27 23:28:58 -02002593 u64 tsc_offset;
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002594
Nadav Har'Eld5c17852011-08-02 15:54:20 +03002595 tsc_offset = is_guest_mode(vcpu) ?
2596 to_vmx(vcpu)->nested.vmcs01_tsc_offset :
2597 vmcs_read64(TSC_OFFSET);
2598 return host_tsc + tsc_offset;
2599}
2600
Will Auldba904632012-11-29 12:42:50 -08002601static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
2602{
2603 return vmcs_read64(TSC_OFFSET);
2604}
2605
Joerg Roedel4051b182011-03-25 09:44:49 +01002606/*
Zachary Amsden99e3e302010-08-19 22:07:17 -10002607 * writes 'offset' into guest's timestamp counter offset register
Avi Kivity6aa8b732006-12-10 02:21:36 -08002608 */
Zachary Amsden99e3e302010-08-19 22:07:17 -10002609static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002610{
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002611 if (is_guest_mode(vcpu)) {
Nadav Har'El79918252011-05-25 23:15:39 +03002612 /*
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002613 * We're here if L1 chose not to trap WRMSR to TSC. According
2614 * to the spec, this should set L1's TSC; The offset that L1
2615 * set for L2 remains unchanged, and still needs to be added
2616 * to the newly set TSC to get L2's TSC.
Nadav Har'El79918252011-05-25 23:15:39 +03002617 */
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002618 struct vmcs12 *vmcs12;
2619 to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
2620 /* recalculate vmcs02.TSC_OFFSET: */
2621 vmcs12 = get_vmcs12(vcpu);
2622 vmcs_write64(TSC_OFFSET, offset +
2623 (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
2624 vmcs12->tsc_offset : 0));
2625 } else {
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002626 trace_kvm_write_tsc_offset(vcpu->vcpu_id,
2627 vmcs_read64(TSC_OFFSET), offset);
Nadav Har'El27fc51b2011-08-02 15:54:52 +03002628 vmcs_write64(TSC_OFFSET, offset);
2629 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08002630}
2631
Haozhong Zhang58ea6762015-10-20 15:39:06 +08002632static void vmx_adjust_tsc_offset_guest(struct kvm_vcpu *vcpu, s64 adjustment)
Zachary Amsdene48672f2010-08-19 22:07:23 -10002633{
2634 u64 offset = vmcs_read64(TSC_OFFSET);
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002635
Zachary Amsdene48672f2010-08-19 22:07:23 -10002636 vmcs_write64(TSC_OFFSET, offset + adjustment);
Nadav Har'El79918252011-05-25 23:15:39 +03002637 if (is_guest_mode(vcpu)) {
2638 /* Even when running L2, the adjustment needs to apply to L1 */
2639 to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
Yoshihiro YUNOMAE489223e2013-06-12 16:43:44 +09002640 } else
2641 trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
2642 offset + adjustment);
Zachary Amsdene48672f2010-08-19 22:07:23 -10002643}
2644
Nadav Har'El801d3422011-05-25 23:02:23 +03002645static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
2646{
2647 struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
2648 return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
2649}
2650
2651/*
2652 * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
2653 * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
2654 * all guests if the "nested" module option is off, and can also be disabled
2655 * for a single guest by disabling its VMX cpuid bit.
2656 */
2657static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
2658{
2659 return nested && guest_cpuid_has_vmx(vcpu);
2660}
2661
Avi Kivity6aa8b732006-12-10 02:21:36 -08002662/*
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002663 * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
2664 * returned for the various VMX controls MSRs when nested VMX is enabled.
2665 * The same values should also be used to verify that vmcs12 control fields are
2666 * valid during nested entry from L1 to L2.
2667 * Each of these control msrs has a low and high 32-bit half: A low bit is on
2668 * if the corresponding bit in the (32-bit) control field *must* be on, and a
2669 * bit in the high half is on if the corresponding bit in the control field
2670 * may be on. See also vmx_control_verify().
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002671 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002672static void nested_vmx_setup_ctls_msrs(struct vcpu_vmx *vmx)
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002673{
2674 /*
2675 * Note that as a general rule, the high half of the MSRs (bits in
2676 * the control fields which may be 1) should be initialized by the
2677 * intersection of the underlying hardware's MSR (i.e., features which
2678 * can be supported) and the list of features we want to expose -
2679 * because they are known to be properly supported in our code.
2680 * Also, usually, the low half of the MSRs (bits which must be 1) can
2681 * be set to 0, meaning that L1 may turn off any of these bits. The
2682 * reason is that if one of these bits is necessary, it will appear
2683 * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
2684 * fields of vmcs01 and vmcs02, will turn these bits off - and
2685 * nested_vmx_exit_handled() will not pass related exits to L1.
2686 * These rules have exceptions below.
2687 */
2688
2689 /* pin-based controls */
Jan Kiszkaeabeaac2013-03-13 11:30:50 +01002690 rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002691 vmx->nested.nested_vmx_pinbased_ctls_low,
2692 vmx->nested.nested_vmx_pinbased_ctls_high);
2693 vmx->nested.nested_vmx_pinbased_ctls_low |=
2694 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2695 vmx->nested.nested_vmx_pinbased_ctls_high &=
2696 PIN_BASED_EXT_INTR_MASK |
2697 PIN_BASED_NMI_EXITING |
2698 PIN_BASED_VIRTUAL_NMIS;
2699 vmx->nested.nested_vmx_pinbased_ctls_high |=
2700 PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka0238ea92013-03-13 11:31:24 +01002701 PIN_BASED_VMX_PREEMPTION_TIMER;
Andrey Smetanind62caab2015-11-10 15:36:33 +03002702 if (kvm_vcpu_apicv_active(&vmx->vcpu))
Wincy Van705699a2015-02-03 23:58:17 +08002703 vmx->nested.nested_vmx_pinbased_ctls_high |=
2704 PIN_BASED_POSTED_INTR;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002705
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002706 /* exit controls */
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002707 rdmsr(MSR_IA32_VMX_EXIT_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002708 vmx->nested.nested_vmx_exit_ctls_low,
2709 vmx->nested.nested_vmx_exit_ctls_high);
2710 vmx->nested.nested_vmx_exit_ctls_low =
2711 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
Bandan Dase0ba1a62014-04-19 18:17:46 -04002712
Wincy Vanb9c237b2015-02-03 23:56:30 +08002713 vmx->nested.nested_vmx_exit_ctls_high &=
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002714#ifdef CONFIG_X86_64
Arthur Chunqi Lic0dfee52013-08-06 18:41:45 +08002715 VM_EXIT_HOST_ADDR_SPACE_SIZE |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002716#endif
Jan Kiszkaf4124502014-03-07 20:03:13 +01002717 VM_EXIT_LOAD_IA32_PAT | VM_EXIT_SAVE_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002718 vmx->nested.nested_vmx_exit_ctls_high |=
2719 VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002720 VM_EXIT_LOAD_IA32_EFER | VM_EXIT_SAVE_IA32_EFER |
Bandan Dase0ba1a62014-04-19 18:17:46 -04002721 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER | VM_EXIT_ACK_INTR_ON_EXIT;
2722
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002723 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002724 vmx->nested.nested_vmx_exit_ctls_high |= VM_EXIT_CLEAR_BNDCFGS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002725
Jan Kiszka2996fca2014-06-16 13:59:43 +02002726 /* We support free control of debug control saving. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002727 vmx->nested.nested_vmx_true_exit_ctls_low =
2728 vmx->nested.nested_vmx_exit_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002729 ~VM_EXIT_SAVE_DEBUG_CONTROLS;
2730
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002731 /* entry controls */
2732 rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002733 vmx->nested.nested_vmx_entry_ctls_low,
2734 vmx->nested.nested_vmx_entry_ctls_high);
2735 vmx->nested.nested_vmx_entry_ctls_low =
2736 VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
2737 vmx->nested.nested_vmx_entry_ctls_high &=
Jan Kiszka57435342013-08-06 10:39:56 +02002738#ifdef CONFIG_X86_64
2739 VM_ENTRY_IA32E_MODE |
2740#endif
2741 VM_ENTRY_LOAD_IA32_PAT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002742 vmx->nested.nested_vmx_entry_ctls_high |=
2743 (VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR | VM_ENTRY_LOAD_IA32_EFER);
Paolo Bonzinia87036a2016-03-08 09:52:13 +01002744 if (kvm_mpx_supported())
Wincy Vanb9c237b2015-02-03 23:56:30 +08002745 vmx->nested.nested_vmx_entry_ctls_high |= VM_ENTRY_LOAD_BNDCFGS;
Jan Kiszka57435342013-08-06 10:39:56 +02002746
Jan Kiszka2996fca2014-06-16 13:59:43 +02002747 /* We support free control of debug control loading. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002748 vmx->nested.nested_vmx_true_entry_ctls_low =
2749 vmx->nested.nested_vmx_entry_ctls_low &
Jan Kiszka2996fca2014-06-16 13:59:43 +02002750 ~VM_ENTRY_LOAD_DEBUG_CONTROLS;
2751
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002752 /* cpu-based controls */
2753 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002754 vmx->nested.nested_vmx_procbased_ctls_low,
2755 vmx->nested.nested_vmx_procbased_ctls_high);
2756 vmx->nested.nested_vmx_procbased_ctls_low =
2757 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
2758 vmx->nested.nested_vmx_procbased_ctls_high &=
Jan Kiszkaa294c9b2013-10-23 17:43:09 +01002759 CPU_BASED_VIRTUAL_INTR_PENDING |
2760 CPU_BASED_VIRTUAL_NMI_PENDING | CPU_BASED_USE_TSC_OFFSETING |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002761 CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
2762 CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
2763 CPU_BASED_CR3_STORE_EXITING |
2764#ifdef CONFIG_X86_64
2765 CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
2766#endif
2767 CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03002768 CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_TRAP_FLAG |
2769 CPU_BASED_MONITOR_EXITING | CPU_BASED_RDPMC_EXITING |
2770 CPU_BASED_RDTSC_EXITING | CPU_BASED_PAUSE_EXITING |
2771 CPU_BASED_TPR_SHADOW | CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002772 /*
2773 * We can allow some features even when not supported by the
2774 * hardware. For example, L1 can specify an MSR bitmap - and we
2775 * can use it to avoid exits to L1 - even when L0 runs L2
2776 * without MSR bitmaps.
2777 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002778 vmx->nested.nested_vmx_procbased_ctls_high |=
2779 CPU_BASED_ALWAYSON_WITHOUT_TRUE_MSR |
Jan Kiszka560b7ee2014-06-16 13:59:42 +02002780 CPU_BASED_USE_MSR_BITMAPS;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002781
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002782 /* We support free control of CR3 access interception. */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002783 vmx->nested.nested_vmx_true_procbased_ctls_low =
2784 vmx->nested.nested_vmx_procbased_ctls_low &
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002785 ~(CPU_BASED_CR3_LOAD_EXITING | CPU_BASED_CR3_STORE_EXITING);
2786
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002787 /* secondary cpu-based controls */
2788 rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
Wincy Vanb9c237b2015-02-03 23:56:30 +08002789 vmx->nested.nested_vmx_secondary_ctls_low,
2790 vmx->nested.nested_vmx_secondary_ctls_high);
2791 vmx->nested.nested_vmx_secondary_ctls_low = 0;
2792 vmx->nested.nested_vmx_secondary_ctls_high &=
Jan Kiszkad6851fb2013-02-23 22:34:39 +01002793 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01002794 SECONDARY_EXEC_RDTSCP |
Wincy Vanf2b93282015-02-03 23:56:03 +08002795 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Wanpeng Li5c614b32015-10-13 09:18:36 -07002796 SECONDARY_EXEC_ENABLE_VPID |
Wincy Van82f0dd42015-02-03 23:57:18 +08002797 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Wincy Van608406e2015-02-03 23:57:51 +08002798 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li81dc01f2014-12-04 19:11:07 +08002799 SECONDARY_EXEC_WBINVD_EXITING |
Dan Williamsdfa169b2016-06-02 11:17:24 -07002800 SECONDARY_EXEC_XSAVES;
Jan Kiszkac18911a2013-03-13 16:06:41 +01002801
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002802 if (enable_ept) {
2803 /* nested EPT: emulate EPT also to L1 */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002804 vmx->nested.nested_vmx_secondary_ctls_high |=
Radim Krčmář0790ec12015-03-17 14:02:32 +01002805 SECONDARY_EXEC_ENABLE_EPT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002806 vmx->nested.nested_vmx_ept_caps = VMX_EPT_PAGE_WALK_4_BIT |
Jan Kiszkad3134db2013-10-23 14:40:31 +01002807 VMX_EPTP_WB_BIT | VMX_EPT_2MB_PAGE_BIT |
2808 VMX_EPT_INVEPT_BIT;
Bandan Das02120c42016-07-12 18:18:52 -04002809 if (cpu_has_vmx_ept_execute_only())
2810 vmx->nested.nested_vmx_ept_caps |=
2811 VMX_EPT_EXECUTE_ONLY_BIT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002812 vmx->nested.nested_vmx_ept_caps &= vmx_capability.ept;
Bandan Das45e11812016-08-02 16:32:36 -04002813 vmx->nested.nested_vmx_ept_caps |= VMX_EPT_EXTENT_GLOBAL_BIT |
2814 VMX_EPT_EXTENT_CONTEXT_BIT;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002815 } else
Wincy Vanb9c237b2015-02-03 23:56:30 +08002816 vmx->nested.nested_vmx_ept_caps = 0;
Nadav Har'Elafa61f72013-08-07 14:59:22 +02002817
Paolo Bonzinief697a72016-03-18 16:58:38 +01002818 /*
2819 * Old versions of KVM use the single-context version without
2820 * checking for support, so declare that it is supported even
2821 * though it is treated as global context. The alternative is
2822 * not failing the single-context invvpid, and it is worse.
2823 */
Wanpeng Li089d7b62015-10-13 09:18:37 -07002824 if (enable_vpid)
2825 vmx->nested.nested_vmx_vpid_caps = VMX_VPID_INVVPID_BIT |
Paolo Bonzinief697a72016-03-18 16:58:38 +01002826 VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT |
Wanpeng Li089d7b62015-10-13 09:18:37 -07002827 VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
2828 else
2829 vmx->nested.nested_vmx_vpid_caps = 0;
Wanpeng Li99b83ac2015-10-13 09:12:21 -07002830
Radim Krčmář0790ec12015-03-17 14:02:32 +01002831 if (enable_unrestricted_guest)
2832 vmx->nested.nested_vmx_secondary_ctls_high |=
2833 SECONDARY_EXEC_UNRESTRICTED_GUEST;
2834
Jan Kiszkac18911a2013-03-13 16:06:41 +01002835 /* miscellaneous data */
Wincy Vanb9c237b2015-02-03 23:56:30 +08002836 rdmsr(MSR_IA32_VMX_MISC,
2837 vmx->nested.nested_vmx_misc_low,
2838 vmx->nested.nested_vmx_misc_high);
2839 vmx->nested.nested_vmx_misc_low &= VMX_MISC_SAVE_EFER_LMA;
2840 vmx->nested.nested_vmx_misc_low |=
2841 VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE |
Jan Kiszkaf4124502014-03-07 20:03:13 +01002842 VMX_MISC_ACTIVITY_HLT;
Wincy Vanb9c237b2015-02-03 23:56:30 +08002843 vmx->nested.nested_vmx_misc_high = 0;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002844}
2845
2846static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
2847{
2848 /*
2849 * Bits 0 in high must be 0, and bits 1 in low must be 1.
2850 */
2851 return ((control & high) | low) == control;
2852}
2853
2854static inline u64 vmx_control_msr(u32 low, u32 high)
2855{
2856 return low | ((u64)high << 32);
2857}
2858
Jan Kiszkacae50132014-01-04 18:47:22 +01002859/* Returns 0 on success, non-0 otherwise. */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002860static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
2861{
Wincy Vanb9c237b2015-02-03 23:56:30 +08002862 struct vcpu_vmx *vmx = to_vmx(vcpu);
2863
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002864 switch (msr_index) {
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002865 case MSR_IA32_VMX_BASIC:
2866 /*
2867 * This MSR reports some information about VMX support. We
2868 * should return information about the VMX we emulate for the
2869 * guest, and the VMCS structure we give it - not about the
2870 * VMX support of the underlying hardware.
2871 */
Jan Kiszka3dbcd8d2014-06-16 13:59:40 +02002872 *pdata = VMCS12_REVISION | VMX_BASIC_TRUE_CTLS |
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002873 ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
2874 (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
2875 break;
2876 case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
2877 case MSR_IA32_VMX_PINBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002878 *pdata = vmx_control_msr(
2879 vmx->nested.nested_vmx_pinbased_ctls_low,
2880 vmx->nested.nested_vmx_pinbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002881 break;
2882 case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002883 *pdata = vmx_control_msr(
2884 vmx->nested.nested_vmx_true_procbased_ctls_low,
2885 vmx->nested.nested_vmx_procbased_ctls_high);
Jan Kiszka3dcdf3e2014-06-16 13:59:41 +02002886 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002887 case MSR_IA32_VMX_PROCBASED_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002888 *pdata = vmx_control_msr(
2889 vmx->nested.nested_vmx_procbased_ctls_low,
2890 vmx->nested.nested_vmx_procbased_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002891 break;
2892 case MSR_IA32_VMX_TRUE_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002893 *pdata = vmx_control_msr(
2894 vmx->nested.nested_vmx_true_exit_ctls_low,
2895 vmx->nested.nested_vmx_exit_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002896 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002897 case MSR_IA32_VMX_EXIT_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002898 *pdata = vmx_control_msr(
2899 vmx->nested.nested_vmx_exit_ctls_low,
2900 vmx->nested.nested_vmx_exit_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002901 break;
2902 case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002903 *pdata = vmx_control_msr(
2904 vmx->nested.nested_vmx_true_entry_ctls_low,
2905 vmx->nested.nested_vmx_entry_ctls_high);
Jan Kiszka2996fca2014-06-16 13:59:43 +02002906 break;
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002907 case MSR_IA32_VMX_ENTRY_CTLS:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002908 *pdata = vmx_control_msr(
2909 vmx->nested.nested_vmx_entry_ctls_low,
2910 vmx->nested.nested_vmx_entry_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002911 break;
2912 case MSR_IA32_VMX_MISC:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002913 *pdata = vmx_control_msr(
2914 vmx->nested.nested_vmx_misc_low,
2915 vmx->nested.nested_vmx_misc_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002916 break;
2917 /*
2918 * These MSRs specify bits which the guest must keep fixed (on or off)
2919 * while L1 is in VMXON mode (in L1's root mode, or running an L2).
2920 * We picked the standard core2 setting.
2921 */
2922#define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
2923#define VMXON_CR4_ALWAYSON X86_CR4_VMXE
2924 case MSR_IA32_VMX_CR0_FIXED0:
2925 *pdata = VMXON_CR0_ALWAYSON;
2926 break;
2927 case MSR_IA32_VMX_CR0_FIXED1:
2928 *pdata = -1ULL;
2929 break;
2930 case MSR_IA32_VMX_CR4_FIXED0:
2931 *pdata = VMXON_CR4_ALWAYSON;
2932 break;
2933 case MSR_IA32_VMX_CR4_FIXED1:
2934 *pdata = -1ULL;
2935 break;
2936 case MSR_IA32_VMX_VMCS_ENUM:
Jan Kiszka53814172014-06-16 13:59:44 +02002937 *pdata = 0x2e; /* highest index: VMX_PREEMPTION_TIMER_VALUE */
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002938 break;
2939 case MSR_IA32_VMX_PROCBASED_CTLS2:
Wincy Vanb9c237b2015-02-03 23:56:30 +08002940 *pdata = vmx_control_msr(
2941 vmx->nested.nested_vmx_secondary_ctls_low,
2942 vmx->nested.nested_vmx_secondary_ctls_high);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002943 break;
2944 case MSR_IA32_VMX_EPT_VPID_CAP:
Wanpeng Li089d7b62015-10-13 09:18:37 -07002945 *pdata = vmx->nested.nested_vmx_ept_caps |
2946 ((u64)vmx->nested.nested_vmx_vpid_caps << 32);
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002947 break;
2948 default:
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002949 return 1;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08002950 }
2951
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002952 return 0;
2953}
2954
Haozhong Zhang37e4c992016-06-22 14:59:55 +08002955static inline bool vmx_feature_control_msr_valid(struct kvm_vcpu *vcpu,
2956 uint64_t val)
2957{
2958 uint64_t valid_bits = to_vmx(vcpu)->msr_ia32_feature_control_valid_bits;
2959
2960 return !(val & ~valid_bits);
2961}
2962
Nadav Har'Elb87a51a2011-05-25 23:04:25 +03002963/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08002964 * Reads an msr value (of 'msr_index') into 'pdata'.
2965 * Returns 0 on success, non-0 otherwise.
2966 * Assumes vcpu_load() was already called.
2967 */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002968static int vmx_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08002969{
Avi Kivity26bb0982009-09-07 11:14:12 +03002970 struct shared_msr_entry *msr;
Avi Kivity6aa8b732006-12-10 02:21:36 -08002971
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002972 switch (msr_info->index) {
Avi Kivity05b3e0c2006-12-13 00:33:45 -08002973#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08002974 case MSR_FS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002975 msr_info->data = vmcs_readl(GUEST_FS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002976 break;
2977 case MSR_GS_BASE:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002978 msr_info->data = vmcs_readl(GUEST_GS_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002979 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002980 case MSR_KERNEL_GS_BASE:
2981 vmx_load_host_state(to_vmx(vcpu));
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002982 msr_info->data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
Avi Kivity44ea2b12009-09-06 15:55:37 +03002983 break;
Avi Kivity26bb0982009-09-07 11:14:12 +03002984#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08002985 case MSR_EFER:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002986 return kvm_get_msr_common(vcpu, msr_info);
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05302987 case MSR_IA32_TSC:
Haozhong Zhangbe7b2632015-10-20 15:39:11 +08002988 msr_info->data = guest_read_tsc(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002989 break;
2990 case MSR_IA32_SYSENTER_CS:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002991 msr_info->data = vmcs_read32(GUEST_SYSENTER_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002992 break;
2993 case MSR_IA32_SYSENTER_EIP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002994 msr_info->data = vmcs_readl(GUEST_SYSENTER_EIP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002995 break;
2996 case MSR_IA32_SYSENTER_ESP:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02002997 msr_info->data = vmcs_readl(GUEST_SYSENTER_ESP);
Avi Kivity6aa8b732006-12-10 02:21:36 -08002998 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00002999 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003000 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003001 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003002 msr_info->data = vmcs_read64(GUEST_BNDCFGS);
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003003 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003004 case MSR_IA32_MCG_EXT_CTL:
3005 if (!msr_info->host_initiated &&
3006 !(to_vmx(vcpu)->msr_ia32_feature_control &
3007 FEATURE_CONTROL_LMCE))
Jan Kiszkacae50132014-01-04 18:47:22 +01003008 return 1;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003009 msr_info->data = vcpu->arch.mcg_ext_ctl;
3010 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003011 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang3b840802016-06-22 14:59:54 +08003012 msr_info->data = to_vmx(vcpu)->msr_ia32_feature_control;
Jan Kiszkacae50132014-01-04 18:47:22 +01003013 break;
3014 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3015 if (!nested_vmx_allowed(vcpu))
3016 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003017 return vmx_get_vmx_msr(vcpu, msr_info->index, &msr_info->data);
Wanpeng Li20300092014-12-02 19:14:59 +08003018 case MSR_IA32_XSS:
3019 if (!vmx_xsaves_supported())
3020 return 1;
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003021 msr_info->data = vcpu->arch.ia32_xss;
Wanpeng Li20300092014-12-02 19:14:59 +08003022 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003023 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003024 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003025 return 1;
3026 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003027 default:
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003028 msr = find_msr_entry(to_vmx(vcpu), msr_info->index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003029 if (msr) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003030 msr_info->data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003031 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003032 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02003033 return kvm_get_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003034 }
3035
Avi Kivity6aa8b732006-12-10 02:21:36 -08003036 return 0;
3037}
3038
Jan Kiszkacae50132014-01-04 18:47:22 +01003039static void vmx_leave_nested(struct kvm_vcpu *vcpu);
3040
Avi Kivity6aa8b732006-12-10 02:21:36 -08003041/*
3042 * Writes msr value into into the appropriate "register".
3043 * Returns 0 on success, non-0 otherwise.
3044 * Assumes vcpu_load() was already called.
3045 */
Will Auld8fe8ab42012-11-29 12:42:12 -08003046static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003047{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04003048 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003049 struct shared_msr_entry *msr;
Eddie Dong2cc51562007-05-21 07:28:09 +03003050 int ret = 0;
Will Auld8fe8ab42012-11-29 12:42:12 -08003051 u32 msr_index = msr_info->index;
3052 u64 data = msr_info->data;
Eddie Dong2cc51562007-05-21 07:28:09 +03003053
Avi Kivity6aa8b732006-12-10 02:21:36 -08003054 switch (msr_index) {
Avi Kivity3bab1f52006-12-29 16:49:48 -08003055 case MSR_EFER:
Will Auld8fe8ab42012-11-29 12:42:12 -08003056 ret = kvm_set_msr_common(vcpu, msr_info);
Eddie Dong2cc51562007-05-21 07:28:09 +03003057 break;
Avi Kivity16175a72009-03-23 22:13:44 +02003058#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003059 case MSR_FS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003060 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003061 vmcs_writel(GUEST_FS_BASE, data);
3062 break;
3063 case MSR_GS_BASE:
Avi Kivity2fb92db2011-04-27 19:42:18 +03003064 vmx_segment_cache_clear(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003065 vmcs_writel(GUEST_GS_BASE, data);
3066 break;
Avi Kivity44ea2b12009-09-06 15:55:37 +03003067 case MSR_KERNEL_GS_BASE:
3068 vmx_load_host_state(vmx);
3069 vmx->msr_guest_kernel_gs_base = data;
3070 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003071#endif
3072 case MSR_IA32_SYSENTER_CS:
3073 vmcs_write32(GUEST_SYSENTER_CS, data);
3074 break;
3075 case MSR_IA32_SYSENTER_EIP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003076 vmcs_writel(GUEST_SYSENTER_EIP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003077 break;
3078 case MSR_IA32_SYSENTER_ESP:
Avi Kivityf5b42c32007-03-06 12:05:53 +02003079 vmcs_writel(GUEST_SYSENTER_ESP, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003080 break;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003081 case MSR_IA32_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003082 if (!kvm_mpx_supported())
Paolo Bonzini93c4adc2014-03-05 23:19:52 +01003083 return 1;
Liu, Jinsong0dd376e2014-02-24 10:56:53 +00003084 vmcs_write64(GUEST_BNDCFGS, data);
3085 break;
Jaswinder Singh Rajputaf24a4e2009-05-15 18:42:05 +05303086 case MSR_IA32_TSC:
Will Auld8fe8ab42012-11-29 12:42:12 -08003087 kvm_write_tsc(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003088 break;
Sheng Yang468d4722008-10-09 16:01:55 +08003089 case MSR_IA32_CR_PAT:
3090 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Amit45666542014-09-18 22:39:44 +03003091 if (!kvm_mtrr_valid(vcpu, MSR_IA32_CR_PAT, data))
3092 return 1;
Sheng Yang468d4722008-10-09 16:01:55 +08003093 vmcs_write64(GUEST_IA32_PAT, data);
3094 vcpu->arch.pat = data;
3095 break;
3096 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003097 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003098 break;
Will Auldba904632012-11-29 12:42:50 -08003099 case MSR_IA32_TSC_ADJUST:
3100 ret = kvm_set_msr_common(vcpu, msr_info);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003101 break;
Ashok Rajc45dcc72016-06-22 14:59:56 +08003102 case MSR_IA32_MCG_EXT_CTL:
3103 if ((!msr_info->host_initiated &&
3104 !(to_vmx(vcpu)->msr_ia32_feature_control &
3105 FEATURE_CONTROL_LMCE)) ||
3106 (data & ~MCG_EXT_CTL_LMCE_EN))
3107 return 1;
3108 vcpu->arch.mcg_ext_ctl = data;
3109 break;
Jan Kiszkacae50132014-01-04 18:47:22 +01003110 case MSR_IA32_FEATURE_CONTROL:
Haozhong Zhang37e4c992016-06-22 14:59:55 +08003111 if (!vmx_feature_control_msr_valid(vcpu, data) ||
Haozhong Zhang3b840802016-06-22 14:59:54 +08003112 (to_vmx(vcpu)->msr_ia32_feature_control &
Jan Kiszkacae50132014-01-04 18:47:22 +01003113 FEATURE_CONTROL_LOCKED && !msr_info->host_initiated))
3114 return 1;
Haozhong Zhang3b840802016-06-22 14:59:54 +08003115 vmx->msr_ia32_feature_control = data;
Jan Kiszkacae50132014-01-04 18:47:22 +01003116 if (msr_info->host_initiated && data == 0)
3117 vmx_leave_nested(vcpu);
3118 break;
3119 case MSR_IA32_VMX_BASIC ... MSR_IA32_VMX_VMFUNC:
3120 return 1; /* they are read-only */
Wanpeng Li20300092014-12-02 19:14:59 +08003121 case MSR_IA32_XSS:
3122 if (!vmx_xsaves_supported())
3123 return 1;
3124 /*
3125 * The only supported bit as of Skylake is bit 8, but
3126 * it is not supported on KVM.
3127 */
3128 if (data != 0)
3129 return 1;
3130 vcpu->arch.ia32_xss = data;
3131 if (vcpu->arch.ia32_xss != host_xss)
3132 add_atomic_switch_msr(vmx, MSR_IA32_XSS,
3133 vcpu->arch.ia32_xss, host_xss);
3134 else
3135 clear_atomic_switch_msr(vmx, MSR_IA32_XSS);
3136 break;
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003137 case MSR_TSC_AUX:
Haozhong Zhang81b1b9c2015-12-14 23:13:38 +08003138 if (!guest_cpuid_has_rdtscp(vcpu) && !msr_info->host_initiated)
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003139 return 1;
3140 /* Check reserved bit, higher 32 bits should be zero */
3141 if ((data >> 32) != 0)
3142 return 1;
3143 /* Otherwise falls through */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003144 default:
Rusty Russell8b9cf982007-07-30 16:31:43 +10003145 msr = find_msr_entry(vmx, msr_index);
Avi Kivity3bab1f52006-12-29 16:49:48 -08003146 if (msr) {
Andy Honig8b3c3102014-08-27 11:16:44 -07003147 u64 old_msr_data = msr->data;
Avi Kivity3bab1f52006-12-29 16:49:48 -08003148 msr->data = data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003149 if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
3150 preempt_disable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003151 ret = kvm_set_shared_msr(msr->index, msr->data,
3152 msr->mask);
Avi Kivity2225fd52012-04-18 15:03:04 +03003153 preempt_enable();
Andy Honig8b3c3102014-08-27 11:16:44 -07003154 if (ret)
3155 msr->data = old_msr_data;
Avi Kivity2225fd52012-04-18 15:03:04 +03003156 }
Avi Kivity3bab1f52006-12-29 16:49:48 -08003157 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003158 }
Will Auld8fe8ab42012-11-29 12:42:12 -08003159 ret = kvm_set_msr_common(vcpu, msr_info);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003160 }
3161
Eddie Dong2cc51562007-05-21 07:28:09 +03003162 return ret;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003163}
3164
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003165static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003166{
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003167 __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
3168 switch (reg) {
3169 case VCPU_REGS_RSP:
3170 vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
3171 break;
3172 case VCPU_REGS_RIP:
3173 vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
3174 break;
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003175 case VCPU_EXREG_PDPTR:
3176 if (enable_ept)
3177 ept_save_pdptrs(vcpu);
3178 break;
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03003179 default:
3180 break;
3181 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003182}
3183
Avi Kivity6aa8b732006-12-10 02:21:36 -08003184static __init int cpu_has_kvm_support(void)
3185{
Eduardo Habkost6210e372008-11-17 19:03:16 -02003186 return cpu_has_vmx();
Avi Kivity6aa8b732006-12-10 02:21:36 -08003187}
3188
3189static __init int vmx_disabled_by_bios(void)
3190{
3191 u64 msr;
3192
3193 rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
Shane Wangcafd6652010-04-29 12:09:01 -04003194 if (msr & FEATURE_CONTROL_LOCKED) {
Joseph Cihula23f3e992011-02-08 11:45:56 -08003195 /* launched w/ TXT and VMX disabled */
Shane Wangcafd6652010-04-29 12:09:01 -04003196 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
3197 && tboot_enabled())
3198 return 1;
Joseph Cihula23f3e992011-02-08 11:45:56 -08003199 /* launched w/o TXT and VMX only enabled w/ TXT */
Shane Wangcafd6652010-04-29 12:09:01 -04003200 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
Joseph Cihula23f3e992011-02-08 11:45:56 -08003201 && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
Shane Wangf9335af2010-11-17 11:40:17 +08003202 && !tboot_enabled()) {
3203 printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
Joseph Cihula23f3e992011-02-08 11:45:56 -08003204 "activate TXT before enabling KVM\n");
Shane Wangcafd6652010-04-29 12:09:01 -04003205 return 1;
Shane Wangf9335af2010-11-17 11:40:17 +08003206 }
Joseph Cihula23f3e992011-02-08 11:45:56 -08003207 /* launched w/o TXT and VMX disabled */
3208 if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
3209 && !tboot_enabled())
3210 return 1;
Shane Wangcafd6652010-04-29 12:09:01 -04003211 }
3212
3213 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003214}
3215
Dongxiao Xu7725b892010-05-11 18:29:38 +08003216static void kvm_cpu_vmxon(u64 addr)
3217{
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003218 intel_pt_handle_vmx(1);
3219
Dongxiao Xu7725b892010-05-11 18:29:38 +08003220 asm volatile (ASM_VMX_VMXON_RAX
3221 : : "a"(&addr), "m"(addr)
3222 : "memory", "cc");
3223}
3224
Radim Krčmář13a34e02014-08-28 15:13:03 +02003225static int hardware_enable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003226{
3227 int cpu = raw_smp_processor_id();
3228 u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
Shane Wangcafd6652010-04-29 12:09:01 -04003229 u64 old, test_bits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003230
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07003231 if (cr4_read_shadow() & X86_CR4_VMXE)
Alexander Graf10474ae2009-09-15 11:37:46 +02003232 return -EBUSY;
3233
Nadav Har'Eld462b812011-05-24 15:26:10 +03003234 INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
Feng Wubf9f6ac2015-09-18 22:29:55 +08003235 INIT_LIST_HEAD(&per_cpu(blocked_vcpu_on_cpu, cpu));
3236 spin_lock_init(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
Zhang Yanfei8f536b72012-12-06 23:43:34 +08003237
3238 /*
3239 * Now we can enable the vmclear operation in kdump
3240 * since the loaded_vmcss_on_cpu list on this cpu
3241 * has been initialized.
3242 *
3243 * Though the cpu is not in VMX operation now, there
3244 * is no problem to enable the vmclear operation
3245 * for the loaded_vmcss_on_cpu list is empty!
3246 */
3247 crash_enable_local_vmclear(cpu);
3248
Avi Kivity6aa8b732006-12-10 02:21:36 -08003249 rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
Shane Wangcafd6652010-04-29 12:09:01 -04003250
3251 test_bits = FEATURE_CONTROL_LOCKED;
3252 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
3253 if (tboot_enabled())
3254 test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
3255
3256 if ((old & test_bits) != test_bits) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003257 /* enable and lock */
Shane Wangcafd6652010-04-29 12:09:01 -04003258 wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
3259 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003260 cr4_set_bits(X86_CR4_VMXE);
Alexander Graf10474ae2009-09-15 11:37:46 +02003261
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003262 if (vmm_exclusive) {
3263 kvm_cpu_vmxon(phys_addr);
3264 ept_sync_global();
3265 }
Alexander Graf10474ae2009-09-15 11:37:46 +02003266
Christoph Lameter89cbc762014-08-17 12:30:40 -05003267 native_store_gdt(this_cpu_ptr(&host_gdt));
Avi Kivity3444d7d2010-07-26 18:32:38 +03003268
Alexander Graf10474ae2009-09-15 11:37:46 +02003269 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003270}
3271
Nadav Har'Eld462b812011-05-24 15:26:10 +03003272static void vmclear_local_loaded_vmcss(void)
Avi Kivity543e4242008-05-13 16:22:47 +03003273{
3274 int cpu = raw_smp_processor_id();
Nadav Har'Eld462b812011-05-24 15:26:10 +03003275 struct loaded_vmcs *v, *n;
Avi Kivity543e4242008-05-13 16:22:47 +03003276
Nadav Har'Eld462b812011-05-24 15:26:10 +03003277 list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
3278 loaded_vmcss_on_cpu_link)
3279 __loaded_vmcs_clear(v);
Avi Kivity543e4242008-05-13 16:22:47 +03003280}
3281
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003282
3283/* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
3284 * tricks.
3285 */
3286static void kvm_cpu_vmxoff(void)
3287{
3288 asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
Alexander Shishkin1c5ac212016-03-29 17:43:10 +03003289
3290 intel_pt_handle_vmx(0);
Eduardo Habkost710ff4a2008-11-17 19:03:18 -02003291}
3292
Radim Krčmář13a34e02014-08-28 15:13:03 +02003293static void hardware_disable(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003294{
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003295 if (vmm_exclusive) {
Nadav Har'Eld462b812011-05-24 15:26:10 +03003296 vmclear_local_loaded_vmcss();
Dongxiao Xu4610c9c2010-05-11 18:29:48 +08003297 kvm_cpu_vmxoff();
3298 }
Andy Lutomirski375074c2014-10-24 15:58:07 -07003299 cr4_clear_bits(X86_CR4_VMXE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003300}
3301
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003302static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
Mike Dayd77c26f2007-10-08 09:02:08 -04003303 u32 msr, u32 *result)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003304{
3305 u32 vmx_msr_low, vmx_msr_high;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003306 u32 ctl = ctl_min | ctl_opt;
3307
3308 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3309
3310 ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
3311 ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
3312
3313 /* Ensure minimum (required) set of control bits are supported. */
3314 if (ctl_min & ~ctl)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003315 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003316
3317 *result = ctl;
3318 return 0;
3319}
3320
Avi Kivity110312c2010-12-21 12:54:20 +02003321static __init bool allow_1_setting(u32 msr, u32 ctl)
3322{
3323 u32 vmx_msr_low, vmx_msr_high;
3324
3325 rdmsr(msr, vmx_msr_low, vmx_msr_high);
3326 return vmx_msr_high & ctl;
3327}
3328
Yang, Sheng002c7f72007-07-31 14:23:01 +03003329static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003330{
3331 u32 vmx_msr_low, vmx_msr_high;
Sheng Yangd56f5462008-04-25 10:13:16 +08003332 u32 min, opt, min2, opt2;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003333 u32 _pin_based_exec_control = 0;
3334 u32 _cpu_based_exec_control = 0;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003335 u32 _cpu_based_2nd_exec_control = 0;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003336 u32 _vmexit_control = 0;
3337 u32 _vmentry_control = 0;
3338
Raghavendra K T10166742012-02-07 23:19:20 +05303339 min = CPU_BASED_HLT_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003340#ifdef CONFIG_X86_64
3341 CPU_BASED_CR8_LOAD_EXITING |
3342 CPU_BASED_CR8_STORE_EXITING |
3343#endif
Sheng Yangd56f5462008-04-25 10:13:16 +08003344 CPU_BASED_CR3_LOAD_EXITING |
3345 CPU_BASED_CR3_STORE_EXITING |
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003346 CPU_BASED_USE_IO_BITMAPS |
3347 CPU_BASED_MOV_DR_EXITING |
Marcelo Tosattia7052892008-09-23 13:18:35 -03003348 CPU_BASED_USE_TSC_OFFSETING |
Sheng Yang59708672009-12-15 13:29:54 +08003349 CPU_BASED_MWAIT_EXITING |
3350 CPU_BASED_MONITOR_EXITING |
Avi Kivityfee84b02011-11-10 14:57:25 +02003351 CPU_BASED_INVLPG_EXITING |
3352 CPU_BASED_RDPMC_EXITING;
Anthony Liguori443381a2010-12-06 10:53:38 -06003353
Sheng Yangf78e0e22007-10-29 09:40:42 +08003354 opt = CPU_BASED_TPR_SHADOW |
Sheng Yang25c5f222008-03-28 13:18:56 +08003355 CPU_BASED_USE_MSR_BITMAPS |
Sheng Yangf78e0e22007-10-29 09:40:42 +08003356 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003357 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
3358 &_cpu_based_exec_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003359 return -EIO;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08003360#ifdef CONFIG_X86_64
3361 if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3362 _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
3363 ~CPU_BASED_CR8_STORE_EXITING;
3364#endif
Sheng Yangf78e0e22007-10-29 09:40:42 +08003365 if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
Sheng Yangd56f5462008-04-25 10:13:16 +08003366 min2 = 0;
3367 opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Yang Zhang8d146952013-01-25 10:18:50 +08003368 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
Sheng Yang2384d2b2008-01-17 15:14:33 +08003369 SECONDARY_EXEC_WBINVD_EXITING |
Sheng Yangd56f5462008-04-25 10:13:16 +08003370 SECONDARY_EXEC_ENABLE_VPID |
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003371 SECONDARY_EXEC_ENABLE_EPT |
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08003372 SECONDARY_EXEC_UNRESTRICTED_GUEST |
Sheng Yang4e47c7a2009-12-18 16:48:47 +08003373 SECONDARY_EXEC_PAUSE_LOOP_EXITING |
Mao, Junjiead756a12012-07-02 01:18:48 +00003374 SECONDARY_EXEC_RDTSCP |
Yang Zhang83d4c282013-01-25 10:18:49 +08003375 SECONDARY_EXEC_ENABLE_INVPCID |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003376 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Abel Gordonabc4fc52013-04-18 14:35:25 +03003377 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Wanpeng Li20300092014-12-02 19:14:59 +08003378 SECONDARY_EXEC_SHADOW_VMCS |
Kai Huang843e4332015-01-28 10:54:28 +08003379 SECONDARY_EXEC_XSAVES |
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08003380 SECONDARY_EXEC_ENABLE_PML |
Haozhong Zhang64903d62015-10-20 15:39:09 +08003381 SECONDARY_EXEC_TSC_SCALING;
Sheng Yangd56f5462008-04-25 10:13:16 +08003382 if (adjust_vmx_controls(min2, opt2,
3383 MSR_IA32_VMX_PROCBASED_CTLS2,
Sheng Yangf78e0e22007-10-29 09:40:42 +08003384 &_cpu_based_2nd_exec_control) < 0)
3385 return -EIO;
3386 }
3387#ifndef CONFIG_X86_64
3388 if (!(_cpu_based_2nd_exec_control &
3389 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
3390 _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
3391#endif
Yang Zhang83d4c282013-01-25 10:18:49 +08003392
3393 if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
3394 _cpu_based_2nd_exec_control &= ~(
Yang Zhang8d146952013-01-25 10:18:50 +08003395 SECONDARY_EXEC_APIC_REGISTER_VIRT |
Yang Zhangc7c9c562013-01-25 10:18:51 +08003396 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
3397 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang83d4c282013-01-25 10:18:49 +08003398
Sheng Yangd56f5462008-04-25 10:13:16 +08003399 if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
Marcelo Tosattia7052892008-09-23 13:18:35 -03003400 /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
3401 enabled */
Gleb Natapov5fff7d22009-08-27 18:41:30 +03003402 _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
3403 CPU_BASED_CR3_STORE_EXITING |
3404 CPU_BASED_INVLPG_EXITING);
Sheng Yangd56f5462008-04-25 10:13:16 +08003405 rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
3406 vmx_capability.ept, vmx_capability.vpid);
3407 }
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003408
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003409 min = VM_EXIT_SAVE_DEBUG_CONTROLS | VM_EXIT_ACK_INTR_ON_EXIT;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003410#ifdef CONFIG_X86_64
3411 min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
3412#endif
Yang Zhanga547c6d2013-04-11 19:25:10 +08003413 opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003414 VM_EXIT_CLEAR_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003415 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
3416 &_vmexit_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003417 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003418
Yang Zhang01e439b2013-04-11 19:25:12 +08003419 min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
Yunhong Jiang64672c92016-06-13 14:19:59 -07003420 opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR |
3421 PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003422 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
3423 &_pin_based_exec_control) < 0)
3424 return -EIO;
3425
Paolo Bonzini1c17c3e2016-07-08 11:53:38 +02003426 if (cpu_has_broken_vmx_preemption_timer())
3427 _pin_based_exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08003428 if (!(_cpu_based_2nd_exec_control &
Paolo Bonzini91fa0f82016-06-15 20:55:08 +02003429 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY))
Yang Zhang01e439b2013-04-11 19:25:12 +08003430 _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
3431
Paolo Bonzinic845f9c2014-02-21 10:55:44 +01003432 min = VM_ENTRY_LOAD_DEBUG_CONTROLS;
Liu, Jinsongda8999d2014-02-24 10:55:46 +00003433 opt = VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_BNDCFGS;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003434 if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
3435 &_vmentry_control) < 0)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003436 return -EIO;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003437
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003438 rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003439
3440 /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
3441 if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003442 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003443
3444#ifdef CONFIG_X86_64
3445 /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
3446 if (vmx_msr_high & (1u<<16))
Yang, Sheng002c7f72007-07-31 14:23:01 +03003447 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003448#endif
3449
3450 /* Require Write-Back (WB) memory type for VMCS accesses. */
3451 if (((vmx_msr_high >> 18) & 15) != 6)
Yang, Sheng002c7f72007-07-31 14:23:01 +03003452 return -EIO;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003453
Yang, Sheng002c7f72007-07-31 14:23:01 +03003454 vmcs_conf->size = vmx_msr_high & 0x1fff;
3455 vmcs_conf->order = get_order(vmcs_config.size);
3456 vmcs_conf->revision_id = vmx_msr_low;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003457
Yang, Sheng002c7f72007-07-31 14:23:01 +03003458 vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
3459 vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
Sheng Yangf78e0e22007-10-29 09:40:42 +08003460 vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
Yang, Sheng002c7f72007-07-31 14:23:01 +03003461 vmcs_conf->vmexit_ctrl = _vmexit_control;
3462 vmcs_conf->vmentry_ctrl = _vmentry_control;
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003463
Avi Kivity110312c2010-12-21 12:54:20 +02003464 cpu_has_load_ia32_efer =
3465 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3466 VM_ENTRY_LOAD_IA32_EFER)
3467 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3468 VM_EXIT_LOAD_IA32_EFER);
3469
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003470 cpu_has_load_perf_global_ctrl =
3471 allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
3472 VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
3473 && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
3474 VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
3475
3476 /*
3477 * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
Andrea Gelminibb3541f2016-05-21 14:14:44 +02003478 * but due to errata below it can't be used. Workaround is to use
Gleb Natapov8bf00a52011-10-05 14:01:22 +02003479 * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
3480 *
3481 * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
3482 *
3483 * AAK155 (model 26)
3484 * AAP115 (model 30)
3485 * AAT100 (model 37)
3486 * BC86,AAY89,BD102 (model 44)
3487 * BA97 (model 46)
3488 *
3489 */
3490 if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
3491 switch (boot_cpu_data.x86_model) {
3492 case 26:
3493 case 30:
3494 case 37:
3495 case 44:
3496 case 46:
3497 cpu_has_load_perf_global_ctrl = false;
3498 printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
3499 "does not work properly. Using workaround\n");
3500 break;
3501 default:
3502 break;
3503 }
3504 }
3505
Borislav Petkov782511b2016-04-04 22:25:03 +02003506 if (boot_cpu_has(X86_FEATURE_XSAVES))
Wanpeng Li20300092014-12-02 19:14:59 +08003507 rdmsrl(MSR_IA32_XSS, host_xss);
3508
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003509 return 0;
Nguyen Anh Quynhc68876f2006-12-29 16:49:54 -08003510}
Avi Kivity6aa8b732006-12-10 02:21:36 -08003511
3512static struct vmcs *alloc_vmcs_cpu(int cpu)
3513{
3514 int node = cpu_to_node(cpu);
3515 struct page *pages;
3516 struct vmcs *vmcs;
3517
Vlastimil Babka96db8002015-09-08 15:03:50 -07003518 pages = __alloc_pages_node(node, GFP_KERNEL, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003519 if (!pages)
3520 return NULL;
3521 vmcs = page_address(pages);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003522 memset(vmcs, 0, vmcs_config.size);
3523 vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
Avi Kivity6aa8b732006-12-10 02:21:36 -08003524 return vmcs;
3525}
3526
3527static struct vmcs *alloc_vmcs(void)
3528{
Ingo Molnard3b2c332007-01-05 16:36:23 -08003529 return alloc_vmcs_cpu(raw_smp_processor_id());
Avi Kivity6aa8b732006-12-10 02:21:36 -08003530}
3531
3532static void free_vmcs(struct vmcs *vmcs)
3533{
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03003534 free_pages((unsigned long)vmcs, vmcs_config.order);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003535}
3536
Nadav Har'Eld462b812011-05-24 15:26:10 +03003537/*
3538 * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
3539 */
3540static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
3541{
3542 if (!loaded_vmcs->vmcs)
3543 return;
3544 loaded_vmcs_clear(loaded_vmcs);
3545 free_vmcs(loaded_vmcs->vmcs);
3546 loaded_vmcs->vmcs = NULL;
3547}
3548
Sam Ravnborg39959582007-06-01 00:47:13 -07003549static void free_kvm_area(void)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003550{
3551 int cpu;
3552
Zachary Amsden3230bb42009-09-29 11:38:37 -10003553 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003554 free_vmcs(per_cpu(vmxarea, cpu));
Zachary Amsden3230bb42009-09-29 11:38:37 -10003555 per_cpu(vmxarea, cpu) = NULL;
3556 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003557}
3558
Bandan Dasfe2b2012014-04-21 15:20:14 -04003559static void init_vmcs_shadow_fields(void)
3560{
3561 int i, j;
3562
3563 /* No checks for read only fields yet */
3564
3565 for (i = j = 0; i < max_shadow_read_write_fields; i++) {
3566 switch (shadow_read_write_fields[i]) {
3567 case GUEST_BNDCFGS:
Paolo Bonzinia87036a2016-03-08 09:52:13 +01003568 if (!kvm_mpx_supported())
Bandan Dasfe2b2012014-04-21 15:20:14 -04003569 continue;
3570 break;
3571 default:
3572 break;
3573 }
3574
3575 if (j < i)
3576 shadow_read_write_fields[j] =
3577 shadow_read_write_fields[i];
3578 j++;
3579 }
3580 max_shadow_read_write_fields = j;
3581
3582 /* shadowed fields guest access without vmexit */
3583 for (i = 0; i < max_shadow_read_write_fields; i++) {
3584 clear_bit(shadow_read_write_fields[i],
3585 vmx_vmwrite_bitmap);
3586 clear_bit(shadow_read_write_fields[i],
3587 vmx_vmread_bitmap);
3588 }
3589 for (i = 0; i < max_shadow_read_only_fields; i++)
3590 clear_bit(shadow_read_only_fields[i],
3591 vmx_vmread_bitmap);
3592}
3593
Avi Kivity6aa8b732006-12-10 02:21:36 -08003594static __init int alloc_kvm_area(void)
3595{
3596 int cpu;
3597
Zachary Amsden3230bb42009-09-29 11:38:37 -10003598 for_each_possible_cpu(cpu) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08003599 struct vmcs *vmcs;
3600
3601 vmcs = alloc_vmcs_cpu(cpu);
3602 if (!vmcs) {
3603 free_kvm_area();
3604 return -ENOMEM;
3605 }
3606
3607 per_cpu(vmxarea, cpu) = vmcs;
3608 }
3609 return 0;
3610}
3611
Gleb Natapov14168782013-01-21 15:36:49 +02003612static bool emulation_required(struct kvm_vcpu *vcpu)
3613{
3614 return emulate_invalid_guest_state && !guest_state_valid(vcpu);
3615}
3616
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003617static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
Gleb Natapovd99e4152012-12-20 16:57:45 +02003618 struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003619{
Gleb Natapovd99e4152012-12-20 16:57:45 +02003620 if (!emulate_invalid_guest_state) {
3621 /*
3622 * CS and SS RPL should be equal during guest entry according
3623 * to VMX spec, but in reality it is not always so. Since vcpu
3624 * is in the middle of the transition from real mode to
3625 * protected mode it is safe to assume that RPL 0 is a good
3626 * default value.
3627 */
3628 if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
Nadav Amitb32a9912015-03-29 16:33:04 +03003629 save->selector &= ~SEGMENT_RPL_MASK;
3630 save->dpl = save->selector & SEGMENT_RPL_MASK;
Gleb Natapovd99e4152012-12-20 16:57:45 +02003631 save->s = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003632 }
Gleb Natapovd99e4152012-12-20 16:57:45 +02003633 vmx_set_segment(vcpu, save, seg);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003634}
3635
3636static void enter_pmode(struct kvm_vcpu *vcpu)
3637{
3638 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003639 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003640
Gleb Natapovd99e4152012-12-20 16:57:45 +02003641 /*
3642 * Update real mode segment cache. It may be not up-to-date if sement
3643 * register was written while vcpu was in a guest mode.
3644 */
3645 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3646 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3647 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3648 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
3649 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3650 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
3651
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003652 vmx->rmode.vm86_active = 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003653
Avi Kivity2fb92db2011-04-27 19:42:18 +03003654 vmx_segment_cache_clear(vmx);
3655
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003656 vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003657
3658 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003659 flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
3660 flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003661 vmcs_writel(GUEST_RFLAGS, flags);
3662
Rusty Russell66aee912007-07-17 23:34:16 +10003663 vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
3664 (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003665
3666 update_exception_bitmap(vcpu);
3667
Gleb Natapov91b0aa22013-01-21 15:36:47 +02003668 fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3669 fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3670 fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3671 fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3672 fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
3673 fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003674}
3675
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003676static void fix_rmode_seg(int seg, struct kvm_segment *save)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003677{
Mathias Krause772e0312012-08-30 01:30:19 +02003678 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Gleb Natapovd99e4152012-12-20 16:57:45 +02003679 struct kvm_segment var = *save;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003680
Gleb Natapovd99e4152012-12-20 16:57:45 +02003681 var.dpl = 0x3;
3682 if (seg == VCPU_SREG_CS)
3683 var.type = 0x3;
3684
3685 if (!emulate_invalid_guest_state) {
3686 var.selector = var.base >> 4;
3687 var.base = var.base & 0xffff0;
3688 var.limit = 0xffff;
3689 var.g = 0;
3690 var.db = 0;
3691 var.present = 1;
3692 var.s = 1;
3693 var.l = 0;
3694 var.unusable = 0;
3695 var.type = 0x3;
3696 var.avl = 0;
3697 if (save->base & 0xf)
3698 printk_once(KERN_WARNING "kvm: segment base is not "
3699 "paragraph aligned when entering "
3700 "protected mode (seg=%d)", seg);
3701 }
3702
3703 vmcs_write16(sf->selector, var.selector);
3704 vmcs_write32(sf->base, var.base);
3705 vmcs_write32(sf->limit, var.limit);
3706 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
Avi Kivity6aa8b732006-12-10 02:21:36 -08003707}
3708
3709static void enter_rmode(struct kvm_vcpu *vcpu)
3710{
3711 unsigned long flags;
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003712 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003713
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003714 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
3715 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
3716 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
3717 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
3718 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
Gleb Natapovc6ad11532012-12-12 19:10:51 +02003719 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
3720 vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03003721
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003722 vmx->rmode.vm86_active = 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003723
Gleb Natapov776e58e2011-03-13 12:34:27 +02003724 /*
3725 * Very old userspace does not call KVM_SET_TSS_ADDR before entering
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003726 * vcpu. Warn the user that an update is overdue.
Gleb Natapov776e58e2011-03-13 12:34:27 +02003727 */
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003728 if (!vcpu->kvm->arch.tss_addr)
Gleb Natapov776e58e2011-03-13 12:34:27 +02003729 printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
3730 "called before entering vcpu\n");
Gleb Natapov776e58e2011-03-13 12:34:27 +02003731
Avi Kivity2fb92db2011-04-27 19:42:18 +03003732 vmx_segment_cache_clear(vmx);
3733
Jan Kiszka4918c6c2013-03-15 08:38:56 +01003734 vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003735 vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003736 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
3737
3738 flags = vmcs_readl(GUEST_RFLAGS);
Avi Kivity78ac8b42010-04-08 18:19:35 +03003739 vmx->rmode.save_rflags = flags;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003740
Glauber de Oliveira Costa053de042008-01-30 13:31:27 +01003741 flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
Avi Kivity6aa8b732006-12-10 02:21:36 -08003742
3743 vmcs_writel(GUEST_RFLAGS, flags);
Rusty Russell66aee912007-07-17 23:34:16 +10003744 vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003745 update_exception_bitmap(vcpu);
3746
Gleb Natapovd99e4152012-12-20 16:57:45 +02003747 fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
3748 fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
3749 fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
3750 fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
3751 fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
3752 fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
Mohammed Gamala89a8fb2008-08-17 16:42:16 +03003753
Eddie Dong8668a3c2007-10-10 14:26:45 +08003754 kvm_mmu_reset_context(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003755}
3756
Amit Shah401d10d2009-02-20 22:53:37 +05303757static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
3758{
3759 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity26bb0982009-09-07 11:14:12 +03003760 struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
3761
3762 if (!msr)
3763 return;
Amit Shah401d10d2009-02-20 22:53:37 +05303764
Avi Kivity44ea2b12009-09-06 15:55:37 +03003765 /*
3766 * Force kernel_gs_base reloading before EFER changes, as control
3767 * of this msr depends on is_long_mode().
3768 */
3769 vmx_load_host_state(to_vmx(vcpu));
Avi Kivityf6801df2010-01-21 15:31:50 +02003770 vcpu->arch.efer = efer;
Amit Shah401d10d2009-02-20 22:53:37 +05303771 if (efer & EFER_LMA) {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003772 vm_entry_controls_setbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303773 msr->data = efer;
3774 } else {
Gleb Natapov2961e8762013-11-25 15:37:13 +02003775 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Amit Shah401d10d2009-02-20 22:53:37 +05303776
3777 msr->data = efer & ~EFER_LME;
3778 }
3779 setup_msrs(vmx);
3780}
3781
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003782#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08003783
3784static void enter_lmode(struct kvm_vcpu *vcpu)
3785{
3786 u32 guest_tr_ar;
3787
Avi Kivity2fb92db2011-04-27 19:42:18 +03003788 vmx_segment_cache_clear(to_vmx(vcpu));
3789
Avi Kivity6aa8b732006-12-10 02:21:36 -08003790 guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003791 if ((guest_tr_ar & VMX_AR_TYPE_MASK) != VMX_AR_TYPE_BUSY_64_TSS) {
Jan Kiszkabd801582011-09-12 11:26:22 +02003792 pr_debug_ratelimited("%s: tss fixup for long mode. \n",
3793 __func__);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003794 vmcs_write32(GUEST_TR_AR_BYTES,
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07003795 (guest_tr_ar & ~VMX_AR_TYPE_MASK)
3796 | VMX_AR_TYPE_BUSY_64_TSS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003797 }
Avi Kivityda38f432010-07-06 11:30:49 +03003798 vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003799}
3800
3801static void exit_lmode(struct kvm_vcpu *vcpu)
3802{
Gleb Natapov2961e8762013-11-25 15:37:13 +02003803 vm_entry_controls_clearbit(to_vmx(vcpu), VM_ENTRY_IA32E_MODE);
Avi Kivityda38f432010-07-06 11:30:49 +03003804 vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003805}
3806
3807#endif
3808
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003809static inline void __vmx_flush_tlb(struct kvm_vcpu *vcpu, int vpid)
Sheng Yang2384d2b2008-01-17 15:14:33 +08003810{
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003811 vpid_sync_context(vpid);
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003812 if (enable_ept) {
3813 if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
3814 return;
Sheng Yang4e1096d2008-07-06 19:16:51 +08003815 ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
Xiao Guangrongdd180b32010-07-03 16:02:42 +08003816 }
Sheng Yang2384d2b2008-01-17 15:14:33 +08003817}
3818
Wanpeng Lidd5f5342015-09-23 18:26:57 +08003819static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
3820{
3821 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->vpid);
3822}
3823
Avi Kivitye8467fd2009-12-29 18:43:06 +02003824static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
3825{
3826 ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
3827
3828 vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
3829 vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
3830}
3831
Avi Kivityaff48ba2010-12-05 18:56:11 +02003832static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
3833{
3834 if (enable_ept && is_paging(vcpu))
3835 vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
3836 __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
3837}
3838
Anthony Liguori25c4c272007-04-27 09:29:21 +03003839static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
Avi Kivity399badf2007-01-05 16:36:38 -08003840{
Avi Kivityfc78f512009-12-07 12:16:48 +02003841 ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
3842
3843 vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
3844 vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
Avi Kivity399badf2007-01-05 16:36:38 -08003845}
3846
Sheng Yang14394422008-04-28 12:24:45 +08003847static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
3848{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003849 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3850
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003851 if (!test_bit(VCPU_EXREG_PDPTR,
3852 (unsigned long *)&vcpu->arch.regs_dirty))
3853 return;
3854
Sheng Yang14394422008-04-28 12:24:45 +08003855 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003856 vmcs_write64(GUEST_PDPTR0, mmu->pdptrs[0]);
3857 vmcs_write64(GUEST_PDPTR1, mmu->pdptrs[1]);
3858 vmcs_write64(GUEST_PDPTR2, mmu->pdptrs[2]);
3859 vmcs_write64(GUEST_PDPTR3, mmu->pdptrs[3]);
Sheng Yang14394422008-04-28 12:24:45 +08003860 }
3861}
3862
Avi Kivity8f5d5492009-05-31 18:41:29 +03003863static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
3864{
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003865 struct kvm_mmu *mmu = vcpu->arch.walk_mmu;
3866
Avi Kivity8f5d5492009-05-31 18:41:29 +03003867 if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
Gleb Natapovd0d538b2013-10-09 19:13:19 +03003868 mmu->pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
3869 mmu->pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
3870 mmu->pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
3871 mmu->pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003872 }
Avi Kivity6de4f3a2009-05-31 22:58:47 +03003873
3874 __set_bit(VCPU_EXREG_PDPTR,
3875 (unsigned long *)&vcpu->arch.regs_avail);
3876 __set_bit(VCPU_EXREG_PDPTR,
3877 (unsigned long *)&vcpu->arch.regs_dirty);
Avi Kivity8f5d5492009-05-31 18:41:29 +03003878}
3879
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003880static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
Sheng Yang14394422008-04-28 12:24:45 +08003881
3882static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
3883 unsigned long cr0,
3884 struct kvm_vcpu *vcpu)
3885{
Marcelo Tosatti5233dd52011-06-06 14:27:47 -03003886 if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
3887 vmx_decache_cr3(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003888 if (!(cr0 & X86_CR0_PG)) {
3889 /* From paging/starting to nonpaging */
3890 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003891 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
Sheng Yang14394422008-04-28 12:24:45 +08003892 (CPU_BASED_CR3_LOAD_EXITING |
3893 CPU_BASED_CR3_STORE_EXITING));
3894 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003895 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003896 } else if (!is_paging(vcpu)) {
3897 /* From nonpaging to paging */
3898 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
Sheng Yang65267ea2008-06-18 14:43:38 +08003899 vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
Sheng Yang14394422008-04-28 12:24:45 +08003900 ~(CPU_BASED_CR3_LOAD_EXITING |
3901 CPU_BASED_CR3_STORE_EXITING));
3902 vcpu->arch.cr0 = cr0;
Avi Kivityfc78f512009-12-07 12:16:48 +02003903 vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
Sheng Yang14394422008-04-28 12:24:45 +08003904 }
Sheng Yang95eb84a2009-08-19 09:52:18 +08003905
3906 if (!(cr0 & X86_CR0_WP))
3907 *hw_cr0 &= ~X86_CR0_WP;
Sheng Yang14394422008-04-28 12:24:45 +08003908}
3909
Avi Kivity6aa8b732006-12-10 02:21:36 -08003910static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
3911{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03003912 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003913 unsigned long hw_cr0;
3914
Gleb Natapov50378782013-02-04 16:00:28 +02003915 hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07003916 if (enable_unrestricted_guest)
Gleb Natapov50378782013-02-04 16:00:28 +02003917 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
Gleb Natapov218e7632013-01-21 15:36:45 +02003918 else {
Gleb Natapov50378782013-02-04 16:00:28 +02003919 hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
Sheng Yang14394422008-04-28 12:24:45 +08003920
Gleb Natapov218e7632013-01-21 15:36:45 +02003921 if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
3922 enter_pmode(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003923
Gleb Natapov218e7632013-01-21 15:36:45 +02003924 if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
3925 enter_rmode(vcpu);
3926 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08003927
Avi Kivity05b3e0c2006-12-13 00:33:45 -08003928#ifdef CONFIG_X86_64
Avi Kivityf6801df2010-01-21 15:31:50 +02003929 if (vcpu->arch.efer & EFER_LME) {
Rusty Russell707d92fa2007-07-17 23:19:08 +10003930 if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003931 enter_lmode(vcpu);
Rusty Russell707d92fa2007-07-17 23:19:08 +10003932 if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
Avi Kivity6aa8b732006-12-10 02:21:36 -08003933 exit_lmode(vcpu);
3934 }
3935#endif
3936
Avi Kivity089d0342009-03-23 18:26:32 +02003937 if (enable_ept)
Sheng Yang14394422008-04-28 12:24:45 +08003938 ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
3939
Avi Kivity02daab22009-12-30 12:40:26 +02003940 if (!vcpu->fpu_active)
Avi Kivity81231c62010-01-24 16:26:40 +02003941 hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
Avi Kivity02daab22009-12-30 12:40:26 +02003942
Avi Kivity6aa8b732006-12-10 02:21:36 -08003943 vmcs_writel(CR0_READ_SHADOW, cr0);
Sheng Yang14394422008-04-28 12:24:45 +08003944 vmcs_writel(GUEST_CR0, hw_cr0);
Zhang Xiantaoad312c72007-12-13 23:50:52 +08003945 vcpu->arch.cr0 = cr0;
Gleb Natapov14168782013-01-21 15:36:49 +02003946
3947 /* depends on vcpu->arch.cr0 to be set to a new value */
3948 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003949}
3950
Sheng Yang14394422008-04-28 12:24:45 +08003951static u64 construct_eptp(unsigned long root_hpa)
3952{
3953 u64 eptp;
3954
3955 /* TODO write the value reading from MSR */
3956 eptp = VMX_EPT_DEFAULT_MT |
3957 VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
Xudong Haob38f9932012-05-28 19:33:36 +08003958 if (enable_ept_ad_bits)
3959 eptp |= VMX_EPT_AD_ENABLE_BIT;
Sheng Yang14394422008-04-28 12:24:45 +08003960 eptp |= (root_hpa & PAGE_MASK);
3961
3962 return eptp;
3963}
3964
Avi Kivity6aa8b732006-12-10 02:21:36 -08003965static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
3966{
Sheng Yang14394422008-04-28 12:24:45 +08003967 unsigned long guest_cr3;
3968 u64 eptp;
3969
3970 guest_cr3 = cr3;
Avi Kivity089d0342009-03-23 18:26:32 +02003971 if (enable_ept) {
Sheng Yang14394422008-04-28 12:24:45 +08003972 eptp = construct_eptp(cr3);
3973 vmcs_write64(EPT_POINTER, eptp);
Jan Kiszka59ab5a82013-08-08 16:26:29 +02003974 if (is_paging(vcpu) || is_guest_mode(vcpu))
3975 guest_cr3 = kvm_read_cr3(vcpu);
3976 else
3977 guest_cr3 = vcpu->kvm->arch.ept_identity_map_addr;
Marcelo Tosatti7c93be42009-10-26 16:48:33 -02003978 ept_load_pdptrs(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003979 }
3980
Sheng Yang2384d2b2008-01-17 15:14:33 +08003981 vmx_flush_tlb(vcpu);
Sheng Yang14394422008-04-28 12:24:45 +08003982 vmcs_writel(GUEST_CR3, guest_cr3);
Avi Kivity6aa8b732006-12-10 02:21:36 -08003983}
3984
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003985static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
Avi Kivity6aa8b732006-12-10 02:21:36 -08003986{
Ben Serebrin085e68e2015-04-16 11:58:05 -07003987 /*
3988 * Pass through host's Machine Check Enable value to hw_cr4, which
3989 * is in force while we are in guest mode. Do not let guests control
3990 * this bit, even if host CR4.MCE == 0.
3991 */
3992 unsigned long hw_cr4 =
3993 (cr4_read_shadow() & X86_CR4_MCE) |
3994 (cr4 & ~X86_CR4_MCE) |
3995 (to_vmx(vcpu)->rmode.vm86_active ?
3996 KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
Sheng Yang14394422008-04-28 12:24:45 +08003997
Nadav Har'El5e1746d2011-05-25 23:03:24 +03003998 if (cr4 & X86_CR4_VMXE) {
3999 /*
4000 * To use VMXON (and later other VMX instructions), a guest
4001 * must first be able to turn on cr4.VMXE (see handle_vmon()).
4002 * So basically the check on whether to allow nested VMX
4003 * is here.
4004 */
4005 if (!nested_vmx_allowed(vcpu))
4006 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01004007 }
4008 if (to_vmx(vcpu)->nested.vmxon &&
4009 ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004010 return 1;
4011
Zhang Xiantaoad312c72007-12-13 23:50:52 +08004012 vcpu->arch.cr4 = cr4;
Avi Kivitybc230082009-12-08 12:14:42 +02004013 if (enable_ept) {
4014 if (!is_paging(vcpu)) {
4015 hw_cr4 &= ~X86_CR4_PAE;
4016 hw_cr4 |= X86_CR4_PSE;
4017 } else if (!(cr4 & X86_CR4_PAE)) {
4018 hw_cr4 &= ~X86_CR4_PAE;
4019 }
4020 }
Sheng Yang14394422008-04-28 12:24:45 +08004021
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004022 if (!enable_unrestricted_guest && !is_paging(vcpu))
4023 /*
Huaitong Handdba2622016-03-22 16:51:15 +08004024 * SMEP/SMAP/PKU is disabled if CPU is in non-paging mode in
4025 * hardware. To emulate this behavior, SMEP/SMAP/PKU needs
4026 * to be manually disabled when guest switches to non-paging
4027 * mode.
4028 *
4029 * If !enable_unrestricted_guest, the CPU is always running
4030 * with CR0.PG=1 and CR4 needs to be modified.
4031 * If enable_unrestricted_guest, the CPU automatically
4032 * disables SMEP/SMAP/PKU when the guest sets CR0.PG=0.
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004033 */
Huaitong Handdba2622016-03-22 16:51:15 +08004034 hw_cr4 &= ~(X86_CR4_SMEP | X86_CR4_SMAP | X86_CR4_PKE);
Radim Krčmář656ec4a2015-11-02 22:20:00 +01004035
Sheng Yang14394422008-04-28 12:24:45 +08004036 vmcs_writel(CR4_READ_SHADOW, cr4);
4037 vmcs_writel(GUEST_CR4, hw_cr4);
Nadav Har'El5e1746d2011-05-25 23:03:24 +03004038 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004039}
4040
Avi Kivity6aa8b732006-12-10 02:21:36 -08004041static void vmx_get_segment(struct kvm_vcpu *vcpu,
4042 struct kvm_segment *var, int seg)
4043{
Avi Kivitya9179492011-01-03 14:28:52 +02004044 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004045 u32 ar;
4046
Gleb Natapovc6ad11532012-12-12 19:10:51 +02004047 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004048 *var = vmx->rmode.segs[seg];
Avi Kivitya9179492011-01-03 14:28:52 +02004049 if (seg == VCPU_SREG_TR
Avi Kivity2fb92db2011-04-27 19:42:18 +03004050 || var->selector == vmx_read_guest_seg_selector(vmx, seg))
Avi Kivityf5f7b2f2012-08-21 17:07:00 +03004051 return;
Avi Kivity1390a282012-08-21 17:07:08 +03004052 var->base = vmx_read_guest_seg_base(vmx, seg);
4053 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4054 return;
Avi Kivitya9179492011-01-03 14:28:52 +02004055 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004056 var->base = vmx_read_guest_seg_base(vmx, seg);
4057 var->limit = vmx_read_guest_seg_limit(vmx, seg);
4058 var->selector = vmx_read_guest_seg_selector(vmx, seg);
4059 ar = vmx_read_guest_seg_ar(vmx, seg);
Gleb Natapov03617c12013-06-28 13:17:18 +03004060 var->unusable = (ar >> 16) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004061 var->type = ar & 15;
4062 var->s = (ar >> 4) & 1;
4063 var->dpl = (ar >> 5) & 3;
Gleb Natapov03617c12013-06-28 13:17:18 +03004064 /*
4065 * Some userspaces do not preserve unusable property. Since usable
4066 * segment has to be present according to VMX spec we can use present
4067 * property to amend userspace bug by making unusable segment always
4068 * nonpresent. vmx_segment_access_rights() already marks nonpresent
4069 * segment as unusable.
4070 */
4071 var->present = !var->unusable;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004072 var->avl = (ar >> 12) & 1;
4073 var->l = (ar >> 13) & 1;
4074 var->db = (ar >> 14) & 1;
4075 var->g = (ar >> 15) & 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004076}
4077
Avi Kivitya9179492011-01-03 14:28:52 +02004078static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
4079{
Avi Kivitya9179492011-01-03 14:28:52 +02004080 struct kvm_segment s;
4081
4082 if (to_vmx(vcpu)->rmode.vm86_active) {
4083 vmx_get_segment(vcpu, &s, seg);
4084 return s.base;
4085 }
Avi Kivity2fb92db2011-04-27 19:42:18 +03004086 return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
Avi Kivitya9179492011-01-03 14:28:52 +02004087}
4088
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004089static int vmx_get_cpl(struct kvm_vcpu *vcpu)
Izik Eidus2e4d2652008-03-24 19:38:34 +02004090{
Marcelo Tosattib09408d2013-01-07 19:27:06 -02004091 struct vcpu_vmx *vmx = to_vmx(vcpu);
4092
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004093 if (unlikely(vmx->rmode.vm86_active))
Izik Eidus2e4d2652008-03-24 19:38:34 +02004094 return 0;
Paolo Bonziniae9fedc2014-05-14 09:39:49 +02004095 else {
4096 int ar = vmx_read_guest_seg_ar(vmx, VCPU_SREG_SS);
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004097 return VMX_AR_DPL(ar);
Avi Kivity69c73022011-03-07 15:26:44 +02004098 }
Avi Kivity69c73022011-03-07 15:26:44 +02004099}
4100
Avi Kivity653e3102007-05-07 10:55:37 +03004101static u32 vmx_segment_access_rights(struct kvm_segment *var)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004102{
Avi Kivity6aa8b732006-12-10 02:21:36 -08004103 u32 ar;
4104
Avi Kivityf0495f92012-06-07 17:06:10 +03004105 if (var->unusable || !var->present)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004106 ar = 1 << 16;
4107 else {
4108 ar = var->type & 15;
4109 ar |= (var->s & 1) << 4;
4110 ar |= (var->dpl & 3) << 5;
4111 ar |= (var->present & 1) << 7;
4112 ar |= (var->avl & 1) << 12;
4113 ar |= (var->l & 1) << 13;
4114 ar |= (var->db & 1) << 14;
4115 ar |= (var->g & 1) << 15;
4116 }
Avi Kivity653e3102007-05-07 10:55:37 +03004117
4118 return ar;
4119}
4120
4121static void vmx_set_segment(struct kvm_vcpu *vcpu,
4122 struct kvm_segment *var, int seg)
4123{
Avi Kivity7ffd92c2009-06-09 14:10:45 +03004124 struct vcpu_vmx *vmx = to_vmx(vcpu);
Mathias Krause772e0312012-08-30 01:30:19 +02004125 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Avi Kivity653e3102007-05-07 10:55:37 +03004126
Avi Kivity2fb92db2011-04-27 19:42:18 +03004127 vmx_segment_cache_clear(vmx);
4128
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004129 if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
4130 vmx->rmode.segs[seg] = *var;
4131 if (seg == VCPU_SREG_TR)
4132 vmcs_write16(sf->selector, var->selector);
4133 else if (var->s)
4134 fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
Gleb Natapovd99e4152012-12-20 16:57:45 +02004135 goto out;
Avi Kivity653e3102007-05-07 10:55:37 +03004136 }
Gleb Natapov1ecd50a2012-12-12 19:10:54 +02004137
Avi Kivity653e3102007-05-07 10:55:37 +03004138 vmcs_writel(sf->base, var->base);
4139 vmcs_write32(sf->limit, var->limit);
4140 vmcs_write16(sf->selector, var->selector);
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004141
4142 /*
4143 * Fix the "Accessed" bit in AR field of segment registers for older
4144 * qemu binaries.
4145 * IA32 arch specifies that at the time of processor reset the
4146 * "Accessed" bit in the AR field of segment registers is 1. And qemu
Guo Chao0fa06072012-06-28 15:16:19 +08004147 * is setting it to 0 in the userland code. This causes invalid guest
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004148 * state vmexit when "unrestricted guest" mode is turned on.
4149 * Fix for this setup issue in cpu_reset is being pushed in the qemu
4150 * tree. Newer qemu binaries with that qemu fix would not need this
4151 * kvm hack.
4152 */
4153 if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
Gleb Natapovf924d662012-12-12 19:10:55 +02004154 var->type |= 0x1; /* Accessed */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004155
Gleb Natapovf924d662012-12-12 19:10:55 +02004156 vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
Gleb Natapovd99e4152012-12-20 16:57:45 +02004157
4158out:
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01004159 vmx->emulation_required = emulation_required(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004160}
4161
Avi Kivity6aa8b732006-12-10 02:21:36 -08004162static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
4163{
Avi Kivity2fb92db2011-04-27 19:42:18 +03004164 u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004165
4166 *db = (ar >> 14) & 1;
4167 *l = (ar >> 13) & 1;
4168}
4169
Gleb Natapov89a27f42010-02-16 10:51:48 +02004170static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004171{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004172 dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
4173 dt->address = vmcs_readl(GUEST_IDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004174}
4175
Gleb Natapov89a27f42010-02-16 10:51:48 +02004176static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004177{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004178 vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
4179 vmcs_writel(GUEST_IDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004180}
4181
Gleb Natapov89a27f42010-02-16 10:51:48 +02004182static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004183{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004184 dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
4185 dt->address = vmcs_readl(GUEST_GDTR_BASE);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004186}
4187
Gleb Natapov89a27f42010-02-16 10:51:48 +02004188static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004189{
Gleb Natapov89a27f42010-02-16 10:51:48 +02004190 vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
4191 vmcs_writel(GUEST_GDTR_BASE, dt->address);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004192}
4193
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004194static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
4195{
4196 struct kvm_segment var;
4197 u32 ar;
4198
4199 vmx_get_segment(vcpu, &var, seg);
Gleb Natapov07f42f52012-12-12 19:10:49 +02004200 var.dpl = 0x3;
Gleb Natapov0647f4a2012-12-12 19:10:50 +02004201 if (seg == VCPU_SREG_CS)
4202 var.type = 0x3;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004203 ar = vmx_segment_access_rights(&var);
4204
4205 if (var.base != (var.selector << 4))
4206 return false;
Gleb Natapov89efbed2012-12-20 16:57:44 +02004207 if (var.limit != 0xffff)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004208 return false;
Gleb Natapov07f42f52012-12-12 19:10:49 +02004209 if (ar != 0xf3)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004210 return false;
4211
4212 return true;
4213}
4214
4215static bool code_segment_valid(struct kvm_vcpu *vcpu)
4216{
4217 struct kvm_segment cs;
4218 unsigned int cs_rpl;
4219
4220 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004221 cs_rpl = cs.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004222
Avi Kivity1872a3f2009-01-04 23:26:52 +02004223 if (cs.unusable)
4224 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004225 if (~cs.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_ACCESSES_MASK))
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004226 return false;
4227 if (!cs.s)
4228 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004229 if (cs.type & VMX_AR_TYPE_WRITEABLE_MASK) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004230 if (cs.dpl > cs_rpl)
4231 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004232 } else {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004233 if (cs.dpl != cs_rpl)
4234 return false;
4235 }
4236 if (!cs.present)
4237 return false;
4238
4239 /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
4240 return true;
4241}
4242
4243static bool stack_segment_valid(struct kvm_vcpu *vcpu)
4244{
4245 struct kvm_segment ss;
4246 unsigned int ss_rpl;
4247
4248 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
Nadav Amitb32a9912015-03-29 16:33:04 +03004249 ss_rpl = ss.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004250
Avi Kivity1872a3f2009-01-04 23:26:52 +02004251 if (ss.unusable)
4252 return true;
4253 if (ss.type != 3 && ss.type != 7)
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004254 return false;
4255 if (!ss.s)
4256 return false;
4257 if (ss.dpl != ss_rpl) /* DPL != RPL */
4258 return false;
4259 if (!ss.present)
4260 return false;
4261
4262 return true;
4263}
4264
4265static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
4266{
4267 struct kvm_segment var;
4268 unsigned int rpl;
4269
4270 vmx_get_segment(vcpu, &var, seg);
Nadav Amitb32a9912015-03-29 16:33:04 +03004271 rpl = var.selector & SEGMENT_RPL_MASK;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004272
Avi Kivity1872a3f2009-01-04 23:26:52 +02004273 if (var.unusable)
4274 return true;
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004275 if (!var.s)
4276 return false;
4277 if (!var.present)
4278 return false;
Andy Lutomirski4d283ec2015-08-13 13:18:48 -07004279 if (~var.type & (VMX_AR_TYPE_CODE_MASK|VMX_AR_TYPE_WRITEABLE_MASK)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004280 if (var.dpl < rpl) /* DPL < RPL */
4281 return false;
4282 }
4283
4284 /* TODO: Add other members to kvm_segment_field to allow checking for other access
4285 * rights flags
4286 */
4287 return true;
4288}
4289
4290static bool tr_valid(struct kvm_vcpu *vcpu)
4291{
4292 struct kvm_segment tr;
4293
4294 vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
4295
Avi Kivity1872a3f2009-01-04 23:26:52 +02004296 if (tr.unusable)
4297 return false;
Nadav Amitb32a9912015-03-29 16:33:04 +03004298 if (tr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004299 return false;
Avi Kivity1872a3f2009-01-04 23:26:52 +02004300 if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004301 return false;
4302 if (!tr.present)
4303 return false;
4304
4305 return true;
4306}
4307
4308static bool ldtr_valid(struct kvm_vcpu *vcpu)
4309{
4310 struct kvm_segment ldtr;
4311
4312 vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
4313
Avi Kivity1872a3f2009-01-04 23:26:52 +02004314 if (ldtr.unusable)
4315 return true;
Nadav Amitb32a9912015-03-29 16:33:04 +03004316 if (ldtr.selector & SEGMENT_TI_MASK) /* TI = 1 */
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004317 return false;
4318 if (ldtr.type != 2)
4319 return false;
4320 if (!ldtr.present)
4321 return false;
4322
4323 return true;
4324}
4325
4326static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
4327{
4328 struct kvm_segment cs, ss;
4329
4330 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
4331 vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
4332
Nadav Amitb32a9912015-03-29 16:33:04 +03004333 return ((cs.selector & SEGMENT_RPL_MASK) ==
4334 (ss.selector & SEGMENT_RPL_MASK));
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004335}
4336
4337/*
4338 * Check if guest state is valid. Returns true if valid, false if
4339 * not.
4340 * We assume that registers are always usable
4341 */
4342static bool guest_state_valid(struct kvm_vcpu *vcpu)
4343{
Gleb Natapovc5e97c82013-01-21 15:36:43 +02004344 if (enable_unrestricted_guest)
4345 return true;
4346
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004347 /* real mode guest state checks */
Gleb Natapovf13882d2013-04-14 16:07:37 +03004348 if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
Mohammed Gamal648dfaa2008-08-17 16:38:32 +03004349 if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
4350 return false;
4351 if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
4352 return false;
4353 if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
4354 return false;
4355 if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
4356 return false;
4357 if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
4358 return false;
4359 if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
4360 return false;
4361 } else {
4362 /* protected mode guest state checks */
4363 if (!cs_ss_rpl_check(vcpu))
4364 return false;
4365 if (!code_segment_valid(vcpu))
4366 return false;
4367 if (!stack_segment_valid(vcpu))
4368 return false;
4369 if (!data_segment_valid(vcpu, VCPU_SREG_DS))
4370 return false;
4371 if (!data_segment_valid(vcpu, VCPU_SREG_ES))
4372 return false;
4373 if (!data_segment_valid(vcpu, VCPU_SREG_FS))
4374 return false;
4375 if (!data_segment_valid(vcpu, VCPU_SREG_GS))
4376 return false;
4377 if (!tr_valid(vcpu))
4378 return false;
4379 if (!ldtr_valid(vcpu))
4380 return false;
4381 }
4382 /* TODO:
4383 * - Add checks on RIP
4384 * - Add checks on RFLAGS
4385 */
4386
4387 return true;
4388}
4389
Mike Dayd77c26f2007-10-08 09:02:08 -04004390static int init_rmode_tss(struct kvm *kvm)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004391{
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004392 gfn_t fn;
Izik Eidus195aefd2007-10-01 22:14:18 +02004393 u16 data = 0;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004394 int idx, r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004395
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004396 idx = srcu_read_lock(&kvm->srcu);
Jan Kiszka4918c6c2013-03-15 08:38:56 +01004397 fn = kvm->arch.tss_addr >> PAGE_SHIFT;
Izik Eidus195aefd2007-10-01 22:14:18 +02004398 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4399 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004400 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004401 data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
Sheng Yang464d17c2008-08-13 14:10:33 +08004402 r = kvm_write_guest_page(kvm, fn++, &data,
4403 TSS_IOPB_BASE_OFFSET, sizeof(u16));
Izik Eidus195aefd2007-10-01 22:14:18 +02004404 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004405 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004406 r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
4407 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004408 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004409 r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
4410 if (r < 0)
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004411 goto out;
Izik Eidus195aefd2007-10-01 22:14:18 +02004412 data = ~0;
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004413 r = kvm_write_guest_page(kvm, fn, &data,
4414 RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
4415 sizeof(u8));
Marcelo Tosatti10589a42007-12-20 19:18:22 -05004416out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004417 srcu_read_unlock(&kvm->srcu, idx);
Paolo Bonzini1f755a82014-09-16 13:37:40 +02004418 return r;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004419}
4420
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004421static int init_rmode_identity_map(struct kvm *kvm)
4422{
Tang Chenf51770e2014-09-16 18:41:59 +08004423 int i, idx, r = 0;
Dan Williamsba049e92016-01-15 16:56:11 -08004424 kvm_pfn_t identity_map_pfn;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004425 u32 tmp;
4426
Avi Kivity089d0342009-03-23 18:26:32 +02004427 if (!enable_ept)
Tang Chenf51770e2014-09-16 18:41:59 +08004428 return 0;
Tang Chena255d472014-09-16 18:41:58 +08004429
4430 /* Protect kvm->arch.ept_identity_pagetable_done. */
4431 mutex_lock(&kvm->slots_lock);
4432
Tang Chenf51770e2014-09-16 18:41:59 +08004433 if (likely(kvm->arch.ept_identity_pagetable_done))
Tang Chena255d472014-09-16 18:41:58 +08004434 goto out2;
Tang Chena255d472014-09-16 18:41:58 +08004435
Sheng Yangb927a3c2009-07-21 10:42:48 +08004436 identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
Tang Chena255d472014-09-16 18:41:58 +08004437
4438 r = alloc_identity_pagetable(kvm);
Tang Chenf51770e2014-09-16 18:41:59 +08004439 if (r < 0)
Tang Chena255d472014-09-16 18:41:58 +08004440 goto out2;
4441
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004442 idx = srcu_read_lock(&kvm->srcu);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004443 r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
4444 if (r < 0)
4445 goto out;
4446 /* Set up identity-mapping pagetable for EPT in real mode */
4447 for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
4448 tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
4449 _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
4450 r = kvm_write_guest_page(kvm, identity_map_pfn,
4451 &tmp, i * sizeof(tmp), sizeof(tmp));
4452 if (r < 0)
4453 goto out;
4454 }
4455 kvm->arch.ept_identity_pagetable_done = true;
Tang Chenf51770e2014-09-16 18:41:59 +08004456
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004457out:
Xiao Guangrong40dcaa92011-03-09 15:41:04 +08004458 srcu_read_unlock(&kvm->srcu, idx);
Tang Chena255d472014-09-16 18:41:58 +08004459
4460out2:
4461 mutex_unlock(&kvm->slots_lock);
Tang Chenf51770e2014-09-16 18:41:59 +08004462 return r;
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004463}
4464
Avi Kivity6aa8b732006-12-10 02:21:36 -08004465static void seg_setup(int seg)
4466{
Mathias Krause772e0312012-08-30 01:30:19 +02004467 const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004468 unsigned int ar;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004469
4470 vmcs_write16(sf->selector, 0);
4471 vmcs_writel(sf->base, 0);
4472 vmcs_write32(sf->limit, 0xffff);
Gleb Natapovd54d07b2012-12-20 16:57:46 +02004473 ar = 0x93;
4474 if (seg == VCPU_SREG_CS)
4475 ar |= 0x08; /* code segment */
Nitin A Kamble3a624e22009-06-08 11:34:16 -07004476
4477 vmcs_write32(sf->ar_bytes, ar);
Avi Kivity6aa8b732006-12-10 02:21:36 -08004478}
4479
Sheng Yangf78e0e22007-10-29 09:40:42 +08004480static int alloc_apic_access_page(struct kvm *kvm)
4481{
Xiao Guangrong44841412012-09-07 14:14:20 +08004482 struct page *page;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004483 int r = 0;
4484
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004485 mutex_lock(&kvm->slots_lock);
Tang Chenc24ae0d2014-09-24 15:57:58 +08004486 if (kvm->arch.apic_access_page_done)
Sheng Yangf78e0e22007-10-29 09:40:42 +08004487 goto out;
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004488 r = __x86_set_memory_region(kvm, APIC_ACCESS_PAGE_PRIVATE_MEMSLOT,
4489 APIC_DEFAULT_PHYS_BASE, PAGE_SIZE);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004490 if (r)
4491 goto out;
Izik Eidus72dc67a2008-02-10 18:04:15 +02004492
Tang Chen73a6d942014-09-11 13:38:00 +08004493 page = gfn_to_page(kvm, APIC_DEFAULT_PHYS_BASE >> PAGE_SHIFT);
Xiao Guangrong44841412012-09-07 14:14:20 +08004494 if (is_error_page(page)) {
4495 r = -EFAULT;
4496 goto out;
4497 }
4498
Tang Chenc24ae0d2014-09-24 15:57:58 +08004499 /*
4500 * Do not pin the page in memory, so that memory hot-unplug
4501 * is able to migrate it.
4502 */
4503 put_page(page);
4504 kvm->arch.apic_access_page_done = true;
Sheng Yangf78e0e22007-10-29 09:40:42 +08004505out:
Marcelo Tosatti79fac952009-12-23 14:35:26 -02004506 mutex_unlock(&kvm->slots_lock);
Sheng Yangf78e0e22007-10-29 09:40:42 +08004507 return r;
4508}
4509
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004510static int alloc_identity_pagetable(struct kvm *kvm)
4511{
Tang Chena255d472014-09-16 18:41:58 +08004512 /* Called with kvm->slots_lock held. */
4513
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004514 int r = 0;
4515
Tang Chena255d472014-09-16 18:41:58 +08004516 BUG_ON(kvm->arch.ept_identity_pagetable_done);
4517
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02004518 r = __x86_set_memory_region(kvm, IDENTITY_PAGETABLE_PRIVATE_MEMSLOT,
4519 kvm->arch.ept_identity_map_addr, PAGE_SIZE);
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004520
Sheng Yangb7ebfb02008-04-25 21:44:52 +08004521 return r;
4522}
4523
Wanpeng Li991e7a02015-09-16 17:30:05 +08004524static int allocate_vpid(void)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004525{
4526 int vpid;
4527
Avi Kivity919818a2009-03-23 18:01:29 +02004528 if (!enable_vpid)
Wanpeng Li991e7a02015-09-16 17:30:05 +08004529 return 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004530 spin_lock(&vmx_vpid_lock);
4531 vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004532 if (vpid < VMX_NR_VPIDS)
Sheng Yang2384d2b2008-01-17 15:14:33 +08004533 __set_bit(vpid, vmx_vpid_bitmap);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004534 else
4535 vpid = 0;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004536 spin_unlock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004537 return vpid;
Sheng Yang2384d2b2008-01-17 15:14:33 +08004538}
4539
Wanpeng Li991e7a02015-09-16 17:30:05 +08004540static void free_vpid(int vpid)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004541{
Wanpeng Li991e7a02015-09-16 17:30:05 +08004542 if (!enable_vpid || vpid == 0)
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004543 return;
4544 spin_lock(&vmx_vpid_lock);
Wanpeng Li991e7a02015-09-16 17:30:05 +08004545 __clear_bit(vpid, vmx_vpid_bitmap);
Lai Jiangshancdbecfc2010-04-17 16:41:47 +08004546 spin_unlock(&vmx_vpid_lock);
4547}
4548
Yang Zhang8d146952013-01-25 10:18:50 +08004549#define MSR_TYPE_R 1
4550#define MSR_TYPE_W 2
4551static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
4552 u32 msr, int type)
Sheng Yang25c5f222008-03-28 13:18:56 +08004553{
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004554 int f = sizeof(unsigned long);
Sheng Yang25c5f222008-03-28 13:18:56 +08004555
4556 if (!cpu_has_vmx_msr_bitmap())
4557 return;
4558
4559 /*
4560 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4561 * have the write-low and read-high bitmap offsets the wrong way round.
4562 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4563 */
Sheng Yang25c5f222008-03-28 13:18:56 +08004564 if (msr <= 0x1fff) {
Yang Zhang8d146952013-01-25 10:18:50 +08004565 if (type & MSR_TYPE_R)
4566 /* read-low */
4567 __clear_bit(msr, msr_bitmap + 0x000 / f);
4568
4569 if (type & MSR_TYPE_W)
4570 /* write-low */
4571 __clear_bit(msr, msr_bitmap + 0x800 / f);
4572
Sheng Yang25c5f222008-03-28 13:18:56 +08004573 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4574 msr &= 0x1fff;
Yang Zhang8d146952013-01-25 10:18:50 +08004575 if (type & MSR_TYPE_R)
4576 /* read-high */
4577 __clear_bit(msr, msr_bitmap + 0x400 / f);
4578
4579 if (type & MSR_TYPE_W)
4580 /* write-high */
4581 __clear_bit(msr, msr_bitmap + 0xc00 / f);
4582
4583 }
4584}
4585
4586static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
4587 u32 msr, int type)
4588{
4589 int f = sizeof(unsigned long);
4590
4591 if (!cpu_has_vmx_msr_bitmap())
4592 return;
4593
4594 /*
4595 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4596 * have the write-low and read-high bitmap offsets the wrong way round.
4597 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4598 */
4599 if (msr <= 0x1fff) {
4600 if (type & MSR_TYPE_R)
4601 /* read-low */
4602 __set_bit(msr, msr_bitmap + 0x000 / f);
4603
4604 if (type & MSR_TYPE_W)
4605 /* write-low */
4606 __set_bit(msr, msr_bitmap + 0x800 / f);
4607
4608 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4609 msr &= 0x1fff;
4610 if (type & MSR_TYPE_R)
4611 /* read-high */
4612 __set_bit(msr, msr_bitmap + 0x400 / f);
4613
4614 if (type & MSR_TYPE_W)
4615 /* write-high */
4616 __set_bit(msr, msr_bitmap + 0xc00 / f);
4617
Sheng Yang25c5f222008-03-28 13:18:56 +08004618 }
Sheng Yang25c5f222008-03-28 13:18:56 +08004619}
4620
Wincy Vanf2b93282015-02-03 23:56:03 +08004621/*
4622 * If a msr is allowed by L0, we should check whether it is allowed by L1.
4623 * The corresponding bit will be cleared unless both of L0 and L1 allow it.
4624 */
4625static void nested_vmx_disable_intercept_for_msr(unsigned long *msr_bitmap_l1,
4626 unsigned long *msr_bitmap_nested,
4627 u32 msr, int type)
4628{
4629 int f = sizeof(unsigned long);
4630
4631 if (!cpu_has_vmx_msr_bitmap()) {
4632 WARN_ON(1);
4633 return;
4634 }
4635
4636 /*
4637 * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
4638 * have the write-low and read-high bitmap offsets the wrong way round.
4639 * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
4640 */
4641 if (msr <= 0x1fff) {
4642 if (type & MSR_TYPE_R &&
4643 !test_bit(msr, msr_bitmap_l1 + 0x000 / f))
4644 /* read-low */
4645 __clear_bit(msr, msr_bitmap_nested + 0x000 / f);
4646
4647 if (type & MSR_TYPE_W &&
4648 !test_bit(msr, msr_bitmap_l1 + 0x800 / f))
4649 /* write-low */
4650 __clear_bit(msr, msr_bitmap_nested + 0x800 / f);
4651
4652 } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
4653 msr &= 0x1fff;
4654 if (type & MSR_TYPE_R &&
4655 !test_bit(msr, msr_bitmap_l1 + 0x400 / f))
4656 /* read-high */
4657 __clear_bit(msr, msr_bitmap_nested + 0x400 / f);
4658
4659 if (type & MSR_TYPE_W &&
4660 !test_bit(msr, msr_bitmap_l1 + 0xc00 / f))
4661 /* write-high */
4662 __clear_bit(msr, msr_bitmap_nested + 0xc00 / f);
4663
4664 }
4665}
4666
Avi Kivity58972972009-02-24 22:26:47 +02004667static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
4668{
4669 if (!longmode_only)
Yang Zhang8d146952013-01-25 10:18:50 +08004670 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
4671 msr, MSR_TYPE_R | MSR_TYPE_W);
4672 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
4673 msr, MSR_TYPE_R | MSR_TYPE_W);
4674}
4675
4676static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
4677{
4678 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4679 msr, MSR_TYPE_R);
4680 __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4681 msr, MSR_TYPE_R);
4682}
4683
4684static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
4685{
4686 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4687 msr, MSR_TYPE_R);
4688 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4689 msr, MSR_TYPE_R);
4690}
4691
4692static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
4693{
4694 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
4695 msr, MSR_TYPE_W);
4696 __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
4697 msr, MSR_TYPE_W);
Avi Kivity58972972009-02-24 22:26:47 +02004698}
4699
Andrey Smetanind62caab2015-11-10 15:36:33 +03004700static bool vmx_get_enable_apicv(void)
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004701{
Andrey Smetanind62caab2015-11-10 15:36:33 +03004702 return enable_apicv;
Paolo Bonzinid50ab6c2015-07-29 11:49:59 +02004703}
4704
Wincy Van705699a2015-02-03 23:58:17 +08004705static int vmx_complete_nested_posted_interrupt(struct kvm_vcpu *vcpu)
4706{
4707 struct vcpu_vmx *vmx = to_vmx(vcpu);
4708 int max_irr;
4709 void *vapic_page;
4710 u16 status;
4711
4712 if (vmx->nested.pi_desc &&
4713 vmx->nested.pi_pending) {
4714 vmx->nested.pi_pending = false;
4715 if (!pi_test_and_clear_on(vmx->nested.pi_desc))
4716 return 0;
4717
4718 max_irr = find_last_bit(
4719 (unsigned long *)vmx->nested.pi_desc->pir, 256);
4720
4721 if (max_irr == 256)
4722 return 0;
4723
4724 vapic_page = kmap(vmx->nested.virtual_apic_page);
4725 if (!vapic_page) {
4726 WARN_ON(1);
4727 return -ENOMEM;
4728 }
4729 __kvm_apic_update_irr(vmx->nested.pi_desc->pir, vapic_page);
4730 kunmap(vmx->nested.virtual_apic_page);
4731
4732 status = vmcs_read16(GUEST_INTR_STATUS);
4733 if ((u8)max_irr > ((u8)status & 0xff)) {
4734 status &= ~0xff;
4735 status |= (u8)max_irr;
4736 vmcs_write16(GUEST_INTR_STATUS, status);
4737 }
4738 }
4739 return 0;
4740}
4741
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004742static inline bool kvm_vcpu_trigger_posted_interrupt(struct kvm_vcpu *vcpu)
4743{
4744#ifdef CONFIG_SMP
4745 if (vcpu->mode == IN_GUEST_MODE) {
Feng Wu28b835d2015-09-18 22:29:54 +08004746 struct vcpu_vmx *vmx = to_vmx(vcpu);
4747
4748 /*
4749 * Currently, we don't support urgent interrupt,
4750 * all interrupts are recognized as non-urgent
4751 * interrupt, so we cannot post interrupts when
4752 * 'SN' is set.
4753 *
4754 * If the vcpu is in guest mode, it means it is
4755 * running instead of being scheduled out and
4756 * waiting in the run queue, and that's the only
4757 * case when 'SN' is set currently, warning if
4758 * 'SN' is set.
4759 */
4760 WARN_ON_ONCE(pi_test_sn(&vmx->pi_desc));
4761
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004762 apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
4763 POSTED_INTR_VECTOR);
4764 return true;
4765 }
4766#endif
4767 return false;
4768}
4769
Wincy Van705699a2015-02-03 23:58:17 +08004770static int vmx_deliver_nested_posted_interrupt(struct kvm_vcpu *vcpu,
4771 int vector)
4772{
4773 struct vcpu_vmx *vmx = to_vmx(vcpu);
4774
4775 if (is_guest_mode(vcpu) &&
4776 vector == vmx->nested.posted_intr_nv) {
4777 /* the PIR and ON have been set by L1. */
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004778 kvm_vcpu_trigger_posted_interrupt(vcpu);
Wincy Van705699a2015-02-03 23:58:17 +08004779 /*
4780 * If a posted intr is not recognized by hardware,
4781 * we will accomplish it in the next vmentry.
4782 */
4783 vmx->nested.pi_pending = true;
4784 kvm_make_request(KVM_REQ_EVENT, vcpu);
4785 return 0;
4786 }
4787 return -1;
4788}
Avi Kivity6aa8b732006-12-10 02:21:36 -08004789/*
Yang Zhanga20ed542013-04-11 19:25:15 +08004790 * Send interrupt to vcpu via posted interrupt way.
4791 * 1. If target vcpu is running(non-root mode), send posted interrupt
4792 * notification to vcpu and hardware will sync PIR to vIRR atomically.
4793 * 2. If target vcpu isn't running(root mode), kick it to pick up the
4794 * interrupt from PIR in next vmentry.
4795 */
4796static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
4797{
4798 struct vcpu_vmx *vmx = to_vmx(vcpu);
4799 int r;
4800
Wincy Van705699a2015-02-03 23:58:17 +08004801 r = vmx_deliver_nested_posted_interrupt(vcpu, vector);
4802 if (!r)
4803 return;
4804
Yang Zhanga20ed542013-04-11 19:25:15 +08004805 if (pi_test_and_set_pir(vector, &vmx->pi_desc))
4806 return;
4807
4808 r = pi_test_and_set_on(&vmx->pi_desc);
4809 kvm_make_request(KVM_REQ_EVENT, vcpu);
Radim Krčmář21bc8dc2015-02-16 15:36:33 +01004810 if (r || !kvm_vcpu_trigger_posted_interrupt(vcpu))
Yang Zhanga20ed542013-04-11 19:25:15 +08004811 kvm_vcpu_kick(vcpu);
4812}
4813
4814static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
4815{
4816 struct vcpu_vmx *vmx = to_vmx(vcpu);
4817
4818 if (!pi_test_and_clear_on(&vmx->pi_desc))
4819 return;
4820
4821 kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
4822}
4823
Avi Kivity6aa8b732006-12-10 02:21:36 -08004824/*
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004825 * Set up the vmcs's constant host-state fields, i.e., host-state fields that
4826 * will not change in the lifetime of the guest.
4827 * Note that host-state that does change is set elsewhere. E.g., host-state
4828 * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
4829 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004830static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004831{
4832 u32 low32, high32;
4833 unsigned long tmpl;
4834 struct desc_ptr dt;
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004835 unsigned long cr4;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004836
Suresh Siddhab1a74bf2012-09-20 11:01:49 -07004837 vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004838 vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
4839
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004840 /* Save the most likely value for this task's CR4 in the VMCS. */
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07004841 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07004842 vmcs_writel(HOST_CR4, cr4); /* 22.2.3, 22.2.5 */
4843 vmx->host_state.vmcs_host_cr4 = cr4;
4844
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004845 vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004846#ifdef CONFIG_X86_64
4847 /*
4848 * Load null selectors, so we can avoid reloading them in
4849 * __vmx_load_host_state(), in case userspace uses the null selectors
4850 * too (the expected case).
4851 */
4852 vmcs_write16(HOST_DS_SELECTOR, 0);
4853 vmcs_write16(HOST_ES_SELECTOR, 0);
4854#else
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004855 vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4856 vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
Avi Kivityb2da15a2012-05-13 19:53:24 +03004857#endif
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004858 vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
4859 vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
4860
4861 native_store_idt(&dt);
4862 vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08004863 vmx->host_idt_base = dt.address;
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004864
Avi Kivity83287ea422012-09-16 15:10:57 +03004865 vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004866
4867 rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
4868 vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
4869 rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
4870 vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
4871
4872 if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
4873 rdmsr(MSR_IA32_CR_PAT, low32, high32);
4874 vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
4875 }
4876}
4877
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004878static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
4879{
4880 vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
4881 if (enable_ept)
4882 vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03004883 if (is_guest_mode(&vmx->vcpu))
4884 vmx->vcpu.arch.cr4_guest_owned_bits &=
4885 ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004886 vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
4887}
4888
Yang Zhang01e439b2013-04-11 19:25:12 +08004889static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
4890{
4891 u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
4892
Andrey Smetanind62caab2015-11-10 15:36:33 +03004893 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08004894 pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
Yunhong Jiang64672c92016-06-13 14:19:59 -07004895 /* Enable the preemption timer dynamically */
4896 pin_based_exec_ctrl &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
Yang Zhang01e439b2013-04-11 19:25:12 +08004897 return pin_based_exec_ctrl;
4898}
4899
Andrey Smetanind62caab2015-11-10 15:36:33 +03004900static void vmx_refresh_apicv_exec_ctrl(struct kvm_vcpu *vcpu)
4901{
4902 struct vcpu_vmx *vmx = to_vmx(vcpu);
4903
4904 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Roman Kagan3ce424e2016-05-18 17:48:20 +03004905 if (cpu_has_secondary_exec_ctrls()) {
4906 if (kvm_vcpu_apicv_active(vcpu))
4907 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
4908 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4909 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4910 else
4911 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
4912 SECONDARY_EXEC_APIC_REGISTER_VIRT |
4913 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
4914 }
4915
4916 if (cpu_has_vmx_msr_bitmap())
4917 vmx_set_msr_bitmap(vcpu);
Andrey Smetanind62caab2015-11-10 15:36:33 +03004918}
4919
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004920static u32 vmx_exec_control(struct vcpu_vmx *vmx)
4921{
4922 u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
Paolo Bonzinid16c2932014-02-21 10:36:37 +01004923
4924 if (vmx->vcpu.arch.switch_db_regs & KVM_DEBUGREG_WONT_EXIT)
4925 exec_control &= ~CPU_BASED_MOV_DR_EXITING;
4926
Paolo Bonzini35754c92015-07-29 12:05:37 +02004927 if (!cpu_need_tpr_shadow(&vmx->vcpu)) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004928 exec_control &= ~CPU_BASED_TPR_SHADOW;
4929#ifdef CONFIG_X86_64
4930 exec_control |= CPU_BASED_CR8_STORE_EXITING |
4931 CPU_BASED_CR8_LOAD_EXITING;
4932#endif
4933 }
4934 if (!enable_ept)
4935 exec_control |= CPU_BASED_CR3_STORE_EXITING |
4936 CPU_BASED_CR3_LOAD_EXITING |
4937 CPU_BASED_INVLPG_EXITING;
4938 return exec_control;
4939}
4940
4941static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
4942{
4943 u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
Paolo Bonzini35754c92015-07-29 12:05:37 +02004944 if (!cpu_need_virtualize_apic_accesses(&vmx->vcpu))
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004945 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
4946 if (vmx->vpid == 0)
4947 exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
4948 if (!enable_ept) {
4949 exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
4950 enable_unrestricted_guest = 0;
Mao, Junjiead756a12012-07-02 01:18:48 +00004951 /* Enable INVPCID for non-ept guests may cause performance regression. */
4952 exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004953 }
4954 if (!enable_unrestricted_guest)
4955 exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
4956 if (!ple_gap)
4957 exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
Andrey Smetanind62caab2015-11-10 15:36:33 +03004958 if (!kvm_vcpu_apicv_active(&vmx->vcpu))
Yang Zhangc7c9c562013-01-25 10:18:51 +08004959 exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
4960 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
Yang Zhang8d146952013-01-25 10:18:50 +08004961 exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
Abel Gordonabc4fc52013-04-18 14:35:25 +03004962 /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
4963 (handle_vmptrld).
4964 We can NOT enable shadow_vmcs here because we don't have yet
4965 a current VMCS12
4966 */
4967 exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
Kai Huanga3eaa862015-11-04 13:46:05 +08004968
4969 if (!enable_pml)
4970 exec_control &= ~SECONDARY_EXEC_ENABLE_PML;
Kai Huang843e4332015-01-28 10:54:28 +08004971
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03004972 return exec_control;
4973}
4974
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004975static void ept_set_mmio_spte_mask(void)
4976{
4977 /*
4978 * EPT Misconfigurations can be generated if the value of bits 2:0
4979 * of an EPT paging-structure entry is 110b (write/execute).
Xiao Guangrong885032b2013-06-07 16:51:23 +08004980 * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004981 * spte.
4982 */
Xiao Guangrong885032b2013-06-07 16:51:23 +08004983 kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
Xiao Guangrongce88dec2011-07-12 03:33:44 +08004984}
4985
Wanpeng Lif53cd632014-12-02 19:14:58 +08004986#define VMX_XSS_EXIT_BITMAP 0
Nadav Har'Ela3a8ff82011-05-25 23:09:01 +03004987/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08004988 * Sets up the vmcs for emulated real mode.
4989 */
Rusty Russell8b9cf982007-07-30 16:31:43 +10004990static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
Avi Kivity6aa8b732006-12-10 02:21:36 -08004991{
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004992#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08004993 unsigned long a;
Jan Kiszka2e4ce7f2011-06-01 12:57:30 +02004994#endif
Avi Kivity6aa8b732006-12-10 02:21:36 -08004995 int i;
Avi Kivity6aa8b732006-12-10 02:21:36 -08004996
Avi Kivity6aa8b732006-12-10 02:21:36 -08004997 /* I/O */
Avi Kivity3e7c73e2009-02-24 21:46:19 +02004998 vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
4999 vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005000
Abel Gordon4607c2d2013-04-18 14:35:55 +03005001 if (enable_shadow_vmcs) {
5002 vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
5003 vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
5004 }
Sheng Yang25c5f222008-03-28 13:18:56 +08005005 if (cpu_has_vmx_msr_bitmap())
Avi Kivity58972972009-02-24 22:26:47 +02005006 vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
Sheng Yang25c5f222008-03-28 13:18:56 +08005007
Avi Kivity6aa8b732006-12-10 02:21:36 -08005008 vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
5009
Avi Kivity6aa8b732006-12-10 02:21:36 -08005010 /* Control */
Yang Zhang01e439b2013-04-11 19:25:12 +08005011 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
Yunhong Jiang64672c92016-06-13 14:19:59 -07005012 vmx->hv_deadline_tsc = -1;
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005013
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005014 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005015
Dan Williamsdfa169b2016-06-02 11:17:24 -07005016 if (cpu_has_secondary_exec_ctrls()) {
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005017 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
5018 vmx_secondary_exec_control(vmx));
Dan Williamsdfa169b2016-06-02 11:17:24 -07005019 }
Sheng Yangf78e0e22007-10-29 09:40:42 +08005020
Andrey Smetanind62caab2015-11-10 15:36:33 +03005021 if (kvm_vcpu_apicv_active(&vmx->vcpu)) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08005022 vmcs_write64(EOI_EXIT_BITMAP0, 0);
5023 vmcs_write64(EOI_EXIT_BITMAP1, 0);
5024 vmcs_write64(EOI_EXIT_BITMAP2, 0);
5025 vmcs_write64(EOI_EXIT_BITMAP3, 0);
5026
5027 vmcs_write16(GUEST_INTR_STATUS, 0);
Yang Zhang01e439b2013-04-11 19:25:12 +08005028
Li RongQing0bcf2612015-12-03 13:29:34 +08005029 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Yang Zhang01e439b2013-04-11 19:25:12 +08005030 vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
Yang Zhangc7c9c562013-01-25 10:18:51 +08005031 }
5032
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005033 if (ple_gap) {
5034 vmcs_write32(PLE_GAP, ple_gap);
Radim Krčmářa7653ec2014-08-21 18:08:07 +02005035 vmx->ple_window = ple_window;
5036 vmx->ple_window_dirty = true;
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08005037 }
5038
Xiao Guangrongc3707952011-07-12 03:28:04 +08005039 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
5040 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005041 vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
5042
Avi Kivity9581d442010-10-19 16:46:55 +02005043 vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
5044 vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08005045 vmx_set_constant_host_state(vmx);
Avi Kivity05b3e0c2006-12-13 00:33:45 -08005046#ifdef CONFIG_X86_64
Avi Kivity6aa8b732006-12-10 02:21:36 -08005047 rdmsrl(MSR_FS_BASE, a);
5048 vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
5049 rdmsrl(MSR_GS_BASE, a);
5050 vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
5051#else
5052 vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
5053 vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
5054#endif
5055
Eddie Dong2cc51562007-05-21 07:28:09 +03005056 vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
5057 vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005058 vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
Eddie Dong2cc51562007-05-21 07:28:09 +03005059 vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
Avi Kivity61d2ef22010-04-28 16:40:38 +03005060 vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
Avi Kivity6aa8b732006-12-10 02:21:36 -08005061
Radim Krčmář74545702015-04-27 15:11:25 +02005062 if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
5063 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
Sheng Yang468d4722008-10-09 16:01:55 +08005064
Paolo Bonzini03916db2014-07-24 14:21:57 +02005065 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i) {
Avi Kivity6aa8b732006-12-10 02:21:36 -08005066 u32 index = vmx_msr_index[i];
5067 u32 data_low, data_high;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005068 int j = vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005069
5070 if (rdmsr_safe(index, &data_low, &data_high) < 0)
5071 continue;
Avi Kivity432bd6c2007-01-31 23:48:13 -08005072 if (wrmsr_safe(index, data_low, data_high) < 0)
5073 continue;
Avi Kivity26bb0982009-09-07 11:14:12 +03005074 vmx->guest_msrs[j].index = i;
5075 vmx->guest_msrs[j].data = 0;
Avi Kivityd5696722009-12-02 12:28:47 +02005076 vmx->guest_msrs[j].mask = -1ull;
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04005077 ++vmx->nmsrs;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005078 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005079
Gleb Natapov2961e8762013-11-25 15:37:13 +02005080
5081 vm_exit_controls_init(vmx, vmcs_config.vmexit_ctrl);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005082
5083 /* 22.2.1, 20.8.1 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02005084 vm_entry_controls_init(vmx, vmcs_config.vmentry_ctrl);
Yang, Sheng1c3d14fe2007-07-29 11:07:42 +03005085
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005086 vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
Nadav Har'Elbf8179a2011-05-25 23:09:31 +03005087 set_cr4_guest_host_mask(vmx);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005088
Wanpeng Lif53cd632014-12-02 19:14:58 +08005089 if (vmx_xsaves_supported())
5090 vmcs_write64(XSS_EXIT_BITMAP, VMX_XSS_EXIT_BITMAP);
5091
Peter Feiner4e595162016-07-07 14:49:58 -07005092 if (enable_pml) {
5093 ASSERT(vmx->pml_pg);
5094 vmcs_write64(PML_ADDRESS, page_to_phys(vmx->pml_pg));
5095 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
5096 }
5097
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005098 return 0;
5099}
5100
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005101static void vmx_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event)
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005102{
5103 struct vcpu_vmx *vmx = to_vmx(vcpu);
Jan Kiszka58cb6282014-01-24 16:48:44 +01005104 struct msr_data apic_base_msr;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005105 u64 cr0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005106
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005107 vmx->rmode.vm86_active = 0;
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005108
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005109 vmx->soft_vnmi_blocked = 0;
5110
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005111 vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005112 kvm_set_cr8(vcpu, 0);
5113
5114 if (!init_event) {
5115 apic_base_msr.data = APIC_DEFAULT_PHYS_BASE |
5116 MSR_IA32_APICBASE_ENABLE;
5117 if (kvm_vcpu_is_reset_bsp(vcpu))
5118 apic_base_msr.data |= MSR_IA32_APICBASE_BSP;
5119 apic_base_msr.host_initiated = true;
5120 kvm_set_apic_base(vcpu, &apic_base_msr);
5121 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005122
Avi Kivity2fb92db2011-04-27 19:42:18 +03005123 vmx_segment_cache_clear(vmx);
5124
Avi Kivity5706be02008-08-20 15:07:31 +03005125 seg_setup(VCPU_SREG_CS);
Jan Kiszka66450a22013-03-13 12:42:34 +01005126 vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005127 vmcs_writel(GUEST_CS_BASE, 0xffff0000ul);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005128
5129 seg_setup(VCPU_SREG_DS);
5130 seg_setup(VCPU_SREG_ES);
5131 seg_setup(VCPU_SREG_FS);
5132 seg_setup(VCPU_SREG_GS);
5133 seg_setup(VCPU_SREG_SS);
5134
5135 vmcs_write16(GUEST_TR_SELECTOR, 0);
5136 vmcs_writel(GUEST_TR_BASE, 0);
5137 vmcs_write32(GUEST_TR_LIMIT, 0xffff);
5138 vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
5139
5140 vmcs_write16(GUEST_LDTR_SELECTOR, 0);
5141 vmcs_writel(GUEST_LDTR_BASE, 0);
5142 vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
5143 vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
5144
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005145 if (!init_event) {
5146 vmcs_write32(GUEST_SYSENTER_CS, 0);
5147 vmcs_writel(GUEST_SYSENTER_ESP, 0);
5148 vmcs_writel(GUEST_SYSENTER_EIP, 0);
5149 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
5150 }
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005151
5152 vmcs_writel(GUEST_RFLAGS, 0x02);
Jan Kiszka66450a22013-03-13 12:42:34 +01005153 kvm_rip_write(vcpu, 0xfff0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005154
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005155 vmcs_writel(GUEST_GDTR_BASE, 0);
5156 vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
5157
5158 vmcs_writel(GUEST_IDTR_BASE, 0);
5159 vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
5160
Anthony Liguori443381a2010-12-06 10:53:38 -06005161 vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005162 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
Paolo Bonzinif3531052015-12-03 15:49:56 +01005163 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS, 0);
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005164
Avi Kivitye00c8cf2007-10-21 11:00:39 +02005165 setup_msrs(vmx);
5166
Avi Kivity6aa8b732006-12-10 02:21:36 -08005167 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
5168
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005169 if (cpu_has_vmx_tpr_shadow() && !init_event) {
Sheng Yangf78e0e22007-10-29 09:40:42 +08005170 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005171 if (cpu_need_tpr_shadow(vcpu))
Sheng Yangf78e0e22007-10-29 09:40:42 +08005172 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005173 __pa(vcpu->arch.apic->regs));
Sheng Yangf78e0e22007-10-29 09:40:42 +08005174 vmcs_write32(TPR_THRESHOLD, 0);
5175 }
5176
Paolo Bonzinia73896c2014-11-02 07:54:30 +01005177 kvm_make_request(KVM_REQ_APIC_PAGE_RELOAD, vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005178
Andrey Smetanind62caab2015-11-10 15:36:33 +03005179 if (kvm_vcpu_apicv_active(vcpu))
Yang Zhang01e439b2013-04-11 19:25:12 +08005180 memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
5181
Sheng Yang2384d2b2008-01-17 15:14:33 +08005182 if (vmx->vpid != 0)
5183 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
5184
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005185 cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005186 vmx->vcpu.arch.cr0 = cr0;
Bruce Rogersf2463242016-04-28 14:49:21 -06005187 vmx_set_cr0(vcpu, cr0); /* enter rmode */
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005188 vmx_set_cr4(vcpu, 0);
Paolo Bonzini56908912015-10-19 11:30:19 +02005189 vmx_set_efer(vcpu, 0);
Nadav Amitd28bc9d2015-04-13 14:34:08 +03005190 vmx_fpu_activate(vcpu);
5191 update_exception_bitmap(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005192
Wanpeng Lidd5f5342015-09-23 18:26:57 +08005193 vpid_sync_context(vmx->vpid);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005194}
5195
Nadav Har'Elb6f12502011-05-25 23:13:06 +03005196/*
5197 * In nested virtualization, check if L1 asked to exit on external interrupts.
5198 * For most existing hypervisors, this will always return true.
5199 */
5200static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
5201{
5202 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5203 PIN_BASED_EXT_INTR_MASK;
5204}
5205
Bandan Das77b0f5d2014-04-19 18:17:45 -04005206/*
5207 * In nested virtualization, check if L1 has set
5208 * VM_EXIT_ACK_INTR_ON_EXIT
5209 */
5210static bool nested_exit_intr_ack_set(struct kvm_vcpu *vcpu)
5211{
5212 return get_vmcs12(vcpu)->vm_exit_controls &
5213 VM_EXIT_ACK_INTR_ON_EXIT;
5214}
5215
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005216static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
5217{
5218 return get_vmcs12(vcpu)->pin_based_vm_exec_control &
5219 PIN_BASED_NMI_EXITING;
5220}
5221
Jan Kiszkac9a79532014-03-07 20:03:15 +01005222static void enable_irq_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005223{
5224 u32 cpu_based_vm_exec_control;
Jan Kiszka730dca42013-04-28 10:50:52 +02005225
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005226 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5227 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
5228 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5229}
5230
Jan Kiszkac9a79532014-03-07 20:03:15 +01005231static void enable_nmi_window(struct kvm_vcpu *vcpu)
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005232{
5233 u32 cpu_based_vm_exec_control;
5234
Jan Kiszkac9a79532014-03-07 20:03:15 +01005235 if (!cpu_has_virtual_nmis() ||
5236 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI) {
5237 enable_irq_window(vcpu);
5238 return;
5239 }
Jan Kiszka03b28f82013-04-29 16:46:42 +02005240
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005241 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5242 cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
5243 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
5244}
5245
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005246static void vmx_inject_irq(struct kvm_vcpu *vcpu)
Eddie Dong85f455f2007-07-06 12:20:49 +03005247{
Avi Kivity9c8cba32007-11-22 11:42:59 +02005248 struct vcpu_vmx *vmx = to_vmx(vcpu);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005249 uint32_t intr;
5250 int irq = vcpu->arch.interrupt.nr;
Avi Kivity9c8cba32007-11-22 11:42:59 +02005251
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005252 trace_kvm_inj_virq(irq);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005253
Avi Kivityfa89a812008-09-01 15:57:51 +03005254 ++vcpu->stat.irq_injections;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005255 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005256 int inc_eip = 0;
5257 if (vcpu->arch.interrupt.soft)
5258 inc_eip = vcpu->arch.event_exit_inst_len;
5259 if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005260 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Eddie Dong85f455f2007-07-06 12:20:49 +03005261 return;
5262 }
Gleb Natapov66fd3f72009-05-11 13:35:50 +03005263 intr = irq | INTR_INFO_VALID_MASK;
5264 if (vcpu->arch.interrupt.soft) {
5265 intr |= INTR_TYPE_SOFT_INTR;
5266 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
5267 vmx->vcpu.arch.event_exit_inst_len);
5268 } else
5269 intr |= INTR_TYPE_EXT_INTR;
5270 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
Eddie Dong85f455f2007-07-06 12:20:49 +03005271}
5272
Sheng Yangf08864b2008-05-15 18:23:25 +08005273static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
5274{
Jan Kiszka66a5a342008-09-26 09:30:51 +02005275 struct vcpu_vmx *vmx = to_vmx(vcpu);
5276
Nadav Har'El0b6ac342011-05-25 23:13:36 +03005277 if (is_guest_mode(vcpu))
5278 return;
5279
Jan Kiszka3b86cd92008-09-26 09:30:57 +02005280 if (!cpu_has_virtual_nmis()) {
5281 /*
5282 * Tracking the NMI-blocked state in software is built upon
5283 * finding the next open IRQ window. This, in turn, depends on
5284 * well-behaving guests: They have to keep IRQs disabled at
5285 * least as long as the NMI handler runs. Otherwise we may
5286 * cause NMI nesting, maybe breaking the guest. But as this is
5287 * highly unlikely, we can live with the residual risk.
5288 */
5289 vmx->soft_vnmi_blocked = 1;
5290 vmx->vnmi_blocked_time = 0;
5291 }
5292
Jan Kiszka487b3912008-09-26 09:30:56 +02005293 ++vcpu->stat.nmi_injections;
Avi Kivity9d58b932011-03-07 16:52:07 +02005294 vmx->nmi_known_unmasked = false;
Avi Kivity7ffd92c2009-06-09 14:10:45 +03005295 if (vmx->rmode.vm86_active) {
Serge E. Hallyn71f98332011-04-13 09:12:54 -05005296 if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
Mohammed Gamala92601b2010-09-19 14:34:07 +02005297 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
Jan Kiszka66a5a342008-09-26 09:30:51 +02005298 return;
5299 }
Sheng Yangf08864b2008-05-15 18:23:25 +08005300 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
5301 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
Sheng Yangf08864b2008-05-15 18:23:25 +08005302}
5303
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005304static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
5305{
5306 if (!cpu_has_virtual_nmis())
5307 return to_vmx(vcpu)->soft_vnmi_blocked;
Avi Kivity9d58b932011-03-07 16:52:07 +02005308 if (to_vmx(vcpu)->nmi_known_unmasked)
5309 return false;
Avi Kivityc332c832010-05-04 12:24:12 +03005310 return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005311}
5312
5313static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
5314{
5315 struct vcpu_vmx *vmx = to_vmx(vcpu);
5316
5317 if (!cpu_has_virtual_nmis()) {
5318 if (vmx->soft_vnmi_blocked != masked) {
5319 vmx->soft_vnmi_blocked = masked;
5320 vmx->vnmi_blocked_time = 0;
5321 }
5322 } else {
Avi Kivity9d58b932011-03-07 16:52:07 +02005323 vmx->nmi_known_unmasked = !masked;
Jan Kiszka3cfc3092009-11-12 01:04:25 +01005324 if (masked)
5325 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
5326 GUEST_INTR_STATE_NMI);
5327 else
5328 vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
5329 GUEST_INTR_STATE_NMI);
5330 }
5331}
5332
Jan Kiszka2505dc92013-04-14 12:12:47 +02005333static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
5334{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005335 if (to_vmx(vcpu)->nested.nested_run_pending)
5336 return 0;
Jan Kiszkaea8ceb82013-04-14 21:04:26 +02005337
Jan Kiszka2505dc92013-04-14 12:12:47 +02005338 if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
5339 return 0;
5340
5341 return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5342 (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
5343 | GUEST_INTR_STATE_NMI));
5344}
5345
Gleb Natapov78646122009-03-23 12:12:11 +02005346static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
5347{
Jan Kiszkab6b8a142014-03-07 20:03:12 +01005348 return (!to_vmx(vcpu)->nested.nested_run_pending &&
5349 vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
Gleb Natapovc4282df2009-04-21 17:45:07 +03005350 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
5351 (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
Gleb Natapov78646122009-03-23 12:12:11 +02005352}
5353
Izik Eiduscbc94022007-10-25 00:29:55 +02005354static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
5355{
5356 int ret;
Izik Eiduscbc94022007-10-25 00:29:55 +02005357
Paolo Bonzini1d8007b2015-10-12 13:38:32 +02005358 ret = x86_set_memory_region(kvm, TSS_PRIVATE_MEMSLOT, addr,
5359 PAGE_SIZE * 3);
Izik Eiduscbc94022007-10-25 00:29:55 +02005360 if (ret)
5361 return ret;
Zhang Xiantaobfc6d222007-12-14 10:20:16 +08005362 kvm->arch.tss_addr = addr;
Paolo Bonzini1f755a82014-09-16 13:37:40 +02005363 return init_rmode_tss(kvm);
Izik Eiduscbc94022007-10-25 00:29:55 +02005364}
5365
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005366static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005367{
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005368 switch (vec) {
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005369 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005370 /*
5371 * Update instruction length as we may reinject the exception
5372 * from user space while in guest debugging mode.
5373 */
5374 to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
5375 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005376 if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005377 return false;
5378 /* fall through */
5379 case DB_VECTOR:
5380 if (vcpu->guest_debug &
5381 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
5382 return false;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005383 /* fall through */
5384 case DE_VECTOR:
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005385 case OF_VECTOR:
5386 case BR_VECTOR:
5387 case UD_VECTOR:
5388 case DF_VECTOR:
5389 case SS_VECTOR:
5390 case GP_VECTOR:
5391 case MF_VECTOR:
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005392 return true;
5393 break;
Jan Kiszka77ab6db2008-07-14 12:28:51 +02005394 }
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005395 return false;
5396}
5397
5398static int handle_rmode_exception(struct kvm_vcpu *vcpu,
5399 int vec, u32 err_code)
5400{
5401 /*
5402 * Instruction with address size override prefix opcode 0x67
5403 * Cause the #SS fault with 0 error code in VM86 mode.
5404 */
5405 if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
5406 if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
5407 if (vcpu->arch.halt_request) {
5408 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06005409 return kvm_vcpu_halt(vcpu);
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005410 }
5411 return 1;
5412 }
5413 return 0;
5414 }
5415
5416 /*
5417 * Forward all other exceptions that are valid in real mode.
5418 * FIXME: Breaks guest debugging in real mode, needs to be fixed with
5419 * the required debugging infrastructure rework.
5420 */
5421 kvm_queue_exception(vcpu, vec);
5422 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005423}
5424
Andi Kleena0861c02009-06-08 17:37:09 +08005425/*
5426 * Trigger machine check on the host. We assume all the MSRs are already set up
5427 * by the CPU and that we still run on the same CPU as the MCE occurred on.
5428 * We pass a fake environment to the machine check handler because we want
5429 * the guest to be always treated like user space, no matter what context
5430 * it used internally.
5431 */
5432static void kvm_machine_check(void)
5433{
5434#if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
5435 struct pt_regs regs = {
5436 .cs = 3, /* Fake ring 3 no matter what the guest ran on */
5437 .flags = X86_EFLAGS_IF,
5438 };
5439
5440 do_machine_check(&regs, 0);
5441#endif
5442}
5443
Avi Kivity851ba692009-08-24 11:10:17 +03005444static int handle_machine_check(struct kvm_vcpu *vcpu)
Andi Kleena0861c02009-06-08 17:37:09 +08005445{
5446 /* already handled by vcpu_run */
5447 return 1;
5448}
5449
Avi Kivity851ba692009-08-24 11:10:17 +03005450static int handle_exception(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005451{
Avi Kivity1155f762007-11-22 11:30:47 +02005452 struct vcpu_vmx *vmx = to_vmx(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005453 struct kvm_run *kvm_run = vcpu->run;
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005454 u32 intr_info, ex_no, error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005455 unsigned long cr2, rip, dr6;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005456 u32 vect_info;
5457 enum emulation_result er;
5458
Avi Kivity1155f762007-11-22 11:30:47 +02005459 vect_info = vmx->idt_vectoring_info;
Avi Kivity88786472011-03-07 17:39:45 +02005460 intr_info = vmx->exit_intr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005461
Andi Kleena0861c02009-06-08 17:37:09 +08005462 if (is_machine_check(intr_info))
Avi Kivity851ba692009-08-24 11:10:17 +03005463 return handle_machine_check(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08005464
Jan Kiszkae4a41882008-09-26 09:30:46 +02005465 if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
Avi Kivity1b6269d2007-10-09 12:12:19 +02005466 return 1; /* already handled by vmx_vcpu_run() */
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005467
5468 if (is_no_device(intr_info)) {
Avi Kivity5fd86fc2007-05-02 20:40:00 +03005469 vmx_fpu_activate(vcpu);
Anthony Liguori2ab455c2007-04-27 09:29:49 +03005470 return 1;
5471 }
5472
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005473 if (is_invalid_opcode(intr_info)) {
Jan Kiszkaae1f5762015-03-09 20:56:43 +01005474 if (is_guest_mode(vcpu)) {
5475 kvm_queue_exception(vcpu, UD_VECTOR);
5476 return 1;
5477 }
Andre Przywara51d8b662010-12-21 11:12:02 +01005478 er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005479 if (er != EMULATE_DONE)
Avi Kivity7ee5d9402007-11-25 15:22:50 +02005480 kvm_queue_exception(vcpu, UD_VECTOR);
Anthony Liguori7aa81cc2007-09-17 14:57:50 -05005481 return 1;
5482 }
5483
Avi Kivity6aa8b732006-12-10 02:21:36 -08005484 error_code = 0;
Ryan Harper2e113842008-02-11 10:26:38 -06005485 if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005486 error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005487
5488 /*
5489 * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
5490 * MMIO, it is better to report an internal error.
5491 * See the comments in vmx_handle_exit.
5492 */
5493 if ((vect_info & VECTORING_INFO_VALID_MASK) &&
5494 !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
5495 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
5496 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005497 vcpu->run->internal.ndata = 3;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005498 vcpu->run->internal.data[0] = vect_info;
5499 vcpu->run->internal.data[1] = intr_info;
Radim Krčmář80f0e952015-04-02 21:11:05 +02005500 vcpu->run->internal.data[2] = error_code;
Xiao Guangrongbf4ca232012-10-17 13:48:06 +08005501 return 0;
5502 }
5503
Avi Kivity6aa8b732006-12-10 02:21:36 -08005504 if (is_page_fault(intr_info)) {
Sheng Yang14394422008-04-28 12:24:45 +08005505 /* EPT won't cause page fault directly */
Julia Lawallcf3ace72011-08-02 12:34:57 +02005506 BUG_ON(enable_ept);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005507 cr2 = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005508 trace_kvm_page_fault(cr2, error_code);
5509
Gleb Natapov3298b752009-05-11 13:35:46 +03005510 if (kvm_event_needs_reinjection(vcpu))
Avi Kivity577bdc42008-07-19 08:57:05 +03005511 kvm_mmu_unprotect_page_virt(vcpu, cr2);
Andre Przywaradc25e892010-12-21 11:12:07 +01005512 return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005513 }
5514
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005515 ex_no = intr_info & INTR_INFO_VECTOR_MASK;
Gleb Natapov0ca1b4f2012-12-20 16:57:47 +02005516
5517 if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
5518 return handle_rmode_exception(vcpu, ex_no, error_code);
5519
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005520 switch (ex_no) {
Eric Northup54a20552015-11-03 18:03:53 +01005521 case AC_VECTOR:
5522 kvm_queue_exception_e(vcpu, AC_VECTOR, error_code);
5523 return 1;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005524 case DB_VECTOR:
5525 dr6 = vmcs_readl(EXIT_QUALIFICATION);
5526 if (!(vcpu->guest_debug &
5527 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
Jan Kiszka8246bf52014-01-04 18:47:17 +01005528 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005529 vcpu->arch.dr6 |= dr6 | DR6_RTM;
Huw Daviesfd2a4452014-04-16 10:02:51 +01005530 if (!(dr6 & ~DR6_RESERVED)) /* icebp */
5531 skip_emulated_instruction(vcpu);
5532
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005533 kvm_queue_exception(vcpu, DB_VECTOR);
5534 return 1;
5535 }
5536 kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
5537 kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
5538 /* fall through */
5539 case BP_VECTOR:
Jan Kiszkac573cd22010-02-23 17:47:53 +01005540 /*
5541 * Update instruction length as we may reinject #BP from
5542 * user space while in guest debugging mode. Reading it for
5543 * #DB as well causes no harm, it is not used in that case.
5544 */
5545 vmx->vcpu.arch.event_exit_inst_len =
5546 vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005547 kvm_run->exit_reason = KVM_EXIT_DEBUG;
Avi Kivity0a434bb2011-04-28 15:59:33 +03005548 rip = kvm_rip_read(vcpu);
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005549 kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
5550 kvm_run->debug.arch.exception = ex_no;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005551 break;
5552 default:
Jan Kiszkad0bfb942008-12-15 13:52:10 +01005553 kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
5554 kvm_run->ex.exception = ex_no;
5555 kvm_run->ex.error_code = error_code;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005556 break;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005557 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005558 return 0;
5559}
5560
Avi Kivity851ba692009-08-24 11:10:17 +03005561static int handle_external_interrupt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005562{
Avi Kivity1165f5f2007-04-19 17:27:43 +03005563 ++vcpu->stat.irq_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005564 return 1;
5565}
5566
Avi Kivity851ba692009-08-24 11:10:17 +03005567static int handle_triple_fault(struct kvm_vcpu *vcpu)
Avi Kivity988ad742007-02-12 00:54:36 -08005568{
Avi Kivity851ba692009-08-24 11:10:17 +03005569 vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
Avi Kivity988ad742007-02-12 00:54:36 -08005570 return 0;
5571}
Avi Kivity6aa8b732006-12-10 02:21:36 -08005572
Avi Kivity851ba692009-08-24 11:10:17 +03005573static int handle_io(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005574{
He, Qingbfdaab02007-09-12 14:18:28 +08005575 unsigned long exit_qualification;
Jan Kiszka34c33d12009-02-08 13:28:15 +01005576 int size, in, string;
Avi Kivity039576c2007-03-20 12:46:50 +02005577 unsigned port;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005578
He, Qingbfdaab02007-09-12 14:18:28 +08005579 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity039576c2007-03-20 12:46:50 +02005580 string = (exit_qualification & 16) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005581 in = (exit_qualification & 8) != 0;
Laurent Viviere70669a2007-08-05 10:36:40 +03005582
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005583 ++vcpu->stat.io_exits;
5584
5585 if (string || in)
Andre Przywara51d8b662010-12-21 11:12:02 +01005586 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005587
5588 port = exit_qualification >> 16;
5589 size = (exit_qualification & 7) + 1;
Guillaume Thouvenine93f36b2008-10-28 10:51:30 +01005590 skip_emulated_instruction(vcpu);
Gleb Natapovcf8f70b2010-03-18 15:20:23 +02005591
5592 return kvm_fast_pio_out(vcpu, size, port);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005593}
5594
Ingo Molnar102d8322007-02-19 14:37:47 +02005595static void
5596vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
5597{
5598 /*
5599 * Patch in the VMCALL instruction:
5600 */
5601 hypercall[0] = 0x0f;
5602 hypercall[1] = 0x01;
5603 hypercall[2] = 0xc1;
Ingo Molnar102d8322007-02-19 14:37:47 +02005604}
5605
Wincy Vanb9c237b2015-02-03 23:56:30 +08005606static bool nested_cr0_valid(struct kvm_vcpu *vcpu, unsigned long val)
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005607{
5608 unsigned long always_on = VMXON_CR0_ALWAYSON;
Wincy Vanb9c237b2015-02-03 23:56:30 +08005609 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005610
Wincy Vanb9c237b2015-02-03 23:56:30 +08005611 if (to_vmx(vcpu)->nested.nested_vmx_secondary_ctls_high &
Jan Kiszka92fbc7b2013-08-08 16:26:33 +02005612 SECONDARY_EXEC_UNRESTRICTED_GUEST &&
5613 nested_cpu_has2(vmcs12, SECONDARY_EXEC_UNRESTRICTED_GUEST))
5614 always_on &= ~(X86_CR0_PE | X86_CR0_PG);
5615 return (val & always_on) == always_on;
5616}
5617
Guo Chao0fa06072012-06-28 15:16:19 +08005618/* called to set cr0 as appropriate for a mov-to-cr0 exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005619static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
5620{
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005621 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005622 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5623 unsigned long orig_val = val;
5624
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005625 /*
5626 * We get here when L2 changed cr0 in a way that did not change
5627 * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005628 * but did change L0 shadowed bits. So we first calculate the
5629 * effective cr0 value that L1 would like to write into the
5630 * hardware. It consists of the L2-owned bits from the new
5631 * value combined with the L1-owned bits from L1's guest_cr0.
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005632 */
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005633 val = (val & ~vmcs12->cr0_guest_host_mask) |
5634 (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
5635
Wincy Vanb9c237b2015-02-03 23:56:30 +08005636 if (!nested_cr0_valid(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005637 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005638
5639 if (kvm_set_cr0(vcpu, val))
5640 return 1;
5641 vmcs_writel(CR0_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005642 return 0;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005643 } else {
5644 if (to_vmx(vcpu)->nested.vmxon &&
5645 ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
5646 return 1;
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005647 return kvm_set_cr0(vcpu, val);
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005648 }
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005649}
5650
5651static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
5652{
5653 if (is_guest_mode(vcpu)) {
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005654 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
5655 unsigned long orig_val = val;
5656
5657 /* analogously to handle_set_cr0 */
5658 val = (val & ~vmcs12->cr4_guest_host_mask) |
5659 (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
5660 if (kvm_set_cr4(vcpu, val))
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005661 return 1;
Jan Kiszka1a0d74e2013-03-07 14:08:07 +01005662 vmcs_writel(CR4_READ_SHADOW, orig_val);
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005663 return 0;
5664 } else
5665 return kvm_set_cr4(vcpu, val);
5666}
5667
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08005668/* called to set cr0 as appropriate for clts instruction exit. */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005669static void handle_clts(struct kvm_vcpu *vcpu)
5670{
5671 if (is_guest_mode(vcpu)) {
5672 /*
5673 * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
5674 * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
5675 * just pretend it's off (also in arch.cr0 for fpu_activate).
5676 */
5677 vmcs_writel(CR0_READ_SHADOW,
5678 vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
5679 vcpu->arch.cr0 &= ~X86_CR0_TS;
5680 } else
5681 vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
5682}
5683
Avi Kivity851ba692009-08-24 11:10:17 +03005684static int handle_cr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005685{
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005686 unsigned long exit_qualification, val;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005687 int cr;
5688 int reg;
Avi Kivity49a9b072010-06-10 17:02:14 +03005689 int err;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005690
He, Qingbfdaab02007-09-12 14:18:28 +08005691 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005692 cr = exit_qualification & 15;
5693 reg = (exit_qualification >> 8) & 15;
5694 switch ((exit_qualification >> 4) & 3) {
5695 case 0: /* mov to cr */
Nadav Amit1e32c072014-06-18 17:19:25 +03005696 val = kvm_register_readl(vcpu, reg);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005697 trace_kvm_cr_write(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005698 switch (cr) {
5699 case 0:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005700 err = handle_set_cr0(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005701 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005702 return 1;
5703 case 3:
Avi Kivity23902182010-06-10 17:02:16 +03005704 err = kvm_set_cr3(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005705 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005706 return 1;
5707 case 4:
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005708 err = handle_set_cr4(vcpu, val);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005709 kvm_complete_insn_gp(vcpu, err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005710 return 1;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005711 case 8: {
5712 u8 cr8_prev = kvm_get_cr8(vcpu);
Nadav Amit1e32c072014-06-18 17:19:25 +03005713 u8 cr8 = (u8)val;
Andre Przywaraeea1cff2010-12-21 11:12:00 +01005714 err = kvm_set_cr8(vcpu, cr8);
Andre Przywaradb8fcef2010-12-21 11:12:01 +01005715 kvm_complete_insn_gp(vcpu, err);
Paolo Bonzini35754c92015-07-29 12:05:37 +02005716 if (lapic_in_kernel(vcpu))
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005717 return 1;
5718 if (cr8_prev <= cr8)
5719 return 1;
Avi Kivity851ba692009-08-24 11:10:17 +03005720 vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
Gleb Natapov0a5fff192009-04-21 17:45:06 +03005721 return 0;
5722 }
Peter Senna Tschudin4b8073e2012-09-18 18:36:14 +02005723 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08005724 break;
Anthony Liguori25c4c272007-04-27 09:29:21 +03005725 case 2: /* clts */
Nadav Har'Eleeadf9e2011-05-25 23:14:38 +03005726 handle_clts(vcpu);
Avi Kivity4d4ec082009-12-29 18:07:30 +02005727 trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
Anthony Liguori25c4c272007-04-27 09:29:21 +03005728 skip_emulated_instruction(vcpu);
Avi Kivity6b52d182010-01-21 15:31:47 +02005729 vmx_fpu_activate(vcpu);
Anthony Liguori25c4c272007-04-27 09:29:21 +03005730 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005731 case 1: /*mov from cr*/
5732 switch (cr) {
5733 case 3:
Avi Kivity9f8fe502010-12-05 17:30:00 +02005734 val = kvm_read_cr3(vcpu);
5735 kvm_register_write(vcpu, reg, val);
5736 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005737 skip_emulated_instruction(vcpu);
5738 return 1;
5739 case 8:
Marcelo Tosatti229456f2009-06-17 09:22:14 -03005740 val = kvm_get_cr8(vcpu);
5741 kvm_register_write(vcpu, reg, val);
5742 trace_kvm_cr_read(cr, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005743 skip_emulated_instruction(vcpu);
5744 return 1;
5745 }
5746 break;
5747 case 3: /* lmsw */
Avi Kivitya1f83a72009-12-29 17:33:58 +02005748 val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
Avi Kivity4d4ec082009-12-29 18:07:30 +02005749 trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
Avi Kivitya1f83a72009-12-29 17:33:58 +02005750 kvm_lmsw(vcpu, val);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005751
5752 skip_emulated_instruction(vcpu);
5753 return 1;
5754 default:
5755 break;
5756 }
Avi Kivity851ba692009-08-24 11:10:17 +03005757 vcpu->run->exit_reason = 0;
Christoffer Dalla737f252012-06-03 21:17:48 +03005758 vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
Avi Kivity6aa8b732006-12-10 02:21:36 -08005759 (int)(exit_qualification >> 4) & 3, cr);
5760 return 0;
5761}
5762
Avi Kivity851ba692009-08-24 11:10:17 +03005763static int handle_dr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005764{
He, Qingbfdaab02007-09-12 14:18:28 +08005765 unsigned long exit_qualification;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005766 int dr, dr7, reg;
5767
5768 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5769 dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
5770
5771 /* First, if DR does not exist, trigger UD */
5772 if (!kvm_require_dr(vcpu, dr))
5773 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005774
Jan Kiszkaf2483412010-01-20 18:20:20 +01005775 /* Do not handle if the CPL > 0, will trigger GP on re-entry */
Avi Kivity0a79b002009-09-01 12:03:25 +03005776 if (!kvm_require_cpl(vcpu, 0))
5777 return 1;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005778 dr7 = vmcs_readl(GUEST_DR7);
5779 if (dr7 & DR7_GD) {
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005780 /*
5781 * As the vm-exit takes precedence over the debug trap, we
5782 * need to emulate the latter, either for the host or the
5783 * guest debugging itself.
5784 */
5785 if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
Avi Kivity851ba692009-08-24 11:10:17 +03005786 vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
Nadav Amit16f8a6f2014-10-03 01:10:05 +03005787 vcpu->run->debug.arch.dr7 = dr7;
Nadav Amit82b32772014-11-02 11:54:45 +02005788 vcpu->run->debug.arch.pc = kvm_get_linear_rip(vcpu);
Avi Kivity851ba692009-08-24 11:10:17 +03005789 vcpu->run->debug.arch.exception = DB_VECTOR;
5790 vcpu->run->exit_reason = KVM_EXIT_DEBUG;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005791 return 0;
5792 } else {
Nadav Amit7305eb52014-11-02 11:54:44 +02005793 vcpu->arch.dr6 &= ~15;
Nadav Amit6f43ed02014-07-15 17:37:46 +03005794 vcpu->arch.dr6 |= DR6_BD | DR6_RTM;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005795 kvm_queue_exception(vcpu, DB_VECTOR);
5796 return 1;
5797 }
5798 }
5799
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005800 if (vcpu->guest_debug == 0) {
Paolo Bonzini8f223722016-02-26 12:09:49 +01005801 vmcs_clear_bits(CPU_BASED_VM_EXEC_CONTROL,
5802 CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005803
5804 /*
5805 * No more DR vmexits; force a reload of the debug registers
5806 * and reenter on this instruction. The next vmexit will
5807 * retrieve the full state of the debug registers.
5808 */
5809 vcpu->arch.switch_db_regs |= KVM_DEBUGREG_WONT_EXIT;
5810 return 1;
5811 }
5812
Jan Kiszka42dbaa52008-12-15 13:52:10 +01005813 reg = DEBUG_REG_ACCESS_REG(exit_qualification);
5814 if (exit_qualification & TYPE_MOV_FROM_DR) {
Gleb Natapov020df072010-04-13 10:05:23 +03005815 unsigned long val;
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005816
5817 if (kvm_get_dr(vcpu, dr, &val))
5818 return 1;
5819 kvm_register_write(vcpu, reg, val);
Gleb Natapov020df072010-04-13 10:05:23 +03005820 } else
Nadav Amit57773922014-06-18 17:19:23 +03005821 if (kvm_set_dr(vcpu, dr, kvm_register_readl(vcpu, reg)))
Jan Kiszka4c4d5632013-12-18 19:16:24 +01005822 return 1;
5823
Avi Kivity6aa8b732006-12-10 02:21:36 -08005824 skip_emulated_instruction(vcpu);
5825 return 1;
5826}
5827
Jan Kiszka73aaf249e2014-01-04 18:47:16 +01005828static u64 vmx_get_dr6(struct kvm_vcpu *vcpu)
5829{
5830 return vcpu->arch.dr6;
5831}
5832
5833static void vmx_set_dr6(struct kvm_vcpu *vcpu, unsigned long val)
5834{
5835}
5836
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005837static void vmx_sync_dirty_debug_regs(struct kvm_vcpu *vcpu)
5838{
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005839 get_debugreg(vcpu->arch.db[0], 0);
5840 get_debugreg(vcpu->arch.db[1], 1);
5841 get_debugreg(vcpu->arch.db[2], 2);
5842 get_debugreg(vcpu->arch.db[3], 3);
5843 get_debugreg(vcpu->arch.dr6, 6);
5844 vcpu->arch.dr7 = vmcs_readl(GUEST_DR7);
5845
5846 vcpu->arch.switch_db_regs &= ~KVM_DEBUGREG_WONT_EXIT;
Paolo Bonzini8f223722016-02-26 12:09:49 +01005847 vmcs_set_bits(CPU_BASED_VM_EXEC_CONTROL, CPU_BASED_MOV_DR_EXITING);
Paolo Bonzini81908bf2014-02-21 10:32:27 +01005848}
5849
Gleb Natapov020df072010-04-13 10:05:23 +03005850static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
5851{
5852 vmcs_writel(GUEST_DR7, val);
5853}
5854
Avi Kivity851ba692009-08-24 11:10:17 +03005855static int handle_cpuid(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005856{
Avi Kivity06465c52007-02-28 20:46:53 +02005857 kvm_emulate_cpuid(vcpu);
5858 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005859}
5860
Avi Kivity851ba692009-08-24 11:10:17 +03005861static int handle_rdmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005862{
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005863 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005864 struct msr_data msr_info;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005865
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005866 msr_info.index = ecx;
5867 msr_info.host_initiated = false;
5868 if (vmx_get_msr(vcpu, &msr_info)) {
Avi Kivity59200272010-01-25 19:47:02 +02005869 trace_kvm_msr_read_ex(ecx);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005870 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005871 return 1;
5872 }
5873
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005874 trace_kvm_msr_read(ecx, msr_info.data);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005875
Avi Kivity6aa8b732006-12-10 02:21:36 -08005876 /* FIXME: handling of bits 32:63 of rax, rdx */
Paolo Bonzini609e36d2015-04-08 15:30:38 +02005877 vcpu->arch.regs[VCPU_REGS_RAX] = msr_info.data & -1u;
5878 vcpu->arch.regs[VCPU_REGS_RDX] = (msr_info.data >> 32) & -1u;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005879 skip_emulated_instruction(vcpu);
5880 return 1;
5881}
5882
Avi Kivity851ba692009-08-24 11:10:17 +03005883static int handle_wrmsr(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005884{
Will Auld8fe8ab42012-11-29 12:42:12 -08005885 struct msr_data msr;
Zhang Xiantaoad312c72007-12-13 23:50:52 +08005886 u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
5887 u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
5888 | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005889
Will Auld8fe8ab42012-11-29 12:42:12 -08005890 msr.data = data;
5891 msr.index = ecx;
5892 msr.host_initiated = false;
Nadav Amit854e8bb2014-09-16 03:24:05 +03005893 if (kvm_set_msr(vcpu, &msr) != 0) {
Avi Kivity59200272010-01-25 19:47:02 +02005894 trace_kvm_msr_write_ex(ecx, data);
Avi Kivityc1a5d4f2007-11-25 14:12:03 +02005895 kvm_inject_gp(vcpu, 0);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005896 return 1;
5897 }
5898
Avi Kivity59200272010-01-25 19:47:02 +02005899 trace_kvm_msr_write(ecx, data);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005900 skip_emulated_instruction(vcpu);
5901 return 1;
5902}
5903
Avi Kivity851ba692009-08-24 11:10:17 +03005904static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005905{
Avi Kivity3842d132010-07-27 12:30:24 +03005906 kvm_make_request(KVM_REQ_EVENT, vcpu);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08005907 return 1;
5908}
5909
Avi Kivity851ba692009-08-24 11:10:17 +03005910static int handle_interrupt_window(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005911{
Eddie Dong85f455f2007-07-06 12:20:49 +03005912 u32 cpu_based_vm_exec_control;
5913
5914 /* clear pending irq */
5915 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
5916 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
5917 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
Feng (Eric) Liu2714d1d2008-04-10 15:31:10 -04005918
Avi Kivity3842d132010-07-27 12:30:24 +03005919 kvm_make_request(KVM_REQ_EVENT, vcpu);
5920
Jan Kiszkaa26bf122008-09-26 09:30:45 +02005921 ++vcpu->stat.irq_window_exits;
Avi Kivity6aa8b732006-12-10 02:21:36 -08005922 return 1;
5923}
5924
Avi Kivity851ba692009-08-24 11:10:17 +03005925static int handle_halt(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08005926{
Avi Kivityd3bef152007-06-05 15:53:05 +03005927 return kvm_emulate_halt(vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08005928}
5929
Avi Kivity851ba692009-08-24 11:10:17 +03005930static int handle_vmcall(struct kvm_vcpu *vcpu)
Ingo Molnarc21415e2007-02-19 14:37:47 +02005931{
Andrey Smetanin0d9c0552016-02-11 16:44:59 +03005932 return kvm_emulate_hypercall(vcpu);
Ingo Molnarc21415e2007-02-19 14:37:47 +02005933}
5934
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005935static int handle_invd(struct kvm_vcpu *vcpu)
5936{
Andre Przywara51d8b662010-12-21 11:12:02 +01005937 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Gleb Natapovec25d5e2010-11-01 15:35:01 +02005938}
5939
Avi Kivity851ba692009-08-24 11:10:17 +03005940static int handle_invlpg(struct kvm_vcpu *vcpu)
Marcelo Tosattia7052892008-09-23 13:18:35 -03005941{
Sheng Yangf9c617f2009-03-25 10:08:52 +08005942 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Marcelo Tosattia7052892008-09-23 13:18:35 -03005943
5944 kvm_mmu_invlpg(vcpu, exit_qualification);
5945 skip_emulated_instruction(vcpu);
5946 return 1;
5947}
5948
Avi Kivityfee84b02011-11-10 14:57:25 +02005949static int handle_rdpmc(struct kvm_vcpu *vcpu)
5950{
5951 int err;
5952
5953 err = kvm_rdpmc(vcpu);
5954 kvm_complete_insn_gp(vcpu, err);
5955
5956 return 1;
5957}
5958
Avi Kivity851ba692009-08-24 11:10:17 +03005959static int handle_wbinvd(struct kvm_vcpu *vcpu)
Eddie Donge5edaa02007-11-11 12:28:35 +02005960{
Sheng Yangf5f48ee2010-06-30 12:25:15 +08005961 kvm_emulate_wbinvd(vcpu);
Eddie Donge5edaa02007-11-11 12:28:35 +02005962 return 1;
5963}
5964
Dexuan Cui2acf9232010-06-10 11:27:12 +08005965static int handle_xsetbv(struct kvm_vcpu *vcpu)
5966{
5967 u64 new_bv = kvm_read_edx_eax(vcpu);
5968 u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
5969
5970 if (kvm_set_xcr(vcpu, index, new_bv) == 0)
5971 skip_emulated_instruction(vcpu);
5972 return 1;
5973}
5974
Wanpeng Lif53cd632014-12-02 19:14:58 +08005975static int handle_xsaves(struct kvm_vcpu *vcpu)
5976{
5977 skip_emulated_instruction(vcpu);
5978 WARN(1, "this should never happen\n");
5979 return 1;
5980}
5981
5982static int handle_xrstors(struct kvm_vcpu *vcpu)
5983{
5984 skip_emulated_instruction(vcpu);
5985 WARN(1, "this should never happen\n");
5986 return 1;
5987}
5988
Avi Kivity851ba692009-08-24 11:10:17 +03005989static int handle_apic_access(struct kvm_vcpu *vcpu)
Sheng Yangf78e0e22007-10-29 09:40:42 +08005990{
Kevin Tian58fbbf22011-08-30 13:56:17 +03005991 if (likely(fasteoi)) {
5992 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
5993 int access_type, offset;
5994
5995 access_type = exit_qualification & APIC_ACCESS_TYPE;
5996 offset = exit_qualification & APIC_ACCESS_OFFSET;
5997 /*
5998 * Sane guest uses MOV to write EOI, with written value
5999 * not cared. So make a short-circuit here by avoiding
6000 * heavy instruction emulation.
6001 */
6002 if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
6003 (offset == APIC_EOI)) {
6004 kvm_lapic_set_eoi(vcpu);
6005 skip_emulated_instruction(vcpu);
6006 return 1;
6007 }
6008 }
Andre Przywara51d8b662010-12-21 11:12:02 +01006009 return emulate_instruction(vcpu, 0) == EMULATE_DONE;
Sheng Yangf78e0e22007-10-29 09:40:42 +08006010}
6011
Yang Zhangc7c9c562013-01-25 10:18:51 +08006012static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
6013{
6014 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6015 int vector = exit_qualification & 0xff;
6016
6017 /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
6018 kvm_apic_set_eoi_accelerated(vcpu, vector);
6019 return 1;
6020}
6021
Yang Zhang83d4c282013-01-25 10:18:49 +08006022static int handle_apic_write(struct kvm_vcpu *vcpu)
6023{
6024 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6025 u32 offset = exit_qualification & 0xfff;
6026
6027 /* APIC-write VM exit is trap-like and thus no need to adjust IP */
6028 kvm_apic_write_nodecode(vcpu, offset);
6029 return 1;
6030}
6031
Avi Kivity851ba692009-08-24 11:10:17 +03006032static int handle_task_switch(struct kvm_vcpu *vcpu)
Izik Eidus37817f22008-03-24 23:14:53 +02006033{
Jan Kiszka60637aa2008-09-26 09:30:47 +02006034 struct vcpu_vmx *vmx = to_vmx(vcpu);
Izik Eidus37817f22008-03-24 23:14:53 +02006035 unsigned long exit_qualification;
Jan Kiszkae269fb22010-04-14 15:51:09 +02006036 bool has_error_code = false;
6037 u32 error_code = 0;
Izik Eidus37817f22008-03-24 23:14:53 +02006038 u16 tss_selector;
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006039 int reason, type, idt_v, idt_index;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006040
6041 idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006042 idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006043 type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
Izik Eidus37817f22008-03-24 23:14:53 +02006044
6045 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
6046
6047 reason = (u32)exit_qualification >> 30;
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006048 if (reason == TASK_SWITCH_GATE && idt_v) {
6049 switch (type) {
6050 case INTR_TYPE_NMI_INTR:
6051 vcpu->arch.nmi_injected = false;
Avi Kivity654f06f2011-03-23 15:02:47 +02006052 vmx_set_nmi_mask(vcpu, true);
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006053 break;
6054 case INTR_TYPE_EXT_INTR:
Gleb Natapov66fd3f72009-05-11 13:35:50 +03006055 case INTR_TYPE_SOFT_INTR:
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006056 kvm_clear_interrupt_queue(vcpu);
6057 break;
6058 case INTR_TYPE_HARD_EXCEPTION:
Jan Kiszkae269fb22010-04-14 15:51:09 +02006059 if (vmx->idt_vectoring_info &
6060 VECTORING_INFO_DELIVER_CODE_MASK) {
6061 has_error_code = true;
6062 error_code =
6063 vmcs_read32(IDT_VECTORING_ERROR_CODE);
6064 }
6065 /* fall through */
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006066 case INTR_TYPE_SOFT_EXCEPTION:
6067 kvm_clear_exception_queue(vcpu);
6068 break;
6069 default:
6070 break;
6071 }
Jan Kiszka60637aa2008-09-26 09:30:47 +02006072 }
Izik Eidus37817f22008-03-24 23:14:53 +02006073 tss_selector = exit_qualification;
6074
Gleb Natapov64a7ec02009-03-30 16:03:29 +03006075 if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
6076 type != INTR_TYPE_EXT_INTR &&
6077 type != INTR_TYPE_NMI_INTR))
6078 skip_emulated_instruction(vcpu);
6079
Kevin Wolf7f3d35f2012-02-08 14:34:38 +01006080 if (kvm_task_switch(vcpu, tss_selector,
6081 type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
6082 has_error_code, error_code) == EMULATE_FAIL) {
Gleb Natapovacb54512010-04-15 21:03:50 +03006083 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6084 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6085 vcpu->run->internal.ndata = 0;
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006086 return 0;
Gleb Natapovacb54512010-04-15 21:03:50 +03006087 }
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006088
Jan Kiszka42dbaa52008-12-15 13:52:10 +01006089 /*
6090 * TODO: What about debug traps on tss switch?
6091 * Are we supposed to inject them and update dr6?
6092 */
6093
6094 return 1;
Izik Eidus37817f22008-03-24 23:14:53 +02006095}
6096
Avi Kivity851ba692009-08-24 11:10:17 +03006097static int handle_ept_violation(struct kvm_vcpu *vcpu)
Sheng Yang14394422008-04-28 12:24:45 +08006098{
Sheng Yangf9c617f2009-03-25 10:08:52 +08006099 unsigned long exit_qualification;
Sheng Yang14394422008-04-28 12:24:45 +08006100 gpa_t gpa;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006101 u32 error_code;
Sheng Yang14394422008-04-28 12:24:45 +08006102 int gla_validity;
Sheng Yang14394422008-04-28 12:24:45 +08006103
Sheng Yangf9c617f2009-03-25 10:08:52 +08006104 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
Sheng Yang14394422008-04-28 12:24:45 +08006105
Sheng Yang14394422008-04-28 12:24:45 +08006106 gla_validity = (exit_qualification >> 7) & 0x3;
6107 if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
6108 printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
6109 printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
6110 (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
Sheng Yangf9c617f2009-03-25 10:08:52 +08006111 vmcs_readl(GUEST_LINEAR_ADDRESS));
Sheng Yang14394422008-04-28 12:24:45 +08006112 printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
6113 (long unsigned int)exit_qualification);
Avi Kivity851ba692009-08-24 11:10:17 +03006114 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6115 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
Avi Kivity596ae892009-06-03 14:12:10 +03006116 return 0;
Sheng Yang14394422008-04-28 12:24:45 +08006117 }
6118
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006119 /*
6120 * EPT violation happened while executing iret from NMI,
6121 * "blocked by NMI" bit has to be set before next VM entry.
6122 * There are errata that may cause this bit to not be set:
6123 * AAK134, BY25.
6124 */
Gleb Natapovbcd1c292013-09-25 10:58:22 +03006125 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
6126 cpu_has_virtual_nmis() &&
6127 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
Gleb Natapov0be9c7a2013-09-15 11:07:23 +03006128 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO, GUEST_INTR_STATE_NMI);
6129
Sheng Yang14394422008-04-28 12:24:45 +08006130 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Marcelo Tosatti229456f2009-06-17 09:22:14 -03006131 trace_kvm_page_fault(gpa, exit_qualification);
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006132
Bandan Dasd95c5562016-07-12 18:18:51 -04006133 /* it is a read fault? */
6134 error_code = (exit_qualification << 2) & PFERR_USER_MASK;
6135 /* it is a write fault? */
6136 error_code |= exit_qualification & PFERR_WRITE_MASK;
Yang Zhang25d92082013-08-06 12:00:32 +03006137 /* It is a fetch fault? */
Tiejun Chen81ed33e2014-11-18 17:12:56 +08006138 error_code |= (exit_qualification << 2) & PFERR_FETCH_MASK;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006139 /* ept page table is present? */
Bandan Dasd95c5562016-07-12 18:18:51 -04006140 error_code |= (exit_qualification & 0x38) != 0;
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006141
Yang Zhang25d92082013-08-06 12:00:32 +03006142 vcpu->arch.exit_qualification = exit_qualification;
6143
Xiao Guangrong4f5982a2012-06-20 15:58:04 +08006144 return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
Sheng Yang14394422008-04-28 12:24:45 +08006145}
6146
Avi Kivity851ba692009-08-24 11:10:17 +03006147static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006148{
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006149 int ret;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006150 gpa_t gpa;
6151
6152 gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
Nikolay Nikolaeve32edf42015-03-26 14:39:28 +00006153 if (!kvm_io_bus_write(vcpu, KVM_FAST_MMIO_BUS, gpa, 0, NULL)) {
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006154 skip_emulated_instruction(vcpu);
Jason Wang931c33b2015-09-15 14:41:58 +08006155 trace_kvm_fast_mmio(gpa);
Michael S. Tsirkin68c3b4d2014-03-31 21:50:44 +03006156 return 1;
6157 }
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006158
Paolo Bonzini450869d2015-11-04 13:41:21 +01006159 ret = handle_mmio_page_fault(vcpu, gpa, true);
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006160 if (likely(ret == RET_MMIO_PF_EMULATE))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006161 return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
6162 EMULATE_DONE;
Xiao Guangrongf8f55942013-06-07 16:51:26 +08006163
6164 if (unlikely(ret == RET_MMIO_PF_INVALID))
6165 return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
6166
Xiao Guangrongb37fbea2013-06-07 16:51:25 +08006167 if (unlikely(ret == RET_MMIO_PF_RETRY))
Xiao Guangrongce88dec2011-07-12 03:33:44 +08006168 return 1;
6169
6170 /* It is the real ept misconfig */
Xiao Guangrongf735d4a2015-08-05 12:04:27 +08006171 WARN_ON(1);
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006172
Avi Kivity851ba692009-08-24 11:10:17 +03006173 vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
6174 vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
Marcelo Tosatti68f89402009-06-11 12:07:43 -03006175
6176 return 0;
6177}
6178
Avi Kivity851ba692009-08-24 11:10:17 +03006179static int handle_nmi_window(struct kvm_vcpu *vcpu)
Sheng Yangf08864b2008-05-15 18:23:25 +08006180{
6181 u32 cpu_based_vm_exec_control;
6182
6183 /* clear pending NMI */
6184 cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6185 cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
6186 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
6187 ++vcpu->stat.nmi_window_exits;
Avi Kivity3842d132010-07-27 12:30:24 +03006188 kvm_make_request(KVM_REQ_EVENT, vcpu);
Sheng Yangf08864b2008-05-15 18:23:25 +08006189
6190 return 1;
6191}
6192
Mohammed Gamal80ced182009-09-01 12:48:18 +02006193static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006194{
Avi Kivity8b3079a2009-01-05 12:10:54 +02006195 struct vcpu_vmx *vmx = to_vmx(vcpu);
6196 enum emulation_result err = EMULATE_DONE;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006197 int ret = 1;
Avi Kivity49e9d552010-09-19 14:34:08 +02006198 u32 cpu_exec_ctrl;
6199 bool intr_window_requested;
Avi Kivityb8405c12012-06-07 17:08:48 +03006200 unsigned count = 130;
Avi Kivity49e9d552010-09-19 14:34:08 +02006201
6202 cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
6203 intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006204
Paolo Bonzini98eb2f82014-03-27 09:51:52 +01006205 while (vmx->emulation_required && count-- != 0) {
Avi Kivitybdea48e2012-06-10 18:07:57 +03006206 if (intr_window_requested && vmx_interrupt_allowed(vcpu))
Avi Kivity49e9d552010-09-19 14:34:08 +02006207 return handle_interrupt_window(&vmx->vcpu);
6208
Avi Kivityde87dcd2012-06-12 20:21:38 +03006209 if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
6210 return 1;
6211
Gleb Natapov991eebf2013-04-11 12:10:51 +03006212 err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006213
Paolo Bonziniac0a48c2013-06-25 18:24:41 +02006214 if (err == EMULATE_USER_EXIT) {
Paolo Bonzini94452b92013-08-27 15:41:42 +02006215 ++vcpu->stat.mmio_exits;
Mohammed Gamal80ced182009-09-01 12:48:18 +02006216 ret = 0;
6217 goto out;
6218 }
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01006219
Avi Kivityde5f70e2012-06-12 20:22:28 +03006220 if (err != EMULATE_DONE) {
6221 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
6222 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
6223 vcpu->run->internal.ndata = 0;
Gleb Natapov6d77dbf2010-05-10 11:16:56 +03006224 return 0;
Avi Kivityde5f70e2012-06-12 20:22:28 +03006225 }
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006226
Gleb Natapov8d76c492013-05-08 18:38:44 +03006227 if (vcpu->arch.halt_request) {
6228 vcpu->arch.halt_request = 0;
Joel Schopp5cb56052015-03-02 13:43:31 -06006229 ret = kvm_vcpu_halt(vcpu);
Gleb Natapov8d76c492013-05-08 18:38:44 +03006230 goto out;
6231 }
6232
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006233 if (signal_pending(current))
Mohammed Gamal80ced182009-09-01 12:48:18 +02006234 goto out;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006235 if (need_resched())
6236 schedule();
6237 }
6238
Mohammed Gamal80ced182009-09-01 12:48:18 +02006239out:
6240 return ret;
Mohammed Gamalea953ef2008-08-17 16:47:05 +03006241}
6242
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006243static int __grow_ple_window(int val)
6244{
6245 if (ple_window_grow < 1)
6246 return ple_window;
6247
6248 val = min(val, ple_window_actual_max);
6249
6250 if (ple_window_grow < ple_window)
6251 val *= ple_window_grow;
6252 else
6253 val += ple_window_grow;
6254
6255 return val;
6256}
6257
6258static int __shrink_ple_window(int val, int modifier, int minimum)
6259{
6260 if (modifier < 1)
6261 return ple_window;
6262
6263 if (modifier < ple_window)
6264 val /= modifier;
6265 else
6266 val -= modifier;
6267
6268 return max(val, minimum);
6269}
6270
6271static void grow_ple_window(struct kvm_vcpu *vcpu)
6272{
6273 struct vcpu_vmx *vmx = to_vmx(vcpu);
6274 int old = vmx->ple_window;
6275
6276 vmx->ple_window = __grow_ple_window(old);
6277
6278 if (vmx->ple_window != old)
6279 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006280
6281 trace_kvm_ple_window_grow(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006282}
6283
6284static void shrink_ple_window(struct kvm_vcpu *vcpu)
6285{
6286 struct vcpu_vmx *vmx = to_vmx(vcpu);
6287 int old = vmx->ple_window;
6288
6289 vmx->ple_window = __shrink_ple_window(old,
6290 ple_window_shrink, ple_window);
6291
6292 if (vmx->ple_window != old)
6293 vmx->ple_window_dirty = true;
Radim Krčmář7b462682014-08-21 18:08:09 +02006294
6295 trace_kvm_ple_window_shrink(vcpu->vcpu_id, vmx->ple_window, old);
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006296}
6297
6298/*
6299 * ple_window_actual_max is computed to be one grow_ple_window() below
6300 * ple_window_max. (See __grow_ple_window for the reason.)
6301 * This prevents overflows, because ple_window_max is int.
6302 * ple_window_max effectively rounded down to a multiple of ple_window_grow in
6303 * this process.
6304 * ple_window_max is also prevented from setting vmx->ple_window < ple_window.
6305 */
6306static void update_ple_window_actual_max(void)
6307{
6308 ple_window_actual_max =
6309 __shrink_ple_window(max(ple_window_max, ple_window),
6310 ple_window_grow, INT_MIN);
6311}
6312
Feng Wubf9f6ac2015-09-18 22:29:55 +08006313/*
6314 * Handler for POSTED_INTERRUPT_WAKEUP_VECTOR.
6315 */
6316static void wakeup_handler(void)
6317{
6318 struct kvm_vcpu *vcpu;
6319 int cpu = smp_processor_id();
6320
6321 spin_lock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6322 list_for_each_entry(vcpu, &per_cpu(blocked_vcpu_on_cpu, cpu),
6323 blocked_vcpu_list) {
6324 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
6325
6326 if (pi_test_on(pi_desc) == 1)
6327 kvm_vcpu_kick(vcpu);
6328 }
6329 spin_unlock(&per_cpu(blocked_vcpu_on_cpu_lock, cpu));
6330}
6331
Tiejun Chenf2c76482014-10-28 10:14:47 +08006332static __init int hardware_setup(void)
6333{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006334 int r = -ENOMEM, i, msr;
6335
6336 rdmsrl_safe(MSR_EFER, &host_efer);
6337
6338 for (i = 0; i < ARRAY_SIZE(vmx_msr_index); ++i)
6339 kvm_define_shared_msr(i, vmx_msr_index[i]);
6340
6341 vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
6342 if (!vmx_io_bitmap_a)
6343 return r;
6344
6345 vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
6346 if (!vmx_io_bitmap_b)
6347 goto out;
6348
6349 vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
6350 if (!vmx_msr_bitmap_legacy)
6351 goto out1;
6352
6353 vmx_msr_bitmap_legacy_x2apic =
6354 (unsigned long *)__get_free_page(GFP_KERNEL);
6355 if (!vmx_msr_bitmap_legacy_x2apic)
6356 goto out2;
6357
6358 vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
6359 if (!vmx_msr_bitmap_longmode)
6360 goto out3;
6361
6362 vmx_msr_bitmap_longmode_x2apic =
6363 (unsigned long *)__get_free_page(GFP_KERNEL);
6364 if (!vmx_msr_bitmap_longmode_x2apic)
6365 goto out4;
Wincy Van3af18d92015-02-03 23:49:31 +08006366
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006367 vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6368 if (!vmx_vmread_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006369 goto out6;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006370
6371 vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
6372 if (!vmx_vmwrite_bitmap)
Wincy Van3af18d92015-02-03 23:49:31 +08006373 goto out7;
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006374
6375 memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
6376 memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
6377
6378 /*
6379 * Allow direct access to the PC debug port (it is often used for I/O
6380 * delays, but the vmexits simply slow things down).
6381 */
6382 memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
6383 clear_bit(0x80, vmx_io_bitmap_a);
6384
6385 memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
6386
6387 memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
6388 memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
6389
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006390 if (setup_vmcs_config(&vmcs_config) < 0) {
6391 r = -EIO;
Wincy Van3af18d92015-02-03 23:49:31 +08006392 goto out8;
Tiejun Chenbaa03522014-12-23 16:21:11 +08006393 }
Tiejun Chenf2c76482014-10-28 10:14:47 +08006394
6395 if (boot_cpu_has(X86_FEATURE_NX))
6396 kvm_enable_efer_bits(EFER_NX);
6397
6398 if (!cpu_has_vmx_vpid())
6399 enable_vpid = 0;
6400 if (!cpu_has_vmx_shadow_vmcs())
6401 enable_shadow_vmcs = 0;
6402 if (enable_shadow_vmcs)
6403 init_vmcs_shadow_fields();
6404
6405 if (!cpu_has_vmx_ept() ||
6406 !cpu_has_vmx_ept_4levels()) {
6407 enable_ept = 0;
6408 enable_unrestricted_guest = 0;
6409 enable_ept_ad_bits = 0;
6410 }
6411
6412 if (!cpu_has_vmx_ept_ad_bits())
6413 enable_ept_ad_bits = 0;
6414
6415 if (!cpu_has_vmx_unrestricted_guest())
6416 enable_unrestricted_guest = 0;
6417
Paolo Bonziniad15a292015-01-30 16:18:49 +01006418 if (!cpu_has_vmx_flexpriority())
Tiejun Chenf2c76482014-10-28 10:14:47 +08006419 flexpriority_enabled = 0;
6420
Paolo Bonziniad15a292015-01-30 16:18:49 +01006421 /*
6422 * set_apic_access_page_addr() is used to reload apic access
6423 * page upon invalidation. No need to do anything if not
6424 * using the APIC_ACCESS_ADDR VMCS field.
6425 */
6426 if (!flexpriority_enabled)
Tiejun Chenf2c76482014-10-28 10:14:47 +08006427 kvm_x86_ops->set_apic_access_page_addr = NULL;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006428
6429 if (!cpu_has_vmx_tpr_shadow())
6430 kvm_x86_ops->update_cr8_intercept = NULL;
6431
6432 if (enable_ept && !cpu_has_vmx_ept_2m_page())
6433 kvm_disable_largepages();
6434
6435 if (!cpu_has_vmx_ple())
6436 ple_gap = 0;
6437
6438 if (!cpu_has_vmx_apicv())
6439 enable_apicv = 0;
6440
Haozhong Zhang64903d62015-10-20 15:39:09 +08006441 if (cpu_has_vmx_tsc_scaling()) {
6442 kvm_has_tsc_control = true;
6443 kvm_max_tsc_scaling_ratio = KVM_VMX_TSC_MULTIPLIER_MAX;
6444 kvm_tsc_scaling_ratio_frac_bits = 48;
6445 }
6446
Tiejun Chenbaa03522014-12-23 16:21:11 +08006447 vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
6448 vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
6449 vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
6450 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
6451 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
6452 vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
6453 vmx_disable_intercept_for_msr(MSR_IA32_BNDCFGS, true);
6454
6455 memcpy(vmx_msr_bitmap_legacy_x2apic,
6456 vmx_msr_bitmap_legacy, PAGE_SIZE);
6457 memcpy(vmx_msr_bitmap_longmode_x2apic,
6458 vmx_msr_bitmap_longmode, PAGE_SIZE);
6459
Wanpeng Li04bb92e2015-09-16 19:31:11 +08006460 set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
6461
Roman Kagan3ce424e2016-05-18 17:48:20 +03006462 for (msr = 0x800; msr <= 0x8ff; msr++)
6463 vmx_disable_intercept_msr_read_x2apic(msr);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006464
Roman Kagan3ce424e2016-05-18 17:48:20 +03006465 /* TMCCT */
6466 vmx_enable_intercept_msr_read_x2apic(0x839);
6467 /* TPR */
6468 vmx_disable_intercept_msr_write_x2apic(0x808);
6469 /* EOI */
6470 vmx_disable_intercept_msr_write_x2apic(0x80b);
6471 /* SELF-IPI */
6472 vmx_disable_intercept_msr_write_x2apic(0x83f);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006473
6474 if (enable_ept) {
Bandan Dasd95c5562016-07-12 18:18:51 -04006475 kvm_mmu_set_mask_ptes(VMX_EPT_READABLE_MASK,
Tiejun Chenbaa03522014-12-23 16:21:11 +08006476 (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
6477 (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
Bandan Dasd95c5562016-07-12 18:18:51 -04006478 0ull, VMX_EPT_EXECUTABLE_MASK,
6479 cpu_has_vmx_ept_execute_only() ?
6480 0ull : VMX_EPT_READABLE_MASK);
Tiejun Chenbaa03522014-12-23 16:21:11 +08006481 ept_set_mmio_spte_mask();
6482 kvm_enable_tdp();
6483 } else
6484 kvm_disable_tdp();
6485
6486 update_ple_window_actual_max();
6487
Kai Huang843e4332015-01-28 10:54:28 +08006488 /*
6489 * Only enable PML when hardware supports PML feature, and both EPT
6490 * and EPT A/D bit features are enabled -- PML depends on them to work.
6491 */
6492 if (!enable_ept || !enable_ept_ad_bits || !cpu_has_vmx_pml())
6493 enable_pml = 0;
6494
6495 if (!enable_pml) {
6496 kvm_x86_ops->slot_enable_log_dirty = NULL;
6497 kvm_x86_ops->slot_disable_log_dirty = NULL;
6498 kvm_x86_ops->flush_log_dirty = NULL;
6499 kvm_x86_ops->enable_log_dirty_pt_masked = NULL;
6500 }
6501
Yunhong Jiang64672c92016-06-13 14:19:59 -07006502 if (cpu_has_vmx_preemption_timer() && enable_preemption_timer) {
6503 u64 vmx_msr;
6504
6505 rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
6506 cpu_preemption_timer_multi =
6507 vmx_msr & VMX_MISC_PREEMPTION_TIMER_RATE_MASK;
6508 } else {
6509 kvm_x86_ops->set_hv_timer = NULL;
6510 kvm_x86_ops->cancel_hv_timer = NULL;
6511 }
6512
Feng Wubf9f6ac2015-09-18 22:29:55 +08006513 kvm_set_posted_intr_wakeup_handler(wakeup_handler);
6514
Ashok Rajc45dcc72016-06-22 14:59:56 +08006515 kvm_mce_cap_supported |= MCG_LMCE_P;
6516
Tiejun Chenf2c76482014-10-28 10:14:47 +08006517 return alloc_kvm_area();
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006518
Wincy Van3af18d92015-02-03 23:49:31 +08006519out8:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006520 free_page((unsigned long)vmx_vmwrite_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006521out7:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006522 free_page((unsigned long)vmx_vmread_bitmap);
Wincy Van3af18d92015-02-03 23:49:31 +08006523out6:
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006524 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6525out4:
6526 free_page((unsigned long)vmx_msr_bitmap_longmode);
6527out3:
6528 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6529out2:
6530 free_page((unsigned long)vmx_msr_bitmap_legacy);
6531out1:
6532 free_page((unsigned long)vmx_io_bitmap_b);
6533out:
6534 free_page((unsigned long)vmx_io_bitmap_a);
6535
6536 return r;
Tiejun Chenf2c76482014-10-28 10:14:47 +08006537}
6538
6539static __exit void hardware_unsetup(void)
6540{
Tiejun Chen34a1cd62014-10-28 10:14:48 +08006541 free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
6542 free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
6543 free_page((unsigned long)vmx_msr_bitmap_legacy);
6544 free_page((unsigned long)vmx_msr_bitmap_longmode);
6545 free_page((unsigned long)vmx_io_bitmap_b);
6546 free_page((unsigned long)vmx_io_bitmap_a);
6547 free_page((unsigned long)vmx_vmwrite_bitmap);
6548 free_page((unsigned long)vmx_vmread_bitmap);
6549
Tiejun Chenf2c76482014-10-28 10:14:47 +08006550 free_kvm_area();
6551}
6552
Avi Kivity6aa8b732006-12-10 02:21:36 -08006553/*
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006554 * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
6555 * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
6556 */
Marcelo Tosatti9fb41ba2009-10-12 19:37:31 -03006557static int handle_pause(struct kvm_vcpu *vcpu)
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006558{
Radim Krčmářb4a2d312014-08-21 18:08:08 +02006559 if (ple_gap)
6560 grow_ple_window(vcpu);
6561
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006562 skip_emulated_instruction(vcpu);
6563 kvm_vcpu_on_spin(vcpu);
6564
6565 return 1;
6566}
6567
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006568static int handle_nop(struct kvm_vcpu *vcpu)
Sheng Yang59708672009-12-15 13:29:54 +08006569{
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006570 skip_emulated_instruction(vcpu);
Sheng Yang59708672009-12-15 13:29:54 +08006571 return 1;
6572}
6573
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006574static int handle_mwait(struct kvm_vcpu *vcpu)
6575{
6576 printk_once(KERN_WARNING "kvm: MWAIT instruction emulated as NOP!\n");
6577 return handle_nop(vcpu);
6578}
6579
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03006580static int handle_monitor_trap(struct kvm_vcpu *vcpu)
6581{
6582 return 1;
6583}
6584
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04006585static int handle_monitor(struct kvm_vcpu *vcpu)
6586{
6587 printk_once(KERN_WARNING "kvm: MONITOR instruction emulated as NOP!\n");
6588 return handle_nop(vcpu);
6589}
6590
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08006591/*
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006592 * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
6593 * We could reuse a single VMCS for all the L2 guests, but we also want the
6594 * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
6595 * allows keeping them loaded on the processor, and in the future will allow
6596 * optimizations where prepare_vmcs02 doesn't need to set all the fields on
6597 * every entry if they never change.
6598 * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
6599 * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
6600 *
6601 * The following functions allocate and free a vmcs02 in this pool.
6602 */
6603
6604/* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
6605static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
6606{
6607 struct vmcs02_list *item;
6608 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6609 if (item->vmptr == vmx->nested.current_vmptr) {
6610 list_move(&item->list, &vmx->nested.vmcs02_pool);
6611 return &item->vmcs02;
6612 }
6613
6614 if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
6615 /* Recycle the least recently used VMCS. */
Geliang Tangd74c0e62016-01-01 19:47:14 +08006616 item = list_last_entry(&vmx->nested.vmcs02_pool,
6617 struct vmcs02_list, list);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006618 item->vmptr = vmx->nested.current_vmptr;
6619 list_move(&item->list, &vmx->nested.vmcs02_pool);
6620 return &item->vmcs02;
6621 }
6622
6623 /* Create a new VMCS */
Ioan Orghici0fa24ce2013-03-10 15:46:00 +02006624 item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006625 if (!item)
6626 return NULL;
6627 item->vmcs02.vmcs = alloc_vmcs();
6628 if (!item->vmcs02.vmcs) {
6629 kfree(item);
6630 return NULL;
6631 }
6632 loaded_vmcs_init(&item->vmcs02);
6633 item->vmptr = vmx->nested.current_vmptr;
6634 list_add(&(item->list), &(vmx->nested.vmcs02_pool));
6635 vmx->nested.vmcs02_num++;
6636 return &item->vmcs02;
6637}
6638
6639/* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
6640static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
6641{
6642 struct vmcs02_list *item;
6643 list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
6644 if (item->vmptr == vmptr) {
6645 free_loaded_vmcs(&item->vmcs02);
6646 list_del(&item->list);
6647 kfree(item);
6648 vmx->nested.vmcs02_num--;
6649 return;
6650 }
6651}
6652
6653/*
6654 * Free all VMCSs saved for this vcpu, except the one pointed by
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006655 * vmx->loaded_vmcs. We must be running L1, so vmx->loaded_vmcs
6656 * must be &vmx->vmcs01.
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006657 */
6658static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
6659{
6660 struct vmcs02_list *item, *n;
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006661
6662 WARN_ON(vmx->loaded_vmcs != &vmx->vmcs01);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006663 list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006664 /*
6665 * Something will leak if the above WARN triggers. Better than
6666 * a use-after-free.
6667 */
6668 if (vmx->loaded_vmcs == &item->vmcs02)
6669 continue;
6670
6671 free_loaded_vmcs(&item->vmcs02);
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006672 list_del(&item->list);
6673 kfree(item);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02006674 vmx->nested.vmcs02_num--;
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006675 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006676}
6677
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006678/*
6679 * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
6680 * set the success or error code of an emulated VMX instruction, as specified
6681 * by Vol 2B, VMX Instruction Reference, "Conventions".
6682 */
6683static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
6684{
6685 vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
6686 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6687 X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
6688}
6689
6690static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
6691{
6692 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6693 & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
6694 X86_EFLAGS_SF | X86_EFLAGS_OF))
6695 | X86_EFLAGS_CF);
6696}
6697
Abel Gordon145c28d2013-04-18 14:36:55 +03006698static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
Arthur Chunqi Li0658fba2013-07-04 15:03:32 +08006699 u32 vm_instruction_error)
6700{
6701 if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
6702 /*
6703 * failValid writes the error number to the current VMCS, which
6704 * can't be done there isn't a current VMCS.
6705 */
6706 nested_vmx_failInvalid(vcpu);
6707 return;
6708 }
6709 vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
6710 & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
6711 X86_EFLAGS_SF | X86_EFLAGS_OF))
6712 | X86_EFLAGS_ZF);
6713 get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
6714 /*
6715 * We don't need to force a shadow sync because
6716 * VM_INSTRUCTION_ERROR is not shadowed
6717 */
6718}
Abel Gordon145c28d2013-04-18 14:36:55 +03006719
Wincy Vanff651cb2014-12-11 08:52:58 +03006720static void nested_vmx_abort(struct kvm_vcpu *vcpu, u32 indicator)
6721{
6722 /* TODO: not to reset guest simply here. */
6723 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
6724 pr_warn("kvm: nested vmx abort, indicator %d\n", indicator);
6725}
6726
Jan Kiszkaf4124502014-03-07 20:03:13 +01006727static enum hrtimer_restart vmx_preemption_timer_fn(struct hrtimer *timer)
6728{
6729 struct vcpu_vmx *vmx =
6730 container_of(timer, struct vcpu_vmx, nested.preemption_timer);
6731
6732 vmx->nested.preemption_timer_expired = true;
6733 kvm_make_request(KVM_REQ_EVENT, &vmx->vcpu);
6734 kvm_vcpu_kick(&vmx->vcpu);
6735
6736 return HRTIMER_NORESTART;
6737}
6738
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03006739/*
Bandan Das19677e32014-05-06 02:19:15 -04006740 * Decode the memory-address operand of a vmx instruction, as recorded on an
6741 * exit caused by such an instruction (run by a guest hypervisor).
6742 * On success, returns 0. When the operand is invalid, returns 1 and throws
6743 * #UD or #GP.
6744 */
6745static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
6746 unsigned long exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006747 u32 vmx_instruction_info, bool wr, gva_t *ret)
Bandan Das19677e32014-05-06 02:19:15 -04006748{
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006749 gva_t off;
6750 bool exn;
6751 struct kvm_segment s;
6752
Bandan Das19677e32014-05-06 02:19:15 -04006753 /*
6754 * According to Vol. 3B, "Information for VM Exits Due to Instruction
6755 * Execution", on an exit, vmx_instruction_info holds most of the
6756 * addressing components of the operand. Only the displacement part
6757 * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
6758 * For how an actual address is calculated from all these components,
6759 * refer to Vol. 1, "Operand Addressing".
6760 */
6761 int scaling = vmx_instruction_info & 3;
6762 int addr_size = (vmx_instruction_info >> 7) & 7;
6763 bool is_reg = vmx_instruction_info & (1u << 10);
6764 int seg_reg = (vmx_instruction_info >> 15) & 7;
6765 int index_reg = (vmx_instruction_info >> 18) & 0xf;
6766 bool index_is_valid = !(vmx_instruction_info & (1u << 22));
6767 int base_reg = (vmx_instruction_info >> 23) & 0xf;
6768 bool base_is_valid = !(vmx_instruction_info & (1u << 27));
6769
6770 if (is_reg) {
6771 kvm_queue_exception(vcpu, UD_VECTOR);
6772 return 1;
6773 }
6774
6775 /* Addr = segment_base + offset */
6776 /* offset = base + [index * scale] + displacement */
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006777 off = exit_qualification; /* holds the displacement */
Bandan Das19677e32014-05-06 02:19:15 -04006778 if (base_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006779 off += kvm_register_read(vcpu, base_reg);
Bandan Das19677e32014-05-06 02:19:15 -04006780 if (index_is_valid)
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006781 off += kvm_register_read(vcpu, index_reg)<<scaling;
6782 vmx_get_segment(vcpu, &s, seg_reg);
6783 *ret = s.base + off;
Bandan Das19677e32014-05-06 02:19:15 -04006784
6785 if (addr_size == 1) /* 32 bit */
6786 *ret &= 0xffffffff;
6787
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006788 /* Checks for #GP/#SS exceptions. */
6789 exn = false;
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006790 if (is_long_mode(vcpu)) {
6791 /* Long mode: #GP(0)/#SS(0) if the memory address is in a
6792 * non-canonical form. This is the only check on the memory
6793 * destination for long mode!
6794 */
6795 exn = is_noncanonical_address(*ret);
6796 } else if (is_protmode(vcpu)) {
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006797 /* Protected mode: apply checks for segment validity in the
6798 * following order:
6799 * - segment type check (#GP(0) may be thrown)
6800 * - usability check (#GP(0)/#SS(0))
6801 * - limit check (#GP(0)/#SS(0))
6802 */
6803 if (wr)
6804 /* #GP(0) if the destination operand is located in a
6805 * read-only data segment or any code segment.
6806 */
6807 exn = ((s.type & 0xa) == 0 || (s.type & 8));
6808 else
6809 /* #GP(0) if the source operand is located in an
6810 * execute-only code segment
6811 */
6812 exn = ((s.type & 0xa) == 8);
Quentin Casasnovasff30ef42016-06-18 11:01:05 +02006813 if (exn) {
6814 kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
6815 return 1;
6816 }
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006817 /* Protected mode: #GP(0)/#SS(0) if the segment is unusable.
6818 */
6819 exn = (s.unusable != 0);
6820 /* Protected mode: #GP(0)/#SS(0) if the memory
6821 * operand is outside the segment limit.
6822 */
6823 exn = exn || (off + sizeof(u64) > s.limit);
6824 }
6825 if (exn) {
6826 kvm_queue_exception_e(vcpu,
6827 seg_reg == VCPU_SREG_SS ?
6828 SS_VECTOR : GP_VECTOR,
6829 0);
6830 return 1;
6831 }
6832
Bandan Das19677e32014-05-06 02:19:15 -04006833 return 0;
6834}
6835
6836/*
Bandan Das3573e222014-05-06 02:19:16 -04006837 * This function performs the various checks including
6838 * - if it's 4KB aligned
6839 * - No bits beyond the physical address width are set
6840 * - Returns 0 on success or else 1
Bandan Das4291b582014-05-06 02:19:18 -04006841 * (Intel SDM Section 30.3)
Bandan Das3573e222014-05-06 02:19:16 -04006842 */
Bandan Das4291b582014-05-06 02:19:18 -04006843static int nested_vmx_check_vmptr(struct kvm_vcpu *vcpu, int exit_reason,
6844 gpa_t *vmpointer)
Bandan Das3573e222014-05-06 02:19:16 -04006845{
6846 gva_t gva;
6847 gpa_t vmptr;
6848 struct x86_exception e;
6849 struct page *page;
6850 struct vcpu_vmx *vmx = to_vmx(vcpu);
6851 int maxphyaddr = cpuid_maxphyaddr(vcpu);
6852
6853 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00006854 vmcs_read32(VMX_INSTRUCTION_INFO), false, &gva))
Bandan Das3573e222014-05-06 02:19:16 -04006855 return 1;
6856
6857 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
6858 sizeof(vmptr), &e)) {
6859 kvm_inject_page_fault(vcpu, &e);
6860 return 1;
6861 }
6862
6863 switch (exit_reason) {
6864 case EXIT_REASON_VMON:
6865 /*
6866 * SDM 3: 24.11.5
6867 * The first 4 bytes of VMXON region contain the supported
6868 * VMCS revision identifier
6869 *
6870 * Note - IA32_VMX_BASIC[48] will never be 1
6871 * for the nested case;
6872 * which replaces physical address width with 32
6873 *
6874 */
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006875 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das3573e222014-05-06 02:19:16 -04006876 nested_vmx_failInvalid(vcpu);
6877 skip_emulated_instruction(vcpu);
6878 return 1;
6879 }
6880
6881 page = nested_get_page(vcpu, vmptr);
6882 if (page == NULL ||
6883 *(u32 *)kmap(page) != VMCS12_REVISION) {
6884 nested_vmx_failInvalid(vcpu);
6885 kunmap(page);
6886 skip_emulated_instruction(vcpu);
6887 return 1;
6888 }
6889 kunmap(page);
6890 vmx->nested.vmxon_ptr = vmptr;
6891 break;
Bandan Das4291b582014-05-06 02:19:18 -04006892 case EXIT_REASON_VMCLEAR:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006893 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006894 nested_vmx_failValid(vcpu,
6895 VMXERR_VMCLEAR_INVALID_ADDRESS);
6896 skip_emulated_instruction(vcpu);
6897 return 1;
6898 }
Bandan Das3573e222014-05-06 02:19:16 -04006899
Bandan Das4291b582014-05-06 02:19:18 -04006900 if (vmptr == vmx->nested.vmxon_ptr) {
6901 nested_vmx_failValid(vcpu,
6902 VMXERR_VMCLEAR_VMXON_POINTER);
6903 skip_emulated_instruction(vcpu);
6904 return 1;
6905 }
6906 break;
6907 case EXIT_REASON_VMPTRLD:
Fabian Frederickbc39c4d2014-06-14 23:44:29 +02006908 if (!PAGE_ALIGNED(vmptr) || (vmptr >> maxphyaddr)) {
Bandan Das4291b582014-05-06 02:19:18 -04006909 nested_vmx_failValid(vcpu,
6910 VMXERR_VMPTRLD_INVALID_ADDRESS);
6911 skip_emulated_instruction(vcpu);
6912 return 1;
6913 }
6914
6915 if (vmptr == vmx->nested.vmxon_ptr) {
6916 nested_vmx_failValid(vcpu,
6917 VMXERR_VMCLEAR_VMXON_POINTER);
6918 skip_emulated_instruction(vcpu);
6919 return 1;
6920 }
6921 break;
Bandan Das3573e222014-05-06 02:19:16 -04006922 default:
6923 return 1; /* shouldn't happen */
6924 }
6925
Bandan Das4291b582014-05-06 02:19:18 -04006926 if (vmpointer)
6927 *vmpointer = vmptr;
Bandan Das3573e222014-05-06 02:19:16 -04006928 return 0;
6929}
6930
6931/*
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006932 * Emulate the VMXON instruction.
6933 * Currently, we just remember that VMX is active, and do not save or even
6934 * inspect the argument to VMXON (the so-called "VMXON pointer") because we
6935 * do not currently need to store anything in that guest-allocated memory
6936 * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
6937 * argument is different from the VMXON pointer (which the spec says they do).
6938 */
6939static int handle_vmon(struct kvm_vcpu *vcpu)
6940{
6941 struct kvm_segment cs;
6942 struct vcpu_vmx *vmx = to_vmx(vcpu);
Abel Gordon8de48832013-04-18 14:37:25 +03006943 struct vmcs *shadow_vmcs;
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006944 const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
6945 | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03006946
6947 /* The Intel VMX Instruction Reference lists a bunch of bits that
6948 * are prerequisite to running VMXON, most notably cr4.VMXE must be
6949 * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
6950 * Otherwise, we should fail with #UD. We test these now:
6951 */
6952 if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
6953 !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
6954 (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
6955 kvm_queue_exception(vcpu, UD_VECTOR);
6956 return 1;
6957 }
6958
6959 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
6960 if (is_long_mode(vcpu) && !cs.l) {
6961 kvm_queue_exception(vcpu, UD_VECTOR);
6962 return 1;
6963 }
6964
6965 if (vmx_get_cpl(vcpu)) {
6966 kvm_inject_gp(vcpu, 0);
6967 return 1;
6968 }
Bandan Das3573e222014-05-06 02:19:16 -04006969
Bandan Das4291b582014-05-06 02:19:18 -04006970 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMON, NULL))
Bandan Das3573e222014-05-06 02:19:16 -04006971 return 1;
6972
Abel Gordon145c28d2013-04-18 14:36:55 +03006973 if (vmx->nested.vmxon) {
6974 nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
6975 skip_emulated_instruction(vcpu);
6976 return 1;
6977 }
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006978
Haozhong Zhang3b840802016-06-22 14:59:54 +08006979 if ((vmx->msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
Nadav Har'Elb3897a42013-07-08 19:12:35 +08006980 != VMXON_NEEDED_FEATURES) {
6981 kvm_inject_gp(vcpu, 0);
6982 return 1;
6983 }
6984
Radim Krčmářd048c092016-08-08 20:16:22 +02006985 if (cpu_has_vmx_msr_bitmap()) {
6986 vmx->nested.msr_bitmap =
6987 (unsigned long *)__get_free_page(GFP_KERNEL);
6988 if (!vmx->nested.msr_bitmap)
6989 goto out_msr_bitmap;
6990 }
6991
David Matlack4f2777b2016-07-13 17:16:37 -07006992 vmx->nested.cached_vmcs12 = kmalloc(VMCS12_SIZE, GFP_KERNEL);
6993 if (!vmx->nested.cached_vmcs12)
Radim Krčmářd048c092016-08-08 20:16:22 +02006994 goto out_cached_vmcs12;
David Matlack4f2777b2016-07-13 17:16:37 -07006995
Abel Gordon8de48832013-04-18 14:37:25 +03006996 if (enable_shadow_vmcs) {
6997 shadow_vmcs = alloc_vmcs();
Radim Krčmářd048c092016-08-08 20:16:22 +02006998 if (!shadow_vmcs)
6999 goto out_shadow_vmcs;
Abel Gordon8de48832013-04-18 14:37:25 +03007000 /* mark vmcs as shadow */
7001 shadow_vmcs->revision_id |= (1u << 31);
7002 /* init shadow vmcs */
7003 vmcs_clear(shadow_vmcs);
7004 vmx->nested.current_shadow_vmcs = shadow_vmcs;
7005 }
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007006
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007007 INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
7008 vmx->nested.vmcs02_num = 0;
7009
Jan Kiszkaf4124502014-03-07 20:03:13 +01007010 hrtimer_init(&vmx->nested.preemption_timer, CLOCK_MONOTONIC,
7011 HRTIMER_MODE_REL);
7012 vmx->nested.preemption_timer.function = vmx_preemption_timer_fn;
7013
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007014 vmx->nested.vmxon = true;
7015
7016 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007017 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007018 return 1;
Radim Krčmářd048c092016-08-08 20:16:22 +02007019
7020out_shadow_vmcs:
7021 kfree(vmx->nested.cached_vmcs12);
7022
7023out_cached_vmcs12:
7024 free_page((unsigned long)vmx->nested.msr_bitmap);
7025
7026out_msr_bitmap:
7027 return -ENOMEM;
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007028}
7029
7030/*
7031 * Intel's VMX Instruction Reference specifies a common set of prerequisites
7032 * for running VMX instructions (except VMXON, whose prerequisites are
7033 * slightly different). It also specifies what exception to inject otherwise.
7034 */
7035static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
7036{
7037 struct kvm_segment cs;
7038 struct vcpu_vmx *vmx = to_vmx(vcpu);
7039
7040 if (!vmx->nested.vmxon) {
7041 kvm_queue_exception(vcpu, UD_VECTOR);
7042 return 0;
7043 }
7044
7045 vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
7046 if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
7047 (is_long_mode(vcpu) && !cs.l)) {
7048 kvm_queue_exception(vcpu, UD_VECTOR);
7049 return 0;
7050 }
7051
7052 if (vmx_get_cpl(vcpu)) {
7053 kvm_inject_gp(vcpu, 0);
7054 return 0;
7055 }
7056
7057 return 1;
7058}
7059
Abel Gordone7953d72013-04-18 14:37:55 +03007060static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
7061{
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007062 if (vmx->nested.current_vmptr == -1ull)
7063 return;
7064
7065 /* current_vmptr and current_vmcs12 are always set/reset together */
7066 if (WARN_ON(vmx->nested.current_vmcs12 == NULL))
7067 return;
7068
Abel Gordon012f83c2013-04-18 14:39:25 +03007069 if (enable_shadow_vmcs) {
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007070 /* copy to memory all shadowed fields in case
7071 they were modified */
7072 copy_shadow_to_vmcs12(vmx);
7073 vmx->nested.sync_shadow_vmcs = false;
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007074 vmcs_clear_bits(SECONDARY_VM_EXEC_CONTROL,
7075 SECONDARY_EXEC_SHADOW_VMCS);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007076 vmcs_write64(VMCS_LINK_POINTER, -1ull);
Abel Gordon012f83c2013-04-18 14:39:25 +03007077 }
Wincy Van705699a2015-02-03 23:58:17 +08007078 vmx->nested.posted_intr_nv = -1;
David Matlack4f2777b2016-07-13 17:16:37 -07007079
7080 /* Flush VMCS12 to guest memory */
7081 memcpy(vmx->nested.current_vmcs12, vmx->nested.cached_vmcs12,
7082 VMCS12_SIZE);
7083
Abel Gordone7953d72013-04-18 14:37:55 +03007084 kunmap(vmx->nested.current_vmcs12_page);
7085 nested_release_page(vmx->nested.current_vmcs12_page);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007086 vmx->nested.current_vmptr = -1ull;
7087 vmx->nested.current_vmcs12 = NULL;
Abel Gordone7953d72013-04-18 14:37:55 +03007088}
7089
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007090/*
7091 * Free whatever needs to be freed from vmx->nested when L1 goes down, or
7092 * just stops using VMX.
7093 */
7094static void free_nested(struct vcpu_vmx *vmx)
7095{
7096 if (!vmx->nested.vmxon)
7097 return;
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007098
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007099 vmx->nested.vmxon = false;
Wanpeng Li5c614b32015-10-13 09:18:36 -07007100 free_vpid(vmx->nested.vpid02);
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007101 nested_release_vmcs12(vmx);
Radim Krčmářd048c092016-08-08 20:16:22 +02007102 if (vmx->nested.msr_bitmap) {
7103 free_page((unsigned long)vmx->nested.msr_bitmap);
7104 vmx->nested.msr_bitmap = NULL;
7105 }
Abel Gordone7953d72013-04-18 14:37:55 +03007106 if (enable_shadow_vmcs)
7107 free_vmcs(vmx->nested.current_shadow_vmcs);
David Matlack4f2777b2016-07-13 17:16:37 -07007108 kfree(vmx->nested.cached_vmcs12);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007109 /* Unpin physical memory we referred to in current vmcs02 */
7110 if (vmx->nested.apic_access_page) {
7111 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007112 vmx->nested.apic_access_page = NULL;
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03007113 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007114 if (vmx->nested.virtual_apic_page) {
7115 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +02007116 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08007117 }
Wincy Van705699a2015-02-03 23:58:17 +08007118 if (vmx->nested.pi_desc_page) {
7119 kunmap(vmx->nested.pi_desc_page);
7120 nested_release_page(vmx->nested.pi_desc_page);
7121 vmx->nested.pi_desc_page = NULL;
7122 vmx->nested.pi_desc = NULL;
7123 }
Nadav Har'Elff2f6fe2011-05-25 23:05:27 +03007124
7125 nested_free_all_saved_vmcss(vmx);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007126}
7127
7128/* Emulate the VMXOFF instruction */
7129static int handle_vmoff(struct kvm_vcpu *vcpu)
7130{
7131 if (!nested_vmx_check_permission(vcpu))
7132 return 1;
7133 free_nested(to_vmx(vcpu));
7134 skip_emulated_instruction(vcpu);
Arthur Chunqi Lia25eb112013-07-04 15:03:33 +08007135 nested_vmx_succeed(vcpu);
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007136 return 1;
7137}
7138
Nadav Har'El27d6c862011-05-25 23:06:59 +03007139/* Emulate the VMCLEAR instruction */
7140static int handle_vmclear(struct kvm_vcpu *vcpu)
7141{
7142 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007143 gpa_t vmptr;
7144 struct vmcs12 *vmcs12;
7145 struct page *page;
Nadav Har'El27d6c862011-05-25 23:06:59 +03007146
7147 if (!nested_vmx_check_permission(vcpu))
7148 return 1;
7149
Bandan Das4291b582014-05-06 02:19:18 -04007150 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMCLEAR, &vmptr))
Nadav Har'El27d6c862011-05-25 23:06:59 +03007151 return 1;
7152
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007153 if (vmptr == vmx->nested.current_vmptr)
Abel Gordone7953d72013-04-18 14:37:55 +03007154 nested_release_vmcs12(vmx);
Nadav Har'El27d6c862011-05-25 23:06:59 +03007155
7156 page = nested_get_page(vcpu, vmptr);
7157 if (page == NULL) {
7158 /*
7159 * For accurate processor emulation, VMCLEAR beyond available
7160 * physical memory should do nothing at all. However, it is
7161 * possible that a nested vmx bug, not a guest hypervisor bug,
7162 * resulted in this case, so let's shut down before doing any
7163 * more damage:
7164 */
7165 kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
7166 return 1;
7167 }
7168 vmcs12 = kmap(page);
7169 vmcs12->launch_state = 0;
7170 kunmap(page);
7171 nested_release_page(page);
7172
7173 nested_free_vmcs02(vmx, vmptr);
7174
7175 skip_emulated_instruction(vcpu);
7176 nested_vmx_succeed(vcpu);
7177 return 1;
7178}
7179
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007180static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
7181
7182/* Emulate the VMLAUNCH instruction */
7183static int handle_vmlaunch(struct kvm_vcpu *vcpu)
7184{
7185 return nested_vmx_run(vcpu, true);
7186}
7187
7188/* Emulate the VMRESUME instruction */
7189static int handle_vmresume(struct kvm_vcpu *vcpu)
7190{
7191
7192 return nested_vmx_run(vcpu, false);
7193}
7194
Nadav Har'El49f705c2011-05-25 23:08:30 +03007195enum vmcs_field_type {
7196 VMCS_FIELD_TYPE_U16 = 0,
7197 VMCS_FIELD_TYPE_U64 = 1,
7198 VMCS_FIELD_TYPE_U32 = 2,
7199 VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
7200};
7201
7202static inline int vmcs_field_type(unsigned long field)
7203{
7204 if (0x1 & field) /* the *_HIGH fields are all 32 bit */
7205 return VMCS_FIELD_TYPE_U32;
7206 return (field >> 13) & 0x3 ;
7207}
7208
7209static inline int vmcs_field_readonly(unsigned long field)
7210{
7211 return (((field >> 10) & 0x3) == 1);
7212}
7213
7214/*
7215 * Read a vmcs12 field. Since these can have varying lengths and we return
7216 * one type, we chose the biggest type (u64) and zero-extend the return value
7217 * to that size. Note that the caller, handle_vmread, might need to use only
7218 * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
7219 * 64-bit fields are to be returned).
7220 */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007221static inline int vmcs12_read_any(struct kvm_vcpu *vcpu,
7222 unsigned long field, u64 *ret)
Nadav Har'El49f705c2011-05-25 23:08:30 +03007223{
7224 short offset = vmcs_field_to_offset(field);
7225 char *p;
7226
7227 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007228 return offset;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007229
7230 p = ((char *)(get_vmcs12(vcpu))) + offset;
7231
7232 switch (vmcs_field_type(field)) {
7233 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7234 *ret = *((natural_width *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007235 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007236 case VMCS_FIELD_TYPE_U16:
7237 *ret = *((u16 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007238 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007239 case VMCS_FIELD_TYPE_U32:
7240 *ret = *((u32 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007241 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007242 case VMCS_FIELD_TYPE_U64:
7243 *ret = *((u64 *)p);
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007244 return 0;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007245 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007246 WARN_ON(1);
7247 return -ENOENT;
Nadav Har'El49f705c2011-05-25 23:08:30 +03007248 }
7249}
7250
Abel Gordon20b97fe2013-04-18 14:36:25 +03007251
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007252static inline int vmcs12_write_any(struct kvm_vcpu *vcpu,
7253 unsigned long field, u64 field_value){
Abel Gordon20b97fe2013-04-18 14:36:25 +03007254 short offset = vmcs_field_to_offset(field);
7255 char *p = ((char *) get_vmcs12(vcpu)) + offset;
7256 if (offset < 0)
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007257 return offset;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007258
7259 switch (vmcs_field_type(field)) {
7260 case VMCS_FIELD_TYPE_U16:
7261 *(u16 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007262 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007263 case VMCS_FIELD_TYPE_U32:
7264 *(u32 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007265 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007266 case VMCS_FIELD_TYPE_U64:
7267 *(u64 *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007268 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007269 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7270 *(natural_width *)p = field_value;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007271 return 0;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007272 default:
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007273 WARN_ON(1);
7274 return -ENOENT;
Abel Gordon20b97fe2013-04-18 14:36:25 +03007275 }
7276
7277}
7278
Abel Gordon16f5b902013-04-18 14:38:25 +03007279static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
7280{
7281 int i;
7282 unsigned long field;
7283 u64 field_value;
7284 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
Mathias Krausec2bae892013-06-26 20:36:21 +02007285 const unsigned long *fields = shadow_read_write_fields;
7286 const int num_fields = max_shadow_read_write_fields;
Abel Gordon16f5b902013-04-18 14:38:25 +03007287
Jan Kiszka282da872014-10-08 18:05:39 +02007288 preempt_disable();
7289
Abel Gordon16f5b902013-04-18 14:38:25 +03007290 vmcs_load(shadow_vmcs);
7291
7292 for (i = 0; i < num_fields; i++) {
7293 field = fields[i];
7294 switch (vmcs_field_type(field)) {
7295 case VMCS_FIELD_TYPE_U16:
7296 field_value = vmcs_read16(field);
7297 break;
7298 case VMCS_FIELD_TYPE_U32:
7299 field_value = vmcs_read32(field);
7300 break;
7301 case VMCS_FIELD_TYPE_U64:
7302 field_value = vmcs_read64(field);
7303 break;
7304 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7305 field_value = vmcs_readl(field);
7306 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007307 default:
7308 WARN_ON(1);
7309 continue;
Abel Gordon16f5b902013-04-18 14:38:25 +03007310 }
7311 vmcs12_write_any(&vmx->vcpu, field, field_value);
7312 }
7313
7314 vmcs_clear(shadow_vmcs);
7315 vmcs_load(vmx->loaded_vmcs->vmcs);
Jan Kiszka282da872014-10-08 18:05:39 +02007316
7317 preempt_enable();
Abel Gordon16f5b902013-04-18 14:38:25 +03007318}
7319
Abel Gordonc3114422013-04-18 14:38:55 +03007320static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
7321{
Mathias Krausec2bae892013-06-26 20:36:21 +02007322 const unsigned long *fields[] = {
7323 shadow_read_write_fields,
7324 shadow_read_only_fields
Abel Gordonc3114422013-04-18 14:38:55 +03007325 };
Mathias Krausec2bae892013-06-26 20:36:21 +02007326 const int max_fields[] = {
Abel Gordonc3114422013-04-18 14:38:55 +03007327 max_shadow_read_write_fields,
7328 max_shadow_read_only_fields
7329 };
7330 int i, q;
7331 unsigned long field;
7332 u64 field_value = 0;
7333 struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
7334
7335 vmcs_load(shadow_vmcs);
7336
Mathias Krausec2bae892013-06-26 20:36:21 +02007337 for (q = 0; q < ARRAY_SIZE(fields); q++) {
Abel Gordonc3114422013-04-18 14:38:55 +03007338 for (i = 0; i < max_fields[q]; i++) {
7339 field = fields[q][i];
7340 vmcs12_read_any(&vmx->vcpu, field, &field_value);
7341
7342 switch (vmcs_field_type(field)) {
7343 case VMCS_FIELD_TYPE_U16:
7344 vmcs_write16(field, (u16)field_value);
7345 break;
7346 case VMCS_FIELD_TYPE_U32:
7347 vmcs_write32(field, (u32)field_value);
7348 break;
7349 case VMCS_FIELD_TYPE_U64:
7350 vmcs_write64(field, (u64)field_value);
7351 break;
7352 case VMCS_FIELD_TYPE_NATURAL_WIDTH:
7353 vmcs_writel(field, (long)field_value);
7354 break;
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007355 default:
7356 WARN_ON(1);
7357 break;
Abel Gordonc3114422013-04-18 14:38:55 +03007358 }
7359 }
7360 }
7361
7362 vmcs_clear(shadow_vmcs);
7363 vmcs_load(vmx->loaded_vmcs->vmcs);
7364}
7365
Nadav Har'El49f705c2011-05-25 23:08:30 +03007366/*
7367 * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
7368 * used before) all generate the same failure when it is missing.
7369 */
7370static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
7371{
7372 struct vcpu_vmx *vmx = to_vmx(vcpu);
7373 if (vmx->nested.current_vmptr == -1ull) {
7374 nested_vmx_failInvalid(vcpu);
7375 skip_emulated_instruction(vcpu);
7376 return 0;
7377 }
7378 return 1;
7379}
7380
7381static int handle_vmread(struct kvm_vcpu *vcpu)
7382{
7383 unsigned long field;
7384 u64 field_value;
7385 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7386 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7387 gva_t gva = 0;
7388
7389 if (!nested_vmx_check_permission(vcpu) ||
7390 !nested_vmx_check_vmcs12(vcpu))
7391 return 1;
7392
7393 /* Decode instruction info and find the field to read */
Nadav Amit27e6fb52014-06-18 17:19:26 +03007394 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007395 /* Read the field, zero-extended to a u64 field_value */
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007396 if (vmcs12_read_any(vcpu, field, &field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007397 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7398 skip_emulated_instruction(vcpu);
7399 return 1;
7400 }
7401 /*
7402 * Now copy part of this value to register or memory, as requested.
7403 * Note that the number of bits actually copied is 32 or 64 depending
7404 * on the guest's mode (32 or 64 bit), not on the given field's length.
7405 */
7406 if (vmx_instruction_info & (1u << 10)) {
Nadav Amit27e6fb52014-06-18 17:19:26 +03007407 kvm_register_writel(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
Nadav Har'El49f705c2011-05-25 23:08:30 +03007408 field_value);
7409 } else {
7410 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007411 vmx_instruction_info, true, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007412 return 1;
7413 /* _system ok, as nested_vmx_check_permission verified cpl=0 */
7414 kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
7415 &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
7416 }
7417
7418 nested_vmx_succeed(vcpu);
7419 skip_emulated_instruction(vcpu);
7420 return 1;
7421}
7422
7423
7424static int handle_vmwrite(struct kvm_vcpu *vcpu)
7425{
7426 unsigned long field;
7427 gva_t gva;
7428 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7429 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Har'El49f705c2011-05-25 23:08:30 +03007430 /* The value to write might be 32 or 64 bits, depending on L1's long
7431 * mode, and eventually we need to write that into a field of several
7432 * possible lengths. The code below first zero-extends the value to 64
Adam Buchbinder6a6256f2016-02-23 15:34:30 -08007433 * bit (field_value), and then copies only the appropriate number of
Nadav Har'El49f705c2011-05-25 23:08:30 +03007434 * bits into the vmcs12 field.
7435 */
7436 u64 field_value = 0;
7437 struct x86_exception e;
7438
7439 if (!nested_vmx_check_permission(vcpu) ||
7440 !nested_vmx_check_vmcs12(vcpu))
7441 return 1;
7442
7443 if (vmx_instruction_info & (1u << 10))
Nadav Amit27e6fb52014-06-18 17:19:26 +03007444 field_value = kvm_register_readl(vcpu,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007445 (((vmx_instruction_info) >> 3) & 0xf));
7446 else {
7447 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007448 vmx_instruction_info, false, &gva))
Nadav Har'El49f705c2011-05-25 23:08:30 +03007449 return 1;
7450 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
Nadav Amit27e6fb52014-06-18 17:19:26 +03007451 &field_value, (is_64_bit_mode(vcpu) ? 8 : 4), &e)) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007452 kvm_inject_page_fault(vcpu, &e);
7453 return 1;
7454 }
7455 }
7456
7457
Nadav Amit27e6fb52014-06-18 17:19:26 +03007458 field = kvm_register_readl(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
Nadav Har'El49f705c2011-05-25 23:08:30 +03007459 if (vmcs_field_readonly(field)) {
7460 nested_vmx_failValid(vcpu,
7461 VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
7462 skip_emulated_instruction(vcpu);
7463 return 1;
7464 }
7465
Paolo Bonzinia2ae9df2014-11-04 18:31:19 +01007466 if (vmcs12_write_any(vcpu, field, field_value) < 0) {
Nadav Har'El49f705c2011-05-25 23:08:30 +03007467 nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
7468 skip_emulated_instruction(vcpu);
7469 return 1;
7470 }
7471
7472 nested_vmx_succeed(vcpu);
7473 skip_emulated_instruction(vcpu);
7474 return 1;
7475}
7476
Nadav Har'El63846662011-05-25 23:07:29 +03007477/* Emulate the VMPTRLD instruction */
7478static int handle_vmptrld(struct kvm_vcpu *vcpu)
7479{
7480 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El63846662011-05-25 23:07:29 +03007481 gpa_t vmptr;
Nadav Har'El63846662011-05-25 23:07:29 +03007482
7483 if (!nested_vmx_check_permission(vcpu))
7484 return 1;
7485
Bandan Das4291b582014-05-06 02:19:18 -04007486 if (nested_vmx_check_vmptr(vcpu, EXIT_REASON_VMPTRLD, &vmptr))
Nadav Har'El63846662011-05-25 23:07:29 +03007487 return 1;
7488
Nadav Har'El63846662011-05-25 23:07:29 +03007489 if (vmx->nested.current_vmptr != vmptr) {
7490 struct vmcs12 *new_vmcs12;
7491 struct page *page;
7492 page = nested_get_page(vcpu, vmptr);
7493 if (page == NULL) {
7494 nested_vmx_failInvalid(vcpu);
7495 skip_emulated_instruction(vcpu);
7496 return 1;
7497 }
7498 new_vmcs12 = kmap(page);
7499 if (new_vmcs12->revision_id != VMCS12_REVISION) {
7500 kunmap(page);
7501 nested_release_page_clean(page);
7502 nested_vmx_failValid(vcpu,
7503 VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
7504 skip_emulated_instruction(vcpu);
7505 return 1;
7506 }
Nadav Har'El63846662011-05-25 23:07:29 +03007507
Paolo Bonzini9a2a05b2014-07-17 11:55:46 +02007508 nested_release_vmcs12(vmx);
Nadav Har'El63846662011-05-25 23:07:29 +03007509 vmx->nested.current_vmptr = vmptr;
7510 vmx->nested.current_vmcs12 = new_vmcs12;
7511 vmx->nested.current_vmcs12_page = page;
David Matlack4f2777b2016-07-13 17:16:37 -07007512 /*
7513 * Load VMCS12 from guest memory since it is not already
7514 * cached.
7515 */
7516 memcpy(vmx->nested.cached_vmcs12,
7517 vmx->nested.current_vmcs12, VMCS12_SIZE);
7518
Abel Gordon012f83c2013-04-18 14:39:25 +03007519 if (enable_shadow_vmcs) {
Xiao Guangrong7ec36292015-09-09 14:05:56 +08007520 vmcs_set_bits(SECONDARY_VM_EXEC_CONTROL,
7521 SECONDARY_EXEC_SHADOW_VMCS);
Abel Gordon8a1b9dd2013-04-18 14:39:55 +03007522 vmcs_write64(VMCS_LINK_POINTER,
7523 __pa(vmx->nested.current_shadow_vmcs));
Abel Gordon012f83c2013-04-18 14:39:25 +03007524 vmx->nested.sync_shadow_vmcs = true;
7525 }
Nadav Har'El63846662011-05-25 23:07:29 +03007526 }
7527
7528 nested_vmx_succeed(vcpu);
7529 skip_emulated_instruction(vcpu);
7530 return 1;
7531}
7532
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007533/* Emulate the VMPTRST instruction */
7534static int handle_vmptrst(struct kvm_vcpu *vcpu)
7535{
7536 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7537 u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7538 gva_t vmcs_gva;
7539 struct x86_exception e;
7540
7541 if (!nested_vmx_check_permission(vcpu))
7542 return 1;
7543
7544 if (get_vmx_mem_address(vcpu, exit_qualification,
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007545 vmx_instruction_info, true, &vmcs_gva))
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007546 return 1;
7547 /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
7548 if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
7549 (void *)&to_vmx(vcpu)->nested.current_vmptr,
7550 sizeof(u64), &e)) {
7551 kvm_inject_page_fault(vcpu, &e);
7552 return 1;
7553 }
7554 nested_vmx_succeed(vcpu);
7555 skip_emulated_instruction(vcpu);
7556 return 1;
7557}
7558
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007559/* Emulate the INVEPT instruction */
7560static int handle_invept(struct kvm_vcpu *vcpu)
7561{
Wincy Vanb9c237b2015-02-03 23:56:30 +08007562 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007563 u32 vmx_instruction_info, types;
7564 unsigned long type;
7565 gva_t gva;
7566 struct x86_exception e;
7567 struct {
7568 u64 eptp, gpa;
7569 } operand;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007570
Wincy Vanb9c237b2015-02-03 23:56:30 +08007571 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7572 SECONDARY_EXEC_ENABLE_EPT) ||
7573 !(vmx->nested.nested_vmx_ept_caps & VMX_EPT_INVEPT_BIT)) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007574 kvm_queue_exception(vcpu, UD_VECTOR);
7575 return 1;
7576 }
7577
7578 if (!nested_vmx_check_permission(vcpu))
7579 return 1;
7580
7581 if (!kvm_read_cr0_bits(vcpu, X86_CR0_PE)) {
7582 kvm_queue_exception(vcpu, UD_VECTOR);
7583 return 1;
7584 }
7585
7586 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
Nadav Amit27e6fb52014-06-18 17:19:26 +03007587 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007588
Wincy Vanb9c237b2015-02-03 23:56:30 +08007589 types = (vmx->nested.nested_vmx_ept_caps >> VMX_EPT_EXTENT_SHIFT) & 6;
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007590
7591 if (!(types & (1UL << type))) {
7592 nested_vmx_failValid(vcpu,
7593 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzini2849eb42016-03-18 16:53:29 +01007594 skip_emulated_instruction(vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007595 return 1;
7596 }
7597
7598 /* According to the Intel VMX instruction reference, the memory
7599 * operand is read even if it isn't needed (e.g., for type==global)
7600 */
7601 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
Eugene Korenevskyf9eb4af2015-04-17 02:22:21 +00007602 vmx_instruction_info, false, &gva))
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007603 return 1;
7604 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &operand,
7605 sizeof(operand), &e)) {
7606 kvm_inject_page_fault(vcpu, &e);
7607 return 1;
7608 }
7609
7610 switch (type) {
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007611 case VMX_EPT_EXTENT_GLOBAL:
Bandan Das45e11812016-08-02 16:32:36 -04007612 /*
7613 * TODO: track mappings and invalidate
7614 * single context requests appropriately
7615 */
7616 case VMX_EPT_EXTENT_CONTEXT:
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007617 kvm_mmu_sync_roots(vcpu);
Liang Chen77c39132014-09-18 12:38:37 -04007618 kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007619 nested_vmx_succeed(vcpu);
7620 break;
7621 default:
7622 BUG_ON(1);
7623 break;
7624 }
7625
7626 skip_emulated_instruction(vcpu);
7627 return 1;
7628}
7629
Petr Matouseka642fc32014-09-23 20:22:30 +02007630static int handle_invvpid(struct kvm_vcpu *vcpu)
7631{
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007632 struct vcpu_vmx *vmx = to_vmx(vcpu);
7633 u32 vmx_instruction_info;
7634 unsigned long type, types;
7635 gva_t gva;
7636 struct x86_exception e;
7637 int vpid;
7638
7639 if (!(vmx->nested.nested_vmx_secondary_ctls_high &
7640 SECONDARY_EXEC_ENABLE_VPID) ||
7641 !(vmx->nested.nested_vmx_vpid_caps & VMX_VPID_INVVPID_BIT)) {
7642 kvm_queue_exception(vcpu, UD_VECTOR);
7643 return 1;
7644 }
7645
7646 if (!nested_vmx_check_permission(vcpu))
7647 return 1;
7648
7649 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
7650 type = kvm_register_readl(vcpu, (vmx_instruction_info >> 28) & 0xf);
7651
7652 types = (vmx->nested.nested_vmx_vpid_caps >> 8) & 0x7;
7653
7654 if (!(types & (1UL << type))) {
7655 nested_vmx_failValid(vcpu,
7656 VMXERR_INVALID_OPERAND_TO_INVEPT_INVVPID);
Paolo Bonzinif6870ee2016-03-18 16:53:42 +01007657 skip_emulated_instruction(vcpu);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007658 return 1;
7659 }
7660
7661 /* according to the intel vmx instruction reference, the memory
7662 * operand is read even if it isn't needed (e.g., for type==global)
7663 */
7664 if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
7665 vmx_instruction_info, false, &gva))
7666 return 1;
7667 if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vpid,
7668 sizeof(u32), &e)) {
7669 kvm_inject_page_fault(vcpu, &e);
7670 return 1;
7671 }
7672
7673 switch (type) {
Paolo Bonzinief697a72016-03-18 16:58:38 +01007674 case VMX_VPID_EXTENT_SINGLE_CONTEXT:
7675 /*
7676 * Old versions of KVM use the single-context version so we
7677 * have to support it; just treat it the same as all-context.
7678 */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007679 case VMX_VPID_EXTENT_ALL_CONTEXT:
Wanpeng Li5c614b32015-10-13 09:18:36 -07007680 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007681 nested_vmx_succeed(vcpu);
7682 break;
7683 default:
Paolo Bonzinief697a72016-03-18 16:58:38 +01007684 /* Trap individual address invalidation invvpid calls */
Wanpeng Li99b83ac2015-10-13 09:12:21 -07007685 BUG_ON(1);
7686 break;
7687 }
7688
7689 skip_emulated_instruction(vcpu);
Petr Matouseka642fc32014-09-23 20:22:30 +02007690 return 1;
7691}
7692
Kai Huang843e4332015-01-28 10:54:28 +08007693static int handle_pml_full(struct kvm_vcpu *vcpu)
7694{
7695 unsigned long exit_qualification;
7696
7697 trace_kvm_pml_full(vcpu->vcpu_id);
7698
7699 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7700
7701 /*
7702 * PML buffer FULL happened while executing iret from NMI,
7703 * "blocked by NMI" bit has to be set before next VM entry.
7704 */
7705 if (!(to_vmx(vcpu)->idt_vectoring_info & VECTORING_INFO_VALID_MASK) &&
7706 cpu_has_virtual_nmis() &&
7707 (exit_qualification & INTR_INFO_UNBLOCK_NMI))
7708 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
7709 GUEST_INTR_STATE_NMI);
7710
7711 /*
7712 * PML buffer already flushed at beginning of VMEXIT. Nothing to do
7713 * here.., and there's no userspace involvement needed for PML.
7714 */
7715 return 1;
7716}
7717
Yunhong Jiang64672c92016-06-13 14:19:59 -07007718static int handle_preemption_timer(struct kvm_vcpu *vcpu)
7719{
7720 kvm_lapic_expired_hv_timer(vcpu);
7721 return 1;
7722}
7723
Nadav Har'El0140cae2011-05-25 23:06:28 +03007724/*
Avi Kivity6aa8b732006-12-10 02:21:36 -08007725 * The exit handlers return 1 if the exit was handled fully and guest execution
7726 * may resume. Otherwise they set the kvm_run parameter to indicate what needs
7727 * to be done to userspace and return 0.
7728 */
Mathias Krause772e0312012-08-30 01:30:19 +02007729static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
Avi Kivity6aa8b732006-12-10 02:21:36 -08007730 [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
7731 [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
Avi Kivity988ad742007-02-12 00:54:36 -08007732 [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
Sheng Yangf08864b2008-05-15 18:23:25 +08007733 [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007734 [EXIT_REASON_IO_INSTRUCTION] = handle_io,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007735 [EXIT_REASON_CR_ACCESS] = handle_cr,
7736 [EXIT_REASON_DR_ACCESS] = handle_dr,
7737 [EXIT_REASON_CPUID] = handle_cpuid,
7738 [EXIT_REASON_MSR_READ] = handle_rdmsr,
7739 [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
7740 [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
7741 [EXIT_REASON_HLT] = handle_halt,
Gleb Natapovec25d5e2010-11-01 15:35:01 +02007742 [EXIT_REASON_INVD] = handle_invd,
Marcelo Tosattia7052892008-09-23 13:18:35 -03007743 [EXIT_REASON_INVLPG] = handle_invlpg,
Avi Kivityfee84b02011-11-10 14:57:25 +02007744 [EXIT_REASON_RDPMC] = handle_rdpmc,
Ingo Molnarc21415e2007-02-19 14:37:47 +02007745 [EXIT_REASON_VMCALL] = handle_vmcall,
Nadav Har'El27d6c862011-05-25 23:06:59 +03007746 [EXIT_REASON_VMCLEAR] = handle_vmclear,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007747 [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
Nadav Har'El63846662011-05-25 23:07:29 +03007748 [EXIT_REASON_VMPTRLD] = handle_vmptrld,
Nadav Har'El6a4d7552011-05-25 23:08:00 +03007749 [EXIT_REASON_VMPTRST] = handle_vmptrst,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007750 [EXIT_REASON_VMREAD] = handle_vmread,
Nadav Har'Elcd232ad2011-05-25 23:10:33 +03007751 [EXIT_REASON_VMRESUME] = handle_vmresume,
Nadav Har'El49f705c2011-05-25 23:08:30 +03007752 [EXIT_REASON_VMWRITE] = handle_vmwrite,
Nadav Har'Elec378ae2011-05-25 23:02:54 +03007753 [EXIT_REASON_VMOFF] = handle_vmoff,
7754 [EXIT_REASON_VMON] = handle_vmon,
Sheng Yangf78e0e22007-10-29 09:40:42 +08007755 [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
7756 [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
Yang Zhang83d4c282013-01-25 10:18:49 +08007757 [EXIT_REASON_APIC_WRITE] = handle_apic_write,
Yang Zhangc7c9c562013-01-25 10:18:51 +08007758 [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
Eddie Donge5edaa02007-11-11 12:28:35 +02007759 [EXIT_REASON_WBINVD] = handle_wbinvd,
Dexuan Cui2acf9232010-06-10 11:27:12 +08007760 [EXIT_REASON_XSETBV] = handle_xsetbv,
Izik Eidus37817f22008-03-24 23:14:53 +02007761 [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
Andi Kleena0861c02009-06-08 17:37:09 +08007762 [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
Marcelo Tosatti68f89402009-06-11 12:07:43 -03007763 [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
7764 [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
Zhai, Edwin4b8d54f2009-10-09 18:03:20 +08007765 [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007766 [EXIT_REASON_MWAIT_INSTRUCTION] = handle_mwait,
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03007767 [EXIT_REASON_MONITOR_TRAP_FLAG] = handle_monitor_trap,
Gabriel L. Somlo87c00572014-05-07 16:52:13 -04007768 [EXIT_REASON_MONITOR_INSTRUCTION] = handle_monitor,
Nadav Har'Elbfd0a562013-08-05 11:07:17 +03007769 [EXIT_REASON_INVEPT] = handle_invept,
Petr Matouseka642fc32014-09-23 20:22:30 +02007770 [EXIT_REASON_INVVPID] = handle_invvpid,
Wanpeng Lif53cd632014-12-02 19:14:58 +08007771 [EXIT_REASON_XSAVES] = handle_xsaves,
7772 [EXIT_REASON_XRSTORS] = handle_xrstors,
Kai Huang843e4332015-01-28 10:54:28 +08007773 [EXIT_REASON_PML_FULL] = handle_pml_full,
Yunhong Jiang64672c92016-06-13 14:19:59 -07007774 [EXIT_REASON_PREEMPTION_TIMER] = handle_preemption_timer,
Avi Kivity6aa8b732006-12-10 02:21:36 -08007775};
7776
7777static const int kvm_vmx_max_exit_handlers =
Robert P. J. Day50a34852007-06-03 13:35:29 -04007778 ARRAY_SIZE(kvm_vmx_exit_handlers);
Avi Kivity6aa8b732006-12-10 02:21:36 -08007779
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007780static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
7781 struct vmcs12 *vmcs12)
7782{
7783 unsigned long exit_qualification;
7784 gpa_t bitmap, last_bitmap;
7785 unsigned int port;
7786 int size;
7787 u8 b;
7788
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007789 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
Zhihui Zhang2f0a6392013-12-30 15:56:29 -05007790 return nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING);
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007791
7792 exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7793
7794 port = exit_qualification >> 16;
7795 size = (exit_qualification & 7) + 1;
7796
7797 last_bitmap = (gpa_t)-1;
7798 b = -1;
7799
7800 while (size > 0) {
7801 if (port < 0x8000)
7802 bitmap = vmcs12->io_bitmap_a;
7803 else if (port < 0x10000)
7804 bitmap = vmcs12->io_bitmap_b;
7805 else
Joe Perches1d804d02015-03-30 16:46:09 -07007806 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007807 bitmap += (port & 0x7fff) / 8;
7808
7809 if (last_bitmap != bitmap)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007810 if (kvm_vcpu_read_guest(vcpu, bitmap, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007811 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007812 if (b & (1 << (port & 7)))
Joe Perches1d804d02015-03-30 16:46:09 -07007813 return true;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007814
7815 port++;
7816 size--;
7817 last_bitmap = bitmap;
7818 }
7819
Joe Perches1d804d02015-03-30 16:46:09 -07007820 return false;
Jan Kiszka908a7bd2013-02-18 11:21:16 +01007821}
7822
Nadav Har'El644d7112011-05-25 23:12:35 +03007823/*
7824 * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
7825 * rather than handle it ourselves in L0. I.e., check whether L1 expressed
7826 * disinterest in the current event (read or write a specific MSR) by using an
7827 * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
7828 */
7829static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
7830 struct vmcs12 *vmcs12, u32 exit_reason)
7831{
7832 u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
7833 gpa_t bitmap;
7834
Jan Kiszkacbd29cb2013-02-11 12:19:28 +01007835 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
Joe Perches1d804d02015-03-30 16:46:09 -07007836 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007837
7838 /*
7839 * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
7840 * for the four combinations of read/write and low/high MSR numbers.
7841 * First we need to figure out which of the four to use:
7842 */
7843 bitmap = vmcs12->msr_bitmap;
7844 if (exit_reason == EXIT_REASON_MSR_WRITE)
7845 bitmap += 2048;
7846 if (msr_index >= 0xc0000000) {
7847 msr_index -= 0xc0000000;
7848 bitmap += 1024;
7849 }
7850
7851 /* Then read the msr_index'th bit from this bitmap: */
7852 if (msr_index < 1024*8) {
7853 unsigned char b;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02007854 if (kvm_vcpu_read_guest(vcpu, bitmap + msr_index/8, &b, 1))
Joe Perches1d804d02015-03-30 16:46:09 -07007855 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007856 return 1 & (b >> (msr_index & 7));
7857 } else
Joe Perches1d804d02015-03-30 16:46:09 -07007858 return true; /* let L1 handle the wrong parameter */
Nadav Har'El644d7112011-05-25 23:12:35 +03007859}
7860
7861/*
7862 * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
7863 * rather than handle it ourselves in L0. I.e., check if L1 wanted to
7864 * intercept (via guest_host_mask etc.) the current event.
7865 */
7866static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
7867 struct vmcs12 *vmcs12)
7868{
7869 unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
7870 int cr = exit_qualification & 15;
7871 int reg = (exit_qualification >> 8) & 15;
Nadav Amit1e32c072014-06-18 17:19:25 +03007872 unsigned long val = kvm_register_readl(vcpu, reg);
Nadav Har'El644d7112011-05-25 23:12:35 +03007873
7874 switch ((exit_qualification >> 4) & 3) {
7875 case 0: /* mov to cr */
7876 switch (cr) {
7877 case 0:
7878 if (vmcs12->cr0_guest_host_mask &
7879 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007880 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007881 break;
7882 case 3:
7883 if ((vmcs12->cr3_target_count >= 1 &&
7884 vmcs12->cr3_target_value0 == val) ||
7885 (vmcs12->cr3_target_count >= 2 &&
7886 vmcs12->cr3_target_value1 == val) ||
7887 (vmcs12->cr3_target_count >= 3 &&
7888 vmcs12->cr3_target_value2 == val) ||
7889 (vmcs12->cr3_target_count >= 4 &&
7890 vmcs12->cr3_target_value3 == val))
Joe Perches1d804d02015-03-30 16:46:09 -07007891 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007892 if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007893 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007894 break;
7895 case 4:
7896 if (vmcs12->cr4_guest_host_mask &
7897 (vmcs12->cr4_read_shadow ^ val))
Joe Perches1d804d02015-03-30 16:46:09 -07007898 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007899 break;
7900 case 8:
7901 if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
Joe Perches1d804d02015-03-30 16:46:09 -07007902 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007903 break;
7904 }
7905 break;
7906 case 2: /* clts */
7907 if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
7908 (vmcs12->cr0_read_shadow & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007909 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007910 break;
7911 case 1: /* mov from cr */
7912 switch (cr) {
7913 case 3:
7914 if (vmcs12->cpu_based_vm_exec_control &
7915 CPU_BASED_CR3_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007916 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007917 break;
7918 case 8:
7919 if (vmcs12->cpu_based_vm_exec_control &
7920 CPU_BASED_CR8_STORE_EXITING)
Joe Perches1d804d02015-03-30 16:46:09 -07007921 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007922 break;
7923 }
7924 break;
7925 case 3: /* lmsw */
7926 /*
7927 * lmsw can change bits 1..3 of cr0, and only set bit 0 of
7928 * cr0. Other attempted changes are ignored, with no exit.
7929 */
7930 if (vmcs12->cr0_guest_host_mask & 0xe &
7931 (val ^ vmcs12->cr0_read_shadow))
Joe Perches1d804d02015-03-30 16:46:09 -07007932 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007933 if ((vmcs12->cr0_guest_host_mask & 0x1) &&
7934 !(vmcs12->cr0_read_shadow & 0x1) &&
7935 (val & 0x1))
Joe Perches1d804d02015-03-30 16:46:09 -07007936 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007937 break;
7938 }
Joe Perches1d804d02015-03-30 16:46:09 -07007939 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007940}
7941
7942/*
7943 * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
7944 * should handle it ourselves in L0 (and then continue L2). Only call this
7945 * when in is_guest_mode (L2).
7946 */
7947static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
7948{
Nadav Har'El644d7112011-05-25 23:12:35 +03007949 u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
7950 struct vcpu_vmx *vmx = to_vmx(vcpu);
7951 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
Jan Kiszka957c8972013-02-24 14:11:34 +01007952 u32 exit_reason = vmx->exit_reason;
Nadav Har'El644d7112011-05-25 23:12:35 +03007953
Jan Kiszka542060e2014-01-04 18:47:21 +01007954 trace_kvm_nested_vmexit(kvm_rip_read(vcpu), exit_reason,
7955 vmcs_readl(EXIT_QUALIFICATION),
7956 vmx->idt_vectoring_info,
7957 intr_info,
7958 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
7959 KVM_ISA_VMX);
7960
Nadav Har'El644d7112011-05-25 23:12:35 +03007961 if (vmx->nested.nested_run_pending)
Joe Perches1d804d02015-03-30 16:46:09 -07007962 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007963
7964 if (unlikely(vmx->fail)) {
Jan Kiszkabd801582011-09-12 11:26:22 +02007965 pr_info_ratelimited("%s failed vm entry %x\n", __func__,
7966 vmcs_read32(VM_INSTRUCTION_ERROR));
Joe Perches1d804d02015-03-30 16:46:09 -07007967 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007968 }
7969
7970 switch (exit_reason) {
7971 case EXIT_REASON_EXCEPTION_NMI:
7972 if (!is_exception(intr_info))
Joe Perches1d804d02015-03-30 16:46:09 -07007973 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007974 else if (is_page_fault(intr_info))
7975 return enable_ept;
Anthoine Bourgeoise504c902013-11-13 11:45:37 +01007976 else if (is_no_device(intr_info) &&
Paolo Bonziniccf98442014-02-27 22:54:11 +01007977 !(vmcs12->guest_cr0 & X86_CR0_TS))
Joe Perches1d804d02015-03-30 16:46:09 -07007978 return false;
Jan Kiszka6f054852016-02-09 20:15:18 +01007979 else if (is_debug(intr_info) &&
7980 vcpu->guest_debug &
7981 (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
7982 return false;
7983 else if (is_breakpoint(intr_info) &&
7984 vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
7985 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007986 return vmcs12->exception_bitmap &
7987 (1u << (intr_info & INTR_INFO_VECTOR_MASK));
7988 case EXIT_REASON_EXTERNAL_INTERRUPT:
Joe Perches1d804d02015-03-30 16:46:09 -07007989 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03007990 case EXIT_REASON_TRIPLE_FAULT:
Joe Perches1d804d02015-03-30 16:46:09 -07007991 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007992 case EXIT_REASON_PENDING_INTERRUPT:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007993 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007994 case EXIT_REASON_NMI_WINDOW:
Jan Kiszka3b656cf2013-04-14 12:12:45 +02007995 return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
Nadav Har'El644d7112011-05-25 23:12:35 +03007996 case EXIT_REASON_TASK_SWITCH:
Joe Perches1d804d02015-03-30 16:46:09 -07007997 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03007998 case EXIT_REASON_CPUID:
Marcelo Tosattibc613492014-09-18 18:24:57 -03007999 if (kvm_register_read(vcpu, VCPU_REGS_RAX) == 0xa)
Joe Perches1d804d02015-03-30 16:46:09 -07008000 return false;
8001 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008002 case EXIT_REASON_HLT:
8003 return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
8004 case EXIT_REASON_INVD:
Joe Perches1d804d02015-03-30 16:46:09 -07008005 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008006 case EXIT_REASON_INVLPG:
8007 return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
8008 case EXIT_REASON_RDPMC:
8009 return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
Jan Kiszkab3a2a902015-03-23 19:27:19 +01008010 case EXIT_REASON_RDTSC: case EXIT_REASON_RDTSCP:
Nadav Har'El644d7112011-05-25 23:12:35 +03008011 return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
8012 case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
8013 case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
8014 case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
8015 case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
8016 case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
Petr Matouseka642fc32014-09-23 20:22:30 +02008017 case EXIT_REASON_INVEPT: case EXIT_REASON_INVVPID:
Nadav Har'El644d7112011-05-25 23:12:35 +03008018 /*
8019 * VMX instructions trap unconditionally. This allows L1 to
8020 * emulate them for its L2 guest, i.e., allows 3-level nesting!
8021 */
Joe Perches1d804d02015-03-30 16:46:09 -07008022 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008023 case EXIT_REASON_CR_ACCESS:
8024 return nested_vmx_exit_handled_cr(vcpu, vmcs12);
8025 case EXIT_REASON_DR_ACCESS:
8026 return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
8027 case EXIT_REASON_IO_INSTRUCTION:
Jan Kiszka908a7bd2013-02-18 11:21:16 +01008028 return nested_vmx_exit_handled_io(vcpu, vmcs12);
Nadav Har'El644d7112011-05-25 23:12:35 +03008029 case EXIT_REASON_MSR_READ:
8030 case EXIT_REASON_MSR_WRITE:
8031 return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
8032 case EXIT_REASON_INVALID_STATE:
Joe Perches1d804d02015-03-30 16:46:09 -07008033 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008034 case EXIT_REASON_MWAIT_INSTRUCTION:
8035 return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
Mihai Donțu5f3d45e2015-07-05 20:08:57 +03008036 case EXIT_REASON_MONITOR_TRAP_FLAG:
8037 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_TRAP_FLAG);
Nadav Har'El644d7112011-05-25 23:12:35 +03008038 case EXIT_REASON_MONITOR_INSTRUCTION:
8039 return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
8040 case EXIT_REASON_PAUSE_INSTRUCTION:
8041 return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
8042 nested_cpu_has2(vmcs12,
8043 SECONDARY_EXEC_PAUSE_LOOP_EXITING);
8044 case EXIT_REASON_MCE_DURING_VMENTRY:
Joe Perches1d804d02015-03-30 16:46:09 -07008045 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008046 case EXIT_REASON_TPR_BELOW_THRESHOLD:
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008047 return nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW);
Nadav Har'El644d7112011-05-25 23:12:35 +03008048 case EXIT_REASON_APIC_ACCESS:
8049 return nested_cpu_has2(vmcs12,
8050 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
Wincy Van82f0dd42015-02-03 23:57:18 +08008051 case EXIT_REASON_APIC_WRITE:
Wincy Van608406e2015-02-03 23:57:51 +08008052 case EXIT_REASON_EOI_INDUCED:
8053 /* apic_write and eoi_induced should exit unconditionally. */
Joe Perches1d804d02015-03-30 16:46:09 -07008054 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008055 case EXIT_REASON_EPT_VIOLATION:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008056 /*
8057 * L0 always deals with the EPT violation. If nested EPT is
8058 * used, and the nested mmu code discovers that the address is
8059 * missing in the guest EPT table (EPT12), the EPT violation
8060 * will be injected with nested_ept_inject_page_fault()
8061 */
Joe Perches1d804d02015-03-30 16:46:09 -07008062 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008063 case EXIT_REASON_EPT_MISCONFIG:
Nadav Har'El2b1be672013-08-05 11:07:19 +03008064 /*
8065 * L2 never uses directly L1's EPT, but rather L0's own EPT
8066 * table (shadow on EPT) or a merged EPT table that L0 built
8067 * (EPT on EPT). So any problems with the structure of the
8068 * table is L0's fault.
8069 */
Joe Perches1d804d02015-03-30 16:46:09 -07008070 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008071 case EXIT_REASON_WBINVD:
8072 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
8073 case EXIT_REASON_XSETBV:
Joe Perches1d804d02015-03-30 16:46:09 -07008074 return true;
Wanpeng Li81dc01f2014-12-04 19:11:07 +08008075 case EXIT_REASON_XSAVES: case EXIT_REASON_XRSTORS:
8076 /*
8077 * This should never happen, since it is not possible to
8078 * set XSS to a non-zero value---neither in L1 nor in L2.
8079 * If if it were, XSS would have to be checked against
8080 * the XSS exit bitmap in vmcs12.
8081 */
8082 return nested_cpu_has2(vmcs12, SECONDARY_EXEC_XSAVES);
Wanpeng Li55123e32016-07-06 18:29:58 +08008083 case EXIT_REASON_PREEMPTION_TIMER:
8084 return false;
Nadav Har'El644d7112011-05-25 23:12:35 +03008085 default:
Joe Perches1d804d02015-03-30 16:46:09 -07008086 return true;
Nadav Har'El644d7112011-05-25 23:12:35 +03008087 }
8088}
8089
Avi Kivity586f9602010-11-18 13:09:54 +02008090static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
8091{
8092 *info1 = vmcs_readl(EXIT_QUALIFICATION);
8093 *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
8094}
8095
Kai Huanga3eaa862015-11-04 13:46:05 +08008096static void vmx_destroy_pml_buffer(struct vcpu_vmx *vmx)
Kai Huang843e4332015-01-28 10:54:28 +08008097{
Kai Huanga3eaa862015-11-04 13:46:05 +08008098 if (vmx->pml_pg) {
8099 __free_page(vmx->pml_pg);
8100 vmx->pml_pg = NULL;
8101 }
Kai Huang843e4332015-01-28 10:54:28 +08008102}
8103
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008104static void vmx_flush_pml_buffer(struct kvm_vcpu *vcpu)
Kai Huang843e4332015-01-28 10:54:28 +08008105{
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008106 struct vcpu_vmx *vmx = to_vmx(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008107 u64 *pml_buf;
8108 u16 pml_idx;
8109
8110 pml_idx = vmcs_read16(GUEST_PML_INDEX);
8111
8112 /* Do nothing if PML buffer is empty */
8113 if (pml_idx == (PML_ENTITY_NUM - 1))
8114 return;
8115
8116 /* PML index always points to next available PML buffer entity */
8117 if (pml_idx >= PML_ENTITY_NUM)
8118 pml_idx = 0;
8119 else
8120 pml_idx++;
8121
8122 pml_buf = page_address(vmx->pml_pg);
8123 for (; pml_idx < PML_ENTITY_NUM; pml_idx++) {
8124 u64 gpa;
8125
8126 gpa = pml_buf[pml_idx];
8127 WARN_ON(gpa & (PAGE_SIZE - 1));
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008128 kvm_vcpu_mark_page_dirty(vcpu, gpa >> PAGE_SHIFT);
Kai Huang843e4332015-01-28 10:54:28 +08008129 }
8130
8131 /* reset PML index */
8132 vmcs_write16(GUEST_PML_INDEX, PML_ENTITY_NUM - 1);
8133}
8134
8135/*
8136 * Flush all vcpus' PML buffer and update logged GPAs to dirty_bitmap.
8137 * Called before reporting dirty_bitmap to userspace.
8138 */
8139static void kvm_flush_pml_buffers(struct kvm *kvm)
8140{
8141 int i;
8142 struct kvm_vcpu *vcpu;
8143 /*
8144 * We only need to kick vcpu out of guest mode here, as PML buffer
8145 * is flushed at beginning of all VMEXITs, and it's obvious that only
8146 * vcpus running in guest are possible to have unflushed GPAs in PML
8147 * buffer.
8148 */
8149 kvm_for_each_vcpu(i, vcpu, kvm)
8150 kvm_vcpu_kick(vcpu);
8151}
8152
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008153static void vmx_dump_sel(char *name, uint32_t sel)
8154{
8155 pr_err("%s sel=0x%04x, attr=0x%05x, limit=0x%08x, base=0x%016lx\n",
8156 name, vmcs_read32(sel),
8157 vmcs_read32(sel + GUEST_ES_AR_BYTES - GUEST_ES_SELECTOR),
8158 vmcs_read32(sel + GUEST_ES_LIMIT - GUEST_ES_SELECTOR),
8159 vmcs_readl(sel + GUEST_ES_BASE - GUEST_ES_SELECTOR));
8160}
8161
8162static void vmx_dump_dtsel(char *name, uint32_t limit)
8163{
8164 pr_err("%s limit=0x%08x, base=0x%016lx\n",
8165 name, vmcs_read32(limit),
8166 vmcs_readl(limit + GUEST_GDTR_BASE - GUEST_GDTR_LIMIT));
8167}
8168
8169static void dump_vmcs(void)
8170{
8171 u32 vmentry_ctl = vmcs_read32(VM_ENTRY_CONTROLS);
8172 u32 vmexit_ctl = vmcs_read32(VM_EXIT_CONTROLS);
8173 u32 cpu_based_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
8174 u32 pin_based_exec_ctrl = vmcs_read32(PIN_BASED_VM_EXEC_CONTROL);
8175 u32 secondary_exec_control = 0;
8176 unsigned long cr4 = vmcs_readl(GUEST_CR4);
Paolo Bonzinif3531052015-12-03 15:49:56 +01008177 u64 efer = vmcs_read64(GUEST_IA32_EFER);
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008178 int i, n;
8179
8180 if (cpu_has_secondary_exec_ctrls())
8181 secondary_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8182
8183 pr_err("*** Guest State ***\n");
8184 pr_err("CR0: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8185 vmcs_readl(GUEST_CR0), vmcs_readl(CR0_READ_SHADOW),
8186 vmcs_readl(CR0_GUEST_HOST_MASK));
8187 pr_err("CR4: actual=0x%016lx, shadow=0x%016lx, gh_mask=%016lx\n",
8188 cr4, vmcs_readl(CR4_READ_SHADOW), vmcs_readl(CR4_GUEST_HOST_MASK));
8189 pr_err("CR3 = 0x%016lx\n", vmcs_readl(GUEST_CR3));
8190 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT) &&
8191 (cr4 & X86_CR4_PAE) && !(efer & EFER_LMA))
8192 {
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008193 pr_err("PDPTR0 = 0x%016llx PDPTR1 = 0x%016llx\n",
8194 vmcs_read64(GUEST_PDPTR0), vmcs_read64(GUEST_PDPTR1));
8195 pr_err("PDPTR2 = 0x%016llx PDPTR3 = 0x%016llx\n",
8196 vmcs_read64(GUEST_PDPTR2), vmcs_read64(GUEST_PDPTR3));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008197 }
8198 pr_err("RSP = 0x%016lx RIP = 0x%016lx\n",
8199 vmcs_readl(GUEST_RSP), vmcs_readl(GUEST_RIP));
8200 pr_err("RFLAGS=0x%08lx DR7 = 0x%016lx\n",
8201 vmcs_readl(GUEST_RFLAGS), vmcs_readl(GUEST_DR7));
8202 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8203 vmcs_readl(GUEST_SYSENTER_ESP),
8204 vmcs_read32(GUEST_SYSENTER_CS), vmcs_readl(GUEST_SYSENTER_EIP));
8205 vmx_dump_sel("CS: ", GUEST_CS_SELECTOR);
8206 vmx_dump_sel("DS: ", GUEST_DS_SELECTOR);
8207 vmx_dump_sel("SS: ", GUEST_SS_SELECTOR);
8208 vmx_dump_sel("ES: ", GUEST_ES_SELECTOR);
8209 vmx_dump_sel("FS: ", GUEST_FS_SELECTOR);
8210 vmx_dump_sel("GS: ", GUEST_GS_SELECTOR);
8211 vmx_dump_dtsel("GDTR:", GUEST_GDTR_LIMIT);
8212 vmx_dump_sel("LDTR:", GUEST_LDTR_SELECTOR);
8213 vmx_dump_dtsel("IDTR:", GUEST_IDTR_LIMIT);
8214 vmx_dump_sel("TR: ", GUEST_TR_SELECTOR);
8215 if ((vmexit_ctl & (VM_EXIT_SAVE_IA32_PAT | VM_EXIT_SAVE_IA32_EFER)) ||
8216 (vmentry_ctl & (VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_LOAD_IA32_EFER)))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008217 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8218 efer, vmcs_read64(GUEST_IA32_PAT));
8219 pr_err("DebugCtl = 0x%016llx DebugExceptions = 0x%016lx\n",
8220 vmcs_read64(GUEST_IA32_DEBUGCTL),
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008221 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS));
8222 if (vmentry_ctl & VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008223 pr_err("PerfGlobCtl = 0x%016llx\n",
8224 vmcs_read64(GUEST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008225 if (vmentry_ctl & VM_ENTRY_LOAD_BNDCFGS)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008226 pr_err("BndCfgS = 0x%016llx\n", vmcs_read64(GUEST_BNDCFGS));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008227 pr_err("Interruptibility = %08x ActivityState = %08x\n",
8228 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO),
8229 vmcs_read32(GUEST_ACTIVITY_STATE));
8230 if (secondary_exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY)
8231 pr_err("InterruptStatus = %04x\n",
8232 vmcs_read16(GUEST_INTR_STATUS));
8233
8234 pr_err("*** Host State ***\n");
8235 pr_err("RIP = 0x%016lx RSP = 0x%016lx\n",
8236 vmcs_readl(HOST_RIP), vmcs_readl(HOST_RSP));
8237 pr_err("CS=%04x SS=%04x DS=%04x ES=%04x FS=%04x GS=%04x TR=%04x\n",
8238 vmcs_read16(HOST_CS_SELECTOR), vmcs_read16(HOST_SS_SELECTOR),
8239 vmcs_read16(HOST_DS_SELECTOR), vmcs_read16(HOST_ES_SELECTOR),
8240 vmcs_read16(HOST_FS_SELECTOR), vmcs_read16(HOST_GS_SELECTOR),
8241 vmcs_read16(HOST_TR_SELECTOR));
8242 pr_err("FSBase=%016lx GSBase=%016lx TRBase=%016lx\n",
8243 vmcs_readl(HOST_FS_BASE), vmcs_readl(HOST_GS_BASE),
8244 vmcs_readl(HOST_TR_BASE));
8245 pr_err("GDTBase=%016lx IDTBase=%016lx\n",
8246 vmcs_readl(HOST_GDTR_BASE), vmcs_readl(HOST_IDTR_BASE));
8247 pr_err("CR0=%016lx CR3=%016lx CR4=%016lx\n",
8248 vmcs_readl(HOST_CR0), vmcs_readl(HOST_CR3),
8249 vmcs_readl(HOST_CR4));
8250 pr_err("Sysenter RSP=%016lx CS:RIP=%04x:%016lx\n",
8251 vmcs_readl(HOST_IA32_SYSENTER_ESP),
8252 vmcs_read32(HOST_IA32_SYSENTER_CS),
8253 vmcs_readl(HOST_IA32_SYSENTER_EIP));
8254 if (vmexit_ctl & (VM_EXIT_LOAD_IA32_PAT | VM_EXIT_LOAD_IA32_EFER))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008255 pr_err("EFER = 0x%016llx PAT = 0x%016llx\n",
8256 vmcs_read64(HOST_IA32_EFER),
8257 vmcs_read64(HOST_IA32_PAT));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008258 if (vmexit_ctl & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008259 pr_err("PerfGlobCtl = 0x%016llx\n",
8260 vmcs_read64(HOST_IA32_PERF_GLOBAL_CTRL));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008261
8262 pr_err("*** Control State ***\n");
8263 pr_err("PinBased=%08x CPUBased=%08x SecondaryExec=%08x\n",
8264 pin_based_exec_ctrl, cpu_based_exec_ctrl, secondary_exec_control);
8265 pr_err("EntryControls=%08x ExitControls=%08x\n", vmentry_ctl, vmexit_ctl);
8266 pr_err("ExceptionBitmap=%08x PFECmask=%08x PFECmatch=%08x\n",
8267 vmcs_read32(EXCEPTION_BITMAP),
8268 vmcs_read32(PAGE_FAULT_ERROR_CODE_MASK),
8269 vmcs_read32(PAGE_FAULT_ERROR_CODE_MATCH));
8270 pr_err("VMEntry: intr_info=%08x errcode=%08x ilen=%08x\n",
8271 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8272 vmcs_read32(VM_ENTRY_EXCEPTION_ERROR_CODE),
8273 vmcs_read32(VM_ENTRY_INSTRUCTION_LEN));
8274 pr_err("VMExit: intr_info=%08x errcode=%08x ilen=%08x\n",
8275 vmcs_read32(VM_EXIT_INTR_INFO),
8276 vmcs_read32(VM_EXIT_INTR_ERROR_CODE),
8277 vmcs_read32(VM_EXIT_INSTRUCTION_LEN));
8278 pr_err(" reason=%08x qualification=%016lx\n",
8279 vmcs_read32(VM_EXIT_REASON), vmcs_readl(EXIT_QUALIFICATION));
8280 pr_err("IDTVectoring: info=%08x errcode=%08x\n",
8281 vmcs_read32(IDT_VECTORING_INFO_FIELD),
8282 vmcs_read32(IDT_VECTORING_ERROR_CODE));
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008283 pr_err("TSC Offset = 0x%016llx\n", vmcs_read64(TSC_OFFSET));
Haozhong Zhang8cfe9862015-10-20 15:39:12 +08008284 if (secondary_exec_control & SECONDARY_EXEC_TSC_SCALING)
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008285 pr_err("TSC Multiplier = 0x%016llx\n",
8286 vmcs_read64(TSC_MULTIPLIER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008287 if (cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW)
8288 pr_err("TPR Threshold = 0x%02x\n", vmcs_read32(TPR_THRESHOLD));
8289 if (pin_based_exec_ctrl & PIN_BASED_POSTED_INTR)
8290 pr_err("PostedIntrVec = 0x%02x\n", vmcs_read16(POSTED_INTR_NV));
8291 if ((secondary_exec_control & SECONDARY_EXEC_ENABLE_EPT))
Paolo Bonzini845c5b42015-12-03 15:51:00 +01008292 pr_err("EPT pointer = 0x%016llx\n", vmcs_read64(EPT_POINTER));
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008293 n = vmcs_read32(CR3_TARGET_COUNT);
8294 for (i = 0; i + 1 < n; i += 4)
8295 pr_err("CR3 target%u=%016lx target%u=%016lx\n",
8296 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2),
8297 i + 1, vmcs_readl(CR3_TARGET_VALUE0 + i * 2 + 2));
8298 if (i < n)
8299 pr_err("CR3 target%u=%016lx\n",
8300 i, vmcs_readl(CR3_TARGET_VALUE0 + i * 2));
8301 if (secondary_exec_control & SECONDARY_EXEC_PAUSE_LOOP_EXITING)
8302 pr_err("PLE Gap=%08x Window=%08x\n",
8303 vmcs_read32(PLE_GAP), vmcs_read32(PLE_WINDOW));
8304 if (secondary_exec_control & SECONDARY_EXEC_ENABLE_VPID)
8305 pr_err("Virtual processor ID = 0x%04x\n",
8306 vmcs_read16(VIRTUAL_PROCESSOR_ID));
8307}
8308
Avi Kivity6aa8b732006-12-10 02:21:36 -08008309/*
8310 * The guest has exited. See if we can fix it or if we need userspace
8311 * assistance.
8312 */
Avi Kivity851ba692009-08-24 11:10:17 +03008313static int vmx_handle_exit(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008314{
Avi Kivity29bd8a72007-09-10 17:27:03 +03008315 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andi Kleena0861c02009-06-08 17:37:09 +08008316 u32 exit_reason = vmx->exit_reason;
Avi Kivity1155f762007-11-22 11:30:47 +02008317 u32 vectoring_info = vmx->idt_vectoring_info;
Avi Kivity29bd8a72007-09-10 17:27:03 +03008318
Paolo Bonzini8b89fe12015-12-10 18:37:32 +01008319 trace_kvm_exit(exit_reason, vcpu, KVM_ISA_VMX);
8320
Kai Huang843e4332015-01-28 10:54:28 +08008321 /*
8322 * Flush logged GPAs PML buffer, this will make dirty_bitmap more
8323 * updated. Another good is, in kvm_vm_ioctl_get_dirty_log, before
8324 * querying dirty_bitmap, we only need to kick all vcpus out of guest
8325 * mode as if vcpus is in root mode, the PML buffer must has been
8326 * flushed already.
8327 */
8328 if (enable_pml)
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02008329 vmx_flush_pml_buffer(vcpu);
Kai Huang843e4332015-01-28 10:54:28 +08008330
Mohammed Gamal80ced182009-09-01 12:48:18 +02008331 /* If guest state is invalid, start emulating */
Gleb Natapov14168782013-01-21 15:36:49 +02008332 if (vmx->emulation_required)
Mohammed Gamal80ced182009-09-01 12:48:18 +02008333 return handle_invalid_guest_state(vcpu);
Guillaume Thouvenin1d5a4d92008-10-29 09:39:42 +01008334
Nadav Har'El644d7112011-05-25 23:12:35 +03008335 if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
Jan Kiszka533558b2014-01-04 18:47:20 +01008336 nested_vmx_vmexit(vcpu, exit_reason,
8337 vmcs_read32(VM_EXIT_INTR_INFO),
8338 vmcs_readl(EXIT_QUALIFICATION));
Nadav Har'El644d7112011-05-25 23:12:35 +03008339 return 1;
8340 }
8341
Mohammed Gamal51207022010-05-31 22:40:54 +03008342 if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
Paolo Bonzini4eb64dc2015-04-30 12:57:28 +02008343 dump_vmcs();
Mohammed Gamal51207022010-05-31 22:40:54 +03008344 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8345 vcpu->run->fail_entry.hardware_entry_failure_reason
8346 = exit_reason;
8347 return 0;
8348 }
8349
Avi Kivity29bd8a72007-09-10 17:27:03 +03008350 if (unlikely(vmx->fail)) {
Avi Kivity851ba692009-08-24 11:10:17 +03008351 vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
8352 vcpu->run->fail_entry.hardware_entry_failure_reason
Avi Kivity29bd8a72007-09-10 17:27:03 +03008353 = vmcs_read32(VM_INSTRUCTION_ERROR);
8354 return 0;
8355 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008356
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008357 /*
8358 * Note:
8359 * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
8360 * delivery event since it indicates guest is accessing MMIO.
8361 * The vm-exit can be triggered again after return to guest that
8362 * will cause infinite loop.
8363 */
Mike Dayd77c26f2007-10-08 09:02:08 -04008364 if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
Sheng Yang14394422008-04-28 12:24:45 +08008365 (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
Jan Kiszka60637aa2008-09-26 09:30:47 +02008366 exit_reason != EXIT_REASON_EPT_VIOLATION &&
Cao, Leib244c9f2016-07-15 13:54:04 +00008367 exit_reason != EXIT_REASON_PML_FULL &&
Xiao Guangrongb9bf6882012-10-17 13:46:52 +08008368 exit_reason != EXIT_REASON_TASK_SWITCH)) {
8369 vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
8370 vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
8371 vcpu->run->internal.ndata = 2;
8372 vcpu->run->internal.data[0] = vectoring_info;
8373 vcpu->run->internal.data[1] = exit_reason;
8374 return 0;
8375 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008376
Nadav Har'El644d7112011-05-25 23:12:35 +03008377 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
8378 !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
Nadav Har'Elf5c43682013-08-05 11:07:20 +03008379 get_vmcs12(vcpu))))) {
Gleb Natapovc4282df2009-04-21 17:45:07 +03008380 if (vmx_interrupt_allowed(vcpu)) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008381 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008382 } else if (vmx->vnmi_blocked_time > 1000000000LL &&
Jan Kiszka45312202008-12-11 16:54:54 +01008383 vcpu->arch.nmi_pending) {
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008384 /*
8385 * This CPU don't support us in finding the end of an
8386 * NMI-blocked window if the guest runs with IRQs
8387 * disabled. So we pull the trigger after 1 s of
8388 * futile waiting, but inform the user about this.
8389 */
8390 printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
8391 "state on VCPU %d after 1 s timeout\n",
8392 __func__, vcpu->vcpu_id);
8393 vmx->soft_vnmi_blocked = 0;
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008394 }
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008395 }
8396
Avi Kivity6aa8b732006-12-10 02:21:36 -08008397 if (exit_reason < kvm_vmx_max_exit_handlers
8398 && kvm_vmx_exit_handlers[exit_reason])
Avi Kivity851ba692009-08-24 11:10:17 +03008399 return kvm_vmx_exit_handlers[exit_reason](vcpu);
Avi Kivity6aa8b732006-12-10 02:21:36 -08008400 else {
Michael S. Tsirkin2bc19dc2014-09-18 16:21:16 +03008401 WARN_ONCE(1, "vmx: unexpected exit reason 0x%x\n", exit_reason);
8402 kvm_queue_exception(vcpu, UD_VECTOR);
8403 return 1;
Avi Kivity6aa8b732006-12-10 02:21:36 -08008404 }
Avi Kivity6aa8b732006-12-10 02:21:36 -08008405}
8406
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008407static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008408{
Wanpeng Lia7c0b072014-08-21 19:46:50 +08008409 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
8410
8411 if (is_guest_mode(vcpu) &&
8412 nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
8413 return;
8414
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008415 if (irr == -1 || tpr < irr) {
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008416 vmcs_write32(TPR_THRESHOLD, 0);
8417 return;
8418 }
8419
Gleb Natapov95ba8273132009-04-21 17:45:08 +03008420 vmcs_write32(TPR_THRESHOLD, irr);
Yang, Sheng6e5d8652007-09-12 18:03:11 +08008421}
8422
Yang Zhang8d146952013-01-25 10:18:50 +08008423static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
8424{
8425 u32 sec_exec_control;
8426
8427 /*
8428 * There is not point to enable virtualize x2apic without enable
8429 * apicv
8430 */
Yang Zhangc7c9c562013-01-25 10:18:51 +08008431 if (!cpu_has_vmx_virtualize_x2apic_mode() ||
Andrey Smetanind62caab2015-11-10 15:36:33 +03008432 !kvm_vcpu_apicv_active(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008433 return;
8434
Paolo Bonzini35754c92015-07-29 12:05:37 +02008435 if (!cpu_need_tpr_shadow(vcpu))
Yang Zhang8d146952013-01-25 10:18:50 +08008436 return;
8437
8438 sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
8439
8440 if (set) {
8441 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8442 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8443 } else {
8444 sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
8445 sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
8446 }
8447 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
8448
8449 vmx_set_msr_bitmap(vcpu);
8450}
8451
Tang Chen38b99172014-09-24 15:57:54 +08008452static void vmx_set_apic_access_page_addr(struct kvm_vcpu *vcpu, hpa_t hpa)
8453{
8454 struct vcpu_vmx *vmx = to_vmx(vcpu);
8455
8456 /*
8457 * Currently we do not handle the nested case where L2 has an
8458 * APIC access page of its own; that page is still pinned.
8459 * Hence, we skip the case where the VCPU is in guest mode _and_
8460 * L1 prepared an APIC access page for L2.
8461 *
8462 * For the case where L1 and L2 share the same APIC access page
8463 * (flexpriority=Y but SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES clear
8464 * in the vmcs12), this function will only update either the vmcs01
8465 * or the vmcs02. If the former, the vmcs02 will be updated by
8466 * prepare_vmcs02. If the latter, the vmcs01 will be updated in
8467 * the next L2->L1 exit.
8468 */
8469 if (!is_guest_mode(vcpu) ||
David Matlack4f2777b2016-07-13 17:16:37 -07008470 !nested_cpu_has2(get_vmcs12(&vmx->vcpu),
Tang Chen38b99172014-09-24 15:57:54 +08008471 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
8472 vmcs_write64(APIC_ACCESS_ADDR, hpa);
8473}
8474
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008475static void vmx_hwapic_isr_update(struct kvm_vcpu *vcpu, int max_isr)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008476{
8477 u16 status;
8478 u8 old;
8479
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008480 if (max_isr == -1)
8481 max_isr = 0;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008482
8483 status = vmcs_read16(GUEST_INTR_STATUS);
8484 old = status >> 8;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008485 if (max_isr != old) {
Yang Zhangc7c9c562013-01-25 10:18:51 +08008486 status &= 0xff;
Paolo Bonzini67c9ddd2016-05-10 17:01:23 +02008487 status |= max_isr << 8;
Yang Zhangc7c9c562013-01-25 10:18:51 +08008488 vmcs_write16(GUEST_INTR_STATUS, status);
8489 }
8490}
8491
8492static void vmx_set_rvi(int vector)
8493{
8494 u16 status;
8495 u8 old;
8496
Wei Wang4114c272014-11-05 10:53:43 +08008497 if (vector == -1)
8498 vector = 0;
8499
Yang Zhangc7c9c562013-01-25 10:18:51 +08008500 status = vmcs_read16(GUEST_INTR_STATUS);
8501 old = (u8)status & 0xff;
8502 if ((u8)vector != old) {
8503 status &= ~0xff;
8504 status |= (u8)vector;
8505 vmcs_write16(GUEST_INTR_STATUS, status);
8506 }
8507}
8508
8509static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
8510{
Wanpeng Li963fee12014-07-17 19:03:00 +08008511 if (!is_guest_mode(vcpu)) {
8512 vmx_set_rvi(max_irr);
8513 return;
8514 }
8515
Wei Wang4114c272014-11-05 10:53:43 +08008516 if (max_irr == -1)
8517 return;
8518
Wanpeng Li963fee12014-07-17 19:03:00 +08008519 /*
Wei Wang4114c272014-11-05 10:53:43 +08008520 * In guest mode. If a vmexit is needed, vmx_check_nested_events
8521 * handles it.
8522 */
8523 if (nested_exit_on_intr(vcpu))
8524 return;
8525
8526 /*
8527 * Else, fall back to pre-APICv interrupt injection since L2
Wanpeng Li963fee12014-07-17 19:03:00 +08008528 * is run without virtual interrupt delivery.
8529 */
8530 if (!kvm_event_needs_reinjection(vcpu) &&
8531 vmx_interrupt_allowed(vcpu)) {
8532 kvm_queue_interrupt(vcpu, max_irr, false);
8533 vmx_inject_irq(vcpu);
8534 }
Yang Zhangc7c9c562013-01-25 10:18:51 +08008535}
8536
Andrey Smetanin63086302015-11-10 15:36:32 +03008537static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
Yang Zhangc7c9c562013-01-25 10:18:51 +08008538{
Andrey Smetanind62caab2015-11-10 15:36:33 +03008539 if (!kvm_vcpu_apicv_active(vcpu))
Yang Zhang3d81bc72013-04-11 19:25:13 +08008540 return;
8541
Yang Zhangc7c9c562013-01-25 10:18:51 +08008542 vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
8543 vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
8544 vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
8545 vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
8546}
8547
Avi Kivity51aa01d2010-07-20 14:31:20 +03008548static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
Avi Kivitycf393f72008-07-01 16:20:21 +03008549{
Avi Kivity00eba012011-03-07 17:24:54 +02008550 u32 exit_intr_info;
8551
8552 if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
8553 || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
8554 return;
8555
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008556 vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivity00eba012011-03-07 17:24:54 +02008557 exit_intr_info = vmx->exit_intr_info;
Andi Kleena0861c02009-06-08 17:37:09 +08008558
8559 /* Handle machine checks before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008560 if (is_machine_check(exit_intr_info))
Andi Kleena0861c02009-06-08 17:37:09 +08008561 kvm_machine_check();
8562
Gleb Natapov20f65982009-05-11 13:35:55 +03008563 /* We need to handle NMIs before interrupts are enabled */
Avi Kivity00eba012011-03-07 17:24:54 +02008564 if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008565 (exit_intr_info & INTR_INFO_VALID_MASK)) {
8566 kvm_before_handle_nmi(&vmx->vcpu);
Gleb Natapov20f65982009-05-11 13:35:55 +03008567 asm("int $2");
Zhang, Yanminff9d07a2010-04-19 13:32:45 +08008568 kvm_after_handle_nmi(&vmx->vcpu);
8569 }
Avi Kivity51aa01d2010-07-20 14:31:20 +03008570}
Gleb Natapov20f65982009-05-11 13:35:55 +03008571
Yang Zhanga547c6d2013-04-11 19:25:10 +08008572static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
8573{
8574 u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Chris J Arges3f62de52016-01-22 15:44:38 -06008575 register void *__sp asm(_ASM_SP);
Yang Zhanga547c6d2013-04-11 19:25:10 +08008576
8577 /*
8578 * If external interrupt exists, IF bit is set in rflags/eflags on the
8579 * interrupt stack frame, and interrupt will be enabled on a return
8580 * from interrupt handler.
8581 */
8582 if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
8583 == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
8584 unsigned int vector;
8585 unsigned long entry;
8586 gate_desc *desc;
8587 struct vcpu_vmx *vmx = to_vmx(vcpu);
8588#ifdef CONFIG_X86_64
8589 unsigned long tmp;
8590#endif
8591
8592 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8593 desc = (gate_desc *)vmx->host_idt_base + vector;
8594 entry = gate_offset(*desc);
8595 asm volatile(
8596#ifdef CONFIG_X86_64
8597 "mov %%" _ASM_SP ", %[sp]\n\t"
8598 "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
8599 "push $%c[ss]\n\t"
8600 "push %[sp]\n\t"
8601#endif
8602 "pushf\n\t"
Yang Zhanga547c6d2013-04-11 19:25:10 +08008603 __ASM_SIZE(push) " $%c[cs]\n\t"
8604 "call *%[entry]\n\t"
8605 :
8606#ifdef CONFIG_X86_64
Chris J Arges3f62de52016-01-22 15:44:38 -06008607 [sp]"=&r"(tmp),
Yang Zhanga547c6d2013-04-11 19:25:10 +08008608#endif
Chris J Arges3f62de52016-01-22 15:44:38 -06008609 "+r"(__sp)
Yang Zhanga547c6d2013-04-11 19:25:10 +08008610 :
8611 [entry]"r"(entry),
8612 [ss]"i"(__KERNEL_DS),
8613 [cs]"i"(__KERNEL_CS)
8614 );
Paolo Bonzinif2485b32016-06-15 15:23:11 +02008615 }
Yang Zhanga547c6d2013-04-11 19:25:10 +08008616}
8617
Paolo Bonzini6d396b52015-04-01 14:25:33 +02008618static bool vmx_has_high_real_mode_segbase(void)
8619{
8620 return enable_unrestricted_guest || emulate_invalid_guest_state;
8621}
8622
Liu, Jinsongda8999d2014-02-24 10:55:46 +00008623static bool vmx_mpx_supported(void)
8624{
8625 return (vmcs_config.vmexit_ctrl & VM_EXIT_CLEAR_BNDCFGS) &&
8626 (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_BNDCFGS);
8627}
8628
Wanpeng Li55412b22014-12-02 19:21:30 +08008629static bool vmx_xsaves_supported(void)
8630{
8631 return vmcs_config.cpu_based_2nd_exec_ctrl &
8632 SECONDARY_EXEC_XSAVES;
8633}
8634
Avi Kivity51aa01d2010-07-20 14:31:20 +03008635static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
8636{
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008637 u32 exit_intr_info;
Avi Kivity51aa01d2010-07-20 14:31:20 +03008638 bool unblock_nmi;
8639 u8 vector;
8640 bool idtv_info_valid;
8641
8642 idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Gleb Natapov20f65982009-05-11 13:35:55 +03008643
Avi Kivitycf393f72008-07-01 16:20:21 +03008644 if (cpu_has_virtual_nmis()) {
Avi Kivity9d58b932011-03-07 16:52:07 +02008645 if (vmx->nmi_known_unmasked)
8646 return;
Avi Kivityc5ca8e52011-03-07 17:37:37 +02008647 /*
8648 * Can't use vmx->exit_intr_info since we're not sure what
8649 * the exit reason is.
8650 */
8651 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
Avi Kivitycf393f72008-07-01 16:20:21 +03008652 unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
8653 vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
8654 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008655 * SDM 3: 27.7.1.2 (September 2008)
Avi Kivitycf393f72008-07-01 16:20:21 +03008656 * Re-set bit "block by NMI" before VM entry if vmexit caused by
8657 * a guest IRET fault.
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008658 * SDM 3: 23.2.2 (September 2008)
8659 * Bit 12 is undefined in any of the following cases:
8660 * If the VM exit sets the valid bit in the IDT-vectoring
8661 * information field.
8662 * If the VM exit is due to a double fault.
Avi Kivitycf393f72008-07-01 16:20:21 +03008663 */
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008664 if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
8665 vector != DF_VECTOR && !idtv_info_valid)
Avi Kivitycf393f72008-07-01 16:20:21 +03008666 vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
8667 GUEST_INTR_STATE_NMI);
Avi Kivity9d58b932011-03-07 16:52:07 +02008668 else
8669 vmx->nmi_known_unmasked =
8670 !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
8671 & GUEST_INTR_STATE_NMI);
Jan Kiszka3b86cd92008-09-26 09:30:57 +02008672 } else if (unlikely(vmx->soft_vnmi_blocked))
8673 vmx->vnmi_blocked_time +=
8674 ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
Avi Kivity51aa01d2010-07-20 14:31:20 +03008675}
8676
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008677static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
Avi Kivity83422e12010-07-20 14:43:23 +03008678 u32 idt_vectoring_info,
8679 int instr_len_field,
8680 int error_code_field)
Avi Kivity51aa01d2010-07-20 14:31:20 +03008681{
Avi Kivity51aa01d2010-07-20 14:31:20 +03008682 u8 vector;
8683 int type;
8684 bool idtv_info_valid;
8685
8686 idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
Avi Kivity668f6122008-07-02 09:28:55 +03008687
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008688 vcpu->arch.nmi_injected = false;
8689 kvm_clear_exception_queue(vcpu);
8690 kvm_clear_interrupt_queue(vcpu);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008691
8692 if (!idtv_info_valid)
8693 return;
8694
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008695 kvm_make_request(KVM_REQ_EVENT, vcpu);
Avi Kivity3842d132010-07-27 12:30:24 +03008696
Avi Kivity668f6122008-07-02 09:28:55 +03008697 vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
8698 type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008699
Gleb Natapov64a7ec02009-03-30 16:03:29 +03008700 switch (type) {
Gleb Natapov37b96e92009-03-30 16:03:13 +03008701 case INTR_TYPE_NMI_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008702 vcpu->arch.nmi_injected = true;
Avi Kivity668f6122008-07-02 09:28:55 +03008703 /*
Gleb Natapov7b4a25c2009-03-30 16:03:08 +03008704 * SDM 3: 27.7.1.2 (September 2008)
Gleb Natapov37b96e92009-03-30 16:03:13 +03008705 * Clear bit "block by NMI" before VM entry if a NMI
8706 * delivery faulted.
Avi Kivity668f6122008-07-02 09:28:55 +03008707 */
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008708 vmx_set_nmi_mask(vcpu, false);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008709 break;
Gleb Natapov37b96e92009-03-30 16:03:13 +03008710 case INTR_TYPE_SOFT_EXCEPTION:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008711 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008712 /* fall through */
8713 case INTR_TYPE_HARD_EXCEPTION:
Avi Kivity35920a32008-07-03 14:50:12 +03008714 if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
Avi Kivity83422e12010-07-20 14:43:23 +03008715 u32 err = vmcs_read32(error_code_field);
Gleb Natapov851eb6672013-09-25 12:51:34 +03008716 kvm_requeue_exception_e(vcpu, vector, err);
Avi Kivity35920a32008-07-03 14:50:12 +03008717 } else
Gleb Natapov851eb6672013-09-25 12:51:34 +03008718 kvm_requeue_exception(vcpu, vector);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008719 break;
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008720 case INTR_TYPE_SOFT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008721 vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
Gleb Natapov66fd3f72009-05-11 13:35:50 +03008722 /* fall through */
Gleb Natapov37b96e92009-03-30 16:03:13 +03008723 case INTR_TYPE_EXT_INTR:
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008724 kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
Gleb Natapov37b96e92009-03-30 16:03:13 +03008725 break;
8726 default:
8727 break;
Avi Kivityf7d92382008-07-03 16:14:28 +03008728 }
Avi Kivitycf393f72008-07-01 16:20:21 +03008729}
8730
Avi Kivity83422e12010-07-20 14:43:23 +03008731static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
8732{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008733 __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
Avi Kivity83422e12010-07-20 14:43:23 +03008734 VM_EXIT_INSTRUCTION_LEN,
8735 IDT_VECTORING_ERROR_CODE);
8736}
8737
Avi Kivityb463a6f2010-07-20 15:06:17 +03008738static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
8739{
Jan Kiszka3ab66e82013-02-20 14:03:24 +01008740 __vmx_complete_interrupts(vcpu,
Avi Kivityb463a6f2010-07-20 15:06:17 +03008741 vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
8742 VM_ENTRY_INSTRUCTION_LEN,
8743 VM_ENTRY_EXCEPTION_ERROR_CODE);
8744
8745 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
8746}
8747
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008748static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
8749{
8750 int i, nr_msrs;
8751 struct perf_guest_switch_msr *msrs;
8752
8753 msrs = perf_guest_get_msrs(&nr_msrs);
8754
8755 if (!msrs)
8756 return;
8757
8758 for (i = 0; i < nr_msrs; i++)
8759 if (msrs[i].host == msrs[i].guest)
8760 clear_atomic_switch_msr(vmx, msrs[i].msr);
8761 else
8762 add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
8763 msrs[i].host);
8764}
8765
Yunhong Jiang64672c92016-06-13 14:19:59 -07008766void vmx_arm_hv_timer(struct kvm_vcpu *vcpu)
8767{
8768 struct vcpu_vmx *vmx = to_vmx(vcpu);
8769 u64 tscl;
8770 u32 delta_tsc;
8771
8772 if (vmx->hv_deadline_tsc == -1)
8773 return;
8774
8775 tscl = rdtsc();
8776 if (vmx->hv_deadline_tsc > tscl)
8777 /* sure to be 32 bit only because checked on set_hv_timer */
8778 delta_tsc = (u32)((vmx->hv_deadline_tsc - tscl) >>
8779 cpu_preemption_timer_multi);
8780 else
8781 delta_tsc = 0;
8782
8783 vmcs_write32(VMX_PREEMPTION_TIMER_VALUE, delta_tsc);
8784}
8785
Lai Jiangshana3b5ba42011-02-11 14:29:40 +08008786static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
Avi Kivity6aa8b732006-12-10 02:21:36 -08008787{
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04008788 struct vcpu_vmx *vmx = to_vmx(vcpu);
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008789 unsigned long debugctlmsr, cr4;
Avi Kivity104f2262010-11-18 13:12:52 +02008790
8791 /* Record the guest's net vcpu time for enforced NMI injections. */
8792 if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
8793 vmx->entry_time = ktime_get();
8794
8795 /* Don't enter VMX if guest state is invalid, let the exit handler
8796 start emulation until we arrive back to a valid state */
Gleb Natapov14168782013-01-21 15:36:49 +02008797 if (vmx->emulation_required)
Avi Kivity104f2262010-11-18 13:12:52 +02008798 return;
8799
Radim Krčmářa7653ec2014-08-21 18:08:07 +02008800 if (vmx->ple_window_dirty) {
8801 vmx->ple_window_dirty = false;
8802 vmcs_write32(PLE_WINDOW, vmx->ple_window);
8803 }
8804
Abel Gordon012f83c2013-04-18 14:39:25 +03008805 if (vmx->nested.sync_shadow_vmcs) {
8806 copy_vmcs12_to_shadow(vmx);
8807 vmx->nested.sync_shadow_vmcs = false;
8808 }
8809
Avi Kivity104f2262010-11-18 13:12:52 +02008810 if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
8811 vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
8812 if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
8813 vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
8814
Andy Lutomirski1e02ce42014-10-24 15:58:08 -07008815 cr4 = cr4_read_shadow();
Andy Lutomirskid974baa2014-10-08 09:02:13 -07008816 if (unlikely(cr4 != vmx->host_state.vmcs_host_cr4)) {
8817 vmcs_writel(HOST_CR4, cr4);
8818 vmx->host_state.vmcs_host_cr4 = cr4;
8819 }
8820
Avi Kivity104f2262010-11-18 13:12:52 +02008821 /* When single-stepping over STI and MOV SS, we must clear the
8822 * corresponding interruptibility bits in the guest state. Otherwise
8823 * vmentry fails as it then expects bit 14 (BS) in pending debug
8824 * exceptions being set, but that's not correct for the guest debugging
8825 * case. */
8826 if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
8827 vmx_set_interrupt_shadow(vcpu, 0);
8828
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008829 if (vmx->guest_pkru_valid)
8830 __write_pkru(vmx->guest_pkru);
8831
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008832 atomic_switch_perf_msrs(vmx);
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008833 debugctlmsr = get_debugctlmsr();
Gleb Natapovd7cd9792011-10-05 14:01:23 +02008834
Yunhong Jiang64672c92016-06-13 14:19:59 -07008835 vmx_arm_hv_timer(vcpu);
8836
Nadav Har'Eld462b812011-05-24 15:26:10 +03008837 vmx->__launched = vmx->loaded_vmcs->launched;
Avi Kivity104f2262010-11-18 13:12:52 +02008838 asm(
Avi Kivity6aa8b732006-12-10 02:21:36 -08008839 /* Store host registers */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008840 "push %%" _ASM_DX "; push %%" _ASM_BP ";"
8841 "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
8842 "push %%" _ASM_CX " \n\t"
8843 "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008844 "je 1f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008845 "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008846 __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
Avi Kivity313dbd42008-07-17 18:04:30 +03008847 "1: \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008848 /* Reload cr2 if changed */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008849 "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
8850 "mov %%cr2, %%" _ASM_DX " \n\t"
8851 "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008852 "je 2f \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008853 "mov %%" _ASM_AX", %%cr2 \n\t"
Avi Kivityd3edefc2009-06-16 12:33:56 +03008854 "2: \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008855 /* Check if vmlaunch of vmresume is needed */
Avi Kivitye08aa782007-11-15 18:06:18 +02008856 "cmpl $0, %c[launched](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008857 /* Load guest registers. Don't clobber flags. */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008858 "mov %c[rax](%0), %%" _ASM_AX " \n\t"
8859 "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
8860 "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
8861 "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
8862 "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
8863 "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008864#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008865 "mov %c[r8](%0), %%r8 \n\t"
8866 "mov %c[r9](%0), %%r9 \n\t"
8867 "mov %c[r10](%0), %%r10 \n\t"
8868 "mov %c[r11](%0), %%r11 \n\t"
8869 "mov %c[r12](%0), %%r12 \n\t"
8870 "mov %c[r13](%0), %%r13 \n\t"
8871 "mov %c[r14](%0), %%r14 \n\t"
8872 "mov %c[r15](%0), %%r15 \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008873#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008874 "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
Avi Kivityc8019492008-07-14 14:44:59 +03008875
Avi Kivity6aa8b732006-12-10 02:21:36 -08008876 /* Enter guest mode */
Avi Kivity83287ea422012-09-16 15:10:57 +03008877 "jne 1f \n\t"
Avi Kivity4ecac3f2008-05-13 13:23:38 +03008878 __ex(ASM_VMX_VMLAUNCH) "\n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008879 "jmp 2f \n\t"
8880 "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
8881 "2: "
Avi Kivity6aa8b732006-12-10 02:21:36 -08008882 /* Save guest registers, load host registers, keep flags */
Avi Kivityb188c81f2012-09-16 15:10:58 +03008883 "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
Avi Kivity40712fa2011-01-06 18:09:12 +02008884 "pop %0 \n\t"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008885 "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
8886 "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
8887 __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
8888 "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
8889 "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
8890 "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
8891 "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008892#ifdef CONFIG_X86_64
Avi Kivitye08aa782007-11-15 18:06:18 +02008893 "mov %%r8, %c[r8](%0) \n\t"
8894 "mov %%r9, %c[r9](%0) \n\t"
8895 "mov %%r10, %c[r10](%0) \n\t"
8896 "mov %%r11, %c[r11](%0) \n\t"
8897 "mov %%r12, %c[r12](%0) \n\t"
8898 "mov %%r13, %c[r13](%0) \n\t"
8899 "mov %%r14, %c[r14](%0) \n\t"
8900 "mov %%r15, %c[r15](%0) \n\t"
Avi Kivity6aa8b732006-12-10 02:21:36 -08008901#endif
Avi Kivityb188c81f2012-09-16 15:10:58 +03008902 "mov %%cr2, %%" _ASM_AX " \n\t"
8903 "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
Avi Kivityc8019492008-07-14 14:44:59 +03008904
Avi Kivityb188c81f2012-09-16 15:10:58 +03008905 "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
Avi Kivitye08aa782007-11-15 18:06:18 +02008906 "setbe %c[fail](%0) \n\t"
Avi Kivity83287ea422012-09-16 15:10:57 +03008907 ".pushsection .rodata \n\t"
8908 ".global vmx_return \n\t"
8909 "vmx_return: " _ASM_PTR " 2b \n\t"
8910 ".popsection"
Avi Kivitye08aa782007-11-15 18:06:18 +02008911 : : "c"(vmx), "d"((unsigned long)HOST_RSP),
Nadav Har'Eld462b812011-05-24 15:26:10 +03008912 [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
Avi Kivitye08aa782007-11-15 18:06:18 +02008913 [fail]"i"(offsetof(struct vcpu_vmx, fail)),
Avi Kivity313dbd42008-07-17 18:04:30 +03008914 [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008915 [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
8916 [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
8917 [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
8918 [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
8919 [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
8920 [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
8921 [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
Avi Kivity05b3e0c2006-12-13 00:33:45 -08008922#ifdef CONFIG_X86_64
Zhang Xiantaoad312c72007-12-13 23:50:52 +08008923 [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
8924 [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
8925 [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
8926 [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
8927 [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
8928 [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
8929 [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
8930 [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
Avi Kivity6aa8b732006-12-10 02:21:36 -08008931#endif
Avi Kivity40712fa2011-01-06 18:09:12 +02008932 [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
8933 [wordsize]"i"(sizeof(ulong))
Laurent Vivierc2036302007-10-25 14:18:52 +02008934 : "cc", "memory"
8935#ifdef CONFIG_X86_64
Avi Kivityb188c81f2012-09-16 15:10:58 +03008936 , "rax", "rbx", "rdi", "rsi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008937 , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
Avi Kivityb188c81f2012-09-16 15:10:58 +03008938#else
8939 , "eax", "ebx", "edi", "esi"
Laurent Vivierc2036302007-10-25 14:18:52 +02008940#endif
8941 );
Avi Kivity6aa8b732006-12-10 02:21:36 -08008942
Gleb Natapov2a7921b2012-08-12 16:12:29 +03008943 /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
8944 if (debugctlmsr)
8945 update_debugctlmsr(debugctlmsr);
8946
Avi Kivityaa67f602012-08-01 16:48:03 +03008947#ifndef CONFIG_X86_64
8948 /*
8949 * The sysexit path does not restore ds/es, so we must set them to
8950 * a reasonable value ourselves.
8951 *
8952 * We can't defer this to vmx_load_host_state() since that function
8953 * may be executed in interrupt context, which saves and restore segments
8954 * around it, nullifying its effect.
8955 */
8956 loadsegment(ds, __USER_DS);
8957 loadsegment(es, __USER_DS);
8958#endif
8959
Avi Kivity6de4f3a2009-05-31 22:58:47 +03008960 vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
Avi Kivity6de12732011-03-07 12:51:22 +02008961 | (1 << VCPU_EXREG_RFLAGS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008962 | (1 << VCPU_EXREG_PDPTR)
Avi Kivity2fb92db2011-04-27 19:42:18 +03008963 | (1 << VCPU_EXREG_SEGMENTS)
Avi Kivityaff48ba2010-12-05 18:56:11 +02008964 | (1 << VCPU_EXREG_CR3));
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -03008965 vcpu->arch.regs_dirty = 0;
8966
Avi Kivity1155f762007-11-22 11:30:47 +02008967 vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
8968
Nadav Har'Eld462b812011-05-24 15:26:10 +03008969 vmx->loaded_vmcs->launched = 1;
Avi Kivity1b6269d2007-10-09 12:12:19 +02008970
Avi Kivity51aa01d2010-07-20 14:31:20 +03008971 vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
Avi Kivity51aa01d2010-07-20 14:31:20 +03008972
Gleb Natapove0b890d2013-09-25 12:51:33 +03008973 /*
Xiao Guangrong1be0e612016-03-22 16:51:18 +08008974 * eager fpu is enabled if PKEY is supported and CR4 is switched
8975 * back on host, so it is safe to read guest PKRU from current
8976 * XSAVE.
8977 */
8978 if (boot_cpu_has(X86_FEATURE_OSPKE)) {
8979 vmx->guest_pkru = __read_pkru();
8980 if (vmx->guest_pkru != vmx->host_pkru) {
8981 vmx->guest_pkru_valid = true;
8982 __write_pkru(vmx->host_pkru);
8983 } else
8984 vmx->guest_pkru_valid = false;
8985 }
8986
8987 /*
Gleb Natapove0b890d2013-09-25 12:51:33 +03008988 * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
8989 * we did not inject a still-pending event to L1 now because of
8990 * nested_run_pending, we need to re-enable this bit.
8991 */
8992 if (vmx->nested.nested_run_pending)
8993 kvm_make_request(KVM_REQ_EVENT, vcpu);
8994
8995 vmx->nested.nested_run_pending = 0;
8996
Avi Kivity51aa01d2010-07-20 14:31:20 +03008997 vmx_complete_atomic_exit(vmx);
8998 vmx_recover_nmi_blocking(vmx);
Avi Kivitycf393f72008-07-01 16:20:21 +03008999 vmx_complete_interrupts(vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009000}
9001
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009002static void vmx_load_vmcs01(struct kvm_vcpu *vcpu)
9003{
9004 struct vcpu_vmx *vmx = to_vmx(vcpu);
9005 int cpu;
9006
9007 if (vmx->loaded_vmcs == &vmx->vmcs01)
9008 return;
9009
9010 cpu = get_cpu();
9011 vmx->loaded_vmcs = &vmx->vmcs01;
9012 vmx_vcpu_put(vcpu);
9013 vmx_vcpu_load(vcpu, cpu);
9014 vcpu->cpu = cpu;
9015 put_cpu();
9016}
9017
Jim Mattson2f1fe812016-07-08 15:36:06 -07009018/*
9019 * Ensure that the current vmcs of the logical processor is the
9020 * vmcs01 of the vcpu before calling free_nested().
9021 */
9022static void vmx_free_vcpu_nested(struct kvm_vcpu *vcpu)
9023{
9024 struct vcpu_vmx *vmx = to_vmx(vcpu);
9025 int r;
9026
9027 r = vcpu_load(vcpu);
9028 BUG_ON(r);
9029 vmx_load_vmcs01(vcpu);
9030 free_nested(vmx);
9031 vcpu_put(vcpu);
9032}
9033
Avi Kivity6aa8b732006-12-10 02:21:36 -08009034static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
9035{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009036 struct vcpu_vmx *vmx = to_vmx(vcpu);
9037
Kai Huang843e4332015-01-28 10:54:28 +08009038 if (enable_pml)
Kai Huanga3eaa862015-11-04 13:46:05 +08009039 vmx_destroy_pml_buffer(vmx);
Wanpeng Li991e7a02015-09-16 17:30:05 +08009040 free_vpid(vmx->vpid);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009041 leave_guest_mode(vcpu);
Jim Mattson2f1fe812016-07-08 15:36:06 -07009042 vmx_free_vcpu_nested(vcpu);
Paolo Bonzini4fa77342014-07-17 12:25:16 +02009043 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009044 kfree(vmx->guest_msrs);
9045 kvm_vcpu_uninit(vcpu);
Rusty Russella4770342007-08-01 14:46:11 +10009046 kmem_cache_free(kvm_vcpu_cache, vmx);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009047}
9048
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009049static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
Avi Kivity6aa8b732006-12-10 02:21:36 -08009050{
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009051 int err;
Rusty Russellc16f8622007-07-30 21:12:19 +10009052 struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
Avi Kivity15ad7142007-07-11 18:17:21 +03009053 int cpu;
Avi Kivity6aa8b732006-12-10 02:21:36 -08009054
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009055 if (!vmx)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009056 return ERR_PTR(-ENOMEM);
9057
Wanpeng Li991e7a02015-09-16 17:30:05 +08009058 vmx->vpid = allocate_vpid();
Sheng Yang2384d2b2008-01-17 15:14:33 +08009059
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009060 err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
9061 if (err)
9062 goto free_vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009063
Peter Feiner4e595162016-07-07 14:49:58 -07009064 err = -ENOMEM;
9065
9066 /*
9067 * If PML is turned on, failure on enabling PML just results in failure
9068 * of creating the vcpu, therefore we can simplify PML logic (by
9069 * avoiding dealing with cases, such as enabling PML partially on vcpus
9070 * for the guest, etc.
9071 */
9072 if (enable_pml) {
9073 vmx->pml_pg = alloc_page(GFP_KERNEL | __GFP_ZERO);
9074 if (!vmx->pml_pg)
9075 goto uninit_vcpu;
9076 }
9077
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009078 vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
Paolo Bonzini03916db2014-07-24 14:21:57 +02009079 BUILD_BUG_ON(ARRAY_SIZE(vmx_msr_index) * sizeof(vmx->guest_msrs[0])
9080 > PAGE_SIZE);
Nadav Amit0123be42014-07-24 15:06:56 +03009081
Peter Feiner4e595162016-07-07 14:49:58 -07009082 if (!vmx->guest_msrs)
9083 goto free_pml;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009084
Nadav Har'Eld462b812011-05-24 15:26:10 +03009085 vmx->loaded_vmcs = &vmx->vmcs01;
9086 vmx->loaded_vmcs->vmcs = alloc_vmcs();
9087 if (!vmx->loaded_vmcs->vmcs)
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009088 goto free_msrs;
Nadav Har'Eld462b812011-05-24 15:26:10 +03009089 if (!vmm_exclusive)
9090 kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
9091 loaded_vmcs_init(vmx->loaded_vmcs);
9092 if (!vmm_exclusive)
9093 kvm_cpu_vmxoff();
Gregory Haskinsa2fa3e92007-07-27 08:13:10 -04009094
Avi Kivity15ad7142007-07-11 18:17:21 +03009095 cpu = get_cpu();
9096 vmx_vcpu_load(&vmx->vcpu, cpu);
Zachary Amsdene48672f2010-08-19 22:07:23 -10009097 vmx->vcpu.cpu = cpu;
Rusty Russell8b9cf982007-07-30 16:31:43 +10009098 err = vmx_vcpu_setup(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009099 vmx_vcpu_put(&vmx->vcpu);
Avi Kivity15ad7142007-07-11 18:17:21 +03009100 put_cpu();
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009101 if (err)
9102 goto free_vmcs;
Paolo Bonzini35754c92015-07-29 12:05:37 +02009103 if (cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkabe6d05c2011-04-13 01:27:55 +02009104 err = alloc_apic_access_page(kvm);
9105 if (err)
Marcelo Tosatti5e4a0b32008-02-14 21:21:43 -02009106 goto free_vmcs;
Jan Kiszkaa63cb562013-04-08 11:07:46 +02009107 }
Ingo Molnar965b58a2007-01-05 16:36:23 -08009108
Sheng Yangb927a3c2009-07-21 10:42:48 +08009109 if (enable_ept) {
9110 if (!kvm->arch.ept_identity_map_addr)
9111 kvm->arch.ept_identity_map_addr =
9112 VMX_EPT_IDENTITY_PAGETABLE_ADDR;
Tang Chenf51770e2014-09-16 18:41:59 +08009113 err = init_rmode_identity_map(kvm);
9114 if (err)
Gleb Natapov93ea5382011-02-21 12:07:59 +02009115 goto free_vmcs;
Sheng Yangb927a3c2009-07-21 10:42:48 +08009116 }
Sheng Yangb7ebfb02008-04-25 21:44:52 +08009117
Wanpeng Li5c614b32015-10-13 09:18:36 -07009118 if (nested) {
Wincy Vanb9c237b2015-02-03 23:56:30 +08009119 nested_vmx_setup_ctls_msrs(vmx);
Wanpeng Li5c614b32015-10-13 09:18:36 -07009120 vmx->nested.vpid02 = allocate_vpid();
9121 }
Wincy Vanb9c237b2015-02-03 23:56:30 +08009122
Wincy Van705699a2015-02-03 23:58:17 +08009123 vmx->nested.posted_intr_nv = -1;
Nadav Har'Ela9d30f32011-05-25 23:03:55 +03009124 vmx->nested.current_vmptr = -1ull;
9125 vmx->nested.current_vmcs12 = NULL;
9126
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009127 vmx->msr_ia32_feature_control_valid_bits = FEATURE_CONTROL_LOCKED;
9128
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009129 return &vmx->vcpu;
Ingo Molnar965b58a2007-01-05 16:36:23 -08009130
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009131free_vmcs:
Wanpeng Li5c614b32015-10-13 09:18:36 -07009132 free_vpid(vmx->nested.vpid02);
Xiao Guangrong5f3fbc32012-05-14 14:58:58 +08009133 free_loaded_vmcs(vmx->loaded_vmcs);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009134free_msrs:
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009135 kfree(vmx->guest_msrs);
Peter Feiner4e595162016-07-07 14:49:58 -07009136free_pml:
9137 vmx_destroy_pml_buffer(vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009138uninit_vcpu:
9139 kvm_vcpu_uninit(&vmx->vcpu);
9140free_vcpu:
Wanpeng Li991e7a02015-09-16 17:30:05 +08009141 free_vpid(vmx->vpid);
Rusty Russella4770342007-08-01 14:46:11 +10009142 kmem_cache_free(kvm_vcpu_cache, vmx);
Rusty Russellfb3f0f52007-07-27 17:16:56 +10009143 return ERR_PTR(err);
Avi Kivity6aa8b732006-12-10 02:21:36 -08009144}
9145
Yang, Sheng002c7f72007-07-31 14:23:01 +03009146static void __init vmx_check_processor_compat(void *rtn)
9147{
9148 struct vmcs_config vmcs_conf;
9149
9150 *(int *)rtn = 0;
9151 if (setup_vmcs_config(&vmcs_conf) < 0)
9152 *(int *)rtn = -EIO;
9153 if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
9154 printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
9155 smp_processor_id());
9156 *(int *)rtn = -EIO;
9157 }
9158}
9159
Sheng Yang67253af2008-04-25 10:20:22 +08009160static int get_ept_level(void)
9161{
9162 return VMX_EPT_DEFAULT_GAW + 1;
9163}
9164
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009165static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
Sheng Yang64d4d522008-10-09 16:01:57 +08009166{
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009167 u8 cache;
9168 u64 ipat = 0;
Sheng Yang4b12f0d2009-04-27 20:35:42 +08009169
Sheng Yang522c68c2009-04-27 20:35:43 +08009170 /* For VT-d and EPT combination
Paolo Bonzini606decd2015-10-01 13:12:47 +02009171 * 1. MMIO: always map as UC
Sheng Yang522c68c2009-04-27 20:35:43 +08009172 * 2. EPT with VT-d:
9173 * a. VT-d without snooping control feature: can't guarantee the
Paolo Bonzini606decd2015-10-01 13:12:47 +02009174 * result, try to trust guest.
Sheng Yang522c68c2009-04-27 20:35:43 +08009175 * b. VT-d with snooping control feature: snooping control feature of
9176 * VT-d engine can guarantee the cache correctness. Just set it
9177 * to WB to keep consistent with host. So the same as item 3.
Sheng Yanga19a6d12010-02-09 16:41:53 +08009178 * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
Sheng Yang522c68c2009-04-27 20:35:43 +08009179 * consistent with host MTRR
9180 */
Paolo Bonzini606decd2015-10-01 13:12:47 +02009181 if (is_mmio) {
9182 cache = MTRR_TYPE_UNCACHABLE;
9183 goto exit;
9184 }
9185
9186 if (!kvm_arch_has_noncoherent_dma(vcpu->kvm)) {
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009187 ipat = VMX_EPT_IPAT_BIT;
9188 cache = MTRR_TYPE_WRBACK;
9189 goto exit;
9190 }
9191
9192 if (kvm_read_cr0(vcpu) & X86_CR0_CD) {
9193 ipat = VMX_EPT_IPAT_BIT;
Paolo Bonzini0da029e2015-07-23 08:24:42 +02009194 if (kvm_check_has_quirk(vcpu->kvm, KVM_X86_QUIRK_CD_NW_CLEARED))
Xiao Guangrongfb2799502015-07-16 03:25:56 +08009195 cache = MTRR_TYPE_WRBACK;
9196 else
9197 cache = MTRR_TYPE_UNCACHABLE;
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009198 goto exit;
9199 }
9200
Xiao Guangrongff536042015-06-15 16:55:22 +08009201 cache = kvm_mtrr_get_guest_memory_type(vcpu, gfn);
Xiao Guangrongb18d5432015-06-15 16:55:21 +08009202
9203exit:
9204 return (cache << VMX_EPT_MT_EPTE_SHIFT) | ipat;
Sheng Yang64d4d522008-10-09 16:01:57 +08009205}
9206
Sheng Yang17cc3932010-01-05 19:02:27 +08009207static int vmx_get_lpage_level(void)
Joerg Roedel344f4142009-07-27 16:30:48 +02009208{
Sheng Yang878403b2010-01-05 19:02:29 +08009209 if (enable_ept && !cpu_has_vmx_ept_1g_page())
9210 return PT_DIRECTORY_LEVEL;
9211 else
9212 /* For shadow and EPT supported 1GB page */
9213 return PT_PDPE_LEVEL;
Joerg Roedel344f4142009-07-27 16:30:48 +02009214}
9215
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009216static void vmcs_set_secondary_exec_control(u32 new_ctl)
9217{
9218 /*
9219 * These bits in the secondary execution controls field
9220 * are dynamic, the others are mostly based on the hypervisor
9221 * architecture and the guest's CPUID. Do not touch the
9222 * dynamic bits.
9223 */
9224 u32 mask =
9225 SECONDARY_EXEC_SHADOW_VMCS |
9226 SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
9227 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9228
9229 u32 cur_ctl = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
9230
9231 vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
9232 (new_ctl & ~mask) | (cur_ctl & mask));
9233}
9234
Sheng Yang0e851882009-12-18 16:48:46 +08009235static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
9236{
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009237 struct kvm_cpuid_entry2 *best;
9238 struct vcpu_vmx *vmx = to_vmx(vcpu);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009239 u32 secondary_exec_ctl = vmx_secondary_exec_control(vmx);
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009240
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009241 if (vmx_rdtscp_supported()) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009242 bool rdtscp_enabled = guest_cpuid_has_rdtscp(vcpu);
9243 if (!rdtscp_enabled)
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009244 secondary_exec_ctl &= ~SECONDARY_EXEC_RDTSCP;
Xiao Guangrongf36201e2015-09-09 14:05:53 +08009245
Paolo Bonzini8b972652015-09-15 17:34:42 +02009246 if (nested) {
Xiao Guangrong1cea0ce2015-09-09 14:05:57 +08009247 if (rdtscp_enabled)
Paolo Bonzini8b972652015-09-15 17:34:42 +02009248 vmx->nested.nested_vmx_secondary_ctls_high |=
9249 SECONDARY_EXEC_RDTSCP;
9250 else
9251 vmx->nested.nested_vmx_secondary_ctls_high &=
9252 ~SECONDARY_EXEC_RDTSCP;
9253 }
Sheng Yang4e47c7a2009-12-18 16:48:47 +08009254 }
Mao, Junjiead756a12012-07-02 01:18:48 +00009255
Mao, Junjiead756a12012-07-02 01:18:48 +00009256 /* Exposing INVPCID only when PCID is exposed */
9257 best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
9258 if (vmx_invpcid_supported() &&
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009259 (!best || !(best->ebx & bit(X86_FEATURE_INVPCID)) ||
9260 !guest_cpuid_has_pcid(vcpu))) {
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009261 secondary_exec_ctl &= ~SECONDARY_EXEC_ENABLE_INVPCID;
Xiao Guangrong29541bb2015-09-09 14:05:54 +08009262
Mao, Junjiead756a12012-07-02 01:18:48 +00009263 if (best)
Ren, Yongjie4f977042012-09-07 07:36:59 +00009264 best->ebx &= ~bit(X86_FEATURE_INVPCID);
Mao, Junjiead756a12012-07-02 01:18:48 +00009265 }
Xiao Guangrong8b3e34e2015-09-09 14:05:51 +08009266
Huaitong Han45bdbcf2016-01-12 16:04:20 +08009267 if (cpu_has_secondary_exec_ctrls())
9268 vmcs_set_secondary_exec_control(secondary_exec_ctl);
Xiao Guangrongfeda8052015-09-09 14:05:55 +08009269
Haozhong Zhang37e4c992016-06-22 14:59:55 +08009270 if (nested_vmx_allowed(vcpu))
9271 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
9272 FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
9273 else
9274 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
9275 ~FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
Sheng Yang0e851882009-12-18 16:48:46 +08009276}
9277
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009278static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
9279{
Nadav Har'El7b8050f2011-05-25 23:16:10 +03009280 if (func == 1 && nested)
9281 entry->ecx |= bit(X86_FEATURE_VMX);
Joerg Roedeld4330ef2010-04-22 12:33:11 +02009282}
9283
Yang Zhang25d92082013-08-06 12:00:32 +03009284static void nested_ept_inject_page_fault(struct kvm_vcpu *vcpu,
9285 struct x86_exception *fault)
9286{
Jan Kiszka533558b2014-01-04 18:47:20 +01009287 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9288 u32 exit_reason;
Yang Zhang25d92082013-08-06 12:00:32 +03009289
9290 if (fault->error_code & PFERR_RSVD_MASK)
Jan Kiszka533558b2014-01-04 18:47:20 +01009291 exit_reason = EXIT_REASON_EPT_MISCONFIG;
Yang Zhang25d92082013-08-06 12:00:32 +03009292 else
Jan Kiszka533558b2014-01-04 18:47:20 +01009293 exit_reason = EXIT_REASON_EPT_VIOLATION;
9294 nested_vmx_vmexit(vcpu, exit_reason, 0, vcpu->arch.exit_qualification);
Yang Zhang25d92082013-08-06 12:00:32 +03009295 vmcs12->guest_physical_address = fault->address;
9296}
9297
Nadav Har'El155a97a2013-08-05 11:07:16 +03009298/* Callbacks for nested_ept_init_mmu_context: */
9299
9300static unsigned long nested_ept_get_cr3(struct kvm_vcpu *vcpu)
9301{
9302 /* return the page table to be shadowed - in our case, EPT12 */
9303 return get_vmcs12(vcpu)->ept_pointer;
9304}
9305
Paolo Bonzini8a3c1a332013-10-02 16:56:13 +02009306static void nested_ept_init_mmu_context(struct kvm_vcpu *vcpu)
Nadav Har'El155a97a2013-08-05 11:07:16 +03009307{
Paolo Bonziniad896af2013-10-02 16:56:14 +02009308 WARN_ON(mmu_is_nested(vcpu));
9309 kvm_init_shadow_ept_mmu(vcpu,
Wincy Vanb9c237b2015-02-03 23:56:30 +08009310 to_vmx(vcpu)->nested.nested_vmx_ept_caps &
9311 VMX_EPT_EXECUTE_ONLY_BIT);
Nadav Har'El155a97a2013-08-05 11:07:16 +03009312 vcpu->arch.mmu.set_cr3 = vmx_set_cr3;
9313 vcpu->arch.mmu.get_cr3 = nested_ept_get_cr3;
9314 vcpu->arch.mmu.inject_page_fault = nested_ept_inject_page_fault;
9315
9316 vcpu->arch.walk_mmu = &vcpu->arch.nested_mmu;
Nadav Har'El155a97a2013-08-05 11:07:16 +03009317}
9318
9319static void nested_ept_uninit_mmu_context(struct kvm_vcpu *vcpu)
9320{
9321 vcpu->arch.walk_mmu = &vcpu->arch.mmu;
9322}
9323
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009324static bool nested_vmx_is_page_fault_vmexit(struct vmcs12 *vmcs12,
9325 u16 error_code)
9326{
9327 bool inequality, bit;
9328
9329 bit = (vmcs12->exception_bitmap & (1u << PF_VECTOR)) != 0;
9330 inequality =
9331 (error_code & vmcs12->page_fault_error_code_mask) !=
9332 vmcs12->page_fault_error_code_match;
9333 return inequality ^ bit;
9334}
9335
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009336static void vmx_inject_page_fault_nested(struct kvm_vcpu *vcpu,
9337 struct x86_exception *fault)
9338{
9339 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
9340
9341 WARN_ON(!is_guest_mode(vcpu));
9342
Eugene Korenevsky19d5f102014-12-16 22:35:53 +03009343 if (nested_vmx_is_page_fault_vmexit(vmcs12, fault->error_code))
Jan Kiszka533558b2014-01-04 18:47:20 +01009344 nested_vmx_vmexit(vcpu, to_vmx(vcpu)->exit_reason,
9345 vmcs_read32(VM_EXIT_INTR_INFO),
9346 vmcs_readl(EXIT_QUALIFICATION));
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +03009347 else
9348 kvm_inject_page_fault(vcpu, fault);
9349}
9350
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009351static bool nested_get_vmcs12_pages(struct kvm_vcpu *vcpu,
9352 struct vmcs12 *vmcs12)
9353{
9354 struct vcpu_vmx *vmx = to_vmx(vcpu);
Eugene Korenevsky90904222015-03-29 23:56:27 +03009355 int maxphyaddr = cpuid_maxphyaddr(vcpu);
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009356
9357 if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009358 if (!PAGE_ALIGNED(vmcs12->apic_access_addr) ||
9359 vmcs12->apic_access_addr >> maxphyaddr)
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009360 return false;
9361
9362 /*
9363 * Translate L1 physical address to host physical
9364 * address for vmcs02. Keep the page pinned, so this
9365 * physical address remains valid. We keep a reference
9366 * to it so we can release it later.
9367 */
9368 if (vmx->nested.apic_access_page) /* shouldn't happen */
9369 nested_release_page(vmx->nested.apic_access_page);
9370 vmx->nested.apic_access_page =
9371 nested_get_page(vcpu, vmcs12->apic_access_addr);
9372 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009373
9374 if (nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009375 if (!PAGE_ALIGNED(vmcs12->virtual_apic_page_addr) ||
9376 vmcs12->virtual_apic_page_addr >> maxphyaddr)
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009377 return false;
9378
9379 if (vmx->nested.virtual_apic_page) /* shouldn't happen */
9380 nested_release_page(vmx->nested.virtual_apic_page);
9381 vmx->nested.virtual_apic_page =
9382 nested_get_page(vcpu, vmcs12->virtual_apic_page_addr);
9383
9384 /*
9385 * Failing the vm entry is _not_ what the processor does
9386 * but it's basically the only possibility we have.
9387 * We could still enter the guest if CR8 load exits are
9388 * enabled, CR8 store exits are enabled, and virtualize APIC
9389 * access is disabled; in this case the processor would never
9390 * use the TPR shadow and we could simply clear the bit from
9391 * the execution control. But such a configuration is useless,
9392 * so let's keep the code simple.
9393 */
9394 if (!vmx->nested.virtual_apic_page)
9395 return false;
9396 }
9397
Wincy Van705699a2015-02-03 23:58:17 +08009398 if (nested_cpu_has_posted_intr(vmcs12)) {
Eugene Korenevsky90904222015-03-29 23:56:27 +03009399 if (!IS_ALIGNED(vmcs12->posted_intr_desc_addr, 64) ||
9400 vmcs12->posted_intr_desc_addr >> maxphyaddr)
Wincy Van705699a2015-02-03 23:58:17 +08009401 return false;
9402
9403 if (vmx->nested.pi_desc_page) { /* shouldn't happen */
9404 kunmap(vmx->nested.pi_desc_page);
9405 nested_release_page(vmx->nested.pi_desc_page);
9406 }
9407 vmx->nested.pi_desc_page =
9408 nested_get_page(vcpu, vmcs12->posted_intr_desc_addr);
9409 if (!vmx->nested.pi_desc_page)
9410 return false;
9411
9412 vmx->nested.pi_desc =
9413 (struct pi_desc *)kmap(vmx->nested.pi_desc_page);
9414 if (!vmx->nested.pi_desc) {
9415 nested_release_page_clean(vmx->nested.pi_desc_page);
9416 return false;
9417 }
9418 vmx->nested.pi_desc =
9419 (struct pi_desc *)((void *)vmx->nested.pi_desc +
9420 (unsigned long)(vmcs12->posted_intr_desc_addr &
9421 (PAGE_SIZE - 1)));
9422 }
9423
Wanpeng Lia2bcba52014-08-21 19:46:49 +08009424 return true;
9425}
9426
Jan Kiszkaf4124502014-03-07 20:03:13 +01009427static void vmx_start_preemption_timer(struct kvm_vcpu *vcpu)
9428{
9429 u64 preemption_timeout = get_vmcs12(vcpu)->vmx_preemption_timer_value;
9430 struct vcpu_vmx *vmx = to_vmx(vcpu);
9431
9432 if (vcpu->arch.virtual_tsc_khz == 0)
9433 return;
9434
9435 /* Make sure short timeouts reliably trigger an immediate vmexit.
9436 * hrtimer_start does not guarantee this. */
9437 if (preemption_timeout <= 1) {
9438 vmx_preemption_timer_fn(&vmx->nested.preemption_timer);
9439 return;
9440 }
9441
9442 preemption_timeout <<= VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
9443 preemption_timeout *= 1000000;
9444 do_div(preemption_timeout, vcpu->arch.virtual_tsc_khz);
9445 hrtimer_start(&vmx->nested.preemption_timer,
9446 ns_to_ktime(preemption_timeout), HRTIMER_MODE_REL);
9447}
9448
Wincy Van3af18d92015-02-03 23:49:31 +08009449static int nested_vmx_check_msr_bitmap_controls(struct kvm_vcpu *vcpu,
9450 struct vmcs12 *vmcs12)
9451{
9452 int maxphyaddr;
9453 u64 addr;
9454
9455 if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
9456 return 0;
9457
9458 if (vmcs12_read_any(vcpu, MSR_BITMAP, &addr)) {
9459 WARN_ON(1);
9460 return -EINVAL;
9461 }
9462 maxphyaddr = cpuid_maxphyaddr(vcpu);
9463
9464 if (!PAGE_ALIGNED(vmcs12->msr_bitmap) ||
9465 ((addr + PAGE_SIZE) >> maxphyaddr))
9466 return -EINVAL;
9467
9468 return 0;
9469}
9470
9471/*
9472 * Merge L0's and L1's MSR bitmap, return false to indicate that
9473 * we do not use the hardware.
9474 */
9475static inline bool nested_vmx_merge_msr_bitmap(struct kvm_vcpu *vcpu,
9476 struct vmcs12 *vmcs12)
9477{
Wincy Van82f0dd42015-02-03 23:57:18 +08009478 int msr;
Wincy Vanf2b93282015-02-03 23:56:03 +08009479 struct page *page;
Radim Krčmářd048c092016-08-08 20:16:22 +02009480 unsigned long *msr_bitmap_l1;
9481 unsigned long *msr_bitmap_l0 = to_vmx(vcpu)->nested.msr_bitmap;
Wincy Vanf2b93282015-02-03 23:56:03 +08009482
Radim Krčmářd048c092016-08-08 20:16:22 +02009483 /* This shortcut is ok because we support only x2APIC MSRs so far. */
Wincy Vanf2b93282015-02-03 23:56:03 +08009484 if (!nested_cpu_has_virt_x2apic_mode(vmcs12))
9485 return false;
9486
9487 page = nested_get_page(vcpu, vmcs12->msr_bitmap);
9488 if (!page) {
9489 WARN_ON(1);
9490 return false;
9491 }
Radim Krčmářd048c092016-08-08 20:16:22 +02009492 msr_bitmap_l1 = (unsigned long *)kmap(page);
9493 if (!msr_bitmap_l1) {
Wincy Vanf2b93282015-02-03 23:56:03 +08009494 nested_release_page_clean(page);
9495 WARN_ON(1);
9496 return false;
9497 }
9498
Radim Krčmářd048c092016-08-08 20:16:22 +02009499 memset(msr_bitmap_l0, 0xff, PAGE_SIZE);
9500
Wincy Vanf2b93282015-02-03 23:56:03 +08009501 if (nested_cpu_has_virt_x2apic_mode(vmcs12)) {
Wincy Van82f0dd42015-02-03 23:57:18 +08009502 if (nested_cpu_has_apic_reg_virt(vmcs12))
9503 for (msr = 0x800; msr <= 0x8ff; msr++)
9504 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009505 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van82f0dd42015-02-03 23:57:18 +08009506 msr, MSR_TYPE_R);
Radim Krčmářd048c092016-08-08 20:16:22 +02009507
9508 nested_vmx_disable_intercept_for_msr(
9509 msr_bitmap_l1, msr_bitmap_l0,
Wincy Vanf2b93282015-02-03 23:56:03 +08009510 APIC_BASE_MSR + (APIC_TASKPRI >> 4),
9511 MSR_TYPE_R | MSR_TYPE_W);
Radim Krčmářd048c092016-08-08 20:16:22 +02009512
Wincy Van608406e2015-02-03 23:57:51 +08009513 if (nested_cpu_has_vid(vmcs12)) {
Wincy Van608406e2015-02-03 23:57:51 +08009514 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009515 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009516 APIC_BASE_MSR + (APIC_EOI >> 4),
9517 MSR_TYPE_W);
9518 nested_vmx_disable_intercept_for_msr(
Radim Krčmářd048c092016-08-08 20:16:22 +02009519 msr_bitmap_l1, msr_bitmap_l0,
Wincy Van608406e2015-02-03 23:57:51 +08009520 APIC_BASE_MSR + (APIC_SELF_IPI >> 4),
9521 MSR_TYPE_W);
9522 }
Wincy Van82f0dd42015-02-03 23:57:18 +08009523 }
Wincy Vanf2b93282015-02-03 23:56:03 +08009524 kunmap(page);
9525 nested_release_page_clean(page);
9526
9527 return true;
9528}
9529
9530static int nested_vmx_check_apicv_controls(struct kvm_vcpu *vcpu,
9531 struct vmcs12 *vmcs12)
9532{
Wincy Van82f0dd42015-02-03 23:57:18 +08009533 if (!nested_cpu_has_virt_x2apic_mode(vmcs12) &&
Wincy Van608406e2015-02-03 23:57:51 +08009534 !nested_cpu_has_apic_reg_virt(vmcs12) &&
Wincy Van705699a2015-02-03 23:58:17 +08009535 !nested_cpu_has_vid(vmcs12) &&
9536 !nested_cpu_has_posted_intr(vmcs12))
Wincy Vanf2b93282015-02-03 23:56:03 +08009537 return 0;
9538
9539 /*
9540 * If virtualize x2apic mode is enabled,
9541 * virtualize apic access must be disabled.
9542 */
Wincy Van82f0dd42015-02-03 23:57:18 +08009543 if (nested_cpu_has_virt_x2apic_mode(vmcs12) &&
9544 nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
Wincy Vanf2b93282015-02-03 23:56:03 +08009545 return -EINVAL;
9546
Wincy Van608406e2015-02-03 23:57:51 +08009547 /*
9548 * If virtual interrupt delivery is enabled,
9549 * we must exit on external interrupts.
9550 */
9551 if (nested_cpu_has_vid(vmcs12) &&
9552 !nested_exit_on_intr(vcpu))
9553 return -EINVAL;
9554
Wincy Van705699a2015-02-03 23:58:17 +08009555 /*
9556 * bits 15:8 should be zero in posted_intr_nv,
9557 * the descriptor address has been already checked
9558 * in nested_get_vmcs12_pages.
9559 */
9560 if (nested_cpu_has_posted_intr(vmcs12) &&
9561 (!nested_cpu_has_vid(vmcs12) ||
9562 !nested_exit_intr_ack_set(vcpu) ||
9563 vmcs12->posted_intr_nv & 0xff00))
9564 return -EINVAL;
9565
Wincy Vanf2b93282015-02-03 23:56:03 +08009566 /* tpr shadow is needed by all apicv features. */
9567 if (!nested_cpu_has(vmcs12, CPU_BASED_TPR_SHADOW))
9568 return -EINVAL;
9569
9570 return 0;
Wincy Van3af18d92015-02-03 23:49:31 +08009571}
9572
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009573static int nested_vmx_check_msr_switch(struct kvm_vcpu *vcpu,
9574 unsigned long count_field,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009575 unsigned long addr_field)
Wincy Vanff651cb2014-12-11 08:52:58 +03009576{
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009577 int maxphyaddr;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009578 u64 count, addr;
9579
9580 if (vmcs12_read_any(vcpu, count_field, &count) ||
9581 vmcs12_read_any(vcpu, addr_field, &addr)) {
9582 WARN_ON(1);
9583 return -EINVAL;
9584 }
9585 if (count == 0)
9586 return 0;
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009587 maxphyaddr = cpuid_maxphyaddr(vcpu);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009588 if (!IS_ALIGNED(addr, 16) || addr >> maxphyaddr ||
9589 (addr + count * sizeof(struct vmx_msr_entry) - 1) >> maxphyaddr) {
9590 pr_warn_ratelimited(
9591 "nVMX: invalid MSR switch (0x%lx, %d, %llu, 0x%08llx)",
9592 addr_field, maxphyaddr, count, addr);
9593 return -EINVAL;
9594 }
9595 return 0;
9596}
9597
9598static int nested_vmx_check_msr_switch_controls(struct kvm_vcpu *vcpu,
9599 struct vmcs12 *vmcs12)
9600{
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009601 if (vmcs12->vm_exit_msr_load_count == 0 &&
9602 vmcs12->vm_exit_msr_store_count == 0 &&
9603 vmcs12->vm_entry_msr_load_count == 0)
9604 return 0; /* Fast path */
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009605 if (nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009606 VM_EXIT_MSR_LOAD_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009607 nested_vmx_check_msr_switch(vcpu, VM_EXIT_MSR_STORE_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009608 VM_EXIT_MSR_STORE_ADDR) ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009609 nested_vmx_check_msr_switch(vcpu, VM_ENTRY_MSR_LOAD_COUNT,
Eugene Korenevsky92d71bc2015-03-29 23:56:44 +03009610 VM_ENTRY_MSR_LOAD_ADDR))
Wincy Vanff651cb2014-12-11 08:52:58 +03009611 return -EINVAL;
9612 return 0;
9613}
9614
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009615static int nested_vmx_msr_check_common(struct kvm_vcpu *vcpu,
9616 struct vmx_msr_entry *e)
9617{
9618 /* x2APIC MSR accesses are not allowed */
Jan Kiszka8a9781f2015-05-04 08:32:32 +02009619 if (vcpu->arch.apic_base & X2APIC_ENABLE && e->index >> 8 == 0x8)
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009620 return -EINVAL;
9621 if (e->index == MSR_IA32_UCODE_WRITE || /* SDM Table 35-2 */
9622 e->index == MSR_IA32_UCODE_REV)
9623 return -EINVAL;
9624 if (e->reserved != 0)
9625 return -EINVAL;
9626 return 0;
9627}
9628
9629static int nested_vmx_load_msr_check(struct kvm_vcpu *vcpu,
9630 struct vmx_msr_entry *e)
Wincy Vanff651cb2014-12-11 08:52:58 +03009631{
9632 if (e->index == MSR_FS_BASE ||
9633 e->index == MSR_GS_BASE ||
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009634 e->index == MSR_IA32_SMM_MONITOR_CTL || /* SMM is not supported */
9635 nested_vmx_msr_check_common(vcpu, e))
9636 return -EINVAL;
9637 return 0;
9638}
9639
9640static int nested_vmx_store_msr_check(struct kvm_vcpu *vcpu,
9641 struct vmx_msr_entry *e)
9642{
9643 if (e->index == MSR_IA32_SMBASE || /* SMM is not supported */
9644 nested_vmx_msr_check_common(vcpu, e))
Wincy Vanff651cb2014-12-11 08:52:58 +03009645 return -EINVAL;
9646 return 0;
9647}
9648
9649/*
9650 * Load guest's/host's msr at nested entry/exit.
9651 * return 0 for success, entry index for failure.
9652 */
9653static u32 nested_vmx_load_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9654{
9655 u32 i;
9656 struct vmx_msr_entry e;
9657 struct msr_data msr;
9658
9659 msr.host_initiated = false;
9660 for (i = 0; i < count; i++) {
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009661 if (kvm_vcpu_read_guest(vcpu, gpa + i * sizeof(e),
9662 &e, sizeof(e))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009663 pr_warn_ratelimited(
9664 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9665 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009666 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009667 }
9668 if (nested_vmx_load_msr_check(vcpu, &e)) {
9669 pr_warn_ratelimited(
9670 "%s check failed (%u, 0x%x, 0x%x)\n",
9671 __func__, i, e.index, e.reserved);
9672 goto fail;
9673 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009674 msr.index = e.index;
9675 msr.data = e.value;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009676 if (kvm_set_msr(vcpu, &msr)) {
9677 pr_warn_ratelimited(
9678 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
9679 __func__, i, e.index, e.value);
Wincy Vanff651cb2014-12-11 08:52:58 +03009680 goto fail;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009681 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009682 }
9683 return 0;
9684fail:
9685 return i + 1;
9686}
9687
9688static int nested_vmx_store_msr(struct kvm_vcpu *vcpu, u64 gpa, u32 count)
9689{
9690 u32 i;
9691 struct vmx_msr_entry e;
9692
9693 for (i = 0; i < count; i++) {
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009694 struct msr_data msr_info;
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009695 if (kvm_vcpu_read_guest(vcpu,
9696 gpa + i * sizeof(e),
9697 &e, 2 * sizeof(u32))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009698 pr_warn_ratelimited(
9699 "%s cannot read MSR entry (%u, 0x%08llx)\n",
9700 __func__, i, gpa + i * sizeof(e));
Wincy Vanff651cb2014-12-11 08:52:58 +03009701 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009702 }
9703 if (nested_vmx_store_msr_check(vcpu, &e)) {
9704 pr_warn_ratelimited(
9705 "%s check failed (%u, 0x%x, 0x%x)\n",
9706 __func__, i, e.index, e.reserved);
Wincy Vanff651cb2014-12-11 08:52:58 +03009707 return -EINVAL;
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009708 }
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009709 msr_info.host_initiated = false;
9710 msr_info.index = e.index;
9711 if (kvm_get_msr(vcpu, &msr_info)) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009712 pr_warn_ratelimited(
9713 "%s cannot read MSR (%u, 0x%x)\n",
9714 __func__, i, e.index);
9715 return -EINVAL;
9716 }
Paolo Bonzini54bf36a2015-04-08 15:39:23 +02009717 if (kvm_vcpu_write_guest(vcpu,
9718 gpa + i * sizeof(e) +
9719 offsetof(struct vmx_msr_entry, value),
9720 &msr_info.data, sizeof(msr_info.data))) {
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009721 pr_warn_ratelimited(
9722 "%s cannot write MSR (%u, 0x%x, 0x%llx)\n",
Paolo Bonzini609e36d2015-04-08 15:30:38 +02009723 __func__, i, e.index, msr_info.data);
Eugene Korenevskye9ac0332014-12-11 08:53:27 +03009724 return -EINVAL;
9725 }
Wincy Vanff651cb2014-12-11 08:52:58 +03009726 }
9727 return 0;
9728}
9729
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009730/*
9731 * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
9732 * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
Tiejun Chenb4619662014-09-22 10:31:38 +08009733 * with L0's requirements for its guest (a.k.a. vmcs01), so we can run the L2
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009734 * guest in a way that will both be appropriate to L1's requests, and our
9735 * needs. In addition to modifying the active vmcs (which is vmcs02), this
9736 * function also has additional necessary side-effects, like setting various
9737 * vcpu->arch fields.
9738 */
9739static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
9740{
9741 struct vcpu_vmx *vmx = to_vmx(vcpu);
9742 u32 exec_control;
9743
9744 vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
9745 vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
9746 vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
9747 vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
9748 vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
9749 vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
9750 vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
9751 vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
9752 vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
9753 vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
9754 vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
9755 vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
9756 vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
9757 vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
9758 vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
9759 vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
9760 vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
9761 vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
9762 vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
9763 vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
9764 vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
9765 vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
9766 vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
9767 vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
9768 vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
9769 vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
9770 vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
9771 vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
9772 vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
9773 vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
9774 vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
9775 vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
9776 vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
9777 vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
9778 vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
9779 vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
9780
Jan Kiszka2996fca2014-06-16 13:59:43 +02009781 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS) {
9782 kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
9783 vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
9784 } else {
9785 kvm_set_dr(vcpu, 7, vcpu->arch.dr7);
9786 vmcs_write64(GUEST_IA32_DEBUGCTL, vmx->nested.vmcs01_debugctl);
9787 }
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009788 vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
9789 vmcs12->vm_entry_intr_info_field);
9790 vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
9791 vmcs12->vm_entry_exception_error_code);
9792 vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
9793 vmcs12->vm_entry_instruction_len);
9794 vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
9795 vmcs12->guest_interruptibility_info);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009796 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
Gleb Natapov63fbf592013-07-28 18:31:06 +03009797 vmx_set_rflags(vcpu, vmcs12->guest_rflags);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009798 vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
9799 vmcs12->guest_pending_dbg_exceptions);
9800 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
9801 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
9802
Wanpeng Li81dc01f2014-12-04 19:11:07 +08009803 if (nested_cpu_has_xsaves(vmcs12))
9804 vmcs_write64(XSS_EXIT_BITMAP, vmcs12->xss_exit_bitmap);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009805 vmcs_write64(VMCS_LINK_POINTER, -1ull);
9806
Jan Kiszkaf4124502014-03-07 20:03:13 +01009807 exec_control = vmcs12->pin_based_vm_exec_control;
Wincy Van705699a2015-02-03 23:58:17 +08009808
Paolo Bonzini93140062016-07-06 13:23:51 +02009809 /* Preemption timer setting is only taken from vmcs01. */
9810 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9811 exec_control |= vmcs_config.pin_based_exec_ctrl;
9812 if (vmx->hv_deadline_tsc == -1)
9813 exec_control &= ~PIN_BASED_VMX_PREEMPTION_TIMER;
9814
9815 /* Posted interrupts setting is only taken from vmcs12. */
Wincy Van705699a2015-02-03 23:58:17 +08009816 if (nested_cpu_has_posted_intr(vmcs12)) {
9817 /*
9818 * Note that we use L0's vector here and in
9819 * vmx_deliver_nested_posted_interrupt.
9820 */
9821 vmx->nested.posted_intr_nv = vmcs12->posted_intr_nv;
9822 vmx->nested.pi_pending = false;
Li RongQing0bcf2612015-12-03 13:29:34 +08009823 vmcs_write16(POSTED_INTR_NV, POSTED_INTR_VECTOR);
Wincy Van705699a2015-02-03 23:58:17 +08009824 vmcs_write64(POSTED_INTR_DESC_ADDR,
9825 page_to_phys(vmx->nested.pi_desc_page) +
9826 (unsigned long)(vmcs12->posted_intr_desc_addr &
9827 (PAGE_SIZE - 1)));
9828 } else
9829 exec_control &= ~PIN_BASED_POSTED_INTR;
9830
Jan Kiszkaf4124502014-03-07 20:03:13 +01009831 vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, exec_control);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009832
Jan Kiszkaf4124502014-03-07 20:03:13 +01009833 vmx->nested.preemption_timer_expired = false;
9834 if (nested_cpu_has_preemption_timer(vmcs12))
9835 vmx_start_preemption_timer(vcpu);
Jan Kiszka0238ea92013-03-13 11:31:24 +01009836
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009837 /*
9838 * Whether page-faults are trapped is determined by a combination of
9839 * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
9840 * If enable_ept, L0 doesn't care about page faults and we should
9841 * set all of these to L1's desires. However, if !enable_ept, L0 does
9842 * care about (at least some) page faults, and because it is not easy
9843 * (if at all possible?) to merge L0 and L1's desires, we simply ask
9844 * to exit on each and every L2 page fault. This is done by setting
9845 * MASK=MATCH=0 and (see below) EB.PF=1.
9846 * Note that below we don't need special code to set EB.PF beyond the
9847 * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
9848 * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
9849 * !enable_ept, EB.PF is 1, so the "or" will always be 1.
9850 *
9851 * A problem with this approach (when !enable_ept) is that L1 may be
9852 * injected with more page faults than it asked for. This could have
9853 * caused problems, but in practice existing hypervisors don't care.
9854 * To fix this, we will need to emulate the PFEC checking (on the L1
9855 * page tables), using walk_addr(), when injecting PFs to L1.
9856 */
9857 vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
9858 enable_ept ? vmcs12->page_fault_error_code_mask : 0);
9859 vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
9860 enable_ept ? vmcs12->page_fault_error_code_match : 0);
9861
9862 if (cpu_has_secondary_exec_ctrls()) {
Jan Kiszkaf4124502014-03-07 20:03:13 +01009863 exec_control = vmx_secondary_exec_control(vmx);
Xiao Guangronge2821622015-09-09 14:05:52 +08009864
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009865 /* Take the following fields only from vmcs12 */
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009866 exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
Jan Kiszkab3a2a902015-03-23 19:27:19 +01009867 SECONDARY_EXEC_RDTSCP |
Paolo Bonzini696dfd92014-05-07 11:20:54 +02009868 SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
Dan Williamsdfa169b2016-06-02 11:17:24 -07009869 SECONDARY_EXEC_APIC_REGISTER_VIRT);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009870 if (nested_cpu_has(vmcs12,
9871 CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
9872 exec_control |= vmcs12->secondary_vm_exec_control;
9873
9874 if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
9875 /*
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009876 * If translation failed, no matter: This feature asks
9877 * to exit when accessing the given address, and if it
9878 * can never be accessed, this feature won't do
9879 * anything anyway.
9880 */
9881 if (!vmx->nested.apic_access_page)
9882 exec_control &=
9883 ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
9884 else
9885 vmcs_write64(APIC_ACCESS_ADDR,
9886 page_to_phys(vmx->nested.apic_access_page));
Wincy Vanf2b93282015-02-03 23:56:03 +08009887 } else if (!(nested_cpu_has_virt_x2apic_mode(vmcs12)) &&
Paolo Bonzini35754c92015-07-29 12:05:37 +02009888 cpu_need_virtualize_apic_accesses(&vmx->vcpu)) {
Jan Kiszkaca3f2572013-12-16 12:55:46 +01009889 exec_control |=
9890 SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
Tang Chen38b99172014-09-24 15:57:54 +08009891 kvm_vcpu_reload_apic_access_page(vcpu);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009892 }
9893
Wincy Van608406e2015-02-03 23:57:51 +08009894 if (exec_control & SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) {
9895 vmcs_write64(EOI_EXIT_BITMAP0,
9896 vmcs12->eoi_exit_bitmap0);
9897 vmcs_write64(EOI_EXIT_BITMAP1,
9898 vmcs12->eoi_exit_bitmap1);
9899 vmcs_write64(EOI_EXIT_BITMAP2,
9900 vmcs12->eoi_exit_bitmap2);
9901 vmcs_write64(EOI_EXIT_BITMAP3,
9902 vmcs12->eoi_exit_bitmap3);
9903 vmcs_write16(GUEST_INTR_STATUS,
9904 vmcs12->guest_intr_status);
9905 }
9906
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009907 vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
9908 }
9909
9910
9911 /*
9912 * Set host-state according to L0's settings (vmcs12 is irrelevant here)
9913 * Some constant fields are set here by vmx_set_constant_host_state().
9914 * Other fields are different per CPU, and will be set later when
9915 * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
9916 */
Yang Zhanga547c6d2013-04-11 19:25:10 +08009917 vmx_set_constant_host_state(vmx);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009918
9919 /*
9920 * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
9921 * entry, but only if the current (host) sp changed from the value
9922 * we wrote last (vmx->host_rsp). This cache is no longer relevant
9923 * if we switch vmcs, and rather than hold a separate cache per vmcs,
9924 * here we just force the write to happen on entry.
9925 */
9926 vmx->host_rsp = 0;
9927
9928 exec_control = vmx_exec_control(vmx); /* L0's desires */
9929 exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
9930 exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
9931 exec_control &= ~CPU_BASED_TPR_SHADOW;
9932 exec_control |= vmcs12->cpu_based_vm_exec_control;
Wanpeng Lia7c0b072014-08-21 19:46:50 +08009933
9934 if (exec_control & CPU_BASED_TPR_SHADOW) {
9935 vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
9936 page_to_phys(vmx->nested.virtual_apic_page));
9937 vmcs_write32(TPR_THRESHOLD, vmcs12->tpr_threshold);
9938 }
9939
Wincy Van3af18d92015-02-03 23:49:31 +08009940 if (cpu_has_vmx_msr_bitmap() &&
Radim Krčmářd048c092016-08-08 20:16:22 +02009941 exec_control & CPU_BASED_USE_MSR_BITMAPS &&
9942 nested_vmx_merge_msr_bitmap(vcpu, vmcs12))
9943 ; /* MSR_BITMAP will be set by following vmx_set_efer. */
9944 else
Wincy Van3af18d92015-02-03 23:49:31 +08009945 exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
9946
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009947 /*
Wincy Van3af18d92015-02-03 23:49:31 +08009948 * Merging of IO bitmap not currently supported.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009949 * Rather, exit every time.
9950 */
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009951 exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
9952 exec_control |= CPU_BASED_UNCOND_IO_EXITING;
9953
9954 vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
9955
9956 /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
9957 * bitwise-or of what L1 wants to trap for L2, and what we want to
9958 * trap. Note that CR0.TS also needs updating - we do this later.
9959 */
9960 update_exception_bitmap(vcpu);
9961 vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
9962 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
9963
Nadav Har'El8049d652013-08-05 11:07:06 +03009964 /* L2->L1 exit controls are emulated - the hardware exit is to L0 so
9965 * we should use its exit controls. Note that VM_EXIT_LOAD_IA32_EFER
9966 * bits are further modified by vmx_set_efer() below.
9967 */
Jan Kiszkaf4124502014-03-07 20:03:13 +01009968 vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
Nadav Har'El8049d652013-08-05 11:07:06 +03009969
9970 /* vmcs12's VM_ENTRY_LOAD_IA32_EFER and VM_ENTRY_IA32E_MODE are
9971 * emulated by vmx_set_efer(), below.
9972 */
Gleb Natapov2961e8762013-11-25 15:37:13 +02009973 vm_entry_controls_init(vmx,
Nadav Har'El8049d652013-08-05 11:07:06 +03009974 (vmcs12->vm_entry_controls & ~VM_ENTRY_LOAD_IA32_EFER &
9975 ~VM_ENTRY_IA32E_MODE) |
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009976 (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
9977
Jan Kiszka44811c02013-08-04 17:17:27 +02009978 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT) {
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009979 vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +02009980 vcpu->arch.pat = vmcs12->guest_ia32_pat;
9981 } else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009982 vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
9983
9984
9985 set_cr4_guest_host_mask(vmx);
9986
Paolo Bonzini36be0b92014-02-24 12:30:04 +01009987 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_BNDCFGS)
9988 vmcs_write64(GUEST_BNDCFGS, vmcs12->guest_bndcfgs);
9989
Nadav Har'El27fc51b2011-08-02 15:54:52 +03009990 if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
9991 vmcs_write64(TSC_OFFSET,
9992 vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
9993 else
9994 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Nadav Har'Elfe3ef052011-05-25 23:10:02 +03009995
9996 if (enable_vpid) {
9997 /*
Wanpeng Li5c614b32015-10-13 09:18:36 -07009998 * There is no direct mapping between vpid02 and vpid12, the
9999 * vpid02 is per-vCPU for L0 and reused while the value of
10000 * vpid12 is changed w/ one invvpid during nested vmentry.
10001 * The vpid12 is allocated by L1 for L2, so it will not
10002 * influence global bitmap(for vpid01 and vpid02 allocation)
10003 * even if spawn a lot of nested vCPUs.
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010004 */
Wanpeng Li5c614b32015-10-13 09:18:36 -070010005 if (nested_cpu_has_vpid(vmcs12) && vmx->nested.vpid02) {
10006 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->nested.vpid02);
10007 if (vmcs12->virtual_processor_id != vmx->nested.last_vpid) {
10008 vmx->nested.last_vpid = vmcs12->virtual_processor_id;
10009 __vmx_flush_tlb(vcpu, to_vmx(vcpu)->nested.vpid02);
10010 }
10011 } else {
10012 vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
10013 vmx_flush_tlb(vcpu);
10014 }
10015
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010016 }
10017
Nadav Har'El155a97a2013-08-05 11:07:16 +030010018 if (nested_cpu_has_ept(vmcs12)) {
10019 kvm_mmu_unload(vcpu);
10020 nested_ept_init_mmu_context(vcpu);
10021 }
10022
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010023 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
10024 vcpu->arch.efer = vmcs12->guest_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010025 else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010026 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10027 else
10028 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10029 /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
10030 vmx_set_efer(vcpu, vcpu->arch.efer);
10031
10032 /*
10033 * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
10034 * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
10035 * The CR0_READ_SHADOW is what L2 should have expected to read given
10036 * the specifications by L1; It's not enough to take
10037 * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
10038 * have more bits than L1 expected.
10039 */
10040 vmx_set_cr0(vcpu, vmcs12->guest_cr0);
10041 vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
10042
10043 vmx_set_cr4(vcpu, vmcs12->guest_cr4);
10044 vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
10045
10046 /* shadow page tables on either EPT or shadow page tables */
10047 kvm_set_cr3(vcpu, vmcs12->guest_cr3);
10048 kvm_mmu_reset_context(vcpu);
10049
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010050 if (!enable_ept)
10051 vcpu->arch.walk_mmu->inject_page_fault = vmx_inject_page_fault_nested;
10052
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010053 /*
10054 * L1 may access the L2's PDPTR, so save them to construct vmcs12
10055 */
10056 if (enable_ept) {
10057 vmcs_write64(GUEST_PDPTR0, vmcs12->guest_pdptr0);
10058 vmcs_write64(GUEST_PDPTR1, vmcs12->guest_pdptr1);
10059 vmcs_write64(GUEST_PDPTR2, vmcs12->guest_pdptr2);
10060 vmcs_write64(GUEST_PDPTR3, vmcs12->guest_pdptr3);
10061 }
10062
Nadav Har'Elfe3ef052011-05-25 23:10:02 +030010063 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
10064 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
10065}
10066
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010067/*
10068 * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
10069 * for running an L2 nested guest.
10070 */
10071static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
10072{
10073 struct vmcs12 *vmcs12;
10074 struct vcpu_vmx *vmx = to_vmx(vcpu);
10075 int cpu;
10076 struct loaded_vmcs *vmcs02;
Jan Kiszka384bb782013-04-20 10:52:36 +020010077 bool ia32e;
Wincy Vanff651cb2014-12-11 08:52:58 +030010078 u32 msr_entry_idx;
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010079
10080 if (!nested_vmx_check_permission(vcpu) ||
10081 !nested_vmx_check_vmcs12(vcpu))
10082 return 1;
10083
10084 skip_emulated_instruction(vcpu);
10085 vmcs12 = get_vmcs12(vcpu);
10086
Abel Gordon012f83c2013-04-18 14:39:25 +030010087 if (enable_shadow_vmcs)
10088 copy_shadow_to_vmcs12(vmx);
10089
Nadav Har'El7c177932011-05-25 23:12:04 +030010090 /*
10091 * The nested entry process starts with enforcing various prerequisites
10092 * on vmcs12 as required by the Intel SDM, and act appropriately when
10093 * they fail: As the SDM explains, some conditions should cause the
10094 * instruction to fail, while others will cause the instruction to seem
10095 * to succeed, but return an EXIT_REASON_INVALID_STATE.
10096 * To speed up the normal (success) code path, we should avoid checking
10097 * for misconfigurations which will anyway be caught by the processor
10098 * when using the merged vmcs02.
10099 */
10100 if (vmcs12->launch_state == launch) {
10101 nested_vmx_failValid(vcpu,
10102 launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
10103 : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
10104 return 1;
10105 }
10106
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010107 if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE &&
10108 vmcs12->guest_activity_state != GUEST_ACTIVITY_HLT) {
Paolo Bonzini26539bd2013-04-15 15:00:27 +020010109 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10110 return 1;
10111 }
10112
Wincy Van3af18d92015-02-03 23:49:31 +080010113 if (!nested_get_vmcs12_pages(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010114 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10115 return 1;
10116 }
10117
Wincy Van3af18d92015-02-03 23:49:31 +080010118 if (nested_vmx_check_msr_bitmap_controls(vcpu, vmcs12)) {
Nadav Har'El7c177932011-05-25 23:12:04 +030010119 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10120 return 1;
10121 }
10122
Wincy Vanf2b93282015-02-03 23:56:03 +080010123 if (nested_vmx_check_apicv_controls(vcpu, vmcs12)) {
10124 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10125 return 1;
10126 }
10127
Eugene Korenevskye9ac0332014-12-11 08:53:27 +030010128 if (nested_vmx_check_msr_switch_controls(vcpu, vmcs12)) {
10129 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10130 return 1;
10131 }
10132
Nadav Har'El7c177932011-05-25 23:12:04 +030010133 if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010134 vmx->nested.nested_vmx_true_procbased_ctls_low,
10135 vmx->nested.nested_vmx_procbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010136 !vmx_control_verify(vmcs12->secondary_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010137 vmx->nested.nested_vmx_secondary_ctls_low,
10138 vmx->nested.nested_vmx_secondary_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010139 !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010140 vmx->nested.nested_vmx_pinbased_ctls_low,
10141 vmx->nested.nested_vmx_pinbased_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010142 !vmx_control_verify(vmcs12->vm_exit_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010143 vmx->nested.nested_vmx_true_exit_ctls_low,
10144 vmx->nested.nested_vmx_exit_ctls_high) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010145 !vmx_control_verify(vmcs12->vm_entry_controls,
Wincy Vanb9c237b2015-02-03 23:56:30 +080010146 vmx->nested.nested_vmx_true_entry_ctls_low,
10147 vmx->nested.nested_vmx_entry_ctls_high))
Nadav Har'El7c177932011-05-25 23:12:04 +030010148 {
10149 nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
10150 return 1;
10151 }
10152
10153 if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
10154 ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10155 nested_vmx_failValid(vcpu,
10156 VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
10157 return 1;
10158 }
10159
Wincy Vanb9c237b2015-02-03 23:56:30 +080010160 if (!nested_cr0_valid(vcpu, vmcs12->guest_cr0) ||
Nadav Har'El7c177932011-05-25 23:12:04 +030010161 ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
10162 nested_vmx_entry_failure(vcpu, vmcs12,
10163 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10164 return 1;
10165 }
10166 if (vmcs12->vmcs_link_pointer != -1ull) {
10167 nested_vmx_entry_failure(vcpu, vmcs12,
10168 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
10169 return 1;
10170 }
10171
10172 /*
Jan Kiszkacb0c8cda2013-04-27 12:58:00 +020010173 * If the load IA32_EFER VM-entry control is 1, the following checks
Jan Kiszka384bb782013-04-20 10:52:36 +020010174 * are performed on the field for the IA32_EFER MSR:
10175 * - Bits reserved in the IA32_EFER MSR must be 0.
10176 * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
10177 * the IA-32e mode guest VM-exit control. It must also be identical
10178 * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
10179 * CR0.PG) is 1.
10180 */
10181 if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
10182 ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
10183 if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
10184 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
10185 ((vmcs12->guest_cr0 & X86_CR0_PG) &&
10186 ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
10187 nested_vmx_entry_failure(vcpu, vmcs12,
10188 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10189 return 1;
10190 }
10191 }
10192
10193 /*
10194 * If the load IA32_EFER VM-exit control is 1, bits reserved in the
10195 * IA32_EFER MSR must be 0 in the field for that register. In addition,
10196 * the values of the LMA and LME bits in the field must each be that of
10197 * the host address-space size VM-exit control.
10198 */
10199 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
10200 ia32e = (vmcs12->vm_exit_controls &
10201 VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
10202 if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
10203 ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
10204 ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
10205 nested_vmx_entry_failure(vcpu, vmcs12,
10206 EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
10207 return 1;
10208 }
10209 }
10210
10211 /*
Nadav Har'El7c177932011-05-25 23:12:04 +030010212 * We're finally done with prerequisite checking, and can start with
10213 * the nested entry.
10214 */
10215
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010216 vmcs02 = nested_get_current_vmcs02(vmx);
10217 if (!vmcs02)
10218 return -ENOMEM;
10219
10220 enter_guest_mode(vcpu);
10221
10222 vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
10223
Jan Kiszka2996fca2014-06-16 13:59:43 +020010224 if (!(vmcs12->vm_entry_controls & VM_ENTRY_LOAD_DEBUG_CONTROLS))
10225 vmx->nested.vmcs01_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10226
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010227 cpu = get_cpu();
10228 vmx->loaded_vmcs = vmcs02;
10229 vmx_vcpu_put(vcpu);
10230 vmx_vcpu_load(vcpu, cpu);
10231 vcpu->cpu = cpu;
10232 put_cpu();
10233
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010234 vmx_segment_cache_clear(vmx);
10235
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010236 prepare_vmcs02(vcpu, vmcs12);
10237
Wincy Vanff651cb2014-12-11 08:52:58 +030010238 msr_entry_idx = nested_vmx_load_msr(vcpu,
10239 vmcs12->vm_entry_msr_load_addr,
10240 vmcs12->vm_entry_msr_load_count);
10241 if (msr_entry_idx) {
10242 leave_guest_mode(vcpu);
10243 vmx_load_vmcs01(vcpu);
10244 nested_vmx_entry_failure(vcpu, vmcs12,
10245 EXIT_REASON_MSR_LOAD_FAIL, msr_entry_idx);
10246 return 1;
10247 }
10248
10249 vmcs12->launch_state = 1;
10250
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010251 if (vmcs12->guest_activity_state == GUEST_ACTIVITY_HLT)
Joel Schopp5cb56052015-03-02 13:43:31 -060010252 return kvm_vcpu_halt(vcpu);
Jan Kiszka6dfacad2013-12-04 08:58:54 +010010253
Jan Kiszka7af40ad32014-01-04 18:47:23 +010010254 vmx->nested.nested_run_pending = 1;
10255
Nadav Har'Elcd232ad2011-05-25 23:10:33 +030010256 /*
10257 * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
10258 * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
10259 * returned as far as L1 is concerned. It will only return (and set
10260 * the success flag) when L2 exits (see nested_vmx_vmexit()).
10261 */
10262 return 1;
10263}
10264
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010265/*
10266 * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
10267 * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
10268 * This function returns the new value we should put in vmcs12.guest_cr0.
10269 * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
10270 * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
10271 * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
10272 * didn't trap the bit, because if L1 did, so would L0).
10273 * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
10274 * been modified by L2, and L1 knows it. So just leave the old value of
10275 * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
10276 * isn't relevant, because if L0 traps this bit it can set it to anything.
10277 * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
10278 * changed these bits, and therefore they need to be updated, but L0
10279 * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
10280 * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
10281 */
10282static inline unsigned long
10283vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10284{
10285 return
10286 /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
10287 /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
10288 /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
10289 vcpu->arch.cr0_guest_owned_bits));
10290}
10291
10292static inline unsigned long
10293vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
10294{
10295 return
10296 /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
10297 /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
10298 /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
10299 vcpu->arch.cr4_guest_owned_bits));
10300}
10301
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010302static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
10303 struct vmcs12 *vmcs12)
10304{
10305 u32 idt_vectoring;
10306 unsigned int nr;
10307
Gleb Natapov851eb6672013-09-25 12:51:34 +030010308 if (vcpu->arch.exception.pending && vcpu->arch.exception.reinject) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010309 nr = vcpu->arch.exception.nr;
10310 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10311
10312 if (kvm_exception_is_soft(nr)) {
10313 vmcs12->vm_exit_instruction_len =
10314 vcpu->arch.event_exit_inst_len;
10315 idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
10316 } else
10317 idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
10318
10319 if (vcpu->arch.exception.has_error_code) {
10320 idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
10321 vmcs12->idt_vectoring_error_code =
10322 vcpu->arch.exception.error_code;
10323 }
10324
10325 vmcs12->idt_vectoring_info_field = idt_vectoring;
Jan Kiszkacd2633c2013-10-23 17:42:15 +010010326 } else if (vcpu->arch.nmi_injected) {
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010327 vmcs12->idt_vectoring_info_field =
10328 INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
10329 } else if (vcpu->arch.interrupt.pending) {
10330 nr = vcpu->arch.interrupt.nr;
10331 idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
10332
10333 if (vcpu->arch.interrupt.soft) {
10334 idt_vectoring |= INTR_TYPE_SOFT_INTR;
10335 vmcs12->vm_entry_instruction_len =
10336 vcpu->arch.event_exit_inst_len;
10337 } else
10338 idt_vectoring |= INTR_TYPE_EXT_INTR;
10339
10340 vmcs12->idt_vectoring_info_field = idt_vectoring;
10341 }
10342}
10343
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010344static int vmx_check_nested_events(struct kvm_vcpu *vcpu, bool external_intr)
10345{
10346 struct vcpu_vmx *vmx = to_vmx(vcpu);
10347
Jan Kiszkaf4124502014-03-07 20:03:13 +010010348 if (nested_cpu_has_preemption_timer(get_vmcs12(vcpu)) &&
10349 vmx->nested.preemption_timer_expired) {
10350 if (vmx->nested.nested_run_pending)
10351 return -EBUSY;
10352 nested_vmx_vmexit(vcpu, EXIT_REASON_PREEMPTION_TIMER, 0, 0);
10353 return 0;
10354 }
10355
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010356 if (vcpu->arch.nmi_pending && nested_exit_on_nmi(vcpu)) {
Jan Kiszka220c5672014-03-07 20:03:14 +010010357 if (vmx->nested.nested_run_pending ||
10358 vcpu->arch.interrupt.pending)
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010359 return -EBUSY;
10360 nested_vmx_vmexit(vcpu, EXIT_REASON_EXCEPTION_NMI,
10361 NMI_VECTOR | INTR_TYPE_NMI_INTR |
10362 INTR_INFO_VALID_MASK, 0);
10363 /*
10364 * The NMI-triggered VM exit counts as injection:
10365 * clear this one and block further NMIs.
10366 */
10367 vcpu->arch.nmi_pending = 0;
10368 vmx_set_nmi_mask(vcpu, true);
10369 return 0;
10370 }
10371
10372 if ((kvm_cpu_has_interrupt(vcpu) || external_intr) &&
10373 nested_exit_on_intr(vcpu)) {
10374 if (vmx->nested.nested_run_pending)
10375 return -EBUSY;
10376 nested_vmx_vmexit(vcpu, EXIT_REASON_EXTERNAL_INTERRUPT, 0, 0);
Wincy Van705699a2015-02-03 23:58:17 +080010377 return 0;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010378 }
10379
Wincy Van705699a2015-02-03 23:58:17 +080010380 return vmx_complete_nested_posted_interrupt(vcpu);
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010381}
10382
Jan Kiszkaf4124502014-03-07 20:03:13 +010010383static u32 vmx_get_preemption_timer_value(struct kvm_vcpu *vcpu)
10384{
10385 ktime_t remaining =
10386 hrtimer_get_remaining(&to_vmx(vcpu)->nested.preemption_timer);
10387 u64 value;
10388
10389 if (ktime_to_ns(remaining) <= 0)
10390 return 0;
10391
10392 value = ktime_to_ns(remaining) * vcpu->arch.virtual_tsc_khz;
10393 do_div(value, 1000000);
10394 return value >> VMX_MISC_EMULATED_PREEMPTION_TIMER_RATE;
10395}
10396
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010397/*
10398 * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
10399 * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
10400 * and this function updates it to reflect the changes to the guest state while
10401 * L2 was running (and perhaps made some exits which were handled directly by L0
10402 * without going back to L1), and to reflect the exit reason.
10403 * Note that we do not have to copy here all VMCS fields, just those that
10404 * could have changed by the L2 guest or the exit - i.e., the guest-state and
10405 * exit-information fields only. Other fields are modified by L1 with VMWRITE,
10406 * which already writes to vmcs12 directly.
10407 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010408static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12,
10409 u32 exit_reason, u32 exit_intr_info,
10410 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010411{
10412 /* update guest state fields: */
10413 vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
10414 vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
10415
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010416 vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
10417 vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
10418 vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
10419
10420 vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
10421 vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
10422 vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
10423 vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
10424 vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
10425 vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
10426 vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
10427 vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
10428 vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
10429 vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
10430 vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
10431 vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
10432 vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
10433 vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
10434 vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
10435 vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
10436 vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
10437 vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
10438 vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
10439 vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
10440 vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
10441 vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
10442 vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
10443 vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
10444 vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
10445 vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
10446 vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
10447 vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
10448 vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
10449 vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
10450 vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
10451 vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
10452 vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
10453 vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
10454 vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
10455 vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
10456
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010457 vmcs12->guest_interruptibility_info =
10458 vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
10459 vmcs12->guest_pending_dbg_exceptions =
10460 vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
Jan Kiszka3edf1e62014-01-04 18:47:24 +010010461 if (vcpu->arch.mp_state == KVM_MP_STATE_HALTED)
10462 vmcs12->guest_activity_state = GUEST_ACTIVITY_HLT;
10463 else
10464 vmcs12->guest_activity_state = GUEST_ACTIVITY_ACTIVE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010465
Jan Kiszkaf4124502014-03-07 20:03:13 +010010466 if (nested_cpu_has_preemption_timer(vmcs12)) {
10467 if (vmcs12->vm_exit_controls &
10468 VM_EXIT_SAVE_VMX_PREEMPTION_TIMER)
10469 vmcs12->vmx_preemption_timer_value =
10470 vmx_get_preemption_timer_value(vcpu);
10471 hrtimer_cancel(&to_vmx(vcpu)->nested.preemption_timer);
10472 }
Arthur Chunqi Li7854cbc2013-09-16 16:11:44 +080010473
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010474 /*
10475 * In some cases (usually, nested EPT), L2 is allowed to change its
10476 * own CR3 without exiting. If it has changed it, we must keep it.
10477 * Of course, if L0 is using shadow page tables, GUEST_CR3 was defined
10478 * by L0, not L1 or L2, so we mustn't unconditionally copy it to vmcs12.
10479 *
10480 * Additionally, restore L2's PDPTR to vmcs12.
10481 */
10482 if (enable_ept) {
Paolo Bonzinif3531052015-12-03 15:49:56 +010010483 vmcs12->guest_cr3 = vmcs_readl(GUEST_CR3);
Nadav Har'El3633cfc2013-08-05 11:07:07 +030010484 vmcs12->guest_pdptr0 = vmcs_read64(GUEST_PDPTR0);
10485 vmcs12->guest_pdptr1 = vmcs_read64(GUEST_PDPTR1);
10486 vmcs12->guest_pdptr2 = vmcs_read64(GUEST_PDPTR2);
10487 vmcs12->guest_pdptr3 = vmcs_read64(GUEST_PDPTR3);
10488 }
10489
Wincy Van608406e2015-02-03 23:57:51 +080010490 if (nested_cpu_has_vid(vmcs12))
10491 vmcs12->guest_intr_status = vmcs_read16(GUEST_INTR_STATUS);
10492
Jan Kiszkac18911a2013-03-13 16:06:41 +010010493 vmcs12->vm_entry_controls =
10494 (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
Gleb Natapov2961e8762013-11-25 15:37:13 +020010495 (vm_entry_controls_get(to_vmx(vcpu)) & VM_ENTRY_IA32E_MODE);
Jan Kiszkac18911a2013-03-13 16:06:41 +010010496
Jan Kiszka2996fca2014-06-16 13:59:43 +020010497 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_DEBUG_CONTROLS) {
10498 kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
10499 vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
10500 }
10501
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010502 /* TODO: These cannot have changed unless we have MSR bitmaps and
10503 * the relevant bit asks not to trap the change */
Jan Kiszkab8c07d52013-04-06 13:51:21 +020010504 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010505 vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
Jan Kiszka10ba54a2013-08-08 16:26:31 +020010506 if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_EFER)
10507 vmcs12->guest_ia32_efer = vcpu->arch.efer;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010508 vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
10509 vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
10510 vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
Paolo Bonzinia87036a2016-03-08 09:52:13 +010010511 if (kvm_mpx_supported())
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010512 vmcs12->guest_bndcfgs = vmcs_read64(GUEST_BNDCFGS);
Wanpeng Li81dc01f2014-12-04 19:11:07 +080010513 if (nested_cpu_has_xsaves(vmcs12))
10514 vmcs12->xss_exit_bitmap = vmcs_read64(XSS_EXIT_BITMAP);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010515
10516 /* update exit information fields: */
10517
Jan Kiszka533558b2014-01-04 18:47:20 +010010518 vmcs12->vm_exit_reason = exit_reason;
10519 vmcs12->exit_qualification = exit_qualification;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010520
Jan Kiszka533558b2014-01-04 18:47:20 +010010521 vmcs12->vm_exit_intr_info = exit_intr_info;
Jan Kiszkac0d1c772013-04-14 12:12:50 +020010522 if ((vmcs12->vm_exit_intr_info &
10523 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
10524 (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
10525 vmcs12->vm_exit_intr_error_code =
10526 vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010527 vmcs12->idt_vectoring_info_field = 0;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010528 vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
10529 vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
10530
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010531 if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
10532 /* vm_entry_intr_info_field is cleared on exit. Emulate this
10533 * instead of reading the real value. */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010534 vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010535
10536 /*
10537 * Transfer the event that L0 or L1 may wanted to inject into
10538 * L2 to IDT_VECTORING_INFO_FIELD.
10539 */
10540 vmcs12_save_pending_event(vcpu, vmcs12);
10541 }
10542
10543 /*
10544 * Drop what we picked up for L2 via vmx_complete_interrupts. It is
10545 * preserved above and would only end up incorrectly in L1.
10546 */
10547 vcpu->arch.nmi_injected = false;
10548 kvm_clear_exception_queue(vcpu);
10549 kvm_clear_interrupt_queue(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010550}
10551
10552/*
10553 * A part of what we need to when the nested L2 guest exits and we want to
10554 * run its L1 parent, is to reset L1's guest state to the host state specified
10555 * in vmcs12.
10556 * This function is to be called not only on normal nested exit, but also on
10557 * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
10558 * Failures During or After Loading Guest State").
10559 * This function should be called when the active VMCS is L1's (vmcs01).
10560 */
Jan Kiszka733568f2013-02-23 15:07:47 +010010561static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
10562 struct vmcs12 *vmcs12)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010563{
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010564 struct kvm_segment seg;
10565
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010566 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
10567 vcpu->arch.efer = vmcs12->host_ia32_efer;
Jan Kiszkad1fa0352013-04-14 12:44:54 +020010568 else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010569 vcpu->arch.efer |= (EFER_LMA | EFER_LME);
10570 else
10571 vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
10572 vmx_set_efer(vcpu, vcpu->arch.efer);
10573
10574 kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
10575 kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
H. Peter Anvin1adfa762013-04-27 16:10:11 -070010576 vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010577 /*
10578 * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
10579 * actually changed, because it depends on the current state of
10580 * fpu_active (which may have changed).
10581 * Note that vmx_set_cr0 refers to efer set above.
10582 */
Jan Kiszka9e3e4db2013-09-03 21:11:45 +020010583 vmx_set_cr0(vcpu, vmcs12->host_cr0);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010584 /*
10585 * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
10586 * to apply the same changes to L1's vmcs. We just set cr0 correctly,
10587 * but we also need to update cr0_guest_host_mask and exception_bitmap.
10588 */
10589 update_exception_bitmap(vcpu);
10590 vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
10591 vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
10592
10593 /*
10594 * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
10595 * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
10596 */
10597 vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
10598 kvm_set_cr4(vcpu, vmcs12->host_cr4);
10599
Jan Kiszka29bf08f2013-12-28 16:31:52 +010010600 nested_ept_uninit_mmu_context(vcpu);
Nadav Har'El155a97a2013-08-05 11:07:16 +030010601
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010602 kvm_set_cr3(vcpu, vmcs12->host_cr3);
10603 kvm_mmu_reset_context(vcpu);
10604
Gleb Natapovfeaf0c7d2013-09-25 12:51:36 +030010605 if (!enable_ept)
10606 vcpu->arch.walk_mmu->inject_page_fault = kvm_inject_page_fault;
10607
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010608 if (enable_vpid) {
10609 /*
10610 * Trivially support vpid by letting L2s share their parent
10611 * L1's vpid. TODO: move to a more elaborate solution, giving
10612 * each L2 its own vpid and exposing the vpid feature to L1.
10613 */
10614 vmx_flush_tlb(vcpu);
10615 }
10616
10617
10618 vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
10619 vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
10620 vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
10621 vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
10622 vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010623
Paolo Bonzini36be0b92014-02-24 12:30:04 +010010624 /* If not VM_EXIT_CLEAR_BNDCFGS, the L2 value propagates to L1. */
10625 if (vmcs12->vm_exit_controls & VM_EXIT_CLEAR_BNDCFGS)
10626 vmcs_write64(GUEST_BNDCFGS, 0);
10627
Jan Kiszka44811c02013-08-04 17:17:27 +020010628 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT) {
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010629 vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
Jan Kiszka44811c02013-08-04 17:17:27 +020010630 vcpu->arch.pat = vmcs12->host_ia32_pat;
10631 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010632 if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
10633 vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
10634 vmcs12->host_ia32_perf_global_ctrl);
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010635
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010636 /* Set L1 segment info according to Intel SDM
10637 27.5.2 Loading Host Segment and Descriptor-Table Registers */
10638 seg = (struct kvm_segment) {
10639 .base = 0,
10640 .limit = 0xFFFFFFFF,
10641 .selector = vmcs12->host_cs_selector,
10642 .type = 11,
10643 .present = 1,
10644 .s = 1,
10645 .g = 1
10646 };
10647 if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
10648 seg.l = 1;
10649 else
10650 seg.db = 1;
10651 vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
10652 seg = (struct kvm_segment) {
10653 .base = 0,
10654 .limit = 0xFFFFFFFF,
10655 .type = 3,
10656 .present = 1,
10657 .s = 1,
10658 .db = 1,
10659 .g = 1
10660 };
10661 seg.selector = vmcs12->host_ds_selector;
10662 vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
10663 seg.selector = vmcs12->host_es_selector;
10664 vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
10665 seg.selector = vmcs12->host_ss_selector;
10666 vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
10667 seg.selector = vmcs12->host_fs_selector;
10668 seg.base = vmcs12->host_fs_base;
10669 vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
10670 seg.selector = vmcs12->host_gs_selector;
10671 seg.base = vmcs12->host_gs_base;
10672 vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
10673 seg = (struct kvm_segment) {
Gleb Natapov205befd2013-08-04 15:08:06 +030010674 .base = vmcs12->host_tr_base,
Arthur Chunqi Li21feb4e2013-07-15 16:04:08 +080010675 .limit = 0x67,
10676 .selector = vmcs12->host_tr_selector,
10677 .type = 11,
10678 .present = 1
10679 };
10680 vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
10681
Jan Kiszka503cd0c2013-03-03 13:05:44 +010010682 kvm_set_dr(vcpu, 7, 0x400);
10683 vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
Wincy Vanff651cb2014-12-11 08:52:58 +030010684
Wincy Van3af18d92015-02-03 23:49:31 +080010685 if (cpu_has_vmx_msr_bitmap())
10686 vmx_set_msr_bitmap(vcpu);
10687
Wincy Vanff651cb2014-12-11 08:52:58 +030010688 if (nested_vmx_load_msr(vcpu, vmcs12->vm_exit_msr_load_addr,
10689 vmcs12->vm_exit_msr_load_count))
10690 nested_vmx_abort(vcpu, VMX_ABORT_LOAD_HOST_MSR_FAIL);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010691}
10692
10693/*
10694 * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
10695 * and modify vmcs12 to make it see what it would expect to see there if
10696 * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
10697 */
Jan Kiszka533558b2014-01-04 18:47:20 +010010698static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
10699 u32 exit_intr_info,
10700 unsigned long exit_qualification)
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010701{
10702 struct vcpu_vmx *vmx = to_vmx(vcpu);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010703 struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
10704
Jan Kiszka5f3d5792013-04-14 12:12:46 +020010705 /* trying to cancel vmlaunch/vmresume is a bug */
10706 WARN_ON_ONCE(vmx->nested.nested_run_pending);
10707
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010708 leave_guest_mode(vcpu);
Jan Kiszka533558b2014-01-04 18:47:20 +010010709 prepare_vmcs12(vcpu, vmcs12, exit_reason, exit_intr_info,
10710 exit_qualification);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010711
Wincy Vanff651cb2014-12-11 08:52:58 +030010712 if (nested_vmx_store_msr(vcpu, vmcs12->vm_exit_msr_store_addr,
10713 vmcs12->vm_exit_msr_store_count))
10714 nested_vmx_abort(vcpu, VMX_ABORT_SAVE_GUEST_MSR_FAIL);
10715
Wanpeng Lif3380ca2014-08-05 12:42:23 +080010716 vmx_load_vmcs01(vcpu);
10717
Bandan Das77b0f5d2014-04-19 18:17:45 -040010718 if ((exit_reason == EXIT_REASON_EXTERNAL_INTERRUPT)
10719 && nested_exit_intr_ack_set(vcpu)) {
10720 int irq = kvm_cpu_get_interrupt(vcpu);
10721 WARN_ON(irq < 0);
10722 vmcs12->vm_exit_intr_info = irq |
10723 INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR;
10724 }
10725
Jan Kiszka542060e2014-01-04 18:47:21 +010010726 trace_kvm_nested_vmexit_inject(vmcs12->vm_exit_reason,
10727 vmcs12->exit_qualification,
10728 vmcs12->idt_vectoring_info_field,
10729 vmcs12->vm_exit_intr_info,
10730 vmcs12->vm_exit_intr_error_code,
10731 KVM_ISA_VMX);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010732
Paolo Bonzini8391ce42016-07-07 14:58:33 +020010733 vm_entry_controls_reset_shadow(vmx);
10734 vm_exit_controls_reset_shadow(vmx);
Jan Kiszka36c3cc42013-02-23 22:35:37 +010010735 vmx_segment_cache_clear(vmx);
10736
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010737 /* if no vmcs02 cache requested, remove the one we used */
10738 if (VMCS02_POOL_SIZE == 0)
10739 nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
10740
10741 load_vmcs12_host_state(vcpu, vmcs12);
10742
Paolo Bonzini93140062016-07-06 13:23:51 +020010743 /* Update any VMCS fields that might have changed while L2 ran */
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010744 vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
Paolo Bonzini93140062016-07-06 13:23:51 +020010745 if (vmx->hv_deadline_tsc == -1)
10746 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10747 PIN_BASED_VMX_PREEMPTION_TIMER);
10748 else
10749 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10750 PIN_BASED_VMX_PREEMPTION_TIMER);
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010751
10752 /* This is needed for same reason as it was needed in prepare_vmcs02 */
10753 vmx->host_rsp = 0;
10754
10755 /* Unpin physical memory we referred to in vmcs02 */
10756 if (vmx->nested.apic_access_page) {
10757 nested_release_page(vmx->nested.apic_access_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010758 vmx->nested.apic_access_page = NULL;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010759 }
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010760 if (vmx->nested.virtual_apic_page) {
10761 nested_release_page(vmx->nested.virtual_apic_page);
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010762 vmx->nested.virtual_apic_page = NULL;
Wanpeng Lia7c0b072014-08-21 19:46:50 +080010763 }
Wincy Van705699a2015-02-03 23:58:17 +080010764 if (vmx->nested.pi_desc_page) {
10765 kunmap(vmx->nested.pi_desc_page);
10766 nested_release_page(vmx->nested.pi_desc_page);
10767 vmx->nested.pi_desc_page = NULL;
10768 vmx->nested.pi_desc = NULL;
10769 }
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010770
10771 /*
Tang Chen38b99172014-09-24 15:57:54 +080010772 * We are now running in L2, mmu_notifier will force to reload the
10773 * page's hpa for L2 vmcs. Need to reload it for L1 before entering L1.
10774 */
10775 kvm_vcpu_reload_apic_access_page(vcpu);
10776
10777 /*
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010778 * Exiting from L2 to L1, we're now back to L1 which thinks it just
10779 * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
10780 * success or failure flag accordingly.
10781 */
10782 if (unlikely(vmx->fail)) {
10783 vmx->fail = 0;
10784 nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
10785 } else
10786 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010787 if (enable_shadow_vmcs)
10788 vmx->nested.sync_shadow_vmcs = true;
Jan Kiszkab6b8a142014-03-07 20:03:12 +010010789
10790 /* in case we halted in L2 */
10791 vcpu->arch.mp_state = KVM_MP_STATE_RUNNABLE;
Nadav Har'El4704d0b2011-05-25 23:11:34 +030010792}
10793
Nadav Har'El7c177932011-05-25 23:12:04 +030010794/*
Jan Kiszka42124922014-01-04 18:47:19 +010010795 * Forcibly leave nested mode in order to be able to reset the VCPU later on.
10796 */
10797static void vmx_leave_nested(struct kvm_vcpu *vcpu)
10798{
10799 if (is_guest_mode(vcpu))
Jan Kiszka533558b2014-01-04 18:47:20 +010010800 nested_vmx_vmexit(vcpu, -1, 0, 0);
Jan Kiszka42124922014-01-04 18:47:19 +010010801 free_nested(to_vmx(vcpu));
10802}
10803
10804/*
Nadav Har'El7c177932011-05-25 23:12:04 +030010805 * L1's failure to enter L2 is a subset of a normal exit, as explained in
10806 * 23.7 "VM-entry failures during or after loading guest state" (this also
10807 * lists the acceptable exit-reason and exit-qualification parameters).
10808 * It should only be called before L2 actually succeeded to run, and when
10809 * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
10810 */
10811static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
10812 struct vmcs12 *vmcs12,
10813 u32 reason, unsigned long qualification)
10814{
10815 load_vmcs12_host_state(vcpu, vmcs12);
10816 vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
10817 vmcs12->exit_qualification = qualification;
10818 nested_vmx_succeed(vcpu);
Abel Gordon012f83c2013-04-18 14:39:25 +030010819 if (enable_shadow_vmcs)
10820 to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
Nadav Har'El7c177932011-05-25 23:12:04 +030010821}
10822
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020010823static int vmx_check_intercept(struct kvm_vcpu *vcpu,
10824 struct x86_instruction_info *info,
10825 enum x86_intercept_stage stage)
10826{
10827 return X86EMUL_CONTINUE;
10828}
10829
Yunhong Jiang64672c92016-06-13 14:19:59 -070010830#ifdef CONFIG_X86_64
10831/* (a << shift) / divisor, return 1 if overflow otherwise 0 */
10832static inline int u64_shl_div_u64(u64 a, unsigned int shift,
10833 u64 divisor, u64 *result)
10834{
10835 u64 low = a << shift, high = a >> (64 - shift);
10836
10837 /* To avoid the overflow on divq */
10838 if (high >= divisor)
10839 return 1;
10840
10841 /* Low hold the result, high hold rem which is discarded */
10842 asm("divq %2\n\t" : "=a" (low), "=d" (high) :
10843 "rm" (divisor), "0" (low), "1" (high));
10844 *result = low;
10845
10846 return 0;
10847}
10848
10849static int vmx_set_hv_timer(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc)
10850{
10851 struct vcpu_vmx *vmx = to_vmx(vcpu);
Paolo Bonzini9175d2e2016-06-27 15:08:01 +020010852 u64 tscl = rdtsc();
10853 u64 guest_tscl = kvm_read_l1_tsc(vcpu, tscl);
10854 u64 delta_tsc = max(guest_deadline_tsc, guest_tscl) - guest_tscl;
Yunhong Jiang64672c92016-06-13 14:19:59 -070010855
10856 /* Convert to host delta tsc if tsc scaling is enabled */
10857 if (vcpu->arch.tsc_scaling_ratio != kvm_default_tsc_scaling_ratio &&
10858 u64_shl_div_u64(delta_tsc,
10859 kvm_tsc_scaling_ratio_frac_bits,
10860 vcpu->arch.tsc_scaling_ratio,
10861 &delta_tsc))
10862 return -ERANGE;
10863
10864 /*
10865 * If the delta tsc can't fit in the 32 bit after the multi shift,
10866 * we can't use the preemption timer.
10867 * It's possible that it fits on later vmentries, but checking
10868 * on every vmentry is costly so we just use an hrtimer.
10869 */
10870 if (delta_tsc >> (cpu_preemption_timer_multi + 32))
10871 return -ERANGE;
10872
10873 vmx->hv_deadline_tsc = tscl + delta_tsc;
10874 vmcs_set_bits(PIN_BASED_VM_EXEC_CONTROL,
10875 PIN_BASED_VMX_PREEMPTION_TIMER);
10876 return 0;
10877}
10878
10879static void vmx_cancel_hv_timer(struct kvm_vcpu *vcpu)
10880{
10881 struct vcpu_vmx *vmx = to_vmx(vcpu);
10882 vmx->hv_deadline_tsc = -1;
10883 vmcs_clear_bits(PIN_BASED_VM_EXEC_CONTROL,
10884 PIN_BASED_VMX_PREEMPTION_TIMER);
10885}
10886#endif
10887
Paolo Bonzini48d89b92014-08-26 13:27:46 +020010888static void vmx_sched_in(struct kvm_vcpu *vcpu, int cpu)
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010889{
Radim Krčmářb4a2d312014-08-21 18:08:08 +020010890 if (ple_gap)
10891 shrink_ple_window(vcpu);
Radim Krčmářae97a3b2014-08-21 18:08:06 +020010892}
10893
Kai Huang843e4332015-01-28 10:54:28 +080010894static void vmx_slot_enable_log_dirty(struct kvm *kvm,
10895 struct kvm_memory_slot *slot)
10896{
10897 kvm_mmu_slot_leaf_clear_dirty(kvm, slot);
10898 kvm_mmu_slot_largepage_remove_write_access(kvm, slot);
10899}
10900
10901static void vmx_slot_disable_log_dirty(struct kvm *kvm,
10902 struct kvm_memory_slot *slot)
10903{
10904 kvm_mmu_slot_set_dirty(kvm, slot);
10905}
10906
10907static void vmx_flush_log_dirty(struct kvm *kvm)
10908{
10909 kvm_flush_pml_buffers(kvm);
10910}
10911
10912static void vmx_enable_log_dirty_pt_masked(struct kvm *kvm,
10913 struct kvm_memory_slot *memslot,
10914 gfn_t offset, unsigned long mask)
10915{
10916 kvm_mmu_clear_dirty_pt_masked(kvm, memslot, offset, mask);
10917}
10918
Feng Wuefc64402015-09-18 22:29:51 +080010919/*
Feng Wubf9f6ac2015-09-18 22:29:55 +080010920 * This routine does the following things for vCPU which is going
10921 * to be blocked if VT-d PI is enabled.
10922 * - Store the vCPU to the wakeup list, so when interrupts happen
10923 * we can find the right vCPU to wake up.
10924 * - Change the Posted-interrupt descriptor as below:
10925 * 'NDST' <-- vcpu->pre_pcpu
10926 * 'NV' <-- POSTED_INTR_WAKEUP_VECTOR
10927 * - If 'ON' is set during this process, which means at least one
10928 * interrupt is posted for this vCPU, we cannot block it, in
10929 * this case, return 1, otherwise, return 0.
10930 *
10931 */
Yunhong Jiangbc225122016-06-13 14:19:58 -070010932static int pi_pre_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080010933{
10934 unsigned long flags;
10935 unsigned int dest;
10936 struct pi_desc old, new;
10937 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
10938
10939 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080010940 !irq_remapping_cap(IRQ_POSTING_CAP) ||
10941 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080010942 return 0;
10943
10944 vcpu->pre_pcpu = vcpu->cpu;
10945 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10946 vcpu->pre_pcpu), flags);
10947 list_add_tail(&vcpu->blocked_vcpu_list,
10948 &per_cpu(blocked_vcpu_on_cpu,
10949 vcpu->pre_pcpu));
10950 spin_unlock_irqrestore(&per_cpu(blocked_vcpu_on_cpu_lock,
10951 vcpu->pre_pcpu), flags);
10952
10953 do {
10954 old.control = new.control = pi_desc->control;
10955
10956 /*
10957 * We should not block the vCPU if
10958 * an interrupt is posted for it.
10959 */
10960 if (pi_test_on(pi_desc) == 1) {
10961 spin_lock_irqsave(&per_cpu(blocked_vcpu_on_cpu_lock,
10962 vcpu->pre_pcpu), flags);
10963 list_del(&vcpu->blocked_vcpu_list);
10964 spin_unlock_irqrestore(
10965 &per_cpu(blocked_vcpu_on_cpu_lock,
10966 vcpu->pre_pcpu), flags);
10967 vcpu->pre_pcpu = -1;
10968
10969 return 1;
10970 }
10971
10972 WARN((pi_desc->sn == 1),
10973 "Warning: SN field of posted-interrupts "
10974 "is set before blocking\n");
10975
10976 /*
10977 * Since vCPU can be preempted during this process,
10978 * vcpu->cpu could be different with pre_pcpu, we
10979 * need to set pre_pcpu as the destination of wakeup
10980 * notification event, then we can find the right vCPU
10981 * to wakeup in wakeup handler if interrupts happen
10982 * when the vCPU is in blocked state.
10983 */
10984 dest = cpu_physical_id(vcpu->pre_pcpu);
10985
10986 if (x2apic_enabled())
10987 new.ndst = dest;
10988 else
10989 new.ndst = (dest << 8) & 0xFF00;
10990
10991 /* set 'NV' to 'wakeup vector' */
10992 new.nv = POSTED_INTR_WAKEUP_VECTOR;
10993 } while (cmpxchg(&pi_desc->control, old.control,
10994 new.control) != old.control);
10995
10996 return 0;
10997}
10998
Yunhong Jiangbc225122016-06-13 14:19:58 -070010999static int vmx_pre_block(struct kvm_vcpu *vcpu)
11000{
11001 if (pi_pre_block(vcpu))
11002 return 1;
11003
Yunhong Jiang64672c92016-06-13 14:19:59 -070011004 if (kvm_lapic_hv_timer_in_use(vcpu))
11005 kvm_lapic_switch_to_sw_timer(vcpu);
11006
Yunhong Jiangbc225122016-06-13 14:19:58 -070011007 return 0;
11008}
11009
11010static void pi_post_block(struct kvm_vcpu *vcpu)
Feng Wubf9f6ac2015-09-18 22:29:55 +080011011{
11012 struct pi_desc *pi_desc = vcpu_to_pi_desc(vcpu);
11013 struct pi_desc old, new;
11014 unsigned int dest;
11015 unsigned long flags;
11016
11017 if (!kvm_arch_has_assigned_device(vcpu->kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011018 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11019 !kvm_vcpu_apicv_active(vcpu))
Feng Wubf9f6ac2015-09-18 22:29:55 +080011020 return;
11021
11022 do {
11023 old.control = new.control = pi_desc->control;
11024
11025 dest = cpu_physical_id(vcpu->cpu);
11026
11027 if (x2apic_enabled())
11028 new.ndst = dest;
11029 else
11030 new.ndst = (dest << 8) & 0xFF00;
11031
11032 /* Allow posting non-urgent interrupts */
11033 new.sn = 0;
11034
11035 /* set 'NV' to 'notification vector' */
11036 new.nv = POSTED_INTR_VECTOR;
11037 } while (cmpxchg(&pi_desc->control, old.control,
11038 new.control) != old.control);
11039
11040 if(vcpu->pre_pcpu != -1) {
11041 spin_lock_irqsave(
11042 &per_cpu(blocked_vcpu_on_cpu_lock,
11043 vcpu->pre_pcpu), flags);
11044 list_del(&vcpu->blocked_vcpu_list);
11045 spin_unlock_irqrestore(
11046 &per_cpu(blocked_vcpu_on_cpu_lock,
11047 vcpu->pre_pcpu), flags);
11048 vcpu->pre_pcpu = -1;
11049 }
11050}
11051
Yunhong Jiangbc225122016-06-13 14:19:58 -070011052static void vmx_post_block(struct kvm_vcpu *vcpu)
11053{
Yunhong Jiang64672c92016-06-13 14:19:59 -070011054 if (kvm_x86_ops->set_hv_timer)
11055 kvm_lapic_switch_to_hv_timer(vcpu);
11056
Yunhong Jiangbc225122016-06-13 14:19:58 -070011057 pi_post_block(vcpu);
11058}
11059
Feng Wubf9f6ac2015-09-18 22:29:55 +080011060/*
Feng Wuefc64402015-09-18 22:29:51 +080011061 * vmx_update_pi_irte - set IRTE for Posted-Interrupts
11062 *
11063 * @kvm: kvm
11064 * @host_irq: host irq of the interrupt
11065 * @guest_irq: gsi of the interrupt
11066 * @set: set or unset PI
11067 * returns 0 on success, < 0 on failure
11068 */
11069static int vmx_update_pi_irte(struct kvm *kvm, unsigned int host_irq,
11070 uint32_t guest_irq, bool set)
11071{
11072 struct kvm_kernel_irq_routing_entry *e;
11073 struct kvm_irq_routing_table *irq_rt;
11074 struct kvm_lapic_irq irq;
11075 struct kvm_vcpu *vcpu;
11076 struct vcpu_data vcpu_info;
11077 int idx, ret = -EINVAL;
11078
11079 if (!kvm_arch_has_assigned_device(kvm) ||
Yang Zhanga0052192016-06-13 09:56:56 +080011080 !irq_remapping_cap(IRQ_POSTING_CAP) ||
11081 !kvm_vcpu_apicv_active(kvm->vcpus[0]))
Feng Wuefc64402015-09-18 22:29:51 +080011082 return 0;
11083
11084 idx = srcu_read_lock(&kvm->irq_srcu);
11085 irq_rt = srcu_dereference(kvm->irq_routing, &kvm->irq_srcu);
11086 BUG_ON(guest_irq >= irq_rt->nr_rt_entries);
11087
11088 hlist_for_each_entry(e, &irq_rt->map[guest_irq], link) {
11089 if (e->type != KVM_IRQ_ROUTING_MSI)
11090 continue;
11091 /*
11092 * VT-d PI cannot support posting multicast/broadcast
11093 * interrupts to a vCPU, we still use interrupt remapping
11094 * for these kind of interrupts.
11095 *
11096 * For lowest-priority interrupts, we only support
11097 * those with single CPU as the destination, e.g. user
11098 * configures the interrupts via /proc/irq or uses
11099 * irqbalance to make the interrupts single-CPU.
11100 *
11101 * We will support full lowest-priority interrupt later.
11102 */
11103
Radim Krčmář371313132016-07-12 22:09:27 +020011104 kvm_set_msi_irq(kvm, e, &irq);
Feng Wu23a1c252016-01-25 16:53:32 +080011105 if (!kvm_intr_is_single_vcpu(kvm, &irq, &vcpu)) {
11106 /*
11107 * Make sure the IRTE is in remapped mode if
11108 * we don't handle it in posted mode.
11109 */
11110 ret = irq_set_vcpu_affinity(host_irq, NULL);
11111 if (ret < 0) {
11112 printk(KERN_INFO
11113 "failed to back to remapped mode, irq: %u\n",
11114 host_irq);
11115 goto out;
11116 }
11117
Feng Wuefc64402015-09-18 22:29:51 +080011118 continue;
Feng Wu23a1c252016-01-25 16:53:32 +080011119 }
Feng Wuefc64402015-09-18 22:29:51 +080011120
11121 vcpu_info.pi_desc_addr = __pa(vcpu_to_pi_desc(vcpu));
11122 vcpu_info.vector = irq.vector;
11123
Feng Wub6ce9782016-01-25 16:53:35 +080011124 trace_kvm_pi_irte_update(vcpu->vcpu_id, host_irq, e->gsi,
Feng Wuefc64402015-09-18 22:29:51 +080011125 vcpu_info.vector, vcpu_info.pi_desc_addr, set);
11126
11127 if (set)
11128 ret = irq_set_vcpu_affinity(host_irq, &vcpu_info);
11129 else {
11130 /* suppress notification event before unposting */
11131 pi_set_sn(vcpu_to_pi_desc(vcpu));
11132 ret = irq_set_vcpu_affinity(host_irq, NULL);
11133 pi_clear_sn(vcpu_to_pi_desc(vcpu));
11134 }
11135
11136 if (ret < 0) {
11137 printk(KERN_INFO "%s: failed to update PI IRTE\n",
11138 __func__);
11139 goto out;
11140 }
11141 }
11142
11143 ret = 0;
11144out:
11145 srcu_read_unlock(&kvm->irq_srcu, idx);
11146 return ret;
11147}
11148
Ashok Rajc45dcc72016-06-22 14:59:56 +080011149static void vmx_setup_mce(struct kvm_vcpu *vcpu)
11150{
11151 if (vcpu->arch.mcg_cap & MCG_LMCE_P)
11152 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits |=
11153 FEATURE_CONTROL_LMCE;
11154 else
11155 to_vmx(vcpu)->msr_ia32_feature_control_valid_bits &=
11156 ~FEATURE_CONTROL_LMCE;
11157}
11158
Christian Ehrhardtcbdd1be2007-09-09 15:41:59 +030011159static struct kvm_x86_ops vmx_x86_ops = {
Avi Kivity6aa8b732006-12-10 02:21:36 -080011160 .cpu_has_kvm_support = cpu_has_kvm_support,
11161 .disabled_by_bios = vmx_disabled_by_bios,
11162 .hardware_setup = hardware_setup,
11163 .hardware_unsetup = hardware_unsetup,
Yang, Sheng002c7f72007-07-31 14:23:01 +030011164 .check_processor_compatibility = vmx_check_processor_compat,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011165 .hardware_enable = hardware_enable,
11166 .hardware_disable = hardware_disable,
Sheng Yang04547152009-04-01 15:52:31 +080011167 .cpu_has_accelerated_tpr = report_flexpriority,
Paolo Bonzini6d396b52015-04-01 14:25:33 +020011168 .cpu_has_high_real_mode_segbase = vmx_has_high_real_mode_segbase,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011169
11170 .vcpu_create = vmx_create_vcpu,
11171 .vcpu_free = vmx_free_vcpu,
Avi Kivity04d2cc72007-09-10 18:10:54 +030011172 .vcpu_reset = vmx_vcpu_reset,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011173
Avi Kivity04d2cc72007-09-10 18:10:54 +030011174 .prepare_guest_switch = vmx_save_host_state,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011175 .vcpu_load = vmx_vcpu_load,
11176 .vcpu_put = vmx_vcpu_put,
11177
Paolo Bonzinia96036b2015-11-10 11:55:36 +010011178 .update_bp_intercept = update_exception_bitmap,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011179 .get_msr = vmx_get_msr,
11180 .set_msr = vmx_set_msr,
11181 .get_segment_base = vmx_get_segment_base,
11182 .get_segment = vmx_get_segment,
11183 .set_segment = vmx_set_segment,
Izik Eidus2e4d2652008-03-24 19:38:34 +020011184 .get_cpl = vmx_get_cpl,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011185 .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
Avi Kivitye8467fd2009-12-29 18:43:06 +020011186 .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
Avi Kivityaff48ba2010-12-05 18:56:11 +020011187 .decache_cr3 = vmx_decache_cr3,
Anthony Liguori25c4c272007-04-27 09:29:21 +030011188 .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011189 .set_cr0 = vmx_set_cr0,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011190 .set_cr3 = vmx_set_cr3,
11191 .set_cr4 = vmx_set_cr4,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011192 .set_efer = vmx_set_efer,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011193 .get_idt = vmx_get_idt,
11194 .set_idt = vmx_set_idt,
11195 .get_gdt = vmx_get_gdt,
11196 .set_gdt = vmx_set_gdt,
Jan Kiszka73aaf249e2014-01-04 18:47:16 +010011197 .get_dr6 = vmx_get_dr6,
11198 .set_dr6 = vmx_set_dr6,
Gleb Natapov020df072010-04-13 10:05:23 +030011199 .set_dr7 = vmx_set_dr7,
Paolo Bonzini81908bf2014-02-21 10:32:27 +010011200 .sync_dirty_debug_regs = vmx_sync_dirty_debug_regs,
Marcelo Tosatti5fdbf972008-06-27 14:58:02 -030011201 .cache_reg = vmx_cache_reg,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011202 .get_rflags = vmx_get_rflags,
11203 .set_rflags = vmx_set_rflags,
Huaitong Hanbe94f6b2016-03-22 16:51:20 +080011204
11205 .get_pkru = vmx_get_pkru,
11206
Paolo Bonzini0fdd74f2015-05-20 11:33:43 +020011207 .fpu_activate = vmx_fpu_activate,
Avi Kivity02daab22009-12-30 12:40:26 +020011208 .fpu_deactivate = vmx_fpu_deactivate,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011209
11210 .tlb_flush = vmx_flush_tlb,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011211
Avi Kivity6aa8b732006-12-10 02:21:36 -080011212 .run = vmx_vcpu_run,
Avi Kivity6062d012009-03-23 17:35:17 +020011213 .handle_exit = vmx_handle_exit,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011214 .skip_emulated_instruction = skip_emulated_instruction,
Glauber Costa2809f5d2009-05-12 16:21:05 -040011215 .set_interrupt_shadow = vmx_set_interrupt_shadow,
11216 .get_interrupt_shadow = vmx_get_interrupt_shadow,
Ingo Molnar102d8322007-02-19 14:37:47 +020011217 .patch_hypercall = vmx_patch_hypercall,
Eddie Dong2a8067f2007-08-06 16:29:07 +030011218 .set_irq = vmx_inject_irq,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011219 .set_nmi = vmx_inject_nmi,
Avi Kivity298101d2007-11-25 13:41:11 +020011220 .queue_exception = vmx_queue_exception,
Avi Kivityb463a6f2010-07-20 15:06:17 +030011221 .cancel_injection = vmx_cancel_injection,
Gleb Natapov78646122009-03-23 12:12:11 +020011222 .interrupt_allowed = vmx_interrupt_allowed,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011223 .nmi_allowed = vmx_nmi_allowed,
Jan Kiszka3cfc3092009-11-12 01:04:25 +010011224 .get_nmi_mask = vmx_get_nmi_mask,
11225 .set_nmi_mask = vmx_set_nmi_mask,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011226 .enable_nmi_window = enable_nmi_window,
11227 .enable_irq_window = enable_irq_window,
11228 .update_cr8_intercept = update_cr8_intercept,
Yang Zhang8d146952013-01-25 10:18:50 +080011229 .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
Tang Chen38b99172014-09-24 15:57:54 +080011230 .set_apic_access_page_addr = vmx_set_apic_access_page_addr,
Andrey Smetanind62caab2015-11-10 15:36:33 +030011231 .get_enable_apicv = vmx_get_enable_apicv,
11232 .refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
Yang Zhangc7c9c562013-01-25 10:18:51 +080011233 .load_eoi_exitmap = vmx_load_eoi_exitmap,
11234 .hwapic_irr_update = vmx_hwapic_irr_update,
11235 .hwapic_isr_update = vmx_hwapic_isr_update,
Yang Zhanga20ed542013-04-11 19:25:15 +080011236 .sync_pir_to_irr = vmx_sync_pir_to_irr,
11237 .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
Gleb Natapov95ba8273132009-04-21 17:45:08 +030011238
Izik Eiduscbc94022007-10-25 00:29:55 +020011239 .set_tss_addr = vmx_set_tss_addr,
Sheng Yang67253af2008-04-25 10:20:22 +080011240 .get_tdp_level = get_ept_level,
Sheng Yang4b12f0d2009-04-27 20:35:42 +080011241 .get_mt_mask = vmx_get_mt_mask,
Marcelo Tosatti229456f2009-06-17 09:22:14 -030011242
Avi Kivity586f9602010-11-18 13:09:54 +020011243 .get_exit_info = vmx_get_exit_info,
Avi Kivity586f9602010-11-18 13:09:54 +020011244
Sheng Yang17cc3932010-01-05 19:02:27 +080011245 .get_lpage_level = vmx_get_lpage_level,
Sheng Yang0e851882009-12-18 16:48:46 +080011246
11247 .cpuid_update = vmx_cpuid_update,
Sheng Yang4e47c7a2009-12-18 16:48:47 +080011248
11249 .rdtscp_supported = vmx_rdtscp_supported,
Mao, Junjiead756a12012-07-02 01:18:48 +000011250 .invpcid_supported = vmx_invpcid_supported,
Joerg Roedeld4330ef2010-04-22 12:33:11 +020011251
11252 .set_supported_cpuid = vmx_set_supported_cpuid,
Sheng Yangf5f48ee2010-06-30 12:25:15 +080011253
11254 .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011255
Will Auldba904632012-11-29 12:42:50 -080011256 .read_tsc_offset = vmx_read_tsc_offset,
Zachary Amsden99e3e302010-08-19 22:07:17 -100011257 .write_tsc_offset = vmx_write_tsc_offset,
Haozhong Zhang58ea6762015-10-20 15:39:06 +080011258 .adjust_tsc_offset_guest = vmx_adjust_tsc_offset_guest,
Nadav Har'Eld5c17852011-08-02 15:54:20 +030011259 .read_l1_tsc = vmx_read_l1_tsc,
Joerg Roedel1c97f0a2010-09-10 17:30:41 +020011260
11261 .set_tdp_cr3 = vmx_set_cr3,
Joerg Roedel8a76d7f2011-04-04 12:39:27 +020011262
11263 .check_intercept = vmx_check_intercept,
Yang Zhanga547c6d2013-04-11 19:25:10 +080011264 .handle_external_intr = vmx_handle_external_intr,
Liu, Jinsongda8999d2014-02-24 10:55:46 +000011265 .mpx_supported = vmx_mpx_supported,
Wanpeng Li55412b22014-12-02 19:21:30 +080011266 .xsaves_supported = vmx_xsaves_supported,
Jan Kiszkab6b8a142014-03-07 20:03:12 +010011267
11268 .check_nested_events = vmx_check_nested_events,
Radim Krčmářae97a3b2014-08-21 18:08:06 +020011269
11270 .sched_in = vmx_sched_in,
Kai Huang843e4332015-01-28 10:54:28 +080011271
11272 .slot_enable_log_dirty = vmx_slot_enable_log_dirty,
11273 .slot_disable_log_dirty = vmx_slot_disable_log_dirty,
11274 .flush_log_dirty = vmx_flush_log_dirty,
11275 .enable_log_dirty_pt_masked = vmx_enable_log_dirty_pt_masked,
Wei Huang25462f72015-06-19 15:45:05 +020011276
Feng Wubf9f6ac2015-09-18 22:29:55 +080011277 .pre_block = vmx_pre_block,
11278 .post_block = vmx_post_block,
11279
Wei Huang25462f72015-06-19 15:45:05 +020011280 .pmu_ops = &intel_pmu_ops,
Feng Wuefc64402015-09-18 22:29:51 +080011281
11282 .update_pi_irte = vmx_update_pi_irte,
Yunhong Jiang64672c92016-06-13 14:19:59 -070011283
11284#ifdef CONFIG_X86_64
11285 .set_hv_timer = vmx_set_hv_timer,
11286 .cancel_hv_timer = vmx_cancel_hv_timer,
11287#endif
Ashok Rajc45dcc72016-06-22 14:59:56 +080011288
11289 .setup_mce = vmx_setup_mce,
Avi Kivity6aa8b732006-12-10 02:21:36 -080011290};
11291
11292static int __init vmx_init(void)
11293{
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011294 int r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
11295 __alignof__(struct vcpu_vmx), THIS_MODULE);
He, Qingfdef3ad2007-04-30 09:45:24 +030011296 if (r)
Tiejun Chen34a1cd62014-10-28 10:14:48 +080011297 return r;
Sheng Yang25c5f222008-03-28 13:18:56 +080011298
Dave Young2965faa2015-09-09 15:38:55 -070011299#ifdef CONFIG_KEXEC_CORE
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011300 rcu_assign_pointer(crash_vmclear_loaded_vmcss,
11301 crash_vmclear_local_loaded_vmcss);
11302#endif
11303
He, Qingfdef3ad2007-04-30 09:45:24 +030011304 return 0;
Avi Kivity6aa8b732006-12-10 02:21:36 -080011305}
11306
11307static void __exit vmx_exit(void)
11308{
Dave Young2965faa2015-09-09 15:38:55 -070011309#ifdef CONFIG_KEXEC_CORE
Monam Agarwal3b63a432014-03-22 12:28:10 +053011310 RCU_INIT_POINTER(crash_vmclear_loaded_vmcss, NULL);
Zhang Yanfei8f536b72012-12-06 23:43:34 +080011311 synchronize_rcu();
11312#endif
11313
Zhang Xiantaocb498ea2007-11-14 20:39:31 +080011314 kvm_exit();
Avi Kivity6aa8b732006-12-10 02:21:36 -080011315}
11316
11317module_init(vmx_init)
11318module_exit(vmx_exit)