blob: 0c4f641b7be169841e0ec68bc7e7642fc6efaaf4 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060025#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090026#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090027#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Alan Stern00240c32009-04-27 13:33:16 -040029const char *pci_power_names[] = {
30 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
31};
32EXPORT_SYMBOL_GPL(pci_power_names);
33
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010034int isa_dma_bridge_buggy;
35EXPORT_SYMBOL(isa_dma_bridge_buggy);
36
37int pci_pci_problems;
38EXPORT_SYMBOL(pci_pci_problems);
39
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010040unsigned int pci_pm_d3_delay;
41
Matthew Garrettdf17e622010-10-04 14:22:29 -040042static void pci_pme_list_scan(struct work_struct *work);
43
44static LIST_HEAD(pci_pme_list);
45static DEFINE_MUTEX(pci_pme_list_mutex);
46static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
47
48struct pci_pme_device {
49 struct list_head list;
50 struct pci_dev *dev;
51};
52
53#define PME_TIMEOUT 1000 /* How long between PME checks */
54
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010055static void pci_dev_d3_sleep(struct pci_dev *dev)
56{
57 unsigned int delay = dev->d3_delay;
58
59 if (delay < pci_pm_d3_delay)
60 delay = pci_pm_d3_delay;
61
62 msleep(delay);
63}
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Jeff Garzik32a2eea2007-10-11 16:57:27 -040065#ifdef CONFIG_PCI_DOMAINS
66int pci_domains_supported = 1;
67#endif
68
Atsushi Nemoto4516a612007-02-05 16:36:06 -080069#define DEFAULT_CARDBUS_IO_SIZE (256)
70#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
71/* pci=cbmemsize=nnM,cbiosize=nn can override this */
72unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
73unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
74
Eric W. Biederman28760482009-09-09 14:09:24 -070075#define DEFAULT_HOTPLUG_IO_SIZE (256)
76#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
77/* pci=hpmemsize=nnM,hpiosize=nn can override this */
78unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
79unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
80
Jon Mason5f39e672011-10-03 09:50:20 -050081enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050082
Jesse Barnesac1aa472009-10-26 13:20:44 -070083/*
84 * The default CLS is used if arch didn't set CLS explicitly and not
85 * all pci devices agree on the same value. Arch can override either
86 * the dfl or actual value as it sees fit. Don't forget this is
87 * measured in 32-bit words, not bytes.
88 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050089u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070090u8 pci_cache_line_size;
91
Myron Stowe96c55902011-10-28 15:48:38 -060092/*
93 * If we set up a device for bus mastering, we need to check the latency
94 * timer as certain BIOSes forget to set it properly.
95 */
96unsigned int pcibios_max_latency = 255;
97
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010098/* If set, the PCIe ARI capability will not be used. */
99static bool pcie_ari_disabled;
100
Linus Torvalds1da177e2005-04-16 15:20:36 -0700101/**
102 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
103 * @bus: pointer to PCI bus structure to search
104 *
105 * Given a PCI bus, returns the highest PCI bus number present in the set
106 * including the given PCI bus and its list of child PCI buses.
107 */
Sam Ravnborg96bde062007-03-26 21:53:30 -0800108unsigned char pci_bus_max_busnr(struct pci_bus* bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700109{
110 struct list_head *tmp;
111 unsigned char max, n;
112
Yinghai Lub918c622012-05-17 18:51:11 -0700113 max = bus->busn_res.end;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700114 list_for_each(tmp, &bus->children) {
115 n = pci_bus_max_busnr(pci_bus_b(tmp));
116 if(n > max)
117 max = n;
118 }
119 return max;
120}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800121EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700122
Andrew Morton1684f5d2008-12-01 14:30:30 -0800123#ifdef CONFIG_HAS_IOMEM
124void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
125{
126 /*
127 * Make sure the BAR is actually a memory resource, not an IO resource
128 */
129 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
130 WARN_ON(1);
131 return NULL;
132 }
133 return ioremap_nocache(pci_resource_start(pdev, bar),
134 pci_resource_len(pdev, bar));
135}
136EXPORT_SYMBOL_GPL(pci_ioremap_bar);
137#endif
138
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100139#define PCI_FIND_CAP_TTL 48
140
141static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
142 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700143{
144 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700145
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100146 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700147 pci_bus_read_config_byte(bus, devfn, pos, &pos);
148 if (pos < 0x40)
149 break;
150 pos &= ~3;
151 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
152 &id);
153 if (id == 0xff)
154 break;
155 if (id == cap)
156 return pos;
157 pos += PCI_CAP_LIST_NEXT;
158 }
159 return 0;
160}
161
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100162static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
163 u8 pos, int cap)
164{
165 int ttl = PCI_FIND_CAP_TTL;
166
167 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
168}
169
Roland Dreier24a4e372005-10-28 17:35:34 -0700170int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
171{
172 return __pci_find_next_cap(dev->bus, dev->devfn,
173 pos + PCI_CAP_LIST_NEXT, cap);
174}
175EXPORT_SYMBOL_GPL(pci_find_next_capability);
176
Michael Ellermand3bac112006-11-22 18:26:16 +1100177static int __pci_bus_find_cap_start(struct pci_bus *bus,
178 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179{
180 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700181
182 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
183 if (!(status & PCI_STATUS_CAP_LIST))
184 return 0;
185
186 switch (hdr_type) {
187 case PCI_HEADER_TYPE_NORMAL:
188 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100189 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100191 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700192 default:
193 return 0;
194 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100195
196 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700197}
198
199/**
200 * pci_find_capability - query for devices' capabilities
201 * @dev: PCI device to query
202 * @cap: capability code
203 *
204 * Tell if a device supports a given PCI capability.
205 * Returns the address of the requested capability structure within the
206 * device's PCI configuration space or 0 in case the device does not
207 * support it. Possible values for @cap:
208 *
209 * %PCI_CAP_ID_PM Power Management
210 * %PCI_CAP_ID_AGP Accelerated Graphics Port
211 * %PCI_CAP_ID_VPD Vital Product Data
212 * %PCI_CAP_ID_SLOTID Slot Identification
213 * %PCI_CAP_ID_MSI Message Signalled Interrupts
214 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
215 * %PCI_CAP_ID_PCIX PCI-X
216 * %PCI_CAP_ID_EXP PCI Express
217 */
218int pci_find_capability(struct pci_dev *dev, int cap)
219{
Michael Ellermand3bac112006-11-22 18:26:16 +1100220 int pos;
221
222 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
223 if (pos)
224 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
225
226 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700227}
228
229/**
230 * pci_bus_find_capability - query for devices' capabilities
231 * @bus: the PCI bus to query
232 * @devfn: PCI device to query
233 * @cap: capability code
234 *
235 * Like pci_find_capability() but works for pci devices that do not have a
236 * pci_dev structure set up yet.
237 *
238 * Returns the address of the requested capability structure within the
239 * device's PCI configuration space or 0 in case the device does not
240 * support it.
241 */
242int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
243{
Michael Ellermand3bac112006-11-22 18:26:16 +1100244 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700245 u8 hdr_type;
246
247 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
248
Michael Ellermand3bac112006-11-22 18:26:16 +1100249 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
250 if (pos)
251 pos = __pci_find_next_cap(bus, devfn, pos, cap);
252
253 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700254}
255
256/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600257 * pci_find_next_ext_capability - Find an extended capability
258 * @dev: PCI device to query
259 * @start: address at which to start looking (0 to start at beginning of list)
260 * @cap: capability code
261 *
262 * Returns the address of the next matching extended capability structure
263 * within the device's PCI configuration space or 0 if the device does
264 * not support it. Some capabilities can occur several times, e.g., the
265 * vendor-specific capability, and this provides a way to find them all.
266 */
267int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
268{
269 u32 header;
270 int ttl;
271 int pos = PCI_CFG_SPACE_SIZE;
272
273 /* minimum 8 bytes per capability */
274 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
275
276 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
277 return 0;
278
279 if (start)
280 pos = start;
281
282 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
283 return 0;
284
285 /*
286 * If we have no capabilities, this is indicated by cap ID,
287 * cap version and next pointer all being 0.
288 */
289 if (header == 0)
290 return 0;
291
292 while (ttl-- > 0) {
293 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
294 return pos;
295
296 pos = PCI_EXT_CAP_NEXT(header);
297 if (pos < PCI_CFG_SPACE_SIZE)
298 break;
299
300 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
301 break;
302 }
303
304 return 0;
305}
306EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
307
308/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309 * pci_find_ext_capability - Find an extended capability
310 * @dev: PCI device to query
311 * @cap: capability code
312 *
313 * Returns the address of the requested extended capability structure
314 * within the device's PCI configuration space or 0 if the device does
315 * not support it. Possible values for @cap:
316 *
317 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
318 * %PCI_EXT_CAP_ID_VC Virtual Channel
319 * %PCI_EXT_CAP_ID_DSN Device Serial Number
320 * %PCI_EXT_CAP_ID_PWR Power Budgeting
321 */
322int pci_find_ext_capability(struct pci_dev *dev, int cap)
323{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600324 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700325}
Brice Goglin3a720d72006-05-23 06:10:01 -0400326EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700327
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100328static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
329{
330 int rc, ttl = PCI_FIND_CAP_TTL;
331 u8 cap, mask;
332
333 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
334 mask = HT_3BIT_CAP_MASK;
335 else
336 mask = HT_5BIT_CAP_MASK;
337
338 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
339 PCI_CAP_ID_HT, &ttl);
340 while (pos) {
341 rc = pci_read_config_byte(dev, pos + 3, &cap);
342 if (rc != PCIBIOS_SUCCESSFUL)
343 return 0;
344
345 if ((cap & mask) == ht_cap)
346 return pos;
347
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800348 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
349 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100350 PCI_CAP_ID_HT, &ttl);
351 }
352
353 return 0;
354}
355/**
356 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
357 * @dev: PCI device to query
358 * @pos: Position from which to continue searching
359 * @ht_cap: Hypertransport capability code
360 *
361 * To be used in conjunction with pci_find_ht_capability() to search for
362 * all capabilities matching @ht_cap. @pos should always be a value returned
363 * from pci_find_ht_capability().
364 *
365 * NB. To be 100% safe against broken PCI devices, the caller should take
366 * steps to avoid an infinite loop.
367 */
368int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
369{
370 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
371}
372EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
373
374/**
375 * pci_find_ht_capability - query a device's Hypertransport capabilities
376 * @dev: PCI device to query
377 * @ht_cap: Hypertransport capability code
378 *
379 * Tell if a device supports a given Hypertransport capability.
380 * Returns an address within the device's PCI configuration space
381 * or 0 in case the device does not support the request capability.
382 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
383 * which has a Hypertransport capability matching @ht_cap.
384 */
385int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
386{
387 int pos;
388
389 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
390 if (pos)
391 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
392
393 return pos;
394}
395EXPORT_SYMBOL_GPL(pci_find_ht_capability);
396
Linus Torvalds1da177e2005-04-16 15:20:36 -0700397/**
398 * pci_find_parent_resource - return resource region of parent bus of given region
399 * @dev: PCI device structure contains resources to be searched
400 * @res: child resource record for which parent is sought
401 *
402 * For given resource region of given device, return the resource
403 * region of parent bus the given region is contained in or where
404 * it should be allocated from.
405 */
406struct resource *
407pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
408{
409 const struct pci_bus *bus = dev->bus;
410 int i;
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700411 struct resource *best = NULL, *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700413 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414 if (!r)
415 continue;
416 if (res->start && !(res->start >= r->start && res->end <= r->end))
417 continue; /* Not contained */
418 if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
419 continue; /* Wrong type */
420 if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
421 return r; /* Exact match */
Linus Torvalds8c8def22009-11-09 12:04:32 -0800422 /* We can't insert a non-prefetch resource inside a prefetchable parent .. */
423 if (r->flags & IORESOURCE_PREFETCH)
424 continue;
425 /* .. but we can put a prefetchable resource inside a non-prefetchable one */
426 if (!best)
427 best = r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428 }
429 return best;
430}
431
432/**
John W. Linville064b53db2005-07-27 10:19:44 -0400433 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
434 * @dev: PCI device to have its BARs restored
435 *
436 * Restore the BAR values for a given device, so as to make it
437 * accessible by its driver.
438 */
Adrian Bunkad6685992007-10-27 03:06:22 +0200439static void
John W. Linville064b53db2005-07-27 10:19:44 -0400440pci_restore_bars(struct pci_dev *dev)
441{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800442 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400443
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800444 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800445 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400446}
447
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200448static struct pci_platform_pm_ops *pci_platform_pm;
449
450int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
451{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200452 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100453 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200454 return -EINVAL;
455 pci_platform_pm = ops;
456 return 0;
457}
458
459static inline bool platform_pci_power_manageable(struct pci_dev *dev)
460{
461 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
462}
463
464static inline int platform_pci_set_power_state(struct pci_dev *dev,
465 pci_power_t t)
466{
467 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
468}
469
470static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
471{
472 return pci_platform_pm ?
473 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
474}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700475
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200476static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
477{
478 return pci_platform_pm ?
479 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
480}
481
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100482static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
483{
484 return pci_platform_pm ?
485 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
486}
487
John W. Linville064b53db2005-07-27 10:19:44 -0400488/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200489 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
490 * given PCI device
491 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200492 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700493 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200494 * RETURN VALUE:
495 * -EINVAL if the requested state is invalid.
496 * -EIO if device does not support PCI PM or its PM capabilities register has a
497 * wrong version, or device doesn't support the requested state.
498 * 0 if device already is in the requested state.
499 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100501static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200503 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200504 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100506 /* Check if we're already there */
507 if (dev->current_state == state)
508 return 0;
509
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200510 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700511 return -EIO;
512
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200513 if (state < PCI_D0 || state > PCI_D3hot)
514 return -EINVAL;
515
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516 /* Validate current state:
517 * Can enter D0 from any state, but if we can only go deeper
518 * to sleep if we're already in a low power state
519 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100520 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200521 && dev->current_state > state) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600522 dev_err(&dev->dev, "invalid power transition "
523 "(from state %d to %d)\n", dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200525 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Linus Torvalds1da177e2005-04-16 15:20:36 -0700527 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200528 if ((state == PCI_D1 && !dev->d1_support)
529 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700530 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200532 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400533
John W. Linville32a36582005-09-14 09:52:42 -0400534 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535 * This doesn't affect PME_Status, disables PME_En, and
536 * sets PowerState to 0.
537 */
John W. Linville32a36582005-09-14 09:52:42 -0400538 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400539 case PCI_D0:
540 case PCI_D1:
541 case PCI_D2:
542 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
543 pmcsr |= state;
544 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200545 case PCI_D3hot:
546 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400547 case PCI_UNKNOWN: /* Boot-up */
548 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100549 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200550 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400551 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400552 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400553 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400554 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 }
556
557 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200558 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559
560 /* Mandatory power management transition delays */
561 /* see PCI PM 1.1 5.6.1 table 18 */
562 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100563 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700564 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100565 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700566
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200567 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
568 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
569 if (dev->current_state != state && printk_ratelimit())
570 dev_info(&dev->dev, "Refused to change power state, "
571 "currently in D%d\n", dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400572
Huang Ying448bd852012-06-23 10:23:51 +0800573 /*
574 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400575 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
576 * from D3hot to D0 _may_ perform an internal reset, thereby
577 * going to "D0 Uninitialized" rather than "D0 Initialized".
578 * For example, at least some versions of the 3c905B and the
579 * 3c556B exhibit this behaviour.
580 *
581 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
582 * devices in a D3hot state at boot. Consequently, we need to
583 * restore at least the BARs so that the device will be
584 * accessible to its driver.
585 */
586 if (need_restore)
587 pci_restore_bars(dev);
588
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100589 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800590 pcie_aspm_pm_state_change(dev->bus->self);
591
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592 return 0;
593}
594
595/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200596 * pci_update_current_state - Read PCI power state of given device from its
597 * PCI PM registers and cache it
598 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100599 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200600 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100601void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200602{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200603 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200604 u16 pmcsr;
605
Huang Ying448bd852012-06-23 10:23:51 +0800606 /*
607 * Configuration space is not accessible for device in
608 * D3cold, so just keep or set D3cold for safety
609 */
610 if (dev->current_state == PCI_D3cold)
611 return;
612 if (state == PCI_D3cold) {
613 dev->current_state = PCI_D3cold;
614 return;
615 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200616 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200617 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100618 } else {
619 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200620 }
621}
622
623/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600624 * pci_power_up - Put the given device into D0 forcibly
625 * @dev: PCI device to power up
626 */
627void pci_power_up(struct pci_dev *dev)
628{
629 if (platform_pci_power_manageable(dev))
630 platform_pci_set_power_state(dev, PCI_D0);
631
632 pci_raw_set_power_state(dev, PCI_D0);
633 pci_update_current_state(dev, PCI_D0);
634}
635
636/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100637 * pci_platform_power_transition - Use platform to change device power state
638 * @dev: PCI device to handle.
639 * @state: State to put the device into.
640 */
641static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
642{
643 int error;
644
645 if (platform_pci_power_manageable(dev)) {
646 error = platform_pci_set_power_state(dev, state);
647 if (!error)
648 pci_update_current_state(dev, state);
Ajaykumar Hotchandanib51306c2011-12-12 13:57:36 +0530649 /* Fall back to PCI_D0 if native PM is not supported */
650 if (!dev->pm_cap)
651 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100652 } else {
653 error = -ENODEV;
654 /* Fall back to PCI_D0 if native PM is not supported */
Rafael J. Wysockib3bad722009-05-17 20:17:06 +0200655 if (!dev->pm_cap)
656 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100657 }
658
659 return error;
660}
661
662/**
663 * __pci_start_power_transition - Start power transition of a PCI device
664 * @dev: PCI device to handle.
665 * @state: State to put the device into.
666 */
667static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
668{
Huang Ying448bd852012-06-23 10:23:51 +0800669 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100670 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800671 /*
672 * Mandatory power management transition delays, see
673 * PCI Express Base Specification Revision 2.0 Section
674 * 6.6.1: Conventional Reset. Do not delay for
675 * devices powered on/off by corresponding bridge,
676 * because have already delayed for the bridge.
677 */
678 if (dev->runtime_d3cold) {
679 msleep(dev->d3cold_delay);
680 /*
681 * When powering on a bridge from D3cold, the
682 * whole hierarchy may be powered on into
683 * D0uninitialized state, resume them to give
684 * them a chance to suspend again
685 */
686 pci_wakeup_bus(dev->subordinate);
687 }
688 }
689}
690
691/**
692 * __pci_dev_set_current_state - Set current state of a PCI device
693 * @dev: Device to handle
694 * @data: pointer to state to be set
695 */
696static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
697{
698 pci_power_t state = *(pci_power_t *)data;
699
700 dev->current_state = state;
701 return 0;
702}
703
704/**
705 * __pci_bus_set_current_state - Walk given bus and set current state of devices
706 * @bus: Top bus of the subtree to walk.
707 * @state: state to be set
708 */
709static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
710{
711 if (bus)
712 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100713}
714
715/**
716 * __pci_complete_power_transition - Complete power transition of a PCI device
717 * @dev: PCI device to handle.
718 * @state: State to put the device into.
719 *
720 * This function should not be called directly by device drivers.
721 */
722int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
723{
Huang Ying448bd852012-06-23 10:23:51 +0800724 int ret;
725
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600726 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800727 return -EINVAL;
728 ret = pci_platform_power_transition(dev, state);
729 /* Power off the bridge may power off the whole hierarchy */
730 if (!ret && state == PCI_D3cold)
731 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
732 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100733}
734EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
735
736/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200737 * pci_set_power_state - Set the power state of a PCI device
738 * @dev: PCI device to handle.
739 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
740 *
Nick Andrew877d0312009-01-26 11:06:57 +0100741 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742 * the device's PCI PM registers.
743 *
744 * RETURN VALUE:
745 * -EINVAL if the requested state is invalid.
746 * -EIO if device does not support PCI PM or its PM capabilities register has a
747 * wrong version, or device doesn't support the requested state.
748 * 0 if device already is in the requested state.
749 * 0 if device's power state has been successfully changed.
750 */
751int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
752{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200753 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200754
755 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800756 if (state > PCI_D3cold)
757 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200758 else if (state < PCI_D0)
759 state = PCI_D0;
760 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
761 /*
762 * If the device or the parent bridge do not support PCI PM,
763 * ignore the request if we're doing anything other than putting
764 * it into D0 (which would only happen on boot).
765 */
766 return 0;
767
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600768 /* Check if we're already there */
769 if (dev->current_state == state)
770 return 0;
771
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100772 __pci_start_power_transition(dev, state);
773
Alan Cox979b1792008-07-24 17:18:38 +0100774 /* This device is quirked not to be put into D3, so
775 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800776 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100777 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200778
Huang Ying448bd852012-06-23 10:23:51 +0800779 /*
780 * To put device in D3cold, we put device into D3hot in native
781 * way, then put device into D3cold with platform ops
782 */
783 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
784 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200785
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100786 if (!__pci_complete_power_transition(dev, state))
787 error = 0;
Naga Chumbalkar1a680b72011-03-21 03:29:08 +0000788 /*
789 * When aspm_policy is "powersave" this call ensures
790 * that ASPM is configured.
791 */
792 if (!error && dev->bus->self)
793 pcie_aspm_powersave_config_link(dev->bus->self);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200794
795 return error;
796}
797
798/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700799 * pci_choose_state - Choose the power state of a PCI device
800 * @dev: PCI device to be suspended
801 * @state: target sleep state for the whole system. This is the value
802 * that is passed to suspend() function.
803 *
804 * Returns PCI power state suitable for given device and given system
805 * message.
806 */
807
808pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
809{
Shaohua Liab826ca2007-07-20 10:03:22 +0800810 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500811
Linus Torvalds1da177e2005-04-16 15:20:36 -0700812 if (!pci_find_capability(dev, PCI_CAP_ID_PM))
813 return PCI_D0;
814
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200815 ret = platform_pci_choose_state(dev);
816 if (ret != PCI_POWER_ERROR)
817 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700818
819 switch (state.event) {
820 case PM_EVENT_ON:
821 return PCI_D0;
822 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700823 case PM_EVENT_PRETHAW:
824 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700825 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100826 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700827 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700828 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600829 dev_info(&dev->dev, "unrecognized suspend event %d\n",
830 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 BUG();
832 }
833 return PCI_D0;
834}
835
836EXPORT_SYMBOL(pci_choose_state);
837
Yu Zhao89858512009-02-16 02:55:47 +0800838#define PCI_EXP_SAVE_REGS 7
839
Yu Zhao1b6b8ce2009-04-09 14:57:39 +0800840
Yinghai Lu34a48762012-02-11 00:18:41 -0800841static struct pci_cap_saved_state *pci_find_saved_cap(
842 struct pci_dev *pci_dev, char cap)
843{
844 struct pci_cap_saved_state *tmp;
845 struct hlist_node *pos;
846
847 hlist_for_each_entry(tmp, pos, &pci_dev->saved_cap_space, next) {
848 if (tmp->cap.cap_nr == cap)
849 return tmp;
850 }
851 return NULL;
852}
853
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300854static int pci_save_pcie_state(struct pci_dev *dev)
855{
Jiang Liu59875ae2012-07-24 17:20:06 +0800856 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300857 struct pci_cap_saved_state *save_state;
858 u16 *cap;
859
Jiang Liu59875ae2012-07-24 17:20:06 +0800860 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300861 return 0;
862
Eric W. Biederman9f355752007-03-08 13:06:13 -0700863 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300864 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800865 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300866 return -ENOMEM;
867 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800868
Alex Williamson24a4742f2011-05-10 10:02:11 -0600869 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800870 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
871 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
872 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
873 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
874 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
875 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
876 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300877
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300878 return 0;
879}
880
881static void pci_restore_pcie_state(struct pci_dev *dev)
882{
Jiang Liu59875ae2012-07-24 17:20:06 +0800883 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300884 struct pci_cap_saved_state *save_state;
885 u16 *cap;
886
887 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800888 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300889 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800890
Alex Williamson24a4742f2011-05-10 10:02:11 -0600891 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800892 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
893 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
894 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
895 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
896 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
897 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
898 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300899}
900
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800901
902static int pci_save_pcix_state(struct pci_dev *dev)
903{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100904 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800905 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800906
907 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
908 if (pos <= 0)
909 return 0;
910
Shaohua Lif34303d2007-12-18 09:56:47 +0800911 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800912 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800913 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800914 return -ENOMEM;
915 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800916
Alex Williamson24a4742f2011-05-10 10:02:11 -0600917 pci_read_config_word(dev, pos + PCI_X_CMD,
918 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100919
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800920 return 0;
921}
922
923static void pci_restore_pcix_state(struct pci_dev *dev)
924{
925 int i = 0, pos;
926 struct pci_cap_saved_state *save_state;
927 u16 *cap;
928
929 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
930 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
931 if (!save_state || pos <= 0)
932 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600933 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800934
935 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800936}
937
938
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939/**
940 * pci_save_state - save the PCI configuration space of a device before suspending
941 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 */
943int
944pci_save_state(struct pci_dev *dev)
945{
946 int i;
947 /* XXX: 100% dword access ok here? */
948 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -0200949 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100950 dev->state_saved = true;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300951 if ((i = pci_save_pcie_state(dev)) != 0)
952 return i;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800953 if ((i = pci_save_pcix_state(dev)) != 0)
954 return i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955 return 0;
956}
957
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200958static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
959 u32 saved_val, int retry)
960{
961 u32 val;
962
963 pci_read_config_dword(pdev, offset, &val);
964 if (val == saved_val)
965 return;
966
967 for (;;) {
968 dev_dbg(&pdev->dev, "restoring config space at offset "
969 "%#x (was %#x, writing %#x)\n", offset, val, saved_val);
970 pci_write_config_dword(pdev, offset, saved_val);
971 if (retry-- <= 0)
972 return;
973
974 pci_read_config_dword(pdev, offset, &val);
975 if (val == saved_val)
976 return;
977
978 mdelay(1);
979 }
980}
981
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200982static void pci_restore_config_space_range(struct pci_dev *pdev,
983 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +0200984{
985 int index;
986
987 for (index = end; index >= start; index--)
988 pci_restore_config_dword(pdev, 4 * index,
989 pdev->saved_config_space[index],
990 retry);
991}
992
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +0200993static void pci_restore_config_space(struct pci_dev *pdev)
994{
995 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
996 pci_restore_config_space_range(pdev, 10, 15, 0);
997 /* Restore BARs before the command register. */
998 pci_restore_config_space_range(pdev, 4, 9, 10);
999 pci_restore_config_space_range(pdev, 0, 3, 0);
1000 } else {
1001 pci_restore_config_space_range(pdev, 0, 15, 0);
1002 }
1003}
1004
Linus Torvalds1da177e2005-04-16 15:20:36 -07001005/**
1006 * pci_restore_state - Restore the saved state of a PCI device
1007 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001008 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001009void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001010{
Alek Duc82f63e2009-08-08 08:46:19 +08001011 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001012 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001013
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001014 /* PCI Express register must be restored first */
1015 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001016 pci_restore_ats_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001018 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001019
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001020 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001021 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001022 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001023
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001024 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025}
1026
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001027struct pci_saved_state {
1028 u32 config_space[16];
1029 struct pci_cap_saved_data cap[0];
1030};
1031
1032/**
1033 * pci_store_saved_state - Allocate and return an opaque struct containing
1034 * the device saved state.
1035 * @dev: PCI device that we're dealing with
1036 *
1037 * Rerturn NULL if no state or error.
1038 */
1039struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1040{
1041 struct pci_saved_state *state;
1042 struct pci_cap_saved_state *tmp;
1043 struct pci_cap_saved_data *cap;
1044 struct hlist_node *pos;
1045 size_t size;
1046
1047 if (!dev->state_saved)
1048 return NULL;
1049
1050 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1051
1052 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next)
1053 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1054
1055 state = kzalloc(size, GFP_KERNEL);
1056 if (!state)
1057 return NULL;
1058
1059 memcpy(state->config_space, dev->saved_config_space,
1060 sizeof(state->config_space));
1061
1062 cap = state->cap;
1063 hlist_for_each_entry(tmp, pos, &dev->saved_cap_space, next) {
1064 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1065 memcpy(cap, &tmp->cap, len);
1066 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1067 }
1068 /* Empty cap_save terminates list */
1069
1070 return state;
1071}
1072EXPORT_SYMBOL_GPL(pci_store_saved_state);
1073
1074/**
1075 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1076 * @dev: PCI device that we're dealing with
1077 * @state: Saved state returned from pci_store_saved_state()
1078 */
1079int pci_load_saved_state(struct pci_dev *dev, struct pci_saved_state *state)
1080{
1081 struct pci_cap_saved_data *cap;
1082
1083 dev->state_saved = false;
1084
1085 if (!state)
1086 return 0;
1087
1088 memcpy(dev->saved_config_space, state->config_space,
1089 sizeof(state->config_space));
1090
1091 cap = state->cap;
1092 while (cap->size) {
1093 struct pci_cap_saved_state *tmp;
1094
1095 tmp = pci_find_saved_cap(dev, cap->cap_nr);
1096 if (!tmp || tmp->cap.size != cap->size)
1097 return -EINVAL;
1098
1099 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1100 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1101 sizeof(struct pci_cap_saved_data) + cap->size);
1102 }
1103
1104 dev->state_saved = true;
1105 return 0;
1106}
1107EXPORT_SYMBOL_GPL(pci_load_saved_state);
1108
1109/**
1110 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1111 * and free the memory allocated for it.
1112 * @dev: PCI device that we're dealing with
1113 * @state: Pointer to saved state returned from pci_store_saved_state()
1114 */
1115int pci_load_and_free_saved_state(struct pci_dev *dev,
1116 struct pci_saved_state **state)
1117{
1118 int ret = pci_load_saved_state(dev, *state);
1119 kfree(*state);
1120 *state = NULL;
1121 return ret;
1122}
1123EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1124
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001125static int do_pci_enable_device(struct pci_dev *dev, int bars)
1126{
1127 int err;
1128
1129 err = pci_set_power_state(dev, PCI_D0);
1130 if (err < 0 && err != -EIO)
1131 return err;
1132 err = pcibios_enable_device(dev, bars);
1133 if (err < 0)
1134 return err;
1135 pci_fixup_device(pci_fixup_enable, dev);
1136
1137 return 0;
1138}
1139
1140/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001141 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001142 * @dev: PCI device to be resumed
1143 *
1144 * Note this function is a backend of pci_default_resume and is not supposed
1145 * to be called by normal code, write proper resume handler and use it instead.
1146 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001147int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001148{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001149 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001150 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1151 return 0;
1152}
1153
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001154static int __pci_enable_device_flags(struct pci_dev *dev,
1155 resource_size_t flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156{
1157 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001158 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159
Jesse Barnes97c145f2010-11-05 15:16:36 -04001160 /*
1161 * Power state could be unknown at this point, either due to a fresh
1162 * boot or a device removal call. So get the current power state
1163 * so that things like MSI message writing will behave as expected
1164 * (e.g. if the device really is in D0 at enable time).
1165 */
1166 if (dev->pm_cap) {
1167 u16 pmcsr;
1168 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1169 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1170 }
1171
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001172 if (atomic_add_return(1, &dev->enable_cnt) > 1)
1173 return 0; /* already enabled */
1174
Yinghai Lu497f16f2011-12-17 18:33:37 -08001175 /* only skip sriov related */
1176 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1177 if (dev->resource[i].flags & flags)
1178 bars |= (1 << i);
1179 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001180 if (dev->resource[i].flags & flags)
1181 bars |= (1 << i);
1182
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001183 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001184 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001185 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001186 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187}
1188
1189/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001190 * pci_enable_device_io - Initialize a device for use with IO space
1191 * @dev: PCI device to be initialized
1192 *
1193 * Initialize device before it's used by a driver. Ask low-level code
1194 * to enable I/O resources. Wake up the device if it was suspended.
1195 * Beware, this function can fail.
1196 */
1197int pci_enable_device_io(struct pci_dev *dev)
1198{
1199 return __pci_enable_device_flags(dev, IORESOURCE_IO);
1200}
1201
1202/**
1203 * pci_enable_device_mem - Initialize a device for use with Memory space
1204 * @dev: PCI device to be initialized
1205 *
1206 * Initialize device before it's used by a driver. Ask low-level code
1207 * to enable Memory resources. Wake up the device if it was suspended.
1208 * Beware, this function can fail.
1209 */
1210int pci_enable_device_mem(struct pci_dev *dev)
1211{
1212 return __pci_enable_device_flags(dev, IORESOURCE_MEM);
1213}
1214
Linus Torvalds1da177e2005-04-16 15:20:36 -07001215/**
1216 * pci_enable_device - Initialize device before it's used by a driver.
1217 * @dev: PCI device to be initialized
1218 *
1219 * Initialize device before it's used by a driver. Ask low-level code
1220 * to enable I/O and memory. Wake up the device if it was suspended.
1221 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001222 *
1223 * Note we don't actually enable the device many times if we call
1224 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001225 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001226int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001227{
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001228 return __pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001229}
1230
Tejun Heo9ac78492007-01-20 16:00:26 +09001231/*
1232 * Managed PCI resources. This manages device on/off, intx/msi/msix
1233 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1234 * there's no need to track it separately. pci_devres is initialized
1235 * when a device is enabled using managed PCI device enable interface.
1236 */
1237struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001238 unsigned int enabled:1;
1239 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001240 unsigned int orig_intx:1;
1241 unsigned int restore_intx:1;
1242 u32 region_mask;
1243};
1244
1245static void pcim_release(struct device *gendev, void *res)
1246{
1247 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1248 struct pci_devres *this = res;
1249 int i;
1250
1251 if (dev->msi_enabled)
1252 pci_disable_msi(dev);
1253 if (dev->msix_enabled)
1254 pci_disable_msix(dev);
1255
1256 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1257 if (this->region_mask & (1 << i))
1258 pci_release_region(dev, i);
1259
1260 if (this->restore_intx)
1261 pci_intx(dev, this->orig_intx);
1262
Tejun Heo7f375f32007-02-25 04:36:01 -08001263 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001264 pci_disable_device(dev);
1265}
1266
1267static struct pci_devres * get_pci_dr(struct pci_dev *pdev)
1268{
1269 struct pci_devres *dr, *new_dr;
1270
1271 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1272 if (dr)
1273 return dr;
1274
1275 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1276 if (!new_dr)
1277 return NULL;
1278 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1279}
1280
1281static struct pci_devres * find_pci_dr(struct pci_dev *pdev)
1282{
1283 if (pci_is_managed(pdev))
1284 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1285 return NULL;
1286}
1287
1288/**
1289 * pcim_enable_device - Managed pci_enable_device()
1290 * @pdev: PCI device to be initialized
1291 *
1292 * Managed pci_enable_device().
1293 */
1294int pcim_enable_device(struct pci_dev *pdev)
1295{
1296 struct pci_devres *dr;
1297 int rc;
1298
1299 dr = get_pci_dr(pdev);
1300 if (unlikely(!dr))
1301 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001302 if (dr->enabled)
1303 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001304
1305 rc = pci_enable_device(pdev);
1306 if (!rc) {
1307 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001308 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001309 }
1310 return rc;
1311}
1312
1313/**
1314 * pcim_pin_device - Pin managed PCI device
1315 * @pdev: PCI device to pin
1316 *
1317 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1318 * driver detach. @pdev must have been enabled with
1319 * pcim_enable_device().
1320 */
1321void pcim_pin_device(struct pci_dev *pdev)
1322{
1323 struct pci_devres *dr;
1324
1325 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001326 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001327 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001328 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001329}
1330
Matthew Garretteca0d462012-12-05 14:33:27 -07001331/*
1332 * pcibios_add_device - provide arch specific hooks when adding device dev
1333 * @dev: the PCI device being added
1334 *
1335 * Permits the platform to provide architecture specific functionality when
1336 * devices are added. This is the default implementation. Architecture
1337 * implementations can override this.
1338 */
1339int __weak pcibios_add_device (struct pci_dev *dev)
1340{
1341 return 0;
1342}
1343
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344/**
1345 * pcibios_disable_device - disable arch specific PCI resources for device dev
1346 * @dev: the PCI device to disable
1347 *
1348 * Disables architecture specific PCI resources for the device. This
1349 * is the default implementation. Architecture implementations can
1350 * override this.
1351 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001352void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001354static void do_pci_disable_device(struct pci_dev *dev)
1355{
1356 u16 pci_command;
1357
1358 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1359 if (pci_command & PCI_COMMAND_MASTER) {
1360 pci_command &= ~PCI_COMMAND_MASTER;
1361 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1362 }
1363
1364 pcibios_disable_device(dev);
1365}
1366
1367/**
1368 * pci_disable_enabled_device - Disable device without updating enable_cnt
1369 * @dev: PCI device to disable
1370 *
1371 * NOTE: This function is a backend of PCI power management routines and is
1372 * not supposed to be called drivers.
1373 */
1374void pci_disable_enabled_device(struct pci_dev *dev)
1375{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001376 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001377 do_pci_disable_device(dev);
1378}
1379
Linus Torvalds1da177e2005-04-16 15:20:36 -07001380/**
1381 * pci_disable_device - Disable PCI device after use
1382 * @dev: PCI device to be disabled
1383 *
1384 * Signal to the system that the PCI device is not in use by the system
1385 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001386 *
1387 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001388 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 */
1390void
1391pci_disable_device(struct pci_dev *dev)
1392{
Tejun Heo9ac78492007-01-20 16:00:26 +09001393 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001394
Tejun Heo9ac78492007-01-20 16:00:26 +09001395 dr = find_pci_dr(dev);
1396 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001397 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001398
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001399 if (atomic_sub_return(1, &dev->enable_cnt) != 0)
1400 return;
1401
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001402 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001404 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405}
1406
1407/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001408 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001409 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001410 * @state: Reset state to enter into
1411 *
1412 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001413 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001414 * implementation. Architecture implementations can override this.
1415 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001416int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1417 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001418{
1419 return -EINVAL;
1420}
1421
1422/**
1423 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001424 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001425 * @state: Reset state to enter into
1426 *
1427 *
1428 * Sets the PCI reset state for the device.
1429 */
1430int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1431{
1432 return pcibios_set_pcie_reset_state(dev, state);
1433}
1434
1435/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001436 * pci_check_pme_status - Check if given device has generated PME.
1437 * @dev: Device to check.
1438 *
1439 * Check the PME status of the device and if set, clear it and clear PME enable
1440 * (if set). Return 'true' if PME status and PME enable were both set or
1441 * 'false' otherwise.
1442 */
1443bool pci_check_pme_status(struct pci_dev *dev)
1444{
1445 int pmcsr_pos;
1446 u16 pmcsr;
1447 bool ret = false;
1448
1449 if (!dev->pm_cap)
1450 return false;
1451
1452 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1453 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1454 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1455 return false;
1456
1457 /* Clear PME status. */
1458 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1459 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1460 /* Disable PME to avoid interrupt flood. */
1461 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1462 ret = true;
1463 }
1464
1465 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1466
1467 return ret;
1468}
1469
1470/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001471 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1472 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001473 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001474 *
1475 * Check if @dev has generated PME and queue a resume request for it in that
1476 * case.
1477 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001478static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001479{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001480 if (pme_poll_reset && dev->pme_poll)
1481 dev->pme_poll = false;
1482
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001483 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001484 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001485 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001486 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001487 return 0;
1488}
1489
1490/**
1491 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1492 * @bus: Top bus of the subtree to walk.
1493 */
1494void pci_pme_wakeup_bus(struct pci_bus *bus)
1495{
1496 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001497 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001498}
1499
1500/**
Huang Ying448bd852012-06-23 10:23:51 +08001501 * pci_wakeup - Wake up a PCI device
Randy Dunlapceaf5b52012-08-18 17:37:53 -07001502 * @pci_dev: Device to handle.
Huang Ying448bd852012-06-23 10:23:51 +08001503 * @ign: ignored parameter
1504 */
1505static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1506{
1507 pci_wakeup_event(pci_dev);
1508 pm_request_resume(&pci_dev->dev);
1509 return 0;
1510}
1511
1512/**
1513 * pci_wakeup_bus - Walk given bus and wake up devices on it
1514 * @bus: Top bus of the subtree to walk.
1515 */
1516void pci_wakeup_bus(struct pci_bus *bus)
1517{
1518 if (bus)
1519 pci_walk_bus(bus, pci_wakeup, NULL);
1520}
1521
1522/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001523 * pci_pme_capable - check the capability of PCI device to generate PME#
1524 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001525 * @state: PCI state from which device will issue PME#.
1526 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001527bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001528{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001529 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001530 return false;
1531
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001532 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001533}
1534
Matthew Garrettdf17e622010-10-04 14:22:29 -04001535static void pci_pme_list_scan(struct work_struct *work)
1536{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001537 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001538
1539 mutex_lock(&pci_pme_list_mutex);
1540 if (!list_empty(&pci_pme_list)) {
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001541 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1542 if (pme_dev->dev->pme_poll) {
Zheng Yan71a83bd2012-06-23 10:23:49 +08001543 struct pci_dev *bridge;
1544
1545 bridge = pme_dev->dev->bus->self;
1546 /*
1547 * If bridge is in low power state, the
1548 * configuration space of subordinate devices
1549 * may be not accessible
1550 */
1551 if (bridge && bridge->current_state != PCI_D0)
1552 continue;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001553 pci_pme_wakeup(pme_dev->dev, NULL);
1554 } else {
1555 list_del(&pme_dev->list);
1556 kfree(pme_dev);
1557 }
1558 }
1559 if (!list_empty(&pci_pme_list))
1560 schedule_delayed_work(&pci_pme_work,
1561 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001562 }
1563 mutex_unlock(&pci_pme_list_mutex);
1564}
1565
1566/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001567 * pci_pme_active - enable or disable PCI device's PME# function
1568 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001569 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1570 *
1571 * The caller must verify that the device is capable of generating PME# before
1572 * calling this function with @enable equal to 'true'.
1573 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001574void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001575{
1576 u16 pmcsr;
1577
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001578 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001579 return;
1580
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001581 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001582 /* Clear PME_Status by writing 1 to it and enable PME# */
1583 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1584 if (!enable)
1585 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1586
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001587 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001588
Huang Ying6e965e02012-10-26 13:07:51 +08001589 /*
1590 * PCI (as opposed to PCIe) PME requires that the device have
1591 * its PME# line hooked up correctly. Not all hardware vendors
1592 * do this, so the PME never gets delivered and the device
1593 * remains asleep. The easiest way around this is to
1594 * periodically walk the list of suspended devices and check
1595 * whether any have their PME flag set. The assumption is that
1596 * we'll wake up often enough anyway that this won't be a huge
1597 * hit, and the power savings from the devices will still be a
1598 * win.
1599 *
1600 * Although PCIe uses in-band PME message instead of PME# line
1601 * to report PME, PME does not work for some PCIe devices in
1602 * reality. For example, there are devices that set their PME
1603 * status bits, but don't really bother to send a PME message;
1604 * there are PCI Express Root Ports that don't bother to
1605 * trigger interrupts when they receive PME messages from the
1606 * devices below. So PME poll is used for PCIe devices too.
1607 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001608
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001609 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001610 struct pci_pme_device *pme_dev;
1611 if (enable) {
1612 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1613 GFP_KERNEL);
1614 if (!pme_dev)
1615 goto out;
1616 pme_dev->dev = dev;
1617 mutex_lock(&pci_pme_list_mutex);
1618 list_add(&pme_dev->list, &pci_pme_list);
1619 if (list_is_singular(&pci_pme_list))
1620 schedule_delayed_work(&pci_pme_work,
1621 msecs_to_jiffies(PME_TIMEOUT));
1622 mutex_unlock(&pci_pme_list_mutex);
1623 } else {
1624 mutex_lock(&pci_pme_list_mutex);
1625 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1626 if (pme_dev->dev == dev) {
1627 list_del(&pme_dev->list);
1628 kfree(pme_dev);
1629 break;
1630 }
1631 }
1632 mutex_unlock(&pci_pme_list_mutex);
1633 }
1634 }
1635
1636out:
Vincent Palatin85b85822011-12-05 11:51:18 -08001637 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001638}
1639
1640/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001641 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001642 * @dev: PCI device affected
1643 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001644 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001645 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001646 *
David Brownell075c1772007-04-26 00:12:06 -07001647 * This enables the device as a wakeup event source, or disables it.
1648 * When such events involves platform-specific hooks, those hooks are
1649 * called automatically by this routine.
1650 *
1651 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001652 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001653 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001654 * RETURN VALUE:
1655 * 0 is returned on success
1656 * -EINVAL is returned if device is not supposed to wake up the system
1657 * Error code depending on the platform is returned if both the platform and
1658 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001659 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001660int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1661 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001663 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001665 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001666 return -EINVAL;
1667
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001668 /* Don't do the same thing twice in a row for one device. */
1669 if (!!enable == !!dev->wakeup_prepared)
1670 return 0;
1671
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001672 /*
1673 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1674 * Anderson we should be doing PME# wake enable followed by ACPI wake
1675 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001676 */
1677
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001678 if (enable) {
1679 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001680
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001681 if (pci_pme_capable(dev, state))
1682 pci_pme_active(dev, true);
1683 else
1684 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001685 error = runtime ? platform_pci_run_wake(dev, true) :
1686 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001687 if (ret)
1688 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001689 if (!ret)
1690 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001691 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001692 if (runtime)
1693 platform_pci_run_wake(dev, false);
1694 else
1695 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001696 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001697 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001698 }
1699
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001700 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001701}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001702EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001703
1704/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001705 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1706 * @dev: PCI device to prepare
1707 * @enable: True to enable wake-up event generation; false to disable
1708 *
1709 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1710 * and this function allows them to set that up cleanly - pci_enable_wake()
1711 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1712 * ordering constraints.
1713 *
1714 * This function only returns error code if the device is not capable of
1715 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1716 * enable wake-up power for it.
1717 */
1718int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1719{
1720 return pci_pme_capable(dev, PCI_D3cold) ?
1721 pci_enable_wake(dev, PCI_D3cold, enable) :
1722 pci_enable_wake(dev, PCI_D3hot, enable);
1723}
1724
1725/**
Jesse Barnes37139072008-07-28 11:49:26 -07001726 * pci_target_state - find an appropriate low power state for a given PCI dev
1727 * @dev: PCI device
1728 *
1729 * Use underlying platform code to find a supported low power state for @dev.
1730 * If the platform can't manage @dev, return the deepest state from which it
1731 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001732 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001733pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001734{
1735 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001736
1737 if (platform_pci_power_manageable(dev)) {
1738 /*
1739 * Call the platform to choose the target state of the device
1740 * and enable wake-up from this state if supported.
1741 */
1742 pci_power_t state = platform_pci_choose_state(dev);
1743
1744 switch (state) {
1745 case PCI_POWER_ERROR:
1746 case PCI_UNKNOWN:
1747 break;
1748 case PCI_D1:
1749 case PCI_D2:
1750 if (pci_no_d1d2(dev))
1751 break;
1752 default:
1753 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001754 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001755 } else if (!dev->pm_cap) {
1756 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001757 } else if (device_may_wakeup(&dev->dev)) {
1758 /*
1759 * Find the deepest state from which the device can generate
1760 * wake-up events, make it the target state and enable device
1761 * to generate PME#.
1762 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001763 if (dev->pme_support) {
1764 while (target_state
1765 && !(dev->pme_support & (1 << target_state)))
1766 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001767 }
1768 }
1769
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001770 return target_state;
1771}
1772
1773/**
1774 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1775 * @dev: Device to handle.
1776 *
1777 * Choose the power state appropriate for the device depending on whether
1778 * it can wake up the system and/or is power manageable by the platform
1779 * (PCI_D3hot is the default) and put the device into that state.
1780 */
1781int pci_prepare_to_sleep(struct pci_dev *dev)
1782{
1783 pci_power_t target_state = pci_target_state(dev);
1784 int error;
1785
1786 if (target_state == PCI_POWER_ERROR)
1787 return -EIO;
1788
Huang Ying448bd852012-06-23 10:23:51 +08001789 /* D3cold during system suspend/hibernate is not supported */
1790 if (target_state > PCI_D3hot)
1791 target_state = PCI_D3hot;
1792
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001793 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001794
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001795 error = pci_set_power_state(dev, target_state);
1796
1797 if (error)
1798 pci_enable_wake(dev, target_state, false);
1799
1800 return error;
1801}
1802
1803/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001804 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001805 * @dev: Device to handle.
1806 *
Thomas Weber88393162010-03-16 11:47:56 +01001807 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001808 */
1809int pci_back_from_sleep(struct pci_dev *dev)
1810{
1811 pci_enable_wake(dev, PCI_D0, false);
1812 return pci_set_power_state(dev, PCI_D0);
1813}
1814
1815/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001816 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1817 * @dev: PCI device being suspended.
1818 *
1819 * Prepare @dev to generate wake-up events at run time and put it into a low
1820 * power state.
1821 */
1822int pci_finish_runtime_suspend(struct pci_dev *dev)
1823{
1824 pci_power_t target_state = pci_target_state(dev);
1825 int error;
1826
1827 if (target_state == PCI_POWER_ERROR)
1828 return -EIO;
1829
Huang Ying448bd852012-06-23 10:23:51 +08001830 dev->runtime_d3cold = target_state == PCI_D3cold;
1831
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001832 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1833
1834 error = pci_set_power_state(dev, target_state);
1835
Huang Ying448bd852012-06-23 10:23:51 +08001836 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001837 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001838 dev->runtime_d3cold = false;
1839 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001840
1841 return error;
1842}
1843
1844/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001845 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1846 * @dev: Device to check.
1847 *
1848 * Return true if the device itself is cabable of generating wake-up events
1849 * (through the platform or using the native PCIe PME) or if the device supports
1850 * PME and one of its upstream bridges can generate wake-up events.
1851 */
1852bool pci_dev_run_wake(struct pci_dev *dev)
1853{
1854 struct pci_bus *bus = dev->bus;
1855
1856 if (device_run_wake(&dev->dev))
1857 return true;
1858
1859 if (!dev->pme_support)
1860 return false;
1861
1862 while (bus->parent) {
1863 struct pci_dev *bridge = bus->self;
1864
1865 if (device_run_wake(&bridge->dev))
1866 return true;
1867
1868 bus = bus->parent;
1869 }
1870
1871 /* We have reached the root bus. */
1872 if (bus->bridge)
1873 return device_run_wake(bus->bridge);
1874
1875 return false;
1876}
1877EXPORT_SYMBOL_GPL(pci_dev_run_wake);
1878
Huang Yingb3c32c42012-10-25 09:36:03 +08001879void pci_config_pm_runtime_get(struct pci_dev *pdev)
1880{
1881 struct device *dev = &pdev->dev;
1882 struct device *parent = dev->parent;
1883
1884 if (parent)
1885 pm_runtime_get_sync(parent);
1886 pm_runtime_get_noresume(dev);
1887 /*
1888 * pdev->current_state is set to PCI_D3cold during suspending,
1889 * so wait until suspending completes
1890 */
1891 pm_runtime_barrier(dev);
1892 /*
1893 * Only need to resume devices in D3cold, because config
1894 * registers are still accessible for devices suspended but
1895 * not in D3cold.
1896 */
1897 if (pdev->current_state == PCI_D3cold)
1898 pm_runtime_resume(dev);
1899}
1900
1901void pci_config_pm_runtime_put(struct pci_dev *pdev)
1902{
1903 struct device *dev = &pdev->dev;
1904 struct device *parent = dev->parent;
1905
1906 pm_runtime_put(dev);
1907 if (parent)
1908 pm_runtime_put_sync(parent);
1909}
1910
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001911/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001912 * pci_pm_init - Initialize PM functions of given PCI device
1913 * @dev: PCI device to handle.
1914 */
1915void pci_pm_init(struct pci_dev *dev)
1916{
1917 int pm;
1918 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07001919
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001920 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08001921 pm_runtime_set_active(&dev->dev);
1922 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01001923 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001924 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01001925
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001926 dev->pm_cap = 0;
1927
Linus Torvalds1da177e2005-04-16 15:20:36 -07001928 /* find PCI PM capability in list */
1929 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07001930 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08001931 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001933 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001934
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001935 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
1936 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
1937 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08001938 return;
David Brownell075c1772007-04-26 00:12:06 -07001939 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001941 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001942 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08001943 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08001944 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001945
1946 dev->d1_support = false;
1947 dev->d2_support = false;
1948 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001949 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001950 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001951 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001952 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001953
1954 if (dev->d1_support || dev->d2_support)
1955 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07001956 dev->d1_support ? " D1" : "",
1957 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001958 }
1959
1960 pmc &= PCI_PM_CAP_PME_MASK;
1961 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07001962 dev_printk(KERN_DEBUG, &dev->dev,
1963 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06001964 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
1965 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
1966 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
1967 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
1968 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001969 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001970 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001971 /*
1972 * Make device's PM flags reflect the wake-up capability, but
1973 * let the user space enable it to wake up the system as needed.
1974 */
1975 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001976 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001977 pci_pme_active(dev, false);
1978 } else {
1979 dev->pme_support = 0;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001980 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981}
1982
Yinghai Lu34a48762012-02-11 00:18:41 -08001983static void pci_add_saved_cap(struct pci_dev *pci_dev,
1984 struct pci_cap_saved_state *new_cap)
1985{
1986 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
1987}
1988
Jesse Barneseb9c39d2008-12-17 12:10:05 -08001989/**
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001990 * pci_add_save_buffer - allocate buffer for saving given capability registers
1991 * @dev: the PCI device
1992 * @cap: the capability to allocate the buffer for
1993 * @size: requested size of the buffer
1994 */
1995static int pci_add_cap_save_buffer(
1996 struct pci_dev *dev, char cap, unsigned int size)
1997{
1998 int pos;
1999 struct pci_cap_saved_state *save_state;
2000
2001 pos = pci_find_capability(dev, cap);
2002 if (pos <= 0)
2003 return 0;
2004
2005 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2006 if (!save_state)
2007 return -ENOMEM;
2008
Alex Williamson24a4742f2011-05-10 10:02:11 -06002009 save_state->cap.cap_nr = cap;
2010 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002011 pci_add_saved_cap(dev, save_state);
2012
2013 return 0;
2014}
2015
2016/**
2017 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2018 * @dev: the PCI device
2019 */
2020void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2021{
2022 int error;
2023
Yu Zhao89858512009-02-16 02:55:47 +08002024 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2025 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002026 if (error)
2027 dev_err(&dev->dev,
2028 "unable to preallocate PCI Express save buffer\n");
2029
2030 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2031 if (error)
2032 dev_err(&dev->dev,
2033 "unable to preallocate PCI-X save buffer\n");
2034}
2035
Yinghai Luf7968412012-02-11 00:18:30 -08002036void pci_free_cap_save_buffers(struct pci_dev *dev)
2037{
2038 struct pci_cap_saved_state *tmp;
2039 struct hlist_node *pos, *n;
2040
2041 hlist_for_each_entry_safe(tmp, pos, n, &dev->saved_cap_space, next)
2042 kfree(tmp);
2043}
2044
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002045/**
Yu Zhao58c3a722008-10-14 14:02:53 +08002046 * pci_enable_ari - enable ARI forwarding if hardware support it
2047 * @dev: the PCI device
2048 */
2049void pci_enable_ari(struct pci_dev *dev)
2050{
Yu Zhao58c3a722008-10-14 14:02:53 +08002051 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002052 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002053
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002054 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002055 return;
2056
Jiang Liu59875ae2012-07-24 17:20:06 +08002057 if (!pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI))
Yu Zhao58c3a722008-10-14 14:02:53 +08002058 return;
2059
Zhao, Yu81135872008-10-23 13:15:39 +08002060 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002061 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002062 return;
2063
Jiang Liu59875ae2012-07-24 17:20:06 +08002064 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002065 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2066 return;
2067
Jiang Liu59875ae2012-07-24 17:20:06 +08002068 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_ARI);
Zhao, Yu81135872008-10-23 13:15:39 +08002069 bridge->ari_enabled = 1;
Yu Zhao58c3a722008-10-14 14:02:53 +08002070}
2071
Jesse Barnesb48d4422010-10-19 13:07:57 -07002072/**
Myron Stowec463b8c2012-06-01 15:16:37 -06002073 * pci_enable_ido - enable ID-based Ordering on a device
Jesse Barnesb48d4422010-10-19 13:07:57 -07002074 * @dev: the PCI device
2075 * @type: which types of IDO to enable
2076 *
2077 * Enable ID-based ordering on @dev. @type can contain the bits
2078 * %PCI_EXP_IDO_REQUEST and/or %PCI_EXP_IDO_COMPLETION to indicate
2079 * which types of transactions are allowed to be re-ordered.
2080 */
2081void pci_enable_ido(struct pci_dev *dev, unsigned long type)
2082{
Jiang Liu59875ae2012-07-24 17:20:06 +08002083 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002084
Jesse Barnesb48d4422010-10-19 13:07:57 -07002085 if (type & PCI_EXP_IDO_REQUEST)
2086 ctrl |= PCI_EXP_IDO_REQ_EN;
2087 if (type & PCI_EXP_IDO_COMPLETION)
2088 ctrl |= PCI_EXP_IDO_CMP_EN;
Jiang Liu59875ae2012-07-24 17:20:06 +08002089 if (ctrl)
2090 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002091}
2092EXPORT_SYMBOL(pci_enable_ido);
2093
2094/**
2095 * pci_disable_ido - disable ID-based ordering on a device
2096 * @dev: the PCI device
2097 * @type: which types of IDO to disable
2098 */
2099void pci_disable_ido(struct pci_dev *dev, unsigned long type)
2100{
Jiang Liu59875ae2012-07-24 17:20:06 +08002101 u16 ctrl = 0;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002102
Jesse Barnesb48d4422010-10-19 13:07:57 -07002103 if (type & PCI_EXP_IDO_REQUEST)
Jiang Liu59875ae2012-07-24 17:20:06 +08002104 ctrl |= PCI_EXP_IDO_REQ_EN;
Jesse Barnesb48d4422010-10-19 13:07:57 -07002105 if (type & PCI_EXP_IDO_COMPLETION)
Jiang Liu59875ae2012-07-24 17:20:06 +08002106 ctrl |= PCI_EXP_IDO_CMP_EN;
2107 if (ctrl)
2108 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnesb48d4422010-10-19 13:07:57 -07002109}
2110EXPORT_SYMBOL(pci_disable_ido);
2111
Jesse Barnes48a92a82011-01-10 12:46:36 -08002112/**
2113 * pci_enable_obff - enable optimized buffer flush/fill
2114 * @dev: PCI device
2115 * @type: type of signaling to use
2116 *
2117 * Try to enable @type OBFF signaling on @dev. It will try using WAKE#
2118 * signaling if possible, falling back to message signaling only if
2119 * WAKE# isn't supported. @type should indicate whether the PCIe link
2120 * be brought out of L0s or L1 to send the message. It should be either
2121 * %PCI_EXP_OBFF_SIGNAL_ALWAYS or %PCI_OBFF_SIGNAL_L0.
2122 *
2123 * If your device can benefit from receiving all messages, even at the
2124 * power cost of bringing the link back up from a low power state, use
2125 * %PCI_EXP_OBFF_SIGNAL_ALWAYS. Otherwise, use %PCI_OBFF_SIGNAL_L0 (the
2126 * preferred type).
2127 *
2128 * RETURNS:
2129 * Zero on success, appropriate error number on failure.
2130 */
2131int pci_enable_obff(struct pci_dev *dev, enum pci_obff_signal_type type)
2132{
Jesse Barnes48a92a82011-01-10 12:46:36 -08002133 u32 cap;
2134 u16 ctrl;
2135 int ret;
2136
Jiang Liu59875ae2012-07-24 17:20:06 +08002137 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002138 if (!(cap & PCI_EXP_OBFF_MASK))
2139 return -ENOTSUPP; /* no OBFF support at all */
2140
2141 /* Make sure the topology supports OBFF as well */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002142 if (dev->bus->self) {
Jesse Barnes48a92a82011-01-10 12:46:36 -08002143 ret = pci_enable_obff(dev->bus->self, type);
2144 if (ret)
2145 return ret;
2146 }
2147
Jiang Liu59875ae2012-07-24 17:20:06 +08002148 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002149 if (cap & PCI_EXP_OBFF_WAKE)
2150 ctrl |= PCI_EXP_OBFF_WAKE_EN;
2151 else {
2152 switch (type) {
2153 case PCI_EXP_OBFF_SIGNAL_L0:
2154 if (!(ctrl & PCI_EXP_OBFF_WAKE_EN))
2155 ctrl |= PCI_EXP_OBFF_MSGA_EN;
2156 break;
2157 case PCI_EXP_OBFF_SIGNAL_ALWAYS:
2158 ctrl &= ~PCI_EXP_OBFF_WAKE_EN;
2159 ctrl |= PCI_EXP_OBFF_MSGB_EN;
2160 break;
2161 default:
2162 WARN(1, "bad OBFF signal type\n");
2163 return -ENOTSUPP;
2164 }
2165 }
Jiang Liu59875ae2012-07-24 17:20:06 +08002166 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, ctrl);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002167
2168 return 0;
2169}
2170EXPORT_SYMBOL(pci_enable_obff);
2171
2172/**
2173 * pci_disable_obff - disable optimized buffer flush/fill
2174 * @dev: PCI device
2175 *
2176 * Disable OBFF on @dev.
2177 */
2178void pci_disable_obff(struct pci_dev *dev)
2179{
Jiang Liu59875ae2012-07-24 17:20:06 +08002180 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_OBFF_WAKE_EN);
Jesse Barnes48a92a82011-01-10 12:46:36 -08002181}
2182EXPORT_SYMBOL(pci_disable_obff);
2183
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002184/**
2185 * pci_ltr_supported - check whether a device supports LTR
2186 * @dev: PCI device
2187 *
2188 * RETURNS:
2189 * True if @dev supports latency tolerance reporting, false otherwise.
2190 */
Myron Stowec32823f2012-06-01 15:16:25 -06002191static bool pci_ltr_supported(struct pci_dev *dev)
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002192{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002193 u32 cap;
2194
Jiang Liu59875ae2012-07-24 17:20:06 +08002195 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP2, &cap);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002196
2197 return cap & PCI_EXP_DEVCAP2_LTR;
2198}
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002199
2200/**
2201 * pci_enable_ltr - enable latency tolerance reporting
2202 * @dev: PCI device
2203 *
2204 * Enable LTR on @dev if possible, which means enabling it first on
2205 * upstream ports.
2206 *
2207 * RETURNS:
2208 * Zero on success, errno on failure.
2209 */
2210int pci_enable_ltr(struct pci_dev *dev)
2211{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002212 int ret;
2213
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002214 /* Only primary function can enable/disable LTR */
2215 if (PCI_FUNC(dev->devfn) != 0)
2216 return -EINVAL;
2217
Jiang Liu59875ae2012-07-24 17:20:06 +08002218 if (!pci_ltr_supported(dev))
2219 return -ENOTSUPP;
2220
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002221 /* Enable upstream ports first */
Bjorn Helgaas82915502012-06-19 07:35:34 -06002222 if (dev->bus->self) {
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002223 ret = pci_enable_ltr(dev->bus->self);
2224 if (ret)
2225 return ret;
2226 }
2227
Jiang Liu59875ae2012-07-24 17:20:06 +08002228 return pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002229}
2230EXPORT_SYMBOL(pci_enable_ltr);
2231
2232/**
2233 * pci_disable_ltr - disable latency tolerance reporting
2234 * @dev: PCI device
2235 */
2236void pci_disable_ltr(struct pci_dev *dev)
2237{
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002238 /* Only primary function can enable/disable LTR */
2239 if (PCI_FUNC(dev->devfn) != 0)
2240 return;
2241
Jiang Liu59875ae2012-07-24 17:20:06 +08002242 if (!pci_ltr_supported(dev))
2243 return;
2244
2245 pcie_capability_clear_word(dev, PCI_EXP_DEVCTL2, PCI_EXP_LTR_EN);
Jesse Barnes51c2e0a2011-01-14 08:53:04 -08002246}
2247EXPORT_SYMBOL(pci_disable_ltr);
2248
2249static int __pci_ltr_scale(int *val)
2250{
2251 int scale = 0;
2252
2253 while (*val > 1023) {
2254 *val = (*val + 31) / 32;
2255 scale++;
2256 }
2257 return scale;
2258}
2259
2260/**
2261 * pci_set_ltr - set LTR latency values
2262 * @dev: PCI device
2263 * @snoop_lat_ns: snoop latency in nanoseconds
2264 * @nosnoop_lat_ns: nosnoop latency in nanoseconds
2265 *
2266 * Figure out the scale and set the LTR values accordingly.
2267 */
2268int pci_set_ltr(struct pci_dev *dev, int snoop_lat_ns, int nosnoop_lat_ns)
2269{
2270 int pos, ret, snoop_scale, nosnoop_scale;
2271 u16 val;
2272
2273 if (!pci_ltr_supported(dev))
2274 return -ENOTSUPP;
2275
2276 snoop_scale = __pci_ltr_scale(&snoop_lat_ns);
2277 nosnoop_scale = __pci_ltr_scale(&nosnoop_lat_ns);
2278
2279 if (snoop_lat_ns > PCI_LTR_VALUE_MASK ||
2280 nosnoop_lat_ns > PCI_LTR_VALUE_MASK)
2281 return -EINVAL;
2282
2283 if ((snoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)) ||
2284 (nosnoop_scale > (PCI_LTR_SCALE_MASK >> PCI_LTR_SCALE_SHIFT)))
2285 return -EINVAL;
2286
2287 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
2288 if (!pos)
2289 return -ENOTSUPP;
2290
2291 val = (snoop_scale << PCI_LTR_SCALE_SHIFT) | snoop_lat_ns;
2292 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_SNOOP_LAT, val);
2293 if (ret != 4)
2294 return -EIO;
2295
2296 val = (nosnoop_scale << PCI_LTR_SCALE_SHIFT) | nosnoop_lat_ns;
2297 ret = pci_write_config_word(dev, pos + PCI_LTR_MAX_NOSNOOP_LAT, val);
2298 if (ret != 4)
2299 return -EIO;
2300
2301 return 0;
2302}
2303EXPORT_SYMBOL(pci_set_ltr);
2304
Chris Wright5d990b62009-12-04 12:15:21 -08002305static int pci_acs_enable;
2306
2307/**
2308 * pci_request_acs - ask for ACS to be enabled if supported
2309 */
2310void pci_request_acs(void)
2311{
2312 pci_acs_enable = 1;
2313}
2314
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002315/**
Allen Kayae21ee62009-10-07 10:27:17 -07002316 * pci_enable_acs - enable ACS if hardware support it
2317 * @dev: the PCI device
2318 */
2319void pci_enable_acs(struct pci_dev *dev)
2320{
2321 int pos;
2322 u16 cap;
2323 u16 ctrl;
2324
Chris Wright5d990b62009-12-04 12:15:21 -08002325 if (!pci_acs_enable)
2326 return;
2327
Allen Kayae21ee62009-10-07 10:27:17 -07002328 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2329 if (!pos)
2330 return;
2331
2332 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2333 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2334
2335 /* Source Validation */
2336 ctrl |= (cap & PCI_ACS_SV);
2337
2338 /* P2P Request Redirect */
2339 ctrl |= (cap & PCI_ACS_RR);
2340
2341 /* P2P Completion Redirect */
2342 ctrl |= (cap & PCI_ACS_CR);
2343
2344 /* Upstream Forwarding */
2345 ctrl |= (cap & PCI_ACS_UF);
2346
2347 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2348}
2349
2350/**
Alex Williamsonad805752012-06-11 05:27:07 +00002351 * pci_acs_enabled - test ACS against required flags for a given device
2352 * @pdev: device to test
2353 * @acs_flags: required PCI ACS flags
2354 *
2355 * Return true if the device supports the provided flags. Automatically
2356 * filters out flags that are not implemented on multifunction devices.
2357 */
2358bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2359{
2360 int pos, ret;
2361 u16 ctrl;
2362
2363 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2364 if (ret >= 0)
2365 return ret > 0;
2366
2367 if (!pci_is_pcie(pdev))
2368 return false;
2369
2370 /* Filter out flags not applicable to multifunction */
2371 if (pdev->multifunction)
2372 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR |
2373 PCI_ACS_EC | PCI_ACS_DT);
2374
Yijing Wang62f87c02012-07-24 17:20:03 +08002375 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_DOWNSTREAM ||
2376 pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT ||
Alex Williamsonad805752012-06-11 05:27:07 +00002377 pdev->multifunction) {
2378 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2379 if (!pos)
2380 return false;
2381
2382 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2383 if ((ctrl & acs_flags) != acs_flags)
2384 return false;
2385 }
2386
2387 return true;
2388}
2389
2390/**
2391 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2392 * @start: starting downstream device
2393 * @end: ending upstream device or NULL to search to the root bus
2394 * @acs_flags: required flags
2395 *
2396 * Walk up a device tree from start to end testing PCI ACS support. If
2397 * any step along the way does not support the required flags, return false.
2398 */
2399bool pci_acs_path_enabled(struct pci_dev *start,
2400 struct pci_dev *end, u16 acs_flags)
2401{
2402 struct pci_dev *pdev, *parent = start;
2403
2404 do {
2405 pdev = parent;
2406
2407 if (!pci_acs_enabled(pdev, acs_flags))
2408 return false;
2409
2410 if (pci_is_root_bus(pdev->bus))
2411 return (end == NULL);
2412
2413 parent = pdev->bus->self;
2414 } while (pdev != end);
2415
2416 return true;
2417}
2418
2419/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002420 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2421 * @dev: the PCI device
2422 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2423 *
2424 * Perform INTx swizzling for a device behind one level of bridge. This is
2425 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002426 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2427 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2428 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002429 */
John Crispin3df425f2012-04-12 17:33:07 +02002430u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002431{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002432 int slot;
2433
2434 if (pci_ari_enabled(dev->bus))
2435 slot = 0;
2436 else
2437 slot = PCI_SLOT(dev->devfn);
2438
2439 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002440}
2441
Linus Torvalds1da177e2005-04-16 15:20:36 -07002442int
2443pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
2444{
2445 u8 pin;
2446
Kristen Accardi514d2072005-11-02 16:24:39 -08002447 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448 if (!pin)
2449 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002450
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002451 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002452 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002453 dev = dev->bus->self;
2454 }
2455 *bridge = dev;
2456 return pin;
2457}
2458
2459/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002460 * pci_common_swizzle - swizzle INTx all the way to root bridge
2461 * @dev: the PCI device
2462 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2463 *
2464 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2465 * bridges all the way up to a PCI root bus.
2466 */
2467u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2468{
2469 u8 pin = *pinp;
2470
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002471 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002472 pin = pci_swizzle_interrupt_pin(dev, pin);
2473 dev = dev->bus->self;
2474 }
2475 *pinp = pin;
2476 return PCI_SLOT(dev->devfn);
2477}
2478
2479/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 * pci_release_region - Release a PCI bar
2481 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2482 * @bar: BAR to release
2483 *
2484 * Releases the PCI I/O and memory resources previously reserved by a
2485 * successful call to pci_request_region. Call this function only
2486 * after all use of the PCI regions has ceased.
2487 */
2488void pci_release_region(struct pci_dev *pdev, int bar)
2489{
Tejun Heo9ac78492007-01-20 16:00:26 +09002490 struct pci_devres *dr;
2491
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 if (pci_resource_len(pdev, bar) == 0)
2493 return;
2494 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2495 release_region(pci_resource_start(pdev, bar),
2496 pci_resource_len(pdev, bar));
2497 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2498 release_mem_region(pci_resource_start(pdev, bar),
2499 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002500
2501 dr = find_pci_dr(pdev);
2502 if (dr)
2503 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002504}
2505
2506/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002507 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002508 * @pdev: PCI device whose resources are to be reserved
2509 * @bar: BAR to be reserved
2510 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002511 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002512 *
2513 * Mark the PCI region associated with PCI device @pdev BR @bar as
2514 * being reserved by owner @res_name. Do not access any
2515 * address inside the PCI regions unless this call returns
2516 * successfully.
2517 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002518 * If @exclusive is set, then the region is marked so that userspace
2519 * is explicitly not allowed to map the resource via /dev/mem or
2520 * sysfs MMIO access.
2521 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 * Returns 0 on success, or %EBUSY on error. A warning
2523 * message is also printed on failure.
2524 */
Arjan van de Vene8de1482008-10-22 19:55:31 -07002525static int __pci_request_region(struct pci_dev *pdev, int bar, const char *res_name,
2526 int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527{
Tejun Heo9ac78492007-01-20 16:00:26 +09002528 struct pci_devres *dr;
2529
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 if (pci_resource_len(pdev, bar) == 0)
2531 return 0;
2532
2533 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2534 if (!request_region(pci_resource_start(pdev, bar),
2535 pci_resource_len(pdev, bar), res_name))
2536 goto err_out;
2537 }
2538 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002539 if (!__request_mem_region(pci_resource_start(pdev, bar),
2540 pci_resource_len(pdev, bar), res_name,
2541 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 goto err_out;
2543 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002544
2545 dr = find_pci_dr(pdev);
2546 if (dr)
2547 dr->region_mask |= 1 << bar;
2548
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549 return 0;
2550
2551err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002552 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002553 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554 return -EBUSY;
2555}
2556
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002557/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002558 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002559 * @pdev: PCI device whose resources are to be reserved
2560 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002561 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002562 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002563 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002564 * being reserved by owner @res_name. Do not access any
2565 * address inside the PCI regions unless this call returns
2566 * successfully.
2567 *
2568 * Returns 0 on success, or %EBUSY on error. A warning
2569 * message is also printed on failure.
2570 */
2571int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2572{
2573 return __pci_request_region(pdev, bar, res_name, 0);
2574}
2575
2576/**
2577 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2578 * @pdev: PCI device whose resources are to be reserved
2579 * @bar: BAR to be reserved
2580 * @res_name: Name to be associated with resource.
2581 *
2582 * Mark the PCI region associated with PCI device @pdev BR @bar as
2583 * being reserved by owner @res_name. Do not access any
2584 * address inside the PCI regions unless this call returns
2585 * successfully.
2586 *
2587 * Returns 0 on success, or %EBUSY on error. A warning
2588 * message is also printed on failure.
2589 *
2590 * The key difference that _exclusive makes it that userspace is
2591 * explicitly not allowed to map the resource via /dev/mem or
2592 * sysfs.
2593 */
2594int pci_request_region_exclusive(struct pci_dev *pdev, int bar, const char *res_name)
2595{
2596 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2597}
2598/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002599 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2600 * @pdev: PCI device whose resources were previously reserved
2601 * @bars: Bitmask of BARs to be released
2602 *
2603 * Release selected PCI I/O and memory resources previously reserved.
2604 * Call this function only after all use of the PCI regions has ceased.
2605 */
2606void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2607{
2608 int i;
2609
2610 for (i = 0; i < 6; i++)
2611 if (bars & (1 << i))
2612 pci_release_region(pdev, i);
2613}
2614
Arjan van de Vene8de1482008-10-22 19:55:31 -07002615int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
2616 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002617{
2618 int i;
2619
2620 for (i = 0; i < 6; i++)
2621 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002622 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002623 goto err_out;
2624 return 0;
2625
2626err_out:
2627 while(--i >= 0)
2628 if (bars & (1 << i))
2629 pci_release_region(pdev, i);
2630
2631 return -EBUSY;
2632}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002633
Arjan van de Vene8de1482008-10-22 19:55:31 -07002634
2635/**
2636 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2637 * @pdev: PCI device whose resources are to be reserved
2638 * @bars: Bitmask of BARs to be requested
2639 * @res_name: Name to be associated with resource
2640 */
2641int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2642 const char *res_name)
2643{
2644 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2645}
2646
2647int pci_request_selected_regions_exclusive(struct pci_dev *pdev,
2648 int bars, const char *res_name)
2649{
2650 return __pci_request_selected_regions(pdev, bars, res_name,
2651 IORESOURCE_EXCLUSIVE);
2652}
2653
Linus Torvalds1da177e2005-04-16 15:20:36 -07002654/**
2655 * pci_release_regions - Release reserved PCI I/O and memory resources
2656 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2657 *
2658 * Releases all PCI I/O and memory resources previously reserved by a
2659 * successful call to pci_request_regions. Call this function only
2660 * after all use of the PCI regions has ceased.
2661 */
2662
2663void pci_release_regions(struct pci_dev *pdev)
2664{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002665 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002666}
2667
2668/**
2669 * pci_request_regions - Reserved PCI I/O and memory resources
2670 * @pdev: PCI device whose resources are to be reserved
2671 * @res_name: Name to be associated with resource.
2672 *
2673 * Mark all PCI regions associated with PCI device @pdev as
2674 * being reserved by owner @res_name. Do not access any
2675 * address inside the PCI regions unless this call returns
2676 * successfully.
2677 *
2678 * Returns 0 on success, or %EBUSY on error. A warning
2679 * message is also printed on failure.
2680 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002681int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002683 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002684}
2685
2686/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002687 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2688 * @pdev: PCI device whose resources are to be reserved
2689 * @res_name: Name to be associated with resource.
2690 *
2691 * Mark all PCI regions associated with PCI device @pdev as
2692 * being reserved by owner @res_name. Do not access any
2693 * address inside the PCI regions unless this call returns
2694 * successfully.
2695 *
2696 * pci_request_regions_exclusive() will mark the region so that
2697 * /dev/mem and the sysfs MMIO access will not be allowed.
2698 *
2699 * Returns 0 on success, or %EBUSY on error. A warning
2700 * message is also printed on failure.
2701 */
2702int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2703{
2704 return pci_request_selected_regions_exclusive(pdev,
2705 ((1 << 6) - 1), res_name);
2706}
2707
Ben Hutchings6a479072008-12-23 03:08:29 +00002708static void __pci_set_master(struct pci_dev *dev, bool enable)
2709{
2710 u16 old_cmd, cmd;
2711
2712 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2713 if (enable)
2714 cmd = old_cmd | PCI_COMMAND_MASTER;
2715 else
2716 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2717 if (cmd != old_cmd) {
2718 dev_dbg(&dev->dev, "%s bus mastering\n",
2719 enable ? "enabling" : "disabling");
2720 pci_write_config_word(dev, PCI_COMMAND, cmd);
2721 }
2722 dev->is_busmaster = enable;
2723}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002724
2725/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002726 * pcibios_setup - process "pci=" kernel boot arguments
2727 * @str: string used to pass in "pci=" kernel boot arguments
2728 *
2729 * Process kernel boot arguments. This is the default implementation.
2730 * Architecture specific implementations can override this as necessary.
2731 */
2732char * __weak __init pcibios_setup(char *str)
2733{
2734 return str;
2735}
2736
2737/**
Myron Stowe96c55902011-10-28 15:48:38 -06002738 * pcibios_set_master - enable PCI bus-mastering for device dev
2739 * @dev: the PCI device to enable
2740 *
2741 * Enables PCI bus-mastering for the device. This is the default
2742 * implementation. Architecture specific implementations can override
2743 * this if necessary.
2744 */
2745void __weak pcibios_set_master(struct pci_dev *dev)
2746{
2747 u8 lat;
2748
Myron Stowef6766782011-10-28 15:49:20 -06002749 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2750 if (pci_is_pcie(dev))
2751 return;
2752
Myron Stowe96c55902011-10-28 15:48:38 -06002753 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2754 if (lat < 16)
2755 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2756 else if (lat > pcibios_max_latency)
2757 lat = pcibios_max_latency;
2758 else
2759 return;
2760 dev_printk(KERN_DEBUG, &dev->dev, "setting latency timer to %d\n", lat);
2761 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2762}
2763
2764/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002765 * pci_set_master - enables bus-mastering for device dev
2766 * @dev: the PCI device to enable
2767 *
2768 * Enables bus-mastering on the device and calls pcibios_set_master()
2769 * to do the needed arch specific settings.
2770 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002771void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002772{
Ben Hutchings6a479072008-12-23 03:08:29 +00002773 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002774 pcibios_set_master(dev);
2775}
2776
Ben Hutchings6a479072008-12-23 03:08:29 +00002777/**
2778 * pci_clear_master - disables bus-mastering for device dev
2779 * @dev: the PCI device to disable
2780 */
2781void pci_clear_master(struct pci_dev *dev)
2782{
2783 __pci_set_master(dev, false);
2784}
2785
Linus Torvalds1da177e2005-04-16 15:20:36 -07002786/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002787 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2788 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002789 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002790 * Helper function for pci_set_mwi.
2791 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002792 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2793 *
2794 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2795 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002796int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002797{
2798 u8 cacheline_size;
2799
2800 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002801 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002802
2803 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2804 equal to or multiple of the right value. */
2805 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2806 if (cacheline_size >= pci_cache_line_size &&
2807 (cacheline_size % pci_cache_line_size) == 0)
2808 return 0;
2809
2810 /* Write the correct value. */
2811 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2812 /* Read it back. */
2813 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2814 if (cacheline_size == pci_cache_line_size)
2815 return 0;
2816
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002817 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not "
2818 "supported\n", pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002819
2820 return -EINVAL;
2821}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002822EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2823
2824#ifdef PCI_DISABLE_MWI
2825int pci_set_mwi(struct pci_dev *dev)
2826{
2827 return 0;
2828}
2829
2830int pci_try_set_mwi(struct pci_dev *dev)
2831{
2832 return 0;
2833}
2834
2835void pci_clear_mwi(struct pci_dev *dev)
2836{
2837}
2838
2839#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002840
2841/**
2842 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2843 * @dev: the PCI device for which MWI is enabled
2844 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002845 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002846 *
2847 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2848 */
2849int
2850pci_set_mwi(struct pci_dev *dev)
2851{
2852 int rc;
2853 u16 cmd;
2854
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002855 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002856 if (rc)
2857 return rc;
2858
2859 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2860 if (! (cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002861 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 cmd |= PCI_COMMAND_INVALIDATE;
2863 pci_write_config_word(dev, PCI_COMMAND, cmd);
2864 }
2865
2866 return 0;
2867}
2868
2869/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002870 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2871 * @dev: the PCI device for which MWI is enabled
2872 *
2873 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2874 * Callers are not required to check the return value.
2875 *
2876 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2877 */
2878int pci_try_set_mwi(struct pci_dev *dev)
2879{
2880 int rc = pci_set_mwi(dev);
2881 return rc;
2882}
2883
2884/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2886 * @dev: the PCI device to disable
2887 *
2888 * Disables PCI Memory-Write-Invalidate transaction on the device
2889 */
2890void
2891pci_clear_mwi(struct pci_dev *dev)
2892{
2893 u16 cmd;
2894
2895 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2896 if (cmd & PCI_COMMAND_INVALIDATE) {
2897 cmd &= ~PCI_COMMAND_INVALIDATE;
2898 pci_write_config_word(dev, PCI_COMMAND, cmd);
2899 }
2900}
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002901#endif /* ! PCI_DISABLE_MWI */
Linus Torvalds1da177e2005-04-16 15:20:36 -07002902
Brett M Russa04ce0f2005-08-15 15:23:41 -04002903/**
2904 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002905 * @pdev: the PCI device to operate on
2906 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002907 *
2908 * Enables/disables PCI INTx for device dev
2909 */
2910void
2911pci_intx(struct pci_dev *pdev, int enable)
2912{
2913 u16 pci_command, new;
2914
2915 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2916
2917 if (enable) {
2918 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
2919 } else {
2920 new = pci_command | PCI_COMMAND_INTX_DISABLE;
2921 }
2922
2923 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002924 struct pci_devres *dr;
2925
Brett M Russ2fd9d742005-09-09 10:02:22 -07002926 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002927
2928 dr = find_pci_dr(pdev);
2929 if (dr && !dr->restore_intx) {
2930 dr->restore_intx = 1;
2931 dr->orig_intx = !enable;
2932 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002933 }
2934}
2935
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002936/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002937 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002938 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002939 *
2940 * Check if the device dev support INTx masking via the config space
2941 * command word.
2942 */
2943bool pci_intx_mask_supported(struct pci_dev *dev)
2944{
2945 bool mask_supported = false;
2946 u16 orig, new;
2947
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002948 if (dev->broken_intx_masking)
2949 return false;
2950
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002951 pci_cfg_access_lock(dev);
2952
2953 pci_read_config_word(dev, PCI_COMMAND, &orig);
2954 pci_write_config_word(dev, PCI_COMMAND,
2955 orig ^ PCI_COMMAND_INTX_DISABLE);
2956 pci_read_config_word(dev, PCI_COMMAND, &new);
2957
2958 /*
2959 * There's no way to protect against hardware bugs or detect them
2960 * reliably, but as long as we know what the value should be, let's
2961 * go ahead and check it.
2962 */
2963 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
2964 dev_err(&dev->dev, "Command register changed from "
2965 "0x%x to 0x%x: driver or hardware bug?\n", orig, new);
2966 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2967 mask_supported = true;
2968 pci_write_config_word(dev, PCI_COMMAND, orig);
2969 }
2970
2971 pci_cfg_access_unlock(dev);
2972 return mask_supported;
2973}
2974EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2975
2976static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2977{
2978 struct pci_bus *bus = dev->bus;
2979 bool mask_updated = true;
2980 u32 cmd_status_dword;
2981 u16 origcmd, newcmd;
2982 unsigned long flags;
2983 bool irq_pending;
2984
2985 /*
2986 * We do a single dword read to retrieve both command and status.
2987 * Document assumptions that make this possible.
2988 */
2989 BUILD_BUG_ON(PCI_COMMAND % 4);
2990 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
2991
2992 raw_spin_lock_irqsave(&pci_lock, flags);
2993
2994 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
2995
2996 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
2997
2998 /*
2999 * Check interrupt status register to see whether our device
3000 * triggered the interrupt (when masking) or the next IRQ is
3001 * already pending (when unmasking).
3002 */
3003 if (mask != irq_pending) {
3004 mask_updated = false;
3005 goto done;
3006 }
3007
3008 origcmd = cmd_status_dword;
3009 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3010 if (mask)
3011 newcmd |= PCI_COMMAND_INTX_DISABLE;
3012 if (newcmd != origcmd)
3013 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3014
3015done:
3016 raw_spin_unlock_irqrestore(&pci_lock, flags);
3017
3018 return mask_updated;
3019}
3020
3021/**
3022 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003023 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003024 *
3025 * Check if the device dev has its INTx line asserted, mask it and
3026 * return true in that case. False is returned if not interrupt was
3027 * pending.
3028 */
3029bool pci_check_and_mask_intx(struct pci_dev *dev)
3030{
3031 return pci_check_and_set_intx_mask(dev, true);
3032}
3033EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3034
3035/**
3036 * pci_check_and_mask_intx - unmask INTx of no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003037 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003038 *
3039 * Check if the device dev has its INTx line asserted, unmask it if not
3040 * and return true. False is returned and the mask remains active if
3041 * there was still an interrupt pending.
3042 */
3043bool pci_check_and_unmask_intx(struct pci_dev *dev)
3044{
3045 return pci_check_and_set_intx_mask(dev, false);
3046}
3047EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3048
3049/**
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003050 * pci_msi_off - disables any msi or msix capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003051 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003052 *
3053 * If you want to use msi see pci_enable_msi and friends.
3054 * This is a lower level primitive that allows us to disable
3055 * msi operation at the device level.
3056 */
3057void pci_msi_off(struct pci_dev *dev)
3058{
3059 int pos;
3060 u16 control;
3061
3062 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3063 if (pos) {
3064 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3065 control &= ~PCI_MSI_FLAGS_ENABLE;
3066 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3067 }
3068 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3069 if (pos) {
3070 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3071 control &= ~PCI_MSIX_FLAGS_ENABLE;
3072 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3073 }
3074}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003075EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003076
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003077int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3078{
3079 return dma_set_max_seg_size(&dev->dev, size);
3080}
3081EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003082
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003083int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3084{
3085 return dma_set_seg_boundary(&dev->dev, mask);
3086}
3087EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003088
Yu Zhao8c1c6992009-06-13 15:52:13 +08003089static int pcie_flr(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003090{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003091 int i;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003092 u32 cap;
Jiang Liu59875ae2012-07-24 17:20:06 +08003093 u16 status;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003094
Jiang Liu59875ae2012-07-24 17:20:06 +08003095 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003096 if (!(cap & PCI_EXP_DEVCAP_FLR))
3097 return -ENOTTY;
3098
Sheng Yangd91cdc72008-11-11 17:17:47 +08003099 if (probe)
3100 return 0;
3101
Sheng Yang8dd7f802008-10-21 17:38:25 +08003102 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003103 for (i = 0; i < 4; i++) {
3104 if (i)
3105 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003106
Jiang Liu59875ae2012-07-24 17:20:06 +08003107 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003108 if (!(status & PCI_EXP_DEVSTA_TRPND))
3109 goto clear;
3110 }
Sheng Yang8dd7f802008-10-21 17:38:25 +08003111
Yu Zhao8c1c6992009-06-13 15:52:13 +08003112 dev_err(&dev->dev, "transaction is not cleared; "
3113 "proceeding with reset anyway\n");
Sheng Yang5fe5db02009-02-09 14:53:47 +08003114
Yu Zhao8c1c6992009-06-13 15:52:13 +08003115clear:
Jiang Liu59875ae2012-07-24 17:20:06 +08003116 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003117
Yu Zhao8c1c6992009-06-13 15:52:13 +08003118 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003119
Sheng Yang8dd7f802008-10-21 17:38:25 +08003120 return 0;
3121}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003122
Yu Zhao8c1c6992009-06-13 15:52:13 +08003123static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003124{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003125 int i;
3126 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003127 u8 cap;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003128 u8 status;
Sheng Yang1ca88792008-11-11 17:17:48 +08003129
Yu Zhao8c1c6992009-06-13 15:52:13 +08003130 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3131 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003132 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003133
3134 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003135 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3136 return -ENOTTY;
3137
3138 if (probe)
3139 return 0;
3140
Sheng Yang1ca88792008-11-11 17:17:48 +08003141 /* Wait for Transaction Pending bit clean */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003142 for (i = 0; i < 4; i++) {
3143 if (i)
3144 msleep((1 << (i - 1)) * 100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003145
Yu Zhao8c1c6992009-06-13 15:52:13 +08003146 pci_read_config_byte(dev, pos + PCI_AF_STATUS, &status);
3147 if (!(status & PCI_AF_STATUS_TP))
3148 goto clear;
3149 }
3150
3151 dev_err(&dev->dev, "transaction is not cleared; "
3152 "proceeding with reset anyway\n");
3153
3154clear:
3155 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003156 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003157
Sheng Yang1ca88792008-11-11 17:17:48 +08003158 return 0;
3159}
3160
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003161/**
3162 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3163 * @dev: Device to reset.
3164 * @probe: If set, only check if the device can be reset this way.
3165 *
3166 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3167 * unset, it will be reinitialized internally when going from PCI_D3hot to
3168 * PCI_D0. If that's the case and the device is not in a low-power state
3169 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3170 *
3171 * NOTE: This causes the caller to sleep for twice the device power transition
3172 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
3173 * by devault (i.e. unless the @dev's d3_delay field has a different value).
3174 * Moreover, only devices in D0 can be reset by this function.
3175 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003176static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003177{
Yu Zhaof85876b2009-06-13 15:52:14 +08003178 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003179
Yu Zhaof85876b2009-06-13 15:52:14 +08003180 if (!dev->pm_cap)
3181 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003182
Yu Zhaof85876b2009-06-13 15:52:14 +08003183 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3184 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3185 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003186
Yu Zhaof85876b2009-06-13 15:52:14 +08003187 if (probe)
3188 return 0;
3189
3190 if (dev->current_state != PCI_D0)
3191 return -EINVAL;
3192
3193 csr &= ~PCI_PM_CTRL_STATE_MASK;
3194 csr |= PCI_D3hot;
3195 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003196 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003197
3198 csr &= ~PCI_PM_CTRL_STATE_MASK;
3199 csr |= PCI_D0;
3200 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003201 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003202
3203 return 0;
3204}
3205
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003206static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3207{
3208 u16 ctrl;
3209 struct pci_dev *pdev;
3210
Yu Zhao654b75e2009-06-26 14:04:46 +08003211 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003212 return -ENOTTY;
3213
3214 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3215 if (pdev != dev)
3216 return -ENOTTY;
3217
3218 if (probe)
3219 return 0;
3220
3221 pci_read_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, &ctrl);
3222 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3223 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3224 msleep(100);
3225
3226 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3227 pci_write_config_word(dev->bus->self, PCI_BRIDGE_CONTROL, ctrl);
3228 msleep(100);
3229
3230 return 0;
3231}
3232
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003233static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003234{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003235 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003236
Yu Zhao8c1c6992009-06-13 15:52:13 +08003237 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003238
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003239 rc = pci_dev_specific_reset(dev, probe);
3240 if (rc != -ENOTTY)
3241 goto done;
3242
Yu Zhao8c1c6992009-06-13 15:52:13 +08003243 rc = pcie_flr(dev, probe);
3244 if (rc != -ENOTTY)
3245 goto done;
3246
3247 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003248 if (rc != -ENOTTY)
3249 goto done;
3250
3251 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003252 if (rc != -ENOTTY)
3253 goto done;
3254
3255 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003256done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003257 return rc;
3258}
3259
3260static int pci_dev_reset(struct pci_dev *dev, int probe)
3261{
3262 int rc;
3263
3264 if (!probe) {
3265 pci_cfg_access_lock(dev);
3266 /* block PM suspend, driver probe, etc. */
3267 device_lock(&dev->dev);
3268 }
3269
3270 rc = __pci_dev_reset(dev, probe);
3271
Yu Zhao8c1c6992009-06-13 15:52:13 +08003272 if (!probe) {
Greg Kroah-Hartman8e9394c2010-02-17 10:57:05 -08003273 device_unlock(&dev->dev);
Jan Kiszkafb51ccb2011-11-04 09:45:59 +01003274 pci_cfg_access_unlock(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003275 }
Yu Zhao8c1c6992009-06-13 15:52:13 +08003276 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003277}
Sheng Yang8dd7f802008-10-21 17:38:25 +08003278/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003279 * __pci_reset_function - reset a PCI device function
3280 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003281 *
3282 * Some devices allow an individual function to be reset without affecting
3283 * other functions in the same device. The PCI device must be responsive
3284 * to PCI config space in order to use this function.
3285 *
3286 * The device function is presumed to be unused when this function is called.
3287 * Resetting the device will make the contents of PCI configuration space
3288 * random, so any caller of this must be prepared to reinitialise the
3289 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3290 * etc.
3291 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003292 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003293 * device doesn't support resetting a single function.
3294 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003295int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003296{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003297 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003298}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003299EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003300
3301/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003302 * __pci_reset_function_locked - reset a PCI device function while holding
3303 * the @dev mutex lock.
3304 * @dev: PCI device to reset
3305 *
3306 * Some devices allow an individual function to be reset without affecting
3307 * other functions in the same device. The PCI device must be responsive
3308 * to PCI config space in order to use this function.
3309 *
3310 * The device function is presumed to be unused and the caller is holding
3311 * the device mutex lock when this function is called.
3312 * Resetting the device will make the contents of PCI configuration space
3313 * random, so any caller of this must be prepared to reinitialise the
3314 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3315 * etc.
3316 *
3317 * Returns 0 if the device function was successfully reset or negative if the
3318 * device doesn't support resetting a single function.
3319 */
3320int __pci_reset_function_locked(struct pci_dev *dev)
3321{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003322 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003323}
3324EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3325
3326/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003327 * pci_probe_reset_function - check whether the device can be safely reset
3328 * @dev: PCI device to reset
3329 *
3330 * Some devices allow an individual function to be reset without affecting
3331 * other functions in the same device. The PCI device must be responsive
3332 * to PCI config space in order to use this function.
3333 *
3334 * Returns 0 if the device function can be reset or negative if the
3335 * device doesn't support resetting a single function.
3336 */
3337int pci_probe_reset_function(struct pci_dev *dev)
3338{
3339 return pci_dev_reset(dev, 1);
3340}
3341
3342/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003343 * pci_reset_function - quiesce and reset a PCI device function
3344 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003345 *
3346 * Some devices allow an individual function to be reset without affecting
3347 * other functions in the same device. The PCI device must be responsive
3348 * to PCI config space in order to use this function.
3349 *
3350 * This function does not just reset the PCI portion of a device, but
3351 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003352 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003353 * over the reset.
3354 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003355 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003356 * device doesn't support resetting a single function.
3357 */
3358int pci_reset_function(struct pci_dev *dev)
3359{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003360 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003361
Yu Zhao8c1c6992009-06-13 15:52:13 +08003362 rc = pci_dev_reset(dev, 1);
3363 if (rc)
3364 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003365
Sheng Yang8dd7f802008-10-21 17:38:25 +08003366 pci_save_state(dev);
3367
Yu Zhao8c1c6992009-06-13 15:52:13 +08003368 /*
3369 * both INTx and MSI are disabled after the Interrupt Disable bit
3370 * is set and the Bus Master bit is cleared.
3371 */
Sheng Yang8dd7f802008-10-21 17:38:25 +08003372 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3373
Yu Zhao8c1c6992009-06-13 15:52:13 +08003374 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003375
3376 pci_restore_state(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003377
Yu Zhao8c1c6992009-06-13 15:52:13 +08003378 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003379}
3380EXPORT_SYMBOL_GPL(pci_reset_function);
3381
3382/**
Peter Orubad556ad42007-05-15 13:59:13 +02003383 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3384 * @dev: PCI device to query
3385 *
3386 * Returns mmrbc: maximum designed memory read count in bytes
3387 * or appropriate error value.
3388 */
3389int pcix_get_max_mmrbc(struct pci_dev *dev)
3390{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003391 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003392 u32 stat;
3393
3394 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3395 if (!cap)
3396 return -EINVAL;
3397
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003398 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003399 return -EINVAL;
3400
Dean Nelson25daeb52010-03-09 22:26:40 -05003401 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003402}
3403EXPORT_SYMBOL(pcix_get_max_mmrbc);
3404
3405/**
3406 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3407 * @dev: PCI device to query
3408 *
3409 * Returns mmrbc: maximum memory read count in bytes
3410 * or appropriate error value.
3411 */
3412int pcix_get_mmrbc(struct pci_dev *dev)
3413{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003414 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003415 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003416
3417 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3418 if (!cap)
3419 return -EINVAL;
3420
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003421 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3422 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003423
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003424 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003425}
3426EXPORT_SYMBOL(pcix_get_mmrbc);
3427
3428/**
3429 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3430 * @dev: PCI device to query
3431 * @mmrbc: maximum memory read count in bytes
3432 * valid values are 512, 1024, 2048, 4096
3433 *
3434 * If possible sets maximum memory read byte count, some bridges have erratas
3435 * that prevent this.
3436 */
3437int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3438{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003439 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003440 u32 stat, v, o;
3441 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003442
vignesh babu229f5af2007-08-13 18:23:14 +05303443 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003444 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003445
3446 v = ffs(mmrbc) - 10;
3447
3448 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3449 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003450 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003451
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003452 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3453 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003454
3455 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3456 return -E2BIG;
3457
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003458 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3459 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003460
3461 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3462 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003463 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003464 return -EIO;
3465
3466 cmd &= ~PCI_X_CMD_MAX_READ;
3467 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003468 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
3469 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02003470 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003471 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02003472}
3473EXPORT_SYMBOL(pcix_set_mmrbc);
3474
3475/**
3476 * pcie_get_readrq - get PCI Express read request size
3477 * @dev: PCI device to query
3478 *
3479 * Returns maximum memory read request in bytes
3480 * or appropriate error value.
3481 */
3482int pcie_get_readrq(struct pci_dev *dev)
3483{
Peter Orubad556ad42007-05-15 13:59:13 +02003484 u16 ctl;
3485
Jiang Liu59875ae2012-07-24 17:20:06 +08003486 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02003487
Jiang Liu59875ae2012-07-24 17:20:06 +08003488 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02003489}
3490EXPORT_SYMBOL(pcie_get_readrq);
3491
3492/**
3493 * pcie_set_readrq - set PCI Express maximum memory read request
3494 * @dev: PCI device to query
Randy Dunlap42e61f42007-07-23 21:42:11 -07003495 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003496 * valid values are 128, 256, 512, 1024, 2048, 4096
3497 *
Jon Masonc9b378c2011-06-28 18:26:25 -05003498 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02003499 */
3500int pcie_set_readrq(struct pci_dev *dev, int rq)
3501{
Jiang Liu59875ae2012-07-24 17:20:06 +08003502 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02003503
vignesh babu229f5af2007-08-13 18:23:14 +05303504 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08003505 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003506
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05003507 /*
3508 * If using the "performance" PCIe config, we clamp the
3509 * read rq size to the max packet size to prevent the
3510 * host bridge generating requests larger than we can
3511 * cope with
3512 */
3513 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
3514 int mps = pcie_get_mps(dev);
3515
3516 if (mps < 0)
3517 return mps;
3518 if (mps < rq)
3519 rq = mps;
3520 }
3521
3522 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02003523
Jiang Liu59875ae2012-07-24 17:20:06 +08003524 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3525 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02003526}
3527EXPORT_SYMBOL(pcie_set_readrq);
3528
3529/**
Jon Masonb03e7492011-07-20 15:20:54 -05003530 * pcie_get_mps - get PCI Express maximum payload size
3531 * @dev: PCI device to query
3532 *
3533 * Returns maximum payload size in bytes
3534 * or appropriate error value.
3535 */
3536int pcie_get_mps(struct pci_dev *dev)
3537{
Jon Masonb03e7492011-07-20 15:20:54 -05003538 u16 ctl;
3539
Jiang Liu59875ae2012-07-24 17:20:06 +08003540 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05003541
Jiang Liu59875ae2012-07-24 17:20:06 +08003542 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05003543}
3544
3545/**
3546 * pcie_set_mps - set PCI Express maximum payload size
3547 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07003548 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05003549 * valid values are 128, 256, 512, 1024, 2048, 4096
3550 *
3551 * If possible sets maximum payload size
3552 */
3553int pcie_set_mps(struct pci_dev *dev, int mps)
3554{
Jiang Liu59875ae2012-07-24 17:20:06 +08003555 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05003556
3557 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08003558 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003559
3560 v = ffs(mps) - 8;
3561 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08003562 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05003563 v <<= 5;
3564
Jiang Liu59875ae2012-07-24 17:20:06 +08003565 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
3566 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05003567}
3568
3569/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003570 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08003571 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003572 * @flags: resource type mask to be selected
3573 *
3574 * This helper routine makes bar mask from the type of resource.
3575 */
3576int pci_select_bars(struct pci_dev *dev, unsigned long flags)
3577{
3578 int i, bars = 0;
3579 for (i = 0; i < PCI_NUM_RESOURCES; i++)
3580 if (pci_resource_flags(dev, i) & flags)
3581 bars |= (1 << i);
3582 return bars;
3583}
3584
Yu Zhao613e7ed2008-11-22 02:41:27 +08003585/**
3586 * pci_resource_bar - get position of the BAR associated with a resource
3587 * @dev: the PCI device
3588 * @resno: the resource number
3589 * @type: the BAR type to be filled in
3590 *
3591 * Returns BAR position in config space, or 0 if the BAR is invalid.
3592 */
3593int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
3594{
Yu Zhaod1b054d2009-03-20 11:25:11 +08003595 int reg;
3596
Yu Zhao613e7ed2008-11-22 02:41:27 +08003597 if (resno < PCI_ROM_RESOURCE) {
3598 *type = pci_bar_unknown;
3599 return PCI_BASE_ADDRESS_0 + 4 * resno;
3600 } else if (resno == PCI_ROM_RESOURCE) {
3601 *type = pci_bar_mem32;
3602 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08003603 } else if (resno < PCI_BRIDGE_RESOURCES) {
3604 /* device specific resource */
3605 reg = pci_iov_resource_bar(dev, resno, type);
3606 if (reg)
3607 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08003608 }
3609
Bjorn Helgaas865df572009-11-04 10:32:57 -07003610 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08003611 return 0;
3612}
3613
Mike Travis95a8b6e2010-02-02 14:38:13 -08003614/* Some architectures require additional programming to enable VGA */
3615static arch_set_vga_state_t arch_set_vga_state;
3616
3617void __init pci_register_set_vga_state(arch_set_vga_state_t func)
3618{
3619 arch_set_vga_state = func; /* NULL disables */
3620}
3621
3622static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003623 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08003624{
3625 if (arch_set_vga_state)
3626 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10003627 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003628 return 0;
3629}
3630
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003631/**
3632 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07003633 * @dev: the PCI device
3634 * @decode: true = enable decoding, false = disable decoding
3635 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07003636 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10003637 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003638 */
3639int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10003640 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003641{
3642 struct pci_bus *bus;
3643 struct pci_dev *bridge;
3644 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08003645 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003646
Dave Airlie3448a192010-06-01 15:32:24 +10003647 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) & (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003648
Mike Travis95a8b6e2010-02-02 14:38:13 -08003649 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10003650 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08003651 if (rc)
3652 return rc;
3653
Dave Airlie3448a192010-06-01 15:32:24 +10003654 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
3655 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3656 if (decode == true)
3657 cmd |= command_bits;
3658 else
3659 cmd &= ~command_bits;
3660 pci_write_config_word(dev, PCI_COMMAND, cmd);
3661 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003662
Dave Airlie3448a192010-06-01 15:32:24 +10003663 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10003664 return 0;
3665
3666 bus = dev->bus;
3667 while (bus) {
3668 bridge = bus->self;
3669 if (bridge) {
3670 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
3671 &cmd);
3672 if (decode == true)
3673 cmd |= PCI_BRIDGE_CTL_VGA;
3674 else
3675 cmd &= ~PCI_BRIDGE_CTL_VGA;
3676 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
3677 cmd);
3678 }
3679 bus = bus->parent;
3680 }
3681 return 0;
3682}
3683
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003684#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
3685static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00003686static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003687
3688/**
3689 * pci_specified_resource_alignment - get resource alignment specified by user.
3690 * @dev: the PCI device to get
3691 *
3692 * RETURNS: Resource alignment if it is specified.
3693 * Zero if it is not specified.
3694 */
3695resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
3696{
3697 int seg, bus, slot, func, align_order, count;
3698 resource_size_t align = 0;
3699 char *p;
3700
3701 spin_lock(&resource_alignment_lock);
3702 p = resource_alignment_param;
3703 while (*p) {
3704 count = 0;
3705 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
3706 p[count] == '@') {
3707 p += count + 1;
3708 } else {
3709 align_order = -1;
3710 }
3711 if (sscanf(p, "%x:%x:%x.%x%n",
3712 &seg, &bus, &slot, &func, &count) != 4) {
3713 seg = 0;
3714 if (sscanf(p, "%x:%x.%x%n",
3715 &bus, &slot, &func, &count) != 3) {
3716 /* Invalid format */
3717 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
3718 p);
3719 break;
3720 }
3721 }
3722 p += count;
3723 if (seg == pci_domain_nr(dev->bus) &&
3724 bus == dev->bus->number &&
3725 slot == PCI_SLOT(dev->devfn) &&
3726 func == PCI_FUNC(dev->devfn)) {
3727 if (align_order == -1) {
3728 align = PAGE_SIZE;
3729 } else {
3730 align = 1 << align_order;
3731 }
3732 /* Found */
3733 break;
3734 }
3735 if (*p != ';' && *p != ',') {
3736 /* End of param or invalid format */
3737 break;
3738 }
3739 p++;
3740 }
3741 spin_unlock(&resource_alignment_lock);
3742 return align;
3743}
3744
3745/**
3746 * pci_is_reassigndev - check if specified PCI is target device to reassign
3747 * @dev: the PCI device to check
3748 *
3749 * RETURNS: non-zero for PCI device is a target device to reassign,
3750 * or zero is not.
3751 */
3752int pci_is_reassigndev(struct pci_dev *dev)
3753{
3754 return (pci_specified_resource_alignment(dev) != 0);
3755}
3756
Yinghai Lu2069ecf2012-02-15 21:40:31 -08003757/*
3758 * This function disables memory decoding and releases memory resources
3759 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
3760 * It also rounds up size to specified alignment.
3761 * Later on, the kernel will assign page-aligned memory resource back
3762 * to the device.
3763 */
3764void pci_reassigndev_resource_alignment(struct pci_dev *dev)
3765{
3766 int i;
3767 struct resource *r;
3768 resource_size_t align, size;
3769 u16 command;
3770
3771 if (!pci_is_reassigndev(dev))
3772 return;
3773
3774 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
3775 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
3776 dev_warn(&dev->dev,
3777 "Can't reassign resources to host bridge.\n");
3778 return;
3779 }
3780
3781 dev_info(&dev->dev,
3782 "Disabling memory decoding and releasing memory resources.\n");
3783 pci_read_config_word(dev, PCI_COMMAND, &command);
3784 command &= ~PCI_COMMAND_MEMORY;
3785 pci_write_config_word(dev, PCI_COMMAND, command);
3786
3787 align = pci_specified_resource_alignment(dev);
3788 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
3789 r = &dev->resource[i];
3790 if (!(r->flags & IORESOURCE_MEM))
3791 continue;
3792 size = resource_size(r);
3793 if (size < align) {
3794 size = align;
3795 dev_info(&dev->dev,
3796 "Rounding up size of resource #%d to %#llx.\n",
3797 i, (unsigned long long)size);
3798 }
3799 r->end = size - 1;
3800 r->start = 0;
3801 }
3802 /* Need to disable bridge's resource window,
3803 * to enable the kernel to reassign new resource
3804 * window later on.
3805 */
3806 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
3807 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
3808 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
3809 r = &dev->resource[i];
3810 if (!(r->flags & IORESOURCE_MEM))
3811 continue;
3812 r->end = resource_size(r) - 1;
3813 r->start = 0;
3814 }
3815 pci_disable_bridge_window(dev);
3816 }
3817}
3818
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003819ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
3820{
3821 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
3822 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
3823 spin_lock(&resource_alignment_lock);
3824 strncpy(resource_alignment_param, buf, count);
3825 resource_alignment_param[count] = '\0';
3826 spin_unlock(&resource_alignment_lock);
3827 return count;
3828}
3829
3830ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
3831{
3832 size_t count;
3833 spin_lock(&resource_alignment_lock);
3834 count = snprintf(buf, size, "%s", resource_alignment_param);
3835 spin_unlock(&resource_alignment_lock);
3836 return count;
3837}
3838
3839static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
3840{
3841 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
3842}
3843
3844static ssize_t pci_resource_alignment_store(struct bus_type *bus,
3845 const char *buf, size_t count)
3846{
3847 return pci_set_resource_alignment_param(buf, count);
3848}
3849
3850BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
3851 pci_resource_alignment_store);
3852
3853static int __init pci_resource_alignment_sysfs_init(void)
3854{
3855 return bus_create_file(&pci_bus_type,
3856 &bus_attr_resource_alignment);
3857}
3858
3859late_initcall(pci_resource_alignment_sysfs_init);
3860
Bill Pemberton15856ad2012-11-21 15:35:00 -05003861static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003862{
3863#ifdef CONFIG_PCI_DOMAINS
3864 pci_domains_supported = 0;
3865#endif
3866}
3867
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003868/**
Taku Izumi642c92d2012-10-30 15:26:18 +09003869 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003870 *
3871 * Returns 1 if we can access PCI extended config space (offsets
3872 * greater than 0xff). This is the default implementation. Architecture
3873 * implementations can override this.
3874 */
Taku Izumi642c92d2012-10-30 15:26:18 +09003875int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07003876{
3877 return 1;
3878}
3879
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11003880void __weak pci_fixup_cardbus(struct pci_bus *bus)
3881{
3882}
3883EXPORT_SYMBOL(pci_fixup_cardbus);
3884
Al Viroad04d312008-11-22 17:37:14 +00003885static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003886{
3887 while (str) {
3888 char *k = strchr(str, ',');
3889 if (k)
3890 *k++ = 0;
3891 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003892 if (!strcmp(str, "nomsi")) {
3893 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07003894 } else if (!strcmp(str, "noaer")) {
3895 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08003896 } else if (!strncmp(str, "realloc=", 8)) {
3897 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07003898 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08003899 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04003900 } else if (!strcmp(str, "nodomains")) {
3901 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003902 } else if (!strncmp(str, "noari", 5)) {
3903 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08003904 } else if (!strncmp(str, "cbiosize=", 9)) {
3905 pci_cardbus_io_size = memparse(str + 9, &str);
3906 } else if (!strncmp(str, "cbmemsize=", 10)) {
3907 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09003908 } else if (!strncmp(str, "resource_alignment=", 19)) {
3909 pci_set_resource_alignment_param(str + 19,
3910 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06003911 } else if (!strncmp(str, "ecrc=", 5)) {
3912 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07003913 } else if (!strncmp(str, "hpiosize=", 9)) {
3914 pci_hotplug_io_size = memparse(str + 9, &str);
3915 } else if (!strncmp(str, "hpmemsize=", 10)) {
3916 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05003917 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
3918 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05003919 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
3920 pcie_bus_config = PCIE_BUS_SAFE;
3921 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
3922 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05003923 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
3924 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06003925 } else if (!strncmp(str, "pcie_scan_all", 13)) {
3926 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07003927 } else {
3928 printk(KERN_ERR "PCI: Unknown option `%s'\n",
3929 str);
3930 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003931 }
3932 str = k;
3933 }
Andi Kleen0637a702006-09-26 10:52:41 +02003934 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003935}
Andi Kleen0637a702006-09-26 10:52:41 +02003936early_param("pci", pci_setup);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937
Tejun Heo0b62e132007-07-27 14:43:35 +09003938EXPORT_SYMBOL(pci_reenable_device);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11003939EXPORT_SYMBOL(pci_enable_device_io);
3940EXPORT_SYMBOL(pci_enable_device_mem);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003941EXPORT_SYMBOL(pci_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09003942EXPORT_SYMBOL(pcim_enable_device);
3943EXPORT_SYMBOL(pcim_pin_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945EXPORT_SYMBOL(pci_find_capability);
3946EXPORT_SYMBOL(pci_bus_find_capability);
3947EXPORT_SYMBOL(pci_release_regions);
3948EXPORT_SYMBOL(pci_request_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003949EXPORT_SYMBOL(pci_request_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950EXPORT_SYMBOL(pci_release_region);
3951EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003952EXPORT_SYMBOL(pci_request_region_exclusive);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003953EXPORT_SYMBOL(pci_release_selected_regions);
3954EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003955EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003956EXPORT_SYMBOL(pci_set_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003957EXPORT_SYMBOL(pci_clear_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003958EXPORT_SYMBOL(pci_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003959EXPORT_SYMBOL(pci_try_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003960EXPORT_SYMBOL(pci_clear_mwi);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003961EXPORT_SYMBOL_GPL(pci_intx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962EXPORT_SYMBOL(pci_assign_resource);
3963EXPORT_SYMBOL(pci_find_parent_resource);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003964EXPORT_SYMBOL(pci_select_bars);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003965
3966EXPORT_SYMBOL(pci_set_power_state);
3967EXPORT_SYMBOL(pci_save_state);
3968EXPORT_SYMBOL(pci_restore_state);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003969EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02003970EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02003971EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02003972EXPORT_SYMBOL(pci_target_state);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02003973EXPORT_SYMBOL(pci_prepare_to_sleep);
3974EXPORT_SYMBOL(pci_back_from_sleep);
Brian Kingf7bdd122007-04-06 16:39:36 -05003975EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);