blob: dbecf08399f86dd30baa7fa7b8964e2daf616bcb [file] [log] [blame]
Baruch Siach1ab52cf2009-06-22 16:36:29 +03001/*
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +09002 * Synopsys DesignWare I2C adapter driver (master only).
Baruch Siach1ab52cf2009-06-22 16:36:29 +03003 *
4 * Based on the TI DAVINCI I2C adapter driver.
5 *
6 * Copyright (C) 2006 Texas Instruments.
7 * Copyright (C) 2007 MontaVista Software Inc.
8 * Copyright (C) 2009 Provigent Ltd.
9 *
10 * ----------------------------------------------------------------------------
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
16 *
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
21 *
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
25 * ----------------------------------------------------------------------------
26 *
27 */
Axel Line68bb912012-09-10 10:14:02 +020028#include <linux/export.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030029#include <linux/clk.h>
30#include <linux/errno.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030031#include <linux/err.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010032#include <linux/i2c.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030033#include <linux/interrupt.h>
Baruch Siach1ab52cf2009-06-22 16:36:29 +030034#include <linux/io.h>
Dirk Brandewie18dbdda2011-10-06 11:26:36 -070035#include <linux/pm_runtime.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010036#include <linux/delay.h>
Mika Westerberg9dd31622013-01-17 12:31:04 +020037#include <linux/module.h>
Dirk Brandewie2373f6b2011-10-29 10:57:23 +010038#include "i2c-designware-core.h"
Shinya Kuribayashice6eb572009-11-06 21:51:57 +090039
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070040/*
41 * Registers offset
42 */
43#define DW_IC_CON 0x0
44#define DW_IC_TAR 0x4
45#define DW_IC_DATA_CMD 0x10
46#define DW_IC_SS_SCL_HCNT 0x14
47#define DW_IC_SS_SCL_LCNT 0x18
48#define DW_IC_FS_SCL_HCNT 0x1c
49#define DW_IC_FS_SCL_LCNT 0x20
50#define DW_IC_INTR_STAT 0x2c
51#define DW_IC_INTR_MASK 0x30
52#define DW_IC_RAW_INTR_STAT 0x34
53#define DW_IC_RX_TL 0x38
54#define DW_IC_TX_TL 0x3c
55#define DW_IC_CLR_INTR 0x40
56#define DW_IC_CLR_RX_UNDER 0x44
57#define DW_IC_CLR_RX_OVER 0x48
58#define DW_IC_CLR_TX_OVER 0x4c
59#define DW_IC_CLR_RD_REQ 0x50
60#define DW_IC_CLR_TX_ABRT 0x54
61#define DW_IC_CLR_RX_DONE 0x58
62#define DW_IC_CLR_ACTIVITY 0x5c
63#define DW_IC_CLR_STOP_DET 0x60
64#define DW_IC_CLR_START_DET 0x64
65#define DW_IC_CLR_GEN_CALL 0x68
66#define DW_IC_ENABLE 0x6c
67#define DW_IC_STATUS 0x70
68#define DW_IC_TXFLR 0x74
69#define DW_IC_RXFLR 0x78
Christian Ruppert9803f862013-06-26 10:55:06 +020070#define DW_IC_SDA_HOLD 0x7c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070071#define DW_IC_TX_ABRT_SOURCE 0x80
Mika Westerberg3ca4ed82013-04-10 00:36:40 +000072#define DW_IC_ENABLE_STATUS 0x9c
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070073#define DW_IC_COMP_PARAM_1 0xf4
Christian Ruppert9803f862013-06-26 10:55:06 +020074#define DW_IC_COMP_VERSION 0xf8
75#define DW_IC_SDA_HOLD_MIN_VERS 0x3131312A
Dirk Brandewief3fa9f32011-10-06 11:26:34 -070076#define DW_IC_COMP_TYPE 0xfc
77#define DW_IC_COMP_TYPE_VALUE 0x44570140
78
79#define DW_IC_INTR_RX_UNDER 0x001
80#define DW_IC_INTR_RX_OVER 0x002
81#define DW_IC_INTR_RX_FULL 0x004
82#define DW_IC_INTR_TX_OVER 0x008
83#define DW_IC_INTR_TX_EMPTY 0x010
84#define DW_IC_INTR_RD_REQ 0x020
85#define DW_IC_INTR_TX_ABRT 0x040
86#define DW_IC_INTR_RX_DONE 0x080
87#define DW_IC_INTR_ACTIVITY 0x100
88#define DW_IC_INTR_STOP_DET 0x200
89#define DW_IC_INTR_START_DET 0x400
90#define DW_IC_INTR_GEN_CALL 0x800
91
92#define DW_IC_INTR_DEFAULT_MASK (DW_IC_INTR_RX_FULL | \
93 DW_IC_INTR_TX_EMPTY | \
94 DW_IC_INTR_TX_ABRT | \
95 DW_IC_INTR_STOP_DET)
96
97#define DW_IC_STATUS_ACTIVITY 0x1
98
99#define DW_IC_ERR_TX_ABRT 0x1
100
101/*
102 * status codes
103 */
104#define STATUS_IDLE 0x0
105#define STATUS_WRITE_IN_PROGRESS 0x1
106#define STATUS_READ_IN_PROGRESS 0x2
107
108#define TIMEOUT 20 /* ms */
109
110/*
111 * hardware abort codes from the DW_IC_TX_ABRT_SOURCE register
112 *
113 * only expected abort codes are listed here
114 * refer to the datasheet for the full list
115 */
116#define ABRT_7B_ADDR_NOACK 0
117#define ABRT_10ADDR1_NOACK 1
118#define ABRT_10ADDR2_NOACK 2
119#define ABRT_TXDATA_NOACK 3
120#define ABRT_GCALL_NOACK 4
121#define ABRT_GCALL_READ 5
122#define ABRT_SBYTE_ACKDET 7
123#define ABRT_SBYTE_NORSTRT 9
124#define ABRT_10B_RD_NORSTRT 10
125#define ABRT_MASTER_DIS 11
126#define ARB_LOST 12
127
128#define DW_IC_TX_ABRT_7B_ADDR_NOACK (1UL << ABRT_7B_ADDR_NOACK)
129#define DW_IC_TX_ABRT_10ADDR1_NOACK (1UL << ABRT_10ADDR1_NOACK)
130#define DW_IC_TX_ABRT_10ADDR2_NOACK (1UL << ABRT_10ADDR2_NOACK)
131#define DW_IC_TX_ABRT_TXDATA_NOACK (1UL << ABRT_TXDATA_NOACK)
132#define DW_IC_TX_ABRT_GCALL_NOACK (1UL << ABRT_GCALL_NOACK)
133#define DW_IC_TX_ABRT_GCALL_READ (1UL << ABRT_GCALL_READ)
134#define DW_IC_TX_ABRT_SBYTE_ACKDET (1UL << ABRT_SBYTE_ACKDET)
135#define DW_IC_TX_ABRT_SBYTE_NORSTRT (1UL << ABRT_SBYTE_NORSTRT)
136#define DW_IC_TX_ABRT_10B_RD_NORSTRT (1UL << ABRT_10B_RD_NORSTRT)
137#define DW_IC_TX_ABRT_MASTER_DIS (1UL << ABRT_MASTER_DIS)
138#define DW_IC_TX_ARB_LOST (1UL << ARB_LOST)
139
140#define DW_IC_TX_ABRT_NOACK (DW_IC_TX_ABRT_7B_ADDR_NOACK | \
141 DW_IC_TX_ABRT_10ADDR1_NOACK | \
142 DW_IC_TX_ABRT_10ADDR2_NOACK | \
143 DW_IC_TX_ABRT_TXDATA_NOACK | \
144 DW_IC_TX_ABRT_GCALL_NOACK)
145
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300146static char *abort_sources[] = {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900147 [ABRT_7B_ADDR_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300148 "slave address not acknowledged (7bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900149 [ABRT_10ADDR1_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300150 "first address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900151 [ABRT_10ADDR2_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300152 "second address byte not acknowledged (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900153 [ABRT_TXDATA_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300154 "data not acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900155 [ABRT_GCALL_NOACK] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300156 "no acknowledgement for a general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900157 [ABRT_GCALL_READ] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300158 "read after general call",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900159 [ABRT_SBYTE_ACKDET] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300160 "start byte acknowledged",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900161 [ABRT_SBYTE_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300162 "trying to send start byte when restart is disabled",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900163 [ABRT_10B_RD_NORSTRT] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300164 "trying to read when restart is disabled (10bit mode)",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900165 [ABRT_MASTER_DIS] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300166 "trying to use disabled adapter",
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900167 [ARB_LOST] =
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300168 "lost arbitration",
169};
170
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100171u32 dw_readl(struct dw_i2c_dev *dev, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700172{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200173 u32 value;
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700174
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200175 if (dev->accessor_flags & ACCESS_16BIT)
176 value = readw(dev->base + offset) |
177 (readw(dev->base + offset + 2) << 16);
178 else
179 value = readl(dev->base + offset);
180
181 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700182 return swab32(value);
183 else
184 return value;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700185}
186
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100187void dw_writel(struct dw_i2c_dev *dev, u32 b, int offset)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700188{
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200189 if (dev->accessor_flags & ACCESS_SWAP)
Jean-Hugues Deschenes18c40892011-10-06 11:26:27 -0700190 b = swab32(b);
191
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200192 if (dev->accessor_flags & ACCESS_16BIT) {
193 writew((u16)b, dev->base + offset);
194 writew((u16)(b >> 16), dev->base + offset + 2);
195 } else {
196 writel(b, dev->base + offset);
197 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700198}
199
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900200static u32
201i2c_dw_scl_hcnt(u32 ic_clk, u32 tSYMBOL, u32 tf, int cond, int offset)
202{
203 /*
204 * DesignWare I2C core doesn't seem to have solid strategy to meet
205 * the tHD;STA timing spec. Configuring _HCNT based on tHIGH spec
206 * will result in violation of the tHD;STA spec.
207 */
208 if (cond)
209 /*
210 * Conditional expression:
211 *
212 * IC_[FS]S_SCL_HCNT + (1+4+3) >= IC_CLK * tHIGH
213 *
214 * This is based on the DW manuals, and represents an ideal
215 * configuration. The resulting I2C bus speed will be
216 * faster than any of the others.
217 *
218 * If your hardware is free from tHD;STA issue, try this one.
219 */
220 return (ic_clk * tSYMBOL + 5000) / 10000 - 8 + offset;
221 else
222 /*
223 * Conditional expression:
224 *
225 * IC_[FS]S_SCL_HCNT + 3 >= IC_CLK * (tHD;STA + tf)
226 *
227 * This is just experimental rule; the tHD;STA period turned
228 * out to be proportinal to (_HCNT + 3). With this setting,
229 * we could meet both tHIGH and tHD;STA timing specs.
230 *
231 * If unsure, you'd better to take this alternative.
232 *
233 * The reason why we need to take into account "tf" here,
234 * is the same as described in i2c_dw_scl_lcnt().
235 */
236 return (ic_clk * (tSYMBOL + tf) + 5000) / 10000 - 3 + offset;
237}
238
239static u32 i2c_dw_scl_lcnt(u32 ic_clk, u32 tLOW, u32 tf, int offset)
240{
241 /*
242 * Conditional expression:
243 *
244 * IC_[FS]S_SCL_LCNT + 1 >= IC_CLK * (tLOW + tf)
245 *
246 * DW I2C core starts counting the SCL CNTs for the LOW period
247 * of the SCL clock (tLOW) as soon as it pulls the SCL line.
248 * In order to meet the tLOW timing spec, we need to take into
249 * account the fall time of SCL signal (tf). Default tf value
250 * should be 0.3 us, for safety.
251 */
252 return ((ic_clk * (tLOW + tf) + 5000) / 10000) - 1 + offset;
253}
254
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000255static void __i2c_dw_enable(struct dw_i2c_dev *dev, bool enable)
256{
257 int timeout = 100;
258
259 do {
260 dw_writel(dev, enable, DW_IC_ENABLE);
261 if ((dw_readl(dev, DW_IC_ENABLE_STATUS) & 1) == enable)
262 return;
263
264 /*
265 * Wait 10 times the signaling period of the highest I2C
266 * transfer supported by the driver (for 400KHz this is
267 * 25us) as described in the DesignWare I2C databook.
268 */
269 usleep_range(25, 250);
270 } while (timeout--);
271
272 dev_warn(dev->dev, "timeout in %sabling adapter\n",
273 enable ? "en" : "dis");
274}
275
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300276/**
277 * i2c_dw_init() - initialize the designware i2c master hardware
278 * @dev: device private data
279 *
280 * This functions configures and enables the I2C master.
281 * This function is called during I2C init function, and in case of timeout at
282 * run time.
283 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100284int i2c_dw_init(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300285{
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700286 u32 input_clock_khz;
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700287 u32 hcnt, lcnt;
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700288 u32 reg;
289
Dirk Brandewie1d31b582011-10-06 11:26:30 -0700290 input_clock_khz = dev->get_clk_rate_khz(dev);
291
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700292 reg = dw_readl(dev, DW_IC_COMP_TYPE);
293 if (reg == ___constant_swab32(DW_IC_COMP_TYPE_VALUE)) {
Stefan Roesea8a9f3f2012-04-18 15:01:41 +0200294 /* Configure register endianess access */
295 dev->accessor_flags |= ACCESS_SWAP;
296 } else if (reg == (DW_IC_COMP_TYPE_VALUE & 0x0000ffff)) {
297 /* Configure register access mode 16bit */
298 dev->accessor_flags |= ACCESS_16BIT;
299 } else if (reg != DW_IC_COMP_TYPE_VALUE) {
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700300 dev_err(dev->dev, "Unknown Synopsys component type: "
301 "0x%08x\n", reg);
302 return -ENODEV;
303 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300304
305 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000306 __i2c_dw_enable(dev, false);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300307
308 /* set standard and fast speed deviders for high/low periods */
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900309
310 /* Standard-mode */
311 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
312 40, /* tHD;STA = tHIGH = 4.0 us */
313 3, /* tf = 0.3 us */
314 0, /* 0: DW default, 1: Ideal */
315 0); /* No offset */
316 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
317 47, /* tLOW = 4.7 us */
318 3, /* tf = 0.3 us */
319 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300320
321 /* Allow platforms to specify the ideal HCNT and LCNT values */
322 if (dev->ss_hcnt && dev->ss_lcnt) {
323 hcnt = dev->ss_hcnt;
324 lcnt = dev->ss_lcnt;
325 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700326 dw_writel(dev, hcnt, DW_IC_SS_SCL_HCNT);
327 dw_writel(dev, lcnt, DW_IC_SS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900328 dev_dbg(dev->dev, "Standard-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
329
330 /* Fast-mode */
331 hcnt = i2c_dw_scl_hcnt(input_clock_khz,
332 6, /* tHD;STA = tHIGH = 0.6 us */
333 3, /* tf = 0.3 us */
334 0, /* 0: DW default, 1: Ideal */
335 0); /* No offset */
336 lcnt = i2c_dw_scl_lcnt(input_clock_khz,
337 13, /* tLOW = 1.3 us */
338 3, /* tf = 0.3 us */
339 0); /* No offset */
Mika Westerbergdefc0b22013-08-19 15:07:53 +0300340
341 if (dev->fs_hcnt && dev->fs_lcnt) {
342 hcnt = dev->fs_hcnt;
343 lcnt = dev->fs_lcnt;
344 }
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700345 dw_writel(dev, hcnt, DW_IC_FS_SCL_HCNT);
346 dw_writel(dev, lcnt, DW_IC_FS_SCL_LCNT);
Shinya Kuribayashid60c7e82009-11-06 21:47:01 +0900347 dev_dbg(dev->dev, "Fast-mode HCNT:LCNT = %d:%d\n", hcnt, lcnt);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300348
Christian Ruppert9803f862013-06-26 10:55:06 +0200349 /* Configure SDA Hold Time if required */
350 if (dev->sda_hold_time) {
351 reg = dw_readl(dev, DW_IC_COMP_VERSION);
352 if (reg >= DW_IC_SDA_HOLD_MIN_VERS)
353 dw_writel(dev, dev->sda_hold_time, DW_IC_SDA_HOLD);
354 else
355 dev_warn(dev->dev,
356 "Hardware too old to adjust SDA hold time.");
357 }
358
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900359 /* Configure Tx/Rx FIFO threshold levels */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700360 dw_writel(dev, dev->tx_fifo_depth - 1, DW_IC_TX_TL);
361 dw_writel(dev, 0, DW_IC_RX_TL);
Shinya Kuribayashi4cb6d1d2009-11-06 21:48:12 +0900362
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300363 /* configure the i2c master */
Dirk Brandewiee18563f2011-10-06 11:26:32 -0700364 dw_writel(dev, dev->master_cfg , DW_IC_CON);
Dirk Brandewie4a423a82011-10-06 11:26:28 -0700365 return 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300366}
Axel Line68bb912012-09-10 10:14:02 +0200367EXPORT_SYMBOL_GPL(i2c_dw_init);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300368
369/*
370 * Waiting for bus not busy
371 */
372static int i2c_dw_wait_bus_not_busy(struct dw_i2c_dev *dev)
373{
374 int timeout = TIMEOUT;
375
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700376 while (dw_readl(dev, DW_IC_STATUS) & DW_IC_STATUS_ACTIVITY) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300377 if (timeout <= 0) {
378 dev_warn(dev->dev, "timeout waiting for bus ready\n");
379 return -ETIMEDOUT;
380 }
381 timeout--;
Mika Westerberg1451b912013-04-10 00:36:41 +0000382 usleep_range(1000, 1100);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300383 }
384
385 return 0;
386}
387
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900388static void i2c_dw_xfer_init(struct dw_i2c_dev *dev)
389{
390 struct i2c_msg *msgs = dev->msgs;
391 u32 ic_con;
392
393 /* Disable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000394 __i2c_dw_enable(dev, false);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900395
396 /* set the slave (target) address */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700397 dw_writel(dev, msgs[dev->msg_write_idx].addr, DW_IC_TAR);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900398
399 /* if the slave address is ten bit address, enable 10BITADDR */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700400 ic_con = dw_readl(dev, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900401 if (msgs[dev->msg_write_idx].flags & I2C_M_TEN)
402 ic_con |= DW_IC_CON_10BITADDR_MASTER;
403 else
404 ic_con &= ~DW_IC_CON_10BITADDR_MASTER;
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700405 dw_writel(dev, ic_con, DW_IC_CON);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900406
407 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000408 __i2c_dw_enable(dev, true);
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900409
Mika Westerberg2a2d95e2013-05-13 00:54:30 +0000410 /* Clear and enable interrupts */
411 i2c_dw_clear_int(dev);
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700412 dw_writel(dev, DW_IC_INTR_DEFAULT_MASK, DW_IC_INTR_MASK);
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900413}
414
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300415/*
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900416 * Initiate (and continue) low level master read/write transaction.
417 * This function is only called from i2c_dw_isr, and pumping i2c_msg
418 * messages into the tx buffer. Even if the size of i2c_msg data is
419 * longer than the size of the tx buffer, it handles everything.
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300420 */
Jean Delvarebccd7802012-10-05 22:23:53 +0200421static void
Shinya Kuribayashie77cf232009-11-06 21:46:04 +0900422i2c_dw_xfer_msg(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300423{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300424 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900425 u32 intr_mask;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900426 int tx_limit, rx_limit;
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900427 u32 addr = msgs[dev->msg_write_idx].addr;
428 u32 buf_len = dev->tx_buf_len;
Justin P. Mattock69932482011-07-26 23:06:29 -0700429 u8 *buf = dev->tx_buf;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800430 bool need_restart = false;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300431
Shinya Kuribayashi201d6a72009-11-06 21:50:40 +0900432 intr_mask = DW_IC_INTR_DEFAULT_MASK;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900433
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900434 for (; dev->msg_write_idx < dev->msgs_num; dev->msg_write_idx++) {
Shinya Kuribayashia0e06ea2009-11-06 21:52:22 +0900435 /*
436 * if target address has changed, we need to
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300437 * reprogram the target address in the i2c
438 * adapter when we are done with this transfer
439 */
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900440 if (msgs[dev->msg_write_idx].addr != addr) {
441 dev_err(dev->dev,
442 "%s: invalid target address\n", __func__);
443 dev->msg_err = -EINVAL;
444 break;
445 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300446
447 if (msgs[dev->msg_write_idx].len == 0) {
448 dev_err(dev->dev,
449 "%s: invalid message length\n", __func__);
450 dev->msg_err = -EINVAL;
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900451 break;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300452 }
453
454 if (!(dev->status & STATUS_WRITE_IN_PROGRESS)) {
455 /* new i2c_msg */
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900456 buf = msgs[dev->msg_write_idx].buf;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300457 buf_len = msgs[dev->msg_write_idx].len;
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800458
459 /* If both IC_EMPTYFIFO_HOLD_MASTER_EN and
460 * IC_RESTART_EN are set, we must manually
461 * set restart bit between messages.
462 */
463 if ((dev->master_cfg & DW_IC_CON_RESTART_EN) &&
464 (dev->msg_write_idx > 0))
465 need_restart = true;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300466 }
467
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700468 tx_limit = dev->tx_fifo_depth - dw_readl(dev, DW_IC_TXFLR);
469 rx_limit = dev->rx_fifo_depth - dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900470
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300471 while (buf_len > 0 && tx_limit > 0 && rx_limit > 0) {
Mika Westerberg17a76b42013-01-17 12:31:05 +0200472 u32 cmd = 0;
473
474 /*
475 * If IC_EMPTYFIFO_HOLD_MASTER_EN is set we must
476 * manually set the stop bit. However, it cannot be
477 * detected from the registers so we set it always
478 * when writing/reading the last byte.
479 */
480 if (dev->msg_write_idx == dev->msgs_num - 1 &&
481 buf_len == 1)
482 cmd |= BIT(9);
483
Chew, Chiau Ee82564242013-06-21 15:05:28 +0800484 if (need_restart) {
485 cmd |= BIT(10);
486 need_restart = false;
487 }
488
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300489 if (msgs[dev->msg_write_idx].flags & I2C_M_RD) {
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100490
491 /* avoid rx buffer overrun */
492 if (rx_limit - dev->rx_outstanding <= 0)
493 break;
494
Mika Westerberg17a76b42013-01-17 12:31:05 +0200495 dw_writel(dev, cmd | 0x100, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300496 rx_limit--;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100497 dev->rx_outstanding++;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300498 } else
Mika Westerberg17a76b42013-01-17 12:31:05 +0200499 dw_writel(dev, cmd | *buf++, DW_IC_DATA_CMD);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300500 tx_limit--; buf_len--;
501 }
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900502
Shinya Kuribayashi26ea15b2009-11-06 21:49:14 +0900503 dev->tx_buf = buf;
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900504 dev->tx_buf_len = buf_len;
505
506 if (buf_len > 0) {
507 /* more bytes to be written */
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900508 dev->status |= STATUS_WRITE_IN_PROGRESS;
509 break;
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900510 } else
Shinya Kuribayashic70c5cd2009-11-06 21:47:30 +0900511 dev->status &= ~STATUS_WRITE_IN_PROGRESS;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300512 }
513
Shinya Kuribayashi69151e52009-11-06 21:51:00 +0900514 /*
515 * If i2c_msg index search is completed, we don't need TX_EMPTY
516 * interrupt any more.
517 */
518 if (dev->msg_write_idx == dev->msgs_num)
519 intr_mask &= ~DW_IC_INTR_TX_EMPTY;
520
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900521 if (dev->msg_err)
522 intr_mask = 0;
523
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100524 dw_writel(dev, intr_mask, DW_IC_INTR_MASK);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300525}
526
527static void
Shinya Kuribayashi78839bd2009-11-06 21:45:39 +0900528i2c_dw_read(struct dw_i2c_dev *dev)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300529{
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300530 struct i2c_msg *msgs = dev->msgs;
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900531 int rx_valid;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300532
Shinya Kuribayashi6d2ea482009-11-06 21:46:29 +0900533 for (; dev->msg_read_idx < dev->msgs_num; dev->msg_read_idx++) {
Shinya Kuribayashied5e1dd2009-11-06 21:43:52 +0900534 u32 len;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300535 u8 *buf;
536
537 if (!(msgs[dev->msg_read_idx].flags & I2C_M_RD))
538 continue;
539
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300540 if (!(dev->status & STATUS_READ_IN_PROGRESS)) {
541 len = msgs[dev->msg_read_idx].len;
542 buf = msgs[dev->msg_read_idx].buf;
543 } else {
544 len = dev->rx_buf_len;
545 buf = dev->rx_buf;
546 }
547
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700548 rx_valid = dw_readl(dev, DW_IC_RXFLR);
Shinya Kuribayashiae722222009-11-06 21:49:39 +0900549
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100550 for (; len > 0 && rx_valid > 0; len--, rx_valid--) {
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700551 *buf++ = dw_readl(dev, DW_IC_DATA_CMD);
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100552 dev->rx_outstanding--;
553 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300554
555 if (len > 0) {
556 dev->status |= STATUS_READ_IN_PROGRESS;
557 dev->rx_buf_len = len;
558 dev->rx_buf = buf;
559 return;
560 } else
561 dev->status &= ~STATUS_READ_IN_PROGRESS;
562 }
563}
564
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900565static int i2c_dw_handle_tx_abort(struct dw_i2c_dev *dev)
566{
567 unsigned long abort_source = dev->abort_source;
568 int i;
569
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900570 if (abort_source & DW_IC_TX_ABRT_NOACK) {
Akinobu Mita984b3f52010-03-05 13:41:37 -0800571 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashi6d1ea0f2009-11-16 20:40:14 +0900572 dev_dbg(dev->dev,
573 "%s: %s\n", __func__, abort_sources[i]);
574 return -EREMOTEIO;
575 }
576
Akinobu Mita984b3f52010-03-05 13:41:37 -0800577 for_each_set_bit(i, &abort_source, ARRAY_SIZE(abort_sources))
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900578 dev_err(dev->dev, "%s: %s\n", __func__, abort_sources[i]);
579
580 if (abort_source & DW_IC_TX_ARB_LOST)
581 return -EAGAIN;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900582 else if (abort_source & DW_IC_TX_ABRT_GCALL_READ)
583 return -EINVAL; /* wrong msgs[] data */
584 else
585 return -EIO;
586}
587
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300588/*
589 * Prepare controller for a transaction and call i2c_dw_xfer_msg
590 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100591int
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300592i2c_dw_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
593{
594 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
595 int ret;
596
597 dev_dbg(dev->dev, "%s: msgs: %d\n", __func__, num);
598
599 mutex_lock(&dev->lock);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700600 pm_runtime_get_sync(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300601
602 INIT_COMPLETION(dev->cmd_complete);
603 dev->msgs = msgs;
604 dev->msgs_num = num;
605 dev->cmd_err = 0;
606 dev->msg_write_idx = 0;
607 dev->msg_read_idx = 0;
608 dev->msg_err = 0;
609 dev->status = STATUS_IDLE;
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900610 dev->abort_source = 0;
Josef Ahmade6f34ce2013-04-19 17:28:10 +0100611 dev->rx_outstanding = 0;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300612
613 ret = i2c_dw_wait_bus_not_busy(dev);
614 if (ret < 0)
615 goto done;
616
617 /* start the transfers */
Shinya Kuribayashi81e798b2009-11-06 21:48:55 +0900618 i2c_dw_xfer_init(dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300619
620 /* wait for tx to complete */
Mika Westerberge42dba52013-05-22 13:03:11 +0300621 ret = wait_for_completion_timeout(&dev->cmd_complete, HZ);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300622 if (ret == 0) {
623 dev_err(dev->dev, "controller timed out\n");
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200624 /* i2c_dw_init implicitly disables the adapter */
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300625 i2c_dw_init(dev);
626 ret = -ETIMEDOUT;
627 goto done;
Mika Westerberge42dba52013-05-22 13:03:11 +0300628 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300629
Christian Ruppert38d7fad2013-06-07 10:51:23 +0200630 /*
631 * We must disable the adapter before unlocking the &dev->lock mutex
632 * below. Otherwise the hardware might continue generating interrupts
633 * which in turn causes a race condition with the following transfer.
634 * Needs some more investigation if the additional interrupts are
635 * a hardware bug or this driver doesn't handle them correctly yet.
636 */
637 __i2c_dw_enable(dev, false);
638
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300639 if (dev->msg_err) {
640 ret = dev->msg_err;
641 goto done;
642 }
643
644 /* no error */
645 if (likely(!dev->cmd_err)) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300646 ret = num;
647 goto done;
648 }
649
650 /* We have an error */
651 if (dev->cmd_err == DW_IC_ERR_TX_ABRT) {
Shinya Kuribayashice6eb572009-11-06 21:51:57 +0900652 ret = i2c_dw_handle_tx_abort(dev);
653 goto done;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300654 }
655 ret = -EIO;
656
657done:
Mika Westerberg43452332013-04-10 00:36:42 +0000658 pm_runtime_mark_last_busy(dev->dev);
659 pm_runtime_put_autosuspend(dev->dev);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300660 mutex_unlock(&dev->lock);
661
662 return ret;
663}
Axel Line68bb912012-09-10 10:14:02 +0200664EXPORT_SYMBOL_GPL(i2c_dw_xfer);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300665
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100666u32 i2c_dw_func(struct i2c_adapter *adap)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300667{
Dirk Brandewie2fa83262011-10-06 11:26:31 -0700668 struct dw_i2c_dev *dev = i2c_get_adapdata(adap);
669 return dev->functionality;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300670}
Axel Line68bb912012-09-10 10:14:02 +0200671EXPORT_SYMBOL_GPL(i2c_dw_func);
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300672
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900673static u32 i2c_dw_read_clear_intrbits(struct dw_i2c_dev *dev)
674{
675 u32 stat;
676
677 /*
678 * The IC_INTR_STAT register just indicates "enabled" interrupts.
679 * Ths unmasked raw version of interrupt status bits are available
680 * in the IC_RAW_INTR_STAT register.
681 *
682 * That is,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100683 * stat = dw_readl(IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900684 * equals to,
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100685 * stat = dw_readl(IC_RAW_INTR_STAT) & dw_readl(IC_INTR_MASK);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900686 *
687 * The raw version might be useful for debugging purposes.
688 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700689 stat = dw_readl(dev, DW_IC_INTR_STAT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900690
691 /*
692 * Do not use the IC_CLR_INTR register to clear interrupts, or
693 * you'll miss some interrupts, triggered during the period from
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100694 * dw_readl(IC_INTR_STAT) to dw_readl(IC_CLR_INTR).
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900695 *
696 * Instead, use the separately-prepared IC_CLR_* registers.
697 */
698 if (stat & DW_IC_INTR_RX_UNDER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700699 dw_readl(dev, DW_IC_CLR_RX_UNDER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900700 if (stat & DW_IC_INTR_RX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700701 dw_readl(dev, DW_IC_CLR_RX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900702 if (stat & DW_IC_INTR_TX_OVER)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700703 dw_readl(dev, DW_IC_CLR_TX_OVER);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900704 if (stat & DW_IC_INTR_RD_REQ)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700705 dw_readl(dev, DW_IC_CLR_RD_REQ);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900706 if (stat & DW_IC_INTR_TX_ABRT) {
707 /*
708 * The IC_TX_ABRT_SOURCE register is cleared whenever
709 * the IC_CLR_TX_ABRT is read. Preserve it beforehand.
710 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700711 dev->abort_source = dw_readl(dev, DW_IC_TX_ABRT_SOURCE);
712 dw_readl(dev, DW_IC_CLR_TX_ABRT);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900713 }
714 if (stat & DW_IC_INTR_RX_DONE)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700715 dw_readl(dev, DW_IC_CLR_RX_DONE);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900716 if (stat & DW_IC_INTR_ACTIVITY)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700717 dw_readl(dev, DW_IC_CLR_ACTIVITY);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900718 if (stat & DW_IC_INTR_STOP_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700719 dw_readl(dev, DW_IC_CLR_STOP_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900720 if (stat & DW_IC_INTR_START_DET)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700721 dw_readl(dev, DW_IC_CLR_START_DET);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900722 if (stat & DW_IC_INTR_GEN_CALL)
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700723 dw_readl(dev, DW_IC_CLR_GEN_CALL);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900724
725 return stat;
726}
727
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300728/*
729 * Interrupt service routine. This gets called whenever an I2C interrupt
730 * occurs.
731 */
Dirk Brandewie2373f6b2011-10-29 10:57:23 +0100732irqreturn_t i2c_dw_isr(int this_irq, void *dev_id)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300733{
734 struct dw_i2c_dev *dev = dev_id;
Dirk Brandewieaf06cf62011-10-06 11:26:33 -0700735 u32 stat, enabled;
736
737 enabled = dw_readl(dev, DW_IC_ENABLE);
738 stat = dw_readl(dev, DW_IC_RAW_INTR_STAT);
739 dev_dbg(dev->dev, "%s: %s enabled= 0x%x stat=0x%x\n", __func__,
740 dev->adapter.name, enabled, stat);
741 if (!enabled || !(stat & ~DW_IC_INTR_ACTIVITY))
742 return IRQ_NONE;
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300743
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900744 stat = i2c_dw_read_clear_intrbits(dev);
Shinya Kuribayashie28000a2009-11-06 21:44:37 +0900745
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300746 if (stat & DW_IC_INTR_TX_ABRT) {
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300747 dev->cmd_err |= DW_IC_ERR_TX_ABRT;
748 dev->status = STATUS_IDLE;
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900749
750 /*
751 * Anytime TX_ABRT is set, the contents of the tx/rx
752 * buffers are flushed. Make sure to skip them.
753 */
Jean-Hugues Deschenes7f279602011-10-06 11:26:25 -0700754 dw_writel(dev, 0, DW_IC_INTR_MASK);
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900755 goto tx_aborted;
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900756 }
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300757
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900758 if (stat & DW_IC_INTR_RX_FULL)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900759 i2c_dw_read(dev);
Shinya Kuribayashi21a89d42009-11-06 21:48:33 +0900760
761 if (stat & DW_IC_INTR_TX_EMPTY)
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900762 i2c_dw_xfer_msg(dev);
Shinya Kuribayashi07745392009-11-06 21:47:51 +0900763
764 /*
765 * No need to modify or disable the interrupt mask here.
766 * i2c_dw_xfer_msg() will take care of it according to
767 * the current transmit status.
768 */
769
Shinya Kuribayashi597fe312009-11-06 21:51:36 +0900770tx_aborted:
Shinya Kuribayashi8f588e42009-11-06 21:51:18 +0900771 if ((stat & (DW_IC_INTR_TX_ABRT | DW_IC_INTR_STOP_DET)) || dev->msg_err)
Baruch Siach1ab52cf2009-06-22 16:36:29 +0300772 complete(&dev->cmd_complete);
773
774 return IRQ_HANDLED;
775}
Axel Line68bb912012-09-10 10:14:02 +0200776EXPORT_SYMBOL_GPL(i2c_dw_isr);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700777
778void i2c_dw_enable(struct dw_i2c_dev *dev)
779{
780 /* Enable the adapter */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000781 __i2c_dw_enable(dev, true);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700782}
Axel Line68bb912012-09-10 10:14:02 +0200783EXPORT_SYMBOL_GPL(i2c_dw_enable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700784
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700785u32 i2c_dw_is_enabled(struct dw_i2c_dev *dev)
786{
787 return dw_readl(dev, DW_IC_ENABLE);
788}
Axel Line68bb912012-09-10 10:14:02 +0200789EXPORT_SYMBOL_GPL(i2c_dw_is_enabled);
Dirk Brandewie18dbdda2011-10-06 11:26:36 -0700790
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700791void i2c_dw_disable(struct dw_i2c_dev *dev)
792{
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700793 /* Disable controller */
Mika Westerberg3ca4ed82013-04-10 00:36:40 +0000794 __i2c_dw_enable(dev, false);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700795
796 /* Disable all interupts */
797 dw_writel(dev, 0, DW_IC_INTR_MASK);
798 dw_readl(dev, DW_IC_CLR_INTR);
799}
Axel Line68bb912012-09-10 10:14:02 +0200800EXPORT_SYMBOL_GPL(i2c_dw_disable);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700801
802void i2c_dw_clear_int(struct dw_i2c_dev *dev)
803{
804 dw_readl(dev, DW_IC_CLR_INTR);
805}
Axel Line68bb912012-09-10 10:14:02 +0200806EXPORT_SYMBOL_GPL(i2c_dw_clear_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700807
808void i2c_dw_disable_int(struct dw_i2c_dev *dev)
809{
810 dw_writel(dev, 0, DW_IC_INTR_MASK);
811}
Axel Line68bb912012-09-10 10:14:02 +0200812EXPORT_SYMBOL_GPL(i2c_dw_disable_int);
Dirk Brandewief3fa9f32011-10-06 11:26:34 -0700813
814u32 i2c_dw_read_comp_param(struct dw_i2c_dev *dev)
815{
816 return dw_readl(dev, DW_IC_COMP_PARAM_1);
817}
Axel Line68bb912012-09-10 10:14:02 +0200818EXPORT_SYMBOL_GPL(i2c_dw_read_comp_param);
Mika Westerberg9dd31622013-01-17 12:31:04 +0200819
820MODULE_DESCRIPTION("Synopsys DesignWare I2C bus adapter core");
821MODULE_LICENSE("GPL");