blob: e6f782d1c6696d94fe4d4a80cf7f4d6ee6b5c7d7 [file] [log] [blame]
Chris Wilson1d8e1c72010-08-07 11:01:28 +01001/*
2 * Copyright © 2006-2010 Intel Corporation
3 * Copyright (c) 2006 Dave Airlie <airlied@linux.ie>
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
21 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
23 *
24 * Authors:
25 * Eric Anholt <eric@anholt.net>
26 * Dave Airlie <airlied@linux.ie>
27 * Jesse Barnes <jesse.barnes@intel.com>
28 * Chris Wilson <chris@chris-wilson.co.uk>
29 */
30
Joe Perchesa70491c2012-03-18 13:00:11 -070031#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
32
Carsten Emde7bd90902012-03-15 15:56:25 +010033#include <linux/moduleparam.h>
Chris Wilson1d8e1c72010-08-07 11:01:28 +010034#include "intel_drv.h"
35
Takashi Iwaiba3820a2011-03-10 14:02:12 +010036#define PCI_LBPC 0xf4 /* legacy/combination backlight modes */
37
Chris Wilson1d8e1c72010-08-07 11:01:28 +010038void
Ville Syrjälä4c6df4b2013-09-02 21:13:39 +030039intel_fixed_panel_mode(const struct drm_display_mode *fixed_mode,
Chris Wilson1d8e1c72010-08-07 11:01:28 +010040 struct drm_display_mode *adjusted_mode)
41{
Ville Syrjälä4c6df4b2013-09-02 21:13:39 +030042 drm_mode_copy(adjusted_mode, fixed_mode);
Imre Deaka52690e2013-08-27 12:24:09 +030043
44 drm_mode_set_crtcinfo(adjusted_mode, 0);
Chris Wilson1d8e1c72010-08-07 11:01:28 +010045}
46
47/* adjusted_mode has been preset to be the panel's fixed mode */
48void
Jesse Barnesb074cec2013-04-25 12:55:02 -070049intel_pch_panel_fitting(struct intel_crtc *intel_crtc,
50 struct intel_crtc_config *pipe_config,
51 int fitting_mode)
Chris Wilson1d8e1c72010-08-07 11:01:28 +010052{
Ville Syrjälä37327ab2013-09-04 18:25:28 +030053 struct drm_display_mode *adjusted_mode;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010054 int x, y, width, height;
55
Jesse Barnesb074cec2013-04-25 12:55:02 -070056 adjusted_mode = &pipe_config->adjusted_mode;
57
Chris Wilson1d8e1c72010-08-07 11:01:28 +010058 x = y = width = height = 0;
59
60 /* Native modes don't need fitting */
Ville Syrjälä37327ab2013-09-04 18:25:28 +030061 if (adjusted_mode->hdisplay == pipe_config->pipe_src_w &&
62 adjusted_mode->vdisplay == pipe_config->pipe_src_h)
Chris Wilson1d8e1c72010-08-07 11:01:28 +010063 goto done;
64
65 switch (fitting_mode) {
66 case DRM_MODE_SCALE_CENTER:
Ville Syrjälä37327ab2013-09-04 18:25:28 +030067 width = pipe_config->pipe_src_w;
68 height = pipe_config->pipe_src_h;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010069 x = (adjusted_mode->hdisplay - width + 1)/2;
70 y = (adjusted_mode->vdisplay - height + 1)/2;
71 break;
72
73 case DRM_MODE_SCALE_ASPECT:
74 /* Scale but preserve the aspect ratio */
75 {
Daniel Vetter9084e7d2013-09-16 23:43:45 +020076 u32 scaled_width = adjusted_mode->hdisplay
77 * pipe_config->pipe_src_h;
78 u32 scaled_height = pipe_config->pipe_src_w
79 * adjusted_mode->vdisplay;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010080 if (scaled_width > scaled_height) { /* pillar */
Ville Syrjälä37327ab2013-09-04 18:25:28 +030081 width = scaled_height / pipe_config->pipe_src_h;
Adam Jackson302983e2011-07-13 16:32:32 -040082 if (width & 1)
Akshay Joshi0206e352011-08-16 15:34:10 -040083 width++;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010084 x = (adjusted_mode->hdisplay - width + 1) / 2;
85 y = 0;
86 height = adjusted_mode->vdisplay;
87 } else if (scaled_width < scaled_height) { /* letter */
Ville Syrjälä37327ab2013-09-04 18:25:28 +030088 height = scaled_width / pipe_config->pipe_src_w;
Adam Jackson302983e2011-07-13 16:32:32 -040089 if (height & 1)
90 height++;
Chris Wilson1d8e1c72010-08-07 11:01:28 +010091 y = (adjusted_mode->vdisplay - height + 1) / 2;
92 x = 0;
93 width = adjusted_mode->hdisplay;
94 } else {
95 x = y = 0;
96 width = adjusted_mode->hdisplay;
97 height = adjusted_mode->vdisplay;
98 }
99 }
100 break;
101
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100102 case DRM_MODE_SCALE_FULLSCREEN:
103 x = y = 0;
104 width = adjusted_mode->hdisplay;
105 height = adjusted_mode->vdisplay;
106 break;
Jesse Barnesab3e67f2013-04-25 12:55:03 -0700107
108 default:
109 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
110 return;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100111 }
112
113done:
Jesse Barnesb074cec2013-04-25 12:55:02 -0700114 pipe_config->pch_pfit.pos = (x << 16) | y;
115 pipe_config->pch_pfit.size = (width << 16) | height;
Chris Wilsonfd4daa92013-08-27 17:04:17 +0100116 pipe_config->pch_pfit.enabled = pipe_config->pch_pfit.size != 0;
Chris Wilson1d8e1c72010-08-07 11:01:28 +0100117}
Chris Wilsona9573552010-08-22 13:18:16 +0100118
Jesse Barnes2dd24552013-04-25 12:55:01 -0700119static void
120centre_horizontally(struct drm_display_mode *mode,
121 int width)
122{
123 u32 border, sync_pos, blank_width, sync_width;
124
125 /* keep the hsync and hblank widths constant */
126 sync_width = mode->crtc_hsync_end - mode->crtc_hsync_start;
127 blank_width = mode->crtc_hblank_end - mode->crtc_hblank_start;
128 sync_pos = (blank_width - sync_width + 1) / 2;
129
130 border = (mode->hdisplay - width + 1) / 2;
131 border += border & 1; /* make the border even */
132
133 mode->crtc_hdisplay = width;
134 mode->crtc_hblank_start = width + border;
135 mode->crtc_hblank_end = mode->crtc_hblank_start + blank_width;
136
137 mode->crtc_hsync_start = mode->crtc_hblank_start + sync_pos;
138 mode->crtc_hsync_end = mode->crtc_hsync_start + sync_width;
139}
140
141static void
142centre_vertically(struct drm_display_mode *mode,
143 int height)
144{
145 u32 border, sync_pos, blank_width, sync_width;
146
147 /* keep the vsync and vblank widths constant */
148 sync_width = mode->crtc_vsync_end - mode->crtc_vsync_start;
149 blank_width = mode->crtc_vblank_end - mode->crtc_vblank_start;
150 sync_pos = (blank_width - sync_width + 1) / 2;
151
152 border = (mode->vdisplay - height + 1) / 2;
153
154 mode->crtc_vdisplay = height;
155 mode->crtc_vblank_start = height + border;
156 mode->crtc_vblank_end = mode->crtc_vblank_start + blank_width;
157
158 mode->crtc_vsync_start = mode->crtc_vblank_start + sync_pos;
159 mode->crtc_vsync_end = mode->crtc_vsync_start + sync_width;
160}
161
162static inline u32 panel_fitter_scaling(u32 source, u32 target)
163{
164 /*
165 * Floating point operation is not supported. So the FACTOR
166 * is defined, which can avoid the floating point computation
167 * when calculating the panel ratio.
168 */
169#define ACCURACY 12
170#define FACTOR (1 << ACCURACY)
171 u32 ratio = source * FACTOR / target;
172 return (FACTOR * ratio + FACTOR/2) / FACTOR;
173}
174
Daniel Vetter9084e7d2013-09-16 23:43:45 +0200175static void i965_scale_aspect(struct intel_crtc_config *pipe_config,
176 u32 *pfit_control)
177{
178 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
179 u32 scaled_width = adjusted_mode->hdisplay *
180 pipe_config->pipe_src_h;
181 u32 scaled_height = pipe_config->pipe_src_w *
182 adjusted_mode->vdisplay;
183
184 /* 965+ is easy, it does everything in hw */
185 if (scaled_width > scaled_height)
186 *pfit_control |= PFIT_ENABLE |
187 PFIT_SCALING_PILLAR;
188 else if (scaled_width < scaled_height)
189 *pfit_control |= PFIT_ENABLE |
190 PFIT_SCALING_LETTER;
191 else if (adjusted_mode->hdisplay != pipe_config->pipe_src_w)
192 *pfit_control |= PFIT_ENABLE | PFIT_SCALING_AUTO;
193}
194
195static void i9xx_scale_aspect(struct intel_crtc_config *pipe_config,
196 u32 *pfit_control, u32 *pfit_pgm_ratios,
197 u32 *border)
198{
199 struct drm_display_mode *adjusted_mode = &pipe_config->adjusted_mode;
200 u32 scaled_width = adjusted_mode->hdisplay *
201 pipe_config->pipe_src_h;
202 u32 scaled_height = pipe_config->pipe_src_w *
203 adjusted_mode->vdisplay;
204 u32 bits;
205
206 /*
207 * For earlier chips we have to calculate the scaling
208 * ratio by hand and program it into the
209 * PFIT_PGM_RATIO register
210 */
211 if (scaled_width > scaled_height) { /* pillar */
212 centre_horizontally(adjusted_mode,
213 scaled_height /
214 pipe_config->pipe_src_h);
215
216 *border = LVDS_BORDER_ENABLE;
217 if (pipe_config->pipe_src_h != adjusted_mode->vdisplay) {
218 bits = panel_fitter_scaling(pipe_config->pipe_src_h,
219 adjusted_mode->vdisplay);
220
221 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
222 bits << PFIT_VERT_SCALE_SHIFT);
223 *pfit_control |= (PFIT_ENABLE |
224 VERT_INTERP_BILINEAR |
225 HORIZ_INTERP_BILINEAR);
226 }
227 } else if (scaled_width < scaled_height) { /* letter */
228 centre_vertically(adjusted_mode,
229 scaled_width /
230 pipe_config->pipe_src_w);
231
232 *border = LVDS_BORDER_ENABLE;
233 if (pipe_config->pipe_src_w != adjusted_mode->hdisplay) {
234 bits = panel_fitter_scaling(pipe_config->pipe_src_w,
235 adjusted_mode->hdisplay);
236
237 *pfit_pgm_ratios |= (bits << PFIT_HORIZ_SCALE_SHIFT |
238 bits << PFIT_VERT_SCALE_SHIFT);
239 *pfit_control |= (PFIT_ENABLE |
240 VERT_INTERP_BILINEAR |
241 HORIZ_INTERP_BILINEAR);
242 }
243 } else {
244 /* Aspects match, Let hw scale both directions */
245 *pfit_control |= (PFIT_ENABLE |
246 VERT_AUTO_SCALE | HORIZ_AUTO_SCALE |
247 VERT_INTERP_BILINEAR |
248 HORIZ_INTERP_BILINEAR);
249 }
250}
251
Jesse Barnes2dd24552013-04-25 12:55:01 -0700252void intel_gmch_panel_fitting(struct intel_crtc *intel_crtc,
253 struct intel_crtc_config *pipe_config,
254 int fitting_mode)
255{
256 struct drm_device *dev = intel_crtc->base.dev;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700257 u32 pfit_control = 0, pfit_pgm_ratios = 0, border = 0;
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300258 struct drm_display_mode *adjusted_mode;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700259
Jesse Barnes2dd24552013-04-25 12:55:01 -0700260 adjusted_mode = &pipe_config->adjusted_mode;
261
262 /* Native modes don't need fitting */
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300263 if (adjusted_mode->hdisplay == pipe_config->pipe_src_w &&
264 adjusted_mode->vdisplay == pipe_config->pipe_src_h)
Jesse Barnes2dd24552013-04-25 12:55:01 -0700265 goto out;
266
267 switch (fitting_mode) {
268 case DRM_MODE_SCALE_CENTER:
269 /*
270 * For centered modes, we have to calculate border widths &
271 * heights and modify the values programmed into the CRTC.
272 */
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300273 centre_horizontally(adjusted_mode, pipe_config->pipe_src_w);
274 centre_vertically(adjusted_mode, pipe_config->pipe_src_h);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700275 border = LVDS_BORDER_ENABLE;
276 break;
277 case DRM_MODE_SCALE_ASPECT:
278 /* Scale but preserve the aspect ratio */
Daniel Vetter9084e7d2013-09-16 23:43:45 +0200279 if (INTEL_INFO(dev)->gen >= 4)
280 i965_scale_aspect(pipe_config, &pfit_control);
281 else
282 i9xx_scale_aspect(pipe_config, &pfit_control,
283 &pfit_pgm_ratios, &border);
Jesse Barnes2dd24552013-04-25 12:55:01 -0700284 break;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700285 case DRM_MODE_SCALE_FULLSCREEN:
286 /*
287 * Full scaling, even if it changes the aspect ratio.
288 * Fortunately this is all done for us in hw.
289 */
Ville Syrjälä37327ab2013-09-04 18:25:28 +0300290 if (pipe_config->pipe_src_h != adjusted_mode->vdisplay ||
291 pipe_config->pipe_src_w != adjusted_mode->hdisplay) {
Jesse Barnes2dd24552013-04-25 12:55:01 -0700292 pfit_control |= PFIT_ENABLE;
293 if (INTEL_INFO(dev)->gen >= 4)
294 pfit_control |= PFIT_SCALING_AUTO;
295 else
296 pfit_control |= (VERT_AUTO_SCALE |
297 VERT_INTERP_BILINEAR |
298 HORIZ_AUTO_SCALE |
299 HORIZ_INTERP_BILINEAR);
300 }
301 break;
Jesse Barnesab3e67f2013-04-25 12:55:03 -0700302 default:
303 WARN(1, "bad panel fit mode: %d\n", fitting_mode);
304 return;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700305 }
306
307 /* 965+ wants fuzzy fitting */
308 /* FIXME: handle multiple panels by failing gracefully */
309 if (INTEL_INFO(dev)->gen >= 4)
310 pfit_control |= ((intel_crtc->pipe << PFIT_PIPE_SHIFT) |
311 PFIT_FILTER_FUZZY);
312
313out:
314 if ((pfit_control & PFIT_ENABLE) == 0) {
315 pfit_control = 0;
316 pfit_pgm_ratios = 0;
317 }
318
319 /* Make sure pre-965 set dither correctly for 18bpp panels. */
320 if (INTEL_INFO(dev)->gen < 4 && pipe_config->pipe_bpp == 18)
321 pfit_control |= PANEL_8TO6_DITHER_ENABLE;
322
Daniel Vetter2deefda2013-04-25 22:52:17 +0200323 pipe_config->gmch_pfit.control = pfit_control;
324 pipe_config->gmch_pfit.pgm_ratios = pfit_pgm_ratios;
Daniel Vetter68fc8742013-04-25 22:52:16 +0200325 pipe_config->gmch_pfit.lvds_border_bits = border;
Jesse Barnes2dd24552013-04-25 12:55:01 -0700326}
327
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100328static int is_backlight_combination_mode(struct drm_device *dev)
329{
330 struct drm_i915_private *dev_priv = dev->dev_private;
331
Jani Nikulad9c638d2013-09-24 16:44:39 +0300332 if (IS_GEN4(dev))
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100333 return I915_READ(BLC_PWM_CTL2) & BLM_COMBINATION_MODE;
334
335 if (IS_GEN2(dev))
336 return I915_READ(BLC_PWM_CTL) & BLM_LEGACY_MODE;
337
338 return 0;
339}
340
Jani Nikulad6540632013-04-12 15:18:36 +0300341/* XXX: query mode clock or hardware clock and program max PWM appropriately
342 * when it's 0.
343 */
Jesse Barnes752aa882013-10-31 18:55:49 +0200344static u32 i915_read_blc_pwm_ctl(struct drm_device *dev, enum pipe pipe)
Chris Wilson0b0b0532010-11-23 09:45:50 +0000345{
Jani Nikulabfd75902012-12-04 16:36:28 +0200346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson0b0b0532010-11-23 09:45:50 +0000347 u32 val;
348
Ville Syrjälädf0a6792013-05-22 11:36:40 +0300349 WARN_ON_SMP(!spin_is_locked(&dev_priv->backlight.lock));
Jani Nikula8ba2d182013-04-12 15:18:37 +0300350
Chris Wilson0b0b0532010-11-23 09:45:50 +0000351 /* Restore the CTL value if it lost, e.g. GPU reset */
352
353 if (HAS_PCH_SPLIT(dev_priv->dev)) {
354 val = I915_READ(BLC_PWM_PCH_CTL2);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100355 if (dev_priv->regfile.saveBLC_PWM_CTL2 == 0) {
356 dev_priv->regfile.saveBLC_PWM_CTL2 = val;
Chris Wilson0b0b0532010-11-23 09:45:50 +0000357 } else if (val == 0) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100358 val = dev_priv->regfile.saveBLC_PWM_CTL2;
Jani Nikulabfd75902012-12-04 16:36:28 +0200359 I915_WRITE(BLC_PWM_PCH_CTL2, val);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000360 }
Jesse Barnes07bf1392013-10-31 18:55:50 +0200361 } else if (IS_VALLEYVIEW(dev)) {
362 val = I915_READ(VLV_BLC_PWM_CTL(pipe));
363 if (dev_priv->regfile.saveBLC_PWM_CTL == 0) {
364 dev_priv->regfile.saveBLC_PWM_CTL = val;
365 dev_priv->regfile.saveBLC_PWM_CTL2 =
366 I915_READ(VLV_BLC_PWM_CTL2(pipe));
367 } else if (val == 0) {
368 val = dev_priv->regfile.saveBLC_PWM_CTL;
369 I915_WRITE(VLV_BLC_PWM_CTL(pipe), val);
370 I915_WRITE(VLV_BLC_PWM_CTL2(pipe),
371 dev_priv->regfile.saveBLC_PWM_CTL2);
372 }
373
374 if (!val)
375 val = 0x0f42ffff;
Chris Wilson0b0b0532010-11-23 09:45:50 +0000376 } else {
377 val = I915_READ(BLC_PWM_CTL);
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100378 if (dev_priv->regfile.saveBLC_PWM_CTL == 0) {
379 dev_priv->regfile.saveBLC_PWM_CTL = val;
Jani Nikulabfd75902012-12-04 16:36:28 +0200380 if (INTEL_INFO(dev)->gen >= 4)
381 dev_priv->regfile.saveBLC_PWM_CTL2 =
382 I915_READ(BLC_PWM_CTL2);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000383 } else if (val == 0) {
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100384 val = dev_priv->regfile.saveBLC_PWM_CTL;
Jani Nikulabfd75902012-12-04 16:36:28 +0200385 I915_WRITE(BLC_PWM_CTL, val);
386 if (INTEL_INFO(dev)->gen >= 4)
387 I915_WRITE(BLC_PWM_CTL2,
388 dev_priv->regfile.saveBLC_PWM_CTL2);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000389 }
390 }
391
392 return val;
393}
394
Jesse Barnes752aa882013-10-31 18:55:49 +0200395static u32 intel_panel_get_max_backlight(struct drm_device *dev,
396 enum pipe pipe)
Chris Wilsona9573552010-08-22 13:18:16 +0100397{
Chris Wilsona9573552010-08-22 13:18:16 +0100398 u32 max;
399
Jesse Barnes752aa882013-10-31 18:55:49 +0200400 max = i915_read_blc_pwm_ctl(dev, pipe);
Chris Wilson0b0b0532010-11-23 09:45:50 +0000401
Chris Wilsona9573552010-08-22 13:18:16 +0100402 if (HAS_PCH_SPLIT(dev)) {
Chris Wilson0b0b0532010-11-23 09:45:50 +0000403 max >>= 16;
Chris Wilsona9573552010-08-22 13:18:16 +0100404 } else {
Keith Packardca884792011-11-18 11:09:24 -0800405 if (INTEL_INFO(dev)->gen < 4)
Chris Wilsona9573552010-08-22 13:18:16 +0100406 max >>= 17;
Keith Packardca884792011-11-18 11:09:24 -0800407 else
Chris Wilsona9573552010-08-22 13:18:16 +0100408 max >>= 16;
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100409
410 if (is_backlight_combination_mode(dev))
411 max *= 0xff;
Chris Wilsona9573552010-08-22 13:18:16 +0100412 }
413
Chris Wilsona9573552010-08-22 13:18:16 +0100414 DRM_DEBUG_DRIVER("max backlight PWM = %d\n", max);
Jani Nikulad6540632013-04-12 15:18:36 +0300415
Chris Wilsona9573552010-08-22 13:18:16 +0100416 return max;
417}
418
Carsten Emde4dca20e2012-03-15 15:56:26 +0100419static int i915_panel_invert_brightness;
420MODULE_PARM_DESC(invert_brightness, "Invert backlight brightness "
421 "(-1 force normal, 0 machine defaults, 1 force inversion), please "
Carsten Emde7bd90902012-03-15 15:56:25 +0100422 "report PCI device ID, subsystem vendor and subsystem device ID "
423 "to dri-devel@lists.freedesktop.org, if your machine needs it. "
424 "It will then be included in an upcoming module version.");
Carsten Emde4dca20e2012-03-15 15:56:26 +0100425module_param_named(invert_brightness, i915_panel_invert_brightness, int, 0600);
Jesse Barnes752aa882013-10-31 18:55:49 +0200426static u32 intel_panel_compute_brightness(struct drm_device *dev,
427 enum pipe pipe, u32 val)
Carsten Emde7bd90902012-03-15 15:56:25 +0100428{
Carsten Emde4dca20e2012-03-15 15:56:26 +0100429 struct drm_i915_private *dev_priv = dev->dev_private;
430
431 if (i915_panel_invert_brightness < 0)
432 return val;
433
434 if (i915_panel_invert_brightness > 0 ||
Jani Nikulad6540632013-04-12 15:18:36 +0300435 dev_priv->quirks & QUIRK_INVERT_BRIGHTNESS) {
Jesse Barnes752aa882013-10-31 18:55:49 +0200436 u32 max = intel_panel_get_max_backlight(dev, pipe);
Jani Nikulad6540632013-04-12 15:18:36 +0300437 if (max)
438 return max - val;
439 }
Carsten Emde7bd90902012-03-15 15:56:25 +0100440
441 return val;
442}
443
Jesse Barnes752aa882013-10-31 18:55:49 +0200444static u32 intel_panel_get_backlight(struct drm_device *dev,
445 enum pipe pipe)
Chris Wilsona9573552010-08-22 13:18:16 +0100446{
447 struct drm_i915_private *dev_priv = dev->dev_private;
448 u32 val;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300449 unsigned long flags;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200450 int reg;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300451
452 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Chris Wilsona9573552010-08-22 13:18:16 +0100453
Ben Widawskyf8e10062013-11-11 11:12:57 +0200454 if (IS_BROADWELL(dev)) {
455 val = I915_READ(BLC_PWM_PCH_CTL2) & BACKLIGHT_DUTY_CYCLE_MASK;
456 } else if (HAS_PCH_SPLIT(dev)) {
Chris Wilsona9573552010-08-22 13:18:16 +0100457 val = I915_READ(BLC_PWM_CPU_CTL) & BACKLIGHT_DUTY_CYCLE_MASK;
458 } else {
Jesse Barnes07bf1392013-10-31 18:55:50 +0200459 if (IS_VALLEYVIEW(dev))
460 reg = VLV_BLC_PWM_CTL(pipe);
461 else
462 reg = BLC_PWM_CTL;
463
464 val = I915_READ(reg) & BACKLIGHT_DUTY_CYCLE_MASK;
Keith Packardca884792011-11-18 11:09:24 -0800465 if (INTEL_INFO(dev)->gen < 4)
Chris Wilsona9573552010-08-22 13:18:16 +0100466 val >>= 1;
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100467
Akshay Joshi0206e352011-08-16 15:34:10 -0400468 if (is_backlight_combination_mode(dev)) {
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100469 u8 lbpc;
470
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100471 pci_read_config_byte(dev->pdev, PCI_LBPC, &lbpc);
472 val *= lbpc;
473 }
Chris Wilsona9573552010-08-22 13:18:16 +0100474 }
475
Jesse Barnes752aa882013-10-31 18:55:49 +0200476 val = intel_panel_compute_brightness(dev, pipe, val);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300477
478 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
479
Chris Wilsona9573552010-08-22 13:18:16 +0100480 DRM_DEBUG_DRIVER("get backlight PWM = %d\n", val);
481 return val;
482}
483
Ben Widawskyf8e10062013-11-11 11:12:57 +0200484static void intel_bdw_panel_set_backlight(struct drm_device *dev, u32 level)
485{
486 struct drm_i915_private *dev_priv = dev->dev_private;
487 u32 val = I915_READ(BLC_PWM_PCH_CTL2) & ~BACKLIGHT_DUTY_CYCLE_MASK;
488 I915_WRITE(BLC_PWM_PCH_CTL2, val | level);
489}
490
Chris Wilsona9573552010-08-22 13:18:16 +0100491static void intel_pch_panel_set_backlight(struct drm_device *dev, u32 level)
492{
493 struct drm_i915_private *dev_priv = dev->dev_private;
494 u32 val = I915_READ(BLC_PWM_CPU_CTL) & ~BACKLIGHT_DUTY_CYCLE_MASK;
495 I915_WRITE(BLC_PWM_CPU_CTL, val | level);
496}
497
Daniel Vetter9084e7d2013-09-16 23:43:45 +0200498static void intel_panel_actually_set_backlight(struct drm_device *dev,
Jesse Barnes752aa882013-10-31 18:55:49 +0200499 enum pipe pipe, u32 level)
Chris Wilsona9573552010-08-22 13:18:16 +0100500{
501 struct drm_i915_private *dev_priv = dev->dev_private;
502 u32 tmp;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200503 int reg;
Chris Wilsona9573552010-08-22 13:18:16 +0100504
505 DRM_DEBUG_DRIVER("set backlight PWM = %d\n", level);
Jesse Barnes752aa882013-10-31 18:55:49 +0200506 level = intel_panel_compute_brightness(dev, pipe, level);
Chris Wilsona9573552010-08-22 13:18:16 +0100507
Ben Widawskyf8e10062013-11-11 11:12:57 +0200508 if (IS_BROADWELL(dev))
509 return intel_bdw_panel_set_backlight(dev, level);
510 else if (HAS_PCH_SPLIT(dev))
Chris Wilsona9573552010-08-22 13:18:16 +0100511 return intel_pch_panel_set_backlight(dev, level);
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100512
Akshay Joshi0206e352011-08-16 15:34:10 -0400513 if (is_backlight_combination_mode(dev)) {
Jesse Barnes752aa882013-10-31 18:55:49 +0200514 u32 max = intel_panel_get_max_backlight(dev, pipe);
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100515 u8 lbpc;
516
Jani Nikulad6540632013-04-12 15:18:36 +0300517 /* we're screwed, but keep behaviour backwards compatible */
518 if (!max)
519 max = 1;
520
Takashi Iwaiba3820a2011-03-10 14:02:12 +0100521 lbpc = level * 0xfe / max + 1;
522 level /= lbpc;
523 pci_write_config_byte(dev->pdev, PCI_LBPC, lbpc);
524 }
525
Jesse Barnes07bf1392013-10-31 18:55:50 +0200526 if (IS_VALLEYVIEW(dev))
527 reg = VLV_BLC_PWM_CTL(pipe);
528 else
529 reg = BLC_PWM_CTL;
530
531 tmp = I915_READ(reg);
Daniel Vettera7269152012-11-20 14:50:08 +0100532 if (INTEL_INFO(dev)->gen < 4)
Chris Wilsona9573552010-08-22 13:18:16 +0100533 level <<= 1;
Keith Packardca884792011-11-18 11:09:24 -0800534 tmp &= ~BACKLIGHT_DUTY_CYCLE_MASK;
Jesse Barnes07bf1392013-10-31 18:55:50 +0200535 I915_WRITE(reg, tmp | level);
Chris Wilsona9573552010-08-22 13:18:16 +0100536}
Chris Wilson47356eb2011-01-11 17:06:04 +0000537
Jani Nikulad6540632013-04-12 15:18:36 +0300538/* set backlight brightness to level in range [0..max] */
Jesse Barnes752aa882013-10-31 18:55:49 +0200539void intel_panel_set_backlight(struct intel_connector *connector, u32 level,
540 u32 max)
Takashi Iwaif52c6192011-10-14 11:45:40 +0200541{
Jesse Barnes752aa882013-10-31 18:55:49 +0200542 struct drm_device *dev = connector->base.dev;
Takashi Iwaif52c6192011-10-14 11:45:40 +0200543 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes752aa882013-10-31 18:55:49 +0200544 enum pipe pipe = intel_get_pipe_from_connector(connector);
Jani Nikulad6540632013-04-12 15:18:36 +0300545 u32 freq;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300546 unsigned long flags;
547
Jesse Barnes752aa882013-10-31 18:55:49 +0200548 if (pipe == INVALID_PIPE)
549 return;
550
Jani Nikula8ba2d182013-04-12 15:18:37 +0300551 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Jani Nikulad6540632013-04-12 15:18:36 +0300552
Jesse Barnes752aa882013-10-31 18:55:49 +0200553 freq = intel_panel_get_max_backlight(dev, pipe);
Jani Nikulad6540632013-04-12 15:18:36 +0300554 if (!freq) {
555 /* we are screwed, bail out */
Jani Nikula8ba2d182013-04-12 15:18:37 +0300556 goto out;
Jani Nikulad6540632013-04-12 15:18:36 +0300557 }
558
Aaron Lu22505b82013-08-02 09:16:03 +0800559 /* scale to hardware, but be careful to not overflow */
560 if (freq < max)
561 level = level * freq / max;
562 else
563 level = freq / max * level;
Takashi Iwaif52c6192011-10-14 11:45:40 +0200564
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300565 dev_priv->backlight.level = level;
566 if (dev_priv->backlight.device)
567 dev_priv->backlight.device->props.brightness = level;
Jani Nikulab6b3ba52013-03-12 11:44:15 +0200568
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300569 if (dev_priv->backlight.enabled)
Jesse Barnes752aa882013-10-31 18:55:49 +0200570 intel_panel_actually_set_backlight(dev, pipe, level);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300571out:
572 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
Takashi Iwaif52c6192011-10-14 11:45:40 +0200573}
574
Jesse Barnes752aa882013-10-31 18:55:49 +0200575void intel_panel_disable_backlight(struct intel_connector *connector)
Chris Wilson47356eb2011-01-11 17:06:04 +0000576{
Jesse Barnes752aa882013-10-31 18:55:49 +0200577 struct drm_device *dev = connector->base.dev;
Chris Wilson47356eb2011-01-11 17:06:04 +0000578 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes752aa882013-10-31 18:55:49 +0200579 enum pipe pipe = intel_get_pipe_from_connector(connector);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300580 unsigned long flags;
581
Jesse Barnes752aa882013-10-31 18:55:49 +0200582 if (pipe == INVALID_PIPE)
583 return;
584
Jani Nikula3f577572013-07-25 14:31:30 +0300585 /*
586 * Do not disable backlight on the vgaswitcheroo path. When switching
587 * away from i915, the other client may depend on i915 to handle the
588 * backlight. This will leave the backlight on unnecessarily when
589 * another client is not activated.
590 */
591 if (dev->switch_power_state == DRM_SWITCH_POWER_CHANGING) {
592 DRM_DEBUG_DRIVER("Skipping backlight disable on vga switch\n");
593 return;
594 }
595
Jani Nikula8ba2d182013-04-12 15:18:37 +0300596 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000597
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300598 dev_priv->backlight.enabled = false;
Jesse Barnes752aa882013-10-31 18:55:49 +0200599 intel_panel_actually_set_backlight(dev, pipe, 0);
Daniel Vetter24ded202012-06-05 12:14:54 +0200600
601 if (INTEL_INFO(dev)->gen >= 4) {
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300602 uint32_t reg, tmp;
Daniel Vetter24ded202012-06-05 12:14:54 +0200603
Jesse Barnes07bf1392013-10-31 18:55:50 +0200604 if (HAS_PCH_SPLIT(dev))
605 reg = BLC_PWM_CPU_CTL2;
606 else if (IS_VALLEYVIEW(dev))
607 reg = VLV_BLC_PWM_CTL2(pipe);
608 else
609 reg = BLC_PWM_CTL2;
Daniel Vetter24ded202012-06-05 12:14:54 +0200610
611 I915_WRITE(reg, I915_READ(reg) & ~BLM_PWM_ENABLE);
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300612
613 if (HAS_PCH_SPLIT(dev)) {
614 tmp = I915_READ(BLC_PWM_PCH_CTL1);
615 tmp &= ~BLM_PCH_PWM_ENABLE;
616 I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
617 }
Daniel Vetter24ded202012-06-05 12:14:54 +0200618 }
Jani Nikula8ba2d182013-04-12 15:18:37 +0300619
620 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000621}
622
Jesse Barnes752aa882013-10-31 18:55:49 +0200623void intel_panel_enable_backlight(struct intel_connector *connector)
Chris Wilson47356eb2011-01-11 17:06:04 +0000624{
Jesse Barnes752aa882013-10-31 18:55:49 +0200625 struct drm_device *dev = connector->base.dev;
Chris Wilson47356eb2011-01-11 17:06:04 +0000626 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes752aa882013-10-31 18:55:49 +0200627 enum pipe pipe = intel_get_pipe_from_connector(connector);
Jani Nikula35ffda42013-04-25 16:49:25 +0300628 enum transcoder cpu_transcoder =
629 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300630 unsigned long flags;
631
Jesse Barnes752aa882013-10-31 18:55:49 +0200632 if (pipe == INVALID_PIPE)
633 return;
634
Damien Lespiau6f2bcce2013-10-16 12:29:54 +0100635 DRM_DEBUG_KMS("pipe %c\n", pipe_name(pipe));
Chris Wilson540b5d02013-10-13 12:56:31 +0100636
Jani Nikula8ba2d182013-04-12 15:18:37 +0300637 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000638
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300639 if (dev_priv->backlight.level == 0) {
Jesse Barnes752aa882013-10-31 18:55:49 +0200640 dev_priv->backlight.level = intel_panel_get_max_backlight(dev,
641 pipe);
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300642 if (dev_priv->backlight.device)
643 dev_priv->backlight.device->props.brightness =
644 dev_priv->backlight.level;
Jani Nikulab6b3ba52013-03-12 11:44:15 +0200645 }
Chris Wilson47356eb2011-01-11 17:06:04 +0000646
Daniel Vetter24ded202012-06-05 12:14:54 +0200647 if (INTEL_INFO(dev)->gen >= 4) {
648 uint32_t reg, tmp;
649
Jesse Barnes07bf1392013-10-31 18:55:50 +0200650 if (HAS_PCH_SPLIT(dev))
651 reg = BLC_PWM_CPU_CTL2;
652 else if (IS_VALLEYVIEW(dev))
653 reg = VLV_BLC_PWM_CTL2(pipe);
654 else
655 reg = BLC_PWM_CTL2;
Daniel Vetter24ded202012-06-05 12:14:54 +0200656
657 tmp = I915_READ(reg);
658
659 /* Note that this can also get called through dpms changes. And
660 * we don't track the backlight dpms state, hence check whether
661 * we have to do anything first. */
662 if (tmp & BLM_PWM_ENABLE)
Takashi Iwai770c1232012-08-11 08:56:42 +0200663 goto set_level;
Daniel Vetter24ded202012-06-05 12:14:54 +0200664
Ben Widawsky7eb552a2013-03-13 14:05:41 -0700665 if (INTEL_INFO(dev)->num_pipes == 3)
Daniel Vetter24ded202012-06-05 12:14:54 +0200666 tmp &= ~BLM_PIPE_SELECT_IVB;
667 else
668 tmp &= ~BLM_PIPE_SELECT;
669
Jani Nikula35ffda42013-04-25 16:49:25 +0300670 if (cpu_transcoder == TRANSCODER_EDP)
671 tmp |= BLM_TRANSCODER_EDP;
672 else
673 tmp |= BLM_PIPE(cpu_transcoder);
Daniel Vetter24ded202012-06-05 12:14:54 +0200674 tmp &= ~BLM_PWM_ENABLE;
675
676 I915_WRITE(reg, tmp);
677 POSTING_READ(reg);
678 I915_WRITE(reg, tmp | BLM_PWM_ENABLE);
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300679
Ben Widawskyf8e10062013-11-11 11:12:57 +0200680 if (IS_BROADWELL(dev)) {
681 /*
682 * Broadwell requires PCH override to drive the PCH
683 * backlight pin. The above will configure the CPU
684 * backlight pin, which we don't plan to use.
685 */
686 tmp = I915_READ(BLC_PWM_PCH_CTL1);
687 tmp |= BLM_PCH_OVERRIDE_ENABLE | BLM_PCH_PWM_ENABLE;
688 I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
689 } else if (HAS_PCH_SPLIT(dev) &&
Kamal Mostafae85843b2013-07-19 15:02:01 -0700690 !(dev_priv->quirks & QUIRK_NO_PCH_PWM_ENABLE)) {
Paulo Zanonia4f32fc2012-07-14 11:57:12 -0300691 tmp = I915_READ(BLC_PWM_PCH_CTL1);
692 tmp |= BLM_PCH_PWM_ENABLE;
693 tmp &= ~BLM_PCH_OVERRIDE_ENABLE;
694 I915_WRITE(BLC_PWM_PCH_CTL1, tmp);
695 }
Daniel Vetter24ded202012-06-05 12:14:54 +0200696 }
Takashi Iwai770c1232012-08-11 08:56:42 +0200697
698set_level:
Daniel Vetterb1289372013-03-22 15:44:46 +0100699 /* Call below after setting BLC_PWM_CPU_CTL2 and BLC_PWM_PCH_CTL1.
700 * BLC_PWM_CPU_CTL may be cleared to zero automatically when these
701 * registers are set.
Takashi Iwai770c1232012-08-11 08:56:42 +0200702 */
Daniel Vetterecb135a2013-04-03 11:25:32 +0200703 dev_priv->backlight.enabled = true;
Jesse Barnes752aa882013-10-31 18:55:49 +0200704 intel_panel_actually_set_backlight(dev, pipe,
705 dev_priv->backlight.level);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300706
707 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
Chris Wilson47356eb2011-01-11 17:06:04 +0000708}
709
Jesse Barnesafc85b92013-09-25 14:04:32 -0700710/* FIXME: use VBT vals to init PWM_CTL and PWM_CTL2 correctly */
711static void intel_panel_init_backlight_regs(struct drm_device *dev)
712{
713 struct drm_i915_private *dev_priv = dev->dev_private;
714
715 if (IS_VALLEYVIEW(dev)) {
Jesse Barnes07bf1392013-10-31 18:55:50 +0200716 enum pipe pipe;
717
718 for_each_pipe(pipe) {
719 u32 cur_val = I915_READ(VLV_BLC_PWM_CTL(pipe));
720
721 /* Skip if the modulation freq is already set */
722 if (cur_val & ~BACKLIGHT_DUTY_CYCLE_MASK)
723 continue;
724
725 cur_val &= BACKLIGHT_DUTY_CYCLE_MASK;
726 I915_WRITE(VLV_BLC_PWM_CTL(pipe), (0xf42 << 16) |
727 cur_val);
728 }
Jesse Barnesafc85b92013-09-25 14:04:32 -0700729 }
730}
731
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200732static void intel_panel_init_backlight(struct drm_device *dev)
Chris Wilson47356eb2011-01-11 17:06:04 +0000733{
734 struct drm_i915_private *dev_priv = dev->dev_private;
735
Jesse Barnesafc85b92013-09-25 14:04:32 -0700736 intel_panel_init_backlight_regs(dev);
737
Jesse Barnes752aa882013-10-31 18:55:49 +0200738 dev_priv->backlight.level = intel_panel_get_backlight(dev, 0);
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300739 dev_priv->backlight.enabled = dev_priv->backlight.level != 0;
Chris Wilson47356eb2011-01-11 17:06:04 +0000740}
Chris Wilsonfe16d942011-02-12 10:29:38 +0000741
742enum drm_connector_status
743intel_panel_detect(struct drm_device *dev)
744{
745 struct drm_i915_private *dev_priv = dev->dev_private;
746
747 /* Assume that the BIOS does not lie through the OpRegion... */
Daniel Vettera7269152012-11-20 14:50:08 +0100748 if (!i915_panel_ignore_lid && dev_priv->opregion.lid_state) {
Chris Wilsonfe16d942011-02-12 10:29:38 +0000749 return ioread32(dev_priv->opregion.lid_state) & 0x1 ?
750 connector_status_connected :
751 connector_status_disconnected;
Daniel Vettera7269152012-11-20 14:50:08 +0100752 }
Chris Wilsonfe16d942011-02-12 10:29:38 +0000753
Daniel Vettera7269152012-11-20 14:50:08 +0100754 switch (i915_panel_ignore_lid) {
755 case -2:
756 return connector_status_connected;
757 case -1:
758 return connector_status_disconnected;
759 default:
760 return connector_status_unknown;
761 }
Chris Wilsonfe16d942011-02-12 10:29:38 +0000762}
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200763
Jani Nikula912e8b12013-09-18 17:19:45 +0300764#if IS_ENABLED(CONFIG_BACKLIGHT_CLASS_DEVICE)
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200765static int intel_panel_update_status(struct backlight_device *bd)
766{
Jesse Barnes752aa882013-10-31 18:55:49 +0200767 struct intel_connector *connector = bl_get_data(bd);
768 struct drm_device *dev = connector->base.dev;
769
770 mutex_lock(&dev->mode_config.mutex);
Chris Wilson540b5d02013-10-13 12:56:31 +0100771 DRM_DEBUG_KMS("updating intel_backlight, brightness=%d/%d\n",
772 bd->props.brightness, bd->props.max_brightness);
Jesse Barnes752aa882013-10-31 18:55:49 +0200773 intel_panel_set_backlight(connector, bd->props.brightness,
Jani Nikulad6540632013-04-12 15:18:36 +0300774 bd->props.max_brightness);
Jesse Barnes752aa882013-10-31 18:55:49 +0200775 mutex_unlock(&dev->mode_config.mutex);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200776 return 0;
777}
778
779static int intel_panel_get_brightness(struct backlight_device *bd)
780{
Jesse Barnes752aa882013-10-31 18:55:49 +0200781 struct intel_connector *connector = bl_get_data(bd);
782 struct drm_device *dev = connector->base.dev;
783 enum pipe pipe;
784
785 mutex_lock(&dev->mode_config.mutex);
786 pipe = intel_get_pipe_from_connector(connector);
787 mutex_unlock(&dev->mode_config.mutex);
788 if (pipe == INVALID_PIPE)
789 return 0;
790
791 return intel_panel_get_backlight(connector->base.dev, pipe);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200792}
793
794static const struct backlight_ops intel_panel_bl_ops = {
795 .update_status = intel_panel_update_status,
796 .get_brightness = intel_panel_get_brightness,
797};
798
Jani Nikula0657b6b2012-10-19 14:51:46 +0300799int intel_panel_setup_backlight(struct drm_connector *connector)
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200800{
Jani Nikula0657b6b2012-10-19 14:51:46 +0300801 struct drm_device *dev = connector->dev;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200802 struct drm_i915_private *dev_priv = dev->dev_private;
803 struct backlight_properties props;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300804 unsigned long flags;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200805
806 intel_panel_init_backlight(dev);
807
Jani Nikuladc652f92013-04-12 15:18:38 +0300808 if (WARN_ON(dev_priv->backlight.device))
809 return -ENODEV;
810
Corentin Charyaf437cf2012-05-22 10:29:46 +0100811 memset(&props, 0, sizeof(props));
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200812 props.type = BACKLIGHT_RAW;
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300813 props.brightness = dev_priv->backlight.level;
Jani Nikula8ba2d182013-04-12 15:18:37 +0300814
815 spin_lock_irqsave(&dev_priv->backlight.lock, flags);
Jesse Barnes752aa882013-10-31 18:55:49 +0200816 props.max_brightness = intel_panel_get_max_backlight(dev, 0);
Jani Nikula8ba2d182013-04-12 15:18:37 +0300817 spin_unlock_irqrestore(&dev_priv->backlight.lock, flags);
818
Jani Nikula28dcc2d2012-09-03 16:25:12 +0300819 if (props.max_brightness == 0) {
Jani Nikulae86b6182012-10-25 10:57:38 +0300820 DRM_DEBUG_DRIVER("Failed to get maximum backlight value\n");
Jani Nikula28dcc2d2012-09-03 16:25:12 +0300821 return -ENODEV;
822 }
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300823 dev_priv->backlight.device =
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200824 backlight_device_register("intel_backlight",
Dave Airlie91915262013-11-08 16:34:39 +1000825 connector->kdev,
Jesse Barnes752aa882013-10-31 18:55:49 +0200826 to_intel_connector(connector),
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200827 &intel_panel_bl_ops, &props);
828
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300829 if (IS_ERR(dev_priv->backlight.device)) {
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200830 DRM_ERROR("Failed to register backlight: %ld\n",
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300831 PTR_ERR(dev_priv->backlight.device));
832 dev_priv->backlight.device = NULL;
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200833 return -ENODEV;
834 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200835 return 0;
836}
837
838void intel_panel_destroy_backlight(struct drm_device *dev)
839{
840 struct drm_i915_private *dev_priv = dev->dev_private;
Jani Nikuladc652f92013-04-12 15:18:38 +0300841 if (dev_priv->backlight.device) {
Jani Nikula31ad8ec2013-04-02 15:48:09 +0300842 backlight_device_unregister(dev_priv->backlight.device);
Jani Nikuladc652f92013-04-12 15:18:38 +0300843 dev_priv->backlight.device = NULL;
844 }
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200845}
846#else
Jani Nikula0657b6b2012-10-19 14:51:46 +0300847int intel_panel_setup_backlight(struct drm_connector *connector)
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200848{
Jani Nikula0657b6b2012-10-19 14:51:46 +0300849 intel_panel_init_backlight(connector->dev);
Matthew Garrettaaa6fd22011-08-12 12:11:33 +0200850 return 0;
851}
852
853void intel_panel_destroy_backlight(struct drm_device *dev)
854{
855 return;
856}
857#endif
Jani Nikula1d508702012-10-19 14:51:49 +0300858
Jani Nikuladd06f902012-10-19 14:51:50 +0300859int intel_panel_init(struct intel_panel *panel,
860 struct drm_display_mode *fixed_mode)
Jani Nikula1d508702012-10-19 14:51:49 +0300861{
Jani Nikuladd06f902012-10-19 14:51:50 +0300862 panel->fixed_mode = fixed_mode;
863
Jani Nikula1d508702012-10-19 14:51:49 +0300864 return 0;
865}
866
867void intel_panel_fini(struct intel_panel *panel)
868{
Jani Nikuladd06f902012-10-19 14:51:50 +0300869 struct intel_connector *intel_connector =
870 container_of(panel, struct intel_connector, panel);
871
872 if (panel->fixed_mode)
873 drm_mode_destroy(intel_connector->base.dev, panel->fixed_mode);
Jani Nikula1d508702012-10-19 14:51:49 +0300874}