blob: 2e29972b8d0b8e1189f26e1541c66f0f82243eb3 [file] [log] [blame]
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001/*
2 * New driver for Marvell Yukon 2 chipset.
3 * Based on earlier sk98lin, and skge driver.
4 *
5 * This driver intentionally does not support all the features
6 * of the original driver such as link fail-over and link management because
7 * those should be done at higher levels.
8 *
9 * Copyright (C) 2005 Stephen Hemminger <shemminger@osdl.org>
10 *
11 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
Stephen Hemminger793b8832005-09-14 16:06:14 -070018 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070019 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
25
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070026#include <linux/config.h>
Stephen Hemminger793b8832005-09-14 16:06:14 -070027#include <linux/crc32.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070028#include <linux/kernel.h>
29#include <linux/version.h>
30#include <linux/module.h>
31#include <linux/netdevice.h>
Andrew Mortond0bbccf2005-11-10 15:29:27 -080032#include <linux/dma-mapping.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070033#include <linux/etherdevice.h>
34#include <linux/ethtool.h>
35#include <linux/pci.h>
36#include <linux/ip.h>
37#include <linux/tcp.h>
38#include <linux/in.h>
39#include <linux/delay.h>
Stephen Hemminger91c86df2005-12-09 11:34:57 -080040#include <linux/workqueue.h>
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070041#include <linux/if_vlan.h>
Stephen Hemmingerd70cd512005-12-09 11:35:09 -080042#include <linux/prefetch.h>
shemminger@osdl.orgef743d32005-11-30 11:45:12 -080043#include <linux/mii.h>
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070044
45#include <asm/irq.h>
46
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -070047#if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
48#define SKY2_VLAN_TAG_USED 1
49#endif
50
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070051#include "sky2.h"
52
53#define DRV_NAME "sky2"
Stephen Hemmingerfa8d3542006-01-30 11:38:01 -080054#define DRV_VERSION "0.15"
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070055#define PFX DRV_NAME " "
56
57/*
58 * The Yukon II chipset takes 64 bit command blocks (called list elements)
59 * that are organized into three (receive, transmit, status) different rings
60 * similar to Tigon3. A transmit can require several elements;
61 * a receive requires one (or two if using 64 bit dma).
62 */
63
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080064#define RX_LE_SIZE 512
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070065#define RX_LE_BYTES (RX_LE_SIZE*sizeof(struct sky2_rx_le))
shemminger@osdl.orgbea86102005-10-26 12:16:10 -070066#define RX_MAX_PENDING (RX_LE_SIZE/2 - 2)
shemminger@osdl.org13210ce2005-11-30 11:45:14 -080067#define RX_DEF_PENDING RX_MAX_PENDING
Stephen Hemminger82788c72006-01-17 13:43:10 -080068#define RX_SKB_ALIGN 8
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070069
Stephen Hemminger793b8832005-09-14 16:06:14 -070070#define TX_RING_SIZE 512
71#define TX_DEF_PENDING (TX_RING_SIZE - 1)
72#define TX_MIN_PENDING 64
Stephen Hemmingerb19666d2006-03-07 11:06:36 -080073#define MAX_SKB_TX_LE (4 + (sizeof(dma_addr_t)/sizeof(u32))*MAX_SKB_FRAGS)
Stephen Hemminger793b8832005-09-14 16:06:14 -070074
75#define STATUS_RING_SIZE 2048 /* 2 ports * (TX + 2*RX) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070076#define STATUS_LE_BYTES (STATUS_RING_SIZE*sizeof(struct sky2_status_le))
77#define ETH_JUMBO_MTU 9000
78#define TX_WATCHDOG (5 * HZ)
79#define NAPI_WEIGHT 64
80#define PHY_RETRIES 1000
81
82static const u32 default_msg =
Stephen Hemminger793b8832005-09-14 16:06:14 -070083 NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_LINK
84 | NETIF_MSG_TIMER | NETIF_MSG_TX_ERR | NETIF_MSG_RX_ERR
Stephen Hemminger3be92a72006-01-17 13:43:17 -080085 | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070086
Stephen Hemminger793b8832005-09-14 16:06:14 -070087static int debug = -1; /* defaults above */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070088module_param(debug, int, 0);
89MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
90
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -080091static int copybreak __read_mostly = 256;
92module_param(copybreak, int, 0);
93MODULE_PARM_DESC(copybreak, "Receive copy threshold");
94
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -080095static int disable_msi = 0;
96module_param(disable_msi, int, 0);
97MODULE_PARM_DESC(disable_msi, "Disable Message Signaled Interrupt (MSI)");
98
Stephen Hemmingercd28ab62005-08-16 16:36:49 -070099static const struct pci_device_id sky2_id_table[] = {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700100 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9000) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700101 { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, 0x9E00) },
102 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b00) },
103 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) },
104 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4340) },
105 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4341) },
106 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4342) },
107 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4343) },
108 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4344) },
109 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4345) },
110 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4346) },
111 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4347) },
112 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4350) },
113 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4351) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800114 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4352) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700115 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4360) },
116 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4361) },
117 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4362) },
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800118 { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4363) },
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700119 { 0 }
120};
Stephen Hemminger793b8832005-09-14 16:06:14 -0700121
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700122MODULE_DEVICE_TABLE(pci, sky2_id_table);
123
124/* Avoid conditionals by using array */
125static const unsigned txqaddr[] = { Q_XA1, Q_XA2 };
126static const unsigned rxqaddr[] = { Q_R1, Q_R2 };
127
Stephen Hemminger92f965e2005-12-09 11:34:53 -0800128/* This driver supports yukon2 chipset only */
129static const char *yukon2_name[] = {
130 "XL", /* 0xb3 */
131 "EC Ultra", /* 0xb4 */
132 "UNKNOWN", /* 0xb5 */
133 "EC", /* 0xb6 */
134 "FE", /* 0xb7 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700135};
136
Stephen Hemminger793b8832005-09-14 16:06:14 -0700137/* Access to external PHY */
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800138static int gm_phy_write(struct sky2_hw *hw, unsigned port, u16 reg, u16 val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700139{
140 int i;
141
142 gma_write16(hw, port, GM_SMI_DATA, val);
143 gma_write16(hw, port, GM_SMI_CTRL,
144 GM_SMI_CT_PHY_AD(PHY_ADDR_MARV) | GM_SMI_CT_REG_AD(reg));
145
146 for (i = 0; i < PHY_RETRIES; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700147 if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800148 return 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700149 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700150 }
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800151
Stephen Hemminger793b8832005-09-14 16:06:14 -0700152 printk(KERN_WARNING PFX "%s: phy write timeout\n", hw->dev[port]->name);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800153 return -ETIMEDOUT;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700154}
155
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800156static int __gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg, u16 *val)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700157{
158 int i;
159
Stephen Hemminger793b8832005-09-14 16:06:14 -0700160 gma_write16(hw, port, GM_SMI_CTRL, GM_SMI_CT_PHY_AD(PHY_ADDR_MARV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700161 | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
162
163 for (i = 0; i < PHY_RETRIES; i++) {
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800164 if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL) {
165 *val = gma_read16(hw, port, GM_SMI_DATA);
166 return 0;
167 }
168
Stephen Hemminger793b8832005-09-14 16:06:14 -0700169 udelay(1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700170 }
171
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800172 return -ETIMEDOUT;
173}
174
175static u16 gm_phy_read(struct sky2_hw *hw, unsigned port, u16 reg)
176{
177 u16 v;
178
179 if (__gm_phy_read(hw, port, reg, &v) != 0)
180 printk(KERN_WARNING PFX "%s: phy read timeout\n", hw->dev[port]->name);
181 return v;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700182}
183
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700184static int sky2_set_power_state(struct sky2_hw *hw, pci_power_t state)
185{
186 u16 power_control;
187 u32 reg1;
188 int vaux;
189 int ret = 0;
190
191 pr_debug("sky2_set_power_state %d\n", state);
192 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
193
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800194 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_PMC);
Stephen Hemminger08c06d82006-01-30 11:37:54 -0800195 vaux = (sky2_read16(hw, B0_CTST) & Y2_VAUX_AVAIL) &&
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700196 (power_control & PCI_PM_CAP_PME_D3cold);
197
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800198 power_control = sky2_pci_read16(hw, hw->pm_cap + PCI_PM_CTRL);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700199
200 power_control |= PCI_PM_CTRL_PME_STATUS;
201 power_control &= ~(PCI_PM_CTRL_STATE_MASK);
202
203 switch (state) {
204 case PCI_D0:
205 /* switch power to VCC (WA for VAUX problem) */
206 sky2_write8(hw, B0_POWER_CTRL,
207 PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
208
209 /* disable Core Clock Division, */
210 sky2_write32(hw, B2_Y2_CLK_CTRL, Y2_CLK_DIV_DIS);
211
212 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
213 /* enable bits are inverted */
214 sky2_write8(hw, B2_Y2_CLK_GATE,
215 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
216 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
217 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
218 else
219 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
220
221 /* Turn off phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800222 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700223 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
224
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700225 /* looks like this XL is back asswards .. */
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700226 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1) {
227 reg1 |= PCI_Y2_PHY1_COMA;
228 if (hw->ports > 1)
229 reg1 |= PCI_Y2_PHY2_COMA;
230 }
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800231
232 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800233 sky2_pci_write32(hw, PCI_DEV_REG3, 0);
234 reg1 = sky2_pci_read32(hw, PCI_DEV_REG4);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800235 reg1 &= P_ASPM_CONTROL_MSK;
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800236 sky2_pci_write32(hw, PCI_DEV_REG4, reg1);
237 sky2_pci_write32(hw, PCI_DEV_REG5, 0);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800238 }
239
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800240 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800241
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700242 break;
243
244 case PCI_D3hot:
245 case PCI_D3cold:
246 /* Turn on phy power saving */
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800247 reg1 = sky2_pci_read32(hw, PCI_DEV_REG1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700248 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
249 reg1 &= ~(PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
250 else
251 reg1 |= (PCI_Y2_PHY1_POWD | PCI_Y2_PHY2_POWD);
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800252 sky2_pci_write32(hw, PCI_DEV_REG1, reg1);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700253
254 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev > 1)
255 sky2_write8(hw, B2_Y2_CLK_GATE, 0);
256 else
257 /* enable bits are inverted */
258 sky2_write8(hw, B2_Y2_CLK_GATE,
259 Y2_PCI_CLK_LNK1_DIS | Y2_COR_CLK_LNK1_DIS |
260 Y2_CLK_GAT_LNK1_DIS | Y2_PCI_CLK_LNK2_DIS |
261 Y2_COR_CLK_LNK2_DIS | Y2_CLK_GAT_LNK2_DIS);
262
263 /* switch power to VAUX */
264 if (vaux && state != PCI_D3cold)
265 sky2_write8(hw, B0_POWER_CTRL,
266 (PC_VAUX_ENA | PC_VCC_ENA |
267 PC_VAUX_ON | PC_VCC_OFF));
268 break;
269 default:
270 printk(KERN_ERR PFX "Unknown power state %d\n", state);
271 ret = -1;
272 }
273
Stephen Hemminger56a645c2006-02-22 11:45:02 -0800274 sky2_pci_write16(hw, hw->pm_cap + PCI_PM_CTRL, power_control);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -0700275 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
276 return ret;
277}
278
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700279static void sky2_phy_reset(struct sky2_hw *hw, unsigned port)
280{
281 u16 reg;
282
283 /* disable all GMAC IRQ's */
284 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
285 /* disable PHY IRQs */
286 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700287
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700288 gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
289 gma_write16(hw, port, GM_MC_ADDR_H2, 0);
290 gma_write16(hw, port, GM_MC_ADDR_H3, 0);
291 gma_write16(hw, port, GM_MC_ADDR_H4, 0);
292
293 reg = gma_read16(hw, port, GM_RX_CTRL);
294 reg |= GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA;
295 gma_write16(hw, port, GM_RX_CTRL, reg);
296}
297
298static void sky2_phy_init(struct sky2_hw *hw, unsigned port)
299{
300 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700301 u16 ctrl, ct1000, adv, pg, ledctrl, ledover;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700302
Stephen Hemminger793b8832005-09-14 16:06:14 -0700303 if (sky2->autoneg == AUTONEG_ENABLE && hw->chip_id != CHIP_ID_YUKON_XL) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700304 u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
305
306 ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
Stephen Hemminger793b8832005-09-14 16:06:14 -0700307 PHY_M_EC_MAC_S_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700308 ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
309
310 if (hw->chip_id == CHIP_ID_YUKON_EC)
311 ectrl |= PHY_M_EC_DSC_2(2) | PHY_M_EC_DOWN_S_ENA;
312 else
313 ectrl |= PHY_M_EC_M_DSC(2) | PHY_M_EC_S_DSC(3);
314
315 gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
316 }
317
318 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
319 if (hw->copper) {
320 if (hw->chip_id == CHIP_ID_YUKON_FE) {
321 /* enable automatic crossover */
322 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO) >> 1;
323 } else {
324 /* disable energy detect */
325 ctrl &= ~PHY_M_PC_EN_DET_MSK;
326
327 /* enable automatic crossover */
328 ctrl |= PHY_M_PC_MDI_XMODE(PHY_M_PC_ENA_AUTO);
329
330 if (sky2->autoneg == AUTONEG_ENABLE &&
331 hw->chip_id == CHIP_ID_YUKON_XL) {
332 ctrl &= ~PHY_M_PC_DSC_MSK;
333 ctrl |= PHY_M_PC_DSC(2) | PHY_M_PC_DOWN_S_ENA;
334 }
335 }
336 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
337 } else {
338 /* workaround for deviation #4.88 (CRC errors) */
339 /* disable Automatic Crossover */
340
341 ctrl &= ~PHY_M_PC_MDIX_MSK;
342 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
343
344 if (hw->chip_id == CHIP_ID_YUKON_XL) {
345 /* Fiber: select 1000BASE-X only mode MAC Specific Ctrl Reg. */
346 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 2);
347 ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
348 ctrl &= ~PHY_M_MAC_MD_MSK;
349 ctrl |= PHY_M_MAC_MODE_SEL(PHY_M_MAC_MD_1000BX);
350 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
351
352 /* select page 1 to access Fiber registers */
353 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 1);
354 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700355 }
356
357 ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
358 if (sky2->autoneg == AUTONEG_DISABLE)
359 ctrl &= ~PHY_CT_ANE;
360 else
361 ctrl |= PHY_CT_ANE;
362
363 ctrl |= PHY_CT_RESET;
364 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
365
366 ctrl = 0;
367 ct1000 = 0;
368 adv = PHY_AN_CSMA;
369
370 if (sky2->autoneg == AUTONEG_ENABLE) {
371 if (hw->copper) {
372 if (sky2->advertising & ADVERTISED_1000baseT_Full)
373 ct1000 |= PHY_M_1000C_AFD;
374 if (sky2->advertising & ADVERTISED_1000baseT_Half)
375 ct1000 |= PHY_M_1000C_AHD;
376 if (sky2->advertising & ADVERTISED_100baseT_Full)
377 adv |= PHY_M_AN_100_FD;
378 if (sky2->advertising & ADVERTISED_100baseT_Half)
379 adv |= PHY_M_AN_100_HD;
380 if (sky2->advertising & ADVERTISED_10baseT_Full)
381 adv |= PHY_M_AN_10_FD;
382 if (sky2->advertising & ADVERTISED_10baseT_Half)
383 adv |= PHY_M_AN_10_HD;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700384 } else /* special defines for FIBER (88E1011S only) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700385 adv |= PHY_M_AN_1000X_AHD | PHY_M_AN_1000X_AFD;
386
387 /* Set Flow-control capabilities */
388 if (sky2->tx_pause && sky2->rx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700389 adv |= PHY_AN_PAUSE_CAP; /* symmetric */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700390 else if (sky2->rx_pause && !sky2->tx_pause)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700391 adv |= PHY_AN_PAUSE_ASYM | PHY_AN_PAUSE_CAP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700392 else if (!sky2->rx_pause && sky2->tx_pause)
393 adv |= PHY_AN_PAUSE_ASYM; /* local */
394
395 /* Restart Auto-negotiation */
396 ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
397 } else {
398 /* forced speed/duplex settings */
399 ct1000 = PHY_M_1000C_MSE;
400
401 if (sky2->duplex == DUPLEX_FULL)
402 ctrl |= PHY_CT_DUP_MD;
403
404 switch (sky2->speed) {
405 case SPEED_1000:
406 ctrl |= PHY_CT_SP1000;
407 break;
408 case SPEED_100:
409 ctrl |= PHY_CT_SP100;
410 break;
411 }
412
413 ctrl |= PHY_CT_RESET;
414 }
415
416 if (hw->chip_id != CHIP_ID_YUKON_FE)
417 gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
418
419 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
420 gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
421
422 /* Setup Phy LED's */
423 ledctrl = PHY_M_LED_PULS_DUR(PULS_170MS);
424 ledover = 0;
425
426 switch (hw->chip_id) {
427 case CHIP_ID_YUKON_FE:
428 /* on 88E3082 these bits are at 11..9 (shifted left) */
429 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) << 1;
430
431 ctrl = gm_phy_read(hw, port, PHY_MARV_FE_LED_PAR);
432
433 /* delete ACT LED control bits */
434 ctrl &= ~PHY_M_FELP_LED1_MSK;
435 /* change ACT LED control to blink mode */
436 ctrl |= PHY_M_FELP_LED1_CTRL(LED_PAR_CTRL_ACT_BL);
437 gm_phy_write(hw, port, PHY_MARV_FE_LED_PAR, ctrl);
438 break;
439
440 case CHIP_ID_YUKON_XL:
Stephen Hemminger793b8832005-09-14 16:06:14 -0700441 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700442
443 /* select page 3 to access LED control register */
444 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
445
446 /* set LED Function Control register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700447 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, (PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
448 PHY_M_LEDC_INIT_CTRL(7) | /* 10 Mbps */
449 PHY_M_LEDC_STA1_CTRL(7) | /* 100 Mbps */
450 PHY_M_LEDC_STA0_CTRL(7))); /* 1000 Mbps */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700451
452 /* set Polarity Control register */
453 gm_phy_write(hw, port, PHY_MARV_PHY_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700454 (PHY_M_POLC_LS1_P_MIX(4) |
455 PHY_M_POLC_IS0_P_MIX(4) |
456 PHY_M_POLC_LOS_CTRL(2) |
457 PHY_M_POLC_INIT_CTRL(2) |
458 PHY_M_POLC_STA1_CTRL(2) |
459 PHY_M_POLC_STA0_CTRL(2)));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700460
461 /* restore page register */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700462 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700463 break;
464
465 default:
466 /* set Tx LED (LED_TX) to blink mode on Rx OR Tx activity */
467 ledctrl |= PHY_M_LED_BLINK_RT(BLINK_84MS) | PHY_M_LEDC_TX_CTRL;
468 /* turn off the Rx LED (LED_RX) */
469 ledover |= PHY_M_LED_MO_RX(MO_LED_OFF);
470 }
471
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800472 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
473 /* apply fixes in PHY AFE */
474 gm_phy_write(hw, port, 22, 255);
475 /* increase differential signal amplitude in 10BASE-T */
476 gm_phy_write(hw, port, 24, 0xaa99);
477 gm_phy_write(hw, port, 23, 0x2011);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700478
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800479 /* fix for IEEE A/B Symmetry failure in 1000BASE-T */
480 gm_phy_write(hw, port, 24, 0xa204);
481 gm_phy_write(hw, port, 23, 0x2002);
482
483 /* set page register to 0 */
484 gm_phy_write(hw, port, 22, 0);
485 } else {
486 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
487
488 if (sky2->autoneg == AUTONEG_DISABLE || sky2->speed == SPEED_100) {
489 /* turn on 100 Mbps LED (LED_LINK100) */
490 ledover |= PHY_M_LED_MO_100(MO_LED_ON);
491 }
492
493 if (ledover)
494 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
495
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700496 }
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700497 /* Enable phy interrupt on auto-negotiation complete (or link up) */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700498 if (sky2->autoneg == AUTONEG_ENABLE)
499 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_COMPL);
500 else
501 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
502}
503
Stephen Hemminger1b537562005-12-20 15:08:07 -0800504/* Force a renegotiation */
505static void sky2_phy_reinit(struct sky2_port *sky2)
506{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800507 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800508 sky2_phy_init(sky2->hw, sky2->port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800509 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger1b537562005-12-20 15:08:07 -0800510}
511
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700512static void sky2_mac_init(struct sky2_hw *hw, unsigned port)
513{
514 struct sky2_port *sky2 = netdev_priv(hw->dev[port]);
515 u16 reg;
516 int i;
517 const u8 *addr = hw->dev[port]->dev_addr;
518
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800519 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
520 sky2_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_CLR|GPC_ENA_PAUSE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700521
522 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
523
Stephen Hemminger793b8832005-09-14 16:06:14 -0700524 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0 && port == 1) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700525 /* WA DEV_472 -- looks like crossed wires on port 2 */
526 /* clear GMAC 1 Control reset */
527 sky2_write8(hw, SK_REG(0, GMAC_CTRL), GMC_RST_CLR);
528 do {
529 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_SET);
530 sky2_write8(hw, SK_REG(1, GMAC_CTRL), GMC_RST_CLR);
531 } while (gm_phy_read(hw, 1, PHY_MARV_ID0) != PHY_MARV_ID0_VAL ||
532 gm_phy_read(hw, 1, PHY_MARV_ID1) != PHY_MARV_ID1_Y2 ||
533 gm_phy_read(hw, 1, PHY_MARV_INT_MASK) != 0);
534 }
535
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700536 if (sky2->autoneg == AUTONEG_DISABLE) {
537 reg = gma_read16(hw, port, GM_GP_CTRL);
538 reg |= GM_GPCR_AU_ALL_DIS;
539 gma_write16(hw, port, GM_GP_CTRL, reg);
540 gma_read16(hw, port, GM_GP_CTRL);
541
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700542 switch (sky2->speed) {
543 case SPEED_1000:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800544 reg &= ~GM_GPCR_SPEED_100;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700545 reg |= GM_GPCR_SPEED_1000;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800546 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700547 case SPEED_100:
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800548 reg &= ~GM_GPCR_SPEED_1000;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700549 reg |= GM_GPCR_SPEED_100;
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -0800550 break;
551 case SPEED_10:
552 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
553 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700554 }
555
556 if (sky2->duplex == DUPLEX_FULL)
557 reg |= GM_GPCR_DUP_FULL;
558 } else
559 reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
560
561 if (!sky2->tx_pause && !sky2->rx_pause) {
562 sky2_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700563 reg |=
564 GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
565 } else if (sky2->tx_pause && !sky2->rx_pause) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700566 /* disable Rx flow-control */
567 reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
568 }
569
570 gma_write16(hw, port, GM_GP_CTRL, reg);
571
Stephen Hemminger793b8832005-09-14 16:06:14 -0700572 sky2_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700573
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800574 spin_lock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700575 sky2_phy_init(hw, port);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800576 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700577
578 /* MIB clear */
579 reg = gma_read16(hw, port, GM_PHY_ADDR);
580 gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
581
582 for (i = 0; i < GM_MIB_CNT_SIZE; i++)
Stephen Hemminger793b8832005-09-14 16:06:14 -0700583 gma_read16(hw, port, GM_MIB_CNT_BASE + 8 * i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700584 gma_write16(hw, port, GM_PHY_ADDR, reg);
585
586 /* transmit control */
587 gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
588
589 /* receive control reg: unicast + multicast + no FCS */
590 gma_write16(hw, port, GM_RX_CTRL,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700591 GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700592
593 /* transmit flow control */
594 gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
595
596 /* transmit parameter */
597 gma_write16(hw, port, GM_TX_PARAM,
598 TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
599 TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
600 TX_IPG_JAM_DATA(TX_IPG_JAM_DEF) |
601 TX_BACK_OFF_LIM(TX_BOF_LIM_DEF));
602
603 /* serial mode register */
604 reg = DATA_BLIND_VAL(DATA_BLIND_DEF) |
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700605 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700606
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700607 if (hw->dev[port]->mtu > ETH_DATA_LEN)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700608 reg |= GM_SMOD_JUMBO_ENA;
609
610 gma_write16(hw, port, GM_SERIAL_MODE, reg);
611
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700612 /* virtual address for data */
613 gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
614
Stephen Hemminger793b8832005-09-14 16:06:14 -0700615 /* physical address: used for pause frames */
616 gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
617
618 /* ignore counter overflows */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700619 gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
620 gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
621 gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
622
623 /* Configure Rx MAC FIFO */
624 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800625 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T),
626 GMF_OPER_ON | GMF_RX_F_FL_ON);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700627
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700628 /* Flush Rx MAC FIFO on any flow control or error */
shemminger@osdl.org42eeea02005-11-30 11:45:13 -0800629 sky2_write16(hw, SK_REG(port, RX_GMF_FL_MSK), GMR_FS_ANY_ERR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700630
Stephen Hemminger793b8832005-09-14 16:06:14 -0700631 /* Set threshold to 0xa (64 bytes)
632 * ASF disabled so no need to do WA dev #4.30
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700633 */
634 sky2_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF);
635
636 /* Configure Tx MAC FIFO */
637 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
638 sky2_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -0800639
640 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
641 sky2_write8(hw, SK_REG(port, RX_GMF_LP_THR), 768/8);
642 sky2_write8(hw, SK_REG(port, RX_GMF_UP_THR), 1024/8);
643 if (hw->dev[port]->mtu > ETH_DATA_LEN) {
644 /* set Tx GMAC FIFO Almost Empty Threshold */
645 sky2_write32(hw, SK_REG(port, TX_GMF_AE_THR), 0x180);
646 /* Disable Store & Forward mode for TX */
647 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_STFW_DIS);
648 }
649 }
650
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700651}
652
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800653/* Assign Ram Buffer allocation.
654 * start and end are in units of 4k bytes
655 * ram registers are in units of 64bit words
656 */
657static void sky2_ramset(struct sky2_hw *hw, u16 q, u8 startk, u8 endk)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700658{
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800659 u32 start, end;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700660
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800661 start = startk * 4096/8;
662 end = (endk * 4096/8) - 1;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700663
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700664 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
665 sky2_write32(hw, RB_ADDR(q, RB_START), start);
666 sky2_write32(hw, RB_ADDR(q, RB_END), end);
667 sky2_write32(hw, RB_ADDR(q, RB_WP), start);
668 sky2_write32(hw, RB_ADDR(q, RB_RP), start);
669
670 if (q == Q_R1 || q == Q_R2) {
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800671 u32 space = (endk - startk) * 4096/8;
672 u32 tp = space - space/4;
Stephen Hemminger793b8832005-09-14 16:06:14 -0700673
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800674 /* On receive queue's set the thresholds
675 * give receiver priority when > 3/4 full
676 * send pause when down to 2K
677 */
678 sky2_write32(hw, RB_ADDR(q, RB_RX_UTHP), tp);
679 sky2_write32(hw, RB_ADDR(q, RB_RX_LTHP), space/2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700680
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -0800681 tp = space - 2048/8;
682 sky2_write32(hw, RB_ADDR(q, RB_RX_UTPP), tp);
683 sky2_write32(hw, RB_ADDR(q, RB_RX_LTPP), space/4);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700684 } else {
685 /* Enable store & forward on Tx queue's because
686 * Tx FIFO is only 1K on Yukon
687 */
688 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
689 }
690
691 sky2_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700692 sky2_read8(hw, RB_ADDR(q, RB_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700693}
694
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700695/* Setup Bus Memory Interface */
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800696static void sky2_qset(struct sky2_hw *hw, u16 q)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700697{
698 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_CLR_RESET);
699 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_OPER_INIT);
700 sky2_write32(hw, Q_ADDR(q, Q_CSR), BMU_FIFO_OP_ON);
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800701 sky2_write32(hw, Q_ADDR(q, Q_WM), BMU_WM_DEFAULT);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700702}
703
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700704/* Setup prefetch unit registers. This is the interface between
705 * hardware and driver list elements
706 */
Stephen Hemminger8cc048e2005-12-09 11:35:07 -0800707static void sky2_prefetch_init(struct sky2_hw *hw, u32 qaddr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700708 u64 addr, u32 last)
709{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700710 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
711 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_RST_CLR);
712 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_HI), addr >> 32);
713 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_ADDR_LO), (u32) addr);
714 sky2_write16(hw, Y2_QADDR(qaddr, PREF_UNIT_LAST_IDX), last);
715 sky2_write32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL), PREF_UNIT_OP_ON);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700716
717 sky2_read32(hw, Y2_QADDR(qaddr, PREF_UNIT_CTRL));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700718}
719
Stephen Hemminger793b8832005-09-14 16:06:14 -0700720static inline struct sky2_tx_le *get_tx_le(struct sky2_port *sky2)
721{
722 struct sky2_tx_le *le = sky2->tx_le + sky2->tx_prod;
723
724 sky2->tx_prod = (sky2->tx_prod + 1) % TX_RING_SIZE;
725 return le;
726}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700727
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800728/* Update chip's next pointer */
729static inline void sky2_put_idx(struct sky2_hw *hw, unsigned q, u16 idx)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700730{
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800731 wmb();
Stephen Hemminger290d4de2006-03-20 15:48:15 -0800732 sky2_write16(hw, Y2_QADDR(q, PREF_UNIT_PUT_IDX), idx);
Stephen Hemminger762c2de2006-01-17 13:43:14 -0800733 mmiowb();
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700734}
735
Stephen Hemminger793b8832005-09-14 16:06:14 -0700736
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700737static inline struct sky2_rx_le *sky2_next_rx(struct sky2_port *sky2)
738{
739 struct sky2_rx_le *le = sky2->rx_le + sky2->rx_put;
740 sky2->rx_put = (sky2->rx_put + 1) % RX_LE_SIZE;
741 return le;
742}
743
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800744/* Return high part of DMA address (could be 32 or 64 bit) */
745static inline u32 high32(dma_addr_t a)
746{
Stephen Hemmingera0361192006-01-17 13:43:16 -0800747 return sizeof(a) > sizeof(u32) ? (a >> 16) >> 16 : 0;
shemminger@osdl.orga018e332005-11-30 11:45:16 -0800748}
749
Stephen Hemminger793b8832005-09-14 16:06:14 -0700750/* Build description to hardware about buffer */
Stephen Hemminger28bd1812006-01-17 13:43:19 -0800751static void sky2_rx_add(struct sky2_port *sky2, dma_addr_t map)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700752{
753 struct sky2_rx_le *le;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800754 u32 hi = high32(map);
755 u16 len = sky2->rx_bufsize;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700756
Stephen Hemminger793b8832005-09-14 16:06:14 -0700757 if (sky2->rx_addr64 != hi) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700758 le = sky2_next_rx(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700759 le->addr = cpu_to_le32(hi);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700760 le->ctrl = 0;
761 le->opcode = OP_ADDR64 | HW_OWNER;
Stephen Hemminger734d1862005-12-09 11:35:00 -0800762 sky2->rx_addr64 = high32(map + len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700763 }
Stephen Hemminger793b8832005-09-14 16:06:14 -0700764
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700765 le = sky2_next_rx(sky2);
Stephen Hemminger734d1862005-12-09 11:35:00 -0800766 le->addr = cpu_to_le32((u32) map);
767 le->length = cpu_to_le16(len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700768 le->ctrl = 0;
769 le->opcode = OP_PACKET | HW_OWNER;
770}
771
Stephen Hemminger793b8832005-09-14 16:06:14 -0700772
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700773/* Tell chip where to start receive checksum.
774 * Actually has two checksums, but set both same to avoid possible byte
775 * order problems.
776 */
Stephen Hemminger793b8832005-09-14 16:06:14 -0700777static void rx_set_checksum(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700778{
779 struct sky2_rx_le *le;
780
Stephen Hemminger793b8832005-09-14 16:06:14 -0700781 le = sky2_next_rx(sky2);
782 le->addr = (ETH_HLEN << 16) | ETH_HLEN;
783 le->ctrl = 0;
784 le->opcode = OP_TCPSTART | HW_OWNER;
785
Stephen Hemminger793b8832005-09-14 16:06:14 -0700786 sky2_write32(sky2->hw,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700787 Q_ADDR(rxqaddr[sky2->port], Q_CSR),
788 sky2->rx_csum ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
789
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700790}
791
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700792/*
793 * The RX Stop command will not work for Yukon-2 if the BMU does not
794 * reach the end of packet and since we can't make sure that we have
795 * incoming data, we must reset the BMU while it is not doing a DMA
796 * transfer. Since it is possible that the RX path is still active,
797 * the RX RAM buffer will be stopped first, so any possible incoming
798 * data will not trigger a DMA. After the RAM buffer is stopped, the
799 * BMU is polled until any DMA in progress is ended and only then it
800 * will be reset.
801 */
802static void sky2_rx_stop(struct sky2_port *sky2)
803{
804 struct sky2_hw *hw = sky2->hw;
805 unsigned rxq = rxqaddr[sky2->port];
806 int i;
807
808 /* disable the RAM Buffer receive queue */
809 sky2_write8(hw, RB_ADDR(rxq, RB_CTRL), RB_DIS_OP_MD);
810
811 for (i = 0; i < 0xffff; i++)
812 if (sky2_read8(hw, RB_ADDR(rxq, Q_RSL))
813 == sky2_read8(hw, RB_ADDR(rxq, Q_RL)))
814 goto stopped;
815
816 printk(KERN_WARNING PFX "%s: receiver stop failed\n",
817 sky2->netdev->name);
818stopped:
819 sky2_write32(hw, Q_ADDR(rxq, Q_CSR), BMU_RST_SET | BMU_FIFO_RST);
820
821 /* reset the Rx prefetch unit */
822 sky2_write32(hw, Y2_QADDR(rxq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
823}
Stephen Hemminger793b8832005-09-14 16:06:14 -0700824
shemminger@osdl.orgd571b692005-10-26 12:16:09 -0700825/* Clean out receive buffer area, assumes receiver hardware stopped */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700826static void sky2_rx_clean(struct sky2_port *sky2)
827{
828 unsigned i;
829
830 memset(sky2->rx_le, 0, RX_LE_BYTES);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700831 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700832 struct ring_info *re = sky2->rx_ring + i;
833
834 if (re->skb) {
Stephen Hemminger793b8832005-09-14 16:06:14 -0700835 pci_unmap_single(sky2->hw->pdev,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800836 re->mapaddr, sky2->rx_bufsize,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700837 PCI_DMA_FROMDEVICE);
838 kfree_skb(re->skb);
839 re->skb = NULL;
840 }
841 }
842}
843
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800844/* Basic MII support */
845static int sky2_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
846{
847 struct mii_ioctl_data *data = if_mii(ifr);
848 struct sky2_port *sky2 = netdev_priv(dev);
849 struct sky2_hw *hw = sky2->hw;
850 int err = -EOPNOTSUPP;
851
852 if (!netif_running(dev))
853 return -ENODEV; /* Phy still in reset */
854
855 switch(cmd) {
856 case SIOCGMIIPHY:
857 data->phy_id = PHY_ADDR_MARV;
858
859 /* fallthru */
860 case SIOCGMIIREG: {
861 u16 val = 0;
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800862
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800863 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800864 err = __gm_phy_read(hw, sky2->port, data->reg_num & 0x1f, &val);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800865 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -0800866
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800867 data->val_out = val;
868 break;
869 }
870
871 case SIOCSMIIREG:
872 if (!capable(CAP_NET_ADMIN))
873 return -EPERM;
874
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800875 spin_lock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800876 err = gm_phy_write(hw, sky2->port, data->reg_num & 0x1f,
877 data->val_in);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800878 spin_unlock_bh(&sky2->phy_lock);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -0800879 break;
880 }
881 return err;
882}
883
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700884#ifdef SKY2_VLAN_TAG_USED
885static void sky2_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
886{
887 struct sky2_port *sky2 = netdev_priv(dev);
888 struct sky2_hw *hw = sky2->hw;
889 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700890
Stephen Hemminger302d1252006-01-17 13:43:20 -0800891 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700892
893 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_ON);
894 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_ON);
895 sky2->vlgrp = grp;
896
Stephen Hemminger302d1252006-01-17 13:43:20 -0800897 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700898}
899
900static void sky2_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
901{
902 struct sky2_port *sky2 = netdev_priv(dev);
903 struct sky2_hw *hw = sky2->hw;
904 u16 port = sky2->port;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700905
Stephen Hemminger302d1252006-01-17 13:43:20 -0800906 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700907
908 sky2_write32(hw, SK_REG(port, RX_GMF_CTRL_T), RX_VLAN_STRIP_OFF);
909 sky2_write32(hw, SK_REG(port, TX_GMF_CTRL_T), TX_VLAN_TAG_OFF);
910 if (sky2->vlgrp)
911 sky2->vlgrp->vlan_devices[vid] = NULL;
912
Stephen Hemminger302d1252006-01-17 13:43:20 -0800913 spin_unlock_bh(&sky2->tx_lock);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -0700914}
915#endif
916
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700917/*
Stephen Hemminger82788c72006-01-17 13:43:10 -0800918 * It appears the hardware has a bug in the FIFO logic that
919 * cause it to hang if the FIFO gets overrun and the receive buffer
920 * is not aligned. ALso alloc_skb() won't align properly if slab
921 * debugging is enabled.
922 */
923static inline struct sk_buff *sky2_alloc_skb(unsigned int size, gfp_t gfp_mask)
924{
925 struct sk_buff *skb;
926
927 skb = alloc_skb(size + RX_SKB_ALIGN, gfp_mask);
928 if (likely(skb)) {
929 unsigned long p = (unsigned long) skb->data;
930 skb_reserve(skb,
931 ((p + RX_SKB_ALIGN - 1) & ~(RX_SKB_ALIGN - 1)) - p);
932 }
933
934 return skb;
935}
936
937/*
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700938 * Allocate and setup receiver buffer pool.
939 * In case of 64 bit dma, there are 2X as many list elements
940 * available as ring entries
941 * and need to reserve one list element so we don't wrap around.
942 */
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700943static int sky2_rx_start(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700944{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700945 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700946 unsigned rxq = rxqaddr[sky2->port];
947 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700948
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700949 sky2->rx_put = sky2->rx_next = 0;
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -0800950 sky2_qset(hw, rxq);
Stephen Hemminger977bdf02006-02-22 11:44:58 -0800951
952 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev >= 2) {
953 /* MAC Rx RAM Read is controlled by hardware */
954 sky2_write32(hw, Q_ADDR(rxq, Q_F), F_M_RX_RAM_DIS);
955 }
956
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700957 sky2_prefetch_init(hw, rxq, sky2->rx_le_map, RX_LE_SIZE - 1);
958
959 rx_set_checksum(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -0700960 for (i = 0; i < sky2->rx_pending; i++) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700961 struct ring_info *re = sky2->rx_ring + i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700962
Stephen Hemminger82788c72006-01-17 13:43:10 -0800963 re->skb = sky2_alloc_skb(sky2->rx_bufsize, GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700964 if (!re->skb)
965 goto nomem;
966
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700967 re->mapaddr = pci_map_single(hw->pdev, re->skb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -0800968 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
969 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700970 }
971
Stephen Hemminger70f1be42006-03-07 11:06:37 -0800972 /* Truncate oversize frames */
973 sky2_write16(hw, SK_REG(sky2->port, RX_GMF_TR_THR), sky2->rx_bufsize - 8);
974 sky2_write32(hw, SK_REG(sky2->port, RX_GMF_CTRL_T), RX_TRUNC_ON);
975
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -0700976 /* Tell chip about available buffers */
977 sky2_write16(hw, Y2_QADDR(rxq, PREF_UNIT_PUT_IDX), sky2->rx_put);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700978 return 0;
979nomem:
980 sky2_rx_clean(sky2);
981 return -ENOMEM;
982}
983
984/* Bring up network interface. */
985static int sky2_up(struct net_device *dev)
986{
987 struct sky2_port *sky2 = netdev_priv(dev);
988 struct sky2_hw *hw = sky2->hw;
989 unsigned port = sky2->port;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -0800990 u32 ramsize, rxspace, imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -0700991 int err = -ENOMEM;
992
993 if (netif_msg_ifup(sky2))
994 printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
995
996 /* must be power of 2 */
997 sky2->tx_le = pci_alloc_consistent(hw->pdev,
Stephen Hemminger793b8832005-09-14 16:06:14 -0700998 TX_RING_SIZE *
999 sizeof(struct sky2_tx_le),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001000 &sky2->tx_le_map);
1001 if (!sky2->tx_le)
1002 goto err_out;
1003
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001004 sky2->tx_ring = kcalloc(TX_RING_SIZE, sizeof(struct tx_ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001005 GFP_KERNEL);
1006 if (!sky2->tx_ring)
1007 goto err_out;
1008 sky2->tx_prod = sky2->tx_cons = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001009
1010 sky2->rx_le = pci_alloc_consistent(hw->pdev, RX_LE_BYTES,
1011 &sky2->rx_le_map);
1012 if (!sky2->rx_le)
1013 goto err_out;
1014 memset(sky2->rx_le, 0, RX_LE_BYTES);
1015
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001016 sky2->rx_ring = kcalloc(sky2->rx_pending, sizeof(struct ring_info),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001017 GFP_KERNEL);
1018 if (!sky2->rx_ring)
1019 goto err_out;
1020
1021 sky2_mac_init(hw, port);
1022
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001023 /* Determine available ram buffer space (in 4K blocks).
1024 * Note: not sure about the FE setting below yet
1025 */
1026 if (hw->chip_id == CHIP_ID_YUKON_FE)
1027 ramsize = 4;
1028 else
1029 ramsize = sky2_read8(hw, B2_E_0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001030
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001031 /* Give transmitter one third (rounded up) */
1032 rxspace = ramsize - (ramsize + 2) / 3;
1033
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001034 sky2_ramset(hw, rxqaddr[port], 0, rxspace);
Stephen Hemminger1c28f6b2006-01-17 13:43:13 -08001035 sky2_ramset(hw, txqaddr[port], rxspace, ramsize);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001036
Stephen Hemminger793b8832005-09-14 16:06:14 -07001037 /* Make sure SyncQ is disabled */
1038 sky2_write8(hw, RB_ADDR(port == 0 ? Q_XS1 : Q_XS2, RB_CTRL),
1039 RB_RST_SET);
1040
shemminger@osdl.orgaf4ed7e2005-11-30 11:45:21 -08001041 sky2_qset(hw, txqaddr[port]);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001042
Stephen Hemminger977bdf02006-02-22 11:44:58 -08001043 /* Set almost empty threshold */
1044 if (hw->chip_id == CHIP_ID_YUKON_EC_U && hw->chip_rev == 1)
1045 sky2_write16(hw, Q_ADDR(txqaddr[port], Q_AL), 0x1a0);
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001046
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001047 sky2_prefetch_init(hw, txqaddr[port], sky2->tx_le_map,
1048 TX_RING_SIZE - 1);
1049
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001050 err = sky2_rx_start(sky2);
1051 if (err)
1052 goto err_out;
1053
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001054 /* Enable interrupts from phy/mac for port */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001055 imask = sky2_read32(hw, B0_IMSK);
1056 imask |= (port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1057 sky2_write32(hw, B0_IMSK, imask);
1058
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001059 return 0;
1060
1061err_out:
Stephen Hemminger1b537562005-12-20 15:08:07 -08001062 if (sky2->rx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001063 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1064 sky2->rx_le, sky2->rx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001065 sky2->rx_le = NULL;
1066 }
1067 if (sky2->tx_le) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001068 pci_free_consistent(hw->pdev,
1069 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1070 sky2->tx_le, sky2->tx_le_map);
Stephen Hemminger1b537562005-12-20 15:08:07 -08001071 sky2->tx_le = NULL;
1072 }
1073 kfree(sky2->tx_ring);
1074 kfree(sky2->rx_ring);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001075
Stephen Hemminger1b537562005-12-20 15:08:07 -08001076 sky2->tx_ring = NULL;
1077 sky2->rx_ring = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001078 return err;
1079}
1080
Stephen Hemminger793b8832005-09-14 16:06:14 -07001081/* Modular subtraction in ring */
1082static inline int tx_dist(unsigned tail, unsigned head)
1083{
Stephen Hemminger129372d2005-12-09 11:34:59 -08001084 return (head - tail) % TX_RING_SIZE;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001085}
1086
1087/* Number of list elements available for next tx */
1088static inline int tx_avail(const struct sky2_port *sky2)
1089{
1090 return sky2->tx_pending - tx_dist(sky2->tx_cons, sky2->tx_prod);
1091}
1092
1093/* Estimate of number of transmit list elements required */
Stephen Hemminger28bd1812006-01-17 13:43:19 -08001094static unsigned tx_le_req(const struct sk_buff *skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001095{
1096 unsigned count;
1097
1098 count = sizeof(dma_addr_t) / sizeof(u32);
1099 count += skb_shinfo(skb)->nr_frags * count;
1100
1101 if (skb_shinfo(skb)->tso_size)
1102 ++count;
1103
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001104 if (skb->ip_summed == CHECKSUM_HW)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001105 ++count;
1106
1107 return count;
1108}
1109
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001110/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001111 * Put one packet in ring for transmit.
1112 * A single packet can generate multiple list elements, and
1113 * the number of ring elements will probably be less than the number
1114 * of list elements used.
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001115 *
1116 * No BH disabling for tx_lock here (like tg3)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001117 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001118static int sky2_xmit_frame(struct sk_buff *skb, struct net_device *dev)
1119{
1120 struct sky2_port *sky2 = netdev_priv(dev);
1121 struct sky2_hw *hw = sky2->hw;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001122 struct sky2_tx_le *le = NULL;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001123 struct tx_ring_info *re;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001124 unsigned i, len;
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001125 int avail;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001126 dma_addr_t mapping;
1127 u32 addr64;
1128 u16 mss;
1129 u8 ctrl;
1130
Stephen Hemminger302d1252006-01-17 13:43:20 -08001131 /* No BH disabling for tx_lock here. We are running in BH disabled
1132 * context and TX reclaim runs via poll inside of a software
1133 * interrupt, and no related locks in IRQ processing.
1134 */
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001135 if (!spin_trylock(&sky2->tx_lock))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001136 return NETDEV_TX_LOCKED;
1137
Stephen Hemminger793b8832005-09-14 16:06:14 -07001138 if (unlikely(tx_avail(sky2) < tx_le_req(skb))) {
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001139 /* There is a known but harmless race with lockless tx
1140 * and netif_stop_queue.
1141 */
1142 if (!netif_queue_stopped(dev)) {
1143 netif_stop_queue(dev);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001144 if (net_ratelimit())
1145 printk(KERN_WARNING PFX "%s: ring full when queue awake!\n",
1146 dev->name);
Stephen Hemminger8c463ef2005-12-09 11:35:08 -08001147 }
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001148 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001149
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001150 return NETDEV_TX_BUSY;
1151 }
1152
Stephen Hemminger793b8832005-09-14 16:06:14 -07001153 if (unlikely(netif_msg_tx_queued(sky2)))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001154 printk(KERN_DEBUG "%s: tx queued, slot %u, len %d\n",
1155 dev->name, sky2->tx_prod, skb->len);
1156
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001157 len = skb_headlen(skb);
1158 mapping = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001159 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001160
1161 re = sky2->tx_ring + sky2->tx_prod;
1162
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001163 /* Send high bits if changed or crosses boundary */
1164 if (addr64 != sky2->tx_addr64 || high32(mapping + len) != sky2->tx_addr64) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001165 le = get_tx_le(sky2);
1166 le->tx.addr = cpu_to_le32(addr64);
1167 le->ctrl = 0;
1168 le->opcode = OP_ADDR64 | HW_OWNER;
shemminger@osdl.orga018e332005-11-30 11:45:16 -08001169 sky2->tx_addr64 = high32(mapping + len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001170 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001171
1172 /* Check for TCP Segmentation Offload */
1173 mss = skb_shinfo(skb)->tso_size;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001174 if (mss != 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001175 /* just drop the packet if non-linear expansion fails */
1176 if (skb_header_cloned(skb) &&
1177 pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001178 dev_kfree_skb_any(skb);
1179 goto out_unlock;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001180 }
1181
1182 mss += ((skb->h.th->doff - 5) * 4); /* TCP options */
1183 mss += (skb->nh.iph->ihl * 4) + sizeof(struct tcphdr);
1184 mss += ETH_HLEN;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001185 }
1186
Stephen Hemminger793b8832005-09-14 16:06:14 -07001187 if (mss != sky2->tx_last_mss) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001188 le = get_tx_le(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001189 le->tx.tso.size = cpu_to_le16(mss);
1190 le->tx.tso.rsvd = 0;
1191 le->opcode = OP_LRGLEN | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001192 le->ctrl = 0;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001193 sky2->tx_last_mss = mss;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001194 }
1195
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001196 ctrl = 0;
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001197#ifdef SKY2_VLAN_TAG_USED
1198 /* Add VLAN tag, can piggyback on LRGLEN or ADDR64 */
1199 if (sky2->vlgrp && vlan_tx_tag_present(skb)) {
1200 if (!le) {
1201 le = get_tx_le(sky2);
1202 le->tx.addr = 0;
1203 le->opcode = OP_VLAN|HW_OWNER;
1204 le->ctrl = 0;
1205 } else
1206 le->opcode |= OP_VLAN;
1207 le->length = cpu_to_be16(vlan_tx_tag_get(skb));
1208 ctrl |= INS_VLAN;
1209 }
1210#endif
1211
1212 /* Handle TCP checksum offload */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001213 if (skb->ip_summed == CHECKSUM_HW) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001214 u16 hdr = skb->h.raw - skb->data;
1215 u16 offset = hdr + skb->csum;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001216
1217 ctrl = CALSUM | WR_SUM | INIT_SUM | LOCK_SUM;
1218 if (skb->nh.iph->protocol == IPPROTO_UDP)
1219 ctrl |= UDPTCP;
1220
1221 le = get_tx_le(sky2);
1222 le->tx.csum.start = cpu_to_le16(hdr);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001223 le->tx.csum.offset = cpu_to_le16(offset);
1224 le->length = 0; /* initial checksum value */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001225 le->ctrl = 1; /* one packet */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001226 le->opcode = OP_TCPLISW | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001227 }
1228
1229 le = get_tx_le(sky2);
1230 le->tx.addr = cpu_to_le32((u32) mapping);
1231 le->length = cpu_to_le16(len);
1232 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001233 le->opcode = mss ? (OP_LARGESEND | HW_OWNER) : (OP_PACKET | HW_OWNER);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001234
Stephen Hemminger793b8832005-09-14 16:06:14 -07001235 /* Record the transmit mapping info */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001236 re->skb = skb;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001237 pci_unmap_addr_set(re, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001238
1239 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
1240 skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001241 struct tx_ring_info *fre;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001242
1243 mapping = pci_map_page(hw->pdev, frag->page, frag->page_offset,
1244 frag->size, PCI_DMA_TODEVICE);
Stephen Hemmingera0361192006-01-17 13:43:16 -08001245 addr64 = high32(mapping);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001246 if (addr64 != sky2->tx_addr64) {
1247 le = get_tx_le(sky2);
1248 le->tx.addr = cpu_to_le32(addr64);
1249 le->ctrl = 0;
1250 le->opcode = OP_ADDR64 | HW_OWNER;
1251 sky2->tx_addr64 = addr64;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001252 }
1253
1254 le = get_tx_le(sky2);
1255 le->tx.addr = cpu_to_le32((u32) mapping);
1256 le->length = cpu_to_le16(frag->size);
1257 le->ctrl = ctrl;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001258 le->opcode = OP_BUFFER | HW_OWNER;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001259
Stephen Hemminger793b8832005-09-14 16:06:14 -07001260 fre = sky2->tx_ring
1261 + ((re - sky2->tx_ring) + i + 1) % TX_RING_SIZE;
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001262 pci_unmap_addr_set(fre, mapaddr, mapping);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001263 }
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001264
Stephen Hemminger793b8832005-09-14 16:06:14 -07001265 re->idx = sky2->tx_prod;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001266 le->ctrl |= EOP;
1267
Stephen Hemmingerb19666d2006-03-07 11:06:36 -08001268 avail = tx_avail(sky2);
1269 if (mss != 0 || avail < TX_MIN_PENDING) {
1270 le->ctrl |= FRC_STAT;
1271 if (avail <= MAX_SKB_TX_LE)
1272 netif_stop_queue(dev);
1273 }
1274
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001275 sky2_put_idx(hw, txqaddr[sky2->port], sky2->tx_prod);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001276
Stephen Hemminger793b8832005-09-14 16:06:14 -07001277out_unlock:
Stephen Hemmingerf2e46562005-12-09 11:34:58 -08001278 spin_unlock(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001279
1280 dev->trans_start = jiffies;
1281 return NETDEV_TX_OK;
1282}
1283
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001284/*
Stephen Hemminger793b8832005-09-14 16:06:14 -07001285 * Free ring elements from starting at tx_cons until "done"
1286 *
1287 * NB: the hardware will tell us about partial completion of multi-part
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001288 * buffers; these are deferred until completion.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001289 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001290static void sky2_tx_complete(struct sky2_port *sky2, u16 done)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001291{
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001292 struct net_device *dev = sky2->netdev;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001293 struct pci_dev *pdev = sky2->hw->pdev;
1294 u16 nxt, put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001295 unsigned i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001296
Stephen Hemminger0e3ff6a2005-12-09 11:35:02 -08001297 BUG_ON(done >= TX_RING_SIZE);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001298
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001299 if (unlikely(netif_msg_tx_done(sky2)))
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001300 printk(KERN_DEBUG "%s: tx done, up to %u\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001301 dev->name, done);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001302
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001303 for (put = sky2->tx_cons; put != done; put = nxt) {
1304 struct tx_ring_info *re = sky2->tx_ring + put;
1305 struct sk_buff *skb = re->skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001306
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001307 nxt = re->idx;
1308 BUG_ON(nxt >= TX_RING_SIZE);
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001309 prefetch(sky2->tx_ring + nxt);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001310
Stephen Hemminger793b8832005-09-14 16:06:14 -07001311 /* Check for partial status */
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001312 if (tx_dist(put, done) < tx_dist(put, nxt))
1313 break;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001314
Stephen Hemminger793b8832005-09-14 16:06:14 -07001315 skb = re->skb;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001316 pci_unmap_single(pdev, pci_unmap_addr(re, mapaddr),
Stephen Hemminger734d1862005-12-09 11:35:00 -08001317 skb_headlen(skb), PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001318
Stephen Hemminger793b8832005-09-14 16:06:14 -07001319 for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
Stephen Hemminger6cdbbdf2005-12-09 11:35:01 -08001320 struct tx_ring_info *fre;
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001321 fre = sky2->tx_ring + (put + i + 1) % TX_RING_SIZE;
1322 pci_unmap_page(pdev, pci_unmap_addr(fre, mapaddr),
1323 skb_shinfo(skb)->frags[i].size,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001324 PCI_DMA_TODEVICE);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001325 }
1326
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001327 dev_kfree_skb_any(skb);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001328 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07001329
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001330 sky2->tx_cons = put;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001331 if (netif_queue_stopped(dev) && tx_avail(sky2) > MAX_SKB_TX_LE)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001332 netif_wake_queue(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001333}
1334
1335/* Cleanup all untransmitted buffers, assume transmitter not running */
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001336static void sky2_tx_clean(struct sky2_port *sky2)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001337{
Stephen Hemminger302d1252006-01-17 13:43:20 -08001338 spin_lock_bh(&sky2->tx_lock);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001339 sky2_tx_complete(sky2, sky2->tx_prod);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001340 spin_unlock_bh(&sky2->tx_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001341}
1342
1343/* Network shutdown */
1344static int sky2_down(struct net_device *dev)
1345{
1346 struct sky2_port *sky2 = netdev_priv(dev);
1347 struct sky2_hw *hw = sky2->hw;
1348 unsigned port = sky2->port;
1349 u16 ctrl;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001350 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001351
Stephen Hemminger1b537562005-12-20 15:08:07 -08001352 /* Never really got started! */
1353 if (!sky2->tx_le)
1354 return 0;
1355
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001356 if (netif_msg_ifdown(sky2))
1357 printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
1358
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001359 /* Stop more packets from being queued */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001360 netif_stop_queue(dev);
1361
Stephen Hemminger793b8832005-09-14 16:06:14 -07001362 sky2_phy_reset(hw, port);
1363
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001364 /* Stop transmitter */
1365 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_STOP);
1366 sky2_read32(hw, Q_ADDR(txqaddr[port], Q_CSR));
1367
1368 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
Stephen Hemminger793b8832005-09-14 16:06:14 -07001369 RB_RST_SET | RB_DIS_OP_MD);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001370
1371 ctrl = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001372 ctrl &= ~(GM_GPCR_TX_ENA | GM_GPCR_RX_ENA);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001373 gma_write16(hw, port, GM_GP_CTRL, ctrl);
1374
1375 sky2_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
1376
1377 /* Workaround shared GMAC reset */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001378 if (!(hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0
1379 && port == 0 && hw->dev[1] && netif_running(hw->dev[1])))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001380 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
1381
1382 /* Disable Force Sync bit and Enable Alloc bit */
1383 sky2_write8(hw, SK_REG(port, TXA_CTRL),
1384 TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
1385
1386 /* Stop Interval Timer and Limit Counter of Tx Arbiter */
1387 sky2_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
1388 sky2_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
1389
1390 /* Reset the PCI FIFO of the async Tx queue */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001391 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR),
1392 BMU_RST_SET | BMU_FIFO_RST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001393
1394 /* Reset the Tx prefetch units */
1395 sky2_write32(hw, Y2_QADDR(txqaddr[port], PREF_UNIT_CTRL),
1396 PREF_UNIT_RST_SET);
1397
1398 sky2_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
1399
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001400 sky2_rx_stop(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001401
1402 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
1403 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
1404
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001405 /* Disable port IRQ */
1406 imask = sky2_read32(hw, B0_IMSK);
1407 imask &= ~(sky2->port == 0) ? Y2_IS_PORT_1 : Y2_IS_PORT_2;
1408 sky2_write32(hw, B0_IMSK, imask);
1409
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001410 /* turn off LED's */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001411 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
1412
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001413 synchronize_irq(hw->pdev->irq);
1414
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001415 sky2_tx_clean(sky2);
1416 sky2_rx_clean(sky2);
1417
1418 pci_free_consistent(hw->pdev, RX_LE_BYTES,
1419 sky2->rx_le, sky2->rx_le_map);
1420 kfree(sky2->rx_ring);
1421
1422 pci_free_consistent(hw->pdev,
1423 TX_RING_SIZE * sizeof(struct sky2_tx_le),
1424 sky2->tx_le, sky2->tx_le_map);
1425 kfree(sky2->tx_ring);
1426
Stephen Hemminger1b537562005-12-20 15:08:07 -08001427 sky2->tx_le = NULL;
1428 sky2->rx_le = NULL;
1429
1430 sky2->rx_ring = NULL;
1431 sky2->tx_ring = NULL;
1432
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001433 return 0;
1434}
1435
1436static u16 sky2_phy_speed(const struct sky2_hw *hw, u16 aux)
1437{
Stephen Hemminger793b8832005-09-14 16:06:14 -07001438 if (!hw->copper)
1439 return SPEED_1000;
1440
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001441 if (hw->chip_id == CHIP_ID_YUKON_FE)
1442 return (aux & PHY_M_PS_SPEED_100) ? SPEED_100 : SPEED_10;
1443
1444 switch (aux & PHY_M_PS_SPEED_MSK) {
1445 case PHY_M_PS_SPEED_1000:
1446 return SPEED_1000;
1447 case PHY_M_PS_SPEED_100:
1448 return SPEED_100;
1449 default:
1450 return SPEED_10;
1451 }
1452}
1453
1454static void sky2_link_up(struct sky2_port *sky2)
1455{
1456 struct sky2_hw *hw = sky2->hw;
1457 unsigned port = sky2->port;
1458 u16 reg;
1459
1460 /* Enable Transmit FIFO Underrun */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001461 sky2_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001462
1463 reg = gma_read16(hw, port, GM_GP_CTRL);
Stephen Hemminger6f4c56b2006-02-10 15:58:59 -08001464 if (sky2->autoneg == AUTONEG_DISABLE) {
1465 reg |= GM_GPCR_AU_ALL_DIS;
1466
1467 /* Is write/read necessary? Copied from sky2_mac_init */
1468 gma_write16(hw, port, GM_GP_CTRL, reg);
1469 gma_read16(hw, port, GM_GP_CTRL);
1470
1471 switch (sky2->speed) {
1472 case SPEED_1000:
1473 reg &= ~GM_GPCR_SPEED_100;
1474 reg |= GM_GPCR_SPEED_1000;
1475 break;
1476 case SPEED_100:
1477 reg &= ~GM_GPCR_SPEED_1000;
1478 reg |= GM_GPCR_SPEED_100;
1479 break;
1480 case SPEED_10:
1481 reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
1482 break;
1483 }
1484 } else
1485 reg &= ~GM_GPCR_AU_ALL_DIS;
1486
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001487 if (sky2->duplex == DUPLEX_FULL || sky2->autoneg == AUTONEG_ENABLE)
1488 reg |= GM_GPCR_DUP_FULL;
1489
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001490 /* enable Rx/Tx */
1491 reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
1492 gma_write16(hw, port, GM_GP_CTRL, reg);
1493 gma_read16(hw, port, GM_GP_CTRL);
1494
1495 gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_DEF_MSK);
1496
1497 netif_carrier_on(sky2->netdev);
1498 netif_wake_queue(sky2->netdev);
1499
1500 /* Turn on link LED */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001501 sky2_write8(hw, SK_REG(port, LNK_LED_REG),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001502 LINKLED_ON | LINKLED_BLINK_OFF | LINKLED_LINKSYNC_OFF);
1503
Stephen Hemminger793b8832005-09-14 16:06:14 -07001504 if (hw->chip_id == CHIP_ID_YUKON_XL) {
1505 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
1506
1507 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
1508 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, PHY_M_LEDC_LOS_CTRL(1) | /* LINK/ACT */
1509 PHY_M_LEDC_INIT_CTRL(sky2->speed ==
1510 SPEED_10 ? 7 : 0) |
1511 PHY_M_LEDC_STA1_CTRL(sky2->speed ==
1512 SPEED_100 ? 7 : 0) |
1513 PHY_M_LEDC_STA0_CTRL(sky2->speed ==
1514 SPEED_1000 ? 7 : 0));
1515 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
1516 }
1517
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001518 if (netif_msg_link(sky2))
1519 printk(KERN_INFO PFX
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001520 "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001521 sky2->netdev->name, sky2->speed,
1522 sky2->duplex == DUPLEX_FULL ? "full" : "half",
1523 (sky2->tx_pause && sky2->rx_pause) ? "both" :
Stephen Hemminger793b8832005-09-14 16:06:14 -07001524 sky2->tx_pause ? "tx" : sky2->rx_pause ? "rx" : "none");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001525}
1526
1527static void sky2_link_down(struct sky2_port *sky2)
1528{
1529 struct sky2_hw *hw = sky2->hw;
1530 unsigned port = sky2->port;
1531 u16 reg;
1532
1533 gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);
1534
1535 reg = gma_read16(hw, port, GM_GP_CTRL);
1536 reg &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
1537 gma_write16(hw, port, GM_GP_CTRL, reg);
1538 gma_read16(hw, port, GM_GP_CTRL); /* PCI post */
1539
1540 if (sky2->rx_pause && !sky2->tx_pause) {
1541 /* restore Asymmetric Pause bit */
1542 gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001543 gm_phy_read(hw, port, PHY_MARV_AUNE_ADV)
1544 | PHY_M_AN_ASP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001545 }
1546
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001547 netif_carrier_off(sky2->netdev);
1548 netif_stop_queue(sky2->netdev);
1549
1550 /* Turn on link LED */
1551 sky2_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
1552
1553 if (netif_msg_link(sky2))
1554 printk(KERN_INFO PFX "%s: Link is down.\n", sky2->netdev->name);
1555 sky2_phy_init(hw, port);
1556}
1557
Stephen Hemminger793b8832005-09-14 16:06:14 -07001558static int sky2_autoneg_done(struct sky2_port *sky2, u16 aux)
1559{
1560 struct sky2_hw *hw = sky2->hw;
1561 unsigned port = sky2->port;
1562 u16 lpa;
1563
1564 lpa = gm_phy_read(hw, port, PHY_MARV_AUNE_LP);
1565
1566 if (lpa & PHY_M_AN_RF) {
1567 printk(KERN_ERR PFX "%s: remote fault", sky2->netdev->name);
1568 return -1;
1569 }
1570
1571 if (hw->chip_id != CHIP_ID_YUKON_FE &&
1572 gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
1573 printk(KERN_ERR PFX "%s: master/slave fault",
1574 sky2->netdev->name);
1575 return -1;
1576 }
1577
1578 if (!(aux & PHY_M_PS_SPDUP_RES)) {
1579 printk(KERN_ERR PFX "%s: speed/duplex mismatch",
1580 sky2->netdev->name);
1581 return -1;
1582 }
1583
1584 sky2->duplex = (aux & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1585
1586 sky2->speed = sky2_phy_speed(hw, aux);
1587
1588 /* Pause bits are offset (9..8) */
1589 if (hw->chip_id == CHIP_ID_YUKON_XL)
1590 aux >>= 6;
1591
1592 sky2->rx_pause = (aux & PHY_M_PS_RX_P_EN) != 0;
1593 sky2->tx_pause = (aux & PHY_M_PS_TX_P_EN) != 0;
1594
1595 if ((sky2->tx_pause || sky2->rx_pause)
1596 && !(sky2->speed < SPEED_1000 && sky2->duplex == DUPLEX_HALF))
1597 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
1598 else
1599 sky2_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
1600
1601 return 0;
1602}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001603
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001604/* Interrupt from PHY */
1605static void sky2_phy_intr(struct sky2_hw *hw, unsigned port)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001606{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001607 struct net_device *dev = hw->dev[port];
1608 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001609 u16 istatus, phystat;
1610
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001611 spin_lock(&sky2->phy_lock);
1612 istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
1613 phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
1614
1615 if (!netif_running(dev))
1616 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001617
1618 if (netif_msg_intr(sky2))
1619 printk(KERN_INFO PFX "%s: phy interrupt status 0x%x 0x%x\n",
1620 sky2->netdev->name, istatus, phystat);
1621
1622 if (istatus & PHY_M_IS_AN_COMPL) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001623 if (sky2_autoneg_done(sky2, phystat) == 0)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001624 sky2_link_up(sky2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001625 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001626 }
1627
Stephen Hemminger793b8832005-09-14 16:06:14 -07001628 if (istatus & PHY_M_IS_LSP_CHANGE)
1629 sky2->speed = sky2_phy_speed(hw, phystat);
1630
1631 if (istatus & PHY_M_IS_DUP_CHANGE)
1632 sky2->duplex =
1633 (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
1634
1635 if (istatus & PHY_M_IS_LST_CHANGE) {
1636 if (phystat & PHY_M_PS_LINK_UP)
1637 sky2_link_up(sky2);
1638 else
1639 sky2_link_down(sky2);
1640 }
1641out:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001642 spin_unlock(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001643}
1644
Stephen Hemminger302d1252006-01-17 13:43:20 -08001645
1646/* Transmit timeout is only called if we are running, carries is up
1647 * and tx queue is full (stopped).
1648 */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001649static void sky2_tx_timeout(struct net_device *dev)
1650{
1651 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001652 struct sky2_hw *hw = sky2->hw;
1653 unsigned txq = txqaddr[sky2->port];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001654
1655 if (netif_msg_timer(sky2))
1656 printk(KERN_ERR PFX "%s: tx timeout\n", dev->name);
1657
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001658 sky2_write32(hw, Q_ADDR(txq, Q_CSR), BMU_STOP);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001659 sky2_write32(hw, Y2_QADDR(txq, PREF_UNIT_CTRL), PREF_UNIT_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001660
1661 sky2_tx_clean(sky2);
Stephen Hemminger8cc048e2005-12-09 11:35:07 -08001662
1663 sky2_qset(hw, txq);
1664 sky2_prefetch_init(hw, txq, sky2->tx_le_map, TX_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001665}
1666
Stephen Hemminger734d1862005-12-09 11:35:00 -08001667
1668#define roundup(x, y) ((((x)+((y)-1))/(y))*(y))
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001669/* Want receive buffer size to be multiple of 64 bits
1670 * and incl room for vlan and truncation
1671 */
Stephen Hemminger734d1862005-12-09 11:35:00 -08001672static inline unsigned sky2_buf_size(int mtu)
1673{
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001674 return roundup(mtu + ETH_HLEN + VLAN_HLEN, 8) + 8;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001675}
1676
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001677static int sky2_change_mtu(struct net_device *dev, int new_mtu)
1678{
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001679 struct sky2_port *sky2 = netdev_priv(dev);
1680 struct sky2_hw *hw = sky2->hw;
1681 int err;
1682 u16 ctl, mode;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001683 u32 imask;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001684
1685 if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
1686 return -EINVAL;
1687
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08001688 if (hw->chip_id == CHIP_ID_YUKON_EC_U && new_mtu > ETH_DATA_LEN)
1689 return -EINVAL;
1690
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001691 if (!netif_running(dev)) {
1692 dev->mtu = new_mtu;
1693 return 0;
1694 }
1695
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001696 imask = sky2_read32(hw, B0_IMSK);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001697 sky2_write32(hw, B0_IMSK, 0);
1698
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001699 dev->trans_start = jiffies; /* prevent tx timeout */
1700 netif_stop_queue(dev);
1701 netif_poll_disable(hw->dev[0]);
1702
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001703 synchronize_irq(hw->pdev->irq);
1704
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001705 ctl = gma_read16(hw, sky2->port, GM_GP_CTRL);
1706 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl & ~GM_GPCR_RX_ENA);
1707 sky2_rx_stop(sky2);
1708 sky2_rx_clean(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001709
1710 dev->mtu = new_mtu;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001711 sky2->rx_bufsize = sky2_buf_size(new_mtu);
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001712 mode = DATA_BLIND_VAL(DATA_BLIND_DEF) |
1713 GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001714
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001715 if (dev->mtu > ETH_DATA_LEN)
1716 mode |= GM_SMOD_JUMBO_ENA;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001717
shemminger@osdl.org6b1a3ae2005-09-27 15:02:55 -07001718 gma_write16(hw, sky2->port, GM_SERIAL_MODE, mode);
1719
1720 sky2_write8(hw, RB_ADDR(rxqaddr[sky2->port], RB_CTRL), RB_ENA_OP_MD);
1721
1722 err = sky2_rx_start(sky2);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001723 sky2_write32(hw, B0_IMSK, imask);
shemminger@osdl.org018d1c62005-11-30 11:45:18 -08001724
Stephen Hemminger1b537562005-12-20 15:08:07 -08001725 if (err)
1726 dev_close(dev);
1727 else {
1728 gma_write16(hw, sky2->port, GM_GP_CTRL, ctl);
1729
1730 netif_poll_enable(hw->dev[0]);
1731 netif_wake_queue(dev);
1732 }
1733
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001734 return err;
1735}
1736
1737/*
1738 * Receive one packet.
1739 * For small packets or errors, just reuse existing skb.
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001740 * For larger packets, get new buffer.
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001741 */
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001742static struct sk_buff *sky2_receive(struct sky2_port *sky2,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001743 u16 length, u32 status)
1744{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001745 struct ring_info *re = sky2->rx_ring + sky2->rx_next;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001746 struct sk_buff *skb = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001747
1748 if (unlikely(netif_msg_rx_status(sky2)))
1749 printk(KERN_DEBUG PFX "%s: rx slot %u status 0x%x len %d\n",
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001750 sky2->netdev->name, sky2->rx_next, status, length);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001751
Stephen Hemminger793b8832005-09-14 16:06:14 -07001752 sky2->rx_next = (sky2->rx_next + 1) % sky2->rx_pending;
Stephen Hemmingerd70cd512005-12-09 11:35:09 -08001753 prefetch(sky2->rx_ring + sky2->rx_next);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001754
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001755 if (status & GMR_FS_ANY_ERR)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001756 goto error;
1757
shemminger@osdl.org42eeea02005-11-30 11:45:13 -08001758 if (!(status & GMR_FS_RX_OK))
1759 goto resubmit;
1760
Stephen Hemminger70f1be42006-03-07 11:06:37 -08001761 if (length > sky2->netdev->mtu + ETH_HLEN)
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001762 goto oversize;
1763
Stephen Hemmingerbdb5c582005-12-09 11:34:55 -08001764 if (length < copybreak) {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001765 skb = alloc_skb(length + 2, GFP_ATOMIC);
1766 if (!skb)
Stephen Hemminger793b8832005-09-14 16:06:14 -07001767 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001768
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001769 skb_reserve(skb, 2);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001770 pci_dma_sync_single_for_cpu(sky2->hw->pdev, re->mapaddr,
1771 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001772 memcpy(skb->data, re->skb->data, length);
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001773 skb->ip_summed = re->skb->ip_summed;
1774 skb->csum = re->skb->csum;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001775 pci_dma_sync_single_for_device(sky2->hw->pdev, re->mapaddr,
1776 length, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001777 } else {
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001778 struct sk_buff *nskb;
1779
Stephen Hemminger82788c72006-01-17 13:43:10 -08001780 nskb = sky2_alloc_skb(sky2->rx_bufsize, GFP_ATOMIC);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001781 if (!nskb)
1782 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001783
Stephen Hemminger793b8832005-09-14 16:06:14 -07001784 skb = re->skb;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001785 re->skb = nskb;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001786 pci_unmap_single(sky2->hw->pdev, re->mapaddr,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001787 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001788 prefetch(skb->data);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001789
Stephen Hemminger793b8832005-09-14 16:06:14 -07001790 re->mapaddr = pci_map_single(sky2->hw->pdev, nskb->data,
Stephen Hemminger734d1862005-12-09 11:35:00 -08001791 sky2->rx_bufsize, PCI_DMA_FROMDEVICE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001792 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001793
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001794 skb_put(skb, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001795resubmit:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001796 re->skb->ip_summed = CHECKSUM_NONE;
Stephen Hemminger734d1862005-12-09 11:35:00 -08001797 sky2_rx_add(sky2, re->mapaddr);
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001798
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001799 /* Tell receiver about new buffers. */
Stephen Hemminger290d4de2006-03-20 15:48:15 -08001800 sky2_put_idx(sky2->hw, rxqaddr[sky2->port], sky2->rx_put);
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001801
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001802 return skb;
1803
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001804oversize:
1805 ++sky2->net_stats.rx_over_errors;
1806 goto resubmit;
1807
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001808error:
Stephen Hemminger6e15b712005-12-20 15:08:09 -08001809 ++sky2->net_stats.rx_errors;
1810
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001811 if (netif_msg_rx_err(sky2) && net_ratelimit())
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001812 printk(KERN_INFO PFX "%s: rx error, status 0x%x length %d\n",
1813 sky2->netdev->name, status, length);
Stephen Hemminger793b8832005-09-14 16:06:14 -07001814
1815 if (status & (GMR_FS_LONG_ERR | GMR_FS_UN_SIZE))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001816 sky2->net_stats.rx_length_errors++;
1817 if (status & GMR_FS_FRAGMENT)
1818 sky2->net_stats.rx_frame_errors++;
1819 if (status & GMR_FS_CRC_ERR)
1820 sky2->net_stats.rx_crc_errors++;
Stephen Hemminger793b8832005-09-14 16:06:14 -07001821 if (status & GMR_FS_RX_FF_OV)
1822 sky2->net_stats.rx_fifo_errors++;
Stephen Hemminger79e57d32005-09-19 15:42:33 -07001823
Stephen Hemminger793b8832005-09-14 16:06:14 -07001824 goto resubmit;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001825}
1826
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001827/* Transmit complete */
1828static inline void sky2_tx_done(struct net_device *dev, u16 last)
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001829{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001830 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger302d1252006-01-17 13:43:20 -08001831
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001832 if (netif_running(dev)) {
1833 spin_lock(&sky2->tx_lock);
1834 sky2_tx_complete(sky2, last);
1835 spin_unlock(&sky2->tx_lock);
shemminger@osdl.org22247952005-11-30 11:45:19 -08001836 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001837}
1838
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001839/* Process status response ring */
1840static int sky2_status_intr(struct sky2_hw *hw, int to_do)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001841{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001842 int work_done = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001843
Stephen Hemmingeraf2a58a2005-12-09 11:35:04 -08001844 rmb();
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001845
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001846 for(;;) {
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001847 struct sky2_status_le *le = hw->st_le + hw->st_idx;
1848 struct net_device *dev;
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001849 struct sky2_port *sky2;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001850 struct sk_buff *skb;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001851 u32 status;
1852 u16 length;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001853 u8 link, opcode;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001854
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001855 opcode = le->opcode;
1856 if (!opcode)
1857 break;
1858 opcode &= ~HW_OWNER;
1859
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001860 hw->st_idx = (hw->st_idx + 1) % STATUS_RING_SIZE;
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001861 le->opcode = 0;
shemminger@osdl.orgbea86102005-10-26 12:16:10 -07001862
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001863 link = le->link;
1864 BUG_ON(link >= 2);
1865 dev = hw->dev[link];
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001866
1867 sky2 = netdev_priv(dev);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001868 length = le->length;
1869 status = le->status;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001870
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001871 switch (opcode) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001872 case OP_RXSTAT:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001873 skb = sky2_receive(sky2, length, status);
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001874 if (!skb)
1875 break;
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001876
1877 skb->dev = dev;
1878 skb->protocol = eth_type_trans(skb, dev);
1879 dev->last_rx = jiffies;
1880
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001881#ifdef SKY2_VLAN_TAG_USED
1882 if (sky2->vlgrp && (status & GMR_FS_VLAN)) {
1883 vlan_hwaccel_receive_skb(skb,
1884 sky2->vlgrp,
1885 be16_to_cpu(sky2->rx_tag));
1886 } else
1887#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001888 netif_receive_skb(skb);
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001889
1890 if (++work_done >= to_do)
1891 goto exit_loop;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001892 break;
1893
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07001894#ifdef SKY2_VLAN_TAG_USED
1895 case OP_RXVLAN:
1896 sky2->rx_tag = length;
1897 break;
1898
1899 case OP_RXCHKSVLAN:
1900 sky2->rx_tag = length;
1901 /* fall through */
1902#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001903 case OP_RXCHKS:
shemminger@osdl.orgd11c13e2005-09-27 15:02:56 -07001904 skb = sky2->rx_ring[sky2->rx_next].skb;
1905 skb->ip_summed = CHECKSUM_HW;
1906 skb->csum = le16_to_cpu(status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001907 break;
1908
1909 case OP_TXINDEXLE:
Stephen Hemminger13b97b72005-12-09 11:35:03 -08001910 /* TX index reports status for both ports */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001911 sky2_tx_done(hw->dev[0], status & 0xffff);
1912 if (hw->dev[1])
1913 sky2_tx_done(hw->dev[1],
1914 ((status >> 24) & 0xff)
1915 | (u16)(length & 0xf) << 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001916 break;
1917
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001918 default:
1919 if (net_ratelimit())
Stephen Hemminger793b8832005-09-14 16:06:14 -07001920 printk(KERN_WARNING PFX
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001921 "unknown status opcode 0x%x\n", opcode);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001922 break;
1923 }
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001924 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001925
shemminger@osdl.org13210ce2005-11-30 11:45:14 -08001926exit_loop:
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08001927 return work_done;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001928}
1929
1930static void sky2_hw_error(struct sky2_hw *hw, unsigned port, u32 status)
1931{
1932 struct net_device *dev = hw->dev[port];
1933
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001934 if (net_ratelimit())
1935 printk(KERN_INFO PFX "%s: hw error interrupt status 0x%x\n",
1936 dev->name, status);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001937
1938 if (status & Y2_IS_PAR_RD1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001939 if (net_ratelimit())
1940 printk(KERN_ERR PFX "%s: ram data read parity error\n",
1941 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001942 /* Clear IRQ */
1943 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_RD_PERR);
1944 }
1945
1946 if (status & Y2_IS_PAR_WR1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001947 if (net_ratelimit())
1948 printk(KERN_ERR PFX "%s: ram data write parity error\n",
1949 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001950
1951 sky2_write16(hw, RAM_BUFFER(port, B3_RI_CTRL), RI_CLR_WR_PERR);
1952 }
1953
1954 if (status & Y2_IS_PAR_MAC1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001955 if (net_ratelimit())
1956 printk(KERN_ERR PFX "%s: MAC parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001957 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_PE);
1958 }
1959
1960 if (status & Y2_IS_PAR_RX1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001961 if (net_ratelimit())
1962 printk(KERN_ERR PFX "%s: RX parity error\n", dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001963 sky2_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), BMU_CLR_IRQ_PAR);
1964 }
1965
1966 if (status & Y2_IS_TCP_TXA1) {
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001967 if (net_ratelimit())
1968 printk(KERN_ERR PFX "%s: TCP segmentation error\n",
1969 dev->name);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001970 sky2_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), BMU_CLR_IRQ_TCP);
1971 }
1972}
1973
1974static void sky2_hw_intr(struct sky2_hw *hw)
1975{
1976 u32 status = sky2_read32(hw, B0_HWE_ISRC);
1977
Stephen Hemminger793b8832005-09-14 16:06:14 -07001978 if (status & Y2_IS_TIST_OV)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001979 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001980
1981 if (status & (Y2_IS_MST_ERR | Y2_IS_IRQ_STAT)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07001982 u16 pci_err;
1983
Stephen Hemminger56a645c2006-02-22 11:45:02 -08001984 pci_err = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger3be92a72006-01-17 13:43:17 -08001985 if (net_ratelimit())
1986 printk(KERN_ERR PFX "%s: pci hw error (0x%x)\n",
1987 pci_name(hw->pdev), pci_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001988
1989 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08001990 sky2_pci_write16(hw, PCI_STATUS,
Stephen Hemminger793b8832005-09-14 16:06:14 -07001991 pci_err | PCI_STATUS_ERROR_BITS);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001992 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
1993 }
1994
1995 if (status & Y2_IS_PCI_EXP) {
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07001996 /* PCI-Express uncorrectable Error occurred */
Stephen Hemminger793b8832005-09-14 16:06:14 -07001997 u32 pex_err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07001998
Stephen Hemminger56a645c2006-02-22 11:45:02 -08001999 pex_err = sky2_pci_read32(hw, PEX_UNC_ERR_STAT);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002000
Stephen Hemminger3be92a72006-01-17 13:43:17 -08002001 if (net_ratelimit())
2002 printk(KERN_ERR PFX "%s: pci express error (0x%x)\n",
2003 pci_name(hw->pdev), pex_err);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002004
2005 /* clear the interrupt */
2006 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002007 sky2_pci_write32(hw, PEX_UNC_ERR_STAT,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002008 0xffffffffUL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002009 sky2_write32(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2010
2011 if (pex_err & PEX_FATAL_ERRORS) {
2012 u32 hwmsk = sky2_read32(hw, B0_HWE_IMSK);
2013 hwmsk &= ~Y2_IS_PCI_EXP;
2014 sky2_write32(hw, B0_HWE_IMSK, hwmsk);
2015 }
2016 }
2017
2018 if (status & Y2_HWE_L1_MASK)
2019 sky2_hw_error(hw, 0, status);
2020 status >>= 8;
2021 if (status & Y2_HWE_L1_MASK)
2022 sky2_hw_error(hw, 1, status);
2023}
2024
2025static void sky2_mac_intr(struct sky2_hw *hw, unsigned port)
2026{
2027 struct net_device *dev = hw->dev[port];
2028 struct sky2_port *sky2 = netdev_priv(dev);
2029 u8 status = sky2_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
2030
2031 if (netif_msg_intr(sky2))
2032 printk(KERN_INFO PFX "%s: mac interrupt status 0x%x\n",
2033 dev->name, status);
2034
2035 if (status & GM_IS_RX_FF_OR) {
2036 ++sky2->net_stats.rx_fifo_errors;
2037 sky2_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
2038 }
2039
2040 if (status & GM_IS_TX_FF_UR) {
2041 ++sky2->net_stats.tx_fifo_errors;
2042 sky2_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
2043 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002044}
2045
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002046
2047static int sky2_poll(struct net_device *dev0, int *budget)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002048{
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002049 struct sky2_hw *hw = ((struct sky2_port *) netdev_priv(dev0))->hw;
2050 int work_limit = min(dev0->quota, *budget);
2051 int work_done = 0;
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002052 u32 status = sky2_read32(hw, B0_Y2_SP_EISR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002053
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002054 if (status & Y2_IS_HW_ERR)
2055 sky2_hw_intr(hw);
2056
Stephen Hemminger793b8832005-09-14 16:06:14 -07002057 if (status & Y2_IS_IRQ_PHY1)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002058 sky2_phy_intr(hw, 0);
2059
2060 if (status & Y2_IS_IRQ_PHY2)
2061 sky2_phy_intr(hw, 1);
2062
2063 if (status & Y2_IS_IRQ_MAC1)
2064 sky2_mac_intr(hw, 0);
2065
2066 if (status & Y2_IS_IRQ_MAC2)
2067 sky2_mac_intr(hw, 1);
2068
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002069 if (status & Y2_IS_STAT_BMU) {
2070 work_done = sky2_status_intr(hw, work_limit);
2071 *budget -= work_done;
2072 dev0->quota -= work_done;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002073
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002074 if (work_done >= work_limit)
2075 return 1;
2076
2077 sky2_write32(hw, STAT_CTRL, SC_STAT_CLR_IRQ);
2078 }
2079
2080 netif_rx_complete(dev0);
2081
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08002082 status = sky2_read32(hw, B0_Y2_SP_LISR);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002083 return 0;
2084}
2085
2086static irqreturn_t sky2_intr(int irq, void *dev_id, struct pt_regs *regs)
2087{
2088 struct sky2_hw *hw = dev_id;
2089 struct net_device *dev0 = hw->dev[0];
2090 u32 status;
2091
2092 /* Reading this mask interrupts as side effect */
2093 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
2094 if (status == 0 || status == ~0)
2095 return IRQ_NONE;
2096
2097 prefetch(&hw->st_le[hw->st_idx]);
2098 if (likely(__netif_rx_schedule_prep(dev0)))
2099 __netif_rx_schedule(dev0);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002100
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002101 return IRQ_HANDLED;
2102}
2103
2104#ifdef CONFIG_NET_POLL_CONTROLLER
2105static void sky2_netpoll(struct net_device *dev)
2106{
2107 struct sky2_port *sky2 = netdev_priv(dev);
2108
Stephen Hemminger793b8832005-09-14 16:06:14 -07002109 sky2_intr(sky2->hw->pdev->irq, sky2->hw, NULL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002110}
2111#endif
2112
2113/* Chip internal frequency for clock calculations */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002114static inline u32 sky2_mhz(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002115{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002116 switch (hw->chip_id) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002117 case CHIP_ID_YUKON_EC:
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002118 case CHIP_ID_YUKON_EC_U:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002119 return 125; /* 125 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002120 case CHIP_ID_YUKON_FE:
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002121 return 100; /* 100 Mhz */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002122 default: /* YUKON_XL */
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002123 return 156; /* 156 Mhz */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002124 }
2125}
2126
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002127static inline u32 sky2_us2clk(const struct sky2_hw *hw, u32 us)
2128{
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002129 return sky2_mhz(hw) * us;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002130}
2131
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002132static inline u32 sky2_clk2us(const struct sky2_hw *hw, u32 clk)
2133{
2134 return clk / sky2_mhz(hw);
2135}
2136
2137
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002138static int sky2_reset(struct sky2_hw *hw)
2139{
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002140 u16 status;
2141 u8 t8, pmd_type;
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002142 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002143
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002144 sky2_write8(hw, B0_CTST, CS_RST_CLR);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08002145
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002146 hw->chip_id = sky2_read8(hw, B2_CHIP_ID);
2147 if (hw->chip_id < CHIP_ID_YUKON_XL || hw->chip_id > CHIP_ID_YUKON_FE) {
2148 printk(KERN_ERR PFX "%s: unsupported chip type 0x%x\n",
2149 pci_name(hw->pdev), hw->chip_id);
2150 return -EOPNOTSUPP;
2151 }
2152
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002153 hw->chip_rev = (sky2_read8(hw, B2_MAC_CFG) & CFG_CHIP_R_MSK) >> 4;
2154
2155 /* This rev is really old, and requires untested workarounds */
2156 if (hw->chip_id == CHIP_ID_YUKON_EC && hw->chip_rev == CHIP_REV_YU_EC_A1) {
2157 printk(KERN_ERR PFX "%s: unsupported revision Yukon-%s (0x%x) rev %d\n",
2158 pci_name(hw->pdev), yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
2159 hw->chip_id, hw->chip_rev);
2160 return -EOPNOTSUPP;
2161 }
2162
2163 /* This chip is new and not tested yet */
2164 if (hw->chip_id == CHIP_ID_YUKON_EC_U) {
2165 pr_info(PFX "%s: is a version of Yukon 2 chipset that has not been tested yet.\n",
2166 pci_name(hw->pdev));
2167 pr_info("Please report success/failure to maintainer <shemminger@osdl.org>\n");
2168 }
2169
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002170 /* disable ASF */
2171 if (hw->chip_id <= CHIP_ID_YUKON_EC) {
2172 sky2_write8(hw, B28_Y2_ASF_STAT_CMD, Y2_ASF_RESET);
2173 sky2_write16(hw, B0_CTST, Y2_ASF_DISABLE);
2174 }
2175
2176 /* do a SW reset */
2177 sky2_write8(hw, B0_CTST, CS_RST_SET);
2178 sky2_write8(hw, B0_CTST, CS_RST_CLR);
2179
2180 /* clear PCI errors, if any */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002181 status = sky2_pci_read16(hw, PCI_STATUS);
Stephen Hemminger2d42d212006-01-30 11:37:55 -08002182
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002183 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002184 sky2_pci_write16(hw, PCI_STATUS, status | PCI_STATUS_ERROR_BITS);
2185
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002186
2187 sky2_write8(hw, B0_CTST, CS_MRST_CLR);
2188
2189 /* clear any PEX errors */
Stephen Hemminger56a645c2006-02-22 11:45:02 -08002190 if (pci_find_capability(hw->pdev, PCI_CAP_ID_EXP))
2191 sky2_pci_write32(hw, PEX_UNC_ERR_STAT, 0xffffffffUL);
2192
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002193
2194 pmd_type = sky2_read8(hw, B2_PMD_TYP);
2195 hw->copper = !(pmd_type == 'L' || pmd_type == 'S');
2196
2197 hw->ports = 1;
2198 t8 = sky2_read8(hw, B2_Y2_HW_RES);
2199 if ((t8 & CFG_DUAL_MAC_MSK) == CFG_DUAL_MAC_MSK) {
2200 if (!(sky2_read8(hw, B2_Y2_CLK_GATE) & Y2_STATUS_LNK2_INAC))
2201 ++hw->ports;
2202 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002203
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07002204 sky2_set_power_state(hw, PCI_D0);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002205
2206 for (i = 0; i < hw->ports; i++) {
2207 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
2208 sky2_write8(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
2209 }
2210
2211 sky2_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
2212
Stephen Hemminger793b8832005-09-14 16:06:14 -07002213 /* Clear I2C IRQ noise */
2214 sky2_write32(hw, B2_I2C_IRQ, 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002215
2216 /* turn off hardware timer (unused) */
2217 sky2_write8(hw, B2_TI_CTRL, TIM_STOP);
2218 sky2_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002219
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002220 sky2_write8(hw, B0_Y2LED, LED_STAT_ON);
2221
Stephen Hemminger69634ee2005-12-09 11:35:06 -08002222 /* Turn off descriptor polling */
2223 sky2_write32(hw, B28_DPT_CTRL, DPT_STOP);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002224
2225 /* Turn off receive timestamp */
2226 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_STOP);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002227 sky2_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002228
2229 /* enable the Tx Arbiters */
2230 for (i = 0; i < hw->ports; i++)
2231 sky2_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
2232
2233 /* Initialize ram interface */
2234 for (i = 0; i < hw->ports; i++) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002235 sky2_write8(hw, RAM_BUFFER(i, B3_RI_CTRL), RI_RST_CLR);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002236
2237 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R1), SK_RI_TO_53);
2238 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA1), SK_RI_TO_53);
2239 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS1), SK_RI_TO_53);
2240 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R1), SK_RI_TO_53);
2241 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA1), SK_RI_TO_53);
2242 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS1), SK_RI_TO_53);
2243 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_R2), SK_RI_TO_53);
2244 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XA2), SK_RI_TO_53);
2245 sky2_write8(hw, RAM_BUFFER(i, B3_RI_WTO_XS2), SK_RI_TO_53);
2246 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_R2), SK_RI_TO_53);
2247 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XA2), SK_RI_TO_53);
2248 sky2_write8(hw, RAM_BUFFER(i, B3_RI_RTO_XS2), SK_RI_TO_53);
2249 }
2250
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002251 sky2_write32(hw, B0_HWE_IMSK, Y2_HWE_ALL_MASK);
2252
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002253 for (i = 0; i < hw->ports; i++)
2254 sky2_phy_reset(hw, i);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002255
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002256 memset(hw->st_le, 0, STATUS_LE_BYTES);
2257 hw->st_idx = 0;
2258
2259 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_SET);
2260 sky2_write32(hw, STAT_CTRL, SC_STAT_RST_CLR);
2261
2262 sky2_write32(hw, STAT_LIST_ADDR_LO, hw->st_dma);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002263 sky2_write32(hw, STAT_LIST_ADDR_HI, (u64) hw->st_dma >> 32);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002264
2265 /* Set the list last index */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002266 sky2_write16(hw, STAT_LAST_IDX, STATUS_RING_SIZE - 1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002267
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002268 sky2_write16(hw, STAT_TX_IDX_TH, 10);
2269 sky2_write8(hw, STAT_FIFO_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002270
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002271 /* set Status-FIFO ISR watermark */
2272 if (hw->chip_id == CHIP_ID_YUKON_XL && hw->chip_rev == 0)
2273 sky2_write8(hw, STAT_FIFO_ISR_WM, 4);
2274 else
2275 sky2_write8(hw, STAT_FIFO_ISR_WM, 16);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002276
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002277 sky2_write32(hw, STAT_TX_TIMER_INI, sky2_us2clk(hw, 1000));
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002278 sky2_write32(hw, STAT_ISR_TIMER_INI, sky2_us2clk(hw, 20));
2279 sky2_write32(hw, STAT_LEV_TIMER_INI, sky2_us2clk(hw, 100));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002280
Stephen Hemminger793b8832005-09-14 16:06:14 -07002281 /* enable status unit */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002282 sky2_write32(hw, STAT_CTRL, SC_STAT_OP_ON);
2283
2284 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2285 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2286 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2287
2288 return 0;
2289}
2290
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002291static u32 sky2_supported_modes(const struct sky2_hw *hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002292{
2293 u32 modes;
2294 if (hw->copper) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002295 modes = SUPPORTED_10baseT_Half
2296 | SUPPORTED_10baseT_Full
2297 | SUPPORTED_100baseT_Half
2298 | SUPPORTED_100baseT_Full
2299 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002300
2301 if (hw->chip_id != CHIP_ID_YUKON_FE)
2302 modes |= SUPPORTED_1000baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002303 | SUPPORTED_1000baseT_Full;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002304 } else
2305 modes = SUPPORTED_1000baseT_Full | SUPPORTED_FIBRE
Stephen Hemminger793b8832005-09-14 16:06:14 -07002306 | SUPPORTED_Autoneg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002307 return modes;
2308}
2309
Stephen Hemminger793b8832005-09-14 16:06:14 -07002310static int sky2_get_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002311{
2312 struct sky2_port *sky2 = netdev_priv(dev);
2313 struct sky2_hw *hw = sky2->hw;
2314
2315 ecmd->transceiver = XCVR_INTERNAL;
2316 ecmd->supported = sky2_supported_modes(hw);
2317 ecmd->phy_address = PHY_ADDR_MARV;
2318 if (hw->copper) {
2319 ecmd->supported = SUPPORTED_10baseT_Half
Stephen Hemminger793b8832005-09-14 16:06:14 -07002320 | SUPPORTED_10baseT_Full
2321 | SUPPORTED_100baseT_Half
2322 | SUPPORTED_100baseT_Full
2323 | SUPPORTED_1000baseT_Half
2324 | SUPPORTED_1000baseT_Full
2325 | SUPPORTED_Autoneg | SUPPORTED_TP;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002326 ecmd->port = PORT_TP;
2327 } else
2328 ecmd->port = PORT_FIBRE;
2329
2330 ecmd->advertising = sky2->advertising;
2331 ecmd->autoneg = sky2->autoneg;
2332 ecmd->speed = sky2->speed;
2333 ecmd->duplex = sky2->duplex;
2334 return 0;
2335}
2336
2337static int sky2_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
2338{
2339 struct sky2_port *sky2 = netdev_priv(dev);
2340 const struct sky2_hw *hw = sky2->hw;
2341 u32 supported = sky2_supported_modes(hw);
2342
2343 if (ecmd->autoneg == AUTONEG_ENABLE) {
2344 ecmd->advertising = supported;
2345 sky2->duplex = -1;
2346 sky2->speed = -1;
2347 } else {
2348 u32 setting;
2349
Stephen Hemminger793b8832005-09-14 16:06:14 -07002350 switch (ecmd->speed) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002351 case SPEED_1000:
2352 if (ecmd->duplex == DUPLEX_FULL)
2353 setting = SUPPORTED_1000baseT_Full;
2354 else if (ecmd->duplex == DUPLEX_HALF)
2355 setting = SUPPORTED_1000baseT_Half;
2356 else
2357 return -EINVAL;
2358 break;
2359 case SPEED_100:
2360 if (ecmd->duplex == DUPLEX_FULL)
2361 setting = SUPPORTED_100baseT_Full;
2362 else if (ecmd->duplex == DUPLEX_HALF)
2363 setting = SUPPORTED_100baseT_Half;
2364 else
2365 return -EINVAL;
2366 break;
2367
2368 case SPEED_10:
2369 if (ecmd->duplex == DUPLEX_FULL)
2370 setting = SUPPORTED_10baseT_Full;
2371 else if (ecmd->duplex == DUPLEX_HALF)
2372 setting = SUPPORTED_10baseT_Half;
2373 else
2374 return -EINVAL;
2375 break;
2376 default:
2377 return -EINVAL;
2378 }
2379
2380 if ((setting & supported) == 0)
2381 return -EINVAL;
2382
2383 sky2->speed = ecmd->speed;
2384 sky2->duplex = ecmd->duplex;
2385 }
2386
2387 sky2->autoneg = ecmd->autoneg;
2388 sky2->advertising = ecmd->advertising;
2389
Stephen Hemminger1b537562005-12-20 15:08:07 -08002390 if (netif_running(dev))
2391 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002392
2393 return 0;
2394}
2395
2396static void sky2_get_drvinfo(struct net_device *dev,
2397 struct ethtool_drvinfo *info)
2398{
2399 struct sky2_port *sky2 = netdev_priv(dev);
2400
2401 strcpy(info->driver, DRV_NAME);
2402 strcpy(info->version, DRV_VERSION);
2403 strcpy(info->fw_version, "N/A");
2404 strcpy(info->bus_info, pci_name(sky2->hw->pdev));
2405}
2406
2407static const struct sky2_stat {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002408 char name[ETH_GSTRING_LEN];
2409 u16 offset;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002410} sky2_stats[] = {
2411 { "tx_bytes", GM_TXO_OK_HI },
2412 { "rx_bytes", GM_RXO_OK_HI },
2413 { "tx_broadcast", GM_TXF_BC_OK },
2414 { "rx_broadcast", GM_RXF_BC_OK },
2415 { "tx_multicast", GM_TXF_MC_OK },
2416 { "rx_multicast", GM_RXF_MC_OK },
2417 { "tx_unicast", GM_TXF_UC_OK },
2418 { "rx_unicast", GM_RXF_UC_OK },
2419 { "tx_mac_pause", GM_TXF_MPAUSE },
2420 { "rx_mac_pause", GM_RXF_MPAUSE },
2421 { "collisions", GM_TXF_SNG_COL },
2422 { "late_collision",GM_TXF_LAT_COL },
2423 { "aborted", GM_TXF_ABO_COL },
2424 { "multi_collisions", GM_TXF_MUL_COL },
2425 { "fifo_underrun", GM_TXE_FIFO_UR },
2426 { "fifo_overflow", GM_RXE_FIFO_OV },
2427 { "rx_toolong", GM_RXF_LNG_ERR },
2428 { "rx_jabber", GM_RXF_JAB_PKT },
2429 { "rx_runt", GM_RXE_FRAG },
2430 { "rx_too_long", GM_RXF_LNG_ERR },
2431 { "rx_fcs_error", GM_RXF_FCS_ERR },
2432};
2433
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002434static u32 sky2_get_rx_csum(struct net_device *dev)
2435{
2436 struct sky2_port *sky2 = netdev_priv(dev);
2437
2438 return sky2->rx_csum;
2439}
2440
2441static int sky2_set_rx_csum(struct net_device *dev, u32 data)
2442{
2443 struct sky2_port *sky2 = netdev_priv(dev);
2444
2445 sky2->rx_csum = data;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002446
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002447 sky2_write32(sky2->hw, Q_ADDR(rxqaddr[sky2->port], Q_CSR),
2448 data ? BMU_ENA_RX_CHKSUM : BMU_DIS_RX_CHKSUM);
2449
2450 return 0;
2451}
2452
2453static u32 sky2_get_msglevel(struct net_device *netdev)
2454{
2455 struct sky2_port *sky2 = netdev_priv(netdev);
2456 return sky2->msg_enable;
2457}
2458
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002459static int sky2_nway_reset(struct net_device *dev)
2460{
2461 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002462
2463 if (sky2->autoneg != AUTONEG_ENABLE)
2464 return -EINVAL;
2465
Stephen Hemminger1b537562005-12-20 15:08:07 -08002466 sky2_phy_reinit(sky2);
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002467
2468 return 0;
2469}
2470
Stephen Hemminger793b8832005-09-14 16:06:14 -07002471static void sky2_phy_stats(struct sky2_port *sky2, u64 * data, unsigned count)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002472{
2473 struct sky2_hw *hw = sky2->hw;
2474 unsigned port = sky2->port;
2475 int i;
2476
2477 data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002478 | (u64) gma_read32(hw, port, GM_TXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002479 data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
Stephen Hemminger793b8832005-09-14 16:06:14 -07002480 | (u64) gma_read32(hw, port, GM_RXO_OK_LO);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002481
Stephen Hemminger793b8832005-09-14 16:06:14 -07002482 for (i = 2; i < count; i++)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002483 data[i] = (u64) gma_read32(hw, port, sky2_stats[i].offset);
2484}
2485
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002486static void sky2_set_msglevel(struct net_device *netdev, u32 value)
2487{
2488 struct sky2_port *sky2 = netdev_priv(netdev);
2489 sky2->msg_enable = value;
2490}
2491
2492static int sky2_get_stats_count(struct net_device *dev)
2493{
2494 return ARRAY_SIZE(sky2_stats);
2495}
2496
2497static void sky2_get_ethtool_stats(struct net_device *dev,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002498 struct ethtool_stats *stats, u64 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002499{
2500 struct sky2_port *sky2 = netdev_priv(dev);
2501
Stephen Hemminger793b8832005-09-14 16:06:14 -07002502 sky2_phy_stats(sky2, data, ARRAY_SIZE(sky2_stats));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002503}
2504
Stephen Hemminger793b8832005-09-14 16:06:14 -07002505static void sky2_get_strings(struct net_device *dev, u32 stringset, u8 * data)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002506{
2507 int i;
2508
2509 switch (stringset) {
2510 case ETH_SS_STATS:
2511 for (i = 0; i < ARRAY_SIZE(sky2_stats); i++)
2512 memcpy(data + i * ETH_GSTRING_LEN,
2513 sky2_stats[i].name, ETH_GSTRING_LEN);
2514 break;
2515 }
2516}
2517
2518/* Use hardware MIB variables for critical path statistics and
2519 * transmit feedback not reported at interrupt.
2520 * Other errors are accounted for in interrupt handler.
2521 */
2522static struct net_device_stats *sky2_get_stats(struct net_device *dev)
2523{
2524 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002525 u64 data[13];
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002526
Stephen Hemminger793b8832005-09-14 16:06:14 -07002527 sky2_phy_stats(sky2, data, ARRAY_SIZE(data));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002528
2529 sky2->net_stats.tx_bytes = data[0];
2530 sky2->net_stats.rx_bytes = data[1];
2531 sky2->net_stats.tx_packets = data[2] + data[4] + data[6];
2532 sky2->net_stats.rx_packets = data[3] + data[5] + data[7];
2533 sky2->net_stats.multicast = data[5] + data[7];
2534 sky2->net_stats.collisions = data[10];
2535 sky2->net_stats.tx_aborted_errors = data[12];
2536
2537 return &sky2->net_stats;
2538}
2539
2540static int sky2_set_mac_address(struct net_device *dev, void *p)
2541{
2542 struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002543 struct sky2_hw *hw = sky2->hw;
2544 unsigned port = sky2->port;
2545 const struct sockaddr *addr = p;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002546
2547 if (!is_valid_ether_addr(addr->sa_data))
2548 return -EADDRNOTAVAIL;
2549
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002550 memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002551 memcpy_toio(hw->regs + B2_MAC_1 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002552 dev->dev_addr, ETH_ALEN);
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002553 memcpy_toio(hw->regs + B2_MAC_2 + port * 8,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002554 dev->dev_addr, ETH_ALEN);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002555
Stephen Hemmingera8ab1ec2006-01-30 11:37:57 -08002556 /* virtual address for data */
2557 gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
2558
2559 /* physical address: used for pause frames */
2560 gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002561
2562 return 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002563}
2564
2565static void sky2_set_multicast(struct net_device *dev)
2566{
2567 struct sky2_port *sky2 = netdev_priv(dev);
2568 struct sky2_hw *hw = sky2->hw;
2569 unsigned port = sky2->port;
2570 struct dev_mc_list *list = dev->mc_list;
2571 u16 reg;
2572 u8 filter[8];
2573
2574 memset(filter, 0, sizeof(filter));
2575
2576 reg = gma_read16(hw, port, GM_RX_CTRL);
2577 reg |= GM_RXCR_UCF_ENA;
2578
shemminger@osdl.orgd571b692005-10-26 12:16:09 -07002579 if (dev->flags & IFF_PROMISC) /* promiscuous */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002580 reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002581 else if ((dev->flags & IFF_ALLMULTI) || dev->mc_count > 16) /* all multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002582 memset(filter, 0xff, sizeof(filter));
Stephen Hemminger793b8832005-09-14 16:06:14 -07002583 else if (dev->mc_count == 0) /* no multicast */
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002584 reg &= ~GM_RXCR_MCF_ENA;
2585 else {
2586 int i;
2587 reg |= GM_RXCR_MCF_ENA;
2588
2589 for (i = 0; list && i < dev->mc_count; i++, list = list->next) {
2590 u32 bit = ether_crc(ETH_ALEN, list->dmi_addr) & 0x3f;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002591 filter[bit / 8] |= 1 << (bit % 8);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002592 }
2593 }
2594
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002595 gma_write16(hw, port, GM_MC_ADDR_H1,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002596 (u16) filter[0] | ((u16) filter[1] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002597 gma_write16(hw, port, GM_MC_ADDR_H2,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002598 (u16) filter[2] | ((u16) filter[3] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002599 gma_write16(hw, port, GM_MC_ADDR_H3,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002600 (u16) filter[4] | ((u16) filter[5] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002601 gma_write16(hw, port, GM_MC_ADDR_H4,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002602 (u16) filter[6] | ((u16) filter[7] << 8));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002603
2604 gma_write16(hw, port, GM_RX_CTRL, reg);
2605}
2606
2607/* Can have one global because blinking is controlled by
2608 * ethtool and that is always under RTNL mutex
2609 */
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002610static void sky2_led(struct sky2_hw *hw, unsigned port, int on)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002611{
Stephen Hemminger793b8832005-09-14 16:06:14 -07002612 u16 pg;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002613
Stephen Hemminger793b8832005-09-14 16:06:14 -07002614 switch (hw->chip_id) {
2615 case CHIP_ID_YUKON_XL:
2616 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2617 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2618 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL,
2619 on ? (PHY_M_LEDC_LOS_CTRL(1) |
2620 PHY_M_LEDC_INIT_CTRL(7) |
2621 PHY_M_LEDC_STA1_CTRL(7) |
2622 PHY_M_LEDC_STA0_CTRL(7))
2623 : 0);
2624
2625 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2626 break;
2627
2628 default:
2629 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
2630 gm_phy_write(hw, port, PHY_MARV_LED_OVER,
2631 on ? PHY_M_LED_MO_DUP(MO_LED_ON) |
2632 PHY_M_LED_MO_10(MO_LED_ON) |
2633 PHY_M_LED_MO_100(MO_LED_ON) |
2634 PHY_M_LED_MO_1000(MO_LED_ON) |
2635 PHY_M_LED_MO_RX(MO_LED_ON)
2636 : PHY_M_LED_MO_DUP(MO_LED_OFF) |
2637 PHY_M_LED_MO_10(MO_LED_OFF) |
2638 PHY_M_LED_MO_100(MO_LED_OFF) |
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002639 PHY_M_LED_MO_1000(MO_LED_OFF) |
2640 PHY_M_LED_MO_RX(MO_LED_OFF));
2641
Stephen Hemminger793b8832005-09-14 16:06:14 -07002642 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002643}
2644
2645/* blink LED's for finding board */
2646static int sky2_phys_id(struct net_device *dev, u32 data)
2647{
2648 struct sky2_port *sky2 = netdev_priv(dev);
2649 struct sky2_hw *hw = sky2->hw;
2650 unsigned port = sky2->port;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002651 u16 ledctrl, ledover = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002652 long ms;
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002653 int interrupted;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002654 int onoff = 1;
2655
Stephen Hemminger793b8832005-09-14 16:06:14 -07002656 if (!data || data > (u32) (MAX_SCHEDULE_TIMEOUT / HZ))
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002657 ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT);
2658 else
2659 ms = data * 1000;
2660
2661 /* save initial values */
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002662 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002663 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2664 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2665 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2666 ledctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
2667 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2668 } else {
2669 ledctrl = gm_phy_read(hw, port, PHY_MARV_LED_CTRL);
2670 ledover = gm_phy_read(hw, port, PHY_MARV_LED_OVER);
2671 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002672
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002673 interrupted = 0;
2674 while (!interrupted && ms > 0) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002675 sky2_led(hw, port, onoff);
2676 onoff = !onoff;
2677
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002678 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002679 interrupted = msleep_interruptible(250);
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002680 spin_lock_bh(&sky2->phy_lock);
Stephen Hemminger91c86df2005-12-09 11:34:57 -08002681
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002682 ms -= 250;
2683 }
2684
2685 /* resume regularly scheduled programming */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002686 if (hw->chip_id == CHIP_ID_YUKON_XL) {
2687 u16 pg = gm_phy_read(hw, port, PHY_MARV_EXT_ADR);
2688 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, 3);
2689 gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ledctrl);
2690 gm_phy_write(hw, port, PHY_MARV_EXT_ADR, pg);
2691 } else {
2692 gm_phy_write(hw, port, PHY_MARV_LED_CTRL, ledctrl);
2693 gm_phy_write(hw, port, PHY_MARV_LED_OVER, ledover);
2694 }
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002695 spin_unlock_bh(&sky2->phy_lock);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002696
2697 return 0;
2698}
2699
2700static void sky2_get_pauseparam(struct net_device *dev,
2701 struct ethtool_pauseparam *ecmd)
2702{
2703 struct sky2_port *sky2 = netdev_priv(dev);
2704
2705 ecmd->tx_pause = sky2->tx_pause;
2706 ecmd->rx_pause = sky2->rx_pause;
2707 ecmd->autoneg = sky2->autoneg;
2708}
2709
2710static int sky2_set_pauseparam(struct net_device *dev,
2711 struct ethtool_pauseparam *ecmd)
2712{
2713 struct sky2_port *sky2 = netdev_priv(dev);
2714 int err = 0;
2715
2716 sky2->autoneg = ecmd->autoneg;
2717 sky2->tx_pause = ecmd->tx_pause != 0;
2718 sky2->rx_pause = ecmd->rx_pause != 0;
2719
Stephen Hemminger1b537562005-12-20 15:08:07 -08002720 sky2_phy_reinit(sky2);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002721
2722 return err;
2723}
2724
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002725static int sky2_get_coalesce(struct net_device *dev,
2726 struct ethtool_coalesce *ecmd)
2727{
2728 struct sky2_port *sky2 = netdev_priv(dev);
2729 struct sky2_hw *hw = sky2->hw;
2730
2731 if (sky2_read8(hw, STAT_TX_TIMER_CTRL) == TIM_STOP)
2732 ecmd->tx_coalesce_usecs = 0;
2733 else {
2734 u32 clks = sky2_read32(hw, STAT_TX_TIMER_INI);
2735 ecmd->tx_coalesce_usecs = sky2_clk2us(hw, clks);
2736 }
2737 ecmd->tx_max_coalesced_frames = sky2_read16(hw, STAT_TX_IDX_TH);
2738
2739 if (sky2_read8(hw, STAT_LEV_TIMER_CTRL) == TIM_STOP)
2740 ecmd->rx_coalesce_usecs = 0;
2741 else {
2742 u32 clks = sky2_read32(hw, STAT_LEV_TIMER_INI);
2743 ecmd->rx_coalesce_usecs = sky2_clk2us(hw, clks);
2744 }
2745 ecmd->rx_max_coalesced_frames = sky2_read8(hw, STAT_FIFO_WM);
2746
2747 if (sky2_read8(hw, STAT_ISR_TIMER_CTRL) == TIM_STOP)
2748 ecmd->rx_coalesce_usecs_irq = 0;
2749 else {
2750 u32 clks = sky2_read32(hw, STAT_ISR_TIMER_INI);
2751 ecmd->rx_coalesce_usecs_irq = sky2_clk2us(hw, clks);
2752 }
2753
2754 ecmd->rx_max_coalesced_frames_irq = sky2_read8(hw, STAT_FIFO_ISR_WM);
2755
2756 return 0;
2757}
2758
2759/* Note: this affect both ports */
2760static int sky2_set_coalesce(struct net_device *dev,
2761 struct ethtool_coalesce *ecmd)
2762{
2763 struct sky2_port *sky2 = netdev_priv(dev);
2764 struct sky2_hw *hw = sky2->hw;
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002765 const u32 tmax = sky2_clk2us(hw, 0x0ffffff);
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002766
Stephen Hemminger77b3d6a2006-03-20 15:48:18 -08002767 if (ecmd->tx_coalesce_usecs > tmax ||
2768 ecmd->rx_coalesce_usecs > tmax ||
2769 ecmd->rx_coalesce_usecs_irq > tmax)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002770 return -EINVAL;
2771
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002772 if (ecmd->tx_max_coalesced_frames >= TX_RING_SIZE-1)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002773 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002774 if (ecmd->rx_max_coalesced_frames > RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002775 return -EINVAL;
Stephen Hemmingerff81fbb2006-02-22 11:44:59 -08002776 if (ecmd->rx_max_coalesced_frames_irq >RX_MAX_PENDING)
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002777 return -EINVAL;
2778
2779 if (ecmd->tx_coalesce_usecs == 0)
2780 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_STOP);
2781 else {
2782 sky2_write32(hw, STAT_TX_TIMER_INI,
2783 sky2_us2clk(hw, ecmd->tx_coalesce_usecs));
2784 sky2_write8(hw, STAT_TX_TIMER_CTRL, TIM_START);
2785 }
2786 sky2_write16(hw, STAT_TX_IDX_TH, ecmd->tx_max_coalesced_frames);
2787
2788 if (ecmd->rx_coalesce_usecs == 0)
2789 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_STOP);
2790 else {
2791 sky2_write32(hw, STAT_LEV_TIMER_INI,
2792 sky2_us2clk(hw, ecmd->rx_coalesce_usecs));
2793 sky2_write8(hw, STAT_LEV_TIMER_CTRL, TIM_START);
2794 }
2795 sky2_write8(hw, STAT_FIFO_WM, ecmd->rx_max_coalesced_frames);
2796
2797 if (ecmd->rx_coalesce_usecs_irq == 0)
2798 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_STOP);
2799 else {
Stephen Hemmingerd28d4872006-01-30 11:37:56 -08002800 sky2_write32(hw, STAT_ISR_TIMER_INI,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002801 sky2_us2clk(hw, ecmd->rx_coalesce_usecs_irq));
2802 sky2_write8(hw, STAT_ISR_TIMER_CTRL, TIM_START);
2803 }
2804 sky2_write8(hw, STAT_FIFO_ISR_WM, ecmd->rx_max_coalesced_frames_irq);
2805 return 0;
2806}
2807
Stephen Hemminger793b8832005-09-14 16:06:14 -07002808static void sky2_get_ringparam(struct net_device *dev,
2809 struct ethtool_ringparam *ering)
2810{
2811 struct sky2_port *sky2 = netdev_priv(dev);
2812
2813 ering->rx_max_pending = RX_MAX_PENDING;
2814 ering->rx_mini_max_pending = 0;
2815 ering->rx_jumbo_max_pending = 0;
2816 ering->tx_max_pending = TX_RING_SIZE - 1;
2817
2818 ering->rx_pending = sky2->rx_pending;
2819 ering->rx_mini_pending = 0;
2820 ering->rx_jumbo_pending = 0;
2821 ering->tx_pending = sky2->tx_pending;
2822}
2823
2824static int sky2_set_ringparam(struct net_device *dev,
2825 struct ethtool_ringparam *ering)
2826{
2827 struct sky2_port *sky2 = netdev_priv(dev);
2828 int err = 0;
2829
2830 if (ering->rx_pending > RX_MAX_PENDING ||
2831 ering->rx_pending < 8 ||
2832 ering->tx_pending < MAX_SKB_TX_LE ||
2833 ering->tx_pending > TX_RING_SIZE - 1)
2834 return -EINVAL;
2835
2836 if (netif_running(dev))
2837 sky2_down(dev);
2838
2839 sky2->rx_pending = ering->rx_pending;
2840 sky2->tx_pending = ering->tx_pending;
2841
Stephen Hemminger1b537562005-12-20 15:08:07 -08002842 if (netif_running(dev)) {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002843 err = sky2_up(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002844 if (err)
2845 dev_close(dev);
Stephen Hemminger6ed995b2005-12-20 15:08:08 -08002846 else
2847 sky2_set_multicast(dev);
Stephen Hemminger1b537562005-12-20 15:08:07 -08002848 }
Stephen Hemminger793b8832005-09-14 16:06:14 -07002849
2850 return err;
2851}
2852
Stephen Hemminger793b8832005-09-14 16:06:14 -07002853static int sky2_get_regs_len(struct net_device *dev)
2854{
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002855 return 0x4000;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002856}
2857
2858/*
2859 * Returns copy of control register region
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002860 * Note: access to the RAM address register set will cause timeouts.
Stephen Hemminger793b8832005-09-14 16:06:14 -07002861 */
2862static void sky2_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2863 void *p)
2864{
2865 const struct sky2_port *sky2 = netdev_priv(dev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002866 const void __iomem *io = sky2->hw->regs;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002867
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002868 BUG_ON(regs->len < B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002869 regs->version = 1;
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002870 memset(p, 0, regs->len);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002871
Stephen Hemminger6e4cbb32005-09-19 15:47:57 -07002872 memcpy_fromio(p, io, B3_RAM_ADDR);
2873
2874 memcpy_fromio(p + B3_RI_WTO_R1,
2875 io + B3_RI_WTO_R1,
2876 regs->len - B3_RI_WTO_R1);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002877}
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002878
2879static struct ethtool_ops sky2_ethtool_ops = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07002880 .get_settings = sky2_get_settings,
2881 .set_settings = sky2_set_settings,
2882 .get_drvinfo = sky2_get_drvinfo,
2883 .get_msglevel = sky2_get_msglevel,
2884 .set_msglevel = sky2_set_msglevel,
Stephen Hemminger9a7ae0a2005-09-27 15:28:42 -07002885 .nway_reset = sky2_nway_reset,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002886 .get_regs_len = sky2_get_regs_len,
2887 .get_regs = sky2_get_regs,
2888 .get_link = ethtool_op_get_link,
2889 .get_sg = ethtool_op_get_sg,
2890 .set_sg = ethtool_op_set_sg,
2891 .get_tx_csum = ethtool_op_get_tx_csum,
2892 .set_tx_csum = ethtool_op_set_tx_csum,
2893 .get_tso = ethtool_op_get_tso,
2894 .set_tso = ethtool_op_set_tso,
2895 .get_rx_csum = sky2_get_rx_csum,
2896 .set_rx_csum = sky2_set_rx_csum,
2897 .get_strings = sky2_get_strings,
Stephen Hemmingerfb173582005-12-09 11:34:56 -08002898 .get_coalesce = sky2_get_coalesce,
2899 .set_coalesce = sky2_set_coalesce,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002900 .get_ringparam = sky2_get_ringparam,
2901 .set_ringparam = sky2_set_ringparam,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002902 .get_pauseparam = sky2_get_pauseparam,
2903 .set_pauseparam = sky2_set_pauseparam,
Stephen Hemminger793b8832005-09-14 16:06:14 -07002904 .phys_id = sky2_phys_id,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002905 .get_stats_count = sky2_get_stats_count,
2906 .get_ethtool_stats = sky2_get_ethtool_stats,
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002907 .get_perm_addr = ethtool_op_get_perm_addr,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002908};
2909
2910/* Initialize network device */
2911static __devinit struct net_device *sky2_init_netdev(struct sky2_hw *hw,
2912 unsigned port, int highmem)
2913{
2914 struct sky2_port *sky2;
2915 struct net_device *dev = alloc_etherdev(sizeof(*sky2));
2916
2917 if (!dev) {
2918 printk(KERN_ERR "sky2 etherdev alloc failed");
2919 return NULL;
2920 }
2921
2922 SET_MODULE_OWNER(dev);
2923 SET_NETDEV_DEV(dev, &hw->pdev->dev);
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002924 dev->irq = hw->pdev->irq;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002925 dev->open = sky2_up;
2926 dev->stop = sky2_down;
shemminger@osdl.orgef743d32005-11-30 11:45:12 -08002927 dev->do_ioctl = sky2_ioctl;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002928 dev->hard_start_xmit = sky2_xmit_frame;
2929 dev->get_stats = sky2_get_stats;
2930 dev->set_multicast_list = sky2_set_multicast;
2931 dev->set_mac_address = sky2_set_mac_address;
2932 dev->change_mtu = sky2_change_mtu;
2933 SET_ETHTOOL_OPS(dev, &sky2_ethtool_ops);
2934 dev->tx_timeout = sky2_tx_timeout;
2935 dev->watchdog_timeo = TX_WATCHDOG;
2936 if (port == 0)
2937 dev->poll = sky2_poll;
2938 dev->weight = NAPI_WEIGHT;
2939#ifdef CONFIG_NET_POLL_CONTROLLER
2940 dev->poll_controller = sky2_netpoll;
2941#endif
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002942
2943 sky2 = netdev_priv(dev);
2944 sky2->netdev = dev;
2945 sky2->hw = hw;
2946 sky2->msg_enable = netif_msg_init(debug, default_msg);
2947
2948 spin_lock_init(&sky2->tx_lock);
2949 /* Auto speed and flow control */
2950 sky2->autoneg = AUTONEG_ENABLE;
Stephen Hemminger585b56012005-12-09 11:35:10 -08002951 sky2->tx_pause = 1;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002952 sky2->rx_pause = 1;
2953 sky2->duplex = -1;
2954 sky2->speed = -1;
2955 sky2->advertising = sky2_supported_modes(hw);
Stephen Hemminger75d070c2005-12-09 11:35:11 -08002956
2957 /* Receive checksum disabled for Yukon XL
2958 * because of observed problems with incorrect
2959 * values when multiple packets are received in one interrupt
2960 */
2961 sky2->rx_csum = (hw->chip_id != CHIP_ID_YUKON_XL);
2962
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08002963 spin_lock_init(&sky2->phy_lock);
Stephen Hemminger793b8832005-09-14 16:06:14 -07002964 sky2->tx_pending = TX_DEF_PENDING;
Stephen Hemminger290d4de2006-03-20 15:48:15 -08002965 sky2->rx_pending = RX_DEF_PENDING;
Stephen Hemminger734d1862005-12-09 11:35:00 -08002966 sky2->rx_bufsize = sky2_buf_size(ETH_DATA_LEN);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002967
2968 hw->dev[port] = dev;
2969
2970 sky2->port = port;
2971
shemminger@osdl.org5a5b1ea2005-11-30 11:45:15 -08002972 dev->features |= NETIF_F_LLTX;
2973 if (hw->chip_id != CHIP_ID_YUKON_EC_U)
2974 dev->features |= NETIF_F_TSO;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002975 if (highmem)
2976 dev->features |= NETIF_F_HIGHDMA;
Stephen Hemminger793b8832005-09-14 16:06:14 -07002977 dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002978
shemminger@osdl.orgd1f13702005-09-27 15:02:57 -07002979#ifdef SKY2_VLAN_TAG_USED
2980 dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
2981 dev->vlan_rx_register = sky2_vlan_rx_register;
2982 dev->vlan_rx_kill_vid = sky2_vlan_rx_kill_vid;
2983#endif
2984
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002985 /* read the mac address */
Stephen Hemminger793b8832005-09-14 16:06:14 -07002986 memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port * 8, ETH_ALEN);
Stephen Hemminger2995bfb2005-09-28 10:01:03 -07002987 memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002988
2989 /* device is off until link detection */
2990 netif_carrier_off(dev);
2991 netif_stop_queue(dev);
2992
2993 return dev;
2994}
2995
Stephen Hemminger28bd1812006-01-17 13:43:19 -08002996static void __devinit sky2_show_addr(struct net_device *dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07002997{
2998 const struct sky2_port *sky2 = netdev_priv(dev);
2999
3000 if (netif_msg_probe(sky2))
3001 printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
3002 dev->name,
3003 dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
3004 dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
3005}
3006
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003007/* Handle software interrupt used during MSI test */
3008static irqreturn_t __devinit sky2_test_intr(int irq, void *dev_id,
3009 struct pt_regs *regs)
3010{
3011 struct sky2_hw *hw = dev_id;
3012 u32 status = sky2_read32(hw, B0_Y2_SP_ISRC2);
3013
3014 if (status == 0)
3015 return IRQ_NONE;
3016
3017 if (status & Y2_IS_IRQ_SW) {
3018 hw->msi_detected = 1;
3019 wake_up(&hw->msi_wait);
3020 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3021 }
3022 sky2_write32(hw, B0_Y2_SP_ICR, 2);
3023
3024 return IRQ_HANDLED;
3025}
3026
3027/* Test interrupt path by forcing a a software IRQ */
3028static int __devinit sky2_test_msi(struct sky2_hw *hw)
3029{
3030 struct pci_dev *pdev = hw->pdev;
3031 int err;
3032
3033 sky2_write32(hw, B0_IMSK, Y2_IS_IRQ_SW);
3034
3035 err = request_irq(pdev->irq, sky2_test_intr, SA_SHIRQ, DRV_NAME, hw);
3036 if (err) {
3037 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3038 pci_name(pdev), pdev->irq);
3039 return err;
3040 }
3041
3042 init_waitqueue_head (&hw->msi_wait);
3043
3044 sky2_write8(hw, B0_CTST, CS_ST_SW_IRQ);
3045 wmb();
3046
3047 wait_event_timeout(hw->msi_wait, hw->msi_detected, HZ/10);
3048
3049 if (!hw->msi_detected) {
3050 /* MSI test failed, go back to INTx mode */
3051 printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
3052 "switching to INTx mode. Please report this failure to "
3053 "the PCI maintainer and include system chipset information.\n",
3054 pci_name(pdev));
3055
3056 err = -EOPNOTSUPP;
3057 sky2_write8(hw, B0_CTST, CS_CL_SW_IRQ);
3058 }
3059
3060 sky2_write32(hw, B0_IMSK, 0);
3061
3062 free_irq(pdev->irq, hw);
3063
3064 return err;
3065}
3066
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003067static int __devinit sky2_probe(struct pci_dev *pdev,
3068 const struct pci_device_id *ent)
3069{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003070 struct net_device *dev, *dev1 = NULL;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003071 struct sky2_hw *hw;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003072 int err, pm_cap, using_dac = 0;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003073
Stephen Hemminger793b8832005-09-14 16:06:14 -07003074 err = pci_enable_device(pdev);
3075 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003076 printk(KERN_ERR PFX "%s cannot enable PCI device\n",
3077 pci_name(pdev));
3078 goto err_out;
3079 }
3080
Stephen Hemminger793b8832005-09-14 16:06:14 -07003081 err = pci_request_regions(pdev, DRV_NAME);
3082 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003083 printk(KERN_ERR PFX "%s cannot obtain PCI resources\n",
3084 pci_name(pdev));
Stephen Hemminger793b8832005-09-14 16:06:14 -07003085 goto err_out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003086 }
3087
3088 pci_set_master(pdev);
3089
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003090 /* Find power-management capability. */
3091 pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
3092 if (pm_cap == 0) {
3093 printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
3094 "aborting.\n");
3095 err = -EIO;
3096 goto err_out_free_regions;
3097 }
3098
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003099 if (sizeof(dma_addr_t) > sizeof(u32) &&
3100 !(err = pci_set_dma_mask(pdev, DMA_64BIT_MASK))) {
3101 using_dac = 1;
3102 err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
3103 if (err < 0) {
3104 printk(KERN_ERR PFX "%s unable to obtain 64 bit DMA "
3105 "for consistent allocations\n", pci_name(pdev));
3106 goto err_out_free_regions;
3107 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003108
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003109 } else {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003110 err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
3111 if (err) {
3112 printk(KERN_ERR PFX "%s no usable DMA configuration\n",
3113 pci_name(pdev));
3114 goto err_out_free_regions;
3115 }
3116 }
Stephen Hemmingerd1f3d4d2006-01-17 13:43:11 -08003117
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003118 err = -ENOMEM;
Stephen Hemminger6aad85d2006-01-17 13:43:18 -08003119 hw = kzalloc(sizeof(*hw), GFP_KERNEL);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003120 if (!hw) {
3121 printk(KERN_ERR PFX "%s: cannot allocate hardware struct\n",
3122 pci_name(pdev));
3123 goto err_out_free_regions;
3124 }
3125
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003126 hw->pdev = pdev;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003127
3128 hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
3129 if (!hw->regs) {
3130 printk(KERN_ERR PFX "%s: cannot map device registers\n",
3131 pci_name(pdev));
3132 goto err_out_free_hw;
3133 }
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003134 hw->pm_cap = pm_cap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003135
Stephen Hemminger56a645c2006-02-22 11:45:02 -08003136#ifdef __BIG_ENDIAN
3137 /* byte swap descriptors in hardware */
3138 {
3139 u32 reg;
3140
3141 reg = sky2_pci_read32(hw, PCI_DEV_REG2);
3142 reg |= PCI_REV_DESC;
3143 sky2_pci_write32(hw, PCI_DEV_REG2, reg);
3144 }
3145#endif
3146
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003147 /* ring for status responses */
3148 hw->st_le = pci_alloc_consistent(hw->pdev, STATUS_LE_BYTES,
3149 &hw->st_dma);
3150 if (!hw->st_le)
3151 goto err_out_iounmap;
3152
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003153 err = sky2_reset(hw);
3154 if (err)
Stephen Hemminger793b8832005-09-14 16:06:14 -07003155 goto err_out_iounmap;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003156
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003157 printk(KERN_INFO PFX "v%s addr 0x%lx irq %d Yukon-%s (0x%x) rev %d\n",
3158 DRV_VERSION, pci_resource_start(pdev, 0), pdev->irq,
Stephen Hemminger92f965e2005-12-09 11:34:53 -08003159 yukon2_name[hw->chip_id - CHIP_ID_YUKON_XL],
Stephen Hemminger793b8832005-09-14 16:06:14 -07003160 hw->chip_id, hw->chip_rev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003161
Stephen Hemminger793b8832005-09-14 16:06:14 -07003162 dev = sky2_init_netdev(hw, 0, using_dac);
3163 if (!dev)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003164 goto err_out_free_pci;
3165
Stephen Hemminger793b8832005-09-14 16:06:14 -07003166 err = register_netdev(dev);
3167 if (err) {
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003168 printk(KERN_ERR PFX "%s: cannot register net device\n",
3169 pci_name(pdev));
3170 goto err_out_free_netdev;
3171 }
3172
3173 sky2_show_addr(dev);
3174
3175 if (hw->ports > 1 && (dev1 = sky2_init_netdev(hw, 1, using_dac))) {
3176 if (register_netdev(dev1) == 0)
3177 sky2_show_addr(dev1);
3178 else {
3179 /* Failure to register second port need not be fatal */
Stephen Hemminger793b8832005-09-14 16:06:14 -07003180 printk(KERN_WARNING PFX
3181 "register of second port failed\n");
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003182 hw->dev[1] = NULL;
3183 free_netdev(dev1);
3184 }
3185 }
3186
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003187 if (!disable_msi && pci_enable_msi(pdev) == 0) {
3188 err = sky2_test_msi(hw);
3189 if (err == -EOPNOTSUPP)
3190 pci_disable_msi(pdev);
3191 else if (err)
3192 goto err_out_unregister;
3193 }
3194
3195 err = request_irq(pdev->irq, sky2_intr, SA_SHIRQ, DRV_NAME, hw);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003196 if (err) {
3197 printk(KERN_ERR PFX "%s: cannot assign irq %d\n",
3198 pci_name(pdev), pdev->irq);
3199 goto err_out_unregister;
3200 }
3201
Stephen Hemmingere07b1aa2006-03-20 15:48:17 -08003202 sky2_write32(hw, B0_IMSK, Y2_IS_BASE);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003203
3204 pci_set_drvdata(pdev, hw);
3205
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003206 return 0;
3207
Stephen Hemminger793b8832005-09-14 16:06:14 -07003208err_out_unregister:
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003209 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003210 if (dev1) {
3211 unregister_netdev(dev1);
3212 free_netdev(dev1);
3213 }
3214 unregister_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003215err_out_free_netdev:
3216 free_netdev(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003217err_out_free_pci:
Stephen Hemminger793b8832005-09-14 16:06:14 -07003218 sky2_write8(hw, B0_CTST, CS_RST_SET);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003219 pci_free_consistent(hw->pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
3220err_out_iounmap:
3221 iounmap(hw->regs);
3222err_out_free_hw:
3223 kfree(hw);
3224err_out_free_regions:
3225 pci_release_regions(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003226 pci_disable_device(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003227err_out:
3228 return err;
3229}
3230
3231static void __devexit sky2_remove(struct pci_dev *pdev)
3232{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003233 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003234 struct net_device *dev0, *dev1;
3235
Stephen Hemminger793b8832005-09-14 16:06:14 -07003236 if (!hw)
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003237 return;
3238
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003239 dev0 = hw->dev[0];
Stephen Hemminger793b8832005-09-14 16:06:14 -07003240 dev1 = hw->dev[1];
3241 if (dev1)
3242 unregister_netdev(dev1);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003243 unregister_netdev(dev0);
3244
Stephen Hemminger793b8832005-09-14 16:06:14 -07003245 sky2_write32(hw, B0_IMSK, 0);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003246 sky2_set_power_state(hw, PCI_D3hot);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003247 sky2_write16(hw, B0_Y2LED, LED_STAT_OFF);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003248 sky2_write8(hw, B0_CTST, CS_RST_SET);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003249 sky2_read8(hw, B0_CTST);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003250
3251 free_irq(pdev->irq, hw);
Stephen Hemmingerfb2690a2006-03-20 15:48:19 -08003252 pci_disable_msi(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003253 pci_free_consistent(pdev, STATUS_LE_BYTES, hw->st_le, hw->st_dma);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003254 pci_release_regions(pdev);
3255 pci_disable_device(pdev);
Stephen Hemminger793b8832005-09-14 16:06:14 -07003256
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003257 if (dev1)
3258 free_netdev(dev1);
3259 free_netdev(dev0);
3260 iounmap(hw->regs);
3261 kfree(hw);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003262
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003263 pci_set_drvdata(pdev, NULL);
3264}
3265
3266#ifdef CONFIG_PM
3267static int sky2_suspend(struct pci_dev *pdev, pm_message_t state)
3268{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003269 struct sky2_hw *hw = pci_get_drvdata(pdev);
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003270 int i;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003271
3272 for (i = 0; i < 2; i++) {
3273 struct net_device *dev = hw->dev[i];
3274
3275 if (dev) {
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003276 if (!netif_running(dev))
3277 continue;
3278
3279 sky2_down(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003280 netif_device_detach(dev);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003281 }
3282 }
3283
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003284 return sky2_set_power_state(hw, pci_choose_state(pdev, state));
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003285}
3286
3287static int sky2_resume(struct pci_dev *pdev)
3288{
Stephen Hemminger793b8832005-09-14 16:06:14 -07003289 struct sky2_hw *hw = pci_get_drvdata(pdev);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003290 int i, err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003291
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003292 pci_restore_state(pdev);
3293 pci_enable_wake(pdev, PCI_D0, 0);
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003294 err = sky2_set_power_state(hw, PCI_D0);
3295 if (err)
3296 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003297
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003298 err = sky2_reset(hw);
3299 if (err)
3300 goto out;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003301
3302 for (i = 0; i < 2; i++) {
3303 struct net_device *dev = hw->dev[i];
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003304 if (dev && netif_running(dev)) {
3305 netif_device_attach(dev);
3306 err = sky2_up(dev);
3307 if (err) {
3308 printk(KERN_ERR PFX "%s: could not up: %d\n",
3309 dev->name, err);
3310 dev_close(dev);
3311 break;
shemminger@osdl.org5afa0a92005-09-27 15:03:00 -07003312 }
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003313 }
3314 }
Stephen Hemminger08c06d82006-01-30 11:37:54 -08003315out:
3316 return err;
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003317}
3318#endif
3319
3320static struct pci_driver sky2_driver = {
Stephen Hemminger793b8832005-09-14 16:06:14 -07003321 .name = DRV_NAME,
3322 .id_table = sky2_id_table,
3323 .probe = sky2_probe,
3324 .remove = __devexit_p(sky2_remove),
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003325#ifdef CONFIG_PM
Stephen Hemminger793b8832005-09-14 16:06:14 -07003326 .suspend = sky2_suspend,
3327 .resume = sky2_resume,
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003328#endif
3329};
3330
3331static int __init sky2_init_module(void)
3332{
shemminger@osdl.org50241c42005-11-30 11:45:22 -08003333 return pci_register_driver(&sky2_driver);
Stephen Hemmingercd28ab62005-08-16 16:36:49 -07003334}
3335
3336static void __exit sky2_cleanup_module(void)
3337{
3338 pci_unregister_driver(&sky2_driver);
3339}
3340
3341module_init(sky2_init_module);
3342module_exit(sky2_cleanup_module);
3343
3344MODULE_DESCRIPTION("Marvell Yukon 2 Gigabit Ethernet driver");
3345MODULE_AUTHOR("Stephen Hemminger <shemminger@osdl.org>");
3346MODULE_LICENSE("GPL");
shemminger@osdl.org5f4f9dc2005-11-30 11:45:23 -08003347MODULE_VERSION(DRV_VERSION);