blob: 77802a9d162e5e93b5fe3d12c190e794dc9e3737 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020018#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040028#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080029#include <linux/ipv6.h>
30#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/io.h>
33#include <asm/irq.h>
34
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
françois romieubca03d52011-01-03 15:07:31 +000037#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
38#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000039#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
40#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080041#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080042#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
43#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080044#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080045#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080046#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080047#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080048#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000049#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000050#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000051#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080052#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
53#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
54#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
55#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000056
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070058 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059
Julien Ducourthial477206a2012-05-09 00:00:06 +020060#define TX_SLOTS_AVAIL(tp) \
61 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
62
63/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
64#define TX_FRAGS_READY_FOR(tp,nr_frags) \
65 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070066
Linus Torvalds1da177e2005-04-16 15:20:36 -070067/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
68 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050069static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070070
Michal Schmidtaee77e42012-09-09 13:55:26 +000071#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
73
74#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020075#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070076#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000077#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070078#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
79#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
80
81#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020084#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
85#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
86#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
87#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
88#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
89#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
91enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020092 RTL_GIGA_MAC_VER_01 = 0,
93 RTL_GIGA_MAC_VER_02,
94 RTL_GIGA_MAC_VER_03,
95 RTL_GIGA_MAC_VER_04,
96 RTL_GIGA_MAC_VER_05,
97 RTL_GIGA_MAC_VER_06,
98 RTL_GIGA_MAC_VER_07,
99 RTL_GIGA_MAC_VER_08,
100 RTL_GIGA_MAC_VER_09,
101 RTL_GIGA_MAC_VER_10,
102 RTL_GIGA_MAC_VER_11,
103 RTL_GIGA_MAC_VER_12,
104 RTL_GIGA_MAC_VER_13,
105 RTL_GIGA_MAC_VER_14,
106 RTL_GIGA_MAC_VER_15,
107 RTL_GIGA_MAC_VER_16,
108 RTL_GIGA_MAC_VER_17,
109 RTL_GIGA_MAC_VER_18,
110 RTL_GIGA_MAC_VER_19,
111 RTL_GIGA_MAC_VER_20,
112 RTL_GIGA_MAC_VER_21,
113 RTL_GIGA_MAC_VER_22,
114 RTL_GIGA_MAC_VER_23,
115 RTL_GIGA_MAC_VER_24,
116 RTL_GIGA_MAC_VER_25,
117 RTL_GIGA_MAC_VER_26,
118 RTL_GIGA_MAC_VER_27,
119 RTL_GIGA_MAC_VER_28,
120 RTL_GIGA_MAC_VER_29,
121 RTL_GIGA_MAC_VER_30,
122 RTL_GIGA_MAC_VER_31,
123 RTL_GIGA_MAC_VER_32,
124 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800125 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800126 RTL_GIGA_MAC_VER_35,
127 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800128 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800129 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800130 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800131 RTL_GIGA_MAC_VER_40,
132 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000133 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000134 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800135 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800136 RTL_GIGA_MAC_VER_45,
137 RTL_GIGA_MAC_VER_46,
138 RTL_GIGA_MAC_VER_47,
139 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800140 RTL_GIGA_MAC_VER_49,
141 RTL_GIGA_MAC_VER_50,
142 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200143 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144};
145
Francois Romieu2b7b4312011-04-18 22:53:24 -0700146enum rtl_tx_desc_version {
147 RTL_TD_0 = 0,
148 RTL_TD_1 = 1,
149};
150
Francois Romieud58d46b2011-05-03 16:38:29 +0200151#define JUMBO_1K ETH_DATA_LEN
152#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
153#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
154#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
155#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
156
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200157#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200158 .name = NAME, \
159 .txd_version = TD, \
160 .fw_name = FW, \
161 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200162}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800164static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700165 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700166 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200167 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200168 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200169} rtl_chip_infos[] = {
170 /* PCI devices. */
171 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200172 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200173 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200175 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200176 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200177 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200178 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200179 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200180 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200181 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200182 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200183 /* PCI-E devices. */
184 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200185 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200186 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200187 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200188 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200201 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200202 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200203 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200204 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200205 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200206 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200207 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200208 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200209 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200210 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200211 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200212 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200213 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200214 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200215 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200216 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200217 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200218 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200219 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200220 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200221 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200222 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200223 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200224 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200225 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200226 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200227 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200228 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200229 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200230 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200231 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200232 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200233 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200234 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200235 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200236 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200237 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800238 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200239 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800240 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200241 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800242 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200243 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800244 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200245 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800246 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200247 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800248 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200249 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800250 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200251 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800252 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200253 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000254 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200255 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000256 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200257 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800258 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200259 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800260 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200261 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800262 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200263 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800264 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200265 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800266 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200267 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800268 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200269 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800270 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200271 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800272 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200273 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274};
275#undef _R
276
Francois Romieubcf0bf92006-07-26 23:14:13 +0200277enum cfg_version {
278 RTL_CFG_0 = 0x00,
279 RTL_CFG_1,
280 RTL_CFG_2
281};
282
Benoit Taine9baa3c32014-08-08 15:56:03 +0200283static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200284 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200285 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100288 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200290 { PCI_VENDOR_ID_DLINK, 0x4300,
291 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200292 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000293 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200294 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200295 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
296 { PCI_VENDOR_ID_LINKSYS, 0x1032,
297 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100298 { 0x0001, 0x8168,
299 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700300 {0,},
301};
302
303MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
304
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200305static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200306static struct {
307 u32 msg_enable;
308} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309
Francois Romieu07d3f512007-02-21 22:40:46 +0100310enum rtl_registers {
311 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100312 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100313 MAR0 = 8, /* Multicast filter. */
314 CounterAddrLow = 0x10,
315 CounterAddrHigh = 0x14,
316 TxDescStartAddrLow = 0x20,
317 TxDescStartAddrHigh = 0x24,
318 TxHDescStartAddrLow = 0x28,
319 TxHDescStartAddrHigh = 0x2c,
320 FLASH = 0x30,
321 ERSR = 0x36,
322 ChipCmd = 0x37,
323 TxPoll = 0x38,
324 IntrMask = 0x3c,
325 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700326
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327 TxConfig = 0x40,
328#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
329#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
330
331 RxConfig = 0x44,
332#define RX128_INT_EN (1 << 15) /* 8111c and later */
333#define RX_MULTI_EN (1 << 14) /* 8111c only */
334#define RXCFG_FIFO_SHIFT 13
335 /* No threshold before first PCI xfer */
336#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000337#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800338#define RXCFG_DMA_SHIFT 8
339 /* Unlimited maximum PCI burst. */
340#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700341
Francois Romieu07d3f512007-02-21 22:40:46 +0100342 RxMissed = 0x4c,
343 Cfg9346 = 0x50,
344 Config0 = 0x51,
345 Config1 = 0x52,
346 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200347#define PME_SIGNAL (1 << 5) /* 8168c and later */
348
Francois Romieu07d3f512007-02-21 22:40:46 +0100349 Config3 = 0x54,
350 Config4 = 0x55,
351 Config5 = 0x56,
352 MultiIntr = 0x5c,
353 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100354 PHYstatus = 0x6c,
355 RxMaxSize = 0xda,
356 CPlusCmd = 0xe0,
357 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300358
359#define RTL_COALESCE_MASK 0x0f
360#define RTL_COALESCE_SHIFT 4
361#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
362#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
363
Francois Romieu07d3f512007-02-21 22:40:46 +0100364 RxDescAddrLow = 0xe4,
365 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000366 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
367
368#define NoEarlyTx 0x3f /* Max value : no early transmit. */
369
370 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
371
372#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800373#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000374
Francois Romieu07d3f512007-02-21 22:40:46 +0100375 FuncEvent = 0xf0,
376 FuncEventMask = 0xf4,
377 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800378 IBCR0 = 0xf8,
379 IBCR2 = 0xf9,
380 IBIMR0 = 0xfa,
381 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100382 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700383};
384
Francois Romieuf162a5d2008-06-01 22:37:49 +0200385enum rtl8168_8101_registers {
386 CSIDR = 0x64,
387 CSIAR = 0x68,
388#define CSIAR_FLAG 0x80000000
389#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200390#define CSIAR_BYTE_ENABLE 0x0000f000
391#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000392 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200393 EPHYAR = 0x80,
394#define EPHYAR_FLAG 0x80000000
395#define EPHYAR_WRITE_CMD 0x80000000
396#define EPHYAR_REG_MASK 0x1f
397#define EPHYAR_REG_SHIFT 16
398#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800399 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800400#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800401#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200402 DBG_REG = 0xd1,
403#define FIX_NAK_1 (1 << 4)
404#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800405 TWSI = 0xd2,
406 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800407#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800408#define TX_EMPTY (1 << 5)
409#define RX_EMPTY (1 << 4)
410#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800411#define EN_NDP (1 << 3)
412#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800413#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000414 EFUSEAR = 0xdc,
415#define EFUSEAR_FLAG 0x80000000
416#define EFUSEAR_WRITE_CMD 0x80000000
417#define EFUSEAR_READ_CMD 0x00000000
418#define EFUSEAR_REG_MASK 0x03ff
419#define EFUSEAR_REG_SHIFT 8
420#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800421 MISC_1 = 0xf2,
422#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200423};
424
françois romieuc0e45c12011-01-03 15:08:04 +0000425enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800426 LED_FREQ = 0x1a,
427 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000428 ERIDR = 0x70,
429 ERIAR = 0x74,
430#define ERIAR_FLAG 0x80000000
431#define ERIAR_WRITE_CMD 0x80000000
432#define ERIAR_READ_CMD 0x00000000
433#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000434#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800435#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
436#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
437#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800438#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800439#define ERIAR_MASK_SHIFT 12
440#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
441#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800442#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800443#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800444#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000445 EPHY_RXER_NUM = 0x7c,
446 OCPDR = 0xb0, /* OCP GPHY access */
447#define OCPDR_WRITE_CMD 0x80000000
448#define OCPDR_READ_CMD 0x00000000
449#define OCPDR_REG_MASK 0x7f
450#define OCPDR_GPHY_REG_SHIFT 16
451#define OCPDR_DATA_MASK 0xffff
452 OCPAR = 0xb4,
453#define OCPAR_FLAG 0x80000000
454#define OCPAR_GPHY_WRITE_CMD 0x8000f060
455#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800456 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000457 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
458 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200459#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800460#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800461#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800462#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800463#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000464};
465
Francois Romieu07d3f512007-02-21 22:40:46 +0100466enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100468 SYSErr = 0x8000,
469 PCSTimeout = 0x4000,
470 SWInt = 0x0100,
471 TxDescUnavail = 0x0080,
472 RxFIFOOver = 0x0040,
473 LinkChg = 0x0020,
474 RxOverflow = 0x0010,
475 TxErr = 0x0008,
476 TxOK = 0x0004,
477 RxErr = 0x0002,
478 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479
480 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400481 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200482 RxFOVF = (1 << 23),
483 RxRWT = (1 << 22),
484 RxRES = (1 << 21),
485 RxRUNT = (1 << 20),
486 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487
488 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800489 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100490 CmdReset = 0x10,
491 CmdRxEnb = 0x08,
492 CmdTxEnb = 0x04,
493 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700494
Francois Romieu275391a2007-02-23 23:50:28 +0100495 /* TXPoll register p.5 */
496 HPQ = 0x80, /* Poll cmd on the high prio queue */
497 NPQ = 0x40, /* Poll cmd on the low prio queue */
498 FSWInt = 0x01, /* Forced software interrupt */
499
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100501 Cfg9346_Lock = 0x00,
502 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503
504 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100505 AcceptErr = 0x20,
506 AcceptRunt = 0x10,
507 AcceptBroadcast = 0x08,
508 AcceptMulticast = 0x04,
509 AcceptMyPhys = 0x02,
510 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200511#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513 /* TxConfigBits */
514 TxInterFrameGapShift = 24,
515 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
516
Francois Romieu5d06a992006-02-23 00:47:58 +0100517 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200518 LEDS1 = (1 << 7),
519 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200520 Speed_down = (1 << 4),
521 MEMMAP = (1 << 3),
522 IOMAP = (1 << 2),
523 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100524 PMEnable = (1 << 0), /* Power Management Enable */
525
Francois Romieu6dccd162007-02-13 23:38:05 +0100526 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000527 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000528 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100529 PCI_Clock_66MHz = 0x01,
530 PCI_Clock_33MHz = 0x00,
531
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100532 /* Config3 register p.25 */
533 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
534 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200535 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800536 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200537 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100538
Francois Romieud58d46b2011-05-03 16:38:29 +0200539 /* Config4 register */
540 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
541
Francois Romieu5d06a992006-02-23 00:47:58 +0100542 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100543 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
544 MWF = (1 << 5), /* Accept Multicast wakeup frame */
545 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200546 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100547 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100548 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000549 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100550
Linus Torvalds1da177e2005-04-16 15:20:36 -0700551 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200552 EnableBist = (1 << 15), // 8168 8101
553 Mac_dbgo_oe = (1 << 14), // 8168 8101
554 Normal_mode = (1 << 13), // unused
555 Force_half_dup = (1 << 12), // 8168 8101
556 Force_rxflow_en = (1 << 11), // 8168 8101
557 Force_txflow_en = (1 << 10), // 8168 8101
558 Cxpl_dbg_sel = (1 << 9), // 8168 8101
559 ASF = (1 << 8), // 8168 8101
560 PktCntrDisable = (1 << 7), // 8168 8101
561 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562 RxVlan = (1 << 6),
563 RxChkSum = (1 << 5),
564 PCIDAC = (1 << 4),
565 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200566#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100567 INTT_0 = 0x0000, // 8168
568 INTT_1 = 0x0001, // 8168
569 INTT_2 = 0x0002, // 8168
570 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100573 TBI_Enable = 0x80,
574 TxFlowCtrl = 0x40,
575 RxFlowCtrl = 0x20,
576 _1000bpsF = 0x10,
577 _100bps = 0x08,
578 _10bps = 0x04,
579 LinkStatus = 0x02,
580 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100583 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200584
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200585 /* ResetCounterCommand */
586 CounterReset = 0x1,
587
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200588 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100589 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800590
591 /* magic enable v2 */
592 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700593};
594
Francois Romieu2b7b4312011-04-18 22:53:24 -0700595enum rtl_desc_bit {
596 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700597 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
598 RingEnd = (1 << 30), /* End of descriptor ring */
599 FirstFrag = (1 << 29), /* First segment of a packet */
600 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700601};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Francois Romieu2b7b4312011-04-18 22:53:24 -0700603/* Generic case. */
604enum rtl_tx_desc_bit {
605 /* First doubleword. */
606 TD_LSO = (1 << 27), /* Large Send Offload */
607#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700608
Francois Romieu2b7b4312011-04-18 22:53:24 -0700609 /* Second doubleword. */
610 TxVlanTag = (1 << 17), /* Add VLAN tag */
611};
612
613/* 8169, 8168b and 810x except 8102e. */
614enum rtl_tx_desc_bit_0 {
615 /* First doubleword. */
616#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
617 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
618 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
619 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
620};
621
622/* 8102e, 8168c and beyond. */
623enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800624 /* First doubleword. */
625 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800626 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800627#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800628#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800629
Francois Romieu2b7b4312011-04-18 22:53:24 -0700630 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800631#define TCPHO_SHIFT 18
632#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700633#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800634 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
635 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700636 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
637 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
638};
639
Francois Romieu2b7b4312011-04-18 22:53:24 -0700640enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 /* Rx private */
642 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500643 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
645#define RxProtoUDP (PID1)
646#define RxProtoTCP (PID0)
647#define RxProtoIP (PID1 | PID0)
648#define RxProtoMask RxProtoIP
649
650 IPFail = (1 << 16), /* IP checksum failed */
651 UDPFail = (1 << 15), /* UDP/IP checksum failed */
652 TCPFail = (1 << 14), /* TCP/IP checksum failed */
653 RxVlanTag = (1 << 16), /* VLAN tag available */
654};
655
656#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200657#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658
659struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200660 __le32 opts1;
661 __le32 opts2;
662 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663};
664
665struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200666 __le32 opts1;
667 __le32 opts2;
668 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700669};
670
671struct ring_info {
672 struct sk_buff *skb;
673 u32 len;
674 u8 __pad[sizeof(void *) - sizeof(u32)];
675};
676
Ivan Vecera355423d2009-02-06 21:49:57 -0800677struct rtl8169_counters {
678 __le64 tx_packets;
679 __le64 rx_packets;
680 __le64 tx_errors;
681 __le32 rx_errors;
682 __le16 rx_missed;
683 __le16 align_errors;
684 __le32 tx_one_collision;
685 __le32 tx_multi_collision;
686 __le64 rx_unicast;
687 __le64 rx_broadcast;
688 __le32 rx_multicast;
689 __le16 tx_aborted;
690 __le16 tx_underun;
691};
692
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200693struct rtl8169_tc_offsets {
694 bool inited;
695 __le64 tx_errors;
696 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200697 __le16 tx_aborted;
698};
699
Francois Romieuda78dbf2012-01-26 14:18:23 +0100700enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100701 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100702 RTL_FLAG_TASK_SLOW_PENDING,
703 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100704 RTL_FLAG_MAX
705};
706
Junchang Wang8027aa22012-03-04 23:30:32 +0100707struct rtl8169_stats {
708 u64 packets;
709 u64 bytes;
710 struct u64_stats_sync syncp;
711};
712
Linus Torvalds1da177e2005-04-16 15:20:36 -0700713struct rtl8169_private {
714 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200715 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000716 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700717 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200718 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700719 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700720 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
721 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700722 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100723 struct rtl8169_stats rx_stats;
724 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700725 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
726 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
727 dma_addr_t TxPhyAddr;
728 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000729 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700730 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100732
733 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300734 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000735
736 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200737 void (*write)(struct rtl8169_private *, int, int);
738 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000739 } mdio_ops;
740
Francois Romieud58d46b2011-05-03 16:38:29 +0200741 struct jumbo_ops {
742 void (*enable)(struct rtl8169_private *);
743 void (*disable)(struct rtl8169_private *);
744 } jumbo_ops;
745
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200746 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800747 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100748
749 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100750 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
751 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100752 struct work_struct work;
753 } wk;
754
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200755 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200756 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200757 dma_addr_t counters_phys_addr;
758 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200759 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000760 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000761
Francois Romieub6ffd972011-06-17 17:00:05 +0200762 struct rtl_fw {
763 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200764
765#define RTL_VER_SIZE 32
766
767 char version[RTL_VER_SIZE];
768
769 struct rtl_fw_phy_action {
770 __le32 *code;
771 size_t size;
772 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200773 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300774#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800775
776 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700777};
778
Ralf Baechle979b6c12005-06-13 14:30:40 -0700779MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700780MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700782MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200783module_param_named(debug, debug.msg_enable, int, 0);
784MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700785MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000786MODULE_FIRMWARE(FIRMWARE_8168D_1);
787MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000788MODULE_FIRMWARE(FIRMWARE_8168E_1);
789MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400790MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800791MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800792MODULE_FIRMWARE(FIRMWARE_8168F_1);
793MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800794MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800795MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800796MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800797MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000798MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000799MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000800MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800801MODULE_FIRMWARE(FIRMWARE_8168H_1);
802MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200803MODULE_FIRMWARE(FIRMWARE_8107E_1);
804MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700805
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100806static inline struct device *tp_to_dev(struct rtl8169_private *tp)
807{
808 return &tp->pci_dev->dev;
809}
810
Francois Romieuda78dbf2012-01-26 14:18:23 +0100811static void rtl_lock_work(struct rtl8169_private *tp)
812{
813 mutex_lock(&tp->wk.mutex);
814}
815
816static void rtl_unlock_work(struct rtl8169_private *tp)
817{
818 mutex_unlock(&tp->wk.mutex);
819}
820
Heiner Kallweitcb732002018-03-20 07:45:35 +0100821static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200822{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100823 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800824 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200825}
826
Francois Romieuffc46952012-07-06 14:19:23 +0200827struct rtl_cond {
828 bool (*check)(struct rtl8169_private *);
829 const char *msg;
830};
831
832static void rtl_udelay(unsigned int d)
833{
834 udelay(d);
835}
836
837static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
838 void (*delay)(unsigned int), unsigned int d, int n,
839 bool high)
840{
841 int i;
842
843 for (i = 0; i < n; i++) {
844 delay(d);
845 if (c->check(tp) == high)
846 return true;
847 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200848 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
849 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200850 return false;
851}
852
853static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
854 const struct rtl_cond *c,
855 unsigned int d, int n)
856{
857 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
858}
859
860static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
861 const struct rtl_cond *c,
862 unsigned int d, int n)
863{
864 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
865}
866
867static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
868 const struct rtl_cond *c,
869 unsigned int d, int n)
870{
871 return rtl_loop_wait(tp, c, msleep, d, n, true);
872}
873
874static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
875 const struct rtl_cond *c,
876 unsigned int d, int n)
877{
878 return rtl_loop_wait(tp, c, msleep, d, n, false);
879}
880
881#define DECLARE_RTL_COND(name) \
882static bool name ## _check(struct rtl8169_private *); \
883 \
884static const struct rtl_cond name = { \
885 .check = name ## _check, \
886 .msg = #name \
887}; \
888 \
889static bool name ## _check(struct rtl8169_private *tp)
890
Hayes Wangc5583862012-07-02 17:23:22 +0800891static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
892{
893 if (reg & 0xffff0001) {
894 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
895 return true;
896 }
897 return false;
898}
899
900DECLARE_RTL_COND(rtl_ocp_gphy_cond)
901{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200902 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800903}
904
905static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
906{
Hayes Wangc5583862012-07-02 17:23:22 +0800907 if (rtl_ocp_reg_failure(tp, reg))
908 return;
909
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200910 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800911
912 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
913}
914
915static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
916{
Hayes Wangc5583862012-07-02 17:23:22 +0800917 if (rtl_ocp_reg_failure(tp, reg))
918 return 0;
919
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200920 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800921
922 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800924}
925
Hayes Wangc5583862012-07-02 17:23:22 +0800926static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
927{
Hayes Wangc5583862012-07-02 17:23:22 +0800928 if (rtl_ocp_reg_failure(tp, reg))
929 return;
930
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200931 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800932}
933
934static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
935{
Hayes Wangc5583862012-07-02 17:23:22 +0800936 if (rtl_ocp_reg_failure(tp, reg))
937 return 0;
938
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200939 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800940
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200941 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800942}
943
944#define OCP_STD_PHY_BASE 0xa400
945
946static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
947{
948 if (reg == 0x1f) {
949 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
950 return;
951 }
952
953 if (tp->ocp_base != OCP_STD_PHY_BASE)
954 reg -= 0x10;
955
956 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
957}
958
959static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
960{
961 if (tp->ocp_base != OCP_STD_PHY_BASE)
962 reg -= 0x10;
963
964 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
965}
966
hayeswangeee37862013-04-01 22:23:38 +0000967static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
968{
969 if (reg == 0x1f) {
970 tp->ocp_base = value << 4;
971 return;
972 }
973
974 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
975}
976
977static int mac_mcu_read(struct rtl8169_private *tp, int reg)
978{
979 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
980}
981
Francois Romieuffc46952012-07-06 14:19:23 +0200982DECLARE_RTL_COND(rtl_phyar_cond)
983{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200984 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200985}
986
Francois Romieu24192212012-07-06 20:19:42 +0200987static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700988{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200989 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990
Francois Romieuffc46952012-07-06 14:19:23 +0200991 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700992 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700993 * According to hardware specs a 20us delay is required after write
994 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700995 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700996 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997}
998
Francois Romieu24192212012-07-06 20:19:42 +0200999static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000{
Francois Romieuffc46952012-07-06 14:19:23 +02001001 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001003 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Francois Romieuffc46952012-07-06 14:19:23 +02001005 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001007
Timo Teräs81a95f02010-06-09 17:31:48 -07001008 /*
1009 * According to hardware specs a 20us delay is required after read
1010 * complete indication, but before sending next command.
1011 */
1012 udelay(20);
1013
Linus Torvalds1da177e2005-04-16 15:20:36 -07001014 return value;
1015}
1016
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001017DECLARE_RTL_COND(rtl_ocpar_cond)
1018{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001019 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001020}
1021
Francois Romieu24192212012-07-06 20:19:42 +02001022static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001023{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001024 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1025 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1026 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001027
Francois Romieuffc46952012-07-06 14:19:23 +02001028 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001029}
1030
Francois Romieu24192212012-07-06 20:19:42 +02001031static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001032{
Francois Romieu24192212012-07-06 20:19:42 +02001033 r8168dp_1_mdio_access(tp, reg,
1034 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001035}
1036
Francois Romieu24192212012-07-06 20:19:42 +02001037static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001038{
Francois Romieu24192212012-07-06 20:19:42 +02001039 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001040
1041 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1043 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001044
Francois Romieuffc46952012-07-06 14:19:23 +02001045 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001046 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001047}
1048
françois romieue6de30d2011-01-03 15:08:37 +00001049#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1050
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001051static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001052{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001053 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001054}
1055
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001057{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001059}
1060
Francois Romieu24192212012-07-06 20:19:42 +02001061static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001062{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001063 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001064
Francois Romieu24192212012-07-06 20:19:42 +02001065 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001066
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001068}
1069
Francois Romieu24192212012-07-06 20:19:42 +02001070static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001071{
1072 int value;
1073
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001074 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001075
Francois Romieu24192212012-07-06 20:19:42 +02001076 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001077
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001078 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001079
1080 return value;
1081}
1082
françois romieu4da19632011-01-03 15:07:55 +00001083static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001084{
Francois Romieu24192212012-07-06 20:19:42 +02001085 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001086}
1087
françois romieu4da19632011-01-03 15:07:55 +00001088static int rtl_readphy(struct rtl8169_private *tp, int location)
1089{
Francois Romieu24192212012-07-06 20:19:42 +02001090 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001091}
1092
1093static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1094{
1095 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1096}
1097
Chun-Hao Lin76564422014-10-01 23:17:17 +08001098static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001099{
1100 int val;
1101
françois romieu4da19632011-01-03 15:07:55 +00001102 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001103 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001104}
1105
Francois Romieuffc46952012-07-06 14:19:23 +02001106DECLARE_RTL_COND(rtl_ephyar_cond)
1107{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001108 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001109}
1110
Francois Romieufdf6fc02012-07-06 22:40:38 +02001111static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001112{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001113 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001114 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1115
Francois Romieuffc46952012-07-06 14:19:23 +02001116 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1117
1118 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001119}
1120
Francois Romieufdf6fc02012-07-06 22:40:38 +02001121static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001122{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001123 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001124
Francois Romieuffc46952012-07-06 14:19:23 +02001125 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001126 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001127}
1128
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001129DECLARE_RTL_COND(rtl_eriar_cond)
1130{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001132}
1133
Francois Romieufdf6fc02012-07-06 22:40:38 +02001134static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1135 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001136{
Hayes Wang133ac402011-07-06 15:58:05 +08001137 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001138 RTL_W32(tp, ERIDR, val);
1139 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001140
Francois Romieuffc46952012-07-06 14:19:23 +02001141 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001142}
1143
Francois Romieufdf6fc02012-07-06 22:40:38 +02001144static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001145{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001146 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001147
Francois Romieuffc46952012-07-06 14:19:23 +02001148 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001149 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001150}
1151
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001152static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001153 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001154{
1155 u32 val;
1156
Francois Romieufdf6fc02012-07-06 22:40:38 +02001157 val = rtl_eri_read(tp, addr, type);
1158 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001159}
1160
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001161static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1162{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001163 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001164 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001165 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001166}
1167
1168static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1169{
1170 return rtl_eri_read(tp, reg, ERIAR_OOB);
1171}
1172
1173static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1174{
1175 switch (tp->mac_version) {
1176 case RTL_GIGA_MAC_VER_27:
1177 case RTL_GIGA_MAC_VER_28:
1178 case RTL_GIGA_MAC_VER_31:
1179 return r8168dp_ocp_read(tp, mask, reg);
1180 case RTL_GIGA_MAC_VER_49:
1181 case RTL_GIGA_MAC_VER_50:
1182 case RTL_GIGA_MAC_VER_51:
1183 return r8168ep_ocp_read(tp, mask, reg);
1184 default:
1185 BUG();
1186 return ~0;
1187 }
1188}
1189
1190static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1191 u32 data)
1192{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001193 RTL_W32(tp, OCPDR, data);
1194 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001195 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1196}
1197
1198static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1199 u32 data)
1200{
1201 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1202 data, ERIAR_OOB);
1203}
1204
1205static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1206{
1207 switch (tp->mac_version) {
1208 case RTL_GIGA_MAC_VER_27:
1209 case RTL_GIGA_MAC_VER_28:
1210 case RTL_GIGA_MAC_VER_31:
1211 r8168dp_ocp_write(tp, mask, reg, data);
1212 break;
1213 case RTL_GIGA_MAC_VER_49:
1214 case RTL_GIGA_MAC_VER_50:
1215 case RTL_GIGA_MAC_VER_51:
1216 r8168ep_ocp_write(tp, mask, reg, data);
1217 break;
1218 default:
1219 BUG();
1220 break;
1221 }
1222}
1223
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001224static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1225{
1226 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1227
1228 ocp_write(tp, 0x1, 0x30, 0x00000001);
1229}
1230
1231#define OOB_CMD_RESET 0x00
1232#define OOB_CMD_DRIVER_START 0x05
1233#define OOB_CMD_DRIVER_STOP 0x06
1234
1235static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1236{
1237 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1238}
1239
1240DECLARE_RTL_COND(rtl_ocp_read_cond)
1241{
1242 u16 reg;
1243
1244 reg = rtl8168_get_ocp_reg(tp);
1245
1246 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1247}
1248
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001249DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1250{
1251 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1252}
1253
1254DECLARE_RTL_COND(rtl_ocp_tx_cond)
1255{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001256 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001257}
1258
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001259static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1260{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001261 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001262 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001263 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1264 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001265}
1266
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001267static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001268{
1269 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001270 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1271}
1272
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001273static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1274{
1275 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1276 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1277 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1278}
1279
1280static void rtl8168_driver_start(struct rtl8169_private *tp)
1281{
1282 switch (tp->mac_version) {
1283 case RTL_GIGA_MAC_VER_27:
1284 case RTL_GIGA_MAC_VER_28:
1285 case RTL_GIGA_MAC_VER_31:
1286 rtl8168dp_driver_start(tp);
1287 break;
1288 case RTL_GIGA_MAC_VER_49:
1289 case RTL_GIGA_MAC_VER_50:
1290 case RTL_GIGA_MAC_VER_51:
1291 rtl8168ep_driver_start(tp);
1292 break;
1293 default:
1294 BUG();
1295 break;
1296 }
1297}
1298
1299static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1300{
1301 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1302 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1303}
1304
1305static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1306{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001307 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001308 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1309 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1310 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1311}
1312
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001313static void rtl8168_driver_stop(struct rtl8169_private *tp)
1314{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001315 switch (tp->mac_version) {
1316 case RTL_GIGA_MAC_VER_27:
1317 case RTL_GIGA_MAC_VER_28:
1318 case RTL_GIGA_MAC_VER_31:
1319 rtl8168dp_driver_stop(tp);
1320 break;
1321 case RTL_GIGA_MAC_VER_49:
1322 case RTL_GIGA_MAC_VER_50:
1323 case RTL_GIGA_MAC_VER_51:
1324 rtl8168ep_driver_stop(tp);
1325 break;
1326 default:
1327 BUG();
1328 break;
1329 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001330}
1331
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001332static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001333{
1334 u16 reg = rtl8168_get_ocp_reg(tp);
1335
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001336 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001337}
1338
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001339static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001340{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001341 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001342}
1343
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001344static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001345{
1346 switch (tp->mac_version) {
1347 case RTL_GIGA_MAC_VER_27:
1348 case RTL_GIGA_MAC_VER_28:
1349 case RTL_GIGA_MAC_VER_31:
1350 return r8168dp_check_dash(tp);
1351 case RTL_GIGA_MAC_VER_49:
1352 case RTL_GIGA_MAC_VER_50:
1353 case RTL_GIGA_MAC_VER_51:
1354 return r8168ep_check_dash(tp);
1355 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001356 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001357 }
1358}
1359
françois romieuc28aa382011-08-02 03:53:43 +00001360struct exgmac_reg {
1361 u16 addr;
1362 u16 mask;
1363 u32 val;
1364};
1365
Francois Romieufdf6fc02012-07-06 22:40:38 +02001366static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001367 const struct exgmac_reg *r, int len)
1368{
1369 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001370 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001371 r++;
1372 }
1373}
1374
Francois Romieuffc46952012-07-06 14:19:23 +02001375DECLARE_RTL_COND(rtl_efusear_cond)
1376{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001377 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001378}
1379
Francois Romieufdf6fc02012-07-06 22:40:38 +02001380static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001381{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001382 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001383
Francois Romieuffc46952012-07-06 14:19:23 +02001384 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001385 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001386}
1387
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001388static u16 rtl_get_events(struct rtl8169_private *tp)
1389{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001390 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001391}
1392
1393static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1394{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001395 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001396 mmiowb();
1397}
1398
1399static void rtl_irq_disable(struct rtl8169_private *tp)
1400{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001401 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001402 mmiowb();
1403}
1404
Francois Romieu3e990ff2012-01-26 12:50:01 +01001405static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1406{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001407 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001408}
1409
Francois Romieuda78dbf2012-01-26 14:18:23 +01001410#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1411#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1412#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1413
1414static void rtl_irq_enable_all(struct rtl8169_private *tp)
1415{
1416 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1417}
1418
françois romieu811fd302011-12-04 20:30:45 +00001419static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001421 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001422 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001423 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001424}
1425
Hayes Wang70090422011-07-06 15:58:06 +08001426static void rtl_link_chg_patch(struct rtl8169_private *tp)
1427{
Hayes Wang70090422011-07-06 15:58:06 +08001428 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001429 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001430
1431 if (!netif_running(dev))
1432 return;
1433
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001434 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1435 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001436 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001437 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1438 ERIAR_EXGMAC);
1439 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1440 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001441 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001442 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1443 ERIAR_EXGMAC);
1444 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1445 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001446 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001447 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1448 ERIAR_EXGMAC);
1449 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1450 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001451 }
1452 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001453 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001454 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001455 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001456 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001457 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1458 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001459 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001460 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1461 ERIAR_EXGMAC);
1462 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1463 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001464 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001465 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1466 ERIAR_EXGMAC);
1467 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1468 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001469 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001470 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001471 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001472 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1473 ERIAR_EXGMAC);
1474 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1475 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001476 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001477 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1478 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001479 }
Hayes Wang70090422011-07-06 15:58:06 +08001480 }
1481}
1482
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001483#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1484
1485static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1486{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001487 u8 options;
1488 u32 wolopts = 0;
1489
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001490 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001491 if (!(options & PMEnable))
1492 return 0;
1493
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001494 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001495 if (options & LinkUp)
1496 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001497 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001498 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1499 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001500 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1501 wolopts |= WAKE_MAGIC;
1502 break;
1503 default:
1504 if (options & MagicPacket)
1505 wolopts |= WAKE_MAGIC;
1506 break;
1507 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001508
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001509 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001510 if (options & UWF)
1511 wolopts |= WAKE_UCAST;
1512 if (options & BWF)
1513 wolopts |= WAKE_BCAST;
1514 if (options & MWF)
1515 wolopts |= WAKE_MCAST;
1516
1517 return wolopts;
1518}
1519
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001520static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1521{
1522 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001523
Francois Romieuda78dbf2012-01-26 14:18:23 +01001524 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001525 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001526 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001527 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001528}
1529
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001530static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001531{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001532 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001533 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001534 u32 opt;
1535 u16 reg;
1536 u8 mask;
1537 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001538 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001539 { WAKE_UCAST, Config5, UWF },
1540 { WAKE_BCAST, Config5, BWF },
1541 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001542 { WAKE_ANY, Config5, LanWake },
1543 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001544 };
Francois Romieu851e6022012-04-17 11:10:11 +02001545 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001546
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001547 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001549 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001550 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1551 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001552 tmp = ARRAY_SIZE(cfg) - 1;
1553 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001554 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001555 0x0dc,
1556 ERIAR_MASK_0100,
1557 MagicPacket_v2,
1558 0x0000,
1559 ERIAR_EXGMAC);
1560 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001561 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001562 0x0dc,
1563 ERIAR_MASK_0100,
1564 0x0000,
1565 MagicPacket_v2,
1566 ERIAR_EXGMAC);
1567 break;
1568 default:
1569 tmp = ARRAY_SIZE(cfg);
1570 break;
1571 }
1572
1573 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001574 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001575 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001576 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001577 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001578 }
1579
Francois Romieu851e6022012-04-17 11:10:11 +02001580 switch (tp->mac_version) {
1581 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001582 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001583 if (wolopts)
1584 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001585 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001586 break;
1587 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001588 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001589 if (wolopts)
1590 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001591 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001592 break;
1593 }
1594
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001595 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001596}
1597
1598static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1599{
1600 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001601 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001602
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001603 if (wol->wolopts & ~WAKE_ANY)
1604 return -EINVAL;
1605
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001606 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001607
Francois Romieuda78dbf2012-01-26 14:18:23 +01001608 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001609
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001610 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001611
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001612 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001613 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001614
1615 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001616
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001617 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001618
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001619 pm_runtime_put_noidle(d);
1620
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001621 return 0;
1622}
1623
Francois Romieu31bd2042011-04-26 18:58:59 +02001624static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1625{
Francois Romieu85bffe62011-04-27 08:22:39 +02001626 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001627}
1628
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629static void rtl8169_get_drvinfo(struct net_device *dev,
1630 struct ethtool_drvinfo *info)
1631{
1632 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001633 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001634
Rick Jones68aad782011-11-07 13:29:27 +00001635 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001636 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001637 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001638 if (!IS_ERR_OR_NULL(rtl_fw))
1639 strlcpy(info->fw_version, rtl_fw->version,
1640 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641}
1642
1643static int rtl8169_get_regs_len(struct net_device *dev)
1644{
1645 return R8169_REGS_SIZE;
1646}
1647
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001648static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1649 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001650{
Francois Romieud58d46b2011-05-03 16:38:29 +02001651 struct rtl8169_private *tp = netdev_priv(dev);
1652
Francois Romieu2b7b4312011-04-18 22:53:24 -07001653 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001654 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001655
Francois Romieud58d46b2011-05-03 16:38:29 +02001656 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001657 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001658 features &= ~NETIF_F_IP_CSUM;
1659
Michał Mirosław350fb322011-04-08 06:35:56 +00001660 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001661}
1662
Heiner Kallweita3984572018-04-28 22:19:15 +02001663static int rtl8169_set_features(struct net_device *dev,
1664 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001665{
1666 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001667 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668
Heiner Kallweita3984572018-04-28 22:19:15 +02001669 rtl_lock_work(tp);
1670
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001671 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001672 if (features & NETIF_F_RXALL)
1673 rx_config |= (AcceptErr | AcceptRunt);
1674 else
1675 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001676
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001677 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001678
hayeswang929a0312014-09-16 11:40:47 +08001679 if (features & NETIF_F_RXCSUM)
1680 tp->cp_cmd |= RxChkSum;
1681 else
1682 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001683
hayeswang929a0312014-09-16 11:40:47 +08001684 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1685 tp->cp_cmd |= RxVlan;
1686 else
1687 tp->cp_cmd &= ~RxVlan;
1688
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001689 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1690 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Francois Romieuda78dbf2012-01-26 14:18:23 +01001692 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
1694 return 0;
1695}
1696
Kirill Smelkov810f4892012-11-10 21:11:02 +04001697static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001699 return (skb_vlan_tag_present(skb)) ?
1700 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701}
1702
Francois Romieu7a8fc772011-03-01 17:18:33 +01001703static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704{
1705 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706
Francois Romieu7a8fc772011-03-01 17:18:33 +01001707 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001708 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709}
1710
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1712 void *p)
1713{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001714 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001715 u32 __iomem *data = tp->mmio_addr;
1716 u32 *dw = p;
1717 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718
Francois Romieuda78dbf2012-01-26 14:18:23 +01001719 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001720 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1721 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001722 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001723}
1724
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001725static u32 rtl8169_get_msglevel(struct net_device *dev)
1726{
1727 struct rtl8169_private *tp = netdev_priv(dev);
1728
1729 return tp->msg_enable;
1730}
1731
1732static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1733{
1734 struct rtl8169_private *tp = netdev_priv(dev);
1735
1736 tp->msg_enable = value;
1737}
1738
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001739static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1740 "tx_packets",
1741 "rx_packets",
1742 "tx_errors",
1743 "rx_errors",
1744 "rx_missed",
1745 "align_errors",
1746 "tx_single_collisions",
1747 "tx_multi_collisions",
1748 "unicast",
1749 "broadcast",
1750 "multicast",
1751 "tx_aborted",
1752 "tx_underrun",
1753};
1754
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001755static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001756{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001757 switch (sset) {
1758 case ETH_SS_STATS:
1759 return ARRAY_SIZE(rtl8169_gstrings);
1760 default:
1761 return -EOPNOTSUPP;
1762 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001763}
1764
Corinna Vinschen42020322015-09-10 10:47:35 +02001765DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001766{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001767 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001768}
1769
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001770static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001771{
Corinna Vinschen42020322015-09-10 10:47:35 +02001772 dma_addr_t paddr = tp->counters_phys_addr;
1773 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001774
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001775 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1776 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001777 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001778 RTL_W32(tp, CounterAddrLow, cmd);
1779 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001780
Francois Romieua78e9362018-01-26 01:53:26 +01001781 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001782}
1783
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001784static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001785{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001786 /*
1787 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1788 * tally counters.
1789 */
1790 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1791 return true;
1792
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001793 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001794}
1795
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001796static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001797{
Ivan Vecera355423d2009-02-06 21:49:57 -08001798 /*
1799 * Some chips are unable to dump tally counters when the receiver
1800 * is disabled.
1801 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001802 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001803 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001804
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001805 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001806}
1807
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001808static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001809{
Corinna Vinschen42020322015-09-10 10:47:35 +02001810 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001811 bool ret = false;
1812
1813 /*
1814 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1815 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1816 * reset by a power cycle, while the counter values collected by the
1817 * driver are reset at every driver unload/load cycle.
1818 *
1819 * To make sure the HW values returned by @get_stats64 match the SW
1820 * values, we collect the initial values at first open(*) and use them
1821 * as offsets to normalize the values returned by @get_stats64.
1822 *
1823 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1824 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1825 * set at open time by rtl_hw_start.
1826 */
1827
1828 if (tp->tc_offset.inited)
1829 return true;
1830
1831 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001832 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001833 ret = true;
1834
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001835 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001836 ret = true;
1837
Corinna Vinschen42020322015-09-10 10:47:35 +02001838 tp->tc_offset.tx_errors = counters->tx_errors;
1839 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1840 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001841 tp->tc_offset.inited = true;
1842
1843 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001844}
1845
Ivan Vecera355423d2009-02-06 21:49:57 -08001846static void rtl8169_get_ethtool_stats(struct net_device *dev,
1847 struct ethtool_stats *stats, u64 *data)
1848{
1849 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001850 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001851 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001852
1853 ASSERT_RTNL();
1854
Chun-Hao Line0636232016-07-29 16:37:55 +08001855 pm_runtime_get_noresume(d);
1856
1857 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001858 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001859
1860 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001861
Corinna Vinschen42020322015-09-10 10:47:35 +02001862 data[0] = le64_to_cpu(counters->tx_packets);
1863 data[1] = le64_to_cpu(counters->rx_packets);
1864 data[2] = le64_to_cpu(counters->tx_errors);
1865 data[3] = le32_to_cpu(counters->rx_errors);
1866 data[4] = le16_to_cpu(counters->rx_missed);
1867 data[5] = le16_to_cpu(counters->align_errors);
1868 data[6] = le32_to_cpu(counters->tx_one_collision);
1869 data[7] = le32_to_cpu(counters->tx_multi_collision);
1870 data[8] = le64_to_cpu(counters->rx_unicast);
1871 data[9] = le64_to_cpu(counters->rx_broadcast);
1872 data[10] = le32_to_cpu(counters->rx_multicast);
1873 data[11] = le16_to_cpu(counters->tx_aborted);
1874 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001875}
1876
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001877static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1878{
1879 switch(stringset) {
1880 case ETH_SS_STATS:
1881 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1882 break;
1883 }
1884}
1885
Francois Romieu50970832017-10-27 13:24:49 +03001886/*
1887 * Interrupt coalescing
1888 *
1889 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1890 * > 8169, 8168 and 810x line of chipsets
1891 *
1892 * 8169, 8168, and 8136(810x) serial chipsets support it.
1893 *
1894 * > 2 - the Tx timer unit at gigabit speed
1895 *
1896 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1897 * (0xe0) bit 1 and bit 0.
1898 *
1899 * For 8169
1900 * bit[1:0] \ speed 1000M 100M 10M
1901 * 0 0 320ns 2.56us 40.96us
1902 * 0 1 2.56us 20.48us 327.7us
1903 * 1 0 5.12us 40.96us 655.4us
1904 * 1 1 10.24us 81.92us 1.31ms
1905 *
1906 * For the other
1907 * bit[1:0] \ speed 1000M 100M 10M
1908 * 0 0 5us 2.56us 40.96us
1909 * 0 1 40us 20.48us 327.7us
1910 * 1 0 80us 40.96us 655.4us
1911 * 1 1 160us 81.92us 1.31ms
1912 */
1913
1914/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1915struct rtl_coalesce_scale {
1916 /* Rx / Tx */
1917 u32 nsecs[2];
1918};
1919
1920/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1921struct rtl_coalesce_info {
1922 u32 speed;
1923 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1924};
1925
1926/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1927#define rxtx_x1822(r, t) { \
1928 {{(r), (t)}}, \
1929 {{(r)*8, (t)*8}}, \
1930 {{(r)*8*2, (t)*8*2}}, \
1931 {{(r)*8*2*2, (t)*8*2*2}}, \
1932}
1933static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1934 /* speed delays: rx00 tx00 */
1935 { SPEED_10, rxtx_x1822(40960, 40960) },
1936 { SPEED_100, rxtx_x1822( 2560, 2560) },
1937 { SPEED_1000, rxtx_x1822( 320, 320) },
1938 { 0 },
1939};
1940
1941static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1942 /* speed delays: rx00 tx00 */
1943 { SPEED_10, rxtx_x1822(40960, 40960) },
1944 { SPEED_100, rxtx_x1822( 2560, 2560) },
1945 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1946 { 0 },
1947};
1948#undef rxtx_x1822
1949
1950/* get rx/tx scale vector corresponding to current speed */
1951static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1952{
1953 struct rtl8169_private *tp = netdev_priv(dev);
1954 struct ethtool_link_ksettings ecmd;
1955 const struct rtl_coalesce_info *ci;
1956 int rc;
1957
Heiner Kallweit45772432018-07-17 22:51:44 +02001958 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001959 if (rc < 0)
1960 return ERR_PTR(rc);
1961
1962 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1963 if (ecmd.base.speed == ci->speed) {
1964 return ci;
1965 }
1966 }
1967
1968 return ERR_PTR(-ELNRNG);
1969}
1970
1971static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1972{
1973 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001974 const struct rtl_coalesce_info *ci;
1975 const struct rtl_coalesce_scale *scale;
1976 struct {
1977 u32 *max_frames;
1978 u32 *usecs;
1979 } coal_settings [] = {
1980 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1981 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1982 }, *p = coal_settings;
1983 int i;
1984 u16 w;
1985
1986 memset(ec, 0, sizeof(*ec));
1987
1988 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1989 ci = rtl_coalesce_info(dev);
1990 if (IS_ERR(ci))
1991 return PTR_ERR(ci);
1992
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001993 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001994
1995 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001996 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001997 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1998 w >>= RTL_COALESCE_SHIFT;
1999 *p->usecs = w & RTL_COALESCE_MASK;
2000 }
2001
2002 for (i = 0; i < 2; i++) {
2003 p = coal_settings + i;
2004 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2005
2006 /*
2007 * ethtool_coalesce says it is illegal to set both usecs and
2008 * max_frames to 0.
2009 */
2010 if (!*p->usecs && !*p->max_frames)
2011 *p->max_frames = 1;
2012 }
2013
2014 return 0;
2015}
2016
2017/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2018static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2019 struct net_device *dev, u32 nsec, u16 *cp01)
2020{
2021 const struct rtl_coalesce_info *ci;
2022 u16 i;
2023
2024 ci = rtl_coalesce_info(dev);
2025 if (IS_ERR(ci))
2026 return ERR_CAST(ci);
2027
2028 for (i = 0; i < 4; i++) {
2029 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2030 ci->scalev[i].nsecs[1]);
2031 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2032 *cp01 = i;
2033 return &ci->scalev[i];
2034 }
2035 }
2036
2037 return ERR_PTR(-EINVAL);
2038}
2039
2040static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2041{
2042 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002043 const struct rtl_coalesce_scale *scale;
2044 struct {
2045 u32 frames;
2046 u32 usecs;
2047 } coal_settings [] = {
2048 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2049 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2050 }, *p = coal_settings;
2051 u16 w = 0, cp01;
2052 int i;
2053
2054 scale = rtl_coalesce_choose_scale(dev,
2055 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2056 if (IS_ERR(scale))
2057 return PTR_ERR(scale);
2058
2059 for (i = 0; i < 2; i++, p++) {
2060 u32 units;
2061
2062 /*
2063 * accept max_frames=1 we returned in rtl_get_coalesce.
2064 * accept it not only when usecs=0 because of e.g. the following scenario:
2065 *
2066 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2067 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2068 * - then user does `ethtool -C eth0 rx-usecs 100`
2069 *
2070 * since ethtool sends to kernel whole ethtool_coalesce
2071 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2072 * we'll reject it below in `frames % 4 != 0`.
2073 */
2074 if (p->frames == 1) {
2075 p->frames = 0;
2076 }
2077
2078 units = p->usecs * 1000 / scale->nsecs[i];
2079 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2080 return -EINVAL;
2081
2082 w <<= RTL_COALESCE_SHIFT;
2083 w |= units;
2084 w <<= RTL_COALESCE_SHIFT;
2085 w |= p->frames >> 2;
2086 }
2087
2088 rtl_lock_work(tp);
2089
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002090 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002091
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002092 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002093 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2094 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002095
2096 rtl_unlock_work(tp);
2097
2098 return 0;
2099}
2100
Jeff Garzik7282d492006-09-13 14:30:00 -04002101static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102 .get_drvinfo = rtl8169_get_drvinfo,
2103 .get_regs_len = rtl8169_get_regs_len,
2104 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002105 .get_coalesce = rtl_get_coalesce,
2106 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002107 .get_msglevel = rtl8169_get_msglevel,
2108 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002109 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002110 .get_wol = rtl8169_get_wol,
2111 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002112 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002113 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002114 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002115 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002116 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002117 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2118 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119};
2120
Francois Romieu07d3f512007-02-21 22:40:46 +01002121static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002122 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123{
Francois Romieu0e485152007-02-20 00:00:26 +01002124 /*
2125 * The driver currently handles the 8168Bf and the 8168Be identically
2126 * but they can be identified more specifically through the test below
2127 * if needed:
2128 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002129 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002130 *
2131 * Same thing for the 8101Eb and the 8101Ec:
2132 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002133 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002134 */
Francois Romieu37441002011-06-17 22:58:54 +02002135 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002137 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 int mac_version;
2139 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002140 /* 8168EP family. */
2141 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2142 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2143 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2144
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002145 /* 8168H family. */
2146 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2147 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2148
Hayes Wangc5583862012-07-02 17:23:22 +08002149 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002150 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002151 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002152 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2153 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2154
Hayes Wangc2218922011-09-06 16:55:18 +08002155 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002156 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002157 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2158 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2159
hayeswang01dc7fe2011-03-21 01:50:28 +00002160 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002161 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002162 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2163 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2164
Francois Romieu5b538df2008-07-20 16:22:45 +02002165 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002166 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002167 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002168
françois romieue6de30d2011-01-03 15:08:37 +00002169 /* 8168DP family. */
2170 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2171 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002172 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002173
Francois Romieuef808d52008-06-29 13:10:54 +02002174 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002175 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002176 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002177 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002178 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2179 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002180 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002181 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002182
2183 /* 8168B family. */
2184 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002185 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2186 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2187
2188 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002189 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002190 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002191 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2192 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002193 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2194 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2195 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2196 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002197 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002198 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002199 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002200 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2201 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002202 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2203 /* FIXME: where did these entries come from ? -- FR */
2204 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2205 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2206
2207 /* 8110 family. */
2208 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2209 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2210 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2211 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2212 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2213 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2214
Jean Delvaref21b75e2009-05-26 20:54:48 -07002215 /* Catch-all */
2216 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002217 };
2218 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002219 u32 reg;
2220
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002221 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002222 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002223 p++;
2224 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002225
2226 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002227 dev_notice(tp_to_dev(tp),
2228 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002229 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002230 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002231 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002232 RTL_GIGA_MAC_VER_42 :
2233 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002234 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002235 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002236 RTL_GIGA_MAC_VER_45 :
2237 RTL_GIGA_MAC_VER_47;
2238 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002239 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002240 RTL_GIGA_MAC_VER_46 :
2241 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002242 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243}
2244
2245static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2246{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002247 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002248}
2249
Francois Romieu867763c2007-08-17 18:21:58 +02002250struct phy_reg {
2251 u16 reg;
2252 u16 val;
2253};
2254
françois romieu4da19632011-01-03 15:07:55 +00002255static void rtl_writephy_batch(struct rtl8169_private *tp,
2256 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002257{
2258 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002259 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002260 regs++;
2261 }
2262}
2263
françois romieubca03d52011-01-03 15:07:31 +00002264#define PHY_READ 0x00000000
2265#define PHY_DATA_OR 0x10000000
2266#define PHY_DATA_AND 0x20000000
2267#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002268#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002269#define PHY_CLEAR_READCOUNT 0x70000000
2270#define PHY_WRITE 0x80000000
2271#define PHY_READCOUNT_EQ_SKIP 0x90000000
2272#define PHY_COMP_EQ_SKIPN 0xa0000000
2273#define PHY_COMP_NEQ_SKIPN 0xb0000000
2274#define PHY_WRITE_PREVIOUS 0xc0000000
2275#define PHY_SKIPN 0xd0000000
2276#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002277
Hayes Wang960aee62011-06-18 11:37:48 +02002278struct fw_info {
2279 u32 magic;
2280 char version[RTL_VER_SIZE];
2281 __le32 fw_start;
2282 __le32 fw_len;
2283 u8 chksum;
2284} __packed;
2285
Francois Romieu1c361ef2011-06-17 17:16:24 +02002286#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2287
2288static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002289{
Francois Romieub6ffd972011-06-17 17:00:05 +02002290 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002291 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002292 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2293 char *version = rtl_fw->version;
2294 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002295
Francois Romieu1c361ef2011-06-17 17:16:24 +02002296 if (fw->size < FW_OPCODE_SIZE)
2297 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002298
2299 if (!fw_info->magic) {
2300 size_t i, size, start;
2301 u8 checksum = 0;
2302
2303 if (fw->size < sizeof(*fw_info))
2304 goto out;
2305
2306 for (i = 0; i < fw->size; i++)
2307 checksum += fw->data[i];
2308 if (checksum != 0)
2309 goto out;
2310
2311 start = le32_to_cpu(fw_info->fw_start);
2312 if (start > fw->size)
2313 goto out;
2314
2315 size = le32_to_cpu(fw_info->fw_len);
2316 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2317 goto out;
2318
2319 memcpy(version, fw_info->version, RTL_VER_SIZE);
2320
2321 pa->code = (__le32 *)(fw->data + start);
2322 pa->size = size;
2323 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002324 if (fw->size % FW_OPCODE_SIZE)
2325 goto out;
2326
2327 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2328
2329 pa->code = (__le32 *)fw->data;
2330 pa->size = fw->size / FW_OPCODE_SIZE;
2331 }
2332 version[RTL_VER_SIZE - 1] = 0;
2333
2334 rc = true;
2335out:
2336 return rc;
2337}
2338
Francois Romieufd112f22011-06-18 00:10:29 +02002339static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2340 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002341{
Francois Romieufd112f22011-06-18 00:10:29 +02002342 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002343 size_t index;
2344
Francois Romieu1c361ef2011-06-17 17:16:24 +02002345 for (index = 0; index < pa->size; index++) {
2346 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002347 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002348
hayeswang42b82dc2011-01-10 02:07:25 +00002349 switch(action & 0xf0000000) {
2350 case PHY_READ:
2351 case PHY_DATA_OR:
2352 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002353 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002354 case PHY_CLEAR_READCOUNT:
2355 case PHY_WRITE:
2356 case PHY_WRITE_PREVIOUS:
2357 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002358 break;
2359
hayeswang42b82dc2011-01-10 02:07:25 +00002360 case PHY_BJMPN:
2361 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002362 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002363 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002364 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002365 }
2366 break;
2367 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002368 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002369 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002370 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002371 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002372 }
2373 break;
2374 case PHY_COMP_EQ_SKIPN:
2375 case PHY_COMP_NEQ_SKIPN:
2376 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002377 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002378 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002379 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002380 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002381 }
2382 break;
2383
hayeswang42b82dc2011-01-10 02:07:25 +00002384 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002385 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002386 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002387 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002388 }
2389 }
Francois Romieufd112f22011-06-18 00:10:29 +02002390 rc = true;
2391out:
2392 return rc;
2393}
françois romieubca03d52011-01-03 15:07:31 +00002394
Francois Romieufd112f22011-06-18 00:10:29 +02002395static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2396{
2397 struct net_device *dev = tp->dev;
2398 int rc = -EINVAL;
2399
2400 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002401 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002402 goto out;
2403 }
2404
2405 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2406 rc = 0;
2407out:
2408 return rc;
2409}
2410
2411static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2412{
2413 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002414 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002415 u32 predata, count;
2416 size_t index;
2417
2418 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002419 org.write = ops->write;
2420 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002421
Francois Romieu1c361ef2011-06-17 17:16:24 +02002422 for (index = 0; index < pa->size; ) {
2423 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002424 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002425 u32 regno = (action & 0x0fff0000) >> 16;
2426
2427 if (!action)
2428 break;
françois romieubca03d52011-01-03 15:07:31 +00002429
2430 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002431 case PHY_READ:
2432 predata = rtl_readphy(tp, regno);
2433 count++;
2434 index++;
françois romieubca03d52011-01-03 15:07:31 +00002435 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002436 case PHY_DATA_OR:
2437 predata |= data;
2438 index++;
2439 break;
2440 case PHY_DATA_AND:
2441 predata &= data;
2442 index++;
2443 break;
2444 case PHY_BJMPN:
2445 index -= regno;
2446 break;
hayeswangeee37862013-04-01 22:23:38 +00002447 case PHY_MDIO_CHG:
2448 if (data == 0) {
2449 ops->write = org.write;
2450 ops->read = org.read;
2451 } else if (data == 1) {
2452 ops->write = mac_mcu_write;
2453 ops->read = mac_mcu_read;
2454 }
2455
hayeswang42b82dc2011-01-10 02:07:25 +00002456 index++;
2457 break;
2458 case PHY_CLEAR_READCOUNT:
2459 count = 0;
2460 index++;
2461 break;
2462 case PHY_WRITE:
2463 rtl_writephy(tp, regno, data);
2464 index++;
2465 break;
2466 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002467 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002468 break;
2469 case PHY_COMP_EQ_SKIPN:
2470 if (predata == data)
2471 index += regno;
2472 index++;
2473 break;
2474 case PHY_COMP_NEQ_SKIPN:
2475 if (predata != data)
2476 index += regno;
2477 index++;
2478 break;
2479 case PHY_WRITE_PREVIOUS:
2480 rtl_writephy(tp, regno, predata);
2481 index++;
2482 break;
2483 case PHY_SKIPN:
2484 index += regno + 1;
2485 break;
2486 case PHY_DELAY_MS:
2487 mdelay(data);
2488 index++;
2489 break;
2490
françois romieubca03d52011-01-03 15:07:31 +00002491 default:
2492 BUG();
2493 }
2494 }
hayeswangeee37862013-04-01 22:23:38 +00002495
2496 ops->write = org.write;
2497 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002498}
2499
françois romieuf1e02ed2011-01-13 13:07:53 +00002500static void rtl_release_firmware(struct rtl8169_private *tp)
2501{
Francois Romieub6ffd972011-06-17 17:00:05 +02002502 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2503 release_firmware(tp->rtl_fw->fw);
2504 kfree(tp->rtl_fw);
2505 }
2506 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002507}
2508
François Romieu953a12c2011-04-24 17:38:48 +02002509static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002510{
Francois Romieub6ffd972011-06-17 17:00:05 +02002511 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002512
2513 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002514 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002515 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002516}
2517
2518static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2519{
2520 if (rtl_readphy(tp, reg) != val)
2521 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2522 else
2523 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002524}
2525
françois romieu4da19632011-01-03 15:07:55 +00002526static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002527{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002528 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002529 { 0x1f, 0x0001 },
2530 { 0x06, 0x006e },
2531 { 0x08, 0x0708 },
2532 { 0x15, 0x4000 },
2533 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002534
françois romieu0b9b5712009-08-10 19:44:56 +00002535 { 0x1f, 0x0001 },
2536 { 0x03, 0x00a1 },
2537 { 0x02, 0x0008 },
2538 { 0x01, 0x0120 },
2539 { 0x00, 0x1000 },
2540 { 0x04, 0x0800 },
2541 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542
françois romieu0b9b5712009-08-10 19:44:56 +00002543 { 0x03, 0xff41 },
2544 { 0x02, 0xdf60 },
2545 { 0x01, 0x0140 },
2546 { 0x00, 0x0077 },
2547 { 0x04, 0x7800 },
2548 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002549
françois romieu0b9b5712009-08-10 19:44:56 +00002550 { 0x03, 0x802f },
2551 { 0x02, 0x4f02 },
2552 { 0x01, 0x0409 },
2553 { 0x00, 0xf0f9 },
2554 { 0x04, 0x9800 },
2555 { 0x04, 0x9000 },
2556
2557 { 0x03, 0xdf01 },
2558 { 0x02, 0xdf20 },
2559 { 0x01, 0xff95 },
2560 { 0x00, 0xba00 },
2561 { 0x04, 0xa800 },
2562 { 0x04, 0xa000 },
2563
2564 { 0x03, 0xff41 },
2565 { 0x02, 0xdf20 },
2566 { 0x01, 0x0140 },
2567 { 0x00, 0x00bb },
2568 { 0x04, 0xb800 },
2569 { 0x04, 0xb000 },
2570
2571 { 0x03, 0xdf41 },
2572 { 0x02, 0xdc60 },
2573 { 0x01, 0x6340 },
2574 { 0x00, 0x007d },
2575 { 0x04, 0xd800 },
2576 { 0x04, 0xd000 },
2577
2578 { 0x03, 0xdf01 },
2579 { 0x02, 0xdf20 },
2580 { 0x01, 0x100a },
2581 { 0x00, 0xa0ff },
2582 { 0x04, 0xf800 },
2583 { 0x04, 0xf000 },
2584
2585 { 0x1f, 0x0000 },
2586 { 0x0b, 0x0000 },
2587 { 0x00, 0x9200 }
2588 };
2589
françois romieu4da19632011-01-03 15:07:55 +00002590 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591}
2592
françois romieu4da19632011-01-03 15:07:55 +00002593static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002594{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002595 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002596 { 0x1f, 0x0002 },
2597 { 0x01, 0x90d0 },
2598 { 0x1f, 0x0000 }
2599 };
2600
françois romieu4da19632011-01-03 15:07:55 +00002601 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002602}
2603
françois romieu4da19632011-01-03 15:07:55 +00002604static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002605{
2606 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002607
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002608 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2609 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002610 return;
2611
françois romieu4da19632011-01-03 15:07:55 +00002612 rtl_writephy(tp, 0x1f, 0x0001);
2613 rtl_writephy(tp, 0x10, 0xf01b);
2614 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002615}
2616
françois romieu4da19632011-01-03 15:07:55 +00002617static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002618{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002619 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002620 { 0x1f, 0x0001 },
2621 { 0x04, 0x0000 },
2622 { 0x03, 0x00a1 },
2623 { 0x02, 0x0008 },
2624 { 0x01, 0x0120 },
2625 { 0x00, 0x1000 },
2626 { 0x04, 0x0800 },
2627 { 0x04, 0x9000 },
2628 { 0x03, 0x802f },
2629 { 0x02, 0x4f02 },
2630 { 0x01, 0x0409 },
2631 { 0x00, 0xf099 },
2632 { 0x04, 0x9800 },
2633 { 0x04, 0xa000 },
2634 { 0x03, 0xdf01 },
2635 { 0x02, 0xdf20 },
2636 { 0x01, 0xff95 },
2637 { 0x00, 0xba00 },
2638 { 0x04, 0xa800 },
2639 { 0x04, 0xf000 },
2640 { 0x03, 0xdf01 },
2641 { 0x02, 0xdf20 },
2642 { 0x01, 0x101a },
2643 { 0x00, 0xa0ff },
2644 { 0x04, 0xf800 },
2645 { 0x04, 0x0000 },
2646 { 0x1f, 0x0000 },
2647
2648 { 0x1f, 0x0001 },
2649 { 0x10, 0xf41b },
2650 { 0x14, 0xfb54 },
2651 { 0x18, 0xf5c7 },
2652 { 0x1f, 0x0000 },
2653
2654 { 0x1f, 0x0001 },
2655 { 0x17, 0x0cc0 },
2656 { 0x1f, 0x0000 }
2657 };
2658
françois romieu4da19632011-01-03 15:07:55 +00002659 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002660
françois romieu4da19632011-01-03 15:07:55 +00002661 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002662}
2663
françois romieu4da19632011-01-03 15:07:55 +00002664static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002665{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002666 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002667 { 0x1f, 0x0001 },
2668 { 0x04, 0x0000 },
2669 { 0x03, 0x00a1 },
2670 { 0x02, 0x0008 },
2671 { 0x01, 0x0120 },
2672 { 0x00, 0x1000 },
2673 { 0x04, 0x0800 },
2674 { 0x04, 0x9000 },
2675 { 0x03, 0x802f },
2676 { 0x02, 0x4f02 },
2677 { 0x01, 0x0409 },
2678 { 0x00, 0xf099 },
2679 { 0x04, 0x9800 },
2680 { 0x04, 0xa000 },
2681 { 0x03, 0xdf01 },
2682 { 0x02, 0xdf20 },
2683 { 0x01, 0xff95 },
2684 { 0x00, 0xba00 },
2685 { 0x04, 0xa800 },
2686 { 0x04, 0xf000 },
2687 { 0x03, 0xdf01 },
2688 { 0x02, 0xdf20 },
2689 { 0x01, 0x101a },
2690 { 0x00, 0xa0ff },
2691 { 0x04, 0xf800 },
2692 { 0x04, 0x0000 },
2693 { 0x1f, 0x0000 },
2694
2695 { 0x1f, 0x0001 },
2696 { 0x0b, 0x8480 },
2697 { 0x1f, 0x0000 },
2698
2699 { 0x1f, 0x0001 },
2700 { 0x18, 0x67c7 },
2701 { 0x04, 0x2000 },
2702 { 0x03, 0x002f },
2703 { 0x02, 0x4360 },
2704 { 0x01, 0x0109 },
2705 { 0x00, 0x3022 },
2706 { 0x04, 0x2800 },
2707 { 0x1f, 0x0000 },
2708
2709 { 0x1f, 0x0001 },
2710 { 0x17, 0x0cc0 },
2711 { 0x1f, 0x0000 }
2712 };
2713
françois romieu4da19632011-01-03 15:07:55 +00002714 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002715}
2716
françois romieu4da19632011-01-03 15:07:55 +00002717static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002718{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002719 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002720 { 0x10, 0xf41b },
2721 { 0x1f, 0x0000 }
2722 };
2723
françois romieu4da19632011-01-03 15:07:55 +00002724 rtl_writephy(tp, 0x1f, 0x0001);
2725 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002726
françois romieu4da19632011-01-03 15:07:55 +00002727 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002728}
2729
françois romieu4da19632011-01-03 15:07:55 +00002730static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002731{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002732 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002733 { 0x1f, 0x0001 },
2734 { 0x10, 0xf41b },
2735 { 0x1f, 0x0000 }
2736 };
2737
françois romieu4da19632011-01-03 15:07:55 +00002738 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002739}
2740
françois romieu4da19632011-01-03 15:07:55 +00002741static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002742{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002743 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002744 { 0x1f, 0x0000 },
2745 { 0x1d, 0x0f00 },
2746 { 0x1f, 0x0002 },
2747 { 0x0c, 0x1ec8 },
2748 { 0x1f, 0x0000 }
2749 };
2750
françois romieu4da19632011-01-03 15:07:55 +00002751 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002752}
2753
françois romieu4da19632011-01-03 15:07:55 +00002754static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002755{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002756 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002757 { 0x1f, 0x0001 },
2758 { 0x1d, 0x3d98 },
2759 { 0x1f, 0x0000 }
2760 };
2761
françois romieu4da19632011-01-03 15:07:55 +00002762 rtl_writephy(tp, 0x1f, 0x0000);
2763 rtl_patchphy(tp, 0x14, 1 << 5);
2764 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002765
françois romieu4da19632011-01-03 15:07:55 +00002766 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002767}
2768
françois romieu4da19632011-01-03 15:07:55 +00002769static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002770{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002771 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002772 { 0x1f, 0x0001 },
2773 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002774 { 0x1f, 0x0002 },
2775 { 0x00, 0x88d4 },
2776 { 0x01, 0x82b1 },
2777 { 0x03, 0x7002 },
2778 { 0x08, 0x9e30 },
2779 { 0x09, 0x01f0 },
2780 { 0x0a, 0x5500 },
2781 { 0x0c, 0x00c8 },
2782 { 0x1f, 0x0003 },
2783 { 0x12, 0xc096 },
2784 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002785 { 0x1f, 0x0000 },
2786 { 0x1f, 0x0000 },
2787 { 0x09, 0x2000 },
2788 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002789 };
2790
françois romieu4da19632011-01-03 15:07:55 +00002791 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002792
françois romieu4da19632011-01-03 15:07:55 +00002793 rtl_patchphy(tp, 0x14, 1 << 5);
2794 rtl_patchphy(tp, 0x0d, 1 << 5);
2795 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002796}
2797
françois romieu4da19632011-01-03 15:07:55 +00002798static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002799{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002800 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002801 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002802 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002803 { 0x03, 0x802f },
2804 { 0x02, 0x4f02 },
2805 { 0x01, 0x0409 },
2806 { 0x00, 0xf099 },
2807 { 0x04, 0x9800 },
2808 { 0x04, 0x9000 },
2809 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002810 { 0x1f, 0x0002 },
2811 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002812 { 0x06, 0x0761 },
2813 { 0x1f, 0x0003 },
2814 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002815 { 0x1f, 0x0000 }
2816 };
2817
françois romieu4da19632011-01-03 15:07:55 +00002818 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002819
françois romieu4da19632011-01-03 15:07:55 +00002820 rtl_patchphy(tp, 0x16, 1 << 0);
2821 rtl_patchphy(tp, 0x14, 1 << 5);
2822 rtl_patchphy(tp, 0x0d, 1 << 5);
2823 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002824}
2825
françois romieu4da19632011-01-03 15:07:55 +00002826static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002827{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002828 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002829 { 0x1f, 0x0001 },
2830 { 0x12, 0x2300 },
2831 { 0x1d, 0x3d98 },
2832 { 0x1f, 0x0002 },
2833 { 0x0c, 0x7eb8 },
2834 { 0x06, 0x5461 },
2835 { 0x1f, 0x0003 },
2836 { 0x16, 0x0f0a },
2837 { 0x1f, 0x0000 }
2838 };
2839
françois romieu4da19632011-01-03 15:07:55 +00002840 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002841
françois romieu4da19632011-01-03 15:07:55 +00002842 rtl_patchphy(tp, 0x16, 1 << 0);
2843 rtl_patchphy(tp, 0x14, 1 << 5);
2844 rtl_patchphy(tp, 0x0d, 1 << 5);
2845 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002846}
2847
françois romieu4da19632011-01-03 15:07:55 +00002848static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002849{
françois romieu4da19632011-01-03 15:07:55 +00002850 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002851}
2852
françois romieubca03d52011-01-03 15:07:31 +00002853static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002854{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002855 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002856 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002857 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002858 { 0x06, 0x4064 },
2859 { 0x07, 0x2863 },
2860 { 0x08, 0x059c },
2861 { 0x09, 0x26b4 },
2862 { 0x0a, 0x6a19 },
2863 { 0x0b, 0xdcc8 },
2864 { 0x10, 0xf06d },
2865 { 0x14, 0x7f68 },
2866 { 0x18, 0x7fd9 },
2867 { 0x1c, 0xf0ff },
2868 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002869 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002870 { 0x12, 0xf49f },
2871 { 0x13, 0x070b },
2872 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002873 { 0x14, 0x94c0 },
2874
2875 /*
2876 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002877 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002878 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002879 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002880 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002881 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002882 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002883 { 0x06, 0x5561 },
2884
2885 /*
2886 * Can not link to 1Gbps with bad cable
2887 * Decrease SNR threshold form 21.07dB to 19.04dB
2888 */
2889 { 0x1f, 0x0001 },
2890 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002891
2892 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002893 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002894 };
2895
françois romieu4da19632011-01-03 15:07:55 +00002896 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002897
françois romieubca03d52011-01-03 15:07:31 +00002898 /*
2899 * Rx Error Issue
2900 * Fine Tune Switching regulator parameter
2901 */
françois romieu4da19632011-01-03 15:07:55 +00002902 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002903 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2904 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002905
Francois Romieufdf6fc02012-07-06 22:40:38 +02002906 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002907 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002908 { 0x1f, 0x0002 },
2909 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002910 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002911 { 0x05, 0x8330 },
2912 { 0x06, 0x669a },
2913 { 0x1f, 0x0002 }
2914 };
2915 int val;
2916
françois romieu4da19632011-01-03 15:07:55 +00002917 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002918
françois romieu4da19632011-01-03 15:07:55 +00002919 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002920
2921 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002922 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002923 0x0065, 0x0066, 0x0067, 0x0068,
2924 0x0069, 0x006a, 0x006b, 0x006c
2925 };
2926 int i;
2927
françois romieu4da19632011-01-03 15:07:55 +00002928 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002929
2930 val &= 0xff00;
2931 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002932 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002933 }
2934 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002935 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002936 { 0x1f, 0x0002 },
2937 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002938 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002939 { 0x05, 0x8330 },
2940 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002941 };
2942
françois romieu4da19632011-01-03 15:07:55 +00002943 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002944 }
2945
françois romieubca03d52011-01-03 15:07:31 +00002946 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002947 rtl_writephy(tp, 0x1f, 0x0002);
2948 rtl_patchphy(tp, 0x0d, 0x0300);
2949 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002950
françois romieubca03d52011-01-03 15:07:31 +00002951 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002952 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002953 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2954 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002955
françois romieu4da19632011-01-03 15:07:55 +00002956 rtl_writephy(tp, 0x1f, 0x0005);
2957 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002958
2959 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002960
françois romieu4da19632011-01-03 15:07:55 +00002961 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002962}
2963
françois romieubca03d52011-01-03 15:07:31 +00002964static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002965{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002966 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002967 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002968 { 0x1f, 0x0001 },
2969 { 0x06, 0x4064 },
2970 { 0x07, 0x2863 },
2971 { 0x08, 0x059c },
2972 { 0x09, 0x26b4 },
2973 { 0x0a, 0x6a19 },
2974 { 0x0b, 0xdcc8 },
2975 { 0x10, 0xf06d },
2976 { 0x14, 0x7f68 },
2977 { 0x18, 0x7fd9 },
2978 { 0x1c, 0xf0ff },
2979 { 0x1d, 0x3d9c },
2980 { 0x1f, 0x0003 },
2981 { 0x12, 0xf49f },
2982 { 0x13, 0x070b },
2983 { 0x1a, 0x05ad },
2984 { 0x14, 0x94c0 },
2985
françois romieubca03d52011-01-03 15:07:31 +00002986 /*
2987 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002988 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002989 */
françois romieudaf9df62009-10-07 12:44:20 +00002990 { 0x1f, 0x0002 },
2991 { 0x06, 0x5561 },
2992 { 0x1f, 0x0005 },
2993 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002994 { 0x06, 0x5561 },
2995
2996 /*
2997 * Can not link to 1Gbps with bad cable
2998 * Decrease SNR threshold form 21.07dB to 19.04dB
2999 */
3000 { 0x1f, 0x0001 },
3001 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003002
3003 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003004 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003005 };
3006
françois romieu4da19632011-01-03 15:07:55 +00003007 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003008
Francois Romieufdf6fc02012-07-06 22:40:38 +02003009 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003010 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003011 { 0x1f, 0x0002 },
3012 { 0x05, 0x669a },
3013 { 0x1f, 0x0005 },
3014 { 0x05, 0x8330 },
3015 { 0x06, 0x669a },
3016
3017 { 0x1f, 0x0002 }
3018 };
3019 int val;
3020
françois romieu4da19632011-01-03 15:07:55 +00003021 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003022
françois romieu4da19632011-01-03 15:07:55 +00003023 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003024 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003025 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003026 0x0065, 0x0066, 0x0067, 0x0068,
3027 0x0069, 0x006a, 0x006b, 0x006c
3028 };
3029 int i;
3030
françois romieu4da19632011-01-03 15:07:55 +00003031 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003032
3033 val &= 0xff00;
3034 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003035 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003036 }
3037 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003038 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003039 { 0x1f, 0x0002 },
3040 { 0x05, 0x2642 },
3041 { 0x1f, 0x0005 },
3042 { 0x05, 0x8330 },
3043 { 0x06, 0x2642 }
3044 };
3045
françois romieu4da19632011-01-03 15:07:55 +00003046 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003047 }
3048
françois romieubca03d52011-01-03 15:07:31 +00003049 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003050 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003051 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3052 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003053
françois romieubca03d52011-01-03 15:07:31 +00003054 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003055 rtl_writephy(tp, 0x1f, 0x0002);
3056 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003057
françois romieu4da19632011-01-03 15:07:55 +00003058 rtl_writephy(tp, 0x1f, 0x0005);
3059 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003060
3061 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003062
françois romieu4da19632011-01-03 15:07:55 +00003063 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003064}
3065
françois romieu4da19632011-01-03 15:07:55 +00003066static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003067{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003068 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003069 { 0x1f, 0x0002 },
3070 { 0x10, 0x0008 },
3071 { 0x0d, 0x006c },
3072
3073 { 0x1f, 0x0000 },
3074 { 0x0d, 0xf880 },
3075
3076 { 0x1f, 0x0001 },
3077 { 0x17, 0x0cc0 },
3078
3079 { 0x1f, 0x0001 },
3080 { 0x0b, 0xa4d8 },
3081 { 0x09, 0x281c },
3082 { 0x07, 0x2883 },
3083 { 0x0a, 0x6b35 },
3084 { 0x1d, 0x3da4 },
3085 { 0x1c, 0xeffd },
3086 { 0x14, 0x7f52 },
3087 { 0x18, 0x7fc6 },
3088 { 0x08, 0x0601 },
3089 { 0x06, 0x4063 },
3090 { 0x10, 0xf074 },
3091 { 0x1f, 0x0003 },
3092 { 0x13, 0x0789 },
3093 { 0x12, 0xf4bd },
3094 { 0x1a, 0x04fd },
3095 { 0x14, 0x84b0 },
3096 { 0x1f, 0x0000 },
3097 { 0x00, 0x9200 },
3098
3099 { 0x1f, 0x0005 },
3100 { 0x01, 0x0340 },
3101 { 0x1f, 0x0001 },
3102 { 0x04, 0x4000 },
3103 { 0x03, 0x1d21 },
3104 { 0x02, 0x0c32 },
3105 { 0x01, 0x0200 },
3106 { 0x00, 0x5554 },
3107 { 0x04, 0x4800 },
3108 { 0x04, 0x4000 },
3109 { 0x04, 0xf000 },
3110 { 0x03, 0xdf01 },
3111 { 0x02, 0xdf20 },
3112 { 0x01, 0x101a },
3113 { 0x00, 0xa0ff },
3114 { 0x04, 0xf800 },
3115 { 0x04, 0xf000 },
3116 { 0x1f, 0x0000 },
3117
3118 { 0x1f, 0x0007 },
3119 { 0x1e, 0x0023 },
3120 { 0x16, 0x0000 },
3121 { 0x1f, 0x0000 }
3122 };
3123
françois romieu4da19632011-01-03 15:07:55 +00003124 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003125}
3126
françois romieue6de30d2011-01-03 15:08:37 +00003127static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3128{
3129 static const struct phy_reg phy_reg_init[] = {
3130 { 0x1f, 0x0001 },
3131 { 0x17, 0x0cc0 },
3132
3133 { 0x1f, 0x0007 },
3134 { 0x1e, 0x002d },
3135 { 0x18, 0x0040 },
3136 { 0x1f, 0x0000 }
3137 };
3138
3139 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3140 rtl_patchphy(tp, 0x0d, 1 << 5);
3141}
3142
Hayes Wang70090422011-07-06 15:58:06 +08003143static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003144{
3145 static const struct phy_reg phy_reg_init[] = {
3146 /* Enable Delay cap */
3147 { 0x1f, 0x0005 },
3148 { 0x05, 0x8b80 },
3149 { 0x06, 0xc896 },
3150 { 0x1f, 0x0000 },
3151
3152 /* Channel estimation fine tune */
3153 { 0x1f, 0x0001 },
3154 { 0x0b, 0x6c20 },
3155 { 0x07, 0x2872 },
3156 { 0x1c, 0xefff },
3157 { 0x1f, 0x0003 },
3158 { 0x14, 0x6420 },
3159 { 0x1f, 0x0000 },
3160
3161 /* Update PFM & 10M TX idle timer */
3162 { 0x1f, 0x0007 },
3163 { 0x1e, 0x002f },
3164 { 0x15, 0x1919 },
3165 { 0x1f, 0x0000 },
3166
3167 { 0x1f, 0x0007 },
3168 { 0x1e, 0x00ac },
3169 { 0x18, 0x0006 },
3170 { 0x1f, 0x0000 }
3171 };
3172
Francois Romieu15ecd032011-04-27 13:52:22 -07003173 rtl_apply_firmware(tp);
3174
hayeswang01dc7fe2011-03-21 01:50:28 +00003175 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3176
3177 /* DCO enable for 10M IDLE Power */
3178 rtl_writephy(tp, 0x1f, 0x0007);
3179 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003180 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003181 rtl_writephy(tp, 0x1f, 0x0000);
3182
3183 /* For impedance matching */
3184 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003185 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003186 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003187
3188 /* PHY auto speed down */
3189 rtl_writephy(tp, 0x1f, 0x0007);
3190 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003191 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003192 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003193 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003194
3195 rtl_writephy(tp, 0x1f, 0x0005);
3196 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003197 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003198 rtl_writephy(tp, 0x1f, 0x0000);
3199
3200 rtl_writephy(tp, 0x1f, 0x0005);
3201 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003202 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003203 rtl_writephy(tp, 0x1f, 0x0007);
3204 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003205 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003206 rtl_writephy(tp, 0x1f, 0x0006);
3207 rtl_writephy(tp, 0x00, 0x5a00);
3208 rtl_writephy(tp, 0x1f, 0x0000);
3209 rtl_writephy(tp, 0x0d, 0x0007);
3210 rtl_writephy(tp, 0x0e, 0x003c);
3211 rtl_writephy(tp, 0x0d, 0x4007);
3212 rtl_writephy(tp, 0x0e, 0x0000);
3213 rtl_writephy(tp, 0x0d, 0x0000);
3214}
3215
françois romieu9ecb9aa2012-12-07 11:20:21 +00003216static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3217{
3218 const u16 w[] = {
3219 addr[0] | (addr[1] << 8),
3220 addr[2] | (addr[3] << 8),
3221 addr[4] | (addr[5] << 8)
3222 };
3223 const struct exgmac_reg e[] = {
3224 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3225 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3226 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3227 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3228 };
3229
3230 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3231}
3232
Hayes Wang70090422011-07-06 15:58:06 +08003233static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3234{
3235 static const struct phy_reg phy_reg_init[] = {
3236 /* Enable Delay cap */
3237 { 0x1f, 0x0004 },
3238 { 0x1f, 0x0007 },
3239 { 0x1e, 0x00ac },
3240 { 0x18, 0x0006 },
3241 { 0x1f, 0x0002 },
3242 { 0x1f, 0x0000 },
3243 { 0x1f, 0x0000 },
3244
3245 /* Channel estimation fine tune */
3246 { 0x1f, 0x0003 },
3247 { 0x09, 0xa20f },
3248 { 0x1f, 0x0000 },
3249 { 0x1f, 0x0000 },
3250
3251 /* Green Setting */
3252 { 0x1f, 0x0005 },
3253 { 0x05, 0x8b5b },
3254 { 0x06, 0x9222 },
3255 { 0x05, 0x8b6d },
3256 { 0x06, 0x8000 },
3257 { 0x05, 0x8b76 },
3258 { 0x06, 0x8000 },
3259 { 0x1f, 0x0000 }
3260 };
3261
3262 rtl_apply_firmware(tp);
3263
3264 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3265
3266 /* For 4-corner performance improve */
3267 rtl_writephy(tp, 0x1f, 0x0005);
3268 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003269 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003270 rtl_writephy(tp, 0x1f, 0x0000);
3271
3272 /* PHY auto speed down */
3273 rtl_writephy(tp, 0x1f, 0x0004);
3274 rtl_writephy(tp, 0x1f, 0x0007);
3275 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003276 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003277 rtl_writephy(tp, 0x1f, 0x0002);
3278 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003279 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003280
3281 /* improve 10M EEE waveform */
3282 rtl_writephy(tp, 0x1f, 0x0005);
3283 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003284 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003285 rtl_writephy(tp, 0x1f, 0x0000);
3286
3287 /* Improve 2-pair detection performance */
3288 rtl_writephy(tp, 0x1f, 0x0005);
3289 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003290 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003291 rtl_writephy(tp, 0x1f, 0x0000);
3292
3293 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003294 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003295 rtl_writephy(tp, 0x1f, 0x0005);
3296 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003297 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003298 rtl_writephy(tp, 0x1f, 0x0004);
3299 rtl_writephy(tp, 0x1f, 0x0007);
3300 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003301 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003302 rtl_writephy(tp, 0x1f, 0x0002);
3303 rtl_writephy(tp, 0x1f, 0x0000);
3304 rtl_writephy(tp, 0x0d, 0x0007);
3305 rtl_writephy(tp, 0x0e, 0x003c);
3306 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003307 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003308 rtl_writephy(tp, 0x0d, 0x0000);
3309
3310 /* Green feature */
3311 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003312 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3313 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003314 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003315 rtl_writephy(tp, 0x1f, 0x0005);
3316 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3317 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003318
françois romieu9ecb9aa2012-12-07 11:20:21 +00003319 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3320 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003321}
3322
Hayes Wang5f886e02012-03-30 14:33:03 +08003323static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3324{
3325 /* For 4-corner performance improve */
3326 rtl_writephy(tp, 0x1f, 0x0005);
3327 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003328 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003329 rtl_writephy(tp, 0x1f, 0x0000);
3330
3331 /* PHY auto speed down */
3332 rtl_writephy(tp, 0x1f, 0x0007);
3333 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003334 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003335 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003336 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003337
3338 /* Improve 10M EEE waveform */
3339 rtl_writephy(tp, 0x1f, 0x0005);
3340 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003341 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003342 rtl_writephy(tp, 0x1f, 0x0000);
3343}
3344
Hayes Wangc2218922011-09-06 16:55:18 +08003345static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3346{
3347 static const struct phy_reg phy_reg_init[] = {
3348 /* Channel estimation fine tune */
3349 { 0x1f, 0x0003 },
3350 { 0x09, 0xa20f },
3351 { 0x1f, 0x0000 },
3352
3353 /* Modify green table for giga & fnet */
3354 { 0x1f, 0x0005 },
3355 { 0x05, 0x8b55 },
3356 { 0x06, 0x0000 },
3357 { 0x05, 0x8b5e },
3358 { 0x06, 0x0000 },
3359 { 0x05, 0x8b67 },
3360 { 0x06, 0x0000 },
3361 { 0x05, 0x8b70 },
3362 { 0x06, 0x0000 },
3363 { 0x1f, 0x0000 },
3364 { 0x1f, 0x0007 },
3365 { 0x1e, 0x0078 },
3366 { 0x17, 0x0000 },
3367 { 0x19, 0x00fb },
3368 { 0x1f, 0x0000 },
3369
3370 /* Modify green table for 10M */
3371 { 0x1f, 0x0005 },
3372 { 0x05, 0x8b79 },
3373 { 0x06, 0xaa00 },
3374 { 0x1f, 0x0000 },
3375
3376 /* Disable hiimpedance detection (RTCT) */
3377 { 0x1f, 0x0003 },
3378 { 0x01, 0x328a },
3379 { 0x1f, 0x0000 }
3380 };
3381
3382 rtl_apply_firmware(tp);
3383
3384 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3385
Hayes Wang5f886e02012-03-30 14:33:03 +08003386 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003387
3388 /* Improve 2-pair detection performance */
3389 rtl_writephy(tp, 0x1f, 0x0005);
3390 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003391 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003392 rtl_writephy(tp, 0x1f, 0x0000);
3393}
3394
3395static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3396{
3397 rtl_apply_firmware(tp);
3398
Hayes Wang5f886e02012-03-30 14:33:03 +08003399 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003400}
3401
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003402static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3403{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003404 static const struct phy_reg phy_reg_init[] = {
3405 /* Channel estimation fine tune */
3406 { 0x1f, 0x0003 },
3407 { 0x09, 0xa20f },
3408 { 0x1f, 0x0000 },
3409
3410 /* Modify green table for giga & fnet */
3411 { 0x1f, 0x0005 },
3412 { 0x05, 0x8b55 },
3413 { 0x06, 0x0000 },
3414 { 0x05, 0x8b5e },
3415 { 0x06, 0x0000 },
3416 { 0x05, 0x8b67 },
3417 { 0x06, 0x0000 },
3418 { 0x05, 0x8b70 },
3419 { 0x06, 0x0000 },
3420 { 0x1f, 0x0000 },
3421 { 0x1f, 0x0007 },
3422 { 0x1e, 0x0078 },
3423 { 0x17, 0x0000 },
3424 { 0x19, 0x00aa },
3425 { 0x1f, 0x0000 },
3426
3427 /* Modify green table for 10M */
3428 { 0x1f, 0x0005 },
3429 { 0x05, 0x8b79 },
3430 { 0x06, 0xaa00 },
3431 { 0x1f, 0x0000 },
3432
3433 /* Disable hiimpedance detection (RTCT) */
3434 { 0x1f, 0x0003 },
3435 { 0x01, 0x328a },
3436 { 0x1f, 0x0000 }
3437 };
3438
3439
3440 rtl_apply_firmware(tp);
3441
3442 rtl8168f_hw_phy_config(tp);
3443
3444 /* Improve 2-pair detection performance */
3445 rtl_writephy(tp, 0x1f, 0x0005);
3446 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003447 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003448 rtl_writephy(tp, 0x1f, 0x0000);
3449
3450 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3451
3452 /* Modify green table for giga */
3453 rtl_writephy(tp, 0x1f, 0x0005);
3454 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003455 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003456 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003457 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003458 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003459 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003460 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003461 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003462 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003463 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003464 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003465 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003466 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003467 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003468 rtl_writephy(tp, 0x1f, 0x0000);
3469
3470 /* uc same-seed solution */
3471 rtl_writephy(tp, 0x1f, 0x0005);
3472 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003473 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003474 rtl_writephy(tp, 0x1f, 0x0000);
3475
3476 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003477 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003478 rtl_writephy(tp, 0x1f, 0x0005);
3479 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003480 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003481 rtl_writephy(tp, 0x1f, 0x0004);
3482 rtl_writephy(tp, 0x1f, 0x0007);
3483 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003484 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003485 rtl_writephy(tp, 0x1f, 0x0000);
3486 rtl_writephy(tp, 0x0d, 0x0007);
3487 rtl_writephy(tp, 0x0e, 0x003c);
3488 rtl_writephy(tp, 0x0d, 0x4007);
3489 rtl_writephy(tp, 0x0e, 0x0000);
3490 rtl_writephy(tp, 0x0d, 0x0000);
3491
3492 /* Green feature */
3493 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003494 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3495 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003496 rtl_writephy(tp, 0x1f, 0x0000);
3497}
3498
Hayes Wangc5583862012-07-02 17:23:22 +08003499static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3500{
Hayes Wangc5583862012-07-02 17:23:22 +08003501 rtl_apply_firmware(tp);
3502
hayeswang41f44d12013-04-01 22:23:36 +00003503 rtl_writephy(tp, 0x1f, 0x0a46);
3504 if (rtl_readphy(tp, 0x10) & 0x0100) {
3505 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003506 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003507 } else {
3508 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003509 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003510 }
Hayes Wangc5583862012-07-02 17:23:22 +08003511
hayeswang41f44d12013-04-01 22:23:36 +00003512 rtl_writephy(tp, 0x1f, 0x0a46);
3513 if (rtl_readphy(tp, 0x13) & 0x0100) {
3514 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003515 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003516 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003517 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003519 }
Hayes Wangc5583862012-07-02 17:23:22 +08003520
hayeswang41f44d12013-04-01 22:23:36 +00003521 /* Enable PHY auto speed down */
3522 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003523 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003524
hayeswangfe7524c2013-04-01 22:23:37 +00003525 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003526 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003527 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003528 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003529 rtl_writephy(tp, 0x1f, 0x0a43);
3530 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003531 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3532 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003533
hayeswang41f44d12013-04-01 22:23:36 +00003534 /* EEE auto-fallback function */
3535 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003536 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003537
hayeswang41f44d12013-04-01 22:23:36 +00003538 /* Enable UC LPF tune function */
3539 rtl_writephy(tp, 0x1f, 0x0a43);
3540 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003541 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003542
3543 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003544 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003545
hayeswangfe7524c2013-04-01 22:23:37 +00003546 /* Improve SWR Efficiency */
3547 rtl_writephy(tp, 0x1f, 0x0bcd);
3548 rtl_writephy(tp, 0x14, 0x5065);
3549 rtl_writephy(tp, 0x14, 0xd065);
3550 rtl_writephy(tp, 0x1f, 0x0bc8);
3551 rtl_writephy(tp, 0x11, 0x5655);
3552 rtl_writephy(tp, 0x1f, 0x0bcd);
3553 rtl_writephy(tp, 0x14, 0x1065);
3554 rtl_writephy(tp, 0x14, 0x9065);
3555 rtl_writephy(tp, 0x14, 0x1065);
3556
David Chang1bac1072013-11-27 15:48:36 +08003557 /* Check ALDPS bit, disable it if enabled */
3558 rtl_writephy(tp, 0x1f, 0x0a43);
3559 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003560 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003561
hayeswang41f44d12013-04-01 22:23:36 +00003562 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003563}
3564
hayeswang57538c42013-04-01 22:23:40 +00003565static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3566{
3567 rtl_apply_firmware(tp);
3568}
3569
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003570static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3571{
3572 u16 dout_tapbin;
3573 u32 data;
3574
3575 rtl_apply_firmware(tp);
3576
3577 /* CHN EST parameters adjust - giga master */
3578 rtl_writephy(tp, 0x1f, 0x0a43);
3579 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003581 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003587 rtl_writephy(tp, 0x1f, 0x0000);
3588
3589 /* CHN EST parameters adjust - giga slave */
3590 rtl_writephy(tp, 0x1f, 0x0a43);
3591 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003593 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003597 rtl_writephy(tp, 0x1f, 0x0000);
3598
3599 /* CHN EST parameters adjust - fnet */
3600 rtl_writephy(tp, 0x1f, 0x0a43);
3601 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003602 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003603 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003604 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003605 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003606 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003607 rtl_writephy(tp, 0x1f, 0x0000);
3608
3609 /* enable R-tune & PGA-retune function */
3610 dout_tapbin = 0;
3611 rtl_writephy(tp, 0x1f, 0x0a46);
3612 data = rtl_readphy(tp, 0x13);
3613 data &= 3;
3614 data <<= 2;
3615 dout_tapbin |= data;
3616 data = rtl_readphy(tp, 0x12);
3617 data &= 0xc000;
3618 data >>= 14;
3619 dout_tapbin |= data;
3620 dout_tapbin = ~(dout_tapbin^0x08);
3621 dout_tapbin <<= 12;
3622 dout_tapbin &= 0xf000;
3623 rtl_writephy(tp, 0x1f, 0x0a43);
3624 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003625 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003626 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003627 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003628 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003629 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003630 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003632
3633 rtl_writephy(tp, 0x1f, 0x0a43);
3634 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003635 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003636 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003638 rtl_writephy(tp, 0x1f, 0x0000);
3639
3640 /* enable GPHY 10M */
3641 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003642 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003643 rtl_writephy(tp, 0x1f, 0x0000);
3644
3645 /* SAR ADC performance */
3646 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x1f, 0x0000);
3649
3650 rtl_writephy(tp, 0x1f, 0x0a43);
3651 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003652 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003653 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003654 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003655 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003656 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003657 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003658 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003659 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003660 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003662 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003663 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003664 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003665 rtl_writephy(tp, 0x1f, 0x0000);
3666
3667 /* disable phy pfm mode */
3668 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003669 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003670 rtl_writephy(tp, 0x1f, 0x0000);
3671
3672 /* Check ALDPS bit, disable it if enabled */
3673 rtl_writephy(tp, 0x1f, 0x0a43);
3674 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003675 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003676
3677 rtl_writephy(tp, 0x1f, 0x0000);
3678}
3679
3680static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3681{
3682 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3683 u16 rlen;
3684 u32 data;
3685
3686 rtl_apply_firmware(tp);
3687
3688 /* CHIN EST parameter update */
3689 rtl_writephy(tp, 0x1f, 0x0a43);
3690 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003691 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003692 rtl_writephy(tp, 0x1f, 0x0000);
3693
3694 /* enable R-tune & PGA-retune function */
3695 rtl_writephy(tp, 0x1f, 0x0a43);
3696 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003697 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003698 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003699 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003700 rtl_writephy(tp, 0x1f, 0x0000);
3701
3702 /* enable GPHY 10M */
3703 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003704 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003705 rtl_writephy(tp, 0x1f, 0x0000);
3706
3707 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3708 data = r8168_mac_ocp_read(tp, 0xdd02);
3709 ioffset_p3 = ((data & 0x80)>>7);
3710 ioffset_p3 <<= 3;
3711
3712 data = r8168_mac_ocp_read(tp, 0xdd00);
3713 ioffset_p3 |= ((data & (0xe000))>>13);
3714 ioffset_p2 = ((data & (0x1e00))>>9);
3715 ioffset_p1 = ((data & (0x01e0))>>5);
3716 ioffset_p0 = ((data & 0x0010)>>4);
3717 ioffset_p0 <<= 3;
3718 ioffset_p0 |= (data & (0x07));
3719 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3720
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003721 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003722 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003723 rtl_writephy(tp, 0x1f, 0x0bcf);
3724 rtl_writephy(tp, 0x16, data);
3725 rtl_writephy(tp, 0x1f, 0x0000);
3726 }
3727
3728 /* Modify rlen (TX LPF corner frequency) level */
3729 rtl_writephy(tp, 0x1f, 0x0bcd);
3730 data = rtl_readphy(tp, 0x16);
3731 data &= 0x000f;
3732 rlen = 0;
3733 if (data > 3)
3734 rlen = data - 3;
3735 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3736 rtl_writephy(tp, 0x17, data);
3737 rtl_writephy(tp, 0x1f, 0x0bcd);
3738 rtl_writephy(tp, 0x1f, 0x0000);
3739
3740 /* disable phy pfm mode */
3741 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003742 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003743 rtl_writephy(tp, 0x1f, 0x0000);
3744
3745 /* Check ALDPS bit, disable it if enabled */
3746 rtl_writephy(tp, 0x1f, 0x0a43);
3747 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003748 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003749
3750 rtl_writephy(tp, 0x1f, 0x0000);
3751}
3752
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003753static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3754{
3755 /* Enable PHY auto speed down */
3756 rtl_writephy(tp, 0x1f, 0x0a44);
3757 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3758 rtl_writephy(tp, 0x1f, 0x0000);
3759
3760 /* patch 10M & ALDPS */
3761 rtl_writephy(tp, 0x1f, 0x0bcc);
3762 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3763 rtl_writephy(tp, 0x1f, 0x0a44);
3764 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3765 rtl_writephy(tp, 0x1f, 0x0a43);
3766 rtl_writephy(tp, 0x13, 0x8084);
3767 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3768 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3769 rtl_writephy(tp, 0x1f, 0x0000);
3770
3771 /* Enable EEE auto-fallback function */
3772 rtl_writephy(tp, 0x1f, 0x0a4b);
3773 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3774 rtl_writephy(tp, 0x1f, 0x0000);
3775
3776 /* Enable UC LPF tune function */
3777 rtl_writephy(tp, 0x1f, 0x0a43);
3778 rtl_writephy(tp, 0x13, 0x8012);
3779 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3780 rtl_writephy(tp, 0x1f, 0x0000);
3781
3782 /* set rg_sel_sdm_rate */
3783 rtl_writephy(tp, 0x1f, 0x0c42);
3784 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3785 rtl_writephy(tp, 0x1f, 0x0000);
3786
3787 /* Check ALDPS bit, disable it if enabled */
3788 rtl_writephy(tp, 0x1f, 0x0a43);
3789 if (rtl_readphy(tp, 0x10) & 0x0004)
3790 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3791
3792 rtl_writephy(tp, 0x1f, 0x0000);
3793}
3794
3795static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3796{
3797 /* patch 10M & ALDPS */
3798 rtl_writephy(tp, 0x1f, 0x0bcc);
3799 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3800 rtl_writephy(tp, 0x1f, 0x0a44);
3801 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3802 rtl_writephy(tp, 0x1f, 0x0a43);
3803 rtl_writephy(tp, 0x13, 0x8084);
3804 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3805 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3806 rtl_writephy(tp, 0x1f, 0x0000);
3807
3808 /* Enable UC LPF tune function */
3809 rtl_writephy(tp, 0x1f, 0x0a43);
3810 rtl_writephy(tp, 0x13, 0x8012);
3811 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3812 rtl_writephy(tp, 0x1f, 0x0000);
3813
3814 /* Set rg_sel_sdm_rate */
3815 rtl_writephy(tp, 0x1f, 0x0c42);
3816 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3817 rtl_writephy(tp, 0x1f, 0x0000);
3818
3819 /* Channel estimation parameters */
3820 rtl_writephy(tp, 0x1f, 0x0a43);
3821 rtl_writephy(tp, 0x13, 0x80f3);
3822 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3823 rtl_writephy(tp, 0x13, 0x80f0);
3824 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3825 rtl_writephy(tp, 0x13, 0x80ef);
3826 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3827 rtl_writephy(tp, 0x13, 0x80f6);
3828 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3829 rtl_writephy(tp, 0x13, 0x80ec);
3830 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3831 rtl_writephy(tp, 0x13, 0x80ed);
3832 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3833 rtl_writephy(tp, 0x13, 0x80f2);
3834 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3835 rtl_writephy(tp, 0x13, 0x80f4);
3836 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3837 rtl_writephy(tp, 0x1f, 0x0a43);
3838 rtl_writephy(tp, 0x13, 0x8110);
3839 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3840 rtl_writephy(tp, 0x13, 0x810f);
3841 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3842 rtl_writephy(tp, 0x13, 0x8111);
3843 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3844 rtl_writephy(tp, 0x13, 0x8113);
3845 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3846 rtl_writephy(tp, 0x13, 0x8115);
3847 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3848 rtl_writephy(tp, 0x13, 0x810e);
3849 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3850 rtl_writephy(tp, 0x13, 0x810c);
3851 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3852 rtl_writephy(tp, 0x13, 0x810b);
3853 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3854 rtl_writephy(tp, 0x1f, 0x0a43);
3855 rtl_writephy(tp, 0x13, 0x80d1);
3856 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3857 rtl_writephy(tp, 0x13, 0x80cd);
3858 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3859 rtl_writephy(tp, 0x13, 0x80d3);
3860 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3861 rtl_writephy(tp, 0x13, 0x80d5);
3862 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3863 rtl_writephy(tp, 0x13, 0x80d7);
3864 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3865
3866 /* Force PWM-mode */
3867 rtl_writephy(tp, 0x1f, 0x0bcd);
3868 rtl_writephy(tp, 0x14, 0x5065);
3869 rtl_writephy(tp, 0x14, 0xd065);
3870 rtl_writephy(tp, 0x1f, 0x0bc8);
3871 rtl_writephy(tp, 0x12, 0x00ed);
3872 rtl_writephy(tp, 0x1f, 0x0bcd);
3873 rtl_writephy(tp, 0x14, 0x1065);
3874 rtl_writephy(tp, 0x14, 0x9065);
3875 rtl_writephy(tp, 0x14, 0x1065);
3876 rtl_writephy(tp, 0x1f, 0x0000);
3877
3878 /* Check ALDPS bit, disable it if enabled */
3879 rtl_writephy(tp, 0x1f, 0x0a43);
3880 if (rtl_readphy(tp, 0x10) & 0x0004)
3881 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3882
3883 rtl_writephy(tp, 0x1f, 0x0000);
3884}
3885
françois romieu4da19632011-01-03 15:07:55 +00003886static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003887{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003888 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003889 { 0x1f, 0x0003 },
3890 { 0x08, 0x441d },
3891 { 0x01, 0x9100 },
3892 { 0x1f, 0x0000 }
3893 };
3894
françois romieu4da19632011-01-03 15:07:55 +00003895 rtl_writephy(tp, 0x1f, 0x0000);
3896 rtl_patchphy(tp, 0x11, 1 << 12);
3897 rtl_patchphy(tp, 0x19, 1 << 13);
3898 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003899
françois romieu4da19632011-01-03 15:07:55 +00003900 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003901}
3902
Hayes Wang5a5e4442011-02-22 17:26:21 +08003903static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3904{
3905 static const struct phy_reg phy_reg_init[] = {
3906 { 0x1f, 0x0005 },
3907 { 0x1a, 0x0000 },
3908 { 0x1f, 0x0000 },
3909
3910 { 0x1f, 0x0004 },
3911 { 0x1c, 0x0000 },
3912 { 0x1f, 0x0000 },
3913
3914 { 0x1f, 0x0001 },
3915 { 0x15, 0x7701 },
3916 { 0x1f, 0x0000 }
3917 };
3918
3919 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003920 rtl_writephy(tp, 0x1f, 0x0000);
3921 rtl_writephy(tp, 0x18, 0x0310);
3922 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003923
François Romieu953a12c2011-04-24 17:38:48 +02003924 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003925
3926 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3927}
3928
Hayes Wang7e18dca2012-03-30 14:33:02 +08003929static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3930{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003931 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003932 rtl_writephy(tp, 0x1f, 0x0000);
3933 rtl_writephy(tp, 0x18, 0x0310);
3934 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003935
3936 rtl_apply_firmware(tp);
3937
3938 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003939 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003940 rtl_writephy(tp, 0x1f, 0x0004);
3941 rtl_writephy(tp, 0x10, 0x401f);
3942 rtl_writephy(tp, 0x19, 0x7030);
3943 rtl_writephy(tp, 0x1f, 0x0000);
3944}
3945
Hayes Wang5598bfe2012-07-02 17:23:21 +08003946static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3947{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003948 static const struct phy_reg phy_reg_init[] = {
3949 { 0x1f, 0x0004 },
3950 { 0x10, 0xc07f },
3951 { 0x19, 0x7030 },
3952 { 0x1f, 0x0000 }
3953 };
3954
3955 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003956 rtl_writephy(tp, 0x1f, 0x0000);
3957 rtl_writephy(tp, 0x18, 0x0310);
3958 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003959
3960 rtl_apply_firmware(tp);
3961
Francois Romieufdf6fc02012-07-06 22:40:38 +02003962 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003963 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3964
Francois Romieufdf6fc02012-07-06 22:40:38 +02003965 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003966}
3967
Francois Romieu5615d9f2007-08-17 17:50:46 +02003968static void rtl_hw_phy_config(struct net_device *dev)
3969{
3970 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003971
3972 rtl8169_print_mac_version(tp);
3973
3974 switch (tp->mac_version) {
3975 case RTL_GIGA_MAC_VER_01:
3976 break;
3977 case RTL_GIGA_MAC_VER_02:
3978 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003979 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003980 break;
3981 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003982 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003983 break;
françois romieu2e9558562009-08-10 19:44:19 +00003984 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003985 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003986 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003987 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003988 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003989 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003990 case RTL_GIGA_MAC_VER_07:
3991 case RTL_GIGA_MAC_VER_08:
3992 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003993 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003994 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003995 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003996 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003997 break;
3998 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00003999 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004000 break;
4001 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004002 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004003 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004004 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004005 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004006 break;
4007 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004008 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004009 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004010 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004011 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004012 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004013 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004014 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004015 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004016 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004017 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004018 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004019 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004020 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004021 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004022 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004023 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004024 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004025 break;
4026 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004027 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004028 break;
4029 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004030 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004031 break;
françois romieue6de30d2011-01-03 15:08:37 +00004032 case RTL_GIGA_MAC_VER_28:
4033 rtl8168d_4_hw_phy_config(tp);
4034 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004035 case RTL_GIGA_MAC_VER_29:
4036 case RTL_GIGA_MAC_VER_30:
4037 rtl8105e_hw_phy_config(tp);
4038 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004039 case RTL_GIGA_MAC_VER_31:
4040 /* None. */
4041 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004042 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004043 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004044 rtl8168e_1_hw_phy_config(tp);
4045 break;
4046 case RTL_GIGA_MAC_VER_34:
4047 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004048 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004049 case RTL_GIGA_MAC_VER_35:
4050 rtl8168f_1_hw_phy_config(tp);
4051 break;
4052 case RTL_GIGA_MAC_VER_36:
4053 rtl8168f_2_hw_phy_config(tp);
4054 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004055
Hayes Wang7e18dca2012-03-30 14:33:02 +08004056 case RTL_GIGA_MAC_VER_37:
4057 rtl8402_hw_phy_config(tp);
4058 break;
4059
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004060 case RTL_GIGA_MAC_VER_38:
4061 rtl8411_hw_phy_config(tp);
4062 break;
4063
Hayes Wang5598bfe2012-07-02 17:23:21 +08004064 case RTL_GIGA_MAC_VER_39:
4065 rtl8106e_hw_phy_config(tp);
4066 break;
4067
Hayes Wangc5583862012-07-02 17:23:22 +08004068 case RTL_GIGA_MAC_VER_40:
4069 rtl8168g_1_hw_phy_config(tp);
4070 break;
hayeswang57538c42013-04-01 22:23:40 +00004071 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004072 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004073 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004074 rtl8168g_2_hw_phy_config(tp);
4075 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004076 case RTL_GIGA_MAC_VER_45:
4077 case RTL_GIGA_MAC_VER_47:
4078 rtl8168h_1_hw_phy_config(tp);
4079 break;
4080 case RTL_GIGA_MAC_VER_46:
4081 case RTL_GIGA_MAC_VER_48:
4082 rtl8168h_2_hw_phy_config(tp);
4083 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004084
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004085 case RTL_GIGA_MAC_VER_49:
4086 rtl8168ep_1_hw_phy_config(tp);
4087 break;
4088 case RTL_GIGA_MAC_VER_50:
4089 case RTL_GIGA_MAC_VER_51:
4090 rtl8168ep_2_hw_phy_config(tp);
4091 break;
4092
Hayes Wangc5583862012-07-02 17:23:22 +08004093 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004094 default:
4095 break;
4096 }
4097}
4098
Francois Romieuda78dbf2012-01-26 14:18:23 +01004099static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4100{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004101 if (!test_and_set_bit(flag, tp->wk.flags))
4102 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004103}
4104
David S. Miller8decf862011-09-22 03:23:13 -04004105static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4106{
David S. Miller8decf862011-09-22 03:23:13 -04004107 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004108 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004109}
4110
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004111static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004112{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004113 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004114
Marcus Sundberg773328942008-07-10 21:28:08 +02004115 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004116 netif_dbg(tp, drv, dev,
4117 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004118 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004119 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004120
Francois Romieu6dccd162007-02-13 23:38:05 +01004121 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4122
4123 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4124 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004125
Francois Romieubcf0bf92006-07-26 23:14:13 +02004126 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004127 netif_dbg(tp, drv, dev,
4128 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004129 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004130 netif_dbg(tp, drv, dev,
4131 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004132 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004133 }
4134
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004135 /* We may have called phy_speed_down before */
4136 phy_speed_up(dev->phydev);
4137
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004138 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004139}
4140
Francois Romieu773d2022007-01-31 23:47:43 +01004141static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4142{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004143 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004144
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004145 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004146
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004147 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4148 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004149
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004150 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4151 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004152
françois romieu9ecb9aa2012-12-07 11:20:21 +00004153 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4154 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004155
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004156 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004157
Francois Romieuda78dbf2012-01-26 14:18:23 +01004158 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004159}
4160
4161static int rtl_set_mac_address(struct net_device *dev, void *p)
4162{
4163 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004164 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004165 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004166
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004167 ret = eth_mac_addr(dev, p);
4168 if (ret)
4169 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004170
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004171 pm_runtime_get_noresume(d);
4172
4173 if (pm_runtime_active(d))
4174 rtl_rar_set(tp, dev->dev_addr);
4175
4176 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004177
4178 return 0;
4179}
4180
Heiner Kallweite3972862018-06-29 08:07:04 +02004181static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004182{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004183 if (!netif_running(dev))
4184 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004185
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004186 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004187}
4188
Bill Pembertonbaf63292012-12-03 09:23:28 -05004189static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004190{
4191 struct mdio_ops *ops = &tp->mdio_ops;
4192
4193 switch (tp->mac_version) {
4194 case RTL_GIGA_MAC_VER_27:
4195 ops->write = r8168dp_1_mdio_write;
4196 ops->read = r8168dp_1_mdio_read;
4197 break;
françois romieue6de30d2011-01-03 15:08:37 +00004198 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004199 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004200 ops->write = r8168dp_2_mdio_write;
4201 ops->read = r8168dp_2_mdio_read;
4202 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004203 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004204 ops->write = r8168g_mdio_write;
4205 ops->read = r8168g_mdio_read;
4206 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004207 default:
4208 ops->write = r8169_mdio_write;
4209 ops->read = r8169_mdio_read;
4210 break;
4211 }
4212}
4213
David S. Miller1805b2f2011-10-24 18:18:09 -04004214static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4215{
David S. Miller1805b2f2011-10-24 18:18:09 -04004216 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004217 case RTL_GIGA_MAC_VER_25:
4218 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004219 case RTL_GIGA_MAC_VER_29:
4220 case RTL_GIGA_MAC_VER_30:
4221 case RTL_GIGA_MAC_VER_32:
4222 case RTL_GIGA_MAC_VER_33:
4223 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004224 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004225 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004226 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4227 break;
4228 default:
4229 break;
4230 }
4231}
4232
4233static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4234{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004235 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004236 return false;
4237
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004238 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004239 rtl_wol_suspend_quirk(tp);
4240
4241 return true;
4242}
4243
françois romieu065c27c2011-01-03 15:08:12 +00004244static void r8168_pll_power_down(struct rtl8169_private *tp)
4245{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004246 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004247 return;
4248
hayeswang01dc7fe2011-03-21 01:50:28 +00004249 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4250 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004251 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004252
David S. Miller1805b2f2011-10-24 18:18:09 -04004253 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004254 return;
françois romieu065c27c2011-01-03 15:08:12 +00004255
françois romieu065c27c2011-01-03 15:08:12 +00004256 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004257 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004258 case RTL_GIGA_MAC_VER_37:
4259 case RTL_GIGA_MAC_VER_39:
4260 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004261 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004262 case RTL_GIGA_MAC_VER_45:
4263 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004264 case RTL_GIGA_MAC_VER_47:
4265 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004266 case RTL_GIGA_MAC_VER_50:
4267 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004268 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004269 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004270 case RTL_GIGA_MAC_VER_40:
4271 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004272 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004273 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004274 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004275 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004276 break;
françois romieu065c27c2011-01-03 15:08:12 +00004277 }
4278}
4279
4280static void r8168_pll_power_up(struct rtl8169_private *tp)
4281{
françois romieu065c27c2011-01-03 15:08:12 +00004282 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004283 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004284 case RTL_GIGA_MAC_VER_37:
4285 case RTL_GIGA_MAC_VER_39:
4286 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004287 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004288 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004289 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004290 case RTL_GIGA_MAC_VER_45:
4291 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004292 case RTL_GIGA_MAC_VER_47:
4293 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004294 case RTL_GIGA_MAC_VER_50:
4295 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004296 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004297 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004298 case RTL_GIGA_MAC_VER_40:
4299 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004300 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004301 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004302 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004303 0x00000000, ERIAR_EXGMAC);
4304 break;
françois romieu065c27c2011-01-03 15:08:12 +00004305 }
4306
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004307 phy_resume(tp->dev->phydev);
4308 /* give MAC/PHY some time to resume */
4309 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004310}
4311
françois romieu065c27c2011-01-03 15:08:12 +00004312static void rtl_pll_power_down(struct rtl8169_private *tp)
4313{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004314 switch (tp->mac_version) {
4315 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4316 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4317 break;
4318 default:
4319 r8168_pll_power_down(tp);
4320 }
françois romieu065c27c2011-01-03 15:08:12 +00004321}
4322
4323static void rtl_pll_power_up(struct rtl8169_private *tp)
4324{
françois romieu065c27c2011-01-03 15:08:12 +00004325 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004326 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4327 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004328 break;
françois romieu065c27c2011-01-03 15:08:12 +00004329 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004330 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004331 }
4332}
4333
Hayes Wange542a222011-07-06 15:58:04 +08004334static void rtl_init_rxcfg(struct rtl8169_private *tp)
4335{
Hayes Wange542a222011-07-06 15:58:04 +08004336 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004337 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4338 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004339 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004340 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004341 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004342 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004343 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004344 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004345 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004346 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004347 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004348 break;
Hayes Wange542a222011-07-06 15:58:04 +08004349 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004350 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004351 break;
4352 }
4353}
4354
Hayes Wang92fc43b2011-07-06 15:58:03 +08004355static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4356{
Timo Teräs9fba0812013-01-15 21:01:24 +00004357 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004358}
4359
Francois Romieud58d46b2011-05-03 16:38:29 +02004360static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4361{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004362 if (tp->jumbo_ops.enable) {
4363 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4364 tp->jumbo_ops.enable(tp);
4365 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4366 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004367}
4368
4369static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4370{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004371 if (tp->jumbo_ops.disable) {
4372 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4373 tp->jumbo_ops.disable(tp);
4374 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4375 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004376}
4377
4378static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4379{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004380 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4381 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004382 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004383}
4384
4385static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4386{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004387 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4388 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004389 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004390}
4391
4392static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4393{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004394 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004395}
4396
4397static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4398{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004399 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004400}
4401
4402static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4403{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004404 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4405 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4406 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004407 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004408}
4409
4410static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4411{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004412 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4413 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4414 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004415 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004416}
4417
4418static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4419{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004420 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004421 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004422}
4423
4424static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4425{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004426 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004427 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004428}
4429
4430static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4431{
Francois Romieud58d46b2011-05-03 16:38:29 +02004432 r8168b_0_hw_jumbo_enable(tp);
4433
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004434 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004435}
4436
4437static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4438{
Francois Romieud58d46b2011-05-03 16:38:29 +02004439 r8168b_0_hw_jumbo_disable(tp);
4440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004441 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004442}
4443
Bill Pembertonbaf63292012-12-03 09:23:28 -05004444static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004445{
4446 struct jumbo_ops *ops = &tp->jumbo_ops;
4447
4448 switch (tp->mac_version) {
4449 case RTL_GIGA_MAC_VER_11:
4450 ops->disable = r8168b_0_hw_jumbo_disable;
4451 ops->enable = r8168b_0_hw_jumbo_enable;
4452 break;
4453 case RTL_GIGA_MAC_VER_12:
4454 case RTL_GIGA_MAC_VER_17:
4455 ops->disable = r8168b_1_hw_jumbo_disable;
4456 ops->enable = r8168b_1_hw_jumbo_enable;
4457 break;
4458 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4459 case RTL_GIGA_MAC_VER_19:
4460 case RTL_GIGA_MAC_VER_20:
4461 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4462 case RTL_GIGA_MAC_VER_22:
4463 case RTL_GIGA_MAC_VER_23:
4464 case RTL_GIGA_MAC_VER_24:
4465 case RTL_GIGA_MAC_VER_25:
4466 case RTL_GIGA_MAC_VER_26:
4467 ops->disable = r8168c_hw_jumbo_disable;
4468 ops->enable = r8168c_hw_jumbo_enable;
4469 break;
4470 case RTL_GIGA_MAC_VER_27:
4471 case RTL_GIGA_MAC_VER_28:
4472 ops->disable = r8168dp_hw_jumbo_disable;
4473 ops->enable = r8168dp_hw_jumbo_enable;
4474 break;
4475 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4476 case RTL_GIGA_MAC_VER_32:
4477 case RTL_GIGA_MAC_VER_33:
4478 case RTL_GIGA_MAC_VER_34:
4479 ops->disable = r8168e_hw_jumbo_disable;
4480 ops->enable = r8168e_hw_jumbo_enable;
4481 break;
4482
4483 /*
4484 * No action needed for jumbo frames with 8169.
4485 * No jumbo for 810x at all.
4486 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004487 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004488 default:
4489 ops->disable = NULL;
4490 ops->enable = NULL;
4491 break;
4492 }
4493}
4494
Francois Romieuffc46952012-07-06 14:19:23 +02004495DECLARE_RTL_COND(rtl_chipcmd_cond)
4496{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004497 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004498}
4499
Francois Romieu6f43adc2011-04-29 15:05:51 +02004500static void rtl_hw_reset(struct rtl8169_private *tp)
4501{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004502 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004503
Francois Romieuffc46952012-07-06 14:19:23 +02004504 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004505}
4506
Francois Romieub6ffd972011-06-17 17:00:05 +02004507static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4508{
4509 struct rtl_fw *rtl_fw;
4510 const char *name;
4511 int rc = -ENOMEM;
4512
4513 name = rtl_lookup_firmware_name(tp);
4514 if (!name)
4515 goto out_no_firmware;
4516
4517 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4518 if (!rtl_fw)
4519 goto err_warn;
4520
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004521 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004522 if (rc < 0)
4523 goto err_free;
4524
Francois Romieufd112f22011-06-18 00:10:29 +02004525 rc = rtl_check_firmware(tp, rtl_fw);
4526 if (rc < 0)
4527 goto err_release_firmware;
4528
Francois Romieub6ffd972011-06-17 17:00:05 +02004529 tp->rtl_fw = rtl_fw;
4530out:
4531 return;
4532
Francois Romieufd112f22011-06-18 00:10:29 +02004533err_release_firmware:
4534 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004535err_free:
4536 kfree(rtl_fw);
4537err_warn:
4538 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4539 name, rc);
4540out_no_firmware:
4541 tp->rtl_fw = NULL;
4542 goto out;
4543}
4544
François Romieu953a12c2011-04-24 17:38:48 +02004545static void rtl_request_firmware(struct rtl8169_private *tp)
4546{
Francois Romieub6ffd972011-06-17 17:00:05 +02004547 if (IS_ERR(tp->rtl_fw))
4548 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004549}
4550
Hayes Wang92fc43b2011-07-06 15:58:03 +08004551static void rtl_rx_close(struct rtl8169_private *tp)
4552{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004553 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004554}
4555
Francois Romieuffc46952012-07-06 14:19:23 +02004556DECLARE_RTL_COND(rtl_npq_cond)
4557{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004558 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004559}
4560
4561DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4562{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004563 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004564}
4565
françois romieue6de30d2011-01-03 15:08:37 +00004566static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004567{
4568 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004569 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570
Hayes Wang92fc43b2011-07-06 15:58:03 +08004571 rtl_rx_close(tp);
4572
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004573 switch (tp->mac_version) {
4574 case RTL_GIGA_MAC_VER_27:
4575 case RTL_GIGA_MAC_VER_28:
4576 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004577 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004578 break;
4579 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4580 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004581 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004582 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004583 break;
4584 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004585 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004586 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004587 break;
françois romieue6de30d2011-01-03 15:08:37 +00004588 }
4589
Hayes Wang92fc43b2011-07-06 15:58:03 +08004590 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004591}
4592
Francois Romieu7f796d832007-06-11 23:04:41 +02004593static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004594{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004595 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004596 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004597 (InterFrameGap << TxInterFrameGapShift));
4598}
4599
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004600static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004601{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004602 /* Low hurts. Let's disable the filtering. */
4603 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004604}
4605
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004606static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004607{
4608 /*
4609 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4610 * register to be written before TxDescAddrLow to work.
4611 * Switching from MMIO to I/O access fixes the issue as well.
4612 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004613 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4614 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4615 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4616 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004617}
4618
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004619static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004620{
Francois Romieu37441002011-06-17 22:58:54 +02004621 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004622 u32 mac_version;
4623 u32 clk;
4624 u32 val;
4625 } cfg2_info [] = {
4626 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4627 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4628 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4629 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004630 };
4631 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004632 unsigned int i;
4633 u32 clk;
4634
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004635 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004636 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004637 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004638 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004639 break;
4640 }
4641 }
4642}
4643
Francois Romieue6b763e2012-03-08 09:35:39 +01004644static void rtl_set_rx_mode(struct net_device *dev)
4645{
4646 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004647 u32 mc_filter[2]; /* Multicast hash filter */
4648 int rx_mode;
4649 u32 tmp = 0;
4650
4651 if (dev->flags & IFF_PROMISC) {
4652 /* Unconditionally log net taps. */
4653 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4654 rx_mode =
4655 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4656 AcceptAllPhys;
4657 mc_filter[1] = mc_filter[0] = 0xffffffff;
4658 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4659 (dev->flags & IFF_ALLMULTI)) {
4660 /* Too many to filter perfectly -- accept all multicasts. */
4661 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4662 mc_filter[1] = mc_filter[0] = 0xffffffff;
4663 } else {
4664 struct netdev_hw_addr *ha;
4665
4666 rx_mode = AcceptBroadcast | AcceptMyPhys;
4667 mc_filter[1] = mc_filter[0] = 0;
4668 netdev_for_each_mc_addr(ha, dev) {
4669 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4670 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4671 rx_mode |= AcceptMulticast;
4672 }
4673 }
4674
4675 if (dev->features & NETIF_F_RXALL)
4676 rx_mode |= (AcceptErr | AcceptRunt);
4677
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004678 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004679
4680 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4681 u32 data = mc_filter[0];
4682
4683 mc_filter[0] = swab32(mc_filter[1]);
4684 mc_filter[1] = swab32(data);
4685 }
4686
Nathan Walp04817762012-11-01 12:08:47 +00004687 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4688 mc_filter[1] = mc_filter[0] = 0xffffffff;
4689
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004690 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4691 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004692
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004693 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004694}
4695
Heiner Kallweit52f85602018-05-19 10:29:33 +02004696static void rtl_hw_start(struct rtl8169_private *tp)
4697{
4698 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4699
4700 tp->hw_start(tp);
4701
4702 rtl_set_rx_max_size(tp);
4703 rtl_set_rx_tx_desc_registers(tp);
4704 rtl_set_rx_tx_config_registers(tp);
4705 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4706
4707 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4708 RTL_R8(tp, IntrMask);
4709 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4710 rtl_set_rx_mode(tp->dev);
4711 /* no early-rx interrupts */
4712 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4713 rtl_irq_enable_all(tp);
4714}
4715
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004716static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004717{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004718 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004719 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004720
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004721 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004722
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004723 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004724
Francois Romieucecb5fd2011-04-01 10:21:07 +02004725 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4726 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004727 netif_dbg(tp, drv, tp->dev,
4728 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004729 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004730 }
4731
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004732 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004733
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004734 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004735
Linus Torvalds1da177e2005-04-16 15:20:36 -07004736 /*
4737 * Undocumented corner. Supposedly:
4738 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4739 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004740 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004741
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004742 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004743}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004744
Francois Romieuffc46952012-07-06 14:19:23 +02004745DECLARE_RTL_COND(rtl_csiar_cond)
4746{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004747 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004748}
4749
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004750static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004751{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004752 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4753
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004754 RTL_W32(tp, CSIDR, value);
4755 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004756 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004757
Francois Romieuffc46952012-07-06 14:19:23 +02004758 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004759}
4760
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004761static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004762{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004763 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4764
4765 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4766 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004767
Francois Romieuffc46952012-07-06 14:19:23 +02004768 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004769 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004770}
4771
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004772static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004773{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004774 struct pci_dev *pdev = tp->pci_dev;
4775 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004776
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004777 /* According to Realtek the value at config space address 0x070f
4778 * controls the L0s/L1 entrance latency. We try standard ECAM access
4779 * first and if it fails fall back to CSI.
4780 */
4781 if (pdev->cfg_size > 0x070f &&
4782 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4783 return;
4784
4785 netdev_notice_once(tp->dev,
4786 "No native access to PCI extended config space, falling back to CSI\n");
4787 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4788 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004789}
4790
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004791static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004792{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004793 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004794}
4795
4796struct ephy_info {
4797 unsigned int offset;
4798 u16 mask;
4799 u16 bits;
4800};
4801
Francois Romieufdf6fc02012-07-06 22:40:38 +02004802static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4803 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004804{
4805 u16 w;
4806
4807 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004808 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4809 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004810 e++;
4811 }
4812}
4813
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004814static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004815{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004816 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004817 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004818}
4819
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004820static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004821{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004822 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004823 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004824}
4825
hayeswangb51ecea2014-07-09 14:52:51 +08004826static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4827{
hayeswangb51ecea2014-07-09 14:52:51 +08004828 u8 data;
4829
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004830 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004831
4832 if (enable)
4833 data |= Rdy_to_L23;
4834 else
4835 data &= ~Rdy_to_L23;
4836
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004837 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004838}
4839
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004840static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4841{
4842 if (enable) {
4843 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4844 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4845 } else {
4846 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4847 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4848 }
4849}
4850
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004851static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004852{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004853 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004854
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004855 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004856 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004857
françois romieufaf1e782013-02-27 13:01:57 +00004858 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004859 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004860 PCI_EXP_DEVCTL_NOSNOOP_EN);
4861 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004862}
4863
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004864static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004865{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004866 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004867
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004868 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004869
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004870 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004871}
4872
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004873static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004874{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004875 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004876
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004877 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004878
françois romieufaf1e782013-02-27 13:01:57 +00004879 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004880 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004881
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004882 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004883
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004884 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004885 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004886}
4887
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004888static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004889{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004890 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004891 { 0x01, 0, 0x0001 },
4892 { 0x02, 0x0800, 0x1000 },
4893 { 0x03, 0, 0x0042 },
4894 { 0x06, 0x0080, 0x0000 },
4895 { 0x07, 0, 0x2000 }
4896 };
4897
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004898 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004899
Francois Romieufdf6fc02012-07-06 22:40:38 +02004900 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004901
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004902 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004903}
4904
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004905static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004906{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004907 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004908
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004909 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004910
françois romieufaf1e782013-02-27 13:01:57 +00004911 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004912 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004913
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004914 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004915 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004916}
4917
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004918static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004919{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004920 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004921
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004922 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004923
4924 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004925 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004926
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004927 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004928
françois romieufaf1e782013-02-27 13:01:57 +00004929 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004930 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004931
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004932 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004933 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004934}
4935
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004936static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004937{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004938 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004939 { 0x02, 0x0800, 0x1000 },
4940 { 0x03, 0, 0x0002 },
4941 { 0x06, 0x0080, 0x0000 }
4942 };
4943
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004944 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004945
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004946 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004947
Francois Romieufdf6fc02012-07-06 22:40:38 +02004948 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004949
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004950 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004951}
4952
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004953static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004954{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004955 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004956 { 0x01, 0, 0x0001 },
4957 { 0x03, 0x0400, 0x0220 }
4958 };
4959
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004960 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004961
Francois Romieufdf6fc02012-07-06 22:40:38 +02004962 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004963
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004964 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004965}
4966
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004967static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004968{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004969 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004970}
4971
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004972static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004973{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004974 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004975
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004976 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004977}
4978
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004979static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004980{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004981 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004982
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004983 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004984
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004985 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004986
françois romieufaf1e782013-02-27 13:01:57 +00004987 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004988 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004989
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004990 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004991 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004992}
4993
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004994static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004995{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004996 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004997
françois romieufaf1e782013-02-27 13:01:57 +00004998 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004999 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005000
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005001 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005002
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005003 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005004}
5005
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005006static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005007{
5008 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005009 { 0x0b, 0x0000, 0x0048 },
5010 { 0x19, 0x0020, 0x0050 },
5011 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005012 };
françois romieue6de30d2011-01-03 15:08:37 +00005013
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005014 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005015
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005016 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005017
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005018 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005019
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005020 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005021
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005022 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005023}
5024
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005025static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005026{
Hayes Wang70090422011-07-06 15:58:06 +08005027 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005028 { 0x00, 0x0200, 0x0100 },
5029 { 0x00, 0x0000, 0x0004 },
5030 { 0x06, 0x0002, 0x0001 },
5031 { 0x06, 0x0000, 0x0030 },
5032 { 0x07, 0x0000, 0x2000 },
5033 { 0x00, 0x0000, 0x0020 },
5034 { 0x03, 0x5800, 0x2000 },
5035 { 0x03, 0x0000, 0x0001 },
5036 { 0x01, 0x0800, 0x1000 },
5037 { 0x07, 0x0000, 0x4000 },
5038 { 0x1e, 0x0000, 0x2000 },
5039 { 0x19, 0xffff, 0xfe6c },
5040 { 0x0a, 0x0000, 0x0040 }
5041 };
5042
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005043 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005044
Francois Romieufdf6fc02012-07-06 22:40:38 +02005045 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005046
françois romieufaf1e782013-02-27 13:01:57 +00005047 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005048 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005049
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005050 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005051
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005052 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005053
5054 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005055 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5056 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005057
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005058 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005059}
5060
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005061static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005062{
5063 static const struct ephy_info e_info_8168e_2[] = {
5064 { 0x09, 0x0000, 0x0080 },
5065 { 0x19, 0x0000, 0x0224 }
5066 };
5067
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005068 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005069
Francois Romieufdf6fc02012-07-06 22:40:38 +02005070 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005071
françois romieufaf1e782013-02-27 13:01:57 +00005072 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005073 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005074
Francois Romieufdf6fc02012-07-06 22:40:38 +02005075 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5076 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5077 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5078 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5079 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5080 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005081 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5082 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005083
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005084 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005085
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005086 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005087
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005088 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5089 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005090
5091 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005092 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005093
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005094 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5095 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5096 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005097
5098 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005099}
5100
Hayes Wang5f886e02012-03-30 14:33:03 +08005101static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005102{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005103 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005104
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005105 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005106
Francois Romieufdf6fc02012-07-06 22:40:38 +02005107 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5108 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5109 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5110 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005111 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5112 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5113 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5114 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005115 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5116 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005117
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005118 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005119
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005120 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005121
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005122 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5123 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5124 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5125 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5126 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005127}
5128
Hayes Wang5f886e02012-03-30 14:33:03 +08005129static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5130{
Hayes Wang5f886e02012-03-30 14:33:03 +08005131 static const struct ephy_info e_info_8168f_1[] = {
5132 { 0x06, 0x00c0, 0x0020 },
5133 { 0x08, 0x0001, 0x0002 },
5134 { 0x09, 0x0000, 0x0080 },
5135 { 0x19, 0x0000, 0x0224 }
5136 };
5137
5138 rtl_hw_start_8168f(tp);
5139
Francois Romieufdf6fc02012-07-06 22:40:38 +02005140 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005141
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005142 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005143
5144 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005145 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005146}
5147
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005148static void rtl_hw_start_8411(struct rtl8169_private *tp)
5149{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005150 static const struct ephy_info e_info_8168f_1[] = {
5151 { 0x06, 0x00c0, 0x0020 },
5152 { 0x0f, 0xffff, 0x5200 },
5153 { 0x1e, 0x0000, 0x4000 },
5154 { 0x19, 0x0000, 0x0224 }
5155 };
5156
5157 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005158 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005159
Francois Romieufdf6fc02012-07-06 22:40:38 +02005160 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005161
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005162 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005163}
5164
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005165static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005166{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005167 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005168
Hayes Wangc5583862012-07-02 17:23:22 +08005169 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5170 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5171 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5172 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5173
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005174 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005175
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005176 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005177
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005178 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5179 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005180 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005181
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005182 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5183 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005184
5185 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5186 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5187
5188 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005189 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005190
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005191 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5192 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005193
5194 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005195}
5196
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005197static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5198{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005199 static const struct ephy_info e_info_8168g_1[] = {
5200 { 0x00, 0x0000, 0x0008 },
5201 { 0x0c, 0x37d0, 0x0820 },
5202 { 0x1e, 0x0000, 0x0001 },
5203 { 0x19, 0x8000, 0x0000 }
5204 };
5205
5206 rtl_hw_start_8168g(tp);
5207
5208 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005209 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005210 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005211 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005212}
5213
hayeswang57538c42013-04-01 22:23:40 +00005214static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5215{
hayeswang57538c42013-04-01 22:23:40 +00005216 static const struct ephy_info e_info_8168g_2[] = {
5217 { 0x00, 0x0000, 0x0008 },
5218 { 0x0c, 0x3df0, 0x0200 },
5219 { 0x19, 0xffff, 0xfc00 },
5220 { 0x1e, 0xffff, 0x20eb }
5221 };
5222
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005223 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005224
5225 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005226 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5227 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005228 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5229}
5230
hayeswang45dd95c2013-07-08 17:09:01 +08005231static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5232{
hayeswang45dd95c2013-07-08 17:09:01 +08005233 static const struct ephy_info e_info_8411_2[] = {
5234 { 0x00, 0x0000, 0x0008 },
5235 { 0x0c, 0x3df0, 0x0200 },
5236 { 0x0f, 0xffff, 0x5200 },
5237 { 0x19, 0x0020, 0x0000 },
5238 { 0x1e, 0x0000, 0x2000 }
5239 };
5240
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005241 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005242
5243 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005244 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005245 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005246 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005247}
5248
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005249static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5250{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005251 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005252 u32 data;
5253 static const struct ephy_info e_info_8168h_1[] = {
5254 { 0x1e, 0x0800, 0x0001 },
5255 { 0x1d, 0x0000, 0x0800 },
5256 { 0x05, 0xffff, 0x2089 },
5257 { 0x06, 0xffff, 0x5881 },
5258 { 0x04, 0xffff, 0x154a },
5259 { 0x01, 0xffff, 0x068b }
5260 };
5261
5262 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005263 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005264 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5265
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005266 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005267
5268 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5269 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5270 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5271 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5272
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005273 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005274
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005275 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005276
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005277 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5278 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005279
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005280 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005281
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005282 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005283
5284 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5285
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005286 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5287 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005288
5289 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5290 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5291
5292 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005293 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005294
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005295 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5296 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005298 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005299
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005300 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005301
5302 rtl_pcie_state_l2l3_enable(tp, false);
5303
5304 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005305 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005306 rtl_writephy(tp, 0x1f, 0x0000);
5307 if (rg_saw_cnt > 0) {
5308 u16 sw_cnt_1ms_ini;
5309
5310 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5311 sw_cnt_1ms_ini &= 0x0fff;
5312 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005313 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005314 data |= sw_cnt_1ms_ini;
5315 r8168_mac_ocp_write(tp, 0xd412, data);
5316 }
5317
5318 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005319 data &= ~0xf0;
5320 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005321 r8168_mac_ocp_write(tp, 0xe056, data);
5322
5323 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005324 data &= ~0x6000;
5325 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005326 r8168_mac_ocp_write(tp, 0xe052, data);
5327
5328 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005329 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005330 data |= 0x017f;
5331 r8168_mac_ocp_write(tp, 0xe0d6, data);
5332
5333 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005334 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005335 data |= 0x047f;
5336 r8168_mac_ocp_write(tp, 0xd420, data);
5337
5338 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5339 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5340 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5341 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005342
5343 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005344}
5345
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005346static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5347{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005348 rtl8168ep_stop_cmac(tp);
5349
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005350 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005351
5352 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5353 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5354 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5355 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5356
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005357 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005358
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005359 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005360
5361 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5362 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5363
5364 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5365
5366 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5367
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005368 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5369 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005370
5371 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5372 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5373
5374 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005375 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005376
5377 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5378
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005379 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005380
5381 rtl_pcie_state_l2l3_enable(tp, false);
5382}
5383
5384static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5385{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005386 static const struct ephy_info e_info_8168ep_1[] = {
5387 { 0x00, 0xffff, 0x10ab },
5388 { 0x06, 0xffff, 0xf030 },
5389 { 0x08, 0xffff, 0x2006 },
5390 { 0x0d, 0xffff, 0x1666 },
5391 { 0x0c, 0x3ff0, 0x0000 }
5392 };
5393
5394 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005395 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005396 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5397
5398 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005399
5400 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005401}
5402
5403static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5404{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005405 static const struct ephy_info e_info_8168ep_2[] = {
5406 { 0x00, 0xffff, 0x10a3 },
5407 { 0x19, 0xffff, 0xfc00 },
5408 { 0x1e, 0xffff, 0x20ea }
5409 };
5410
5411 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005412 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005413 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5414
5415 rtl_hw_start_8168ep(tp);
5416
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005417 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5418 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005419
5420 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005421}
5422
5423static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5424{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005425 u32 data;
5426 static const struct ephy_info e_info_8168ep_3[] = {
5427 { 0x00, 0xffff, 0x10a3 },
5428 { 0x19, 0xffff, 0x7c00 },
5429 { 0x1e, 0xffff, 0x20eb },
5430 { 0x0d, 0xffff, 0x1666 }
5431 };
5432
5433 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005434 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005435 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5436
5437 rtl_hw_start_8168ep(tp);
5438
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005439 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5440 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005441
5442 data = r8168_mac_ocp_read(tp, 0xd3e2);
5443 data &= 0xf000;
5444 data |= 0x0271;
5445 r8168_mac_ocp_write(tp, 0xd3e2, data);
5446
5447 data = r8168_mac_ocp_read(tp, 0xd3e4);
5448 data &= 0xff00;
5449 r8168_mac_ocp_write(tp, 0xd3e4, data);
5450
5451 data = r8168_mac_ocp_read(tp, 0xe860);
5452 data |= 0x0080;
5453 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005454
5455 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005456}
5457
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005458static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005459{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005460 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005461
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005462 tp->cp_cmd &= ~INTT_MASK;
5463 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005464 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005465
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005466 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005467
5468 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005469 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005470 tp->event_slow |= RxFIFOOver | PCSTimeout;
5471 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005472 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005473
Francois Romieu219a1e92008-06-28 11:58:39 +02005474 switch (tp->mac_version) {
5475 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005476 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005477 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005478
5479 case RTL_GIGA_MAC_VER_12:
5480 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005481 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005482 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005483
5484 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005485 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005486 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005487
5488 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005489 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005490 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005491
5492 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005493 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005494 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005495
Francois Romieu197ff762008-06-28 13:16:02 +02005496 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005497 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005498 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005499
Francois Romieu6fb07052008-06-29 11:54:28 +02005500 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005501 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005502 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005503
Francois Romieuef3386f2008-06-29 12:24:30 +02005504 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005505 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005506 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005507
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005508 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005509 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005510 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005511
Francois Romieu5b538df2008-07-20 16:22:45 +02005512 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005513 case RTL_GIGA_MAC_VER_26:
5514 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005515 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005516 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005517
françois romieue6de30d2011-01-03 15:08:37 +00005518 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005519 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005520 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005521
hayeswang4804b3b2011-03-21 01:50:29 +00005522 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005523 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005524 break;
5525
hayeswang01dc7fe2011-03-21 01:50:28 +00005526 case RTL_GIGA_MAC_VER_32:
5527 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005528 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005529 break;
5530 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005531 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005532 break;
françois romieue6de30d2011-01-03 15:08:37 +00005533
Hayes Wangc2218922011-09-06 16:55:18 +08005534 case RTL_GIGA_MAC_VER_35:
5535 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005536 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005537 break;
5538
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005539 case RTL_GIGA_MAC_VER_38:
5540 rtl_hw_start_8411(tp);
5541 break;
5542
Hayes Wangc5583862012-07-02 17:23:22 +08005543 case RTL_GIGA_MAC_VER_40:
5544 case RTL_GIGA_MAC_VER_41:
5545 rtl_hw_start_8168g_1(tp);
5546 break;
hayeswang57538c42013-04-01 22:23:40 +00005547 case RTL_GIGA_MAC_VER_42:
5548 rtl_hw_start_8168g_2(tp);
5549 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005550
hayeswang45dd95c2013-07-08 17:09:01 +08005551 case RTL_GIGA_MAC_VER_44:
5552 rtl_hw_start_8411_2(tp);
5553 break;
5554
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005555 case RTL_GIGA_MAC_VER_45:
5556 case RTL_GIGA_MAC_VER_46:
5557 rtl_hw_start_8168h_1(tp);
5558 break;
5559
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005560 case RTL_GIGA_MAC_VER_49:
5561 rtl_hw_start_8168ep_1(tp);
5562 break;
5563
5564 case RTL_GIGA_MAC_VER_50:
5565 rtl_hw_start_8168ep_2(tp);
5566 break;
5567
5568 case RTL_GIGA_MAC_VER_51:
5569 rtl_hw_start_8168ep_3(tp);
5570 break;
5571
Francois Romieu219a1e92008-06-28 11:58:39 +02005572 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005573 netif_err(tp, drv, tp->dev,
5574 "unknown chipset (mac_version = %d)\n",
5575 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005576 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005577 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005578}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005580static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005581{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005582 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005583 { 0x01, 0, 0x6e65 },
5584 { 0x02, 0, 0x091f },
5585 { 0x03, 0, 0xc2f9 },
5586 { 0x06, 0, 0xafb5 },
5587 { 0x07, 0, 0x0e00 },
5588 { 0x19, 0, 0xec80 },
5589 { 0x01, 0, 0x2e65 },
5590 { 0x01, 0, 0x6e65 }
5591 };
5592 u8 cfg1;
5593
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005594 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005595
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005596 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005597
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005598 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005599
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005600 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005601 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005602 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005603
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005604 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005605 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005606 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005607
Francois Romieufdf6fc02012-07-06 22:40:38 +02005608 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005609}
5610
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005611static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005612{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005613 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005614
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005615 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005616
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005617 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5618 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005619}
5620
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005621static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005622{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005623 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005624
Francois Romieufdf6fc02012-07-06 22:40:38 +02005625 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005626}
5627
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005628static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005629{
5630 static const struct ephy_info e_info_8105e_1[] = {
5631 { 0x07, 0, 0x4000 },
5632 { 0x19, 0, 0x0200 },
5633 { 0x19, 0, 0x0020 },
5634 { 0x1e, 0, 0x2000 },
5635 { 0x03, 0, 0x0001 },
5636 { 0x19, 0, 0x0100 },
5637 { 0x19, 0, 0x0004 },
5638 { 0x0a, 0, 0x0020 }
5639 };
5640
Francois Romieucecb5fd2011-04-01 10:21:07 +02005641 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005642 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005643
Francois Romieucecb5fd2011-04-01 10:21:07 +02005644 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005645 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005646
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005647 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5648 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005649
Francois Romieufdf6fc02012-07-06 22:40:38 +02005650 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005651
5652 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005653}
5654
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005655static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005656{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005657 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005658 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005659}
5660
Hayes Wang7e18dca2012-03-30 14:33:02 +08005661static void rtl_hw_start_8402(struct rtl8169_private *tp)
5662{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005663 static const struct ephy_info e_info_8402[] = {
5664 { 0x19, 0xffff, 0xff64 },
5665 { 0x1e, 0, 0x4000 }
5666 };
5667
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005668 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005669
5670 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005671 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005672
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005673 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5674 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005675
Francois Romieufdf6fc02012-07-06 22:40:38 +02005676 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005677
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005678 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005679
Francois Romieufdf6fc02012-07-06 22:40:38 +02005680 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5681 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005682 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5683 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005684 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5685 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005686 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005687
5688 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005689}
5690
Hayes Wang5598bfe2012-07-02 17:23:21 +08005691static void rtl_hw_start_8106(struct rtl8169_private *tp)
5692{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005693 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005694 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005695
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005696 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5697 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5698 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005699
5700 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005701}
5702
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005703static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005704{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005705 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5706 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005707
Francois Romieucecb5fd2011-04-01 10:21:07 +02005708 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005709 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005710 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005711 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005712
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005713 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005714
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005715 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005716 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005717
Francois Romieu2857ffb2008-08-02 21:08:49 +02005718 switch (tp->mac_version) {
5719 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005720 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005721 break;
5722
5723 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005724 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005725 break;
5726
5727 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005728 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005729 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005730
5731 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005732 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005733 break;
5734 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005735 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005736 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005737
5738 case RTL_GIGA_MAC_VER_37:
5739 rtl_hw_start_8402(tp);
5740 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005741
5742 case RTL_GIGA_MAC_VER_39:
5743 rtl_hw_start_8106(tp);
5744 break;
hayeswang58152cd2013-04-01 22:23:42 +00005745 case RTL_GIGA_MAC_VER_43:
5746 rtl_hw_start_8168g_2(tp);
5747 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005748 case RTL_GIGA_MAC_VER_47:
5749 case RTL_GIGA_MAC_VER_48:
5750 rtl_hw_start_8168h_1(tp);
5751 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005752 }
5753
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005754 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755}
5756
5757static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5758{
Francois Romieud58d46b2011-05-03 16:38:29 +02005759 struct rtl8169_private *tp = netdev_priv(dev);
5760
Francois Romieud58d46b2011-05-03 16:38:29 +02005761 if (new_mtu > ETH_DATA_LEN)
5762 rtl_hw_jumbo_enable(tp);
5763 else
5764 rtl_hw_jumbo_disable(tp);
5765
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005767 netdev_update_features(dev);
5768
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005769 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005770}
5771
5772static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5773{
Al Viro95e09182007-12-22 18:55:39 +00005774 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5776}
5777
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005778static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5779 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005781 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5782 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005783
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005784 kfree(*data_buff);
5785 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786 rtl8169_make_unusable_by_asic(desc);
5787}
5788
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005789static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790{
5791 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5792
Alexander Duycka0750132014-12-11 15:02:17 -08005793 /* Force memory writes to complete before releasing descriptor */
5794 dma_wmb();
5795
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005796 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005797}
5798
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005799static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005800{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005801 return (void *)ALIGN((long)data, 16);
5802}
5803
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005804static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5805 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005806{
5807 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005808 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005809 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005810 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005812 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005813 if (!data)
5814 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005815
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005816 if (rtl8169_align(data) != data) {
5817 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005818 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005819 if (!data)
5820 return NULL;
5821 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005822
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005823 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005824 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005825 if (unlikely(dma_mapping_error(d, mapping))) {
5826 if (net_ratelimit())
5827 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005828 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005830
Heiner Kallweitd731af72018-04-17 23:26:41 +02005831 desc->addr = cpu_to_le64(mapping);
5832 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005833 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005834
5835err_out:
5836 kfree(data);
5837 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005838}
5839
5840static void rtl8169_rx_clear(struct rtl8169_private *tp)
5841{
Francois Romieu07d3f512007-02-21 22:40:46 +01005842 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005843
5844 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005845 if (tp->Rx_databuff[i]) {
5846 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 tp->RxDescArray + i);
5848 }
5849 }
5850}
5851
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005852static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005853{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005854 desc->opts1 |= cpu_to_le32(RingEnd);
5855}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005856
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005857static int rtl8169_rx_fill(struct rtl8169_private *tp)
5858{
5859 unsigned int i;
5860
5861 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005862 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005863
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005864 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005865 if (!data) {
5866 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005867 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005868 }
5869 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005870 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005872 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5873 return 0;
5874
5875err_out:
5876 rtl8169_rx_clear(tp);
5877 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878}
5879
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005880static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882 rtl8169_init_ring_indexes(tp);
5883
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005884 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5885 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005887 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888}
5889
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005890static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005891 struct TxDesc *desc)
5892{
5893 unsigned int len = tx_skb->len;
5894
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005895 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5896
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897 desc->opts1 = 0x00;
5898 desc->opts2 = 0x00;
5899 desc->addr = 0x00;
5900 tx_skb->len = 0;
5901}
5902
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005903static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5904 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005905{
5906 unsigned int i;
5907
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005908 for (i = 0; i < n; i++) {
5909 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910 struct ring_info *tx_skb = tp->tx_skb + entry;
5911 unsigned int len = tx_skb->len;
5912
5913 if (len) {
5914 struct sk_buff *skb = tx_skb->skb;
5915
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005916 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917 tp->TxDescArray + entry);
5918 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005919 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 tx_skb->skb = NULL;
5921 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005922 }
5923 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005924}
5925
5926static void rtl8169_tx_clear(struct rtl8169_private *tp)
5927{
5928 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005929 tp->cur_tx = tp->dirty_tx = 0;
5930}
5931
Francois Romieu4422bcd2012-01-26 11:23:32 +01005932static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005933{
David Howellsc4028952006-11-22 14:57:56 +00005934 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005935 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936
Francois Romieuda78dbf2012-01-26 14:18:23 +01005937 napi_disable(&tp->napi);
5938 netif_stop_queue(dev);
5939 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940
françois romieuc7c2c392011-12-04 20:30:52 +00005941 rtl8169_hw_reset(tp);
5942
Francois Romieu56de4142011-03-15 17:29:31 +01005943 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005944 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005945
Linus Torvalds1da177e2005-04-16 15:20:36 -07005946 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005947 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005948
Francois Romieuda78dbf2012-01-26 14:18:23 +01005949 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005950 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005951 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005952}
5953
5954static void rtl8169_tx_timeout(struct net_device *dev)
5955{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005956 struct rtl8169_private *tp = netdev_priv(dev);
5957
5958 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005959}
5960
5961static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005962 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963{
5964 struct skb_shared_info *info = skb_shinfo(skb);
5965 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005966 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005967 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005968
5969 entry = tp->cur_tx;
5970 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005971 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005972 dma_addr_t mapping;
5973 u32 status, len;
5974 void *addr;
5975
5976 entry = (entry + 1) % NUM_TX_DESC;
5977
5978 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005979 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005980 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005981 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005982 if (unlikely(dma_mapping_error(d, mapping))) {
5983 if (net_ratelimit())
5984 netif_err(tp, drv, tp->dev,
5985 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005986 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005987 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005988
Francois Romieucecb5fd2011-04-01 10:21:07 +02005989 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005990 status = opts[0] | len |
5991 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992
5993 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005994 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 txd->addr = cpu_to_le64(mapping);
5996
5997 tp->tx_skb[entry].len = len;
5998 }
5999
6000 if (cur_frag) {
6001 tp->tx_skb[entry].skb = skb;
6002 txd->opts1 |= cpu_to_le32(LastFrag);
6003 }
6004
6005 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006006
6007err_out:
6008 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6009 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010}
6011
françois romieub423e9a2013-05-18 01:24:46 +00006012static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6013{
6014 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6015}
6016
hayeswange9746042014-07-11 16:25:58 +08006017static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6018 struct net_device *dev);
6019/* r8169_csum_workaround()
6020 * The hw limites the value the transport offset. When the offset is out of the
6021 * range, calculate the checksum by sw.
6022 */
6023static void r8169_csum_workaround(struct rtl8169_private *tp,
6024 struct sk_buff *skb)
6025{
6026 if (skb_shinfo(skb)->gso_size) {
6027 netdev_features_t features = tp->dev->features;
6028 struct sk_buff *segs, *nskb;
6029
6030 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6031 segs = skb_gso_segment(skb, features);
6032 if (IS_ERR(segs) || !segs)
6033 goto drop;
6034
6035 do {
6036 nskb = segs;
6037 segs = segs->next;
6038 nskb->next = NULL;
6039 rtl8169_start_xmit(nskb, tp->dev);
6040 } while (segs);
6041
Alexander Duyckeb781392015-05-01 10:34:44 -07006042 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006043 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6044 if (skb_checksum_help(skb) < 0)
6045 goto drop;
6046
6047 rtl8169_start_xmit(skb, tp->dev);
6048 } else {
6049 struct net_device_stats *stats;
6050
6051drop:
6052 stats = &tp->dev->stats;
6053 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006054 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006055 }
6056}
6057
6058/* msdn_giant_send_check()
6059 * According to the document of microsoft, the TCP Pseudo Header excludes the
6060 * packet length for IPv6 TCP large packets.
6061 */
6062static int msdn_giant_send_check(struct sk_buff *skb)
6063{
6064 const struct ipv6hdr *ipv6h;
6065 struct tcphdr *th;
6066 int ret;
6067
6068 ret = skb_cow_head(skb, 0);
6069 if (ret)
6070 return ret;
6071
6072 ipv6h = ipv6_hdr(skb);
6073 th = tcp_hdr(skb);
6074
6075 th->check = 0;
6076 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6077
6078 return ret;
6079}
6080
hayeswang5888d3f2014-07-11 16:25:56 +08006081static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6082 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083{
Michał Mirosław350fb322011-04-08 06:35:56 +00006084 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085
Francois Romieu2b7b4312011-04-18 22:53:24 -07006086 if (mss) {
6087 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006088 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6089 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6090 const struct iphdr *ip = ip_hdr(skb);
6091
6092 if (ip->protocol == IPPROTO_TCP)
6093 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6094 else if (ip->protocol == IPPROTO_UDP)
6095 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6096 else
6097 WARN_ON_ONCE(1);
6098 }
6099
6100 return true;
6101}
6102
6103static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6104 struct sk_buff *skb, u32 *opts)
6105{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006106 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006107 u32 mss = skb_shinfo(skb)->gso_size;
6108
6109 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006110 if (transport_offset > GTTCPHO_MAX) {
6111 netif_warn(tp, tx_err, tp->dev,
6112 "Invalid transport offset 0x%x for TSO\n",
6113 transport_offset);
6114 return false;
6115 }
6116
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006117 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006118 case htons(ETH_P_IP):
6119 opts[0] |= TD1_GTSENV4;
6120 break;
6121
6122 case htons(ETH_P_IPV6):
6123 if (msdn_giant_send_check(skb))
6124 return false;
6125
6126 opts[0] |= TD1_GTSENV6;
6127 break;
6128
6129 default:
6130 WARN_ON_ONCE(1);
6131 break;
6132 }
6133
hayeswangbdfa4ed2014-07-11 16:25:57 +08006134 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006135 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006136 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006137 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138
françois romieub423e9a2013-05-18 01:24:46 +00006139 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006140 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006141
hayeswange9746042014-07-11 16:25:58 +08006142 if (transport_offset > TCPHO_MAX) {
6143 netif_warn(tp, tx_err, tp->dev,
6144 "Invalid transport offset 0x%x\n",
6145 transport_offset);
6146 return false;
6147 }
6148
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006149 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006150 case htons(ETH_P_IP):
6151 opts[1] |= TD1_IPv4_CS;
6152 ip_protocol = ip_hdr(skb)->protocol;
6153 break;
6154
6155 case htons(ETH_P_IPV6):
6156 opts[1] |= TD1_IPv6_CS;
6157 ip_protocol = ipv6_hdr(skb)->nexthdr;
6158 break;
6159
6160 default:
6161 ip_protocol = IPPROTO_RAW;
6162 break;
6163 }
6164
6165 if (ip_protocol == IPPROTO_TCP)
6166 opts[1] |= TD1_TCP_CS;
6167 else if (ip_protocol == IPPROTO_UDP)
6168 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006169 else
6170 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006171
6172 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006173 } else {
6174 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006175 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006176 }
hayeswang5888d3f2014-07-11 16:25:56 +08006177
françois romieub423e9a2013-05-18 01:24:46 +00006178 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179}
6180
Stephen Hemminger613573252009-08-31 19:50:58 +00006181static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6182 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006183{
6184 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006185 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006187 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188 dma_addr_t mapping;
6189 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006190 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006191 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006192
Julien Ducourthial477206a2012-05-09 00:00:06 +02006193 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006194 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006195 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006196 }
6197
6198 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006199 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006200
françois romieub423e9a2013-05-18 01:24:46 +00006201 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6202 opts[0] = DescOwn;
6203
hayeswange9746042014-07-11 16:25:58 +08006204 if (!tp->tso_csum(tp, skb, opts)) {
6205 r8169_csum_workaround(tp, skb);
6206 return NETDEV_TX_OK;
6207 }
françois romieub423e9a2013-05-18 01:24:46 +00006208
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006209 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006210 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006211 if (unlikely(dma_mapping_error(d, mapping))) {
6212 if (net_ratelimit())
6213 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006214 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006215 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006216
6217 tp->tx_skb[entry].len = len;
6218 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219
Francois Romieu2b7b4312011-04-18 22:53:24 -07006220 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006221 if (frags < 0)
6222 goto err_dma_1;
6223 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006224 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006225 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006226 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006227 tp->tx_skb[entry].skb = skb;
6228 }
6229
Francois Romieu2b7b4312011-04-18 22:53:24 -07006230 txd->opts2 = cpu_to_le32(opts[1]);
6231
Richard Cochran5047fb52012-03-10 07:29:42 +00006232 skb_tx_timestamp(skb);
6233
Alexander Duycka0750132014-12-11 15:02:17 -08006234 /* Force memory writes to complete before releasing descriptor */
6235 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006236
Francois Romieucecb5fd2011-04-01 10:21:07 +02006237 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006238 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006239 txd->opts1 = cpu_to_le32(status);
6240
Alexander Duycka0750132014-12-11 15:02:17 -08006241 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006242 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006243
Alexander Duycka0750132014-12-11 15:02:17 -08006244 tp->cur_tx += frags + 1;
6245
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006246 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006247
David S. Miller87cda7c2015-02-22 15:54:29 -05006248 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006249
David S. Miller87cda7c2015-02-22 15:54:29 -05006250 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006251 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6252 * not miss a ring update when it notices a stopped queue.
6253 */
6254 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006255 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006256 /* Sync with rtl_tx:
6257 * - publish queue status and cur_tx ring index (write barrier)
6258 * - refresh dirty_tx ring index (read barrier).
6259 * May the current thread have a pessimistic view of the ring
6260 * status and forget to wake up queue, a racing rtl_tx thread
6261 * can't.
6262 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006263 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006264 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006265 netif_wake_queue(dev);
6266 }
6267
Stephen Hemminger613573252009-08-31 19:50:58 +00006268 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006269
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006270err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006271 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006272err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006273 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006274 dev->stats.tx_dropped++;
6275 return NETDEV_TX_OK;
6276
6277err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006278 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006279 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006280 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006281}
6282
6283static void rtl8169_pcierr_interrupt(struct net_device *dev)
6284{
6285 struct rtl8169_private *tp = netdev_priv(dev);
6286 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006287 u16 pci_status, pci_cmd;
6288
6289 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6290 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6291
Joe Perchesbf82c182010-02-09 11:49:50 +00006292 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6293 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006294
6295 /*
6296 * The recovery sequence below admits a very elaborated explanation:
6297 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006298 * - I did not see what else could be done;
6299 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300 *
6301 * Feel free to adjust to your needs.
6302 */
Francois Romieua27993f2006-12-18 00:04:19 +01006303 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006304 pci_cmd &= ~PCI_COMMAND_PARITY;
6305 else
6306 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6307
6308 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006309
6310 pci_write_config_word(pdev, PCI_STATUS,
6311 pci_status & (PCI_STATUS_DETECTED_PARITY |
6312 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6313 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6314
6315 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006316 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006317 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006318 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006319 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006321 }
6322
françois romieue6de30d2011-01-03 15:08:37 +00006323 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006324
Francois Romieu98ddf982012-01-31 10:47:34 +01006325 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006326}
6327
Francois Romieuda78dbf2012-01-26 14:18:23 +01006328static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329{
6330 unsigned int dirty_tx, tx_left;
6331
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332 dirty_tx = tp->dirty_tx;
6333 smp_rmb();
6334 tx_left = tp->cur_tx - dirty_tx;
6335
6336 while (tx_left > 0) {
6337 unsigned int entry = dirty_tx % NUM_TX_DESC;
6338 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006339 u32 status;
6340
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6342 if (status & DescOwn)
6343 break;
6344
Alexander Duycka0750132014-12-11 15:02:17 -08006345 /* This barrier is needed to keep us from reading
6346 * any other fields out of the Tx descriptor until
6347 * we know the status of DescOwn
6348 */
6349 dma_rmb();
6350
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006351 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006352 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006353 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006354 u64_stats_update_begin(&tp->tx_stats.syncp);
6355 tp->tx_stats.packets++;
6356 tp->tx_stats.bytes += tx_skb->skb->len;
6357 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006358 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006359 tx_skb->skb = NULL;
6360 }
6361 dirty_tx++;
6362 tx_left--;
6363 }
6364
6365 if (tp->dirty_tx != dirty_tx) {
6366 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006367 /* Sync with rtl8169_start_xmit:
6368 * - publish dirty_tx ring index (write barrier)
6369 * - refresh cur_tx ring index and queue status (read barrier)
6370 * May the current thread miss the stopped queue condition,
6371 * a racing xmit thread can only have a right view of the
6372 * ring status.
6373 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006374 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006375 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006376 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006377 netif_wake_queue(dev);
6378 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006379 /*
6380 * 8168 hack: TxPoll requests are lost when the Tx packets are
6381 * too close. Let's kick an extra TxPoll request when a burst
6382 * of start_xmit activity is detected (if it is not detected,
6383 * it is slow enough). -- FR
6384 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006385 if (tp->cur_tx != dirty_tx)
6386 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387 }
6388}
6389
Francois Romieu126fa4b2005-05-12 20:09:17 -04006390static inline int rtl8169_fragmented_frame(u32 status)
6391{
6392 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6393}
6394
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006395static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006396{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006397 u32 status = opts1 & RxProtoMask;
6398
6399 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006400 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006401 skb->ip_summed = CHECKSUM_UNNECESSARY;
6402 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006403 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006404}
6405
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006406static struct sk_buff *rtl8169_try_rx_copy(void *data,
6407 struct rtl8169_private *tp,
6408 int pkt_size,
6409 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006410{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006411 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006412 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006413
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006414 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006415 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006416 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006417 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006418 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006419 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006420 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6421
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006422 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006423}
6424
Francois Romieuda78dbf2012-01-26 14:18:23 +01006425static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426{
6427 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006428 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429
Linus Torvalds1da177e2005-04-16 15:20:36 -07006430 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006431
Timo Teräs9fba0812013-01-15 21:01:24 +00006432 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006434 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435 u32 status;
6436
Heiner Kallweit62028062018-04-17 23:30:29 +02006437 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006438 if (status & DescOwn)
6439 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006440
6441 /* This barrier is needed to keep us from reading
6442 * any other fields out of the Rx descriptor until
6443 * we know the status of DescOwn
6444 */
6445 dma_rmb();
6446
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006447 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006448 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6449 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006450 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006451 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006452 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006453 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006454 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006455 /* RxFOVF is a reserved bit on later chip versions */
6456 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6457 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006458 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006459 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006460 } else if (status & (RxRUNT | RxCRC) &&
6461 !(status & RxRWT) &&
6462 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006463 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006464 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006465 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006466 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006467 dma_addr_t addr;
6468 int pkt_size;
6469
6470process_pkt:
6471 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006472 if (likely(!(dev->features & NETIF_F_RXFCS)))
6473 pkt_size = (status & 0x00003fff) - 4;
6474 else
6475 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006476
Francois Romieu126fa4b2005-05-12 20:09:17 -04006477 /*
6478 * The driver does not support incoming fragmented
6479 * frames. They are seen as a symptom of over-mtu
6480 * sized frames.
6481 */
6482 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006483 dev->stats.rx_dropped++;
6484 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006485 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006486 }
6487
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006488 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6489 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006490 if (!skb) {
6491 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006492 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006493 }
6494
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006495 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006496 skb_put(skb, pkt_size);
6497 skb->protocol = eth_type_trans(skb, dev);
6498
Francois Romieu7a8fc772011-03-01 17:18:33 +01006499 rtl8169_rx_vlan_tag(desc, skb);
6500
françois romieu39174292015-11-11 23:35:18 +01006501 if (skb->pkt_type == PACKET_MULTICAST)
6502 dev->stats.multicast++;
6503
Francois Romieu56de4142011-03-15 17:29:31 +01006504 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006505
Junchang Wang8027aa22012-03-04 23:30:32 +01006506 u64_stats_update_begin(&tp->rx_stats.syncp);
6507 tp->rx_stats.packets++;
6508 tp->rx_stats.bytes += pkt_size;
6509 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006510 }
françois romieuce11ff52013-01-24 13:30:06 +00006511release_descriptor:
6512 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006513 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006514 }
6515
6516 count = cur_rx - tp->cur_rx;
6517 tp->cur_rx = cur_rx;
6518
Linus Torvalds1da177e2005-04-16 15:20:36 -07006519 return count;
6520}
6521
Francois Romieu07d3f512007-02-21 22:40:46 +01006522static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006523{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006524 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006525 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006526 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006527
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006528 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006529 if (status && status != 0xffff) {
6530 status &= RTL_EVENT_NAPI | tp->event_slow;
6531 if (status) {
6532 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006533
Francois Romieuda78dbf2012-01-26 14:18:23 +01006534 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006535 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006536 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006537 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006538 return IRQ_RETVAL(handled);
6539}
6540
Francois Romieuda78dbf2012-01-26 14:18:23 +01006541/*
6542 * Workqueue context.
6543 */
6544static void rtl_slow_event_work(struct rtl8169_private *tp)
6545{
6546 struct net_device *dev = tp->dev;
6547 u16 status;
6548
6549 status = rtl_get_events(tp) & tp->event_slow;
6550 rtl_ack_events(tp, status);
6551
6552 if (unlikely(status & RxFIFOOver)) {
6553 switch (tp->mac_version) {
6554 /* Work around for rx fifo overflow */
6555 case RTL_GIGA_MAC_VER_11:
6556 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006557 /* XXX - Hack alert. See rtl_task(). */
6558 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006559 default:
6560 break;
6561 }
6562 }
6563
6564 if (unlikely(status & SYSErr))
6565 rtl8169_pcierr_interrupt(dev);
6566
6567 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006568 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569
françois romieu7dbb4912012-06-09 10:53:16 +00006570 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006571}
6572
Francois Romieu4422bcd2012-01-26 11:23:32 +01006573static void rtl_task(struct work_struct *work)
6574{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006575 static const struct {
6576 int bitnr;
6577 void (*action)(struct rtl8169_private *);
6578 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006579 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006580 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6581 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006582 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006583 struct rtl8169_private *tp =
6584 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006585 struct net_device *dev = tp->dev;
6586 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006587
Francois Romieuda78dbf2012-01-26 14:18:23 +01006588 rtl_lock_work(tp);
6589
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006590 if (!netif_running(dev) ||
6591 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006592 goto out_unlock;
6593
6594 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6595 bool pending;
6596
Francois Romieuda78dbf2012-01-26 14:18:23 +01006597 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006598 if (pending)
6599 rtl_work[i].action(tp);
6600 }
6601
6602out_unlock:
6603 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006604}
6605
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006606static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006607{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006608 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6609 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006610 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6611 int work_done= 0;
6612 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613
Francois Romieuda78dbf2012-01-26 14:18:23 +01006614 status = rtl_get_events(tp);
6615 rtl_ack_events(tp, status & ~tp->event_slow);
6616
6617 if (status & RTL_EVENT_NAPI_RX)
6618 work_done = rtl_rx(dev, tp, (u32) budget);
6619
6620 if (status & RTL_EVENT_NAPI_TX)
6621 rtl_tx(dev, tp);
6622
6623 if (status & tp->event_slow) {
6624 enable_mask &= ~tp->event_slow;
6625
6626 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6627 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006628
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006629 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006630 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006631
Francois Romieuda78dbf2012-01-26 14:18:23 +01006632 rtl_irq_enable(tp, enable_mask);
6633 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006634 }
6635
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006636 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006637}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006638
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006639static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006640{
6641 struct rtl8169_private *tp = netdev_priv(dev);
6642
6643 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6644 return;
6645
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006646 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6647 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006648}
6649
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006650static void r8169_phylink_handler(struct net_device *ndev)
6651{
6652 struct rtl8169_private *tp = netdev_priv(ndev);
6653
6654 if (netif_carrier_ok(ndev)) {
6655 rtl_link_chg_patch(tp);
6656 pm_request_resume(&tp->pci_dev->dev);
6657 } else {
6658 pm_runtime_idle(&tp->pci_dev->dev);
6659 }
6660
6661 if (net_ratelimit())
6662 phy_print_status(ndev->phydev);
6663}
6664
6665static int r8169_phy_connect(struct rtl8169_private *tp)
6666{
6667 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6668 phy_interface_t phy_mode;
6669 int ret;
6670
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006671 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006672 PHY_INTERFACE_MODE_MII;
6673
6674 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6675 phy_mode);
6676 if (ret)
6677 return ret;
6678
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006679 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006680 phy_set_max_speed(phydev, SPEED_100);
6681
6682 /* Ensure to advertise everything, incl. pause */
6683 phydev->advertising = phydev->supported;
6684
6685 phy_attached_info(phydev);
6686
6687 return 0;
6688}
6689
Linus Torvalds1da177e2005-04-16 15:20:36 -07006690static void rtl8169_down(struct net_device *dev)
6691{
6692 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006694 phy_stop(dev->phydev);
6695
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006696 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006697 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006698
Hayes Wang92fc43b2011-07-06 15:58:03 +08006699 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006700 /*
6701 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006702 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6703 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006704 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006705 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706
Linus Torvalds1da177e2005-04-16 15:20:36 -07006707 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006708 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006709
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710 rtl8169_tx_clear(tp);
6711
6712 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006713
6714 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006715}
6716
6717static int rtl8169_close(struct net_device *dev)
6718{
6719 struct rtl8169_private *tp = netdev_priv(dev);
6720 struct pci_dev *pdev = tp->pci_dev;
6721
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006722 pm_runtime_get_sync(&pdev->dev);
6723
Francois Romieucecb5fd2011-04-01 10:21:07 +02006724 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006725 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006726
Francois Romieuda78dbf2012-01-26 14:18:23 +01006727 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006728 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006729
Linus Torvalds1da177e2005-04-16 15:20:36 -07006730 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006731 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006732
Lekensteyn4ea72442013-07-22 09:53:30 +02006733 cancel_work_sync(&tp->wk.work);
6734
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006735 phy_disconnect(dev->phydev);
6736
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006737 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006738
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006739 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6740 tp->RxPhyAddr);
6741 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6742 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006743 tp->TxDescArray = NULL;
6744 tp->RxDescArray = NULL;
6745
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006746 pm_runtime_put_sync(&pdev->dev);
6747
Linus Torvalds1da177e2005-04-16 15:20:36 -07006748 return 0;
6749}
6750
Francois Romieudc1c00c2012-03-08 10:06:18 +01006751#ifdef CONFIG_NET_POLL_CONTROLLER
6752static void rtl8169_netpoll(struct net_device *dev)
6753{
6754 struct rtl8169_private *tp = netdev_priv(dev);
6755
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006756 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006757}
6758#endif
6759
Francois Romieudf43ac72012-03-08 09:48:40 +01006760static int rtl_open(struct net_device *dev)
6761{
6762 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006763 struct pci_dev *pdev = tp->pci_dev;
6764 int retval = -ENOMEM;
6765
6766 pm_runtime_get_sync(&pdev->dev);
6767
6768 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006769 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006770 * dma_alloc_coherent provides more.
6771 */
6772 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6773 &tp->TxPhyAddr, GFP_KERNEL);
6774 if (!tp->TxDescArray)
6775 goto err_pm_runtime_put;
6776
6777 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6778 &tp->RxPhyAddr, GFP_KERNEL);
6779 if (!tp->RxDescArray)
6780 goto err_free_tx_0;
6781
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006782 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006783 if (retval < 0)
6784 goto err_free_rx_1;
6785
6786 INIT_WORK(&tp->wk.work, rtl_task);
6787
6788 smp_mb();
6789
6790 rtl_request_firmware(tp);
6791
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006792 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006793 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006794 if (retval < 0)
6795 goto err_release_fw_2;
6796
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006797 retval = r8169_phy_connect(tp);
6798 if (retval)
6799 goto err_free_irq;
6800
Francois Romieudf43ac72012-03-08 09:48:40 +01006801 rtl_lock_work(tp);
6802
6803 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6804
6805 napi_enable(&tp->napi);
6806
6807 rtl8169_init_phy(dev, tp);
6808
Francois Romieudf43ac72012-03-08 09:48:40 +01006809 rtl_pll_power_up(tp);
6810
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006811 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006812
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006813 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006814 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6815
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006816 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006817 netif_start_queue(dev);
6818
6819 rtl_unlock_work(tp);
6820
Heiner Kallweita92a0842018-01-08 21:39:13 +01006821 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006822out:
6823 return retval;
6824
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006825err_free_irq:
6826 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006827err_release_fw_2:
6828 rtl_release_firmware(tp);
6829 rtl8169_rx_clear(tp);
6830err_free_rx_1:
6831 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6832 tp->RxPhyAddr);
6833 tp->RxDescArray = NULL;
6834err_free_tx_0:
6835 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6836 tp->TxPhyAddr);
6837 tp->TxDescArray = NULL;
6838err_pm_runtime_put:
6839 pm_runtime_put_noidle(&pdev->dev);
6840 goto out;
6841}
6842
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006843static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006844rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006845{
6846 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006847 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006848 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006849 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006850
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006851 pm_runtime_get_noresume(&pdev->dev);
6852
6853 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006854 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006855
Junchang Wang8027aa22012-03-04 23:30:32 +01006856 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006857 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006858 stats->rx_packets = tp->rx_stats.packets;
6859 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006860 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006861
Junchang Wang8027aa22012-03-04 23:30:32 +01006862 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006863 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006864 stats->tx_packets = tp->tx_stats.packets;
6865 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006866 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006867
6868 stats->rx_dropped = dev->stats.rx_dropped;
6869 stats->tx_dropped = dev->stats.tx_dropped;
6870 stats->rx_length_errors = dev->stats.rx_length_errors;
6871 stats->rx_errors = dev->stats.rx_errors;
6872 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6873 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6874 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006875 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006876
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006877 /*
6878 * Fetch additonal counter values missing in stats collected by driver
6879 * from tally counters.
6880 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006881 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006882 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006883
6884 /*
6885 * Subtract values fetched during initalization.
6886 * See rtl8169_init_counter_offsets for a description why we do that.
6887 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006888 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006889 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006890 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006891 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006892 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006893 le16_to_cpu(tp->tc_offset.tx_aborted);
6894
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006895 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006896}
6897
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006898static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006899{
françois romieu065c27c2011-01-03 15:08:12 +00006900 struct rtl8169_private *tp = netdev_priv(dev);
6901
Francois Romieu5d06a992006-02-23 00:47:58 +01006902 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006903 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006904
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006905 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006906 netif_device_detach(dev);
6907 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006908
6909 rtl_lock_work(tp);
6910 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006911 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006912 rtl_unlock_work(tp);
6913
6914 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006915}
Francois Romieu5d06a992006-02-23 00:47:58 +01006916
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006917#ifdef CONFIG_PM
6918
6919static int rtl8169_suspend(struct device *device)
6920{
6921 struct pci_dev *pdev = to_pci_dev(device);
6922 struct net_device *dev = pci_get_drvdata(pdev);
6923
6924 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006925
Francois Romieu5d06a992006-02-23 00:47:58 +01006926 return 0;
6927}
6928
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006929static void __rtl8169_resume(struct net_device *dev)
6930{
françois romieu065c27c2011-01-03 15:08:12 +00006931 struct rtl8169_private *tp = netdev_priv(dev);
6932
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006933 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006934
6935 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006936 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006937
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006938 phy_start(tp->dev->phydev);
6939
Artem Savkovcff4c162012-04-03 10:29:11 +00006940 rtl_lock_work(tp);
6941 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006942 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006943 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006944
Francois Romieu98ddf982012-01-31 10:47:34 +01006945 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006946}
6947
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006948static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006949{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006950 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006951 struct net_device *dev = pci_get_drvdata(pdev);
6952
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006953 if (netif_running(dev))
6954 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006955
Francois Romieu5d06a992006-02-23 00:47:58 +01006956 return 0;
6957}
6958
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006959static int rtl8169_runtime_suspend(struct device *device)
6960{
6961 struct pci_dev *pdev = to_pci_dev(device);
6962 struct net_device *dev = pci_get_drvdata(pdev);
6963 struct rtl8169_private *tp = netdev_priv(dev);
6964
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006965 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006966 return 0;
6967
Francois Romieuda78dbf2012-01-26 14:18:23 +01006968 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006969 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006970 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006971
6972 rtl8169_net_suspend(dev);
6973
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006974 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006975 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006976 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006977
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006978 return 0;
6979}
6980
6981static int rtl8169_runtime_resume(struct device *device)
6982{
6983 struct pci_dev *pdev = to_pci_dev(device);
6984 struct net_device *dev = pci_get_drvdata(pdev);
6985 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006986 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006987
6988 if (!tp->TxDescArray)
6989 return 0;
6990
Francois Romieuda78dbf2012-01-26 14:18:23 +01006991 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006992 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006993 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006994
6995 __rtl8169_resume(dev);
6996
6997 return 0;
6998}
6999
7000static int rtl8169_runtime_idle(struct device *device)
7001{
7002 struct pci_dev *pdev = to_pci_dev(device);
7003 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007004
Heiner Kallweita92a0842018-01-08 21:39:13 +01007005 if (!netif_running(dev) || !netif_carrier_ok(dev))
7006 pm_schedule_suspend(device, 10000);
7007
7008 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007009}
7010
Alexey Dobriyan47145212009-12-14 18:00:08 -08007011static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007012 .suspend = rtl8169_suspend,
7013 .resume = rtl8169_resume,
7014 .freeze = rtl8169_suspend,
7015 .thaw = rtl8169_resume,
7016 .poweroff = rtl8169_suspend,
7017 .restore = rtl8169_resume,
7018 .runtime_suspend = rtl8169_runtime_suspend,
7019 .runtime_resume = rtl8169_runtime_resume,
7020 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007021};
7022
7023#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7024
7025#else /* !CONFIG_PM */
7026
7027#define RTL8169_PM_OPS NULL
7028
7029#endif /* !CONFIG_PM */
7030
David S. Miller1805b2f2011-10-24 18:18:09 -04007031static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7032{
David S. Miller1805b2f2011-10-24 18:18:09 -04007033 /* WoL fails with 8168b when the receiver is disabled. */
7034 switch (tp->mac_version) {
7035 case RTL_GIGA_MAC_VER_11:
7036 case RTL_GIGA_MAC_VER_12:
7037 case RTL_GIGA_MAC_VER_17:
7038 pci_clear_master(tp->pci_dev);
7039
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007040 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007041 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007042 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007043 break;
7044 default:
7045 break;
7046 }
7047}
7048
Francois Romieu1765f952008-09-13 17:21:40 +02007049static void rtl_shutdown(struct pci_dev *pdev)
7050{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007051 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007052 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007053
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007054 rtl8169_net_suspend(dev);
7055
Francois Romieucecb5fd2011-04-01 10:21:07 +02007056 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007057 rtl_rar_set(tp, dev->perm_addr);
7058
Hayes Wang92fc43b2011-07-06 15:58:03 +08007059 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007060
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007061 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007062 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007063 rtl_wol_suspend_quirk(tp);
7064 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007065 }
7066
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007067 pci_wake_from_d3(pdev, true);
7068 pci_set_power_state(pdev, PCI_D3hot);
7069 }
7070}
Francois Romieu5d06a992006-02-23 00:47:58 +01007071
Bill Pembertonbaf63292012-12-03 09:23:28 -05007072static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007073{
7074 struct net_device *dev = pci_get_drvdata(pdev);
7075 struct rtl8169_private *tp = netdev_priv(dev);
7076
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007077 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007078 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007079
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007080 netif_napi_del(&tp->napi);
7081
Francois Romieue27566e2012-03-08 09:54:01 +01007082 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007083 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007084
7085 rtl_release_firmware(tp);
7086
7087 if (pci_dev_run_wake(pdev))
7088 pm_runtime_get_noresume(&pdev->dev);
7089
7090 /* restore original MAC address */
7091 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007092}
7093
Francois Romieufa9c3852012-03-08 10:01:50 +01007094static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007095 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007096 .ndo_stop = rtl8169_close,
7097 .ndo_get_stats64 = rtl8169_get_stats64,
7098 .ndo_start_xmit = rtl8169_start_xmit,
7099 .ndo_tx_timeout = rtl8169_tx_timeout,
7100 .ndo_validate_addr = eth_validate_addr,
7101 .ndo_change_mtu = rtl8169_change_mtu,
7102 .ndo_fix_features = rtl8169_fix_features,
7103 .ndo_set_features = rtl8169_set_features,
7104 .ndo_set_mac_address = rtl_set_mac_address,
7105 .ndo_do_ioctl = rtl8169_ioctl,
7106 .ndo_set_rx_mode = rtl_set_rx_mode,
7107#ifdef CONFIG_NET_POLL_CONTROLLER
7108 .ndo_poll_controller = rtl8169_netpoll,
7109#endif
7110
7111};
7112
Francois Romieu31fa8b12012-03-08 10:09:40 +01007113static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007114 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007115 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007116 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007117 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007118 u8 default_ver;
7119} rtl_cfg_infos [] = {
7120 [RTL_CFG_0] = {
7121 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007122 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007123 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007124 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007125 .default_ver = RTL_GIGA_MAC_VER_01,
7126 },
7127 [RTL_CFG_1] = {
7128 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007129 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007130 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007131 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007132 .default_ver = RTL_GIGA_MAC_VER_11,
7133 },
7134 [RTL_CFG_2] = {
7135 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007136 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7137 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007138 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007139 .default_ver = RTL_GIGA_MAC_VER_13,
7140 }
7141};
7142
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007143static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007144{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007145 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007146
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007147 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007148 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7149 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7150 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007151 flags = PCI_IRQ_LEGACY;
7152 } else {
7153 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007154 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007155
7156 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007157}
7158
Hayes Wangc5583862012-07-02 17:23:22 +08007159DECLARE_RTL_COND(rtl_link_list_ready_cond)
7160{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007161 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007162}
7163
7164DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7165{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007166 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007167}
7168
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007169static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7170{
7171 struct rtl8169_private *tp = mii_bus->priv;
7172
7173 if (phyaddr > 0)
7174 return -ENODEV;
7175
7176 return rtl_readphy(tp, phyreg);
7177}
7178
7179static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7180 int phyreg, u16 val)
7181{
7182 struct rtl8169_private *tp = mii_bus->priv;
7183
7184 if (phyaddr > 0)
7185 return -ENODEV;
7186
7187 rtl_writephy(tp, phyreg, val);
7188
7189 return 0;
7190}
7191
7192static int r8169_mdio_register(struct rtl8169_private *tp)
7193{
7194 struct pci_dev *pdev = tp->pci_dev;
7195 struct phy_device *phydev;
7196 struct mii_bus *new_bus;
7197 int ret;
7198
7199 new_bus = devm_mdiobus_alloc(&pdev->dev);
7200 if (!new_bus)
7201 return -ENOMEM;
7202
7203 new_bus->name = "r8169";
7204 new_bus->priv = tp;
7205 new_bus->parent = &pdev->dev;
7206 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7207 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7208 PCI_DEVID(pdev->bus->number, pdev->devfn));
7209
7210 new_bus->read = r8169_mdio_read_reg;
7211 new_bus->write = r8169_mdio_write_reg;
7212
7213 ret = mdiobus_register(new_bus);
7214 if (ret)
7215 return ret;
7216
7217 phydev = mdiobus_get_phy(new_bus, 0);
7218 if (!phydev) {
7219 mdiobus_unregister(new_bus);
7220 return -ENODEV;
7221 }
7222
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007223 /* PHY will be woken up in rtl_open() */
7224 phy_suspend(phydev);
7225
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007226 tp->mii_bus = new_bus;
7227
7228 return 0;
7229}
7230
Bill Pembertonbaf63292012-12-03 09:23:28 -05007231static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007232{
Hayes Wangc5583862012-07-02 17:23:22 +08007233 u32 data;
7234
7235 tp->ocp_base = OCP_STD_PHY_BASE;
7236
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007237 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007238
7239 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7240 return;
7241
7242 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7243 return;
7244
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007245 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007246 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007247 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007248
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007249 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007250 data &= ~(1 << 14);
7251 r8168_mac_ocp_write(tp, 0xe8de, data);
7252
7253 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7254 return;
7255
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007256 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007257 data |= (1 << 15);
7258 r8168_mac_ocp_write(tp, 0xe8de, data);
7259
7260 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7261 return;
7262}
7263
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007264static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7265{
7266 rtl8168ep_stop_cmac(tp);
7267 rtl_hw_init_8168g(tp);
7268}
7269
Bill Pembertonbaf63292012-12-03 09:23:28 -05007270static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007271{
7272 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007273 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007274 rtl_hw_init_8168g(tp);
7275 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007276 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007277 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007278 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007279 default:
7280 break;
7281 }
7282}
7283
hayeswang929a0312014-09-16 11:40:47 +08007284static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007285{
7286 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007287 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007288 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007289 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007290 int rc;
7291
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007292 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7293 if (!dev)
7294 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007295
7296 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007297 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007298 tp = netdev_priv(dev);
7299 tp->dev = dev;
7300 tp->pci_dev = pdev;
7301 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007302 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007303
Francois Romieu3b6cf252012-03-08 09:59:04 +01007304 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007305 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007306 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007307 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007308 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007309 }
7310
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007311 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007312 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007313
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007314 /* use first MMIO region */
7315 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7316 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007317 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007318 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007319 }
7320
7321 /* check for weird/broken PCI region reporting */
7322 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007323 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007324 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007325 }
7326
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007327 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007328 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007329 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007330 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007331 }
7332
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007333 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007334
7335 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007336 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007337
7338 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007339 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007340
Heiner Kallweite3972862018-06-29 08:07:04 +02007341 if (rtl_tbi_enabled(tp)) {
7342 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7343 return -ENODEV;
7344 }
7345
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007346 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007347
7348 if ((sizeof(dma_addr_t) > 4) &&
7349 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7350 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007351 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7352 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007353
7354 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7355 if (!pci_is_pcie(pdev))
7356 tp->cp_cmd |= PCIDAC;
7357 dev->features |= NETIF_F_HIGHDMA;
7358 } else {
7359 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7360 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007361 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007362 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007363 }
7364 }
7365
Francois Romieu3b6cf252012-03-08 09:59:04 +01007366 rtl_init_rxcfg(tp);
7367
7368 rtl_irq_disable(tp);
7369
Hayes Wangc5583862012-07-02 17:23:22 +08007370 rtl_hw_initialize(tp);
7371
Francois Romieu3b6cf252012-03-08 09:59:04 +01007372 rtl_hw_reset(tp);
7373
7374 rtl_ack_events(tp, 0xffff);
7375
7376 pci_set_master(pdev);
7377
Francois Romieu3b6cf252012-03-08 09:59:04 +01007378 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007379 rtl_init_jumbo_ops(tp);
7380
7381 rtl8169_print_mac_version(tp);
7382
7383 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007384
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007385 rc = rtl_alloc_irq(tp);
7386 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007387 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007388 return rc;
7389 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007390
Heiner Kallweit18041b52018-07-24 22:21:04 +02007391 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007392
Francois Romieu3b6cf252012-03-08 09:59:04 +01007393 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007394 u64_stats_init(&tp->rx_stats.syncp);
7395 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007396
7397 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007398 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007399 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007400 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7401 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007402 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007403 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007404
Heiner Kallweit353af852018-05-02 21:39:59 +02007405 if (is_valid_ether_addr(mac_addr))
7406 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007407 break;
7408 default:
7409 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007410 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007411 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007412 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007413
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007414 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007415 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007416
Heiner Kallweit37621492018-04-17 23:20:03 +02007417 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007418
7419 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7420 * properly for all devices */
7421 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007422 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007423
7424 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007425 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7426 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007427 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7428 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007429 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007430
hayeswang929a0312014-09-16 11:40:47 +08007431 tp->cp_cmd |= RxChkSum | RxVlan;
7432
7433 /*
7434 * Pretend we are using VLANs; This bypasses a nasty bug where
7435 * Interrupts stop flowing on high load on 8110SCd controllers.
7436 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007437 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007438 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007439 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007440
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007441 switch (rtl_chip_infos[chipset].txd_version) {
7442 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007443 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007444 break;
7445 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007446 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007447 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007448 break;
7449 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007450 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007451 }
hayeswang5888d3f2014-07-11 16:25:56 +08007452
Francois Romieu3b6cf252012-03-08 09:59:04 +01007453 dev->hw_features |= NETIF_F_RXALL;
7454 dev->hw_features |= NETIF_F_RXFCS;
7455
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007456 /* MTU range: 60 - hw-specific max */
7457 dev->min_mtu = ETH_ZLEN;
7458 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7459
Francois Romieu3b6cf252012-03-08 09:59:04 +01007460 tp->hw_start = cfg->hw_start;
7461 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007462 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007463
Francois Romieu3b6cf252012-03-08 09:59:04 +01007464 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7465
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007466 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7467 &tp->counters_phys_addr,
7468 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007469 if (!tp->counters)
7470 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007471
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007472 pci_set_drvdata(pdev, dev);
7473
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007474 rc = r8169_mdio_register(tp);
7475 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007476 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007477
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007478 /* chip gets powered up in rtl_open() */
7479 rtl_pll_power_down(tp);
7480
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007481 rc = register_netdev(dev);
7482 if (rc)
7483 goto err_mdio_unregister;
7484
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007485 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7486 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007487 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007488 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007489 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7490 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7491 "tx checksumming: %s]\n",
7492 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007493 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007494 }
7495
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007496 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007497 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007498
Heiner Kallweita92a0842018-01-08 21:39:13 +01007499 if (pci_dev_run_wake(pdev))
7500 pm_runtime_put_sync(&pdev->dev);
7501
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007502 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007503
7504err_mdio_unregister:
7505 mdiobus_unregister(tp->mii_bus);
7506 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007507}
7508
Linus Torvalds1da177e2005-04-16 15:20:36 -07007509static struct pci_driver rtl8169_pci_driver = {
7510 .name = MODULENAME,
7511 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007512 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007513 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007514 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007515 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007516};
7517
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007518module_pci_driver(rtl8169_pci_driver);