blob: 261fdfad75c22a1859c7a0e4dca78ea7573ba954 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020018#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040028#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080029#include <linux/ipv6.h>
30#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/io.h>
33#include <asm/irq.h>
34
Francois Romieu865c6522008-05-11 14:51:00 +020035#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000057
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070059 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020060
Julien Ducourthial477206a2012-05-09 00:00:06 +020061#define TX_SLOTS_AVAIL(tp) \
62 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
63
64/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
65#define TX_FRAGS_READY_FOR(tp,nr_frags) \
66 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
69 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050070static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Michal Schmidtaee77e42012-09-09 13:55:26 +000072#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
74
75#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020076#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000078#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
80#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
81
82#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020085#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
86#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
87#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
88#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
89#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
90#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020093 RTL_GIGA_MAC_VER_01 = 0,
94 RTL_GIGA_MAC_VER_02,
95 RTL_GIGA_MAC_VER_03,
96 RTL_GIGA_MAC_VER_04,
97 RTL_GIGA_MAC_VER_05,
98 RTL_GIGA_MAC_VER_06,
99 RTL_GIGA_MAC_VER_07,
100 RTL_GIGA_MAC_VER_08,
101 RTL_GIGA_MAC_VER_09,
102 RTL_GIGA_MAC_VER_10,
103 RTL_GIGA_MAC_VER_11,
104 RTL_GIGA_MAC_VER_12,
105 RTL_GIGA_MAC_VER_13,
106 RTL_GIGA_MAC_VER_14,
107 RTL_GIGA_MAC_VER_15,
108 RTL_GIGA_MAC_VER_16,
109 RTL_GIGA_MAC_VER_17,
110 RTL_GIGA_MAC_VER_18,
111 RTL_GIGA_MAC_VER_19,
112 RTL_GIGA_MAC_VER_20,
113 RTL_GIGA_MAC_VER_21,
114 RTL_GIGA_MAC_VER_22,
115 RTL_GIGA_MAC_VER_23,
116 RTL_GIGA_MAC_VER_24,
117 RTL_GIGA_MAC_VER_25,
118 RTL_GIGA_MAC_VER_26,
119 RTL_GIGA_MAC_VER_27,
120 RTL_GIGA_MAC_VER_28,
121 RTL_GIGA_MAC_VER_29,
122 RTL_GIGA_MAC_VER_30,
123 RTL_GIGA_MAC_VER_31,
124 RTL_GIGA_MAC_VER_32,
125 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800126 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800127 RTL_GIGA_MAC_VER_35,
128 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800129 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800130 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800131 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800132 RTL_GIGA_MAC_VER_40,
133 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000134 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000135 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800136 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800137 RTL_GIGA_MAC_VER_45,
138 RTL_GIGA_MAC_VER_46,
139 RTL_GIGA_MAC_VER_47,
140 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800141 RTL_GIGA_MAC_VER_49,
142 RTL_GIGA_MAC_VER_50,
143 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200144 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145};
146
Francois Romieu2b7b4312011-04-18 22:53:24 -0700147enum rtl_tx_desc_version {
148 RTL_TD_0 = 0,
149 RTL_TD_1 = 1,
150};
151
Francois Romieud58d46b2011-05-03 16:38:29 +0200152#define JUMBO_1K ETH_DATA_LEN
153#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
154#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
155#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
156#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
157
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200158#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200159 .name = NAME, \
160 .txd_version = TD, \
161 .fw_name = FW, \
162 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200163}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800165static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700167 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200168 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200169 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200170} rtl_chip_infos[] = {
171 /* PCI devices. */
172 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200173 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200174 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200175 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200176 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200177 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200178 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200179 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200180 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200181 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200182 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200183 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200184 /* PCI-E devices. */
185 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200186 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200187 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200188 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200189 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200190 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200191 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200192 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200193 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200194 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200195 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200196 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200197 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200198 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200199 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200200 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200201 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200202 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200204 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200206 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200208 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200210 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200212 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200214 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200216 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200218 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200220 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200222 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200224 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200226 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200228 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200230 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200232 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200234 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200236 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200238 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800239 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200240 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800241 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200242 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800243 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200244 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800245 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200246 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800247 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200248 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800249 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200250 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800251 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200252 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800253 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200254 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000255 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200256 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000257 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200258 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800259 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200260 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800261 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200262 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800263 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200264 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800265 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200266 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800267 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200268 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800269 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200270 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800271 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200272 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800273 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200274 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275};
276#undef _R
277
Francois Romieubcf0bf92006-07-26 23:14:13 +0200278enum cfg_version {
279 RTL_CFG_0 = 0x00,
280 RTL_CFG_1,
281 RTL_CFG_2
282};
283
Benoit Taine9baa3c32014-08-08 15:56:03 +0200284static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200285 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200288 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200290 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200291 { PCI_VENDOR_ID_DLINK, 0x4300,
292 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200293 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000294 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200295 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200296 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
297 { PCI_VENDOR_ID_LINKSYS, 0x1032,
298 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100299 { 0x0001, 0x8168,
300 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 {0,},
302};
303
304MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
305
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200306static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200307static struct {
308 u32 msg_enable;
309} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Francois Romieu07d3f512007-02-21 22:40:46 +0100311enum rtl_registers {
312 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100313 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100314 MAR0 = 8, /* Multicast filter. */
315 CounterAddrLow = 0x10,
316 CounterAddrHigh = 0x14,
317 TxDescStartAddrLow = 0x20,
318 TxDescStartAddrHigh = 0x24,
319 TxHDescStartAddrLow = 0x28,
320 TxHDescStartAddrHigh = 0x2c,
321 FLASH = 0x30,
322 ERSR = 0x36,
323 ChipCmd = 0x37,
324 TxPoll = 0x38,
325 IntrMask = 0x3c,
326 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700327
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800328 TxConfig = 0x40,
329#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
330#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
331
332 RxConfig = 0x44,
333#define RX128_INT_EN (1 << 15) /* 8111c and later */
334#define RX_MULTI_EN (1 << 14) /* 8111c only */
335#define RXCFG_FIFO_SHIFT 13
336 /* No threshold before first PCI xfer */
337#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000338#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800339#define RXCFG_DMA_SHIFT 8
340 /* Unlimited maximum PCI burst. */
341#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700342
Francois Romieu07d3f512007-02-21 22:40:46 +0100343 RxMissed = 0x4c,
344 Cfg9346 = 0x50,
345 Config0 = 0x51,
346 Config1 = 0x52,
347 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200348#define PME_SIGNAL (1 << 5) /* 8168c and later */
349
Francois Romieu07d3f512007-02-21 22:40:46 +0100350 Config3 = 0x54,
351 Config4 = 0x55,
352 Config5 = 0x56,
353 MultiIntr = 0x5c,
354 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100355 PHYstatus = 0x6c,
356 RxMaxSize = 0xda,
357 CPlusCmd = 0xe0,
358 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300359
360#define RTL_COALESCE_MASK 0x0f
361#define RTL_COALESCE_SHIFT 4
362#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
363#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
364
Francois Romieu07d3f512007-02-21 22:40:46 +0100365 RxDescAddrLow = 0xe4,
366 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000367 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
368
369#define NoEarlyTx 0x3f /* Max value : no early transmit. */
370
371 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
372
373#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800374#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000375
Francois Romieu07d3f512007-02-21 22:40:46 +0100376 FuncEvent = 0xf0,
377 FuncEventMask = 0xf4,
378 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800379 IBCR0 = 0xf8,
380 IBCR2 = 0xf9,
381 IBIMR0 = 0xfa,
382 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100383 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
Francois Romieuf162a5d2008-06-01 22:37:49 +0200386enum rtl8168_8101_registers {
387 CSIDR = 0x64,
388 CSIAR = 0x68,
389#define CSIAR_FLAG 0x80000000
390#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200391#define CSIAR_BYTE_ENABLE 0x0000f000
392#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000393 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200394 EPHYAR = 0x80,
395#define EPHYAR_FLAG 0x80000000
396#define EPHYAR_WRITE_CMD 0x80000000
397#define EPHYAR_REG_MASK 0x1f
398#define EPHYAR_REG_SHIFT 16
399#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800400 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800401#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800402#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200403 DBG_REG = 0xd1,
404#define FIX_NAK_1 (1 << 4)
405#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800406 TWSI = 0xd2,
407 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800408#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800409#define TX_EMPTY (1 << 5)
410#define RX_EMPTY (1 << 4)
411#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800412#define EN_NDP (1 << 3)
413#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800414#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000415 EFUSEAR = 0xdc,
416#define EFUSEAR_FLAG 0x80000000
417#define EFUSEAR_WRITE_CMD 0x80000000
418#define EFUSEAR_READ_CMD 0x00000000
419#define EFUSEAR_REG_MASK 0x03ff
420#define EFUSEAR_REG_SHIFT 8
421#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800422 MISC_1 = 0xf2,
423#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200424};
425
françois romieuc0e45c12011-01-03 15:08:04 +0000426enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800427 LED_FREQ = 0x1a,
428 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000429 ERIDR = 0x70,
430 ERIAR = 0x74,
431#define ERIAR_FLAG 0x80000000
432#define ERIAR_WRITE_CMD 0x80000000
433#define ERIAR_READ_CMD 0x00000000
434#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000435#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800436#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
437#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
438#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800439#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800440#define ERIAR_MASK_SHIFT 12
441#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
442#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800443#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800444#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800445#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000446 EPHY_RXER_NUM = 0x7c,
447 OCPDR = 0xb0, /* OCP GPHY access */
448#define OCPDR_WRITE_CMD 0x80000000
449#define OCPDR_READ_CMD 0x00000000
450#define OCPDR_REG_MASK 0x7f
451#define OCPDR_GPHY_REG_SHIFT 16
452#define OCPDR_DATA_MASK 0xffff
453 OCPAR = 0xb4,
454#define OCPAR_FLAG 0x80000000
455#define OCPAR_GPHY_WRITE_CMD 0x8000f060
456#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800457 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000458 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
459 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200460#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800461#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800462#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800463#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800464#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000465};
466
Francois Romieu07d3f512007-02-21 22:40:46 +0100467enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100469 SYSErr = 0x8000,
470 PCSTimeout = 0x4000,
471 SWInt = 0x0100,
472 TxDescUnavail = 0x0080,
473 RxFIFOOver = 0x0040,
474 LinkChg = 0x0020,
475 RxOverflow = 0x0010,
476 TxErr = 0x0008,
477 TxOK = 0x0004,
478 RxErr = 0x0002,
479 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400482 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200483 RxFOVF = (1 << 23),
484 RxRWT = (1 << 22),
485 RxRES = (1 << 21),
486 RxRUNT = (1 << 20),
487 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800490 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100491 CmdReset = 0x10,
492 CmdRxEnb = 0x08,
493 CmdTxEnb = 0x04,
494 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Francois Romieu275391a2007-02-23 23:50:28 +0100496 /* TXPoll register p.5 */
497 HPQ = 0x80, /* Poll cmd on the high prio queue */
498 NPQ = 0x40, /* Poll cmd on the low prio queue */
499 FSWInt = 0x01, /* Forced software interrupt */
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100502 Cfg9346_Lock = 0x00,
503 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100506 AcceptErr = 0x20,
507 AcceptRunt = 0x10,
508 AcceptBroadcast = 0x08,
509 AcceptMulticast = 0x04,
510 AcceptMyPhys = 0x02,
511 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200512#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 /* TxConfigBits */
515 TxInterFrameGapShift = 24,
516 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
517
Francois Romieu5d06a992006-02-23 00:47:58 +0100518 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200519 LEDS1 = (1 << 7),
520 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200521 Speed_down = (1 << 4),
522 MEMMAP = (1 << 3),
523 IOMAP = (1 << 2),
524 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100525 PMEnable = (1 << 0), /* Power Management Enable */
526
Francois Romieu6dccd162007-02-13 23:38:05 +0100527 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000528 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000529 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100530 PCI_Clock_66MHz = 0x01,
531 PCI_Clock_33MHz = 0x00,
532
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100533 /* Config3 register p.25 */
534 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
535 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200536 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800537 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200538 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100539
Francois Romieud58d46b2011-05-03 16:38:29 +0200540 /* Config4 register */
541 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
542
Francois Romieu5d06a992006-02-23 00:47:58 +0100543 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100544 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
545 MWF = (1 << 5), /* Accept Multicast wakeup frame */
546 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200547 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100548 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100549 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000550 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200553 EnableBist = (1 << 15), // 8168 8101
554 Mac_dbgo_oe = (1 << 14), // 8168 8101
555 Normal_mode = (1 << 13), // unused
556 Force_half_dup = (1 << 12), // 8168 8101
557 Force_rxflow_en = (1 << 11), // 8168 8101
558 Force_txflow_en = (1 << 10), // 8168 8101
559 Cxpl_dbg_sel = (1 << 9), // 8168 8101
560 ASF = (1 << 8), // 8168 8101
561 PktCntrDisable = (1 << 7), // 8168 8101
562 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 RxVlan = (1 << 6),
564 RxChkSum = (1 << 5),
565 PCIDAC = (1 << 4),
566 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200567#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100568 INTT_0 = 0x0000, // 8168
569 INTT_1 = 0x0001, // 8168
570 INTT_2 = 0x0002, // 8168
571 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100574 TBI_Enable = 0x80,
575 TxFlowCtrl = 0x40,
576 RxFlowCtrl = 0x20,
577 _1000bpsF = 0x10,
578 _100bps = 0x08,
579 _10bps = 0x04,
580 LinkStatus = 0x02,
581 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100584 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200585
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200586 /* ResetCounterCommand */
587 CounterReset = 0x1,
588
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200589 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100590 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800591
592 /* magic enable v2 */
593 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594};
595
Francois Romieu2b7b4312011-04-18 22:53:24 -0700596enum rtl_desc_bit {
597 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
599 RingEnd = (1 << 30), /* End of descriptor ring */
600 FirstFrag = (1 << 29), /* First segment of a packet */
601 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700602};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Francois Romieu2b7b4312011-04-18 22:53:24 -0700604/* Generic case. */
605enum rtl_tx_desc_bit {
606 /* First doubleword. */
607 TD_LSO = (1 << 27), /* Large Send Offload */
608#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Francois Romieu2b7b4312011-04-18 22:53:24 -0700610 /* Second doubleword. */
611 TxVlanTag = (1 << 17), /* Add VLAN tag */
612};
613
614/* 8169, 8168b and 810x except 8102e. */
615enum rtl_tx_desc_bit_0 {
616 /* First doubleword. */
617#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
618 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
619 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
620 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
621};
622
623/* 8102e, 8168c and beyond. */
624enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800625 /* First doubleword. */
626 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800627 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800628#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800629#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800630
Francois Romieu2b7b4312011-04-18 22:53:24 -0700631 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800632#define TCPHO_SHIFT 18
633#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700634#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800635 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
636 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700637 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
638 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
639};
640
Francois Romieu2b7b4312011-04-18 22:53:24 -0700641enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* Rx private */
643 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500644 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646#define RxProtoUDP (PID1)
647#define RxProtoTCP (PID0)
648#define RxProtoIP (PID1 | PID0)
649#define RxProtoMask RxProtoIP
650
651 IPFail = (1 << 16), /* IP checksum failed */
652 UDPFail = (1 << 15), /* UDP/IP checksum failed */
653 TCPFail = (1 << 14), /* TCP/IP checksum failed */
654 RxVlanTag = (1 << 16), /* VLAN tag available */
655};
656
657#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200658#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
660struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200661 __le32 opts1;
662 __le32 opts2;
663 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664};
665
666struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200667 __le32 opts1;
668 __le32 opts2;
669 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670};
671
672struct ring_info {
673 struct sk_buff *skb;
674 u32 len;
675 u8 __pad[sizeof(void *) - sizeof(u32)];
676};
677
Ivan Vecera355423d2009-02-06 21:49:57 -0800678struct rtl8169_counters {
679 __le64 tx_packets;
680 __le64 rx_packets;
681 __le64 tx_errors;
682 __le32 rx_errors;
683 __le16 rx_missed;
684 __le16 align_errors;
685 __le32 tx_one_collision;
686 __le32 tx_multi_collision;
687 __le64 rx_unicast;
688 __le64 rx_broadcast;
689 __le32 rx_multicast;
690 __le16 tx_aborted;
691 __le16 tx_underun;
692};
693
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200694struct rtl8169_tc_offsets {
695 bool inited;
696 __le64 tx_errors;
697 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200698 __le16 tx_aborted;
699};
700
Francois Romieuda78dbf2012-01-26 14:18:23 +0100701enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100702 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100703 RTL_FLAG_TASK_SLOW_PENDING,
704 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100705 RTL_FLAG_MAX
706};
707
Junchang Wang8027aa22012-03-04 23:30:32 +0100708struct rtl8169_stats {
709 u64 packets;
710 u64 bytes;
711 struct u64_stats_sync syncp;
712};
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714struct rtl8169_private {
715 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200716 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000717 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700718 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200719 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700720 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
722 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100724 struct rtl8169_stats rx_stats;
725 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
727 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
728 dma_addr_t TxPhyAddr;
729 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000730 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100733
734 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300735 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000736
737 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200738 void (*write)(struct rtl8169_private *, int, int);
739 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000740 } mdio_ops;
741
Francois Romieud58d46b2011-05-03 16:38:29 +0200742 struct jumbo_ops {
743 void (*enable)(struct rtl8169_private *);
744 void (*disable)(struct rtl8169_private *);
745 } jumbo_ops;
746
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200747 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800748 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100749
750 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100751 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
752 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100753 struct work_struct work;
754 } wk;
755
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200756 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200757 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200758 dma_addr_t counters_phys_addr;
759 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200760 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000761 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000762
Francois Romieub6ffd972011-06-17 17:00:05 +0200763 struct rtl_fw {
764 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200765
766#define RTL_VER_SIZE 32
767
768 char version[RTL_VER_SIZE];
769
770 struct rtl_fw_phy_action {
771 __le32 *code;
772 size_t size;
773 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200774 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300775#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800776
777 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778};
779
Ralf Baechle979b6c12005-06-13 14:30:40 -0700780MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700783MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200784module_param_named(debug, debug.msg_enable, int, 0);
785MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786MODULE_LICENSE("GPL");
787MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000788MODULE_FIRMWARE(FIRMWARE_8168D_1);
789MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000790MODULE_FIRMWARE(FIRMWARE_8168E_1);
791MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400792MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800793MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800794MODULE_FIRMWARE(FIRMWARE_8168F_1);
795MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800796MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800797MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800798MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800799MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000800MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000801MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000802MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800803MODULE_FIRMWARE(FIRMWARE_8168H_1);
804MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200805MODULE_FIRMWARE(FIRMWARE_8107E_1);
806MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100808static inline struct device *tp_to_dev(struct rtl8169_private *tp)
809{
810 return &tp->pci_dev->dev;
811}
812
Francois Romieuda78dbf2012-01-26 14:18:23 +0100813static void rtl_lock_work(struct rtl8169_private *tp)
814{
815 mutex_lock(&tp->wk.mutex);
816}
817
818static void rtl_unlock_work(struct rtl8169_private *tp)
819{
820 mutex_unlock(&tp->wk.mutex);
821}
822
Heiner Kallweitcb732002018-03-20 07:45:35 +0100823static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200824{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100825 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800826 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200827}
828
Francois Romieuffc46952012-07-06 14:19:23 +0200829struct rtl_cond {
830 bool (*check)(struct rtl8169_private *);
831 const char *msg;
832};
833
834static void rtl_udelay(unsigned int d)
835{
836 udelay(d);
837}
838
839static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
840 void (*delay)(unsigned int), unsigned int d, int n,
841 bool high)
842{
843 int i;
844
845 for (i = 0; i < n; i++) {
846 delay(d);
847 if (c->check(tp) == high)
848 return true;
849 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200850 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
851 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200852 return false;
853}
854
855static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
856 const struct rtl_cond *c,
857 unsigned int d, int n)
858{
859 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
860}
861
862static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
863 const struct rtl_cond *c,
864 unsigned int d, int n)
865{
866 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
867}
868
869static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
870 const struct rtl_cond *c,
871 unsigned int d, int n)
872{
873 return rtl_loop_wait(tp, c, msleep, d, n, true);
874}
875
876static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
877 const struct rtl_cond *c,
878 unsigned int d, int n)
879{
880 return rtl_loop_wait(tp, c, msleep, d, n, false);
881}
882
883#define DECLARE_RTL_COND(name) \
884static bool name ## _check(struct rtl8169_private *); \
885 \
886static const struct rtl_cond name = { \
887 .check = name ## _check, \
888 .msg = #name \
889}; \
890 \
891static bool name ## _check(struct rtl8169_private *tp)
892
Hayes Wangc5583862012-07-02 17:23:22 +0800893static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
894{
895 if (reg & 0xffff0001) {
896 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
897 return true;
898 }
899 return false;
900}
901
902DECLARE_RTL_COND(rtl_ocp_gphy_cond)
903{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200904 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800905}
906
907static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
908{
Hayes Wangc5583862012-07-02 17:23:22 +0800909 if (rtl_ocp_reg_failure(tp, reg))
910 return;
911
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200912 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800913
914 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
915}
916
917static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
918{
Hayes Wangc5583862012-07-02 17:23:22 +0800919 if (rtl_ocp_reg_failure(tp, reg))
920 return 0;
921
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200922 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800923
924 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200925 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800926}
927
Hayes Wangc5583862012-07-02 17:23:22 +0800928static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
929{
Hayes Wangc5583862012-07-02 17:23:22 +0800930 if (rtl_ocp_reg_failure(tp, reg))
931 return;
932
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200933 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800934}
935
936static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
937{
Hayes Wangc5583862012-07-02 17:23:22 +0800938 if (rtl_ocp_reg_failure(tp, reg))
939 return 0;
940
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200941 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800942
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200943 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800944}
945
946#define OCP_STD_PHY_BASE 0xa400
947
948static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
949{
950 if (reg == 0x1f) {
951 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
952 return;
953 }
954
955 if (tp->ocp_base != OCP_STD_PHY_BASE)
956 reg -= 0x10;
957
958 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
959}
960
961static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
962{
963 if (tp->ocp_base != OCP_STD_PHY_BASE)
964 reg -= 0x10;
965
966 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
967}
968
hayeswangeee37862013-04-01 22:23:38 +0000969static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
970{
971 if (reg == 0x1f) {
972 tp->ocp_base = value << 4;
973 return;
974 }
975
976 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
977}
978
979static int mac_mcu_read(struct rtl8169_private *tp, int reg)
980{
981 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
982}
983
Francois Romieuffc46952012-07-06 14:19:23 +0200984DECLARE_RTL_COND(rtl_phyar_cond)
985{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200987}
988
Francois Romieu24192212012-07-06 20:19:42 +0200989static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200991 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Francois Romieuffc46952012-07-06 14:19:23 +0200993 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700994 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700995 * According to hardware specs a 20us delay is required after write
996 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700997 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700998 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
Francois Romieu24192212012-07-06 20:19:42 +02001001static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
Francois Romieuffc46952012-07-06 14:19:23 +02001003 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001005 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
Francois Romieuffc46952012-07-06 14:19:23 +02001007 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001008 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001009
Timo Teräs81a95f02010-06-09 17:31:48 -07001010 /*
1011 * According to hardware specs a 20us delay is required after read
1012 * complete indication, but before sending next command.
1013 */
1014 udelay(20);
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 return value;
1017}
1018
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001019DECLARE_RTL_COND(rtl_ocpar_cond)
1020{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001021 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001022}
1023
Francois Romieu24192212012-07-06 20:19:42 +02001024static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001025{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001026 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1027 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1028 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001029
Francois Romieuffc46952012-07-06 14:19:23 +02001030 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001031}
1032
Francois Romieu24192212012-07-06 20:19:42 +02001033static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001034{
Francois Romieu24192212012-07-06 20:19:42 +02001035 r8168dp_1_mdio_access(tp, reg,
1036 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001037}
1038
Francois Romieu24192212012-07-06 20:19:42 +02001039static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001040{
Francois Romieu24192212012-07-06 20:19:42 +02001041 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001042
1043 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001044 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1045 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001046
Francois Romieuffc46952012-07-06 14:19:23 +02001047 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001048 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001049}
1050
françois romieue6de30d2011-01-03 15:08:37 +00001051#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1052
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001053static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001054{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001056}
1057
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001061}
1062
Francois Romieu24192212012-07-06 20:19:42 +02001063static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001066
Francois Romieu24192212012-07-06 20:19:42 +02001067 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001068
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001069 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001070}
1071
Francois Romieu24192212012-07-06 20:19:42 +02001072static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001073{
1074 int value;
1075
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001076 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001077
Francois Romieu24192212012-07-06 20:19:42 +02001078 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001079
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001080 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001081
1082 return value;
1083}
1084
françois romieu4da19632011-01-03 15:07:55 +00001085static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001086{
Francois Romieu24192212012-07-06 20:19:42 +02001087 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001088}
1089
françois romieu4da19632011-01-03 15:07:55 +00001090static int rtl_readphy(struct rtl8169_private *tp, int location)
1091{
Francois Romieu24192212012-07-06 20:19:42 +02001092 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001093}
1094
1095static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1096{
1097 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1098}
1099
Chun-Hao Lin76564422014-10-01 23:17:17 +08001100static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001101{
1102 int val;
1103
françois romieu4da19632011-01-03 15:07:55 +00001104 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001105 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001106}
1107
Francois Romieuffc46952012-07-06 14:19:23 +02001108DECLARE_RTL_COND(rtl_ephyar_cond)
1109{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001110 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001111}
1112
Francois Romieufdf6fc02012-07-06 22:40:38 +02001113static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001114{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001115 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001116 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1117
Francois Romieuffc46952012-07-06 14:19:23 +02001118 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1119
1120 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001121}
1122
Francois Romieufdf6fc02012-07-06 22:40:38 +02001123static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001124{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001125 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001126
Francois Romieuffc46952012-07-06 14:19:23 +02001127 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001128 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001129}
1130
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001131DECLARE_RTL_COND(rtl_eriar_cond)
1132{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001133 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001134}
1135
Francois Romieufdf6fc02012-07-06 22:40:38 +02001136static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1137 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001138{
Hayes Wang133ac402011-07-06 15:58:05 +08001139 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001140 RTL_W32(tp, ERIDR, val);
1141 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001144}
1145
Francois Romieufdf6fc02012-07-06 22:40:38 +02001146static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001147{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001148 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001149
Francois Romieuffc46952012-07-06 14:19:23 +02001150 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001151 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001152}
1153
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001154static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001155 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001156{
1157 u32 val;
1158
Francois Romieufdf6fc02012-07-06 22:40:38 +02001159 val = rtl_eri_read(tp, addr, type);
1160 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001161}
1162
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001163static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1164{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001165 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001166 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001167 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168}
1169
1170static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1171{
1172 return rtl_eri_read(tp, reg, ERIAR_OOB);
1173}
1174
1175static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1176{
1177 switch (tp->mac_version) {
1178 case RTL_GIGA_MAC_VER_27:
1179 case RTL_GIGA_MAC_VER_28:
1180 case RTL_GIGA_MAC_VER_31:
1181 return r8168dp_ocp_read(tp, mask, reg);
1182 case RTL_GIGA_MAC_VER_49:
1183 case RTL_GIGA_MAC_VER_50:
1184 case RTL_GIGA_MAC_VER_51:
1185 return r8168ep_ocp_read(tp, mask, reg);
1186 default:
1187 BUG();
1188 return ~0;
1189 }
1190}
1191
1192static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1193 u32 data)
1194{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001195 RTL_W32(tp, OCPDR, data);
1196 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001197 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1198}
1199
1200static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1201 u32 data)
1202{
1203 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1204 data, ERIAR_OOB);
1205}
1206
1207static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1208{
1209 switch (tp->mac_version) {
1210 case RTL_GIGA_MAC_VER_27:
1211 case RTL_GIGA_MAC_VER_28:
1212 case RTL_GIGA_MAC_VER_31:
1213 r8168dp_ocp_write(tp, mask, reg, data);
1214 break;
1215 case RTL_GIGA_MAC_VER_49:
1216 case RTL_GIGA_MAC_VER_50:
1217 case RTL_GIGA_MAC_VER_51:
1218 r8168ep_ocp_write(tp, mask, reg, data);
1219 break;
1220 default:
1221 BUG();
1222 break;
1223 }
1224}
1225
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001226static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1227{
1228 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1229
1230 ocp_write(tp, 0x1, 0x30, 0x00000001);
1231}
1232
1233#define OOB_CMD_RESET 0x00
1234#define OOB_CMD_DRIVER_START 0x05
1235#define OOB_CMD_DRIVER_STOP 0x06
1236
1237static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1238{
1239 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1240}
1241
1242DECLARE_RTL_COND(rtl_ocp_read_cond)
1243{
1244 u16 reg;
1245
1246 reg = rtl8168_get_ocp_reg(tp);
1247
1248 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1249}
1250
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001251DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1252{
1253 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1254}
1255
1256DECLARE_RTL_COND(rtl_ocp_tx_cond)
1257{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001258 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001259}
1260
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001261static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1262{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001263 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001264 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001265 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1266 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001267}
1268
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001269static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001270{
1271 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001272 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1273}
1274
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1276{
1277 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1278 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1279 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1280}
1281
1282static void rtl8168_driver_start(struct rtl8169_private *tp)
1283{
1284 switch (tp->mac_version) {
1285 case RTL_GIGA_MAC_VER_27:
1286 case RTL_GIGA_MAC_VER_28:
1287 case RTL_GIGA_MAC_VER_31:
1288 rtl8168dp_driver_start(tp);
1289 break;
1290 case RTL_GIGA_MAC_VER_49:
1291 case RTL_GIGA_MAC_VER_50:
1292 case RTL_GIGA_MAC_VER_51:
1293 rtl8168ep_driver_start(tp);
1294 break;
1295 default:
1296 BUG();
1297 break;
1298 }
1299}
1300
1301static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1302{
1303 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1304 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1305}
1306
1307static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1308{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001309 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001310 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1311 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1312 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1313}
1314
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001315static void rtl8168_driver_stop(struct rtl8169_private *tp)
1316{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001317 switch (tp->mac_version) {
1318 case RTL_GIGA_MAC_VER_27:
1319 case RTL_GIGA_MAC_VER_28:
1320 case RTL_GIGA_MAC_VER_31:
1321 rtl8168dp_driver_stop(tp);
1322 break;
1323 case RTL_GIGA_MAC_VER_49:
1324 case RTL_GIGA_MAC_VER_50:
1325 case RTL_GIGA_MAC_VER_51:
1326 rtl8168ep_driver_stop(tp);
1327 break;
1328 default:
1329 BUG();
1330 break;
1331 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001332}
1333
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001334static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001335{
1336 u16 reg = rtl8168_get_ocp_reg(tp);
1337
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001338 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001339}
1340
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001341static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001342{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001343 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001344}
1345
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001346static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001347{
1348 switch (tp->mac_version) {
1349 case RTL_GIGA_MAC_VER_27:
1350 case RTL_GIGA_MAC_VER_28:
1351 case RTL_GIGA_MAC_VER_31:
1352 return r8168dp_check_dash(tp);
1353 case RTL_GIGA_MAC_VER_49:
1354 case RTL_GIGA_MAC_VER_50:
1355 case RTL_GIGA_MAC_VER_51:
1356 return r8168ep_check_dash(tp);
1357 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001358 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001359 }
1360}
1361
françois romieuc28aa382011-08-02 03:53:43 +00001362struct exgmac_reg {
1363 u16 addr;
1364 u16 mask;
1365 u32 val;
1366};
1367
Francois Romieufdf6fc02012-07-06 22:40:38 +02001368static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001369 const struct exgmac_reg *r, int len)
1370{
1371 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001372 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001373 r++;
1374 }
1375}
1376
Francois Romieuffc46952012-07-06 14:19:23 +02001377DECLARE_RTL_COND(rtl_efusear_cond)
1378{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001379 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001380}
1381
Francois Romieufdf6fc02012-07-06 22:40:38 +02001382static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001383{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001384 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001385
Francois Romieuffc46952012-07-06 14:19:23 +02001386 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001387 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001388}
1389
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001390static u16 rtl_get_events(struct rtl8169_private *tp)
1391{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001392 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001393}
1394
1395static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1396{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001397 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001398 mmiowb();
1399}
1400
1401static void rtl_irq_disable(struct rtl8169_private *tp)
1402{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001403 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001404 mmiowb();
1405}
1406
Francois Romieu3e990ff2012-01-26 12:50:01 +01001407static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1408{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001409 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001410}
1411
Francois Romieuda78dbf2012-01-26 14:18:23 +01001412#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1413#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1414#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1415
1416static void rtl_irq_enable_all(struct rtl8169_private *tp)
1417{
1418 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1419}
1420
françois romieu811fd302011-12-04 20:30:45 +00001421static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001423 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001424 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426}
1427
Hayes Wang70090422011-07-06 15:58:06 +08001428static void rtl_link_chg_patch(struct rtl8169_private *tp)
1429{
Hayes Wang70090422011-07-06 15:58:06 +08001430 struct net_device *dev = tp->dev;
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001431 struct phy_device *phydev = dev->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001432
1433 if (!netif_running(dev))
1434 return;
1435
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001436 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1437 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001438 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001439 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1440 ERIAR_EXGMAC);
1441 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1442 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001443 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001444 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1445 ERIAR_EXGMAC);
1446 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1447 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001448 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001449 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1450 ERIAR_EXGMAC);
1451 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1452 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001453 }
1454 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001455 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001456 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001457 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001458 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001459 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1460 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001461 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001462 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1463 ERIAR_EXGMAC);
1464 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1465 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001466 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001467 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1468 ERIAR_EXGMAC);
1469 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1470 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001471 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001472 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001473 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001474 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1475 ERIAR_EXGMAC);
1476 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1477 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001478 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001479 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1480 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001481 }
Hayes Wang70090422011-07-06 15:58:06 +08001482 }
1483}
1484
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001485#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1486
1487static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1488{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001489 u8 options;
1490 u32 wolopts = 0;
1491
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001492 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001493 if (!(options & PMEnable))
1494 return 0;
1495
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001496 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001497 if (options & LinkUp)
1498 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001499 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001500 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1501 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001502 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1503 wolopts |= WAKE_MAGIC;
1504 break;
1505 default:
1506 if (options & MagicPacket)
1507 wolopts |= WAKE_MAGIC;
1508 break;
1509 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001512 if (options & UWF)
1513 wolopts |= WAKE_UCAST;
1514 if (options & BWF)
1515 wolopts |= WAKE_BCAST;
1516 if (options & MWF)
1517 wolopts |= WAKE_MCAST;
1518
1519 return wolopts;
1520}
1521
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001522static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1523{
1524 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001525
Francois Romieuda78dbf2012-01-26 14:18:23 +01001526 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001527 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001528 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001529 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001530}
1531
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001532static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001533{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001534 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001535 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001536 u32 opt;
1537 u16 reg;
1538 u8 mask;
1539 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001540 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001541 { WAKE_UCAST, Config5, UWF },
1542 { WAKE_BCAST, Config5, BWF },
1543 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001544 { WAKE_ANY, Config5, LanWake },
1545 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001546 };
Francois Romieu851e6022012-04-17 11:10:11 +02001547 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001548
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001549 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001550
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001551 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001552 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1553 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001554 tmp = ARRAY_SIZE(cfg) - 1;
1555 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001556 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001557 0x0dc,
1558 ERIAR_MASK_0100,
1559 MagicPacket_v2,
1560 0x0000,
1561 ERIAR_EXGMAC);
1562 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001563 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001564 0x0dc,
1565 ERIAR_MASK_0100,
1566 0x0000,
1567 MagicPacket_v2,
1568 ERIAR_EXGMAC);
1569 break;
1570 default:
1571 tmp = ARRAY_SIZE(cfg);
1572 break;
1573 }
1574
1575 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001576 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001577 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001578 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001579 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001580 }
1581
Francois Romieu851e6022012-04-17 11:10:11 +02001582 switch (tp->mac_version) {
1583 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001584 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001585 if (wolopts)
1586 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001587 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001588 break;
1589 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001590 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001591 if (wolopts)
1592 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001593 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001594 break;
1595 }
1596
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001597 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001598}
1599
1600static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1601{
1602 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001603 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001604
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001605 if (wol->wolopts & ~WAKE_ANY)
1606 return -EINVAL;
1607
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001608 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001609
Francois Romieuda78dbf2012-01-26 14:18:23 +01001610 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001611
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001612 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001613
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001614 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001615 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001616
1617 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001618
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001619 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001620
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001621 pm_runtime_put_noidle(d);
1622
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001623 return 0;
1624}
1625
Francois Romieu31bd2042011-04-26 18:58:59 +02001626static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1627{
Francois Romieu85bffe62011-04-27 08:22:39 +02001628 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001629}
1630
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631static void rtl8169_get_drvinfo(struct net_device *dev,
1632 struct ethtool_drvinfo *info)
1633{
1634 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001635 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
Rick Jones68aad782011-11-07 13:29:27 +00001637 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1638 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1639 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001640 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001641 if (!IS_ERR_OR_NULL(rtl_fw))
1642 strlcpy(info->fw_version, rtl_fw->version,
1643 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001644}
1645
1646static int rtl8169_get_regs_len(struct net_device *dev)
1647{
1648 return R8169_REGS_SIZE;
1649}
1650
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001651static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1652 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001653{
Francois Romieud58d46b2011-05-03 16:38:29 +02001654 struct rtl8169_private *tp = netdev_priv(dev);
1655
Francois Romieu2b7b4312011-04-18 22:53:24 -07001656 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001657 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658
Francois Romieud58d46b2011-05-03 16:38:29 +02001659 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001660 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001661 features &= ~NETIF_F_IP_CSUM;
1662
Michał Mirosław350fb322011-04-08 06:35:56 +00001663 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664}
1665
Heiner Kallweita3984572018-04-28 22:19:15 +02001666static int rtl8169_set_features(struct net_device *dev,
1667 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668{
1669 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001670 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001671
Heiner Kallweita3984572018-04-28 22:19:15 +02001672 rtl_lock_work(tp);
1673
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001674 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001675 if (features & NETIF_F_RXALL)
1676 rx_config |= (AcceptErr | AcceptRunt);
1677 else
1678 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001679
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001680 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001681
hayeswang929a0312014-09-16 11:40:47 +08001682 if (features & NETIF_F_RXCSUM)
1683 tp->cp_cmd |= RxChkSum;
1684 else
1685 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001686
hayeswang929a0312014-09-16 11:40:47 +08001687 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1688 tp->cp_cmd |= RxVlan;
1689 else
1690 tp->cp_cmd &= ~RxVlan;
1691
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001692 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1693 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694
Francois Romieuda78dbf2012-01-26 14:18:23 +01001695 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696
1697 return 0;
1698}
1699
Kirill Smelkov810f4892012-11-10 21:11:02 +04001700static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001701{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001702 return (skb_vlan_tag_present(skb)) ?
1703 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001704}
1705
Francois Romieu7a8fc772011-03-01 17:18:33 +01001706static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001707{
1708 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001709
Francois Romieu7a8fc772011-03-01 17:18:33 +01001710 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001711 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001712}
1713
Linus Torvalds1da177e2005-04-16 15:20:36 -07001714static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1715 void *p)
1716{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001717 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001718 u32 __iomem *data = tp->mmio_addr;
1719 u32 *dw = p;
1720 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001721
Francois Romieuda78dbf2012-01-26 14:18:23 +01001722 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001723 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1724 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001725 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726}
1727
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001728static u32 rtl8169_get_msglevel(struct net_device *dev)
1729{
1730 struct rtl8169_private *tp = netdev_priv(dev);
1731
1732 return tp->msg_enable;
1733}
1734
1735static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1736{
1737 struct rtl8169_private *tp = netdev_priv(dev);
1738
1739 tp->msg_enable = value;
1740}
1741
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001742static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1743 "tx_packets",
1744 "rx_packets",
1745 "tx_errors",
1746 "rx_errors",
1747 "rx_missed",
1748 "align_errors",
1749 "tx_single_collisions",
1750 "tx_multi_collisions",
1751 "unicast",
1752 "broadcast",
1753 "multicast",
1754 "tx_aborted",
1755 "tx_underrun",
1756};
1757
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001758static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001759{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001760 switch (sset) {
1761 case ETH_SS_STATS:
1762 return ARRAY_SIZE(rtl8169_gstrings);
1763 default:
1764 return -EOPNOTSUPP;
1765 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001766}
1767
Corinna Vinschen42020322015-09-10 10:47:35 +02001768DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001769{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001770 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001771}
1772
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001773static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001774{
Corinna Vinschen42020322015-09-10 10:47:35 +02001775 dma_addr_t paddr = tp->counters_phys_addr;
1776 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001777
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001778 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1779 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001780 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001781 RTL_W32(tp, CounterAddrLow, cmd);
1782 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001783
Francois Romieua78e9362018-01-26 01:53:26 +01001784 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001785}
1786
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001787static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001788{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001789 /*
1790 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1791 * tally counters.
1792 */
1793 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1794 return true;
1795
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001796 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001797}
1798
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001799static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001800{
Ivan Vecera355423d2009-02-06 21:49:57 -08001801 /*
1802 * Some chips are unable to dump tally counters when the receiver
1803 * is disabled.
1804 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001805 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001806 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001807
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001808 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001809}
1810
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001811static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001812{
Corinna Vinschen42020322015-09-10 10:47:35 +02001813 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001814 bool ret = false;
1815
1816 /*
1817 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1818 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1819 * reset by a power cycle, while the counter values collected by the
1820 * driver are reset at every driver unload/load cycle.
1821 *
1822 * To make sure the HW values returned by @get_stats64 match the SW
1823 * values, we collect the initial values at first open(*) and use them
1824 * as offsets to normalize the values returned by @get_stats64.
1825 *
1826 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1827 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1828 * set at open time by rtl_hw_start.
1829 */
1830
1831 if (tp->tc_offset.inited)
1832 return true;
1833
1834 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001835 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001836 ret = true;
1837
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001838 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001839 ret = true;
1840
Corinna Vinschen42020322015-09-10 10:47:35 +02001841 tp->tc_offset.tx_errors = counters->tx_errors;
1842 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1843 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001844 tp->tc_offset.inited = true;
1845
1846 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001847}
1848
Ivan Vecera355423d2009-02-06 21:49:57 -08001849static void rtl8169_get_ethtool_stats(struct net_device *dev,
1850 struct ethtool_stats *stats, u64 *data)
1851{
1852 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001853 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001854 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001855
1856 ASSERT_RTNL();
1857
Chun-Hao Line0636232016-07-29 16:37:55 +08001858 pm_runtime_get_noresume(d);
1859
1860 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001861 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001862
1863 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001864
Corinna Vinschen42020322015-09-10 10:47:35 +02001865 data[0] = le64_to_cpu(counters->tx_packets);
1866 data[1] = le64_to_cpu(counters->rx_packets);
1867 data[2] = le64_to_cpu(counters->tx_errors);
1868 data[3] = le32_to_cpu(counters->rx_errors);
1869 data[4] = le16_to_cpu(counters->rx_missed);
1870 data[5] = le16_to_cpu(counters->align_errors);
1871 data[6] = le32_to_cpu(counters->tx_one_collision);
1872 data[7] = le32_to_cpu(counters->tx_multi_collision);
1873 data[8] = le64_to_cpu(counters->rx_unicast);
1874 data[9] = le64_to_cpu(counters->rx_broadcast);
1875 data[10] = le32_to_cpu(counters->rx_multicast);
1876 data[11] = le16_to_cpu(counters->tx_aborted);
1877 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001878}
1879
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001880static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1881{
1882 switch(stringset) {
1883 case ETH_SS_STATS:
1884 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1885 break;
1886 }
1887}
1888
Francois Romieu50970832017-10-27 13:24:49 +03001889/*
1890 * Interrupt coalescing
1891 *
1892 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1893 * > 8169, 8168 and 810x line of chipsets
1894 *
1895 * 8169, 8168, and 8136(810x) serial chipsets support it.
1896 *
1897 * > 2 - the Tx timer unit at gigabit speed
1898 *
1899 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1900 * (0xe0) bit 1 and bit 0.
1901 *
1902 * For 8169
1903 * bit[1:0] \ speed 1000M 100M 10M
1904 * 0 0 320ns 2.56us 40.96us
1905 * 0 1 2.56us 20.48us 327.7us
1906 * 1 0 5.12us 40.96us 655.4us
1907 * 1 1 10.24us 81.92us 1.31ms
1908 *
1909 * For the other
1910 * bit[1:0] \ speed 1000M 100M 10M
1911 * 0 0 5us 2.56us 40.96us
1912 * 0 1 40us 20.48us 327.7us
1913 * 1 0 80us 40.96us 655.4us
1914 * 1 1 160us 81.92us 1.31ms
1915 */
1916
1917/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1918struct rtl_coalesce_scale {
1919 /* Rx / Tx */
1920 u32 nsecs[2];
1921};
1922
1923/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1924struct rtl_coalesce_info {
1925 u32 speed;
1926 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1927};
1928
1929/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1930#define rxtx_x1822(r, t) { \
1931 {{(r), (t)}}, \
1932 {{(r)*8, (t)*8}}, \
1933 {{(r)*8*2, (t)*8*2}}, \
1934 {{(r)*8*2*2, (t)*8*2*2}}, \
1935}
1936static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1937 /* speed delays: rx00 tx00 */
1938 { SPEED_10, rxtx_x1822(40960, 40960) },
1939 { SPEED_100, rxtx_x1822( 2560, 2560) },
1940 { SPEED_1000, rxtx_x1822( 320, 320) },
1941 { 0 },
1942};
1943
1944static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1945 /* speed delays: rx00 tx00 */
1946 { SPEED_10, rxtx_x1822(40960, 40960) },
1947 { SPEED_100, rxtx_x1822( 2560, 2560) },
1948 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1949 { 0 },
1950};
1951#undef rxtx_x1822
1952
1953/* get rx/tx scale vector corresponding to current speed */
1954static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1955{
1956 struct rtl8169_private *tp = netdev_priv(dev);
1957 struct ethtool_link_ksettings ecmd;
1958 const struct rtl_coalesce_info *ci;
1959 int rc;
1960
Heiner Kallweit45772432018-07-17 22:51:44 +02001961 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001962 if (rc < 0)
1963 return ERR_PTR(rc);
1964
1965 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1966 if (ecmd.base.speed == ci->speed) {
1967 return ci;
1968 }
1969 }
1970
1971 return ERR_PTR(-ELNRNG);
1972}
1973
1974static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1975{
1976 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001977 const struct rtl_coalesce_info *ci;
1978 const struct rtl_coalesce_scale *scale;
1979 struct {
1980 u32 *max_frames;
1981 u32 *usecs;
1982 } coal_settings [] = {
1983 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1984 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1985 }, *p = coal_settings;
1986 int i;
1987 u16 w;
1988
1989 memset(ec, 0, sizeof(*ec));
1990
1991 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1992 ci = rtl_coalesce_info(dev);
1993 if (IS_ERR(ci))
1994 return PTR_ERR(ci);
1995
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001996 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001997
1998 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001999 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002000 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2001 w >>= RTL_COALESCE_SHIFT;
2002 *p->usecs = w & RTL_COALESCE_MASK;
2003 }
2004
2005 for (i = 0; i < 2; i++) {
2006 p = coal_settings + i;
2007 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2008
2009 /*
2010 * ethtool_coalesce says it is illegal to set both usecs and
2011 * max_frames to 0.
2012 */
2013 if (!*p->usecs && !*p->max_frames)
2014 *p->max_frames = 1;
2015 }
2016
2017 return 0;
2018}
2019
2020/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2021static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2022 struct net_device *dev, u32 nsec, u16 *cp01)
2023{
2024 const struct rtl_coalesce_info *ci;
2025 u16 i;
2026
2027 ci = rtl_coalesce_info(dev);
2028 if (IS_ERR(ci))
2029 return ERR_CAST(ci);
2030
2031 for (i = 0; i < 4; i++) {
2032 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2033 ci->scalev[i].nsecs[1]);
2034 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2035 *cp01 = i;
2036 return &ci->scalev[i];
2037 }
2038 }
2039
2040 return ERR_PTR(-EINVAL);
2041}
2042
2043static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2044{
2045 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002046 const struct rtl_coalesce_scale *scale;
2047 struct {
2048 u32 frames;
2049 u32 usecs;
2050 } coal_settings [] = {
2051 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2052 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2053 }, *p = coal_settings;
2054 u16 w = 0, cp01;
2055 int i;
2056
2057 scale = rtl_coalesce_choose_scale(dev,
2058 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2059 if (IS_ERR(scale))
2060 return PTR_ERR(scale);
2061
2062 for (i = 0; i < 2; i++, p++) {
2063 u32 units;
2064
2065 /*
2066 * accept max_frames=1 we returned in rtl_get_coalesce.
2067 * accept it not only when usecs=0 because of e.g. the following scenario:
2068 *
2069 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2070 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2071 * - then user does `ethtool -C eth0 rx-usecs 100`
2072 *
2073 * since ethtool sends to kernel whole ethtool_coalesce
2074 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2075 * we'll reject it below in `frames % 4 != 0`.
2076 */
2077 if (p->frames == 1) {
2078 p->frames = 0;
2079 }
2080
2081 units = p->usecs * 1000 / scale->nsecs[i];
2082 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2083 return -EINVAL;
2084
2085 w <<= RTL_COALESCE_SHIFT;
2086 w |= units;
2087 w <<= RTL_COALESCE_SHIFT;
2088 w |= p->frames >> 2;
2089 }
2090
2091 rtl_lock_work(tp);
2092
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002093 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002094
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002095 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002096 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2097 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002098
2099 rtl_unlock_work(tp);
2100
2101 return 0;
2102}
2103
Jeff Garzik7282d492006-09-13 14:30:00 -04002104static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002105 .get_drvinfo = rtl8169_get_drvinfo,
2106 .get_regs_len = rtl8169_get_regs_len,
2107 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002108 .get_coalesce = rtl_get_coalesce,
2109 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002110 .get_msglevel = rtl8169_get_msglevel,
2111 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002112 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002113 .get_wol = rtl8169_get_wol,
2114 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002115 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002116 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002117 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002118 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002119 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002120 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2121 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122};
2123
Francois Romieu07d3f512007-02-21 22:40:46 +01002124static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002125 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126{
Francois Romieu0e485152007-02-20 00:00:26 +01002127 /*
2128 * The driver currently handles the 8168Bf and the 8168Be identically
2129 * but they can be identified more specifically through the test below
2130 * if needed:
2131 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002132 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002133 *
2134 * Same thing for the 8101Eb and the 8101Ec:
2135 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002136 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002137 */
Francois Romieu37441002011-06-17 22:58:54 +02002138 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002139 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002140 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002141 int mac_version;
2142 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002143 /* 8168EP family. */
2144 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2145 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2146 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2147
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002148 /* 8168H family. */
2149 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2150 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2151
Hayes Wangc5583862012-07-02 17:23:22 +08002152 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002153 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002154 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002155 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2156 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2157
Hayes Wangc2218922011-09-06 16:55:18 +08002158 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002159 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002160 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2161 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2162
hayeswang01dc7fe2011-03-21 01:50:28 +00002163 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002164 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002165 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2166 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2167
Francois Romieu5b538df2008-07-20 16:22:45 +02002168 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002169 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002170 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002171
françois romieue6de30d2011-01-03 15:08:37 +00002172 /* 8168DP family. */
2173 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2174 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002175 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002176
Francois Romieuef808d52008-06-29 13:10:54 +02002177 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002178 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002179 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002180 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002181 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2182 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002183 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002184 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002185
2186 /* 8168B family. */
2187 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002188 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2189 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2190
2191 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002192 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002193 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002194 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2195 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002196 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2197 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2198 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2199 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002200 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002201 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002202 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002203 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2204 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002205 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2206 /* FIXME: where did these entries come from ? -- FR */
2207 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2208 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2209
2210 /* 8110 family. */
2211 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2212 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2213 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2214 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2215 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2216 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2217
Jean Delvaref21b75e2009-05-26 20:54:48 -07002218 /* Catch-all */
2219 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002220 };
2221 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222 u32 reg;
2223
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002224 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002225 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002226 p++;
2227 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002228
2229 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002230 dev_notice(tp_to_dev(tp),
2231 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002232 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002233 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002234 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002235 RTL_GIGA_MAC_VER_42 :
2236 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002237 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002238 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002239 RTL_GIGA_MAC_VER_45 :
2240 RTL_GIGA_MAC_VER_47;
2241 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002242 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002243 RTL_GIGA_MAC_VER_46 :
2244 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002245 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002246}
2247
2248static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2249{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002250 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251}
2252
Francois Romieu867763c2007-08-17 18:21:58 +02002253struct phy_reg {
2254 u16 reg;
2255 u16 val;
2256};
2257
françois romieu4da19632011-01-03 15:07:55 +00002258static void rtl_writephy_batch(struct rtl8169_private *tp,
2259 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002260{
2261 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002262 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002263 regs++;
2264 }
2265}
2266
françois romieubca03d52011-01-03 15:07:31 +00002267#define PHY_READ 0x00000000
2268#define PHY_DATA_OR 0x10000000
2269#define PHY_DATA_AND 0x20000000
2270#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002271#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002272#define PHY_CLEAR_READCOUNT 0x70000000
2273#define PHY_WRITE 0x80000000
2274#define PHY_READCOUNT_EQ_SKIP 0x90000000
2275#define PHY_COMP_EQ_SKIPN 0xa0000000
2276#define PHY_COMP_NEQ_SKIPN 0xb0000000
2277#define PHY_WRITE_PREVIOUS 0xc0000000
2278#define PHY_SKIPN 0xd0000000
2279#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002280
Hayes Wang960aee62011-06-18 11:37:48 +02002281struct fw_info {
2282 u32 magic;
2283 char version[RTL_VER_SIZE];
2284 __le32 fw_start;
2285 __le32 fw_len;
2286 u8 chksum;
2287} __packed;
2288
Francois Romieu1c361ef2011-06-17 17:16:24 +02002289#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2290
2291static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002292{
Francois Romieub6ffd972011-06-17 17:00:05 +02002293 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002294 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002295 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2296 char *version = rtl_fw->version;
2297 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002298
Francois Romieu1c361ef2011-06-17 17:16:24 +02002299 if (fw->size < FW_OPCODE_SIZE)
2300 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002301
2302 if (!fw_info->magic) {
2303 size_t i, size, start;
2304 u8 checksum = 0;
2305
2306 if (fw->size < sizeof(*fw_info))
2307 goto out;
2308
2309 for (i = 0; i < fw->size; i++)
2310 checksum += fw->data[i];
2311 if (checksum != 0)
2312 goto out;
2313
2314 start = le32_to_cpu(fw_info->fw_start);
2315 if (start > fw->size)
2316 goto out;
2317
2318 size = le32_to_cpu(fw_info->fw_len);
2319 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2320 goto out;
2321
2322 memcpy(version, fw_info->version, RTL_VER_SIZE);
2323
2324 pa->code = (__le32 *)(fw->data + start);
2325 pa->size = size;
2326 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002327 if (fw->size % FW_OPCODE_SIZE)
2328 goto out;
2329
2330 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2331
2332 pa->code = (__le32 *)fw->data;
2333 pa->size = fw->size / FW_OPCODE_SIZE;
2334 }
2335 version[RTL_VER_SIZE - 1] = 0;
2336
2337 rc = true;
2338out:
2339 return rc;
2340}
2341
Francois Romieufd112f22011-06-18 00:10:29 +02002342static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2343 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002344{
Francois Romieufd112f22011-06-18 00:10:29 +02002345 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002346 size_t index;
2347
Francois Romieu1c361ef2011-06-17 17:16:24 +02002348 for (index = 0; index < pa->size; index++) {
2349 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002350 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002351
hayeswang42b82dc2011-01-10 02:07:25 +00002352 switch(action & 0xf0000000) {
2353 case PHY_READ:
2354 case PHY_DATA_OR:
2355 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002356 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002357 case PHY_CLEAR_READCOUNT:
2358 case PHY_WRITE:
2359 case PHY_WRITE_PREVIOUS:
2360 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002361 break;
2362
hayeswang42b82dc2011-01-10 02:07:25 +00002363 case PHY_BJMPN:
2364 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002365 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002366 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002367 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002368 }
2369 break;
2370 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002371 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002372 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002373 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002374 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002375 }
2376 break;
2377 case PHY_COMP_EQ_SKIPN:
2378 case PHY_COMP_NEQ_SKIPN:
2379 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002380 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002381 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002382 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002383 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002384 }
2385 break;
2386
hayeswang42b82dc2011-01-10 02:07:25 +00002387 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002388 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002389 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002390 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002391 }
2392 }
Francois Romieufd112f22011-06-18 00:10:29 +02002393 rc = true;
2394out:
2395 return rc;
2396}
françois romieubca03d52011-01-03 15:07:31 +00002397
Francois Romieufd112f22011-06-18 00:10:29 +02002398static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2399{
2400 struct net_device *dev = tp->dev;
2401 int rc = -EINVAL;
2402
2403 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002404 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002405 goto out;
2406 }
2407
2408 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2409 rc = 0;
2410out:
2411 return rc;
2412}
2413
2414static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2415{
2416 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002417 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002418 u32 predata, count;
2419 size_t index;
2420
2421 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002422 org.write = ops->write;
2423 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002424
Francois Romieu1c361ef2011-06-17 17:16:24 +02002425 for (index = 0; index < pa->size; ) {
2426 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002427 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002428 u32 regno = (action & 0x0fff0000) >> 16;
2429
2430 if (!action)
2431 break;
françois romieubca03d52011-01-03 15:07:31 +00002432
2433 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002434 case PHY_READ:
2435 predata = rtl_readphy(tp, regno);
2436 count++;
2437 index++;
françois romieubca03d52011-01-03 15:07:31 +00002438 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002439 case PHY_DATA_OR:
2440 predata |= data;
2441 index++;
2442 break;
2443 case PHY_DATA_AND:
2444 predata &= data;
2445 index++;
2446 break;
2447 case PHY_BJMPN:
2448 index -= regno;
2449 break;
hayeswangeee37862013-04-01 22:23:38 +00002450 case PHY_MDIO_CHG:
2451 if (data == 0) {
2452 ops->write = org.write;
2453 ops->read = org.read;
2454 } else if (data == 1) {
2455 ops->write = mac_mcu_write;
2456 ops->read = mac_mcu_read;
2457 }
2458
hayeswang42b82dc2011-01-10 02:07:25 +00002459 index++;
2460 break;
2461 case PHY_CLEAR_READCOUNT:
2462 count = 0;
2463 index++;
2464 break;
2465 case PHY_WRITE:
2466 rtl_writephy(tp, regno, data);
2467 index++;
2468 break;
2469 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002470 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002471 break;
2472 case PHY_COMP_EQ_SKIPN:
2473 if (predata == data)
2474 index += regno;
2475 index++;
2476 break;
2477 case PHY_COMP_NEQ_SKIPN:
2478 if (predata != data)
2479 index += regno;
2480 index++;
2481 break;
2482 case PHY_WRITE_PREVIOUS:
2483 rtl_writephy(tp, regno, predata);
2484 index++;
2485 break;
2486 case PHY_SKIPN:
2487 index += regno + 1;
2488 break;
2489 case PHY_DELAY_MS:
2490 mdelay(data);
2491 index++;
2492 break;
2493
françois romieubca03d52011-01-03 15:07:31 +00002494 default:
2495 BUG();
2496 }
2497 }
hayeswangeee37862013-04-01 22:23:38 +00002498
2499 ops->write = org.write;
2500 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002501}
2502
françois romieuf1e02ed2011-01-13 13:07:53 +00002503static void rtl_release_firmware(struct rtl8169_private *tp)
2504{
Francois Romieub6ffd972011-06-17 17:00:05 +02002505 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2506 release_firmware(tp->rtl_fw->fw);
2507 kfree(tp->rtl_fw);
2508 }
2509 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002510}
2511
François Romieu953a12c2011-04-24 17:38:48 +02002512static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002513{
Francois Romieub6ffd972011-06-17 17:00:05 +02002514 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002515
2516 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002517 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002518 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002519}
2520
2521static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2522{
2523 if (rtl_readphy(tp, reg) != val)
2524 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2525 else
2526 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002527}
2528
françois romieu4da19632011-01-03 15:07:55 +00002529static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002531 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002532 { 0x1f, 0x0001 },
2533 { 0x06, 0x006e },
2534 { 0x08, 0x0708 },
2535 { 0x15, 0x4000 },
2536 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537
françois romieu0b9b5712009-08-10 19:44:56 +00002538 { 0x1f, 0x0001 },
2539 { 0x03, 0x00a1 },
2540 { 0x02, 0x0008 },
2541 { 0x01, 0x0120 },
2542 { 0x00, 0x1000 },
2543 { 0x04, 0x0800 },
2544 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002545
françois romieu0b9b5712009-08-10 19:44:56 +00002546 { 0x03, 0xff41 },
2547 { 0x02, 0xdf60 },
2548 { 0x01, 0x0140 },
2549 { 0x00, 0x0077 },
2550 { 0x04, 0x7800 },
2551 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002552
françois romieu0b9b5712009-08-10 19:44:56 +00002553 { 0x03, 0x802f },
2554 { 0x02, 0x4f02 },
2555 { 0x01, 0x0409 },
2556 { 0x00, 0xf0f9 },
2557 { 0x04, 0x9800 },
2558 { 0x04, 0x9000 },
2559
2560 { 0x03, 0xdf01 },
2561 { 0x02, 0xdf20 },
2562 { 0x01, 0xff95 },
2563 { 0x00, 0xba00 },
2564 { 0x04, 0xa800 },
2565 { 0x04, 0xa000 },
2566
2567 { 0x03, 0xff41 },
2568 { 0x02, 0xdf20 },
2569 { 0x01, 0x0140 },
2570 { 0x00, 0x00bb },
2571 { 0x04, 0xb800 },
2572 { 0x04, 0xb000 },
2573
2574 { 0x03, 0xdf41 },
2575 { 0x02, 0xdc60 },
2576 { 0x01, 0x6340 },
2577 { 0x00, 0x007d },
2578 { 0x04, 0xd800 },
2579 { 0x04, 0xd000 },
2580
2581 { 0x03, 0xdf01 },
2582 { 0x02, 0xdf20 },
2583 { 0x01, 0x100a },
2584 { 0x00, 0xa0ff },
2585 { 0x04, 0xf800 },
2586 { 0x04, 0xf000 },
2587
2588 { 0x1f, 0x0000 },
2589 { 0x0b, 0x0000 },
2590 { 0x00, 0x9200 }
2591 };
2592
françois romieu4da19632011-01-03 15:07:55 +00002593 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002594}
2595
françois romieu4da19632011-01-03 15:07:55 +00002596static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002597{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002598 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002599 { 0x1f, 0x0002 },
2600 { 0x01, 0x90d0 },
2601 { 0x1f, 0x0000 }
2602 };
2603
françois romieu4da19632011-01-03 15:07:55 +00002604 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002605}
2606
françois romieu4da19632011-01-03 15:07:55 +00002607static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002608{
2609 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002610
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002611 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2612 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002613 return;
2614
françois romieu4da19632011-01-03 15:07:55 +00002615 rtl_writephy(tp, 0x1f, 0x0001);
2616 rtl_writephy(tp, 0x10, 0xf01b);
2617 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002618}
2619
françois romieu4da19632011-01-03 15:07:55 +00002620static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002621{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002622 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002623 { 0x1f, 0x0001 },
2624 { 0x04, 0x0000 },
2625 { 0x03, 0x00a1 },
2626 { 0x02, 0x0008 },
2627 { 0x01, 0x0120 },
2628 { 0x00, 0x1000 },
2629 { 0x04, 0x0800 },
2630 { 0x04, 0x9000 },
2631 { 0x03, 0x802f },
2632 { 0x02, 0x4f02 },
2633 { 0x01, 0x0409 },
2634 { 0x00, 0xf099 },
2635 { 0x04, 0x9800 },
2636 { 0x04, 0xa000 },
2637 { 0x03, 0xdf01 },
2638 { 0x02, 0xdf20 },
2639 { 0x01, 0xff95 },
2640 { 0x00, 0xba00 },
2641 { 0x04, 0xa800 },
2642 { 0x04, 0xf000 },
2643 { 0x03, 0xdf01 },
2644 { 0x02, 0xdf20 },
2645 { 0x01, 0x101a },
2646 { 0x00, 0xa0ff },
2647 { 0x04, 0xf800 },
2648 { 0x04, 0x0000 },
2649 { 0x1f, 0x0000 },
2650
2651 { 0x1f, 0x0001 },
2652 { 0x10, 0xf41b },
2653 { 0x14, 0xfb54 },
2654 { 0x18, 0xf5c7 },
2655 { 0x1f, 0x0000 },
2656
2657 { 0x1f, 0x0001 },
2658 { 0x17, 0x0cc0 },
2659 { 0x1f, 0x0000 }
2660 };
2661
françois romieu4da19632011-01-03 15:07:55 +00002662 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002663
françois romieu4da19632011-01-03 15:07:55 +00002664 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002665}
2666
françois romieu4da19632011-01-03 15:07:55 +00002667static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002668{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002669 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002670 { 0x1f, 0x0001 },
2671 { 0x04, 0x0000 },
2672 { 0x03, 0x00a1 },
2673 { 0x02, 0x0008 },
2674 { 0x01, 0x0120 },
2675 { 0x00, 0x1000 },
2676 { 0x04, 0x0800 },
2677 { 0x04, 0x9000 },
2678 { 0x03, 0x802f },
2679 { 0x02, 0x4f02 },
2680 { 0x01, 0x0409 },
2681 { 0x00, 0xf099 },
2682 { 0x04, 0x9800 },
2683 { 0x04, 0xa000 },
2684 { 0x03, 0xdf01 },
2685 { 0x02, 0xdf20 },
2686 { 0x01, 0xff95 },
2687 { 0x00, 0xba00 },
2688 { 0x04, 0xa800 },
2689 { 0x04, 0xf000 },
2690 { 0x03, 0xdf01 },
2691 { 0x02, 0xdf20 },
2692 { 0x01, 0x101a },
2693 { 0x00, 0xa0ff },
2694 { 0x04, 0xf800 },
2695 { 0x04, 0x0000 },
2696 { 0x1f, 0x0000 },
2697
2698 { 0x1f, 0x0001 },
2699 { 0x0b, 0x8480 },
2700 { 0x1f, 0x0000 },
2701
2702 { 0x1f, 0x0001 },
2703 { 0x18, 0x67c7 },
2704 { 0x04, 0x2000 },
2705 { 0x03, 0x002f },
2706 { 0x02, 0x4360 },
2707 { 0x01, 0x0109 },
2708 { 0x00, 0x3022 },
2709 { 0x04, 0x2800 },
2710 { 0x1f, 0x0000 },
2711
2712 { 0x1f, 0x0001 },
2713 { 0x17, 0x0cc0 },
2714 { 0x1f, 0x0000 }
2715 };
2716
françois romieu4da19632011-01-03 15:07:55 +00002717 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002718}
2719
françois romieu4da19632011-01-03 15:07:55 +00002720static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002721{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002722 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002723 { 0x10, 0xf41b },
2724 { 0x1f, 0x0000 }
2725 };
2726
françois romieu4da19632011-01-03 15:07:55 +00002727 rtl_writephy(tp, 0x1f, 0x0001);
2728 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002729
françois romieu4da19632011-01-03 15:07:55 +00002730 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002731}
2732
françois romieu4da19632011-01-03 15:07:55 +00002733static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002734{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002735 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002736 { 0x1f, 0x0001 },
2737 { 0x10, 0xf41b },
2738 { 0x1f, 0x0000 }
2739 };
2740
françois romieu4da19632011-01-03 15:07:55 +00002741 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002742}
2743
françois romieu4da19632011-01-03 15:07:55 +00002744static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002745{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002746 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002747 { 0x1f, 0x0000 },
2748 { 0x1d, 0x0f00 },
2749 { 0x1f, 0x0002 },
2750 { 0x0c, 0x1ec8 },
2751 { 0x1f, 0x0000 }
2752 };
2753
françois romieu4da19632011-01-03 15:07:55 +00002754 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002755}
2756
françois romieu4da19632011-01-03 15:07:55 +00002757static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002758{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002759 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002760 { 0x1f, 0x0001 },
2761 { 0x1d, 0x3d98 },
2762 { 0x1f, 0x0000 }
2763 };
2764
françois romieu4da19632011-01-03 15:07:55 +00002765 rtl_writephy(tp, 0x1f, 0x0000);
2766 rtl_patchphy(tp, 0x14, 1 << 5);
2767 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002768
françois romieu4da19632011-01-03 15:07:55 +00002769 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002770}
2771
françois romieu4da19632011-01-03 15:07:55 +00002772static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002773{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002774 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002775 { 0x1f, 0x0001 },
2776 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002777 { 0x1f, 0x0002 },
2778 { 0x00, 0x88d4 },
2779 { 0x01, 0x82b1 },
2780 { 0x03, 0x7002 },
2781 { 0x08, 0x9e30 },
2782 { 0x09, 0x01f0 },
2783 { 0x0a, 0x5500 },
2784 { 0x0c, 0x00c8 },
2785 { 0x1f, 0x0003 },
2786 { 0x12, 0xc096 },
2787 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002788 { 0x1f, 0x0000 },
2789 { 0x1f, 0x0000 },
2790 { 0x09, 0x2000 },
2791 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002792 };
2793
françois romieu4da19632011-01-03 15:07:55 +00002794 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002795
françois romieu4da19632011-01-03 15:07:55 +00002796 rtl_patchphy(tp, 0x14, 1 << 5);
2797 rtl_patchphy(tp, 0x0d, 1 << 5);
2798 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002799}
2800
françois romieu4da19632011-01-03 15:07:55 +00002801static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002802{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002803 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002804 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002805 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002806 { 0x03, 0x802f },
2807 { 0x02, 0x4f02 },
2808 { 0x01, 0x0409 },
2809 { 0x00, 0xf099 },
2810 { 0x04, 0x9800 },
2811 { 0x04, 0x9000 },
2812 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002813 { 0x1f, 0x0002 },
2814 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002815 { 0x06, 0x0761 },
2816 { 0x1f, 0x0003 },
2817 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002818 { 0x1f, 0x0000 }
2819 };
2820
françois romieu4da19632011-01-03 15:07:55 +00002821 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002822
françois romieu4da19632011-01-03 15:07:55 +00002823 rtl_patchphy(tp, 0x16, 1 << 0);
2824 rtl_patchphy(tp, 0x14, 1 << 5);
2825 rtl_patchphy(tp, 0x0d, 1 << 5);
2826 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002827}
2828
françois romieu4da19632011-01-03 15:07:55 +00002829static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002830{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002831 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002832 { 0x1f, 0x0001 },
2833 { 0x12, 0x2300 },
2834 { 0x1d, 0x3d98 },
2835 { 0x1f, 0x0002 },
2836 { 0x0c, 0x7eb8 },
2837 { 0x06, 0x5461 },
2838 { 0x1f, 0x0003 },
2839 { 0x16, 0x0f0a },
2840 { 0x1f, 0x0000 }
2841 };
2842
françois romieu4da19632011-01-03 15:07:55 +00002843 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002844
françois romieu4da19632011-01-03 15:07:55 +00002845 rtl_patchphy(tp, 0x16, 1 << 0);
2846 rtl_patchphy(tp, 0x14, 1 << 5);
2847 rtl_patchphy(tp, 0x0d, 1 << 5);
2848 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002849}
2850
françois romieu4da19632011-01-03 15:07:55 +00002851static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002852{
françois romieu4da19632011-01-03 15:07:55 +00002853 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002854}
2855
françois romieubca03d52011-01-03 15:07:31 +00002856static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002857{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002858 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002859 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002860 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002861 { 0x06, 0x4064 },
2862 { 0x07, 0x2863 },
2863 { 0x08, 0x059c },
2864 { 0x09, 0x26b4 },
2865 { 0x0a, 0x6a19 },
2866 { 0x0b, 0xdcc8 },
2867 { 0x10, 0xf06d },
2868 { 0x14, 0x7f68 },
2869 { 0x18, 0x7fd9 },
2870 { 0x1c, 0xf0ff },
2871 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002872 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002873 { 0x12, 0xf49f },
2874 { 0x13, 0x070b },
2875 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002876 { 0x14, 0x94c0 },
2877
2878 /*
2879 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002880 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002881 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002882 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002883 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002884 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002885 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002886 { 0x06, 0x5561 },
2887
2888 /*
2889 * Can not link to 1Gbps with bad cable
2890 * Decrease SNR threshold form 21.07dB to 19.04dB
2891 */
2892 { 0x1f, 0x0001 },
2893 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002894
2895 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002896 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002897 };
2898
françois romieu4da19632011-01-03 15:07:55 +00002899 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002900
françois romieubca03d52011-01-03 15:07:31 +00002901 /*
2902 * Rx Error Issue
2903 * Fine Tune Switching regulator parameter
2904 */
françois romieu4da19632011-01-03 15:07:55 +00002905 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002906 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2907 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002908
Francois Romieufdf6fc02012-07-06 22:40:38 +02002909 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002910 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002911 { 0x1f, 0x0002 },
2912 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002913 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002914 { 0x05, 0x8330 },
2915 { 0x06, 0x669a },
2916 { 0x1f, 0x0002 }
2917 };
2918 int val;
2919
françois romieu4da19632011-01-03 15:07:55 +00002920 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002921
françois romieu4da19632011-01-03 15:07:55 +00002922 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002923
2924 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002925 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002926 0x0065, 0x0066, 0x0067, 0x0068,
2927 0x0069, 0x006a, 0x006b, 0x006c
2928 };
2929 int i;
2930
françois romieu4da19632011-01-03 15:07:55 +00002931 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002932
2933 val &= 0xff00;
2934 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002935 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002936 }
2937 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002938 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002939 { 0x1f, 0x0002 },
2940 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002941 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002942 { 0x05, 0x8330 },
2943 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002944 };
2945
françois romieu4da19632011-01-03 15:07:55 +00002946 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002947 }
2948
françois romieubca03d52011-01-03 15:07:31 +00002949 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002950 rtl_writephy(tp, 0x1f, 0x0002);
2951 rtl_patchphy(tp, 0x0d, 0x0300);
2952 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002953
françois romieubca03d52011-01-03 15:07:31 +00002954 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002955 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002956 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2957 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002958
françois romieu4da19632011-01-03 15:07:55 +00002959 rtl_writephy(tp, 0x1f, 0x0005);
2960 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002961
2962 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002963
françois romieu4da19632011-01-03 15:07:55 +00002964 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002965}
2966
françois romieubca03d52011-01-03 15:07:31 +00002967static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002968{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002969 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002970 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002971 { 0x1f, 0x0001 },
2972 { 0x06, 0x4064 },
2973 { 0x07, 0x2863 },
2974 { 0x08, 0x059c },
2975 { 0x09, 0x26b4 },
2976 { 0x0a, 0x6a19 },
2977 { 0x0b, 0xdcc8 },
2978 { 0x10, 0xf06d },
2979 { 0x14, 0x7f68 },
2980 { 0x18, 0x7fd9 },
2981 { 0x1c, 0xf0ff },
2982 { 0x1d, 0x3d9c },
2983 { 0x1f, 0x0003 },
2984 { 0x12, 0xf49f },
2985 { 0x13, 0x070b },
2986 { 0x1a, 0x05ad },
2987 { 0x14, 0x94c0 },
2988
françois romieubca03d52011-01-03 15:07:31 +00002989 /*
2990 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002991 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002992 */
françois romieudaf9df62009-10-07 12:44:20 +00002993 { 0x1f, 0x0002 },
2994 { 0x06, 0x5561 },
2995 { 0x1f, 0x0005 },
2996 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002997 { 0x06, 0x5561 },
2998
2999 /*
3000 * Can not link to 1Gbps with bad cable
3001 * Decrease SNR threshold form 21.07dB to 19.04dB
3002 */
3003 { 0x1f, 0x0001 },
3004 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003005
3006 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003007 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003008 };
3009
françois romieu4da19632011-01-03 15:07:55 +00003010 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003011
Francois Romieufdf6fc02012-07-06 22:40:38 +02003012 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003013 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003014 { 0x1f, 0x0002 },
3015 { 0x05, 0x669a },
3016 { 0x1f, 0x0005 },
3017 { 0x05, 0x8330 },
3018 { 0x06, 0x669a },
3019
3020 { 0x1f, 0x0002 }
3021 };
3022 int val;
3023
françois romieu4da19632011-01-03 15:07:55 +00003024 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003025
françois romieu4da19632011-01-03 15:07:55 +00003026 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003027 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003028 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003029 0x0065, 0x0066, 0x0067, 0x0068,
3030 0x0069, 0x006a, 0x006b, 0x006c
3031 };
3032 int i;
3033
françois romieu4da19632011-01-03 15:07:55 +00003034 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003035
3036 val &= 0xff00;
3037 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003038 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003039 }
3040 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003041 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003042 { 0x1f, 0x0002 },
3043 { 0x05, 0x2642 },
3044 { 0x1f, 0x0005 },
3045 { 0x05, 0x8330 },
3046 { 0x06, 0x2642 }
3047 };
3048
françois romieu4da19632011-01-03 15:07:55 +00003049 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003050 }
3051
françois romieubca03d52011-01-03 15:07:31 +00003052 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003053 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003054 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3055 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003056
françois romieubca03d52011-01-03 15:07:31 +00003057 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003058 rtl_writephy(tp, 0x1f, 0x0002);
3059 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003060
françois romieu4da19632011-01-03 15:07:55 +00003061 rtl_writephy(tp, 0x1f, 0x0005);
3062 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003063
3064 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003065
françois romieu4da19632011-01-03 15:07:55 +00003066 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003067}
3068
françois romieu4da19632011-01-03 15:07:55 +00003069static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003070{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003071 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003072 { 0x1f, 0x0002 },
3073 { 0x10, 0x0008 },
3074 { 0x0d, 0x006c },
3075
3076 { 0x1f, 0x0000 },
3077 { 0x0d, 0xf880 },
3078
3079 { 0x1f, 0x0001 },
3080 { 0x17, 0x0cc0 },
3081
3082 { 0x1f, 0x0001 },
3083 { 0x0b, 0xa4d8 },
3084 { 0x09, 0x281c },
3085 { 0x07, 0x2883 },
3086 { 0x0a, 0x6b35 },
3087 { 0x1d, 0x3da4 },
3088 { 0x1c, 0xeffd },
3089 { 0x14, 0x7f52 },
3090 { 0x18, 0x7fc6 },
3091 { 0x08, 0x0601 },
3092 { 0x06, 0x4063 },
3093 { 0x10, 0xf074 },
3094 { 0x1f, 0x0003 },
3095 { 0x13, 0x0789 },
3096 { 0x12, 0xf4bd },
3097 { 0x1a, 0x04fd },
3098 { 0x14, 0x84b0 },
3099 { 0x1f, 0x0000 },
3100 { 0x00, 0x9200 },
3101
3102 { 0x1f, 0x0005 },
3103 { 0x01, 0x0340 },
3104 { 0x1f, 0x0001 },
3105 { 0x04, 0x4000 },
3106 { 0x03, 0x1d21 },
3107 { 0x02, 0x0c32 },
3108 { 0x01, 0x0200 },
3109 { 0x00, 0x5554 },
3110 { 0x04, 0x4800 },
3111 { 0x04, 0x4000 },
3112 { 0x04, 0xf000 },
3113 { 0x03, 0xdf01 },
3114 { 0x02, 0xdf20 },
3115 { 0x01, 0x101a },
3116 { 0x00, 0xa0ff },
3117 { 0x04, 0xf800 },
3118 { 0x04, 0xf000 },
3119 { 0x1f, 0x0000 },
3120
3121 { 0x1f, 0x0007 },
3122 { 0x1e, 0x0023 },
3123 { 0x16, 0x0000 },
3124 { 0x1f, 0x0000 }
3125 };
3126
françois romieu4da19632011-01-03 15:07:55 +00003127 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003128}
3129
françois romieue6de30d2011-01-03 15:08:37 +00003130static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3131{
3132 static const struct phy_reg phy_reg_init[] = {
3133 { 0x1f, 0x0001 },
3134 { 0x17, 0x0cc0 },
3135
3136 { 0x1f, 0x0007 },
3137 { 0x1e, 0x002d },
3138 { 0x18, 0x0040 },
3139 { 0x1f, 0x0000 }
3140 };
3141
3142 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3143 rtl_patchphy(tp, 0x0d, 1 << 5);
3144}
3145
Hayes Wang70090422011-07-06 15:58:06 +08003146static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003147{
3148 static const struct phy_reg phy_reg_init[] = {
3149 /* Enable Delay cap */
3150 { 0x1f, 0x0005 },
3151 { 0x05, 0x8b80 },
3152 { 0x06, 0xc896 },
3153 { 0x1f, 0x0000 },
3154
3155 /* Channel estimation fine tune */
3156 { 0x1f, 0x0001 },
3157 { 0x0b, 0x6c20 },
3158 { 0x07, 0x2872 },
3159 { 0x1c, 0xefff },
3160 { 0x1f, 0x0003 },
3161 { 0x14, 0x6420 },
3162 { 0x1f, 0x0000 },
3163
3164 /* Update PFM & 10M TX idle timer */
3165 { 0x1f, 0x0007 },
3166 { 0x1e, 0x002f },
3167 { 0x15, 0x1919 },
3168 { 0x1f, 0x0000 },
3169
3170 { 0x1f, 0x0007 },
3171 { 0x1e, 0x00ac },
3172 { 0x18, 0x0006 },
3173 { 0x1f, 0x0000 }
3174 };
3175
Francois Romieu15ecd032011-04-27 13:52:22 -07003176 rtl_apply_firmware(tp);
3177
hayeswang01dc7fe2011-03-21 01:50:28 +00003178 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3179
3180 /* DCO enable for 10M IDLE Power */
3181 rtl_writephy(tp, 0x1f, 0x0007);
3182 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003183 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003184 rtl_writephy(tp, 0x1f, 0x0000);
3185
3186 /* For impedance matching */
3187 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003188 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003189 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003190
3191 /* PHY auto speed down */
3192 rtl_writephy(tp, 0x1f, 0x0007);
3193 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003194 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003195 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003196 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003197
3198 rtl_writephy(tp, 0x1f, 0x0005);
3199 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003200 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003201 rtl_writephy(tp, 0x1f, 0x0000);
3202
3203 rtl_writephy(tp, 0x1f, 0x0005);
3204 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003205 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003206 rtl_writephy(tp, 0x1f, 0x0007);
3207 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003209 rtl_writephy(tp, 0x1f, 0x0006);
3210 rtl_writephy(tp, 0x00, 0x5a00);
3211 rtl_writephy(tp, 0x1f, 0x0000);
3212 rtl_writephy(tp, 0x0d, 0x0007);
3213 rtl_writephy(tp, 0x0e, 0x003c);
3214 rtl_writephy(tp, 0x0d, 0x4007);
3215 rtl_writephy(tp, 0x0e, 0x0000);
3216 rtl_writephy(tp, 0x0d, 0x0000);
3217}
3218
françois romieu9ecb9aa2012-12-07 11:20:21 +00003219static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3220{
3221 const u16 w[] = {
3222 addr[0] | (addr[1] << 8),
3223 addr[2] | (addr[3] << 8),
3224 addr[4] | (addr[5] << 8)
3225 };
3226 const struct exgmac_reg e[] = {
3227 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3228 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3229 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3230 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3231 };
3232
3233 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3234}
3235
Hayes Wang70090422011-07-06 15:58:06 +08003236static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3237{
3238 static const struct phy_reg phy_reg_init[] = {
3239 /* Enable Delay cap */
3240 { 0x1f, 0x0004 },
3241 { 0x1f, 0x0007 },
3242 { 0x1e, 0x00ac },
3243 { 0x18, 0x0006 },
3244 { 0x1f, 0x0002 },
3245 { 0x1f, 0x0000 },
3246 { 0x1f, 0x0000 },
3247
3248 /* Channel estimation fine tune */
3249 { 0x1f, 0x0003 },
3250 { 0x09, 0xa20f },
3251 { 0x1f, 0x0000 },
3252 { 0x1f, 0x0000 },
3253
3254 /* Green Setting */
3255 { 0x1f, 0x0005 },
3256 { 0x05, 0x8b5b },
3257 { 0x06, 0x9222 },
3258 { 0x05, 0x8b6d },
3259 { 0x06, 0x8000 },
3260 { 0x05, 0x8b76 },
3261 { 0x06, 0x8000 },
3262 { 0x1f, 0x0000 }
3263 };
3264
3265 rtl_apply_firmware(tp);
3266
3267 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3268
3269 /* For 4-corner performance improve */
3270 rtl_writephy(tp, 0x1f, 0x0005);
3271 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003272 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003273 rtl_writephy(tp, 0x1f, 0x0000);
3274
3275 /* PHY auto speed down */
3276 rtl_writephy(tp, 0x1f, 0x0004);
3277 rtl_writephy(tp, 0x1f, 0x0007);
3278 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003279 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003280 rtl_writephy(tp, 0x1f, 0x0002);
3281 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003282 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003283
3284 /* improve 10M EEE waveform */
3285 rtl_writephy(tp, 0x1f, 0x0005);
3286 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003287 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003288 rtl_writephy(tp, 0x1f, 0x0000);
3289
3290 /* Improve 2-pair detection performance */
3291 rtl_writephy(tp, 0x1f, 0x0005);
3292 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003293 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003294 rtl_writephy(tp, 0x1f, 0x0000);
3295
3296 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003297 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003298 rtl_writephy(tp, 0x1f, 0x0005);
3299 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003300 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003301 rtl_writephy(tp, 0x1f, 0x0004);
3302 rtl_writephy(tp, 0x1f, 0x0007);
3303 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003304 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003305 rtl_writephy(tp, 0x1f, 0x0002);
3306 rtl_writephy(tp, 0x1f, 0x0000);
3307 rtl_writephy(tp, 0x0d, 0x0007);
3308 rtl_writephy(tp, 0x0e, 0x003c);
3309 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003310 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003311 rtl_writephy(tp, 0x0d, 0x0000);
3312
3313 /* Green feature */
3314 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003315 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3316 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003317 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003318 rtl_writephy(tp, 0x1f, 0x0005);
3319 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3320 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003321
françois romieu9ecb9aa2012-12-07 11:20:21 +00003322 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3323 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003324}
3325
Hayes Wang5f886e02012-03-30 14:33:03 +08003326static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3327{
3328 /* For 4-corner performance improve */
3329 rtl_writephy(tp, 0x1f, 0x0005);
3330 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003331 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003332 rtl_writephy(tp, 0x1f, 0x0000);
3333
3334 /* PHY auto speed down */
3335 rtl_writephy(tp, 0x1f, 0x0007);
3336 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003337 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003338 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003339 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003340
3341 /* Improve 10M EEE waveform */
3342 rtl_writephy(tp, 0x1f, 0x0005);
3343 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003344 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003345 rtl_writephy(tp, 0x1f, 0x0000);
3346}
3347
Hayes Wangc2218922011-09-06 16:55:18 +08003348static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3349{
3350 static const struct phy_reg phy_reg_init[] = {
3351 /* Channel estimation fine tune */
3352 { 0x1f, 0x0003 },
3353 { 0x09, 0xa20f },
3354 { 0x1f, 0x0000 },
3355
3356 /* Modify green table for giga & fnet */
3357 { 0x1f, 0x0005 },
3358 { 0x05, 0x8b55 },
3359 { 0x06, 0x0000 },
3360 { 0x05, 0x8b5e },
3361 { 0x06, 0x0000 },
3362 { 0x05, 0x8b67 },
3363 { 0x06, 0x0000 },
3364 { 0x05, 0x8b70 },
3365 { 0x06, 0x0000 },
3366 { 0x1f, 0x0000 },
3367 { 0x1f, 0x0007 },
3368 { 0x1e, 0x0078 },
3369 { 0x17, 0x0000 },
3370 { 0x19, 0x00fb },
3371 { 0x1f, 0x0000 },
3372
3373 /* Modify green table for 10M */
3374 { 0x1f, 0x0005 },
3375 { 0x05, 0x8b79 },
3376 { 0x06, 0xaa00 },
3377 { 0x1f, 0x0000 },
3378
3379 /* Disable hiimpedance detection (RTCT) */
3380 { 0x1f, 0x0003 },
3381 { 0x01, 0x328a },
3382 { 0x1f, 0x0000 }
3383 };
3384
3385 rtl_apply_firmware(tp);
3386
3387 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3388
Hayes Wang5f886e02012-03-30 14:33:03 +08003389 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003390
3391 /* Improve 2-pair detection performance */
3392 rtl_writephy(tp, 0x1f, 0x0005);
3393 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003394 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003395 rtl_writephy(tp, 0x1f, 0x0000);
3396}
3397
3398static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3399{
3400 rtl_apply_firmware(tp);
3401
Hayes Wang5f886e02012-03-30 14:33:03 +08003402 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003403}
3404
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003405static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3406{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003407 static const struct phy_reg phy_reg_init[] = {
3408 /* Channel estimation fine tune */
3409 { 0x1f, 0x0003 },
3410 { 0x09, 0xa20f },
3411 { 0x1f, 0x0000 },
3412
3413 /* Modify green table for giga & fnet */
3414 { 0x1f, 0x0005 },
3415 { 0x05, 0x8b55 },
3416 { 0x06, 0x0000 },
3417 { 0x05, 0x8b5e },
3418 { 0x06, 0x0000 },
3419 { 0x05, 0x8b67 },
3420 { 0x06, 0x0000 },
3421 { 0x05, 0x8b70 },
3422 { 0x06, 0x0000 },
3423 { 0x1f, 0x0000 },
3424 { 0x1f, 0x0007 },
3425 { 0x1e, 0x0078 },
3426 { 0x17, 0x0000 },
3427 { 0x19, 0x00aa },
3428 { 0x1f, 0x0000 },
3429
3430 /* Modify green table for 10M */
3431 { 0x1f, 0x0005 },
3432 { 0x05, 0x8b79 },
3433 { 0x06, 0xaa00 },
3434 { 0x1f, 0x0000 },
3435
3436 /* Disable hiimpedance detection (RTCT) */
3437 { 0x1f, 0x0003 },
3438 { 0x01, 0x328a },
3439 { 0x1f, 0x0000 }
3440 };
3441
3442
3443 rtl_apply_firmware(tp);
3444
3445 rtl8168f_hw_phy_config(tp);
3446
3447 /* Improve 2-pair detection performance */
3448 rtl_writephy(tp, 0x1f, 0x0005);
3449 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003450 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003451 rtl_writephy(tp, 0x1f, 0x0000);
3452
3453 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3454
3455 /* Modify green table for giga */
3456 rtl_writephy(tp, 0x1f, 0x0005);
3457 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003458 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003459 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003460 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003461 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003462 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003463 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003464 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003465 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003466 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003467 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003468 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003469 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003470 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003471 rtl_writephy(tp, 0x1f, 0x0000);
3472
3473 /* uc same-seed solution */
3474 rtl_writephy(tp, 0x1f, 0x0005);
3475 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003476 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003477 rtl_writephy(tp, 0x1f, 0x0000);
3478
3479 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003480 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003481 rtl_writephy(tp, 0x1f, 0x0005);
3482 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003483 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003484 rtl_writephy(tp, 0x1f, 0x0004);
3485 rtl_writephy(tp, 0x1f, 0x0007);
3486 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003487 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003488 rtl_writephy(tp, 0x1f, 0x0000);
3489 rtl_writephy(tp, 0x0d, 0x0007);
3490 rtl_writephy(tp, 0x0e, 0x003c);
3491 rtl_writephy(tp, 0x0d, 0x4007);
3492 rtl_writephy(tp, 0x0e, 0x0000);
3493 rtl_writephy(tp, 0x0d, 0x0000);
3494
3495 /* Green feature */
3496 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003497 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3498 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003499 rtl_writephy(tp, 0x1f, 0x0000);
3500}
3501
Hayes Wangc5583862012-07-02 17:23:22 +08003502static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3503{
Hayes Wangc5583862012-07-02 17:23:22 +08003504 rtl_apply_firmware(tp);
3505
hayeswang41f44d12013-04-01 22:23:36 +00003506 rtl_writephy(tp, 0x1f, 0x0a46);
3507 if (rtl_readphy(tp, 0x10) & 0x0100) {
3508 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003509 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003510 } else {
3511 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003512 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003513 }
Hayes Wangc5583862012-07-02 17:23:22 +08003514
hayeswang41f44d12013-04-01 22:23:36 +00003515 rtl_writephy(tp, 0x1f, 0x0a46);
3516 if (rtl_readphy(tp, 0x13) & 0x0100) {
3517 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003519 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003520 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003521 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003522 }
Hayes Wangc5583862012-07-02 17:23:22 +08003523
hayeswang41f44d12013-04-01 22:23:36 +00003524 /* Enable PHY auto speed down */
3525 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003526 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003527
hayeswangfe7524c2013-04-01 22:23:37 +00003528 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003529 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003530 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003531 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003532 rtl_writephy(tp, 0x1f, 0x0a43);
3533 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003534 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3535 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003536
hayeswang41f44d12013-04-01 22:23:36 +00003537 /* EEE auto-fallback function */
3538 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003540
hayeswang41f44d12013-04-01 22:23:36 +00003541 /* Enable UC LPF tune function */
3542 rtl_writephy(tp, 0x1f, 0x0a43);
3543 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003544 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003545
3546 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003547 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003548
hayeswangfe7524c2013-04-01 22:23:37 +00003549 /* Improve SWR Efficiency */
3550 rtl_writephy(tp, 0x1f, 0x0bcd);
3551 rtl_writephy(tp, 0x14, 0x5065);
3552 rtl_writephy(tp, 0x14, 0xd065);
3553 rtl_writephy(tp, 0x1f, 0x0bc8);
3554 rtl_writephy(tp, 0x11, 0x5655);
3555 rtl_writephy(tp, 0x1f, 0x0bcd);
3556 rtl_writephy(tp, 0x14, 0x1065);
3557 rtl_writephy(tp, 0x14, 0x9065);
3558 rtl_writephy(tp, 0x14, 0x1065);
3559
David Chang1bac1072013-11-27 15:48:36 +08003560 /* Check ALDPS bit, disable it if enabled */
3561 rtl_writephy(tp, 0x1f, 0x0a43);
3562 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003563 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003564
hayeswang41f44d12013-04-01 22:23:36 +00003565 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003566}
3567
hayeswang57538c42013-04-01 22:23:40 +00003568static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3569{
3570 rtl_apply_firmware(tp);
3571}
3572
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003573static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3574{
3575 u16 dout_tapbin;
3576 u32 data;
3577
3578 rtl_apply_firmware(tp);
3579
3580 /* CHN EST parameters adjust - giga master */
3581 rtl_writephy(tp, 0x1f, 0x0a43);
3582 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003583 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003584 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003585 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003586 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003587 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003588 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003589 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003590 rtl_writephy(tp, 0x1f, 0x0000);
3591
3592 /* CHN EST parameters adjust - giga slave */
3593 rtl_writephy(tp, 0x1f, 0x0a43);
3594 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003596 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003598 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003599 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003600 rtl_writephy(tp, 0x1f, 0x0000);
3601
3602 /* CHN EST parameters adjust - fnet */
3603 rtl_writephy(tp, 0x1f, 0x0a43);
3604 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003605 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003606 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003607 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003608 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003609 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003610 rtl_writephy(tp, 0x1f, 0x0000);
3611
3612 /* enable R-tune & PGA-retune function */
3613 dout_tapbin = 0;
3614 rtl_writephy(tp, 0x1f, 0x0a46);
3615 data = rtl_readphy(tp, 0x13);
3616 data &= 3;
3617 data <<= 2;
3618 dout_tapbin |= data;
3619 data = rtl_readphy(tp, 0x12);
3620 data &= 0xc000;
3621 data >>= 14;
3622 dout_tapbin |= data;
3623 dout_tapbin = ~(dout_tapbin^0x08);
3624 dout_tapbin <<= 12;
3625 dout_tapbin &= 0xf000;
3626 rtl_writephy(tp, 0x1f, 0x0a43);
3627 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003628 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003629 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003630 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003631 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003632 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003633 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003634 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003635
3636 rtl_writephy(tp, 0x1f, 0x0a43);
3637 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003638 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003639 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003640 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003641 rtl_writephy(tp, 0x1f, 0x0000);
3642
3643 /* enable GPHY 10M */
3644 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003646 rtl_writephy(tp, 0x1f, 0x0000);
3647
3648 /* SAR ADC performance */
3649 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003650 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003651 rtl_writephy(tp, 0x1f, 0x0000);
3652
3653 rtl_writephy(tp, 0x1f, 0x0a43);
3654 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003655 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003656 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003657 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003658 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003659 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003660 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003661 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003662 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003663 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003664 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003665 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003666 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003667 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003668 rtl_writephy(tp, 0x1f, 0x0000);
3669
3670 /* disable phy pfm mode */
3671 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003672 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003673 rtl_writephy(tp, 0x1f, 0x0000);
3674
3675 /* Check ALDPS bit, disable it if enabled */
3676 rtl_writephy(tp, 0x1f, 0x0a43);
3677 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003678 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003679
3680 rtl_writephy(tp, 0x1f, 0x0000);
3681}
3682
3683static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3684{
3685 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3686 u16 rlen;
3687 u32 data;
3688
3689 rtl_apply_firmware(tp);
3690
3691 /* CHIN EST parameter update */
3692 rtl_writephy(tp, 0x1f, 0x0a43);
3693 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003694 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003695 rtl_writephy(tp, 0x1f, 0x0000);
3696
3697 /* enable R-tune & PGA-retune function */
3698 rtl_writephy(tp, 0x1f, 0x0a43);
3699 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003700 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003701 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003702 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003703 rtl_writephy(tp, 0x1f, 0x0000);
3704
3705 /* enable GPHY 10M */
3706 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003708 rtl_writephy(tp, 0x1f, 0x0000);
3709
3710 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3711 data = r8168_mac_ocp_read(tp, 0xdd02);
3712 ioffset_p3 = ((data & 0x80)>>7);
3713 ioffset_p3 <<= 3;
3714
3715 data = r8168_mac_ocp_read(tp, 0xdd00);
3716 ioffset_p3 |= ((data & (0xe000))>>13);
3717 ioffset_p2 = ((data & (0x1e00))>>9);
3718 ioffset_p1 = ((data & (0x01e0))>>5);
3719 ioffset_p0 = ((data & 0x0010)>>4);
3720 ioffset_p0 <<= 3;
3721 ioffset_p0 |= (data & (0x07));
3722 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3723
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003724 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003725 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003726 rtl_writephy(tp, 0x1f, 0x0bcf);
3727 rtl_writephy(tp, 0x16, data);
3728 rtl_writephy(tp, 0x1f, 0x0000);
3729 }
3730
3731 /* Modify rlen (TX LPF corner frequency) level */
3732 rtl_writephy(tp, 0x1f, 0x0bcd);
3733 data = rtl_readphy(tp, 0x16);
3734 data &= 0x000f;
3735 rlen = 0;
3736 if (data > 3)
3737 rlen = data - 3;
3738 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3739 rtl_writephy(tp, 0x17, data);
3740 rtl_writephy(tp, 0x1f, 0x0bcd);
3741 rtl_writephy(tp, 0x1f, 0x0000);
3742
3743 /* disable phy pfm mode */
3744 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003745 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003746 rtl_writephy(tp, 0x1f, 0x0000);
3747
3748 /* Check ALDPS bit, disable it if enabled */
3749 rtl_writephy(tp, 0x1f, 0x0a43);
3750 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003751 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003752
3753 rtl_writephy(tp, 0x1f, 0x0000);
3754}
3755
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003756static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3757{
3758 /* Enable PHY auto speed down */
3759 rtl_writephy(tp, 0x1f, 0x0a44);
3760 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3761 rtl_writephy(tp, 0x1f, 0x0000);
3762
3763 /* patch 10M & ALDPS */
3764 rtl_writephy(tp, 0x1f, 0x0bcc);
3765 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3766 rtl_writephy(tp, 0x1f, 0x0a44);
3767 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3768 rtl_writephy(tp, 0x1f, 0x0a43);
3769 rtl_writephy(tp, 0x13, 0x8084);
3770 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3771 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3772 rtl_writephy(tp, 0x1f, 0x0000);
3773
3774 /* Enable EEE auto-fallback function */
3775 rtl_writephy(tp, 0x1f, 0x0a4b);
3776 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3777 rtl_writephy(tp, 0x1f, 0x0000);
3778
3779 /* Enable UC LPF tune function */
3780 rtl_writephy(tp, 0x1f, 0x0a43);
3781 rtl_writephy(tp, 0x13, 0x8012);
3782 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3783 rtl_writephy(tp, 0x1f, 0x0000);
3784
3785 /* set rg_sel_sdm_rate */
3786 rtl_writephy(tp, 0x1f, 0x0c42);
3787 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3788 rtl_writephy(tp, 0x1f, 0x0000);
3789
3790 /* Check ALDPS bit, disable it if enabled */
3791 rtl_writephy(tp, 0x1f, 0x0a43);
3792 if (rtl_readphy(tp, 0x10) & 0x0004)
3793 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3794
3795 rtl_writephy(tp, 0x1f, 0x0000);
3796}
3797
3798static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3799{
3800 /* patch 10M & ALDPS */
3801 rtl_writephy(tp, 0x1f, 0x0bcc);
3802 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3803 rtl_writephy(tp, 0x1f, 0x0a44);
3804 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3805 rtl_writephy(tp, 0x1f, 0x0a43);
3806 rtl_writephy(tp, 0x13, 0x8084);
3807 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3808 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3809 rtl_writephy(tp, 0x1f, 0x0000);
3810
3811 /* Enable UC LPF tune function */
3812 rtl_writephy(tp, 0x1f, 0x0a43);
3813 rtl_writephy(tp, 0x13, 0x8012);
3814 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3815 rtl_writephy(tp, 0x1f, 0x0000);
3816
3817 /* Set rg_sel_sdm_rate */
3818 rtl_writephy(tp, 0x1f, 0x0c42);
3819 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3820 rtl_writephy(tp, 0x1f, 0x0000);
3821
3822 /* Channel estimation parameters */
3823 rtl_writephy(tp, 0x1f, 0x0a43);
3824 rtl_writephy(tp, 0x13, 0x80f3);
3825 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3826 rtl_writephy(tp, 0x13, 0x80f0);
3827 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3828 rtl_writephy(tp, 0x13, 0x80ef);
3829 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3830 rtl_writephy(tp, 0x13, 0x80f6);
3831 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3832 rtl_writephy(tp, 0x13, 0x80ec);
3833 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3834 rtl_writephy(tp, 0x13, 0x80ed);
3835 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3836 rtl_writephy(tp, 0x13, 0x80f2);
3837 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3838 rtl_writephy(tp, 0x13, 0x80f4);
3839 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3840 rtl_writephy(tp, 0x1f, 0x0a43);
3841 rtl_writephy(tp, 0x13, 0x8110);
3842 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3843 rtl_writephy(tp, 0x13, 0x810f);
3844 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3845 rtl_writephy(tp, 0x13, 0x8111);
3846 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3847 rtl_writephy(tp, 0x13, 0x8113);
3848 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3849 rtl_writephy(tp, 0x13, 0x8115);
3850 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3851 rtl_writephy(tp, 0x13, 0x810e);
3852 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3853 rtl_writephy(tp, 0x13, 0x810c);
3854 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3855 rtl_writephy(tp, 0x13, 0x810b);
3856 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3857 rtl_writephy(tp, 0x1f, 0x0a43);
3858 rtl_writephy(tp, 0x13, 0x80d1);
3859 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3860 rtl_writephy(tp, 0x13, 0x80cd);
3861 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3862 rtl_writephy(tp, 0x13, 0x80d3);
3863 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3864 rtl_writephy(tp, 0x13, 0x80d5);
3865 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3866 rtl_writephy(tp, 0x13, 0x80d7);
3867 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3868
3869 /* Force PWM-mode */
3870 rtl_writephy(tp, 0x1f, 0x0bcd);
3871 rtl_writephy(tp, 0x14, 0x5065);
3872 rtl_writephy(tp, 0x14, 0xd065);
3873 rtl_writephy(tp, 0x1f, 0x0bc8);
3874 rtl_writephy(tp, 0x12, 0x00ed);
3875 rtl_writephy(tp, 0x1f, 0x0bcd);
3876 rtl_writephy(tp, 0x14, 0x1065);
3877 rtl_writephy(tp, 0x14, 0x9065);
3878 rtl_writephy(tp, 0x14, 0x1065);
3879 rtl_writephy(tp, 0x1f, 0x0000);
3880
3881 /* Check ALDPS bit, disable it if enabled */
3882 rtl_writephy(tp, 0x1f, 0x0a43);
3883 if (rtl_readphy(tp, 0x10) & 0x0004)
3884 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3885
3886 rtl_writephy(tp, 0x1f, 0x0000);
3887}
3888
françois romieu4da19632011-01-03 15:07:55 +00003889static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003890{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003891 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003892 { 0x1f, 0x0003 },
3893 { 0x08, 0x441d },
3894 { 0x01, 0x9100 },
3895 { 0x1f, 0x0000 }
3896 };
3897
françois romieu4da19632011-01-03 15:07:55 +00003898 rtl_writephy(tp, 0x1f, 0x0000);
3899 rtl_patchphy(tp, 0x11, 1 << 12);
3900 rtl_patchphy(tp, 0x19, 1 << 13);
3901 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003902
françois romieu4da19632011-01-03 15:07:55 +00003903 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003904}
3905
Hayes Wang5a5e4442011-02-22 17:26:21 +08003906static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3907{
3908 static const struct phy_reg phy_reg_init[] = {
3909 { 0x1f, 0x0005 },
3910 { 0x1a, 0x0000 },
3911 { 0x1f, 0x0000 },
3912
3913 { 0x1f, 0x0004 },
3914 { 0x1c, 0x0000 },
3915 { 0x1f, 0x0000 },
3916
3917 { 0x1f, 0x0001 },
3918 { 0x15, 0x7701 },
3919 { 0x1f, 0x0000 }
3920 };
3921
3922 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003923 rtl_writephy(tp, 0x1f, 0x0000);
3924 rtl_writephy(tp, 0x18, 0x0310);
3925 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003926
François Romieu953a12c2011-04-24 17:38:48 +02003927 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003928
3929 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3930}
3931
Hayes Wang7e18dca2012-03-30 14:33:02 +08003932static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3933{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003934 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003935 rtl_writephy(tp, 0x1f, 0x0000);
3936 rtl_writephy(tp, 0x18, 0x0310);
3937 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003938
3939 rtl_apply_firmware(tp);
3940
3941 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003942 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003943 rtl_writephy(tp, 0x1f, 0x0004);
3944 rtl_writephy(tp, 0x10, 0x401f);
3945 rtl_writephy(tp, 0x19, 0x7030);
3946 rtl_writephy(tp, 0x1f, 0x0000);
3947}
3948
Hayes Wang5598bfe2012-07-02 17:23:21 +08003949static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3950{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003951 static const struct phy_reg phy_reg_init[] = {
3952 { 0x1f, 0x0004 },
3953 { 0x10, 0xc07f },
3954 { 0x19, 0x7030 },
3955 { 0x1f, 0x0000 }
3956 };
3957
3958 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003959 rtl_writephy(tp, 0x1f, 0x0000);
3960 rtl_writephy(tp, 0x18, 0x0310);
3961 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003962
3963 rtl_apply_firmware(tp);
3964
Francois Romieufdf6fc02012-07-06 22:40:38 +02003965 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003966 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3967
Francois Romieufdf6fc02012-07-06 22:40:38 +02003968 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003969}
3970
Francois Romieu5615d9f2007-08-17 17:50:46 +02003971static void rtl_hw_phy_config(struct net_device *dev)
3972{
3973 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003974
3975 rtl8169_print_mac_version(tp);
3976
3977 switch (tp->mac_version) {
3978 case RTL_GIGA_MAC_VER_01:
3979 break;
3980 case RTL_GIGA_MAC_VER_02:
3981 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003982 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003983 break;
3984 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003985 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003986 break;
françois romieu2e9558562009-08-10 19:44:19 +00003987 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003988 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003989 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003990 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003991 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003992 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003993 case RTL_GIGA_MAC_VER_07:
3994 case RTL_GIGA_MAC_VER_08:
3995 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003996 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003997 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003998 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003999 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004000 break;
4001 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004002 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004003 break;
4004 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004005 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004006 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004007 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004008 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004009 break;
4010 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004011 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004012 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004013 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004014 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004015 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004016 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004017 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004018 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004019 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004020 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004021 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004022 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004023 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004024 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004025 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004026 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004027 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004028 break;
4029 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004030 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004031 break;
4032 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004033 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004034 break;
françois romieue6de30d2011-01-03 15:08:37 +00004035 case RTL_GIGA_MAC_VER_28:
4036 rtl8168d_4_hw_phy_config(tp);
4037 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004038 case RTL_GIGA_MAC_VER_29:
4039 case RTL_GIGA_MAC_VER_30:
4040 rtl8105e_hw_phy_config(tp);
4041 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004042 case RTL_GIGA_MAC_VER_31:
4043 /* None. */
4044 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004045 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004046 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004047 rtl8168e_1_hw_phy_config(tp);
4048 break;
4049 case RTL_GIGA_MAC_VER_34:
4050 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004051 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004052 case RTL_GIGA_MAC_VER_35:
4053 rtl8168f_1_hw_phy_config(tp);
4054 break;
4055 case RTL_GIGA_MAC_VER_36:
4056 rtl8168f_2_hw_phy_config(tp);
4057 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004058
Hayes Wang7e18dca2012-03-30 14:33:02 +08004059 case RTL_GIGA_MAC_VER_37:
4060 rtl8402_hw_phy_config(tp);
4061 break;
4062
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004063 case RTL_GIGA_MAC_VER_38:
4064 rtl8411_hw_phy_config(tp);
4065 break;
4066
Hayes Wang5598bfe2012-07-02 17:23:21 +08004067 case RTL_GIGA_MAC_VER_39:
4068 rtl8106e_hw_phy_config(tp);
4069 break;
4070
Hayes Wangc5583862012-07-02 17:23:22 +08004071 case RTL_GIGA_MAC_VER_40:
4072 rtl8168g_1_hw_phy_config(tp);
4073 break;
hayeswang57538c42013-04-01 22:23:40 +00004074 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004075 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004076 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004077 rtl8168g_2_hw_phy_config(tp);
4078 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004079 case RTL_GIGA_MAC_VER_45:
4080 case RTL_GIGA_MAC_VER_47:
4081 rtl8168h_1_hw_phy_config(tp);
4082 break;
4083 case RTL_GIGA_MAC_VER_46:
4084 case RTL_GIGA_MAC_VER_48:
4085 rtl8168h_2_hw_phy_config(tp);
4086 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004087
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004088 case RTL_GIGA_MAC_VER_49:
4089 rtl8168ep_1_hw_phy_config(tp);
4090 break;
4091 case RTL_GIGA_MAC_VER_50:
4092 case RTL_GIGA_MAC_VER_51:
4093 rtl8168ep_2_hw_phy_config(tp);
4094 break;
4095
Hayes Wangc5583862012-07-02 17:23:22 +08004096 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004097 default:
4098 break;
4099 }
4100}
4101
Francois Romieuda78dbf2012-01-26 14:18:23 +01004102static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4103{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004104 if (!test_and_set_bit(flag, tp->wk.flags))
4105 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004106}
4107
David S. Miller8decf862011-09-22 03:23:13 -04004108static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4109{
David S. Miller8decf862011-09-22 03:23:13 -04004110 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004111 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004112}
4113
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004114static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004115{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004116 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004117
Marcus Sundberg773328942008-07-10 21:28:08 +02004118 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004119 netif_dbg(tp, drv, dev,
4120 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004121 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004122 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004123
Francois Romieu6dccd162007-02-13 23:38:05 +01004124 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4125
4126 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4127 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004128
Francois Romieubcf0bf92006-07-26 23:14:13 +02004129 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004130 netif_dbg(tp, drv, dev,
4131 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004132 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004133 netif_dbg(tp, drv, dev,
4134 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004135 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004136 }
4137
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004138 /* We may have called phy_speed_down before */
4139 phy_speed_up(dev->phydev);
4140
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004141 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004142}
4143
Francois Romieu773d2022007-01-31 23:47:43 +01004144static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4145{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004146 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004147
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004148 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004149
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004150 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4151 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004152
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004153 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4154 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004155
françois romieu9ecb9aa2012-12-07 11:20:21 +00004156 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4157 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004158
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004159 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004160
Francois Romieuda78dbf2012-01-26 14:18:23 +01004161 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004162}
4163
4164static int rtl_set_mac_address(struct net_device *dev, void *p)
4165{
4166 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004167 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004168 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004169
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004170 ret = eth_mac_addr(dev, p);
4171 if (ret)
4172 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004173
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004174 pm_runtime_get_noresume(d);
4175
4176 if (pm_runtime_active(d))
4177 rtl_rar_set(tp, dev->dev_addr);
4178
4179 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004180
4181 return 0;
4182}
4183
Heiner Kallweite3972862018-06-29 08:07:04 +02004184static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004185{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004186 if (!netif_running(dev))
4187 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004188
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004189 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004190}
4191
Bill Pembertonbaf63292012-12-03 09:23:28 -05004192static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004193{
4194 struct mdio_ops *ops = &tp->mdio_ops;
4195
4196 switch (tp->mac_version) {
4197 case RTL_GIGA_MAC_VER_27:
4198 ops->write = r8168dp_1_mdio_write;
4199 ops->read = r8168dp_1_mdio_read;
4200 break;
françois romieue6de30d2011-01-03 15:08:37 +00004201 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004202 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004203 ops->write = r8168dp_2_mdio_write;
4204 ops->read = r8168dp_2_mdio_read;
4205 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004206 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004207 ops->write = r8168g_mdio_write;
4208 ops->read = r8168g_mdio_read;
4209 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004210 default:
4211 ops->write = r8169_mdio_write;
4212 ops->read = r8169_mdio_read;
4213 break;
4214 }
4215}
4216
David S. Miller1805b2f2011-10-24 18:18:09 -04004217static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4218{
David S. Miller1805b2f2011-10-24 18:18:09 -04004219 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004220 case RTL_GIGA_MAC_VER_25:
4221 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004222 case RTL_GIGA_MAC_VER_29:
4223 case RTL_GIGA_MAC_VER_30:
4224 case RTL_GIGA_MAC_VER_32:
4225 case RTL_GIGA_MAC_VER_33:
4226 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004227 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004228 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004229 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4230 break;
4231 default:
4232 break;
4233 }
4234}
4235
4236static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4237{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004238 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004239 return false;
4240
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004241 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004242 rtl_wol_suspend_quirk(tp);
4243
4244 return true;
4245}
4246
françois romieu065c27c2011-01-03 15:08:12 +00004247static void r8168_pll_power_down(struct rtl8169_private *tp)
4248{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004249 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004250 return;
4251
hayeswang01dc7fe2011-03-21 01:50:28 +00004252 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4253 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004254 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004255
David S. Miller1805b2f2011-10-24 18:18:09 -04004256 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004257 return;
françois romieu065c27c2011-01-03 15:08:12 +00004258
françois romieu065c27c2011-01-03 15:08:12 +00004259 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004260 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004261 case RTL_GIGA_MAC_VER_37:
4262 case RTL_GIGA_MAC_VER_39:
4263 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004264 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004265 case RTL_GIGA_MAC_VER_45:
4266 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004267 case RTL_GIGA_MAC_VER_47:
4268 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004269 case RTL_GIGA_MAC_VER_50:
4270 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004271 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004272 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004273 case RTL_GIGA_MAC_VER_40:
4274 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004275 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004276 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004277 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004278 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004279 break;
françois romieu065c27c2011-01-03 15:08:12 +00004280 }
4281}
4282
4283static void r8168_pll_power_up(struct rtl8169_private *tp)
4284{
françois romieu065c27c2011-01-03 15:08:12 +00004285 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004286 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004287 case RTL_GIGA_MAC_VER_37:
4288 case RTL_GIGA_MAC_VER_39:
4289 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004290 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004291 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004292 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004293 case RTL_GIGA_MAC_VER_45:
4294 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004295 case RTL_GIGA_MAC_VER_47:
4296 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004297 case RTL_GIGA_MAC_VER_50:
4298 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004299 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004300 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004301 case RTL_GIGA_MAC_VER_40:
4302 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004303 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004304 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004305 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004306 0x00000000, ERIAR_EXGMAC);
4307 break;
françois romieu065c27c2011-01-03 15:08:12 +00004308 }
4309
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004310 phy_resume(tp->dev->phydev);
4311 /* give MAC/PHY some time to resume */
4312 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004313}
4314
françois romieu065c27c2011-01-03 15:08:12 +00004315static void rtl_pll_power_down(struct rtl8169_private *tp)
4316{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004317 switch (tp->mac_version) {
4318 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4319 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4320 break;
4321 default:
4322 r8168_pll_power_down(tp);
4323 }
françois romieu065c27c2011-01-03 15:08:12 +00004324}
4325
4326static void rtl_pll_power_up(struct rtl8169_private *tp)
4327{
françois romieu065c27c2011-01-03 15:08:12 +00004328 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004329 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4330 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004331 break;
françois romieu065c27c2011-01-03 15:08:12 +00004332 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004333 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004334 }
4335}
4336
Hayes Wange542a222011-07-06 15:58:04 +08004337static void rtl_init_rxcfg(struct rtl8169_private *tp)
4338{
Hayes Wange542a222011-07-06 15:58:04 +08004339 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004340 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4341 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004342 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004343 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004344 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004345 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004346 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004347 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004348 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004349 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004350 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004351 break;
Hayes Wange542a222011-07-06 15:58:04 +08004352 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004353 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004354 break;
4355 }
4356}
4357
Hayes Wang92fc43b2011-07-06 15:58:03 +08004358static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4359{
Timo Teräs9fba0812013-01-15 21:01:24 +00004360 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004361}
4362
Francois Romieud58d46b2011-05-03 16:38:29 +02004363static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4364{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004365 if (tp->jumbo_ops.enable) {
4366 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4367 tp->jumbo_ops.enable(tp);
4368 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4369 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004370}
4371
4372static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4373{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004374 if (tp->jumbo_ops.disable) {
4375 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4376 tp->jumbo_ops.disable(tp);
4377 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4378 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004379}
4380
4381static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4382{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004383 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4384 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004385 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004386}
4387
4388static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4389{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004390 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4391 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004392 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004393}
4394
4395static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4396{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004397 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004398}
4399
4400static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4401{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004402 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004403}
4404
4405static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4406{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004407 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4408 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4409 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004410 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004411}
4412
4413static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4414{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004415 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4416 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4417 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004418 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004419}
4420
4421static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4422{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004423 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004424 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004425}
4426
4427static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4428{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004429 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004430 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004431}
4432
4433static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4434{
Francois Romieud58d46b2011-05-03 16:38:29 +02004435 r8168b_0_hw_jumbo_enable(tp);
4436
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004437 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004438}
4439
4440static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4441{
Francois Romieud58d46b2011-05-03 16:38:29 +02004442 r8168b_0_hw_jumbo_disable(tp);
4443
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004444 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004445}
4446
Bill Pembertonbaf63292012-12-03 09:23:28 -05004447static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004448{
4449 struct jumbo_ops *ops = &tp->jumbo_ops;
4450
4451 switch (tp->mac_version) {
4452 case RTL_GIGA_MAC_VER_11:
4453 ops->disable = r8168b_0_hw_jumbo_disable;
4454 ops->enable = r8168b_0_hw_jumbo_enable;
4455 break;
4456 case RTL_GIGA_MAC_VER_12:
4457 case RTL_GIGA_MAC_VER_17:
4458 ops->disable = r8168b_1_hw_jumbo_disable;
4459 ops->enable = r8168b_1_hw_jumbo_enable;
4460 break;
4461 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4462 case RTL_GIGA_MAC_VER_19:
4463 case RTL_GIGA_MAC_VER_20:
4464 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4465 case RTL_GIGA_MAC_VER_22:
4466 case RTL_GIGA_MAC_VER_23:
4467 case RTL_GIGA_MAC_VER_24:
4468 case RTL_GIGA_MAC_VER_25:
4469 case RTL_GIGA_MAC_VER_26:
4470 ops->disable = r8168c_hw_jumbo_disable;
4471 ops->enable = r8168c_hw_jumbo_enable;
4472 break;
4473 case RTL_GIGA_MAC_VER_27:
4474 case RTL_GIGA_MAC_VER_28:
4475 ops->disable = r8168dp_hw_jumbo_disable;
4476 ops->enable = r8168dp_hw_jumbo_enable;
4477 break;
4478 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4479 case RTL_GIGA_MAC_VER_32:
4480 case RTL_GIGA_MAC_VER_33:
4481 case RTL_GIGA_MAC_VER_34:
4482 ops->disable = r8168e_hw_jumbo_disable;
4483 ops->enable = r8168e_hw_jumbo_enable;
4484 break;
4485
4486 /*
4487 * No action needed for jumbo frames with 8169.
4488 * No jumbo for 810x at all.
4489 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004490 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004491 default:
4492 ops->disable = NULL;
4493 ops->enable = NULL;
4494 break;
4495 }
4496}
4497
Francois Romieuffc46952012-07-06 14:19:23 +02004498DECLARE_RTL_COND(rtl_chipcmd_cond)
4499{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004500 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004501}
4502
Francois Romieu6f43adc2011-04-29 15:05:51 +02004503static void rtl_hw_reset(struct rtl8169_private *tp)
4504{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004505 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004506
Francois Romieuffc46952012-07-06 14:19:23 +02004507 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004508}
4509
Francois Romieub6ffd972011-06-17 17:00:05 +02004510static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4511{
4512 struct rtl_fw *rtl_fw;
4513 const char *name;
4514 int rc = -ENOMEM;
4515
4516 name = rtl_lookup_firmware_name(tp);
4517 if (!name)
4518 goto out_no_firmware;
4519
4520 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4521 if (!rtl_fw)
4522 goto err_warn;
4523
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004524 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004525 if (rc < 0)
4526 goto err_free;
4527
Francois Romieufd112f22011-06-18 00:10:29 +02004528 rc = rtl_check_firmware(tp, rtl_fw);
4529 if (rc < 0)
4530 goto err_release_firmware;
4531
Francois Romieub6ffd972011-06-17 17:00:05 +02004532 tp->rtl_fw = rtl_fw;
4533out:
4534 return;
4535
Francois Romieufd112f22011-06-18 00:10:29 +02004536err_release_firmware:
4537 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004538err_free:
4539 kfree(rtl_fw);
4540err_warn:
4541 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4542 name, rc);
4543out_no_firmware:
4544 tp->rtl_fw = NULL;
4545 goto out;
4546}
4547
François Romieu953a12c2011-04-24 17:38:48 +02004548static void rtl_request_firmware(struct rtl8169_private *tp)
4549{
Francois Romieub6ffd972011-06-17 17:00:05 +02004550 if (IS_ERR(tp->rtl_fw))
4551 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004552}
4553
Hayes Wang92fc43b2011-07-06 15:58:03 +08004554static void rtl_rx_close(struct rtl8169_private *tp)
4555{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004556 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004557}
4558
Francois Romieuffc46952012-07-06 14:19:23 +02004559DECLARE_RTL_COND(rtl_npq_cond)
4560{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004561 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004562}
4563
4564DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4565{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004566 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004567}
4568
françois romieue6de30d2011-01-03 15:08:37 +00004569static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570{
4571 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004572 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004573
Hayes Wang92fc43b2011-07-06 15:58:03 +08004574 rtl_rx_close(tp);
4575
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004576 switch (tp->mac_version) {
4577 case RTL_GIGA_MAC_VER_27:
4578 case RTL_GIGA_MAC_VER_28:
4579 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004580 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004581 break;
4582 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4583 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004584 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004585 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004586 break;
4587 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004588 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004589 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004590 break;
françois romieue6de30d2011-01-03 15:08:37 +00004591 }
4592
Hayes Wang92fc43b2011-07-06 15:58:03 +08004593 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004594}
4595
Francois Romieu7f796d832007-06-11 23:04:41 +02004596static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004597{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004598 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004599 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004600 (InterFrameGap << TxInterFrameGapShift));
4601}
4602
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004603static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004604{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004605 /* Low hurts. Let's disable the filtering. */
4606 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004607}
4608
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004609static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004610{
4611 /*
4612 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4613 * register to be written before TxDescAddrLow to work.
4614 * Switching from MMIO to I/O access fixes the issue as well.
4615 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004616 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4617 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4618 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4619 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004620}
4621
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004622static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004623{
Francois Romieu37441002011-06-17 22:58:54 +02004624 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004625 u32 mac_version;
4626 u32 clk;
4627 u32 val;
4628 } cfg2_info [] = {
4629 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4630 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4631 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4632 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004633 };
4634 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004635 unsigned int i;
4636 u32 clk;
4637
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004638 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004639 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004640 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004641 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004642 break;
4643 }
4644 }
4645}
4646
Francois Romieue6b763e2012-03-08 09:35:39 +01004647static void rtl_set_rx_mode(struct net_device *dev)
4648{
4649 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004650 u32 mc_filter[2]; /* Multicast hash filter */
4651 int rx_mode;
4652 u32 tmp = 0;
4653
4654 if (dev->flags & IFF_PROMISC) {
4655 /* Unconditionally log net taps. */
4656 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4657 rx_mode =
4658 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4659 AcceptAllPhys;
4660 mc_filter[1] = mc_filter[0] = 0xffffffff;
4661 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4662 (dev->flags & IFF_ALLMULTI)) {
4663 /* Too many to filter perfectly -- accept all multicasts. */
4664 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4665 mc_filter[1] = mc_filter[0] = 0xffffffff;
4666 } else {
4667 struct netdev_hw_addr *ha;
4668
4669 rx_mode = AcceptBroadcast | AcceptMyPhys;
4670 mc_filter[1] = mc_filter[0] = 0;
4671 netdev_for_each_mc_addr(ha, dev) {
4672 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4673 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4674 rx_mode |= AcceptMulticast;
4675 }
4676 }
4677
4678 if (dev->features & NETIF_F_RXALL)
4679 rx_mode |= (AcceptErr | AcceptRunt);
4680
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004681 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004682
4683 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4684 u32 data = mc_filter[0];
4685
4686 mc_filter[0] = swab32(mc_filter[1]);
4687 mc_filter[1] = swab32(data);
4688 }
4689
Nathan Walp04817762012-11-01 12:08:47 +00004690 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4691 mc_filter[1] = mc_filter[0] = 0xffffffff;
4692
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004693 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4694 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004695
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004696 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004697}
4698
Heiner Kallweit52f85602018-05-19 10:29:33 +02004699static void rtl_hw_start(struct rtl8169_private *tp)
4700{
4701 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4702
4703 tp->hw_start(tp);
4704
4705 rtl_set_rx_max_size(tp);
4706 rtl_set_rx_tx_desc_registers(tp);
4707 rtl_set_rx_tx_config_registers(tp);
4708 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4709
4710 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4711 RTL_R8(tp, IntrMask);
4712 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4713 rtl_set_rx_mode(tp->dev);
4714 /* no early-rx interrupts */
4715 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4716 rtl_irq_enable_all(tp);
4717}
4718
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004719static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004720{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004721 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004722 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004723
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004724 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004725
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004726 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004727
Francois Romieucecb5fd2011-04-01 10:21:07 +02004728 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4729 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004730 netif_dbg(tp, drv, tp->dev,
4731 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004732 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004733 }
4734
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004735 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004736
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004737 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004738
Linus Torvalds1da177e2005-04-16 15:20:36 -07004739 /*
4740 * Undocumented corner. Supposedly:
4741 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4742 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004743 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004744
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004745 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004746}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004747
Francois Romieuffc46952012-07-06 14:19:23 +02004748DECLARE_RTL_COND(rtl_csiar_cond)
4749{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004750 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004751}
4752
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004753static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004754{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004755 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4756
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004757 RTL_W32(tp, CSIDR, value);
4758 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004759 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004760
Francois Romieuffc46952012-07-06 14:19:23 +02004761 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004762}
4763
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004764static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004765{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004766 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4767
4768 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4769 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004770
Francois Romieuffc46952012-07-06 14:19:23 +02004771 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004772 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004773}
4774
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004775static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004776{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004777 struct pci_dev *pdev = tp->pci_dev;
4778 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004779
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004780 /* According to Realtek the value at config space address 0x070f
4781 * controls the L0s/L1 entrance latency. We try standard ECAM access
4782 * first and if it fails fall back to CSI.
4783 */
4784 if (pdev->cfg_size > 0x070f &&
4785 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4786 return;
4787
4788 netdev_notice_once(tp->dev,
4789 "No native access to PCI extended config space, falling back to CSI\n");
4790 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4791 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004792}
4793
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004794static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004795{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004796 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004797}
4798
4799struct ephy_info {
4800 unsigned int offset;
4801 u16 mask;
4802 u16 bits;
4803};
4804
Francois Romieufdf6fc02012-07-06 22:40:38 +02004805static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4806 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004807{
4808 u16 w;
4809
4810 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004811 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4812 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004813 e++;
4814 }
4815}
4816
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004817static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004818{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004819 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004820 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004821}
4822
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004823static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004824{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004825 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004826 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004827}
4828
hayeswangb51ecea2014-07-09 14:52:51 +08004829static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4830{
hayeswangb51ecea2014-07-09 14:52:51 +08004831 u8 data;
4832
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004833 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004834
4835 if (enable)
4836 data |= Rdy_to_L23;
4837 else
4838 data &= ~Rdy_to_L23;
4839
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004840 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004841}
4842
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004843static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4844{
4845 if (enable) {
4846 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4847 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4848 } else {
4849 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4850 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4851 }
4852}
4853
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004854static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004855{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004856 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004857
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004858 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004859 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004860
françois romieufaf1e782013-02-27 13:01:57 +00004861 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004862 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004863 PCI_EXP_DEVCTL_NOSNOOP_EN);
4864 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004865}
4866
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004867static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004868{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004869 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004870
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004871 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004872
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004873 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004874}
4875
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004876static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004877{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004878 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004879
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004880 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004881
françois romieufaf1e782013-02-27 13:01:57 +00004882 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004883 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004884
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004885 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004886
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004887 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004888 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004889}
4890
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004891static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004892{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004893 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004894 { 0x01, 0, 0x0001 },
4895 { 0x02, 0x0800, 0x1000 },
4896 { 0x03, 0, 0x0042 },
4897 { 0x06, 0x0080, 0x0000 },
4898 { 0x07, 0, 0x2000 }
4899 };
4900
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004901 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004902
Francois Romieufdf6fc02012-07-06 22:40:38 +02004903 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004904
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004905 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004906}
4907
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004908static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004909{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004910 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004911
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004912 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004913
françois romieufaf1e782013-02-27 13:01:57 +00004914 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004915 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004916
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004917 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004918 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004919}
4920
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004921static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004922{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004923 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004924
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004925 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004926
4927 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004928 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004929
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004930 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004931
françois romieufaf1e782013-02-27 13:01:57 +00004932 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004933 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004934
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004935 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004936 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004937}
4938
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004939static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004940{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004941 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004942 { 0x02, 0x0800, 0x1000 },
4943 { 0x03, 0, 0x0002 },
4944 { 0x06, 0x0080, 0x0000 }
4945 };
4946
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004947 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004948
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004949 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004950
Francois Romieufdf6fc02012-07-06 22:40:38 +02004951 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004952
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004953 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004954}
4955
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004956static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004957{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004958 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004959 { 0x01, 0, 0x0001 },
4960 { 0x03, 0x0400, 0x0220 }
4961 };
4962
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004963 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004964
Francois Romieufdf6fc02012-07-06 22:40:38 +02004965 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004966
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004967 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004968}
4969
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004970static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004971{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004972 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004973}
4974
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004975static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004976{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004977 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004978
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004979 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004980}
4981
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004982static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004983{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004984 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004985
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004986 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004987
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004988 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004989
françois romieufaf1e782013-02-27 13:01:57 +00004990 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004991 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004992
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004993 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004994 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004995}
4996
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004997static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004998{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004999 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005000
françois romieufaf1e782013-02-27 13:01:57 +00005001 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005002 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005003
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005004 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005005
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005006 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005007}
5008
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005009static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005010{
5011 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005012 { 0x0b, 0x0000, 0x0048 },
5013 { 0x19, 0x0020, 0x0050 },
5014 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005015 };
françois romieue6de30d2011-01-03 15:08:37 +00005016
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005017 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005018
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005019 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005020
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005021 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005022
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005023 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005024
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005025 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005026}
5027
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005028static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005029{
Hayes Wang70090422011-07-06 15:58:06 +08005030 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005031 { 0x00, 0x0200, 0x0100 },
5032 { 0x00, 0x0000, 0x0004 },
5033 { 0x06, 0x0002, 0x0001 },
5034 { 0x06, 0x0000, 0x0030 },
5035 { 0x07, 0x0000, 0x2000 },
5036 { 0x00, 0x0000, 0x0020 },
5037 { 0x03, 0x5800, 0x2000 },
5038 { 0x03, 0x0000, 0x0001 },
5039 { 0x01, 0x0800, 0x1000 },
5040 { 0x07, 0x0000, 0x4000 },
5041 { 0x1e, 0x0000, 0x2000 },
5042 { 0x19, 0xffff, 0xfe6c },
5043 { 0x0a, 0x0000, 0x0040 }
5044 };
5045
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005046 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005047
Francois Romieufdf6fc02012-07-06 22:40:38 +02005048 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005049
françois romieufaf1e782013-02-27 13:01:57 +00005050 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005051 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005052
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005053 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005054
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005055 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005056
5057 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005058 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5059 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005060
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005061 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005062}
5063
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005064static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005065{
5066 static const struct ephy_info e_info_8168e_2[] = {
5067 { 0x09, 0x0000, 0x0080 },
5068 { 0x19, 0x0000, 0x0224 }
5069 };
5070
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005071 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005072
Francois Romieufdf6fc02012-07-06 22:40:38 +02005073 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005074
françois romieufaf1e782013-02-27 13:01:57 +00005075 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005076 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005077
Francois Romieufdf6fc02012-07-06 22:40:38 +02005078 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5079 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5080 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5081 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5082 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5083 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005084 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5085 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005086
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005087 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005088
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005089 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005090
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005091 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5092 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005093
5094 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005095 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005096
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005097 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5098 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5099 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005100
5101 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005102}
5103
Hayes Wang5f886e02012-03-30 14:33:03 +08005104static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005105{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005106 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005107
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005108 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005109
Francois Romieufdf6fc02012-07-06 22:40:38 +02005110 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5111 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5112 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5113 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005114 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5115 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5116 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5117 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005118 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5119 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005120
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005121 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005122
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005123 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005124
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005125 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5126 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5127 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5128 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5129 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005130}
5131
Hayes Wang5f886e02012-03-30 14:33:03 +08005132static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5133{
Hayes Wang5f886e02012-03-30 14:33:03 +08005134 static const struct ephy_info e_info_8168f_1[] = {
5135 { 0x06, 0x00c0, 0x0020 },
5136 { 0x08, 0x0001, 0x0002 },
5137 { 0x09, 0x0000, 0x0080 },
5138 { 0x19, 0x0000, 0x0224 }
5139 };
5140
5141 rtl_hw_start_8168f(tp);
5142
Francois Romieufdf6fc02012-07-06 22:40:38 +02005143 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005144
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005145 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005146
5147 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005148 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005149}
5150
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005151static void rtl_hw_start_8411(struct rtl8169_private *tp)
5152{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005153 static const struct ephy_info e_info_8168f_1[] = {
5154 { 0x06, 0x00c0, 0x0020 },
5155 { 0x0f, 0xffff, 0x5200 },
5156 { 0x1e, 0x0000, 0x4000 },
5157 { 0x19, 0x0000, 0x0224 }
5158 };
5159
5160 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005161 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005162
Francois Romieufdf6fc02012-07-06 22:40:38 +02005163 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005164
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005165 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005166}
5167
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005168static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005169{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005170 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005171
Hayes Wangc5583862012-07-02 17:23:22 +08005172 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5173 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5174 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5175 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5176
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005177 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005178
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005179 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005180
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005181 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5182 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005183 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005184
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005185 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5186 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005187
5188 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5189 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5190
5191 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005192 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005193
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005194 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5195 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005196
5197 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005198}
5199
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005200static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5201{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005202 static const struct ephy_info e_info_8168g_1[] = {
5203 { 0x00, 0x0000, 0x0008 },
5204 { 0x0c, 0x37d0, 0x0820 },
5205 { 0x1e, 0x0000, 0x0001 },
5206 { 0x19, 0x8000, 0x0000 }
5207 };
5208
5209 rtl_hw_start_8168g(tp);
5210
5211 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005212 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005213 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005214 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005215}
5216
hayeswang57538c42013-04-01 22:23:40 +00005217static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5218{
hayeswang57538c42013-04-01 22:23:40 +00005219 static const struct ephy_info e_info_8168g_2[] = {
5220 { 0x00, 0x0000, 0x0008 },
5221 { 0x0c, 0x3df0, 0x0200 },
5222 { 0x19, 0xffff, 0xfc00 },
5223 { 0x1e, 0xffff, 0x20eb }
5224 };
5225
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005226 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005227
5228 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005229 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5230 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005231 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5232}
5233
hayeswang45dd95c2013-07-08 17:09:01 +08005234static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5235{
hayeswang45dd95c2013-07-08 17:09:01 +08005236 static const struct ephy_info e_info_8411_2[] = {
5237 { 0x00, 0x0000, 0x0008 },
5238 { 0x0c, 0x3df0, 0x0200 },
5239 { 0x0f, 0xffff, 0x5200 },
5240 { 0x19, 0x0020, 0x0000 },
5241 { 0x1e, 0x0000, 0x2000 }
5242 };
5243
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005244 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005245
5246 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005247 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005248 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005249 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005250}
5251
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005252static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5253{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005254 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005255 u32 data;
5256 static const struct ephy_info e_info_8168h_1[] = {
5257 { 0x1e, 0x0800, 0x0001 },
5258 { 0x1d, 0x0000, 0x0800 },
5259 { 0x05, 0xffff, 0x2089 },
5260 { 0x06, 0xffff, 0x5881 },
5261 { 0x04, 0xffff, 0x154a },
5262 { 0x01, 0xffff, 0x068b }
5263 };
5264
5265 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005266 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005267 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5268
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005269 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005270
5271 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5272 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5273 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5274 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5275
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005276 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005277
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005278 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005279
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005280 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5281 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005282
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005283 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005284
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005285 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005286
5287 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5288
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005289 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5290 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005291
5292 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5293 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5294
5295 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005296 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005298 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5299 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005300
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005301 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005302
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005303 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005304
5305 rtl_pcie_state_l2l3_enable(tp, false);
5306
5307 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005308 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005309 rtl_writephy(tp, 0x1f, 0x0000);
5310 if (rg_saw_cnt > 0) {
5311 u16 sw_cnt_1ms_ini;
5312
5313 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5314 sw_cnt_1ms_ini &= 0x0fff;
5315 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005316 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005317 data |= sw_cnt_1ms_ini;
5318 r8168_mac_ocp_write(tp, 0xd412, data);
5319 }
5320
5321 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005322 data &= ~0xf0;
5323 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005324 r8168_mac_ocp_write(tp, 0xe056, data);
5325
5326 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005327 data &= ~0x6000;
5328 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005329 r8168_mac_ocp_write(tp, 0xe052, data);
5330
5331 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005332 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005333 data |= 0x017f;
5334 r8168_mac_ocp_write(tp, 0xe0d6, data);
5335
5336 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005337 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005338 data |= 0x047f;
5339 r8168_mac_ocp_write(tp, 0xd420, data);
5340
5341 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5342 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5343 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5344 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005345
5346 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005347}
5348
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005349static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5350{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005351 rtl8168ep_stop_cmac(tp);
5352
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005353 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005354
5355 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5356 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5357 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5358 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5359
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005360 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005361
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005362 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005363
5364 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5365 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5366
5367 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5368
5369 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5370
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005371 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5372 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005373
5374 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5375 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5376
5377 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005378 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005379
5380 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5381
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005382 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005383
5384 rtl_pcie_state_l2l3_enable(tp, false);
5385}
5386
5387static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5388{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005389 static const struct ephy_info e_info_8168ep_1[] = {
5390 { 0x00, 0xffff, 0x10ab },
5391 { 0x06, 0xffff, 0xf030 },
5392 { 0x08, 0xffff, 0x2006 },
5393 { 0x0d, 0xffff, 0x1666 },
5394 { 0x0c, 0x3ff0, 0x0000 }
5395 };
5396
5397 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005398 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005399 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5400
5401 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005402
5403 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005404}
5405
5406static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5407{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005408 static const struct ephy_info e_info_8168ep_2[] = {
5409 { 0x00, 0xffff, 0x10a3 },
5410 { 0x19, 0xffff, 0xfc00 },
5411 { 0x1e, 0xffff, 0x20ea }
5412 };
5413
5414 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005415 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005416 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5417
5418 rtl_hw_start_8168ep(tp);
5419
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005420 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5421 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005422
5423 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005424}
5425
5426static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5427{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005428 u32 data;
5429 static const struct ephy_info e_info_8168ep_3[] = {
5430 { 0x00, 0xffff, 0x10a3 },
5431 { 0x19, 0xffff, 0x7c00 },
5432 { 0x1e, 0xffff, 0x20eb },
5433 { 0x0d, 0xffff, 0x1666 }
5434 };
5435
5436 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005437 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005438 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5439
5440 rtl_hw_start_8168ep(tp);
5441
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005442 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5443 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005444
5445 data = r8168_mac_ocp_read(tp, 0xd3e2);
5446 data &= 0xf000;
5447 data |= 0x0271;
5448 r8168_mac_ocp_write(tp, 0xd3e2, data);
5449
5450 data = r8168_mac_ocp_read(tp, 0xd3e4);
5451 data &= 0xff00;
5452 r8168_mac_ocp_write(tp, 0xd3e4, data);
5453
5454 data = r8168_mac_ocp_read(tp, 0xe860);
5455 data |= 0x0080;
5456 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005457
5458 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005459}
5460
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005461static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005462{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005463 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005464
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005465 tp->cp_cmd &= ~INTT_MASK;
5466 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005467 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005468
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005469 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005470
5471 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005472 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005473 tp->event_slow |= RxFIFOOver | PCSTimeout;
5474 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005475 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005476
Francois Romieu219a1e92008-06-28 11:58:39 +02005477 switch (tp->mac_version) {
5478 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005479 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005480 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005481
5482 case RTL_GIGA_MAC_VER_12:
5483 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005484 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005485 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005486
5487 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005488 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005489 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005490
5491 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005492 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005493 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005494
5495 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005496 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005497 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005498
Francois Romieu197ff762008-06-28 13:16:02 +02005499 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005500 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005501 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005502
Francois Romieu6fb07052008-06-29 11:54:28 +02005503 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005504 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005505 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005506
Francois Romieuef3386f2008-06-29 12:24:30 +02005507 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005508 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005509 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005510
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005511 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005512 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005513 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005514
Francois Romieu5b538df2008-07-20 16:22:45 +02005515 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005516 case RTL_GIGA_MAC_VER_26:
5517 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005518 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005519 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005520
françois romieue6de30d2011-01-03 15:08:37 +00005521 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005522 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005523 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005524
hayeswang4804b3b2011-03-21 01:50:29 +00005525 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005527 break;
5528
hayeswang01dc7fe2011-03-21 01:50:28 +00005529 case RTL_GIGA_MAC_VER_32:
5530 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005531 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005532 break;
5533 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005535 break;
françois romieue6de30d2011-01-03 15:08:37 +00005536
Hayes Wangc2218922011-09-06 16:55:18 +08005537 case RTL_GIGA_MAC_VER_35:
5538 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005539 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005540 break;
5541
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005542 case RTL_GIGA_MAC_VER_38:
5543 rtl_hw_start_8411(tp);
5544 break;
5545
Hayes Wangc5583862012-07-02 17:23:22 +08005546 case RTL_GIGA_MAC_VER_40:
5547 case RTL_GIGA_MAC_VER_41:
5548 rtl_hw_start_8168g_1(tp);
5549 break;
hayeswang57538c42013-04-01 22:23:40 +00005550 case RTL_GIGA_MAC_VER_42:
5551 rtl_hw_start_8168g_2(tp);
5552 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005553
hayeswang45dd95c2013-07-08 17:09:01 +08005554 case RTL_GIGA_MAC_VER_44:
5555 rtl_hw_start_8411_2(tp);
5556 break;
5557
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005558 case RTL_GIGA_MAC_VER_45:
5559 case RTL_GIGA_MAC_VER_46:
5560 rtl_hw_start_8168h_1(tp);
5561 break;
5562
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005563 case RTL_GIGA_MAC_VER_49:
5564 rtl_hw_start_8168ep_1(tp);
5565 break;
5566
5567 case RTL_GIGA_MAC_VER_50:
5568 rtl_hw_start_8168ep_2(tp);
5569 break;
5570
5571 case RTL_GIGA_MAC_VER_51:
5572 rtl_hw_start_8168ep_3(tp);
5573 break;
5574
Francois Romieu219a1e92008-06-28 11:58:39 +02005575 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005576 netif_err(tp, drv, tp->dev,
5577 "unknown chipset (mac_version = %d)\n",
5578 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005579 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005580 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005581}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005582
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005583static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005584{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005585 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005586 { 0x01, 0, 0x6e65 },
5587 { 0x02, 0, 0x091f },
5588 { 0x03, 0, 0xc2f9 },
5589 { 0x06, 0, 0xafb5 },
5590 { 0x07, 0, 0x0e00 },
5591 { 0x19, 0, 0xec80 },
5592 { 0x01, 0, 0x2e65 },
5593 { 0x01, 0, 0x6e65 }
5594 };
5595 u8 cfg1;
5596
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005597 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005598
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005599 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005600
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005601 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005602
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005603 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005604 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005605 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005606
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005607 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005608 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005609 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005610
Francois Romieufdf6fc02012-07-06 22:40:38 +02005611 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005612}
5613
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005614static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005615{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005616 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005617
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005618 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005619
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005620 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5621 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005622}
5623
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005624static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005625{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005626 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005627
Francois Romieufdf6fc02012-07-06 22:40:38 +02005628 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005629}
5630
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005631static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005632{
5633 static const struct ephy_info e_info_8105e_1[] = {
5634 { 0x07, 0, 0x4000 },
5635 { 0x19, 0, 0x0200 },
5636 { 0x19, 0, 0x0020 },
5637 { 0x1e, 0, 0x2000 },
5638 { 0x03, 0, 0x0001 },
5639 { 0x19, 0, 0x0100 },
5640 { 0x19, 0, 0x0004 },
5641 { 0x0a, 0, 0x0020 }
5642 };
5643
Francois Romieucecb5fd2011-04-01 10:21:07 +02005644 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005645 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005646
Francois Romieucecb5fd2011-04-01 10:21:07 +02005647 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005648 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005649
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005650 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5651 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005652
Francois Romieufdf6fc02012-07-06 22:40:38 +02005653 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005654
5655 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005656}
5657
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005658static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005659{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005660 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005661 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005662}
5663
Hayes Wang7e18dca2012-03-30 14:33:02 +08005664static void rtl_hw_start_8402(struct rtl8169_private *tp)
5665{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005666 static const struct ephy_info e_info_8402[] = {
5667 { 0x19, 0xffff, 0xff64 },
5668 { 0x1e, 0, 0x4000 }
5669 };
5670
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005671 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005672
5673 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005674 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005675
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005676 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5677 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005678
Francois Romieufdf6fc02012-07-06 22:40:38 +02005679 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005680
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005681 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005682
Francois Romieufdf6fc02012-07-06 22:40:38 +02005683 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5684 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005685 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5686 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005687 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5688 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005689 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005690
5691 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005692}
5693
Hayes Wang5598bfe2012-07-02 17:23:21 +08005694static void rtl_hw_start_8106(struct rtl8169_private *tp)
5695{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005696 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005697 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005698
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005699 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5700 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5701 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005702
5703 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005704}
5705
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005706static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005707{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005708 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5709 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005710
Francois Romieucecb5fd2011-04-01 10:21:07 +02005711 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005712 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005713 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005714 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005715
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005716 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005717
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005718 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005719 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005720
Francois Romieu2857ffb2008-08-02 21:08:49 +02005721 switch (tp->mac_version) {
5722 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005723 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005724 break;
5725
5726 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005727 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005728 break;
5729
5730 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005731 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005732 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005733
5734 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005735 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005736 break;
5737 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005738 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005739 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005740
5741 case RTL_GIGA_MAC_VER_37:
5742 rtl_hw_start_8402(tp);
5743 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005744
5745 case RTL_GIGA_MAC_VER_39:
5746 rtl_hw_start_8106(tp);
5747 break;
hayeswang58152cd2013-04-01 22:23:42 +00005748 case RTL_GIGA_MAC_VER_43:
5749 rtl_hw_start_8168g_2(tp);
5750 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005751 case RTL_GIGA_MAC_VER_47:
5752 case RTL_GIGA_MAC_VER_48:
5753 rtl_hw_start_8168h_1(tp);
5754 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005755 }
5756
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005757 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005758}
5759
5760static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5761{
Francois Romieud58d46b2011-05-03 16:38:29 +02005762 struct rtl8169_private *tp = netdev_priv(dev);
5763
Francois Romieud58d46b2011-05-03 16:38:29 +02005764 if (new_mtu > ETH_DATA_LEN)
5765 rtl_hw_jumbo_enable(tp);
5766 else
5767 rtl_hw_jumbo_disable(tp);
5768
Linus Torvalds1da177e2005-04-16 15:20:36 -07005769 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005770 netdev_update_features(dev);
5771
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005772 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005773}
5774
5775static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5776{
Al Viro95e09182007-12-22 18:55:39 +00005777 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005778 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5779}
5780
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005781static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5782 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005784 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5785 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005786
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005787 kfree(*data_buff);
5788 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005789 rtl8169_make_unusable_by_asic(desc);
5790}
5791
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005792static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005793{
5794 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5795
Alexander Duycka0750132014-12-11 15:02:17 -08005796 /* Force memory writes to complete before releasing descriptor */
5797 dma_wmb();
5798
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005799 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005800}
5801
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005802static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005803{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005804 return (void *)ALIGN((long)data, 16);
5805}
5806
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005807static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5808 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005809{
5810 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005811 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005812 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005813 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005814
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005815 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005816 if (!data)
5817 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005818
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005819 if (rtl8169_align(data) != data) {
5820 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005821 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005822 if (!data)
5823 return NULL;
5824 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005825
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005826 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005827 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005828 if (unlikely(dma_mapping_error(d, mapping))) {
5829 if (net_ratelimit())
5830 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005831 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005832 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005833
Heiner Kallweitd731af72018-04-17 23:26:41 +02005834 desc->addr = cpu_to_le64(mapping);
5835 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005836 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005837
5838err_out:
5839 kfree(data);
5840 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005841}
5842
5843static void rtl8169_rx_clear(struct rtl8169_private *tp)
5844{
Francois Romieu07d3f512007-02-21 22:40:46 +01005845 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846
5847 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005848 if (tp->Rx_databuff[i]) {
5849 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005850 tp->RxDescArray + i);
5851 }
5852 }
5853}
5854
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005855static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005857 desc->opts1 |= cpu_to_le32(RingEnd);
5858}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005859
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005860static int rtl8169_rx_fill(struct rtl8169_private *tp)
5861{
5862 unsigned int i;
5863
5864 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005865 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005866
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005867 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005868 if (!data) {
5869 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005870 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005871 }
5872 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005874
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005875 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5876 return 0;
5877
5878err_out:
5879 rtl8169_rx_clear(tp);
5880 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881}
5882
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005883static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005885 rtl8169_init_ring_indexes(tp);
5886
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005887 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5888 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005889
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005890 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005891}
5892
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005893static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005894 struct TxDesc *desc)
5895{
5896 unsigned int len = tx_skb->len;
5897
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005898 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5899
Linus Torvalds1da177e2005-04-16 15:20:36 -07005900 desc->opts1 = 0x00;
5901 desc->opts2 = 0x00;
5902 desc->addr = 0x00;
5903 tx_skb->len = 0;
5904}
5905
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005906static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5907 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005908{
5909 unsigned int i;
5910
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005911 for (i = 0; i < n; i++) {
5912 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 struct ring_info *tx_skb = tp->tx_skb + entry;
5914 unsigned int len = tx_skb->len;
5915
5916 if (len) {
5917 struct sk_buff *skb = tx_skb->skb;
5918
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005919 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 tp->TxDescArray + entry);
5921 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005922 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923 tx_skb->skb = NULL;
5924 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925 }
5926 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005927}
5928
5929static void rtl8169_tx_clear(struct rtl8169_private *tp)
5930{
5931 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932 tp->cur_tx = tp->dirty_tx = 0;
5933}
5934
Francois Romieu4422bcd2012-01-26 11:23:32 +01005935static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936{
David Howellsc4028952006-11-22 14:57:56 +00005937 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005938 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005939
Francois Romieuda78dbf2012-01-26 14:18:23 +01005940 napi_disable(&tp->napi);
5941 netif_stop_queue(dev);
5942 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005943
françois romieuc7c2c392011-12-04 20:30:52 +00005944 rtl8169_hw_reset(tp);
5945
Francois Romieu56de4142011-03-15 17:29:31 +01005946 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005947 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005948
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005950 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005951
Francois Romieuda78dbf2012-01-26 14:18:23 +01005952 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005953 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005954 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955}
5956
5957static void rtl8169_tx_timeout(struct net_device *dev)
5958{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005959 struct rtl8169_private *tp = netdev_priv(dev);
5960
5961 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962}
5963
5964static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005965 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966{
5967 struct skb_shared_info *info = skb_shinfo(skb);
5968 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005969 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005970 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971
5972 entry = tp->cur_tx;
5973 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005974 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975 dma_addr_t mapping;
5976 u32 status, len;
5977 void *addr;
5978
5979 entry = (entry + 1) % NUM_TX_DESC;
5980
5981 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005982 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005983 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005984 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005985 if (unlikely(dma_mapping_error(d, mapping))) {
5986 if (net_ratelimit())
5987 netif_err(tp, drv, tp->dev,
5988 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005989 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005990 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991
Francois Romieucecb5fd2011-04-01 10:21:07 +02005992 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005993 status = opts[0] | len |
5994 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995
5996 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005997 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998 txd->addr = cpu_to_le64(mapping);
5999
6000 tp->tx_skb[entry].len = len;
6001 }
6002
6003 if (cur_frag) {
6004 tp->tx_skb[entry].skb = skb;
6005 txd->opts1 |= cpu_to_le32(LastFrag);
6006 }
6007
6008 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006009
6010err_out:
6011 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6012 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013}
6014
françois romieub423e9a2013-05-18 01:24:46 +00006015static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6016{
6017 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6018}
6019
hayeswange9746042014-07-11 16:25:58 +08006020static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6021 struct net_device *dev);
6022/* r8169_csum_workaround()
6023 * The hw limites the value the transport offset. When the offset is out of the
6024 * range, calculate the checksum by sw.
6025 */
6026static void r8169_csum_workaround(struct rtl8169_private *tp,
6027 struct sk_buff *skb)
6028{
6029 if (skb_shinfo(skb)->gso_size) {
6030 netdev_features_t features = tp->dev->features;
6031 struct sk_buff *segs, *nskb;
6032
6033 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6034 segs = skb_gso_segment(skb, features);
6035 if (IS_ERR(segs) || !segs)
6036 goto drop;
6037
6038 do {
6039 nskb = segs;
6040 segs = segs->next;
6041 nskb->next = NULL;
6042 rtl8169_start_xmit(nskb, tp->dev);
6043 } while (segs);
6044
Alexander Duyckeb781392015-05-01 10:34:44 -07006045 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006046 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6047 if (skb_checksum_help(skb) < 0)
6048 goto drop;
6049
6050 rtl8169_start_xmit(skb, tp->dev);
6051 } else {
6052 struct net_device_stats *stats;
6053
6054drop:
6055 stats = &tp->dev->stats;
6056 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006057 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006058 }
6059}
6060
6061/* msdn_giant_send_check()
6062 * According to the document of microsoft, the TCP Pseudo Header excludes the
6063 * packet length for IPv6 TCP large packets.
6064 */
6065static int msdn_giant_send_check(struct sk_buff *skb)
6066{
6067 const struct ipv6hdr *ipv6h;
6068 struct tcphdr *th;
6069 int ret;
6070
6071 ret = skb_cow_head(skb, 0);
6072 if (ret)
6073 return ret;
6074
6075 ipv6h = ipv6_hdr(skb);
6076 th = tcp_hdr(skb);
6077
6078 th->check = 0;
6079 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6080
6081 return ret;
6082}
6083
hayeswang5888d3f2014-07-11 16:25:56 +08006084static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6085 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006086{
Michał Mirosław350fb322011-04-08 06:35:56 +00006087 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088
Francois Romieu2b7b4312011-04-18 22:53:24 -07006089 if (mss) {
6090 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006091 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6092 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6093 const struct iphdr *ip = ip_hdr(skb);
6094
6095 if (ip->protocol == IPPROTO_TCP)
6096 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6097 else if (ip->protocol == IPPROTO_UDP)
6098 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6099 else
6100 WARN_ON_ONCE(1);
6101 }
6102
6103 return true;
6104}
6105
6106static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6107 struct sk_buff *skb, u32 *opts)
6108{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006109 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006110 u32 mss = skb_shinfo(skb)->gso_size;
6111
6112 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006113 if (transport_offset > GTTCPHO_MAX) {
6114 netif_warn(tp, tx_err, tp->dev,
6115 "Invalid transport offset 0x%x for TSO\n",
6116 transport_offset);
6117 return false;
6118 }
6119
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006120 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006121 case htons(ETH_P_IP):
6122 opts[0] |= TD1_GTSENV4;
6123 break;
6124
6125 case htons(ETH_P_IPV6):
6126 if (msdn_giant_send_check(skb))
6127 return false;
6128
6129 opts[0] |= TD1_GTSENV6;
6130 break;
6131
6132 default:
6133 WARN_ON_ONCE(1);
6134 break;
6135 }
6136
hayeswangbdfa4ed2014-07-11 16:25:57 +08006137 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006138 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006139 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006140 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141
françois romieub423e9a2013-05-18 01:24:46 +00006142 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006143 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006144
hayeswange9746042014-07-11 16:25:58 +08006145 if (transport_offset > TCPHO_MAX) {
6146 netif_warn(tp, tx_err, tp->dev,
6147 "Invalid transport offset 0x%x\n",
6148 transport_offset);
6149 return false;
6150 }
6151
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006152 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006153 case htons(ETH_P_IP):
6154 opts[1] |= TD1_IPv4_CS;
6155 ip_protocol = ip_hdr(skb)->protocol;
6156 break;
6157
6158 case htons(ETH_P_IPV6):
6159 opts[1] |= TD1_IPv6_CS;
6160 ip_protocol = ipv6_hdr(skb)->nexthdr;
6161 break;
6162
6163 default:
6164 ip_protocol = IPPROTO_RAW;
6165 break;
6166 }
6167
6168 if (ip_protocol == IPPROTO_TCP)
6169 opts[1] |= TD1_TCP_CS;
6170 else if (ip_protocol == IPPROTO_UDP)
6171 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006172 else
6173 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006174
6175 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006176 } else {
6177 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006178 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179 }
hayeswang5888d3f2014-07-11 16:25:56 +08006180
françois romieub423e9a2013-05-18 01:24:46 +00006181 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006182}
6183
Stephen Hemminger613573252009-08-31 19:50:58 +00006184static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6185 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006186{
6187 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006188 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006190 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191 dma_addr_t mapping;
6192 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006193 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006194 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006195
Julien Ducourthial477206a2012-05-09 00:00:06 +02006196 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006197 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006198 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006199 }
6200
6201 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006202 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203
françois romieub423e9a2013-05-18 01:24:46 +00006204 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6205 opts[0] = DescOwn;
6206
hayeswange9746042014-07-11 16:25:58 +08006207 if (!tp->tso_csum(tp, skb, opts)) {
6208 r8169_csum_workaround(tp, skb);
6209 return NETDEV_TX_OK;
6210 }
françois romieub423e9a2013-05-18 01:24:46 +00006211
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006212 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006213 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006214 if (unlikely(dma_mapping_error(d, mapping))) {
6215 if (net_ratelimit())
6216 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006217 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006218 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219
6220 tp->tx_skb[entry].len = len;
6221 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006222
Francois Romieu2b7b4312011-04-18 22:53:24 -07006223 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006224 if (frags < 0)
6225 goto err_dma_1;
6226 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006227 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006228 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006229 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006230 tp->tx_skb[entry].skb = skb;
6231 }
6232
Francois Romieu2b7b4312011-04-18 22:53:24 -07006233 txd->opts2 = cpu_to_le32(opts[1]);
6234
Richard Cochran5047fb52012-03-10 07:29:42 +00006235 skb_tx_timestamp(skb);
6236
Alexander Duycka0750132014-12-11 15:02:17 -08006237 /* Force memory writes to complete before releasing descriptor */
6238 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006239
Francois Romieucecb5fd2011-04-01 10:21:07 +02006240 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006241 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 txd->opts1 = cpu_to_le32(status);
6243
Alexander Duycka0750132014-12-11 15:02:17 -08006244 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006245 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246
Alexander Duycka0750132014-12-11 15:02:17 -08006247 tp->cur_tx += frags + 1;
6248
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006249 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006250
David S. Miller87cda7c2015-02-22 15:54:29 -05006251 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006252
David S. Miller87cda7c2015-02-22 15:54:29 -05006253 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006254 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6255 * not miss a ring update when it notices a stopped queue.
6256 */
6257 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006258 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006259 /* Sync with rtl_tx:
6260 * - publish queue status and cur_tx ring index (write barrier)
6261 * - refresh dirty_tx ring index (read barrier).
6262 * May the current thread have a pessimistic view of the ring
6263 * status and forget to wake up queue, a racing rtl_tx thread
6264 * can't.
6265 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006266 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006267 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006268 netif_wake_queue(dev);
6269 }
6270
Stephen Hemminger613573252009-08-31 19:50:58 +00006271 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006272
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006273err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006274 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006275err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006276 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006277 dev->stats.tx_dropped++;
6278 return NETDEV_TX_OK;
6279
6280err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006281 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006282 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006283 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006284}
6285
6286static void rtl8169_pcierr_interrupt(struct net_device *dev)
6287{
6288 struct rtl8169_private *tp = netdev_priv(dev);
6289 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006290 u16 pci_status, pci_cmd;
6291
6292 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6293 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6294
Joe Perchesbf82c182010-02-09 11:49:50 +00006295 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6296 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006297
6298 /*
6299 * The recovery sequence below admits a very elaborated explanation:
6300 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006301 * - I did not see what else could be done;
6302 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303 *
6304 * Feel free to adjust to your needs.
6305 */
Francois Romieua27993f2006-12-18 00:04:19 +01006306 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006307 pci_cmd &= ~PCI_COMMAND_PARITY;
6308 else
6309 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6310
6311 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006312
6313 pci_write_config_word(pdev, PCI_STATUS,
6314 pci_status & (PCI_STATUS_DETECTED_PARITY |
6315 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6316 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6317
6318 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006319 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006320 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006321 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006322 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006324 }
6325
françois romieue6de30d2011-01-03 15:08:37 +00006326 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006327
Francois Romieu98ddf982012-01-31 10:47:34 +01006328 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329}
6330
Francois Romieuda78dbf2012-01-26 14:18:23 +01006331static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006332{
6333 unsigned int dirty_tx, tx_left;
6334
Linus Torvalds1da177e2005-04-16 15:20:36 -07006335 dirty_tx = tp->dirty_tx;
6336 smp_rmb();
6337 tx_left = tp->cur_tx - dirty_tx;
6338
6339 while (tx_left > 0) {
6340 unsigned int entry = dirty_tx % NUM_TX_DESC;
6341 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006342 u32 status;
6343
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6345 if (status & DescOwn)
6346 break;
6347
Alexander Duycka0750132014-12-11 15:02:17 -08006348 /* This barrier is needed to keep us from reading
6349 * any other fields out of the Tx descriptor until
6350 * we know the status of DescOwn
6351 */
6352 dma_rmb();
6353
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006354 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006355 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006356 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006357 u64_stats_update_begin(&tp->tx_stats.syncp);
6358 tp->tx_stats.packets++;
6359 tp->tx_stats.bytes += tx_skb->skb->len;
6360 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006361 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006362 tx_skb->skb = NULL;
6363 }
6364 dirty_tx++;
6365 tx_left--;
6366 }
6367
6368 if (tp->dirty_tx != dirty_tx) {
6369 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006370 /* Sync with rtl8169_start_xmit:
6371 * - publish dirty_tx ring index (write barrier)
6372 * - refresh cur_tx ring index and queue status (read barrier)
6373 * May the current thread miss the stopped queue condition,
6374 * a racing xmit thread can only have a right view of the
6375 * ring status.
6376 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006377 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006378 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006379 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006380 netif_wake_queue(dev);
6381 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006382 /*
6383 * 8168 hack: TxPoll requests are lost when the Tx packets are
6384 * too close. Let's kick an extra TxPoll request when a burst
6385 * of start_xmit activity is detected (if it is not detected,
6386 * it is slow enough). -- FR
6387 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006388 if (tp->cur_tx != dirty_tx)
6389 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006390 }
6391}
6392
Francois Romieu126fa4b2005-05-12 20:09:17 -04006393static inline int rtl8169_fragmented_frame(u32 status)
6394{
6395 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6396}
6397
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006398static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006400 u32 status = opts1 & RxProtoMask;
6401
6402 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006403 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006404 skb->ip_summed = CHECKSUM_UNNECESSARY;
6405 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006406 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006407}
6408
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006409static struct sk_buff *rtl8169_try_rx_copy(void *data,
6410 struct rtl8169_private *tp,
6411 int pkt_size,
6412 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006413{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006414 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006415 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006416
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006417 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006418 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006419 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006420 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006421 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006422 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006423 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6424
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006425 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426}
6427
Francois Romieuda78dbf2012-01-26 14:18:23 +01006428static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429{
6430 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006431 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006432
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006434
Timo Teräs9fba0812013-01-15 21:01:24 +00006435 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006437 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006438 u32 status;
6439
Heiner Kallweit62028062018-04-17 23:30:29 +02006440 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006441 if (status & DescOwn)
6442 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006443
6444 /* This barrier is needed to keep us from reading
6445 * any other fields out of the Rx descriptor until
6446 * we know the status of DescOwn
6447 */
6448 dma_rmb();
6449
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006450 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006451 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6452 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006453 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006454 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006455 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006456 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006457 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006458 /* RxFOVF is a reserved bit on later chip versions */
6459 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6460 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006461 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006462 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006463 } else if (status & (RxRUNT | RxCRC) &&
6464 !(status & RxRWT) &&
6465 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006466 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006467 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006468 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006469 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006470 dma_addr_t addr;
6471 int pkt_size;
6472
6473process_pkt:
6474 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006475 if (likely(!(dev->features & NETIF_F_RXFCS)))
6476 pkt_size = (status & 0x00003fff) - 4;
6477 else
6478 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006479
Francois Romieu126fa4b2005-05-12 20:09:17 -04006480 /*
6481 * The driver does not support incoming fragmented
6482 * frames. They are seen as a symptom of over-mtu
6483 * sized frames.
6484 */
6485 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006486 dev->stats.rx_dropped++;
6487 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006488 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006489 }
6490
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006491 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6492 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006493 if (!skb) {
6494 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006495 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006496 }
6497
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006498 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006499 skb_put(skb, pkt_size);
6500 skb->protocol = eth_type_trans(skb, dev);
6501
Francois Romieu7a8fc772011-03-01 17:18:33 +01006502 rtl8169_rx_vlan_tag(desc, skb);
6503
françois romieu39174292015-11-11 23:35:18 +01006504 if (skb->pkt_type == PACKET_MULTICAST)
6505 dev->stats.multicast++;
6506
Francois Romieu56de4142011-03-15 17:29:31 +01006507 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006508
Junchang Wang8027aa22012-03-04 23:30:32 +01006509 u64_stats_update_begin(&tp->rx_stats.syncp);
6510 tp->rx_stats.packets++;
6511 tp->rx_stats.bytes += pkt_size;
6512 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006513 }
françois romieuce11ff52013-01-24 13:30:06 +00006514release_descriptor:
6515 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006516 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006517 }
6518
6519 count = cur_rx - tp->cur_rx;
6520 tp->cur_rx = cur_rx;
6521
Linus Torvalds1da177e2005-04-16 15:20:36 -07006522 return count;
6523}
6524
Francois Romieu07d3f512007-02-21 22:40:46 +01006525static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006526{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006527 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006528 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006529 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006530
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006531 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006532 if (status && status != 0xffff) {
6533 status &= RTL_EVENT_NAPI | tp->event_slow;
6534 if (status) {
6535 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006536
Francois Romieuda78dbf2012-01-26 14:18:23 +01006537 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006538 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006539 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006540 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006541 return IRQ_RETVAL(handled);
6542}
6543
Francois Romieuda78dbf2012-01-26 14:18:23 +01006544/*
6545 * Workqueue context.
6546 */
6547static void rtl_slow_event_work(struct rtl8169_private *tp)
6548{
6549 struct net_device *dev = tp->dev;
6550 u16 status;
6551
6552 status = rtl_get_events(tp) & tp->event_slow;
6553 rtl_ack_events(tp, status);
6554
6555 if (unlikely(status & RxFIFOOver)) {
6556 switch (tp->mac_version) {
6557 /* Work around for rx fifo overflow */
6558 case RTL_GIGA_MAC_VER_11:
6559 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006560 /* XXX - Hack alert. See rtl_task(). */
6561 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006562 default:
6563 break;
6564 }
6565 }
6566
6567 if (unlikely(status & SYSErr))
6568 rtl8169_pcierr_interrupt(dev);
6569
6570 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006571 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006572
françois romieu7dbb4912012-06-09 10:53:16 +00006573 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006574}
6575
Francois Romieu4422bcd2012-01-26 11:23:32 +01006576static void rtl_task(struct work_struct *work)
6577{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006578 static const struct {
6579 int bitnr;
6580 void (*action)(struct rtl8169_private *);
6581 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006582 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006583 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6584 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006585 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006586 struct rtl8169_private *tp =
6587 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006588 struct net_device *dev = tp->dev;
6589 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006590
Francois Romieuda78dbf2012-01-26 14:18:23 +01006591 rtl_lock_work(tp);
6592
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006593 if (!netif_running(dev) ||
6594 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006595 goto out_unlock;
6596
6597 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6598 bool pending;
6599
Francois Romieuda78dbf2012-01-26 14:18:23 +01006600 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006601 if (pending)
6602 rtl_work[i].action(tp);
6603 }
6604
6605out_unlock:
6606 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006607}
6608
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006609static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006610{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006611 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6612 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006613 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6614 int work_done= 0;
6615 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006616
Francois Romieuda78dbf2012-01-26 14:18:23 +01006617 status = rtl_get_events(tp);
6618 rtl_ack_events(tp, status & ~tp->event_slow);
6619
6620 if (status & RTL_EVENT_NAPI_RX)
6621 work_done = rtl_rx(dev, tp, (u32) budget);
6622
6623 if (status & RTL_EVENT_NAPI_TX)
6624 rtl_tx(dev, tp);
6625
6626 if (status & tp->event_slow) {
6627 enable_mask &= ~tp->event_slow;
6628
6629 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6630 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006631
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006632 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006633 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006634
Francois Romieuda78dbf2012-01-26 14:18:23 +01006635 rtl_irq_enable(tp, enable_mask);
6636 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006637 }
6638
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006639 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006640}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006641
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006642static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006643{
6644 struct rtl8169_private *tp = netdev_priv(dev);
6645
6646 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6647 return;
6648
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006649 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6650 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006651}
6652
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006653static void r8169_phylink_handler(struct net_device *ndev)
6654{
6655 struct rtl8169_private *tp = netdev_priv(ndev);
6656
6657 if (netif_carrier_ok(ndev)) {
6658 rtl_link_chg_patch(tp);
6659 pm_request_resume(&tp->pci_dev->dev);
6660 } else {
6661 pm_runtime_idle(&tp->pci_dev->dev);
6662 }
6663
6664 if (net_ratelimit())
6665 phy_print_status(ndev->phydev);
6666}
6667
6668static int r8169_phy_connect(struct rtl8169_private *tp)
6669{
6670 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6671 phy_interface_t phy_mode;
6672 int ret;
6673
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006674 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006675 PHY_INTERFACE_MODE_MII;
6676
6677 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6678 phy_mode);
6679 if (ret)
6680 return ret;
6681
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006682 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006683 phy_set_max_speed(phydev, SPEED_100);
6684
6685 /* Ensure to advertise everything, incl. pause */
6686 phydev->advertising = phydev->supported;
6687
6688 phy_attached_info(phydev);
6689
6690 return 0;
6691}
6692
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693static void rtl8169_down(struct net_device *dev)
6694{
6695 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006696
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006697 phy_stop(dev->phydev);
6698
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006699 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006700 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006701
Hayes Wang92fc43b2011-07-06 15:58:03 +08006702 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006703 /*
6704 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006705 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6706 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006707 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006708 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006709
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006711 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006712
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713 rtl8169_tx_clear(tp);
6714
6715 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006716
6717 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718}
6719
6720static int rtl8169_close(struct net_device *dev)
6721{
6722 struct rtl8169_private *tp = netdev_priv(dev);
6723 struct pci_dev *pdev = tp->pci_dev;
6724
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006725 pm_runtime_get_sync(&pdev->dev);
6726
Francois Romieucecb5fd2011-04-01 10:21:07 +02006727 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006728 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006729
Francois Romieuda78dbf2012-01-26 14:18:23 +01006730 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006731 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006732
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006734 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006735
Lekensteyn4ea72442013-07-22 09:53:30 +02006736 cancel_work_sync(&tp->wk.work);
6737
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006738 phy_disconnect(dev->phydev);
6739
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006740 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006742 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6743 tp->RxPhyAddr);
6744 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6745 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006746 tp->TxDescArray = NULL;
6747 tp->RxDescArray = NULL;
6748
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006749 pm_runtime_put_sync(&pdev->dev);
6750
Linus Torvalds1da177e2005-04-16 15:20:36 -07006751 return 0;
6752}
6753
Francois Romieudc1c00c2012-03-08 10:06:18 +01006754#ifdef CONFIG_NET_POLL_CONTROLLER
6755static void rtl8169_netpoll(struct net_device *dev)
6756{
6757 struct rtl8169_private *tp = netdev_priv(dev);
6758
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006759 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006760}
6761#endif
6762
Francois Romieudf43ac72012-03-08 09:48:40 +01006763static int rtl_open(struct net_device *dev)
6764{
6765 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006766 struct pci_dev *pdev = tp->pci_dev;
6767 int retval = -ENOMEM;
6768
6769 pm_runtime_get_sync(&pdev->dev);
6770
6771 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006772 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006773 * dma_alloc_coherent provides more.
6774 */
6775 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6776 &tp->TxPhyAddr, GFP_KERNEL);
6777 if (!tp->TxDescArray)
6778 goto err_pm_runtime_put;
6779
6780 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6781 &tp->RxPhyAddr, GFP_KERNEL);
6782 if (!tp->RxDescArray)
6783 goto err_free_tx_0;
6784
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006785 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006786 if (retval < 0)
6787 goto err_free_rx_1;
6788
6789 INIT_WORK(&tp->wk.work, rtl_task);
6790
6791 smp_mb();
6792
6793 rtl_request_firmware(tp);
6794
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006795 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006796 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006797 if (retval < 0)
6798 goto err_release_fw_2;
6799
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006800 retval = r8169_phy_connect(tp);
6801 if (retval)
6802 goto err_free_irq;
6803
Francois Romieudf43ac72012-03-08 09:48:40 +01006804 rtl_lock_work(tp);
6805
6806 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6807
6808 napi_enable(&tp->napi);
6809
6810 rtl8169_init_phy(dev, tp);
6811
Francois Romieudf43ac72012-03-08 09:48:40 +01006812 rtl_pll_power_up(tp);
6813
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006814 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006815
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006816 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006817 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6818
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006819 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006820 netif_start_queue(dev);
6821
6822 rtl_unlock_work(tp);
6823
Heiner Kallweita92a0842018-01-08 21:39:13 +01006824 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006825out:
6826 return retval;
6827
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006828err_free_irq:
6829 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006830err_release_fw_2:
6831 rtl_release_firmware(tp);
6832 rtl8169_rx_clear(tp);
6833err_free_rx_1:
6834 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6835 tp->RxPhyAddr);
6836 tp->RxDescArray = NULL;
6837err_free_tx_0:
6838 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6839 tp->TxPhyAddr);
6840 tp->TxDescArray = NULL;
6841err_pm_runtime_put:
6842 pm_runtime_put_noidle(&pdev->dev);
6843 goto out;
6844}
6845
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006846static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006847rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006848{
6849 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006850 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006851 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006852 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006853
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006854 pm_runtime_get_noresume(&pdev->dev);
6855
6856 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006857 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006858
Junchang Wang8027aa22012-03-04 23:30:32 +01006859 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006860 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006861 stats->rx_packets = tp->rx_stats.packets;
6862 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006863 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006864
Junchang Wang8027aa22012-03-04 23:30:32 +01006865 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006866 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006867 stats->tx_packets = tp->tx_stats.packets;
6868 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006869 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006870
6871 stats->rx_dropped = dev->stats.rx_dropped;
6872 stats->tx_dropped = dev->stats.tx_dropped;
6873 stats->rx_length_errors = dev->stats.rx_length_errors;
6874 stats->rx_errors = dev->stats.rx_errors;
6875 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6876 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6877 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006878 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006879
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006880 /*
6881 * Fetch additonal counter values missing in stats collected by driver
6882 * from tally counters.
6883 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006884 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006885 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006886
6887 /*
6888 * Subtract values fetched during initalization.
6889 * See rtl8169_init_counter_offsets for a description why we do that.
6890 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006891 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006892 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006893 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006894 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006895 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006896 le16_to_cpu(tp->tc_offset.tx_aborted);
6897
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006898 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006899}
6900
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006901static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006902{
françois romieu065c27c2011-01-03 15:08:12 +00006903 struct rtl8169_private *tp = netdev_priv(dev);
6904
Francois Romieu5d06a992006-02-23 00:47:58 +01006905 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006906 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006907
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006908 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006909 netif_device_detach(dev);
6910 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006911
6912 rtl_lock_work(tp);
6913 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006914 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006915 rtl_unlock_work(tp);
6916
6917 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006918}
Francois Romieu5d06a992006-02-23 00:47:58 +01006919
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006920#ifdef CONFIG_PM
6921
6922static int rtl8169_suspend(struct device *device)
6923{
6924 struct pci_dev *pdev = to_pci_dev(device);
6925 struct net_device *dev = pci_get_drvdata(pdev);
6926
6927 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006928
Francois Romieu5d06a992006-02-23 00:47:58 +01006929 return 0;
6930}
6931
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006932static void __rtl8169_resume(struct net_device *dev)
6933{
françois romieu065c27c2011-01-03 15:08:12 +00006934 struct rtl8169_private *tp = netdev_priv(dev);
6935
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006936 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006937
6938 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006939 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006940
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006941 phy_start(tp->dev->phydev);
6942
Artem Savkovcff4c162012-04-03 10:29:11 +00006943 rtl_lock_work(tp);
6944 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006945 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006946 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006947
Francois Romieu98ddf982012-01-31 10:47:34 +01006948 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006949}
6950
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006951static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006952{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006953 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006954 struct net_device *dev = pci_get_drvdata(pdev);
6955
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006956 if (netif_running(dev))
6957 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006958
Francois Romieu5d06a992006-02-23 00:47:58 +01006959 return 0;
6960}
6961
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006962static int rtl8169_runtime_suspend(struct device *device)
6963{
6964 struct pci_dev *pdev = to_pci_dev(device);
6965 struct net_device *dev = pci_get_drvdata(pdev);
6966 struct rtl8169_private *tp = netdev_priv(dev);
6967
Heiner Kallweita92a0842018-01-08 21:39:13 +01006968 if (!tp->TxDescArray) {
6969 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006970 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01006971 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006972
Francois Romieuda78dbf2012-01-26 14:18:23 +01006973 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006974 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006975 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006976
6977 rtl8169_net_suspend(dev);
6978
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006979 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006980 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006981 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006982
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006983 return 0;
6984}
6985
6986static int rtl8169_runtime_resume(struct device *device)
6987{
6988 struct pci_dev *pdev = to_pci_dev(device);
6989 struct net_device *dev = pci_get_drvdata(pdev);
6990 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006991 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006992
6993 if (!tp->TxDescArray)
6994 return 0;
6995
Francois Romieuda78dbf2012-01-26 14:18:23 +01006996 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006997 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006998 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006999
7000 __rtl8169_resume(dev);
7001
7002 return 0;
7003}
7004
7005static int rtl8169_runtime_idle(struct device *device)
7006{
7007 struct pci_dev *pdev = to_pci_dev(device);
7008 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007009
Heiner Kallweita92a0842018-01-08 21:39:13 +01007010 if (!netif_running(dev) || !netif_carrier_ok(dev))
7011 pm_schedule_suspend(device, 10000);
7012
7013 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007014}
7015
Alexey Dobriyan47145212009-12-14 18:00:08 -08007016static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007017 .suspend = rtl8169_suspend,
7018 .resume = rtl8169_resume,
7019 .freeze = rtl8169_suspend,
7020 .thaw = rtl8169_resume,
7021 .poweroff = rtl8169_suspend,
7022 .restore = rtl8169_resume,
7023 .runtime_suspend = rtl8169_runtime_suspend,
7024 .runtime_resume = rtl8169_runtime_resume,
7025 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007026};
7027
7028#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7029
7030#else /* !CONFIG_PM */
7031
7032#define RTL8169_PM_OPS NULL
7033
7034#endif /* !CONFIG_PM */
7035
David S. Miller1805b2f2011-10-24 18:18:09 -04007036static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7037{
David S. Miller1805b2f2011-10-24 18:18:09 -04007038 /* WoL fails with 8168b when the receiver is disabled. */
7039 switch (tp->mac_version) {
7040 case RTL_GIGA_MAC_VER_11:
7041 case RTL_GIGA_MAC_VER_12:
7042 case RTL_GIGA_MAC_VER_17:
7043 pci_clear_master(tp->pci_dev);
7044
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007045 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007046 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007047 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007048 break;
7049 default:
7050 break;
7051 }
7052}
7053
Francois Romieu1765f952008-09-13 17:21:40 +02007054static void rtl_shutdown(struct pci_dev *pdev)
7055{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007056 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007057 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007058
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007059 rtl8169_net_suspend(dev);
7060
Francois Romieucecb5fd2011-04-01 10:21:07 +02007061 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007062 rtl_rar_set(tp, dev->perm_addr);
7063
Hayes Wang92fc43b2011-07-06 15:58:03 +08007064 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007065
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007066 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007067 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007068 rtl_wol_suspend_quirk(tp);
7069 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007070 }
7071
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007072 pci_wake_from_d3(pdev, true);
7073 pci_set_power_state(pdev, PCI_D3hot);
7074 }
7075}
Francois Romieu5d06a992006-02-23 00:47:58 +01007076
Bill Pembertonbaf63292012-12-03 09:23:28 -05007077static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007078{
7079 struct net_device *dev = pci_get_drvdata(pdev);
7080 struct rtl8169_private *tp = netdev_priv(dev);
7081
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007082 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007083 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007084
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007085 netif_napi_del(&tp->napi);
7086
Francois Romieue27566e2012-03-08 09:54:01 +01007087 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007088 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007089
7090 rtl_release_firmware(tp);
7091
7092 if (pci_dev_run_wake(pdev))
7093 pm_runtime_get_noresume(&pdev->dev);
7094
7095 /* restore original MAC address */
7096 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007097}
7098
Francois Romieufa9c3852012-03-08 10:01:50 +01007099static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007100 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007101 .ndo_stop = rtl8169_close,
7102 .ndo_get_stats64 = rtl8169_get_stats64,
7103 .ndo_start_xmit = rtl8169_start_xmit,
7104 .ndo_tx_timeout = rtl8169_tx_timeout,
7105 .ndo_validate_addr = eth_validate_addr,
7106 .ndo_change_mtu = rtl8169_change_mtu,
7107 .ndo_fix_features = rtl8169_fix_features,
7108 .ndo_set_features = rtl8169_set_features,
7109 .ndo_set_mac_address = rtl_set_mac_address,
7110 .ndo_do_ioctl = rtl8169_ioctl,
7111 .ndo_set_rx_mode = rtl_set_rx_mode,
7112#ifdef CONFIG_NET_POLL_CONTROLLER
7113 .ndo_poll_controller = rtl8169_netpoll,
7114#endif
7115
7116};
7117
Francois Romieu31fa8b12012-03-08 10:09:40 +01007118static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007119 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007120 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007121 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007122 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007123 u8 default_ver;
7124} rtl_cfg_infos [] = {
7125 [RTL_CFG_0] = {
7126 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007127 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007128 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007129 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007130 .default_ver = RTL_GIGA_MAC_VER_01,
7131 },
7132 [RTL_CFG_1] = {
7133 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007134 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007135 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007136 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007137 .default_ver = RTL_GIGA_MAC_VER_11,
7138 },
7139 [RTL_CFG_2] = {
7140 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007141 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7142 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007143 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007144 .default_ver = RTL_GIGA_MAC_VER_13,
7145 }
7146};
7147
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007148static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007149{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007150 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007151
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007152 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007153 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7154 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7155 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007156 flags = PCI_IRQ_LEGACY;
7157 } else {
7158 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007159 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007160
7161 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007162}
7163
Hayes Wangc5583862012-07-02 17:23:22 +08007164DECLARE_RTL_COND(rtl_link_list_ready_cond)
7165{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007166 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007167}
7168
7169DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7170{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007171 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007172}
7173
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007174static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7175{
7176 struct rtl8169_private *tp = mii_bus->priv;
7177
7178 if (phyaddr > 0)
7179 return -ENODEV;
7180
7181 return rtl_readphy(tp, phyreg);
7182}
7183
7184static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7185 int phyreg, u16 val)
7186{
7187 struct rtl8169_private *tp = mii_bus->priv;
7188
7189 if (phyaddr > 0)
7190 return -ENODEV;
7191
7192 rtl_writephy(tp, phyreg, val);
7193
7194 return 0;
7195}
7196
7197static int r8169_mdio_register(struct rtl8169_private *tp)
7198{
7199 struct pci_dev *pdev = tp->pci_dev;
7200 struct phy_device *phydev;
7201 struct mii_bus *new_bus;
7202 int ret;
7203
7204 new_bus = devm_mdiobus_alloc(&pdev->dev);
7205 if (!new_bus)
7206 return -ENOMEM;
7207
7208 new_bus->name = "r8169";
7209 new_bus->priv = tp;
7210 new_bus->parent = &pdev->dev;
7211 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7212 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7213 PCI_DEVID(pdev->bus->number, pdev->devfn));
7214
7215 new_bus->read = r8169_mdio_read_reg;
7216 new_bus->write = r8169_mdio_write_reg;
7217
7218 ret = mdiobus_register(new_bus);
7219 if (ret)
7220 return ret;
7221
7222 phydev = mdiobus_get_phy(new_bus, 0);
7223 if (!phydev) {
7224 mdiobus_unregister(new_bus);
7225 return -ENODEV;
7226 }
7227
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007228 /* PHY will be woken up in rtl_open() */
7229 phy_suspend(phydev);
7230
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007231 tp->mii_bus = new_bus;
7232
7233 return 0;
7234}
7235
Bill Pembertonbaf63292012-12-03 09:23:28 -05007236static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007237{
Hayes Wangc5583862012-07-02 17:23:22 +08007238 u32 data;
7239
7240 tp->ocp_base = OCP_STD_PHY_BASE;
7241
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007242 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007243
7244 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7245 return;
7246
7247 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7248 return;
7249
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007250 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007251 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007252 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007253
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007254 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007255 data &= ~(1 << 14);
7256 r8168_mac_ocp_write(tp, 0xe8de, data);
7257
7258 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7259 return;
7260
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007261 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007262 data |= (1 << 15);
7263 r8168_mac_ocp_write(tp, 0xe8de, data);
7264
7265 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7266 return;
7267}
7268
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007269static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7270{
7271 rtl8168ep_stop_cmac(tp);
7272 rtl_hw_init_8168g(tp);
7273}
7274
Bill Pembertonbaf63292012-12-03 09:23:28 -05007275static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007276{
7277 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007278 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007279 rtl_hw_init_8168g(tp);
7280 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007281 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007282 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007283 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007284 default:
7285 break;
7286 }
7287}
7288
hayeswang929a0312014-09-16 11:40:47 +08007289static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007290{
7291 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007292 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007293 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007294 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007295 int rc;
7296
7297 if (netif_msg_drv(&debug)) {
7298 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7299 MODULENAME, RTL8169_VERSION);
7300 }
7301
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007302 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7303 if (!dev)
7304 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007305
7306 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007307 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007308 tp = netdev_priv(dev);
7309 tp->dev = dev;
7310 tp->pci_dev = pdev;
7311 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007312 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007313
Francois Romieu3b6cf252012-03-08 09:59:04 +01007314 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007315 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007316 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007317 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007318 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007319 }
7320
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007321 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007322 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007323
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007324 /* use first MMIO region */
7325 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7326 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007327 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007328 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007329 }
7330
7331 /* check for weird/broken PCI region reporting */
7332 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007333 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007334 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007335 }
7336
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007337 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007338 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007339 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007340 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007341 }
7342
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007343 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007344
7345 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007346 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007347
7348 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007349 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007350
Heiner Kallweite3972862018-06-29 08:07:04 +02007351 if (rtl_tbi_enabled(tp)) {
7352 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7353 return -ENODEV;
7354 }
7355
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007356 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007357
7358 if ((sizeof(dma_addr_t) > 4) &&
7359 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7360 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007361 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7362 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007363
7364 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7365 if (!pci_is_pcie(pdev))
7366 tp->cp_cmd |= PCIDAC;
7367 dev->features |= NETIF_F_HIGHDMA;
7368 } else {
7369 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7370 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007371 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007372 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007373 }
7374 }
7375
Francois Romieu3b6cf252012-03-08 09:59:04 +01007376 rtl_init_rxcfg(tp);
7377
7378 rtl_irq_disable(tp);
7379
Hayes Wangc5583862012-07-02 17:23:22 +08007380 rtl_hw_initialize(tp);
7381
Francois Romieu3b6cf252012-03-08 09:59:04 +01007382 rtl_hw_reset(tp);
7383
7384 rtl_ack_events(tp, 0xffff);
7385
7386 pci_set_master(pdev);
7387
Francois Romieu3b6cf252012-03-08 09:59:04 +01007388 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007389 rtl_init_jumbo_ops(tp);
7390
7391 rtl8169_print_mac_version(tp);
7392
7393 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007394
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007395 rc = rtl_alloc_irq(tp);
7396 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007397 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007398 return rc;
7399 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007400
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007401 /* override BIOS settings, use userspace tools to enable WOL */
7402 __rtl8169_set_wol(tp, 0);
7403
Francois Romieu3b6cf252012-03-08 09:59:04 +01007404 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007405 u64_stats_init(&tp->rx_stats.syncp);
7406 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007407
7408 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007409 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007410 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007411 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7412 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007413 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007414 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007415
Heiner Kallweit353af852018-05-02 21:39:59 +02007416 if (is_valid_ether_addr(mac_addr))
7417 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007418 break;
7419 default:
7420 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007421 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007422 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007423 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007424
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007425 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007426 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007427
Heiner Kallweit37621492018-04-17 23:20:03 +02007428 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007429
7430 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7431 * properly for all devices */
7432 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007433 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007434
7435 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007436 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7437 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007438 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7439 NETIF_F_HIGHDMA;
7440
hayeswang929a0312014-09-16 11:40:47 +08007441 tp->cp_cmd |= RxChkSum | RxVlan;
7442
7443 /*
7444 * Pretend we are using VLANs; This bypasses a nasty bug where
7445 * Interrupts stop flowing on high load on 8110SCd controllers.
7446 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007447 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007448 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007449 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007450
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007451 switch (rtl_chip_infos[chipset].txd_version) {
7452 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007453 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007454 break;
7455 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007456 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007457 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007458 break;
7459 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007460 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007461 }
hayeswang5888d3f2014-07-11 16:25:56 +08007462
Francois Romieu3b6cf252012-03-08 09:59:04 +01007463 dev->hw_features |= NETIF_F_RXALL;
7464 dev->hw_features |= NETIF_F_RXFCS;
7465
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007466 /* MTU range: 60 - hw-specific max */
7467 dev->min_mtu = ETH_ZLEN;
7468 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7469
Francois Romieu3b6cf252012-03-08 09:59:04 +01007470 tp->hw_start = cfg->hw_start;
7471 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007472 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007473
Francois Romieu3b6cf252012-03-08 09:59:04 +01007474 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7475
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007476 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7477 &tp->counters_phys_addr,
7478 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007479 if (!tp->counters)
7480 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007481
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007482 pci_set_drvdata(pdev, dev);
7483
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007484 rc = r8169_mdio_register(tp);
7485 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007486 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007487
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007488 rc = register_netdev(dev);
7489 if (rc)
7490 goto err_mdio_unregister;
7491
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007492 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7493 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007494 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007495 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007496 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7497 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7498 "tx checksumming: %s]\n",
7499 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007500 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007501 }
7502
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007503 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007504 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007505
Heiner Kallweita92a0842018-01-08 21:39:13 +01007506 if (pci_dev_run_wake(pdev))
7507 pm_runtime_put_sync(&pdev->dev);
7508
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007509 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007510
7511err_mdio_unregister:
7512 mdiobus_unregister(tp->mii_bus);
7513 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007514}
7515
Linus Torvalds1da177e2005-04-16 15:20:36 -07007516static struct pci_driver rtl8169_pci_driver = {
7517 .name = MODULENAME,
7518 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007519 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007520 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007521 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007522 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007523};
7524
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007525module_pci_driver(rtl8169_pci_driver);