blob: 724272b78a21dc95337dfb67985d7f2bb73ba1a8 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020018#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070019#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040028#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080029#include <linux/ipv6.h>
30#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070031
32#include <asm/io.h>
33#include <asm/irq.h>
34
Francois Romieu865c6522008-05-11 14:51:00 +020035#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000057
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d2005-09-30 16:54:02 -070059 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020060
Julien Ducourthial477206a2012-05-09 00:00:06 +020061#define TX_SLOTS_AVAIL(tp) \
62 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
63
64/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
65#define TX_FRAGS_READY_FOR(tp,nr_frags) \
66 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070067
Linus Torvalds1da177e2005-04-16 15:20:36 -070068/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
69 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050070static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070071
Michal Schmidtaee77e42012-09-09 13:55:26 +000072#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
74
75#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020076#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070077#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000078#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070079#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
80#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
81
82#define RTL8169_TX_TIMEOUT (6*HZ)
Linus Torvalds1da177e2005-04-16 15:20:36 -070083
84/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020085#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
86#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
87#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
88#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
89#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
90#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070091
92enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020093 RTL_GIGA_MAC_VER_01 = 0,
94 RTL_GIGA_MAC_VER_02,
95 RTL_GIGA_MAC_VER_03,
96 RTL_GIGA_MAC_VER_04,
97 RTL_GIGA_MAC_VER_05,
98 RTL_GIGA_MAC_VER_06,
99 RTL_GIGA_MAC_VER_07,
100 RTL_GIGA_MAC_VER_08,
101 RTL_GIGA_MAC_VER_09,
102 RTL_GIGA_MAC_VER_10,
103 RTL_GIGA_MAC_VER_11,
104 RTL_GIGA_MAC_VER_12,
105 RTL_GIGA_MAC_VER_13,
106 RTL_GIGA_MAC_VER_14,
107 RTL_GIGA_MAC_VER_15,
108 RTL_GIGA_MAC_VER_16,
109 RTL_GIGA_MAC_VER_17,
110 RTL_GIGA_MAC_VER_18,
111 RTL_GIGA_MAC_VER_19,
112 RTL_GIGA_MAC_VER_20,
113 RTL_GIGA_MAC_VER_21,
114 RTL_GIGA_MAC_VER_22,
115 RTL_GIGA_MAC_VER_23,
116 RTL_GIGA_MAC_VER_24,
117 RTL_GIGA_MAC_VER_25,
118 RTL_GIGA_MAC_VER_26,
119 RTL_GIGA_MAC_VER_27,
120 RTL_GIGA_MAC_VER_28,
121 RTL_GIGA_MAC_VER_29,
122 RTL_GIGA_MAC_VER_30,
123 RTL_GIGA_MAC_VER_31,
124 RTL_GIGA_MAC_VER_32,
125 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800126 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800127 RTL_GIGA_MAC_VER_35,
128 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800129 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800130 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800131 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800132 RTL_GIGA_MAC_VER_40,
133 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000134 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000135 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800136 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800137 RTL_GIGA_MAC_VER_45,
138 RTL_GIGA_MAC_VER_46,
139 RTL_GIGA_MAC_VER_47,
140 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800141 RTL_GIGA_MAC_VER_49,
142 RTL_GIGA_MAC_VER_50,
143 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200144 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145};
146
Francois Romieu2b7b4312011-04-18 22:53:24 -0700147enum rtl_tx_desc_version {
148 RTL_TD_0 = 0,
149 RTL_TD_1 = 1,
150};
151
Francois Romieud58d46b2011-05-03 16:38:29 +0200152#define JUMBO_1K ETH_DATA_LEN
153#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
154#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
155#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
156#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
157
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200158#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200159 .name = NAME, \
160 .txd_version = TD, \
161 .fw_name = FW, \
162 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200163}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700164
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800165static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700167 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200168 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200169 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200170} rtl_chip_infos[] = {
171 /* PCI devices. */
172 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200173 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200174 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200175 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200176 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200177 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200178 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200179 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200180 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200181 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200182 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200183 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200184 /* PCI-E devices. */
185 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200186 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200187 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200188 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200189 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200190 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200191 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200192 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200193 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200194 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200195 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200196 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200197 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200198 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200199 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200200 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200201 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200202 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200204 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200206 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200208 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200210 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200212 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200214 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200216 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200218 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200220 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200222 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200224 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200226 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200228 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200230 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200232 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200234 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200236 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200238 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800239 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200240 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800241 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200242 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800243 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200244 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800245 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200246 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800247 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200248 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800249 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200250 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800251 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200252 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800253 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200254 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000255 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200256 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000257 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200258 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800259 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200260 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800261 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200262 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800263 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200264 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800265 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200266 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800267 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200268 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800269 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200270 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800271 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200272 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800273 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200274 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700275};
276#undef _R
277
Francois Romieubcf0bf92006-07-26 23:14:13 +0200278enum cfg_version {
279 RTL_CFG_0 = 0x00,
280 RTL_CFG_1,
281 RTL_CFG_2
282};
283
Benoit Taine9baa3c32014-08-08 15:56:03 +0200284static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200285 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200286 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800287 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200288 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100289 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200290 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200291 { PCI_VENDOR_ID_DLINK, 0x4300,
292 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200293 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000294 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200295 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200296 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
297 { PCI_VENDOR_ID_LINKSYS, 0x1032,
298 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100299 { 0x0001, 0x8168,
300 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700301 {0,},
302};
303
304MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
305
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200306static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200307static struct {
308 u32 msg_enable;
309} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310
Francois Romieu07d3f512007-02-21 22:40:46 +0100311enum rtl_registers {
312 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100313 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100314 MAR0 = 8, /* Multicast filter. */
315 CounterAddrLow = 0x10,
316 CounterAddrHigh = 0x14,
317 TxDescStartAddrLow = 0x20,
318 TxDescStartAddrHigh = 0x24,
319 TxHDescStartAddrLow = 0x28,
320 TxHDescStartAddrHigh = 0x2c,
321 FLASH = 0x30,
322 ERSR = 0x36,
323 ChipCmd = 0x37,
324 TxPoll = 0x38,
325 IntrMask = 0x3c,
326 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700327
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800328 TxConfig = 0x40,
329#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
330#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
331
332 RxConfig = 0x44,
333#define RX128_INT_EN (1 << 15) /* 8111c and later */
334#define RX_MULTI_EN (1 << 14) /* 8111c only */
335#define RXCFG_FIFO_SHIFT 13
336 /* No threshold before first PCI xfer */
337#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000338#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800339#define RXCFG_DMA_SHIFT 8
340 /* Unlimited maximum PCI burst. */
341#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700342
Francois Romieu07d3f512007-02-21 22:40:46 +0100343 RxMissed = 0x4c,
344 Cfg9346 = 0x50,
345 Config0 = 0x51,
346 Config1 = 0x52,
347 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200348#define PME_SIGNAL (1 << 5) /* 8168c and later */
349
Francois Romieu07d3f512007-02-21 22:40:46 +0100350 Config3 = 0x54,
351 Config4 = 0x55,
352 Config5 = 0x56,
353 MultiIntr = 0x5c,
354 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100355 PHYstatus = 0x6c,
356 RxMaxSize = 0xda,
357 CPlusCmd = 0xe0,
358 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300359
360#define RTL_COALESCE_MASK 0x0f
361#define RTL_COALESCE_SHIFT 4
362#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
363#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
364
Francois Romieu07d3f512007-02-21 22:40:46 +0100365 RxDescAddrLow = 0xe4,
366 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000367 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
368
369#define NoEarlyTx 0x3f /* Max value : no early transmit. */
370
371 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
372
373#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800374#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000375
Francois Romieu07d3f512007-02-21 22:40:46 +0100376 FuncEvent = 0xf0,
377 FuncEventMask = 0xf4,
378 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800379 IBCR0 = 0xf8,
380 IBCR2 = 0xf9,
381 IBIMR0 = 0xfa,
382 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100383 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700384};
385
Francois Romieuf162a5d2008-06-01 22:37:49 +0200386enum rtl8168_8101_registers {
387 CSIDR = 0x64,
388 CSIAR = 0x68,
389#define CSIAR_FLAG 0x80000000
390#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200391#define CSIAR_BYTE_ENABLE 0x0000f000
392#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000393 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200394 EPHYAR = 0x80,
395#define EPHYAR_FLAG 0x80000000
396#define EPHYAR_WRITE_CMD 0x80000000
397#define EPHYAR_REG_MASK 0x1f
398#define EPHYAR_REG_SHIFT 16
399#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800400 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800401#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800402#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200403 DBG_REG = 0xd1,
404#define FIX_NAK_1 (1 << 4)
405#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800406 TWSI = 0xd2,
407 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800408#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800409#define TX_EMPTY (1 << 5)
410#define RX_EMPTY (1 << 4)
411#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800412#define EN_NDP (1 << 3)
413#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800414#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000415 EFUSEAR = 0xdc,
416#define EFUSEAR_FLAG 0x80000000
417#define EFUSEAR_WRITE_CMD 0x80000000
418#define EFUSEAR_READ_CMD 0x00000000
419#define EFUSEAR_REG_MASK 0x03ff
420#define EFUSEAR_REG_SHIFT 8
421#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800422 MISC_1 = 0xf2,
423#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200424};
425
françois romieuc0e45c12011-01-03 15:08:04 +0000426enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800427 LED_FREQ = 0x1a,
428 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000429 ERIDR = 0x70,
430 ERIAR = 0x74,
431#define ERIAR_FLAG 0x80000000
432#define ERIAR_WRITE_CMD 0x80000000
433#define ERIAR_READ_CMD 0x00000000
434#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000435#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800436#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
437#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
438#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800439#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800440#define ERIAR_MASK_SHIFT 12
441#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
442#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800443#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800444#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800445#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000446 EPHY_RXER_NUM = 0x7c,
447 OCPDR = 0xb0, /* OCP GPHY access */
448#define OCPDR_WRITE_CMD 0x80000000
449#define OCPDR_READ_CMD 0x00000000
450#define OCPDR_REG_MASK 0x7f
451#define OCPDR_GPHY_REG_SHIFT 16
452#define OCPDR_DATA_MASK 0xffff
453 OCPAR = 0xb4,
454#define OCPAR_FLAG 0x80000000
455#define OCPAR_GPHY_WRITE_CMD 0x8000f060
456#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800457 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000458 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
459 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200460#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800461#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800462#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800463#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800464#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000465};
466
Francois Romieu07d3f512007-02-21 22:40:46 +0100467enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700468 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100469 SYSErr = 0x8000,
470 PCSTimeout = 0x4000,
471 SWInt = 0x0100,
472 TxDescUnavail = 0x0080,
473 RxFIFOOver = 0x0040,
474 LinkChg = 0x0020,
475 RxOverflow = 0x0010,
476 TxErr = 0x0008,
477 TxOK = 0x0004,
478 RxErr = 0x0002,
479 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480
481 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400482 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200483 RxFOVF = (1 << 23),
484 RxRWT = (1 << 22),
485 RxRES = (1 << 21),
486 RxRUNT = (1 << 20),
487 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800490 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100491 CmdReset = 0x10,
492 CmdRxEnb = 0x08,
493 CmdTxEnb = 0x04,
494 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495
Francois Romieu275391a2007-02-23 23:50:28 +0100496 /* TXPoll register p.5 */
497 HPQ = 0x80, /* Poll cmd on the high prio queue */
498 NPQ = 0x40, /* Poll cmd on the low prio queue */
499 FSWInt = 0x01, /* Forced software interrupt */
500
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100502 Cfg9346_Lock = 0x00,
503 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700504
505 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100506 AcceptErr = 0x20,
507 AcceptRunt = 0x10,
508 AcceptBroadcast = 0x08,
509 AcceptMulticast = 0x04,
510 AcceptMyPhys = 0x02,
511 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200512#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700513
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514 /* TxConfigBits */
515 TxInterFrameGapShift = 24,
516 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
517
Francois Romieu5d06a992006-02-23 00:47:58 +0100518 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200519 LEDS1 = (1 << 7),
520 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200521 Speed_down = (1 << 4),
522 MEMMAP = (1 << 3),
523 IOMAP = (1 << 2),
524 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100525 PMEnable = (1 << 0), /* Power Management Enable */
526
Francois Romieu6dccd162007-02-13 23:38:05 +0100527 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000528 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000529 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100530 PCI_Clock_66MHz = 0x01,
531 PCI_Clock_33MHz = 0x00,
532
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100533 /* Config3 register p.25 */
534 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
535 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200536 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800537 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200538 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100539
Francois Romieud58d46b2011-05-03 16:38:29 +0200540 /* Config4 register */
541 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
542
Francois Romieu5d06a992006-02-23 00:47:58 +0100543 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100544 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
545 MWF = (1 << 5), /* Accept Multicast wakeup frame */
546 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200547 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100548 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100549 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000550 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200553 EnableBist = (1 << 15), // 8168 8101
554 Mac_dbgo_oe = (1 << 14), // 8168 8101
555 Normal_mode = (1 << 13), // unused
556 Force_half_dup = (1 << 12), // 8168 8101
557 Force_rxflow_en = (1 << 11), // 8168 8101
558 Force_txflow_en = (1 << 10), // 8168 8101
559 Cxpl_dbg_sel = (1 << 9), // 8168 8101
560 ASF = (1 << 8), // 8168 8101
561 PktCntrDisable = (1 << 7), // 8168 8101
562 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 RxVlan = (1 << 6),
564 RxChkSum = (1 << 5),
565 PCIDAC = (1 << 4),
566 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200567#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100568 INTT_0 = 0x0000, // 8168
569 INTT_1 = 0x0001, // 8168
570 INTT_2 = 0x0002, // 8168
571 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700572
573 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100574 TBI_Enable = 0x80,
575 TxFlowCtrl = 0x40,
576 RxFlowCtrl = 0x20,
577 _1000bpsF = 0x10,
578 _100bps = 0x08,
579 _10bps = 0x04,
580 LinkStatus = 0x02,
581 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582
Linus Torvalds1da177e2005-04-16 15:20:36 -0700583 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100584 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200585
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200586 /* ResetCounterCommand */
587 CounterReset = 0x1,
588
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200589 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100590 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800591
592 /* magic enable v2 */
593 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594};
595
Francois Romieu2b7b4312011-04-18 22:53:24 -0700596enum rtl_desc_bit {
597 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
599 RingEnd = (1 << 30), /* End of descriptor ring */
600 FirstFrag = (1 << 29), /* First segment of a packet */
601 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700602};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700603
Francois Romieu2b7b4312011-04-18 22:53:24 -0700604/* Generic case. */
605enum rtl_tx_desc_bit {
606 /* First doubleword. */
607 TD_LSO = (1 << 27), /* Large Send Offload */
608#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700609
Francois Romieu2b7b4312011-04-18 22:53:24 -0700610 /* Second doubleword. */
611 TxVlanTag = (1 << 17), /* Add VLAN tag */
612};
613
614/* 8169, 8168b and 810x except 8102e. */
615enum rtl_tx_desc_bit_0 {
616 /* First doubleword. */
617#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
618 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
619 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
620 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
621};
622
623/* 8102e, 8168c and beyond. */
624enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800625 /* First doubleword. */
626 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800627 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800628#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800629#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800630
Francois Romieu2b7b4312011-04-18 22:53:24 -0700631 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800632#define TCPHO_SHIFT 18
633#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700634#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800635 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
636 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700637 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
638 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
639};
640
Francois Romieu2b7b4312011-04-18 22:53:24 -0700641enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 /* Rx private */
643 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500644 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645
646#define RxProtoUDP (PID1)
647#define RxProtoTCP (PID0)
648#define RxProtoIP (PID1 | PID0)
649#define RxProtoMask RxProtoIP
650
651 IPFail = (1 << 16), /* IP checksum failed */
652 UDPFail = (1 << 15), /* UDP/IP checksum failed */
653 TCPFail = (1 << 14), /* TCP/IP checksum failed */
654 RxVlanTag = (1 << 16), /* VLAN tag available */
655};
656
657#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200658#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659
660struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200661 __le32 opts1;
662 __le32 opts2;
663 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664};
665
666struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200667 __le32 opts1;
668 __le32 opts2;
669 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670};
671
672struct ring_info {
673 struct sk_buff *skb;
674 u32 len;
675 u8 __pad[sizeof(void *) - sizeof(u32)];
676};
677
Ivan Vecera355423d2009-02-06 21:49:57 -0800678struct rtl8169_counters {
679 __le64 tx_packets;
680 __le64 rx_packets;
681 __le64 tx_errors;
682 __le32 rx_errors;
683 __le16 rx_missed;
684 __le16 align_errors;
685 __le32 tx_one_collision;
686 __le32 tx_multi_collision;
687 __le64 rx_unicast;
688 __le64 rx_broadcast;
689 __le32 rx_multicast;
690 __le16 tx_aborted;
691 __le16 tx_underun;
692};
693
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200694struct rtl8169_tc_offsets {
695 bool inited;
696 __le64 tx_errors;
697 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200698 __le16 tx_aborted;
699};
700
Francois Romieuda78dbf2012-01-26 14:18:23 +0100701enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100702 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100703 RTL_FLAG_TASK_SLOW_PENDING,
704 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100705 RTL_FLAG_MAX
706};
707
Junchang Wang8027aa22012-03-04 23:30:32 +0100708struct rtl8169_stats {
709 u64 packets;
710 u64 bytes;
711 struct u64_stats_sync syncp;
712};
713
Linus Torvalds1da177e2005-04-16 15:20:36 -0700714struct rtl8169_private {
715 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200716 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000717 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700718 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200719 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700720 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
722 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100724 struct rtl8169_stats rx_stats;
725 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700726 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
727 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
728 dma_addr_t TxPhyAddr;
729 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000730 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100733
734 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300735 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000736
737 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200738 void (*write)(struct rtl8169_private *, int, int);
739 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000740 } mdio_ops;
741
Francois Romieud58d46b2011-05-03 16:38:29 +0200742 struct jumbo_ops {
743 void (*enable)(struct rtl8169_private *);
744 void (*disable)(struct rtl8169_private *);
745 } jumbo_ops;
746
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200747 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800748 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100749
750 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100751 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
752 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100753 struct work_struct work;
754 } wk;
755
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200756 unsigned supports_gmii:1;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +0200757 struct mii_bus *mii_bus;
Corinna Vinschen42020322015-09-10 10:47:35 +0200758 dma_addr_t counters_phys_addr;
759 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200760 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000761 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000762
Francois Romieub6ffd972011-06-17 17:00:05 +0200763 struct rtl_fw {
764 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200765
766#define RTL_VER_SIZE 32
767
768 char version[RTL_VER_SIZE];
769
770 struct rtl_fw_phy_action {
771 __le32 *code;
772 size_t size;
773 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200774 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300775#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800776
777 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778};
779
Ralf Baechle979b6c12005-06-13 14:30:40 -0700780MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700781MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700782module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700783MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200784module_param_named(debug, debug.msg_enable, int, 0);
785MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700786MODULE_LICENSE("GPL");
787MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000788MODULE_FIRMWARE(FIRMWARE_8168D_1);
789MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000790MODULE_FIRMWARE(FIRMWARE_8168E_1);
791MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400792MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800793MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800794MODULE_FIRMWARE(FIRMWARE_8168F_1);
795MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800796MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800797MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800798MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800799MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000800MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000801MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000802MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800803MODULE_FIRMWARE(FIRMWARE_8168H_1);
804MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200805MODULE_FIRMWARE(FIRMWARE_8107E_1);
806MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700807
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100808static inline struct device *tp_to_dev(struct rtl8169_private *tp)
809{
810 return &tp->pci_dev->dev;
811}
812
Francois Romieuda78dbf2012-01-26 14:18:23 +0100813static void rtl_lock_work(struct rtl8169_private *tp)
814{
815 mutex_lock(&tp->wk.mutex);
816}
817
818static void rtl_unlock_work(struct rtl8169_private *tp)
819{
820 mutex_unlock(&tp->wk.mutex);
821}
822
Heiner Kallweitcb732002018-03-20 07:45:35 +0100823static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200824{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100825 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800826 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200827}
828
Francois Romieuffc46952012-07-06 14:19:23 +0200829struct rtl_cond {
830 bool (*check)(struct rtl8169_private *);
831 const char *msg;
832};
833
834static void rtl_udelay(unsigned int d)
835{
836 udelay(d);
837}
838
839static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
840 void (*delay)(unsigned int), unsigned int d, int n,
841 bool high)
842{
843 int i;
844
845 for (i = 0; i < n; i++) {
846 delay(d);
847 if (c->check(tp) == high)
848 return true;
849 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200850 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
851 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200852 return false;
853}
854
855static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
856 const struct rtl_cond *c,
857 unsigned int d, int n)
858{
859 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
860}
861
862static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
863 const struct rtl_cond *c,
864 unsigned int d, int n)
865{
866 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
867}
868
869static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
870 const struct rtl_cond *c,
871 unsigned int d, int n)
872{
873 return rtl_loop_wait(tp, c, msleep, d, n, true);
874}
875
876static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
877 const struct rtl_cond *c,
878 unsigned int d, int n)
879{
880 return rtl_loop_wait(tp, c, msleep, d, n, false);
881}
882
883#define DECLARE_RTL_COND(name) \
884static bool name ## _check(struct rtl8169_private *); \
885 \
886static const struct rtl_cond name = { \
887 .check = name ## _check, \
888 .msg = #name \
889}; \
890 \
891static bool name ## _check(struct rtl8169_private *tp)
892
Hayes Wangc5583862012-07-02 17:23:22 +0800893static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
894{
895 if (reg & 0xffff0001) {
896 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
897 return true;
898 }
899 return false;
900}
901
902DECLARE_RTL_COND(rtl_ocp_gphy_cond)
903{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200904 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800905}
906
907static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
908{
Hayes Wangc5583862012-07-02 17:23:22 +0800909 if (rtl_ocp_reg_failure(tp, reg))
910 return;
911
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200912 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800913
914 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
915}
916
917static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
918{
Hayes Wangc5583862012-07-02 17:23:22 +0800919 if (rtl_ocp_reg_failure(tp, reg))
920 return 0;
921
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200922 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800923
924 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200925 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800926}
927
Hayes Wangc5583862012-07-02 17:23:22 +0800928static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
929{
Hayes Wangc5583862012-07-02 17:23:22 +0800930 if (rtl_ocp_reg_failure(tp, reg))
931 return;
932
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200933 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800934}
935
936static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
937{
Hayes Wangc5583862012-07-02 17:23:22 +0800938 if (rtl_ocp_reg_failure(tp, reg))
939 return 0;
940
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200941 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800942
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200943 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800944}
945
946#define OCP_STD_PHY_BASE 0xa400
947
948static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
949{
950 if (reg == 0x1f) {
951 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
952 return;
953 }
954
955 if (tp->ocp_base != OCP_STD_PHY_BASE)
956 reg -= 0x10;
957
958 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
959}
960
961static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
962{
963 if (tp->ocp_base != OCP_STD_PHY_BASE)
964 reg -= 0x10;
965
966 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
967}
968
hayeswangeee37862013-04-01 22:23:38 +0000969static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
970{
971 if (reg == 0x1f) {
972 tp->ocp_base = value << 4;
973 return;
974 }
975
976 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
977}
978
979static int mac_mcu_read(struct rtl8169_private *tp, int reg)
980{
981 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
982}
983
Francois Romieuffc46952012-07-06 14:19:23 +0200984DECLARE_RTL_COND(rtl_phyar_cond)
985{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200987}
988
Francois Romieu24192212012-07-06 20:19:42 +0200989static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700990{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200991 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700992
Francois Romieuffc46952012-07-06 14:19:23 +0200993 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700994 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700995 * According to hardware specs a 20us delay is required after write
996 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700997 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700998 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700999}
1000
Francois Romieu24192212012-07-06 20:19:42 +02001001static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001002{
Francois Romieuffc46952012-07-06 14:19:23 +02001003 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001005 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006
Francois Romieuffc46952012-07-06 14:19:23 +02001007 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001008 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001009
Timo Teräs81a95f02010-06-09 17:31:48 -07001010 /*
1011 * According to hardware specs a 20us delay is required after read
1012 * complete indication, but before sending next command.
1013 */
1014 udelay(20);
1015
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016 return value;
1017}
1018
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001019DECLARE_RTL_COND(rtl_ocpar_cond)
1020{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001021 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001022}
1023
Francois Romieu24192212012-07-06 20:19:42 +02001024static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001025{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001026 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1027 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1028 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001029
Francois Romieuffc46952012-07-06 14:19:23 +02001030 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001031}
1032
Francois Romieu24192212012-07-06 20:19:42 +02001033static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001034{
Francois Romieu24192212012-07-06 20:19:42 +02001035 r8168dp_1_mdio_access(tp, reg,
1036 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001037}
1038
Francois Romieu24192212012-07-06 20:19:42 +02001039static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001040{
Francois Romieu24192212012-07-06 20:19:42 +02001041 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001042
1043 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001044 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1045 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001046
Francois Romieuffc46952012-07-06 14:19:23 +02001047 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001048 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001049}
1050
françois romieue6de30d2011-01-03 15:08:37 +00001051#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1052
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001053static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001054{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001056}
1057
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001061}
1062
Francois Romieu24192212012-07-06 20:19:42 +02001063static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001066
Francois Romieu24192212012-07-06 20:19:42 +02001067 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001068
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001069 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001070}
1071
Francois Romieu24192212012-07-06 20:19:42 +02001072static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001073{
1074 int value;
1075
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001076 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001077
Francois Romieu24192212012-07-06 20:19:42 +02001078 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001079
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001080 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001081
1082 return value;
1083}
1084
françois romieu4da19632011-01-03 15:07:55 +00001085static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001086{
Francois Romieu24192212012-07-06 20:19:42 +02001087 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001088}
1089
françois romieu4da19632011-01-03 15:07:55 +00001090static int rtl_readphy(struct rtl8169_private *tp, int location)
1091{
Francois Romieu24192212012-07-06 20:19:42 +02001092 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001093}
1094
1095static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1096{
1097 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1098}
1099
Chun-Hao Lin76564422014-10-01 23:17:17 +08001100static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001101{
1102 int val;
1103
françois romieu4da19632011-01-03 15:07:55 +00001104 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001105 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001106}
1107
Francois Romieuffc46952012-07-06 14:19:23 +02001108DECLARE_RTL_COND(rtl_ephyar_cond)
1109{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001110 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001111}
1112
Francois Romieufdf6fc02012-07-06 22:40:38 +02001113static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001114{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001115 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001116 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1117
Francois Romieuffc46952012-07-06 14:19:23 +02001118 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1119
1120 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001121}
1122
Francois Romieufdf6fc02012-07-06 22:40:38 +02001123static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001124{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001125 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001126
Francois Romieuffc46952012-07-06 14:19:23 +02001127 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001128 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001129}
1130
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001131DECLARE_RTL_COND(rtl_eriar_cond)
1132{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001133 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001134}
1135
Francois Romieufdf6fc02012-07-06 22:40:38 +02001136static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1137 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001138{
Hayes Wang133ac402011-07-06 15:58:05 +08001139 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001140 RTL_W32(tp, ERIDR, val);
1141 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001142
Francois Romieuffc46952012-07-06 14:19:23 +02001143 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001144}
1145
Francois Romieufdf6fc02012-07-06 22:40:38 +02001146static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001147{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001148 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001149
Francois Romieuffc46952012-07-06 14:19:23 +02001150 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001151 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001152}
1153
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001154static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001155 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001156{
1157 u32 val;
1158
Francois Romieufdf6fc02012-07-06 22:40:38 +02001159 val = rtl_eri_read(tp, addr, type);
1160 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001161}
1162
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001163static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1164{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001165 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001166 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001167 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168}
1169
1170static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1171{
1172 return rtl_eri_read(tp, reg, ERIAR_OOB);
1173}
1174
1175static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1176{
1177 switch (tp->mac_version) {
1178 case RTL_GIGA_MAC_VER_27:
1179 case RTL_GIGA_MAC_VER_28:
1180 case RTL_GIGA_MAC_VER_31:
1181 return r8168dp_ocp_read(tp, mask, reg);
1182 case RTL_GIGA_MAC_VER_49:
1183 case RTL_GIGA_MAC_VER_50:
1184 case RTL_GIGA_MAC_VER_51:
1185 return r8168ep_ocp_read(tp, mask, reg);
1186 default:
1187 BUG();
1188 return ~0;
1189 }
1190}
1191
1192static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1193 u32 data)
1194{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001195 RTL_W32(tp, OCPDR, data);
1196 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001197 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1198}
1199
1200static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1201 u32 data)
1202{
1203 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1204 data, ERIAR_OOB);
1205}
1206
1207static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1208{
1209 switch (tp->mac_version) {
1210 case RTL_GIGA_MAC_VER_27:
1211 case RTL_GIGA_MAC_VER_28:
1212 case RTL_GIGA_MAC_VER_31:
1213 r8168dp_ocp_write(tp, mask, reg, data);
1214 break;
1215 case RTL_GIGA_MAC_VER_49:
1216 case RTL_GIGA_MAC_VER_50:
1217 case RTL_GIGA_MAC_VER_51:
1218 r8168ep_ocp_write(tp, mask, reg, data);
1219 break;
1220 default:
1221 BUG();
1222 break;
1223 }
1224}
1225
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001226static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1227{
1228 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1229
1230 ocp_write(tp, 0x1, 0x30, 0x00000001);
1231}
1232
1233#define OOB_CMD_RESET 0x00
1234#define OOB_CMD_DRIVER_START 0x05
1235#define OOB_CMD_DRIVER_STOP 0x06
1236
1237static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1238{
1239 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1240}
1241
1242DECLARE_RTL_COND(rtl_ocp_read_cond)
1243{
1244 u16 reg;
1245
1246 reg = rtl8168_get_ocp_reg(tp);
1247
1248 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1249}
1250
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001251DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1252{
1253 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1254}
1255
1256DECLARE_RTL_COND(rtl_ocp_tx_cond)
1257{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001258 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001259}
1260
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001261static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1262{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001263 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001264 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001265 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1266 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001267}
1268
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001269static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001270{
1271 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001272 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1273}
1274
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1276{
1277 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1278 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1279 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1280}
1281
1282static void rtl8168_driver_start(struct rtl8169_private *tp)
1283{
1284 switch (tp->mac_version) {
1285 case RTL_GIGA_MAC_VER_27:
1286 case RTL_GIGA_MAC_VER_28:
1287 case RTL_GIGA_MAC_VER_31:
1288 rtl8168dp_driver_start(tp);
1289 break;
1290 case RTL_GIGA_MAC_VER_49:
1291 case RTL_GIGA_MAC_VER_50:
1292 case RTL_GIGA_MAC_VER_51:
1293 rtl8168ep_driver_start(tp);
1294 break;
1295 default:
1296 BUG();
1297 break;
1298 }
1299}
1300
1301static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1302{
1303 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1304 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1305}
1306
1307static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1308{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001309 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001310 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1311 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1312 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1313}
1314
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001315static void rtl8168_driver_stop(struct rtl8169_private *tp)
1316{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001317 switch (tp->mac_version) {
1318 case RTL_GIGA_MAC_VER_27:
1319 case RTL_GIGA_MAC_VER_28:
1320 case RTL_GIGA_MAC_VER_31:
1321 rtl8168dp_driver_stop(tp);
1322 break;
1323 case RTL_GIGA_MAC_VER_49:
1324 case RTL_GIGA_MAC_VER_50:
1325 case RTL_GIGA_MAC_VER_51:
1326 rtl8168ep_driver_stop(tp);
1327 break;
1328 default:
1329 BUG();
1330 break;
1331 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001332}
1333
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001334static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001335{
1336 u16 reg = rtl8168_get_ocp_reg(tp);
1337
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001338 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001339}
1340
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001341static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001342{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001343 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001344}
1345
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001346static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001347{
1348 switch (tp->mac_version) {
1349 case RTL_GIGA_MAC_VER_27:
1350 case RTL_GIGA_MAC_VER_28:
1351 case RTL_GIGA_MAC_VER_31:
1352 return r8168dp_check_dash(tp);
1353 case RTL_GIGA_MAC_VER_49:
1354 case RTL_GIGA_MAC_VER_50:
1355 case RTL_GIGA_MAC_VER_51:
1356 return r8168ep_check_dash(tp);
1357 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001358 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001359 }
1360}
1361
françois romieuc28aa382011-08-02 03:53:43 +00001362struct exgmac_reg {
1363 u16 addr;
1364 u16 mask;
1365 u32 val;
1366};
1367
Francois Romieufdf6fc02012-07-06 22:40:38 +02001368static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001369 const struct exgmac_reg *r, int len)
1370{
1371 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001372 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001373 r++;
1374 }
1375}
1376
Francois Romieuffc46952012-07-06 14:19:23 +02001377DECLARE_RTL_COND(rtl_efusear_cond)
1378{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001379 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001380}
1381
Francois Romieufdf6fc02012-07-06 22:40:38 +02001382static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001383{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001384 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001385
Francois Romieuffc46952012-07-06 14:19:23 +02001386 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001387 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001388}
1389
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001390static u16 rtl_get_events(struct rtl8169_private *tp)
1391{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001392 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001393}
1394
1395static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1396{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001397 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001398 mmiowb();
1399}
1400
1401static void rtl_irq_disable(struct rtl8169_private *tp)
1402{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001403 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001404 mmiowb();
1405}
1406
Francois Romieu3e990ff2012-01-26 12:50:01 +01001407static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1408{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001409 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001410}
1411
Francois Romieuda78dbf2012-01-26 14:18:23 +01001412#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1413#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1414#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1415
1416static void rtl_irq_enable_all(struct rtl8169_private *tp)
1417{
1418 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1419}
1420
françois romieu811fd302011-12-04 20:30:45 +00001421static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001422{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001423 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001424 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001426}
1427
Hayes Wang70090422011-07-06 15:58:06 +08001428static void rtl_link_chg_patch(struct rtl8169_private *tp)
1429{
Hayes Wang70090422011-07-06 15:58:06 +08001430 struct net_device *dev = tp->dev;
1431
1432 if (!netif_running(dev))
1433 return;
1434
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001435 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1436 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001437 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001438 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1439 ERIAR_EXGMAC);
1440 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1441 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001442 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001443 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1444 ERIAR_EXGMAC);
1445 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1446 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001447 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001448 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1449 ERIAR_EXGMAC);
1450 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1451 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001452 }
1453 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001454 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001455 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001456 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001457 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001458 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1459 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001460 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001461 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1462 ERIAR_EXGMAC);
1463 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1464 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001465 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001466 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1467 ERIAR_EXGMAC);
1468 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1469 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001470 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001471 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001472 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001473 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1474 ERIAR_EXGMAC);
1475 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1476 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001477 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001478 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1479 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001480 }
Hayes Wang70090422011-07-06 15:58:06 +08001481 }
1482}
1483
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001484#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1485
1486static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1487{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001488 u8 options;
1489 u32 wolopts = 0;
1490
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001491 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001492 if (!(options & PMEnable))
1493 return 0;
1494
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001495 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001496 if (options & LinkUp)
1497 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001498 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001499 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1500 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001501 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1502 wolopts |= WAKE_MAGIC;
1503 break;
1504 default:
1505 if (options & MagicPacket)
1506 wolopts |= WAKE_MAGIC;
1507 break;
1508 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001509
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001510 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001511 if (options & UWF)
1512 wolopts |= WAKE_UCAST;
1513 if (options & BWF)
1514 wolopts |= WAKE_BCAST;
1515 if (options & MWF)
1516 wolopts |= WAKE_MCAST;
1517
1518 return wolopts;
1519}
1520
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001521static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1522{
1523 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001524
Francois Romieuda78dbf2012-01-26 14:18:23 +01001525 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001526 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001527 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001528 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001529}
1530
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001531static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001532{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001533 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001534 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001535 u32 opt;
1536 u16 reg;
1537 u8 mask;
1538 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001539 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001540 { WAKE_UCAST, Config5, UWF },
1541 { WAKE_BCAST, Config5, BWF },
1542 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001543 { WAKE_ANY, Config5, LanWake },
1544 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001545 };
Francois Romieu851e6022012-04-17 11:10:11 +02001546 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001547
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001548 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001549
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001550 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001551 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1552 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001553 tmp = ARRAY_SIZE(cfg) - 1;
1554 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001555 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001556 0x0dc,
1557 ERIAR_MASK_0100,
1558 MagicPacket_v2,
1559 0x0000,
1560 ERIAR_EXGMAC);
1561 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001562 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001563 0x0dc,
1564 ERIAR_MASK_0100,
1565 0x0000,
1566 MagicPacket_v2,
1567 ERIAR_EXGMAC);
1568 break;
1569 default:
1570 tmp = ARRAY_SIZE(cfg);
1571 break;
1572 }
1573
1574 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001575 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001576 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001577 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001578 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001579 }
1580
Francois Romieu851e6022012-04-17 11:10:11 +02001581 switch (tp->mac_version) {
1582 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001583 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001584 if (wolopts)
1585 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001586 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001587 break;
1588 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001589 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001590 if (wolopts)
1591 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001592 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001593 break;
1594 }
1595
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001596 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001597}
1598
1599static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1600{
1601 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001602 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001603
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001604 if (wol->wolopts & ~WAKE_ANY)
1605 return -EINVAL;
1606
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001607 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001608
Francois Romieuda78dbf2012-01-26 14:18:23 +01001609 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001610
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001611 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001612
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001613 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001614 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001615
1616 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001617
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001618 device_set_wakeup_enable(d, tp->saved_wolopts);
françois romieuea809072010-11-08 13:23:58 +00001619
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001620 pm_runtime_put_noidle(d);
1621
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001622 return 0;
1623}
1624
Francois Romieu31bd2042011-04-26 18:58:59 +02001625static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1626{
Francois Romieu85bffe62011-04-27 08:22:39 +02001627 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001628}
1629
Linus Torvalds1da177e2005-04-16 15:20:36 -07001630static void rtl8169_get_drvinfo(struct net_device *dev,
1631 struct ethtool_drvinfo *info)
1632{
1633 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001634 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Rick Jones68aad782011-11-07 13:29:27 +00001636 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1637 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1638 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001639 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001640 if (!IS_ERR_OR_NULL(rtl_fw))
1641 strlcpy(info->fw_version, rtl_fw->version,
1642 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001643}
1644
1645static int rtl8169_get_regs_len(struct net_device *dev)
1646{
1647 return R8169_REGS_SIZE;
1648}
1649
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001650static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1651 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652{
Francois Romieud58d46b2011-05-03 16:38:29 +02001653 struct rtl8169_private *tp = netdev_priv(dev);
1654
Francois Romieu2b7b4312011-04-18 22:53:24 -07001655 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001656 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001657
Francois Romieud58d46b2011-05-03 16:38:29 +02001658 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001659 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001660 features &= ~NETIF_F_IP_CSUM;
1661
Michał Mirosław350fb322011-04-08 06:35:56 +00001662 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001663}
1664
Heiner Kallweita3984572018-04-28 22:19:15 +02001665static int rtl8169_set_features(struct net_device *dev,
1666 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001667{
1668 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001669 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670
Heiner Kallweita3984572018-04-28 22:19:15 +02001671 rtl_lock_work(tp);
1672
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001673 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001674 if (features & NETIF_F_RXALL)
1675 rx_config |= (AcceptErr | AcceptRunt);
1676 else
1677 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001678
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001679 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001680
hayeswang929a0312014-09-16 11:40:47 +08001681 if (features & NETIF_F_RXCSUM)
1682 tp->cp_cmd |= RxChkSum;
1683 else
1684 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001685
hayeswang929a0312014-09-16 11:40:47 +08001686 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1687 tp->cp_cmd |= RxVlan;
1688 else
1689 tp->cp_cmd &= ~RxVlan;
1690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001691 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1692 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001693
Francois Romieuda78dbf2012-01-26 14:18:23 +01001694 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001695
1696 return 0;
1697}
1698
Kirill Smelkov810f4892012-11-10 21:11:02 +04001699static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001700{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001701 return (skb_vlan_tag_present(skb)) ?
1702 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001703}
1704
Francois Romieu7a8fc772011-03-01 17:18:33 +01001705static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001706{
1707 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001708
Francois Romieu7a8fc772011-03-01 17:18:33 +01001709 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001710 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001711}
1712
Linus Torvalds1da177e2005-04-16 15:20:36 -07001713static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1714 void *p)
1715{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001716 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001717 u32 __iomem *data = tp->mmio_addr;
1718 u32 *dw = p;
1719 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001720
Francois Romieuda78dbf2012-01-26 14:18:23 +01001721 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001722 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1723 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001724 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001725}
1726
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001727static u32 rtl8169_get_msglevel(struct net_device *dev)
1728{
1729 struct rtl8169_private *tp = netdev_priv(dev);
1730
1731 return tp->msg_enable;
1732}
1733
1734static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1735{
1736 struct rtl8169_private *tp = netdev_priv(dev);
1737
1738 tp->msg_enable = value;
1739}
1740
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001741static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1742 "tx_packets",
1743 "rx_packets",
1744 "tx_errors",
1745 "rx_errors",
1746 "rx_missed",
1747 "align_errors",
1748 "tx_single_collisions",
1749 "tx_multi_collisions",
1750 "unicast",
1751 "broadcast",
1752 "multicast",
1753 "tx_aborted",
1754 "tx_underrun",
1755};
1756
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001757static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001758{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001759 switch (sset) {
1760 case ETH_SS_STATS:
1761 return ARRAY_SIZE(rtl8169_gstrings);
1762 default:
1763 return -EOPNOTSUPP;
1764 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001765}
1766
Corinna Vinschen42020322015-09-10 10:47:35 +02001767DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001768{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001769 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001770}
1771
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001772static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001773{
Corinna Vinschen42020322015-09-10 10:47:35 +02001774 dma_addr_t paddr = tp->counters_phys_addr;
1775 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001776
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001777 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1778 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001779 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001780 RTL_W32(tp, CounterAddrLow, cmd);
1781 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001782
Francois Romieua78e9362018-01-26 01:53:26 +01001783 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001784}
1785
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001786static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001787{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001788 /*
1789 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1790 * tally counters.
1791 */
1792 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1793 return true;
1794
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001795 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001796}
1797
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001798static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001799{
Ivan Vecera355423d2009-02-06 21:49:57 -08001800 /*
1801 * Some chips are unable to dump tally counters when the receiver
1802 * is disabled.
1803 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001804 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001805 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001806
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001807 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001808}
1809
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001810static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001811{
Corinna Vinschen42020322015-09-10 10:47:35 +02001812 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001813 bool ret = false;
1814
1815 /*
1816 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1817 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1818 * reset by a power cycle, while the counter values collected by the
1819 * driver are reset at every driver unload/load cycle.
1820 *
1821 * To make sure the HW values returned by @get_stats64 match the SW
1822 * values, we collect the initial values at first open(*) and use them
1823 * as offsets to normalize the values returned by @get_stats64.
1824 *
1825 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1826 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1827 * set at open time by rtl_hw_start.
1828 */
1829
1830 if (tp->tc_offset.inited)
1831 return true;
1832
1833 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001834 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001835 ret = true;
1836
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001837 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001838 ret = true;
1839
Corinna Vinschen42020322015-09-10 10:47:35 +02001840 tp->tc_offset.tx_errors = counters->tx_errors;
1841 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1842 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001843 tp->tc_offset.inited = true;
1844
1845 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001846}
1847
Ivan Vecera355423d2009-02-06 21:49:57 -08001848static void rtl8169_get_ethtool_stats(struct net_device *dev,
1849 struct ethtool_stats *stats, u64 *data)
1850{
1851 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001852 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001853 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001854
1855 ASSERT_RTNL();
1856
Chun-Hao Line0636232016-07-29 16:37:55 +08001857 pm_runtime_get_noresume(d);
1858
1859 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001860 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001861
1862 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001863
Corinna Vinschen42020322015-09-10 10:47:35 +02001864 data[0] = le64_to_cpu(counters->tx_packets);
1865 data[1] = le64_to_cpu(counters->rx_packets);
1866 data[2] = le64_to_cpu(counters->tx_errors);
1867 data[3] = le32_to_cpu(counters->rx_errors);
1868 data[4] = le16_to_cpu(counters->rx_missed);
1869 data[5] = le16_to_cpu(counters->align_errors);
1870 data[6] = le32_to_cpu(counters->tx_one_collision);
1871 data[7] = le32_to_cpu(counters->tx_multi_collision);
1872 data[8] = le64_to_cpu(counters->rx_unicast);
1873 data[9] = le64_to_cpu(counters->rx_broadcast);
1874 data[10] = le32_to_cpu(counters->rx_multicast);
1875 data[11] = le16_to_cpu(counters->tx_aborted);
1876 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001877}
1878
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001879static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1880{
1881 switch(stringset) {
1882 case ETH_SS_STATS:
1883 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1884 break;
1885 }
1886}
1887
Francois Romieu50970832017-10-27 13:24:49 +03001888/*
1889 * Interrupt coalescing
1890 *
1891 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1892 * > 8169, 8168 and 810x line of chipsets
1893 *
1894 * 8169, 8168, and 8136(810x) serial chipsets support it.
1895 *
1896 * > 2 - the Tx timer unit at gigabit speed
1897 *
1898 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1899 * (0xe0) bit 1 and bit 0.
1900 *
1901 * For 8169
1902 * bit[1:0] \ speed 1000M 100M 10M
1903 * 0 0 320ns 2.56us 40.96us
1904 * 0 1 2.56us 20.48us 327.7us
1905 * 1 0 5.12us 40.96us 655.4us
1906 * 1 1 10.24us 81.92us 1.31ms
1907 *
1908 * For the other
1909 * bit[1:0] \ speed 1000M 100M 10M
1910 * 0 0 5us 2.56us 40.96us
1911 * 0 1 40us 20.48us 327.7us
1912 * 1 0 80us 40.96us 655.4us
1913 * 1 1 160us 81.92us 1.31ms
1914 */
1915
1916/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1917struct rtl_coalesce_scale {
1918 /* Rx / Tx */
1919 u32 nsecs[2];
1920};
1921
1922/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1923struct rtl_coalesce_info {
1924 u32 speed;
1925 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1926};
1927
1928/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1929#define rxtx_x1822(r, t) { \
1930 {{(r), (t)}}, \
1931 {{(r)*8, (t)*8}}, \
1932 {{(r)*8*2, (t)*8*2}}, \
1933 {{(r)*8*2*2, (t)*8*2*2}}, \
1934}
1935static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1936 /* speed delays: rx00 tx00 */
1937 { SPEED_10, rxtx_x1822(40960, 40960) },
1938 { SPEED_100, rxtx_x1822( 2560, 2560) },
1939 { SPEED_1000, rxtx_x1822( 320, 320) },
1940 { 0 },
1941};
1942
1943static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1944 /* speed delays: rx00 tx00 */
1945 { SPEED_10, rxtx_x1822(40960, 40960) },
1946 { SPEED_100, rxtx_x1822( 2560, 2560) },
1947 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1948 { 0 },
1949};
1950#undef rxtx_x1822
1951
1952/* get rx/tx scale vector corresponding to current speed */
1953static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1954{
1955 struct rtl8169_private *tp = netdev_priv(dev);
1956 struct ethtool_link_ksettings ecmd;
1957 const struct rtl_coalesce_info *ci;
1958 int rc;
1959
Heiner Kallweit45772432018-07-17 22:51:44 +02001960 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001961 if (rc < 0)
1962 return ERR_PTR(rc);
1963
1964 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1965 if (ecmd.base.speed == ci->speed) {
1966 return ci;
1967 }
1968 }
1969
1970 return ERR_PTR(-ELNRNG);
1971}
1972
1973static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1974{
1975 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001976 const struct rtl_coalesce_info *ci;
1977 const struct rtl_coalesce_scale *scale;
1978 struct {
1979 u32 *max_frames;
1980 u32 *usecs;
1981 } coal_settings [] = {
1982 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1983 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1984 }, *p = coal_settings;
1985 int i;
1986 u16 w;
1987
1988 memset(ec, 0, sizeof(*ec));
1989
1990 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1991 ci = rtl_coalesce_info(dev);
1992 if (IS_ERR(ci))
1993 return PTR_ERR(ci);
1994
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001995 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001996
1997 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001998 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001999 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2000 w >>= RTL_COALESCE_SHIFT;
2001 *p->usecs = w & RTL_COALESCE_MASK;
2002 }
2003
2004 for (i = 0; i < 2; i++) {
2005 p = coal_settings + i;
2006 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2007
2008 /*
2009 * ethtool_coalesce says it is illegal to set both usecs and
2010 * max_frames to 0.
2011 */
2012 if (!*p->usecs && !*p->max_frames)
2013 *p->max_frames = 1;
2014 }
2015
2016 return 0;
2017}
2018
2019/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2020static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2021 struct net_device *dev, u32 nsec, u16 *cp01)
2022{
2023 const struct rtl_coalesce_info *ci;
2024 u16 i;
2025
2026 ci = rtl_coalesce_info(dev);
2027 if (IS_ERR(ci))
2028 return ERR_CAST(ci);
2029
2030 for (i = 0; i < 4; i++) {
2031 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2032 ci->scalev[i].nsecs[1]);
2033 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2034 *cp01 = i;
2035 return &ci->scalev[i];
2036 }
2037 }
2038
2039 return ERR_PTR(-EINVAL);
2040}
2041
2042static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2043{
2044 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002045 const struct rtl_coalesce_scale *scale;
2046 struct {
2047 u32 frames;
2048 u32 usecs;
2049 } coal_settings [] = {
2050 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2051 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2052 }, *p = coal_settings;
2053 u16 w = 0, cp01;
2054 int i;
2055
2056 scale = rtl_coalesce_choose_scale(dev,
2057 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2058 if (IS_ERR(scale))
2059 return PTR_ERR(scale);
2060
2061 for (i = 0; i < 2; i++, p++) {
2062 u32 units;
2063
2064 /*
2065 * accept max_frames=1 we returned in rtl_get_coalesce.
2066 * accept it not only when usecs=0 because of e.g. the following scenario:
2067 *
2068 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2069 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2070 * - then user does `ethtool -C eth0 rx-usecs 100`
2071 *
2072 * since ethtool sends to kernel whole ethtool_coalesce
2073 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2074 * we'll reject it below in `frames % 4 != 0`.
2075 */
2076 if (p->frames == 1) {
2077 p->frames = 0;
2078 }
2079
2080 units = p->usecs * 1000 / scale->nsecs[i];
2081 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2082 return -EINVAL;
2083
2084 w <<= RTL_COALESCE_SHIFT;
2085 w |= units;
2086 w <<= RTL_COALESCE_SHIFT;
2087 w |= p->frames >> 2;
2088 }
2089
2090 rtl_lock_work(tp);
2091
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002092 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002093
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002094 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002095 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2096 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002097
2098 rtl_unlock_work(tp);
2099
2100 return 0;
2101}
2102
Jeff Garzik7282d492006-09-13 14:30:00 -04002103static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002104 .get_drvinfo = rtl8169_get_drvinfo,
2105 .get_regs_len = rtl8169_get_regs_len,
2106 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002107 .get_coalesce = rtl_get_coalesce,
2108 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002109 .get_msglevel = rtl8169_get_msglevel,
2110 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002111 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002112 .get_wol = rtl8169_get_wol,
2113 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002114 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002115 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002116 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002117 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002118 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweit45772432018-07-17 22:51:44 +02002119 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2120 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002121};
2122
Francois Romieu07d3f512007-02-21 22:40:46 +01002123static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002124 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002125{
Francois Romieu0e485152007-02-20 00:00:26 +01002126 /*
2127 * The driver currently handles the 8168Bf and the 8168Be identically
2128 * but they can be identified more specifically through the test below
2129 * if needed:
2130 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002131 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002132 *
2133 * Same thing for the 8101Eb and the 8101Ec:
2134 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002135 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002136 */
Francois Romieu37441002011-06-17 22:58:54 +02002137 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002139 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002140 int mac_version;
2141 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002142 /* 8168EP family. */
2143 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2144 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2145 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2146
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002147 /* 8168H family. */
2148 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2149 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2150
Hayes Wangc5583862012-07-02 17:23:22 +08002151 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002152 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002153 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002154 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2155 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2156
Hayes Wangc2218922011-09-06 16:55:18 +08002157 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002158 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002159 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2160 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2161
hayeswang01dc7fe2011-03-21 01:50:28 +00002162 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002163 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002164 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2165 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2166
Francois Romieu5b538df2008-07-20 16:22:45 +02002167 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002168 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002169 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002170
françois romieue6de30d2011-01-03 15:08:37 +00002171 /* 8168DP family. */
2172 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2173 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002174 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002175
Francois Romieuef808d52008-06-29 13:10:54 +02002176 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002177 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002178 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002179 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002180 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2181 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002182 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002183 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002184
2185 /* 8168B family. */
2186 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002187 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2188 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2189
2190 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002191 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002192 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002193 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2194 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002195 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2196 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2197 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2198 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002199 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002200 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002201 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002202 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2203 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002204 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2205 /* FIXME: where did these entries come from ? -- FR */
2206 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2207 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2208
2209 /* 8110 family. */
2210 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2211 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2212 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2213 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2214 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2215 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2216
Jean Delvaref21b75e2009-05-26 20:54:48 -07002217 /* Catch-all */
2218 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002219 };
2220 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221 u32 reg;
2222
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002223 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002224 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002225 p++;
2226 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002227
2228 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002229 dev_notice(tp_to_dev(tp),
2230 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002231 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002232 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002233 tp->mac_version = tp->supports_gmii ?
hayeswang58152cd2013-04-01 22:23:42 +00002234 RTL_GIGA_MAC_VER_42 :
2235 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002236 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002237 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002238 RTL_GIGA_MAC_VER_45 :
2239 RTL_GIGA_MAC_VER_47;
2240 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02002241 tp->mac_version = tp->supports_gmii ?
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002242 RTL_GIGA_MAC_VER_46 :
2243 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002244 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245}
2246
2247static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2248{
Heiner Kallweit49d17512018-06-28 20:36:15 +02002249 netif_dbg(tp, drv, tp->dev, "mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002250}
2251
Francois Romieu867763c2007-08-17 18:21:58 +02002252struct phy_reg {
2253 u16 reg;
2254 u16 val;
2255};
2256
françois romieu4da19632011-01-03 15:07:55 +00002257static void rtl_writephy_batch(struct rtl8169_private *tp,
2258 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002259{
2260 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002261 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002262 regs++;
2263 }
2264}
2265
françois romieubca03d52011-01-03 15:07:31 +00002266#define PHY_READ 0x00000000
2267#define PHY_DATA_OR 0x10000000
2268#define PHY_DATA_AND 0x20000000
2269#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002270#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002271#define PHY_CLEAR_READCOUNT 0x70000000
2272#define PHY_WRITE 0x80000000
2273#define PHY_READCOUNT_EQ_SKIP 0x90000000
2274#define PHY_COMP_EQ_SKIPN 0xa0000000
2275#define PHY_COMP_NEQ_SKIPN 0xb0000000
2276#define PHY_WRITE_PREVIOUS 0xc0000000
2277#define PHY_SKIPN 0xd0000000
2278#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002279
Hayes Wang960aee62011-06-18 11:37:48 +02002280struct fw_info {
2281 u32 magic;
2282 char version[RTL_VER_SIZE];
2283 __le32 fw_start;
2284 __le32 fw_len;
2285 u8 chksum;
2286} __packed;
2287
Francois Romieu1c361ef2011-06-17 17:16:24 +02002288#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2289
2290static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002291{
Francois Romieub6ffd972011-06-17 17:00:05 +02002292 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002293 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002294 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2295 char *version = rtl_fw->version;
2296 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002297
Francois Romieu1c361ef2011-06-17 17:16:24 +02002298 if (fw->size < FW_OPCODE_SIZE)
2299 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002300
2301 if (!fw_info->magic) {
2302 size_t i, size, start;
2303 u8 checksum = 0;
2304
2305 if (fw->size < sizeof(*fw_info))
2306 goto out;
2307
2308 for (i = 0; i < fw->size; i++)
2309 checksum += fw->data[i];
2310 if (checksum != 0)
2311 goto out;
2312
2313 start = le32_to_cpu(fw_info->fw_start);
2314 if (start > fw->size)
2315 goto out;
2316
2317 size = le32_to_cpu(fw_info->fw_len);
2318 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2319 goto out;
2320
2321 memcpy(version, fw_info->version, RTL_VER_SIZE);
2322
2323 pa->code = (__le32 *)(fw->data + start);
2324 pa->size = size;
2325 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002326 if (fw->size % FW_OPCODE_SIZE)
2327 goto out;
2328
2329 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2330
2331 pa->code = (__le32 *)fw->data;
2332 pa->size = fw->size / FW_OPCODE_SIZE;
2333 }
2334 version[RTL_VER_SIZE - 1] = 0;
2335
2336 rc = true;
2337out:
2338 return rc;
2339}
2340
Francois Romieufd112f22011-06-18 00:10:29 +02002341static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2342 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002343{
Francois Romieufd112f22011-06-18 00:10:29 +02002344 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002345 size_t index;
2346
Francois Romieu1c361ef2011-06-17 17:16:24 +02002347 for (index = 0; index < pa->size; index++) {
2348 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002349 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002350
hayeswang42b82dc2011-01-10 02:07:25 +00002351 switch(action & 0xf0000000) {
2352 case PHY_READ:
2353 case PHY_DATA_OR:
2354 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002355 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002356 case PHY_CLEAR_READCOUNT:
2357 case PHY_WRITE:
2358 case PHY_WRITE_PREVIOUS:
2359 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002360 break;
2361
hayeswang42b82dc2011-01-10 02:07:25 +00002362 case PHY_BJMPN:
2363 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002364 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002365 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002366 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002367 }
2368 break;
2369 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002370 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002371 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002372 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002373 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002374 }
2375 break;
2376 case PHY_COMP_EQ_SKIPN:
2377 case PHY_COMP_NEQ_SKIPN:
2378 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002379 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002380 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002381 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002382 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002383 }
2384 break;
2385
hayeswang42b82dc2011-01-10 02:07:25 +00002386 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002387 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002388 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002389 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002390 }
2391 }
Francois Romieufd112f22011-06-18 00:10:29 +02002392 rc = true;
2393out:
2394 return rc;
2395}
françois romieubca03d52011-01-03 15:07:31 +00002396
Francois Romieufd112f22011-06-18 00:10:29 +02002397static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2398{
2399 struct net_device *dev = tp->dev;
2400 int rc = -EINVAL;
2401
2402 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002403 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002404 goto out;
2405 }
2406
2407 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2408 rc = 0;
2409out:
2410 return rc;
2411}
2412
2413static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2414{
2415 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002416 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002417 u32 predata, count;
2418 size_t index;
2419
2420 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002421 org.write = ops->write;
2422 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002423
Francois Romieu1c361ef2011-06-17 17:16:24 +02002424 for (index = 0; index < pa->size; ) {
2425 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002426 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002427 u32 regno = (action & 0x0fff0000) >> 16;
2428
2429 if (!action)
2430 break;
françois romieubca03d52011-01-03 15:07:31 +00002431
2432 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002433 case PHY_READ:
2434 predata = rtl_readphy(tp, regno);
2435 count++;
2436 index++;
françois romieubca03d52011-01-03 15:07:31 +00002437 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002438 case PHY_DATA_OR:
2439 predata |= data;
2440 index++;
2441 break;
2442 case PHY_DATA_AND:
2443 predata &= data;
2444 index++;
2445 break;
2446 case PHY_BJMPN:
2447 index -= regno;
2448 break;
hayeswangeee37862013-04-01 22:23:38 +00002449 case PHY_MDIO_CHG:
2450 if (data == 0) {
2451 ops->write = org.write;
2452 ops->read = org.read;
2453 } else if (data == 1) {
2454 ops->write = mac_mcu_write;
2455 ops->read = mac_mcu_read;
2456 }
2457
hayeswang42b82dc2011-01-10 02:07:25 +00002458 index++;
2459 break;
2460 case PHY_CLEAR_READCOUNT:
2461 count = 0;
2462 index++;
2463 break;
2464 case PHY_WRITE:
2465 rtl_writephy(tp, regno, data);
2466 index++;
2467 break;
2468 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002469 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002470 break;
2471 case PHY_COMP_EQ_SKIPN:
2472 if (predata == data)
2473 index += regno;
2474 index++;
2475 break;
2476 case PHY_COMP_NEQ_SKIPN:
2477 if (predata != data)
2478 index += regno;
2479 index++;
2480 break;
2481 case PHY_WRITE_PREVIOUS:
2482 rtl_writephy(tp, regno, predata);
2483 index++;
2484 break;
2485 case PHY_SKIPN:
2486 index += regno + 1;
2487 break;
2488 case PHY_DELAY_MS:
2489 mdelay(data);
2490 index++;
2491 break;
2492
françois romieubca03d52011-01-03 15:07:31 +00002493 default:
2494 BUG();
2495 }
2496 }
hayeswangeee37862013-04-01 22:23:38 +00002497
2498 ops->write = org.write;
2499 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002500}
2501
françois romieuf1e02ed2011-01-13 13:07:53 +00002502static void rtl_release_firmware(struct rtl8169_private *tp)
2503{
Francois Romieub6ffd972011-06-17 17:00:05 +02002504 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2505 release_firmware(tp->rtl_fw->fw);
2506 kfree(tp->rtl_fw);
2507 }
2508 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002509}
2510
François Romieu953a12c2011-04-24 17:38:48 +02002511static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002512{
Francois Romieub6ffd972011-06-17 17:00:05 +02002513 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002514
2515 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002516 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002517 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002518}
2519
2520static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2521{
2522 if (rtl_readphy(tp, reg) != val)
2523 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2524 else
2525 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002526}
2527
françois romieu4da19632011-01-03 15:07:55 +00002528static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002529{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002530 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002531 { 0x1f, 0x0001 },
2532 { 0x06, 0x006e },
2533 { 0x08, 0x0708 },
2534 { 0x15, 0x4000 },
2535 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002536
françois romieu0b9b5712009-08-10 19:44:56 +00002537 { 0x1f, 0x0001 },
2538 { 0x03, 0x00a1 },
2539 { 0x02, 0x0008 },
2540 { 0x01, 0x0120 },
2541 { 0x00, 0x1000 },
2542 { 0x04, 0x0800 },
2543 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002544
françois romieu0b9b5712009-08-10 19:44:56 +00002545 { 0x03, 0xff41 },
2546 { 0x02, 0xdf60 },
2547 { 0x01, 0x0140 },
2548 { 0x00, 0x0077 },
2549 { 0x04, 0x7800 },
2550 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002551
françois romieu0b9b5712009-08-10 19:44:56 +00002552 { 0x03, 0x802f },
2553 { 0x02, 0x4f02 },
2554 { 0x01, 0x0409 },
2555 { 0x00, 0xf0f9 },
2556 { 0x04, 0x9800 },
2557 { 0x04, 0x9000 },
2558
2559 { 0x03, 0xdf01 },
2560 { 0x02, 0xdf20 },
2561 { 0x01, 0xff95 },
2562 { 0x00, 0xba00 },
2563 { 0x04, 0xa800 },
2564 { 0x04, 0xa000 },
2565
2566 { 0x03, 0xff41 },
2567 { 0x02, 0xdf20 },
2568 { 0x01, 0x0140 },
2569 { 0x00, 0x00bb },
2570 { 0x04, 0xb800 },
2571 { 0x04, 0xb000 },
2572
2573 { 0x03, 0xdf41 },
2574 { 0x02, 0xdc60 },
2575 { 0x01, 0x6340 },
2576 { 0x00, 0x007d },
2577 { 0x04, 0xd800 },
2578 { 0x04, 0xd000 },
2579
2580 { 0x03, 0xdf01 },
2581 { 0x02, 0xdf20 },
2582 { 0x01, 0x100a },
2583 { 0x00, 0xa0ff },
2584 { 0x04, 0xf800 },
2585 { 0x04, 0xf000 },
2586
2587 { 0x1f, 0x0000 },
2588 { 0x0b, 0x0000 },
2589 { 0x00, 0x9200 }
2590 };
2591
françois romieu4da19632011-01-03 15:07:55 +00002592 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593}
2594
françois romieu4da19632011-01-03 15:07:55 +00002595static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002596{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002597 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002598 { 0x1f, 0x0002 },
2599 { 0x01, 0x90d0 },
2600 { 0x1f, 0x0000 }
2601 };
2602
françois romieu4da19632011-01-03 15:07:55 +00002603 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002604}
2605
françois romieu4da19632011-01-03 15:07:55 +00002606static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002607{
2608 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002609
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002610 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2611 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002612 return;
2613
françois romieu4da19632011-01-03 15:07:55 +00002614 rtl_writephy(tp, 0x1f, 0x0001);
2615 rtl_writephy(tp, 0x10, 0xf01b);
2616 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002617}
2618
françois romieu4da19632011-01-03 15:07:55 +00002619static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002620{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002621 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002622 { 0x1f, 0x0001 },
2623 { 0x04, 0x0000 },
2624 { 0x03, 0x00a1 },
2625 { 0x02, 0x0008 },
2626 { 0x01, 0x0120 },
2627 { 0x00, 0x1000 },
2628 { 0x04, 0x0800 },
2629 { 0x04, 0x9000 },
2630 { 0x03, 0x802f },
2631 { 0x02, 0x4f02 },
2632 { 0x01, 0x0409 },
2633 { 0x00, 0xf099 },
2634 { 0x04, 0x9800 },
2635 { 0x04, 0xa000 },
2636 { 0x03, 0xdf01 },
2637 { 0x02, 0xdf20 },
2638 { 0x01, 0xff95 },
2639 { 0x00, 0xba00 },
2640 { 0x04, 0xa800 },
2641 { 0x04, 0xf000 },
2642 { 0x03, 0xdf01 },
2643 { 0x02, 0xdf20 },
2644 { 0x01, 0x101a },
2645 { 0x00, 0xa0ff },
2646 { 0x04, 0xf800 },
2647 { 0x04, 0x0000 },
2648 { 0x1f, 0x0000 },
2649
2650 { 0x1f, 0x0001 },
2651 { 0x10, 0xf41b },
2652 { 0x14, 0xfb54 },
2653 { 0x18, 0xf5c7 },
2654 { 0x1f, 0x0000 },
2655
2656 { 0x1f, 0x0001 },
2657 { 0x17, 0x0cc0 },
2658 { 0x1f, 0x0000 }
2659 };
2660
françois romieu4da19632011-01-03 15:07:55 +00002661 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002662
françois romieu4da19632011-01-03 15:07:55 +00002663 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002664}
2665
françois romieu4da19632011-01-03 15:07:55 +00002666static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002667{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002668 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002669 { 0x1f, 0x0001 },
2670 { 0x04, 0x0000 },
2671 { 0x03, 0x00a1 },
2672 { 0x02, 0x0008 },
2673 { 0x01, 0x0120 },
2674 { 0x00, 0x1000 },
2675 { 0x04, 0x0800 },
2676 { 0x04, 0x9000 },
2677 { 0x03, 0x802f },
2678 { 0x02, 0x4f02 },
2679 { 0x01, 0x0409 },
2680 { 0x00, 0xf099 },
2681 { 0x04, 0x9800 },
2682 { 0x04, 0xa000 },
2683 { 0x03, 0xdf01 },
2684 { 0x02, 0xdf20 },
2685 { 0x01, 0xff95 },
2686 { 0x00, 0xba00 },
2687 { 0x04, 0xa800 },
2688 { 0x04, 0xf000 },
2689 { 0x03, 0xdf01 },
2690 { 0x02, 0xdf20 },
2691 { 0x01, 0x101a },
2692 { 0x00, 0xa0ff },
2693 { 0x04, 0xf800 },
2694 { 0x04, 0x0000 },
2695 { 0x1f, 0x0000 },
2696
2697 { 0x1f, 0x0001 },
2698 { 0x0b, 0x8480 },
2699 { 0x1f, 0x0000 },
2700
2701 { 0x1f, 0x0001 },
2702 { 0x18, 0x67c7 },
2703 { 0x04, 0x2000 },
2704 { 0x03, 0x002f },
2705 { 0x02, 0x4360 },
2706 { 0x01, 0x0109 },
2707 { 0x00, 0x3022 },
2708 { 0x04, 0x2800 },
2709 { 0x1f, 0x0000 },
2710
2711 { 0x1f, 0x0001 },
2712 { 0x17, 0x0cc0 },
2713 { 0x1f, 0x0000 }
2714 };
2715
françois romieu4da19632011-01-03 15:07:55 +00002716 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002717}
2718
françois romieu4da19632011-01-03 15:07:55 +00002719static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002720{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002721 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002722 { 0x10, 0xf41b },
2723 { 0x1f, 0x0000 }
2724 };
2725
françois romieu4da19632011-01-03 15:07:55 +00002726 rtl_writephy(tp, 0x1f, 0x0001);
2727 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002728
françois romieu4da19632011-01-03 15:07:55 +00002729 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002730}
2731
françois romieu4da19632011-01-03 15:07:55 +00002732static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002733{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002734 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002735 { 0x1f, 0x0001 },
2736 { 0x10, 0xf41b },
2737 { 0x1f, 0x0000 }
2738 };
2739
françois romieu4da19632011-01-03 15:07:55 +00002740 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002741}
2742
françois romieu4da19632011-01-03 15:07:55 +00002743static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002744{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002745 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002746 { 0x1f, 0x0000 },
2747 { 0x1d, 0x0f00 },
2748 { 0x1f, 0x0002 },
2749 { 0x0c, 0x1ec8 },
2750 { 0x1f, 0x0000 }
2751 };
2752
françois romieu4da19632011-01-03 15:07:55 +00002753 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002754}
2755
françois romieu4da19632011-01-03 15:07:55 +00002756static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002757{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002758 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002759 { 0x1f, 0x0001 },
2760 { 0x1d, 0x3d98 },
2761 { 0x1f, 0x0000 }
2762 };
2763
françois romieu4da19632011-01-03 15:07:55 +00002764 rtl_writephy(tp, 0x1f, 0x0000);
2765 rtl_patchphy(tp, 0x14, 1 << 5);
2766 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002767
françois romieu4da19632011-01-03 15:07:55 +00002768 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002769}
2770
françois romieu4da19632011-01-03 15:07:55 +00002771static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002772{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002773 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002774 { 0x1f, 0x0001 },
2775 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002776 { 0x1f, 0x0002 },
2777 { 0x00, 0x88d4 },
2778 { 0x01, 0x82b1 },
2779 { 0x03, 0x7002 },
2780 { 0x08, 0x9e30 },
2781 { 0x09, 0x01f0 },
2782 { 0x0a, 0x5500 },
2783 { 0x0c, 0x00c8 },
2784 { 0x1f, 0x0003 },
2785 { 0x12, 0xc096 },
2786 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002787 { 0x1f, 0x0000 },
2788 { 0x1f, 0x0000 },
2789 { 0x09, 0x2000 },
2790 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002791 };
2792
françois romieu4da19632011-01-03 15:07:55 +00002793 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002794
françois romieu4da19632011-01-03 15:07:55 +00002795 rtl_patchphy(tp, 0x14, 1 << 5);
2796 rtl_patchphy(tp, 0x0d, 1 << 5);
2797 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002798}
2799
françois romieu4da19632011-01-03 15:07:55 +00002800static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002801{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002802 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002803 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002804 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002805 { 0x03, 0x802f },
2806 { 0x02, 0x4f02 },
2807 { 0x01, 0x0409 },
2808 { 0x00, 0xf099 },
2809 { 0x04, 0x9800 },
2810 { 0x04, 0x9000 },
2811 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002812 { 0x1f, 0x0002 },
2813 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002814 { 0x06, 0x0761 },
2815 { 0x1f, 0x0003 },
2816 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002817 { 0x1f, 0x0000 }
2818 };
2819
françois romieu4da19632011-01-03 15:07:55 +00002820 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002821
françois romieu4da19632011-01-03 15:07:55 +00002822 rtl_patchphy(tp, 0x16, 1 << 0);
2823 rtl_patchphy(tp, 0x14, 1 << 5);
2824 rtl_patchphy(tp, 0x0d, 1 << 5);
2825 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002826}
2827
françois romieu4da19632011-01-03 15:07:55 +00002828static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002829{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002830 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002831 { 0x1f, 0x0001 },
2832 { 0x12, 0x2300 },
2833 { 0x1d, 0x3d98 },
2834 { 0x1f, 0x0002 },
2835 { 0x0c, 0x7eb8 },
2836 { 0x06, 0x5461 },
2837 { 0x1f, 0x0003 },
2838 { 0x16, 0x0f0a },
2839 { 0x1f, 0x0000 }
2840 };
2841
françois romieu4da19632011-01-03 15:07:55 +00002842 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002843
françois romieu4da19632011-01-03 15:07:55 +00002844 rtl_patchphy(tp, 0x16, 1 << 0);
2845 rtl_patchphy(tp, 0x14, 1 << 5);
2846 rtl_patchphy(tp, 0x0d, 1 << 5);
2847 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002848}
2849
françois romieu4da19632011-01-03 15:07:55 +00002850static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002851{
françois romieu4da19632011-01-03 15:07:55 +00002852 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002853}
2854
françois romieubca03d52011-01-03 15:07:31 +00002855static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002856{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002857 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002858 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002859 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002860 { 0x06, 0x4064 },
2861 { 0x07, 0x2863 },
2862 { 0x08, 0x059c },
2863 { 0x09, 0x26b4 },
2864 { 0x0a, 0x6a19 },
2865 { 0x0b, 0xdcc8 },
2866 { 0x10, 0xf06d },
2867 { 0x14, 0x7f68 },
2868 { 0x18, 0x7fd9 },
2869 { 0x1c, 0xf0ff },
2870 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002871 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002872 { 0x12, 0xf49f },
2873 { 0x13, 0x070b },
2874 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002875 { 0x14, 0x94c0 },
2876
2877 /*
2878 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002879 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002880 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002881 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002882 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002883 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002884 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002885 { 0x06, 0x5561 },
2886
2887 /*
2888 * Can not link to 1Gbps with bad cable
2889 * Decrease SNR threshold form 21.07dB to 19.04dB
2890 */
2891 { 0x1f, 0x0001 },
2892 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002893
2894 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002895 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002896 };
2897
françois romieu4da19632011-01-03 15:07:55 +00002898 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002899
françois romieubca03d52011-01-03 15:07:31 +00002900 /*
2901 * Rx Error Issue
2902 * Fine Tune Switching regulator parameter
2903 */
françois romieu4da19632011-01-03 15:07:55 +00002904 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002905 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2906 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002907
Francois Romieufdf6fc02012-07-06 22:40:38 +02002908 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002909 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002910 { 0x1f, 0x0002 },
2911 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002912 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002913 { 0x05, 0x8330 },
2914 { 0x06, 0x669a },
2915 { 0x1f, 0x0002 }
2916 };
2917 int val;
2918
françois romieu4da19632011-01-03 15:07:55 +00002919 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002920
françois romieu4da19632011-01-03 15:07:55 +00002921 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002922
2923 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002924 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002925 0x0065, 0x0066, 0x0067, 0x0068,
2926 0x0069, 0x006a, 0x006b, 0x006c
2927 };
2928 int i;
2929
françois romieu4da19632011-01-03 15:07:55 +00002930 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002931
2932 val &= 0xff00;
2933 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002934 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002935 }
2936 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002937 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002938 { 0x1f, 0x0002 },
2939 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002940 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002941 { 0x05, 0x8330 },
2942 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002943 };
2944
françois romieu4da19632011-01-03 15:07:55 +00002945 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002946 }
2947
françois romieubca03d52011-01-03 15:07:31 +00002948 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002949 rtl_writephy(tp, 0x1f, 0x0002);
2950 rtl_patchphy(tp, 0x0d, 0x0300);
2951 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002952
françois romieubca03d52011-01-03 15:07:31 +00002953 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002954 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002955 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2956 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002957
françois romieu4da19632011-01-03 15:07:55 +00002958 rtl_writephy(tp, 0x1f, 0x0005);
2959 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002960
2961 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002962
françois romieu4da19632011-01-03 15:07:55 +00002963 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002964}
2965
françois romieubca03d52011-01-03 15:07:31 +00002966static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002967{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002968 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002969 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00002970 { 0x1f, 0x0001 },
2971 { 0x06, 0x4064 },
2972 { 0x07, 0x2863 },
2973 { 0x08, 0x059c },
2974 { 0x09, 0x26b4 },
2975 { 0x0a, 0x6a19 },
2976 { 0x0b, 0xdcc8 },
2977 { 0x10, 0xf06d },
2978 { 0x14, 0x7f68 },
2979 { 0x18, 0x7fd9 },
2980 { 0x1c, 0xf0ff },
2981 { 0x1d, 0x3d9c },
2982 { 0x1f, 0x0003 },
2983 { 0x12, 0xf49f },
2984 { 0x13, 0x070b },
2985 { 0x1a, 0x05ad },
2986 { 0x14, 0x94c0 },
2987
françois romieubca03d52011-01-03 15:07:31 +00002988 /*
2989 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002990 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002991 */
françois romieudaf9df62009-10-07 12:44:20 +00002992 { 0x1f, 0x0002 },
2993 { 0x06, 0x5561 },
2994 { 0x1f, 0x0005 },
2995 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002996 { 0x06, 0x5561 },
2997
2998 /*
2999 * Can not link to 1Gbps with bad cable
3000 * Decrease SNR threshold form 21.07dB to 19.04dB
3001 */
3002 { 0x1f, 0x0001 },
3003 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003004
3005 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003006 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003007 };
3008
françois romieu4da19632011-01-03 15:07:55 +00003009 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003010
Francois Romieufdf6fc02012-07-06 22:40:38 +02003011 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003012 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003013 { 0x1f, 0x0002 },
3014 { 0x05, 0x669a },
3015 { 0x1f, 0x0005 },
3016 { 0x05, 0x8330 },
3017 { 0x06, 0x669a },
3018
3019 { 0x1f, 0x0002 }
3020 };
3021 int val;
3022
françois romieu4da19632011-01-03 15:07:55 +00003023 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003024
françois romieu4da19632011-01-03 15:07:55 +00003025 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003026 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003027 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003028 0x0065, 0x0066, 0x0067, 0x0068,
3029 0x0069, 0x006a, 0x006b, 0x006c
3030 };
3031 int i;
3032
françois romieu4da19632011-01-03 15:07:55 +00003033 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003034
3035 val &= 0xff00;
3036 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003037 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003038 }
3039 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003040 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003041 { 0x1f, 0x0002 },
3042 { 0x05, 0x2642 },
3043 { 0x1f, 0x0005 },
3044 { 0x05, 0x8330 },
3045 { 0x06, 0x2642 }
3046 };
3047
françois romieu4da19632011-01-03 15:07:55 +00003048 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003049 }
3050
françois romieubca03d52011-01-03 15:07:31 +00003051 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003052 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003053 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3054 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003055
françois romieubca03d52011-01-03 15:07:31 +00003056 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003057 rtl_writephy(tp, 0x1f, 0x0002);
3058 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003059
françois romieu4da19632011-01-03 15:07:55 +00003060 rtl_writephy(tp, 0x1f, 0x0005);
3061 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003062
3063 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003064
françois romieu4da19632011-01-03 15:07:55 +00003065 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003066}
3067
françois romieu4da19632011-01-03 15:07:55 +00003068static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003069{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003070 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003071 { 0x1f, 0x0002 },
3072 { 0x10, 0x0008 },
3073 { 0x0d, 0x006c },
3074
3075 { 0x1f, 0x0000 },
3076 { 0x0d, 0xf880 },
3077
3078 { 0x1f, 0x0001 },
3079 { 0x17, 0x0cc0 },
3080
3081 { 0x1f, 0x0001 },
3082 { 0x0b, 0xa4d8 },
3083 { 0x09, 0x281c },
3084 { 0x07, 0x2883 },
3085 { 0x0a, 0x6b35 },
3086 { 0x1d, 0x3da4 },
3087 { 0x1c, 0xeffd },
3088 { 0x14, 0x7f52 },
3089 { 0x18, 0x7fc6 },
3090 { 0x08, 0x0601 },
3091 { 0x06, 0x4063 },
3092 { 0x10, 0xf074 },
3093 { 0x1f, 0x0003 },
3094 { 0x13, 0x0789 },
3095 { 0x12, 0xf4bd },
3096 { 0x1a, 0x04fd },
3097 { 0x14, 0x84b0 },
3098 { 0x1f, 0x0000 },
3099 { 0x00, 0x9200 },
3100
3101 { 0x1f, 0x0005 },
3102 { 0x01, 0x0340 },
3103 { 0x1f, 0x0001 },
3104 { 0x04, 0x4000 },
3105 { 0x03, 0x1d21 },
3106 { 0x02, 0x0c32 },
3107 { 0x01, 0x0200 },
3108 { 0x00, 0x5554 },
3109 { 0x04, 0x4800 },
3110 { 0x04, 0x4000 },
3111 { 0x04, 0xf000 },
3112 { 0x03, 0xdf01 },
3113 { 0x02, 0xdf20 },
3114 { 0x01, 0x101a },
3115 { 0x00, 0xa0ff },
3116 { 0x04, 0xf800 },
3117 { 0x04, 0xf000 },
3118 { 0x1f, 0x0000 },
3119
3120 { 0x1f, 0x0007 },
3121 { 0x1e, 0x0023 },
3122 { 0x16, 0x0000 },
3123 { 0x1f, 0x0000 }
3124 };
3125
françois romieu4da19632011-01-03 15:07:55 +00003126 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003127}
3128
françois romieue6de30d2011-01-03 15:08:37 +00003129static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3130{
3131 static const struct phy_reg phy_reg_init[] = {
3132 { 0x1f, 0x0001 },
3133 { 0x17, 0x0cc0 },
3134
3135 { 0x1f, 0x0007 },
3136 { 0x1e, 0x002d },
3137 { 0x18, 0x0040 },
3138 { 0x1f, 0x0000 }
3139 };
3140
3141 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3142 rtl_patchphy(tp, 0x0d, 1 << 5);
3143}
3144
Hayes Wang70090422011-07-06 15:58:06 +08003145static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003146{
3147 static const struct phy_reg phy_reg_init[] = {
3148 /* Enable Delay cap */
3149 { 0x1f, 0x0005 },
3150 { 0x05, 0x8b80 },
3151 { 0x06, 0xc896 },
3152 { 0x1f, 0x0000 },
3153
3154 /* Channel estimation fine tune */
3155 { 0x1f, 0x0001 },
3156 { 0x0b, 0x6c20 },
3157 { 0x07, 0x2872 },
3158 { 0x1c, 0xefff },
3159 { 0x1f, 0x0003 },
3160 { 0x14, 0x6420 },
3161 { 0x1f, 0x0000 },
3162
3163 /* Update PFM & 10M TX idle timer */
3164 { 0x1f, 0x0007 },
3165 { 0x1e, 0x002f },
3166 { 0x15, 0x1919 },
3167 { 0x1f, 0x0000 },
3168
3169 { 0x1f, 0x0007 },
3170 { 0x1e, 0x00ac },
3171 { 0x18, 0x0006 },
3172 { 0x1f, 0x0000 }
3173 };
3174
Francois Romieu15ecd032011-04-27 13:52:22 -07003175 rtl_apply_firmware(tp);
3176
hayeswang01dc7fe2011-03-21 01:50:28 +00003177 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3178
3179 /* DCO enable for 10M IDLE Power */
3180 rtl_writephy(tp, 0x1f, 0x0007);
3181 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003182 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003183 rtl_writephy(tp, 0x1f, 0x0000);
3184
3185 /* For impedance matching */
3186 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003187 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003188 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003189
3190 /* PHY auto speed down */
3191 rtl_writephy(tp, 0x1f, 0x0007);
3192 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003193 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003194 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003196
3197 rtl_writephy(tp, 0x1f, 0x0005);
3198 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003199 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003200 rtl_writephy(tp, 0x1f, 0x0000);
3201
3202 rtl_writephy(tp, 0x1f, 0x0005);
3203 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003204 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003205 rtl_writephy(tp, 0x1f, 0x0007);
3206 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003207 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003208 rtl_writephy(tp, 0x1f, 0x0006);
3209 rtl_writephy(tp, 0x00, 0x5a00);
3210 rtl_writephy(tp, 0x1f, 0x0000);
3211 rtl_writephy(tp, 0x0d, 0x0007);
3212 rtl_writephy(tp, 0x0e, 0x003c);
3213 rtl_writephy(tp, 0x0d, 0x4007);
3214 rtl_writephy(tp, 0x0e, 0x0000);
3215 rtl_writephy(tp, 0x0d, 0x0000);
3216}
3217
françois romieu9ecb9aa2012-12-07 11:20:21 +00003218static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3219{
3220 const u16 w[] = {
3221 addr[0] | (addr[1] << 8),
3222 addr[2] | (addr[3] << 8),
3223 addr[4] | (addr[5] << 8)
3224 };
3225 const struct exgmac_reg e[] = {
3226 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3227 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3228 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3229 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3230 };
3231
3232 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3233}
3234
Hayes Wang70090422011-07-06 15:58:06 +08003235static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3236{
3237 static const struct phy_reg phy_reg_init[] = {
3238 /* Enable Delay cap */
3239 { 0x1f, 0x0004 },
3240 { 0x1f, 0x0007 },
3241 { 0x1e, 0x00ac },
3242 { 0x18, 0x0006 },
3243 { 0x1f, 0x0002 },
3244 { 0x1f, 0x0000 },
3245 { 0x1f, 0x0000 },
3246
3247 /* Channel estimation fine tune */
3248 { 0x1f, 0x0003 },
3249 { 0x09, 0xa20f },
3250 { 0x1f, 0x0000 },
3251 { 0x1f, 0x0000 },
3252
3253 /* Green Setting */
3254 { 0x1f, 0x0005 },
3255 { 0x05, 0x8b5b },
3256 { 0x06, 0x9222 },
3257 { 0x05, 0x8b6d },
3258 { 0x06, 0x8000 },
3259 { 0x05, 0x8b76 },
3260 { 0x06, 0x8000 },
3261 { 0x1f, 0x0000 }
3262 };
3263
3264 rtl_apply_firmware(tp);
3265
3266 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3267
3268 /* For 4-corner performance improve */
3269 rtl_writephy(tp, 0x1f, 0x0005);
3270 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003271 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003272 rtl_writephy(tp, 0x1f, 0x0000);
3273
3274 /* PHY auto speed down */
3275 rtl_writephy(tp, 0x1f, 0x0004);
3276 rtl_writephy(tp, 0x1f, 0x0007);
3277 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003278 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003279 rtl_writephy(tp, 0x1f, 0x0002);
3280 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003281 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003282
3283 /* improve 10M EEE waveform */
3284 rtl_writephy(tp, 0x1f, 0x0005);
3285 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003286 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003287 rtl_writephy(tp, 0x1f, 0x0000);
3288
3289 /* Improve 2-pair detection performance */
3290 rtl_writephy(tp, 0x1f, 0x0005);
3291 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003292 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003293 rtl_writephy(tp, 0x1f, 0x0000);
3294
3295 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003296 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003297 rtl_writephy(tp, 0x1f, 0x0005);
3298 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003299 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003300 rtl_writephy(tp, 0x1f, 0x0004);
3301 rtl_writephy(tp, 0x1f, 0x0007);
3302 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003303 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003304 rtl_writephy(tp, 0x1f, 0x0002);
3305 rtl_writephy(tp, 0x1f, 0x0000);
3306 rtl_writephy(tp, 0x0d, 0x0007);
3307 rtl_writephy(tp, 0x0e, 0x003c);
3308 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003309 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003310 rtl_writephy(tp, 0x0d, 0x0000);
3311
3312 /* Green feature */
3313 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003314 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3315 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003316 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003317 rtl_writephy(tp, 0x1f, 0x0005);
3318 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3319 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003320
françois romieu9ecb9aa2012-12-07 11:20:21 +00003321 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3322 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003323}
3324
Hayes Wang5f886e02012-03-30 14:33:03 +08003325static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3326{
3327 /* For 4-corner performance improve */
3328 rtl_writephy(tp, 0x1f, 0x0005);
3329 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003330 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003331 rtl_writephy(tp, 0x1f, 0x0000);
3332
3333 /* PHY auto speed down */
3334 rtl_writephy(tp, 0x1f, 0x0007);
3335 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003336 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003337 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003338 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003339
3340 /* Improve 10M EEE waveform */
3341 rtl_writephy(tp, 0x1f, 0x0005);
3342 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003343 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003344 rtl_writephy(tp, 0x1f, 0x0000);
3345}
3346
Hayes Wangc2218922011-09-06 16:55:18 +08003347static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3348{
3349 static const struct phy_reg phy_reg_init[] = {
3350 /* Channel estimation fine tune */
3351 { 0x1f, 0x0003 },
3352 { 0x09, 0xa20f },
3353 { 0x1f, 0x0000 },
3354
3355 /* Modify green table for giga & fnet */
3356 { 0x1f, 0x0005 },
3357 { 0x05, 0x8b55 },
3358 { 0x06, 0x0000 },
3359 { 0x05, 0x8b5e },
3360 { 0x06, 0x0000 },
3361 { 0x05, 0x8b67 },
3362 { 0x06, 0x0000 },
3363 { 0x05, 0x8b70 },
3364 { 0x06, 0x0000 },
3365 { 0x1f, 0x0000 },
3366 { 0x1f, 0x0007 },
3367 { 0x1e, 0x0078 },
3368 { 0x17, 0x0000 },
3369 { 0x19, 0x00fb },
3370 { 0x1f, 0x0000 },
3371
3372 /* Modify green table for 10M */
3373 { 0x1f, 0x0005 },
3374 { 0x05, 0x8b79 },
3375 { 0x06, 0xaa00 },
3376 { 0x1f, 0x0000 },
3377
3378 /* Disable hiimpedance detection (RTCT) */
3379 { 0x1f, 0x0003 },
3380 { 0x01, 0x328a },
3381 { 0x1f, 0x0000 }
3382 };
3383
3384 rtl_apply_firmware(tp);
3385
3386 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3387
Hayes Wang5f886e02012-03-30 14:33:03 +08003388 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003389
3390 /* Improve 2-pair detection performance */
3391 rtl_writephy(tp, 0x1f, 0x0005);
3392 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003393 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003394 rtl_writephy(tp, 0x1f, 0x0000);
3395}
3396
3397static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3398{
3399 rtl_apply_firmware(tp);
3400
Hayes Wang5f886e02012-03-30 14:33:03 +08003401 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003402}
3403
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003404static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3405{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003406 static const struct phy_reg phy_reg_init[] = {
3407 /* Channel estimation fine tune */
3408 { 0x1f, 0x0003 },
3409 { 0x09, 0xa20f },
3410 { 0x1f, 0x0000 },
3411
3412 /* Modify green table for giga & fnet */
3413 { 0x1f, 0x0005 },
3414 { 0x05, 0x8b55 },
3415 { 0x06, 0x0000 },
3416 { 0x05, 0x8b5e },
3417 { 0x06, 0x0000 },
3418 { 0x05, 0x8b67 },
3419 { 0x06, 0x0000 },
3420 { 0x05, 0x8b70 },
3421 { 0x06, 0x0000 },
3422 { 0x1f, 0x0000 },
3423 { 0x1f, 0x0007 },
3424 { 0x1e, 0x0078 },
3425 { 0x17, 0x0000 },
3426 { 0x19, 0x00aa },
3427 { 0x1f, 0x0000 },
3428
3429 /* Modify green table for 10M */
3430 { 0x1f, 0x0005 },
3431 { 0x05, 0x8b79 },
3432 { 0x06, 0xaa00 },
3433 { 0x1f, 0x0000 },
3434
3435 /* Disable hiimpedance detection (RTCT) */
3436 { 0x1f, 0x0003 },
3437 { 0x01, 0x328a },
3438 { 0x1f, 0x0000 }
3439 };
3440
3441
3442 rtl_apply_firmware(tp);
3443
3444 rtl8168f_hw_phy_config(tp);
3445
3446 /* Improve 2-pair detection performance */
3447 rtl_writephy(tp, 0x1f, 0x0005);
3448 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003449 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003450 rtl_writephy(tp, 0x1f, 0x0000);
3451
3452 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3453
3454 /* Modify green table for giga */
3455 rtl_writephy(tp, 0x1f, 0x0005);
3456 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003457 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003458 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003459 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003460 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003461 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003462 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003463 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003464 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003465 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003466 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003467 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003468 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003469 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003470 rtl_writephy(tp, 0x1f, 0x0000);
3471
3472 /* uc same-seed solution */
3473 rtl_writephy(tp, 0x1f, 0x0005);
3474 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003475 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003476 rtl_writephy(tp, 0x1f, 0x0000);
3477
3478 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003479 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003480 rtl_writephy(tp, 0x1f, 0x0005);
3481 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003482 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003483 rtl_writephy(tp, 0x1f, 0x0004);
3484 rtl_writephy(tp, 0x1f, 0x0007);
3485 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003486 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003487 rtl_writephy(tp, 0x1f, 0x0000);
3488 rtl_writephy(tp, 0x0d, 0x0007);
3489 rtl_writephy(tp, 0x0e, 0x003c);
3490 rtl_writephy(tp, 0x0d, 0x4007);
3491 rtl_writephy(tp, 0x0e, 0x0000);
3492 rtl_writephy(tp, 0x0d, 0x0000);
3493
3494 /* Green feature */
3495 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003496 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3497 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003498 rtl_writephy(tp, 0x1f, 0x0000);
3499}
3500
Hayes Wangc5583862012-07-02 17:23:22 +08003501static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3502{
Hayes Wangc5583862012-07-02 17:23:22 +08003503 rtl_apply_firmware(tp);
3504
hayeswang41f44d12013-04-01 22:23:36 +00003505 rtl_writephy(tp, 0x1f, 0x0a46);
3506 if (rtl_readphy(tp, 0x10) & 0x0100) {
3507 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003508 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003509 } else {
3510 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003511 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003512 }
Hayes Wangc5583862012-07-02 17:23:22 +08003513
hayeswang41f44d12013-04-01 22:23:36 +00003514 rtl_writephy(tp, 0x1f, 0x0a46);
3515 if (rtl_readphy(tp, 0x13) & 0x0100) {
3516 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003517 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003518 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003519 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003520 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003521 }
Hayes Wangc5583862012-07-02 17:23:22 +08003522
hayeswang41f44d12013-04-01 22:23:36 +00003523 /* Enable PHY auto speed down */
3524 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003525 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003526
hayeswangfe7524c2013-04-01 22:23:37 +00003527 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003528 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003529 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003530 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003531 rtl_writephy(tp, 0x1f, 0x0a43);
3532 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003533 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3534 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003535
hayeswang41f44d12013-04-01 22:23:36 +00003536 /* EEE auto-fallback function */
3537 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003538 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003539
hayeswang41f44d12013-04-01 22:23:36 +00003540 /* Enable UC LPF tune function */
3541 rtl_writephy(tp, 0x1f, 0x0a43);
3542 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003543 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003544
3545 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003546 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003547
hayeswangfe7524c2013-04-01 22:23:37 +00003548 /* Improve SWR Efficiency */
3549 rtl_writephy(tp, 0x1f, 0x0bcd);
3550 rtl_writephy(tp, 0x14, 0x5065);
3551 rtl_writephy(tp, 0x14, 0xd065);
3552 rtl_writephy(tp, 0x1f, 0x0bc8);
3553 rtl_writephy(tp, 0x11, 0x5655);
3554 rtl_writephy(tp, 0x1f, 0x0bcd);
3555 rtl_writephy(tp, 0x14, 0x1065);
3556 rtl_writephy(tp, 0x14, 0x9065);
3557 rtl_writephy(tp, 0x14, 0x1065);
3558
David Chang1bac1072013-11-27 15:48:36 +08003559 /* Check ALDPS bit, disable it if enabled */
3560 rtl_writephy(tp, 0x1f, 0x0a43);
3561 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003562 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003563
hayeswang41f44d12013-04-01 22:23:36 +00003564 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003565}
3566
hayeswang57538c42013-04-01 22:23:40 +00003567static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3568{
3569 rtl_apply_firmware(tp);
3570}
3571
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003572static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3573{
3574 u16 dout_tapbin;
3575 u32 data;
3576
3577 rtl_apply_firmware(tp);
3578
3579 /* CHN EST parameters adjust - giga master */
3580 rtl_writephy(tp, 0x1f, 0x0a43);
3581 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003587 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003589 rtl_writephy(tp, 0x1f, 0x0000);
3590
3591 /* CHN EST parameters adjust - giga slave */
3592 rtl_writephy(tp, 0x1f, 0x0a43);
3593 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003597 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003598 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003599 rtl_writephy(tp, 0x1f, 0x0000);
3600
3601 /* CHN EST parameters adjust - fnet */
3602 rtl_writephy(tp, 0x1f, 0x0a43);
3603 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003604 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003605 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003606 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003607 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003608 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003609 rtl_writephy(tp, 0x1f, 0x0000);
3610
3611 /* enable R-tune & PGA-retune function */
3612 dout_tapbin = 0;
3613 rtl_writephy(tp, 0x1f, 0x0a46);
3614 data = rtl_readphy(tp, 0x13);
3615 data &= 3;
3616 data <<= 2;
3617 dout_tapbin |= data;
3618 data = rtl_readphy(tp, 0x12);
3619 data &= 0xc000;
3620 data >>= 14;
3621 dout_tapbin |= data;
3622 dout_tapbin = ~(dout_tapbin^0x08);
3623 dout_tapbin <<= 12;
3624 dout_tapbin &= 0xf000;
3625 rtl_writephy(tp, 0x1f, 0x0a43);
3626 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003627 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003628 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003629 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003630 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003632 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634
3635 rtl_writephy(tp, 0x1f, 0x0a43);
3636 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003638 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003639 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003640 rtl_writephy(tp, 0x1f, 0x0000);
3641
3642 /* enable GPHY 10M */
3643 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003644 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003645 rtl_writephy(tp, 0x1f, 0x0000);
3646
3647 /* SAR ADC performance */
3648 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003650 rtl_writephy(tp, 0x1f, 0x0000);
3651
3652 rtl_writephy(tp, 0x1f, 0x0a43);
3653 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003654 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003655 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003656 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003657 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003658 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003659 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003660 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003662 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003663 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003664 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003665 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003666 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003667 rtl_writephy(tp, 0x1f, 0x0000);
3668
3669 /* disable phy pfm mode */
3670 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003671 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003672 rtl_writephy(tp, 0x1f, 0x0000);
3673
3674 /* Check ALDPS bit, disable it if enabled */
3675 rtl_writephy(tp, 0x1f, 0x0a43);
3676 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003677 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003678
3679 rtl_writephy(tp, 0x1f, 0x0000);
3680}
3681
3682static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3683{
3684 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3685 u16 rlen;
3686 u32 data;
3687
3688 rtl_apply_firmware(tp);
3689
3690 /* CHIN EST parameter update */
3691 rtl_writephy(tp, 0x1f, 0x0a43);
3692 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003693 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003694 rtl_writephy(tp, 0x1f, 0x0000);
3695
3696 /* enable R-tune & PGA-retune function */
3697 rtl_writephy(tp, 0x1f, 0x0a43);
3698 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003699 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003700 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003701 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003702 rtl_writephy(tp, 0x1f, 0x0000);
3703
3704 /* enable GPHY 10M */
3705 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003706 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003707 rtl_writephy(tp, 0x1f, 0x0000);
3708
3709 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3710 data = r8168_mac_ocp_read(tp, 0xdd02);
3711 ioffset_p3 = ((data & 0x80)>>7);
3712 ioffset_p3 <<= 3;
3713
3714 data = r8168_mac_ocp_read(tp, 0xdd00);
3715 ioffset_p3 |= ((data & (0xe000))>>13);
3716 ioffset_p2 = ((data & (0x1e00))>>9);
3717 ioffset_p1 = ((data & (0x01e0))>>5);
3718 ioffset_p0 = ((data & 0x0010)>>4);
3719 ioffset_p0 <<= 3;
3720 ioffset_p0 |= (data & (0x07));
3721 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3722
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003723 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003724 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003725 rtl_writephy(tp, 0x1f, 0x0bcf);
3726 rtl_writephy(tp, 0x16, data);
3727 rtl_writephy(tp, 0x1f, 0x0000);
3728 }
3729
3730 /* Modify rlen (TX LPF corner frequency) level */
3731 rtl_writephy(tp, 0x1f, 0x0bcd);
3732 data = rtl_readphy(tp, 0x16);
3733 data &= 0x000f;
3734 rlen = 0;
3735 if (data > 3)
3736 rlen = data - 3;
3737 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3738 rtl_writephy(tp, 0x17, data);
3739 rtl_writephy(tp, 0x1f, 0x0bcd);
3740 rtl_writephy(tp, 0x1f, 0x0000);
3741
3742 /* disable phy pfm mode */
3743 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003744 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003745 rtl_writephy(tp, 0x1f, 0x0000);
3746
3747 /* Check ALDPS bit, disable it if enabled */
3748 rtl_writephy(tp, 0x1f, 0x0a43);
3749 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003750 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003751
3752 rtl_writephy(tp, 0x1f, 0x0000);
3753}
3754
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003755static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3756{
3757 /* Enable PHY auto speed down */
3758 rtl_writephy(tp, 0x1f, 0x0a44);
3759 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3760 rtl_writephy(tp, 0x1f, 0x0000);
3761
3762 /* patch 10M & ALDPS */
3763 rtl_writephy(tp, 0x1f, 0x0bcc);
3764 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3765 rtl_writephy(tp, 0x1f, 0x0a44);
3766 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3767 rtl_writephy(tp, 0x1f, 0x0a43);
3768 rtl_writephy(tp, 0x13, 0x8084);
3769 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3770 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3771 rtl_writephy(tp, 0x1f, 0x0000);
3772
3773 /* Enable EEE auto-fallback function */
3774 rtl_writephy(tp, 0x1f, 0x0a4b);
3775 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3776 rtl_writephy(tp, 0x1f, 0x0000);
3777
3778 /* Enable UC LPF tune function */
3779 rtl_writephy(tp, 0x1f, 0x0a43);
3780 rtl_writephy(tp, 0x13, 0x8012);
3781 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3782 rtl_writephy(tp, 0x1f, 0x0000);
3783
3784 /* set rg_sel_sdm_rate */
3785 rtl_writephy(tp, 0x1f, 0x0c42);
3786 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3787 rtl_writephy(tp, 0x1f, 0x0000);
3788
3789 /* Check ALDPS bit, disable it if enabled */
3790 rtl_writephy(tp, 0x1f, 0x0a43);
3791 if (rtl_readphy(tp, 0x10) & 0x0004)
3792 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3793
3794 rtl_writephy(tp, 0x1f, 0x0000);
3795}
3796
3797static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3798{
3799 /* patch 10M & ALDPS */
3800 rtl_writephy(tp, 0x1f, 0x0bcc);
3801 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
3802 rtl_writephy(tp, 0x1f, 0x0a44);
3803 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
3804 rtl_writephy(tp, 0x1f, 0x0a43);
3805 rtl_writephy(tp, 0x13, 0x8084);
3806 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3807 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
3808 rtl_writephy(tp, 0x1f, 0x0000);
3809
3810 /* Enable UC LPF tune function */
3811 rtl_writephy(tp, 0x1f, 0x0a43);
3812 rtl_writephy(tp, 0x13, 0x8012);
3813 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3814 rtl_writephy(tp, 0x1f, 0x0000);
3815
3816 /* Set rg_sel_sdm_rate */
3817 rtl_writephy(tp, 0x1f, 0x0c42);
3818 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3819 rtl_writephy(tp, 0x1f, 0x0000);
3820
3821 /* Channel estimation parameters */
3822 rtl_writephy(tp, 0x1f, 0x0a43);
3823 rtl_writephy(tp, 0x13, 0x80f3);
3824 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3825 rtl_writephy(tp, 0x13, 0x80f0);
3826 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3827 rtl_writephy(tp, 0x13, 0x80ef);
3828 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3829 rtl_writephy(tp, 0x13, 0x80f6);
3830 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3831 rtl_writephy(tp, 0x13, 0x80ec);
3832 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3833 rtl_writephy(tp, 0x13, 0x80ed);
3834 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3835 rtl_writephy(tp, 0x13, 0x80f2);
3836 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3837 rtl_writephy(tp, 0x13, 0x80f4);
3838 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3839 rtl_writephy(tp, 0x1f, 0x0a43);
3840 rtl_writephy(tp, 0x13, 0x8110);
3841 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3842 rtl_writephy(tp, 0x13, 0x810f);
3843 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3844 rtl_writephy(tp, 0x13, 0x8111);
3845 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3846 rtl_writephy(tp, 0x13, 0x8113);
3847 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3848 rtl_writephy(tp, 0x13, 0x8115);
3849 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3850 rtl_writephy(tp, 0x13, 0x810e);
3851 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3852 rtl_writephy(tp, 0x13, 0x810c);
3853 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3854 rtl_writephy(tp, 0x13, 0x810b);
3855 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3856 rtl_writephy(tp, 0x1f, 0x0a43);
3857 rtl_writephy(tp, 0x13, 0x80d1);
3858 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3859 rtl_writephy(tp, 0x13, 0x80cd);
3860 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3861 rtl_writephy(tp, 0x13, 0x80d3);
3862 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3863 rtl_writephy(tp, 0x13, 0x80d5);
3864 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3865 rtl_writephy(tp, 0x13, 0x80d7);
3866 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3867
3868 /* Force PWM-mode */
3869 rtl_writephy(tp, 0x1f, 0x0bcd);
3870 rtl_writephy(tp, 0x14, 0x5065);
3871 rtl_writephy(tp, 0x14, 0xd065);
3872 rtl_writephy(tp, 0x1f, 0x0bc8);
3873 rtl_writephy(tp, 0x12, 0x00ed);
3874 rtl_writephy(tp, 0x1f, 0x0bcd);
3875 rtl_writephy(tp, 0x14, 0x1065);
3876 rtl_writephy(tp, 0x14, 0x9065);
3877 rtl_writephy(tp, 0x14, 0x1065);
3878 rtl_writephy(tp, 0x1f, 0x0000);
3879
3880 /* Check ALDPS bit, disable it if enabled */
3881 rtl_writephy(tp, 0x1f, 0x0a43);
3882 if (rtl_readphy(tp, 0x10) & 0x0004)
3883 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
3884
3885 rtl_writephy(tp, 0x1f, 0x0000);
3886}
3887
françois romieu4da19632011-01-03 15:07:55 +00003888static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003889{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003890 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003891 { 0x1f, 0x0003 },
3892 { 0x08, 0x441d },
3893 { 0x01, 0x9100 },
3894 { 0x1f, 0x0000 }
3895 };
3896
françois romieu4da19632011-01-03 15:07:55 +00003897 rtl_writephy(tp, 0x1f, 0x0000);
3898 rtl_patchphy(tp, 0x11, 1 << 12);
3899 rtl_patchphy(tp, 0x19, 1 << 13);
3900 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003901
françois romieu4da19632011-01-03 15:07:55 +00003902 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003903}
3904
Hayes Wang5a5e4442011-02-22 17:26:21 +08003905static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3906{
3907 static const struct phy_reg phy_reg_init[] = {
3908 { 0x1f, 0x0005 },
3909 { 0x1a, 0x0000 },
3910 { 0x1f, 0x0000 },
3911
3912 { 0x1f, 0x0004 },
3913 { 0x1c, 0x0000 },
3914 { 0x1f, 0x0000 },
3915
3916 { 0x1f, 0x0001 },
3917 { 0x15, 0x7701 },
3918 { 0x1f, 0x0000 }
3919 };
3920
3921 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003922 rtl_writephy(tp, 0x1f, 0x0000);
3923 rtl_writephy(tp, 0x18, 0x0310);
3924 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003925
François Romieu953a12c2011-04-24 17:38:48 +02003926 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003927
3928 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3929}
3930
Hayes Wang7e18dca2012-03-30 14:33:02 +08003931static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3932{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003933 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003934 rtl_writephy(tp, 0x1f, 0x0000);
3935 rtl_writephy(tp, 0x18, 0x0310);
3936 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003937
3938 rtl_apply_firmware(tp);
3939
3940 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003941 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003942 rtl_writephy(tp, 0x1f, 0x0004);
3943 rtl_writephy(tp, 0x10, 0x401f);
3944 rtl_writephy(tp, 0x19, 0x7030);
3945 rtl_writephy(tp, 0x1f, 0x0000);
3946}
3947
Hayes Wang5598bfe2012-07-02 17:23:21 +08003948static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3949{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003950 static const struct phy_reg phy_reg_init[] = {
3951 { 0x1f, 0x0004 },
3952 { 0x10, 0xc07f },
3953 { 0x19, 0x7030 },
3954 { 0x1f, 0x0000 }
3955 };
3956
3957 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003958 rtl_writephy(tp, 0x1f, 0x0000);
3959 rtl_writephy(tp, 0x18, 0x0310);
3960 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003961
3962 rtl_apply_firmware(tp);
3963
Francois Romieufdf6fc02012-07-06 22:40:38 +02003964 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003965 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3966
Francois Romieufdf6fc02012-07-06 22:40:38 +02003967 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003968}
3969
Francois Romieu5615d9f2007-08-17 17:50:46 +02003970static void rtl_hw_phy_config(struct net_device *dev)
3971{
3972 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003973
3974 rtl8169_print_mac_version(tp);
3975
3976 switch (tp->mac_version) {
3977 case RTL_GIGA_MAC_VER_01:
3978 break;
3979 case RTL_GIGA_MAC_VER_02:
3980 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003981 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003982 break;
3983 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00003984 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003985 break;
françois romieu2e9558562009-08-10 19:44:19 +00003986 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00003987 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003988 break;
françois romieu8c7006a2009-08-10 19:43:29 +00003989 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00003990 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00003991 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02003992 case RTL_GIGA_MAC_VER_07:
3993 case RTL_GIGA_MAC_VER_08:
3994 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00003995 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003996 break;
Francois Romieu236b8082008-05-30 16:11:48 +02003997 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00003998 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02003999 break;
4000 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004001 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004002 break;
4003 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004004 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004005 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004006 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004007 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004008 break;
4009 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004010 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004011 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004012 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004013 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004014 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004015 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004016 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004017 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004018 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004019 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004020 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004021 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004022 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004023 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004024 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004025 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004026 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004027 break;
4028 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004029 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004030 break;
4031 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004032 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004033 break;
françois romieue6de30d2011-01-03 15:08:37 +00004034 case RTL_GIGA_MAC_VER_28:
4035 rtl8168d_4_hw_phy_config(tp);
4036 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004037 case RTL_GIGA_MAC_VER_29:
4038 case RTL_GIGA_MAC_VER_30:
4039 rtl8105e_hw_phy_config(tp);
4040 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004041 case RTL_GIGA_MAC_VER_31:
4042 /* None. */
4043 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004044 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004045 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004046 rtl8168e_1_hw_phy_config(tp);
4047 break;
4048 case RTL_GIGA_MAC_VER_34:
4049 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004050 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004051 case RTL_GIGA_MAC_VER_35:
4052 rtl8168f_1_hw_phy_config(tp);
4053 break;
4054 case RTL_GIGA_MAC_VER_36:
4055 rtl8168f_2_hw_phy_config(tp);
4056 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004057
Hayes Wang7e18dca2012-03-30 14:33:02 +08004058 case RTL_GIGA_MAC_VER_37:
4059 rtl8402_hw_phy_config(tp);
4060 break;
4061
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004062 case RTL_GIGA_MAC_VER_38:
4063 rtl8411_hw_phy_config(tp);
4064 break;
4065
Hayes Wang5598bfe2012-07-02 17:23:21 +08004066 case RTL_GIGA_MAC_VER_39:
4067 rtl8106e_hw_phy_config(tp);
4068 break;
4069
Hayes Wangc5583862012-07-02 17:23:22 +08004070 case RTL_GIGA_MAC_VER_40:
4071 rtl8168g_1_hw_phy_config(tp);
4072 break;
hayeswang57538c42013-04-01 22:23:40 +00004073 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004074 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004075 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004076 rtl8168g_2_hw_phy_config(tp);
4077 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004078 case RTL_GIGA_MAC_VER_45:
4079 case RTL_GIGA_MAC_VER_47:
4080 rtl8168h_1_hw_phy_config(tp);
4081 break;
4082 case RTL_GIGA_MAC_VER_46:
4083 case RTL_GIGA_MAC_VER_48:
4084 rtl8168h_2_hw_phy_config(tp);
4085 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004086
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004087 case RTL_GIGA_MAC_VER_49:
4088 rtl8168ep_1_hw_phy_config(tp);
4089 break;
4090 case RTL_GIGA_MAC_VER_50:
4091 case RTL_GIGA_MAC_VER_51:
4092 rtl8168ep_2_hw_phy_config(tp);
4093 break;
4094
Hayes Wangc5583862012-07-02 17:23:22 +08004095 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004096 default:
4097 break;
4098 }
4099}
4100
Francois Romieuda78dbf2012-01-26 14:18:23 +01004101static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4102{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004103 if (!test_and_set_bit(flag, tp->wk.flags))
4104 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004105}
4106
David S. Miller8decf862011-09-22 03:23:13 -04004107static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4108{
David S. Miller8decf862011-09-22 03:23:13 -04004109 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004110 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004111}
4112
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004113static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004114{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004115 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004116
Marcus Sundberg773328942008-07-10 21:28:08 +02004117 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004118 netif_dbg(tp, drv, dev,
4119 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004120 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004121 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004122
Francois Romieu6dccd162007-02-13 23:38:05 +01004123 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4124
4125 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4126 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004127
Francois Romieubcf0bf92006-07-26 23:14:13 +02004128 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004129 netif_dbg(tp, drv, dev,
4130 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004131 RTL_W8(tp, 0x82, 0x01);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004132 netif_dbg(tp, drv, dev,
4133 "Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004134 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004135 }
4136
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004137 /* We may have called phy_speed_down before */
4138 phy_speed_up(dev->phydev);
4139
Heiner Kallweitf75222b2018-07-17 22:51:41 +02004140 genphy_soft_reset(dev->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004141}
4142
Francois Romieu773d2022007-01-31 23:47:43 +01004143static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4144{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004145 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004146
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004147 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2b2010-04-26 11:42:58 +00004148
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004149 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4150 RTL_R32(tp, MAC4);
françois romieu908ba2b2010-04-26 11:42:58 +00004151
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004152 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4153 RTL_R32(tp, MAC0);
françois romieu908ba2b2010-04-26 11:42:58 +00004154
françois romieu9ecb9aa2012-12-07 11:20:21 +00004155 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4156 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004157
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004158 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004159
Francois Romieuda78dbf2012-01-26 14:18:23 +01004160 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004161}
4162
4163static int rtl_set_mac_address(struct net_device *dev, void *p)
4164{
4165 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004166 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004167 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004168
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004169 ret = eth_mac_addr(dev, p);
4170 if (ret)
4171 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004172
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004173 pm_runtime_get_noresume(d);
4174
4175 if (pm_runtime_active(d))
4176 rtl_rar_set(tp, dev->dev_addr);
4177
4178 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004179
4180 return 0;
4181}
4182
Heiner Kallweite3972862018-06-29 08:07:04 +02004183static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004184{
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004185 if (!netif_running(dev))
4186 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004187
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004188 return phy_mii_ioctl(dev->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004189}
4190
Bill Pembertonbaf63292012-12-03 09:23:28 -05004191static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004192{
4193 struct mdio_ops *ops = &tp->mdio_ops;
4194
4195 switch (tp->mac_version) {
4196 case RTL_GIGA_MAC_VER_27:
4197 ops->write = r8168dp_1_mdio_write;
4198 ops->read = r8168dp_1_mdio_read;
4199 break;
françois romieue6de30d2011-01-03 15:08:37 +00004200 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004201 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004202 ops->write = r8168dp_2_mdio_write;
4203 ops->read = r8168dp_2_mdio_read;
4204 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004205 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004206 ops->write = r8168g_mdio_write;
4207 ops->read = r8168g_mdio_read;
4208 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004209 default:
4210 ops->write = r8169_mdio_write;
4211 ops->read = r8169_mdio_read;
4212 break;
4213 }
4214}
4215
David S. Miller1805b2f2011-10-24 18:18:09 -04004216static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4217{
David S. Miller1805b2f2011-10-24 18:18:09 -04004218 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004219 case RTL_GIGA_MAC_VER_25:
4220 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004221 case RTL_GIGA_MAC_VER_29:
4222 case RTL_GIGA_MAC_VER_30:
4223 case RTL_GIGA_MAC_VER_32:
4224 case RTL_GIGA_MAC_VER_33:
4225 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004226 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004227 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004228 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4229 break;
4230 default:
4231 break;
4232 }
4233}
4234
4235static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4236{
Heiner Kallweit6fcf9b12018-07-04 21:11:29 +02004237 if (!netif_running(tp->dev) || !__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004238 return false;
4239
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004240 phy_speed_down(tp->dev->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004241 rtl_wol_suspend_quirk(tp);
4242
4243 return true;
4244}
4245
françois romieu065c27c2011-01-03 15:08:12 +00004246static void r8168_pll_power_down(struct rtl8169_private *tp)
4247{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004248 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004249 return;
4250
hayeswang01dc7fe2011-03-21 01:50:28 +00004251 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4252 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004253 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004254
David S. Miller1805b2f2011-10-24 18:18:09 -04004255 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004256 return;
françois romieu065c27c2011-01-03 15:08:12 +00004257
françois romieu065c27c2011-01-03 15:08:12 +00004258 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004259 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004260 case RTL_GIGA_MAC_VER_37:
4261 case RTL_GIGA_MAC_VER_39:
4262 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004263 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004264 case RTL_GIGA_MAC_VER_45:
4265 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004266 case RTL_GIGA_MAC_VER_47:
4267 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004268 case RTL_GIGA_MAC_VER_50:
4269 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004270 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004271 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004272 case RTL_GIGA_MAC_VER_40:
4273 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004274 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004275 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004276 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004277 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004278 break;
françois romieu065c27c2011-01-03 15:08:12 +00004279 }
4280}
4281
4282static void r8168_pll_power_up(struct rtl8169_private *tp)
4283{
françois romieu065c27c2011-01-03 15:08:12 +00004284 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004285 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004286 case RTL_GIGA_MAC_VER_37:
4287 case RTL_GIGA_MAC_VER_39:
4288 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004289 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004290 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004291 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004292 case RTL_GIGA_MAC_VER_45:
4293 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004294 case RTL_GIGA_MAC_VER_47:
4295 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004296 case RTL_GIGA_MAC_VER_50:
4297 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004298 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004299 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004300 case RTL_GIGA_MAC_VER_40:
4301 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004302 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004303 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004304 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004305 0x00000000, ERIAR_EXGMAC);
4306 break;
françois romieu065c27c2011-01-03 15:08:12 +00004307 }
4308
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004309 phy_resume(tp->dev->phydev);
4310 /* give MAC/PHY some time to resume */
4311 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004312}
4313
françois romieu065c27c2011-01-03 15:08:12 +00004314static void rtl_pll_power_down(struct rtl8169_private *tp)
4315{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004316 switch (tp->mac_version) {
4317 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4318 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4319 break;
4320 default:
4321 r8168_pll_power_down(tp);
4322 }
françois romieu065c27c2011-01-03 15:08:12 +00004323}
4324
4325static void rtl_pll_power_up(struct rtl8169_private *tp)
4326{
françois romieu065c27c2011-01-03 15:08:12 +00004327 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004328 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4329 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004330 break;
françois romieu065c27c2011-01-03 15:08:12 +00004331 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004332 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004333 }
4334}
4335
Hayes Wange542a222011-07-06 15:58:04 +08004336static void rtl_init_rxcfg(struct rtl8169_private *tp)
4337{
Hayes Wange542a222011-07-06 15:58:04 +08004338 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004339 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4340 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004341 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004342 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004343 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00004344 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02004345 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004346 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004347 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004348 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004349 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004350 break;
Hayes Wange542a222011-07-06 15:58:04 +08004351 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004352 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004353 break;
4354 }
4355}
4356
Hayes Wang92fc43b2011-07-06 15:58:03 +08004357static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4358{
Timo Teräs9fba0812013-01-15 21:01:24 +00004359 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004360}
4361
Francois Romieud58d46b2011-05-03 16:38:29 +02004362static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4363{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004364 if (tp->jumbo_ops.enable) {
4365 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4366 tp->jumbo_ops.enable(tp);
4367 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4368 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004369}
4370
4371static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4372{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004373 if (tp->jumbo_ops.disable) {
4374 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4375 tp->jumbo_ops.disable(tp);
4376 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4377 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004378}
4379
4380static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4381{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004382 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4383 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004384 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004385}
4386
4387static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4388{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004389 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4390 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004391 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004392}
4393
4394static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4395{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004396 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004397}
4398
4399static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4400{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004401 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004402}
4403
4404static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4405{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004406 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4407 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4408 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004409 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004410}
4411
4412static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4413{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004414 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4415 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4416 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004417 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004418}
4419
4420static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4421{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004422 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004423 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004424}
4425
4426static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4427{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004428 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004429 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004430}
4431
4432static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4433{
Francois Romieud58d46b2011-05-03 16:38:29 +02004434 r8168b_0_hw_jumbo_enable(tp);
4435
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004436 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004437}
4438
4439static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4440{
Francois Romieud58d46b2011-05-03 16:38:29 +02004441 r8168b_0_hw_jumbo_disable(tp);
4442
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004443 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004444}
4445
Bill Pembertonbaf63292012-12-03 09:23:28 -05004446static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004447{
4448 struct jumbo_ops *ops = &tp->jumbo_ops;
4449
4450 switch (tp->mac_version) {
4451 case RTL_GIGA_MAC_VER_11:
4452 ops->disable = r8168b_0_hw_jumbo_disable;
4453 ops->enable = r8168b_0_hw_jumbo_enable;
4454 break;
4455 case RTL_GIGA_MAC_VER_12:
4456 case RTL_GIGA_MAC_VER_17:
4457 ops->disable = r8168b_1_hw_jumbo_disable;
4458 ops->enable = r8168b_1_hw_jumbo_enable;
4459 break;
4460 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4461 case RTL_GIGA_MAC_VER_19:
4462 case RTL_GIGA_MAC_VER_20:
4463 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4464 case RTL_GIGA_MAC_VER_22:
4465 case RTL_GIGA_MAC_VER_23:
4466 case RTL_GIGA_MAC_VER_24:
4467 case RTL_GIGA_MAC_VER_25:
4468 case RTL_GIGA_MAC_VER_26:
4469 ops->disable = r8168c_hw_jumbo_disable;
4470 ops->enable = r8168c_hw_jumbo_enable;
4471 break;
4472 case RTL_GIGA_MAC_VER_27:
4473 case RTL_GIGA_MAC_VER_28:
4474 ops->disable = r8168dp_hw_jumbo_disable;
4475 ops->enable = r8168dp_hw_jumbo_enable;
4476 break;
4477 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4478 case RTL_GIGA_MAC_VER_32:
4479 case RTL_GIGA_MAC_VER_33:
4480 case RTL_GIGA_MAC_VER_34:
4481 ops->disable = r8168e_hw_jumbo_disable;
4482 ops->enable = r8168e_hw_jumbo_enable;
4483 break;
4484
4485 /*
4486 * No action needed for jumbo frames with 8169.
4487 * No jumbo for 810x at all.
4488 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004489 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004490 default:
4491 ops->disable = NULL;
4492 ops->enable = NULL;
4493 break;
4494 }
4495}
4496
Francois Romieuffc46952012-07-06 14:19:23 +02004497DECLARE_RTL_COND(rtl_chipcmd_cond)
4498{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004499 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004500}
4501
Francois Romieu6f43adc2011-04-29 15:05:51 +02004502static void rtl_hw_reset(struct rtl8169_private *tp)
4503{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004504 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004505
Francois Romieuffc46952012-07-06 14:19:23 +02004506 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004507}
4508
Francois Romieub6ffd972011-06-17 17:00:05 +02004509static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
4510{
4511 struct rtl_fw *rtl_fw;
4512 const char *name;
4513 int rc = -ENOMEM;
4514
4515 name = rtl_lookup_firmware_name(tp);
4516 if (!name)
4517 goto out_no_firmware;
4518
4519 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4520 if (!rtl_fw)
4521 goto err_warn;
4522
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004523 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004524 if (rc < 0)
4525 goto err_free;
4526
Francois Romieufd112f22011-06-18 00:10:29 +02004527 rc = rtl_check_firmware(tp, rtl_fw);
4528 if (rc < 0)
4529 goto err_release_firmware;
4530
Francois Romieub6ffd972011-06-17 17:00:05 +02004531 tp->rtl_fw = rtl_fw;
4532out:
4533 return;
4534
Francois Romieufd112f22011-06-18 00:10:29 +02004535err_release_firmware:
4536 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004537err_free:
4538 kfree(rtl_fw);
4539err_warn:
4540 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
4541 name, rc);
4542out_no_firmware:
4543 tp->rtl_fw = NULL;
4544 goto out;
4545}
4546
François Romieu953a12c2011-04-24 17:38:48 +02004547static void rtl_request_firmware(struct rtl8169_private *tp)
4548{
Francois Romieub6ffd972011-06-17 17:00:05 +02004549 if (IS_ERR(tp->rtl_fw))
4550 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02004551}
4552
Hayes Wang92fc43b2011-07-06 15:58:03 +08004553static void rtl_rx_close(struct rtl8169_private *tp)
4554{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004555 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004556}
4557
Francois Romieuffc46952012-07-06 14:19:23 +02004558DECLARE_RTL_COND(rtl_npq_cond)
4559{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004560 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004561}
4562
4563DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4564{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004565 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004566}
4567
françois romieue6de30d2011-01-03 15:08:37 +00004568static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004569{
4570 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004571 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004572
Hayes Wang92fc43b2011-07-06 15:58:03 +08004573 rtl_rx_close(tp);
4574
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004575 switch (tp->mac_version) {
4576 case RTL_GIGA_MAC_VER_27:
4577 case RTL_GIGA_MAC_VER_28:
4578 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004579 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004580 break;
4581 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4582 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004583 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004584 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004585 break;
4586 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004587 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004588 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004589 break;
françois romieue6de30d2011-01-03 15:08:37 +00004590 }
4591
Hayes Wang92fc43b2011-07-06 15:58:03 +08004592 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004593}
4594
Francois Romieu7f796d832007-06-11 23:04:41 +02004595static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004596{
Francois Romieu9cb427b2006-11-02 00:10:16 +01004597 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004598 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01004599 (InterFrameGap << TxInterFrameGapShift));
4600}
4601
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004602static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004603{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004604 /* Low hurts. Let's disable the filtering. */
4605 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004606}
4607
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004608static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004609{
4610 /*
4611 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4612 * register to be written before TxDescAddrLow to work.
4613 * Switching from MMIO to I/O access fixes the issue as well.
4614 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004615 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4616 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4617 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4618 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004619}
4620
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004621static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004622{
Francois Romieu37441002011-06-17 22:58:54 +02004623 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01004624 u32 mac_version;
4625 u32 clk;
4626 u32 val;
4627 } cfg2_info [] = {
4628 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
4629 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
4630 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
4631 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02004632 };
4633 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01004634 unsigned int i;
4635 u32 clk;
4636
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004637 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01004638 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01004639 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004640 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004641 break;
4642 }
4643 }
4644}
4645
Francois Romieue6b763e2012-03-08 09:35:39 +01004646static void rtl_set_rx_mode(struct net_device *dev)
4647{
4648 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004649 u32 mc_filter[2]; /* Multicast hash filter */
4650 int rx_mode;
4651 u32 tmp = 0;
4652
4653 if (dev->flags & IFF_PROMISC) {
4654 /* Unconditionally log net taps. */
4655 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4656 rx_mode =
4657 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4658 AcceptAllPhys;
4659 mc_filter[1] = mc_filter[0] = 0xffffffff;
4660 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4661 (dev->flags & IFF_ALLMULTI)) {
4662 /* Too many to filter perfectly -- accept all multicasts. */
4663 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4664 mc_filter[1] = mc_filter[0] = 0xffffffff;
4665 } else {
4666 struct netdev_hw_addr *ha;
4667
4668 rx_mode = AcceptBroadcast | AcceptMyPhys;
4669 mc_filter[1] = mc_filter[0] = 0;
4670 netdev_for_each_mc_addr(ha, dev) {
4671 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4672 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4673 rx_mode |= AcceptMulticast;
4674 }
4675 }
4676
4677 if (dev->features & NETIF_F_RXALL)
4678 rx_mode |= (AcceptErr | AcceptRunt);
4679
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004680 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004681
4682 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4683 u32 data = mc_filter[0];
4684
4685 mc_filter[0] = swab32(mc_filter[1]);
4686 mc_filter[1] = swab32(data);
4687 }
4688
Nathan Walp04817762012-11-01 12:08:47 +00004689 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4690 mc_filter[1] = mc_filter[0] = 0xffffffff;
4691
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004692 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4693 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004694
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004695 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004696}
4697
Heiner Kallweit52f85602018-05-19 10:29:33 +02004698static void rtl_hw_start(struct rtl8169_private *tp)
4699{
4700 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
4701
4702 tp->hw_start(tp);
4703
4704 rtl_set_rx_max_size(tp);
4705 rtl_set_rx_tx_desc_registers(tp);
4706 rtl_set_rx_tx_config_registers(tp);
4707 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
4708
4709 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4710 RTL_R8(tp, IntrMask);
4711 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
4712 rtl_set_rx_mode(tp->dev);
4713 /* no early-rx interrupts */
4714 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
4715 rtl_irq_enable_all(tp);
4716}
4717
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004718static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004719{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004720 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004721 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004722
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004723 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004724
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004725 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004726
Francois Romieucecb5fd2011-04-01 10:21:07 +02004727 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4728 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004729 netif_dbg(tp, drv, tp->dev,
4730 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004731 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004732 }
4733
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004734 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004735
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004736 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004737
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738 /*
4739 * Undocumented corner. Supposedly:
4740 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4741 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004742 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004743
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004744 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004745}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746
Francois Romieuffc46952012-07-06 14:19:23 +02004747DECLARE_RTL_COND(rtl_csiar_cond)
4748{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004749 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004750}
4751
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004752static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004753{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004754 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4755
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004756 RTL_W32(tp, CSIDR, value);
4757 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004758 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004759
Francois Romieuffc46952012-07-06 14:19:23 +02004760 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004761}
4762
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004763static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004764{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004765 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4766
4767 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4768 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004769
Francois Romieuffc46952012-07-06 14:19:23 +02004770 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004771 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004772}
4773
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004774static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004775{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004776 struct pci_dev *pdev = tp->pci_dev;
4777 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004778
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004779 /* According to Realtek the value at config space address 0x070f
4780 * controls the L0s/L1 entrance latency. We try standard ECAM access
4781 * first and if it fails fall back to CSI.
4782 */
4783 if (pdev->cfg_size > 0x070f &&
4784 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4785 return;
4786
4787 netdev_notice_once(tp->dev,
4788 "No native access to PCI extended config space, falling back to CSI\n");
4789 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4790 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004791}
4792
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004793static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004794{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004795 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004796}
4797
4798struct ephy_info {
4799 unsigned int offset;
4800 u16 mask;
4801 u16 bits;
4802};
4803
Francois Romieufdf6fc02012-07-06 22:40:38 +02004804static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4805 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004806{
4807 u16 w;
4808
4809 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004810 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4811 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004812 e++;
4813 }
4814}
4815
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004816static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004817{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004818 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004819 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004820}
4821
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004822static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004823{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004824 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004825 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004826}
4827
hayeswangb51ecea2014-07-09 14:52:51 +08004828static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
4829{
hayeswangb51ecea2014-07-09 14:52:51 +08004830 u8 data;
4831
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004832 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08004833
4834 if (enable)
4835 data |= Rdy_to_L23;
4836 else
4837 data &= ~Rdy_to_L23;
4838
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004839 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08004840}
4841
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004842static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4843{
4844 if (enable) {
4845 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
4846 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
4847 } else {
4848 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4849 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4850 }
4851}
4852
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004853static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004854{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004855 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004856
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004857 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004858 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004859
françois romieufaf1e782013-02-27 13:01:57 +00004860 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004861 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004862 PCI_EXP_DEVCTL_NOSNOOP_EN);
4863 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004864}
4865
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004866static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004867{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004868 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004869
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004870 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004871
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004872 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004873}
4874
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004875static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004876{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004877 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004878
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004879 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004880
françois romieufaf1e782013-02-27 13:01:57 +00004881 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004882 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004883
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004884 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004885
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004886 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004887 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004888}
4889
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004890static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004891{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004892 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004893 { 0x01, 0, 0x0001 },
4894 { 0x02, 0x0800, 0x1000 },
4895 { 0x03, 0, 0x0042 },
4896 { 0x06, 0x0080, 0x0000 },
4897 { 0x07, 0, 0x2000 }
4898 };
4899
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004900 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004901
Francois Romieufdf6fc02012-07-06 22:40:38 +02004902 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004903
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004904 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004905}
4906
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004907static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004908{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004909 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004910
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004911 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004912
françois romieufaf1e782013-02-27 13:01:57 +00004913 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004914 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004915
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004916 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004917 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004918}
4919
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004920static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004921{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004922 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004923
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004924 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004925
4926 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004927 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004928
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004929 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004930
françois romieufaf1e782013-02-27 13:01:57 +00004931 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004932 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004933
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004934 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004935 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004936}
4937
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004938static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004939{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004940 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004941 { 0x02, 0x0800, 0x1000 },
4942 { 0x03, 0, 0x0002 },
4943 { 0x06, 0x0080, 0x0000 }
4944 };
4945
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004946 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004947
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004948 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004949
Francois Romieufdf6fc02012-07-06 22:40:38 +02004950 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004951
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004952 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004953}
4954
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004955static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004956{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004957 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004958 { 0x01, 0, 0x0001 },
4959 { 0x03, 0x0400, 0x0220 }
4960 };
4961
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004962 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004963
Francois Romieufdf6fc02012-07-06 22:40:38 +02004964 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004965
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004966 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004967}
4968
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004969static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004970{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004971 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004972}
4973
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004974static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004975{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004976 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004977
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004978 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004979}
4980
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004981static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004982{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004983 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004984
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004985 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004986
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004987 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004988
françois romieufaf1e782013-02-27 13:01:57 +00004989 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004990 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004991
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004992 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004993 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004994}
4995
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004996static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004997{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004998 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004999
françois romieufaf1e782013-02-27 13:01:57 +00005000 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005001 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005003 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005004
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005005 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005006}
5007
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005008static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005009{
5010 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005011 { 0x0b, 0x0000, 0x0048 },
5012 { 0x19, 0x0020, 0x0050 },
5013 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005014 };
françois romieue6de30d2011-01-03 15:08:37 +00005015
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005016 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005017
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005018 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005019
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005020 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005021
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005022 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005023
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005024 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005025}
5026
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005027static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005028{
Hayes Wang70090422011-07-06 15:58:06 +08005029 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005030 { 0x00, 0x0200, 0x0100 },
5031 { 0x00, 0x0000, 0x0004 },
5032 { 0x06, 0x0002, 0x0001 },
5033 { 0x06, 0x0000, 0x0030 },
5034 { 0x07, 0x0000, 0x2000 },
5035 { 0x00, 0x0000, 0x0020 },
5036 { 0x03, 0x5800, 0x2000 },
5037 { 0x03, 0x0000, 0x0001 },
5038 { 0x01, 0x0800, 0x1000 },
5039 { 0x07, 0x0000, 0x4000 },
5040 { 0x1e, 0x0000, 0x2000 },
5041 { 0x19, 0xffff, 0xfe6c },
5042 { 0x0a, 0x0000, 0x0040 }
5043 };
5044
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005045 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005046
Francois Romieufdf6fc02012-07-06 22:40:38 +02005047 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005048
françois romieufaf1e782013-02-27 13:01:57 +00005049 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005050 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005051
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005052 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005053
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005054 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005055
5056 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005057 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5058 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005059
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005060 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005061}
5062
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005063static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005064{
5065 static const struct ephy_info e_info_8168e_2[] = {
5066 { 0x09, 0x0000, 0x0080 },
5067 { 0x19, 0x0000, 0x0224 }
5068 };
5069
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005070 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005071
Francois Romieufdf6fc02012-07-06 22:40:38 +02005072 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005073
françois romieufaf1e782013-02-27 13:01:57 +00005074 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005075 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005076
Francois Romieufdf6fc02012-07-06 22:40:38 +02005077 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5078 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5079 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5080 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5081 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5082 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005083 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5084 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005085
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005086 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005087
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005088 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005089
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005090 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5091 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005092
5093 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005094 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005095
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005096 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5097 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5098 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005099
5100 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005101}
5102
Hayes Wang5f886e02012-03-30 14:33:03 +08005103static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005104{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005105 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005106
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005107 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005108
Francois Romieufdf6fc02012-07-06 22:40:38 +02005109 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5110 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5111 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5112 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005113 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5114 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5115 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5116 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005117 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5118 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005119
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005120 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005121
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005122 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005123
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005124 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5125 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5126 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5127 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5128 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005129}
5130
Hayes Wang5f886e02012-03-30 14:33:03 +08005131static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5132{
Hayes Wang5f886e02012-03-30 14:33:03 +08005133 static const struct ephy_info e_info_8168f_1[] = {
5134 { 0x06, 0x00c0, 0x0020 },
5135 { 0x08, 0x0001, 0x0002 },
5136 { 0x09, 0x0000, 0x0080 },
5137 { 0x19, 0x0000, 0x0224 }
5138 };
5139
5140 rtl_hw_start_8168f(tp);
5141
Francois Romieufdf6fc02012-07-06 22:40:38 +02005142 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005143
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005144 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005145
5146 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005147 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005148}
5149
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005150static void rtl_hw_start_8411(struct rtl8169_private *tp)
5151{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005152 static const struct ephy_info e_info_8168f_1[] = {
5153 { 0x06, 0x00c0, 0x0020 },
5154 { 0x0f, 0xffff, 0x5200 },
5155 { 0x1e, 0x0000, 0x4000 },
5156 { 0x19, 0x0000, 0x0224 }
5157 };
5158
5159 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005160 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005161
Francois Romieufdf6fc02012-07-06 22:40:38 +02005162 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005163
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005164 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005165}
5166
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005167static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005168{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005169 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005170
Hayes Wangc5583862012-07-02 17:23:22 +08005171 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5172 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5173 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5174 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5175
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005176 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005177
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005178 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005179
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005180 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5181 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005182 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005183
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005184 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5185 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005186
5187 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5188 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5189
5190 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005191 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005192
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005193 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5194 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005195
5196 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005197}
5198
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005199static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5200{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005201 static const struct ephy_info e_info_8168g_1[] = {
5202 { 0x00, 0x0000, 0x0008 },
5203 { 0x0c, 0x37d0, 0x0820 },
5204 { 0x1e, 0x0000, 0x0001 },
5205 { 0x19, 0x8000, 0x0000 }
5206 };
5207
5208 rtl_hw_start_8168g(tp);
5209
5210 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005211 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005212 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005213 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005214}
5215
hayeswang57538c42013-04-01 22:23:40 +00005216static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5217{
hayeswang57538c42013-04-01 22:23:40 +00005218 static const struct ephy_info e_info_8168g_2[] = {
5219 { 0x00, 0x0000, 0x0008 },
5220 { 0x0c, 0x3df0, 0x0200 },
5221 { 0x19, 0xffff, 0xfc00 },
5222 { 0x1e, 0xffff, 0x20eb }
5223 };
5224
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005225 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005226
5227 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005228 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5229 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005230 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5231}
5232
hayeswang45dd95c2013-07-08 17:09:01 +08005233static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5234{
hayeswang45dd95c2013-07-08 17:09:01 +08005235 static const struct ephy_info e_info_8411_2[] = {
5236 { 0x00, 0x0000, 0x0008 },
5237 { 0x0c, 0x3df0, 0x0200 },
5238 { 0x0f, 0xffff, 0x5200 },
5239 { 0x19, 0x0020, 0x0000 },
5240 { 0x1e, 0x0000, 0x2000 }
5241 };
5242
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005243 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005244
5245 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005246 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005247 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005248 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005249}
5250
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005251static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5252{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005253 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005254 u32 data;
5255 static const struct ephy_info e_info_8168h_1[] = {
5256 { 0x1e, 0x0800, 0x0001 },
5257 { 0x1d, 0x0000, 0x0800 },
5258 { 0x05, 0xffff, 0x2089 },
5259 { 0x06, 0xffff, 0x5881 },
5260 { 0x04, 0xffff, 0x154a },
5261 { 0x01, 0xffff, 0x068b }
5262 };
5263
5264 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005265 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005266 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5267
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005268 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005269
5270 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5271 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5272 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5273 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5274
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005275 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005276
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005277 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005278
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005279 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5280 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005281
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005282 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005283
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005284 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005285
5286 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5287
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005288 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5289 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005290
5291 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5292 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5293
5294 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005295 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005296
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005297 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5298 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005299
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005300 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005301
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005302 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005303
5304 rtl_pcie_state_l2l3_enable(tp, false);
5305
5306 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005307 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005308 rtl_writephy(tp, 0x1f, 0x0000);
5309 if (rg_saw_cnt > 0) {
5310 u16 sw_cnt_1ms_ini;
5311
5312 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5313 sw_cnt_1ms_ini &= 0x0fff;
5314 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005315 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005316 data |= sw_cnt_1ms_ini;
5317 r8168_mac_ocp_write(tp, 0xd412, data);
5318 }
5319
5320 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005321 data &= ~0xf0;
5322 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005323 r8168_mac_ocp_write(tp, 0xe056, data);
5324
5325 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005326 data &= ~0x6000;
5327 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005328 r8168_mac_ocp_write(tp, 0xe052, data);
5329
5330 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005331 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005332 data |= 0x017f;
5333 r8168_mac_ocp_write(tp, 0xe0d6, data);
5334
5335 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005336 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005337 data |= 0x047f;
5338 r8168_mac_ocp_write(tp, 0xd420, data);
5339
5340 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5341 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5342 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5343 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005344
5345 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005346}
5347
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005348static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5349{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005350 rtl8168ep_stop_cmac(tp);
5351
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005352 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005353
5354 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5355 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5356 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5357 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5358
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005359 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005360
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005361 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005362
5363 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5364 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5365
5366 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5367
5368 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5369
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005370 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5371 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005372
5373 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5374 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5375
5376 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005377 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005378
5379 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5380
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005381 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005382
5383 rtl_pcie_state_l2l3_enable(tp, false);
5384}
5385
5386static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5387{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005388 static const struct ephy_info e_info_8168ep_1[] = {
5389 { 0x00, 0xffff, 0x10ab },
5390 { 0x06, 0xffff, 0xf030 },
5391 { 0x08, 0xffff, 0x2006 },
5392 { 0x0d, 0xffff, 0x1666 },
5393 { 0x0c, 0x3ff0, 0x0000 }
5394 };
5395
5396 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005397 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005398 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5399
5400 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005401
5402 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005403}
5404
5405static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5406{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005407 static const struct ephy_info e_info_8168ep_2[] = {
5408 { 0x00, 0xffff, 0x10a3 },
5409 { 0x19, 0xffff, 0xfc00 },
5410 { 0x1e, 0xffff, 0x20ea }
5411 };
5412
5413 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005414 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005415 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5416
5417 rtl_hw_start_8168ep(tp);
5418
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005419 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5420 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005421
5422 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005423}
5424
5425static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5426{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005427 u32 data;
5428 static const struct ephy_info e_info_8168ep_3[] = {
5429 { 0x00, 0xffff, 0x10a3 },
5430 { 0x19, 0xffff, 0x7c00 },
5431 { 0x1e, 0xffff, 0x20eb },
5432 { 0x0d, 0xffff, 0x1666 }
5433 };
5434
5435 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005436 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005437 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5438
5439 rtl_hw_start_8168ep(tp);
5440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005441 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5442 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005443
5444 data = r8168_mac_ocp_read(tp, 0xd3e2);
5445 data &= 0xf000;
5446 data |= 0x0271;
5447 r8168_mac_ocp_write(tp, 0xd3e2, data);
5448
5449 data = r8168_mac_ocp_read(tp, 0xd3e4);
5450 data &= 0xff00;
5451 r8168_mac_ocp_write(tp, 0xd3e4, data);
5452
5453 data = r8168_mac_ocp_read(tp, 0xe860);
5454 data |= 0x0080;
5455 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005456
5457 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005458}
5459
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005460static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005461{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005462 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005463
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005464 tp->cp_cmd &= ~INTT_MASK;
5465 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005466 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005467
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005468 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005469
5470 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005471 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01005472 tp->event_slow |= RxFIFOOver | PCSTimeout;
5473 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005474 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005475
Francois Romieu219a1e92008-06-28 11:58:39 +02005476 switch (tp->mac_version) {
5477 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005478 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005479 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005480
5481 case RTL_GIGA_MAC_VER_12:
5482 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005484 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005485
5486 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005487 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005488 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005489
5490 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005491 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005492 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005493
5494 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005495 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005496 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005497
Francois Romieu197ff762008-06-28 13:16:02 +02005498 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005499 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005500 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005501
Francois Romieu6fb07052008-06-29 11:54:28 +02005502 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005503 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005504 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005505
Francois Romieuef3386f2008-06-29 12:24:30 +02005506 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005507 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005508 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005509
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005510 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005511 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005512 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005513
Francois Romieu5b538df2008-07-20 16:22:45 +02005514 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005515 case RTL_GIGA_MAC_VER_26:
5516 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005518 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005519
françois romieue6de30d2011-01-03 15:08:37 +00005520 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005521 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005522 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005523
hayeswang4804b3b2011-03-21 01:50:29 +00005524 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005525 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005526 break;
5527
hayeswang01dc7fe2011-03-21 01:50:28 +00005528 case RTL_GIGA_MAC_VER_32:
5529 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005530 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005531 break;
5532 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005533 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005534 break;
françois romieue6de30d2011-01-03 15:08:37 +00005535
Hayes Wangc2218922011-09-06 16:55:18 +08005536 case RTL_GIGA_MAC_VER_35:
5537 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005538 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005539 break;
5540
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005541 case RTL_GIGA_MAC_VER_38:
5542 rtl_hw_start_8411(tp);
5543 break;
5544
Hayes Wangc5583862012-07-02 17:23:22 +08005545 case RTL_GIGA_MAC_VER_40:
5546 case RTL_GIGA_MAC_VER_41:
5547 rtl_hw_start_8168g_1(tp);
5548 break;
hayeswang57538c42013-04-01 22:23:40 +00005549 case RTL_GIGA_MAC_VER_42:
5550 rtl_hw_start_8168g_2(tp);
5551 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005552
hayeswang45dd95c2013-07-08 17:09:01 +08005553 case RTL_GIGA_MAC_VER_44:
5554 rtl_hw_start_8411_2(tp);
5555 break;
5556
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005557 case RTL_GIGA_MAC_VER_45:
5558 case RTL_GIGA_MAC_VER_46:
5559 rtl_hw_start_8168h_1(tp);
5560 break;
5561
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005562 case RTL_GIGA_MAC_VER_49:
5563 rtl_hw_start_8168ep_1(tp);
5564 break;
5565
5566 case RTL_GIGA_MAC_VER_50:
5567 rtl_hw_start_8168ep_2(tp);
5568 break;
5569
5570 case RTL_GIGA_MAC_VER_51:
5571 rtl_hw_start_8168ep_3(tp);
5572 break;
5573
Francois Romieu219a1e92008-06-28 11:58:39 +02005574 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005575 netif_err(tp, drv, tp->dev,
5576 "unknown chipset (mac_version = %d)\n",
5577 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005578 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005579 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005580}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005582static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005583{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005584 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005585 { 0x01, 0, 0x6e65 },
5586 { 0x02, 0, 0x091f },
5587 { 0x03, 0, 0xc2f9 },
5588 { 0x06, 0, 0xafb5 },
5589 { 0x07, 0, 0x0e00 },
5590 { 0x19, 0, 0xec80 },
5591 { 0x01, 0, 0x2e65 },
5592 { 0x01, 0, 0x6e65 }
5593 };
5594 u8 cfg1;
5595
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005596 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005597
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005598 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005599
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005600 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005601
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005602 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005603 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005604 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005605
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005606 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005607 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005608 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005609
Francois Romieufdf6fc02012-07-06 22:40:38 +02005610 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005611}
5612
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005613static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005614{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005615 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005616
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005617 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005618
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005619 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5620 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005621}
5622
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005623static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005624{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005625 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005626
Francois Romieufdf6fc02012-07-06 22:40:38 +02005627 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005628}
5629
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005630static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005631{
5632 static const struct ephy_info e_info_8105e_1[] = {
5633 { 0x07, 0, 0x4000 },
5634 { 0x19, 0, 0x0200 },
5635 { 0x19, 0, 0x0020 },
5636 { 0x1e, 0, 0x2000 },
5637 { 0x03, 0, 0x0001 },
5638 { 0x19, 0, 0x0100 },
5639 { 0x19, 0, 0x0004 },
5640 { 0x0a, 0, 0x0020 }
5641 };
5642
Francois Romieucecb5fd2011-04-01 10:21:07 +02005643 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005644 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005645
Francois Romieucecb5fd2011-04-01 10:21:07 +02005646 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005647 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005648
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005649 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5650 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005651
Francois Romieufdf6fc02012-07-06 22:40:38 +02005652 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005653
5654 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005655}
5656
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005657static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005658{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005659 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005660 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005661}
5662
Hayes Wang7e18dca2012-03-30 14:33:02 +08005663static void rtl_hw_start_8402(struct rtl8169_private *tp)
5664{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005665 static const struct ephy_info e_info_8402[] = {
5666 { 0x19, 0xffff, 0xff64 },
5667 { 0x1e, 0, 0x4000 }
5668 };
5669
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005670 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005671
5672 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005673 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005674
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005675 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5676 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005677
Francois Romieufdf6fc02012-07-06 22:40:38 +02005678 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005679
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005680 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005681
Francois Romieufdf6fc02012-07-06 22:40:38 +02005682 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5683 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005684 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5685 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005686 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5687 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005688 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005689
5690 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005691}
5692
Hayes Wang5598bfe2012-07-02 17:23:21 +08005693static void rtl_hw_start_8106(struct rtl8169_private *tp)
5694{
Hayes Wang5598bfe2012-07-02 17:23:21 +08005695 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005696 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005697
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005698 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5699 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5700 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005701
5702 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005703}
5704
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005705static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005706{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005707 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
5708 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005709
Francois Romieucecb5fd2011-04-01 10:21:07 +02005710 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005711 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005712 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005713 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005714
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005715 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005716
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005717 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005718 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005719
Francois Romieu2857ffb2008-08-02 21:08:49 +02005720 switch (tp->mac_version) {
5721 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005722 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005723 break;
5724
5725 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005726 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005727 break;
5728
5729 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005730 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005731 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005732
5733 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005734 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005735 break;
5736 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005737 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005738 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005739
5740 case RTL_GIGA_MAC_VER_37:
5741 rtl_hw_start_8402(tp);
5742 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005743
5744 case RTL_GIGA_MAC_VER_39:
5745 rtl_hw_start_8106(tp);
5746 break;
hayeswang58152cd2013-04-01 22:23:42 +00005747 case RTL_GIGA_MAC_VER_43:
5748 rtl_hw_start_8168g_2(tp);
5749 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005750 case RTL_GIGA_MAC_VER_47:
5751 case RTL_GIGA_MAC_VER_48:
5752 rtl_hw_start_8168h_1(tp);
5753 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005754 }
5755
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005756 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005757}
5758
5759static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5760{
Francois Romieud58d46b2011-05-03 16:38:29 +02005761 struct rtl8169_private *tp = netdev_priv(dev);
5762
Francois Romieud58d46b2011-05-03 16:38:29 +02005763 if (new_mtu > ETH_DATA_LEN)
5764 rtl_hw_jumbo_enable(tp);
5765 else
5766 rtl_hw_jumbo_disable(tp);
5767
Linus Torvalds1da177e2005-04-16 15:20:36 -07005768 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005769 netdev_update_features(dev);
5770
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005771 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005772}
5773
5774static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5775{
Al Viro95e09182007-12-22 18:55:39 +00005776 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005777 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5778}
5779
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005780static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5781 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005782{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005783 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5784 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005785
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005786 kfree(*data_buff);
5787 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005788 rtl8169_make_unusable_by_asic(desc);
5789}
5790
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005791static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005792{
5793 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5794
Alexander Duycka0750132014-12-11 15:02:17 -08005795 /* Force memory writes to complete before releasing descriptor */
5796 dma_wmb();
5797
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005798 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799}
5800
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005801static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005803 return (void *)ALIGN((long)data, 16);
5804}
5805
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005806static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5807 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005808{
5809 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005810 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005811 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005812 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005813
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005814 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005815 if (!data)
5816 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005817
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005818 if (rtl8169_align(data) != data) {
5819 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005820 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005821 if (!data)
5822 return NULL;
5823 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005824
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005825 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00005826 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005827 if (unlikely(dma_mapping_error(d, mapping))) {
5828 if (net_ratelimit())
5829 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005830 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832
Heiner Kallweitd731af72018-04-17 23:26:41 +02005833 desc->addr = cpu_to_le64(mapping);
5834 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005835 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005836
5837err_out:
5838 kfree(data);
5839 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840}
5841
5842static void rtl8169_rx_clear(struct rtl8169_private *tp)
5843{
Francois Romieu07d3f512007-02-21 22:40:46 +01005844 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005845
5846 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005847 if (tp->Rx_databuff[i]) {
5848 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 tp->RxDescArray + i);
5850 }
5851 }
5852}
5853
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005854static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005855{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005856 desc->opts1 |= cpu_to_le32(RingEnd);
5857}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005858
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005859static int rtl8169_rx_fill(struct rtl8169_private *tp)
5860{
5861 unsigned int i;
5862
5863 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005864 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005865
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005866 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005867 if (!data) {
5868 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005869 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005870 }
5871 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005874 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5875 return 0;
5876
5877err_out:
5878 rtl8169_rx_clear(tp);
5879 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880}
5881
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005882static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 rtl8169_init_ring_indexes(tp);
5885
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005886 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5887 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005889 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890}
5891
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005892static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005893 struct TxDesc *desc)
5894{
5895 unsigned int len = tx_skb->len;
5896
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005897 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5898
Linus Torvalds1da177e2005-04-16 15:20:36 -07005899 desc->opts1 = 0x00;
5900 desc->opts2 = 0x00;
5901 desc->addr = 0x00;
5902 tx_skb->len = 0;
5903}
5904
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005905static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5906 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907{
5908 unsigned int i;
5909
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005910 for (i = 0; i < n; i++) {
5911 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912 struct ring_info *tx_skb = tp->tx_skb + entry;
5913 unsigned int len = tx_skb->len;
5914
5915 if (len) {
5916 struct sk_buff *skb = tx_skb->skb;
5917
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005918 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005919 tp->TxDescArray + entry);
5920 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005921 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005922 tx_skb->skb = NULL;
5923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924 }
5925 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005926}
5927
5928static void rtl8169_tx_clear(struct rtl8169_private *tp)
5929{
5930 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931 tp->cur_tx = tp->dirty_tx = 0;
5932}
5933
Francois Romieu4422bcd2012-01-26 11:23:32 +01005934static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935{
David Howellsc4028952006-11-22 14:57:56 +00005936 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005937 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938
Francois Romieuda78dbf2012-01-26 14:18:23 +01005939 napi_disable(&tp->napi);
5940 netif_stop_queue(dev);
5941 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005942
françois romieuc7c2c392011-12-04 20:30:52 +00005943 rtl8169_hw_reset(tp);
5944
Francois Romieu56de4142011-03-15 17:29:31 +01005945 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005946 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005947
Linus Torvalds1da177e2005-04-16 15:20:36 -07005948 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005949 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005950
Francois Romieuda78dbf2012-01-26 14:18:23 +01005951 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005952 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005953 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954}
5955
5956static void rtl8169_tx_timeout(struct net_device *dev)
5957{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005958 struct rtl8169_private *tp = netdev_priv(dev);
5959
5960 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005961}
5962
5963static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005964 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005965{
5966 struct skb_shared_info *info = skb_shinfo(skb);
5967 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005968 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005969 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005970
5971 entry = tp->cur_tx;
5972 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005973 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974 dma_addr_t mapping;
5975 u32 status, len;
5976 void *addr;
5977
5978 entry = (entry + 1) % NUM_TX_DESC;
5979
5980 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005981 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005982 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005983 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005984 if (unlikely(dma_mapping_error(d, mapping))) {
5985 if (net_ratelimit())
5986 netif_err(tp, drv, tp->dev,
5987 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005988 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005989 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990
Francois Romieucecb5fd2011-04-01 10:21:07 +02005991 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07005992 status = opts[0] | len |
5993 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994
5995 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005996 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005997 txd->addr = cpu_to_le64(mapping);
5998
5999 tp->tx_skb[entry].len = len;
6000 }
6001
6002 if (cur_frag) {
6003 tp->tx_skb[entry].skb = skb;
6004 txd->opts1 |= cpu_to_le32(LastFrag);
6005 }
6006
6007 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006008
6009err_out:
6010 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6011 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006012}
6013
françois romieub423e9a2013-05-18 01:24:46 +00006014static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6015{
6016 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6017}
6018
hayeswange9746042014-07-11 16:25:58 +08006019static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6020 struct net_device *dev);
6021/* r8169_csum_workaround()
6022 * The hw limites the value the transport offset. When the offset is out of the
6023 * range, calculate the checksum by sw.
6024 */
6025static void r8169_csum_workaround(struct rtl8169_private *tp,
6026 struct sk_buff *skb)
6027{
6028 if (skb_shinfo(skb)->gso_size) {
6029 netdev_features_t features = tp->dev->features;
6030 struct sk_buff *segs, *nskb;
6031
6032 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6033 segs = skb_gso_segment(skb, features);
6034 if (IS_ERR(segs) || !segs)
6035 goto drop;
6036
6037 do {
6038 nskb = segs;
6039 segs = segs->next;
6040 nskb->next = NULL;
6041 rtl8169_start_xmit(nskb, tp->dev);
6042 } while (segs);
6043
Alexander Duyckeb781392015-05-01 10:34:44 -07006044 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006045 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6046 if (skb_checksum_help(skb) < 0)
6047 goto drop;
6048
6049 rtl8169_start_xmit(skb, tp->dev);
6050 } else {
6051 struct net_device_stats *stats;
6052
6053drop:
6054 stats = &tp->dev->stats;
6055 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006056 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006057 }
6058}
6059
6060/* msdn_giant_send_check()
6061 * According to the document of microsoft, the TCP Pseudo Header excludes the
6062 * packet length for IPv6 TCP large packets.
6063 */
6064static int msdn_giant_send_check(struct sk_buff *skb)
6065{
6066 const struct ipv6hdr *ipv6h;
6067 struct tcphdr *th;
6068 int ret;
6069
6070 ret = skb_cow_head(skb, 0);
6071 if (ret)
6072 return ret;
6073
6074 ipv6h = ipv6_hdr(skb);
6075 th = tcp_hdr(skb);
6076
6077 th->check = 0;
6078 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6079
6080 return ret;
6081}
6082
hayeswang5888d3f2014-07-11 16:25:56 +08006083static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6084 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085{
Michał Mirosław350fb322011-04-08 06:35:56 +00006086 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006087
Francois Romieu2b7b4312011-04-18 22:53:24 -07006088 if (mss) {
6089 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006090 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6091 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6092 const struct iphdr *ip = ip_hdr(skb);
6093
6094 if (ip->protocol == IPPROTO_TCP)
6095 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6096 else if (ip->protocol == IPPROTO_UDP)
6097 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6098 else
6099 WARN_ON_ONCE(1);
6100 }
6101
6102 return true;
6103}
6104
6105static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6106 struct sk_buff *skb, u32 *opts)
6107{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006108 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006109 u32 mss = skb_shinfo(skb)->gso_size;
6110
6111 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006112 if (transport_offset > GTTCPHO_MAX) {
6113 netif_warn(tp, tx_err, tp->dev,
6114 "Invalid transport offset 0x%x for TSO\n",
6115 transport_offset);
6116 return false;
6117 }
6118
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006119 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006120 case htons(ETH_P_IP):
6121 opts[0] |= TD1_GTSENV4;
6122 break;
6123
6124 case htons(ETH_P_IPV6):
6125 if (msdn_giant_send_check(skb))
6126 return false;
6127
6128 opts[0] |= TD1_GTSENV6;
6129 break;
6130
6131 default:
6132 WARN_ON_ONCE(1);
6133 break;
6134 }
6135
hayeswangbdfa4ed2014-07-11 16:25:57 +08006136 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006137 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006138 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006139 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006140
françois romieub423e9a2013-05-18 01:24:46 +00006141 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006142 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006143
hayeswange9746042014-07-11 16:25:58 +08006144 if (transport_offset > TCPHO_MAX) {
6145 netif_warn(tp, tx_err, tp->dev,
6146 "Invalid transport offset 0x%x\n",
6147 transport_offset);
6148 return false;
6149 }
6150
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006151 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006152 case htons(ETH_P_IP):
6153 opts[1] |= TD1_IPv4_CS;
6154 ip_protocol = ip_hdr(skb)->protocol;
6155 break;
6156
6157 case htons(ETH_P_IPV6):
6158 opts[1] |= TD1_IPv6_CS;
6159 ip_protocol = ipv6_hdr(skb)->nexthdr;
6160 break;
6161
6162 default:
6163 ip_protocol = IPPROTO_RAW;
6164 break;
6165 }
6166
6167 if (ip_protocol == IPPROTO_TCP)
6168 opts[1] |= TD1_TCP_CS;
6169 else if (ip_protocol == IPPROTO_UDP)
6170 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006171 else
6172 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006173
6174 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006175 } else {
6176 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006177 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178 }
hayeswang5888d3f2014-07-11 16:25:56 +08006179
françois romieub423e9a2013-05-18 01:24:46 +00006180 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006181}
6182
Stephen Hemminger613573252009-08-31 19:50:58 +00006183static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6184 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185{
6186 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006187 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006189 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 dma_addr_t mapping;
6191 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006192 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006193 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006194
Julien Ducourthial477206a2012-05-09 00:00:06 +02006195 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006196 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006197 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006198 }
6199
6200 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006201 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202
françois romieub423e9a2013-05-18 01:24:46 +00006203 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6204 opts[0] = DescOwn;
6205
hayeswange9746042014-07-11 16:25:58 +08006206 if (!tp->tso_csum(tp, skb, opts)) {
6207 r8169_csum_workaround(tp, skb);
6208 return NETDEV_TX_OK;
6209 }
françois romieub423e9a2013-05-18 01:24:46 +00006210
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006211 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006212 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006213 if (unlikely(dma_mapping_error(d, mapping))) {
6214 if (net_ratelimit())
6215 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006216 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006217 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
6219 tp->tx_skb[entry].len = len;
6220 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221
Francois Romieu2b7b4312011-04-18 22:53:24 -07006222 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006223 if (frags < 0)
6224 goto err_dma_1;
6225 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006226 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006227 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006228 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006229 tp->tx_skb[entry].skb = skb;
6230 }
6231
Francois Romieu2b7b4312011-04-18 22:53:24 -07006232 txd->opts2 = cpu_to_le32(opts[1]);
6233
Richard Cochran5047fb52012-03-10 07:29:42 +00006234 skb_tx_timestamp(skb);
6235
Alexander Duycka0750132014-12-11 15:02:17 -08006236 /* Force memory writes to complete before releasing descriptor */
6237 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238
Francois Romieucecb5fd2011-04-01 10:21:07 +02006239 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006240 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241 txd->opts1 = cpu_to_le32(status);
6242
Alexander Duycka0750132014-12-11 15:02:17 -08006243 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006244 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006245
Alexander Duycka0750132014-12-11 15:02:17 -08006246 tp->cur_tx += frags + 1;
6247
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006248 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006249
David S. Miller87cda7c2015-02-22 15:54:29 -05006250 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01006251
David S. Miller87cda7c2015-02-22 15:54:29 -05006252 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006253 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6254 * not miss a ring update when it notices a stopped queue.
6255 */
6256 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006257 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006258 /* Sync with rtl_tx:
6259 * - publish queue status and cur_tx ring index (write barrier)
6260 * - refresh dirty_tx ring index (read barrier).
6261 * May the current thread have a pessimistic view of the ring
6262 * status and forget to wake up queue, a racing rtl_tx thread
6263 * can't.
6264 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006265 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02006266 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006267 netif_wake_queue(dev);
6268 }
6269
Stephen Hemminger613573252009-08-31 19:50:58 +00006270 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006271
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006272err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006273 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006274err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006275 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006276 dev->stats.tx_dropped++;
6277 return NETDEV_TX_OK;
6278
6279err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006280 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006281 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006282 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006283}
6284
6285static void rtl8169_pcierr_interrupt(struct net_device *dev)
6286{
6287 struct rtl8169_private *tp = netdev_priv(dev);
6288 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006289 u16 pci_status, pci_cmd;
6290
6291 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6292 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6293
Joe Perchesbf82c182010-02-09 11:49:50 +00006294 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6295 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006296
6297 /*
6298 * The recovery sequence below admits a very elaborated explanation:
6299 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006300 * - I did not see what else could be done;
6301 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006302 *
6303 * Feel free to adjust to your needs.
6304 */
Francois Romieua27993f2006-12-18 00:04:19 +01006305 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006306 pci_cmd &= ~PCI_COMMAND_PARITY;
6307 else
6308 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6309
6310 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006311
6312 pci_write_config_word(pdev, PCI_STATUS,
6313 pci_status & (PCI_STATUS_DETECTED_PARITY |
6314 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6315 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6316
6317 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00006318 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006319 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07006320 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006321 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323 }
6324
françois romieue6de30d2011-01-03 15:08:37 +00006325 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01006326
Francois Romieu98ddf982012-01-31 10:47:34 +01006327 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006328}
6329
Francois Romieuda78dbf2012-01-26 14:18:23 +01006330static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331{
6332 unsigned int dirty_tx, tx_left;
6333
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334 dirty_tx = tp->dirty_tx;
6335 smp_rmb();
6336 tx_left = tp->cur_tx - dirty_tx;
6337
6338 while (tx_left > 0) {
6339 unsigned int entry = dirty_tx % NUM_TX_DESC;
6340 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006341 u32 status;
6342
Linus Torvalds1da177e2005-04-16 15:20:36 -07006343 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6344 if (status & DescOwn)
6345 break;
6346
Alexander Duycka0750132014-12-11 15:02:17 -08006347 /* This barrier is needed to keep us from reading
6348 * any other fields out of the Tx descriptor until
6349 * we know the status of DescOwn
6350 */
6351 dma_rmb();
6352
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006353 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006354 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05006356 u64_stats_update_begin(&tp->tx_stats.syncp);
6357 tp->tx_stats.packets++;
6358 tp->tx_stats.bytes += tx_skb->skb->len;
6359 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006360 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006361 tx_skb->skb = NULL;
6362 }
6363 dirty_tx++;
6364 tx_left--;
6365 }
6366
6367 if (tp->dirty_tx != dirty_tx) {
6368 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006369 /* Sync with rtl8169_start_xmit:
6370 * - publish dirty_tx ring index (write barrier)
6371 * - refresh cur_tx ring index and queue status (read barrier)
6372 * May the current thread miss the stopped queue condition,
6373 * a racing xmit thread can only have a right view of the
6374 * ring status.
6375 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006376 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006377 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02006378 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006379 netif_wake_queue(dev);
6380 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006381 /*
6382 * 8168 hack: TxPoll requests are lost when the Tx packets are
6383 * too close. Let's kick an extra TxPoll request when a burst
6384 * of start_xmit activity is detected (if it is not detected,
6385 * it is slow enough). -- FR
6386 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006387 if (tp->cur_tx != dirty_tx)
6388 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006389 }
6390}
6391
Francois Romieu126fa4b2005-05-12 20:09:17 -04006392static inline int rtl8169_fragmented_frame(u32 status)
6393{
6394 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6395}
6396
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006397static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006398{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399 u32 status = opts1 & RxProtoMask;
6400
6401 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006402 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006403 skb->ip_summed = CHECKSUM_UNNECESSARY;
6404 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006405 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006406}
6407
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006408static struct sk_buff *rtl8169_try_rx_copy(void *data,
6409 struct rtl8169_private *tp,
6410 int pkt_size,
6411 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006412{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006413 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006414 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006415
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006416 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006417 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006418 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006419 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006420 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006421 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006422 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6423
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006424 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006425}
6426
Francois Romieuda78dbf2012-01-26 14:18:23 +01006427static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006428{
6429 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006430 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006431
Linus Torvalds1da177e2005-04-16 15:20:36 -07006432 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006433
Timo Teräs9fba0812013-01-15 21:01:24 +00006434 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006436 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006437 u32 status;
6438
Heiner Kallweit62028062018-04-17 23:30:29 +02006439 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006440 if (status & DescOwn)
6441 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006442
6443 /* This barrier is needed to keep us from reading
6444 * any other fields out of the Rx descriptor until
6445 * we know the status of DescOwn
6446 */
6447 dma_rmb();
6448
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006449 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006450 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6451 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006452 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006453 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006454 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006455 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006456 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006457 /* RxFOVF is a reserved bit on later chip versions */
6458 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6459 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006460 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006461 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006462 } else if (status & (RxRUNT | RxCRC) &&
6463 !(status & RxRWT) &&
6464 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006465 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006466 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006467 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006468 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006469 dma_addr_t addr;
6470 int pkt_size;
6471
6472process_pkt:
6473 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006474 if (likely(!(dev->features & NETIF_F_RXFCS)))
6475 pkt_size = (status & 0x00003fff) - 4;
6476 else
6477 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006478
Francois Romieu126fa4b2005-05-12 20:09:17 -04006479 /*
6480 * The driver does not support incoming fragmented
6481 * frames. They are seen as a symptom of over-mtu
6482 * sized frames.
6483 */
6484 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006485 dev->stats.rx_dropped++;
6486 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006487 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006488 }
6489
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006490 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6491 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006492 if (!skb) {
6493 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006494 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495 }
6496
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006497 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006498 skb_put(skb, pkt_size);
6499 skb->protocol = eth_type_trans(skb, dev);
6500
Francois Romieu7a8fc772011-03-01 17:18:33 +01006501 rtl8169_rx_vlan_tag(desc, skb);
6502
françois romieu39174292015-11-11 23:35:18 +01006503 if (skb->pkt_type == PACKET_MULTICAST)
6504 dev->stats.multicast++;
6505
Francois Romieu56de4142011-03-15 17:29:31 +01006506 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006507
Junchang Wang8027aa22012-03-04 23:30:32 +01006508 u64_stats_update_begin(&tp->rx_stats.syncp);
6509 tp->rx_stats.packets++;
6510 tp->rx_stats.bytes += pkt_size;
6511 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006512 }
françois romieuce11ff52013-01-24 13:30:06 +00006513release_descriptor:
6514 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006515 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006516 }
6517
6518 count = cur_rx - tp->cur_rx;
6519 tp->cur_rx = cur_rx;
6520
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521 return count;
6522}
6523
Francois Romieu07d3f512007-02-21 22:40:46 +01006524static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006525{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006526 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006527 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006528 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006529
Francois Romieu9085cdfa2012-01-26 12:59:08 +01006530 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006531 if (status && status != 0xffff) {
6532 status &= RTL_EVENT_NAPI | tp->event_slow;
6533 if (status) {
6534 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00006535
Francois Romieuda78dbf2012-01-26 14:18:23 +01006536 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02006537 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006538 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006539 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006540 return IRQ_RETVAL(handled);
6541}
6542
Francois Romieuda78dbf2012-01-26 14:18:23 +01006543/*
6544 * Workqueue context.
6545 */
6546static void rtl_slow_event_work(struct rtl8169_private *tp)
6547{
6548 struct net_device *dev = tp->dev;
6549 u16 status;
6550
6551 status = rtl_get_events(tp) & tp->event_slow;
6552 rtl_ack_events(tp, status);
6553
6554 if (unlikely(status & RxFIFOOver)) {
6555 switch (tp->mac_version) {
6556 /* Work around for rx fifo overflow */
6557 case RTL_GIGA_MAC_VER_11:
6558 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01006559 /* XXX - Hack alert. See rtl_task(). */
6560 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006561 default:
6562 break;
6563 }
6564 }
6565
6566 if (unlikely(status & SYSErr))
6567 rtl8169_pcierr_interrupt(dev);
6568
6569 if (status & LinkChg)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006570 phy_mac_interrupt(dev->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006571
françois romieu7dbb4912012-06-09 10:53:16 +00006572 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006573}
6574
Francois Romieu4422bcd2012-01-26 11:23:32 +01006575static void rtl_task(struct work_struct *work)
6576{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006577 static const struct {
6578 int bitnr;
6579 void (*action)(struct rtl8169_private *);
6580 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01006581 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006582 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
6583 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006584 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006585 struct rtl8169_private *tp =
6586 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006587 struct net_device *dev = tp->dev;
6588 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006589
Francois Romieuda78dbf2012-01-26 14:18:23 +01006590 rtl_lock_work(tp);
6591
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006592 if (!netif_running(dev) ||
6593 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006594 goto out_unlock;
6595
6596 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6597 bool pending;
6598
Francois Romieuda78dbf2012-01-26 14:18:23 +01006599 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006600 if (pending)
6601 rtl_work[i].action(tp);
6602 }
6603
6604out_unlock:
6605 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006606}
6607
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006608static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006609{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006610 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6611 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006612 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
6613 int work_done= 0;
6614 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006615
Francois Romieuda78dbf2012-01-26 14:18:23 +01006616 status = rtl_get_events(tp);
6617 rtl_ack_events(tp, status & ~tp->event_slow);
6618
6619 if (status & RTL_EVENT_NAPI_RX)
6620 work_done = rtl_rx(dev, tp, (u32) budget);
6621
6622 if (status & RTL_EVENT_NAPI_TX)
6623 rtl_tx(dev, tp);
6624
6625 if (status & tp->event_slow) {
6626 enable_mask &= ~tp->event_slow;
6627
6628 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
6629 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006630
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006631 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006632 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00006633
Francois Romieuda78dbf2012-01-26 14:18:23 +01006634 rtl_irq_enable(tp, enable_mask);
6635 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006636 }
6637
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006638 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006639}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006640
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006641static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006642{
6643 struct rtl8169_private *tp = netdev_priv(dev);
6644
6645 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6646 return;
6647
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006648 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6649 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006650}
6651
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006652static void r8169_phylink_handler(struct net_device *ndev)
6653{
6654 struct rtl8169_private *tp = netdev_priv(ndev);
6655
6656 if (netif_carrier_ok(ndev)) {
6657 rtl_link_chg_patch(tp);
6658 pm_request_resume(&tp->pci_dev->dev);
6659 } else {
6660 pm_runtime_idle(&tp->pci_dev->dev);
6661 }
6662
6663 if (net_ratelimit())
6664 phy_print_status(ndev->phydev);
6665}
6666
6667static int r8169_phy_connect(struct rtl8169_private *tp)
6668{
6669 struct phy_device *phydev = mdiobus_get_phy(tp->mii_bus, 0);
6670 phy_interface_t phy_mode;
6671 int ret;
6672
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006673 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006674 PHY_INTERFACE_MODE_MII;
6675
6676 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6677 phy_mode);
6678 if (ret)
6679 return ret;
6680
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006681 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006682 phy_set_max_speed(phydev, SPEED_100);
6683
6684 /* Ensure to advertise everything, incl. pause */
6685 phydev->advertising = phydev->supported;
6686
6687 phy_attached_info(phydev);
6688
6689 return 0;
6690}
6691
Linus Torvalds1da177e2005-04-16 15:20:36 -07006692static void rtl8169_down(struct net_device *dev)
6693{
6694 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006695
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006696 phy_stop(dev->phydev);
6697
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006698 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006699 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006700
Hayes Wang92fc43b2011-07-06 15:58:03 +08006701 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006702 /*
6703 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006704 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6705 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006706 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006707 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006708
Linus Torvalds1da177e2005-04-16 15:20:36 -07006709 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01006710 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711
Linus Torvalds1da177e2005-04-16 15:20:36 -07006712 rtl8169_tx_clear(tp);
6713
6714 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006715
6716 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006717}
6718
6719static int rtl8169_close(struct net_device *dev)
6720{
6721 struct rtl8169_private *tp = netdev_priv(dev);
6722 struct pci_dev *pdev = tp->pci_dev;
6723
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006724 pm_runtime_get_sync(&pdev->dev);
6725
Francois Romieucecb5fd2011-04-01 10:21:07 +02006726 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006727 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006728
Francois Romieuda78dbf2012-01-26 14:18:23 +01006729 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006730 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006731
Linus Torvalds1da177e2005-04-16 15:20:36 -07006732 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006733 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006734
Lekensteyn4ea72442013-07-22 09:53:30 +02006735 cancel_work_sync(&tp->wk.work);
6736
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006737 phy_disconnect(dev->phydev);
6738
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006739 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006740
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006741 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6742 tp->RxPhyAddr);
6743 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6744 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006745 tp->TxDescArray = NULL;
6746 tp->RxDescArray = NULL;
6747
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006748 pm_runtime_put_sync(&pdev->dev);
6749
Linus Torvalds1da177e2005-04-16 15:20:36 -07006750 return 0;
6751}
6752
Francois Romieudc1c00c2012-03-08 10:06:18 +01006753#ifdef CONFIG_NET_POLL_CONTROLLER
6754static void rtl8169_netpoll(struct net_device *dev)
6755{
6756 struct rtl8169_private *tp = netdev_priv(dev);
6757
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006758 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006759}
6760#endif
6761
Francois Romieudf43ac72012-03-08 09:48:40 +01006762static int rtl_open(struct net_device *dev)
6763{
6764 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006765 struct pci_dev *pdev = tp->pci_dev;
6766 int retval = -ENOMEM;
6767
6768 pm_runtime_get_sync(&pdev->dev);
6769
6770 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006771 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006772 * dma_alloc_coherent provides more.
6773 */
6774 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6775 &tp->TxPhyAddr, GFP_KERNEL);
6776 if (!tp->TxDescArray)
6777 goto err_pm_runtime_put;
6778
6779 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6780 &tp->RxPhyAddr, GFP_KERNEL);
6781 if (!tp->RxDescArray)
6782 goto err_free_tx_0;
6783
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006784 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006785 if (retval < 0)
6786 goto err_free_rx_1;
6787
6788 INIT_WORK(&tp->wk.work, rtl_task);
6789
6790 smp_mb();
6791
6792 rtl_request_firmware(tp);
6793
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006794 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006795 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006796 if (retval < 0)
6797 goto err_release_fw_2;
6798
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006799 retval = r8169_phy_connect(tp);
6800 if (retval)
6801 goto err_free_irq;
6802
Francois Romieudf43ac72012-03-08 09:48:40 +01006803 rtl_lock_work(tp);
6804
6805 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6806
6807 napi_enable(&tp->napi);
6808
6809 rtl8169_init_phy(dev, tp);
6810
Francois Romieudf43ac72012-03-08 09:48:40 +01006811 rtl_pll_power_up(tp);
6812
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006813 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006814
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006815 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006816 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6817
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006818 phy_start(dev->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006819 netif_start_queue(dev);
6820
6821 rtl_unlock_work(tp);
6822
Heiner Kallweita92a0842018-01-08 21:39:13 +01006823 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006824out:
6825 return retval;
6826
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006827err_free_irq:
6828 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006829err_release_fw_2:
6830 rtl_release_firmware(tp);
6831 rtl8169_rx_clear(tp);
6832err_free_rx_1:
6833 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6834 tp->RxPhyAddr);
6835 tp->RxDescArray = NULL;
6836err_free_tx_0:
6837 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6838 tp->TxPhyAddr);
6839 tp->TxDescArray = NULL;
6840err_pm_runtime_put:
6841 pm_runtime_put_noidle(&pdev->dev);
6842 goto out;
6843}
6844
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006845static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006846rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006847{
6848 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006849 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006850 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006851 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006852
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006853 pm_runtime_get_noresume(&pdev->dev);
6854
6855 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006856 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006857
Junchang Wang8027aa22012-03-04 23:30:32 +01006858 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006859 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006860 stats->rx_packets = tp->rx_stats.packets;
6861 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006862 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006863
Junchang Wang8027aa22012-03-04 23:30:32 +01006864 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006865 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006866 stats->tx_packets = tp->tx_stats.packets;
6867 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006868 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006869
6870 stats->rx_dropped = dev->stats.rx_dropped;
6871 stats->tx_dropped = dev->stats.tx_dropped;
6872 stats->rx_length_errors = dev->stats.rx_length_errors;
6873 stats->rx_errors = dev->stats.rx_errors;
6874 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6875 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6876 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006877 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006878
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006879 /*
6880 * Fetch additonal counter values missing in stats collected by driver
6881 * from tally counters.
6882 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006883 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006884 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006885
6886 /*
6887 * Subtract values fetched during initalization.
6888 * See rtl8169_init_counter_offsets for a description why we do that.
6889 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006890 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006891 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006892 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006893 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006894 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006895 le16_to_cpu(tp->tc_offset.tx_aborted);
6896
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006897 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006898}
6899
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006900static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006901{
françois romieu065c27c2011-01-03 15:08:12 +00006902 struct rtl8169_private *tp = netdev_priv(dev);
6903
Francois Romieu5d06a992006-02-23 00:47:58 +01006904 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006905 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006906
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006907 phy_stop(dev->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006908 netif_device_detach(dev);
6909 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006910
6911 rtl_lock_work(tp);
6912 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006913 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006914 rtl_unlock_work(tp);
6915
6916 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006917}
Francois Romieu5d06a992006-02-23 00:47:58 +01006918
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006919#ifdef CONFIG_PM
6920
6921static int rtl8169_suspend(struct device *device)
6922{
6923 struct pci_dev *pdev = to_pci_dev(device);
6924 struct net_device *dev = pci_get_drvdata(pdev);
6925
6926 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02006927
Francois Romieu5d06a992006-02-23 00:47:58 +01006928 return 0;
6929}
6930
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006931static void __rtl8169_resume(struct net_device *dev)
6932{
françois romieu065c27c2011-01-03 15:08:12 +00006933 struct rtl8169_private *tp = netdev_priv(dev);
6934
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006935 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006936
6937 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006938 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006939
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006940 phy_start(tp->dev->phydev);
6941
Artem Savkovcff4c162012-04-03 10:29:11 +00006942 rtl_lock_work(tp);
6943 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006944 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00006945 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006946
Francois Romieu98ddf982012-01-31 10:47:34 +01006947 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006948}
6949
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006950static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006951{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006952 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01006953 struct net_device *dev = pci_get_drvdata(pdev);
6954
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006955 if (netif_running(dev))
6956 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006957
Francois Romieu5d06a992006-02-23 00:47:58 +01006958 return 0;
6959}
6960
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006961static int rtl8169_runtime_suspend(struct device *device)
6962{
6963 struct pci_dev *pdev = to_pci_dev(device);
6964 struct net_device *dev = pci_get_drvdata(pdev);
6965 struct rtl8169_private *tp = netdev_priv(dev);
6966
Heiner Kallweita92a0842018-01-08 21:39:13 +01006967 if (!tp->TxDescArray) {
6968 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006969 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01006970 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006971
Francois Romieuda78dbf2012-01-26 14:18:23 +01006972 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006973 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006974 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006975
6976 rtl8169_net_suspend(dev);
6977
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006978 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006979 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006980 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006981
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006982 return 0;
6983}
6984
6985static int rtl8169_runtime_resume(struct device *device)
6986{
6987 struct pci_dev *pdev = to_pci_dev(device);
6988 struct net_device *dev = pci_get_drvdata(pdev);
6989 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006990 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006991
6992 if (!tp->TxDescArray)
6993 return 0;
6994
Francois Romieuda78dbf2012-01-26 14:18:23 +01006995 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006996 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006997 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006998
6999 __rtl8169_resume(dev);
7000
7001 return 0;
7002}
7003
7004static int rtl8169_runtime_idle(struct device *device)
7005{
7006 struct pci_dev *pdev = to_pci_dev(device);
7007 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007008
Heiner Kallweita92a0842018-01-08 21:39:13 +01007009 if (!netif_running(dev) || !netif_carrier_ok(dev))
7010 pm_schedule_suspend(device, 10000);
7011
7012 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007013}
7014
Alexey Dobriyan47145212009-12-14 18:00:08 -08007015static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007016 .suspend = rtl8169_suspend,
7017 .resume = rtl8169_resume,
7018 .freeze = rtl8169_suspend,
7019 .thaw = rtl8169_resume,
7020 .poweroff = rtl8169_suspend,
7021 .restore = rtl8169_resume,
7022 .runtime_suspend = rtl8169_runtime_suspend,
7023 .runtime_resume = rtl8169_runtime_resume,
7024 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007025};
7026
7027#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7028
7029#else /* !CONFIG_PM */
7030
7031#define RTL8169_PM_OPS NULL
7032
7033#endif /* !CONFIG_PM */
7034
David S. Miller1805b2f2011-10-24 18:18:09 -04007035static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7036{
David S. Miller1805b2f2011-10-24 18:18:09 -04007037 /* WoL fails with 8168b when the receiver is disabled. */
7038 switch (tp->mac_version) {
7039 case RTL_GIGA_MAC_VER_11:
7040 case RTL_GIGA_MAC_VER_12:
7041 case RTL_GIGA_MAC_VER_17:
7042 pci_clear_master(tp->pci_dev);
7043
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007044 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007045 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007046 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007047 break;
7048 default:
7049 break;
7050 }
7051}
7052
Francois Romieu1765f952008-09-13 17:21:40 +02007053static void rtl_shutdown(struct pci_dev *pdev)
7054{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007055 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007056 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007057
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007058 rtl8169_net_suspend(dev);
7059
Francois Romieucecb5fd2011-04-01 10:21:07 +02007060 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007061 rtl_rar_set(tp, dev->perm_addr);
7062
Hayes Wang92fc43b2011-07-06 15:58:03 +08007063 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007064
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007065 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007066 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007067 rtl_wol_suspend_quirk(tp);
7068 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007069 }
7070
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007071 pci_wake_from_d3(pdev, true);
7072 pci_set_power_state(pdev, PCI_D3hot);
7073 }
7074}
Francois Romieu5d06a992006-02-23 00:47:58 +01007075
Bill Pembertonbaf63292012-12-03 09:23:28 -05007076static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007077{
7078 struct net_device *dev = pci_get_drvdata(pdev);
7079 struct rtl8169_private *tp = netdev_priv(dev);
7080
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007081 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007082 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007083
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007084 netif_napi_del(&tp->napi);
7085
Francois Romieue27566e2012-03-08 09:54:01 +01007086 unregister_netdev(dev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007087 mdiobus_unregister(tp->mii_bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007088
7089 rtl_release_firmware(tp);
7090
7091 if (pci_dev_run_wake(pdev))
7092 pm_runtime_get_noresume(&pdev->dev);
7093
7094 /* restore original MAC address */
7095 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007096}
7097
Francois Romieufa9c3852012-03-08 10:01:50 +01007098static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007099 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007100 .ndo_stop = rtl8169_close,
7101 .ndo_get_stats64 = rtl8169_get_stats64,
7102 .ndo_start_xmit = rtl8169_start_xmit,
7103 .ndo_tx_timeout = rtl8169_tx_timeout,
7104 .ndo_validate_addr = eth_validate_addr,
7105 .ndo_change_mtu = rtl8169_change_mtu,
7106 .ndo_fix_features = rtl8169_fix_features,
7107 .ndo_set_features = rtl8169_set_features,
7108 .ndo_set_mac_address = rtl_set_mac_address,
7109 .ndo_do_ioctl = rtl8169_ioctl,
7110 .ndo_set_rx_mode = rtl_set_rx_mode,
7111#ifdef CONFIG_NET_POLL_CONTROLLER
7112 .ndo_poll_controller = rtl8169_netpoll,
7113#endif
7114
7115};
7116
Francois Romieu31fa8b12012-03-08 10:09:40 +01007117static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007118 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007119 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007120 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007121 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007122 u8 default_ver;
7123} rtl_cfg_infos [] = {
7124 [RTL_CFG_0] = {
7125 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007126 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007127 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007128 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007129 .default_ver = RTL_GIGA_MAC_VER_01,
7130 },
7131 [RTL_CFG_1] = {
7132 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007133 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007134 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007135 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007136 .default_ver = RTL_GIGA_MAC_VER_11,
7137 },
7138 [RTL_CFG_2] = {
7139 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007140 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7141 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007142 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007143 .default_ver = RTL_GIGA_MAC_VER_13,
7144 }
7145};
7146
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007147static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007148{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007149 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007150
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007151 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007152 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7153 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7154 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007155 flags = PCI_IRQ_LEGACY;
7156 } else {
7157 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007158 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007159
7160 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007161}
7162
Hayes Wangc5583862012-07-02 17:23:22 +08007163DECLARE_RTL_COND(rtl_link_list_ready_cond)
7164{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007165 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007166}
7167
7168DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7169{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007170 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007171}
7172
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007173static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7174{
7175 struct rtl8169_private *tp = mii_bus->priv;
7176
7177 if (phyaddr > 0)
7178 return -ENODEV;
7179
7180 return rtl_readphy(tp, phyreg);
7181}
7182
7183static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7184 int phyreg, u16 val)
7185{
7186 struct rtl8169_private *tp = mii_bus->priv;
7187
7188 if (phyaddr > 0)
7189 return -ENODEV;
7190
7191 rtl_writephy(tp, phyreg, val);
7192
7193 return 0;
7194}
7195
7196static int r8169_mdio_register(struct rtl8169_private *tp)
7197{
7198 struct pci_dev *pdev = tp->pci_dev;
7199 struct phy_device *phydev;
7200 struct mii_bus *new_bus;
7201 int ret;
7202
7203 new_bus = devm_mdiobus_alloc(&pdev->dev);
7204 if (!new_bus)
7205 return -ENOMEM;
7206
7207 new_bus->name = "r8169";
7208 new_bus->priv = tp;
7209 new_bus->parent = &pdev->dev;
7210 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7211 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7212 PCI_DEVID(pdev->bus->number, pdev->devfn));
7213
7214 new_bus->read = r8169_mdio_read_reg;
7215 new_bus->write = r8169_mdio_write_reg;
7216
7217 ret = mdiobus_register(new_bus);
7218 if (ret)
7219 return ret;
7220
7221 phydev = mdiobus_get_phy(new_bus, 0);
7222 if (!phydev) {
7223 mdiobus_unregister(new_bus);
7224 return -ENODEV;
7225 }
7226
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007227 /* PHY will be woken up in rtl_open() */
7228 phy_suspend(phydev);
7229
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007230 tp->mii_bus = new_bus;
7231
7232 return 0;
7233}
7234
Bill Pembertonbaf63292012-12-03 09:23:28 -05007235static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007236{
Hayes Wangc5583862012-07-02 17:23:22 +08007237 u32 data;
7238
7239 tp->ocp_base = OCP_STD_PHY_BASE;
7240
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007241 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007242
7243 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7244 return;
7245
7246 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7247 return;
7248
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007249 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007250 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007251 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007252
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007253 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007254 data &= ~(1 << 14);
7255 r8168_mac_ocp_write(tp, 0xe8de, data);
7256
7257 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7258 return;
7259
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007260 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007261 data |= (1 << 15);
7262 r8168_mac_ocp_write(tp, 0xe8de, data);
7263
7264 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7265 return;
7266}
7267
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007268static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7269{
7270 rtl8168ep_stop_cmac(tp);
7271 rtl_hw_init_8168g(tp);
7272}
7273
Bill Pembertonbaf63292012-12-03 09:23:28 -05007274static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007275{
7276 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007277 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007278 rtl_hw_init_8168g(tp);
7279 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007280 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007281 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007282 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007283 default:
7284 break;
7285 }
7286}
7287
hayeswang929a0312014-09-16 11:40:47 +08007288static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007289{
7290 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007291 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007292 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007293 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007294 int rc;
7295
7296 if (netif_msg_drv(&debug)) {
7297 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7298 MODULENAME, RTL8169_VERSION);
7299 }
7300
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007301 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7302 if (!dev)
7303 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007304
7305 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007306 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007307 tp = netdev_priv(dev);
7308 tp->dev = dev;
7309 tp->pci_dev = pdev;
7310 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007311 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007312
Francois Romieu3b6cf252012-03-08 09:59:04 +01007313 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007314 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007315 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007316 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007317 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007318 }
7319
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007320 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007321 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007322
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007323 /* use first MMIO region */
7324 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7325 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007326 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007327 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007328 }
7329
7330 /* check for weird/broken PCI region reporting */
7331 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007332 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007333 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007334 }
7335
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007336 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007337 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007338 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007339 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007340 }
7341
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007342 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007343
7344 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02007345 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007346
7347 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02007348 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007349
Heiner Kallweite3972862018-06-29 08:07:04 +02007350 if (rtl_tbi_enabled(tp)) {
7351 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7352 return -ENODEV;
7353 }
7354
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007355 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007356
7357 if ((sizeof(dma_addr_t) > 4) &&
7358 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
7359 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01007360 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
7361 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007362
7363 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
7364 if (!pci_is_pcie(pdev))
7365 tp->cp_cmd |= PCIDAC;
7366 dev->features |= NETIF_F_HIGHDMA;
7367 } else {
7368 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7369 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007370 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007371 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007372 }
7373 }
7374
Francois Romieu3b6cf252012-03-08 09:59:04 +01007375 rtl_init_rxcfg(tp);
7376
7377 rtl_irq_disable(tp);
7378
Hayes Wangc5583862012-07-02 17:23:22 +08007379 rtl_hw_initialize(tp);
7380
Francois Romieu3b6cf252012-03-08 09:59:04 +01007381 rtl_hw_reset(tp);
7382
7383 rtl_ack_events(tp, 0xffff);
7384
7385 pci_set_master(pdev);
7386
Francois Romieu3b6cf252012-03-08 09:59:04 +01007387 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007388 rtl_init_jumbo_ops(tp);
7389
7390 rtl8169_print_mac_version(tp);
7391
7392 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007393
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007394 rc = rtl_alloc_irq(tp);
7395 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007396 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007397 return rc;
7398 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007399
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007400 /* override BIOS settings, use userspace tools to enable WOL */
7401 __rtl8169_set_wol(tp, 0);
7402
Francois Romieu3b6cf252012-03-08 09:59:04 +01007403 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05007404 u64_stats_init(&tp->rx_stats.syncp);
7405 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007406
7407 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007408 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007409 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007410 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7411 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007412 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007413 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007414
Heiner Kallweit353af852018-05-02 21:39:59 +02007415 if (is_valid_ether_addr(mac_addr))
7416 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007417 break;
7418 default:
7419 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007420 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007421 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007422 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007423
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007424 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007425 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007426
Heiner Kallweit37621492018-04-17 23:20:03 +02007427 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007428
7429 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7430 * properly for all devices */
7431 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007432 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007433
7434 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007435 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7436 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007437 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7438 NETIF_F_HIGHDMA;
7439
hayeswang929a0312014-09-16 11:40:47 +08007440 tp->cp_cmd |= RxChkSum | RxVlan;
7441
7442 /*
7443 * Pretend we are using VLANs; This bypasses a nasty bug where
7444 * Interrupts stop flowing on high load on 8110SCd controllers.
7445 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007446 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007447 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007448 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007449
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007450 switch (rtl_chip_infos[chipset].txd_version) {
7451 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08007452 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007453 break;
7454 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08007455 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007456 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007457 break;
7458 default:
hayeswang5888d3f2014-07-11 16:25:56 +08007459 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007460 }
hayeswang5888d3f2014-07-11 16:25:56 +08007461
Francois Romieu3b6cf252012-03-08 09:59:04 +01007462 dev->hw_features |= NETIF_F_RXALL;
7463 dev->hw_features |= NETIF_F_RXFCS;
7464
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007465 /* MTU range: 60 - hw-specific max */
7466 dev->min_mtu = ETH_ZLEN;
7467 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
7468
Francois Romieu3b6cf252012-03-08 09:59:04 +01007469 tp->hw_start = cfg->hw_start;
7470 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03007471 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007472
Francois Romieu3b6cf252012-03-08 09:59:04 +01007473 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
7474
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007475 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7476 &tp->counters_phys_addr,
7477 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007478 if (!tp->counters)
7479 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007480
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007481 pci_set_drvdata(pdev, dev);
7482
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007483 rc = r8169_mdio_register(tp);
7484 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007485 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007486
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007487 rc = register_netdev(dev);
7488 if (rc)
7489 goto err_mdio_unregister;
7490
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007491 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
7492 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02007493 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01007494 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01007495 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
7496 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
7497 "tx checksumming: %s]\n",
7498 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02007499 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007500 }
7501
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007502 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007503 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007504
Heiner Kallweita92a0842018-01-08 21:39:13 +01007505 if (pci_dev_run_wake(pdev))
7506 pm_runtime_put_sync(&pdev->dev);
7507
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007508 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007509
7510err_mdio_unregister:
7511 mdiobus_unregister(tp->mii_bus);
7512 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007513}
7514
Linus Torvalds1da177e2005-04-16 15:20:36 -07007515static struct pci_driver rtl8169_pci_driver = {
7516 .name = MODULENAME,
7517 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007518 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007519 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007520 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007521 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007522};
7523
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007524module_pci_driver(rtl8169_pci_driver);