blob: a4e0560c27992f2f5390cd4cc37721d13e214520 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020041
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030042#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053043#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020044
45#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053046#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020047
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020048#define DSI_CATCH_MISSING_TE
49
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050struct dsi_reg { u16 idx; };
51
52#define DSI_REG(idx) ((const struct dsi_reg) { idx })
53
54#define DSI_SZ_REGS SZ_1K
55/* DSI Protocol Engine */
56
57#define DSI_REVISION DSI_REG(0x0000)
58#define DSI_SYSCONFIG DSI_REG(0x0010)
59#define DSI_SYSSTATUS DSI_REG(0x0014)
60#define DSI_IRQSTATUS DSI_REG(0x0018)
61#define DSI_IRQENABLE DSI_REG(0x001C)
62#define DSI_CTRL DSI_REG(0x0040)
Archit Taneja75d72472011-05-16 15:17:08 +053063#define DSI_GNQ DSI_REG(0x0044)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020064#define DSI_COMPLEXIO_CFG1 DSI_REG(0x0048)
65#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(0x004C)
66#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(0x0050)
67#define DSI_CLK_CTRL DSI_REG(0x0054)
68#define DSI_TIMING1 DSI_REG(0x0058)
69#define DSI_TIMING2 DSI_REG(0x005C)
70#define DSI_VM_TIMING1 DSI_REG(0x0060)
71#define DSI_VM_TIMING2 DSI_REG(0x0064)
72#define DSI_VM_TIMING3 DSI_REG(0x0068)
73#define DSI_CLK_TIMING DSI_REG(0x006C)
74#define DSI_TX_FIFO_VC_SIZE DSI_REG(0x0070)
75#define DSI_RX_FIFO_VC_SIZE DSI_REG(0x0074)
76#define DSI_COMPLEXIO_CFG2 DSI_REG(0x0078)
77#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(0x007C)
78#define DSI_VM_TIMING4 DSI_REG(0x0080)
79#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(0x0084)
80#define DSI_VM_TIMING5 DSI_REG(0x0088)
81#define DSI_VM_TIMING6 DSI_REG(0x008C)
82#define DSI_VM_TIMING7 DSI_REG(0x0090)
83#define DSI_STOPCLK_TIMING DSI_REG(0x0094)
84#define DSI_VC_CTRL(n) DSI_REG(0x0100 + (n * 0x20))
85#define DSI_VC_TE(n) DSI_REG(0x0104 + (n * 0x20))
86#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(0x0108 + (n * 0x20))
87#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(0x010C + (n * 0x20))
88#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(0x0110 + (n * 0x20))
89#define DSI_VC_IRQSTATUS(n) DSI_REG(0x0118 + (n * 0x20))
90#define DSI_VC_IRQENABLE(n) DSI_REG(0x011C + (n * 0x20))
91
92/* DSIPHY_SCP */
93
94#define DSI_DSIPHY_CFG0 DSI_REG(0x200 + 0x0000)
95#define DSI_DSIPHY_CFG1 DSI_REG(0x200 + 0x0004)
96#define DSI_DSIPHY_CFG2 DSI_REG(0x200 + 0x0008)
97#define DSI_DSIPHY_CFG5 DSI_REG(0x200 + 0x0014)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +030098#define DSI_DSIPHY_CFG10 DSI_REG(0x200 + 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020099
100/* DSI_PLL_CTRL_SCP */
101
102#define DSI_PLL_CONTROL DSI_REG(0x300 + 0x0000)
103#define DSI_PLL_STATUS DSI_REG(0x300 + 0x0004)
104#define DSI_PLL_GO DSI_REG(0x300 + 0x0008)
105#define DSI_PLL_CONFIGURATION1 DSI_REG(0x300 + 0x000C)
106#define DSI_PLL_CONFIGURATION2 DSI_REG(0x300 + 0x0010)
107
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530108#define REG_GET(dsidev, idx, start, end) \
109 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200110
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530111#define REG_FLD_MOD(dsidev, idx, val, start, end) \
112 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200113
114/* Global interrupts */
115#define DSI_IRQ_VC0 (1 << 0)
116#define DSI_IRQ_VC1 (1 << 1)
117#define DSI_IRQ_VC2 (1 << 2)
118#define DSI_IRQ_VC3 (1 << 3)
119#define DSI_IRQ_WAKEUP (1 << 4)
120#define DSI_IRQ_RESYNC (1 << 5)
121#define DSI_IRQ_PLL_LOCK (1 << 7)
122#define DSI_IRQ_PLL_UNLOCK (1 << 8)
123#define DSI_IRQ_PLL_RECALL (1 << 9)
124#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
125#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
126#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
127#define DSI_IRQ_TE_TRIGGER (1 << 16)
128#define DSI_IRQ_ACK_TRIGGER (1 << 17)
129#define DSI_IRQ_SYNC_LOST (1 << 18)
130#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
131#define DSI_IRQ_TA_TIMEOUT (1 << 20)
132#define DSI_IRQ_ERROR_MASK \
133 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530134 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200135#define DSI_IRQ_CHANNEL_MASK 0xf
136
137/* Virtual channel interrupts */
138#define DSI_VC_IRQ_CS (1 << 0)
139#define DSI_VC_IRQ_ECC_CORR (1 << 1)
140#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
141#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
142#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
143#define DSI_VC_IRQ_BTA (1 << 5)
144#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
145#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
146#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
147#define DSI_VC_IRQ_ERROR_MASK \
148 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
149 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
150 DSI_VC_IRQ_FIFO_TX_UDF)
151
152/* ComplexIO interrupts */
153#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
154#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
155#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200156#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
157#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200158#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
159#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
160#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200161#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
162#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200163#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
164#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
165#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200166#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
167#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200168#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
169#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
170#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200171#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
172#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200173#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
174#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
175#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
176#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
177#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
178#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200179#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
180#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
181#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
182#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200183#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
184#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300185#define DSI_CIO_IRQ_ERROR_MASK \
186 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200187 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
188 DSI_CIO_IRQ_ERRSYNCESC5 | \
189 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
190 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
191 DSI_CIO_IRQ_ERRESC5 | \
192 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
193 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
194 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300195 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
196 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200197 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
198 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
199 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200200
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200201typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
202
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200203static int dsi_display_init_dispc(struct platform_device *dsidev,
204 struct omap_overlay_manager *mgr);
205static void dsi_display_uninit_dispc(struct platform_device *dsidev,
206 struct omap_overlay_manager *mgr);
207
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200208#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300209#define DSI_MAX_NR_LANES 5
210
211enum dsi_lane_function {
212 DSI_LANE_UNUSED = 0,
213 DSI_LANE_CLK,
214 DSI_LANE_DATA1,
215 DSI_LANE_DATA2,
216 DSI_LANE_DATA3,
217 DSI_LANE_DATA4,
218};
219
220struct dsi_lane_config {
221 enum dsi_lane_function function;
222 u8 polarity;
223};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200224
225struct dsi_isr_data {
226 omap_dsi_isr_t isr;
227 void *arg;
228 u32 mask;
229};
230
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200231enum fifo_size {
232 DSI_FIFO_SIZE_0 = 0,
233 DSI_FIFO_SIZE_32 = 1,
234 DSI_FIFO_SIZE_64 = 2,
235 DSI_FIFO_SIZE_96 = 3,
236 DSI_FIFO_SIZE_128 = 4,
237};
238
Archit Tanejad6049142011-08-22 11:58:08 +0530239enum dsi_vc_source {
240 DSI_VC_SOURCE_L4 = 0,
241 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200242};
243
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200244struct dsi_irq_stats {
245 unsigned long last_reset;
246 unsigned irq_count;
247 unsigned dsi_irqs[32];
248 unsigned vc_irqs[4][32];
249 unsigned cio_irqs[32];
250};
251
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200252struct dsi_isr_tables {
253 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
254 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
255 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
256};
257
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530258struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000259 struct platform_device *pdev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200260 void __iomem *base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300261
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200262 int module_id;
263
archit tanejaaffe3602011-02-23 08:41:03 +0000264 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200265
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300266 struct clk *dss_clk;
267 struct clk *sys_clk;
268
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200269 struct dispc_clock_info user_dispc_cinfo;
270 struct dsi_clock_info user_dsi_cinfo;
271
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200272 struct dsi_clock_info current_cinfo;
273
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300274 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200275 struct regulator *vdds_dsi_reg;
276
277 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530278 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200279 struct omap_dss_device *dssdev;
280 enum fifo_size fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530281 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200282 } vc[4];
283
284 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200285 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200286
287 unsigned pll_locked;
288
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200289 spinlock_t irq_lock;
290 struct dsi_isr_tables isr_tables;
291 /* space for a copy used by the interrupt handler */
292 struct dsi_isr_tables isr_tables_copy;
293
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200294 int update_channel;
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200295#ifdef DEBUG
296 unsigned update_bytes;
297#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200298
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300300 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200301
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200302 void (*framedone_callback)(int, void *);
303 void *framedone_data;
304
305 struct delayed_work framedone_timeout_work;
306
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200307#ifdef DSI_CATCH_MISSING_TE
308 struct timer_list te_timer;
309#endif
310
311 unsigned long cache_req_pck;
312 unsigned long cache_clk_freq;
313 struct dsi_clock_info cache_cinfo;
314
315 u32 errors;
316 spinlock_t errors_lock;
317#ifdef DEBUG
318 ktime_t perf_setup_time;
319 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200320#endif
321 int debug_read;
322 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200323
324#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
325 spinlock_t irq_stats_lock;
326 struct dsi_irq_stats irq_stats;
327#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500328 /* DSI PLL Parameter Ranges */
329 unsigned long regm_max, regn_max;
330 unsigned long regm_dispc_max, regm_dsi_max;
331 unsigned long fint_min, fint_max;
332 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300333
Tomi Valkeinend9820852011-10-12 15:05:59 +0300334 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200335 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530336
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300337 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
338 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300339
340 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530341
342 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530343 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530344 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530345 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530346 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530347
348 struct omap_dss_output output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530349};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200350
Archit Taneja2e868db2011-05-12 17:26:28 +0530351struct dsi_packet_sent_handler_data {
352 struct platform_device *dsidev;
353 struct completion *completion;
354};
355
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200356#ifdef DEBUG
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030357static bool dsi_perf;
358module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200359#endif
360
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530361static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
362{
363 return dev_get_drvdata(&dsidev->dev);
364}
365
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530366static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
367{
Archit Taneja400e65d2012-07-04 13:48:34 +0530368 return dssdev->output->pdev;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530369}
370
371struct platform_device *dsi_get_dsidev_from_id(int module)
372{
Archit Taneja400e65d2012-07-04 13:48:34 +0530373 struct omap_dss_output *out;
374 enum omap_dss_output_id id;
375
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300376 switch (module) {
377 case 0:
378 id = OMAP_DSS_OUTPUT_DSI1;
379 break;
380 case 1:
381 id = OMAP_DSS_OUTPUT_DSI2;
382 break;
383 default:
384 return NULL;
385 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530386
387 out = omap_dss_get_output(id);
388
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300389 return out ? out->pdev : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530390}
391
392static inline void dsi_write_reg(struct platform_device *dsidev,
393 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200394{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530395 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
396
397 __raw_writel(val, dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200398}
399
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530400static inline u32 dsi_read_reg(struct platform_device *dsidev,
401 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
404
405 return __raw_readl(dsi->base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200406}
407
Archit Taneja1ffefe72011-05-12 17:26:24 +0530408void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200409{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530410 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
412
413 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200414}
415EXPORT_SYMBOL(dsi_bus_lock);
416
Archit Taneja1ffefe72011-05-12 17:26:24 +0530417void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200418{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530419 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
420 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
421
422 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200423}
424EXPORT_SYMBOL(dsi_bus_unlock);
425
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530426static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200427{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
429
430 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200431}
432
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200433static void dsi_completion_handler(void *data, u32 mask)
434{
435 complete((struct completion *)data);
436}
437
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530438static inline int wait_for_bit_change(struct platform_device *dsidev,
439 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200440{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300441 unsigned long timeout;
442 ktime_t wait;
443 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200444
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300445 /* first busyloop to see if the bit changes right away */
446 t = 100;
447 while (t-- > 0) {
448 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
449 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200450 }
451
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300452 /* then loop for 500ms, sleeping for 1ms in between */
453 timeout = jiffies + msecs_to_jiffies(500);
454 while (time_before(jiffies, timeout)) {
455 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
456 return value;
457
458 wait = ns_to_ktime(1000 * 1000);
459 set_current_state(TASK_UNINTERRUPTIBLE);
460 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
461 }
462
463 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200464}
465
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530466u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
467{
468 switch (fmt) {
469 case OMAP_DSS_DSI_FMT_RGB888:
470 case OMAP_DSS_DSI_FMT_RGB666:
471 return 24;
472 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
473 return 18;
474 case OMAP_DSS_DSI_FMT_RGB565:
475 return 16;
476 default:
477 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300478 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530479 }
480}
481
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482#ifdef DEBUG
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530483static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200484{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530485 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
486 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200487}
488
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530489static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530491 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
492 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200493}
494
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530495static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200496{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530497 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200498 ktime_t t, setup_time, trans_time;
499 u32 total_bytes;
500 u32 setup_us, trans_us, total_us;
501
502 if (!dsi_perf)
503 return;
504
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200505 t = ktime_get();
506
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530507 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508 setup_us = (u32)ktime_to_us(setup_time);
509 if (setup_us == 0)
510 setup_us = 1;
511
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530512 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200513 trans_us = (u32)ktime_to_us(trans_time);
514 if (trans_us == 0)
515 trans_us = 1;
516
517 total_us = setup_us + trans_us;
518
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200519 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200520
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200521 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
522 "%u bytes, %u kbytes/sec\n",
523 name,
524 setup_us,
525 trans_us,
526 total_us,
527 1000*1000 / total_us,
528 total_bytes,
529 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200530}
531#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300532static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
533{
534}
535
536static inline void dsi_perf_mark_start(struct platform_device *dsidev)
537{
538}
539
540static inline void dsi_perf_show(struct platform_device *dsidev,
541 const char *name)
542{
543}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200544#endif
545
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530546static int verbose_irq;
547
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548static void print_irq_status(u32 status)
549{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200550 if (status == 0)
551 return;
552
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530553 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200555
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530556#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
557
558 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
559 status,
560 verbose_irq ? PIS(VC0) : "",
561 verbose_irq ? PIS(VC1) : "",
562 verbose_irq ? PIS(VC2) : "",
563 verbose_irq ? PIS(VC3) : "",
564 PIS(WAKEUP),
565 PIS(RESYNC),
566 PIS(PLL_LOCK),
567 PIS(PLL_UNLOCK),
568 PIS(PLL_RECALL),
569 PIS(COMPLEXIO_ERR),
570 PIS(HS_TX_TIMEOUT),
571 PIS(LP_RX_TIMEOUT),
572 PIS(TE_TRIGGER),
573 PIS(ACK_TRIGGER),
574 PIS(SYNC_LOST),
575 PIS(LDO_POWER_GOOD),
576 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200577#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578}
579
580static void print_irq_status_vc(int channel, u32 status)
581{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200582 if (status == 0)
583 return;
584
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530585 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200586 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200587
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530588#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
589
590 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
591 channel,
592 status,
593 PIS(CS),
594 PIS(ECC_CORR),
595 PIS(ECC_NO_CORR),
596 verbose_irq ? PIS(PACKET_SENT) : "",
597 PIS(BTA),
598 PIS(FIFO_TX_OVF),
599 PIS(FIFO_RX_OVF),
600 PIS(FIFO_TX_UDF),
601 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200603}
604
605static void print_irq_status_cio(u32 status)
606{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200607 if (status == 0)
608 return;
609
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530610#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200611
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530612 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
613 status,
614 PIS(ERRSYNCESC1),
615 PIS(ERRSYNCESC2),
616 PIS(ERRSYNCESC3),
617 PIS(ERRESC1),
618 PIS(ERRESC2),
619 PIS(ERRESC3),
620 PIS(ERRCONTROL1),
621 PIS(ERRCONTROL2),
622 PIS(ERRCONTROL3),
623 PIS(STATEULPS1),
624 PIS(STATEULPS2),
625 PIS(STATEULPS3),
626 PIS(ERRCONTENTIONLP0_1),
627 PIS(ERRCONTENTIONLP1_1),
628 PIS(ERRCONTENTIONLP0_2),
629 PIS(ERRCONTENTIONLP1_2),
630 PIS(ERRCONTENTIONLP0_3),
631 PIS(ERRCONTENTIONLP1_3),
632 PIS(ULPSACTIVENOT_ALL0),
633 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200634#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635}
636
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200637#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530638static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
639 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200640{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530641 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200642 int i;
643
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530644 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200645
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530646 dsi->irq_stats.irq_count++;
647 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200648
649 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530650 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200651
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530652 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200653
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530654 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200655}
656#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530657#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200658#endif
659
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200660static int debug_irq;
661
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530662static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
663 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200664{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530665 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200666 int i;
667
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668 if (irqstatus & DSI_IRQ_ERROR_MASK) {
669 DSSERR("DSI error, irqstatus %x\n", irqstatus);
670 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530671 spin_lock(&dsi->errors_lock);
672 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
673 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200674 } else if (debug_irq) {
675 print_irq_status(irqstatus);
676 }
677
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200678 for (i = 0; i < 4; ++i) {
679 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
680 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
681 i, vcstatus[i]);
682 print_irq_status_vc(i, vcstatus[i]);
683 } else if (debug_irq) {
684 print_irq_status_vc(i, vcstatus[i]);
685 }
686 }
687
688 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
689 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
690 print_irq_status_cio(ciostatus);
691 } else if (debug_irq) {
692 print_irq_status_cio(ciostatus);
693 }
694}
695
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200696static void dsi_call_isrs(struct dsi_isr_data *isr_array,
697 unsigned isr_array_size, u32 irqstatus)
698{
699 struct dsi_isr_data *isr_data;
700 int i;
701
702 for (i = 0; i < isr_array_size; i++) {
703 isr_data = &isr_array[i];
704 if (isr_data->isr && isr_data->mask & irqstatus)
705 isr_data->isr(isr_data->arg, irqstatus);
706 }
707}
708
709static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
710 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
711{
712 int i;
713
714 dsi_call_isrs(isr_tables->isr_table,
715 ARRAY_SIZE(isr_tables->isr_table),
716 irqstatus);
717
718 for (i = 0; i < 4; ++i) {
719 if (vcstatus[i] == 0)
720 continue;
721 dsi_call_isrs(isr_tables->isr_table_vc[i],
722 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
723 vcstatus[i]);
724 }
725
726 if (ciostatus != 0)
727 dsi_call_isrs(isr_tables->isr_table_cio,
728 ARRAY_SIZE(isr_tables->isr_table_cio),
729 ciostatus);
730}
731
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
733{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530734 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530735 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 u32 irqstatus, vcstatus[4], ciostatus;
737 int i;
738
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530739 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530740 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530741
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530742 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200743
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530744 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200745
746 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200747 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530748 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200749 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200750 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200751
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530752 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200753 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530754 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200755
756 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200757 if ((irqstatus & (1 << i)) == 0) {
758 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200759 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300760 }
761
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530762 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200763
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530764 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200765 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530766 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200767 }
768
769 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530770 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200771
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530772 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200773 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530774 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200775 } else {
776 ciostatus = 0;
777 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200778
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200779#ifdef DSI_CATCH_MISSING_TE
780 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530781 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200782#endif
783
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200784 /* make a copy and unlock, so that isrs can unregister
785 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530786 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
787 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200788
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530789 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200790
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530791 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200792
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530793 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200794
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530795 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200796
archit tanejaaffe3602011-02-23 08:41:03 +0000797 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200798}
799
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530800/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530801static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
802 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200803 unsigned isr_array_size, u32 default_mask,
804 const struct dsi_reg enable_reg,
805 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200806{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200807 struct dsi_isr_data *isr_data;
808 u32 mask;
809 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200810 int i;
811
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200813
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200814 for (i = 0; i < isr_array_size; i++) {
815 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200817 if (isr_data->isr == NULL)
818 continue;
819
820 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200821 }
822
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200824 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
826 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200827
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200828 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530829 dsi_read_reg(dsidev, enable_reg);
830 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200831}
832
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530833/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530834static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200835{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530836 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200837 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200838#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200839 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530841 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
842 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200843 DSI_IRQENABLE, DSI_IRQSTATUS);
844}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200845
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530846/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530847static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200848{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530849 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
850
851 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
852 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853 DSI_VC_IRQ_ERROR_MASK,
854 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
855}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200856
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530857/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530858static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
861
862 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
863 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 DSI_CIO_IRQ_ERROR_MASK,
865 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
866}
867
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530868static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200869{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530870 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200871 unsigned long flags;
872 int vc;
873
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530874 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530876 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200877
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530878 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200879 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530880 _omap_dsi_set_irqs_vc(dsidev, vc);
881 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200882
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530883 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200884}
885
886static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
887 struct dsi_isr_data *isr_array, unsigned isr_array_size)
888{
889 struct dsi_isr_data *isr_data;
890 int free_idx;
891 int i;
892
893 BUG_ON(isr == NULL);
894
895 /* check for duplicate entry and find a free slot */
896 free_idx = -1;
897 for (i = 0; i < isr_array_size; i++) {
898 isr_data = &isr_array[i];
899
900 if (isr_data->isr == isr && isr_data->arg == arg &&
901 isr_data->mask == mask) {
902 return -EINVAL;
903 }
904
905 if (isr_data->isr == NULL && free_idx == -1)
906 free_idx = i;
907 }
908
909 if (free_idx == -1)
910 return -EBUSY;
911
912 isr_data = &isr_array[free_idx];
913 isr_data->isr = isr;
914 isr_data->arg = arg;
915 isr_data->mask = mask;
916
917 return 0;
918}
919
920static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
921 struct dsi_isr_data *isr_array, unsigned isr_array_size)
922{
923 struct dsi_isr_data *isr_data;
924 int i;
925
926 for (i = 0; i < isr_array_size; i++) {
927 isr_data = &isr_array[i];
928 if (isr_data->isr != isr || isr_data->arg != arg ||
929 isr_data->mask != mask)
930 continue;
931
932 isr_data->isr = NULL;
933 isr_data->arg = NULL;
934 isr_data->mask = 0;
935
936 return 0;
937 }
938
939 return -EINVAL;
940}
941
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530942static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
943 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946 unsigned long flags;
947 int r;
948
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530949 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200950
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530951 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
952 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953
954 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530955 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200956
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530957 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200958
959 return r;
960}
961
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530962static int dsi_unregister_isr(struct platform_device *dsidev,
963 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200964{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530965 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200966 unsigned long flags;
967 int r;
968
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530969 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200970
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530971 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
972 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200973
974 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530975 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200976
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530977 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200978
979 return r;
980}
981
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530982static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
983 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200984{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530985 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200986 unsigned long flags;
987 int r;
988
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530989 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200990
991 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530992 dsi->isr_tables.isr_table_vc[channel],
993 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200994
995 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530996 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200997
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530998 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200999
1000 return r;
1001}
1002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1004 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007 unsigned long flags;
1008 int r;
1009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
1012 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301013 dsi->isr_tables.isr_table_vc[channel],
1014 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015
1016 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301017 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001018
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301019 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001020
1021 return r;
1022}
1023
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024static int dsi_register_isr_cio(struct platform_device *dsidev,
1025 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001026{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301027 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001028 unsigned long flags;
1029 int r;
1030
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301031 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001032
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301033 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1034 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035
1036 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301037 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001038
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301039 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001040
1041 return r;
1042}
1043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1045 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001046{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301047 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001048 unsigned long flags;
1049 int r;
1050
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301051 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001052
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1054 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
1056 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301057 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001060
1061 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001062}
1063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301064static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001065{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301066 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001067 unsigned long flags;
1068 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301069 spin_lock_irqsave(&dsi->errors_lock, flags);
1070 e = dsi->errors;
1071 dsi->errors = 0;
1072 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001073 return e;
1074}
1075
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001076int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001077{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001078 int r;
1079 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1080
1081 DSSDBG("dsi_runtime_get\n");
1082
1083 r = pm_runtime_get_sync(&dsi->pdev->dev);
1084 WARN_ON(r < 0);
1085 return r < 0 ? r : 0;
1086}
1087
1088void dsi_runtime_put(struct platform_device *dsidev)
1089{
1090 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1091 int r;
1092
1093 DSSDBG("dsi_runtime_put\n");
1094
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001095 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001096 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001097}
1098
1099/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301100static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1101 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001102{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1104
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001105 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301106 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001107 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301108 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001109
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301110 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301111 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001112 DSSERR("cannot lock PLL when enabling clocks\n");
1113 }
1114}
1115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301116static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001117{
1118 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001119 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001120
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001121 /* A dummy read using the SCP interface to any DSIPHY register is
1122 * required after DSIPHY reset to complete the reset of the DSI complex
1123 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301124 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001125
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001126 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1127 b0 = 28;
1128 b1 = 27;
1129 b2 = 26;
1130 } else {
1131 b0 = 24;
1132 b1 = 25;
1133 b2 = 26;
1134 }
1135
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301136#define DSI_FLD_GET(fld, start, end)\
1137 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1138
1139 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1140 DSI_FLD_GET(PLL_STATUS, 0, 0),
1141 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1142 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1143 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1144 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1145 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1146 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1147 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1148
1149#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001150}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301152static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001153{
1154 DSSDBG("dsi_if_enable(%d)\n", enable);
1155
1156 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301157 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301159 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001160 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1161 return -EIO;
1162 }
1163
1164 return 0;
1165}
1166
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301167unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001168{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301169 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1170
1171 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001172}
1173
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301174static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001175{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301176 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1177
1178 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001179}
1180
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301181static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001182{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1184
1185 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001186}
1187
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301188static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001189{
1190 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001191 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001192
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001193 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301194 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001195 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001196 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301197 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301198 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 }
1200
1201 return r;
1202}
1203
Tomi Valkeinen57612172012-11-27 17:32:36 +02001204static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301206 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207 unsigned long dsi_fclk;
1208 unsigned lp_clk_div;
1209 unsigned long lp_clk;
1210
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001211 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301213 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001214 return -EINVAL;
1215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
1218 lp_clk = dsi_fclk / 2 / lp_clk_div;
1219
1220 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301221 dsi->current_cinfo.lp_clk = lp_clk;
1222 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001223
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 /* LP_CLK_DIVISOR */
1225 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301227 /* LP_RX_SYNCHRO_ENABLE */
1228 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001229
1230 return 0;
1231}
1232
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301233static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001234{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301235 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1236
1237 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301238 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001239}
1240
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301241static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001242{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1244
1245 WARN_ON(dsi->scp_clk_refcount == 0);
1246 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301247 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001248}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001249
1250enum dsi_pll_power_state {
1251 DSI_PLL_POWER_OFF = 0x0,
1252 DSI_PLL_POWER_ON_HSCLK = 0x1,
1253 DSI_PLL_POWER_ON_ALL = 0x2,
1254 DSI_PLL_POWER_ON_DIV = 0x3,
1255};
1256
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301257static int dsi_pll_power(struct platform_device *dsidev,
1258 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001259{
1260 int t = 0;
1261
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001262 /* DSI-PLL power command 0x3 is not working */
1263 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1264 state == DSI_PLL_POWER_ON_DIV)
1265 state = DSI_PLL_POWER_ON_ALL;
1266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301267 /* PLL_PWR_CMD */
1268 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001269
1270 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301271 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001272 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001273 DSSERR("Failed to set DSI PLL power mode to %d\n",
1274 state);
1275 return -ENODEV;
1276 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001277 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278 }
1279
1280 return 0;
1281}
1282
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001283unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1284{
1285 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1286 return clk_get_rate(dsi->sys_clk);
1287}
1288
1289bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1290 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1291{
1292 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1293 int regm, regm_start, regm_stop;
1294 unsigned long out_max;
1295 unsigned long out;
1296
1297 out_min = out_min ? out_min : 1;
1298 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1299
1300 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1301 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1302
1303 for (regm = regm_start; regm <= regm_stop; ++regm) {
1304 out = pll / regm;
1305
1306 if (func(regm, out, data))
1307 return true;
1308 }
1309
1310 return false;
1311}
1312
1313bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1314 unsigned long pll_min, unsigned long pll_max,
1315 dsi_pll_calc_func func, void *data)
1316{
1317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1318 int regn, regn_start, regn_stop;
1319 int regm, regm_start, regm_stop;
1320 unsigned long fint, pll;
1321 const unsigned long pll_hw_max = 1800000000;
1322 unsigned long fint_hw_min, fint_hw_max;
1323
1324 fint_hw_min = dsi->fint_min;
1325 fint_hw_max = dsi->fint_max;
1326
1327 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1328 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1329
1330 pll_max = pll_max ? pll_max : ULONG_MAX;
1331
1332 for (regn = regn_start; regn <= regn_stop; ++regn) {
1333 fint = clkin / regn;
1334
1335 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1336 1ul);
1337 regm_stop = min3(pll_max / fint / 2,
1338 pll_hw_max / fint / 2,
1339 dsi->regm_max);
1340
1341 for (regm = regm_start; regm <= regm_stop; ++regm) {
1342 pll = 2 * regm * fint;
1343
1344 if (func(regn, regm, fint, pll, data))
1345 return true;
1346 }
1347 }
1348
1349 return false;
1350}
1351
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001352/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001353static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001354 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001355{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301356 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1357
1358 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001359 return -EINVAL;
1360
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301361 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001362 return -EINVAL;
1363
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301364 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001365 return -EINVAL;
1366
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301367 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368 return -EINVAL;
1369
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001370 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1371 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001372
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301373 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001374 return -EINVAL;
1375
1376 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1377
1378 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1379 return -EINVAL;
1380
Archit Taneja1bb47832011-02-24 14:17:30 +05301381 if (cinfo->regm_dispc > 0)
1382 cinfo->dsi_pll_hsdiv_dispc_clk =
1383 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301385 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001386
Archit Taneja1bb47832011-02-24 14:17:30 +05301387 if (cinfo->regm_dsi > 0)
1388 cinfo->dsi_pll_hsdiv_dsi_clk =
1389 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001390 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301391 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392
1393 return 0;
1394}
1395
Archit Taneja6d523e72012-06-21 09:33:55 +05301396int dsi_pll_calc_clock_div_pck(struct platform_device *dsidev,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301397 unsigned long req_pck, struct dsi_clock_info *dsi_cinfo,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001398 struct dispc_clock_info *dispc_cinfo)
1399{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301400 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001401 struct dsi_clock_info cur, best;
1402 struct dispc_clock_info best_dispc;
1403 int min_fck_per_pck;
1404 int match = 0;
Archit Taneja1bb47832011-02-24 14:17:30 +05301405 unsigned long dss_sys_clk, max_dss_fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001406
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001407 dss_sys_clk = clk_get_rate(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001408
Taneja, Archit31ef8232011-03-14 23:28:22 -05001409 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
Archit Taneja819d8072011-03-01 11:54:00 +05301410
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301411 if (req_pck == dsi->cache_req_pck &&
1412 dsi->cache_cinfo.clkin == dss_sys_clk) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001413 DSSDBG("DSI clock info found from cache\n");
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301414 *dsi_cinfo = dsi->cache_cinfo;
Archit Taneja6d523e72012-06-21 09:33:55 +05301415 dispc_find_clk_divs(req_pck, dsi_cinfo->dsi_pll_hsdiv_dispc_clk,
1416 dispc_cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001417 return 0;
1418 }
1419
1420 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1421
1422 if (min_fck_per_pck &&
Archit Taneja819d8072011-03-01 11:54:00 +05301423 req_pck * min_fck_per_pck > max_dss_fck) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001424 DSSERR("Requested pixel clock not possible with the current "
1425 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1426 "the constraint off.\n");
1427 min_fck_per_pck = 0;
1428 }
1429
1430 DSSDBG("dsi_pll_calc\n");
1431
1432retry:
1433 memset(&best, 0, sizeof(best));
1434 memset(&best_dispc, 0, sizeof(best_dispc));
1435
1436 memset(&cur, 0, sizeof(cur));
Archit Taneja1bb47832011-02-24 14:17:30 +05301437 cur.clkin = dss_sys_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001438
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001439 /* 0.75MHz < Fint = clkin / regn < 2.1MHz */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001440 /* To reduce PLL lock time, keep Fint high (around 2 MHz) */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301441 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001442 cur.fint = cur.clkin / cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001443
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301444 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001445 continue;
1446
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001447 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301448 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001449 unsigned long a, b;
1450
1451 a = 2 * cur.regm * (cur.clkin/1000);
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001452 b = cur.regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001453 cur.clkin4ddr = a / b * 1000;
1454
1455 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1456 break;
1457
Archit Taneja1bb47832011-02-24 14:17:30 +05301458 /* dsi_pll_hsdiv_dispc_clk(MHz) =
1459 * DSIPHY(MHz) / regm_dispc < 173MHz/186Mhz */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301460 for (cur.regm_dispc = 1; cur.regm_dispc <
1461 dsi->regm_dispc_max; ++cur.regm_dispc) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001462 struct dispc_clock_info cur_dispc;
Archit Taneja1bb47832011-02-24 14:17:30 +05301463 cur.dsi_pll_hsdiv_dispc_clk =
1464 cur.clkin4ddr / cur.regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001465
Tomi Valkeinenb7f1fe52012-10-12 15:21:44 +03001466 if (cur.regm_dispc > 1 &&
1467 cur.regm_dispc % 2 != 0 &&
1468 req_pck >= 1000000)
1469 continue;
1470
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471 /* this will narrow down the search a bit,
1472 * but still give pixclocks below what was
1473 * requested */
Archit Taneja1bb47832011-02-24 14:17:30 +05301474 if (cur.dsi_pll_hsdiv_dispc_clk < req_pck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001475 break;
1476
Archit Taneja1bb47832011-02-24 14:17:30 +05301477 if (cur.dsi_pll_hsdiv_dispc_clk > max_dss_fck)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478 continue;
1479
1480 if (min_fck_per_pck &&
Archit Taneja1bb47832011-02-24 14:17:30 +05301481 cur.dsi_pll_hsdiv_dispc_clk <
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001482 req_pck * min_fck_per_pck)
1483 continue;
1484
1485 match = 1;
1486
Archit Taneja6d523e72012-06-21 09:33:55 +05301487 dispc_find_clk_divs(req_pck,
Archit Taneja1bb47832011-02-24 14:17:30 +05301488 cur.dsi_pll_hsdiv_dispc_clk,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001489 &cur_dispc);
1490
1491 if (abs(cur_dispc.pck - req_pck) <
1492 abs(best_dispc.pck - req_pck)) {
1493 best = cur;
1494 best_dispc = cur_dispc;
1495
1496 if (cur_dispc.pck == req_pck)
1497 goto found;
1498 }
1499 }
1500 }
1501 }
1502found:
1503 if (!match) {
1504 if (min_fck_per_pck) {
1505 DSSERR("Could not find suitable clock settings.\n"
1506 "Turning FCK/PCK constraint off and"
1507 "trying again.\n");
1508 min_fck_per_pck = 0;
1509 goto retry;
1510 }
1511
1512 DSSERR("Could not find suitable clock settings.\n");
1513
1514 return -EINVAL;
1515 }
1516
Archit Taneja1bb47832011-02-24 14:17:30 +05301517 /* dsi_pll_hsdiv_dsi_clk (regm_dsi) is not used */
1518 best.regm_dsi = 0;
1519 best.dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001520
1521 if (dsi_cinfo)
1522 *dsi_cinfo = best;
1523 if (dispc_cinfo)
1524 *dispc_cinfo = best_dispc;
1525
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301526 dsi->cache_req_pck = req_pck;
1527 dsi->cache_clk_freq = 0;
1528 dsi->cache_cinfo = best;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001529
1530 return 0;
1531}
1532
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001533static int dsi_pll_calc_ddrfreq(struct platform_device *dsidev,
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001534 unsigned long req_clkin4ddr, struct dsi_clock_info *cinfo)
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001535{
1536 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1537 struct dsi_clock_info cur, best;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001538
1539 DSSDBG("dsi_pll_calc_ddrfreq\n");
1540
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001541 memset(&best, 0, sizeof(best));
1542 memset(&cur, 0, sizeof(cur));
1543
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001544 cur.clkin = clk_get_rate(dsi->sys_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001545
1546 for (cur.regn = 1; cur.regn < dsi->regn_max; ++cur.regn) {
1547 cur.fint = cur.clkin / cur.regn;
1548
1549 if (cur.fint > dsi->fint_max || cur.fint < dsi->fint_min)
1550 continue;
1551
1552 /* DSIPHY(MHz) = (2 * regm / regn) * clkin */
1553 for (cur.regm = 1; cur.regm < dsi->regm_max; ++cur.regm) {
1554 unsigned long a, b;
1555
1556 a = 2 * cur.regm * (cur.clkin/1000);
1557 b = cur.regn;
1558 cur.clkin4ddr = a / b * 1000;
1559
1560 if (cur.clkin4ddr > 1800 * 1000 * 1000)
1561 break;
1562
1563 if (abs(cur.clkin4ddr - req_clkin4ddr) <
1564 abs(best.clkin4ddr - req_clkin4ddr)) {
1565 best = cur;
1566 DSSDBG("best %ld\n", best.clkin4ddr);
1567 }
1568
1569 if (cur.clkin4ddr == req_clkin4ddr)
1570 goto found;
1571 }
1572 }
1573found:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03001574 if (cinfo)
1575 *cinfo = best;
1576
1577 return 0;
1578}
1579
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001580static void dsi_pll_calc_dsi_fck(struct platform_device *dsidev,
1581 struct dsi_clock_info *cinfo)
1582{
1583 unsigned long max_dsi_fck;
1584
1585 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1586
1587 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1588 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1589}
1590
1591static int dsi_pll_calc_dispc_fck(struct platform_device *dsidev,
1592 unsigned long req_pck, struct dsi_clock_info *cinfo,
1593 struct dispc_clock_info *dispc_cinfo)
1594{
1595 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1596 unsigned regm_dispc, best_regm_dispc;
1597 unsigned long dispc_clk, best_dispc_clk;
1598 int min_fck_per_pck;
1599 unsigned long max_dss_fck;
1600 struct dispc_clock_info best_dispc;
1601 bool match;
1602
1603 max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1604
1605 min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
1606
1607 if (min_fck_per_pck &&
1608 req_pck * min_fck_per_pck > max_dss_fck) {
1609 DSSERR("Requested pixel clock not possible with the current "
1610 "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
1611 "the constraint off.\n");
1612 min_fck_per_pck = 0;
1613 }
1614
1615retry:
1616 best_regm_dispc = 0;
1617 best_dispc_clk = 0;
1618 memset(&best_dispc, 0, sizeof(best_dispc));
1619 match = false;
1620
1621 for (regm_dispc = 1; regm_dispc < dsi->regm_dispc_max; ++regm_dispc) {
1622 struct dispc_clock_info cur_dispc;
1623
1624 dispc_clk = cinfo->clkin4ddr / regm_dispc;
1625
1626 /* this will narrow down the search a bit,
1627 * but still give pixclocks below what was
1628 * requested */
1629 if (dispc_clk < req_pck)
1630 break;
1631
1632 if (dispc_clk > max_dss_fck)
1633 continue;
1634
1635 if (min_fck_per_pck && dispc_clk < req_pck * min_fck_per_pck)
1636 continue;
1637
1638 match = true;
1639
1640 dispc_find_clk_divs(req_pck, dispc_clk, &cur_dispc);
1641
1642 if (abs(cur_dispc.pck - req_pck) <
1643 abs(best_dispc.pck - req_pck)) {
1644 best_regm_dispc = regm_dispc;
1645 best_dispc_clk = dispc_clk;
1646 best_dispc = cur_dispc;
1647
1648 if (cur_dispc.pck == req_pck)
1649 goto found;
1650 }
1651 }
1652
1653 if (!match) {
1654 if (min_fck_per_pck) {
1655 DSSERR("Could not find suitable clock settings.\n"
1656 "Turning FCK/PCK constraint off and"
1657 "trying again.\n");
1658 min_fck_per_pck = 0;
1659 goto retry;
1660 }
1661
1662 DSSERR("Could not find suitable clock settings.\n");
1663
1664 return -EINVAL;
1665 }
1666found:
1667 cinfo->regm_dispc = best_regm_dispc;
1668 cinfo->dsi_pll_hsdiv_dispc_clk = best_dispc_clk;
1669
1670 *dispc_cinfo = best_dispc;
1671
1672 return 0;
1673}
1674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675int dsi_pll_set_clock_div(struct platform_device *dsidev,
1676 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001679 int r = 0;
1680 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001681 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001682 u8 regn_start, regn_end, regm_start, regm_end;
1683 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001684
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301685 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001686
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001687 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301688 dsi->current_cinfo.fint = cinfo->fint;
1689 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1690 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301691 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301692 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301693 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001694
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301695 dsi->current_cinfo.regn = cinfo->regn;
1696 dsi->current_cinfo.regm = cinfo->regm;
1697 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1698 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001699
1700 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1701
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001702 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001703
1704 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001705 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706 cinfo->regm,
1707 cinfo->regn,
1708 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001709 cinfo->clkin4ddr);
1710
1711 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1712 cinfo->clkin4ddr / 1000 / 1000 / 2);
1713
1714 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1715
Archit Taneja1bb47832011-02-24 14:17:30 +05301716 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301717 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1718 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301719 cinfo->dsi_pll_hsdiv_dispc_clk);
1720 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301721 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1722 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301723 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001724
Taneja, Archit49641112011-03-14 23:28:23 -05001725 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1726 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1727 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1728 &regm_dispc_end);
1729 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1730 &regm_dsi_end);
1731
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301732 /* DSI_PLL_AUTOMODE = manual */
1733 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001736 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001737 /* DSI_PLL_REGN */
1738 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1739 /* DSI_PLL_REGM */
1740 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1741 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301742 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001743 regm_dispc_start, regm_dispc_end);
1744 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301745 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001746 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301747 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301749 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001750
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001751 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1752
Archit Taneja9613c022011-03-22 06:33:36 -05001753 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1754 f = cinfo->fint < 1000000 ? 0x3 :
1755 cinfo->fint < 1250000 ? 0x4 :
1756 cinfo->fint < 1500000 ? 0x5 :
1757 cinfo->fint < 1750000 ? 0x6 :
1758 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001759
1760 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1761 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1762 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1763
1764 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001765 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001766
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001767 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1768 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1769 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001770 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1771 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301772 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001773
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301774 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301776 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777 DSSERR("dsi pll go bit not going down.\n");
1778 r = -EIO;
1779 goto err;
1780 }
1781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301782 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001783 DSSERR("cannot lock PLL\n");
1784 r = -EIO;
1785 goto err;
1786 }
1787
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301788 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301790 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001791 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1792 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1793 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1794 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1795 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1796 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1797 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1798 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1799 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1800 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1801 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1802 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1803 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1804 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301805 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001806
1807 DSSDBG("PLL config done\n");
1808err:
1809 return r;
1810}
1811
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301812int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1813 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001814{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301815 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001816 int r = 0;
1817 enum dsi_pll_power_state pwstate;
1818
1819 DSSDBG("PLL init\n");
1820
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001821 /*
1822 * It seems that on many OMAPs we need to enable both to have a
1823 * functional HSDivider.
1824 */
1825 enable_hsclk = enable_hsdiv = true;
1826
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301827 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001828 struct regulator *vdds_dsi;
1829
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301830 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001831
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02001832 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
1833 if (IS_ERR(vdds_dsi))
1834 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
1835
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001836 if (IS_ERR(vdds_dsi)) {
1837 DSSERR("can't get VDDS_DSI regulator\n");
1838 return PTR_ERR(vdds_dsi);
1839 }
1840
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301841 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001842 }
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001843
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301844 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001845 /*
1846 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1847 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301848 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001849
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301850 if (!dsi->vdds_dsi_enabled) {
1851 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001852 if (r)
1853 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301854 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001855 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001856
1857 /* XXX PLL does not come out of reset without this... */
1858 dispc_pck_free_enable(1);
1859
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301860 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001861 DSSERR("PLL not coming out of reset.\n");
1862 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001863 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001864 goto err1;
1865 }
1866
1867 /* XXX ... but if left on, we get problems when planes do not
1868 * fill the whole display. No idea about this */
1869 dispc_pck_free_enable(0);
1870
1871 if (enable_hsclk && enable_hsdiv)
1872 pwstate = DSI_PLL_POWER_ON_ALL;
1873 else if (enable_hsclk)
1874 pwstate = DSI_PLL_POWER_ON_HSCLK;
1875 else if (enable_hsdiv)
1876 pwstate = DSI_PLL_POWER_ON_DIV;
1877 else
1878 pwstate = DSI_PLL_POWER_OFF;
1879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301880 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001881
1882 if (r)
1883 goto err1;
1884
1885 DSSDBG("PLL init done\n");
1886
1887 return 0;
1888err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301889 if (dsi->vdds_dsi_enabled) {
1890 regulator_disable(dsi->vdds_dsi_reg);
1891 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001892 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001893err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301894 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301895 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001896 return r;
1897}
1898
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301899void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001900{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301901 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1902
1903 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301904 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001905 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301906 WARN_ON(!dsi->vdds_dsi_enabled);
1907 regulator_disable(dsi->vdds_dsi_reg);
1908 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001909 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001910
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301911 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301912 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001913
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001914 DSSDBG("PLL uninit done\n");
1915}
1916
Archit Taneja5a8b5722011-05-12 17:26:29 +05301917static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1918 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001919{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301920 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1921 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301922 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001923 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301924
1925 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301926 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001927
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001928 if (dsi_runtime_get(dsidev))
1929 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001930
Archit Taneja5a8b5722011-05-12 17:26:29 +05301931 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001932
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001933 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001934
1935 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1936
1937 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1938 cinfo->clkin4ddr, cinfo->regm);
1939
Archit Taneja84309f12011-12-12 11:47:41 +05301940 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1941 dss_feat_get_clk_source_name(dsi_module == 0 ?
1942 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1943 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301944 cinfo->dsi_pll_hsdiv_dispc_clk,
1945 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301946 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001947 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001948
Archit Taneja84309f12011-12-12 11:47:41 +05301949 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1950 dss_feat_get_clk_source_name(dsi_module == 0 ?
1951 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1952 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301953 cinfo->dsi_pll_hsdiv_dsi_clk,
1954 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301955 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001956 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001957
Archit Taneja5a8b5722011-05-12 17:26:29 +05301958 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001959
Archit Taneja067a57e2011-03-02 11:57:25 +05301960 seq_printf(s, "dsi fclk source = %s (%s)\n",
1961 dss_get_generic_clk_source_name(dsi_clk_src),
1962 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001963
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301964 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001965
1966 seq_printf(s, "DDR_CLK\t\t%lu\n",
1967 cinfo->clkin4ddr / 4);
1968
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301969 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001970
1971 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1972
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001973 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001974}
1975
Archit Taneja5a8b5722011-05-12 17:26:29 +05301976void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001977{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301978 struct platform_device *dsidev;
1979 int i;
1980
1981 for (i = 0; i < MAX_NUM_DSI; i++) {
1982 dsidev = dsi_get_dsidev_from_id(i);
1983 if (dsidev)
1984 dsi_dump_dsidev_clocks(dsidev, s);
1985 }
1986}
1987
1988#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1989static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1990 struct seq_file *s)
1991{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301992 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001993 unsigned long flags;
1994 struct dsi_irq_stats stats;
1995
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301996 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001997
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301998 stats = dsi->irq_stats;
1999 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
2000 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002001
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302002 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002003
2004 seq_printf(s, "period %u ms\n",
2005 jiffies_to_msecs(jiffies - stats.last_reset));
2006
2007 seq_printf(s, "irqs %d\n", stats.irq_count);
2008#define PIS(x) \
2009 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
2010
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002011 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002012 PIS(VC0);
2013 PIS(VC1);
2014 PIS(VC2);
2015 PIS(VC3);
2016 PIS(WAKEUP);
2017 PIS(RESYNC);
2018 PIS(PLL_LOCK);
2019 PIS(PLL_UNLOCK);
2020 PIS(PLL_RECALL);
2021 PIS(COMPLEXIO_ERR);
2022 PIS(HS_TX_TIMEOUT);
2023 PIS(LP_RX_TIMEOUT);
2024 PIS(TE_TRIGGER);
2025 PIS(ACK_TRIGGER);
2026 PIS(SYNC_LOST);
2027 PIS(LDO_POWER_GOOD);
2028 PIS(TA_TIMEOUT);
2029#undef PIS
2030
2031#define PIS(x) \
2032 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
2033 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
2034 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
2035 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
2036 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
2037
2038 seq_printf(s, "-- VC interrupts --\n");
2039 PIS(CS);
2040 PIS(ECC_CORR);
2041 PIS(PACKET_SENT);
2042 PIS(FIFO_TX_OVF);
2043 PIS(FIFO_RX_OVF);
2044 PIS(BTA);
2045 PIS(ECC_NO_CORR);
2046 PIS(FIFO_TX_UDF);
2047 PIS(PP_BUSY_CHANGE);
2048#undef PIS
2049
2050#define PIS(x) \
2051 seq_printf(s, "%-20s %10d\n", #x, \
2052 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
2053
2054 seq_printf(s, "-- CIO interrupts --\n");
2055 PIS(ERRSYNCESC1);
2056 PIS(ERRSYNCESC2);
2057 PIS(ERRSYNCESC3);
2058 PIS(ERRESC1);
2059 PIS(ERRESC2);
2060 PIS(ERRESC3);
2061 PIS(ERRCONTROL1);
2062 PIS(ERRCONTROL2);
2063 PIS(ERRCONTROL3);
2064 PIS(STATEULPS1);
2065 PIS(STATEULPS2);
2066 PIS(STATEULPS3);
2067 PIS(ERRCONTENTIONLP0_1);
2068 PIS(ERRCONTENTIONLP1_1);
2069 PIS(ERRCONTENTIONLP0_2);
2070 PIS(ERRCONTENTIONLP1_2);
2071 PIS(ERRCONTENTIONLP0_3);
2072 PIS(ERRCONTENTIONLP1_3);
2073 PIS(ULPSACTIVENOT_ALL0);
2074 PIS(ULPSACTIVENOT_ALL1);
2075#undef PIS
2076}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02002077
Archit Taneja5a8b5722011-05-12 17:26:29 +05302078static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002079{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302080 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2081
Archit Taneja5a8b5722011-05-12 17:26:29 +05302082 dsi_dump_dsidev_irqs(dsidev, s);
2083}
2084
2085static void dsi2_dump_irqs(struct seq_file *s)
2086{
2087 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2088
2089 dsi_dump_dsidev_irqs(dsidev, s);
2090}
Archit Taneja5a8b5722011-05-12 17:26:29 +05302091#endif
2092
2093static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
2094 struct seq_file *s)
2095{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302096#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002097
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002098 if (dsi_runtime_get(dsidev))
2099 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302100 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002101
2102 DUMPREG(DSI_REVISION);
2103 DUMPREG(DSI_SYSCONFIG);
2104 DUMPREG(DSI_SYSSTATUS);
2105 DUMPREG(DSI_IRQSTATUS);
2106 DUMPREG(DSI_IRQENABLE);
2107 DUMPREG(DSI_CTRL);
2108 DUMPREG(DSI_COMPLEXIO_CFG1);
2109 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
2110 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
2111 DUMPREG(DSI_CLK_CTRL);
2112 DUMPREG(DSI_TIMING1);
2113 DUMPREG(DSI_TIMING2);
2114 DUMPREG(DSI_VM_TIMING1);
2115 DUMPREG(DSI_VM_TIMING2);
2116 DUMPREG(DSI_VM_TIMING3);
2117 DUMPREG(DSI_CLK_TIMING);
2118 DUMPREG(DSI_TX_FIFO_VC_SIZE);
2119 DUMPREG(DSI_RX_FIFO_VC_SIZE);
2120 DUMPREG(DSI_COMPLEXIO_CFG2);
2121 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
2122 DUMPREG(DSI_VM_TIMING4);
2123 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
2124 DUMPREG(DSI_VM_TIMING5);
2125 DUMPREG(DSI_VM_TIMING6);
2126 DUMPREG(DSI_VM_TIMING7);
2127 DUMPREG(DSI_STOPCLK_TIMING);
2128
2129 DUMPREG(DSI_VC_CTRL(0));
2130 DUMPREG(DSI_VC_TE(0));
2131 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
2132 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
2133 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
2134 DUMPREG(DSI_VC_IRQSTATUS(0));
2135 DUMPREG(DSI_VC_IRQENABLE(0));
2136
2137 DUMPREG(DSI_VC_CTRL(1));
2138 DUMPREG(DSI_VC_TE(1));
2139 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
2140 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
2141 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
2142 DUMPREG(DSI_VC_IRQSTATUS(1));
2143 DUMPREG(DSI_VC_IRQENABLE(1));
2144
2145 DUMPREG(DSI_VC_CTRL(2));
2146 DUMPREG(DSI_VC_TE(2));
2147 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
2148 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
2149 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2150 DUMPREG(DSI_VC_IRQSTATUS(2));
2151 DUMPREG(DSI_VC_IRQENABLE(2));
2152
2153 DUMPREG(DSI_VC_CTRL(3));
2154 DUMPREG(DSI_VC_TE(3));
2155 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2156 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2157 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2158 DUMPREG(DSI_VC_IRQSTATUS(3));
2159 DUMPREG(DSI_VC_IRQENABLE(3));
2160
2161 DUMPREG(DSI_DSIPHY_CFG0);
2162 DUMPREG(DSI_DSIPHY_CFG1);
2163 DUMPREG(DSI_DSIPHY_CFG2);
2164 DUMPREG(DSI_DSIPHY_CFG5);
2165
2166 DUMPREG(DSI_PLL_CONTROL);
2167 DUMPREG(DSI_PLL_STATUS);
2168 DUMPREG(DSI_PLL_GO);
2169 DUMPREG(DSI_PLL_CONFIGURATION1);
2170 DUMPREG(DSI_PLL_CONFIGURATION2);
2171
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302172 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002173 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002174#undef DUMPREG
2175}
2176
Archit Taneja5a8b5722011-05-12 17:26:29 +05302177static void dsi1_dump_regs(struct seq_file *s)
2178{
2179 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2180
2181 dsi_dump_dsidev_regs(dsidev, s);
2182}
2183
2184static void dsi2_dump_regs(struct seq_file *s)
2185{
2186 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2187
2188 dsi_dump_dsidev_regs(dsidev, s);
2189}
2190
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002191enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002192 DSI_COMPLEXIO_POWER_OFF = 0x0,
2193 DSI_COMPLEXIO_POWER_ON = 0x1,
2194 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2195};
2196
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302197static int dsi_cio_power(struct platform_device *dsidev,
2198 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199{
2200 int t = 0;
2201
2202 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302203 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002204
2205 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2207 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002208 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209 DSSERR("failed to set complexio power state to "
2210 "%d\n", state);
2211 return -ENODEV;
2212 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002213 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002214 }
2215
2216 return 0;
2217}
2218
Archit Taneja0c656222011-05-16 15:17:09 +05302219static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2220{
2221 int val;
2222
2223 /* line buffer on OMAP3 is 1024 x 24bits */
2224 /* XXX: for some reason using full buffer size causes
2225 * considerable TX slowdown with update sizes that fill the
2226 * whole buffer */
2227 if (!dss_has_feature(FEAT_DSI_GNQ))
2228 return 1023 * 3;
2229
2230 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2231
2232 switch (val) {
2233 case 1:
2234 return 512 * 3; /* 512x24 bits */
2235 case 2:
2236 return 682 * 3; /* 682x24 bits */
2237 case 3:
2238 return 853 * 3; /* 853x24 bits */
2239 case 4:
2240 return 1024 * 3; /* 1024x24 bits */
2241 case 5:
2242 return 1194 * 3; /* 1194x24 bits */
2243 case 6:
2244 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002245 case 7:
2246 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302247 default:
2248 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002249 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302250 }
2251}
2252
Archit Taneja9e7e9372012-08-14 12:29:22 +05302253static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002254{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002255 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2256 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2257 static const enum dsi_lane_function functions[] = {
2258 DSI_LANE_CLK,
2259 DSI_LANE_DATA1,
2260 DSI_LANE_DATA2,
2261 DSI_LANE_DATA3,
2262 DSI_LANE_DATA4,
2263 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002264 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002265 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302268
Tomi Valkeinen48368392011-10-13 11:22:39 +03002269 for (i = 0; i < dsi->num_lanes_used; ++i) {
2270 unsigned offset = offsets[i];
2271 unsigned polarity, lane_number;
2272 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302273
Tomi Valkeinen48368392011-10-13 11:22:39 +03002274 for (t = 0; t < dsi->num_lanes_supported; ++t)
2275 if (dsi->lanes[t].function == functions[i])
2276 break;
2277
2278 if (t == dsi->num_lanes_supported)
2279 return -EINVAL;
2280
2281 lane_number = t;
2282 polarity = dsi->lanes[t].polarity;
2283
2284 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2285 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302286 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002287
2288 /* clear the unused lanes */
2289 for (; i < dsi->num_lanes_supported; ++i) {
2290 unsigned offset = offsets[i];
2291
2292 r = FLD_MOD(r, 0, offset + 2, offset);
2293 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2294 }
2295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002297
Tomi Valkeinen48368392011-10-13 11:22:39 +03002298 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002299}
2300
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302301static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002302{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302303 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2304
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002305 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302306 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002307 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2308}
2309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302310static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002311{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302312 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2313
2314 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002315 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2316}
2317
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302318static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002319{
2320 u32 r;
2321 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2322 u32 tlpx_half, tclk_trail, tclk_zero;
2323 u32 tclk_prepare;
2324
2325 /* calculate timings */
2326
2327 /* 1 * DDR_CLK = 2 * UI */
2328
2329 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302330 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002331
2332 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302333 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002334
2335 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302336 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002337
2338 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302339 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002340
2341 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302342 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002343
2344 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302345 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002346
2347 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302348 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002349
2350 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302351 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002352
2353 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302354 ths_prepare, ddr2ns(dsidev, ths_prepare),
2355 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002356 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302357 ths_trail, ddr2ns(dsidev, ths_trail),
2358 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002359
2360 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2361 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302362 tlpx_half, ddr2ns(dsidev, tlpx_half),
2363 tclk_trail, ddr2ns(dsidev, tclk_trail),
2364 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002367
2368 /* program timings */
2369
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002371 r = FLD_MOD(r, ths_prepare, 31, 24);
2372 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2373 r = FLD_MOD(r, ths_trail, 15, 8);
2374 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002376
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002378 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002379 r = FLD_MOD(r, tclk_trail, 15, 8);
2380 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002381
2382 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2383 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2384 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2385 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2386 }
2387
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302388 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002389
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302390 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002391 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302392 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002393}
2394
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002395/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302396static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002397 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002398{
Archit Taneja75d72472011-05-16 15:17:08 +05302399 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002400 int i;
2401 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002402 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002403
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002404 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002405
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002406 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2407 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002408
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002409 if (mask_p & (1 << i))
2410 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002411
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002412 if (mask_n & (1 << i))
2413 l |= 1 << (i * 2 + (p ? 1 : 0));
2414 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002415
2416 /*
2417 * Bits in REGLPTXSCPDAT4TO0DXDY:
2418 * 17: DY0 18: DX0
2419 * 19: DY1 20: DX1
2420 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302421 * 23: DY3 24: DX3
2422 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002423 */
2424
2425 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426
2427 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302428 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002429
2430 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302431
2432 /* ENLPTXSCPDAT */
2433 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002434}
2435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302436static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002437{
2438 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302439 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002440 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302441 /* REGLPTXSCPDAT4TO0DXDY */
2442 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002443}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002444
Archit Taneja9e7e9372012-08-14 12:29:22 +05302445static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002446{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2448 int t, i;
2449 bool in_use[DSI_MAX_NR_LANES];
2450 static const u8 offsets_old[] = { 28, 27, 26 };
2451 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2452 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002453
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002454 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2455 offsets = offsets_old;
2456 else
2457 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002458
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002459 for (i = 0; i < dsi->num_lanes_supported; ++i)
2460 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002461
2462 t = 100000;
2463 while (true) {
2464 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002465 int ok;
2466
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302467 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002468
2469 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002470 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2471 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002472 ok++;
2473 }
2474
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002475 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002476 break;
2477
2478 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002479 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2480 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002481 continue;
2482
2483 DSSERR("CIO TXCLKESC%d domain not coming " \
2484 "out of reset\n", i);
2485 }
2486 return -EIO;
2487 }
2488 }
2489
2490 return 0;
2491}
2492
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002493/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302494static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002495{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002496 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2497 unsigned mask = 0;
2498 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002499
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002500 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2501 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2502 mask |= 1 << i;
2503 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002504
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002505 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002506}
2507
Archit Taneja9e7e9372012-08-14 12:29:22 +05302508static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002509{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302510 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002511 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002512 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002513
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302514 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002515
Archit Taneja9e7e9372012-08-14 12:29:22 +05302516 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002517 if (r)
2518 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002519
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302520 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002521
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002522 /* A dummy read using the SCP interface to any DSIPHY register is
2523 * required after DSIPHY reset to complete the reset of the DSI complex
2524 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302525 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002526
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302527 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002528 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2529 r = -EIO;
2530 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002531 }
2532
Archit Taneja9e7e9372012-08-14 12:29:22 +05302533 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002534 if (r)
2535 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002536
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002537 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302538 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002539 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2540 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2541 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2542 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302543 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002544
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302545 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002546 unsigned mask_p;
2547 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302548
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002549 DSSDBG("manual ulps exit\n");
2550
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002551 /* ULPS is exited by Mark-1 state for 1ms, followed by
2552 * stop state. DSS HW cannot do this via the normal
2553 * ULPS exit sequence, as after reset the DSS HW thinks
2554 * that we are not in ULPS mode, and refuses to send the
2555 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002556 * manually by setting positive lines high and negative lines
2557 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002558 */
2559
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002560 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302561
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002562 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2563 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2564 continue;
2565 mask_p |= 1 << i;
2566 }
Archit Taneja75d72472011-05-16 15:17:08 +05302567
Archit Taneja9e7e9372012-08-14 12:29:22 +05302568 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002569 }
2570
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302571 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002572 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002573 goto err_cio_pwr;
2574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302575 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002576 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2577 r = -ENODEV;
2578 goto err_cio_pwr_dom;
2579 }
2580
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302581 dsi_if_enable(dsidev, true);
2582 dsi_if_enable(dsidev, false);
2583 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002584
Archit Taneja9e7e9372012-08-14 12:29:22 +05302585 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002586 if (r)
2587 goto err_tx_clk_esc_rst;
2588
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302589 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002590 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2591 ktime_t wait = ns_to_ktime(1000 * 1000);
2592 set_current_state(TASK_UNINTERRUPTIBLE);
2593 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2594
2595 /* Disable the override. The lanes should be set to Mark-11
2596 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302597 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002598 }
2599
2600 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302601 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002602
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302603 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002604
Archit Tanejadca2b152012-08-16 18:02:00 +05302605 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302606 /* DDR_CLK_ALWAYS_ON */
2607 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302608 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302609 }
2610
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302611 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002612
2613 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002614
2615 return 0;
2616
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002617err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302618 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002619err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302620 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002621err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302622 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002624err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302625 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302626 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002627 return r;
2628}
2629
Archit Taneja9e7e9372012-08-14 12:29:22 +05302630static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002631{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002632 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302633
Archit Taneja8af6ff02011-09-05 16:48:27 +05302634 /* DDR_CLK_ALWAYS_ON */
2635 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2636
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302637 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2638 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302639 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002640}
2641
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302642static void dsi_config_tx_fifo(struct platform_device *dsidev,
2643 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002644 enum fifo_size size3, enum fifo_size size4)
2645{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302646 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002647 u32 r = 0;
2648 int add = 0;
2649 int i;
2650
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302651 dsi->vc[0].fifo_size = size1;
2652 dsi->vc[1].fifo_size = size2;
2653 dsi->vc[2].fifo_size = size3;
2654 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002655
2656 for (i = 0; i < 4; i++) {
2657 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302658 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002659
2660 if (add + size > 4) {
2661 DSSERR("Illegal FIFO configuration\n");
2662 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002663 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002664 }
2665
2666 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2667 r |= v << (8 * i);
2668 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2669 add += size;
2670 }
2671
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302672 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673}
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675static void dsi_config_rx_fifo(struct platform_device *dsidev,
2676 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002677 enum fifo_size size3, enum fifo_size size4)
2678{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302679 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680 u32 r = 0;
2681 int add = 0;
2682 int i;
2683
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302684 dsi->vc[0].fifo_size = size1;
2685 dsi->vc[1].fifo_size = size2;
2686 dsi->vc[2].fifo_size = size3;
2687 dsi->vc[3].fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002688
2689 for (i = 0; i < 4; i++) {
2690 u8 v;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302691 int size = dsi->vc[i].fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002692
2693 if (add + size > 4) {
2694 DSSERR("Illegal FIFO configuration\n");
2695 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002696 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002697 }
2698
2699 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2700 r |= v << (8 * i);
2701 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2702 add += size;
2703 }
2704
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302705 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002706}
2707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709{
2710 u32 r;
2711
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302712 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002713 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302714 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002717 DSSERR("TX_STOP bit not going down\n");
2718 return -EIO;
2719 }
2720
2721 return 0;
2722}
2723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002725{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302726 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002727}
2728
2729static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2730{
Archit Taneja2e868db2011-05-12 17:26:28 +05302731 struct dsi_packet_sent_handler_data *vp_data =
2732 (struct dsi_packet_sent_handler_data *) data;
2733 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302734 const int channel = dsi->update_channel;
2735 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002736
Archit Taneja2e868db2011-05-12 17:26:28 +05302737 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2738 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002739}
2740
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302741static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002742{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302743 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302744 DECLARE_COMPLETION_ONSTACK(completion);
2745 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002746 int r = 0;
2747 u8 bit;
2748
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302749 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302751 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302752 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002753 if (r)
2754 goto err0;
2755
2756 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302757 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002758 if (wait_for_completion_timeout(&completion,
2759 msecs_to_jiffies(10)) == 0) {
2760 DSSERR("Failed to complete previous frame transfer\n");
2761 r = -EIO;
2762 goto err1;
2763 }
2764 }
2765
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302766 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302767 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002768
2769 return 0;
2770err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302771 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302772 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002773err0:
2774 return r;
2775}
2776
2777static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2778{
Archit Taneja2e868db2011-05-12 17:26:28 +05302779 struct dsi_packet_sent_handler_data *l4_data =
2780 (struct dsi_packet_sent_handler_data *) data;
2781 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302782 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002783
Archit Taneja2e868db2011-05-12 17:26:28 +05302784 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2785 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002786}
2787
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302788static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002789{
Archit Taneja2e868db2011-05-12 17:26:28 +05302790 DECLARE_COMPLETION_ONSTACK(completion);
2791 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002792 int r = 0;
2793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302795 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002796 if (r)
2797 goto err0;
2798
2799 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002801 if (wait_for_completion_timeout(&completion,
2802 msecs_to_jiffies(10)) == 0) {
2803 DSSERR("Failed to complete previous l4 transfer\n");
2804 r = -EIO;
2805 goto err1;
2806 }
2807 }
2808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302809 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302810 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002811
2812 return 0;
2813err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302814 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302815 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002816err0:
2817 return r;
2818}
2819
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302820static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002821{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302822 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2823
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302824 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002825
2826 WARN_ON(in_interrupt());
2827
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302828 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002829 return 0;
2830
Archit Tanejad6049142011-08-22 11:58:08 +05302831 switch (dsi->vc[channel].source) {
2832 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302833 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302834 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302835 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002836 default:
2837 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002838 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002839 }
2840}
2841
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302842static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2843 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002844{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002845 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2846 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847
2848 enable = enable ? 1 : 0;
2849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002851
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302852 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2853 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002854 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2855 return -EIO;
2856 }
2857
2858 return 0;
2859}
2860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302861static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002862{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864 u32 r;
2865
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302866 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302868 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002869
2870 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2871 DSSERR("VC(%d) busy when trying to configure it!\n",
2872 channel);
2873
2874 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2875 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2876 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2877 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2878 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2879 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2880 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002881 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2882 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002883
2884 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2885 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002888
2889 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890}
2891
Archit Tanejad6049142011-08-22 11:58:08 +05302892static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2893 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302895 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2896
Archit Tanejad6049142011-08-22 11:58:08 +05302897 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002898 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302900 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302902 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002903
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302904 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002906 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302907 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002908 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002909 return -EIO;
2910 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911
Archit Tanejad6049142011-08-22 11:58:08 +05302912 /* SOURCE, 0 = L4, 1 = video port */
2913 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914
Archit Taneja9613c022011-03-22 06:33:36 -05002915 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302916 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2917 bool enable = source == DSI_VC_SOURCE_VP;
2918 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2919 }
Archit Taneja9613c022011-03-22 06:33:36 -05002920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302921 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002922
Archit Tanejad6049142011-08-22 11:58:08 +05302923 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002924
2925 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926}
2927
Archit Taneja1ffefe72011-05-12 17:26:24 +05302928void omapdss_dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
2929 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002930{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302933
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2935
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302936 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002937
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_vc_enable(dsidev, channel, 0);
2939 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002940
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302941 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 dsi_vc_enable(dsidev, channel, 1);
2944 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302947
2948 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302949 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302950 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951}
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002952EXPORT_SYMBOL(omapdss_dsi_vc_enable_hs);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302954static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302958 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002959 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2960 (val >> 0) & 0xff,
2961 (val >> 8) & 0xff,
2962 (val >> 16) & 0xff,
2963 (val >> 24) & 0xff);
2964 }
2965}
2966
2967static void dsi_show_rx_ack_with_err(u16 err)
2968{
2969 DSSERR("\tACK with ERROR (%#x):\n", err);
2970 if (err & (1 << 0))
2971 DSSERR("\t\tSoT Error\n");
2972 if (err & (1 << 1))
2973 DSSERR("\t\tSoT Sync Error\n");
2974 if (err & (1 << 2))
2975 DSSERR("\t\tEoT Sync Error\n");
2976 if (err & (1 << 3))
2977 DSSERR("\t\tEscape Mode Entry Command Error\n");
2978 if (err & (1 << 4))
2979 DSSERR("\t\tLP Transmit Sync Error\n");
2980 if (err & (1 << 5))
2981 DSSERR("\t\tHS Receive Timeout Error\n");
2982 if (err & (1 << 6))
2983 DSSERR("\t\tFalse Control Error\n");
2984 if (err & (1 << 7))
2985 DSSERR("\t\t(reserved7)\n");
2986 if (err & (1 << 8))
2987 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2988 if (err & (1 << 9))
2989 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2990 if (err & (1 << 10))
2991 DSSERR("\t\tChecksum Error\n");
2992 if (err & (1 << 11))
2993 DSSERR("\t\tData type not recognized\n");
2994 if (err & (1 << 12))
2995 DSSERR("\t\tInvalid VC ID\n");
2996 if (err & (1 << 13))
2997 DSSERR("\t\tInvalid Transmission Length\n");
2998 if (err & (1 << 14))
2999 DSSERR("\t\t(reserved14)\n");
3000 if (err & (1 << 15))
3001 DSSERR("\t\tDSI Protocol Violation\n");
3002}
3003
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303004static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
3005 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006{
3007 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303008 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 u32 val;
3010 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303011 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003012 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303014 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003015 u16 err = FLD_GET(val, 23, 8);
3016 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303017 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003018 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003019 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303020 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003021 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003022 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303023 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02003024 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303026 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 } else {
3028 DSSERR("\tunknown datatype 0x%02x\n", dt);
3029 }
3030 }
3031 return 0;
3032}
3033
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303034static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003035{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303036 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3037
3038 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003039 DSSDBG("dsi_vc_send_bta %d\n", channel);
3040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303041 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303043 /* RX_FIFO_NOT_EMPTY */
3044 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303046 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003047 }
3048
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303049 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003050
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03003051 /* flush posted write */
3052 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
3053
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054 return 0;
3055}
3056
Archit Taneja1ffefe72011-05-12 17:26:24 +05303057int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303059 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003060 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003061 int r = 0;
3062 u32 err;
3063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303064 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003065 &completion, DSI_VC_IRQ_BTA);
3066 if (r)
3067 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003068
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303069 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003070 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003071 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003072 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003073
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003075 if (r)
3076 goto err2;
3077
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003078 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003079 msecs_to_jiffies(500)) == 0) {
3080 DSSERR("Failed to receive BTA\n");
3081 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003082 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003083 }
3084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303085 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 if (err) {
3087 DSSERR("Error while sending BTA: %x\n", err);
3088 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003089 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003091err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303092 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03003093 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003094err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303095 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02003096 &completion, DSI_VC_IRQ_BTA);
3097err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098 return r;
3099}
3100EXPORT_SYMBOL(dsi_vc_send_bta_sync);
3101
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303102static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
3103 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303105 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003106 u32 val;
3107 u8 data_id;
3108
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303109 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003110
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303111 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003112
3113 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
3114 FLD_VAL(ecc, 31, 24);
3115
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303116 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117}
3118
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303119static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
3120 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003121{
3122 u32 val;
3123
3124 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
3125
3126/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
3127 b1, b2, b3, b4, val); */
3128
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303129 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003130}
3131
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303132static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
3133 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134{
3135 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303136 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003137 int i;
3138 u8 *p;
3139 int r = 0;
3140 u8 b1, b2, b3, b4;
3141
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303142 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003143 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
3144
3145 /* len + header */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303146 if (dsi->vc[channel].fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003147 DSSERR("unable to send long packet: packet too long.\n");
3148 return -EINVAL;
3149 }
3150
Archit Tanejad6049142011-08-22 11:58:08 +05303151 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003152
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303153 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003155 p = data;
3156 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303157 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003158 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003159
3160 b1 = *p++;
3161 b2 = *p++;
3162 b3 = *p++;
3163 b4 = *p++;
3164
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303165 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003166 }
3167
3168 i = len % 4;
3169 if (i) {
3170 b1 = 0; b2 = 0; b3 = 0;
3171
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303172 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003173 DSSDBG("\tsending remainder bytes %d\n", i);
3174
3175 switch (i) {
3176 case 3:
3177 b1 = *p++;
3178 b2 = *p++;
3179 b3 = *p++;
3180 break;
3181 case 2:
3182 b1 = *p++;
3183 b2 = *p++;
3184 break;
3185 case 1:
3186 b1 = *p++;
3187 break;
3188 }
3189
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303190 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003191 }
3192
3193 return r;
3194}
3195
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303196static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3197 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003198{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303199 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003200 u32 r;
3201 u8 data_id;
3202
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303203 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003204
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303205 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003206 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3207 channel,
3208 data_type, data & 0xff, (data >> 8) & 0xff);
3209
Archit Tanejad6049142011-08-22 11:58:08 +05303210 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303212 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003213 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3214 return -EINVAL;
3215 }
3216
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303217 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218
3219 r = (data_id << 0) | (data << 8) | (ecc << 24);
3220
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303221 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003222
3223 return 0;
3224}
3225
Archit Taneja1ffefe72011-05-12 17:26:24 +05303226int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003227{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303228 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303229
Archit Taneja18b7d092011-09-05 17:01:08 +05303230 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3231 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232}
3233EXPORT_SYMBOL(dsi_vc_send_null);
3234
Archit Taneja9e7e9372012-08-14 12:29:22 +05303235static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303236 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003237{
3238 int r;
3239
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303240 if (len == 0) {
3241 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303242 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303243 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3244 } else if (len == 1) {
3245 r = dsi_vc_send_short(dsidev, channel,
3246 type == DSS_DSI_CONTENT_GENERIC ?
3247 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303248 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003249 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303250 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303251 type == DSS_DSI_CONTENT_GENERIC ?
3252 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303253 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254 data[0] | (data[1] << 8), 0);
3255 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303256 r = dsi_vc_send_long(dsidev, channel,
3257 type == DSS_DSI_CONTENT_GENERIC ?
3258 MIPI_DSI_GENERIC_LONG_WRITE :
3259 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003260 }
3261
3262 return r;
3263}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303264
3265int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
3266 u8 *data, int len)
3267{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303268 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3269
3270 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303271 DSS_DSI_CONTENT_DCS);
3272}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273EXPORT_SYMBOL(dsi_vc_dcs_write_nosync);
3274
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303275int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
3276 u8 *data, int len)
3277{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303278 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3279
3280 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303281 DSS_DSI_CONTENT_GENERIC);
3282}
3283EXPORT_SYMBOL(dsi_vc_generic_write_nosync);
3284
3285static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3286 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003287{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303288 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289 int r;
3290
Archit Taneja9e7e9372012-08-14 12:29:22 +05303291 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003292 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003293 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003294
Archit Taneja1ffefe72011-05-12 17:26:24 +05303295 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003296 if (r)
3297 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303299 /* RX_FIFO_NOT_EMPTY */
3300 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003301 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303302 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003303 r = -EIO;
3304 goto err;
3305 }
3306
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003307 return 0;
3308err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303309 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003310 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003311 return r;
3312}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303313
3314int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3315 int len)
3316{
3317 return dsi_vc_write_common(dssdev, channel, data, len,
3318 DSS_DSI_CONTENT_DCS);
3319}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003320EXPORT_SYMBOL(dsi_vc_dcs_write);
3321
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303322int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
3323 int len)
3324{
3325 return dsi_vc_write_common(dssdev, channel, data, len,
3326 DSS_DSI_CONTENT_GENERIC);
3327}
3328EXPORT_SYMBOL(dsi_vc_generic_write);
3329
Archit Taneja1ffefe72011-05-12 17:26:24 +05303330int dsi_vc_dcs_write_0(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003331{
Archit Taneja1ffefe72011-05-12 17:26:24 +05303332 return dsi_vc_dcs_write(dssdev, channel, &dcs_cmd, 1);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003333}
3334EXPORT_SYMBOL(dsi_vc_dcs_write_0);
3335
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303336int dsi_vc_generic_write_0(struct omap_dss_device *dssdev, int channel)
3337{
3338 return dsi_vc_generic_write(dssdev, channel, NULL, 0);
3339}
3340EXPORT_SYMBOL(dsi_vc_generic_write_0);
3341
Archit Taneja1ffefe72011-05-12 17:26:24 +05303342int dsi_vc_dcs_write_1(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3343 u8 param)
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003344{
3345 u8 buf[2];
3346 buf[0] = dcs_cmd;
3347 buf[1] = param;
Archit Taneja1ffefe72011-05-12 17:26:24 +05303348 return dsi_vc_dcs_write(dssdev, channel, buf, 2);
Tomi Valkeinen828c48f2009-12-16 14:53:15 +02003349}
3350EXPORT_SYMBOL(dsi_vc_dcs_write_1);
3351
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303352int dsi_vc_generic_write_1(struct omap_dss_device *dssdev, int channel,
3353 u8 param)
3354{
3355 return dsi_vc_generic_write(dssdev, channel, &param, 1);
3356}
3357EXPORT_SYMBOL(dsi_vc_generic_write_1);
3358
3359int dsi_vc_generic_write_2(struct omap_dss_device *dssdev, int channel,
3360 u8 param1, u8 param2)
3361{
3362 u8 buf[2];
3363 buf[0] = param1;
3364 buf[1] = param2;
3365 return dsi_vc_generic_write(dssdev, channel, buf, 2);
3366}
3367EXPORT_SYMBOL(dsi_vc_generic_write_2);
3368
Archit Taneja9e7e9372012-08-14 12:29:22 +05303369static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303370 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003371{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303372 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303373 int r;
3374
3375 if (dsi->debug_read)
3376 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3377 channel, dcs_cmd);
3378
3379 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3380 if (r) {
3381 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3382 " failed\n", channel, dcs_cmd);
3383 return r;
3384 }
3385
3386 return 0;
3387}
3388
Archit Taneja9e7e9372012-08-14 12:29:22 +05303389static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303390 int channel, u8 *reqdata, int reqlen)
3391{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303392 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3393 u16 data;
3394 u8 data_type;
3395 int r;
3396
3397 if (dsi->debug_read)
3398 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3399 channel, reqlen);
3400
3401 if (reqlen == 0) {
3402 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3403 data = 0;
3404 } else if (reqlen == 1) {
3405 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3406 data = reqdata[0];
3407 } else if (reqlen == 2) {
3408 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3409 data = reqdata[0] | (reqdata[1] << 8);
3410 } else {
3411 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003412 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303413 }
3414
3415 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3416 if (r) {
3417 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3418 " failed\n", channel, reqlen);
3419 return r;
3420 }
3421
3422 return 0;
3423}
3424
3425static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3426 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303427{
3428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003429 u32 val;
3430 u8 dt;
3431 int r;
3432
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003433 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303434 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003435 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003436 r = -EIO;
3437 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003438 }
3439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303440 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303441 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003442 DSSDBG("\theader: %08x\n", val);
3443 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303444 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003445 u16 err = FLD_GET(val, 23, 8);
3446 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003447 r = -EIO;
3448 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003449
Archit Tanejab3b89c02011-08-30 16:07:39 +05303450 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3451 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3452 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003453 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303454 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303455 DSSDBG("\t%s short response, 1 byte: %02x\n",
3456 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3457 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003458
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003459 if (buflen < 1) {
3460 r = -EIO;
3461 goto err;
3462 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003463
3464 buf[0] = data;
3465
3466 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303467 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3468 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3469 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003470 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303471 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303472 DSSDBG("\t%s short response, 2 byte: %04x\n",
3473 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3474 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003475
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003476 if (buflen < 2) {
3477 r = -EIO;
3478 goto err;
3479 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003480
3481 buf[0] = data & 0xff;
3482 buf[1] = (data >> 8) & 0xff;
3483
3484 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303485 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3486 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3487 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003488 int w;
3489 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303490 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303491 DSSDBG("\t%s long response, len %d\n",
3492 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3493 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003495 if (len > buflen) {
3496 r = -EIO;
3497 goto err;
3498 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499
3500 /* two byte checksum ends the packet, not included in len */
3501 for (w = 0; w < len + 2;) {
3502 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303503 val = dsi_read_reg(dsidev,
3504 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303505 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003506 DSSDBG("\t\t%02x %02x %02x %02x\n",
3507 (val >> 0) & 0xff,
3508 (val >> 8) & 0xff,
3509 (val >> 16) & 0xff,
3510 (val >> 24) & 0xff);
3511
3512 for (b = 0; b < 4; ++b) {
3513 if (w < len)
3514 buf[w] = (val >> (b * 8)) & 0xff;
3515 /* we discard the 2 byte checksum */
3516 ++w;
3517 }
3518 }
3519
3520 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521 } else {
3522 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003523 r = -EIO;
3524 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003526
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003527err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303528 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3529 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003530
Archit Tanejab8509752011-08-30 15:48:23 +05303531 return r;
3532}
3533
3534int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
3535 u8 *buf, int buflen)
3536{
3537 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3538 int r;
3539
Archit Taneja9e7e9372012-08-14 12:29:22 +05303540 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303541 if (r)
3542 goto err;
3543
3544 r = dsi_vc_send_bta_sync(dssdev, channel);
3545 if (r)
3546 goto err;
3547
Archit Tanejab3b89c02011-08-30 16:07:39 +05303548 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3549 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303550 if (r < 0)
3551 goto err;
3552
3553 if (r != buflen) {
3554 r = -EIO;
3555 goto err;
3556 }
3557
3558 return 0;
3559err:
3560 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3561 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562}
3563EXPORT_SYMBOL(dsi_vc_dcs_read);
3564
Archit Tanejab3b89c02011-08-30 16:07:39 +05303565static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3566 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3567{
3568 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3569 int r;
3570
Archit Taneja9e7e9372012-08-14 12:29:22 +05303571 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303572 if (r)
3573 return r;
3574
3575 r = dsi_vc_send_bta_sync(dssdev, channel);
3576 if (r)
3577 return r;
3578
3579 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3580 DSS_DSI_CONTENT_GENERIC);
3581 if (r < 0)
3582 return r;
3583
3584 if (r != buflen) {
3585 r = -EIO;
3586 return r;
3587 }
3588
3589 return 0;
3590}
3591
3592int dsi_vc_generic_read_0(struct omap_dss_device *dssdev, int channel, u8 *buf,
3593 int buflen)
3594{
3595 int r;
3596
3597 r = dsi_vc_generic_read(dssdev, channel, NULL, 0, buf, buflen);
3598 if (r) {
3599 DSSERR("dsi_vc_generic_read_0(ch %d) failed\n", channel);
3600 return r;
3601 }
3602
3603 return 0;
3604}
3605EXPORT_SYMBOL(dsi_vc_generic_read_0);
3606
3607int dsi_vc_generic_read_1(struct omap_dss_device *dssdev, int channel, u8 param,
3608 u8 *buf, int buflen)
3609{
3610 int r;
3611
3612 r = dsi_vc_generic_read(dssdev, channel, &param, 1, buf, buflen);
3613 if (r) {
3614 DSSERR("dsi_vc_generic_read_1(ch %d) failed\n", channel);
3615 return r;
3616 }
3617
3618 return 0;
3619}
3620EXPORT_SYMBOL(dsi_vc_generic_read_1);
3621
3622int dsi_vc_generic_read_2(struct omap_dss_device *dssdev, int channel,
3623 u8 param1, u8 param2, u8 *buf, int buflen)
3624{
3625 int r;
3626 u8 reqdata[2];
3627
3628 reqdata[0] = param1;
3629 reqdata[1] = param2;
3630
3631 r = dsi_vc_generic_read(dssdev, channel, reqdata, 2, buf, buflen);
3632 if (r) {
3633 DSSERR("dsi_vc_generic_read_2(ch %d) failed\n", channel);
3634 return r;
3635 }
3636
3637 return 0;
3638}
3639EXPORT_SYMBOL(dsi_vc_generic_read_2);
3640
Archit Taneja1ffefe72011-05-12 17:26:24 +05303641int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
3642 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003643{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303644 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3645
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303646 return dsi_vc_send_short(dsidev, channel,
3647 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003648}
3649EXPORT_SYMBOL(dsi_vc_set_max_rx_packet_size);
3650
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303651static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003652{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303653 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003654 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003655 int r, i;
3656 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003657
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303658 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003659
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303660 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003661
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303662 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003663
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303664 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003665 return 0;
3666
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003667 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303668 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003669 dsi_if_enable(dsidev, 0);
3670 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3671 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003672 }
3673
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303674 dsi_sync_vc(dsidev, 0);
3675 dsi_sync_vc(dsidev, 1);
3676 dsi_sync_vc(dsidev, 2);
3677 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303679 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303681 dsi_vc_enable(dsidev, 0, false);
3682 dsi_vc_enable(dsidev, 1, false);
3683 dsi_vc_enable(dsidev, 2, false);
3684 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003685
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303686 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003687 DSSERR("HS busy when enabling ULPS\n");
3688 return -EIO;
3689 }
3690
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303691 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003692 DSSERR("LP busy when enabling ULPS\n");
3693 return -EIO;
3694 }
3695
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303696 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003697 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3698 if (r)
3699 return r;
3700
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003701 mask = 0;
3702
3703 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3704 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3705 continue;
3706 mask |= 1 << i;
3707 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003708 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3709 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003710 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003711
Tomi Valkeinena702c852011-10-12 10:10:21 +03003712 /* flush posted write and wait for SCP interface to finish the write */
3713 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003714
3715 if (wait_for_completion_timeout(&completion,
3716 msecs_to_jiffies(1000)) == 0) {
3717 DSSERR("ULPS enable timeout\n");
3718 r = -EIO;
3719 goto err;
3720 }
3721
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303722 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003723 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3724
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003725 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003726 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003727
Tomi Valkeinena702c852011-10-12 10:10:21 +03003728 /* flush posted write and wait for SCP interface to finish the write */
3729 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003730
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303731 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003732
3733 dsi_if_enable(dsidev, false);
3734
3735 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303736
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003737 return 0;
3738
3739err:
3740 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303741 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3742 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003743}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003744
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003745static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3746 unsigned ticks, bool x4, bool x16)
3747{
3748 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003749 unsigned long total_ticks;
3750 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303751
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003752 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303753
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003754 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003755 fck = dsi_fclk_rate(dsidev);
3756
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003757 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303758 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003759 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003760 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3761 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3762 dsi_write_reg(dsidev, DSI_TIMING2, r);
3763
3764 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3765
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003766 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3767 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303768 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3769 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003770}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003771
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003772static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3773 bool x8, bool x16)
3774{
3775 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003776 unsigned long total_ticks;
3777 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303778
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003779 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303780
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003781 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003782 fck = dsi_fclk_rate(dsidev);
3783
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003784 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303785 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003786 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003787 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3788 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3789 dsi_write_reg(dsidev, DSI_TIMING1, r);
3790
3791 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3792
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003793 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3794 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303795 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3796 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003797}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003798
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003799static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3800 unsigned ticks, bool x4, bool x16)
3801{
3802 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003803 unsigned long total_ticks;
3804 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303805
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003806 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303807
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003808 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003809 fck = dsi_fclk_rate(dsidev);
3810
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003811 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303812 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003813 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003814 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3815 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3816 dsi_write_reg(dsidev, DSI_TIMING1, r);
3817
3818 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3819
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003820 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3821 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303822 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3823 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003824}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003825
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003826static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3827 unsigned ticks, bool x4, bool x16)
3828{
3829 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003830 unsigned long total_ticks;
3831 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303832
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303834
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003835 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003836 fck = dsi_get_txbyteclkhs(dsidev);
3837
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003838 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303839 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003840 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003841 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3842 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3843 dsi_write_reg(dsidev, DSI_TIMING2, r);
3844
3845 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3846
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3848 total_ticks,
3849 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303850 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003851}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303852
Archit Taneja9e7e9372012-08-14 12:29:22 +05303853static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303854{
Archit Tanejadca2b152012-08-16 18:02:00 +05303855 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303856 int num_line_buffers;
3857
Archit Tanejadca2b152012-08-16 18:02:00 +05303858 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303859 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303860 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303861 /*
3862 * Don't use line buffers if width is greater than the video
3863 * port's line buffer size
3864 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003865 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303866 num_line_buffers = 0;
3867 else
3868 num_line_buffers = 2;
3869 } else {
3870 /* Use maximum number of line buffers in command mode */
3871 num_line_buffers = 2;
3872 }
3873
3874 /* LINE_BUFFER */
3875 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3876}
3877
Archit Taneja9e7e9372012-08-14 12:29:22 +05303878static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303879{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303880 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003881 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303882 u32 r;
3883
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003884 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3885 sync_end = true;
3886 else
3887 sync_end = false;
3888
Archit Taneja8af6ff02011-09-05 16:48:27 +05303889 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303890 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3891 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3892 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303893 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003894 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303895 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003896 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303897 dsi_write_reg(dsidev, DSI_CTRL, r);
3898}
3899
Archit Taneja9e7e9372012-08-14 12:29:22 +05303900static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303901{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303902 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3903 int blanking_mode = dsi->vm_timings.blanking_mode;
3904 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3905 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3906 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303907 u32 r;
3908
3909 /*
3910 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3911 * 1 = Long blanking packets are sent in corresponding blanking periods
3912 */
3913 r = dsi_read_reg(dsidev, DSI_CTRL);
3914 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3915 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3916 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3917 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3918 dsi_write_reg(dsidev, DSI_CTRL, r);
3919}
3920
Archit Taneja6f28c292012-05-15 11:32:18 +05303921/*
3922 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3923 * results in maximum transition time for data and clock lanes to enter and
3924 * exit HS mode. Hence, this is the scenario where the least amount of command
3925 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3926 * clock cycles that can be used to interleave command mode data in HS so that
3927 * all scenarios are satisfied.
3928 */
3929static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3930 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3931{
3932 int transition;
3933
3934 /*
3935 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3936 * time of data lanes only, if it isn't set, we need to consider HS
3937 * transition time of both data and clock lanes. HS transition time
3938 * of Scenario 3 is considered.
3939 */
3940 if (ddr_alwon) {
3941 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3942 } else {
3943 int trans1, trans2;
3944 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3945 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3946 enter_hs + 1;
3947 transition = max(trans1, trans2);
3948 }
3949
3950 return blank > transition ? blank - transition : 0;
3951}
3952
3953/*
3954 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3955 * results in maximum transition time for data lanes to enter and exit LP mode.
3956 * Hence, this is the scenario where the least amount of command mode data can
3957 * be interleaved. We program the minimum amount of bytes that can be
3958 * interleaved in LP so that all scenarios are satisfied.
3959 */
3960static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3961 int lp_clk_div, int tdsi_fclk)
3962{
3963 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3964 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3965 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3966 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3967 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3968
3969 /* maximum LP transition time according to Scenario 1 */
3970 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3971
3972 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3973 tlp_avail = thsbyte_clk * (blank - trans_lp);
3974
Archit Taneja2e063c32012-06-04 13:36:34 +05303975 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303976
3977 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3978 26) / 16;
3979
3980 return max(lp_inter, 0);
3981}
3982
Tomi Valkeinen57612172012-11-27 17:32:36 +02003983static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303984{
Archit Taneja6f28c292012-05-15 11:32:18 +05303985 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3986 int blanking_mode;
3987 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3988 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3989 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3990 int tclk_trail, ths_exit, exiths_clk;
3991 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303992 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303993 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303994 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003995 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303996 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3997 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3998 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3999 int bl_interleave_hs = 0, bl_interleave_lp = 0;
4000 u32 r;
4001
4002 r = dsi_read_reg(dsidev, DSI_CTRL);
4003 blanking_mode = FLD_GET(r, 20, 20);
4004 hfp_blanking_mode = FLD_GET(r, 21, 21);
4005 hbp_blanking_mode = FLD_GET(r, 22, 22);
4006 hsa_blanking_mode = FLD_GET(r, 23, 23);
4007
4008 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4009 hbp = FLD_GET(r, 11, 0);
4010 hfp = FLD_GET(r, 23, 12);
4011 hsa = FLD_GET(r, 31, 24);
4012
4013 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
4014 ddr_clk_post = FLD_GET(r, 7, 0);
4015 ddr_clk_pre = FLD_GET(r, 15, 8);
4016
4017 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
4018 exit_hs_mode_lat = FLD_GET(r, 15, 0);
4019 enter_hs_mode_lat = FLD_GET(r, 31, 16);
4020
4021 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
4022 lp_clk_div = FLD_GET(r, 12, 0);
4023 ddr_alwon = FLD_GET(r, 13, 13);
4024
4025 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
4026 ths_exit = FLD_GET(r, 7, 0);
4027
4028 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
4029 tclk_trail = FLD_GET(r, 15, 8);
4030
4031 exiths_clk = ths_exit + tclk_trail;
4032
4033 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4034 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
4035
4036 if (!hsa_blanking_mode) {
4037 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
4038 enter_hs_mode_lat, exit_hs_mode_lat,
4039 exiths_clk, ddr_clk_pre, ddr_clk_post);
4040 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
4041 enter_hs_mode_lat, exit_hs_mode_lat,
4042 lp_clk_div, dsi_fclk_hsdiv);
4043 }
4044
4045 if (!hfp_blanking_mode) {
4046 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
4047 enter_hs_mode_lat, exit_hs_mode_lat,
4048 exiths_clk, ddr_clk_pre, ddr_clk_post);
4049 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
4050 enter_hs_mode_lat, exit_hs_mode_lat,
4051 lp_clk_div, dsi_fclk_hsdiv);
4052 }
4053
4054 if (!hbp_blanking_mode) {
4055 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
4056 enter_hs_mode_lat, exit_hs_mode_lat,
4057 exiths_clk, ddr_clk_pre, ddr_clk_post);
4058
4059 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
4060 enter_hs_mode_lat, exit_hs_mode_lat,
4061 lp_clk_div, dsi_fclk_hsdiv);
4062 }
4063
4064 if (!blanking_mode) {
4065 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
4066 enter_hs_mode_lat, exit_hs_mode_lat,
4067 exiths_clk, ddr_clk_pre, ddr_clk_post);
4068
4069 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
4070 enter_hs_mode_lat, exit_hs_mode_lat,
4071 lp_clk_div, dsi_fclk_hsdiv);
4072 }
4073
4074 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4075 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
4076 bl_interleave_hs);
4077
4078 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
4079 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
4080 bl_interleave_lp);
4081
4082 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
4083 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
4084 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
4085 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
4086 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
4087
4088 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
4089 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
4090 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
4091 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
4092 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
4093
4094 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
4095 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
4096 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
4097 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
4098}
4099
Tomi Valkeinen57612172012-11-27 17:32:36 +02004100static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004101{
Archit Taneja02c39602012-08-10 15:01:33 +05304102 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004103 u32 r;
4104 int buswidth = 0;
4105
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304106 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004107 DSI_FIFO_SIZE_32,
4108 DSI_FIFO_SIZE_32,
4109 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004110
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304111 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02004112 DSI_FIFO_SIZE_32,
4113 DSI_FIFO_SIZE_32,
4114 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004115
4116 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304117 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
4118 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
4119 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
4120 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004121
Archit Taneja02c39602012-08-10 15:01:33 +05304122 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004123 case 16:
4124 buswidth = 0;
4125 break;
4126 case 18:
4127 buswidth = 1;
4128 break;
4129 case 24:
4130 buswidth = 2;
4131 break;
4132 default:
4133 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03004134 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004135 }
4136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304137 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004138 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
4139 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
4140 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
4141 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
4142 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
4143 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004144 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
4145 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05004146 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
4147 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
4148 /* DCS_CMD_CODE, 1=start, 0=continue */
4149 r = FLD_MOD(r, 0, 25, 25);
4150 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004151
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304152 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004153
Archit Taneja9e7e9372012-08-14 12:29:22 +05304154 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304155
Archit Tanejadca2b152012-08-16 18:02:00 +05304156 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05304157 dsi_config_vp_sync_events(dsidev);
4158 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004159 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304160 }
4161
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304162 dsi_vc_initial_config(dsidev, 0);
4163 dsi_vc_initial_config(dsidev, 1);
4164 dsi_vc_initial_config(dsidev, 2);
4165 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004166
4167 return 0;
4168}
4169
Archit Taneja9e7e9372012-08-14 12:29:22 +05304170static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004171{
Tomi Valkeinendb186442011-10-13 16:12:29 +03004172 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004173 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
4174 unsigned tclk_pre, tclk_post;
4175 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
4176 unsigned ths_trail, ths_exit;
4177 unsigned ddr_clk_pre, ddr_clk_post;
4178 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
4179 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03004180 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004181 u32 r;
4182
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304183 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004184 ths_prepare = FLD_GET(r, 31, 24);
4185 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
4186 ths_zero = ths_prepare_ths_zero - ths_prepare;
4187 ths_trail = FLD_GET(r, 15, 8);
4188 ths_exit = FLD_GET(r, 7, 0);
4189
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304190 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03004191 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004192 tclk_trail = FLD_GET(r, 15, 8);
4193 tclk_zero = FLD_GET(r, 7, 0);
4194
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304195 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004196 tclk_prepare = FLD_GET(r, 7, 0);
4197
4198 /* min 8*UI */
4199 tclk_pre = 20;
4200 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304201 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004202
Archit Taneja8af6ff02011-09-05 16:48:27 +05304203 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004204
4205 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
4206 4);
4207 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
4208
4209 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
4210 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
4211
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304212 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004213 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
4214 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304215 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
4217 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
4218 ddr_clk_pre,
4219 ddr_clk_post);
4220
4221 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
4222 DIV_ROUND_UP(ths_prepare, 4) +
4223 DIV_ROUND_UP(ths_zero + 3, 4);
4224
4225 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
4226
4227 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
4228 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304229 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004230
4231 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
4232 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304233
Archit Tanejadca2b152012-08-16 18:02:00 +05304234 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05304235 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304236 int hsa = dsi->vm_timings.hsa;
4237 int hfp = dsi->vm_timings.hfp;
4238 int hbp = dsi->vm_timings.hbp;
4239 int vsa = dsi->vm_timings.vsa;
4240 int vfp = dsi->vm_timings.vfp;
4241 int vbp = dsi->vm_timings.vbp;
4242 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004243 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304244 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304245 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304246 int tl, t_he, width_bytes;
4247
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004248 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304249 t_he = hsync_end ?
4250 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4251
4252 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4253
4254 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4255 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4256 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4257
4258 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4259 hfp, hsync_end ? hsa : 0, tl);
4260 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4261 vsa, timings->y_res);
4262
4263 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4264 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4265 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4266 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4267 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4268
4269 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4270 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4271 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4272 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4273 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4274 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4275
4276 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4277 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4278 r = FLD_MOD(r, tl, 31, 16); /* TL */
4279 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4280 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004281}
4282
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004283int omapdss_dsi_configure_pins(struct omap_dss_device *dssdev,
4284 const struct omap_dsi_pin_config *pin_cfg)
4285{
4286 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4287 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4288 int num_pins;
4289 const int *pins;
4290 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4291 int num_lanes;
4292 int i;
4293
4294 static const enum dsi_lane_function functions[] = {
4295 DSI_LANE_CLK,
4296 DSI_LANE_DATA1,
4297 DSI_LANE_DATA2,
4298 DSI_LANE_DATA3,
4299 DSI_LANE_DATA4,
4300 };
4301
4302 num_pins = pin_cfg->num_pins;
4303 pins = pin_cfg->pins;
4304
4305 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4306 || num_pins % 2 != 0)
4307 return -EINVAL;
4308
4309 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4310 lanes[i].function = DSI_LANE_UNUSED;
4311
4312 num_lanes = 0;
4313
4314 for (i = 0; i < num_pins; i += 2) {
4315 u8 lane, pol;
4316 int dx, dy;
4317
4318 dx = pins[i];
4319 dy = pins[i + 1];
4320
4321 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4322 return -EINVAL;
4323
4324 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4325 return -EINVAL;
4326
4327 if (dx & 1) {
4328 if (dy != dx - 1)
4329 return -EINVAL;
4330 pol = 1;
4331 } else {
4332 if (dy != dx + 1)
4333 return -EINVAL;
4334 pol = 0;
4335 }
4336
4337 lane = dx / 2;
4338
4339 lanes[lane].function = functions[i / 2];
4340 lanes[lane].polarity = pol;
4341 num_lanes++;
4342 }
4343
4344 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4345 dsi->num_lanes_used = num_lanes;
4346
4347 return 0;
4348}
4349EXPORT_SYMBOL(omapdss_dsi_configure_pins);
4350
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004351static int dsi_set_clocks(struct omap_dss_device *dssdev,
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004352 unsigned long ddr_clk, unsigned long lp_clk)
4353{
4354 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4355 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4356 struct dsi_clock_info cinfo;
4357 struct dispc_clock_info dispc_cinfo;
4358 unsigned lp_clk_div;
4359 unsigned long dsi_fclk;
4360 int bpp = dsi_get_pixel_size(dssdev->panel.dsi_pix_fmt);
4361 unsigned long pck;
4362 int r;
4363
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05304364 DSSDBG("Setting DSI clocks: ddr_clk %lu, lp_clk %lu", ddr_clk, lp_clk);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004365
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004366 /* Calculate PLL output clock */
4367 r = dsi_pll_calc_ddrfreq(dsidev, ddr_clk * 4, &cinfo);
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004368 if (r)
4369 goto err;
4370
Tomi Valkeinend66b1582012-09-24 15:15:06 +03004371 /* Calculate PLL's DSI clock */
4372 dsi_pll_calc_dsi_fck(dsidev, &cinfo);
4373
4374 /* Calculate PLL's DISPC clock and pck & lck divs */
4375 pck = cinfo.clkin4ddr / 16 * (dsi->num_lanes_used - 1) * 8 / bpp;
4376 DSSDBG("finding dispc dividers for pck %lu\n", pck);
4377 r = dsi_pll_calc_dispc_fck(dsidev, pck, &cinfo, &dispc_cinfo);
4378 if (r)
4379 goto err;
4380
4381 /* Calculate LP clock */
4382 dsi_fclk = cinfo.dsi_pll_hsdiv_dsi_clk;
4383 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk * 2);
4384
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004385 dsi->user_dsi_cinfo.regn = cinfo.regn;
4386 dsi->user_dsi_cinfo.regm = cinfo.regm;
4387 dsi->user_dsi_cinfo.regm_dispc = cinfo.regm_dispc;
4388 dsi->user_dsi_cinfo.regm_dsi = cinfo.regm_dsi;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004389
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004390 dsi->user_dsi_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004391
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004392 dsi->user_dispc_cinfo.lck_div = dispc_cinfo.lck_div;
4393 dsi->user_dispc_cinfo.pck_div = dispc_cinfo.pck_div;
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004394
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004395 return 0;
4396err:
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004397 return r;
4398}
Tomi Valkeinenee144e62012-08-10 16:50:51 +03004399
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004400int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304401{
4402 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004404 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304405 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004406 struct omap_dss_output *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304407 u8 data_type;
4408 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004409 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304410
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004411 if (out == NULL || out->manager == NULL) {
4412 DSSERR("failed to enable display: no output/manager\n");
4413 return -ENODEV;
4414 }
4415
4416 r = dsi_display_init_dispc(dsidev, mgr);
4417 if (r)
4418 goto err_init_dispc;
4419
Archit Tanejadca2b152012-08-16 18:02:00 +05304420 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304421 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004422 case OMAP_DSS_DSI_FMT_RGB888:
4423 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4424 break;
4425 case OMAP_DSS_DSI_FMT_RGB666:
4426 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4427 break;
4428 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4429 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4430 break;
4431 case OMAP_DSS_DSI_FMT_RGB565:
4432 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4433 break;
4434 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004435 r = -EINVAL;
4436 goto err_pix_fmt;
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004437 };
Archit Taneja8af6ff02011-09-05 16:48:27 +05304438
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004439 dsi_if_enable(dsidev, false);
4440 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304441
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004442 /* MODE, 1 = video mode */
4443 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304444
Archit Tanejae67458a2012-08-13 14:17:30 +05304445 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304446
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004447 dsi_vc_write_long_header(dsidev, channel, data_type,
4448 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304449
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004450 dsi_vc_enable(dsidev, channel, true);
4451 dsi_if_enable(dsidev, true);
4452 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304453
Archit Tanejaeea83402012-09-04 11:42:36 +05304454 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004455 if (r)
4456 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304457
4458 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004459
4460err_mgr_enable:
4461 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4462 dsi_if_enable(dsidev, false);
4463 dsi_vc_enable(dsidev, channel, false);
4464 }
4465err_pix_fmt:
4466 dsi_display_uninit_dispc(dsidev, mgr);
4467err_init_dispc:
4468 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304469}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004470EXPORT_SYMBOL(dsi_enable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304471
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004472void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304473{
4474 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004476 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304477
Archit Tanejadca2b152012-08-16 18:02:00 +05304478 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004479 dsi_if_enable(dsidev, false);
4480 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304481
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004482 /* MODE, 0 = command mode */
4483 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304484
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004485 dsi_vc_enable(dsidev, channel, true);
4486 dsi_if_enable(dsidev, true);
4487 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304488
Archit Tanejaeea83402012-09-04 11:42:36 +05304489 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004490
4491 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304492}
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004493EXPORT_SYMBOL(dsi_disable_video_output);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304494
Tomi Valkeinen57612172012-11-27 17:32:36 +02004495static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304497 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004498 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004499 unsigned bytespp;
4500 unsigned bytespl;
4501 unsigned bytespf;
4502 unsigned total_len;
4503 unsigned packet_payload;
4504 unsigned packet_len;
4505 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004506 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304507 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004508 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304509 u16 w = dsi->timings.x_res;
4510 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004511
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004512 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004513
Archit Tanejad6049142011-08-22 11:58:08 +05304514 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004515
Archit Taneja02c39602012-08-10 15:01:33 +05304516 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517 bytespl = w * bytespp;
4518 bytespf = bytespl * h;
4519
4520 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4521 * number of lines in a packet. See errata about VP_CLK_RATIO */
4522
4523 if (bytespf < line_buf_size)
4524 packet_payload = bytespf;
4525 else
4526 packet_payload = (line_buf_size) / bytespl * bytespl;
4527
4528 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4529 total_len = (bytespf / packet_payload) * packet_len;
4530
4531 if (bytespf % packet_payload)
4532 total_len += (bytespf % packet_payload) + 1;
4533
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004534 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304535 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304537 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304538 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004539
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304540 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004541 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4542 else
4543 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304544 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004545
4546 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4547 * because DSS interrupts are not capable of waking up the CPU and the
4548 * framedone interrupt could be delayed for quite a long time. I think
4549 * the same goes for any DSS interrupts, but for some reason I have not
4550 * seen the problem anywhere else than here.
4551 */
4552 dispc_disable_sidle();
4553
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304554 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004555
Archit Taneja49dbf582011-05-16 15:17:07 +05304556 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4557 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004558 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004559
Archit Tanejaeea83402012-09-04 11:42:36 +05304560 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304561
Archit Tanejaeea83402012-09-04 11:42:36 +05304562 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004563
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304564 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4566 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304567 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004568
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304569 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570
4571#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304572 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573#endif
4574 }
4575}
4576
4577#ifdef DSI_CATCH_MISSING_TE
4578static void dsi_te_timeout(unsigned long arg)
4579{
4580 DSSERR("TE not received for 250ms!\n");
4581}
4582#endif
4583
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304584static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004585{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304586 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4587
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004588 /* SIDLEMODE back to smart-idle */
4589 dispc_enable_sidle();
4590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304591 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004592 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304593 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004594 }
4595
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304596 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004597
4598 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304599 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004600}
4601
4602static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4603{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304604 struct dsi_data *dsi = container_of(work, struct dsi_data,
4605 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004606 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4607 * 250ms which would conflict with this timeout work. What should be
4608 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004609 * possibly scheduled framedone work. However, cancelling the transfer
4610 * on the HW is buggy, and would probably require resetting the whole
4611 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004612
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004613 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004614
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304615 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004616}
4617
Tomi Valkeinen15502022012-10-10 13:59:07 +03004618static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004619{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304620 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304621 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4622
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004623 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4624 * turns itself off. However, DSI still has the pixels in its buffers,
4625 * and is sending the data.
4626 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004627
Tejun Heo136b5722012-08-21 13:18:24 -07004628 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304630 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004631}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004632
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004633int omap_dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004634 void (*callback)(int, void *), void *data)
4635{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304636 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304637 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004638 u16 dw, dh;
4639
4640 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304641
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304642 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004643
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004644 dsi->framedone_callback = callback;
4645 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004646
Archit Tanejae3525742012-08-09 15:23:43 +05304647 dw = dsi->timings.x_res;
4648 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004649
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004650#ifdef DEBUG
4651 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304652 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004653#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004654 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004655
4656 return 0;
4657}
4658EXPORT_SYMBOL(omap_dsi_update);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004659
4660/* Display funcs */
4661
Tomi Valkeinen57612172012-11-27 17:32:36 +02004662static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304663{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304664 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4665 struct dispc_clock_info dispc_cinfo;
4666 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004667 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304668
4669 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4670
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004671 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4672 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304673
4674 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4675 if (r) {
4676 DSSERR("Failed to calc dispc clocks\n");
4677 return r;
4678 }
4679
4680 dsi->mgr_config.clock_info = dispc_cinfo;
4681
4682 return 0;
4683}
4684
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004685static int dsi_display_init_dispc(struct platform_device *dsidev,
4686 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004687{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304688 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304689 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304690
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004691 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4692 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4693 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004694
Archit Tanejadca2b152012-08-16 18:02:00 +05304695 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Archit Tanejae67458a2012-08-13 14:17:30 +05304696 dsi->timings.hsw = 1;
4697 dsi->timings.hfp = 1;
4698 dsi->timings.hbp = 1;
4699 dsi->timings.vsw = 1;
4700 dsi->timings.vfp = 0;
4701 dsi->timings.vbp = 0;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004702
Tomi Valkeinen15502022012-10-10 13:59:07 +03004703 r = dss_mgr_register_framedone_handler(mgr,
4704 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304705 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004706 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304707 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304708 }
4709
Archit Taneja7d2572f2012-06-29 14:31:07 +05304710 dsi->mgr_config.stallmode = true;
4711 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304712 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304713 dsi->mgr_config.stallmode = false;
4714 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004715 }
4716
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304717 /*
4718 * override interlace, logic level and edge related parameters in
4719 * omap_video_timings with default values
4720 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304721 dsi->timings.interlace = false;
4722 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4723 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4724 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4725 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4726 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304727
Archit Tanejaeea83402012-09-04 11:42:36 +05304728 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304729
Tomi Valkeinen57612172012-11-27 17:32:36 +02004730 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304731 if (r)
4732 goto err1;
4733
4734 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4735 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304736 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304737 dsi->mgr_config.lcden_sig_polarity = 0;
4738
Archit Tanejaeea83402012-09-04 11:42:36 +05304739 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304740
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004741 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304742err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304743 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004744 dss_mgr_unregister_framedone_handler(mgr,
4745 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304746err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004747 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304748 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004749}
4750
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004751static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4752 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004753{
Archit Tanejadca2b152012-08-16 18:02:00 +05304754 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4755
Tomi Valkeinen15502022012-10-10 13:59:07 +03004756 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4757 dss_mgr_unregister_framedone_handler(mgr,
4758 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004759
4760 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004761}
4762
Tomi Valkeinen57612172012-11-27 17:32:36 +02004763static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004764{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004765 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004766 struct dsi_clock_info cinfo;
4767 int r;
4768
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004769 cinfo = dsi->user_dsi_cinfo;
4770
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004771 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004772 if (r) {
4773 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004774 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004775 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304777 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004778 if (r) {
4779 DSSERR("Failed to set dsi clocks\n");
4780 return r;
4781 }
4782
4783 return 0;
4784}
4785
Tomi Valkeinen57612172012-11-27 17:32:36 +02004786static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004787{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004788 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004789 int r;
4790
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304791 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004792 if (r)
4793 goto err0;
4794
Tomi Valkeinen57612172012-11-27 17:32:36 +02004795 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004796 if (r)
4797 goto err1;
4798
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004799 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4800 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4801 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004802
4803 DSSDBG("PLL OK\n");
4804
Archit Taneja9e7e9372012-08-14 12:29:22 +05304805 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004806 if (r)
4807 goto err2;
4808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304809 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004810
Archit Taneja9e7e9372012-08-14 12:29:22 +05304811 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004812 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004813
4814 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304815 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004816
Tomi Valkeinen57612172012-11-27 17:32:36 +02004817 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004818 if (r)
4819 goto err3;
4820
4821 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304822 dsi_vc_enable(dsidev, 0, 1);
4823 dsi_vc_enable(dsidev, 1, 1);
4824 dsi_vc_enable(dsidev, 2, 1);
4825 dsi_vc_enable(dsidev, 3, 1);
4826 dsi_if_enable(dsidev, 1);
4827 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004828
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004829 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004830err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304831 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004832err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004833 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004834err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304835 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004836err0:
4837 return r;
4838}
4839
Tomi Valkeinen57612172012-11-27 17:32:36 +02004840static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004841 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004842{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304843 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304844
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304845 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304846 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004847
Ville Syrjäläd7370102010-04-22 22:50:09 +02004848 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304849 dsi_if_enable(dsidev, 0);
4850 dsi_vc_enable(dsidev, 0, 0);
4851 dsi_vc_enable(dsidev, 1, 0);
4852 dsi_vc_enable(dsidev, 2, 0);
4853 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004854
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004855 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304856 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304857 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004858}
4859
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004860int omapdss_dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004861{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304862 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304863 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004864 int r = 0;
4865
4866 DSSDBG("dsi_display_enable\n");
4867
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304868 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004869
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304870 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004871
4872 r = omap_dss_start_device(dssdev);
4873 if (r) {
4874 DSSERR("failed to start device\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004875 goto err_start_dev;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004876 }
4877
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004878 r = dsi_runtime_get(dsidev);
4879 if (r)
4880 goto err_get_dsi;
4881
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304882 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004883
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004884 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004885
Tomi Valkeinen57612172012-11-27 17:32:36 +02004886 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004887 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004888 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004889
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304890 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004891
4892 return 0;
4893
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004894err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304895 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004896 dsi_runtime_put(dsidev);
4897err_get_dsi:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004898 omap_dss_stop_device(dssdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004899err_start_dev:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304900 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004901 DSSDBG("dsi_display_enable FAILED\n");
4902 return r;
4903}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004904EXPORT_SYMBOL(omapdss_dsi_display_enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004905
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03004906void omapdss_dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004907 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004908{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304909 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304911
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004912 DSSDBG("dsi_display_disable\n");
4913
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304914 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004915
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304916 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004917
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004918 dsi_sync_vc(dsidev, 0);
4919 dsi_sync_vc(dsidev, 1);
4920 dsi_sync_vc(dsidev, 2);
4921 dsi_sync_vc(dsidev, 3);
4922
Tomi Valkeinen57612172012-11-27 17:32:36 +02004923 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004924
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004925 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304926 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004927
4928 omap_dss_stop_device(dssdev);
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004929
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304930 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004931}
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004932EXPORT_SYMBOL(omapdss_dsi_display_disable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004933
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004934int omapdss_dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004935{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304936 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4937 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4938
4939 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004940 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004941}
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004942EXPORT_SYMBOL(omapdss_dsi_enable_te);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004943
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004944int omapdss_dsi_set_config(struct omap_dss_device *dssdev,
4945 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05304946{
4947 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4948 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4949
4950 mutex_lock(&dsi->lock);
4951
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004952 dsi->timings = *config->timings;
4953 dsi->vm_timings = *config->vm_timings;
4954 dsi->pix_fmt = config->pixel_format;
4955 dsi->mode = config->mode;
4956
4957 dsi_set_clocks(dssdev, config->hs_clk, config->lp_clk);
Archit Tanejae67458a2012-08-13 14:17:30 +05304958
4959 mutex_unlock(&dsi->lock);
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004960
4961 return 0;
Archit Tanejae67458a2012-08-13 14:17:30 +05304962}
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02004963EXPORT_SYMBOL(omapdss_dsi_set_config);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05304964
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02004965/*
4966 * Return a hardcoded channel for the DSI output. This should work for
4967 * current use cases, but this can be later expanded to either resolve
4968 * the channel in some more dynamic manner, or get the channel as a user
4969 * parameter.
4970 */
4971static enum omap_channel dsi_get_channel(int module_id)
4972{
4973 switch (omapdss_get_version()) {
4974 case OMAPDSS_VER_OMAP24xx:
4975 DSSWARN("DSI not supported\n");
4976 return OMAP_DSS_CHANNEL_LCD;
4977
4978 case OMAPDSS_VER_OMAP34xx_ES1:
4979 case OMAPDSS_VER_OMAP34xx_ES3:
4980 case OMAPDSS_VER_OMAP3630:
4981 case OMAPDSS_VER_AM35xx:
4982 return OMAP_DSS_CHANNEL_LCD;
4983
4984 case OMAPDSS_VER_OMAP4430_ES1:
4985 case OMAPDSS_VER_OMAP4430_ES2:
4986 case OMAPDSS_VER_OMAP4:
4987 switch (module_id) {
4988 case 0:
4989 return OMAP_DSS_CHANNEL_LCD;
4990 case 1:
4991 return OMAP_DSS_CHANNEL_LCD2;
4992 default:
4993 DSSWARN("unsupported module id\n");
4994 return OMAP_DSS_CHANNEL_LCD;
4995 }
4996
4997 case OMAPDSS_VER_OMAP5:
4998 switch (module_id) {
4999 case 0:
5000 return OMAP_DSS_CHANNEL_LCD;
5001 case 1:
5002 return OMAP_DSS_CHANNEL_LCD3;
5003 default:
5004 DSSWARN("unsupported module id\n");
5005 return OMAP_DSS_CHANNEL_LCD;
5006 }
5007
5008 default:
5009 DSSWARN("unsupported DSS version\n");
5010 return OMAP_DSS_CHANNEL_LCD;
5011 }
5012}
5013
Tomi Valkeinen9d8232a2012-03-01 16:58:39 +02005014static int __init dsi_init_display(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005015{
Archit Tanejaeea83402012-09-04 11:42:36 +05305016 struct platform_device *dsidev =
5017 dsi_get_dsidev_from_id(dssdev->phy.dsi.module);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305018 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5019
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005020 DSSDBG("DSI init\n");
5021
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305022 if (dsi->vdds_dsi_reg == NULL) {
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005023 struct regulator *vdds_dsi;
5024
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305025 vdds_dsi = regulator_get(&dsi->pdev->dev, "vdds_dsi");
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005026
Tomi Valkeinen76eed4b2012-11-05 13:41:25 +02005027 /* DT HACK: try VCXIO to make omapdss work for o4 sdp/panda */
5028 if (IS_ERR(vdds_dsi))
5029 vdds_dsi = regulator_get(&dsi->pdev->dev, "VCXIO");
5030
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005031 if (IS_ERR(vdds_dsi)) {
5032 DSSERR("can't get VDDS_DSI regulator\n");
5033 return PTR_ERR(vdds_dsi);
5034 }
5035
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305036 dsi->vdds_dsi_reg = vdds_dsi;
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005037 }
5038
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005039 return 0;
5040}
5041
Archit Taneja5ee3c142011-03-02 12:35:53 +05305042int omap_dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
5043{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305044 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5045 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305046 int i;
5047
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305048 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5049 if (!dsi->vc[i].dssdev) {
5050 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305051 *channel = i;
5052 return 0;
5053 }
5054 }
5055
5056 DSSERR("cannot get VC for display %s", dssdev->name);
5057 return -ENOSPC;
5058}
5059EXPORT_SYMBOL(omap_dsi_request_vc);
5060
5061int omap_dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
5062{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305063 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5064 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5065
Archit Taneja5ee3c142011-03-02 12:35:53 +05305066 if (vc_id < 0 || vc_id > 3) {
5067 DSSERR("VC ID out of range\n");
5068 return -EINVAL;
5069 }
5070
5071 if (channel < 0 || channel > 3) {
5072 DSSERR("Virtual Channel out of range\n");
5073 return -EINVAL;
5074 }
5075
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305076 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305077 DSSERR("Virtual Channel not allocated to display %s\n",
5078 dssdev->name);
5079 return -EINVAL;
5080 }
5081
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305082 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305083
5084 return 0;
5085}
5086EXPORT_SYMBOL(omap_dsi_set_vc_id);
5087
5088void omap_dsi_release_vc(struct omap_dss_device *dssdev, int channel)
5089{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305090 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5091 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5092
Archit Taneja5ee3c142011-03-02 12:35:53 +05305093 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305094 dsi->vc[channel].dssdev == dssdev) {
5095 dsi->vc[channel].dssdev = NULL;
5096 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305097 }
5098}
5099EXPORT_SYMBOL(omap_dsi_release_vc);
5100
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305101void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005102{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305103 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305104 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305105 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5106 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005107}
5108
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305109void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005110{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305111 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305112 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305113 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5114 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005115}
5116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305117static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005118{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305119 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5120
5121 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5122 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5123 dsi->regm_dispc_max =
5124 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5125 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5126 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5127 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5128 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005129}
5130
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005131static int dsi_get_clocks(struct platform_device *dsidev)
5132{
5133 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5134 struct clk *clk;
5135
5136 clk = clk_get(&dsidev->dev, "fck");
5137 if (IS_ERR(clk)) {
5138 DSSERR("can't get fck\n");
5139 return PTR_ERR(clk);
5140 }
5141
5142 dsi->dss_clk = clk;
5143
Tomi Valkeinenbfe4f8d2011-08-04 11:22:54 +03005144 clk = clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005145 if (IS_ERR(clk)) {
5146 DSSERR("can't get sys_clk\n");
5147 clk_put(dsi->dss_clk);
5148 dsi->dss_clk = NULL;
5149 return PTR_ERR(clk);
5150 }
5151
5152 dsi->sys_clk = clk;
5153
5154 return 0;
5155}
5156
5157static void dsi_put_clocks(struct platform_device *dsidev)
5158{
5159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5160
5161 if (dsi->dss_clk)
5162 clk_put(dsi->dss_clk);
5163 if (dsi->sys_clk)
5164 clk_put(dsi->sys_clk);
5165}
5166
Tomi Valkeinen15216532012-09-06 14:29:31 +03005167static struct omap_dss_device * __init dsi_find_dssdev(struct platform_device *pdev)
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005168{
Tomi Valkeinen15216532012-09-06 14:29:31 +03005169 struct omap_dss_board_info *pdata = pdev->dev.platform_data;
5170 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen2bbcce52012-10-29 12:40:46 +02005171 const char *def_disp_name = omapdss_get_default_display_name();
Tomi Valkeinen15216532012-09-06 14:29:31 +03005172 struct omap_dss_device *def_dssdev;
5173 int i;
5174
5175 def_dssdev = NULL;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005176
5177 for (i = 0; i < pdata->num_devices; ++i) {
5178 struct omap_dss_device *dssdev = pdata->devices[i];
5179
5180 if (dssdev->type != OMAP_DISPLAY_TYPE_DSI)
5181 continue;
5182
5183 if (dssdev->phy.dsi.module != dsi->module_id)
5184 continue;
5185
Tomi Valkeinen15216532012-09-06 14:29:31 +03005186 if (def_dssdev == NULL)
5187 def_dssdev = dssdev;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005188
Tomi Valkeinen15216532012-09-06 14:29:31 +03005189 if (def_disp_name != NULL &&
5190 strcmp(dssdev->name, def_disp_name) == 0) {
5191 def_dssdev = dssdev;
5192 break;
5193 }
5194 }
5195
5196 return def_dssdev;
5197}
5198
5199static void __init dsi_probe_pdata(struct platform_device *dsidev)
5200{
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005201 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005202 struct omap_dss_device *plat_dssdev;
Tomi Valkeinen15216532012-09-06 14:29:31 +03005203 struct omap_dss_device *dssdev;
5204 int r;
5205
Tomi Valkeinen52744842012-09-10 13:58:29 +03005206 plat_dssdev = dsi_find_dssdev(dsidev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005207
Tomi Valkeinen52744842012-09-10 13:58:29 +03005208 if (!plat_dssdev)
5209 return;
5210
5211 dssdev = dss_alloc_and_init_device(&dsidev->dev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005212 if (!dssdev)
5213 return;
5214
Tomi Valkeinen52744842012-09-10 13:58:29 +03005215 dss_copy_device_pdata(dssdev, plat_dssdev);
5216
Tomi Valkeinen15216532012-09-06 14:29:31 +03005217 r = dsi_init_display(dssdev);
5218 if (r) {
5219 DSSERR("device %s init failed: %d\n", dssdev->name, r);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005220 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005221 return;
5222 }
5223
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005224 r = omapdss_output_set_device(&dsi->output, dssdev);
5225 if (r) {
5226 DSSERR("failed to connect output to new device: %s\n",
5227 dssdev->name);
5228 dss_put_device(dssdev);
5229 return;
5230 }
5231
Tomi Valkeinen52744842012-09-10 13:58:29 +03005232 r = dss_add_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005233 if (r) {
5234 DSSERR("device %s register failed: %d\n", dssdev->name, r);
Tomi Valkeinen486c0e12012-12-07 12:50:08 +02005235 omapdss_output_unset_device(&dsi->output);
Tomi Valkeinen52744842012-09-10 13:58:29 +03005236 dss_put_device(dssdev);
Tomi Valkeinen15216532012-09-06 14:29:31 +03005237 return;
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005238 }
5239}
5240
Archit Taneja81b87f52012-09-26 16:30:49 +05305241static void __init dsi_init_output(struct platform_device *dsidev)
5242{
5243 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5244 struct omap_dss_output *out = &dsi->output;
5245
5246 out->pdev = dsidev;
5247 out->id = dsi->module_id == 0 ?
5248 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5249
5250 out->type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005251 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005252 out->dispc_channel = dsi_get_channel(dsi->module_id);
Archit Taneja81b87f52012-09-26 16:30:49 +05305253
5254 dss_register_output(out);
5255}
5256
5257static void __exit dsi_uninit_output(struct platform_device *dsidev)
5258{
5259 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5260 struct omap_dss_output *out = &dsi->output;
5261
5262 dss_unregister_output(out);
5263}
5264
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005265/* DSI1 HW IP initialisation */
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005266static int __init omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005267{
5268 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005269 int r, i;
Senthilvadivu Guruswamyea9da362011-01-24 06:22:04 +00005270 struct resource *dsi_mem;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305271 struct dsi_data *dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005272
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005273 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005274 if (!dsi)
5275 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305276
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005277 dsi->module_id = dsidev->id;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305278 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305279 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305280
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305281 spin_lock_init(&dsi->irq_lock);
5282 spin_lock_init(&dsi->errors_lock);
5283 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005284
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005285#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305286 spin_lock_init(&dsi->irq_stats_lock);
5287 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005288#endif
5289
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305290 mutex_init(&dsi->lock);
5291 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005292
Tejun Heo203b42f2012-08-21 13:18:23 -07005293 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5294 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305295
5296#ifdef DSI_CATCH_MISSING_TE
5297 init_timer(&dsi->te_timer);
5298 dsi->te_timer.function = dsi_te_timeout;
5299 dsi->te_timer.data = 0;
5300#endif
5301 dsi_mem = platform_get_resource(dsi->pdev, IORESOURCE_MEM, 0);
5302 if (!dsi_mem) {
5303 DSSERR("can't get IORESOURCE_MEM DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005304 return -EINVAL;
archit tanejaaffe3602011-02-23 08:41:03 +00005305 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005306
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005307 dsi->base = devm_ioremap(&dsidev->dev, dsi_mem->start,
5308 resource_size(dsi_mem));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305309 if (!dsi->base) {
5310 DSSERR("can't ioremap DSI\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005311 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305312 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005313
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305314 dsi->irq = platform_get_irq(dsi->pdev, 0);
5315 if (dsi->irq < 0) {
5316 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005317 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305318 }
archit tanejaaffe3602011-02-23 08:41:03 +00005319
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005320 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5321 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005322 if (r < 0) {
5323 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005324 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005325 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005326
Archit Taneja5ee3c142011-03-02 12:35:53 +05305327 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305328 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305329 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305330 dsi->vc[i].dssdev = NULL;
5331 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305332 }
5333
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305334 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005335
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005336 r = dsi_get_clocks(dsidev);
5337 if (r)
5338 return r;
5339
5340 pm_runtime_enable(&dsidev->dev);
5341
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005342 r = dsi_runtime_get(dsidev);
5343 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005344 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305346 rev = dsi_read_reg(dsidev, DSI_REVISION);
5347 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005348 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5349
Tomi Valkeinend9820852011-10-12 15:05:59 +03005350 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5351 * of data to 3 by default */
5352 if (dss_has_feature(FEAT_DSI_GNQ))
5353 /* NB_DATA_LANES */
5354 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5355 else
5356 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305357
Tomi Valkeinen99322572013-03-05 10:37:02 +02005358 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5359
Archit Taneja81b87f52012-09-26 16:30:49 +05305360 dsi_init_output(dsidev);
5361
Tomi Valkeinen38f3daf2012-05-02 14:55:12 +03005362 dsi_probe_pdata(dsidev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005363
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005364 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005365
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005366 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005367 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005368 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005369 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5370
5371#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005372 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005373 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005374 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005375 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5376#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005377 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005378
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005379err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005380 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005381 dsi_put_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005382 return r;
5383}
5384
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005385static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005386{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5388
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005389 WARN_ON(dsi->scp_clk_refcount > 0);
5390
Tomi Valkeinen52744842012-09-10 13:58:29 +03005391 dss_unregister_child_devices(&dsidev->dev);
Tomi Valkeinen35deca32012-03-01 15:45:53 +02005392
Archit Taneja81b87f52012-09-26 16:30:49 +05305393 dsi_uninit_output(dsidev);
5394
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005395 pm_runtime_disable(&dsidev->dev);
5396
5397 dsi_put_clocks(dsidev);
5398
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305399 if (dsi->vdds_dsi_reg != NULL) {
5400 if (dsi->vdds_dsi_enabled) {
5401 regulator_disable(dsi->vdds_dsi_reg);
5402 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen88257b22010-12-20 16:26:22 +02005403 }
5404
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305405 regulator_put(dsi->vdds_dsi_reg);
5406 dsi->vdds_dsi_reg = NULL;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005407 }
5408
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005409 return 0;
5410}
5411
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005412static int dsi_runtime_suspend(struct device *dev)
5413{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005414 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005415
5416 return 0;
5417}
5418
5419static int dsi_runtime_resume(struct device *dev)
5420{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005421 int r;
5422
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005423 r = dispc_runtime_get();
5424 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005425 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005426
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005427 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005428}
5429
5430static const struct dev_pm_ops dsi_pm_ops = {
5431 .runtime_suspend = dsi_runtime_suspend,
5432 .runtime_resume = dsi_runtime_resume,
5433};
5434
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005435static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005436 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005437 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005438 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005439 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005440 .pm = &dsi_pm_ops,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005441 },
5442};
5443
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005444int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005445{
Tomi Valkeinen61055d42012-03-07 12:53:38 +02005446 return platform_driver_probe(&omap_dsihw_driver, omap_dsihw_probe);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005447}
5448
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005449void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005450{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005451 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005452}