blob: ab75d27b74d58a523700b4bcf0f1101038b2ca6a [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Yu Zhangeb822892015-02-10 19:05:49 +080032#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010033#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070034#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010035#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010036#include "intel_mocs.h"
Chris Wilson6b5e90f2016-11-14 20:41:05 +000037#include <linux/dma-fence-array.h>
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Chris Wilson20e49332016-11-22 14:41:21 +000041#include <linux/stop_machine.h>
Eric Anholt673a3942008-07-30 12:06:12 -070042#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080043#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020044#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070045
Chris Wilsonfbbd37b2016-10-28 13:58:42 +010046static void i915_gem_flush_free_objects(struct drm_i915_private *i915);
Chris Wilson05394f32010-11-08 19:18:58 +000047static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010048static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010049
Chris Wilsonc76ce032013-08-08 14:41:03 +010050static bool cpu_cache_is_coherent(struct drm_device *dev,
51 enum i915_cache_level level)
52{
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +000053 return HAS_LLC(to_i915(dev)) || level != I915_CACHE_NONE;
Chris Wilsonc76ce032013-08-08 14:41:03 +010054}
55
Chris Wilson2c225692013-08-09 12:26:45 +010056static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
57{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053058 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
59 return false;
60
Chris Wilson2c225692013-08-09 12:26:45 +010061 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
62 return true;
63
64 return obj->pin_display;
65}
66
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053067static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010068insert_mappable_node(struct i915_ggtt *ggtt,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053069 struct drm_mm_node *node, u32 size)
70{
71 memset(node, 0, sizeof(*node));
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +010072 return drm_mm_insert_node_in_range_generic(&ggtt->base.mm, node,
73 size, 0, -1,
74 0, ggtt->mappable_end,
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053075 DRM_MM_SEARCH_DEFAULT,
76 DRM_MM_CREATE_DEFAULT);
77}
78
79static void
80remove_mappable_node(struct drm_mm_node *node)
81{
82 drm_mm_remove_node(node);
83}
84
Chris Wilson73aa8082010-09-30 11:46:12 +010085/* some bookkeeping */
86static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010087 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010088{
Daniel Vetterc20e8352013-07-24 22:40:23 +020089 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010090 dev_priv->mm.object_count++;
91 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020092 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010093}
94
95static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010096 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010097{
Daniel Vetterc20e8352013-07-24 22:40:23 +020098 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010099 dev_priv->mm.object_count--;
100 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +0200101 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100102}
103
Chris Wilson21dd3732011-01-26 15:55:56 +0000104static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100105i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100106{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100107 int ret;
108
Chris Wilson4c7d62c2016-10-28 13:58:32 +0100109 might_sleep();
110
Chris Wilsond98c52c2016-04-13 17:35:05 +0100111 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100112 return 0;
113
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200114 /*
115 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
116 * userspace. If it takes that long something really bad is going on and
117 * we should simply try to bail out and fail as gracefully as possible.
118 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100119 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100120 !i915_reset_in_progress(error),
Chris Wilsonb52992c2016-10-28 13:58:24 +0100121 I915_RESET_TIMEOUT);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200122 if (ret == 0) {
123 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
124 return -EIO;
125 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100127 } else {
128 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200129 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100130}
131
Chris Wilson54cf91d2010-11-25 18:00:26 +0000132int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100133{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100134 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100135 int ret;
136
Daniel Vetter33196de2012-11-14 17:14:05 +0100137 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100138 if (ret)
139 return ret;
140
141 ret = mutex_lock_interruptible(&dev->struct_mutex);
142 if (ret)
143 return ret;
144
Chris Wilson76c1dec2010-09-25 11:22:51 +0100145 return 0;
146}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100147
Eric Anholt673a3942008-07-30 12:06:12 -0700148int
Eric Anholt5a125c32008-10-22 21:40:13 -0700149i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000150 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700151{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300152 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200153 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300154 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100155 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000156 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700157
Chris Wilson6299f992010-11-24 12:23:44 +0000158 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100159 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000160 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100161 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100162 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000163 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100164 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100165 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100166 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700167
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300168 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400169 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000170
Eric Anholt5a125c32008-10-22 21:40:13 -0700171 return 0;
172}
173
Chris Wilson03ac84f2016-10-28 13:58:36 +0100174static struct sg_table *
Chris Wilson6a2c4232014-11-04 04:51:40 -0800175i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100176{
Al Viro93c76a32015-12-04 23:45:44 -0500177 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800178 char *vaddr = obj->phys_handle->vaddr;
179 struct sg_table *st;
180 struct scatterlist *sg;
181 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100182
Chris Wilson6a2c4232014-11-04 04:51:40 -0800183 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100184 return ERR_PTR(-EINVAL);
Chris Wilson00731152014-05-21 12:42:56 +0100185
Chris Wilson6a2c4232014-11-04 04:51:40 -0800186 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
187 struct page *page;
188 char *src;
189
190 page = shmem_read_mapping_page(mapping, i);
191 if (IS_ERR(page))
Chris Wilson03ac84f2016-10-28 13:58:36 +0100192 return ERR_CAST(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800193
194 src = kmap_atomic(page);
195 memcpy(vaddr, src, PAGE_SIZE);
196 drm_clflush_virt_range(vaddr, PAGE_SIZE);
197 kunmap_atomic(src);
198
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300199 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200 vaddr += PAGE_SIZE;
201 }
202
Chris Wilsonc0336662016-05-06 15:40:21 +0100203 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800204
205 st = kmalloc(sizeof(*st), GFP_KERNEL);
206 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +0100207 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800208
209 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
210 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100211 return ERR_PTR(-ENOMEM);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800212 }
213
214 sg = st->sgl;
215 sg->offset = 0;
216 sg->length = obj->base.size;
217
218 sg_dma_address(sg) = obj->phys_handle->busaddr;
219 sg_dma_len(sg) = obj->base.size;
220
Chris Wilson03ac84f2016-10-28 13:58:36 +0100221 return st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800222}
223
224static void
Chris Wilson2b3c8312016-11-11 14:58:09 +0000225__i915_gem_object_release_shmem(struct drm_i915_gem_object *obj,
226 struct sg_table *pages)
Chris Wilson6a2c4232014-11-04 04:51:40 -0800227{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100228 GEM_BUG_ON(obj->mm.madv == __I915_MADV_PURGED);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800229
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100230 if (obj->mm.madv == I915_MADV_DONTNEED)
231 obj->mm.dirty = false;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800232
Chris Wilson05c34832016-11-18 21:17:47 +0000233 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0 &&
234 !cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
Chris Wilson2b3c8312016-11-11 14:58:09 +0000235 drm_clflush_sg(pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100236
237 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
238 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
239}
240
241static void
242i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj,
243 struct sg_table *pages)
244{
Chris Wilson2b3c8312016-11-11 14:58:09 +0000245 __i915_gem_object_release_shmem(obj, pages);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100246
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100247 if (obj->mm.dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500248 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800249 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100250 int i;
251
252 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800253 struct page *page;
254 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100255
Chris Wilson6a2c4232014-11-04 04:51:40 -0800256 page = shmem_read_mapping_page(mapping, i);
257 if (IS_ERR(page))
258 continue;
259
260 dst = kmap_atomic(page);
261 drm_clflush_virt_range(vaddr, PAGE_SIZE);
262 memcpy(dst, vaddr, PAGE_SIZE);
263 kunmap_atomic(dst);
264
265 set_page_dirty(page);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100266 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100267 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300268 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100269 vaddr += PAGE_SIZE;
270 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100271 obj->mm.dirty = false;
Chris Wilson00731152014-05-21 12:42:56 +0100272 }
273
Chris Wilson03ac84f2016-10-28 13:58:36 +0100274 sg_free_table(pages);
275 kfree(pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800276}
277
278static void
279i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
280{
281 drm_pci_free(obj->base.dev, obj->phys_handle);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100282 i915_gem_object_unpin_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800283}
284
285static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
286 .get_pages = i915_gem_object_get_pages_phys,
287 .put_pages = i915_gem_object_put_pages_phys,
288 .release = i915_gem_object_release_phys,
289};
290
Chris Wilson35a96112016-08-14 18:44:40 +0100291int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100292{
293 struct i915_vma *vma;
294 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100296
Chris Wilson02bef8f2016-08-14 18:44:41 +0100297 lockdep_assert_held(&obj->base.dev->struct_mutex);
298
299 /* Closed vma are removed from the obj->vma_list - but they may
300 * still have an active binding on the object. To remove those we
301 * must wait for all rendering to complete to the object (as unbinding
302 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100303 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100304 ret = i915_gem_object_wait(obj,
305 I915_WAIT_INTERRUPTIBLE |
306 I915_WAIT_LOCKED |
307 I915_WAIT_ALL,
308 MAX_SCHEDULE_TIMEOUT,
309 NULL);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100310 if (ret)
311 return ret;
312
313 i915_gem_retire_requests(to_i915(obj->base.dev));
314
Chris Wilsonaa653a62016-08-04 07:52:27 +0100315 while ((vma = list_first_entry_or_null(&obj->vma_list,
316 struct i915_vma,
317 obj_link))) {
318 list_move_tail(&vma->obj_link, &still_in_list);
319 ret = i915_vma_unbind(vma);
320 if (ret)
321 break;
322 }
323 list_splice(&still_in_list, &obj->vma_list);
324
325 return ret;
326}
327
Chris Wilsone95433c2016-10-28 13:58:27 +0100328static long
329i915_gem_object_wait_fence(struct dma_fence *fence,
330 unsigned int flags,
331 long timeout,
332 struct intel_rps_client *rps)
333{
334 struct drm_i915_gem_request *rq;
335
336 BUILD_BUG_ON(I915_WAIT_INTERRUPTIBLE != 0x1);
337
338 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &fence->flags))
339 return timeout;
340
341 if (!dma_fence_is_i915(fence))
342 return dma_fence_wait_timeout(fence,
343 flags & I915_WAIT_INTERRUPTIBLE,
344 timeout);
345
346 rq = to_request(fence);
347 if (i915_gem_request_completed(rq))
348 goto out;
349
350 /* This client is about to stall waiting for the GPU. In many cases
351 * this is undesirable and limits the throughput of the system, as
352 * many clients cannot continue processing user input/output whilst
353 * blocked. RPS autotuning may take tens of milliseconds to respond
354 * to the GPU load and thus incurs additional latency for the client.
355 * We can circumvent that by promoting the GPU frequency to maximum
356 * before we wait. This makes the GPU throttle up much more quickly
357 * (good for benchmarks and user experience, e.g. window animations),
358 * but at a cost of spending more power processing the workload
359 * (bad for battery). Not all clients even want their results
360 * immediately and for them we should just let the GPU select its own
361 * frequency to maximise efficiency. To prevent a single client from
362 * forcing the clocks too high for the whole system, we only allow
363 * each client to waitboost once in a busy period.
364 */
365 if (rps) {
366 if (INTEL_GEN(rq->i915) >= 6)
367 gen6_rps_boost(rq->i915, rps, rq->emitted_jiffies);
368 else
369 rps = NULL;
370 }
371
372 timeout = i915_wait_request(rq, flags, timeout);
373
374out:
375 if (flags & I915_WAIT_LOCKED && i915_gem_request_completed(rq))
376 i915_gem_request_retire_upto(rq);
377
Chris Wilsoncb399ea2016-11-01 10:03:16 +0000378 if (rps && rq->global_seqno == intel_engine_last_submit(rq->engine)) {
Chris Wilsone95433c2016-10-28 13:58:27 +0100379 /* The GPU is now idle and this client has stalled.
380 * Since no other client has submitted a request in the
381 * meantime, assume that this client is the only one
382 * supplying work to the GPU but is unable to keep that
383 * work supplied because it is waiting. Since the GPU is
384 * then never kept fully busy, RPS autoclocking will
385 * keep the clocks relatively low, causing further delays.
386 * Compensate by giving the synchronous client credit for
387 * a waitboost next time.
388 */
389 spin_lock(&rq->i915->rps.client_lock);
390 list_del_init(&rps->link);
391 spin_unlock(&rq->i915->rps.client_lock);
392 }
393
394 return timeout;
395}
396
397static long
398i915_gem_object_wait_reservation(struct reservation_object *resv,
399 unsigned int flags,
400 long timeout,
401 struct intel_rps_client *rps)
402{
403 struct dma_fence *excl;
404
405 if (flags & I915_WAIT_ALL) {
406 struct dma_fence **shared;
407 unsigned int count, i;
408 int ret;
409
410 ret = reservation_object_get_fences_rcu(resv,
411 &excl, &count, &shared);
412 if (ret)
413 return ret;
414
415 for (i = 0; i < count; i++) {
416 timeout = i915_gem_object_wait_fence(shared[i],
417 flags, timeout,
418 rps);
419 if (timeout <= 0)
420 break;
421
422 dma_fence_put(shared[i]);
423 }
424
425 for (; i < count; i++)
426 dma_fence_put(shared[i]);
427 kfree(shared);
428 } else {
429 excl = reservation_object_get_excl_rcu(resv);
430 }
431
432 if (excl && timeout > 0)
433 timeout = i915_gem_object_wait_fence(excl, flags, timeout, rps);
434
435 dma_fence_put(excl);
436
437 return timeout;
438}
439
Chris Wilson6b5e90f2016-11-14 20:41:05 +0000440static void __fence_set_priority(struct dma_fence *fence, int prio)
441{
442 struct drm_i915_gem_request *rq;
443 struct intel_engine_cs *engine;
444
445 if (!dma_fence_is_i915(fence))
446 return;
447
448 rq = to_request(fence);
449 engine = rq->engine;
450 if (!engine->schedule)
451 return;
452
453 engine->schedule(rq, prio);
454}
455
456static void fence_set_priority(struct dma_fence *fence, int prio)
457{
458 /* Recurse once into a fence-array */
459 if (dma_fence_is_array(fence)) {
460 struct dma_fence_array *array = to_dma_fence_array(fence);
461 int i;
462
463 for (i = 0; i < array->num_fences; i++)
464 __fence_set_priority(array->fences[i], prio);
465 } else {
466 __fence_set_priority(fence, prio);
467 }
468}
469
470int
471i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
472 unsigned int flags,
473 int prio)
474{
475 struct dma_fence *excl;
476
477 if (flags & I915_WAIT_ALL) {
478 struct dma_fence **shared;
479 unsigned int count, i;
480 int ret;
481
482 ret = reservation_object_get_fences_rcu(obj->resv,
483 &excl, &count, &shared);
484 if (ret)
485 return ret;
486
487 for (i = 0; i < count; i++) {
488 fence_set_priority(shared[i], prio);
489 dma_fence_put(shared[i]);
490 }
491
492 kfree(shared);
493 } else {
494 excl = reservation_object_get_excl_rcu(obj->resv);
495 }
496
497 if (excl) {
498 fence_set_priority(excl, prio);
499 dma_fence_put(excl);
500 }
501 return 0;
502}
503
Chris Wilson00e60f22016-08-04 16:32:40 +0100504/**
Chris Wilsone95433c2016-10-28 13:58:27 +0100505 * Waits for rendering to the object to be completed
Chris Wilson00e60f22016-08-04 16:32:40 +0100506 * @obj: i915 gem object
Chris Wilsone95433c2016-10-28 13:58:27 +0100507 * @flags: how to wait (under a lock, for all rendering or just for writes etc)
508 * @timeout: how long to wait
509 * @rps: client (user process) to charge for any waitboosting
Chris Wilson00e60f22016-08-04 16:32:40 +0100510 */
511int
Chris Wilsone95433c2016-10-28 13:58:27 +0100512i915_gem_object_wait(struct drm_i915_gem_object *obj,
513 unsigned int flags,
514 long timeout,
515 struct intel_rps_client *rps)
Chris Wilson00e60f22016-08-04 16:32:40 +0100516{
Chris Wilsone95433c2016-10-28 13:58:27 +0100517 might_sleep();
518#if IS_ENABLED(CONFIG_LOCKDEP)
519 GEM_BUG_ON(debug_locks &&
520 !!lockdep_is_held(&obj->base.dev->struct_mutex) !=
521 !!(flags & I915_WAIT_LOCKED));
522#endif
523 GEM_BUG_ON(timeout < 0);
Chris Wilson00e60f22016-08-04 16:32:40 +0100524
Chris Wilsond07f0e52016-10-28 13:58:44 +0100525 timeout = i915_gem_object_wait_reservation(obj->resv,
526 flags, timeout,
527 rps);
Chris Wilsone95433c2016-10-28 13:58:27 +0100528 return timeout < 0 ? timeout : 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100529}
530
531static struct intel_rps_client *to_rps_client(struct drm_file *file)
532{
533 struct drm_i915_file_private *fpriv = file->driver_priv;
534
535 return &fpriv->rps;
536}
537
Chris Wilson00731152014-05-21 12:42:56 +0100538int
539i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
540 int align)
541{
542 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800543 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100544
545 if (obj->phys_handle) {
546 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
547 return -EBUSY;
548
549 return 0;
550 }
551
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100552 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100553 return -EFAULT;
554
555 if (obj->base.filp == NULL)
556 return -EINVAL;
557
Chris Wilson4717ca92016-08-04 07:52:28 +0100558 ret = i915_gem_object_unbind(obj);
559 if (ret)
560 return ret;
561
Chris Wilson548625e2016-11-01 12:11:34 +0000562 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilson03ac84f2016-10-28 13:58:36 +0100563 if (obj->mm.pages)
564 return -EBUSY;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800565
Chris Wilson00731152014-05-21 12:42:56 +0100566 /* create a new object */
567 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
568 if (!phys)
569 return -ENOMEM;
570
Chris Wilson00731152014-05-21 12:42:56 +0100571 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800572 obj->ops = &i915_gem_phys_ops;
573
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100574 return i915_gem_object_pin_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100575}
576
577static int
578i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
579 struct drm_i915_gem_pwrite *args,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100580 struct drm_file *file)
Chris Wilson00731152014-05-21 12:42:56 +0100581{
582 struct drm_device *dev = obj->base.dev;
583 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300584 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilsone95433c2016-10-28 13:58:27 +0100585 int ret;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800586
587 /* We manually control the domain here and pretend that it
588 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
589 */
Chris Wilsone95433c2016-10-28 13:58:27 +0100590 lockdep_assert_held(&obj->base.dev->struct_mutex);
591 ret = i915_gem_object_wait(obj,
592 I915_WAIT_INTERRUPTIBLE |
593 I915_WAIT_LOCKED |
594 I915_WAIT_ALL,
595 MAX_SCHEDULE_TIMEOUT,
Chris Wilson03ac84f2016-10-28 13:58:36 +0100596 to_rps_client(file));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800597 if (ret)
598 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100599
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700600 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100601 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
602 unsigned long unwritten;
603
604 /* The physical object once assigned is fixed for the lifetime
605 * of the obj, so we can safely drop the lock and continue
606 * to access vaddr.
607 */
608 mutex_unlock(&dev->struct_mutex);
609 unwritten = copy_from_user(vaddr, user_data, args->size);
610 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200611 if (unwritten) {
612 ret = -EFAULT;
613 goto out;
614 }
Chris Wilson00731152014-05-21 12:42:56 +0100615 }
616
Chris Wilson6a2c4232014-11-04 04:51:40 -0800617 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100618 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200619
620out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700621 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200622 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100623}
624
Tvrtko Ursulin187685c2016-12-01 14:16:36 +0000625void *i915_gem_object_alloc(struct drm_i915_private *dev_priv)
Chris Wilson42dcedd2012-11-15 11:32:30 +0000626{
Chris Wilsonefab6d82015-04-07 16:20:57 +0100627 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000628}
629
630void i915_gem_object_free(struct drm_i915_gem_object *obj)
631{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100632 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100633 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000634}
635
Dave Airlieff72145b2011-02-07 12:16:14 +1000636static int
637i915_gem_create(struct drm_file *file,
638 struct drm_device *dev,
639 uint64_t size,
640 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700641{
Chris Wilson05394f32010-11-08 19:18:58 +0000642 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300643 int ret;
644 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700645
Dave Airlieff72145b2011-02-07 12:16:14 +1000646 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200647 if (size == 0)
648 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700649
650 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100651 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100652 if (IS_ERR(obj))
653 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700654
Chris Wilson05394f32010-11-08 19:18:58 +0000655 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100656 /* drop reference from allocate - handle holds it now */
Chris Wilsonf0cd5182016-10-28 13:58:43 +0100657 i915_gem_object_put(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200658 if (ret)
659 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100660
Dave Airlieff72145b2011-02-07 12:16:14 +1000661 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700662 return 0;
663}
664
Dave Airlieff72145b2011-02-07 12:16:14 +1000665int
666i915_gem_dumb_create(struct drm_file *file,
667 struct drm_device *dev,
668 struct drm_mode_create_dumb *args)
669{
670 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300671 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000672 args->size = args->pitch * args->height;
673 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000674 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000675}
676
Dave Airlieff72145b2011-02-07 12:16:14 +1000677/**
678 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100679 * @dev: drm device pointer
680 * @data: ioctl data blob
681 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000682 */
683int
684i915_gem_create_ioctl(struct drm_device *dev, void *data,
685 struct drm_file *file)
686{
687 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200688
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100689 i915_gem_flush_free_objects(to_i915(dev));
690
Dave Airlieff72145b2011-02-07 12:16:14 +1000691 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000692 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000693}
694
Daniel Vetter8c599672011-12-14 13:57:31 +0100695static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100696__copy_to_user_swizzled(char __user *cpu_vaddr,
697 const char *gpu_vaddr, int gpu_offset,
698 int length)
699{
700 int ret, cpu_offset = 0;
701
702 while (length > 0) {
703 int cacheline_end = ALIGN(gpu_offset + 1, 64);
704 int this_length = min(cacheline_end - gpu_offset, length);
705 int swizzled_gpu_offset = gpu_offset ^ 64;
706
707 ret = __copy_to_user(cpu_vaddr + cpu_offset,
708 gpu_vaddr + swizzled_gpu_offset,
709 this_length);
710 if (ret)
711 return ret + length;
712
713 cpu_offset += this_length;
714 gpu_offset += this_length;
715 length -= this_length;
716 }
717
718 return 0;
719}
720
721static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700722__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
723 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100724 int length)
725{
726 int ret, cpu_offset = 0;
727
728 while (length > 0) {
729 int cacheline_end = ALIGN(gpu_offset + 1, 64);
730 int this_length = min(cacheline_end - gpu_offset, length);
731 int swizzled_gpu_offset = gpu_offset ^ 64;
732
733 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
734 cpu_vaddr + cpu_offset,
735 this_length);
736 if (ret)
737 return ret + length;
738
739 cpu_offset += this_length;
740 gpu_offset += this_length;
741 length -= this_length;
742 }
743
744 return 0;
745}
746
Brad Volkin4c914c02014-02-18 10:15:45 -0800747/*
748 * Pins the specified object's pages and synchronizes the object with
749 * GPU accesses. Sets needs_clflush to non-zero if the caller should
750 * flush the object from the CPU cache.
751 */
752int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100753 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800754{
755 int ret;
756
Chris Wilsone95433c2016-10-28 13:58:27 +0100757 lockdep_assert_held(&obj->base.dev->struct_mutex);
Brad Volkin4c914c02014-02-18 10:15:45 -0800758
Chris Wilsone95433c2016-10-28 13:58:27 +0100759 *needs_clflush = 0;
Chris Wilson43394c72016-08-18 17:16:47 +0100760 if (!i915_gem_object_has_struct_page(obj))
761 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800762
Chris Wilsone95433c2016-10-28 13:58:27 +0100763 ret = i915_gem_object_wait(obj,
764 I915_WAIT_INTERRUPTIBLE |
765 I915_WAIT_LOCKED,
766 MAX_SCHEDULE_TIMEOUT,
767 NULL);
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100768 if (ret)
769 return ret;
770
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100771 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100772 if (ret)
773 return ret;
774
Chris Wilsona314d5c2016-08-18 17:16:48 +0100775 i915_gem_object_flush_gtt_write_domain(obj);
776
Chris Wilson43394c72016-08-18 17:16:47 +0100777 /* If we're not in the cpu read domain, set ourself into the gtt
778 * read domain and manually flush cachelines (if required). This
779 * optimizes for the case when the gpu will dirty the data
780 * anyway again before the next pread happens.
781 */
782 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800783 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
784 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800785
Chris Wilson43394c72016-08-18 17:16:47 +0100786 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
787 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100788 if (ret)
789 goto err_unpin;
790
Chris Wilson43394c72016-08-18 17:16:47 +0100791 *needs_clflush = 0;
792 }
793
Chris Wilson97649512016-08-18 17:16:50 +0100794 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100795 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100796
797err_unpin:
798 i915_gem_object_unpin_pages(obj);
799 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100800}
801
802int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
803 unsigned int *needs_clflush)
804{
805 int ret;
806
Chris Wilsone95433c2016-10-28 13:58:27 +0100807 lockdep_assert_held(&obj->base.dev->struct_mutex);
808
Chris Wilson43394c72016-08-18 17:16:47 +0100809 *needs_clflush = 0;
810 if (!i915_gem_object_has_struct_page(obj))
811 return -ENODEV;
812
Chris Wilsone95433c2016-10-28 13:58:27 +0100813 ret = i915_gem_object_wait(obj,
814 I915_WAIT_INTERRUPTIBLE |
815 I915_WAIT_LOCKED |
816 I915_WAIT_ALL,
817 MAX_SCHEDULE_TIMEOUT,
818 NULL);
Chris Wilson43394c72016-08-18 17:16:47 +0100819 if (ret)
820 return ret;
821
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100822 ret = i915_gem_object_pin_pages(obj);
Chris Wilson97649512016-08-18 17:16:50 +0100823 if (ret)
824 return ret;
825
Chris Wilsona314d5c2016-08-18 17:16:48 +0100826 i915_gem_object_flush_gtt_write_domain(obj);
827
Chris Wilson43394c72016-08-18 17:16:47 +0100828 /* If we're not in the cpu write domain, set ourself into the
829 * gtt write domain and manually flush cachelines (as required).
830 * This optimizes for the case when the gpu will use the data
831 * right away and we therefore have to clflush anyway.
832 */
833 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
834 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
835
836 /* Same trick applies to invalidate partially written cachelines read
837 * before writing.
838 */
839 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
840 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
841 obj->cache_level);
842
Chris Wilson43394c72016-08-18 17:16:47 +0100843 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
844 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100845 if (ret)
846 goto err_unpin;
847
Chris Wilson43394c72016-08-18 17:16:47 +0100848 *needs_clflush = 0;
849 }
850
851 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
852 obj->cache_dirty = true;
853
854 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100855 obj->mm.dirty = true;
Chris Wilson97649512016-08-18 17:16:50 +0100856 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100857 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100858
859err_unpin:
860 i915_gem_object_unpin_pages(obj);
861 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800862}
863
Daniel Vetter23c18c72012-03-25 19:47:42 +0200864static void
865shmem_clflush_swizzled_range(char *addr, unsigned long length,
866 bool swizzled)
867{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200868 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200869 unsigned long start = (unsigned long) addr;
870 unsigned long end = (unsigned long) addr + length;
871
872 /* For swizzling simply ensure that we always flush both
873 * channels. Lame, but simple and it works. Swizzled
874 * pwrite/pread is far from a hotpath - current userspace
875 * doesn't use it at all. */
876 start = round_down(start, 128);
877 end = round_up(end, 128);
878
879 drm_clflush_virt_range((void *)start, end - start);
880 } else {
881 drm_clflush_virt_range(addr, length);
882 }
883
884}
885
Daniel Vetterd174bd62012-03-25 19:47:40 +0200886/* Only difference to the fast-path function is that this can handle bit17
887 * and uses non-atomic copy and kmap functions. */
888static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100889shmem_pread_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +0200890 char __user *user_data,
891 bool page_do_bit17_swizzling, bool needs_clflush)
892{
893 char *vaddr;
894 int ret;
895
896 vaddr = kmap(page);
897 if (needs_clflush)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100898 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +0200899 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200900
901 if (page_do_bit17_swizzling)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100902 ret = __copy_to_user_swizzled(user_data, vaddr, offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200903 else
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100904 ret = __copy_to_user(user_data, vaddr + offset, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200905 kunmap(page);
906
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100907 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200908}
909
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100910static int
911shmem_pread(struct page *page, int offset, int length, char __user *user_data,
912 bool page_do_bit17_swizzling, bool needs_clflush)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530913{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100914 int ret;
915
916 ret = -ENODEV;
917 if (!page_do_bit17_swizzling) {
918 char *vaddr = kmap_atomic(page);
919
920 if (needs_clflush)
921 drm_clflush_virt_range(vaddr + offset, length);
922 ret = __copy_to_user_inatomic(user_data, vaddr + offset, length);
923 kunmap_atomic(vaddr);
924 }
925 if (ret == 0)
926 return 0;
927
928 return shmem_pread_slow(page, offset, length, user_data,
929 page_do_bit17_swizzling, needs_clflush);
930}
931
932static int
933i915_gem_shmem_pread(struct drm_i915_gem_object *obj,
934 struct drm_i915_gem_pread *args)
935{
936 char __user *user_data;
937 u64 remain;
938 unsigned int obj_do_bit17_swizzling;
939 unsigned int needs_clflush;
940 unsigned int idx, offset;
941 int ret;
942
943 obj_do_bit17_swizzling = 0;
944 if (i915_gem_object_needs_bit17_swizzle(obj))
945 obj_do_bit17_swizzling = BIT(17);
946
947 ret = mutex_lock_interruptible(&obj->base.dev->struct_mutex);
948 if (ret)
949 return ret;
950
951 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
952 mutex_unlock(&obj->base.dev->struct_mutex);
953 if (ret)
954 return ret;
955
956 remain = args->size;
957 user_data = u64_to_user_ptr(args->data_ptr);
958 offset = offset_in_page(args->offset);
959 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
960 struct page *page = i915_gem_object_get_page(obj, idx);
961 int length;
962
963 length = remain;
964 if (offset + length > PAGE_SIZE)
965 length = PAGE_SIZE - offset;
966
967 ret = shmem_pread(page, offset, length, user_data,
968 page_to_phys(page) & obj_do_bit17_swizzling,
969 needs_clflush);
970 if (ret)
971 break;
972
973 remain -= length;
974 user_data += length;
975 offset = 0;
976 }
977
978 i915_gem_obj_finish_shmem_access(obj);
979 return ret;
980}
981
982static inline bool
983gtt_user_read(struct io_mapping *mapping,
984 loff_t base, int offset,
985 char __user *user_data, int length)
986{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530987 void *vaddr;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100988 unsigned long unwritten;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530989
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530990 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +0100991 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
992 unwritten = __copy_to_user_inatomic(user_data, vaddr + offset, length);
993 io_mapping_unmap_atomic(vaddr);
994 if (unwritten) {
995 vaddr = (void __force *)
996 io_mapping_map_wc(mapping, base, PAGE_SIZE);
997 unwritten = copy_to_user(user_data, vaddr + offset, length);
998 io_mapping_unmap(vaddr);
999 }
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301000 return unwritten;
1001}
1002
1003static int
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001004i915_gem_gtt_pread(struct drm_i915_gem_object *obj,
1005 const struct drm_i915_gem_pread *args)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301006{
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001007 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1008 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301009 struct drm_mm_node node;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001010 struct i915_vma *vma;
1011 void __user *user_data;
1012 u64 remain, offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301013 int ret;
1014
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001015 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1016 if (ret)
1017 return ret;
1018
1019 intel_runtime_pm_get(i915);
1020 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
1021 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001022 if (!IS_ERR(vma)) {
1023 node.start = i915_ggtt_offset(vma);
1024 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001025 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001026 if (ret) {
1027 i915_vma_unpin(vma);
1028 vma = ERR_PTR(ret);
1029 }
1030 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001031 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001032 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301033 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001034 goto out_unlock;
1035 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301036 }
1037
1038 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1039 if (ret)
1040 goto out_unpin;
1041
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001042 mutex_unlock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301043
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001044 user_data = u64_to_user_ptr(args->data_ptr);
1045 remain = args->size;
1046 offset = args->offset;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301047
1048 while (remain > 0) {
1049 /* Operation in this page
1050 *
1051 * page_base = page offset within aperture
1052 * page_offset = offset within page
1053 * page_length = bytes to copy for this page
1054 */
1055 u32 page_base = node.start;
1056 unsigned page_offset = offset_in_page(offset);
1057 unsigned page_length = PAGE_SIZE - page_offset;
1058 page_length = remain < page_length ? remain : page_length;
1059 if (node.allocated) {
1060 wmb();
1061 ggtt->base.insert_page(&ggtt->base,
1062 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001063 node.start, I915_CACHE_NONE, 0);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064 wmb();
1065 } else {
1066 page_base += offset & PAGE_MASK;
1067 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001068
1069 if (gtt_user_read(&ggtt->mappable, page_base, page_offset,
1070 user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301071 ret = -EFAULT;
1072 break;
1073 }
1074
1075 remain -= page_length;
1076 user_data += page_length;
1077 offset += page_length;
1078 }
1079
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001080 mutex_lock(&i915->drm.struct_mutex);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301081out_unpin:
1082 if (node.allocated) {
1083 wmb();
1084 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001085 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301086 remove_mappable_node(&node);
1087 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001088 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301089 }
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001090out_unlock:
1091 intel_runtime_pm_put(i915);
1092 mutex_unlock(&i915->drm.struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001093
Eric Anholteb014592009-03-10 11:44:52 -07001094 return ret;
1095}
1096
Eric Anholt673a3942008-07-30 12:06:12 -07001097/**
1098 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001099 * @dev: drm device pointer
1100 * @data: ioctl data blob
1101 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001102 *
1103 * On error, the contents of *data are undefined.
1104 */
1105int
1106i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001107 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001108{
1109 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001110 struct drm_i915_gem_object *obj;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001111 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001112
Chris Wilson51311d02010-11-17 09:10:42 +00001113 if (args->size == 0)
1114 return 0;
1115
1116 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001117 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001118 args->size))
1119 return -EFAULT;
1120
Chris Wilson03ac0642016-07-20 13:31:51 +01001121 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001122 if (!obj)
1123 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001124
Chris Wilson7dcd2492010-09-26 20:21:44 +01001125 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001126 if (args->offset > obj->base.size ||
1127 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001128 ret = -EINVAL;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001129 goto out;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001130 }
1131
Chris Wilsondb53a302011-02-03 11:57:46 +00001132 trace_i915_gem_object_pread(obj, args->offset, args->size);
1133
Chris Wilsone95433c2016-10-28 13:58:27 +01001134 ret = i915_gem_object_wait(obj,
1135 I915_WAIT_INTERRUPTIBLE,
1136 MAX_SCHEDULE_TIMEOUT,
1137 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001138 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001139 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001140
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001141 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001142 if (ret)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001143 goto out;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001144
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001145 ret = i915_gem_shmem_pread(obj, args);
Chris Wilson9c870d02016-10-24 13:42:15 +01001146 if (ret == -EFAULT || ret == -ENODEV)
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001147 ret = i915_gem_gtt_pread(obj, args);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301148
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001149 i915_gem_object_unpin_pages(obj);
1150out:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001151 i915_gem_object_put(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001152 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001153}
1154
Keith Packard0839ccb2008-10-30 19:38:48 -07001155/* This is the fast write path which cannot handle
1156 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001157 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001158
Chris Wilsonfe115622016-10-28 13:58:40 +01001159static inline bool
1160ggtt_write(struct io_mapping *mapping,
1161 loff_t base, int offset,
1162 char __user *user_data, int length)
Keith Packard0839ccb2008-10-30 19:38:48 -07001163{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001164 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001165 unsigned long unwritten;
1166
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001167 /* We can use the cpu mem copy function because this is X86. */
Chris Wilsonfe115622016-10-28 13:58:40 +01001168 vaddr = (void __force *)io_mapping_map_atomic_wc(mapping, base);
1169 unwritten = __copy_from_user_inatomic_nocache(vaddr + offset,
Keith Packard0839ccb2008-10-30 19:38:48 -07001170 user_data, length);
Chris Wilsonfe115622016-10-28 13:58:40 +01001171 io_mapping_unmap_atomic(vaddr);
1172 if (unwritten) {
1173 vaddr = (void __force *)
1174 io_mapping_map_wc(mapping, base, PAGE_SIZE);
1175 unwritten = copy_from_user(vaddr + offset, user_data, length);
1176 io_mapping_unmap(vaddr);
1177 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001178
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001179 return unwritten;
1180}
1181
Eric Anholt3de09aa2009-03-09 09:42:23 -07001182/**
1183 * This is the fast pwrite path, where we copy the data directly from the
1184 * user into the GTT, uncached.
Chris Wilsonfe115622016-10-28 13:58:40 +01001185 * @obj: i915 GEM object
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001186 * @args: pwrite arguments structure
Eric Anholt3de09aa2009-03-09 09:42:23 -07001187 */
Eric Anholt673a3942008-07-30 12:06:12 -07001188static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001189i915_gem_gtt_pwrite_fast(struct drm_i915_gem_object *obj,
1190 const struct drm_i915_gem_pwrite *args)
Eric Anholt673a3942008-07-30 12:06:12 -07001191{
Chris Wilsonfe115622016-10-28 13:58:40 +01001192 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301193 struct i915_ggtt *ggtt = &i915->ggtt;
1194 struct drm_mm_node node;
Chris Wilsonfe115622016-10-28 13:58:40 +01001195 struct i915_vma *vma;
1196 u64 remain, offset;
1197 void __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301198 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301199
Chris Wilsonfe115622016-10-28 13:58:40 +01001200 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
1201 if (ret)
1202 return ret;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001203
Chris Wilson9c870d02016-10-24 13:42:15 +01001204 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001205 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001206 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001207 if (!IS_ERR(vma)) {
1208 node.start = i915_ggtt_offset(vma);
1209 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001210 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001211 if (ret) {
1212 i915_vma_unpin(vma);
1213 vma = ERR_PTR(ret);
1214 }
1215 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001216 if (IS_ERR(vma)) {
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001217 ret = insert_mappable_node(ggtt, &node, PAGE_SIZE);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301218 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001219 goto out_unlock;
1220 GEM_BUG_ON(!node.allocated);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301221 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001222
1223 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1224 if (ret)
1225 goto out_unpin;
1226
Chris Wilsonfe115622016-10-28 13:58:40 +01001227 mutex_unlock(&i915->drm.struct_mutex);
1228
Chris Wilsonb19482d2016-08-18 17:16:43 +01001229 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001230
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 user_data = u64_to_user_ptr(args->data_ptr);
1232 offset = args->offset;
1233 remain = args->size;
1234 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001235 /* Operation in this page
1236 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001237 * page_base = page offset within aperture
1238 * page_offset = offset within page
1239 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001240 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301241 u32 page_base = node.start;
Chris Wilsonbb6dc8d2016-10-28 13:58:39 +01001242 unsigned int page_offset = offset_in_page(offset);
1243 unsigned int page_length = PAGE_SIZE - page_offset;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301244 page_length = remain < page_length ? remain : page_length;
1245 if (node.allocated) {
1246 wmb(); /* flush the write before we modify the GGTT */
1247 ggtt->base.insert_page(&ggtt->base,
1248 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1249 node.start, I915_CACHE_NONE, 0);
1250 wmb(); /* flush modifications to the GGTT (insert_page) */
1251 } else {
1252 page_base += offset & PAGE_MASK;
1253 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001254 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001255 * source page isn't available. Return the error and we'll
1256 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301257 * If the object is non-shmem backed, we retry again with the
1258 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001259 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001260 if (ggtt_write(&ggtt->mappable, page_base, page_offset,
1261 user_data, page_length)) {
1262 ret = -EFAULT;
1263 break;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001264 }
Eric Anholt673a3942008-07-30 12:06:12 -07001265
Keith Packard0839ccb2008-10-30 19:38:48 -07001266 remain -= page_length;
1267 user_data += page_length;
1268 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001269 }
Chris Wilsonb19482d2016-08-18 17:16:43 +01001270 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001271
1272 mutex_lock(&i915->drm.struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001273out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301274 if (node.allocated) {
1275 wmb();
1276 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001277 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301278 remove_mappable_node(&node);
1279 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001280 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301281 }
Chris Wilsonfe115622016-10-28 13:58:40 +01001282out_unlock:
Chris Wilson9c870d02016-10-24 13:42:15 +01001283 intel_runtime_pm_put(i915);
Chris Wilsonfe115622016-10-28 13:58:40 +01001284 mutex_unlock(&i915->drm.struct_mutex);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001285 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001286}
1287
Eric Anholt673a3942008-07-30 12:06:12 -07001288static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001289shmem_pwrite_slow(struct page *page, int offset, int length,
Daniel Vetterd174bd62012-03-25 19:47:40 +02001290 char __user *user_data,
1291 bool page_do_bit17_swizzling,
1292 bool needs_clflush_before,
1293 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001294{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001295 char *vaddr;
1296 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001297
Daniel Vetterd174bd62012-03-25 19:47:40 +02001298 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001299 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Chris Wilsonfe115622016-10-28 13:58:40 +01001300 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001301 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001302 if (page_do_bit17_swizzling)
Chris Wilsonfe115622016-10-28 13:58:40 +01001303 ret = __copy_from_user_swizzled(vaddr, offset, user_data,
1304 length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001305 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001306 ret = __copy_from_user(vaddr + offset, user_data, length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001307 if (needs_clflush_after)
Chris Wilsonfe115622016-10-28 13:58:40 +01001308 shmem_clflush_swizzled_range(vaddr + offset, length,
Daniel Vetter23c18c72012-03-25 19:47:42 +02001309 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001310 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001311
Chris Wilson755d2212012-09-04 21:02:55 +01001312 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001313}
1314
Chris Wilsonfe115622016-10-28 13:58:40 +01001315/* Per-page copy function for the shmem pwrite fastpath.
1316 * Flushes invalid cachelines before writing to the target if
1317 * needs_clflush_before is set and flushes out any written cachelines after
1318 * writing if needs_clflush is set.
1319 */
Eric Anholt40123c12009-03-09 13:42:30 -07001320static int
Chris Wilsonfe115622016-10-28 13:58:40 +01001321shmem_pwrite(struct page *page, int offset, int len, char __user *user_data,
1322 bool page_do_bit17_swizzling,
1323 bool needs_clflush_before,
1324 bool needs_clflush_after)
Eric Anholt40123c12009-03-09 13:42:30 -07001325{
Chris Wilsonfe115622016-10-28 13:58:40 +01001326 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001327
Chris Wilsonfe115622016-10-28 13:58:40 +01001328 ret = -ENODEV;
1329 if (!page_do_bit17_swizzling) {
1330 char *vaddr = kmap_atomic(page);
1331
1332 if (needs_clflush_before)
1333 drm_clflush_virt_range(vaddr + offset, len);
1334 ret = __copy_from_user_inatomic(vaddr + offset, user_data, len);
1335 if (needs_clflush_after)
1336 drm_clflush_virt_range(vaddr + offset, len);
1337
1338 kunmap_atomic(vaddr);
1339 }
1340 if (ret == 0)
1341 return ret;
1342
1343 return shmem_pwrite_slow(page, offset, len, user_data,
1344 page_do_bit17_swizzling,
1345 needs_clflush_before,
1346 needs_clflush_after);
1347}
1348
1349static int
1350i915_gem_shmem_pwrite(struct drm_i915_gem_object *obj,
1351 const struct drm_i915_gem_pwrite *args)
1352{
1353 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1354 void __user *user_data;
1355 u64 remain;
1356 unsigned int obj_do_bit17_swizzling;
1357 unsigned int partial_cacheline_write;
1358 unsigned int needs_clflush;
1359 unsigned int offset, idx;
1360 int ret;
1361
1362 ret = mutex_lock_interruptible(&i915->drm.struct_mutex);
Chris Wilson43394c72016-08-18 17:16:47 +01001363 if (ret)
1364 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Chris Wilsonfe115622016-10-28 13:58:40 +01001366 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1367 mutex_unlock(&i915->drm.struct_mutex);
1368 if (ret)
1369 return ret;
1370
1371 obj_do_bit17_swizzling = 0;
1372 if (i915_gem_object_needs_bit17_swizzle(obj))
1373 obj_do_bit17_swizzling = BIT(17);
1374
1375 /* If we don't overwrite a cacheline completely we need to be
1376 * careful to have up-to-date data by first clflushing. Don't
1377 * overcomplicate things and flush the entire patch.
1378 */
1379 partial_cacheline_write = 0;
1380 if (needs_clflush & CLFLUSH_BEFORE)
1381 partial_cacheline_write = boot_cpu_data.x86_clflush_size - 1;
1382
Chris Wilson43394c72016-08-18 17:16:47 +01001383 user_data = u64_to_user_ptr(args->data_ptr);
Chris Wilson43394c72016-08-18 17:16:47 +01001384 remain = args->size;
Chris Wilsonfe115622016-10-28 13:58:40 +01001385 offset = offset_in_page(args->offset);
1386 for (idx = args->offset >> PAGE_SHIFT; remain; idx++) {
1387 struct page *page = i915_gem_object_get_page(obj, idx);
1388 int length;
Eric Anholt40123c12009-03-09 13:42:30 -07001389
Chris Wilsonfe115622016-10-28 13:58:40 +01001390 length = remain;
1391 if (offset + length > PAGE_SIZE)
1392 length = PAGE_SIZE - offset;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001393
Chris Wilsonfe115622016-10-28 13:58:40 +01001394 ret = shmem_pwrite(page, offset, length, user_data,
1395 page_to_phys(page) & obj_do_bit17_swizzling,
1396 (offset | length) & partial_cacheline_write,
1397 needs_clflush & CLFLUSH_AFTER);
1398 if (ret)
Chris Wilson9da3da62012-06-01 15:20:22 +01001399 break;
1400
Chris Wilsonfe115622016-10-28 13:58:40 +01001401 remain -= length;
1402 user_data += length;
1403 offset = 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001404 }
1405
Rodrigo Vivide152b62015-07-07 16:28:51 -07001406 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Chris Wilsonfe115622016-10-28 13:58:40 +01001407 i915_gem_obj_finish_shmem_access(obj);
Eric Anholt40123c12009-03-09 13:42:30 -07001408 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001409}
1410
1411/**
1412 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001413 * @dev: drm device
1414 * @data: ioctl data blob
1415 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001416 *
1417 * On error, the contents of the buffer that were to be modified are undefined.
1418 */
1419int
1420i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001421 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001422{
1423 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001424 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001425 int ret;
1426
1427 if (args->size == 0)
1428 return 0;
1429
1430 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001431 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001432 args->size))
1433 return -EFAULT;
1434
Chris Wilson03ac0642016-07-20 13:31:51 +01001435 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001436 if (!obj)
1437 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001438
Chris Wilson7dcd2492010-09-26 20:21:44 +01001439 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001440 if (args->offset > obj->base.size ||
1441 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001442 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001443 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001444 }
1445
Chris Wilsondb53a302011-02-03 11:57:46 +00001446 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1447
Chris Wilsone95433c2016-10-28 13:58:27 +01001448 ret = i915_gem_object_wait(obj,
1449 I915_WAIT_INTERRUPTIBLE |
1450 I915_WAIT_ALL,
1451 MAX_SCHEDULE_TIMEOUT,
1452 to_rps_client(file));
Chris Wilson258a5ed2016-08-05 10:14:16 +01001453 if (ret)
1454 goto err;
1455
Chris Wilsonfe115622016-10-28 13:58:40 +01001456 ret = i915_gem_object_pin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001457 if (ret)
Chris Wilsonfe115622016-10-28 13:58:40 +01001458 goto err;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001459
Daniel Vetter935aaa62012-03-25 19:47:35 +02001460 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001461 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1462 * it would end up going through the fenced access, and we'll get
1463 * different detiling behavior between reading and writing.
1464 * pread/pwrite currently are reading and writing from the CPU
1465 * perspective, requiring manual detiling by the client.
1466 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001467 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001468 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001469 /* Note that the gtt paths might fail with non-page-backed user
1470 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001471 * textures). Fallback to the shmem path in that case.
1472 */
Chris Wilsonfe115622016-10-28 13:58:40 +01001473 ret = i915_gem_gtt_pwrite_fast(obj, args);
Eric Anholt673a3942008-07-30 12:06:12 -07001474
Chris Wilsond1054ee2016-07-16 18:42:36 +01001475 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001476 if (obj->phys_handle)
1477 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301478 else
Chris Wilsonfe115622016-10-28 13:58:40 +01001479 ret = i915_gem_shmem_pwrite(obj, args);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001480 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001481
Chris Wilsonfe115622016-10-28 13:58:40 +01001482 i915_gem_object_unpin_pages(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001483err:
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001484 i915_gem_object_put(obj);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001485 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001486}
1487
Chris Wilsond243ad82016-08-18 17:16:44 +01001488static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001489write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1490{
Chris Wilson50349242016-08-18 17:17:04 +01001491 return (domain == I915_GEM_DOMAIN_GTT ?
1492 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001493}
1494
Chris Wilson40e62d52016-10-28 13:58:41 +01001495static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
1496{
1497 struct drm_i915_private *i915;
1498 struct list_head *list;
1499 struct i915_vma *vma;
1500
1501 list_for_each_entry(vma, &obj->vma_list, obj_link) {
1502 if (!i915_vma_is_ggtt(vma))
1503 continue;
1504
1505 if (i915_vma_is_active(vma))
1506 continue;
1507
1508 if (!drm_mm_node_allocated(&vma->node))
1509 continue;
1510
1511 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
1512 }
1513
1514 i915 = to_i915(obj->base.dev);
1515 list = obj->bind_count ? &i915->mm.bound_list : &i915->mm.unbound_list;
Joonas Lahtinen56cea322016-11-02 12:16:04 +02001516 list_move_tail(&obj->global_link, list);
Chris Wilson40e62d52016-10-28 13:58:41 +01001517}
1518
Eric Anholt673a3942008-07-30 12:06:12 -07001519/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001520 * Called when user space prepares to use an object with the CPU, either
1521 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001522 * @dev: drm device
1523 * @data: ioctl data blob
1524 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001525 */
1526int
1527i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001528 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001529{
1530 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001531 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001532 uint32_t read_domains = args->read_domains;
1533 uint32_t write_domain = args->write_domain;
Chris Wilson40e62d52016-10-28 13:58:41 +01001534 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07001535
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001536 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001537 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001538 return -EINVAL;
1539
1540 /* Having something in the write domain implies it's in the read
1541 * domain, and only that read domain. Enforce that in the request.
1542 */
1543 if (write_domain != 0 && read_domains != write_domain)
1544 return -EINVAL;
1545
Chris Wilson03ac0642016-07-20 13:31:51 +01001546 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001547 if (!obj)
1548 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001549
Chris Wilson3236f572012-08-24 09:35:09 +01001550 /* Try to flush the object off the GPU without holding the lock.
1551 * We will repeat the flush holding the lock in the normal manner
1552 * to catch cases where we are gazumped.
1553 */
Chris Wilson40e62d52016-10-28 13:58:41 +01001554 err = i915_gem_object_wait(obj,
Chris Wilsone95433c2016-10-28 13:58:27 +01001555 I915_WAIT_INTERRUPTIBLE |
1556 (write_domain ? I915_WAIT_ALL : 0),
1557 MAX_SCHEDULE_TIMEOUT,
1558 to_rps_client(file));
Chris Wilson40e62d52016-10-28 13:58:41 +01001559 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001560 goto out;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001561
Chris Wilson40e62d52016-10-28 13:58:41 +01001562 /* Flush and acquire obj->pages so that we are coherent through
1563 * direct access in memory with previous cached writes through
1564 * shmemfs and that our cache domain tracking remains valid.
1565 * For example, if the obj->filp was moved to swap without us
1566 * being notified and releasing the pages, we would mistakenly
1567 * continue to assume that the obj remained out of the CPU cached
1568 * domain.
1569 */
1570 err = i915_gem_object_pin_pages(obj);
1571 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001572 goto out;
Chris Wilson40e62d52016-10-28 13:58:41 +01001573
1574 err = i915_mutex_lock_interruptible(dev);
1575 if (err)
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001576 goto out_unpin;
Chris Wilson3236f572012-08-24 09:35:09 +01001577
Chris Wilson43566de2015-01-02 16:29:29 +05301578 if (read_domains & I915_GEM_DOMAIN_GTT)
Chris Wilson40e62d52016-10-28 13:58:41 +01001579 err = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301580 else
Chris Wilson40e62d52016-10-28 13:58:41 +01001581 err = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
1582
1583 /* And bump the LRU for this access */
1584 i915_gem_object_bump_inactive_ggtt(obj);
1585
1586 mutex_unlock(&dev->struct_mutex);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001587
Daniel Vetter031b6982015-06-26 19:35:16 +02001588 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001589 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001590
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001591out_unpin:
Chris Wilson40e62d52016-10-28 13:58:41 +01001592 i915_gem_object_unpin_pages(obj);
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001593out:
1594 i915_gem_object_put(obj);
Chris Wilson40e62d52016-10-28 13:58:41 +01001595 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001596}
1597
1598/**
1599 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001600 * @dev: drm device
1601 * @data: ioctl data blob
1602 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001603 */
1604int
1605i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001606 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001607{
1608 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001609 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001610 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001611
Chris Wilson03ac0642016-07-20 13:31:51 +01001612 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001613 if (!obj)
1614 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001615
Eric Anholt673a3942008-07-30 12:06:12 -07001616 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001617 if (READ_ONCE(obj->pin_display)) {
1618 err = i915_mutex_lock_interruptible(dev);
1619 if (!err) {
1620 i915_gem_object_flush_cpu_write_domain(obj);
1621 mutex_unlock(&dev->struct_mutex);
1622 }
1623 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001624
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001625 i915_gem_object_put(obj);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001626 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001627}
1628
1629/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001630 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1631 * it is mapped to.
1632 * @dev: drm device
1633 * @data: ioctl data blob
1634 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001635 *
1636 * While the mapping holds a reference on the contents of the object, it doesn't
1637 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001638 *
1639 * IMPORTANT:
1640 *
1641 * DRM driver writers who look a this function as an example for how to do GEM
1642 * mmap support, please don't implement mmap support like here. The modern way
1643 * to implement DRM mmap support is with an mmap offset ioctl (like
1644 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1645 * That way debug tooling like valgrind will understand what's going on, hiding
1646 * the mmap call in a driver private ioctl will break that. The i915 driver only
1647 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001648 */
1649int
1650i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001651 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001652{
1653 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001654 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001655 unsigned long addr;
1656
Akash Goel1816f922015-01-02 16:29:30 +05301657 if (args->flags & ~(I915_MMAP_WC))
1658 return -EINVAL;
1659
Borislav Petkov568a58e2016-03-29 17:42:01 +02001660 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301661 return -ENODEV;
1662
Chris Wilson03ac0642016-07-20 13:31:51 +01001663 obj = i915_gem_object_lookup(file, args->handle);
1664 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001665 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001666
Daniel Vetter1286ff72012-05-10 15:25:09 +02001667 /* prime objects have no backing filp to GEM mmap
1668 * pages from.
1669 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001670 if (!obj->base.filp) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001671 i915_gem_object_put(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001672 return -EINVAL;
1673 }
1674
Chris Wilson03ac0642016-07-20 13:31:51 +01001675 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001676 PROT_READ | PROT_WRITE, MAP_SHARED,
1677 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301678 if (args->flags & I915_MMAP_WC) {
1679 struct mm_struct *mm = current->mm;
1680 struct vm_area_struct *vma;
1681
Michal Hocko80a89a52016-05-23 16:26:11 -07001682 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001683 i915_gem_object_put(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001684 return -EINTR;
1685 }
Akash Goel1816f922015-01-02 16:29:30 +05301686 vma = find_vma(mm, addr);
1687 if (vma)
1688 vma->vm_page_prot =
1689 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1690 else
1691 addr = -ENOMEM;
1692 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001693
1694 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001695 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301696 }
Chris Wilsonf0cd5182016-10-28 13:58:43 +01001697 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001698 if (IS_ERR((void *)addr))
1699 return addr;
1700
1701 args->addr_ptr = (uint64_t) addr;
1702
1703 return 0;
1704}
1705
Chris Wilson03af84f2016-08-18 17:17:01 +01001706static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1707{
1708 u64 size;
1709
1710 size = i915_gem_object_get_stride(obj);
1711 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1712
1713 return size >> PAGE_SHIFT;
1714}
1715
Jesse Barnesde151cf2008-11-12 10:03:55 -08001716/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001717 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1718 *
1719 * A history of the GTT mmap interface:
1720 *
1721 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1722 * aligned and suitable for fencing, and still fit into the available
1723 * mappable space left by the pinned display objects. A classic problem
1724 * we called the page-fault-of-doom where we would ping-pong between
1725 * two objects that could not fit inside the GTT and so the memcpy
1726 * would page one object in at the expense of the other between every
1727 * single byte.
1728 *
1729 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1730 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1731 * object is too large for the available space (or simply too large
1732 * for the mappable aperture!), a view is created instead and faulted
1733 * into userspace. (This view is aligned and sized appropriately for
1734 * fenced access.)
1735 *
1736 * Restrictions:
1737 *
1738 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1739 * hangs on some architectures, corruption on others. An attempt to service
1740 * a GTT page fault from a snoopable object will generate a SIGBUS.
1741 *
1742 * * the object must be able to fit into RAM (physical memory, though no
1743 * limited to the mappable aperture).
1744 *
1745 *
1746 * Caveats:
1747 *
1748 * * a new GTT page fault will synchronize rendering from the GPU and flush
1749 * all data to system memory. Subsequent access will not be synchronized.
1750 *
1751 * * all mappings are revoked on runtime device suspend.
1752 *
1753 * * there are only 8, 16 or 32 fence registers to share between all users
1754 * (older machines require fence register for display and blitter access
1755 * as well). Contention of the fence registers will cause the previous users
1756 * to be unmapped and any new access will generate new page faults.
1757 *
1758 * * running out of memory while servicing a fault may generate a SIGBUS,
1759 * rather than the expected SIGSEGV.
1760 */
1761int i915_gem_mmap_gtt_version(void)
1762{
1763 return 1;
1764}
1765
1766/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001767 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001768 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001769 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001770 *
1771 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1772 * from userspace. The fault handler takes care of binding the object to
1773 * the GTT (if needed), allocating and programming a fence register (again,
1774 * only if needed based on whether the old reg is still valid or the object
1775 * is tiled) and inserting a new PTE into the faulting process.
1776 *
1777 * Note that the faulting process may involve evicting existing objects
1778 * from the GTT and/or fence registers to make room. So performance may
1779 * suffer if the GTT working set is large or there are few fence registers
1780 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001781 *
1782 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1783 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001784 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001785int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001786{
Chris Wilson03af84f2016-08-18 17:17:01 +01001787#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001788 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001789 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001790 struct drm_i915_private *dev_priv = to_i915(dev);
1791 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001792 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001793 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001794 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001795 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001796 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001797
Jesse Barnesde151cf2008-11-12 10:03:55 -08001798 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001799 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001800 PAGE_SHIFT;
1801
Chris Wilsondb53a302011-02-03 11:57:46 +00001802 trace_i915_gem_object_fault(obj, page_offset, true, write);
1803
Chris Wilson6e4930f2014-02-07 18:37:06 -02001804 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001805 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001806 * repeat the flush holding the lock in the normal manner to catch cases
1807 * where we are gazumped.
1808 */
Chris Wilsone95433c2016-10-28 13:58:27 +01001809 ret = i915_gem_object_wait(obj,
1810 I915_WAIT_INTERRUPTIBLE,
1811 MAX_SCHEDULE_TIMEOUT,
1812 NULL);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001813 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001814 goto err;
1815
Chris Wilson40e62d52016-10-28 13:58:41 +01001816 ret = i915_gem_object_pin_pages(obj);
1817 if (ret)
1818 goto err;
1819
Chris Wilsonb8f90962016-08-05 10:14:07 +01001820 intel_runtime_pm_get(dev_priv);
1821
1822 ret = i915_mutex_lock_interruptible(dev);
1823 if (ret)
1824 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001825
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001826 /* Access to snoopable pages through the GTT is incoherent. */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00001827 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev_priv)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001828 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001829 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001830 }
1831
Chris Wilson82118872016-08-18 17:17:05 +01001832 /* If the object is smaller than a couple of partial vma, it is
1833 * not worth only creating a single partial vma - we may as well
1834 * clear enough space for the full object.
1835 */
1836 flags = PIN_MAPPABLE;
1837 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1838 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1839
Chris Wilsona61007a2016-08-18 17:17:02 +01001840 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001841 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001842 if (IS_ERR(vma)) {
1843 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001844 unsigned int chunk_size;
1845
Chris Wilsona61007a2016-08-18 17:17:02 +01001846 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001847 chunk_size = MIN_CHUNK_PAGES;
1848 if (i915_gem_object_is_tiled(obj))
Chris Wilson0ef723c2016-11-07 10:54:43 +00001849 chunk_size = roundup(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001850
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001851 memset(&view, 0, sizeof(view));
1852 view.type = I915_GGTT_VIEW_PARTIAL;
1853 view.params.partial.offset = rounddown(page_offset, chunk_size);
1854 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001855 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001856 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001857
Chris Wilsonaa136d92016-08-18 17:17:03 +01001858 /* If the partial covers the entire object, just create a
1859 * normal VMA.
1860 */
1861 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1862 view.type = I915_GGTT_VIEW_NORMAL;
1863
Chris Wilson50349242016-08-18 17:17:04 +01001864 /* Userspace is now writing through an untracked VMA, abandon
1865 * all hope that the hardware is able to track future writes.
1866 */
1867 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1868
Chris Wilsona61007a2016-08-18 17:17:02 +01001869 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1870 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001871 if (IS_ERR(vma)) {
1872 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001873 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001874 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001875
Chris Wilsonc9839302012-11-20 10:45:17 +00001876 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1877 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001878 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001879
Chris Wilson49ef5292016-08-18 17:17:00 +01001880 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001881 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001882 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001883
Chris Wilson275f0392016-10-24 13:42:14 +01001884 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001885 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001886 if (list_empty(&obj->userfault_link))
1887 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
Chris Wilson275f0392016-10-24 13:42:14 +01001888
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001889 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001890 ret = remap_io_mapping(area,
1891 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1892 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1893 min_t(u64, vma->size, area->vm_end - area->vm_start),
1894 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001895
Chris Wilsonb8f90962016-08-05 10:14:07 +01001896err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001897 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001898err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001900err_rpm:
1901 intel_runtime_pm_put(dev_priv);
Chris Wilson40e62d52016-10-28 13:58:41 +01001902 i915_gem_object_unpin_pages(obj);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001903err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001904 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001905 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001906 /*
1907 * We eat errors when the gpu is terminally wedged to avoid
1908 * userspace unduly crashing (gl has no provisions for mmaps to
1909 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1910 * and so needs to be reported.
1911 */
1912 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001913 ret = VM_FAULT_SIGBUS;
1914 break;
1915 }
Chris Wilson045e7692010-11-07 09:18:22 +00001916 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001917 /*
1918 * EAGAIN means the gpu is hung and we'll wait for the error
1919 * handler to reset everything when re-faulting in
1920 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001921 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001922 case 0:
1923 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001924 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001925 case -EBUSY:
1926 /*
1927 * EBUSY is ok: this just means that another thread
1928 * already did the job.
1929 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001930 ret = VM_FAULT_NOPAGE;
1931 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001932 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001933 ret = VM_FAULT_OOM;
1934 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001935 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001936 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001937 ret = VM_FAULT_SIGBUS;
1938 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001939 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001940 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001941 ret = VM_FAULT_SIGBUS;
1942 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001943 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001944 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001945}
1946
1947/**
Chris Wilson901782b2009-07-10 08:18:50 +01001948 * i915_gem_release_mmap - remove physical page mappings
1949 * @obj: obj in question
1950 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001951 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001952 * relinquish ownership of the pages back to the system.
1953 *
1954 * It is vital that we remove the page mapping if we have mapped a tiled
1955 * object through the GTT and then lose the fence register due to
1956 * resource pressure. Similarly if the object has been moved out of the
1957 * aperture, than pages mapped into userspace must be revoked. Removing the
1958 * mapping will then trigger a page fault on the next user access, allowing
1959 * fixup by i915_gem_fault().
1960 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001961void
Chris Wilson05394f32010-11-08 19:18:58 +00001962i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001963{
Chris Wilson275f0392016-10-24 13:42:14 +01001964 struct drm_i915_private *i915 = to_i915(obj->base.dev);
Chris Wilson275f0392016-10-24 13:42:14 +01001965
Chris Wilson349f2cc2016-04-13 17:35:12 +01001966 /* Serialisation between user GTT access and our code depends upon
1967 * revoking the CPU's PTE whilst the mutex is held. The next user
1968 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001969 *
1970 * Note that RPM complicates somewhat by adding an additional
1971 * requirement that operations to the GGTT be made holding the RPM
1972 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001973 */
Chris Wilson275f0392016-10-24 13:42:14 +01001974 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001975 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001976
Chris Wilson3594a3e2016-10-24 13:42:16 +01001977 if (list_empty(&obj->userfault_link))
Chris Wilson9c870d02016-10-24 13:42:15 +01001978 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001979
Chris Wilson3594a3e2016-10-24 13:42:16 +01001980 list_del_init(&obj->userfault_link);
David Herrmann6796cb12014-01-03 14:24:19 +01001981 drm_vma_node_unmap(&obj->base.vma_node,
1982 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001983
1984 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1985 * memory transactions from userspace before we return. The TLB
1986 * flushing implied above by changing the PTE above *should* be
1987 * sufficient, an extra barrier here just provides us with a bit
1988 * of paranoid documentation about our requirement to serialise
1989 * memory writes before touching registers / GSM.
1990 */
1991 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001992
1993out:
1994 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001995}
1996
Chris Wilson7c108fd2016-10-24 13:42:18 +01001997void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv)
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001998{
Chris Wilson3594a3e2016-10-24 13:42:16 +01001999 struct drm_i915_gem_object *obj, *on;
Chris Wilson7c108fd2016-10-24 13:42:18 +01002000 int i;
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002001
Chris Wilson3594a3e2016-10-24 13:42:16 +01002002 /*
2003 * Only called during RPM suspend. All users of the userfault_list
2004 * must be holding an RPM wakeref to ensure that this can not
2005 * run concurrently with themselves (and use the struct_mutex for
2006 * protection between themselves).
2007 */
2008
2009 list_for_each_entry_safe(obj, on,
2010 &dev_priv->mm.userfault_list, userfault_link) {
Chris Wilson275f0392016-10-24 13:42:14 +01002011 list_del_init(&obj->userfault_link);
Chris Wilson275f0392016-10-24 13:42:14 +01002012 drm_vma_node_unmap(&obj->base.vma_node,
2013 obj->base.dev->anon_inode->i_mapping);
Chris Wilson275f0392016-10-24 13:42:14 +01002014 }
Chris Wilson7c108fd2016-10-24 13:42:18 +01002015
2016 /* The fence will be lost when the device powers down. If any were
2017 * in use by hardware (i.e. they are pinned), we should not be powering
2018 * down! All other fences will be reacquired by the user upon waking.
2019 */
2020 for (i = 0; i < dev_priv->num_fence_regs; i++) {
2021 struct drm_i915_fence_reg *reg = &dev_priv->fence_regs[i];
2022
2023 if (WARN_ON(reg->pin_count))
2024 continue;
2025
2026 if (!reg->vma)
2027 continue;
2028
2029 GEM_BUG_ON(!list_empty(&reg->vma->obj->userfault_link));
2030 reg->dirty = true;
2031 }
Chris Wilsoneedd10f2014-06-16 08:57:44 +01002032}
2033
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002034/**
2035 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01002036 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002037 * @size: object size
2038 * @tiling_mode: tiling mode
2039 *
2040 * Return the required global GTT size for an object, taking into account
2041 * potential fence register mapping.
2042 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002043u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
2044 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00002045{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002046 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002047
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002048 GEM_BUG_ON(size == 0);
2049
Chris Wilsona9f14812016-08-04 16:32:28 +01002050 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002051 tiling_mode == I915_TILING_NONE)
2052 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002053
2054 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002055 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002056 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002057 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002058 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002059
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002060 while (ggtt_size < size)
2061 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002062
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002063 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002064}
2065
Jesse Barnesde151cf2008-11-12 10:03:55 -08002066/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002067 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002068 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002069 * @size: object size
2070 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002071 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002072 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002073 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002074 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002075 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002076u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002077 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002078{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002079 GEM_BUG_ON(size == 0);
2080
Jesse Barnesde151cf2008-11-12 10:03:55 -08002081 /*
2082 * Minimum alignment is 4k (GTT page size), but might be greater
2083 * if a fence register is needed for the object.
2084 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002085 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002086 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002087 return 4096;
2088
2089 /*
2090 * Previous chips need to be aligned to the size of the smallest
2091 * fence register that can contain the object.
2092 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002093 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002094}
2095
Chris Wilsond8cb5082012-08-11 15:41:03 +01002096static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2097{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002098 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002099 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002100
Chris Wilsonf3f61842016-08-05 10:14:14 +01002101 err = drm_gem_create_mmap_offset(&obj->base);
2102 if (!err)
2103 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002104
Chris Wilsonf3f61842016-08-05 10:14:14 +01002105 /* We can idle the GPU locklessly to flush stale objects, but in order
2106 * to claim that space for ourselves, we need to take the big
2107 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002108 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002109 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002110 if (err)
2111 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002112
Chris Wilsonf3f61842016-08-05 10:14:14 +01002113 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2114 if (!err) {
2115 i915_gem_retire_requests(dev_priv);
2116 err = drm_gem_create_mmap_offset(&obj->base);
2117 mutex_unlock(&dev_priv->drm.struct_mutex);
2118 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002119
Chris Wilsonf3f61842016-08-05 10:14:14 +01002120 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002121}
2122
2123static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2124{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002125 drm_gem_free_mmap_offset(&obj->base);
2126}
2127
Dave Airlieda6b51d2014-12-24 13:11:17 +10002128int
Dave Airlieff72145b2011-02-07 12:16:14 +10002129i915_gem_mmap_gtt(struct drm_file *file,
2130 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002131 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002132 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002133{
Chris Wilson05394f32010-11-08 19:18:58 +00002134 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002135 int ret;
2136
Chris Wilson03ac0642016-07-20 13:31:51 +01002137 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002138 if (!obj)
2139 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002140
Chris Wilsond8cb5082012-08-11 15:41:03 +01002141 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002142 if (ret == 0)
2143 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002144
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002145 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002146 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002147}
2148
Dave Airlieff72145b2011-02-07 12:16:14 +10002149/**
2150 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2151 * @dev: DRM device
2152 * @data: GTT mapping ioctl data
2153 * @file: GEM object info
2154 *
2155 * Simply returns the fake offset to userspace so it can mmap it.
2156 * The mmap call will end up in drm_gem_mmap(), which will set things
2157 * up so we can get faults in the handler above.
2158 *
2159 * The fault handler will take care of binding the object into the GTT
2160 * (since it may have been evicted to make room for something), allocating
2161 * a fence register, and mapping the appropriate aperture address into
2162 * userspace.
2163 */
2164int
2165i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2166 struct drm_file *file)
2167{
2168 struct drm_i915_gem_mmap_gtt *args = data;
2169
Dave Airlieda6b51d2014-12-24 13:11:17 +10002170 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002171}
2172
Daniel Vetter225067e2012-08-20 10:23:20 +02002173/* Immediately discard the backing storage */
2174static void
2175i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002176{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002177 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002178
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002179 if (obj->base.filp == NULL)
2180 return;
2181
Daniel Vetter225067e2012-08-20 10:23:20 +02002182 /* Our goal here is to return as much of the memory as
2183 * is possible back to the system as we are called from OOM.
2184 * To do this we must instruct the shmfs to drop all of its
2185 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002186 */
Chris Wilson55372522014-03-25 13:23:06 +00002187 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002188 obj->mm.madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002189}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002190
Chris Wilson55372522014-03-25 13:23:06 +00002191/* Try to discard unwanted pages */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002192void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002193{
Chris Wilson55372522014-03-25 13:23:06 +00002194 struct address_space *mapping;
2195
Chris Wilson1233e2d2016-10-28 13:58:37 +01002196 lockdep_assert_held(&obj->mm.lock);
2197 GEM_BUG_ON(obj->mm.pages);
2198
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002199 switch (obj->mm.madv) {
Chris Wilson55372522014-03-25 13:23:06 +00002200 case I915_MADV_DONTNEED:
2201 i915_gem_object_truncate(obj);
2202 case __I915_MADV_PURGED:
2203 return;
2204 }
2205
2206 if (obj->base.filp == NULL)
2207 return;
2208
Al Viro93c76a32015-12-04 23:45:44 -05002209 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002210 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002211}
2212
Chris Wilson5cdf5882010-09-27 15:51:07 +01002213static void
Chris Wilson03ac84f2016-10-28 13:58:36 +01002214i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj,
2215 struct sg_table *pages)
Eric Anholt673a3942008-07-30 12:06:12 -07002216{
Dave Gordon85d12252016-05-20 11:54:06 +01002217 struct sgt_iter sgt_iter;
2218 struct page *page;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002219
Chris Wilson2b3c8312016-11-11 14:58:09 +00002220 __i915_gem_object_release_shmem(obj, pages);
Eric Anholt856fa192009-03-19 14:10:50 -07002221
Chris Wilson03ac84f2016-10-28 13:58:36 +01002222 i915_gem_gtt_finish_pages(obj, pages);
Imre Deake2273302015-07-09 12:59:05 +03002223
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002224 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002225 i915_gem_object_save_bit_17_swizzle(obj, pages);
Eric Anholt280b7132009-03-12 16:56:27 -07002226
Chris Wilson03ac84f2016-10-28 13:58:36 +01002227 for_each_sgt_page(page, sgt_iter, pages) {
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002228 if (obj->mm.dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002229 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002230
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002231 if (obj->mm.madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002232 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002233
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002234 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002235 }
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002236 obj->mm.dirty = false;
Eric Anholt673a3942008-07-30 12:06:12 -07002237
Chris Wilson03ac84f2016-10-28 13:58:36 +01002238 sg_free_table(pages);
2239 kfree(pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002240}
2241
Chris Wilson96d77632016-10-28 13:58:33 +01002242static void __i915_gem_object_reset_page_iter(struct drm_i915_gem_object *obj)
2243{
2244 struct radix_tree_iter iter;
2245 void **slot;
2246
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002247 radix_tree_for_each_slot(slot, &obj->mm.get_page.radix, &iter, 0)
2248 radix_tree_delete(&obj->mm.get_page.radix, iter.index);
Chris Wilson96d77632016-10-28 13:58:33 +01002249}
2250
Chris Wilson548625e2016-11-01 12:11:34 +00002251void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
2252 enum i915_mm_subclass subclass)
Chris Wilson37e680a2012-06-07 15:38:42 +01002253{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002254 struct sg_table *pages;
Chris Wilson37e680a2012-06-07 15:38:42 +01002255
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002256 if (i915_gem_object_has_pinned_pages(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002257 return;
Chris Wilsona5570172012-09-04 21:02:54 +01002258
Chris Wilson15717de2016-08-04 07:52:26 +01002259 GEM_BUG_ON(obj->bind_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002260 if (!READ_ONCE(obj->mm.pages))
2261 return;
2262
2263 /* May be called by shrinker from within get_pages() (on another bo) */
Chris Wilson548625e2016-11-01 12:11:34 +00002264 mutex_lock_nested(&obj->mm.lock, subclass);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002265 if (unlikely(atomic_read(&obj->mm.pages_pin_count)))
2266 goto unlock;
Ben Widawsky3e123022013-07-31 17:00:04 -07002267
Chris Wilsona2165e32012-12-03 11:49:00 +00002268 /* ->put_pages might need to allocate memory for the bit17 swizzle
2269 * array, hence protect them from being reaped by removing them from gtt
2270 * lists early. */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002271 pages = fetch_and_zero(&obj->mm.pages);
2272 GEM_BUG_ON(!pages);
Chris Wilsona2165e32012-12-03 11:49:00 +00002273
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002274 if (obj->mm.mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002275 void *ptr;
2276
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002277 ptr = ptr_mask_bits(obj->mm.mapping);
Chris Wilson4b30cb22016-08-18 17:16:42 +01002278 if (is_vmalloc_addr(ptr))
2279 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002280 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002281 kunmap(kmap_to_page(ptr));
2282
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002283 obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002284 }
2285
Chris Wilson96d77632016-10-28 13:58:33 +01002286 __i915_gem_object_reset_page_iter(obj);
2287
Chris Wilson03ac84f2016-10-28 13:58:36 +01002288 obj->ops->put_pages(obj, pages);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002289unlock:
2290 mutex_unlock(&obj->mm.lock);
Chris Wilson6c085a72012-08-20 11:40:46 +02002291}
2292
Chris Wilson4ff340f02016-10-18 13:02:50 +01002293static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002294{
2295#if IS_ENABLED(CONFIG_SWIOTLB)
2296 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2297#else
2298 return 0;
2299#endif
2300}
2301
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002302static void i915_sg_trim(struct sg_table *orig_st)
2303{
2304 struct sg_table new_st;
2305 struct scatterlist *sg, *new_sg;
2306 unsigned int i;
2307
2308 if (orig_st->nents == orig_st->orig_nents)
2309 return;
2310
2311 if (sg_alloc_table(&new_st, orig_st->nents, GFP_KERNEL))
2312 return;
2313
2314 new_sg = new_st.sgl;
2315 for_each_sg(orig_st->sgl, sg, orig_st->nents, i) {
2316 sg_set_page(new_sg, sg_page(sg), sg->length, 0);
2317 /* called before being DMA mapped, no need to copy sg->dma_* */
2318 new_sg = sg_next(new_sg);
2319 }
2320
2321 sg_free_table(orig_st);
2322
2323 *orig_st = new_st;
2324}
2325
Chris Wilson03ac84f2016-10-28 13:58:36 +01002326static struct sg_table *
Chris Wilson6c085a72012-08-20 11:40:46 +02002327i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002328{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002329 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002330 int page_count, i;
2331 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002332 struct sg_table *st;
2333 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002334 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002335 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002336 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002337 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002338 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002339 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002340
Chris Wilson6c085a72012-08-20 11:40:46 +02002341 /* Assert that the object is not currently in any GPU domain. As it
2342 * wasn't in the GTT, there shouldn't be any way it could have been in
2343 * a GPU cache
2344 */
Chris Wilson03ac84f2016-10-28 13:58:36 +01002345 GEM_BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2346 GEM_BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
Chris Wilson6c085a72012-08-20 11:40:46 +02002347
Chris Wilson871dfbd2016-10-11 09:20:21 +01002348 max_segment = swiotlb_max_size();
2349 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002350 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002351
Chris Wilson9da3da62012-06-01 15:20:22 +01002352 st = kmalloc(sizeof(*st), GFP_KERNEL);
2353 if (st == NULL)
Chris Wilson03ac84f2016-10-28 13:58:36 +01002354 return ERR_PTR(-ENOMEM);
Eric Anholt673a3942008-07-30 12:06:12 -07002355
Chris Wilson9da3da62012-06-01 15:20:22 +01002356 page_count = obj->base.size / PAGE_SIZE;
2357 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002358 kfree(st);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002359 return ERR_PTR(-ENOMEM);
Chris Wilson9da3da62012-06-01 15:20:22 +01002360 }
2361
2362 /* Get the list of pages out of our struct file. They'll be pinned
2363 * at this point until we release them.
2364 *
2365 * Fail silently without starting the shrinker
2366 */
Al Viro93c76a32015-12-04 23:45:44 -05002367 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002368 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002369 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002370 sg = st->sgl;
2371 st->nents = 0;
2372 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002373 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2374 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002375 i915_gem_shrink(dev_priv,
2376 page_count,
2377 I915_SHRINK_BOUND |
2378 I915_SHRINK_UNBOUND |
2379 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002380 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2381 }
2382 if (IS_ERR(page)) {
2383 /* We've tried hard to allocate the memory by reaping
2384 * our own buffer, now let the real VM do its job and
2385 * go down in flames if truly OOM.
2386 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002387 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002388 if (IS_ERR(page)) {
2389 ret = PTR_ERR(page);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002390 goto err_sg;
Imre Deake2273302015-07-09 12:59:05 +03002391 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002392 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002393 if (!i ||
2394 sg->length >= max_segment ||
2395 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002396 if (i)
2397 sg = sg_next(sg);
2398 st->nents++;
2399 sg_set_page(sg, page, PAGE_SIZE, 0);
2400 } else {
2401 sg->length += PAGE_SIZE;
2402 }
2403 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002404
2405 /* Check that the i965g/gm workaround works. */
2406 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002407 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002408 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002409 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002410
Tvrtko Ursulin0c40ce12016-11-09 15:13:43 +00002411 /* Trim unused sg entries to avoid wasting memory. */
2412 i915_sg_trim(st);
2413
Chris Wilson03ac84f2016-10-28 13:58:36 +01002414 ret = i915_gem_gtt_prepare_pages(obj, st);
Imre Deake2273302015-07-09 12:59:05 +03002415 if (ret)
2416 goto err_pages;
2417
Eric Anholt673a3942008-07-30 12:06:12 -07002418 if (i915_gem_object_needs_bit17_swizzle(obj))
Chris Wilson03ac84f2016-10-28 13:58:36 +01002419 i915_gem_object_do_bit_17_swizzle(obj, st);
Eric Anholt673a3942008-07-30 12:06:12 -07002420
Chris Wilson03ac84f2016-10-28 13:58:36 +01002421 return st;
Eric Anholt673a3942008-07-30 12:06:12 -07002422
Chris Wilsonb17993b2016-11-14 11:29:30 +00002423err_sg:
Imre Deak90797e62013-02-18 19:28:03 +02002424 sg_mark_end(sg);
Chris Wilsonb17993b2016-11-14 11:29:30 +00002425err_pages:
Dave Gordon85d12252016-05-20 11:54:06 +01002426 for_each_sgt_page(page, sgt_iter, st)
2427 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002428 sg_free_table(st);
2429 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002430
2431 /* shmemfs first checks if there is enough memory to allocate the page
2432 * and reports ENOSPC should there be insufficient, along with the usual
2433 * ENOMEM for a genuine allocation failure.
2434 *
2435 * We use ENOSPC in our driver to mean that we have run out of aperture
2436 * space and so want to translate the error from shmemfs back to our
2437 * usual understanding of ENOMEM.
2438 */
Imre Deake2273302015-07-09 12:59:05 +03002439 if (ret == -ENOSPC)
2440 ret = -ENOMEM;
2441
Chris Wilson03ac84f2016-10-28 13:58:36 +01002442 return ERR_PTR(ret);
2443}
2444
2445void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
2446 struct sg_table *pages)
2447{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002448 lockdep_assert_held(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002449
2450 obj->mm.get_page.sg_pos = pages->sgl;
2451 obj->mm.get_page.sg_idx = 0;
2452
2453 obj->mm.pages = pages;
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002454
2455 if (i915_gem_object_is_tiled(obj) &&
2456 to_i915(obj->base.dev)->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
2457 GEM_BUG_ON(obj->mm.quirked);
2458 __i915_gem_object_pin_pages(obj);
2459 obj->mm.quirked = true;
2460 }
Chris Wilson03ac84f2016-10-28 13:58:36 +01002461}
2462
2463static int ____i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2464{
2465 struct sg_table *pages;
2466
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002467 GEM_BUG_ON(i915_gem_object_has_pinned_pages(obj));
2468
Chris Wilson03ac84f2016-10-28 13:58:36 +01002469 if (unlikely(obj->mm.madv != I915_MADV_WILLNEED)) {
2470 DRM_DEBUG("Attempting to obtain a purgeable object\n");
2471 return -EFAULT;
2472 }
2473
2474 pages = obj->ops->get_pages(obj);
2475 if (unlikely(IS_ERR(pages)))
2476 return PTR_ERR(pages);
2477
2478 __i915_gem_object_set_pages(obj, pages);
2479 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002480}
2481
Chris Wilson37e680a2012-06-07 15:38:42 +01002482/* Ensure that the associated pages are gathered from the backing storage
Chris Wilson1233e2d2016-10-28 13:58:37 +01002483 * and pinned into our object. i915_gem_object_pin_pages() may be called
Chris Wilson37e680a2012-06-07 15:38:42 +01002484 * multiple times before they are released by a single call to
Chris Wilson1233e2d2016-10-28 13:58:37 +01002485 * i915_gem_object_unpin_pages() - once the pages are no longer referenced
Chris Wilson37e680a2012-06-07 15:38:42 +01002486 * either as a result of memory pressure (reaping pages under the shrinker)
2487 * or as the object is itself released.
2488 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002489int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
Chris Wilson37e680a2012-06-07 15:38:42 +01002490{
Chris Wilson03ac84f2016-10-28 13:58:36 +01002491 int err;
Chris Wilson37e680a2012-06-07 15:38:42 +01002492
Chris Wilson1233e2d2016-10-28 13:58:37 +01002493 err = mutex_lock_interruptible(&obj->mm.lock);
2494 if (err)
2495 return err;
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002496
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002497 if (unlikely(!obj->mm.pages)) {
2498 err = ____i915_gem_object_get_pages(obj);
2499 if (err)
2500 goto unlock;
2501
2502 smp_mb__before_atomic();
Chris Wilson1233e2d2016-10-28 13:58:37 +01002503 }
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002504 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson43e28f02013-01-08 10:53:09 +00002505
Chris Wilson1233e2d2016-10-28 13:58:37 +01002506unlock:
2507 mutex_unlock(&obj->mm.lock);
Chris Wilson03ac84f2016-10-28 13:58:36 +01002508 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07002509}
2510
Dave Gordondd6034c2016-05-20 11:54:04 +01002511/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002512static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2513 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002514{
2515 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002516 struct sg_table *sgt = obj->mm.pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002517 struct sgt_iter sgt_iter;
2518 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002519 struct page *stack_pages[32];
2520 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002521 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002522 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002523 void *addr;
2524
2525 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002526 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002527 return kmap(sg_page(sgt->sgl));
2528
Dave Gordonb338fa42016-05-20 11:54:05 +01002529 if (n_pages > ARRAY_SIZE(stack_pages)) {
2530 /* Too big for stack -- allocate temporary array instead */
2531 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2532 if (!pages)
2533 return NULL;
2534 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002535
Dave Gordon85d12252016-05-20 11:54:06 +01002536 for_each_sgt_page(page, sgt_iter, sgt)
2537 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002538
2539 /* Check that we have the expected number of pages */
2540 GEM_BUG_ON(i != n_pages);
2541
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002542 switch (type) {
2543 case I915_MAP_WB:
2544 pgprot = PAGE_KERNEL;
2545 break;
2546 case I915_MAP_WC:
2547 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2548 break;
2549 }
2550 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002551
Dave Gordonb338fa42016-05-20 11:54:05 +01002552 if (pages != stack_pages)
2553 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002554
2555 return addr;
2556}
2557
2558/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002559void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2560 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002561{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002562 enum i915_map_type has_type;
2563 bool pinned;
2564 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002565 int ret;
2566
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002567 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002568
Chris Wilson1233e2d2016-10-28 13:58:37 +01002569 ret = mutex_lock_interruptible(&obj->mm.lock);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002570 if (ret)
2571 return ERR_PTR(ret);
2572
Chris Wilson1233e2d2016-10-28 13:58:37 +01002573 pinned = true;
2574 if (!atomic_inc_not_zero(&obj->mm.pages_pin_count)) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002575 if (unlikely(!obj->mm.pages)) {
2576 ret = ____i915_gem_object_get_pages(obj);
2577 if (ret)
2578 goto err_unlock;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002579
Chris Wilson2c3a3f42016-11-04 10:30:01 +00002580 smp_mb__before_atomic();
2581 }
2582 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilson1233e2d2016-10-28 13:58:37 +01002583 pinned = false;
2584 }
2585 GEM_BUG_ON(!obj->mm.pages);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002586
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002587 ptr = ptr_unpack_bits(obj->mm.mapping, has_type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002588 if (ptr && has_type != type) {
2589 if (pinned) {
2590 ret = -EBUSY;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002591 goto err_unpin;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002592 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002593
2594 if (is_vmalloc_addr(ptr))
2595 vunmap(ptr);
2596 else
2597 kunmap(kmap_to_page(ptr));
2598
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002599 ptr = obj->mm.mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002600 }
2601
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002602 if (!ptr) {
2603 ptr = i915_gem_object_map(obj, type);
2604 if (!ptr) {
2605 ret = -ENOMEM;
Chris Wilson1233e2d2016-10-28 13:58:37 +01002606 goto err_unpin;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002607 }
2608
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002609 obj->mm.mapping = ptr_pack_bits(ptr, type);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002610 }
2611
Chris Wilson1233e2d2016-10-28 13:58:37 +01002612out_unlock:
2613 mutex_unlock(&obj->mm.lock);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002614 return ptr;
2615
Chris Wilson1233e2d2016-10-28 13:58:37 +01002616err_unpin:
2617 atomic_dec(&obj->mm.pages_pin_count);
2618err_unlock:
2619 ptr = ERR_PTR(ret);
2620 goto out_unlock;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002621}
2622
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002623static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002624{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002625 if (ctx->banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002626 return true;
2627
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002628 if (!ctx->bannable)
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002629 return false;
2630
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002631 if (ctx->ban_score >= CONTEXT_SCORE_BAN_THRESHOLD) {
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002632 DRM_DEBUG("context hanging too often, banning!\n");
2633 return true;
2634 }
2635
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002636 return false;
2637}
2638
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002639static void i915_gem_context_mark_guilty(struct i915_gem_context *ctx)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002640{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002641 ctx->ban_score += CONTEXT_SCORE_GUILTY;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002642
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002643 ctx->banned = i915_context_is_banned(ctx);
2644 ctx->guilty_count++;
Mika Kuoppalab083a082016-11-18 15:10:47 +02002645
2646 DRM_DEBUG_DRIVER("context %s marked guilty (score %d) banned? %s\n",
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002647 ctx->name, ctx->ban_score,
2648 yesno(ctx->banned));
Mika Kuoppalab083a082016-11-18 15:10:47 +02002649
Chris Wilsond9e9da62016-11-22 14:41:18 +00002650 if (!ctx->banned || IS_ERR_OR_NULL(ctx->file_priv))
Mika Kuoppalab083a082016-11-18 15:10:47 +02002651 return;
2652
Chris Wilsond9e9da62016-11-22 14:41:18 +00002653 ctx->file_priv->context_bans++;
2654 DRM_DEBUG_DRIVER("client %s has had %d context banned\n",
2655 ctx->name, ctx->file_priv->context_bans);
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002656}
2657
2658static void i915_gem_context_mark_innocent(struct i915_gem_context *ctx)
2659{
Mika Kuoppalabc1d53c2016-11-16 17:20:34 +02002660 ctx->active_count++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002661}
2662
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002663struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002664i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002665{
Chris Wilson4db080f2013-12-04 11:37:09 +00002666 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002667
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002668 /* We are called by the error capture and reset at a random
2669 * point in time. In particular, note that neither is crucially
2670 * ordered with an interrupt. After a hang, the GPU is dead and we
2671 * assume that no more writes can happen (we waited long enough for
2672 * all writes that were in transaction to be flushed) - adding an
2673 * extra delay for a recent interrupt is pointless. Hence, we do
2674 * not need an engine->irq_seqno_barrier() before the seqno reads.
2675 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002676 list_for_each_entry(request, &engine->timeline->requests, link) {
Chris Wilson80b204b2016-10-28 13:58:58 +01002677 if (__i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002678 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002679
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002680 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002681 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002682
2683 return NULL;
2684}
2685
Chris Wilson821ed7d2016-09-09 14:11:53 +01002686static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002687{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002688 void *vaddr = request->ring->vaddr;
2689 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002690
Chris Wilson821ed7d2016-09-09 14:11:53 +01002691 /* As this request likely depends on state from the lost
2692 * context, clear out all the user operations leaving the
2693 * breadcrumb at the end (so we get the fence notifications).
2694 */
2695 head = request->head;
2696 if (request->postfix < head) {
2697 memset(vaddr + head, 0, request->ring->size - head);
2698 head = 0;
2699 }
2700 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002701}
2702
Chris Wilson821ed7d2016-09-09 14:11:53 +01002703static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002704{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002705 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002706 struct i915_gem_context *incomplete_ctx;
Chris Wilson80b204b2016-10-28 13:58:58 +01002707 struct intel_timeline *timeline;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002708 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002709
Chris Wilson821ed7d2016-09-09 14:11:53 +01002710 if (engine->irq_seqno_barrier)
2711 engine->irq_seqno_barrier(engine);
2712
2713 request = i915_gem_find_active_request(engine);
2714 if (!request)
2715 return;
2716
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002717 ring_hung = engine->hangcheck.stalled;
2718 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine)) {
2719 DRM_DEBUG_DRIVER("%s pardoned, was guilty? %s\n",
2720 engine->name,
2721 yesno(ring_hung));
Chris Wilson77c60702016-10-04 21:11:29 +01002722 ring_hung = false;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02002723 }
Chris Wilson77c60702016-10-04 21:11:29 +01002724
Mika Kuoppalae5e1fc42016-11-16 17:20:31 +02002725 if (ring_hung)
2726 i915_gem_context_mark_guilty(request->ctx);
2727 else
2728 i915_gem_context_mark_innocent(request->ctx);
2729
Chris Wilson821ed7d2016-09-09 14:11:53 +01002730 if (!ring_hung)
2731 return;
2732
2733 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
Chris Wilson65e47602016-10-28 13:58:49 +01002734 engine->name, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002735
2736 /* Setup the CS to resume from the breadcrumb of the hung request */
2737 engine->reset_hw(engine, request);
2738
2739 /* Users of the default context do not rely on logical state
2740 * preserved between batches. They have to emit full state on
2741 * every batch and so it is safe to execute queued requests following
2742 * the hang.
2743 *
2744 * Other contexts preserve state, now corrupt. We want to skip all
2745 * queued requests that reference the corrupt context.
2746 */
2747 incomplete_ctx = request->ctx;
2748 if (i915_gem_context_is_default(incomplete_ctx))
2749 return;
2750
Chris Wilson73cb9702016-10-28 13:58:46 +01002751 list_for_each_entry_continue(request, &engine->timeline->requests, link)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002752 if (request->ctx == incomplete_ctx)
2753 reset_request(request);
Chris Wilson80b204b2016-10-28 13:58:58 +01002754
2755 timeline = i915_gem_context_lookup_timeline(incomplete_ctx, engine);
2756 list_for_each_entry(request, &timeline->requests, link)
2757 reset_request(request);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002758}
2759
2760void i915_gem_reset(struct drm_i915_private *dev_priv)
2761{
2762 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302763 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002764
Chris Wilson4c7d62c2016-10-28 13:58:32 +01002765 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2766
Chris Wilson821ed7d2016-09-09 14:11:53 +01002767 i915_gem_retire_requests(dev_priv);
2768
Akash Goel3b3f1652016-10-13 22:44:48 +05302769 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002770 i915_gem_reset_engine(engine);
2771
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00002772 i915_gem_restore_fences(dev_priv);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002773
2774 if (dev_priv->gt.awake) {
2775 intel_sanitize_gt_powersave(dev_priv);
2776 intel_enable_gt_powersave(dev_priv);
2777 if (INTEL_GEN(dev_priv) >= 6)
2778 gen6_rps_busy(dev_priv);
2779 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002780}
2781
2782static void nop_submit_request(struct drm_i915_gem_request *request)
2783{
Chris Wilson3dcf93f2016-11-22 14:41:20 +00002784 i915_gem_request_submit(request);
2785 intel_engine_init_global_seqno(request->engine, request->global_seqno);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002786}
2787
2788static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2789{
Chris Wilson20e49332016-11-22 14:41:21 +00002790 /* We need to be sure that no thread is running the old callback as
2791 * we install the nop handler (otherwise we would submit a request
2792 * to hardware that will never complete). In order to prevent this
2793 * race, we wait until the machine is idle before making the swap
2794 * (using stop_machine()).
2795 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01002796 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002797
Chris Wilsonc4b09302016-07-20 09:21:10 +01002798 /* Mark all pending requests as complete so that any concurrent
2799 * (lockless) lookup doesn't try and wait upon the request as we
2800 * reset it.
2801 */
Chris Wilson73cb9702016-10-28 13:58:46 +01002802 intel_engine_init_global_seqno(engine,
Chris Wilsoncb399ea2016-11-01 10:03:16 +00002803 intel_engine_last_submit(engine));
Chris Wilsonc4b09302016-07-20 09:21:10 +01002804
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002805 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002806 * Clear the execlists queue up before freeing the requests, as those
2807 * are the ones that keep the context and ringbuffer backing objects
2808 * pinned in place.
2809 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002810
Tomas Elf7de1691a2015-10-19 16:32:32 +01002811 if (i915.enable_execlists) {
Chris Wilson663f71e2016-11-14 20:41:00 +00002812 unsigned long flags;
2813
2814 spin_lock_irqsave(&engine->timeline->lock, flags);
2815
Chris Wilson70c2a242016-09-09 14:11:46 +01002816 i915_gem_request_put(engine->execlist_port[0].request);
2817 i915_gem_request_put(engine->execlist_port[1].request);
2818 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
Chris Wilson20311bd2016-11-14 20:41:03 +00002819 engine->execlist_queue = RB_ROOT;
2820 engine->execlist_first = NULL;
Chris Wilson663f71e2016-11-14 20:41:00 +00002821
2822 spin_unlock_irqrestore(&engine->timeline->lock, flags);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002823 }
Eric Anholt673a3942008-07-30 12:06:12 -07002824}
2825
Chris Wilson20e49332016-11-22 14:41:21 +00002826static int __i915_gem_set_wedged_BKL(void *data)
Eric Anholt673a3942008-07-30 12:06:12 -07002827{
Chris Wilson20e49332016-11-22 14:41:21 +00002828 struct drm_i915_private *i915 = data;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002829 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302830 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002831
Chris Wilson20e49332016-11-22 14:41:21 +00002832 for_each_engine(engine, i915, id)
2833 i915_gem_cleanup_engine(engine);
2834
2835 return 0;
2836}
2837
2838void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
2839{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002840 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2841 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002842
Chris Wilson20e49332016-11-22 14:41:21 +00002843 stop_machine(__i915_gem_set_wedged_BKL, dev_priv, NULL);
Chris Wilsondfaae392010-09-22 10:31:52 +01002844
Chris Wilson20e49332016-11-22 14:41:21 +00002845 i915_gem_context_lost(dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01002846 i915_gem_retire_requests(dev_priv);
Chris Wilson20e49332016-11-22 14:41:21 +00002847
2848 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Eric Anholt673a3942008-07-30 12:06:12 -07002849}
2850
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002851static void
Eric Anholt673a3942008-07-30 12:06:12 -07002852i915_gem_retire_work_handler(struct work_struct *work)
2853{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002854 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002855 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002856 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002857
Chris Wilson891b48c2010-09-29 12:26:37 +01002858 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002859 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002860 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002861 mutex_unlock(&dev->struct_mutex);
2862 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002863
2864 /* Keep the retire handler running until we are finally idle.
2865 * We do not need to do this test under locking as in the worst-case
2866 * we queue the retire worker once too often.
2867 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002868 if (READ_ONCE(dev_priv->gt.awake)) {
2869 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002870 queue_delayed_work(dev_priv->wq,
2871 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002872 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002873 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002874}
Chris Wilson891b48c2010-09-29 12:26:37 +01002875
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002876static void
2877i915_gem_idle_work_handler(struct work_struct *work)
2878{
2879 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002880 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002881 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002882 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302883 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002884 bool rearm_hangcheck;
2885
2886 if (!READ_ONCE(dev_priv->gt.awake))
2887 return;
2888
Imre Deak0cb56702016-11-07 11:20:04 +02002889 /*
2890 * Wait for last execlists context complete, but bail out in case a
2891 * new request is submitted.
2892 */
2893 wait_for(READ_ONCE(dev_priv->gt.active_requests) ||
2894 intel_execlists_idle(dev_priv), 10);
2895
Chris Wilson28176ef2016-10-28 13:58:56 +01002896 if (READ_ONCE(dev_priv->gt.active_requests))
Chris Wilson67d97da2016-07-04 08:08:31 +01002897 return;
2898
2899 rearm_hangcheck =
2900 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2901
2902 if (!mutex_trylock(&dev->struct_mutex)) {
2903 /* Currently busy, come back later */
2904 mod_delayed_work(dev_priv->wq,
2905 &dev_priv->gt.idle_work,
2906 msecs_to_jiffies(50));
2907 goto out_rearm;
2908 }
2909
Imre Deak93c97dc2016-11-07 11:20:03 +02002910 /*
2911 * New request retired after this work handler started, extend active
2912 * period until next instance of the work.
2913 */
2914 if (work_pending(work))
2915 goto out_unlock;
2916
Chris Wilson28176ef2016-10-28 13:58:56 +01002917 if (dev_priv->gt.active_requests)
Chris Wilson67d97da2016-07-04 08:08:31 +01002918 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002919
Imre Deak0cb56702016-11-07 11:20:04 +02002920 if (wait_for(intel_execlists_idle(dev_priv), 10))
2921 DRM_ERROR("Timeout waiting for engines to idle\n");
2922
Akash Goel3b3f1652016-10-13 22:44:48 +05302923 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002924 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002925
Chris Wilson67d97da2016-07-04 08:08:31 +01002926 GEM_BUG_ON(!dev_priv->gt.awake);
2927 dev_priv->gt.awake = false;
2928 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002929
Chris Wilson67d97da2016-07-04 08:08:31 +01002930 if (INTEL_GEN(dev_priv) >= 6)
2931 gen6_rps_idle(dev_priv);
2932 intel_runtime_pm_put(dev_priv);
2933out_unlock:
2934 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002935
Chris Wilson67d97da2016-07-04 08:08:31 +01002936out_rearm:
2937 if (rearm_hangcheck) {
2938 GEM_BUG_ON(!dev_priv->gt.awake);
2939 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002940 }
Eric Anholt673a3942008-07-30 12:06:12 -07002941}
2942
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002943void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2944{
2945 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2946 struct drm_i915_file_private *fpriv = file->driver_priv;
2947 struct i915_vma *vma, *vn;
2948
2949 mutex_lock(&obj->base.dev->struct_mutex);
2950 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2951 if (vma->vm->file == fpriv)
2952 i915_vma_close(vma);
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01002953
2954 if (i915_gem_object_is_active(obj) &&
2955 !i915_gem_object_has_active_reference(obj)) {
2956 i915_gem_object_set_active_reference(obj);
2957 i915_gem_object_get(obj);
2958 }
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002959 mutex_unlock(&obj->base.dev->struct_mutex);
2960}
2961
Chris Wilsone95433c2016-10-28 13:58:27 +01002962static unsigned long to_wait_timeout(s64 timeout_ns)
2963{
2964 if (timeout_ns < 0)
2965 return MAX_SCHEDULE_TIMEOUT;
2966
2967 if (timeout_ns == 0)
2968 return 0;
2969
2970 return nsecs_to_jiffies_timeout(timeout_ns);
2971}
2972
Ben Widawsky5816d642012-04-11 11:18:19 -07002973/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002974 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002975 * @dev: drm device pointer
2976 * @data: ioctl data blob
2977 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002978 *
2979 * Returns 0 if successful, else an error is returned with the remaining time in
2980 * the timeout parameter.
2981 * -ETIME: object is still busy after timeout
2982 * -ERESTARTSYS: signal interrupted the wait
2983 * -ENONENT: object doesn't exist
2984 * Also possible, but rare:
2985 * -EAGAIN: GPU wedged
2986 * -ENOMEM: damn
2987 * -ENODEV: Internal IRQ fail
2988 * -E?: The add request failed
2989 *
2990 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2991 * non-zero timeout parameter the wait ioctl will wait for the given number of
2992 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2993 * without holding struct_mutex the object may become re-busied before this
2994 * function completes. A similar but shorter * race condition exists in the busy
2995 * ioctl
2996 */
2997int
2998i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2999{
3000 struct drm_i915_gem_wait *args = data;
3001 struct drm_i915_gem_object *obj;
Chris Wilsone95433c2016-10-28 13:58:27 +01003002 ktime_t start;
3003 long ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003004
Daniel Vetter11b5d512014-09-29 15:31:26 +02003005 if (args->flags != 0)
3006 return -EINVAL;
3007
Chris Wilson03ac0642016-07-20 13:31:51 +01003008 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01003009 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003010 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01003011
Chris Wilsone95433c2016-10-28 13:58:27 +01003012 start = ktime_get();
3013
3014 ret = i915_gem_object_wait(obj,
3015 I915_WAIT_INTERRUPTIBLE | I915_WAIT_ALL,
3016 to_wait_timeout(args->timeout_ns),
3017 to_rps_client(file));
3018
3019 if (args->timeout_ns > 0) {
3020 args->timeout_ns -= ktime_to_ns(ktime_sub(ktime_get(), start));
3021 if (args->timeout_ns < 0)
3022 args->timeout_ns = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003023 }
3024
Chris Wilsonf0cd5182016-10-28 13:58:43 +01003025 i915_gem_object_put(obj);
John Harrisonff865882014-11-24 18:49:28 +00003026 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003027}
3028
Chris Wilson73cb9702016-10-28 13:58:46 +01003029static int wait_for_timeline(struct i915_gem_timeline *tl, unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003030{
Chris Wilson73cb9702016-10-28 13:58:46 +01003031 int ret, i;
3032
3033 for (i = 0; i < ARRAY_SIZE(tl->engine); i++) {
3034 ret = i915_gem_active_wait(&tl->engine[i].last_request, flags);
3035 if (ret)
3036 return ret;
3037 }
3038
3039 return 0;
3040}
3041
3042int i915_gem_wait_for_idle(struct drm_i915_private *i915, unsigned int flags)
3043{
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003044 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003045
Chris Wilson9caa34a2016-11-11 14:58:08 +00003046 if (flags & I915_WAIT_LOCKED) {
3047 struct i915_gem_timeline *tl;
3048
3049 lockdep_assert_held(&i915->drm.struct_mutex);
3050
3051 list_for_each_entry(tl, &i915->gt.timelines, link) {
3052 ret = wait_for_timeline(tl, flags);
3053 if (ret)
3054 return ret;
3055 }
3056 } else {
3057 ret = wait_for_timeline(&i915->gt.global_timeline, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003058 if (ret)
3059 return ret;
3060 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003061
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01003062 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01003063}
3064
Chris Wilsond0da48c2016-11-06 12:59:59 +00003065void i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3066 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003067{
Eric Anholt673a3942008-07-30 12:06:12 -07003068 /* If we don't have a page list set up, then we're not pinned
3069 * to GPU, and we can ignore the cache flush because it'll happen
3070 * again at bind time.
3071 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003072 if (!obj->mm.pages)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003073 return;
Eric Anholt673a3942008-07-30 12:06:12 -07003074
Imre Deak769ce462013-02-13 21:56:05 +02003075 /*
3076 * Stolen memory is always coherent with the GPU as it is explicitly
3077 * marked as wc by the system, or the system is cache-coherent.
3078 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003079 if (obj->stolen || obj->phys_handle)
Chris Wilsond0da48c2016-11-06 12:59:59 +00003080 return;
Imre Deak769ce462013-02-13 21:56:05 +02003081
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003082 /* If the GPU is snooping the contents of the CPU cache,
3083 * we do not need to manually clear the CPU cache lines. However,
3084 * the caches are only snooped when the render cache is
3085 * flushed/invalidated. As we always have to emit invalidations
3086 * and flushes when moving into and out of the RENDER domain, correct
3087 * snooping behaviour occurs naturally as the result of our domain
3088 * tracking.
3089 */
Chris Wilson0f719792015-01-13 13:32:52 +00003090 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3091 obj->cache_dirty = true;
Chris Wilsond0da48c2016-11-06 12:59:59 +00003092 return;
Chris Wilson0f719792015-01-13 13:32:52 +00003093 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003094
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003095 trace_i915_gem_object_clflush(obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003096 drm_clflush_sg(obj->mm.pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003097 obj->cache_dirty = false;
Eric Anholte47c68e2008-11-14 13:35:19 -08003098}
3099
3100/** Flushes the GTT write domain for the object if it's dirty. */
3101static void
Chris Wilson05394f32010-11-08 19:18:58 +00003102i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003103{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003104 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003105
Chris Wilson05394f32010-11-08 19:18:58 +00003106 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003107 return;
3108
Chris Wilson63256ec2011-01-04 18:42:07 +00003109 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003110 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003111 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003112 *
3113 * However, we do have to enforce the order so that all writes through
3114 * the GTT land before any writes to the device, such as updates to
3115 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003116 *
3117 * We also have to wait a bit for the writes to land from the GTT.
3118 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3119 * timing. This issue has only been observed when switching quickly
3120 * between GTT writes and CPU reads from inside the kernel on recent hw,
3121 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3122 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003123 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003124 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003125 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303126 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003127
Chris Wilsond243ad82016-08-18 17:16:44 +01003128 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003129
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003130 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003131 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003132 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003133 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003134}
3135
3136/** Flushes the CPU write domain for the object if it's dirty. */
3137static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003138i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003139{
Chris Wilson05394f32010-11-08 19:18:58 +00003140 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003141 return;
3142
Chris Wilsond0da48c2016-11-06 12:59:59 +00003143 i915_gem_clflush_object(obj, obj->pin_display);
Rodrigo Vivide152b62015-07-07 16:28:51 -07003144 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003145
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003146 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003147 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003148 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003149 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003150}
3151
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003152/**
3153 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003154 * @obj: object to act on
3155 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003156 *
3157 * This function returns when the move is complete, including waiting on
3158 * flushes to occur.
3159 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003160int
Chris Wilson20217462010-11-23 15:26:33 +00003161i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003162{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003163 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003164 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003165
Chris Wilsone95433c2016-10-28 13:58:27 +01003166 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003167
Chris Wilsone95433c2016-10-28 13:58:27 +01003168 ret = i915_gem_object_wait(obj,
3169 I915_WAIT_INTERRUPTIBLE |
3170 I915_WAIT_LOCKED |
3171 (write ? I915_WAIT_ALL : 0),
3172 MAX_SCHEDULE_TIMEOUT,
3173 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003174 if (ret)
3175 return ret;
3176
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003177 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3178 return 0;
3179
Chris Wilson43566de2015-01-02 16:29:29 +05303180 /* Flush and acquire obj->pages so that we are coherent through
3181 * direct access in memory with previous cached writes through
3182 * shmemfs and that our cache domain tracking remains valid.
3183 * For example, if the obj->filp was moved to swap without us
3184 * being notified and releasing the pages, we would mistakenly
3185 * continue to assume that the obj remained out of the CPU cached
3186 * domain.
3187 */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003188 ret = i915_gem_object_pin_pages(obj);
Chris Wilson43566de2015-01-02 16:29:29 +05303189 if (ret)
3190 return ret;
3191
Daniel Vettere62b59e2015-01-21 14:53:48 +01003192 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003193
Chris Wilsond0a57782012-10-09 19:24:37 +01003194 /* Serialise direct access to this object with the barriers for
3195 * coherent writes from the GPU, by effectively invalidating the
3196 * GTT domain upon first access.
3197 */
3198 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3199 mb();
3200
Chris Wilson05394f32010-11-08 19:18:58 +00003201 old_write_domain = obj->base.write_domain;
3202 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003203
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003204 /* It should now be out of any other write domains, and we can update
3205 * the domain values for our changes.
3206 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003207 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
Chris Wilson05394f32010-11-08 19:18:58 +00003208 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003209 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003210 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3211 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003212 obj->mm.dirty = true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003213 }
3214
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003215 trace_i915_gem_object_change_domain(obj,
3216 old_read_domains,
3217 old_write_domain);
3218
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003219 i915_gem_object_unpin_pages(obj);
Eric Anholte47c68e2008-11-14 13:35:19 -08003220 return 0;
3221}
3222
Chris Wilsonef55f922015-10-09 14:11:27 +01003223/**
3224 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003225 * @obj: object to act on
3226 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003227 *
3228 * After this function returns, the object will be in the new cache-level
3229 * across all GTT and the contents of the backing storage will be coherent,
3230 * with respect to the new cache-level. In order to keep the backing storage
3231 * coherent for all users, we only allow a single cache level to be set
3232 * globally on the object and prevent it from being changed whilst the
3233 * hardware is reading from the object. That is if the object is currently
3234 * on the scanout it will be set to uncached (or equivalent display
3235 * cache coherency) and all non-MOCS GPU access will also be uncached so
3236 * that all direct access to the scanout remains coherent.
3237 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003238int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3239 enum i915_cache_level cache_level)
3240{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003241 struct i915_vma *vma;
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003242 int ret;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003243
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003244 lockdep_assert_held(&obj->base.dev->struct_mutex);
3245
Chris Wilsone4ffd172011-04-04 09:44:39 +01003246 if (obj->cache_level == cache_level)
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003247 return 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003248
Chris Wilsonef55f922015-10-09 14:11:27 +01003249 /* Inspect the list of currently bound VMA and unbind any that would
3250 * be invalid given the new cache-level. This is principally to
3251 * catch the issue of the CS prefetch crossing page boundaries and
3252 * reading an invalid PTE on older architectures.
3253 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003254restart:
3255 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003256 if (!drm_mm_node_allocated(&vma->node))
3257 continue;
3258
Chris Wilson20dfbde2016-08-04 16:32:30 +01003259 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003260 DRM_DEBUG("can not change the cache level of pinned objects\n");
3261 return -EBUSY;
3262 }
3263
Chris Wilsonaa653a62016-08-04 07:52:27 +01003264 if (i915_gem_valid_gtt_space(vma, cache_level))
3265 continue;
3266
3267 ret = i915_vma_unbind(vma);
3268 if (ret)
3269 return ret;
3270
3271 /* As unbinding may affect other elements in the
3272 * obj->vma_list (due to side-effects from retiring
3273 * an active vma), play safe and restart the iterator.
3274 */
3275 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003276 }
3277
Chris Wilsonef55f922015-10-09 14:11:27 +01003278 /* We can reuse the existing drm_mm nodes but need to change the
3279 * cache-level on the PTE. We could simply unbind them all and
3280 * rebind with the correct cache-level on next use. However since
3281 * we already have a valid slot, dma mapping, pages etc, we may as
3282 * rewrite the PTE in the belief that doing so tramples upon less
3283 * state and so involves less work.
3284 */
Chris Wilson15717de2016-08-04 07:52:26 +01003285 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003286 /* Before we change the PTE, the GPU must not be accessing it.
3287 * If we wait upon the object, we know that all the bound
3288 * VMA are no longer active.
3289 */
Chris Wilsone95433c2016-10-28 13:58:27 +01003290 ret = i915_gem_object_wait(obj,
3291 I915_WAIT_INTERRUPTIBLE |
3292 I915_WAIT_LOCKED |
3293 I915_WAIT_ALL,
3294 MAX_SCHEDULE_TIMEOUT,
3295 NULL);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003296 if (ret)
3297 return ret;
3298
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003299 if (!HAS_LLC(to_i915(obj->base.dev)) &&
3300 cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003301 /* Access to snoopable pages through the GTT is
3302 * incoherent and on some machines causes a hard
3303 * lockup. Relinquish the CPU mmaping to force
3304 * userspace to refault in the pages and we can
3305 * then double check if the GTT mapping is still
3306 * valid for that pointer access.
3307 */
3308 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003309
Chris Wilsonef55f922015-10-09 14:11:27 +01003310 /* As we no longer need a fence for GTT access,
3311 * we can relinquish it now (and so prevent having
3312 * to steal a fence from someone else on the next
3313 * fence request). Note GPU activity would have
3314 * dropped the fence as all snoopable access is
3315 * supposed to be linear.
3316 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003317 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3318 ret = i915_vma_put_fence(vma);
3319 if (ret)
3320 return ret;
3321 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003322 } else {
3323 /* We either have incoherent backing store and
3324 * so no GTT access or the architecture is fully
3325 * coherent. In such cases, existing GTT mmaps
3326 * ignore the cache bit in the PTE and we can
3327 * rewrite it without confusing the GPU or having
3328 * to force userspace to fault back in its mmaps.
3329 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003330 }
3331
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003332 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003333 if (!drm_mm_node_allocated(&vma->node))
3334 continue;
3335
3336 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3337 if (ret)
3338 return ret;
3339 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003340 }
3341
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003342 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU &&
3343 cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
3344 obj->cache_dirty = true;
3345
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003346 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003347 vma->node.color = cache_level;
3348 obj->cache_level = cache_level;
3349
Chris Wilsone4ffd172011-04-04 09:44:39 +01003350 return 0;
3351}
3352
Ben Widawsky199adf42012-09-21 17:01:20 -07003353int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3354 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003355{
Ben Widawsky199adf42012-09-21 17:01:20 -07003356 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003357 struct drm_i915_gem_object *obj;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003358 int err = 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003359
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003360 rcu_read_lock();
3361 obj = i915_gem_object_lookup_rcu(file, args->handle);
3362 if (!obj) {
3363 err = -ENOENT;
3364 goto out;
3365 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003366
Chris Wilson651d7942013-08-08 14:41:10 +01003367 switch (obj->cache_level) {
3368 case I915_CACHE_LLC:
3369 case I915_CACHE_L3_LLC:
3370 args->caching = I915_CACHING_CACHED;
3371 break;
3372
Chris Wilson4257d3b2013-08-08 14:41:11 +01003373 case I915_CACHE_WT:
3374 args->caching = I915_CACHING_DISPLAY;
3375 break;
3376
Chris Wilson651d7942013-08-08 14:41:10 +01003377 default:
3378 args->caching = I915_CACHING_NONE;
3379 break;
3380 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003381out:
3382 rcu_read_unlock();
3383 return err;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003384}
3385
Ben Widawsky199adf42012-09-21 17:01:20 -07003386int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3387 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003388{
Chris Wilson9c870d02016-10-24 13:42:15 +01003389 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003390 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003391 struct drm_i915_gem_object *obj;
3392 enum i915_cache_level level;
3393 int ret;
3394
Ben Widawsky199adf42012-09-21 17:01:20 -07003395 switch (args->caching) {
3396 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003397 level = I915_CACHE_NONE;
3398 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003399 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003400 /*
3401 * Due to a HW issue on BXT A stepping, GPU stores via a
3402 * snooped mapping may leave stale data in a corresponding CPU
3403 * cacheline, whereas normally such cachelines would get
3404 * invalidated.
3405 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003406 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003407 return -ENODEV;
3408
Chris Wilsone6994ae2012-07-10 10:27:08 +01003409 level = I915_CACHE_LLC;
3410 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003411 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003412 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003413 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003414 default:
3415 return -EINVAL;
3416 }
3417
Ben Widawsky3bc29132012-09-26 16:15:20 -07003418 ret = i915_mutex_lock_interruptible(dev);
3419 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003420 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003421
Chris Wilson03ac0642016-07-20 13:31:51 +01003422 obj = i915_gem_object_lookup(file, args->handle);
3423 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003424 ret = -ENOENT;
3425 goto unlock;
3426 }
3427
3428 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003429 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003430unlock:
3431 mutex_unlock(&dev->struct_mutex);
3432 return ret;
3433}
3434
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003435/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003436 * Prepare buffer for display plane (scanout, cursors, etc).
3437 * Can be called from an uninterruptible phase (modesetting) and allows
3438 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003439 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003440struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003441i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3442 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003443 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003444{
Chris Wilson058d88c2016-08-15 10:49:06 +01003445 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003446 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003447 int ret;
3448
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003449 lockdep_assert_held(&obj->base.dev->struct_mutex);
3450
Chris Wilsoncc98b412013-08-09 12:25:09 +01003451 /* Mark the pin_display early so that we account for the
3452 * display coherency whilst setting up the cache domains.
3453 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003454 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003455
Eric Anholta7ef0642011-03-29 16:59:54 -07003456 /* The display engine is not coherent with the LLC cache on gen6. As
3457 * a result, we make sure that the pinning that is about to occur is
3458 * done with uncached PTEs. This is lowest common denominator for all
3459 * chipsets.
3460 *
3461 * However for gen6+, we could do better by using the GFDT bit instead
3462 * of uncaching, which would allow us to flush all the LLC-cached data
3463 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3464 */
Chris Wilson651d7942013-08-08 14:41:10 +01003465 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003466 HAS_WT(to_i915(obj->base.dev)) ?
3467 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003468 if (ret) {
3469 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003470 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003471 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003472
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003473 /* As the user may map the buffer once pinned in the display plane
3474 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003475 * always use map_and_fenceable for all scanout buffers. However,
3476 * it may simply be too big to fit into mappable, in which case
3477 * put it anyway and hope that userspace can cope (but always first
3478 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003479 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003480 vma = ERR_PTR(-ENOSPC);
3481 if (view->type == I915_GGTT_VIEW_NORMAL)
3482 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3483 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson767a2222016-11-07 11:01:28 +00003484 if (IS_ERR(vma)) {
3485 struct drm_i915_private *i915 = to_i915(obj->base.dev);
3486 unsigned int flags;
3487
3488 /* Valleyview is definitely limited to scanning out the first
3489 * 512MiB. Lets presume this behaviour was inherited from the
3490 * g4x display engine and that all earlier gen are similarly
3491 * limited. Testing suggests that it is a little more
3492 * complicated than this. For example, Cherryview appears quite
3493 * happy to scanout from anywhere within its global aperture.
3494 */
3495 flags = 0;
3496 if (HAS_GMCH_DISPLAY(i915))
3497 flags = PIN_MAPPABLE;
3498 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, flags);
3499 }
Chris Wilson058d88c2016-08-15 10:49:06 +01003500 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003501 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003502
Chris Wilsond8923dc2016-08-18 17:17:07 +01003503 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3504
Chris Wilsona6a7cc42016-11-18 21:17:46 +00003505 /* Treat this as an end-of-frame, like intel_user_framebuffer_dirty() */
3506 if (obj->cache_dirty) {
3507 i915_gem_clflush_object(obj, true);
3508 intel_fb_obj_flush(obj, false, ORIGIN_DIRTYFB);
3509 }
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003510
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003511 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003512 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003513
3514 /* It should now be out of any other write domains, and we can update
3515 * the domain values for our changes.
3516 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003517 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003518 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003519
3520 trace_i915_gem_object_change_domain(obj,
3521 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003522 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003523
Chris Wilson058d88c2016-08-15 10:49:06 +01003524 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003525
3526err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003527 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003528 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003529}
3530
3531void
Chris Wilson058d88c2016-08-15 10:49:06 +01003532i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003533{
Chris Wilson49d73912016-11-29 09:50:08 +00003534 lockdep_assert_held(&vma->vm->i915->drm.struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003535
Chris Wilson058d88c2016-08-15 10:49:06 +01003536 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003537 return;
3538
Chris Wilsond8923dc2016-08-18 17:17:07 +01003539 if (--vma->obj->pin_display == 0)
3540 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003541
Chris Wilson383d5822016-08-18 17:17:08 +01003542 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3543 if (!i915_vma_is_active(vma))
3544 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3545
Chris Wilson058d88c2016-08-15 10:49:06 +01003546 i915_vma_unpin(vma);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003547}
3548
Eric Anholte47c68e2008-11-14 13:35:19 -08003549/**
3550 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003551 * @obj: object to act on
3552 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003553 *
3554 * This function returns when the move is complete, including waiting on
3555 * flushes to occur.
3556 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003557int
Chris Wilson919926a2010-11-12 13:42:53 +00003558i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003559{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003560 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003561 int ret;
3562
Chris Wilsone95433c2016-10-28 13:58:27 +01003563 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003564
Chris Wilsone95433c2016-10-28 13:58:27 +01003565 ret = i915_gem_object_wait(obj,
3566 I915_WAIT_INTERRUPTIBLE |
3567 I915_WAIT_LOCKED |
3568 (write ? I915_WAIT_ALL : 0),
3569 MAX_SCHEDULE_TIMEOUT,
3570 NULL);
Chris Wilson88241782011-01-07 17:09:48 +00003571 if (ret)
3572 return ret;
3573
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003574 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3575 return 0;
3576
Eric Anholte47c68e2008-11-14 13:35:19 -08003577 i915_gem_object_flush_gtt_write_domain(obj);
3578
Chris Wilson05394f32010-11-08 19:18:58 +00003579 old_write_domain = obj->base.write_domain;
3580 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003581
Eric Anholte47c68e2008-11-14 13:35:19 -08003582 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003583 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003584 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003585
Chris Wilson05394f32010-11-08 19:18:58 +00003586 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003587 }
3588
3589 /* It should now be out of any other write domains, and we can update
3590 * the domain values for our changes.
3591 */
Chris Wilson40e62d52016-10-28 13:58:41 +01003592 GEM_BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003593
3594 /* If we're writing through the CPU, then the GPU read domains will
3595 * need to be invalidated at next use.
3596 */
3597 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003598 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3599 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003600 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003601
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003602 trace_i915_gem_object_change_domain(obj,
3603 old_read_domains,
3604 old_write_domain);
3605
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003606 return 0;
3607}
3608
Eric Anholt673a3942008-07-30 12:06:12 -07003609/* Throttle our rendering by waiting until the ring has completed our requests
3610 * emitted over 20 msec ago.
3611 *
Eric Anholtb9624422009-06-03 07:27:35 +00003612 * Note that if we were to use the current jiffies each time around the loop,
3613 * we wouldn't escape the function with any frames outstanding if the time to
3614 * render a frame was over 20ms.
3615 *
Eric Anholt673a3942008-07-30 12:06:12 -07003616 * This should get us reasonable parallelism between CPU and GPU but also
3617 * relatively low latency when blocking on a particular request to finish.
3618 */
3619static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003620i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003621{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003622 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003623 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003624 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003625 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsone95433c2016-10-28 13:58:27 +01003626 long ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003627
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003628 /* ABI: return -EIO if already wedged */
3629 if (i915_terminally_wedged(&dev_priv->gpu_error))
3630 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003631
Chris Wilson1c255952010-09-26 11:03:27 +01003632 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003633 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003634 if (time_after_eq(request->emitted_jiffies, recent_enough))
3635 break;
3636
John Harrisonfcfa423c2015-05-29 17:44:12 +01003637 /*
3638 * Note that the request might not have been submitted yet.
3639 * In which case emitted_jiffies will be zero.
3640 */
3641 if (!request->emitted_jiffies)
3642 continue;
3643
John Harrison54fb2412014-11-24 18:49:27 +00003644 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003645 }
John Harrisonff865882014-11-24 18:49:28 +00003646 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003647 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003648 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003649
John Harrison54fb2412014-11-24 18:49:27 +00003650 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003651 return 0;
3652
Chris Wilsone95433c2016-10-28 13:58:27 +01003653 ret = i915_wait_request(target,
3654 I915_WAIT_INTERRUPTIBLE,
3655 MAX_SCHEDULE_TIMEOUT);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003656 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003657
Chris Wilsone95433c2016-10-28 13:58:27 +01003658 return ret < 0 ? ret : 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003659}
3660
Chris Wilson058d88c2016-08-15 10:49:06 +01003661struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003662i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3663 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003664 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003665 u64 alignment,
3666 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003667{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003668 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3669 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003670 struct i915_vma *vma;
3671 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003672
Chris Wilson4c7d62c2016-10-28 13:58:32 +01003673 lockdep_assert_held(&obj->base.dev->struct_mutex);
3674
Chris Wilson058d88c2016-08-15 10:49:06 +01003675 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003676 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003677 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003678
3679 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3680 if (flags & PIN_NONBLOCK &&
3681 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003682 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003683
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003684 if (flags & PIN_MAPPABLE) {
3685 u32 fence_size;
3686
3687 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3688 i915_gem_object_get_tiling(obj));
3689 /* If the required space is larger than the available
3690 * aperture, we will not able to find a slot for the
3691 * object and unbinding the object now will be in
3692 * vain. Worse, doing so may cause us to ping-pong
3693 * the object in and out of the Global GTT and
3694 * waste a lot of cycles under the mutex.
3695 */
3696 if (fence_size > dev_priv->ggtt.mappable_end)
3697 return ERR_PTR(-E2BIG);
3698
3699 /* If NONBLOCK is set the caller is optimistically
3700 * trying to cache the full object within the mappable
3701 * aperture, and *must* have a fallback in place for
3702 * situations where we cannot bind the object. We
3703 * can be a little more lax here and use the fallback
3704 * more often to avoid costly migrations of ourselves
3705 * and other objects within the aperture.
3706 *
3707 * Half-the-aperture is used as a simple heuristic.
3708 * More interesting would to do search for a free
3709 * block prior to making the commitment to unbind.
3710 * That caters for the self-harm case, and with a
3711 * little more heuristics (e.g. NOFAULT, NOEVICT)
3712 * we could try to minimise harm to others.
3713 */
3714 if (flags & PIN_NONBLOCK &&
3715 fence_size > dev_priv->ggtt.mappable_end / 2)
3716 return ERR_PTR(-ENOSPC);
3717 }
3718
Chris Wilson59bfa122016-08-04 16:32:31 +01003719 WARN(i915_vma_is_pinned(vma),
3720 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003721 " offset=%08x, req.alignment=%llx,"
3722 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3723 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003724 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003725 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003726 ret = i915_vma_unbind(vma);
3727 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003728 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003729 }
3730
Chris Wilson058d88c2016-08-15 10:49:06 +01003731 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3732 if (ret)
3733 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003734
Chris Wilson058d88c2016-08-15 10:49:06 +01003735 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003736}
3737
Chris Wilsonedf6b762016-08-09 09:23:33 +01003738static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003739{
3740 /* Note that we could alias engines in the execbuf API, but
3741 * that would be very unwise as it prevents userspace from
3742 * fine control over engine selection. Ahem.
3743 *
3744 * This should be something like EXEC_MAX_ENGINE instead of
3745 * I915_NUM_ENGINES.
3746 */
3747 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3748 return 0x10000 << id;
3749}
3750
3751static __always_inline unsigned int __busy_write_id(unsigned int id)
3752{
Chris Wilson70cb4722016-08-09 18:08:25 +01003753 /* The uABI guarantees an active writer is also amongst the read
3754 * engines. This would be true if we accessed the activity tracking
3755 * under the lock, but as we perform the lookup of the object and
3756 * its activity locklessly we can not guarantee that the last_write
3757 * being active implies that we have set the same engine flag from
3758 * last_read - hence we always set both read and write busy for
3759 * last_write.
3760 */
3761 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003762}
3763
Chris Wilsonedf6b762016-08-09 09:23:33 +01003764static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003765__busy_set_if_active(const struct dma_fence *fence,
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003766 unsigned int (*flag)(unsigned int id))
3767{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003768 struct drm_i915_gem_request *rq;
Chris Wilson12555012016-08-16 09:50:40 +01003769
Chris Wilsond07f0e52016-10-28 13:58:44 +01003770 /* We have to check the current hw status of the fence as the uABI
3771 * guarantees forward progress. We could rely on the idle worker
3772 * to eventually flush us, but to minimise latency just ask the
3773 * hardware.
3774 *
3775 * Note we only report on the status of native fences.
3776 */
3777 if (!dma_fence_is_i915(fence))
Chris Wilson12555012016-08-16 09:50:40 +01003778 return 0;
3779
Chris Wilsond07f0e52016-10-28 13:58:44 +01003780 /* opencode to_request() in order to avoid const warnings */
3781 rq = container_of(fence, struct drm_i915_gem_request, fence);
3782 if (i915_gem_request_completed(rq))
3783 return 0;
3784
3785 return flag(rq->engine->exec_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003786}
3787
Chris Wilsonedf6b762016-08-09 09:23:33 +01003788static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003789busy_check_reader(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003790{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003791 return __busy_set_if_active(fence, __busy_read_flag);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003792}
3793
Chris Wilsonedf6b762016-08-09 09:23:33 +01003794static __always_inline unsigned int
Chris Wilsond07f0e52016-10-28 13:58:44 +01003795busy_check_writer(const struct dma_fence *fence)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003796{
Chris Wilsond07f0e52016-10-28 13:58:44 +01003797 if (!fence)
3798 return 0;
3799
3800 return __busy_set_if_active(fence, __busy_write_id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003801}
3802
Eric Anholt673a3942008-07-30 12:06:12 -07003803int
Eric Anholt673a3942008-07-30 12:06:12 -07003804i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00003805 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003806{
3807 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003808 struct drm_i915_gem_object *obj;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003809 struct reservation_object_list *list;
3810 unsigned int seq;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003811 int err;
Eric Anholt673a3942008-07-30 12:06:12 -07003812
Chris Wilsond07f0e52016-10-28 13:58:44 +01003813 err = -ENOENT;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003814 rcu_read_lock();
3815 obj = i915_gem_object_lookup_rcu(file, args->handle);
Chris Wilsond07f0e52016-10-28 13:58:44 +01003816 if (!obj)
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003817 goto out;
Chris Wilsond07f0e52016-10-28 13:58:44 +01003818
3819 /* A discrepancy here is that we do not report the status of
3820 * non-i915 fences, i.e. even though we may report the object as idle,
3821 * a call to set-domain may still stall waiting for foreign rendering.
3822 * This also means that wait-ioctl may report an object as busy,
3823 * where busy-ioctl considers it idle.
3824 *
3825 * We trade the ability to warn of foreign fences to report on which
3826 * i915 engines are active for the object.
3827 *
3828 * Alternatively, we can trade that extra information on read/write
3829 * activity with
3830 * args->busy =
3831 * !reservation_object_test_signaled_rcu(obj->resv, true);
3832 * to report the overall busyness. This is what the wait-ioctl does.
3833 *
3834 */
3835retry:
3836 seq = raw_read_seqcount(&obj->resv->seq);
3837
3838 /* Translate the exclusive fence to the READ *and* WRITE engine */
3839 args->busy = busy_check_writer(rcu_dereference(obj->resv->fence_excl));
3840
3841 /* Translate shared fences to READ set of engines */
3842 list = rcu_dereference(obj->resv->fence);
3843 if (list) {
3844 unsigned int shared_count = list->shared_count, i;
3845
3846 for (i = 0; i < shared_count; ++i) {
3847 struct dma_fence *fence =
3848 rcu_dereference(list->shared[i]);
3849
3850 args->busy |= busy_check_reader(fence);
3851 }
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003852 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08003853
Chris Wilsond07f0e52016-10-28 13:58:44 +01003854 if (args->busy && read_seqcount_retry(&obj->resv->seq, seq))
3855 goto retry;
Chris Wilson426960b2016-01-15 16:51:46 +00003856
Chris Wilsond07f0e52016-10-28 13:58:44 +01003857 err = 0;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01003858out:
3859 rcu_read_unlock();
3860 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07003861}
3862
3863int
3864i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3865 struct drm_file *file_priv)
3866{
Akshay Joshi0206e352011-08-16 15:34:10 -04003867 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003868}
3869
Chris Wilson3ef94da2009-09-14 16:50:29 +01003870int
3871i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3872 struct drm_file *file_priv)
3873{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003874 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003875 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00003876 struct drm_i915_gem_object *obj;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003877 int err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003878
3879 switch (args->madv) {
3880 case I915_MADV_DONTNEED:
3881 case I915_MADV_WILLNEED:
3882 break;
3883 default:
3884 return -EINVAL;
3885 }
3886
Chris Wilson03ac0642016-07-20 13:31:51 +01003887 obj = i915_gem_object_lookup(file_priv, args->handle);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003888 if (!obj)
3889 return -ENOENT;
3890
3891 err = mutex_lock_interruptible(&obj->mm.lock);
3892 if (err)
3893 goto out;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003894
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003895 if (obj->mm.pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003896 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01003897 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003898 if (obj->mm.madv == I915_MADV_WILLNEED) {
3899 GEM_BUG_ON(!obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003900 __i915_gem_object_unpin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003901 obj->mm.quirked = false;
3902 }
3903 if (args->madv == I915_MADV_WILLNEED) {
Chris Wilson2c3a3f42016-11-04 10:30:01 +00003904 GEM_BUG_ON(obj->mm.quirked);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003905 __i915_gem_object_pin_pages(obj);
Chris Wilsonbc0629a2016-11-01 10:03:17 +00003906 obj->mm.quirked = true;
3907 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01003908 }
3909
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003910 if (obj->mm.madv != __I915_MADV_PURGED)
3911 obj->mm.madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003912
Chris Wilson6c085a72012-08-20 11:40:46 +02003913 /* if the object is no longer attached, discard its backing storage */
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003914 if (obj->mm.madv == I915_MADV_DONTNEED && !obj->mm.pages)
Chris Wilson2d7ef392009-09-20 23:13:10 +01003915 i915_gem_object_truncate(obj);
3916
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003917 args->retained = obj->mm.madv != __I915_MADV_PURGED;
Chris Wilson1233e2d2016-10-28 13:58:37 +01003918 mutex_unlock(&obj->mm.lock);
Chris Wilsonbb6baf72009-09-22 14:24:13 +01003919
Chris Wilson1233e2d2016-10-28 13:58:37 +01003920out:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003921 i915_gem_object_put(obj);
Chris Wilson1233e2d2016-10-28 13:58:37 +01003922 return err;
Chris Wilson3ef94da2009-09-14 16:50:29 +01003923}
3924
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003925static void
3926frontbuffer_retire(struct i915_gem_active *active,
3927 struct drm_i915_gem_request *request)
3928{
3929 struct drm_i915_gem_object *obj =
3930 container_of(active, typeof(*obj), frontbuffer_write);
3931
3932 intel_fb_obj_flush(obj, true, ORIGIN_CS);
3933}
3934
Chris Wilson37e680a2012-06-07 15:38:42 +01003935void i915_gem_object_init(struct drm_i915_gem_object *obj,
3936 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01003937{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003938 mutex_init(&obj->mm.lock);
3939
Joonas Lahtinen56cea322016-11-02 12:16:04 +02003940 INIT_LIST_HEAD(&obj->global_link);
Chris Wilson275f0392016-10-24 13:42:14 +01003941 INIT_LIST_HEAD(&obj->userfault_link);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02003942 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07003943 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01003944 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003945
Chris Wilson37e680a2012-06-07 15:38:42 +01003946 obj->ops = ops;
3947
Chris Wilsond07f0e52016-10-28 13:58:44 +01003948 reservation_object_init(&obj->__builtin_resv);
3949 obj->resv = &obj->__builtin_resv;
3950
Chris Wilson50349242016-08-18 17:17:04 +01003951 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson5b8c8ae2016-11-16 19:07:04 +00003952 init_request_active(&obj->frontbuffer_write, frontbuffer_retire);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003953
3954 obj->mm.madv = I915_MADV_WILLNEED;
3955 INIT_RADIX_TREE(&obj->mm.get_page.radix, GFP_KERNEL | __GFP_NOWARN);
3956 mutex_init(&obj->mm.get_page.lock);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003957
Dave Gordonf19ec8c2016-07-04 11:34:37 +01003958 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01003959}
3960
Chris Wilson37e680a2012-06-07 15:38:42 +01003961static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Tvrtko Ursulin3599a912016-11-01 14:44:10 +00003962 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE |
3963 I915_GEM_OBJECT_IS_SHRINKABLE,
Chris Wilson37e680a2012-06-07 15:38:42 +01003964 .get_pages = i915_gem_object_get_pages_gtt,
3965 .put_pages = i915_gem_object_put_pages_gtt,
3966};
3967
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003968/* Note we don't consider signbits :| */
3969#define overflows_type(x, T) \
3970 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
3971
3972struct drm_i915_gem_object *
3973i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00003974{
Ville Syrjäläa26e5232016-10-31 22:37:19 +02003975 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00003976 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07003977 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01003978 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01003979 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00003980
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01003981 /* There is a prevalence of the assumption that we fit the object's
3982 * page count inside a 32bit _signed_ variable. Let's document this and
3983 * catch if we ever need to fix it. In the meantime, if you do spot
3984 * such a local variable, please consider fixing!
3985 */
3986 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
3987 return ERR_PTR(-E2BIG);
3988
3989 if (overflows_type(size, obj->base.size))
3990 return ERR_PTR(-E2BIG);
3991
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003992 obj = i915_gem_object_alloc(dev_priv);
Daniel Vetterc397b902010-04-09 19:05:07 +00003993 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01003994 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00003995
Chris Wilsonfe3db792016-04-25 13:32:13 +01003996 ret = drm_gem_object_init(dev, &obj->base, size);
3997 if (ret)
3998 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00003999
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004000 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
Ville Syrjäläa26e5232016-10-31 22:37:19 +02004001 if (IS_CRESTLINE(dev_priv) || IS_BROADWATER(dev_priv)) {
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004002 /* 965gm cannot relocate objects above 4GiB. */
4003 mask &= ~__GFP_HIGHMEM;
4004 mask |= __GFP_DMA32;
4005 }
4006
Al Viro93c76a32015-12-04 23:45:44 -05004007 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004008 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004009
Chris Wilson37e680a2012-06-07 15:38:42 +01004010 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004011
Daniel Vetterc397b902010-04-09 19:05:07 +00004012 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4013 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4014
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004015 if (HAS_LLC(dev_priv)) {
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004016 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004017 * cache) for about a 10% performance improvement
4018 * compared to uncached. Graphics requests other than
4019 * display scanout are coherent with the CPU in
4020 * accessing this cache. This means in this mode we
4021 * don't need to clflush on the CPU side, and on the
4022 * GPU side we only need to flush internal caches to
4023 * get data visible to the CPU.
4024 *
4025 * However, we maintain the display planes as UC, and so
4026 * need to rebind when first used as such.
4027 */
4028 obj->cache_level = I915_CACHE_LLC;
4029 } else
4030 obj->cache_level = I915_CACHE_NONE;
4031
Daniel Vetterd861e332013-07-24 23:25:03 +02004032 trace_i915_gem_object_create(obj);
4033
Chris Wilson05394f32010-11-08 19:18:58 +00004034 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004035
4036fail:
4037 i915_gem_object_free(obj);
Chris Wilsonfe3db792016-04-25 13:32:13 +01004038 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004039}
4040
Chris Wilson340fbd82014-05-22 09:16:52 +01004041static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4042{
4043 /* If we are the last user of the backing storage (be it shmemfs
4044 * pages or stolen etc), we know that the pages are going to be
4045 * immediately released. In this case, we can then skip copying
4046 * back the contents from the GPU.
4047 */
4048
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004049 if (obj->mm.madv != I915_MADV_WILLNEED)
Chris Wilson340fbd82014-05-22 09:16:52 +01004050 return false;
4051
4052 if (obj->base.filp == NULL)
4053 return true;
4054
4055 /* At first glance, this looks racy, but then again so would be
4056 * userspace racing mmap against close. However, the first external
4057 * reference to the filp can only be obtained through the
4058 * i915_gem_mmap_ioctl() which safeguards us against the user
4059 * acquiring such a reference whilst we are in the middle of
4060 * freeing the object.
4061 */
4062 return atomic_long_read(&obj->base.filp->f_count) == 1;
4063}
4064
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004065static void __i915_gem_free_objects(struct drm_i915_private *i915,
4066 struct llist_node *freed)
Chris Wilsonbe726152010-07-23 23:18:50 +01004067{
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004068 struct drm_i915_gem_object *obj, *on;
Chris Wilsonbe726152010-07-23 23:18:50 +01004069
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004070 mutex_lock(&i915->drm.struct_mutex);
4071 intel_runtime_pm_get(i915);
4072 llist_for_each_entry(obj, freed, freed) {
4073 struct i915_vma *vma, *vn;
Paulo Zanonif65c9162013-11-27 18:20:34 -02004074
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004075 trace_i915_gem_object_destroy(obj);
4076
4077 GEM_BUG_ON(i915_gem_object_is_active(obj));
4078 list_for_each_entry_safe(vma, vn,
4079 &obj->vma_list, obj_link) {
4080 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
4081 GEM_BUG_ON(i915_vma_is_active(vma));
4082 vma->flags &= ~I915_VMA_PIN_MASK;
4083 i915_vma_close(vma);
4084 }
Chris Wilsondb6c2b42016-11-01 11:54:00 +00004085 GEM_BUG_ON(!list_empty(&obj->vma_list));
4086 GEM_BUG_ON(!RB_EMPTY_ROOT(&obj->vma_tree));
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004087
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004088 list_del(&obj->global_link);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004089 }
4090 intel_runtime_pm_put(i915);
4091 mutex_unlock(&i915->drm.struct_mutex);
4092
4093 llist_for_each_entry_safe(obj, on, freed, freed) {
4094 GEM_BUG_ON(obj->bind_count);
4095 GEM_BUG_ON(atomic_read(&obj->frontbuffer_bits));
4096
4097 if (obj->ops->release)
4098 obj->ops->release(obj);
4099
4100 if (WARN_ON(i915_gem_object_has_pinned_pages(obj)))
4101 atomic_set(&obj->mm.pages_pin_count, 0);
Chris Wilson548625e2016-11-01 12:11:34 +00004102 __i915_gem_object_put_pages(obj, I915_MM_NORMAL);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004103 GEM_BUG_ON(obj->mm.pages);
4104
4105 if (obj->base.import_attach)
4106 drm_prime_gem_destroy(&obj->base, NULL);
4107
Chris Wilsond07f0e52016-10-28 13:58:44 +01004108 reservation_object_fini(&obj->__builtin_resv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004109 drm_gem_object_release(&obj->base);
4110 i915_gem_info_remove_obj(i915, obj->base.size);
4111
4112 kfree(obj->bit_17);
4113 i915_gem_object_free(obj);
4114 }
4115}
4116
4117static void i915_gem_flush_free_objects(struct drm_i915_private *i915)
4118{
4119 struct llist_node *freed;
4120
4121 freed = llist_del_all(&i915->mm.free_list);
4122 if (unlikely(freed))
4123 __i915_gem_free_objects(i915, freed);
4124}
4125
4126static void __i915_gem_free_work(struct work_struct *work)
4127{
4128 struct drm_i915_private *i915 =
4129 container_of(work, struct drm_i915_private, mm.free_work);
4130 struct llist_node *freed;
Chris Wilson26e12f82011-03-20 11:20:19 +00004131
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004132 /* All file-owned VMA should have been released by this point through
4133 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4134 * However, the object may also be bound into the global GTT (e.g.
4135 * older GPUs without per-process support, or for direct access through
4136 * the GTT either for the user or for scanout). Those VMA still need to
4137 * unbound now.
4138 */
Chris Wilson1488fc02012-04-24 15:47:31 +01004139
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004140 while ((freed = llist_del_all(&i915->mm.free_list)))
4141 __i915_gem_free_objects(i915, freed);
4142}
4143
4144static void __i915_gem_free_object_rcu(struct rcu_head *head)
4145{
4146 struct drm_i915_gem_object *obj =
4147 container_of(head, typeof(*obj), rcu);
4148 struct drm_i915_private *i915 = to_i915(obj->base.dev);
4149
4150 /* We can't simply use call_rcu() from i915_gem_free_object()
4151 * as we need to block whilst unbinding, and the call_rcu
4152 * task may be called from softirq context. So we take a
4153 * detour through a worker.
4154 */
4155 if (llist_add(&obj->freed, &i915->mm.free_list))
4156 schedule_work(&i915->mm.free_work);
4157}
4158
4159void i915_gem_free_object(struct drm_gem_object *gem_obj)
4160{
4161 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
4162
Chris Wilsonbc0629a2016-11-01 10:03:17 +00004163 if (obj->mm.quirked)
4164 __i915_gem_object_unpin_pages(obj);
4165
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004166 if (discard_backing_storage(obj))
4167 obj->mm.madv = I915_MADV_DONTNEED;
Daniel Vettera071fa02014-06-18 23:28:09 +02004168
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004169 /* Before we free the object, make sure any pure RCU-only
4170 * read-side critical sections are complete, e.g.
4171 * i915_gem_busy_ioctl(). For the corresponding synchronized
4172 * lookup see i915_gem_object_lookup_rcu().
4173 */
4174 call_rcu(&obj->rcu, __i915_gem_free_object_rcu);
Chris Wilsonbe726152010-07-23 23:18:50 +01004175}
4176
Chris Wilsonf8a7fde2016-10-28 13:58:29 +01004177void __i915_gem_object_release_unless_active(struct drm_i915_gem_object *obj)
4178{
4179 lockdep_assert_held(&obj->base.dev->struct_mutex);
4180
4181 GEM_BUG_ON(i915_gem_object_has_active_reference(obj));
4182 if (i915_gem_object_is_active(obj))
4183 i915_gem_object_set_active_reference(obj);
4184 else
4185 i915_gem_object_put(obj);
4186}
4187
Chris Wilson3033aca2016-10-28 13:58:47 +01004188static void assert_kernel_context_is_current(struct drm_i915_private *dev_priv)
4189{
4190 struct intel_engine_cs *engine;
4191 enum intel_engine_id id;
4192
4193 for_each_engine(engine, dev_priv, id)
4194 GEM_BUG_ON(engine->last_context != dev_priv->kernel_context);
4195}
4196
Chris Wilsondcff85c2016-08-05 10:14:11 +01004197int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004198{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004199 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004200 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004201
Chris Wilson54b4f682016-07-21 21:16:19 +01004202 intel_suspend_gt_powersave(dev_priv);
4203
Chris Wilson45c5f202013-10-16 11:50:01 +01004204 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004205
4206 /* We have to flush all the executing contexts to main memory so
4207 * that they can saved in the hibernation image. To ensure the last
4208 * context image is coherent, we have to switch away from it. That
4209 * leaves the dev_priv->kernel_context still active when
4210 * we actually suspend, and its image in memory may not match the GPU
4211 * state. Fortunately, the kernel_context is disposable and we do
4212 * not rely on its state.
4213 */
4214 ret = i915_gem_switch_to_kernel_context(dev_priv);
4215 if (ret)
4216 goto err;
4217
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004218 ret = i915_gem_wait_for_idle(dev_priv,
4219 I915_WAIT_INTERRUPTIBLE |
4220 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004221 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004222 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004223
Chris Wilsonc0336662016-05-06 15:40:21 +01004224 i915_gem_retire_requests(dev_priv);
Chris Wilson28176ef2016-10-28 13:58:56 +01004225 GEM_BUG_ON(dev_priv->gt.active_requests);
Eric Anholt673a3942008-07-30 12:06:12 -07004226
Chris Wilson3033aca2016-10-28 13:58:47 +01004227 assert_kernel_context_is_current(dev_priv);
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004228 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004229 mutex_unlock(&dev->struct_mutex);
4230
Chris Wilson737b1502015-01-26 18:03:03 +02004231 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004232 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4233 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004234 flush_work(&dev_priv->mm.free_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004235
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004236 /* Assert that we sucessfully flushed all the work and
4237 * reset the GPU back to its idle, low power state.
4238 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004239 WARN_ON(dev_priv->gt.awake);
Imre Deak31ab49a2016-11-07 11:20:05 +02004240 WARN_ON(!intel_execlists_idle(dev_priv));
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004241
Imre Deak1c777c52016-10-12 17:46:37 +03004242 /*
4243 * Neither the BIOS, ourselves or any other kernel
4244 * expects the system to be in execlists mode on startup,
4245 * so we need to reset the GPU back to legacy mode. And the only
4246 * known way to disable logical contexts is through a GPU reset.
4247 *
4248 * So in order to leave the system in a known default configuration,
4249 * always reset the GPU upon unload and suspend. Afterwards we then
4250 * clean up the GEM state tracking, flushing off the requests and
4251 * leaving the system in a known idle state.
4252 *
4253 * Note that is of the upmost importance that the GPU is idle and
4254 * all stray writes are flushed *before* we dismantle the backing
4255 * storage for the pinned objects.
4256 *
4257 * However, since we are uncertain that resetting the GPU on older
4258 * machines is a good idea, we don't - just in case it leaves the
4259 * machine in an unusable condition.
4260 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004261 if (HAS_HW_CONTEXTS(dev_priv)) {
Imre Deak1c777c52016-10-12 17:46:37 +03004262 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4263 WARN_ON(reset && reset != -ENODEV);
4264 }
4265
Eric Anholt673a3942008-07-30 12:06:12 -07004266 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004267
4268err:
4269 mutex_unlock(&dev->struct_mutex);
4270 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004271}
4272
Chris Wilson5ab57c72016-07-15 14:56:20 +01004273void i915_gem_resume(struct drm_device *dev)
4274{
4275 struct drm_i915_private *dev_priv = to_i915(dev);
4276
Imre Deak31ab49a2016-11-07 11:20:05 +02004277 WARN_ON(dev_priv->gt.awake);
4278
Chris Wilson5ab57c72016-07-15 14:56:20 +01004279 mutex_lock(&dev->struct_mutex);
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00004280 i915_gem_restore_gtt_mappings(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004281
4282 /* As we didn't flush the kernel context before suspend, we cannot
4283 * guarantee that the context image is complete. So let's just reset
4284 * it and start again.
4285 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004286 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004287
4288 mutex_unlock(&dev->struct_mutex);
4289}
4290
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004291void i915_gem_init_swizzling(struct drm_i915_private *dev_priv)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004292{
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004293 if (INTEL_GEN(dev_priv) < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004294 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4295 return;
4296
4297 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4298 DISP_TILE_SURFACE_SWIZZLING);
4299
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004300 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004301 return;
4302
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004303 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004304 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004305 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004306 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004307 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004308 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004309 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004310 else
4311 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004312}
Daniel Vettere21af882012-02-09 20:53:27 +01004313
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004314static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004315{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004316 I915_WRITE(RING_CTL(base), 0);
4317 I915_WRITE(RING_HEAD(base), 0);
4318 I915_WRITE(RING_TAIL(base), 0);
4319 I915_WRITE(RING_START(base), 0);
4320}
4321
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004322static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004323{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004324 if (IS_I830(dev_priv)) {
4325 init_unused_ring(dev_priv, PRB1_BASE);
4326 init_unused_ring(dev_priv, SRB0_BASE);
4327 init_unused_ring(dev_priv, SRB1_BASE);
4328 init_unused_ring(dev_priv, SRB2_BASE);
4329 init_unused_ring(dev_priv, SRB3_BASE);
4330 } else if (IS_GEN2(dev_priv)) {
4331 init_unused_ring(dev_priv, SRB0_BASE);
4332 init_unused_ring(dev_priv, SRB1_BASE);
4333 } else if (IS_GEN3(dev_priv)) {
4334 init_unused_ring(dev_priv, PRB1_BASE);
4335 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004336 }
4337}
4338
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004339int
4340i915_gem_init_hw(struct drm_device *dev)
4341{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004342 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004343 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304344 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004345 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004346
Chris Wilsonde867c22016-10-25 13:16:02 +01004347 dev_priv->gt.last_init_time = ktime_get();
4348
Chris Wilson5e4f5182015-02-13 14:35:59 +00004349 /* Double layer security blanket, see i915_gem_init() */
4350 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4351
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00004352 if (HAS_EDRAM(dev_priv) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004353 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004354
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004355 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004356 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004357 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004358
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004359 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004360 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004361 u32 temp = I915_READ(GEN7_MSG_CTL);
4362 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4363 I915_WRITE(GEN7_MSG_CTL, temp);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004364 } else if (INTEL_GEN(dev_priv) >= 7) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004365 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4366 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4367 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4368 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004369 }
4370
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004371 i915_gem_init_swizzling(dev_priv);
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004372
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004373 /*
4374 * At least 830 can leave some of the unused rings
4375 * "active" (ie. head != tail) after resume which
4376 * will prevent c3 entry. Makes sure all unused rings
4377 * are totally idle.
4378 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004379 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004380
Dave Gordoned54c1a2016-01-19 19:02:54 +00004381 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004382
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00004383 ret = i915_ppgtt_init_hw(dev_priv);
John Harrison4ad2fd82015-06-18 13:11:20 +01004384 if (ret) {
4385 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4386 goto out;
4387 }
4388
4389 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304390 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004391 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004392 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004393 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004394 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004395
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004396 intel_mocs_init_l3cc_table(dev);
4397
Alex Dai33a732f2015-08-12 15:43:36 +01004398 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004399 ret = intel_guc_setup(dev);
4400 if (ret)
4401 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004402
Chris Wilson5e4f5182015-02-13 14:35:59 +00004403out:
4404 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004405 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004406}
4407
Chris Wilson39df9192016-07-20 13:31:57 +01004408bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4409{
4410 if (INTEL_INFO(dev_priv)->gen < 6)
4411 return false;
4412
4413 /* TODO: make semaphores and Execlists play nicely together */
4414 if (i915.enable_execlists)
4415 return false;
4416
4417 if (value >= 0)
4418 return value;
4419
4420#ifdef CONFIG_INTEL_IOMMU
4421 /* Enable semaphores on SNB when IO remapping is off */
4422 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4423 return false;
4424#endif
4425
4426 return true;
4427}
4428
Chris Wilson1070a422012-04-24 15:47:41 +01004429int i915_gem_init(struct drm_device *dev)
4430{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004431 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004432 int ret;
4433
Chris Wilson1070a422012-04-24 15:47:41 +01004434 mutex_lock(&dev->struct_mutex);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004435
Oscar Mateoa83014d2014-07-24 17:04:21 +01004436 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004437 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004438 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004439 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004440 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004441 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004442 }
4443
Chris Wilson5e4f5182015-02-13 14:35:59 +00004444 /* This is just a security blanket to placate dragons.
4445 * On some systems, we very sporadically observe that the first TLBs
4446 * used by the CS may be stale, despite us poking the TLB reset. If
4447 * we hold the forcewake during initialisation these problems
4448 * just magically go away.
4449 */
4450 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4451
Chris Wilson72778cb2016-05-19 16:17:16 +01004452 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004453
4454 ret = i915_gem_init_ggtt(dev_priv);
4455 if (ret)
4456 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004457
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004458 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004459 if (ret)
4460 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004461
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004462 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004463 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004464 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004465
4466 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004467 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004468 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004469 * wedged. But we only want to do this where the GPU is angry,
4470 * for all other failure, such as an allocation failure, bail.
4471 */
4472 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004473 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004474 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004475 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004476
4477out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004478 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004479 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004480
Chris Wilson60990322014-04-09 09:19:42 +01004481 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004482}
4483
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004484void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004485i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004486{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004487 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004488 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304489 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004490
Akash Goel3b3f1652016-10-13 22:44:48 +05304491 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004492 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004493}
4494
Eric Anholt673a3942008-07-30 12:06:12 -07004495void
Imre Deak40ae4e12016-03-16 14:54:03 +02004496i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4497{
Chris Wilson49ef5292016-08-18 17:17:00 +01004498 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004499
4500 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4501 !IS_CHERRYVIEW(dev_priv))
4502 dev_priv->num_fence_regs = 32;
4503 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4504 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4505 dev_priv->num_fence_regs = 16;
4506 else
4507 dev_priv->num_fence_regs = 8;
4508
Chris Wilsonc0336662016-05-06 15:40:21 +01004509 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004510 dev_priv->num_fence_regs =
4511 I915_READ(vgtif_reg(avail_rs.fence_num));
4512
4513 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004514 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4515 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4516
4517 fence->i915 = dev_priv;
4518 fence->id = i;
4519 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4520 }
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004521 i915_gem_restore_fences(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004522
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00004523 i915_gem_detect_bit_6_swizzle(dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02004524}
4525
Chris Wilson73cb9702016-10-28 13:58:46 +01004526int
Imre Deakd64aa092016-01-19 15:26:29 +02004527i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004528{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004529 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004530 int err = -ENOMEM;
Chris Wilson42dcedd2012-11-15 11:32:30 +00004531
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004532 dev_priv->objects = KMEM_CACHE(drm_i915_gem_object, SLAB_HWCACHE_ALIGN);
4533 if (!dev_priv->objects)
Chris Wilson73cb9702016-10-28 13:58:46 +01004534 goto err_out;
Chris Wilson73cb9702016-10-28 13:58:46 +01004535
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004536 dev_priv->vmas = KMEM_CACHE(i915_vma, SLAB_HWCACHE_ALIGN);
4537 if (!dev_priv->vmas)
Chris Wilson73cb9702016-10-28 13:58:46 +01004538 goto err_objects;
Chris Wilson73cb9702016-10-28 13:58:46 +01004539
Tvrtko Ursulina9335682016-11-02 15:14:59 +00004540 dev_priv->requests = KMEM_CACHE(drm_i915_gem_request,
4541 SLAB_HWCACHE_ALIGN |
4542 SLAB_RECLAIM_ACCOUNT |
4543 SLAB_DESTROY_BY_RCU);
4544 if (!dev_priv->requests)
Chris Wilson73cb9702016-10-28 13:58:46 +01004545 goto err_vmas;
Chris Wilson73cb9702016-10-28 13:58:46 +01004546
Chris Wilson52e54202016-11-14 20:41:02 +00004547 dev_priv->dependencies = KMEM_CACHE(i915_dependency,
4548 SLAB_HWCACHE_ALIGN |
4549 SLAB_RECLAIM_ACCOUNT);
4550 if (!dev_priv->dependencies)
4551 goto err_requests;
4552
Chris Wilson73cb9702016-10-28 13:58:46 +01004553 mutex_lock(&dev_priv->drm.struct_mutex);
4554 INIT_LIST_HEAD(&dev_priv->gt.timelines);
Chris Wilsonbb894852016-11-14 20:40:57 +00004555 err = i915_gem_timeline_init__global(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +01004556 mutex_unlock(&dev_priv->drm.struct_mutex);
4557 if (err)
Chris Wilson52e54202016-11-14 20:41:02 +00004558 goto err_dependencies;
Eric Anholt673a3942008-07-30 12:06:12 -07004559
Ben Widawskya33afea2013-09-17 21:12:45 -07004560 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004561 INIT_WORK(&dev_priv->mm.free_work, __i915_gem_free_work);
4562 init_llist_head(&dev_priv->mm.free_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004563 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4564 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004565 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004566 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004567 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004568 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004569 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004570 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004571 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004572 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004573
Chris Wilson72bfa192010-12-19 11:42:05 +00004574 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4575
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004576 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004577
Chris Wilsonce453d82011-02-21 14:43:56 +00004578 dev_priv->mm.interruptible = true;
4579
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004580 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4581
Chris Wilsonb5add952016-08-04 16:32:36 +01004582 spin_lock_init(&dev_priv->fb_tracking.lock);
Chris Wilson73cb9702016-10-28 13:58:46 +01004583
4584 return 0;
4585
Chris Wilson52e54202016-11-14 20:41:02 +00004586err_dependencies:
4587 kmem_cache_destroy(dev_priv->dependencies);
Chris Wilson73cb9702016-10-28 13:58:46 +01004588err_requests:
4589 kmem_cache_destroy(dev_priv->requests);
4590err_vmas:
4591 kmem_cache_destroy(dev_priv->vmas);
4592err_objects:
4593 kmem_cache_destroy(dev_priv->objects);
4594err_out:
4595 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07004596}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004597
Imre Deakd64aa092016-01-19 15:26:29 +02004598void i915_gem_load_cleanup(struct drm_device *dev)
4599{
4600 struct drm_i915_private *dev_priv = to_i915(dev);
4601
Chris Wilson7d5d59e2016-11-01 08:48:41 +00004602 WARN_ON(!llist_empty(&dev_priv->mm.free_list));
4603
Matthew Auldea84aa72016-11-17 21:04:11 +00004604 mutex_lock(&dev_priv->drm.struct_mutex);
4605 i915_gem_timeline_fini(&dev_priv->gt.global_timeline);
4606 WARN_ON(!list_empty(&dev_priv->gt.timelines));
4607 mutex_unlock(&dev_priv->drm.struct_mutex);
4608
Chris Wilson52e54202016-11-14 20:41:02 +00004609 kmem_cache_destroy(dev_priv->dependencies);
Imre Deakd64aa092016-01-19 15:26:29 +02004610 kmem_cache_destroy(dev_priv->requests);
4611 kmem_cache_destroy(dev_priv->vmas);
4612 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004613
4614 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4615 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004616}
4617
Chris Wilson6a800ea2016-09-21 14:51:07 +01004618int i915_gem_freeze(struct drm_i915_private *dev_priv)
4619{
4620 intel_runtime_pm_get(dev_priv);
4621
4622 mutex_lock(&dev_priv->drm.struct_mutex);
4623 i915_gem_shrink_all(dev_priv);
4624 mutex_unlock(&dev_priv->drm.struct_mutex);
4625
4626 intel_runtime_pm_put(dev_priv);
4627
4628 return 0;
4629}
4630
Chris Wilson461fb992016-05-14 07:26:33 +01004631int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4632{
4633 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004634 struct list_head *phases[] = {
4635 &dev_priv->mm.unbound_list,
4636 &dev_priv->mm.bound_list,
4637 NULL
4638 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004639
4640 /* Called just before we write the hibernation image.
4641 *
4642 * We need to update the domain tracking to reflect that the CPU
4643 * will be accessing all the pages to create and restore from the
4644 * hibernation, and so upon restoration those pages will be in the
4645 * CPU domain.
4646 *
4647 * To make sure the hibernation image contains the latest state,
4648 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004649 *
4650 * To try and reduce the hibernation image, we manually shrink
4651 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004652 */
4653
Chris Wilson6a800ea2016-09-21 14:51:07 +01004654 mutex_lock(&dev_priv->drm.struct_mutex);
4655 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004656
Chris Wilson7aab2d52016-09-09 20:02:18 +01004657 for (p = phases; *p; p++) {
Joonas Lahtinen56cea322016-11-02 12:16:04 +02004658 list_for_each_entry(obj, *p, global_link) {
Chris Wilson7aab2d52016-09-09 20:02:18 +01004659 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4660 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4661 }
Chris Wilson461fb992016-05-14 07:26:33 +01004662 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004663 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004664
4665 return 0;
4666}
4667
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004668void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004669{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004670 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004671 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004672
4673 /* Clean up our request list when the client is going away, so that
4674 * later retire_requests won't dereference our soon-to-be-gone
4675 * file_priv.
4676 */
Chris Wilson1c255952010-09-26 11:03:27 +01004677 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004678 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004679 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004680 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004681
Chris Wilson2e1b8732015-04-27 13:41:22 +01004682 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004683 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004684 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004685 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004686 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004687}
4688
4689int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4690{
4691 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004692 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004693
Chris Wilsonc4c29d72016-11-09 10:45:07 +00004694 DRM_DEBUG("\n");
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004695
4696 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4697 if (!file_priv)
4698 return -ENOMEM;
4699
4700 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004701 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004702 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004703 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004704
4705 spin_lock_init(&file_priv->mm.lock);
4706 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004707
Chris Wilsonc80ff162016-07-27 09:07:27 +01004708 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004709
Ben Widawskye422b882013-12-06 14:10:58 -08004710 ret = i915_gem_context_open(dev, file);
4711 if (ret)
4712 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004713
Ben Widawskye422b882013-12-06 14:10:58 -08004714 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004715}
4716
Daniel Vetterb680c372014-09-19 18:27:27 +02004717/**
4718 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004719 * @old: current GEM buffer for the frontbuffer slots
4720 * @new: new GEM buffer for the frontbuffer slots
4721 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004722 *
4723 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4724 * from @old and setting them in @new. Both @old and @new can be NULL.
4725 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004726void i915_gem_track_fb(struct drm_i915_gem_object *old,
4727 struct drm_i915_gem_object *new,
4728 unsigned frontbuffer_bits)
4729{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004730 /* Control of individual bits within the mask are guarded by
4731 * the owning plane->mutex, i.e. we can never see concurrent
4732 * manipulation of individual bits. But since the bitfield as a whole
4733 * is updated using RMW, we need to use atomics in order to update
4734 * the bits.
4735 */
4736 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4737 sizeof(atomic_t) * BITS_PER_BYTE);
4738
Daniel Vettera071fa02014-06-18 23:28:09 +02004739 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004740 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4741 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004742 }
4743
4744 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004745 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4746 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004747 }
4748}
4749
Dave Gordonea702992015-07-09 19:29:02 +01004750/* Allocate a new GEM object and fill it with the supplied data */
4751struct drm_i915_gem_object *
4752i915_gem_object_create_from_data(struct drm_device *dev,
4753 const void *data, size_t size)
4754{
4755 struct drm_i915_gem_object *obj;
4756 struct sg_table *sg;
4757 size_t bytes;
4758 int ret;
4759
Dave Gordond37cd8a2016-04-22 19:14:32 +01004760 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004761 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004762 return obj;
4763
4764 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4765 if (ret)
4766 goto fail;
4767
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004768 ret = i915_gem_object_pin_pages(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004769 if (ret)
4770 goto fail;
4771
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004772 sg = obj->mm.pages;
Dave Gordonea702992015-07-09 19:29:02 +01004773 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004774 obj->mm.dirty = true; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004775 i915_gem_object_unpin_pages(obj);
4776
4777 if (WARN_ON(bytes != size)) {
4778 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4779 ret = -EFAULT;
4780 goto fail;
4781 }
4782
4783 return obj;
4784
4785fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004786 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004787 return ERR_PTR(ret);
4788}
Chris Wilson96d77632016-10-28 13:58:33 +01004789
4790struct scatterlist *
4791i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
4792 unsigned int n,
4793 unsigned int *offset)
4794{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004795 struct i915_gem_object_page_iter *iter = &obj->mm.get_page;
Chris Wilson96d77632016-10-28 13:58:33 +01004796 struct scatterlist *sg;
4797 unsigned int idx, count;
4798
4799 might_sleep();
4800 GEM_BUG_ON(n >= obj->base.size >> PAGE_SHIFT);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004801 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilson96d77632016-10-28 13:58:33 +01004802
4803 /* As we iterate forward through the sg, we record each entry in a
4804 * radixtree for quick repeated (backwards) lookups. If we have seen
4805 * this index previously, we will have an entry for it.
4806 *
4807 * Initial lookup is O(N), but this is amortized to O(1) for
4808 * sequential page access (where each new request is consecutive
4809 * to the previous one). Repeated lookups are O(lg(obj->base.size)),
4810 * i.e. O(1) with a large constant!
4811 */
4812 if (n < READ_ONCE(iter->sg_idx))
4813 goto lookup;
4814
4815 mutex_lock(&iter->lock);
4816
4817 /* We prefer to reuse the last sg so that repeated lookup of this
4818 * (or the subsequent) sg are fast - comparing against the last
4819 * sg is faster than going through the radixtree.
4820 */
4821
4822 sg = iter->sg_pos;
4823 idx = iter->sg_idx;
4824 count = __sg_page_count(sg);
4825
4826 while (idx + count <= n) {
4827 unsigned long exception, i;
4828 int ret;
4829
4830 /* If we cannot allocate and insert this entry, or the
4831 * individual pages from this range, cancel updating the
4832 * sg_idx so that on this lookup we are forced to linearly
4833 * scan onwards, but on future lookups we will try the
4834 * insertion again (in which case we need to be careful of
4835 * the error return reporting that we have already inserted
4836 * this index).
4837 */
4838 ret = radix_tree_insert(&iter->radix, idx, sg);
4839 if (ret && ret != -EEXIST)
4840 goto scan;
4841
4842 exception =
4843 RADIX_TREE_EXCEPTIONAL_ENTRY |
4844 idx << RADIX_TREE_EXCEPTIONAL_SHIFT;
4845 for (i = 1; i < count; i++) {
4846 ret = radix_tree_insert(&iter->radix, idx + i,
4847 (void *)exception);
4848 if (ret && ret != -EEXIST)
4849 goto scan;
4850 }
4851
4852 idx += count;
4853 sg = ____sg_next(sg);
4854 count = __sg_page_count(sg);
4855 }
4856
4857scan:
4858 iter->sg_pos = sg;
4859 iter->sg_idx = idx;
4860
4861 mutex_unlock(&iter->lock);
4862
4863 if (unlikely(n < idx)) /* insertion completed by another thread */
4864 goto lookup;
4865
4866 /* In case we failed to insert the entry into the radixtree, we need
4867 * to look beyond the current sg.
4868 */
4869 while (idx + count <= n) {
4870 idx += count;
4871 sg = ____sg_next(sg);
4872 count = __sg_page_count(sg);
4873 }
4874
4875 *offset = n - idx;
4876 return sg;
4877
4878lookup:
4879 rcu_read_lock();
4880
4881 sg = radix_tree_lookup(&iter->radix, n);
4882 GEM_BUG_ON(!sg);
4883
4884 /* If this index is in the middle of multi-page sg entry,
4885 * the radixtree will contain an exceptional entry that points
4886 * to the start of that range. We will return the pointer to
4887 * the base page and the offset of this page within the
4888 * sg entry's range.
4889 */
4890 *offset = 0;
4891 if (unlikely(radix_tree_exception(sg))) {
4892 unsigned long base =
4893 (unsigned long)sg >> RADIX_TREE_EXCEPTIONAL_SHIFT;
4894
4895 sg = radix_tree_lookup(&iter->radix, base);
4896 GEM_BUG_ON(!sg);
4897
4898 *offset = n - base;
4899 }
4900
4901 rcu_read_unlock();
4902
4903 return sg;
4904}
4905
4906struct page *
4907i915_gem_object_get_page(struct drm_i915_gem_object *obj, unsigned int n)
4908{
4909 struct scatterlist *sg;
4910 unsigned int offset;
4911
4912 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
4913
4914 sg = i915_gem_object_get_sg(obj, n, &offset);
4915 return nth_page(sg_page(sg), offset);
4916}
4917
4918/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4919struct page *
4920i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
4921 unsigned int n)
4922{
4923 struct page *page;
4924
4925 page = i915_gem_object_get_page(obj, n);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01004926 if (!obj->mm.dirty)
Chris Wilson96d77632016-10-28 13:58:33 +01004927 set_page_dirty(page);
4928
4929 return page;
4930}
4931
4932dma_addr_t
4933i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
4934 unsigned long n)
4935{
4936 struct scatterlist *sg;
4937 unsigned int offset;
4938
4939 sg = i915_gem_object_get_sg(obj, n, &offset);
4940 return sg_dma_address(sg) + (offset << PAGE_SHIFT);
4941}