blob: 63bf51b117a94464c7bf7950de23012a4727df45 [file] [log] [blame]
Eric Anholt673a3942008-07-30 12:06:12 -07001/*
Daniel Vetterbe6a0372015-03-18 10:46:04 +01002 * Copyright © 2008-2015 Intel Corporation
Eric Anholt673a3942008-07-30 12:06:12 -07003 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 *
26 */
27
David Howells760285e2012-10-02 18:01:07 +010028#include <drm/drmP.h>
David Herrmann0de23972013-07-24 21:07:52 +020029#include <drm/drm_vma_manager.h>
David Howells760285e2012-10-02 18:01:07 +010030#include <drm/i915_drm.h>
Eric Anholt673a3942008-07-30 12:06:12 -070031#include "i915_drv.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010032#include "i915_gem_dmabuf.h"
Yu Zhangeb822892015-02-10 19:05:49 +080033#include "i915_vgpu.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010034#include "i915_trace.h"
Jesse Barnes652c3932009-08-17 13:31:43 -070035#include "intel_drv.h"
Chris Wilson5d723d72016-08-04 16:32:35 +010036#include "intel_frontbuffer.h"
Peter Antoine0ccdacf2016-04-13 15:03:25 +010037#include "intel_mocs.h"
Chris Wilsonc13d87e2016-07-20 09:21:15 +010038#include <linux/reservation.h>
Hugh Dickins5949eac2011-06-27 16:18:18 -070039#include <linux/shmem_fs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Eric Anholt673a3942008-07-30 12:06:12 -070041#include <linux/swap.h>
Jesse Barnes79e53942008-11-07 14:24:08 -080042#include <linux/pci.h>
Daniel Vetter1286ff72012-05-10 15:25:09 +020043#include <linux/dma-buf.h>
Eric Anholt673a3942008-07-30 12:06:12 -070044
Chris Wilson05394f32010-11-08 19:18:58 +000045static void i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj);
Daniel Vettere62b59e2015-01-21 14:53:48 +010046static void i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj);
Chris Wilson61050802012-04-17 15:31:31 +010047
Chris Wilsonc76ce032013-08-08 14:41:03 +010048static bool cpu_cache_is_coherent(struct drm_device *dev,
49 enum i915_cache_level level)
50{
51 return HAS_LLC(dev) || level != I915_CACHE_NONE;
52}
53
Chris Wilson2c225692013-08-09 12:26:45 +010054static bool cpu_write_needs_clflush(struct drm_i915_gem_object *obj)
55{
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +053056 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
57 return false;
58
Chris Wilson2c225692013-08-09 12:26:45 +010059 if (!cpu_cache_is_coherent(obj->base.dev, obj->cache_level))
60 return true;
61
62 return obj->pin_display;
63}
64
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +053065static int
66insert_mappable_node(struct drm_i915_private *i915,
67 struct drm_mm_node *node, u32 size)
68{
69 memset(node, 0, sizeof(*node));
70 return drm_mm_insert_node_in_range_generic(&i915->ggtt.base.mm, node,
71 size, 0, 0, 0,
72 i915->ggtt.mappable_end,
73 DRM_MM_SEARCH_DEFAULT,
74 DRM_MM_CREATE_DEFAULT);
75}
76
77static void
78remove_mappable_node(struct drm_mm_node *node)
79{
80 drm_mm_remove_node(node);
81}
82
Chris Wilson73aa8082010-09-30 11:46:12 +010083/* some bookkeeping */
84static void i915_gem_info_add_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010085 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010086{
Daniel Vetterc20e8352013-07-24 22:40:23 +020087 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010088 dev_priv->mm.object_count++;
89 dev_priv->mm.object_memory += size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020090 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010091}
92
93static void i915_gem_info_remove_obj(struct drm_i915_private *dev_priv,
Chris Wilson3ef7f222016-10-18 13:02:48 +010094 u64 size)
Chris Wilson73aa8082010-09-30 11:46:12 +010095{
Daniel Vetterc20e8352013-07-24 22:40:23 +020096 spin_lock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +010097 dev_priv->mm.object_count--;
98 dev_priv->mm.object_memory -= size;
Daniel Vetterc20e8352013-07-24 22:40:23 +020099 spin_unlock(&dev_priv->mm.object_stat_lock);
Chris Wilson73aa8082010-09-30 11:46:12 +0100100}
101
Chris Wilson21dd3732011-01-26 15:55:56 +0000102static int
Daniel Vetter33196de2012-11-14 17:14:05 +0100103i915_gem_wait_for_error(struct i915_gpu_error *error)
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100104{
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100105 int ret;
106
Chris Wilsond98c52c2016-04-13 17:35:05 +0100107 if (!i915_reset_in_progress(error))
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100108 return 0;
109
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200110 /*
111 * Only wait 10 seconds for the gpu reset to complete to avoid hanging
112 * userspace. If it takes that long something really bad is going on and
113 * we should simply try to bail out and fail as gracefully as possible.
114 */
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100115 ret = wait_event_interruptible_timeout(error->reset_queue,
Chris Wilsond98c52c2016-04-13 17:35:05 +0100116 !i915_reset_in_progress(error),
Daniel Vetter1f83fee2012-11-15 17:17:22 +0100117 10*HZ);
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200118 if (ret == 0) {
119 DRM_ERROR("Timed out waiting for the gpu reset to complete\n");
120 return -EIO;
121 } else if (ret < 0) {
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100122 return ret;
Chris Wilsond98c52c2016-04-13 17:35:05 +0100123 } else {
124 return 0;
Daniel Vetter0a6759c2012-07-04 22:18:41 +0200125 }
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100126}
127
Chris Wilson54cf91d2010-11-25 18:00:26 +0000128int i915_mutex_lock_interruptible(struct drm_device *dev)
Chris Wilson76c1dec2010-09-25 11:22:51 +0100129{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100130 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100131 int ret;
132
Daniel Vetter33196de2012-11-14 17:14:05 +0100133 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
Chris Wilson76c1dec2010-09-25 11:22:51 +0100134 if (ret)
135 return ret;
136
137 ret = mutex_lock_interruptible(&dev->struct_mutex);
138 if (ret)
139 return ret;
140
Chris Wilson76c1dec2010-09-25 11:22:51 +0100141 return 0;
142}
Chris Wilson30dbf0c2010-09-25 10:19:17 +0100143
Eric Anholt673a3942008-07-30 12:06:12 -0700144int
Eric Anholt5a125c32008-10-22 21:40:13 -0700145i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +0000146 struct drm_file *file)
Eric Anholt5a125c32008-10-22 21:40:13 -0700147{
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300148 struct drm_i915_private *dev_priv = to_i915(dev);
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200149 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300150 struct drm_i915_gem_get_aperture *args = data;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100151 struct i915_vma *vma;
Chris Wilson6299f992010-11-24 12:23:44 +0000152 size_t pinned;
Eric Anholt5a125c32008-10-22 21:40:13 -0700153
Chris Wilson6299f992010-11-24 12:23:44 +0000154 pinned = 0;
Chris Wilson73aa8082010-09-30 11:46:12 +0100155 mutex_lock(&dev->struct_mutex);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000156 list_for_each_entry(vma, &ggtt->base.active_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100157 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100158 pinned += vma->node.size;
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000159 list_for_each_entry(vma, &ggtt->base.inactive_list, vm_link)
Chris Wilson20dfbde2016-08-04 16:32:30 +0100160 if (i915_vma_is_pinned(vma))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100161 pinned += vma->node.size;
Chris Wilson73aa8082010-09-30 11:46:12 +0100162 mutex_unlock(&dev->struct_mutex);
Eric Anholt5a125c32008-10-22 21:40:13 -0700163
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300164 args->aper_size = ggtt->base.total;
Akshay Joshi0206e352011-08-16 15:34:10 -0400165 args->aper_available_size = args->aper_size - pinned;
Chris Wilson6299f992010-11-24 12:23:44 +0000166
Eric Anholt5a125c32008-10-22 21:40:13 -0700167 return 0;
168}
169
Chris Wilson6a2c4232014-11-04 04:51:40 -0800170static int
171i915_gem_object_get_pages_phys(struct drm_i915_gem_object *obj)
Chris Wilson00731152014-05-21 12:42:56 +0100172{
Al Viro93c76a32015-12-04 23:45:44 -0500173 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800174 char *vaddr = obj->phys_handle->vaddr;
175 struct sg_table *st;
176 struct scatterlist *sg;
177 int i;
Chris Wilson00731152014-05-21 12:42:56 +0100178
Chris Wilson6a2c4232014-11-04 04:51:40 -0800179 if (WARN_ON(i915_gem_object_needs_bit17_swizzle(obj)))
180 return -EINVAL;
Chris Wilson00731152014-05-21 12:42:56 +0100181
Chris Wilson6a2c4232014-11-04 04:51:40 -0800182 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
183 struct page *page;
184 char *src;
185
186 page = shmem_read_mapping_page(mapping, i);
187 if (IS_ERR(page))
188 return PTR_ERR(page);
189
190 src = kmap_atomic(page);
191 memcpy(vaddr, src, PAGE_SIZE);
192 drm_clflush_virt_range(vaddr, PAGE_SIZE);
193 kunmap_atomic(src);
194
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300195 put_page(page);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800196 vaddr += PAGE_SIZE;
197 }
198
Chris Wilsonc0336662016-05-06 15:40:21 +0100199 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson6a2c4232014-11-04 04:51:40 -0800200
201 st = kmalloc(sizeof(*st), GFP_KERNEL);
202 if (st == NULL)
203 return -ENOMEM;
204
205 if (sg_alloc_table(st, 1, GFP_KERNEL)) {
206 kfree(st);
207 return -ENOMEM;
208 }
209
210 sg = st->sgl;
211 sg->offset = 0;
212 sg->length = obj->base.size;
213
214 sg_dma_address(sg) = obj->phys_handle->busaddr;
215 sg_dma_len(sg) = obj->base.size;
216
217 obj->pages = st;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800218 return 0;
219}
220
221static void
222i915_gem_object_put_pages_phys(struct drm_i915_gem_object *obj)
223{
224 int ret;
225
226 BUG_ON(obj->madv == __I915_MADV_PURGED);
227
228 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +0100229 if (WARN_ON(ret)) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800230 /* In the event of a disaster, abandon all caches and
231 * hope for the best.
232 */
Chris Wilson6a2c4232014-11-04 04:51:40 -0800233 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
234 }
235
236 if (obj->madv == I915_MADV_DONTNEED)
237 obj->dirty = 0;
238
239 if (obj->dirty) {
Al Viro93c76a32015-12-04 23:45:44 -0500240 struct address_space *mapping = obj->base.filp->f_mapping;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800241 char *vaddr = obj->phys_handle->vaddr;
Chris Wilson00731152014-05-21 12:42:56 +0100242 int i;
243
244 for (i = 0; i < obj->base.size / PAGE_SIZE; i++) {
Chris Wilson6a2c4232014-11-04 04:51:40 -0800245 struct page *page;
246 char *dst;
Chris Wilson00731152014-05-21 12:42:56 +0100247
Chris Wilson6a2c4232014-11-04 04:51:40 -0800248 page = shmem_read_mapping_page(mapping, i);
249 if (IS_ERR(page))
250 continue;
251
252 dst = kmap_atomic(page);
253 drm_clflush_virt_range(vaddr, PAGE_SIZE);
254 memcpy(dst, vaddr, PAGE_SIZE);
255 kunmap_atomic(dst);
256
257 set_page_dirty(page);
258 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson00731152014-05-21 12:42:56 +0100259 mark_page_accessed(page);
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +0300260 put_page(page);
Chris Wilson00731152014-05-21 12:42:56 +0100261 vaddr += PAGE_SIZE;
262 }
Chris Wilson6a2c4232014-11-04 04:51:40 -0800263 obj->dirty = 0;
Chris Wilson00731152014-05-21 12:42:56 +0100264 }
265
Chris Wilson6a2c4232014-11-04 04:51:40 -0800266 sg_free_table(obj->pages);
267 kfree(obj->pages);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800268}
269
270static void
271i915_gem_object_release_phys(struct drm_i915_gem_object *obj)
272{
273 drm_pci_free(obj->base.dev, obj->phys_handle);
274}
275
276static const struct drm_i915_gem_object_ops i915_gem_phys_ops = {
277 .get_pages = i915_gem_object_get_pages_phys,
278 .put_pages = i915_gem_object_put_pages_phys,
279 .release = i915_gem_object_release_phys,
280};
281
Chris Wilson35a96112016-08-14 18:44:40 +0100282int i915_gem_object_unbind(struct drm_i915_gem_object *obj)
Chris Wilsonaa653a62016-08-04 07:52:27 +0100283{
284 struct i915_vma *vma;
285 LIST_HEAD(still_in_list);
Chris Wilson02bef8f2016-08-14 18:44:41 +0100286 int ret;
Chris Wilsonaa653a62016-08-04 07:52:27 +0100287
Chris Wilson02bef8f2016-08-14 18:44:41 +0100288 lockdep_assert_held(&obj->base.dev->struct_mutex);
289
290 /* Closed vma are removed from the obj->vma_list - but they may
291 * still have an active binding on the object. To remove those we
292 * must wait for all rendering to complete to the object (as unbinding
293 * must anyway), and retire the requests.
Chris Wilsonaa653a62016-08-04 07:52:27 +0100294 */
Chris Wilson02bef8f2016-08-14 18:44:41 +0100295 ret = i915_gem_object_wait_rendering(obj, false);
296 if (ret)
297 return ret;
298
299 i915_gem_retire_requests(to_i915(obj->base.dev));
300
Chris Wilsonaa653a62016-08-04 07:52:27 +0100301 while ((vma = list_first_entry_or_null(&obj->vma_list,
302 struct i915_vma,
303 obj_link))) {
304 list_move_tail(&vma->obj_link, &still_in_list);
305 ret = i915_vma_unbind(vma);
306 if (ret)
307 break;
308 }
309 list_splice(&still_in_list, &obj->vma_list);
310
311 return ret;
312}
313
Chris Wilson00e60f22016-08-04 16:32:40 +0100314/**
315 * Ensures that all rendering to the object has completed and the object is
316 * safe to unbind from the GTT or access from the CPU.
317 * @obj: i915 gem object
318 * @readonly: waiting for just read access or read-write access
319 */
320int
321i915_gem_object_wait_rendering(struct drm_i915_gem_object *obj,
322 bool readonly)
323{
324 struct reservation_object *resv;
325 struct i915_gem_active *active;
326 unsigned long active_mask;
327 int idx;
328
329 lockdep_assert_held(&obj->base.dev->struct_mutex);
330
331 if (!readonly) {
332 active = obj->last_read;
333 active_mask = i915_gem_object_get_active(obj);
334 } else {
335 active_mask = 1;
336 active = &obj->last_write;
337 }
338
339 for_each_active(active_mask, idx) {
340 int ret;
341
342 ret = i915_gem_active_wait(&active[idx],
343 &obj->base.dev->struct_mutex);
344 if (ret)
345 return ret;
346 }
347
348 resv = i915_gem_object_get_dmabuf_resv(obj);
349 if (resv) {
350 long err;
351
352 err = reservation_object_wait_timeout_rcu(resv, !readonly, true,
353 MAX_SCHEDULE_TIMEOUT);
354 if (err < 0)
355 return err;
356 }
357
358 return 0;
359}
360
Chris Wilsonb8f90962016-08-05 10:14:07 +0100361/* A nonblocking variant of the above wait. Must be called prior to
362 * acquiring the mutex for the object, as the object state may change
363 * during this call. A reference must be held by the caller for the object.
Chris Wilson00e60f22016-08-04 16:32:40 +0100364 */
365static __must_check int
Chris Wilsonb8f90962016-08-05 10:14:07 +0100366__unsafe_wait_rendering(struct drm_i915_gem_object *obj,
367 struct intel_rps_client *rps,
368 bool readonly)
Chris Wilson00e60f22016-08-04 16:32:40 +0100369{
Chris Wilson00e60f22016-08-04 16:32:40 +0100370 struct i915_gem_active *active;
371 unsigned long active_mask;
Chris Wilsonb8f90962016-08-05 10:14:07 +0100372 int idx;
Chris Wilson00e60f22016-08-04 16:32:40 +0100373
Chris Wilsonb8f90962016-08-05 10:14:07 +0100374 active_mask = __I915_BO_ACTIVE(obj);
Chris Wilson00e60f22016-08-04 16:32:40 +0100375 if (!active_mask)
376 return 0;
377
378 if (!readonly) {
379 active = obj->last_read;
380 } else {
381 active_mask = 1;
382 active = &obj->last_write;
383 }
384
Chris Wilsonb8f90962016-08-05 10:14:07 +0100385 for_each_active(active_mask, idx) {
386 int ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100387
Chris Wilsonb8f90962016-08-05 10:14:07 +0100388 ret = i915_gem_active_wait_unlocked(&active[idx],
Chris Wilsonea746f32016-09-09 14:11:49 +0100389 I915_WAIT_INTERRUPTIBLE,
390 NULL, rps);
Chris Wilsonb8f90962016-08-05 10:14:07 +0100391 if (ret)
392 return ret;
Chris Wilson00e60f22016-08-04 16:32:40 +0100393 }
394
Chris Wilsonb8f90962016-08-05 10:14:07 +0100395 return 0;
Chris Wilson00e60f22016-08-04 16:32:40 +0100396}
397
398static struct intel_rps_client *to_rps_client(struct drm_file *file)
399{
400 struct drm_i915_file_private *fpriv = file->driver_priv;
401
402 return &fpriv->rps;
403}
404
Chris Wilson00731152014-05-21 12:42:56 +0100405int
406i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
407 int align)
408{
409 drm_dma_handle_t *phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800410 int ret;
Chris Wilson00731152014-05-21 12:42:56 +0100411
412 if (obj->phys_handle) {
413 if ((unsigned long)obj->phys_handle->vaddr & (align -1))
414 return -EBUSY;
415
416 return 0;
417 }
418
419 if (obj->madv != I915_MADV_WILLNEED)
420 return -EFAULT;
421
422 if (obj->base.filp == NULL)
423 return -EINVAL;
424
Chris Wilson4717ca92016-08-04 07:52:28 +0100425 ret = i915_gem_object_unbind(obj);
426 if (ret)
427 return ret;
428
429 ret = i915_gem_object_put_pages(obj);
Chris Wilson6a2c4232014-11-04 04:51:40 -0800430 if (ret)
431 return ret;
432
Chris Wilson00731152014-05-21 12:42:56 +0100433 /* create a new object */
434 phys = drm_pci_alloc(obj->base.dev, obj->base.size, align);
435 if (!phys)
436 return -ENOMEM;
437
Chris Wilson00731152014-05-21 12:42:56 +0100438 obj->phys_handle = phys;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800439 obj->ops = &i915_gem_phys_ops;
440
441 return i915_gem_object_get_pages(obj);
Chris Wilson00731152014-05-21 12:42:56 +0100442}
443
444static int
445i915_gem_phys_pwrite(struct drm_i915_gem_object *obj,
446 struct drm_i915_gem_pwrite *args,
447 struct drm_file *file_priv)
448{
449 struct drm_device *dev = obj->base.dev;
450 void *vaddr = obj->phys_handle->vaddr + args->offset;
Gustavo Padovan3ed605b2016-04-26 12:32:27 -0300451 char __user *user_data = u64_to_user_ptr(args->data_ptr);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200452 int ret = 0;
Chris Wilson6a2c4232014-11-04 04:51:40 -0800453
454 /* We manually control the domain here and pretend that it
455 * remains coherent i.e. in the GTT domain, like shmem_pwrite.
456 */
457 ret = i915_gem_object_wait_rendering(obj, false);
458 if (ret)
459 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100460
Rodrigo Vivi77a0d1c2015-06-18 11:43:24 -0700461 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Chris Wilson00731152014-05-21 12:42:56 +0100462 if (__copy_from_user_inatomic_nocache(vaddr, user_data, args->size)) {
463 unsigned long unwritten;
464
465 /* The physical object once assigned is fixed for the lifetime
466 * of the obj, so we can safely drop the lock and continue
467 * to access vaddr.
468 */
469 mutex_unlock(&dev->struct_mutex);
470 unwritten = copy_from_user(vaddr, user_data, args->size);
471 mutex_lock(&dev->struct_mutex);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200472 if (unwritten) {
473 ret = -EFAULT;
474 goto out;
475 }
Chris Wilson00731152014-05-21 12:42:56 +0100476 }
477
Chris Wilson6a2c4232014-11-04 04:51:40 -0800478 drm_clflush_virt_range(vaddr, args->size);
Chris Wilsonc0336662016-05-06 15:40:21 +0100479 i915_gem_chipset_flush(to_i915(dev));
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200480
481out:
Rodrigo Vivide152b62015-07-07 16:28:51 -0700482 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Paulo Zanoni063e4e62015-02-13 17:23:45 -0200483 return ret;
Chris Wilson00731152014-05-21 12:42:56 +0100484}
485
Chris Wilson42dcedd2012-11-15 11:32:30 +0000486void *i915_gem_object_alloc(struct drm_device *dev)
487{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100489 return kmem_cache_zalloc(dev_priv->objects, GFP_KERNEL);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000490}
491
492void i915_gem_object_free(struct drm_i915_gem_object *obj)
493{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100494 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonefab6d82015-04-07 16:20:57 +0100495 kmem_cache_free(dev_priv->objects, obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +0000496}
497
Dave Airlieff72145b2011-02-07 12:16:14 +1000498static int
499i915_gem_create(struct drm_file *file,
500 struct drm_device *dev,
501 uint64_t size,
502 uint32_t *handle_p)
Eric Anholt673a3942008-07-30 12:06:12 -0700503{
Chris Wilson05394f32010-11-08 19:18:58 +0000504 struct drm_i915_gem_object *obj;
Pekka Paalanena1a2d1d2009-08-23 12:40:55 +0300505 int ret;
506 u32 handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700507
Dave Airlieff72145b2011-02-07 12:16:14 +1000508 size = roundup(size, PAGE_SIZE);
Chris Wilson8ffc0242011-09-14 14:14:28 +0200509 if (size == 0)
510 return -EINVAL;
Eric Anholt673a3942008-07-30 12:06:12 -0700511
512 /* Allocate the new object */
Dave Gordond37cd8a2016-04-22 19:14:32 +0100513 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100514 if (IS_ERR(obj))
515 return PTR_ERR(obj);
Eric Anholt673a3942008-07-30 12:06:12 -0700516
Chris Wilson05394f32010-11-08 19:18:58 +0000517 ret = drm_gem_handle_create(file, &obj->base, &handle);
Chris Wilson202f2fe2010-10-14 13:20:40 +0100518 /* drop reference from allocate - handle holds it now */
Chris Wilson34911fd2016-07-20 13:31:54 +0100519 i915_gem_object_put_unlocked(obj);
Daniel Vetterd861e332013-07-24 23:25:03 +0200520 if (ret)
521 return ret;
Chris Wilson202f2fe2010-10-14 13:20:40 +0100522
Dave Airlieff72145b2011-02-07 12:16:14 +1000523 *handle_p = handle;
Eric Anholt673a3942008-07-30 12:06:12 -0700524 return 0;
525}
526
Dave Airlieff72145b2011-02-07 12:16:14 +1000527int
528i915_gem_dumb_create(struct drm_file *file,
529 struct drm_device *dev,
530 struct drm_mode_create_dumb *args)
531{
532 /* have to work out size/pitch and return them */
Paulo Zanonide45eaf2013-10-18 18:48:24 -0300533 args->pitch = ALIGN(args->width * DIV_ROUND_UP(args->bpp, 8), 64);
Dave Airlieff72145b2011-02-07 12:16:14 +1000534 args->size = args->pitch * args->height;
535 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000536 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000537}
538
Dave Airlieff72145b2011-02-07 12:16:14 +1000539/**
540 * Creates a new mm object and returns a handle to it.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +0100541 * @dev: drm device pointer
542 * @data: ioctl data blob
543 * @file: drm file pointer
Dave Airlieff72145b2011-02-07 12:16:14 +1000544 */
545int
546i915_gem_create_ioctl(struct drm_device *dev, void *data,
547 struct drm_file *file)
548{
549 struct drm_i915_gem_create *args = data;
Daniel Vetter63ed2cb2012-04-23 16:50:50 +0200550
Dave Airlieff72145b2011-02-07 12:16:14 +1000551 return i915_gem_create(file, dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +1000552 args->size, &args->handle);
Dave Airlieff72145b2011-02-07 12:16:14 +1000553}
554
Daniel Vetter8c599672011-12-14 13:57:31 +0100555static inline int
Daniel Vetter8461d222011-12-14 13:57:32 +0100556__copy_to_user_swizzled(char __user *cpu_vaddr,
557 const char *gpu_vaddr, int gpu_offset,
558 int length)
559{
560 int ret, cpu_offset = 0;
561
562 while (length > 0) {
563 int cacheline_end = ALIGN(gpu_offset + 1, 64);
564 int this_length = min(cacheline_end - gpu_offset, length);
565 int swizzled_gpu_offset = gpu_offset ^ 64;
566
567 ret = __copy_to_user(cpu_vaddr + cpu_offset,
568 gpu_vaddr + swizzled_gpu_offset,
569 this_length);
570 if (ret)
571 return ret + length;
572
573 cpu_offset += this_length;
574 gpu_offset += this_length;
575 length -= this_length;
576 }
577
578 return 0;
579}
580
581static inline int
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -0700582__copy_from_user_swizzled(char *gpu_vaddr, int gpu_offset,
583 const char __user *cpu_vaddr,
Daniel Vetter8c599672011-12-14 13:57:31 +0100584 int length)
585{
586 int ret, cpu_offset = 0;
587
588 while (length > 0) {
589 int cacheline_end = ALIGN(gpu_offset + 1, 64);
590 int this_length = min(cacheline_end - gpu_offset, length);
591 int swizzled_gpu_offset = gpu_offset ^ 64;
592
593 ret = __copy_from_user(gpu_vaddr + swizzled_gpu_offset,
594 cpu_vaddr + cpu_offset,
595 this_length);
596 if (ret)
597 return ret + length;
598
599 cpu_offset += this_length;
600 gpu_offset += this_length;
601 length -= this_length;
602 }
603
604 return 0;
605}
606
Brad Volkin4c914c02014-02-18 10:15:45 -0800607/*
608 * Pins the specified object's pages and synchronizes the object with
609 * GPU accesses. Sets needs_clflush to non-zero if the caller should
610 * flush the object from the CPU cache.
611 */
612int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
Chris Wilson43394c72016-08-18 17:16:47 +0100613 unsigned int *needs_clflush)
Brad Volkin4c914c02014-02-18 10:15:45 -0800614{
615 int ret;
616
617 *needs_clflush = 0;
618
Chris Wilson43394c72016-08-18 17:16:47 +0100619 if (!i915_gem_object_has_struct_page(obj))
620 return -ENODEV;
Brad Volkin4c914c02014-02-18 10:15:45 -0800621
Chris Wilsonc13d87e2016-07-20 09:21:15 +0100622 ret = i915_gem_object_wait_rendering(obj, true);
623 if (ret)
624 return ret;
625
Chris Wilson97649512016-08-18 17:16:50 +0100626 ret = i915_gem_object_get_pages(obj);
627 if (ret)
628 return ret;
629
630 i915_gem_object_pin_pages(obj);
631
Chris Wilsona314d5c2016-08-18 17:16:48 +0100632 i915_gem_object_flush_gtt_write_domain(obj);
633
Chris Wilson43394c72016-08-18 17:16:47 +0100634 /* If we're not in the cpu read domain, set ourself into the gtt
635 * read domain and manually flush cachelines (if required). This
636 * optimizes for the case when the gpu will dirty the data
637 * anyway again before the next pread happens.
638 */
639 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
Brad Volkin4c914c02014-02-18 10:15:45 -0800640 *needs_clflush = !cpu_cache_is_coherent(obj->base.dev,
641 obj->cache_level);
Brad Volkin4c914c02014-02-18 10:15:45 -0800642
Chris Wilson43394c72016-08-18 17:16:47 +0100643 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
644 ret = i915_gem_object_set_to_cpu_domain(obj, false);
Chris Wilson97649512016-08-18 17:16:50 +0100645 if (ret)
646 goto err_unpin;
647
Chris Wilson43394c72016-08-18 17:16:47 +0100648 *needs_clflush = 0;
649 }
650
Chris Wilson97649512016-08-18 17:16:50 +0100651 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100652 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100653
654err_unpin:
655 i915_gem_object_unpin_pages(obj);
656 return ret;
Chris Wilson43394c72016-08-18 17:16:47 +0100657}
658
659int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
660 unsigned int *needs_clflush)
661{
662 int ret;
663
664 *needs_clflush = 0;
665 if (!i915_gem_object_has_struct_page(obj))
666 return -ENODEV;
667
668 ret = i915_gem_object_wait_rendering(obj, false);
669 if (ret)
670 return ret;
671
Chris Wilson97649512016-08-18 17:16:50 +0100672 ret = i915_gem_object_get_pages(obj);
673 if (ret)
674 return ret;
675
676 i915_gem_object_pin_pages(obj);
677
Chris Wilsona314d5c2016-08-18 17:16:48 +0100678 i915_gem_object_flush_gtt_write_domain(obj);
679
Chris Wilson43394c72016-08-18 17:16:47 +0100680 /* If we're not in the cpu write domain, set ourself into the
681 * gtt write domain and manually flush cachelines (as required).
682 * This optimizes for the case when the gpu will use the data
683 * right away and we therefore have to clflush anyway.
684 */
685 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
686 *needs_clflush |= cpu_write_needs_clflush(obj) << 1;
687
688 /* Same trick applies to invalidate partially written cachelines read
689 * before writing.
690 */
691 if (!(obj->base.read_domains & I915_GEM_DOMAIN_CPU))
692 *needs_clflush |= !cpu_cache_is_coherent(obj->base.dev,
693 obj->cache_level);
694
Chris Wilson43394c72016-08-18 17:16:47 +0100695 if (*needs_clflush && !static_cpu_has(X86_FEATURE_CLFLUSH)) {
696 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilson97649512016-08-18 17:16:50 +0100697 if (ret)
698 goto err_unpin;
699
Chris Wilson43394c72016-08-18 17:16:47 +0100700 *needs_clflush = 0;
701 }
702
703 if ((*needs_clflush & CLFLUSH_AFTER) == 0)
704 obj->cache_dirty = true;
705
706 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
707 obj->dirty = 1;
Chris Wilson97649512016-08-18 17:16:50 +0100708 /* return with the pages pinned */
Chris Wilson43394c72016-08-18 17:16:47 +0100709 return 0;
Chris Wilson97649512016-08-18 17:16:50 +0100710
711err_unpin:
712 i915_gem_object_unpin_pages(obj);
713 return ret;
Brad Volkin4c914c02014-02-18 10:15:45 -0800714}
715
Daniel Vetterd174bd62012-03-25 19:47:40 +0200716/* Per-page copy function for the shmem pread fastpath.
717 * Flushes invalid cachelines before reading the target if
718 * needs_clflush is set. */
Eric Anholteb014592009-03-10 11:44:52 -0700719static int
Daniel Vetterd174bd62012-03-25 19:47:40 +0200720shmem_pread_fast(struct page *page, int shmem_page_offset, int page_length,
721 char __user *user_data,
722 bool page_do_bit17_swizzling, bool needs_clflush)
723{
724 char *vaddr;
725 int ret;
726
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200727 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +0200728 return -EINVAL;
729
730 vaddr = kmap_atomic(page);
731 if (needs_clflush)
732 drm_clflush_virt_range(vaddr + shmem_page_offset,
733 page_length);
734 ret = __copy_to_user_inatomic(user_data,
735 vaddr + shmem_page_offset,
736 page_length);
737 kunmap_atomic(vaddr);
738
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100739 return ret ? -EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200740}
741
Daniel Vetter23c18c72012-03-25 19:47:42 +0200742static void
743shmem_clflush_swizzled_range(char *addr, unsigned long length,
744 bool swizzled)
745{
Daniel Vettere7e58eb2012-03-25 19:47:43 +0200746 if (unlikely(swizzled)) {
Daniel Vetter23c18c72012-03-25 19:47:42 +0200747 unsigned long start = (unsigned long) addr;
748 unsigned long end = (unsigned long) addr + length;
749
750 /* For swizzling simply ensure that we always flush both
751 * channels. Lame, but simple and it works. Swizzled
752 * pwrite/pread is far from a hotpath - current userspace
753 * doesn't use it at all. */
754 start = round_down(start, 128);
755 end = round_up(end, 128);
756
757 drm_clflush_virt_range((void *)start, end - start);
758 } else {
759 drm_clflush_virt_range(addr, length);
760 }
761
762}
763
Daniel Vetterd174bd62012-03-25 19:47:40 +0200764/* Only difference to the fast-path function is that this can handle bit17
765 * and uses non-atomic copy and kmap functions. */
766static int
767shmem_pread_slow(struct page *page, int shmem_page_offset, int page_length,
768 char __user *user_data,
769 bool page_do_bit17_swizzling, bool needs_clflush)
770{
771 char *vaddr;
772 int ret;
773
774 vaddr = kmap(page);
775 if (needs_clflush)
Daniel Vetter23c18c72012-03-25 19:47:42 +0200776 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
777 page_length,
778 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +0200779
780 if (page_do_bit17_swizzling)
781 ret = __copy_to_user_swizzled(user_data,
782 vaddr, shmem_page_offset,
783 page_length);
784 else
785 ret = __copy_to_user(user_data,
786 vaddr + shmem_page_offset,
787 page_length);
788 kunmap(page);
789
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100790 return ret ? - EFAULT : 0;
Daniel Vetterd174bd62012-03-25 19:47:40 +0200791}
792
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530793static inline unsigned long
794slow_user_access(struct io_mapping *mapping,
795 uint64_t page_base, int page_offset,
796 char __user *user_data,
797 unsigned long length, bool pwrite)
798{
799 void __iomem *ioaddr;
800 void *vaddr;
801 uint64_t unwritten;
802
803 ioaddr = io_mapping_map_wc(mapping, page_base, PAGE_SIZE);
804 /* We can use the cpu mem copy function because this is X86. */
805 vaddr = (void __force *)ioaddr + page_offset;
806 if (pwrite)
807 unwritten = __copy_from_user(vaddr, user_data, length);
808 else
809 unwritten = __copy_to_user(user_data, vaddr, length);
810
811 io_mapping_unmap(ioaddr);
812 return unwritten;
813}
814
815static int
816i915_gem_gtt_pread(struct drm_device *dev,
817 struct drm_i915_gem_object *obj, uint64_t size,
818 uint64_t data_offset, uint64_t data_ptr)
819{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100820 struct drm_i915_private *dev_priv = to_i915(dev);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530821 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson058d88c2016-08-15 10:49:06 +0100822 struct i915_vma *vma;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530823 struct drm_mm_node node;
824 char __user *user_data;
825 uint64_t remain;
826 uint64_t offset;
827 int ret;
828
Chris Wilson9c870d02016-10-24 13:42:15 +0100829 intel_runtime_pm_get(to_i915(dev));
Chris Wilson058d88c2016-08-15 10:49:06 +0100830 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, PIN_MAPPABLE);
Chris Wilson18034582016-08-18 17:16:45 +0100831 if (!IS_ERR(vma)) {
832 node.start = i915_ggtt_offset(vma);
833 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +0100834 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +0100835 if (ret) {
836 i915_vma_unpin(vma);
837 vma = ERR_PTR(ret);
838 }
839 }
Chris Wilson058d88c2016-08-15 10:49:06 +0100840 if (IS_ERR(vma)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530841 ret = insert_mappable_node(dev_priv, &node, PAGE_SIZE);
842 if (ret)
843 goto out;
844
845 ret = i915_gem_object_get_pages(obj);
846 if (ret) {
847 remove_mappable_node(&node);
848 goto out;
849 }
850
851 i915_gem_object_pin_pages(obj);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530852 }
853
854 ret = i915_gem_object_set_to_gtt_domain(obj, false);
855 if (ret)
856 goto out_unpin;
857
858 user_data = u64_to_user_ptr(data_ptr);
859 remain = size;
860 offset = data_offset;
861
862 mutex_unlock(&dev->struct_mutex);
863 if (likely(!i915.prefault_disable)) {
864 ret = fault_in_multipages_writeable(user_data, remain);
865 if (ret) {
866 mutex_lock(&dev->struct_mutex);
867 goto out_unpin;
868 }
869 }
870
871 while (remain > 0) {
872 /* Operation in this page
873 *
874 * page_base = page offset within aperture
875 * page_offset = offset within page
876 * page_length = bytes to copy for this page
877 */
878 u32 page_base = node.start;
879 unsigned page_offset = offset_in_page(offset);
880 unsigned page_length = PAGE_SIZE - page_offset;
881 page_length = remain < page_length ? remain : page_length;
882 if (node.allocated) {
883 wmb();
884 ggtt->base.insert_page(&ggtt->base,
885 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
886 node.start,
887 I915_CACHE_NONE, 0);
888 wmb();
889 } else {
890 page_base += offset & PAGE_MASK;
891 }
892 /* This is a slow read/write as it tries to read from
893 * and write to user memory which may result into page
894 * faults, and so we cannot perform this under struct_mutex.
895 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +0100896 if (slow_user_access(&ggtt->mappable, page_base,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530897 page_offset, user_data,
898 page_length, false)) {
899 ret = -EFAULT;
900 break;
901 }
902
903 remain -= page_length;
904 user_data += page_length;
905 offset += page_length;
906 }
907
908 mutex_lock(&dev->struct_mutex);
909 if (ret == 0 && (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
910 /* The user has modified the object whilst we tried
911 * reading from it, and we now have no idea what domain
912 * the pages should be in. As we have just been touching
913 * them directly, flush everything back to the GTT
914 * domain.
915 */
916 ret = i915_gem_object_set_to_gtt_domain(obj, false);
917 }
918
919out_unpin:
920 if (node.allocated) {
921 wmb();
922 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +0200923 node.start, node.size);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530924 i915_gem_object_unpin_pages(obj);
925 remove_mappable_node(&node);
926 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +0100927 i915_vma_unpin(vma);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530928 }
929out:
Chris Wilson9c870d02016-10-24 13:42:15 +0100930 intel_runtime_pm_put(to_i915(dev));
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +0530931 return ret;
932}
933
Eric Anholteb014592009-03-10 11:44:52 -0700934static int
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200935i915_gem_shmem_pread(struct drm_device *dev,
936 struct drm_i915_gem_object *obj,
937 struct drm_i915_gem_pread *args,
938 struct drm_file *file)
Eric Anholteb014592009-03-10 11:44:52 -0700939{
Daniel Vetter8461d222011-12-14 13:57:32 +0100940 char __user *user_data;
Eric Anholteb014592009-03-10 11:44:52 -0700941 ssize_t remain;
Daniel Vetter8461d222011-12-14 13:57:32 +0100942 loff_t offset;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +0100943 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8461d222011-12-14 13:57:32 +0100944 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vetter96d79b52012-03-25 19:47:36 +0200945 int prefaulted = 0;
Daniel Vetter84897312012-03-25 19:47:31 +0200946 int needs_clflush = 0;
Imre Deak67d5a502013-02-18 19:28:02 +0200947 struct sg_page_iter sg_iter;
Eric Anholteb014592009-03-10 11:44:52 -0700948
Brad Volkin4c914c02014-02-18 10:15:45 -0800949 ret = i915_gem_obj_prepare_shmem_read(obj, &needs_clflush);
Chris Wilsonf60d7f02012-09-04 21:02:56 +0100950 if (ret)
951 return ret;
952
Chris Wilson43394c72016-08-18 17:16:47 +0100953 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
954 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholteb014592009-03-10 11:44:52 -0700955 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +0100956 remain = args->size;
Daniel Vetter8461d222011-12-14 13:57:32 +0100957
Imre Deak67d5a502013-02-18 19:28:02 +0200958 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
959 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +0200960 struct page *page = sg_page_iter_page(&sg_iter);
Chris Wilson9da3da62012-06-01 15:20:22 +0100961
962 if (remain <= 0)
963 break;
964
Eric Anholteb014592009-03-10 11:44:52 -0700965 /* Operation in this page
966 *
Eric Anholteb014592009-03-10 11:44:52 -0700967 * shmem_page_offset = offset within page in shmem file
Eric Anholteb014592009-03-10 11:44:52 -0700968 * page_length = bytes to copy for this page
969 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +0100970 shmem_page_offset = offset_in_page(offset);
Eric Anholteb014592009-03-10 11:44:52 -0700971 page_length = remain;
972 if ((shmem_page_offset + page_length) > PAGE_SIZE)
973 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholteb014592009-03-10 11:44:52 -0700974
Daniel Vetter8461d222011-12-14 13:57:32 +0100975 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
976 (page_to_phys(page) & (1 << 17)) != 0;
977
Daniel Vetterd174bd62012-03-25 19:47:40 +0200978 ret = shmem_pread_fast(page, shmem_page_offset, page_length,
979 user_data, page_do_bit17_swizzling,
980 needs_clflush);
981 if (ret == 0)
982 goto next_page;
Eric Anholteb014592009-03-10 11:44:52 -0700983
Daniel Vetterdbf7bff2012-03-25 19:47:29 +0200984 mutex_unlock(&dev->struct_mutex);
985
Jani Nikulad330a952014-01-21 11:24:25 +0200986 if (likely(!i915.prefault_disable) && !prefaulted) {
Daniel Vetterf56f8212012-03-25 19:47:41 +0200987 ret = fault_in_multipages_writeable(user_data, remain);
Daniel Vetter96d79b52012-03-25 19:47:36 +0200988 /* Userspace is tricking us, but we've already clobbered
989 * its pages with the prefault and promised to write the
990 * data up to the first fault. Hence ignore any errors
991 * and just continue. */
992 (void)ret;
993 prefaulted = 1;
994 }
995
Daniel Vetterd174bd62012-03-25 19:47:40 +0200996 ret = shmem_pread_slow(page, shmem_page_offset, page_length,
997 user_data, page_do_bit17_swizzling,
998 needs_clflush);
Eric Anholteb014592009-03-10 11:44:52 -0700999
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001000 mutex_lock(&dev->struct_mutex);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001001
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001002 if (ret)
Daniel Vetter8461d222011-12-14 13:57:32 +01001003 goto out;
Daniel Vetter8461d222011-12-14 13:57:32 +01001004
Chris Wilson17793c92014-03-07 08:30:36 +00001005next_page:
Eric Anholteb014592009-03-10 11:44:52 -07001006 remain -= page_length;
Daniel Vetter8461d222011-12-14 13:57:32 +01001007 user_data += page_length;
Eric Anholteb014592009-03-10 11:44:52 -07001008 offset += page_length;
1009 }
1010
Chris Wilson4f27b752010-10-14 15:26:45 +01001011out:
Chris Wilson43394c72016-08-18 17:16:47 +01001012 i915_gem_obj_finish_shmem_access(obj);
Chris Wilsonf60d7f02012-09-04 21:02:56 +01001013
Eric Anholteb014592009-03-10 11:44:52 -07001014 return ret;
1015}
1016
Eric Anholt673a3942008-07-30 12:06:12 -07001017/**
1018 * Reads data from the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001019 * @dev: drm device pointer
1020 * @data: ioctl data blob
1021 * @file: drm file pointer
Eric Anholt673a3942008-07-30 12:06:12 -07001022 *
1023 * On error, the contents of *data are undefined.
1024 */
1025int
1026i915_gem_pread_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001027 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001028{
1029 struct drm_i915_gem_pread *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001030 struct drm_i915_gem_object *obj;
Chris Wilson35b62a82010-09-26 20:23:38 +01001031 int ret = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07001032
Chris Wilson51311d02010-11-17 09:10:42 +00001033 if (args->size == 0)
1034 return 0;
1035
1036 if (!access_ok(VERIFY_WRITE,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001037 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001038 args->size))
1039 return -EFAULT;
1040
Chris Wilson03ac0642016-07-20 13:31:51 +01001041 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001042 if (!obj)
1043 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001044
Chris Wilson7dcd2492010-09-26 20:21:44 +01001045 /* Bounds check source. */
Chris Wilson05394f32010-11-08 19:18:58 +00001046 if (args->offset > obj->base.size ||
1047 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001048 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001049 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001050 }
1051
Chris Wilsondb53a302011-02-03 11:57:46 +00001052 trace_i915_gem_object_pread(obj, args->offset, args->size);
1053
Chris Wilson258a5ed2016-08-05 10:14:16 +01001054 ret = __unsafe_wait_rendering(obj, to_rps_client(file), true);
1055 if (ret)
1056 goto err;
1057
1058 ret = i915_mutex_lock_interruptible(dev);
1059 if (ret)
1060 goto err;
1061
Daniel Vetterdbf7bff2012-03-25 19:47:29 +02001062 ret = i915_gem_shmem_pread(dev, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001063
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301064 /* pread for non shmem backed objects */
Chris Wilson9c870d02016-10-24 13:42:15 +01001065 if (ret == -EFAULT || ret == -ENODEV)
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301066 ret = i915_gem_gtt_pread(dev, obj, args->size,
1067 args->offset, args->data_ptr);
1068
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001069 i915_gem_object_put(obj);
Chris Wilson4f27b752010-10-14 15:26:45 +01001070 mutex_unlock(&dev->struct_mutex);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001071
1072 return ret;
1073
1074err:
1075 i915_gem_object_put_unlocked(obj);
Eric Anholteb014592009-03-10 11:44:52 -07001076 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001077}
1078
Keith Packard0839ccb2008-10-30 19:38:48 -07001079/* This is the fast write path which cannot handle
1080 * page faults in the source data
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001081 */
Linus Torvalds9b7530cc2008-10-20 14:16:43 -07001082
Keith Packard0839ccb2008-10-30 19:38:48 -07001083static inline int
1084fast_user_write(struct io_mapping *mapping,
1085 loff_t page_base, int page_offset,
1086 char __user *user_data,
1087 int length)
1088{
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001089 void __iomem *vaddr_atomic;
1090 void *vaddr;
Keith Packard0839ccb2008-10-30 19:38:48 -07001091 unsigned long unwritten;
1092
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001093 vaddr_atomic = io_mapping_map_atomic_wc(mapping, page_base);
Ben Widawsky4f0c7cf2012-04-16 14:07:47 -07001094 /* We can use the cpu mem copy function because this is X86. */
1095 vaddr = (void __force*)vaddr_atomic + page_offset;
1096 unwritten = __copy_from_user_inatomic_nocache(vaddr,
Keith Packard0839ccb2008-10-30 19:38:48 -07001097 user_data, length);
Peter Zijlstra3e4d3af2010-10-26 14:21:51 -07001098 io_mapping_unmap_atomic(vaddr_atomic);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001099 return unwritten;
Keith Packard0839ccb2008-10-30 19:38:48 -07001100}
1101
Eric Anholt3de09aa2009-03-09 09:42:23 -07001102/**
1103 * This is the fast pwrite path, where we copy the data directly from the
1104 * user into the GTT, uncached.
Daniel Vetter62f90b32016-07-15 21:48:07 +02001105 * @i915: i915 device private data
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001106 * @obj: i915 gem object
1107 * @args: pwrite arguments structure
1108 * @file: drm file pointer
Eric Anholt3de09aa2009-03-09 09:42:23 -07001109 */
Eric Anholt673a3942008-07-30 12:06:12 -07001110static int
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301111i915_gem_gtt_pwrite_fast(struct drm_i915_private *i915,
Chris Wilson05394f32010-11-08 19:18:58 +00001112 struct drm_i915_gem_object *obj,
Eric Anholt3de09aa2009-03-09 09:42:23 -07001113 struct drm_i915_gem_pwrite *args,
Chris Wilson05394f32010-11-08 19:18:58 +00001114 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001115{
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301116 struct i915_ggtt *ggtt = &i915->ggtt;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301117 struct drm_device *dev = obj->base.dev;
Chris Wilson058d88c2016-08-15 10:49:06 +01001118 struct i915_vma *vma;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301119 struct drm_mm_node node;
1120 uint64_t remain, offset;
Eric Anholt673a3942008-07-30 12:06:12 -07001121 char __user *user_data;
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301122 int ret;
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301123 bool hit_slow_path = false;
1124
Chris Wilson3e510a82016-08-05 10:14:23 +01001125 if (i915_gem_object_is_tiled(obj))
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301126 return -EFAULT;
Daniel Vetter935aaa62012-03-25 19:47:35 +02001127
Chris Wilson9c870d02016-10-24 13:42:15 +01001128 intel_runtime_pm_get(i915);
Chris Wilson058d88c2016-08-15 10:49:06 +01001129 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0,
Chris Wilsonde895082016-08-04 16:32:34 +01001130 PIN_MAPPABLE | PIN_NONBLOCK);
Chris Wilson18034582016-08-18 17:16:45 +01001131 if (!IS_ERR(vma)) {
1132 node.start = i915_ggtt_offset(vma);
1133 node.allocated = false;
Chris Wilson49ef5292016-08-18 17:17:00 +01001134 ret = i915_vma_put_fence(vma);
Chris Wilson18034582016-08-18 17:16:45 +01001135 if (ret) {
1136 i915_vma_unpin(vma);
1137 vma = ERR_PTR(ret);
1138 }
1139 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001140 if (IS_ERR(vma)) {
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301141 ret = insert_mappable_node(i915, &node, PAGE_SIZE);
1142 if (ret)
1143 goto out;
1144
1145 ret = i915_gem_object_get_pages(obj);
1146 if (ret) {
1147 remove_mappable_node(&node);
1148 goto out;
1149 }
1150
1151 i915_gem_object_pin_pages(obj);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301152 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001153
1154 ret = i915_gem_object_set_to_gtt_domain(obj, true);
1155 if (ret)
1156 goto out_unpin;
1157
Chris Wilsonb19482d2016-08-18 17:16:43 +01001158 intel_fb_obj_invalidate(obj, ORIGIN_CPU);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301159 obj->dirty = true;
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001160
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301161 user_data = u64_to_user_ptr(args->data_ptr);
1162 offset = args->offset;
1163 remain = args->size;
1164 while (remain) {
Eric Anholt673a3942008-07-30 12:06:12 -07001165 /* Operation in this page
1166 *
Keith Packard0839ccb2008-10-30 19:38:48 -07001167 * page_base = page offset within aperture
1168 * page_offset = offset within page
1169 * page_length = bytes to copy for this page
Eric Anholt673a3942008-07-30 12:06:12 -07001170 */
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301171 u32 page_base = node.start;
1172 unsigned page_offset = offset_in_page(offset);
1173 unsigned page_length = PAGE_SIZE - page_offset;
1174 page_length = remain < page_length ? remain : page_length;
1175 if (node.allocated) {
1176 wmb(); /* flush the write before we modify the GGTT */
1177 ggtt->base.insert_page(&ggtt->base,
1178 i915_gem_object_get_dma_address(obj, offset >> PAGE_SHIFT),
1179 node.start, I915_CACHE_NONE, 0);
1180 wmb(); /* flush modifications to the GGTT (insert_page) */
1181 } else {
1182 page_base += offset & PAGE_MASK;
1183 }
Keith Packard0839ccb2008-10-30 19:38:48 -07001184 /* If we get a fault while copying data, then (presumably) our
Eric Anholt3de09aa2009-03-09 09:42:23 -07001185 * source page isn't available. Return the error and we'll
1186 * retry in the slow path.
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301187 * If the object is non-shmem backed, we retry again with the
1188 * path that handles page fault.
Keith Packard0839ccb2008-10-30 19:38:48 -07001189 */
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001190 if (fast_user_write(&ggtt->mappable, page_base,
Daniel Vetter935aaa62012-03-25 19:47:35 +02001191 page_offset, user_data, page_length)) {
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301192 hit_slow_path = true;
1193 mutex_unlock(&dev->struct_mutex);
Chris Wilsonf7bbe782016-08-19 16:54:27 +01001194 if (slow_user_access(&ggtt->mappable,
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301195 page_base,
1196 page_offset, user_data,
1197 page_length, true)) {
1198 ret = -EFAULT;
1199 mutex_lock(&dev->struct_mutex);
1200 goto out_flush;
1201 }
1202
1203 mutex_lock(&dev->struct_mutex);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001204 }
Eric Anholt673a3942008-07-30 12:06:12 -07001205
Keith Packard0839ccb2008-10-30 19:38:48 -07001206 remain -= page_length;
1207 user_data += page_length;
1208 offset += page_length;
Eric Anholt673a3942008-07-30 12:06:12 -07001209 }
Eric Anholt673a3942008-07-30 12:06:12 -07001210
Paulo Zanoni063e4e62015-02-13 17:23:45 -02001211out_flush:
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301212 if (hit_slow_path) {
1213 if (ret == 0 &&
1214 (obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0) {
1215 /* The user has modified the object whilst we tried
1216 * reading from it, and we now have no idea what domain
1217 * the pages should be in. As we have just been touching
1218 * them directly, flush everything back to the GTT
1219 * domain.
1220 */
1221 ret = i915_gem_object_set_to_gtt_domain(obj, false);
1222 }
1223 }
1224
Chris Wilsonb19482d2016-08-18 17:16:43 +01001225 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetter935aaa62012-03-25 19:47:35 +02001226out_unpin:
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301227 if (node.allocated) {
1228 wmb();
1229 ggtt->base.clear_range(&ggtt->base,
Michał Winiarski4fb84d92016-10-13 14:02:40 +02001230 node.start, node.size);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301231 i915_gem_object_unpin_pages(obj);
1232 remove_mappable_node(&node);
1233 } else {
Chris Wilson058d88c2016-08-15 10:49:06 +01001234 i915_vma_unpin(vma);
Ankitprasad Sharma4f1959e2016-06-10 14:23:01 +05301235 }
Daniel Vetter935aaa62012-03-25 19:47:35 +02001236out:
Chris Wilson9c870d02016-10-24 13:42:15 +01001237 intel_runtime_pm_put(i915);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001238 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001239}
1240
Daniel Vetterd174bd62012-03-25 19:47:40 +02001241/* Per-page copy function for the shmem pwrite fastpath.
1242 * Flushes invalid cachelines before writing to the target if
1243 * needs_clflush_before is set and flushes out any written cachelines after
1244 * writing if needs_clflush is set. */
Eric Anholt673a3942008-07-30 12:06:12 -07001245static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001246shmem_pwrite_fast(struct page *page, int shmem_page_offset, int page_length,
1247 char __user *user_data,
1248 bool page_do_bit17_swizzling,
1249 bool needs_clflush_before,
1250 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001251{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001252 char *vaddr;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001253 int ret;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001254
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001255 if (unlikely(page_do_bit17_swizzling))
Daniel Vetterd174bd62012-03-25 19:47:40 +02001256 return -EINVAL;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001257
Daniel Vetterd174bd62012-03-25 19:47:40 +02001258 vaddr = kmap_atomic(page);
1259 if (needs_clflush_before)
1260 drm_clflush_virt_range(vaddr + shmem_page_offset,
1261 page_length);
Chris Wilsonc2831a92014-03-07 08:30:37 +00001262 ret = __copy_from_user_inatomic(vaddr + shmem_page_offset,
1263 user_data, page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001264 if (needs_clflush_after)
1265 drm_clflush_virt_range(vaddr + shmem_page_offset,
1266 page_length);
1267 kunmap_atomic(vaddr);
Eric Anholt3de09aa2009-03-09 09:42:23 -07001268
Chris Wilson755d2212012-09-04 21:02:55 +01001269 return ret ? -EFAULT : 0;
Eric Anholt3de09aa2009-03-09 09:42:23 -07001270}
1271
Daniel Vetterd174bd62012-03-25 19:47:40 +02001272/* Only difference to the fast-path function is that this can handle bit17
1273 * and uses non-atomic copy and kmap functions. */
Eric Anholt3043c602008-10-02 12:24:47 -07001274static int
Daniel Vetterd174bd62012-03-25 19:47:40 +02001275shmem_pwrite_slow(struct page *page, int shmem_page_offset, int page_length,
1276 char __user *user_data,
1277 bool page_do_bit17_swizzling,
1278 bool needs_clflush_before,
1279 bool needs_clflush_after)
Eric Anholt673a3942008-07-30 12:06:12 -07001280{
Daniel Vetterd174bd62012-03-25 19:47:40 +02001281 char *vaddr;
1282 int ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001283
Daniel Vetterd174bd62012-03-25 19:47:40 +02001284 vaddr = kmap(page);
Daniel Vettere7e58eb2012-03-25 19:47:43 +02001285 if (unlikely(needs_clflush_before || page_do_bit17_swizzling))
Daniel Vetter23c18c72012-03-25 19:47:42 +02001286 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1287 page_length,
1288 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001289 if (page_do_bit17_swizzling)
1290 ret = __copy_from_user_swizzled(vaddr, shmem_page_offset,
Chris Wilsone5281cc2010-10-28 13:45:36 +01001291 user_data,
1292 page_length);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001293 else
1294 ret = __copy_from_user(vaddr + shmem_page_offset,
1295 user_data,
1296 page_length);
1297 if (needs_clflush_after)
Daniel Vetter23c18c72012-03-25 19:47:42 +02001298 shmem_clflush_swizzled_range(vaddr + shmem_page_offset,
1299 page_length,
1300 page_do_bit17_swizzling);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001301 kunmap(page);
Chris Wilsone5281cc2010-10-28 13:45:36 +01001302
Chris Wilson755d2212012-09-04 21:02:55 +01001303 return ret ? -EFAULT : 0;
Eric Anholt40123c12009-03-09 13:42:30 -07001304}
1305
Eric Anholt40123c12009-03-09 13:42:30 -07001306static int
Daniel Vettere244a442012-03-25 19:47:28 +02001307i915_gem_shmem_pwrite(struct drm_device *dev,
1308 struct drm_i915_gem_object *obj,
1309 struct drm_i915_gem_pwrite *args,
1310 struct drm_file *file)
Eric Anholt40123c12009-03-09 13:42:30 -07001311{
Eric Anholt40123c12009-03-09 13:42:30 -07001312 ssize_t remain;
Daniel Vetter8c599672011-12-14 13:57:31 +01001313 loff_t offset;
1314 char __user *user_data;
Ben Widawskyeb2c0c82012-02-15 14:42:43 +01001315 int shmem_page_offset, page_length, ret = 0;
Daniel Vetter8c599672011-12-14 13:57:31 +01001316 int obj_do_bit17_swizzling, page_do_bit17_swizzling;
Daniel Vettere244a442012-03-25 19:47:28 +02001317 int hit_slowpath = 0;
Chris Wilson43394c72016-08-18 17:16:47 +01001318 unsigned int needs_clflush;
Imre Deak67d5a502013-02-18 19:28:02 +02001319 struct sg_page_iter sg_iter;
Eric Anholt40123c12009-03-09 13:42:30 -07001320
Chris Wilson43394c72016-08-18 17:16:47 +01001321 ret = i915_gem_obj_prepare_shmem_write(obj, &needs_clflush);
1322 if (ret)
1323 return ret;
Eric Anholt40123c12009-03-09 13:42:30 -07001324
Daniel Vetter8c599672011-12-14 13:57:31 +01001325 obj_do_bit17_swizzling = i915_gem_object_needs_bit17_swizzle(obj);
Chris Wilson43394c72016-08-18 17:16:47 +01001326 user_data = u64_to_user_ptr(args->data_ptr);
Eric Anholt40123c12009-03-09 13:42:30 -07001327 offset = args->offset;
Chris Wilson43394c72016-08-18 17:16:47 +01001328 remain = args->size;
Eric Anholt40123c12009-03-09 13:42:30 -07001329
Imre Deak67d5a502013-02-18 19:28:02 +02001330 for_each_sg_page(obj->pages->sgl, &sg_iter, obj->pages->nents,
1331 offset >> PAGE_SHIFT) {
Imre Deak2db76d72013-03-26 15:14:18 +02001332 struct page *page = sg_page_iter_page(&sg_iter);
Daniel Vetter58642882012-03-25 19:47:37 +02001333 int partial_cacheline_write;
Chris Wilsone5281cc2010-10-28 13:45:36 +01001334
Chris Wilson9da3da62012-06-01 15:20:22 +01001335 if (remain <= 0)
1336 break;
1337
Eric Anholt40123c12009-03-09 13:42:30 -07001338 /* Operation in this page
1339 *
Eric Anholt40123c12009-03-09 13:42:30 -07001340 * shmem_page_offset = offset within page in shmem file
Eric Anholt40123c12009-03-09 13:42:30 -07001341 * page_length = bytes to copy for this page
1342 */
Chris Wilsonc8cbbb82011-05-12 22:17:11 +01001343 shmem_page_offset = offset_in_page(offset);
Eric Anholt40123c12009-03-09 13:42:30 -07001344
1345 page_length = remain;
1346 if ((shmem_page_offset + page_length) > PAGE_SIZE)
1347 page_length = PAGE_SIZE - shmem_page_offset;
Eric Anholt40123c12009-03-09 13:42:30 -07001348
Daniel Vetter58642882012-03-25 19:47:37 +02001349 /* If we don't overwrite a cacheline completely we need to be
1350 * careful to have up-to-date data by first clflushing. Don't
1351 * overcomplicate things and flush the entire patch. */
Chris Wilson43394c72016-08-18 17:16:47 +01001352 partial_cacheline_write = needs_clflush & CLFLUSH_BEFORE &&
Daniel Vetter58642882012-03-25 19:47:37 +02001353 ((shmem_page_offset | page_length)
1354 & (boot_cpu_data.x86_clflush_size - 1));
1355
Daniel Vetter8c599672011-12-14 13:57:31 +01001356 page_do_bit17_swizzling = obj_do_bit17_swizzling &&
1357 (page_to_phys(page) & (1 << 17)) != 0;
1358
Daniel Vetterd174bd62012-03-25 19:47:40 +02001359 ret = shmem_pwrite_fast(page, shmem_page_offset, page_length,
1360 user_data, page_do_bit17_swizzling,
1361 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001362 needs_clflush & CLFLUSH_AFTER);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001363 if (ret == 0)
1364 goto next_page;
Eric Anholt40123c12009-03-09 13:42:30 -07001365
Daniel Vettere244a442012-03-25 19:47:28 +02001366 hit_slowpath = 1;
Daniel Vettere244a442012-03-25 19:47:28 +02001367 mutex_unlock(&dev->struct_mutex);
Daniel Vetterd174bd62012-03-25 19:47:40 +02001368 ret = shmem_pwrite_slow(page, shmem_page_offset, page_length,
1369 user_data, page_do_bit17_swizzling,
1370 partial_cacheline_write,
Chris Wilson43394c72016-08-18 17:16:47 +01001371 needs_clflush & CLFLUSH_AFTER);
Eric Anholt40123c12009-03-09 13:42:30 -07001372
Daniel Vettere244a442012-03-25 19:47:28 +02001373 mutex_lock(&dev->struct_mutex);
Chris Wilson755d2212012-09-04 21:02:55 +01001374
Chris Wilson755d2212012-09-04 21:02:55 +01001375 if (ret)
Daniel Vetter8c599672011-12-14 13:57:31 +01001376 goto out;
Daniel Vetter8c599672011-12-14 13:57:31 +01001377
Chris Wilson17793c92014-03-07 08:30:36 +00001378next_page:
Eric Anholt40123c12009-03-09 13:42:30 -07001379 remain -= page_length;
Daniel Vetter8c599672011-12-14 13:57:31 +01001380 user_data += page_length;
Eric Anholt40123c12009-03-09 13:42:30 -07001381 offset += page_length;
1382 }
1383
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001384out:
Chris Wilson43394c72016-08-18 17:16:47 +01001385 i915_gem_obj_finish_shmem_access(obj);
Chris Wilson755d2212012-09-04 21:02:55 +01001386
Daniel Vettere244a442012-03-25 19:47:28 +02001387 if (hit_slowpath) {
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001388 /*
1389 * Fixup: Flush cpu caches in case we didn't flush the dirty
1390 * cachelines in-line while writing and the object moved
1391 * out of the cpu write domain while we've dropped the lock.
1392 */
Chris Wilson43394c72016-08-18 17:16:47 +01001393 if (!(needs_clflush & CLFLUSH_AFTER) &&
Daniel Vetter8dcf0152012-11-15 16:53:58 +01001394 obj->base.write_domain != I915_GEM_DOMAIN_CPU) {
Chris Wilson000433b2013-08-08 14:41:09 +01001395 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilson43394c72016-08-18 17:16:47 +01001396 needs_clflush |= CLFLUSH_AFTER;
Daniel Vettere244a442012-03-25 19:47:28 +02001397 }
Daniel Vetter8c599672011-12-14 13:57:31 +01001398 }
Eric Anholt40123c12009-03-09 13:42:30 -07001399
Chris Wilson43394c72016-08-18 17:16:47 +01001400 if (needs_clflush & CLFLUSH_AFTER)
Chris Wilsonc0336662016-05-06 15:40:21 +01001401 i915_gem_chipset_flush(to_i915(dev));
Daniel Vetter58642882012-03-25 19:47:37 +02001402
Rodrigo Vivide152b62015-07-07 16:28:51 -07001403 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Eric Anholt40123c12009-03-09 13:42:30 -07001404 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001405}
1406
1407/**
1408 * Writes data to the object referenced by handle.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001409 * @dev: drm device
1410 * @data: ioctl data blob
1411 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001412 *
1413 * On error, the contents of the buffer that were to be modified are undefined.
1414 */
1415int
1416i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001417 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001418{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001419 struct drm_i915_private *dev_priv = to_i915(dev);
Eric Anholt673a3942008-07-30 12:06:12 -07001420 struct drm_i915_gem_pwrite *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001421 struct drm_i915_gem_object *obj;
Chris Wilson51311d02010-11-17 09:10:42 +00001422 int ret;
1423
1424 if (args->size == 0)
1425 return 0;
1426
1427 if (!access_ok(VERIFY_READ,
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001428 u64_to_user_ptr(args->data_ptr),
Chris Wilson51311d02010-11-17 09:10:42 +00001429 args->size))
1430 return -EFAULT;
1431
Jani Nikulad330a952014-01-21 11:24:25 +02001432 if (likely(!i915.prefault_disable)) {
Gustavo Padovan3ed605b2016-04-26 12:32:27 -03001433 ret = fault_in_multipages_readable(u64_to_user_ptr(args->data_ptr),
Xiong Zhang0b74b502013-07-19 13:51:24 +08001434 args->size);
1435 if (ret)
1436 return -EFAULT;
1437 }
Eric Anholt673a3942008-07-30 12:06:12 -07001438
Chris Wilson03ac0642016-07-20 13:31:51 +01001439 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson258a5ed2016-08-05 10:14:16 +01001440 if (!obj)
1441 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001442
Chris Wilson7dcd2492010-09-26 20:21:44 +01001443 /* Bounds check destination. */
Chris Wilson05394f32010-11-08 19:18:58 +00001444 if (args->offset > obj->base.size ||
1445 args->size > obj->base.size - args->offset) {
Chris Wilsonce9d4192010-09-26 20:50:05 +01001446 ret = -EINVAL;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001447 goto err;
Chris Wilsonce9d4192010-09-26 20:50:05 +01001448 }
1449
Chris Wilsondb53a302011-02-03 11:57:46 +00001450 trace_i915_gem_object_pwrite(obj, args->offset, args->size);
1451
Chris Wilson258a5ed2016-08-05 10:14:16 +01001452 ret = __unsafe_wait_rendering(obj, to_rps_client(file), false);
1453 if (ret)
1454 goto err;
1455
1456 intel_runtime_pm_get(dev_priv);
1457
1458 ret = i915_mutex_lock_interruptible(dev);
1459 if (ret)
1460 goto err_rpm;
1461
Daniel Vetter935aaa62012-03-25 19:47:35 +02001462 ret = -EFAULT;
Eric Anholt673a3942008-07-30 12:06:12 -07001463 /* We can only do the GTT pwrite on untiled buffers, as otherwise
1464 * it would end up going through the fenced access, and we'll get
1465 * different detiling behavior between reading and writing.
1466 * pread/pwrite currently are reading and writing from the CPU
1467 * perspective, requiring manual detiling by the client.
1468 */
Chris Wilson6eae0052016-06-20 15:05:52 +01001469 if (!i915_gem_object_has_struct_page(obj) ||
Chris Wilson9c870d02016-10-24 13:42:15 +01001470 cpu_write_needs_clflush(obj))
Daniel Vetter935aaa62012-03-25 19:47:35 +02001471 /* Note that the gtt paths might fail with non-page-backed user
1472 * pointers (e.g. gtt mappings when moving data between
Chris Wilson9c870d02016-10-24 13:42:15 +01001473 * textures). Fallback to the shmem path in that case.
1474 */
1475 ret = i915_gem_gtt_pwrite_fast(dev_priv, obj, args, file);
Eric Anholt673a3942008-07-30 12:06:12 -07001476
Chris Wilsond1054ee2016-07-16 18:42:36 +01001477 if (ret == -EFAULT || ret == -ENOSPC) {
Chris Wilson6a2c4232014-11-04 04:51:40 -08001478 if (obj->phys_handle)
1479 ret = i915_gem_phys_pwrite(obj, args, file);
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05301480 else
Chris Wilson43394c72016-08-18 17:16:47 +01001481 ret = i915_gem_shmem_pwrite(dev, obj, args, file);
Chris Wilson6a2c4232014-11-04 04:51:40 -08001482 }
Daniel Vetter5c0480f2011-12-14 13:57:30 +01001483
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001484 i915_gem_object_put(obj);
Chris Wilsonfbd5a262010-10-14 15:03:58 +01001485 mutex_unlock(&dev->struct_mutex);
Imre Deak5d77d9c2014-11-12 16:40:35 +02001486 intel_runtime_pm_put(dev_priv);
1487
Eric Anholt673a3942008-07-30 12:06:12 -07001488 return ret;
Chris Wilson258a5ed2016-08-05 10:14:16 +01001489
1490err_rpm:
1491 intel_runtime_pm_put(dev_priv);
1492err:
1493 i915_gem_object_put_unlocked(obj);
1494 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001495}
1496
Chris Wilsond243ad82016-08-18 17:16:44 +01001497static inline enum fb_op_origin
Chris Wilsonaeecc962016-06-17 14:46:39 -03001498write_origin(struct drm_i915_gem_object *obj, unsigned domain)
1499{
Chris Wilson50349242016-08-18 17:17:04 +01001500 return (domain == I915_GEM_DOMAIN_GTT ?
1501 obj->frontbuffer_ggtt_origin : ORIGIN_CPU);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001502}
1503
Eric Anholt673a3942008-07-30 12:06:12 -07001504/**
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001505 * Called when user space prepares to use an object with the CPU, either
1506 * through the mmap ioctl's mapping or a GTT mapping.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001507 * @dev: drm device
1508 * @data: ioctl data blob
1509 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001510 */
1511int
1512i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001513 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001514{
1515 struct drm_i915_gem_set_domain *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001516 struct drm_i915_gem_object *obj;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001517 uint32_t read_domains = args->read_domains;
1518 uint32_t write_domain = args->write_domain;
Eric Anholt673a3942008-07-30 12:06:12 -07001519 int ret;
1520
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001521 /* Only handle setting domains to types used by the CPU. */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001522 if ((write_domain | read_domains) & I915_GEM_GPU_DOMAINS)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001523 return -EINVAL;
1524
1525 /* Having something in the write domain implies it's in the read
1526 * domain, and only that read domain. Enforce that in the request.
1527 */
1528 if (write_domain != 0 && read_domains != write_domain)
1529 return -EINVAL;
1530
Chris Wilson03ac0642016-07-20 13:31:51 +01001531 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001532 if (!obj)
1533 return -ENOENT;
Jesse Barnes652c3932009-08-17 13:31:43 -07001534
Chris Wilson3236f572012-08-24 09:35:09 +01001535 /* Try to flush the object off the GPU without holding the lock.
1536 * We will repeat the flush holding the lock in the normal manner
1537 * to catch cases where we are gazumped.
1538 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001539 ret = __unsafe_wait_rendering(obj, to_rps_client(file), !write_domain);
Chris Wilson3236f572012-08-24 09:35:09 +01001540 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001541 goto err;
1542
1543 ret = i915_mutex_lock_interruptible(dev);
1544 if (ret)
1545 goto err;
Chris Wilson3236f572012-08-24 09:35:09 +01001546
Chris Wilson43566de2015-01-02 16:29:29 +05301547 if (read_domains & I915_GEM_DOMAIN_GTT)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001548 ret = i915_gem_object_set_to_gtt_domain(obj, write_domain != 0);
Chris Wilson43566de2015-01-02 16:29:29 +05301549 else
Eric Anholte47c68e2008-11-14 13:35:19 -08001550 ret = i915_gem_object_set_to_cpu_domain(obj, write_domain != 0);
Eric Anholt2ef7eea2008-11-10 10:53:25 -08001551
Daniel Vetter031b6982015-06-26 19:35:16 +02001552 if (write_domain != 0)
Chris Wilsonaeecc962016-06-17 14:46:39 -03001553 intel_fb_obj_invalidate(obj, write_origin(obj, write_domain));
Daniel Vetter031b6982015-06-26 19:35:16 +02001554
Chris Wilsonf8c417c2016-07-20 13:31:53 +01001555 i915_gem_object_put(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001556 mutex_unlock(&dev->struct_mutex);
1557 return ret;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001558
1559err:
1560 i915_gem_object_put_unlocked(obj);
1561 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07001562}
1563
1564/**
1565 * Called when user space has done writes to this buffer
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001566 * @dev: drm device
1567 * @data: ioctl data blob
1568 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001569 */
1570int
1571i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001572 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001573{
1574 struct drm_i915_gem_sw_finish *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00001575 struct drm_i915_gem_object *obj;
Chris Wilsonc21724c2016-08-05 10:14:19 +01001576 int err = 0;
Chris Wilson1d7cfea2010-10-17 09:45:41 +01001577
Chris Wilson03ac0642016-07-20 13:31:51 +01001578 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilsonc21724c2016-08-05 10:14:19 +01001579 if (!obj)
1580 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001581
Eric Anholt673a3942008-07-30 12:06:12 -07001582 /* Pinned buffers may be scanout, so flush the cache */
Chris Wilsonc21724c2016-08-05 10:14:19 +01001583 if (READ_ONCE(obj->pin_display)) {
1584 err = i915_mutex_lock_interruptible(dev);
1585 if (!err) {
1586 i915_gem_object_flush_cpu_write_domain(obj);
1587 mutex_unlock(&dev->struct_mutex);
1588 }
1589 }
Eric Anholte47c68e2008-11-14 13:35:19 -08001590
Chris Wilsonc21724c2016-08-05 10:14:19 +01001591 i915_gem_object_put_unlocked(obj);
1592 return err;
Eric Anholt673a3942008-07-30 12:06:12 -07001593}
1594
1595/**
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01001596 * i915_gem_mmap_ioctl - Maps the contents of an object, returning the address
1597 * it is mapped to.
1598 * @dev: drm device
1599 * @data: ioctl data blob
1600 * @file: drm file
Eric Anholt673a3942008-07-30 12:06:12 -07001601 *
1602 * While the mapping holds a reference on the contents of the object, it doesn't
1603 * imply a ref on the object itself.
Daniel Vetter34367382014-10-16 12:28:18 +02001604 *
1605 * IMPORTANT:
1606 *
1607 * DRM driver writers who look a this function as an example for how to do GEM
1608 * mmap support, please don't implement mmap support like here. The modern way
1609 * to implement DRM mmap support is with an mmap offset ioctl (like
1610 * i915_gem_mmap_gtt) and then using the mmap syscall on the DRM fd directly.
1611 * That way debug tooling like valgrind will understand what's going on, hiding
1612 * the mmap call in a driver private ioctl will break that. The i915 driver only
1613 * does cpu mmaps this way because we didn't know better.
Eric Anholt673a3942008-07-30 12:06:12 -07001614 */
1615int
1616i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00001617 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07001618{
1619 struct drm_i915_gem_mmap *args = data;
Chris Wilson03ac0642016-07-20 13:31:51 +01001620 struct drm_i915_gem_object *obj;
Eric Anholt673a3942008-07-30 12:06:12 -07001621 unsigned long addr;
1622
Akash Goel1816f922015-01-02 16:29:30 +05301623 if (args->flags & ~(I915_MMAP_WC))
1624 return -EINVAL;
1625
Borislav Petkov568a58e2016-03-29 17:42:01 +02001626 if (args->flags & I915_MMAP_WC && !boot_cpu_has(X86_FEATURE_PAT))
Akash Goel1816f922015-01-02 16:29:30 +05301627 return -ENODEV;
1628
Chris Wilson03ac0642016-07-20 13:31:51 +01001629 obj = i915_gem_object_lookup(file, args->handle);
1630 if (!obj)
Chris Wilsonbf79cb92010-08-04 14:19:46 +01001631 return -ENOENT;
Eric Anholt673a3942008-07-30 12:06:12 -07001632
Daniel Vetter1286ff72012-05-10 15:25:09 +02001633 /* prime objects have no backing filp to GEM mmap
1634 * pages from.
1635 */
Chris Wilson03ac0642016-07-20 13:31:51 +01001636 if (!obj->base.filp) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001637 i915_gem_object_put_unlocked(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02001638 return -EINVAL;
1639 }
1640
Chris Wilson03ac0642016-07-20 13:31:51 +01001641 addr = vm_mmap(obj->base.filp, 0, args->size,
Eric Anholt673a3942008-07-30 12:06:12 -07001642 PROT_READ | PROT_WRITE, MAP_SHARED,
1643 args->offset);
Akash Goel1816f922015-01-02 16:29:30 +05301644 if (args->flags & I915_MMAP_WC) {
1645 struct mm_struct *mm = current->mm;
1646 struct vm_area_struct *vma;
1647
Michal Hocko80a89a52016-05-23 16:26:11 -07001648 if (down_write_killable(&mm->mmap_sem)) {
Chris Wilson34911fd2016-07-20 13:31:54 +01001649 i915_gem_object_put_unlocked(obj);
Michal Hocko80a89a52016-05-23 16:26:11 -07001650 return -EINTR;
1651 }
Akash Goel1816f922015-01-02 16:29:30 +05301652 vma = find_vma(mm, addr);
1653 if (vma)
1654 vma->vm_page_prot =
1655 pgprot_writecombine(vm_get_page_prot(vma->vm_flags));
1656 else
1657 addr = -ENOMEM;
1658 up_write(&mm->mmap_sem);
Chris Wilsonaeecc962016-06-17 14:46:39 -03001659
1660 /* This may race, but that's ok, it only gets set */
Chris Wilson50349242016-08-18 17:17:04 +01001661 WRITE_ONCE(obj->frontbuffer_ggtt_origin, ORIGIN_CPU);
Akash Goel1816f922015-01-02 16:29:30 +05301662 }
Chris Wilson34911fd2016-07-20 13:31:54 +01001663 i915_gem_object_put_unlocked(obj);
Eric Anholt673a3942008-07-30 12:06:12 -07001664 if (IS_ERR((void *)addr))
1665 return addr;
1666
1667 args->addr_ptr = (uint64_t) addr;
1668
1669 return 0;
1670}
1671
Chris Wilson03af84f2016-08-18 17:17:01 +01001672static unsigned int tile_row_pages(struct drm_i915_gem_object *obj)
1673{
1674 u64 size;
1675
1676 size = i915_gem_object_get_stride(obj);
1677 size *= i915_gem_object_get_tiling(obj) == I915_TILING_Y ? 32 : 8;
1678
1679 return size >> PAGE_SHIFT;
1680}
1681
Jesse Barnesde151cf2008-11-12 10:03:55 -08001682/**
Chris Wilson4cc69072016-08-25 19:05:19 +01001683 * i915_gem_mmap_gtt_version - report the current feature set for GTT mmaps
1684 *
1685 * A history of the GTT mmap interface:
1686 *
1687 * 0 - Everything had to fit into the GTT. Both parties of a memcpy had to
1688 * aligned and suitable for fencing, and still fit into the available
1689 * mappable space left by the pinned display objects. A classic problem
1690 * we called the page-fault-of-doom where we would ping-pong between
1691 * two objects that could not fit inside the GTT and so the memcpy
1692 * would page one object in at the expense of the other between every
1693 * single byte.
1694 *
1695 * 1 - Objects can be any size, and have any compatible fencing (X Y, or none
1696 * as set via i915_gem_set_tiling() [DRM_I915_GEM_SET_TILING]). If the
1697 * object is too large for the available space (or simply too large
1698 * for the mappable aperture!), a view is created instead and faulted
1699 * into userspace. (This view is aligned and sized appropriately for
1700 * fenced access.)
1701 *
1702 * Restrictions:
1703 *
1704 * * snoopable objects cannot be accessed via the GTT. It can cause machine
1705 * hangs on some architectures, corruption on others. An attempt to service
1706 * a GTT page fault from a snoopable object will generate a SIGBUS.
1707 *
1708 * * the object must be able to fit into RAM (physical memory, though no
1709 * limited to the mappable aperture).
1710 *
1711 *
1712 * Caveats:
1713 *
1714 * * a new GTT page fault will synchronize rendering from the GPU and flush
1715 * all data to system memory. Subsequent access will not be synchronized.
1716 *
1717 * * all mappings are revoked on runtime device suspend.
1718 *
1719 * * there are only 8, 16 or 32 fence registers to share between all users
1720 * (older machines require fence register for display and blitter access
1721 * as well). Contention of the fence registers will cause the previous users
1722 * to be unmapped and any new access will generate new page faults.
1723 *
1724 * * running out of memory while servicing a fault may generate a SIGBUS,
1725 * rather than the expected SIGSEGV.
1726 */
1727int i915_gem_mmap_gtt_version(void)
1728{
1729 return 1;
1730}
1731
1732/**
Jesse Barnesde151cf2008-11-12 10:03:55 -08001733 * i915_gem_fault - fault a page into the GTT
Chris Wilson058d88c2016-08-15 10:49:06 +01001734 * @area: CPU VMA in question
Geliang Tangd9072a32015-09-15 05:58:44 -07001735 * @vmf: fault info
Jesse Barnesde151cf2008-11-12 10:03:55 -08001736 *
1737 * The fault handler is set up by drm_gem_mmap() when a object is GTT mapped
1738 * from userspace. The fault handler takes care of binding the object to
1739 * the GTT (if needed), allocating and programming a fence register (again,
1740 * only if needed based on whether the old reg is still valid or the object
1741 * is tiled) and inserting a new PTE into the faulting process.
1742 *
1743 * Note that the faulting process may involve evicting existing objects
1744 * from the GTT and/or fence registers to make room. So performance may
1745 * suffer if the GTT working set is large or there are few fence registers
1746 * left.
Chris Wilson4cc69072016-08-25 19:05:19 +01001747 *
1748 * The current feature set supported by i915_gem_fault() and thus GTT mmaps
1749 * is exposed via I915_PARAM_MMAP_GTT_VERSION (see i915_gem_mmap_gtt_version).
Jesse Barnesde151cf2008-11-12 10:03:55 -08001750 */
Chris Wilson058d88c2016-08-15 10:49:06 +01001751int i915_gem_fault(struct vm_area_struct *area, struct vm_fault *vmf)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001752{
Chris Wilson03af84f2016-08-18 17:17:01 +01001753#define MIN_CHUNK_PAGES ((1 << 20) >> PAGE_SHIFT) /* 1 MiB */
Chris Wilson058d88c2016-08-15 10:49:06 +01001754 struct drm_i915_gem_object *obj = to_intel_bo(area->vm_private_data);
Chris Wilson05394f32010-11-08 19:18:58 +00001755 struct drm_device *dev = obj->base.dev;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03001756 struct drm_i915_private *dev_priv = to_i915(dev);
1757 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001758 bool write = !!(vmf->flags & FAULT_FLAG_WRITE);
Chris Wilson058d88c2016-08-15 10:49:06 +01001759 struct i915_vma *vma;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001760 pgoff_t page_offset;
Chris Wilson82118872016-08-18 17:17:05 +01001761 unsigned int flags;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001762 int ret;
Paulo Zanonif65c9162013-11-27 18:20:34 -02001763
Jesse Barnesde151cf2008-11-12 10:03:55 -08001764 /* We don't use vmf->pgoff since that has the fake offset */
Chris Wilson058d88c2016-08-15 10:49:06 +01001765 page_offset = ((unsigned long)vmf->virtual_address - area->vm_start) >>
Jesse Barnesde151cf2008-11-12 10:03:55 -08001766 PAGE_SHIFT;
1767
Chris Wilsondb53a302011-02-03 11:57:46 +00001768 trace_i915_gem_object_fault(obj, page_offset, true, write);
1769
Chris Wilson6e4930f2014-02-07 18:37:06 -02001770 /* Try to flush the object off the GPU first without holding the lock.
Chris Wilsonb8f90962016-08-05 10:14:07 +01001771 * Upon acquiring the lock, we will perform our sanity checks and then
Chris Wilson6e4930f2014-02-07 18:37:06 -02001772 * repeat the flush holding the lock in the normal manner to catch cases
1773 * where we are gazumped.
1774 */
Chris Wilsonb8f90962016-08-05 10:14:07 +01001775 ret = __unsafe_wait_rendering(obj, NULL, !write);
Chris Wilson6e4930f2014-02-07 18:37:06 -02001776 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001777 goto err;
1778
1779 intel_runtime_pm_get(dev_priv);
1780
1781 ret = i915_mutex_lock_interruptible(dev);
1782 if (ret)
1783 goto err_rpm;
Chris Wilson6e4930f2014-02-07 18:37:06 -02001784
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001785 /* Access to snoopable pages through the GTT is incoherent. */
1786 if (obj->cache_level != I915_CACHE_NONE && !HAS_LLC(dev)) {
Chris Wilsonddeff6e2014-05-28 16:16:41 +01001787 ret = -EFAULT;
Chris Wilsonb8f90962016-08-05 10:14:07 +01001788 goto err_unlock;
Chris Wilsoneb119bd2012-12-16 12:43:36 +00001789 }
1790
Chris Wilson82118872016-08-18 17:17:05 +01001791 /* If the object is smaller than a couple of partial vma, it is
1792 * not worth only creating a single partial vma - we may as well
1793 * clear enough space for the full object.
1794 */
1795 flags = PIN_MAPPABLE;
1796 if (obj->base.size > 2 * MIN_CHUNK_PAGES << PAGE_SHIFT)
1797 flags |= PIN_NONBLOCK | PIN_NONFAULT;
1798
Chris Wilsona61007a2016-08-18 17:17:02 +01001799 /* Now pin it into the GTT as needed */
Chris Wilson82118872016-08-18 17:17:05 +01001800 vma = i915_gem_object_ggtt_pin(obj, NULL, 0, 0, flags);
Chris Wilsona61007a2016-08-18 17:17:02 +01001801 if (IS_ERR(vma)) {
1802 struct i915_ggtt_view view;
Chris Wilson03af84f2016-08-18 17:17:01 +01001803 unsigned int chunk_size;
1804
Chris Wilsona61007a2016-08-18 17:17:02 +01001805 /* Use a partial view if it is bigger than available space */
Chris Wilson03af84f2016-08-18 17:17:01 +01001806 chunk_size = MIN_CHUNK_PAGES;
1807 if (i915_gem_object_is_tiled(obj))
1808 chunk_size = max(chunk_size, tile_row_pages(obj));
Joonas Lahtinene7ded2d2015-05-08 14:37:39 +03001809
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001810 memset(&view, 0, sizeof(view));
1811 view.type = I915_GGTT_VIEW_PARTIAL;
1812 view.params.partial.offset = rounddown(page_offset, chunk_size);
1813 view.params.partial.size =
Chris Wilsona61007a2016-08-18 17:17:02 +01001814 min_t(unsigned int, chunk_size,
Chris Wilson908b1232016-10-11 10:06:56 +01001815 vma_pages(area) - view.params.partial.offset);
Joonas Lahtinenc5ad54c2015-05-06 14:36:09 +03001816
Chris Wilsonaa136d92016-08-18 17:17:03 +01001817 /* If the partial covers the entire object, just create a
1818 * normal VMA.
1819 */
1820 if (chunk_size >= obj->base.size >> PAGE_SHIFT)
1821 view.type = I915_GGTT_VIEW_NORMAL;
1822
Chris Wilson50349242016-08-18 17:17:04 +01001823 /* Userspace is now writing through an untracked VMA, abandon
1824 * all hope that the hardware is able to track future writes.
1825 */
1826 obj->frontbuffer_ggtt_origin = ORIGIN_CPU;
1827
Chris Wilsona61007a2016-08-18 17:17:02 +01001828 vma = i915_gem_object_ggtt_pin(obj, &view, 0, 0, PIN_MAPPABLE);
1829 }
Chris Wilson058d88c2016-08-15 10:49:06 +01001830 if (IS_ERR(vma)) {
1831 ret = PTR_ERR(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001832 goto err_unlock;
Chris Wilson058d88c2016-08-15 10:49:06 +01001833 }
Jesse Barnesde151cf2008-11-12 10:03:55 -08001834
Chris Wilsonc9839302012-11-20 10:45:17 +00001835 ret = i915_gem_object_set_to_gtt_domain(obj, write);
1836 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001837 goto err_unpin;
Chris Wilsonc9839302012-11-20 10:45:17 +00001838
Chris Wilson49ef5292016-08-18 17:17:00 +01001839 ret = i915_vma_get_fence(vma);
Chris Wilsonc9839302012-11-20 10:45:17 +00001840 if (ret)
Chris Wilsonb8f90962016-08-05 10:14:07 +01001841 goto err_unpin;
Chris Wilson7d1c4802010-08-07 21:45:03 +01001842
Chris Wilson275f0392016-10-24 13:42:14 +01001843 /* Mark as being mmapped into userspace for later revocation */
Chris Wilson9c870d02016-10-24 13:42:15 +01001844 assert_rpm_wakelock_held(dev_priv);
Chris Wilson275f0392016-10-24 13:42:14 +01001845 spin_lock(&dev_priv->mm.userfault_lock);
1846 if (list_empty(&obj->userfault_link))
1847 list_add(&obj->userfault_link, &dev_priv->mm.userfault_list);
1848 spin_unlock(&dev_priv->mm.userfault_lock);
1849
Chris Wilsonb90b91d2014-06-10 12:14:40 +01001850 /* Finally, remap it using the new GTT offset */
Chris Wilsonc58305a2016-08-19 16:54:28 +01001851 ret = remap_io_mapping(area,
1852 area->vm_start + (vma->ggtt_view.params.partial.offset << PAGE_SHIFT),
1853 (ggtt->mappable_base + vma->node.start) >> PAGE_SHIFT,
1854 min_t(u64, vma->size, area->vm_end - area->vm_start),
1855 &ggtt->mappable);
Chris Wilsona61007a2016-08-18 17:17:02 +01001856
Chris Wilsonb8f90962016-08-05 10:14:07 +01001857err_unpin:
Chris Wilson058d88c2016-08-15 10:49:06 +01001858 __i915_vma_unpin(vma);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001859err_unlock:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001860 mutex_unlock(&dev->struct_mutex);
Chris Wilsonb8f90962016-08-05 10:14:07 +01001861err_rpm:
1862 intel_runtime_pm_put(dev_priv);
1863err:
Jesse Barnesde151cf2008-11-12 10:03:55 -08001864 switch (ret) {
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001865 case -EIO:
Daniel Vetter2232f032014-09-04 09:36:18 +02001866 /*
1867 * We eat errors when the gpu is terminally wedged to avoid
1868 * userspace unduly crashing (gl has no provisions for mmaps to
1869 * fail). But any other -EIO isn't ours (e.g. swap in failure)
1870 * and so needs to be reported.
1871 */
1872 if (!i915_terminally_wedged(&dev_priv->gpu_error)) {
Paulo Zanonif65c9162013-11-27 18:20:34 -02001873 ret = VM_FAULT_SIGBUS;
1874 break;
1875 }
Chris Wilson045e7692010-11-07 09:18:22 +00001876 case -EAGAIN:
Daniel Vetter571c6082013-09-12 17:57:28 +02001877 /*
1878 * EAGAIN means the gpu is hung and we'll wait for the error
1879 * handler to reset everything when re-faulting in
1880 * i915_mutex_lock_interruptible.
Chris Wilsond9bc7e92011-02-07 13:09:31 +00001881 */
Chris Wilsonc7150892009-09-23 00:43:56 +01001882 case 0:
1883 case -ERESTARTSYS:
Chris Wilsonbed636a2011-02-11 20:31:19 +00001884 case -EINTR:
Dmitry Rogozhkine79e0fe2012-10-03 17:15:26 +03001885 case -EBUSY:
1886 /*
1887 * EBUSY is ok: this just means that another thread
1888 * already did the job.
1889 */
Paulo Zanonif65c9162013-11-27 18:20:34 -02001890 ret = VM_FAULT_NOPAGE;
1891 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001892 case -ENOMEM:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001893 ret = VM_FAULT_OOM;
1894 break;
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001895 case -ENOSPC:
Chris Wilson45d67812014-01-31 11:34:57 +00001896 case -EFAULT:
Paulo Zanonif65c9162013-11-27 18:20:34 -02001897 ret = VM_FAULT_SIGBUS;
1898 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001899 default:
Daniel Vettera7c2e1a2012-10-17 11:17:16 +02001900 WARN_ONCE(ret, "unhandled error in i915_gem_fault: %i\n", ret);
Paulo Zanonif65c9162013-11-27 18:20:34 -02001901 ret = VM_FAULT_SIGBUS;
1902 break;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001903 }
Paulo Zanonif65c9162013-11-27 18:20:34 -02001904 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08001905}
1906
1907/**
Chris Wilson901782b2009-07-10 08:18:50 +01001908 * i915_gem_release_mmap - remove physical page mappings
1909 * @obj: obj in question
1910 *
André Goddard Rosaaf901ca2009-11-14 13:09:05 -02001911 * Preserve the reservation of the mmapping with the DRM core code, but
Chris Wilson901782b2009-07-10 08:18:50 +01001912 * relinquish ownership of the pages back to the system.
1913 *
1914 * It is vital that we remove the page mapping if we have mapped a tiled
1915 * object through the GTT and then lose the fence register due to
1916 * resource pressure. Similarly if the object has been moved out of the
1917 * aperture, than pages mapped into userspace must be revoked. Removing the
1918 * mapping will then trigger a page fault on the next user access, allowing
1919 * fixup by i915_gem_fault().
1920 */
Eric Anholtd05ca302009-07-10 13:02:26 -07001921void
Chris Wilson05394f32010-11-08 19:18:58 +00001922i915_gem_release_mmap(struct drm_i915_gem_object *obj)
Chris Wilson901782b2009-07-10 08:18:50 +01001923{
Chris Wilson275f0392016-10-24 13:42:14 +01001924 struct drm_i915_private *i915 = to_i915(obj->base.dev);
1925 bool zap = false;
1926
Chris Wilson349f2cc2016-04-13 17:35:12 +01001927 /* Serialisation between user GTT access and our code depends upon
1928 * revoking the CPU's PTE whilst the mutex is held. The next user
1929 * pagefault then has to wait until we release the mutex.
Chris Wilson9c870d02016-10-24 13:42:15 +01001930 *
1931 * Note that RPM complicates somewhat by adding an additional
1932 * requirement that operations to the GGTT be made holding the RPM
1933 * wakeref.
Chris Wilson349f2cc2016-04-13 17:35:12 +01001934 */
Chris Wilson275f0392016-10-24 13:42:14 +01001935 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson9c870d02016-10-24 13:42:15 +01001936 intel_runtime_pm_get(i915);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001937
Chris Wilson275f0392016-10-24 13:42:14 +01001938 spin_lock(&i915->mm.userfault_lock);
1939 if (!list_empty(&obj->userfault_link)) {
1940 list_del_init(&obj->userfault_link);
1941 zap = true;
1942 }
1943 spin_unlock(&i915->mm.userfault_lock);
1944 if (!zap)
Chris Wilson9c870d02016-10-24 13:42:15 +01001945 goto out;
Chris Wilson901782b2009-07-10 08:18:50 +01001946
David Herrmann6796cb12014-01-03 14:24:19 +01001947 drm_vma_node_unmap(&obj->base.vma_node,
1948 obj->base.dev->anon_inode->i_mapping);
Chris Wilson349f2cc2016-04-13 17:35:12 +01001949
1950 /* Ensure that the CPU's PTE are revoked and there are not outstanding
1951 * memory transactions from userspace before we return. The TLB
1952 * flushing implied above by changing the PTE above *should* be
1953 * sufficient, an extra barrier here just provides us with a bit
1954 * of paranoid documentation about our requirement to serialise
1955 * memory writes before touching registers / GSM.
1956 */
1957 wmb();
Chris Wilson9c870d02016-10-24 13:42:15 +01001958
1959out:
1960 intel_runtime_pm_put(i915);
Chris Wilson901782b2009-07-10 08:18:50 +01001961}
1962
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001963void
1964i915_gem_release_all_mmaps(struct drm_i915_private *dev_priv)
1965{
1966 struct drm_i915_gem_object *obj;
1967
Chris Wilson275f0392016-10-24 13:42:14 +01001968 spin_lock(&dev_priv->mm.userfault_lock);
1969 while ((obj = list_first_entry_or_null(&dev_priv->mm.userfault_list,
1970 struct drm_i915_gem_object,
1971 userfault_link))) {
1972 list_del_init(&obj->userfault_link);
1973 spin_unlock(&dev_priv->mm.userfault_lock);
1974
1975 drm_vma_node_unmap(&obj->base.vma_node,
1976 obj->base.dev->anon_inode->i_mapping);
1977
1978 spin_lock(&dev_priv->mm.userfault_lock);
1979 }
1980 spin_unlock(&dev_priv->mm.userfault_lock);
Chris Wilsoneedd10f2014-06-16 08:57:44 +01001981}
1982
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001983/**
1984 * i915_gem_get_ggtt_size - return required global GTT size for an object
Chris Wilsona9f14812016-08-04 16:32:28 +01001985 * @dev_priv: i915 device
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001986 * @size: object size
1987 * @tiling_mode: tiling mode
1988 *
1989 * Return the required global GTT size for an object, taking into account
1990 * potential fence register mapping.
1991 */
Chris Wilsona9f14812016-08-04 16:32:28 +01001992u64 i915_gem_get_ggtt_size(struct drm_i915_private *dev_priv,
1993 u64 size, int tiling_mode)
Chris Wilson92b88ae2010-11-09 11:47:32 +00001994{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001995 u64 ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00001996
Chris Wilsonad1a7d22016-08-04 16:32:27 +01001997 GEM_BUG_ON(size == 0);
1998
Chris Wilsona9f14812016-08-04 16:32:28 +01001999 if (INTEL_GEN(dev_priv) >= 4 ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002000 tiling_mode == I915_TILING_NONE)
2001 return size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002002
2003 /* Previous chips need a power-of-two fence region when tiling */
Chris Wilsona9f14812016-08-04 16:32:28 +01002004 if (IS_GEN3(dev_priv))
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002005 ggtt_size = 1024*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002006 else
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002007 ggtt_size = 512*1024;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002008
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002009 while (ggtt_size < size)
2010 ggtt_size <<= 1;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002011
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002012 return ggtt_size;
Chris Wilson92b88ae2010-11-09 11:47:32 +00002013}
2014
Jesse Barnesde151cf2008-11-12 10:03:55 -08002015/**
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002016 * i915_gem_get_ggtt_alignment - return required global GTT alignment
Chris Wilsona9f14812016-08-04 16:32:28 +01002017 * @dev_priv: i915 device
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002018 * @size: object size
2019 * @tiling_mode: tiling mode
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002020 * @fenced: is fenced alignment required or not
Jesse Barnesde151cf2008-11-12 10:03:55 -08002021 *
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002022 * Return the required global GTT alignment for an object, taking into account
Daniel Vetter5e783302010-11-14 22:32:36 +01002023 * potential fence register mapping.
Jesse Barnesde151cf2008-11-12 10:03:55 -08002024 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002025u64 i915_gem_get_ggtt_alignment(struct drm_i915_private *dev_priv, u64 size,
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002026 int tiling_mode, bool fenced)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002027{
Chris Wilsonad1a7d22016-08-04 16:32:27 +01002028 GEM_BUG_ON(size == 0);
2029
Jesse Barnesde151cf2008-11-12 10:03:55 -08002030 /*
2031 * Minimum alignment is 4k (GTT page size), but might be greater
2032 * if a fence register is needed for the object.
2033 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002034 if (INTEL_GEN(dev_priv) >= 4 || (!fenced && IS_G33(dev_priv)) ||
Chris Wilsone28f8712011-07-18 13:11:49 -07002035 tiling_mode == I915_TILING_NONE)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002036 return 4096;
2037
2038 /*
2039 * Previous chips need to be aligned to the size of the smallest
2040 * fence register that can contain the object.
2041 */
Chris Wilsona9f14812016-08-04 16:32:28 +01002042 return i915_gem_get_ggtt_size(dev_priv, size, tiling_mode);
Chris Wilsona00b10c2010-09-24 21:15:47 +01002043}
2044
Chris Wilsond8cb5082012-08-11 15:41:03 +01002045static int i915_gem_object_create_mmap_offset(struct drm_i915_gem_object *obj)
2046{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002047 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002048 int err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002049
Chris Wilsonf3f61842016-08-05 10:14:14 +01002050 err = drm_gem_create_mmap_offset(&obj->base);
2051 if (!err)
2052 return 0;
Daniel Vetterda494d72012-12-20 15:11:16 +01002053
Chris Wilsonf3f61842016-08-05 10:14:14 +01002054 /* We can idle the GPU locklessly to flush stale objects, but in order
2055 * to claim that space for ourselves, we need to take the big
2056 * struct_mutex to free the requests+objects and allocate our slot.
Chris Wilsond8cb5082012-08-11 15:41:03 +01002057 */
Chris Wilsonea746f32016-09-09 14:11:49 +01002058 err = i915_gem_wait_for_idle(dev_priv, I915_WAIT_INTERRUPTIBLE);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002059 if (err)
2060 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002061
Chris Wilsonf3f61842016-08-05 10:14:14 +01002062 err = i915_mutex_lock_interruptible(&dev_priv->drm);
2063 if (!err) {
2064 i915_gem_retire_requests(dev_priv);
2065 err = drm_gem_create_mmap_offset(&obj->base);
2066 mutex_unlock(&dev_priv->drm.struct_mutex);
2067 }
Daniel Vetterda494d72012-12-20 15:11:16 +01002068
Chris Wilsonf3f61842016-08-05 10:14:14 +01002069 return err;
Chris Wilsond8cb5082012-08-11 15:41:03 +01002070}
2071
2072static void i915_gem_object_free_mmap_offset(struct drm_i915_gem_object *obj)
2073{
Chris Wilsond8cb5082012-08-11 15:41:03 +01002074 drm_gem_free_mmap_offset(&obj->base);
2075}
2076
Dave Airlieda6b51d2014-12-24 13:11:17 +10002077int
Dave Airlieff72145b2011-02-07 12:16:14 +10002078i915_gem_mmap_gtt(struct drm_file *file,
2079 struct drm_device *dev,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002080 uint32_t handle,
Dave Airlieff72145b2011-02-07 12:16:14 +10002081 uint64_t *offset)
Jesse Barnesde151cf2008-11-12 10:03:55 -08002082{
Chris Wilson05394f32010-11-08 19:18:58 +00002083 struct drm_i915_gem_object *obj;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002084 int ret;
2085
Chris Wilson03ac0642016-07-20 13:31:51 +01002086 obj = i915_gem_object_lookup(file, handle);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002087 if (!obj)
2088 return -ENOENT;
Chris Wilsonab182822009-09-22 18:46:17 +01002089
Chris Wilsond8cb5082012-08-11 15:41:03 +01002090 ret = i915_gem_object_create_mmap_offset(obj);
Chris Wilsonf3f61842016-08-05 10:14:14 +01002091 if (ret == 0)
2092 *offset = drm_vma_node_offset_addr(&obj->base.vma_node);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002093
Chris Wilsonf3f61842016-08-05 10:14:14 +01002094 i915_gem_object_put_unlocked(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01002095 return ret;
Jesse Barnesde151cf2008-11-12 10:03:55 -08002096}
2097
Dave Airlieff72145b2011-02-07 12:16:14 +10002098/**
2099 * i915_gem_mmap_gtt_ioctl - prepare an object for GTT mmap'ing
2100 * @dev: DRM device
2101 * @data: GTT mapping ioctl data
2102 * @file: GEM object info
2103 *
2104 * Simply returns the fake offset to userspace so it can mmap it.
2105 * The mmap call will end up in drm_gem_mmap(), which will set things
2106 * up so we can get faults in the handler above.
2107 *
2108 * The fault handler will take care of binding the object into the GTT
2109 * (since it may have been evicted to make room for something), allocating
2110 * a fence register, and mapping the appropriate aperture address into
2111 * userspace.
2112 */
2113int
2114i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2115 struct drm_file *file)
2116{
2117 struct drm_i915_gem_mmap_gtt *args = data;
2118
Dave Airlieda6b51d2014-12-24 13:11:17 +10002119 return i915_gem_mmap_gtt(file, dev, args->handle, &args->offset);
Dave Airlieff72145b2011-02-07 12:16:14 +10002120}
2121
Daniel Vetter225067e2012-08-20 10:23:20 +02002122/* Immediately discard the backing storage */
2123static void
2124i915_gem_object_truncate(struct drm_i915_gem_object *obj)
Chris Wilsone5281cc2010-10-28 13:45:36 +01002125{
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002126 i915_gem_object_free_mmap_offset(obj);
Daniel Vetter1286ff72012-05-10 15:25:09 +02002127
Chris Wilson4d6294bf2012-08-11 15:41:05 +01002128 if (obj->base.filp == NULL)
2129 return;
2130
Daniel Vetter225067e2012-08-20 10:23:20 +02002131 /* Our goal here is to return as much of the memory as
2132 * is possible back to the system as we are called from OOM.
2133 * To do this we must instruct the shmfs to drop all of its
2134 * backing pages, *now*.
Chris Wilsone5281cc2010-10-28 13:45:36 +01002135 */
Chris Wilson55372522014-03-25 13:23:06 +00002136 shmem_truncate_range(file_inode(obj->base.filp), 0, (loff_t)-1);
Daniel Vetter225067e2012-08-20 10:23:20 +02002137 obj->madv = __I915_MADV_PURGED;
Chris Wilsone5281cc2010-10-28 13:45:36 +01002138}
Chris Wilsone5281cc2010-10-28 13:45:36 +01002139
Chris Wilson55372522014-03-25 13:23:06 +00002140/* Try to discard unwanted pages */
2141static void
2142i915_gem_object_invalidate(struct drm_i915_gem_object *obj)
Daniel Vetter225067e2012-08-20 10:23:20 +02002143{
Chris Wilson55372522014-03-25 13:23:06 +00002144 struct address_space *mapping;
2145
2146 switch (obj->madv) {
2147 case I915_MADV_DONTNEED:
2148 i915_gem_object_truncate(obj);
2149 case __I915_MADV_PURGED:
2150 return;
2151 }
2152
2153 if (obj->base.filp == NULL)
2154 return;
2155
Al Viro93c76a32015-12-04 23:45:44 -05002156 mapping = obj->base.filp->f_mapping,
Chris Wilson55372522014-03-25 13:23:06 +00002157 invalidate_mapping_pages(mapping, 0, (loff_t)-1);
Chris Wilsone5281cc2010-10-28 13:45:36 +01002158}
2159
Chris Wilson5cdf5882010-09-27 15:51:07 +01002160static void
Chris Wilson05394f32010-11-08 19:18:58 +00002161i915_gem_object_put_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002162{
Dave Gordon85d12252016-05-20 11:54:06 +01002163 struct sgt_iter sgt_iter;
2164 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002165 int ret;
Daniel Vetter1286ff72012-05-10 15:25:09 +02002166
Chris Wilson05394f32010-11-08 19:18:58 +00002167 BUG_ON(obj->madv == __I915_MADV_PURGED);
Eric Anholt856fa192009-03-19 14:10:50 -07002168
Chris Wilson6c085a72012-08-20 11:40:46 +02002169 ret = i915_gem_object_set_to_cpu_domain(obj, true);
Chris Wilsonf4457ae2016-04-13 17:35:08 +01002170 if (WARN_ON(ret)) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002171 /* In the event of a disaster, abandon all caches and
2172 * hope for the best.
2173 */
Chris Wilson2c225692013-08-09 12:26:45 +01002174 i915_gem_clflush_object(obj, true);
Chris Wilson6c085a72012-08-20 11:40:46 +02002175 obj->base.read_domains = obj->base.write_domain = I915_GEM_DOMAIN_CPU;
2176 }
2177
Imre Deake2273302015-07-09 12:59:05 +03002178 i915_gem_gtt_finish_object(obj);
2179
Daniel Vetter6dacfd22011-09-12 21:30:02 +02002180 if (i915_gem_object_needs_bit17_swizzle(obj))
Eric Anholt280b7132009-03-12 16:56:27 -07002181 i915_gem_object_save_bit_17_swizzle(obj);
2182
Chris Wilson05394f32010-11-08 19:18:58 +00002183 if (obj->madv == I915_MADV_DONTNEED)
2184 obj->dirty = 0;
Chris Wilson3ef94da2009-09-14 16:50:29 +01002185
Dave Gordon85d12252016-05-20 11:54:06 +01002186 for_each_sgt_page(page, sgt_iter, obj->pages) {
Chris Wilson05394f32010-11-08 19:18:58 +00002187 if (obj->dirty)
Chris Wilson9da3da62012-06-01 15:20:22 +01002188 set_page_dirty(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002189
Chris Wilson05394f32010-11-08 19:18:58 +00002190 if (obj->madv == I915_MADV_WILLNEED)
Chris Wilson9da3da62012-06-01 15:20:22 +01002191 mark_page_accessed(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002192
Kirill A. Shutemov09cbfea2016-04-01 15:29:47 +03002193 put_page(page);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002194 }
Chris Wilson05394f32010-11-08 19:18:58 +00002195 obj->dirty = 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002196
Chris Wilson9da3da62012-06-01 15:20:22 +01002197 sg_free_table(obj->pages);
2198 kfree(obj->pages);
Chris Wilson37e680a2012-06-07 15:38:42 +01002199}
2200
Chris Wilsondd624af2013-01-15 12:39:35 +00002201int
Chris Wilson37e680a2012-06-07 15:38:42 +01002202i915_gem_object_put_pages(struct drm_i915_gem_object *obj)
2203{
2204 const struct drm_i915_gem_object_ops *ops = obj->ops;
2205
Chris Wilson2f745ad2012-09-04 21:02:58 +01002206 if (obj->pages == NULL)
Chris Wilson37e680a2012-06-07 15:38:42 +01002207 return 0;
2208
Chris Wilsona5570172012-09-04 21:02:54 +01002209 if (obj->pages_pin_count)
2210 return -EBUSY;
2211
Chris Wilson15717de2016-08-04 07:52:26 +01002212 GEM_BUG_ON(obj->bind_count);
Ben Widawsky3e123022013-07-31 17:00:04 -07002213
Chris Wilsona2165e32012-12-03 11:49:00 +00002214 /* ->put_pages might need to allocate memory for the bit17 swizzle
2215 * array, hence protect them from being reaped by removing them from gtt
2216 * lists early. */
Ben Widawsky35c20a62013-05-31 11:28:48 -07002217 list_del(&obj->global_list);
Chris Wilsona2165e32012-12-03 11:49:00 +00002218
Chris Wilson0a798eb2016-04-08 12:11:11 +01002219 if (obj->mapping) {
Chris Wilson4b30cb22016-08-18 17:16:42 +01002220 void *ptr;
2221
2222 ptr = ptr_mask_bits(obj->mapping);
2223 if (is_vmalloc_addr(ptr))
2224 vunmap(ptr);
Chris Wilsonfb8621d2016-04-08 12:11:14 +01002225 else
Chris Wilson4b30cb22016-08-18 17:16:42 +01002226 kunmap(kmap_to_page(ptr));
2227
Chris Wilson0a798eb2016-04-08 12:11:11 +01002228 obj->mapping = NULL;
2229 }
2230
Chris Wilson37e680a2012-06-07 15:38:42 +01002231 ops->put_pages(obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002232 obj->pages = NULL;
Chris Wilson6c085a72012-08-20 11:40:46 +02002233
Chris Wilson55372522014-03-25 13:23:06 +00002234 i915_gem_object_invalidate(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02002235
2236 return 0;
2237}
2238
Chris Wilson4ff340f02016-10-18 13:02:50 +01002239static unsigned int swiotlb_max_size(void)
Chris Wilson871dfbd2016-10-11 09:20:21 +01002240{
2241#if IS_ENABLED(CONFIG_SWIOTLB)
2242 return rounddown(swiotlb_nr_tbl() << IO_TLB_SHIFT, PAGE_SIZE);
2243#else
2244 return 0;
2245#endif
2246}
2247
Chris Wilson37e680a2012-06-07 15:38:42 +01002248static int
Chris Wilson6c085a72012-08-20 11:40:46 +02002249i915_gem_object_get_pages_gtt(struct drm_i915_gem_object *obj)
Eric Anholt673a3942008-07-30 12:06:12 -07002250{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002251 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Eric Anholt673a3942008-07-30 12:06:12 -07002252 int page_count, i;
2253 struct address_space *mapping;
Chris Wilson9da3da62012-06-01 15:20:22 +01002254 struct sg_table *st;
2255 struct scatterlist *sg;
Dave Gordon85d12252016-05-20 11:54:06 +01002256 struct sgt_iter sgt_iter;
Eric Anholt673a3942008-07-30 12:06:12 -07002257 struct page *page;
Imre Deak90797e62013-02-18 19:28:03 +02002258 unsigned long last_pfn = 0; /* suppress gcc warning */
Chris Wilson4ff340f02016-10-18 13:02:50 +01002259 unsigned int max_segment;
Imre Deake2273302015-07-09 12:59:05 +03002260 int ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02002261 gfp_t gfp;
Eric Anholt673a3942008-07-30 12:06:12 -07002262
Chris Wilson6c085a72012-08-20 11:40:46 +02002263 /* Assert that the object is not currently in any GPU domain. As it
2264 * wasn't in the GTT, there shouldn't be any way it could have been in
2265 * a GPU cache
2266 */
2267 BUG_ON(obj->base.read_domains & I915_GEM_GPU_DOMAINS);
2268 BUG_ON(obj->base.write_domain & I915_GEM_GPU_DOMAINS);
2269
Chris Wilson871dfbd2016-10-11 09:20:21 +01002270 max_segment = swiotlb_max_size();
2271 if (!max_segment)
Chris Wilson4ff340f02016-10-18 13:02:50 +01002272 max_segment = rounddown(UINT_MAX, PAGE_SIZE);
Chris Wilson871dfbd2016-10-11 09:20:21 +01002273
Chris Wilson9da3da62012-06-01 15:20:22 +01002274 st = kmalloc(sizeof(*st), GFP_KERNEL);
2275 if (st == NULL)
Eric Anholt673a3942008-07-30 12:06:12 -07002276 return -ENOMEM;
2277
Chris Wilson9da3da62012-06-01 15:20:22 +01002278 page_count = obj->base.size / PAGE_SIZE;
2279 if (sg_alloc_table(st, page_count, GFP_KERNEL)) {
Chris Wilson9da3da62012-06-01 15:20:22 +01002280 kfree(st);
2281 return -ENOMEM;
2282 }
2283
2284 /* Get the list of pages out of our struct file. They'll be pinned
2285 * at this point until we release them.
2286 *
2287 * Fail silently without starting the shrinker
2288 */
Al Viro93c76a32015-12-04 23:45:44 -05002289 mapping = obj->base.filp->f_mapping;
Michal Hockoc62d2552015-11-06 16:28:49 -08002290 gfp = mapping_gfp_constraint(mapping, ~(__GFP_IO | __GFP_RECLAIM));
Mel Gormand0164ad2015-11-06 16:28:21 -08002291 gfp |= __GFP_NORETRY | __GFP_NOWARN;
Imre Deak90797e62013-02-18 19:28:03 +02002292 sg = st->sgl;
2293 st->nents = 0;
2294 for (i = 0; i < page_count; i++) {
Chris Wilson6c085a72012-08-20 11:40:46 +02002295 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2296 if (IS_ERR(page)) {
Chris Wilson21ab4e72014-09-09 11:16:08 +01002297 i915_gem_shrink(dev_priv,
2298 page_count,
2299 I915_SHRINK_BOUND |
2300 I915_SHRINK_UNBOUND |
2301 I915_SHRINK_PURGEABLE);
Chris Wilson6c085a72012-08-20 11:40:46 +02002302 page = shmem_read_mapping_page_gfp(mapping, i, gfp);
2303 }
2304 if (IS_ERR(page)) {
2305 /* We've tried hard to allocate the memory by reaping
2306 * our own buffer, now let the real VM do its job and
2307 * go down in flames if truly OOM.
2308 */
David Herrmannf461d1b2014-05-25 14:34:10 +02002309 page = shmem_read_mapping_page(mapping, i);
Imre Deake2273302015-07-09 12:59:05 +03002310 if (IS_ERR(page)) {
2311 ret = PTR_ERR(page);
Chris Wilson6c085a72012-08-20 11:40:46 +02002312 goto err_pages;
Imre Deake2273302015-07-09 12:59:05 +03002313 }
Chris Wilson6c085a72012-08-20 11:40:46 +02002314 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002315 if (!i ||
2316 sg->length >= max_segment ||
2317 page_to_pfn(page) != last_pfn + 1) {
Imre Deak90797e62013-02-18 19:28:03 +02002318 if (i)
2319 sg = sg_next(sg);
2320 st->nents++;
2321 sg_set_page(sg, page, PAGE_SIZE, 0);
2322 } else {
2323 sg->length += PAGE_SIZE;
2324 }
2325 last_pfn = page_to_pfn(page);
Daniel Vetter3bbbe702013-10-07 17:15:45 -03002326
2327 /* Check that the i965g/gm workaround works. */
2328 WARN_ON((gfp & __GFP_DMA32) && (last_pfn >= 0x00100000UL));
Eric Anholt673a3942008-07-30 12:06:12 -07002329 }
Chris Wilson871dfbd2016-10-11 09:20:21 +01002330 if (sg) /* loop terminated early; short sg table */
Konrad Rzeszutek Wilk426729d2013-06-24 11:47:48 -04002331 sg_mark_end(sg);
Chris Wilson74ce6b62012-10-19 15:51:06 +01002332 obj->pages = st;
2333
Imre Deake2273302015-07-09 12:59:05 +03002334 ret = i915_gem_gtt_prepare_object(obj);
2335 if (ret)
2336 goto err_pages;
2337
Eric Anholt673a3942008-07-30 12:06:12 -07002338 if (i915_gem_object_needs_bit17_swizzle(obj))
2339 i915_gem_object_do_bit_17_swizzle(obj);
2340
Chris Wilson3e510a82016-08-05 10:14:23 +01002341 if (i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01002342 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2343 i915_gem_object_pin_pages(obj);
2344
Eric Anholt673a3942008-07-30 12:06:12 -07002345 return 0;
2346
2347err_pages:
Imre Deak90797e62013-02-18 19:28:03 +02002348 sg_mark_end(sg);
Dave Gordon85d12252016-05-20 11:54:06 +01002349 for_each_sgt_page(page, sgt_iter, st)
2350 put_page(page);
Chris Wilson9da3da62012-06-01 15:20:22 +01002351 sg_free_table(st);
2352 kfree(st);
Chris Wilson0820baf2014-03-25 13:23:03 +00002353
2354 /* shmemfs first checks if there is enough memory to allocate the page
2355 * and reports ENOSPC should there be insufficient, along with the usual
2356 * ENOMEM for a genuine allocation failure.
2357 *
2358 * We use ENOSPC in our driver to mean that we have run out of aperture
2359 * space and so want to translate the error from shmemfs back to our
2360 * usual understanding of ENOMEM.
2361 */
Imre Deake2273302015-07-09 12:59:05 +03002362 if (ret == -ENOSPC)
2363 ret = -ENOMEM;
2364
2365 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002366}
2367
Chris Wilson37e680a2012-06-07 15:38:42 +01002368/* Ensure that the associated pages are gathered from the backing storage
2369 * and pinned into our object. i915_gem_object_get_pages() may be called
2370 * multiple times before they are released by a single call to
2371 * i915_gem_object_put_pages() - once the pages are no longer referenced
2372 * either as a result of memory pressure (reaping pages under the shrinker)
2373 * or as the object is itself released.
2374 */
2375int
2376i915_gem_object_get_pages(struct drm_i915_gem_object *obj)
2377{
Chris Wilsonfac5e232016-07-04 11:34:36 +01002378 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson37e680a2012-06-07 15:38:42 +01002379 const struct drm_i915_gem_object_ops *ops = obj->ops;
2380 int ret;
2381
Chris Wilson2f745ad2012-09-04 21:02:58 +01002382 if (obj->pages)
Chris Wilson37e680a2012-06-07 15:38:42 +01002383 return 0;
2384
Chris Wilson43e28f02013-01-08 10:53:09 +00002385 if (obj->madv != I915_MADV_WILLNEED) {
Chris Wilsonbd9b6a42014-02-10 09:03:50 +00002386 DRM_DEBUG("Attempting to obtain a purgeable object\n");
Chris Wilson8c99e572014-01-31 11:34:58 +00002387 return -EFAULT;
Chris Wilson43e28f02013-01-08 10:53:09 +00002388 }
2389
Chris Wilsona5570172012-09-04 21:02:54 +01002390 BUG_ON(obj->pages_pin_count);
2391
Chris Wilson37e680a2012-06-07 15:38:42 +01002392 ret = ops->get_pages(obj);
2393 if (ret)
2394 return ret;
2395
Ben Widawsky35c20a62013-05-31 11:28:48 -07002396 list_add_tail(&obj->global_list, &dev_priv->mm.unbound_list);
Chris Wilsonee286372015-04-07 16:20:25 +01002397
2398 obj->get_page.sg = obj->pages->sgl;
2399 obj->get_page.last = 0;
2400
Chris Wilson37e680a2012-06-07 15:38:42 +01002401 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07002402}
2403
Dave Gordondd6034c2016-05-20 11:54:04 +01002404/* The 'mapping' part of i915_gem_object_pin_map() below */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002405static void *i915_gem_object_map(const struct drm_i915_gem_object *obj,
2406 enum i915_map_type type)
Dave Gordondd6034c2016-05-20 11:54:04 +01002407{
2408 unsigned long n_pages = obj->base.size >> PAGE_SHIFT;
2409 struct sg_table *sgt = obj->pages;
Dave Gordon85d12252016-05-20 11:54:06 +01002410 struct sgt_iter sgt_iter;
2411 struct page *page;
Dave Gordonb338fa42016-05-20 11:54:05 +01002412 struct page *stack_pages[32];
2413 struct page **pages = stack_pages;
Dave Gordondd6034c2016-05-20 11:54:04 +01002414 unsigned long i = 0;
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002415 pgprot_t pgprot;
Dave Gordondd6034c2016-05-20 11:54:04 +01002416 void *addr;
2417
2418 /* A single page can always be kmapped */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002419 if (n_pages == 1 && type == I915_MAP_WB)
Dave Gordondd6034c2016-05-20 11:54:04 +01002420 return kmap(sg_page(sgt->sgl));
2421
Dave Gordonb338fa42016-05-20 11:54:05 +01002422 if (n_pages > ARRAY_SIZE(stack_pages)) {
2423 /* Too big for stack -- allocate temporary array instead */
2424 pages = drm_malloc_gfp(n_pages, sizeof(*pages), GFP_TEMPORARY);
2425 if (!pages)
2426 return NULL;
2427 }
Dave Gordondd6034c2016-05-20 11:54:04 +01002428
Dave Gordon85d12252016-05-20 11:54:06 +01002429 for_each_sgt_page(page, sgt_iter, sgt)
2430 pages[i++] = page;
Dave Gordondd6034c2016-05-20 11:54:04 +01002431
2432 /* Check that we have the expected number of pages */
2433 GEM_BUG_ON(i != n_pages);
2434
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002435 switch (type) {
2436 case I915_MAP_WB:
2437 pgprot = PAGE_KERNEL;
2438 break;
2439 case I915_MAP_WC:
2440 pgprot = pgprot_writecombine(PAGE_KERNEL_IO);
2441 break;
2442 }
2443 addr = vmap(pages, n_pages, 0, pgprot);
Dave Gordondd6034c2016-05-20 11:54:04 +01002444
Dave Gordonb338fa42016-05-20 11:54:05 +01002445 if (pages != stack_pages)
2446 drm_free_large(pages);
Dave Gordondd6034c2016-05-20 11:54:04 +01002447
2448 return addr;
2449}
2450
2451/* get, pin, and map the pages of the object into kernel space */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002452void *i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
2453 enum i915_map_type type)
Chris Wilson0a798eb2016-04-08 12:11:11 +01002454{
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002455 enum i915_map_type has_type;
2456 bool pinned;
2457 void *ptr;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002458 int ret;
2459
2460 lockdep_assert_held(&obj->base.dev->struct_mutex);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002461 GEM_BUG_ON(!i915_gem_object_has_struct_page(obj));
Chris Wilson0a798eb2016-04-08 12:11:11 +01002462
2463 ret = i915_gem_object_get_pages(obj);
2464 if (ret)
2465 return ERR_PTR(ret);
2466
2467 i915_gem_object_pin_pages(obj);
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002468 pinned = obj->pages_pin_count > 1;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002469
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002470 ptr = ptr_unpack_bits(obj->mapping, has_type);
2471 if (ptr && has_type != type) {
2472 if (pinned) {
2473 ret = -EBUSY;
2474 goto err;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002475 }
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002476
2477 if (is_vmalloc_addr(ptr))
2478 vunmap(ptr);
2479 else
2480 kunmap(kmap_to_page(ptr));
2481
2482 ptr = obj->mapping = NULL;
Chris Wilson0a798eb2016-04-08 12:11:11 +01002483 }
2484
Chris Wilsond31d7cb2016-08-12 12:39:58 +01002485 if (!ptr) {
2486 ptr = i915_gem_object_map(obj, type);
2487 if (!ptr) {
2488 ret = -ENOMEM;
2489 goto err;
2490 }
2491
2492 obj->mapping = ptr_pack_bits(ptr, type);
2493 }
2494
2495 return ptr;
2496
2497err:
2498 i915_gem_object_unpin_pages(obj);
2499 return ERR_PTR(ret);
Chris Wilson0a798eb2016-04-08 12:11:11 +01002500}
2501
Chris Wilsoncaea7472010-11-12 13:53:37 +00002502static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002503i915_gem_object_retire__write(struct i915_gem_active *active,
2504 struct drm_i915_gem_request *request)
Chris Wilsonb4716182015-04-27 13:41:17 +01002505{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002506 struct drm_i915_gem_object *obj =
2507 container_of(active, struct drm_i915_gem_object, last_write);
Chris Wilsonb4716182015-04-27 13:41:17 +01002508
Rodrigo Vivide152b62015-07-07 16:28:51 -07002509 intel_fb_obj_flush(obj, true, ORIGIN_CS);
Chris Wilsonb4716182015-04-27 13:41:17 +01002510}
2511
2512static void
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002513i915_gem_object_retire__read(struct i915_gem_active *active,
2514 struct drm_i915_gem_request *request)
Chris Wilsoncaea7472010-11-12 13:53:37 +00002515{
Chris Wilsonfa545cb2016-08-04 07:52:35 +01002516 int idx = request->engine->id;
2517 struct drm_i915_gem_object *obj =
2518 container_of(active, struct drm_i915_gem_object, last_read[idx]);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002519
Chris Wilson573adb32016-08-04 16:32:39 +01002520 GEM_BUG_ON(!i915_gem_object_has_active_engine(obj, idx));
Chris Wilsonb4716182015-04-27 13:41:17 +01002521
Chris Wilson573adb32016-08-04 16:32:39 +01002522 i915_gem_object_clear_active(obj, idx);
2523 if (i915_gem_object_is_active(obj))
Chris Wilsonb4716182015-04-27 13:41:17 +01002524 return;
Chris Wilson65ce3022012-07-20 12:41:02 +01002525
Chris Wilson6c246952015-07-27 10:26:26 +01002526 /* Bump our place on the bound list to keep it roughly in LRU order
2527 * so that we don't steal from recently used but inactive objects
2528 * (unless we are forced to ofc!)
2529 */
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002530 if (obj->bind_count)
2531 list_move_tail(&obj->global_list,
2532 &request->i915->mm.bound_list);
Chris Wilsoncaea7472010-11-12 13:53:37 +00002533
Chris Wilsonf8c417c2016-07-20 13:31:53 +01002534 i915_gem_object_put(obj);
Chris Wilsonc8725f32014-03-17 12:21:55 +00002535}
2536
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002537static bool i915_context_is_banned(const struct i915_gem_context *ctx)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002538{
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002539 unsigned long elapsed;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002540
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002541 if (ctx->hang_stats.banned)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002542 return true;
2543
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002544 elapsed = get_seconds() - ctx->hang_stats.guilty_ts;
Chris Wilson676fa572014-12-24 08:13:39 -08002545 if (ctx->hang_stats.ban_period_seconds &&
2546 elapsed <= ctx->hang_stats.ban_period_seconds) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002547 DRM_DEBUG("context hanging too fast, banning!\n");
2548 return true;
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03002549 }
2550
2551 return false;
2552}
2553
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002554static void i915_set_reset_status(struct i915_gem_context *ctx,
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002555 const bool guilty)
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002556{
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002557 struct i915_ctx_hang_stats *hs = &ctx->hang_stats;
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002558
2559 if (guilty) {
Chris Wilson7b4d3a12016-07-04 08:08:37 +01002560 hs->banned = i915_context_is_banned(ctx);
Mika Kuoppala44e2c072014-01-30 16:01:15 +02002561 hs->batch_active++;
2562 hs->guilty_ts = get_seconds();
2563 } else {
2564 hs->batch_pending++;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002565 }
2566}
2567
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02002568struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002569i915_gem_find_active_request(struct intel_engine_cs *engine)
Chris Wilson9375e442010-09-19 12:21:28 +01002570{
Chris Wilson4db080f2013-12-04 11:37:09 +00002571 struct drm_i915_gem_request *request;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002572
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002573 /* We are called by the error capture and reset at a random
2574 * point in time. In particular, note that neither is crucially
2575 * ordered with an interrupt. After a hang, the GPU is dead and we
2576 * assume that no more writes can happen (we waited long enough for
2577 * all writes that were in transaction to be flushed) - adding an
2578 * extra delay for a recent interrupt is pointless. Hence, we do
2579 * not need an engine->irq_seqno_barrier() before the seqno reads.
2580 */
Chris Wilsonefdf7c02016-08-04 07:52:33 +01002581 list_for_each_entry(request, &engine->request_list, link) {
Chris Wilsonf69a02c2016-07-01 17:23:16 +01002582 if (i915_gem_request_completed(request))
Chris Wilson4db080f2013-12-04 11:37:09 +00002583 continue;
Mika Kuoppalaaa60c662013-06-12 15:13:20 +03002584
Chris Wilson5590af32016-09-09 14:11:54 +01002585 if (!i915_sw_fence_done(&request->submit))
2586 break;
2587
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002588 return request;
Chris Wilson4db080f2013-12-04 11:37:09 +00002589 }
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002590
2591 return NULL;
2592}
2593
Chris Wilson821ed7d2016-09-09 14:11:53 +01002594static void reset_request(struct drm_i915_gem_request *request)
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002595{
Chris Wilson821ed7d2016-09-09 14:11:53 +01002596 void *vaddr = request->ring->vaddr;
2597 u32 head;
Mika Kuoppalab6b0fac2014-01-30 19:04:43 +02002598
Chris Wilson821ed7d2016-09-09 14:11:53 +01002599 /* As this request likely depends on state from the lost
2600 * context, clear out all the user operations leaving the
2601 * breadcrumb at the end (so we get the fence notifications).
2602 */
2603 head = request->head;
2604 if (request->postfix < head) {
2605 memset(vaddr + head, 0, request->ring->size - head);
2606 head = 0;
2607 }
2608 memset(vaddr + head, 0, request->postfix - head);
Chris Wilson4db080f2013-12-04 11:37:09 +00002609}
2610
Chris Wilson821ed7d2016-09-09 14:11:53 +01002611static void i915_gem_reset_engine(struct intel_engine_cs *engine)
Chris Wilson4db080f2013-12-04 11:37:09 +00002612{
Chris Wilsondcff85c2016-08-05 10:14:11 +01002613 struct drm_i915_gem_request *request;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002614 struct i915_gem_context *incomplete_ctx;
2615 bool ring_hung;
Chris Wilson608c1a52015-09-03 13:01:40 +01002616
Chris Wilson821ed7d2016-09-09 14:11:53 +01002617 if (engine->irq_seqno_barrier)
2618 engine->irq_seqno_barrier(engine);
2619
2620 request = i915_gem_find_active_request(engine);
2621 if (!request)
2622 return;
2623
2624 ring_hung = engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG;
Chris Wilson77c60702016-10-04 21:11:29 +01002625 if (engine->hangcheck.seqno != intel_engine_get_seqno(engine))
2626 ring_hung = false;
2627
Chris Wilson821ed7d2016-09-09 14:11:53 +01002628 i915_set_reset_status(request->ctx, ring_hung);
2629 if (!ring_hung)
2630 return;
2631
2632 DRM_DEBUG_DRIVER("resetting %s to restart from tail of request 0x%x\n",
2633 engine->name, request->fence.seqno);
2634
2635 /* Setup the CS to resume from the breadcrumb of the hung request */
2636 engine->reset_hw(engine, request);
2637
2638 /* Users of the default context do not rely on logical state
2639 * preserved between batches. They have to emit full state on
2640 * every batch and so it is safe to execute queued requests following
2641 * the hang.
2642 *
2643 * Other contexts preserve state, now corrupt. We want to skip all
2644 * queued requests that reference the corrupt context.
2645 */
2646 incomplete_ctx = request->ctx;
2647 if (i915_gem_context_is_default(incomplete_ctx))
2648 return;
2649
2650 list_for_each_entry_continue(request, &engine->request_list, link)
2651 if (request->ctx == incomplete_ctx)
2652 reset_request(request);
2653}
2654
2655void i915_gem_reset(struct drm_i915_private *dev_priv)
2656{
2657 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302658 enum intel_engine_id id;
Chris Wilson821ed7d2016-09-09 14:11:53 +01002659
2660 i915_gem_retire_requests(dev_priv);
2661
Akash Goel3b3f1652016-10-13 22:44:48 +05302662 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002663 i915_gem_reset_engine(engine);
2664
2665 i915_gem_restore_fences(&dev_priv->drm);
Chris Wilsonf2a91d12016-09-21 14:51:06 +01002666
2667 if (dev_priv->gt.awake) {
2668 intel_sanitize_gt_powersave(dev_priv);
2669 intel_enable_gt_powersave(dev_priv);
2670 if (INTEL_GEN(dev_priv) >= 6)
2671 gen6_rps_busy(dev_priv);
2672 }
Chris Wilson821ed7d2016-09-09 14:11:53 +01002673}
2674
2675static void nop_submit_request(struct drm_i915_gem_request *request)
2676{
2677}
2678
2679static void i915_gem_cleanup_engine(struct intel_engine_cs *engine)
2680{
2681 engine->submit_request = nop_submit_request;
Chris Wilson70c2a242016-09-09 14:11:46 +01002682
Chris Wilsonc4b09302016-07-20 09:21:10 +01002683 /* Mark all pending requests as complete so that any concurrent
2684 * (lockless) lookup doesn't try and wait upon the request as we
2685 * reset it.
2686 */
Chris Wilson87b723a2016-08-09 08:37:02 +01002687 intel_engine_init_seqno(engine, engine->last_submitted_seqno);
Chris Wilsonc4b09302016-07-20 09:21:10 +01002688
Ben Widawsky1d62bee2014-01-01 10:15:13 -08002689 /*
Oscar Mateodcb4c122014-11-13 10:28:10 +00002690 * Clear the execlists queue up before freeing the requests, as those
2691 * are the ones that keep the context and ringbuffer backing objects
2692 * pinned in place.
2693 */
Oscar Mateodcb4c122014-11-13 10:28:10 +00002694
Tomas Elf7de1691a2015-10-19 16:32:32 +01002695 if (i915.enable_execlists) {
Chris Wilson70c2a242016-09-09 14:11:46 +01002696 spin_lock(&engine->execlist_lock);
2697 INIT_LIST_HEAD(&engine->execlist_queue);
2698 i915_gem_request_put(engine->execlist_port[0].request);
2699 i915_gem_request_put(engine->execlist_port[1].request);
2700 memset(engine->execlist_port, 0, sizeof(engine->execlist_port));
2701 spin_unlock(&engine->execlist_lock);
Oscar Mateodcb4c122014-11-13 10:28:10 +00002702 }
2703
Chris Wilsonb913b332016-07-13 09:10:31 +01002704 engine->i915->gt.active_engines &= ~intel_engine_flag(engine);
Eric Anholt673a3942008-07-30 12:06:12 -07002705}
2706
Chris Wilson821ed7d2016-09-09 14:11:53 +01002707void i915_gem_set_wedged(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07002708{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002709 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302710 enum intel_engine_id id;
Eric Anholt673a3942008-07-30 12:06:12 -07002711
Chris Wilson821ed7d2016-09-09 14:11:53 +01002712 lockdep_assert_held(&dev_priv->drm.struct_mutex);
2713 set_bit(I915_WEDGED, &dev_priv->gpu_error.flags);
Chris Wilson4db080f2013-12-04 11:37:09 +00002714
Chris Wilson821ed7d2016-09-09 14:11:53 +01002715 i915_gem_context_lost(dev_priv);
Akash Goel3b3f1652016-10-13 22:44:48 +05302716 for_each_engine(engine, dev_priv, id)
Chris Wilson821ed7d2016-09-09 14:11:53 +01002717 i915_gem_cleanup_engine(engine);
Chris Wilsonb913b332016-07-13 09:10:31 +01002718 mod_delayed_work(dev_priv->wq, &dev_priv->gt.idle_work, 0);
Chris Wilsondfaae392010-09-22 10:31:52 +01002719
Chris Wilson821ed7d2016-09-09 14:11:53 +01002720 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002721}
2722
Daniel Vetter75ef9da2010-08-21 00:25:16 +02002723static void
Eric Anholt673a3942008-07-30 12:06:12 -07002724i915_gem_retire_work_handler(struct work_struct *work)
2725{
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002726 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002727 container_of(work, typeof(*dev_priv), gt.retire_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002728 struct drm_device *dev = &dev_priv->drm;
Eric Anholt673a3942008-07-30 12:06:12 -07002729
Chris Wilson891b48c2010-09-29 12:26:37 +01002730 /* Come back later if the device is busy... */
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002731 if (mutex_trylock(&dev->struct_mutex)) {
Chris Wilson67d97da2016-07-04 08:08:31 +01002732 i915_gem_retire_requests(dev_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002733 mutex_unlock(&dev->struct_mutex);
2734 }
Chris Wilson67d97da2016-07-04 08:08:31 +01002735
2736 /* Keep the retire handler running until we are finally idle.
2737 * We do not need to do this test under locking as in the worst-case
2738 * we queue the retire worker once too often.
2739 */
Chris Wilsonc9615612016-07-09 10:12:06 +01002740 if (READ_ONCE(dev_priv->gt.awake)) {
2741 i915_queue_hangcheck(dev_priv);
Chris Wilson67d97da2016-07-04 08:08:31 +01002742 queue_delayed_work(dev_priv->wq,
2743 &dev_priv->gt.retire_work,
Chris Wilsonbcb45082012-10-05 17:02:57 +01002744 round_jiffies_up_relative(HZ));
Chris Wilsonc9615612016-07-09 10:12:06 +01002745 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002746}
Chris Wilson891b48c2010-09-29 12:26:37 +01002747
Chris Wilsonb29c19b2013-09-25 17:34:56 +01002748static void
2749i915_gem_idle_work_handler(struct work_struct *work)
2750{
2751 struct drm_i915_private *dev_priv =
Chris Wilson67d97da2016-07-04 08:08:31 +01002752 container_of(work, typeof(*dev_priv), gt.idle_work.work);
Chris Wilson91c8a322016-07-05 10:40:23 +01002753 struct drm_device *dev = &dev_priv->drm;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002754 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302755 enum intel_engine_id id;
Chris Wilson67d97da2016-07-04 08:08:31 +01002756 bool rearm_hangcheck;
2757
2758 if (!READ_ONCE(dev_priv->gt.awake))
2759 return;
2760
2761 if (READ_ONCE(dev_priv->gt.active_engines))
2762 return;
2763
2764 rearm_hangcheck =
2765 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
2766
2767 if (!mutex_trylock(&dev->struct_mutex)) {
2768 /* Currently busy, come back later */
2769 mod_delayed_work(dev_priv->wq,
2770 &dev_priv->gt.idle_work,
2771 msecs_to_jiffies(50));
2772 goto out_rearm;
2773 }
2774
2775 if (dev_priv->gt.active_engines)
2776 goto out_unlock;
Zou Nan haid1b851f2010-05-21 09:08:57 +08002777
Akash Goel3b3f1652016-10-13 22:44:48 +05302778 for_each_engine(engine, dev_priv, id)
Chris Wilson67d97da2016-07-04 08:08:31 +01002779 i915_gem_batch_pool_fini(&engine->batch_pool);
Zou Nan hai852835f2010-05-21 09:08:56 +08002780
Chris Wilson67d97da2016-07-04 08:08:31 +01002781 GEM_BUG_ON(!dev_priv->gt.awake);
2782 dev_priv->gt.awake = false;
2783 rearm_hangcheck = false;
Daniel Vetter30ecad72015-12-09 09:29:36 +01002784
Chris Wilson67d97da2016-07-04 08:08:31 +01002785 if (INTEL_GEN(dev_priv) >= 6)
2786 gen6_rps_idle(dev_priv);
2787 intel_runtime_pm_put(dev_priv);
2788out_unlock:
2789 mutex_unlock(&dev->struct_mutex);
Chris Wilson35c94182015-04-07 16:20:37 +01002790
Chris Wilson67d97da2016-07-04 08:08:31 +01002791out_rearm:
2792 if (rearm_hangcheck) {
2793 GEM_BUG_ON(!dev_priv->gt.awake);
2794 i915_queue_hangcheck(dev_priv);
Chris Wilson35c94182015-04-07 16:20:37 +01002795 }
Eric Anholt673a3942008-07-30 12:06:12 -07002796}
2797
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002798void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file)
2799{
2800 struct drm_i915_gem_object *obj = to_intel_bo(gem);
2801 struct drm_i915_file_private *fpriv = file->driver_priv;
2802 struct i915_vma *vma, *vn;
2803
2804 mutex_lock(&obj->base.dev->struct_mutex);
2805 list_for_each_entry_safe(vma, vn, &obj->vma_list, obj_link)
2806 if (vma->vm->file == fpriv)
2807 i915_vma_close(vma);
2808 mutex_unlock(&obj->base.dev->struct_mutex);
2809}
2810
Ben Widawsky5816d642012-04-11 11:18:19 -07002811/**
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002812 * i915_gem_wait_ioctl - implements DRM_IOCTL_I915_GEM_WAIT
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01002813 * @dev: drm device pointer
2814 * @data: ioctl data blob
2815 * @file: drm file pointer
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002816 *
2817 * Returns 0 if successful, else an error is returned with the remaining time in
2818 * the timeout parameter.
2819 * -ETIME: object is still busy after timeout
2820 * -ERESTARTSYS: signal interrupted the wait
2821 * -ENONENT: object doesn't exist
2822 * Also possible, but rare:
2823 * -EAGAIN: GPU wedged
2824 * -ENOMEM: damn
2825 * -ENODEV: Internal IRQ fail
2826 * -E?: The add request failed
2827 *
2828 * The wait ioctl with a timeout of 0 reimplements the busy ioctl. With any
2829 * non-zero timeout parameter the wait ioctl will wait for the given number of
2830 * nanoseconds on an object becoming unbusy. Since the wait itself does so
2831 * without holding struct_mutex the object may become re-busied before this
2832 * function completes. A similar but shorter * race condition exists in the busy
2833 * ioctl
2834 */
2835int
2836i915_gem_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *file)
2837{
2838 struct drm_i915_gem_wait *args = data;
Chris Wilson033d5492016-08-05 10:14:17 +01002839 struct intel_rps_client *rps = to_rps_client(file);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002840 struct drm_i915_gem_object *obj;
Chris Wilson033d5492016-08-05 10:14:17 +01002841 unsigned long active;
2842 int idx, ret = 0;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002843
Daniel Vetter11b5d512014-09-29 15:31:26 +02002844 if (args->flags != 0)
2845 return -EINVAL;
2846
Chris Wilson03ac0642016-07-20 13:31:51 +01002847 obj = i915_gem_object_lookup(file, args->bo_handle);
Chris Wilson033d5492016-08-05 10:14:17 +01002848 if (!obj)
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002849 return -ENOENT;
Chris Wilson033d5492016-08-05 10:14:17 +01002850
2851 active = __I915_BO_ACTIVE(obj);
2852 for_each_active(active, idx) {
2853 s64 *timeout = args->timeout_ns >= 0 ? &args->timeout_ns : NULL;
Chris Wilsonea746f32016-09-09 14:11:49 +01002854 ret = i915_gem_active_wait_unlocked(&obj->last_read[idx],
2855 I915_WAIT_INTERRUPTIBLE,
Chris Wilson033d5492016-08-05 10:14:17 +01002856 timeout, rps);
2857 if (ret)
2858 break;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002859 }
2860
Chris Wilson033d5492016-08-05 10:14:17 +01002861 i915_gem_object_put_unlocked(obj);
John Harrisonff865882014-11-24 18:49:28 +00002862 return ret;
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002863}
2864
Chris Wilson8ef85612016-04-28 09:56:39 +01002865static void __i915_vma_iounmap(struct i915_vma *vma)
2866{
Chris Wilson20dfbde2016-08-04 16:32:30 +01002867 GEM_BUG_ON(i915_vma_is_pinned(vma));
Chris Wilson8ef85612016-04-28 09:56:39 +01002868
2869 if (vma->iomap == NULL)
2870 return;
2871
2872 io_mapping_unmap(vma->iomap);
2873 vma->iomap = NULL;
2874}
2875
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002876int i915_vma_unbind(struct i915_vma *vma)
Eric Anholt673a3942008-07-30 12:06:12 -07002877{
Ben Widawsky07fe0b12013-07-31 17:00:10 -07002878 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002879 unsigned long active;
Chris Wilson43e28f02013-01-08 10:53:09 +00002880 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07002881
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002882 /* First wait upon any activity as retiring the request may
2883 * have side-effects such as unpinning or even unbinding this vma.
2884 */
2885 active = i915_vma_get_active(vma);
Chris Wilsondf0e9a22016-08-04 07:52:47 +01002886 if (active) {
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002887 int idx;
2888
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002889 /* When a closed VMA is retired, it is unbound - eek.
2890 * In order to prevent it from being recursively closed,
2891 * take a pin on the vma so that the second unbind is
2892 * aborted.
2893 */
Chris Wilson20dfbde2016-08-04 16:32:30 +01002894 __i915_vma_pin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002895
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002896 for_each_active(active, idx) {
2897 ret = i915_gem_active_retire(&vma->last_read[idx],
2898 &vma->vm->dev->struct_mutex);
2899 if (ret)
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002900 break;
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002901 }
2902
Chris Wilson20dfbde2016-08-04 16:32:30 +01002903 __i915_vma_unpin(vma);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002904 if (ret)
2905 return ret;
2906
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002907 GEM_BUG_ON(i915_vma_is_active(vma));
2908 }
2909
Chris Wilson20dfbde2016-08-04 16:32:30 +01002910 if (i915_vma_is_pinned(vma))
Chris Wilsonb0decaf2016-08-04 07:52:44 +01002911 return -EBUSY;
2912
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002913 if (!drm_mm_node_allocated(&vma->node))
2914 goto destroy;
Ben Widawsky433544b2013-08-13 18:09:06 -07002915
Chris Wilson15717de2016-08-04 07:52:26 +01002916 GEM_BUG_ON(obj->bind_count == 0);
2917 GEM_BUG_ON(!obj->pages);
Chris Wilsonc4670ad2012-08-20 10:23:27 +01002918
Chris Wilson05a20d02016-08-18 17:16:55 +01002919 if (i915_vma_is_map_and_fenceable(vma)) {
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002920 /* release the fence reg _after_ flushing */
Chris Wilson49ef5292016-08-18 17:17:00 +01002921 ret = i915_vma_put_fence(vma);
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002922 if (ret)
2923 return ret;
Chris Wilson8ef85612016-04-28 09:56:39 +01002924
Chris Wilsoncd3127d2016-08-18 17:17:09 +01002925 /* Force a pagefault for domain tracking on next user access */
2926 i915_gem_release_mmap(obj);
2927
Chris Wilson8ef85612016-04-28 09:56:39 +01002928 __i915_vma_iounmap(vma);
Chris Wilson05a20d02016-08-18 17:16:55 +01002929 vma->flags &= ~I915_VMA_CAN_FENCE;
Daniel Vetter8b1bc9b2014-02-14 14:06:07 +01002930 }
Daniel Vetter96b47b62009-12-15 17:50:00 +01002931
Chris Wilson50e046b2016-08-04 07:52:46 +01002932 if (likely(!vma->vm->closed)) {
2933 trace_i915_vma_unbind(vma);
2934 vma->vm->unbind_vma(vma);
2935 }
Chris Wilson3272db52016-08-04 16:32:32 +01002936 vma->flags &= ~(I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND);
Ben Widawsky6f65e292013-12-06 14:10:56 -08002937
Chris Wilson50e046b2016-08-04 07:52:46 +01002938 drm_mm_remove_node(&vma->node);
2939 list_move_tail(&vma->vm_link, &vma->vm->unbound_list);
2940
Chris Wilson05a20d02016-08-18 17:16:55 +01002941 if (vma->pages != obj->pages) {
2942 GEM_BUG_ON(!vma->pages);
2943 sg_free_table(vma->pages);
2944 kfree(vma->pages);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002945 }
Chris Wilson247177d2016-08-15 10:48:47 +01002946 vma->pages = NULL;
Eric Anholt673a3942008-07-30 12:06:12 -07002947
Ben Widawsky2f633152013-07-17 12:19:03 -07002948 /* Since the unbound list is global, only move to that list if
Daniel Vetterb93dab62013-08-26 11:23:47 +02002949 * no more VMAs exist. */
Chris Wilson15717de2016-08-04 07:52:26 +01002950 if (--obj->bind_count == 0)
2951 list_move_tail(&obj->global_list,
2952 &to_i915(obj->base.dev)->mm.unbound_list);
Eric Anholt673a3942008-07-30 12:06:12 -07002953
Chris Wilson70903c32013-12-04 09:59:09 +00002954 /* And finally now the object is completely decoupled from this vma,
2955 * we can drop its hold on the backing storage and allow it to be
2956 * reaped by the shrinker.
2957 */
2958 i915_gem_object_unpin_pages(obj);
2959
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002960destroy:
Chris Wilson3272db52016-08-04 16:32:32 +01002961 if (unlikely(i915_vma_is_closed(vma)))
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002962 i915_vma_destroy(vma);
2963
Chris Wilson88241782011-01-07 17:09:48 +00002964 return 0;
Chris Wilson54cf91d2010-11-25 18:00:26 +00002965}
2966
Chris Wilsondcff85c2016-08-05 10:14:11 +01002967int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
Chris Wilsonea746f32016-09-09 14:11:49 +01002968 unsigned int flags)
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002969{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002970 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302971 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002972 int ret;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002973
Akash Goel3b3f1652016-10-13 22:44:48 +05302974 for_each_engine(engine, dev_priv, id) {
Chris Wilson62e63002016-06-24 14:55:52 +01002975 if (engine->last_context == NULL)
2976 continue;
2977
Chris Wilsonea746f32016-09-09 14:11:49 +01002978 ret = intel_engine_idle(engine, flags);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002979 if (ret)
2980 return ret;
2981 }
Zou Nan haid1b851f2010-05-21 09:08:57 +08002982
Daniel Vetter8a1a49f2010-02-11 22:29:04 +01002983 return 0;
Daniel Vetter4df2faf2010-02-19 11:52:00 +01002984}
2985
Chris Wilson4144f9b2014-09-11 08:43:48 +01002986static bool i915_gem_valid_gtt_space(struct i915_vma *vma,
Chris Wilson42d6ab42012-07-26 11:49:32 +01002987 unsigned long cache_level)
2988{
Chris Wilson4144f9b2014-09-11 08:43:48 +01002989 struct drm_mm_node *gtt_space = &vma->node;
Chris Wilson42d6ab42012-07-26 11:49:32 +01002990 struct drm_mm_node *other;
2991
Chris Wilson4144f9b2014-09-11 08:43:48 +01002992 /*
2993 * On some machines we have to be careful when putting differing types
2994 * of snoopable memory together to avoid the prefetcher crossing memory
2995 * domains and dying. During vm initialisation, we decide whether or not
2996 * these constraints apply and set the drm_mm.color_adjust
2997 * appropriately.
Chris Wilson42d6ab42012-07-26 11:49:32 +01002998 */
Chris Wilson4144f9b2014-09-11 08:43:48 +01002999 if (vma->vm->mm.color_adjust == NULL)
Chris Wilson42d6ab42012-07-26 11:49:32 +01003000 return true;
3001
Ben Widawskyc6cfb322013-07-05 14:41:06 -07003002 if (!drm_mm_node_allocated(gtt_space))
Chris Wilson42d6ab42012-07-26 11:49:32 +01003003 return true;
3004
3005 if (list_empty(&gtt_space->node_list))
3006 return true;
3007
3008 other = list_entry(gtt_space->node_list.prev, struct drm_mm_node, node_list);
3009 if (other->allocated && !other->hole_follows && other->color != cache_level)
3010 return false;
3011
3012 other = list_entry(gtt_space->node_list.next, struct drm_mm_node, node_list);
3013 if (other->allocated && !gtt_space->hole_follows && other->color != cache_level)
3014 return false;
3015
3016 return true;
3017}
3018
Jesse Barnesde151cf2008-11-12 10:03:55 -08003019/**
Chris Wilson59bfa122016-08-04 16:32:31 +01003020 * i915_vma_insert - finds a slot for the vma in its address space
3021 * @vma: the vma
Chris Wilson91b2db62016-08-04 16:32:23 +01003022 * @size: requested size in bytes (can be larger than the VMA)
Chris Wilson59bfa122016-08-04 16:32:31 +01003023 * @alignment: required alignment
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003024 * @flags: mask of PIN_* flags to use
Chris Wilson59bfa122016-08-04 16:32:31 +01003025 *
3026 * First we try to allocate some free space that meets the requirements for
3027 * the VMA. Failiing that, if the flags permit, it will evict an old VMA,
3028 * preferrably the oldest idle entry to make room for the new VMA.
3029 *
3030 * Returns:
3031 * 0 on success, negative error code otherwise.
Eric Anholt673a3942008-07-30 12:06:12 -07003032 */
Chris Wilson59bfa122016-08-04 16:32:31 +01003033static int
3034i915_vma_insert(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003035{
Chris Wilson59bfa122016-08-04 16:32:31 +01003036 struct drm_i915_private *dev_priv = to_i915(vma->vm->dev);
3037 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsonde180032016-08-04 16:32:29 +01003038 u64 start, end;
Chris Wilson07f73f62009-09-14 16:50:30 +01003039 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003040
Chris Wilson3272db52016-08-04 16:32:32 +01003041 GEM_BUG_ON(vma->flags & (I915_VMA_GLOBAL_BIND | I915_VMA_LOCAL_BIND));
Chris Wilson59bfa122016-08-04 16:32:31 +01003042 GEM_BUG_ON(drm_mm_node_allocated(&vma->node));
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003043
Chris Wilsonde180032016-08-04 16:32:29 +01003044 size = max(size, vma->size);
3045 if (flags & PIN_MAPPABLE)
Chris Wilson3e510a82016-08-05 10:14:23 +01003046 size = i915_gem_get_ggtt_size(dev_priv, size,
3047 i915_gem_object_get_tiling(obj));
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003048
Chris Wilsond8923dc2016-08-18 17:17:07 +01003049 alignment = max(max(alignment, vma->display_alignment),
3050 i915_gem_get_ggtt_alignment(dev_priv, size,
3051 i915_gem_object_get_tiling(obj),
3052 flags & PIN_MAPPABLE));
Chris Wilsona00b10c2010-09-24 21:15:47 +01003053
Michel Thierry101b5062015-10-01 13:33:57 +01003054 start = flags & PIN_OFFSET_BIAS ? flags & PIN_OFFSET_MASK : 0;
Chris Wilsonde180032016-08-04 16:32:29 +01003055
3056 end = vma->vm->total;
Michel Thierry101b5062015-10-01 13:33:57 +01003057 if (flags & PIN_MAPPABLE)
Chris Wilson91b2db62016-08-04 16:32:23 +01003058 end = min_t(u64, end, dev_priv->ggtt.mappable_end);
Michel Thierry101b5062015-10-01 13:33:57 +01003059 if (flags & PIN_ZONE_4G)
Michel Thierry48ea1e32016-01-11 11:39:27 +00003060 end = min_t(u64, end, (1ULL << 32) - PAGE_SIZE);
Michel Thierry101b5062015-10-01 13:33:57 +01003061
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003062 /* If binding the object/GGTT view requires more space than the entire
3063 * aperture has, reject it early before evicting everything in a vain
3064 * attempt to find space.
Chris Wilson654fc602010-05-27 13:18:21 +01003065 */
Joonas Lahtinen91e67112015-05-06 14:33:58 +03003066 if (size > end) {
Chris Wilsonde180032016-08-04 16:32:29 +01003067 DRM_DEBUG("Attempting to bind an object larger than the aperture: request=%llu [object=%zd] > %s aperture=%llu\n",
Chris Wilson91b2db62016-08-04 16:32:23 +01003068 size, obj->base.size,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003069 flags & PIN_MAPPABLE ? "mappable" : "total",
Chris Wilsond23db882014-05-23 08:48:08 +02003070 end);
Chris Wilson59bfa122016-08-04 16:32:31 +01003071 return -E2BIG;
Chris Wilson654fc602010-05-27 13:18:21 +01003072 }
3073
Chris Wilson37e680a2012-06-07 15:38:42 +01003074 ret = i915_gem_object_get_pages(obj);
Chris Wilson6c085a72012-08-20 11:40:46 +02003075 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003076 return ret;
Chris Wilson6c085a72012-08-20 11:40:46 +02003077
Chris Wilsonfbdda6f2012-11-20 10:45:16 +00003078 i915_gem_object_pin_pages(obj);
3079
Chris Wilson506a8e82015-12-08 11:55:07 +00003080 if (flags & PIN_OFFSET_FIXED) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003081 u64 offset = flags & PIN_OFFSET_MASK;
Chris Wilsonde180032016-08-04 16:32:29 +01003082 if (offset & (alignment - 1) || offset > end - size) {
Chris Wilson506a8e82015-12-08 11:55:07 +00003083 ret = -EINVAL;
Chris Wilsonde180032016-08-04 16:32:29 +01003084 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003085 }
Chris Wilsonde180032016-08-04 16:32:29 +01003086
Chris Wilson506a8e82015-12-08 11:55:07 +00003087 vma->node.start = offset;
3088 vma->node.size = size;
3089 vma->node.color = obj->cache_level;
Chris Wilsonde180032016-08-04 16:32:29 +01003090 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
Chris Wilson506a8e82015-12-08 11:55:07 +00003091 if (ret) {
3092 ret = i915_gem_evict_for_vma(vma);
3093 if (ret == 0)
Chris Wilsonde180032016-08-04 16:32:29 +01003094 ret = drm_mm_reserve_node(&vma->vm->mm, &vma->node);
3095 if (ret)
3096 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003097 }
Michel Thierry101b5062015-10-01 13:33:57 +01003098 } else {
Chris Wilsonde180032016-08-04 16:32:29 +01003099 u32 search_flag, alloc_flag;
3100
Chris Wilson506a8e82015-12-08 11:55:07 +00003101 if (flags & PIN_HIGH) {
3102 search_flag = DRM_MM_SEARCH_BELOW;
3103 alloc_flag = DRM_MM_CREATE_TOP;
3104 } else {
3105 search_flag = DRM_MM_SEARCH_DEFAULT;
3106 alloc_flag = DRM_MM_CREATE_DEFAULT;
3107 }
Michel Thierry101b5062015-10-01 13:33:57 +01003108
Chris Wilson954c4692016-08-04 16:32:26 +01003109 /* We only allocate in PAGE_SIZE/GTT_PAGE_SIZE (4096) chunks,
3110 * so we know that we always have a minimum alignment of 4096.
3111 * The drm_mm range manager is optimised to return results
3112 * with zero alignment, so where possible use the optimal
3113 * path.
3114 */
3115 if (alignment <= 4096)
3116 alignment = 0;
3117
Ben Widawsky0a9ae0d2013-05-25 12:26:35 -07003118search_free:
Chris Wilsonde180032016-08-04 16:32:29 +01003119 ret = drm_mm_insert_node_in_range_generic(&vma->vm->mm,
3120 &vma->node,
Chris Wilson506a8e82015-12-08 11:55:07 +00003121 size, alignment,
3122 obj->cache_level,
3123 start, end,
3124 search_flag,
3125 alloc_flag);
3126 if (ret) {
Chris Wilsonde180032016-08-04 16:32:29 +01003127 ret = i915_gem_evict_something(vma->vm, size, alignment,
Chris Wilson506a8e82015-12-08 11:55:07 +00003128 obj->cache_level,
3129 start, end,
3130 flags);
3131 if (ret == 0)
3132 goto search_free;
Chris Wilson97311292009-09-21 00:22:34 +01003133
Chris Wilsonde180032016-08-04 16:32:29 +01003134 goto err_unpin;
Chris Wilson506a8e82015-12-08 11:55:07 +00003135 }
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003136
3137 GEM_BUG_ON(vma->node.start < start);
3138 GEM_BUG_ON(vma->node.start + vma->node.size > end);
Chris Wilsondc9dd7a2012-12-07 20:37:07 +00003139 }
Chris Wilson37508582016-08-04 16:32:24 +01003140 GEM_BUG_ON(!i915_gem_valid_gtt_space(vma, obj->cache_level));
Eric Anholt673a3942008-07-30 12:06:12 -07003141
Ben Widawsky35c20a62013-05-31 11:28:48 -07003142 list_move_tail(&obj->global_list, &dev_priv->mm.bound_list);
Chris Wilsonde180032016-08-04 16:32:29 +01003143 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
Chris Wilson15717de2016-08-04 07:52:26 +01003144 obj->bind_count++;
Chris Wilsonbf1a1092010-08-07 11:01:20 +01003145
Chris Wilson59bfa122016-08-04 16:32:31 +01003146 return 0;
Ben Widawsky2f633152013-07-17 12:19:03 -07003147
Daniel Vetterbc6bc152013-07-22 12:12:38 +02003148err_unpin:
Ben Widawsky2f633152013-07-17 12:19:03 -07003149 i915_gem_object_unpin_pages(obj);
Chris Wilson59bfa122016-08-04 16:32:31 +01003150 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003151}
3152
Chris Wilson000433b2013-08-08 14:41:09 +01003153bool
Chris Wilson2c225692013-08-09 12:26:45 +01003154i915_gem_clflush_object(struct drm_i915_gem_object *obj,
3155 bool force)
Eric Anholt673a3942008-07-30 12:06:12 -07003156{
Eric Anholt673a3942008-07-30 12:06:12 -07003157 /* If we don't have a page list set up, then we're not pinned
3158 * to GPU, and we can ignore the cache flush because it'll happen
3159 * again at bind time.
3160 */
Chris Wilson05394f32010-11-08 19:18:58 +00003161 if (obj->pages == NULL)
Chris Wilson000433b2013-08-08 14:41:09 +01003162 return false;
Eric Anholt673a3942008-07-30 12:06:12 -07003163
Imre Deak769ce462013-02-13 21:56:05 +02003164 /*
3165 * Stolen memory is always coherent with the GPU as it is explicitly
3166 * marked as wc by the system, or the system is cache-coherent.
3167 */
Chris Wilson6a2c4232014-11-04 04:51:40 -08003168 if (obj->stolen || obj->phys_handle)
Chris Wilson000433b2013-08-08 14:41:09 +01003169 return false;
Imre Deak769ce462013-02-13 21:56:05 +02003170
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003171 /* If the GPU is snooping the contents of the CPU cache,
3172 * we do not need to manually clear the CPU cache lines. However,
3173 * the caches are only snooped when the render cache is
3174 * flushed/invalidated. As we always have to emit invalidations
3175 * and flushes when moving into and out of the RENDER domain, correct
3176 * snooping behaviour occurs naturally as the result of our domain
3177 * tracking.
3178 */
Chris Wilson0f719792015-01-13 13:32:52 +00003179 if (!force && cpu_cache_is_coherent(obj->base.dev, obj->cache_level)) {
3180 obj->cache_dirty = true;
Chris Wilson000433b2013-08-08 14:41:09 +01003181 return false;
Chris Wilson0f719792015-01-13 13:32:52 +00003182 }
Chris Wilson9c23f7f2011-03-29 16:59:52 -07003183
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003184 trace_i915_gem_object_clflush(obj);
Chris Wilson9da3da62012-06-01 15:20:22 +01003185 drm_clflush_sg(obj->pages);
Chris Wilson0f719792015-01-13 13:32:52 +00003186 obj->cache_dirty = false;
Chris Wilson000433b2013-08-08 14:41:09 +01003187
3188 return true;
Eric Anholte47c68e2008-11-14 13:35:19 -08003189}
3190
3191/** Flushes the GTT write domain for the object if it's dirty. */
3192static void
Chris Wilson05394f32010-11-08 19:18:58 +00003193i915_gem_object_flush_gtt_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003194{
Chris Wilson3b5724d2016-08-18 17:16:49 +01003195 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003196
Chris Wilson05394f32010-11-08 19:18:58 +00003197 if (obj->base.write_domain != I915_GEM_DOMAIN_GTT)
Eric Anholte47c68e2008-11-14 13:35:19 -08003198 return;
3199
Chris Wilson63256ec2011-01-04 18:42:07 +00003200 /* No actual flushing is required for the GTT write domain. Writes
Chris Wilson3b5724d2016-08-18 17:16:49 +01003201 * to it "immediately" go to main memory as far as we know, so there's
Eric Anholte47c68e2008-11-14 13:35:19 -08003202 * no chipset flush. It also doesn't land in render cache.
Chris Wilson63256ec2011-01-04 18:42:07 +00003203 *
3204 * However, we do have to enforce the order so that all writes through
3205 * the GTT land before any writes to the device, such as updates to
3206 * the GATT itself.
Chris Wilson3b5724d2016-08-18 17:16:49 +01003207 *
3208 * We also have to wait a bit for the writes to land from the GTT.
3209 * An uncached read (i.e. mmio) seems to be ideal for the round-trip
3210 * timing. This issue has only been observed when switching quickly
3211 * between GTT writes and CPU reads from inside the kernel on recent hw,
3212 * and it appears to only affect discrete GTT blocks (i.e. on LLC
3213 * system agents we cannot reproduce this behaviour).
Eric Anholte47c68e2008-11-14 13:35:19 -08003214 */
Chris Wilson63256ec2011-01-04 18:42:07 +00003215 wmb();
Chris Wilson3b5724d2016-08-18 17:16:49 +01003216 if (INTEL_GEN(dev_priv) >= 6 && !HAS_LLC(dev_priv))
Akash Goel3b3f1652016-10-13 22:44:48 +05303217 POSTING_READ(RING_ACTHD(dev_priv->engine[RCS]->mmio_base));
Chris Wilson63256ec2011-01-04 18:42:07 +00003218
Chris Wilsond243ad82016-08-18 17:16:44 +01003219 intel_fb_obj_flush(obj, false, write_origin(obj, I915_GEM_DOMAIN_GTT));
Daniel Vetterf99d7062014-06-19 16:01:59 +02003220
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003221 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003222 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003223 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003224 I915_GEM_DOMAIN_GTT);
Eric Anholte47c68e2008-11-14 13:35:19 -08003225}
3226
3227/** Flushes the CPU write domain for the object if it's dirty. */
3228static void
Daniel Vettere62b59e2015-01-21 14:53:48 +01003229i915_gem_object_flush_cpu_write_domain(struct drm_i915_gem_object *obj)
Eric Anholte47c68e2008-11-14 13:35:19 -08003230{
Chris Wilson05394f32010-11-08 19:18:58 +00003231 if (obj->base.write_domain != I915_GEM_DOMAIN_CPU)
Eric Anholte47c68e2008-11-14 13:35:19 -08003232 return;
3233
Daniel Vettere62b59e2015-01-21 14:53:48 +01003234 if (i915_gem_clflush_object(obj, obj->pin_display))
Chris Wilsonc0336662016-05-06 15:40:21 +01003235 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilson000433b2013-08-08 14:41:09 +01003236
Rodrigo Vivide152b62015-07-07 16:28:51 -07003237 intel_fb_obj_flush(obj, false, ORIGIN_CPU);
Daniel Vetterf99d7062014-06-19 16:01:59 +02003238
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003239 obj->base.write_domain = 0;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003240 trace_i915_gem_object_change_domain(obj,
Chris Wilson05394f32010-11-08 19:18:58 +00003241 obj->base.read_domains,
Chris Wilsonb0dc4652016-08-18 17:16:51 +01003242 I915_GEM_DOMAIN_CPU);
Eric Anholte47c68e2008-11-14 13:35:19 -08003243}
3244
Chris Wilson383d5822016-08-18 17:17:08 +01003245static void i915_gem_object_bump_inactive_ggtt(struct drm_i915_gem_object *obj)
3246{
3247 struct i915_vma *vma;
3248
3249 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3250 if (!i915_vma_is_ggtt(vma))
3251 continue;
3252
3253 if (i915_vma_is_active(vma))
3254 continue;
3255
3256 if (!drm_mm_node_allocated(&vma->node))
3257 continue;
3258
3259 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3260 }
3261}
3262
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003263/**
3264 * Moves a single object to the GTT read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003265 * @obj: object to act on
3266 * @write: ask for write access or read only
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003267 *
3268 * This function returns when the move is complete, including waiting on
3269 * flushes to occur.
3270 */
Jesse Barnes79e53942008-11-07 14:24:08 -08003271int
Chris Wilson20217462010-11-23 15:26:33 +00003272i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003273{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003274 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003275 int ret;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003276
Chris Wilson0201f1e2012-07-20 12:41:01 +01003277 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003278 if (ret)
3279 return ret;
3280
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003281 if (obj->base.write_domain == I915_GEM_DOMAIN_GTT)
3282 return 0;
3283
Chris Wilson43566de2015-01-02 16:29:29 +05303284 /* Flush and acquire obj->pages so that we are coherent through
3285 * direct access in memory with previous cached writes through
3286 * shmemfs and that our cache domain tracking remains valid.
3287 * For example, if the obj->filp was moved to swap without us
3288 * being notified and releasing the pages, we would mistakenly
3289 * continue to assume that the obj remained out of the CPU cached
3290 * domain.
3291 */
3292 ret = i915_gem_object_get_pages(obj);
3293 if (ret)
3294 return ret;
3295
Daniel Vettere62b59e2015-01-21 14:53:48 +01003296 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003297
Chris Wilsond0a57782012-10-09 19:24:37 +01003298 /* Serialise direct access to this object with the barriers for
3299 * coherent writes from the GPU, by effectively invalidating the
3300 * GTT domain upon first access.
3301 */
3302 if ((obj->base.read_domains & I915_GEM_DOMAIN_GTT) == 0)
3303 mb();
3304
Chris Wilson05394f32010-11-08 19:18:58 +00003305 old_write_domain = obj->base.write_domain;
3306 old_read_domains = obj->base.read_domains;
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003307
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003308 /* It should now be out of any other write domains, and we can update
3309 * the domain values for our changes.
3310 */
Chris Wilson05394f32010-11-08 19:18:58 +00003311 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_GTT) != 0);
3312 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Eric Anholte47c68e2008-11-14 13:35:19 -08003313 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003314 obj->base.read_domains = I915_GEM_DOMAIN_GTT;
3315 obj->base.write_domain = I915_GEM_DOMAIN_GTT;
3316 obj->dirty = 1;
Eric Anholte47c68e2008-11-14 13:35:19 -08003317 }
3318
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003319 trace_i915_gem_object_change_domain(obj,
3320 old_read_domains,
3321 old_write_domain);
3322
Chris Wilson8325a092012-04-24 15:52:35 +01003323 /* And bump the LRU for this access */
Chris Wilson383d5822016-08-18 17:17:08 +01003324 i915_gem_object_bump_inactive_ggtt(obj);
Chris Wilson8325a092012-04-24 15:52:35 +01003325
Eric Anholte47c68e2008-11-14 13:35:19 -08003326 return 0;
3327}
3328
Chris Wilsonef55f922015-10-09 14:11:27 +01003329/**
3330 * Changes the cache-level of an object across all VMA.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003331 * @obj: object to act on
3332 * @cache_level: new cache level to set for the object
Chris Wilsonef55f922015-10-09 14:11:27 +01003333 *
3334 * After this function returns, the object will be in the new cache-level
3335 * across all GTT and the contents of the backing storage will be coherent,
3336 * with respect to the new cache-level. In order to keep the backing storage
3337 * coherent for all users, we only allow a single cache level to be set
3338 * globally on the object and prevent it from being changed whilst the
3339 * hardware is reading from the object. That is if the object is currently
3340 * on the scanout it will be set to uncached (or equivalent display
3341 * cache coherency) and all non-MOCS GPU access will also be uncached so
3342 * that all direct access to the scanout remains coherent.
3343 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003344int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3345 enum i915_cache_level cache_level)
3346{
Chris Wilsonaa653a62016-08-04 07:52:27 +01003347 struct i915_vma *vma;
Ville Syrjäläed75a552015-08-11 19:47:10 +03003348 int ret = 0;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003349
3350 if (obj->cache_level == cache_level)
Ville Syrjäläed75a552015-08-11 19:47:10 +03003351 goto out;
Chris Wilsone4ffd172011-04-04 09:44:39 +01003352
Chris Wilsonef55f922015-10-09 14:11:27 +01003353 /* Inspect the list of currently bound VMA and unbind any that would
3354 * be invalid given the new cache-level. This is principally to
3355 * catch the issue of the CS prefetch crossing page boundaries and
3356 * reading an invalid PTE on older architectures.
3357 */
Chris Wilsonaa653a62016-08-04 07:52:27 +01003358restart:
3359 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003360 if (!drm_mm_node_allocated(&vma->node))
3361 continue;
3362
Chris Wilson20dfbde2016-08-04 16:32:30 +01003363 if (i915_vma_is_pinned(vma)) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003364 DRM_DEBUG("can not change the cache level of pinned objects\n");
3365 return -EBUSY;
3366 }
3367
Chris Wilsonaa653a62016-08-04 07:52:27 +01003368 if (i915_gem_valid_gtt_space(vma, cache_level))
3369 continue;
3370
3371 ret = i915_vma_unbind(vma);
3372 if (ret)
3373 return ret;
3374
3375 /* As unbinding may affect other elements in the
3376 * obj->vma_list (due to side-effects from retiring
3377 * an active vma), play safe and restart the iterator.
3378 */
3379 goto restart;
Chris Wilson42d6ab42012-07-26 11:49:32 +01003380 }
3381
Chris Wilsonef55f922015-10-09 14:11:27 +01003382 /* We can reuse the existing drm_mm nodes but need to change the
3383 * cache-level on the PTE. We could simply unbind them all and
3384 * rebind with the correct cache-level on next use. However since
3385 * we already have a valid slot, dma mapping, pages etc, we may as
3386 * rewrite the PTE in the belief that doing so tramples upon less
3387 * state and so involves less work.
3388 */
Chris Wilson15717de2016-08-04 07:52:26 +01003389 if (obj->bind_count) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003390 /* Before we change the PTE, the GPU must not be accessing it.
3391 * If we wait upon the object, we know that all the bound
3392 * VMA are no longer active.
3393 */
Chris Wilson2e2f3512015-04-27 13:41:14 +01003394 ret = i915_gem_object_wait_rendering(obj, false);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003395 if (ret)
3396 return ret;
3397
Chris Wilsonaa653a62016-08-04 07:52:27 +01003398 if (!HAS_LLC(obj->base.dev) && cache_level != I915_CACHE_NONE) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003399 /* Access to snoopable pages through the GTT is
3400 * incoherent and on some machines causes a hard
3401 * lockup. Relinquish the CPU mmaping to force
3402 * userspace to refault in the pages and we can
3403 * then double check if the GTT mapping is still
3404 * valid for that pointer access.
3405 */
3406 i915_gem_release_mmap(obj);
Chris Wilsone4ffd172011-04-04 09:44:39 +01003407
Chris Wilsonef55f922015-10-09 14:11:27 +01003408 /* As we no longer need a fence for GTT access,
3409 * we can relinquish it now (and so prevent having
3410 * to steal a fence from someone else on the next
3411 * fence request). Note GPU activity would have
3412 * dropped the fence as all snoopable access is
3413 * supposed to be linear.
3414 */
Chris Wilson49ef5292016-08-18 17:17:00 +01003415 list_for_each_entry(vma, &obj->vma_list, obj_link) {
3416 ret = i915_vma_put_fence(vma);
3417 if (ret)
3418 return ret;
3419 }
Chris Wilsonef55f922015-10-09 14:11:27 +01003420 } else {
3421 /* We either have incoherent backing store and
3422 * so no GTT access or the architecture is fully
3423 * coherent. In such cases, existing GTT mmaps
3424 * ignore the cache bit in the PTE and we can
3425 * rewrite it without confusing the GPU or having
3426 * to force userspace to fault back in its mmaps.
3427 */
Chris Wilsone4ffd172011-04-04 09:44:39 +01003428 }
3429
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003430 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilsonef55f922015-10-09 14:11:27 +01003431 if (!drm_mm_node_allocated(&vma->node))
3432 continue;
3433
3434 ret = i915_vma_bind(vma, cache_level, PIN_UPDATE);
3435 if (ret)
3436 return ret;
3437 }
Chris Wilsone4ffd172011-04-04 09:44:39 +01003438 }
3439
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00003440 list_for_each_entry(vma, &obj->vma_list, obj_link)
Chris Wilson2c225692013-08-09 12:26:45 +01003441 vma->node.color = cache_level;
3442 obj->cache_level = cache_level;
3443
Ville Syrjäläed75a552015-08-11 19:47:10 +03003444out:
Chris Wilsonef55f922015-10-09 14:11:27 +01003445 /* Flush the dirty CPU caches to the backing storage so that the
3446 * object is now coherent at its new cache level (with respect
3447 * to the access domain).
3448 */
Ankitprasad Sharmab50a5372016-06-10 14:23:03 +05303449 if (obj->cache_dirty && cpu_write_needs_clflush(obj)) {
Chris Wilson0f719792015-01-13 13:32:52 +00003450 if (i915_gem_clflush_object(obj, true))
Chris Wilsonc0336662016-05-06 15:40:21 +01003451 i915_gem_chipset_flush(to_i915(obj->base.dev));
Chris Wilsone4ffd172011-04-04 09:44:39 +01003452 }
3453
Chris Wilsone4ffd172011-04-04 09:44:39 +01003454 return 0;
3455}
3456
Ben Widawsky199adf42012-09-21 17:01:20 -07003457int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3458 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003459{
Ben Widawsky199adf42012-09-21 17:01:20 -07003460 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003461 struct drm_i915_gem_object *obj;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003462
Chris Wilson03ac0642016-07-20 13:31:51 +01003463 obj = i915_gem_object_lookup(file, args->handle);
3464 if (!obj)
Chris Wilson432be692015-05-07 12:14:55 +01003465 return -ENOENT;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003466
Chris Wilson651d7942013-08-08 14:41:10 +01003467 switch (obj->cache_level) {
3468 case I915_CACHE_LLC:
3469 case I915_CACHE_L3_LLC:
3470 args->caching = I915_CACHING_CACHED;
3471 break;
3472
Chris Wilson4257d3b2013-08-08 14:41:11 +01003473 case I915_CACHE_WT:
3474 args->caching = I915_CACHING_DISPLAY;
3475 break;
3476
Chris Wilson651d7942013-08-08 14:41:10 +01003477 default:
3478 args->caching = I915_CACHING_NONE;
3479 break;
3480 }
Chris Wilsone6994ae2012-07-10 10:27:08 +01003481
Chris Wilson34911fd2016-07-20 13:31:54 +01003482 i915_gem_object_put_unlocked(obj);
Chris Wilson432be692015-05-07 12:14:55 +01003483 return 0;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003484}
3485
Ben Widawsky199adf42012-09-21 17:01:20 -07003486int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3487 struct drm_file *file)
Chris Wilsone6994ae2012-07-10 10:27:08 +01003488{
Chris Wilson9c870d02016-10-24 13:42:15 +01003489 struct drm_i915_private *i915 = to_i915(dev);
Ben Widawsky199adf42012-09-21 17:01:20 -07003490 struct drm_i915_gem_caching *args = data;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003491 struct drm_i915_gem_object *obj;
3492 enum i915_cache_level level;
3493 int ret;
3494
Ben Widawsky199adf42012-09-21 17:01:20 -07003495 switch (args->caching) {
3496 case I915_CACHING_NONE:
Chris Wilsone6994ae2012-07-10 10:27:08 +01003497 level = I915_CACHE_NONE;
3498 break;
Ben Widawsky199adf42012-09-21 17:01:20 -07003499 case I915_CACHING_CACHED:
Imre Deake5756c12015-08-14 18:43:30 +03003500 /*
3501 * Due to a HW issue on BXT A stepping, GPU stores via a
3502 * snooped mapping may leave stale data in a corresponding CPU
3503 * cacheline, whereas normally such cachelines would get
3504 * invalidated.
3505 */
Chris Wilson9c870d02016-10-24 13:42:15 +01003506 if (!HAS_LLC(i915) && !HAS_SNOOP(i915))
Imre Deake5756c12015-08-14 18:43:30 +03003507 return -ENODEV;
3508
Chris Wilsone6994ae2012-07-10 10:27:08 +01003509 level = I915_CACHE_LLC;
3510 break;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003511 case I915_CACHING_DISPLAY:
Chris Wilson9c870d02016-10-24 13:42:15 +01003512 level = HAS_WT(i915) ? I915_CACHE_WT : I915_CACHE_NONE;
Chris Wilson4257d3b2013-08-08 14:41:11 +01003513 break;
Chris Wilsone6994ae2012-07-10 10:27:08 +01003514 default:
3515 return -EINVAL;
3516 }
3517
Ben Widawsky3bc29132012-09-26 16:15:20 -07003518 ret = i915_mutex_lock_interruptible(dev);
3519 if (ret)
Chris Wilson9c870d02016-10-24 13:42:15 +01003520 return ret;
Ben Widawsky3bc29132012-09-26 16:15:20 -07003521
Chris Wilson03ac0642016-07-20 13:31:51 +01003522 obj = i915_gem_object_lookup(file, args->handle);
3523 if (!obj) {
Chris Wilsone6994ae2012-07-10 10:27:08 +01003524 ret = -ENOENT;
3525 goto unlock;
3526 }
3527
3528 ret = i915_gem_object_set_cache_level(obj, level);
Chris Wilsonf8c417c2016-07-20 13:31:53 +01003529 i915_gem_object_put(obj);
Chris Wilsone6994ae2012-07-10 10:27:08 +01003530unlock:
3531 mutex_unlock(&dev->struct_mutex);
3532 return ret;
3533}
3534
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003535/*
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003536 * Prepare buffer for display plane (scanout, cursors, etc).
3537 * Can be called from an uninterruptible phase (modesetting) and allows
3538 * any flushes to be pipelined (for pageflips).
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003539 */
Chris Wilson058d88c2016-08-15 10:49:06 +01003540struct i915_vma *
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003541i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3542 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003543 const struct i915_ggtt_view *view)
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003544{
Chris Wilson058d88c2016-08-15 10:49:06 +01003545 struct i915_vma *vma;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003546 u32 old_read_domains, old_write_domain;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003547 int ret;
3548
Chris Wilsoncc98b412013-08-09 12:25:09 +01003549 /* Mark the pin_display early so that we account for the
3550 * display coherency whilst setting up the cache domains.
3551 */
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003552 obj->pin_display++;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003553
Eric Anholta7ef0642011-03-29 16:59:54 -07003554 /* The display engine is not coherent with the LLC cache on gen6. As
3555 * a result, we make sure that the pinning that is about to occur is
3556 * done with uncached PTEs. This is lowest common denominator for all
3557 * chipsets.
3558 *
3559 * However for gen6+, we could do better by using the GFDT bit instead
3560 * of uncaching, which would allow us to flush all the LLC-cached data
3561 * with that bit in the PTE to main memory with just one PIPE_CONTROL.
3562 */
Chris Wilson651d7942013-08-08 14:41:10 +01003563 ret = i915_gem_object_set_cache_level(obj,
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003564 HAS_WT(to_i915(obj->base.dev)) ?
3565 I915_CACHE_WT : I915_CACHE_NONE);
Chris Wilson058d88c2016-08-15 10:49:06 +01003566 if (ret) {
3567 vma = ERR_PTR(ret);
Chris Wilsoncc98b412013-08-09 12:25:09 +01003568 goto err_unpin_display;
Chris Wilson058d88c2016-08-15 10:49:06 +01003569 }
Eric Anholta7ef0642011-03-29 16:59:54 -07003570
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003571 /* As the user may map the buffer once pinned in the display plane
3572 * (e.g. libkms for the bootup splash), we have to ensure that we
Chris Wilson2efb8132016-08-18 17:17:06 +01003573 * always use map_and_fenceable for all scanout buffers. However,
3574 * it may simply be too big to fit into mappable, in which case
3575 * put it anyway and hope that userspace can cope (but always first
3576 * try to preserve the existing ABI).
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003577 */
Chris Wilson2efb8132016-08-18 17:17:06 +01003578 vma = ERR_PTR(-ENOSPC);
3579 if (view->type == I915_GGTT_VIEW_NORMAL)
3580 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment,
3581 PIN_MAPPABLE | PIN_NONBLOCK);
3582 if (IS_ERR(vma))
3583 vma = i915_gem_object_ggtt_pin(obj, view, 0, alignment, 0);
Chris Wilson058d88c2016-08-15 10:49:06 +01003584 if (IS_ERR(vma))
Chris Wilsoncc98b412013-08-09 12:25:09 +01003585 goto err_unpin_display;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003586
Chris Wilsond8923dc2016-08-18 17:17:07 +01003587 vma->display_alignment = max_t(u64, vma->display_alignment, alignment);
3588
Chris Wilson058d88c2016-08-15 10:49:06 +01003589 WARN_ON(obj->pin_display > i915_vma_pin_count(vma));
3590
Daniel Vettere62b59e2015-01-21 14:53:48 +01003591 i915_gem_object_flush_cpu_write_domain(obj);
Chris Wilsonb118c1e2010-05-27 13:18:14 +01003592
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003593 old_write_domain = obj->base.write_domain;
Chris Wilson05394f32010-11-08 19:18:58 +00003594 old_read_domains = obj->base.read_domains;
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003595
3596 /* It should now be out of any other write domains, and we can update
3597 * the domain values for our changes.
3598 */
Chris Wilsone5f1d962012-07-20 12:41:00 +01003599 obj->base.write_domain = 0;
Chris Wilson05394f32010-11-08 19:18:58 +00003600 obj->base.read_domains |= I915_GEM_DOMAIN_GTT;
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003601
3602 trace_i915_gem_object_change_domain(obj,
3603 old_read_domains,
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003604 old_write_domain);
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003605
Chris Wilson058d88c2016-08-15 10:49:06 +01003606 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003607
3608err_unpin_display:
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003609 obj->pin_display--;
Chris Wilson058d88c2016-08-15 10:49:06 +01003610 return vma;
Chris Wilsoncc98b412013-08-09 12:25:09 +01003611}
3612
3613void
Chris Wilson058d88c2016-08-15 10:49:06 +01003614i915_gem_object_unpin_from_display_plane(struct i915_vma *vma)
Chris Wilsoncc98b412013-08-09 12:25:09 +01003615{
Chris Wilson058d88c2016-08-15 10:49:06 +01003616 if (WARN_ON(vma->obj->pin_display == 0))
Tvrtko Ursulin8a0c39b2015-04-13 11:50:09 +01003617 return;
3618
Chris Wilsond8923dc2016-08-18 17:17:07 +01003619 if (--vma->obj->pin_display == 0)
3620 vma->display_alignment = 0;
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003621
Chris Wilson383d5822016-08-18 17:17:08 +01003622 /* Bump the LRU to try and avoid premature eviction whilst flipping */
3623 if (!i915_vma_is_active(vma))
3624 list_move_tail(&vma->vm_link, &vma->vm->inactive_list);
3625
Chris Wilson058d88c2016-08-15 10:49:06 +01003626 i915_vma_unpin(vma);
3627 WARN_ON(vma->obj->pin_display > i915_vma_pin_count(vma));
Zhenyu Wangb9241ea2009-11-25 13:09:39 +08003628}
3629
Eric Anholte47c68e2008-11-14 13:35:19 -08003630/**
3631 * Moves a single object to the CPU read, and possibly write domain.
Tvrtko Ursulin14bb2c12016-06-03 14:02:17 +01003632 * @obj: object to act on
3633 * @write: requesting write or read-only access
Eric Anholte47c68e2008-11-14 13:35:19 -08003634 *
3635 * This function returns when the move is complete, including waiting on
3636 * flushes to occur.
3637 */
Chris Wilsondabdfe02012-03-26 10:10:27 +02003638int
Chris Wilson919926a2010-11-12 13:42:53 +00003639i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write)
Eric Anholte47c68e2008-11-14 13:35:19 -08003640{
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003641 uint32_t old_write_domain, old_read_domains;
Eric Anholte47c68e2008-11-14 13:35:19 -08003642 int ret;
3643
Chris Wilson0201f1e2012-07-20 12:41:01 +01003644 ret = i915_gem_object_wait_rendering(obj, !write);
Chris Wilson88241782011-01-07 17:09:48 +00003645 if (ret)
3646 return ret;
3647
Chris Wilsonc13d87e2016-07-20 09:21:15 +01003648 if (obj->base.write_domain == I915_GEM_DOMAIN_CPU)
3649 return 0;
3650
Eric Anholte47c68e2008-11-14 13:35:19 -08003651 i915_gem_object_flush_gtt_write_domain(obj);
3652
Chris Wilson05394f32010-11-08 19:18:58 +00003653 old_write_domain = obj->base.write_domain;
3654 old_read_domains = obj->base.read_domains;
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003655
Eric Anholte47c68e2008-11-14 13:35:19 -08003656 /* Flush the CPU cache if it's still invalid. */
Chris Wilson05394f32010-11-08 19:18:58 +00003657 if ((obj->base.read_domains & I915_GEM_DOMAIN_CPU) == 0) {
Chris Wilson2c225692013-08-09 12:26:45 +01003658 i915_gem_clflush_object(obj, false);
Eric Anholte47c68e2008-11-14 13:35:19 -08003659
Chris Wilson05394f32010-11-08 19:18:58 +00003660 obj->base.read_domains |= I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003661 }
3662
3663 /* It should now be out of any other write domains, and we can update
3664 * the domain values for our changes.
3665 */
Chris Wilson05394f32010-11-08 19:18:58 +00003666 BUG_ON((obj->base.write_domain & ~I915_GEM_DOMAIN_CPU) != 0);
Eric Anholte47c68e2008-11-14 13:35:19 -08003667
3668 /* If we're writing through the CPU, then the GPU read domains will
3669 * need to be invalidated at next use.
3670 */
3671 if (write) {
Chris Wilson05394f32010-11-08 19:18:58 +00003672 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
3673 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
Eric Anholte47c68e2008-11-14 13:35:19 -08003674 }
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003675
Chris Wilson1c5d22f2009-08-25 11:15:50 +01003676 trace_i915_gem_object_change_domain(obj,
3677 old_read_domains,
3678 old_write_domain);
3679
Eric Anholt2ef7eea2008-11-10 10:53:25 -08003680 return 0;
3681}
3682
Eric Anholt673a3942008-07-30 12:06:12 -07003683/* Throttle our rendering by waiting until the ring has completed our requests
3684 * emitted over 20 msec ago.
3685 *
Eric Anholtb9624422009-06-03 07:27:35 +00003686 * Note that if we were to use the current jiffies each time around the loop,
3687 * we wouldn't escape the function with any frames outstanding if the time to
3688 * render a frame was over 20ms.
3689 *
Eric Anholt673a3942008-07-30 12:06:12 -07003690 * This should get us reasonable parallelism between CPU and GPU but also
3691 * relatively low latency when blocking on a particular request to finish.
3692 */
3693static int
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003694i915_gem_ring_throttle(struct drm_device *dev, struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07003695{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003696 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003697 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilsond0bc54f2015-05-21 21:01:48 +01003698 unsigned long recent_enough = jiffies - DRM_I915_THROTTLE_JIFFIES;
John Harrison54fb2412014-11-24 18:49:27 +00003699 struct drm_i915_gem_request *request, *target = NULL;
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003700 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07003701
Daniel Vetter308887a2012-11-14 17:14:06 +01003702 ret = i915_gem_wait_for_error(&dev_priv->gpu_error);
3703 if (ret)
3704 return ret;
3705
Chris Wilsonf4457ae2016-04-13 17:35:08 +01003706 /* ABI: return -EIO if already wedged */
3707 if (i915_terminally_wedged(&dev_priv->gpu_error))
3708 return -EIO;
Chris Wilsone110e8d2011-01-26 15:39:14 +00003709
Chris Wilson1c255952010-09-26 11:03:27 +01003710 spin_lock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003711 list_for_each_entry(request, &file_priv->mm.request_list, client_list) {
Eric Anholtb9624422009-06-03 07:27:35 +00003712 if (time_after_eq(request->emitted_jiffies, recent_enough))
3713 break;
3714
John Harrisonfcfa423c2015-05-29 17:44:12 +01003715 /*
3716 * Note that the request might not have been submitted yet.
3717 * In which case emitted_jiffies will be zero.
3718 */
3719 if (!request->emitted_jiffies)
3720 continue;
3721
John Harrison54fb2412014-11-24 18:49:27 +00003722 target = request;
Eric Anholtb9624422009-06-03 07:27:35 +00003723 }
John Harrisonff865882014-11-24 18:49:28 +00003724 if (target)
Chris Wilsone8a261e2016-07-20 13:31:49 +01003725 i915_gem_request_get(target);
Chris Wilson1c255952010-09-26 11:03:27 +01003726 spin_unlock(&file_priv->mm.lock);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003727
John Harrison54fb2412014-11-24 18:49:27 +00003728 if (target == NULL)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003729 return 0;
3730
Chris Wilsonea746f32016-09-09 14:11:49 +01003731 ret = i915_wait_request(target, I915_WAIT_INTERRUPTIBLE, NULL, NULL);
Chris Wilsone8a261e2016-07-20 13:31:49 +01003732 i915_gem_request_put(target);
John Harrisonff865882014-11-24 18:49:28 +00003733
Eric Anholt673a3942008-07-30 12:06:12 -07003734 return ret;
3735}
3736
Chris Wilsond23db882014-05-23 08:48:08 +02003737static bool
Chris Wilson91b2db62016-08-04 16:32:23 +01003738i915_vma_misplaced(struct i915_vma *vma, u64 size, u64 alignment, u64 flags)
Chris Wilsond23db882014-05-23 08:48:08 +02003739{
Chris Wilson59bfa122016-08-04 16:32:31 +01003740 if (!drm_mm_node_allocated(&vma->node))
3741 return false;
3742
Chris Wilson91b2db62016-08-04 16:32:23 +01003743 if (vma->node.size < size)
3744 return true;
3745
3746 if (alignment && vma->node.start & (alignment - 1))
Chris Wilsond23db882014-05-23 08:48:08 +02003747 return true;
3748
Chris Wilson05a20d02016-08-18 17:16:55 +01003749 if (flags & PIN_MAPPABLE && !i915_vma_is_map_and_fenceable(vma))
Chris Wilsond23db882014-05-23 08:48:08 +02003750 return true;
3751
3752 if (flags & PIN_OFFSET_BIAS &&
3753 vma->node.start < (flags & PIN_OFFSET_MASK))
3754 return true;
3755
Chris Wilson506a8e82015-12-08 11:55:07 +00003756 if (flags & PIN_OFFSET_FIXED &&
3757 vma->node.start != (flags & PIN_OFFSET_MASK))
3758 return true;
3759
Chris Wilsond23db882014-05-23 08:48:08 +02003760 return false;
3761}
3762
Chris Wilsond0710ab2015-11-20 14:16:39 +00003763void __i915_vma_set_map_and_fenceable(struct i915_vma *vma)
3764{
3765 struct drm_i915_gem_object *obj = vma->obj;
Chris Wilsona9f14812016-08-04 16:32:28 +01003766 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003767 bool mappable, fenceable;
3768 u32 fence_size, fence_alignment;
3769
Chris Wilsona9f14812016-08-04 16:32:28 +01003770 fence_size = i915_gem_get_ggtt_size(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003771 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003772 i915_gem_object_get_tiling(obj));
Chris Wilsona9f14812016-08-04 16:32:28 +01003773 fence_alignment = i915_gem_get_ggtt_alignment(dev_priv,
Chris Wilson05a20d02016-08-18 17:16:55 +01003774 vma->size,
Chris Wilson3e510a82016-08-05 10:14:23 +01003775 i915_gem_object_get_tiling(obj),
Chris Wilsonad1a7d22016-08-04 16:32:27 +01003776 true);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003777
3778 fenceable = (vma->node.size == fence_size &&
3779 (vma->node.start & (fence_alignment - 1)) == 0);
3780
3781 mappable = (vma->node.start + fence_size <=
Chris Wilsona9f14812016-08-04 16:32:28 +01003782 dev_priv->ggtt.mappable_end);
Chris Wilsond0710ab2015-11-20 14:16:39 +00003783
Chris Wilson05a20d02016-08-18 17:16:55 +01003784 if (mappable && fenceable)
3785 vma->flags |= I915_VMA_CAN_FENCE;
3786 else
3787 vma->flags &= ~I915_VMA_CAN_FENCE;
Chris Wilsond0710ab2015-11-20 14:16:39 +00003788}
3789
Chris Wilson305bc232016-08-04 16:32:33 +01003790int __i915_vma_do_pin(struct i915_vma *vma,
3791 u64 size, u64 alignment, u64 flags)
Eric Anholt673a3942008-07-30 12:06:12 -07003792{
Chris Wilson305bc232016-08-04 16:32:33 +01003793 unsigned int bound = vma->flags;
Eric Anholt673a3942008-07-30 12:06:12 -07003794 int ret;
3795
Chris Wilson59bfa122016-08-04 16:32:31 +01003796 GEM_BUG_ON((flags & (PIN_GLOBAL | PIN_USER)) == 0);
Chris Wilson3272db52016-08-04 16:32:32 +01003797 GEM_BUG_ON((flags & PIN_GLOBAL) && !i915_vma_is_ggtt(vma));
Ben Widawsky6e7186a2014-05-06 22:21:36 -07003798
Chris Wilson305bc232016-08-04 16:32:33 +01003799 if (WARN_ON(bound & I915_VMA_PIN_OVERFLOW)) {
3800 ret = -EBUSY;
3801 goto err;
3802 }
Chris Wilsonc826c442014-10-31 13:53:53 +00003803
Chris Wilsonde895082016-08-04 16:32:34 +01003804 if ((bound & I915_VMA_BIND_MASK) == 0) {
Chris Wilson59bfa122016-08-04 16:32:31 +01003805 ret = i915_vma_insert(vma, size, alignment, flags);
3806 if (ret)
3807 goto err;
Chris Wilsonac0c6b52010-05-27 13:18:18 +01003808 }
3809
Chris Wilson59bfa122016-08-04 16:32:31 +01003810 ret = i915_vma_bind(vma, vma->obj->cache_level, flags);
Chris Wilson3b165252016-08-04 16:32:25 +01003811 if (ret)
Chris Wilson59bfa122016-08-04 16:32:31 +01003812 goto err;
Chris Wilson3b165252016-08-04 16:32:25 +01003813
Chris Wilson3272db52016-08-04 16:32:32 +01003814 if ((bound ^ vma->flags) & I915_VMA_GLOBAL_BIND)
Chris Wilsond0710ab2015-11-20 14:16:39 +00003815 __i915_vma_set_map_and_fenceable(vma);
Chris Wilsonef79e172014-10-31 13:53:52 +00003816
Chris Wilson3b165252016-08-04 16:32:25 +01003817 GEM_BUG_ON(i915_vma_misplaced(vma, size, alignment, flags));
Eric Anholt673a3942008-07-30 12:06:12 -07003818 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07003819
Chris Wilson59bfa122016-08-04 16:32:31 +01003820err:
3821 __i915_vma_unpin(vma);
3822 return ret;
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003823}
3824
Chris Wilson058d88c2016-08-15 10:49:06 +01003825struct i915_vma *
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003826i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3827 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003828 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003829 u64 alignment,
3830 u64 flags)
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003831{
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003832 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
3833 struct i915_address_space *vm = &dev_priv->ggtt.base;
Chris Wilson59bfa122016-08-04 16:32:31 +01003834 struct i915_vma *vma;
3835 int ret;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +03003836
Chris Wilson058d88c2016-08-15 10:49:06 +01003837 vma = i915_gem_obj_lookup_or_create_vma(obj, vm, view);
Chris Wilson59bfa122016-08-04 16:32:31 +01003838 if (IS_ERR(vma))
Chris Wilson058d88c2016-08-15 10:49:06 +01003839 return vma;
Chris Wilson59bfa122016-08-04 16:32:31 +01003840
3841 if (i915_vma_misplaced(vma, size, alignment, flags)) {
3842 if (flags & PIN_NONBLOCK &&
3843 (i915_vma_is_pinned(vma) || i915_vma_is_active(vma)))
Chris Wilson058d88c2016-08-15 10:49:06 +01003844 return ERR_PTR(-ENOSPC);
Chris Wilson59bfa122016-08-04 16:32:31 +01003845
Chris Wilsonad16d2e2016-10-13 09:55:04 +01003846 if (flags & PIN_MAPPABLE) {
3847 u32 fence_size;
3848
3849 fence_size = i915_gem_get_ggtt_size(dev_priv, vma->size,
3850 i915_gem_object_get_tiling(obj));
3851 /* If the required space is larger than the available
3852 * aperture, we will not able to find a slot for the
3853 * object and unbinding the object now will be in
3854 * vain. Worse, doing so may cause us to ping-pong
3855 * the object in and out of the Global GTT and
3856 * waste a lot of cycles under the mutex.
3857 */
3858 if (fence_size > dev_priv->ggtt.mappable_end)
3859 return ERR_PTR(-E2BIG);
3860
3861 /* If NONBLOCK is set the caller is optimistically
3862 * trying to cache the full object within the mappable
3863 * aperture, and *must* have a fallback in place for
3864 * situations where we cannot bind the object. We
3865 * can be a little more lax here and use the fallback
3866 * more often to avoid costly migrations of ourselves
3867 * and other objects within the aperture.
3868 *
3869 * Half-the-aperture is used as a simple heuristic.
3870 * More interesting would to do search for a free
3871 * block prior to making the commitment to unbind.
3872 * That caters for the self-harm case, and with a
3873 * little more heuristics (e.g. NOFAULT, NOEVICT)
3874 * we could try to minimise harm to others.
3875 */
3876 if (flags & PIN_NONBLOCK &&
3877 fence_size > dev_priv->ggtt.mappable_end / 2)
3878 return ERR_PTR(-ENOSPC);
3879 }
3880
Chris Wilson59bfa122016-08-04 16:32:31 +01003881 WARN(i915_vma_is_pinned(vma),
3882 "bo is already pinned in ggtt with incorrect alignment:"
Chris Wilson05a20d02016-08-18 17:16:55 +01003883 " offset=%08x, req.alignment=%llx,"
3884 " req.map_and_fenceable=%d, vma->map_and_fenceable=%d\n",
3885 i915_ggtt_offset(vma), alignment,
Chris Wilson59bfa122016-08-04 16:32:31 +01003886 !!(flags & PIN_MAPPABLE),
Chris Wilson05a20d02016-08-18 17:16:55 +01003887 i915_vma_is_map_and_fenceable(vma));
Chris Wilson59bfa122016-08-04 16:32:31 +01003888 ret = i915_vma_unbind(vma);
3889 if (ret)
Chris Wilson058d88c2016-08-15 10:49:06 +01003890 return ERR_PTR(ret);
Chris Wilson59bfa122016-08-04 16:32:31 +01003891 }
3892
Chris Wilson058d88c2016-08-15 10:49:06 +01003893 ret = i915_vma_pin(vma, size, alignment, flags | PIN_GLOBAL);
3894 if (ret)
3895 return ERR_PTR(ret);
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003896
Chris Wilson058d88c2016-08-15 10:49:06 +01003897 return vma;
Eric Anholt673a3942008-07-30 12:06:12 -07003898}
3899
Chris Wilsonedf6b762016-08-09 09:23:33 +01003900static __always_inline unsigned int __busy_read_flag(unsigned int id)
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003901{
3902 /* Note that we could alias engines in the execbuf API, but
3903 * that would be very unwise as it prevents userspace from
3904 * fine control over engine selection. Ahem.
3905 *
3906 * This should be something like EXEC_MAX_ENGINE instead of
3907 * I915_NUM_ENGINES.
3908 */
3909 BUILD_BUG_ON(I915_NUM_ENGINES > 16);
3910 return 0x10000 << id;
3911}
3912
3913static __always_inline unsigned int __busy_write_id(unsigned int id)
3914{
Chris Wilson70cb4722016-08-09 18:08:25 +01003915 /* The uABI guarantees an active writer is also amongst the read
3916 * engines. This would be true if we accessed the activity tracking
3917 * under the lock, but as we perform the lookup of the object and
3918 * its activity locklessly we can not guarantee that the last_write
3919 * being active implies that we have set the same engine flag from
3920 * last_read - hence we always set both read and write busy for
3921 * last_write.
3922 */
3923 return id | __busy_read_flag(id);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003924}
3925
Chris Wilsonedf6b762016-08-09 09:23:33 +01003926static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003927__busy_set_if_active(const struct i915_gem_active *active,
3928 unsigned int (*flag)(unsigned int id))
3929{
Chris Wilson12555012016-08-16 09:50:40 +01003930 struct drm_i915_gem_request *request;
3931
3932 request = rcu_dereference(active->request);
3933 if (!request || i915_gem_request_completed(request))
3934 return 0;
3935
3936 /* This is racy. See __i915_gem_active_get_rcu() for an in detail
3937 * discussion of how to handle the race correctly, but for reporting
3938 * the busy state we err on the side of potentially reporting the
3939 * wrong engine as being busy (but we guarantee that the result
3940 * is at least self-consistent).
3941 *
3942 * As we use SLAB_DESTROY_BY_RCU, the request may be reallocated
3943 * whilst we are inspecting it, even under the RCU read lock as we are.
3944 * This means that there is a small window for the engine and/or the
3945 * seqno to have been overwritten. The seqno will always be in the
3946 * future compared to the intended, and so we know that if that
3947 * seqno is idle (on whatever engine) our request is idle and the
3948 * return 0 above is correct.
3949 *
3950 * The issue is that if the engine is switched, it is just as likely
3951 * to report that it is busy (but since the switch happened, we know
3952 * the request should be idle). So there is a small chance that a busy
3953 * result is actually the wrong engine.
3954 *
3955 * So why don't we care?
3956 *
3957 * For starters, the busy ioctl is a heuristic that is by definition
3958 * racy. Even with perfect serialisation in the driver, the hardware
3959 * state is constantly advancing - the state we report to the user
3960 * is stale.
3961 *
3962 * The critical information for the busy-ioctl is whether the object
3963 * is idle as userspace relies on that to detect whether its next
3964 * access will stall, or if it has missed submitting commands to
3965 * the hardware allowing the GPU to stall. We never generate a
3966 * false-positive for idleness, thus busy-ioctl is reliable at the
3967 * most fundamental level, and we maintain the guarantee that a
3968 * busy object left to itself will eventually become idle (and stay
3969 * idle!).
3970 *
3971 * We allow ourselves the leeway of potentially misreporting the busy
3972 * state because that is an optimisation heuristic that is constantly
3973 * in flux. Being quickly able to detect the busy/idle state is much
3974 * more important than accurate logging of exactly which engines were
3975 * busy.
3976 *
3977 * For accuracy in reporting the engine, we could use
3978 *
3979 * result = 0;
3980 * request = __i915_gem_active_get_rcu(active);
3981 * if (request) {
3982 * if (!i915_gem_request_completed(request))
3983 * result = flag(request->engine->exec_id);
3984 * i915_gem_request_put(request);
3985 * }
3986 *
3987 * but that still remains susceptible to both hardware and userspace
3988 * races. So we accept making the result of that race slightly worse,
3989 * given the rarity of the race and its low impact on the result.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003990 */
Chris Wilson12555012016-08-16 09:50:40 +01003991 return flag(READ_ONCE(request->engine->exec_id));
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003992}
3993
Chris Wilsonedf6b762016-08-09 09:23:33 +01003994static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01003995busy_check_reader(const struct i915_gem_active *active)
3996{
3997 return __busy_set_if_active(active, __busy_read_flag);
3998}
3999
Chris Wilsonedf6b762016-08-09 09:23:33 +01004000static __always_inline unsigned int
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004001busy_check_writer(const struct i915_gem_active *active)
4002{
4003 return __busy_set_if_active(active, __busy_write_id);
4004}
4005
Eric Anholt673a3942008-07-30 12:06:12 -07004006int
Eric Anholt673a3942008-07-30 12:06:12 -07004007i915_gem_busy_ioctl(struct drm_device *dev, void *data,
Chris Wilson05394f32010-11-08 19:18:58 +00004008 struct drm_file *file)
Eric Anholt673a3942008-07-30 12:06:12 -07004009{
4010 struct drm_i915_gem_busy *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004011 struct drm_i915_gem_object *obj;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004012 unsigned long active;
Eric Anholt673a3942008-07-30 12:06:12 -07004013
Chris Wilson03ac0642016-07-20 13:31:51 +01004014 obj = i915_gem_object_lookup(file, args->handle);
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004015 if (!obj)
4016 return -ENOENT;
Zou Nan haid1b851f2010-05-21 09:08:57 +08004017
Chris Wilson426960b2016-01-15 16:51:46 +00004018 args->busy = 0;
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004019 active = __I915_BO_ACTIVE(obj);
4020 if (active) {
4021 int idx;
Chris Wilson426960b2016-01-15 16:51:46 +00004022
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004023 /* Yes, the lookups are intentionally racy.
4024 *
4025 * First, we cannot simply rely on __I915_BO_ACTIVE. We have
4026 * to regard the value as stale and as our ABI guarantees
4027 * forward progress, we confirm the status of each active
4028 * request with the hardware.
4029 *
4030 * Even though we guard the pointer lookup by RCU, that only
4031 * guarantees that the pointer and its contents remain
4032 * dereferencable and does *not* mean that the request we
4033 * have is the same as the one being tracked by the object.
4034 *
4035 * Consider that we lookup the request just as it is being
4036 * retired and freed. We take a local copy of the pointer,
4037 * but before we add its engine into the busy set, the other
4038 * thread reallocates it and assigns it to a task on another
Chris Wilson12555012016-08-16 09:50:40 +01004039 * engine with a fresh and incomplete seqno. Guarding against
4040 * that requires careful serialisation and reference counting,
4041 * i.e. using __i915_gem_active_get_request_rcu(). We don't,
4042 * instead we expect that if the result is busy, which engines
4043 * are busy is not completely reliable - we only guarantee
4044 * that the object was busy.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004045 */
4046 rcu_read_lock();
4047
4048 for_each_active(active, idx)
4049 args->busy |= busy_check_reader(&obj->last_read[idx]);
4050
4051 /* For ABI sanity, we only care that the write engine is in
Chris Wilson70cb4722016-08-09 18:08:25 +01004052 * the set of read engines. This should be ensured by the
4053 * ordering of setting last_read/last_write in
4054 * i915_vma_move_to_active(), and then in reverse in retire.
4055 * However, for good measure, we always report the last_write
4056 * request as a busy read as well as being a busy write.
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004057 *
4058 * We don't care that the set of active read/write engines
4059 * may change during construction of the result, as it is
4060 * equally liable to change before userspace can inspect
4061 * the result.
4062 */
4063 args->busy |= busy_check_writer(&obj->last_write);
4064
4065 rcu_read_unlock();
Chris Wilson426960b2016-01-15 16:51:46 +00004066 }
Eric Anholt673a3942008-07-30 12:06:12 -07004067
Chris Wilson3fdc13c2016-08-05 10:14:18 +01004068 i915_gem_object_put_unlocked(obj);
4069 return 0;
Eric Anholt673a3942008-07-30 12:06:12 -07004070}
4071
4072int
4073i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
4074 struct drm_file *file_priv)
4075{
Akshay Joshi0206e352011-08-16 15:34:10 -04004076 return i915_gem_ring_throttle(dev, file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004077}
4078
Chris Wilson3ef94da2009-09-14 16:50:29 +01004079int
4080i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
4081 struct drm_file *file_priv)
4082{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004083 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson3ef94da2009-09-14 16:50:29 +01004084 struct drm_i915_gem_madvise *args = data;
Chris Wilson05394f32010-11-08 19:18:58 +00004085 struct drm_i915_gem_object *obj;
Chris Wilson76c1dec2010-09-25 11:22:51 +01004086 int ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004087
4088 switch (args->madv) {
4089 case I915_MADV_DONTNEED:
4090 case I915_MADV_WILLNEED:
4091 break;
4092 default:
4093 return -EINVAL;
4094 }
4095
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004096 ret = i915_mutex_lock_interruptible(dev);
4097 if (ret)
4098 return ret;
4099
Chris Wilson03ac0642016-07-20 13:31:51 +01004100 obj = i915_gem_object_lookup(file_priv, args->handle);
4101 if (!obj) {
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004102 ret = -ENOENT;
4103 goto unlock;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004104 }
Chris Wilson3ef94da2009-09-14 16:50:29 +01004105
Daniel Vetter656bfa32014-11-20 09:26:30 +01004106 if (obj->pages &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004107 i915_gem_object_is_tiled(obj) &&
Daniel Vetter656bfa32014-11-20 09:26:30 +01004108 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES) {
4109 if (obj->madv == I915_MADV_WILLNEED)
4110 i915_gem_object_unpin_pages(obj);
4111 if (args->madv == I915_MADV_WILLNEED)
4112 i915_gem_object_pin_pages(obj);
4113 }
4114
Chris Wilson05394f32010-11-08 19:18:58 +00004115 if (obj->madv != __I915_MADV_PURGED)
4116 obj->madv = args->madv;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004117
Chris Wilson6c085a72012-08-20 11:40:46 +02004118 /* if the object is no longer attached, discard its backing storage */
Daniel Vetterbe6a0372015-03-18 10:46:04 +01004119 if (obj->madv == I915_MADV_DONTNEED && obj->pages == NULL)
Chris Wilson2d7ef392009-09-20 23:13:10 +01004120 i915_gem_object_truncate(obj);
4121
Chris Wilson05394f32010-11-08 19:18:58 +00004122 args->retained = obj->madv != __I915_MADV_PURGED;
Chris Wilsonbb6baf72009-09-22 14:24:13 +01004123
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004124 i915_gem_object_put(obj);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004125unlock:
Chris Wilson3ef94da2009-09-14 16:50:29 +01004126 mutex_unlock(&dev->struct_mutex);
Chris Wilson1d7cfea2010-10-17 09:45:41 +01004127 return ret;
Chris Wilson3ef94da2009-09-14 16:50:29 +01004128}
4129
Chris Wilson37e680a2012-06-07 15:38:42 +01004130void i915_gem_object_init(struct drm_i915_gem_object *obj,
4131 const struct drm_i915_gem_object_ops *ops)
Chris Wilson0327d6b2012-08-11 15:41:06 +01004132{
Chris Wilsonb4716182015-04-27 13:41:17 +01004133 int i;
4134
Ben Widawsky35c20a62013-05-31 11:28:48 -07004135 INIT_LIST_HEAD(&obj->global_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004136 INIT_LIST_HEAD(&obj->userfault_link);
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00004137 for (i = 0; i < I915_NUM_ENGINES; i++)
Chris Wilsonfa545cb2016-08-04 07:52:35 +01004138 init_request_active(&obj->last_read[i],
4139 i915_gem_object_retire__read);
4140 init_request_active(&obj->last_write,
4141 i915_gem_object_retire__write);
Ben Widawskyb25cb2f2013-08-14 11:38:33 +02004142 INIT_LIST_HEAD(&obj->obj_exec_link);
Ben Widawsky2f633152013-07-17 12:19:03 -07004143 INIT_LIST_HEAD(&obj->vma_list);
Chris Wilson8d9d5742015-04-07 16:20:38 +01004144 INIT_LIST_HEAD(&obj->batch_pool_link);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004145
Chris Wilson37e680a2012-06-07 15:38:42 +01004146 obj->ops = ops;
4147
Chris Wilson50349242016-08-18 17:17:04 +01004148 obj->frontbuffer_ggtt_origin = ORIGIN_GTT;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004149 obj->madv = I915_MADV_WILLNEED;
Chris Wilson0327d6b2012-08-11 15:41:06 +01004150
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004151 i915_gem_info_add_obj(to_i915(obj->base.dev), obj->base.size);
Chris Wilson0327d6b2012-08-11 15:41:06 +01004152}
4153
Chris Wilson37e680a2012-06-07 15:38:42 +01004154static const struct drm_i915_gem_object_ops i915_gem_object_ops = {
Chris Wilsonde472662016-01-22 18:32:31 +00004155 .flags = I915_GEM_OBJECT_HAS_STRUCT_PAGE,
Chris Wilson37e680a2012-06-07 15:38:42 +01004156 .get_pages = i915_gem_object_get_pages_gtt,
4157 .put_pages = i915_gem_object_put_pages_gtt,
4158};
4159
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004160/* Note we don't consider signbits :| */
4161#define overflows_type(x, T) \
4162 (sizeof(x) > sizeof(T) && (x) >> (sizeof(T) * BITS_PER_BYTE))
4163
4164struct drm_i915_gem_object *
4165i915_gem_object_create(struct drm_device *dev, u64 size)
Daniel Vetterac52bc52010-04-09 19:05:06 +00004166{
Daniel Vetterc397b902010-04-09 19:05:07 +00004167 struct drm_i915_gem_object *obj;
Hugh Dickins5949eac2011-06-27 16:18:18 -07004168 struct address_space *mapping;
Daniel Vetter1a240d42012-11-29 22:18:51 +01004169 gfp_t mask;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004170 int ret;
Daniel Vetterc397b902010-04-09 19:05:07 +00004171
Chris Wilsonb4bcbe22016-10-18 13:02:49 +01004172 /* There is a prevalence of the assumption that we fit the object's
4173 * page count inside a 32bit _signed_ variable. Let's document this and
4174 * catch if we ever need to fix it. In the meantime, if you do spot
4175 * such a local variable, please consider fixing!
4176 */
4177 if (WARN_ON(size >> PAGE_SHIFT > INT_MAX))
4178 return ERR_PTR(-E2BIG);
4179
4180 if (overflows_type(size, obj->base.size))
4181 return ERR_PTR(-E2BIG);
4182
Chris Wilson42dcedd2012-11-15 11:32:30 +00004183 obj = i915_gem_object_alloc(dev);
Daniel Vetterc397b902010-04-09 19:05:07 +00004184 if (obj == NULL)
Chris Wilsonfe3db792016-04-25 13:32:13 +01004185 return ERR_PTR(-ENOMEM);
Daniel Vetterc397b902010-04-09 19:05:07 +00004186
Chris Wilsonfe3db792016-04-25 13:32:13 +01004187 ret = drm_gem_object_init(dev, &obj->base, size);
4188 if (ret)
4189 goto fail;
Daniel Vetterc397b902010-04-09 19:05:07 +00004190
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004191 mask = GFP_HIGHUSER | __GFP_RECLAIMABLE;
4192 if (IS_CRESTLINE(dev) || IS_BROADWATER(dev)) {
4193 /* 965gm cannot relocate objects above 4GiB. */
4194 mask &= ~__GFP_HIGHMEM;
4195 mask |= __GFP_DMA32;
4196 }
4197
Al Viro93c76a32015-12-04 23:45:44 -05004198 mapping = obj->base.filp->f_mapping;
Chris Wilsonbed1ea92012-05-24 20:48:12 +01004199 mapping_set_gfp_mask(mapping, mask);
Hugh Dickins5949eac2011-06-27 16:18:18 -07004200
Chris Wilson37e680a2012-06-07 15:38:42 +01004201 i915_gem_object_init(obj, &i915_gem_object_ops);
Chris Wilson73aa8082010-09-30 11:46:12 +01004202
Daniel Vetterc397b902010-04-09 19:05:07 +00004203 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4204 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4205
Eugeni Dodonov3d29b842012-01-17 14:43:53 -02004206 if (HAS_LLC(dev)) {
4207 /* On some devices, we can have the GPU use the LLC (the CPU
Eric Anholta1871112011-03-29 16:59:55 -07004208 * cache) for about a 10% performance improvement
4209 * compared to uncached. Graphics requests other than
4210 * display scanout are coherent with the CPU in
4211 * accessing this cache. This means in this mode we
4212 * don't need to clflush on the CPU side, and on the
4213 * GPU side we only need to flush internal caches to
4214 * get data visible to the CPU.
4215 *
4216 * However, we maintain the display planes as UC, and so
4217 * need to rebind when first used as such.
4218 */
4219 obj->cache_level = I915_CACHE_LLC;
4220 } else
4221 obj->cache_level = I915_CACHE_NONE;
4222
Daniel Vetterd861e332013-07-24 23:25:03 +02004223 trace_i915_gem_object_create(obj);
4224
Chris Wilson05394f32010-11-08 19:18:58 +00004225 return obj;
Chris Wilsonfe3db792016-04-25 13:32:13 +01004226
4227fail:
4228 i915_gem_object_free(obj);
4229
4230 return ERR_PTR(ret);
Daniel Vetterac52bc52010-04-09 19:05:06 +00004231}
4232
Chris Wilson340fbd82014-05-22 09:16:52 +01004233static bool discard_backing_storage(struct drm_i915_gem_object *obj)
4234{
4235 /* If we are the last user of the backing storage (be it shmemfs
4236 * pages or stolen etc), we know that the pages are going to be
4237 * immediately released. In this case, we can then skip copying
4238 * back the contents from the GPU.
4239 */
4240
4241 if (obj->madv != I915_MADV_WILLNEED)
4242 return false;
4243
4244 if (obj->base.filp == NULL)
4245 return true;
4246
4247 /* At first glance, this looks racy, but then again so would be
4248 * userspace racing mmap against close. However, the first external
4249 * reference to the filp can only be obtained through the
4250 * i915_gem_mmap_ioctl() which safeguards us against the user
4251 * acquiring such a reference whilst we are in the middle of
4252 * freeing the object.
4253 */
4254 return atomic_long_read(&obj->base.filp->f_count) == 1;
4255}
4256
Chris Wilson1488fc02012-04-24 15:47:31 +01004257void i915_gem_free_object(struct drm_gem_object *gem_obj)
Chris Wilsonbe726152010-07-23 23:18:50 +01004258{
Chris Wilson1488fc02012-04-24 15:47:31 +01004259 struct drm_i915_gem_object *obj = to_intel_bo(gem_obj);
Chris Wilson05394f32010-11-08 19:18:58 +00004260 struct drm_device *dev = obj->base.dev;
Chris Wilsonfac5e232016-07-04 11:34:36 +01004261 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawsky07fe0b12013-07-31 17:00:10 -07004262 struct i915_vma *vma, *next;
Chris Wilsonbe726152010-07-23 23:18:50 +01004263
Paulo Zanonif65c9162013-11-27 18:20:34 -02004264 intel_runtime_pm_get(dev_priv);
4265
Chris Wilson26e12f82011-03-20 11:20:19 +00004266 trace_i915_gem_object_destroy(obj);
4267
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004268 /* All file-owned VMA should have been released by this point through
4269 * i915_gem_close_object(), or earlier by i915_gem_context_close().
4270 * However, the object may also be bound into the global GTT (e.g.
4271 * older GPUs without per-process support, or for direct access through
4272 * the GTT either for the user or for scanout). Those VMA still need to
4273 * unbound now.
4274 */
Chris Wilson1c7f4bc2016-02-26 11:03:19 +00004275 list_for_each_entry_safe(vma, next, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +01004276 GEM_BUG_ON(!i915_vma_is_ggtt(vma));
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004277 GEM_BUG_ON(i915_vma_is_active(vma));
Chris Wilson3272db52016-08-04 16:32:32 +01004278 vma->flags &= ~I915_VMA_PIN_MASK;
Chris Wilsonb1f788c2016-08-04 07:52:45 +01004279 i915_vma_close(vma);
Chris Wilson1488fc02012-04-24 15:47:31 +01004280 }
Chris Wilson15717de2016-08-04 07:52:26 +01004281 GEM_BUG_ON(obj->bind_count);
Chris Wilson1488fc02012-04-24 15:47:31 +01004282
Ben Widawsky1d64ae72013-05-31 14:46:20 -07004283 /* Stolen objects don't hold a ref, but do hold pin count. Fix that up
4284 * before progressing. */
4285 if (obj->stolen)
4286 i915_gem_object_unpin_pages(obj);
4287
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004288 WARN_ON(atomic_read(&obj->frontbuffer_bits));
Daniel Vettera071fa02014-06-18 23:28:09 +02004289
Daniel Vetter656bfa32014-11-20 09:26:30 +01004290 if (obj->pages && obj->madv == I915_MADV_WILLNEED &&
4291 dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES &&
Chris Wilson3e510a82016-08-05 10:14:23 +01004292 i915_gem_object_is_tiled(obj))
Daniel Vetter656bfa32014-11-20 09:26:30 +01004293 i915_gem_object_unpin_pages(obj);
4294
Ben Widawsky401c29f2013-05-31 11:28:47 -07004295 if (WARN_ON(obj->pages_pin_count))
4296 obj->pages_pin_count = 0;
Chris Wilson340fbd82014-05-22 09:16:52 +01004297 if (discard_backing_storage(obj))
Chris Wilson55372522014-03-25 13:23:06 +00004298 obj->madv = I915_MADV_DONTNEED;
Chris Wilson37e680a2012-06-07 15:38:42 +01004299 i915_gem_object_put_pages(obj);
Chris Wilsonbe726152010-07-23 23:18:50 +01004300
Chris Wilson9da3da62012-06-01 15:20:22 +01004301 BUG_ON(obj->pages);
4302
Chris Wilson2f745ad2012-09-04 21:02:58 +01004303 if (obj->base.import_attach)
4304 drm_prime_gem_destroy(&obj->base, NULL);
Chris Wilsonbe726152010-07-23 23:18:50 +01004305
Chris Wilson5cc9ed42014-05-16 14:22:37 +01004306 if (obj->ops->release)
4307 obj->ops->release(obj);
4308
Chris Wilson05394f32010-11-08 19:18:58 +00004309 drm_gem_object_release(&obj->base);
4310 i915_gem_info_remove_obj(dev_priv, obj->base.size);
Chris Wilsonbe726152010-07-23 23:18:50 +01004311
Chris Wilson05394f32010-11-08 19:18:58 +00004312 kfree(obj->bit_17);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004313 i915_gem_object_free(obj);
Paulo Zanonif65c9162013-11-27 18:20:34 -02004314
4315 intel_runtime_pm_put(dev_priv);
Chris Wilsonbe726152010-07-23 23:18:50 +01004316}
4317
Chris Wilsondcff85c2016-08-05 10:14:11 +01004318int i915_gem_suspend(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004319{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004320 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilsondcff85c2016-08-05 10:14:11 +01004321 int ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004322
Chris Wilson54b4f682016-07-21 21:16:19 +01004323 intel_suspend_gt_powersave(dev_priv);
4324
Chris Wilson45c5f202013-10-16 11:50:01 +01004325 mutex_lock(&dev->struct_mutex);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004326
4327 /* We have to flush all the executing contexts to main memory so
4328 * that they can saved in the hibernation image. To ensure the last
4329 * context image is coherent, we have to switch away from it. That
4330 * leaves the dev_priv->kernel_context still active when
4331 * we actually suspend, and its image in memory may not match the GPU
4332 * state. Fortunately, the kernel_context is disposable and we do
4333 * not rely on its state.
4334 */
4335 ret = i915_gem_switch_to_kernel_context(dev_priv);
4336 if (ret)
4337 goto err;
4338
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004339 ret = i915_gem_wait_for_idle(dev_priv,
4340 I915_WAIT_INTERRUPTIBLE |
4341 I915_WAIT_LOCKED);
Chris Wilsonf7403342013-09-13 23:57:04 +01004342 if (ret)
Chris Wilson45c5f202013-10-16 11:50:01 +01004343 goto err;
Chris Wilsonf7403342013-09-13 23:57:04 +01004344
Chris Wilsonc0336662016-05-06 15:40:21 +01004345 i915_gem_retire_requests(dev_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07004346
Chris Wilsonb2e862d2016-04-28 09:56:41 +01004347 i915_gem_context_lost(dev_priv);
Chris Wilson45c5f202013-10-16 11:50:01 +01004348 mutex_unlock(&dev->struct_mutex);
4349
Chris Wilson737b1502015-01-26 18:03:03 +02004350 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson67d97da2016-07-04 08:08:31 +01004351 cancel_delayed_work_sync(&dev_priv->gt.retire_work);
4352 flush_delayed_work(&dev_priv->gt.idle_work);
Chris Wilson29105cc2010-01-07 10:39:13 +00004353
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004354 /* Assert that we sucessfully flushed all the work and
4355 * reset the GPU back to its idle, low power state.
4356 */
Chris Wilson67d97da2016-07-04 08:08:31 +01004357 WARN_ON(dev_priv->gt.awake);
Chris Wilsonbdcf1202014-11-25 11:56:33 +00004358
Imre Deak1c777c52016-10-12 17:46:37 +03004359 /*
4360 * Neither the BIOS, ourselves or any other kernel
4361 * expects the system to be in execlists mode on startup,
4362 * so we need to reset the GPU back to legacy mode. And the only
4363 * known way to disable logical contexts is through a GPU reset.
4364 *
4365 * So in order to leave the system in a known default configuration,
4366 * always reset the GPU upon unload and suspend. Afterwards we then
4367 * clean up the GEM state tracking, flushing off the requests and
4368 * leaving the system in a known idle state.
4369 *
4370 * Note that is of the upmost importance that the GPU is idle and
4371 * all stray writes are flushed *before* we dismantle the backing
4372 * storage for the pinned objects.
4373 *
4374 * However, since we are uncertain that resetting the GPU on older
4375 * machines is a good idea, we don't - just in case it leaves the
4376 * machine in an unusable condition.
4377 */
4378 if (HAS_HW_CONTEXTS(dev)) {
4379 int reset = intel_gpu_reset(dev_priv, ALL_ENGINES);
4380 WARN_ON(reset && reset != -ENODEV);
4381 }
4382
Eric Anholt673a3942008-07-30 12:06:12 -07004383 return 0;
Chris Wilson45c5f202013-10-16 11:50:01 +01004384
4385err:
4386 mutex_unlock(&dev->struct_mutex);
4387 return ret;
Eric Anholt673a3942008-07-30 12:06:12 -07004388}
4389
Chris Wilson5ab57c72016-07-15 14:56:20 +01004390void i915_gem_resume(struct drm_device *dev)
4391{
4392 struct drm_i915_private *dev_priv = to_i915(dev);
4393
4394 mutex_lock(&dev->struct_mutex);
4395 i915_gem_restore_gtt_mappings(dev);
4396
4397 /* As we didn't flush the kernel context before suspend, we cannot
4398 * guarantee that the context image is complete. So let's just reset
4399 * it and start again.
4400 */
Chris Wilson821ed7d2016-09-09 14:11:53 +01004401 dev_priv->gt.resume(dev_priv);
Chris Wilson5ab57c72016-07-15 14:56:20 +01004402
4403 mutex_unlock(&dev->struct_mutex);
4404}
4405
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004406void i915_gem_init_swizzling(struct drm_device *dev)
4407{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004408 struct drm_i915_private *dev_priv = to_i915(dev);
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004409
Daniel Vetter11782b02012-01-31 16:47:55 +01004410 if (INTEL_INFO(dev)->gen < 5 ||
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004411 dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_NONE)
4412 return;
4413
4414 I915_WRITE(DISP_ARB_CTL, I915_READ(DISP_ARB_CTL) |
4415 DISP_TILE_SURFACE_SWIZZLING);
4416
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004417 if (IS_GEN5(dev_priv))
Daniel Vetter11782b02012-01-31 16:47:55 +01004418 return;
4419
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004420 I915_WRITE(TILECTL, I915_READ(TILECTL) | TILECTL_SWZCTL);
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004421 if (IS_GEN6(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004422 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_SNB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004423 else if (IS_GEN7(dev_priv))
Daniel Vetter6b26c862012-04-24 14:04:12 +02004424 I915_WRITE(ARB_MODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_IVB));
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004425 else if (IS_GEN8(dev_priv))
Ben Widawsky31a53362013-11-02 21:07:04 -07004426 I915_WRITE(GAMTARBMODE, _MASKED_BIT_ENABLE(ARB_MODE_SWIZZLE_BDW));
Ben Widawsky8782e262012-12-18 10:31:23 -08004427 else
4428 BUG();
Daniel Vetterf691e2f2012-02-02 09:58:12 +01004429}
Daniel Vettere21af882012-02-09 20:53:27 +01004430
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004431static void init_unused_ring(struct drm_i915_private *dev_priv, u32 base)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004432{
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004433 I915_WRITE(RING_CTL(base), 0);
4434 I915_WRITE(RING_HEAD(base), 0);
4435 I915_WRITE(RING_TAIL(base), 0);
4436 I915_WRITE(RING_START(base), 0);
4437}
4438
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004439static void init_unused_rings(struct drm_i915_private *dev_priv)
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004440{
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004441 if (IS_I830(dev_priv)) {
4442 init_unused_ring(dev_priv, PRB1_BASE);
4443 init_unused_ring(dev_priv, SRB0_BASE);
4444 init_unused_ring(dev_priv, SRB1_BASE);
4445 init_unused_ring(dev_priv, SRB2_BASE);
4446 init_unused_ring(dev_priv, SRB3_BASE);
4447 } else if (IS_GEN2(dev_priv)) {
4448 init_unused_ring(dev_priv, SRB0_BASE);
4449 init_unused_ring(dev_priv, SRB1_BASE);
4450 } else if (IS_GEN3(dev_priv)) {
4451 init_unused_ring(dev_priv, PRB1_BASE);
4452 init_unused_ring(dev_priv, PRB2_BASE);
Ville Syrjälä81e7f202014-08-15 01:21:55 +03004453 }
4454}
4455
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004456int
4457i915_gem_init_hw(struct drm_device *dev)
4458{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004459 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004460 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304461 enum intel_engine_id id;
Chris Wilsond200cda2016-04-28 09:56:44 +01004462 int ret;
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004463
Chris Wilson5e4f5182015-02-13 14:35:59 +00004464 /* Double layer security blanket, see i915_gem_init() */
4465 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4466
Mika Kuoppala3accaf72016-04-13 17:26:43 +03004467 if (HAS_EDRAM(dev) && INTEL_GEN(dev_priv) < 9)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07004468 I915_WRITE(HSW_IDICR, I915_READ(HSW_IDICR) | IDIHASHMSK(0xf));
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004469
Tvrtko Ursulin772c2a52016-10-13 11:03:01 +01004470 if (IS_HASWELL(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004471 I915_WRITE(MI_PREDICATE_RESULT_2, IS_HSW_GT3(dev_priv) ?
Ville Syrjälä0bf21342013-11-29 14:56:12 +02004472 LOWER_SLICE_ENABLED : LOWER_SLICE_DISABLED);
Rodrigo Vivi94353732013-08-28 16:45:46 -03004473
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01004474 if (HAS_PCH_NOP(dev_priv)) {
Tvrtko Ursulinfd6b8f42016-10-14 10:13:06 +01004475 if (IS_IVYBRIDGE(dev_priv)) {
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004476 u32 temp = I915_READ(GEN7_MSG_CTL);
4477 temp &= ~(WAIT_FOR_PCH_FLR_ACK | WAIT_FOR_PCH_RESET_ACK);
4478 I915_WRITE(GEN7_MSG_CTL, temp);
4479 } else if (INTEL_INFO(dev)->gen >= 7) {
4480 u32 temp = I915_READ(HSW_NDE_RSTWRN_OPT);
4481 temp &= ~RESET_PCH_HANDSHAKE_ENABLE;
4482 I915_WRITE(HSW_NDE_RSTWRN_OPT, temp);
4483 }
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004484 }
4485
Ben Widawsky4fc7c972013-02-08 11:49:24 -08004486 i915_gem_init_swizzling(dev);
4487
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004488 /*
4489 * At least 830 can leave some of the unused rings
4490 * "active" (ie. head != tail) after resume which
4491 * will prevent c3 entry. Makes sure all unused rings
4492 * are totally idle.
4493 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01004494 init_unused_rings(dev_priv);
Daniel Vetterd5abdfd2014-11-20 09:45:19 +01004495
Dave Gordoned54c1a2016-01-19 19:02:54 +00004496 BUG_ON(!dev_priv->kernel_context);
John Harrison90638cc2015-05-29 17:43:37 +01004497
John Harrison4ad2fd82015-06-18 13:11:20 +01004498 ret = i915_ppgtt_init_hw(dev);
4499 if (ret) {
4500 DRM_ERROR("PPGTT enable HW failed %d\n", ret);
4501 goto out;
4502 }
4503
4504 /* Need to do basic initialisation of all rings first: */
Akash Goel3b3f1652016-10-13 22:44:48 +05304505 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004506 ret = engine->init_hw(engine);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004507 if (ret)
Chris Wilson5e4f5182015-02-13 14:35:59 +00004508 goto out;
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004509 }
Mika Kuoppala99433932013-01-22 14:12:17 +02004510
Peter Antoine0ccdacf2016-04-13 15:03:25 +01004511 intel_mocs_init_l3cc_table(dev);
4512
Alex Dai33a732f2015-08-12 15:43:36 +01004513 /* We can't enable contexts until all firmware is loaded */
Dave Gordone556f7c2016-06-07 09:14:49 +01004514 ret = intel_guc_setup(dev);
4515 if (ret)
4516 goto out;
Alex Dai33a732f2015-08-12 15:43:36 +01004517
Chris Wilson5e4f5182015-02-13 14:35:59 +00004518out:
4519 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004520 return ret;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004521}
4522
Chris Wilson39df9192016-07-20 13:31:57 +01004523bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value)
4524{
4525 if (INTEL_INFO(dev_priv)->gen < 6)
4526 return false;
4527
4528 /* TODO: make semaphores and Execlists play nicely together */
4529 if (i915.enable_execlists)
4530 return false;
4531
4532 if (value >= 0)
4533 return value;
4534
4535#ifdef CONFIG_INTEL_IOMMU
4536 /* Enable semaphores on SNB when IO remapping is off */
4537 if (INTEL_INFO(dev_priv)->gen == 6 && intel_iommu_gfx_mapped)
4538 return false;
4539#endif
4540
4541 return true;
4542}
4543
Chris Wilson1070a422012-04-24 15:47:41 +01004544int i915_gem_init(struct drm_device *dev)
4545{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004546 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson1070a422012-04-24 15:47:41 +01004547 int ret;
4548
Chris Wilson1070a422012-04-24 15:47:41 +01004549 mutex_lock(&dev->struct_mutex);
Chris Wilson275f0392016-10-24 13:42:14 +01004550 spin_lock_init(&dev_priv->mm.userfault_lock);
Jesse Barnesd62b4892013-03-08 10:45:53 -08004551
Oscar Mateoa83014d2014-07-24 17:04:21 +01004552 if (!i915.enable_execlists) {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004553 dev_priv->gt.resume = intel_legacy_submission_resume;
Chris Wilson7e37f882016-08-02 22:50:21 +01004554 dev_priv->gt.cleanup_engine = intel_engine_cleanup;
Oscar Mateo454afeb2014-07-24 17:04:22 +01004555 } else {
Chris Wilson821ed7d2016-09-09 14:11:53 +01004556 dev_priv->gt.resume = intel_lr_context_resume;
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004557 dev_priv->gt.cleanup_engine = intel_logical_ring_cleanup;
Oscar Mateoa83014d2014-07-24 17:04:21 +01004558 }
4559
Chris Wilson5e4f5182015-02-13 14:35:59 +00004560 /* This is just a security blanket to placate dragons.
4561 * On some systems, we very sporadically observe that the first TLBs
4562 * used by the CS may be stale, despite us poking the TLB reset. If
4563 * we hold the forcewake during initialisation these problems
4564 * just magically go away.
4565 */
4566 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
4567
Chris Wilson72778cb2016-05-19 16:17:16 +01004568 i915_gem_init_userptr(dev_priv);
Chris Wilsonf6b9d5c2016-08-04 07:52:23 +01004569
4570 ret = i915_gem_init_ggtt(dev_priv);
4571 if (ret)
4572 goto out_unlock;
Jesse Barnesd62b4892013-03-08 10:45:53 -08004573
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004574 ret = i915_gem_context_init(dev);
Jani Nikula7bcc3772014-12-05 14:17:42 +02004575 if (ret)
4576 goto out_unlock;
Ben Widawsky2fa48d82013-12-06 14:11:04 -08004577
Tvrtko Ursulin8b3e2d32016-07-13 16:03:37 +01004578 ret = intel_engines_init(dev);
Daniel Vetter35a57ff2014-11-20 00:33:07 +01004579 if (ret)
Jani Nikula7bcc3772014-12-05 14:17:42 +02004580 goto out_unlock;
Daniel Vetter53ca26c2012-04-26 23:28:03 +02004581
4582 ret = i915_gem_init_hw(dev);
Chris Wilson60990322014-04-09 09:19:42 +01004583 if (ret == -EIO) {
Chris Wilson7e21d642016-07-27 09:07:29 +01004584 /* Allow engine initialisation to fail by marking the GPU as
Chris Wilson60990322014-04-09 09:19:42 +01004585 * wedged. But we only want to do this where the GPU is angry,
4586 * for all other failure, such as an allocation failure, bail.
4587 */
4588 DRM_ERROR("Failed to initialize GPU, declaring it wedged\n");
Chris Wilson821ed7d2016-09-09 14:11:53 +01004589 i915_gem_set_wedged(dev_priv);
Chris Wilson60990322014-04-09 09:19:42 +01004590 ret = 0;
Chris Wilson1070a422012-04-24 15:47:41 +01004591 }
Jani Nikula7bcc3772014-12-05 14:17:42 +02004592
4593out_unlock:
Chris Wilson5e4f5182015-02-13 14:35:59 +00004594 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson60990322014-04-09 09:19:42 +01004595 mutex_unlock(&dev->struct_mutex);
Chris Wilson1070a422012-04-24 15:47:41 +01004596
Chris Wilson60990322014-04-09 09:19:42 +01004597 return ret;
Chris Wilson1070a422012-04-24 15:47:41 +01004598}
4599
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004600void
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004601i915_gem_cleanup_engines(struct drm_device *dev)
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004602{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004603 struct drm_i915_private *dev_priv = to_i915(dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00004604 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05304605 enum intel_engine_id id;
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004606
Akash Goel3b3f1652016-10-13 22:44:48 +05304607 for_each_engine(engine, dev_priv, id)
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00004608 dev_priv->gt.cleanup_engine(engine);
Zou Nan hai8187a2b2010-05-21 09:08:55 +08004609}
4610
Eric Anholt673a3942008-07-30 12:06:12 -07004611void
Imre Deak40ae4e12016-03-16 14:54:03 +02004612i915_gem_load_init_fences(struct drm_i915_private *dev_priv)
4613{
Chris Wilson91c8a322016-07-05 10:40:23 +01004614 struct drm_device *dev = &dev_priv->drm;
Chris Wilson49ef5292016-08-18 17:17:00 +01004615 int i;
Imre Deak40ae4e12016-03-16 14:54:03 +02004616
4617 if (INTEL_INFO(dev_priv)->gen >= 7 && !IS_VALLEYVIEW(dev_priv) &&
4618 !IS_CHERRYVIEW(dev_priv))
4619 dev_priv->num_fence_regs = 32;
4620 else if (INTEL_INFO(dev_priv)->gen >= 4 || IS_I945G(dev_priv) ||
4621 IS_I945GM(dev_priv) || IS_G33(dev_priv))
4622 dev_priv->num_fence_regs = 16;
4623 else
4624 dev_priv->num_fence_regs = 8;
4625
Chris Wilsonc0336662016-05-06 15:40:21 +01004626 if (intel_vgpu_active(dev_priv))
Imre Deak40ae4e12016-03-16 14:54:03 +02004627 dev_priv->num_fence_regs =
4628 I915_READ(vgtif_reg(avail_rs.fence_num));
4629
4630 /* Initialize fence registers to zero */
Chris Wilson49ef5292016-08-18 17:17:00 +01004631 for (i = 0; i < dev_priv->num_fence_regs; i++) {
4632 struct drm_i915_fence_reg *fence = &dev_priv->fence_regs[i];
4633
4634 fence->i915 = dev_priv;
4635 fence->id = i;
4636 list_add_tail(&fence->link, &dev_priv->mm.fence_list);
4637 }
Imre Deak40ae4e12016-03-16 14:54:03 +02004638 i915_gem_restore_fences(dev);
4639
4640 i915_gem_detect_bit_6_swizzle(dev);
4641}
4642
4643void
Imre Deakd64aa092016-01-19 15:26:29 +02004644i915_gem_load_init(struct drm_device *dev)
Eric Anholt673a3942008-07-30 12:06:12 -07004645{
Chris Wilsonfac5e232016-07-04 11:34:36 +01004646 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson42dcedd2012-11-15 11:32:30 +00004647
Chris Wilsonefab6d82015-04-07 16:20:57 +01004648 dev_priv->objects =
Chris Wilson42dcedd2012-11-15 11:32:30 +00004649 kmem_cache_create("i915_gem_object",
4650 sizeof(struct drm_i915_gem_object), 0,
4651 SLAB_HWCACHE_ALIGN,
4652 NULL);
Chris Wilsone20d2ab2015-04-07 16:20:58 +01004653 dev_priv->vmas =
4654 kmem_cache_create("i915_gem_vma",
4655 sizeof(struct i915_vma), 0,
4656 SLAB_HWCACHE_ALIGN,
4657 NULL);
Chris Wilsonefab6d82015-04-07 16:20:57 +01004658 dev_priv->requests =
4659 kmem_cache_create("i915_gem_request",
4660 sizeof(struct drm_i915_gem_request), 0,
Chris Wilson0eafec62016-08-04 16:32:41 +01004661 SLAB_HWCACHE_ALIGN |
4662 SLAB_RECLAIM_ACCOUNT |
4663 SLAB_DESTROY_BY_RCU,
Chris Wilsonefab6d82015-04-07 16:20:57 +01004664 NULL);
Eric Anholt673a3942008-07-30 12:06:12 -07004665
Ben Widawskya33afea2013-09-17 21:12:45 -07004666 INIT_LIST_HEAD(&dev_priv->context_list);
Chris Wilson6c085a72012-08-20 11:40:46 +02004667 INIT_LIST_HEAD(&dev_priv->mm.unbound_list);
4668 INIT_LIST_HEAD(&dev_priv->mm.bound_list);
Eric Anholta09ba7f2009-08-29 12:49:51 -07004669 INIT_LIST_HEAD(&dev_priv->mm.fence_list);
Chris Wilson275f0392016-10-24 13:42:14 +01004670 INIT_LIST_HEAD(&dev_priv->mm.userfault_list);
Chris Wilson67d97da2016-07-04 08:08:31 +01004671 INIT_DELAYED_WORK(&dev_priv->gt.retire_work,
Eric Anholt673a3942008-07-30 12:06:12 -07004672 i915_gem_retire_work_handler);
Chris Wilson67d97da2016-07-04 08:08:31 +01004673 INIT_DELAYED_WORK(&dev_priv->gt.idle_work,
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004674 i915_gem_idle_work_handler);
Chris Wilson1f15b762016-07-01 17:23:14 +01004675 init_waitqueue_head(&dev_priv->gpu_error.wait_queue);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01004676 init_waitqueue_head(&dev_priv->gpu_error.reset_queue);
Chris Wilson31169712009-09-14 16:50:28 +01004677
Chris Wilson72bfa192010-12-19 11:42:05 +00004678 dev_priv->relative_constants_mode = I915_EXEC_CONSTANTS_REL_GENERAL;
4679
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05004680 init_waitqueue_head(&dev_priv->pending_flip_queue);
Chris Wilson17250b72010-10-28 12:51:39 +01004681
Chris Wilsonce453d82011-02-21 14:43:56 +00004682 dev_priv->mm.interruptible = true;
4683
Joonas Lahtinen6f633402016-09-01 14:58:21 +03004684 atomic_set(&dev_priv->mm.bsd_engine_dispatch_index, 0);
4685
Chris Wilsonb5add952016-08-04 16:32:36 +01004686 spin_lock_init(&dev_priv->fb_tracking.lock);
Eric Anholt673a3942008-07-30 12:06:12 -07004687}
Dave Airlie71acb5e2008-12-30 20:31:46 +10004688
Imre Deakd64aa092016-01-19 15:26:29 +02004689void i915_gem_load_cleanup(struct drm_device *dev)
4690{
4691 struct drm_i915_private *dev_priv = to_i915(dev);
4692
4693 kmem_cache_destroy(dev_priv->requests);
4694 kmem_cache_destroy(dev_priv->vmas);
4695 kmem_cache_destroy(dev_priv->objects);
Chris Wilson0eafec62016-08-04 16:32:41 +01004696
4697 /* And ensure that our DESTROY_BY_RCU slabs are truly destroyed */
4698 rcu_barrier();
Imre Deakd64aa092016-01-19 15:26:29 +02004699}
4700
Chris Wilson6a800ea2016-09-21 14:51:07 +01004701int i915_gem_freeze(struct drm_i915_private *dev_priv)
4702{
4703 intel_runtime_pm_get(dev_priv);
4704
4705 mutex_lock(&dev_priv->drm.struct_mutex);
4706 i915_gem_shrink_all(dev_priv);
4707 mutex_unlock(&dev_priv->drm.struct_mutex);
4708
4709 intel_runtime_pm_put(dev_priv);
4710
4711 return 0;
4712}
4713
Chris Wilson461fb992016-05-14 07:26:33 +01004714int i915_gem_freeze_late(struct drm_i915_private *dev_priv)
4715{
4716 struct drm_i915_gem_object *obj;
Chris Wilson7aab2d52016-09-09 20:02:18 +01004717 struct list_head *phases[] = {
4718 &dev_priv->mm.unbound_list,
4719 &dev_priv->mm.bound_list,
4720 NULL
4721 }, **p;
Chris Wilson461fb992016-05-14 07:26:33 +01004722
4723 /* Called just before we write the hibernation image.
4724 *
4725 * We need to update the domain tracking to reflect that the CPU
4726 * will be accessing all the pages to create and restore from the
4727 * hibernation, and so upon restoration those pages will be in the
4728 * CPU domain.
4729 *
4730 * To make sure the hibernation image contains the latest state,
4731 * we update that state just before writing out the image.
Chris Wilson7aab2d52016-09-09 20:02:18 +01004732 *
4733 * To try and reduce the hibernation image, we manually shrink
4734 * the objects as well.
Chris Wilson461fb992016-05-14 07:26:33 +01004735 */
4736
Chris Wilson6a800ea2016-09-21 14:51:07 +01004737 mutex_lock(&dev_priv->drm.struct_mutex);
4738 i915_gem_shrink(dev_priv, -1UL, I915_SHRINK_UNBOUND);
Chris Wilson461fb992016-05-14 07:26:33 +01004739
Chris Wilson7aab2d52016-09-09 20:02:18 +01004740 for (p = phases; *p; p++) {
4741 list_for_each_entry(obj, *p, global_list) {
4742 obj->base.read_domains = I915_GEM_DOMAIN_CPU;
4743 obj->base.write_domain = I915_GEM_DOMAIN_CPU;
4744 }
Chris Wilson461fb992016-05-14 07:26:33 +01004745 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01004746 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson461fb992016-05-14 07:26:33 +01004747
4748 return 0;
4749}
4750
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004751void i915_gem_release(struct drm_device *dev, struct drm_file *file)
Eric Anholtb9624422009-06-03 07:27:35 +00004752{
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004753 struct drm_i915_file_private *file_priv = file->driver_priv;
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004754 struct drm_i915_gem_request *request;
Eric Anholtb9624422009-06-03 07:27:35 +00004755
4756 /* Clean up our request list when the client is going away, so that
4757 * later retire_requests won't dereference our soon-to-be-gone
4758 * file_priv.
4759 */
Chris Wilson1c255952010-09-26 11:03:27 +01004760 spin_lock(&file_priv->mm.lock);
Chris Wilson15f7bbc2016-07-26 12:01:52 +01004761 list_for_each_entry(request, &file_priv->mm.request_list, client_list)
Chris Wilsonf787a5f2010-09-24 16:02:42 +01004762 request->file_priv = NULL;
Chris Wilson1c255952010-09-26 11:03:27 +01004763 spin_unlock(&file_priv->mm.lock);
Chris Wilson31169712009-09-14 16:50:28 +01004764
Chris Wilson2e1b8732015-04-27 13:41:22 +01004765 if (!list_empty(&file_priv->rps.link)) {
Chris Wilson8d3afd72015-05-21 21:01:47 +01004766 spin_lock(&to_i915(dev)->rps.client_lock);
Chris Wilson2e1b8732015-04-27 13:41:22 +01004767 list_del(&file_priv->rps.link);
Chris Wilson8d3afd72015-05-21 21:01:47 +01004768 spin_unlock(&to_i915(dev)->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01004769 }
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004770}
4771
4772int i915_gem_open(struct drm_device *dev, struct drm_file *file)
4773{
4774 struct drm_i915_file_private *file_priv;
Ben Widawskye422b882013-12-06 14:10:58 -08004775 int ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004776
4777 DRM_DEBUG_DRIVER("\n");
4778
4779 file_priv = kzalloc(sizeof(*file_priv), GFP_KERNEL);
4780 if (!file_priv)
4781 return -ENOMEM;
4782
4783 file->driver_priv = file_priv;
Dave Gordonf19ec8c2016-07-04 11:34:37 +01004784 file_priv->dev_priv = to_i915(dev);
Chris Wilsonab0e7ff2014-02-25 17:11:24 +02004785 file_priv->file = file;
Chris Wilson2e1b8732015-04-27 13:41:22 +01004786 INIT_LIST_HEAD(&file_priv->rps.link);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004787
4788 spin_lock_init(&file_priv->mm.lock);
4789 INIT_LIST_HEAD(&file_priv->mm.request_list);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004790
Chris Wilsonc80ff162016-07-27 09:07:27 +01004791 file_priv->bsd_engine = -1;
Tvrtko Ursulinde1add32016-01-15 15:12:50 +00004792
Ben Widawskye422b882013-12-06 14:10:58 -08004793 ret = i915_gem_context_open(dev, file);
4794 if (ret)
4795 kfree(file_priv);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004796
Ben Widawskye422b882013-12-06 14:10:58 -08004797 return ret;
Chris Wilsonb29c19b2013-09-25 17:34:56 +01004798}
4799
Daniel Vetterb680c372014-09-19 18:27:27 +02004800/**
4801 * i915_gem_track_fb - update frontbuffer tracking
Geliang Tangd9072a32015-09-15 05:58:44 -07004802 * @old: current GEM buffer for the frontbuffer slots
4803 * @new: new GEM buffer for the frontbuffer slots
4804 * @frontbuffer_bits: bitmask of frontbuffer slots
Daniel Vetterb680c372014-09-19 18:27:27 +02004805 *
4806 * This updates the frontbuffer tracking bits @frontbuffer_bits by clearing them
4807 * from @old and setting them in @new. Both @old and @new can be NULL.
4808 */
Daniel Vettera071fa02014-06-18 23:28:09 +02004809void i915_gem_track_fb(struct drm_i915_gem_object *old,
4810 struct drm_i915_gem_object *new,
4811 unsigned frontbuffer_bits)
4812{
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004813 /* Control of individual bits within the mask are guarded by
4814 * the owning plane->mutex, i.e. we can never see concurrent
4815 * manipulation of individual bits. But since the bitfield as a whole
4816 * is updated using RMW, we need to use atomics in order to update
4817 * the bits.
4818 */
4819 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES >
4820 sizeof(atomic_t) * BITS_PER_BYTE);
4821
Daniel Vettera071fa02014-06-18 23:28:09 +02004822 if (old) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004823 WARN_ON(!(atomic_read(&old->frontbuffer_bits) & frontbuffer_bits));
4824 atomic_andnot(frontbuffer_bits, &old->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004825 }
4826
4827 if (new) {
Chris Wilsonfaf5bf02016-08-04 16:32:37 +01004828 WARN_ON(atomic_read(&new->frontbuffer_bits) & frontbuffer_bits);
4829 atomic_or(frontbuffer_bits, &new->frontbuffer_bits);
Daniel Vettera071fa02014-06-18 23:28:09 +02004830 }
4831}
4832
Dave Gordon033908a2015-12-10 18:51:23 +00004833/* Like i915_gem_object_get_page(), but mark the returned page dirty */
4834struct page *
4835i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj, int n)
4836{
4837 struct page *page;
4838
4839 /* Only default objects have per-page dirty tracking */
Chris Wilsonb9bcd142016-06-20 15:05:51 +01004840 if (WARN_ON(!i915_gem_object_has_struct_page(obj)))
Dave Gordon033908a2015-12-10 18:51:23 +00004841 return NULL;
4842
4843 page = i915_gem_object_get_page(obj, n);
4844 set_page_dirty(page);
4845 return page;
4846}
4847
Dave Gordonea702992015-07-09 19:29:02 +01004848/* Allocate a new GEM object and fill it with the supplied data */
4849struct drm_i915_gem_object *
4850i915_gem_object_create_from_data(struct drm_device *dev,
4851 const void *data, size_t size)
4852{
4853 struct drm_i915_gem_object *obj;
4854 struct sg_table *sg;
4855 size_t bytes;
4856 int ret;
4857
Dave Gordond37cd8a2016-04-22 19:14:32 +01004858 obj = i915_gem_object_create(dev, round_up(size, PAGE_SIZE));
Chris Wilsonfe3db792016-04-25 13:32:13 +01004859 if (IS_ERR(obj))
Dave Gordonea702992015-07-09 19:29:02 +01004860 return obj;
4861
4862 ret = i915_gem_object_set_to_cpu_domain(obj, true);
4863 if (ret)
4864 goto fail;
4865
4866 ret = i915_gem_object_get_pages(obj);
4867 if (ret)
4868 goto fail;
4869
4870 i915_gem_object_pin_pages(obj);
4871 sg = obj->pages;
4872 bytes = sg_copy_from_buffer(sg->sgl, sg->nents, (void *)data, size);
Dave Gordon9e7d18c2015-12-10 18:51:24 +00004873 obj->dirty = 1; /* Backing store is now out of date */
Dave Gordonea702992015-07-09 19:29:02 +01004874 i915_gem_object_unpin_pages(obj);
4875
4876 if (WARN_ON(bytes != size)) {
4877 DRM_ERROR("Incomplete copy, wrote %zu of %zu", bytes, size);
4878 ret = -EFAULT;
4879 goto fail;
4880 }
4881
4882 return obj;
4883
4884fail:
Chris Wilsonf8c417c2016-07-20 13:31:53 +01004885 i915_gem_object_put(obj);
Dave Gordonea702992015-07-09 19:29:02 +01004886 return ERR_PTR(ret);
4887}