blob: e1b5c5c66fce674d6f7698bf010371d83db44350 [file] [log] [blame]
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00001/*
Vivien Didelot0d3cd4b2016-06-21 12:28:19 -04002 * Marvell 88e6xxx Ethernet switch single-chip support
3 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +00004 * Copyright (c) 2008 Marvell Semiconductor
5 *
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02006 * Copyright (c) 2016 Andrew Lunn <andrew@lunn.ch>
7 *
Vivien Didelot4333d612017-03-28 15:10:36 -04008 * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
9 * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
10 *
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000011 * This program is free software; you can redistribute it and/or modify
12 * it under the terms of the GNU General Public License as published by
13 * the Free Software Foundation; either version 2 of the License, or
14 * (at your option) any later version.
15 */
16
Barry Grussling19b2f972013-01-08 16:05:54 +000017#include <linux/delay.h>
Guenter Roeckdefb05b2015-03-26 18:36:38 -070018#include <linux/etherdevice.h>
Andrew Lunndea87022015-08-31 15:56:47 +020019#include <linux/ethtool.h>
Guenter Roeckfacd95b2015-03-26 18:36:35 -070020#include <linux/if_bridge.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020021#include <linux/interrupt.h>
22#include <linux/irq.h>
23#include <linux/irqdomain.h>
Barry Grussling19b2f972013-01-08 16:05:54 +000024#include <linux/jiffies.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000025#include <linux/list.h>
Andrew Lunn14c7b3c2016-05-10 23:27:21 +020026#include <linux/mdio.h>
Paul Gortmaker2bbba272012-01-24 10:41:40 +000027#include <linux/module.h>
Vivien Didelotcaac8542016-06-20 13:14:09 -040028#include <linux/of_device.h>
Andrew Lunndc30c352016-10-16 19:56:49 +020029#include <linux/of_irq.h>
Andrew Lunnb516d452016-06-04 21:17:06 +020030#include <linux/of_mdio.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000031#include <linux/netdevice.h>
Andrew Lunnc8c1b392015-11-20 03:56:24 +010032#include <linux/gpio/consumer.h>
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000033#include <linux/phy.h>
Ben Hutchingsc8f0b862011-11-27 17:06:08 +000034#include <net/dsa.h>
Vivien Didelotec561272016-09-02 14:45:33 -040035
Vivien Didelot4d5f2ba72017-06-02 17:06:15 -040036#include "chip.h"
Vivien Didelota935c052016-09-29 12:21:53 -040037#include "global1.h"
Vivien Didelotec561272016-09-02 14:45:33 -040038#include "global2.h"
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +010039#include "hwtstamp.h"
Andrew Lunn10fa5bf2017-05-26 01:03:20 +020040#include "phy.h"
Vivien Didelot18abed22016-11-04 03:23:26 +010041#include "port.h"
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +010042#include "ptp.h"
Andrew Lunn6d917822017-05-26 01:03:21 +020043#include "serdes.h"
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000044
Vivien Didelotfad09c72016-06-21 12:28:20 -040045static void assert_reg_lock(struct mv88e6xxx_chip *chip)
Vivien Didelot3996a4f2015-10-30 18:56:45 -040046{
Vivien Didelotfad09c72016-06-21 12:28:20 -040047 if (unlikely(!mutex_is_locked(&chip->reg_lock))) {
48 dev_err(chip->dev, "Switch registers lock not held!\n");
Vivien Didelot3996a4f2015-10-30 18:56:45 -040049 dump_stack();
50 }
51}
52
Vivien Didelot914b32f2016-06-20 13:14:11 -040053/* The switch ADDR[4:1] configuration pins define the chip SMI device address
54 * (ADDR[0] is always zero, thus only even SMI addresses can be strapped).
55 *
56 * When ADDR is all zero, the chip uses Single-chip Addressing Mode, assuming it
57 * is the only device connected to the SMI master. In this mode it responds to
58 * all 32 possible SMI addresses, and thus maps directly the internal devices.
59 *
60 * When ADDR is non-zero, the chip uses Multi-chip Addressing Mode, allowing
61 * multiple devices to share the SMI interface. In this mode it responds to only
62 * 2 registers, used to indirectly access the internal SMI devices.
Lennert Buytenhek91da11f2008-10-07 13:44:02 +000063 */
Vivien Didelot914b32f2016-06-20 13:14:11 -040064
Vivien Didelotfad09c72016-06-21 12:28:20 -040065static int mv88e6xxx_smi_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040066 int addr, int reg, u16 *val)
67{
Vivien Didelotfad09c72016-06-21 12:28:20 -040068 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040069 return -EOPNOTSUPP;
70
Vivien Didelotfad09c72016-06-21 12:28:20 -040071 return chip->smi_ops->read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040072}
73
Vivien Didelotfad09c72016-06-21 12:28:20 -040074static int mv88e6xxx_smi_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040075 int addr, int reg, u16 val)
76{
Vivien Didelotfad09c72016-06-21 12:28:20 -040077 if (!chip->smi_ops)
Vivien Didelot914b32f2016-06-20 13:14:11 -040078 return -EOPNOTSUPP;
79
Vivien Didelotfad09c72016-06-21 12:28:20 -040080 return chip->smi_ops->write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -040081}
82
Vivien Didelotfad09c72016-06-21 12:28:20 -040083static int mv88e6xxx_smi_single_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040084 int addr, int reg, u16 *val)
85{
86 int ret;
87
Vivien Didelotfad09c72016-06-21 12:28:20 -040088 ret = mdiobus_read_nested(chip->bus, addr, reg);
Vivien Didelot914b32f2016-06-20 13:14:11 -040089 if (ret < 0)
90 return ret;
91
92 *val = ret & 0xffff;
93
94 return 0;
95}
96
Vivien Didelotfad09c72016-06-21 12:28:20 -040097static int mv88e6xxx_smi_single_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -040098 int addr, int reg, u16 val)
99{
100 int ret;
101
Vivien Didelotfad09c72016-06-21 12:28:20 -0400102 ret = mdiobus_write_nested(chip->bus, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400103 if (ret < 0)
104 return ret;
105
106 return 0;
107}
108
Vivien Didelotc08026a2016-09-29 12:21:59 -0400109static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_single_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400110 .read = mv88e6xxx_smi_single_chip_read,
111 .write = mv88e6xxx_smi_single_chip_write,
112};
113
Vivien Didelotfad09c72016-06-21 12:28:20 -0400114static int mv88e6xxx_smi_multi_chip_wait(struct mv88e6xxx_chip *chip)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000115{
116 int ret;
117 int i;
118
119 for (i = 0; i < 16; i++) {
Vivien Didelotfad09c72016-06-21 12:28:20 -0400120 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_CMD);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000121 if (ret < 0)
122 return ret;
123
Andrew Lunncca8b132015-04-02 04:06:39 +0200124 if ((ret & SMI_CMD_BUSY) == 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000125 return 0;
126 }
127
128 return -ETIMEDOUT;
129}
130
Vivien Didelotfad09c72016-06-21 12:28:20 -0400131static int mv88e6xxx_smi_multi_chip_read(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400132 int addr, int reg, u16 *val)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000133{
134 int ret;
135
Barry Grussling3675c8d2013-01-08 16:05:53 +0000136 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400137 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000138 if (ret < 0)
139 return ret;
140
Barry Grussling3675c8d2013-01-08 16:05:53 +0000141 /* Transmit the read command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400142 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Neil Armstrong6e899e62015-10-22 10:37:53 +0200143 SMI_CMD_OP_22_READ | (addr << 5) | reg);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000144 if (ret < 0)
145 return ret;
146
Barry Grussling3675c8d2013-01-08 16:05:53 +0000147 /* Wait for the read command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400148 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000149 if (ret < 0)
150 return ret;
151
Barry Grussling3675c8d2013-01-08 16:05:53 +0000152 /* Read the data. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400153 ret = mdiobus_read_nested(chip->bus, chip->sw_addr, SMI_DATA);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000154 if (ret < 0)
155 return ret;
156
Vivien Didelot914b32f2016-06-20 13:14:11 -0400157 *val = ret & 0xffff;
158
159 return 0;
160}
161
Vivien Didelotfad09c72016-06-21 12:28:20 -0400162static int mv88e6xxx_smi_multi_chip_write(struct mv88e6xxx_chip *chip,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400163 int addr, int reg, u16 val)
164{
165 int ret;
166
167 /* Wait for the bus to become free. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400168 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400169 if (ret < 0)
170 return ret;
171
172 /* Transmit the data to write. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400173 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_DATA, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400174 if (ret < 0)
175 return ret;
176
177 /* Transmit the write command. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400178 ret = mdiobus_write_nested(chip->bus, chip->sw_addr, SMI_CMD,
Vivien Didelot914b32f2016-06-20 13:14:11 -0400179 SMI_CMD_OP_22_WRITE | (addr << 5) | reg);
180 if (ret < 0)
181 return ret;
182
183 /* Wait for the write command to complete. */
Vivien Didelotfad09c72016-06-21 12:28:20 -0400184 ret = mv88e6xxx_smi_multi_chip_wait(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400185 if (ret < 0)
186 return ret;
187
188 return 0;
189}
190
Vivien Didelotc08026a2016-09-29 12:21:59 -0400191static const struct mv88e6xxx_bus_ops mv88e6xxx_smi_multi_chip_ops = {
Vivien Didelot914b32f2016-06-20 13:14:11 -0400192 .read = mv88e6xxx_smi_multi_chip_read,
193 .write = mv88e6xxx_smi_multi_chip_write,
194};
195
Vivien Didelotec561272016-09-02 14:45:33 -0400196int mv88e6xxx_read(struct mv88e6xxx_chip *chip, int addr, int reg, u16 *val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400197{
198 int err;
199
Vivien Didelotfad09c72016-06-21 12:28:20 -0400200 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400201
Vivien Didelotfad09c72016-06-21 12:28:20 -0400202 err = mv88e6xxx_smi_read(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400203 if (err)
204 return err;
205
Vivien Didelotfad09c72016-06-21 12:28:20 -0400206 dev_dbg(chip->dev, "<- addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400207 addr, reg, *val);
208
209 return 0;
210}
211
Vivien Didelotec561272016-09-02 14:45:33 -0400212int mv88e6xxx_write(struct mv88e6xxx_chip *chip, int addr, int reg, u16 val)
Vivien Didelot914b32f2016-06-20 13:14:11 -0400213{
214 int err;
215
Vivien Didelotfad09c72016-06-21 12:28:20 -0400216 assert_reg_lock(chip);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400217
Vivien Didelotfad09c72016-06-21 12:28:20 -0400218 err = mv88e6xxx_smi_write(chip, addr, reg, val);
Vivien Didelot914b32f2016-06-20 13:14:11 -0400219 if (err)
220 return err;
221
Vivien Didelotfad09c72016-06-21 12:28:20 -0400222 dev_dbg(chip->dev, "-> addr: 0x%.2x reg: 0x%.2x val: 0x%.4x\n",
Vivien Didelot914b32f2016-06-20 13:14:11 -0400223 addr, reg, val);
224
225 return 0;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000226}
227
Andrew Lunn10fa5bf2017-05-26 01:03:20 +0200228struct mii_bus *mv88e6xxx_default_mdio_bus(struct mv88e6xxx_chip *chip)
Andrew Lunna3c53be52017-01-24 14:53:50 +0100229{
230 struct mv88e6xxx_mdio_bus *mdio_bus;
231
232 mdio_bus = list_first_entry(&chip->mdios, struct mv88e6xxx_mdio_bus,
233 list);
234 if (!mdio_bus)
235 return NULL;
236
237 return mdio_bus->bus;
238}
239
Andrew Lunndc30c352016-10-16 19:56:49 +0200240static void mv88e6xxx_g1_irq_mask(struct irq_data *d)
241{
242 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
243 unsigned int n = d->hwirq;
244
245 chip->g1_irq.masked |= (1 << n);
246}
247
248static void mv88e6xxx_g1_irq_unmask(struct irq_data *d)
249{
250 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
251 unsigned int n = d->hwirq;
252
253 chip->g1_irq.masked &= ~(1 << n);
254}
255
256static irqreturn_t mv88e6xxx_g1_irq_thread_fn(int irq, void *dev_id)
257{
258 struct mv88e6xxx_chip *chip = dev_id;
259 unsigned int nhandled = 0;
260 unsigned int sub_irq;
261 unsigned int n;
262 u16 reg;
263 int err;
264
265 mutex_lock(&chip->reg_lock);
Vivien Didelot82466922017-06-15 12:13:59 -0400266 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200267 mutex_unlock(&chip->reg_lock);
268
269 if (err)
270 goto out;
271
272 for (n = 0; n < chip->g1_irq.nirqs; ++n) {
273 if (reg & (1 << n)) {
274 sub_irq = irq_find_mapping(chip->g1_irq.domain, n);
275 handle_nested_irq(sub_irq);
276 ++nhandled;
277 }
278 }
279out:
280 return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
281}
282
283static void mv88e6xxx_g1_irq_bus_lock(struct irq_data *d)
284{
285 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
286
287 mutex_lock(&chip->reg_lock);
288}
289
290static void mv88e6xxx_g1_irq_bus_sync_unlock(struct irq_data *d)
291{
292 struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
293 u16 mask = GENMASK(chip->g1_irq.nirqs, 0);
294 u16 reg;
295 int err;
296
Vivien Didelotd77f4322017-06-15 12:14:03 -0400297 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200298 if (err)
299 goto out;
300
301 reg &= ~mask;
302 reg |= (~chip->g1_irq.masked & mask);
303
Vivien Didelotd77f4322017-06-15 12:14:03 -0400304 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200305 if (err)
306 goto out;
307
308out:
309 mutex_unlock(&chip->reg_lock);
310}
311
Bhumika Goyal6eb15e22017-08-19 16:25:52 +0530312static const struct irq_chip mv88e6xxx_g1_irq_chip = {
Andrew Lunndc30c352016-10-16 19:56:49 +0200313 .name = "mv88e6xxx-g1",
314 .irq_mask = mv88e6xxx_g1_irq_mask,
315 .irq_unmask = mv88e6xxx_g1_irq_unmask,
316 .irq_bus_lock = mv88e6xxx_g1_irq_bus_lock,
317 .irq_bus_sync_unlock = mv88e6xxx_g1_irq_bus_sync_unlock,
318};
319
320static int mv88e6xxx_g1_irq_domain_map(struct irq_domain *d,
321 unsigned int irq,
322 irq_hw_number_t hwirq)
323{
324 struct mv88e6xxx_chip *chip = d->host_data;
325
326 irq_set_chip_data(irq, d->host_data);
327 irq_set_chip_and_handler(irq, &chip->g1_irq.chip, handle_level_irq);
328 irq_set_noprobe(irq);
329
330 return 0;
331}
332
333static const struct irq_domain_ops mv88e6xxx_g1_irq_domain_ops = {
334 .map = mv88e6xxx_g1_irq_domain_map,
335 .xlate = irq_domain_xlate_twocell,
336};
337
338static void mv88e6xxx_g1_irq_free(struct mv88e6xxx_chip *chip)
339{
340 int irq, virq;
Andrew Lunn3460a572016-11-20 20:14:16 +0100341 u16 mask;
342
Vivien Didelotd77f4322017-06-15 12:14:03 -0400343 mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100344 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400345 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3460a572016-11-20 20:14:16 +0100346
347 free_irq(chip->irq, chip);
Andrew Lunndc30c352016-10-16 19:56:49 +0200348
Andreas Färber5edef2f2016-11-27 23:26:28 +0100349 for (irq = 0; irq < chip->g1_irq.nirqs; irq++) {
Andrew Lunna3db3d32016-11-20 20:14:14 +0100350 virq = irq_find_mapping(chip->g1_irq.domain, irq);
Andrew Lunndc30c352016-10-16 19:56:49 +0200351 irq_dispose_mapping(virq);
352 }
353
Andrew Lunna3db3d32016-11-20 20:14:14 +0100354 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200355}
356
357static int mv88e6xxx_g1_irq_setup(struct mv88e6xxx_chip *chip)
358{
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100359 int err, irq, virq;
360 u16 reg, mask;
Andrew Lunndc30c352016-10-16 19:56:49 +0200361
362 chip->g1_irq.nirqs = chip->info->g1_irqs;
363 chip->g1_irq.domain = irq_domain_add_simple(
364 NULL, chip->g1_irq.nirqs, 0,
365 &mv88e6xxx_g1_irq_domain_ops, chip);
366 if (!chip->g1_irq.domain)
367 return -ENOMEM;
368
369 for (irq = 0; irq < chip->g1_irq.nirqs; irq++)
370 irq_create_mapping(chip->g1_irq.domain, irq);
371
372 chip->g1_irq.chip = mv88e6xxx_g1_irq_chip;
373 chip->g1_irq.masked = ~0;
374
Vivien Didelotd77f4322017-06-15 12:14:03 -0400375 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_CTL1, &mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200376 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100377 goto out_mapping;
Andrew Lunndc30c352016-10-16 19:56:49 +0200378
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100379 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Andrew Lunndc30c352016-10-16 19:56:49 +0200380
Vivien Didelotd77f4322017-06-15 12:14:03 -0400381 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunndc30c352016-10-16 19:56:49 +0200382 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100383 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200384
385 /* Reading the interrupt status clears (most of) them */
Vivien Didelot82466922017-06-15 12:13:59 -0400386 err = mv88e6xxx_g1_read(chip, MV88E6XXX_G1_STS, &reg);
Andrew Lunndc30c352016-10-16 19:56:49 +0200387 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100388 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200389
390 err = request_threaded_irq(chip->irq, NULL,
391 mv88e6xxx_g1_irq_thread_fn,
392 IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
393 dev_name(chip->dev), chip);
394 if (err)
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100395 goto out_disable;
Andrew Lunndc30c352016-10-16 19:56:49 +0200396
397 return 0;
398
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100399out_disable:
Andrew Lunn3d5fdba2017-12-07 01:05:56 +0100400 mask &= ~GENMASK(chip->g1_irq.nirqs, 0);
Vivien Didelotd77f4322017-06-15 12:14:03 -0400401 mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL1, mask);
Andrew Lunn3dd0ef02016-11-20 20:14:17 +0100402
403out_mapping:
404 for (irq = 0; irq < 16; irq++) {
405 virq = irq_find_mapping(chip->g1_irq.domain, irq);
406 irq_dispose_mapping(virq);
407 }
408
409 irq_domain_remove(chip->g1_irq.domain);
Andrew Lunndc30c352016-10-16 19:56:49 +0200410
411 return err;
412}
413
Vivien Didelotec561272016-09-02 14:45:33 -0400414int mv88e6xxx_wait(struct mv88e6xxx_chip *chip, int addr, int reg, u16 mask)
Vivien Didelot2d79af62016-08-15 17:18:57 -0400415{
Andrew Lunn6441e6692016-08-19 00:01:55 +0200416 int i;
Vivien Didelot2d79af62016-08-15 17:18:57 -0400417
Andrew Lunn6441e6692016-08-19 00:01:55 +0200418 for (i = 0; i < 16; i++) {
Vivien Didelot2d79af62016-08-15 17:18:57 -0400419 u16 val;
420 int err;
421
422 err = mv88e6xxx_read(chip, addr, reg, &val);
423 if (err)
424 return err;
425
426 if (!(val & mask))
427 return 0;
428
429 usleep_range(1000, 2000);
430 }
431
Andrew Lunn30853552016-08-19 00:01:57 +0200432 dev_err(chip->dev, "Timeout while waiting for switch\n");
Vivien Didelot2d79af62016-08-15 17:18:57 -0400433 return -ETIMEDOUT;
434}
435
Vivien Didelotf22ab642016-07-18 20:45:31 -0400436/* Indirect write to single pointer-data register with an Update bit */
Vivien Didelotec561272016-09-02 14:45:33 -0400437int mv88e6xxx_update(struct mv88e6xxx_chip *chip, int addr, int reg, u16 update)
Vivien Didelotf22ab642016-07-18 20:45:31 -0400438{
439 u16 val;
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200440 int err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400441
442 /* Wait until the previous operation is completed */
Andrew Lunn0f02b4f2016-08-19 00:01:56 +0200443 err = mv88e6xxx_wait(chip, addr, reg, BIT(15));
444 if (err)
445 return err;
Vivien Didelotf22ab642016-07-18 20:45:31 -0400446
447 /* Set the Update bit to trigger a write operation */
448 val = BIT(15) | update;
449
450 return mv88e6xxx_write(chip, addr, reg, val);
451}
452
Vivien Didelotd78343d2016-11-04 03:23:36 +0100453static int mv88e6xxx_port_setup_mac(struct mv88e6xxx_chip *chip, int port,
454 int link, int speed, int duplex,
455 phy_interface_t mode)
456{
457 int err;
458
459 if (!chip->info->ops->port_set_link)
460 return 0;
461
462 /* Port's MAC control must not be changed unless the link is down */
463 err = chip->info->ops->port_set_link(chip, port, 0);
464 if (err)
465 return err;
466
467 if (chip->info->ops->port_set_speed) {
468 err = chip->info->ops->port_set_speed(chip, port, speed);
469 if (err && err != -EOPNOTSUPP)
470 goto restore_link;
471 }
472
473 if (chip->info->ops->port_set_duplex) {
474 err = chip->info->ops->port_set_duplex(chip, port, duplex);
475 if (err && err != -EOPNOTSUPP)
476 goto restore_link;
477 }
478
479 if (chip->info->ops->port_set_rgmii_delay) {
480 err = chip->info->ops->port_set_rgmii_delay(chip, port, mode);
481 if (err && err != -EOPNOTSUPP)
482 goto restore_link;
483 }
484
Andrew Lunnf39908d2017-02-04 20:02:50 +0100485 if (chip->info->ops->port_set_cmode) {
486 err = chip->info->ops->port_set_cmode(chip, port, mode);
487 if (err && err != -EOPNOTSUPP)
488 goto restore_link;
489 }
490
Vivien Didelotd78343d2016-11-04 03:23:36 +0100491 err = 0;
492restore_link:
493 if (chip->info->ops->port_set_link(chip, port, link))
Vivien Didelot774439e52017-06-08 18:34:08 -0400494 dev_err(chip->dev, "p%d: failed to restore MAC's link\n", port);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100495
496 return err;
497}
498
Andrew Lunndea87022015-08-31 15:56:47 +0200499/* We expect the switch to perform auto negotiation if there is a real
500 * phy. However, in the case of a fixed link phy, we force the port
501 * settings from the fixed link settings.
502 */
Vivien Didelotf81ec902016-05-09 13:22:58 -0400503static void mv88e6xxx_adjust_link(struct dsa_switch *ds, int port,
504 struct phy_device *phydev)
Andrew Lunndea87022015-08-31 15:56:47 +0200505{
Vivien Didelot04bed142016-08-31 18:06:13 -0400506 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200507 int err;
Andrew Lunndea87022015-08-31 15:56:47 +0200508
509 if (!phy_is_pseudo_fixed_link(phydev))
510 return;
511
Vivien Didelotfad09c72016-06-21 12:28:20 -0400512 mutex_lock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100513 err = mv88e6xxx_port_setup_mac(chip, port, phydev->link, phydev->speed,
514 phydev->duplex, phydev->interface);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400515 mutex_unlock(&chip->reg_lock);
Vivien Didelotd78343d2016-11-04 03:23:36 +0100516
517 if (err && err != -EOPNOTSUPP)
Vivien Didelot774439e52017-06-08 18:34:08 -0400518 dev_err(ds->dev, "p%d: failed to configure MAC\n", port);
Andrew Lunndea87022015-08-31 15:56:47 +0200519}
520
Andrew Lunna605a0f2016-11-21 23:26:58 +0100521static int mv88e6xxx_stats_snapshot(struct mv88e6xxx_chip *chip, int port)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000522{
Andrew Lunna605a0f2016-11-21 23:26:58 +0100523 if (!chip->info->ops->stats_snapshot)
524 return -EOPNOTSUPP;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000525
Andrew Lunna605a0f2016-11-21 23:26:58 +0100526 return chip->info->ops->stats_snapshot(chip, port);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000527}
528
Andrew Lunne413e7e2015-04-02 04:06:38 +0200529static struct mv88e6xxx_hw_stat mv88e6xxx_hw_stats[] = {
Andrew Lunndfafe442016-11-21 23:27:02 +0100530 { "in_good_octets", 8, 0x00, STATS_TYPE_BANK0, },
531 { "in_bad_octets", 4, 0x02, STATS_TYPE_BANK0, },
532 { "in_unicast", 4, 0x04, STATS_TYPE_BANK0, },
533 { "in_broadcasts", 4, 0x06, STATS_TYPE_BANK0, },
534 { "in_multicasts", 4, 0x07, STATS_TYPE_BANK0, },
535 { "in_pause", 4, 0x16, STATS_TYPE_BANK0, },
536 { "in_undersize", 4, 0x18, STATS_TYPE_BANK0, },
537 { "in_fragments", 4, 0x19, STATS_TYPE_BANK0, },
538 { "in_oversize", 4, 0x1a, STATS_TYPE_BANK0, },
539 { "in_jabber", 4, 0x1b, STATS_TYPE_BANK0, },
540 { "in_rx_error", 4, 0x1c, STATS_TYPE_BANK0, },
541 { "in_fcs_error", 4, 0x1d, STATS_TYPE_BANK0, },
542 { "out_octets", 8, 0x0e, STATS_TYPE_BANK0, },
543 { "out_unicast", 4, 0x10, STATS_TYPE_BANK0, },
544 { "out_broadcasts", 4, 0x13, STATS_TYPE_BANK0, },
545 { "out_multicasts", 4, 0x12, STATS_TYPE_BANK0, },
546 { "out_pause", 4, 0x15, STATS_TYPE_BANK0, },
547 { "excessive", 4, 0x11, STATS_TYPE_BANK0, },
548 { "collisions", 4, 0x1e, STATS_TYPE_BANK0, },
549 { "deferred", 4, 0x05, STATS_TYPE_BANK0, },
550 { "single", 4, 0x14, STATS_TYPE_BANK0, },
551 { "multiple", 4, 0x17, STATS_TYPE_BANK0, },
552 { "out_fcs_error", 4, 0x03, STATS_TYPE_BANK0, },
553 { "late", 4, 0x1f, STATS_TYPE_BANK0, },
554 { "hist_64bytes", 4, 0x08, STATS_TYPE_BANK0, },
555 { "hist_65_127bytes", 4, 0x09, STATS_TYPE_BANK0, },
556 { "hist_128_255bytes", 4, 0x0a, STATS_TYPE_BANK0, },
557 { "hist_256_511bytes", 4, 0x0b, STATS_TYPE_BANK0, },
558 { "hist_512_1023bytes", 4, 0x0c, STATS_TYPE_BANK0, },
559 { "hist_1024_max_bytes", 4, 0x0d, STATS_TYPE_BANK0, },
560 { "sw_in_discards", 4, 0x10, STATS_TYPE_PORT, },
561 { "sw_in_filtered", 2, 0x12, STATS_TYPE_PORT, },
562 { "sw_out_filtered", 2, 0x13, STATS_TYPE_PORT, },
563 { "in_discards", 4, 0x00, STATS_TYPE_BANK1, },
564 { "in_filtered", 4, 0x01, STATS_TYPE_BANK1, },
565 { "in_accepted", 4, 0x02, STATS_TYPE_BANK1, },
566 { "in_bad_accepted", 4, 0x03, STATS_TYPE_BANK1, },
567 { "in_good_avb_class_a", 4, 0x04, STATS_TYPE_BANK1, },
568 { "in_good_avb_class_b", 4, 0x05, STATS_TYPE_BANK1, },
569 { "in_bad_avb_class_a", 4, 0x06, STATS_TYPE_BANK1, },
570 { "in_bad_avb_class_b", 4, 0x07, STATS_TYPE_BANK1, },
571 { "tcam_counter_0", 4, 0x08, STATS_TYPE_BANK1, },
572 { "tcam_counter_1", 4, 0x09, STATS_TYPE_BANK1, },
573 { "tcam_counter_2", 4, 0x0a, STATS_TYPE_BANK1, },
574 { "tcam_counter_3", 4, 0x0b, STATS_TYPE_BANK1, },
575 { "in_da_unknown", 4, 0x0e, STATS_TYPE_BANK1, },
576 { "in_management", 4, 0x0f, STATS_TYPE_BANK1, },
577 { "out_queue_0", 4, 0x10, STATS_TYPE_BANK1, },
578 { "out_queue_1", 4, 0x11, STATS_TYPE_BANK1, },
579 { "out_queue_2", 4, 0x12, STATS_TYPE_BANK1, },
580 { "out_queue_3", 4, 0x13, STATS_TYPE_BANK1, },
581 { "out_queue_4", 4, 0x14, STATS_TYPE_BANK1, },
582 { "out_queue_5", 4, 0x15, STATS_TYPE_BANK1, },
583 { "out_queue_6", 4, 0x16, STATS_TYPE_BANK1, },
584 { "out_queue_7", 4, 0x17, STATS_TYPE_BANK1, },
585 { "out_cut_through", 4, 0x18, STATS_TYPE_BANK1, },
586 { "out_octets_a", 4, 0x1a, STATS_TYPE_BANK1, },
587 { "out_octets_b", 4, 0x1b, STATS_TYPE_BANK1, },
588 { "out_management", 4, 0x1f, STATS_TYPE_BANK1, },
Andrew Lunne413e7e2015-04-02 04:06:38 +0200589};
590
Vivien Didelotfad09c72016-06-21 12:28:20 -0400591static uint64_t _mv88e6xxx_get_ethtool_stat(struct mv88e6xxx_chip *chip,
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100592 struct mv88e6xxx_hw_stat *s,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100593 int port, u16 bank1_select,
594 u16 histogram)
Andrew Lunn80c46272015-06-20 18:42:30 +0200595{
Andrew Lunn80c46272015-06-20 18:42:30 +0200596 u32 low;
597 u32 high = 0;
Andrew Lunndfafe442016-11-21 23:27:02 +0100598 u16 reg = 0;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200599 int err;
Andrew Lunn80c46272015-06-20 18:42:30 +0200600 u64 value;
601
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100602 switch (s->type) {
Andrew Lunndfafe442016-11-21 23:27:02 +0100603 case STATS_TYPE_PORT:
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200604 err = mv88e6xxx_port_read(chip, port, s->reg, &reg);
605 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200606 return UINT64_MAX;
607
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200608 low = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200609 if (s->sizeof_stat == 4) {
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200610 err = mv88e6xxx_port_read(chip, port, s->reg + 1, &reg);
611 if (err)
Andrew Lunn80c46272015-06-20 18:42:30 +0200612 return UINT64_MAX;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200613 high = reg;
Andrew Lunn80c46272015-06-20 18:42:30 +0200614 }
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100615 break;
Andrew Lunndfafe442016-11-21 23:27:02 +0100616 case STATS_TYPE_BANK1:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100617 reg = bank1_select;
Andrew Lunndfafe442016-11-21 23:27:02 +0100618 /* fall through */
619 case STATS_TYPE_BANK0:
Andrew Lunne0d8b612016-11-21 23:27:04 +0100620 reg |= s->reg | histogram;
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100621 mv88e6xxx_g1_stats_read(chip, reg, &low);
Andrew Lunn80c46272015-06-20 18:42:30 +0200622 if (s->sizeof_stat == 8)
Andrew Lunn7f9ef3a2016-11-21 23:27:05 +0100623 mv88e6xxx_g1_stats_read(chip, reg + 1, &high);
Gustavo A. R. Silva9fc3e4d2017-05-11 22:11:29 -0500624 break;
625 default:
626 return UINT64_MAX;
Andrew Lunn80c46272015-06-20 18:42:30 +0200627 }
628 value = (((u64)high) << 16) | low;
629 return value;
630}
631
Andrew Lunndfafe442016-11-21 23:27:02 +0100632static void mv88e6xxx_stats_get_strings(struct mv88e6xxx_chip *chip,
633 uint8_t *data, int types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100634{
635 struct mv88e6xxx_hw_stat *stat;
636 int i, j;
637
638 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
639 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100640 if (stat->type & types) {
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100641 memcpy(data + j * ETH_GSTRING_LEN, stat->string,
642 ETH_GSTRING_LEN);
643 j++;
644 }
645 }
646}
647
Andrew Lunndfafe442016-11-21 23:27:02 +0100648static void mv88e6095_stats_get_strings(struct mv88e6xxx_chip *chip,
649 uint8_t *data)
650{
651 mv88e6xxx_stats_get_strings(chip, data,
652 STATS_TYPE_BANK0 | STATS_TYPE_PORT);
653}
654
655static void mv88e6320_stats_get_strings(struct mv88e6xxx_chip *chip,
656 uint8_t *data)
657{
658 mv88e6xxx_stats_get_strings(chip, data,
659 STATS_TYPE_BANK0 | STATS_TYPE_BANK1);
660}
661
662static void mv88e6xxx_get_strings(struct dsa_switch *ds, int port,
663 uint8_t *data)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100664{
Vivien Didelot04bed142016-08-31 18:06:13 -0400665 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunndfafe442016-11-21 23:27:02 +0100666
667 if (chip->info->ops->stats_get_strings)
668 chip->info->ops->stats_get_strings(chip, data);
669}
670
671static int mv88e6xxx_stats_get_sset_count(struct mv88e6xxx_chip *chip,
672 int types)
673{
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100674 struct mv88e6xxx_hw_stat *stat;
675 int i, j;
676
677 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
678 stat = &mv88e6xxx_hw_stats[i];
Andrew Lunndfafe442016-11-21 23:27:02 +0100679 if (stat->type & types)
Andrew Lunnf5e2ed02015-12-23 13:23:17 +0100680 j++;
681 }
682 return j;
683}
684
Andrew Lunndfafe442016-11-21 23:27:02 +0100685static int mv88e6095_stats_get_sset_count(struct mv88e6xxx_chip *chip)
686{
687 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
688 STATS_TYPE_PORT);
689}
690
691static int mv88e6320_stats_get_sset_count(struct mv88e6xxx_chip *chip)
692{
693 return mv88e6xxx_stats_get_sset_count(chip, STATS_TYPE_BANK0 |
694 STATS_TYPE_BANK1);
695}
696
697static int mv88e6xxx_get_sset_count(struct dsa_switch *ds)
698{
699 struct mv88e6xxx_chip *chip = ds->priv;
700
701 if (chip->info->ops->stats_get_sset_count)
702 return chip->info->ops->stats_get_sset_count(chip);
703
704 return 0;
705}
706
Andrew Lunn052f9472016-11-21 23:27:03 +0100707static void mv88e6xxx_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100708 uint64_t *data, int types,
709 u16 bank1_select, u16 histogram)
Andrew Lunn052f9472016-11-21 23:27:03 +0100710{
711 struct mv88e6xxx_hw_stat *stat;
712 int i, j;
713
714 for (i = 0, j = 0; i < ARRAY_SIZE(mv88e6xxx_hw_stats); i++) {
715 stat = &mv88e6xxx_hw_stats[i];
716 if (stat->type & types) {
Andrew Lunn377cda12018-02-15 14:38:34 +0100717 mutex_lock(&chip->reg_lock);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100718 data[j] = _mv88e6xxx_get_ethtool_stat(chip, stat, port,
719 bank1_select,
720 histogram);
Andrew Lunn377cda12018-02-15 14:38:34 +0100721 mutex_unlock(&chip->reg_lock);
722
Andrew Lunn052f9472016-11-21 23:27:03 +0100723 j++;
724 }
725 }
726}
727
728static void mv88e6095_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
729 uint64_t *data)
730{
731 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100732 STATS_TYPE_BANK0 | STATS_TYPE_PORT,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400733 0, MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunn052f9472016-11-21 23:27:03 +0100734}
735
736static void mv88e6320_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
737 uint64_t *data)
738{
739 return mv88e6xxx_stats_get_stats(chip, port, data,
Andrew Lunne0d8b612016-11-21 23:27:04 +0100740 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400741 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9,
742 MV88E6XXX_G1_STATS_OP_HIST_RX_TX);
Andrew Lunne0d8b612016-11-21 23:27:04 +0100743}
744
745static void mv88e6390_stats_get_stats(struct mv88e6xxx_chip *chip, int port,
746 uint64_t *data)
747{
748 return mv88e6xxx_stats_get_stats(chip, port, data,
749 STATS_TYPE_BANK0 | STATS_TYPE_BANK1,
Vivien Didelot57d1ef32017-06-15 12:14:05 -0400750 MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10,
751 0);
Andrew Lunn052f9472016-11-21 23:27:03 +0100752}
753
754static void mv88e6xxx_get_stats(struct mv88e6xxx_chip *chip, int port,
755 uint64_t *data)
756{
757 if (chip->info->ops->stats_get_stats)
758 chip->info->ops->stats_get_stats(chip, port, data);
759}
760
Vivien Didelotf81ec902016-05-09 13:22:58 -0400761static void mv88e6xxx_get_ethtool_stats(struct dsa_switch *ds, int port,
762 uint64_t *data)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000763{
Vivien Didelot04bed142016-08-31 18:06:13 -0400764 struct mv88e6xxx_chip *chip = ds->priv;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000765 int ret;
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000766
Vivien Didelotfad09c72016-06-21 12:28:20 -0400767 mutex_lock(&chip->reg_lock);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000768
Andrew Lunna605a0f2016-11-21 23:26:58 +0100769 ret = mv88e6xxx_stats_snapshot(chip, port);
Andrew Lunn377cda12018-02-15 14:38:34 +0100770 mutex_unlock(&chip->reg_lock);
771
772 if (ret < 0)
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000773 return;
Andrew Lunn052f9472016-11-21 23:27:03 +0100774
775 mv88e6xxx_get_stats(chip, port, data);
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000776
Lennert Buytenhek91da11f2008-10-07 13:44:02 +0000777}
Ben Hutchings98e67302011-11-25 14:36:19 +0000778
Andrew Lunnde2273872016-11-21 23:27:01 +0100779static int mv88e6xxx_stats_set_histogram(struct mv88e6xxx_chip *chip)
780{
781 if (chip->info->ops->stats_set_histogram)
782 return chip->info->ops->stats_set_histogram(chip);
783
784 return 0;
785}
786
Vivien Didelotf81ec902016-05-09 13:22:58 -0400787static int mv88e6xxx_get_regs_len(struct dsa_switch *ds, int port)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700788{
789 return 32 * sizeof(u16);
790}
791
Vivien Didelotf81ec902016-05-09 13:22:58 -0400792static void mv88e6xxx_get_regs(struct dsa_switch *ds, int port,
793 struct ethtool_regs *regs, void *_p)
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700794{
Vivien Didelot04bed142016-08-31 18:06:13 -0400795 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200796 int err;
797 u16 reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700798 u16 *p = _p;
799 int i;
800
801 regs->version = 0;
802
803 memset(p, 0xff, 32 * sizeof(u16));
804
Vivien Didelotfad09c72016-06-21 12:28:20 -0400805 mutex_lock(&chip->reg_lock);
Vivien Didelot23062512016-05-09 13:22:45 -0400806
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700807 for (i = 0; i < 32; i++) {
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700808
Andrew Lunn0e7b9922016-09-21 01:40:31 +0200809 err = mv88e6xxx_port_read(chip, port, i, &reg);
810 if (!err)
811 p[i] = reg;
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700812 }
Vivien Didelot23062512016-05-09 13:22:45 -0400813
Vivien Didelotfad09c72016-06-21 12:28:20 -0400814 mutex_unlock(&chip->reg_lock);
Guenter Roecka1ab91f2014-10-29 10:45:05 -0700815}
816
Vivien Didelot08f50062017-08-01 16:32:41 -0400817static int mv88e6xxx_get_mac_eee(struct dsa_switch *ds, int port,
818 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800819{
Vivien Didelot5480db62017-08-01 16:32:40 -0400820 /* Nothing to do on the port's MAC */
821 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800822}
823
Vivien Didelot08f50062017-08-01 16:32:41 -0400824static int mv88e6xxx_set_mac_eee(struct dsa_switch *ds, int port,
825 struct ethtool_eee *e)
Guenter Roeck11b3b452015-03-06 22:23:51 -0800826{
Vivien Didelot5480db62017-08-01 16:32:40 -0400827 /* Nothing to do on the port's MAC */
828 return 0;
Guenter Roeck11b3b452015-03-06 22:23:51 -0800829}
830
Vivien Didelote5887a22017-03-30 17:37:11 -0400831static u16 mv88e6xxx_port_vlan(struct mv88e6xxx_chip *chip, int dev, int port)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700832{
Vivien Didelote5887a22017-03-30 17:37:11 -0400833 struct dsa_switch *ds = NULL;
834 struct net_device *br;
835 u16 pvlan;
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500836 int i;
837
Vivien Didelote5887a22017-03-30 17:37:11 -0400838 if (dev < DSA_MAX_SWITCHES)
839 ds = chip->ds->dst->ds[dev];
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500840
Vivien Didelote5887a22017-03-30 17:37:11 -0400841 /* Prevent frames from unknown switch or port */
842 if (!ds || port >= ds->num_ports)
843 return 0;
844
845 /* Frames from DSA links and CPU ports can egress any local port */
846 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
847 return mv88e6xxx_port_mask(chip);
848
849 br = ds->ports[port].bridge_dev;
850 pvlan = 0;
851
852 /* Frames from user ports can egress any local DSA links and CPU ports,
853 * as well as any local member of their bridge group.
854 */
855 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
856 if (dsa_is_cpu_port(chip->ds, i) ||
857 dsa_is_dsa_port(chip->ds, i) ||
Vivien Didelotc8652c82017-10-16 11:12:19 -0400858 (br && dsa_to_port(chip->ds, i)->bridge_dev == br))
Vivien Didelote5887a22017-03-30 17:37:11 -0400859 pvlan |= BIT(i);
860
861 return pvlan;
862}
863
Vivien Didelot240ea3e2017-03-30 17:37:12 -0400864static int mv88e6xxx_port_vlan_map(struct mv88e6xxx_chip *chip, int port)
Vivien Didelote5887a22017-03-30 17:37:11 -0400865{
866 u16 output_ports = mv88e6xxx_port_vlan(chip, chip->ds->index, port);
Vivien Didelotb7666ef2016-02-26 13:16:06 -0500867
868 /* prevent frames from going back out of the port they came in on */
869 output_ports &= ~BIT(port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700870
Vivien Didelot5a7921f2016-11-04 03:23:28 +0100871 return mv88e6xxx_port_set_vlan_map(chip, port, output_ports);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700872}
873
Vivien Didelotf81ec902016-05-09 13:22:58 -0400874static void mv88e6xxx_port_stp_state_set(struct dsa_switch *ds, int port,
875 u8 state)
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700876{
Vivien Didelot04bed142016-08-31 18:06:13 -0400877 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot553eb542016-05-13 20:38:23 -0400878 int err;
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700879
Vivien Didelotfad09c72016-06-21 12:28:20 -0400880 mutex_lock(&chip->reg_lock);
Vivien Didelotf894c292017-06-08 18:34:10 -0400881 err = mv88e6xxx_port_set_state(chip, port, state);
Vivien Didelotfad09c72016-06-21 12:28:20 -0400882 mutex_unlock(&chip->reg_lock);
Vivien Didelot553eb542016-05-13 20:38:23 -0400883
884 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -0400885 dev_err(ds->dev, "p%d: failed to update state\n", port);
Guenter Roeckfacd95b2015-03-26 18:36:35 -0700886}
887
Vivien Didelot9e907d72017-07-17 13:03:43 -0400888static int mv88e6xxx_pot_setup(struct mv88e6xxx_chip *chip)
889{
890 if (chip->info->ops->pot_clear)
891 return chip->info->ops->pot_clear(chip);
892
893 return 0;
894}
895
Vivien Didelot51c901a2017-07-17 13:03:41 -0400896static int mv88e6xxx_rsvd2cpu_setup(struct mv88e6xxx_chip *chip)
897{
898 if (chip->info->ops->mgmt_rsvd2cpu)
899 return chip->info->ops->mgmt_rsvd2cpu(chip);
900
901 return 0;
902}
903
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500904static int mv88e6xxx_atu_setup(struct mv88e6xxx_chip *chip)
905{
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500906 int err;
907
Vivien Didelotdaefc942017-03-11 16:12:54 -0500908 err = mv88e6xxx_g1_atu_flush(chip, 0, true);
909 if (err)
910 return err;
911
Vivien Didelotc3a7d4a2017-03-11 16:12:51 -0500912 err = mv88e6xxx_g1_atu_set_learn2all(chip, true);
913 if (err)
914 return err;
915
Vivien Didelota2ac29d2017-03-11 16:12:49 -0500916 return mv88e6xxx_g1_atu_set_age_time(chip, 300000);
917}
918
Vivien Didelotcd8da8b2017-06-19 10:55:36 -0400919static int mv88e6xxx_irl_setup(struct mv88e6xxx_chip *chip)
920{
921 int port;
922 int err;
923
924 if (!chip->info->ops->irl_init_all)
925 return 0;
926
927 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
928 /* Disable ingress rate limiting by resetting all per port
929 * ingress rate limit resources to their initial state.
930 */
931 err = chip->info->ops->irl_init_all(chip, port);
932 if (err)
933 return err;
934 }
935
936 return 0;
937}
938
Vivien Didelot04a69a12017-10-13 14:18:05 -0400939static int mv88e6xxx_mac_setup(struct mv88e6xxx_chip *chip)
940{
941 if (chip->info->ops->set_switch_mac) {
942 u8 addr[ETH_ALEN];
943
944 eth_random_addr(addr);
945
946 return chip->info->ops->set_switch_mac(chip, addr);
947 }
948
949 return 0;
950}
951
Vivien Didelot17a15942017-03-30 17:37:09 -0400952static int mv88e6xxx_pvt_map(struct mv88e6xxx_chip *chip, int dev, int port)
953{
954 u16 pvlan = 0;
955
956 if (!mv88e6xxx_has_pvt(chip))
957 return -EOPNOTSUPP;
958
959 /* Skip the local source device, which uses in-chip port VLAN */
960 if (dev != chip->ds->index)
Vivien Didelotaec5ac82017-03-30 17:37:15 -0400961 pvlan = mv88e6xxx_port_vlan(chip, dev, port);
Vivien Didelot17a15942017-03-30 17:37:09 -0400962
963 return mv88e6xxx_g2_pvt_write(chip, dev, port, pvlan);
964}
965
Vivien Didelot81228992017-03-30 17:37:08 -0400966static int mv88e6xxx_pvt_setup(struct mv88e6xxx_chip *chip)
967{
Vivien Didelot17a15942017-03-30 17:37:09 -0400968 int dev, port;
969 int err;
970
Vivien Didelot81228992017-03-30 17:37:08 -0400971 if (!mv88e6xxx_has_pvt(chip))
972 return 0;
973
974 /* Clear 5 Bit Port for usage with Marvell Link Street devices:
975 * use 4 bits for the Src_Port/Src_Trunk and 5 bits for the Src_Dev.
976 */
Vivien Didelot17a15942017-03-30 17:37:09 -0400977 err = mv88e6xxx_g2_misc_4_bit_port(chip);
978 if (err)
979 return err;
980
981 for (dev = 0; dev < MV88E6XXX_MAX_PVT_SWITCHES; ++dev) {
982 for (port = 0; port < MV88E6XXX_MAX_PVT_PORTS; ++port) {
983 err = mv88e6xxx_pvt_map(chip, dev, port);
984 if (err)
985 return err;
986 }
987 }
988
989 return 0;
Vivien Didelot81228992017-03-30 17:37:08 -0400990}
991
Vivien Didelot749efcb2016-09-22 16:49:24 -0400992static void mv88e6xxx_port_fast_age(struct dsa_switch *ds, int port)
993{
994 struct mv88e6xxx_chip *chip = ds->priv;
995 int err;
996
997 mutex_lock(&chip->reg_lock);
Vivien Didelote606ca32017-03-11 16:12:55 -0500998 err = mv88e6xxx_g1_atu_remove(chip, 0, port, false);
Vivien Didelot749efcb2016-09-22 16:49:24 -0400999 mutex_unlock(&chip->reg_lock);
1000
1001 if (err)
Vivien Didelot774439e52017-06-08 18:34:08 -04001002 dev_err(ds->dev, "p%d: failed to flush ATU\n", port);
Vivien Didelot749efcb2016-09-22 16:49:24 -04001003}
1004
Vivien Didelotb486d7c2017-05-01 14:05:13 -04001005static int mv88e6xxx_vtu_setup(struct mv88e6xxx_chip *chip)
1006{
1007 if (!chip->info->max_vid)
1008 return 0;
1009
1010 return mv88e6xxx_g1_vtu_flush(chip);
1011}
1012
Vivien Didelotf1394b72017-05-01 14:05:22 -04001013static int mv88e6xxx_vtu_getnext(struct mv88e6xxx_chip *chip,
1014 struct mv88e6xxx_vtu_entry *entry)
1015{
1016 if (!chip->info->ops->vtu_getnext)
1017 return -EOPNOTSUPP;
1018
1019 return chip->info->ops->vtu_getnext(chip, entry);
1020}
1021
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001022static int mv88e6xxx_vtu_loadpurge(struct mv88e6xxx_chip *chip,
1023 struct mv88e6xxx_vtu_entry *entry)
1024{
1025 if (!chip->info->ops->vtu_loadpurge)
1026 return -EOPNOTSUPP;
1027
1028 return chip->info->ops->vtu_loadpurge(chip, entry);
1029}
1030
Vivien Didelotd7f435f2017-03-11 16:12:56 -05001031static int mv88e6xxx_atu_new(struct mv88e6xxx_chip *chip, u16 *fid)
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001032{
1033 DECLARE_BITMAP(fid_bitmap, MV88E6XXX_N_FID);
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001034 struct mv88e6xxx_vtu_entry vlan = {
1035 .vid = chip->info->max_vid,
1036 };
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001037 int i, err;
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001038
1039 bitmap_zero(fid_bitmap, MV88E6XXX_N_FID);
1040
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001041 /* Set every FID bit used by the (un)bridged ports */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001042 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001043 err = mv88e6xxx_port_get_fid(chip, i, fid);
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001044 if (err)
1045 return err;
1046
1047 set_bit(*fid, fid_bitmap);
1048 }
1049
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001050 /* Set every FID bit used by the VLAN entries */
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001051 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001052 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001053 if (err)
1054 return err;
1055
1056 if (!vlan.valid)
1057 break;
1058
1059 set_bit(vlan.fid, fid_bitmap);
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001060 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001061
1062 /* The reset value 0x000 is used to indicate that multiple address
1063 * databases are not needed. Return the next positive available.
1064 */
1065 *fid = find_next_zero_bit(fid_bitmap, MV88E6XXX_N_FID, 1);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001066 if (unlikely(*fid >= mv88e6xxx_num_databases(chip)))
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001067 return -ENOSPC;
1068
1069 /* Clear the database */
Vivien Didelotdaefc942017-03-11 16:12:54 -05001070 return mv88e6xxx_g1_atu_flush(chip, *fid, true);
Vivien Didelot3285f9e2016-02-26 13:16:03 -05001071}
1072
Vivien Didelot567aa592017-05-01 14:05:25 -04001073static int mv88e6xxx_vtu_get(struct mv88e6xxx_chip *chip, u16 vid,
1074 struct mv88e6xxx_vtu_entry *entry, bool new)
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001075{
1076 int err;
1077
1078 if (!vid)
1079 return -EINVAL;
1080
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001081 entry->vid = vid - 1;
1082 entry->valid = false;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001083
Vivien Didelotf1394b72017-05-01 14:05:22 -04001084 err = mv88e6xxx_vtu_getnext(chip, entry);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001085 if (err)
1086 return err;
1087
Vivien Didelot567aa592017-05-01 14:05:25 -04001088 if (entry->vid == vid && entry->valid)
1089 return 0;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001090
Vivien Didelot567aa592017-05-01 14:05:25 -04001091 if (new) {
1092 int i;
1093
1094 /* Initialize a fresh VLAN entry */
1095 memset(entry, 0, sizeof(*entry));
1096 entry->valid = true;
1097 entry->vid = vid;
1098
Vivien Didelot553a7682017-06-07 18:12:16 -04001099 /* Exclude all ports */
Vivien Didelot567aa592017-05-01 14:05:25 -04001100 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i)
Vivien Didelot553a7682017-06-07 18:12:16 -04001101 entry->member[i] =
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001102 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot567aa592017-05-01 14:05:25 -04001103
1104 return mv88e6xxx_atu_new(chip, &entry->fid);
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001105 }
1106
Vivien Didelot567aa592017-05-01 14:05:25 -04001107 /* switchdev expects -EOPNOTSUPP to honor software VLANs */
1108 return -EOPNOTSUPP;
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001109}
1110
Vivien Didelotda9c3592016-02-12 12:09:40 -05001111static int mv88e6xxx_port_check_hw_vlan(struct dsa_switch *ds, int port,
1112 u16 vid_begin, u16 vid_end)
1113{
Vivien Didelot04bed142016-08-31 18:06:13 -04001114 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot3afb4bd2017-05-01 14:05:16 -04001115 struct mv88e6xxx_vtu_entry vlan = {
1116 .vid = vid_begin - 1,
1117 };
Vivien Didelotda9c3592016-02-12 12:09:40 -05001118 int i, err;
1119
Andrew Lunndb06ae412017-09-25 23:32:20 +02001120 /* DSA and CPU ports have to be members of multiple vlans */
1121 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
1122 return 0;
1123
Vivien Didelotda9c3592016-02-12 12:09:40 -05001124 if (!vid_begin)
1125 return -EOPNOTSUPP;
1126
Vivien Didelotfad09c72016-06-21 12:28:20 -04001127 mutex_lock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001128
Vivien Didelotda9c3592016-02-12 12:09:40 -05001129 do {
Vivien Didelotf1394b72017-05-01 14:05:22 -04001130 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001131 if (err)
1132 goto unlock;
1133
1134 if (!vlan.valid)
1135 break;
1136
1137 if (vlan.vid > vid_end)
1138 break;
1139
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001140 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelotda9c3592016-02-12 12:09:40 -05001141 if (dsa_is_dsa_port(ds, i) || dsa_is_cpu_port(ds, i))
1142 continue;
1143
Andrew Lunncd886462017-11-09 22:29:53 +01001144 if (!ds->ports[i].slave)
Andrew Lunn66e28092016-12-11 21:07:19 +01001145 continue;
1146
Vivien Didelotbd00e052017-05-01 14:05:11 -04001147 if (vlan.member[i] ==
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001148 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001149 continue;
1150
Vivien Didelotc8652c82017-10-16 11:12:19 -04001151 if (dsa_to_port(ds, i)->bridge_dev ==
Vivien Didelotfae8a252017-01-27 15:29:42 -05001152 ds->ports[port].bridge_dev)
Vivien Didelotda9c3592016-02-12 12:09:40 -05001153 break; /* same bridge, check next VLAN */
1154
Vivien Didelotc8652c82017-10-16 11:12:19 -04001155 if (!dsa_to_port(ds, i)->bridge_dev)
Andrew Lunn66e28092016-12-11 21:07:19 +01001156 continue;
1157
Andrew Lunn743fcc22017-11-09 22:29:54 +01001158 dev_err(ds->dev, "p%d: hw VLAN %d already used by port %d in %s\n",
1159 port, vlan.vid, i,
Vivien Didelotc8652c82017-10-16 11:12:19 -04001160 netdev_name(dsa_to_port(ds, i)->bridge_dev));
Vivien Didelotda9c3592016-02-12 12:09:40 -05001161 err = -EOPNOTSUPP;
1162 goto unlock;
1163 }
1164 } while (vlan.vid < vid_end);
1165
1166unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001167 mutex_unlock(&chip->reg_lock);
Vivien Didelotda9c3592016-02-12 12:09:40 -05001168
1169 return err;
1170}
1171
Vivien Didelotf81ec902016-05-09 13:22:58 -04001172static int mv88e6xxx_port_vlan_filtering(struct dsa_switch *ds, int port,
1173 bool vlan_filtering)
Vivien Didelot214cdb92016-02-26 13:16:08 -05001174{
Vivien Didelot04bed142016-08-31 18:06:13 -04001175 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001176 u16 mode = vlan_filtering ? MV88E6XXX_PORT_CTL2_8021Q_MODE_SECURE :
1177 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001178 int err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001179
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001180 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001181 return -EOPNOTSUPP;
1182
Vivien Didelotfad09c72016-06-21 12:28:20 -04001183 mutex_lock(&chip->reg_lock);
Vivien Didelot385a0992016-11-04 03:23:31 +01001184 err = mv88e6xxx_port_set_8021q_mode(chip, port, mode);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001185 mutex_unlock(&chip->reg_lock);
Vivien Didelot214cdb92016-02-26 13:16:08 -05001186
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001187 return err;
Vivien Didelot214cdb92016-02-26 13:16:08 -05001188}
1189
Vivien Didelot57d32312016-06-20 13:13:58 -04001190static int
1191mv88e6xxx_port_vlan_prepare(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001192 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001193{
Vivien Didelot04bed142016-08-31 18:06:13 -04001194 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotda9c3592016-02-12 12:09:40 -05001195 int err;
1196
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001197 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001198 return -EOPNOTSUPP;
1199
Vivien Didelotda9c3592016-02-12 12:09:40 -05001200 /* If the requested port doesn't belong to the same bridge as the VLAN
1201 * members, do not support it (yet) and fallback to software VLAN.
1202 */
1203 err = mv88e6xxx_port_check_hw_vlan(ds, port, vlan->vid_begin,
1204 vlan->vid_end);
1205 if (err)
1206 return err;
1207
Vivien Didelot76e398a2015-11-01 12:33:55 -05001208 /* We don't need any dynamic resource from the kernel (yet),
1209 * so skip the prepare phase.
1210 */
1211 return 0;
1212}
1213
Andrew Lunna4c93ae2017-11-09 22:29:55 +01001214static int mv88e6xxx_port_db_load_purge(struct mv88e6xxx_chip *chip, int port,
1215 const unsigned char *addr, u16 vid,
1216 u8 state)
1217{
1218 struct mv88e6xxx_vtu_entry vlan;
1219 struct mv88e6xxx_atu_entry entry;
1220 int err;
1221
1222 /* Null VLAN ID corresponds to the port private database */
1223 if (vid == 0)
1224 err = mv88e6xxx_port_get_fid(chip, port, &vlan.fid);
1225 else
1226 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
1227 if (err)
1228 return err;
1229
1230 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1231 ether_addr_copy(entry.mac, addr);
1232 eth_addr_dec(entry.mac);
1233
1234 err = mv88e6xxx_g1_atu_getnext(chip, vlan.fid, &entry);
1235 if (err)
1236 return err;
1237
1238 /* Initialize a fresh ATU entry if it isn't found */
1239 if (entry.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED ||
1240 !ether_addr_equal(entry.mac, addr)) {
1241 memset(&entry, 0, sizeof(entry));
1242 ether_addr_copy(entry.mac, addr);
1243 }
1244
1245 /* Purge the ATU entry only if no port is using it anymore */
1246 if (state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED) {
1247 entry.portvec &= ~BIT(port);
1248 if (!entry.portvec)
1249 entry.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
1250 } else {
1251 entry.portvec |= BIT(port);
1252 entry.state = state;
1253 }
1254
1255 return mv88e6xxx_g1_atu_loadpurge(chip, vlan.fid, &entry);
1256}
1257
Andrew Lunn87fa8862017-11-09 22:29:56 +01001258static int mv88e6xxx_port_add_broadcast(struct mv88e6xxx_chip *chip, int port,
1259 u16 vid)
1260{
1261 const char broadcast[6] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
1262 u8 state = MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC;
1263
1264 return mv88e6xxx_port_db_load_purge(chip, port, broadcast, vid, state);
1265}
1266
1267static int mv88e6xxx_broadcast_setup(struct mv88e6xxx_chip *chip, u16 vid)
1268{
1269 int port;
1270 int err;
1271
1272 for (port = 0; port < mv88e6xxx_num_ports(chip); port++) {
1273 err = mv88e6xxx_port_add_broadcast(chip, port, vid);
1274 if (err)
1275 return err;
1276 }
1277
1278 return 0;
1279}
1280
Vivien Didelotfad09c72016-06-21 12:28:20 -04001281static int _mv88e6xxx_port_vlan_add(struct mv88e6xxx_chip *chip, int port,
Vivien Didelotc91498e2017-06-07 18:12:13 -04001282 u16 vid, u8 member)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001283{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001284 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001285 int err;
1286
Vivien Didelot567aa592017-05-01 14:05:25 -04001287 err = mv88e6xxx_vtu_get(chip, vid, &vlan, true);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001288 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001289 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001290
Vivien Didelotc91498e2017-06-07 18:12:13 -04001291 vlan.member[port] = member;
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001292
Andrew Lunn87fa8862017-11-09 22:29:56 +01001293 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
1294 if (err)
1295 return err;
1296
1297 return mv88e6xxx_broadcast_setup(chip, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001298}
1299
Vivien Didelotf81ec902016-05-09 13:22:58 -04001300static void mv88e6xxx_port_vlan_add(struct dsa_switch *ds, int port,
Vivien Didelot80e02362017-11-30 11:23:57 -05001301 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001302{
Vivien Didelot04bed142016-08-31 18:06:13 -04001303 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001304 bool untagged = vlan->flags & BRIDGE_VLAN_INFO_UNTAGGED;
1305 bool pvid = vlan->flags & BRIDGE_VLAN_INFO_PVID;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001306 u8 member;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001307 u16 vid;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001308
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001309 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001310 return;
1311
Vivien Didelotc91498e2017-06-07 18:12:13 -04001312 if (dsa_is_dsa_port(ds, port) || dsa_is_cpu_port(ds, port))
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001313 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001314 else if (untagged)
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001315 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001316 else
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001317 member = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED;
Vivien Didelotc91498e2017-06-07 18:12:13 -04001318
Vivien Didelotfad09c72016-06-21 12:28:20 -04001319 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001320
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001321 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid)
Vivien Didelotc91498e2017-06-07 18:12:13 -04001322 if (_mv88e6xxx_port_vlan_add(chip, port, vid, member))
Vivien Didelot774439e52017-06-08 18:34:08 -04001323 dev_err(ds->dev, "p%d: failed to add VLAN %d%c\n", port,
1324 vid, untagged ? 'u' : 't');
Vivien Didelot76e398a2015-11-01 12:33:55 -05001325
Vivien Didelot77064f32016-11-04 03:23:30 +01001326 if (pvid && mv88e6xxx_port_set_pvid(chip, port, vlan->vid_end))
Vivien Didelot774439e52017-06-08 18:34:08 -04001327 dev_err(ds->dev, "p%d: failed to set PVID %d\n", port,
1328 vlan->vid_end);
Vivien Didelot4d5770b2016-04-06 11:55:05 -04001329
Vivien Didelotfad09c72016-06-21 12:28:20 -04001330 mutex_unlock(&chip->reg_lock);
Vivien Didelot0d3b33e2015-08-13 12:52:22 -04001331}
1332
Vivien Didelotfad09c72016-06-21 12:28:20 -04001333static int _mv88e6xxx_port_vlan_del(struct mv88e6xxx_chip *chip,
Andrew Lunn158bc062016-04-28 21:24:06 -04001334 int port, u16 vid)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001335{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001336 struct mv88e6xxx_vtu_entry vlan;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001337 int i, err;
1338
Vivien Didelot567aa592017-05-01 14:05:25 -04001339 err = mv88e6xxx_vtu_get(chip, vid, &vlan, false);
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001340 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001341 return err;
Vivien Didelot36d04ba2015-10-22 09:34:39 -04001342
Vivien Didelot2fb5ef02016-02-26 13:16:01 -05001343 /* Tell switchdev if this VLAN is handled in software */
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001344 if (vlan.member[port] == MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER)
Vivien Didelot3c06f082016-02-05 14:04:39 -05001345 return -EOPNOTSUPP;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001346
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001347 vlan.member[port] = MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001348
1349 /* keep the VLAN unless all ports are excluded */
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001350 vlan.valid = false;
Vivien Didelot370b4ff2016-09-29 12:21:57 -04001351 for (i = 0; i < mv88e6xxx_num_ports(chip); ++i) {
Vivien Didelot7ec60d6e2017-06-15 12:14:02 -04001352 if (vlan.member[i] !=
1353 MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER) {
Vivien Didelotf02bdff2015-10-11 18:08:36 -04001354 vlan.valid = true;
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001355 break;
1356 }
1357 }
1358
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04001359 err = mv88e6xxx_vtu_loadpurge(chip, &vlan);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001360 if (err)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001361 return err;
1362
Vivien Didelote606ca32017-03-11 16:12:55 -05001363 return mv88e6xxx_g1_atu_remove(chip, vlan.fid, port, false);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001364}
1365
Vivien Didelotf81ec902016-05-09 13:22:58 -04001366static int mv88e6xxx_port_vlan_del(struct dsa_switch *ds, int port,
1367 const struct switchdev_obj_port_vlan *vlan)
Vivien Didelot76e398a2015-11-01 12:33:55 -05001368{
Vivien Didelot04bed142016-08-31 18:06:13 -04001369 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot76e398a2015-11-01 12:33:55 -05001370 u16 pvid, vid;
1371 int err = 0;
1372
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001373 if (!chip->info->max_vid)
Vivien Didelot54d77b52016-05-09 13:22:47 -04001374 return -EOPNOTSUPP;
1375
Vivien Didelotfad09c72016-06-21 12:28:20 -04001376 mutex_lock(&chip->reg_lock);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001377
Vivien Didelot77064f32016-11-04 03:23:30 +01001378 err = mv88e6xxx_port_get_pvid(chip, port, &pvid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001379 if (err)
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001380 goto unlock;
1381
Vivien Didelot76e398a2015-11-01 12:33:55 -05001382 for (vid = vlan->vid_begin; vid <= vlan->vid_end; ++vid) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04001383 err = _mv88e6xxx_port_vlan_del(chip, port, vid);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001384 if (err)
1385 goto unlock;
1386
1387 if (vid == pvid) {
Vivien Didelot77064f32016-11-04 03:23:30 +01001388 err = mv88e6xxx_port_set_pvid(chip, port, 0);
Vivien Didelot76e398a2015-11-01 12:33:55 -05001389 if (err)
1390 goto unlock;
1391 }
1392 }
1393
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001394unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04001395 mutex_unlock(&chip->reg_lock);
Vivien Didelot7dad08d2015-08-13 12:52:21 -04001396
1397 return err;
1398}
1399
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001400static int mv88e6xxx_port_fdb_add(struct dsa_switch *ds, int port,
1401 const unsigned char *addr, u16 vid)
Guenter Roeckdefb05b2015-03-26 18:36:38 -07001402{
Vivien Didelot04bed142016-08-31 18:06:13 -04001403 struct mv88e6xxx_chip *chip = ds->priv;
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001404 int err;
Vivien Didelot6630e232015-08-06 01:44:07 -04001405
Vivien Didelotfad09c72016-06-21 12:28:20 -04001406 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001407 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
1408 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001409 mutex_unlock(&chip->reg_lock);
Arkadi Sharshevsky1b6dd552017-08-06 16:15:40 +03001410
1411 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001412}
1413
Vivien Didelotf81ec902016-05-09 13:22:58 -04001414static int mv88e6xxx_port_fdb_del(struct dsa_switch *ds, int port,
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001415 const unsigned char *addr, u16 vid)
David S. Millercdf09692015-08-11 12:00:37 -07001416{
Vivien Didelot04bed142016-08-31 18:06:13 -04001417 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001418 int err;
David S. Millercdf09692015-08-11 12:00:37 -07001419
Vivien Didelotfad09c72016-06-21 12:28:20 -04001420 mutex_lock(&chip->reg_lock);
Arkadi Sharshevsky6c2c1dc2017-08-06 16:15:39 +03001421 err = mv88e6xxx_port_db_load_purge(chip, port, addr, vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04001422 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001423 mutex_unlock(&chip->reg_lock);
David S. Millercdf09692015-08-11 12:00:37 -07001424
Vivien Didelot83dabd12016-08-31 11:50:04 -04001425 return err;
David S. Millercdf09692015-08-11 12:00:37 -07001426}
1427
Vivien Didelot83dabd12016-08-31 11:50:04 -04001428static int mv88e6xxx_port_db_dump_fid(struct mv88e6xxx_chip *chip,
1429 u16 fid, u16 vid, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001430 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001431{
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001432 struct mv88e6xxx_atu_entry addr;
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001433 bool is_static;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001434 int err;
1435
Vivien Didelot27c0e602017-06-15 12:14:01 -04001436 addr.state = MV88E6XXX_G1_ATU_DATA_STATE_UNUSED;
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001437 eth_broadcast_addr(addr.mac);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001438
1439 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001440 mutex_lock(&chip->reg_lock);
Vivien Didelotdabc1a92017-03-11 16:12:53 -05001441 err = mv88e6xxx_g1_atu_getnext(chip, fid, &addr);
Andrew Lunna61e5402018-02-15 14:38:35 +01001442 mutex_unlock(&chip->reg_lock);
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001443 if (err)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001444 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001445
Vivien Didelot27c0e602017-06-15 12:14:01 -04001446 if (addr.state == MV88E6XXX_G1_ATU_DATA_STATE_UNUSED)
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001447 break;
1448
Vivien Didelot01bd96c2017-03-11 16:12:57 -05001449 if (addr.trunk || (addr.portvec & BIT(port)) == 0)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001450 continue;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001451
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001452 if (!is_unicast_ether_addr(addr.mac))
1453 continue;
Vivien Didelot83dabd12016-08-31 11:50:04 -04001454
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001455 is_static = (addr.state ==
1456 MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC);
1457 err = cb(addr.mac, vid, is_static, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001458 if (err)
1459 return err;
Vivien Didelot74b6ba02016-02-26 13:16:02 -05001460 } while (!is_broadcast_ether_addr(addr.mac));
1461
1462 return err;
1463}
1464
Vivien Didelot83dabd12016-08-31 11:50:04 -04001465static int mv88e6xxx_port_db_dump(struct mv88e6xxx_chip *chip, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001466 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelot83dabd12016-08-31 11:50:04 -04001467{
Vivien Didelotb4e47c02016-09-29 12:21:58 -04001468 struct mv88e6xxx_vtu_entry vlan = {
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001469 .vid = chip->info->max_vid,
Vivien Didelot83dabd12016-08-31 11:50:04 -04001470 };
1471 u16 fid;
1472 int err;
1473
1474 /* Dump port's default Filtering Information Database (VLAN ID 0) */
Andrew Lunna61e5402018-02-15 14:38:35 +01001475 mutex_lock(&chip->reg_lock);
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001476 err = mv88e6xxx_port_get_fid(chip, port, &fid);
Andrew Lunna61e5402018-02-15 14:38:35 +01001477 mutex_unlock(&chip->reg_lock);
1478
Vivien Didelot83dabd12016-08-31 11:50:04 -04001479 if (err)
1480 return err;
1481
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001482 err = mv88e6xxx_port_db_dump_fid(chip, fid, 0, port, cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001483 if (err)
1484 return err;
1485
1486 /* Dump VLANs' Filtering Information Databases */
Vivien Didelot83dabd12016-08-31 11:50:04 -04001487 do {
Andrew Lunna61e5402018-02-15 14:38:35 +01001488 mutex_lock(&chip->reg_lock);
Vivien Didelotf1394b72017-05-01 14:05:22 -04001489 err = mv88e6xxx_vtu_getnext(chip, &vlan);
Andrew Lunna61e5402018-02-15 14:38:35 +01001490 mutex_unlock(&chip->reg_lock);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001491 if (err)
1492 return err;
1493
1494 if (!vlan.valid)
1495 break;
1496
1497 err = mv88e6xxx_port_db_dump_fid(chip, vlan.fid, vlan.vid, port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001498 cb, data);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001499 if (err)
1500 return err;
Vivien Didelot3cf3c842017-05-01 14:05:10 -04001501 } while (vlan.vid < chip->info->max_vid);
Vivien Didelot83dabd12016-08-31 11:50:04 -04001502
1503 return err;
1504}
1505
Vivien Didelotf81ec902016-05-09 13:22:58 -04001506static int mv88e6xxx_port_fdb_dump(struct dsa_switch *ds, int port,
Arkadi Sharshevsky2bedde12017-08-06 16:15:49 +03001507 dsa_fdb_dump_cb_t *cb, void *data)
Vivien Didelotf33475b2015-10-22 09:34:41 -04001508{
Vivien Didelot04bed142016-08-31 18:06:13 -04001509 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelotf33475b2015-10-22 09:34:41 -04001510
Andrew Lunna61e5402018-02-15 14:38:35 +01001511 return mv88e6xxx_port_db_dump(chip, port, cb, data);
Vivien Didelotf33475b2015-10-22 09:34:41 -04001512}
1513
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001514static int mv88e6xxx_bridge_map(struct mv88e6xxx_chip *chip,
1515 struct net_device *br)
1516{
Vivien Didelote96a6e02017-03-30 17:37:13 -04001517 struct dsa_switch *ds;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001518 int port;
Vivien Didelote96a6e02017-03-30 17:37:13 -04001519 int dev;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001520 int err;
1521
1522 /* Remap the Port VLAN of each local bridge group member */
1523 for (port = 0; port < mv88e6xxx_num_ports(chip); ++port) {
1524 if (chip->ds->ports[port].bridge_dev == br) {
1525 err = mv88e6xxx_port_vlan_map(chip, port);
1526 if (err)
1527 return err;
1528 }
1529 }
1530
Vivien Didelote96a6e02017-03-30 17:37:13 -04001531 if (!mv88e6xxx_has_pvt(chip))
1532 return 0;
1533
1534 /* Remap the Port VLAN of each cross-chip bridge group member */
1535 for (dev = 0; dev < DSA_MAX_SWITCHES; ++dev) {
1536 ds = chip->ds->dst->ds[dev];
1537 if (!ds)
1538 break;
1539
1540 for (port = 0; port < ds->num_ports; ++port) {
1541 if (ds->ports[port].bridge_dev == br) {
1542 err = mv88e6xxx_pvt_map(chip, dev, port);
1543 if (err)
1544 return err;
1545 }
1546 }
1547 }
1548
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001549 return 0;
1550}
1551
Vivien Didelotf81ec902016-05-09 13:22:58 -04001552static int mv88e6xxx_port_bridge_join(struct dsa_switch *ds, int port,
Vivien Didelotfae8a252017-01-27 15:29:42 -05001553 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001554{
Vivien Didelot04bed142016-08-31 18:06:13 -04001555 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001556 int err;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001557
Vivien Didelotfad09c72016-06-21 12:28:20 -04001558 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001559 err = mv88e6xxx_bridge_map(chip, br);
Vivien Didelotfad09c72016-06-21 12:28:20 -04001560 mutex_unlock(&chip->reg_lock);
Vivien Didelota6692752016-02-12 12:09:39 -05001561
Vivien Didelot466dfa02016-02-26 13:16:05 -05001562 return err;
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001563}
1564
Vivien Didelotf123f2f2017-01-27 15:29:41 -05001565static void mv88e6xxx_port_bridge_leave(struct dsa_switch *ds, int port,
1566 struct net_device *br)
Vivien Didelote79a8bc2015-11-04 17:23:40 -05001567{
Vivien Didelot04bed142016-08-31 18:06:13 -04001568 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot466dfa02016-02-26 13:16:05 -05001569
Vivien Didelotfad09c72016-06-21 12:28:20 -04001570 mutex_lock(&chip->reg_lock);
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001571 if (mv88e6xxx_bridge_map(chip, br) ||
1572 mv88e6xxx_port_vlan_map(chip, port))
1573 dev_err(ds->dev, "failed to remap in-chip Port VLAN\n");
Vivien Didelotfad09c72016-06-21 12:28:20 -04001574 mutex_unlock(&chip->reg_lock);
Vivien Didelot66d9cd02016-02-05 14:07:14 -05001575}
1576
Vivien Didelotaec5ac82017-03-30 17:37:15 -04001577static int mv88e6xxx_crosschip_bridge_join(struct dsa_switch *ds, int dev,
1578 int port, struct net_device *br)
1579{
1580 struct mv88e6xxx_chip *chip = ds->priv;
1581 int err;
1582
1583 if (!mv88e6xxx_has_pvt(chip))
1584 return 0;
1585
1586 mutex_lock(&chip->reg_lock);
1587 err = mv88e6xxx_pvt_map(chip, dev, port);
1588 mutex_unlock(&chip->reg_lock);
1589
1590 return err;
1591}
1592
1593static void mv88e6xxx_crosschip_bridge_leave(struct dsa_switch *ds, int dev,
1594 int port, struct net_device *br)
1595{
1596 struct mv88e6xxx_chip *chip = ds->priv;
1597
1598 if (!mv88e6xxx_has_pvt(chip))
1599 return;
1600
1601 mutex_lock(&chip->reg_lock);
1602 if (mv88e6xxx_pvt_map(chip, dev, port))
1603 dev_err(ds->dev, "failed to remap cross-chip Port VLAN\n");
1604 mutex_unlock(&chip->reg_lock);
1605}
1606
Vivien Didelot17e708b2016-12-05 17:30:27 -05001607static int mv88e6xxx_software_reset(struct mv88e6xxx_chip *chip)
1608{
1609 if (chip->info->ops->reset)
1610 return chip->info->ops->reset(chip);
1611
1612 return 0;
1613}
1614
Vivien Didelot309eca62016-12-05 17:30:26 -05001615static void mv88e6xxx_hardware_reset(struct mv88e6xxx_chip *chip)
1616{
1617 struct gpio_desc *gpiod = chip->reset;
1618
1619 /* If there is a GPIO connected to the reset pin, toggle it */
1620 if (gpiod) {
1621 gpiod_set_value_cansleep(gpiod, 1);
1622 usleep_range(10000, 20000);
1623 gpiod_set_value_cansleep(gpiod, 0);
1624 usleep_range(10000, 20000);
1625 }
1626}
1627
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001628static int mv88e6xxx_disable_ports(struct mv88e6xxx_chip *chip)
1629{
1630 int i, err;
1631
1632 /* Set all ports to the Disabled state */
1633 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelotf894c292017-06-08 18:34:10 -04001634 err = mv88e6xxx_port_set_state(chip, i, BR_STATE_DISABLED);
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001635 if (err)
1636 return err;
1637 }
1638
1639 /* Wait for transmit queues to drain,
1640 * i.e. 2ms for a maximum frame to be transmitted at 10 Mbps.
1641 */
1642 usleep_range(2000, 4000);
1643
1644 return 0;
1645}
1646
Vivien Didelotfad09c72016-06-21 12:28:20 -04001647static int mv88e6xxx_switch_reset(struct mv88e6xxx_chip *chip)
Vivien Didelot552238b2016-05-09 13:22:49 -04001648{
Vivien Didelota935c052016-09-29 12:21:53 -04001649 int err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001650
Vivien Didelot4ac4b5a2016-12-05 17:30:25 -05001651 err = mv88e6xxx_disable_ports(chip);
1652 if (err)
1653 return err;
Vivien Didelot552238b2016-05-09 13:22:49 -04001654
Vivien Didelot309eca62016-12-05 17:30:26 -05001655 mv88e6xxx_hardware_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001656
Vivien Didelot17e708b2016-12-05 17:30:27 -05001657 return mv88e6xxx_software_reset(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04001658}
1659
Vivien Didelot43145572017-03-11 16:12:59 -05001660static int mv88e6xxx_set_port_mode(struct mv88e6xxx_chip *chip, int port,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001661 enum mv88e6xxx_frame_mode frame,
1662 enum mv88e6xxx_egress_mode egress, u16 etype)
Andrew Lunn56995cb2016-12-03 04:35:19 +01001663{
1664 int err;
1665
Vivien Didelot43145572017-03-11 16:12:59 -05001666 if (!chip->info->ops->port_set_frame_mode)
1667 return -EOPNOTSUPP;
1668
1669 err = mv88e6xxx_port_set_egress_mode(chip, port, egress);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001670 if (err)
1671 return err;
1672
Vivien Didelot43145572017-03-11 16:12:59 -05001673 err = chip->info->ops->port_set_frame_mode(chip, port, frame);
1674 if (err)
1675 return err;
1676
1677 if (chip->info->ops->port_set_ether_type)
1678 return chip->info->ops->port_set_ether_type(chip, port, etype);
1679
1680 return 0;
1681}
1682
1683static int mv88e6xxx_set_port_mode_normal(struct mv88e6xxx_chip *chip, int port)
1684{
1685 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_NORMAL,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001686 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001687 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001688}
1689
1690static int mv88e6xxx_set_port_mode_dsa(struct mv88e6xxx_chip *chip, int port)
1691{
1692 return mv88e6xxx_set_port_mode(chip, port, MV88E6XXX_FRAME_MODE_DSA,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001693 MV88E6XXX_EGRESS_MODE_UNMODIFIED,
Vivien Didelotb8109592017-06-12 12:37:45 -04001694 MV88E6XXX_PORT_ETH_TYPE_DEFAULT);
Vivien Didelot43145572017-03-11 16:12:59 -05001695}
1696
1697static int mv88e6xxx_set_port_mode_edsa(struct mv88e6xxx_chip *chip, int port)
1698{
1699 return mv88e6xxx_set_port_mode(chip, port,
1700 MV88E6XXX_FRAME_MODE_ETHERTYPE,
Vivien Didelot31bef4e2017-06-08 18:34:09 -04001701 MV88E6XXX_EGRESS_MODE_ETHERTYPE,
1702 ETH_P_EDSA);
Vivien Didelot43145572017-03-11 16:12:59 -05001703}
1704
1705static int mv88e6xxx_setup_port_mode(struct mv88e6xxx_chip *chip, int port)
1706{
1707 if (dsa_is_dsa_port(chip->ds, port))
1708 return mv88e6xxx_set_port_mode_dsa(chip, port);
1709
Vivien Didelot2b3e9892017-10-26 11:22:54 -04001710 if (dsa_is_user_port(chip->ds, port))
Vivien Didelot43145572017-03-11 16:12:59 -05001711 return mv88e6xxx_set_port_mode_normal(chip, port);
1712
1713 /* Setup CPU port mode depending on its supported tag format */
1714 if (chip->info->tag_protocol == DSA_TAG_PROTO_DSA)
1715 return mv88e6xxx_set_port_mode_dsa(chip, port);
1716
1717 if (chip->info->tag_protocol == DSA_TAG_PROTO_EDSA)
1718 return mv88e6xxx_set_port_mode_edsa(chip, port);
1719
1720 return -EINVAL;
1721}
1722
Vivien Didelotea698f42017-03-11 16:12:50 -05001723static int mv88e6xxx_setup_message_port(struct mv88e6xxx_chip *chip, int port)
1724{
1725 bool message = dsa_is_dsa_port(chip->ds, port);
1726
1727 return mv88e6xxx_port_set_message_port(chip, port, message);
1728}
1729
Vivien Didelot601aeed2017-03-11 16:13:00 -05001730static int mv88e6xxx_setup_egress_floods(struct mv88e6xxx_chip *chip, int port)
1731{
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001732 struct dsa_switch *ds = chip->ds;
1733 bool flood;
Vivien Didelot601aeed2017-03-11 16:13:00 -05001734
1735 /* Upstream ports flood frames with unknown unicast or multicast DA */
Vivien Didelot3ee50cb2017-12-05 15:34:09 -05001736 flood = dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port);
Vivien Didelot601aeed2017-03-11 16:13:00 -05001737 if (chip->info->ops->port_set_egress_floods)
1738 return chip->info->ops->port_set_egress_floods(chip, port,
1739 flood, flood);
1740
1741 return 0;
1742}
1743
Andrew Lunn6d917822017-05-26 01:03:21 +02001744static int mv88e6xxx_serdes_power(struct mv88e6xxx_chip *chip, int port,
1745 bool on)
1746{
Vivien Didelot523a8902017-05-26 18:02:42 -04001747 if (chip->info->ops->serdes_power)
1748 return chip->info->ops->serdes_power(chip, port, on);
Andrew Lunn6d917822017-05-26 01:03:21 +02001749
Vivien Didelot523a8902017-05-26 18:02:42 -04001750 return 0;
Andrew Lunn6d917822017-05-26 01:03:21 +02001751}
1752
Vivien Didelotfa371c82017-12-05 15:34:10 -05001753static int mv88e6xxx_setup_upstream_port(struct mv88e6xxx_chip *chip, int port)
1754{
1755 struct dsa_switch *ds = chip->ds;
1756 int upstream_port;
1757 int err;
1758
Vivien Didelot07073c72017-12-05 15:34:13 -05001759 upstream_port = dsa_upstream_port(ds, port);
Vivien Didelotfa371c82017-12-05 15:34:10 -05001760 if (chip->info->ops->port_set_upstream_port) {
1761 err = chip->info->ops->port_set_upstream_port(chip, port,
1762 upstream_port);
1763 if (err)
1764 return err;
1765 }
1766
Vivien Didelot0ea54dd2017-12-05 15:34:11 -05001767 if (port == upstream_port) {
1768 if (chip->info->ops->set_cpu_port) {
1769 err = chip->info->ops->set_cpu_port(chip,
1770 upstream_port);
1771 if (err)
1772 return err;
1773 }
1774
1775 if (chip->info->ops->set_egress_port) {
1776 err = chip->info->ops->set_egress_port(chip,
1777 upstream_port);
1778 if (err)
1779 return err;
1780 }
1781 }
1782
Vivien Didelotfa371c82017-12-05 15:34:10 -05001783 return 0;
1784}
1785
Vivien Didelotfad09c72016-06-21 12:28:20 -04001786static int mv88e6xxx_setup_port(struct mv88e6xxx_chip *chip, int port)
Guenter Roeckd827e882015-03-26 18:36:29 -07001787{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001788 struct dsa_switch *ds = chip->ds;
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001789 int err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001790 u16 reg;
Guenter Roeckd827e882015-03-26 18:36:29 -07001791
Vivien Didelotd78343d2016-11-04 03:23:36 +01001792 /* MAC Forcing register: don't force link, speed, duplex or flow control
1793 * state to any particular values on physical ports, but force the CPU
1794 * port and all DSA ports to their maximum bandwidth and full duplex.
1795 */
1796 if (dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))
1797 err = mv88e6xxx_port_setup_mac(chip, port, LINK_FORCED_UP,
1798 SPEED_MAX, DUPLEX_FULL,
1799 PHY_INTERFACE_MODE_NA);
1800 else
1801 err = mv88e6xxx_port_setup_mac(chip, port, LINK_UNFORCED,
1802 SPEED_UNFORCED, DUPLEX_UNFORCED,
1803 PHY_INTERFACE_MODE_NA);
1804 if (err)
1805 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001806
1807 /* Port Control: disable Drop-on-Unlock, disable Drop-on-Lock,
1808 * disable Header mode, enable IGMP/MLD snooping, disable VLAN
1809 * tunneling, determine priority by looking at 802.1p and IP
1810 * priority fields (IP prio has precedence), and set STP state
1811 * to Forwarding.
1812 *
1813 * If this is the CPU link, use DSA or EDSA tagging depending
1814 * on which tagging mode was configured.
1815 *
1816 * If this is a link to another switch, use DSA tagging mode.
1817 *
1818 * If this is the upstream port for this switch, enable
1819 * forwarding of unknown unicasts and multicasts.
1820 */
Vivien Didelota89b433be2017-06-12 12:37:37 -04001821 reg = MV88E6XXX_PORT_CTL0_IGMP_MLD_SNOOP |
1822 MV88E6185_PORT_CTL0_USE_TAG | MV88E6185_PORT_CTL0_USE_IP |
1823 MV88E6XXX_PORT_CTL0_STATE_FORWARDING;
1824 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_CTL0, reg);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001825 if (err)
1826 return err;
Andrew Lunn6083ce72015-08-17 23:52:52 +02001827
Vivien Didelot601aeed2017-03-11 16:13:00 -05001828 err = mv88e6xxx_setup_port_mode(chip, port);
Andrew Lunn56995cb2016-12-03 04:35:19 +01001829 if (err)
1830 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001831
Vivien Didelot601aeed2017-03-11 16:13:00 -05001832 err = mv88e6xxx_setup_egress_floods(chip, port);
Vivien Didelot43145572017-03-11 16:12:59 -05001833 if (err)
1834 return err;
1835
Andrew Lunn04aca992017-05-26 01:03:24 +02001836 /* Enable the SERDES interface for DSA and CPU ports. Normal
1837 * ports SERDES are enabled when the port is enabled, thus
1838 * saving a bit of power.
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001839 */
Andrew Lunn04aca992017-05-26 01:03:24 +02001840 if ((dsa_is_cpu_port(ds, port) || dsa_is_dsa_port(ds, port))) {
1841 err = mv88e6xxx_serdes_power(chip, port, true);
1842 if (err)
1843 return err;
1844 }
Patrick Uiterwijk13a7ebb2016-03-30 01:39:41 +00001845
Vivien Didelot8efdda42015-08-13 12:52:23 -04001846 /* Port Control 2: don't force a good FCS, set the maximum frame size to
Vivien Didelot46fbe5e2016-02-26 13:16:07 -05001847 * 10240 bytes, disable 802.1q tags checking, don't discard tagged or
Vivien Didelot8efdda42015-08-13 12:52:23 -04001848 * untagged frames on this port, do a destination address lookup on all
1849 * received packets as usual, disable ARP mirroring and don't send a
1850 * copy of all transmitted/received frames on this port to the CPU.
Andrew Lunn54d792f2015-05-06 01:09:47 +02001851 */
Andrew Lunna23b2962017-02-04 20:15:28 +01001852 err = mv88e6xxx_port_set_map_da(chip, port);
1853 if (err)
1854 return err;
1855
Vivien Didelotfa371c82017-12-05 15:34:10 -05001856 err = mv88e6xxx_setup_upstream_port(chip, port);
1857 if (err)
1858 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001859
Andrew Lunna23b2962017-02-04 20:15:28 +01001860 err = mv88e6xxx_port_set_8021q_mode(chip, port,
Vivien Didelot81c6edb2017-06-12 12:37:41 -04001861 MV88E6XXX_PORT_CTL2_8021Q_MODE_DISABLED);
Andrew Lunna23b2962017-02-04 20:15:28 +01001862 if (err)
1863 return err;
1864
Vivien Didelotcd782652017-06-08 18:34:13 -04001865 if (chip->info->ops->port_set_jumbo_size) {
1866 err = chip->info->ops->port_set_jumbo_size(chip, port, 10240);
Andrew Lunn5f436662016-12-03 04:45:17 +01001867 if (err)
1868 return err;
1869 }
1870
Andrew Lunn54d792f2015-05-06 01:09:47 +02001871 /* Port Association Vector: when learning source addresses
1872 * of packets, add the address to the address database using
1873 * a port bitmap that has only the bit for this port set and
1874 * the other bits clear.
1875 */
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001876 reg = 1 << port;
Vivien Didelot996ecb82016-04-14 14:42:08 -04001877 /* Disable learning for CPU port */
1878 if (dsa_is_cpu_port(ds, port))
Vivien Didelot65fa4022016-04-14 14:42:07 -04001879 reg = 0;
Andrew Lunn4c7ea3c2015-11-03 10:52:36 -05001880
Vivien Didelot2a4614e2017-06-12 12:37:43 -04001881 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_ASSOC_VECTOR,
1882 reg);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001883 if (err)
1884 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001885
1886 /* Egress rate control 2: disable egress rate control. */
Vivien Didelot2cb8cb12017-06-12 12:37:42 -04001887 err = mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_EGRESS_RATE_CTL2,
1888 0x0000);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001889 if (err)
1890 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001891
Vivien Didelot08984322017-06-08 18:34:12 -04001892 if (chip->info->ops->port_pause_limit) {
1893 err = chip->info->ops->port_pause_limit(chip, port, 0, 0);
Andrew Lunnb35d322a2016-12-03 04:45:19 +01001894 if (err)
1895 return err;
1896 }
1897
Vivien Didelotc8c94892017-03-11 16:13:01 -05001898 if (chip->info->ops->port_disable_learn_limit) {
1899 err = chip->info->ops->port_disable_learn_limit(chip, port);
1900 if (err)
1901 return err;
1902 }
1903
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05001904 if (chip->info->ops->port_disable_pri_override) {
1905 err = chip->info->ops->port_disable_pri_override(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001906 if (err)
1907 return err;
Andrew Lunnef0a7312016-12-03 04:35:16 +01001908 }
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02001909
Andrew Lunnef0a7312016-12-03 04:35:16 +01001910 if (chip->info->ops->port_tag_remap) {
1911 err = chip->info->ops->port_tag_remap(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001912 if (err)
1913 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001914 }
1915
Andrew Lunnef70b112016-12-03 04:45:18 +01001916 if (chip->info->ops->port_egress_rate_limiting) {
1917 err = chip->info->ops->port_egress_rate_limiting(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001918 if (err)
1919 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02001920 }
1921
Vivien Didelotea698f42017-03-11 16:12:50 -05001922 err = mv88e6xxx_setup_message_port(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001923 if (err)
1924 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001925
Vivien Didelot207afda2016-04-14 14:42:09 -04001926 /* Port based VLAN map: give each port the same default address
Vivien Didelotb7666ef2016-02-26 13:16:06 -05001927 * database, and allow bidirectional communication between the
1928 * CPU and DSA port(s), and the other ports.
Guenter Roeckd827e882015-03-26 18:36:29 -07001929 */
Vivien Didelotb4e48c52016-11-04 03:23:29 +01001930 err = mv88e6xxx_port_set_fid(chip, port, 0);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001931 if (err)
1932 return err;
Vivien Didelot2db9ce12016-02-26 13:16:04 -05001933
Vivien Didelot240ea3e2017-03-30 17:37:12 -04001934 err = mv88e6xxx_port_vlan_map(chip, port);
Andrew Lunn0e7b9922016-09-21 01:40:31 +02001935 if (err)
1936 return err;
Guenter Roeckd827e882015-03-26 18:36:29 -07001937
1938 /* Default VLAN ID and priority: don't set a default VLAN
1939 * ID, and set the default packet priority to zero.
1940 */
Vivien Didelotb7929fb2017-06-12 12:37:40 -04001941 return mv88e6xxx_port_write(chip, port, MV88E6XXX_PORT_DEFAULT_VLAN, 0);
Andrew Lunndbde9e62015-05-06 01:09:48 +02001942}
1943
Andrew Lunn04aca992017-05-26 01:03:24 +02001944static int mv88e6xxx_port_enable(struct dsa_switch *ds, int port,
1945 struct phy_device *phydev)
1946{
1947 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot523a8902017-05-26 18:02:42 -04001948 int err;
Andrew Lunn04aca992017-05-26 01:03:24 +02001949
1950 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001951 err = mv88e6xxx_serdes_power(chip, port, true);
Andrew Lunn04aca992017-05-26 01:03:24 +02001952 mutex_unlock(&chip->reg_lock);
1953
1954 return err;
1955}
1956
1957static void mv88e6xxx_port_disable(struct dsa_switch *ds, int port,
1958 struct phy_device *phydev)
1959{
1960 struct mv88e6xxx_chip *chip = ds->priv;
1961
1962 mutex_lock(&chip->reg_lock);
Vivien Didelot523a8902017-05-26 18:02:42 -04001963 if (mv88e6xxx_serdes_power(chip, port, false))
1964 dev_err(chip->dev, "failed to power off SERDES\n");
Andrew Lunn04aca992017-05-26 01:03:24 +02001965 mutex_unlock(&chip->reg_lock);
1966}
1967
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001968static int mv88e6xxx_set_ageing_time(struct dsa_switch *ds,
1969 unsigned int ageing_time)
1970{
Vivien Didelot04bed142016-08-31 18:06:13 -04001971 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001972 int err;
1973
1974 mutex_lock(&chip->reg_lock);
Vivien Didelot720c6342017-03-11 16:12:48 -05001975 err = mv88e6xxx_g1_atu_set_age_time(chip, ageing_time);
Vivien Didelot2cfcd962016-07-18 20:45:40 -04001976 mutex_unlock(&chip->reg_lock);
1977
1978 return err;
1979}
1980
Vivien Didelot97299342016-07-18 20:45:30 -04001981static int mv88e6xxx_g1_setup(struct mv88e6xxx_chip *chip)
Vivien Didelot08a01262016-05-09 13:22:50 -04001982{
Vivien Didelotfad09c72016-06-21 12:28:20 -04001983 struct dsa_switch *ds = chip->ds;
Vivien Didelot08a01262016-05-09 13:22:50 -04001984 int err;
Vivien Didelot08a01262016-05-09 13:22:50 -04001985
Vivien Didelot50484ff2016-05-09 13:22:54 -04001986 /* Disable remote management, and set the switch's DSA device number. */
Vivien Didelotd77f4322017-06-15 12:14:03 -04001987 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_CTL2,
1988 MV88E6XXX_G1_CTL2_MULTIPLE_CASCADE |
Vivien Didelota935c052016-09-29 12:21:53 -04001989 (ds->index & 0x1f));
Vivien Didelot50484ff2016-05-09 13:22:54 -04001990 if (err)
1991 return err;
1992
Vivien Didelot08a01262016-05-09 13:22:50 -04001993 /* Configure the IP ToS mapping registers. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04001994 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_0, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001995 if (err)
1996 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04001997 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_1, 0x0000);
Vivien Didelot08a01262016-05-09 13:22:50 -04001998 if (err)
1999 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002000 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_2, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002001 if (err)
2002 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002003 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_3, 0x5555);
Vivien Didelot08a01262016-05-09 13:22:50 -04002004 if (err)
2005 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002006 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_4, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002007 if (err)
2008 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002009 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_5, 0xaaaa);
Vivien Didelot08a01262016-05-09 13:22:50 -04002010 if (err)
2011 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002012 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_6, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002013 if (err)
2014 return err;
Vivien Didelotccba8f32017-06-15 12:14:06 -04002015 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IP_PRI_7, 0xffff);
Vivien Didelot08a01262016-05-09 13:22:50 -04002016 if (err)
2017 return err;
2018
2019 /* Configure the IEEE 802.1p priority mapping register. */
Vivien Didelotccba8f32017-06-15 12:14:06 -04002020 err = mv88e6xxx_g1_write(chip, MV88E6XXX_G1_IEEE_PRI, 0xfa41);
Vivien Didelot08a01262016-05-09 13:22:50 -04002021 if (err)
2022 return err;
2023
Andrew Lunnde2273872016-11-21 23:27:01 +01002024 /* Initialize the statistics unit */
2025 err = mv88e6xxx_stats_set_histogram(chip);
2026 if (err)
2027 return err;
2028
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002029 return mv88e6xxx_g1_stats_clear(chip);
Vivien Didelot97299342016-07-18 20:45:30 -04002030}
2031
Vivien Didelotf81ec902016-05-09 13:22:58 -04002032static int mv88e6xxx_setup(struct dsa_switch *ds)
Guenter Roeckacdaffc2015-03-26 18:36:28 -07002033{
Vivien Didelot04bed142016-08-31 18:06:13 -04002034 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot552238b2016-05-09 13:22:49 -04002035 int err;
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002036 int i;
2037
Vivien Didelotfad09c72016-06-21 12:28:20 -04002038 chip->ds = ds;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002039 ds->slave_mii_bus = mv88e6xxx_default_mdio_bus(chip);
Vivien Didelot552238b2016-05-09 13:22:49 -04002040
Vivien Didelotfad09c72016-06-21 12:28:20 -04002041 mutex_lock(&chip->reg_lock);
Vivien Didelot552238b2016-05-09 13:22:49 -04002042
Vivien Didelot97299342016-07-18 20:45:30 -04002043 /* Setup Switch Port Registers */
Vivien Didelot370b4ff2016-09-29 12:21:57 -04002044 for (i = 0; i < mv88e6xxx_num_ports(chip); i++) {
Vivien Didelot91dee142017-10-26 11:22:52 -04002045 if (dsa_is_unused_port(ds, i))
2046 continue;
2047
Vivien Didelot97299342016-07-18 20:45:30 -04002048 err = mv88e6xxx_setup_port(chip, i);
2049 if (err)
2050 goto unlock;
2051 }
2052
2053 /* Setup Switch Global 1 Registers */
2054 err = mv88e6xxx_g1_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002055 if (err)
2056 goto unlock;
2057
Vivien Didelot97299342016-07-18 20:45:30 -04002058 /* Setup Switch Global 2 Registers */
Vivien Didelot9069c132017-07-17 13:03:44 -04002059 if (chip->info->global2_addr) {
Vivien Didelot97299342016-07-18 20:45:30 -04002060 err = mv88e6xxx_g2_setup(chip);
Vivien Didelota1a6a4d2016-05-09 13:22:56 -04002061 if (err)
2062 goto unlock;
2063 }
Andrew Lunn54d792f2015-05-06 01:09:47 +02002064
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002065 err = mv88e6xxx_irl_setup(chip);
2066 if (err)
2067 goto unlock;
2068
Vivien Didelot04a69a12017-10-13 14:18:05 -04002069 err = mv88e6xxx_mac_setup(chip);
2070 if (err)
2071 goto unlock;
2072
Vivien Didelot1b17aed2017-05-26 18:03:05 -04002073 err = mv88e6xxx_phy_setup(chip);
2074 if (err)
2075 goto unlock;
2076
Vivien Didelotb486d7c2017-05-01 14:05:13 -04002077 err = mv88e6xxx_vtu_setup(chip);
2078 if (err)
2079 goto unlock;
2080
Vivien Didelot81228992017-03-30 17:37:08 -04002081 err = mv88e6xxx_pvt_setup(chip);
2082 if (err)
2083 goto unlock;
2084
Vivien Didelota2ac29d2017-03-11 16:12:49 -05002085 err = mv88e6xxx_atu_setup(chip);
2086 if (err)
2087 goto unlock;
2088
Andrew Lunn87fa8862017-11-09 22:29:56 +01002089 err = mv88e6xxx_broadcast_setup(chip, 0);
2090 if (err)
2091 goto unlock;
2092
Vivien Didelot9e907d72017-07-17 13:03:43 -04002093 err = mv88e6xxx_pot_setup(chip);
2094 if (err)
2095 goto unlock;
2096
Vivien Didelot51c901a2017-07-17 13:03:41 -04002097 err = mv88e6xxx_rsvd2cpu_setup(chip);
2098 if (err)
2099 goto unlock;
Andrew Lunn6e55f692016-12-03 04:45:16 +01002100
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002101 /* Setup PTP Hardware Clock and timestamping */
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002102 if (chip->info->ptp_support) {
2103 err = mv88e6xxx_ptp_setup(chip);
2104 if (err)
2105 goto unlock;
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01002106
2107 err = mv88e6xxx_hwtstamp_setup(chip);
2108 if (err)
2109 goto unlock;
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01002110 }
2111
Vivien Didelot6b17e862015-08-13 12:52:18 -04002112unlock:
Vivien Didelotfad09c72016-06-21 12:28:20 -04002113 mutex_unlock(&chip->reg_lock);
Andrew Lunndb687a52015-06-20 21:31:29 +02002114
Andrew Lunn48ace4e2016-04-14 23:47:12 +02002115 return err;
Andrew Lunn54d792f2015-05-06 01:09:47 +02002116}
2117
Vivien Didelote57e5e72016-08-15 17:19:00 -04002118static int mv88e6xxx_mdio_read(struct mii_bus *bus, int phy, int reg)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002119{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002120 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2121 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002122 u16 val;
2123 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002124
Andrew Lunnee26a222017-01-24 14:53:48 +01002125 if (!chip->info->ops->phy_read)
2126 return -EOPNOTSUPP;
2127
Vivien Didelotfad09c72016-06-21 12:28:20 -04002128 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002129 err = chip->info->ops->phy_read(chip, bus, phy, reg, &val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002130 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002131
Andrew Lunnda9f3302017-02-01 03:40:05 +01002132 if (reg == MII_PHYSID2) {
2133 /* Some internal PHYS don't have a model number. Use
2134 * the mv88e6390 family model number instead.
2135 */
2136 if (!(val & 0x3f0))
Vivien Didelot107fcc12017-06-12 12:37:36 -04002137 val |= MV88E6XXX_PORT_SWITCH_ID_PROD_6390 >> 4;
Andrew Lunnda9f3302017-02-01 03:40:05 +01002138 }
2139
Vivien Didelote57e5e72016-08-15 17:19:00 -04002140 return err ? err : val;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002141}
2142
Vivien Didelote57e5e72016-08-15 17:19:00 -04002143static int mv88e6xxx_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002144{
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002145 struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
2146 struct mv88e6xxx_chip *chip = mdio_bus->chip;
Vivien Didelote57e5e72016-08-15 17:19:00 -04002147 int err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002148
Andrew Lunnee26a222017-01-24 14:53:48 +01002149 if (!chip->info->ops->phy_write)
2150 return -EOPNOTSUPP;
2151
Vivien Didelotfad09c72016-06-21 12:28:20 -04002152 mutex_lock(&chip->reg_lock);
Andrew Lunnee26a222017-01-24 14:53:48 +01002153 err = chip->info->ops->phy_write(chip, bus, phy, reg, val);
Vivien Didelotfad09c72016-06-21 12:28:20 -04002154 mutex_unlock(&chip->reg_lock);
Vivien Didelote57e5e72016-08-15 17:19:00 -04002155
2156 return err;
Andrew Lunnfd3a0ee2015-04-02 04:06:36 +02002157}
2158
Vivien Didelotfad09c72016-06-21 12:28:20 -04002159static int mv88e6xxx_mdio_register(struct mv88e6xxx_chip *chip,
Andrew Lunna3c53be52017-01-24 14:53:50 +01002160 struct device_node *np,
2161 bool external)
Andrew Lunnb516d452016-06-04 21:17:06 +02002162{
2163 static int index;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002164 struct mv88e6xxx_mdio_bus *mdio_bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02002165 struct mii_bus *bus;
2166 int err;
2167
Andrew Lunn2510bab2018-02-22 01:51:49 +01002168 if (external) {
2169 mutex_lock(&chip->reg_lock);
2170 err = mv88e6xxx_g2_scratch_gpio_set_smi(chip, true);
2171 mutex_unlock(&chip->reg_lock);
2172
2173 if (err)
2174 return err;
2175 }
2176
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002177 bus = devm_mdiobus_alloc_size(chip->dev, sizeof(*mdio_bus));
Andrew Lunnb516d452016-06-04 21:17:06 +02002178 if (!bus)
2179 return -ENOMEM;
2180
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002181 mdio_bus = bus->priv;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002182 mdio_bus->bus = bus;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002183 mdio_bus->chip = chip;
Andrew Lunna3c53be52017-01-24 14:53:50 +01002184 INIT_LIST_HEAD(&mdio_bus->list);
2185 mdio_bus->external = external;
Andrew Lunn0dd12d52017-01-24 14:53:49 +01002186
Andrew Lunnb516d452016-06-04 21:17:06 +02002187 if (np) {
2188 bus->name = np->full_name;
Rob Herringf7ce9102017-07-18 16:43:19 -05002189 snprintf(bus->id, MII_BUS_ID_SIZE, "%pOF", np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002190 } else {
2191 bus->name = "mv88e6xxx SMI";
2192 snprintf(bus->id, MII_BUS_ID_SIZE, "mv88e6xxx-%d", index++);
2193 }
2194
2195 bus->read = mv88e6xxx_mdio_read;
2196 bus->write = mv88e6xxx_mdio_write;
Vivien Didelotfad09c72016-06-21 12:28:20 -04002197 bus->parent = chip->dev;
Andrew Lunnb516d452016-06-04 21:17:06 +02002198
Andrew Lunna3c53be52017-01-24 14:53:50 +01002199 if (np)
2200 err = of_mdiobus_register(bus, np);
Andrew Lunnb516d452016-06-04 21:17:06 +02002201 else
2202 err = mdiobus_register(bus);
2203 if (err) {
Vivien Didelotfad09c72016-06-21 12:28:20 -04002204 dev_err(chip->dev, "Cannot register MDIO bus (%d)\n", err);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002205 return err;
Andrew Lunnb516d452016-06-04 21:17:06 +02002206 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002207
2208 if (external)
2209 list_add_tail(&mdio_bus->list, &chip->mdios);
2210 else
2211 list_add(&mdio_bus->list, &chip->mdios);
Andrew Lunnb516d452016-06-04 21:17:06 +02002212
2213 return 0;
Andrew Lunnb516d452016-06-04 21:17:06 +02002214}
2215
Andrew Lunna3c53be52017-01-24 14:53:50 +01002216static const struct of_device_id mv88e6xxx_mdio_external_match[] = {
2217 { .compatible = "marvell,mv88e6xxx-mdio-external",
2218 .data = (void *)true },
2219 { },
2220};
2221
Andrew Lunn3126aee2017-12-07 01:05:57 +01002222static void mv88e6xxx_mdios_unregister(struct mv88e6xxx_chip *chip)
2223
2224{
2225 struct mv88e6xxx_mdio_bus *mdio_bus;
2226 struct mii_bus *bus;
2227
2228 list_for_each_entry(mdio_bus, &chip->mdios, list) {
2229 bus = mdio_bus->bus;
2230
2231 mdiobus_unregister(bus);
2232 }
2233}
2234
Andrew Lunna3c53be52017-01-24 14:53:50 +01002235static int mv88e6xxx_mdios_register(struct mv88e6xxx_chip *chip,
2236 struct device_node *np)
2237{
2238 const struct of_device_id *match;
2239 struct device_node *child;
2240 int err;
2241
2242 /* Always register one mdio bus for the internal/default mdio
2243 * bus. This maybe represented in the device tree, but is
2244 * optional.
2245 */
2246 child = of_get_child_by_name(np, "mdio");
2247 err = mv88e6xxx_mdio_register(chip, child, false);
2248 if (err)
2249 return err;
2250
2251 /* Walk the device tree, and see if there are any other nodes
2252 * which say they are compatible with the external mdio
2253 * bus.
2254 */
2255 for_each_available_child_of_node(np, child) {
2256 match = of_match_node(mv88e6xxx_mdio_external_match, child);
2257 if (match) {
2258 err = mv88e6xxx_mdio_register(chip, child, true);
Andrew Lunn3126aee2017-12-07 01:05:57 +01002259 if (err) {
2260 mv88e6xxx_mdios_unregister(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01002261 return err;
Andrew Lunn3126aee2017-12-07 01:05:57 +01002262 }
Andrew Lunna3c53be52017-01-24 14:53:50 +01002263 }
2264 }
2265
2266 return 0;
2267}
2268
Vivien Didelot855b1932016-07-20 18:18:35 -04002269static int mv88e6xxx_get_eeprom_len(struct dsa_switch *ds)
2270{
Vivien Didelot04bed142016-08-31 18:06:13 -04002271 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002272
2273 return chip->eeprom_len;
2274}
2275
Vivien Didelot855b1932016-07-20 18:18:35 -04002276static int mv88e6xxx_get_eeprom(struct dsa_switch *ds,
2277 struct ethtool_eeprom *eeprom, u8 *data)
2278{
Vivien Didelot04bed142016-08-31 18:06:13 -04002279 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002280 int err;
2281
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002282 if (!chip->info->ops->get_eeprom)
2283 return -EOPNOTSUPP;
2284
Vivien Didelot855b1932016-07-20 18:18:35 -04002285 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002286 err = chip->info->ops->get_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002287 mutex_unlock(&chip->reg_lock);
2288
2289 if (err)
2290 return err;
2291
2292 eeprom->magic = 0xc3ec4951;
2293
2294 return 0;
2295}
2296
Vivien Didelot855b1932016-07-20 18:18:35 -04002297static int mv88e6xxx_set_eeprom(struct dsa_switch *ds,
2298 struct ethtool_eeprom *eeprom, u8 *data)
2299{
Vivien Didelot04bed142016-08-31 18:06:13 -04002300 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot855b1932016-07-20 18:18:35 -04002301 int err;
2302
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002303 if (!chip->info->ops->set_eeprom)
2304 return -EOPNOTSUPP;
2305
Vivien Didelot855b1932016-07-20 18:18:35 -04002306 if (eeprom->magic != 0xc3ec4951)
2307 return -EINVAL;
2308
2309 mutex_lock(&chip->reg_lock);
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002310 err = chip->info->ops->set_eeprom(chip, eeprom, data);
Vivien Didelot855b1932016-07-20 18:18:35 -04002311 mutex_unlock(&chip->reg_lock);
2312
2313 return err;
2314}
2315
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002316static const struct mv88e6xxx_ops mv88e6085_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002317 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002318 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002319 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002320 .phy_read = mv88e6185_phy_ppu_read,
2321 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002322 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002323 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002324 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002325 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002326 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002327 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002328 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunnef70b112016-12-03 04:45:18 +01002329 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002330 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002331 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002332 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002333 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002334 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002335 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2336 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002337 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002338 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2339 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002340 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002341 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002342 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002343 .ppu_enable = mv88e6185_g1_ppu_enable,
2344 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002345 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002346 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002347 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002348};
2349
2350static const struct mv88e6xxx_ops mv88e6095_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002351 /* MV88E6XXX_FAMILY_6095 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002352 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002353 .phy_read = mv88e6185_phy_ppu_read,
2354 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002355 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002356 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002357 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002358 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002359 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunna23b2962017-02-04 20:15:28 +01002360 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002361 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002362 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002363 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2364 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002365 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002366 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002367 .ppu_enable = mv88e6185_g1_ppu_enable,
2368 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002369 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002370 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002371 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002372};
2373
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002374static const struct mv88e6xxx_ops mv88e6097_ops = {
Stefan Eichenberger15da3cc2016-11-25 09:41:30 +01002375 /* MV88E6XXX_FAMILY_6097 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002376 .irl_init_all = mv88e6352_g2_irl_init_all,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002377 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2378 .phy_read = mv88e6xxx_g2_smi_phy_read,
2379 .phy_write = mv88e6xxx_g2_smi_phy_write,
2380 .port_set_link = mv88e6xxx_port_set_link,
2381 .port_set_duplex = mv88e6xxx_port_set_duplex,
2382 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002383 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002384 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002385 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002386 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002387 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002388 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002389 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002390 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002391 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002392 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002393 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002394 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2395 .stats_get_strings = mv88e6095_stats_get_strings,
2396 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002397 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2398 .set_egress_port = mv88e6095_g1_set_egress_port,
Volodymyr Bendiuga91eaa472017-02-14 11:29:30 +01002399 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002400 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002401 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002402 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002403 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002404 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01002405};
2406
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002407static const struct mv88e6xxx_ops mv88e6123_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002408 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002409 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002410 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002411 .phy_read = mv88e6xxx_g2_smi_phy_read,
2412 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002413 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002414 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002415 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002416 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002417 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002418 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002419 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002420 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002421 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002422 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2423 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002424 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002425 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2426 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002427 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002428 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002429 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002430 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002431 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002432 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002433};
2434
2435static const struct mv88e6xxx_ops mv88e6131_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002436 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002437 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002438 .phy_read = mv88e6185_phy_ppu_read,
2439 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002440 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002441 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002442 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002443 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002444 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002445 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002446 .port_set_ether_type = mv88e6351_port_set_ether_type,
Andrew Lunna23b2962017-02-04 20:15:28 +01002447 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Vivien Didelotcd782652017-06-08 18:34:13 -04002448 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002449 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002450 .port_pause_limit = mv88e6097_port_pause_limit,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002451 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002452 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002453 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2454 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002455 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002456 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2457 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002458 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002459 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002460 .ppu_enable = mv88e6185_g1_ppu_enable,
2461 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002462 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002463 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002464 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002465};
2466
Vivien Didelot990e27b2017-03-28 13:50:32 -04002467static const struct mv88e6xxx_ops mv88e6141_ops = {
2468 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002469 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002470 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2471 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2472 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2473 .phy_read = mv88e6xxx_g2_smi_phy_read,
2474 .phy_write = mv88e6xxx_g2_smi_phy_write,
2475 .port_set_link = mv88e6xxx_port_set_link,
2476 .port_set_duplex = mv88e6xxx_port_set_duplex,
2477 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2478 .port_set_speed = mv88e6390_port_set_speed,
2479 .port_tag_remap = mv88e6095_port_tag_remap,
2480 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
2481 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
2482 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002483 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002484 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002485 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002486 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
2487 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
2488 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002489 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002490 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2491 .stats_get_strings = mv88e6320_stats_get_strings,
2492 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002493 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2494 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002495 .watchdog_ops = &mv88e6390_watchdog_ops,
2496 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002497 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002498 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002499 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002500 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002501 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelot990e27b2017-03-28 13:50:32 -04002502};
2503
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002504static const struct mv88e6xxx_ops mv88e6161_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002505 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002506 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002507 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnec8378b2017-06-02 23:22:45 +02002508 .phy_read = mv88e6xxx_g2_smi_phy_read,
2509 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002510 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002511 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002512 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002513 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002514 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002515 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002516 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002517 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002518 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002519 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002520 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002521 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn0ac64c32017-06-02 23:22:46 +02002522 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002523 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002524 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2525 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002526 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002527 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2528 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002529 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002530 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002531 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002532 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002533 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002534 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002535};
2536
2537static const struct mv88e6xxx_ops mv88e6165_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002538 /* MV88E6XXX_FAMILY_6165 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002539 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002540 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Andrew Lunnefb3e742017-01-24 14:53:47 +01002541 .phy_read = mv88e6165_phy_read,
2542 .phy_write = mv88e6165_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002543 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002544 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002545 .port_set_speed = mv88e6185_port_set_speed,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002546 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002547 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002548 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002549 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002550 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2551 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002552 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002553 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2554 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002555 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002556 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002557 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002558 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002559 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002560 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002561};
2562
2563static const struct mv88e6xxx_ops mv88e6171_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002564 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002565 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002566 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002567 .phy_read = mv88e6xxx_g2_smi_phy_read,
2568 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002569 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002570 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002571 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002572 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002573 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002574 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002575 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002576 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002577 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002578 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002579 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002580 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002581 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002582 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002583 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002584 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2585 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002586 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002587 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2588 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002589 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002590 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002591 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002592 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002593 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002594 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002595};
2596
2597static const struct mv88e6xxx_ops mv88e6172_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002598 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002599 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002600 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2601 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002602 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002603 .phy_read = mv88e6xxx_g2_smi_phy_read,
2604 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002605 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002606 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002607 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002608 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002609 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002610 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002611 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002612 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002613 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002614 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002615 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002616 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002617 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002618 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002619 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002620 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2621 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002622 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002623 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2624 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002625 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002626 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002627 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002628 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002629 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002630 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002631 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002632 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002633};
2634
2635static const struct mv88e6xxx_ops mv88e6175_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002636 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002637 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002638 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002639 .phy_read = mv88e6xxx_g2_smi_phy_read,
2640 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002641 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002642 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01002643 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002644 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002645 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002646 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002647 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002648 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002649 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002650 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002651 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002652 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002653 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002654 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002655 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002656 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2657 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002658 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002659 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2660 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002661 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002662 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002663 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002664 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002665 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002666 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002667};
2668
2669static const struct mv88e6xxx_ops mv88e6176_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002670 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002671 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002672 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2673 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002674 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002675 .phy_read = mv88e6xxx_g2_smi_phy_read,
2676 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002677 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002678 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002679 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002680 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002681 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002682 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002683 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002684 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002685 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002686 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002687 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002688 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002689 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002690 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002691 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002692 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2693 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002694 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002695 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2696 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002697 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002698 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002699 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002700 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002701 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002702 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002703 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002704 .gpio_ops = &mv88e6352_gpio_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002705};
2706
2707static const struct mv88e6xxx_ops mv88e6185_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002708 /* MV88E6XXX_FAMILY_6185 */
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002709 .set_switch_mac = mv88e6xxx_g1_set_switch_mac,
Vivien Didelot7e20cfb2017-05-26 18:03:06 -04002710 .phy_read = mv88e6185_phy_ppu_read,
2711 .phy_write = mv88e6185_phy_ppu_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002712 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002713 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002714 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002715 .port_set_frame_mode = mv88e6085_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002716 .port_set_egress_floods = mv88e6185_port_set_egress_floods,
Andrew Lunnef70b112016-12-03 04:45:18 +01002717 .port_egress_rate_limiting = mv88e6095_port_egress_rate_limiting,
Andrew Lunna23b2962017-02-04 20:15:28 +01002718 .port_set_upstream_port = mv88e6095_port_set_upstream_port,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002719 .stats_snapshot = mv88e6xxx_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002720 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002721 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2722 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002723 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002724 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2725 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002726 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002727 .mgmt_rsvd2cpu = mv88e6185_g2_mgmt_rsvd2cpu,
Vivien Didelota199d8b2016-12-05 17:30:28 -05002728 .ppu_enable = mv88e6185_g1_ppu_enable,
2729 .ppu_disable = mv88e6185_g1_ppu_disable,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002730 .reset = mv88e6185_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002731 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002732 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002733};
2734
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002735static const struct mv88e6xxx_ops mv88e6190_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002736 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002737 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002738 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2739 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002740 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2741 .phy_read = mv88e6xxx_g2_smi_phy_read,
2742 .phy_write = mv88e6xxx_g2_smi_phy_write,
2743 .port_set_link = mv88e6xxx_port_set_link,
2744 .port_set_duplex = mv88e6xxx_port_set_duplex,
2745 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2746 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002747 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002748 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002749 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002750 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002751 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002752 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002753 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002754 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002755 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002756 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2757 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002758 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002759 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2760 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002761 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002762 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002763 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002764 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002765 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2766 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002767 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002768 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002769};
2770
2771static const struct mv88e6xxx_ops mv88e6190x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002772 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002773 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002774 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2775 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002776 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2777 .phy_read = mv88e6xxx_g2_smi_phy_read,
2778 .phy_write = mv88e6xxx_g2_smi_phy_write,
2779 .port_set_link = mv88e6xxx_port_set_link,
2780 .port_set_duplex = mv88e6xxx_port_set_duplex,
2781 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2782 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002783 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002784 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002785 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002786 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002787 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002788 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002789 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002790 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002791 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002792 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2793 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002794 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002795 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2796 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002797 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002798 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002799 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002800 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002801 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2802 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002803 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002804 .gpio_ops = &mv88e6352_gpio_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002805};
2806
2807static const struct mv88e6xxx_ops mv88e6191_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002808 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002809 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002810 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2811 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002812 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2813 .phy_read = mv88e6xxx_g2_smi_phy_read,
2814 .phy_write = mv88e6xxx_g2_smi_phy_write,
2815 .port_set_link = mv88e6xxx_port_set_link,
2816 .port_set_duplex = mv88e6xxx_port_set_duplex,
2817 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2818 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002819 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002820 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002821 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002822 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002823 .port_pause_limit = mv88e6390_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002824 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002825 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002826 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002827 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002828 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2829 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002830 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002831 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2832 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002833 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002834 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002835 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002836 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002837 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2838 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002839 .serdes_power = mv88e6390_serdes_power,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002840};
2841
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002842static const struct mv88e6xxx_ops mv88e6240_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002843 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002844 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002845 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2846 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002847 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002848 .phy_read = mv88e6xxx_g2_smi_phy_read,
2849 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002850 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002851 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01002852 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002853 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002854 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002855 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002856 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002857 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002858 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002859 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002860 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002861 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002862 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002863 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002864 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002865 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
2866 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002867 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002868 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2869 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01002870 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002871 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002872 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002873 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002874 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002875 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02002876 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002877 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01002878 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002879};
2880
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002881static const struct mv88e6xxx_ops mv88e6290_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002882 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002883 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05002884 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2885 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002886 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2887 .phy_read = mv88e6xxx_g2_smi_phy_read,
2888 .phy_write = mv88e6xxx_g2_smi_phy_write,
2889 .port_set_link = mv88e6xxx_port_set_link,
2890 .port_set_duplex = mv88e6xxx_port_set_duplex,
2891 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
2892 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002893 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002894 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002895 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002896 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelot08984322017-06-08 18:34:12 -04002897 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01002898 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002899 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002900 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01002901 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01002902 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002903 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2904 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01002905 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002906 .set_cpu_port = mv88e6390_g1_set_cpu_port,
2907 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01002908 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01002909 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002910 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002911 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04002912 .vtu_getnext = mv88e6390_g1_vtu_getnext,
2913 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02002914 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002915 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01002916 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01002917};
2918
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002919static const struct mv88e6xxx_ops mv88e6320_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01002920 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002921 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002922 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2923 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002924 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002925 .phy_read = mv88e6xxx_g2_smi_phy_read,
2926 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002927 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002928 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002929 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002930 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002931 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002932 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002933 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002934 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002935 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002936 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002937 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002938 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002939 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002940 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002941 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2942 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002943 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002944 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2945 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot51c901a2017-07-17 13:03:41 -04002946 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04002947 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002948 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002949 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002950 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002951 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01002952 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002953};
2954
2955static const struct mv88e6xxx_ops mv88e6321_ops = {
Vivien Didelotbd807202017-07-17 13:03:37 -04002956 /* MV88E6XXX_FAMILY_6320 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002957 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04002958 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
2959 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04002960 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002961 .phy_read = mv88e6xxx_g2_smi_phy_read,
2962 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01002963 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01002964 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelot96a2b402016-11-04 03:23:35 +01002965 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01002966 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002967 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05002968 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01002969 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04002970 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01002971 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04002972 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05002973 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05002974 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01002975 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01002976 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01002977 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
2978 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01002979 .stats_get_stats = mv88e6320_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04002980 .set_cpu_port = mv88e6095_g1_set_cpu_port,
2981 .set_egress_port = mv88e6095_g1_set_egress_port,
Vivien Didelot17e708b2016-12-05 17:30:27 -05002982 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04002983 .vtu_getnext = mv88e6185_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04002984 .vtu_loadpurge = mv88e6185_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01002985 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01002986 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04002987};
2988
Vivien Didelot16e329a2017-03-28 13:50:33 -04002989static const struct mv88e6xxx_ops mv88e6341_ops = {
2990 /* MV88E6XXX_FAMILY_6341 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04002991 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelot16e329a2017-03-28 13:50:33 -04002992 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
2993 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
2994 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
2995 .phy_read = mv88e6xxx_g2_smi_phy_read,
2996 .phy_write = mv88e6xxx_g2_smi_phy_write,
2997 .port_set_link = mv88e6xxx_port_set_link,
2998 .port_set_duplex = mv88e6xxx_port_set_duplex,
2999 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3000 .port_set_speed = mv88e6390_port_set_speed,
3001 .port_tag_remap = mv88e6095_port_tag_remap,
3002 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
3003 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
3004 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003005 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003006 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003007 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003008 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
3009 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
3010 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003011 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003012 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3013 .stats_get_strings = mv88e6320_stats_get_strings,
3014 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003015 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3016 .set_egress_port = mv88e6390_g1_set_egress_port,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003017 .watchdog_ops = &mv88e6390_watchdog_ops,
3018 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003019 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003020 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003021 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003022 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003023 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003024 .avb_ops = &mv88e6390_avb_ops,
Vivien Didelot16e329a2017-03-28 13:50:33 -04003025};
3026
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003027static const struct mv88e6xxx_ops mv88e6350_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003028 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003029 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003030 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003031 .phy_read = mv88e6xxx_g2_smi_phy_read,
3032 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003033 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003034 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003035 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003036 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003037 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003038 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003039 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003040 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003041 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003042 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003043 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003044 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003045 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003046 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003047 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003048 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3049 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003050 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003051 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3052 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003053 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003054 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003055 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003056 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003057 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003058 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003059};
3060
3061static const struct mv88e6xxx_ops mv88e6351_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003062 /* MV88E6XXX_FAMILY_6351 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003063 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003064 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003065 .phy_read = mv88e6xxx_g2_smi_phy_read,
3066 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003067 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003068 .port_set_duplex = mv88e6xxx_port_set_duplex,
Andrew Lunn94d66ae2016-11-10 15:44:01 +01003069 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003070 .port_set_speed = mv88e6185_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003071 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003072 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003073 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003074 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003075 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003076 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003077 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003078 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003079 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003080 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003081 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003082 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3083 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003084 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003085 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3086 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003087 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003088 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003089 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003090 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003091 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003092 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003093 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003094};
3095
3096static const struct mv88e6xxx_ops mv88e6352_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003097 /* MV88E6XXX_FAMILY_6352 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003098 .irl_init_all = mv88e6352_g2_irl_init_all,
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04003099 .get_eeprom = mv88e6xxx_g2_get_eeprom16,
3100 .set_eeprom = mv88e6xxx_g2_set_eeprom16,
Vivien Didelotb073d4e2016-09-29 12:22:01 -04003101 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003102 .phy_read = mv88e6xxx_g2_smi_phy_read,
3103 .phy_write = mv88e6xxx_g2_smi_phy_write,
Vivien Didelot08ef7f12016-11-04 03:23:32 +01003104 .port_set_link = mv88e6xxx_port_set_link,
Vivien Didelot7f1ae072016-11-04 03:23:33 +01003105 .port_set_duplex = mv88e6xxx_port_set_duplex,
Vivien Didelota0a0f622016-11-04 03:23:34 +01003106 .port_set_rgmii_delay = mv88e6352_port_set_rgmii_delay,
Vivien Didelot96a2b402016-11-04 03:23:35 +01003107 .port_set_speed = mv88e6352_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003108 .port_tag_remap = mv88e6095_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003109 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003110 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003111 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003112 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003113 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003114 .port_pause_limit = mv88e6097_port_pause_limit,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003115 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003116 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunna605a0f2016-11-21 23:26:58 +01003117 .stats_snapshot = mv88e6320_g1_stats_snapshot,
Andrew Lunn40cff8f2017-11-10 00:36:41 +01003118 .stats_set_histogram = mv88e6095_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003119 .stats_get_sset_count = mv88e6095_stats_get_sset_count,
3120 .stats_get_strings = mv88e6095_stats_get_strings,
Andrew Lunn052f9472016-11-21 23:27:03 +01003121 .stats_get_stats = mv88e6095_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003122 .set_cpu_port = mv88e6095_g1_set_cpu_port,
3123 .set_egress_port = mv88e6095_g1_set_egress_port,
Andrew Lunnfcd25162017-02-09 00:03:42 +01003124 .watchdog_ops = &mv88e6097_watchdog_ops,
Vivien Didelot51c901a2017-07-17 13:03:41 -04003125 .mgmt_rsvd2cpu = mv88e6352_g2_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003126 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003127 .reset = mv88e6352_g1_reset,
Vivien Didelotf1394b72017-05-01 14:05:22 -04003128 .vtu_getnext = mv88e6352_g1_vtu_getnext,
Vivien Didelot0ad5daf2017-05-01 14:05:23 -04003129 .vtu_loadpurge = mv88e6352_g1_vtu_loadpurge,
Andrew Lunn6d917822017-05-26 01:03:21 +02003130 .serdes_power = mv88e6352_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003131 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003132 .avb_ops = &mv88e6352_avb_ops,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003133};
3134
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003135static const struct mv88e6xxx_ops mv88e6390_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003136 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003137 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003138 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3139 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003140 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3141 .phy_read = mv88e6xxx_g2_smi_phy_read,
3142 .phy_write = mv88e6xxx_g2_smi_phy_write,
3143 .port_set_link = mv88e6xxx_port_set_link,
3144 .port_set_duplex = mv88e6xxx_port_set_duplex,
3145 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3146 .port_set_speed = mv88e6390_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003147 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003148 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003149 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003150 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003151 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003152 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003153 .port_pause_limit = mv88e6390_port_pause_limit,
Andrew Lunnf39908d2017-02-04 20:02:50 +01003154 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003155 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003156 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003157 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003158 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003159 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3160 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003161 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003162 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3163 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003164 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003165 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003166 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003167 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003168 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3169 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003170 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003171 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003172 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003173};
3174
3175static const struct mv88e6xxx_ops mv88e6390x_ops = {
Andrew Lunn4b325d82016-11-21 23:26:59 +01003176 /* MV88E6XXX_FAMILY_6390 */
Vivien Didelotcd8da8b2017-06-19 10:55:36 -04003177 .irl_init_all = mv88e6390_g2_irl_init_all,
Vivien Didelot98fc3c62017-01-12 18:07:16 -05003178 .get_eeprom = mv88e6xxx_g2_get_eeprom8,
3179 .set_eeprom = mv88e6xxx_g2_set_eeprom8,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003180 .set_switch_mac = mv88e6xxx_g2_set_switch_mac,
3181 .phy_read = mv88e6xxx_g2_smi_phy_read,
3182 .phy_write = mv88e6xxx_g2_smi_phy_write,
3183 .port_set_link = mv88e6xxx_port_set_link,
3184 .port_set_duplex = mv88e6xxx_port_set_duplex,
3185 .port_set_rgmii_delay = mv88e6390_port_set_rgmii_delay,
3186 .port_set_speed = mv88e6390x_port_set_speed,
Andrew Lunnef0a7312016-12-03 04:35:16 +01003187 .port_tag_remap = mv88e6390_port_tag_remap,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003188 .port_set_frame_mode = mv88e6351_port_set_frame_mode,
Vivien Didelot601aeed2017-03-11 16:13:00 -05003189 .port_set_egress_floods = mv88e6352_port_set_egress_floods,
Andrew Lunn56995cb2016-12-03 04:35:19 +01003190 .port_set_ether_type = mv88e6351_port_set_ether_type,
Vivien Didelotcd782652017-06-08 18:34:13 -04003191 .port_set_jumbo_size = mv88e6165_port_set_jumbo_size,
Andrew Lunnef70b112016-12-03 04:45:18 +01003192 .port_egress_rate_limiting = mv88e6097_port_egress_rate_limiting,
Vivien Didelot08984322017-06-08 18:34:12 -04003193 .port_pause_limit = mv88e6390_port_pause_limit,
Martin Hundebøllbb0a2672017-07-19 08:17:02 +02003194 .port_set_cmode = mv88e6390x_port_set_cmode,
Vivien Didelotc8c94892017-03-11 16:13:01 -05003195 .port_disable_learn_limit = mv88e6xxx_port_disable_learn_limit,
Vivien Didelot9dbfb4e2017-03-11 16:13:02 -05003196 .port_disable_pri_override = mv88e6xxx_port_disable_pri_override,
Andrew Lunn79523472016-11-21 23:27:00 +01003197 .stats_snapshot = mv88e6390_g1_stats_snapshot,
Andrew Lunnde2273872016-11-21 23:27:01 +01003198 .stats_set_histogram = mv88e6390_g1_stats_set_histogram,
Andrew Lunndfafe442016-11-21 23:27:02 +01003199 .stats_get_sset_count = mv88e6320_stats_get_sset_count,
3200 .stats_get_strings = mv88e6320_stats_get_strings,
Andrew Lunne0d8b612016-11-21 23:27:04 +01003201 .stats_get_stats = mv88e6390_stats_get_stats,
Vivien Didelotfa8d1172017-06-08 18:34:11 -04003202 .set_cpu_port = mv88e6390_g1_set_cpu_port,
3203 .set_egress_port = mv88e6390_g1_set_egress_port,
Andrew Lunn61303732017-02-09 00:03:43 +01003204 .watchdog_ops = &mv88e6390_watchdog_ops,
Andrew Lunn6e55f692016-12-03 04:45:16 +01003205 .mgmt_rsvd2cpu = mv88e6390_g1_mgmt_rsvd2cpu,
Vivien Didelot9e907d72017-07-17 13:03:43 -04003206 .pot_clear = mv88e6xxx_g2_pot_clear,
Vivien Didelot17e708b2016-12-05 17:30:27 -05003207 .reset = mv88e6352_g1_reset,
Vivien Didelot931d1822017-05-01 14:05:27 -04003208 .vtu_getnext = mv88e6390_g1_vtu_getnext,
3209 .vtu_loadpurge = mv88e6390_g1_vtu_loadpurge,
Andrew Lunn6335e9f2017-05-26 01:03:23 +02003210 .serdes_power = mv88e6390_serdes_power,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003211 .gpio_ops = &mv88e6352_gpio_ops,
Brandon Streiff0d632c32018-02-14 01:07:44 +01003212 .avb_ops = &mv88e6390_avb_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003213};
3214
Vivien Didelotf81ec902016-05-09 13:22:58 -04003215static const struct mv88e6xxx_info mv88e6xxx_table[] = {
3216 [MV88E6085] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003217 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6085,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003218 .family = MV88E6XXX_FAMILY_6097,
3219 .name = "Marvell 88E6085",
3220 .num_databases = 4096,
3221 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003222 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003223 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003224 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003225 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003226 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003227 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003228 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003229 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003230 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003231 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003232 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003233 .ops = &mv88e6085_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003234 },
3235
3236 [MV88E6095] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003237 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6095,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003238 .family = MV88E6XXX_FAMILY_6095,
3239 .name = "Marvell 88E6095/88E6095F",
3240 .num_databases = 256,
3241 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003242 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003243 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003244 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003245 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003246 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003247 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003248 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003249 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003250 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003251 .ops = &mv88e6095_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003252 },
3253
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003254 [MV88E6097] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003255 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6097,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003256 .family = MV88E6XXX_FAMILY_6097,
3257 .name = "Marvell 88E6097/88E6097F",
3258 .num_databases = 4096,
3259 .num_ports = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003260 .max_vid = 4095,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003261 .port_base_addr = 0x10,
3262 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003263 .global2_addr = 0x1c,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003264 .age_time_coeff = 15000,
Stefan Eichenbergerc5341782016-11-25 09:41:29 +01003265 .g1_irqs = 8,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003266 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003267 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003268 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003269 .multi_chip = true,
Stefan Eichenberger2bfcfcd2016-12-05 14:12:42 +01003270 .tag_protocol = DSA_TAG_PROTO_EDSA,
Stefan Eichenberger7d381a02016-11-22 17:47:21 +01003271 .ops = &mv88e6097_ops,
3272 },
3273
Vivien Didelotf81ec902016-05-09 13:22:58 -04003274 [MV88E6123] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003275 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6123,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003276 .family = MV88E6XXX_FAMILY_6165,
3277 .name = "Marvell 88E6123",
3278 .num_databases = 4096,
3279 .num_ports = 3,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003280 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003281 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003282 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003283 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003284 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003285 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003286 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003287 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003288 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003289 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003290 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003291 .ops = &mv88e6123_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003292 },
3293
3294 [MV88E6131] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003295 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6131,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003296 .family = MV88E6XXX_FAMILY_6185,
3297 .name = "Marvell 88E6131",
3298 .num_databases = 256,
3299 .num_ports = 8,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003300 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003301 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003302 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003303 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003304 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003305 .g1_irqs = 9,
Vivien Didelote606ca32017-03-11 16:12:55 -05003306 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003307 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003308 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003309 .ops = &mv88e6131_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003310 },
3311
Vivien Didelot990e27b2017-03-28 13:50:32 -04003312 [MV88E6141] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003313 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6141,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003314 .family = MV88E6XXX_FAMILY_6341,
3315 .name = "Marvell 88E6341",
3316 .num_databases = 4096,
3317 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003318 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003319 .max_vid = 4095,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003320 .port_base_addr = 0x10,
3321 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003322 .global2_addr = 0x1c,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003323 .age_time_coeff = 3750,
3324 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003325 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003326 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003327 .multi_chip = true,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003328 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelot990e27b2017-03-28 13:50:32 -04003329 .ops = &mv88e6141_ops,
3330 },
3331
Vivien Didelotf81ec902016-05-09 13:22:58 -04003332 [MV88E6161] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003333 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6161,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003334 .family = MV88E6XXX_FAMILY_6165,
3335 .name = "Marvell 88E6161",
3336 .num_databases = 4096,
3337 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003338 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003339 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003340 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003341 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003342 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003343 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003344 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003345 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003346 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003347 .multi_chip = true,
Andrew Lunn5ebe31d2017-06-07 15:06:19 +02003348 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003349 .ops = &mv88e6161_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003350 },
3351
3352 [MV88E6165] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003353 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6165,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003354 .family = MV88E6XXX_FAMILY_6165,
3355 .name = "Marvell 88E6165",
3356 .num_databases = 4096,
3357 .num_ports = 6,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003358 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003359 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003360 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003361 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003362 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003363 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003364 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003365 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003366 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003367 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003368 .tag_protocol = DSA_TAG_PROTO_DSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003369 .ops = &mv88e6165_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003370 },
3371
3372 [MV88E6171] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003373 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6171,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003374 .family = MV88E6XXX_FAMILY_6351,
3375 .name = "Marvell 88E6171",
3376 .num_databases = 4096,
3377 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003378 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003379 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003380 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003381 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003382 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003383 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003384 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003385 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003386 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003387 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003388 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003389 .ops = &mv88e6171_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003390 },
3391
3392 [MV88E6172] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003393 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6172,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003394 .family = MV88E6XXX_FAMILY_6352,
3395 .name = "Marvell 88E6172",
3396 .num_databases = 4096,
3397 .num_ports = 7,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003398 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003399 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003400 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003401 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003402 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003403 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003404 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003405 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003406 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003407 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003408 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003409 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003410 .ops = &mv88e6172_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003411 },
3412
3413 [MV88E6175] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003414 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6175,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003415 .family = MV88E6XXX_FAMILY_6351,
3416 .name = "Marvell 88E6175",
3417 .num_databases = 4096,
3418 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003419 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003420 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003421 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003422 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003423 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003424 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003425 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003426 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003427 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003428 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003429 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003430 .ops = &mv88e6175_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003431 },
3432
3433 [MV88E6176] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003434 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6176,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003435 .family = MV88E6XXX_FAMILY_6352,
3436 .name = "Marvell 88E6176",
3437 .num_databases = 4096,
3438 .num_ports = 7,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003439 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003440 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003441 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003442 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003443 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003444 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003445 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003446 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003447 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003448 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003449 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003450 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003451 .ops = &mv88e6176_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003452 },
3453
3454 [MV88E6185] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003455 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6185,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003456 .family = MV88E6XXX_FAMILY_6185,
3457 .name = "Marvell 88E6185",
3458 .num_databases = 256,
3459 .num_ports = 10,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003460 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003461 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003462 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003463 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003464 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003465 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003466 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003467 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003468 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003469 .ops = &mv88e6185_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003470 },
3471
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003472 [MV88E6190] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003473 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003474 .family = MV88E6XXX_FAMILY_6390,
3475 .name = "Marvell 88E6190",
3476 .num_databases = 4096,
3477 .num_ports = 11, /* 10 + Z80 */
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003478 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003479 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003480 .port_base_addr = 0x0,
3481 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003482 .global2_addr = 0x1c,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003483 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003484 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003485 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003486 .g2_irqs = 14,
Vivien Didelotf3645652017-03-30 17:37:07 -04003487 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003488 .multi_chip = true,
Vivien Didelote606ca32017-03-11 16:12:55 -05003489 .atu_move_port_mask = 0x1f,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003490 .ops = &mv88e6190_ops,
3491 },
3492
3493 [MV88E6190X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003494 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6190X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003495 .family = MV88E6XXX_FAMILY_6390,
3496 .name = "Marvell 88E6190X",
3497 .num_databases = 4096,
3498 .num_ports = 11, /* 10 + Z80 */
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003499 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003500 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003501 .port_base_addr = 0x0,
3502 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003503 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003504 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003505 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003506 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003507 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003508 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003509 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003510 .tag_protocol = DSA_TAG_PROTO_DSA,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003511 .ops = &mv88e6190x_ops,
3512 },
3513
3514 [MV88E6191] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003515 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003516 .family = MV88E6XXX_FAMILY_6390,
3517 .name = "Marvell 88E6191",
3518 .num_databases = 4096,
3519 .num_ports = 11, /* 10 + Z80 */
Vivien Didelot931d1822017-05-01 14:05:27 -04003520 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003521 .port_base_addr = 0x0,
3522 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003523 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003524 .age_time_coeff = 3750,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003525 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003526 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003527 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003528 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003529 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003530 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003531 .ptp_support = true,
Vivien Didelot2cf4cefb2017-03-28 13:50:34 -04003532 .ops = &mv88e6191_ops,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003533 },
3534
Vivien Didelotf81ec902016-05-09 13:22:58 -04003535 [MV88E6240] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003536 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6240,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003537 .family = MV88E6XXX_FAMILY_6352,
3538 .name = "Marvell 88E6240",
3539 .num_databases = 4096,
3540 .num_ports = 7,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003541 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003542 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003543 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003544 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003545 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003546 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003547 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003548 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003549 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003550 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003551 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003552 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003553 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003554 .ops = &mv88e6240_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003555 },
3556
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003557 [MV88E6290] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003558 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6290,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003559 .family = MV88E6XXX_FAMILY_6390,
3560 .name = "Marvell 88E6290",
3561 .num_databases = 4096,
3562 .num_ports = 11, /* 10 + Z80 */
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003563 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003564 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003565 .port_base_addr = 0x0,
3566 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003567 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003568 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003569 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003570 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003571 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003572 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003573 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003574 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003575 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003576 .ops = &mv88e6290_ops,
3577 },
3578
Vivien Didelotf81ec902016-05-09 13:22:58 -04003579 [MV88E6320] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003580 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6320,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003581 .family = MV88E6XXX_FAMILY_6320,
3582 .name = "Marvell 88E6320",
3583 .num_databases = 4096,
3584 .num_ports = 7,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003585 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003586 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003587 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003588 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003589 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003590 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003591 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003592 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003593 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003594 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003595 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003596 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003597 .ops = &mv88e6320_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003598 },
3599
3600 [MV88E6321] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003601 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6321,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003602 .family = MV88E6XXX_FAMILY_6320,
3603 .name = "Marvell 88E6321",
3604 .num_databases = 4096,
3605 .num_ports = 7,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003606 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003607 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003608 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003609 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003610 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003611 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003612 .g1_irqs = 8,
Vivien Didelote606ca32017-03-11 16:12:55 -05003613 .atu_move_port_mask = 0xf,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003614 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003615 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003616 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003617 .ops = &mv88e6321_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003618 },
3619
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003620 [MV88E6341] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003621 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6341,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003622 .family = MV88E6XXX_FAMILY_6341,
3623 .name = "Marvell 88E6341",
3624 .num_databases = 4096,
3625 .num_ports = 6,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003626 .num_gpio = 11,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003627 .max_vid = 4095,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003628 .port_base_addr = 0x10,
3629 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003630 .global2_addr = 0x1c,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003631 .age_time_coeff = 3750,
Vivien Didelote606ca32017-03-11 16:12:55 -05003632 .atu_move_port_mask = 0x1f,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003633 .g2_irqs = 10,
Vivien Didelotf3645652017-03-30 17:37:07 -04003634 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003635 .multi_chip = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003636 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003637 .ptp_support = true,
Gregory CLEMENTa75961d2017-01-30 20:29:34 +01003638 .ops = &mv88e6341_ops,
3639 },
3640
Vivien Didelotf81ec902016-05-09 13:22:58 -04003641 [MV88E6350] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003642 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6350,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003643 .family = MV88E6XXX_FAMILY_6351,
3644 .name = "Marvell 88E6350",
3645 .num_databases = 4096,
3646 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003647 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003648 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003649 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003650 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003651 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003652 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003653 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003654 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003655 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003656 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003657 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003658 .ops = &mv88e6350_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003659 },
3660
3661 [MV88E6351] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003662 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6351,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003663 .family = MV88E6XXX_FAMILY_6351,
3664 .name = "Marvell 88E6351",
3665 .num_databases = 4096,
3666 .num_ports = 7,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003667 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003668 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003669 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003670 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003671 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003672 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003673 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003674 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003675 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003676 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003677 .tag_protocol = DSA_TAG_PROTO_EDSA,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003678 .ops = &mv88e6351_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003679 },
3680
3681 [MV88E6352] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003682 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6352,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003683 .family = MV88E6XXX_FAMILY_6352,
3684 .name = "Marvell 88E6352",
3685 .num_databases = 4096,
3686 .num_ports = 7,
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003687 .num_gpio = 15,
Vivien Didelot3cf3c842017-05-01 14:05:10 -04003688 .max_vid = 4095,
Vivien Didelot9dddd472016-06-20 13:14:10 -04003689 .port_base_addr = 0x10,
Vivien Didelota935c052016-09-29 12:21:53 -04003690 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003691 .global2_addr = 0x1c,
Vivien Didelotacddbd22016-07-18 20:45:39 -04003692 .age_time_coeff = 15000,
Andrew Lunndc30c352016-10-16 19:56:49 +02003693 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003694 .g2_irqs = 10,
Vivien Didelote606ca32017-03-11 16:12:55 -05003695 .atu_move_port_mask = 0xf,
Vivien Didelotf3645652017-03-30 17:37:07 -04003696 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003697 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003698 .tag_protocol = DSA_TAG_PROTO_EDSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003699 .ptp_support = true,
Vivien Didelotb3469dd2016-09-29 12:22:00 -04003700 .ops = &mv88e6352_ops,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003701 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003702 [MV88E6390] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003703 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003704 .family = MV88E6XXX_FAMILY_6390,
3705 .name = "Marvell 88E6390",
3706 .num_databases = 4096,
3707 .num_ports = 11, /* 10 + Z80 */
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003708 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003709 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003710 .port_base_addr = 0x0,
3711 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003712 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003713 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003714 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003715 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003716 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003717 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003718 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003719 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003720 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003721 .ops = &mv88e6390_ops,
3722 },
3723 [MV88E6390X] = {
Vivien Didelot107fcc12017-06-12 12:37:36 -04003724 .prod_num = MV88E6XXX_PORT_SWITCH_ID_PROD_6390X,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003725 .family = MV88E6XXX_FAMILY_6390,
3726 .name = "Marvell 88E6390X",
3727 .num_databases = 4096,
3728 .num_ports = 11, /* 10 + Z80 */
Brandon Streiffa73ccd62018-02-14 01:07:46 +01003729 .num_gpio = 16,
Vivien Didelot931d1822017-05-01 14:05:27 -04003730 .max_vid = 8191,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003731 .port_base_addr = 0x0,
3732 .global1_addr = 0x1b,
Vivien Didelot9069c132017-07-17 13:03:44 -04003733 .global2_addr = 0x1c,
Andrew Lunnb91e0552017-02-02 00:46:15 +01003734 .age_time_coeff = 3750,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003735 .g1_irqs = 9,
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04003736 .g2_irqs = 14,
Vivien Didelote606ca32017-03-11 16:12:55 -05003737 .atu_move_port_mask = 0x1f,
Vivien Didelotf3645652017-03-30 17:37:07 -04003738 .pvt = true,
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003739 .multi_chip = true,
Andrew Lunn443d5a12016-12-03 04:35:18 +01003740 .tag_protocol = DSA_TAG_PROTO_DSA,
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01003741 .ptp_support = true,
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01003742 .ops = &mv88e6390x_ops,
3743 },
Vivien Didelotf81ec902016-05-09 13:22:58 -04003744};
3745
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003746static const struct mv88e6xxx_info *mv88e6xxx_lookup_info(unsigned int prod_num)
Vivien Didelotb9b37712015-10-30 19:39:48 -04003747{
Vivien Didelota439c062016-04-17 13:23:58 -04003748 int i;
Vivien Didelotb9b37712015-10-30 19:39:48 -04003749
Vivien Didelot5f7c0362016-06-20 13:14:04 -04003750 for (i = 0; i < ARRAY_SIZE(mv88e6xxx_table); ++i)
3751 if (mv88e6xxx_table[i].prod_num == prod_num)
3752 return &mv88e6xxx_table[i];
Vivien Didelotb9b37712015-10-30 19:39:48 -04003753
Vivien Didelotb9b37712015-10-30 19:39:48 -04003754 return NULL;
3755}
3756
Vivien Didelotfad09c72016-06-21 12:28:20 -04003757static int mv88e6xxx_detect(struct mv88e6xxx_chip *chip)
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003758{
3759 const struct mv88e6xxx_info *info;
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003760 unsigned int prod_num, rev;
3761 u16 id;
3762 int err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003763
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003764 mutex_lock(&chip->reg_lock);
Vivien Didelot107fcc12017-06-12 12:37:36 -04003765 err = mv88e6xxx_port_read(chip, 0, MV88E6XXX_PORT_SWITCH_ID, &id);
Vivien Didelot8f6345b2016-07-20 18:18:36 -04003766 mutex_unlock(&chip->reg_lock);
3767 if (err)
3768 return err;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003769
Vivien Didelot107fcc12017-06-12 12:37:36 -04003770 prod_num = id & MV88E6XXX_PORT_SWITCH_ID_PROD_MASK;
3771 rev = id & MV88E6XXX_PORT_SWITCH_ID_REV_MASK;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003772
3773 info = mv88e6xxx_lookup_info(prod_num);
3774 if (!info)
3775 return -ENODEV;
3776
Vivien Didelotcaac8542016-06-20 13:14:09 -04003777 /* Update the compatible info with the probed one */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003778 chip->info = info;
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003779
Vivien Didelotca070c12016-09-02 14:45:34 -04003780 err = mv88e6xxx_g2_require(chip);
3781 if (err)
3782 return err;
3783
Vivien Didelotfad09c72016-06-21 12:28:20 -04003784 dev_info(chip->dev, "switch 0x%x detected: %s, revision %u\n",
3785 chip->info->prod_num, chip->info->name, rev);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003786
3787 return 0;
3788}
3789
Vivien Didelotfad09c72016-06-21 12:28:20 -04003790static struct mv88e6xxx_chip *mv88e6xxx_alloc_chip(struct device *dev)
Vivien Didelot469d7292016-06-20 13:14:06 -04003791{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003792 struct mv88e6xxx_chip *chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003793
Vivien Didelotfad09c72016-06-21 12:28:20 -04003794 chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
3795 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003796 return NULL;
3797
Vivien Didelotfad09c72016-06-21 12:28:20 -04003798 chip->dev = dev;
Vivien Didelot469d7292016-06-20 13:14:06 -04003799
Vivien Didelotfad09c72016-06-21 12:28:20 -04003800 mutex_init(&chip->reg_lock);
Andrew Lunna3c53be52017-01-24 14:53:50 +01003801 INIT_LIST_HEAD(&chip->mdios);
Vivien Didelot469d7292016-06-20 13:14:06 -04003802
Vivien Didelotfad09c72016-06-21 12:28:20 -04003803 return chip;
Vivien Didelot469d7292016-06-20 13:14:06 -04003804}
3805
Vivien Didelotfad09c72016-06-21 12:28:20 -04003806static int mv88e6xxx_smi_init(struct mv88e6xxx_chip *chip,
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003807 struct mii_bus *bus, int sw_addr)
3808{
Vivien Didelot914b32f2016-06-20 13:14:11 -04003809 if (sw_addr == 0)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003810 chip->smi_ops = &mv88e6xxx_smi_single_chip_ops;
Vivien Didelotb3e05aa2017-07-17 13:03:46 -04003811 else if (chip->info->multi_chip)
Vivien Didelotfad09c72016-06-21 12:28:20 -04003812 chip->smi_ops = &mv88e6xxx_smi_multi_chip_ops;
Vivien Didelot914b32f2016-06-20 13:14:11 -04003813 else
3814 return -EINVAL;
3815
Vivien Didelotfad09c72016-06-21 12:28:20 -04003816 chip->bus = bus;
3817 chip->sw_addr = sw_addr;
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003818
3819 return 0;
3820}
3821
Florian Fainelli5ed4e3e2017-11-10 15:22:52 -08003822static enum dsa_tag_protocol mv88e6xxx_get_tag_protocol(struct dsa_switch *ds,
3823 int port)
Andrew Lunn7b314362016-08-22 16:01:01 +02003824{
Vivien Didelot04bed142016-08-31 18:06:13 -04003825 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn2bbb33b2016-08-22 16:01:02 +02003826
Andrew Lunn443d5a12016-12-03 04:35:18 +01003827 return chip->info->tag_protocol;
Andrew Lunn7b314362016-08-22 16:01:01 +02003828}
3829
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003830#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003831static const char *mv88e6xxx_drv_probe(struct device *dsa_dev,
3832 struct device *host_dev, int sw_addr,
3833 void **priv)
Andrew Lunna77d43f2016-04-13 02:40:42 +02003834{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003835 struct mv88e6xxx_chip *chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003836 struct mii_bus *bus;
Andrew Lunnb516d452016-06-04 21:17:06 +02003837 int err;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003838
Vivien Didelota439c062016-04-17 13:23:58 -04003839 bus = dsa_host_dev_to_mii_bus(host_dev);
Andrew Lunnc1569132016-04-13 02:40:45 +02003840 if (!bus)
3841 return NULL;
3842
Vivien Didelotfad09c72016-06-21 12:28:20 -04003843 chip = mv88e6xxx_alloc_chip(dsa_dev);
3844 if (!chip)
Vivien Didelot469d7292016-06-20 13:14:06 -04003845 return NULL;
3846
Vivien Didelotcaac8542016-06-20 13:14:09 -04003847 /* Legacy SMI probing will only support chips similar to 88E6085 */
Vivien Didelotfad09c72016-06-21 12:28:20 -04003848 chip->info = &mv88e6xxx_table[MV88E6085];
Vivien Didelotcaac8542016-06-20 13:14:09 -04003849
Vivien Didelotfad09c72016-06-21 12:28:20 -04003850 err = mv88e6xxx_smi_init(chip, bus, sw_addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04003851 if (err)
3852 goto free;
3853
Vivien Didelotfad09c72016-06-21 12:28:20 -04003854 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04003855 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003856 goto free;
Vivien Didelota439c062016-04-17 13:23:58 -04003857
Andrew Lunndc30c352016-10-16 19:56:49 +02003858 mutex_lock(&chip->reg_lock);
3859 err = mv88e6xxx_switch_reset(chip);
3860 mutex_unlock(&chip->reg_lock);
3861 if (err)
3862 goto free;
3863
Vivien Didelote57e5e72016-08-15 17:19:00 -04003864 mv88e6xxx_phy_init(chip);
3865
Andrew Lunna3c53be52017-01-24 14:53:50 +01003866 err = mv88e6xxx_mdios_register(chip, NULL);
Andrew Lunnb516d452016-06-04 21:17:06 +02003867 if (err)
Vivien Didelot469d7292016-06-20 13:14:06 -04003868 goto free;
Andrew Lunnb516d452016-06-04 21:17:06 +02003869
Vivien Didelotfad09c72016-06-21 12:28:20 -04003870 *priv = chip;
Vivien Didelota439c062016-04-17 13:23:58 -04003871
Vivien Didelotfad09c72016-06-21 12:28:20 -04003872 return chip->info->name;
Vivien Didelot469d7292016-06-20 13:14:06 -04003873free:
Vivien Didelotfad09c72016-06-21 12:28:20 -04003874 devm_kfree(dsa_dev, chip);
Vivien Didelot469d7292016-06-20 13:14:06 -04003875
3876 return NULL;
Andrew Lunna77d43f2016-04-13 02:40:42 +02003877}
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003878#endif
Andrew Lunna77d43f2016-04-13 02:40:42 +02003879
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003880static int mv88e6xxx_port_mdb_prepare(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05003881 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003882{
3883 /* We don't need any dynamic resource from the kernel (yet),
3884 * so skip the prepare phase.
3885 */
3886
3887 return 0;
3888}
3889
3890static void mv88e6xxx_port_mdb_add(struct dsa_switch *ds, int port,
Vivien Didelot3709aad2017-11-30 11:23:58 -05003891 const struct switchdev_obj_port_mdb *mdb)
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003892{
Vivien Didelot04bed142016-08-31 18:06:13 -04003893 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003894
3895 mutex_lock(&chip->reg_lock);
3896 if (mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003897 MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC))
Vivien Didelot774439e52017-06-08 18:34:08 -04003898 dev_err(ds->dev, "p%d: failed to load multicast MAC address\n",
3899 port);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003900 mutex_unlock(&chip->reg_lock);
3901}
3902
3903static int mv88e6xxx_port_mdb_del(struct dsa_switch *ds, int port,
3904 const struct switchdev_obj_port_mdb *mdb)
3905{
Vivien Didelot04bed142016-08-31 18:06:13 -04003906 struct mv88e6xxx_chip *chip = ds->priv;
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003907 int err;
3908
3909 mutex_lock(&chip->reg_lock);
3910 err = mv88e6xxx_port_db_load_purge(chip, port, mdb->addr, mdb->vid,
Vivien Didelot27c0e602017-06-15 12:14:01 -04003911 MV88E6XXX_G1_ATU_DATA_STATE_UNUSED);
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003912 mutex_unlock(&chip->reg_lock);
3913
3914 return err;
3915}
3916
Florian Fainellia82f67a2017-01-08 14:52:08 -08003917static const struct dsa_switch_ops mv88e6xxx_switch_ops = {
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003918#if IS_ENABLED(CONFIG_NET_DSA_LEGACY)
Andrew Lunnfcdce7d2016-05-10 23:27:20 +02003919 .probe = mv88e6xxx_drv_probe,
Florian Fainelli2a93c1a2017-12-06 15:03:33 -08003920#endif
Andrew Lunn7b314362016-08-22 16:01:01 +02003921 .get_tag_protocol = mv88e6xxx_get_tag_protocol,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003922 .setup = mv88e6xxx_setup,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003923 .adjust_link = mv88e6xxx_adjust_link,
3924 .get_strings = mv88e6xxx_get_strings,
3925 .get_ethtool_stats = mv88e6xxx_get_ethtool_stats,
3926 .get_sset_count = mv88e6xxx_get_sset_count,
Andrew Lunn04aca992017-05-26 01:03:24 +02003927 .port_enable = mv88e6xxx_port_enable,
3928 .port_disable = mv88e6xxx_port_disable,
Vivien Didelot08f50062017-08-01 16:32:41 -04003929 .get_mac_eee = mv88e6xxx_get_mac_eee,
3930 .set_mac_eee = mv88e6xxx_set_mac_eee,
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003931 .get_eeprom_len = mv88e6xxx_get_eeprom_len,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003932 .get_eeprom = mv88e6xxx_get_eeprom,
3933 .set_eeprom = mv88e6xxx_set_eeprom,
3934 .get_regs_len = mv88e6xxx_get_regs_len,
3935 .get_regs = mv88e6xxx_get_regs,
Vivien Didelot2cfcd962016-07-18 20:45:40 -04003936 .set_ageing_time = mv88e6xxx_set_ageing_time,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003937 .port_bridge_join = mv88e6xxx_port_bridge_join,
3938 .port_bridge_leave = mv88e6xxx_port_bridge_leave,
3939 .port_stp_state_set = mv88e6xxx_port_stp_state_set,
Vivien Didelot749efcb2016-09-22 16:49:24 -04003940 .port_fast_age = mv88e6xxx_port_fast_age,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003941 .port_vlan_filtering = mv88e6xxx_port_vlan_filtering,
3942 .port_vlan_prepare = mv88e6xxx_port_vlan_prepare,
3943 .port_vlan_add = mv88e6xxx_port_vlan_add,
3944 .port_vlan_del = mv88e6xxx_port_vlan_del,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003945 .port_fdb_add = mv88e6xxx_port_fdb_add,
3946 .port_fdb_del = mv88e6xxx_port_fdb_del,
3947 .port_fdb_dump = mv88e6xxx_port_fdb_dump,
Vivien Didelot7df8fbd2016-08-31 11:50:05 -04003948 .port_mdb_prepare = mv88e6xxx_port_mdb_prepare,
3949 .port_mdb_add = mv88e6xxx_port_mdb_add,
3950 .port_mdb_del = mv88e6xxx_port_mdb_del,
Vivien Didelotaec5ac82017-03-30 17:37:15 -04003951 .crosschip_bridge_join = mv88e6xxx_crosschip_bridge_join,
3952 .crosschip_bridge_leave = mv88e6xxx_crosschip_bridge_leave,
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01003953 .port_hwtstamp_set = mv88e6xxx_port_hwtstamp_set,
3954 .port_hwtstamp_get = mv88e6xxx_port_hwtstamp_get,
3955 .port_txtstamp = mv88e6xxx_port_txtstamp,
3956 .port_rxtstamp = mv88e6xxx_port_rxtstamp,
3957 .get_ts_info = mv88e6xxx_get_ts_info,
Vivien Didelotf81ec902016-05-09 13:22:58 -04003958};
3959
Florian Fainelliab3d4082017-01-08 14:52:07 -08003960static struct dsa_switch_driver mv88e6xxx_switch_drv = {
3961 .ops = &mv88e6xxx_switch_ops,
3962};
3963
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08003964static int mv88e6xxx_register_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003965{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003966 struct device *dev = chip->dev;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003967 struct dsa_switch *ds;
3968
Vivien Didelot73b12042017-03-30 17:37:10 -04003969 ds = dsa_switch_alloc(dev, mv88e6xxx_num_ports(chip));
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003970 if (!ds)
3971 return -ENOMEM;
3972
Vivien Didelotfad09c72016-06-21 12:28:20 -04003973 ds->priv = chip;
Vivien Didelot9d490b42016-08-23 12:38:56 -04003974 ds->ops = &mv88e6xxx_switch_ops;
Vivien Didelot9ff74f22017-03-15 15:53:50 -04003975 ds->ageing_time_min = chip->info->age_time_coeff;
3976 ds->ageing_time_max = chip->info->age_time_coeff * U8_MAX;
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003977
3978 dev_set_drvdata(dev, ds);
3979
Vivien Didelot23c9ee42017-05-26 18:12:51 -04003980 return dsa_register_switch(ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003981}
3982
Vivien Didelotfad09c72016-06-21 12:28:20 -04003983static void mv88e6xxx_unregister_switch(struct mv88e6xxx_chip *chip)
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003984{
Vivien Didelotfad09c72016-06-21 12:28:20 -04003985 dsa_unregister_switch(chip->ds);
Vivien Didelotb7e66a52016-06-20 13:14:02 -04003986}
3987
Vivien Didelot57d32312016-06-20 13:13:58 -04003988static int mv88e6xxx_probe(struct mdio_device *mdiodev)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003989{
3990 struct device *dev = &mdiodev->dev;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003991 struct device_node *np = dev->of_node;
Vivien Didelotcaac8542016-06-20 13:14:09 -04003992 const struct mv88e6xxx_info *compat_info;
Vivien Didelotfad09c72016-06-21 12:28:20 -04003993 struct mv88e6xxx_chip *chip;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02003994 u32 eeprom_len;
Andrew Lunn52638f72016-05-10 23:27:22 +02003995 int err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02003996
Vivien Didelotcaac8542016-06-20 13:14:09 -04003997 compat_info = of_device_get_match_data(dev);
3998 if (!compat_info)
3999 return -EINVAL;
4000
Vivien Didelotfad09c72016-06-21 12:28:20 -04004001 chip = mv88e6xxx_alloc_chip(dev);
4002 if (!chip)
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004003 return -ENOMEM;
4004
Vivien Didelotfad09c72016-06-21 12:28:20 -04004005 chip->info = compat_info;
Vivien Didelotcaac8542016-06-20 13:14:09 -04004006
Vivien Didelotfad09c72016-06-21 12:28:20 -04004007 err = mv88e6xxx_smi_init(chip, mdiodev->bus, mdiodev->addr);
Vivien Didelot4a70c4a2016-06-20 13:14:07 -04004008 if (err)
4009 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004010
Andrew Lunnb4308f02016-11-21 23:26:55 +01004011 chip->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
4012 if (IS_ERR(chip->reset))
4013 return PTR_ERR(chip->reset);
4014
Vivien Didelotfad09c72016-06-21 12:28:20 -04004015 err = mv88e6xxx_detect(chip);
Vivien Didelotbc46a3d2016-06-20 13:14:08 -04004016 if (err)
4017 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004018
Vivien Didelote57e5e72016-08-15 17:19:00 -04004019 mv88e6xxx_phy_init(chip);
4020
Vivien Didelotee4dc2e72016-09-29 12:22:02 -04004021 if (chip->info->ops->get_eeprom &&
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004022 !of_property_read_u32(np, "eeprom-length", &eeprom_len))
Vivien Didelotfad09c72016-06-21 12:28:20 -04004023 chip->eeprom_len = eeprom_len;
Andrew Lunnf8cd8752016-05-10 23:27:25 +02004024
Andrew Lunndc30c352016-10-16 19:56:49 +02004025 mutex_lock(&chip->reg_lock);
4026 err = mv88e6xxx_switch_reset(chip);
4027 mutex_unlock(&chip->reg_lock);
Andrew Lunnb516d452016-06-04 21:17:06 +02004028 if (err)
Andrew Lunndc30c352016-10-16 19:56:49 +02004029 goto out;
Andrew Lunnb516d452016-06-04 21:17:06 +02004030
Andrew Lunndc30c352016-10-16 19:56:49 +02004031 chip->irq = of_irq_get(np, 0);
4032 if (chip->irq == -EPROBE_DEFER) {
4033 err = chip->irq;
4034 goto out;
Andrew Lunn83c0afa2016-06-04 21:17:07 +02004035 }
4036
Andrew Lunndc30c352016-10-16 19:56:49 +02004037 if (chip->irq > 0) {
4038 /* Has to be performed before the MDIO bus is created,
4039 * because the PHYs will link there interrupts to these
4040 * interrupt controllers
4041 */
4042 mutex_lock(&chip->reg_lock);
4043 err = mv88e6xxx_g1_irq_setup(chip);
4044 mutex_unlock(&chip->reg_lock);
4045
4046 if (err)
4047 goto out;
4048
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004049 if (chip->info->g2_irqs > 0) {
Andrew Lunndc30c352016-10-16 19:56:49 +02004050 err = mv88e6xxx_g2_irq_setup(chip);
4051 if (err)
4052 goto out_g1_irq;
4053 }
Andrew Lunn09776442018-01-14 02:32:44 +01004054
4055 err = mv88e6xxx_g1_atu_prob_irq_setup(chip);
4056 if (err)
4057 goto out_g2_irq;
Andrew Lunn62eb1162018-01-14 02:32:45 +01004058
4059 err = mv88e6xxx_g1_vtu_prob_irq_setup(chip);
4060 if (err)
4061 goto out_g1_atu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004062 }
4063
Andrew Lunna3c53be52017-01-24 14:53:50 +01004064 err = mv88e6xxx_mdios_register(chip, np);
Andrew Lunndc30c352016-10-16 19:56:49 +02004065 if (err)
Andrew Lunn62eb1162018-01-14 02:32:45 +01004066 goto out_g1_vtu_prob_irq;
Andrew Lunndc30c352016-10-16 19:56:49 +02004067
Florian Fainelli55ed0ce2017-01-26 10:45:51 -08004068 err = mv88e6xxx_register_switch(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004069 if (err)
4070 goto out_mdio;
4071
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004072 return 0;
Andrew Lunndc30c352016-10-16 19:56:49 +02004073
4074out_mdio:
Andrew Lunna3c53be52017-01-24 14:53:50 +01004075 mv88e6xxx_mdios_unregister(chip);
Andrew Lunn62eb1162018-01-14 02:32:45 +01004076out_g1_vtu_prob_irq:
Andrew Lunnae14caf2018-01-18 17:42:50 +01004077 if (chip->irq > 0)
4078 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004079out_g1_atu_prob_irq:
Andrew Lunnae14caf2018-01-18 17:42:50 +01004080 if (chip->irq > 0)
4081 mv88e6xxx_g1_atu_prob_irq_free(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004082out_g2_irq:
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004083 if (chip->info->g2_irqs > 0 && chip->irq > 0)
Andrew Lunndc30c352016-10-16 19:56:49 +02004084 mv88e6xxx_g2_irq_free(chip);
4085out_g1_irq:
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004086 if (chip->irq > 0) {
4087 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004088 mv88e6xxx_g1_irq_free(chip);
Andrew Lunn61f7c3f2016-11-20 20:14:19 +01004089 mutex_unlock(&chip->reg_lock);
4090 }
Andrew Lunndc30c352016-10-16 19:56:49 +02004091out:
4092 return err;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004093}
4094
4095static void mv88e6xxx_remove(struct mdio_device *mdiodev)
4096{
4097 struct dsa_switch *ds = dev_get_drvdata(&mdiodev->dev);
Vivien Didelot04bed142016-08-31 18:06:13 -04004098 struct mv88e6xxx_chip *chip = ds->priv;
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004099
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004100 if (chip->info->ptp_support) {
4101 mv88e6xxx_hwtstamp_free(chip);
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004102 mv88e6xxx_ptp_free(chip);
Brandon Streiffc6fe0ad2018-02-14 01:07:50 +01004103 }
Brandon Streiff2fa8d3a2018-02-14 01:07:45 +01004104
Andrew Lunn930188c2016-08-22 16:01:03 +02004105 mv88e6xxx_phy_destroy(chip);
Vivien Didelotfad09c72016-06-21 12:28:20 -04004106 mv88e6xxx_unregister_switch(chip);
Andrew Lunna3c53be52017-01-24 14:53:50 +01004107 mv88e6xxx_mdios_unregister(chip);
Andrew Lunndc30c352016-10-16 19:56:49 +02004108
Andrew Lunn467126442016-11-20 20:14:15 +01004109 if (chip->irq > 0) {
Andrew Lunn62eb1162018-01-14 02:32:45 +01004110 mv88e6xxx_g1_vtu_prob_irq_free(chip);
Andrew Lunn09776442018-01-14 02:32:44 +01004111 mv88e6xxx_g1_atu_prob_irq_free(chip);
Vivien Didelotd6c5e6a2017-07-17 13:03:40 -04004112 if (chip->info->g2_irqs > 0)
Andrew Lunn467126442016-11-20 20:14:15 +01004113 mv88e6xxx_g2_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04004114 mutex_lock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004115 mv88e6xxx_g1_irq_free(chip);
Vivien Didelotb32ca442017-09-26 14:57:21 -04004116 mutex_unlock(&chip->reg_lock);
Andrew Lunn467126442016-11-20 20:14:15 +01004117 }
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004118}
4119
4120static const struct of_device_id mv88e6xxx_of_match[] = {
Vivien Didelotcaac8542016-06-20 13:14:09 -04004121 {
4122 .compatible = "marvell,mv88e6085",
4123 .data = &mv88e6xxx_table[MV88E6085],
4124 },
Andrew Lunn1a3b39e2016-11-21 23:26:57 +01004125 {
4126 .compatible = "marvell,mv88e6190",
4127 .data = &mv88e6xxx_table[MV88E6190],
4128 },
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004129 { /* sentinel */ },
4130};
4131
4132MODULE_DEVICE_TABLE(of, mv88e6xxx_of_match);
4133
4134static struct mdio_driver mv88e6xxx_driver = {
4135 .probe = mv88e6xxx_probe,
4136 .remove = mv88e6xxx_remove,
4137 .mdiodrv.driver = {
4138 .name = "mv88e6085",
4139 .of_match_table = mv88e6xxx_of_match,
4140 },
4141};
4142
Ben Hutchings98e67302011-11-25 14:36:19 +00004143static int __init mv88e6xxx_init(void)
4144{
Florian Fainelliab3d4082017-01-08 14:52:07 -08004145 register_switch_driver(&mv88e6xxx_switch_drv);
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004146 return mdio_driver_register(&mv88e6xxx_driver);
Ben Hutchings98e67302011-11-25 14:36:19 +00004147}
4148module_init(mv88e6xxx_init);
4149
4150static void __exit mv88e6xxx_cleanup(void)
4151{
Andrew Lunn14c7b3c2016-05-10 23:27:21 +02004152 mdio_driver_unregister(&mv88e6xxx_driver);
Florian Fainelliab3d4082017-01-08 14:52:07 -08004153 unregister_switch_driver(&mv88e6xxx_switch_drv);
Ben Hutchings98e67302011-11-25 14:36:19 +00004154}
4155module_exit(mv88e6xxx_cleanup);
Ben Hutchings3d825ed2011-11-25 14:37:16 +00004156
4157MODULE_AUTHOR("Lennert Buytenhek <buytenh@wantstofly.org>");
4158MODULE_DESCRIPTION("Driver for Marvell 88E6XXX ethernet switch chips");
4159MODULE_LICENSE("GPL");