blob: f3ee58283af0aa8e9a8dbe12bf3e3c9e1a821475 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
83 engine->display.init = nv04_display_init;
84 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100085 engine->gpio.init = nouveau_stub_init;
86 engine->gpio.takedown = nouveau_stub_takedown;
87 engine->gpio.get = NULL;
88 engine->gpio.set = NULL;
89 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100090 engine->pm.clock_get = nv04_pm_clock_get;
91 engine->pm.clock_pre = nv04_pm_clock_pre;
92 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100093 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +100094 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100095 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100096 break;
97 case 0x10:
98 engine->instmem.init = nv04_instmem_init;
99 engine->instmem.takedown = nv04_instmem_takedown;
100 engine->instmem.suspend = nv04_instmem_suspend;
101 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000102 engine->instmem.get = nv04_instmem_get;
103 engine->instmem.put = nv04_instmem_put;
104 engine->instmem.map = nv04_instmem_map;
105 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000106 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 engine->mc.init = nv04_mc_init;
108 engine->mc.takedown = nv04_mc_takedown;
109 engine->timer.init = nv04_timer_init;
110 engine->timer.read = nv04_timer_read;
111 engine->timer.takedown = nv04_timer_takedown;
112 engine->fb.init = nv10_fb_init;
113 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200114 engine->fb.init_tile_region = nv10_fb_init_tile_region;
115 engine->fb.set_tile_region = nv10_fb_set_tile_region;
116 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->fifo.channels = 32;
118 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000119 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 engine->fifo.disable = nv04_fifo_disable;
121 engine->fifo.enable = nv04_fifo_enable;
122 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100123 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channel_id = nv10_fifo_channel_id;
125 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200126 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->fifo.load_context = nv10_fifo_load_context;
128 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200129 engine->display.early_init = nv04_display_early_init;
130 engine->display.late_takedown = nv04_display_late_takedown;
131 engine->display.create = nv04_display_create;
132 engine->display.init = nv04_display_init;
133 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000134 engine->gpio.init = nouveau_stub_init;
135 engine->gpio.takedown = nouveau_stub_takedown;
136 engine->gpio.get = nv10_gpio_get;
137 engine->gpio.set = nv10_gpio_set;
138 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000139 engine->pm.clock_get = nv04_pm_clock_get;
140 engine->pm.clock_pre = nv04_pm_clock_pre;
141 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000142 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000143 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000144 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 break;
146 case 0x20:
147 engine->instmem.init = nv04_instmem_init;
148 engine->instmem.takedown = nv04_instmem_takedown;
149 engine->instmem.suspend = nv04_instmem_suspend;
150 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000151 engine->instmem.get = nv04_instmem_get;
152 engine->instmem.put = nv04_instmem_put;
153 engine->instmem.map = nv04_instmem_map;
154 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000155 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 engine->mc.init = nv04_mc_init;
157 engine->mc.takedown = nv04_mc_takedown;
158 engine->timer.init = nv04_timer_init;
159 engine->timer.read = nv04_timer_read;
160 engine->timer.takedown = nv04_timer_takedown;
161 engine->fb.init = nv10_fb_init;
162 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200163 engine->fb.init_tile_region = nv10_fb_init_tile_region;
164 engine->fb.set_tile_region = nv10_fb_set_tile_region;
165 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 engine->fifo.channels = 32;
167 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000168 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->fifo.disable = nv04_fifo_disable;
170 engine->fifo.enable = nv04_fifo_enable;
171 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100172 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->fifo.channel_id = nv10_fifo_channel_id;
174 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200175 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 engine->fifo.load_context = nv10_fifo_load_context;
177 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200178 engine->display.early_init = nv04_display_early_init;
179 engine->display.late_takedown = nv04_display_late_takedown;
180 engine->display.create = nv04_display_create;
181 engine->display.init = nv04_display_init;
182 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000183 engine->gpio.init = nouveau_stub_init;
184 engine->gpio.takedown = nouveau_stub_takedown;
185 engine->gpio.get = nv10_gpio_get;
186 engine->gpio.set = nv10_gpio_set;
187 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000188 engine->pm.clock_get = nv04_pm_clock_get;
189 engine->pm.clock_pre = nv04_pm_clock_pre;
190 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000191 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000192 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000193 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 break;
195 case 0x30:
196 engine->instmem.init = nv04_instmem_init;
197 engine->instmem.takedown = nv04_instmem_takedown;
198 engine->instmem.suspend = nv04_instmem_suspend;
199 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000200 engine->instmem.get = nv04_instmem_get;
201 engine->instmem.put = nv04_instmem_put;
202 engine->instmem.map = nv04_instmem_map;
203 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000204 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 engine->mc.init = nv04_mc_init;
206 engine->mc.takedown = nv04_mc_takedown;
207 engine->timer.init = nv04_timer_init;
208 engine->timer.read = nv04_timer_read;
209 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200210 engine->fb.init = nv30_fb_init;
211 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200212 engine->fb.init_tile_region = nv30_fb_init_tile_region;
213 engine->fb.set_tile_region = nv10_fb_set_tile_region;
214 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.channels = 32;
216 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000217 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 engine->fifo.disable = nv04_fifo_disable;
219 engine->fifo.enable = nv04_fifo_enable;
220 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100221 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.channel_id = nv10_fifo_channel_id;
223 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200224 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->fifo.load_context = nv10_fifo_load_context;
226 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200227 engine->display.early_init = nv04_display_early_init;
228 engine->display.late_takedown = nv04_display_late_takedown;
229 engine->display.create = nv04_display_create;
230 engine->display.init = nv04_display_init;
231 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000232 engine->gpio.init = nouveau_stub_init;
233 engine->gpio.takedown = nouveau_stub_takedown;
234 engine->gpio.get = nv10_gpio_get;
235 engine->gpio.set = nv10_gpio_set;
236 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000237 engine->pm.clock_get = nv04_pm_clock_get;
238 engine->pm.clock_pre = nv04_pm_clock_pre;
239 engine->pm.clock_set = nv04_pm_clock_set;
240 engine->pm.voltage_get = nouveau_voltage_gpio_get;
241 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000242 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000243 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 break;
246 case 0x40:
247 case 0x60:
248 engine->instmem.init = nv04_instmem_init;
249 engine->instmem.takedown = nv04_instmem_takedown;
250 engine->instmem.suspend = nv04_instmem_suspend;
251 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000252 engine->instmem.get = nv04_instmem_get;
253 engine->instmem.put = nv04_instmem_put;
254 engine->instmem.map = nv04_instmem_map;
255 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000256 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->mc.init = nv40_mc_init;
258 engine->mc.takedown = nv40_mc_takedown;
259 engine->timer.init = nv04_timer_init;
260 engine->timer.read = nv04_timer_read;
261 engine->timer.takedown = nv04_timer_takedown;
262 engine->fb.init = nv40_fb_init;
263 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200264 engine->fb.init_tile_region = nv30_fb_init_tile_region;
265 engine->fb.set_tile_region = nv40_fb_set_tile_region;
266 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 engine->fifo.channels = 32;
268 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000269 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->fifo.disable = nv04_fifo_disable;
271 engine->fifo.enable = nv04_fifo_enable;
272 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100273 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274 engine->fifo.channel_id = nv10_fifo_channel_id;
275 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200276 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 engine->fifo.load_context = nv40_fifo_load_context;
278 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200279 engine->display.early_init = nv04_display_early_init;
280 engine->display.late_takedown = nv04_display_late_takedown;
281 engine->display.create = nv04_display_create;
282 engine->display.init = nv04_display_init;
283 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000284 engine->gpio.init = nouveau_stub_init;
285 engine->gpio.takedown = nouveau_stub_takedown;
286 engine->gpio.get = nv10_gpio_get;
287 engine->gpio.set = nv10_gpio_set;
288 engine->gpio.irq_enable = NULL;
Ben Skeggs1262a202011-07-18 15:15:34 +1000289 engine->pm.clocks_get = nv40_pm_clocks_get;
290 engine->pm.clocks_pre = nv40_pm_clocks_pre;
291 engine->pm.clocks_set = nv40_pm_clocks_set;
Ben Skeggs442b6262010-09-16 16:25:26 +1000292 engine->pm.voltage_get = nouveau_voltage_gpio_get;
293 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200294 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs69346182011-09-17 02:11:39 +1000295 engine->pm.pwm_get = nv40_pm_pwm_get;
296 engine->pm.pwm_set = nv40_pm_pwm_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000297 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000298 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000299 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000300 break;
301 case 0x50:
302 case 0x80: /* gotta love NVIDIA's consistency.. */
303 case 0x90:
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000304 case 0xa0:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000305 engine->instmem.init = nv50_instmem_init;
306 engine->instmem.takedown = nv50_instmem_takedown;
307 engine->instmem.suspend = nv50_instmem_suspend;
308 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000309 engine->instmem.get = nv50_instmem_get;
310 engine->instmem.put = nv50_instmem_put;
311 engine->instmem.map = nv50_instmem_map;
312 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000313 if (dev_priv->chipset == 0x50)
314 engine->instmem.flush = nv50_instmem_flush;
315 else
316 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000317 engine->mc.init = nv50_mc_init;
318 engine->mc.takedown = nv50_mc_takedown;
319 engine->timer.init = nv04_timer_init;
320 engine->timer.read = nv04_timer_read;
321 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000322 engine->fb.init = nv50_fb_init;
323 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000324 engine->fifo.channels = 128;
325 engine->fifo.init = nv50_fifo_init;
326 engine->fifo.takedown = nv50_fifo_takedown;
327 engine->fifo.disable = nv04_fifo_disable;
328 engine->fifo.enable = nv04_fifo_enable;
329 engine->fifo.reassign = nv04_fifo_reassign;
330 engine->fifo.channel_id = nv50_fifo_channel_id;
331 engine->fifo.create_context = nv50_fifo_create_context;
332 engine->fifo.destroy_context = nv50_fifo_destroy_context;
333 engine->fifo.load_context = nv50_fifo_load_context;
334 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000335 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200336 engine->display.early_init = nv50_display_early_init;
337 engine->display.late_takedown = nv50_display_late_takedown;
338 engine->display.create = nv50_display_create;
339 engine->display.init = nv50_display_init;
340 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000341 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000342 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000343 engine->gpio.get = nv50_gpio_get;
344 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000345 engine->gpio.irq_register = nv50_gpio_irq_register;
346 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000347 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000348 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000349 case 0x84:
350 case 0x86:
351 case 0x92:
352 case 0x94:
353 case 0x96:
354 case 0x98:
355 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000356 case 0xaa:
357 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000358 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000359 engine->pm.clock_get = nv50_pm_clock_get;
360 engine->pm.clock_pre = nv50_pm_clock_pre;
361 engine->pm.clock_set = nv50_pm_clock_set;
362 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000363 default:
Ben Skeggsca94a712011-06-17 15:38:48 +1000364 engine->pm.clocks_get = nva3_pm_clocks_get;
365 engine->pm.clocks_pre = nva3_pm_clocks_pre;
366 engine->pm.clocks_set = nva3_pm_clocks_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000367 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000368 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000369 engine->pm.voltage_get = nouveau_voltage_gpio_get;
370 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200371 if (dev_priv->chipset >= 0x84)
372 engine->pm.temp_get = nv84_temp_get;
373 else
374 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs5a4267a2011-09-17 02:01:24 +1000375 engine->pm.pwm_get = nv50_pm_pwm_get;
376 engine->pm.pwm_set = nv50_pm_pwm_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000377 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000378 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000379 engine->vram.get = nv50_vram_new;
380 engine->vram.put = nv50_vram_del;
381 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000382 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000383 case 0xc0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000384 engine->instmem.init = nvc0_instmem_init;
385 engine->instmem.takedown = nvc0_instmem_takedown;
386 engine->instmem.suspend = nvc0_instmem_suspend;
387 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000388 engine->instmem.get = nv50_instmem_get;
389 engine->instmem.put = nv50_instmem_put;
390 engine->instmem.map = nv50_instmem_map;
391 engine->instmem.unmap = nv50_instmem_unmap;
392 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000393 engine->mc.init = nv50_mc_init;
394 engine->mc.takedown = nv50_mc_takedown;
395 engine->timer.init = nv04_timer_init;
396 engine->timer.read = nv04_timer_read;
397 engine->timer.takedown = nv04_timer_takedown;
398 engine->fb.init = nvc0_fb_init;
399 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000400 engine->fifo.channels = 128;
401 engine->fifo.init = nvc0_fifo_init;
402 engine->fifo.takedown = nvc0_fifo_takedown;
403 engine->fifo.disable = nvc0_fifo_disable;
404 engine->fifo.enable = nvc0_fifo_enable;
405 engine->fifo.reassign = nvc0_fifo_reassign;
406 engine->fifo.channel_id = nvc0_fifo_channel_id;
407 engine->fifo.create_context = nvc0_fifo_create_context;
408 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
409 engine->fifo.load_context = nvc0_fifo_load_context;
410 engine->fifo.unload_context = nvc0_fifo_unload_context;
411 engine->display.early_init = nv50_display_early_init;
412 engine->display.late_takedown = nv50_display_late_takedown;
413 engine->display.create = nv50_display_create;
414 engine->display.init = nv50_display_init;
415 engine->display.destroy = nv50_display_destroy;
416 engine->gpio.init = nv50_gpio_init;
417 engine->gpio.takedown = nouveau_stub_takedown;
418 engine->gpio.get = nv50_gpio_get;
419 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000420 engine->gpio.irq_register = nv50_gpio_irq_register;
421 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000422 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000423 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000424 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000425 engine->vram.get = nvc0_vram_new;
426 engine->vram.put = nv50_vram_del;
427 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200428 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs354d0782011-06-19 01:44:36 +1000429 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000430 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000431 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs5a4267a2011-09-17 02:01:24 +1000432 engine->pm.pwm_get = nv50_pm_pwm_get;
433 engine->pm.pwm_set = nv50_pm_pwm_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000434 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000435 case 0xd0:
436 engine->instmem.init = nvc0_instmem_init;
437 engine->instmem.takedown = nvc0_instmem_takedown;
438 engine->instmem.suspend = nvc0_instmem_suspend;
439 engine->instmem.resume = nvc0_instmem_resume;
440 engine->instmem.get = nv50_instmem_get;
441 engine->instmem.put = nv50_instmem_put;
442 engine->instmem.map = nv50_instmem_map;
443 engine->instmem.unmap = nv50_instmem_unmap;
444 engine->instmem.flush = nv84_instmem_flush;
445 engine->mc.init = nv50_mc_init;
446 engine->mc.takedown = nv50_mc_takedown;
447 engine->timer.init = nv04_timer_init;
448 engine->timer.read = nv04_timer_read;
449 engine->timer.takedown = nv04_timer_takedown;
450 engine->fb.init = nvc0_fb_init;
451 engine->fb.takedown = nvc0_fb_takedown;
452 engine->fifo.channels = 128;
453 engine->fifo.init = nvc0_fifo_init;
454 engine->fifo.takedown = nvc0_fifo_takedown;
455 engine->fifo.disable = nvc0_fifo_disable;
456 engine->fifo.enable = nvc0_fifo_enable;
457 engine->fifo.reassign = nvc0_fifo_reassign;
458 engine->fifo.channel_id = nvc0_fifo_channel_id;
459 engine->fifo.create_context = nvc0_fifo_create_context;
460 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
461 engine->fifo.load_context = nvc0_fifo_load_context;
462 engine->fifo.unload_context = nvc0_fifo_unload_context;
463 engine->display.early_init = nouveau_stub_init;
464 engine->display.late_takedown = nouveau_stub_takedown;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000465 engine->display.create = nvd0_display_create;
466 engine->display.init = nvd0_display_init;
467 engine->display.destroy = nvd0_display_destroy;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000468 engine->gpio.init = nv50_gpio_init;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000469 engine->gpio.takedown = nouveau_stub_takedown;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000470 engine->gpio.get = nvd0_gpio_get;
471 engine->gpio.set = nvd0_gpio_set;
472 engine->gpio.irq_register = nv50_gpio_irq_register;
473 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
474 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000475 engine->vram.init = nvc0_vram_init;
476 engine->vram.takedown = nv50_vram_fini;
477 engine->vram.get = nvc0_vram_new;
478 engine->vram.put = nv50_vram_del;
479 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4784e4a2011-07-04 14:06:07 +1000480 engine->pm.clocks_get = nvc0_pm_clocks_get;
481 engine->pm.voltage_get = nouveau_voltage_gpio_get;
482 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000483 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000484 default:
485 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
486 return 1;
487 }
488
Ben Skeggs03bc9672011-07-04 13:14:05 +1000489 /* headless mode */
490 if (nouveau_modeset == 2) {
491 engine->display.early_init = nouveau_stub_init;
492 engine->display.late_takedown = nouveau_stub_takedown;
493 engine->display.create = nouveau_stub_init;
494 engine->display.init = nouveau_stub_init;
495 engine->display.destroy = nouveau_stub_takedown;
496 }
497
Ben Skeggs6ee73862009-12-11 19:24:15 +1000498 return 0;
499}
500
501static unsigned int
502nouveau_vga_set_decode(void *priv, bool state)
503{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000504 struct drm_device *dev = priv;
505 struct drm_nouveau_private *dev_priv = dev->dev_private;
506
507 if (dev_priv->chipset >= 0x40)
508 nv_wr32(dev, 0x88054, state);
509 else
510 nv_wr32(dev, 0x1854, state);
511
Ben Skeggs6ee73862009-12-11 19:24:15 +1000512 if (state)
513 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
514 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
515 else
516 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
517}
518
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000519static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
520 enum vga_switcheroo_state state)
521{
Dave Airliefbf81762010-06-01 09:09:06 +1000522 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000523 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
524 if (state == VGA_SWITCHEROO_ON) {
525 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000526 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000527 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000528 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000529 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000530 } else {
531 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000532 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000533 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000534 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000535 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000536 }
537}
538
Dave Airlie8d608aa2010-12-07 08:57:57 +1000539static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
540{
541 struct drm_device *dev = pci_get_drvdata(pdev);
542 nouveau_fbcon_output_poll_changed(dev);
543}
544
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000545static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
546{
547 struct drm_device *dev = pci_get_drvdata(pdev);
548 bool can_switch;
549
550 spin_lock(&dev->count_lock);
551 can_switch = (dev->open_count == 0);
552 spin_unlock(&dev->count_lock);
553 return can_switch;
554}
555
Ben Skeggs6ee73862009-12-11 19:24:15 +1000556int
557nouveau_card_init(struct drm_device *dev)
558{
559 struct drm_nouveau_private *dev_priv = dev->dev_private;
560 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000561 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000562
Ben Skeggs6ee73862009-12-11 19:24:15 +1000563 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000564 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000565 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000566 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000567
568 /* Initialise internal driver API hooks */
569 ret = nouveau_init_engine_ptrs(dev);
570 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000571 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000572 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000573 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200574 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100575 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000576 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000577
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200578 /* Make the CRTCs and I2C buses accessible */
579 ret = engine->display.early_init(dev);
580 if (ret)
581 goto out;
582
Ben Skeggs6ee73862009-12-11 19:24:15 +1000583 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000584 ret = nouveau_bios_init(dev);
585 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200586 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000587
Ben Skeggs4c5df492011-10-28 10:59:45 +1000588 /* workaround an odd issue on nvc1 by disabling the device's
589 * nosnoop capability. hopefully won't cause issues until a
590 * better fix is found - assuming there is one...
591 */
592 if (dev_priv->chipset == 0xc1) {
593 nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
594 }
595
Ben Skeggs330c5982010-09-16 15:39:49 +1000596 nouveau_pm_init(dev);
597
Ben Skeggs24f246a2011-06-10 13:36:08 +1000598 ret = engine->vram.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000599 if (ret)
600 goto out_bios;
601
Ben Skeggs6ee73862009-12-11 19:24:15 +1000602 ret = nouveau_gpuobj_init(dev);
603 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000604 goto out_vram;
605
606 ret = engine->instmem.init(dev);
607 if (ret)
608 goto out_gpuobj;
609
Ben Skeggs24f246a2011-06-10 13:36:08 +1000610 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000611 if (ret)
612 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000613
Ben Skeggs24f246a2011-06-10 13:36:08 +1000614 ret = nouveau_mem_gart_init(dev);
615 if (ret)
616 goto out_ttmvram;
617
Ben Skeggs6ee73862009-12-11 19:24:15 +1000618 /* PMC */
619 ret = engine->mc.init(dev);
620 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000621 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000622
Ben Skeggsee2e0132010-07-26 09:28:25 +1000623 /* PGPIO */
624 ret = engine->gpio.init(dev);
625 if (ret)
626 goto out_mc;
627
Ben Skeggs6ee73862009-12-11 19:24:15 +1000628 /* PTIMER */
629 ret = engine->timer.init(dev);
630 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000631 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632
633 /* PFB */
634 ret = engine->fb.init(dev);
635 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000636 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000637
Ben Skeggsaba99a82011-05-25 14:48:50 +1000638 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000639 switch (dev_priv->card_type) {
640 case NV_04:
641 nv04_graph_create(dev);
642 break;
643 case NV_10:
644 nv10_graph_create(dev);
645 break;
646 case NV_20:
647 case NV_30:
648 nv20_graph_create(dev);
649 break;
650 case NV_40:
651 nv40_graph_create(dev);
652 break;
653 case NV_50:
654 nv50_graph_create(dev);
655 break;
656 case NV_C0:
657 nvc0_graph_create(dev);
658 break;
659 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000660 break;
661 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000662
Ben Skeggs18b54c42011-05-25 15:22:33 +1000663 switch (dev_priv->chipset) {
664 case 0x84:
665 case 0x86:
666 case 0x92:
667 case 0x94:
668 case 0x96:
669 case 0xa0:
670 nv84_crypt_create(dev);
671 break;
Ben Skeggs8f27c542011-08-11 14:58:06 +1000672 case 0x98:
673 case 0xaa:
674 case 0xac:
675 nv98_crypt_create(dev);
676 break;
Ben Skeggs18b54c42011-05-25 15:22:33 +1000677 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000678
Ben Skeggs18b54c42011-05-25 15:22:33 +1000679 switch (dev_priv->card_type) {
680 case NV_50:
681 switch (dev_priv->chipset) {
682 case 0xa3:
683 case 0xa5:
684 case 0xa8:
685 case 0xaf:
686 nva3_copy_create(dev);
687 break;
688 }
689 break;
690 case NV_C0:
691 nvc0_copy_create(dev, 0);
692 nvc0_copy_create(dev, 1);
693 break;
694 default:
695 break;
696 }
697
Ben Skeggs8f27c542011-08-11 14:58:06 +1000698 if (dev_priv->chipset >= 0xa3 || dev_priv->chipset == 0x98) {
699 nv84_bsp_create(dev);
700 nv84_vp_create(dev);
701 nv98_ppp_create(dev);
702 } else
703 if (dev_priv->chipset >= 0x84) {
704 nv50_mpeg_create(dev);
705 nv84_bsp_create(dev);
706 nv84_vp_create(dev);
707 } else
708 if (dev_priv->chipset >= 0x50) {
709 nv50_mpeg_create(dev);
710 } else
Ben Skeggs52d07332011-06-23 16:44:05 +1000711 if (dev_priv->card_type == NV_40 ||
712 dev_priv->chipset == 0x31 ||
713 dev_priv->chipset == 0x34 ||
Ben Skeggs8f27c542011-08-11 14:58:06 +1000714 dev_priv->chipset == 0x36) {
Ben Skeggs323dcac2011-06-23 16:21:21 +1000715 nv31_mpeg_create(dev);
Ben Skeggs8f27c542011-08-11 14:58:06 +1000716 }
Ben Skeggs18b54c42011-05-25 15:22:33 +1000717
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000718 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
719 if (dev_priv->eng[e]) {
720 ret = dev_priv->eng[e]->init(dev, e);
721 if (ret)
722 goto out_engine;
723 }
724 }
725
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000726 /* PFIFO */
727 ret = engine->fifo.init(dev);
728 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000729 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000730 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000731
Ben Skeggs1575b362011-07-04 11:55:39 +1000732 ret = nouveau_irq_init(dev);
733 if (ret)
734 goto out_fifo;
735
Ben Skeggs27d50302011-10-06 12:46:40 +1000736 ret = nouveau_display_create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000737 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000738 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000739
Ben Skeggs10b461e2011-08-02 19:29:37 +1000740 nouveau_backlight_init(dev);
741
Ben Skeggsa82dd492011-04-01 13:56:05 +1000742 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200743 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000744 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000745 goto out_disp;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200746
Ben Skeggs1575b362011-07-04 11:55:39 +1000747 ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
748 NvDmaFB, NvDmaTT);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200749 if (ret)
750 goto out_fence;
Ben Skeggs1575b362011-07-04 11:55:39 +1000751
752 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000753 }
754
Ben Skeggs1575b362011-07-04 11:55:39 +1000755 if (dev->mode_config.num_crtc) {
756 ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
757 if (ret)
758 goto out_chan;
759
760 nouveau_fbcon_init(dev);
761 drm_kms_helper_poll_init(dev);
762 }
763
Ben Skeggs6ee73862009-12-11 19:24:15 +1000764 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000765
Ben Skeggs1575b362011-07-04 11:55:39 +1000766out_chan:
767 nouveau_channel_put_unlocked(&dev_priv->channel);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200768out_fence:
769 nouveau_fence_fini(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000770out_disp:
Ben Skeggs10b461e2011-08-02 19:29:37 +1000771 nouveau_backlight_exit(dev);
Ben Skeggs27d50302011-10-06 12:46:40 +1000772 nouveau_display_destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000773out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000774 nouveau_irq_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000775out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000776 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000777 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000778out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000779 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000780 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000781 if (!dev_priv->eng[e])
782 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000783 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000784 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000785 }
786 }
787
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000788 engine->fb.takedown(dev);
789out_timer:
790 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000791out_gpio:
792 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000793out_mc:
794 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000795out_gart:
796 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000797out_ttmvram:
798 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000799out_instmem:
800 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000801out_gpuobj:
802 nouveau_gpuobj_takedown(dev);
803out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000804 engine->vram.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000805out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000806 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000807 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200808out_display_early:
809 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000810out:
811 vga_client_register(dev->pdev, NULL, NULL, NULL);
812 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000813}
814
815static void nouveau_card_takedown(struct drm_device *dev)
816{
817 struct drm_nouveau_private *dev_priv = dev->dev_private;
818 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000819 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000820
Ben Skeggs1575b362011-07-04 11:55:39 +1000821 if (dev->mode_config.num_crtc) {
822 drm_kms_helper_poll_fini(dev);
823 nouveau_fbcon_fini(dev);
824 drm_vblank_cleanup(dev);
825 }
Ben Skeggs06b75e32011-06-08 18:29:12 +1000826
Ben Skeggsa82dd492011-04-01 13:56:05 +1000827 if (dev_priv->channel) {
Francisco Jerez36c952e2010-10-18 03:01:34 +0200828 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000829 nouveau_fence_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000830 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000831
Ben Skeggs10b461e2011-08-02 19:29:37 +1000832 nouveau_backlight_exit(dev);
Ben Skeggs27d50302011-10-06 12:46:40 +1000833 nouveau_display_destroy(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000834
Ben Skeggsaba99a82011-05-25 14:48:50 +1000835 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000836 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000837 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
838 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000839 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000840 dev_priv->eng[e]->destroy(dev,e );
841 }
842 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000843 }
844 engine->fb.takedown(dev);
845 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000846 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000847 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200848 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000849
Jimmy Rentz97666102011-04-17 16:15:09 -0400850 if (dev_priv->vga_ram) {
851 nouveau_bo_unpin(dev_priv->vga_ram);
852 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
853 }
854
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000855 mutex_lock(&dev->struct_mutex);
856 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
857 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
858 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000859 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000860 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000861
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000862 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000863 nouveau_gpuobj_takedown(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000864 engine->vram.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000865
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000866 nouveau_irq_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000867
Ben Skeggs330c5982010-09-16 15:39:49 +1000868 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000869 nouveau_bios_takedown(dev);
870
871 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000872}
873
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000874int
875nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
876{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000877 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000878 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000879 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000880
881 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
882 if (unlikely(!fpriv))
883 return -ENOMEM;
884
885 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000886 INIT_LIST_HEAD(&fpriv->channels);
887
Ben Skeggse41f26e2011-06-07 15:35:37 +1000888 if (dev_priv->card_type == NV_50) {
889 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
890 &fpriv->vm);
891 if (ret) {
892 kfree(fpriv);
893 return ret;
894 }
895 } else
896 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000897 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
898 &fpriv->vm);
899 if (ret) {
900 kfree(fpriv);
901 return ret;
902 }
Ben Skeggse41f26e2011-06-07 15:35:37 +1000903 }
Ben Skeggsfe32b162011-06-03 10:07:08 +1000904
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000905 file_priv->driver_priv = fpriv;
906 return 0;
907}
908
Ben Skeggs6ee73862009-12-11 19:24:15 +1000909/* here a client dies, release the stuff that was allocated for its
910 * file_priv */
911void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
912{
913 nouveau_channel_cleanup(dev, file_priv);
914}
915
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000916void
917nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
918{
919 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +1000920 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000921 kfree(fpriv);
922}
923
Ben Skeggs6ee73862009-12-11 19:24:15 +1000924/* first module load, setup the mmio/fb mapping */
925/* KMS: we need mmio at load time, not when the first drm client opens. */
926int nouveau_firstopen(struct drm_device *dev)
927{
928 return 0;
929}
930
931/* if we have an OF card, copy vbios to RAMIN */
932static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
933{
934#if defined(__powerpc__)
935 int size, i;
936 const uint32_t *bios;
937 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
938 if (!dn) {
939 NV_INFO(dev, "Unable to get the OF node\n");
940 return;
941 }
942
943 bios = of_get_property(dn, "NVDA,BMP", &size);
944 if (bios) {
945 for (i = 0; i < size; i += 4)
946 nv_wi32(dev, i, bios[i/4]);
947 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
948 } else {
949 NV_INFO(dev, "Unable to get the OF bios\n");
950 }
951#endif
952}
953
Marcin Slusarz06415c52010-05-16 17:29:56 +0200954static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
955{
956 struct pci_dev *pdev = dev->pdev;
957 struct apertures_struct *aper = alloc_apertures(3);
958 if (!aper)
959 return NULL;
960
961 aper->ranges[0].base = pci_resource_start(pdev, 1);
962 aper->ranges[0].size = pci_resource_len(pdev, 1);
963 aper->count = 1;
964
965 if (pci_resource_len(pdev, 2)) {
966 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
967 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
968 aper->count++;
969 }
970
971 if (pci_resource_len(pdev, 3)) {
972 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
973 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
974 aper->count++;
975 }
976
977 return aper;
978}
979
980static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
981{
982 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200983 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +0200984 dev_priv->apertures = nouveau_get_apertures(dev);
985 if (!dev_priv->apertures)
986 return -ENOMEM;
987
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200988#ifdef CONFIG_X86
989 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
990#endif
Emil Velikovf2129492011-03-19 23:31:52 +0000991
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200992 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +0200993 return 0;
994}
995
Ben Skeggs6ee73862009-12-11 19:24:15 +1000996int nouveau_load(struct drm_device *dev, unsigned long flags)
997{
998 struct drm_nouveau_private *dev_priv;
Ben Skeggsf2cbe462011-07-21 15:39:06 +1000999 uint32_t reg0, strap;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001000 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +10001001 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001002
1003 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001004 if (!dev_priv) {
1005 ret = -ENOMEM;
1006 goto err_out;
1007 }
Ben Skeggs6ee73862009-12-11 19:24:15 +10001008 dev->dev_private = dev_priv;
1009 dev_priv->dev = dev;
1010
1011 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001012
1013 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
1014 dev->pci_vendor, dev->pci_device, dev->pdev->class);
1015
Ben Skeggs6ee73862009-12-11 19:24:15 +10001016 /* resource 0 is mmio regs */
1017 /* resource 1 is linear FB */
1018 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
1019 /* resource 6 is bios */
1020
1021 /* map the mmio regs */
1022 mmio_start_offs = pci_resource_start(dev->pdev, 0);
1023 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
1024 if (!dev_priv->mmio) {
1025 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
1026 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001027 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +01001028 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001029 }
1030 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
1031 (unsigned long long)mmio_start_offs);
1032
1033#ifdef __BIG_ENDIAN
1034 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +10001035 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
1036 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001037
1038 DRM_MEMORYBARRIER();
1039#endif
1040
1041 /* Time to determine the card architecture */
1042 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
1043
1044 /* We're dealing with >=NV10 */
1045 if ((reg0 & 0x0f000000) > 0) {
1046 /* Bit 27-20 contain the architecture in hex */
1047 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
1048 /* NV04 or NV05 */
1049 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +10001050 if (reg0 & 0x00f00000)
1051 dev_priv->chipset = 0x05;
1052 else
1053 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001054 } else
1055 dev_priv->chipset = 0xff;
1056
1057 switch (dev_priv->chipset & 0xf0) {
1058 case 0x00:
1059 case 0x10:
1060 case 0x20:
1061 case 0x30:
1062 dev_priv->card_type = dev_priv->chipset & 0xf0;
1063 break;
1064 case 0x40:
1065 case 0x60:
1066 dev_priv->card_type = NV_40;
1067 break;
1068 case 0x50:
1069 case 0x80:
1070 case 0x90:
1071 case 0xa0:
1072 dev_priv->card_type = NV_50;
1073 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001074 case 0xc0:
1075 dev_priv->card_type = NV_C0;
1076 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +10001077 case 0xd0:
1078 dev_priv->card_type = NV_D0;
1079 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001080 default:
1081 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001082 ret = -EINVAL;
1083 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001084 }
1085
1086 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1087 dev_priv->card_type, reg0);
1088
Ben Skeggsf2cbe462011-07-21 15:39:06 +10001089 /* determine frequency of timing crystal */
1090 strap = nv_rd32(dev, 0x101000);
1091 if ( dev_priv->chipset < 0x17 ||
1092 (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
1093 strap &= 0x00000040;
1094 else
1095 strap &= 0x00400040;
1096
1097 switch (strap) {
1098 case 0x00000000: dev_priv->crystal = 13500; break;
1099 case 0x00000040: dev_priv->crystal = 14318; break;
1100 case 0x00400000: dev_priv->crystal = 27000; break;
1101 case 0x00400040: dev_priv->crystal = 25000; break;
1102 }
1103
1104 NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
1105
Ben Skeggsaba99a82011-05-25 14:48:50 +10001106 /* Determine whether we'll attempt acceleration or not, some
1107 * cards are disabled by default here due to them being known
1108 * non-functional, or never been tested due to lack of hw.
1109 */
1110 dev_priv->noaccel = !!nouveau_noaccel;
1111 if (nouveau_noaccel == -1) {
1112 switch (dev_priv->chipset) {
Ben Skeggs1c77e0f2011-10-28 11:00:39 +10001113#if 0
1114 case 0xXX: /* known broken */
Ben Skeggsad830d22011-05-27 16:18:10 +10001115 NV_INFO(dev, "acceleration disabled by default, pass "
1116 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001117 dev_priv->noaccel = true;
1118 break;
Ben Skeggs1c77e0f2011-10-28 11:00:39 +10001119#endif
Ben Skeggsaba99a82011-05-25 14:48:50 +10001120 default:
1121 dev_priv->noaccel = false;
1122 break;
1123 }
1124 }
1125
Ben Skeggscd0b0722010-06-01 15:56:22 +10001126 ret = nouveau_remove_conflicting_drivers(dev);
1127 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001128 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001129
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001130 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001131 if (dev_priv->card_type >= NV_40) {
1132 int ramin_bar = 2;
1133 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1134 ramin_bar = 3;
1135
1136 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001137 dev_priv->ramin =
1138 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001139 dev_priv->ramin_size);
1140 if (!dev_priv->ramin) {
Marcin Slusarzff920bf2011-08-22 23:28:56 +02001141 NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001142 ret = -ENOMEM;
1143 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001144 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001145 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001146 dev_priv->ramin_size = 1 * 1024 * 1024;
1147 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001148 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001149 if (!dev_priv->ramin) {
1150 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001151 ret = -ENOMEM;
1152 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001153 }
1154 }
1155
1156 nouveau_OF_copy_vbios_to_ramin(dev);
1157
1158 /* Special flags */
1159 if (dev->pci_device == 0x01a0)
1160 dev_priv->flags |= NV_NFORCE;
1161 else if (dev->pci_device == 0x01f0)
1162 dev_priv->flags |= NV_NFORCE2;
1163
1164 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001165 ret = nouveau_card_init(dev);
1166 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001167 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001168
1169 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001170
1171err_ramin:
1172 iounmap(dev_priv->ramin);
1173err_mmio:
1174 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001175err_priv:
1176 kfree(dev_priv);
1177 dev->dev_private = NULL;
1178err_out:
1179 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001180}
1181
Ben Skeggs6ee73862009-12-11 19:24:15 +10001182void nouveau_lastclose(struct drm_device *dev)
1183{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001184 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001185}
1186
1187int nouveau_unload(struct drm_device *dev)
1188{
1189 struct drm_nouveau_private *dev_priv = dev->dev_private;
1190
Ben Skeggscd0b0722010-06-01 15:56:22 +10001191 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001192
1193 iounmap(dev_priv->mmio);
1194 iounmap(dev_priv->ramin);
1195
1196 kfree(dev_priv);
1197 dev->dev_private = NULL;
1198 return 0;
1199}
1200
Ben Skeggs6ee73862009-12-11 19:24:15 +10001201int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1202 struct drm_file *file_priv)
1203{
1204 struct drm_nouveau_private *dev_priv = dev->dev_private;
1205 struct drm_nouveau_getparam *getparam = data;
1206
Ben Skeggs6ee73862009-12-11 19:24:15 +10001207 switch (getparam->param) {
1208 case NOUVEAU_GETPARAM_CHIPSET_ID:
1209 getparam->value = dev_priv->chipset;
1210 break;
1211 case NOUVEAU_GETPARAM_PCI_VENDOR:
1212 getparam->value = dev->pci_vendor;
1213 break;
1214 case NOUVEAU_GETPARAM_PCI_DEVICE:
1215 getparam->value = dev->pci_device;
1216 break;
1217 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001218 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001219 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001220 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001221 getparam->value = NV_PCIE;
1222 else
1223 getparam->value = NV_PCI;
1224 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001225 case NOUVEAU_GETPARAM_FB_SIZE:
1226 getparam->value = dev_priv->fb_available_size;
1227 break;
1228 case NOUVEAU_GETPARAM_AGP_SIZE:
1229 getparam->value = dev_priv->gart_info.aper_size;
1230 break;
1231 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001232 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001233 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001234 case NOUVEAU_GETPARAM_PTIMER_TIME:
1235 getparam->value = dev_priv->engine.timer.read(dev);
1236 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001237 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1238 getparam->value = 1;
1239 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001240 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd57e7f2011-07-12 12:06:36 +10001241 getparam->value = dev_priv->card_type < NV_D0;
Francisco Jerez332b2422010-10-20 23:35:40 +02001242 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001243 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1244 /* NV40 and NV50 versions are quite different, but register
1245 * address is the same. User is supposed to know the card
1246 * family anyway... */
1247 if (dev_priv->chipset >= 0x40) {
1248 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1249 break;
1250 }
1251 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001252 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001253 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001254 return -EINVAL;
1255 }
1256
1257 return 0;
1258}
1259
1260int
1261nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1262 struct drm_file *file_priv)
1263{
1264 struct drm_nouveau_setparam *setparam = data;
1265
Ben Skeggs6ee73862009-12-11 19:24:15 +10001266 switch (setparam->param) {
1267 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001268 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001269 return -EINVAL;
1270 }
1271
1272 return 0;
1273}
1274
1275/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001276bool
1277nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1278 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001279{
1280 struct drm_nouveau_private *dev_priv = dev->dev_private;
1281 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1282 uint64_t start = ptimer->read(dev);
1283
1284 do {
1285 if ((nv_rd32(dev, reg) & mask) == val)
1286 return true;
1287 } while (ptimer->read(dev) - start < timeout);
1288
1289 return false;
1290}
1291
Ben Skeggs12fb9522010-11-19 14:32:56 +10001292/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1293bool
1294nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1295 uint32_t reg, uint32_t mask, uint32_t val)
1296{
1297 struct drm_nouveau_private *dev_priv = dev->dev_private;
1298 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1299 uint64_t start = ptimer->read(dev);
1300
1301 do {
1302 if ((nv_rd32(dev, reg) & mask) != val)
1303 return true;
1304 } while (ptimer->read(dev) - start < timeout);
1305
1306 return false;
1307}
1308
Ben Skeggs78e29332011-06-18 16:27:24 +10001309/* Wait until cond(data) == true, up until timeout has hit */
1310bool
1311nouveau_wait_cb(struct drm_device *dev, u64 timeout,
1312 bool (*cond)(void *), void *data)
1313{
1314 struct drm_nouveau_private *dev_priv = dev->dev_private;
1315 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1316 u64 start = ptimer->read(dev);
1317
1318 do {
1319 if (cond(data) == true)
1320 return true;
1321 } while (ptimer->read(dev) - start < timeout);
1322
1323 return false;
1324}
1325
Ben Skeggs6ee73862009-12-11 19:24:15 +10001326/* Waits for PGRAPH to go completely idle */
1327bool nouveau_wait_for_idle(struct drm_device *dev)
1328{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001329 struct drm_nouveau_private *dev_priv = dev->dev_private;
1330 uint32_t mask = ~0;
1331
1332 if (dev_priv->card_type == NV_40)
1333 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1334
1335 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001336 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1337 nv_rd32(dev, NV04_PGRAPH_STATUS));
1338 return false;
1339 }
1340
1341 return true;
1342}
1343