blob: 46a19affbc21fec17c9c1a88143bfe53e8895ae3 [file] [log] [blame]
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001/*
Ajit Khaparded2145cd2011-03-16 08:20:46 +00002 * Copyright (C) 2005 - 2011 Emulex
Sathya Perla6b7c5b92009-03-11 23:32:03 -07003 * All rights reserved.
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License version 2
7 * as published by the Free Software Foundation. The full GNU General
8 * Public License is included in this distribution in the file called COPYING.
9 *
10 * Contact Information:
Ajit Khaparded2145cd2011-03-16 08:20:46 +000011 * linux-drivers@emulex.com
Sathya Perla6b7c5b92009-03-11 23:32:03 -070012 *
Ajit Khaparded2145cd2011-03-16 08:20:46 +000013 * Emulex
14 * 3333 Susan Street
15 * Costa Mesa, CA 92626
Sathya Perla6b7c5b92009-03-11 23:32:03 -070016 */
17
Parav Pandit6a4ab662012-03-26 14:27:12 +000018#include <linux/module.h>
Sathya Perla6b7c5b92009-03-11 23:32:03 -070019#include "be.h"
Sathya Perla8788fdc2009-07-27 22:52:03 +000020#include "be_cmds.h"
Sathya Perla6b7c5b92009-03-11 23:32:03 -070021
Somnath Kotur3de09452011-09-30 07:25:05 +000022static inline void *embedded_payload(struct be_mcc_wrb *wrb)
23{
24 return wrb->payload.embedded_payload;
25}
Ajit Khaparde609ff3b2011-02-20 11:42:07 +000026
Sathya Perla8788fdc2009-07-27 22:52:03 +000027static void be_mcc_notify(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +000028{
Sathya Perla8788fdc2009-07-27 22:52:03 +000029 struct be_queue_info *mccq = &adapter->mcc_obj.q;
Sathya Perla5fb379e2009-06-18 00:02:59 +000030 u32 val = 0;
31
Sathya Perla6589ade2011-11-10 19:18:00 +000032 if (be_error(adapter))
Ajit Khaparde7acc2082011-02-11 13:38:17 +000033 return;
Ajit Khaparde7acc2082011-02-11 13:38:17 +000034
Sathya Perla5fb379e2009-06-18 00:02:59 +000035 val |= mccq->id & DB_MCCQ_RING_ID_MASK;
36 val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
Sathya Perlaf3eb62d2010-06-29 00:11:17 +000037
38 wmb();
Sathya Perla8788fdc2009-07-27 22:52:03 +000039 iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
Sathya Perla5fb379e2009-06-18 00:02:59 +000040}
41
42/* To check if valid bit is set, check the entire word as we don't know
43 * the endianness of the data (old entry is host endian while a new entry is
44 * little endian) */
Sathya Perlaefd2e402009-07-27 22:53:10 +000045static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000046{
47 if (compl->flags != 0) {
48 compl->flags = le32_to_cpu(compl->flags);
49 BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
50 return true;
51 } else {
52 return false;
53 }
54}
55
56/* Need to reset the entire word that houses the valid bit */
Sathya Perlaefd2e402009-07-27 22:53:10 +000057static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000058{
59 compl->flags = 0;
60}
61
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000062static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
63{
64 unsigned long addr;
65
66 addr = tag1;
67 addr = ((addr << 16) << 16) | tag0;
68 return (void *)addr;
69}
70
Sathya Perla8788fdc2009-07-27 22:52:03 +000071static int be_mcc_compl_process(struct be_adapter *adapter,
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000072 struct be_mcc_compl *compl)
Sathya Perla5fb379e2009-06-18 00:02:59 +000073{
74 u16 compl_status, extd_status;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000075 struct be_cmd_resp_hdr *resp_hdr;
76 u8 opcode = 0, subsystem = 0;
Sathya Perla5fb379e2009-06-18 00:02:59 +000077
78 /* Just swap the status to host endian; mcc tag is opaquely copied
79 * from mcc_wrb */
80 be_dws_le_to_cpu(compl, 4);
81
82 compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
83 CQE_STATUS_COMPL_MASK;
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070084
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +000085 resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
86
87 if (resp_hdr) {
88 opcode = resp_hdr->opcode;
89 subsystem = resp_hdr->subsystem;
90 }
91
92 if (((opcode == OPCODE_COMMON_WRITE_FLASHROM) ||
93 (opcode == OPCODE_COMMON_WRITE_OBJECT)) &&
94 (subsystem == CMD_SUBSYSTEM_COMMON)) {
Sarveshwar Bandidd131e72010-05-25 16:16:32 -070095 adapter->flash_status = compl_status;
96 complete(&adapter->flash_compl);
97 }
98
Sathya Perlab31c50a2009-09-17 10:30:13 -070099 if (compl_status == MCC_STATUS_SUCCESS) {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000100 if (((opcode == OPCODE_ETH_GET_STATISTICS) ||
101 (opcode == OPCODE_ETH_GET_PPORT_STATS)) &&
102 (subsystem == CMD_SUBSYSTEM_ETH)) {
Ajit Khaparde89a88ab2011-05-16 07:36:18 +0000103 be_parse_stats(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +0000104 adapter->stats_cmd_sent = false;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700105 }
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000106 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
107 subsystem == CMD_SUBSYSTEM_COMMON) {
Somnath Kotur3de09452011-09-30 07:25:05 +0000108 struct be_cmd_resp_get_cntl_addnl_attribs *resp =
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000109 (void *)resp_hdr;
Somnath Kotur3de09452011-09-30 07:25:05 +0000110 adapter->drv_stats.be_on_die_temperature =
111 resp->on_die_temperature;
112 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000113 } else {
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000114 if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES)
Padmanabh Ratnakar7aeb2152012-07-12 03:56:46 +0000115 adapter->be_get_temp_freq = 0;
Somnath Kotur3de09452011-09-30 07:25:05 +0000116
Sathya Perla2b3f2912011-06-29 23:32:56 +0000117 if (compl_status == MCC_STATUS_NOT_SUPPORTED ||
118 compl_status == MCC_STATUS_ILLEGAL_REQUEST)
119 goto done;
120
121 if (compl_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000122 dev_warn(&adapter->pdev->dev,
Vasundhara Volam522609f2012-08-28 20:37:44 +0000123 "VF is not privileged to issue opcode %d-%d\n",
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000124 opcode, subsystem);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000125 } else {
126 extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
127 CQE_STATUS_EXTD_MASK;
Vasundhara Volam97f1d8c2012-06-13 19:51:44 +0000128 dev_err(&adapter->pdev->dev,
129 "opcode %d-%d failed:status %d-%d\n",
130 opcode, subsystem, compl_status, extd_status);
Sathya Perla2b3f2912011-06-29 23:32:56 +0000131 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000132 }
Sathya Perla2b3f2912011-06-29 23:32:56 +0000133done:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700134 return compl_status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000135}
136
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000137/* Link state evt is a string of bytes; no need for endian swapping */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000138static void be_async_link_state_process(struct be_adapter *adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000139 struct be_async_event_link_state *evt)
140{
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000141 /* When link status changes, link speed must be re-queried from FW */
Ajit Khaparde42f11cf2012-04-21 18:53:22 +0000142 adapter->phy.link_speed = -1;
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000143
Padmanabh Ratnakar2e177a52012-07-18 02:52:15 +0000144 /* Ignore physical link event */
145 if (lancer_chip(adapter) &&
146 !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
147 return;
148
Ajit Khapardeb236916a2011-12-30 12:15:40 +0000149 /* For the initial link status do not rely on the ASYNC event as
150 * it may not be received in some cases.
151 */
152 if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
153 be_link_status_update(adapter, evt->port_link_status);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000154}
155
Somnath Koturcc4ce022010-10-21 07:11:14 -0700156/* Grp5 CoS Priority evt */
157static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
158 struct be_async_event_grp5_cos_priority *evt)
159{
160 if (evt->valid) {
161 adapter->vlan_prio_bmap = evt->available_priority_bmap;
Ajit Khaparde60964dd2011-02-11 13:37:25 +0000162 adapter->recommended_prio &= ~VLAN_PRIO_MASK;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700163 adapter->recommended_prio =
164 evt->reco_default_priority << VLAN_PRIO_SHIFT;
165 }
166}
167
Sathya Perla323ff712012-09-28 04:39:43 +0000168/* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
Somnath Koturcc4ce022010-10-21 07:11:14 -0700169static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
170 struct be_async_event_grp5_qos_link_speed *evt)
171{
Sathya Perla323ff712012-09-28 04:39:43 +0000172 if (adapter->phy.link_speed >= 0 &&
173 evt->physical_port == adapter->port_num)
174 adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700175}
176
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000177/*Grp5 PVID evt*/
178static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
179 struct be_async_event_grp5_pvid_state *evt)
180{
181 if (evt->enabled)
Somnath Kotur939cf302011-08-18 21:51:49 -0700182 adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000183 else
184 adapter->pvid = 0;
185}
186
Somnath Koturcc4ce022010-10-21 07:11:14 -0700187static void be_async_grp5_evt_process(struct be_adapter *adapter,
188 u32 trailer, struct be_mcc_compl *evt)
189{
190 u8 event_type = 0;
191
192 event_type = (trailer >> ASYNC_TRAILER_EVENT_TYPE_SHIFT) &
193 ASYNC_TRAILER_EVENT_TYPE_MASK;
194
195 switch (event_type) {
196 case ASYNC_EVENT_COS_PRIORITY:
197 be_async_grp5_cos_priority_process(adapter,
198 (struct be_async_event_grp5_cos_priority *)evt);
199 break;
200 case ASYNC_EVENT_QOS_SPEED:
201 be_async_grp5_qos_speed_process(adapter,
202 (struct be_async_event_grp5_qos_link_speed *)evt);
203 break;
Ajit Khaparde3968fa12011-02-20 11:41:53 +0000204 case ASYNC_EVENT_PVID_STATE:
205 be_async_grp5_pvid_state_process(adapter,
206 (struct be_async_event_grp5_pvid_state *)evt);
207 break;
Somnath Koturcc4ce022010-10-21 07:11:14 -0700208 default:
209 dev_warn(&adapter->pdev->dev, "Unknown grp5 event!\n");
210 break;
211 }
212}
213
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000214static inline bool is_link_state_evt(u32 trailer)
215{
Eric Dumazet807540b2010-09-23 05:40:09 +0000216 return ((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000217 ASYNC_TRAILER_EVENT_CODE_MASK) ==
Eric Dumazet807540b2010-09-23 05:40:09 +0000218 ASYNC_EVENT_CODE_LINK_STATE;
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000219}
Sathya Perla5fb379e2009-06-18 00:02:59 +0000220
Somnath Koturcc4ce022010-10-21 07:11:14 -0700221static inline bool is_grp5_evt(u32 trailer)
222{
223 return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
224 ASYNC_TRAILER_EVENT_CODE_MASK) ==
225 ASYNC_EVENT_CODE_GRP_5);
226}
227
Sathya Perlaefd2e402009-07-27 22:53:10 +0000228static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000229{
Sathya Perla8788fdc2009-07-27 22:52:03 +0000230 struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000231 struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000232
233 if (be_mcc_compl_is_new(compl)) {
234 queue_tail_inc(mcc_cq);
235 return compl;
236 }
237 return NULL;
238}
239
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000240void be_async_mcc_enable(struct be_adapter *adapter)
241{
242 spin_lock_bh(&adapter->mcc_cq_lock);
243
244 be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
245 adapter->mcc_obj.rearm_cq = true;
246
247 spin_unlock_bh(&adapter->mcc_cq_lock);
248}
249
250void be_async_mcc_disable(struct be_adapter *adapter)
251{
252 adapter->mcc_obj.rearm_cq = false;
253}
254
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000255int be_process_mcc(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000256{
Sathya Perlaefd2e402009-07-27 22:53:10 +0000257 struct be_mcc_compl *compl;
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000258 int num = 0, status = 0;
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000259 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000260
Amerigo Wang072a9c42012-08-24 21:41:11 +0000261 spin_lock(&adapter->mcc_cq_lock);
Sathya Perla8788fdc2009-07-27 22:52:03 +0000262 while ((compl = be_mcc_compl_get(adapter))) {
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000263 if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
264 /* Interpret flags as an async trailer */
Ajit Khaparde323f30b2010-09-03 06:24:13 +0000265 if (is_link_state_evt(compl->flags))
266 be_async_link_state_process(adapter,
Sathya Perlaa8f447bd2009-06-18 00:10:27 +0000267 (struct be_async_event_link_state *) compl);
Somnath Koturcc4ce022010-10-21 07:11:14 -0700268 else if (is_grp5_evt(compl->flags))
269 be_async_grp5_evt_process(adapter,
270 compl->flags, compl);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700271 } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000272 status = be_mcc_compl_process(adapter, compl);
Sathya Perla7a1e9b22010-02-17 01:35:11 +0000273 atomic_dec(&mcc_obj->q.used);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000274 }
275 be_mcc_compl_use(compl);
276 num++;
277 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700278
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000279 if (num)
280 be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
281
Amerigo Wang072a9c42012-08-24 21:41:11 +0000282 spin_unlock(&adapter->mcc_cq_lock);
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000283 return status;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000284}
285
Sathya Perla6ac7b682009-06-18 00:05:54 +0000286/* Wait till no more pending mcc requests are present */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700287static int be_mcc_wait_compl(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000288{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700289#define mcc_timeout 120000 /* 12s timeout */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000290 int i, status = 0;
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800291 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700292
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800293 for (i = 0; i < mcc_timeout; i++) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000294 if (be_error(adapter))
295 return -EIO;
296
Amerigo Wang072a9c42012-08-24 21:41:11 +0000297 local_bh_disable();
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000298 status = be_process_mcc(adapter);
Amerigo Wang072a9c42012-08-24 21:41:11 +0000299 local_bh_enable();
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800300
301 if (atomic_read(&mcc_obj->q.used) == 0)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000302 break;
303 udelay(100);
304 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700305 if (i == mcc_timeout) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000306 dev_err(&adapter->pdev->dev, "FW not responding\n");
307 adapter->fw_timeout = true;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000308 return -EIO;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700309 }
Sathya Perlaf31e50a2010-03-02 03:56:39 -0800310 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000311}
312
313/* Notify MCC requests and wait for completion */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700314static int be_mcc_notify_wait(struct be_adapter *adapter)
Sathya Perla6ac7b682009-06-18 00:05:54 +0000315{
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000316 int status;
317 struct be_mcc_wrb *wrb;
318 struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
319 u16 index = mcc_obj->q.head;
320 struct be_cmd_resp_hdr *resp;
321
322 index_dec(&index, mcc_obj->q.len);
323 wrb = queue_index_node(&mcc_obj->q, index);
324
325 resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
326
Sathya Perla8788fdc2009-07-27 22:52:03 +0000327 be_mcc_notify(adapter);
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000328
329 status = be_mcc_wait_compl(adapter);
330 if (status == -EIO)
331 goto out;
332
333 status = resp->status;
334out:
335 return status;
Sathya Perla6ac7b682009-06-18 00:05:54 +0000336}
337
Sathya Perla5f0b8492009-07-27 22:52:56 +0000338static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700339{
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000340 int msecs = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700341 u32 ready;
342
343 do {
Sathya Perla6589ade2011-11-10 19:18:00 +0000344 if (be_error(adapter))
345 return -EIO;
346
Sathya Perlacf588472010-02-14 21:22:01 +0000347 ready = ioread32(db);
Sathya Perla434b3642011-11-10 19:17:59 +0000348 if (ready == 0xffffffff)
Sathya Perlacf588472010-02-14 21:22:01 +0000349 return -1;
Sathya Perlacf588472010-02-14 21:22:01 +0000350
351 ready &= MPU_MAILBOX_DB_RDY_MASK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700352 if (ready)
353 break;
354
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000355 if (msecs > 4000) {
Sathya Perla6589ade2011-11-10 19:18:00 +0000356 dev_err(&adapter->pdev->dev, "FW not responding\n");
357 adapter->fw_timeout = true;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +0000358 be_detect_error(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700359 return -1;
360 }
361
Sathya Perla1dbf53a2011-05-12 19:32:16 +0000362 msleep(1);
Sathya Perlaf25b03a2010-05-30 23:34:14 +0000363 msecs++;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700364 } while (true);
365
366 return 0;
367}
368
369/*
370 * Insert the mailbox address into the doorbell in two steps
Sathya Perla5fb379e2009-06-18 00:02:59 +0000371 * Polls on the mbox doorbell till a command completion (or a timeout) occurs
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700372 */
Sathya Perlab31c50a2009-09-17 10:30:13 -0700373static int be_mbox_notify_wait(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700374{
375 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700376 u32 val = 0;
Sathya Perla8788fdc2009-07-27 22:52:03 +0000377 void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
378 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700379 struct be_mcc_mailbox *mbox = mbox_mem->va;
Sathya Perlaefd2e402009-07-27 22:53:10 +0000380 struct be_mcc_compl *compl = &mbox->compl;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700381
Sathya Perlacf588472010-02-14 21:22:01 +0000382 /* wait for ready to be set */
383 status = be_mbox_db_ready_wait(adapter, db);
384 if (status != 0)
385 return status;
386
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700387 val |= MPU_MAILBOX_DB_HI_MASK;
388 /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
389 val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
390 iowrite32(val, db);
391
392 /* wait for ready to be set */
Sathya Perla5f0b8492009-07-27 22:52:56 +0000393 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700394 if (status != 0)
395 return status;
396
397 val = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700398 /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
399 val |= (u32)(mbox_mem->dma >> 4) << 2;
400 iowrite32(val, db);
401
Sathya Perla5f0b8492009-07-27 22:52:56 +0000402 status = be_mbox_db_ready_wait(adapter, db);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700403 if (status != 0)
404 return status;
405
Sathya Perla5fb379e2009-06-18 00:02:59 +0000406 /* A cq entry has been made now */
Sathya Perlaefd2e402009-07-27 22:53:10 +0000407 if (be_mcc_compl_is_new(compl)) {
408 status = be_mcc_compl_process(adapter, &mbox->compl);
409 be_mcc_compl_use(compl);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000410 if (status)
411 return status;
412 } else {
Sathya Perla5f0b8492009-07-27 22:52:56 +0000413 dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700414 return -1;
415 }
Sathya Perla5fb379e2009-06-18 00:02:59 +0000416 return 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700417}
418
Sathya Perla8788fdc2009-07-27 22:52:03 +0000419static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700420{
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000421 u32 sem;
422
423 if (lancer_chip(adapter))
424 sem = ioread32(adapter->db + MPU_EP_SEMAPHORE_IF_TYPE2_OFFSET);
425 else
426 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700427
428 *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
429 if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
430 return -1;
431 else
432 return 0;
433}
434
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000435int lancer_wait_ready(struct be_adapter *adapter)
436{
437#define SLIPORT_READY_TIMEOUT 30
438 u32 sliport_status;
439 int status = 0, i;
440
441 for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
442 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
443 if (sliport_status & SLIPORT_STATUS_RDY_MASK)
444 break;
445
446 msleep(1000);
447 }
448
449 if (i == SLIPORT_READY_TIMEOUT)
450 status = -1;
451
452 return status;
453}
454
455int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
456{
457 int status;
458 u32 sliport_status, err, reset_needed;
459 status = lancer_wait_ready(adapter);
460 if (!status) {
461 sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
462 err = sliport_status & SLIPORT_STATUS_ERR_MASK;
463 reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
464 if (err && reset_needed) {
465 iowrite32(SLI_PORT_CONTROL_IP_MASK,
466 adapter->db + SLIPORT_CONTROL_OFFSET);
467
468 /* check adapter has corrected the error */
469 status = lancer_wait_ready(adapter);
470 sliport_status = ioread32(adapter->db +
471 SLIPORT_STATUS_OFFSET);
472 sliport_status &= (SLIPORT_STATUS_ERR_MASK |
473 SLIPORT_STATUS_RN_MASK);
474 if (status || sliport_status)
475 status = -1;
476 } else if (err || reset_needed) {
477 status = -1;
478 }
479 }
480 return status;
481}
482
483int be_fw_wait_ready(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700484{
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000485 u16 stage;
486 int status, timeout = 0;
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000487 struct device *dev = &adapter->pdev->dev;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700488
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000489 if (lancer_chip(adapter)) {
490 status = lancer_wait_ready(adapter);
491 return status;
492 }
493
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000494 do {
495 status = be_POST_stage_get(adapter, &stage);
496 if (status) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000497 dev_err(dev, "POST error; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000498 return -1;
499 } else if (stage != POST_STAGE_ARMFW_RDY) {
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000500 if (msleep_interruptible(2000)) {
501 dev_err(dev, "Waiting for POST aborted\n");
502 return -EINTR;
503 }
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000504 timeout += 2;
505 } else {
506 return 0;
507 }
Somnath Kotur3ab81b52011-10-03 08:10:57 +0000508 } while (timeout < 60);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700509
Sathya Perla6ed35ee2011-05-12 19:32:15 +0000510 dev_err(dev, "POST timeout; stage=0x%x\n", stage);
Sathya Perla43a04fdc2009-10-14 20:21:17 +0000511 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700512}
513
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700514
515static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
516{
517 return &wrb->payload.sgl[0];
518}
519
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700520
521/* Don't touch the hdr after it's prepared */
Somnath Kotur106df1e2011-10-27 07:12:13 +0000522/* mem will be NULL for embedded commands */
523static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
524 u8 subsystem, u8 opcode, int cmd_len,
525 struct be_mcc_wrb *wrb, struct be_dma_mem *mem)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700526{
Somnath Kotur106df1e2011-10-27 07:12:13 +0000527 struct be_sge *sge;
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000528 unsigned long addr = (unsigned long)req_hdr;
529 u64 req_addr = addr;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000530
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700531 req_hdr->opcode = opcode;
532 req_hdr->subsystem = subsystem;
533 req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
Ajit Khaparde07793d32010-02-16 00:18:46 +0000534 req_hdr->version = 0;
Somnath Kotur106df1e2011-10-27 07:12:13 +0000535
Padmanabh Ratnakar652bf642012-04-25 01:47:03 +0000536 wrb->tag0 = req_addr & 0xFFFFFFFF;
537 wrb->tag1 = upper_32_bits(req_addr);
538
Somnath Kotur106df1e2011-10-27 07:12:13 +0000539 wrb->payload_length = cmd_len;
540 if (mem) {
541 wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
542 MCC_WRB_SGE_CNT_SHIFT;
543 sge = nonembedded_sgl(wrb);
544 sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
545 sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
546 sge->len = cpu_to_le32(mem->size);
547 } else
548 wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
549 be_dws_cpu_to_le(wrb, 8);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700550}
551
552static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
553 struct be_dma_mem *mem)
554{
555 int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
556 u64 dma = (u64)mem->dma;
557
558 for (i = 0; i < buf_pages; i++) {
559 pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
560 pages[i].hi = cpu_to_le32(upper_32_bits(dma));
561 dma += PAGE_SIZE_4K;
562 }
563}
564
565/* Converts interrupt delay in microseconds to multiplier value */
566static u32 eq_delay_to_mult(u32 usec_delay)
567{
568#define MAX_INTR_RATE 651042
569 const u32 round = 10;
570 u32 multiplier;
571
572 if (usec_delay == 0)
573 multiplier = 0;
574 else {
575 u32 interrupt_rate = 1000000 / usec_delay;
576 /* Max delay, corresponding to the lowest interrupt rate */
577 if (interrupt_rate == 0)
578 multiplier = 1023;
579 else {
580 multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
581 multiplier /= interrupt_rate;
582 /* Round the multiplier to the closest value.*/
583 multiplier = (multiplier + round/2) / round;
584 multiplier = min(multiplier, (u32)1023);
585 }
586 }
587 return multiplier;
588}
589
Sathya Perlab31c50a2009-09-17 10:30:13 -0700590static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700591{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700592 struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
593 struct be_mcc_wrb *wrb
594 = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
595 memset(wrb, 0, sizeof(*wrb));
596 return wrb;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700597}
598
Sathya Perlab31c50a2009-09-17 10:30:13 -0700599static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
Sathya Perla5fb379e2009-06-18 00:02:59 +0000600{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700601 struct be_queue_info *mccq = &adapter->mcc_obj.q;
602 struct be_mcc_wrb *wrb;
603
Sathya Perla713d03942009-11-22 22:02:45 +0000604 if (atomic_read(&mccq->used) >= mccq->len) {
605 dev_err(&adapter->pdev->dev, "Out of MCCQ wrbs\n");
606 return NULL;
607 }
608
Sathya Perlab31c50a2009-09-17 10:30:13 -0700609 wrb = queue_head_node(mccq);
610 queue_head_inc(mccq);
611 atomic_inc(&mccq->used);
612 memset(wrb, 0, sizeof(*wrb));
Sathya Perla5fb379e2009-06-18 00:02:59 +0000613 return wrb;
614}
615
Sathya Perla2243e2e2009-11-22 22:02:03 +0000616/* Tell fw we're about to start firing cmds by writing a
617 * special pattern across the wrb hdr; uses mbox
618 */
619int be_cmd_fw_init(struct be_adapter *adapter)
620{
621 u8 *wrb;
622 int status;
623
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000624 if (lancer_chip(adapter))
625 return 0;
626
Ivan Vecera29849612010-12-14 05:43:19 +0000627 if (mutex_lock_interruptible(&adapter->mbox_lock))
628 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000629
630 wrb = (u8 *)wrb_from_mbox(adapter);
Sathya Perla359a9722010-12-01 01:03:36 +0000631 *wrb++ = 0xFF;
632 *wrb++ = 0x12;
633 *wrb++ = 0x34;
634 *wrb++ = 0xFF;
635 *wrb++ = 0xFF;
636 *wrb++ = 0x56;
637 *wrb++ = 0x78;
638 *wrb = 0xFF;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000639
640 status = be_mbox_notify_wait(adapter);
641
Ivan Vecera29849612010-12-14 05:43:19 +0000642 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000643 return status;
644}
645
646/* Tell fw we're done with firing cmds by writing a
647 * special pattern across the wrb hdr; uses mbox
648 */
649int be_cmd_fw_clean(struct be_adapter *adapter)
650{
651 u8 *wrb;
652 int status;
653
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000654 if (lancer_chip(adapter))
655 return 0;
656
Ivan Vecera29849612010-12-14 05:43:19 +0000657 if (mutex_lock_interruptible(&adapter->mbox_lock))
658 return -1;
Sathya Perla2243e2e2009-11-22 22:02:03 +0000659
660 wrb = (u8 *)wrb_from_mbox(adapter);
661 *wrb++ = 0xFF;
662 *wrb++ = 0xAA;
663 *wrb++ = 0xBB;
664 *wrb++ = 0xFF;
665 *wrb++ = 0xFF;
666 *wrb++ = 0xCC;
667 *wrb++ = 0xDD;
668 *wrb = 0xFF;
669
670 status = be_mbox_notify_wait(adapter);
671
Ivan Vecera29849612010-12-14 05:43:19 +0000672 mutex_unlock(&adapter->mbox_lock);
Sathya Perla2243e2e2009-11-22 22:02:03 +0000673 return status;
674}
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +0000675
Sathya Perla8788fdc2009-07-27 22:52:03 +0000676int be_cmd_eq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700677 struct be_queue_info *eq, int eq_delay)
678{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700679 struct be_mcc_wrb *wrb;
680 struct be_cmd_req_eq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700681 struct be_dma_mem *q_mem = &eq->dma_mem;
682 int status;
683
Ivan Vecera29849612010-12-14 05:43:19 +0000684 if (mutex_lock_interruptible(&adapter->mbox_lock))
685 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700686
687 wrb = wrb_from_mbox(adapter);
688 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700689
Somnath Kotur106df1e2011-10-27 07:12:13 +0000690 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
691 OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700692
693 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
694
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700695 AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
696 /* 4byte eqe*/
697 AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
698 AMAP_SET_BITS(struct amap_eq_context, count, req->context,
699 __ilog2_u32(eq->len/256));
700 AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
701 eq_delay_to_mult(eq_delay));
702 be_dws_cpu_to_le(req->context, sizeof(req->context));
703
704 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
705
Sathya Perlab31c50a2009-09-17 10:30:13 -0700706 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700707 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700708 struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700709 eq->id = le16_to_cpu(resp->eq_id);
710 eq->created = true;
711 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700712
Ivan Vecera29849612010-12-14 05:43:19 +0000713 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700714 return status;
715}
716
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000717/* Use MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000718int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
Sathya Perla5ee49792012-09-28 04:39:41 +0000719 bool permanent, u32 if_handle, u32 pmac_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700720{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700721 struct be_mcc_wrb *wrb;
722 struct be_cmd_req_mac_query *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700723 int status;
724
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000725 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700726
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000727 wrb = wrb_from_mccq(adapter);
728 if (!wrb) {
729 status = -EBUSY;
730 goto err;
731 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700732 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700733
Somnath Kotur106df1e2011-10-27 07:12:13 +0000734 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
735 OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb, NULL);
Sathya Perla5ee49792012-09-28 04:39:41 +0000736 req->type = MAC_ADDRESS_TYPE_NETWORK;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700737 if (permanent) {
738 req->permanent = 1;
739 } else {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700740 req->if_id = cpu_to_le16((u16) if_handle);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +0000741 req->pmac_id = cpu_to_le32(pmac_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700742 req->permanent = 0;
743 }
744
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000745 status = be_mcc_notify_wait(adapter);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700746 if (!status) {
747 struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700748 memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
Sathya Perlab31c50a2009-09-17 10:30:13 -0700749 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700750
Sathya Perlaf9449ab2011-10-24 02:45:01 +0000751err:
752 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700753 return status;
754}
755
Sathya Perlab31c50a2009-09-17 10:30:13 -0700756/* Uses synchronous MCCQ */
Sathya Perla8788fdc2009-07-27 22:52:03 +0000757int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
Ajit Khapardef8617e02011-02-11 13:36:37 +0000758 u32 if_id, u32 *pmac_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700759{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700760 struct be_mcc_wrb *wrb;
761 struct be_cmd_req_pmac_add *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700762 int status;
763
Sathya Perlab31c50a2009-09-17 10:30:13 -0700764 spin_lock_bh(&adapter->mcc_lock);
765
766 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000767 if (!wrb) {
768 status = -EBUSY;
769 goto err;
770 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700771 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700772
Somnath Kotur106df1e2011-10-27 07:12:13 +0000773 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
774 OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700775
Ajit Khapardef8617e02011-02-11 13:36:37 +0000776 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700777 req->if_id = cpu_to_le32(if_id);
778 memcpy(req->mac_address, mac_addr, ETH_ALEN);
779
Sathya Perlab31c50a2009-09-17 10:30:13 -0700780 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700781 if (!status) {
782 struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
783 *pmac_id = le32_to_cpu(resp->pmac_id);
784 }
785
Sathya Perla713d03942009-11-22 22:02:45 +0000786err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700787 spin_unlock_bh(&adapter->mcc_lock);
Somnath Koture3a7ae22011-10-27 07:14:05 +0000788
789 if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
790 status = -EPERM;
791
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700792 return status;
793}
794
Sathya Perlab31c50a2009-09-17 10:30:13 -0700795/* Uses synchronous MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +0000796int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700797{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700798 struct be_mcc_wrb *wrb;
799 struct be_cmd_req_pmac_del *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700800 int status;
801
Sathya Perla30128032011-11-10 19:17:57 +0000802 if (pmac_id == -1)
803 return 0;
804
Sathya Perlab31c50a2009-09-17 10:30:13 -0700805 spin_lock_bh(&adapter->mcc_lock);
806
807 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +0000808 if (!wrb) {
809 status = -EBUSY;
810 goto err;
811 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700812 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700813
Somnath Kotur106df1e2011-10-27 07:12:13 +0000814 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
815 OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700816
Ajit Khapardef8617e02011-02-11 13:36:37 +0000817 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700818 req->if_id = cpu_to_le32(if_id);
819 req->pmac_id = cpu_to_le32(pmac_id);
820
Sathya Perlab31c50a2009-09-17 10:30:13 -0700821 status = be_mcc_notify_wait(adapter);
822
Sathya Perla713d03942009-11-22 22:02:45 +0000823err:
Sathya Perlab31c50a2009-09-17 10:30:13 -0700824 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700825 return status;
826}
827
Sathya Perlab31c50a2009-09-17 10:30:13 -0700828/* Uses Mbox */
Sathya Perla10ef9ab2012-02-09 18:05:27 +0000829int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
830 struct be_queue_info *eq, bool no_delay, int coalesce_wm)
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700831{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700832 struct be_mcc_wrb *wrb;
833 struct be_cmd_req_cq_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700834 struct be_dma_mem *q_mem = &cq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700835 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700836 int status;
837
Ivan Vecera29849612010-12-14 05:43:19 +0000838 if (mutex_lock_interruptible(&adapter->mbox_lock))
839 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700840
841 wrb = wrb_from_mbox(adapter);
842 req = embedded_payload(wrb);
843 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700844
Somnath Kotur106df1e2011-10-27 07:12:13 +0000845 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
846 OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700847
848 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000849 if (lancer_chip(adapter)) {
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +0000850 req->hdr.version = 2;
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000851 req->page_size = 1; /* 1 for 4K */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000852 AMAP_SET_BITS(struct amap_cq_context_lancer, nodelay, ctxt,
853 no_delay);
854 AMAP_SET_BITS(struct amap_cq_context_lancer, count, ctxt,
855 __ilog2_u32(cq->len/256));
856 AMAP_SET_BITS(struct amap_cq_context_lancer, valid, ctxt, 1);
857 AMAP_SET_BITS(struct amap_cq_context_lancer, eventable,
858 ctxt, 1);
859 AMAP_SET_BITS(struct amap_cq_context_lancer, eqid,
860 ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000861 } else {
862 AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
863 coalesce_wm);
864 AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
865 ctxt, no_delay);
866 AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
867 __ilog2_u32(cq->len/256));
868 AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000869 AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
870 AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000871 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700872
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700873 be_dws_cpu_to_le(ctxt, sizeof(req->context));
874
875 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
876
Sathya Perlab31c50a2009-09-17 10:30:13 -0700877 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700878 if (!status) {
Sathya Perlab31c50a2009-09-17 10:30:13 -0700879 struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700880 cq->id = le16_to_cpu(resp->cq_id);
881 cq->created = true;
882 }
Sathya Perlab31c50a2009-09-17 10:30:13 -0700883
Ivan Vecera29849612010-12-14 05:43:19 +0000884 mutex_unlock(&adapter->mbox_lock);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000885
886 return status;
887}
888
889static u32 be_encoded_q_len(int q_len)
890{
891 u32 len_encoded = fls(q_len); /* log2(len) + 1 */
892 if (len_encoded == 16)
893 len_encoded = 0;
894 return len_encoded;
895}
896
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000897int be_cmd_mccq_ext_create(struct be_adapter *adapter,
Sathya Perla5fb379e2009-06-18 00:02:59 +0000898 struct be_queue_info *mccq,
899 struct be_queue_info *cq)
900{
Sathya Perlab31c50a2009-09-17 10:30:13 -0700901 struct be_mcc_wrb *wrb;
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000902 struct be_cmd_req_mcc_ext_create *req;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000903 struct be_dma_mem *q_mem = &mccq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700904 void *ctxt;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000905 int status;
906
Ivan Vecera29849612010-12-14 05:43:19 +0000907 if (mutex_lock_interruptible(&adapter->mbox_lock))
908 return -1;
Sathya Perlab31c50a2009-09-17 10:30:13 -0700909
910 wrb = wrb_from_mbox(adapter);
911 req = embedded_payload(wrb);
912 ctxt = &req->context;
Sathya Perla5fb379e2009-06-18 00:02:59 +0000913
Somnath Kotur106df1e2011-10-27 07:12:13 +0000914 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
915 OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb, NULL);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000916
Ajit Khaparded4a2ac32010-03-11 01:35:59 +0000917 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000918 if (lancer_chip(adapter)) {
919 req->hdr.version = 1;
920 req->cq_id = cpu_to_le16(cq->id);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000921
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000922 AMAP_SET_BITS(struct amap_mcc_context_lancer, ring_size, ctxt,
923 be_encoded_q_len(mccq->len));
924 AMAP_SET_BITS(struct amap_mcc_context_lancer, valid, ctxt, 1);
925 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_id,
926 ctxt, cq->id);
927 AMAP_SET_BITS(struct amap_mcc_context_lancer, async_cq_valid,
928 ctxt, 1);
929
930 } else {
931 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
932 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
933 be_encoded_q_len(mccq->len));
934 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
935 }
936
Somnath Koturcc4ce022010-10-21 07:11:14 -0700937 /* Subscribe to Link State and Group 5 Events(bits 1 and 5 set) */
Sathya Perlafe6d2a32010-11-21 23:25:50 +0000938 req->async_event_bitmap[0] = cpu_to_le32(0x00000022);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000939 be_dws_cpu_to_le(ctxt, sizeof(req->context));
940
941 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
942
Sathya Perlab31c50a2009-09-17 10:30:13 -0700943 status = be_mbox_notify_wait(adapter);
Sathya Perla5fb379e2009-06-18 00:02:59 +0000944 if (!status) {
945 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
946 mccq->id = le16_to_cpu(resp->id);
947 mccq->created = true;
948 }
Ivan Vecera29849612010-12-14 05:43:19 +0000949 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -0700950
951 return status;
952}
953
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000954int be_cmd_mccq_org_create(struct be_adapter *adapter,
955 struct be_queue_info *mccq,
956 struct be_queue_info *cq)
957{
958 struct be_mcc_wrb *wrb;
959 struct be_cmd_req_mcc_create *req;
960 struct be_dma_mem *q_mem = &mccq->dma_mem;
961 void *ctxt;
962 int status;
963
964 if (mutex_lock_interruptible(&adapter->mbox_lock))
965 return -1;
966
967 wrb = wrb_from_mbox(adapter);
968 req = embedded_payload(wrb);
969 ctxt = &req->context;
970
Somnath Kotur106df1e2011-10-27 07:12:13 +0000971 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
972 OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb, NULL);
Somnath Kotur34b1ef02011-06-01 00:33:22 +0000973
974 req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
975
976 AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
977 AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
978 be_encoded_q_len(mccq->len));
979 AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
980
981 be_dws_cpu_to_le(ctxt, sizeof(req->context));
982
983 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
984
985 status = be_mbox_notify_wait(adapter);
986 if (!status) {
987 struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
988 mccq->id = le16_to_cpu(resp->id);
989 mccq->created = true;
990 }
991
992 mutex_unlock(&adapter->mbox_lock);
993 return status;
994}
995
996int be_cmd_mccq_create(struct be_adapter *adapter,
997 struct be_queue_info *mccq,
998 struct be_queue_info *cq)
999{
1000 int status;
1001
1002 status = be_cmd_mccq_ext_create(adapter, mccq, cq);
1003 if (status && !lancer_chip(adapter)) {
1004 dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
1005 "or newer to avoid conflicting priorities between NIC "
1006 "and FCoE traffic");
1007 status = be_cmd_mccq_org_create(adapter, mccq, cq);
1008 }
1009 return status;
1010}
1011
Sathya Perla8788fdc2009-07-27 22:52:03 +00001012int be_cmd_txq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001013 struct be_queue_info *txq,
1014 struct be_queue_info *cq)
1015{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001016 struct be_mcc_wrb *wrb;
1017 struct be_cmd_req_eth_tx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001018 struct be_dma_mem *q_mem = &txq->dma_mem;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001019 void *ctxt;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001020 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001021
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001022 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001023
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001024 wrb = wrb_from_mccq(adapter);
1025 if (!wrb) {
1026 status = -EBUSY;
1027 goto err;
1028 }
1029
Sathya Perlab31c50a2009-09-17 10:30:13 -07001030 req = embedded_payload(wrb);
1031 ctxt = &req->context;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001032
Somnath Kotur106df1e2011-10-27 07:12:13 +00001033 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1034 OPCODE_ETH_TX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001035
Padmanabh Ratnakar8b7756c2011-03-07 03:08:52 +00001036 if (lancer_chip(adapter)) {
1037 req->hdr.version = 1;
1038 AMAP_SET_BITS(struct amap_tx_context, if_id, ctxt,
1039 adapter->if_handle);
1040 }
1041
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001042 req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
1043 req->ulp_num = BE_ULP1_NUM;
1044 req->type = BE_ETH_TX_RING_TYPE_STANDARD;
1045
Sathya Perlab31c50a2009-09-17 10:30:13 -07001046 AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
1047 be_encoded_q_len(txq->len));
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001048 AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
1049 AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
1050
1051 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1052
1053 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1054
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001055 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001056 if (!status) {
1057 struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
1058 txq->id = le16_to_cpu(resp->cid);
1059 txq->created = true;
1060 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001061
Padmanabh Ratnakar293c4a72011-11-16 02:02:23 +00001062err:
1063 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001064
1065 return status;
1066}
1067
Sathya Perla482c9e72011-06-29 23:33:17 +00001068/* Uses MCC */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001069int be_cmd_rxq_create(struct be_adapter *adapter,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001070 struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001071 u32 if_id, u32 rss, u8 *rss_id)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001072{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001073 struct be_mcc_wrb *wrb;
1074 struct be_cmd_req_eth_rx_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001075 struct be_dma_mem *q_mem = &rxq->dma_mem;
1076 int status;
1077
Sathya Perla482c9e72011-06-29 23:33:17 +00001078 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001079
Sathya Perla482c9e72011-06-29 23:33:17 +00001080 wrb = wrb_from_mccq(adapter);
1081 if (!wrb) {
1082 status = -EBUSY;
1083 goto err;
1084 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001085 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001086
Somnath Kotur106df1e2011-10-27 07:12:13 +00001087 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1088 OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001089
1090 req->cq_id = cpu_to_le16(cq_id);
1091 req->frag_size = fls(frag_size) - 1;
1092 req->num_pages = 2;
1093 be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
1094 req->interface_id = cpu_to_le32(if_id);
Sathya Perla10ef9ab2012-02-09 18:05:27 +00001095 req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001096 req->rss_queue = cpu_to_le32(rss);
1097
Sathya Perla482c9e72011-06-29 23:33:17 +00001098 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001099 if (!status) {
1100 struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
1101 rxq->id = le16_to_cpu(resp->id);
1102 rxq->created = true;
Sathya Perla3abcded2010-10-03 22:12:27 -07001103 *rss_id = resp->rss_id;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001104 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001105
Sathya Perla482c9e72011-06-29 23:33:17 +00001106err:
1107 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001108 return status;
1109}
1110
Sathya Perlab31c50a2009-09-17 10:30:13 -07001111/* Generic destroyer function for all types of queues
1112 * Uses Mbox
1113 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001114int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001115 int queue_type)
1116{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001117 struct be_mcc_wrb *wrb;
1118 struct be_cmd_req_q_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001119 u8 subsys = 0, opcode = 0;
1120 int status;
1121
Ivan Vecera29849612010-12-14 05:43:19 +00001122 if (mutex_lock_interruptible(&adapter->mbox_lock))
1123 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001124
Sathya Perlab31c50a2009-09-17 10:30:13 -07001125 wrb = wrb_from_mbox(adapter);
1126 req = embedded_payload(wrb);
1127
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001128 switch (queue_type) {
1129 case QTYPE_EQ:
1130 subsys = CMD_SUBSYSTEM_COMMON;
1131 opcode = OPCODE_COMMON_EQ_DESTROY;
1132 break;
1133 case QTYPE_CQ:
1134 subsys = CMD_SUBSYSTEM_COMMON;
1135 opcode = OPCODE_COMMON_CQ_DESTROY;
1136 break;
1137 case QTYPE_TXQ:
1138 subsys = CMD_SUBSYSTEM_ETH;
1139 opcode = OPCODE_ETH_TX_DESTROY;
1140 break;
1141 case QTYPE_RXQ:
1142 subsys = CMD_SUBSYSTEM_ETH;
1143 opcode = OPCODE_ETH_RX_DESTROY;
1144 break;
Sathya Perla5fb379e2009-06-18 00:02:59 +00001145 case QTYPE_MCCQ:
1146 subsys = CMD_SUBSYSTEM_COMMON;
1147 opcode = OPCODE_COMMON_MCC_DESTROY;
1148 break;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001149 default:
Sathya Perla5f0b8492009-07-27 22:52:56 +00001150 BUG();
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001151 }
Ajit Khaparded744b442009-12-03 06:12:06 +00001152
Somnath Kotur106df1e2011-10-27 07:12:13 +00001153 be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
1154 NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001155 req->id = cpu_to_le16(q->id);
1156
Sathya Perlab31c50a2009-09-17 10:30:13 -07001157 status = be_mbox_notify_wait(adapter);
Sathya Perla482c9e72011-06-29 23:33:17 +00001158 if (!status)
1159 q->created = false;
Sathya Perla5f0b8492009-07-27 22:52:56 +00001160
Ivan Vecera29849612010-12-14 05:43:19 +00001161 mutex_unlock(&adapter->mbox_lock);
Sathya Perla482c9e72011-06-29 23:33:17 +00001162 return status;
1163}
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001164
Sathya Perla482c9e72011-06-29 23:33:17 +00001165/* Uses MCC */
1166int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
1167{
1168 struct be_mcc_wrb *wrb;
1169 struct be_cmd_req_q_destroy *req;
1170 int status;
1171
1172 spin_lock_bh(&adapter->mcc_lock);
1173
1174 wrb = wrb_from_mccq(adapter);
1175 if (!wrb) {
1176 status = -EBUSY;
1177 goto err;
1178 }
1179 req = embedded_payload(wrb);
1180
Somnath Kotur106df1e2011-10-27 07:12:13 +00001181 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1182 OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
Sathya Perla482c9e72011-06-29 23:33:17 +00001183 req->id = cpu_to_le16(q->id);
1184
1185 status = be_mcc_notify_wait(adapter);
1186 if (!status)
1187 q->created = false;
1188
1189err:
1190 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001191 return status;
1192}
1193
Sathya Perlab31c50a2009-09-17 10:30:13 -07001194/* Create an rx filtering policy configuration on an i/f
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001195 * Uses MCCQ
Sathya Perlab31c50a2009-09-17 10:30:13 -07001196 */
Sathya Perla73d540f2009-10-14 20:20:42 +00001197int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001198 u32 *if_handle, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001199{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001200 struct be_mcc_wrb *wrb;
1201 struct be_cmd_req_if_create *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001202 int status;
1203
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001204 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001205
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001206 wrb = wrb_from_mccq(adapter);
1207 if (!wrb) {
1208 status = -EBUSY;
1209 goto err;
1210 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001211 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001212
Somnath Kotur106df1e2011-10-27 07:12:13 +00001213 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1214 OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandiba343c72010-03-31 02:56:12 +00001215 req->hdr.domain = domain;
Sathya Perla73d540f2009-10-14 20:20:42 +00001216 req->capability_flags = cpu_to_le32(cap_flags);
1217 req->enable_flags = cpu_to_le32(en_flags);
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00001218
1219 req->pmac_invalid = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001220
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001221 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001222 if (!status) {
1223 struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
1224 *if_handle = le32_to_cpu(resp->interface_id);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001225 }
1226
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001227err:
1228 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001229 return status;
1230}
1231
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001232/* Uses MCCQ */
Sathya Perla30128032011-11-10 19:17:57 +00001233int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001234{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001235 struct be_mcc_wrb *wrb;
1236 struct be_cmd_req_if_destroy *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001237 int status;
1238
Sathya Perla30128032011-11-10 19:17:57 +00001239 if (interface_id == -1)
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001240 return 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07001241
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001242 spin_lock_bh(&adapter->mcc_lock);
1243
1244 wrb = wrb_from_mccq(adapter);
1245 if (!wrb) {
1246 status = -EBUSY;
1247 goto err;
1248 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001249 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001250
Somnath Kotur106df1e2011-10-27 07:12:13 +00001251 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1252 OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req), wrb, NULL);
Ajit Khaparde658681f2011-02-11 13:34:46 +00001253 req->hdr.domain = domain;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001254 req->interface_id = cpu_to_le32(interface_id);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001255
Sathya Perlaf9449ab2011-10-24 02:45:01 +00001256 status = be_mcc_notify_wait(adapter);
1257err:
1258 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001259 return status;
1260}
1261
1262/* Get stats is a non embedded command: the request is not embedded inside
1263 * WRB but is a separate dma memory block
Sathya Perlab31c50a2009-09-17 10:30:13 -07001264 * Uses asynchronous MCC
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001265 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001266int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001267{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001268 struct be_mcc_wrb *wrb;
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001269 struct be_cmd_req_hdr *hdr;
Sathya Perla713d03942009-11-22 22:02:45 +00001270 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001271
Sathya Perlab31c50a2009-09-17 10:30:13 -07001272 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001273
Sathya Perlab31c50a2009-09-17 10:30:13 -07001274 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001275 if (!wrb) {
1276 status = -EBUSY;
1277 goto err;
1278 }
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001279 hdr = nonemb_cmd->va;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001280
Somnath Kotur106df1e2011-10-27 07:12:13 +00001281 be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
1282 OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb, nonemb_cmd);
Ajit Khaparde89a88ab2011-05-16 07:36:18 +00001283
1284 if (adapter->generation == BE_GEN3)
1285 hdr->version = 1;
1286
Sathya Perlab31c50a2009-09-17 10:30:13 -07001287 be_mcc_notify(adapter);
Ajit Khapardeb2aebe62011-02-20 11:41:39 +00001288 adapter->stats_cmd_sent = true;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001289
Sathya Perla713d03942009-11-22 22:02:45 +00001290err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001291 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001292 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001293}
1294
Selvin Xavier005d5692011-05-16 07:36:35 +00001295/* Lancer Stats */
1296int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
1297 struct be_dma_mem *nonemb_cmd)
1298{
1299
1300 struct be_mcc_wrb *wrb;
1301 struct lancer_cmd_req_pport_stats *req;
Selvin Xavier005d5692011-05-16 07:36:35 +00001302 int status = 0;
1303
1304 spin_lock_bh(&adapter->mcc_lock);
1305
1306 wrb = wrb_from_mccq(adapter);
1307 if (!wrb) {
1308 status = -EBUSY;
1309 goto err;
1310 }
1311 req = nonemb_cmd->va;
Selvin Xavier005d5692011-05-16 07:36:35 +00001312
Somnath Kotur106df1e2011-10-27 07:12:13 +00001313 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1314 OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size, wrb,
1315 nonemb_cmd);
Selvin Xavier005d5692011-05-16 07:36:35 +00001316
Padmanabh Ratnakard51ebd32012-04-25 01:46:52 +00001317 req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
Selvin Xavier005d5692011-05-16 07:36:35 +00001318 req->cmd_params.params.reset_stats = 0;
1319
Selvin Xavier005d5692011-05-16 07:36:35 +00001320 be_mcc_notify(adapter);
1321 adapter->stats_cmd_sent = true;
1322
1323err:
1324 spin_unlock_bh(&adapter->mcc_lock);
1325 return status;
1326}
1327
Sathya Perla323ff712012-09-28 04:39:43 +00001328static int be_mac_to_link_speed(int mac_speed)
1329{
1330 switch (mac_speed) {
1331 case PHY_LINK_SPEED_ZERO:
1332 return 0;
1333 case PHY_LINK_SPEED_10MBPS:
1334 return 10;
1335 case PHY_LINK_SPEED_100MBPS:
1336 return 100;
1337 case PHY_LINK_SPEED_1GBPS:
1338 return 1000;
1339 case PHY_LINK_SPEED_10GBPS:
1340 return 10000;
1341 }
1342 return 0;
1343}
1344
1345/* Uses synchronous mcc
1346 * Returns link_speed in Mbps
1347 */
1348int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
1349 u8 *link_status, u32 dom)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001350{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001351 struct be_mcc_wrb *wrb;
1352 struct be_cmd_req_link_status *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001353 int status;
1354
Sathya Perlab31c50a2009-09-17 10:30:13 -07001355 spin_lock_bh(&adapter->mcc_lock);
1356
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001357 if (link_status)
1358 *link_status = LINK_DOWN;
1359
Sathya Perlab31c50a2009-09-17 10:30:13 -07001360 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001361 if (!wrb) {
1362 status = -EBUSY;
1363 goto err;
1364 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001365 req = embedded_payload(wrb);
Sathya Perlaa8f447bd2009-06-18 00:10:27 +00001366
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001367 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1368 OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req), wrb, NULL);
1369
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001370 if (adapter->generation == BE_GEN3 || lancer_chip(adapter))
Padmanabh Ratnakardaad6162011-11-16 02:03:45 +00001371 req->hdr.version = 1;
1372
Padmanabh Ratnakar57cd80d2012-02-03 09:49:46 +00001373 req->hdr.domain = dom;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001374
Sathya Perlab31c50a2009-09-17 10:30:13 -07001375 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001376 if (!status) {
1377 struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
Sathya Perla323ff712012-09-28 04:39:43 +00001378 if (link_speed) {
1379 *link_speed = resp->link_speed ?
1380 le16_to_cpu(resp->link_speed) * 10 :
1381 be_mac_to_link_speed(resp->mac_speed);
1382
1383 if (!resp->logical_link_status)
1384 *link_speed = 0;
Sarveshwar Bandi0388f252009-10-28 04:15:20 -07001385 }
Ajit Khapardeb236916a2011-12-30 12:15:40 +00001386 if (link_status)
1387 *link_status = resp->logical_link_status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001388 }
1389
Sathya Perla713d03942009-11-22 22:02:45 +00001390err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001391 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001392 return status;
1393}
1394
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001395/* Uses synchronous mcc */
1396int be_cmd_get_die_temperature(struct be_adapter *adapter)
1397{
1398 struct be_mcc_wrb *wrb;
1399 struct be_cmd_req_get_cntl_addnl_attribs *req;
1400 int status;
1401
1402 spin_lock_bh(&adapter->mcc_lock);
1403
1404 wrb = wrb_from_mccq(adapter);
1405 if (!wrb) {
1406 status = -EBUSY;
1407 goto err;
1408 }
1409 req = embedded_payload(wrb);
1410
Somnath Kotur106df1e2011-10-27 07:12:13 +00001411 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1412 OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES, sizeof(*req),
1413 wrb, NULL);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001414
Somnath Kotur3de09452011-09-30 07:25:05 +00001415 be_mcc_notify(adapter);
Ajit Khaparde609ff3b2011-02-20 11:42:07 +00001416
1417err:
1418 spin_unlock_bh(&adapter->mcc_lock);
1419 return status;
1420}
1421
Somnath Kotur311fddc2011-03-16 21:22:43 +00001422/* Uses synchronous mcc */
1423int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
1424{
1425 struct be_mcc_wrb *wrb;
1426 struct be_cmd_req_get_fat *req;
1427 int status;
1428
1429 spin_lock_bh(&adapter->mcc_lock);
1430
1431 wrb = wrb_from_mccq(adapter);
1432 if (!wrb) {
1433 status = -EBUSY;
1434 goto err;
1435 }
1436 req = embedded_payload(wrb);
1437
Somnath Kotur106df1e2011-10-27 07:12:13 +00001438 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1439 OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb, NULL);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001440 req->fat_operation = cpu_to_le32(QUERY_FAT);
1441 status = be_mcc_notify_wait(adapter);
1442 if (!status) {
1443 struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
1444 if (log_size && resp->log_size)
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001445 *log_size = le32_to_cpu(resp->log_size) -
1446 sizeof(u32);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001447 }
1448err:
1449 spin_unlock_bh(&adapter->mcc_lock);
1450 return status;
1451}
1452
1453void be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
1454{
1455 struct be_dma_mem get_fat_cmd;
1456 struct be_mcc_wrb *wrb;
1457 struct be_cmd_req_get_fat *req;
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001458 u32 offset = 0, total_size, buf_size,
1459 log_offset = sizeof(u32), payload_len;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001460 int status;
1461
1462 if (buf_len == 0)
1463 return;
1464
1465 total_size = buf_len;
1466
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001467 get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
1468 get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
1469 get_fat_cmd.size,
1470 &get_fat_cmd.dma);
1471 if (!get_fat_cmd.va) {
1472 status = -ENOMEM;
1473 dev_err(&adapter->pdev->dev,
1474 "Memory allocation failure while retrieving FAT data\n");
1475 return;
1476 }
1477
Somnath Kotur311fddc2011-03-16 21:22:43 +00001478 spin_lock_bh(&adapter->mcc_lock);
1479
Somnath Kotur311fddc2011-03-16 21:22:43 +00001480 while (total_size) {
1481 buf_size = min(total_size, (u32)60*1024);
1482 total_size -= buf_size;
1483
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001484 wrb = wrb_from_mccq(adapter);
1485 if (!wrb) {
1486 status = -EBUSY;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001487 goto err;
1488 }
1489 req = get_fat_cmd.va;
Somnath Kotur311fddc2011-03-16 21:22:43 +00001490
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001491 payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
Somnath Kotur106df1e2011-10-27 07:12:13 +00001492 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1493 OPCODE_COMMON_MANAGE_FAT, payload_len, wrb,
1494 &get_fat_cmd);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001495
1496 req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
1497 req->read_log_offset = cpu_to_le32(log_offset);
1498 req->read_log_length = cpu_to_le32(buf_size);
1499 req->data_buffer_size = cpu_to_le32(buf_size);
1500
1501 status = be_mcc_notify_wait(adapter);
1502 if (!status) {
1503 struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
1504 memcpy(buf + offset,
1505 resp->data_buffer,
Somnath Kotur92aa9212011-09-30 07:24:00 +00001506 le32_to_cpu(resp->read_log_length));
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001507 } else {
Somnath Kotur311fddc2011-03-16 21:22:43 +00001508 dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001509 goto err;
1510 }
Somnath Kotur311fddc2011-03-16 21:22:43 +00001511 offset += buf_size;
1512 log_offset += buf_size;
1513 }
1514err:
Somnath Koturfe2a70e2011-04-21 03:18:12 +00001515 pci_free_consistent(adapter->pdev, get_fat_cmd.size,
1516 get_fat_cmd.va,
1517 get_fat_cmd.dma);
Somnath Kotur311fddc2011-03-16 21:22:43 +00001518 spin_unlock_bh(&adapter->mcc_lock);
1519}
1520
Sathya Perla04b71172011-09-27 13:30:27 -04001521/* Uses synchronous mcc */
1522int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver,
1523 char *fw_on_flash)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001524{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001525 struct be_mcc_wrb *wrb;
1526 struct be_cmd_req_get_fw_version *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001527 int status;
1528
Sathya Perla04b71172011-09-27 13:30:27 -04001529 spin_lock_bh(&adapter->mcc_lock);
Sathya Perlab31c50a2009-09-17 10:30:13 -07001530
Sathya Perla04b71172011-09-27 13:30:27 -04001531 wrb = wrb_from_mccq(adapter);
1532 if (!wrb) {
1533 status = -EBUSY;
1534 goto err;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001535 }
1536
Sathya Perla04b71172011-09-27 13:30:27 -04001537 req = embedded_payload(wrb);
Sathya Perla04b71172011-09-27 13:30:27 -04001538
Somnath Kotur106df1e2011-10-27 07:12:13 +00001539 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1540 OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb, NULL);
Sathya Perla04b71172011-09-27 13:30:27 -04001541 status = be_mcc_notify_wait(adapter);
1542 if (!status) {
1543 struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
1544 strcpy(fw_ver, resp->firmware_version_string);
1545 if (fw_on_flash)
1546 strcpy(fw_on_flash, resp->fw_on_flash_version_string);
1547 }
1548err:
1549 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001550 return status;
1551}
1552
Sathya Perlab31c50a2009-09-17 10:30:13 -07001553/* set the EQ delay interval of an EQ to specified value
1554 * Uses async mcc
1555 */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001556int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001557{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001558 struct be_mcc_wrb *wrb;
1559 struct be_cmd_req_modify_eq_delay *req;
Sathya Perla713d03942009-11-22 22:02:45 +00001560 int status = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001561
Sathya Perlab31c50a2009-09-17 10:30:13 -07001562 spin_lock_bh(&adapter->mcc_lock);
1563
1564 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001565 if (!wrb) {
1566 status = -EBUSY;
1567 goto err;
1568 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001569 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001570
Somnath Kotur106df1e2011-10-27 07:12:13 +00001571 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1572 OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001573
1574 req->num_eq = cpu_to_le32(1);
1575 req->delay[0].eq_id = cpu_to_le32(eq_id);
1576 req->delay[0].phase = 0;
1577 req->delay[0].delay_multiplier = cpu_to_le32(eqd);
1578
Sathya Perlab31c50a2009-09-17 10:30:13 -07001579 be_mcc_notify(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001580
Sathya Perla713d03942009-11-22 22:02:45 +00001581err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001582 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla713d03942009-11-22 22:02:45 +00001583 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001584}
1585
Sathya Perlab31c50a2009-09-17 10:30:13 -07001586/* Uses sycnhronous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001587int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001588 u32 num, bool untagged, bool promiscuous)
1589{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001590 struct be_mcc_wrb *wrb;
1591 struct be_cmd_req_vlan_config *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001592 int status;
1593
Sathya Perlab31c50a2009-09-17 10:30:13 -07001594 spin_lock_bh(&adapter->mcc_lock);
1595
1596 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001597 if (!wrb) {
1598 status = -EBUSY;
1599 goto err;
1600 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001601 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001602
Somnath Kotur106df1e2011-10-27 07:12:13 +00001603 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1604 OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001605
1606 req->interface_id = if_id;
1607 req->promiscuous = promiscuous;
1608 req->untagged = untagged;
1609 req->num_vlan = num;
1610 if (!promiscuous) {
1611 memcpy(req->normal_vlan, vtag_array,
1612 req->num_vlan * sizeof(vtag_array[0]));
1613 }
1614
Sathya Perlab31c50a2009-09-17 10:30:13 -07001615 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001616
Sathya Perla713d03942009-11-22 22:02:45 +00001617err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001618 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001619 return status;
1620}
1621
Sathya Perla5b8821b2011-08-02 19:57:44 +00001622int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001623{
Sathya Perla6ac7b682009-06-18 00:05:54 +00001624 struct be_mcc_wrb *wrb;
Sathya Perla5b8821b2011-08-02 19:57:44 +00001625 struct be_dma_mem *mem = &adapter->rx_filter;
1626 struct be_cmd_req_rx_filter *req = mem->va;
Sathya Perlae7b909a2009-11-22 22:01:10 +00001627 int status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001628
Sathya Perla8788fdc2009-07-27 22:52:03 +00001629 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6ac7b682009-06-18 00:05:54 +00001630
Sathya Perlab31c50a2009-09-17 10:30:13 -07001631 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001632 if (!wrb) {
1633 status = -EBUSY;
1634 goto err;
1635 }
Sathya Perla5b8821b2011-08-02 19:57:44 +00001636 memset(req, 0, sizeof(*req));
Somnath Kotur106df1e2011-10-27 07:12:13 +00001637 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1638 OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
1639 wrb, mem);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001640
Sathya Perla5b8821b2011-08-02 19:57:44 +00001641 req->if_id = cpu_to_le32(adapter->if_handle);
1642 if (flags & IFF_PROMISC) {
1643 req->if_flags_mask = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
1644 BE_IF_FLAGS_VLAN_PROMISCUOUS);
1645 if (value == ON)
1646 req->if_flags = cpu_to_le32(BE_IF_FLAGS_PROMISCUOUS |
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001647 BE_IF_FLAGS_VLAN_PROMISCUOUS);
Sathya Perla5b8821b2011-08-02 19:57:44 +00001648 } else if (flags & IFF_ALLMULTI) {
1649 req->if_flags_mask = req->if_flags =
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001650 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
Sathya Perla24307ee2009-06-18 00:09:25 +00001651 } else {
Sathya Perla5b8821b2011-08-02 19:57:44 +00001652 struct netdev_hw_addr *ha;
1653 int i = 0;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001654
Sathya Perla8e7d3f62011-09-27 13:29:38 -04001655 req->if_flags_mask = req->if_flags =
1656 cpu_to_le32(BE_IF_FLAGS_MULTICAST);
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001657
1658 /* Reset mcast promisc mode if already set by setting mask
1659 * and not setting flags field
1660 */
Padmanabh Ratnakar0b13fb42012-07-18 02:51:58 +00001661 if (!lancer_chip(adapter) || be_physfn(adapter))
1662 req->if_flags_mask |=
Padmanabh Ratnakar1610c792011-11-03 01:49:27 +00001663 cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS);
1664
Padmanabh Ratnakar016f97b2011-11-03 01:49:13 +00001665 req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
Sathya Perla5b8821b2011-08-02 19:57:44 +00001666 netdev_for_each_mc_addr(ha, adapter->netdev)
1667 memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
1668 }
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001669
Sathya Perla0d1d5872011-08-03 05:19:27 -07001670 status = be_mcc_notify_wait(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001671err:
Sathya Perla8788fdc2009-07-27 22:52:03 +00001672 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perlae7b909a2009-11-22 22:01:10 +00001673 return status;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001674}
1675
Sathya Perlab31c50a2009-09-17 10:30:13 -07001676/* Uses synchrounous mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001677int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001678{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001679 struct be_mcc_wrb *wrb;
1680 struct be_cmd_req_set_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001681 int status;
1682
Sathya Perlab31c50a2009-09-17 10:30:13 -07001683 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001684
Sathya Perlab31c50a2009-09-17 10:30:13 -07001685 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001686 if (!wrb) {
1687 status = -EBUSY;
1688 goto err;
1689 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001690 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001691
Somnath Kotur106df1e2011-10-27 07:12:13 +00001692 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1693 OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001694
1695 req->tx_flow_control = cpu_to_le16((u16)tx_fc);
1696 req->rx_flow_control = cpu_to_le16((u16)rx_fc);
1697
Sathya Perlab31c50a2009-09-17 10:30:13 -07001698 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001699
Sathya Perla713d03942009-11-22 22:02:45 +00001700err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001701 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001702 return status;
1703}
1704
Sathya Perlab31c50a2009-09-17 10:30:13 -07001705/* Uses sycn mcc */
Sathya Perla8788fdc2009-07-27 22:52:03 +00001706int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001707{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001708 struct be_mcc_wrb *wrb;
1709 struct be_cmd_req_get_flow_control *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001710 int status;
1711
Sathya Perlab31c50a2009-09-17 10:30:13 -07001712 spin_lock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001713
Sathya Perlab31c50a2009-09-17 10:30:13 -07001714 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001715 if (!wrb) {
1716 status = -EBUSY;
1717 goto err;
1718 }
Sathya Perlab31c50a2009-09-17 10:30:13 -07001719 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001720
Somnath Kotur106df1e2011-10-27 07:12:13 +00001721 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1722 OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001723
Sathya Perlab31c50a2009-09-17 10:30:13 -07001724 status = be_mcc_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001725 if (!status) {
1726 struct be_cmd_resp_get_flow_control *resp =
1727 embedded_payload(wrb);
1728 *tx_fc = le16_to_cpu(resp->tx_flow_control);
1729 *rx_fc = le16_to_cpu(resp->rx_flow_control);
1730 }
1731
Sathya Perla713d03942009-11-22 22:02:45 +00001732err:
Sathya Perlab31c50a2009-09-17 10:30:13 -07001733 spin_unlock_bh(&adapter->mcc_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001734 return status;
1735}
1736
Sathya Perlab31c50a2009-09-17 10:30:13 -07001737/* Uses mbox */
Sathya Perla3abcded2010-10-03 22:12:27 -07001738int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num,
1739 u32 *mode, u32 *caps)
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001740{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001741 struct be_mcc_wrb *wrb;
1742 struct be_cmd_req_query_fw_cfg *req;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001743 int status;
1744
Ivan Vecera29849612010-12-14 05:43:19 +00001745 if (mutex_lock_interruptible(&adapter->mbox_lock))
1746 return -1;
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001747
Sathya Perlab31c50a2009-09-17 10:30:13 -07001748 wrb = wrb_from_mbox(adapter);
1749 req = embedded_payload(wrb);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001750
Somnath Kotur106df1e2011-10-27 07:12:13 +00001751 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1752 OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001753
Sathya Perlab31c50a2009-09-17 10:30:13 -07001754 status = be_mbox_notify_wait(adapter);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001755 if (!status) {
1756 struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
1757 *port_num = le32_to_cpu(resp->phys_port);
Ajit Khaparde3486be22010-07-23 02:04:54 +00001758 *mode = le32_to_cpu(resp->function_mode);
Sathya Perla3abcded2010-10-03 22:12:27 -07001759 *caps = le32_to_cpu(resp->function_caps);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001760 }
1761
Ivan Vecera29849612010-12-14 05:43:19 +00001762 mutex_unlock(&adapter->mbox_lock);
Sathya Perla6b7c5b92009-03-11 23:32:03 -07001763 return status;
1764}
sarveshwarb14074ea2009-08-05 13:05:24 -07001765
Sathya Perlab31c50a2009-09-17 10:30:13 -07001766/* Uses mbox */
sarveshwarb14074ea2009-08-05 13:05:24 -07001767int be_cmd_reset_function(struct be_adapter *adapter)
1768{
Sathya Perlab31c50a2009-09-17 10:30:13 -07001769 struct be_mcc_wrb *wrb;
1770 struct be_cmd_req_hdr *req;
sarveshwarb14074ea2009-08-05 13:05:24 -07001771 int status;
1772
Padmanabh Ratnakarbf99e502012-07-12 03:56:58 +00001773 if (lancer_chip(adapter)) {
1774 status = lancer_wait_ready(adapter);
1775 if (!status) {
1776 iowrite32(SLI_PORT_CONTROL_IP_MASK,
1777 adapter->db + SLIPORT_CONTROL_OFFSET);
1778 status = lancer_test_and_set_rdy_state(adapter);
1779 }
1780 if (status) {
1781 dev_err(&adapter->pdev->dev,
1782 "Adapter in non recoverable error\n");
1783 }
1784 return status;
1785 }
1786
Ivan Vecera29849612010-12-14 05:43:19 +00001787 if (mutex_lock_interruptible(&adapter->mbox_lock))
1788 return -1;
sarveshwarb14074ea2009-08-05 13:05:24 -07001789
Sathya Perlab31c50a2009-09-17 10:30:13 -07001790 wrb = wrb_from_mbox(adapter);
1791 req = embedded_payload(wrb);
sarveshwarb14074ea2009-08-05 13:05:24 -07001792
Somnath Kotur106df1e2011-10-27 07:12:13 +00001793 be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
1794 OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb, NULL);
sarveshwarb14074ea2009-08-05 13:05:24 -07001795
Sathya Perlab31c50a2009-09-17 10:30:13 -07001796 status = be_mbox_notify_wait(adapter);
sarveshwarb14074ea2009-08-05 13:05:24 -07001797
Ivan Vecera29849612010-12-14 05:43:19 +00001798 mutex_unlock(&adapter->mbox_lock);
sarveshwarb14074ea2009-08-05 13:05:24 -07001799 return status;
1800}
Ajit Khaparde84517482009-09-04 03:12:16 +00001801
Sathya Perla3abcded2010-10-03 22:12:27 -07001802int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable, u16 table_size)
1803{
1804 struct be_mcc_wrb *wrb;
1805 struct be_cmd_req_rss_config *req;
Padmanabh Ratnakar65f85842011-11-25 05:48:38 +00001806 u32 myhash[10] = {0x15d43fa5, 0x2534685a, 0x5f87693a, 0x5668494e,
1807 0x33cf6a53, 0x383334c6, 0x76ac4257, 0x59b242b2,
1808 0x3ea83c02, 0x4a110304};
Sathya Perla3abcded2010-10-03 22:12:27 -07001809 int status;
1810
Ivan Vecera29849612010-12-14 05:43:19 +00001811 if (mutex_lock_interruptible(&adapter->mbox_lock))
1812 return -1;
Sathya Perla3abcded2010-10-03 22:12:27 -07001813
1814 wrb = wrb_from_mbox(adapter);
1815 req = embedded_payload(wrb);
1816
Somnath Kotur106df1e2011-10-27 07:12:13 +00001817 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
1818 OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
Sathya Perla3abcded2010-10-03 22:12:27 -07001819
1820 req->if_id = cpu_to_le32(adapter->if_handle);
Sathya Perla1ca7ba92012-02-23 18:50:16 +00001821 req->enable_rss = cpu_to_le16(RSS_ENABLE_TCP_IPV4 | RSS_ENABLE_IPV4 |
1822 RSS_ENABLE_TCP_IPV6 | RSS_ENABLE_IPV6);
Padmanabh Ratnakard3bd3a52012-07-12 03:57:47 +00001823
1824 if (lancer_chip(adapter) || skyhawk_chip(adapter)) {
1825 req->hdr.version = 1;
1826 req->enable_rss |= cpu_to_le16(RSS_ENABLE_UDP_IPV4 |
1827 RSS_ENABLE_UDP_IPV6);
1828 }
1829
Sathya Perla3abcded2010-10-03 22:12:27 -07001830 req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
1831 memcpy(req->cpu_table, rsstable, table_size);
1832 memcpy(req->hash, myhash, sizeof(myhash));
1833 be_dws_cpu_to_le(req->hash, sizeof(req->hash));
1834
1835 status = be_mbox_notify_wait(adapter);
1836
Ivan Vecera29849612010-12-14 05:43:19 +00001837 mutex_unlock(&adapter->mbox_lock);
Sathya Perla3abcded2010-10-03 22:12:27 -07001838 return status;
1839}
1840
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001841/* Uses sync mcc */
1842int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
1843 u8 bcn, u8 sts, u8 state)
1844{
1845 struct be_mcc_wrb *wrb;
1846 struct be_cmd_req_enable_disable_beacon *req;
1847 int status;
1848
1849 spin_lock_bh(&adapter->mcc_lock);
1850
1851 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001852 if (!wrb) {
1853 status = -EBUSY;
1854 goto err;
1855 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001856 req = embedded_payload(wrb);
1857
Somnath Kotur106df1e2011-10-27 07:12:13 +00001858 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1859 OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001860
1861 req->port_num = port_num;
1862 req->beacon_state = state;
1863 req->beacon_duration = bcn;
1864 req->status_duration = sts;
1865
1866 status = be_mcc_notify_wait(adapter);
1867
Sathya Perla713d03942009-11-22 22:02:45 +00001868err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001869 spin_unlock_bh(&adapter->mcc_lock);
1870 return status;
1871}
1872
1873/* Uses sync mcc */
1874int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
1875{
1876 struct be_mcc_wrb *wrb;
1877 struct be_cmd_req_get_beacon_state *req;
1878 int status;
1879
1880 spin_lock_bh(&adapter->mcc_lock);
1881
1882 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00001883 if (!wrb) {
1884 status = -EBUSY;
1885 goto err;
1886 }
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001887 req = embedded_payload(wrb);
1888
Somnath Kotur106df1e2011-10-27 07:12:13 +00001889 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1890 OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req), wrb, NULL);
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001891
1892 req->port_num = port_num;
1893
1894 status = be_mcc_notify_wait(adapter);
1895 if (!status) {
1896 struct be_cmd_resp_get_beacon_state *resp =
1897 embedded_payload(wrb);
1898 *state = resp->beacon_state;
1899 }
1900
Sathya Perla713d03942009-11-22 22:02:45 +00001901err:
Sarveshwar Bandifad9ab22009-10-12 04:23:15 -07001902 spin_unlock_bh(&adapter->mcc_lock);
1903 return status;
1904}
1905
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001906int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001907 u32 data_size, u32 data_offset,
1908 const char *obj_name, u32 *data_written,
1909 u8 *change_status, u8 *addn_status)
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001910{
1911 struct be_mcc_wrb *wrb;
1912 struct lancer_cmd_req_write_object *req;
1913 struct lancer_cmd_resp_write_object *resp;
1914 void *ctxt = NULL;
1915 int status;
1916
1917 spin_lock_bh(&adapter->mcc_lock);
1918 adapter->flash_status = 0;
1919
1920 wrb = wrb_from_mccq(adapter);
1921 if (!wrb) {
1922 status = -EBUSY;
1923 goto err_unlock;
1924 }
1925
1926 req = embedded_payload(wrb);
1927
Somnath Kotur106df1e2011-10-27 07:12:13 +00001928 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001929 OPCODE_COMMON_WRITE_OBJECT,
Somnath Kotur106df1e2011-10-27 07:12:13 +00001930 sizeof(struct lancer_cmd_req_write_object), wrb,
1931 NULL);
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001932
1933 ctxt = &req->context;
1934 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1935 write_length, ctxt, data_size);
1936
1937 if (data_size == 0)
1938 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1939 eof, ctxt, 1);
1940 else
1941 AMAP_SET_BITS(struct amap_lancer_write_obj_context,
1942 eof, ctxt, 0);
1943
1944 be_dws_cpu_to_le(ctxt, sizeof(req->context));
1945 req->write_offset = cpu_to_le32(data_offset);
1946 strcpy(req->object_name, obj_name);
1947 req->descriptor_count = cpu_to_le32(1);
1948 req->buf_len = cpu_to_le32(data_size);
1949 req->addr_low = cpu_to_le32((cmd->dma +
1950 sizeof(struct lancer_cmd_req_write_object))
1951 & 0xFFFFFFFF);
1952 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
1953 sizeof(struct lancer_cmd_req_write_object)));
1954
1955 be_mcc_notify(adapter);
1956 spin_unlock_bh(&adapter->mcc_lock);
1957
1958 if (!wait_for_completion_timeout(&adapter->flash_compl,
Padmanabh Ratnakar804c7512012-04-25 01:46:18 +00001959 msecs_to_jiffies(30000)))
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001960 status = -1;
1961 else
1962 status = adapter->flash_status;
1963
1964 resp = embedded_payload(wrb);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001965 if (!status) {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001966 *data_written = le32_to_cpu(resp->actual_write_len);
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001967 *change_status = resp->change_status;
1968 } else {
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001969 *addn_status = resp->additional_status;
Padmanabh Ratnakarf67ef7b2012-07-12 03:57:09 +00001970 }
Shripad Nunjundarao485bf562011-05-16 07:36:59 +00001971
1972 return status;
1973
1974err_unlock:
1975 spin_unlock_bh(&adapter->mcc_lock);
1976 return status;
1977}
1978
Padmanabh Ratnakarde49bd52011-11-16 02:02:43 +00001979int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
1980 u32 data_size, u32 data_offset, const char *obj_name,
1981 u32 *data_read, u32 *eof, u8 *addn_status)
1982{
1983 struct be_mcc_wrb *wrb;
1984 struct lancer_cmd_req_read_object *req;
1985 struct lancer_cmd_resp_read_object *resp;
1986 int status;
1987
1988 spin_lock_bh(&adapter->mcc_lock);
1989
1990 wrb = wrb_from_mccq(adapter);
1991 if (!wrb) {
1992 status = -EBUSY;
1993 goto err_unlock;
1994 }
1995
1996 req = embedded_payload(wrb);
1997
1998 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
1999 OPCODE_COMMON_READ_OBJECT,
2000 sizeof(struct lancer_cmd_req_read_object), wrb,
2001 NULL);
2002
2003 req->desired_read_len = cpu_to_le32(data_size);
2004 req->read_offset = cpu_to_le32(data_offset);
2005 strcpy(req->object_name, obj_name);
2006 req->descriptor_count = cpu_to_le32(1);
2007 req->buf_len = cpu_to_le32(data_size);
2008 req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
2009 req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
2010
2011 status = be_mcc_notify_wait(adapter);
2012
2013 resp = embedded_payload(wrb);
2014 if (!status) {
2015 *data_read = le32_to_cpu(resp->actual_read_len);
2016 *eof = le32_to_cpu(resp->eof);
2017 } else {
2018 *addn_status = resp->additional_status;
2019 }
2020
2021err_unlock:
2022 spin_unlock_bh(&adapter->mcc_lock);
2023 return status;
2024}
2025
Ajit Khaparde84517482009-09-04 03:12:16 +00002026int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
2027 u32 flash_type, u32 flash_opcode, u32 buf_size)
2028{
Sathya Perlab31c50a2009-09-17 10:30:13 -07002029 struct be_mcc_wrb *wrb;
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002030 struct be_cmd_write_flashrom *req;
Ajit Khaparde84517482009-09-04 03:12:16 +00002031 int status;
2032
Sathya Perlab31c50a2009-09-17 10:30:13 -07002033 spin_lock_bh(&adapter->mcc_lock);
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002034 adapter->flash_status = 0;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002035
2036 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002037 if (!wrb) {
2038 status = -EBUSY;
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002039 goto err_unlock;
Sathya Perla713d03942009-11-22 22:02:45 +00002040 }
2041 req = cmd->va;
Sathya Perlab31c50a2009-09-17 10:30:13 -07002042
Somnath Kotur106df1e2011-10-27 07:12:13 +00002043 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2044 OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb, cmd);
Ajit Khaparde84517482009-09-04 03:12:16 +00002045
2046 req->params.op_type = cpu_to_le32(flash_type);
2047 req->params.op_code = cpu_to_le32(flash_opcode);
2048 req->params.data_buf_size = cpu_to_le32(buf_size);
2049
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002050 be_mcc_notify(adapter);
2051 spin_unlock_bh(&adapter->mcc_lock);
2052
2053 if (!wait_for_completion_timeout(&adapter->flash_compl,
Sathya Perlae2edb7d2011-08-22 19:41:54 +00002054 msecs_to_jiffies(40000)))
Sarveshwar Bandidd131e72010-05-25 16:16:32 -07002055 status = -1;
2056 else
2057 status = adapter->flash_status;
Ajit Khaparde84517482009-09-04 03:12:16 +00002058
Dan Carpenter2892d9c2010-05-26 04:46:35 +00002059 return status;
2060
2061err_unlock:
2062 spin_unlock_bh(&adapter->mcc_lock);
Ajit Khaparde84517482009-09-04 03:12:16 +00002063 return status;
2064}
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002065
Ajit Khaparde3f0d4562010-02-09 01:30:35 +00002066int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
2067 int offset)
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002068{
2069 struct be_mcc_wrb *wrb;
2070 struct be_cmd_write_flashrom *req;
2071 int status;
2072
2073 spin_lock_bh(&adapter->mcc_lock);
2074
2075 wrb = wrb_from_mccq(adapter);
Sathya Perla713d03942009-11-22 22:02:45 +00002076 if (!wrb) {
2077 status = -EBUSY;
2078 goto err;
2079 }
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002080 req = embedded_payload(wrb);
2081
Somnath Kotur106df1e2011-10-27 07:12:13 +00002082 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2083 OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4, wrb, NULL);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002084
Padmanabh Ratnakarc165541e2012-04-25 01:47:15 +00002085 req->params.op_type = cpu_to_le32(OPTYPE_REDBOOT);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002086 req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
Ajit Khaparde8b93b712010-03-31 01:57:10 +00002087 req->params.offset = cpu_to_le32(offset);
2088 req->params.data_buf_size = cpu_to_le32(0x4);
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002089
2090 status = be_mcc_notify_wait(adapter);
2091 if (!status)
2092 memcpy(flashed_crc, req->params.data_buf, 4);
2093
Sathya Perla713d03942009-11-22 22:02:45 +00002094err:
Sarveshwar Bandifa9a6fe2009-11-20 14:23:47 -08002095 spin_unlock_bh(&adapter->mcc_lock);
2096 return status;
2097}
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002098
Dan Carpenterc196b022010-05-26 04:47:39 +00002099int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002100 struct be_dma_mem *nonemb_cmd)
2101{
2102 struct be_mcc_wrb *wrb;
2103 struct be_cmd_req_acpi_wol_magic_config *req;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002104 int status;
2105
2106 spin_lock_bh(&adapter->mcc_lock);
2107
2108 wrb = wrb_from_mccq(adapter);
2109 if (!wrb) {
2110 status = -EBUSY;
2111 goto err;
2112 }
2113 req = nonemb_cmd->va;
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002114
Somnath Kotur106df1e2011-10-27 07:12:13 +00002115 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2116 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req), wrb,
2117 nonemb_cmd);
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002118 memcpy(req->magic_mac, mac, ETH_ALEN);
2119
Ajit Khaparde71d8d1b2009-12-03 06:16:59 +00002120 status = be_mcc_notify_wait(adapter);
2121
2122err:
2123 spin_unlock_bh(&adapter->mcc_lock);
2124 return status;
2125}
Suresh Rff33a6e2009-12-03 16:15:52 -08002126
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002127int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
2128 u8 loopback_type, u8 enable)
2129{
2130 struct be_mcc_wrb *wrb;
2131 struct be_cmd_req_set_lmode *req;
2132 int status;
2133
2134 spin_lock_bh(&adapter->mcc_lock);
2135
2136 wrb = wrb_from_mccq(adapter);
2137 if (!wrb) {
2138 status = -EBUSY;
2139 goto err;
2140 }
2141
2142 req = embedded_payload(wrb);
2143
Somnath Kotur106df1e2011-10-27 07:12:13 +00002144 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2145 OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req), wrb,
2146 NULL);
Sarveshwar Bandifced9992009-12-23 04:41:44 +00002147
2148 req->src_port = port_num;
2149 req->dest_port = port_num;
2150 req->loopback_type = loopback_type;
2151 req->loopback_state = enable;
2152
2153 status = be_mcc_notify_wait(adapter);
2154err:
2155 spin_unlock_bh(&adapter->mcc_lock);
2156 return status;
2157}
2158
Suresh Rff33a6e2009-12-03 16:15:52 -08002159int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
2160 u32 loopback_type, u32 pkt_size, u32 num_pkts, u64 pattern)
2161{
2162 struct be_mcc_wrb *wrb;
2163 struct be_cmd_req_loopback_test *req;
2164 int status;
2165
2166 spin_lock_bh(&adapter->mcc_lock);
2167
2168 wrb = wrb_from_mccq(adapter);
2169 if (!wrb) {
2170 status = -EBUSY;
2171 goto err;
2172 }
2173
2174 req = embedded_payload(wrb);
2175
Somnath Kotur106df1e2011-10-27 07:12:13 +00002176 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2177 OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb, NULL);
Sathya Perla3ffd0512010-06-01 00:19:33 -07002178 req->hdr.timeout = cpu_to_le32(4);
Suresh Rff33a6e2009-12-03 16:15:52 -08002179
2180 req->pattern = cpu_to_le64(pattern);
2181 req->src_port = cpu_to_le32(port_num);
2182 req->dest_port = cpu_to_le32(port_num);
2183 req->pkt_size = cpu_to_le32(pkt_size);
2184 req->num_pkts = cpu_to_le32(num_pkts);
2185 req->loopback_type = cpu_to_le32(loopback_type);
2186
2187 status = be_mcc_notify_wait(adapter);
2188 if (!status) {
2189 struct be_cmd_resp_loopback_test *resp = embedded_payload(wrb);
2190 status = le32_to_cpu(resp->status);
2191 }
2192
2193err:
2194 spin_unlock_bh(&adapter->mcc_lock);
2195 return status;
2196}
2197
2198int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
2199 u32 byte_cnt, struct be_dma_mem *cmd)
2200{
2201 struct be_mcc_wrb *wrb;
2202 struct be_cmd_req_ddrdma_test *req;
Suresh Rff33a6e2009-12-03 16:15:52 -08002203 int status;
2204 int i, j = 0;
2205
2206 spin_lock_bh(&adapter->mcc_lock);
2207
2208 wrb = wrb_from_mccq(adapter);
2209 if (!wrb) {
2210 status = -EBUSY;
2211 goto err;
2212 }
2213 req = cmd->va;
Somnath Kotur106df1e2011-10-27 07:12:13 +00002214 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
2215 OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb, cmd);
Suresh Rff33a6e2009-12-03 16:15:52 -08002216
2217 req->pattern = cpu_to_le64(pattern);
2218 req->byte_count = cpu_to_le32(byte_cnt);
2219 for (i = 0; i < byte_cnt; i++) {
2220 req->snd_buff[i] = (u8)(pattern >> (j*8));
2221 j++;
2222 if (j > 7)
2223 j = 0;
2224 }
2225
2226 status = be_mcc_notify_wait(adapter);
2227
2228 if (!status) {
2229 struct be_cmd_resp_ddrdma_test *resp;
2230 resp = cmd->va;
2231 if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
2232 resp->snd_err) {
2233 status = -1;
2234 }
2235 }
2236
2237err:
2238 spin_unlock_bh(&adapter->mcc_lock);
2239 return status;
2240}
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002241
Dan Carpenterc196b022010-05-26 04:47:39 +00002242int be_cmd_get_seeprom_data(struct be_adapter *adapter,
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002243 struct be_dma_mem *nonemb_cmd)
2244{
2245 struct be_mcc_wrb *wrb;
2246 struct be_cmd_req_seeprom_read *req;
2247 struct be_sge *sge;
2248 int status;
2249
2250 spin_lock_bh(&adapter->mcc_lock);
2251
2252 wrb = wrb_from_mccq(adapter);
Ajit Khapardee45ff012011-02-04 17:18:28 +00002253 if (!wrb) {
2254 status = -EBUSY;
2255 goto err;
2256 }
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002257 req = nonemb_cmd->va;
2258 sge = nonembedded_sgl(wrb);
2259
Somnath Kotur106df1e2011-10-27 07:12:13 +00002260 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2261 OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
2262 nonemb_cmd);
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002263
2264 status = be_mcc_notify_wait(adapter);
2265
Ajit Khapardee45ff012011-02-04 17:18:28 +00002266err:
Sarveshwar Bandi368c0ca2010-01-08 00:07:27 -08002267 spin_unlock_bh(&adapter->mcc_lock);
2268 return status;
2269}
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002270
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002271int be_cmd_get_phy_info(struct be_adapter *adapter)
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002272{
2273 struct be_mcc_wrb *wrb;
2274 struct be_cmd_req_get_phy_info *req;
Sathya Perla306f1342011-08-02 19:57:45 +00002275 struct be_dma_mem cmd;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002276 int status;
2277
2278 spin_lock_bh(&adapter->mcc_lock);
2279
2280 wrb = wrb_from_mccq(adapter);
2281 if (!wrb) {
2282 status = -EBUSY;
2283 goto err;
2284 }
Sathya Perla306f1342011-08-02 19:57:45 +00002285 cmd.size = sizeof(struct be_cmd_req_get_phy_info);
2286 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2287 &cmd.dma);
2288 if (!cmd.va) {
2289 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2290 status = -ENOMEM;
2291 goto err;
2292 }
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002293
Sathya Perla306f1342011-08-02 19:57:45 +00002294 req = cmd.va;
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002295
Somnath Kotur106df1e2011-10-27 07:12:13 +00002296 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2297 OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
2298 wrb, &cmd);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002299
2300 status = be_mcc_notify_wait(adapter);
Sathya Perla306f1342011-08-02 19:57:45 +00002301 if (!status) {
2302 struct be_phy_info *resp_phy_info =
2303 cmd.va + sizeof(struct be_cmd_req_hdr);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002304 adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
2305 adapter->phy.interface_type =
Sathya Perla306f1342011-08-02 19:57:45 +00002306 le16_to_cpu(resp_phy_info->interface_type);
Ajit Khaparde42f11cf2012-04-21 18:53:22 +00002307 adapter->phy.auto_speeds_supported =
2308 le16_to_cpu(resp_phy_info->auto_speeds_supported);
2309 adapter->phy.fixed_speeds_supported =
2310 le16_to_cpu(resp_phy_info->fixed_speeds_supported);
2311 adapter->phy.misc_params =
2312 le32_to_cpu(resp_phy_info->misc_params);
Sathya Perla306f1342011-08-02 19:57:45 +00002313 }
2314 pci_free_consistent(adapter->pdev, cmd.size,
2315 cmd.va, cmd.dma);
Ajit Khapardeee3cb622010-07-01 03:51:00 +00002316err:
2317 spin_unlock_bh(&adapter->mcc_lock);
2318 return status;
2319}
Ajit Khapardee1d18732010-07-23 01:52:13 +00002320
2321int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
2322{
2323 struct be_mcc_wrb *wrb;
2324 struct be_cmd_req_set_qos *req;
2325 int status;
2326
2327 spin_lock_bh(&adapter->mcc_lock);
2328
2329 wrb = wrb_from_mccq(adapter);
2330 if (!wrb) {
2331 status = -EBUSY;
2332 goto err;
2333 }
2334
2335 req = embedded_payload(wrb);
2336
Somnath Kotur106df1e2011-10-27 07:12:13 +00002337 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2338 OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002339
2340 req->hdr.domain = domain;
Ajit Khaparde6bff57a2011-02-11 13:33:02 +00002341 req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
2342 req->max_bps_nic = cpu_to_le32(bps);
Ajit Khapardee1d18732010-07-23 01:52:13 +00002343
2344 status = be_mcc_notify_wait(adapter);
2345
2346err:
2347 spin_unlock_bh(&adapter->mcc_lock);
2348 return status;
2349}
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002350
2351int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
2352{
2353 struct be_mcc_wrb *wrb;
2354 struct be_cmd_req_cntl_attribs *req;
2355 struct be_cmd_resp_cntl_attribs *resp;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002356 int status;
2357 int payload_len = max(sizeof(*req), sizeof(*resp));
2358 struct mgmt_controller_attrib *attribs;
2359 struct be_dma_mem attribs_cmd;
2360
2361 memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
2362 attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
2363 attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
2364 &attribs_cmd.dma);
2365 if (!attribs_cmd.va) {
2366 dev_err(&adapter->pdev->dev,
2367 "Memory allocation failure\n");
2368 return -ENOMEM;
2369 }
2370
2371 if (mutex_lock_interruptible(&adapter->mbox_lock))
2372 return -1;
2373
2374 wrb = wrb_from_mbox(adapter);
2375 if (!wrb) {
2376 status = -EBUSY;
2377 goto err;
2378 }
2379 req = attribs_cmd.va;
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002380
Somnath Kotur106df1e2011-10-27 07:12:13 +00002381 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2382 OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len, wrb,
2383 &attribs_cmd);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002384
2385 status = be_mbox_notify_wait(adapter);
2386 if (!status) {
Joe Perches43d620c2011-06-16 19:08:06 +00002387 attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
Ajit Khaparde9e1453c2011-02-20 11:42:22 +00002388 adapter->hba_port_num = attribs->hba_attribs.phy_port;
2389 }
2390
2391err:
2392 mutex_unlock(&adapter->mbox_lock);
2393 pci_free_consistent(adapter->pdev, attribs_cmd.size, attribs_cmd.va,
2394 attribs_cmd.dma);
2395 return status;
2396}
Sathya Perla2e588f82011-03-11 02:49:26 +00002397
2398/* Uses mbox */
Sathya Perla2dc1deb2011-07-19 19:52:33 +00002399int be_cmd_req_native_mode(struct be_adapter *adapter)
Sathya Perla2e588f82011-03-11 02:49:26 +00002400{
2401 struct be_mcc_wrb *wrb;
2402 struct be_cmd_req_set_func_cap *req;
2403 int status;
2404
2405 if (mutex_lock_interruptible(&adapter->mbox_lock))
2406 return -1;
2407
2408 wrb = wrb_from_mbox(adapter);
2409 if (!wrb) {
2410 status = -EBUSY;
2411 goto err;
2412 }
2413
2414 req = embedded_payload(wrb);
2415
Somnath Kotur106df1e2011-10-27 07:12:13 +00002416 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2417 OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP, sizeof(*req), wrb, NULL);
Sathya Perla2e588f82011-03-11 02:49:26 +00002418
2419 req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
2420 CAPABILITY_BE3_NATIVE_ERX_API);
2421 req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
2422
2423 status = be_mbox_notify_wait(adapter);
2424 if (!status) {
2425 struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
2426 adapter->be3_native = le32_to_cpu(resp->cap_flags) &
2427 CAPABILITY_BE3_NATIVE_ERX_API;
2428 }
2429err:
2430 mutex_unlock(&adapter->mbox_lock);
2431 return status;
2432}
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002433
2434/* Uses synchronous MCCQ */
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002435int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
2436 bool *pmac_id_active, u32 *pmac_id, u8 domain)
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002437{
2438 struct be_mcc_wrb *wrb;
2439 struct be_cmd_req_get_mac_list *req;
2440 int status;
2441 int mac_count;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002442 struct be_dma_mem get_mac_list_cmd;
2443 int i;
2444
2445 memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
2446 get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
2447 get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
2448 get_mac_list_cmd.size,
2449 &get_mac_list_cmd.dma);
2450
2451 if (!get_mac_list_cmd.va) {
2452 dev_err(&adapter->pdev->dev,
2453 "Memory allocation failure during GET_MAC_LIST\n");
2454 return -ENOMEM;
2455 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002456
2457 spin_lock_bh(&adapter->mcc_lock);
2458
2459 wrb = wrb_from_mccq(adapter);
2460 if (!wrb) {
2461 status = -EBUSY;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002462 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002463 }
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002464
2465 req = get_mac_list_cmd.va;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002466
2467 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2468 OPCODE_COMMON_GET_MAC_LIST, sizeof(*req),
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002469 wrb, &get_mac_list_cmd);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002470
2471 req->hdr.domain = domain;
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002472 req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
2473 req->perm_override = 1;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002474
2475 status = be_mcc_notify_wait(adapter);
2476 if (!status) {
2477 struct be_cmd_resp_get_mac_list *resp =
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002478 get_mac_list_cmd.va;
2479 mac_count = resp->true_mac_count + resp->pseudo_mac_count;
2480 /* Mac list returned could contain one or more active mac_ids
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002481 * or one or more true or pseudo permanant mac addresses.
2482 * If an active mac_id is present, return first active mac_id
2483 * found.
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002484 */
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002485 for (i = 0; i < mac_count; i++) {
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002486 struct get_list_macaddr *mac_entry;
2487 u16 mac_addr_size;
2488 u32 mac_id;
2489
2490 mac_entry = &resp->macaddr_list[i];
2491 mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
2492 /* mac_id is a 32 bit value and mac_addr size
2493 * is 6 bytes
2494 */
2495 if (mac_addr_size == sizeof(u32)) {
2496 *pmac_id_active = true;
2497 mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
2498 *pmac_id = le32_to_cpu(mac_id);
2499 goto out;
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002500 }
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002501 }
Padmanabh Ratnakar1578e772012-06-07 04:37:08 +00002502 /* If no active mac_id found, return first mac addr */
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002503 *pmac_id_active = false;
2504 memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
2505 ETH_ALEN);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002506 }
2507
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002508out:
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002509 spin_unlock_bh(&adapter->mcc_lock);
Padmanabh Ratnakare5e1ee82012-02-03 09:50:17 +00002510 pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
2511 get_mac_list_cmd.va, get_mac_list_cmd.dma);
Padmanabh Ratnakar590c3912011-11-25 05:47:26 +00002512 return status;
2513}
2514
2515/* Uses synchronous MCCQ */
2516int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
2517 u8 mac_count, u32 domain)
2518{
2519 struct be_mcc_wrb *wrb;
2520 struct be_cmd_req_set_mac_list *req;
2521 int status;
2522 struct be_dma_mem cmd;
2523
2524 memset(&cmd, 0, sizeof(struct be_dma_mem));
2525 cmd.size = sizeof(struct be_cmd_req_set_mac_list);
2526 cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
2527 &cmd.dma, GFP_KERNEL);
2528 if (!cmd.va) {
2529 dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
2530 return -ENOMEM;
2531 }
2532
2533 spin_lock_bh(&adapter->mcc_lock);
2534
2535 wrb = wrb_from_mccq(adapter);
2536 if (!wrb) {
2537 status = -EBUSY;
2538 goto err;
2539 }
2540
2541 req = cmd.va;
2542 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2543 OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
2544 wrb, &cmd);
2545
2546 req->hdr.domain = domain;
2547 req->mac_count = mac_count;
2548 if (mac_count)
2549 memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
2550
2551 status = be_mcc_notify_wait(adapter);
2552
2553err:
2554 dma_free_coherent(&adapter->pdev->dev, cmd.size,
2555 cmd.va, cmd.dma);
2556 spin_unlock_bh(&adapter->mcc_lock);
2557 return status;
2558}
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002559
Ajit Khapardef1f3ee12012-03-18 06:23:41 +00002560int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
2561 u32 domain, u16 intf_id)
2562{
2563 struct be_mcc_wrb *wrb;
2564 struct be_cmd_req_set_hsw_config *req;
2565 void *ctxt;
2566 int status;
2567
2568 spin_lock_bh(&adapter->mcc_lock);
2569
2570 wrb = wrb_from_mccq(adapter);
2571 if (!wrb) {
2572 status = -EBUSY;
2573 goto err;
2574 }
2575
2576 req = embedded_payload(wrb);
2577 ctxt = &req->context;
2578
2579 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2580 OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2581
2582 req->hdr.domain = domain;
2583 AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
2584 if (pvid) {
2585 AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
2586 AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
2587 }
2588
2589 be_dws_cpu_to_le(req->context, sizeof(req->context));
2590 status = be_mcc_notify_wait(adapter);
2591
2592err:
2593 spin_unlock_bh(&adapter->mcc_lock);
2594 return status;
2595}
2596
2597/* Get Hyper switch config */
2598int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
2599 u32 domain, u16 intf_id)
2600{
2601 struct be_mcc_wrb *wrb;
2602 struct be_cmd_req_get_hsw_config *req;
2603 void *ctxt;
2604 int status;
2605 u16 vid;
2606
2607 spin_lock_bh(&adapter->mcc_lock);
2608
2609 wrb = wrb_from_mccq(adapter);
2610 if (!wrb) {
2611 status = -EBUSY;
2612 goto err;
2613 }
2614
2615 req = embedded_payload(wrb);
2616 ctxt = &req->context;
2617
2618 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2619 OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb, NULL);
2620
2621 req->hdr.domain = domain;
2622 AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id, ctxt,
2623 intf_id);
2624 AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
2625 be_dws_cpu_to_le(req->context, sizeof(req->context));
2626
2627 status = be_mcc_notify_wait(adapter);
2628 if (!status) {
2629 struct be_cmd_resp_get_hsw_config *resp =
2630 embedded_payload(wrb);
2631 be_dws_le_to_cpu(&resp->context,
2632 sizeof(resp->context));
2633 vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
2634 pvid, &resp->context);
2635 *pvid = le16_to_cpu(vid);
2636 }
2637
2638err:
2639 spin_unlock_bh(&adapter->mcc_lock);
2640 return status;
2641}
2642
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002643int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
2644{
2645 struct be_mcc_wrb *wrb;
2646 struct be_cmd_req_acpi_wol_magic_config_v1 *req;
2647 int status;
2648 int payload_len = sizeof(*req);
2649 struct be_dma_mem cmd;
2650
2651 memset(&cmd, 0, sizeof(struct be_dma_mem));
2652 cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
2653 cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size,
2654 &cmd.dma);
2655 if (!cmd.va) {
2656 dev_err(&adapter->pdev->dev,
2657 "Memory allocation failure\n");
2658 return -ENOMEM;
2659 }
2660
2661 if (mutex_lock_interruptible(&adapter->mbox_lock))
2662 return -1;
2663
2664 wrb = wrb_from_mbox(adapter);
2665 if (!wrb) {
2666 status = -EBUSY;
2667 goto err;
2668 }
2669
2670 req = cmd.va;
2671
2672 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
2673 OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
2674 payload_len, wrb, &cmd);
2675
2676 req->hdr.version = 1;
2677 req->query_options = BE_GET_WOL_CAP;
2678
2679 status = be_mbox_notify_wait(adapter);
2680 if (!status) {
2681 struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
2682 resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *) cmd.va;
2683
2684 /* the command could succeed misleadingly on old f/w
2685 * which is not aware of the V1 version. fake an error. */
2686 if (resp->hdr.response_length < payload_len) {
2687 status = -1;
2688 goto err;
2689 }
2690 adapter->wol_cap = resp->wol_settings;
2691 }
2692err:
2693 mutex_unlock(&adapter->mbox_lock);
2694 pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
2695 return status;
Somnath Kotur941a77d2012-05-17 22:59:03 +00002696
2697}
2698int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
2699 struct be_dma_mem *cmd)
2700{
2701 struct be_mcc_wrb *wrb;
2702 struct be_cmd_req_get_ext_fat_caps *req;
2703 int status;
2704
2705 if (mutex_lock_interruptible(&adapter->mbox_lock))
2706 return -1;
2707
2708 wrb = wrb_from_mbox(adapter);
2709 if (!wrb) {
2710 status = -EBUSY;
2711 goto err;
2712 }
2713
2714 req = cmd->va;
2715 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2716 OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
2717 cmd->size, wrb, cmd);
2718 req->parameter_type = cpu_to_le32(1);
2719
2720 status = be_mbox_notify_wait(adapter);
2721err:
2722 mutex_unlock(&adapter->mbox_lock);
2723 return status;
2724}
2725
2726int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
2727 struct be_dma_mem *cmd,
2728 struct be_fat_conf_params *configs)
2729{
2730 struct be_mcc_wrb *wrb;
2731 struct be_cmd_req_set_ext_fat_caps *req;
2732 int status;
2733
2734 spin_lock_bh(&adapter->mcc_lock);
2735
2736 wrb = wrb_from_mccq(adapter);
2737 if (!wrb) {
2738 status = -EBUSY;
2739 goto err;
2740 }
2741
2742 req = cmd->va;
2743 memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
2744 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2745 OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
2746 cmd->size, wrb, cmd);
2747
2748 status = be_mcc_notify_wait(adapter);
2749err:
2750 spin_unlock_bh(&adapter->mcc_lock);
2751 return status;
Ajit Khaparde4762f6c2012-03-18 06:23:11 +00002752}
Parav Pandit6a4ab662012-03-26 14:27:12 +00002753
Padmanabh Ratnakarb4e32a72012-07-12 03:57:35 +00002754int be_cmd_query_port_name(struct be_adapter *adapter, u8 *port_name)
2755{
2756 struct be_mcc_wrb *wrb;
2757 struct be_cmd_req_get_port_name *req;
2758 int status;
2759
2760 if (!lancer_chip(adapter)) {
2761 *port_name = adapter->hba_port_num + '0';
2762 return 0;
2763 }
2764
2765 spin_lock_bh(&adapter->mcc_lock);
2766
2767 wrb = wrb_from_mccq(adapter);
2768 if (!wrb) {
2769 status = -EBUSY;
2770 goto err;
2771 }
2772
2773 req = embedded_payload(wrb);
2774
2775 be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
2776 OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
2777 NULL);
2778 req->hdr.version = 1;
2779
2780 status = be_mcc_notify_wait(adapter);
2781 if (!status) {
2782 struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
2783 *port_name = resp->port_name[adapter->hba_port_num];
2784 } else {
2785 *port_name = adapter->hba_port_num + '0';
2786 }
2787err:
2788 spin_unlock_bh(&adapter->mcc_lock);
2789 return status;
2790}
2791
Parav Pandit6a4ab662012-03-26 14:27:12 +00002792int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
2793 int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
2794{
2795 struct be_adapter *adapter = netdev_priv(netdev_handle);
2796 struct be_mcc_wrb *wrb;
2797 struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *) wrb_payload;
2798 struct be_cmd_req_hdr *req;
2799 struct be_cmd_resp_hdr *resp;
2800 int status;
2801
2802 spin_lock_bh(&adapter->mcc_lock);
2803
2804 wrb = wrb_from_mccq(adapter);
2805 if (!wrb) {
2806 status = -EBUSY;
2807 goto err;
2808 }
2809 req = embedded_payload(wrb);
2810 resp = embedded_payload(wrb);
2811
2812 be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
2813 hdr->opcode, wrb_payload_size, wrb, NULL);
2814 memcpy(req, wrb_payload, wrb_payload_size);
2815 be_dws_cpu_to_le(req, wrb_payload_size);
2816
2817 status = be_mcc_notify_wait(adapter);
2818 if (cmd_status)
2819 *cmd_status = (status & 0xffff);
2820 if (ext_status)
2821 *ext_status = 0;
2822 memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
2823 be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
2824err:
2825 spin_unlock_bh(&adapter->mcc_lock);
2826 return status;
2827}
2828EXPORT_SYMBOL(be_roce_mcc_cmd);