blob: 74b0e9d8ff62bd6152a1bdda774b763f77f4df88 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000043#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010044#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010045#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010046#include <linux/shmem_fs.h>
47
48#include <drm/drmP.h>
49#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010054
55#include "i915_params.h"
56#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000057#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
59#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000060#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000061#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000062#include "intel_dpll_mgr.h"
63#include "intel_lrc.h"
64#include "intel_opregion.h"
65#include "intel_ringbuffer.h"
66#include "intel_uncore.h"
67#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068
Chris Wilsond501b1d2016-04-13 17:35:02 +010069#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000070#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020071#include "i915_gem_fence_reg.h"
72#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010073#include "i915_gem_gtt.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010074#include "i915_gem_timeline.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000075#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000076#include "i915_request.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020077#include "i915_vma.h"
78
Zhi Wang0ad35fe2016-06-16 08:07:00 -040079#include "intel_gvt.h"
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* General customization:
82 */
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define DRIVER_NAME "i915"
85#define DRIVER_DESC "Intel Graphics"
Joonas Lahtinencf07a602018-03-08 14:49:39 +020086#define DRIVER_DATE "20180308"
87#define DRIVER_TIMESTAMP 1520513379
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Rob Clarke2c719b2014-12-15 13:56:32 -050089/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020098 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000099 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500100 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 unlikely(__ret_warn_on); \
102})
103
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200106
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000107#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Imre Deak4fec15d2016-03-16 13:39:08 +0200108bool __i915_inject_load_failure(const char *func, int line);
109#define i915_inject_load_failure() \
110 __i915_inject_load_failure(__func__, __LINE__)
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000111#else
112#define i915_inject_load_failure() false
113#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200114
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530115typedef struct {
116 uint32_t val;
117} uint_fixed_16_16_t;
118
119#define FP_16_16_MAX ({ \
120 uint_fixed_16_16_t fp; \
121 fp.val = UINT_MAX; \
122 fp; \
123})
124
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530125static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
126{
127 if (val.val == 0)
128 return true;
129 return false;
130}
131
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530132static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530133{
134 uint_fixed_16_16_t fp;
135
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530136 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530137
138 fp.val = val << 16;
139 return fp;
140}
141
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530142static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530147static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530148{
149 return fp.val >> 16;
150}
151
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530152static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530161static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530170static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
171{
172 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530173 WARN_ON(val > U32_MAX);
174 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530175 return fp;
176}
177
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530178static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
179 uint_fixed_16_16_t d)
180{
181 return DIV_ROUND_UP(val.val, d.val);
182}
183
184static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
185 uint_fixed_16_16_t mul)
186{
187 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530188
189 intermediate_val = (uint64_t) val * mul.val;
190 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530191 WARN_ON(intermediate_val > U32_MAX);
192 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530193}
194
195static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
196 uint_fixed_16_16_t mul)
197{
198 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530199
200 intermediate_val = (uint64_t) val.val * mul.val;
201 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530202 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530203}
204
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530205static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530206{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530211 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530212}
213
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530214static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
215 uint_fixed_16_16_t d)
216{
217 uint64_t interm_val;
218
219 interm_val = (uint64_t)val << 16;
220 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530221 WARN_ON(interm_val > U32_MAX);
222 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530223}
224
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530225static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530226 uint_fixed_16_16_t mul)
227{
228 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530229
230 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530231 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530232}
233
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530234static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
235 uint_fixed_16_16_t add2)
236{
237 uint64_t interm_sum;
238
239 interm_sum = (uint64_t) add1.val + add2.val;
240 return clamp_u64_to_fixed16(interm_sum);
241}
242
243static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
244 uint32_t add2)
245{
246 uint64_t interm_sum;
247 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
248
249 interm_sum = (uint64_t) add1.val + interm_add2.val;
250 return clamp_u64_to_fixed16(interm_sum);
251}
252
Egbert Eich1d843f92013-02-25 12:06:49 -0500253enum hpd_pin {
254 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500255 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
256 HPD_CRT,
257 HPD_SDVO_B,
258 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700259 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500260 HPD_PORT_B,
261 HPD_PORT_C,
262 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800263 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500264 HPD_NUM_PINS
265};
266
Jani Nikulac91711f2015-05-28 15:43:48 +0300267#define for_each_hpd_pin(__pin) \
268 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
269
Lyude317eaa92017-02-03 21:18:25 -0500270#define HPD_STORM_DEFAULT_THRESHOLD 5
271
Jani Nikula5fcece82015-05-27 15:03:42 +0300272struct i915_hotplug {
273 struct work_struct hotplug_work;
274
275 struct {
276 unsigned long last_jiffies;
277 int count;
278 enum {
279 HPD_ENABLED = 0,
280 HPD_DISABLED = 1,
281 HPD_MARK_DISABLED = 2
282 } state;
283 } stats[HPD_NUM_PINS];
284 u32 event_bits;
285 struct delayed_work reenable_work;
286
287 struct intel_digital_port *irq_port[I915_MAX_PORTS];
288 u32 long_port_mask;
289 u32 short_port_mask;
290 struct work_struct dig_port_work;
291
Lyude19625e82016-06-21 17:03:44 -0400292 struct work_struct poll_init_work;
293 bool poll_enabled;
294
Lyude317eaa92017-02-03 21:18:25 -0500295 unsigned int hpd_storm_threshold;
296
Jani Nikula5fcece82015-05-27 15:03:42 +0300297 /*
298 * if we get a HPD irq from DP and a HPD irq from non-DP
299 * the non-DP HPD could block the workqueue on a mode config
300 * mutex getting, that userspace may have taken. However
301 * userspace is waiting on the DP workqueue to run which is
302 * blocked behind the non-DP one.
303 */
304 struct workqueue_struct *dp_wq;
305};
306
Chris Wilson2a2d5482012-12-03 11:49:06 +0000307#define I915_GEM_GPU_DOMAINS \
308 (I915_GEM_DOMAIN_RENDER | \
309 I915_GEM_DOMAIN_SAMPLER | \
310 I915_GEM_DOMAIN_COMMAND | \
311 I915_GEM_DOMAIN_INSTRUCTION | \
312 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700313
Daniel Vettere7b903d2013-06-05 13:34:14 +0200314struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100315struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100316struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200317
Chris Wilsona6f766f2015-04-27 13:41:20 +0100318struct drm_i915_file_private {
319 struct drm_i915_private *dev_priv;
320 struct drm_file *file;
321
322 struct {
323 spinlock_t lock;
324 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100325/* 20ms is a fairly arbitrary limit (greater than the average frame time)
326 * chosen to prevent the CPU getting more than a frame ahead of the GPU
327 * (when using lax throttling for the frontbuffer). We also use it to
328 * offer free GPU waitboosts for severely congested workloads.
329 */
330#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100331 } mm;
332 struct idr context_idr;
333
Chris Wilson2e1b8732015-04-27 13:41:22 +0100334 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100335 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100336 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100337
Chris Wilsonc80ff162016-07-27 09:07:27 +0100338 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200339
340/* Client can have a maximum of 3 contexts banned before
341 * it is denied of creating new contexts. As one context
342 * ban needs 4 consecutive hangs, and more if there is
343 * progress in between, this is a last resort stop gap measure
344 * to limit the badly behaving clients access to gpu.
345 */
346#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100347 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100348};
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* Interface history:
351 *
352 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100353 * 1.2: Add Power Management
354 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100355 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000356 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000357 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
358 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 */
360#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000361#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362#define DRIVER_PATCHLEVEL 0
363
Chris Wilson6ef3d422010-08-04 20:26:07 +0100364struct intel_overlay;
365struct intel_overlay_error_state;
366
yakui_zhao9b9d1722009-05-31 17:17:17 +0800367struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100368 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800369 u8 dvo_port;
370 u8 slave_addr;
371 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100372 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400373 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800374};
375
Jani Nikula7bd688c2013-11-08 16:48:56 +0200376struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200377struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100378struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200379struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000380struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100381struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200382struct intel_limit;
383struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200384struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100385
Jesse Barnese70236a2009-09-21 10:42:27 -0700386struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200387 void (*get_cdclk)(struct drm_i915_private *dev_priv,
388 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200389 void (*set_cdclk)(struct drm_i915_private *dev_priv,
390 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200391 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
392 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100393 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800394 int (*compute_intermediate_wm)(struct drm_device *dev,
395 struct intel_crtc *intel_crtc,
396 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100397 void (*initial_watermarks)(struct intel_atomic_state *state,
398 struct intel_crtc_state *cstate);
399 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
400 struct intel_crtc_state *cstate);
401 void (*optimize_watermarks)(struct intel_atomic_state *state,
402 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700403 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200404 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200405 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100406 /* Returns the active state of the crtc, and if the crtc is active,
407 * fills out the pipe-config with the hw state. */
408 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200409 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000410 void (*get_initial_plane_config)(struct intel_crtc *,
411 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200412 int (*crtc_compute_clock)(struct intel_crtc *crtc,
413 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200414 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
415 struct drm_atomic_state *old_state);
416 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
417 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200418 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200419 void (*audio_codec_enable)(struct intel_encoder *encoder,
420 const struct intel_crtc_state *crtc_state,
421 const struct drm_connector_state *conn_state);
422 void (*audio_codec_disable)(struct intel_encoder *encoder,
423 const struct intel_crtc_state *old_crtc_state,
424 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200425 void (*fdi_link_train)(struct intel_crtc *crtc,
426 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200427 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100428 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700429 /* clock updates for mode set */
430 /* cursor updates */
431 /* render clock increase/decrease */
432 /* display clock increase/decrease */
433 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000434
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200435 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
436 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700437};
438
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200439#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
440#define CSR_VERSION_MAJOR(version) ((version) >> 16)
441#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
442
Daniel Vettereb805622015-05-04 14:58:44 +0200443struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200444 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200445 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530446 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200447 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200448 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200449 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200450 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200451 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200452 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200453 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200454};
455
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800456enum i915_cache_level {
457 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100458 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
459 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
460 caches, eg sampler/render caches, and the
461 large Last-Level-Cache. LLC is coherent with
462 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100463 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800464};
465
Chris Wilson85fd4f52016-12-05 14:29:36 +0000466#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
467
Paulo Zanonia4001f12015-02-13 17:23:44 -0200468enum fb_op_origin {
469 ORIGIN_GTT,
470 ORIGIN_CPU,
471 ORIGIN_CS,
472 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300473 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200474};
475
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200476struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300477 /* This is always the inner lock when overlapping with struct_mutex and
478 * it's the outer lock when overlapping with stolen_lock. */
479 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700480 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200481 unsigned int possible_framebuffer_bits;
482 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200483 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200484 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700485
Ben Widawskyc4213882014-06-19 12:06:10 -0700486 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700487 struct drm_mm_node *compressed_llb;
488
Rodrigo Vivida46f932014-08-01 02:04:45 -0700489 bool false_color;
490
Paulo Zanonid029bca2015-10-15 10:44:46 -0300491 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300492 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300493
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300494 bool underrun_detected;
495 struct work_struct underrun_work;
496
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300497 /*
498 * Due to the atomic rules we can't access some structures without the
499 * appropriate locking, so we cache information here in order to avoid
500 * these problems.
501 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200502 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000503 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000504 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000505
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200506 struct {
507 unsigned int mode_flags;
508 uint32_t hsw_bdw_pixel_rate;
509 } crtc;
510
511 struct {
512 unsigned int rotation;
513 int src_w;
514 int src_h;
515 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300516 /*
517 * Display surface base address adjustement for
518 * pageflips. Note that on gen4+ this only adjusts up
519 * to a tile, offsets within a tile are handled in
520 * the hw itself (with the TILEOFF register).
521 */
522 int adjusted_x;
523 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300524
525 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200526 } plane;
527
528 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200529 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200530 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200531 } fb;
532 } state_cache;
533
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300534 /*
535 * This structure contains everything that's relevant to program the
536 * hardware registers. When we want to figure out if we need to disable
537 * and re-enable FBC for a new configuration we just check if there's
538 * something different in the struct. The genx_fbc_activate functions
539 * are supposed to read from it in order to program the registers.
540 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200541 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000542 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000543 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000544
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200545 struct {
546 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200547 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200548 unsigned int fence_y_offset;
549 } crtc;
550
551 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200552 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200553 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200554 } fb;
555
556 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530557 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200558 } params;
559
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700560 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200561 bool scheduled;
Dhinakaran Pandiyan1b29b7c2018-02-02 21:12:55 -0800562 u64 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200563 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200564 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700565
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200566 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800567};
568
Chris Wilsonfe88d122016-12-31 11:20:12 +0000569/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530570 * HIGH_RR is the highest eDP panel refresh rate read from EDID
571 * LOW_RR is the lowest eDP panel refresh rate found from EDID
572 * parsing for same resolution.
573 */
574enum drrs_refresh_rate_type {
575 DRRS_HIGH_RR,
576 DRRS_LOW_RR,
577 DRRS_MAX_RR, /* RR count */
578};
579
580enum drrs_support_type {
581 DRRS_NOT_SUPPORTED = 0,
582 STATIC_DRRS_SUPPORT = 1,
583 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530584};
585
Daniel Vetter2807cf62014-07-11 10:30:11 -0700586struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530587struct i915_drrs {
588 struct mutex mutex;
589 struct delayed_work work;
590 struct intel_dp *dp;
591 unsigned busy_frontbuffer_bits;
592 enum drrs_refresh_rate_type refresh_rate_type;
593 enum drrs_support_type type;
594};
595
Rodrigo Vivia031d702013-10-03 16:15:06 -0300596struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700597 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300598 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700599 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700600 bool active;
601 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700602 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530603 bool psr2_support;
604 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800605 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530606 bool y_cord_support;
607 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530608 bool alpm;
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -0800609 bool has_hw_tracking;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700610
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700611 void (*enable_source)(struct intel_dp *,
612 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700613 void (*disable_source)(struct intel_dp *,
614 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700615 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700616 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700617 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300618};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700619
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800620enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300621 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800622 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300623 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
624 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530625 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700626 PCH_KBP, /* Kaby Lake PCH */
627 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200628 PCH_ICP, /* Ice Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700629 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800630};
631
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200632enum intel_sbi_destination {
633 SBI_ICLK,
634 SBI_MPHY,
635};
636
Keith Packard435793d2011-07-12 14:56:22 -0700637#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100638#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000639#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100640#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700641#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -0700642
Dave Airlie8be48d92010-03-30 05:34:14 +0000643struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100644struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000645
Daniel Vetterc2b91522012-02-14 22:37:19 +0100646struct intel_gmbus {
647 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200648#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000649 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100650 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200651 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100652 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100653 struct drm_i915_private *dev_priv;
654};
655
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100656struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000657 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000658 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800659 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800660 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000661 u32 saveSWF0[16];
662 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300663 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200664 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400665 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800666 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100667};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100668
Imre Deakddeea5b2014-05-05 15:19:56 +0300669struct vlv_s0ix_state {
670 /* GAM */
671 u32 wr_watermark;
672 u32 gfx_prio_ctrl;
673 u32 arb_mode;
674 u32 gfx_pend_tlb0;
675 u32 gfx_pend_tlb1;
676 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
677 u32 media_max_req_count;
678 u32 gfx_max_req_count;
679 u32 render_hwsp;
680 u32 ecochk;
681 u32 bsd_hwsp;
682 u32 blt_hwsp;
683 u32 tlb_rd_addr;
684
685 /* MBC */
686 u32 g3dctl;
687 u32 gsckgctl;
688 u32 mbctl;
689
690 /* GCP */
691 u32 ucgctl1;
692 u32 ucgctl3;
693 u32 rcgctl1;
694 u32 rcgctl2;
695 u32 rstctl;
696 u32 misccpctl;
697
698 /* GPM */
699 u32 gfxpause;
700 u32 rpdeuhwtc;
701 u32 rpdeuc;
702 u32 ecobus;
703 u32 pwrdwnupctl;
704 u32 rp_down_timeout;
705 u32 rp_deucsw;
706 u32 rcubmabdtmr;
707 u32 rcedata;
708 u32 spare2gh;
709
710 /* Display 1 CZ domain */
711 u32 gt_imr;
712 u32 gt_ier;
713 u32 pm_imr;
714 u32 pm_ier;
715 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
716
717 /* GT SA CZ domain */
718 u32 tilectl;
719 u32 gt_fifoctl;
720 u32 gtlc_wake_ctrl;
721 u32 gtlc_survive;
722 u32 pmwgicz;
723
724 /* Display 2 CZ domain */
725 u32 gu_ctl0;
726 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700727 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300728 u32 clock_gate_dis2;
729};
730
Chris Wilsonbf225f22014-07-10 20:31:18 +0100731struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200732 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100733 u32 render_c0;
734 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400735};
736
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100737struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200738 /*
739 * work, interrupts_enabled and pm_iir are protected by
740 * dev_priv->irq_lock
741 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100742 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200743 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100744 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200745
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100746 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530747 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530748
Ben Widawskyb39fb292014-03-19 18:31:11 -0700749 /* Frequencies are stored in potentially platform dependent multiples.
750 * In other words, *_freq needs to be multiplied by X to be interesting.
751 * Soft limits are those which are used for the dynamic reclocking done
752 * by the driver (raise frequencies under heavy loads, and lower for
753 * lighter loads). Hard limits are those imposed by the hardware.
754 *
755 * A distinction is made for overclocking, which is never enabled by
756 * default, and is considered to be above the hard limit if it's
757 * possible at all.
758 */
759 u8 cur_freq; /* Current frequency (cached, may not == HW) */
760 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
761 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
762 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
763 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100764 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000765 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700766 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
767 u8 rp1_freq; /* "less than" RP0 power/freqency */
768 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200769 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700770
Chris Wilson8fb55192015-04-07 16:20:28 +0100771 u8 up_threshold; /* Current %busy required to uplock */
772 u8 down_threshold; /* Current %busy required to downclock */
773
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100774 int last_adj;
775 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
776
Chris Wilsonc0951f02013-10-10 21:58:50 +0100777 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100778 atomic_t num_waiters;
779 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700780
Chris Wilsonbf225f22014-07-10 20:31:18 +0100781 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000782 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100783};
784
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100785struct intel_rc6 {
786 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000787 u64 prev_hw_residency[4];
788 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100789};
790
791struct intel_llc_pstate {
792 bool enabled;
793};
794
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100795struct intel_gen6_power_mgmt {
796 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100797 struct intel_rc6 rc6;
798 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100799};
800
Daniel Vetter1a240d42012-11-29 22:18:51 +0100801/* defined intel_pm.c */
802extern spinlock_t mchdev_lock;
803
Daniel Vetterc85aa882012-11-02 19:55:03 +0100804struct intel_ilk_power_mgmt {
805 u8 cur_delay;
806 u8 min_delay;
807 u8 max_delay;
808 u8 fmax;
809 u8 fstart;
810
811 u64 last_count1;
812 unsigned long last_time1;
813 unsigned long chipset_power;
814 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000815 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100816 unsigned long gfx_power;
817 u8 corr;
818
819 int c_m;
820 int r_t;
821};
822
Imre Deakc6cb5822014-03-04 19:22:55 +0200823struct drm_i915_private;
824struct i915_power_well;
825
826struct i915_power_well_ops {
827 /*
828 * Synchronize the well's hw state to match the current sw state, for
829 * example enable/disable it based on the current refcount. Called
830 * during driver init and resume time, possibly after first calling
831 * the enable/disable handlers.
832 */
833 void (*sync_hw)(struct drm_i915_private *dev_priv,
834 struct i915_power_well *power_well);
835 /*
836 * Enable the well and resources that depend on it (for example
837 * interrupts located on the well). Called after the 0->1 refcount
838 * transition.
839 */
840 void (*enable)(struct drm_i915_private *dev_priv,
841 struct i915_power_well *power_well);
842 /*
843 * Disable the well and resources that depend on it. Called after
844 * the 1->0 refcount transition.
845 */
846 void (*disable)(struct drm_i915_private *dev_priv,
847 struct i915_power_well *power_well);
848 /* Returns the hw enabled state. */
849 bool (*is_enabled)(struct drm_i915_private *dev_priv,
850 struct i915_power_well *power_well);
851};
852
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800853/* Power well structure for haswell */
854struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200855 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200856 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800857 /* power well enable/disable usage count */
858 int count;
Imre Deakbfafe932014-06-05 20:31:47 +0300859 /* cached hw enabled state */
860 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200861 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300862 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300863 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300864 /*
865 * Arbitraty data associated with this power well. Platform and power
866 * well specific.
867 */
Imre Deakb5565a22017-07-06 17:40:29 +0300868 union {
869 struct {
870 enum dpio_phy phy;
871 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300872 struct {
873 /* Mask of pipes whose IRQ logic is backed by the pw */
874 u8 irq_pipe_mask;
875 /* The pw is backing the VGA functionality */
876 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300877 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300878 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300879 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200880 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800881};
882
Imre Deak83c00f52013-10-25 17:36:47 +0300883struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300884 /*
885 * Power wells needed for initialization at driver init and suspend
886 * time are on. They are kept on until after the first modeset.
887 */
888 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300889 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200890 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300891
Imre Deak83c00f52013-10-25 17:36:47 +0300892 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200893 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200894 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300895};
896
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700897#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100898struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700899 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100900 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700901 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100902};
903
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100904struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100905 /** Memory allocator for GTT stolen memory */
906 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300907 /** Protects the usage of the GTT stolen memory allocator. This is
908 * always the inner lock when overlapping with struct_mutex. */
909 struct mutex stolen_lock;
910
Chris Wilsonf2123812017-10-16 12:40:37 +0100911 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
912 spinlock_t obj_lock;
913
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100914 /** List of all objects in gtt_space. Used to restore gtt
915 * mappings on resume */
916 struct list_head bound_list;
917 /**
918 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100919 * are idle and not used by the GPU). These objects may or may
920 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100921 */
922 struct list_head unbound_list;
923
Chris Wilson275f0392016-10-24 13:42:14 +0100924 /** List of all objects in gtt_space, currently mmaped by userspace.
925 * All objects within this list must also be on bound_list.
926 */
927 struct list_head userfault_list;
928
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100929 /**
930 * List of objects which are pending destruction.
931 */
932 struct llist_head free_list;
933 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100934 spinlock_t free_lock;
Chris Wilsonc9c70472018-02-19 22:06:31 +0000935 /**
936 * Count of objects pending destructions. Used to skip needlessly
937 * waiting on an RCU barrier if no objects are waiting to be freed.
938 */
939 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100940
Chris Wilson66df1012017-08-22 18:38:28 +0100941 /**
942 * Small stash of WC pages
943 */
944 struct pagevec wc_stash;
945
Matthew Auld465c4032017-10-06 23:18:14 +0100946 /**
947 * tmpfs instance used for shmem backed objects
948 */
949 struct vfsmount *gemfs;
950
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100951 /** PPGTT used for aliasing the PPGTT with the GTT */
952 struct i915_hw_ppgtt *aliasing_ppgtt;
953
Chris Wilson2cfcd322014-05-20 08:28:43 +0100954 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100955 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000956 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100957
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100958 /** LRU list of objects with fence regs on them. */
959 struct list_head fence_list;
960
Chris Wilson8a2421b2017-06-16 15:05:22 +0100961 /**
962 * Workqueue to fault in userptr pages, flushed by the execbuf
963 * when required but otherwise left to userspace to try again
964 * on EAGAIN.
965 */
966 struct workqueue_struct *userptr_wq;
967
Chris Wilson94312822017-05-03 10:39:18 +0100968 u64 unordered_timeline;
969
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200970 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300971 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200972
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100973 /** Bit 6 swizzling required for X tiling */
974 uint32_t bit_6_swizzle_x;
975 /** Bit 6 swizzling required for Y tiling */
976 uint32_t bit_6_swizzle_y;
977
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100978 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200979 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100980 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100981 u32 object_count;
982};
983
Chris Wilsonee42c002017-12-11 19:41:34 +0000984#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
985
Chris Wilsonb52992c2016-10-28 13:58:24 +0100986#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
987#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
988
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200989#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
990#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
991
Zhang Ruib8efb172013-02-05 15:41:53 +0800992enum modeset_restore {
993 MODESET_ON_LID_OPEN,
994 MODESET_DONE,
995 MODESET_SUSPENDED,
996};
997
Rodrigo Vivi500ea702015-08-07 17:01:16 -0700998#define DP_AUX_A 0x40
999#define DP_AUX_B 0x10
1000#define DP_AUX_C 0x20
1001#define DP_AUX_D 0x30
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001002#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001003
Xiong Zhang11c1b652015-08-17 16:04:04 +08001004#define DDC_PIN_B 0x05
1005#define DDC_PIN_C 0x04
1006#define DDC_PIN_D 0x06
1007
Paulo Zanoni6acab152013-09-12 17:06:24 -03001008struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001009 int max_tmds_clock;
1010
Damien Lespiauce4dd492014-08-01 11:07:54 +01001011 /*
1012 * This is an index in the HDMI/DVI DDI buffer translation table.
1013 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1014 * populate this field.
1015 */
1016#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001017 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001018
1019 uint8_t supports_dvi:1;
1020 uint8_t supports_hdmi:1;
1021 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001022 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001023
1024 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001025 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001026
1027 uint8_t dp_boost_level;
1028 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001029 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001030};
1031
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001032enum psr_lines_to_wait {
1033 PSR_0_LINES_TO_WAIT = 0,
1034 PSR_1_LINE_TO_WAIT,
1035 PSR_4_LINES_TO_WAIT,
1036 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301037};
1038
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001039struct intel_vbt_data {
1040 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1041 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1042
1043 /* Feature bits */
1044 unsigned int int_tv_support:1;
1045 unsigned int lvds_dither:1;
1046 unsigned int lvds_vbt:1;
1047 unsigned int int_crt_support:1;
1048 unsigned int lvds_use_ssc:1;
1049 unsigned int display_clock_mode:1;
1050 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001051 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001052 int lvds_ssc_freq;
1053 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1054
Pradeep Bhat83a72802014-03-28 10:14:57 +05301055 enum drrs_support_type drrs_type;
1056
Jani Nikula6aa23e62016-03-24 17:50:20 +02001057 struct {
1058 int rate;
1059 int lanes;
1060 int preemphasis;
1061 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001062 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001063 bool initialized;
1064 bool support;
1065 int bpp;
1066 struct edp_power_seq pps;
1067 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001068
Jani Nikulaf00076d2013-12-14 20:38:29 -02001069 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001070 bool full_link;
1071 bool require_aux_wakeup;
1072 int idle_frames;
1073 enum psr_lines_to_wait lines_to_wait;
1074 int tp1_wakeup_time;
1075 int tp2_tp3_wakeup_time;
1076 } psr;
1077
1078 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001079 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001080 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001081 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001082 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001083 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001084 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001085 } backlight;
1086
Shobhit Kumard17c5442013-08-27 15:12:25 +03001087 /* MIPI DSI */
1088 struct {
1089 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301090 struct mipi_config *config;
1091 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301092 u16 bl_ports;
1093 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301094 u8 seq_version;
1095 u32 size;
1096 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001097 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001098 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Shobhit Kumard17c5442013-08-27 15:12:25 +03001099 } dsi;
1100
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001101 int crt_ddc_pin;
1102
1103 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001104 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001105
1106 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001107 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001108};
1109
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001110enum intel_ddb_partitioning {
1111 INTEL_DDB_PART_1_2,
1112 INTEL_DDB_PART_5_6, /* IVB+ */
1113};
1114
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001115struct intel_wm_level {
1116 bool enable;
1117 uint32_t pri_val;
1118 uint32_t spr_val;
1119 uint32_t cur_val;
1120 uint32_t fbc_val;
1121};
1122
Imre Deak820c1982013-12-17 14:46:36 +02001123struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001124 uint32_t wm_pipe[3];
1125 uint32_t wm_lp[3];
1126 uint32_t wm_lp_spr[3];
1127 uint32_t wm_linetime[3];
1128 bool enable_fbc_wm;
1129 enum intel_ddb_partitioning partitioning;
1130};
1131
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001132struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001133 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001134 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001135};
1136
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001137struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001138 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001139 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001140 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001141};
1142
1143struct vlv_wm_ddl_values {
1144 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001145};
1146
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001147struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001148 struct g4x_pipe_wm pipe[3];
1149 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001150 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001151 uint8_t level;
1152 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001153};
1154
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001155struct g4x_wm_values {
1156 struct g4x_pipe_wm pipe[2];
1157 struct g4x_sr_wm sr;
1158 struct g4x_sr_wm hpll;
1159 bool cxsr;
1160 bool hpll_en;
1161 bool fbc_en;
1162};
1163
Damien Lespiauc1939242014-11-04 17:06:41 +00001164struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001165 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001166};
1167
1168static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1169{
Damien Lespiau16160e32014-11-04 17:06:53 +00001170 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001171}
1172
Damien Lespiau08db6652014-11-04 17:06:52 +00001173static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1174 const struct skl_ddb_entry *e2)
1175{
1176 if (e1->start == e2->start && e1->end == e2->end)
1177 return true;
1178
1179 return false;
1180}
1181
Damien Lespiauc1939242014-11-04 17:06:41 +00001182struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001183 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001184 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001185};
1186
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001187struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001188 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001189 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001190};
1191
1192struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001193 bool plane_en;
1194 uint16_t plane_res_b;
1195 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001196};
1197
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301198/* Stores plane specific WM parameters */
1199struct skl_wm_params {
1200 bool x_tiled, y_tiled;
1201 bool rc_surface;
1202 uint32_t width;
1203 uint8_t cpp;
1204 uint32_t plane_pixel_rate;
1205 uint32_t y_min_scanlines;
1206 uint32_t plane_bytes_per_line;
1207 uint_fixed_16_16_t plane_blocks_per_line;
1208 uint_fixed_16_16_t y_tile_minimum;
1209 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001210 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301211};
1212
Paulo Zanonic67a4702013-08-19 13:18:09 -03001213/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001214 * This struct helps tracking the state needed for runtime PM, which puts the
1215 * device in PCI D3 state. Notice that when this happens, nothing on the
1216 * graphics device works, even register access, so we don't get interrupts nor
1217 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001218 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001219 * Every piece of our code that needs to actually touch the hardware needs to
1220 * either call intel_runtime_pm_get or call intel_display_power_get with the
1221 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001222 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001223 * Our driver uses the autosuspend delay feature, which means we'll only really
1224 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001225 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001226 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001227 *
1228 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1229 * goes back to false exactly before we reenable the IRQs. We use this variable
1230 * to check if someone is trying to enable/disable IRQs while they're supposed
1231 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001232 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001233 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001234 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001235 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001236struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001237 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001238 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001239 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001240};
1241
Daniel Vetter926321d2013-10-16 13:30:34 +02001242enum intel_pipe_crc_source {
1243 INTEL_PIPE_CRC_SOURCE_NONE,
1244 INTEL_PIPE_CRC_SOURCE_PLANE1,
1245 INTEL_PIPE_CRC_SOURCE_PLANE2,
1246 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001247 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001248 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1249 INTEL_PIPE_CRC_SOURCE_TV,
1250 INTEL_PIPE_CRC_SOURCE_DP_B,
1251 INTEL_PIPE_CRC_SOURCE_DP_C,
1252 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001253 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001254 INTEL_PIPE_CRC_SOURCE_MAX,
1255};
1256
Shuang He8bf1e9f2013-10-15 18:55:27 +01001257struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001258 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001259 uint32_t crc[5];
1260};
1261
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001262#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001263struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001264 spinlock_t lock;
1265 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001266 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001267 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001268 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001269 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001270 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001271};
1272
Daniel Vetterf99d7062014-06-19 16:01:59 +02001273struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001274 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001275
1276 /*
1277 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1278 * scheduled flips.
1279 */
1280 unsigned busy_bits;
1281 unsigned flip_bits;
1282};
1283
Mika Kuoppala72253422014-10-07 17:21:26 +03001284struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001285 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001286 u32 value;
1287 /* bitmask representing WA bits */
1288 u32 mask;
1289};
1290
Oscar Mateod6242ae2017-10-17 13:27:51 -07001291#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001292
1293struct i915_workarounds {
1294 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1295 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001296 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001297};
1298
Yu Zhangcf9d2892015-02-10 19:05:47 +08001299struct i915_virtual_gpu {
1300 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001301 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001302};
1303
Matt Roperaa363132015-09-24 15:53:18 -07001304/* used in computing the new watermarks state */
1305struct intel_wm_config {
1306 unsigned int num_pipes_active;
1307 bool sprites_enabled;
1308 bool sprites_scaled;
1309};
1310
Robert Braggd7965152016-11-07 19:49:52 +00001311struct i915_oa_format {
1312 u32 format;
1313 int size;
1314};
1315
Robert Bragg8a3003d2016-11-07 19:49:51 +00001316struct i915_oa_reg {
1317 i915_reg_t addr;
1318 u32 value;
1319};
1320
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001321struct i915_oa_config {
1322 char uuid[UUID_STRING_LEN + 1];
1323 int id;
1324
1325 const struct i915_oa_reg *mux_regs;
1326 u32 mux_regs_len;
1327 const struct i915_oa_reg *b_counter_regs;
1328 u32 b_counter_regs_len;
1329 const struct i915_oa_reg *flex_regs;
1330 u32 flex_regs_len;
1331
1332 struct attribute_group sysfs_metric;
1333 struct attribute *attrs[2];
1334 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001335
1336 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001337};
1338
Robert Braggeec688e2016-11-07 19:49:47 +00001339struct i915_perf_stream;
1340
Robert Bragg16d98b32016-12-07 21:40:33 +00001341/**
1342 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1343 */
Robert Braggeec688e2016-11-07 19:49:47 +00001344struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001345 /**
1346 * @enable: Enables the collection of HW samples, either in response to
1347 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1348 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001349 */
1350 void (*enable)(struct i915_perf_stream *stream);
1351
Robert Bragg16d98b32016-12-07 21:40:33 +00001352 /**
1353 * @disable: Disables the collection of HW samples, either in response
1354 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1355 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001356 */
1357 void (*disable)(struct i915_perf_stream *stream);
1358
Robert Bragg16d98b32016-12-07 21:40:33 +00001359 /**
1360 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001361 * once there is something ready to read() for the stream
1362 */
1363 void (*poll_wait)(struct i915_perf_stream *stream,
1364 struct file *file,
1365 poll_table *wait);
1366
Robert Bragg16d98b32016-12-07 21:40:33 +00001367 /**
1368 * @wait_unlocked: For handling a blocking read, wait until there is
1369 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001370 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001371 */
1372 int (*wait_unlocked)(struct i915_perf_stream *stream);
1373
Robert Bragg16d98b32016-12-07 21:40:33 +00001374 /**
1375 * @read: Copy buffered metrics as records to userspace
1376 * **buf**: the userspace, destination buffer
1377 * **count**: the number of bytes to copy, requested by userspace
1378 * **offset**: zero at the start of the read, updated as the read
1379 * proceeds, it represents how many bytes have been copied so far and
1380 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001381 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001382 * Copy as many buffered i915 perf samples and records for this stream
1383 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001384 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001385 * Only write complete records; returning -%ENOSPC if there isn't room
1386 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001387 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001388 * Return any error condition that results in a short read such as
1389 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1390 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001391 */
1392 int (*read)(struct i915_perf_stream *stream,
1393 char __user *buf,
1394 size_t count,
1395 size_t *offset);
1396
Robert Bragg16d98b32016-12-07 21:40:33 +00001397 /**
1398 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001399 *
1400 * The stream will always be disabled before this is called.
1401 */
1402 void (*destroy)(struct i915_perf_stream *stream);
1403};
1404
Robert Bragg16d98b32016-12-07 21:40:33 +00001405/**
1406 * struct i915_perf_stream - state for a single open stream FD
1407 */
Robert Braggeec688e2016-11-07 19:49:47 +00001408struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001409 /**
1410 * @dev_priv: i915 drm device
1411 */
Robert Braggeec688e2016-11-07 19:49:47 +00001412 struct drm_i915_private *dev_priv;
1413
Robert Bragg16d98b32016-12-07 21:40:33 +00001414 /**
1415 * @link: Links the stream into ``&drm_i915_private->streams``
1416 */
Robert Braggeec688e2016-11-07 19:49:47 +00001417 struct list_head link;
1418
Robert Bragg16d98b32016-12-07 21:40:33 +00001419 /**
1420 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1421 * properties given when opening a stream, representing the contents
1422 * of a single sample as read() by userspace.
1423 */
Robert Braggeec688e2016-11-07 19:49:47 +00001424 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001425
1426 /**
1427 * @sample_size: Considering the configured contents of a sample
1428 * combined with the required header size, this is the total size
1429 * of a single sample record.
1430 */
Robert Braggd7965152016-11-07 19:49:52 +00001431 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001432
Robert Bragg16d98b32016-12-07 21:40:33 +00001433 /**
1434 * @ctx: %NULL if measuring system-wide across all contexts or a
1435 * specific context that is being monitored.
1436 */
Robert Braggeec688e2016-11-07 19:49:47 +00001437 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001438
1439 /**
1440 * @enabled: Whether the stream is currently enabled, considering
1441 * whether the stream was opened in a disabled state and based
1442 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1443 */
Robert Braggeec688e2016-11-07 19:49:47 +00001444 bool enabled;
1445
Robert Bragg16d98b32016-12-07 21:40:33 +00001446 /**
1447 * @ops: The callbacks providing the implementation of this specific
1448 * type of configured stream.
1449 */
Robert Braggd7965152016-11-07 19:49:52 +00001450 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001451
1452 /**
1453 * @oa_config: The OA configuration used by the stream.
1454 */
1455 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001456};
1457
Robert Bragg16d98b32016-12-07 21:40:33 +00001458/**
1459 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1460 */
Robert Braggd7965152016-11-07 19:49:52 +00001461struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001462 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001463 * @is_valid_b_counter_reg: Validates register's address for
1464 * programming boolean counters for a particular platform.
1465 */
1466 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1467 u32 addr);
1468
1469 /**
1470 * @is_valid_mux_reg: Validates register's address for programming mux
1471 * for a particular platform.
1472 */
1473 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1474
1475 /**
1476 * @is_valid_flex_reg: Validates register's address for programming
1477 * flex EU filtering for a particular platform.
1478 */
1479 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1480
1481 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001482 * @init_oa_buffer: Resets the head and tail pointers of the
1483 * circular buffer for periodic OA reports.
1484 *
1485 * Called when first opening a stream for OA metrics, but also may be
1486 * called in response to an OA buffer overflow or other error
1487 * condition.
1488 *
1489 * Note it may be necessary to clear the full OA buffer here as part of
1490 * maintaining the invariable that new reports must be written to
1491 * zeroed memory for us to be able to reliable detect if an expected
1492 * report has not yet landed in memory. (At least on Haswell the OA
1493 * buffer tail pointer is not synchronized with reports being visible
1494 * to the CPU)
1495 */
Robert Braggd7965152016-11-07 19:49:52 +00001496 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001497
1498 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001499 * @enable_metric_set: Selects and applies any MUX configuration to set
1500 * up the Boolean and Custom (B/C) counters that are part of the
1501 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001502 * disabling EU clock gating as required.
1503 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001504 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1505 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001506
1507 /**
1508 * @disable_metric_set: Remove system constraints associated with using
1509 * the OA unit.
1510 */
Robert Braggd7965152016-11-07 19:49:52 +00001511 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001512
1513 /**
1514 * @oa_enable: Enable periodic sampling
1515 */
Robert Braggd7965152016-11-07 19:49:52 +00001516 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001517
1518 /**
1519 * @oa_disable: Disable periodic sampling
1520 */
Robert Braggd7965152016-11-07 19:49:52 +00001521 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001522
1523 /**
1524 * @read: Copy data from the circular OA buffer into a given userspace
1525 * buffer.
1526 */
Robert Braggd7965152016-11-07 19:49:52 +00001527 int (*read)(struct i915_perf_stream *stream,
1528 char __user *buf,
1529 size_t count,
1530 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001531
1532 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001533 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001534 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001535 * In particular this enables us to share all the fiddly code for
1536 * handling the OA unit tail pointer race that affects multiple
1537 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001538 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001539 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001540};
1541
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001542struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001543 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001544 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001545};
1546
Jani Nikula77fec552014-03-31 14:27:22 +03001547struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001548 struct drm_device drm;
1549
Chris Wilsonefab6d82015-04-07 16:20:57 +01001550 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001551 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001552 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001553 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001554 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001555 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001556
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001557 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001558 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001559
Matthew Auld77894222017-12-11 15:18:18 +00001560 /**
1561 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1562 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001563 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001564 * exactly how much of this we are actually allowed to use, given that
1565 * some portion of it is in fact reserved for use by hardware functions.
1566 */
1567 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001568 /**
1569 * Reseved portion of Data Stolen Memory
1570 */
1571 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001572
Matthew Auldb1ace602017-12-11 15:18:21 +00001573 /*
1574 * Stolen memory is segmented in hardware with different portions
1575 * offlimits to certain functions.
1576 *
1577 * The drm_mm is initialised to the total accessible range, as found
1578 * from the PCI config. On Broadwell+, this is further restricted to
1579 * avoid the first page! The upper end of stolen memory is reserved for
1580 * hardware functions and similarly removed from the accessible range.
1581 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001582 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001583
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001584 void __iomem *regs;
1585
Chris Wilson907b28c2013-07-19 20:36:52 +01001586 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001587
Yu Zhangcf9d2892015-02-10 19:05:47 +08001588 struct i915_virtual_gpu vgpu;
1589
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001590 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001591
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001592 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001593 struct intel_guc guc;
1594
Daniel Vettereb805622015-05-04 14:58:44 +02001595 struct intel_csr csr;
1596
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001597 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001598
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001599 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1600 * controller on different i2c buses. */
1601 struct mutex gmbus_mutex;
1602
1603 /**
1604 * Base address of the gmbus and gpio block.
1605 */
1606 uint32_t gpio_mmio_base;
1607
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301608 /* MMIO base address for MIPI regs */
1609 uint32_t mipi_mmio_base;
1610
Ville Syrjälä443a3892015-11-11 20:34:15 +02001611 uint32_t psr_mmio_base;
1612
Imre Deak44cb7342016-08-10 14:07:29 +03001613 uint32_t pps_mmio_base;
1614
Daniel Vetter28c70f12012-12-01 13:53:45 +01001615 wait_queue_head_t gmbus_wait_queue;
1616
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301618 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001619 /* Context used internally to idle the GPU and setup initial state */
1620 struct i915_gem_context *kernel_context;
1621 /* Context only to be used for injecting preemption commands */
1622 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001623 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1624 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001625
Daniel Vetterba8286f2014-09-11 07:43:25 +02001626 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001627 struct resource mch_res;
1628
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001629 /* protects the irq masks */
1630 spinlock_t irq_lock;
1631
Imre Deakf8b79e52014-03-04 19:23:07 +02001632 bool display_irqs_enabled;
1633
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001634 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1635 struct pm_qos_request pm_qos;
1636
Ville Syrjäläa5805162015-05-26 20:42:30 +03001637 /* Sideband mailbox protection */
1638 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001639
1640 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001641 union {
1642 u32 irq_mask;
1643 u32 de_irq_mask[I915_MAX_PIPES];
1644 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301646 u32 pm_imr;
1647 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301648 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301649 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001650 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001651
Jani Nikula5fcece82015-05-27 15:03:42 +03001652 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001653 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301654 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001655 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001656 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001658 bool preserve_bios_swizzle;
1659
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001660 /* overlay */
1661 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001662
Jani Nikula58c68772013-11-08 16:48:54 +02001663 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001664 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001665
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001666 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001667 bool no_aux_handshake;
1668
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001669 /* protects panel power sequencer state */
1670 struct mutex pps_mutex;
1671
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001672 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1674
1675 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001676 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001677 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001678
Mika Kaholaadafdc62015-08-18 14:36:59 +03001679 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001680 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001681 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001682 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001683 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684
Ville Syrjälä63911d72016-05-13 23:41:32 +03001685 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001686 /*
1687 * The current logical cdclk state.
1688 * See intel_atomic_state.cdclk.logical
1689 *
1690 * For reading holding any crtc lock is sufficient,
1691 * for writing must hold all of them.
1692 */
1693 struct intel_cdclk_state logical;
1694 /*
1695 * The current actual cdclk state.
1696 * See intel_atomic_state.cdclk.actual
1697 */
1698 struct intel_cdclk_state actual;
1699 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001700 struct intel_cdclk_state hw;
1701 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001702
Daniel Vetter645416f2013-09-02 16:22:25 +02001703 /**
1704 * wq - Driver workqueue for GEM.
1705 *
1706 * NOTE: Work items scheduled here are not allowed to grab any modeset
1707 * locks, for otherwise the flushing done in the pageflip code will
1708 * result in deadlocks.
1709 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001710 struct workqueue_struct *wq;
1711
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001712 /* ordered wq for modesets */
1713 struct workqueue_struct *modeset_wq;
1714
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001715 /* Display functions */
1716 struct drm_i915_display_funcs display;
1717
1718 /* PCH chipset type */
1719 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001720 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001721
1722 unsigned long quirks;
1723
Zhang Ruib8efb172013-02-05 15:41:53 +08001724 enum modeset_restore modeset_restore;
1725 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001726 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001727 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001728
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001729 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001730 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001731
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001732 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001733 DECLARE_HASHTABLE(mm_structs, 7);
1734 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001735
Zhi Wang43958902017-09-14 20:39:40 +08001736 struct intel_ppat ppat;
1737
Daniel Vetter87813422012-05-02 11:49:32 +02001738 /* Kernel Modesetting */
1739
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001740 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1741 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001742
Daniel Vetterc4597872013-10-21 21:04:07 +02001743#ifdef CONFIG_DEBUG_FS
1744 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1745#endif
1746
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001747 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001748 int num_shared_dpll;
1749 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001750 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001751
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001752 /*
1753 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1754 * Must be global rather than per dpll, because on some platforms
1755 * plls share registers.
1756 */
1757 struct mutex dpll_lock;
1758
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001759 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001760 /* minimum acceptable cdclk for each pipe */
1761 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001762 /* minimum acceptable voltage level for each pipe */
1763 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001764
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001765 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001766
Mika Kuoppala72253422014-10-07 17:21:26 +03001767 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001768
Daniel Vetterf99d7062014-06-19 16:01:59 +02001769 struct i915_frontbuffer_tracking fb_tracking;
1770
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001771 struct intel_atomic_helper {
1772 struct llist_head free_list;
1773 struct work_struct free_work;
1774 } atomic_helper;
1775
Jesse Barnes652c3932009-08-17 13:31:43 -07001776 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001777
Zhenyu Wangc48044112009-12-17 14:48:43 +08001778 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001779
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001780 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001781
Ben Widawsky59124502013-07-04 11:02:05 -07001782 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001783 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001784
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001785 /*
1786 * Protects RPS/RC6 register access and PCU communication.
1787 * Must be taken after struct_mutex if nested. Note that
1788 * this lock may be held for long periods of time when
1789 * talking to hw - so only take it when talking to hw!
1790 */
1791 struct mutex pcu_lock;
1792
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001793 /* gen6+ GT PM state */
1794 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001795
Daniel Vetter20e4d402012-08-08 23:35:39 +02001796 /* ilk-only ips/rps state. Everything in here is protected by the global
1797 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001798 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001799
Imre Deak83c00f52013-10-25 17:36:47 +03001800 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001801
Rodrigo Vivia031d702013-10-03 16:15:06 -03001802 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001803
Daniel Vetter99584db2012-11-14 17:14:04 +01001804 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001805
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001806 struct drm_i915_gem_object *vlv_pctx;
1807
Dave Airlie8be48d92010-03-30 05:34:14 +00001808 /* list of fbdev register on this device */
1809 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001810 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001811
1812 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001813 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001814
Imre Deak58fddc22015-01-08 17:54:14 +02001815 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001816 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001817 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001818 /**
1819 * av_mutex - mutex for audio/video sync
1820 *
1821 */
1822 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001823
Chris Wilson829a0af2017-06-20 12:05:45 +01001824 struct {
1825 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001826 struct llist_head free_list;
1827 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001828
1829 /* The hw wants to have a stable context identifier for the
1830 * lifetime of the context (for OA, PASID, faults, etc).
1831 * This is limited in execlists to 21 bits.
1832 */
1833 struct ida hw_ida;
1834#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001835#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson829a0af2017-06-20 12:05:45 +01001836 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001837
Damien Lespiau3e683202012-12-11 18:48:29 +00001838 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001839
Ville Syrjäläc2317752016-03-15 16:39:56 +02001840 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001841 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001842 /*
1843 * Shadows for CHV DPLL_MD regs to keep the state
1844 * checker somewhat working in the presence hardware
1845 * crappiness (can't read out DPLL_MD for pipes B & C).
1846 */
1847 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001848 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001849
Daniel Vetter842f1c82014-03-10 10:01:44 +01001850 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02001851 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001852 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001853 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001854
Lyude656d1b82016-08-17 15:55:54 -04001855 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001856 I915_SAGV_UNKNOWN = 0,
1857 I915_SAGV_DISABLED,
1858 I915_SAGV_ENABLED,
1859 I915_SAGV_NOT_CONTROLLED
1860 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001861
Ville Syrjälä53615a52013-08-01 16:18:50 +03001862 struct {
1863 /*
1864 * Raw watermark latency values:
1865 * in 0.1us units for WM0,
1866 * in 0.5us units for WM1+.
1867 */
1868 /* primary */
1869 uint16_t pri_latency[5];
1870 /* sprite */
1871 uint16_t spr_latency[5];
1872 /* cursor */
1873 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001874 /*
1875 * Raw watermark memory latency values
1876 * for SKL for all 8 levels
1877 * in 1us units.
1878 */
1879 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001880
1881 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001882 union {
1883 struct ilk_wm_values hw;
1884 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001885 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001886 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001887 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001888
1889 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001890
1891 /*
1892 * Should be held around atomic WM register writing; also
1893 * protects * intel_crtc->wm.active and
1894 * cstate->wm.need_postvbl_update.
1895 */
1896 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001897
1898 /*
1899 * Set during HW readout of watermarks/DDB. Some platforms
1900 * need to know when we're still using BIOS-provided values
1901 * (which we don't fully trust).
1902 */
1903 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001904 } wm;
1905
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001906 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001907
Robert Braggeec688e2016-11-07 19:49:47 +00001908 struct {
1909 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001910
Robert Bragg442b8c02016-11-07 19:49:53 +00001911 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001912 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001913
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001914 /*
1915 * Lock associated with adding/modifying/removing OA configs
1916 * in dev_priv->perf.metrics_idr.
1917 */
1918 struct mutex metrics_lock;
1919
1920 /*
1921 * List of dynamic configurations, you need to hold
1922 * dev_priv->perf.metrics_lock to access it.
1923 */
1924 struct idr metrics_idr;
1925
1926 /*
1927 * Lock associated with anything below within this structure
1928 * except exclusive_stream.
1929 */
Robert Braggeec688e2016-11-07 19:49:47 +00001930 struct mutex lock;
1931 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001932
1933 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001934 /*
1935 * The stream currently using the OA unit. If accessed
1936 * outside a syscall associated to its file
1937 * descriptor, you need to hold
1938 * dev_priv->drm.struct_mutex.
1939 */
Robert Braggd7965152016-11-07 19:49:52 +00001940 struct i915_perf_stream *exclusive_stream;
1941
1942 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001943
1944 struct hrtimer poll_check_timer;
1945 wait_queue_head_t poll_wq;
1946 bool pollin;
1947
Robert Bragg712122e2017-05-11 16:43:31 +01001948 /**
1949 * For rate limiting any notifications of spurious
1950 * invalid OA reports
1951 */
1952 struct ratelimit_state spurious_report_rs;
1953
Robert Braggd7965152016-11-07 19:49:52 +00001954 bool periodic;
1955 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001956
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001957 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001958
1959 struct {
1960 struct i915_vma *vma;
1961 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001962 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001963 int format;
1964 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001965
1966 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001967 * Locks reads and writes to all head/tail state
1968 *
1969 * Consider: the head and tail pointer state
1970 * needs to be read consistently from a hrtimer
1971 * callback (atomic context) and read() fop
1972 * (user context) with tail pointer updates
1973 * happening in atomic context and head updates
1974 * in user context and the (unlikely)
1975 * possibility of read() errors needing to
1976 * reset all head/tail state.
1977 *
1978 * Note: Contention or performance aren't
1979 * currently a significant concern here
1980 * considering the relatively low frequency of
1981 * hrtimer callbacks (5ms period) and that
1982 * reads typically only happen in response to a
1983 * hrtimer event and likely complete before the
1984 * next callback.
1985 *
1986 * Note: This lock is not held *while* reading
1987 * and copying data to userspace so the value
1988 * of head observed in htrimer callbacks won't
1989 * represent any partial consumption of data.
1990 */
1991 spinlock_t ptr_lock;
1992
1993 /**
1994 * One 'aging' tail pointer and one 'aged'
1995 * tail pointer ready to used for reading.
1996 *
1997 * Initial values of 0xffffffff are invalid
1998 * and imply that an update is required
1999 * (and should be ignored by an attempted
2000 * read)
2001 */
2002 struct {
2003 u32 offset;
2004 } tails[2];
2005
2006 /**
2007 * Index for the aged tail ready to read()
2008 * data up to.
2009 */
2010 unsigned int aged_tail_idx;
2011
2012 /**
2013 * A monotonic timestamp for when the current
2014 * aging tail pointer was read; used to
2015 * determine when it is old enough to trust.
2016 */
2017 u64 aging_timestamp;
2018
2019 /**
Robert Braggf2790202017-05-11 16:43:26 +01002020 * Although we can always read back the head
2021 * pointer register, we prefer to avoid
2022 * trusting the HW state, just to avoid any
2023 * risk that some hardware condition could
2024 * somehow bump the head pointer unpredictably
2025 * and cause us to forward the wrong OA buffer
2026 * data to userspace.
2027 */
2028 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002029 } oa_buffer;
2030
2031 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002032 u32 ctx_oactxctrl_offset;
2033 u32 ctx_flexeu0_offset;
2034
2035 /**
2036 * The RPT_ID/reason field for Gen8+ includes a bit
2037 * to determine if the CTX ID in the report is valid
2038 * but the specific bit differs between Gen 8 and 9
2039 */
2040 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002041
2042 struct i915_oa_ops ops;
2043 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002044 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002045 } perf;
2046
Oscar Mateoa83014d2014-07-24 17:04:21 +01002047 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2048 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002049 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002050 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002051
Chris Wilson73cb9702016-10-28 13:58:46 +01002052 struct list_head timelines;
2053 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002054 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002055
Chris Wilson67d97da2016-07-04 08:08:31 +01002056 /**
2057 * Is the GPU currently considered idle, or busy executing
2058 * userspace requests? Whilst idle, we allow runtime power
2059 * management to power down the hardware and display clocks.
2060 * In order to reduce the effect on performance, there
2061 * is a slight delay before we do so.
2062 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002063 bool awake;
2064
2065 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002066 * The number of times we have woken up.
2067 */
2068 unsigned int epoch;
2069#define I915_EPOCH_INVALID 0
2070
2071 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002072 * We leave the user IRQ off as much as possible,
2073 * but this means that requests will finish and never
2074 * be retired once the system goes idle. Set a timer to
2075 * fire periodically while the ring is running. When it
2076 * fires, go retire requests.
2077 */
2078 struct delayed_work retire_work;
2079
2080 /**
2081 * When we detect an idle GPU, we want to turn on
2082 * powersaving features. So once we see that there
2083 * are no more requests outstanding and no more
2084 * arrive within a small period of time, we fire
2085 * off the idle_work.
2086 */
2087 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002088
2089 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002090 } gt;
2091
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002092 /* perform PHY state sanity checks? */
2093 bool chv_phy_assert[2];
2094
Mahesh Kumara3a89862016-12-01 21:19:34 +05302095 bool ipc_enabled;
2096
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002097 /* Used to save the pipe-to-encoder mapping for audio */
2098 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002099
Jerome Anandeef57322017-01-25 04:27:49 +05302100 /* necessary resource sharing with HDMI LPE audio driver. */
2101 struct {
2102 struct platform_device *platdev;
2103 int irq;
2104 } lpe_audio;
2105
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002106 struct i915_pmu pmu;
2107
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002108 /*
2109 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2110 * will be rejected. Instead look for a better place.
2111 */
Jani Nikula77fec552014-03-31 14:27:22 +03002112};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002113
Chris Wilson2c1792a2013-08-01 18:39:55 +01002114static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2115{
Chris Wilson091387c2016-06-24 14:00:21 +01002116 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002117}
2118
David Weinehallc49d13e2016-08-22 13:32:42 +03002119static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002120{
David Weinehallc49d13e2016-08-22 13:32:42 +03002121 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002122}
2123
Alex Dai33a732f2015-08-12 15:43:36 +01002124static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2125{
2126 return container_of(guc, struct drm_i915_private, guc);
2127}
2128
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002129static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2130{
2131 return container_of(huc, struct drm_i915_private, huc);
2132}
2133
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002134/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302135#define for_each_engine(engine__, dev_priv__, id__) \
2136 for ((id__) = 0; \
2137 (id__) < I915_NUM_ENGINES; \
2138 (id__)++) \
2139 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002140
2141/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002142#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2143 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302144 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002145
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002146enum hdmi_force_audio {
2147 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2148 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2149 HDMI_AUDIO_AUTO, /* trust EDID */
2150 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2151};
2152
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002153#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002154
Daniel Vettera071fa02014-06-18 23:28:09 +02002155/*
2156 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302157 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002158 * doesn't mean that the hw necessarily already scans it out, but that any
2159 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2160 *
2161 * We have one bit per pipe and per scanout plane type.
2162 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302163#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002164#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2165 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2166 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2167 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2168})
Daniel Vettera071fa02014-06-18 23:28:09 +02002169#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002170 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002171#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002172 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2173 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002174
Dave Gordon85d12252016-05-20 11:54:06 +01002175/*
2176 * Optimised SGL iterator for GEM objects
2177 */
2178static __always_inline struct sgt_iter {
2179 struct scatterlist *sgp;
2180 union {
2181 unsigned long pfn;
2182 dma_addr_t dma;
2183 };
2184 unsigned int curr;
2185 unsigned int max;
2186} __sgt_iter(struct scatterlist *sgl, bool dma) {
2187 struct sgt_iter s = { .sgp = sgl };
2188
2189 if (s.sgp) {
2190 s.max = s.curr = s.sgp->offset;
2191 s.max += s.sgp->length;
2192 if (dma)
2193 s.dma = sg_dma_address(s.sgp);
2194 else
2195 s.pfn = page_to_pfn(sg_page(s.sgp));
2196 }
2197
2198 return s;
2199}
2200
Chris Wilson96d77632016-10-28 13:58:33 +01002201static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2202{
2203 ++sg;
2204 if (unlikely(sg_is_chain(sg)))
2205 sg = sg_chain_ptr(sg);
2206 return sg;
2207}
2208
Dave Gordon85d12252016-05-20 11:54:06 +01002209/**
Dave Gordon63d15322016-05-20 11:54:07 +01002210 * __sg_next - return the next scatterlist entry in a list
2211 * @sg: The current sg entry
2212 *
2213 * Description:
2214 * If the entry is the last, return NULL; otherwise, step to the next
2215 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2216 * otherwise just return the pointer to the current element.
2217 **/
2218static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2219{
2220#ifdef CONFIG_DEBUG_SG
2221 BUG_ON(sg->sg_magic != SG_MAGIC);
2222#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002223 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002224}
2225
2226/**
Dave Gordon85d12252016-05-20 11:54:06 +01002227 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2228 * @__dmap: DMA address (output)
2229 * @__iter: 'struct sgt_iter' (iterator state, internal)
2230 * @__sgt: sg_table to iterate over (input)
2231 */
2232#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2233 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2234 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002235 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2236 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002237
2238/**
2239 * for_each_sgt_page - iterate over the pages of the given sg_table
2240 * @__pp: page pointer (output)
2241 * @__iter: 'struct sgt_iter' (iterator state, internal)
2242 * @__sgt: sg_table to iterate over (input)
2243 */
2244#define for_each_sgt_page(__pp, __iter, __sgt) \
2245 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2246 ((__pp) = (__iter).pfn == 0 ? NULL : \
2247 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002248 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2249 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002250
Matthew Aulda5c081662017-10-06 23:18:18 +01002251static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2252{
2253 unsigned int page_sizes;
2254
2255 page_sizes = 0;
2256 while (sg) {
2257 GEM_BUG_ON(sg->offset);
2258 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2259 page_sizes |= sg->length;
2260 sg = __sg_next(sg);
2261 }
2262
2263 return page_sizes;
2264}
2265
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002266static inline unsigned int i915_sg_segment_size(void)
2267{
2268 unsigned int size = swiotlb_max_segment();
2269
2270 if (size == 0)
2271 return SCATTERLIST_MAX_SEGMENT;
2272
2273 size = rounddown(size, PAGE_SIZE);
2274 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2275 if (size < PAGE_SIZE)
2276 size = PAGE_SIZE;
2277
2278 return size;
2279}
2280
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002281static inline const struct intel_device_info *
2282intel_info(const struct drm_i915_private *dev_priv)
2283{
2284 return &dev_priv->info;
2285}
2286
2287#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002288
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002289#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002290#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002291
Jani Nikulae87a0052015-10-20 15:22:02 +03002292#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002293#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002294
2295#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002296
2297#define INTEL_GEN_MASK(s, e) ( \
2298 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2299 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2300 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2301 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2302)
2303
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002304/*
2305 * Returns true if Gen is in inclusive range [Start, End].
2306 *
2307 * Use GEN_FOREVER for unbound start and or end.
2308 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002309#define IS_GEN(dev_priv, s, e) \
2310 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002311
Jani Nikulae87a0052015-10-20 15:22:02 +03002312/*
2313 * Return true if revision is in range [since,until] inclusive.
2314 *
2315 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2316 */
2317#define IS_REVID(p, since, until) \
2318 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2319
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002320#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002321
2322#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2323#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2324#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2325#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2326#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2327#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2328#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2329#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2330#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2331#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2332#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2333#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002334#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002335#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2336#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002337#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2338#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002339#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002340#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002341#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2342 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002343#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2344#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2345#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2346#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2347#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2348#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2349#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2350#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2351#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2352#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002353#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002354#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002355#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2356 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2357#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2358 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2359 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2360 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002361/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002362#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2363 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2364#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002365 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002366#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2367 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2368#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002369 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002370/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002371#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2372 INTEL_DEVID(dev_priv) == 0x0A1E)
2373#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2374 INTEL_DEVID(dev_priv) == 0x1913 || \
2375 INTEL_DEVID(dev_priv) == 0x1916 || \
2376 INTEL_DEVID(dev_priv) == 0x1921 || \
2377 INTEL_DEVID(dev_priv) == 0x1926)
2378#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2379 INTEL_DEVID(dev_priv) == 0x1915 || \
2380 INTEL_DEVID(dev_priv) == 0x191E)
2381#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2382 INTEL_DEVID(dev_priv) == 0x5913 || \
2383 INTEL_DEVID(dev_priv) == 0x5916 || \
2384 INTEL_DEVID(dev_priv) == 0x5921 || \
2385 INTEL_DEVID(dev_priv) == 0x5926)
2386#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2387 INTEL_DEVID(dev_priv) == 0x5915 || \
2388 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002389#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002390 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002391#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002392 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002393#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002394 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002395#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002396 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002397#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002398 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002399#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2400 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002401#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2402 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002403#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2404 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002405#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2406 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302407
Jani Nikulac007fb42016-10-31 12:18:28 +02002408#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002409
Jani Nikulaef712bb2015-10-20 15:22:00 +03002410#define SKL_REVID_A0 0x0
2411#define SKL_REVID_B0 0x1
2412#define SKL_REVID_C0 0x2
2413#define SKL_REVID_D0 0x3
2414#define SKL_REVID_E0 0x4
2415#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002416#define SKL_REVID_G0 0x6
2417#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002418
Jani Nikulae87a0052015-10-20 15:22:02 +03002419#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2420
Jani Nikulaef712bb2015-10-20 15:22:00 +03002421#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002422#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002423#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002424#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002425#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002426
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002427#define IS_BXT_REVID(dev_priv, since, until) \
2428 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002429
Mika Kuoppalac033a372016-06-07 17:18:55 +03002430#define KBL_REVID_A0 0x0
2431#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002432#define KBL_REVID_C0 0x2
2433#define KBL_REVID_D0 0x3
2434#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002435
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002436#define IS_KBL_REVID(dev_priv, since, until) \
2437 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002438
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002439#define GLK_REVID_A0 0x0
2440#define GLK_REVID_A1 0x1
2441
2442#define IS_GLK_REVID(dev_priv, since, until) \
2443 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2444
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002445#define CNL_REVID_A0 0x0
2446#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002447#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002448
2449#define IS_CNL_REVID(p, since, until) \
2450 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2451
Jesse Barnes85436692011-04-06 12:11:14 -07002452/*
2453 * The genX designation typically refers to the render engine, so render
2454 * capability related checks should use IS_GEN, while display and other checks
2455 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2456 * chips, etc.).
2457 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002458#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2459#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2460#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2461#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2462#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2463#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2464#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2465#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002466#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002467#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002468
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002469#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002470#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2471#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002472
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002473#define ENGINE_MASK(id) BIT(id)
2474#define RENDER_RING ENGINE_MASK(RCS)
2475#define BSD_RING ENGINE_MASK(VCS)
2476#define BLT_RING ENGINE_MASK(BCS)
2477#define VEBOX_RING ENGINE_MASK(VECS)
2478#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002479#define BSD3_RING ENGINE_MASK(VCS3)
2480#define BSD4_RING ENGINE_MASK(VCS4)
2481#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002482#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002483
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002484#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002485 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002486
2487#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2488#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2489#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2490#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2491
Chris Wilson93c6e962017-11-20 20:55:04 +00002492#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2493
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002494#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2495#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2496#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002497#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2498 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002499
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002500#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002501
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002502#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2503 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002504#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2505 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002506#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2507 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002508
2509#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2510
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002511#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2512#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2513#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002514#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2515 GEM_BUG_ON((sizes) == 0); \
2516 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2517})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002518
2519#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2520#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2521 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002522
Daniel Vetterb45305f2012-12-17 16:21:27 +01002523/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002524#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002525
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002526/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002527#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002528 (IS_CANNONLAKE(dev_priv) || \
2529 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002530
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002531/*
2532 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2533 * even when in MSI mode. This results in spurious interrupt warnings if the
2534 * legacy irq no. is shared with another device. The kernel then disables that
2535 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002536 *
2537 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
2538 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002539 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002540#define HAS_AUX_IRQ(dev_priv) true
2541#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002542
Zou Nan haicae58522010-11-09 17:17:32 +08002543/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2544 * rows, which changed the alignment requirements and fence programming.
2545 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002546#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2547 !(IS_I915G(dev_priv) || \
2548 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002549#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2550#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002551
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002552#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002553#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002554#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002555
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002556#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002557
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002558#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002559
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002560#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2561#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2562#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002563
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002564#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2565#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002566#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002567
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002568#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002569
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002570#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002571#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2572
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302573#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2574
Dave Gordon1a3d1892016-05-13 15:36:30 +01002575/*
2576 * For now, anything with a GuC requires uCode loading, and then supports
2577 * command submission once loaded. But these are logically independent
2578 * properties, so we have separate macros to test them.
2579 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002580#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002581#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002582#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2583#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002584
2585/* For now, anything with a GuC has also HuC */
2586#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002587#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002588
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002589/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002590#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2591#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2592#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002593
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002594#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002595
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002596#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002597
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002598#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002599#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2600#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2601#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2602#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2603#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002604#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2605#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302606#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2607#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002608#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002609#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002610#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002611#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002612#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002613#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002614#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002615
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002616#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002617#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002618#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002619#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002620#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002621 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002622#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2623#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2624#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002625#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002626 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2627 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002628#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002629 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2630 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002631#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2632#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2633#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2634#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002635
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002636#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302637
Rodrigo Viviff159472017-06-09 15:26:14 -07002638#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302639
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002640/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002641#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002642#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2643 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002644
Ben Widawskyc8735b02012-09-07 19:43:39 -07002645#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302646#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002647
Chris Wilson05394f32010-11-08 19:18:58 +00002648#include "i915_trace.h"
2649
Chris Wilson80debff2017-05-25 13:16:12 +01002650static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002651{
2652#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002653 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002654 return true;
2655#endif
2656 return false;
2657}
2658
Chris Wilson80debff2017-05-25 13:16:12 +01002659static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2660{
2661 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2662}
2663
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002664static inline bool
2665intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2666{
Chris Wilson80debff2017-05-25 13:16:12 +01002667 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002668}
2669
Chris Wilsonc0336662016-05-06 15:40:21 +01002670int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002671 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002672
Chris Wilson0673ad42016-06-24 14:00:22 +01002673/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002674void __printf(3, 4)
2675__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2676 const char *fmt, ...);
2677
2678#define i915_report_error(dev_priv, fmt, ...) \
2679 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2680
Ben Widawskyc43b5632012-04-16 14:07:40 -07002681#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002682extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2683 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002684#else
2685#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002686#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002687extern const struct dev_pm_ops i915_pm_ops;
2688
2689extern int i915_driver_load(struct pci_dev *pdev,
2690 const struct pci_device_id *ent);
2691extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002692extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2693extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002694
2695#define I915_RESET_QUIET BIT(0)
2696extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
2697extern int i915_reset_engine(struct intel_engine_cs *engine,
2698 unsigned int flags);
2699
Michel Thierry142bc7d2017-06-20 10:57:46 +01002700extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002701extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002702extern int intel_guc_reset_engine(struct intel_guc *guc,
2703 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002704extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002705extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002706extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2707extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2708extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2709extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002710int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002711
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002712int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002713int intel_engines_init(struct drm_i915_private *dev_priv);
2714
Jani Nikula77913b32015-06-18 13:06:16 +03002715/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002716void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2717 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002718void intel_hpd_init(struct drm_i915_private *dev_priv);
2719void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2720void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002721enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
2722 enum hpd_pin pin);
2723enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2724 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002725bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2726void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002727
Linus Torvalds1da177e2005-04-16 15:20:36 -07002728/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002729static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2730{
2731 unsigned long delay;
2732
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002733 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002734 return;
2735
2736 /* Don't continually defer the hangcheck so that it is always run at
2737 * least once after work has been scheduled on any ring. Otherwise,
2738 * we will ignore a hung ring if a second ring is kept busy.
2739 */
2740
2741 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2742 queue_delayed_work(system_long_wq,
2743 &dev_priv->gpu_error.hangcheck_work, delay);
2744}
2745
Mika Kuoppala58174462014-02-25 17:11:26 +02002746__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002747void i915_handle_error(struct drm_i915_private *dev_priv,
2748 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002749 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002750
Daniel Vetterb9632912014-09-30 10:56:44 +02002751extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002752extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002753int intel_irq_install(struct drm_i915_private *dev_priv);
2754void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002755
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002756static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2757{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002758 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002759}
2760
Chris Wilsonc0336662016-05-06 15:40:21 +01002761static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002762{
Chris Wilsonc0336662016-05-06 15:40:21 +01002763 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002764}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002765
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002766u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2767 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002768void
Jani Nikula50227e12014-03-31 14:27:21 +03002769i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002770 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002771
2772void
Jani Nikula50227e12014-03-31 14:27:21 +03002773i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002774 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002775
Imre Deakf8b79e52014-03-04 19:23:07 +02002776void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2777void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002778void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2779 uint32_t mask,
2780 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002781void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2782 uint32_t interrupt_mask,
2783 uint32_t enabled_irq_mask);
2784static inline void
2785ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2786{
2787 ilk_update_display_irq(dev_priv, bits, bits);
2788}
2789static inline void
2790ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2791{
2792 ilk_update_display_irq(dev_priv, bits, 0);
2793}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002794void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2795 enum pipe pipe,
2796 uint32_t interrupt_mask,
2797 uint32_t enabled_irq_mask);
2798static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2799 enum pipe pipe, uint32_t bits)
2800{
2801 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2802}
2803static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2804 enum pipe pipe, uint32_t bits)
2805{
2806 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2807}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002808void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2809 uint32_t interrupt_mask,
2810 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002811static inline void
2812ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2813{
2814 ibx_display_interrupt_update(dev_priv, bits, bits);
2815}
2816static inline void
2817ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2818{
2819 ibx_display_interrupt_update(dev_priv, bits, 0);
2820}
2821
Eric Anholt673a3942008-07-30 12:06:12 -07002822/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002823int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2824 struct drm_file *file_priv);
2825int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2826 struct drm_file *file_priv);
2827int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2828 struct drm_file *file_priv);
2829int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2830 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002831int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2832 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002833int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2834 struct drm_file *file_priv);
2835int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2836 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002837int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2838 struct drm_file *file_priv);
2839int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2840 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002841int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2842 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002843int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2844 struct drm_file *file);
2845int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2846 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002847int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2848 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002849int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2850 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002851int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2852 struct drm_file *file_priv);
2853int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2854 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002855int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2856void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002857int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2858 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002859int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2860 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002861int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2862 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002863void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00002864int i915_gem_load_init(struct drm_i915_private *dev_priv);
2865void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002866void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002867int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002868int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2869
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002870void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002871void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002872void i915_gem_object_init(struct drm_i915_gem_object *obj,
2873 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002874struct drm_i915_gem_object *
2875i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2876struct drm_i915_gem_object *
2877i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2878 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002879void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002880void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002881
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002882static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2883{
Chris Wilsonc9c70472018-02-19 22:06:31 +00002884 if (!atomic_read(&i915->mm.free_count))
2885 return;
2886
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002887 /* A single pass should suffice to release all the freed objects (along
2888 * most call paths) , but be a little more paranoid in that freeing
2889 * the objects does take a little amount of time, during which the rcu
2890 * callbacks could have added new objects into the freed list, and
2891 * armed the work again.
2892 */
2893 do {
2894 rcu_barrier();
2895 } while (flush_work(&i915->mm.free_work));
2896}
2897
Chris Wilson3b19f162017-07-18 14:41:24 +01002898static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2899{
2900 /*
2901 * Similar to objects above (see i915_gem_drain_freed-objects), in
2902 * general we have workers that are armed by RCU and then rearm
2903 * themselves in their callbacks. To be paranoid, we need to
2904 * drain the workqueue a second time after waiting for the RCU
2905 * grace period so that we catch work queued via RCU from the first
2906 * pass. As neither drain_workqueue() nor flush_workqueue() report
2907 * a result, we make an assumption that we only don't require more
2908 * than 2 passes to catch all recursive RCU delayed work.
2909 *
2910 */
2911 int pass = 2;
2912 do {
2913 rcu_barrier();
2914 drain_workqueue(i915->wq);
2915 } while (--pass);
2916}
2917
Chris Wilson058d88c2016-08-15 10:49:06 +01002918struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002919i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2920 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002921 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002922 u64 alignment,
2923 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002924
Chris Wilsonaa653a62016-08-04 07:52:27 +01002925int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002926void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002927
Chris Wilson7c108fd2016-10-24 13:42:18 +01002928void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2929
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002930static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002931{
Chris Wilsonee286372015-04-07 16:20:25 +01002932 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002933}
Chris Wilsonee286372015-04-07 16:20:25 +01002934
Chris Wilson96d77632016-10-28 13:58:33 +01002935struct scatterlist *
2936i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2937 unsigned int n, unsigned int *offset);
2938
Dave Gordon033908a2015-12-10 18:51:23 +00002939struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002940i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2941 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002942
Chris Wilson96d77632016-10-28 13:58:33 +01002943struct page *
2944i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2945 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302946
Chris Wilson96d77632016-10-28 13:58:33 +01002947dma_addr_t
2948i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2949 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002950
Chris Wilson03ac84f2016-10-28 13:58:36 +01002951void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002952 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002953 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002954int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2955
2956static inline int __must_check
2957i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002958{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002959 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002960
Chris Wilson1233e2d2016-10-28 13:58:37 +01002961 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002962 return 0;
2963
2964 return __i915_gem_object_get_pages(obj);
2965}
2966
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002967static inline bool
2968i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
2969{
2970 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
2971}
2972
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002973static inline void
2974__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
2975{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002976 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002977
Chris Wilson1233e2d2016-10-28 13:58:37 +01002978 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002979}
2980
2981static inline bool
2982i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
2983{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002984 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002985}
2986
2987static inline void
2988__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
2989{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01002990 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002991 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002992
Chris Wilson1233e2d2016-10-28 13:58:37 +01002993 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01002994}
Chris Wilson0a798eb2016-04-08 12:11:11 +01002995
Chris Wilson1233e2d2016-10-28 13:58:37 +01002996static inline void
2997i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002998{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002999 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003000}
3001
Chris Wilson548625e2016-11-01 12:11:34 +00003002enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3003 I915_MM_NORMAL = 0,
3004 I915_MM_SHRINKER
3005};
3006
3007void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3008 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003009void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003010
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003011enum i915_map_type {
3012 I915_MAP_WB = 0,
3013 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003014#define I915_MAP_OVERRIDE BIT(31)
3015 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3016 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003017};
3018
Chris Wilson0a798eb2016-04-08 12:11:11 +01003019/**
3020 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003021 * @obj: the object to map into kernel address space
3022 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003023 *
3024 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3025 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003026 * the kernel address space. Based on the @type of mapping, the PTE will be
3027 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003028 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003029 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3030 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003031 *
Dave Gordon83052162016-04-12 14:46:16 +01003032 * Returns the pointer through which to access the mapped object, or an
3033 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003034 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003035void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3036 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003037
3038/**
3039 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003040 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003041 *
3042 * After pinning the object and mapping its pages, once you are finished
3043 * with your access, call i915_gem_object_unpin_map() to release the pin
3044 * upon the mapping. Once the pin count reaches zero, that mapping may be
3045 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003046 */
3047static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3048{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003049 i915_gem_object_unpin_pages(obj);
3050}
3051
Chris Wilson43394c72016-08-18 17:16:47 +01003052int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3053 unsigned int *needs_clflush);
3054int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3055 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003056#define CLFLUSH_BEFORE BIT(0)
3057#define CLFLUSH_AFTER BIT(1)
3058#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003059
3060static inline void
3061i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3062{
3063 i915_gem_object_unpin_pages(obj);
3064}
3065
Chris Wilson54cf91d2010-11-25 18:00:26 +00003066int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003067void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilsone61e0f52018-02-21 09:56:36 +00003068 struct i915_request *rq,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003069 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003070int i915_gem_dumb_create(struct drm_file *file_priv,
3071 struct drm_device *dev,
3072 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003073int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3074 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003075int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003076
3077void i915_gem_track_fb(struct drm_i915_gem_object *old,
3078 struct drm_i915_gem_object *new,
3079 unsigned frontbuffer_bits);
3080
Chris Wilson73cb9702016-10-28 13:58:46 +01003081int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003082
Chris Wilsone61e0f52018-02-21 09:56:36 +00003083struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003084i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003085
Chris Wilson8c185ec2017-03-16 17:13:02 +00003086static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003087{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003088 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3089}
3090
3091static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3092{
3093 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003094}
3095
3096static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3097{
Chris Wilson8af29b02016-09-09 14:11:47 +01003098 return unlikely(test_bit(I915_WEDGED, &error->flags));
3099}
3100
Chris Wilson8c185ec2017-03-16 17:13:02 +00003101static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003102{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003103 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003104}
3105
3106static inline u32 i915_reset_count(struct i915_gpu_error *error)
3107{
Chris Wilson8af29b02016-09-09 14:11:47 +01003108 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003109}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003110
Michel Thierry702c8f82017-06-20 10:57:48 +01003111static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3112 struct intel_engine_cs *engine)
3113{
3114 return READ_ONCE(error->reset_engine_count[engine->id]);
3115}
3116
Chris Wilsone61e0f52018-02-21 09:56:36 +00003117struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003118i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003119int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003120void i915_gem_reset(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003121void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003122void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003123void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003124bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003125void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsone61e0f52018-02-21 09:56:36 +00003126 struct i915_request *request);
Chris Wilson57822dc2017-02-22 11:40:48 +00003127
Chris Wilson24145512017-01-24 11:01:35 +00003128void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003129int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3130int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003131void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003132void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003133int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3134 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003135int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3136void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003137int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003138int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3139 unsigned int flags,
3140 long timeout,
3141 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003142int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3143 unsigned int flags,
3144 int priority);
3145#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3146
Chris Wilson2e2f3512015-04-27 13:41:14 +01003147int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003148i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3149int __must_check
3150i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003151int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003152i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003153struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003154i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3155 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003156 const struct i915_ggtt_view *view,
3157 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003158void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003159int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003160 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003161int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003162void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003163
Chris Wilsone4ffd172011-04-04 09:44:39 +01003164int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3165 enum i915_cache_level cache_level);
3166
Daniel Vetter1286ff72012-05-10 15:25:09 +02003167struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3168 struct dma_buf *dma_buf);
3169
3170struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3171 struct drm_gem_object *gem_obj, int flags);
3172
Daniel Vetter841cd772014-08-06 15:04:48 +02003173static inline struct i915_hw_ppgtt *
3174i915_vm_to_ppgtt(struct i915_address_space *vm)
3175{
Daniel Vetter841cd772014-08-06 15:04:48 +02003176 return container_of(vm, struct i915_hw_ppgtt, base);
3177}
3178
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003179/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003180struct drm_i915_fence_reg *
3181i915_reserve_fence(struct drm_i915_private *dev_priv);
3182void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003183
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003184void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003185void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003186
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003187void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003188void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3189 struct sg_table *pages);
3190void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3191 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003192
Chris Wilsonca585b52016-05-24 14:53:36 +01003193static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003194__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3195{
3196 return idr_find(&file_priv->context_idr, id);
3197}
3198
3199static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003200i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3201{
3202 struct i915_gem_context *ctx;
3203
Chris Wilson1acfc102017-06-20 12:05:47 +01003204 rcu_read_lock();
3205 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3206 if (ctx && !kref_get_unless_zero(&ctx->ref))
3207 ctx = NULL;
3208 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003209
3210 return ctx;
3211}
3212
Chris Wilson80b204b2016-10-28 13:58:58 +01003213static inline struct intel_timeline *
3214i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3215 struct intel_engine_cs *engine)
3216{
3217 struct i915_address_space *vm;
3218
3219 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3220 return &vm->timeline.engine[engine->id];
3221}
3222
Robert Braggeec688e2016-11-07 19:49:47 +00003223int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3224 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003225int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3226 struct drm_file *file);
3227int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3228 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003229void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3230 struct i915_gem_context *ctx,
3231 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003232
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003233/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003234int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003235 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003236 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003237 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003238 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003239int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3240 struct drm_mm_node *node,
3241 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003242int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003243
Chris Wilson71253972017-12-06 12:49:14 +00003244void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3245
Ben Widawsky0260c422014-03-22 22:47:21 -07003246/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003247static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003248{
Chris Wilson600f4362016-08-18 17:16:40 +01003249 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003250 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003251 intel_gtt_chipset_flush();
3252}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003253
Chris Wilson9797fbf2012-04-24 15:47:39 +01003254/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003255int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3256 struct drm_mm_node *node, u64 size,
3257 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003258int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3259 struct drm_mm_node *node, u64 size,
3260 unsigned alignment, u64 start,
3261 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003262void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3263 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003264int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003265void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003266struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003267i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3268 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003269struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003270i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003271 resource_size_t stolen_offset,
3272 resource_size_t gtt_offset,
3273 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003274
Chris Wilson920cf412016-10-28 13:58:30 +01003275/* i915_gem_internal.c */
3276struct drm_i915_gem_object *
3277i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003278 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003279
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003280/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003281unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003282 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003283 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003284 unsigned flags);
3285#define I915_SHRINK_PURGEABLE 0x1
3286#define I915_SHRINK_UNBOUND 0x2
3287#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003288#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003289#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003290unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3291void i915_gem_shrinker_register(struct drm_i915_private *i915);
3292void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003293
3294
Eric Anholt673a3942008-07-30 12:06:12 -07003295/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003296static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003297{
Chris Wilson091387c2016-06-24 14:00:21 +01003298 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003299
3300 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003301 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003302}
3303
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003304u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3305 unsigned int tiling, unsigned int stride);
3306u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3307 unsigned int tiling, unsigned int stride);
3308
Ben Gamari20172632009-02-17 20:08:50 -05003309/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003310#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003311int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003312int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003313void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003314#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003315static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003316static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3317{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003318static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003319#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003320
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003321const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003322
Brad Volkin351e3db2014-02-18 10:15:46 -08003323/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003324int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003325void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003326void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003327int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3328 struct drm_i915_gem_object *batch_obj,
3329 struct drm_i915_gem_object *shadow_batch_obj,
3330 u32 batch_start_offset,
3331 u32 batch_len,
3332 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003333
Robert Braggeec688e2016-11-07 19:49:47 +00003334/* i915_perf.c */
3335extern void i915_perf_init(struct drm_i915_private *dev_priv);
3336extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003337extern void i915_perf_register(struct drm_i915_private *dev_priv);
3338extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003339
Jesse Barnes317c35d2008-08-25 15:11:06 -07003340/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003341extern int i915_save_state(struct drm_i915_private *dev_priv);
3342extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003343
Ben Widawsky0136db52012-04-10 21:17:01 -07003344/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003345void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3346void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003347
Jerome Anandeef57322017-01-25 04:27:49 +05303348/* intel_lpe_audio.c */
3349int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3350void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3351void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303352void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003353 enum pipe pipe, enum port port,
3354 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303355
Chris Wilsonf899fc62010-07-20 15:44:45 -07003356/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003357extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3358extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003359extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3360 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003361extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003362
Jani Nikula0184df42015-03-27 00:20:20 +02003363extern struct i2c_adapter *
3364intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003365extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3366extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003367static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003368{
3369 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3370}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003371extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003372
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003373/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003374void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003375void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003376bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003377bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003378bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003379bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003380bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003381bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003382bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303383bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3384 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303385bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3386 enum port port);
3387
Jesse Barnes723bfd72010-10-07 16:01:13 -07003388/* intel_acpi.c */
3389#ifdef CONFIG_ACPI
3390extern void intel_register_dsm_handler(void);
3391extern void intel_unregister_dsm_handler(void);
3392#else
3393static inline void intel_register_dsm_handler(void) { return; }
3394static inline void intel_unregister_dsm_handler(void) { return; }
3395#endif /* CONFIG_ACPI */
3396
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003397/* intel_device_info.c */
3398static inline struct intel_device_info *
3399mkwrite_device_info(struct drm_i915_private *dev_priv)
3400{
3401 return (struct intel_device_info *)&dev_priv->info;
3402}
3403
Jesse Barnes79e53942008-11-07 14:24:08 -08003404/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003405extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003406extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003407extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003408extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003409extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003410extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3411 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003412extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003413extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3414extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003415extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003416extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003417extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003418extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003419 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003420
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003421int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3422 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003423
Chris Wilson6ef3d422010-08-04 20:26:07 +01003424/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003425extern struct intel_overlay_error_state *
3426intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003427extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3428 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003429
Chris Wilsonc0336662016-05-06 15:40:21 +01003430extern struct intel_display_error_state *
3431intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003432extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003433 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003434
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003435int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003436int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003437 u32 val, int fast_timeout_us,
3438 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003439#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003440 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003441
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003442int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3443 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003444
3445/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303446u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003447int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003448u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003449u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3450void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003451u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3452void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3453u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3454void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003455u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3456void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003457u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3458void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003459u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3460 enum intel_sbi_destination destination);
3461void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3462 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303463u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3464void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003465
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003466/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003467void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003468 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003469void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3470 enum port port, u32 margin, u32 scale,
3471 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003472void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3473void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3474bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3475 enum dpio_phy phy);
3476bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3477 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003478uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003479void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3480 uint8_t lane_lat_optim_mask);
3481uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3482
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003483void chv_set_phy_signal_level(struct intel_encoder *encoder,
3484 u32 deemph_reg_value, u32 margin_reg_value,
3485 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003486void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003487 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003488 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003489void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3490 const struct intel_crtc_state *crtc_state);
3491void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3492 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003493void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003494void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3495 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003496
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003497void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3498 u32 demph_reg_value, u32 preemph_reg_value,
3499 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003500void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3501 const struct intel_crtc_state *crtc_state);
3502void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3503 const struct intel_crtc_state *crtc_state);
3504void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3505 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003506
Ville Syrjälä616bc822015-01-23 21:04:25 +02003507int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3508int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003509u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003510 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303511
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003512u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3513
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003514static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3515 const i915_reg_t reg)
3516{
3517 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3518}
3519
Ben Widawsky0b274482013-10-04 21:22:51 -07003520#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3521#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003522
Ben Widawsky0b274482013-10-04 21:22:51 -07003523#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3524#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3525#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3526#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003527
Ben Widawsky0b274482013-10-04 21:22:51 -07003528#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3529#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3530#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3531#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003532
Chris Wilson698b3132014-03-21 13:16:43 +00003533/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3534 * will be implemented using 2 32-bit writes in an arbitrary order with
3535 * an arbitrary delay between them. This can cause the hardware to
3536 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003537 * machine death. For this reason we do not support I915_WRITE64, or
3538 * dev_priv->uncore.funcs.mmio_writeq.
3539 *
3540 * When reading a 64-bit value as two 32-bit values, the delay may cause
3541 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3542 * occasionally a 64-bit register does not actualy support a full readq
3543 * and must be read using two 32-bit reads.
3544 *
3545 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003546 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003547#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003548
Chris Wilson50877442014-03-21 12:41:53 +00003549#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003550 u32 upper, lower, old_upper, loop = 0; \
3551 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003552 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003553 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003554 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003555 upper = I915_READ(upper_reg); \
3556 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003557 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003558
Zou Nan haicae58522010-11-09 17:17:32 +08003559#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3560#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3561
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003562#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003563static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003564 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003565{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003566 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003567}
3568
3569#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003570static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003571 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003572{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003573 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003574}
3575__raw_read(8, b)
3576__raw_read(16, w)
3577__raw_read(32, l)
3578__raw_read(64, q)
3579
3580__raw_write(8, b)
3581__raw_write(16, w)
3582__raw_write(32, l)
3583__raw_write(64, q)
3584
3585#undef __raw_read
3586#undef __raw_write
3587
Chris Wilsona6111f72015-04-07 16:21:02 +01003588/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003589 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003590 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003591 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003592 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003593 *
3594 * As an example, these accessors can possibly be used between:
3595 *
3596 * spin_lock_irq(&dev_priv->uncore.lock);
3597 * intel_uncore_forcewake_get__locked();
3598 *
3599 * and
3600 *
3601 * intel_uncore_forcewake_put__locked();
3602 * spin_unlock_irq(&dev_priv->uncore.lock);
3603 *
3604 *
3605 * Note: some registers may not need forcewake held, so
3606 * intel_uncore_forcewake_{get,put} can be omitted, see
3607 * intel_uncore_forcewake_for_reg().
3608 *
3609 * Certain architectures will die if the same cacheline is concurrently accessed
3610 * by different clients (e.g. on Ivybridge). Access to registers should
3611 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3612 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003613 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003614#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3615#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003616#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003617#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3618
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003619/* "Broadcast RGB" property */
3620#define INTEL_BROADCAST_RGB_AUTO 0
3621#define INTEL_BROADCAST_RGB_FULL 1
3622#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003623
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003624static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003625{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003626 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003627 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003628 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303629 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003630 else
3631 return VGACNTRL;
3632}
3633
Imre Deakdf977292013-05-21 20:03:17 +03003634static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3635{
3636 unsigned long j = msecs_to_jiffies(m);
3637
3638 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3639}
3640
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003641static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3642{
Chris Wilsonb8050142017-08-11 11:57:31 +01003643 /* nsecs_to_jiffies64() does not guard against overflow */
3644 if (NSEC_PER_SEC % HZ &&
3645 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3646 return MAX_JIFFY_OFFSET;
3647
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003648 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3649}
3650
Imre Deakdf977292013-05-21 20:03:17 +03003651static inline unsigned long
3652timespec_to_jiffies_timeout(const struct timespec *value)
3653{
3654 unsigned long j = timespec_to_jiffies(value);
3655
3656 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3657}
3658
Paulo Zanonidce56b32013-12-19 14:29:40 -02003659/*
3660 * If you need to wait X milliseconds between events A and B, but event B
3661 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3662 * when event A happened, then just before event B you call this function and
3663 * pass the timestamp as the first argument, and X as the second argument.
3664 */
3665static inline void
3666wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3667{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003668 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003669
3670 /*
3671 * Don't re-read the value of "jiffies" every time since it may change
3672 * behind our back and break the math.
3673 */
3674 tmp_jiffies = jiffies;
3675 target_jiffies = timestamp_jiffies +
3676 msecs_to_jiffies_timeout(to_wait_ms);
3677
3678 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003679 remaining_jiffies = target_jiffies - tmp_jiffies;
3680 while (remaining_jiffies)
3681 remaining_jiffies =
3682 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003683 }
3684}
Chris Wilson221fe792016-09-09 14:11:51 +01003685
3686static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003687__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003688{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003689 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003690 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003691
Chris Wilson309663a2017-02-23 07:44:07 +00003692 /* Note that the engine may have wrapped around the seqno, and
3693 * so our request->global_seqno will be ahead of the hardware,
3694 * even though it completed the request before wrapping. We catch
3695 * this by kicking all the waiters before resetting the seqno
3696 * in hardware, and also signal the fence.
3697 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003698 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003699 return true;
3700
Chris Wilson754c9fd2017-02-23 07:44:14 +00003701 /* The request was dequeued before we were awoken. We check after
3702 * inspecting the hw to confirm that this was the same request
3703 * that generated the HWS update. The memory barriers within
3704 * the request execution are sufficient to ensure that a check
3705 * after reading the value from hw matches this request.
3706 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003707 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003708 if (!seqno)
3709 return false;
3710
Chris Wilson7ec2c732016-07-01 17:23:22 +01003711 /* Before we do the heavier coherent read of the seqno,
3712 * check the value (hopefully) in the CPU cacheline.
3713 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003714 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003715 return true;
3716
Chris Wilson688e6c72016-07-01 17:23:15 +01003717 /* Ensure our read of the seqno is coherent so that we
3718 * do not "miss an interrupt" (i.e. if this is the last
3719 * request and the seqno write from the GPU is not visible
3720 * by the time the interrupt fires, we will see that the
3721 * request is incomplete and go back to sleep awaiting
3722 * another interrupt that will never come.)
3723 *
3724 * Strictly, we only need to do this once after an interrupt,
3725 * but it is easier and safer to do it every time the waiter
3726 * is woken.
3727 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003728 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003729 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003730 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003731
Chris Wilson3d5564e2016-07-01 17:23:23 +01003732 /* The ordering of irq_posted versus applying the barrier
3733 * is crucial. The clearing of the current irq_posted must
3734 * be visible before we perform the barrier operation,
3735 * such that if a subsequent interrupt arrives, irq_posted
3736 * is reasserted and our task rewoken (which causes us to
3737 * do another __i915_request_irq_complete() immediately
3738 * and reapply the barrier). Conversely, if the clear
3739 * occurs after the barrier, then an interrupt that arrived
3740 * whilst we waited on the barrier would not trigger a
3741 * barrier on the next pass, and the read may not see the
3742 * seqno update.
3743 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003744 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003745
3746 /* If we consume the irq, but we are no longer the bottom-half,
3747 * the real bottom-half may not have serialised their own
3748 * seqno check with the irq-barrier (i.e. may have inspected
3749 * the seqno before we believe it coherent since they see
3750 * irq_posted == false but we are still running).
3751 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003752 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003753 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003754 /* Note that if the bottom-half is changed as we
3755 * are sending the wake-up, the new bottom-half will
3756 * be woken by whomever made the change. We only have
3757 * to worry about when we steal the irq-posted for
3758 * ourself.
3759 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003760 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003761 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003762
Chris Wilsone61e0f52018-02-21 09:56:36 +00003763 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003764 return true;
3765 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003766
Chris Wilson688e6c72016-07-01 17:23:15 +01003767 return false;
3768}
3769
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003770void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3771bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3772
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003773/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3774 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3775 * perform the operation. To check beforehand, pass in the parameters to
3776 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3777 * you only need to pass in the minor offsets, page-aligned pointers are
3778 * always valid.
3779 *
3780 * For just checking for SSE4.1, in the foreknowledge that the future use
3781 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3782 */
3783#define i915_can_memcpy_from_wc(dst, src, len) \
3784 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3785
3786#define i915_has_memcpy_from_wc() \
3787 i915_memcpy_from_wc(NULL, NULL, 0)
3788
Chris Wilsonc58305a2016-08-19 16:54:28 +01003789/* i915_mm.c */
3790int remap_io_mapping(struct vm_area_struct *vma,
3791 unsigned long addr, unsigned long pfn, unsigned long size,
3792 struct io_mapping *iomap);
3793
Chris Wilson767a9832017-09-13 09:56:05 +01003794static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3795{
3796 if (INTEL_GEN(i915) >= 10)
3797 return CNL_HWS_CSB_WRITE_INDEX;
3798 else
3799 return I915_HWS_CSB_WRITE_INDEX;
3800}
3801
Linus Torvalds1da177e2005-04-16 15:20:36 -07003802#endif