blob: 8352cbe0c444adfce2f7397a3cbdf885cc91886f [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
Michal Wajdeczko16586fc2017-05-09 09:20:21 +000058#include "intel_uncore.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020060#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010061#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
Chris Wilsond501b1d2016-04-13 17:35:02 +010065#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000066#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020067#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010071#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010072#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070073
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020074#include "i915_vma.h"
75
Zhi Wang0ad35fe2016-06-16 08:07:00 -040076#include "intel_gvt.h"
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* General customization:
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
Daniel Vettera42894e2017-08-18 22:40:45 +020083#define DRIVER_DATE "20170818"
84#define DRIVER_TIMESTAMP 1503088845
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Rob Clarke2c719b2014-12-15 13:56:32 -050086/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020095 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 unlikely(__ret_warn_on); \
99})
100
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200103
Imre Deak4fec15d2016-03-16 13:39:08 +0200104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530118static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
119{
120 if (val.val == 0)
121 return true;
122 return false;
123}
124
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530125static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530126{
127 uint_fixed_16_16_t fp;
128
129 WARN_ON(val >> 16);
130
131 fp.val = val << 16;
132 return fp;
133}
134
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530135static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530136{
137 return DIV_ROUND_UP(fp.val, 1 << 16);
138}
139
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530140static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530141{
142 return fp.val >> 16;
143}
144
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530145static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530146 uint_fixed_16_16_t min2)
147{
148 uint_fixed_16_16_t min;
149
150 min.val = min(min1.val, min2.val);
151 return min;
152}
153
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530154static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530155 uint_fixed_16_16_t max2)
156{
157 uint_fixed_16_16_t max;
158
159 max.val = max(max1.val, max2.val);
160 return max;
161}
162
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530163static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
164{
165 uint_fixed_16_16_t fp;
166 WARN_ON(val >> 32);
167 fp.val = clamp_t(uint32_t, val, 0, ~0);
168 return fp;
169}
170
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530171static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
172 uint_fixed_16_16_t d)
173{
174 return DIV_ROUND_UP(val.val, d.val);
175}
176
177static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
178 uint_fixed_16_16_t mul)
179{
180 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530181
182 intermediate_val = (uint64_t) val * mul.val;
183 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
184 WARN_ON(intermediate_val >> 32);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530185 return clamp_t(uint32_t, intermediate_val, 0, ~0);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530186}
187
188static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
189 uint_fixed_16_16_t mul)
190{
191 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530192
193 intermediate_val = (uint64_t) val.val * mul.val;
194 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530195 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530196}
197
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530198static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530199{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530200 uint64_t interm_val;
201
202 interm_val = (uint64_t)val << 16;
203 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530204 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530205}
206
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530207static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
208 uint_fixed_16_16_t d)
209{
210 uint64_t interm_val;
211
212 interm_val = (uint64_t)val << 16;
213 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
214 WARN_ON(interm_val >> 32);
215 return clamp_t(uint32_t, interm_val, 0, ~0);
216}
217
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530218static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530219 uint_fixed_16_16_t mul)
220{
221 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530222
223 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530224 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530225}
226
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530227static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
228 uint_fixed_16_16_t add2)
229{
230 uint64_t interm_sum;
231
232 interm_sum = (uint64_t) add1.val + add2.val;
233 return clamp_u64_to_fixed16(interm_sum);
234}
235
236static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
237 uint32_t add2)
238{
239 uint64_t interm_sum;
240 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
241
242 interm_sum = (uint64_t) add1.val + interm_add2.val;
243 return clamp_u64_to_fixed16(interm_sum);
244}
245
Jani Nikula42a8ca42015-08-27 16:23:30 +0300246static inline const char *yesno(bool v)
247{
248 return v ? "yes" : "no";
249}
250
Jani Nikula87ad3212016-01-14 12:53:34 +0200251static inline const char *onoff(bool v)
252{
253 return v ? "on" : "off";
254}
255
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000256static inline const char *enableddisabled(bool v)
257{
258 return v ? "enabled" : "disabled";
259}
260
Jesse Barnes317c35d2008-08-25 15:11:06 -0700261enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200262 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700263 PIPE_A = 0,
264 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800265 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200266 _PIPE_EDP,
267 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700268};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800269#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700270
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200271enum transcoder {
272 TRANSCODER_A = 0,
273 TRANSCODER_B,
274 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200275 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200276 TRANSCODER_DSI_A,
277 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200278 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200279};
Jani Nikulada205632016-03-15 21:51:10 +0200280
281static inline const char *transcoder_name(enum transcoder transcoder)
282{
283 switch (transcoder) {
284 case TRANSCODER_A:
285 return "A";
286 case TRANSCODER_B:
287 return "B";
288 case TRANSCODER_C:
289 return "C";
290 case TRANSCODER_EDP:
291 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200292 case TRANSCODER_DSI_A:
293 return "DSI A";
294 case TRANSCODER_DSI_C:
295 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200296 default:
297 return "<invalid>";
298 }
299}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200300
Jani Nikula4d1de972016-03-18 17:05:42 +0200301static inline bool transcoder_is_dsi(enum transcoder transcoder)
302{
303 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
304}
305
Damien Lespiau84139d12014-03-28 00:18:32 +0530306/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200307 * Global legacy plane identifier. Valid only for primary/sprite
308 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530309 */
Jesse Barnes80824002009-09-10 15:28:06 -0700310enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200311 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700312 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800313 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700314};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800315#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800316
Ville Syrjälä580503c2016-10-31 22:37:00 +0200317#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300318
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200319/*
320 * Per-pipe plane identifier.
321 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
322 * number of planes per CRTC. Not all platforms really have this many planes,
323 * which means some arrays of size I915_MAX_PLANES may have unused entries
324 * between the topmost sprite plane and the cursor plane.
325 *
326 * This is expected to be passed to various register macros
327 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
328 */
329enum plane_id {
330 PLANE_PRIMARY,
331 PLANE_SPRITE0,
332 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200333 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200334 PLANE_CURSOR,
335 I915_MAX_PLANES,
336};
337
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200338#define for_each_plane_id_on_crtc(__crtc, __p) \
339 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
340 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
341
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300342enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700343 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300344 PORT_A = 0,
345 PORT_B,
346 PORT_C,
347 PORT_D,
348 PORT_E,
349 I915_MAX_PORTS
350};
351#define port_name(p) ((p) + 'A')
352
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300353#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800354
355enum dpio_channel {
356 DPIO_CH0,
357 DPIO_CH1
358};
359
360enum dpio_phy {
361 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200362 DPIO_PHY1,
363 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800364};
365
Paulo Zanonib97186f2013-05-03 12:15:36 -0300366enum intel_display_power_domain {
367 POWER_DOMAIN_PIPE_A,
368 POWER_DOMAIN_PIPE_B,
369 POWER_DOMAIN_PIPE_C,
370 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
371 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
372 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
373 POWER_DOMAIN_TRANSCODER_A,
374 POWER_DOMAIN_TRANSCODER_B,
375 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300376 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200377 POWER_DOMAIN_TRANSCODER_DSI_A,
378 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100379 POWER_DOMAIN_PORT_DDI_A_LANES,
380 POWER_DOMAIN_PORT_DDI_B_LANES,
381 POWER_DOMAIN_PORT_DDI_C_LANES,
382 POWER_DOMAIN_PORT_DDI_D_LANES,
383 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200384 POWER_DOMAIN_PORT_DDI_A_IO,
385 POWER_DOMAIN_PORT_DDI_B_IO,
386 POWER_DOMAIN_PORT_DDI_C_IO,
387 POWER_DOMAIN_PORT_DDI_D_IO,
388 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200389 POWER_DOMAIN_PORT_DSI,
390 POWER_DOMAIN_PORT_CRT,
391 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300392 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200393 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300394 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000395 POWER_DOMAIN_AUX_A,
396 POWER_DOMAIN_AUX_B,
397 POWER_DOMAIN_AUX_C,
398 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100399 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100400 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300401 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300402
403 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300404};
405
406#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
407#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
408 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300409#define POWER_DOMAIN_TRANSCODER(tran) \
410 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
411 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300412
Egbert Eich1d843f92013-02-25 12:06:49 -0500413enum hpd_pin {
414 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500415 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
416 HPD_CRT,
417 HPD_SDVO_B,
418 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700419 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500420 HPD_PORT_B,
421 HPD_PORT_C,
422 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800423 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500424 HPD_NUM_PINS
425};
426
Jani Nikulac91711f2015-05-28 15:43:48 +0300427#define for_each_hpd_pin(__pin) \
428 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
429
Lyude317eaa92017-02-03 21:18:25 -0500430#define HPD_STORM_DEFAULT_THRESHOLD 5
431
Jani Nikula5fcece82015-05-27 15:03:42 +0300432struct i915_hotplug {
433 struct work_struct hotplug_work;
434
435 struct {
436 unsigned long last_jiffies;
437 int count;
438 enum {
439 HPD_ENABLED = 0,
440 HPD_DISABLED = 1,
441 HPD_MARK_DISABLED = 2
442 } state;
443 } stats[HPD_NUM_PINS];
444 u32 event_bits;
445 struct delayed_work reenable_work;
446
447 struct intel_digital_port *irq_port[I915_MAX_PORTS];
448 u32 long_port_mask;
449 u32 short_port_mask;
450 struct work_struct dig_port_work;
451
Lyude19625e82016-06-21 17:03:44 -0400452 struct work_struct poll_init_work;
453 bool poll_enabled;
454
Lyude317eaa92017-02-03 21:18:25 -0500455 unsigned int hpd_storm_threshold;
456
Jani Nikula5fcece82015-05-27 15:03:42 +0300457 /*
458 * if we get a HPD irq from DP and a HPD irq from non-DP
459 * the non-DP HPD could block the workqueue on a mode config
460 * mutex getting, that userspace may have taken. However
461 * userspace is waiting on the DP workqueue to run which is
462 * blocked behind the non-DP one.
463 */
464 struct workqueue_struct *dp_wq;
465};
466
Chris Wilson2a2d5482012-12-03 11:49:06 +0000467#define I915_GEM_GPU_DOMAINS \
468 (I915_GEM_DOMAIN_RENDER | \
469 I915_GEM_DOMAIN_SAMPLER | \
470 I915_GEM_DOMAIN_COMMAND | \
471 I915_GEM_DOMAIN_INSTRUCTION | \
472 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700473
Damien Lespiau055e3932014-08-18 13:49:10 +0100474#define for_each_pipe(__dev_priv, __p) \
475 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200476#define for_each_pipe_masked(__dev_priv, __p, __mask) \
477 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
478 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700479#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000480 for ((__p) = 0; \
481 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
482 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000483#define for_each_sprite(__dev_priv, __p, __s) \
484 for ((__s) = 0; \
485 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
486 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800487
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200488#define for_each_port_masked(__port, __ports_mask) \
489 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
490 for_each_if ((__ports_mask) & (1 << (__port)))
491
Damien Lespiaud79b8142014-05-13 23:32:23 +0100492#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100493 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100494
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300495#define for_each_intel_plane(dev, intel_plane) \
496 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100497 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300498 base.head)
499
Matt Roperc107acf2016-05-12 07:06:01 -0700500#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100501 list_for_each_entry(intel_plane, \
502 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700503 base.head) \
504 for_each_if ((plane_mask) & \
505 (1 << drm_plane_index(&intel_plane->base)))
506
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300507#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
508 list_for_each_entry(intel_plane, \
509 &(dev)->mode_config.plane_list, \
510 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200511 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300512
Chris Wilson91c8a322016-07-05 10:40:23 +0100513#define for_each_intel_crtc(dev, intel_crtc) \
514 list_for_each_entry(intel_crtc, \
515 &(dev)->mode_config.crtc_list, \
516 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100517
Chris Wilson91c8a322016-07-05 10:40:23 +0100518#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
519 list_for_each_entry(intel_crtc, \
520 &(dev)->mode_config.crtc_list, \
521 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700522 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
523
Damien Lespiaub2784e12014-08-05 11:29:37 +0100524#define for_each_intel_encoder(dev, intel_encoder) \
525 list_for_each_entry(intel_encoder, \
526 &(dev)->mode_config.encoder_list, \
527 base.head)
528
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100529#define for_each_intel_connector_iter(intel_connector, iter) \
530 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
531
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200532#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
533 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200534 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200535
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800536#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
537 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200538 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800539
Borun Fub04c5bd2014-07-12 10:02:27 +0530540#define for_each_power_domain(domain, mask) \
541 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200542 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530543
Imre Deak75ccb2e2017-02-17 17:39:43 +0200544#define for_each_power_well(__dev_priv, __power_well) \
545 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
546 (__power_well) - (__dev_priv)->power_domains.power_wells < \
547 (__dev_priv)->power_domains.power_well_count; \
548 (__power_well)++)
549
550#define for_each_power_well_rev(__dev_priv, __power_well) \
551 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
552 (__dev_priv)->power_domains.power_well_count - 1; \
553 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
554 (__power_well)--)
555
556#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
557 for_each_power_well(__dev_priv, __power_well) \
558 for_each_if ((__power_well)->domains & (__domain_mask))
559
560#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
561 for_each_power_well_rev(__dev_priv, __power_well) \
562 for_each_if ((__power_well)->domains & (__domain_mask))
563
Ville Syrjäläff32c542017-03-02 19:14:57 +0200564#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
565 for ((__i) = 0; \
566 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
567 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
568 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
569 (__i)++) \
570 for_each_if (plane_state)
571
Daniel Vettere7b903d2013-06-05 13:34:14 +0200572struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100573struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100574struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200575
Chris Wilsona6f766f2015-04-27 13:41:20 +0100576struct drm_i915_file_private {
577 struct drm_i915_private *dev_priv;
578 struct drm_file *file;
579
580 struct {
581 spinlock_t lock;
582 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100583/* 20ms is a fairly arbitrary limit (greater than the average frame time)
584 * chosen to prevent the CPU getting more than a frame ahead of the GPU
585 * (when using lax throttling for the frontbuffer). We also use it to
586 * offer free GPU waitboosts for severely congested workloads.
587 */
588#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100589 } mm;
590 struct idr context_idr;
591
Chris Wilson2e1b8732015-04-27 13:41:22 +0100592 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100593 atomic_t boosts;
Chris Wilson2e1b8732015-04-27 13:41:22 +0100594 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100595
Chris Wilsonc80ff162016-07-27 09:07:27 +0100596 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200597
598/* Client can have a maximum of 3 contexts banned before
599 * it is denied of creating new contexts. As one context
600 * ban needs 4 consecutive hangs, and more if there is
601 * progress in between, this is a last resort stop gap measure
602 * to limit the badly behaving clients access to gpu.
603 */
604#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100605 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100606};
607
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100608/* Used by dp and fdi links */
609struct intel_link_m_n {
610 uint32_t tu;
611 uint32_t gmch_m;
612 uint32_t gmch_n;
613 uint32_t link_m;
614 uint32_t link_n;
615};
616
617void intel_link_compute_m_n(int bpp, int nlanes,
618 int pixel_clock, int link_clock,
Jani Nikulab31e85e2017-05-18 14:10:25 +0300619 struct intel_link_m_n *m_n,
620 bool reduce_m_n);
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100621
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622/* Interface history:
623 *
624 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100625 * 1.2: Add Power Management
626 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100627 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000628 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000629 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
630 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631 */
632#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000633#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634#define DRIVER_PATCHLEVEL 0
635
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700636struct opregion_header;
637struct opregion_acpi;
638struct opregion_swsci;
639struct opregion_asle;
640
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100641struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000642 struct opregion_header *header;
643 struct opregion_acpi *acpi;
644 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300645 u32 swsci_gbda_sub_functions;
646 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000647 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200648 void *rvda;
Jani Nikulaab3595b2017-08-17 14:52:09 +0300649 void *vbt_firmware;
Jani Nikula82730382015-12-14 12:50:52 +0200650 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200651 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000652 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200653 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100654};
Chris Wilson44834a62010-08-19 16:09:23 +0100655#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100656
Chris Wilson6ef3d422010-08-04 20:26:07 +0100657struct intel_overlay;
658struct intel_overlay_error_state;
659
yakui_zhao9b9d1722009-05-31 17:17:17 +0800660struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100661 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800662 u8 dvo_port;
663 u8 slave_addr;
664 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100665 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400666 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800667};
668
Jani Nikula7bd688c2013-11-08 16:48:56 +0200669struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200670struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100671struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200672struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000673struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100674struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200675struct intel_limit;
676struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200677struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100678
Jesse Barnese70236a2009-09-21 10:42:27 -0700679struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200680 void (*get_cdclk)(struct drm_i915_private *dev_priv,
681 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200682 void (*set_cdclk)(struct drm_i915_private *dev_priv,
683 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200684 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100685 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800686 int (*compute_intermediate_wm)(struct drm_device *dev,
687 struct intel_crtc *intel_crtc,
688 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100689 void (*initial_watermarks)(struct intel_atomic_state *state,
690 struct intel_crtc_state *cstate);
691 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
692 struct intel_crtc_state *cstate);
693 void (*optimize_watermarks)(struct intel_atomic_state *state,
694 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700695 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200696 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200697 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100698 /* Returns the active state of the crtc, and if the crtc is active,
699 * fills out the pipe-config with the hw state. */
700 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200701 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000702 void (*get_initial_plane_config)(struct intel_crtc *,
703 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200704 int (*crtc_compute_clock)(struct intel_crtc *crtc,
705 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200706 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
707 struct drm_atomic_state *old_state);
708 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
709 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200710 void (*update_crtcs)(struct drm_atomic_state *state,
711 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200712 void (*audio_codec_enable)(struct drm_connector *connector,
713 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300714 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200715 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200716 void (*fdi_link_train)(struct intel_crtc *crtc,
717 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200718 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100719 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700720 /* clock updates for mode set */
721 /* cursor updates */
722 /* render clock increase/decrease */
723 /* display clock increase/decrease */
724 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000725
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200726 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
727 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700728};
729
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200730#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
731#define CSR_VERSION_MAJOR(version) ((version) >> 16)
732#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
733
Daniel Vettereb805622015-05-04 14:58:44 +0200734struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200735 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200736 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530737 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200738 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200739 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200740 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200741 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200742 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200743 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200744 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200745};
746
Joonas Lahtinen604db652016-10-05 13:50:16 +0300747#define DEV_INFO_FOR_EACH_FLAG(func) \
748 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200749 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200750 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300751 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200752 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800753 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300754 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300755 func(has_ddi); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300756 func(has_dp_mst); \
Michel Thierry142bc7d2017-06-20 10:57:46 +0100757 func(has_reset_engine); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300758 func(has_fbc); \
759 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800760 func(has_full_ppgtt); \
761 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300762 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300763 func(has_gmch_display); \
764 func(has_guc); \
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +0000765 func(has_guc_ct); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300766 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300767 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300768 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300769 func(has_logical_ring_contexts); \
770 func(has_overlay); \
771 func(has_pipe_cxsr); \
772 func(has_pooled_eu); \
773 func(has_psr); \
774 func(has_rc6); \
775 func(has_rc6p); \
776 func(has_resource_streamer); \
777 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300778 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000779 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300780 func(cursor_needs_physical); \
781 func(hws_needs_physical); \
782 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800783 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200784
Imre Deak915490d2016-08-31 19:13:01 +0300785struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300786 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300787 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300788 u8 eu_total;
789 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300790 u8 min_eu_in_pool;
791 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
792 u8 subslice_7eu[3];
793 u8 has_slice_pg:1;
794 u8 has_subslice_pg:1;
795 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300796};
797
Imre Deak57ec1712016-08-31 19:13:05 +0300798static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
799{
800 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
801}
802
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200803/* Keep in gen based order, and chronological order within a gen */
804enum intel_platform {
805 INTEL_PLATFORM_UNINITIALIZED = 0,
806 INTEL_I830,
807 INTEL_I845G,
808 INTEL_I85X,
809 INTEL_I865G,
810 INTEL_I915G,
811 INTEL_I915GM,
812 INTEL_I945G,
813 INTEL_I945GM,
814 INTEL_G33,
815 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200816 INTEL_I965G,
817 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200818 INTEL_G45,
819 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200820 INTEL_IRONLAKE,
821 INTEL_SANDYBRIDGE,
822 INTEL_IVYBRIDGE,
823 INTEL_VALLEYVIEW,
824 INTEL_HASWELL,
825 INTEL_BROADWELL,
826 INTEL_CHERRYVIEW,
827 INTEL_SKYLAKE,
828 INTEL_BROXTON,
829 INTEL_KABYLAKE,
830 INTEL_GEMINILAKE,
Rodrigo Vivi71851fa2017-06-08 08:49:58 -0700831 INTEL_COFFEELAKE,
Rodrigo Vivi413f3c12017-06-06 13:30:30 -0700832 INTEL_CANNONLAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200833 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200834};
835
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500836struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200837 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100838 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100839 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000840 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530841 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100842 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100843 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200844 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700845 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100846 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300847#define DEFINE_FLAG(name) u8 name:1
848 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
849#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530850 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200851 /* Register offsets for the various display pipes and transcoders */
852 int pipe_offsets[I915_MAX_TRANSCODERS];
853 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200854 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300855 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600856
857 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300858 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000859
860 struct color_luts {
861 u16 degamma_lut_size;
862 u16 gamma_lut_size;
863 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500864};
865
Chris Wilson2bd160a2016-08-15 10:48:45 +0100866struct intel_display_error_state;
867
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000868struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100869 struct kref ref;
870 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100871 struct timeval boottime;
872 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100873
Chris Wilson9f267eb2016-10-12 10:05:19 +0100874 struct drm_i915_private *i915;
875
Chris Wilson2bd160a2016-08-15 10:48:45 +0100876 char error_msg[128];
877 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000878 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000879 bool wakelock;
880 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100881 int iommu;
882 u32 reset_count;
883 u32 suspend_count;
884 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000885 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100886
887 /* Generic register state */
888 u32 eir;
889 u32 pgtbl_er;
890 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000891 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100892 u32 ccid;
893 u32 derrmr;
894 u32 forcewake;
895 u32 error; /* gen6+ */
896 u32 err_int; /* gen7 */
897 u32 fault_data0; /* gen8, gen9 */
898 u32 fault_data1; /* gen8, gen9 */
899 u32 done_reg;
900 u32 gac_eco;
901 u32 gam_ecochk;
902 u32 gab_ctl;
903 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300904
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000905 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100906 u64 fence[I915_MAX_NUM_FENCES];
907 struct intel_overlay_error_state *overlay;
908 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100909 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530910 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100911
912 struct drm_i915_error_engine {
913 int engine_id;
914 /* Software tracked state */
915 bool waiting;
916 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200917 unsigned long hangcheck_timestamp;
918 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100919 enum intel_engine_hangcheck_action hangcheck_action;
920 struct i915_address_space *vm;
921 int num_requests;
Michel Thierry702c8f82017-06-20 10:57:48 +0100922 u32 reset_count;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100923
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100924 /* position of active request inside the ring */
925 u32 rq_head, rq_post, rq_tail;
926
Chris Wilson2bd160a2016-08-15 10:48:45 +0100927 /* our own tracking of ring head and tail */
928 u32 cpu_ring_head;
929 u32 cpu_ring_tail;
930
931 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100932
933 /* Register state */
934 u32 start;
935 u32 tail;
936 u32 head;
937 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100938 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100939 u32 hws;
940 u32 ipeir;
941 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100942 u32 bbstate;
943 u32 instpm;
944 u32 instps;
945 u32 seqno;
946 u64 bbaddr;
947 u64 acthd;
948 u32 fault_reg;
949 u64 faddr;
950 u32 rc_psmi; /* sleep state */
951 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300952 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100953
Chris Wilson4fa60532017-01-29 09:24:33 +0000954 struct drm_i915_error_context {
955 char comm[TASK_COMM_LEN];
956 pid_t pid;
957 u32 handle;
958 u32 hw_id;
959 int ban_score;
960 int active;
961 int guilty;
962 } context;
963
Chris Wilson2bd160a2016-08-15 10:48:45 +0100964 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100965 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100966 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100967 int page_count;
968 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100969 u32 *pages[0];
970 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
971
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100972 struct drm_i915_error_object **user_bo;
973 long user_bo_count;
974
Chris Wilson2bd160a2016-08-15 10:48:45 +0100975 struct drm_i915_error_object *wa_ctx;
976
977 struct drm_i915_error_request {
978 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100979 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100980 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200981 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100982 u32 seqno;
983 u32 head;
984 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100985 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100986
987 struct drm_i915_error_waiter {
988 char comm[TASK_COMM_LEN];
989 pid_t pid;
990 u32 seqno;
991 } *waiters;
992
993 struct {
994 u32 gfx_mode;
995 union {
996 u64 pdp[4];
997 u32 pp_dir_base;
998 };
999 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001000 } engine[I915_NUM_ENGINES];
1001
1002 struct drm_i915_error_buffer {
1003 u32 size;
1004 u32 name;
1005 u32 rseqno[I915_NUM_ENGINES], wseqno;
1006 u64 gtt_offset;
1007 u32 read_domains;
1008 u32 write_domain;
1009 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1010 u32 tiling:2;
1011 u32 dirty:1;
1012 u32 purgeable:1;
1013 u32 userptr:1;
1014 s32 engine:4;
1015 u32 cache_level:3;
1016 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1017 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1018 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1019};
1020
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001021enum i915_cache_level {
1022 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001023 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1024 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1025 caches, eg sampler/render caches, and the
1026 large Last-Level-Cache. LLC is coherent with
1027 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001028 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001029};
1030
Chris Wilson85fd4f52016-12-05 14:29:36 +00001031#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1032
Paulo Zanonia4001f12015-02-13 17:23:44 -02001033enum fb_op_origin {
1034 ORIGIN_GTT,
1035 ORIGIN_CPU,
1036 ORIGIN_CS,
1037 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001038 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001039};
1040
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001041struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001042 /* This is always the inner lock when overlapping with struct_mutex and
1043 * it's the outer lock when overlapping with stolen_lock. */
1044 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001045 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001046 unsigned int possible_framebuffer_bits;
1047 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001048 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001049 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001050
Ben Widawskyc4213882014-06-19 12:06:10 -07001051 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001052 struct drm_mm_node *compressed_llb;
1053
Rodrigo Vivida46f932014-08-01 02:04:45 -07001054 bool false_color;
1055
Paulo Zanonid029bca2015-10-15 10:44:46 -03001056 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001057 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001058
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001059 bool underrun_detected;
1060 struct work_struct underrun_work;
1061
Paulo Zanoni525a4f92017-07-14 16:38:22 -03001062 /*
1063 * Due to the atomic rules we can't access some structures without the
1064 * appropriate locking, so we cache information here in order to avoid
1065 * these problems.
1066 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001067 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001068 struct i915_vma *vma;
1069
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001070 struct {
1071 unsigned int mode_flags;
1072 uint32_t hsw_bdw_pixel_rate;
1073 } crtc;
1074
1075 struct {
1076 unsigned int rotation;
1077 int src_w;
1078 int src_h;
1079 bool visible;
1080 } plane;
1081
1082 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001083 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001084 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001085 } fb;
1086 } state_cache;
1087
Paulo Zanoni525a4f92017-07-14 16:38:22 -03001088 /*
1089 * This structure contains everything that's relevant to program the
1090 * hardware registers. When we want to figure out if we need to disable
1091 * and re-enable FBC for a new configuration we just check if there's
1092 * something different in the struct. The genx_fbc_activate functions
1093 * are supposed to read from it in order to program the registers.
1094 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001095 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001096 struct i915_vma *vma;
1097
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001098 struct {
1099 enum pipe pipe;
1100 enum plane plane;
1101 unsigned int fence_y_offset;
1102 } crtc;
1103
1104 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001105 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001106 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001107 } fb;
1108
1109 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +05301110 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001111 } params;
1112
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001113 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001114 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001115 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001116 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001117 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001118
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001119 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001120};
1121
Chris Wilsonfe88d122016-12-31 11:20:12 +00001122/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301123 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1124 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1125 * parsing for same resolution.
1126 */
1127enum drrs_refresh_rate_type {
1128 DRRS_HIGH_RR,
1129 DRRS_LOW_RR,
1130 DRRS_MAX_RR, /* RR count */
1131};
1132
1133enum drrs_support_type {
1134 DRRS_NOT_SUPPORTED = 0,
1135 STATIC_DRRS_SUPPORT = 1,
1136 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301137};
1138
Daniel Vetter2807cf62014-07-11 10:30:11 -07001139struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301140struct i915_drrs {
1141 struct mutex mutex;
1142 struct delayed_work work;
1143 struct intel_dp *dp;
1144 unsigned busy_frontbuffer_bits;
1145 enum drrs_refresh_rate_type refresh_rate_type;
1146 enum drrs_support_type type;
1147};
1148
Rodrigo Vivia031d702013-10-03 16:15:06 -03001149struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001150 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001151 bool sink_support;
1152 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001153 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001154 bool active;
1155 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001156 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301157 bool psr2_support;
1158 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001159 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301160 bool y_cord_support;
1161 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301162 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001163};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001164
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001165enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001166 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001167 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +03001168 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
1169 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301170 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -07001171 PCH_KBP, /* Kaby Lake PCH */
1172 PCH_CNP, /* Cannon Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001173 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001174};
1175
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001176enum intel_sbi_destination {
1177 SBI_ICLK,
1178 SBI_MPHY,
1179};
1180
Keith Packard435793d2011-07-12 14:56:22 -07001181#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001182#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001183#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001184#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -07001185#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -07001186
Dave Airlie8be48d92010-03-30 05:34:14 +00001187struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001188struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001189
Daniel Vetterc2b91522012-02-14 22:37:19 +01001190struct intel_gmbus {
1191 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001192#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001193 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001194 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001195 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001196 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001197 struct drm_i915_private *dev_priv;
1198};
1199
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001200struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001201 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001202 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001203 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001204 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001205 u32 saveSWF0[16];
1206 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001207 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001208 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001209 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001210 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001211};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001212
Imre Deakddeea5b2014-05-05 15:19:56 +03001213struct vlv_s0ix_state {
1214 /* GAM */
1215 u32 wr_watermark;
1216 u32 gfx_prio_ctrl;
1217 u32 arb_mode;
1218 u32 gfx_pend_tlb0;
1219 u32 gfx_pend_tlb1;
1220 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1221 u32 media_max_req_count;
1222 u32 gfx_max_req_count;
1223 u32 render_hwsp;
1224 u32 ecochk;
1225 u32 bsd_hwsp;
1226 u32 blt_hwsp;
1227 u32 tlb_rd_addr;
1228
1229 /* MBC */
1230 u32 g3dctl;
1231 u32 gsckgctl;
1232 u32 mbctl;
1233
1234 /* GCP */
1235 u32 ucgctl1;
1236 u32 ucgctl3;
1237 u32 rcgctl1;
1238 u32 rcgctl2;
1239 u32 rstctl;
1240 u32 misccpctl;
1241
1242 /* GPM */
1243 u32 gfxpause;
1244 u32 rpdeuhwtc;
1245 u32 rpdeuc;
1246 u32 ecobus;
1247 u32 pwrdwnupctl;
1248 u32 rp_down_timeout;
1249 u32 rp_deucsw;
1250 u32 rcubmabdtmr;
1251 u32 rcedata;
1252 u32 spare2gh;
1253
1254 /* Display 1 CZ domain */
1255 u32 gt_imr;
1256 u32 gt_ier;
1257 u32 pm_imr;
1258 u32 pm_ier;
1259 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1260
1261 /* GT SA CZ domain */
1262 u32 tilectl;
1263 u32 gt_fifoctl;
1264 u32 gtlc_wake_ctrl;
1265 u32 gtlc_survive;
1266 u32 pmwgicz;
1267
1268 /* Display 2 CZ domain */
1269 u32 gu_ctl0;
1270 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001271 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001272 u32 clock_gate_dis2;
1273};
1274
Chris Wilsonbf225f22014-07-10 20:31:18 +01001275struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001276 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001277 u32 render_c0;
1278 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001279};
1280
Daniel Vetterc85aa882012-11-02 19:55:03 +01001281struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001282 /*
1283 * work, interrupts_enabled and pm_iir are protected by
1284 * dev_priv->irq_lock
1285 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001286 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001287 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001288 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001289
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001290 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301291 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301292
Ben Widawskyb39fb292014-03-19 18:31:11 -07001293 /* Frequencies are stored in potentially platform dependent multiples.
1294 * In other words, *_freq needs to be multiplied by X to be interesting.
1295 * Soft limits are those which are used for the dynamic reclocking done
1296 * by the driver (raise frequencies under heavy loads, and lower for
1297 * lighter loads). Hard limits are those imposed by the hardware.
1298 *
1299 * A distinction is made for overclocking, which is never enabled by
1300 * default, and is considered to be above the hard limit if it's
1301 * possible at all.
1302 */
1303 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1304 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1305 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1306 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1307 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001308 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001309 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001310 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1311 u8 rp1_freq; /* "less than" RP0 power/freqency */
1312 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001313 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001314
Chris Wilson8fb55192015-04-07 16:20:28 +01001315 u8 up_threshold; /* Current %busy required to uplock */
1316 u8 down_threshold; /* Current %busy required to downclock */
1317
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001318 int last_adj;
1319 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1320
Chris Wilsonc0951f02013-10-10 21:58:50 +01001321 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001322 struct delayed_work autoenable_work;
Chris Wilson7b92c1b2017-06-28 13:35:48 +01001323 atomic_t num_waiters;
1324 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001325
Chris Wilsonbf225f22014-07-10 20:31:18 +01001326 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001327 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001328
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001329 /*
1330 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001331 * Must be taken after struct_mutex if nested. Note that
1332 * this lock may be held for long periods of time when
1333 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001334 */
1335 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001336};
1337
Daniel Vetter1a240d42012-11-29 22:18:51 +01001338/* defined intel_pm.c */
1339extern spinlock_t mchdev_lock;
1340
Daniel Vetterc85aa882012-11-02 19:55:03 +01001341struct intel_ilk_power_mgmt {
1342 u8 cur_delay;
1343 u8 min_delay;
1344 u8 max_delay;
1345 u8 fmax;
1346 u8 fstart;
1347
1348 u64 last_count1;
1349 unsigned long last_time1;
1350 unsigned long chipset_power;
1351 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001352 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001353 unsigned long gfx_power;
1354 u8 corr;
1355
1356 int c_m;
1357 int r_t;
1358};
1359
Imre Deakc6cb5822014-03-04 19:22:55 +02001360struct drm_i915_private;
1361struct i915_power_well;
1362
1363struct i915_power_well_ops {
1364 /*
1365 * Synchronize the well's hw state to match the current sw state, for
1366 * example enable/disable it based on the current refcount. Called
1367 * during driver init and resume time, possibly after first calling
1368 * the enable/disable handlers.
1369 */
1370 void (*sync_hw)(struct drm_i915_private *dev_priv,
1371 struct i915_power_well *power_well);
1372 /*
1373 * Enable the well and resources that depend on it (for example
1374 * interrupts located on the well). Called after the 0->1 refcount
1375 * transition.
1376 */
1377 void (*enable)(struct drm_i915_private *dev_priv,
1378 struct i915_power_well *power_well);
1379 /*
1380 * Disable the well and resources that depend on it. Called after
1381 * the 1->0 refcount transition.
1382 */
1383 void (*disable)(struct drm_i915_private *dev_priv,
1384 struct i915_power_well *power_well);
1385 /* Returns the hw enabled state. */
1386 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1387 struct i915_power_well *power_well);
1388};
1389
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001390/* Power well structure for haswell */
1391struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001392 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001393 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001394 /* power well enable/disable usage count */
1395 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001396 /* cached hw enabled state */
1397 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001398 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001399 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +03001400 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001401 /*
1402 * Arbitraty data associated with this power well. Platform and power
1403 * well specific.
1404 */
Imre Deakb5565a22017-07-06 17:40:29 +03001405 union {
1406 struct {
1407 enum dpio_phy phy;
1408 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +03001409 struct {
1410 /* Mask of pipes whose IRQ logic is backed by the pw */
1411 u8 irq_pipe_mask;
1412 /* The pw is backing the VGA functionality */
1413 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +03001414 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +03001415 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +03001416 };
Imre Deakc6cb5822014-03-04 19:22:55 +02001417 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001418};
1419
Imre Deak83c00f52013-10-25 17:36:47 +03001420struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001421 /*
1422 * Power wells needed for initialization at driver init and suspend
1423 * time are on. They are kept on until after the first modeset.
1424 */
1425 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001426 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001427 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001428
Imre Deak83c00f52013-10-25 17:36:47 +03001429 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001430 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001431 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001432};
1433
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001434#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001435struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001436 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001437 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001438 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001439};
1440
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001441struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001442 /** Memory allocator for GTT stolen memory */
1443 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001444 /** Protects the usage of the GTT stolen memory allocator. This is
1445 * always the inner lock when overlapping with struct_mutex. */
1446 struct mutex stolen_lock;
1447
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001448 /** List of all objects in gtt_space. Used to restore gtt
1449 * mappings on resume */
1450 struct list_head bound_list;
1451 /**
1452 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001453 * are idle and not used by the GPU). These objects may or may
1454 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001455 */
1456 struct list_head unbound_list;
1457
Chris Wilson275f0392016-10-24 13:42:14 +01001458 /** List of all objects in gtt_space, currently mmaped by userspace.
1459 * All objects within this list must also be on bound_list.
1460 */
1461 struct list_head userfault_list;
1462
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001463 /**
1464 * List of objects which are pending destruction.
1465 */
1466 struct llist_head free_list;
1467 struct work_struct free_work;
1468
Chris Wilson66df1012017-08-22 18:38:28 +01001469 /**
1470 * Small stash of WC pages
1471 */
1472 struct pagevec wc_stash;
1473
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001474 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001475 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001476
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001477 /** PPGTT used for aliasing the PPGTT with the GTT */
1478 struct i915_hw_ppgtt *aliasing_ppgtt;
1479
Chris Wilson2cfcd322014-05-20 08:28:43 +01001480 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001481 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001482 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001483
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001484 /** LRU list of objects with fence regs on them. */
1485 struct list_head fence_list;
1486
Chris Wilson8a2421b2017-06-16 15:05:22 +01001487 /**
1488 * Workqueue to fault in userptr pages, flushed by the execbuf
1489 * when required but otherwise left to userspace to try again
1490 * on EAGAIN.
1491 */
1492 struct workqueue_struct *userptr_wq;
1493
Chris Wilson94312822017-05-03 10:39:18 +01001494 u64 unordered_timeline;
1495
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001496 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001497 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001498
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001499 /** Bit 6 swizzling required for X tiling */
1500 uint32_t bit_6_swizzle_x;
1501 /** Bit 6 swizzling required for Y tiling */
1502 uint32_t bit_6_swizzle_y;
1503
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001504 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001505 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001506 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001507 u32 object_count;
1508};
1509
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001510struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001511 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001512 unsigned bytes;
1513 unsigned size;
1514 int err;
1515 u8 *buf;
1516 loff_t start;
1517 loff_t pos;
1518};
1519
Chris Wilsonb52992c2016-10-28 13:58:24 +01001520#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1521#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1522
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001523#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1524#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1525
Daniel Vetter99584db2012-11-14 17:14:04 +01001526struct i915_gpu_error {
1527 /* For hangcheck timer */
1528#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1529#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001530
Chris Wilson737b1502015-01-26 18:03:03 +02001531 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001532
1533 /* For reset and error_state handling. */
1534 spinlock_t lock;
1535 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001536 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001537
Daniel Vetter9db529a2017-08-08 10:08:28 +02001538 atomic_t pending_fb_pin;
1539
Chris Wilson094f9a52013-09-25 17:34:55 +01001540 unsigned long missed_irq_rings;
1541
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001542 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001543 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001544 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001545 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001546 *
Michel Thierry56306c62017-04-18 13:23:16 -07001547 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001548 * meaning that any waiters holding onto the struct_mutex should
1549 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001550 *
1551 * If reset is not completed succesfully, the I915_WEDGE bit is
1552 * set meaning that hardware is terminally sour and there is no
1553 * recovery. All waiters on the reset_queue will be woken when
1554 * that happens.
1555 *
1556 * This counter is used by the wait_seqno code to notice that reset
1557 * event happened and it needs to restart the entire ioctl (since most
1558 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001559 *
1560 * This is important for lock-free wait paths, where no contended lock
1561 * naturally enforces the correct ordering between the bail-out of the
1562 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001563 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001564 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001565
Chris Wilson8c185ec2017-03-16 17:13:02 +00001566 /**
1567 * flags: Control various stages of the GPU reset
1568 *
1569 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1570 * other users acquiring the struct_mutex. To do this we set the
1571 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1572 * and then check for that bit before acquiring the struct_mutex (in
1573 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1574 * secondary role in preventing two concurrent global reset attempts.
1575 *
1576 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1577 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1578 * but it may be held by some long running waiter (that we cannot
1579 * interrupt without causing trouble). Once we are ready to do the GPU
1580 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1581 * they already hold the struct_mutex and want to participate they can
1582 * inspect the bit and do the reset directly, otherwise the worker
1583 * waits for the struct_mutex.
1584 *
Michel Thierry142bc7d2017-06-20 10:57:46 +01001585 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1586 * acquire the struct_mutex to reset an engine, we need an explicit
1587 * flag to prevent two concurrent reset attempts in the same engine.
1588 * As the number of engines continues to grow, allocate the flags from
1589 * the most significant bits.
1590 *
Chris Wilson8c185ec2017-03-16 17:13:02 +00001591 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1592 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1593 * i915_gem_request_alloc(), this bit is checked and the sequence
1594 * aborted (with -EIO reported to userspace) if set.
1595 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001596 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001597#define I915_RESET_BACKOFF 0
1598#define I915_RESET_HANDOFF 1
Daniel Vetter9db529a2017-08-08 10:08:28 +02001599#define I915_RESET_MODESET 2
Chris Wilson8af29b02016-09-09 14:11:47 +01001600#define I915_WEDGED (BITS_PER_LONG - 1)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001601#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001602
Michel Thierry702c8f82017-06-20 10:57:48 +01001603 /** Number of times an engine has been reset */
1604 u32 reset_engine_count[I915_NUM_ENGINES];
1605
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001606 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001607 * Waitqueue to signal when a hang is detected. Used to for waiters
1608 * to release the struct_mutex for the reset to procede.
1609 */
1610 wait_queue_head_t wait_queue;
1611
1612 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001613 * Waitqueue to signal when the reset has completed. Used by clients
1614 * that wait for dev_priv->mm.wedged to settle.
1615 */
1616 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001617
Chris Wilson094f9a52013-09-25 17:34:55 +01001618 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001619 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001620};
1621
Zhang Ruib8efb172013-02-05 15:41:53 +08001622enum modeset_restore {
1623 MODESET_ON_LID_OPEN,
1624 MODESET_DONE,
1625 MODESET_SUSPENDED,
1626};
1627
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001628#define DP_AUX_A 0x40
1629#define DP_AUX_B 0x10
1630#define DP_AUX_C 0x20
1631#define DP_AUX_D 0x30
1632
Xiong Zhang11c1b652015-08-17 16:04:04 +08001633#define DDC_PIN_B 0x05
1634#define DDC_PIN_C 0x04
1635#define DDC_PIN_D 0x06
1636
Paulo Zanoni6acab152013-09-12 17:06:24 -03001637struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001638 /*
1639 * This is an index in the HDMI/DVI DDI buffer translation table.
1640 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1641 * populate this field.
1642 */
1643#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001644 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001645
1646 uint8_t supports_dvi:1;
1647 uint8_t supports_hdmi:1;
1648 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001649 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001650
1651 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001652 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001653
1654 uint8_t dp_boost_level;
1655 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001656};
1657
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001658enum psr_lines_to_wait {
1659 PSR_0_LINES_TO_WAIT = 0,
1660 PSR_1_LINE_TO_WAIT,
1661 PSR_4_LINES_TO_WAIT,
1662 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301663};
1664
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001665struct intel_vbt_data {
1666 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1667 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1668
1669 /* Feature bits */
1670 unsigned int int_tv_support:1;
1671 unsigned int lvds_dither:1;
1672 unsigned int lvds_vbt:1;
1673 unsigned int int_crt_support:1;
1674 unsigned int lvds_use_ssc:1;
1675 unsigned int display_clock_mode:1;
1676 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001677 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001678 int lvds_ssc_freq;
1679 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1680
Pradeep Bhat83a72802014-03-28 10:14:57 +05301681 enum drrs_support_type drrs_type;
1682
Jani Nikula6aa23e62016-03-24 17:50:20 +02001683 struct {
1684 int rate;
1685 int lanes;
1686 int preemphasis;
1687 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001688 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001689 bool initialized;
1690 bool support;
1691 int bpp;
1692 struct edp_power_seq pps;
1693 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001694
Jani Nikulaf00076d2013-12-14 20:38:29 -02001695 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001696 bool full_link;
1697 bool require_aux_wakeup;
1698 int idle_frames;
1699 enum psr_lines_to_wait lines_to_wait;
1700 int tp1_wakeup_time;
1701 int tp2_tp3_wakeup_time;
1702 } psr;
1703
1704 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001705 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001706 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001707 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001708 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001709 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001710 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001711 } backlight;
1712
Shobhit Kumard17c5442013-08-27 15:12:25 +03001713 /* MIPI DSI */
1714 struct {
1715 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301716 struct mipi_config *config;
1717 struct mipi_pps_data *pps;
1718 u8 seq_version;
1719 u32 size;
1720 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001721 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001722 } dsi;
1723
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001724 int crt_ddc_pin;
1725
1726 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001727 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001728
1729 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001730 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001731};
1732
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001733enum intel_ddb_partitioning {
1734 INTEL_DDB_PART_1_2,
1735 INTEL_DDB_PART_5_6, /* IVB+ */
1736};
1737
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001738struct intel_wm_level {
1739 bool enable;
1740 uint32_t pri_val;
1741 uint32_t spr_val;
1742 uint32_t cur_val;
1743 uint32_t fbc_val;
1744};
1745
Imre Deak820c1982013-12-17 14:46:36 +02001746struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001747 uint32_t wm_pipe[3];
1748 uint32_t wm_lp[3];
1749 uint32_t wm_lp_spr[3];
1750 uint32_t wm_linetime[3];
1751 bool enable_fbc_wm;
1752 enum intel_ddb_partitioning partitioning;
1753};
1754
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001755struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001756 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001757 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001758};
1759
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001760struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001761 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001762 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001763 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001764};
1765
1766struct vlv_wm_ddl_values {
1767 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001768};
1769
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001770struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001771 struct g4x_pipe_wm pipe[3];
1772 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001773 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001774 uint8_t level;
1775 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001776};
1777
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001778struct g4x_wm_values {
1779 struct g4x_pipe_wm pipe[2];
1780 struct g4x_sr_wm sr;
1781 struct g4x_sr_wm hpll;
1782 bool cxsr;
1783 bool hpll_en;
1784 bool fbc_en;
1785};
1786
Damien Lespiauc1939242014-11-04 17:06:41 +00001787struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001788 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001789};
1790
1791static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1792{
Damien Lespiau16160e32014-11-04 17:06:53 +00001793 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001794}
1795
Damien Lespiau08db6652014-11-04 17:06:52 +00001796static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1797 const struct skl_ddb_entry *e2)
1798{
1799 if (e1->start == e2->start && e1->end == e2->end)
1800 return true;
1801
1802 return false;
1803}
1804
Damien Lespiauc1939242014-11-04 17:06:41 +00001805struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001806 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001807 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001808};
1809
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001810struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001811 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001812 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001813};
1814
1815struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001816 bool plane_en;
1817 uint16_t plane_res_b;
1818 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001819};
1820
Paulo Zanonic67a4702013-08-19 13:18:09 -03001821/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001822 * This struct helps tracking the state needed for runtime PM, which puts the
1823 * device in PCI D3 state. Notice that when this happens, nothing on the
1824 * graphics device works, even register access, so we don't get interrupts nor
1825 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001826 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001827 * Every piece of our code that needs to actually touch the hardware needs to
1828 * either call intel_runtime_pm_get or call intel_display_power_get with the
1829 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001830 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001831 * Our driver uses the autosuspend delay feature, which means we'll only really
1832 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001833 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001834 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001835 *
1836 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1837 * goes back to false exactly before we reenable the IRQs. We use this variable
1838 * to check if someone is trying to enable/disable IRQs while they're supposed
1839 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001840 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001841 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001842 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001843 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001844struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001845 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001846 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001847 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001848};
1849
Daniel Vetter926321d2013-10-16 13:30:34 +02001850enum intel_pipe_crc_source {
1851 INTEL_PIPE_CRC_SOURCE_NONE,
1852 INTEL_PIPE_CRC_SOURCE_PLANE1,
1853 INTEL_PIPE_CRC_SOURCE_PLANE2,
1854 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001855 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001856 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1857 INTEL_PIPE_CRC_SOURCE_TV,
1858 INTEL_PIPE_CRC_SOURCE_DP_B,
1859 INTEL_PIPE_CRC_SOURCE_DP_C,
1860 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001861 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001862 INTEL_PIPE_CRC_SOURCE_MAX,
1863};
1864
Shuang He8bf1e9f2013-10-15 18:55:27 +01001865struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001866 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001867 uint32_t crc[5];
1868};
1869
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001870#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001871struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001872 spinlock_t lock;
1873 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001874 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001875 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001876 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001877 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001878 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001879};
1880
Daniel Vetterf99d7062014-06-19 16:01:59 +02001881struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001882 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001883
1884 /*
1885 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1886 * scheduled flips.
1887 */
1888 unsigned busy_bits;
1889 unsigned flip_bits;
1890};
1891
Mika Kuoppala72253422014-10-07 17:21:26 +03001892struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001893 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001894 u32 value;
1895 /* bitmask representing WA bits */
1896 u32 mask;
1897};
1898
Arun Siluvery33136b02016-01-21 21:43:47 +00001899/*
1900 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1901 * allowing it for RCS as we don't foresee any requirement of having
1902 * a whitelist for other engines. When it is really required for
1903 * other engines then the limit need to be increased.
1904 */
1905#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001906
1907struct i915_workarounds {
1908 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1909 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001910 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001911};
1912
Yu Zhangcf9d2892015-02-10 19:05:47 +08001913struct i915_virtual_gpu {
1914 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001915 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001916};
1917
Matt Roperaa363132015-09-24 15:53:18 -07001918/* used in computing the new watermarks state */
1919struct intel_wm_config {
1920 unsigned int num_pipes_active;
1921 bool sprites_enabled;
1922 bool sprites_scaled;
1923};
1924
Robert Braggd7965152016-11-07 19:49:52 +00001925struct i915_oa_format {
1926 u32 format;
1927 int size;
1928};
1929
Robert Bragg8a3003d2016-11-07 19:49:51 +00001930struct i915_oa_reg {
1931 i915_reg_t addr;
1932 u32 value;
1933};
1934
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001935struct i915_oa_config {
1936 char uuid[UUID_STRING_LEN + 1];
1937 int id;
1938
1939 const struct i915_oa_reg *mux_regs;
1940 u32 mux_regs_len;
1941 const struct i915_oa_reg *b_counter_regs;
1942 u32 b_counter_regs_len;
1943 const struct i915_oa_reg *flex_regs;
1944 u32 flex_regs_len;
1945
1946 struct attribute_group sysfs_metric;
1947 struct attribute *attrs[2];
1948 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001949
1950 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001951};
1952
Robert Braggeec688e2016-11-07 19:49:47 +00001953struct i915_perf_stream;
1954
Robert Bragg16d98b32016-12-07 21:40:33 +00001955/**
1956 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1957 */
Robert Braggeec688e2016-11-07 19:49:47 +00001958struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001959 /**
1960 * @enable: Enables the collection of HW samples, either in response to
1961 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1962 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001963 */
1964 void (*enable)(struct i915_perf_stream *stream);
1965
Robert Bragg16d98b32016-12-07 21:40:33 +00001966 /**
1967 * @disable: Disables the collection of HW samples, either in response
1968 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1969 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001970 */
1971 void (*disable)(struct i915_perf_stream *stream);
1972
Robert Bragg16d98b32016-12-07 21:40:33 +00001973 /**
1974 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001975 * once there is something ready to read() for the stream
1976 */
1977 void (*poll_wait)(struct i915_perf_stream *stream,
1978 struct file *file,
1979 poll_table *wait);
1980
Robert Bragg16d98b32016-12-07 21:40:33 +00001981 /**
1982 * @wait_unlocked: For handling a blocking read, wait until there is
1983 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001984 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001985 */
1986 int (*wait_unlocked)(struct i915_perf_stream *stream);
1987
Robert Bragg16d98b32016-12-07 21:40:33 +00001988 /**
1989 * @read: Copy buffered metrics as records to userspace
1990 * **buf**: the userspace, destination buffer
1991 * **count**: the number of bytes to copy, requested by userspace
1992 * **offset**: zero at the start of the read, updated as the read
1993 * proceeds, it represents how many bytes have been copied so far and
1994 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001995 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001996 * Copy as many buffered i915 perf samples and records for this stream
1997 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001998 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001999 * Only write complete records; returning -%ENOSPC if there isn't room
2000 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00002001 *
Robert Bragg16d98b32016-12-07 21:40:33 +00002002 * Return any error condition that results in a short read such as
2003 * -%ENOSPC or -%EFAULT, even though these may be squashed before
2004 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00002005 */
2006 int (*read)(struct i915_perf_stream *stream,
2007 char __user *buf,
2008 size_t count,
2009 size_t *offset);
2010
Robert Bragg16d98b32016-12-07 21:40:33 +00002011 /**
2012 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00002013 *
2014 * The stream will always be disabled before this is called.
2015 */
2016 void (*destroy)(struct i915_perf_stream *stream);
2017};
2018
Robert Bragg16d98b32016-12-07 21:40:33 +00002019/**
2020 * struct i915_perf_stream - state for a single open stream FD
2021 */
Robert Braggeec688e2016-11-07 19:49:47 +00002022struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00002023 /**
2024 * @dev_priv: i915 drm device
2025 */
Robert Braggeec688e2016-11-07 19:49:47 +00002026 struct drm_i915_private *dev_priv;
2027
Robert Bragg16d98b32016-12-07 21:40:33 +00002028 /**
2029 * @link: Links the stream into ``&drm_i915_private->streams``
2030 */
Robert Braggeec688e2016-11-07 19:49:47 +00002031 struct list_head link;
2032
Robert Bragg16d98b32016-12-07 21:40:33 +00002033 /**
2034 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2035 * properties given when opening a stream, representing the contents
2036 * of a single sample as read() by userspace.
2037 */
Robert Braggeec688e2016-11-07 19:49:47 +00002038 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00002039
2040 /**
2041 * @sample_size: Considering the configured contents of a sample
2042 * combined with the required header size, this is the total size
2043 * of a single sample record.
2044 */
Robert Braggd7965152016-11-07 19:49:52 +00002045 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002046
Robert Bragg16d98b32016-12-07 21:40:33 +00002047 /**
2048 * @ctx: %NULL if measuring system-wide across all contexts or a
2049 * specific context that is being monitored.
2050 */
Robert Braggeec688e2016-11-07 19:49:47 +00002051 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002052
2053 /**
2054 * @enabled: Whether the stream is currently enabled, considering
2055 * whether the stream was opened in a disabled state and based
2056 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2057 */
Robert Braggeec688e2016-11-07 19:49:47 +00002058 bool enabled;
2059
Robert Bragg16d98b32016-12-07 21:40:33 +00002060 /**
2061 * @ops: The callbacks providing the implementation of this specific
2062 * type of configured stream.
2063 */
Robert Braggd7965152016-11-07 19:49:52 +00002064 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002065
2066 /**
2067 * @oa_config: The OA configuration used by the stream.
2068 */
2069 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00002070};
2071
Robert Bragg16d98b32016-12-07 21:40:33 +00002072/**
2073 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2074 */
Robert Braggd7965152016-11-07 19:49:52 +00002075struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002076 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002077 * @is_valid_b_counter_reg: Validates register's address for
2078 * programming boolean counters for a particular platform.
2079 */
2080 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
2081 u32 addr);
2082
2083 /**
2084 * @is_valid_mux_reg: Validates register's address for programming mux
2085 * for a particular platform.
2086 */
2087 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
2088
2089 /**
2090 * @is_valid_flex_reg: Validates register's address for programming
2091 * flex EU filtering for a particular platform.
2092 */
2093 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
2094
2095 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00002096 * @init_oa_buffer: Resets the head and tail pointers of the
2097 * circular buffer for periodic OA reports.
2098 *
2099 * Called when first opening a stream for OA metrics, but also may be
2100 * called in response to an OA buffer overflow or other error
2101 * condition.
2102 *
2103 * Note it may be necessary to clear the full OA buffer here as part of
2104 * maintaining the invariable that new reports must be written to
2105 * zeroed memory for us to be able to reliable detect if an expected
2106 * report has not yet landed in memory. (At least on Haswell the OA
2107 * buffer tail pointer is not synchronized with reports being visible
2108 * to the CPU)
2109 */
Robert Braggd7965152016-11-07 19:49:52 +00002110 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002111
2112 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002113 * @enable_metric_set: Selects and applies any MUX configuration to set
2114 * up the Boolean and Custom (B/C) counters that are part of the
2115 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00002116 * disabling EU clock gating as required.
2117 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002118 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
2119 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00002120
2121 /**
2122 * @disable_metric_set: Remove system constraints associated with using
2123 * the OA unit.
2124 */
Robert Braggd7965152016-11-07 19:49:52 +00002125 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002126
2127 /**
2128 * @oa_enable: Enable periodic sampling
2129 */
Robert Braggd7965152016-11-07 19:49:52 +00002130 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002131
2132 /**
2133 * @oa_disable: Disable periodic sampling
2134 */
Robert Braggd7965152016-11-07 19:49:52 +00002135 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002136
2137 /**
2138 * @read: Copy data from the circular OA buffer into a given userspace
2139 * buffer.
2140 */
Robert Braggd7965152016-11-07 19:49:52 +00002141 int (*read)(struct i915_perf_stream *stream,
2142 char __user *buf,
2143 size_t count,
2144 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002145
2146 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01002147 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00002148 *
Robert Bragg19f81df2017-06-13 12:23:03 +01002149 * In particular this enables us to share all the fiddly code for
2150 * handling the OA unit tail pointer race that affects multiple
2151 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00002152 */
Robert Bragg19f81df2017-06-13 12:23:03 +01002153 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002154};
2155
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002156struct intel_cdclk_state {
2157 unsigned int cdclk, vco, ref;
2158};
2159
Jani Nikula77fec552014-03-31 14:27:22 +03002160struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002161 struct drm_device drm;
2162
Chris Wilsonefab6d82015-04-07 16:20:57 +01002163 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002164 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01002165 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002166 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002167 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01002168 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002169
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002170 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002171
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002172 void __iomem *regs;
2173
Chris Wilson907b28c2013-07-19 20:36:52 +01002174 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002175
Yu Zhangcf9d2892015-02-10 19:05:47 +08002176 struct i915_virtual_gpu vgpu;
2177
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002178 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002179
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002180 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002181 struct intel_guc guc;
2182
Daniel Vettereb805622015-05-04 14:58:44 +02002183 struct intel_csr csr;
2184
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002185 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002186
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002187 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2188 * controller on different i2c buses. */
2189 struct mutex gmbus_mutex;
2190
2191 /**
2192 * Base address of the gmbus and gpio block.
2193 */
2194 uint32_t gpio_mmio_base;
2195
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302196 /* MMIO base address for MIPI regs */
2197 uint32_t mipi_mmio_base;
2198
Ville Syrjälä443a3892015-11-11 20:34:15 +02002199 uint32_t psr_mmio_base;
2200
Imre Deak44cb7342016-08-10 14:07:29 +03002201 uint32_t pps_mmio_base;
2202
Daniel Vetter28c70f12012-12-01 13:53:45 +01002203 wait_queue_head_t gmbus_wait_queue;
2204
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002205 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002206 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302207 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002208 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002209
Daniel Vetterba8286f2014-09-11 07:43:25 +02002210 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002211 struct resource mch_res;
2212
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002213 /* protects the irq masks */
2214 spinlock_t irq_lock;
2215
Imre Deakf8b79e52014-03-04 19:23:07 +02002216 bool display_irqs_enabled;
2217
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002218 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2219 struct pm_qos_request pm_qos;
2220
Ville Syrjäläa5805162015-05-26 20:42:30 +03002221 /* Sideband mailbox protection */
2222 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002223
2224 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002225 union {
2226 u32 irq_mask;
2227 u32 de_irq_mask[I915_MAX_PIPES];
2228 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002229 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302230 u32 pm_imr;
2231 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302232 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302233 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002234 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002235
Jani Nikula5fcece82015-05-27 15:03:42 +03002236 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002237 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302238 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002239 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002240 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002241
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002242 bool preserve_bios_swizzle;
2243
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002244 /* overlay */
2245 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002246
Jani Nikula58c68772013-11-08 16:48:54 +02002247 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002248 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002249
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002250 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002251 bool no_aux_handshake;
2252
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002253 /* protects panel power sequencer state */
2254 struct mutex pps_mutex;
2255
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002256 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002257 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2258
2259 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002260 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002261 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002262
Mika Kaholaadafdc62015-08-18 14:36:59 +03002263 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002264 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002265 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002266 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002267
Ville Syrjälä63911d72016-05-13 23:41:32 +03002268 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002269 /*
2270 * The current logical cdclk state.
2271 * See intel_atomic_state.cdclk.logical
2272 *
2273 * For reading holding any crtc lock is sufficient,
2274 * for writing must hold all of them.
2275 */
2276 struct intel_cdclk_state logical;
2277 /*
2278 * The current actual cdclk state.
2279 * See intel_atomic_state.cdclk.actual
2280 */
2281 struct intel_cdclk_state actual;
2282 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002283 struct intel_cdclk_state hw;
2284 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002285
Daniel Vetter645416f2013-09-02 16:22:25 +02002286 /**
2287 * wq - Driver workqueue for GEM.
2288 *
2289 * NOTE: Work items scheduled here are not allowed to grab any modeset
2290 * locks, for otherwise the flushing done in the pageflip code will
2291 * result in deadlocks.
2292 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002293 struct workqueue_struct *wq;
2294
2295 /* Display functions */
2296 struct drm_i915_display_funcs display;
2297
2298 /* PCH chipset type */
2299 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002300 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002301
2302 unsigned long quirks;
2303
Zhang Ruib8efb172013-02-05 15:41:53 +08002304 enum modeset_restore modeset_restore;
2305 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002306 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002307 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002308
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002309 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002310 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002311
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002312 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002313 DECLARE_HASHTABLE(mm_structs, 7);
2314 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002315
Daniel Vetter87813422012-05-02 11:49:32 +02002316 /* Kernel Modesetting */
2317
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002318 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2319 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002320
Daniel Vetterc4597872013-10-21 21:04:07 +02002321#ifdef CONFIG_DEBUG_FS
2322 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2323#endif
2324
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002325 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002326 int num_shared_dpll;
2327 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002328 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002329
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002330 /*
2331 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2332 * Must be global rather than per dpll, because on some platforms
2333 * plls share registers.
2334 */
2335 struct mutex dpll_lock;
2336
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002337 unsigned int active_crtcs;
2338 unsigned int min_pixclk[I915_MAX_PIPES];
2339
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002340 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002341
Mika Kuoppala72253422014-10-07 17:21:26 +03002342 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002343
Daniel Vetterf99d7062014-06-19 16:01:59 +02002344 struct i915_frontbuffer_tracking fb_tracking;
2345
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002346 struct intel_atomic_helper {
2347 struct llist_head free_list;
2348 struct work_struct free_work;
2349 } atomic_helper;
2350
Jesse Barnes652c3932009-08-17 13:31:43 -07002351 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002352
Zhenyu Wangc48044112009-12-17 14:48:43 +08002353 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002354
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002355 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002356
Ben Widawsky59124502013-07-04 11:02:05 -07002357 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002358 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002359
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002360 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002361 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002362
Daniel Vetter20e4d402012-08-08 23:35:39 +02002363 /* ilk-only ips/rps state. Everything in here is protected by the global
2364 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002365 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002366
Imre Deak83c00f52013-10-25 17:36:47 +03002367 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002368
Rodrigo Vivia031d702013-10-03 16:15:06 -03002369 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002370
Daniel Vetter99584db2012-11-14 17:14:04 +01002371 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002372
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002373 struct drm_i915_gem_object *vlv_pctx;
2374
Dave Airlie8be48d92010-03-30 05:34:14 +00002375 /* list of fbdev register on this device */
2376 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002377 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00002378
2379 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002380 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002381
Imre Deak58fddc22015-01-08 17:54:14 +02002382 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002383 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002384 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002385 /**
2386 * av_mutex - mutex for audio/video sync
2387 *
2388 */
2389 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002390
Chris Wilson829a0af2017-06-20 12:05:45 +01002391 struct {
2392 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002393 struct llist_head free_list;
2394 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01002395
2396 /* The hw wants to have a stable context identifier for the
2397 * lifetime of the context (for OA, PASID, faults, etc).
2398 * This is limited in execlists to 21 bits.
2399 */
2400 struct ida hw_ida;
2401#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2402 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002403
Damien Lespiau3e683202012-12-11 18:48:29 +00002404 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002405
Ville Syrjäläc2317752016-03-15 16:39:56 +02002406 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002407 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002408 /*
2409 * Shadows for CHV DPLL_MD regs to keep the state
2410 * checker somewhat working in the presence hardware
2411 * crappiness (can't read out DPLL_MD for pipes B & C).
2412 */
2413 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002414 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002415
Daniel Vetter842f1c82014-03-10 10:01:44 +01002416 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002417 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002418 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002419 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002420
Lyude656d1b82016-08-17 15:55:54 -04002421 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002422 I915_SAGV_UNKNOWN = 0,
2423 I915_SAGV_DISABLED,
2424 I915_SAGV_ENABLED,
2425 I915_SAGV_NOT_CONTROLLED
2426 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002427
Ville Syrjälä53615a52013-08-01 16:18:50 +03002428 struct {
2429 /*
2430 * Raw watermark latency values:
2431 * in 0.1us units for WM0,
2432 * in 0.5us units for WM1+.
2433 */
2434 /* primary */
2435 uint16_t pri_latency[5];
2436 /* sprite */
2437 uint16_t spr_latency[5];
2438 /* cursor */
2439 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002440 /*
2441 * Raw watermark memory latency values
2442 * for SKL for all 8 levels
2443 * in 1us units.
2444 */
2445 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002446
2447 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002448 union {
2449 struct ilk_wm_values hw;
2450 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002451 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002452 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002453 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002454
2455 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002456
2457 /*
2458 * Should be held around atomic WM register writing; also
2459 * protects * intel_crtc->wm.active and
2460 * cstate->wm.need_postvbl_update.
2461 */
2462 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002463
2464 /*
2465 * Set during HW readout of watermarks/DDB. Some platforms
2466 * need to know when we're still using BIOS-provided values
2467 * (which we don't fully trust).
2468 */
2469 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002470 } wm;
2471
Paulo Zanoni8a187452013-12-06 20:32:13 -02002472 struct i915_runtime_pm pm;
2473
Robert Braggeec688e2016-11-07 19:49:47 +00002474 struct {
2475 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002476
Robert Bragg442b8c02016-11-07 19:49:53 +00002477 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002478 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002479
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002480 /*
2481 * Lock associated with adding/modifying/removing OA configs
2482 * in dev_priv->perf.metrics_idr.
2483 */
2484 struct mutex metrics_lock;
2485
2486 /*
2487 * List of dynamic configurations, you need to hold
2488 * dev_priv->perf.metrics_lock to access it.
2489 */
2490 struct idr metrics_idr;
2491
2492 /*
2493 * Lock associated with anything below within this structure
2494 * except exclusive_stream.
2495 */
Robert Braggeec688e2016-11-07 19:49:47 +00002496 struct mutex lock;
2497 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002498
2499 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002500 /*
2501 * The stream currently using the OA unit. If accessed
2502 * outside a syscall associated to its file
2503 * descriptor, you need to hold
2504 * dev_priv->drm.struct_mutex.
2505 */
Robert Braggd7965152016-11-07 19:49:52 +00002506 struct i915_perf_stream *exclusive_stream;
2507
2508 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002509
2510 struct hrtimer poll_check_timer;
2511 wait_queue_head_t poll_wq;
2512 bool pollin;
2513
Robert Bragg712122e2017-05-11 16:43:31 +01002514 /**
2515 * For rate limiting any notifications of spurious
2516 * invalid OA reports
2517 */
2518 struct ratelimit_state spurious_report_rs;
2519
Robert Braggd7965152016-11-07 19:49:52 +00002520 bool periodic;
2521 int period_exponent;
Robert Bragg155e9412017-06-13 12:23:05 +01002522 int timestamp_frequency;
Robert Braggd7965152016-11-07 19:49:52 +00002523
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002524 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00002525
2526 struct {
2527 struct i915_vma *vma;
2528 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01002529 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002530 int format;
2531 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002532
2533 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002534 * Locks reads and writes to all head/tail state
2535 *
2536 * Consider: the head and tail pointer state
2537 * needs to be read consistently from a hrtimer
2538 * callback (atomic context) and read() fop
2539 * (user context) with tail pointer updates
2540 * happening in atomic context and head updates
2541 * in user context and the (unlikely)
2542 * possibility of read() errors needing to
2543 * reset all head/tail state.
2544 *
2545 * Note: Contention or performance aren't
2546 * currently a significant concern here
2547 * considering the relatively low frequency of
2548 * hrtimer callbacks (5ms period) and that
2549 * reads typically only happen in response to a
2550 * hrtimer event and likely complete before the
2551 * next callback.
2552 *
2553 * Note: This lock is not held *while* reading
2554 * and copying data to userspace so the value
2555 * of head observed in htrimer callbacks won't
2556 * represent any partial consumption of data.
2557 */
2558 spinlock_t ptr_lock;
2559
2560 /**
2561 * One 'aging' tail pointer and one 'aged'
2562 * tail pointer ready to used for reading.
2563 *
2564 * Initial values of 0xffffffff are invalid
2565 * and imply that an update is required
2566 * (and should be ignored by an attempted
2567 * read)
2568 */
2569 struct {
2570 u32 offset;
2571 } tails[2];
2572
2573 /**
2574 * Index for the aged tail ready to read()
2575 * data up to.
2576 */
2577 unsigned int aged_tail_idx;
2578
2579 /**
2580 * A monotonic timestamp for when the current
2581 * aging tail pointer was read; used to
2582 * determine when it is old enough to trust.
2583 */
2584 u64 aging_timestamp;
2585
2586 /**
Robert Braggf2790202017-05-11 16:43:26 +01002587 * Although we can always read back the head
2588 * pointer register, we prefer to avoid
2589 * trusting the HW state, just to avoid any
2590 * risk that some hardware condition could
2591 * somehow bump the head pointer unpredictably
2592 * and cause us to forward the wrong OA buffer
2593 * data to userspace.
2594 */
2595 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002596 } oa_buffer;
2597
2598 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002599 u32 ctx_oactxctrl_offset;
2600 u32 ctx_flexeu0_offset;
2601
2602 /**
2603 * The RPT_ID/reason field for Gen8+ includes a bit
2604 * to determine if the CTX ID in the report is valid
2605 * but the specific bit differs between Gen 8 and 9
2606 */
2607 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002608
2609 struct i915_oa_ops ops;
2610 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002611 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002612 } perf;
2613
Oscar Mateoa83014d2014-07-24 17:04:21 +01002614 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2615 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002616 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002617 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002618
Chris Wilson73cb9702016-10-28 13:58:46 +01002619 struct list_head timelines;
2620 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002621 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002622
Chris Wilson67d97da2016-07-04 08:08:31 +01002623 /**
2624 * Is the GPU currently considered idle, or busy executing
2625 * userspace requests? Whilst idle, we allow runtime power
2626 * management to power down the hardware and display clocks.
2627 * In order to reduce the effect on performance, there
2628 * is a slight delay before we do so.
2629 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002630 bool awake;
2631
2632 /**
2633 * We leave the user IRQ off as much as possible,
2634 * but this means that requests will finish and never
2635 * be retired once the system goes idle. Set a timer to
2636 * fire periodically while the ring is running. When it
2637 * fires, go retire requests.
2638 */
2639 struct delayed_work retire_work;
2640
2641 /**
2642 * When we detect an idle GPU, we want to turn on
2643 * powersaving features. So once we see that there
2644 * are no more requests outstanding and no more
2645 * arrive within a small period of time, we fire
2646 * off the idle_work.
2647 */
2648 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002649
2650 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002651 } gt;
2652
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002653 /* perform PHY state sanity checks? */
2654 bool chv_phy_assert[2];
2655
Mahesh Kumara3a89862016-12-01 21:19:34 +05302656 bool ipc_enabled;
2657
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002658 /* Used to save the pipe-to-encoder mapping for audio */
2659 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002660
Jerome Anandeef57322017-01-25 04:27:49 +05302661 /* necessary resource sharing with HDMI LPE audio driver. */
2662 struct {
2663 struct platform_device *platdev;
2664 int irq;
2665 } lpe_audio;
2666
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002667 /*
2668 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2669 * will be rejected. Instead look for a better place.
2670 */
Jani Nikula77fec552014-03-31 14:27:22 +03002671};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002672
Chris Wilson2c1792a2013-08-01 18:39:55 +01002673static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2674{
Chris Wilson091387c2016-06-24 14:00:21 +01002675 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002676}
2677
David Weinehallc49d13e2016-08-22 13:32:42 +03002678static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002679{
David Weinehallc49d13e2016-08-22 13:32:42 +03002680 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002681}
2682
Alex Dai33a732f2015-08-12 15:43:36 +01002683static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2684{
2685 return container_of(guc, struct drm_i915_private, guc);
2686}
2687
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002688static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2689{
2690 return container_of(huc, struct drm_i915_private, huc);
2691}
2692
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002693/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302694#define for_each_engine(engine__, dev_priv__, id__) \
2695 for ((id__) = 0; \
2696 (id__) < I915_NUM_ENGINES; \
2697 (id__)++) \
2698 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002699
2700/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002701#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2702 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302703 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002704
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002705enum hdmi_force_audio {
2706 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2707 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2708 HDMI_AUDIO_AUTO, /* trust EDID */
2709 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2710};
2711
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002712#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002713
Daniel Vettera071fa02014-06-18 23:28:09 +02002714/*
2715 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302716 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002717 * doesn't mean that the hw necessarily already scans it out, but that any
2718 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2719 *
2720 * We have one bit per pipe and per scanout plane type.
2721 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302722#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2723#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002724#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2725 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2726#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302727 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2728#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2729 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002730#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302731 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002732#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302733 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002734
Dave Gordon85d12252016-05-20 11:54:06 +01002735/*
2736 * Optimised SGL iterator for GEM objects
2737 */
2738static __always_inline struct sgt_iter {
2739 struct scatterlist *sgp;
2740 union {
2741 unsigned long pfn;
2742 dma_addr_t dma;
2743 };
2744 unsigned int curr;
2745 unsigned int max;
2746} __sgt_iter(struct scatterlist *sgl, bool dma) {
2747 struct sgt_iter s = { .sgp = sgl };
2748
2749 if (s.sgp) {
2750 s.max = s.curr = s.sgp->offset;
2751 s.max += s.sgp->length;
2752 if (dma)
2753 s.dma = sg_dma_address(s.sgp);
2754 else
2755 s.pfn = page_to_pfn(sg_page(s.sgp));
2756 }
2757
2758 return s;
2759}
2760
Chris Wilson96d77632016-10-28 13:58:33 +01002761static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2762{
2763 ++sg;
2764 if (unlikely(sg_is_chain(sg)))
2765 sg = sg_chain_ptr(sg);
2766 return sg;
2767}
2768
Dave Gordon85d12252016-05-20 11:54:06 +01002769/**
Dave Gordon63d15322016-05-20 11:54:07 +01002770 * __sg_next - return the next scatterlist entry in a list
2771 * @sg: The current sg entry
2772 *
2773 * Description:
2774 * If the entry is the last, return NULL; otherwise, step to the next
2775 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2776 * otherwise just return the pointer to the current element.
2777 **/
2778static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2779{
2780#ifdef CONFIG_DEBUG_SG
2781 BUG_ON(sg->sg_magic != SG_MAGIC);
2782#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002783 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002784}
2785
2786/**
Dave Gordon85d12252016-05-20 11:54:06 +01002787 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2788 * @__dmap: DMA address (output)
2789 * @__iter: 'struct sgt_iter' (iterator state, internal)
2790 * @__sgt: sg_table to iterate over (input)
2791 */
2792#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2793 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2794 ((__dmap) = (__iter).dma + (__iter).curr); \
2795 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002796 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002797
2798/**
2799 * for_each_sgt_page - iterate over the pages of the given sg_table
2800 * @__pp: page pointer (output)
2801 * @__iter: 'struct sgt_iter' (iterator state, internal)
2802 * @__sgt: sg_table to iterate over (input)
2803 */
2804#define for_each_sgt_page(__pp, __iter, __sgt) \
2805 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2806 ((__pp) = (__iter).pfn == 0 ? NULL : \
2807 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2808 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002809 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002810
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002811static inline const struct intel_device_info *
2812intel_info(const struct drm_i915_private *dev_priv)
2813{
2814 return &dev_priv->info;
2815}
2816
2817#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002818
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002819#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002820#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002821
Jani Nikulae87a0052015-10-20 15:22:02 +03002822#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002823#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002824
2825#define GEN_FOREVER (0)
2826/*
2827 * Returns true if Gen is in inclusive range [Start, End].
2828 *
2829 * Use GEN_FOREVER for unbound start and or end.
2830 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002831#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002832 unsigned int __s = (s), __e = (e); \
2833 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2834 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2835 if ((__s) != GEN_FOREVER) \
2836 __s = (s) - 1; \
2837 if ((__e) == GEN_FOREVER) \
2838 __e = BITS_PER_LONG - 1; \
2839 else \
2840 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002841 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002842})
2843
Jani Nikulae87a0052015-10-20 15:22:02 +03002844/*
2845 * Return true if revision is in range [since,until] inclusive.
2846 *
2847 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2848 */
2849#define IS_REVID(p, since, until) \
2850 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2851
Jani Nikula06bcd842016-11-30 17:43:06 +02002852#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2853#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002854#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002855#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002856#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002857#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2858#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002859#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002860#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2861#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002862#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2863#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2864#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002865#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2866#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002867#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002868#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002869#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002870#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002871#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2872 INTEL_DEVID(dev_priv) == 0x0152 || \
2873 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002874#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2875#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2876#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2877#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2878#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2879#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2880#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2881#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Rodrigo Vivi71851fa2017-06-08 08:49:58 -07002882#define IS_COFFEELAKE(dev_priv) ((dev_priv)->info.platform == INTEL_COFFEELAKE)
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002883#define IS_CANNONLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_CANNONLAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002884#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002885#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2886 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2887#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2888 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2889 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2890 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002891/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002892#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2893 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2894#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2895 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2896#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2897 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2898#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2899 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002900/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002901#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2902 INTEL_DEVID(dev_priv) == 0x0A1E)
2903#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2904 INTEL_DEVID(dev_priv) == 0x1913 || \
2905 INTEL_DEVID(dev_priv) == 0x1916 || \
2906 INTEL_DEVID(dev_priv) == 0x1921 || \
2907 INTEL_DEVID(dev_priv) == 0x1926)
2908#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2909 INTEL_DEVID(dev_priv) == 0x1915 || \
2910 INTEL_DEVID(dev_priv) == 0x191E)
2911#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2912 INTEL_DEVID(dev_priv) == 0x5913 || \
2913 INTEL_DEVID(dev_priv) == 0x5916 || \
2914 INTEL_DEVID(dev_priv) == 0x5921 || \
2915 INTEL_DEVID(dev_priv) == 0x5926)
2916#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2917 INTEL_DEVID(dev_priv) == 0x5915 || \
2918 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002919#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
2920 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002921#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2922 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2923#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2924 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002925#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
2926 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0010)
2927#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
2928 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002929#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2930 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302931
Jani Nikulac007fb42016-10-31 12:18:28 +02002932#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002933
Jani Nikulaef712bb2015-10-20 15:22:00 +03002934#define SKL_REVID_A0 0x0
2935#define SKL_REVID_B0 0x1
2936#define SKL_REVID_C0 0x2
2937#define SKL_REVID_D0 0x3
2938#define SKL_REVID_E0 0x4
2939#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002940#define SKL_REVID_G0 0x6
2941#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002942
Jani Nikulae87a0052015-10-20 15:22:02 +03002943#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2944
Jani Nikulaef712bb2015-10-20 15:22:00 +03002945#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002946#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002947#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002948#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002949#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002950
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002951#define IS_BXT_REVID(dev_priv, since, until) \
2952 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002953
Mika Kuoppalac033a372016-06-07 17:18:55 +03002954#define KBL_REVID_A0 0x0
2955#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002956#define KBL_REVID_C0 0x2
2957#define KBL_REVID_D0 0x3
2958#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002959
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002960#define IS_KBL_REVID(dev_priv, since, until) \
2961 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002962
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002963#define GLK_REVID_A0 0x0
2964#define GLK_REVID_A1 0x1
2965
2966#define IS_GLK_REVID(dev_priv, since, until) \
2967 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2968
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002969#define CNL_REVID_A0 0x0
2970#define CNL_REVID_B0 0x1
2971
2972#define IS_CNL_REVID(p, since, until) \
2973 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2974
Jesse Barnes85436692011-04-06 12:11:14 -07002975/*
2976 * The genX designation typically refers to the render engine, so render
2977 * capability related checks should use IS_GEN, while display and other checks
2978 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2979 * chips, etc.).
2980 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002981#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2982#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2983#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2984#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2985#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2986#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2987#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2988#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002989#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Zou Nan haicae58522010-11-09 17:17:32 +08002990
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002991#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002992#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2993#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002994
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002995#define ENGINE_MASK(id) BIT(id)
2996#define RENDER_RING ENGINE_MASK(RCS)
2997#define BSD_RING ENGINE_MASK(VCS)
2998#define BLT_RING ENGINE_MASK(BCS)
2999#define VEBOX_RING ENGINE_MASK(VECS)
3000#define BSD2_RING ENGINE_MASK(VCS2)
3001#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02003002
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01003003#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003004 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01003005
3006#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
3007#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
3008#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
3009#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
3010
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003011#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
3012#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
3013#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01003014#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
3015 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08003016
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003017#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01003018
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003019#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
3020 ((dev_priv)->info.has_logical_ring_contexts)
3021#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
3022#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
3023#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
3024
3025#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
3026#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
3027 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08003028
Daniel Vetterb45305f2012-12-17 16:21:27 +01003029/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02003030#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02003031
3032/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01003033#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02003034 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03003035
Daniel Vetter4e6b7882014-02-07 16:33:20 +01003036/*
3037 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
3038 * even when in MSI mode. This results in spurious interrupt warnings if the
3039 * legacy irq no. is shared with another device. The kernel then disables that
3040 * interrupt source and so prevents the other device from working properly.
3041 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00003042#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
3043#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01003044
Zou Nan haicae58522010-11-09 17:17:32 +08003045/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
3046 * rows, which changed the alignment requirements and fence programming.
3047 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003048#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
3049 !(IS_I915G(dev_priv) || \
3050 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003051#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
3052#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08003053
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003054#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
3055#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
3056#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03003057#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08003058
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003059#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01003060
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003061#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03003062
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003063#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
3064#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
3065#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
3066#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
3067#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02003068
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00003069#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02003070
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01003071#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02003072#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
3073
Dave Gordon1a3d1892016-05-13 15:36:30 +01003074/*
3075 * For now, anything with a GuC requires uCode loading, and then supports
3076 * command submission once loaded. But these are logically independent
3077 * properties, so we have separate macros to test them.
3078 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003079#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00003080#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003081#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
3082#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08003083#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01003084
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003085#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03003086
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00003087#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01003088
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003089#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003090#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
3091#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
3092#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
3093#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
3094#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003095#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
3096#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05303097#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
3098#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003099#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003100#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003101#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Robert Beckett30c964a2015-08-28 13:10:22 +01003102#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07003103#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01003104#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02003105
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003106#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07003107#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07003108#define HAS_PCH_CNP_LP(dev_priv) \
3109 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003110#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
3111#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
3112#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003113#define HAS_PCH_LPT_LP(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003114 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
3115 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01003116#define HAS_PCH_LPT_H(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03003117 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
3118 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01003119#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
3120#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
3121#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
3122#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08003123
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01003124#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05303125
Rodrigo Viviff159472017-06-09 15:26:14 -07003126#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05303127
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003128/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01003129#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01003130#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
3131 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07003132
Ben Widawskyc8735b02012-09-07 19:43:39 -07003133#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05303134#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07003135
Chris Wilson05394f32010-11-08 19:18:58 +00003136#include "i915_trace.h"
3137
Chris Wilson80debff2017-05-25 13:16:12 +01003138static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01003139{
3140#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01003141 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01003142 return true;
3143#endif
3144 return false;
3145}
3146
Chris Wilson80debff2017-05-25 13:16:12 +01003147static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
3148{
3149 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
3150}
3151
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003152static inline bool
3153intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
3154{
Chris Wilson80debff2017-05-25 13:16:12 +01003155 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07003156}
3157
Chris Wilsonc0336662016-05-06 15:40:21 +01003158int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03003159 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01003160
Chris Wilson39df9192016-07-20 13:31:57 +01003161bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
3162
Chris Wilson0673ad42016-06-24 14:00:22 +01003163/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02003164void __printf(3, 4)
3165__i915_printk(struct drm_i915_private *dev_priv, const char *level,
3166 const char *fmt, ...);
3167
3168#define i915_report_error(dev_priv, fmt, ...) \
3169 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3170
Ben Widawskyc43b5632012-04-16 14:07:40 -07003171#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003172extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3173 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003174#else
3175#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003176#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003177extern const struct dev_pm_ops i915_pm_ops;
3178
3179extern int i915_driver_load(struct pci_dev *pdev,
3180 const struct pci_device_id *ent);
3181extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003182extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3183extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01003184
3185#define I915_RESET_QUIET BIT(0)
3186extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
3187extern int i915_reset_engine(struct intel_engine_cs *engine,
3188 unsigned int flags);
3189
Michel Thierry142bc7d2017-06-20 10:57:46 +01003190extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003191extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003192extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003193extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003194extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3195extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3196extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3197extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003198int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003199
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03003200int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003201int intel_engines_init(struct drm_i915_private *dev_priv);
3202
Jani Nikula77913b32015-06-18 13:06:16 +03003203/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003204void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3205 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003206void intel_hpd_init(struct drm_i915_private *dev_priv);
3207void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3208void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivi256cfdd2017-08-11 11:26:49 -07003209enum port intel_hpd_pin_to_port(enum hpd_pin pin);
Rodrigo Vivif761bef22017-08-11 11:26:50 -07003210enum hpd_pin intel_hpd_pin(enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04003211bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3212void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003213
Linus Torvalds1da177e2005-04-16 15:20:36 -07003214/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003215static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3216{
3217 unsigned long delay;
3218
3219 if (unlikely(!i915.enable_hangcheck))
3220 return;
3221
3222 /* Don't continually defer the hangcheck so that it is always run at
3223 * least once after work has been scheduled on any ring. Otherwise,
3224 * we will ignore a hung ring if a second ring is kept busy.
3225 */
3226
3227 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3228 queue_delayed_work(system_long_wq,
3229 &dev_priv->gpu_error.hangcheck_work, delay);
3230}
3231
Mika Kuoppala58174462014-02-25 17:11:26 +02003232__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003233void i915_handle_error(struct drm_i915_private *dev_priv,
3234 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003235 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003236
Daniel Vetterb9632912014-09-30 10:56:44 +02003237extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003238extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003239int intel_irq_install(struct drm_i915_private *dev_priv);
3240void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003241
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003242static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3243{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003244 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003245}
3246
Chris Wilsonc0336662016-05-06 15:40:21 +01003247static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003248{
Chris Wilsonc0336662016-05-06 15:40:21 +01003249 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003250}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003251
Keith Packard7c463582008-11-04 02:03:27 -08003252void
Jani Nikula50227e12014-03-31 14:27:21 +03003253i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003254 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003255
3256void
Jani Nikula50227e12014-03-31 14:27:21 +03003257i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003258 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003259
Imre Deakf8b79e52014-03-04 19:23:07 +02003260void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3261void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003262void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3263 uint32_t mask,
3264 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003265void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3266 uint32_t interrupt_mask,
3267 uint32_t enabled_irq_mask);
3268static inline void
3269ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3270{
3271 ilk_update_display_irq(dev_priv, bits, bits);
3272}
3273static inline void
3274ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3275{
3276 ilk_update_display_irq(dev_priv, bits, 0);
3277}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003278void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3279 enum pipe pipe,
3280 uint32_t interrupt_mask,
3281 uint32_t enabled_irq_mask);
3282static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3283 enum pipe pipe, uint32_t bits)
3284{
3285 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3286}
3287static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3288 enum pipe pipe, uint32_t bits)
3289{
3290 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3291}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003292void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3293 uint32_t interrupt_mask,
3294 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003295static inline void
3296ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3297{
3298 ibx_display_interrupt_update(dev_priv, bits, bits);
3299}
3300static inline void
3301ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3302{
3303 ibx_display_interrupt_update(dev_priv, bits, 0);
3304}
3305
Eric Anholt673a3942008-07-30 12:06:12 -07003306/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003307int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3308 struct drm_file *file_priv);
3309int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3310 struct drm_file *file_priv);
3311int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3312 struct drm_file *file_priv);
3313int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3314 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003315int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3316 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003317int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3318 struct drm_file *file_priv);
3319int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3320 struct drm_file *file_priv);
3321int i915_gem_execbuffer(struct drm_device *dev, void *data,
3322 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003323int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3324 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003325int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3326 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003327int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3328 struct drm_file *file);
3329int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3330 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003331int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3332 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003333int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3334 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003335int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3336 struct drm_file *file_priv);
3337int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3338 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01003339int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3340void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003341int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3342 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003343int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3344 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003345int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3346 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003347void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003348int i915_gem_load_init(struct drm_i915_private *dev_priv);
3349void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003350void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003351int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003352int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3353
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003354void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003355void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003356void i915_gem_object_init(struct drm_i915_gem_object *obj,
3357 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003358struct drm_i915_gem_object *
3359i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3360struct drm_i915_gem_object *
3361i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3362 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003363void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003364void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003365
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003366static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3367{
3368 /* A single pass should suffice to release all the freed objects (along
3369 * most call paths) , but be a little more paranoid in that freeing
3370 * the objects does take a little amount of time, during which the rcu
3371 * callbacks could have added new objects into the freed list, and
3372 * armed the work again.
3373 */
3374 do {
3375 rcu_barrier();
3376 } while (flush_work(&i915->mm.free_work));
3377}
3378
Chris Wilson3b19f162017-07-18 14:41:24 +01003379static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3380{
3381 /*
3382 * Similar to objects above (see i915_gem_drain_freed-objects), in
3383 * general we have workers that are armed by RCU and then rearm
3384 * themselves in their callbacks. To be paranoid, we need to
3385 * drain the workqueue a second time after waiting for the RCU
3386 * grace period so that we catch work queued via RCU from the first
3387 * pass. As neither drain_workqueue() nor flush_workqueue() report
3388 * a result, we make an assumption that we only don't require more
3389 * than 2 passes to catch all recursive RCU delayed work.
3390 *
3391 */
3392 int pass = 2;
3393 do {
3394 rcu_barrier();
3395 drain_workqueue(i915->wq);
3396 } while (--pass);
3397}
3398
Chris Wilson058d88c2016-08-15 10:49:06 +01003399struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003400i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3401 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003402 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003403 u64 alignment,
3404 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003405
Chris Wilsonaa653a62016-08-04 07:52:27 +01003406int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003407void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003408
Chris Wilson7c108fd2016-10-24 13:42:18 +01003409void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3410
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003411static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003412{
Chris Wilsonee286372015-04-07 16:20:25 +01003413 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003414}
Chris Wilsonee286372015-04-07 16:20:25 +01003415
Chris Wilson96d77632016-10-28 13:58:33 +01003416struct scatterlist *
3417i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3418 unsigned int n, unsigned int *offset);
3419
Dave Gordon033908a2015-12-10 18:51:23 +00003420struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003421i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3422 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003423
Chris Wilson96d77632016-10-28 13:58:33 +01003424struct page *
3425i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3426 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303427
Chris Wilson96d77632016-10-28 13:58:33 +01003428dma_addr_t
3429i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3430 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003431
Chris Wilson03ac84f2016-10-28 13:58:36 +01003432void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3433 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003434int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3435
3436static inline int __must_check
3437i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003438{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003439 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003440
Chris Wilson1233e2d2016-10-28 13:58:37 +01003441 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003442 return 0;
3443
3444 return __i915_gem_object_get_pages(obj);
3445}
3446
3447static inline void
3448__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3449{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003450 GEM_BUG_ON(!obj->mm.pages);
3451
Chris Wilson1233e2d2016-10-28 13:58:37 +01003452 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003453}
3454
3455static inline bool
3456i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3457{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003458 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003459}
3460
3461static inline void
3462__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3463{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003464 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3465 GEM_BUG_ON(!obj->mm.pages);
3466
Chris Wilson1233e2d2016-10-28 13:58:37 +01003467 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003468}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003469
Chris Wilson1233e2d2016-10-28 13:58:37 +01003470static inline void
3471i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003472{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003473 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003474}
3475
Chris Wilson548625e2016-11-01 12:11:34 +00003476enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3477 I915_MM_NORMAL = 0,
3478 I915_MM_SHRINKER
3479};
3480
3481void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3482 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003483void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003484
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003485enum i915_map_type {
3486 I915_MAP_WB = 0,
3487 I915_MAP_WC,
3488};
3489
Chris Wilson0a798eb2016-04-08 12:11:11 +01003490/**
3491 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003492 * @obj: the object to map into kernel address space
3493 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003494 *
3495 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3496 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003497 * the kernel address space. Based on the @type of mapping, the PTE will be
3498 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003499 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003500 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3501 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003502 *
Dave Gordon83052162016-04-12 14:46:16 +01003503 * Returns the pointer through which to access the mapped object, or an
3504 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003505 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003506void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3507 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003508
3509/**
3510 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003511 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003512 *
3513 * After pinning the object and mapping its pages, once you are finished
3514 * with your access, call i915_gem_object_unpin_map() to release the pin
3515 * upon the mapping. Once the pin count reaches zero, that mapping may be
3516 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003517 */
3518static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3519{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003520 i915_gem_object_unpin_pages(obj);
3521}
3522
Chris Wilson43394c72016-08-18 17:16:47 +01003523int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3524 unsigned int *needs_clflush);
3525int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3526 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003527#define CLFLUSH_BEFORE BIT(0)
3528#define CLFLUSH_AFTER BIT(1)
3529#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003530
3531static inline void
3532i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3533{
3534 i915_gem_object_unpin_pages(obj);
3535}
3536
Chris Wilson54cf91d2010-11-25 18:00:26 +00003537int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003538void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003539 struct drm_i915_gem_request *req,
3540 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003541int i915_gem_dumb_create(struct drm_file *file_priv,
3542 struct drm_device *dev,
3543 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003544int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3545 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003546int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003547
3548void i915_gem_track_fb(struct drm_i915_gem_object *old,
3549 struct drm_i915_gem_object *new,
3550 unsigned frontbuffer_bits);
3551
Chris Wilson73cb9702016-10-28 13:58:46 +01003552int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003553
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003554struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003555i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003556
Chris Wilson67d97da2016-07-04 08:08:31 +01003557void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303558
Chris Wilson8c185ec2017-03-16 17:13:02 +00003559static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003560{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003561 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3562}
3563
3564static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3565{
3566 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003567}
3568
3569static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3570{
Chris Wilson8af29b02016-09-09 14:11:47 +01003571 return unlikely(test_bit(I915_WEDGED, &error->flags));
3572}
3573
Chris Wilson8c185ec2017-03-16 17:13:02 +00003574static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003575{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003576 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003577}
3578
3579static inline u32 i915_reset_count(struct i915_gpu_error *error)
3580{
Chris Wilson8af29b02016-09-09 14:11:47 +01003581 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003582}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003583
Michel Thierry702c8f82017-06-20 10:57:48 +01003584static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3585 struct intel_engine_cs *engine)
3586{
3587 return READ_ONCE(error->reset_engine_count[engine->id]);
3588}
3589
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003590struct drm_i915_gem_request *
3591i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003592int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003593void i915_gem_reset(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003594void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003595void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003596void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003597bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003598void i915_gem_reset_engine(struct intel_engine_cs *engine,
3599 struct drm_i915_gem_request *request);
Chris Wilson57822dc2017-02-22 11:40:48 +00003600
Chris Wilson24145512017-01-24 11:01:35 +00003601void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003602int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3603int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003604void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003605void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003606int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3607 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003608int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3609void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003610int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003611int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3612 unsigned int flags,
3613 long timeout,
3614 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003615int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3616 unsigned int flags,
3617 int priority);
3618#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3619
Chris Wilson2e2f3512015-04-27 13:41:14 +01003620int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003621i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3622int __must_check
3623i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003624int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003625i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003626struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003627i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3628 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003629 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003630void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003631int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003632 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003633int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003634void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003635
Chris Wilsone4ffd172011-04-04 09:44:39 +01003636int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3637 enum i915_cache_level cache_level);
3638
Daniel Vetter1286ff72012-05-10 15:25:09 +02003639struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3640 struct dma_buf *dma_buf);
3641
3642struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3643 struct drm_gem_object *gem_obj, int flags);
3644
Daniel Vetter841cd772014-08-06 15:04:48 +02003645static inline struct i915_hw_ppgtt *
3646i915_vm_to_ppgtt(struct i915_address_space *vm)
3647{
Daniel Vetter841cd772014-08-06 15:04:48 +02003648 return container_of(vm, struct i915_hw_ppgtt, base);
3649}
3650
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003651/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003652int __must_check i915_vma_get_fence(struct i915_vma *vma);
3653int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003654
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003655void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003656void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003657
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003658void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003659void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3660 struct sg_table *pages);
3661void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3662 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003663
Chris Wilsonca585b52016-05-24 14:53:36 +01003664static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003665__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3666{
3667 return idr_find(&file_priv->context_idr, id);
3668}
3669
3670static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003671i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3672{
3673 struct i915_gem_context *ctx;
3674
Chris Wilson1acfc102017-06-20 12:05:47 +01003675 rcu_read_lock();
3676 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3677 if (ctx && !kref_get_unless_zero(&ctx->ref))
3678 ctx = NULL;
3679 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003680
3681 return ctx;
3682}
3683
Chris Wilson80b204b2016-10-28 13:58:58 +01003684static inline struct intel_timeline *
3685i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3686 struct intel_engine_cs *engine)
3687{
3688 struct i915_address_space *vm;
3689
3690 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3691 return &vm->timeline.engine[engine->id];
3692}
3693
Robert Braggeec688e2016-11-07 19:49:47 +00003694int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3695 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003696int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3697 struct drm_file *file);
3698int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3699 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003700void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3701 struct i915_gem_context *ctx,
3702 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003703
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003704/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003705int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003706 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003707 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003708 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003709 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003710int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3711 struct drm_mm_node *node,
3712 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003713int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003714
Ben Widawsky0260c422014-03-22 22:47:21 -07003715/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003716static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003717{
Chris Wilson600f4362016-08-18 17:16:40 +01003718 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003719 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003720 intel_gtt_chipset_flush();
3721}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003722
Chris Wilson9797fbf2012-04-24 15:47:39 +01003723/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003724int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3725 struct drm_mm_node *node, u64 size,
3726 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003727int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3728 struct drm_mm_node *node, u64 size,
3729 unsigned alignment, u64 start,
3730 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003731void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3732 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003733int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003734void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003735struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003736i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003737struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003738i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003739 u32 stolen_offset,
3740 u32 gtt_offset,
3741 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003742
Chris Wilson920cf412016-10-28 13:58:30 +01003743/* i915_gem_internal.c */
3744struct drm_i915_gem_object *
3745i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003746 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003747
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003748/* i915_gem_shrinker.c */
3749unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003750 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003751 unsigned flags);
3752#define I915_SHRINK_PURGEABLE 0x1
3753#define I915_SHRINK_UNBOUND 0x2
3754#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003755#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003756#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003757unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3758void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003759void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003760
3761
Eric Anholt673a3942008-07-30 12:06:12 -07003762/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003763static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003764{
Chris Wilson091387c2016-06-24 14:00:21 +01003765 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003766
3767 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003768 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003769}
3770
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003771u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3772 unsigned int tiling, unsigned int stride);
3773u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3774 unsigned int tiling, unsigned int stride);
3775
Ben Gamari20172632009-02-17 20:08:50 -05003776/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003777#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003778int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003779int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003780void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003781#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003782static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003783static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3784{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003785static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003786#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003787
3788/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003789#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3790
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003791__printf(2, 3)
3792void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003793int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003794 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003795int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003796 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003797 size_t count, loff_t pos);
3798static inline void i915_error_state_buf_release(
3799 struct drm_i915_error_state_buf *eb)
3800{
3801 kfree(eb->buf);
3802}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003803
3804struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003805void i915_capture_error_state(struct drm_i915_private *dev_priv,
3806 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003807 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003808
3809static inline struct i915_gpu_state *
3810i915_gpu_state_get(struct i915_gpu_state *gpu)
3811{
3812 kref_get(&gpu->ref);
3813 return gpu;
3814}
3815
3816void __i915_gpu_state_free(struct kref *kref);
3817static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3818{
3819 if (gpu)
3820 kref_put(&gpu->ref, __i915_gpu_state_free);
3821}
3822
3823struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3824void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003825
Chris Wilson98a2f412016-10-12 10:05:18 +01003826#else
3827
3828static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3829 u32 engine_mask,
3830 const char *error_msg)
3831{
3832}
3833
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003834static inline struct i915_gpu_state *
3835i915_first_error_state(struct drm_i915_private *i915)
3836{
3837 return NULL;
3838}
3839
3840static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003841{
3842}
3843
3844#endif
3845
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003846const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003847
Brad Volkin351e3db2014-02-18 10:15:46 -08003848/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003849int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003850void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003851void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003852int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3853 struct drm_i915_gem_object *batch_obj,
3854 struct drm_i915_gem_object *shadow_batch_obj,
3855 u32 batch_start_offset,
3856 u32 batch_len,
3857 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003858
Robert Braggeec688e2016-11-07 19:49:47 +00003859/* i915_perf.c */
3860extern void i915_perf_init(struct drm_i915_private *dev_priv);
3861extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003862extern void i915_perf_register(struct drm_i915_private *dev_priv);
3863extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003864
Jesse Barnes317c35d2008-08-25 15:11:06 -07003865/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003866extern int i915_save_state(struct drm_i915_private *dev_priv);
3867extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003868
Ben Widawsky0136db52012-04-10 21:17:01 -07003869/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003870void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3871void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003872
Jerome Anandeef57322017-01-25 04:27:49 +05303873/* intel_lpe_audio.c */
3874int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3875void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3876void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303877void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003878 enum pipe pipe, enum port port,
3879 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303880
Chris Wilsonf899fc62010-07-20 15:44:45 -07003881/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003882extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3883extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003884extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3885 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003886
Jani Nikula0184df42015-03-27 00:20:20 +02003887extern struct i2c_adapter *
3888intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003889extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3890extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003891static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003892{
3893 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3894}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003895extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003896
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003897/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003898void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003899bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003900bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003901bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003902bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003903bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003904bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003905bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303906bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3907 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303908bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3909 enum port port);
3910
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003911
Chris Wilson3b617962010-08-24 09:02:58 +01003912/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003913#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003914extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003915extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3916extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003917extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003918extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3919 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003920extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003921 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003922extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003923#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003924static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003925static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3926static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003927static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3928{
3929}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003930static inline int
3931intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3932{
3933 return 0;
3934}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003935static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003936intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003937{
3938 return 0;
3939}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003940static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003941{
3942 return -ENODEV;
3943}
Len Brown65e082c2008-10-24 17:18:10 -04003944#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003945
Jesse Barnes723bfd72010-10-07 16:01:13 -07003946/* intel_acpi.c */
3947#ifdef CONFIG_ACPI
3948extern void intel_register_dsm_handler(void);
3949extern void intel_unregister_dsm_handler(void);
3950#else
3951static inline void intel_register_dsm_handler(void) { return; }
3952static inline void intel_unregister_dsm_handler(void) { return; }
3953#endif /* CONFIG_ACPI */
3954
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003955/* intel_device_info.c */
3956static inline struct intel_device_info *
3957mkwrite_device_info(struct drm_i915_private *dev_priv)
3958{
3959 return (struct intel_device_info *)&dev_priv->info;
3960}
3961
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003962const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003963void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3964void intel_device_info_dump(struct drm_i915_private *dev_priv);
3965
Jesse Barnes79e53942008-11-07 14:24:08 -08003966/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003967extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003968extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003969extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003970extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003971extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003972extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003973extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3974 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003975extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003976extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3977extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003978extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003979extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003980extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003981extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003982 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003983
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003984int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3985 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003986
Chris Wilson6ef3d422010-08-04 20:26:07 +01003987/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003988extern struct intel_overlay_error_state *
3989intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003990extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3991 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003992
Chris Wilsonc0336662016-05-06 15:40:21 +01003993extern struct intel_display_error_state *
3994intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003995extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003996 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003997
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003998int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3999int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02004000int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
4001 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03004002
4003/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05304004u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00004005int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03004006u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02004007u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
4008void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03004009u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
4010void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
4011u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
4012void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08004013u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
4014void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08004015u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
4016void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03004017u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
4018 enum intel_sbi_destination destination);
4019void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
4020 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05304021u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
4022void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07004023
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03004024/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02004025void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03004026 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03004027void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
4028 enum port port, u32 margin, u32 scale,
4029 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03004030void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4031void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
4032bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
4033 enum dpio_phy phy);
4034bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
4035 enum dpio_phy phy);
4036uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
4037 uint8_t lane_count);
4038void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
4039 uint8_t lane_lat_optim_mask);
4040uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
4041
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03004042void chv_set_phy_signal_level(struct intel_encoder *encoder,
4043 u32 deemph_reg_value, u32 margin_reg_value,
4044 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03004045void chv_data_lane_soft_reset(struct intel_encoder *encoder,
4046 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03004047void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03004048void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
4049void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03004050void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03004051
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03004052void vlv_set_phy_signal_level(struct intel_encoder *encoder,
4053 u32 demph_reg_value, u32 preemph_reg_value,
4054 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03004055void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03004056void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03004057void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03004058
Ville Syrjälä616bc822015-01-23 21:04:25 +02004059int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
4060int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02004061u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
4062 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05304063
Ben Widawsky0b274482013-10-04 21:22:51 -07004064#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
4065#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00004066
Ben Widawsky0b274482013-10-04 21:22:51 -07004067#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
4068#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
4069#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
4070#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00004071
Ben Widawsky0b274482013-10-04 21:22:51 -07004072#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
4073#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
4074#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
4075#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00004076
Chris Wilson698b3132014-03-21 13:16:43 +00004077/* Be very careful with read/write 64-bit values. On 32-bit machines, they
4078 * will be implemented using 2 32-bit writes in an arbitrary order with
4079 * an arbitrary delay between them. This can cause the hardware to
4080 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01004081 * machine death. For this reason we do not support I915_WRITE64, or
4082 * dev_priv->uncore.funcs.mmio_writeq.
4083 *
4084 * When reading a 64-bit value as two 32-bit values, the delay may cause
4085 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
4086 * occasionally a 64-bit register does not actualy support a full readq
4087 * and must be read using two 32-bit reads.
4088 *
4089 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00004090 */
Ben Widawsky0b274482013-10-04 21:22:51 -07004091#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08004092
Chris Wilson50877442014-03-21 12:41:53 +00004093#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004094 u32 upper, lower, old_upper, loop = 0; \
4095 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004096 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004097 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004098 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01004099 upper = I915_READ(upper_reg); \
4100 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01004101 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00004102
Zou Nan haicae58522010-11-09 17:17:32 +08004103#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
4104#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
4105
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004106#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00004107static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004108 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004109{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004110 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004111}
4112
4113#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00004114static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004115 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004116{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004117 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004118}
4119__raw_read(8, b)
4120__raw_read(16, w)
4121__raw_read(32, l)
4122__raw_read(64, q)
4123
4124__raw_write(8, b)
4125__raw_write(16, w)
4126__raw_write(32, l)
4127__raw_write(64, q)
4128
4129#undef __raw_read
4130#undef __raw_write
4131
Chris Wilsona6111f72015-04-07 16:21:02 +01004132/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004133 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01004134 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004135 *
Chris Wilsona6111f72015-04-07 16:21:02 +01004136 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02004137 *
4138 * As an example, these accessors can possibly be used between:
4139 *
4140 * spin_lock_irq(&dev_priv->uncore.lock);
4141 * intel_uncore_forcewake_get__locked();
4142 *
4143 * and
4144 *
4145 * intel_uncore_forcewake_put__locked();
4146 * spin_unlock_irq(&dev_priv->uncore.lock);
4147 *
4148 *
4149 * Note: some registers may not need forcewake held, so
4150 * intel_uncore_forcewake_{get,put} can be omitted, see
4151 * intel_uncore_forcewake_for_reg().
4152 *
4153 * Certain architectures will die if the same cacheline is concurrently accessed
4154 * by different clients (e.g. on Ivybridge). Access to registers should
4155 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4156 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004157 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004158#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4159#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004160#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004161#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4162
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004163/* "Broadcast RGB" property */
4164#define INTEL_BROADCAST_RGB_AUTO 0
4165#define INTEL_BROADCAST_RGB_FULL 1
4166#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004167
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004168static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004169{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004170 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004171 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004172 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304173 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004174 else
4175 return VGACNTRL;
4176}
4177
Imre Deakdf977292013-05-21 20:03:17 +03004178static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4179{
4180 unsigned long j = msecs_to_jiffies(m);
4181
4182 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4183}
4184
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004185static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4186{
Chris Wilsonb8050142017-08-11 11:57:31 +01004187 /* nsecs_to_jiffies64() does not guard against overflow */
4188 if (NSEC_PER_SEC % HZ &&
4189 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
4190 return MAX_JIFFY_OFFSET;
4191
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004192 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4193}
4194
Imre Deakdf977292013-05-21 20:03:17 +03004195static inline unsigned long
4196timespec_to_jiffies_timeout(const struct timespec *value)
4197{
4198 unsigned long j = timespec_to_jiffies(value);
4199
4200 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4201}
4202
Paulo Zanonidce56b32013-12-19 14:29:40 -02004203/*
4204 * If you need to wait X milliseconds between events A and B, but event B
4205 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4206 * when event A happened, then just before event B you call this function and
4207 * pass the timestamp as the first argument, and X as the second argument.
4208 */
4209static inline void
4210wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4211{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004212 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004213
4214 /*
4215 * Don't re-read the value of "jiffies" every time since it may change
4216 * behind our back and break the math.
4217 */
4218 tmp_jiffies = jiffies;
4219 target_jiffies = timestamp_jiffies +
4220 msecs_to_jiffies_timeout(to_wait_ms);
4221
4222 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004223 remaining_jiffies = target_jiffies - tmp_jiffies;
4224 while (remaining_jiffies)
4225 remaining_jiffies =
4226 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004227 }
4228}
Chris Wilson221fe792016-09-09 14:11:51 +01004229
4230static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004231__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004232{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004233 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004234 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004235
Chris Wilson309663a2017-02-23 07:44:07 +00004236 /* Note that the engine may have wrapped around the seqno, and
4237 * so our request->global_seqno will be ahead of the hardware,
4238 * even though it completed the request before wrapping. We catch
4239 * this by kicking all the waiters before resetting the seqno
4240 * in hardware, and also signal the fence.
4241 */
4242 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4243 return true;
4244
Chris Wilson754c9fd2017-02-23 07:44:14 +00004245 /* The request was dequeued before we were awoken. We check after
4246 * inspecting the hw to confirm that this was the same request
4247 * that generated the HWS update. The memory barriers within
4248 * the request execution are sufficient to ensure that a check
4249 * after reading the value from hw matches this request.
4250 */
4251 seqno = i915_gem_request_global_seqno(req);
4252 if (!seqno)
4253 return false;
4254
Chris Wilson7ec2c732016-07-01 17:23:22 +01004255 /* Before we do the heavier coherent read of the seqno,
4256 * check the value (hopefully) in the CPU cacheline.
4257 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004258 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004259 return true;
4260
Chris Wilson688e6c72016-07-01 17:23:15 +01004261 /* Ensure our read of the seqno is coherent so that we
4262 * do not "miss an interrupt" (i.e. if this is the last
4263 * request and the seqno write from the GPU is not visible
4264 * by the time the interrupt fires, we will see that the
4265 * request is incomplete and go back to sleep awaiting
4266 * another interrupt that will never come.)
4267 *
4268 * Strictly, we only need to do this once after an interrupt,
4269 * but it is easier and safer to do it every time the waiter
4270 * is woken.
4271 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004272 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004273 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004274 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004275
Chris Wilson3d5564e2016-07-01 17:23:23 +01004276 /* The ordering of irq_posted versus applying the barrier
4277 * is crucial. The clearing of the current irq_posted must
4278 * be visible before we perform the barrier operation,
4279 * such that if a subsequent interrupt arrives, irq_posted
4280 * is reasserted and our task rewoken (which causes us to
4281 * do another __i915_request_irq_complete() immediately
4282 * and reapply the barrier). Conversely, if the clear
4283 * occurs after the barrier, then an interrupt that arrived
4284 * whilst we waited on the barrier would not trigger a
4285 * barrier on the next pass, and the read may not see the
4286 * seqno update.
4287 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004288 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004289
4290 /* If we consume the irq, but we are no longer the bottom-half,
4291 * the real bottom-half may not have serialised their own
4292 * seqno check with the irq-barrier (i.e. may have inspected
4293 * the seqno before we believe it coherent since they see
4294 * irq_posted == false but we are still running).
4295 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004296 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004297 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004298 /* Note that if the bottom-half is changed as we
4299 * are sending the wake-up, the new bottom-half will
4300 * be woken by whomever made the change. We only have
4301 * to worry about when we steal the irq-posted for
4302 * ourself.
4303 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004304 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004305 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004306
Chris Wilson754c9fd2017-02-23 07:44:14 +00004307 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004308 return true;
4309 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004310
Chris Wilson688e6c72016-07-01 17:23:15 +01004311 return false;
4312}
4313
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004314void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4315bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4316
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004317/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4318 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4319 * perform the operation. To check beforehand, pass in the parameters to
4320 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4321 * you only need to pass in the minor offsets, page-aligned pointers are
4322 * always valid.
4323 *
4324 * For just checking for SSE4.1, in the foreknowledge that the future use
4325 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4326 */
4327#define i915_can_memcpy_from_wc(dst, src, len) \
4328 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4329
4330#define i915_has_memcpy_from_wc() \
4331 i915_memcpy_from_wc(NULL, NULL, 0)
4332
Chris Wilsonc58305a2016-08-19 16:54:28 +01004333/* i915_mm.c */
4334int remap_io_mapping(struct vm_area_struct *vma,
4335 unsigned long addr, unsigned long pfn, unsigned long size,
4336 struct io_mapping *iomap);
4337
Chris Wilsonf2f5c062017-08-16 09:52:04 +01004338static inline bool
4339intel_engine_can_store_dword(struct intel_engine_cs *engine)
4340{
4341 return __intel_engine_can_store_dword(INTEL_GEN(engine->i915),
4342 engine->class);
4343}
4344
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345#endif