blob: 08ee5c8834fb24bfc4204dbf88bde19597f5fbe3 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
Michal Wajdeczko16586fc2017-05-09 09:20:21 +000058#include "intel_uncore.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010059#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020060#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010061#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010062#include "intel_lrc.h"
63#include "intel_ringbuffer.h"
64
Chris Wilsond501b1d2016-04-13 17:35:02 +010065#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000066#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020067#include "i915_gem_fence_reg.h"
68#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069#include "i915_gem_gtt.h"
70#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010071#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010072#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070073
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020074#include "i915_vma.h"
75
Zhi Wang0ad35fe2016-06-16 08:07:00 -040076#include "intel_gvt.h"
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* General customization:
79 */
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081#define DRIVER_NAME "i915"
82#define DRIVER_DESC "Intel Graphics"
Daniel Vetter2388cd92017-05-15 09:11:48 +020083#define DRIVER_DATE "20170515"
84#define DRIVER_TIMESTAMP 1494832308
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
Rob Clarke2c719b2014-12-15 13:56:32 -050086/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
87 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
88 * which may not necessarily be a user visible problem. This will either
89 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
90 * enable distros and users to tailor their preferred amount of i915 abrt
91 * spam.
92 */
93#define I915_STATE_WARN(condition, format...) ({ \
94 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020095 if (unlikely(__ret_warn_on)) \
96 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050098 unlikely(__ret_warn_on); \
99})
100
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200101#define I915_STATE_WARN_ON(x) \
102 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200103
Imre Deak4fec15d2016-03-16 13:39:08 +0200104bool __i915_inject_load_failure(const char *func, int line);
105#define i915_inject_load_failure() \
106 __i915_inject_load_failure(__func__, __LINE__)
107
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530108typedef struct {
109 uint32_t val;
110} uint_fixed_16_16_t;
111
112#define FP_16_16_MAX ({ \
113 uint_fixed_16_16_t fp; \
114 fp.val = UINT_MAX; \
115 fp; \
116})
117
118static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
119{
120 uint_fixed_16_16_t fp;
121
122 WARN_ON(val >> 16);
123
124 fp.val = val << 16;
125 return fp;
126}
127
128static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
129{
130 return DIV_ROUND_UP(fp.val, 1 << 16);
131}
132
133static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
134{
135 return fp.val >> 16;
136}
137
138static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
139 uint_fixed_16_16_t min2)
140{
141 uint_fixed_16_16_t min;
142
143 min.val = min(min1.val, min2.val);
144 return min;
145}
146
147static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
148 uint_fixed_16_16_t max2)
149{
150 uint_fixed_16_16_t max;
151
152 max.val = max(max1.val, max2.val);
153 return max;
154}
155
156static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
157 uint32_t d)
158{
159 uint_fixed_16_16_t fp, res;
160
161 fp = u32_to_fixed_16_16(val);
162 res.val = DIV_ROUND_UP(fp.val, d);
163 return res;
164}
165
166static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
167 uint32_t d)
168{
169 uint_fixed_16_16_t res;
170 uint64_t interm_val;
171
172 interm_val = (uint64_t)val << 16;
173 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
174 WARN_ON(interm_val >> 32);
175 res.val = (uint32_t) interm_val;
176
177 return res;
178}
179
180static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
181 uint_fixed_16_16_t mul)
182{
183 uint64_t intermediate_val;
184 uint_fixed_16_16_t fp;
185
186 intermediate_val = (uint64_t) val * mul.val;
187 WARN_ON(intermediate_val >> 32);
188 fp.val = (uint32_t) intermediate_val;
189 return fp;
190}
191
Jani Nikula42a8ca42015-08-27 16:23:30 +0300192static inline const char *yesno(bool v)
193{
194 return v ? "yes" : "no";
195}
196
Jani Nikula87ad3212016-01-14 12:53:34 +0200197static inline const char *onoff(bool v)
198{
199 return v ? "on" : "off";
200}
201
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000202static inline const char *enableddisabled(bool v)
203{
204 return v ? "enabled" : "disabled";
205}
206
Jesse Barnes317c35d2008-08-25 15:11:06 -0700207enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200208 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700209 PIPE_A = 0,
210 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800211 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200212 _PIPE_EDP,
213 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700214};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800215#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700216
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200217enum transcoder {
218 TRANSCODER_A = 0,
219 TRANSCODER_B,
220 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200221 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200222 TRANSCODER_DSI_A,
223 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200224 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200225};
Jani Nikulada205632016-03-15 21:51:10 +0200226
227static inline const char *transcoder_name(enum transcoder transcoder)
228{
229 switch (transcoder) {
230 case TRANSCODER_A:
231 return "A";
232 case TRANSCODER_B:
233 return "B";
234 case TRANSCODER_C:
235 return "C";
236 case TRANSCODER_EDP:
237 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200238 case TRANSCODER_DSI_A:
239 return "DSI A";
240 case TRANSCODER_DSI_C:
241 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200242 default:
243 return "<invalid>";
244 }
245}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200246
Jani Nikula4d1de972016-03-18 17:05:42 +0200247static inline bool transcoder_is_dsi(enum transcoder transcoder)
248{
249 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
250}
251
Damien Lespiau84139d12014-03-28 00:18:32 +0530252/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200253 * Global legacy plane identifier. Valid only for primary/sprite
254 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530255 */
Jesse Barnes80824002009-09-10 15:28:06 -0700256enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200257 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700258 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800259 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700260};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800261#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800262
Ville Syrjälä580503c2016-10-31 22:37:00 +0200263#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300264
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200265/*
266 * Per-pipe plane identifier.
267 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
268 * number of planes per CRTC. Not all platforms really have this many planes,
269 * which means some arrays of size I915_MAX_PLANES may have unused entries
270 * between the topmost sprite plane and the cursor plane.
271 *
272 * This is expected to be passed to various register macros
273 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
274 */
275enum plane_id {
276 PLANE_PRIMARY,
277 PLANE_SPRITE0,
278 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200279 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200280 PLANE_CURSOR,
281 I915_MAX_PLANES,
282};
283
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200284#define for_each_plane_id_on_crtc(__crtc, __p) \
285 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
286 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
287
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300288enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700289 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300290 PORT_A = 0,
291 PORT_B,
292 PORT_C,
293 PORT_D,
294 PORT_E,
295 I915_MAX_PORTS
296};
297#define port_name(p) ((p) + 'A')
298
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300299#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800300
301enum dpio_channel {
302 DPIO_CH0,
303 DPIO_CH1
304};
305
306enum dpio_phy {
307 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200308 DPIO_PHY1,
309 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800310};
311
Paulo Zanonib97186f2013-05-03 12:15:36 -0300312enum intel_display_power_domain {
313 POWER_DOMAIN_PIPE_A,
314 POWER_DOMAIN_PIPE_B,
315 POWER_DOMAIN_PIPE_C,
316 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
317 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
318 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
319 POWER_DOMAIN_TRANSCODER_A,
320 POWER_DOMAIN_TRANSCODER_B,
321 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300322 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200323 POWER_DOMAIN_TRANSCODER_DSI_A,
324 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100325 POWER_DOMAIN_PORT_DDI_A_LANES,
326 POWER_DOMAIN_PORT_DDI_B_LANES,
327 POWER_DOMAIN_PORT_DDI_C_LANES,
328 POWER_DOMAIN_PORT_DDI_D_LANES,
329 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200330 POWER_DOMAIN_PORT_DDI_A_IO,
331 POWER_DOMAIN_PORT_DDI_B_IO,
332 POWER_DOMAIN_PORT_DDI_C_IO,
333 POWER_DOMAIN_PORT_DDI_D_IO,
334 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200335 POWER_DOMAIN_PORT_DSI,
336 POWER_DOMAIN_PORT_CRT,
337 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300338 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200339 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300340 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000341 POWER_DOMAIN_AUX_A,
342 POWER_DOMAIN_AUX_B,
343 POWER_DOMAIN_AUX_C,
344 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100345 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100346 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300347 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300348
349 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300350};
351
352#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
353#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
354 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300355#define POWER_DOMAIN_TRANSCODER(tran) \
356 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
357 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300358
Egbert Eich1d843f92013-02-25 12:06:49 -0500359enum hpd_pin {
360 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500361 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
362 HPD_CRT,
363 HPD_SDVO_B,
364 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700365 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500366 HPD_PORT_B,
367 HPD_PORT_C,
368 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800369 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500370 HPD_NUM_PINS
371};
372
Jani Nikulac91711f2015-05-28 15:43:48 +0300373#define for_each_hpd_pin(__pin) \
374 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
375
Lyude317eaa92017-02-03 21:18:25 -0500376#define HPD_STORM_DEFAULT_THRESHOLD 5
377
Jani Nikula5fcece82015-05-27 15:03:42 +0300378struct i915_hotplug {
379 struct work_struct hotplug_work;
380
381 struct {
382 unsigned long last_jiffies;
383 int count;
384 enum {
385 HPD_ENABLED = 0,
386 HPD_DISABLED = 1,
387 HPD_MARK_DISABLED = 2
388 } state;
389 } stats[HPD_NUM_PINS];
390 u32 event_bits;
391 struct delayed_work reenable_work;
392
393 struct intel_digital_port *irq_port[I915_MAX_PORTS];
394 u32 long_port_mask;
395 u32 short_port_mask;
396 struct work_struct dig_port_work;
397
Lyude19625e82016-06-21 17:03:44 -0400398 struct work_struct poll_init_work;
399 bool poll_enabled;
400
Lyude317eaa92017-02-03 21:18:25 -0500401 unsigned int hpd_storm_threshold;
402
Jani Nikula5fcece82015-05-27 15:03:42 +0300403 /*
404 * if we get a HPD irq from DP and a HPD irq from non-DP
405 * the non-DP HPD could block the workqueue on a mode config
406 * mutex getting, that userspace may have taken. However
407 * userspace is waiting on the DP workqueue to run which is
408 * blocked behind the non-DP one.
409 */
410 struct workqueue_struct *dp_wq;
411};
412
Chris Wilson2a2d5482012-12-03 11:49:06 +0000413#define I915_GEM_GPU_DOMAINS \
414 (I915_GEM_DOMAIN_RENDER | \
415 I915_GEM_DOMAIN_SAMPLER | \
416 I915_GEM_DOMAIN_COMMAND | \
417 I915_GEM_DOMAIN_INSTRUCTION | \
418 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700419
Damien Lespiau055e3932014-08-18 13:49:10 +0100420#define for_each_pipe(__dev_priv, __p) \
421 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200422#define for_each_pipe_masked(__dev_priv, __p, __mask) \
423 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
424 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700425#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000426 for ((__p) = 0; \
427 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
428 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000429#define for_each_sprite(__dev_priv, __p, __s) \
430 for ((__s) = 0; \
431 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
432 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800433
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200434#define for_each_port_masked(__port, __ports_mask) \
435 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
436 for_each_if ((__ports_mask) & (1 << (__port)))
437
Damien Lespiaud79b8142014-05-13 23:32:23 +0100438#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100439 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100440
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300441#define for_each_intel_plane(dev, intel_plane) \
442 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100443 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300444 base.head)
445
Matt Roperc107acf2016-05-12 07:06:01 -0700446#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100447 list_for_each_entry(intel_plane, \
448 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700449 base.head) \
450 for_each_if ((plane_mask) & \
451 (1 << drm_plane_index(&intel_plane->base)))
452
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300453#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
454 list_for_each_entry(intel_plane, \
455 &(dev)->mode_config.plane_list, \
456 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200457 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300458
Chris Wilson91c8a322016-07-05 10:40:23 +0100459#define for_each_intel_crtc(dev, intel_crtc) \
460 list_for_each_entry(intel_crtc, \
461 &(dev)->mode_config.crtc_list, \
462 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100463
Chris Wilson91c8a322016-07-05 10:40:23 +0100464#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
465 list_for_each_entry(intel_crtc, \
466 &(dev)->mode_config.crtc_list, \
467 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700468 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
469
Damien Lespiaub2784e12014-08-05 11:29:37 +0100470#define for_each_intel_encoder(dev, intel_encoder) \
471 list_for_each_entry(intel_encoder, \
472 &(dev)->mode_config.encoder_list, \
473 base.head)
474
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100475#define for_each_intel_connector_iter(intel_connector, iter) \
476 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
477
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200478#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
479 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200480 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200481
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800482#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
483 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200484 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800485
Borun Fub04c5bd2014-07-12 10:02:27 +0530486#define for_each_power_domain(domain, mask) \
487 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200488 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530489
Imre Deak75ccb2e2017-02-17 17:39:43 +0200490#define for_each_power_well(__dev_priv, __power_well) \
491 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
492 (__power_well) - (__dev_priv)->power_domains.power_wells < \
493 (__dev_priv)->power_domains.power_well_count; \
494 (__power_well)++)
495
496#define for_each_power_well_rev(__dev_priv, __power_well) \
497 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
498 (__dev_priv)->power_domains.power_well_count - 1; \
499 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
500 (__power_well)--)
501
502#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
503 for_each_power_well(__dev_priv, __power_well) \
504 for_each_if ((__power_well)->domains & (__domain_mask))
505
506#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
507 for_each_power_well_rev(__dev_priv, __power_well) \
508 for_each_if ((__power_well)->domains & (__domain_mask))
509
Ville Syrjäläff32c542017-03-02 19:14:57 +0200510#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
511 for ((__i) = 0; \
512 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
513 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
514 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
515 (__i)++) \
516 for_each_if (plane_state)
517
Daniel Vettere7b903d2013-06-05 13:34:14 +0200518struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100519struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100520struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200521
Chris Wilsona6f766f2015-04-27 13:41:20 +0100522struct drm_i915_file_private {
523 struct drm_i915_private *dev_priv;
524 struct drm_file *file;
525
526 struct {
527 spinlock_t lock;
528 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100529/* 20ms is a fairly arbitrary limit (greater than the average frame time)
530 * chosen to prevent the CPU getting more than a frame ahead of the GPU
531 * (when using lax throttling for the frontbuffer). We also use it to
532 * offer free GPU waitboosts for severely congested workloads.
533 */
534#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100535 } mm;
536 struct idr context_idr;
537
Chris Wilson2e1b8732015-04-27 13:41:22 +0100538 struct intel_rps_client {
539 struct list_head link;
540 unsigned boosts;
541 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100542
Chris Wilsonc80ff162016-07-27 09:07:27 +0100543 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200544
545/* Client can have a maximum of 3 contexts banned before
546 * it is denied of creating new contexts. As one context
547 * ban needs 4 consecutive hangs, and more if there is
548 * progress in between, this is a last resort stop gap measure
549 * to limit the badly behaving clients access to gpu.
550 */
551#define I915_MAX_CLIENT_CONTEXT_BANS 3
552 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100553};
554
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100555/* Used by dp and fdi links */
556struct intel_link_m_n {
557 uint32_t tu;
558 uint32_t gmch_m;
559 uint32_t gmch_n;
560 uint32_t link_m;
561 uint32_t link_n;
562};
563
564void intel_link_compute_m_n(int bpp, int nlanes,
565 int pixel_clock, int link_clock,
566 struct intel_link_m_n *m_n);
567
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568/* Interface history:
569 *
570 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100571 * 1.2: Add Power Management
572 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100573 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000574 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000575 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
576 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700577 */
578#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000579#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580#define DRIVER_PATCHLEVEL 0
581
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700582struct opregion_header;
583struct opregion_acpi;
584struct opregion_swsci;
585struct opregion_asle;
586
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100587struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000588 struct opregion_header *header;
589 struct opregion_acpi *acpi;
590 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300591 u32 swsci_gbda_sub_functions;
592 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000593 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200594 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200595 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200596 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000597 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200598 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100599};
Chris Wilson44834a62010-08-19 16:09:23 +0100600#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100601
Chris Wilson6ef3d422010-08-04 20:26:07 +0100602struct intel_overlay;
603struct intel_overlay_error_state;
604
yakui_zhao9b9d1722009-05-31 17:17:17 +0800605struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100606 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800607 u8 dvo_port;
608 u8 slave_addr;
609 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100610 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400611 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800612};
613
Jani Nikula7bd688c2013-11-08 16:48:56 +0200614struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200615struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100616struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200617struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000618struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100619struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200620struct intel_limit;
621struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200622struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100623
Jesse Barnese70236a2009-09-21 10:42:27 -0700624struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200625 void (*get_cdclk)(struct drm_i915_private *dev_priv,
626 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200627 void (*set_cdclk)(struct drm_i915_private *dev_priv,
628 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200629 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100630 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800631 int (*compute_intermediate_wm)(struct drm_device *dev,
632 struct intel_crtc *intel_crtc,
633 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100634 void (*initial_watermarks)(struct intel_atomic_state *state,
635 struct intel_crtc_state *cstate);
636 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
637 struct intel_crtc_state *cstate);
638 void (*optimize_watermarks)(struct intel_atomic_state *state,
639 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700640 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200641 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200642 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100643 /* Returns the active state of the crtc, and if the crtc is active,
644 * fills out the pipe-config with the hw state. */
645 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200646 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000647 void (*get_initial_plane_config)(struct intel_crtc *,
648 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200649 int (*crtc_compute_clock)(struct intel_crtc *crtc,
650 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200651 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
652 struct drm_atomic_state *old_state);
653 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
654 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200655 void (*update_crtcs)(struct drm_atomic_state *state,
656 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200657 void (*audio_codec_enable)(struct drm_connector *connector,
658 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300659 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200660 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200661 void (*fdi_link_train)(struct intel_crtc *crtc,
662 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200663 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200664 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
665 struct drm_framebuffer *fb,
666 struct drm_i915_gem_object *obj,
667 struct drm_i915_gem_request *req,
668 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100669 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700670 /* clock updates for mode set */
671 /* cursor updates */
672 /* render clock increase/decrease */
673 /* display clock increase/decrease */
674 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000675
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200676 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
677 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700678};
679
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200680#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
681#define CSR_VERSION_MAJOR(version) ((version) >> 16)
682#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
683
Daniel Vettereb805622015-05-04 14:58:44 +0200684struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200685 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200686 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530687 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200688 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200689 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200690 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200691 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200692 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200693 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200694 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200695};
696
Joonas Lahtinen604db652016-10-05 13:50:16 +0300697#define DEV_INFO_FOR_EACH_FLAG(func) \
698 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200699 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200700 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300701 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200702 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800703 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300704 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300705 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800706 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300707 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300708 func(has_fbc); \
709 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800710 func(has_full_ppgtt); \
711 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300712 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300713 func(has_gmch_display); \
714 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300715 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300716 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300717 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300718 func(has_logical_ring_contexts); \
719 func(has_overlay); \
720 func(has_pipe_cxsr); \
721 func(has_pooled_eu); \
722 func(has_psr); \
723 func(has_rc6); \
724 func(has_rc6p); \
725 func(has_resource_streamer); \
726 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300727 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000728 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300729 func(cursor_needs_physical); \
730 func(hws_needs_physical); \
731 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800732 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200733
Imre Deak915490d2016-08-31 19:13:01 +0300734struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300735 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300736 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300737 u8 eu_total;
738 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300739 u8 min_eu_in_pool;
740 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
741 u8 subslice_7eu[3];
742 u8 has_slice_pg:1;
743 u8 has_subslice_pg:1;
744 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300745};
746
Imre Deak57ec1712016-08-31 19:13:05 +0300747static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
748{
749 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
750}
751
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200752/* Keep in gen based order, and chronological order within a gen */
753enum intel_platform {
754 INTEL_PLATFORM_UNINITIALIZED = 0,
755 INTEL_I830,
756 INTEL_I845G,
757 INTEL_I85X,
758 INTEL_I865G,
759 INTEL_I915G,
760 INTEL_I915GM,
761 INTEL_I945G,
762 INTEL_I945GM,
763 INTEL_G33,
764 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200765 INTEL_I965G,
766 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200767 INTEL_G45,
768 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200769 INTEL_IRONLAKE,
770 INTEL_SANDYBRIDGE,
771 INTEL_IVYBRIDGE,
772 INTEL_VALLEYVIEW,
773 INTEL_HASWELL,
774 INTEL_BROADWELL,
775 INTEL_CHERRYVIEW,
776 INTEL_SKYLAKE,
777 INTEL_BROXTON,
778 INTEL_KABYLAKE,
779 INTEL_GEMINILAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200780 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200781};
782
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500783struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200784 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100785 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100786 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000787 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530788 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100789 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100790 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200791 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700792 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100793 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300794#define DEFINE_FLAG(name) u8 name:1
795 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
796#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530797 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200798 /* Register offsets for the various display pipes and transcoders */
799 int pipe_offsets[I915_MAX_TRANSCODERS];
800 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200801 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300802 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600803
804 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300805 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000806
807 struct color_luts {
808 u16 degamma_lut_size;
809 u16 gamma_lut_size;
810 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500811};
812
Chris Wilson2bd160a2016-08-15 10:48:45 +0100813struct intel_display_error_state;
814
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000815struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100816 struct kref ref;
817 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100818 struct timeval boottime;
819 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100820
Chris Wilson9f267eb2016-10-12 10:05:19 +0100821 struct drm_i915_private *i915;
822
Chris Wilson2bd160a2016-08-15 10:48:45 +0100823 char error_msg[128];
824 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000825 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000826 bool wakelock;
827 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100828 int iommu;
829 u32 reset_count;
830 u32 suspend_count;
831 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000832 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100833
834 /* Generic register state */
835 u32 eir;
836 u32 pgtbl_er;
837 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000838 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100839 u32 ccid;
840 u32 derrmr;
841 u32 forcewake;
842 u32 error; /* gen6+ */
843 u32 err_int; /* gen7 */
844 u32 fault_data0; /* gen8, gen9 */
845 u32 fault_data1; /* gen8, gen9 */
846 u32 done_reg;
847 u32 gac_eco;
848 u32 gam_ecochk;
849 u32 gab_ctl;
850 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300851
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000852 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100853 u64 fence[I915_MAX_NUM_FENCES];
854 struct intel_overlay_error_state *overlay;
855 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100856 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530857 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100858
859 struct drm_i915_error_engine {
860 int engine_id;
861 /* Software tracked state */
862 bool waiting;
863 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200864 unsigned long hangcheck_timestamp;
865 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100866 enum intel_engine_hangcheck_action hangcheck_action;
867 struct i915_address_space *vm;
868 int num_requests;
869
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100870 /* position of active request inside the ring */
871 u32 rq_head, rq_post, rq_tail;
872
Chris Wilson2bd160a2016-08-15 10:48:45 +0100873 /* our own tracking of ring head and tail */
874 u32 cpu_ring_head;
875 u32 cpu_ring_tail;
876
877 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100878
879 /* Register state */
880 u32 start;
881 u32 tail;
882 u32 head;
883 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100884 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100885 u32 hws;
886 u32 ipeir;
887 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100888 u32 bbstate;
889 u32 instpm;
890 u32 instps;
891 u32 seqno;
892 u64 bbaddr;
893 u64 acthd;
894 u32 fault_reg;
895 u64 faddr;
896 u32 rc_psmi; /* sleep state */
897 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300898 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100899
Chris Wilson4fa60532017-01-29 09:24:33 +0000900 struct drm_i915_error_context {
901 char comm[TASK_COMM_LEN];
902 pid_t pid;
903 u32 handle;
904 u32 hw_id;
905 int ban_score;
906 int active;
907 int guilty;
908 } context;
909
Chris Wilson2bd160a2016-08-15 10:48:45 +0100910 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100911 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100912 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100913 int page_count;
914 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100915 u32 *pages[0];
916 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
917
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100918 struct drm_i915_error_object **user_bo;
919 long user_bo_count;
920
Chris Wilson2bd160a2016-08-15 10:48:45 +0100921 struct drm_i915_error_object *wa_ctx;
922
923 struct drm_i915_error_request {
924 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100925 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100926 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +0200927 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100928 u32 seqno;
929 u32 head;
930 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +0100931 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +0100932
933 struct drm_i915_error_waiter {
934 char comm[TASK_COMM_LEN];
935 pid_t pid;
936 u32 seqno;
937 } *waiters;
938
939 struct {
940 u32 gfx_mode;
941 union {
942 u64 pdp[4];
943 u32 pp_dir_base;
944 };
945 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100946 } engine[I915_NUM_ENGINES];
947
948 struct drm_i915_error_buffer {
949 u32 size;
950 u32 name;
951 u32 rseqno[I915_NUM_ENGINES], wseqno;
952 u64 gtt_offset;
953 u32 read_domains;
954 u32 write_domain;
955 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
956 u32 tiling:2;
957 u32 dirty:1;
958 u32 purgeable:1;
959 u32 userptr:1;
960 s32 engine:4;
961 u32 cache_level:3;
962 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
963 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
964 struct i915_address_space *active_vm[I915_NUM_ENGINES];
965};
966
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800967enum i915_cache_level {
968 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100969 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
970 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
971 caches, eg sampler/render caches, and the
972 large Last-Level-Cache. LLC is coherent with
973 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100974 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800975};
976
Chris Wilson85fd4f52016-12-05 14:29:36 +0000977#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
978
Paulo Zanonia4001f12015-02-13 17:23:44 -0200979enum fb_op_origin {
980 ORIGIN_GTT,
981 ORIGIN_CPU,
982 ORIGIN_CS,
983 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300984 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200985};
986
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200987struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300988 /* This is always the inner lock when overlapping with struct_mutex and
989 * it's the outer lock when overlapping with stolen_lock. */
990 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700991 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200992 unsigned int possible_framebuffer_bits;
993 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200994 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200995 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700996
Ben Widawskyc4213882014-06-19 12:06:10 -0700997 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700998 struct drm_mm_node *compressed_llb;
999
Rodrigo Vivida46f932014-08-01 02:04:45 -07001000 bool false_color;
1001
Paulo Zanonid029bca2015-10-15 10:44:46 -03001002 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001003 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001004
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001005 bool underrun_detected;
1006 struct work_struct underrun_work;
1007
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001008 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001009 struct i915_vma *vma;
1010
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001011 struct {
1012 unsigned int mode_flags;
1013 uint32_t hsw_bdw_pixel_rate;
1014 } crtc;
1015
1016 struct {
1017 unsigned int rotation;
1018 int src_w;
1019 int src_h;
1020 bool visible;
1021 } plane;
1022
1023 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001024 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001025 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001026 } fb;
1027 } state_cache;
1028
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001029 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001030 struct i915_vma *vma;
1031
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001032 struct {
1033 enum pipe pipe;
1034 enum plane plane;
1035 unsigned int fence_y_offset;
1036 } crtc;
1037
1038 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001039 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001040 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001041 } fb;
1042
1043 int cfb_size;
1044 } params;
1045
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001046 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001047 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001048 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001049 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001050 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001051
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001052 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001053};
1054
Chris Wilsonfe88d122016-12-31 11:20:12 +00001055/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301056 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1057 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1058 * parsing for same resolution.
1059 */
1060enum drrs_refresh_rate_type {
1061 DRRS_HIGH_RR,
1062 DRRS_LOW_RR,
1063 DRRS_MAX_RR, /* RR count */
1064};
1065
1066enum drrs_support_type {
1067 DRRS_NOT_SUPPORTED = 0,
1068 STATIC_DRRS_SUPPORT = 1,
1069 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301070};
1071
Daniel Vetter2807cf62014-07-11 10:30:11 -07001072struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301073struct i915_drrs {
1074 struct mutex mutex;
1075 struct delayed_work work;
1076 struct intel_dp *dp;
1077 unsigned busy_frontbuffer_bits;
1078 enum drrs_refresh_rate_type refresh_rate_type;
1079 enum drrs_support_type type;
1080};
1081
Rodrigo Vivia031d702013-10-03 16:15:06 -03001082struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001083 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001084 bool sink_support;
1085 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001086 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001087 bool active;
1088 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001089 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301090 bool psr2_support;
1091 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001092 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301093 bool y_cord_support;
1094 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301095 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001096};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001097
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001098enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001099 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001100 PCH_IBX, /* Ibexpeak PCH */
1101 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001102 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301103 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001104 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001105 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001106};
1107
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001108enum intel_sbi_destination {
1109 SBI_ICLK,
1110 SBI_MPHY,
1111};
1112
Jesse Barnesb690e962010-07-19 13:53:12 -07001113#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001114#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001115#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001116#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001117#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001118#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001119
Dave Airlie8be48d92010-03-30 05:34:14 +00001120struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001121struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001122
Daniel Vetterc2b91522012-02-14 22:37:19 +01001123struct intel_gmbus {
1124 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001125#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001126 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001127 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001128 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001129 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001130 struct drm_i915_private *dev_priv;
1131};
1132
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001133struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001134 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001135 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001136 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001137 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001138 u32 saveSWF0[16];
1139 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001140 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001141 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001142 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001143 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001144};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001145
Imre Deakddeea5b2014-05-05 15:19:56 +03001146struct vlv_s0ix_state {
1147 /* GAM */
1148 u32 wr_watermark;
1149 u32 gfx_prio_ctrl;
1150 u32 arb_mode;
1151 u32 gfx_pend_tlb0;
1152 u32 gfx_pend_tlb1;
1153 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1154 u32 media_max_req_count;
1155 u32 gfx_max_req_count;
1156 u32 render_hwsp;
1157 u32 ecochk;
1158 u32 bsd_hwsp;
1159 u32 blt_hwsp;
1160 u32 tlb_rd_addr;
1161
1162 /* MBC */
1163 u32 g3dctl;
1164 u32 gsckgctl;
1165 u32 mbctl;
1166
1167 /* GCP */
1168 u32 ucgctl1;
1169 u32 ucgctl3;
1170 u32 rcgctl1;
1171 u32 rcgctl2;
1172 u32 rstctl;
1173 u32 misccpctl;
1174
1175 /* GPM */
1176 u32 gfxpause;
1177 u32 rpdeuhwtc;
1178 u32 rpdeuc;
1179 u32 ecobus;
1180 u32 pwrdwnupctl;
1181 u32 rp_down_timeout;
1182 u32 rp_deucsw;
1183 u32 rcubmabdtmr;
1184 u32 rcedata;
1185 u32 spare2gh;
1186
1187 /* Display 1 CZ domain */
1188 u32 gt_imr;
1189 u32 gt_ier;
1190 u32 pm_imr;
1191 u32 pm_ier;
1192 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1193
1194 /* GT SA CZ domain */
1195 u32 tilectl;
1196 u32 gt_fifoctl;
1197 u32 gtlc_wake_ctrl;
1198 u32 gtlc_survive;
1199 u32 pmwgicz;
1200
1201 /* Display 2 CZ domain */
1202 u32 gu_ctl0;
1203 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001204 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001205 u32 clock_gate_dis2;
1206};
1207
Chris Wilsonbf225f22014-07-10 20:31:18 +01001208struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001209 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001210 u32 render_c0;
1211 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001212};
1213
Daniel Vetterc85aa882012-11-02 19:55:03 +01001214struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001215 /*
1216 * work, interrupts_enabled and pm_iir are protected by
1217 * dev_priv->irq_lock
1218 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001219 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001220 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001221 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001222
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001223 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301224 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301225
Ben Widawskyb39fb292014-03-19 18:31:11 -07001226 /* Frequencies are stored in potentially platform dependent multiples.
1227 * In other words, *_freq needs to be multiplied by X to be interesting.
1228 * Soft limits are those which are used for the dynamic reclocking done
1229 * by the driver (raise frequencies under heavy loads, and lower for
1230 * lighter loads). Hard limits are those imposed by the hardware.
1231 *
1232 * A distinction is made for overclocking, which is never enabled by
1233 * default, and is considered to be above the hard limit if it's
1234 * possible at all.
1235 */
1236 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1237 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1238 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1239 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1240 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001241 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001242 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001243 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1244 u8 rp1_freq; /* "less than" RP0 power/freqency */
1245 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001246 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001247
Chris Wilson8fb55192015-04-07 16:20:28 +01001248 u8 up_threshold; /* Current %busy required to uplock */
1249 u8 down_threshold; /* Current %busy required to downclock */
1250
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001251 int last_adj;
1252 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1253
Chris Wilson8d3afd72015-05-21 21:01:47 +01001254 spinlock_t client_lock;
1255 struct list_head clients;
1256 bool client_boost;
1257
Chris Wilsonc0951f02013-10-10 21:58:50 +01001258 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001259 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001260 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001261
Chris Wilsonbf225f22014-07-10 20:31:18 +01001262 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001263 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001264
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001265 /*
1266 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001267 * Must be taken after struct_mutex if nested. Note that
1268 * this lock may be held for long periods of time when
1269 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001270 */
1271 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001272};
1273
Daniel Vetter1a240d42012-11-29 22:18:51 +01001274/* defined intel_pm.c */
1275extern spinlock_t mchdev_lock;
1276
Daniel Vetterc85aa882012-11-02 19:55:03 +01001277struct intel_ilk_power_mgmt {
1278 u8 cur_delay;
1279 u8 min_delay;
1280 u8 max_delay;
1281 u8 fmax;
1282 u8 fstart;
1283
1284 u64 last_count1;
1285 unsigned long last_time1;
1286 unsigned long chipset_power;
1287 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001288 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001289 unsigned long gfx_power;
1290 u8 corr;
1291
1292 int c_m;
1293 int r_t;
1294};
1295
Imre Deakc6cb5822014-03-04 19:22:55 +02001296struct drm_i915_private;
1297struct i915_power_well;
1298
1299struct i915_power_well_ops {
1300 /*
1301 * Synchronize the well's hw state to match the current sw state, for
1302 * example enable/disable it based on the current refcount. Called
1303 * during driver init and resume time, possibly after first calling
1304 * the enable/disable handlers.
1305 */
1306 void (*sync_hw)(struct drm_i915_private *dev_priv,
1307 struct i915_power_well *power_well);
1308 /*
1309 * Enable the well and resources that depend on it (for example
1310 * interrupts located on the well). Called after the 0->1 refcount
1311 * transition.
1312 */
1313 void (*enable)(struct drm_i915_private *dev_priv,
1314 struct i915_power_well *power_well);
1315 /*
1316 * Disable the well and resources that depend on it. Called after
1317 * the 1->0 refcount transition.
1318 */
1319 void (*disable)(struct drm_i915_private *dev_priv,
1320 struct i915_power_well *power_well);
1321 /* Returns the hw enabled state. */
1322 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1323 struct i915_power_well *power_well);
1324};
1325
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001326/* Power well structure for haswell */
1327struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001328 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001329 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001330 /* power well enable/disable usage count */
1331 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001332 /* cached hw enabled state */
1333 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001334 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001335 /* unique identifier for this power well */
1336 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001337 /*
1338 * Arbitraty data associated with this power well. Platform and power
1339 * well specific.
1340 */
1341 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001342 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001343};
1344
Imre Deak83c00f52013-10-25 17:36:47 +03001345struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001346 /*
1347 * Power wells needed for initialization at driver init and suspend
1348 * time are on. They are kept on until after the first modeset.
1349 */
1350 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001351 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001352 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001353
Imre Deak83c00f52013-10-25 17:36:47 +03001354 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001355 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001356 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001357};
1358
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001359#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001360struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001361 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001362 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001363 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001364};
1365
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001366struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001367 /** Memory allocator for GTT stolen memory */
1368 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001369 /** Protects the usage of the GTT stolen memory allocator. This is
1370 * always the inner lock when overlapping with struct_mutex. */
1371 struct mutex stolen_lock;
1372
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001373 /** List of all objects in gtt_space. Used to restore gtt
1374 * mappings on resume */
1375 struct list_head bound_list;
1376 /**
1377 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001378 * are idle and not used by the GPU). These objects may or may
1379 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001380 */
1381 struct list_head unbound_list;
1382
Chris Wilson275f0392016-10-24 13:42:14 +01001383 /** List of all objects in gtt_space, currently mmaped by userspace.
1384 * All objects within this list must also be on bound_list.
1385 */
1386 struct list_head userfault_list;
1387
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001388 /**
1389 * List of objects which are pending destruction.
1390 */
1391 struct llist_head free_list;
1392 struct work_struct free_work;
1393
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001394 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001395 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001396
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001397 /** PPGTT used for aliasing the PPGTT with the GTT */
1398 struct i915_hw_ppgtt *aliasing_ppgtt;
1399
Chris Wilson2cfcd322014-05-20 08:28:43 +01001400 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001401 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001402 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001403
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001404 /** LRU list of objects with fence regs on them. */
1405 struct list_head fence_list;
1406
Chris Wilson94312822017-05-03 10:39:18 +01001407 u64 unordered_timeline;
1408
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001409 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001410 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001411
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001412 /** Bit 6 swizzling required for X tiling */
1413 uint32_t bit_6_swizzle_x;
1414 /** Bit 6 swizzling required for Y tiling */
1415 uint32_t bit_6_swizzle_y;
1416
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001417 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001418 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001419 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001420 u32 object_count;
1421};
1422
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001423struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001424 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001425 unsigned bytes;
1426 unsigned size;
1427 int err;
1428 u8 *buf;
1429 loff_t start;
1430 loff_t pos;
1431};
1432
Chris Wilsonb52992c2016-10-28 13:58:24 +01001433#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1434#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1435
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001436#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1437#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1438
Daniel Vetter99584db2012-11-14 17:14:04 +01001439struct i915_gpu_error {
1440 /* For hangcheck timer */
1441#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1442#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001443
Chris Wilson737b1502015-01-26 18:03:03 +02001444 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001445
1446 /* For reset and error_state handling. */
1447 spinlock_t lock;
1448 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001449 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001450
1451 unsigned long missed_irq_rings;
1452
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001453 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001454 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001455 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001456 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001457 *
Michel Thierry56306c62017-04-18 13:23:16 -07001458 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001459 * meaning that any waiters holding onto the struct_mutex should
1460 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001461 *
1462 * If reset is not completed succesfully, the I915_WEDGE bit is
1463 * set meaning that hardware is terminally sour and there is no
1464 * recovery. All waiters on the reset_queue will be woken when
1465 * that happens.
1466 *
1467 * This counter is used by the wait_seqno code to notice that reset
1468 * event happened and it needs to restart the entire ioctl (since most
1469 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001470 *
1471 * This is important for lock-free wait paths, where no contended lock
1472 * naturally enforces the correct ordering between the bail-out of the
1473 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001474 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001475 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001476
Chris Wilson8c185ec2017-03-16 17:13:02 +00001477 /**
1478 * flags: Control various stages of the GPU reset
1479 *
1480 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1481 * other users acquiring the struct_mutex. To do this we set the
1482 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1483 * and then check for that bit before acquiring the struct_mutex (in
1484 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1485 * secondary role in preventing two concurrent global reset attempts.
1486 *
1487 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1488 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1489 * but it may be held by some long running waiter (that we cannot
1490 * interrupt without causing trouble). Once we are ready to do the GPU
1491 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1492 * they already hold the struct_mutex and want to participate they can
1493 * inspect the bit and do the reset directly, otherwise the worker
1494 * waits for the struct_mutex.
1495 *
1496 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1497 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1498 * i915_gem_request_alloc(), this bit is checked and the sequence
1499 * aborted (with -EIO reported to userspace) if set.
1500 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001501 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001502#define I915_RESET_BACKOFF 0
1503#define I915_RESET_HANDOFF 1
Chris Wilson8af29b02016-09-09 14:11:47 +01001504#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001505
1506 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001507 * Waitqueue to signal when a hang is detected. Used to for waiters
1508 * to release the struct_mutex for the reset to procede.
1509 */
1510 wait_queue_head_t wait_queue;
1511
1512 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001513 * Waitqueue to signal when the reset has completed. Used by clients
1514 * that wait for dev_priv->mm.wedged to settle.
1515 */
1516 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001517
Chris Wilson094f9a52013-09-25 17:34:55 +01001518 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001519 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001520};
1521
Zhang Ruib8efb172013-02-05 15:41:53 +08001522enum modeset_restore {
1523 MODESET_ON_LID_OPEN,
1524 MODESET_DONE,
1525 MODESET_SUSPENDED,
1526};
1527
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001528#define DP_AUX_A 0x40
1529#define DP_AUX_B 0x10
1530#define DP_AUX_C 0x20
1531#define DP_AUX_D 0x30
1532
Xiong Zhang11c1b652015-08-17 16:04:04 +08001533#define DDC_PIN_B 0x05
1534#define DDC_PIN_C 0x04
1535#define DDC_PIN_D 0x06
1536
Paulo Zanoni6acab152013-09-12 17:06:24 -03001537struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001538 /*
1539 * This is an index in the HDMI/DVI DDI buffer translation table.
1540 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1541 * populate this field.
1542 */
1543#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001544 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001545
1546 uint8_t supports_dvi:1;
1547 uint8_t supports_hdmi:1;
1548 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001549 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001550
1551 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001552 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001553
1554 uint8_t dp_boost_level;
1555 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001556};
1557
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001558enum psr_lines_to_wait {
1559 PSR_0_LINES_TO_WAIT = 0,
1560 PSR_1_LINE_TO_WAIT,
1561 PSR_4_LINES_TO_WAIT,
1562 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301563};
1564
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001565struct intel_vbt_data {
1566 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1567 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1568
1569 /* Feature bits */
1570 unsigned int int_tv_support:1;
1571 unsigned int lvds_dither:1;
1572 unsigned int lvds_vbt:1;
1573 unsigned int int_crt_support:1;
1574 unsigned int lvds_use_ssc:1;
1575 unsigned int display_clock_mode:1;
1576 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001577 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001578 int lvds_ssc_freq;
1579 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1580
Pradeep Bhat83a72802014-03-28 10:14:57 +05301581 enum drrs_support_type drrs_type;
1582
Jani Nikula6aa23e62016-03-24 17:50:20 +02001583 struct {
1584 int rate;
1585 int lanes;
1586 int preemphasis;
1587 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001588 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001589 bool initialized;
1590 bool support;
1591 int bpp;
1592 struct edp_power_seq pps;
1593 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001594
Jani Nikulaf00076d2013-12-14 20:38:29 -02001595 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001596 bool full_link;
1597 bool require_aux_wakeup;
1598 int idle_frames;
1599 enum psr_lines_to_wait lines_to_wait;
1600 int tp1_wakeup_time;
1601 int tp2_tp3_wakeup_time;
1602 } psr;
1603
1604 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001605 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001606 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001607 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001608 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001609 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001610 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001611 } backlight;
1612
Shobhit Kumard17c5442013-08-27 15:12:25 +03001613 /* MIPI DSI */
1614 struct {
1615 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301616 struct mipi_config *config;
1617 struct mipi_pps_data *pps;
1618 u8 seq_version;
1619 u32 size;
1620 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001621 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001622 } dsi;
1623
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001624 int crt_ddc_pin;
1625
1626 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001627 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001628
1629 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001630 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001631};
1632
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001633enum intel_ddb_partitioning {
1634 INTEL_DDB_PART_1_2,
1635 INTEL_DDB_PART_5_6, /* IVB+ */
1636};
1637
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001638struct intel_wm_level {
1639 bool enable;
1640 uint32_t pri_val;
1641 uint32_t spr_val;
1642 uint32_t cur_val;
1643 uint32_t fbc_val;
1644};
1645
Imre Deak820c1982013-12-17 14:46:36 +02001646struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001647 uint32_t wm_pipe[3];
1648 uint32_t wm_lp[3];
1649 uint32_t wm_lp_spr[3];
1650 uint32_t wm_linetime[3];
1651 bool enable_fbc_wm;
1652 enum intel_ddb_partitioning partitioning;
1653};
1654
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001655struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001656 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001657 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001658};
1659
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001660struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001661 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001662 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001663 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001664};
1665
1666struct vlv_wm_ddl_values {
1667 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001668};
1669
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001670struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001671 struct g4x_pipe_wm pipe[3];
1672 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001673 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001674 uint8_t level;
1675 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001676};
1677
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001678struct g4x_wm_values {
1679 struct g4x_pipe_wm pipe[2];
1680 struct g4x_sr_wm sr;
1681 struct g4x_sr_wm hpll;
1682 bool cxsr;
1683 bool hpll_en;
1684 bool fbc_en;
1685};
1686
Damien Lespiauc1939242014-11-04 17:06:41 +00001687struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001688 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001689};
1690
1691static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1692{
Damien Lespiau16160e32014-11-04 17:06:53 +00001693 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001694}
1695
Damien Lespiau08db6652014-11-04 17:06:52 +00001696static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1697 const struct skl_ddb_entry *e2)
1698{
1699 if (e1->start == e2->start && e1->end == e2->end)
1700 return true;
1701
1702 return false;
1703}
1704
Damien Lespiauc1939242014-11-04 17:06:41 +00001705struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001706 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001707 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001708};
1709
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001710struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001711 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001712 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001713};
1714
1715struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001716 bool plane_en;
1717 uint16_t plane_res_b;
1718 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001719};
1720
Paulo Zanonic67a4702013-08-19 13:18:09 -03001721/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001722 * This struct helps tracking the state needed for runtime PM, which puts the
1723 * device in PCI D3 state. Notice that when this happens, nothing on the
1724 * graphics device works, even register access, so we don't get interrupts nor
1725 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001726 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001727 * Every piece of our code that needs to actually touch the hardware needs to
1728 * either call intel_runtime_pm_get or call intel_display_power_get with the
1729 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001730 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001731 * Our driver uses the autosuspend delay feature, which means we'll only really
1732 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001733 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001734 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001735 *
1736 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1737 * goes back to false exactly before we reenable the IRQs. We use this variable
1738 * to check if someone is trying to enable/disable IRQs while they're supposed
1739 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001740 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001741 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001742 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001743 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001744struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001745 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001746 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001747 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001748};
1749
Daniel Vetter926321d2013-10-16 13:30:34 +02001750enum intel_pipe_crc_source {
1751 INTEL_PIPE_CRC_SOURCE_NONE,
1752 INTEL_PIPE_CRC_SOURCE_PLANE1,
1753 INTEL_PIPE_CRC_SOURCE_PLANE2,
1754 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001755 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001756 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1757 INTEL_PIPE_CRC_SOURCE_TV,
1758 INTEL_PIPE_CRC_SOURCE_DP_B,
1759 INTEL_PIPE_CRC_SOURCE_DP_C,
1760 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001761 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001762 INTEL_PIPE_CRC_SOURCE_MAX,
1763};
1764
Shuang He8bf1e9f2013-10-15 18:55:27 +01001765struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001766 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001767 uint32_t crc[5];
1768};
1769
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001770#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001771struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001772 spinlock_t lock;
1773 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001774 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001775 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001776 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001777 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001778 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001779};
1780
Daniel Vetterf99d7062014-06-19 16:01:59 +02001781struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001782 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001783
1784 /*
1785 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1786 * scheduled flips.
1787 */
1788 unsigned busy_bits;
1789 unsigned flip_bits;
1790};
1791
Mika Kuoppala72253422014-10-07 17:21:26 +03001792struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001793 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001794 u32 value;
1795 /* bitmask representing WA bits */
1796 u32 mask;
1797};
1798
Arun Siluvery33136b02016-01-21 21:43:47 +00001799/*
1800 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1801 * allowing it for RCS as we don't foresee any requirement of having
1802 * a whitelist for other engines. When it is really required for
1803 * other engines then the limit need to be increased.
1804 */
1805#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001806
1807struct i915_workarounds {
1808 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1809 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001810 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001811};
1812
Yu Zhangcf9d2892015-02-10 19:05:47 +08001813struct i915_virtual_gpu {
1814 bool active;
1815};
1816
Matt Roperaa363132015-09-24 15:53:18 -07001817/* used in computing the new watermarks state */
1818struct intel_wm_config {
1819 unsigned int num_pipes_active;
1820 bool sprites_enabled;
1821 bool sprites_scaled;
1822};
1823
Robert Braggd7965152016-11-07 19:49:52 +00001824struct i915_oa_format {
1825 u32 format;
1826 int size;
1827};
1828
Robert Bragg8a3003d2016-11-07 19:49:51 +00001829struct i915_oa_reg {
1830 i915_reg_t addr;
1831 u32 value;
1832};
1833
Robert Braggeec688e2016-11-07 19:49:47 +00001834struct i915_perf_stream;
1835
Robert Bragg16d98b32016-12-07 21:40:33 +00001836/**
1837 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1838 */
Robert Braggeec688e2016-11-07 19:49:47 +00001839struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001840 /**
1841 * @enable: Enables the collection of HW samples, either in response to
1842 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1843 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001844 */
1845 void (*enable)(struct i915_perf_stream *stream);
1846
Robert Bragg16d98b32016-12-07 21:40:33 +00001847 /**
1848 * @disable: Disables the collection of HW samples, either in response
1849 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1850 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001851 */
1852 void (*disable)(struct i915_perf_stream *stream);
1853
Robert Bragg16d98b32016-12-07 21:40:33 +00001854 /**
1855 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001856 * once there is something ready to read() for the stream
1857 */
1858 void (*poll_wait)(struct i915_perf_stream *stream,
1859 struct file *file,
1860 poll_table *wait);
1861
Robert Bragg16d98b32016-12-07 21:40:33 +00001862 /**
1863 * @wait_unlocked: For handling a blocking read, wait until there is
1864 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001865 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001866 */
1867 int (*wait_unlocked)(struct i915_perf_stream *stream);
1868
Robert Bragg16d98b32016-12-07 21:40:33 +00001869 /**
1870 * @read: Copy buffered metrics as records to userspace
1871 * **buf**: the userspace, destination buffer
1872 * **count**: the number of bytes to copy, requested by userspace
1873 * **offset**: zero at the start of the read, updated as the read
1874 * proceeds, it represents how many bytes have been copied so far and
1875 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001876 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001877 * Copy as many buffered i915 perf samples and records for this stream
1878 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001879 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001880 * Only write complete records; returning -%ENOSPC if there isn't room
1881 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001882 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001883 * Return any error condition that results in a short read such as
1884 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1885 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001886 */
1887 int (*read)(struct i915_perf_stream *stream,
1888 char __user *buf,
1889 size_t count,
1890 size_t *offset);
1891
Robert Bragg16d98b32016-12-07 21:40:33 +00001892 /**
1893 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001894 *
1895 * The stream will always be disabled before this is called.
1896 */
1897 void (*destroy)(struct i915_perf_stream *stream);
1898};
1899
Robert Bragg16d98b32016-12-07 21:40:33 +00001900/**
1901 * struct i915_perf_stream - state for a single open stream FD
1902 */
Robert Braggeec688e2016-11-07 19:49:47 +00001903struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001904 /**
1905 * @dev_priv: i915 drm device
1906 */
Robert Braggeec688e2016-11-07 19:49:47 +00001907 struct drm_i915_private *dev_priv;
1908
Robert Bragg16d98b32016-12-07 21:40:33 +00001909 /**
1910 * @link: Links the stream into ``&drm_i915_private->streams``
1911 */
Robert Braggeec688e2016-11-07 19:49:47 +00001912 struct list_head link;
1913
Robert Bragg16d98b32016-12-07 21:40:33 +00001914 /**
1915 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1916 * properties given when opening a stream, representing the contents
1917 * of a single sample as read() by userspace.
1918 */
Robert Braggeec688e2016-11-07 19:49:47 +00001919 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001920
1921 /**
1922 * @sample_size: Considering the configured contents of a sample
1923 * combined with the required header size, this is the total size
1924 * of a single sample record.
1925 */
Robert Braggd7965152016-11-07 19:49:52 +00001926 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001927
Robert Bragg16d98b32016-12-07 21:40:33 +00001928 /**
1929 * @ctx: %NULL if measuring system-wide across all contexts or a
1930 * specific context that is being monitored.
1931 */
Robert Braggeec688e2016-11-07 19:49:47 +00001932 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001933
1934 /**
1935 * @enabled: Whether the stream is currently enabled, considering
1936 * whether the stream was opened in a disabled state and based
1937 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1938 */
Robert Braggeec688e2016-11-07 19:49:47 +00001939 bool enabled;
1940
Robert Bragg16d98b32016-12-07 21:40:33 +00001941 /**
1942 * @ops: The callbacks providing the implementation of this specific
1943 * type of configured stream.
1944 */
Robert Braggd7965152016-11-07 19:49:52 +00001945 const struct i915_perf_stream_ops *ops;
1946};
1947
Robert Bragg16d98b32016-12-07 21:40:33 +00001948/**
1949 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1950 */
Robert Braggd7965152016-11-07 19:49:52 +00001951struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001952 /**
1953 * @init_oa_buffer: Resets the head and tail pointers of the
1954 * circular buffer for periodic OA reports.
1955 *
1956 * Called when first opening a stream for OA metrics, but also may be
1957 * called in response to an OA buffer overflow or other error
1958 * condition.
1959 *
1960 * Note it may be necessary to clear the full OA buffer here as part of
1961 * maintaining the invariable that new reports must be written to
1962 * zeroed memory for us to be able to reliable detect if an expected
1963 * report has not yet landed in memory. (At least on Haswell the OA
1964 * buffer tail pointer is not synchronized with reports being visible
1965 * to the CPU)
1966 */
Robert Braggd7965152016-11-07 19:49:52 +00001967 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001968
1969 /**
1970 * @enable_metric_set: Applies any MUX configuration to set up the
1971 * Boolean and Custom (B/C) counters that are part of the counter
1972 * reports being sampled. May apply system constraints such as
1973 * disabling EU clock gating as required.
1974 */
Robert Braggd7965152016-11-07 19:49:52 +00001975 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001976
1977 /**
1978 * @disable_metric_set: Remove system constraints associated with using
1979 * the OA unit.
1980 */
Robert Braggd7965152016-11-07 19:49:52 +00001981 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001982
1983 /**
1984 * @oa_enable: Enable periodic sampling
1985 */
Robert Braggd7965152016-11-07 19:49:52 +00001986 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001987
1988 /**
1989 * @oa_disable: Disable periodic sampling
1990 */
Robert Braggd7965152016-11-07 19:49:52 +00001991 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001992
1993 /**
1994 * @read: Copy data from the circular OA buffer into a given userspace
1995 * buffer.
1996 */
Robert Braggd7965152016-11-07 19:49:52 +00001997 int (*read)(struct i915_perf_stream *stream,
1998 char __user *buf,
1999 size_t count,
2000 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002001
2002 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002003 * @oa_buffer_check: Check for OA buffer data + update tail
Robert Bragg16d98b32016-12-07 21:40:33 +00002004 *
2005 * This is either called via fops or the poll check hrtimer (atomic
2006 * ctx) without any locks taken.
2007 *
2008 * It's safe to read OA config state here unlocked, assuming that this
2009 * is only called while the stream is enabled, while the global OA
2010 * configuration can't be modified.
2011 *
2012 * Efficiency is more important than avoiding some false positives
2013 * here, which will be handled gracefully - likely resulting in an
2014 * %EAGAIN error for userspace.
2015 */
Robert Bragg0dd860c2017-05-11 16:43:28 +01002016 bool (*oa_buffer_check)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002017};
2018
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002019struct intel_cdclk_state {
2020 unsigned int cdclk, vco, ref;
2021};
2022
Jani Nikula77fec552014-03-31 14:27:22 +03002023struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002024 struct drm_device drm;
2025
Chris Wilsonefab6d82015-04-07 16:20:57 +01002026 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002027 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002028 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002029 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01002030 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002031
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002032 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002033
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002034 void __iomem *regs;
2035
Chris Wilson907b28c2013-07-19 20:36:52 +01002036 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002037
Yu Zhangcf9d2892015-02-10 19:05:47 +08002038 struct i915_virtual_gpu vgpu;
2039
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002040 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002041
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002042 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002043 struct intel_guc guc;
2044
Daniel Vettereb805622015-05-04 14:58:44 +02002045 struct intel_csr csr;
2046
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002047 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002048
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002049 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2050 * controller on different i2c buses. */
2051 struct mutex gmbus_mutex;
2052
2053 /**
2054 * Base address of the gmbus and gpio block.
2055 */
2056 uint32_t gpio_mmio_base;
2057
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302058 /* MMIO base address for MIPI regs */
2059 uint32_t mipi_mmio_base;
2060
Ville Syrjälä443a3892015-11-11 20:34:15 +02002061 uint32_t psr_mmio_base;
2062
Imre Deak44cb7342016-08-10 14:07:29 +03002063 uint32_t pps_mmio_base;
2064
Daniel Vetter28c70f12012-12-01 13:53:45 +01002065 wait_queue_head_t gmbus_wait_queue;
2066
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002067 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002068 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302069 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002070 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002071
Daniel Vetterba8286f2014-09-11 07:43:25 +02002072 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002073 struct resource mch_res;
2074
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002075 /* protects the irq masks */
2076 spinlock_t irq_lock;
2077
Sourab Gupta84c33a62014-06-02 16:47:17 +05302078 /* protects the mmio flip data */
2079 spinlock_t mmio_flip_lock;
2080
Imre Deakf8b79e52014-03-04 19:23:07 +02002081 bool display_irqs_enabled;
2082
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002083 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2084 struct pm_qos_request pm_qos;
2085
Ville Syrjäläa5805162015-05-26 20:42:30 +03002086 /* Sideband mailbox protection */
2087 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002088
2089 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002090 union {
2091 u32 irq_mask;
2092 u32 de_irq_mask[I915_MAX_PIPES];
2093 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002094 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302095 u32 pm_imr;
2096 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302097 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302098 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002099 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002100
Jani Nikula5fcece82015-05-27 15:03:42 +03002101 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002102 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302103 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002104 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002105 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002106
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002107 bool preserve_bios_swizzle;
2108
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002109 /* overlay */
2110 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002111
Jani Nikula58c68772013-11-08 16:48:54 +02002112 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002113 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002114
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002115 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002116 bool no_aux_handshake;
2117
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002118 /* protects panel power sequencer state */
2119 struct mutex pps_mutex;
2120
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002121 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002122 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2123
2124 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002125 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002126 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002127
Mika Kaholaadafdc62015-08-18 14:36:59 +03002128 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002129 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002130 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002131 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002132
Ville Syrjälä63911d72016-05-13 23:41:32 +03002133 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002134 /*
2135 * The current logical cdclk state.
2136 * See intel_atomic_state.cdclk.logical
2137 *
2138 * For reading holding any crtc lock is sufficient,
2139 * for writing must hold all of them.
2140 */
2141 struct intel_cdclk_state logical;
2142 /*
2143 * The current actual cdclk state.
2144 * See intel_atomic_state.cdclk.actual
2145 */
2146 struct intel_cdclk_state actual;
2147 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002148 struct intel_cdclk_state hw;
2149 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002150
Daniel Vetter645416f2013-09-02 16:22:25 +02002151 /**
2152 * wq - Driver workqueue for GEM.
2153 *
2154 * NOTE: Work items scheduled here are not allowed to grab any modeset
2155 * locks, for otherwise the flushing done in the pageflip code will
2156 * result in deadlocks.
2157 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002158 struct workqueue_struct *wq;
2159
2160 /* Display functions */
2161 struct drm_i915_display_funcs display;
2162
2163 /* PCH chipset type */
2164 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002165 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002166
2167 unsigned long quirks;
2168
Zhang Ruib8efb172013-02-05 15:41:53 +08002169 enum modeset_restore modeset_restore;
2170 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002171 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002172 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002173
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002174 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002175 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002176
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002177 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002178 DECLARE_HASHTABLE(mm_structs, 7);
2179 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002180
Chris Wilson5d1808e2016-04-28 09:56:51 +01002181 /* The hw wants to have a stable context identifier for the lifetime
2182 * of the context (for OA, PASID, faults, etc). This is limited
2183 * in execlists to 21 bits.
2184 */
2185 struct ida context_hw_ida;
2186#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2187
Daniel Vetter87813422012-05-02 11:49:32 +02002188 /* Kernel Modesetting */
2189
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002190 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2191 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002192 wait_queue_head_t pending_flip_queue;
2193
Daniel Vetterc4597872013-10-21 21:04:07 +02002194#ifdef CONFIG_DEBUG_FS
2195 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2196#endif
2197
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002198 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002199 int num_shared_dpll;
2200 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002201 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002202
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002203 /*
2204 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2205 * Must be global rather than per dpll, because on some platforms
2206 * plls share registers.
2207 */
2208 struct mutex dpll_lock;
2209
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002210 unsigned int active_crtcs;
2211 unsigned int min_pixclk[I915_MAX_PIPES];
2212
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002213 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002214
Mika Kuoppala72253422014-10-07 17:21:26 +03002215 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002216
Daniel Vetterf99d7062014-06-19 16:01:59 +02002217 struct i915_frontbuffer_tracking fb_tracking;
2218
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002219 struct intel_atomic_helper {
2220 struct llist_head free_list;
2221 struct work_struct free_work;
2222 } atomic_helper;
2223
Jesse Barnes652c3932009-08-17 13:31:43 -07002224 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002225
Zhenyu Wangc48044112009-12-17 14:48:43 +08002226 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002227
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002228 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002229
Ben Widawsky59124502013-07-04 11:02:05 -07002230 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002231 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002232
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002233 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002234 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002235
Daniel Vetter20e4d402012-08-08 23:35:39 +02002236 /* ilk-only ips/rps state. Everything in here is protected by the global
2237 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002238 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002239
Imre Deak83c00f52013-10-25 17:36:47 +03002240 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002241
Rodrigo Vivia031d702013-10-03 16:15:06 -03002242 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002243
Daniel Vetter99584db2012-11-14 17:14:04 +01002244 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002245
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002246 struct drm_i915_gem_object *vlv_pctx;
2247
Daniel Vetter06957262015-08-10 13:34:08 +02002248#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002249 /* list of fbdev register on this device */
2250 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002251 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002252#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002253
2254 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002255 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002256
Imre Deak58fddc22015-01-08 17:54:14 +02002257 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002258 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002259 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002260 /**
2261 * av_mutex - mutex for audio/video sync
2262 *
2263 */
2264 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002265
Ben Widawskya33afea2013-09-17 21:12:45 -07002266 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002267
Damien Lespiau3e683202012-12-11 18:48:29 +00002268 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002269
Ville Syrjäläc2317752016-03-15 16:39:56 +02002270 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002271 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002272 /*
2273 * Shadows for CHV DPLL_MD regs to keep the state
2274 * checker somewhat working in the presence hardware
2275 * crappiness (can't read out DPLL_MD for pipes B & C).
2276 */
2277 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002278 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002279
Daniel Vetter842f1c82014-03-10 10:01:44 +01002280 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002281 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002282 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002283 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002284
Lyude656d1b82016-08-17 15:55:54 -04002285 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002286 I915_SAGV_UNKNOWN = 0,
2287 I915_SAGV_DISABLED,
2288 I915_SAGV_ENABLED,
2289 I915_SAGV_NOT_CONTROLLED
2290 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002291
Ville Syrjälä53615a52013-08-01 16:18:50 +03002292 struct {
2293 /*
2294 * Raw watermark latency values:
2295 * in 0.1us units for WM0,
2296 * in 0.5us units for WM1+.
2297 */
2298 /* primary */
2299 uint16_t pri_latency[5];
2300 /* sprite */
2301 uint16_t spr_latency[5];
2302 /* cursor */
2303 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002304 /*
2305 * Raw watermark memory latency values
2306 * for SKL for all 8 levels
2307 * in 1us units.
2308 */
2309 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002310
2311 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002312 union {
2313 struct ilk_wm_values hw;
2314 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002315 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002316 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002317 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002318
2319 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002320
2321 /*
2322 * Should be held around atomic WM register writing; also
2323 * protects * intel_crtc->wm.active and
2324 * cstate->wm.need_postvbl_update.
2325 */
2326 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002327
2328 /*
2329 * Set during HW readout of watermarks/DDB. Some platforms
2330 * need to know when we're still using BIOS-provided values
2331 * (which we don't fully trust).
2332 */
2333 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002334 } wm;
2335
Paulo Zanoni8a187452013-12-06 20:32:13 -02002336 struct i915_runtime_pm pm;
2337
Robert Braggeec688e2016-11-07 19:49:47 +00002338 struct {
2339 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002340
Robert Bragg442b8c02016-11-07 19:49:53 +00002341 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002342 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002343
Robert Braggeec688e2016-11-07 19:49:47 +00002344 struct mutex lock;
2345 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002346
Robert Braggd7965152016-11-07 19:49:52 +00002347 spinlock_t hook_lock;
2348
Robert Bragg8a3003d2016-11-07 19:49:51 +00002349 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002350 struct i915_perf_stream *exclusive_stream;
2351
2352 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002353
2354 struct hrtimer poll_check_timer;
2355 wait_queue_head_t poll_wq;
2356 bool pollin;
2357
Robert Bragg712122e2017-05-11 16:43:31 +01002358 /**
2359 * For rate limiting any notifications of spurious
2360 * invalid OA reports
2361 */
2362 struct ratelimit_state spurious_report_rs;
2363
Robert Braggd7965152016-11-07 19:49:52 +00002364 bool periodic;
2365 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00002366
2367 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002368
2369 const struct i915_oa_reg *mux_regs;
2370 int mux_regs_len;
2371 const struct i915_oa_reg *b_counter_regs;
2372 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002373
2374 struct {
2375 struct i915_vma *vma;
2376 u8 *vaddr;
2377 int format;
2378 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002379
2380 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002381 * Locks reads and writes to all head/tail state
2382 *
2383 * Consider: the head and tail pointer state
2384 * needs to be read consistently from a hrtimer
2385 * callback (atomic context) and read() fop
2386 * (user context) with tail pointer updates
2387 * happening in atomic context and head updates
2388 * in user context and the (unlikely)
2389 * possibility of read() errors needing to
2390 * reset all head/tail state.
2391 *
2392 * Note: Contention or performance aren't
2393 * currently a significant concern here
2394 * considering the relatively low frequency of
2395 * hrtimer callbacks (5ms period) and that
2396 * reads typically only happen in response to a
2397 * hrtimer event and likely complete before the
2398 * next callback.
2399 *
2400 * Note: This lock is not held *while* reading
2401 * and copying data to userspace so the value
2402 * of head observed in htrimer callbacks won't
2403 * represent any partial consumption of data.
2404 */
2405 spinlock_t ptr_lock;
2406
2407 /**
2408 * One 'aging' tail pointer and one 'aged'
2409 * tail pointer ready to used for reading.
2410 *
2411 * Initial values of 0xffffffff are invalid
2412 * and imply that an update is required
2413 * (and should be ignored by an attempted
2414 * read)
2415 */
2416 struct {
2417 u32 offset;
2418 } tails[2];
2419
2420 /**
2421 * Index for the aged tail ready to read()
2422 * data up to.
2423 */
2424 unsigned int aged_tail_idx;
2425
2426 /**
2427 * A monotonic timestamp for when the current
2428 * aging tail pointer was read; used to
2429 * determine when it is old enough to trust.
2430 */
2431 u64 aging_timestamp;
2432
2433 /**
Robert Braggf2790202017-05-11 16:43:26 +01002434 * Although we can always read back the head
2435 * pointer register, we prefer to avoid
2436 * trusting the HW state, just to avoid any
2437 * risk that some hardware condition could
2438 * somehow bump the head pointer unpredictably
2439 * and cause us to forward the wrong OA buffer
2440 * data to userspace.
2441 */
2442 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002443 } oa_buffer;
2444
2445 u32 gen7_latched_oastatus1;
2446
2447 struct i915_oa_ops ops;
2448 const struct i915_oa_format *oa_formats;
2449 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002450 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002451 } perf;
2452
Oscar Mateoa83014d2014-07-24 17:04:21 +01002453 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2454 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002455 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002456 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002457
Chris Wilson73cb9702016-10-28 13:58:46 +01002458 struct list_head timelines;
2459 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002460 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002461
Chris Wilson67d97da2016-07-04 08:08:31 +01002462 /**
2463 * Is the GPU currently considered idle, or busy executing
2464 * userspace requests? Whilst idle, we allow runtime power
2465 * management to power down the hardware and display clocks.
2466 * In order to reduce the effect on performance, there
2467 * is a slight delay before we do so.
2468 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002469 bool awake;
2470
2471 /**
2472 * We leave the user IRQ off as much as possible,
2473 * but this means that requests will finish and never
2474 * be retired once the system goes idle. Set a timer to
2475 * fire periodically while the ring is running. When it
2476 * fires, go retire requests.
2477 */
2478 struct delayed_work retire_work;
2479
2480 /**
2481 * When we detect an idle GPU, we want to turn on
2482 * powersaving features. So once we see that there
2483 * are no more requests outstanding and no more
2484 * arrive within a small period of time, we fire
2485 * off the idle_work.
2486 */
2487 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002488
2489 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002490 } gt;
2491
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002492 /* perform PHY state sanity checks? */
2493 bool chv_phy_assert[2];
2494
Mahesh Kumara3a89862016-12-01 21:19:34 +05302495 bool ipc_enabled;
2496
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002497 /* Used to save the pipe-to-encoder mapping for audio */
2498 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002499
Jerome Anandeef57322017-01-25 04:27:49 +05302500 /* necessary resource sharing with HDMI LPE audio driver. */
2501 struct {
2502 struct platform_device *platdev;
2503 int irq;
2504 } lpe_audio;
2505
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002506 /*
2507 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2508 * will be rejected. Instead look for a better place.
2509 */
Jani Nikula77fec552014-03-31 14:27:22 +03002510};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511
Chris Wilson2c1792a2013-08-01 18:39:55 +01002512static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2513{
Chris Wilson091387c2016-06-24 14:00:21 +01002514 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002515}
2516
David Weinehallc49d13e2016-08-22 13:32:42 +03002517static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002518{
David Weinehallc49d13e2016-08-22 13:32:42 +03002519 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002520}
2521
Alex Dai33a732f2015-08-12 15:43:36 +01002522static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2523{
2524 return container_of(guc, struct drm_i915_private, guc);
2525}
2526
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002527static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2528{
2529 return container_of(huc, struct drm_i915_private, huc);
2530}
2531
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002532/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302533#define for_each_engine(engine__, dev_priv__, id__) \
2534 for ((id__) = 0; \
2535 (id__) < I915_NUM_ENGINES; \
2536 (id__)++) \
2537 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002538
2539/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002540#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2541 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302542 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002543
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002544enum hdmi_force_audio {
2545 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2546 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2547 HDMI_AUDIO_AUTO, /* trust EDID */
2548 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2549};
2550
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002551#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002552
Daniel Vettera071fa02014-06-18 23:28:09 +02002553/*
2554 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302555 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002556 * doesn't mean that the hw necessarily already scans it out, but that any
2557 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2558 *
2559 * We have one bit per pipe and per scanout plane type.
2560 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302561#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2562#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002563#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2564 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2565#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302566 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2567#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2568 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002569#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302570 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002571#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302572 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002573
Dave Gordon85d12252016-05-20 11:54:06 +01002574/*
2575 * Optimised SGL iterator for GEM objects
2576 */
2577static __always_inline struct sgt_iter {
2578 struct scatterlist *sgp;
2579 union {
2580 unsigned long pfn;
2581 dma_addr_t dma;
2582 };
2583 unsigned int curr;
2584 unsigned int max;
2585} __sgt_iter(struct scatterlist *sgl, bool dma) {
2586 struct sgt_iter s = { .sgp = sgl };
2587
2588 if (s.sgp) {
2589 s.max = s.curr = s.sgp->offset;
2590 s.max += s.sgp->length;
2591 if (dma)
2592 s.dma = sg_dma_address(s.sgp);
2593 else
2594 s.pfn = page_to_pfn(sg_page(s.sgp));
2595 }
2596
2597 return s;
2598}
2599
Chris Wilson96d77632016-10-28 13:58:33 +01002600static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2601{
2602 ++sg;
2603 if (unlikely(sg_is_chain(sg)))
2604 sg = sg_chain_ptr(sg);
2605 return sg;
2606}
2607
Dave Gordon85d12252016-05-20 11:54:06 +01002608/**
Dave Gordon63d15322016-05-20 11:54:07 +01002609 * __sg_next - return the next scatterlist entry in a list
2610 * @sg: The current sg entry
2611 *
2612 * Description:
2613 * If the entry is the last, return NULL; otherwise, step to the next
2614 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2615 * otherwise just return the pointer to the current element.
2616 **/
2617static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2618{
2619#ifdef CONFIG_DEBUG_SG
2620 BUG_ON(sg->sg_magic != SG_MAGIC);
2621#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002622 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002623}
2624
2625/**
Dave Gordon85d12252016-05-20 11:54:06 +01002626 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2627 * @__dmap: DMA address (output)
2628 * @__iter: 'struct sgt_iter' (iterator state, internal)
2629 * @__sgt: sg_table to iterate over (input)
2630 */
2631#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2632 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2633 ((__dmap) = (__iter).dma + (__iter).curr); \
2634 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002635 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002636
2637/**
2638 * for_each_sgt_page - iterate over the pages of the given sg_table
2639 * @__pp: page pointer (output)
2640 * @__iter: 'struct sgt_iter' (iterator state, internal)
2641 * @__sgt: sg_table to iterate over (input)
2642 */
2643#define for_each_sgt_page(__pp, __iter, __sgt) \
2644 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2645 ((__pp) = (__iter).pfn == 0 ? NULL : \
2646 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2647 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002648 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002649
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002650static inline const struct intel_device_info *
2651intel_info(const struct drm_i915_private *dev_priv)
2652{
2653 return &dev_priv->info;
2654}
2655
2656#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002657
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002658#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002659#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002660
Jani Nikulae87a0052015-10-20 15:22:02 +03002661#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002662#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002663
2664#define GEN_FOREVER (0)
2665/*
2666 * Returns true if Gen is in inclusive range [Start, End].
2667 *
2668 * Use GEN_FOREVER for unbound start and or end.
2669 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002670#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002671 unsigned int __s = (s), __e = (e); \
2672 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2673 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2674 if ((__s) != GEN_FOREVER) \
2675 __s = (s) - 1; \
2676 if ((__e) == GEN_FOREVER) \
2677 __e = BITS_PER_LONG - 1; \
2678 else \
2679 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002680 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002681})
2682
Jani Nikulae87a0052015-10-20 15:22:02 +03002683/*
2684 * Return true if revision is in range [since,until] inclusive.
2685 *
2686 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2687 */
2688#define IS_REVID(p, since, until) \
2689 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2690
Jani Nikula06bcd842016-11-30 17:43:06 +02002691#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2692#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002693#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002694#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002695#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002696#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2697#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002698#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002699#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2700#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002701#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2702#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2703#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002704#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2705#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002706#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002707#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002708#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002709#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002710#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2711 INTEL_DEVID(dev_priv) == 0x0152 || \
2712 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002713#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2714#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2715#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2716#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2717#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2718#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2719#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2720#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002721#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002722#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2723 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2724#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2725 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2726 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2727 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002728/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002729#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2730 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2731#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2732 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2733#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2734 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2735#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2736 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002737/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002738#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2739 INTEL_DEVID(dev_priv) == 0x0A1E)
2740#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2741 INTEL_DEVID(dev_priv) == 0x1913 || \
2742 INTEL_DEVID(dev_priv) == 0x1916 || \
2743 INTEL_DEVID(dev_priv) == 0x1921 || \
2744 INTEL_DEVID(dev_priv) == 0x1926)
2745#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2746 INTEL_DEVID(dev_priv) == 0x1915 || \
2747 INTEL_DEVID(dev_priv) == 0x191E)
2748#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2749 INTEL_DEVID(dev_priv) == 0x5913 || \
2750 INTEL_DEVID(dev_priv) == 0x5916 || \
2751 INTEL_DEVID(dev_priv) == 0x5921 || \
2752 INTEL_DEVID(dev_priv) == 0x5926)
2753#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2754 INTEL_DEVID(dev_priv) == 0x5915 || \
2755 INTEL_DEVID(dev_priv) == 0x591E)
2756#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2757 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2758#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2759 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302760
Jani Nikulac007fb42016-10-31 12:18:28 +02002761#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002762
Jani Nikulaef712bb2015-10-20 15:22:00 +03002763#define SKL_REVID_A0 0x0
2764#define SKL_REVID_B0 0x1
2765#define SKL_REVID_C0 0x2
2766#define SKL_REVID_D0 0x3
2767#define SKL_REVID_E0 0x4
2768#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002769#define SKL_REVID_G0 0x6
2770#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002771
Jani Nikulae87a0052015-10-20 15:22:02 +03002772#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2773
Jani Nikulaef712bb2015-10-20 15:22:00 +03002774#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002775#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002776#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002777#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002778#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002779
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002780#define IS_BXT_REVID(dev_priv, since, until) \
2781 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002782
Mika Kuoppalac033a372016-06-07 17:18:55 +03002783#define KBL_REVID_A0 0x0
2784#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002785#define KBL_REVID_C0 0x2
2786#define KBL_REVID_D0 0x3
2787#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002788
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002789#define IS_KBL_REVID(dev_priv, since, until) \
2790 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002791
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002792#define GLK_REVID_A0 0x0
2793#define GLK_REVID_A1 0x1
2794
2795#define IS_GLK_REVID(dev_priv, since, until) \
2796 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2797
Jesse Barnes85436692011-04-06 12:11:14 -07002798/*
2799 * The genX designation typically refers to the render engine, so render
2800 * capability related checks should use IS_GEN, while display and other checks
2801 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2802 * chips, etc.).
2803 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002804#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2805#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2806#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2807#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2808#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2809#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2810#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2811#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002812
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002813#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002814#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2815#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002816
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002817#define ENGINE_MASK(id) BIT(id)
2818#define RENDER_RING ENGINE_MASK(RCS)
2819#define BSD_RING ENGINE_MASK(VCS)
2820#define BLT_RING ENGINE_MASK(BCS)
2821#define VEBOX_RING ENGINE_MASK(VECS)
2822#define BSD2_RING ENGINE_MASK(VCS2)
2823#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002824
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002825#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002826 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002827
2828#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2829#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2830#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2831#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2832
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002833#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2834#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2835#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002836#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2837 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002838
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002839#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002840
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002841#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2842 ((dev_priv)->info.has_logical_ring_contexts)
2843#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2844#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2845#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2846
2847#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2848#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2849 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002850
Daniel Vetterb45305f2012-12-17 16:21:27 +01002851/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002852#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002853
2854/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002855#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002856 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002857
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002858/*
2859 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2860 * even when in MSI mode. This results in spurious interrupt warnings if the
2861 * legacy irq no. is shared with another device. The kernel then disables that
2862 * interrupt source and so prevents the other device from working properly.
2863 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002864#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2865#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002866
Zou Nan haicae58522010-11-09 17:17:32 +08002867/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2868 * rows, which changed the alignment requirements and fence programming.
2869 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002870#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2871 !(IS_I915G(dev_priv) || \
2872 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002873#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2874#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002875
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002876#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2877#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2878#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Ville Syrjälä024faac2017-03-27 21:55:42 +03002879#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_INFO(dev_priv)->gen >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002880
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002881#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002882
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002883#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002884
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002885#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2886#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2887#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2888#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2889#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002890
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002891#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002892
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002893#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002894#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2895
Dave Gordon1a3d1892016-05-13 15:36:30 +01002896/*
2897 * For now, anything with a GuC requires uCode loading, and then supports
2898 * command submission once loaded. But these are logically independent
2899 * properties, so we have separate macros to test them.
2900 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002901#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2902#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2903#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002904#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002905
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002906#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002907
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002908#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002909
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002910#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2911#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2912#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2913#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2914#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2915#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302916#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2917#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002918#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002919#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002920#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002921#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002922
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002923#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2924#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2925#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2926#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002927#define HAS_PCH_LPT_LP(dev_priv) \
2928 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2929#define HAS_PCH_LPT_H(dev_priv) \
2930 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002931#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2932#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2933#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2934#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002935
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002936#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302937
Shashank Sharma6389dd82016-10-14 19:56:50 +05302938#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2939
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002940/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002941#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002942#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2943 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002944
Ben Widawskyc8735b02012-09-07 19:43:39 -07002945#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302946#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002947
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302948#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2949
Chris Wilson05394f32010-11-08 19:18:58 +00002950#include "i915_trace.h"
2951
Chris Wilson48f112f2016-06-24 14:07:14 +01002952static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2953{
2954#ifdef CONFIG_INTEL_IOMMU
2955 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2956 return true;
2957#endif
2958 return false;
2959}
2960
Chris Wilsonc0336662016-05-06 15:40:21 +01002961int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002962 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002963
Chris Wilson39df9192016-07-20 13:31:57 +01002964bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2965
Chris Wilson0673ad42016-06-24 14:00:22 +01002966/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002967void __printf(3, 4)
2968__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2969 const char *fmt, ...);
2970
2971#define i915_report_error(dev_priv, fmt, ...) \
2972 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2973
Ben Widawskyc43b5632012-04-16 14:07:40 -07002974#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002975extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2976 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002977#else
2978#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002979#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002980extern const struct dev_pm_ops i915_pm_ops;
2981
2982extern int i915_driver_load(struct pci_dev *pdev,
2983 const struct pci_device_id *ent);
2984extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002985extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2986extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01002987extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01002988extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00002989extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002990extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002991extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2992extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2993extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2994extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002995int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002996
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002997int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002998int intel_engines_init(struct drm_i915_private *dev_priv);
2999
Jani Nikula77913b32015-06-18 13:06:16 +03003000/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003001void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3002 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003003void intel_hpd_init(struct drm_i915_private *dev_priv);
3004void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3005void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003006bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003007bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3008void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003009
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003011static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3012{
3013 unsigned long delay;
3014
3015 if (unlikely(!i915.enable_hangcheck))
3016 return;
3017
3018 /* Don't continually defer the hangcheck so that it is always run at
3019 * least once after work has been scheduled on any ring. Otherwise,
3020 * we will ignore a hung ring if a second ring is kept busy.
3021 */
3022
3023 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3024 queue_delayed_work(system_long_wq,
3025 &dev_priv->gpu_error.hangcheck_work, delay);
3026}
3027
Mika Kuoppala58174462014-02-25 17:11:26 +02003028__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003029void i915_handle_error(struct drm_i915_private *dev_priv,
3030 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003031 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003032
Daniel Vetterb9632912014-09-30 10:56:44 +02003033extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003034extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003035int intel_irq_install(struct drm_i915_private *dev_priv);
3036void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003037
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003038static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3039{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003040 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003041}
3042
Chris Wilsonc0336662016-05-06 15:40:21 +01003043static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003044{
Chris Wilsonc0336662016-05-06 15:40:21 +01003045 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003046}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003047
Keith Packard7c463582008-11-04 02:03:27 -08003048void
Jani Nikula50227e12014-03-31 14:27:21 +03003049i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003050 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003051
3052void
Jani Nikula50227e12014-03-31 14:27:21 +03003053i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003054 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003055
Imre Deakf8b79e52014-03-04 19:23:07 +02003056void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3057void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003058void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3059 uint32_t mask,
3060 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003061void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3062 uint32_t interrupt_mask,
3063 uint32_t enabled_irq_mask);
3064static inline void
3065ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3066{
3067 ilk_update_display_irq(dev_priv, bits, bits);
3068}
3069static inline void
3070ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3071{
3072 ilk_update_display_irq(dev_priv, bits, 0);
3073}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003074void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3075 enum pipe pipe,
3076 uint32_t interrupt_mask,
3077 uint32_t enabled_irq_mask);
3078static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3079 enum pipe pipe, uint32_t bits)
3080{
3081 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3082}
3083static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3084 enum pipe pipe, uint32_t bits)
3085{
3086 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3087}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003088void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3089 uint32_t interrupt_mask,
3090 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003091static inline void
3092ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3093{
3094 ibx_display_interrupt_update(dev_priv, bits, bits);
3095}
3096static inline void
3097ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3098{
3099 ibx_display_interrupt_update(dev_priv, bits, 0);
3100}
3101
Eric Anholt673a3942008-07-30 12:06:12 -07003102/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003103int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3104 struct drm_file *file_priv);
3105int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3106 struct drm_file *file_priv);
3107int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3108 struct drm_file *file_priv);
3109int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3110 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003111int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3112 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003113int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3114 struct drm_file *file_priv);
3115int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3116 struct drm_file *file_priv);
3117int i915_gem_execbuffer(struct drm_device *dev, void *data,
3118 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003119int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3120 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003121int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3122 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003123int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3124 struct drm_file *file);
3125int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3126 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003127int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3128 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003129int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3130 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003131int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3132 struct drm_file *file_priv);
3133int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3134 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003135void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003136int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3137 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003138int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3139 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003140int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3141 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003142void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003143int i915_gem_load_init(struct drm_i915_private *dev_priv);
3144void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003145void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003146int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003147int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3148
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003149void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003150void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003151void i915_gem_object_init(struct drm_i915_gem_object *obj,
3152 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003153struct drm_i915_gem_object *
3154i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3155struct drm_i915_gem_object *
3156i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3157 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003158void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003159void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003160
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003161static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3162{
3163 /* A single pass should suffice to release all the freed objects (along
3164 * most call paths) , but be a little more paranoid in that freeing
3165 * the objects does take a little amount of time, during which the rcu
3166 * callbacks could have added new objects into the freed list, and
3167 * armed the work again.
3168 */
3169 do {
3170 rcu_barrier();
3171 } while (flush_work(&i915->mm.free_work));
3172}
3173
Chris Wilson058d88c2016-08-15 10:49:06 +01003174struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003175i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3176 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003177 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003178 u64 alignment,
3179 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003180
Chris Wilsonaa653a62016-08-04 07:52:27 +01003181int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003182void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003183
Chris Wilson7c108fd2016-10-24 13:42:18 +01003184void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3185
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003186static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003187{
Chris Wilsonee286372015-04-07 16:20:25 +01003188 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003189}
Chris Wilsonee286372015-04-07 16:20:25 +01003190
Chris Wilson96d77632016-10-28 13:58:33 +01003191struct scatterlist *
3192i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3193 unsigned int n, unsigned int *offset);
3194
Dave Gordon033908a2015-12-10 18:51:23 +00003195struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003196i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3197 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003198
Chris Wilson96d77632016-10-28 13:58:33 +01003199struct page *
3200i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3201 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303202
Chris Wilson96d77632016-10-28 13:58:33 +01003203dma_addr_t
3204i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3205 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003206
Chris Wilson03ac84f2016-10-28 13:58:36 +01003207void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3208 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003209int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3210
3211static inline int __must_check
3212i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003213{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003214 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003215
Chris Wilson1233e2d2016-10-28 13:58:37 +01003216 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003217 return 0;
3218
3219 return __i915_gem_object_get_pages(obj);
3220}
3221
3222static inline void
3223__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3224{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003225 GEM_BUG_ON(!obj->mm.pages);
3226
Chris Wilson1233e2d2016-10-28 13:58:37 +01003227 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003228}
3229
3230static inline bool
3231i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3232{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003233 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003234}
3235
3236static inline void
3237__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3238{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003239 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3240 GEM_BUG_ON(!obj->mm.pages);
3241
Chris Wilson1233e2d2016-10-28 13:58:37 +01003242 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003243}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003244
Chris Wilson1233e2d2016-10-28 13:58:37 +01003245static inline void
3246i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003247{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003248 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003249}
3250
Chris Wilson548625e2016-11-01 12:11:34 +00003251enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3252 I915_MM_NORMAL = 0,
3253 I915_MM_SHRINKER
3254};
3255
3256void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3257 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003258void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003259
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003260enum i915_map_type {
3261 I915_MAP_WB = 0,
3262 I915_MAP_WC,
3263};
3264
Chris Wilson0a798eb2016-04-08 12:11:11 +01003265/**
3266 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003267 * @obj: the object to map into kernel address space
3268 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003269 *
3270 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3271 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003272 * the kernel address space. Based on the @type of mapping, the PTE will be
3273 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003274 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003275 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3276 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003277 *
Dave Gordon83052162016-04-12 14:46:16 +01003278 * Returns the pointer through which to access the mapped object, or an
3279 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003280 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003281void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3282 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003283
3284/**
3285 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003286 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003287 *
3288 * After pinning the object and mapping its pages, once you are finished
3289 * with your access, call i915_gem_object_unpin_map() to release the pin
3290 * upon the mapping. Once the pin count reaches zero, that mapping may be
3291 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003292 */
3293static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3294{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003295 i915_gem_object_unpin_pages(obj);
3296}
3297
Chris Wilson43394c72016-08-18 17:16:47 +01003298int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3299 unsigned int *needs_clflush);
3300int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3301 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003302#define CLFLUSH_BEFORE BIT(0)
3303#define CLFLUSH_AFTER BIT(1)
3304#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003305
3306static inline void
3307i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3308{
3309 i915_gem_object_unpin_pages(obj);
3310}
3311
Chris Wilson54cf91d2010-11-25 18:00:26 +00003312int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003313void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003314 struct drm_i915_gem_request *req,
3315 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003316int i915_gem_dumb_create(struct drm_file *file_priv,
3317 struct drm_device *dev,
3318 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003319int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3320 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003321int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003322
3323void i915_gem_track_fb(struct drm_i915_gem_object *old,
3324 struct drm_i915_gem_object *new,
3325 unsigned frontbuffer_bits);
3326
Chris Wilson73cb9702016-10-28 13:58:46 +01003327int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003328
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003329struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003330i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003331
Chris Wilson67d97da2016-07-04 08:08:31 +01003332void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303333
Chris Wilson8c185ec2017-03-16 17:13:02 +00003334static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003335{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003336 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3337}
3338
3339static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3340{
3341 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003342}
3343
3344static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3345{
Chris Wilson8af29b02016-09-09 14:11:47 +01003346 return unlikely(test_bit(I915_WEDGED, &error->flags));
3347}
3348
Chris Wilson8c185ec2017-03-16 17:13:02 +00003349static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003350{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003351 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003352}
3353
3354static inline u32 i915_reset_count(struct i915_gpu_error *error)
3355{
Chris Wilson8af29b02016-09-09 14:11:47 +01003356 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003357}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003358
Chris Wilson0e178ae2017-01-17 17:59:06 +02003359int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003360void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003361void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003362void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003363bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003364
Chris Wilson24145512017-01-24 11:01:35 +00003365void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003366int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3367int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003368void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003369void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003370int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3371 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003372int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3373void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003374int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003375int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3376 unsigned int flags,
3377 long timeout,
3378 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003379int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3380 unsigned int flags,
3381 int priority);
3382#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3383
Chris Wilson2e2f3512015-04-27 13:41:14 +01003384int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003385i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3386int __must_check
3387i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003388int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003389i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003390struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003391i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3392 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003393 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003394void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003395int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003396 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003397int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003398void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003399
Chris Wilsone4ffd172011-04-04 09:44:39 +01003400int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3401 enum i915_cache_level cache_level);
3402
Daniel Vetter1286ff72012-05-10 15:25:09 +02003403struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3404 struct dma_buf *dma_buf);
3405
3406struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3407 struct drm_gem_object *gem_obj, int flags);
3408
Daniel Vetter841cd772014-08-06 15:04:48 +02003409static inline struct i915_hw_ppgtt *
3410i915_vm_to_ppgtt(struct i915_address_space *vm)
3411{
Daniel Vetter841cd772014-08-06 15:04:48 +02003412 return container_of(vm, struct i915_hw_ppgtt, base);
3413}
3414
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003415/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003416int __must_check i915_vma_get_fence(struct i915_vma *vma);
3417int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003418
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003419void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003420void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003421
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003422void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003423void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3424 struct sg_table *pages);
3425void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3426 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003427
Chris Wilsonca585b52016-05-24 14:53:36 +01003428static inline struct i915_gem_context *
3429i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3430{
3431 struct i915_gem_context *ctx;
3432
Chris Wilson091387c2016-06-24 14:00:21 +01003433 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003434
3435 ctx = idr_find(&file_priv->context_idr, id);
3436 if (!ctx)
3437 return ERR_PTR(-ENOENT);
3438
3439 return ctx;
3440}
3441
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003442static inline struct i915_gem_context *
3443i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003444{
Chris Wilson691e6412014-04-09 09:07:36 +01003445 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003446 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003447}
3448
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003449static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003450{
Chris Wilson091387c2016-06-24 14:00:21 +01003451 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003452 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003453}
3454
Chris Wilson69df05e2016-12-18 15:37:21 +00003455static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3456{
Chris Wilsonbf519972016-12-19 10:13:57 +00003457 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3458
3459 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3460 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003461}
3462
Chris Wilson80b204b2016-10-28 13:58:58 +01003463static inline struct intel_timeline *
3464i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3465 struct intel_engine_cs *engine)
3466{
3467 struct i915_address_space *vm;
3468
3469 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3470 return &vm->timeline.engine[engine->id];
3471}
3472
Robert Braggeec688e2016-11-07 19:49:47 +00003473int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3474 struct drm_file *file);
3475
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003476/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003477int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003478 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003479 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003480 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003481 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003482int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3483 struct drm_mm_node *node,
3484 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003485int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003486
Ben Widawsky0260c422014-03-22 22:47:21 -07003487/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003488static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003489{
Chris Wilson600f4362016-08-18 17:16:40 +01003490 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003491 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003492 intel_gtt_chipset_flush();
3493}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003494
Chris Wilson9797fbf2012-04-24 15:47:39 +01003495/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003496int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3497 struct drm_mm_node *node, u64 size,
3498 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003499int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3500 struct drm_mm_node *node, u64 size,
3501 unsigned alignment, u64 start,
3502 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003503void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3504 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003505int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003506void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003507struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003508i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003509struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003510i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003511 u32 stolen_offset,
3512 u32 gtt_offset,
3513 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003514
Chris Wilson920cf412016-10-28 13:58:30 +01003515/* i915_gem_internal.c */
3516struct drm_i915_gem_object *
3517i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003518 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003519
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003520/* i915_gem_shrinker.c */
3521unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003522 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003523 unsigned flags);
3524#define I915_SHRINK_PURGEABLE 0x1
3525#define I915_SHRINK_UNBOUND 0x2
3526#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003527#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003528#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003529unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3530void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003531void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003532
3533
Eric Anholt673a3942008-07-30 12:06:12 -07003534/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003535static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003536{
Chris Wilson091387c2016-06-24 14:00:21 +01003537 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003538
3539 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003540 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003541}
3542
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003543u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3544 unsigned int tiling, unsigned int stride);
3545u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3546 unsigned int tiling, unsigned int stride);
3547
Ben Gamari20172632009-02-17 20:08:50 -05003548/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003549#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003550int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003551int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003552void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003553#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003554static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003555static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3556{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003557static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003558#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003559
3560/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003561#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3562
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003563__printf(2, 3)
3564void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003565int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003566 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003567int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003568 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003569 size_t count, loff_t pos);
3570static inline void i915_error_state_buf_release(
3571 struct drm_i915_error_state_buf *eb)
3572{
3573 kfree(eb->buf);
3574}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003575
3576struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003577void i915_capture_error_state(struct drm_i915_private *dev_priv,
3578 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003579 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003580
3581static inline struct i915_gpu_state *
3582i915_gpu_state_get(struct i915_gpu_state *gpu)
3583{
3584 kref_get(&gpu->ref);
3585 return gpu;
3586}
3587
3588void __i915_gpu_state_free(struct kref *kref);
3589static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3590{
3591 if (gpu)
3592 kref_put(&gpu->ref, __i915_gpu_state_free);
3593}
3594
3595struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3596void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003597
Chris Wilson98a2f412016-10-12 10:05:18 +01003598#else
3599
3600static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3601 u32 engine_mask,
3602 const char *error_msg)
3603{
3604}
3605
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003606static inline struct i915_gpu_state *
3607i915_first_error_state(struct drm_i915_private *i915)
3608{
3609 return NULL;
3610}
3611
3612static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003613{
3614}
3615
3616#endif
3617
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003618const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003619
Brad Volkin351e3db2014-02-18 10:15:46 -08003620/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003621int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003622void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003623void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003624int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3625 struct drm_i915_gem_object *batch_obj,
3626 struct drm_i915_gem_object *shadow_batch_obj,
3627 u32 batch_start_offset,
3628 u32 batch_len,
3629 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003630
Robert Braggeec688e2016-11-07 19:49:47 +00003631/* i915_perf.c */
3632extern void i915_perf_init(struct drm_i915_private *dev_priv);
3633extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003634extern void i915_perf_register(struct drm_i915_private *dev_priv);
3635extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003636
Jesse Barnes317c35d2008-08-25 15:11:06 -07003637/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003638extern int i915_save_state(struct drm_i915_private *dev_priv);
3639extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003640
Ben Widawsky0136db52012-04-10 21:17:01 -07003641/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003642void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3643void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003644
Jerome Anandeef57322017-01-25 04:27:49 +05303645/* intel_lpe_audio.c */
3646int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3647void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3648void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303649void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003650 enum pipe pipe, enum port port,
3651 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303652
Chris Wilsonf899fc62010-07-20 15:44:45 -07003653/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003654extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3655extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003656extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3657 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003658
Jani Nikula0184df42015-03-27 00:20:20 +02003659extern struct i2c_adapter *
3660intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003661extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3662extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003663static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003664{
3665 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3666}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003667extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003668
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003669/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003670void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003671bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003672bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003673bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003674bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003675bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003676bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003677bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303678bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3679 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303680bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3681 enum port port);
3682
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003683
Chris Wilson3b617962010-08-24 09:02:58 +01003684/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003685#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003686extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003687extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3688extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003689extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003690extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3691 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003692extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003693 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003694extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003695#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003696static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003697static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3698static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003699static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3700{
3701}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003702static inline int
3703intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3704{
3705 return 0;
3706}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003707static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003708intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003709{
3710 return 0;
3711}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003712static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003713{
3714 return -ENODEV;
3715}
Len Brown65e082c2008-10-24 17:18:10 -04003716#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003717
Jesse Barnes723bfd72010-10-07 16:01:13 -07003718/* intel_acpi.c */
3719#ifdef CONFIG_ACPI
3720extern void intel_register_dsm_handler(void);
3721extern void intel_unregister_dsm_handler(void);
3722#else
3723static inline void intel_register_dsm_handler(void) { return; }
3724static inline void intel_unregister_dsm_handler(void) { return; }
3725#endif /* CONFIG_ACPI */
3726
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003727/* intel_device_info.c */
3728static inline struct intel_device_info *
3729mkwrite_device_info(struct drm_i915_private *dev_priv)
3730{
3731 return (struct intel_device_info *)&dev_priv->info;
3732}
3733
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003734const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003735void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3736void intel_device_info_dump(struct drm_i915_private *dev_priv);
3737
Jesse Barnes79e53942008-11-07 14:24:08 -08003738/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003739extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003740extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003741extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003742extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003743extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003744extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003745extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3746 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003747extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003748extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3749extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003750extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003751extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003752extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003753extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003754 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003755
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003756int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3757 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003758
Chris Wilson6ef3d422010-08-04 20:26:07 +01003759/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003760extern struct intel_overlay_error_state *
3761intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003762extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3763 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003764
Chris Wilsonc0336662016-05-06 15:40:21 +01003765extern struct intel_display_error_state *
3766intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003767extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003768 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003769
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003770int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3771int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003772int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3773 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003774
3775/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303776u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003777int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003778u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003779u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3780void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003781u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3782void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3783u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3784void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003785u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3786void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003787u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3788void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003789u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3790 enum intel_sbi_destination destination);
3791void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3792 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303793u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3794void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003795
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003796/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003797void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003798 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003799void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3800 enum port port, u32 margin, u32 scale,
3801 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003802void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3803void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3804bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3805 enum dpio_phy phy);
3806bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3807 enum dpio_phy phy);
3808uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3809 uint8_t lane_count);
3810void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3811 uint8_t lane_lat_optim_mask);
3812uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3813
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003814void chv_set_phy_signal_level(struct intel_encoder *encoder,
3815 u32 deemph_reg_value, u32 margin_reg_value,
3816 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003817void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3818 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003819void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003820void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3821void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003822void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003823
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003824void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3825 u32 demph_reg_value, u32 preemph_reg_value,
3826 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003827void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003828void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003829void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003830
Ville Syrjälä616bc822015-01-23 21:04:25 +02003831int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3832int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003833u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3834 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303835
Ben Widawsky0b274482013-10-04 21:22:51 -07003836#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3837#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003838
Ben Widawsky0b274482013-10-04 21:22:51 -07003839#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3840#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3841#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3842#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003843
Ben Widawsky0b274482013-10-04 21:22:51 -07003844#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3845#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3846#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3847#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003848
Chris Wilson698b3132014-03-21 13:16:43 +00003849/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3850 * will be implemented using 2 32-bit writes in an arbitrary order with
3851 * an arbitrary delay between them. This can cause the hardware to
3852 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003853 * machine death. For this reason we do not support I915_WRITE64, or
3854 * dev_priv->uncore.funcs.mmio_writeq.
3855 *
3856 * When reading a 64-bit value as two 32-bit values, the delay may cause
3857 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3858 * occasionally a 64-bit register does not actualy support a full readq
3859 * and must be read using two 32-bit reads.
3860 *
3861 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003862 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003863#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003864
Chris Wilson50877442014-03-21 12:41:53 +00003865#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003866 u32 upper, lower, old_upper, loop = 0; \
3867 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003868 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003869 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003870 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003871 upper = I915_READ(upper_reg); \
3872 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003873 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003874
Zou Nan haicae58522010-11-09 17:17:32 +08003875#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3876#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3877
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003878#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003879static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003880 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003881{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003882 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003883}
3884
3885#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003886static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003887 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003888{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003889 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003890}
3891__raw_read(8, b)
3892__raw_read(16, w)
3893__raw_read(32, l)
3894__raw_read(64, q)
3895
3896__raw_write(8, b)
3897__raw_write(16, w)
3898__raw_write(32, l)
3899__raw_write(64, q)
3900
3901#undef __raw_read
3902#undef __raw_write
3903
Chris Wilsona6111f72015-04-07 16:21:02 +01003904/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003905 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003906 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003907 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003908 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003909 *
3910 * As an example, these accessors can possibly be used between:
3911 *
3912 * spin_lock_irq(&dev_priv->uncore.lock);
3913 * intel_uncore_forcewake_get__locked();
3914 *
3915 * and
3916 *
3917 * intel_uncore_forcewake_put__locked();
3918 * spin_unlock_irq(&dev_priv->uncore.lock);
3919 *
3920 *
3921 * Note: some registers may not need forcewake held, so
3922 * intel_uncore_forcewake_{get,put} can be omitted, see
3923 * intel_uncore_forcewake_for_reg().
3924 *
3925 * Certain architectures will die if the same cacheline is concurrently accessed
3926 * by different clients (e.g. on Ivybridge). Access to registers should
3927 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3928 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003929 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003930#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3931#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003932#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003933#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3934
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003935/* "Broadcast RGB" property */
3936#define INTEL_BROADCAST_RGB_AUTO 0
3937#define INTEL_BROADCAST_RGB_FULL 1
3938#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003939
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003940static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003941{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003942 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003943 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003944 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303945 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003946 else
3947 return VGACNTRL;
3948}
3949
Imre Deakdf977292013-05-21 20:03:17 +03003950static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3951{
3952 unsigned long j = msecs_to_jiffies(m);
3953
3954 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3955}
3956
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003957static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3958{
3959 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3960}
3961
Imre Deakdf977292013-05-21 20:03:17 +03003962static inline unsigned long
3963timespec_to_jiffies_timeout(const struct timespec *value)
3964{
3965 unsigned long j = timespec_to_jiffies(value);
3966
3967 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3968}
3969
Paulo Zanonidce56b32013-12-19 14:29:40 -02003970/*
3971 * If you need to wait X milliseconds between events A and B, but event B
3972 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3973 * when event A happened, then just before event B you call this function and
3974 * pass the timestamp as the first argument, and X as the second argument.
3975 */
3976static inline void
3977wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3978{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003979 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003980
3981 /*
3982 * Don't re-read the value of "jiffies" every time since it may change
3983 * behind our back and break the math.
3984 */
3985 tmp_jiffies = jiffies;
3986 target_jiffies = timestamp_jiffies +
3987 msecs_to_jiffies_timeout(to_wait_ms);
3988
3989 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003990 remaining_jiffies = target_jiffies - tmp_jiffies;
3991 while (remaining_jiffies)
3992 remaining_jiffies =
3993 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003994 }
3995}
Chris Wilson221fe792016-09-09 14:11:51 +01003996
3997static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00003998__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003999{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004000 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004001 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004002
Chris Wilson309663a2017-02-23 07:44:07 +00004003 /* Note that the engine may have wrapped around the seqno, and
4004 * so our request->global_seqno will be ahead of the hardware,
4005 * even though it completed the request before wrapping. We catch
4006 * this by kicking all the waiters before resetting the seqno
4007 * in hardware, and also signal the fence.
4008 */
4009 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4010 return true;
4011
Chris Wilson754c9fd2017-02-23 07:44:14 +00004012 /* The request was dequeued before we were awoken. We check after
4013 * inspecting the hw to confirm that this was the same request
4014 * that generated the HWS update. The memory barriers within
4015 * the request execution are sufficient to ensure that a check
4016 * after reading the value from hw matches this request.
4017 */
4018 seqno = i915_gem_request_global_seqno(req);
4019 if (!seqno)
4020 return false;
4021
Chris Wilson7ec2c732016-07-01 17:23:22 +01004022 /* Before we do the heavier coherent read of the seqno,
4023 * check the value (hopefully) in the CPU cacheline.
4024 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004025 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004026 return true;
4027
Chris Wilson688e6c72016-07-01 17:23:15 +01004028 /* Ensure our read of the seqno is coherent so that we
4029 * do not "miss an interrupt" (i.e. if this is the last
4030 * request and the seqno write from the GPU is not visible
4031 * by the time the interrupt fires, we will see that the
4032 * request is incomplete and go back to sleep awaiting
4033 * another interrupt that will never come.)
4034 *
4035 * Strictly, we only need to do this once after an interrupt,
4036 * but it is easier and safer to do it every time the waiter
4037 * is woken.
4038 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004039 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004040 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004041 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004042
Chris Wilson3d5564e2016-07-01 17:23:23 +01004043 /* The ordering of irq_posted versus applying the barrier
4044 * is crucial. The clearing of the current irq_posted must
4045 * be visible before we perform the barrier operation,
4046 * such that if a subsequent interrupt arrives, irq_posted
4047 * is reasserted and our task rewoken (which causes us to
4048 * do another __i915_request_irq_complete() immediately
4049 * and reapply the barrier). Conversely, if the clear
4050 * occurs after the barrier, then an interrupt that arrived
4051 * whilst we waited on the barrier would not trigger a
4052 * barrier on the next pass, and the read may not see the
4053 * seqno update.
4054 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004055 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004056
4057 /* If we consume the irq, but we are no longer the bottom-half,
4058 * the real bottom-half may not have serialised their own
4059 * seqno check with the irq-barrier (i.e. may have inspected
4060 * the seqno before we believe it coherent since they see
4061 * irq_posted == false but we are still running).
4062 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004063 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004064 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004065 /* Note that if the bottom-half is changed as we
4066 * are sending the wake-up, the new bottom-half will
4067 * be woken by whomever made the change. We only have
4068 * to worry about when we steal the irq-posted for
4069 * ourself.
4070 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004071 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004072 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004073
Chris Wilson754c9fd2017-02-23 07:44:14 +00004074 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004075 return true;
4076 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004077
Chris Wilson688e6c72016-07-01 17:23:15 +01004078 return false;
4079}
4080
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004081void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4082bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4083
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004084/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4085 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4086 * perform the operation. To check beforehand, pass in the parameters to
4087 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4088 * you only need to pass in the minor offsets, page-aligned pointers are
4089 * always valid.
4090 *
4091 * For just checking for SSE4.1, in the foreknowledge that the future use
4092 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4093 */
4094#define i915_can_memcpy_from_wc(dst, src, len) \
4095 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4096
4097#define i915_has_memcpy_from_wc() \
4098 i915_memcpy_from_wc(NULL, NULL, 0)
4099
Chris Wilsonc58305a2016-08-19 16:54:28 +01004100/* i915_mm.c */
4101int remap_io_mapping(struct vm_area_struct *vma,
4102 unsigned long addr, unsigned long pfn, unsigned long size,
4103 struct io_mapping *iomap);
4104
Chris Wilsone59dc172017-02-22 11:40:45 +00004105static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4106{
4107 return (obj->cache_level != I915_CACHE_NONE ||
4108 HAS_LLC(to_i915(obj->base.dev)));
4109}
4110
Linus Torvalds1da177e2005-04-16 15:20:36 -07004111#endif