blob: a3a02acfc3456e6e3c577b295fa0a9ba73081615 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000043#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010044#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010045#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010046#include <linux/shmem_fs.h>
47
48#include <drm/drmP.h>
49#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010054
55#include "i915_params.h"
56#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000057#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
59#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000060#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000061#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000062#include "intel_dpll_mgr.h"
63#include "intel_lrc.h"
64#include "intel_opregion.h"
65#include "intel_ringbuffer.h"
66#include "intel_uncore.h"
67#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068
Chris Wilsond501b1d2016-04-13 17:35:02 +010069#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000070#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020071#include "i915_gem_fence_reg.h"
72#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010073#include "i915_gem_gtt.h"
Chris Wilson05235c52016-07-20 09:21:08 +010074#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010075#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070076
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020077#include "i915_vma.h"
78
Zhi Wang0ad35fe2016-06-16 08:07:00 -040079#include "intel_gvt.h"
80
Linus Torvalds1da177e2005-04-16 15:20:36 -070081/* General customization:
82 */
83
Linus Torvalds1da177e2005-04-16 15:20:36 -070084#define DRIVER_NAME "i915"
85#define DRIVER_DESC "Intel Graphics"
Joonas Lahtinen2f2f2db2018-02-07 09:26:04 +020086#define DRIVER_DATE "20180207"
87#define DRIVER_TIMESTAMP 1517988364
Linus Torvalds1da177e2005-04-16 15:20:36 -070088
Rob Clarke2c719b2014-12-15 13:56:32 -050089/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
90 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
91 * which may not necessarily be a user visible problem. This will either
92 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
93 * enable distros and users to tailor their preferred amount of i915 abrt
94 * spam.
95 */
96#define I915_STATE_WARN(condition, format...) ({ \
97 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020098 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000099 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500100 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500101 unlikely(__ret_warn_on); \
102})
103
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200104#define I915_STATE_WARN_ON(x) \
105 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200106
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000107#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Imre Deak4fec15d2016-03-16 13:39:08 +0200108bool __i915_inject_load_failure(const char *func, int line);
109#define i915_inject_load_failure() \
110 __i915_inject_load_failure(__func__, __LINE__)
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000111#else
112#define i915_inject_load_failure() false
113#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200114
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530115typedef struct {
116 uint32_t val;
117} uint_fixed_16_16_t;
118
119#define FP_16_16_MAX ({ \
120 uint_fixed_16_16_t fp; \
121 fp.val = UINT_MAX; \
122 fp; \
123})
124
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530125static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
126{
127 if (val.val == 0)
128 return true;
129 return false;
130}
131
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530132static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530133{
134 uint_fixed_16_16_t fp;
135
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530136 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530137
138 fp.val = val << 16;
139 return fp;
140}
141
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530142static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530143{
144 return DIV_ROUND_UP(fp.val, 1 << 16);
145}
146
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530147static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530148{
149 return fp.val >> 16;
150}
151
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530152static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530153 uint_fixed_16_16_t min2)
154{
155 uint_fixed_16_16_t min;
156
157 min.val = min(min1.val, min2.val);
158 return min;
159}
160
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530161static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530162 uint_fixed_16_16_t max2)
163{
164 uint_fixed_16_16_t max;
165
166 max.val = max(max1.val, max2.val);
167 return max;
168}
169
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530170static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
171{
172 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530173 WARN_ON(val > U32_MAX);
174 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530175 return fp;
176}
177
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530178static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
179 uint_fixed_16_16_t d)
180{
181 return DIV_ROUND_UP(val.val, d.val);
182}
183
184static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
185 uint_fixed_16_16_t mul)
186{
187 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530188
189 intermediate_val = (uint64_t) val * mul.val;
190 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530191 WARN_ON(intermediate_val > U32_MAX);
192 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530193}
194
195static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
196 uint_fixed_16_16_t mul)
197{
198 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530199
200 intermediate_val = (uint64_t) val.val * mul.val;
201 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530202 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530203}
204
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530205static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530206{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530207 uint64_t interm_val;
208
209 interm_val = (uint64_t)val << 16;
210 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530211 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530212}
213
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530214static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
215 uint_fixed_16_16_t d)
216{
217 uint64_t interm_val;
218
219 interm_val = (uint64_t)val << 16;
220 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530221 WARN_ON(interm_val > U32_MAX);
222 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530223}
224
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530225static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530226 uint_fixed_16_16_t mul)
227{
228 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530229
230 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530231 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530232}
233
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530234static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
235 uint_fixed_16_16_t add2)
236{
237 uint64_t interm_sum;
238
239 interm_sum = (uint64_t) add1.val + add2.val;
240 return clamp_u64_to_fixed16(interm_sum);
241}
242
243static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
244 uint32_t add2)
245{
246 uint64_t interm_sum;
247 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
248
249 interm_sum = (uint64_t) add1.val + interm_add2.val;
250 return clamp_u64_to_fixed16(interm_sum);
251}
252
Egbert Eich1d843f92013-02-25 12:06:49 -0500253enum hpd_pin {
254 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500255 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
256 HPD_CRT,
257 HPD_SDVO_B,
258 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700259 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500260 HPD_PORT_B,
261 HPD_PORT_C,
262 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800263 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500264 HPD_NUM_PINS
265};
266
Jani Nikulac91711f2015-05-28 15:43:48 +0300267#define for_each_hpd_pin(__pin) \
268 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
269
Lyude317eaa92017-02-03 21:18:25 -0500270#define HPD_STORM_DEFAULT_THRESHOLD 5
271
Jani Nikula5fcece82015-05-27 15:03:42 +0300272struct i915_hotplug {
273 struct work_struct hotplug_work;
274
275 struct {
276 unsigned long last_jiffies;
277 int count;
278 enum {
279 HPD_ENABLED = 0,
280 HPD_DISABLED = 1,
281 HPD_MARK_DISABLED = 2
282 } state;
283 } stats[HPD_NUM_PINS];
284 u32 event_bits;
285 struct delayed_work reenable_work;
286
287 struct intel_digital_port *irq_port[I915_MAX_PORTS];
288 u32 long_port_mask;
289 u32 short_port_mask;
290 struct work_struct dig_port_work;
291
Lyude19625e82016-06-21 17:03:44 -0400292 struct work_struct poll_init_work;
293 bool poll_enabled;
294
Lyude317eaa92017-02-03 21:18:25 -0500295 unsigned int hpd_storm_threshold;
296
Jani Nikula5fcece82015-05-27 15:03:42 +0300297 /*
298 * if we get a HPD irq from DP and a HPD irq from non-DP
299 * the non-DP HPD could block the workqueue on a mode config
300 * mutex getting, that userspace may have taken. However
301 * userspace is waiting on the DP workqueue to run which is
302 * blocked behind the non-DP one.
303 */
304 struct workqueue_struct *dp_wq;
305};
306
Chris Wilson2a2d5482012-12-03 11:49:06 +0000307#define I915_GEM_GPU_DOMAINS \
308 (I915_GEM_DOMAIN_RENDER | \
309 I915_GEM_DOMAIN_SAMPLER | \
310 I915_GEM_DOMAIN_COMMAND | \
311 I915_GEM_DOMAIN_INSTRUCTION | \
312 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700313
Daniel Vettere7b903d2013-06-05 13:34:14 +0200314struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100315struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100316struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200317
Chris Wilsona6f766f2015-04-27 13:41:20 +0100318struct drm_i915_file_private {
319 struct drm_i915_private *dev_priv;
320 struct drm_file *file;
321
322 struct {
323 spinlock_t lock;
324 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100325/* 20ms is a fairly arbitrary limit (greater than the average frame time)
326 * chosen to prevent the CPU getting more than a frame ahead of the GPU
327 * (when using lax throttling for the frontbuffer). We also use it to
328 * offer free GPU waitboosts for severely congested workloads.
329 */
330#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100331 } mm;
332 struct idr context_idr;
333
Chris Wilson2e1b8732015-04-27 13:41:22 +0100334 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100335 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100336 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100337
Chris Wilsonc80ff162016-07-27 09:07:27 +0100338 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200339
340/* Client can have a maximum of 3 contexts banned before
341 * it is denied of creating new contexts. As one context
342 * ban needs 4 consecutive hangs, and more if there is
343 * progress in between, this is a last resort stop gap measure
344 * to limit the badly behaving clients access to gpu.
345 */
346#define I915_MAX_CLIENT_CONTEXT_BANS 3
Chris Wilson77b25a92017-07-21 13:32:30 +0100347 atomic_t context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100348};
349
Linus Torvalds1da177e2005-04-16 15:20:36 -0700350/* Interface history:
351 *
352 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100353 * 1.2: Add Power Management
354 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100355 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000356 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000357 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
358 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700359 */
360#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000361#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700362#define DRIVER_PATCHLEVEL 0
363
Chris Wilson6ef3d422010-08-04 20:26:07 +0100364struct intel_overlay;
365struct intel_overlay_error_state;
366
yakui_zhao9b9d1722009-05-31 17:17:17 +0800367struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100368 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800369 u8 dvo_port;
370 u8 slave_addr;
371 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100372 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400373 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800374};
375
Jani Nikula7bd688c2013-11-08 16:48:56 +0200376struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200377struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100378struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200379struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000380struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100381struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200382struct intel_limit;
383struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200384struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100385
Jesse Barnese70236a2009-09-21 10:42:27 -0700386struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200387 void (*get_cdclk)(struct drm_i915_private *dev_priv,
388 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200389 void (*set_cdclk)(struct drm_i915_private *dev_priv,
390 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200391 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
392 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100393 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800394 int (*compute_intermediate_wm)(struct drm_device *dev,
395 struct intel_crtc *intel_crtc,
396 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100397 void (*initial_watermarks)(struct intel_atomic_state *state,
398 struct intel_crtc_state *cstate);
399 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
400 struct intel_crtc_state *cstate);
401 void (*optimize_watermarks)(struct intel_atomic_state *state,
402 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700403 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200404 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200405 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100406 /* Returns the active state of the crtc, and if the crtc is active,
407 * fills out the pipe-config with the hw state. */
408 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200409 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000410 void (*get_initial_plane_config)(struct intel_crtc *,
411 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200412 int (*crtc_compute_clock)(struct intel_crtc *crtc,
413 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200414 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
415 struct drm_atomic_state *old_state);
416 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
417 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200418 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200419 void (*audio_codec_enable)(struct intel_encoder *encoder,
420 const struct intel_crtc_state *crtc_state,
421 const struct drm_connector_state *conn_state);
422 void (*audio_codec_disable)(struct intel_encoder *encoder,
423 const struct intel_crtc_state *old_crtc_state,
424 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200425 void (*fdi_link_train)(struct intel_crtc *crtc,
426 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200427 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100428 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700429 /* clock updates for mode set */
430 /* cursor updates */
431 /* render clock increase/decrease */
432 /* display clock increase/decrease */
433 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000434
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200435 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
436 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700437};
438
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200439#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
440#define CSR_VERSION_MAJOR(version) ((version) >> 16)
441#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
442
Daniel Vettereb805622015-05-04 14:58:44 +0200443struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200444 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200445 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530446 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200447 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200448 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200449 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200450 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200451 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200452 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200453 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200454};
455
Chris Wilson2bd160a2016-08-15 10:48:45 +0100456struct intel_display_error_state;
457
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000458struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100459 struct kref ref;
Arnd Bergmannc6270db2018-01-17 16:48:53 +0100460 ktime_t time;
461 ktime_t boottime;
462 ktime_t uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100463
Chris Wilson9f267eb2016-10-12 10:05:19 +0100464 struct drm_i915_private *i915;
465
Chris Wilson2bd160a2016-08-15 10:48:45 +0100466 char error_msg[128];
467 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000468 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000469 bool wakelock;
470 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100471 int iommu;
472 u32 reset_count;
473 u32 suspend_count;
474 struct intel_device_info device_info;
Chris Wilson3fed1802018-02-07 21:05:43 +0000475 struct intel_driver_caps driver_caps;
Chris Wilson642c8a72017-02-06 21:36:07 +0000476 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100477
Michal Wajdeczko7d41ef32017-10-26 17:36:55 +0000478 struct i915_error_uc {
479 struct intel_uc_fw guc_fw;
480 struct intel_uc_fw huc_fw;
Michal Wajdeczko0397ac12017-10-26 17:36:56 +0000481 struct drm_i915_error_object *guc_log;
Michal Wajdeczko7d41ef32017-10-26 17:36:55 +0000482 } uc;
483
Chris Wilson2bd160a2016-08-15 10:48:45 +0100484 /* Generic register state */
485 u32 eir;
486 u32 pgtbl_er;
487 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000488 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100489 u32 ccid;
490 u32 derrmr;
491 u32 forcewake;
492 u32 error; /* gen6+ */
493 u32 err_int; /* gen7 */
494 u32 fault_data0; /* gen8, gen9 */
495 u32 fault_data1; /* gen8, gen9 */
496 u32 done_reg;
497 u32 gac_eco;
498 u32 gam_ecochk;
499 u32 gab_ctl;
500 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300501
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000502 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100503 u64 fence[I915_MAX_NUM_FENCES];
504 struct intel_overlay_error_state *overlay;
505 struct intel_display_error_state *display;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100506
507 struct drm_i915_error_engine {
508 int engine_id;
509 /* Software tracked state */
Chris Wilson398c8a32017-12-19 13:14:19 +0000510 bool idle;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100511 bool waiting;
512 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200513 unsigned long hangcheck_timestamp;
514 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100515 enum intel_engine_hangcheck_action hangcheck_action;
516 struct i915_address_space *vm;
517 int num_requests;
Michel Thierry702c8f82017-06-20 10:57:48 +0100518 u32 reset_count;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100519
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100520 /* position of active request inside the ring */
521 u32 rq_head, rq_post, rq_tail;
522
Chris Wilson2bd160a2016-08-15 10:48:45 +0100523 /* our own tracking of ring head and tail */
524 u32 cpu_ring_head;
525 u32 cpu_ring_tail;
526
527 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100528
529 /* Register state */
530 u32 start;
531 u32 tail;
532 u32 head;
533 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100534 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100535 u32 hws;
536 u32 ipeir;
537 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100538 u32 bbstate;
539 u32 instpm;
540 u32 instps;
541 u32 seqno;
542 u64 bbaddr;
543 u64 acthd;
544 u32 fault_reg;
545 u64 faddr;
546 u32 rc_psmi; /* sleep state */
547 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +0300548 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100549
Chris Wilson4fa60532017-01-29 09:24:33 +0000550 struct drm_i915_error_context {
551 char comm[TASK_COMM_LEN];
552 pid_t pid;
553 u32 handle;
554 u32 hw_id;
Chris Wilson1f181222017-10-03 21:34:50 +0100555 int priority;
Chris Wilson4fa60532017-01-29 09:24:33 +0000556 int ban_score;
557 int active;
558 int guilty;
Chris Wilson302e55d2018-02-05 09:41:39 +0000559 bool bannable;
Chris Wilson4fa60532017-01-29 09:24:33 +0000560 } context;
561
Chris Wilson2bd160a2016-08-15 10:48:45 +0100562 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100563 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +0100564 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +0100565 int page_count;
566 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100567 u32 *pages[0];
568 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
569
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100570 struct drm_i915_error_object **user_bo;
571 long user_bo_count;
572
Chris Wilson2bd160a2016-08-15 10:48:45 +0100573 struct drm_i915_error_object *wa_ctx;
Chris Wilson4e90a6e22017-11-26 22:09:01 +0000574 struct drm_i915_error_object *default_state;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100575
576 struct drm_i915_error_request {
577 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100578 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +0100579 u32 context;
Chris Wilson1f181222017-10-03 21:34:50 +0100580 int priority;
Mika Kuoppala84102172016-11-16 17:20:32 +0200581 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100582 u32 seqno;
583 u32 head;
584 u32 tail;
Mika Kuoppala76e70082017-09-22 15:43:07 +0300585 } *requests, execlist[EXECLIST_MAX_PORTS];
586 unsigned int num_ports;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100587
588 struct drm_i915_error_waiter {
589 char comm[TASK_COMM_LEN];
590 pid_t pid;
591 u32 seqno;
592 } *waiters;
593
594 struct {
595 u32 gfx_mode;
596 union {
597 u64 pdp[4];
598 u32 pp_dir_base;
599 };
600 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100601 } engine[I915_NUM_ENGINES];
602
603 struct drm_i915_error_buffer {
604 u32 size;
605 u32 name;
606 u32 rseqno[I915_NUM_ENGINES], wseqno;
607 u64 gtt_offset;
608 u32 read_domains;
609 u32 write_domain;
610 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
611 u32 tiling:2;
612 u32 dirty:1;
613 u32 purgeable:1;
614 u32 userptr:1;
615 s32 engine:4;
616 u32 cache_level:3;
617 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
618 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
619 struct i915_address_space *active_vm[I915_NUM_ENGINES];
620};
621
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800622enum i915_cache_level {
623 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100624 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
625 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
626 caches, eg sampler/render caches, and the
627 large Last-Level-Cache. LLC is coherent with
628 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100629 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800630};
631
Chris Wilson85fd4f52016-12-05 14:29:36 +0000632#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
633
Paulo Zanonia4001f12015-02-13 17:23:44 -0200634enum fb_op_origin {
635 ORIGIN_GTT,
636 ORIGIN_CPU,
637 ORIGIN_CS,
638 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300639 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200640};
641
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200642struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300643 /* This is always the inner lock when overlapping with struct_mutex and
644 * it's the outer lock when overlapping with stolen_lock. */
645 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700646 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200647 unsigned int possible_framebuffer_bits;
648 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200649 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200650 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700651
Ben Widawskyc4213882014-06-19 12:06:10 -0700652 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700653 struct drm_mm_node *compressed_llb;
654
Rodrigo Vivida46f932014-08-01 02:04:45 -0700655 bool false_color;
656
Paulo Zanonid029bca2015-10-15 10:44:46 -0300657 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300658 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300659
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300660 bool underrun_detected;
661 struct work_struct underrun_work;
662
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300663 /*
664 * Due to the atomic rules we can't access some structures without the
665 * appropriate locking, so we cache information here in order to avoid
666 * these problems.
667 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200668 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000669 struct i915_vma *vma;
670
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200671 struct {
672 unsigned int mode_flags;
673 uint32_t hsw_bdw_pixel_rate;
674 } crtc;
675
676 struct {
677 unsigned int rotation;
678 int src_w;
679 int src_h;
680 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300681 /*
682 * Display surface base address adjustement for
683 * pageflips. Note that on gen4+ this only adjusts up
684 * to a tile, offsets within a tile are handled in
685 * the hw itself (with the TILEOFF register).
686 */
687 int adjusted_x;
688 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300689
690 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200691 } plane;
692
693 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200694 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200695 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200696 } fb;
697 } state_cache;
698
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300699 /*
700 * This structure contains everything that's relevant to program the
701 * hardware registers. When we want to figure out if we need to disable
702 * and re-enable FBC for a new configuration we just check if there's
703 * something different in the struct. The genx_fbc_activate functions
704 * are supposed to read from it in order to program the registers.
705 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200706 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000707 struct i915_vma *vma;
708
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200709 struct {
710 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200711 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200712 unsigned int fence_y_offset;
713 } crtc;
714
715 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200716 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200717 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200718 } fb;
719
720 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530721 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200722 } params;
723
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700724 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200725 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -0200726 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200727 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200728 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700729
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200730 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800731};
732
Chris Wilsonfe88d122016-12-31 11:20:12 +0000733/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530734 * HIGH_RR is the highest eDP panel refresh rate read from EDID
735 * LOW_RR is the lowest eDP panel refresh rate found from EDID
736 * parsing for same resolution.
737 */
738enum drrs_refresh_rate_type {
739 DRRS_HIGH_RR,
740 DRRS_LOW_RR,
741 DRRS_MAX_RR, /* RR count */
742};
743
744enum drrs_support_type {
745 DRRS_NOT_SUPPORTED = 0,
746 STATIC_DRRS_SUPPORT = 1,
747 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530748};
749
Daniel Vetter2807cf62014-07-11 10:30:11 -0700750struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530751struct i915_drrs {
752 struct mutex mutex;
753 struct delayed_work work;
754 struct intel_dp *dp;
755 unsigned busy_frontbuffer_bits;
756 enum drrs_refresh_rate_type refresh_rate_type;
757 enum drrs_support_type type;
758};
759
Rodrigo Vivia031d702013-10-03 16:15:06 -0300760struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700761 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300762 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700763 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700764 bool active;
765 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700766 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +0530767 bool psr2_support;
768 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800769 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530770 bool y_cord_support;
771 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530772 bool alpm;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700773
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700774 void (*enable_source)(struct intel_dp *,
775 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700776 void (*disable_source)(struct intel_dp *,
777 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700778 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700779 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700780 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300781};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700782
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800783enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300784 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800785 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300786 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
787 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530788 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700789 PCH_KBP, /* Kaby Lake PCH */
790 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200791 PCH_ICP, /* Ice Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700792 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800793};
794
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200795enum intel_sbi_destination {
796 SBI_ICLK,
797 SBI_MPHY,
798};
799
Keith Packard435793d2011-07-12 14:56:22 -0700800#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100801#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000802#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100803#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700804#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -0700805
Dave Airlie8be48d92010-03-30 05:34:14 +0000806struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100807struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000808
Daniel Vetterc2b91522012-02-14 22:37:19 +0100809struct intel_gmbus {
810 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200811#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000812 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100813 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200814 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100815 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100816 struct drm_i915_private *dev_priv;
817};
818
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100819struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000820 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000821 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800822 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800823 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000824 u32 saveSWF0[16];
825 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300826 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200827 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400828 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800829 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100830};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100831
Imre Deakddeea5b2014-05-05 15:19:56 +0300832struct vlv_s0ix_state {
833 /* GAM */
834 u32 wr_watermark;
835 u32 gfx_prio_ctrl;
836 u32 arb_mode;
837 u32 gfx_pend_tlb0;
838 u32 gfx_pend_tlb1;
839 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
840 u32 media_max_req_count;
841 u32 gfx_max_req_count;
842 u32 render_hwsp;
843 u32 ecochk;
844 u32 bsd_hwsp;
845 u32 blt_hwsp;
846 u32 tlb_rd_addr;
847
848 /* MBC */
849 u32 g3dctl;
850 u32 gsckgctl;
851 u32 mbctl;
852
853 /* GCP */
854 u32 ucgctl1;
855 u32 ucgctl3;
856 u32 rcgctl1;
857 u32 rcgctl2;
858 u32 rstctl;
859 u32 misccpctl;
860
861 /* GPM */
862 u32 gfxpause;
863 u32 rpdeuhwtc;
864 u32 rpdeuc;
865 u32 ecobus;
866 u32 pwrdwnupctl;
867 u32 rp_down_timeout;
868 u32 rp_deucsw;
869 u32 rcubmabdtmr;
870 u32 rcedata;
871 u32 spare2gh;
872
873 /* Display 1 CZ domain */
874 u32 gt_imr;
875 u32 gt_ier;
876 u32 pm_imr;
877 u32 pm_ier;
878 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
879
880 /* GT SA CZ domain */
881 u32 tilectl;
882 u32 gt_fifoctl;
883 u32 gtlc_wake_ctrl;
884 u32 gtlc_survive;
885 u32 pmwgicz;
886
887 /* Display 2 CZ domain */
888 u32 gu_ctl0;
889 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700890 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300891 u32 clock_gate_dis2;
892};
893
Chris Wilsonbf225f22014-07-10 20:31:18 +0100894struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200895 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100896 u32 render_c0;
897 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400898};
899
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100900struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200901 /*
902 * work, interrupts_enabled and pm_iir are protected by
903 * dev_priv->irq_lock
904 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100905 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200906 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100907 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200908
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100909 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530910 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530911
Ben Widawskyb39fb292014-03-19 18:31:11 -0700912 /* Frequencies are stored in potentially platform dependent multiples.
913 * In other words, *_freq needs to be multiplied by X to be interesting.
914 * Soft limits are those which are used for the dynamic reclocking done
915 * by the driver (raise frequencies under heavy loads, and lower for
916 * lighter loads). Hard limits are those imposed by the hardware.
917 *
918 * A distinction is made for overclocking, which is never enabled by
919 * default, and is considered to be above the hard limit if it's
920 * possible at all.
921 */
922 u8 cur_freq; /* Current frequency (cached, may not == HW) */
923 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
924 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
925 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
926 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100927 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000928 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700929 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
930 u8 rp1_freq; /* "less than" RP0 power/freqency */
931 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200932 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700933
Chris Wilson8fb55192015-04-07 16:20:28 +0100934 u8 up_threshold; /* Current %busy required to uplock */
935 u8 down_threshold; /* Current %busy required to downclock */
936
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100937 int last_adj;
938 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
939
Chris Wilsonc0951f02013-10-10 21:58:50 +0100940 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100941 atomic_t num_waiters;
942 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700943
Chris Wilsonbf225f22014-07-10 20:31:18 +0100944 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000945 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100946};
947
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100948struct intel_rc6 {
949 bool enabled;
950};
951
952struct intel_llc_pstate {
953 bool enabled;
954};
955
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100956struct intel_gen6_power_mgmt {
957 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100958 struct intel_rc6 rc6;
959 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100960};
961
Daniel Vetter1a240d42012-11-29 22:18:51 +0100962/* defined intel_pm.c */
963extern spinlock_t mchdev_lock;
964
Daniel Vetterc85aa882012-11-02 19:55:03 +0100965struct intel_ilk_power_mgmt {
966 u8 cur_delay;
967 u8 min_delay;
968 u8 max_delay;
969 u8 fmax;
970 u8 fstart;
971
972 u64 last_count1;
973 unsigned long last_time1;
974 unsigned long chipset_power;
975 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000976 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100977 unsigned long gfx_power;
978 u8 corr;
979
980 int c_m;
981 int r_t;
982};
983
Imre Deakc6cb5822014-03-04 19:22:55 +0200984struct drm_i915_private;
985struct i915_power_well;
986
987struct i915_power_well_ops {
988 /*
989 * Synchronize the well's hw state to match the current sw state, for
990 * example enable/disable it based on the current refcount. Called
991 * during driver init and resume time, possibly after first calling
992 * the enable/disable handlers.
993 */
994 void (*sync_hw)(struct drm_i915_private *dev_priv,
995 struct i915_power_well *power_well);
996 /*
997 * Enable the well and resources that depend on it (for example
998 * interrupts located on the well). Called after the 0->1 refcount
999 * transition.
1000 */
1001 void (*enable)(struct drm_i915_private *dev_priv,
1002 struct i915_power_well *power_well);
1003 /*
1004 * Disable the well and resources that depend on it. Called after
1005 * the 1->0 refcount transition.
1006 */
1007 void (*disable)(struct drm_i915_private *dev_priv,
1008 struct i915_power_well *power_well);
1009 /* Returns the hw enabled state. */
1010 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1011 struct i915_power_well *power_well);
1012};
1013
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001014/* Power well structure for haswell */
1015struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001016 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001017 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001018 /* power well enable/disable usage count */
1019 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001020 /* cached hw enabled state */
1021 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001022 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001023 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +03001024 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001025 /*
1026 * Arbitraty data associated with this power well. Platform and power
1027 * well specific.
1028 */
Imre Deakb5565a22017-07-06 17:40:29 +03001029 union {
1030 struct {
1031 enum dpio_phy phy;
1032 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +03001033 struct {
1034 /* Mask of pipes whose IRQ logic is backed by the pw */
1035 u8 irq_pipe_mask;
1036 /* The pw is backing the VGA functionality */
1037 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +03001038 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +03001039 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +03001040 };
Imre Deakc6cb5822014-03-04 19:22:55 +02001041 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001042};
1043
Imre Deak83c00f52013-10-25 17:36:47 +03001044struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001045 /*
1046 * Power wells needed for initialization at driver init and suspend
1047 * time are on. They are kept on until after the first modeset.
1048 */
1049 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001050 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001051 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001052
Imre Deak83c00f52013-10-25 17:36:47 +03001053 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001054 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001055 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001056};
1057
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001058#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001059struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001060 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001061 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001062 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001063};
1064
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001065struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001066 /** Memory allocator for GTT stolen memory */
1067 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001068 /** Protects the usage of the GTT stolen memory allocator. This is
1069 * always the inner lock when overlapping with struct_mutex. */
1070 struct mutex stolen_lock;
1071
Chris Wilsonf2123812017-10-16 12:40:37 +01001072 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
1073 spinlock_t obj_lock;
1074
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001075 /** List of all objects in gtt_space. Used to restore gtt
1076 * mappings on resume */
1077 struct list_head bound_list;
1078 /**
1079 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001080 * are idle and not used by the GPU). These objects may or may
1081 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001082 */
1083 struct list_head unbound_list;
1084
Chris Wilson275f0392016-10-24 13:42:14 +01001085 /** List of all objects in gtt_space, currently mmaped by userspace.
1086 * All objects within this list must also be on bound_list.
1087 */
1088 struct list_head userfault_list;
1089
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001090 /**
1091 * List of objects which are pending destruction.
1092 */
1093 struct llist_head free_list;
1094 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +01001095 spinlock_t free_lock;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001096
Chris Wilson66df1012017-08-22 18:38:28 +01001097 /**
1098 * Small stash of WC pages
1099 */
1100 struct pagevec wc_stash;
1101
Matthew Auld465c4032017-10-06 23:18:14 +01001102 /**
1103 * tmpfs instance used for shmem backed objects
1104 */
1105 struct vfsmount *gemfs;
1106
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001107 /** PPGTT used for aliasing the PPGTT with the GTT */
1108 struct i915_hw_ppgtt *aliasing_ppgtt;
1109
Chris Wilson2cfcd322014-05-20 08:28:43 +01001110 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001111 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001112 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001113
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001114 /** LRU list of objects with fence regs on them. */
1115 struct list_head fence_list;
1116
Chris Wilson8a2421b2017-06-16 15:05:22 +01001117 /**
1118 * Workqueue to fault in userptr pages, flushed by the execbuf
1119 * when required but otherwise left to userspace to try again
1120 * on EAGAIN.
1121 */
1122 struct workqueue_struct *userptr_wq;
1123
Chris Wilson94312822017-05-03 10:39:18 +01001124 u64 unordered_timeline;
1125
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001126 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001127 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001128
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001129 /** Bit 6 swizzling required for X tiling */
1130 uint32_t bit_6_swizzle_x;
1131 /** Bit 6 swizzling required for Y tiling */
1132 uint32_t bit_6_swizzle_y;
1133
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001134 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001135 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001136 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001137 u32 object_count;
1138};
1139
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001140struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001141 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001142 unsigned bytes;
1143 unsigned size;
1144 int err;
1145 u8 *buf;
1146 loff_t start;
1147 loff_t pos;
1148};
1149
Chris Wilsonee42c002017-12-11 19:41:34 +00001150#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
1151
Chris Wilsonb52992c2016-10-28 13:58:24 +01001152#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1153#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1154
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001155#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1156#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1157
Daniel Vetter99584db2012-11-14 17:14:04 +01001158struct i915_gpu_error {
1159 /* For hangcheck timer */
1160#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1161#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001162
Chris Wilson737b1502015-01-26 18:03:03 +02001163 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001164
1165 /* For reset and error_state handling. */
1166 spinlock_t lock;
1167 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001168 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001169
Daniel Vetter9db529a2017-08-08 10:08:28 +02001170 atomic_t pending_fb_pin;
1171
Chris Wilson094f9a52013-09-25 17:34:55 +01001172 unsigned long missed_irq_rings;
1173
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001174 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001175 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001176 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001177 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001178 *
Michel Thierry56306c62017-04-18 13:23:16 -07001179 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001180 * meaning that any waiters holding onto the struct_mutex should
1181 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001182 *
1183 * If reset is not completed succesfully, the I915_WEDGE bit is
1184 * set meaning that hardware is terminally sour and there is no
1185 * recovery. All waiters on the reset_queue will be woken when
1186 * that happens.
1187 *
1188 * This counter is used by the wait_seqno code to notice that reset
1189 * event happened and it needs to restart the entire ioctl (since most
1190 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001191 *
1192 * This is important for lock-free wait paths, where no contended lock
1193 * naturally enforces the correct ordering between the bail-out of the
1194 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001195 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001196 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001197
Chris Wilson8c185ec2017-03-16 17:13:02 +00001198 /**
1199 * flags: Control various stages of the GPU reset
1200 *
1201 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1202 * other users acquiring the struct_mutex. To do this we set the
1203 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1204 * and then check for that bit before acquiring the struct_mutex (in
1205 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1206 * secondary role in preventing two concurrent global reset attempts.
1207 *
1208 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1209 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1210 * but it may be held by some long running waiter (that we cannot
1211 * interrupt without causing trouble). Once we are ready to do the GPU
1212 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1213 * they already hold the struct_mutex and want to participate they can
1214 * inspect the bit and do the reset directly, otherwise the worker
1215 * waits for the struct_mutex.
1216 *
Michel Thierry142bc7d2017-06-20 10:57:46 +01001217 * #I915_RESET_ENGINE[num_engines] - Since the driver doesn't need to
1218 * acquire the struct_mutex to reset an engine, we need an explicit
1219 * flag to prevent two concurrent reset attempts in the same engine.
1220 * As the number of engines continues to grow, allocate the flags from
1221 * the most significant bits.
1222 *
Chris Wilson8c185ec2017-03-16 17:13:02 +00001223 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1224 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1225 * i915_gem_request_alloc(), this bit is checked and the sequence
1226 * aborted (with -EIO reported to userspace) if set.
1227 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001228 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001229#define I915_RESET_BACKOFF 0
1230#define I915_RESET_HANDOFF 1
Daniel Vetter9db529a2017-08-08 10:08:28 +02001231#define I915_RESET_MODESET 2
Chris Wilson8af29b02016-09-09 14:11:47 +01001232#define I915_WEDGED (BITS_PER_LONG - 1)
Michel Thierry142bc7d2017-06-20 10:57:46 +01001233#define I915_RESET_ENGINE (I915_WEDGED - I915_NUM_ENGINES)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001234
Michel Thierry702c8f82017-06-20 10:57:48 +01001235 /** Number of times an engine has been reset */
1236 u32 reset_engine_count[I915_NUM_ENGINES];
1237
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001238 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001239 * Waitqueue to signal when a hang is detected. Used to for waiters
1240 * to release the struct_mutex for the reset to procede.
1241 */
1242 wait_queue_head_t wait_queue;
1243
1244 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001245 * Waitqueue to signal when the reset has completed. Used by clients
1246 * that wait for dev_priv->mm.wedged to settle.
1247 */
1248 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001249
Chris Wilson094f9a52013-09-25 17:34:55 +01001250 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001251 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001252};
1253
Zhang Ruib8efb172013-02-05 15:41:53 +08001254enum modeset_restore {
1255 MODESET_ON_LID_OPEN,
1256 MODESET_DONE,
1257 MODESET_SUSPENDED,
1258};
1259
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001260#define DP_AUX_A 0x40
1261#define DP_AUX_B 0x10
1262#define DP_AUX_C 0x20
1263#define DP_AUX_D 0x30
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001264#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001265
Xiong Zhang11c1b652015-08-17 16:04:04 +08001266#define DDC_PIN_B 0x05
1267#define DDC_PIN_C 0x04
1268#define DDC_PIN_D 0x06
1269
Paulo Zanoni6acab152013-09-12 17:06:24 -03001270struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001271 int max_tmds_clock;
1272
Damien Lespiauce4dd492014-08-01 11:07:54 +01001273 /*
1274 * This is an index in the HDMI/DVI DDI buffer translation table.
1275 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1276 * populate this field.
1277 */
1278#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001279 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001280
1281 uint8_t supports_dvi:1;
1282 uint8_t supports_hdmi:1;
1283 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001284 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001285
1286 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001287 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001288
1289 uint8_t dp_boost_level;
1290 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001291 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001292};
1293
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001294enum psr_lines_to_wait {
1295 PSR_0_LINES_TO_WAIT = 0,
1296 PSR_1_LINE_TO_WAIT,
1297 PSR_4_LINES_TO_WAIT,
1298 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301299};
1300
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001301struct intel_vbt_data {
1302 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1303 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1304
1305 /* Feature bits */
1306 unsigned int int_tv_support:1;
1307 unsigned int lvds_dither:1;
1308 unsigned int lvds_vbt:1;
1309 unsigned int int_crt_support:1;
1310 unsigned int lvds_use_ssc:1;
1311 unsigned int display_clock_mode:1;
1312 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001313 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001314 int lvds_ssc_freq;
1315 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1316
Pradeep Bhat83a72802014-03-28 10:14:57 +05301317 enum drrs_support_type drrs_type;
1318
Jani Nikula6aa23e62016-03-24 17:50:20 +02001319 struct {
1320 int rate;
1321 int lanes;
1322 int preemphasis;
1323 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001324 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001325 bool initialized;
1326 bool support;
1327 int bpp;
1328 struct edp_power_seq pps;
1329 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001330
Jani Nikulaf00076d2013-12-14 20:38:29 -02001331 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001332 bool full_link;
1333 bool require_aux_wakeup;
1334 int idle_frames;
1335 enum psr_lines_to_wait lines_to_wait;
1336 int tp1_wakeup_time;
1337 int tp2_tp3_wakeup_time;
1338 } psr;
1339
1340 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001341 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001342 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001343 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001344 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001345 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001346 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001347 } backlight;
1348
Shobhit Kumard17c5442013-08-27 15:12:25 +03001349 /* MIPI DSI */
1350 struct {
1351 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301352 struct mipi_config *config;
1353 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301354 u16 bl_ports;
1355 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301356 u8 seq_version;
1357 u32 size;
1358 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001359 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001360 } dsi;
1361
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001362 int crt_ddc_pin;
1363
1364 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001365 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001366
1367 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001368 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001369};
1370
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001371enum intel_ddb_partitioning {
1372 INTEL_DDB_PART_1_2,
1373 INTEL_DDB_PART_5_6, /* IVB+ */
1374};
1375
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001376struct intel_wm_level {
1377 bool enable;
1378 uint32_t pri_val;
1379 uint32_t spr_val;
1380 uint32_t cur_val;
1381 uint32_t fbc_val;
1382};
1383
Imre Deak820c1982013-12-17 14:46:36 +02001384struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001385 uint32_t wm_pipe[3];
1386 uint32_t wm_lp[3];
1387 uint32_t wm_lp_spr[3];
1388 uint32_t wm_linetime[3];
1389 bool enable_fbc_wm;
1390 enum intel_ddb_partitioning partitioning;
1391};
1392
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001393struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001394 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001395 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001396};
1397
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001398struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001399 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001400 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001401 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001402};
1403
1404struct vlv_wm_ddl_values {
1405 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001406};
1407
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001408struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001409 struct g4x_pipe_wm pipe[3];
1410 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001411 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001412 uint8_t level;
1413 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001414};
1415
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001416struct g4x_wm_values {
1417 struct g4x_pipe_wm pipe[2];
1418 struct g4x_sr_wm sr;
1419 struct g4x_sr_wm hpll;
1420 bool cxsr;
1421 bool hpll_en;
1422 bool fbc_en;
1423};
1424
Damien Lespiauc1939242014-11-04 17:06:41 +00001425struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001426 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001427};
1428
1429static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1430{
Damien Lespiau16160e32014-11-04 17:06:53 +00001431 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001432}
1433
Damien Lespiau08db6652014-11-04 17:06:52 +00001434static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1435 const struct skl_ddb_entry *e2)
1436{
1437 if (e1->start == e2->start && e1->end == e2->end)
1438 return true;
1439
1440 return false;
1441}
1442
Damien Lespiauc1939242014-11-04 17:06:41 +00001443struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001444 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001445 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001446};
1447
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001448struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001449 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001450 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001451};
1452
1453struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001454 bool plane_en;
1455 uint16_t plane_res_b;
1456 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001457};
1458
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301459/* Stores plane specific WM parameters */
1460struct skl_wm_params {
1461 bool x_tiled, y_tiled;
1462 bool rc_surface;
1463 uint32_t width;
1464 uint8_t cpp;
1465 uint32_t plane_pixel_rate;
1466 uint32_t y_min_scanlines;
1467 uint32_t plane_bytes_per_line;
1468 uint_fixed_16_16_t plane_blocks_per_line;
1469 uint_fixed_16_16_t y_tile_minimum;
1470 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001471 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301472};
1473
Paulo Zanonic67a4702013-08-19 13:18:09 -03001474/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001475 * This struct helps tracking the state needed for runtime PM, which puts the
1476 * device in PCI D3 state. Notice that when this happens, nothing on the
1477 * graphics device works, even register access, so we don't get interrupts nor
1478 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001479 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001480 * Every piece of our code that needs to actually touch the hardware needs to
1481 * either call intel_runtime_pm_get or call intel_display_power_get with the
1482 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001483 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001484 * Our driver uses the autosuspend delay feature, which means we'll only really
1485 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001486 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001487 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001488 *
1489 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1490 * goes back to false exactly before we reenable the IRQs. We use this variable
1491 * to check if someone is trying to enable/disable IRQs while they're supposed
1492 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001493 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001494 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001495 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001496 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001497struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001498 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001499 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001500 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001501};
1502
Daniel Vetter926321d2013-10-16 13:30:34 +02001503enum intel_pipe_crc_source {
1504 INTEL_PIPE_CRC_SOURCE_NONE,
1505 INTEL_PIPE_CRC_SOURCE_PLANE1,
1506 INTEL_PIPE_CRC_SOURCE_PLANE2,
1507 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001508 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001509 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1510 INTEL_PIPE_CRC_SOURCE_TV,
1511 INTEL_PIPE_CRC_SOURCE_DP_B,
1512 INTEL_PIPE_CRC_SOURCE_DP_C,
1513 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001514 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001515 INTEL_PIPE_CRC_SOURCE_MAX,
1516};
1517
Shuang He8bf1e9f2013-10-15 18:55:27 +01001518struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001519 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001520 uint32_t crc[5];
1521};
1522
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001523#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001524struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001525 spinlock_t lock;
1526 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001527 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001528 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001529 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001530 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001531 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001532};
1533
Daniel Vetterf99d7062014-06-19 16:01:59 +02001534struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001535 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001536
1537 /*
1538 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1539 * scheduled flips.
1540 */
1541 unsigned busy_bits;
1542 unsigned flip_bits;
1543};
1544
Mika Kuoppala72253422014-10-07 17:21:26 +03001545struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001546 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001547 u32 value;
1548 /* bitmask representing WA bits */
1549 u32 mask;
1550};
1551
Oscar Mateod6242ae2017-10-17 13:27:51 -07001552#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001553
1554struct i915_workarounds {
1555 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1556 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001557 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001558};
1559
Yu Zhangcf9d2892015-02-10 19:05:47 +08001560struct i915_virtual_gpu {
1561 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001562 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001563};
1564
Matt Roperaa363132015-09-24 15:53:18 -07001565/* used in computing the new watermarks state */
1566struct intel_wm_config {
1567 unsigned int num_pipes_active;
1568 bool sprites_enabled;
1569 bool sprites_scaled;
1570};
1571
Robert Braggd7965152016-11-07 19:49:52 +00001572struct i915_oa_format {
1573 u32 format;
1574 int size;
1575};
1576
Robert Bragg8a3003d2016-11-07 19:49:51 +00001577struct i915_oa_reg {
1578 i915_reg_t addr;
1579 u32 value;
1580};
1581
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001582struct i915_oa_config {
1583 char uuid[UUID_STRING_LEN + 1];
1584 int id;
1585
1586 const struct i915_oa_reg *mux_regs;
1587 u32 mux_regs_len;
1588 const struct i915_oa_reg *b_counter_regs;
1589 u32 b_counter_regs_len;
1590 const struct i915_oa_reg *flex_regs;
1591 u32 flex_regs_len;
1592
1593 struct attribute_group sysfs_metric;
1594 struct attribute *attrs[2];
1595 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001596
1597 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001598};
1599
Robert Braggeec688e2016-11-07 19:49:47 +00001600struct i915_perf_stream;
1601
Robert Bragg16d98b32016-12-07 21:40:33 +00001602/**
1603 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1604 */
Robert Braggeec688e2016-11-07 19:49:47 +00001605struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001606 /**
1607 * @enable: Enables the collection of HW samples, either in response to
1608 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1609 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001610 */
1611 void (*enable)(struct i915_perf_stream *stream);
1612
Robert Bragg16d98b32016-12-07 21:40:33 +00001613 /**
1614 * @disable: Disables the collection of HW samples, either in response
1615 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1616 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001617 */
1618 void (*disable)(struct i915_perf_stream *stream);
1619
Robert Bragg16d98b32016-12-07 21:40:33 +00001620 /**
1621 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001622 * once there is something ready to read() for the stream
1623 */
1624 void (*poll_wait)(struct i915_perf_stream *stream,
1625 struct file *file,
1626 poll_table *wait);
1627
Robert Bragg16d98b32016-12-07 21:40:33 +00001628 /**
1629 * @wait_unlocked: For handling a blocking read, wait until there is
1630 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001631 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001632 */
1633 int (*wait_unlocked)(struct i915_perf_stream *stream);
1634
Robert Bragg16d98b32016-12-07 21:40:33 +00001635 /**
1636 * @read: Copy buffered metrics as records to userspace
1637 * **buf**: the userspace, destination buffer
1638 * **count**: the number of bytes to copy, requested by userspace
1639 * **offset**: zero at the start of the read, updated as the read
1640 * proceeds, it represents how many bytes have been copied so far and
1641 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001642 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001643 * Copy as many buffered i915 perf samples and records for this stream
1644 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001645 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001646 * Only write complete records; returning -%ENOSPC if there isn't room
1647 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001648 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001649 * Return any error condition that results in a short read such as
1650 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1651 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001652 */
1653 int (*read)(struct i915_perf_stream *stream,
1654 char __user *buf,
1655 size_t count,
1656 size_t *offset);
1657
Robert Bragg16d98b32016-12-07 21:40:33 +00001658 /**
1659 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001660 *
1661 * The stream will always be disabled before this is called.
1662 */
1663 void (*destroy)(struct i915_perf_stream *stream);
1664};
1665
Robert Bragg16d98b32016-12-07 21:40:33 +00001666/**
1667 * struct i915_perf_stream - state for a single open stream FD
1668 */
Robert Braggeec688e2016-11-07 19:49:47 +00001669struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001670 /**
1671 * @dev_priv: i915 drm device
1672 */
Robert Braggeec688e2016-11-07 19:49:47 +00001673 struct drm_i915_private *dev_priv;
1674
Robert Bragg16d98b32016-12-07 21:40:33 +00001675 /**
1676 * @link: Links the stream into ``&drm_i915_private->streams``
1677 */
Robert Braggeec688e2016-11-07 19:49:47 +00001678 struct list_head link;
1679
Robert Bragg16d98b32016-12-07 21:40:33 +00001680 /**
1681 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1682 * properties given when opening a stream, representing the contents
1683 * of a single sample as read() by userspace.
1684 */
Robert Braggeec688e2016-11-07 19:49:47 +00001685 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001686
1687 /**
1688 * @sample_size: Considering the configured contents of a sample
1689 * combined with the required header size, this is the total size
1690 * of a single sample record.
1691 */
Robert Braggd7965152016-11-07 19:49:52 +00001692 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001693
Robert Bragg16d98b32016-12-07 21:40:33 +00001694 /**
1695 * @ctx: %NULL if measuring system-wide across all contexts or a
1696 * specific context that is being monitored.
1697 */
Robert Braggeec688e2016-11-07 19:49:47 +00001698 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001699
1700 /**
1701 * @enabled: Whether the stream is currently enabled, considering
1702 * whether the stream was opened in a disabled state and based
1703 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1704 */
Robert Braggeec688e2016-11-07 19:49:47 +00001705 bool enabled;
1706
Robert Bragg16d98b32016-12-07 21:40:33 +00001707 /**
1708 * @ops: The callbacks providing the implementation of this specific
1709 * type of configured stream.
1710 */
Robert Braggd7965152016-11-07 19:49:52 +00001711 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001712
1713 /**
1714 * @oa_config: The OA configuration used by the stream.
1715 */
1716 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001717};
1718
Robert Bragg16d98b32016-12-07 21:40:33 +00001719/**
1720 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1721 */
Robert Braggd7965152016-11-07 19:49:52 +00001722struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001723 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001724 * @is_valid_b_counter_reg: Validates register's address for
1725 * programming boolean counters for a particular platform.
1726 */
1727 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1728 u32 addr);
1729
1730 /**
1731 * @is_valid_mux_reg: Validates register's address for programming mux
1732 * for a particular platform.
1733 */
1734 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1735
1736 /**
1737 * @is_valid_flex_reg: Validates register's address for programming
1738 * flex EU filtering for a particular platform.
1739 */
1740 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1741
1742 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001743 * @init_oa_buffer: Resets the head and tail pointers of the
1744 * circular buffer for periodic OA reports.
1745 *
1746 * Called when first opening a stream for OA metrics, but also may be
1747 * called in response to an OA buffer overflow or other error
1748 * condition.
1749 *
1750 * Note it may be necessary to clear the full OA buffer here as part of
1751 * maintaining the invariable that new reports must be written to
1752 * zeroed memory for us to be able to reliable detect if an expected
1753 * report has not yet landed in memory. (At least on Haswell the OA
1754 * buffer tail pointer is not synchronized with reports being visible
1755 * to the CPU)
1756 */
Robert Braggd7965152016-11-07 19:49:52 +00001757 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001758
1759 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001760 * @enable_metric_set: Selects and applies any MUX configuration to set
1761 * up the Boolean and Custom (B/C) counters that are part of the
1762 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001763 * disabling EU clock gating as required.
1764 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001765 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1766 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001767
1768 /**
1769 * @disable_metric_set: Remove system constraints associated with using
1770 * the OA unit.
1771 */
Robert Braggd7965152016-11-07 19:49:52 +00001772 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001773
1774 /**
1775 * @oa_enable: Enable periodic sampling
1776 */
Robert Braggd7965152016-11-07 19:49:52 +00001777 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001778
1779 /**
1780 * @oa_disable: Disable periodic sampling
1781 */
Robert Braggd7965152016-11-07 19:49:52 +00001782 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001783
1784 /**
1785 * @read: Copy data from the circular OA buffer into a given userspace
1786 * buffer.
1787 */
Robert Braggd7965152016-11-07 19:49:52 +00001788 int (*read)(struct i915_perf_stream *stream,
1789 char __user *buf,
1790 size_t count,
1791 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001792
1793 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001794 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001795 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001796 * In particular this enables us to share all the fiddly code for
1797 * handling the OA unit tail pointer race that affects multiple
1798 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001799 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001800 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001801};
1802
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001803struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001804 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001805 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001806};
1807
Jani Nikula77fec552014-03-31 14:27:22 +03001808struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001809 struct drm_device drm;
1810
Chris Wilsonefab6d82015-04-07 16:20:57 +01001811 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001812 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001813 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001814 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001815 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001816 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001817
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001818 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001819 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001820
Matthew Auld77894222017-12-11 15:18:18 +00001821 /**
1822 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1823 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001824 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001825 * exactly how much of this we are actually allowed to use, given that
1826 * some portion of it is in fact reserved for use by hardware functions.
1827 */
1828 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001829 /**
1830 * Reseved portion of Data Stolen Memory
1831 */
1832 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001833
Matthew Auldb1ace602017-12-11 15:18:21 +00001834 /*
1835 * Stolen memory is segmented in hardware with different portions
1836 * offlimits to certain functions.
1837 *
1838 * The drm_mm is initialised to the total accessible range, as found
1839 * from the PCI config. On Broadwell+, this is further restricted to
1840 * avoid the first page! The upper end of stolen memory is reserved for
1841 * hardware functions and similarly removed from the accessible range.
1842 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001843 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001844
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001845 void __iomem *regs;
1846
Chris Wilson907b28c2013-07-19 20:36:52 +01001847 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001848
Yu Zhangcf9d2892015-02-10 19:05:47 +08001849 struct i915_virtual_gpu vgpu;
1850
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001851 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001852
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001853 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001854 struct intel_guc guc;
1855
Daniel Vettereb805622015-05-04 14:58:44 +02001856 struct intel_csr csr;
1857
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001858 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001859
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001860 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1861 * controller on different i2c buses. */
1862 struct mutex gmbus_mutex;
1863
1864 /**
1865 * Base address of the gmbus and gpio block.
1866 */
1867 uint32_t gpio_mmio_base;
1868
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301869 /* MMIO base address for MIPI regs */
1870 uint32_t mipi_mmio_base;
1871
Ville Syrjälä443a3892015-11-11 20:34:15 +02001872 uint32_t psr_mmio_base;
1873
Imre Deak44cb7342016-08-10 14:07:29 +03001874 uint32_t pps_mmio_base;
1875
Daniel Vetter28c70f12012-12-01 13:53:45 +01001876 wait_queue_head_t gmbus_wait_queue;
1877
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001878 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301879 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001880 /* Context used internally to idle the GPU and setup initial state */
1881 struct i915_gem_context *kernel_context;
1882 /* Context only to be used for injecting preemption commands */
1883 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001884 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1885 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001886
Daniel Vetterba8286f2014-09-11 07:43:25 +02001887 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001888 struct resource mch_res;
1889
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001890 /* protects the irq masks */
1891 spinlock_t irq_lock;
1892
Imre Deakf8b79e52014-03-04 19:23:07 +02001893 bool display_irqs_enabled;
1894
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001895 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1896 struct pm_qos_request pm_qos;
1897
Ville Syrjäläa5805162015-05-26 20:42:30 +03001898 /* Sideband mailbox protection */
1899 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001900
1901 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001902 union {
1903 u32 irq_mask;
1904 u32 de_irq_mask[I915_MAX_PIPES];
1905 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001906 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301907 u32 pm_imr;
1908 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301909 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301910 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001911 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001912
Jani Nikula5fcece82015-05-27 15:03:42 +03001913 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001914 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301915 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001916 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001917 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001918
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001919 bool preserve_bios_swizzle;
1920
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001921 /* overlay */
1922 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001923
Jani Nikula58c68772013-11-08 16:48:54 +02001924 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001925 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001926
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001927 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001928 bool no_aux_handshake;
1929
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001930 /* protects panel power sequencer state */
1931 struct mutex pps_mutex;
1932
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001933 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001934 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1935
1936 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001937 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001938 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001939
Mika Kaholaadafdc62015-08-18 14:36:59 +03001940 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001941 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001942 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001943 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001944 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001945
Ville Syrjälä63911d72016-05-13 23:41:32 +03001946 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001947 /*
1948 * The current logical cdclk state.
1949 * See intel_atomic_state.cdclk.logical
1950 *
1951 * For reading holding any crtc lock is sufficient,
1952 * for writing must hold all of them.
1953 */
1954 struct intel_cdclk_state logical;
1955 /*
1956 * The current actual cdclk state.
1957 * See intel_atomic_state.cdclk.actual
1958 */
1959 struct intel_cdclk_state actual;
1960 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001961 struct intel_cdclk_state hw;
1962 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001963
Daniel Vetter645416f2013-09-02 16:22:25 +02001964 /**
1965 * wq - Driver workqueue for GEM.
1966 *
1967 * NOTE: Work items scheduled here are not allowed to grab any modeset
1968 * locks, for otherwise the flushing done in the pageflip code will
1969 * result in deadlocks.
1970 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001971 struct workqueue_struct *wq;
1972
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001973 /* ordered wq for modesets */
1974 struct workqueue_struct *modeset_wq;
1975
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001976 /* Display functions */
1977 struct drm_i915_display_funcs display;
1978
1979 /* PCH chipset type */
1980 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001981 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001982
1983 unsigned long quirks;
1984
Zhang Ruib8efb172013-02-05 15:41:53 +08001985 enum modeset_restore modeset_restore;
1986 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001987 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001988 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001989
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001990 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001991 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001992
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001993 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001994 DECLARE_HASHTABLE(mm_structs, 7);
1995 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001996
Zhi Wang43958902017-09-14 20:39:40 +08001997 struct intel_ppat ppat;
1998
Daniel Vetter87813422012-05-02 11:49:32 +02001999 /* Kernel Modesetting */
2000
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002001 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2002 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002003
Daniel Vetterc4597872013-10-21 21:04:07 +02002004#ifdef CONFIG_DEBUG_FS
2005 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2006#endif
2007
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002008 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002009 int num_shared_dpll;
2010 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002011 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002012
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002013 /*
2014 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2015 * Must be global rather than per dpll, because on some platforms
2016 * plls share registers.
2017 */
2018 struct mutex dpll_lock;
2019
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002020 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03002021 /* minimum acceptable cdclk for each pipe */
2022 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03002023 /* minimum acceptable voltage level for each pipe */
2024 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002025
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002026 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002027
Mika Kuoppala72253422014-10-07 17:21:26 +03002028 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002029
Daniel Vetterf99d7062014-06-19 16:01:59 +02002030 struct i915_frontbuffer_tracking fb_tracking;
2031
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002032 struct intel_atomic_helper {
2033 struct llist_head free_list;
2034 struct work_struct free_work;
2035 } atomic_helper;
2036
Jesse Barnes652c3932009-08-17 13:31:43 -07002037 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002038
Zhenyu Wangc48044112009-12-17 14:48:43 +08002039 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002040
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002041 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002042
Ben Widawsky59124502013-07-04 11:02:05 -07002043 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002044 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002045
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01002046 /*
2047 * Protects RPS/RC6 register access and PCU communication.
2048 * Must be taken after struct_mutex if nested. Note that
2049 * this lock may be held for long periods of time when
2050 * talking to hw - so only take it when talking to hw!
2051 */
2052 struct mutex pcu_lock;
2053
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01002054 /* gen6+ GT PM state */
2055 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002056
Daniel Vetter20e4d402012-08-08 23:35:39 +02002057 /* ilk-only ips/rps state. Everything in here is protected by the global
2058 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002059 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002060
Imre Deak83c00f52013-10-25 17:36:47 +03002061 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002062
Rodrigo Vivia031d702013-10-03 16:15:06 -03002063 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002064
Daniel Vetter99584db2012-11-14 17:14:04 +01002065 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002066
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002067 struct drm_i915_gem_object *vlv_pctx;
2068
Dave Airlie8be48d92010-03-30 05:34:14 +00002069 /* list of fbdev register on this device */
2070 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002071 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00002072
2073 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002074 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002075
Imre Deak58fddc22015-01-08 17:54:14 +02002076 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002077 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002078 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002079 /**
2080 * av_mutex - mutex for audio/video sync
2081 *
2082 */
2083 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002084
Chris Wilson829a0af2017-06-20 12:05:45 +01002085 struct {
2086 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01002087 struct llist_head free_list;
2088 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01002089
2090 /* The hw wants to have a stable context identifier for the
2091 * lifetime of the context (for OA, PASID, faults, etc).
2092 * This is limited in execlists to 21 bits.
2093 */
2094 struct ida hw_ida;
2095#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2096 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002097
Damien Lespiau3e683202012-12-11 18:48:29 +00002098 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002099
Ville Syrjäläc2317752016-03-15 16:39:56 +02002100 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002101 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002102 /*
2103 * Shadows for CHV DPLL_MD regs to keep the state
2104 * checker somewhat working in the presence hardware
2105 * crappiness (can't read out DPLL_MD for pipes B & C).
2106 */
2107 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002108 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002109
Daniel Vetter842f1c82014-03-10 10:01:44 +01002110 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002111 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002112 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002113 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002114
Lyude656d1b82016-08-17 15:55:54 -04002115 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002116 I915_SAGV_UNKNOWN = 0,
2117 I915_SAGV_DISABLED,
2118 I915_SAGV_ENABLED,
2119 I915_SAGV_NOT_CONTROLLED
2120 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002121
Ville Syrjälä53615a52013-08-01 16:18:50 +03002122 struct {
2123 /*
2124 * Raw watermark latency values:
2125 * in 0.1us units for WM0,
2126 * in 0.5us units for WM1+.
2127 */
2128 /* primary */
2129 uint16_t pri_latency[5];
2130 /* sprite */
2131 uint16_t spr_latency[5];
2132 /* cursor */
2133 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002134 /*
2135 * Raw watermark memory latency values
2136 * for SKL for all 8 levels
2137 * in 1us units.
2138 */
2139 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002140
2141 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002142 union {
2143 struct ilk_wm_values hw;
2144 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002145 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03002146 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002147 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002148
2149 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002150
2151 /*
2152 * Should be held around atomic WM register writing; also
2153 * protects * intel_crtc->wm.active and
2154 * cstate->wm.need_postvbl_update.
2155 */
2156 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002157
2158 /*
2159 * Set during HW readout of watermarks/DDB. Some platforms
2160 * need to know when we're still using BIOS-provided values
2161 * (which we don't fully trust).
2162 */
2163 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002164 } wm;
2165
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002166 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002167
Robert Braggeec688e2016-11-07 19:49:47 +00002168 struct {
2169 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002170
Robert Bragg442b8c02016-11-07 19:49:53 +00002171 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002172 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002173
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002174 /*
2175 * Lock associated with adding/modifying/removing OA configs
2176 * in dev_priv->perf.metrics_idr.
2177 */
2178 struct mutex metrics_lock;
2179
2180 /*
2181 * List of dynamic configurations, you need to hold
2182 * dev_priv->perf.metrics_lock to access it.
2183 */
2184 struct idr metrics_idr;
2185
2186 /*
2187 * Lock associated with anything below within this structure
2188 * except exclusive_stream.
2189 */
Robert Braggeec688e2016-11-07 19:49:47 +00002190 struct mutex lock;
2191 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002192
2193 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002194 /*
2195 * The stream currently using the OA unit. If accessed
2196 * outside a syscall associated to its file
2197 * descriptor, you need to hold
2198 * dev_priv->drm.struct_mutex.
2199 */
Robert Braggd7965152016-11-07 19:49:52 +00002200 struct i915_perf_stream *exclusive_stream;
2201
2202 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002203
2204 struct hrtimer poll_check_timer;
2205 wait_queue_head_t poll_wq;
2206 bool pollin;
2207
Robert Bragg712122e2017-05-11 16:43:31 +01002208 /**
2209 * For rate limiting any notifications of spurious
2210 * invalid OA reports
2211 */
2212 struct ratelimit_state spurious_report_rs;
2213
Robert Braggd7965152016-11-07 19:49:52 +00002214 bool periodic;
2215 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00002216
Lionel Landwerlin701f8232017-08-03 17:58:08 +01002217 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00002218
2219 struct {
2220 struct i915_vma *vma;
2221 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01002222 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002223 int format;
2224 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01002225
2226 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01002227 * Locks reads and writes to all head/tail state
2228 *
2229 * Consider: the head and tail pointer state
2230 * needs to be read consistently from a hrtimer
2231 * callback (atomic context) and read() fop
2232 * (user context) with tail pointer updates
2233 * happening in atomic context and head updates
2234 * in user context and the (unlikely)
2235 * possibility of read() errors needing to
2236 * reset all head/tail state.
2237 *
2238 * Note: Contention or performance aren't
2239 * currently a significant concern here
2240 * considering the relatively low frequency of
2241 * hrtimer callbacks (5ms period) and that
2242 * reads typically only happen in response to a
2243 * hrtimer event and likely complete before the
2244 * next callback.
2245 *
2246 * Note: This lock is not held *while* reading
2247 * and copying data to userspace so the value
2248 * of head observed in htrimer callbacks won't
2249 * represent any partial consumption of data.
2250 */
2251 spinlock_t ptr_lock;
2252
2253 /**
2254 * One 'aging' tail pointer and one 'aged'
2255 * tail pointer ready to used for reading.
2256 *
2257 * Initial values of 0xffffffff are invalid
2258 * and imply that an update is required
2259 * (and should be ignored by an attempted
2260 * read)
2261 */
2262 struct {
2263 u32 offset;
2264 } tails[2];
2265
2266 /**
2267 * Index for the aged tail ready to read()
2268 * data up to.
2269 */
2270 unsigned int aged_tail_idx;
2271
2272 /**
2273 * A monotonic timestamp for when the current
2274 * aging tail pointer was read; used to
2275 * determine when it is old enough to trust.
2276 */
2277 u64 aging_timestamp;
2278
2279 /**
Robert Braggf2790202017-05-11 16:43:26 +01002280 * Although we can always read back the head
2281 * pointer register, we prefer to avoid
2282 * trusting the HW state, just to avoid any
2283 * risk that some hardware condition could
2284 * somehow bump the head pointer unpredictably
2285 * and cause us to forward the wrong OA buffer
2286 * data to userspace.
2287 */
2288 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002289 } oa_buffer;
2290
2291 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002292 u32 ctx_oactxctrl_offset;
2293 u32 ctx_flexeu0_offset;
2294
2295 /**
2296 * The RPT_ID/reason field for Gen8+ includes a bit
2297 * to determine if the CTX ID in the report is valid
2298 * but the specific bit differs between Gen 8 and 9
2299 */
2300 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002301
2302 struct i915_oa_ops ops;
2303 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002304 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002305 } perf;
2306
Oscar Mateoa83014d2014-07-24 17:04:21 +01002307 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2308 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002309 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002310 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002311
Chris Wilson73cb9702016-10-28 13:58:46 +01002312 struct list_head timelines;
2313 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002314 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002315
Chris Wilson67d97da2016-07-04 08:08:31 +01002316 /**
2317 * Is the GPU currently considered idle, or busy executing
2318 * userspace requests? Whilst idle, we allow runtime power
2319 * management to power down the hardware and display clocks.
2320 * In order to reduce the effect on performance, there
2321 * is a slight delay before we do so.
2322 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002323 bool awake;
2324
2325 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002326 * The number of times we have woken up.
2327 */
2328 unsigned int epoch;
2329#define I915_EPOCH_INVALID 0
2330
2331 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002332 * We leave the user IRQ off as much as possible,
2333 * but this means that requests will finish and never
2334 * be retired once the system goes idle. Set a timer to
2335 * fire periodically while the ring is running. When it
2336 * fires, go retire requests.
2337 */
2338 struct delayed_work retire_work;
2339
2340 /**
2341 * When we detect an idle GPU, we want to turn on
2342 * powersaving features. So once we see that there
2343 * are no more requests outstanding and no more
2344 * arrive within a small period of time, we fire
2345 * off the idle_work.
2346 */
2347 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002348
2349 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002350 } gt;
2351
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002352 /* perform PHY state sanity checks? */
2353 bool chv_phy_assert[2];
2354
Mahesh Kumara3a89862016-12-01 21:19:34 +05302355 bool ipc_enabled;
2356
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002357 /* Used to save the pipe-to-encoder mapping for audio */
2358 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002359
Jerome Anandeef57322017-01-25 04:27:49 +05302360 /* necessary resource sharing with HDMI LPE audio driver. */
2361 struct {
2362 struct platform_device *platdev;
2363 int irq;
2364 } lpe_audio;
2365
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002366 struct i915_pmu pmu;
2367
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002368 /*
2369 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2370 * will be rejected. Instead look for a better place.
2371 */
Jani Nikula77fec552014-03-31 14:27:22 +03002372};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002373
Chris Wilson2c1792a2013-08-01 18:39:55 +01002374static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2375{
Chris Wilson091387c2016-06-24 14:00:21 +01002376 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002377}
2378
David Weinehallc49d13e2016-08-22 13:32:42 +03002379static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002380{
David Weinehallc49d13e2016-08-22 13:32:42 +03002381 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002382}
2383
Alex Dai33a732f2015-08-12 15:43:36 +01002384static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2385{
2386 return container_of(guc, struct drm_i915_private, guc);
2387}
2388
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002389static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2390{
2391 return container_of(huc, struct drm_i915_private, huc);
2392}
2393
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002394/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302395#define for_each_engine(engine__, dev_priv__, id__) \
2396 for ((id__) = 0; \
2397 (id__) < I915_NUM_ENGINES; \
2398 (id__)++) \
2399 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002400
2401/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002402#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2403 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302404 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002405
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002406enum hdmi_force_audio {
2407 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2408 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2409 HDMI_AUDIO_AUTO, /* trust EDID */
2410 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2411};
2412
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002413#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002414
Daniel Vettera071fa02014-06-18 23:28:09 +02002415/*
2416 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302417 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002418 * doesn't mean that the hw necessarily already scans it out, but that any
2419 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2420 *
2421 * We have one bit per pipe and per scanout plane type.
2422 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302423#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläc19e1122018-01-23 20:33:43 +02002424#define INTEL_FRONTBUFFER(pipe, plane_id) \
2425 (1 << ((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002426#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläc19e1122018-01-23 20:33:43 +02002427 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettercc365132014-06-18 13:59:13 +02002428#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302429 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002430
Dave Gordon85d12252016-05-20 11:54:06 +01002431/*
2432 * Optimised SGL iterator for GEM objects
2433 */
2434static __always_inline struct sgt_iter {
2435 struct scatterlist *sgp;
2436 union {
2437 unsigned long pfn;
2438 dma_addr_t dma;
2439 };
2440 unsigned int curr;
2441 unsigned int max;
2442} __sgt_iter(struct scatterlist *sgl, bool dma) {
2443 struct sgt_iter s = { .sgp = sgl };
2444
2445 if (s.sgp) {
2446 s.max = s.curr = s.sgp->offset;
2447 s.max += s.sgp->length;
2448 if (dma)
2449 s.dma = sg_dma_address(s.sgp);
2450 else
2451 s.pfn = page_to_pfn(sg_page(s.sgp));
2452 }
2453
2454 return s;
2455}
2456
Chris Wilson96d77632016-10-28 13:58:33 +01002457static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2458{
2459 ++sg;
2460 if (unlikely(sg_is_chain(sg)))
2461 sg = sg_chain_ptr(sg);
2462 return sg;
2463}
2464
Dave Gordon85d12252016-05-20 11:54:06 +01002465/**
Dave Gordon63d15322016-05-20 11:54:07 +01002466 * __sg_next - return the next scatterlist entry in a list
2467 * @sg: The current sg entry
2468 *
2469 * Description:
2470 * If the entry is the last, return NULL; otherwise, step to the next
2471 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2472 * otherwise just return the pointer to the current element.
2473 **/
2474static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2475{
2476#ifdef CONFIG_DEBUG_SG
2477 BUG_ON(sg->sg_magic != SG_MAGIC);
2478#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002479 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002480}
2481
2482/**
Dave Gordon85d12252016-05-20 11:54:06 +01002483 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2484 * @__dmap: DMA address (output)
2485 * @__iter: 'struct sgt_iter' (iterator state, internal)
2486 * @__sgt: sg_table to iterate over (input)
2487 */
2488#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2489 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2490 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002491 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2492 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002493
2494/**
2495 * for_each_sgt_page - iterate over the pages of the given sg_table
2496 * @__pp: page pointer (output)
2497 * @__iter: 'struct sgt_iter' (iterator state, internal)
2498 * @__sgt: sg_table to iterate over (input)
2499 */
2500#define for_each_sgt_page(__pp, __iter, __sgt) \
2501 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2502 ((__pp) = (__iter).pfn == 0 ? NULL : \
2503 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002504 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2505 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002506
Matthew Aulda5c081662017-10-06 23:18:18 +01002507static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2508{
2509 unsigned int page_sizes;
2510
2511 page_sizes = 0;
2512 while (sg) {
2513 GEM_BUG_ON(sg->offset);
2514 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2515 page_sizes |= sg->length;
2516 sg = __sg_next(sg);
2517 }
2518
2519 return page_sizes;
2520}
2521
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002522static inline unsigned int i915_sg_segment_size(void)
2523{
2524 unsigned int size = swiotlb_max_segment();
2525
2526 if (size == 0)
2527 return SCATTERLIST_MAX_SEGMENT;
2528
2529 size = rounddown(size, PAGE_SIZE);
2530 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2531 if (size < PAGE_SIZE)
2532 size = PAGE_SIZE;
2533
2534 return size;
2535}
2536
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002537static inline const struct intel_device_info *
2538intel_info(const struct drm_i915_private *dev_priv)
2539{
2540 return &dev_priv->info;
2541}
2542
2543#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002544
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002545#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002546#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002547
Jani Nikulae87a0052015-10-20 15:22:02 +03002548#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002549#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002550
2551#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002552
2553#define INTEL_GEN_MASK(s, e) ( \
2554 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2555 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2556 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2557 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2558)
2559
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002560/*
2561 * Returns true if Gen is in inclusive range [Start, End].
2562 *
2563 * Use GEN_FOREVER for unbound start and or end.
2564 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002565#define IS_GEN(dev_priv, s, e) \
2566 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002567
Jani Nikulae87a0052015-10-20 15:22:02 +03002568/*
2569 * Return true if revision is in range [since,until] inclusive.
2570 *
2571 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2572 */
2573#define IS_REVID(p, since, until) \
2574 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2575
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002576#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002577
2578#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2579#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2580#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2581#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2582#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2583#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2584#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2585#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2586#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2587#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2588#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2589#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002590#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002591#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2592#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002593#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2594#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002595#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002596#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002597#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2598 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002599#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2600#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2601#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2602#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2603#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2604#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2605#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2606#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2607#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2608#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002609#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002610#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002611#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2612 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2613#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2614 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2615 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2616 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002617/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002618#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2619 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2620#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002621 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002622#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2623 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2624#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002625 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002626/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002627#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2628 INTEL_DEVID(dev_priv) == 0x0A1E)
2629#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2630 INTEL_DEVID(dev_priv) == 0x1913 || \
2631 INTEL_DEVID(dev_priv) == 0x1916 || \
2632 INTEL_DEVID(dev_priv) == 0x1921 || \
2633 INTEL_DEVID(dev_priv) == 0x1926)
2634#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2635 INTEL_DEVID(dev_priv) == 0x1915 || \
2636 INTEL_DEVID(dev_priv) == 0x191E)
2637#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2638 INTEL_DEVID(dev_priv) == 0x5913 || \
2639 INTEL_DEVID(dev_priv) == 0x5916 || \
2640 INTEL_DEVID(dev_priv) == 0x5921 || \
2641 INTEL_DEVID(dev_priv) == 0x5926)
2642#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2643 INTEL_DEVID(dev_priv) == 0x5915 || \
2644 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002645#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002646 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002647#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002648 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002649#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002650 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002651#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002652 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002653#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002654 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002655#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2656 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002657#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2658 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002659#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2660 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002661#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2662 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302663
Jani Nikulac007fb42016-10-31 12:18:28 +02002664#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002665
Jani Nikulaef712bb2015-10-20 15:22:00 +03002666#define SKL_REVID_A0 0x0
2667#define SKL_REVID_B0 0x1
2668#define SKL_REVID_C0 0x2
2669#define SKL_REVID_D0 0x3
2670#define SKL_REVID_E0 0x4
2671#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002672#define SKL_REVID_G0 0x6
2673#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002674
Jani Nikulae87a0052015-10-20 15:22:02 +03002675#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2676
Jani Nikulaef712bb2015-10-20 15:22:00 +03002677#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002678#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002679#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002680#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002681#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002682
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002683#define IS_BXT_REVID(dev_priv, since, until) \
2684 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002685
Mika Kuoppalac033a372016-06-07 17:18:55 +03002686#define KBL_REVID_A0 0x0
2687#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002688#define KBL_REVID_C0 0x2
2689#define KBL_REVID_D0 0x3
2690#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002691
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002692#define IS_KBL_REVID(dev_priv, since, until) \
2693 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002694
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002695#define GLK_REVID_A0 0x0
2696#define GLK_REVID_A1 0x1
2697
2698#define IS_GLK_REVID(dev_priv, since, until) \
2699 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2700
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002701#define CNL_REVID_A0 0x0
2702#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002703#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002704
2705#define IS_CNL_REVID(p, since, until) \
2706 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2707
Jesse Barnes85436692011-04-06 12:11:14 -07002708/*
2709 * The genX designation typically refers to the render engine, so render
2710 * capability related checks should use IS_GEN, while display and other checks
2711 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2712 * chips, etc.).
2713 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002714#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2715#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2716#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2717#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2718#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2719#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2720#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2721#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002722#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002723#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002724
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002725#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002726#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2727#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002728
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002729#define ENGINE_MASK(id) BIT(id)
2730#define RENDER_RING ENGINE_MASK(RCS)
2731#define BSD_RING ENGINE_MASK(VCS)
2732#define BLT_RING ENGINE_MASK(BCS)
2733#define VEBOX_RING ENGINE_MASK(VECS)
2734#define BSD2_RING ENGINE_MASK(VCS2)
2735#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002736
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002737#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002738 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002739
2740#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2741#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2742#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2743#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2744
Chris Wilson93c6e962017-11-20 20:55:04 +00002745#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2746
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002747#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2748#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2749#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002750#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2751 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002752
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002753#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002754
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002755#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2756 ((dev_priv)->info.has_logical_ring_contexts)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002757#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2758 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002759
2760#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2761
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002762#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2763#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2764#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002765#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2766 GEM_BUG_ON((sizes) == 0); \
2767 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2768})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002769
2770#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2771#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2772 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002773
Daniel Vetterb45305f2012-12-17 16:21:27 +01002774/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002775#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002776
2777/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002778#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002779 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002780
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002781/*
2782 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2783 * even when in MSI mode. This results in spurious interrupt warnings if the
2784 * legacy irq no. is shared with another device. The kernel then disables that
2785 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002786 *
2787 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
2788 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002789 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002790#define HAS_AUX_IRQ(dev_priv) true
2791#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002792
Zou Nan haicae58522010-11-09 17:17:32 +08002793/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2794 * rows, which changed the alignment requirements and fence programming.
2795 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002796#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2797 !(IS_I915G(dev_priv) || \
2798 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002799#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2800#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002801
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002802#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002803#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002804#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002805
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002806#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002807
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002808#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002809
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002810#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2811#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2812#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002813
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002814#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2815#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002816#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002817
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002818#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002819
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002820#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002821#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2822
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302823#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2824
Dave Gordon1a3d1892016-05-13 15:36:30 +01002825/*
2826 * For now, anything with a GuC requires uCode loading, and then supports
2827 * command submission once loaded. But these are logically independent
2828 * properties, so we have separate macros to test them.
2829 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002830#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002831#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002832#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2833#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002834
2835/* For now, anything with a GuC has also HuC */
2836#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002837#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002838
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002839/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002840#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2841#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2842#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002843
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002844#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002845
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002846#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002847
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002848#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002849#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2850#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2851#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2852#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2853#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002854#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2855#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302856#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2857#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002858#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002859#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002860#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002861#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002862#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002863#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002864#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002865
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002866#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002867#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002868#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002869#define HAS_PCH_CNP_LP(dev_priv) \
2870 ((dev_priv)->pch_id == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002871#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2872#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2873#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002874#define HAS_PCH_LPT_LP(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002875 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2876 (dev_priv)->pch_id == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002877#define HAS_PCH_LPT_H(dev_priv) \
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002878 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2879 (dev_priv)->pch_id == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002880#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2881#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2882#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2883#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002884
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002885#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302886
Rodrigo Viviff159472017-06-09 15:26:14 -07002887#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302888
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002889/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002890#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002891#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2892 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002893
Ben Widawskyc8735b02012-09-07 19:43:39 -07002894#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302895#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002896
Chris Wilson05394f32010-11-08 19:18:58 +00002897#include "i915_trace.h"
2898
Chris Wilson80debff2017-05-25 13:16:12 +01002899static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002900{
2901#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002902 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002903 return true;
2904#endif
2905 return false;
2906}
2907
Chris Wilson80debff2017-05-25 13:16:12 +01002908static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2909{
2910 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2911}
2912
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002913static inline bool
2914intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2915{
Chris Wilson80debff2017-05-25 13:16:12 +01002916 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002917}
2918
Chris Wilsonc0336662016-05-06 15:40:21 +01002919int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002920 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002921
Chris Wilson0673ad42016-06-24 14:00:22 +01002922/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002923void __printf(3, 4)
2924__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2925 const char *fmt, ...);
2926
2927#define i915_report_error(dev_priv, fmt, ...) \
2928 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2929
Ben Widawskyc43b5632012-04-16 14:07:40 -07002930#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002931extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2932 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002933#else
2934#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002935#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002936extern const struct dev_pm_ops i915_pm_ops;
2937
2938extern int i915_driver_load(struct pci_dev *pdev,
2939 const struct pci_device_id *ent);
2940extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002941extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2942extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002943
2944#define I915_RESET_QUIET BIT(0)
2945extern void i915_reset(struct drm_i915_private *i915, unsigned int flags);
2946extern int i915_reset_engine(struct intel_engine_cs *engine,
2947 unsigned int flags);
2948
Michel Thierry142bc7d2017-06-20 10:57:46 +01002949extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002950extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002951extern int intel_guc_reset_engine(struct intel_guc *guc,
2952 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002953extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002954extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002955extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2956extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2957extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2958extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002959int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002960
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002961int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002962int intel_engines_init(struct drm_i915_private *dev_priv);
2963
Jani Nikula77913b32015-06-18 13:06:16 +03002964/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002965void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2966 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002967void intel_hpd_init(struct drm_i915_private *dev_priv);
2968void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2969void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002970enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
2971 enum hpd_pin pin);
2972enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2973 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002974bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2975void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002976
Linus Torvalds1da177e2005-04-16 15:20:36 -07002977/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002978static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2979{
2980 unsigned long delay;
2981
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002982 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002983 return;
2984
2985 /* Don't continually defer the hangcheck so that it is always run at
2986 * least once after work has been scheduled on any ring. Otherwise,
2987 * we will ignore a hung ring if a second ring is kept busy.
2988 */
2989
2990 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2991 queue_delayed_work(system_long_wq,
2992 &dev_priv->gpu_error.hangcheck_work, delay);
2993}
2994
Mika Kuoppala58174462014-02-25 17:11:26 +02002995__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01002996void i915_handle_error(struct drm_i915_private *dev_priv,
2997 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002998 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002999
Daniel Vetterb9632912014-09-30 10:56:44 +02003000extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03003001extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003002int intel_irq_install(struct drm_i915_private *dev_priv);
3003void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003004
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003005static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3006{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003007 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003008}
3009
Chris Wilsonc0336662016-05-06 15:40:21 +01003010static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003011{
Chris Wilsonc0336662016-05-06 15:40:21 +01003012 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003013}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003014
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03003015u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
3016 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08003017void
Jani Nikula50227e12014-03-31 14:27:21 +03003018i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003019 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003020
3021void
Jani Nikula50227e12014-03-31 14:27:21 +03003022i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003023 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003024
Imre Deakf8b79e52014-03-04 19:23:07 +02003025void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3026void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003027void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3028 uint32_t mask,
3029 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003030void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3031 uint32_t interrupt_mask,
3032 uint32_t enabled_irq_mask);
3033static inline void
3034ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3035{
3036 ilk_update_display_irq(dev_priv, bits, bits);
3037}
3038static inline void
3039ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3040{
3041 ilk_update_display_irq(dev_priv, bits, 0);
3042}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003043void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3044 enum pipe pipe,
3045 uint32_t interrupt_mask,
3046 uint32_t enabled_irq_mask);
3047static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3048 enum pipe pipe, uint32_t bits)
3049{
3050 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3051}
3052static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3053 enum pipe pipe, uint32_t bits)
3054{
3055 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3056}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003057void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3058 uint32_t interrupt_mask,
3059 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003060static inline void
3061ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3062{
3063 ibx_display_interrupt_update(dev_priv, bits, bits);
3064}
3065static inline void
3066ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3067{
3068 ibx_display_interrupt_update(dev_priv, bits, 0);
3069}
3070
Eric Anholt673a3942008-07-30 12:06:12 -07003071/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003072int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3073 struct drm_file *file_priv);
3074int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3075 struct drm_file *file_priv);
3076int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3077 struct drm_file *file_priv);
3078int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3079 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003080int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3081 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003082int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3083 struct drm_file *file_priv);
3084int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3085 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02003086int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
3087 struct drm_file *file_priv);
3088int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
3089 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003090int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3091 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003092int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3093 struct drm_file *file);
3094int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3095 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003096int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3097 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003098int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3099 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003100int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3101 struct drm_file *file_priv);
3102int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3103 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01003104int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
3105void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003106int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3107 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003108int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3109 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003110int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3111 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003112void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003113int i915_gem_load_init(struct drm_i915_private *dev_priv);
3114void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003115void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003116int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003117int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3118
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003119void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003120void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003121void i915_gem_object_init(struct drm_i915_gem_object *obj,
3122 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003123struct drm_i915_gem_object *
3124i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3125struct drm_i915_gem_object *
3126i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3127 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003128void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003129void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003130
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003131static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3132{
3133 /* A single pass should suffice to release all the freed objects (along
3134 * most call paths) , but be a little more paranoid in that freeing
3135 * the objects does take a little amount of time, during which the rcu
3136 * callbacks could have added new objects into the freed list, and
3137 * armed the work again.
3138 */
3139 do {
3140 rcu_barrier();
3141 } while (flush_work(&i915->mm.free_work));
3142}
3143
Chris Wilson3b19f162017-07-18 14:41:24 +01003144static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
3145{
3146 /*
3147 * Similar to objects above (see i915_gem_drain_freed-objects), in
3148 * general we have workers that are armed by RCU and then rearm
3149 * themselves in their callbacks. To be paranoid, we need to
3150 * drain the workqueue a second time after waiting for the RCU
3151 * grace period so that we catch work queued via RCU from the first
3152 * pass. As neither drain_workqueue() nor flush_workqueue() report
3153 * a result, we make an assumption that we only don't require more
3154 * than 2 passes to catch all recursive RCU delayed work.
3155 *
3156 */
3157 int pass = 2;
3158 do {
3159 rcu_barrier();
3160 drain_workqueue(i915->wq);
3161 } while (--pass);
3162}
3163
Chris Wilson058d88c2016-08-15 10:49:06 +01003164struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003165i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3166 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003167 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003168 u64 alignment,
3169 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003170
Chris Wilsonaa653a62016-08-04 07:52:27 +01003171int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003172void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003173
Chris Wilson7c108fd2016-10-24 13:42:18 +01003174void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3175
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003176static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003177{
Chris Wilsonee286372015-04-07 16:20:25 +01003178 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003179}
Chris Wilsonee286372015-04-07 16:20:25 +01003180
Chris Wilson96d77632016-10-28 13:58:33 +01003181struct scatterlist *
3182i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3183 unsigned int n, unsigned int *offset);
3184
Dave Gordon033908a2015-12-10 18:51:23 +00003185struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003186i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3187 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003188
Chris Wilson96d77632016-10-28 13:58:33 +01003189struct page *
3190i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3191 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303192
Chris Wilson96d77632016-10-28 13:58:33 +01003193dma_addr_t
3194i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3195 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003196
Chris Wilson03ac84f2016-10-28 13:58:36 +01003197void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01003198 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01003199 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003200int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3201
3202static inline int __must_check
3203i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003204{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003205 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003206
Chris Wilson1233e2d2016-10-28 13:58:37 +01003207 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003208 return 0;
3209
3210 return __i915_gem_object_get_pages(obj);
3211}
3212
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003213static inline bool
3214i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3215{
3216 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3217}
3218
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003219static inline void
3220__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3221{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003222 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003223
Chris Wilson1233e2d2016-10-28 13:58:37 +01003224 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003225}
3226
3227static inline bool
3228i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3229{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003230 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003231}
3232
3233static inline void
3234__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3235{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003236 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003237 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003238
Chris Wilson1233e2d2016-10-28 13:58:37 +01003239 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003240}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003241
Chris Wilson1233e2d2016-10-28 13:58:37 +01003242static inline void
3243i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003244{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003245 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003246}
3247
Chris Wilson548625e2016-11-01 12:11:34 +00003248enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3249 I915_MM_NORMAL = 0,
3250 I915_MM_SHRINKER
3251};
3252
3253void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3254 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003255void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003256
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003257enum i915_map_type {
3258 I915_MAP_WB = 0,
3259 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003260#define I915_MAP_OVERRIDE BIT(31)
3261 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3262 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003263};
3264
Chris Wilson0a798eb2016-04-08 12:11:11 +01003265/**
3266 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003267 * @obj: the object to map into kernel address space
3268 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003269 *
3270 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3271 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003272 * the kernel address space. Based on the @type of mapping, the PTE will be
3273 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003274 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003275 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3276 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003277 *
Dave Gordon83052162016-04-12 14:46:16 +01003278 * Returns the pointer through which to access the mapped object, or an
3279 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003280 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003281void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3282 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003283
3284/**
3285 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003286 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003287 *
3288 * After pinning the object and mapping its pages, once you are finished
3289 * with your access, call i915_gem_object_unpin_map() to release the pin
3290 * upon the mapping. Once the pin count reaches zero, that mapping may be
3291 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003292 */
3293static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3294{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003295 i915_gem_object_unpin_pages(obj);
3296}
3297
Chris Wilson43394c72016-08-18 17:16:47 +01003298int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3299 unsigned int *needs_clflush);
3300int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3301 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003302#define CLFLUSH_BEFORE BIT(0)
3303#define CLFLUSH_AFTER BIT(1)
3304#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003305
3306static inline void
3307i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3308{
3309 i915_gem_object_unpin_pages(obj);
3310}
3311
Chris Wilson54cf91d2010-11-25 18:00:26 +00003312int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003313void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003314 struct drm_i915_gem_request *req,
3315 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003316int i915_gem_dumb_create(struct drm_file *file_priv,
3317 struct drm_device *dev,
3318 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003319int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3320 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003321int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003322
3323void i915_gem_track_fb(struct drm_i915_gem_object *old,
3324 struct drm_i915_gem_object *new,
3325 unsigned frontbuffer_bits);
3326
Chris Wilson73cb9702016-10-28 13:58:46 +01003327int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003328
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003329struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003330i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003331
Chris Wilson67d97da2016-07-04 08:08:31 +01003332void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303333
Chris Wilson8c185ec2017-03-16 17:13:02 +00003334static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003335{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003336 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3337}
3338
3339static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3340{
3341 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003342}
3343
3344static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3345{
Chris Wilson8af29b02016-09-09 14:11:47 +01003346 return unlikely(test_bit(I915_WEDGED, &error->flags));
3347}
3348
Chris Wilson8c185ec2017-03-16 17:13:02 +00003349static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003350{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003351 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003352}
3353
3354static inline u32 i915_reset_count(struct i915_gpu_error *error)
3355{
Chris Wilson8af29b02016-09-09 14:11:47 +01003356 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003357}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003358
Michel Thierry702c8f82017-06-20 10:57:48 +01003359static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3360 struct intel_engine_cs *engine)
3361{
3362 return READ_ONCE(error->reset_engine_count[engine->id]);
3363}
3364
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003365struct drm_i915_gem_request *
3366i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003367int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003368void i915_gem_reset(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003369void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003370void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003371void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003372bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003373void i915_gem_reset_engine(struct intel_engine_cs *engine,
3374 struct drm_i915_gem_request *request);
Chris Wilson57822dc2017-02-22 11:40:48 +00003375
Chris Wilson24145512017-01-24 11:01:35 +00003376void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003377int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3378int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003379void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003380void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003381int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3382 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003383int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3384void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003385int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003386int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3387 unsigned int flags,
3388 long timeout,
3389 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003390int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3391 unsigned int flags,
3392 int priority);
3393#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3394
Chris Wilson2e2f3512015-04-27 13:41:14 +01003395int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003396i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3397int __must_check
3398i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003399int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003400i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003401struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003402i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3403 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003404 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003405void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003406int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003407 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003408int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003409void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003410
Chris Wilsone4ffd172011-04-04 09:44:39 +01003411int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3412 enum i915_cache_level cache_level);
3413
Daniel Vetter1286ff72012-05-10 15:25:09 +02003414struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3415 struct dma_buf *dma_buf);
3416
3417struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3418 struct drm_gem_object *gem_obj, int flags);
3419
Daniel Vetter841cd772014-08-06 15:04:48 +02003420static inline struct i915_hw_ppgtt *
3421i915_vm_to_ppgtt(struct i915_address_space *vm)
3422{
Daniel Vetter841cd772014-08-06 15:04:48 +02003423 return container_of(vm, struct i915_hw_ppgtt, base);
3424}
3425
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003426/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003427struct drm_i915_fence_reg *
3428i915_reserve_fence(struct drm_i915_private *dev_priv);
3429void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003430
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003431void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003432void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003433
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003434void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003435void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3436 struct sg_table *pages);
3437void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3438 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003439
Chris Wilsonca585b52016-05-24 14:53:36 +01003440static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003441__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3442{
3443 return idr_find(&file_priv->context_idr, id);
3444}
3445
3446static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003447i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3448{
3449 struct i915_gem_context *ctx;
3450
Chris Wilson1acfc102017-06-20 12:05:47 +01003451 rcu_read_lock();
3452 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3453 if (ctx && !kref_get_unless_zero(&ctx->ref))
3454 ctx = NULL;
3455 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003456
3457 return ctx;
3458}
3459
Chris Wilson80b204b2016-10-28 13:58:58 +01003460static inline struct intel_timeline *
3461i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3462 struct intel_engine_cs *engine)
3463{
3464 struct i915_address_space *vm;
3465
3466 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3467 return &vm->timeline.engine[engine->id];
3468}
3469
Robert Braggeec688e2016-11-07 19:49:47 +00003470int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3471 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003472int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3473 struct drm_file *file);
3474int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3475 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003476void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3477 struct i915_gem_context *ctx,
3478 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003479
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003480/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003481int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003482 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003483 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003484 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003485 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003486int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3487 struct drm_mm_node *node,
3488 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003489int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003490
Chris Wilson71253972017-12-06 12:49:14 +00003491void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3492
Ben Widawsky0260c422014-03-22 22:47:21 -07003493/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003494static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003495{
Chris Wilson600f4362016-08-18 17:16:40 +01003496 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003497 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003498 intel_gtt_chipset_flush();
3499}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003500
Chris Wilson9797fbf2012-04-24 15:47:39 +01003501/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003502int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3503 struct drm_mm_node *node, u64 size,
3504 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003505int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3506 struct drm_mm_node *node, u64 size,
3507 unsigned alignment, u64 start,
3508 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003509void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3510 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003511int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003512void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003513struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003514i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3515 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003516struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003517i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003518 resource_size_t stolen_offset,
3519 resource_size_t gtt_offset,
3520 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003521
Chris Wilson920cf412016-10-28 13:58:30 +01003522/* i915_gem_internal.c */
3523struct drm_i915_gem_object *
3524i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003525 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003526
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003527/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003528unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003529 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003530 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003531 unsigned flags);
3532#define I915_SHRINK_PURGEABLE 0x1
3533#define I915_SHRINK_UNBOUND 0x2
3534#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003535#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003536#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003537unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3538void i915_gem_shrinker_register(struct drm_i915_private *i915);
3539void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003540
3541
Eric Anholt673a3942008-07-30 12:06:12 -07003542/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003543static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003544{
Chris Wilson091387c2016-06-24 14:00:21 +01003545 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003546
3547 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003548 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003549}
3550
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003551u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3552 unsigned int tiling, unsigned int stride);
3553u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3554 unsigned int tiling, unsigned int stride);
3555
Ben Gamari20172632009-02-17 20:08:50 -05003556/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003557#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003558int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003559int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003560void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003561#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003562static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003563static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3564{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003565static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003566#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003567
3568/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003569#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3570
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003571__printf(2, 3)
3572void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003573int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003574 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003575int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003576 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003577 size_t count, loff_t pos);
3578static inline void i915_error_state_buf_release(
3579 struct drm_i915_error_state_buf *eb)
3580{
3581 kfree(eb->buf);
3582}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003583
3584struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003585void i915_capture_error_state(struct drm_i915_private *dev_priv,
3586 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003587 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003588
3589static inline struct i915_gpu_state *
3590i915_gpu_state_get(struct i915_gpu_state *gpu)
3591{
3592 kref_get(&gpu->ref);
3593 return gpu;
3594}
3595
3596void __i915_gpu_state_free(struct kref *kref);
3597static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3598{
3599 if (gpu)
3600 kref_put(&gpu->ref, __i915_gpu_state_free);
3601}
3602
3603struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3604void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003605
Chris Wilson98a2f412016-10-12 10:05:18 +01003606#else
3607
3608static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3609 u32 engine_mask,
3610 const char *error_msg)
3611{
3612}
3613
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003614static inline struct i915_gpu_state *
3615i915_first_error_state(struct drm_i915_private *i915)
3616{
3617 return NULL;
3618}
3619
3620static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003621{
3622}
3623
3624#endif
3625
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003626const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003627
Brad Volkin351e3db2014-02-18 10:15:46 -08003628/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003629int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003630void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003631void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003632int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3633 struct drm_i915_gem_object *batch_obj,
3634 struct drm_i915_gem_object *shadow_batch_obj,
3635 u32 batch_start_offset,
3636 u32 batch_len,
3637 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003638
Robert Braggeec688e2016-11-07 19:49:47 +00003639/* i915_perf.c */
3640extern void i915_perf_init(struct drm_i915_private *dev_priv);
3641extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003642extern void i915_perf_register(struct drm_i915_private *dev_priv);
3643extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003644
Jesse Barnes317c35d2008-08-25 15:11:06 -07003645/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003646extern int i915_save_state(struct drm_i915_private *dev_priv);
3647extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003648
Ben Widawsky0136db52012-04-10 21:17:01 -07003649/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003650void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3651void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003652
Jerome Anandeef57322017-01-25 04:27:49 +05303653/* intel_lpe_audio.c */
3654int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3655void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3656void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303657void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003658 enum pipe pipe, enum port port,
3659 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303660
Chris Wilsonf899fc62010-07-20 15:44:45 -07003661/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003662extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3663extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003664extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3665 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003666
Jani Nikula0184df42015-03-27 00:20:20 +02003667extern struct i2c_adapter *
3668intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003669extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3670extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003671static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003672{
3673 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3674}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003675extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003676
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003677/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003678void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003679bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003680bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003681bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003682bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003683bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003684bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003685bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303686bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3687 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303688bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3689 enum port port);
3690
Jesse Barnes723bfd72010-10-07 16:01:13 -07003691/* intel_acpi.c */
3692#ifdef CONFIG_ACPI
3693extern void intel_register_dsm_handler(void);
3694extern void intel_unregister_dsm_handler(void);
3695#else
3696static inline void intel_register_dsm_handler(void) { return; }
3697static inline void intel_unregister_dsm_handler(void) { return; }
3698#endif /* CONFIG_ACPI */
3699
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003700/* intel_device_info.c */
3701static inline struct intel_device_info *
3702mkwrite_device_info(struct drm_i915_private *dev_priv)
3703{
3704 return (struct intel_device_info *)&dev_priv->info;
3705}
3706
Jesse Barnes79e53942008-11-07 14:24:08 -08003707/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003708extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003709extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003710extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003711extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003712extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003713extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3714 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003715extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003716extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3717extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003718extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003719extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003720extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003721extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003722 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003723
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003724int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3725 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003726
Chris Wilson6ef3d422010-08-04 20:26:07 +01003727/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003728extern struct intel_overlay_error_state *
3729intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003730extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3731 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003732
Chris Wilsonc0336662016-05-06 15:40:21 +01003733extern struct intel_display_error_state *
3734intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003735extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003736 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003737
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003738int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003739int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003740 u32 val, int fast_timeout_us,
3741 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003742#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003743 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003744
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003745int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3746 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003747
3748/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303749u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003750int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003751u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003752u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3753void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003754u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3755void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3756u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3757void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003758u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3759void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003760u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3761void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003762u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3763 enum intel_sbi_destination destination);
3764void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3765 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303766u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3767void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003768
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003769/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003770void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003771 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003772void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3773 enum port port, u32 margin, u32 scale,
3774 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003775void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3776void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3777bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3778 enum dpio_phy phy);
3779bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3780 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003781uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003782void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3783 uint8_t lane_lat_optim_mask);
3784uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3785
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003786void chv_set_phy_signal_level(struct intel_encoder *encoder,
3787 u32 deemph_reg_value, u32 margin_reg_value,
3788 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003789void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003790 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003791 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003792void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3793 const struct intel_crtc_state *crtc_state);
3794void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3795 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003796void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003797void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3798 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003799
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003800void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3801 u32 demph_reg_value, u32 preemph_reg_value,
3802 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003803void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3804 const struct intel_crtc_state *crtc_state);
3805void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3806 const struct intel_crtc_state *crtc_state);
3807void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3808 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003809
Ville Syrjälä616bc822015-01-23 21:04:25 +02003810int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3811int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003812u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003813 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303814
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003815u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3816
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003817static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3818 const i915_reg_t reg)
3819{
3820 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3821}
3822
Ben Widawsky0b274482013-10-04 21:22:51 -07003823#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3824#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003825
Ben Widawsky0b274482013-10-04 21:22:51 -07003826#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3827#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3828#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3829#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003830
Ben Widawsky0b274482013-10-04 21:22:51 -07003831#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3832#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3833#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3834#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003835
Chris Wilson698b3132014-03-21 13:16:43 +00003836/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3837 * will be implemented using 2 32-bit writes in an arbitrary order with
3838 * an arbitrary delay between them. This can cause the hardware to
3839 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003840 * machine death. For this reason we do not support I915_WRITE64, or
3841 * dev_priv->uncore.funcs.mmio_writeq.
3842 *
3843 * When reading a 64-bit value as two 32-bit values, the delay may cause
3844 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3845 * occasionally a 64-bit register does not actualy support a full readq
3846 * and must be read using two 32-bit reads.
3847 *
3848 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003849 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003850#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003851
Chris Wilson50877442014-03-21 12:41:53 +00003852#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003853 u32 upper, lower, old_upper, loop = 0; \
3854 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003855 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003856 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003857 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003858 upper = I915_READ(upper_reg); \
3859 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003860 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003861
Zou Nan haicae58522010-11-09 17:17:32 +08003862#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3863#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3864
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003865#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003866static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003867 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003868{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003869 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003870}
3871
3872#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003873static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003874 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003875{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003876 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003877}
3878__raw_read(8, b)
3879__raw_read(16, w)
3880__raw_read(32, l)
3881__raw_read(64, q)
3882
3883__raw_write(8, b)
3884__raw_write(16, w)
3885__raw_write(32, l)
3886__raw_write(64, q)
3887
3888#undef __raw_read
3889#undef __raw_write
3890
Chris Wilsona6111f72015-04-07 16:21:02 +01003891/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003892 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003893 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003894 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003895 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003896 *
3897 * As an example, these accessors can possibly be used between:
3898 *
3899 * spin_lock_irq(&dev_priv->uncore.lock);
3900 * intel_uncore_forcewake_get__locked();
3901 *
3902 * and
3903 *
3904 * intel_uncore_forcewake_put__locked();
3905 * spin_unlock_irq(&dev_priv->uncore.lock);
3906 *
3907 *
3908 * Note: some registers may not need forcewake held, so
3909 * intel_uncore_forcewake_{get,put} can be omitted, see
3910 * intel_uncore_forcewake_for_reg().
3911 *
3912 * Certain architectures will die if the same cacheline is concurrently accessed
3913 * by different clients (e.g. on Ivybridge). Access to registers should
3914 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3915 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003916 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003917#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3918#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003919#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003920#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3921
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003922/* "Broadcast RGB" property */
3923#define INTEL_BROADCAST_RGB_AUTO 0
3924#define INTEL_BROADCAST_RGB_FULL 1
3925#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003926
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003927static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003928{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003929 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003930 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003931 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303932 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003933 else
3934 return VGACNTRL;
3935}
3936
Imre Deakdf977292013-05-21 20:03:17 +03003937static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3938{
3939 unsigned long j = msecs_to_jiffies(m);
3940
3941 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3942}
3943
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003944static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3945{
Chris Wilsonb8050142017-08-11 11:57:31 +01003946 /* nsecs_to_jiffies64() does not guard against overflow */
3947 if (NSEC_PER_SEC % HZ &&
3948 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3949 return MAX_JIFFY_OFFSET;
3950
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003951 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3952}
3953
Imre Deakdf977292013-05-21 20:03:17 +03003954static inline unsigned long
3955timespec_to_jiffies_timeout(const struct timespec *value)
3956{
3957 unsigned long j = timespec_to_jiffies(value);
3958
3959 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3960}
3961
Paulo Zanonidce56b32013-12-19 14:29:40 -02003962/*
3963 * If you need to wait X milliseconds between events A and B, but event B
3964 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3965 * when event A happened, then just before event B you call this function and
3966 * pass the timestamp as the first argument, and X as the second argument.
3967 */
3968static inline void
3969wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3970{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003971 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003972
3973 /*
3974 * Don't re-read the value of "jiffies" every time since it may change
3975 * behind our back and break the math.
3976 */
3977 tmp_jiffies = jiffies;
3978 target_jiffies = timestamp_jiffies +
3979 msecs_to_jiffies_timeout(to_wait_ms);
3980
3981 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003982 remaining_jiffies = target_jiffies - tmp_jiffies;
3983 while (remaining_jiffies)
3984 remaining_jiffies =
3985 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003986 }
3987}
Chris Wilson221fe792016-09-09 14:11:51 +01003988
3989static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00003990__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01003991{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003992 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003993 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003994
Chris Wilson309663a2017-02-23 07:44:07 +00003995 /* Note that the engine may have wrapped around the seqno, and
3996 * so our request->global_seqno will be ahead of the hardware,
3997 * even though it completed the request before wrapping. We catch
3998 * this by kicking all the waiters before resetting the seqno
3999 * in hardware, and also signal the fence.
4000 */
4001 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4002 return true;
4003
Chris Wilson754c9fd2017-02-23 07:44:14 +00004004 /* The request was dequeued before we were awoken. We check after
4005 * inspecting the hw to confirm that this was the same request
4006 * that generated the HWS update. The memory barriers within
4007 * the request execution are sufficient to ensure that a check
4008 * after reading the value from hw matches this request.
4009 */
4010 seqno = i915_gem_request_global_seqno(req);
4011 if (!seqno)
4012 return false;
4013
Chris Wilson7ec2c732016-07-01 17:23:22 +01004014 /* Before we do the heavier coherent read of the seqno,
4015 * check the value (hopefully) in the CPU cacheline.
4016 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004017 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004018 return true;
4019
Chris Wilson688e6c72016-07-01 17:23:15 +01004020 /* Ensure our read of the seqno is coherent so that we
4021 * do not "miss an interrupt" (i.e. if this is the last
4022 * request and the seqno write from the GPU is not visible
4023 * by the time the interrupt fires, we will see that the
4024 * request is incomplete and go back to sleep awaiting
4025 * another interrupt that will never come.)
4026 *
4027 * Strictly, we only need to do this once after an interrupt,
4028 * but it is easier and safer to do it every time the waiter
4029 * is woken.
4030 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004031 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004032 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004033 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004034
Chris Wilson3d5564e2016-07-01 17:23:23 +01004035 /* The ordering of irq_posted versus applying the barrier
4036 * is crucial. The clearing of the current irq_posted must
4037 * be visible before we perform the barrier operation,
4038 * such that if a subsequent interrupt arrives, irq_posted
4039 * is reasserted and our task rewoken (which causes us to
4040 * do another __i915_request_irq_complete() immediately
4041 * and reapply the barrier). Conversely, if the clear
4042 * occurs after the barrier, then an interrupt that arrived
4043 * whilst we waited on the barrier would not trigger a
4044 * barrier on the next pass, and the read may not see the
4045 * seqno update.
4046 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004047 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004048
4049 /* If we consume the irq, but we are no longer the bottom-half,
4050 * the real bottom-half may not have serialised their own
4051 * seqno check with the irq-barrier (i.e. may have inspected
4052 * the seqno before we believe it coherent since they see
4053 * irq_posted == false but we are still running).
4054 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004055 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004056 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004057 /* Note that if the bottom-half is changed as we
4058 * are sending the wake-up, the new bottom-half will
4059 * be woken by whomever made the change. We only have
4060 * to worry about when we steal the irq-posted for
4061 * ourself.
4062 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004063 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004064 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004065
Chris Wilson754c9fd2017-02-23 07:44:14 +00004066 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004067 return true;
4068 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004069
Chris Wilson688e6c72016-07-01 17:23:15 +01004070 return false;
4071}
4072
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004073void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4074bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4075
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004076/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4077 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4078 * perform the operation. To check beforehand, pass in the parameters to
4079 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4080 * you only need to pass in the minor offsets, page-aligned pointers are
4081 * always valid.
4082 *
4083 * For just checking for SSE4.1, in the foreknowledge that the future use
4084 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4085 */
4086#define i915_can_memcpy_from_wc(dst, src, len) \
4087 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4088
4089#define i915_has_memcpy_from_wc() \
4090 i915_memcpy_from_wc(NULL, NULL, 0)
4091
Chris Wilsonc58305a2016-08-19 16:54:28 +01004092/* i915_mm.c */
4093int remap_io_mapping(struct vm_area_struct *vma,
4094 unsigned long addr, unsigned long pfn, unsigned long size,
4095 struct io_mapping *iomap);
4096
Chris Wilson767a9832017-09-13 09:56:05 +01004097static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
4098{
4099 if (INTEL_GEN(i915) >= 10)
4100 return CNL_HWS_CSB_WRITE_INDEX;
4101 else
4102 return I915_HWS_CSB_WRITE_INDEX;
4103}
4104
Linus Torvalds1da177e2005-04-16 15:20:36 -07004105#endif