blob: 28b8fd5460d79016e97d62c2a14d11f6b8c60b71 [file] [log] [blame]
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001/* bnx2x_main.c: Broadcom Everest network driver.
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002 *
Yuval Mintz247fa822013-01-14 05:11:50 +00003 * Copyright (c) 2007-2013 Broadcom Corporation
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation.
8 *
Eilon Greenstein24e3fce2008-06-12 14:30:28 -07009 * Maintained by: Eilon Greenstein <eilong@broadcom.com>
10 * Written by: Eliezer Tamir
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011 * Based on code from Michael Chan's bnx2 driver
12 * UDP CSUM errata workaround by Arik Gendelman
Eilon Greensteinca003922009-08-12 22:53:28 -070013 * Slowpath and fastpath rework by Vladislav Zolotarov
Eliezer Tamirc14423f2008-02-28 11:49:42 -080014 * Statistics and Link management by Yitchak Gertner
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020015 *
16 */
17
Joe Perchesf1deab52011-08-14 12:16:21 +000018#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
19
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020020#include <linux/module.h>
21#include <linux/moduleparam.h>
22#include <linux/kernel.h>
23#include <linux/device.h> /* for dev_info() */
24#include <linux/timer.h>
25#include <linux/errno.h>
26#include <linux/ioport.h>
27#include <linux/slab.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020028#include <linux/interrupt.h>
29#include <linux/pci.h>
30#include <linux/init.h>
31#include <linux/netdevice.h>
32#include <linux/etherdevice.h>
33#include <linux/skbuff.h>
34#include <linux/dma-mapping.h>
35#include <linux/bitops.h>
36#include <linux/irq.h>
37#include <linux/delay.h>
38#include <asm/byteorder.h>
39#include <linux/time.h>
40#include <linux/ethtool.h>
41#include <linux/mii.h>
Eilon Greenstein0c6671b2009-01-14 21:26:51 -080042#include <linux/if_vlan.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020043#include <net/ip.h>
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030044#include <net/ipv6.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020045#include <net/tcp.h>
46#include <net/checksum.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070047#include <net/ip6_checksum.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020048#include <linux/workqueue.h>
49#include <linux/crc32.h>
Eilon Greenstein34f80b02008-06-23 20:33:01 -070050#include <linux/crc32c.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020051#include <linux/prefetch.h>
52#include <linux/zlib.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020053#include <linux/io.h>
Yuval Mintz452427b2012-03-26 20:47:07 +000054#include <linux/semaphore.h>
Ben Hutchings45229b42009-11-07 11:53:39 +000055#include <linux/stringify.h>
David S. Miller7ab24bf2011-06-29 05:48:41 -070056#include <linux/vmalloc.h>
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020058#include "bnx2x.h"
59#include "bnx2x_init.h"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070060#include "bnx2x_init_ops.h"
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000061#include "bnx2x_cmn.h"
Ariel Elior1ab44342013-01-01 05:22:23 +000062#include "bnx2x_vfpf.h"
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000063#include "bnx2x_dcb.h"
Vladislav Zolotarov042181f2011-06-14 01:33:39 +000064#include "bnx2x_sp.h"
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020065
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070066#include <linux/firmware.h>
67#include "bnx2x_fw_file_hdr.h"
68/* FW files */
Ben Hutchings45229b42009-11-07 11:53:39 +000069#define FW_FILE_VERSION \
70 __stringify(BCM_5710_FW_MAJOR_VERSION) "." \
71 __stringify(BCM_5710_FW_MINOR_VERSION) "." \
72 __stringify(BCM_5710_FW_REVISION_VERSION) "." \
73 __stringify(BCM_5710_FW_ENGINEERING_VERSION)
Dmitry Kravkov560131f2010-10-06 03:18:47 +000074#define FW_FILE_NAME_E1 "bnx2x/bnx2x-e1-" FW_FILE_VERSION ".fw"
75#define FW_FILE_NAME_E1H "bnx2x/bnx2x-e1h-" FW_FILE_VERSION ".fw"
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000076#define FW_FILE_NAME_E2 "bnx2x/bnx2x-e2-" FW_FILE_VERSION ".fw"
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070077
Eilon Greenstein34f80b02008-06-23 20:33:01 -070078/* Time in jiffies before concluding the transmitter is hung */
79#define TX_TIMEOUT (5*HZ)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020080
Bill Pemberton0329aba2012-12-03 09:24:24 -050081static char version[] =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030082 "Broadcom NetXtreme II 5771x/578xx 10/20-Gigabit Ethernet Driver "
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020083 DRV_MODULE_NAME " " DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
84
Eilon Greenstein24e3fce2008-06-12 14:30:28 -070085MODULE_AUTHOR("Eliezer Tamir");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000086MODULE_DESCRIPTION("Broadcom NetXtreme II "
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030087 "BCM57710/57711/57711E/"
88 "57712/57712_MF/57800/57800_MF/57810/57810_MF/"
89 "57840/57840_MF Driver");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020090MODULE_LICENSE("GPL");
91MODULE_VERSION(DRV_MODULE_VERSION);
Ben Hutchings45229b42009-11-07 11:53:39 +000092MODULE_FIRMWARE(FW_FILE_NAME_E1);
93MODULE_FIRMWARE(FW_FILE_NAME_E1H);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000094MODULE_FIRMWARE(FW_FILE_NAME_E2);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020095
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000096int num_queues;
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +000097module_param(num_queues, int, 0);
Dmitry Kravkov96305232012-04-03 18:41:30 +000098MODULE_PARM_DESC(num_queues,
99 " Set number of queues (default is as a number of CPUs)");
Eilon Greenstein555f6c72009-02-12 08:36:11 +0000100
Eilon Greenstein19680c42008-08-13 15:47:33 -0700101static int disable_tpa;
Eilon Greenstein19680c42008-08-13 15:47:33 -0700102module_param(disable_tpa, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000103MODULE_PARM_DESC(disable_tpa, " Disable the TPA (LRO) feature");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000104
Merav Sicron0e8d2ec2012-06-19 07:48:30 +0000105int int_mode;
Eilon Greenstein8badd272009-02-12 08:36:15 +0000106module_param(int_mode, int, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300107MODULE_PARM_DESC(int_mode, " Force interrupt mode other than MSI-X "
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000108 "(1 INT#x; 2 MSI)");
Eilon Greenstein8badd272009-02-12 08:36:15 +0000109
Eilon Greensteina18f5122009-08-12 08:23:26 +0000110static int dropless_fc;
111module_param(dropless_fc, int, 0);
112MODULE_PARM_DESC(dropless_fc, " Pause on exhausted host ring");
113
Eilon Greenstein8d5726c2009-02-12 08:37:19 +0000114static int mrrs = -1;
115module_param(mrrs, int, 0);
116MODULE_PARM_DESC(mrrs, " Force Max Read Req Size (0..3) (for debug)");
117
Eilon Greenstein9898f862009-02-12 08:38:27 +0000118static int debug;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200119module_param(debug, int, 0);
Eilon Greenstein9898f862009-02-12 08:38:27 +0000120MODULE_PARM_DESC(debug, " Default debug msglevel");
121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300122struct workqueue_struct *bnx2x_wq;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000123
Barak Witkowski1ef1d452013-01-10 04:53:40 +0000124struct bnx2x_mac_vals {
125 u32 xmac_addr;
126 u32 xmac_val;
127 u32 emac_addr;
128 u32 emac_val;
129 u32 umac_addr;
130 u32 umac_val;
131 u32 bmac_addr;
132 u32 bmac_val[2];
133};
134
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200135enum bnx2x_board_type {
136 BCM57710 = 0,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300137 BCM57711,
138 BCM57711E,
139 BCM57712,
140 BCM57712_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000141 BCM57712_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300142 BCM57800,
143 BCM57800_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000144 BCM57800_VF,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300145 BCM57810,
146 BCM57810_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000147 BCM57810_VF,
Yuval Mintzc3def942012-07-23 10:25:43 +0300148 BCM57840_4_10,
149 BCM57840_2_20,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000150 BCM57840_MF,
Ariel Elior1ab44342013-01-01 05:22:23 +0000151 BCM57840_VF,
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000152 BCM57811,
Ariel Elior1ab44342013-01-01 05:22:23 +0000153 BCM57811_MF,
154 BCM57840_O,
155 BCM57840_MFO,
156 BCM57811_VF
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200157};
158
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700159/* indexed by board_type, above */
Andrew Morton53a10562008-02-09 23:16:41 -0800160static struct {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200161 char *name;
Bill Pemberton0329aba2012-12-03 09:24:24 -0500162} board_info[] = {
Ariel Elior1ab44342013-01-01 05:22:23 +0000163 [BCM57710] = { "Broadcom NetXtreme II BCM57710 10 Gigabit PCIe [Everest]" },
164 [BCM57711] = { "Broadcom NetXtreme II BCM57711 10 Gigabit PCIe" },
165 [BCM57711E] = { "Broadcom NetXtreme II BCM57711E 10 Gigabit PCIe" },
166 [BCM57712] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet" },
167 [BCM57712_MF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Multi Function" },
168 [BCM57712_VF] = { "Broadcom NetXtreme II BCM57712 10 Gigabit Ethernet Virtual Function" },
169 [BCM57800] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet" },
170 [BCM57800_MF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Multi Function" },
171 [BCM57800_VF] = { "Broadcom NetXtreme II BCM57800 10 Gigabit Ethernet Virtual Function" },
172 [BCM57810] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet" },
173 [BCM57810_MF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Multi Function" },
174 [BCM57810_VF] = { "Broadcom NetXtreme II BCM57810 10 Gigabit Ethernet Virtual Function" },
175 [BCM57840_4_10] = { "Broadcom NetXtreme II BCM57840 10 Gigabit Ethernet" },
176 [BCM57840_2_20] = { "Broadcom NetXtreme II BCM57840 20 Gigabit Ethernet" },
177 [BCM57840_MF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
178 [BCM57840_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" },
179 [BCM57811] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet" },
180 [BCM57811_MF] = { "Broadcom NetXtreme II BCM57811 10 Gigabit Ethernet Multi Function" },
181 [BCM57840_O] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet" },
182 [BCM57840_MFO] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Multi Function" },
183 [BCM57811_VF] = { "Broadcom NetXtreme II BCM57840 10/20 Gigabit Ethernet Virtual Function" }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200184};
185
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300186#ifndef PCI_DEVICE_ID_NX2_57710
187#define PCI_DEVICE_ID_NX2_57710 CHIP_NUM_57710
188#endif
189#ifndef PCI_DEVICE_ID_NX2_57711
190#define PCI_DEVICE_ID_NX2_57711 CHIP_NUM_57711
191#endif
192#ifndef PCI_DEVICE_ID_NX2_57711E
193#define PCI_DEVICE_ID_NX2_57711E CHIP_NUM_57711E
194#endif
195#ifndef PCI_DEVICE_ID_NX2_57712
196#define PCI_DEVICE_ID_NX2_57712 CHIP_NUM_57712
197#endif
198#ifndef PCI_DEVICE_ID_NX2_57712_MF
199#define PCI_DEVICE_ID_NX2_57712_MF CHIP_NUM_57712_MF
200#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000201#ifndef PCI_DEVICE_ID_NX2_57712_VF
202#define PCI_DEVICE_ID_NX2_57712_VF CHIP_NUM_57712_VF
203#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300204#ifndef PCI_DEVICE_ID_NX2_57800
205#define PCI_DEVICE_ID_NX2_57800 CHIP_NUM_57800
206#endif
207#ifndef PCI_DEVICE_ID_NX2_57800_MF
208#define PCI_DEVICE_ID_NX2_57800_MF CHIP_NUM_57800_MF
209#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000210#ifndef PCI_DEVICE_ID_NX2_57800_VF
211#define PCI_DEVICE_ID_NX2_57800_VF CHIP_NUM_57800_VF
212#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300213#ifndef PCI_DEVICE_ID_NX2_57810
214#define PCI_DEVICE_ID_NX2_57810 CHIP_NUM_57810
215#endif
216#ifndef PCI_DEVICE_ID_NX2_57810_MF
217#define PCI_DEVICE_ID_NX2_57810_MF CHIP_NUM_57810_MF
218#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300219#ifndef PCI_DEVICE_ID_NX2_57840_O
220#define PCI_DEVICE_ID_NX2_57840_O CHIP_NUM_57840_OBSOLETE
221#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000222#ifndef PCI_DEVICE_ID_NX2_57810_VF
223#define PCI_DEVICE_ID_NX2_57810_VF CHIP_NUM_57810_VF
224#endif
Yuval Mintzc3def942012-07-23 10:25:43 +0300225#ifndef PCI_DEVICE_ID_NX2_57840_4_10
226#define PCI_DEVICE_ID_NX2_57840_4_10 CHIP_NUM_57840_4_10
227#endif
228#ifndef PCI_DEVICE_ID_NX2_57840_2_20
229#define PCI_DEVICE_ID_NX2_57840_2_20 CHIP_NUM_57840_2_20
230#endif
231#ifndef PCI_DEVICE_ID_NX2_57840_MFO
232#define PCI_DEVICE_ID_NX2_57840_MFO CHIP_NUM_57840_MF_OBSOLETE
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300233#endif
234#ifndef PCI_DEVICE_ID_NX2_57840_MF
235#define PCI_DEVICE_ID_NX2_57840_MF CHIP_NUM_57840_MF
236#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000237#ifndef PCI_DEVICE_ID_NX2_57840_VF
238#define PCI_DEVICE_ID_NX2_57840_VF CHIP_NUM_57840_VF
239#endif
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000240#ifndef PCI_DEVICE_ID_NX2_57811
241#define PCI_DEVICE_ID_NX2_57811 CHIP_NUM_57811
242#endif
243#ifndef PCI_DEVICE_ID_NX2_57811_MF
244#define PCI_DEVICE_ID_NX2_57811_MF CHIP_NUM_57811_MF
245#endif
Ariel Elior8395be52013-01-01 05:22:44 +0000246#ifndef PCI_DEVICE_ID_NX2_57811_VF
247#define PCI_DEVICE_ID_NX2_57811_VF CHIP_NUM_57811_VF
248#endif
249
Alexey Dobriyana3aa1882010-01-07 11:58:11 +0000250static DEFINE_PCI_DEVICE_TABLE(bnx2x_pci_tbl) = {
Eilon Greensteine4ed7112009-08-12 08:24:10 +0000251 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57710), BCM57710 },
252 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711), BCM57711 },
253 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57711E), BCM57711E },
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000254 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712), BCM57712 },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300255 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_MF), BCM57712_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000256 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57712_VF), BCM57712_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300257 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800), BCM57800 },
258 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_MF), BCM57800_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000259 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57800_VF), BCM57800_VF },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300260 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810), BCM57810 },
261 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_MF), BCM57810_MF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300262 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_O), BCM57840_O },
263 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_4_10), BCM57840_4_10 },
264 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_2_20), BCM57840_2_20 },
Ariel Elior8395be52013-01-01 05:22:44 +0000265 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57810_VF), BCM57810_VF },
Yuval Mintzc3def942012-07-23 10:25:43 +0300266 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MFO), BCM57840_MFO },
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300267 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_MF), BCM57840_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000268 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57840_VF), BCM57840_VF },
Barak Witkowski7e8e02d2012-04-03 18:41:28 +0000269 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811), BCM57811 },
270 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_MF), BCM57811_MF },
Ariel Elior8395be52013-01-01 05:22:44 +0000271 { PCI_VDEVICE(BROADCOM, PCI_DEVICE_ID_NX2_57811_VF), BCM57811_VF },
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200272 { 0 }
273};
274
275MODULE_DEVICE_TABLE(pci, bnx2x_pci_tbl);
276
Yuval Mintz452427b2012-03-26 20:47:07 +0000277/* Global resources for unloading a previously loaded device */
278#define BNX2X_PREV_WAIT_NEEDED 1
279static DEFINE_SEMAPHORE(bnx2x_prev_sem);
280static LIST_HEAD(bnx2x_prev_list);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200281/****************************************************************************
282* General service functions
283****************************************************************************/
284
Eric Dumazet1191cb82012-04-27 21:39:21 +0000285static void __storm_memset_dma_mapping(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300286 u32 addr, dma_addr_t mapping)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000287{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300288 REG_WR(bp, addr, U64_LO(mapping));
289 REG_WR(bp, addr + 4, U64_HI(mapping));
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000290}
291
Eric Dumazet1191cb82012-04-27 21:39:21 +0000292static void storm_memset_spq_addr(struct bnx2x *bp,
293 dma_addr_t mapping, u16 abs_fid)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300294{
295 u32 addr = XSEM_REG_FAST_MEMORY +
296 XSTORM_SPQ_PAGE_BASE_OFFSET(abs_fid);
297
298 __storm_memset_dma_mapping(bp, addr, mapping);
299}
300
Eric Dumazet1191cb82012-04-27 21:39:21 +0000301static void storm_memset_vf_to_pf(struct bnx2x *bp, u16 abs_fid,
302 u16 pf_id)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300303{
304 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_VF_TO_PF_OFFSET(abs_fid),
305 pf_id);
306 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_VF_TO_PF_OFFSET(abs_fid),
307 pf_id);
308 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_VF_TO_PF_OFFSET(abs_fid),
309 pf_id);
310 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_VF_TO_PF_OFFSET(abs_fid),
311 pf_id);
312}
313
Eric Dumazet1191cb82012-04-27 21:39:21 +0000314static void storm_memset_func_en(struct bnx2x *bp, u16 abs_fid,
315 u8 enable)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300316{
317 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(abs_fid),
318 enable);
319 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(abs_fid),
320 enable);
321 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(abs_fid),
322 enable);
323 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(abs_fid),
324 enable);
325}
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000326
Eric Dumazet1191cb82012-04-27 21:39:21 +0000327static void storm_memset_eq_data(struct bnx2x *bp,
328 struct event_ring_data *eq_data,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000329 u16 pfid)
330{
331 size_t size = sizeof(struct event_ring_data);
332
333 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_DATA_OFFSET(pfid);
334
335 __storm_memset_struct(bp, addr, size, (u32 *)eq_data);
336}
337
Eric Dumazet1191cb82012-04-27 21:39:21 +0000338static void storm_memset_eq_prod(struct bnx2x *bp, u16 eq_prod,
339 u16 pfid)
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000340{
341 u32 addr = BAR_CSTRORM_INTMEM + CSTORM_EVENT_RING_PROD_OFFSET(pfid);
342 REG_WR16(bp, addr, eq_prod);
343}
344
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200345/* used only at init
346 * locking is done by mcp
347 */
stephen hemminger8d962862010-10-21 07:50:56 +0000348static void bnx2x_reg_wr_ind(struct bnx2x *bp, u32 addr, u32 val)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200349{
350 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
351 pci_write_config_dword(bp->pdev, PCICFG_GRC_DATA, val);
352 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
353 PCICFG_VENDOR_ID_OFFSET);
354}
355
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200356static u32 bnx2x_reg_rd_ind(struct bnx2x *bp, u32 addr)
357{
358 u32 val;
359
360 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS, addr);
361 pci_read_config_dword(bp->pdev, PCICFG_GRC_DATA, &val);
362 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
363 PCICFG_VENDOR_ID_OFFSET);
364
365 return val;
366}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200367
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000368#define DMAE_DP_SRC_GRC "grc src_addr [%08x]"
369#define DMAE_DP_SRC_PCI "pci src_addr [%x:%08x]"
370#define DMAE_DP_DST_GRC "grc dst_addr [%08x]"
371#define DMAE_DP_DST_PCI "pci dst_addr [%x:%08x]"
372#define DMAE_DP_DST_NONE "dst_addr [none]"
373
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000374void bnx2x_dp_dmae(struct bnx2x *bp, struct dmae_command *dmae, int msglvl)
375{
376 u32 src_type = dmae->opcode & DMAE_COMMAND_SRC;
377
378 switch (dmae->opcode & DMAE_COMMAND_DST) {
379 case DMAE_CMD_DST_PCI:
380 if (src_type == DMAE_CMD_SRC_PCI)
381 DP(msglvl, "DMAE: opcode 0x%08x\n"
382 "src [%x:%08x], len [%d*4], dst [%x:%08x]\n"
383 "comp_addr [%x:%08x], comp_val 0x%08x\n",
384 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
385 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
386 dmae->comp_addr_hi, dmae->comp_addr_lo,
387 dmae->comp_val);
388 else
389 DP(msglvl, "DMAE: opcode 0x%08x\n"
390 "src [%08x], len [%d*4], dst [%x:%08x]\n"
391 "comp_addr [%x:%08x], comp_val 0x%08x\n",
392 dmae->opcode, dmae->src_addr_lo >> 2,
393 dmae->len, dmae->dst_addr_hi, dmae->dst_addr_lo,
394 dmae->comp_addr_hi, dmae->comp_addr_lo,
395 dmae->comp_val);
396 break;
397 case DMAE_CMD_DST_GRC:
398 if (src_type == DMAE_CMD_SRC_PCI)
399 DP(msglvl, "DMAE: opcode 0x%08x\n"
400 "src [%x:%08x], len [%d*4], dst_addr [%08x]\n"
401 "comp_addr [%x:%08x], comp_val 0x%08x\n",
402 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
403 dmae->len, dmae->dst_addr_lo >> 2,
404 dmae->comp_addr_hi, dmae->comp_addr_lo,
405 dmae->comp_val);
406 else
407 DP(msglvl, "DMAE: opcode 0x%08x\n"
408 "src [%08x], len [%d*4], dst [%08x]\n"
409 "comp_addr [%x:%08x], comp_val 0x%08x\n",
410 dmae->opcode, dmae->src_addr_lo >> 2,
411 dmae->len, dmae->dst_addr_lo >> 2,
412 dmae->comp_addr_hi, dmae->comp_addr_lo,
413 dmae->comp_val);
414 break;
415 default:
416 if (src_type == DMAE_CMD_SRC_PCI)
417 DP(msglvl, "DMAE: opcode 0x%08x\n"
418 "src_addr [%x:%08x] len [%d * 4] dst_addr [none]\n"
419 "comp_addr [%x:%08x] comp_val 0x%08x\n",
420 dmae->opcode, dmae->src_addr_hi, dmae->src_addr_lo,
421 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
422 dmae->comp_val);
423 else
424 DP(msglvl, "DMAE: opcode 0x%08x\n"
425 "src_addr [%08x] len [%d * 4] dst_addr [none]\n"
426 "comp_addr [%x:%08x] comp_val 0x%08x\n",
427 dmae->opcode, dmae->src_addr_lo >> 2,
428 dmae->len, dmae->comp_addr_hi, dmae->comp_addr_lo,
429 dmae->comp_val);
430 break;
431 }
432}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000433
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200434/* copy command into DMAE command memory and set DMAE command go */
Dmitry Kravkov6c719d02010-07-27 12:36:15 +0000435void bnx2x_post_dmae(struct bnx2x *bp, struct dmae_command *dmae, int idx)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200436{
437 u32 cmd_offset;
438 int i;
439
440 cmd_offset = (DMAE_REG_CMD_MEM + sizeof(struct dmae_command) * idx);
441 for (i = 0; i < (sizeof(struct dmae_command)/4); i++) {
442 REG_WR(bp, cmd_offset + i*4, *(((u32 *)dmae) + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200443 }
444 REG_WR(bp, dmae_reg_go_c[idx], 1);
445}
446
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000447u32 bnx2x_dmae_opcode_add_comp(u32 opcode, u8 comp_type)
448{
449 return opcode | ((comp_type << DMAE_COMMAND_C_DST_SHIFT) |
450 DMAE_CMD_C_ENABLE);
451}
452
453u32 bnx2x_dmae_opcode_clr_src_reset(u32 opcode)
454{
455 return opcode & ~DMAE_CMD_SRC_RESET;
456}
457
458u32 bnx2x_dmae_opcode(struct bnx2x *bp, u8 src_type, u8 dst_type,
459 bool with_comp, u8 comp_type)
460{
461 u32 opcode = 0;
462
463 opcode |= ((src_type << DMAE_COMMAND_SRC_SHIFT) |
464 (dst_type << DMAE_COMMAND_DST_SHIFT));
465
466 opcode |= (DMAE_CMD_SRC_RESET | DMAE_CMD_DST_RESET);
467
468 opcode |= (BP_PORT(bp) ? DMAE_CMD_PORT_1 : DMAE_CMD_PORT_0);
David S. Miller8decf862011-09-22 03:23:13 -0400469 opcode |= ((BP_VN(bp) << DMAE_CMD_E1HVN_SHIFT) |
470 (BP_VN(bp) << DMAE_COMMAND_DST_VN_SHIFT));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000471 opcode |= (DMAE_COM_SET_ERR << DMAE_COMMAND_ERR_POLICY_SHIFT);
472
473#ifdef __BIG_ENDIAN
474 opcode |= DMAE_CMD_ENDIANITY_B_DW_SWAP;
475#else
476 opcode |= DMAE_CMD_ENDIANITY_DW_SWAP;
477#endif
478 if (with_comp)
479 opcode = bnx2x_dmae_opcode_add_comp(opcode, comp_type);
480 return opcode;
481}
482
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000483void bnx2x_prep_dmae_with_comp(struct bnx2x *bp,
stephen hemminger8d962862010-10-21 07:50:56 +0000484 struct dmae_command *dmae,
485 u8 src_type, u8 dst_type)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000486{
487 memset(dmae, 0, sizeof(struct dmae_command));
488
489 /* set the opcode */
490 dmae->opcode = bnx2x_dmae_opcode(bp, src_type, dst_type,
491 true, DMAE_COMP_PCI);
492
493 /* fill in the completion parameters */
494 dmae->comp_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_comp));
495 dmae->comp_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_comp));
496 dmae->comp_val = DMAE_COMP_VAL;
497}
498
Ariel Eliorfd1fc792013-01-01 05:22:33 +0000499/* issue a dmae command over the init-channel and wait for completion */
500int bnx2x_issue_dmae_with_comp(struct bnx2x *bp, struct dmae_command *dmae)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000501{
502 u32 *wb_comp = bnx2x_sp(bp, wb_comp);
Dmitry Kravkov5e374b52011-05-22 10:09:19 +0000503 int cnt = CHIP_REV_IS_SLOW(bp) ? (400000) : 4000;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000504 int rc = 0;
505
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300506 /*
507 * Lock the dmae channel. Disable BHs to prevent a dead-lock
508 * as long as this code is called both from syscall context and
509 * from ndo_set_rx_mode() flow that may be called from BH.
510 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800511 spin_lock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000512
513 /* reset completion */
514 *wb_comp = 0;
515
516 /* post the command on the channel used for initializations */
517 bnx2x_post_dmae(bp, dmae, INIT_DMAE_C(bp));
518
519 /* wait for completion */
520 udelay(5);
521 while ((*wb_comp & ~DMAE_PCI_ERR_FLAG) != DMAE_COMP_VAL) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000522
Ariel Elior95c6c6162012-01-26 06:01:52 +0000523 if (!cnt ||
524 (bp->recovery_state != BNX2X_RECOVERY_DONE &&
525 bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000526 BNX2X_ERR("DMAE timeout!\n");
527 rc = DMAE_TIMEOUT;
528 goto unlock;
529 }
530 cnt--;
531 udelay(50);
532 }
533 if (*wb_comp & DMAE_PCI_ERR_FLAG) {
534 BNX2X_ERR("DMAE PCI error!\n");
535 rc = DMAE_PCI_ERROR;
536 }
537
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000538unlock:
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -0800539 spin_unlock_bh(&bp->dmae_lock);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000540 return rc;
541}
542
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700543void bnx2x_write_dmae(struct bnx2x *bp, dma_addr_t dma_addr, u32 dst_addr,
544 u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200545{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000546 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700547
548 if (!bp->dmae_ready) {
549 u32 *data = bnx2x_sp(bp, wb_data[0]);
550
Ariel Elior127a4252012-01-26 06:01:46 +0000551 if (CHIP_IS_E1(bp))
552 bnx2x_init_ind_wr(bp, dst_addr, data, len32);
553 else
554 bnx2x_init_str_wr(bp, dst_addr, data, len32);
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700555 return;
556 }
557
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000558 /* set opcode and fixed command fields */
559 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_PCI, DMAE_DST_GRC);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200560
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000561 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000562 dmae.src_addr_lo = U64_LO(dma_addr);
563 dmae.src_addr_hi = U64_HI(dma_addr);
564 dmae.dst_addr_lo = dst_addr >> 2;
565 dmae.dst_addr_hi = 0;
566 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200567
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000568 /* issue the command and wait for completion */
569 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200570}
571
Yaniv Rosnerc18487e2008-06-23 20:27:52 -0700572void bnx2x_read_dmae(struct bnx2x *bp, u32 src_addr, u32 len32)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200573{
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000574 struct dmae_command dmae;
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700575
576 if (!bp->dmae_ready) {
577 u32 *data = bnx2x_sp(bp, wb_data[0]);
578 int i;
579
Merav Sicron51c1a582012-03-18 10:33:38 +0000580 if (CHIP_IS_E1(bp))
Ariel Elior127a4252012-01-26 06:01:46 +0000581 for (i = 0; i < len32; i++)
582 data[i] = bnx2x_reg_rd_ind(bp, src_addr + i*4);
Merav Sicron51c1a582012-03-18 10:33:38 +0000583 else
Ariel Elior127a4252012-01-26 06:01:46 +0000584 for (i = 0; i < len32; i++)
585 data[i] = REG_RD(bp, src_addr + i*4);
586
Eilon Greensteinad8d3942008-06-23 20:29:02 -0700587 return;
588 }
589
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000590 /* set opcode and fixed command fields */
591 bnx2x_prep_dmae_with_comp(bp, &dmae, DMAE_SRC_GRC, DMAE_DST_PCI);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200592
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000593 /* fill in addresses and len */
Eilon Greenstein5ff7b6d2009-08-12 08:23:44 +0000594 dmae.src_addr_lo = src_addr >> 2;
595 dmae.src_addr_hi = 0;
596 dmae.dst_addr_lo = U64_LO(bnx2x_sp_mapping(bp, wb_data));
597 dmae.dst_addr_hi = U64_HI(bnx2x_sp_mapping(bp, wb_data));
598 dmae.len = len32;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200599
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000600 /* issue the command and wait for completion */
601 bnx2x_issue_dmae_with_comp(bp, &dmae);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200602}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200603
stephen hemminger8d962862010-10-21 07:50:56 +0000604static void bnx2x_write_dmae_phys_len(struct bnx2x *bp, dma_addr_t phys_addr,
605 u32 addr, u32 len)
Eilon Greenstein573f2032009-08-12 08:24:14 +0000606{
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000607 int dmae_wr_max = DMAE_LEN32_WR_MAX(bp);
Eilon Greenstein573f2032009-08-12 08:24:14 +0000608 int offset = 0;
609
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000610 while (len > dmae_wr_max) {
Eilon Greenstein573f2032009-08-12 08:24:14 +0000611 bnx2x_write_dmae(bp, phys_addr + offset,
Vladislav Zolotarov02e3c6c2010-04-19 01:13:33 +0000612 addr + offset, dmae_wr_max);
613 offset += dmae_wr_max * 4;
614 len -= dmae_wr_max;
Eilon Greenstein573f2032009-08-12 08:24:14 +0000615 }
616
617 bnx2x_write_dmae(bp, phys_addr + offset, addr + offset, len);
618}
619
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200620static int bnx2x_mc_assert(struct bnx2x *bp)
621{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200622 char last_idx;
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700623 int i, rc = 0;
624 u32 row0, row1, row2, row3;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200625
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700626 /* XSTORM */
627 last_idx = REG_RD8(bp, BAR_XSTRORM_INTMEM +
628 XSTORM_ASSERT_LIST_INDEX_OFFSET);
629 if (last_idx)
630 BNX2X_ERR("XSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200631
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700632 /* print the asserts */
633 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200634
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700635 row0 = REG_RD(bp, BAR_XSTRORM_INTMEM +
636 XSTORM_ASSERT_LIST_OFFSET(i));
637 row1 = REG_RD(bp, BAR_XSTRORM_INTMEM +
638 XSTORM_ASSERT_LIST_OFFSET(i) + 4);
639 row2 = REG_RD(bp, BAR_XSTRORM_INTMEM +
640 XSTORM_ASSERT_LIST_OFFSET(i) + 8);
641 row3 = REG_RD(bp, BAR_XSTRORM_INTMEM +
642 XSTORM_ASSERT_LIST_OFFSET(i) + 12);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200643
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700644 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000645 BNX2X_ERR("XSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700646 i, row3, row2, row1, row0);
647 rc++;
648 } else {
649 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200650 }
651 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700652
653 /* TSTORM */
654 last_idx = REG_RD8(bp, BAR_TSTRORM_INTMEM +
655 TSTORM_ASSERT_LIST_INDEX_OFFSET);
656 if (last_idx)
657 BNX2X_ERR("TSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
658
659 /* print the asserts */
660 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
661
662 row0 = REG_RD(bp, BAR_TSTRORM_INTMEM +
663 TSTORM_ASSERT_LIST_OFFSET(i));
664 row1 = REG_RD(bp, BAR_TSTRORM_INTMEM +
665 TSTORM_ASSERT_LIST_OFFSET(i) + 4);
666 row2 = REG_RD(bp, BAR_TSTRORM_INTMEM +
667 TSTORM_ASSERT_LIST_OFFSET(i) + 8);
668 row3 = REG_RD(bp, BAR_TSTRORM_INTMEM +
669 TSTORM_ASSERT_LIST_OFFSET(i) + 12);
670
671 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000672 BNX2X_ERR("TSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700673 i, row3, row2, row1, row0);
674 rc++;
675 } else {
676 break;
677 }
678 }
679
680 /* CSTORM */
681 last_idx = REG_RD8(bp, BAR_CSTRORM_INTMEM +
682 CSTORM_ASSERT_LIST_INDEX_OFFSET);
683 if (last_idx)
684 BNX2X_ERR("CSTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
685
686 /* print the asserts */
687 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
688
689 row0 = REG_RD(bp, BAR_CSTRORM_INTMEM +
690 CSTORM_ASSERT_LIST_OFFSET(i));
691 row1 = REG_RD(bp, BAR_CSTRORM_INTMEM +
692 CSTORM_ASSERT_LIST_OFFSET(i) + 4);
693 row2 = REG_RD(bp, BAR_CSTRORM_INTMEM +
694 CSTORM_ASSERT_LIST_OFFSET(i) + 8);
695 row3 = REG_RD(bp, BAR_CSTRORM_INTMEM +
696 CSTORM_ASSERT_LIST_OFFSET(i) + 12);
697
698 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000699 BNX2X_ERR("CSTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700700 i, row3, row2, row1, row0);
701 rc++;
702 } else {
703 break;
704 }
705 }
706
707 /* USTORM */
708 last_idx = REG_RD8(bp, BAR_USTRORM_INTMEM +
709 USTORM_ASSERT_LIST_INDEX_OFFSET);
710 if (last_idx)
711 BNX2X_ERR("USTORM_ASSERT_LIST_INDEX 0x%x\n", last_idx);
712
713 /* print the asserts */
714 for (i = 0; i < STROM_ASSERT_ARRAY_SIZE; i++) {
715
716 row0 = REG_RD(bp, BAR_USTRORM_INTMEM +
717 USTORM_ASSERT_LIST_OFFSET(i));
718 row1 = REG_RD(bp, BAR_USTRORM_INTMEM +
719 USTORM_ASSERT_LIST_OFFSET(i) + 4);
720 row2 = REG_RD(bp, BAR_USTRORM_INTMEM +
721 USTORM_ASSERT_LIST_OFFSET(i) + 8);
722 row3 = REG_RD(bp, BAR_USTRORM_INTMEM +
723 USTORM_ASSERT_LIST_OFFSET(i) + 12);
724
725 if (row0 != COMMON_ASM_INVALID_ASSERT_OPCODE) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000726 BNX2X_ERR("USTORM_ASSERT_INDEX 0x%x = 0x%08x 0x%08x 0x%08x 0x%08x\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -0700727 i, row3, row2, row1, row0);
728 rc++;
729 } else {
730 break;
731 }
732 }
733
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200734 return rc;
735}
Eliezer Tamirc14423f2008-02-28 11:49:42 -0800736
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000737void bnx2x_fw_dump_lvl(struct bnx2x *bp, const char *lvl)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200738{
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000739 u32 addr, val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200740 u32 mark, offset;
Eilon Greenstein4781bfa2009-02-12 08:38:17 +0000741 __be32 data[9];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200742 int word;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000743 u32 trace_shmem_base;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +0000744 if (BP_NOMCP(bp)) {
745 BNX2X_ERR("NO MCP - can not dump\n");
746 return;
747 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000748 netdev_printk(lvl, bp->dev, "bc %d.%d.%d\n",
749 (bp->common.bc_ver & 0xff0000) >> 16,
750 (bp->common.bc_ver & 0xff00) >> 8,
751 (bp->common.bc_ver & 0xff));
752
753 val = REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER);
754 if (val == REG_RD(bp, MCP_REG_MCPR_CPU_PROGRAM_COUNTER))
Merav Sicron51c1a582012-03-18 10:33:38 +0000755 BNX2X_ERR("%s" "MCP PC at 0x%x\n", lvl, val);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000756
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000757 if (BP_PATH(bp) == 0)
758 trace_shmem_base = bp->common.shmem_base;
759 else
760 trace_shmem_base = SHMEM2_RD(bp, other_shmem_base_addr);
Dmitry Kravkovde128802012-03-18 10:33:45 +0000761 addr = trace_shmem_base - 0x800;
762
763 /* validate TRCB signature */
764 mark = REG_RD(bp, addr);
765 if (mark != MFW_TRACE_SIGNATURE) {
766 BNX2X_ERR("Trace buffer signature is missing.");
767 return ;
768 }
769
770 /* read cyclic buffer pointer */
771 addr += 4;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000772 mark = REG_RD(bp, addr);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000773 mark = (CHIP_IS_E1x(bp) ? MCP_REG_MCPR_SCRATCH : MCP_A_REG_MCPR_SCRATCH)
774 + ((mark + 0x3) & ~0x3) - 0x08000000;
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000775 printk("%s" "begin fw dump (mark 0x%x)\n", lvl, mark);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200776
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000777 printk("%s", lvl);
Yuval Mintz2de67432013-01-23 03:21:43 +0000778
779 /* dump buffer after the mark */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000780 for (offset = mark; offset <= trace_shmem_base; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200781 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000782 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200783 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000784 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200785 }
Yuval Mintz2de67432013-01-23 03:21:43 +0000786
787 /* dump buffer before the mark */
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000788 for (offset = addr + 4; offset <= mark; offset += 0x8*4) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200789 for (word = 0; word < 8; word++)
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +0000790 data[word] = htonl(REG_RD(bp, offset + 4*word));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200791 data[8] = 0x0;
Joe Perches7995c642010-02-17 15:01:52 +0000792 pr_cont("%s", (char *)data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200793 }
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000794 printk("%s" "end of fw dump\n", lvl);
795}
796
Eric Dumazet1191cb82012-04-27 21:39:21 +0000797static void bnx2x_fw_dump(struct bnx2x *bp)
Dmitry Kravkov7a25cc72011-06-14 01:33:25 +0000798{
799 bnx2x_fw_dump_lvl(bp, KERN_ERR);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200800}
801
Yuval Mintz823e1d92013-01-14 05:11:47 +0000802static void bnx2x_hc_int_disable(struct bnx2x *bp)
803{
804 int port = BP_PORT(bp);
805 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
806 u32 val = REG_RD(bp, addr);
807
808 /* in E1 we must use only PCI configuration space to disable
Yuval Mintz16a5fd92013-06-02 00:06:18 +0000809 * MSI/MSIX capability
810 * It's forbidden to disable IGU_PF_CONF_MSI_MSIX_EN in HC block
Yuval Mintz823e1d92013-01-14 05:11:47 +0000811 */
812 if (CHIP_IS_E1(bp)) {
813 /* Since IGU_PF_CONF_MSI_MSIX_EN still always on
814 * Use mask register to prevent from HC sending interrupts
815 * after we exit the function
816 */
817 REG_WR(bp, HC_REG_INT_MASK + port*4, 0);
818
819 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
820 HC_CONFIG_0_REG_INT_LINE_EN_0 |
821 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
822 } else
823 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
824 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
825 HC_CONFIG_0_REG_INT_LINE_EN_0 |
826 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
827
828 DP(NETIF_MSG_IFDOWN,
829 "write %x to HC %d (addr 0x%x)\n",
830 val, port, addr);
831
832 /* flush all outstanding writes */
833 mmiowb();
834
835 REG_WR(bp, addr, val);
836 if (REG_RD(bp, addr) != val)
837 BNX2X_ERR("BUG! proper val not read from IGU!\n");
838}
839
840static void bnx2x_igu_int_disable(struct bnx2x *bp)
841{
842 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
843
844 val &= ~(IGU_PF_CONF_MSI_MSIX_EN |
845 IGU_PF_CONF_INT_LINE_EN |
846 IGU_PF_CONF_ATTN_BIT_EN);
847
848 DP(NETIF_MSG_IFDOWN, "write %x to IGU\n", val);
849
850 /* flush all outstanding writes */
851 mmiowb();
852
853 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
854 if (REG_RD(bp, IGU_REG_PF_CONFIGURATION) != val)
855 BNX2X_ERR("BUG! proper val not read from IGU!\n");
856}
857
858static void bnx2x_int_disable(struct bnx2x *bp)
859{
860 if (bp->common.int_block == INT_BLOCK_HC)
861 bnx2x_hc_int_disable(bp);
862 else
863 bnx2x_igu_int_disable(bp);
864}
865
866void bnx2x_panic_dump(struct bnx2x *bp, bool disable_int)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200867{
868 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000869 u16 j;
870 struct hc_sp_status_block_data sp_sb_data;
871 int func = BP_FUNC(bp);
872#ifdef BNX2X_STOP_ON_ERROR
873 u16 start = 0, end = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000874 u8 cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000875#endif
Yuval Mintz823e1d92013-01-14 05:11:47 +0000876 if (disable_int)
877 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200878
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700879 bp->stats_state = STATS_STATE_DISABLED;
Ariel Elior7a752992012-01-26 06:01:53 +0000880 bp->eth_stats.unrecoverable_error++;
Yitchak Gertner66e855f2008-08-13 15:49:05 -0700881 DP(BNX2X_MSG_STATS, "stats_state - DISABLED\n");
882
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +0200883 BNX2X_ERR("begin crash dump -----------------\n");
884
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000885 /* Indices */
886 /* Common */
Merav Sicron51c1a582012-03-18 10:33:38 +0000887 BNX2X_ERR("def_idx(0x%x) def_att_idx(0x%x) attn_state(0x%x) spq_prod_idx(0x%x) next_stats_cnt(0x%x)\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300888 bp->def_idx, bp->def_att_idx, bp->attn_state,
889 bp->spq_prod_idx, bp->stats_counter);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000890 BNX2X_ERR("DSB: attn bits(0x%x) ack(0x%x) id(0x%x) idx(0x%x)\n",
891 bp->def_status_blk->atten_status_block.attn_bits,
892 bp->def_status_blk->atten_status_block.attn_bits_ack,
893 bp->def_status_blk->atten_status_block.status_block_id,
894 bp->def_status_blk->atten_status_block.attn_bits_index);
895 BNX2X_ERR(" def (");
896 for (i = 0; i < HC_SP_SB_MAX_INDICES; i++)
897 pr_cont("0x%x%s",
Joe Perchesf1deab52011-08-14 12:16:21 +0000898 bp->def_status_blk->sp_sb.index_values[i],
899 (i == HC_SP_SB_MAX_INDICES - 1) ? ") " : " ");
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000900
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000901 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
902 *((u32 *)&sp_sb_data + i) = REG_RD(bp, BAR_CSTRORM_INTMEM +
903 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
904 i*sizeof(u32));
905
Joe Perchesf1deab52011-08-14 12:16:21 +0000906 pr_cont("igu_sb_id(0x%x) igu_seg_id(0x%x) pf_id(0x%x) vnic_id(0x%x) vf_id(0x%x) vf_valid (0x%x) state(0x%x)\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000907 sp_sb_data.igu_sb_id,
908 sp_sb_data.igu_seg_id,
909 sp_sb_data.p_func.pf_id,
910 sp_sb_data.p_func.vnic_id,
911 sp_sb_data.p_func.vf_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300912 sp_sb_data.p_func.vf_valid,
913 sp_sb_data.state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000914
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000915 for_each_eth_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000916 struct bnx2x_fastpath *fp = &bp->fp[i];
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000917 int loop;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000918 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000919 struct hc_status_block_data_e1x sb_data_e1x;
920 struct hc_status_block_sm *hc_sm_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300921 CHIP_IS_E1x(bp) ?
922 sb_data_e1x.common.state_machine :
923 sb_data_e2.common.state_machine;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000924 struct hc_index_data *hc_index_p =
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300925 CHIP_IS_E1x(bp) ?
926 sb_data_e1x.index_data :
927 sb_data_e2.index_data;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000928 u8 data_size, cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000929 u32 *sb_data_p;
Ariel Elior6383c0b2011-07-14 08:31:57 +0000930 struct bnx2x_fp_txdata txdata;
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000931
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000932 /* Rx */
Merav Sicron51c1a582012-03-18 10:33:38 +0000933 BNX2X_ERR("fp%d: rx_bd_prod(0x%x) rx_bd_cons(0x%x) rx_comp_prod(0x%x) rx_comp_cons(0x%x) *rx_cons_sb(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000934 i, fp->rx_bd_prod, fp->rx_bd_cons,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000935 fp->rx_comp_prod,
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000936 fp->rx_comp_cons, le16_to_cpu(*fp->rx_cons_sb));
Merav Sicron51c1a582012-03-18 10:33:38 +0000937 BNX2X_ERR(" rx_sge_prod(0x%x) last_max_sge(0x%x) fp_hc_idx(0x%x)\n",
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000938 fp->rx_sge_prod, fp->last_max_sge,
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000939 le16_to_cpu(fp->fp_hc_idx));
Eilon Greenstein8440d2b2009-02-12 08:38:22 +0000940
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000941 /* Tx */
Ariel Elior6383c0b2011-07-14 08:31:57 +0000942 for_each_cos_in_tx_queue(fp, cos)
943 {
Merav Sicron65565882012-06-19 07:48:26 +0000944 txdata = *fp->txdata_ptr[cos];
Merav Sicron51c1a582012-03-18 10:33:38 +0000945 BNX2X_ERR("fp%d: tx_pkt_prod(0x%x) tx_pkt_cons(0x%x) tx_bd_prod(0x%x) tx_bd_cons(0x%x) *tx_cons_sb(0x%x)\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +0000946 i, txdata.tx_pkt_prod,
947 txdata.tx_pkt_cons, txdata.tx_bd_prod,
948 txdata.tx_bd_cons,
949 le16_to_cpu(*txdata.tx_cons_sb));
950 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000951
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300952 loop = CHIP_IS_E1x(bp) ?
953 HC_SB_MAX_INDICES_E1X : HC_SB_MAX_INDICES_E2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000954
955 /* host sb data */
956
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +0000957 if (IS_FCOE_FP(fp))
958 continue;
Merav Sicron55c11942012-11-07 00:45:48 +0000959
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000960 BNX2X_ERR(" run indexes (");
961 for (j = 0; j < HC_SB_MAX_SM; j++)
962 pr_cont("0x%x%s",
963 fp->sb_running_index[j],
964 (j == HC_SB_MAX_SM - 1) ? ")" : " ");
965
966 BNX2X_ERR(" indexes (");
967 for (j = 0; j < loop; j++)
968 pr_cont("0x%x%s",
969 fp->sb_index_values[j],
970 (j == loop - 1) ? ")" : " ");
971 /* fw sb data */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300972 data_size = CHIP_IS_E1x(bp) ?
973 sizeof(struct hc_status_block_data_e1x) :
974 sizeof(struct hc_status_block_data_e2);
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000975 data_size /= sizeof(u32);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300976 sb_data_p = CHIP_IS_E1x(bp) ?
977 (u32 *)&sb_data_e1x :
978 (u32 *)&sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +0000979 /* copy sb data in here */
980 for (j = 0; j < data_size; j++)
981 *(sb_data_p + j) = REG_RD(bp, BAR_CSTRORM_INTMEM +
982 CSTORM_STATUS_BLOCK_DATA_OFFSET(fp->fw_sb_id) +
983 j * sizeof(u32));
984
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300985 if (!CHIP_IS_E1x(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +0000986 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000987 sb_data_e2.common.p_func.pf_id,
988 sb_data_e2.common.p_func.vf_id,
989 sb_data_e2.common.p_func.vf_valid,
990 sb_data_e2.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300991 sb_data_e2.common.same_igu_sb_1b,
992 sb_data_e2.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000993 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +0000994 pr_cont("pf_id(0x%x) vf_id(0x%x) vf_valid(0x%x) vnic_id(0x%x) same_igu_sb_1b(0x%x) state(0x%x)\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +0000995 sb_data_e1x.common.p_func.pf_id,
996 sb_data_e1x.common.p_func.vf_id,
997 sb_data_e1x.common.p_func.vf_valid,
998 sb_data_e1x.common.p_func.vnic_id,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +0300999 sb_data_e1x.common.same_igu_sb_1b,
1000 sb_data_e1x.common.state);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001001 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001002
1003 /* SB_SMs data */
1004 for (j = 0; j < HC_SB_MAX_SM; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001005 pr_cont("SM[%d] __flags (0x%x) igu_sb_id (0x%x) igu_seg_id(0x%x) time_to_expire (0x%x) timer_value(0x%x)\n",
1006 j, hc_sm_p[j].__flags,
1007 hc_sm_p[j].igu_sb_id,
1008 hc_sm_p[j].igu_seg_id,
1009 hc_sm_p[j].time_to_expire,
1010 hc_sm_p[j].timer_value);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001011 }
1012
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001013 /* Indices data */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001014 for (j = 0; j < loop; j++) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001015 pr_cont("INDEX[%d] flags (0x%x) timeout (0x%x)\n", j,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001016 hc_index_p[j].flags,
1017 hc_index_p[j].timeout);
1018 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001019 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001021#ifdef BNX2X_STOP_ON_ERROR
Yuval Mintz04c46732013-01-23 03:21:46 +00001022
1023 /* event queue */
1024 for (i = 0; i < NUM_EQ_DESC; i++) {
1025 u32 *data = (u32 *)&bp->eq_ring[i].message.data;
1026
1027 BNX2X_ERR("event queue [%d]: header: opcode %d, error %d\n",
1028 i, bp->eq_ring[i].message.opcode,
1029 bp->eq_ring[i].message.error);
1030 BNX2X_ERR("data: %x %x %x\n", data[0], data[1], data[2]);
1031 }
1032
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001033 /* Rings */
1034 /* Rx */
Merav Sicron55c11942012-11-07 00:45:48 +00001035 for_each_valid_rx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001036 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001037
1038 start = RX_BD(le16_to_cpu(*fp->rx_cons_sb) - 10);
1039 end = RX_BD(le16_to_cpu(*fp->rx_cons_sb) + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001040 for (j = start; j != end; j = RX_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001041 u32 *rx_bd = (u32 *)&fp->rx_desc_ring[j];
1042 struct sw_rx_bd *sw_bd = &fp->rx_buf_ring[j];
1043
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001044 BNX2X_ERR("fp%d: rx_bd[%x]=[%x:%x] sw_bd=[%p]\n",
Yuval Mintz44151ac2012-01-23 07:31:56 +00001045 i, j, rx_bd[1], rx_bd[0], sw_bd->data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001046 }
1047
Eilon Greenstein3196a882008-08-13 15:58:49 -07001048 start = RX_SGE(fp->rx_sge_prod);
1049 end = RX_SGE(fp->last_max_sge);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001050 for (j = start; j != end; j = RX_SGE(j + 1)) {
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001051 u32 *rx_sge = (u32 *)&fp->rx_sge_ring[j];
1052 struct sw_rx_page *sw_page = &fp->rx_page_ring[j];
1053
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001054 BNX2X_ERR("fp%d: rx_sge[%x]=[%x:%x] sw_page=[%p]\n",
1055 i, j, rx_sge[1], rx_sge[0], sw_page->page);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07001056 }
1057
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001058 start = RCQ_BD(fp->rx_comp_cons - 10);
1059 end = RCQ_BD(fp->rx_comp_cons + 503);
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001060 for (j = start; j != end; j = RCQ_BD(j + 1)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001061 u32 *cqe = (u32 *)&fp->rx_comp_ring[j];
1062
Eilon Greensteinc3eefaf2009-03-02 08:01:09 +00001063 BNX2X_ERR("fp%d: cqe[%x]=[%x:%x:%x:%x]\n",
1064 i, j, cqe[0], cqe[1], cqe[2], cqe[3]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001065 }
1066 }
1067
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001068 /* Tx */
Merav Sicron55c11942012-11-07 00:45:48 +00001069 for_each_valid_tx_queue(bp, i) {
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001070 struct bnx2x_fastpath *fp = &bp->fp[i];
Ariel Elior6383c0b2011-07-14 08:31:57 +00001071 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00001072 struct bnx2x_fp_txdata *txdata = fp->txdata_ptr[cos];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001073
Ariel Elior6383c0b2011-07-14 08:31:57 +00001074 start = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) - 10);
1075 end = TX_BD(le16_to_cpu(*txdata->tx_cons_sb) + 245);
1076 for (j = start; j != end; j = TX_BD(j + 1)) {
1077 struct sw_tx_bd *sw_bd =
1078 &txdata->tx_buf_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001079
Merav Sicron51c1a582012-03-18 10:33:38 +00001080 BNX2X_ERR("fp%d: txdata %d, packet[%x]=[%p,%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001081 i, cos, j, sw_bd->skb,
1082 sw_bd->first_bd);
1083 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001084
Ariel Elior6383c0b2011-07-14 08:31:57 +00001085 start = TX_BD(txdata->tx_bd_cons - 10);
1086 end = TX_BD(txdata->tx_bd_cons + 254);
1087 for (j = start; j != end; j = TX_BD(j + 1)) {
1088 u32 *tx_bd = (u32 *)&txdata->tx_desc_ring[j];
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001089
Merav Sicron51c1a582012-03-18 10:33:38 +00001090 BNX2X_ERR("fp%d: txdata %d, tx_bd[%x]=[%x:%x:%x:%x]\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00001091 i, cos, j, tx_bd[0], tx_bd[1],
1092 tx_bd[2], tx_bd[3]);
1093 }
Eilon Greenstein8440d2b2009-02-12 08:38:22 +00001094 }
1095 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001096#endif
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001097 bnx2x_fw_dump(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001098 bnx2x_mc_assert(bp);
1099 BNX2X_ERR("end crash dump -----------------\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001100}
1101
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001102/*
1103 * FLR Support for E2
1104 *
1105 * bnx2x_pf_flr_clnup() is called during nic_load in the per function HW
1106 * initialization.
1107 */
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001108#define FLR_WAIT_USEC 10000 /* 10 milliseconds */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001109#define FLR_WAIT_INTERVAL 50 /* usec */
1110#define FLR_POLL_CNT (FLR_WAIT_USEC/FLR_WAIT_INTERVAL) /* 200 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001111
1112struct pbf_pN_buf_regs {
1113 int pN;
1114 u32 init_crd;
1115 u32 crd;
1116 u32 crd_freed;
1117};
1118
1119struct pbf_pN_cmd_regs {
1120 int pN;
1121 u32 lines_occup;
1122 u32 lines_freed;
1123};
1124
1125static void bnx2x_pbf_pN_buf_flushed(struct bnx2x *bp,
1126 struct pbf_pN_buf_regs *regs,
1127 u32 poll_count)
1128{
1129 u32 init_crd, crd, crd_start, crd_freed, crd_freed_start;
1130 u32 cur_cnt = poll_count;
1131
1132 crd_freed = crd_freed_start = REG_RD(bp, regs->crd_freed);
1133 crd = crd_start = REG_RD(bp, regs->crd);
1134 init_crd = REG_RD(bp, regs->init_crd);
1135
1136 DP(BNX2X_MSG_SP, "INIT CREDIT[%d] : %x\n", regs->pN, init_crd);
1137 DP(BNX2X_MSG_SP, "CREDIT[%d] : s:%x\n", regs->pN, crd);
1138 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: s:%x\n", regs->pN, crd_freed);
1139
1140 while ((crd != init_crd) && ((u32)SUB_S32(crd_freed, crd_freed_start) <
1141 (init_crd - crd_start))) {
1142 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001143 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001144 crd = REG_RD(bp, regs->crd);
1145 crd_freed = REG_RD(bp, regs->crd_freed);
1146 } else {
1147 DP(BNX2X_MSG_SP, "PBF tx buffer[%d] timed out\n",
1148 regs->pN);
1149 DP(BNX2X_MSG_SP, "CREDIT[%d] : c:%x\n",
1150 regs->pN, crd);
1151 DP(BNX2X_MSG_SP, "CREDIT_FREED[%d]: c:%x\n",
1152 regs->pN, crd_freed);
1153 break;
1154 }
1155 }
1156 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF tx buffer[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001157 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001158}
1159
1160static void bnx2x_pbf_pN_cmd_flushed(struct bnx2x *bp,
1161 struct pbf_pN_cmd_regs *regs,
1162 u32 poll_count)
1163{
1164 u32 occup, to_free, freed, freed_start;
1165 u32 cur_cnt = poll_count;
1166
1167 occup = to_free = REG_RD(bp, regs->lines_occup);
1168 freed = freed_start = REG_RD(bp, regs->lines_freed);
1169
1170 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n", regs->pN, occup);
1171 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n", regs->pN, freed);
1172
1173 while (occup && ((u32)SUB_S32(freed, freed_start) < to_free)) {
1174 if (cur_cnt--) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001175 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001176 occup = REG_RD(bp, regs->lines_occup);
1177 freed = REG_RD(bp, regs->lines_freed);
1178 } else {
1179 DP(BNX2X_MSG_SP, "PBF cmd queue[%d] timed out\n",
1180 regs->pN);
1181 DP(BNX2X_MSG_SP, "OCCUPANCY[%d] : s:%x\n",
1182 regs->pN, occup);
1183 DP(BNX2X_MSG_SP, "LINES_FREED[%d] : s:%x\n",
1184 regs->pN, freed);
1185 break;
1186 }
1187 }
1188 DP(BNX2X_MSG_SP, "Waited %d*%d usec for PBF cmd queue[%d]\n",
Ariel Elior89db4ad2012-01-26 06:01:48 +00001189 poll_count-cur_cnt, FLR_WAIT_INTERVAL, regs->pN);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001190}
1191
Eric Dumazet1191cb82012-04-27 21:39:21 +00001192static u32 bnx2x_flr_clnup_reg_poll(struct bnx2x *bp, u32 reg,
1193 u32 expected, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001194{
1195 u32 cur_cnt = poll_count;
1196 u32 val;
1197
1198 while ((val = REG_RD(bp, reg)) != expected && cur_cnt--)
Ariel Elior89db4ad2012-01-26 06:01:48 +00001199 udelay(FLR_WAIT_INTERVAL);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001200
1201 return val;
1202}
1203
Ariel Eliord16132c2013-01-01 05:22:42 +00001204int bnx2x_flr_clnup_poll_hw_counter(struct bnx2x *bp, u32 reg,
1205 char *msg, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001206{
1207 u32 val = bnx2x_flr_clnup_reg_poll(bp, reg, 0, poll_cnt);
1208 if (val != 0) {
1209 BNX2X_ERR("%s usage count=%d\n", msg, val);
1210 return 1;
1211 }
1212 return 0;
1213}
1214
Ariel Eliord16132c2013-01-01 05:22:42 +00001215/* Common routines with VF FLR cleanup */
1216u32 bnx2x_flr_clnup_poll_count(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001217{
1218 /* adjust polling timeout */
1219 if (CHIP_REV_IS_EMUL(bp))
1220 return FLR_POLL_CNT * 2000;
1221
1222 if (CHIP_REV_IS_FPGA(bp))
1223 return FLR_POLL_CNT * 120;
1224
1225 return FLR_POLL_CNT;
1226}
1227
Ariel Eliord16132c2013-01-01 05:22:42 +00001228void bnx2x_tx_hw_flushed(struct bnx2x *bp, u32 poll_count)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001229{
1230 struct pbf_pN_cmd_regs cmd_regs[] = {
1231 {0, (CHIP_IS_E3B0(bp)) ?
1232 PBF_REG_TQ_OCCUPANCY_Q0 :
1233 PBF_REG_P0_TQ_OCCUPANCY,
1234 (CHIP_IS_E3B0(bp)) ?
1235 PBF_REG_TQ_LINES_FREED_CNT_Q0 :
1236 PBF_REG_P0_TQ_LINES_FREED_CNT},
1237 {1, (CHIP_IS_E3B0(bp)) ?
1238 PBF_REG_TQ_OCCUPANCY_Q1 :
1239 PBF_REG_P1_TQ_OCCUPANCY,
1240 (CHIP_IS_E3B0(bp)) ?
1241 PBF_REG_TQ_LINES_FREED_CNT_Q1 :
1242 PBF_REG_P1_TQ_LINES_FREED_CNT},
1243 {4, (CHIP_IS_E3B0(bp)) ?
1244 PBF_REG_TQ_OCCUPANCY_LB_Q :
1245 PBF_REG_P4_TQ_OCCUPANCY,
1246 (CHIP_IS_E3B0(bp)) ?
1247 PBF_REG_TQ_LINES_FREED_CNT_LB_Q :
1248 PBF_REG_P4_TQ_LINES_FREED_CNT}
1249 };
1250
1251 struct pbf_pN_buf_regs buf_regs[] = {
1252 {0, (CHIP_IS_E3B0(bp)) ?
1253 PBF_REG_INIT_CRD_Q0 :
1254 PBF_REG_P0_INIT_CRD ,
1255 (CHIP_IS_E3B0(bp)) ?
1256 PBF_REG_CREDIT_Q0 :
1257 PBF_REG_P0_CREDIT,
1258 (CHIP_IS_E3B0(bp)) ?
1259 PBF_REG_INTERNAL_CRD_FREED_CNT_Q0 :
1260 PBF_REG_P0_INTERNAL_CRD_FREED_CNT},
1261 {1, (CHIP_IS_E3B0(bp)) ?
1262 PBF_REG_INIT_CRD_Q1 :
1263 PBF_REG_P1_INIT_CRD,
1264 (CHIP_IS_E3B0(bp)) ?
1265 PBF_REG_CREDIT_Q1 :
1266 PBF_REG_P1_CREDIT,
1267 (CHIP_IS_E3B0(bp)) ?
1268 PBF_REG_INTERNAL_CRD_FREED_CNT_Q1 :
1269 PBF_REG_P1_INTERNAL_CRD_FREED_CNT},
1270 {4, (CHIP_IS_E3B0(bp)) ?
1271 PBF_REG_INIT_CRD_LB_Q :
1272 PBF_REG_P4_INIT_CRD,
1273 (CHIP_IS_E3B0(bp)) ?
1274 PBF_REG_CREDIT_LB_Q :
1275 PBF_REG_P4_CREDIT,
1276 (CHIP_IS_E3B0(bp)) ?
1277 PBF_REG_INTERNAL_CRD_FREED_CNT_LB_Q :
1278 PBF_REG_P4_INTERNAL_CRD_FREED_CNT},
1279 };
1280
1281 int i;
1282
1283 /* Verify the command queues are flushed P0, P1, P4 */
1284 for (i = 0; i < ARRAY_SIZE(cmd_regs); i++)
1285 bnx2x_pbf_pN_cmd_flushed(bp, &cmd_regs[i], poll_count);
1286
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001287 /* Verify the transmission buffers are flushed P0, P1, P4 */
1288 for (i = 0; i < ARRAY_SIZE(buf_regs); i++)
1289 bnx2x_pbf_pN_buf_flushed(bp, &buf_regs[i], poll_count);
1290}
1291
1292#define OP_GEN_PARAM(param) \
1293 (((param) << SDM_OP_GEN_COMP_PARAM_SHIFT) & SDM_OP_GEN_COMP_PARAM)
1294
1295#define OP_GEN_TYPE(type) \
1296 (((type) << SDM_OP_GEN_COMP_TYPE_SHIFT) & SDM_OP_GEN_COMP_TYPE)
1297
1298#define OP_GEN_AGG_VECT(index) \
1299 (((index) << SDM_OP_GEN_AGG_VECT_IDX_SHIFT) & SDM_OP_GEN_AGG_VECT_IDX)
1300
Ariel Eliord16132c2013-01-01 05:22:42 +00001301int bnx2x_send_final_clnup(struct bnx2x *bp, u8 clnup_func, u32 poll_cnt)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001302{
Yuval Mintz86564c32013-01-23 03:21:50 +00001303 u32 op_gen_command = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001304 u32 comp_addr = BAR_CSTRORM_INTMEM +
1305 CSTORM_FINAL_CLEANUP_COMPLETE_OFFSET(clnup_func);
1306 int ret = 0;
1307
1308 if (REG_RD(bp, comp_addr)) {
Ariel Elior89db4ad2012-01-26 06:01:48 +00001309 BNX2X_ERR("Cleanup complete was not 0 before sending\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001310 return 1;
1311 }
1312
Yuval Mintz86564c32013-01-23 03:21:50 +00001313 op_gen_command |= OP_GEN_PARAM(XSTORM_AGG_INT_FINAL_CLEANUP_INDEX);
1314 op_gen_command |= OP_GEN_TYPE(XSTORM_AGG_INT_FINAL_CLEANUP_COMP_TYPE);
1315 op_gen_command |= OP_GEN_AGG_VECT(clnup_func);
1316 op_gen_command |= 1 << SDM_OP_GEN_AGG_VECT_IDX_VALID_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001317
Ariel Elior89db4ad2012-01-26 06:01:48 +00001318 DP(BNX2X_MSG_SP, "sending FW Final cleanup\n");
Yuval Mintz86564c32013-01-23 03:21:50 +00001319 REG_WR(bp, XSDM_REG_OPERATION_GEN, op_gen_command);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001320
1321 if (bnx2x_flr_clnup_reg_poll(bp, comp_addr, 1, poll_cnt) != 1) {
1322 BNX2X_ERR("FW final cleanup did not succeed\n");
Merav Sicron51c1a582012-03-18 10:33:38 +00001323 DP(BNX2X_MSG_SP, "At timeout completion address contained %x\n",
1324 (REG_RD(bp, comp_addr)));
Ariel Eliord16132c2013-01-01 05:22:42 +00001325 bnx2x_panic();
1326 return 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001327 }
Yuval Mintz16a5fd92013-06-02 00:06:18 +00001328 /* Zero completion for next FLR */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001329 REG_WR(bp, comp_addr, 0);
1330
1331 return ret;
1332}
1333
Ariel Eliorb56e9672013-01-01 05:22:32 +00001334u8 bnx2x_is_pcie_pending(struct pci_dev *dev)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001335{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001336 u16 status;
1337
Jiang Liu2a80eeb2012-08-20 13:26:51 -06001338 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001339 return status & PCI_EXP_DEVSTA_TRPND;
1340}
1341
1342/* PF FLR specific routines
1343*/
1344static int bnx2x_poll_hw_usage_counters(struct bnx2x *bp, u32 poll_cnt)
1345{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001346 /* wait for CFC PF usage-counter to zero (includes all the VFs) */
1347 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1348 CFC_REG_NUM_LCIDS_INSIDE_PF,
1349 "CFC PF usage counter timed out",
1350 poll_cnt))
1351 return 1;
1352
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001353 /* Wait for DQ PF usage-counter to zero (until DQ cleanup) */
1354 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1355 DORQ_REG_PF_USAGE_CNT,
1356 "DQ PF usage counter timed out",
1357 poll_cnt))
1358 return 1;
1359
1360 /* Wait for QM PF usage-counter to zero (until DQ cleanup) */
1361 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1362 QM_REG_PF_USG_CNT_0 + 4*BP_FUNC(bp),
1363 "QM PF usage counter timed out",
1364 poll_cnt))
1365 return 1;
1366
1367 /* Wait for Timer PF usage-counters to zero (until DQ cleanup) */
1368 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1369 TM_REG_LIN0_VNIC_UC + 4*BP_PORT(bp),
1370 "Timers VNIC usage counter timed out",
1371 poll_cnt))
1372 return 1;
1373 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1374 TM_REG_LIN0_NUM_SCANS + 4*BP_PORT(bp),
1375 "Timers NUM_SCANS usage counter timed out",
1376 poll_cnt))
1377 return 1;
1378
1379 /* Wait DMAE PF usage counter to zero */
1380 if (bnx2x_flr_clnup_poll_hw_counter(bp,
1381 dmae_reg_go_c[INIT_DMAE_C(bp)],
1382 "DMAE dommand register timed out",
1383 poll_cnt))
1384 return 1;
1385
1386 return 0;
1387}
1388
1389static void bnx2x_hw_enable_status(struct bnx2x *bp)
1390{
1391 u32 val;
1392
1393 val = REG_RD(bp, CFC_REG_WEAK_ENABLE_PF);
1394 DP(BNX2X_MSG_SP, "CFC_REG_WEAK_ENABLE_PF is 0x%x\n", val);
1395
1396 val = REG_RD(bp, PBF_REG_DISABLE_PF);
1397 DP(BNX2X_MSG_SP, "PBF_REG_DISABLE_PF is 0x%x\n", val);
1398
1399 val = REG_RD(bp, IGU_REG_PCI_PF_MSI_EN);
1400 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSI_EN is 0x%x\n", val);
1401
1402 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_EN);
1403 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_EN is 0x%x\n", val);
1404
1405 val = REG_RD(bp, IGU_REG_PCI_PF_MSIX_FUNC_MASK);
1406 DP(BNX2X_MSG_SP, "IGU_REG_PCI_PF_MSIX_FUNC_MASK is 0x%x\n", val);
1407
1408 val = REG_RD(bp, PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR);
1409 DP(BNX2X_MSG_SP, "PGLUE_B_REG_SHADOW_BME_PF_7_0_CLR is 0x%x\n", val);
1410
1411 val = REG_RD(bp, PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR);
1412 DP(BNX2X_MSG_SP, "PGLUE_B_REG_FLR_REQUEST_PF_7_0_CLR is 0x%x\n", val);
1413
1414 val = REG_RD(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER);
1415 DP(BNX2X_MSG_SP, "PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER is 0x%x\n",
1416 val);
1417}
1418
1419static int bnx2x_pf_flr_clnup(struct bnx2x *bp)
1420{
1421 u32 poll_cnt = bnx2x_flr_clnup_poll_count(bp);
1422
1423 DP(BNX2X_MSG_SP, "Cleanup after FLR PF[%d]\n", BP_ABS_FUNC(bp));
1424
1425 /* Re-enable PF target read access */
1426 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
1427
1428 /* Poll HW usage counters */
Ariel Elior89db4ad2012-01-26 06:01:48 +00001429 DP(BNX2X_MSG_SP, "Polling usage counters\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001430 if (bnx2x_poll_hw_usage_counters(bp, poll_cnt))
1431 return -EBUSY;
1432
1433 /* Zero the igu 'trailing edge' and 'leading edge' */
1434
1435 /* Send the FW cleanup command */
1436 if (bnx2x_send_final_clnup(bp, (u8)BP_FUNC(bp), poll_cnt))
1437 return -EBUSY;
1438
1439 /* ATC cleanup */
1440
1441 /* Verify TX hw is flushed */
1442 bnx2x_tx_hw_flushed(bp, poll_cnt);
1443
1444 /* Wait 100ms (not adjusted according to platform) */
1445 msleep(100);
1446
1447 /* Verify no pending pci transactions */
1448 if (bnx2x_is_pcie_pending(bp->pdev))
1449 BNX2X_ERR("PCIE Transactions still pending\n");
1450
1451 /* Debug */
1452 bnx2x_hw_enable_status(bp);
1453
1454 /*
1455 * Master enable - Due to WB DMAE writes performed before this
1456 * register is re-initialized as part of the regular function init
1457 */
1458 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
1459
1460 return 0;
1461}
1462
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001463static void bnx2x_hc_int_enable(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001464{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001465 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001466 u32 addr = port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0;
1467 u32 val = REG_RD(bp, addr);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001468 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1469 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1470 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001471
1472 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001473 val &= ~(HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1474 HC_CONFIG_0_REG_INT_LINE_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001475 val |= (HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1476 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Dmitry Kravkov69c326b2012-05-02 01:16:33 +00001477 if (single_msix)
1478 val |= HC_CONFIG_0_REG_SINGLE_ISR_EN_0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001479 } else if (msi) {
1480 val &= ~HC_CONFIG_0_REG_INT_LINE_EN_0;
1481 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
1482 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
1483 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001484 } else {
1485 val |= (HC_CONFIG_0_REG_SINGLE_ISR_EN_0 |
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001486 HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0 |
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001487 HC_CONFIG_0_REG_INT_LINE_EN_0 |
1488 HC_CONFIG_0_REG_ATTN_BIT_EN_0);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001489
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001490 if (!CHIP_IS_E1(bp)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001491 DP(NETIF_MSG_IFUP,
1492 "write %x to HC %d (addr 0x%x)\n", val, port, addr);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001493
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001494 REG_WR(bp, addr, val);
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08001495
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001496 val &= ~HC_CONFIG_0_REG_MSI_MSIX_INT_EN_0;
1497 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001498 }
1499
Dmitry Kravkova0fd0652010-10-19 05:13:05 +00001500 if (CHIP_IS_E1(bp))
1501 REG_WR(bp, HC_REG_INT_MASK + port*4, 0x1FFFF);
1502
Merav Sicron51c1a582012-03-18 10:33:38 +00001503 DP(NETIF_MSG_IFUP,
1504 "write %x to HC %d (addr 0x%x) mode %s\n", val, port, addr,
1505 (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001506
1507 REG_WR(bp, addr, val);
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001508 /*
1509 * Ensure that HC_CONFIG is written before leading/trailing edge config
1510 */
1511 mmiowb();
1512 barrier();
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001513
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001514 if (!CHIP_IS_E1(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001515 /* init leading/trailing edge */
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00001516 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001517 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001518 if (bp->port.pmf)
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001519 /* enable nig and gpio3 attention */
1520 val |= 0x1100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001521 } else
1522 val = 0xffff;
1523
1524 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
1525 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
1526 }
Eilon Greenstein37dbbf32009-07-21 05:47:33 +00001527
1528 /* Make sure that interrupts are indeed enabled from here on */
1529 mmiowb();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001530}
1531
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001532static void bnx2x_igu_int_enable(struct bnx2x *bp)
1533{
1534 u32 val;
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001535 bool msix = (bp->flags & USING_MSIX_FLAG) ? true : false;
1536 bool single_msix = (bp->flags & USING_SINGLE_MSIX_FLAG) ? true : false;
1537 bool msi = (bp->flags & USING_MSI_FLAG) ? true : false;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001538
1539 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
1540
1541 if (msix) {
1542 val &= ~(IGU_PF_CONF_INT_LINE_EN |
1543 IGU_PF_CONF_SINGLE_ISR_EN);
Yuval Mintzebe61d82013-01-14 05:11:48 +00001544 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001545 IGU_PF_CONF_ATTN_BIT_EN);
Dmitry Kravkov30a5de72012-04-03 18:41:26 +00001546
1547 if (single_msix)
1548 val |= IGU_PF_CONF_SINGLE_ISR_EN;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001549 } else if (msi) {
1550 val &= ~IGU_PF_CONF_INT_LINE_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001551 val |= (IGU_PF_CONF_MSI_MSIX_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001552 IGU_PF_CONF_ATTN_BIT_EN |
1553 IGU_PF_CONF_SINGLE_ISR_EN);
1554 } else {
1555 val &= ~IGU_PF_CONF_MSI_MSIX_EN;
Yuval Mintzebe61d82013-01-14 05:11:48 +00001556 val |= (IGU_PF_CONF_INT_LINE_EN |
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001557 IGU_PF_CONF_ATTN_BIT_EN |
1558 IGU_PF_CONF_SINGLE_ISR_EN);
1559 }
1560
Yuval Mintzebe61d82013-01-14 05:11:48 +00001561 /* Clean previous status - need to configure igu prior to ack*/
1562 if ((!msix) || single_msix) {
1563 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1564 bnx2x_ack_int(bp);
1565 }
1566
1567 val |= IGU_PF_CONF_FUNC_EN;
1568
Merav Sicron51c1a582012-03-18 10:33:38 +00001569 DP(NETIF_MSG_IFUP, "write 0x%x to IGU mode %s\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001570 val, (msix ? "MSI-X" : (msi ? "MSI" : "INTx")));
1571
1572 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
1573
Yuval Mintz79a85572012-04-03 18:41:25 +00001574 if (val & IGU_PF_CONF_INT_LINE_EN)
1575 pci_intx(bp->pdev, true);
1576
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001577 barrier();
1578
1579 /* init leading/trailing edge */
1580 if (IS_MF(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04001581 val = (0xee0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00001582 if (bp->port.pmf)
1583 /* enable nig and gpio3 attention */
1584 val |= 0x1100;
1585 } else
1586 val = 0xffff;
1587
1588 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
1589 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
1590
1591 /* Make sure that interrupts are indeed enabled from here on */
1592 mmiowb();
1593}
1594
1595void bnx2x_int_enable(struct bnx2x *bp)
1596{
1597 if (bp->common.int_block == INT_BLOCK_HC)
1598 bnx2x_hc_int_enable(bp);
1599 else
1600 bnx2x_igu_int_enable(bp);
1601}
1602
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001603void bnx2x_int_disable_sync(struct bnx2x *bp, int disable_hw)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001604{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001605 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
Eilon Greenstein8badd272009-02-12 08:36:15 +00001606 int i, offset;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001607
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -07001608 if (disable_hw)
1609 /* prevent the HW from sending interrupts */
1610 bnx2x_int_disable(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001611
1612 /* make sure all ISRs are done */
1613 if (msix) {
Eilon Greenstein8badd272009-02-12 08:36:15 +00001614 synchronize_irq(bp->msix_table[0].vector);
1615 offset = 1;
Merav Sicron55c11942012-11-07 00:45:48 +00001616 if (CNIC_SUPPORT(bp))
1617 offset++;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001618 for_each_eth_queue(bp, i)
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00001619 synchronize_irq(bp->msix_table[offset++].vector);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001620 } else
1621 synchronize_irq(bp->pdev->irq);
1622
1623 /* make sure sp_task is not running */
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001624 cancel_delayed_work(&bp->sp_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00001625 cancel_delayed_work(&bp->period_task);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08001626 flush_workqueue(bnx2x_wq);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001627}
1628
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001629/* fast path */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001630
1631/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001632 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001633 */
1634
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001635/* Return true if succeeded to acquire the lock */
1636static bool bnx2x_trylock_hw_lock(struct bnx2x *bp, u32 resource)
1637{
1638 u32 lock_status;
1639 u32 resource_bit = (1 << resource);
1640 int func = BP_FUNC(bp);
1641 u32 hw_lock_control_reg;
1642
Merav Sicron51c1a582012-03-18 10:33:38 +00001643 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1644 "Trying to take a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001645
1646 /* Validating that the resource is within range */
1647 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001648 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001649 "resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
1650 resource, HW_LOCK_MAX_RESOURCE_VALUE);
Eric Dumazet0fdf4d02010-08-26 22:03:53 -07001651 return false;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001652 }
1653
1654 if (func <= 5)
1655 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1656 else
1657 hw_lock_control_reg =
1658 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1659
1660 /* Try to acquire the lock */
1661 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1662 lock_status = REG_RD(bp, hw_lock_control_reg);
1663 if (lock_status & resource_bit)
1664 return true;
1665
Merav Sicron51c1a582012-03-18 10:33:38 +00001666 DP(NETIF_MSG_HW | NETIF_MSG_IFUP,
1667 "Failed to get a lock on resource %d\n", resource);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00001668 return false;
1669}
1670
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001671/**
1672 * bnx2x_get_leader_lock_resource - get the recovery leader resource id
1673 *
1674 * @bp: driver handle
1675 *
1676 * Returns the recovery leader resource id according to the engine this function
1677 * belongs to. Currently only only 2 engines is supported.
1678 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001679static int bnx2x_get_leader_lock_resource(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001680{
1681 if (BP_PATH(bp))
1682 return HW_LOCK_RESOURCE_RECOVERY_LEADER_1;
1683 else
1684 return HW_LOCK_RESOURCE_RECOVERY_LEADER_0;
1685}
1686
1687/**
Yuval Mintz2de67432013-01-23 03:21:43 +00001688 * bnx2x_trylock_leader_lock- try to acquire a leader lock.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001689 *
1690 * @bp: driver handle
1691 *
Yuval Mintz2de67432013-01-23 03:21:43 +00001692 * Tries to acquire a leader lock for current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001693 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00001694static bool bnx2x_trylock_leader_lock(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001695{
1696 return bnx2x_trylock_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1697}
1698
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001699static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err);
Merav Sicron55c11942012-11-07 00:45:48 +00001700
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001701/* schedule the sp task and mark that interrupt occurred (runs from ISR) */
1702static int bnx2x_schedule_sp_task(struct bnx2x *bp)
1703{
1704 /* Set the interrupt occurred bit for the sp-task to recognize it
1705 * must ack the interrupt and transition according to the IGU
1706 * state machine.
1707 */
1708 atomic_set(&bp->interrupt_occurred, 1);
1709
1710 /* The sp_task must execute only after this bit
1711 * is set, otherwise we will get out of sync and miss all
1712 * further interrupts. Hence, the barrier.
1713 */
1714 smp_wmb();
1715
1716 /* schedule sp_task to workqueue */
1717 return queue_delayed_work(bnx2x_wq, &bp->sp_task, 0);
1718}
Eilon Greenstein3196a882008-08-13 15:58:49 -07001719
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001720void bnx2x_sp_event(struct bnx2x_fastpath *fp, union eth_rx_cqe *rr_cqe)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001721{
1722 struct bnx2x *bp = fp->bp;
1723 int cid = SW_CID(rr_cqe->ramrod_cqe.conn_and_cmd_data);
1724 int command = CQE_CMD(rr_cqe->ramrod_cqe.conn_and_cmd_data);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001725 enum bnx2x_queue_cmd drv_cmd = BNX2X_Q_CMD_MAX;
Barak Witkowski15192a82012-06-19 07:48:28 +00001726 struct bnx2x_queue_sp_obj *q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001727
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001728 DP(BNX2X_MSG_SP,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001729 "fp %d cid %d got ramrod #%d state is %x type is %d\n",
Eilon Greenstein0626b892009-02-12 08:38:14 +00001730 fp->index, cid, command, bp->state,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001731 rr_cqe->ramrod_cqe.ramrod_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001732
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001733 /* If cid is within VF range, replace the slowpath object with the
1734 * one corresponding to this VF
1735 */
1736 if (cid >= BNX2X_FIRST_VF_CID &&
1737 cid < BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)
1738 bnx2x_iov_set_queue_sp_obj(bp, cid, &q_obj);
1739
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001740 switch (command) {
1741 case (RAMROD_CMD_ID_ETH_CLIENT_UPDATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001742 DP(BNX2X_MSG_SP, "got UPDATE ramrod. CID %d\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001743 drv_cmd = BNX2X_Q_CMD_UPDATE;
1744 break;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001745
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001746 case (RAMROD_CMD_ID_ETH_CLIENT_SETUP):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001747 DP(BNX2X_MSG_SP, "got MULTI[%d] setup ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001748 drv_cmd = BNX2X_Q_CMD_SETUP;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001749 break;
1750
Ariel Elior6383c0b2011-07-14 08:31:57 +00001751 case (RAMROD_CMD_ID_ETH_TX_QUEUE_SETUP):
Merav Sicron51c1a582012-03-18 10:33:38 +00001752 DP(BNX2X_MSG_SP, "got MULTI[%d] tx-only setup ramrod\n", cid);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001753 drv_cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
1754 break;
1755
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001756 case (RAMROD_CMD_ID_ETH_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001757 DP(BNX2X_MSG_SP, "got MULTI[%d] halt ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001758 drv_cmd = BNX2X_Q_CMD_HALT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001759 break;
1760
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001761 case (RAMROD_CMD_ID_ETH_TERMINATE):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001762 DP(BNX2X_MSG_SP, "got MULTI[%d] teminate ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001763 drv_cmd = BNX2X_Q_CMD_TERMINATE;
1764 break;
1765
1766 case (RAMROD_CMD_ID_ETH_EMPTY):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001767 DP(BNX2X_MSG_SP, "got MULTI[%d] empty ramrod\n", cid);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001768 drv_cmd = BNX2X_Q_CMD_EMPTY;
Eliezer Tamir49d66772008-02-28 11:53:13 -08001769 break;
1770
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001771 default:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001772 BNX2X_ERR("unexpected MC reply (%d) on fp[%d]\n",
1773 command, fp->index);
1774 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001775 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001776
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001777 if ((drv_cmd != BNX2X_Q_CMD_MAX) &&
1778 q_obj->complete_cmd(bp, q_obj, drv_cmd))
1779 /* q_obj->complete_cmd() failure means that this was
1780 * an unexpected completion.
1781 *
1782 * In this case we don't want to increase the bp->spq_left
1783 * because apparently we haven't sent this command the first
1784 * place.
1785 */
1786#ifdef BNX2X_STOP_ON_ERROR
1787 bnx2x_panic();
1788#else
1789 return;
1790#endif
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001791 /* SRIOV: reschedule any 'in_progress' operations */
1792 bnx2x_iov_sp_event(bp, cid, true);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001793
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00001794 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08001795 atomic_inc(&bp->cq_spq_left);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001796 /* push the change in bp->spq_left and towards the memory */
1797 smp_mb__after_atomic_inc();
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001798
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00001799 DP(BNX2X_MSG_SP, "bp->cq_spq_left %x\n", atomic_read(&bp->cq_spq_left));
1800
Barak Witkowskia3348722012-04-23 03:04:46 +00001801 if ((drv_cmd == BNX2X_Q_CMD_UPDATE) && (IS_FCOE_FP(fp)) &&
1802 (!!test_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state))) {
1803 /* if Q update ramrod is completed for last Q in AFEX vif set
1804 * flow, then ACK MCP at the end
1805 *
1806 * mark pending ACK to MCP bit.
1807 * prevent case that both bits are cleared.
1808 * At the end of load/unload driver checks that
Yuval Mintz2de67432013-01-23 03:21:43 +00001809 * sp_state is cleared, and this order prevents
Barak Witkowskia3348722012-04-23 03:04:46 +00001810 * races
1811 */
1812 smp_mb__before_clear_bit();
1813 set_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK, &bp->sp_state);
1814 wmb();
1815 clear_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
1816 smp_mb__after_clear_bit();
1817
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001818 /* schedule the sp task as mcp ack is required */
1819 bnx2x_schedule_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00001820 }
1821
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001822 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001823}
1824
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001825irqreturn_t bnx2x_interrupt(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001826{
Eilon Greenstein555f6c72009-02-12 08:36:11 +00001827 struct bnx2x *bp = netdev_priv(dev_instance);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001828 u16 status = bnx2x_ack_int(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001829 u16 mask;
Eilon Greensteinca003922009-08-12 22:53:28 -07001830 int i;
Ariel Elior6383c0b2011-07-14 08:31:57 +00001831 u8 cos;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001832
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001833 /* Return here if interrupt is shared and it's not for us */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001834 if (unlikely(status == 0)) {
1835 DP(NETIF_MSG_INTR, "not our interrupt!\n");
1836 return IRQ_NONE;
1837 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00001838 DP(NETIF_MSG_INTR, "got an interrupt status 0x%x\n", status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001839
Eilon Greenstein3196a882008-08-13 15:58:49 -07001840#ifdef BNX2X_STOP_ON_ERROR
1841 if (unlikely(bp->panic))
1842 return IRQ_HANDLED;
1843#endif
1844
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00001845 for_each_eth_queue(bp, i) {
Eilon Greensteinca003922009-08-12 22:53:28 -07001846 struct bnx2x_fastpath *fp = &bp->fp[i];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001847
Merav Sicron55c11942012-11-07 00:45:48 +00001848 mask = 0x2 << (fp->index + CNIC_SUPPORT(bp));
Eilon Greensteinca003922009-08-12 22:53:28 -07001849 if (status & mask) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001850 /* Handle Rx or Tx according to SB id */
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001851 prefetch(fp->rx_cons_sb);
Ariel Elior6383c0b2011-07-14 08:31:57 +00001852 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00001853 prefetch(fp->txdata_ptr[cos]->tx_cons_sb);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00001854 prefetch(&fp->sb_running_index[SM_RX_ID]);
Vladislav Zolotarov54b9dda2009-11-16 06:05:58 +00001855 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
Eilon Greensteinca003922009-08-12 22:53:28 -07001856 status &= ~mask;
1857 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001858 }
1859
Merav Sicron55c11942012-11-07 00:45:48 +00001860 if (CNIC_SUPPORT(bp)) {
1861 mask = 0x2;
1862 if (status & (mask | 0x1)) {
1863 struct cnic_ops *c_ops = NULL;
Michael Chan993ac7b2009-10-10 13:46:56 +00001864
Michael Chanad9b4352013-01-23 03:21:52 +00001865 rcu_read_lock();
1866 c_ops = rcu_dereference(bp->cnic_ops);
1867 if (c_ops && (bp->cnic_eth_dev.drv_state &
1868 CNIC_DRV_STATE_HANDLES_IRQ))
1869 c_ops->cnic_handler(bp->cnic_data, NULL);
1870 rcu_read_unlock();
Merav Sicron55c11942012-11-07 00:45:48 +00001871
1872 status &= ~mask;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03001873 }
Michael Chan993ac7b2009-10-10 13:46:56 +00001874 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001875
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001876 if (unlikely(status & 0x1)) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00001877
1878 /* schedule sp task to perform default status block work, ack
1879 * attentions and enable interrupts.
1880 */
1881 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001882
1883 status &= ~0x1;
1884 if (!status)
1885 return IRQ_HANDLED;
1886 }
1887
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00001888 if (unlikely(status))
1889 DP(NETIF_MSG_INTR, "got an unknown interrupt! (status 0x%x)\n",
Eilon Greenstein34f80b02008-06-23 20:33:01 -07001890 status);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001891
1892 return IRQ_HANDLED;
1893}
1894
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001895/* Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02001896
1897/*
1898 * General service functions
1899 */
1900
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001901int bnx2x_acquire_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001902{
Eliezer Tamirf1410642008-02-28 11:51:50 -08001903 u32 lock_status;
1904 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001905 int func = BP_FUNC(bp);
1906 u32 hw_lock_control_reg;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07001907 int cnt;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001908
1909 /* Validating that the resource is within range */
1910 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001911 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001912 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1913 return -EINVAL;
1914 }
1915
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001916 if (func <= 5) {
1917 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1918 } else {
1919 hw_lock_control_reg =
1920 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1921 }
1922
Eliezer Tamirf1410642008-02-28 11:51:50 -08001923 /* Validating that the resource is not already taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001924 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001925 if (lock_status & resource_bit) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001926 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001927 lock_status, resource_bit);
1928 return -EEXIST;
1929 }
1930
Eilon Greenstein46230476b2008-08-25 15:23:30 -07001931 /* Try for 5 second every 5ms */
1932 for (cnt = 0; cnt < 1000; cnt++) {
Eliezer Tamirf1410642008-02-28 11:51:50 -08001933 /* Try to acquire the lock */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001934 REG_WR(bp, hw_lock_control_reg + 4, resource_bit);
1935 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001936 if (lock_status & resource_bit)
1937 return 0;
1938
1939 msleep(5);
1940 }
Merav Sicron51c1a582012-03-18 10:33:38 +00001941 BNX2X_ERR("Timeout\n");
Eliezer Tamirf1410642008-02-28 11:51:50 -08001942 return -EAGAIN;
1943}
1944
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00001945int bnx2x_release_leader_lock(struct bnx2x *bp)
1946{
1947 return bnx2x_release_hw_lock(bp, bnx2x_get_leader_lock_resource(bp));
1948}
1949
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00001950int bnx2x_release_hw_lock(struct bnx2x *bp, u32 resource)
Eliezer Tamirf1410642008-02-28 11:51:50 -08001951{
1952 u32 lock_status;
1953 u32 resource_bit = (1 << resource);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001954 int func = BP_FUNC(bp);
1955 u32 hw_lock_control_reg;
Eliezer Tamirf1410642008-02-28 11:51:50 -08001956
1957 /* Validating that the resource is within range */
1958 if (resource > HW_LOCK_MAX_RESOURCE_VALUE) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001959 BNX2X_ERR("resource(0x%x) > HW_LOCK_MAX_RESOURCE_VALUE(0x%x)\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001960 resource, HW_LOCK_MAX_RESOURCE_VALUE);
1961 return -EINVAL;
1962 }
1963
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001964 if (func <= 5) {
1965 hw_lock_control_reg = (MISC_REG_DRIVER_CONTROL_1 + func*8);
1966 } else {
1967 hw_lock_control_reg =
1968 (MISC_REG_DRIVER_CONTROL_7 + (func - 6)*8);
1969 }
1970
Eliezer Tamirf1410642008-02-28 11:51:50 -08001971 /* Validating that the resource is currently taken */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001972 lock_status = REG_RD(bp, hw_lock_control_reg);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001973 if (!(lock_status & resource_bit)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00001974 BNX2X_ERR("lock_status 0x%x resource_bit 0x%x. unlock was called but lock wasn't taken!\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08001975 lock_status, resource_bit);
1976 return -EFAULT;
1977 }
1978
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07001979 REG_WR(bp, hw_lock_control_reg, resource_bit);
Eliezer Tamirf1410642008-02-28 11:51:50 -08001980 return 0;
1981}
1982
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00001983int bnx2x_get_gpio(struct bnx2x *bp, int gpio_num, u8 port)
1984{
1985 /* The GPIO should be swapped if swap register is set and active */
1986 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
1987 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
1988 int gpio_shift = gpio_num +
1989 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
1990 u32 gpio_mask = (1 << gpio_shift);
1991 u32 gpio_reg;
1992 int value;
1993
1994 if (gpio_num > MISC_REGISTERS_GPIO_3) {
1995 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
1996 return -EINVAL;
1997 }
1998
1999 /* read GPIO value */
2000 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2001
2002 /* get the requested pin value */
2003 if ((gpio_reg & gpio_mask) == gpio_mask)
2004 value = 1;
2005 else
2006 value = 0;
2007
2008 DP(NETIF_MSG_LINK, "pin %d value 0x%x\n", gpio_num, value);
2009
2010 return value;
2011}
2012
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002013int bnx2x_set_gpio(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002014{
2015 /* The GPIO should be swapped if swap register is set and active */
2016 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002017 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002018 int gpio_shift = gpio_num +
2019 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2020 u32 gpio_mask = (1 << gpio_shift);
2021 u32 gpio_reg;
2022
2023 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2024 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2025 return -EINVAL;
2026 }
2027
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002028 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002029 /* read GPIO and mask except the float bits */
2030 gpio_reg = (REG_RD(bp, MISC_REG_GPIO) & MISC_REGISTERS_GPIO_FLOAT);
2031
2032 switch (mode) {
2033 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
Merav Sicron51c1a582012-03-18 10:33:38 +00002034 DP(NETIF_MSG_LINK,
2035 "Set GPIO %d (shift %d) -> output low\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002036 gpio_num, gpio_shift);
2037 /* clear FLOAT and set CLR */
2038 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2039 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_CLR_POS);
2040 break;
2041
2042 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
Merav Sicron51c1a582012-03-18 10:33:38 +00002043 DP(NETIF_MSG_LINK,
2044 "Set GPIO %d (shift %d) -> output high\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002045 gpio_num, gpio_shift);
2046 /* clear FLOAT and set SET */
2047 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2048 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_SET_POS);
2049 break;
2050
Eilon Greenstein17de50b2008-08-13 15:56:59 -07002051 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
Merav Sicron51c1a582012-03-18 10:33:38 +00002052 DP(NETIF_MSG_LINK,
2053 "Set GPIO %d (shift %d) -> input\n",
Eliezer Tamirf1410642008-02-28 11:51:50 -08002054 gpio_num, gpio_shift);
2055 /* set FLOAT */
2056 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_FLOAT_POS);
2057 break;
2058
2059 default:
2060 break;
2061 }
2062
2063 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002064 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002065
2066 return 0;
2067}
2068
Yaniv Rosner0d40f0d2011-06-14 01:34:27 +00002069int bnx2x_set_mult_gpio(struct bnx2x *bp, u8 pins, u32 mode)
2070{
2071 u32 gpio_reg = 0;
2072 int rc = 0;
2073
2074 /* Any port swapping should be handled by caller. */
2075
2076 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2077 /* read GPIO and mask except the float bits */
2078 gpio_reg = REG_RD(bp, MISC_REG_GPIO);
2079 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2080 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_CLR_POS);
2081 gpio_reg &= ~(pins << MISC_REGISTERS_GPIO_SET_POS);
2082
2083 switch (mode) {
2084 case MISC_REGISTERS_GPIO_OUTPUT_LOW:
2085 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output low\n", pins);
2086 /* set CLR */
2087 gpio_reg |= (pins << MISC_REGISTERS_GPIO_CLR_POS);
2088 break;
2089
2090 case MISC_REGISTERS_GPIO_OUTPUT_HIGH:
2091 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> output high\n", pins);
2092 /* set SET */
2093 gpio_reg |= (pins << MISC_REGISTERS_GPIO_SET_POS);
2094 break;
2095
2096 case MISC_REGISTERS_GPIO_INPUT_HI_Z:
2097 DP(NETIF_MSG_LINK, "Set GPIO 0x%x -> input\n", pins);
2098 /* set FLOAT */
2099 gpio_reg |= (pins << MISC_REGISTERS_GPIO_FLOAT_POS);
2100 break;
2101
2102 default:
2103 BNX2X_ERR("Invalid GPIO mode assignment %d\n", mode);
2104 rc = -EINVAL;
2105 break;
2106 }
2107
2108 if (rc == 0)
2109 REG_WR(bp, MISC_REG_GPIO, gpio_reg);
2110
2111 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2112
2113 return rc;
2114}
2115
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002116int bnx2x_set_gpio_int(struct bnx2x *bp, int gpio_num, u32 mode, u8 port)
2117{
2118 /* The GPIO should be swapped if swap register is set and active */
2119 int gpio_port = (REG_RD(bp, NIG_REG_PORT_SWAP) &&
2120 REG_RD(bp, NIG_REG_STRAP_OVERRIDE)) ^ port;
2121 int gpio_shift = gpio_num +
2122 (gpio_port ? MISC_REGISTERS_GPIO_PORT_SHIFT : 0);
2123 u32 gpio_mask = (1 << gpio_shift);
2124 u32 gpio_reg;
2125
2126 if (gpio_num > MISC_REGISTERS_GPIO_3) {
2127 BNX2X_ERR("Invalid GPIO %d\n", gpio_num);
2128 return -EINVAL;
2129 }
2130
2131 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2132 /* read GPIO int */
2133 gpio_reg = REG_RD(bp, MISC_REG_GPIO_INT);
2134
2135 switch (mode) {
2136 case MISC_REGISTERS_GPIO_INT_OUTPUT_CLR:
Merav Sicron51c1a582012-03-18 10:33:38 +00002137 DP(NETIF_MSG_LINK,
2138 "Clear GPIO INT %d (shift %d) -> output low\n",
2139 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002140 /* clear SET and set CLR */
2141 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2142 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2143 break;
2144
2145 case MISC_REGISTERS_GPIO_INT_OUTPUT_SET:
Merav Sicron51c1a582012-03-18 10:33:38 +00002146 DP(NETIF_MSG_LINK,
2147 "Set GPIO INT %d (shift %d) -> output high\n",
2148 gpio_num, gpio_shift);
Eilon Greenstein4acac6a2009-02-12 08:36:52 +00002149 /* clear CLR and set SET */
2150 gpio_reg &= ~(gpio_mask << MISC_REGISTERS_GPIO_INT_CLR_POS);
2151 gpio_reg |= (gpio_mask << MISC_REGISTERS_GPIO_INT_SET_POS);
2152 break;
2153
2154 default:
2155 break;
2156 }
2157
2158 REG_WR(bp, MISC_REG_GPIO_INT, gpio_reg);
2159 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_GPIO);
2160
2161 return 0;
2162}
2163
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002164static int bnx2x_set_spio(struct bnx2x *bp, int spio, u32 mode)
Eliezer Tamirf1410642008-02-28 11:51:50 -08002165{
Eliezer Tamirf1410642008-02-28 11:51:50 -08002166 u32 spio_reg;
2167
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002168 /* Only 2 SPIOs are configurable */
2169 if ((spio != MISC_SPIO_SPIO4) && (spio != MISC_SPIO_SPIO5)) {
2170 BNX2X_ERR("Invalid SPIO 0x%x\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002171 return -EINVAL;
2172 }
2173
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002174 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002175 /* read SPIO and mask except the float bits */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002176 spio_reg = (REG_RD(bp, MISC_REG_SPIO) & MISC_SPIO_FLOAT);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002177
2178 switch (mode) {
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002179 case MISC_SPIO_OUTPUT_LOW:
2180 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output low\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002181 /* clear FLOAT and set CLR */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002182 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2183 spio_reg |= (spio << MISC_SPIO_CLR_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002184 break;
2185
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002186 case MISC_SPIO_OUTPUT_HIGH:
2187 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> output high\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002188 /* clear FLOAT and set SET */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002189 spio_reg &= ~(spio << MISC_SPIO_FLOAT_POS);
2190 spio_reg |= (spio << MISC_SPIO_SET_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002191 break;
2192
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002193 case MISC_SPIO_INPUT_HI_Z:
2194 DP(NETIF_MSG_HW, "Set SPIO 0x%x -> input\n", spio);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002195 /* set FLOAT */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00002196 spio_reg |= (spio << MISC_SPIO_FLOAT_POS);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002197 break;
2198
2199 default:
2200 break;
2201 }
2202
2203 REG_WR(bp, MISC_REG_SPIO, spio_reg);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002204 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_SPIO);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002205
2206 return 0;
2207}
2208
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002209void bnx2x_calc_fc_adv(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002210{
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002211 u8 cfg_idx = bnx2x_get_link_cfg_idx(bp);
Eilon Greensteinad33ea32009-01-14 21:24:57 -08002212 switch (bp->link_vars.ieee_fc &
2213 MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_MASK) {
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002214 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_NONE:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002215 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002216 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002217 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002218
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002219 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_BOTH:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002220 bp->port.advertising[cfg_idx] |= (ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002221 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002222 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002223
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002224 case MDIO_COMBO_IEEE0_AUTO_NEG_ADV_PAUSE_ASYMMETRIC:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002225 bp->port.advertising[cfg_idx] |= ADVERTISED_Asym_Pause;
Eliezer Tamirf1410642008-02-28 11:51:50 -08002226 break;
Eilon Greenstein356e2382009-02-12 08:38:32 +00002227
Eliezer Tamirf1410642008-02-28 11:51:50 -08002228 default:
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002229 bp->port.advertising[cfg_idx] &= ~(ADVERTISED_Asym_Pause |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002230 ADVERTISED_Pause);
Eliezer Tamirf1410642008-02-28 11:51:50 -08002231 break;
2232 }
2233}
2234
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002235static void bnx2x_set_requested_fc(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002236{
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002237 /* Initialize link parameters structure variables
2238 * It is recommended to turn off RX FC for jumbo frames
2239 * for better performance
2240 */
2241 if (CHIP_IS_E1x(bp) && (bp->dev->mtu > 5000))
2242 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_TX;
2243 else
2244 bp->link_params.req_fc_auto_adv = BNX2X_FLOW_CTRL_BOTH;
2245}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002246
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002247int bnx2x_initial_phy_init(struct bnx2x *bp, int load_mode)
2248{
2249 int rc, cfx_idx = bnx2x_get_link_cfg_idx(bp);
2250 u16 req_line_speed = bp->link_params.req_line_speed[cfx_idx];
2251
2252 if (!BP_NOMCP(bp)) {
2253 bnx2x_set_requested_fc(bp);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002254 bnx2x_acquire_phy_lock(bp);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002255
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002256 if (load_mode == LOAD_DIAG) {
Yaniv Rosner1cb0c782011-07-24 03:53:21 +00002257 struct link_params *lp = &bp->link_params;
2258 lp->loopback_mode = LOOPBACK_XGXS;
2259 /* do PHY loopback at 10G speed, if possible */
2260 if (lp->req_line_speed[cfx_idx] < SPEED_10000) {
2261 if (lp->speed_cap_mask[cfx_idx] &
2262 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G)
2263 lp->req_line_speed[cfx_idx] =
2264 SPEED_10000;
2265 else
2266 lp->req_line_speed[cfx_idx] =
2267 SPEED_1000;
2268 }
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002269 }
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002270
Merav Sicron8970b2e2012-06-19 07:48:22 +00002271 if (load_mode == LOAD_LOOPBACK_EXT) {
2272 struct link_params *lp = &bp->link_params;
2273 lp->loopback_mode = LOOPBACK_EXT;
2274 }
2275
Eilon Greenstein19680c42008-08-13 15:47:33 -07002276 rc = bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002277
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002278 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002279
Eilon Greenstein3c96c682009-01-14 21:25:31 -08002280 bnx2x_calc_fc_adv(bp);
2281
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002282 if (bp->link_vars.link_up) {
Eilon Greensteinb5bf9062009-02-12 08:38:08 +00002283 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002284 bnx2x_link_report(bp);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +00002285 }
2286 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002287 bp->link_params.req_line_speed[cfx_idx] = req_line_speed;
Eilon Greenstein19680c42008-08-13 15:47:33 -07002288 return rc;
2289 }
Eilon Greensteinf5372252009-02-12 08:38:30 +00002290 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
Eilon Greenstein19680c42008-08-13 15:47:33 -07002291 return -EINVAL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002292}
2293
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002294void bnx2x_link_set(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002295{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002296 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002297 bnx2x_acquire_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002298 bnx2x_phy_init(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002299 bnx2x_release_phy_lock(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002300
Eilon Greenstein19680c42008-08-13 15:47:33 -07002301 bnx2x_calc_fc_adv(bp);
2302 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002303 BNX2X_ERR("Bootcode is missing - can not set link\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002304}
2305
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002306static void bnx2x__link_reset(struct bnx2x *bp)
2307{
Eilon Greenstein19680c42008-08-13 15:47:33 -07002308 if (!BP_NOMCP(bp)) {
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002309 bnx2x_acquire_phy_lock(bp);
Yuval Mintz5d07d862012-09-13 02:56:21 +00002310 bnx2x_lfa_reset(&bp->link_params, &bp->link_vars);
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07002311 bnx2x_release_phy_lock(bp);
Eilon Greenstein19680c42008-08-13 15:47:33 -07002312 } else
Eilon Greensteinf5372252009-02-12 08:38:30 +00002313 BNX2X_ERR("Bootcode is missing - can not reset link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002314}
2315
Yuval Mintz5d07d862012-09-13 02:56:21 +00002316void bnx2x_force_link_reset(struct bnx2x *bp)
2317{
2318 bnx2x_acquire_phy_lock(bp);
2319 bnx2x_link_reset(&bp->link_params, &bp->link_vars, 1);
2320 bnx2x_release_phy_lock(bp);
2321}
2322
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002323u8 bnx2x_link_test(struct bnx2x *bp, u8 is_serdes)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002324{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002325 u8 rc = 0;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002326
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002327 if (!BP_NOMCP(bp)) {
2328 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002329 rc = bnx2x_test_link(&bp->link_params, &bp->link_vars,
2330 is_serdes);
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00002331 bnx2x_release_phy_lock(bp);
2332 } else
2333 BNX2X_ERR("Bootcode is missing - can not test link\n");
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002334
2335 return rc;
2336}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002337
Eilon Greenstein2691d512009-08-12 08:22:08 +00002338/* Calculates the sum of vn_min_rates.
2339 It's needed for further normalizing of the min_rates.
2340 Returns:
2341 sum of vn_min_rates.
2342 or
2343 0 - if all the min_rates are 0.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002344 In the later case fairness algorithm should be deactivated.
Eilon Greenstein2691d512009-08-12 08:22:08 +00002345 If not all min_rates are zero then those that are zeroes will be set to 1.
2346 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002347static void bnx2x_calc_vn_min(struct bnx2x *bp,
2348 struct cmng_init_input *input)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002349{
2350 int all_zero = 1;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002351 int vn;
2352
David S. Miller8decf862011-09-22 03:23:13 -04002353 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002354 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein2691d512009-08-12 08:22:08 +00002355 u32 vn_min_rate = ((vn_cfg & FUNC_MF_CFG_MIN_BW_MASK) >>
2356 FUNC_MF_CFG_MIN_BW_SHIFT) * 100;
2357
2358 /* Skip hidden vns */
2359 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Yuval Mintzb475d782012-04-03 18:41:29 +00002360 vn_min_rate = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002361 /* If min rate is zero - set it to 1 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002362 else if (!vn_min_rate)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002363 vn_min_rate = DEF_MIN_RATE;
2364 else
2365 all_zero = 0;
2366
Yuval Mintzb475d782012-04-03 18:41:29 +00002367 input->vnic_min_rate[vn] = vn_min_rate;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002368 }
2369
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002370 /* if ETS or all min rates are zeros - disable fairness */
2371 if (BNX2X_IS_ETS_ENABLED(bp)) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002372 input->flags.cmng_enables &=
Dmitry Kravkov30ae438b2011-06-14 01:33:13 +00002373 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
2374 DP(NETIF_MSG_IFUP, "Fairness will be disabled due to ETS\n");
2375 } else if (all_zero) {
Yuval Mintzb475d782012-04-03 18:41:29 +00002376 input->flags.cmng_enables &=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002377 ~CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002378 DP(NETIF_MSG_IFUP,
2379 "All MIN values are zeroes fairness will be disabled\n");
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002380 } else
Yuval Mintzb475d782012-04-03 18:41:29 +00002381 input->flags.cmng_enables |=
Eilon Greensteinb015e3d2009-10-15 00:17:20 -07002382 CMNG_FLAGS_PER_PORT_FAIRNESS_VN;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002383}
2384
Yuval Mintzb475d782012-04-03 18:41:29 +00002385static void bnx2x_calc_vn_max(struct bnx2x *bp, int vn,
2386 struct cmng_init_input *input)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002387{
Yuval Mintzb475d782012-04-03 18:41:29 +00002388 u16 vn_max_rate;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002389 u32 vn_cfg = bp->mf_config[vn];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002390
Yuval Mintzb475d782012-04-03 18:41:29 +00002391 if (vn_cfg & FUNC_MF_CFG_FUNC_HIDE)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002392 vn_max_rate = 0;
Yuval Mintzb475d782012-04-03 18:41:29 +00002393 else {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002394 u32 maxCfg = bnx2x_extract_max_cfg(bp, vn_cfg);
2395
Yuval Mintzb475d782012-04-03 18:41:29 +00002396 if (IS_MF_SI(bp)) {
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002397 /* maxCfg in percents of linkspeed */
2398 vn_max_rate = (bp->link_vars.line_speed * maxCfg) / 100;
Yuval Mintzb475d782012-04-03 18:41:29 +00002399 } else /* SD modes */
Dmitry Kravkovfaa6fcb2011-02-28 03:37:20 +00002400 /* maxCfg is absolute in 100Mb units */
2401 vn_max_rate = maxCfg * 100;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002402 }
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002403
Yuval Mintzb475d782012-04-03 18:41:29 +00002404 DP(NETIF_MSG_IFUP, "vn %d: vn_max_rate %d\n", vn, vn_max_rate);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002405
Yuval Mintzb475d782012-04-03 18:41:29 +00002406 input->vnic_max_rate[vn] = vn_max_rate;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002407}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00002408
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002409static int bnx2x_get_cmng_fns_mode(struct bnx2x *bp)
2410{
2411 if (CHIP_REV_IS_SLOW(bp))
2412 return CMNG_FNS_NONE;
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00002413 if (IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002414 return CMNG_FNS_MINMAX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002415
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002416 return CMNG_FNS_NONE;
2417}
2418
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002419void bnx2x_read_mf_cfg(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002420{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002421 int vn, n = (CHIP_MODE_IS_4_PORT(bp) ? 2 : 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002422
2423 if (BP_NOMCP(bp))
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002424 return; /* what should be the default value in this case */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002425
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002426 /* For 2 port configuration the absolute function number formula
2427 * is:
2428 * abs_func = 2 * vn + BP_PORT + BP_PATH
2429 *
2430 * and there are 4 functions per port
2431 *
2432 * For 4 port configuration it is
2433 * abs_func = 4 * vn + 2 * BP_PORT + BP_PATH
2434 *
2435 * and there are 2 functions per port
2436 */
David S. Miller8decf862011-09-22 03:23:13 -04002437 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08002438 int /*abs*/func = n * (2 * vn + BP_PORT(bp)) + BP_PATH(bp);
2439
2440 if (func >= E1H_FUNC_MAX)
2441 break;
2442
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002443 bp->mf_config[vn] =
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002444 MF_CFG_RD(bp, func_mf_config[func].config);
2445 }
Barak Witkowskia3348722012-04-23 03:04:46 +00002446 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
2447 DP(NETIF_MSG_IFUP, "mf_cfg function disabled\n");
2448 bp->flags |= MF_FUNC_DIS;
2449 } else {
2450 DP(NETIF_MSG_IFUP, "mf_cfg function enabled\n");
2451 bp->flags &= ~MF_FUNC_DIS;
2452 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002453}
2454
2455static void bnx2x_cmng_fns_init(struct bnx2x *bp, u8 read_cfg, u8 cmng_type)
2456{
Yuval Mintzb475d782012-04-03 18:41:29 +00002457 struct cmng_init_input input;
2458 memset(&input, 0, sizeof(struct cmng_init_input));
2459
2460 input.port_rate = bp->link_vars.line_speed;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002461
2462 if (cmng_type == CMNG_FNS_MINMAX) {
2463 int vn;
2464
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002465 /* read mf conf from shmem */
2466 if (read_cfg)
2467 bnx2x_read_mf_cfg(bp);
2468
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002469 /* vn_weight_sum and enable fairness if not 0 */
Yuval Mintzb475d782012-04-03 18:41:29 +00002470 bnx2x_calc_vn_min(bp, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002471
2472 /* calculate and set min-max rate for each vn */
Dmitry Kravkovc4154f22011-03-06 10:49:25 +00002473 if (bp->port.pmf)
David S. Miller8decf862011-09-22 03:23:13 -04002474 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++)
Yuval Mintzb475d782012-04-03 18:41:29 +00002475 bnx2x_calc_vn_max(bp, vn, &input);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002476
2477 /* always enable rate shaping and fairness */
Yuval Mintzb475d782012-04-03 18:41:29 +00002478 input.flags.cmng_enables |=
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002479 CMNG_FLAGS_PER_PORT_RATE_SHAPING_VN;
Yuval Mintzb475d782012-04-03 18:41:29 +00002480
2481 bnx2x_init_cmng(&input, &bp->cmng);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002482 return;
2483 }
2484
2485 /* rate shaping and fairness are disabled */
2486 DP(NETIF_MSG_IFUP,
2487 "rate shaping and fairness are disabled\n");
2488}
2489
Eric Dumazet1191cb82012-04-27 21:39:21 +00002490static void storm_memset_cmng(struct bnx2x *bp,
2491 struct cmng_init *cmng,
2492 u8 port)
2493{
2494 int vn;
2495 size_t size = sizeof(struct cmng_struct_per_port);
2496
2497 u32 addr = BAR_XSTRORM_INTMEM +
2498 XSTORM_CMNG_PER_PORT_VARS_OFFSET(port);
2499
2500 __storm_memset_struct(bp, addr, size, (u32 *)&cmng->port);
2501
2502 for (vn = VN_0; vn < BP_MAX_VN_NUM(bp); vn++) {
2503 int func = func_by_vn(bp, vn);
2504
2505 addr = BAR_XSTRORM_INTMEM +
2506 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(func);
2507 size = sizeof(struct rate_shaping_vars_per_vn);
2508 __storm_memset_struct(bp, addr, size,
2509 (u32 *)&cmng->vnic.vnic_max_rate[vn]);
2510
2511 addr = BAR_XSTRORM_INTMEM +
2512 XSTORM_FAIRNESS_PER_VN_VARS_OFFSET(func);
2513 size = sizeof(struct fairness_vars_per_vn);
2514 __storm_memset_struct(bp, addr, size,
2515 (u32 *)&cmng->vnic.vnic_min_rate[vn]);
2516 }
2517}
2518
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002519/* This function is called upon link interrupt */
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002520static void bnx2x_link_attn(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002521{
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002522 /* Make sure that we are synced with the current statistics */
2523 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2524
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002525 bnx2x_link_update(&bp->link_params, &bp->link_vars);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002526
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002527 if (bp->link_vars.link_up) {
2528
Eilon Greenstein1c063282009-02-12 08:36:43 +00002529 /* dropless flow control */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002530 if (!CHIP_IS_E1(bp) && bp->dropless_fc) {
Eilon Greenstein1c063282009-02-12 08:36:43 +00002531 int port = BP_PORT(bp);
2532 u32 pause_enabled = 0;
2533
2534 if (bp->link_vars.flow_ctrl & BNX2X_FLOW_CTRL_TX)
2535 pause_enabled = 1;
2536
2537 REG_WR(bp, BAR_USTRORM_INTMEM +
Eilon Greensteinca003922009-08-12 22:53:28 -07002538 USTORM_ETH_PAUSE_ENABLED_OFFSET(port),
Eilon Greenstein1c063282009-02-12 08:36:43 +00002539 pause_enabled);
2540 }
2541
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002542 if (bp->link_vars.mac_type != MAC_TYPE_EMAC) {
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002543 struct host_port_stats *pstats;
2544
2545 pstats = bnx2x_sp(bp, port_stats);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002546 /* reset old mac stats */
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002547 memset(&(pstats->mac_stx[0]), 0,
2548 sizeof(struct mac_stx));
2549 }
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07002550 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002551 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2552 }
2553
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002554 if (bp->link_vars.link_up && bp->link_vars.line_speed) {
2555 int cmng_fns = bnx2x_get_cmng_fns_mode(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002556
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002557 if (cmng_fns != CMNG_FNS_NONE) {
2558 bnx2x_cmng_fns_init(bp, false, cmng_fns);
2559 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
2560 } else
2561 /* rate shaping and fairness are disabled */
2562 DP(NETIF_MSG_IFUP,
2563 "single function mode without fairness\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002564 }
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002565
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002566 __bnx2x_link_report(bp);
2567
Dmitry Kravkov9fdc3e92011-03-06 10:49:15 +00002568 if (IS_MF(bp))
2569 bnx2x_link_sync_notify(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002570}
2571
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00002572void bnx2x__link_status_update(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002573{
Vladislav Zolotarov2ae17f62011-05-04 23:48:23 +00002574 if (bp->state != BNX2X_STATE_OPEN)
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002575 return;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002576
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002577 /* read updated dcb configuration */
Ariel Eliorad5afc82013-01-01 05:22:26 +00002578 if (IS_PF(bp)) {
2579 bnx2x_dcbx_pmf_update(bp);
2580 bnx2x_link_status_update(&bp->link_params, &bp->link_vars);
2581 if (bp->link_vars.link_up)
2582 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
2583 else
2584 bnx2x_stats_handle(bp, STATS_EVENT_STOP);
2585 /* indicate link status */
2586 bnx2x_link_report(bp);
Dmitry Kravkov00253a82011-11-13 04:34:25 +00002587
Ariel Eliorad5afc82013-01-01 05:22:26 +00002588 } else { /* VF */
2589 bp->port.supported[0] |= (SUPPORTED_10baseT_Half |
2590 SUPPORTED_10baseT_Full |
2591 SUPPORTED_100baseT_Half |
2592 SUPPORTED_100baseT_Full |
2593 SUPPORTED_1000baseT_Full |
2594 SUPPORTED_2500baseX_Full |
2595 SUPPORTED_10000baseT_Full |
2596 SUPPORTED_TP |
2597 SUPPORTED_FIBRE |
2598 SUPPORTED_Autoneg |
2599 SUPPORTED_Pause |
2600 SUPPORTED_Asym_Pause);
2601 bp->port.advertising[0] = bp->port.supported[0];
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002602
Ariel Eliorad5afc82013-01-01 05:22:26 +00002603 bp->link_params.bp = bp;
2604 bp->link_params.port = BP_PORT(bp);
2605 bp->link_params.req_duplex[0] = DUPLEX_FULL;
2606 bp->link_params.req_flow_ctrl[0] = BNX2X_FLOW_CTRL_NONE;
2607 bp->link_params.req_line_speed[0] = SPEED_10000;
2608 bp->link_params.speed_cap_mask[0] = 0x7f0000;
2609 bp->link_params.switch_cfg = SWITCH_CFG_10G;
2610 bp->link_vars.mac_type = MAC_TYPE_BMAC;
2611 bp->link_vars.line_speed = SPEED_10000;
2612 bp->link_vars.link_status =
2613 (LINK_STATUS_LINK_UP |
2614 LINK_STATUS_SPEED_AND_DUPLEX_10GTFD);
2615 bp->link_vars.link_up = 1;
2616 bp->link_vars.duplex = DUPLEX_FULL;
2617 bp->link_vars.flow_ctrl = BNX2X_FLOW_CTRL_NONE;
2618 __bnx2x_link_report(bp);
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002619 bnx2x_stats_handle(bp, STATS_EVENT_LINK_UP);
Ariel Eliorad5afc82013-01-01 05:22:26 +00002620 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002621}
2622
Barak Witkowskia3348722012-04-23 03:04:46 +00002623static int bnx2x_afex_func_update(struct bnx2x *bp, u16 vifid,
2624 u16 vlan_val, u8 allowed_prio)
2625{
Yuval Mintz86564c32013-01-23 03:21:50 +00002626 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002627 struct bnx2x_func_afex_update_params *f_update_params =
2628 &func_params.params.afex_update;
2629
2630 func_params.f_obj = &bp->func_obj;
2631 func_params.cmd = BNX2X_F_CMD_AFEX_UPDATE;
2632
2633 /* no need to wait for RAMROD completion, so don't
2634 * set RAMROD_COMP_WAIT flag
2635 */
2636
2637 f_update_params->vif_id = vifid;
2638 f_update_params->afex_default_vlan = vlan_val;
2639 f_update_params->allowed_priorities = allowed_prio;
2640
2641 /* if ramrod can not be sent, response to MCP immediately */
2642 if (bnx2x_func_state_change(bp, &func_params) < 0)
2643 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
2644
2645 return 0;
2646}
2647
2648static int bnx2x_afex_handle_vif_list_cmd(struct bnx2x *bp, u8 cmd_type,
2649 u16 vif_index, u8 func_bit_map)
2650{
Yuval Mintz86564c32013-01-23 03:21:50 +00002651 struct bnx2x_func_state_params func_params = {NULL};
Barak Witkowskia3348722012-04-23 03:04:46 +00002652 struct bnx2x_func_afex_viflists_params *update_params =
2653 &func_params.params.afex_viflists;
2654 int rc;
2655 u32 drv_msg_code;
2656
2657 /* validate only LIST_SET and LIST_GET are received from switch */
2658 if ((cmd_type != VIF_LIST_RULE_GET) && (cmd_type != VIF_LIST_RULE_SET))
2659 BNX2X_ERR("BUG! afex_handle_vif_list_cmd invalid type 0x%x\n",
2660 cmd_type);
2661
2662 func_params.f_obj = &bp->func_obj;
2663 func_params.cmd = BNX2X_F_CMD_AFEX_VIFLISTS;
2664
2665 /* set parameters according to cmd_type */
2666 update_params->afex_vif_list_command = cmd_type;
Yuval Mintz86564c32013-01-23 03:21:50 +00002667 update_params->vif_list_index = vif_index;
Barak Witkowskia3348722012-04-23 03:04:46 +00002668 update_params->func_bit_map =
2669 (cmd_type == VIF_LIST_RULE_GET) ? 0 : func_bit_map;
2670 update_params->func_to_clear = 0;
2671 drv_msg_code =
2672 (cmd_type == VIF_LIST_RULE_GET) ?
2673 DRV_MSG_CODE_AFEX_LISTGET_ACK :
2674 DRV_MSG_CODE_AFEX_LISTSET_ACK;
2675
2676 /* if ramrod can not be sent, respond to MCP immediately for
2677 * SET and GET requests (other are not triggered from MCP)
2678 */
2679 rc = bnx2x_func_state_change(bp, &func_params);
2680 if (rc < 0)
2681 bnx2x_fw_command(bp, drv_msg_code, 0);
2682
2683 return 0;
2684}
2685
2686static void bnx2x_handle_afex_cmd(struct bnx2x *bp, u32 cmd)
2687{
2688 struct afex_stats afex_stats;
2689 u32 func = BP_ABS_FUNC(bp);
2690 u32 mf_config;
2691 u16 vlan_val;
2692 u32 vlan_prio;
2693 u16 vif_id;
2694 u8 allowed_prio;
2695 u8 vlan_mode;
2696 u32 addr_to_write, vifid, addrs, stats_type, i;
2697
2698 if (cmd & DRV_STATUS_AFEX_LISTGET_REQ) {
2699 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2700 DP(BNX2X_MSG_MCP,
2701 "afex: got MCP req LISTGET_REQ for vifid 0x%x\n", vifid);
2702 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_GET, vifid, 0);
2703 }
2704
2705 if (cmd & DRV_STATUS_AFEX_LISTSET_REQ) {
2706 vifid = SHMEM2_RD(bp, afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2707 addrs = SHMEM2_RD(bp, afex_param2_to_driver[BP_FW_MB_IDX(bp)]);
2708 DP(BNX2X_MSG_MCP,
2709 "afex: got MCP req LISTSET_REQ for vifid 0x%x addrs 0x%x\n",
2710 vifid, addrs);
2711 bnx2x_afex_handle_vif_list_cmd(bp, VIF_LIST_RULE_SET, vifid,
2712 addrs);
2713 }
2714
2715 if (cmd & DRV_STATUS_AFEX_STATSGET_REQ) {
2716 addr_to_write = SHMEM2_RD(bp,
2717 afex_scratchpad_addr_to_write[BP_FW_MB_IDX(bp)]);
2718 stats_type = SHMEM2_RD(bp,
2719 afex_param1_to_driver[BP_FW_MB_IDX(bp)]);
2720
2721 DP(BNX2X_MSG_MCP,
2722 "afex: got MCP req STATSGET_REQ, write to addr 0x%x\n",
2723 addr_to_write);
2724
2725 bnx2x_afex_collect_stats(bp, (void *)&afex_stats, stats_type);
2726
2727 /* write response to scratchpad, for MCP */
2728 for (i = 0; i < (sizeof(struct afex_stats)/sizeof(u32)); i++)
2729 REG_WR(bp, addr_to_write + i*sizeof(u32),
2730 *(((u32 *)(&afex_stats))+i));
2731
2732 /* send ack message to MCP */
2733 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_STATSGET_ACK, 0);
2734 }
2735
2736 if (cmd & DRV_STATUS_AFEX_VIFSET_REQ) {
2737 mf_config = MF_CFG_RD(bp, func_mf_config[func].config);
2738 bp->mf_config[BP_VN(bp)] = mf_config;
2739 DP(BNX2X_MSG_MCP,
2740 "afex: got MCP req VIFSET_REQ, mf_config 0x%x\n",
2741 mf_config);
2742
2743 /* if VIF_SET is "enabled" */
2744 if (!(mf_config & FUNC_MF_CFG_FUNC_DISABLED)) {
2745 /* set rate limit directly to internal RAM */
2746 struct cmng_init_input cmng_input;
2747 struct rate_shaping_vars_per_vn m_rs_vn;
2748 size_t size = sizeof(struct rate_shaping_vars_per_vn);
2749 u32 addr = BAR_XSTRORM_INTMEM +
2750 XSTORM_RATE_SHAPING_PER_VN_VARS_OFFSET(BP_FUNC(bp));
2751
2752 bp->mf_config[BP_VN(bp)] = mf_config;
2753
2754 bnx2x_calc_vn_max(bp, BP_VN(bp), &cmng_input);
2755 m_rs_vn.vn_counter.rate =
2756 cmng_input.vnic_max_rate[BP_VN(bp)];
2757 m_rs_vn.vn_counter.quota =
2758 (m_rs_vn.vn_counter.rate *
2759 RS_PERIODIC_TIMEOUT_USEC) / 8;
2760
2761 __storm_memset_struct(bp, addr, size, (u32 *)&m_rs_vn);
2762
2763 /* read relevant values from mf_cfg struct in shmem */
2764 vif_id =
2765 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2766 FUNC_MF_CFG_E1HOV_TAG_MASK) >>
2767 FUNC_MF_CFG_E1HOV_TAG_SHIFT;
2768 vlan_val =
2769 (MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
2770 FUNC_MF_CFG_AFEX_VLAN_MASK) >>
2771 FUNC_MF_CFG_AFEX_VLAN_SHIFT;
2772 vlan_prio = (mf_config &
2773 FUNC_MF_CFG_TRANSMIT_PRIORITY_MASK) >>
2774 FUNC_MF_CFG_TRANSMIT_PRIORITY_SHIFT;
2775 vlan_val |= (vlan_prio << VLAN_PRIO_SHIFT);
2776 vlan_mode =
2777 (MF_CFG_RD(bp,
2778 func_mf_config[func].afex_config) &
2779 FUNC_MF_CFG_AFEX_VLAN_MODE_MASK) >>
2780 FUNC_MF_CFG_AFEX_VLAN_MODE_SHIFT;
2781 allowed_prio =
2782 (MF_CFG_RD(bp,
2783 func_mf_config[func].afex_config) &
2784 FUNC_MF_CFG_AFEX_COS_FILTER_MASK) >>
2785 FUNC_MF_CFG_AFEX_COS_FILTER_SHIFT;
2786
2787 /* send ramrod to FW, return in case of failure */
2788 if (bnx2x_afex_func_update(bp, vif_id, vlan_val,
2789 allowed_prio))
2790 return;
2791
2792 bp->afex_def_vlan_tag = vlan_val;
2793 bp->afex_vlan_mode = vlan_mode;
2794 } else {
2795 /* notify link down because BP->flags is disabled */
2796 bnx2x_link_report(bp);
2797
2798 /* send INVALID VIF ramrod to FW */
2799 bnx2x_afex_func_update(bp, 0xFFFF, 0, 0);
2800
2801 /* Reset the default afex VLAN */
2802 bp->afex_def_vlan_tag = -1;
2803 }
2804 }
2805}
2806
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002807static void bnx2x_pmf_update(struct bnx2x *bp)
2808{
2809 int port = BP_PORT(bp);
2810 u32 val;
2811
2812 bp->port.pmf = 1;
Merav Sicron51c1a582012-03-18 10:33:38 +00002813 DP(BNX2X_MSG_MCP, "pmf %d\n", bp->port.pmf);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002814
Yaniv Rosner3deb8162011-06-14 01:34:33 +00002815 /*
2816 * We need the mb() to ensure the ordering between the writing to
2817 * bp->port.pmf here and reading it from the bnx2x_periodic_task().
2818 */
2819 smp_mb();
2820
2821 /* queue a periodic task */
2822 queue_delayed_work(bnx2x_wq, &bp->period_task, 0);
2823
Dmitry Kravkovef018542011-06-14 01:33:57 +00002824 bnx2x_dcbx_pmf_update(bp);
2825
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002826 /* enable nig attention */
David S. Miller8decf862011-09-22 03:23:13 -04002827 val = (0xff0f | (1 << (BP_VN(bp) + 4)));
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002828 if (bp->common.int_block == INT_BLOCK_HC) {
2829 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, val);
2830 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002831 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002832 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, val);
2833 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, val);
2834 }
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07002835
2836 bnx2x_stats_handle(bp, STATS_EVENT_PMF);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07002837}
2838
Yaniv Rosnerc18487e2008-06-23 20:27:52 -07002839/* end of Link */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02002840
2841/* slow path */
2842
2843/*
2844 * General service functions
2845 */
2846
Eilon Greenstein2691d512009-08-12 08:22:08 +00002847/* send the MCP a request, block until there is a reply */
Yaniv Rosnera22f0782010-09-07 11:41:20 +00002848u32 bnx2x_fw_command(struct bnx2x *bp, u32 command, u32 param)
Eilon Greenstein2691d512009-08-12 08:22:08 +00002849{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002850 int mb_idx = BP_FW_MB_IDX(bp);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002851 u32 seq;
Eilon Greenstein2691d512009-08-12 08:22:08 +00002852 u32 rc = 0;
2853 u32 cnt = 1;
2854 u8 delay = CHIP_REV_IS_SLOW(bp) ? 100 : 10;
2855
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002856 mutex_lock(&bp->fw_mb_mutex);
Dmitry Kravkova5971d42011-05-25 04:55:51 +00002857 seq = ++bp->fw_seq;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002858 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_param, param);
2859 SHMEM_WR(bp, func_mb[mb_idx].drv_mb_header, (command | seq));
2860
Dmitry Kravkov754a2f52011-06-14 01:34:02 +00002861 DP(BNX2X_MSG_MCP, "wrote command (%x) to FW MB param 0x%08x\n",
2862 (command | seq), param);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002863
2864 do {
2865 /* let the FW do it's magic ... */
2866 msleep(delay);
2867
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00002868 rc = SHMEM_RD(bp, func_mb[mb_idx].fw_mb_header);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002869
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002870 /* Give the FW up to 5 second (500*10ms) */
2871 } while ((seq != (rc & FW_MSG_SEQ_NUMBER_MASK)) && (cnt++ < 500));
Eilon Greenstein2691d512009-08-12 08:22:08 +00002872
2873 DP(BNX2X_MSG_MCP, "[after %d ms] read (%x) seq is (%x) from FW MB\n",
2874 cnt*delay, rc, seq);
2875
2876 /* is this a reply to our command? */
2877 if (seq == (rc & FW_MSG_SEQ_NUMBER_MASK))
2878 rc &= FW_MSG_CODE_MASK;
2879 else {
2880 /* FW BUG! */
2881 BNX2X_ERR("FW failed to respond!\n");
2882 bnx2x_fw_dump(bp);
2883 rc = 0;
2884 }
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -07002885 mutex_unlock(&bp->fw_mb_mutex);
Eilon Greenstein2691d512009-08-12 08:22:08 +00002886
2887 return rc;
2888}
2889
Eric Dumazet1191cb82012-04-27 21:39:21 +00002890static void storm_memset_func_cfg(struct bnx2x *bp,
2891 struct tstorm_eth_function_common_config *tcfg,
2892 u16 abs_fid)
2893{
2894 size_t size = sizeof(struct tstorm_eth_function_common_config);
2895
2896 u32 addr = BAR_TSTRORM_INTMEM +
2897 TSTORM_FUNCTION_COMMON_CONFIG_OFFSET(abs_fid);
2898
2899 __storm_memset_struct(bp, addr, size, (u32 *)tcfg);
2900}
2901
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002902void bnx2x_func_init(struct bnx2x *bp, struct bnx2x_func_init_params *p)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002903{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002904 if (CHIP_IS_E1x(bp)) {
2905 struct tstorm_eth_function_common_config tcfg = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002906
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002907 storm_memset_func_cfg(bp, &tcfg, p->func_id);
2908 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002909
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002910 /* Enable the function in the FW */
2911 storm_memset_vf_to_pf(bp, p->func_id, p->pf_id);
2912 storm_memset_func_en(bp, p->func_id, 1);
2913
2914 /* spq */
2915 if (p->func_flgs & FUNC_FLG_SPQ) {
2916 storm_memset_spq_addr(bp, p->spq_map, p->func_id);
2917 REG_WR(bp, XSEM_REG_FAST_MEMORY +
2918 XSTORM_SPQ_PROD_OFFSET(p->func_id), p->spq_prod);
2919 }
2920}
2921
Ariel Elior6383c0b2011-07-14 08:31:57 +00002922/**
Yuval Mintz16a5fd92013-06-02 00:06:18 +00002923 * bnx2x_get_common_flags - Return common flags
Ariel Elior6383c0b2011-07-14 08:31:57 +00002924 *
2925 * @bp device handle
2926 * @fp queue handle
2927 * @zero_stats TRUE if statistics zeroing is needed
2928 *
2929 * Return the flags that are common for the Tx-only and not normal connections.
2930 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00002931static unsigned long bnx2x_get_common_flags(struct bnx2x *bp,
2932 struct bnx2x_fastpath *fp,
2933 bool zero_stats)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002934{
2935 unsigned long flags = 0;
2936
2937 /* PF driver will always initialize the Queue to an ACTIVE state */
2938 __set_bit(BNX2X_Q_FLG_ACTIVE, &flags);
2939
Ariel Elior6383c0b2011-07-14 08:31:57 +00002940 /* tx only connections collect statistics (on the same index as the
Dmitry Kravkov91226792013-03-11 05:17:52 +00002941 * parent connection). The statistics are zeroed when the parent
2942 * connection is initialized.
Ariel Elior6383c0b2011-07-14 08:31:57 +00002943 */
Barak Witkowski50f0a562011-12-05 21:52:23 +00002944
2945 __set_bit(BNX2X_Q_FLG_STATS, &flags);
2946 if (zero_stats)
2947 __set_bit(BNX2X_Q_FLG_ZERO_STATS, &flags);
2948
Dmitry Kravkov91226792013-03-11 05:17:52 +00002949 __set_bit(BNX2X_Q_FLG_PCSUM_ON_PKT, &flags);
Dmitry Kravkove287a752013-03-21 15:38:24 +00002950 __set_bit(BNX2X_Q_FLG_TUN_INC_INNER_IP_ID, &flags);
Ariel Elior6383c0b2011-07-14 08:31:57 +00002951
Yuval Mintz823e1d92013-01-14 05:11:47 +00002952#ifdef BNX2X_STOP_ON_ERROR
2953 __set_bit(BNX2X_Q_FLG_TX_SEC, &flags);
2954#endif
2955
Ariel Elior6383c0b2011-07-14 08:31:57 +00002956 return flags;
2957}
2958
Eric Dumazet1191cb82012-04-27 21:39:21 +00002959static unsigned long bnx2x_get_q_flags(struct bnx2x *bp,
2960 struct bnx2x_fastpath *fp,
2961 bool leading)
Ariel Elior6383c0b2011-07-14 08:31:57 +00002962{
2963 unsigned long flags = 0;
2964
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002965 /* calculate other queue flags */
2966 if (IS_MF_SD(bp))
2967 __set_bit(BNX2X_Q_FLG_OV, &flags);
2968
Barak Witkowskia3348722012-04-23 03:04:46 +00002969 if (IS_FCOE_FP(fp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002970 __set_bit(BNX2X_Q_FLG_FCOE, &flags);
Barak Witkowskia3348722012-04-23 03:04:46 +00002971 /* For FCoE - force usage of default priority (for afex) */
2972 __set_bit(BNX2X_Q_FLG_FORCE_DEFAULT_PRI, &flags);
2973 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002974
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002975 if (!fp->disable_tpa) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002976 __set_bit(BNX2X_Q_FLG_TPA, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002977 __set_bit(BNX2X_Q_FLG_TPA_IPV6, &flags);
Dmitry Kravkov621b4d62012-02-20 09:59:08 +00002978 if (fp->mode == TPA_MODE_GRO)
2979 __set_bit(BNX2X_Q_FLG_TPA_GRO, &flags);
Vladislav Zolotarovf5219d82011-07-19 01:44:11 +00002980 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002981
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002982 if (leading) {
2983 __set_bit(BNX2X_Q_FLG_LEADING_RSS, &flags);
2984 __set_bit(BNX2X_Q_FLG_MCAST, &flags);
2985 }
2986
2987 /* Always set HW VLAN stripping */
2988 __set_bit(BNX2X_Q_FLG_VLAN, &flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002989
Barak Witkowskia3348722012-04-23 03:04:46 +00002990 /* configure silent vlan removal */
2991 if (IS_MF_AFEX(bp))
2992 __set_bit(BNX2X_Q_FLG_SILENT_VLAN_REM, &flags);
2993
Ariel Elior6383c0b2011-07-14 08:31:57 +00002994 return flags | bnx2x_get_common_flags(bp, fp, true);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00002995}
2996
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03002997static void bnx2x_pf_q_prep_general(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00002998 struct bnx2x_fastpath *fp, struct bnx2x_general_setup_params *gen_init,
2999 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003000{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003001 gen_init->stat_id = bnx2x_stats_id(fp);
3002 gen_init->spcl_id = fp->cl_id;
3003
3004 /* Always use mini-jumbo MTU for FCoE L2 ring */
3005 if (IS_FCOE_FP(fp))
3006 gen_init->mtu = BNX2X_FCOE_MINI_JUMBO_MTU;
3007 else
3008 gen_init->mtu = bp->dev->mtu;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003009
3010 gen_init->cos = cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003011}
3012
3013static void bnx2x_pf_rx_q_prep(struct bnx2x *bp,
3014 struct bnx2x_fastpath *fp, struct rxq_pause_params *pause,
3015 struct bnx2x_rxq_setup_params *rxq_init)
3016{
3017 u8 max_sge = 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003018 u16 sge_sz = 0;
3019 u16 tpa_agg_size = 0;
3020
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003021 if (!fp->disable_tpa) {
David S. Miller8decf862011-09-22 03:23:13 -04003022 pause->sge_th_lo = SGE_TH_LO(bp);
3023 pause->sge_th_hi = SGE_TH_HI(bp);
3024
3025 /* validate SGE ring has enough to cross high threshold */
3026 WARN_ON(bp->dropless_fc &&
3027 pause->sge_th_hi + FW_PREFETCH_CNT >
3028 MAX_RX_SGE_CNT * NUM_RX_SGE_PAGES);
3029
Yuval Mintz924d75a2013-01-23 03:21:44 +00003030 tpa_agg_size = TPA_AGG_SIZE;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003031 max_sge = SGE_PAGE_ALIGN(bp->dev->mtu) >>
3032 SGE_PAGE_SHIFT;
3033 max_sge = ((max_sge + PAGES_PER_SGE - 1) &
3034 (~(PAGES_PER_SGE-1))) >> PAGES_PER_SGE_SHIFT;
Yuval Mintz924d75a2013-01-23 03:21:44 +00003035 sge_sz = (u16)min_t(u32, SGE_PAGES, 0xffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003036 }
3037
3038 /* pause - not for e1 */
3039 if (!CHIP_IS_E1(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -04003040 pause->bd_th_lo = BD_TH_LO(bp);
3041 pause->bd_th_hi = BD_TH_HI(bp);
3042
3043 pause->rcq_th_lo = RCQ_TH_LO(bp);
3044 pause->rcq_th_hi = RCQ_TH_HI(bp);
3045 /*
3046 * validate that rings have enough entries to cross
3047 * high thresholds
3048 */
3049 WARN_ON(bp->dropless_fc &&
3050 pause->bd_th_hi + FW_PREFETCH_CNT >
3051 bp->rx_ring_size);
3052 WARN_ON(bp->dropless_fc &&
3053 pause->rcq_th_hi + FW_PREFETCH_CNT >
3054 NUM_RCQ_RINGS * MAX_RCQ_DESC_CNT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003055
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003056 pause->pri_map = 1;
3057 }
3058
3059 /* rxq setup */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003060 rxq_init->dscr_map = fp->rx_desc_mapping;
3061 rxq_init->sge_map = fp->rx_sge_mapping;
3062 rxq_init->rcq_map = fp->rx_comp_mapping;
3063 rxq_init->rcq_np_map = fp->rx_comp_mapping + BCM_PAGE_SIZE;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003064
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003065 /* This should be a maximum number of data bytes that may be
3066 * placed on the BD (not including paddings).
3067 */
Eric Dumazete52fcb22011-11-14 06:05:34 +00003068 rxq_init->buf_sz = fp->rx_buf_size - BNX2X_FW_RX_ALIGN_START -
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003069 BNX2X_FW_RX_ALIGN_END - IP_HEADER_ALIGNMENT_PADDING;
Vladislav Zolotarova8c94b92011-02-06 11:21:02 -08003070
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003071 rxq_init->cl_qzone_id = fp->cl_qzone_id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003072 rxq_init->tpa_agg_sz = tpa_agg_size;
3073 rxq_init->sge_buf_sz = sge_sz;
3074 rxq_init->max_sges_pkt = max_sge;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003075 rxq_init->rss_engine_id = BP_FUNC(bp);
Yuval Mintz259afa12012-03-12 08:53:10 +00003076 rxq_init->mcast_engine_id = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003077
3078 /* Maximum number or simultaneous TPA aggregation for this Queue.
3079 *
Yuval Mintz2de67432013-01-23 03:21:43 +00003080 * For PF Clients it should be the maximum available number.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003081 * VF driver(s) may want to define it to a smaller value.
3082 */
David S. Miller8decf862011-09-22 03:23:13 -04003083 rxq_init->max_tpa_queues = MAX_AGG_QS(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003084
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003085 rxq_init->cache_line_log = BNX2X_RX_ALIGN_SHIFT;
3086 rxq_init->fw_sb_id = fp->fw_sb_id;
3087
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003088 if (IS_FCOE_FP(fp))
3089 rxq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_RX_CQ_CONS;
3090 else
Ariel Elior6383c0b2011-07-14 08:31:57 +00003091 rxq_init->sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
Barak Witkowskia3348722012-04-23 03:04:46 +00003092 /* configure silent vlan removal
3093 * if multi function mode is afex, then mask default vlan
3094 */
3095 if (IS_MF_AFEX(bp)) {
3096 rxq_init->silent_removal_value = bp->afex_def_vlan_tag;
3097 rxq_init->silent_removal_mask = VLAN_VID_MASK;
3098 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003099}
3100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003101static void bnx2x_pf_tx_q_prep(struct bnx2x *bp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00003102 struct bnx2x_fastpath *fp, struct bnx2x_txq_setup_params *txq_init,
3103 u8 cos)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003104{
Merav Sicron65565882012-06-19 07:48:26 +00003105 txq_init->dscr_map = fp->txdata_ptr[cos]->tx_desc_mapping;
Ariel Elior6383c0b2011-07-14 08:31:57 +00003106 txq_init->sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS + cos;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003107 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_NW;
3108 txq_init->fw_sb_id = fp->fw_sb_id;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003109
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003110 /*
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003111 * set the tss leading client id for TX classification ==
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003112 * leading RSS client id
3113 */
3114 txq_init->tss_leading_cl_id = bnx2x_fp(bp, 0, cl_id);
3115
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00003116 if (IS_FCOE_FP(fp)) {
3117 txq_init->sb_cq_index = HC_SP_INDEX_ETH_FCOE_TX_CQ_CONS;
3118 txq_init->traffic_type = LLFC_TRAFFIC_TYPE_FCOE;
3119 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003120}
3121
stephen hemminger8d962862010-10-21 07:50:56 +00003122static void bnx2x_pf_init(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003123{
3124 struct bnx2x_func_init_params func_init = {0};
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003125 struct event_ring_data eq_data = { {0} };
3126 u16 flags;
3127
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003128 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003129 /* reset IGU PF statistics: MSIX + ATTN */
3130 /* PF */
3131 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3132 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3133 (CHIP_MODE_IS_4_PORT(bp) ?
3134 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3135 /* ATTN */
3136 REG_WR(bp, IGU_REG_STATISTIC_NUM_MESSAGE_SENT +
3137 BNX2X_IGU_STAS_MSG_VF_CNT*4 +
3138 BNX2X_IGU_STAS_MSG_PF_CNT*4 +
3139 (CHIP_MODE_IS_4_PORT(bp) ?
3140 BP_FUNC(bp) : BP_VN(bp))*4, 0);
3141 }
3142
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003143 /* function setup flags */
3144 flags = (FUNC_FLG_STATS | FUNC_FLG_LEADING | FUNC_FLG_SPQ);
3145
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003146 /* This flag is relevant for E1x only.
3147 * E2 doesn't have a TPA configuration in a function level.
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003148 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003149 flags |= (bp->flags & TPA_ENABLE_FLAG) ? FUNC_FLG_TPA : 0;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003150
3151 func_init.func_flgs = flags;
3152 func_init.pf_id = BP_FUNC(bp);
3153 func_init.func_id = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003154 func_init.spq_map = bp->spq_mapping;
3155 func_init.spq_prod = bp->spq_prod_idx;
3156
3157 bnx2x_func_init(bp, &func_init);
3158
3159 memset(&(bp->cmng), 0, sizeof(struct cmng_struct_per_port));
3160
3161 /*
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003162 * Congestion management values depend on the link rate
3163 * There is no active link so initial link rate is set to 10 Gbps.
3164 * When the link comes up The congestion management values are
3165 * re-calculated according to the actual link rate.
3166 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003167 bp->link_vars.line_speed = SPEED_10000;
3168 bnx2x_cmng_fns_init(bp, true, bnx2x_get_cmng_fns_mode(bp));
3169
3170 /* Only the PMF sets the HW */
3171 if (bp->port.pmf)
3172 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3173
Yuval Mintz86564c32013-01-23 03:21:50 +00003174 /* init Event Queue - PCI bus guarantees correct endianity*/
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003175 eq_data.base_addr.hi = U64_HI(bp->eq_mapping);
3176 eq_data.base_addr.lo = U64_LO(bp->eq_mapping);
3177 eq_data.producer = bp->eq_prod;
3178 eq_data.index_id = HC_SP_INDEX_EQ_CONS;
3179 eq_data.sb_id = DEF_SB_ID;
3180 storm_memset_eq_data(bp, &eq_data, BP_FUNC(bp));
3181}
3182
Eilon Greenstein2691d512009-08-12 08:22:08 +00003183static void bnx2x_e1h_disable(struct bnx2x *bp)
3184{
3185 int port = BP_PORT(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003186
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003187 bnx2x_tx_disable(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003188
3189 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003190}
3191
3192static void bnx2x_e1h_enable(struct bnx2x *bp)
3193{
3194 int port = BP_PORT(bp);
3195
3196 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
3197
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003198 /* Tx queue should be only re-enabled */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003199 netif_tx_wake_all_queues(bp->dev);
3200
Eilon Greenstein061bc702009-10-15 00:18:47 -07003201 /*
3202 * Should not call netif_carrier_on since it will be called if the link
3203 * is up when checking for link state
3204 */
Eilon Greenstein2691d512009-08-12 08:22:08 +00003205}
3206
Barak Witkowski1d187b32011-12-05 22:41:50 +00003207#define DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED 3
3208
3209static void bnx2x_drv_info_ether_stat(struct bnx2x *bp)
3210{
3211 struct eth_stats_info *ether_stat =
3212 &bp->slowpath->drv_info_to_mcp.ether_stat;
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003213 struct bnx2x_vlan_mac_obj *mac_obj =
3214 &bp->sp_objs->mac_obj;
3215 int i;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003216
Dan Carpenter786fdf02012-10-02 01:47:46 +00003217 strlcpy(ether_stat->version, DRV_MODULE_VERSION,
3218 ETH_STAT_INFO_VERSION_LEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003219
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003220 /* get DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED macs, placing them in the
3221 * mac_local field in ether_stat struct. The base address is offset by 2
3222 * bytes to account for the field being 8 bytes but a mac address is
3223 * only 6 bytes. Likewise, the stride for the get_n_elements function is
3224 * 2 bytes to compensate from the 6 bytes of a mac to the 8 bytes
3225 * allocated by the ether_stat struct, so the macs will land in their
3226 * proper positions.
3227 */
3228 for (i = 0; i < DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED; i++)
3229 memset(ether_stat->mac_local + i, 0,
3230 sizeof(ether_stat->mac_local[0]));
3231 mac_obj->get_n_elements(bp, &bp->sp_objs[0].mac_obj,
3232 DRV_INFO_ETH_STAT_NUM_MACS_REQUIRED,
3233 ether_stat->mac_local + MAC_PAD, MAC_PAD,
3234 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003235 ether_stat->mtu_size = bp->dev->mtu;
Barak Witkowski1d187b32011-12-05 22:41:50 +00003236 if (bp->dev->features & NETIF_F_RXCSUM)
3237 ether_stat->feature_flags |= FEATURE_ETH_CHKSUM_OFFLOAD_MASK;
3238 if (bp->dev->features & NETIF_F_TSO)
3239 ether_stat->feature_flags |= FEATURE_ETH_LSO_MASK;
3240 ether_stat->feature_flags |= bp->common.boot_mode;
3241
3242 ether_stat->promiscuous_mode = (bp->dev->flags & IFF_PROMISC) ? 1 : 0;
3243
3244 ether_stat->txq_size = bp->tx_ring_size;
3245 ether_stat->rxq_size = bp->rx_ring_size;
3246}
3247
3248static void bnx2x_drv_info_fcoe_stat(struct bnx2x *bp)
3249{
3250 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3251 struct fcoe_stats_info *fcoe_stat =
3252 &bp->slowpath->drv_info_to_mcp.fcoe_stat;
3253
Merav Sicron55c11942012-11-07 00:45:48 +00003254 if (!CNIC_LOADED(bp))
3255 return;
3256
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003257 memcpy(fcoe_stat->mac_local + MAC_PAD, bp->fip_mac, ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003258
3259 fcoe_stat->qos_priority =
3260 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_FCOE];
3261
3262 /* insert FCoE stats from ramrod response */
3263 if (!NO_FCOE(bp)) {
3264 struct tstorm_per_queue_stats *fcoe_q_tstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003265 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003266 tstorm_queue_statistics;
3267
3268 struct xstorm_per_queue_stats *fcoe_q_xstorm_stats =
Merav Sicron65565882012-06-19 07:48:26 +00003269 &bp->fw_stats_data->queue_stats[FCOE_IDX(bp)].
Barak Witkowski1d187b32011-12-05 22:41:50 +00003270 xstorm_queue_statistics;
3271
3272 struct fcoe_statistics_params *fw_fcoe_stat =
3273 &bp->fw_stats_data->fcoe;
3274
Yuval Mintz86564c32013-01-23 03:21:50 +00003275 ADD_64_LE(fcoe_stat->rx_bytes_hi, LE32_0,
3276 fcoe_stat->rx_bytes_lo,
3277 fw_fcoe_stat->rx_stat0.fcoe_rx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003278
Yuval Mintz86564c32013-01-23 03:21:50 +00003279 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3280 fcoe_q_tstorm_stats->rcv_ucast_bytes.hi,
3281 fcoe_stat->rx_bytes_lo,
3282 fcoe_q_tstorm_stats->rcv_ucast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003283
Yuval Mintz86564c32013-01-23 03:21:50 +00003284 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3285 fcoe_q_tstorm_stats->rcv_bcast_bytes.hi,
3286 fcoe_stat->rx_bytes_lo,
3287 fcoe_q_tstorm_stats->rcv_bcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003288
Yuval Mintz86564c32013-01-23 03:21:50 +00003289 ADD_64_LE(fcoe_stat->rx_bytes_hi,
3290 fcoe_q_tstorm_stats->rcv_mcast_bytes.hi,
3291 fcoe_stat->rx_bytes_lo,
3292 fcoe_q_tstorm_stats->rcv_mcast_bytes.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003293
Yuval Mintz86564c32013-01-23 03:21:50 +00003294 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3295 fcoe_stat->rx_frames_lo,
3296 fw_fcoe_stat->rx_stat0.fcoe_rx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003297
Yuval Mintz86564c32013-01-23 03:21:50 +00003298 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3299 fcoe_stat->rx_frames_lo,
3300 fcoe_q_tstorm_stats->rcv_ucast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003301
Yuval Mintz86564c32013-01-23 03:21:50 +00003302 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3303 fcoe_stat->rx_frames_lo,
3304 fcoe_q_tstorm_stats->rcv_bcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003305
Yuval Mintz86564c32013-01-23 03:21:50 +00003306 ADD_64_LE(fcoe_stat->rx_frames_hi, LE32_0,
3307 fcoe_stat->rx_frames_lo,
3308 fcoe_q_tstorm_stats->rcv_mcast_pkts);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003309
Yuval Mintz86564c32013-01-23 03:21:50 +00003310 ADD_64_LE(fcoe_stat->tx_bytes_hi, LE32_0,
3311 fcoe_stat->tx_bytes_lo,
3312 fw_fcoe_stat->tx_stat.fcoe_tx_byte_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003313
Yuval Mintz86564c32013-01-23 03:21:50 +00003314 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3315 fcoe_q_xstorm_stats->ucast_bytes_sent.hi,
3316 fcoe_stat->tx_bytes_lo,
3317 fcoe_q_xstorm_stats->ucast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003318
Yuval Mintz86564c32013-01-23 03:21:50 +00003319 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3320 fcoe_q_xstorm_stats->bcast_bytes_sent.hi,
3321 fcoe_stat->tx_bytes_lo,
3322 fcoe_q_xstorm_stats->bcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003323
Yuval Mintz86564c32013-01-23 03:21:50 +00003324 ADD_64_LE(fcoe_stat->tx_bytes_hi,
3325 fcoe_q_xstorm_stats->mcast_bytes_sent.hi,
3326 fcoe_stat->tx_bytes_lo,
3327 fcoe_q_xstorm_stats->mcast_bytes_sent.lo);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003328
Yuval Mintz86564c32013-01-23 03:21:50 +00003329 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3330 fcoe_stat->tx_frames_lo,
3331 fw_fcoe_stat->tx_stat.fcoe_tx_pkt_cnt);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003332
Yuval Mintz86564c32013-01-23 03:21:50 +00003333 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3334 fcoe_stat->tx_frames_lo,
3335 fcoe_q_xstorm_stats->ucast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003336
Yuval Mintz86564c32013-01-23 03:21:50 +00003337 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3338 fcoe_stat->tx_frames_lo,
3339 fcoe_q_xstorm_stats->bcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003340
Yuval Mintz86564c32013-01-23 03:21:50 +00003341 ADD_64_LE(fcoe_stat->tx_frames_hi, LE32_0,
3342 fcoe_stat->tx_frames_lo,
3343 fcoe_q_xstorm_stats->mcast_pkts_sent);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003344 }
3345
Barak Witkowski1d187b32011-12-05 22:41:50 +00003346 /* ask L5 driver to add data to the struct */
3347 bnx2x_cnic_notify(bp, CNIC_CTL_FCOE_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003348}
3349
3350static void bnx2x_drv_info_iscsi_stat(struct bnx2x *bp)
3351{
3352 struct bnx2x_dcbx_app_params *app = &bp->dcbx_port_params.app;
3353 struct iscsi_stats_info *iscsi_stat =
3354 &bp->slowpath->drv_info_to_mcp.iscsi_stat;
3355
Merav Sicron55c11942012-11-07 00:45:48 +00003356 if (!CNIC_LOADED(bp))
3357 return;
3358
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00003359 memcpy(iscsi_stat->mac_local + MAC_PAD, bp->cnic_eth_dev.iscsi_mac,
3360 ETH_ALEN);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003361
3362 iscsi_stat->qos_priority =
3363 app->traffic_type_priority[LLFC_TRAFFIC_TYPE_ISCSI];
3364
Barak Witkowski1d187b32011-12-05 22:41:50 +00003365 /* ask L5 driver to add data to the struct */
3366 bnx2x_cnic_notify(bp, CNIC_CTL_ISCSI_STATS_GET_CMD);
Barak Witkowski1d187b32011-12-05 22:41:50 +00003367}
3368
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003369/* called due to MCP event (on pmf):
3370 * reread new bandwidth configuration
3371 * configure FW
3372 * notify others function about the change
3373 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003374static void bnx2x_config_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003375{
3376 if (bp->link_vars.link_up) {
3377 bnx2x_cmng_fns_init(bp, true, CMNG_FNS_MINMAX);
3378 bnx2x_link_sync_notify(bp);
3379 }
3380 storm_memset_cmng(bp, &bp->cmng, BP_PORT(bp));
3381}
3382
Eric Dumazet1191cb82012-04-27 21:39:21 +00003383static void bnx2x_set_mf_bw(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003384{
3385 bnx2x_config_mf_bw(bp);
3386 bnx2x_fw_command(bp, DRV_MSG_CODE_SET_MF_BW_ACK, 0);
3387}
3388
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003389static void bnx2x_handle_eee_event(struct bnx2x *bp)
3390{
3391 DP(BNX2X_MSG_MCP, "EEE - LLDP event\n");
3392 bnx2x_fw_command(bp, DRV_MSG_CODE_EEE_RESULTS_ACK, 0);
3393}
3394
Barak Witkowski1d187b32011-12-05 22:41:50 +00003395static void bnx2x_handle_drv_info_req(struct bnx2x *bp)
3396{
3397 enum drv_info_opcode op_code;
3398 u32 drv_info_ctl = SHMEM2_RD(bp, drv_info_control);
3399
3400 /* if drv_info version supported by MFW doesn't match - send NACK */
3401 if ((drv_info_ctl & DRV_INFO_CONTROL_VER_MASK) != DRV_INFO_CUR_VER) {
3402 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3403 return;
3404 }
3405
3406 op_code = (drv_info_ctl & DRV_INFO_CONTROL_OP_CODE_MASK) >>
3407 DRV_INFO_CONTROL_OP_CODE_SHIFT;
3408
3409 memset(&bp->slowpath->drv_info_to_mcp, 0,
3410 sizeof(union drv_info_to_mcp));
3411
3412 switch (op_code) {
3413 case ETH_STATS_OPCODE:
3414 bnx2x_drv_info_ether_stat(bp);
3415 break;
3416 case FCOE_STATS_OPCODE:
3417 bnx2x_drv_info_fcoe_stat(bp);
3418 break;
3419 case ISCSI_STATS_OPCODE:
3420 bnx2x_drv_info_iscsi_stat(bp);
3421 break;
3422 default:
3423 /* if op code isn't supported - send NACK */
3424 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_NACK, 0);
3425 return;
3426 }
3427
3428 /* if we got drv_info attn from MFW then these fields are defined in
3429 * shmem2 for sure
3430 */
3431 SHMEM2_WR(bp, drv_info_host_addr_lo,
3432 U64_LO(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3433 SHMEM2_WR(bp, drv_info_host_addr_hi,
3434 U64_HI(bnx2x_sp_mapping(bp, drv_info_to_mcp)));
3435
3436 bnx2x_fw_command(bp, DRV_MSG_CODE_DRV_INFO_ACK, 0);
3437}
3438
Eilon Greenstein2691d512009-08-12 08:22:08 +00003439static void bnx2x_dcc_event(struct bnx2x *bp, u32 dcc_event)
3440{
Eilon Greenstein2691d512009-08-12 08:22:08 +00003441 DP(BNX2X_MSG_MCP, "dcc_event 0x%x\n", dcc_event);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003442
3443 if (dcc_event & DRV_STATUS_DCC_DISABLE_ENABLE_PF) {
3444
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003445 /*
3446 * This is the only place besides the function initialization
3447 * where the bp->flags can change so it is done without any
3448 * locks
3449 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003450 if (bp->mf_config[BP_VN(bp)] & FUNC_MF_CFG_FUNC_DISABLED) {
Merav Sicron51c1a582012-03-18 10:33:38 +00003451 DP(BNX2X_MSG_MCP, "mf_cfg function disabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003452 bp->flags |= MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003453
3454 bnx2x_e1h_disable(bp);
3455 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +00003456 DP(BNX2X_MSG_MCP, "mf_cfg function enabled\n");
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07003457 bp->flags &= ~MF_FUNC_DIS;
Eilon Greenstein2691d512009-08-12 08:22:08 +00003458
3459 bnx2x_e1h_enable(bp);
3460 }
3461 dcc_event &= ~DRV_STATUS_DCC_DISABLE_ENABLE_PF;
3462 }
3463 if (dcc_event & DRV_STATUS_DCC_BANDWIDTH_ALLOCATION) {
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003464 bnx2x_config_mf_bw(bp);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003465 dcc_event &= ~DRV_STATUS_DCC_BANDWIDTH_ALLOCATION;
3466 }
3467
3468 /* Report results to MCP */
3469 if (dcc_event)
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003470 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_FAILURE, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003471 else
Yaniv Rosnera22f0782010-09-07 11:41:20 +00003472 bnx2x_fw_command(bp, DRV_MSG_CODE_DCC_OK, 0);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003473}
3474
Michael Chan289129022009-10-10 13:46:53 +00003475/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003476static struct eth_spe *bnx2x_sp_get_next(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003477{
3478 struct eth_spe *next_spe = bp->spq_prod_bd;
3479
3480 if (bp->spq_prod_bd == bp->spq_last_bd) {
3481 bp->spq_prod_bd = bp->spq;
3482 bp->spq_prod_idx = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00003483 DP(BNX2X_MSG_SP, "end of spq\n");
Michael Chan289129022009-10-10 13:46:53 +00003484 } else {
3485 bp->spq_prod_bd++;
3486 bp->spq_prod_idx++;
3487 }
3488 return next_spe;
3489}
3490
3491/* must be called under the spq lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003492static void bnx2x_sp_prod_update(struct bnx2x *bp)
Michael Chan289129022009-10-10 13:46:53 +00003493{
3494 int func = BP_FUNC(bp);
3495
Vladislav Zolotarov53e51e22011-07-19 01:45:02 +00003496 /*
3497 * Make sure that BD data is updated before writing the producer:
3498 * BD data is written to the memory, the producer is read from the
3499 * memory, thus we need a full memory barrier to ensure the ordering.
3500 */
3501 mb();
Michael Chan289129022009-10-10 13:46:53 +00003502
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003503 REG_WR16(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_PROD_OFFSET(func),
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00003504 bp->spq_prod_idx);
Michael Chan289129022009-10-10 13:46:53 +00003505 mmiowb();
3506}
3507
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003508/**
3509 * bnx2x_is_contextless_ramrod - check if the current command ends on EQ
3510 *
3511 * @cmd: command to check
3512 * @cmd_type: command type
3513 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00003514static bool bnx2x_is_contextless_ramrod(int cmd, int cmd_type)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003515{
3516 if ((cmd_type == NONE_CONNECTION_TYPE) ||
Ariel Elior6383c0b2011-07-14 08:31:57 +00003517 (cmd == RAMROD_CMD_ID_ETH_FORWARD_SETUP) ||
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003518 (cmd == RAMROD_CMD_ID_ETH_CLASSIFICATION_RULES) ||
3519 (cmd == RAMROD_CMD_ID_ETH_FILTER_RULES) ||
3520 (cmd == RAMROD_CMD_ID_ETH_MULTICAST_RULES) ||
3521 (cmd == RAMROD_CMD_ID_ETH_SET_MAC) ||
3522 (cmd == RAMROD_CMD_ID_ETH_RSS_UPDATE))
3523 return true;
3524 else
3525 return false;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003526}
3527
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003528/**
3529 * bnx2x_sp_post - place a single command on an SP ring
3530 *
3531 * @bp: driver handle
3532 * @command: command to place (e.g. SETUP, FILTER_RULES, etc.)
3533 * @cid: SW CID the command is related to
3534 * @data_hi: command private data address (high 32 bits)
3535 * @data_lo: command private data address (low 32 bits)
3536 * @cmd_type: command type (e.g. NONE, ETH)
3537 *
3538 * SP data is handled as if it's always an address pair, thus data fields are
3539 * not swapped to little endian in upper functions. Instead this function swaps
3540 * data as if it's two u32 fields.
3541 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00003542int bnx2x_sp_post(struct bnx2x *bp, int command, int cid,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003543 u32 data_hi, u32 data_lo, int cmd_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003544{
Michael Chan289129022009-10-10 13:46:53 +00003545 struct eth_spe *spe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003546 u16 type;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003547 bool common = bnx2x_is_contextless_ramrod(command, cmd_type);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003548
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003549#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00003550 if (unlikely(bp->panic)) {
3551 BNX2X_ERR("Can't post SP when there is panic\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003552 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +00003553 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003554#endif
3555
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003556 spin_lock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003557
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003558 if (common) {
3559 if (!atomic_read(&bp->eq_spq_left)) {
3560 BNX2X_ERR("BUG! EQ ring full!\n");
3561 spin_unlock_bh(&bp->spq_lock);
3562 bnx2x_panic();
3563 return -EBUSY;
3564 }
3565 } else if (!atomic_read(&bp->cq_spq_left)) {
3566 BNX2X_ERR("BUG! SPQ ring full!\n");
3567 spin_unlock_bh(&bp->spq_lock);
3568 bnx2x_panic();
3569 return -EBUSY;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003570 }
Eliezer Tamirf1410642008-02-28 11:51:50 -08003571
Michael Chan289129022009-10-10 13:46:53 +00003572 spe = bnx2x_sp_get_next(bp);
3573
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003574 /* CID needs port number to be encoded int it */
Michael Chan289129022009-10-10 13:46:53 +00003575 spe->hdr.conn_and_cmd_data =
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003576 cpu_to_le32((command << SPE_HDR_CMD_ID_SHIFT) |
3577 HW_CID(bp, cid));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003578
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003579 type = (cmd_type << SPE_HDR_CONN_TYPE_SHIFT) & SPE_HDR_CONN_TYPE;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003580
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003581 type |= ((BP_FUNC(bp) << SPE_HDR_FUNCTION_ID_SHIFT) &
3582 SPE_HDR_FUNCTION_ID);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003583
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003584 spe->hdr.type = cpu_to_le16(type);
3585
3586 spe->data.update_data_addr.hi = cpu_to_le32(data_hi);
3587 spe->data.update_data_addr.lo = cpu_to_le32(data_lo);
3588
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003589 /*
3590 * It's ok if the actual decrement is issued towards the memory
3591 * somewhere between the spin_lock and spin_unlock. Thus no
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003592 * more explicit memory barrier is needed.
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003593 */
3594 if (common)
3595 atomic_dec(&bp->eq_spq_left);
3596 else
3597 atomic_dec(&bp->cq_spq_left);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003598
Merav Sicron51c1a582012-03-18 10:33:38 +00003599 DP(BNX2X_MSG_SP,
3600 "SPQE[%x] (%x:%x) (cmd, common?) (%d,%d) hw_cid %x data (%x:%x) type(0x%x) left (CQ, EQ) (%x,%x)\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003601 bp->spq_prod_idx, (u32)U64_HI(bp->spq_mapping),
3602 (u32)(U64_LO(bp->spq_mapping) +
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003603 (void *)bp->spq_prod_bd - (void *)bp->spq), command, common,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08003604 HW_CID(bp, cid), data_hi, data_lo, type,
3605 atomic_read(&bp->cq_spq_left), atomic_read(&bp->eq_spq_left));
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00003606
Michael Chan289129022009-10-10 13:46:53 +00003607 bnx2x_sp_prod_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003608 spin_unlock_bh(&bp->spq_lock);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003609 return 0;
3610}
3611
3612/* acquire split MCP access lock register */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003613static int bnx2x_acquire_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003614{
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003615 u32 j, val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003616 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003617
3618 might_sleep();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003619 for (j = 0; j < 1000; j++) {
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003620 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, MCPR_ACCESS_LOCK_LOCK);
3621 val = REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK);
3622 if (val & MCPR_ACCESS_LOCK_LOCK)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003623 break;
3624
3625 msleep(5);
3626 }
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003627 if (!(val & MCPR_ACCESS_LOCK_LOCK)) {
Eilon Greenstein19680c42008-08-13 15:47:33 -07003628 BNX2X_ERR("Cannot acquire MCP access lock register\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003629 rc = -EBUSY;
3630 }
3631
3632 return rc;
3633}
3634
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07003635/* release split MCP access lock register */
3636static void bnx2x_release_alr(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003637{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00003638 REG_WR(bp, MCP_REG_MCPR_ACCESS_LOCK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003639}
3640
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003641#define BNX2X_DEF_SB_ATT_IDX 0x0001
3642#define BNX2X_DEF_SB_IDX 0x0002
3643
Eric Dumazet1191cb82012-04-27 21:39:21 +00003644static u16 bnx2x_update_dsb_idx(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003645{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003646 struct host_sp_status_block *def_sb = bp->def_status_blk;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003647 u16 rc = 0;
3648
3649 barrier(); /* status block is written to by the chip */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003650 if (bp->def_att_idx != def_sb->atten_status_block.attn_bits_index) {
3651 bp->def_att_idx = def_sb->atten_status_block.attn_bits_index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003652 rc |= BNX2X_DEF_SB_ATT_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003653 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003654
3655 if (bp->def_idx != def_sb->sp_sb.running_index) {
3656 bp->def_idx = def_sb->sp_sb.running_index;
3657 rc |= BNX2X_DEF_SB_IDX;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003658 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003659
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003660 /* Do not reorder: indices reading should complete before handling */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00003661 barrier();
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003662 return rc;
3663}
3664
3665/*
3666 * slow path service functions
3667 */
3668
3669static void bnx2x_attn_int_asserted(struct bnx2x *bp, u32 asserted)
3670{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003671 int port = BP_PORT(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003672 u32 aeu_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
3673 MISC_REG_AEU_MASK_ATTN_FUNC_0;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003674 u32 nig_int_mask_addr = port ? NIG_REG_MASK_INTERRUPT_PORT1 :
3675 NIG_REG_MASK_INTERRUPT_PORT0;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003676 u32 aeu_mask;
Eilon Greenstein87942b42009-02-12 08:36:49 +00003677 u32 nig_mask = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003678 u32 reg_addr;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003679
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003680 if (bp->attn_state & asserted)
3681 BNX2X_ERR("IGU ERROR\n");
3682
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003683 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
3684 aeu_mask = REG_RD(bp, aeu_addr);
3685
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003686 DP(NETIF_MSG_HW, "aeu_mask %x newly asserted %x\n",
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003687 aeu_mask, asserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00003688 aeu_mask &= ~(asserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003689 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003690
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003691 REG_WR(bp, aeu_addr, aeu_mask);
3692 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003693
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003694 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003695 bp->attn_state |= asserted;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07003696 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003697
3698 if (asserted & ATTN_HARD_WIRED_MASK) {
3699 if (asserted & ATTN_NIG_FOR_FUNC) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003700
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003701 bnx2x_acquire_phy_lock(bp);
3702
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003703 /* save nig interrupt mask */
Eilon Greenstein87942b42009-02-12 08:36:49 +00003704 nig_mask = REG_RD(bp, nig_int_mask_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003705
Yaniv Rosner361c3912011-06-14 01:33:19 +00003706 /* If nig_mask is not set, no need to call the update
3707 * function.
3708 */
3709 if (nig_mask) {
3710 REG_WR(bp, nig_int_mask_addr, 0);
3711
3712 bnx2x_link_attn(bp);
3713 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003714
3715 /* handle unicore attn? */
3716 }
3717 if (asserted & ATTN_SW_TIMER_4_FUNC)
3718 DP(NETIF_MSG_HW, "ATTN_SW_TIMER_4_FUNC!\n");
3719
3720 if (asserted & GPIO_2_FUNC)
3721 DP(NETIF_MSG_HW, "GPIO_2_FUNC!\n");
3722
3723 if (asserted & GPIO_3_FUNC)
3724 DP(NETIF_MSG_HW, "GPIO_3_FUNC!\n");
3725
3726 if (asserted & GPIO_4_FUNC)
3727 DP(NETIF_MSG_HW, "GPIO_4_FUNC!\n");
3728
3729 if (port == 0) {
3730 if (asserted & ATTN_GENERAL_ATTN_1) {
3731 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_1!\n");
3732 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_1, 0x0);
3733 }
3734 if (asserted & ATTN_GENERAL_ATTN_2) {
3735 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_2!\n");
3736 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_2, 0x0);
3737 }
3738 if (asserted & ATTN_GENERAL_ATTN_3) {
3739 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_3!\n");
3740 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_3, 0x0);
3741 }
3742 } else {
3743 if (asserted & ATTN_GENERAL_ATTN_4) {
3744 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_4!\n");
3745 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_4, 0x0);
3746 }
3747 if (asserted & ATTN_GENERAL_ATTN_5) {
3748 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_5!\n");
3749 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_5, 0x0);
3750 }
3751 if (asserted & ATTN_GENERAL_ATTN_6) {
3752 DP(NETIF_MSG_HW, "ATTN_GENERAL_ATTN_6!\n");
3753 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_6, 0x0);
3754 }
3755 }
3756
3757 } /* if hardwired */
3758
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003759 if (bp->common.int_block == INT_BLOCK_HC)
3760 reg_addr = (HC_REG_COMMAND_REG + port*32 +
3761 COMMAND_REG_ATTN_BITS_SET);
3762 else
3763 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_SET_UPPER*8);
3764
3765 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", asserted,
3766 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
3767 REG_WR(bp, reg_addr, asserted);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02003768
3769 /* now set back the mask */
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003770 if (asserted & ATTN_NIG_FOR_FUNC) {
Yaniv Rosner27c11512012-12-02 04:05:54 +00003771 /* Verify that IGU ack through BAR was written before restoring
3772 * NIG mask. This loop should exit after 2-3 iterations max.
3773 */
3774 if (bp->common.int_block != INT_BLOCK_HC) {
3775 u32 cnt = 0, igu_acked;
3776 do {
3777 igu_acked = REG_RD(bp,
3778 IGU_REG_ATTENTION_ACK_BITS);
3779 } while (((igu_acked & ATTN_NIG_FOR_FUNC) == 0) &&
3780 (++cnt < MAX_IGU_ATTN_ACK_TO));
3781 if (!igu_acked)
3782 DP(NETIF_MSG_HW,
3783 "Failed to verify IGU ack on time\n");
3784 barrier();
3785 }
Eilon Greenstein87942b42009-02-12 08:36:49 +00003786 REG_WR(bp, nig_int_mask_addr, nig_mask);
Eilon Greensteina5e9a7c2009-01-14 21:26:01 -08003787 bnx2x_release_phy_lock(bp);
3788 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003789}
3790
Eric Dumazet1191cb82012-04-27 21:39:21 +00003791static void bnx2x_fan_failure(struct bnx2x *bp)
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003792{
3793 int port = BP_PORT(bp);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003794 u32 ext_phy_config;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003795 /* mark the failure */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003796 ext_phy_config =
3797 SHMEM_RD(bp,
3798 dev_info.port_hw_config[port].external_phy_config);
3799
3800 ext_phy_config &= ~PORT_HW_CFG_XGXS_EXT_PHY_TYPE_MASK;
3801 ext_phy_config |= PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003802 SHMEM_WR(bp, dev_info.port_hw_config[port].external_phy_config,
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00003803 ext_phy_config);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003804
3805 /* log the failure */
Merav Sicron51c1a582012-03-18 10:33:38 +00003806 netdev_err(bp->dev, "Fan Failure on Network Controller has caused the driver to shutdown the card to prevent permanent damage.\n"
3807 "Please contact OEM Support for assistance\n");
Ariel Elior83048592011-11-13 04:34:29 +00003808
Yuval Mintz16a5fd92013-06-02 00:06:18 +00003809 /* Schedule device reset (unload)
Ariel Elior83048592011-11-13 04:34:29 +00003810 * This is due to some boards consuming sufficient power when driver is
3811 * up to overheat if fan fails.
3812 */
3813 smp_mb__before_clear_bit();
3814 set_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state);
3815 smp_mb__after_clear_bit();
3816 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003817}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +00003818
Eric Dumazet1191cb82012-04-27 21:39:21 +00003819static void bnx2x_attn_int_deasserted0(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003820{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003821 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003822 int reg_offset;
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003823 u32 val;
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003824
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003825 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
3826 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003827
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003828 if (attn & AEU_INPUTS_ATTN_BITS_SPIO5) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003829
3830 val = REG_RD(bp, reg_offset);
3831 val &= ~AEU_INPUTS_ATTN_BITS_SPIO5;
3832 REG_WR(bp, reg_offset, val);
3833
3834 BNX2X_ERR("SPIO5 hw attention\n");
3835
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003836 /* Fan failure attention */
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00003837 bnx2x_hw_reset_phy(&bp->link_params);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00003838 bnx2x_fan_failure(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003839 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003840
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003841 if ((attn & bp->link_vars.aeu_int_mask) && bp->port.pmf) {
Eilon Greenstein589abe32009-02-12 08:36:55 +00003842 bnx2x_acquire_phy_lock(bp);
3843 bnx2x_handle_module_detect_int(&bp->link_params);
3844 bnx2x_release_phy_lock(bp);
3845 }
3846
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003847 if (attn & HW_INTERRUT_ASSERT_SET_0) {
3848
3849 val = REG_RD(bp, reg_offset);
3850 val &= ~(attn & HW_INTERRUT_ASSERT_SET_0);
3851 REG_WR(bp, reg_offset, val);
3852
3853 BNX2X_ERR("FATAL HW block attention set0 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003854 (u32)(attn & HW_INTERRUT_ASSERT_SET_0));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003855 bnx2x_panic();
3856 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003857}
3858
Eric Dumazet1191cb82012-04-27 21:39:21 +00003859static void bnx2x_attn_int_deasserted1(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003860{
3861 u32 val;
3862
Eilon Greenstein0626b892009-02-12 08:38:14 +00003863 if (attn & AEU_INPUTS_ATTN_BITS_DOORBELLQ_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003864
3865 val = REG_RD(bp, DORQ_REG_DORQ_INT_STS_CLR);
3866 BNX2X_ERR("DB hw attention 0x%x\n", val);
3867 /* DORQ discard attention */
3868 if (val & 0x2)
3869 BNX2X_ERR("FATAL error from DORQ\n");
3870 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003871
3872 if (attn & HW_INTERRUT_ASSERT_SET_1) {
3873
3874 int port = BP_PORT(bp);
3875 int reg_offset;
3876
3877 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_1 :
3878 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_1);
3879
3880 val = REG_RD(bp, reg_offset);
3881 val &= ~(attn & HW_INTERRUT_ASSERT_SET_1);
3882 REG_WR(bp, reg_offset, val);
3883
3884 BNX2X_ERR("FATAL HW block attention set1 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003885 (u32)(attn & HW_INTERRUT_ASSERT_SET_1));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003886 bnx2x_panic();
3887 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003888}
3889
Eric Dumazet1191cb82012-04-27 21:39:21 +00003890static void bnx2x_attn_int_deasserted2(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003891{
3892 u32 val;
3893
3894 if (attn & AEU_INPUTS_ATTN_BITS_CFC_HW_INTERRUPT) {
3895
3896 val = REG_RD(bp, CFC_REG_CFC_INT_STS_CLR);
3897 BNX2X_ERR("CFC hw attention 0x%x\n", val);
3898 /* CFC error attention */
3899 if (val & 0x2)
3900 BNX2X_ERR("FATAL error from CFC\n");
3901 }
3902
3903 if (attn & AEU_INPUTS_ATTN_BITS_PXP_HW_INTERRUPT) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003904 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003905 BNX2X_ERR("PXP hw attention-0 0x%x\n", val);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003906 /* RQ_USDMDP_FIFO_OVERFLOW */
3907 if (val & 0x18000)
3908 BNX2X_ERR("FATAL error from PXP\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03003909
3910 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003911 val = REG_RD(bp, PXP_REG_PXP_INT_STS_CLR_1);
3912 BNX2X_ERR("PXP hw attention-1 0x%x\n", val);
3913 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003914 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003915
3916 if (attn & HW_INTERRUT_ASSERT_SET_2) {
3917
3918 int port = BP_PORT(bp);
3919 int reg_offset;
3920
3921 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_2 :
3922 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_2);
3923
3924 val = REG_RD(bp, reg_offset);
3925 val &= ~(attn & HW_INTERRUT_ASSERT_SET_2);
3926 REG_WR(bp, reg_offset, val);
3927
3928 BNX2X_ERR("FATAL HW block attention set2 0x%x\n",
Eilon Greenstein0fc5d002009-08-12 08:24:05 +00003929 (u32)(attn & HW_INTERRUT_ASSERT_SET_2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003930 bnx2x_panic();
3931 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003932}
3933
Eric Dumazet1191cb82012-04-27 21:39:21 +00003934static void bnx2x_attn_int_deasserted3(struct bnx2x *bp, u32 attn)
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003935{
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003936 u32 val;
3937
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003938 if (attn & EVEREST_GEN_ATTN_IN_USE_MASK) {
3939
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003940 if (attn & BNX2X_PMF_LINK_ASSERT) {
3941 int func = BP_FUNC(bp);
3942
3943 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
Barak Witkowskia3348722012-04-23 03:04:46 +00003944 bnx2x_read_mf_cfg(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00003945 bp->mf_config[BP_VN(bp)] = MF_CFG_RD(bp,
3946 func_mf_config[BP_ABS_FUNC(bp)].config);
3947 val = SHMEM_RD(bp,
3948 func_mb[BP_FW_MB_IDX(bp)].drv_status);
Eilon Greenstein2691d512009-08-12 08:22:08 +00003949 if (val & DRV_STATUS_DCC_EVENT_MASK)
3950 bnx2x_dcc_event(bp,
3951 (val & DRV_STATUS_DCC_EVENT_MASK));
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08003952
3953 if (val & DRV_STATUS_SET_MF_BW)
3954 bnx2x_set_mf_bw(bp);
3955
Barak Witkowski1d187b32011-12-05 22:41:50 +00003956 if (val & DRV_STATUS_DRV_INFO_REQ)
3957 bnx2x_handle_drv_info_req(bp);
Ariel Eliord16132c2013-01-01 05:22:42 +00003958
3959 if (val & DRV_STATUS_VF_DISABLED)
3960 bnx2x_vf_handle_flr_event(bp);
3961
Eilon Greenstein2691d512009-08-12 08:22:08 +00003962 if ((bp->port.pmf == 0) && (val & DRV_STATUS_PMF))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003963 bnx2x_pmf_update(bp);
3964
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003965 if (bp->port.pmf &&
Shmulik Ravid785b9b12010-12-30 06:27:03 +00003966 (val & DRV_STATUS_DCBX_NEGOTIATION_RESULTS) &&
3967 bp->dcbx_enabled > 0)
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00003968 /* start dcbx state machine */
3969 bnx2x_dcbx_set_params(bp,
3970 BNX2X_DCBX_STATE_NEG_RECEIVED);
Barak Witkowskia3348722012-04-23 03:04:46 +00003971 if (val & DRV_STATUS_AFEX_EVENT_MASK)
3972 bnx2x_handle_afex_cmd(bp,
3973 val & DRV_STATUS_AFEX_EVENT_MASK);
Yuval Mintzc8c60d82012-06-06 17:13:07 +00003974 if (val & DRV_STATUS_EEE_NEGOTIATION_RESULTS)
3975 bnx2x_handle_eee_event(bp);
Yaniv Rosner3deb8162011-06-14 01:34:33 +00003976 if (bp->link_vars.periodic_flags &
3977 PERIODIC_FLAGS_LINK_EVENT) {
3978 /* sync with link */
3979 bnx2x_acquire_phy_lock(bp);
3980 bp->link_vars.periodic_flags &=
3981 ~PERIODIC_FLAGS_LINK_EVENT;
3982 bnx2x_release_phy_lock(bp);
3983 if (IS_MF(bp))
3984 bnx2x_link_sync_notify(bp);
3985 bnx2x_link_report(bp);
3986 }
3987 /* Always call it here: bnx2x_link_report() will
3988 * prevent the link indication duplication.
3989 */
3990 bnx2x__link_status_update(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07003991 } else if (attn & BNX2X_MC_ASSERT_BITS) {
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003992
3993 BNX2X_ERR("MC assert!\n");
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00003994 bnx2x_mc_assert(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08003995 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_10, 0);
3996 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_9, 0);
3997 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_8, 0);
3998 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_7, 0);
3999 bnx2x_panic();
4000
4001 } else if (attn & BNX2X_MCP_ASSERT) {
4002
4003 BNX2X_ERR("MCP assert!\n");
4004 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_11, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004005 bnx2x_fw_dump(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004006
4007 } else
4008 BNX2X_ERR("Unknown HW assert! (attn 0x%x)\n", attn);
4009 }
4010
4011 if (attn & EVEREST_LATCHED_ATTN_IN_USE_MASK) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004012 BNX2X_ERR("LATCHED attention 0x%08x (masked)\n", attn);
4013 if (attn & BNX2X_GRC_TIMEOUT) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004014 val = CHIP_IS_E1(bp) ? 0 :
4015 REG_RD(bp, MISC_REG_GRC_TIMEOUT_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004016 BNX2X_ERR("GRC time-out 0x%08x\n", val);
4017 }
4018 if (attn & BNX2X_GRC_RSV) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004019 val = CHIP_IS_E1(bp) ? 0 :
4020 REG_RD(bp, MISC_REG_GRC_RSV_ATTN);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004021 BNX2X_ERR("GRC reserved 0x%08x\n", val);
4022 }
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004023 REG_WR(bp, MISC_REG_AEU_CLR_LATCH_SIGNAL, 0x7ff);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004024 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004025}
4026
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004027/*
4028 * Bits map:
4029 * 0-7 - Engine0 load counter.
4030 * 8-15 - Engine1 load counter.
4031 * 16 - Engine0 RESET_IN_PROGRESS bit.
4032 * 17 - Engine1 RESET_IN_PROGRESS bit.
4033 * 18 - Engine0 ONE_IS_LOADED. Set when there is at least one active function
4034 * on the engine
4035 * 19 - Engine1 ONE_IS_LOADED.
4036 * 20 - Chip reset flow bit. When set none-leader must wait for both engines
4037 * leader to complete (check for both RESET_IN_PROGRESS bits and not for
4038 * just the one belonging to its engine).
4039 *
4040 */
4041#define BNX2X_RECOVERY_GLOB_REG MISC_REG_GENERIC_POR_1
4042
4043#define BNX2X_PATH0_LOAD_CNT_MASK 0x000000ff
4044#define BNX2X_PATH0_LOAD_CNT_SHIFT 0
4045#define BNX2X_PATH1_LOAD_CNT_MASK 0x0000ff00
4046#define BNX2X_PATH1_LOAD_CNT_SHIFT 8
4047#define BNX2X_PATH0_RST_IN_PROG_BIT 0x00010000
4048#define BNX2X_PATH1_RST_IN_PROG_BIT 0x00020000
4049#define BNX2X_GLOBAL_RESET_BIT 0x00040000
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00004050
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004051/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004052 * Set the GLOBAL_RESET bit.
4053 *
4054 * Should be run under rtnl lock
4055 */
4056void bnx2x_set_reset_global(struct bnx2x *bp)
4057{
Ariel Eliorf16da432012-01-26 06:01:50 +00004058 u32 val;
4059 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4060 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004061 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val | BNX2X_GLOBAL_RESET_BIT);
Ariel Eliorf16da432012-01-26 06:01:50 +00004062 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004063}
4064
4065/*
4066 * Clear the GLOBAL_RESET bit.
4067 *
4068 * Should be run under rtnl lock
4069 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004070static void bnx2x_clear_reset_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004071{
Ariel Eliorf16da432012-01-26 06:01:50 +00004072 u32 val;
4073 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4074 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004075 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val & (~BNX2X_GLOBAL_RESET_BIT));
Ariel Eliorf16da432012-01-26 06:01:50 +00004076 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004077}
4078
4079/*
4080 * Checks the GLOBAL_RESET bit.
4081 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004082 * should be run under rtnl lock
4083 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004084static bool bnx2x_reset_is_global(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004085{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004086 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004087
4088 DP(NETIF_MSG_HW, "GEN_REG_VAL=0x%08x\n", val);
4089 return (val & BNX2X_GLOBAL_RESET_BIT) ? true : false;
4090}
4091
4092/*
4093 * Clear RESET_IN_PROGRESS bit for the current engine.
4094 *
4095 * Should be run under rtnl lock
4096 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004097static void bnx2x_set_reset_done(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004098{
Ariel Eliorf16da432012-01-26 06:01:50 +00004099 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004100 u32 bit = BP_PATH(bp) ?
4101 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004102 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4103 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004104
4105 /* Clear the bit */
4106 val &= ~bit;
4107 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004108
4109 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004110}
4111
4112/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004113 * Set RESET_IN_PROGRESS for the current engine.
4114 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004115 * should be run under rtnl lock
4116 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004117void bnx2x_set_reset_in_progress(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004118{
Ariel Eliorf16da432012-01-26 06:01:50 +00004119 u32 val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004120 u32 bit = BP_PATH(bp) ?
4121 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
Ariel Eliorf16da432012-01-26 06:01:50 +00004122 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4123 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004124
4125 /* Set the bit */
4126 val |= bit;
4127 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004128 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004129}
4130
4131/*
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004132 * Checks the RESET_IN_PROGRESS bit for the given engine.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004133 * should be run under rtnl lock
4134 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004135bool bnx2x_reset_is_done(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004136{
Yuval Mintz3cdeec22013-06-02 00:06:19 +00004137 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004138 u32 bit = engine ?
4139 BNX2X_PATH1_RST_IN_PROG_BIT : BNX2X_PATH0_RST_IN_PROG_BIT;
4140
4141 /* return false if bit is set */
4142 return (val & bit) ? false : true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004143}
4144
4145/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004146 * set pf load for the current pf.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004147 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004148 * should be run under rtnl lock
4149 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004150void bnx2x_set_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004151{
Ariel Eliorf16da432012-01-26 06:01:50 +00004152 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004153 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4154 BNX2X_PATH0_LOAD_CNT_MASK;
4155 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4156 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004157
Ariel Eliorf16da432012-01-26 06:01:50 +00004158 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4159 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4160
Merav Sicron51c1a582012-03-18 10:33:38 +00004161 DP(NETIF_MSG_IFUP, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004162
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004163 /* get the current counter value */
4164 val1 = (val & mask) >> shift;
4165
Ariel Elior889b9af2012-01-26 06:01:51 +00004166 /* set bit of that PF */
4167 val1 |= (1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004168
4169 /* clear the old value */
4170 val &= ~mask;
4171
4172 /* set the new one */
4173 val |= ((val1 << shift) & mask);
4174
4175 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004176 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004177}
4178
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004179/**
Ariel Elior889b9af2012-01-26 06:01:51 +00004180 * bnx2x_clear_pf_load - clear pf load mark
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004181 *
4182 * @bp: driver handle
4183 *
4184 * Should be run under rtnl lock.
4185 * Decrements the load counter for the current engine. Returns
Ariel Elior889b9af2012-01-26 06:01:51 +00004186 * whether other functions are still loaded
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004187 */
Ariel Elior889b9af2012-01-26 06:01:51 +00004188bool bnx2x_clear_pf_load(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004189{
Ariel Eliorf16da432012-01-26 06:01:50 +00004190 u32 val1, val;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004191 u32 mask = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_MASK :
4192 BNX2X_PATH0_LOAD_CNT_MASK;
4193 u32 shift = BP_PATH(bp) ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4194 BNX2X_PATH0_LOAD_CNT_SHIFT;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004195
Ariel Eliorf16da432012-01-26 06:01:50 +00004196 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4197 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
Merav Sicron51c1a582012-03-18 10:33:38 +00004198 DP(NETIF_MSG_IFDOWN, "Old GEN_REG_VAL=0x%08x\n", val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004199
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004200 /* get the current counter value */
4201 val1 = (val & mask) >> shift;
4202
Ariel Elior889b9af2012-01-26 06:01:51 +00004203 /* clear bit of that PF */
4204 val1 &= ~(1 << bp->pf_num);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004205
4206 /* clear the old value */
4207 val &= ~mask;
4208
4209 /* set the new one */
4210 val |= ((val1 << shift) & mask);
4211
4212 REG_WR(bp, BNX2X_RECOVERY_GLOB_REG, val);
Ariel Eliorf16da432012-01-26 06:01:50 +00004213 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RECOVERY_REG);
4214 return val1 != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004215}
4216
4217/*
Ariel Elior889b9af2012-01-26 06:01:51 +00004218 * Read the load status for the current engine.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004219 *
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004220 * should be run under rtnl lock
4221 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004222static bool bnx2x_get_load_status(struct bnx2x *bp, int engine)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004223{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004224 u32 mask = (engine ? BNX2X_PATH1_LOAD_CNT_MASK :
4225 BNX2X_PATH0_LOAD_CNT_MASK);
4226 u32 shift = (engine ? BNX2X_PATH1_LOAD_CNT_SHIFT :
4227 BNX2X_PATH0_LOAD_CNT_SHIFT);
4228 u32 val = REG_RD(bp, BNX2X_RECOVERY_GLOB_REG);
4229
Merav Sicron51c1a582012-03-18 10:33:38 +00004230 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "GLOB_REG=0x%08x\n", val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004231
4232 val = (val & mask) >> shift;
4233
Merav Sicron51c1a582012-03-18 10:33:38 +00004234 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "load mask for engine %d = 0x%x\n",
4235 engine, val);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004236
Ariel Elior889b9af2012-01-26 06:01:51 +00004237 return val != 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004238}
4239
Eric Dumazet1191cb82012-04-27 21:39:21 +00004240static void _print_next_block(int idx, const char *blk)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004241{
Joe Perchesf1deab52011-08-14 12:16:21 +00004242 pr_cont("%s%s", idx ? ", " : "", blk);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004243}
4244
Eric Dumazet1191cb82012-04-27 21:39:21 +00004245static int bnx2x_check_blocks_with_parity0(u32 sig, int par_num,
4246 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004247{
4248 int i = 0;
4249 u32 cur_bit = 0;
4250 for (i = 0; sig; i++) {
4251 cur_bit = ((u32)0x1 << i);
4252 if (sig & cur_bit) {
4253 switch (cur_bit) {
4254 case AEU_INPUTS_ATTN_BITS_BRB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004255 if (print)
4256 _print_next_block(par_num++, "BRB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004257 break;
4258 case AEU_INPUTS_ATTN_BITS_PARSER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004259 if (print)
4260 _print_next_block(par_num++, "PARSER");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004261 break;
4262 case AEU_INPUTS_ATTN_BITS_TSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004263 if (print)
4264 _print_next_block(par_num++, "TSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004265 break;
4266 case AEU_INPUTS_ATTN_BITS_SEARCHER_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004267 if (print)
4268 _print_next_block(par_num++,
4269 "SEARCHER");
4270 break;
4271 case AEU_INPUTS_ATTN_BITS_TCM_PARITY_ERROR:
4272 if (print)
4273 _print_next_block(par_num++, "TCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004274 break;
4275 case AEU_INPUTS_ATTN_BITS_TSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004276 if (print)
4277 _print_next_block(par_num++, "TSEMI");
4278 break;
4279 case AEU_INPUTS_ATTN_BITS_PBCLIENT_PARITY_ERROR:
4280 if (print)
4281 _print_next_block(par_num++, "XPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004282 break;
4283 }
4284
4285 /* Clear the bit */
4286 sig &= ~cur_bit;
4287 }
4288 }
4289
4290 return par_num;
4291}
4292
Eric Dumazet1191cb82012-04-27 21:39:21 +00004293static int bnx2x_check_blocks_with_parity1(u32 sig, int par_num,
4294 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004295{
4296 int i = 0;
4297 u32 cur_bit = 0;
4298 for (i = 0; sig; i++) {
4299 cur_bit = ((u32)0x1 << i);
4300 if (sig & cur_bit) {
4301 switch (cur_bit) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004302 case AEU_INPUTS_ATTN_BITS_PBF_PARITY_ERROR:
4303 if (print)
4304 _print_next_block(par_num++, "PBF");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004305 break;
4306 case AEU_INPUTS_ATTN_BITS_QM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004307 if (print)
4308 _print_next_block(par_num++, "QM");
4309 break;
4310 case AEU_INPUTS_ATTN_BITS_TIMERS_PARITY_ERROR:
4311 if (print)
4312 _print_next_block(par_num++, "TM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004313 break;
4314 case AEU_INPUTS_ATTN_BITS_XSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004315 if (print)
4316 _print_next_block(par_num++, "XSDM");
4317 break;
4318 case AEU_INPUTS_ATTN_BITS_XCM_PARITY_ERROR:
4319 if (print)
4320 _print_next_block(par_num++, "XCM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004321 break;
4322 case AEU_INPUTS_ATTN_BITS_XSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004323 if (print)
4324 _print_next_block(par_num++, "XSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004325 break;
4326 case AEU_INPUTS_ATTN_BITS_DOORBELLQ_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004327 if (print)
4328 _print_next_block(par_num++,
4329 "DOORBELLQ");
4330 break;
4331 case AEU_INPUTS_ATTN_BITS_NIG_PARITY_ERROR:
4332 if (print)
4333 _print_next_block(par_num++, "NIG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004334 break;
4335 case AEU_INPUTS_ATTN_BITS_VAUX_PCI_CORE_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004336 if (print)
4337 _print_next_block(par_num++,
4338 "VAUX PCI CORE");
4339 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004340 break;
4341 case AEU_INPUTS_ATTN_BITS_DEBUG_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004342 if (print)
4343 _print_next_block(par_num++, "DEBUG");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004344 break;
4345 case AEU_INPUTS_ATTN_BITS_USDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004346 if (print)
4347 _print_next_block(par_num++, "USDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004348 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004349 case AEU_INPUTS_ATTN_BITS_UCM_PARITY_ERROR:
4350 if (print)
4351 _print_next_block(par_num++, "UCM");
4352 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004353 case AEU_INPUTS_ATTN_BITS_USEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004354 if (print)
4355 _print_next_block(par_num++, "USEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004356 break;
4357 case AEU_INPUTS_ATTN_BITS_UPB_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004358 if (print)
4359 _print_next_block(par_num++, "UPB");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004360 break;
4361 case AEU_INPUTS_ATTN_BITS_CSDM_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004362 if (print)
4363 _print_next_block(par_num++, "CSDM");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004364 break;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004365 case AEU_INPUTS_ATTN_BITS_CCM_PARITY_ERROR:
4366 if (print)
4367 _print_next_block(par_num++, "CCM");
4368 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004369 }
4370
4371 /* Clear the bit */
4372 sig &= ~cur_bit;
4373 }
4374 }
4375
4376 return par_num;
4377}
4378
Eric Dumazet1191cb82012-04-27 21:39:21 +00004379static int bnx2x_check_blocks_with_parity2(u32 sig, int par_num,
4380 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004381{
4382 int i = 0;
4383 u32 cur_bit = 0;
4384 for (i = 0; sig; i++) {
4385 cur_bit = ((u32)0x1 << i);
4386 if (sig & cur_bit) {
4387 switch (cur_bit) {
4388 case AEU_INPUTS_ATTN_BITS_CSEMI_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004389 if (print)
4390 _print_next_block(par_num++, "CSEMI");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004391 break;
4392 case AEU_INPUTS_ATTN_BITS_PXP_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004393 if (print)
4394 _print_next_block(par_num++, "PXP");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004395 break;
4396 case AEU_IN_ATTN_BITS_PXPPCICLOCKCLIENT_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004397 if (print)
4398 _print_next_block(par_num++,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004399 "PXPPCICLOCKCLIENT");
4400 break;
4401 case AEU_INPUTS_ATTN_BITS_CFC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004402 if (print)
4403 _print_next_block(par_num++, "CFC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004404 break;
4405 case AEU_INPUTS_ATTN_BITS_CDU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004406 if (print)
4407 _print_next_block(par_num++, "CDU");
4408 break;
4409 case AEU_INPUTS_ATTN_BITS_DMAE_PARITY_ERROR:
4410 if (print)
4411 _print_next_block(par_num++, "DMAE");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004412 break;
4413 case AEU_INPUTS_ATTN_BITS_IGU_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004414 if (print)
4415 _print_next_block(par_num++, "IGU");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004416 break;
4417 case AEU_INPUTS_ATTN_BITS_MISC_PARITY_ERROR:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004418 if (print)
4419 _print_next_block(par_num++, "MISC");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004420 break;
4421 }
4422
4423 /* Clear the bit */
4424 sig &= ~cur_bit;
4425 }
4426 }
4427
4428 return par_num;
4429}
4430
Eric Dumazet1191cb82012-04-27 21:39:21 +00004431static int bnx2x_check_blocks_with_parity3(u32 sig, int par_num,
4432 bool *global, bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004433{
4434 int i = 0;
4435 u32 cur_bit = 0;
4436 for (i = 0; sig; i++) {
4437 cur_bit = ((u32)0x1 << i);
4438 if (sig & cur_bit) {
4439 switch (cur_bit) {
4440 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_ROM_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004441 if (print)
4442 _print_next_block(par_num++, "MCP ROM");
4443 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004444 break;
4445 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_RX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004446 if (print)
4447 _print_next_block(par_num++,
4448 "MCP UMP RX");
4449 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004450 break;
4451 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_UMP_TX_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004452 if (print)
4453 _print_next_block(par_num++,
4454 "MCP UMP TX");
4455 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004456 break;
4457 case AEU_INPUTS_ATTN_BITS_MCP_LATCHED_SCPAD_PARITY:
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004458 if (print)
4459 _print_next_block(par_num++,
4460 "MCP SCPAD");
4461 *global = true;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004462 break;
4463 }
4464
4465 /* Clear the bit */
4466 sig &= ~cur_bit;
4467 }
4468 }
4469
4470 return par_num;
4471}
4472
Eric Dumazet1191cb82012-04-27 21:39:21 +00004473static int bnx2x_check_blocks_with_parity4(u32 sig, int par_num,
4474 bool print)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004475{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004476 int i = 0;
4477 u32 cur_bit = 0;
4478 for (i = 0; sig; i++) {
4479 cur_bit = ((u32)0x1 << i);
4480 if (sig & cur_bit) {
4481 switch (cur_bit) {
4482 case AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR:
4483 if (print)
4484 _print_next_block(par_num++, "PGLUE_B");
4485 break;
4486 case AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR:
4487 if (print)
4488 _print_next_block(par_num++, "ATC");
4489 break;
4490 }
4491
4492 /* Clear the bit */
4493 sig &= ~cur_bit;
4494 }
4495 }
4496
4497 return par_num;
4498}
4499
Eric Dumazet1191cb82012-04-27 21:39:21 +00004500static bool bnx2x_parity_attn(struct bnx2x *bp, bool *global, bool print,
4501 u32 *sig)
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004502{
4503 if ((sig[0] & HW_PRTY_ASSERT_SET_0) ||
4504 (sig[1] & HW_PRTY_ASSERT_SET_1) ||
4505 (sig[2] & HW_PRTY_ASSERT_SET_2) ||
4506 (sig[3] & HW_PRTY_ASSERT_SET_3) ||
4507 (sig[4] & HW_PRTY_ASSERT_SET_4)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004508 int par_num = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +00004509 DP(NETIF_MSG_HW, "Was parity error: HW block parity attention:\n"
4510 "[0]:0x%08x [1]:0x%08x [2]:0x%08x [3]:0x%08x [4]:0x%08x\n",
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004511 sig[0] & HW_PRTY_ASSERT_SET_0,
4512 sig[1] & HW_PRTY_ASSERT_SET_1,
4513 sig[2] & HW_PRTY_ASSERT_SET_2,
4514 sig[3] & HW_PRTY_ASSERT_SET_3,
4515 sig[4] & HW_PRTY_ASSERT_SET_4);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004516 if (print)
4517 netdev_err(bp->dev,
4518 "Parity errors detected in blocks: ");
4519 par_num = bnx2x_check_blocks_with_parity0(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004520 sig[0] & HW_PRTY_ASSERT_SET_0, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004521 par_num = bnx2x_check_blocks_with_parity1(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004522 sig[1] & HW_PRTY_ASSERT_SET_1, par_num, global, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004523 par_num = bnx2x_check_blocks_with_parity2(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004524 sig[2] & HW_PRTY_ASSERT_SET_2, par_num, print);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004525 par_num = bnx2x_check_blocks_with_parity3(
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004526 sig[3] & HW_PRTY_ASSERT_SET_3, par_num, global, print);
4527 par_num = bnx2x_check_blocks_with_parity4(
4528 sig[4] & HW_PRTY_ASSERT_SET_4, par_num, print);
4529
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004530 if (print)
4531 pr_cont("\n");
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004532
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004533 return true;
4534 } else
4535 return false;
4536}
4537
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004538/**
4539 * bnx2x_chk_parity_attn - checks for parity attentions.
4540 *
4541 * @bp: driver handle
4542 * @global: true if there was a global attention
4543 * @print: show parity attention in syslog
4544 */
4545bool bnx2x_chk_parity_attn(struct bnx2x *bp, bool *global, bool print)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004546{
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004547 struct attn_route attn = { {0} };
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004548 int port = BP_PORT(bp);
4549
4550 attn.sig[0] = REG_RD(bp,
4551 MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 +
4552 port*4);
4553 attn.sig[1] = REG_RD(bp,
4554 MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 +
4555 port*4);
4556 attn.sig[2] = REG_RD(bp,
4557 MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 +
4558 port*4);
4559 attn.sig[3] = REG_RD(bp,
4560 MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 +
4561 port*4);
4562
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00004563 if (!CHIP_IS_E1x(bp))
4564 attn.sig[4] = REG_RD(bp,
4565 MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 +
4566 port*4);
4567
4568 return bnx2x_parity_attn(bp, global, print, attn.sig);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004569}
4570
Eric Dumazet1191cb82012-04-27 21:39:21 +00004571static void bnx2x_attn_int_deasserted4(struct bnx2x *bp, u32 attn)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004572{
4573 u32 val;
4574 if (attn & AEU_INPUTS_ATTN_BITS_PGLUE_HW_INTERRUPT) {
4575
4576 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS_CLR);
4577 BNX2X_ERR("PGLUE hw attention 0x%x\n", val);
4578 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004579 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_ADDRESS_ERROR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004580 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR)
Merav Sicron51c1a582012-03-18 10:33:38 +00004581 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_INCORRECT_RCV_BEHAVIOR\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004582 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004583 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004584 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004585 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_LENGTH_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004586 if (val &
4587 PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004588 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_GRC_SPACE_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004589 if (val &
4590 PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004591 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_VF_MSIX_BAR_VIOLATION_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004592 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004593 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_ERROR_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004594 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN)
Merav Sicron51c1a582012-03-18 10:33:38 +00004595 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_TCPL_IN_TWO_RCBS_ATTN\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004596 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW)
Merav Sicron51c1a582012-03-18 10:33:38 +00004597 BNX2X_ERR("PGLUE_B_PGLUE_B_INT_STS_REG_CSSNOOP_FIFO_OVERFLOW\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004598 }
4599 if (attn & AEU_INPUTS_ATTN_BITS_ATC_HW_INTERRUPT) {
4600 val = REG_RD(bp, ATC_REG_ATC_INT_STS_CLR);
4601 BNX2X_ERR("ATC hw attention 0x%x\n", val);
4602 if (val & ATC_ATC_INT_STS_REG_ADDRESS_ERROR)
4603 BNX2X_ERR("ATC_ATC_INT_STS_REG_ADDRESS_ERROR\n");
4604 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND)
Merav Sicron51c1a582012-03-18 10:33:38 +00004605 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_TO_NOT_PEND\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004606 if (val & ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS)
Merav Sicron51c1a582012-03-18 10:33:38 +00004607 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_GPA_MULTIPLE_HITS\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004608 if (val & ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT)
Merav Sicron51c1a582012-03-18 10:33:38 +00004609 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_RCPL_TO_EMPTY_CNT\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004610 if (val & ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR)
4611 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_TCPL_ERROR\n");
4612 if (val & ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU)
Merav Sicron51c1a582012-03-18 10:33:38 +00004613 BNX2X_ERR("ATC_ATC_INT_STS_REG_ATC_IREQ_LESS_THAN_STU\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004614 }
4615
4616 if (attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4617 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)) {
4618 BNX2X_ERR("FATAL parity attention set4 0x%x\n",
4619 (u32)(attn & (AEU_INPUTS_ATTN_BITS_PGLUE_PARITY_ERROR |
4620 AEU_INPUTS_ATTN_BITS_ATC_PARITY_ERROR)));
4621 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004622}
4623
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004624static void bnx2x_attn_int_deasserted(struct bnx2x *bp, u32 deasserted)
4625{
4626 struct attn_route attn, *group_mask;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004627 int port = BP_PORT(bp);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004628 int index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004629 u32 reg_addr;
4630 u32 val;
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004631 u32 aeu_mask;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004632 bool global = false;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004633
4634 /* need to take HW lock because MCP or other port might also
4635 try to handle this event */
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004636 bnx2x_acquire_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004637
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004638 if (bnx2x_chk_parity_attn(bp, &global, true)) {
4639#ifndef BNX2X_STOP_ON_ERROR
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004640 bp->recovery_state = BNX2X_RECOVERY_INIT;
Ariel Elior7be08a72011-07-14 08:31:19 +00004641 schedule_delayed_work(&bp->sp_rtnl_task, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004642 /* Disable HW interrupts */
4643 bnx2x_int_disable(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004644 /* In case of parity errors don't handle attentions so that
4645 * other function would "see" parity errors.
4646 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00004647#else
4648 bnx2x_panic();
4649#endif
4650 bnx2x_release_alr(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004651 return;
4652 }
4653
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004654 attn.sig[0] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + port*4);
4655 attn.sig[1] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_2_FUNC_0 + port*4);
4656 attn.sig[2] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_3_FUNC_0 + port*4);
4657 attn.sig[3] = REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_4_FUNC_0 + port*4);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004658 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004659 attn.sig[4] =
4660 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_5_FUNC_0 + port*4);
4661 else
4662 attn.sig[4] = 0;
4663
4664 DP(NETIF_MSG_HW, "attn: %08x %08x %08x %08x %08x\n",
4665 attn.sig[0], attn.sig[1], attn.sig[2], attn.sig[3], attn.sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004666
4667 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
4668 if (deasserted & (1 << index)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004669 group_mask = &bp->attn_group[index];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004670
Merav Sicron51c1a582012-03-18 10:33:38 +00004671 DP(NETIF_MSG_HW, "group[%d]: %08x %08x %08x %08x %08x\n",
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004672 index,
4673 group_mask->sig[0], group_mask->sig[1],
4674 group_mask->sig[2], group_mask->sig[3],
4675 group_mask->sig[4]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004676
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004677 bnx2x_attn_int_deasserted4(bp,
4678 attn.sig[4] & group_mask->sig[4]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004679 bnx2x_attn_int_deasserted3(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004680 attn.sig[3] & group_mask->sig[3]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004681 bnx2x_attn_int_deasserted1(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004682 attn.sig[1] & group_mask->sig[1]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004683 bnx2x_attn_int_deasserted2(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004684 attn.sig[2] & group_mask->sig[2]);
Eliezer Tamir877e9aa2008-02-28 11:55:53 -08004685 bnx2x_attn_int_deasserted0(bp,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004686 attn.sig[0] & group_mask->sig[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004687 }
4688 }
4689
Yitchak Gertner4a37fb62008-08-13 15:50:23 -07004690 bnx2x_release_alr(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004691
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004692 if (bp->common.int_block == INT_BLOCK_HC)
4693 reg_addr = (HC_REG_COMMAND_REG + port*32 +
4694 COMMAND_REG_ATTN_BITS_CLR);
4695 else
4696 reg_addr = (BAR_IGU_INTMEM + IGU_CMD_ATTN_BIT_CLR_UPPER*8);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004697
4698 val = ~deasserted;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00004699 DP(NETIF_MSG_HW, "about to mask 0x%08x at %s addr 0x%x\n", val,
4700 (bp->common.int_block == INT_BLOCK_HC) ? "HC" : "IGU", reg_addr);
Eilon Greenstein5c862842008-08-13 15:51:48 -07004701 REG_WR(bp, reg_addr, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004702
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004703 if (~bp->attn_state & deasserted)
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004704 BNX2X_ERR("IGU ERROR\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004705
4706 reg_addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
4707 MISC_REG_AEU_MASK_ATTN_FUNC_0;
4708
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004709 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
4710 aeu_mask = REG_RD(bp, reg_addr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004711
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004712 DP(NETIF_MSG_HW, "aeu_mask %x newly deasserted %x\n",
4713 aeu_mask, deasserted);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00004714 aeu_mask |= (deasserted & 0x3ff);
Eilon Greenstein3fcaf2e2008-08-13 15:50:45 -07004715 DP(NETIF_MSG_HW, "new mask %x\n", aeu_mask);
4716
4717 REG_WR(bp, reg_addr, aeu_mask);
4718 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_PORT0_ATT_MASK + port);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004719
4720 DP(NETIF_MSG_HW, "attn_state %x\n", bp->attn_state);
4721 bp->attn_state &= ~deasserted;
4722 DP(NETIF_MSG_HW, "new state %x\n", bp->attn_state);
4723}
4724
4725static void bnx2x_attn_int(struct bnx2x *bp)
4726{
4727 /* read local copy of bits */
Eilon Greenstein68d59482009-01-14 21:27:36 -08004728 u32 attn_bits = le32_to_cpu(bp->def_status_blk->atten_status_block.
4729 attn_bits);
4730 u32 attn_ack = le32_to_cpu(bp->def_status_blk->atten_status_block.
4731 attn_bits_ack);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004732 u32 attn_state = bp->attn_state;
4733
4734 /* look for changed bits */
4735 u32 asserted = attn_bits & ~attn_ack & ~attn_state;
4736 u32 deasserted = ~attn_bits & attn_ack & attn_state;
4737
4738 DP(NETIF_MSG_HW,
4739 "attn_bits %x attn_ack %x asserted %x deasserted %x\n",
4740 attn_bits, attn_ack, asserted, deasserted);
4741
4742 if (~(attn_bits ^ attn_ack) & (attn_bits ^ attn_state))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07004743 BNX2X_ERR("BAD attention state\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02004744
4745 /* handle bits that were raised */
4746 if (asserted)
4747 bnx2x_attn_int_asserted(bp, asserted);
4748
4749 if (deasserted)
4750 bnx2x_attn_int_deasserted(bp, deasserted);
4751}
4752
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004753void bnx2x_igu_ack_sb(struct bnx2x *bp, u8 igu_sb_id, u8 segment,
4754 u16 index, u8 op, u8 update)
4755{
Ariel Eliordc1ba592013-01-01 05:22:30 +00004756 u32 igu_addr = bp->igu_base_addr;
4757 igu_addr += (IGU_CMD_INT_ACK_BASE + igu_sb_id)*8;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004758 bnx2x_igu_ack_sb_gen(bp, igu_sb_id, segment, index, op, update,
4759 igu_addr);
4760}
4761
Eric Dumazet1191cb82012-04-27 21:39:21 +00004762static void bnx2x_update_eq_prod(struct bnx2x *bp, u16 prod)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004763{
4764 /* No memory barriers */
4765 storm_memset_eq_prod(bp, prod, BP_FUNC(bp));
4766 mmiowb(); /* keep prod updates ordered */
4767}
4768
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004769static int bnx2x_cnic_handle_cfc_del(struct bnx2x *bp, u32 cid,
4770 union event_ring_elem *elem)
4771{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004772 u8 err = elem->message.error;
4773
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004774 if (!bp->cnic_eth_dev.starting_cid ||
Vladislav Zolotarovc3a8ce62011-05-22 10:08:09 +00004775 (cid < bp->cnic_eth_dev.starting_cid &&
4776 cid != bp->cnic_eth_dev.iscsi_l2_cid))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004777 return 1;
4778
4779 DP(BNX2X_MSG_SP, "got delete ramrod for CNIC CID %d\n", cid);
4780
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004781 if (unlikely(err)) {
4782
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004783 BNX2X_ERR("got delete ramrod for CNIC CID %d with error!\n",
4784 cid);
Yuval Mintz823e1d92013-01-14 05:11:47 +00004785 bnx2x_panic_dump(bp, false);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004786 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004787 bnx2x_cnic_cfc_comp(bp, cid, err);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004788 return 0;
4789}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004790
Eric Dumazet1191cb82012-04-27 21:39:21 +00004791static void bnx2x_handle_mcast_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004792{
4793 struct bnx2x_mcast_ramrod_params rparam;
4794 int rc;
4795
4796 memset(&rparam, 0, sizeof(rparam));
4797
4798 rparam.mcast_obj = &bp->mcast_obj;
4799
4800 netif_addr_lock_bh(bp->dev);
4801
4802 /* Clear pending state for the last command */
4803 bp->mcast_obj.raw.clear_pending(&bp->mcast_obj.raw);
4804
4805 /* If there are pending mcast commands - send them */
4806 if (bp->mcast_obj.check_pending(&bp->mcast_obj)) {
4807 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_CONT);
4808 if (rc < 0)
4809 BNX2X_ERR("Failed to send pending mcast commands: %d\n",
4810 rc);
4811 }
4812
4813 netif_addr_unlock_bh(bp->dev);
4814}
4815
Eric Dumazet1191cb82012-04-27 21:39:21 +00004816static void bnx2x_handle_classification_eqe(struct bnx2x *bp,
4817 union event_ring_elem *elem)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004818{
4819 unsigned long ramrod_flags = 0;
4820 int rc = 0;
4821 u32 cid = elem->message.data.eth_event.echo & BNX2X_SWCID_MASK;
4822 struct bnx2x_vlan_mac_obj *vlan_mac_obj;
4823
4824 /* Always push next commands out, don't wait here */
4825 __set_bit(RAMROD_CONT, &ramrod_flags);
4826
Yuval Mintz86564c32013-01-23 03:21:50 +00004827 switch (le32_to_cpu((__force __le32)elem->message.data.eth_event.echo)
4828 >> BNX2X_SWCID_SHIFT) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004829 case BNX2X_FILTER_MAC_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004830 DP(BNX2X_MSG_SP, "Got SETUP_MAC completions\n");
Merav Sicron55c11942012-11-07 00:45:48 +00004831 if (CNIC_LOADED(bp) && (cid == BNX2X_ISCSI_ETH_CID(bp)))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004832 vlan_mac_obj = &bp->iscsi_l2_mac_obj;
4833 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004834 vlan_mac_obj = &bp->sp_objs[cid].mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004835
4836 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004837 case BNX2X_FILTER_MCAST_PENDING:
Merav Sicron51c1a582012-03-18 10:33:38 +00004838 DP(BNX2X_MSG_SP, "Got SETUP_MCAST completions\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004839 /* This is only relevant for 57710 where multicast MACs are
4840 * configured as unicast MACs using the same ramrod.
4841 */
4842 bnx2x_handle_mcast_eqe(bp);
4843 return;
4844 default:
4845 BNX2X_ERR("Unsupported classification command: %d\n",
4846 elem->message.data.eth_event.echo);
4847 return;
4848 }
4849
4850 rc = vlan_mac_obj->complete(bp, vlan_mac_obj, elem, &ramrod_flags);
4851
4852 if (rc < 0)
4853 BNX2X_ERR("Failed to schedule new commands: %d\n", rc);
4854 else if (rc > 0)
4855 DP(BNX2X_MSG_SP, "Scheduled next pending commands...\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004856}
4857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004858static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004859
Eric Dumazet1191cb82012-04-27 21:39:21 +00004860static void bnx2x_handle_rx_mode_eqe(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004861{
4862 netif_addr_lock_bh(bp->dev);
4863
4864 clear_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
4865
4866 /* Send rx_mode command again if was requested */
4867 if (test_and_clear_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state))
4868 bnx2x_set_storm_rx_mode(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004869 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED,
4870 &bp->sp_state))
4871 bnx2x_set_iscsi_eth_rx_mode(bp, true);
4872 else if (test_and_clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED,
4873 &bp->sp_state))
4874 bnx2x_set_iscsi_eth_rx_mode(bp, false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004875
4876 netif_addr_unlock_bh(bp->dev);
4877}
4878
Eric Dumazet1191cb82012-04-27 21:39:21 +00004879static void bnx2x_after_afex_vif_lists(struct bnx2x *bp,
Barak Witkowskia3348722012-04-23 03:04:46 +00004880 union event_ring_elem *elem)
4881{
4882 if (elem->message.data.vif_list_event.echo == VIF_LIST_RULE_GET) {
4883 DP(BNX2X_MSG_SP,
4884 "afex: ramrod completed VIF LIST_GET, addrs 0x%x\n",
4885 elem->message.data.vif_list_event.func_bit_map);
4886 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTGET_ACK,
4887 elem->message.data.vif_list_event.func_bit_map);
4888 } else if (elem->message.data.vif_list_event.echo ==
4889 VIF_LIST_RULE_SET) {
4890 DP(BNX2X_MSG_SP, "afex: ramrod completed VIF LIST_SET\n");
4891 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_LISTSET_ACK, 0);
4892 }
4893}
4894
4895/* called with rtnl_lock */
Eric Dumazet1191cb82012-04-27 21:39:21 +00004896static void bnx2x_after_function_update(struct bnx2x *bp)
Barak Witkowskia3348722012-04-23 03:04:46 +00004897{
4898 int q, rc;
4899 struct bnx2x_fastpath *fp;
4900 struct bnx2x_queue_state_params queue_params = {NULL};
4901 struct bnx2x_queue_update_params *q_update_params =
4902 &queue_params.params.update;
4903
Yuval Mintz2de67432013-01-23 03:21:43 +00004904 /* Send Q update command with afex vlan removal values for all Qs */
Barak Witkowskia3348722012-04-23 03:04:46 +00004905 queue_params.cmd = BNX2X_Q_CMD_UPDATE;
4906
4907 /* set silent vlan removal values according to vlan mode */
4908 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM_CHNG,
4909 &q_update_params->update_flags);
4910 __set_bit(BNX2X_Q_UPDATE_SILENT_VLAN_REM,
4911 &q_update_params->update_flags);
4912 __set_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4913
4914 /* in access mode mark mask and value are 0 to strip all vlans */
4915 if (bp->afex_vlan_mode == FUNC_MF_CFG_AFEX_VLAN_ACCESS_MODE) {
4916 q_update_params->silent_removal_value = 0;
4917 q_update_params->silent_removal_mask = 0;
4918 } else {
4919 q_update_params->silent_removal_value =
4920 (bp->afex_def_vlan_tag & VLAN_VID_MASK);
4921 q_update_params->silent_removal_mask = VLAN_VID_MASK;
4922 }
4923
4924 for_each_eth_queue(bp, q) {
4925 /* Set the appropriate Queue object */
4926 fp = &bp->fp[q];
Barak Witkowski15192a82012-06-19 07:48:28 +00004927 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004928
4929 /* send the ramrod */
4930 rc = bnx2x_queue_state_change(bp, &queue_params);
4931 if (rc < 0)
4932 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4933 q);
4934 }
4935
Yuval Mintzfea75642013-04-10 13:34:39 +03004936 if (!NO_FCOE(bp) && CNIC_ENABLED(bp)) {
Merav Sicron65565882012-06-19 07:48:26 +00004937 fp = &bp->fp[FCOE_IDX(bp)];
Barak Witkowski15192a82012-06-19 07:48:28 +00004938 queue_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Barak Witkowskia3348722012-04-23 03:04:46 +00004939
4940 /* clear pending completion bit */
4941 __clear_bit(RAMROD_COMP_WAIT, &queue_params.ramrod_flags);
4942
4943 /* mark latest Q bit */
4944 smp_mb__before_clear_bit();
4945 set_bit(BNX2X_AFEX_FCOE_Q_UPDATE_PENDING, &bp->sp_state);
4946 smp_mb__after_clear_bit();
4947
4948 /* send Q update ramrod for FCoE Q */
4949 rc = bnx2x_queue_state_change(bp, &queue_params);
4950 if (rc < 0)
4951 BNX2X_ERR("Failed to config silent vlan rem for Q %d\n",
4952 q);
4953 } else {
4954 /* If no FCoE ring - ACK MCP now */
4955 bnx2x_link_report(bp);
4956 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
4957 }
Barak Witkowskia3348722012-04-23 03:04:46 +00004958}
4959
Eric Dumazet1191cb82012-04-27 21:39:21 +00004960static struct bnx2x_queue_sp_obj *bnx2x_cid_to_q_obj(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004961 struct bnx2x *bp, u32 cid)
4962{
Joe Perches94f05b02011-08-14 12:16:20 +00004963 DP(BNX2X_MSG_SP, "retrieving fp from cid %d\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00004964
4965 if (CNIC_LOADED(bp) && (cid == BNX2X_FCOE_ETH_CID(bp)))
Barak Witkowski15192a82012-06-19 07:48:28 +00004966 return &bnx2x_fcoe_sp_obj(bp, q_obj);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004967 else
Barak Witkowski15192a82012-06-19 07:48:28 +00004968 return &bp->sp_objs[CID_TO_FP(cid, bp)].q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004969}
4970
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004971static void bnx2x_eq_int(struct bnx2x *bp)
4972{
4973 u16 hw_cons, sw_cons, sw_prod;
4974 union event_ring_elem *elem;
Merav Sicron55c11942012-11-07 00:45:48 +00004975 u8 echo;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004976 u32 cid;
4977 u8 opcode;
Ariel Eliorfd1fc792013-01-01 05:22:33 +00004978 int rc, spqe_cnt = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03004979 struct bnx2x_queue_sp_obj *q_obj;
4980 struct bnx2x_func_sp_obj *f_obj = &bp->func_obj;
4981 struct bnx2x_raw_obj *rss_raw = &bp->rss_conf_obj.raw;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004982
4983 hw_cons = le16_to_cpu(*bp->eq_cons_sb);
4984
4985 /* The hw_cos range is 1-255, 257 - the sw_cons range is 0-254, 256.
Yuval Mintz16a5fd92013-06-02 00:06:18 +00004986 * when we get the next-page we need to adjust so the loop
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004987 * condition below will be met. The next element is the size of a
4988 * regular element and hence incrementing by 1
4989 */
4990 if ((hw_cons & EQ_DESC_MAX_PAGE) == EQ_DESC_MAX_PAGE)
4991 hw_cons++;
4992
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004993 /* This function may never run in parallel with itself for a
Dmitry Kravkov523224a2010-10-06 03:23:26 +00004994 * specific bp, thus there is no need in "paired" read memory
4995 * barrier here.
4996 */
4997 sw_cons = bp->eq_cons;
4998 sw_prod = bp->eq_prod;
4999
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005000 DP(BNX2X_MSG_SP, "EQ: hw_cons %u sw_cons %u bp->eq_spq_left %x\n",
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005001 hw_cons, sw_cons, atomic_read(&bp->eq_spq_left));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005002
5003 for (; sw_cons != hw_cons;
5004 sw_prod = NEXT_EQ_IDX(sw_prod), sw_cons = NEXT_EQ_IDX(sw_cons)) {
5005
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005006 elem = &bp->eq_ring[EQ_DESC(sw_cons)];
5007
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005008 rc = bnx2x_iov_eq_sp_event(bp, elem);
5009 if (!rc) {
5010 DP(BNX2X_MSG_IOV, "bnx2x_iov_eq_sp_event returned %d\n",
5011 rc);
5012 goto next_spqe;
5013 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005014
Yuval Mintz86564c32013-01-23 03:21:50 +00005015 /* elem CID originates from FW; actually LE */
5016 cid = SW_CID((__force __le32)
5017 elem->message.data.cfc_del_event.cid);
5018 opcode = elem->message.opcode;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005019
5020 /* handle eq element */
5021 switch (opcode) {
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005022 case EVENT_RING_OPCODE_VF_PF_CHANNEL:
5023 DP(BNX2X_MSG_IOV, "vf pf channel element on eq\n");
5024 bnx2x_vf_mbx(bp, &elem->message.data.vf_pf_event);
5025 continue;
5026
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005027 case EVENT_RING_OPCODE_STAT_QUERY:
Merav Sicron51c1a582012-03-18 10:33:38 +00005028 DP(BNX2X_MSG_SP | BNX2X_MSG_STATS,
5029 "got statistics comp event %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005030 bp->stats_comp++);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005031 /* nothing to do with stats comp */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005032 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005033
5034 case EVENT_RING_OPCODE_CFC_DEL:
5035 /* handle according to cid range */
5036 /*
5037 * we may want to verify here that the bp state is
5038 * HALTING
5039 */
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005040 DP(BNX2X_MSG_SP,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005041 "got delete ramrod for MULTI[%d]\n", cid);
Merav Sicron55c11942012-11-07 00:45:48 +00005042
5043 if (CNIC_LOADED(bp) &&
5044 !bnx2x_cnic_handle_cfc_del(bp, cid, elem))
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005045 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005046
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005047 q_obj = bnx2x_cid_to_q_obj(bp, cid);
5048
5049 if (q_obj->complete_cmd(bp, q_obj, BNX2X_Q_CMD_CFC_DEL))
5050 break;
5051
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005052 goto next_spqe;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005053
5054 case EVENT_RING_OPCODE_STOP_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005055 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got STOP TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005056 if (f_obj->complete_cmd(bp, f_obj,
5057 BNX2X_F_CMD_TX_STOP))
5058 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005059 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_PAUSED);
5060 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005061
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005062 case EVENT_RING_OPCODE_START_TRAFFIC:
Merav Sicron51c1a582012-03-18 10:33:38 +00005063 DP(BNX2X_MSG_SP | BNX2X_MSG_DCB, "got START TRAFFIC\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00005064 if (f_obj->complete_cmd(bp, f_obj,
5065 BNX2X_F_CMD_TX_START))
5066 break;
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00005067 bnx2x_dcbx_set_params(bp, BNX2X_DCBX_STATE_TX_RELEASED);
5068 goto next_spqe;
Merav Sicron55c11942012-11-07 00:45:48 +00005069
Barak Witkowskia3348722012-04-23 03:04:46 +00005070 case EVENT_RING_OPCODE_FUNCTION_UPDATE:
Merav Sicron55c11942012-11-07 00:45:48 +00005071 echo = elem->message.data.function_update_event.echo;
5072 if (echo == SWITCH_UPDATE) {
5073 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5074 "got FUNC_SWITCH_UPDATE ramrod\n");
5075 if (f_obj->complete_cmd(
5076 bp, f_obj, BNX2X_F_CMD_SWITCH_UPDATE))
5077 break;
Barak Witkowskia3348722012-04-23 03:04:46 +00005078
Merav Sicron55c11942012-11-07 00:45:48 +00005079 } else {
5080 DP(BNX2X_MSG_SP | BNX2X_MSG_MCP,
5081 "AFEX: ramrod completed FUNCTION_UPDATE\n");
5082 f_obj->complete_cmd(bp, f_obj,
5083 BNX2X_F_CMD_AFEX_UPDATE);
Barak Witkowskia3348722012-04-23 03:04:46 +00005084
Merav Sicron55c11942012-11-07 00:45:48 +00005085 /* We will perform the Queues update from
5086 * sp_rtnl task as all Queue SP operations
5087 * should run under rtnl_lock.
5088 */
5089 smp_mb__before_clear_bit();
5090 set_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE,
5091 &bp->sp_rtnl_state);
5092 smp_mb__after_clear_bit();
5093
5094 schedule_delayed_work(&bp->sp_rtnl_task, 0);
5095 }
5096
Barak Witkowskia3348722012-04-23 03:04:46 +00005097 goto next_spqe;
5098
5099 case EVENT_RING_OPCODE_AFEX_VIF_LISTS:
5100 f_obj->complete_cmd(bp, f_obj,
5101 BNX2X_F_CMD_AFEX_VIFLISTS);
5102 bnx2x_after_afex_vif_lists(bp, elem);
5103 goto next_spqe;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005104 case EVENT_RING_OPCODE_FUNCTION_START:
Merav Sicron51c1a582012-03-18 10:33:38 +00005105 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5106 "got FUNC_START ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005107 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_START))
5108 break;
5109
5110 goto next_spqe;
5111
5112 case EVENT_RING_OPCODE_FUNCTION_STOP:
Merav Sicron51c1a582012-03-18 10:33:38 +00005113 DP(BNX2X_MSG_SP | NETIF_MSG_IFUP,
5114 "got FUNC_STOP ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005115 if (f_obj->complete_cmd(bp, f_obj, BNX2X_F_CMD_STOP))
5116 break;
5117
5118 goto next_spqe;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005119 }
5120
5121 switch (opcode | bp->state) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005122 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
5123 BNX2X_STATE_OPEN):
5124 case (EVENT_RING_OPCODE_RSS_UPDATE_RULES |
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005125 BNX2X_STATE_OPENING_WAIT4_PORT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005126 cid = elem->message.data.eth_event.echo &
5127 BNX2X_SWCID_MASK;
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005128 DP(BNX2X_MSG_SP, "got RSS_UPDATE ramrod. CID %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005129 cid);
5130 rss_raw->clear_pending(rss_raw);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005131 break;
5132
5133 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_OPEN):
5134 case (EVENT_RING_OPCODE_SET_MAC | BNX2X_STATE_DIAG):
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005135 case (EVENT_RING_OPCODE_SET_MAC |
5136 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005137 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5138 BNX2X_STATE_OPEN):
5139 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5140 BNX2X_STATE_DIAG):
5141 case (EVENT_RING_OPCODE_CLASSIFICATION_RULES |
5142 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005143 DP(BNX2X_MSG_SP, "got (un)set mac ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005144 bnx2x_handle_classification_eqe(bp, elem);
5145 break;
5146
5147 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5148 BNX2X_STATE_OPEN):
5149 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5150 BNX2X_STATE_DIAG):
5151 case (EVENT_RING_OPCODE_MULTICAST_RULES |
5152 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005153 DP(BNX2X_MSG_SP, "got mcast ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005154 bnx2x_handle_mcast_eqe(bp);
5155 break;
5156
5157 case (EVENT_RING_OPCODE_FILTERS_RULES |
5158 BNX2X_STATE_OPEN):
5159 case (EVENT_RING_OPCODE_FILTERS_RULES |
5160 BNX2X_STATE_DIAG):
5161 case (EVENT_RING_OPCODE_FILTERS_RULES |
5162 BNX2X_STATE_CLOSING_WAIT4_HALT):
Vladislav Zolotarovd6cae232011-07-24 03:54:17 +00005163 DP(BNX2X_MSG_SP, "got rx_mode ramrod\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005164 bnx2x_handle_rx_mode_eqe(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005165 break;
5166 default:
5167 /* unknown event log error and continue */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005168 BNX2X_ERR("Unknown EQ event %d, bp->state 0x%x\n",
5169 elem->message.opcode, bp->state);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005170 }
5171next_spqe:
5172 spqe_cnt++;
5173 } /* for */
5174
Dmitry Kravkov8fe23fb2010-10-06 03:27:41 +00005175 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005176 atomic_add(spqe_cnt, &bp->eq_spq_left);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005177
5178 bp->eq_cons = sw_cons;
5179 bp->eq_prod = sw_prod;
5180 /* Make sure that above mem writes were issued towards the memory */
5181 smp_wmb();
5182
5183 /* update producer */
5184 bnx2x_update_eq_prod(bp, bp->eq_prod);
5185}
5186
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005187static void bnx2x_sp_task(struct work_struct *work)
5188{
Eilon Greenstein1cf167f2009-01-14 21:22:18 -08005189 struct bnx2x *bp = container_of(work, struct bnx2x, sp_task.work);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005190
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005191 DP(BNX2X_MSG_SP, "sp task invoked\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005192
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005193 /* make sure the atomic interrupt_occurred has been written */
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005194 smp_rmb();
5195 if (atomic_read(&bp->interrupt_occurred)) {
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005196
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005197 /* what work needs to be performed? */
5198 u16 status = bnx2x_update_dsb_idx(bp);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005199
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005200 DP(BNX2X_MSG_SP, "status %x\n", status);
5201 DP(BNX2X_MSG_SP, "setting interrupt_occurred to 0\n");
5202 atomic_set(&bp->interrupt_occurred, 0);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005203
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005204 /* HW attentions */
5205 if (status & BNX2X_DEF_SB_ATT_IDX) {
5206 bnx2x_attn_int(bp);
5207 status &= ~BNX2X_DEF_SB_ATT_IDX;
Vladislav Zolotarov019dbb42011-07-19 01:43:25 +00005208 }
Merav Sicron55c11942012-11-07 00:45:48 +00005209
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005210 /* SP events: STAT_QUERY and others */
5211 if (status & BNX2X_DEF_SB_IDX) {
5212 struct bnx2x_fastpath *fp = bnx2x_fcoe_fp(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005213
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005214 if (FCOE_INIT(bp) &&
5215 (bnx2x_has_rx_work(fp) || bnx2x_has_tx_work(fp))) {
5216 /* Prevent local bottom-halves from running as
5217 * we are going to change the local NAPI list.
5218 */
5219 local_bh_disable();
5220 napi_schedule(&bnx2x_fcoe(bp, napi));
5221 local_bh_enable();
5222 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005223
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005224 /* Handle EQ completions */
5225 bnx2x_eq_int(bp);
5226 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID,
5227 le16_to_cpu(bp->def_idx), IGU_INT_NOP, 1);
5228
5229 status &= ~BNX2X_DEF_SB_IDX;
5230 }
5231
5232 /* if status is non zero then perhaps something went wrong */
5233 if (unlikely(status))
5234 DP(BNX2X_MSG_SP,
5235 "got an unknown interrupt! (status 0x%x)\n", status);
5236
5237 /* ack status block only if something was actually handled */
5238 bnx2x_ack_sb(bp, bp->igu_dsb_id, ATTENTION_ID,
5239 le16_to_cpu(bp->def_att_idx), IGU_INT_ENABLE, 1);
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00005240 }
5241
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005242 /* must be called after the EQ processing (since eq leads to sriov
5243 * ramrod completion flows).
5244 * This flow may have been scheduled by the arrival of a ramrod
5245 * completion, or by the sriov code rescheduling itself.
5246 */
5247 bnx2x_iov_sp_task(bp);
Barak Witkowskia3348722012-04-23 03:04:46 +00005248
5249 /* afex - poll to check if VIFSET_ACK should be sent to MFW */
5250 if (test_and_clear_bit(BNX2X_AFEX_PENDING_VIFSET_MCP_ACK,
5251 &bp->sp_state)) {
5252 bnx2x_link_report(bp);
5253 bnx2x_fw_command(bp, DRV_MSG_CODE_AFEX_VIFSET_ACK, 0);
5254 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005255}
5256
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005257irqreturn_t bnx2x_msix_sp_int(int irq, void *dev_instance)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005258{
5259 struct net_device *dev = dev_instance;
5260 struct bnx2x *bp = netdev_priv(dev);
5261
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005262 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0,
5263 IGU_INT_DISABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005264
5265#ifdef BNX2X_STOP_ON_ERROR
5266 if (unlikely(bp->panic))
5267 return IRQ_HANDLED;
5268#endif
5269
Merav Sicron55c11942012-11-07 00:45:48 +00005270 if (CNIC_LOADED(bp)) {
Michael Chan993ac7b2009-10-10 13:46:56 +00005271 struct cnic_ops *c_ops;
5272
5273 rcu_read_lock();
5274 c_ops = rcu_dereference(bp->cnic_ops);
5275 if (c_ops)
5276 c_ops->cnic_handler(bp->cnic_data, NULL);
5277 rcu_read_unlock();
5278 }
Merav Sicron55c11942012-11-07 00:45:48 +00005279
Ariel Eliorfd1fc792013-01-01 05:22:33 +00005280 /* schedule sp task to perform default status block work, ack
5281 * attentions and enable interrupts.
5282 */
5283 bnx2x_schedule_sp_task(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005284
5285 return IRQ_HANDLED;
5286}
5287
5288/* end of slow path */
5289
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005290void bnx2x_drv_pulse(struct bnx2x *bp)
5291{
5292 SHMEM_WR(bp, func_mb[BP_FW_MB_IDX(bp)].drv_pulse_mb,
5293 bp->fw_drv_pulse_wr_seq);
5294}
5295
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005296static void bnx2x_timer(unsigned long data)
5297{
5298 struct bnx2x *bp = (struct bnx2x *) data;
5299
5300 if (!netif_running(bp->dev))
5301 return;
5302
Ariel Elior67c431a2013-01-01 05:22:36 +00005303 if (IS_PF(bp) &&
5304 !BP_NOMCP(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005305 int mb_idx = BP_FW_MB_IDX(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005306 u32 drv_pulse;
5307 u32 mcp_pulse;
5308
5309 ++bp->fw_drv_pulse_wr_seq;
5310 bp->fw_drv_pulse_wr_seq &= DRV_PULSE_SEQ_MASK;
5311 /* TBD - add SYSTEM_TIME */
5312 drv_pulse = bp->fw_drv_pulse_wr_seq;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005313 bnx2x_drv_pulse(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005314
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005315 mcp_pulse = (SHMEM_RD(bp, func_mb[mb_idx].mcp_pulse_mb) &
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005316 MCP_PULSE_SEQ_MASK);
5317 /* The delta between driver pulse and mcp response
5318 * should be 1 (before mcp response) or 0 (after mcp response)
5319 */
5320 if ((drv_pulse != mcp_pulse) &&
5321 (drv_pulse != ((mcp_pulse + 1) & MCP_PULSE_SEQ_MASK))) {
5322 /* someone lost a heartbeat... */
5323 BNX2X_ERR("drv_pulse (0x%x) != mcp_pulse (0x%x)\n",
5324 drv_pulse, mcp_pulse);
5325 }
5326 }
5327
Eilon Greensteinf34d28e2009-10-15 00:18:08 -07005328 if (bp->state == BNX2X_STATE_OPEN)
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -07005329 bnx2x_stats_handle(bp, STATS_EVENT_UPDATE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005330
Ariel Eliorabc5a022013-01-01 05:22:43 +00005331 /* sample pf vf bulletin board for new posts from pf */
5332 if (IS_VF(bp))
5333 bnx2x_sample_bulletin(bp);
5334
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005335 mod_timer(&bp->timer, jiffies + bp->current_interval);
5336}
5337
5338/* end of Statistics */
5339
5340/* nic init */
5341
5342/*
5343 * nic init service functions
5344 */
5345
Eric Dumazet1191cb82012-04-27 21:39:21 +00005346static void bnx2x_fill(struct bnx2x *bp, u32 addr, int fill, u32 len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005347{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005348 u32 i;
5349 if (!(len%4) && !(addr%4))
5350 for (i = 0; i < len; i += 4)
5351 REG_WR(bp, addr + i, fill);
5352 else
5353 for (i = 0; i < len; i++)
5354 REG_WR8(bp, addr + i, fill);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005355}
5356
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005357/* helper: writes FP SP data to FW - data_size in dwords */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005358static void bnx2x_wr_fp_sb_data(struct bnx2x *bp,
5359 int fw_sb_id,
5360 u32 *sb_data_p,
5361 u32 data_size)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005362{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005363 int index;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005364 for (index = 0; index < data_size; index++)
5365 REG_WR(bp, BAR_CSTRORM_INTMEM +
5366 CSTORM_STATUS_BLOCK_DATA_OFFSET(fw_sb_id) +
5367 sizeof(u32)*index,
5368 *(sb_data_p + index));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005369}
5370
Eric Dumazet1191cb82012-04-27 21:39:21 +00005371static void bnx2x_zero_fp_sb(struct bnx2x *bp, int fw_sb_id)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005372{
5373 u32 *sb_data_p;
5374 u32 data_size = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005375 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005376 struct hc_status_block_data_e1x sb_data_e1x;
5377
5378 /* disable the function first */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005379 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005380 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005381 sb_data_e2.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005382 sb_data_e2.common.p_func.vf_valid = false;
5383 sb_data_p = (u32 *)&sb_data_e2;
5384 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
5385 } else {
5386 memset(&sb_data_e1x, 0,
5387 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005388 sb_data_e1x.common.state = SB_DISABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005389 sb_data_e1x.common.p_func.vf_valid = false;
5390 sb_data_p = (u32 *)&sb_data_e1x;
5391 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
5392 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005393 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5394
5395 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5396 CSTORM_STATUS_BLOCK_OFFSET(fw_sb_id), 0,
5397 CSTORM_STATUS_BLOCK_SIZE);
5398 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5399 CSTORM_SYNC_BLOCK_OFFSET(fw_sb_id), 0,
5400 CSTORM_SYNC_BLOCK_SIZE);
5401}
5402
5403/* helper: writes SP SB data to FW */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005404static void bnx2x_wr_sp_sb_data(struct bnx2x *bp,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005405 struct hc_sp_status_block_data *sp_sb_data)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005406{
5407 int func = BP_FUNC(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005408 int i;
5409 for (i = 0; i < sizeof(struct hc_sp_status_block_data)/sizeof(u32); i++)
5410 REG_WR(bp, BAR_CSTRORM_INTMEM +
5411 CSTORM_SP_STATUS_BLOCK_DATA_OFFSET(func) +
5412 i*sizeof(u32),
5413 *((u32 *)sp_sb_data + i));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005414}
5415
Eric Dumazet1191cb82012-04-27 21:39:21 +00005416static void bnx2x_zero_sp_sb(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005417{
5418 int func = BP_FUNC(bp);
5419 struct hc_sp_status_block_data sp_sb_data;
5420 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5421
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005422 sp_sb_data.state = SB_DISABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005423 sp_sb_data.p_func.vf_valid = false;
5424
5425 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
5426
5427 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5428 CSTORM_SP_STATUS_BLOCK_OFFSET(func), 0,
5429 CSTORM_SP_STATUS_BLOCK_SIZE);
5430 bnx2x_fill(bp, BAR_CSTRORM_INTMEM +
5431 CSTORM_SP_SYNC_BLOCK_OFFSET(func), 0,
5432 CSTORM_SP_SYNC_BLOCK_SIZE);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005433}
5434
Eric Dumazet1191cb82012-04-27 21:39:21 +00005435static void bnx2x_setup_ndsb_state_machine(struct hc_status_block_sm *hc_sm,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005436 int igu_sb_id, int igu_seg_id)
5437{
5438 hc_sm->igu_sb_id = igu_sb_id;
5439 hc_sm->igu_seg_id = igu_seg_id;
5440 hc_sm->timer_value = 0xFF;
5441 hc_sm->time_to_expire = 0xFFFFFFFF;
5442}
5443
David S. Miller8decf862011-09-22 03:23:13 -04005444/* allocates state machine ids. */
Eric Dumazet1191cb82012-04-27 21:39:21 +00005445static void bnx2x_map_sb_state_machines(struct hc_index_data *index_data)
David S. Miller8decf862011-09-22 03:23:13 -04005446{
5447 /* zero out state machine indices */
5448 /* rx indices */
5449 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5450
5451 /* tx indices */
5452 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags &= ~HC_INDEX_DATA_SM_ID;
5453 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags &= ~HC_INDEX_DATA_SM_ID;
5454 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags &= ~HC_INDEX_DATA_SM_ID;
5455 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags &= ~HC_INDEX_DATA_SM_ID;
5456
5457 /* map indices */
5458 /* rx indices */
5459 index_data[HC_INDEX_ETH_RX_CQ_CONS].flags |=
5460 SM_RX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5461
5462 /* tx indices */
5463 index_data[HC_INDEX_OOO_TX_CQ_CONS].flags |=
5464 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5465 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS0].flags |=
5466 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5467 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS1].flags |=
5468 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5469 index_data[HC_INDEX_ETH_TX_CQ_CONS_COS2].flags |=
5470 SM_TX_ID << HC_INDEX_DATA_SM_ID_SHIFT;
5471}
5472
Ariel Eliorb93288d2013-01-01 05:22:35 +00005473void bnx2x_init_sb(struct bnx2x *bp, dma_addr_t mapping, int vfid,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005474 u8 vf_valid, int fw_sb_id, int igu_sb_id)
5475{
5476 int igu_seg_id;
5477
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005478 struct hc_status_block_data_e2 sb_data_e2;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005479 struct hc_status_block_data_e1x sb_data_e1x;
5480 struct hc_status_block_sm *hc_sm_p;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005481 int data_size;
5482 u32 *sb_data_p;
5483
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005484 if (CHIP_INT_MODE_IS_BC(bp))
5485 igu_seg_id = HC_SEG_ACCESS_NORM;
5486 else
5487 igu_seg_id = IGU_SEG_ACCESS_NORM;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005488
5489 bnx2x_zero_fp_sb(bp, fw_sb_id);
5490
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005491 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005492 memset(&sb_data_e2, 0, sizeof(struct hc_status_block_data_e2));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005493 sb_data_e2.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005494 sb_data_e2.common.p_func.pf_id = BP_FUNC(bp);
5495 sb_data_e2.common.p_func.vf_id = vfid;
5496 sb_data_e2.common.p_func.vf_valid = vf_valid;
5497 sb_data_e2.common.p_func.vnic_id = BP_VN(bp);
5498 sb_data_e2.common.same_igu_sb_1b = true;
5499 sb_data_e2.common.host_sb_addr.hi = U64_HI(mapping);
5500 sb_data_e2.common.host_sb_addr.lo = U64_LO(mapping);
5501 hc_sm_p = sb_data_e2.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005502 sb_data_p = (u32 *)&sb_data_e2;
5503 data_size = sizeof(struct hc_status_block_data_e2)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005504 bnx2x_map_sb_state_machines(sb_data_e2.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005505 } else {
5506 memset(&sb_data_e1x, 0,
5507 sizeof(struct hc_status_block_data_e1x));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005508 sb_data_e1x.common.state = SB_ENABLED;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005509 sb_data_e1x.common.p_func.pf_id = BP_FUNC(bp);
5510 sb_data_e1x.common.p_func.vf_id = 0xff;
5511 sb_data_e1x.common.p_func.vf_valid = false;
5512 sb_data_e1x.common.p_func.vnic_id = BP_VN(bp);
5513 sb_data_e1x.common.same_igu_sb_1b = true;
5514 sb_data_e1x.common.host_sb_addr.hi = U64_HI(mapping);
5515 sb_data_e1x.common.host_sb_addr.lo = U64_LO(mapping);
5516 hc_sm_p = sb_data_e1x.common.state_machine;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005517 sb_data_p = (u32 *)&sb_data_e1x;
5518 data_size = sizeof(struct hc_status_block_data_e1x)/sizeof(u32);
David S. Miller8decf862011-09-22 03:23:13 -04005519 bnx2x_map_sb_state_machines(sb_data_e1x.index_data);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005520 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005521
5522 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_RX_ID],
5523 igu_sb_id, igu_seg_id);
5524 bnx2x_setup_ndsb_state_machine(&hc_sm_p[SM_TX_ID],
5525 igu_sb_id, igu_seg_id);
5526
Merav Sicron51c1a582012-03-18 10:33:38 +00005527 DP(NETIF_MSG_IFUP, "Init FW SB %d\n", fw_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005528
Yuval Mintz86564c32013-01-23 03:21:50 +00005529 /* write indices to HW - PCI guarantees endianity of regpairs */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005530 bnx2x_wr_fp_sb_data(bp, fw_sb_id, sb_data_p, data_size);
5531}
5532
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005533static void bnx2x_update_coalesce_sb(struct bnx2x *bp, u8 fw_sb_id,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005534 u16 tx_usec, u16 rx_usec)
5535{
Ariel Elior6383c0b2011-07-14 08:31:57 +00005536 bnx2x_update_coalesce_sb_index(bp, fw_sb_id, HC_INDEX_ETH_RX_CQ_CONS,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005537 false, rx_usec);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005538 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5539 HC_INDEX_ETH_TX_CQ_CONS_COS0, false,
5540 tx_usec);
5541 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5542 HC_INDEX_ETH_TX_CQ_CONS_COS1, false,
5543 tx_usec);
5544 bnx2x_update_coalesce_sb_index(bp, fw_sb_id,
5545 HC_INDEX_ETH_TX_CQ_CONS_COS2, false,
5546 tx_usec);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005547}
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005548
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005549static void bnx2x_init_def_sb(struct bnx2x *bp)
5550{
5551 struct host_sp_status_block *def_sb = bp->def_status_blk;
5552 dma_addr_t mapping = bp->def_status_blk_mapping;
5553 int igu_sp_sb_index;
5554 int igu_seg_id;
5555 int port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005556 int func = BP_FUNC(bp);
David S. Miller88c51002011-10-07 13:38:43 -04005557 int reg_offset, reg_offset_en5;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005558 u64 section;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005559 int index;
5560 struct hc_sp_status_block_data sp_sb_data;
5561 memset(&sp_sb_data, 0, sizeof(struct hc_sp_status_block_data));
5562
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005563 if (CHIP_INT_MODE_IS_BC(bp)) {
5564 igu_sp_sb_index = DEF_SB_IGU_ID;
5565 igu_seg_id = HC_SEG_ACCESS_DEF;
5566 } else {
5567 igu_sp_sb_index = bp->igu_dsb_id;
5568 igu_seg_id = IGU_SEG_ACCESS_DEF;
5569 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005570
5571 /* ATTN */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005572 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005573 atten_status_block);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005574 def_sb->atten_status_block.status_block_id = igu_sp_sb_index;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005575
Eliezer Tamir49d66772008-02-28 11:53:13 -08005576 bp->attn_state = 0;
5577
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005578 reg_offset = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
5579 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
David S. Miller88c51002011-10-07 13:38:43 -04005580 reg_offset_en5 = (port ? MISC_REG_AEU_ENABLE5_FUNC_1_OUT_0 :
5581 MISC_REG_AEU_ENABLE5_FUNC_0_OUT_0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07005582 for (index = 0; index < MAX_DYNAMIC_ATTN_GRPS; index++) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005583 int sindex;
5584 /* take care of sig[0]..sig[4] */
5585 for (sindex = 0; sindex < 4; sindex++)
5586 bp->attn_group[index].sig[sindex] =
5587 REG_RD(bp, reg_offset + sindex*0x4 + 0x10*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005588
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005589 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005590 /*
5591 * enable5 is separate from the rest of the registers,
5592 * and therefore the address skip is 4
5593 * and not 16 between the different groups
5594 */
5595 bp->attn_group[index].sig[4] = REG_RD(bp,
David S. Miller88c51002011-10-07 13:38:43 -04005596 reg_offset_en5 + 0x4*index);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005597 else
5598 bp->attn_group[index].sig[4] = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005599 }
5600
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005601 if (bp->common.int_block == INT_BLOCK_HC) {
5602 reg_offset = (port ? HC_REG_ATTN_MSG1_ADDR_L :
5603 HC_REG_ATTN_MSG0_ADDR_L);
5604
5605 REG_WR(bp, reg_offset, U64_LO(section));
5606 REG_WR(bp, reg_offset + 4, U64_HI(section));
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005607 } else if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005608 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_L, U64_LO(section));
5609 REG_WR(bp, IGU_REG_ATTN_MSG_ADDR_H, U64_HI(section));
5610 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005611
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005612 section = ((u64)mapping) + offsetof(struct host_sp_status_block,
5613 sp_sb);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005614
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005615 bnx2x_zero_sp_sb(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005616
Yuval Mintz86564c32013-01-23 03:21:50 +00005617 /* PCI guarantees endianity of regpairs */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005618 sp_sb_data.state = SB_ENABLED;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005619 sp_sb_data.host_sb_addr.lo = U64_LO(section);
5620 sp_sb_data.host_sb_addr.hi = U64_HI(section);
5621 sp_sb_data.igu_sb_id = igu_sp_sb_index;
5622 sp_sb_data.igu_seg_id = igu_seg_id;
5623 sp_sb_data.p_func.pf_id = func;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005624 sp_sb_data.p_func.vnic_id = BP_VN(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005625 sp_sb_data.p_func.vf_id = 0xff;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005626
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005627 bnx2x_wr_sp_sb_data(bp, &sp_sb_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005628
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005629 bnx2x_ack_sb(bp, bp->igu_dsb_id, USTORM_ID, 0, IGU_INT_ENABLE, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005630}
5631
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00005632void bnx2x_update_coalesce(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005633{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005634 int i;
5635
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00005636 for_each_eth_queue(bp, i)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005637 bnx2x_update_coalesce_sb(bp, bp->fp[i].fw_sb_id,
Ariel Elior423cfa7e2011-03-14 13:43:22 -07005638 bp->tx_ticks, bp->rx_ticks);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005639}
5640
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005641static void bnx2x_init_sp_ring(struct bnx2x *bp)
5642{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005643 spin_lock_init(&bp->spq_lock);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005644 atomic_set(&bp->cq_spq_left, MAX_SPQ_PENDING);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005645
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005646 bp->spq_prod_idx = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005647 bp->dsb_sp_prod = BNX2X_SP_DSB_INDEX;
5648 bp->spq_prod_bd = bp->spq;
5649 bp->spq_last_bd = bp->spq_prod_bd + MAX_SP_DESC_CNT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005650}
5651
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005652static void bnx2x_init_eq_ring(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005653{
5654 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005655 for (i = 1; i <= NUM_EQ_PAGES; i++) {
5656 union event_ring_elem *elem =
5657 &bp->eq_ring[EQ_DESC_CNT_PAGE * i - 1];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005658
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005659 elem->next_page.addr.hi =
5660 cpu_to_le32(U64_HI(bp->eq_mapping +
5661 BCM_PAGE_SIZE * (i % NUM_EQ_PAGES)));
5662 elem->next_page.addr.lo =
5663 cpu_to_le32(U64_LO(bp->eq_mapping +
5664 BCM_PAGE_SIZE*(i % NUM_EQ_PAGES)));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005665 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005666 bp->eq_cons = 0;
5667 bp->eq_prod = NUM_EQ_DESC;
5668 bp->eq_cons_sb = BNX2X_EQ_INDEX;
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005669 /* we want a warning message before it gets wrought... */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08005670 atomic_set(&bp->eq_spq_left,
5671 min_t(int, MAX_SP_DESC_CNT - MAX_SPQ_PENDING, NUM_EQ_DESC) - 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005672}
5673
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005674/* called with netif_addr_lock_bh() */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005675int bnx2x_set_q_rx_mode(struct bnx2x *bp, u8 cl_id,
5676 unsigned long rx_mode_flags,
5677 unsigned long rx_accept_flags,
5678 unsigned long tx_accept_flags,
5679 unsigned long ramrod_flags)
Tom Herbertab532cf2011-02-16 10:27:02 +00005680{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005681 struct bnx2x_rx_mode_ramrod_params ramrod_param;
5682 int rc;
Tom Herbertab532cf2011-02-16 10:27:02 +00005683
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005684 memset(&ramrod_param, 0, sizeof(ramrod_param));
Tom Herbertab532cf2011-02-16 10:27:02 +00005685
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005686 /* Prepare ramrod parameters */
5687 ramrod_param.cid = 0;
5688 ramrod_param.cl_id = cl_id;
5689 ramrod_param.rx_mode_obj = &bp->rx_mode_obj;
5690 ramrod_param.func_id = BP_FUNC(bp);
5691
5692 ramrod_param.pstate = &bp->sp_state;
5693 ramrod_param.state = BNX2X_FILTER_RX_MODE_PENDING;
5694
5695 ramrod_param.rdata = bnx2x_sp(bp, rx_mode_rdata);
5696 ramrod_param.rdata_mapping = bnx2x_sp_mapping(bp, rx_mode_rdata);
5697
5698 set_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state);
5699
5700 ramrod_param.ramrod_flags = ramrod_flags;
5701 ramrod_param.rx_mode_flags = rx_mode_flags;
5702
5703 ramrod_param.rx_accept_flags = rx_accept_flags;
5704 ramrod_param.tx_accept_flags = tx_accept_flags;
5705
5706 rc = bnx2x_config_rx_mode(bp, &ramrod_param);
5707 if (rc < 0) {
5708 BNX2X_ERR("Set rx_mode %d failed\n", bp->rx_mode);
Yuval Mintz924d75a2013-01-23 03:21:44 +00005709 return rc;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005710 }
Yuval Mintz924d75a2013-01-23 03:21:44 +00005711
5712 return 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005713}
5714
Yuval Mintz86564c32013-01-23 03:21:50 +00005715static int bnx2x_fill_accept_flags(struct bnx2x *bp, u32 rx_mode,
5716 unsigned long *rx_accept_flags,
5717 unsigned long *tx_accept_flags)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005718{
Yuval Mintz924d75a2013-01-23 03:21:44 +00005719 /* Clear the flags first */
5720 *rx_accept_flags = 0;
5721 *tx_accept_flags = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005722
Yuval Mintz924d75a2013-01-23 03:21:44 +00005723 switch (rx_mode) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005724 case BNX2X_RX_MODE_NONE:
5725 /*
5726 * 'drop all' supersedes any accept flags that may have been
5727 * passed to the function.
5728 */
5729 break;
5730 case BNX2X_RX_MODE_NORMAL:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005731 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5732 __set_bit(BNX2X_ACCEPT_MULTICAST, rx_accept_flags);
5733 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005734
5735 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005736 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5737 __set_bit(BNX2X_ACCEPT_MULTICAST, tx_accept_flags);
5738 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005739
5740 break;
5741 case BNX2X_RX_MODE_ALLMULTI:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005742 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5743 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5744 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005745
5746 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005747 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
5748 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5749 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005750
5751 break;
5752 case BNX2X_RX_MODE_PROMISC:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005753 /* According to definition of SI mode, iface in promisc mode
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005754 * should receive matched and unmatched (in resolution of port)
5755 * unicast packets.
5756 */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005757 __set_bit(BNX2X_ACCEPT_UNMATCHED, rx_accept_flags);
5758 __set_bit(BNX2X_ACCEPT_UNICAST, rx_accept_flags);
5759 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, rx_accept_flags);
5760 __set_bit(BNX2X_ACCEPT_BROADCAST, rx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005761
5762 /* internal switching mode */
Yuval Mintz924d75a2013-01-23 03:21:44 +00005763 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, tx_accept_flags);
5764 __set_bit(BNX2X_ACCEPT_BROADCAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005765
5766 if (IS_MF_SI(bp))
Yuval Mintz924d75a2013-01-23 03:21:44 +00005767 __set_bit(BNX2X_ACCEPT_ALL_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005768 else
Yuval Mintz924d75a2013-01-23 03:21:44 +00005769 __set_bit(BNX2X_ACCEPT_UNICAST, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005770
5771 break;
5772 default:
Yuval Mintz924d75a2013-01-23 03:21:44 +00005773 BNX2X_ERR("Unknown rx_mode: %d\n", rx_mode);
5774 return -EINVAL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005775 }
5776
Yuval Mintz924d75a2013-01-23 03:21:44 +00005777 /* Set ACCEPT_ANY_VLAN as we do not enable filtering by VLAN */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005778 if (bp->rx_mode != BNX2X_RX_MODE_NONE) {
Yuval Mintz924d75a2013-01-23 03:21:44 +00005779 __set_bit(BNX2X_ACCEPT_ANY_VLAN, rx_accept_flags);
5780 __set_bit(BNX2X_ACCEPT_ANY_VLAN, tx_accept_flags);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005781 }
5782
Yuval Mintz924d75a2013-01-23 03:21:44 +00005783 return 0;
5784}
5785
5786/* called with netif_addr_lock_bh() */
5787int bnx2x_set_storm_rx_mode(struct bnx2x *bp)
5788{
5789 unsigned long rx_mode_flags = 0, ramrod_flags = 0;
5790 unsigned long rx_accept_flags = 0, tx_accept_flags = 0;
5791 int rc;
5792
5793 if (!NO_FCOE(bp))
5794 /* Configure rx_mode of FCoE Queue */
5795 __set_bit(BNX2X_RX_MODE_FCOE_ETH, &rx_mode_flags);
5796
5797 rc = bnx2x_fill_accept_flags(bp, bp->rx_mode, &rx_accept_flags,
5798 &tx_accept_flags);
5799 if (rc)
5800 return rc;
5801
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005802 __set_bit(RAMROD_RX, &ramrod_flags);
5803 __set_bit(RAMROD_TX, &ramrod_flags);
5804
Yuval Mintz924d75a2013-01-23 03:21:44 +00005805 return bnx2x_set_q_rx_mode(bp, bp->fp->cl_id, rx_mode_flags,
5806 rx_accept_flags, tx_accept_flags,
5807 ramrod_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02005808}
5809
Eilon Greenstein471de712008-08-13 15:49:35 -07005810static void bnx2x_init_internal_common(struct bnx2x *bp)
5811{
5812 int i;
5813
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005814 if (IS_MF_SI(bp))
5815 /*
5816 * In switch independent mode, the TSTORM needs to accept
5817 * packets that failed classification, since approximate match
5818 * mac addresses aren't written to NIG LLH
5819 */
5820 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5821 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 2);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005822 else if (!CHIP_IS_E1(bp)) /* 57710 doesn't support MF */
5823 REG_WR8(bp, BAR_TSTRORM_INTMEM +
5824 TSTORM_ACCEPT_CLASSIFY_FAILED_OFFSET, 0);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08005825
Eilon Greenstein471de712008-08-13 15:49:35 -07005826 /* Zero this manually as its initialization is
5827 currently missing in the initTool */
5828 for (i = 0; i < (USTORM_AGG_DATA_SIZE >> 2); i++)
5829 REG_WR(bp, BAR_USTRORM_INTMEM +
5830 USTORM_AGG_DATA_OFFSET + i * 4, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005831 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005832 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_IGU_MODE_OFFSET,
5833 CHIP_INT_MODE_IS_BC(bp) ?
5834 HC_IGU_BC_MODE : HC_IGU_NBC_MODE);
5835 }
Eilon Greenstein471de712008-08-13 15:49:35 -07005836}
5837
Eilon Greenstein471de712008-08-13 15:49:35 -07005838static void bnx2x_init_internal(struct bnx2x *bp, u32 load_code)
5839{
5840 switch (load_code) {
5841 case FW_MSG_CODE_DRV_LOAD_COMMON:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00005842 case FW_MSG_CODE_DRV_LOAD_COMMON_CHIP:
Eilon Greenstein471de712008-08-13 15:49:35 -07005843 bnx2x_init_internal_common(bp);
5844 /* no break */
5845
5846 case FW_MSG_CODE_DRV_LOAD_PORT:
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005847 /* nothing to do */
Eilon Greenstein471de712008-08-13 15:49:35 -07005848 /* no break */
5849
5850 case FW_MSG_CODE_DRV_LOAD_FUNCTION:
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005851 /* internal memory per function is
5852 initialized inside bnx2x_pf_init */
Eilon Greenstein471de712008-08-13 15:49:35 -07005853 break;
5854
5855 default:
5856 BNX2X_ERR("Unknown load_code (0x%x) from MCP\n", load_code);
5857 break;
5858 }
5859}
5860
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005861static inline u8 bnx2x_fp_igu_sb_id(struct bnx2x_fastpath *fp)
5862{
Merav Sicron55c11942012-11-07 00:45:48 +00005863 return fp->bp->igu_base_sb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005864}
5865
5866static inline u8 bnx2x_fp_fw_sb_id(struct bnx2x_fastpath *fp)
5867{
Merav Sicron55c11942012-11-07 00:45:48 +00005868 return fp->bp->base_fw_ndsb + fp->index + CNIC_SUPPORT(fp->bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005869}
5870
Eric Dumazet1191cb82012-04-27 21:39:21 +00005871static u8 bnx2x_fp_cl_id(struct bnx2x_fastpath *fp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005872{
5873 if (CHIP_IS_E1x(fp->bp))
5874 return BP_L_ID(fp->bp) + fp->index;
5875 else /* We want Client ID to be the same as IGU SB ID for 57712 */
5876 return bnx2x_fp_igu_sb_id(fp);
5877}
5878
Ariel Elior6383c0b2011-07-14 08:31:57 +00005879static void bnx2x_init_eth_fp(struct bnx2x *bp, int fp_idx)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005880{
5881 struct bnx2x_fastpath *fp = &bp->fp[fp_idx];
Ariel Elior6383c0b2011-07-14 08:31:57 +00005882 u8 cos;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005883 unsigned long q_type = 0;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005884 u32 cids[BNX2X_MULTI_TX_COS] = { 0 };
Dmitry Kravkovf233caf2011-11-13 04:34:22 +00005885 fp->rx_queue = fp_idx;
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00005886 fp->cid = fp_idx;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005887 fp->cl_id = bnx2x_fp_cl_id(fp);
5888 fp->fw_sb_id = bnx2x_fp_fw_sb_id(fp);
5889 fp->igu_sb_id = bnx2x_fp_igu_sb_id(fp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005890 /* qZone id equals to FW (per path) client id */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005891 fp->cl_qzone_id = bnx2x_fp_qzone_id(fp);
5892
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005893 /* init shortcut */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005894 fp->ustorm_rx_prods_offset = bnx2x_rx_ustorm_prods_offset(fp);
Ariel Elior7a752992012-01-26 06:01:53 +00005895
Yuval Mintz16a5fd92013-06-02 00:06:18 +00005896 /* Setup SB indices */
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005897 fp->rx_cons_sb = BNX2X_RX_SB_INDEX;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005898
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005899 /* Configure Queue State object */
5900 __set_bit(BNX2X_Q_TYPE_HAS_RX, &q_type);
5901 __set_bit(BNX2X_Q_TYPE_HAS_TX, &q_type);
Ariel Elior6383c0b2011-07-14 08:31:57 +00005902
5903 BUG_ON(fp->max_cos > BNX2X_MULTI_TX_COS);
5904
5905 /* init tx data */
5906 for_each_cos_in_tx_queue(fp, cos) {
Merav Sicron65565882012-06-19 07:48:26 +00005907 bnx2x_init_txdata(bp, fp->txdata_ptr[cos],
5908 CID_COS_TO_TX_ONLY_CID(fp->cid, cos, bp),
5909 FP_COS_TO_TXQ(fp, cos, bp),
5910 BNX2X_TX_SB_INDEX_BASE + cos, fp);
5911 cids[cos] = fp->txdata_ptr[cos]->cid;
Ariel Elior6383c0b2011-07-14 08:31:57 +00005912 }
5913
Ariel Eliorad5afc82013-01-01 05:22:26 +00005914 /* nothing more for vf to do here */
5915 if (IS_VF(bp))
5916 return;
5917
5918 bnx2x_init_sb(bp, fp->status_blk_mapping, BNX2X_VF_ID_INVALID, false,
5919 fp->fw_sb_id, fp->igu_sb_id);
5920 bnx2x_update_fpsb_idx(fp);
Barak Witkowski15192a82012-06-19 07:48:28 +00005921 bnx2x_init_queue_obj(bp, &bnx2x_sp_obj(bp, fp).q_obj, fp->cl_id, cids,
5922 fp->max_cos, BP_FUNC(bp), bnx2x_sp(bp, q_rdata),
Ariel Elior6383c0b2011-07-14 08:31:57 +00005923 bnx2x_sp_mapping(bp, q_rdata), q_type);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03005924
5925 /**
5926 * Configure classification DBs: Always enable Tx switching
5927 */
5928 bnx2x_init_vlan_mac_fp_objs(fp, BNX2X_OBJ_TYPE_RX_TX);
5929
Ariel Eliorad5afc82013-01-01 05:22:26 +00005930 DP(NETIF_MSG_IFUP,
5931 "queue[%d]: bnx2x_init_sb(%p,%p) cl_id %d fw_sb %d igu_sb %d\n",
5932 fp_idx, bp, fp->status_blk.e2_sb, fp->cl_id, fp->fw_sb_id,
5933 fp->igu_sb_id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00005934}
5935
Eric Dumazet1191cb82012-04-27 21:39:21 +00005936static void bnx2x_init_tx_ring_one(struct bnx2x_fp_txdata *txdata)
5937{
5938 int i;
5939
5940 for (i = 1; i <= NUM_TX_RINGS; i++) {
5941 struct eth_tx_next_bd *tx_next_bd =
5942 &txdata->tx_desc_ring[TX_DESC_CNT * i - 1].next_bd;
5943
5944 tx_next_bd->addr_hi =
5945 cpu_to_le32(U64_HI(txdata->tx_desc_mapping +
5946 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5947 tx_next_bd->addr_lo =
5948 cpu_to_le32(U64_LO(txdata->tx_desc_mapping +
5949 BCM_PAGE_SIZE*(i % NUM_TX_RINGS)));
5950 }
5951
5952 SET_FLAG(txdata->tx_db.data.header.header, DOORBELL_HDR_DB_TYPE, 1);
5953 txdata->tx_db.data.zero_fill1 = 0;
5954 txdata->tx_db.data.prod = 0;
5955
5956 txdata->tx_pkt_prod = 0;
5957 txdata->tx_pkt_cons = 0;
5958 txdata->tx_bd_prod = 0;
5959 txdata->tx_bd_cons = 0;
5960 txdata->tx_pkt = 0;
5961}
5962
Merav Sicron55c11942012-11-07 00:45:48 +00005963static void bnx2x_init_tx_rings_cnic(struct bnx2x *bp)
5964{
5965 int i;
5966
5967 for_each_tx_queue_cnic(bp, i)
5968 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[0]);
5969}
Yuval Mintzd76a6112013-06-02 00:06:17 +00005970
Eric Dumazet1191cb82012-04-27 21:39:21 +00005971static void bnx2x_init_tx_rings(struct bnx2x *bp)
5972{
5973 int i;
5974 u8 cos;
5975
Merav Sicron55c11942012-11-07 00:45:48 +00005976 for_each_eth_queue(bp, i)
Eric Dumazet1191cb82012-04-27 21:39:21 +00005977 for_each_cos_in_tx_queue(&bp->fp[i], cos)
Merav Sicron65565882012-06-19 07:48:26 +00005978 bnx2x_init_tx_ring_one(bp->fp[i].txdata_ptr[cos]);
Eric Dumazet1191cb82012-04-27 21:39:21 +00005979}
5980
Merav Sicron55c11942012-11-07 00:45:48 +00005981void bnx2x_nic_init_cnic(struct bnx2x *bp)
5982{
5983 if (!NO_FCOE(bp))
5984 bnx2x_init_fcoe_fp(bp);
5985
5986 bnx2x_init_sb(bp, bp->cnic_sb_mapping,
5987 BNX2X_VF_ID_INVALID, false,
5988 bnx2x_cnic_fw_sb_id(bp), bnx2x_cnic_igu_sb_id(bp));
5989
5990 /* ensure status block indices were read */
5991 rmb();
5992 bnx2x_init_rx_rings_cnic(bp);
5993 bnx2x_init_tx_rings_cnic(bp);
5994
5995 /* flush all */
5996 mb();
5997 mmiowb();
5998}
5999
Yuval Mintzecf01c22013-04-22 02:53:03 +00006000void bnx2x_pre_irq_nic_init(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006001{
6002 int i;
6003
Yuval Mintzecf01c22013-04-22 02:53:03 +00006004 /* Setup NIC internals and enable interrupts */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00006005 for_each_eth_queue(bp, i)
Ariel Elior6383c0b2011-07-14 08:31:57 +00006006 bnx2x_init_eth_fp(bp, i);
Ariel Eliorad5afc82013-01-01 05:22:26 +00006007
6008 /* ensure status block indices were read */
6009 rmb();
6010 bnx2x_init_rx_rings(bp);
6011 bnx2x_init_tx_rings(bp);
6012
Yuval Mintzecf01c22013-04-22 02:53:03 +00006013 if (IS_PF(bp)) {
6014 /* Initialize MOD_ABS interrupts */
6015 bnx2x_init_mod_abs_int(bp, &bp->link_vars, bp->common.chip_id,
6016 bp->common.shmem_base,
6017 bp->common.shmem2_base, BP_PORT(bp));
Eilon Greenstein16119782009-03-02 07:59:27 +00006018
Yuval Mintzecf01c22013-04-22 02:53:03 +00006019 /* initialize the default status block and sp ring */
6020 bnx2x_init_def_sb(bp);
6021 bnx2x_update_dsb_idx(bp);
6022 bnx2x_init_sp_ring(bp);
Yuval Mintz3cdeec22013-06-02 00:06:19 +00006023 } else {
6024 bnx2x_memset_stats(bp);
Yuval Mintzecf01c22013-04-22 02:53:03 +00006025 }
6026}
Eilon Greenstein16119782009-03-02 07:59:27 +00006027
Yuval Mintzecf01c22013-04-22 02:53:03 +00006028void bnx2x_post_irq_nic_init(struct bnx2x *bp, u32 load_code)
6029{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006030 bnx2x_init_eq_ring(bp);
Eilon Greenstein471de712008-08-13 15:49:35 -07006031 bnx2x_init_internal(bp, load_code);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006032 bnx2x_pf_init(bp);
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006033 bnx2x_stats_init(bp);
6034
Eilon Greenstein0ef00452009-01-14 21:31:08 -08006035 /* flush all before enabling interrupts */
6036 mb();
6037 mmiowb();
6038
Eliezer Tamir615f8fd2008-02-28 11:54:54 -08006039 bnx2x_int_enable(bp);
Eilon Greensteineb8da202009-07-21 05:47:30 +00006040
6041 /* Check for SPIO5 */
6042 bnx2x_attn_int_deasserted0(bp,
6043 REG_RD(bp, MISC_REG_AEU_AFTER_INVERT_1_FUNC_0 + BP_PORT(bp)*4) &
6044 AEU_INPUTS_ATTN_BITS_SPIO5);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006045}
6046
Yuval Mintzecf01c22013-04-22 02:53:03 +00006047/* gzip service functions */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006048static int bnx2x_gunzip_init(struct bnx2x *bp)
6049{
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006050 bp->gunzip_buf = dma_alloc_coherent(&bp->pdev->dev, FW_BUF_SIZE,
6051 &bp->gunzip_mapping, GFP_KERNEL);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006052 if (bp->gunzip_buf == NULL)
6053 goto gunzip_nomem1;
6054
6055 bp->strm = kmalloc(sizeof(*bp->strm), GFP_KERNEL);
6056 if (bp->strm == NULL)
6057 goto gunzip_nomem2;
6058
David S. Miller7ab24bf2011-06-29 05:48:41 -07006059 bp->strm->workspace = vmalloc(zlib_inflate_workspacesize());
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006060 if (bp->strm->workspace == NULL)
6061 goto gunzip_nomem3;
6062
6063 return 0;
6064
6065gunzip_nomem3:
6066 kfree(bp->strm);
6067 bp->strm = NULL;
6068
6069gunzip_nomem2:
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006070 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6071 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006072 bp->gunzip_buf = NULL;
6073
6074gunzip_nomem1:
Merav Sicron51c1a582012-03-18 10:33:38 +00006075 BNX2X_ERR("Cannot allocate firmware buffer for un-compression\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006076 return -ENOMEM;
6077}
6078
6079static void bnx2x_gunzip_end(struct bnx2x *bp)
6080{
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006081 if (bp->strm) {
David S. Miller7ab24bf2011-06-29 05:48:41 -07006082 vfree(bp->strm->workspace);
Dmitry Kravkovb3b83c32011-05-04 23:50:33 +00006083 kfree(bp->strm);
6084 bp->strm = NULL;
6085 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006086
6087 if (bp->gunzip_buf) {
FUJITA Tomonori1a983142010-04-04 01:51:03 +00006088 dma_free_coherent(&bp->pdev->dev, FW_BUF_SIZE, bp->gunzip_buf,
6089 bp->gunzip_mapping);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006090 bp->gunzip_buf = NULL;
6091 }
6092}
6093
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006094static int bnx2x_gunzip(struct bnx2x *bp, const u8 *zbuf, int len)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006095{
6096 int n, rc;
6097
6098 /* check gzip header */
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006099 if ((zbuf[0] != 0x1f) || (zbuf[1] != 0x8b) || (zbuf[2] != Z_DEFLATED)) {
6100 BNX2X_ERR("Bad gzip header\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006101 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006102 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006103
6104 n = 10;
6105
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006106#define FNAME 0x8
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006107
6108 if (zbuf[3] & FNAME)
6109 while ((zbuf[n++] != 0) && (n < len));
6110
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -07006111 bp->strm->next_in = (typeof(bp->strm->next_in))zbuf + n;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006112 bp->strm->avail_in = len - n;
6113 bp->strm->next_out = bp->gunzip_buf;
6114 bp->strm->avail_out = FW_BUF_SIZE;
6115
6116 rc = zlib_inflateInit2(bp->strm, -MAX_WBITS);
6117 if (rc != Z_OK)
6118 return rc;
6119
6120 rc = zlib_inflate(bp->strm, Z_FINISH);
6121 if ((rc != Z_OK) && (rc != Z_STREAM_END))
Joe Perches7995c642010-02-17 15:01:52 +00006122 netdev_err(bp->dev, "Firmware decompression error: %s\n",
6123 bp->strm->msg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006124
6125 bp->gunzip_outlen = (FW_BUF_SIZE - bp->strm->avail_out);
6126 if (bp->gunzip_outlen & 0x3)
Merav Sicron51c1a582012-03-18 10:33:38 +00006127 netdev_err(bp->dev,
6128 "Firmware decompression error: gunzip_outlen (%d) not aligned\n",
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00006129 bp->gunzip_outlen);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006130 bp->gunzip_outlen >>= 2;
6131
6132 zlib_inflateEnd(bp->strm);
6133
6134 if (rc == Z_STREAM_END)
6135 return 0;
6136
6137 return rc;
6138}
6139
6140/* nic load/unload */
6141
6142/*
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006143 * General service functions
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006144 */
6145
6146/* send a NIG loopback debug packet */
6147static void bnx2x_lb_pckt(struct bnx2x *bp)
6148{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006149 u32 wb_write[3];
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006150
6151 /* Ethernet source and destination addresses */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006152 wb_write[0] = 0x55555555;
6153 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006154 wb_write[2] = 0x20; /* SOP */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006155 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006156
6157 /* NON-IP protocol */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006158 wb_write[0] = 0x09000000;
6159 wb_write[1] = 0x55555555;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006160 wb_write[2] = 0x10; /* EOP, eop_bvalid = 0 */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006161 REG_WR_DMAE(bp, NIG_REG_DEBUG_PACKET_LB, wb_write, 3);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006162}
6163
6164/* some of the internal memories
6165 * are not directly readable from the driver
6166 * to test them we send debug packets
6167 */
6168static int bnx2x_int_mem_test(struct bnx2x *bp)
6169{
6170 int factor;
6171 int count, i;
6172 u32 val = 0;
6173
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006174 if (CHIP_REV_IS_FPGA(bp))
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006175 factor = 120;
Eilon Greensteinad8d3942008-06-23 20:29:02 -07006176 else if (CHIP_REV_IS_EMUL(bp))
6177 factor = 200;
6178 else
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006179 factor = 1;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006180
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006181 /* Disable inputs of parser neighbor blocks */
6182 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6183 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6184 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006185 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006186
6187 /* Write 0 to parser credits for CFC search request */
6188 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6189
6190 /* send Ethernet packet */
6191 bnx2x_lb_pckt(bp);
6192
6193 /* TODO do i reset NIG statistic? */
6194 /* Wait until NIG register shows 1 packet of size 0x10 */
6195 count = 1000 * factor;
6196 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006197
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006198 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6199 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006200 if (val == 0x10)
6201 break;
6202
6203 msleep(10);
6204 count--;
6205 }
6206 if (val != 0x10) {
6207 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6208 return -1;
6209 }
6210
6211 /* Wait until PRS register shows 1 packet */
6212 count = 1000 * factor;
6213 while (count) {
6214 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006215 if (val == 1)
6216 break;
6217
6218 msleep(10);
6219 count--;
6220 }
6221 if (val != 0x1) {
6222 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6223 return -2;
6224 }
6225
6226 /* Reset and init BRB, PRS */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006227 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006228 msleep(50);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006229 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006230 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006231 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6232 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006233
6234 DP(NETIF_MSG_HW, "part2\n");
6235
6236 /* Disable inputs of parser neighbor blocks */
6237 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x0);
6238 REG_WR(bp, TCM_REG_PRS_IFEN, 0x0);
6239 REG_WR(bp, CFC_REG_DEBUG0, 0x1);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006240 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006241
6242 /* Write 0 to parser credits for CFC search request */
6243 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x0);
6244
6245 /* send 10 Ethernet packets */
6246 for (i = 0; i < 10; i++)
6247 bnx2x_lb_pckt(bp);
6248
6249 /* Wait until NIG register shows 10 + 1
6250 packets of size 11*0x10 = 0xb0 */
6251 count = 1000 * factor;
6252 while (count) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006253
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006254 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6255 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006256 if (val == 0xb0)
6257 break;
6258
6259 msleep(10);
6260 count--;
6261 }
6262 if (val != 0xb0) {
6263 BNX2X_ERR("NIG timeout val = 0x%x\n", val);
6264 return -3;
6265 }
6266
6267 /* Wait until PRS register shows 2 packets */
6268 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6269 if (val != 2)
6270 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6271
6272 /* Write 1 to parser credits for CFC search request */
6273 REG_WR(bp, PRS_REG_CFC_SEARCH_INITIAL_CREDIT, 0x1);
6274
6275 /* Wait until PRS register shows 3 packets */
6276 msleep(10 * factor);
6277 /* Wait until NIG register shows 1 packet of size 0x10 */
6278 val = REG_RD(bp, PRS_REG_NUM_OF_PACKETS);
6279 if (val != 3)
6280 BNX2X_ERR("PRS timeout val = 0x%x\n", val);
6281
6282 /* clear NIG EOP FIFO */
6283 for (i = 0; i < 11; i++)
6284 REG_RD(bp, NIG_REG_INGRESS_EOP_LB_FIFO);
6285 val = REG_RD(bp, NIG_REG_INGRESS_EOP_LB_EMPTY);
6286 if (val != 1) {
6287 BNX2X_ERR("clear of NIG failed\n");
6288 return -4;
6289 }
6290
6291 /* Reset and init BRB, PRS, NIG */
6292 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR, 0x03);
6293 msleep(50);
6294 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0x03);
6295 msleep(50);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006296 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
6297 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Merav Sicron55c11942012-11-07 00:45:48 +00006298 if (!CNIC_SUPPORT(bp))
6299 /* set NIC mode */
6300 REG_WR(bp, PRS_REG_NIC_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006301
6302 /* Enable inputs of parser neighbor blocks */
6303 REG_WR(bp, TSDM_REG_ENABLE_IN1, 0x7fffffff);
6304 REG_WR(bp, TCM_REG_PRS_IFEN, 0x1);
6305 REG_WR(bp, CFC_REG_DEBUG0, 0x0);
Eilon Greenstein3196a882008-08-13 15:58:49 -07006306 REG_WR(bp, NIG_REG_PRS_REQ_IN_EN, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006307
6308 DP(NETIF_MSG_HW, "done\n");
6309
6310 return 0; /* OK */
6311}
6312
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006313static void bnx2x_enable_blocks_attention(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006314{
Yuval Mintzb343d002012-12-02 04:05:53 +00006315 u32 val;
6316
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006317 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006318 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006319 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0x40);
6320 else
6321 REG_WR(bp, PXP_REG_PXP_INT_MASK_1, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006322 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
6323 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006324 /*
6325 * mask read length error interrupts in brb for parser
6326 * (parsing unit and 'checksum and crc' unit)
6327 * these errors are legal (PU reads fixed length and CAC can cause
6328 * read length error on truncated packets)
6329 */
6330 REG_WR(bp, BRB1_REG_BRB1_INT_MASK, 0xFC00);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006331 REG_WR(bp, QM_REG_QM_INT_MASK, 0);
6332 REG_WR(bp, TM_REG_TM_INT_MASK, 0);
6333 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_0, 0);
6334 REG_WR(bp, XSDM_REG_XSDM_INT_MASK_1, 0);
6335 REG_WR(bp, XCM_REG_XCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006336/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_0, 0); */
6337/* REG_WR(bp, XSEM_REG_XSEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006338 REG_WR(bp, USDM_REG_USDM_INT_MASK_0, 0);
6339 REG_WR(bp, USDM_REG_USDM_INT_MASK_1, 0);
6340 REG_WR(bp, UCM_REG_UCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006341/* REG_WR(bp, USEM_REG_USEM_INT_MASK_0, 0); */
6342/* REG_WR(bp, USEM_REG_USEM_INT_MASK_1, 0); */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006343 REG_WR(bp, GRCBASE_UPB + PB_REG_PB_INT_MASK, 0);
6344 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_0, 0);
6345 REG_WR(bp, CSDM_REG_CSDM_INT_MASK_1, 0);
6346 REG_WR(bp, CCM_REG_CCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006347/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_0, 0); */
6348/* REG_WR(bp, CSEM_REG_CSEM_INT_MASK_1, 0); */
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006349
Yuval Mintzb343d002012-12-02 04:05:53 +00006350 val = PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_AFT |
6351 PXP2_PXP2_INT_MASK_0_REG_PGL_CPL_OF |
6352 PXP2_PXP2_INT_MASK_0_REG_PGL_PCIE_ATTN;
6353 if (!CHIP_IS_E1x(bp))
6354 val |= PXP2_PXP2_INT_MASK_0_REG_PGL_READ_BLOCKED |
6355 PXP2_PXP2_INT_MASK_0_REG_PGL_WRITE_BLOCKED;
6356 REG_WR(bp, PXP2_REG_PXP2_INT_MASK_0, val);
6357
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006358 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_0, 0);
6359 REG_WR(bp, TSDM_REG_TSDM_INT_MASK_1, 0);
6360 REG_WR(bp, TCM_REG_TCM_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006361/* REG_WR(bp, TSEM_REG_TSEM_INT_MASK_0, 0); */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006362
6363 if (!CHIP_IS_E1x(bp))
6364 /* enable VFC attentions: bits 11 and 12, bits 31:13 reserved */
6365 REG_WR(bp, TSEM_REG_TSEM_INT_MASK_1, 0x07ff);
6366
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006367 REG_WR(bp, CDU_REG_CDU_INT_MASK, 0);
6368 REG_WR(bp, DMAE_REG_DMAE_INT_MASK, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006369/* REG_WR(bp, MISC_REG_MISC_INT_MASK, 0); */
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006370 REG_WR(bp, PBF_REG_PBF_INT_MASK, 0x18); /* bit 3,4 masked */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006371}
6372
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006373static void bnx2x_reset_common(struct bnx2x *bp)
6374{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006375 u32 val = 0x1400;
6376
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006377 /* reset_common */
6378 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6379 0xd3ffff7f);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006380
6381 if (CHIP_IS_E3(bp)) {
6382 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6383 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6384 }
6385
6386 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR, val);
6387}
6388
6389static void bnx2x_setup_dmae(struct bnx2x *bp)
6390{
6391 bp->dmae_ready = 0;
6392 spin_lock_init(&bp->dmae_lock);
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006393}
6394
Eilon Greenstein573f2032009-08-12 08:24:14 +00006395static void bnx2x_init_pxp(struct bnx2x *bp)
6396{
6397 u16 devctl;
6398 int r_order, w_order;
6399
Jiang Liu2a80eeb2012-08-20 13:26:51 -06006400 pcie_capability_read_word(bp->pdev, PCI_EXP_DEVCTL, &devctl);
Eilon Greenstein573f2032009-08-12 08:24:14 +00006401 DP(NETIF_MSG_HW, "read 0x%x from devctl\n", devctl);
6402 w_order = ((devctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
6403 if (bp->mrrs == -1)
6404 r_order = ((devctl & PCI_EXP_DEVCTL_READRQ) >> 12);
6405 else {
6406 DP(NETIF_MSG_HW, "force read order to %d\n", bp->mrrs);
6407 r_order = bp->mrrs;
6408 }
6409
6410 bnx2x_init_pxp_arb(bp, r_order, w_order);
6411}
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006412
6413static void bnx2x_setup_fan_failure_detection(struct bnx2x *bp)
6414{
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006415 int is_required;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006416 u32 val;
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006417 int port;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006418
Vladislav Zolotarov2145a922010-04-19 01:13:49 +00006419 if (BP_NOMCP(bp))
6420 return;
6421
6422 is_required = 0;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006423 val = SHMEM_RD(bp, dev_info.shared_hw_config.config2) &
6424 SHARED_HW_CFG_FAN_FAILURE_MASK;
6425
6426 if (val == SHARED_HW_CFG_FAN_FAILURE_ENABLED)
6427 is_required = 1;
6428
6429 /*
6430 * The fan failure mechanism is usually related to the PHY type since
6431 * the power consumption of the board is affected by the PHY. Currently,
6432 * fan is required for most designs with SFX7101, BCM8727 and BCM8481.
6433 */
6434 else if (val == SHARED_HW_CFG_FAN_FAILURE_PHY_TYPE)
6435 for (port = PORT_0; port < PORT_MAX; port++) {
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006436 is_required |=
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006437 bnx2x_fan_failure_det_req(
6438 bp,
6439 bp->common.shmem_base,
Yaniv Rosnera22f0782010-09-07 11:41:20 +00006440 bp->common.shmem2_base,
Yaniv Rosnerd90d96b2010-09-07 11:41:04 +00006441 port);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006442 }
6443
6444 DP(NETIF_MSG_HW, "fan detection setting: %d\n", is_required);
6445
6446 if (is_required == 0)
6447 return;
6448
6449 /* Fan failure is indicated by SPIO 5 */
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006450 bnx2x_set_spio(bp, MISC_SPIO_SPIO5, MISC_SPIO_INPUT_HI_Z);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006451
6452 /* set to active low mode */
6453 val = REG_RD(bp, MISC_REG_SPIO_INT);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006454 val |= (MISC_SPIO_SPIO5 << MISC_SPIO_INT_OLD_SET_POS);
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006455 REG_WR(bp, MISC_REG_SPIO_INT, val);
6456
6457 /* enable interrupt to signal the IGU */
6458 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00006459 val |= MISC_SPIO_SPIO5;
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006460 REG_WR(bp, MISC_REG_SPIO_EVENT_EN, val);
6461}
6462
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006463void bnx2x_pf_disable(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006464{
6465 u32 val = REG_RD(bp, IGU_REG_PF_CONFIGURATION);
6466 val &= ~IGU_PF_CONF_FUNC_EN;
6467
6468 REG_WR(bp, IGU_REG_PF_CONFIGURATION, val);
6469 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6470 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 0);
6471}
6472
Eric Dumazet1191cb82012-04-27 21:39:21 +00006473static void bnx2x__common_init_phy(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006474{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006475 u32 shmem_base[2], shmem2_base[2];
Yaniv Rosnerb884d952012-11-27 03:46:28 +00006476 /* Avoid common init in case MFW supports LFA */
6477 if (SHMEM2_RD(bp, size) >
6478 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
6479 return;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006480 shmem_base[0] = bp->common.shmem_base;
6481 shmem2_base[0] = bp->common.shmem2_base;
6482 if (!CHIP_IS_E1x(bp)) {
6483 shmem_base[1] =
6484 SHMEM2_RD(bp, other_shmem_base_addr);
6485 shmem2_base[1] =
6486 SHMEM2_RD(bp, other_shmem2_base_addr);
6487 }
6488 bnx2x_acquire_phy_lock(bp);
6489 bnx2x_common_init_phy(bp, shmem_base, shmem2_base,
6490 bp->common.chip_id);
6491 bnx2x_release_phy_lock(bp);
6492}
6493
6494/**
6495 * bnx2x_init_hw_common - initialize the HW at the COMMON phase.
6496 *
6497 * @bp: driver handle
6498 */
6499static int bnx2x_init_hw_common(struct bnx2x *bp)
6500{
6501 u32 val;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006502
Merav Sicron51c1a582012-03-18 10:33:38 +00006503 DP(NETIF_MSG_HW, "starting common init func %d\n", BP_ABS_FUNC(bp));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006504
David S. Miller823dcd22011-08-20 10:39:12 -07006505 /*
Yuval Mintz2de67432013-01-23 03:21:43 +00006506 * take the RESET lock to protect undi_unload flow from accessing
David S. Miller823dcd22011-08-20 10:39:12 -07006507 * registers while we're resetting the chip
6508 */
David S. Miller8decf862011-09-22 03:23:13 -04006509 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006510
Eilon Greenstein81f75bb2009-01-22 03:37:31 +00006511 bnx2x_reset_common(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006512 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, 0xffffffff);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006513
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006514 val = 0xfffc;
6515 if (CHIP_IS_E3(bp)) {
6516 val |= MISC_REGISTERS_RESET_REG_2_MSTAT0;
6517 val |= MISC_REGISTERS_RESET_REG_2_MSTAT1;
6518 }
6519 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006520
David S. Miller8decf862011-09-22 03:23:13 -04006521 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
David S. Miller823dcd22011-08-20 10:39:12 -07006522
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006523 bnx2x_init_block(bp, BLOCK_MISC, PHASE_COMMON);
6524
6525 if (!CHIP_IS_E1x(bp)) {
6526 u8 abs_func_id;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006527
6528 /**
6529 * 4-port mode or 2-port mode we need to turn of master-enable
6530 * for everyone, after that, turn it back on for self.
6531 * so, we disregard multi-function or not, and always disable
6532 * for all functions on the given path, this means 0,2,4,6 for
6533 * path 0 and 1,3,5,7 for path 1
6534 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006535 for (abs_func_id = BP_PATH(bp);
6536 abs_func_id < E2_FUNC_MAX*2; abs_func_id += 2) {
6537 if (abs_func_id == BP_ABS_FUNC(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006538 REG_WR(bp,
6539 PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER,
6540 1);
6541 continue;
6542 }
6543
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006544 bnx2x_pretend_func(bp, abs_func_id);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006545 /* clear pf enable */
6546 bnx2x_pf_disable(bp);
6547 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6548 }
6549 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006551 bnx2x_init_block(bp, BLOCK_PXP, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006552 if (CHIP_IS_E1(bp)) {
6553 /* enable HW interrupt from PXP on USDM overflow
6554 bit 16 on INT_MASK_0 */
6555 REG_WR(bp, PXP_REG_PXP_INT_MASK_0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006556 }
6557
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006558 bnx2x_init_block(bp, BLOCK_PXP2, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006559 bnx2x_init_pxp(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006560
6561#ifdef __BIG_ENDIAN
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006562 REG_WR(bp, PXP2_REG_RQ_QM_ENDIAN_M, 1);
6563 REG_WR(bp, PXP2_REG_RQ_TM_ENDIAN_M, 1);
6564 REG_WR(bp, PXP2_REG_RQ_SRC_ENDIAN_M, 1);
6565 REG_WR(bp, PXP2_REG_RQ_CDU_ENDIAN_M, 1);
6566 REG_WR(bp, PXP2_REG_RQ_DBG_ENDIAN_M, 1);
Eilon Greenstein8badd272009-02-12 08:36:15 +00006567 /* make sure this value is 0 */
6568 REG_WR(bp, PXP2_REG_RQ_HC_ENDIAN_M, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006569
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006570/* REG_WR(bp, PXP2_REG_RD_PBF_SWAP_MODE, 1); */
6571 REG_WR(bp, PXP2_REG_RD_QM_SWAP_MODE, 1);
6572 REG_WR(bp, PXP2_REG_RD_TM_SWAP_MODE, 1);
6573 REG_WR(bp, PXP2_REG_RD_SRC_SWAP_MODE, 1);
6574 REG_WR(bp, PXP2_REG_RD_CDURD_SWAP_MODE, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006575#endif
6576
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006577 bnx2x_ilt_init_page_size(bp, INITOP_SET);
6578
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006579 if (CHIP_REV_IS_FPGA(bp) && CHIP_IS_E1H(bp))
6580 REG_WR(bp, PXP2_REG_PGL_TAGS_LIMIT, 0x1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006581
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006582 /* let the HW do it's magic ... */
6583 msleep(100);
6584 /* finish PXP init */
6585 val = REG_RD(bp, PXP2_REG_RQ_CFG_DONE);
6586 if (val != 1) {
6587 BNX2X_ERR("PXP2 CFG failed\n");
6588 return -EBUSY;
6589 }
6590 val = REG_RD(bp, PXP2_REG_RD_INIT_DONE);
6591 if (val != 1) {
6592 BNX2X_ERR("PXP2 RD_INIT failed\n");
6593 return -EBUSY;
6594 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006595
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006596 /* Timers bug workaround E2 only. We need to set the entire ILT to
6597 * have entries with value "0" and valid bit on.
6598 * This needs to be done by the first PF that is loaded in a path
6599 * (i.e. common phase)
6600 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006601 if (!CHIP_IS_E1x(bp)) {
6602/* In E2 there is a bug in the timers block that can cause function 6 / 7
6603 * (i.e. vnic3) to start even if it is marked as "scan-off".
6604 * This occurs when a different function (func2,3) is being marked
6605 * as "scan-off". Real-life scenario for example: if a driver is being
6606 * load-unloaded while func6,7 are down. This will cause the timer to access
6607 * the ilt, translate to a logical address and send a request to read/write.
6608 * Since the ilt for the function that is down is not valid, this will cause
6609 * a translation error which is unrecoverable.
6610 * The Workaround is intended to make sure that when this happens nothing fatal
6611 * will occur. The workaround:
6612 * 1. First PF driver which loads on a path will:
6613 * a. After taking the chip out of reset, by using pretend,
6614 * it will write "0" to the following registers of
6615 * the other vnics.
6616 * REG_WR(pdev, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
6617 * REG_WR(pdev, CFC_REG_WEAK_ENABLE_PF,0);
6618 * REG_WR(pdev, CFC_REG_STRONG_ENABLE_PF,0);
6619 * And for itself it will write '1' to
6620 * PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER to enable
6621 * dmae-operations (writing to pram for example.)
6622 * note: can be done for only function 6,7 but cleaner this
6623 * way.
6624 * b. Write zero+valid to the entire ILT.
6625 * c. Init the first_timers_ilt_entry, last_timers_ilt_entry of
6626 * VNIC3 (of that port). The range allocated will be the
6627 * entire ILT. This is needed to prevent ILT range error.
6628 * 2. Any PF driver load flow:
6629 * a. ILT update with the physical addresses of the allocated
6630 * logical pages.
6631 * b. Wait 20msec. - note that this timeout is needed to make
6632 * sure there are no requests in one of the PXP internal
6633 * queues with "old" ILT addresses.
6634 * c. PF enable in the PGLC.
6635 * d. Clear the was_error of the PF in the PGLC. (could have
Yuval Mintz2de67432013-01-23 03:21:43 +00006636 * occurred while driver was down)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006637 * e. PF enable in the CFC (WEAK + STRONG)
6638 * f. Timers scan enable
6639 * 3. PF driver unload flow:
6640 * a. Clear the Timers scan_en.
6641 * b. Polling for scan_on=0 for that PF.
6642 * c. Clear the PF enable bit in the PXP.
6643 * d. Clear the PF enable in the CFC (WEAK + STRONG)
6644 * e. Write zero+valid to all ILT entries (The valid bit must
6645 * stay set)
6646 * f. If this is VNIC 3 of a port then also init
6647 * first_timers_ilt_entry to zero and last_timers_ilt_entry
Yuval Mintz16a5fd92013-06-02 00:06:18 +00006648 * to the last entry in the ILT.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006649 *
6650 * Notes:
6651 * Currently the PF error in the PGLC is non recoverable.
6652 * In the future the there will be a recovery routine for this error.
6653 * Currently attention is masked.
6654 * Having an MCP lock on the load/unload process does not guarantee that
6655 * there is no Timer disable during Func6/7 enable. This is because the
6656 * Timers scan is currently being cleared by the MCP on FLR.
6657 * Step 2.d can be done only for PF6/7 and the driver can also check if
6658 * there is error before clearing it. But the flow above is simpler and
6659 * more general.
6660 * All ILT entries are written by zero+valid and not just PF6/7
6661 * ILT entries since in the future the ILT entries allocation for
6662 * PF-s might be dynamic.
6663 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006664 struct ilt_client_info ilt_cli;
6665 struct bnx2x_ilt ilt;
6666 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
6667 memset(&ilt, 0, sizeof(struct bnx2x_ilt));
6668
Uwe Kleine-Königb5950762010-11-01 15:38:34 -04006669 /* initialize dummy TM client */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006670 ilt_cli.start = 0;
6671 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
6672 ilt_cli.client_num = ILT_CLIENT_TM;
6673
6674 /* Step 1: set zeroes to all ilt page entries with valid bit on
6675 * Step 2: set the timers first/last ilt entry to point
6676 * to the entire range to prevent ILT range error for 3rd/4th
Yuval Mintz2de67432013-01-23 03:21:43 +00006677 * vnic (this code assumes existence of the vnic)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006678 *
6679 * both steps performed by call to bnx2x_ilt_client_init_op()
6680 * with dummy TM client
6681 *
6682 * we must use pretend since PXP2_REG_RQ_##blk##_FIRST_ILT
6683 * and his brother are split registers
6684 */
6685 bnx2x_pretend_func(bp, (BP_PATH(bp) + 6));
6686 bnx2x_ilt_client_init_op_ilt(bp, &ilt, &ilt_cli, INITOP_CLEAR);
6687 bnx2x_pretend_func(bp, BP_ABS_FUNC(bp));
6688
6689 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN, BNX2X_PXP_DRAM_ALIGN);
6690 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_RD, BNX2X_PXP_DRAM_ALIGN);
6691 REG_WR(bp, PXP2_REG_RQ_DRAM_ALIGN_SEL, 1);
6692 }
6693
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006694 REG_WR(bp, PXP2_REG_RQ_DISABLE_INPUTS, 0);
6695 REG_WR(bp, PXP2_REG_RD_DISABLE_INPUTS, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006696
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006697 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006698 int factor = CHIP_REV_IS_EMUL(bp) ? 1000 :
6699 (CHIP_REV_IS_FPGA(bp) ? 400 : 0);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006700 bnx2x_init_block(bp, BLOCK_PGLUE_B, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006701
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006702 bnx2x_init_block(bp, BLOCK_ATC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006703
6704 /* let the HW do it's magic ... */
6705 do {
6706 msleep(200);
6707 val = REG_RD(bp, ATC_REG_ATC_INIT_DONE);
6708 } while (factor-- && (val != 1));
6709
6710 if (val != 1) {
6711 BNX2X_ERR("ATC_INIT failed\n");
6712 return -EBUSY;
6713 }
6714 }
6715
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006716 bnx2x_init_block(bp, BLOCK_DMAE, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006717
Ariel Eliorb56e9672013-01-01 05:22:32 +00006718 bnx2x_iov_init_dmae(bp);
6719
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006720 /* clean the DMAE memory */
6721 bp->dmae_ready = 1;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006722 bnx2x_init_fill(bp, TSEM_REG_PRAM, 0, 8, 1);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006723
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006724 bnx2x_init_block(bp, BLOCK_TCM, PHASE_COMMON);
6725
6726 bnx2x_init_block(bp, BLOCK_UCM, PHASE_COMMON);
6727
6728 bnx2x_init_block(bp, BLOCK_CCM, PHASE_COMMON);
6729
6730 bnx2x_init_block(bp, BLOCK_XCM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006731
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006732 bnx2x_read_dmae(bp, XSEM_REG_PASSIVE_BUFFER, 3);
6733 bnx2x_read_dmae(bp, CSEM_REG_PASSIVE_BUFFER, 3);
6734 bnx2x_read_dmae(bp, TSEM_REG_PASSIVE_BUFFER, 3);
6735 bnx2x_read_dmae(bp, USEM_REG_PASSIVE_BUFFER, 3);
6736
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006737 bnx2x_init_block(bp, BLOCK_QM, PHASE_COMMON);
Michael Chan37b091b2009-10-10 13:46:55 +00006738
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006739 /* QM queues pointers table */
6740 bnx2x_qm_init_ptr_table(bp, bp->qm_cid_count, INITOP_SET);
Michael Chan37b091b2009-10-10 13:46:55 +00006741
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006742 /* soft reset pulse */
6743 REG_WR(bp, QM_REG_SOFT_RESET, 1);
6744 REG_WR(bp, QM_REG_SOFT_RESET, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006745
Merav Sicron55c11942012-11-07 00:45:48 +00006746 if (CNIC_SUPPORT(bp))
6747 bnx2x_init_block(bp, BLOCK_TM, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006748
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006749 bnx2x_init_block(bp, BLOCK_DORQ, PHASE_COMMON);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006750 REG_WR(bp, DORQ_REG_DPM_CID_OFST, BNX2X_DB_SHIFT);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006751 if (!CHIP_REV_IS_SLOW(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006752 /* enable hw interrupt from doorbell Q */
6753 REG_WR(bp, DORQ_REG_DORQ_INT_MASK, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006754
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006755 bnx2x_init_block(bp, BLOCK_BRB1, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006756
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006757 bnx2x_init_block(bp, BLOCK_PRS, PHASE_COMMON);
Eilon Greenstein26c8fa42009-01-14 21:29:55 -08006758 REG_WR(bp, PRS_REG_A_PRSU_20, 0xf);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006759
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006760 if (!CHIP_IS_E1(bp))
6761 REG_WR(bp, PRS_REG_E1HOV_MODE, bp->path_has_ovlan);
6762
Barak Witkowskia3348722012-04-23 03:04:46 +00006763 if (!CHIP_IS_E1x(bp) && !CHIP_IS_E3B0(bp)) {
6764 if (IS_MF_AFEX(bp)) {
6765 /* configure that VNTag and VLAN headers must be
6766 * received in afex mode
6767 */
6768 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC, 0xE);
6769 REG_WR(bp, PRS_REG_MUST_HAVE_HDRS, 0xA);
6770 REG_WR(bp, PRS_REG_HDRS_AFTER_TAG_0, 0x6);
6771 REG_WR(bp, PRS_REG_TAG_ETHERTYPE_0, 0x8926);
6772 REG_WR(bp, PRS_REG_TAG_LEN_0, 0x4);
6773 } else {
6774 /* Bit-map indicating which L2 hdrs may appear
6775 * after the basic Ethernet header
6776 */
6777 REG_WR(bp, PRS_REG_HDRS_AFTER_BASIC,
6778 bp->path_has_ovlan ? 7 : 6);
6779 }
6780 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006781
6782 bnx2x_init_block(bp, BLOCK_TSDM, PHASE_COMMON);
6783 bnx2x_init_block(bp, BLOCK_CSDM, PHASE_COMMON);
6784 bnx2x_init_block(bp, BLOCK_USDM, PHASE_COMMON);
6785 bnx2x_init_block(bp, BLOCK_XSDM, PHASE_COMMON);
6786
6787 if (!CHIP_IS_E1x(bp)) {
6788 /* reset VFC memories */
6789 REG_WR(bp, TSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6790 VFC_MEMORIES_RST_REG_CAM_RST |
6791 VFC_MEMORIES_RST_REG_RAM_RST);
6792 REG_WR(bp, XSEM_REG_FAST_MEMORY + VFC_REG_MEMORIES_RST,
6793 VFC_MEMORIES_RST_REG_CAM_RST |
6794 VFC_MEMORIES_RST_REG_RAM_RST);
6795
6796 msleep(20);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006797 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006798
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006799 bnx2x_init_block(bp, BLOCK_TSEM, PHASE_COMMON);
6800 bnx2x_init_block(bp, BLOCK_USEM, PHASE_COMMON);
6801 bnx2x_init_block(bp, BLOCK_CSEM, PHASE_COMMON);
6802 bnx2x_init_block(bp, BLOCK_XSEM, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006803
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006804 /* sync semi rtc */
6805 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
6806 0x80000000);
6807 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET,
6808 0x80000000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006809
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006810 bnx2x_init_block(bp, BLOCK_UPB, PHASE_COMMON);
6811 bnx2x_init_block(bp, BLOCK_XPB, PHASE_COMMON);
6812 bnx2x_init_block(bp, BLOCK_PBF, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006813
Barak Witkowskia3348722012-04-23 03:04:46 +00006814 if (!CHIP_IS_E1x(bp)) {
6815 if (IS_MF_AFEX(bp)) {
6816 /* configure that VNTag and VLAN headers must be
6817 * sent in afex mode
6818 */
6819 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC, 0xE);
6820 REG_WR(bp, PBF_REG_MUST_HAVE_HDRS, 0xA);
6821 REG_WR(bp, PBF_REG_HDRS_AFTER_TAG_0, 0x6);
6822 REG_WR(bp, PBF_REG_TAG_ETHERTYPE_0, 0x8926);
6823 REG_WR(bp, PBF_REG_TAG_LEN_0, 0x4);
6824 } else {
6825 REG_WR(bp, PBF_REG_HDRS_AFTER_BASIC,
6826 bp->path_has_ovlan ? 7 : 6);
6827 }
6828 }
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006829
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006830 REG_WR(bp, SRC_REG_SOFT_RST, 1);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00006831
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006832 bnx2x_init_block(bp, BLOCK_SRC, PHASE_COMMON);
6833
Merav Sicron55c11942012-11-07 00:45:48 +00006834 if (CNIC_SUPPORT(bp)) {
6835 REG_WR(bp, SRC_REG_KEYSEARCH_0, 0x63285672);
6836 REG_WR(bp, SRC_REG_KEYSEARCH_1, 0x24b8f2cc);
6837 REG_WR(bp, SRC_REG_KEYSEARCH_2, 0x223aef9b);
6838 REG_WR(bp, SRC_REG_KEYSEARCH_3, 0x26001e3a);
6839 REG_WR(bp, SRC_REG_KEYSEARCH_4, 0x7ae91116);
6840 REG_WR(bp, SRC_REG_KEYSEARCH_5, 0x5ce5230b);
6841 REG_WR(bp, SRC_REG_KEYSEARCH_6, 0x298d8adf);
6842 REG_WR(bp, SRC_REG_KEYSEARCH_7, 0x6eb0ff09);
6843 REG_WR(bp, SRC_REG_KEYSEARCH_8, 0x1830f82f);
6844 REG_WR(bp, SRC_REG_KEYSEARCH_9, 0x01e46be7);
6845 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006846 REG_WR(bp, SRC_REG_SOFT_RST, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006847
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006848 if (sizeof(union cdu_context) != 1024)
6849 /* we currently assume that a context is 1024 bytes */
Merav Sicron51c1a582012-03-18 10:33:38 +00006850 dev_alert(&bp->pdev->dev,
6851 "please adjust the size of cdu_context(%ld)\n",
6852 (long)sizeof(union cdu_context));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006853
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006854 bnx2x_init_block(bp, BLOCK_CDU, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006855 val = (4 << 24) + (0 << 12) + 1024;
6856 REG_WR(bp, CDU_REG_CDU_GLOBAL_PARAMS, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006857
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006858 bnx2x_init_block(bp, BLOCK_CFC, PHASE_COMMON);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006859 REG_WR(bp, CFC_REG_INIT_REG, 0x7FF);
Eilon Greenstein8d9c5f32009-02-15 23:24:08 -08006860 /* enable context validation interrupt from CFC */
6861 REG_WR(bp, CFC_REG_CFC_INT_MASK, 0);
6862
6863 /* set the thresholds to prevent CFC/CDU race */
6864 REG_WR(bp, CFC_REG_DEBUG0, 0x20020000);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006865
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006866 bnx2x_init_block(bp, BLOCK_HC, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006868 if (!CHIP_IS_E1x(bp) && BP_NOMCP(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006869 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x36);
6870
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006871 bnx2x_init_block(bp, BLOCK_IGU, PHASE_COMMON);
6872 bnx2x_init_block(bp, BLOCK_MISC_AEU, PHASE_COMMON);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006873
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006874 /* Reset PCIE errors for debug */
6875 REG_WR(bp, 0x2814, 0xffffffff);
6876 REG_WR(bp, 0x3820, 0xffffffff);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006877
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006878 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006879 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_CONTROL_5,
6880 (PXPCS_TL_CONTROL_5_ERR_UNSPPORT1 |
6881 PXPCS_TL_CONTROL_5_ERR_UNSPPORT));
6882 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC345_STAT,
6883 (PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT4 |
6884 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT3 |
6885 PXPCS_TL_FUNC345_STAT_ERR_UNSPPORT2));
6886 REG_WR(bp, PCICFG_OFFSET + PXPCS_TL_FUNC678_STAT,
6887 (PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT7 |
6888 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT6 |
6889 PXPCS_TL_FUNC678_STAT_ERR_UNSPPORT5));
6890 }
6891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006892 bnx2x_init_block(bp, BLOCK_NIG, PHASE_COMMON);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006893 if (!CHIP_IS_E1(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006894 /* in E3 this done in per-port section */
6895 if (!CHIP_IS_E3(bp))
6896 REG_WR(bp, NIG_REG_LLH_MF_MODE, IS_MF(bp));
6897 }
6898 if (CHIP_IS_E1H(bp))
6899 /* not applicable for E2 (and above ...) */
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08006900 REG_WR(bp, NIG_REG_LLH_E1HOV_MODE, IS_MF_SD(bp));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006901
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006902 if (CHIP_REV_IS_SLOW(bp))
6903 msleep(200);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006904
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006905 /* finish CFC init */
6906 val = reg_poll(bp, CFC_REG_LL_INIT_DONE, 1, 100, 10);
6907 if (val != 1) {
6908 BNX2X_ERR("CFC LL_INIT failed\n");
6909 return -EBUSY;
6910 }
6911 val = reg_poll(bp, CFC_REG_AC_INIT_DONE, 1, 100, 10);
6912 if (val != 1) {
6913 BNX2X_ERR("CFC AC_INIT failed\n");
6914 return -EBUSY;
6915 }
6916 val = reg_poll(bp, CFC_REG_CAM_INIT_DONE, 1, 100, 10);
6917 if (val != 1) {
6918 BNX2X_ERR("CFC CAM_INIT failed\n");
6919 return -EBUSY;
6920 }
6921 REG_WR(bp, CFC_REG_DEBUG0, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006922
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006923 if (CHIP_IS_E1(bp)) {
6924 /* read NIG statistic
6925 to see if this is our first up since powerup */
6926 bnx2x_read_dmae(bp, NIG_REG_STAT2_BRB_OCTET, 2);
6927 val = *bnx2x_sp(bp, wb_data[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006928
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006929 /* do internal memory self test */
6930 if ((val == 0) && bnx2x_int_mem_test(bp)) {
6931 BNX2X_ERR("internal mem self test failed\n");
6932 return -EBUSY;
6933 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006934 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006935
Eilon Greensteinfd4ef402009-07-21 05:47:27 +00006936 bnx2x_setup_fan_failure_detection(bp);
6937
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006938 /* clear PXP2 attentions */
6939 REG_RD(bp, PXP2_REG_PXP2_INT_STS_CLR_0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006940
Vladislav Zolotarov4a33bc02011-01-09 02:20:04 +00006941 bnx2x_enable_blocks_attention(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00006942 bnx2x_enable_blocks_parity(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006943
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006944 if (!BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006945 if (CHIP_IS_E1x(bp))
6946 bnx2x__common_init_phy(bp);
Yaniv Rosner6bbca912008-08-13 15:57:28 -07006947 } else
6948 BNX2X_ERR("Bootcode is missing - can not initialize link\n");
6949
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006950 return 0;
6951}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006952
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006953/**
6954 * bnx2x_init_hw_common_chip - init HW at the COMMON_CHIP phase.
6955 *
6956 * @bp: driver handle
6957 */
6958static int bnx2x_init_hw_common_chip(struct bnx2x *bp)
6959{
6960 int rc = bnx2x_init_hw_common(bp);
6961
6962 if (rc)
6963 return rc;
6964
6965 /* In E2 2-PORT mode, same ext phy is used for the two paths */
6966 if (!BP_NOMCP(bp))
6967 bnx2x__common_init_phy(bp);
6968
6969 return 0;
6970}
6971
Dmitry Kravkov523224a2010-10-06 03:23:26 +00006972static int bnx2x_init_hw_port(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006973{
6974 int port = BP_PORT(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006975 int init_phase = port ? PHASE_PORT1 : PHASE_PORT0;
Eilon Greenstein1c063282009-02-12 08:36:43 +00006976 u32 low, high;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006977 u32 val;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006978
Merav Sicron51c1a582012-03-18 10:33:38 +00006979 DP(NETIF_MSG_HW, "starting port init port %d\n", port);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07006980
6981 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02006982
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006983 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
6984 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
6985 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
Eilon Greensteinca003922009-08-12 22:53:28 -07006986
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006987 /* Timers bug workaround: disables the pf_master bit in pglue at
6988 * common phase, we need to enable it here before any dmae access are
6989 * attempted. Therefore we manually added the enable-master to the
6990 * port phase (it also happens in the function phase)
6991 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006992 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00006993 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
6994
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03006995 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
6996 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
6997 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
6998 bnx2x_init_block(bp, BLOCK_QM, init_phase);
6999
7000 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7001 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7002 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7003 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007004
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007005 /* QM cid (connection) count */
7006 bnx2x_qm_init_cid_count(bp, bp->qm_cid_count, INITOP_SET);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007007
Merav Sicron55c11942012-11-07 00:45:48 +00007008 if (CNIC_SUPPORT(bp)) {
7009 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7010 REG_WR(bp, TM_REG_LIN0_SCAN_TIME + port*4, 20);
7011 REG_WR(bp, TM_REG_LIN0_MAX_ACTIVE_CID + port*4, 31);
7012 }
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +00007013
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007014 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Eilon Greenstein1c063282009-02-12 08:36:43 +00007015
Dmitry Kravkov2b674042012-10-28 21:59:04 +00007016 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7017
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007018 if (CHIP_IS_E1(bp) || CHIP_IS_E1H(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007019
7020 if (IS_MF(bp))
7021 low = ((bp->flags & ONE_PORT_FLAG) ? 160 : 246);
7022 else if (bp->dev->mtu > 4096) {
7023 if (bp->flags & ONE_PORT_FLAG)
7024 low = 160;
7025 else {
7026 val = bp->dev->mtu;
7027 /* (24*1024 + val*4)/256 */
7028 low = 96 + (val/64) +
7029 ((val % 64) ? 1 : 0);
7030 }
7031 } else
7032 low = ((bp->flags & ONE_PORT_FLAG) ? 80 : 160);
7033 high = low + 56; /* 14*1024/256 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007034 REG_WR(bp, BRB1_REG_PAUSE_LOW_THRESHOLD_0 + port*4, low);
7035 REG_WR(bp, BRB1_REG_PAUSE_HIGH_THRESHOLD_0 + port*4, high);
7036 }
7037
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007038 if (CHIP_MODE_IS_4_PORT(bp))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007039 REG_WR(bp, (BP_PORT(bp) ?
7040 BRB1_REG_MAC_GUARANTIED_1 :
7041 BRB1_REG_MAC_GUARANTIED_0), 40);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007042
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007043 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
Barak Witkowskia3348722012-04-23 03:04:46 +00007044 if (CHIP_IS_E3B0(bp)) {
7045 if (IS_MF_AFEX(bp)) {
7046 /* configure headers for AFEX mode */
7047 REG_WR(bp, BP_PORT(bp) ?
7048 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7049 PRS_REG_HDRS_AFTER_BASIC_PORT_0, 0xE);
7050 REG_WR(bp, BP_PORT(bp) ?
7051 PRS_REG_HDRS_AFTER_TAG_0_PORT_1 :
7052 PRS_REG_HDRS_AFTER_TAG_0_PORT_0, 0x6);
7053 REG_WR(bp, BP_PORT(bp) ?
7054 PRS_REG_MUST_HAVE_HDRS_PORT_1 :
7055 PRS_REG_MUST_HAVE_HDRS_PORT_0, 0xA);
7056 } else {
7057 /* Ovlan exists only if we are in multi-function +
7058 * switch-dependent mode, in switch-independent there
7059 * is no ovlan headers
7060 */
7061 REG_WR(bp, BP_PORT(bp) ?
7062 PRS_REG_HDRS_AFTER_BASIC_PORT_1 :
7063 PRS_REG_HDRS_AFTER_BASIC_PORT_0,
7064 (bp->path_has_ovlan ? 7 : 6));
7065 }
7066 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007067
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007068 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7069 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7070 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7071 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7072
7073 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7074 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7075 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7076 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
7077
7078 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7079 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7080
7081 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7082
7083 if (CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007084 /* configure PBF to work without PAUSE mtu 9000 */
7085 REG_WR(bp, PBF_REG_P0_PAUSE_ENABLE + port*4, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007086
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007087 /* update threshold */
7088 REG_WR(bp, PBF_REG_P0_ARB_THRSH + port*4, (9040/16));
7089 /* update init credit */
7090 REG_WR(bp, PBF_REG_P0_INIT_CRD + port*4, (9040/16) + 553 - 22);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007091
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007092 /* probe changes */
7093 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 1);
7094 udelay(50);
7095 REG_WR(bp, PBF_REG_INIT_P0 + port*4, 0);
7096 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007097
Merav Sicron55c11942012-11-07 00:45:48 +00007098 if (CNIC_SUPPORT(bp))
7099 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7100
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007101 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
7102 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007103
7104 if (CHIP_IS_E1(bp)) {
7105 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7106 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7107 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007108 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007109
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007110 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007111
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007112 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007113 /* init aeu_mask_attn_func_0/1:
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007114 * - SF mode: bits 3-7 are masked. Only bits 0-2 are in use
7115 * - MF mode: bit 3 is masked. Bits 0-2 are in use as in SF
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007116 * bits 4-7 are used for "per vn group attention" */
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +00007117 val = IS_MF(bp) ? 0xF7 : 0x7;
7118 /* Enable DCBX attention for all but E1 */
7119 val |= CHIP_IS_E1(bp) ? 0 : 0x10;
7120 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007121
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007122 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
Eilon Greenstein356e2382009-02-12 08:38:32 +00007123
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007124 if (!CHIP_IS_E1x(bp)) {
7125 /* Bit-map indicating which L2 hdrs may appear after the
7126 * basic Ethernet header
7127 */
Barak Witkowskia3348722012-04-23 03:04:46 +00007128 if (IS_MF_AFEX(bp))
7129 REG_WR(bp, BP_PORT(bp) ?
7130 NIG_REG_P1_HDRS_AFTER_BASIC :
7131 NIG_REG_P0_HDRS_AFTER_BASIC, 0xE);
7132 else
7133 REG_WR(bp, BP_PORT(bp) ?
7134 NIG_REG_P1_HDRS_AFTER_BASIC :
7135 NIG_REG_P0_HDRS_AFTER_BASIC,
7136 IS_MF_SD(bp) ? 7 : 6);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007137
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007138 if (CHIP_IS_E3(bp))
7139 REG_WR(bp, BP_PORT(bp) ?
7140 NIG_REG_LLH1_MF_MODE :
7141 NIG_REG_LLH_MF_MODE, IS_MF(bp));
7142 }
7143 if (!CHIP_IS_E3(bp))
7144 REG_WR(bp, NIG_REG_XGXS_SERDES0_MODE_SEL + port*4, 1);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007145
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007146 if (!CHIP_IS_E1(bp)) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007147 /* 0x2 disable mf_ov, 0x1 enable */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007148 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK_MF + port*4,
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007149 (IS_MF_SD(bp) ? 0x1 : 0x2));
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007150
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007151 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007152 val = 0;
7153 switch (bp->mf_mode) {
7154 case MULTI_FUNCTION_SD:
7155 val = 1;
7156 break;
7157 case MULTI_FUNCTION_SI:
Barak Witkowskia3348722012-04-23 03:04:46 +00007158 case MULTI_FUNCTION_AFEX:
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007159 val = 2;
7160 break;
7161 }
7162
7163 REG_WR(bp, (BP_PORT(bp) ? NIG_REG_LLH1_CLS_TYPE :
7164 NIG_REG_LLH0_CLS_TYPE), val);
7165 }
Eilon Greenstein1c063282009-02-12 08:36:43 +00007166 {
7167 REG_WR(bp, NIG_REG_LLFC_ENABLE_0 + port*4, 0);
7168 REG_WR(bp, NIG_REG_LLFC_OUT_EN_0 + port*4, 0);
7169 REG_WR(bp, NIG_REG_PAUSE_ENABLE_0 + port*4, 1);
7170 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007171 }
7172
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007173 /* If SPIO5 is set to generate interrupts, enable it for this port */
7174 val = REG_RD(bp, MISC_REG_SPIO_EVENT_EN);
Yuval Mintzd6d99a32012-12-02 04:05:45 +00007175 if (val & MISC_SPIO_SPIO5) {
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007176 u32 reg_addr = (port ? MISC_REG_AEU_ENABLE1_FUNC_1_OUT_0 :
7177 MISC_REG_AEU_ENABLE1_FUNC_0_OUT_0);
7178 val = REG_RD(bp, reg_addr);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007179 val |= AEU_INPUTS_ATTN_BITS_SPIO5;
Eilon Greenstein4d295db2009-07-21 05:47:47 +00007180 REG_WR(bp, reg_addr, val);
Eliezer Tamirf1410642008-02-28 11:51:50 -08007181 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007182
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007183 return 0;
7184}
7185
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007186static void bnx2x_ilt_wr(struct bnx2x *bp, u32 index, dma_addr_t addr)
7187{
7188 int reg;
Yuval Mintz32d68de2012-04-03 18:41:24 +00007189 u32 wb_write[2];
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007190
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007191 if (CHIP_IS_E1(bp))
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007192 reg = PXP2_REG_RQ_ONCHIP_AT + index*8;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007193 else
7194 reg = PXP2_REG_RQ_ONCHIP_AT_B0 + index*8;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007195
Yuval Mintz32d68de2012-04-03 18:41:24 +00007196 wb_write[0] = ONCHIP_ADDR1(addr);
7197 wb_write[1] = ONCHIP_ADDR2(addr);
7198 REG_WR_DMAE(bp, reg, wb_write, 2);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007199}
7200
Ariel Eliorb56e9672013-01-01 05:22:32 +00007201void bnx2x_igu_clear_sb_gen(struct bnx2x *bp, u8 func, u8 idu_sb_id, bool is_pf)
Eric Dumazet1191cb82012-04-27 21:39:21 +00007202{
7203 u32 data, ctl, cnt = 100;
7204 u32 igu_addr_data = IGU_REG_COMMAND_REG_32LSB_DATA;
7205 u32 igu_addr_ctl = IGU_REG_COMMAND_REG_CTRL;
7206 u32 igu_addr_ack = IGU_REG_CSTORM_TYPE_0_SB_CLEANUP + (idu_sb_id/32)*4;
7207 u32 sb_bit = 1 << (idu_sb_id%32);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007208 u32 func_encode = func | (is_pf ? 1 : 0) << IGU_FID_ENCODE_IS_PF_SHIFT;
Eric Dumazet1191cb82012-04-27 21:39:21 +00007209 u32 addr_encode = IGU_CMD_E2_PROD_UPD_BASE + idu_sb_id;
7210
7211 /* Not supported in BC mode */
7212 if (CHIP_INT_MODE_IS_BC(bp))
7213 return;
7214
7215 data = (IGU_USE_REGISTER_cstorm_type_0_sb_cleanup
7216 << IGU_REGULAR_CLEANUP_TYPE_SHIFT) |
7217 IGU_REGULAR_CLEANUP_SET |
7218 IGU_REGULAR_BCLEANUP;
7219
7220 ctl = addr_encode << IGU_CTRL_REG_ADDRESS_SHIFT |
7221 func_encode << IGU_CTRL_REG_FID_SHIFT |
7222 IGU_CTRL_CMD_TYPE_WR << IGU_CTRL_REG_TYPE_SHIFT;
7223
7224 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7225 data, igu_addr_data);
7226 REG_WR(bp, igu_addr_data, data);
7227 mmiowb();
7228 barrier();
7229 DP(NETIF_MSG_HW, "write 0x%08x to IGU(via GRC) addr 0x%x\n",
7230 ctl, igu_addr_ctl);
7231 REG_WR(bp, igu_addr_ctl, ctl);
7232 mmiowb();
7233 barrier();
7234
7235 /* wait for clean up to finish */
7236 while (!(REG_RD(bp, igu_addr_ack) & sb_bit) && --cnt)
7237 msleep(20);
7238
Eric Dumazet1191cb82012-04-27 21:39:21 +00007239 if (!(REG_RD(bp, igu_addr_ack) & sb_bit)) {
7240 DP(NETIF_MSG_HW,
7241 "Unable to finish IGU cleanup: idu_sb_id %d offset %d bit %d (cnt %d)\n",
7242 idu_sb_id, idu_sb_id/32, idu_sb_id%32, cnt);
7243 }
7244}
7245
7246static void bnx2x_igu_clear_sb(struct bnx2x *bp, u8 idu_sb_id)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007247{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007248 bnx2x_igu_clear_sb_gen(bp, BP_FUNC(bp), idu_sb_id, true /*PF*/);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007249}
7250
Eric Dumazet1191cb82012-04-27 21:39:21 +00007251static void bnx2x_clear_func_ilt(struct bnx2x *bp, u32 func)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007252{
7253 u32 i, base = FUNC_ILT_BASE(func);
7254 for (i = base; i < base + ILT_PER_FUNC; i++)
7255 bnx2x_ilt_wr(bp, i, 0);
7256}
7257
Merav Sicron910cc722012-11-11 03:56:08 +00007258static void bnx2x_init_searcher(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007259{
7260 int port = BP_PORT(bp);
7261 bnx2x_src_init_t2(bp, bp->t2, bp->t2_mapping, SRC_CONN_NUM);
7262 /* T1 hash bits value determines the T1 number of entries */
7263 REG_WR(bp, SRC_REG_NUMBER_HASH_BITS0 + port*4, SRC_HASH_BITS);
7264}
7265
7266static inline int bnx2x_func_switch_update(struct bnx2x *bp, int suspend)
7267{
7268 int rc;
7269 struct bnx2x_func_state_params func_params = {NULL};
7270 struct bnx2x_func_switch_update_params *switch_update_params =
7271 &func_params.params.switch_update;
7272
7273 /* Prepare parameters for function state transitions */
7274 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
7275 __set_bit(RAMROD_RETRY, &func_params.ramrod_flags);
7276
7277 func_params.f_obj = &bp->func_obj;
7278 func_params.cmd = BNX2X_F_CMD_SWITCH_UPDATE;
7279
7280 /* Function parameters */
7281 switch_update_params->suspend = suspend;
7282
7283 rc = bnx2x_func_state_change(bp, &func_params);
7284
7285 return rc;
7286}
7287
Merav Sicron910cc722012-11-11 03:56:08 +00007288static int bnx2x_reset_nic_mode(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +00007289{
7290 int rc, i, port = BP_PORT(bp);
7291 int vlan_en = 0, mac_en[NUM_MACS];
7292
Merav Sicron55c11942012-11-07 00:45:48 +00007293 /* Close input from network */
7294 if (bp->mf_mode == SINGLE_FUNCTION) {
7295 bnx2x_set_rx_filter(&bp->link_params, 0);
7296 } else {
7297 vlan_en = REG_RD(bp, port ? NIG_REG_LLH1_FUNC_EN :
7298 NIG_REG_LLH0_FUNC_EN);
7299 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7300 NIG_REG_LLH0_FUNC_EN, 0);
7301 for (i = 0; i < NUM_MACS; i++) {
7302 mac_en[i] = REG_RD(bp, port ?
7303 (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7304 4 * i) :
7305 (NIG_REG_LLH0_FUNC_MEM_ENABLE +
7306 4 * i));
7307 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7308 4 * i) :
7309 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i), 0);
7310 }
7311 }
7312
7313 /* Close BMC to host */
7314 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7315 NIG_REG_P1_TX_MNG_HOST_ENABLE, 0);
7316
7317 /* Suspend Tx switching to the PF. Completion of this ramrod
7318 * further guarantees that all the packets of that PF / child
7319 * VFs in BRB were processed by the Parser, so it is safe to
7320 * change the NIC_MODE register.
7321 */
7322 rc = bnx2x_func_switch_update(bp, 1);
7323 if (rc) {
7324 BNX2X_ERR("Can't suspend tx-switching!\n");
7325 return rc;
7326 }
7327
7328 /* Change NIC_MODE register */
7329 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7330
7331 /* Open input from network */
7332 if (bp->mf_mode == SINGLE_FUNCTION) {
7333 bnx2x_set_rx_filter(&bp->link_params, 1);
7334 } else {
7335 REG_WR(bp, port ? NIG_REG_LLH1_FUNC_EN :
7336 NIG_REG_LLH0_FUNC_EN, vlan_en);
7337 for (i = 0; i < NUM_MACS; i++) {
7338 REG_WR(bp, port ? (NIG_REG_LLH1_FUNC_MEM_ENABLE +
7339 4 * i) :
7340 (NIG_REG_LLH0_FUNC_MEM_ENABLE + 4 * i),
7341 mac_en[i]);
7342 }
7343 }
7344
7345 /* Enable BMC to host */
7346 REG_WR(bp, port ? NIG_REG_P0_TX_MNG_HOST_ENABLE :
7347 NIG_REG_P1_TX_MNG_HOST_ENABLE, 1);
7348
7349 /* Resume Tx switching to the PF */
7350 rc = bnx2x_func_switch_update(bp, 0);
7351 if (rc) {
7352 BNX2X_ERR("Can't resume tx-switching!\n");
7353 return rc;
7354 }
7355
7356 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7357 return 0;
7358}
7359
7360int bnx2x_init_hw_func_cnic(struct bnx2x *bp)
7361{
7362 int rc;
7363
7364 bnx2x_ilt_init_op_cnic(bp, INITOP_SET);
7365
7366 if (CONFIGURE_NIC_MODE(bp)) {
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007367 /* Configure searcher as part of function hw init */
Merav Sicron55c11942012-11-07 00:45:48 +00007368 bnx2x_init_searcher(bp);
7369
7370 /* Reset NIC mode */
7371 rc = bnx2x_reset_nic_mode(bp);
7372 if (rc)
7373 BNX2X_ERR("Can't change NIC mode!\n");
7374 return rc;
7375 }
7376
7377 return 0;
7378}
7379
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007380static int bnx2x_init_hw_func(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007381{
7382 int port = BP_PORT(bp);
7383 int func = BP_FUNC(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007384 int init_phase = PHASE_PF0 + func;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007385 struct bnx2x_ilt *ilt = BP_ILT(bp);
7386 u16 cdu_ilt_start;
Eilon Greenstein8badd272009-02-12 08:36:15 +00007387 u32 addr, val;
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007388 u32 main_mem_base, main_mem_size, main_mem_prty_clr;
Ariel Elior89db4ad2012-01-26 06:01:48 +00007389 int i, main_mem_width, rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007390
Merav Sicron51c1a582012-03-18 10:33:38 +00007391 DP(NETIF_MSG_HW, "starting func init func %d\n", func);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007392
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007393 /* FLR cleanup - hmmm */
Ariel Elior89db4ad2012-01-26 06:01:48 +00007394 if (!CHIP_IS_E1x(bp)) {
7395 rc = bnx2x_pf_flr_clnup(bp);
Yuval Mintz04c46732013-01-23 03:21:46 +00007396 if (rc) {
7397 bnx2x_fw_dump(bp);
Ariel Elior89db4ad2012-01-26 06:01:48 +00007398 return rc;
Yuval Mintz04c46732013-01-23 03:21:46 +00007399 }
Ariel Elior89db4ad2012-01-26 06:01:48 +00007400 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007401
Eilon Greenstein8badd272009-02-12 08:36:15 +00007402 /* set MSI reconfigure capability */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007403 if (bp->common.int_block == INT_BLOCK_HC) {
7404 addr = (port ? HC_REG_CONFIG_1 : HC_REG_CONFIG_0);
7405 val = REG_RD(bp, addr);
7406 val |= HC_CONFIG_0_REG_MSI_ATTN_EN_0;
7407 REG_WR(bp, addr, val);
7408 }
Eilon Greenstein8badd272009-02-12 08:36:15 +00007409
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007410 bnx2x_init_block(bp, BLOCK_PXP, init_phase);
7411 bnx2x_init_block(bp, BLOCK_PXP2, init_phase);
7412
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007413 ilt = BP_ILT(bp);
7414 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007415
Ariel Elior290ca2b2013-01-01 05:22:31 +00007416 if (IS_SRIOV(bp))
7417 cdu_ilt_start += BNX2X_FIRST_VF_CID/ILT_PAGE_CIDS;
7418 cdu_ilt_start = bnx2x_iov_init_ilt(bp, cdu_ilt_start);
7419
7420 /* since BNX2X_FIRST_VF_CID > 0 the PF L2 cids precedes
7421 * those of the VFs, so start line should be reset
7422 */
7423 cdu_ilt_start = ilt->clients[ILT_CLIENT_CDU].start;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007424 for (i = 0; i < L2_ILT_LINES(bp); i++) {
Merav Sicrona0529972012-06-19 07:48:25 +00007425 ilt->lines[cdu_ilt_start + i].page = bp->context[i].vcxt;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007426 ilt->lines[cdu_ilt_start + i].page_mapping =
Merav Sicrona0529972012-06-19 07:48:25 +00007427 bp->context[i].cxt_mapping;
7428 ilt->lines[cdu_ilt_start + i].size = bp->context[i].size;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007429 }
Ariel Elior290ca2b2013-01-01 05:22:31 +00007430
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007431 bnx2x_ilt_init_op(bp, INITOP_SET);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007432
Merav Sicron55c11942012-11-07 00:45:48 +00007433 if (!CONFIGURE_NIC_MODE(bp)) {
7434 bnx2x_init_searcher(bp);
7435 REG_WR(bp, PRS_REG_NIC_MODE, 0);
7436 DP(NETIF_MSG_IFUP, "NIC MODE disabled\n");
7437 } else {
7438 /* Set NIC mode */
7439 REG_WR(bp, PRS_REG_NIC_MODE, 1);
7440 DP(NETIF_MSG_IFUP, "NIC MODE configrued\n");
Merav Sicron55c11942012-11-07 00:45:48 +00007441 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007442
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007443 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007444 u32 pf_conf = IGU_PF_CONF_FUNC_EN;
7445
7446 /* Turn on a single ISR mode in IGU if driver is going to use
7447 * INT#x or MSI
7448 */
7449 if (!(bp->flags & USING_MSIX_FLAG))
7450 pf_conf |= IGU_PF_CONF_SINGLE_ISR_EN;
7451 /*
7452 * Timers workaround bug: function init part.
7453 * Need to wait 20msec after initializing ILT,
7454 * needed to make sure there are no requests in
7455 * one of the PXP internal queues with "old" ILT addresses
7456 */
7457 msleep(20);
7458 /*
7459 * Master enable - Due to WB DMAE writes performed before this
7460 * register is re-initialized as part of the regular function
7461 * init
7462 */
7463 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 1);
7464 /* Enable the function in IGU */
7465 REG_WR(bp, IGU_REG_PF_CONFIGURATION, pf_conf);
7466 }
7467
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007468 bp->dmae_ready = 1;
7469
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007470 bnx2x_init_block(bp, BLOCK_PGLUE_B, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007471
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007472 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007473 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR, func);
7474
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007475 bnx2x_init_block(bp, BLOCK_ATC, init_phase);
7476 bnx2x_init_block(bp, BLOCK_DMAE, init_phase);
7477 bnx2x_init_block(bp, BLOCK_NIG, init_phase);
7478 bnx2x_init_block(bp, BLOCK_SRC, init_phase);
7479 bnx2x_init_block(bp, BLOCK_MISC, init_phase);
7480 bnx2x_init_block(bp, BLOCK_TCM, init_phase);
7481 bnx2x_init_block(bp, BLOCK_UCM, init_phase);
7482 bnx2x_init_block(bp, BLOCK_CCM, init_phase);
7483 bnx2x_init_block(bp, BLOCK_XCM, init_phase);
7484 bnx2x_init_block(bp, BLOCK_TSEM, init_phase);
7485 bnx2x_init_block(bp, BLOCK_USEM, init_phase);
7486 bnx2x_init_block(bp, BLOCK_CSEM, init_phase);
7487 bnx2x_init_block(bp, BLOCK_XSEM, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007488
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007489 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007490 REG_WR(bp, QM_REG_PF_EN, 1);
7491
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007492 if (!CHIP_IS_E1x(bp)) {
7493 REG_WR(bp, TSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7494 REG_WR(bp, USEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7495 REG_WR(bp, CSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7496 REG_WR(bp, XSEM_REG_VFPF_ERR_NUM, BNX2X_MAX_NUM_OF_VFS + func);
7497 }
7498 bnx2x_init_block(bp, BLOCK_QM, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007499
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007500 bnx2x_init_block(bp, BLOCK_TM, init_phase);
7501 bnx2x_init_block(bp, BLOCK_DORQ, init_phase);
Ariel Eliorb56e9672013-01-01 05:22:32 +00007502
7503 bnx2x_iov_init_dq(bp);
7504
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007505 bnx2x_init_block(bp, BLOCK_BRB1, init_phase);
7506 bnx2x_init_block(bp, BLOCK_PRS, init_phase);
7507 bnx2x_init_block(bp, BLOCK_TSDM, init_phase);
7508 bnx2x_init_block(bp, BLOCK_CSDM, init_phase);
7509 bnx2x_init_block(bp, BLOCK_USDM, init_phase);
7510 bnx2x_init_block(bp, BLOCK_XSDM, init_phase);
7511 bnx2x_init_block(bp, BLOCK_UPB, init_phase);
7512 bnx2x_init_block(bp, BLOCK_XPB, init_phase);
7513 bnx2x_init_block(bp, BLOCK_PBF, init_phase);
7514 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007515 REG_WR(bp, PBF_REG_DISABLE_PF, 0);
7516
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007517 bnx2x_init_block(bp, BLOCK_CDU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007518
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007519 bnx2x_init_block(bp, BLOCK_CFC, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007520
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007521 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007522 REG_WR(bp, CFC_REG_WEAK_ENABLE_PF, 1);
7523
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007524 if (IS_MF(bp)) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007525 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 1);
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +00007526 REG_WR(bp, NIG_REG_LLH0_FUNC_VLAN_ID + port*8, bp->mf_ov);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007527 }
7528
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007529 bnx2x_init_block(bp, BLOCK_MISC_AEU, init_phase);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007530
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007531 /* HC init per function */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007532 if (bp->common.int_block == INT_BLOCK_HC) {
7533 if (CHIP_IS_E1H(bp)) {
7534 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7535
7536 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
7537 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
7538 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007539 bnx2x_init_block(bp, BLOCK_HC, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007540
7541 } else {
7542 int num_segs, sb_idx, prod_offset;
7543
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007544 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + func*4, 0);
7545
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007546 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007547 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
7548 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
7549 }
7550
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007551 bnx2x_init_block(bp, BLOCK_IGU, init_phase);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007552
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007553 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007554 int dsb_idx = 0;
7555 /**
7556 * Producer memory:
7557 * E2 mode: address 0-135 match to the mapping memory;
7558 * 136 - PF0 default prod; 137 - PF1 default prod;
7559 * 138 - PF2 default prod; 139 - PF3 default prod;
7560 * 140 - PF0 attn prod; 141 - PF1 attn prod;
7561 * 142 - PF2 attn prod; 143 - PF3 attn prod;
7562 * 144-147 reserved.
7563 *
7564 * E1.5 mode - In backward compatible mode;
7565 * for non default SB; each even line in the memory
7566 * holds the U producer and each odd line hold
7567 * the C producer. The first 128 producers are for
7568 * NDSB (PF0 - 0-31; PF1 - 32-63 and so on). The last 20
7569 * producers are for the DSB for each PF.
7570 * Each PF has five segments: (the order inside each
7571 * segment is PF0; PF1; PF2; PF3) - 128-131 U prods;
7572 * 132-135 C prods; 136-139 X prods; 140-143 T prods;
7573 * 144-147 attn prods;
7574 */
7575 /* non-default-status-blocks */
7576 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7577 IGU_BC_NDSB_NUM_SEGS : IGU_NORM_NDSB_NUM_SEGS;
7578 for (sb_idx = 0; sb_idx < bp->igu_sb_cnt; sb_idx++) {
7579 prod_offset = (bp->igu_base_sb + sb_idx) *
7580 num_segs;
7581
7582 for (i = 0; i < num_segs; i++) {
7583 addr = IGU_REG_PROD_CONS_MEMORY +
7584 (prod_offset + i) * 4;
7585 REG_WR(bp, addr, 0);
7586 }
7587 /* send consumer update with value 0 */
7588 bnx2x_ack_sb(bp, bp->igu_base_sb + sb_idx,
7589 USTORM_ID, 0, IGU_INT_NOP, 1);
7590 bnx2x_igu_clear_sb(bp,
7591 bp->igu_base_sb + sb_idx);
7592 }
7593
7594 /* default-status-blocks */
7595 num_segs = CHIP_INT_MODE_IS_BC(bp) ?
7596 IGU_BC_DSB_NUM_SEGS : IGU_NORM_DSB_NUM_SEGS;
7597
7598 if (CHIP_MODE_IS_4_PORT(bp))
7599 dsb_idx = BP_FUNC(bp);
7600 else
David S. Miller8decf862011-09-22 03:23:13 -04007601 dsb_idx = BP_VN(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007602
7603 prod_offset = (CHIP_INT_MODE_IS_BC(bp) ?
7604 IGU_BC_BASE_DSB_PROD + dsb_idx :
7605 IGU_NORM_BASE_DSB_PROD + dsb_idx);
7606
David S. Miller8decf862011-09-22 03:23:13 -04007607 /*
7608 * igu prods come in chunks of E1HVN_MAX (4) -
7609 * does not matters what is the current chip mode
7610 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007611 for (i = 0; i < (num_segs * E1HVN_MAX);
7612 i += E1HVN_MAX) {
7613 addr = IGU_REG_PROD_CONS_MEMORY +
7614 (prod_offset + i)*4;
7615 REG_WR(bp, addr, 0);
7616 }
7617 /* send consumer update with 0 */
7618 if (CHIP_INT_MODE_IS_BC(bp)) {
7619 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7620 USTORM_ID, 0, IGU_INT_NOP, 1);
7621 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7622 CSTORM_ID, 0, IGU_INT_NOP, 1);
7623 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7624 XSTORM_ID, 0, IGU_INT_NOP, 1);
7625 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7626 TSTORM_ID, 0, IGU_INT_NOP, 1);
7627 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7628 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7629 } else {
7630 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7631 USTORM_ID, 0, IGU_INT_NOP, 1);
7632 bnx2x_ack_sb(bp, bp->igu_dsb_id,
7633 ATTENTION_ID, 0, IGU_INT_NOP, 1);
7634 }
7635 bnx2x_igu_clear_sb(bp, bp->igu_dsb_id);
7636
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007637 /* !!! These should become driver const once
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007638 rf-tool supports split-68 const */
7639 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_LSB, 0);
7640 REG_WR(bp, IGU_REG_SB_INT_BEFORE_MASK_MSB, 0);
7641 REG_WR(bp, IGU_REG_SB_MASK_LSB, 0);
7642 REG_WR(bp, IGU_REG_SB_MASK_MSB, 0);
7643 REG_WR(bp, IGU_REG_PBA_STATUS_LSB, 0);
7644 REG_WR(bp, IGU_REG_PBA_STATUS_MSB, 0);
7645 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007646 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007647
Eliezer Tamirc14423f2008-02-28 11:49:42 -08007648 /* Reset PCIE errors for debug */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007649 REG_WR(bp, 0x2114, 0xffffffff);
7650 REG_WR(bp, 0x2120, 0xffffffff);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007651
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007652 if (CHIP_IS_E1x(bp)) {
7653 main_mem_size = HC_REG_MAIN_MEMORY_SIZE / 2; /*dwords*/
7654 main_mem_base = HC_REG_MAIN_MEMORY +
7655 BP_PORT(bp) * (main_mem_size * 4);
7656 main_mem_prty_clr = HC_REG_HC_PRTY_STS_CLR;
7657 main_mem_width = 8;
7658
7659 val = REG_RD(bp, main_mem_prty_clr);
7660 if (val)
Merav Sicron51c1a582012-03-18 10:33:38 +00007661 DP(NETIF_MSG_HW,
7662 "Hmmm... Parity errors in HC block during function init (0x%x)!\n",
7663 val);
Vladislav Zolotarovf4a66892010-10-19 05:13:09 +00007664
7665 /* Clear "false" parity errors in MSI-X table */
7666 for (i = main_mem_base;
7667 i < main_mem_base + main_mem_size * 4;
7668 i += main_mem_width) {
7669 bnx2x_read_dmae(bp, i, main_mem_width / 4);
7670 bnx2x_write_dmae(bp, bnx2x_sp_mapping(bp, wb_data),
7671 i, main_mem_width / 4);
7672 }
7673 /* Clear HC parity attention */
7674 REG_RD(bp, main_mem_prty_clr);
7675 }
7676
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007677#ifdef BNX2X_STOP_ON_ERROR
7678 /* Enable STORMs SP logging */
7679 REG_WR8(bp, BAR_USTRORM_INTMEM +
7680 USTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7681 REG_WR8(bp, BAR_TSTRORM_INTMEM +
7682 TSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7683 REG_WR8(bp, BAR_CSTRORM_INTMEM +
7684 CSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7685 REG_WR8(bp, BAR_XSTRORM_INTMEM +
7686 XSTORM_RECORD_SLOW_PATH_OFFSET(BP_FUNC(bp)), 1);
7687#endif
7688
Yaniv Rosnerb7737c92010-09-07 11:40:54 +00007689 bnx2x_phy_probe(&bp->link_params);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007690
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007691 return 0;
7692}
7693
Merav Sicron55c11942012-11-07 00:45:48 +00007694void bnx2x_free_mem_cnic(struct bnx2x *bp)
7695{
7696 bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_FREE);
7697
7698 if (!CHIP_IS_E1x(bp))
7699 BNX2X_PCI_FREE(bp->cnic_sb.e2_sb, bp->cnic_sb_mapping,
7700 sizeof(struct host_hc_status_block_e2));
7701 else
7702 BNX2X_PCI_FREE(bp->cnic_sb.e1x_sb, bp->cnic_sb_mapping,
7703 sizeof(struct host_hc_status_block_e1x));
7704
7705 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7706}
7707
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00007708void bnx2x_free_mem(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007709{
Merav Sicrona0529972012-06-19 07:48:25 +00007710 int i;
7711
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007712 BNX2X_PCI_FREE(bp->def_status_blk, bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007713 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007714
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007715 BNX2X_PCI_FREE(bp->fw_stats, bp->fw_stats_mapping,
7716 bp->fw_stats_data_sz + bp->fw_stats_req_sz);
7717
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007718 BNX2X_PCI_FREE(bp->slowpath, bp->slowpath_mapping,
Eilon Greenstein34f80b02008-06-23 20:33:01 -07007719 sizeof(struct bnx2x_slowpath));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007720
Merav Sicrona0529972012-06-19 07:48:25 +00007721 for (i = 0; i < L2_ILT_LINES(bp); i++)
7722 BNX2X_PCI_FREE(bp->context[i].vcxt, bp->context[i].cxt_mapping,
7723 bp->context[i].size);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007724 bnx2x_ilt_mem_op(bp, ILT_MEMOP_FREE);
7725
7726 BNX2X_FREE(bp->ilt->lines);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007727
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -07007728 BNX2X_PCI_FREE(bp->spq, bp->spq_mapping, BCM_PAGE_SIZE);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007729
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007730 BNX2X_PCI_FREE(bp->eq_ring, bp->eq_mapping,
7731 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Yuval Mintz580d9d02013-01-23 03:21:51 +00007732
Yuval Mintz05952242013-05-01 04:27:58 +00007733 BNX2X_PCI_FREE(bp->t2, bp->t2_mapping, SRC_T2_SZ);
7734
Yuval Mintz580d9d02013-01-23 03:21:51 +00007735 bnx2x_iov_free_mem(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007736}
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007737
Merav Sicron55c11942012-11-07 00:45:48 +00007738int bnx2x_alloc_mem_cnic(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007739{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007740 if (!CHIP_IS_E1x(bp))
7741 /* size = the status block + ramrod buffers */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00007742 BNX2X_PCI_ALLOC(bp->cnic_sb.e2_sb, &bp->cnic_sb_mapping,
7743 sizeof(struct host_hc_status_block_e2));
7744 else
Merav Sicron55c11942012-11-07 00:45:48 +00007745 BNX2X_PCI_ALLOC(bp->cnic_sb.e1x_sb,
7746 &bp->cnic_sb_mapping,
7747 sizeof(struct
7748 host_hc_status_block_e1x));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007749
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007750 if (CONFIGURE_NIC_MODE(bp) && !bp->t2)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00007751 /* allocate searcher T2 table, as it wasn't allocated before */
Merav Sicron55c11942012-11-07 00:45:48 +00007752 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007753
Merav Sicron55c11942012-11-07 00:45:48 +00007754 /* write address to which L5 should insert its values */
7755 bp->cnic_eth_dev.addr_drv_info_to_mcp =
7756 &bp->slowpath->drv_info_to_mcp;
7757
7758 if (bnx2x_ilt_mem_op_cnic(bp, ILT_MEMOP_ALLOC))
7759 goto alloc_mem_err;
7760
7761 return 0;
7762
7763alloc_mem_err:
7764 bnx2x_free_mem_cnic(bp);
7765 BNX2X_ERR("Can't allocate memory\n");
7766 return -ENOMEM;
7767}
7768
7769int bnx2x_alloc_mem(struct bnx2x *bp)
7770{
7771 int i, allocated, context_size;
7772
Yuval Mintz2f7a3122013-04-24 01:45:01 +00007773 if (!CONFIGURE_NIC_MODE(bp) && !bp->t2)
Merav Sicron55c11942012-11-07 00:45:48 +00007774 /* allocate searcher T2 table */
7775 BNX2X_PCI_ALLOC(bp->t2, &bp->t2_mapping, SRC_T2_SZ);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007776
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007777 BNX2X_PCI_ALLOC(bp->def_status_blk, &bp->def_status_blk_mapping,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007778 sizeof(struct host_sp_status_block));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007779
7780 BNX2X_PCI_ALLOC(bp->slowpath, &bp->slowpath_mapping,
7781 sizeof(struct bnx2x_slowpath));
7782
Merav Sicrona0529972012-06-19 07:48:25 +00007783 /* Allocate memory for CDU context:
7784 * This memory is allocated separately and not in the generic ILT
7785 * functions because CDU differs in few aspects:
7786 * 1. There are multiple entities allocating memory for context -
7787 * 'regular' driver, CNIC and SRIOV driver. Each separately controls
7788 * its own ILT lines.
7789 * 2. Since CDU page-size is not a single 4KB page (which is the case
7790 * for the other ILT clients), to be efficient we want to support
7791 * allocation of sub-page-size in the last entry.
7792 * 3. Context pointers are used by the driver to pass to FW / update
7793 * the context (for the other ILT clients the pointers are used just to
7794 * free the memory during unload).
7795 */
7796 context_size = sizeof(union cdu_context) * BNX2X_L2_CID_COUNT(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00007797
Merav Sicrona0529972012-06-19 07:48:25 +00007798 for (i = 0, allocated = 0; allocated < context_size; i++) {
7799 bp->context[i].size = min(CDU_ILT_PAGE_SZ,
7800 (context_size - allocated));
7801 BNX2X_PCI_ALLOC(bp->context[i].vcxt,
7802 &bp->context[i].cxt_mapping,
7803 bp->context[i].size);
7804 allocated += bp->context[i].size;
7805 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007806 BNX2X_ALLOC(bp->ilt->lines, sizeof(struct ilt_line) * ILT_MAX_LINES);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007807
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007808 if (bnx2x_ilt_mem_op(bp, ILT_MEMOP_ALLOC))
7809 goto alloc_mem_err;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007810
Ariel Elior67c431a2013-01-01 05:22:36 +00007811 if (bnx2x_iov_alloc_mem(bp))
7812 goto alloc_mem_err;
7813
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007814 /* Slow path ring */
7815 BNX2X_PCI_ALLOC(bp->spq, &bp->spq_mapping, BCM_PAGE_SIZE);
7816
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007817 /* EQ */
7818 BNX2X_PCI_ALLOC(bp->eq_ring, &bp->eq_mapping,
7819 BCM_PAGE_SIZE * NUM_EQ_PAGES);
Tom Herbertab532cf2011-02-16 10:27:02 +00007820
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007821 return 0;
7822
7823alloc_mem_err:
7824 bnx2x_free_mem(bp);
Merav Sicron51c1a582012-03-18 10:33:38 +00007825 BNX2X_ERR("Can't allocate memory\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007826 return -ENOMEM;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007827}
7828
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007829/*
7830 * Init service functions
7831 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007832
7833int bnx2x_set_mac_one(struct bnx2x *bp, u8 *mac,
7834 struct bnx2x_vlan_mac_obj *obj, bool set,
7835 int mac_type, unsigned long *ramrod_flags)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007836{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007837 int rc;
7838 struct bnx2x_vlan_mac_ramrod_params ramrod_param;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007839
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007840 memset(&ramrod_param, 0, sizeof(ramrod_param));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007841
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007842 /* Fill general parameters */
7843 ramrod_param.vlan_mac_obj = obj;
7844 ramrod_param.ramrod_flags = *ramrod_flags;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007845
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007846 /* Fill a user request section if needed */
7847 if (!test_bit(RAMROD_CONT, ramrod_flags)) {
7848 memcpy(ramrod_param.user_req.u.mac.mac, mac, ETH_ALEN);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007849
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007850 __set_bit(mac_type, &ramrod_param.user_req.vlan_mac_flags);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007851
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007852 /* Set the command: ADD or DEL */
7853 if (set)
7854 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_ADD;
7855 else
7856 ramrod_param.user_req.cmd = BNX2X_VLAN_MAC_DEL;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007857 }
7858
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007859 rc = bnx2x_config_vlan_mac(bp, &ramrod_param);
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007860
7861 if (rc == -EEXIST) {
7862 DP(BNX2X_MSG_SP, "Failed to schedule ADD operations: %d\n", rc);
7863 /* do not treat adding same MAC as error */
7864 rc = 0;
7865 } else if (rc < 0)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007866 BNX2X_ERR("%s MAC failed\n", (set ? "Set" : "Del"));
Yuval Mintz7b5342d2012-09-11 04:34:14 +00007867
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007868 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007869}
7870
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007871int bnx2x_del_all_macs(struct bnx2x *bp,
7872 struct bnx2x_vlan_mac_obj *mac_obj,
7873 int mac_type, bool wait_for_comp)
Michael Chane665bfd2009-10-10 13:46:54 +00007874{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007875 int rc;
7876 unsigned long ramrod_flags = 0, vlan_mac_flags = 0;
7877
7878 /* Wait for completion of requested */
7879 if (wait_for_comp)
7880 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7881
7882 /* Set the mac type of addresses we want to clear */
7883 __set_bit(mac_type, &vlan_mac_flags);
7884
7885 rc = mac_obj->delete_all(bp, mac_obj, &vlan_mac_flags, &ramrod_flags);
7886 if (rc < 0)
7887 BNX2X_ERR("Failed to delete MACs: %d\n", rc);
7888
7889 return rc;
Michael Chane665bfd2009-10-10 13:46:54 +00007890}
7891
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007892int bnx2x_set_eth_mac(struct bnx2x *bp, bool set)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007893{
Barak Witkowskia3348722012-04-23 03:04:46 +00007894 if (is_zero_ether_addr(bp->dev->dev_addr) &&
7895 (IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp))) {
Merav Sicron51c1a582012-03-18 10:33:38 +00007896 DP(NETIF_MSG_IFUP | NETIF_MSG_IFDOWN,
7897 "Ignoring Zero MAC for STORAGE SD mode\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007898 return 0;
7899 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +00007900
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00007901 if (IS_PF(bp)) {
7902 unsigned long ramrod_flags = 0;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007903
Dmitry Kravkovf8f4f612013-04-24 01:45:00 +00007904 DP(NETIF_MSG_IFUP, "Adding Eth MAC\n");
7905 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
7906 return bnx2x_set_mac_one(bp, bp->dev->dev_addr,
7907 &bp->sp_objs->mac_obj, set,
7908 BNX2X_ETH_MAC, &ramrod_flags);
7909 } else { /* vf */
7910 return bnx2x_vfpf_config_mac(bp, bp->dev->dev_addr,
7911 bp->fp->index, true);
7912 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -08007913}
7914
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007915int bnx2x_setup_leading(struct bnx2x *bp)
Michael Chane665bfd2009-10-10 13:46:54 +00007916{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007917 return bnx2x_setup_queue(bp, &bp->fp[0], 1);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007918}
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -08007919
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007920/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00007921 * bnx2x_set_int_mode - configure interrupt mode
7922 *
7923 * @bp: driver handle
7924 *
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007925 * In case of MSI-X it will also try to enable MSI-X.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007926 */
Ariel Elior1ab44342013-01-01 05:22:23 +00007927int bnx2x_set_int_mode(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007928{
Ariel Elior1ab44342013-01-01 05:22:23 +00007929 int rc = 0;
7930
7931 if (IS_VF(bp) && int_mode != BNX2X_INT_MODE_MSIX)
7932 return -EINVAL;
7933
Dmitry Kravkov9ee3d372011-06-14 01:33:34 +00007934 switch (int_mode) {
Ariel Elior1ab44342013-01-01 05:22:23 +00007935 case BNX2X_INT_MODE_MSIX:
7936 /* attempt to enable msix */
7937 rc = bnx2x_enable_msix(bp);
7938
7939 /* msix attained */
7940 if (!rc)
7941 return 0;
7942
7943 /* vfs use only msix */
7944 if (rc && IS_VF(bp))
7945 return rc;
7946
7947 /* failed to enable multiple MSI-X */
7948 BNX2X_DEV_INFO("Failed to enable multiple MSI-X (%d), set number of queues to %d\n",
7949 bp->num_queues,
7950 1 + bp->num_cnic_queues);
7951
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00007952 /* falling through... */
Ariel Elior1ab44342013-01-01 05:22:23 +00007953 case BNX2X_INT_MODE_MSI:
7954 bnx2x_enable_msi(bp);
7955
7956 /* falling through... */
7957 case BNX2X_INT_MODE_INTX:
Merav Sicron55c11942012-11-07 00:45:48 +00007958 bp->num_ethernet_queues = 1;
7959 bp->num_queues = bp->num_ethernet_queues + bp->num_cnic_queues;
Merav Sicron51c1a582012-03-18 10:33:38 +00007960 BNX2X_DEV_INFO("set number of queues to 1\n");
Eilon Greensteinca003922009-08-12 22:53:28 -07007961 break;
Eilon Greensteinca003922009-08-12 22:53:28 -07007962 default:
Ariel Elior1ab44342013-01-01 05:22:23 +00007963 BNX2X_DEV_INFO("unknown value in int_mode module parameter\n");
7964 return -EINVAL;
Eilon Greensteinca003922009-08-12 22:53:28 -07007965 }
Ariel Elior1ab44342013-01-01 05:22:23 +00007966 return 0;
Eilon Greensteinca003922009-08-12 22:53:28 -07007967}
7968
Ariel Elior1ab44342013-01-01 05:22:23 +00007969/* must be called prior to any HW initializations */
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007970static inline u16 bnx2x_cid_ilt_lines(struct bnx2x *bp)
7971{
Ariel Elior290ca2b2013-01-01 05:22:31 +00007972 if (IS_SRIOV(bp))
7973 return (BNX2X_FIRST_VF_CID + BNX2X_VF_CIDS)/ILT_PAGE_CIDS;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +00007974 return L2_ILT_LINES(bp);
7975}
7976
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007977void bnx2x_ilt_set_info(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02007978{
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007979 struct ilt_client_info *ilt_client;
7980 struct bnx2x_ilt *ilt = BP_ILT(bp);
7981 u16 line = 0;
7982
7983 ilt->start_line = FUNC_ILT_BASE(BP_FUNC(bp));
7984 DP(BNX2X_MSG_SP, "ilt starts at line %d\n", ilt->start_line);
7985
7986 /* CDU */
7987 ilt_client = &ilt->clients[ILT_CLIENT_CDU];
7988 ilt_client->client_num = ILT_CLIENT_CDU;
7989 ilt_client->page_size = CDU_ILT_PAGE_SZ;
7990 ilt_client->flags = ILT_CLIENT_SKIP_MEM;
7991 ilt_client->start = line;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03007992 line += bnx2x_cid_ilt_lines(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00007993
7994 if (CNIC_SUPPORT(bp))
7995 line += CNIC_ILT_LINES;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007996 ilt_client->end = line - 1;
7997
Merav Sicron51c1a582012-03-18 10:33:38 +00007998 DP(NETIF_MSG_IFUP, "ilt client[CDU]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00007999 ilt_client->start,
8000 ilt_client->end,
8001 ilt_client->page_size,
8002 ilt_client->flags,
8003 ilog2(ilt_client->page_size >> 12));
8004
8005 /* QM */
8006 if (QM_INIT(bp->qm_cid_count)) {
8007 ilt_client = &ilt->clients[ILT_CLIENT_QM];
8008 ilt_client->client_num = ILT_CLIENT_QM;
8009 ilt_client->page_size = QM_ILT_PAGE_SZ;
8010 ilt_client->flags = 0;
8011 ilt_client->start = line;
8012
8013 /* 4 bytes for each cid */
8014 line += DIV_ROUND_UP(bp->qm_cid_count * QM_QUEUES_PER_FUNC * 4,
8015 QM_ILT_PAGE_SZ);
8016
8017 ilt_client->end = line - 1;
8018
Merav Sicron51c1a582012-03-18 10:33:38 +00008019 DP(NETIF_MSG_IFUP,
8020 "ilt client[QM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008021 ilt_client->start,
8022 ilt_client->end,
8023 ilt_client->page_size,
8024 ilt_client->flags,
8025 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008026 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008027
Merav Sicron55c11942012-11-07 00:45:48 +00008028 if (CNIC_SUPPORT(bp)) {
8029 /* SRC */
8030 ilt_client = &ilt->clients[ILT_CLIENT_SRC];
8031 ilt_client->client_num = ILT_CLIENT_SRC;
8032 ilt_client->page_size = SRC_ILT_PAGE_SZ;
8033 ilt_client->flags = 0;
8034 ilt_client->start = line;
8035 line += SRC_ILT_LINES;
8036 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008037
Merav Sicron55c11942012-11-07 00:45:48 +00008038 DP(NETIF_MSG_IFUP,
8039 "ilt client[SRC]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8040 ilt_client->start,
8041 ilt_client->end,
8042 ilt_client->page_size,
8043 ilt_client->flags,
8044 ilog2(ilt_client->page_size >> 12));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008045
Merav Sicron55c11942012-11-07 00:45:48 +00008046 /* TM */
8047 ilt_client = &ilt->clients[ILT_CLIENT_TM];
8048 ilt_client->client_num = ILT_CLIENT_TM;
8049 ilt_client->page_size = TM_ILT_PAGE_SZ;
8050 ilt_client->flags = 0;
8051 ilt_client->start = line;
8052 line += TM_ILT_LINES;
8053 ilt_client->end = line - 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008054
Merav Sicron55c11942012-11-07 00:45:48 +00008055 DP(NETIF_MSG_IFUP,
8056 "ilt client[TM]: start %d, end %d, psz 0x%x, flags 0x%x, hw psz %d\n",
8057 ilt_client->start,
8058 ilt_client->end,
8059 ilt_client->page_size,
8060 ilt_client->flags,
8061 ilog2(ilt_client->page_size >> 12));
8062 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008063
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008064 BUG_ON(line > ILT_MAX_LINES);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008065}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008066
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008067/**
8068 * bnx2x_pf_q_prep_init - prepare INIT transition parameters
8069 *
8070 * @bp: driver handle
8071 * @fp: pointer to fastpath
8072 * @init_params: pointer to parameters structure
8073 *
8074 * parameters configured:
8075 * - HC configuration
8076 * - Queue's CDU context
8077 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008078static void bnx2x_pf_q_prep_init(struct bnx2x *bp,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008079 struct bnx2x_fastpath *fp, struct bnx2x_queue_init_params *init_params)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008080{
Ariel Elior6383c0b2011-07-14 08:31:57 +00008081 u8 cos;
Merav Sicrona0529972012-06-19 07:48:25 +00008082 int cxt_index, cxt_offset;
8083
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008084 /* FCoE Queue uses Default SB, thus has no HC capabilities */
8085 if (!IS_FCOE_FP(fp)) {
8086 __set_bit(BNX2X_Q_FLG_HC, &init_params->rx.flags);
8087 __set_bit(BNX2X_Q_FLG_HC, &init_params->tx.flags);
8088
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008089 /* If HC is supported, enable host coalescing in the transition
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008090 * to INIT state.
8091 */
8092 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->rx.flags);
8093 __set_bit(BNX2X_Q_FLG_HC_EN, &init_params->tx.flags);
8094
8095 /* HC rate */
8096 init_params->rx.hc_rate = bp->rx_ticks ?
8097 (1000000 / bp->rx_ticks) : 0;
8098 init_params->tx.hc_rate = bp->tx_ticks ?
8099 (1000000 / bp->tx_ticks) : 0;
8100
8101 /* FW SB ID */
8102 init_params->rx.fw_sb_id = init_params->tx.fw_sb_id =
8103 fp->fw_sb_id;
8104
8105 /*
8106 * CQ index among the SB indices: FCoE clients uses the default
8107 * SB, therefore it's different.
8108 */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008109 init_params->rx.sb_cq_index = HC_INDEX_ETH_RX_CQ_CONS;
8110 init_params->tx.sb_cq_index = HC_INDEX_ETH_FIRST_TX_CQ_CONS;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008111 }
8112
Ariel Elior6383c0b2011-07-14 08:31:57 +00008113 /* set maximum number of COSs supported by this queue */
8114 init_params->max_cos = fp->max_cos;
8115
Merav Sicron51c1a582012-03-18 10:33:38 +00008116 DP(NETIF_MSG_IFUP, "fp: %d setting queue params max cos to: %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008117 fp->index, init_params->max_cos);
8118
8119 /* set the context pointers queue object */
Merav Sicrona0529972012-06-19 07:48:25 +00008120 for (cos = FIRST_TX_COS_INDEX; cos < init_params->max_cos; cos++) {
Merav Sicron65565882012-06-19 07:48:26 +00008121 cxt_index = fp->txdata_ptr[cos]->cid / ILT_PAGE_CIDS;
8122 cxt_offset = fp->txdata_ptr[cos]->cid - (cxt_index *
Merav Sicrona0529972012-06-19 07:48:25 +00008123 ILT_PAGE_CIDS);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008124 init_params->cxts[cos] =
Merav Sicrona0529972012-06-19 07:48:25 +00008125 &bp->context[cxt_index].vcxt[cxt_offset].eth;
8126 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008127}
8128
Merav Sicron910cc722012-11-11 03:56:08 +00008129static int bnx2x_setup_tx_only(struct bnx2x *bp, struct bnx2x_fastpath *fp,
Ariel Elior6383c0b2011-07-14 08:31:57 +00008130 struct bnx2x_queue_state_params *q_params,
8131 struct bnx2x_queue_setup_tx_only_params *tx_only_params,
8132 int tx_index, bool leading)
8133{
8134 memset(tx_only_params, 0, sizeof(*tx_only_params));
8135
8136 /* Set the command */
8137 q_params->cmd = BNX2X_Q_CMD_SETUP_TX_ONLY;
8138
8139 /* Set tx-only QUEUE flags: don't zero statistics */
8140 tx_only_params->flags = bnx2x_get_common_flags(bp, fp, false);
8141
8142 /* choose the index of the cid to send the slow path on */
8143 tx_only_params->cid_index = tx_index;
8144
8145 /* Set general TX_ONLY_SETUP parameters */
8146 bnx2x_pf_q_prep_general(bp, fp, &tx_only_params->gen_params, tx_index);
8147
8148 /* Set Tx TX_ONLY_SETUP parameters */
8149 bnx2x_pf_tx_q_prep(bp, fp, &tx_only_params->txq_params, tx_index);
8150
Merav Sicron51c1a582012-03-18 10:33:38 +00008151 DP(NETIF_MSG_IFUP,
8152 "preparing to send tx-only ramrod for connection: cos %d, primary cid %d, cid %d, client id %d, sp-client id %d, flags %lx\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008153 tx_index, q_params->q_obj->cids[FIRST_TX_COS_INDEX],
8154 q_params->q_obj->cids[tx_index], q_params->q_obj->cl_id,
8155 tx_only_params->gen_params.spcl_id, tx_only_params->flags);
8156
8157 /* send the ramrod */
8158 return bnx2x_queue_state_change(bp, q_params);
8159}
8160
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008161/**
8162 * bnx2x_setup_queue - setup queue
8163 *
8164 * @bp: driver handle
8165 * @fp: pointer to fastpath
8166 * @leading: is leading
8167 *
8168 * This function performs 2 steps in a Queue state machine
8169 * actually: 1) RESET->INIT 2) INIT->SETUP
8170 */
8171
8172int bnx2x_setup_queue(struct bnx2x *bp, struct bnx2x_fastpath *fp,
8173 bool leading)
8174{
Yuval Mintz3b603062012-03-18 10:33:39 +00008175 struct bnx2x_queue_state_params q_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008176 struct bnx2x_queue_setup_params *setup_params =
8177 &q_params.params.setup;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008178 struct bnx2x_queue_setup_tx_only_params *tx_only_params =
8179 &q_params.params.tx_only;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008180 int rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008181 u8 tx_index;
8182
Merav Sicron51c1a582012-03-18 10:33:38 +00008183 DP(NETIF_MSG_IFUP, "setting up queue %d\n", fp->index);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008184
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008185 /* reset IGU state skip FCoE L2 queue */
8186 if (!IS_FCOE_FP(fp))
8187 bnx2x_ack_sb(bp, fp->igu_sb_id, USTORM_ID, 0,
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008188 IGU_INT_ENABLE, 0);
8189
Barak Witkowski15192a82012-06-19 07:48:28 +00008190 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008191 /* We want to wait for completion in this context */
8192 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008193
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008194 /* Prepare the INIT parameters */
8195 bnx2x_pf_q_prep_init(bp, fp, &q_params.params.init);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008196
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008197 /* Set the command */
8198 q_params.cmd = BNX2X_Q_CMD_INIT;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008199
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008200 /* Change the state to INIT */
8201 rc = bnx2x_queue_state_change(bp, &q_params);
8202 if (rc) {
Ariel Elior6383c0b2011-07-14 08:31:57 +00008203 BNX2X_ERR("Queue(%d) INIT failed\n", fp->index);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008204 return rc;
8205 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008206
Merav Sicron51c1a582012-03-18 10:33:38 +00008207 DP(NETIF_MSG_IFUP, "init complete\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +00008208
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008209 /* Now move the Queue to the SETUP state... */
8210 memset(setup_params, 0, sizeof(*setup_params));
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008211
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008212 /* Set QUEUE flags */
8213 setup_params->flags = bnx2x_get_q_flags(bp, fp, leading);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008214
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008215 /* Set general SETUP parameters */
Ariel Elior6383c0b2011-07-14 08:31:57 +00008216 bnx2x_pf_q_prep_general(bp, fp, &setup_params->gen_params,
8217 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008218
Ariel Elior6383c0b2011-07-14 08:31:57 +00008219 bnx2x_pf_rx_q_prep(bp, fp, &setup_params->pause_params,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008220 &setup_params->rxq_params);
8221
Ariel Elior6383c0b2011-07-14 08:31:57 +00008222 bnx2x_pf_tx_q_prep(bp, fp, &setup_params->txq_params,
8223 FIRST_TX_COS_INDEX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008224
8225 /* Set the command */
8226 q_params.cmd = BNX2X_Q_CMD_SETUP;
8227
Merav Sicron55c11942012-11-07 00:45:48 +00008228 if (IS_FCOE_FP(fp))
8229 bp->fcoe_init = true;
8230
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008231 /* Change the state to SETUP */
8232 rc = bnx2x_queue_state_change(bp, &q_params);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008233 if (rc) {
8234 BNX2X_ERR("Queue(%d) SETUP failed\n", fp->index);
8235 return rc;
8236 }
8237
8238 /* loop through the relevant tx-only indices */
8239 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8240 tx_index < fp->max_cos;
8241 tx_index++) {
8242
8243 /* prepare and send tx-only ramrod*/
8244 rc = bnx2x_setup_tx_only(bp, fp, &q_params,
8245 tx_only_params, tx_index, leading);
8246 if (rc) {
8247 BNX2X_ERR("Queue(%d.%d) TX_ONLY_SETUP failed\n",
8248 fp->index, tx_index);
8249 return rc;
8250 }
8251 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008252
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008253 return rc;
8254}
8255
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008256static int bnx2x_stop_queue(struct bnx2x *bp, int index)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008257{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008258 struct bnx2x_fastpath *fp = &bp->fp[index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008259 struct bnx2x_fp_txdata *txdata;
Yuval Mintz3b603062012-03-18 10:33:39 +00008260 struct bnx2x_queue_state_params q_params = {NULL};
Ariel Elior6383c0b2011-07-14 08:31:57 +00008261 int rc, tx_index;
8262
Merav Sicron51c1a582012-03-18 10:33:38 +00008263 DP(NETIF_MSG_IFDOWN, "stopping queue %d cid %d\n", index, fp->cid);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008264
Barak Witkowski15192a82012-06-19 07:48:28 +00008265 q_params.q_obj = &bnx2x_sp_obj(bp, fp).q_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008266 /* We want to wait for completion in this context */
8267 __set_bit(RAMROD_COMP_WAIT, &q_params.ramrod_flags);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008268
Ariel Elior6383c0b2011-07-14 08:31:57 +00008269 /* close tx-only connections */
8270 for (tx_index = FIRST_TX_ONLY_COS_INDEX;
8271 tx_index < fp->max_cos;
8272 tx_index++){
8273
8274 /* ascertain this is a normal queue*/
Merav Sicron65565882012-06-19 07:48:26 +00008275 txdata = fp->txdata_ptr[tx_index];
Ariel Elior6383c0b2011-07-14 08:31:57 +00008276
Merav Sicron51c1a582012-03-18 10:33:38 +00008277 DP(NETIF_MSG_IFDOWN, "stopping tx-only queue %d\n",
Ariel Elior6383c0b2011-07-14 08:31:57 +00008278 txdata->txq_index);
8279
8280 /* send halt terminate on tx-only connection */
8281 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
8282 memset(&q_params.params.terminate, 0,
8283 sizeof(q_params.params.terminate));
8284 q_params.params.terminate.cid_index = tx_index;
8285
8286 rc = bnx2x_queue_state_change(bp, &q_params);
8287 if (rc)
8288 return rc;
8289
8290 /* send halt terminate on tx-only connection */
8291 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
8292 memset(&q_params.params.cfc_del, 0,
8293 sizeof(q_params.params.cfc_del));
8294 q_params.params.cfc_del.cid_index = tx_index;
8295 rc = bnx2x_queue_state_change(bp, &q_params);
8296 if (rc)
8297 return rc;
8298 }
8299 /* Stop the primary connection: */
8300 /* ...halt the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008301 q_params.cmd = BNX2X_Q_CMD_HALT;
8302 rc = bnx2x_queue_state_change(bp, &q_params);
8303 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008304 return rc;
8305
Ariel Elior6383c0b2011-07-14 08:31:57 +00008306 /* ...terminate the connection */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008307 q_params.cmd = BNX2X_Q_CMD_TERMINATE;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008308 memset(&q_params.params.terminate, 0,
8309 sizeof(q_params.params.terminate));
8310 q_params.params.terminate.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008311 rc = bnx2x_queue_state_change(bp, &q_params);
8312 if (rc)
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008313 return rc;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008314 /* ...delete cfc entry */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008315 q_params.cmd = BNX2X_Q_CMD_CFC_DEL;
Ariel Elior6383c0b2011-07-14 08:31:57 +00008316 memset(&q_params.params.cfc_del, 0,
8317 sizeof(q_params.params.cfc_del));
8318 q_params.params.cfc_del.cid_index = FIRST_TX_COS_INDEX;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008319 return bnx2x_queue_state_change(bp, &q_params);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008320}
8321
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008322static void bnx2x_reset_func(struct bnx2x *bp)
8323{
8324 int port = BP_PORT(bp);
8325 int func = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008326 int i;
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008327
8328 /* Disable the function in the FW */
8329 REG_WR8(bp, BAR_XSTRORM_INTMEM + XSTORM_FUNC_EN_OFFSET(func), 0);
8330 REG_WR8(bp, BAR_CSTRORM_INTMEM + CSTORM_FUNC_EN_OFFSET(func), 0);
8331 REG_WR8(bp, BAR_TSTRORM_INTMEM + TSTORM_FUNC_EN_OFFSET(func), 0);
8332 REG_WR8(bp, BAR_USTRORM_INTMEM + USTORM_FUNC_EN_OFFSET(func), 0);
8333
8334 /* FP SBs */
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008335 for_each_eth_queue(bp, i) {
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008336 struct bnx2x_fastpath *fp = &bp->fp[i];
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008337 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Ariel Elior6383c0b2011-07-14 08:31:57 +00008338 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET(fp->fw_sb_id),
8339 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008340 }
8341
Merav Sicron55c11942012-11-07 00:45:48 +00008342 if (CNIC_LOADED(bp))
8343 /* CNIC SB */
8344 REG_WR8(bp, BAR_CSTRORM_INTMEM +
8345 CSTORM_STATUS_BLOCK_DATA_STATE_OFFSET
8346 (bnx2x_cnic_fw_sb_id(bp)), SB_DISABLED);
8347
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008348 /* SP SB */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008349 REG_WR8(bp, BAR_CSTRORM_INTMEM +
Yuval Mintz2de67432013-01-23 03:21:43 +00008350 CSTORM_SP_STATUS_BLOCK_DATA_STATE_OFFSET(func),
8351 SB_DISABLED);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008352
8353 for (i = 0; i < XSTORM_SPQ_DATA_SIZE / 4; i++)
8354 REG_WR(bp, BAR_XSTRORM_INTMEM + XSTORM_SPQ_DATA_OFFSET(func),
8355 0);
Eliezer Tamir49d66772008-02-28 11:53:13 -08008356
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008357 /* Configure IGU */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008358 if (bp->common.int_block == INT_BLOCK_HC) {
8359 REG_WR(bp, HC_REG_LEADING_EDGE_0 + port*8, 0);
8360 REG_WR(bp, HC_REG_TRAILING_EDGE_0 + port*8, 0);
8361 } else {
8362 REG_WR(bp, IGU_REG_LEADING_EDGE_LATCH, 0);
8363 REG_WR(bp, IGU_REG_TRAILING_EDGE_LATCH, 0);
8364 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008365
Merav Sicron55c11942012-11-07 00:45:48 +00008366 if (CNIC_LOADED(bp)) {
8367 /* Disable Timer scan */
8368 REG_WR(bp, TM_REG_EN_LINEAR0_TIMER + port*4, 0);
8369 /*
8370 * Wait for at least 10ms and up to 2 second for the timers
8371 * scan to complete
8372 */
8373 for (i = 0; i < 200; i++) {
8374 msleep(10);
8375 if (!REG_RD(bp, TM_REG_LIN0_SCAN_ON + port*4))
8376 break;
8377 }
Michael Chan37b091b2009-10-10 13:46:55 +00008378 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008379 /* Clear ILT */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008380 bnx2x_clear_func_ilt(bp, func);
8381
8382 /* Timers workaround bug for E2: if this is vnic-3,
8383 * we need to set the entire ilt range for this timers.
8384 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008385 if (!CHIP_IS_E1x(bp) && BP_VN(bp) == 3) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008386 struct ilt_client_info ilt_cli;
8387 /* use dummy TM client */
8388 memset(&ilt_cli, 0, sizeof(struct ilt_client_info));
8389 ilt_cli.start = 0;
8390 ilt_cli.end = ILT_NUM_PAGE_ENTRIES - 1;
8391 ilt_cli.client_num = ILT_CLIENT_TM;
8392
8393 bnx2x_ilt_boundry_init_op(bp, &ilt_cli, 0, INITOP_CLEAR);
8394 }
8395
8396 /* this assumes that reset_port() called before reset_func()*/
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008397 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00008398 bnx2x_pf_disable(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008399
8400 bp->dmae_ready = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008401}
8402
8403static void bnx2x_reset_port(struct bnx2x *bp)
8404{
8405 int port = BP_PORT(bp);
8406 u32 val;
8407
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008408 /* Reset physical Link */
8409 bnx2x__link_reset(bp);
8410
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008411 REG_WR(bp, NIG_REG_MASK_INTERRUPT_PORT0 + port*4, 0);
8412
8413 /* Do not rcv packets to BRB */
8414 REG_WR(bp, NIG_REG_LLH0_BRB1_DRV_MASK + port*4, 0x0);
8415 /* Do not direct rcv packets that are not for MCP to the BRB */
8416 REG_WR(bp, (port ? NIG_REG_LLH1_BRB1_NOT_MCP :
8417 NIG_REG_LLH0_BRB1_NOT_MCP), 0x0);
8418
8419 /* Configure AEU */
8420 REG_WR(bp, MISC_REG_AEU_MASK_ATTN_FUNC_0 + port*4, 0);
8421
8422 msleep(100);
8423 /* Check for BRB port occupancy */
8424 val = REG_RD(bp, BRB1_REG_PORT_NUM_OCC_BLOCKS_0 + port*4);
8425 if (val)
8426 DP(NETIF_MSG_IFDOWN,
Eilon Greenstein33471622008-08-13 15:59:08 -07008427 "BRB1 is not empty %d blocks are occupied\n", val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008428
8429 /* TODO: Close Doorbell port? */
8430}
8431
Eric Dumazet1191cb82012-04-27 21:39:21 +00008432static int bnx2x_reset_hw(struct bnx2x *bp, u32 load_code)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008433{
Yuval Mintz3b603062012-03-18 10:33:39 +00008434 struct bnx2x_func_state_params func_params = {NULL};
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008435
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008436 /* Prepare parameters for function state transitions */
8437 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008438
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008439 func_params.f_obj = &bp->func_obj;
8440 func_params.cmd = BNX2X_F_CMD_HW_RESET;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008441
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008442 func_params.params.hw_init.load_phase = load_code;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008443
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008444 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008445}
8446
Eric Dumazet1191cb82012-04-27 21:39:21 +00008447static int bnx2x_func_stop(struct bnx2x *bp)
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008448{
Yuval Mintz3b603062012-03-18 10:33:39 +00008449 struct bnx2x_func_state_params func_params = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008450 int rc;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008451
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008452 /* Prepare parameters for function state transitions */
8453 __set_bit(RAMROD_COMP_WAIT, &func_params.ramrod_flags);
8454 func_params.f_obj = &bp->func_obj;
8455 func_params.cmd = BNX2X_F_CMD_STOP;
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +00008456
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008457 /*
8458 * Try to stop the function the 'good way'. If fails (in case
8459 * of a parity error during bnx2x_chip_cleanup()) and we are
8460 * not in a debug mode, perform a state transaction in order to
8461 * enable further HW_RESET transaction.
8462 */
8463 rc = bnx2x_func_state_change(bp, &func_params);
8464 if (rc) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008465#ifdef BNX2X_STOP_ON_ERROR
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008466 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008467#else
Merav Sicron51c1a582012-03-18 10:33:38 +00008468 BNX2X_ERR("FUNC_STOP ramrod failed. Running a dry transaction\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008469 __set_bit(RAMROD_DRV_CLR_ONLY, &func_params.ramrod_flags);
8470 return bnx2x_func_state_change(bp, &func_params);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008471#endif
Yitchak Gertner65abd742008-08-25 15:26:24 -07008472 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008473
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008474 return 0;
8475}
Yitchak Gertner65abd742008-08-25 15:26:24 -07008476
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008477/**
8478 * bnx2x_send_unload_req - request unload mode from the MCP.
8479 *
8480 * @bp: driver handle
8481 * @unload_mode: requested function's unload mode
8482 *
8483 * Return unload mode returned by the MCP: COMMON, PORT or FUNC.
8484 */
8485u32 bnx2x_send_unload_req(struct bnx2x *bp, int unload_mode)
8486{
8487 u32 reset_code = 0;
8488 int port = BP_PORT(bp);
8489
8490 /* Select the UNLOAD request mode */
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008491 if (unload_mode == UNLOAD_NORMAL)
8492 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008493
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008494 else if (bp->flags & NO_WOL_FLAG)
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008495 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008496
Eilon Greenstein7d0446c2009-07-29 00:20:10 +00008497 else if (bp->wol) {
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008498 u32 emac_base = port ? GRCBASE_EMAC1 : GRCBASE_EMAC0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008499 u8 *mac_addr = bp->dev->dev_addr;
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008500 u32 val;
David S. Miller88c51002011-10-07 13:38:43 -04008501 u16 pmc;
8502
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008503 /* The mac address is written to entries 1-4 to
David S. Miller88c51002011-10-07 13:38:43 -04008504 * preserve entry 0 which is used by the PMF
8505 */
David S. Miller8decf862011-09-22 03:23:13 -04008506 u8 entry = (BP_VN(bp) + 1)*8;
Vladislav Zolotarovda5a6622008-08-13 15:50:00 -07008507
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008508 val = (mac_addr[0] << 8) | mac_addr[1];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008509 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008510
8511 val = (mac_addr[2] << 24) | (mac_addr[3] << 16) |
8512 (mac_addr[4] << 8) | mac_addr[5];
Eilon Greenstein3196a882008-08-13 15:58:49 -07008513 EMAC_WR(bp, EMAC_REG_EMAC_MAC_MATCH + entry + 4, val);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008514
David S. Miller88c51002011-10-07 13:38:43 -04008515 /* Enable the PME and clear the status */
8516 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, &pmc);
8517 pmc |= PCI_PM_CTRL_PME_ENABLE | PCI_PM_CTRL_PME_STATUS;
8518 pci_write_config_word(bp->pdev, bp->pm_cap + PCI_PM_CTRL, pmc);
8519
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008520 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_EN;
Eliezer Tamir228241e2008-02-28 11:56:57 -08008521
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008522 } else
8523 reset_code = DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS;
8524
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008525 /* Send the request to the MCP */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008526 if (!BP_NOMCP(bp))
Yaniv Rosnera22f0782010-09-07 11:41:20 +00008527 reset_code = bnx2x_fw_command(bp, reset_code, 0);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008528 else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008529 int path = BP_PATH(bp);
8530
Merav Sicron51c1a582012-03-18 10:33:38 +00008531 DP(NETIF_MSG_IFDOWN, "NO MCP - load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008532 path, load_count[path][0], load_count[path][1],
8533 load_count[path][2]);
8534 load_count[path][0]--;
8535 load_count[path][1 + port]--;
Merav Sicron51c1a582012-03-18 10:33:38 +00008536 DP(NETIF_MSG_IFDOWN, "NO MCP - new load counts[%d] %d, %d, %d\n",
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008537 path, load_count[path][0], load_count[path][1],
8538 load_count[path][2]);
8539 if (load_count[path][0] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008540 reset_code = FW_MSG_CODE_DRV_UNLOAD_COMMON;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008541 else if (load_count[path][1 + port] == 0)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07008542 reset_code = FW_MSG_CODE_DRV_UNLOAD_PORT;
8543 else
8544 reset_code = FW_MSG_CODE_DRV_UNLOAD_FUNCTION;
8545 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008546
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008547 return reset_code;
8548}
8549
8550/**
8551 * bnx2x_send_unload_done - send UNLOAD_DONE command to the MCP.
8552 *
8553 * @bp: driver handle
Yuval Mintz5d07d862012-09-13 02:56:21 +00008554 * @keep_link: true iff link should be kept up
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008555 */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008556void bnx2x_send_unload_done(struct bnx2x *bp, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008557{
Yuval Mintz5d07d862012-09-13 02:56:21 +00008558 u32 reset_param = keep_link ? DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET : 0;
8559
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008560 /* Report UNLOAD_DONE to MCP */
8561 if (!BP_NOMCP(bp))
Yuval Mintz5d07d862012-09-13 02:56:21 +00008562 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, reset_param);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008563}
8564
Eric Dumazet1191cb82012-04-27 21:39:21 +00008565static int bnx2x_func_wait_started(struct bnx2x *bp)
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008566{
8567 int tout = 50;
8568 int msix = (bp->flags & USING_MSIX_FLAG) ? 1 : 0;
8569
8570 if (!bp->port.pmf)
8571 return 0;
8572
8573 /*
8574 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008575 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008576 * 1. Sync IRS for default SB
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008577 * 2. Sync SP queue - this guarantees us that attention handling started
8578 * 3. Wait, that TX disable/enable transaction completes
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008579 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008580 * 1+2 guarantee that if DCBx attention was scheduled it already changed
8581 * pending bit of transaction from STARTED-->TX_STOPPED, if we already
8582 * received completion for the transaction the state is TX_STOPPED.
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008583 * State will return to STARTED after completion of TX_STOPPED-->STARTED
8584 * transaction.
8585 */
8586
8587 /* make sure default SB ISR is done */
8588 if (msix)
8589 synchronize_irq(bp->msix_table[0].vector);
8590 else
8591 synchronize_irq(bp->pdev->irq);
8592
8593 flush_workqueue(bnx2x_wq);
8594
8595 while (bnx2x_func_get_state(bp, &bp->func_obj) !=
8596 BNX2X_F_STATE_STARTED && tout--)
8597 msleep(20);
8598
8599 if (bnx2x_func_get_state(bp, &bp->func_obj) !=
8600 BNX2X_F_STATE_STARTED) {
8601#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00008602 BNX2X_ERR("Wrong function state\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008603 return -EBUSY;
8604#else
8605 /*
8606 * Failed to complete the transaction in a "good way"
8607 * Force both transactions with CLR bit
8608 */
Yuval Mintz3b603062012-03-18 10:33:39 +00008609 struct bnx2x_func_state_params func_params = {NULL};
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008610
Merav Sicron51c1a582012-03-18 10:33:38 +00008611 DP(NETIF_MSG_IFDOWN,
8612 "Hmmm... unexpected function state! Forcing STARTED-->TX_ST0PPED-->STARTED\n");
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008613
8614 func_params.f_obj = &bp->func_obj;
8615 __set_bit(RAMROD_DRV_CLR_ONLY,
8616 &func_params.ramrod_flags);
8617
8618 /* STARTED-->TX_ST0PPED */
8619 func_params.cmd = BNX2X_F_CMD_TX_STOP;
8620 bnx2x_func_state_change(bp, &func_params);
8621
8622 /* TX_ST0PPED-->STARTED */
8623 func_params.cmd = BNX2X_F_CMD_TX_START;
8624 return bnx2x_func_state_change(bp, &func_params);
8625#endif
8626 }
8627
8628 return 0;
8629}
8630
Yuval Mintz5d07d862012-09-13 02:56:21 +00008631void bnx2x_chip_cleanup(struct bnx2x *bp, int unload_mode, bool keep_link)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008632{
8633 int port = BP_PORT(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +00008634 int i, rc = 0;
8635 u8 cos;
Yuval Mintz3b603062012-03-18 10:33:39 +00008636 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008637 u32 reset_code;
8638
8639 /* Wait until tx fastpath tasks complete */
8640 for_each_tx_queue(bp, i) {
8641 struct bnx2x_fastpath *fp = &bp->fp[i];
8642
Ariel Elior6383c0b2011-07-14 08:31:57 +00008643 for_each_cos_in_tx_queue(fp, cos)
Merav Sicron65565882012-06-19 07:48:26 +00008644 rc = bnx2x_clean_tx_queue(bp, fp->txdata_ptr[cos]);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008645#ifdef BNX2X_STOP_ON_ERROR
8646 if (rc)
8647 return;
8648#endif
8649 }
8650
8651 /* Give HW time to discard old tx messages */
Yuval Mintz0926d492013-01-23 03:21:45 +00008652 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008653
8654 /* Clean all ETH MACs */
Barak Witkowski15192a82012-06-19 07:48:28 +00008655 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_ETH_MAC,
8656 false);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008657 if (rc < 0)
8658 BNX2X_ERR("Failed to delete all ETH macs: %d\n", rc);
8659
8660 /* Clean up UC list */
Barak Witkowski15192a82012-06-19 07:48:28 +00008661 rc = bnx2x_del_all_macs(bp, &bp->sp_objs[0].mac_obj, BNX2X_UC_LIST_MAC,
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008662 true);
8663 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +00008664 BNX2X_ERR("Failed to schedule DEL commands for UC MACs list: %d\n",
8665 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008666
8667 /* Disable LLH */
8668 if (!CHIP_IS_E1(bp))
8669 REG_WR(bp, NIG_REG_LLH0_FUNC_EN + port*8, 0);
8670
8671 /* Set "drop all" (stop Rx).
8672 * We need to take a netif_addr_lock() here in order to prevent
8673 * a race between the completion code and this code.
8674 */
8675 netif_addr_lock_bh(bp->dev);
8676 /* Schedule the rx_mode command */
8677 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
8678 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
8679 else
8680 bnx2x_set_storm_rx_mode(bp);
8681
8682 /* Cleanup multicast configuration */
8683 rparam.mcast_obj = &bp->mcast_obj;
8684 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
8685 if (rc < 0)
8686 BNX2X_ERR("Failed to send DEL multicast command: %d\n", rc);
8687
8688 netif_addr_unlock_bh(bp->dev);
8689
Ariel Eliorf1929b02013-01-01 05:22:41 +00008690 bnx2x_iov_chip_cleanup(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008691
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008692 /*
8693 * Send the UNLOAD_REQUEST to the MCP. This will return if
8694 * this function should perform FUNC, PORT or COMMON HW
8695 * reset.
8696 */
8697 reset_code = bnx2x_send_unload_req(bp, unload_mode);
8698
8699 /*
8700 * (assumption: No Attention from MCP at this stage)
Yuval Mintz16a5fd92013-06-02 00:06:18 +00008701 * PMF probably in the middle of TX disable/enable transaction
Dmitry Kravkov6debea82011-07-19 01:42:04 +00008702 */
8703 rc = bnx2x_func_wait_started(bp);
8704 if (rc) {
8705 BNX2X_ERR("bnx2x_func_wait_started failed\n");
8706#ifdef BNX2X_STOP_ON_ERROR
8707 return;
8708#endif
8709 }
8710
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008711 /* Close multi and leading connections
8712 * Completions for ramrods are collected in a synchronous way
8713 */
Merav Sicron55c11942012-11-07 00:45:48 +00008714 for_each_eth_queue(bp, i)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008715 if (bnx2x_stop_queue(bp, i))
8716#ifdef BNX2X_STOP_ON_ERROR
8717 return;
8718#else
8719 goto unload_error;
8720#endif
Merav Sicron55c11942012-11-07 00:45:48 +00008721
8722 if (CNIC_LOADED(bp)) {
8723 for_each_cnic_queue(bp, i)
8724 if (bnx2x_stop_queue(bp, i))
8725#ifdef BNX2X_STOP_ON_ERROR
8726 return;
8727#else
8728 goto unload_error;
8729#endif
8730 }
8731
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008732 /* If SP settings didn't get completed so far - something
8733 * very wrong has happen.
8734 */
8735 if (!bnx2x_wait_sp_comp(bp, ~0x0UL))
8736 BNX2X_ERR("Hmmm... Common slow path ramrods got stuck!\n");
8737
8738#ifndef BNX2X_STOP_ON_ERROR
8739unload_error:
8740#endif
8741 rc = bnx2x_func_stop(bp);
8742 if (rc) {
8743 BNX2X_ERR("Function stop failed!\n");
8744#ifdef BNX2X_STOP_ON_ERROR
8745 return;
8746#endif
8747 }
8748
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008749 /* Disable HW interrupts, NAPI */
8750 bnx2x_netif_stop(bp, 1);
Merav Sicron26614ba2012-08-27 03:26:19 +00008751 /* Delete all NAPI objects */
8752 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +00008753 if (CNIC_LOADED(bp))
8754 bnx2x_del_all_napi_cnic(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008755
8756 /* Release IRQs */
Dmitry Kravkovd6214d72010-10-06 03:32:10 +00008757 bnx2x_free_irq(bp);
Dmitry Kravkov523224a2010-10-06 03:23:26 +00008758
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008759 /* Reset the chip */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008760 rc = bnx2x_reset_hw(bp, reset_code);
8761 if (rc)
8762 BNX2X_ERR("HW_RESET failed\n");
8763
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02008764 /* Report UNLOAD_DONE to MCP */
Yuval Mintz5d07d862012-09-13 02:56:21 +00008765 bnx2x_send_unload_done(bp, keep_link);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008766}
8767
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +00008768void bnx2x_disable_close_the_gate(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008769{
8770 u32 val;
8771
Merav Sicron51c1a582012-03-18 10:33:38 +00008772 DP(NETIF_MSG_IFDOWN, "Disabling \"close the gates\"\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008773
8774 if (CHIP_IS_E1(bp)) {
8775 int port = BP_PORT(bp);
8776 u32 addr = port ? MISC_REG_AEU_MASK_ATTN_FUNC_1 :
8777 MISC_REG_AEU_MASK_ATTN_FUNC_0;
8778
8779 val = REG_RD(bp, addr);
8780 val &= ~(0x300);
8781 REG_WR(bp, addr, val);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +03008782 } else {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008783 val = REG_RD(bp, MISC_REG_AEU_GENERAL_MASK);
8784 val &= ~(MISC_AEU_GENERAL_MASK_REG_AEU_PXP_CLOSE_MASK |
8785 MISC_AEU_GENERAL_MASK_REG_AEU_NIG_CLOSE_MASK);
8786 REG_WR(bp, MISC_REG_AEU_GENERAL_MASK, val);
8787 }
8788}
8789
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008790/* Close gates #2, #3 and #4: */
8791static void bnx2x_set_234_gates(struct bnx2x *bp, bool close)
8792{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008793 u32 val;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008794
8795 /* Gates #2 and #4a are closed/opened for "not E1" only */
8796 if (!CHIP_IS_E1(bp)) {
8797 /* #4 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008798 REG_WR(bp, PXP_REG_HST_DISCARD_DOORBELLS, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008799 /* #2 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008800 REG_WR(bp, PXP_REG_HST_DISCARD_INTERNAL_WRITES, !!close);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008801 }
8802
8803 /* #3 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008804 if (CHIP_IS_E1x(bp)) {
8805 /* Prevent interrupts from HC on both ports */
8806 val = REG_RD(bp, HC_REG_CONFIG_1);
8807 REG_WR(bp, HC_REG_CONFIG_1,
8808 (!close) ? (val | HC_CONFIG_1_REG_BLOCK_DISABLE_1) :
8809 (val & ~(u32)HC_CONFIG_1_REG_BLOCK_DISABLE_1));
8810
8811 val = REG_RD(bp, HC_REG_CONFIG_0);
8812 REG_WR(bp, HC_REG_CONFIG_0,
8813 (!close) ? (val | HC_CONFIG_0_REG_BLOCK_DISABLE_0) :
8814 (val & ~(u32)HC_CONFIG_0_REG_BLOCK_DISABLE_0));
8815 } else {
Jorrit Schippersd82603c2012-12-27 17:33:02 +01008816 /* Prevent incoming interrupts in IGU */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008817 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
8818
8819 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION,
8820 (!close) ?
8821 (val | IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE) :
8822 (val & ~(u32)IGU_BLOCK_CONFIGURATION_REG_BLOCK_ENABLE));
8823 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008824
Merav Sicron51c1a582012-03-18 10:33:38 +00008825 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "%s gates #2, #3 and #4\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008826 close ? "closing" : "opening");
8827 mmiowb();
8828}
8829
8830#define SHARED_MF_CLP_MAGIC 0x80000000 /* `magic' bit */
8831
8832static void bnx2x_clp_reset_prep(struct bnx2x *bp, u32 *magic_val)
8833{
8834 /* Do some magic... */
8835 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8836 *magic_val = val & SHARED_MF_CLP_MAGIC;
8837 MF_CFG_WR(bp, shared_mf_config.clp_mb, val | SHARED_MF_CLP_MAGIC);
8838}
8839
Dmitry Kravkove8920672011-05-04 23:52:40 +00008840/**
8841 * bnx2x_clp_reset_done - restore the value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008842 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008843 * @bp: driver handle
8844 * @magic_val: old value of the `magic' bit.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008845 */
8846static void bnx2x_clp_reset_done(struct bnx2x *bp, u32 magic_val)
8847{
8848 /* Restore the `magic' bit value... */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008849 u32 val = MF_CFG_RD(bp, shared_mf_config.clp_mb);
8850 MF_CFG_WR(bp, shared_mf_config.clp_mb,
8851 (val & (~SHARED_MF_CLP_MAGIC)) | magic_val);
8852}
8853
Dmitry Kravkovf85582f2010-10-06 03:34:21 +00008854/**
Dmitry Kravkove8920672011-05-04 23:52:40 +00008855 * bnx2x_reset_mcp_prep - prepare for MCP reset.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008856 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008857 * @bp: driver handle
8858 * @magic_val: old value of 'magic' bit.
8859 *
8860 * Takes care of CLP configurations.
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008861 */
8862static void bnx2x_reset_mcp_prep(struct bnx2x *bp, u32 *magic_val)
8863{
8864 u32 shmem;
8865 u32 validity_offset;
8866
Merav Sicron51c1a582012-03-18 10:33:38 +00008867 DP(NETIF_MSG_HW | NETIF_MSG_IFUP, "Starting\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008868
8869 /* Set `magic' bit in order to save MF config */
8870 if (!CHIP_IS_E1(bp))
8871 bnx2x_clp_reset_prep(bp, magic_val);
8872
8873 /* Get shmem offset */
8874 shmem = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
Barak Witkowskic55e7712012-12-02 04:05:46 +00008875 validity_offset =
8876 offsetof(struct shmem_region, validity_map[BP_PORT(bp)]);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008877
8878 /* Clear validity map flags */
8879 if (shmem > 0)
8880 REG_WR(bp, shmem + validity_offset, 0);
8881}
8882
8883#define MCP_TIMEOUT 5000 /* 5 seconds (in ms) */
8884#define MCP_ONE_TIMEOUT 100 /* 100 ms */
8885
Dmitry Kravkove8920672011-05-04 23:52:40 +00008886/**
8887 * bnx2x_mcp_wait_one - wait for MCP_ONE_TIMEOUT
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008888 *
Dmitry Kravkove8920672011-05-04 23:52:40 +00008889 * @bp: driver handle
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008890 */
Eric Dumazet1191cb82012-04-27 21:39:21 +00008891static void bnx2x_mcp_wait_one(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008892{
8893 /* special handling for emulation and FPGA,
8894 wait 10 times longer */
8895 if (CHIP_REV_IS_SLOW(bp))
8896 msleep(MCP_ONE_TIMEOUT*10);
8897 else
8898 msleep(MCP_ONE_TIMEOUT);
8899}
8900
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008901/*
8902 * initializes bp->common.shmem_base and waits for validity signature to appear
8903 */
8904static int bnx2x_init_shmem(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008905{
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008906 int cnt = 0;
8907 u32 val = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008908
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008909 do {
8910 bp->common.shmem_base = REG_RD(bp, MISC_REG_SHARED_MEM_ADDR);
8911 if (bp->common.shmem_base) {
8912 val = SHMEM_RD(bp, validity_map[BP_PORT(bp)]);
8913 if (val & SHR_MEM_VALIDITY_MB)
8914 return 0;
8915 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008916
8917 bnx2x_mcp_wait_one(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008918
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008919 } while (cnt++ < (MCP_TIMEOUT / MCP_ONE_TIMEOUT));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008920
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008921 BNX2X_ERR("BAD MCP validity signature\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008922
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +00008923 return -ENODEV;
8924}
8925
8926static int bnx2x_reset_mcp_comp(struct bnx2x *bp, u32 magic_val)
8927{
8928 int rc = bnx2x_init_shmem(bp);
8929
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008930 /* Restore the `magic' bit value */
8931 if (!CHIP_IS_E1(bp))
8932 bnx2x_clp_reset_done(bp, magic_val);
8933
8934 return rc;
8935}
8936
8937static void bnx2x_pxp_prep(struct bnx2x *bp)
8938{
8939 if (!CHIP_IS_E1(bp)) {
8940 REG_WR(bp, PXP2_REG_RD_START_INIT, 0);
8941 REG_WR(bp, PXP2_REG_RQ_RBC_DONE, 0);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008942 mmiowb();
8943 }
8944}
8945
8946/*
8947 * Reset the whole chip except for:
8948 * - PCIE core
8949 * - PCI Glue, PSWHST, PXP/PXP2 RF (all controlled by
8950 * one reset bit)
8951 * - IGU
8952 * - MISC (including AEU)
8953 * - GRC
8954 * - RBCN, RBCP
8955 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008956static void bnx2x_process_kill_chip_reset(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008957{
8958 u32 not_reset_mask1, reset_mask1, not_reset_mask2, reset_mask2;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008959 u32 global_bits2, stay_reset2;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008960
8961 /*
8962 * Bits that have to be set in reset_mask2 if we want to reset 'global'
8963 * (per chip) blocks.
8964 */
8965 global_bits2 =
8966 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CPU |
8967 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_CMN_CORE;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008968
Barak Witkowskic55e7712012-12-02 04:05:46 +00008969 /* Don't reset the following blocks.
8970 * Important: per port blocks (such as EMAC, BMAC, UMAC) can't be
8971 * reset, as in 4 port device they might still be owned
8972 * by the MCP (there is only one leader per path).
8973 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008974 not_reset_mask1 =
8975 MISC_REGISTERS_RESET_REG_1_RST_HC |
8976 MISC_REGISTERS_RESET_REG_1_RST_PXPV |
8977 MISC_REGISTERS_RESET_REG_1_RST_PXP;
8978
8979 not_reset_mask2 =
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00008980 MISC_REGISTERS_RESET_REG_2_RST_PCI_MDIO |
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008981 MISC_REGISTERS_RESET_REG_2_RST_EMAC0_HARD_CORE |
8982 MISC_REGISTERS_RESET_REG_2_RST_EMAC1_HARD_CORE |
8983 MISC_REGISTERS_RESET_REG_2_RST_MISC_CORE |
8984 MISC_REGISTERS_RESET_REG_2_RST_RBCN |
8985 MISC_REGISTERS_RESET_REG_2_RST_GRC |
8986 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_RESET_REG_HARD_CORE |
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008987 MISC_REGISTERS_RESET_REG_2_RST_MCP_N_HARD_CORE_RST_B |
8988 MISC_REGISTERS_RESET_REG_2_RST_ATC |
Barak Witkowskic55e7712012-12-02 04:05:46 +00008989 MISC_REGISTERS_RESET_REG_2_PGLC |
8990 MISC_REGISTERS_RESET_REG_2_RST_BMAC0 |
8991 MISC_REGISTERS_RESET_REG_2_RST_BMAC1 |
8992 MISC_REGISTERS_RESET_REG_2_RST_EMAC0 |
8993 MISC_REGISTERS_RESET_REG_2_RST_EMAC1 |
8994 MISC_REGISTERS_RESET_REG_2_UMAC0 |
8995 MISC_REGISTERS_RESET_REG_2_UMAC1;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00008996
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00008997 /*
8998 * Keep the following blocks in reset:
8999 * - all xxMACs are handled by the bnx2x_link code.
9000 */
9001 stay_reset2 =
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009002 MISC_REGISTERS_RESET_REG_2_XMAC |
9003 MISC_REGISTERS_RESET_REG_2_XMAC_SOFT;
9004
9005 /* Full reset masks according to the chip */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009006 reset_mask1 = 0xffffffff;
9007
9008 if (CHIP_IS_E1(bp))
9009 reset_mask2 = 0xffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009010 else if (CHIP_IS_E1H(bp))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009011 reset_mask2 = 0x1ffff;
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009012 else if (CHIP_IS_E2(bp))
9013 reset_mask2 = 0xfffff;
9014 else /* CHIP_IS_E3 */
9015 reset_mask2 = 0x3ffffff;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009016
9017 /* Don't reset global blocks unless we need to */
9018 if (!global)
9019 reset_mask2 &= ~global_bits2;
9020
9021 /*
9022 * In case of attention in the QM, we need to reset PXP
9023 * (MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR) before QM
9024 * because otherwise QM reset would release 'close the gates' shortly
9025 * before resetting the PXP, then the PSWRQ would send a write
9026 * request to PGLUE. Then when PXP is reset, PGLUE would try to
9027 * read the payload data from PSWWR, but PSWWR would not
9028 * respond. The write queue in PGLUE would stuck, dmae commands
9029 * would not return. Therefore it's important to reset the second
9030 * reset register (containing the
9031 * MISC_REGISTERS_RESET_REG_2_RST_PXP_RQ_RD_WR bit) before the
9032 * first one (containing the MISC_REGISTERS_RESET_REG_1_RST_QM
9033 * bit).
9034 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009035 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_CLEAR,
9036 reset_mask2 & (~not_reset_mask2));
9037
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009038 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_CLEAR,
9039 reset_mask1 & (~not_reset_mask1));
9040
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009041 barrier();
9042 mmiowb();
9043
Vladislav Zolotarov8736c822011-07-21 07:58:36 +00009044 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_2_SET,
9045 reset_mask2 & (~stay_reset2));
9046
9047 barrier();
9048 mmiowb();
9049
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009050 REG_WR(bp, GRCBASE_MISC + MISC_REGISTERS_RESET_REG_1_SET, reset_mask1);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009051 mmiowb();
9052}
9053
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009054/**
9055 * bnx2x_er_poll_igu_vq - poll for pending writes bit.
9056 * It should get cleared in no more than 1s.
9057 *
9058 * @bp: driver handle
9059 *
9060 * It should get cleared in no more than 1s. Returns 0 if
9061 * pending writes bit gets cleared.
9062 */
9063static int bnx2x_er_poll_igu_vq(struct bnx2x *bp)
9064{
9065 u32 cnt = 1000;
9066 u32 pend_bits = 0;
9067
9068 do {
9069 pend_bits = REG_RD(bp, IGU_REG_PENDING_BITS_STATUS);
9070
9071 if (pend_bits == 0)
9072 break;
9073
Yuval Mintz0926d492013-01-23 03:21:45 +00009074 usleep_range(1000, 2000);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009075 } while (cnt-- > 0);
9076
9077 if (cnt <= 0) {
9078 BNX2X_ERR("Still pending IGU requests pend_bits=%x!\n",
9079 pend_bits);
9080 return -EBUSY;
9081 }
9082
9083 return 0;
9084}
9085
9086static int bnx2x_process_kill(struct bnx2x *bp, bool global)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009087{
9088 int cnt = 1000;
9089 u32 val = 0;
9090 u32 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1, pgl_exp_rom2;
Yuval Mintz2de67432013-01-23 03:21:43 +00009091 u32 tags_63_32 = 0;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009092
9093 /* Empty the Tetris buffer, wait for 1s */
9094 do {
9095 sr_cnt = REG_RD(bp, PXP2_REG_RD_SR_CNT);
9096 blk_cnt = REG_RD(bp, PXP2_REG_RD_BLK_CNT);
9097 port_is_idle_0 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_0);
9098 port_is_idle_1 = REG_RD(bp, PXP2_REG_RD_PORT_IS_IDLE_1);
9099 pgl_exp_rom2 = REG_RD(bp, PXP2_REG_PGL_EXP_ROM2);
Barak Witkowskic55e7712012-12-02 04:05:46 +00009100 if (CHIP_IS_E3(bp))
9101 tags_63_32 = REG_RD(bp, PGLUE_B_REG_TAGS_63_32);
9102
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009103 if ((sr_cnt == 0x7e) && (blk_cnt == 0xa0) &&
9104 ((port_is_idle_0 & 0x1) == 0x1) &&
9105 ((port_is_idle_1 & 0x1) == 0x1) &&
Barak Witkowskic55e7712012-12-02 04:05:46 +00009106 (pgl_exp_rom2 == 0xffffffff) &&
9107 (!CHIP_IS_E3(bp) || (tags_63_32 == 0xffffffff)))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009108 break;
Yuval Mintz0926d492013-01-23 03:21:45 +00009109 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009110 } while (cnt-- > 0);
9111
9112 if (cnt <= 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009113 BNX2X_ERR("Tetris buffer didn't get empty or there are still outstanding read requests after 1s!\n");
9114 BNX2X_ERR("sr_cnt=0x%08x, blk_cnt=0x%08x, port_is_idle_0=0x%08x, port_is_idle_1=0x%08x, pgl_exp_rom2=0x%08x\n",
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009115 sr_cnt, blk_cnt, port_is_idle_0, port_is_idle_1,
9116 pgl_exp_rom2);
9117 return -EAGAIN;
9118 }
9119
9120 barrier();
9121
9122 /* Close gates #2, #3 and #4 */
9123 bnx2x_set_234_gates(bp, true);
9124
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009125 /* Poll for IGU VQs for 57712 and newer chips */
9126 if (!CHIP_IS_E1x(bp) && bnx2x_er_poll_igu_vq(bp))
9127 return -EAGAIN;
9128
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009129 /* TBD: Indicate that "process kill" is in progress to MCP */
9130
9131 /* Clear "unprepared" bit */
9132 REG_WR(bp, MISC_REG_UNPREPARED, 0);
9133 barrier();
9134
9135 /* Make sure all is written to the chip before the reset */
9136 mmiowb();
9137
9138 /* Wait for 1ms to empty GLUE and PCI-E core queues,
9139 * PSWHST, GRC and PSWRD Tetris buffer.
9140 */
Yuval Mintz0926d492013-01-23 03:21:45 +00009141 usleep_range(1000, 2000);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009142
9143 /* Prepare to chip reset: */
9144 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009145 if (global)
9146 bnx2x_reset_mcp_prep(bp, &val);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009147
9148 /* PXP */
9149 bnx2x_pxp_prep(bp);
9150 barrier();
9151
9152 /* reset the chip */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009153 bnx2x_process_kill_chip_reset(bp, global);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009154 barrier();
9155
9156 /* Recover after reset: */
9157 /* MCP */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009158 if (global && bnx2x_reset_mcp_comp(bp, val))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009159 return -EAGAIN;
9160
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009161 /* TBD: Add resetting the NO_MCP mode DB here */
9162
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009163 /* Open the gates #2, #3 and #4 */
9164 bnx2x_set_234_gates(bp, false);
9165
9166 /* TBD: IGU/AEU preparation bring back the AEU/IGU to a
9167 * reset state, re-enable attentions. */
9168
9169 return 0;
9170}
9171
Merav Sicron910cc722012-11-11 03:56:08 +00009172static int bnx2x_leader_reset(struct bnx2x *bp)
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009173{
9174 int rc = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009175 bool global = bnx2x_reset_is_global(bp);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009176 u32 load_code;
9177
9178 /* if not going to reset MCP - load "fake" driver to reset HW while
9179 * driver is owner of the HW
9180 */
9181 if (!global && !BP_NOMCP(bp)) {
Yuval Mintz5d07d862012-09-13 02:56:21 +00009182 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_REQ,
9183 DRV_MSG_CODE_LOAD_REQ_WITH_LFA);
Ariel Elior95c6c6162012-01-26 06:01:52 +00009184 if (!load_code) {
9185 BNX2X_ERR("MCP response failure, aborting\n");
9186 rc = -EAGAIN;
9187 goto exit_leader_reset;
9188 }
9189 if ((load_code != FW_MSG_CODE_DRV_LOAD_COMMON_CHIP) &&
9190 (load_code != FW_MSG_CODE_DRV_LOAD_COMMON)) {
9191 BNX2X_ERR("MCP unexpected resp, aborting\n");
9192 rc = -EAGAIN;
9193 goto exit_leader_reset2;
9194 }
9195 load_code = bnx2x_fw_command(bp, DRV_MSG_CODE_LOAD_DONE, 0);
9196 if (!load_code) {
9197 BNX2X_ERR("MCP response failure, aborting\n");
9198 rc = -EAGAIN;
9199 goto exit_leader_reset2;
9200 }
9201 }
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009202
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009203 /* Try to recover after the failure */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009204 if (bnx2x_process_kill(bp, global)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009205 BNX2X_ERR("Something bad had happen on engine %d! Aii!\n",
9206 BP_PATH(bp));
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009207 rc = -EAGAIN;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009208 goto exit_leader_reset2;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009209 }
9210
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009211 /*
9212 * Clear RESET_IN_PROGRES and RESET_GLOBAL bits and update the driver
9213 * state.
9214 */
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009215 bnx2x_set_reset_done(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009216 if (global)
9217 bnx2x_clear_reset_global(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009218
Ariel Elior95c6c6162012-01-26 06:01:52 +00009219exit_leader_reset2:
9220 /* unload "fake driver" if it was loaded */
9221 if (!global && !BP_NOMCP(bp)) {
9222 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_MCP, 0);
9223 bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE, 0);
9224 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009225exit_leader_reset:
9226 bp->is_leader = 0;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009227 bnx2x_release_leader_lock(bp);
9228 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009229 return rc;
9230}
9231
Eric Dumazet1191cb82012-04-27 21:39:21 +00009232static void bnx2x_recovery_failed(struct bnx2x *bp)
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009233{
9234 netdev_err(bp->dev, "Recovery has failed. Power cycle is needed.\n");
9235
9236 /* Disconnect this device */
9237 netif_device_detach(bp->dev);
9238
9239 /*
9240 * Block ifup for all function on this engine until "process kill"
9241 * or power cycle.
9242 */
9243 bnx2x_set_reset_in_progress(bp);
9244
9245 /* Shut down the power */
9246 bnx2x_set_power_state(bp, PCI_D3hot);
9247
9248 bp->recovery_state = BNX2X_RECOVERY_FAILED;
9249
9250 smp_mb();
9251}
9252
9253/*
9254 * Assumption: runs under rtnl lock. This together with the fact
Ariel Elior6383c0b2011-07-14 08:31:57 +00009255 * that it's called only from bnx2x_sp_rtnl() ensure that it
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009256 * will never be called when netif_running(bp->dev) is false.
9257 */
9258static void bnx2x_parity_recover(struct bnx2x *bp)
9259{
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009260 bool global = false;
Ariel Elior7a752992012-01-26 06:01:53 +00009261 u32 error_recovered, error_unrecovered;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009262 bool is_parity;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009263
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009264 DP(NETIF_MSG_HW, "Handling parity\n");
9265 while (1) {
9266 switch (bp->recovery_state) {
9267 case BNX2X_RECOVERY_INIT:
9268 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_INIT\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009269 is_parity = bnx2x_chk_parity_attn(bp, &global, false);
9270 WARN_ON(!is_parity);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009271
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009272 /* Try to get a LEADER_LOCK HW lock */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009273 if (bnx2x_trylock_leader_lock(bp)) {
9274 bnx2x_set_reset_in_progress(bp);
9275 /*
9276 * Check if there is a global attention and if
9277 * there was a global attention, set the global
9278 * reset bit.
9279 */
9280
9281 if (global)
9282 bnx2x_set_reset_global(bp);
9283
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009284 bp->is_leader = 1;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009285 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009286
9287 /* Stop the driver */
9288 /* If interface has been removed - break */
Yuval Mintz5d07d862012-09-13 02:56:21 +00009289 if (bnx2x_nic_unload(bp, UNLOAD_RECOVERY, false))
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009290 return;
9291
9292 bp->recovery_state = BNX2X_RECOVERY_WAIT;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009293
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009294 /* Ensure "is_leader", MCP command sequence and
9295 * "recovery_state" update values are seen on other
9296 * CPUs.
9297 */
9298 smp_mb();
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009299 break;
9300
9301 case BNX2X_RECOVERY_WAIT:
9302 DP(NETIF_MSG_HW, "State is BNX2X_RECOVERY_WAIT\n");
9303 if (bp->is_leader) {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009304 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +00009305 bool other_load_status =
9306 bnx2x_get_load_status(bp, other_engine);
9307 bool load_status =
9308 bnx2x_get_load_status(bp, BP_PATH(bp));
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009309 global = bnx2x_reset_is_global(bp);
9310
9311 /*
9312 * In case of a parity in a global block, let
9313 * the first leader that performs a
9314 * leader_reset() reset the global blocks in
9315 * order to clear global attentions. Otherwise
Yuval Mintz16a5fd92013-06-02 00:06:18 +00009316 * the gates will remain closed for that
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009317 * engine.
9318 */
Ariel Elior889b9af2012-01-26 06:01:51 +00009319 if (load_status ||
9320 (global && other_load_status)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009321 /* Wait until all other functions get
9322 * down.
9323 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009324 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009325 HZ/10);
9326 return;
9327 } else {
9328 /* If all other functions got down -
9329 * try to bring the chip back to
9330 * normal. In any case it's an exit
9331 * point for a leader.
9332 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009333 if (bnx2x_leader_reset(bp)) {
9334 bnx2x_recovery_failed(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009335 return;
9336 }
9337
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009338 /* If we are here, means that the
9339 * leader has succeeded and doesn't
9340 * want to be a leader any more. Try
9341 * to continue as a none-leader.
9342 */
9343 break;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009344 }
9345 } else { /* non-leader */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009346 if (!bnx2x_reset_is_done(bp, BP_PATH(bp))) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009347 /* Try to get a LEADER_LOCK HW lock as
9348 * long as a former leader may have
9349 * been unloaded by the user or
9350 * released a leadership by another
9351 * reason.
9352 */
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009353 if (bnx2x_trylock_leader_lock(bp)) {
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009354 /* I'm a leader now! Restart a
9355 * switch case.
9356 */
9357 bp->is_leader = 1;
9358 break;
9359 }
9360
Ariel Elior7be08a72011-07-14 08:31:19 +00009361 schedule_delayed_work(&bp->sp_rtnl_task,
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009362 HZ/10);
9363 return;
9364
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009365 } else {
9366 /*
9367 * If there was a global attention, wait
9368 * for it to be cleared.
9369 */
9370 if (bnx2x_reset_is_global(bp)) {
9371 schedule_delayed_work(
Ariel Elior7be08a72011-07-14 08:31:19 +00009372 &bp->sp_rtnl_task,
9373 HZ/10);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009374 return;
9375 }
9376
Ariel Elior7a752992012-01-26 06:01:53 +00009377 error_recovered =
9378 bp->eth_stats.recoverable_error;
9379 error_unrecovered =
9380 bp->eth_stats.unrecoverable_error;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009381 bp->recovery_state =
9382 BNX2X_RECOVERY_NIC_LOADING;
9383 if (bnx2x_nic_load(bp, LOAD_NORMAL)) {
Ariel Elior7a752992012-01-26 06:01:53 +00009384 error_unrecovered++;
Ariel Elior95c6c6162012-01-26 06:01:52 +00009385 netdev_err(bp->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +00009386 "Recovery failed. Power cycle needed\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +00009387 /* Disconnect this device */
9388 netif_device_detach(bp->dev);
9389 /* Shut down the power */
9390 bnx2x_set_power_state(
9391 bp, PCI_D3hot);
9392 smp_mb();
9393 } else {
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009394 bp->recovery_state =
9395 BNX2X_RECOVERY_DONE;
Ariel Elior7a752992012-01-26 06:01:53 +00009396 error_recovered++;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009397 smp_mb();
9398 }
Ariel Elior7a752992012-01-26 06:01:53 +00009399 bp->eth_stats.recoverable_error =
9400 error_recovered;
9401 bp->eth_stats.unrecoverable_error =
9402 error_unrecovered;
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +00009403
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009404 return;
9405 }
9406 }
9407 default:
9408 return;
9409 }
9410 }
9411}
9412
Michal Schmidt56ad3152012-02-16 02:38:48 +00009413static int bnx2x_close(struct net_device *dev);
9414
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009415/* bnx2x_nic_unload() flushes the bnx2x_wq, thus reset task is
9416 * scheduled on a general queue in order to prevent a dead lock.
9417 */
Ariel Elior7be08a72011-07-14 08:31:19 +00009418static void bnx2x_sp_rtnl_task(struct work_struct *work)
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009419{
Ariel Elior7be08a72011-07-14 08:31:19 +00009420 struct bnx2x *bp = container_of(work, struct bnx2x, sp_rtnl_task.work);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009421
9422 rtnl_lock();
9423
Ariel Elior8395be52013-01-01 05:22:44 +00009424 if (!netif_running(bp->dev)) {
9425 rtnl_unlock();
9426 return;
9427 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009428
Ariel Elior7be08a72011-07-14 08:31:19 +00009429 /* if stop on error is defined no recovery flows should be executed */
9430#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +00009431 BNX2X_ERR("recovery flow called but STOP_ON_ERROR defined so reset not done to allow debug dump,\n"
Ariel Elior7be08a72011-07-14 08:31:19 +00009432 "you will need to reboot when done\n");
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009433 goto sp_rtnl_not_reset;
Ariel Elior7be08a72011-07-14 08:31:19 +00009434#endif
9435
9436 if (unlikely(bp->recovery_state != BNX2X_RECOVERY_DONE)) {
9437 /*
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009438 * Clear all pending SP commands as we are going to reset the
9439 * function anyway.
Ariel Elior7be08a72011-07-14 08:31:19 +00009440 */
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009441 bp->sp_rtnl_state = 0;
9442 smp_mb();
9443
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009444 bnx2x_parity_recover(bp);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009445
Ariel Elior8395be52013-01-01 05:22:44 +00009446 rtnl_unlock();
9447 return;
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009448 }
9449
9450 if (test_and_clear_bit(BNX2X_SP_RTNL_TX_TIMEOUT, &bp->sp_rtnl_state)) {
9451 /*
9452 * Clear all pending SP commands as we are going to reset the
9453 * function anyway.
9454 */
9455 bp->sp_rtnl_state = 0;
9456 smp_mb();
9457
Yuval Mintz5d07d862012-09-13 02:56:21 +00009458 bnx2x_nic_unload(bp, UNLOAD_NORMAL, true);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009459 bnx2x_nic_load(bp, LOAD_NORMAL);
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009460
Ariel Elior8395be52013-01-01 05:22:44 +00009461 rtnl_unlock();
9462 return;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +00009463 }
Vladislav Zolotarovb1fb8742011-07-24 03:57:46 +00009464#ifdef BNX2X_STOP_ON_ERROR
9465sp_rtnl_not_reset:
9466#endif
9467 if (test_and_clear_bit(BNX2X_SP_RTNL_SETUP_TC, &bp->sp_rtnl_state))
9468 bnx2x_setup_tc(bp->dev, bp->dcbx_port_params.ets.num_of_cos);
Barak Witkowskia3348722012-04-23 03:04:46 +00009469 if (test_and_clear_bit(BNX2X_SP_RTNL_AFEX_F_UPDATE, &bp->sp_rtnl_state))
9470 bnx2x_after_function_update(bp);
Ariel Elior83048592011-11-13 04:34:29 +00009471 /*
9472 * in case of fan failure we need to reset id if the "stop on error"
9473 * debug flag is set, since we trying to prevent permanent overheating
9474 * damage
9475 */
9476 if (test_and_clear_bit(BNX2X_SP_RTNL_FAN_FAILURE, &bp->sp_rtnl_state)) {
Merav Sicron51c1a582012-03-18 10:33:38 +00009477 DP(NETIF_MSG_HW, "fan failure detected. Unloading driver\n");
Ariel Elior83048592011-11-13 04:34:29 +00009478 netif_device_detach(bp->dev);
9479 bnx2x_close(bp->dev);
Ariel Elior8395be52013-01-01 05:22:44 +00009480 rtnl_unlock();
9481 return;
Ariel Elior83048592011-11-13 04:34:29 +00009482 }
9483
Ariel Elior381ac162013-01-01 05:22:29 +00009484 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_MCAST, &bp->sp_rtnl_state)) {
9485 DP(BNX2X_MSG_SP,
9486 "sending set mcast vf pf channel message from rtnl sp-task\n");
9487 bnx2x_vfpf_set_mcast(bp->dev);
9488 }
9489
9490 if (test_and_clear_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
9491 &bp->sp_rtnl_state)) {
9492 DP(BNX2X_MSG_SP,
9493 "sending set storm rx mode vf pf channel message from rtnl sp-task\n");
9494 bnx2x_vfpf_storm_rx_mode(bp);
9495 }
9496
Ariel Elior3ec9f9c2013-03-11 05:17:45 +00009497 if (test_and_clear_bit(BNX2X_SP_RTNL_HYPERVISOR_VLAN,
9498 &bp->sp_rtnl_state))
9499 bnx2x_pf_set_vfs_vlan(bp);
9500
Ariel Elior8395be52013-01-01 05:22:44 +00009501 /* work which needs rtnl lock not-taken (as it takes the lock itself and
9502 * can be called from other contexts as well)
9503 */
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009504 rtnl_unlock();
Ariel Elior8395be52013-01-01 05:22:44 +00009505
Ariel Elior64112802013-01-07 00:50:23 +00009506 /* enable SR-IOV if applicable */
Ariel Elior8395be52013-01-01 05:22:44 +00009507 if (IS_SRIOV(bp) && test_and_clear_bit(BNX2X_SP_RTNL_ENABLE_SRIOV,
Ariel Elior3c76fef2013-03-11 05:17:46 +00009508 &bp->sp_rtnl_state)) {
9509 bnx2x_disable_sriov(bp);
Ariel Elior64112802013-01-07 00:50:23 +00009510 bnx2x_enable_sriov(bp);
Ariel Elior3c76fef2013-03-11 05:17:46 +00009511 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009512}
9513
Yaniv Rosner3deb8162011-06-14 01:34:33 +00009514static void bnx2x_period_task(struct work_struct *work)
9515{
9516 struct bnx2x *bp = container_of(work, struct bnx2x, period_task.work);
9517
9518 if (!netif_running(bp->dev))
9519 goto period_task_exit;
9520
9521 if (CHIP_REV_IS_SLOW(bp)) {
9522 BNX2X_ERR("period task called on emulation, ignoring\n");
9523 goto period_task_exit;
9524 }
9525
9526 bnx2x_acquire_phy_lock(bp);
9527 /*
9528 * The barrier is needed to ensure the ordering between the writing to
9529 * the bp->port.pmf in the bnx2x_nic_load() or bnx2x_pmf_update() and
9530 * the reading here.
9531 */
9532 smp_mb();
9533 if (bp->port.pmf) {
9534 bnx2x_period_func(&bp->link_params, &bp->link_vars);
9535
9536 /* Re-queue task in 1 sec */
9537 queue_delayed_work(bnx2x_wq, &bp->period_task, 1*HZ);
9538 }
9539
9540 bnx2x_release_phy_lock(bp);
9541period_task_exit:
9542 return;
9543}
9544
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009545/*
9546 * Init service functions
9547 */
9548
Ariel Eliorb56e9672013-01-01 05:22:32 +00009549u32 bnx2x_get_pretend_reg(struct bnx2x *bp)
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009550{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +00009551 u32 base = PXP2_REG_PGL_PRETEND_FUNC_F0;
9552 u32 stride = PXP2_REG_PGL_PRETEND_FUNC_F1 - base;
9553 return base + (BP_ABS_FUNC(bp)) * stride;
Eilon Greensteinf1ef27e2009-02-12 08:36:23 +00009554}
9555
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009556static void bnx2x_prev_unload_close_mac(struct bnx2x *bp,
9557 struct bnx2x_mac_vals *vals)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +02009558{
Yuval Mintz452427b2012-03-26 20:47:07 +00009559 u32 val, base_addr, offset, mask, reset_reg;
9560 bool mac_stopped = false;
9561 u8 port = BP_PORT(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009562
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009563 /* reset addresses as they also mark which values were changed */
9564 vals->bmac_addr = 0;
9565 vals->umac_addr = 0;
9566 vals->xmac_addr = 0;
9567 vals->emac_addr = 0;
9568
Yuval Mintz452427b2012-03-26 20:47:07 +00009569 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_2);
David S. Miller8decf862011-09-22 03:23:13 -04009570
Yuval Mintz452427b2012-03-26 20:47:07 +00009571 if (!CHIP_IS_E3(bp)) {
9572 val = REG_RD(bp, NIG_REG_BMAC0_REGS_OUT_EN + port * 4);
9573 mask = MISC_REGISTERS_RESET_REG_2_RST_BMAC0 << port;
9574 if ((mask & reset_reg) && val) {
9575 u32 wb_data[2];
9576 BNX2X_DEV_INFO("Disable bmac Rx\n");
9577 base_addr = BP_PORT(bp) ? NIG_REG_INGRESS_BMAC1_MEM
9578 : NIG_REG_INGRESS_BMAC0_MEM;
9579 offset = CHIP_IS_E2(bp) ? BIGMAC2_REGISTER_BMAC_CONTROL
9580 : BIGMAC_REGISTER_BMAC_CONTROL;
Ariel Eliorf16da432012-01-26 06:01:50 +00009581
Yuval Mintz452427b2012-03-26 20:47:07 +00009582 /*
9583 * use rd/wr since we cannot use dmae. This is safe
9584 * since MCP won't access the bus due to the request
9585 * to unload, and no function on the path can be
9586 * loaded at this time.
9587 */
9588 wb_data[0] = REG_RD(bp, base_addr + offset);
9589 wb_data[1] = REG_RD(bp, base_addr + offset + 0x4);
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009590 vals->bmac_addr = base_addr + offset;
9591 vals->bmac_val[0] = wb_data[0];
9592 vals->bmac_val[1] = wb_data[1];
Yuval Mintz452427b2012-03-26 20:47:07 +00009593 wb_data[0] &= ~BMAC_CONTROL_RX_ENABLE;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009594 REG_WR(bp, vals->bmac_addr, wb_data[0]);
9595 REG_WR(bp, vals->bmac_addr + 0x4, wb_data[1]);
Yuval Mintz452427b2012-03-26 20:47:07 +00009596 }
9597 BNX2X_DEV_INFO("Disable emac Rx\n");
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009598 vals->emac_addr = NIG_REG_NIG_EMAC0_EN + BP_PORT(bp)*4;
9599 vals->emac_val = REG_RD(bp, vals->emac_addr);
9600 REG_WR(bp, vals->emac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009601 mac_stopped = true;
9602 } else {
9603 if (reset_reg & MISC_REGISTERS_RESET_REG_2_XMAC) {
9604 BNX2X_DEV_INFO("Disable xmac Rx\n");
9605 base_addr = BP_PORT(bp) ? GRCBASE_XMAC1 : GRCBASE_XMAC0;
9606 val = REG_RD(bp, base_addr + XMAC_REG_PFC_CTRL_HI);
9607 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9608 val & ~(1 << 1));
9609 REG_WR(bp, base_addr + XMAC_REG_PFC_CTRL_HI,
9610 val | (1 << 1));
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009611 vals->xmac_addr = base_addr + XMAC_REG_CTRL;
9612 vals->xmac_val = REG_RD(bp, vals->xmac_addr);
9613 REG_WR(bp, vals->xmac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009614 mac_stopped = true;
9615 }
9616 mask = MISC_REGISTERS_RESET_REG_2_UMAC0 << port;
9617 if (mask & reset_reg) {
9618 BNX2X_DEV_INFO("Disable umac Rx\n");
9619 base_addr = BP_PORT(bp) ? GRCBASE_UMAC1 : GRCBASE_UMAC0;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009620 vals->umac_addr = base_addr + UMAC_REG_COMMAND_CONFIG;
9621 vals->umac_val = REG_RD(bp, vals->umac_addr);
9622 REG_WR(bp, vals->umac_addr, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009623 mac_stopped = true;
David S. Miller8decf862011-09-22 03:23:13 -04009624 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -07009625 }
Ariel Eliorf16da432012-01-26 06:01:50 +00009626
Yuval Mintz452427b2012-03-26 20:47:07 +00009627 if (mac_stopped)
9628 msleep(20);
Yuval Mintz452427b2012-03-26 20:47:07 +00009629}
9630
9631#define BNX2X_PREV_UNDI_PROD_ADDR(p) (BAR_TSTRORM_INTMEM + 0x1508 + ((p) << 4))
9632#define BNX2X_PREV_UNDI_RCQ(val) ((val) & 0xffff)
9633#define BNX2X_PREV_UNDI_BD(val) ((val) >> 16 & 0xffff)
9634#define BNX2X_PREV_UNDI_PROD(rcq, bd) ((bd) << 16 | (rcq))
9635
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00009636static void bnx2x_prev_unload_undi_inc(struct bnx2x *bp, u8 port, u8 inc)
Yuval Mintz452427b2012-03-26 20:47:07 +00009637{
9638 u16 rcq, bd;
9639 u32 tmp_reg = REG_RD(bp, BNX2X_PREV_UNDI_PROD_ADDR(port));
9640
9641 rcq = BNX2X_PREV_UNDI_RCQ(tmp_reg) + inc;
9642 bd = BNX2X_PREV_UNDI_BD(tmp_reg) + inc;
9643
9644 tmp_reg = BNX2X_PREV_UNDI_PROD(rcq, bd);
9645 REG_WR(bp, BNX2X_PREV_UNDI_PROD_ADDR(port), tmp_reg);
9646
9647 BNX2X_DEV_INFO("UNDI producer [%d] rings bd -> 0x%04x, rcq -> 0x%04x\n",
9648 port, bd, rcq);
9649}
9650
Bill Pemberton0329aba2012-12-03 09:24:24 -05009651static int bnx2x_prev_mcp_done(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009652{
Yuval Mintz5d07d862012-09-13 02:56:21 +00009653 u32 rc = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_DONE,
9654 DRV_MSG_CODE_UNLOAD_SKIP_LINK_RESET);
Yuval Mintz452427b2012-03-26 20:47:07 +00009655 if (!rc) {
9656 BNX2X_ERR("MCP response failure, aborting\n");
9657 return -EBUSY;
9658 }
9659
9660 return 0;
9661}
9662
Barak Witkowskic63da992012-12-05 23:04:03 +00009663static struct bnx2x_prev_path_list *
9664 bnx2x_prev_path_get_entry(struct bnx2x *bp)
9665{
9666 struct bnx2x_prev_path_list *tmp_list;
9667
9668 list_for_each_entry(tmp_list, &bnx2x_prev_list, list)
9669 if (PCI_SLOT(bp->pdev->devfn) == tmp_list->slot &&
9670 bp->pdev->bus->number == tmp_list->bus &&
9671 BP_PATH(bp) == tmp_list->path)
9672 return tmp_list;
9673
9674 return NULL;
9675}
9676
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009677static int bnx2x_prev_path_mark_eeh(struct bnx2x *bp)
9678{
9679 struct bnx2x_prev_path_list *tmp_list;
9680 int rc;
9681
9682 rc = down_interruptible(&bnx2x_prev_sem);
9683 if (rc) {
9684 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9685 return rc;
9686 }
9687
9688 tmp_list = bnx2x_prev_path_get_entry(bp);
9689 if (tmp_list) {
9690 tmp_list->aer = 1;
9691 rc = 0;
9692 } else {
9693 BNX2X_ERR("path %d: Entry does not exist for eeh; Flow occurs before initial insmod is over ?\n",
9694 BP_PATH(bp));
9695 }
9696
9697 up(&bnx2x_prev_sem);
9698
9699 return rc;
9700}
9701
Bill Pemberton0329aba2012-12-03 09:24:24 -05009702static bool bnx2x_prev_is_path_marked(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009703{
9704 struct bnx2x_prev_path_list *tmp_list;
9705 int rc = false;
9706
9707 if (down_trylock(&bnx2x_prev_sem))
9708 return false;
9709
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009710 tmp_list = bnx2x_prev_path_get_entry(bp);
9711 if (tmp_list) {
9712 if (tmp_list->aer) {
9713 DP(NETIF_MSG_HW, "Path %d was marked by AER\n",
9714 BP_PATH(bp));
9715 } else {
Yuval Mintz452427b2012-03-26 20:47:07 +00009716 rc = true;
9717 BNX2X_DEV_INFO("Path %d was already cleaned from previous drivers\n",
9718 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009719 }
9720 }
9721
9722 up(&bnx2x_prev_sem);
9723
9724 return rc;
9725}
9726
Dmitry Kravkov178135c2013-05-22 21:21:50 +00009727bool bnx2x_port_after_undi(struct bnx2x *bp)
9728{
9729 struct bnx2x_prev_path_list *entry;
9730 bool val;
9731
9732 down(&bnx2x_prev_sem);
9733
9734 entry = bnx2x_prev_path_get_entry(bp);
9735 val = !!(entry && (entry->undi & (1 << BP_PORT(bp))));
9736
9737 up(&bnx2x_prev_sem);
9738
9739 return val;
9740}
9741
Barak Witkowskic63da992012-12-05 23:04:03 +00009742static int bnx2x_prev_mark_path(struct bnx2x *bp, bool after_undi)
Yuval Mintz452427b2012-03-26 20:47:07 +00009743{
9744 struct bnx2x_prev_path_list *tmp_list;
9745 int rc;
9746
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009747 rc = down_interruptible(&bnx2x_prev_sem);
9748 if (rc) {
9749 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9750 return rc;
9751 }
9752
9753 /* Check whether the entry for this path already exists */
9754 tmp_list = bnx2x_prev_path_get_entry(bp);
9755 if (tmp_list) {
9756 if (!tmp_list->aer) {
9757 BNX2X_ERR("Re-Marking the path.\n");
9758 } else {
9759 DP(NETIF_MSG_HW, "Removing AER indication from path %d\n",
9760 BP_PATH(bp));
9761 tmp_list->aer = 0;
9762 }
9763 up(&bnx2x_prev_sem);
9764 return 0;
9765 }
9766 up(&bnx2x_prev_sem);
9767
9768 /* Create an entry for this path and add it */
Devendra Nagaea4b3852012-07-29 03:19:23 +00009769 tmp_list = kmalloc(sizeof(struct bnx2x_prev_path_list), GFP_KERNEL);
Yuval Mintz452427b2012-03-26 20:47:07 +00009770 if (!tmp_list) {
9771 BNX2X_ERR("Failed to allocate 'bnx2x_prev_path_list'\n");
9772 return -ENOMEM;
9773 }
9774
9775 tmp_list->bus = bp->pdev->bus->number;
9776 tmp_list->slot = PCI_SLOT(bp->pdev->devfn);
9777 tmp_list->path = BP_PATH(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009778 tmp_list->aer = 0;
Barak Witkowskic63da992012-12-05 23:04:03 +00009779 tmp_list->undi = after_undi ? (1 << BP_PORT(bp)) : 0;
Yuval Mintz452427b2012-03-26 20:47:07 +00009780
9781 rc = down_interruptible(&bnx2x_prev_sem);
9782 if (rc) {
9783 BNX2X_ERR("Received %d when tried to take lock\n", rc);
9784 kfree(tmp_list);
9785 } else {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +00009786 DP(NETIF_MSG_HW, "Marked path [%d] - finished previous unload\n",
9787 BP_PATH(bp));
Yuval Mintz452427b2012-03-26 20:47:07 +00009788 list_add(&tmp_list->list, &bnx2x_prev_list);
9789 up(&bnx2x_prev_sem);
9790 }
9791
9792 return rc;
9793}
9794
Bill Pemberton0329aba2012-12-03 09:24:24 -05009795static int bnx2x_do_flr(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009796{
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009797 int i;
Yuval Mintz452427b2012-03-26 20:47:07 +00009798 u16 status;
9799 struct pci_dev *dev = bp->pdev;
9800
Yuval Mintz8eee6942012-08-09 04:37:25 +00009801 if (CHIP_IS_E1x(bp)) {
9802 BNX2X_DEV_INFO("FLR not supported in E1/E1H\n");
9803 return -EINVAL;
9804 }
9805
9806 /* only bootcode REQ_BC_VER_4_INITIATE_FLR and onwards support flr */
9807 if (bp->common.bc_ver < REQ_BC_VER_4_INITIATE_FLR) {
9808 BNX2X_ERR("FLR not supported by BC_VER: 0x%x\n",
9809 bp->common.bc_ver);
9810 return -EINVAL;
9811 }
Yuval Mintz452427b2012-03-26 20:47:07 +00009812
Yuval Mintz452427b2012-03-26 20:47:07 +00009813 /* Wait for Transaction Pending bit clean */
9814 for (i = 0; i < 4; i++) {
9815 if (i)
9816 msleep((1 << (i - 1)) * 100);
9817
Jiang Liu2a80eeb2012-08-20 13:26:51 -06009818 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &status);
Yuval Mintz452427b2012-03-26 20:47:07 +00009819 if (!(status & PCI_EXP_DEVSTA_TRPND))
9820 goto clear;
9821 }
9822
9823 dev_err(&dev->dev,
9824 "transaction is not cleared; proceeding with reset anyway\n");
9825
9826clear:
Yuval Mintz452427b2012-03-26 20:47:07 +00009827
Yuval Mintz8eee6942012-08-09 04:37:25 +00009828 BNX2X_DEV_INFO("Initiating FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009829 bnx2x_fw_command(bp, DRV_MSG_CODE_INITIATE_FLR, 0);
9830
9831 return 0;
9832}
9833
Bill Pemberton0329aba2012-12-03 09:24:24 -05009834static int bnx2x_prev_unload_uncommon(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009835{
9836 int rc;
9837
9838 BNX2X_DEV_INFO("Uncommon unload Flow\n");
9839
9840 /* Test if previous unload process was already finished for this path */
9841 if (bnx2x_prev_is_path_marked(bp))
9842 return bnx2x_prev_mcp_done(bp);
9843
Yuval Mintz04c46732013-01-23 03:21:46 +00009844 BNX2X_DEV_INFO("Path is unmarked\n");
9845
Yuval Mintz452427b2012-03-26 20:47:07 +00009846 /* If function has FLR capabilities, and existing FW version matches
9847 * the one required, then FLR will be sufficient to clean any residue
9848 * left by previous driver
9849 */
Ariel Eliorad5afc82013-01-01 05:22:26 +00009850 rc = bnx2x_nic_load_analyze_req(bp, FW_MSG_CODE_DRV_LOAD_FUNCTION);
Yuval Mintz8eee6942012-08-09 04:37:25 +00009851
9852 if (!rc) {
9853 /* fw version is good */
9854 BNX2X_DEV_INFO("FW version matches our own. Attempting FLR\n");
9855 rc = bnx2x_do_flr(bp);
9856 }
9857
9858 if (!rc) {
9859 /* FLR was performed */
9860 BNX2X_DEV_INFO("FLR successful\n");
9861 return 0;
9862 }
9863
9864 BNX2X_DEV_INFO("Could not FLR\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009865
9866 /* Close the MCP request, return failure*/
9867 rc = bnx2x_prev_mcp_done(bp);
9868 if (!rc)
9869 rc = BNX2X_PREV_WAIT_NEEDED;
9870
9871 return rc;
9872}
9873
Bill Pemberton0329aba2012-12-03 09:24:24 -05009874static int bnx2x_prev_unload_common(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009875{
9876 u32 reset_reg, tmp_reg = 0, rc;
Barak Witkowskic63da992012-12-05 23:04:03 +00009877 bool prev_undi = false;
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009878 struct bnx2x_mac_vals mac_vals;
9879
Yuval Mintz452427b2012-03-26 20:47:07 +00009880 /* It is possible a previous function received 'common' answer,
9881 * but hasn't loaded yet, therefore creating a scenario of
9882 * multiple functions receiving 'common' on the same path.
9883 */
9884 BNX2X_DEV_INFO("Common unload Flow\n");
9885
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009886 memset(&mac_vals, 0, sizeof(mac_vals));
9887
Yuval Mintz452427b2012-03-26 20:47:07 +00009888 if (bnx2x_prev_is_path_marked(bp))
9889 return bnx2x_prev_mcp_done(bp);
9890
9891 reset_reg = REG_RD(bp, MISC_REG_RESET_REG_1);
9892
9893 /* Reset should be performed after BRB is emptied */
9894 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_BRB1) {
9895 u32 timer_count = 1000;
Yuval Mintz452427b2012-03-26 20:47:07 +00009896
9897 /* Close the MAC Rx to prevent BRB from filling up */
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009898 bnx2x_prev_unload_close_mac(bp, &mac_vals);
9899
9900 /* close LLH filters towards the BRB */
9901 bnx2x_set_rx_filter(&bp->link_params, 0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009902
9903 /* Check if the UNDI driver was previously loaded
9904 * UNDI driver initializes CID offset for normal bell to 0x7
9905 */
Yuval Mintz452427b2012-03-26 20:47:07 +00009906 if (reset_reg & MISC_REGISTERS_RESET_REG_1_RST_DORQ) {
9907 tmp_reg = REG_RD(bp, DORQ_REG_NORM_CID_OFST);
9908 if (tmp_reg == 0x7) {
9909 BNX2X_DEV_INFO("UNDI previously loaded\n");
9910 prev_undi = true;
9911 /* clear the UNDI indication */
9912 REG_WR(bp, DORQ_REG_NORM_CID_OFST, 0);
Yuval Mintza74801c2013-01-14 05:11:41 +00009913 /* clear possible idle check errors */
9914 REG_RD(bp, NIG_REG_NIG_INT_STS_CLR_0);
Yuval Mintz452427b2012-03-26 20:47:07 +00009915 }
9916 }
Dmitry Kravkovd46f7c42013-04-17 22:49:05 +00009917 if (!CHIP_IS_E1x(bp))
9918 /* block FW from writing to host */
9919 REG_WR(bp, PGLUE_B_REG_INTERNAL_PFID_ENABLE_MASTER, 0);
9920
Yuval Mintz452427b2012-03-26 20:47:07 +00009921 /* wait until BRB is empty */
9922 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9923 while (timer_count) {
9924 u32 prev_brb = tmp_reg;
9925
9926 tmp_reg = REG_RD(bp, BRB1_REG_NUM_OF_FULL_BLOCKS);
9927 if (!tmp_reg)
9928 break;
9929
9930 BNX2X_DEV_INFO("BRB still has 0x%08x\n", tmp_reg);
9931
9932 /* reset timer as long as BRB actually gets emptied */
9933 if (prev_brb > tmp_reg)
9934 timer_count = 1000;
9935 else
9936 timer_count--;
9937
9938 /* If UNDI resides in memory, manually increment it */
9939 if (prev_undi)
9940 bnx2x_prev_unload_undi_inc(bp, BP_PORT(bp), 1);
9941
9942 udelay(10);
9943 }
9944
9945 if (!timer_count)
9946 BNX2X_ERR("Failed to empty BRB, hope for the best\n");
Yuval Mintz452427b2012-03-26 20:47:07 +00009947 }
9948
9949 /* No packets are in the pipeline, path is ready for reset */
9950 bnx2x_reset_common(bp);
9951
Barak Witkowski1ef1d452013-01-10 04:53:40 +00009952 if (mac_vals.xmac_addr)
9953 REG_WR(bp, mac_vals.xmac_addr, mac_vals.xmac_val);
9954 if (mac_vals.umac_addr)
9955 REG_WR(bp, mac_vals.umac_addr, mac_vals.umac_val);
9956 if (mac_vals.emac_addr)
9957 REG_WR(bp, mac_vals.emac_addr, mac_vals.emac_val);
9958 if (mac_vals.bmac_addr) {
9959 REG_WR(bp, mac_vals.bmac_addr, mac_vals.bmac_val[0]);
9960 REG_WR(bp, mac_vals.bmac_addr + 4, mac_vals.bmac_val[1]);
9961 }
9962
Barak Witkowskic63da992012-12-05 23:04:03 +00009963 rc = bnx2x_prev_mark_path(bp, prev_undi);
Yuval Mintz452427b2012-03-26 20:47:07 +00009964 if (rc) {
9965 bnx2x_prev_mcp_done(bp);
9966 return rc;
9967 }
9968
9969 return bnx2x_prev_mcp_done(bp);
9970}
9971
Ariel Elior24f06712012-05-06 07:05:57 +00009972/* previous driver DMAE transaction may have occurred when pre-boot stage ended
9973 * and boot began, or when kdump kernel was loaded. Either case would invalidate
9974 * the addresses of the transaction, resulting in was-error bit set in the pci
9975 * causing all hw-to-host pcie transactions to timeout. If this happened we want
9976 * to clear the interrupt which detected this from the pglueb and the was done
9977 * bit
9978 */
Bill Pemberton0329aba2012-12-03 09:24:24 -05009979static void bnx2x_prev_interrupted_dmae(struct bnx2x *bp)
Ariel Elior24f06712012-05-06 07:05:57 +00009980{
Ariel Elior4a254172012-11-22 07:16:17 +00009981 if (!CHIP_IS_E1x(bp)) {
9982 u32 val = REG_RD(bp, PGLUE_B_REG_PGLUE_B_INT_STS);
9983 if (val & PGLUE_B_PGLUE_B_INT_STS_REG_WAS_ERROR_ATTN) {
Yuval Mintz04c46732013-01-23 03:21:46 +00009984 DP(BNX2X_MSG_SP,
9985 "'was error' bit was found to be set in pglueb upon startup. Clearing\n");
Ariel Elior4a254172012-11-22 07:16:17 +00009986 REG_WR(bp, PGLUE_B_REG_WAS_ERROR_PF_7_0_CLR,
9987 1 << BP_FUNC(bp));
9988 }
Ariel Elior24f06712012-05-06 07:05:57 +00009989 }
9990}
9991
Bill Pemberton0329aba2012-12-03 09:24:24 -05009992static int bnx2x_prev_unload(struct bnx2x *bp)
Yuval Mintz452427b2012-03-26 20:47:07 +00009993{
9994 int time_counter = 10;
9995 u32 rc, fw, hw_lock_reg, hw_lock_val;
9996 BNX2X_DEV_INFO("Entering Previous Unload Flow\n");
9997
Ariel Elior24f06712012-05-06 07:05:57 +00009998 /* clear hw from errors which may have resulted from an interrupted
9999 * dmae transaction.
10000 */
10001 bnx2x_prev_interrupted_dmae(bp);
10002
10003 /* Release previously held locks */
Yuval Mintz452427b2012-03-26 20:47:07 +000010004 hw_lock_reg = (BP_FUNC(bp) <= 5) ?
10005 (MISC_REG_DRIVER_CONTROL_1 + BP_FUNC(bp) * 8) :
10006 (MISC_REG_DRIVER_CONTROL_7 + (BP_FUNC(bp) - 6) * 8);
10007
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010008 hw_lock_val = REG_RD(bp, hw_lock_reg);
Yuval Mintz452427b2012-03-26 20:47:07 +000010009 if (hw_lock_val) {
10010 if (hw_lock_val & HW_LOCK_RESOURCE_NVRAM) {
10011 BNX2X_DEV_INFO("Release Previously held NVRAM lock\n");
10012 REG_WR(bp, MCP_REG_MCPR_NVM_SW_ARB,
10013 (MCPR_NVM_SW_ARB_ARB_REQ_CLR1 << BP_PORT(bp)));
10014 }
10015
10016 BNX2X_DEV_INFO("Release Previously held hw lock\n");
10017 REG_WR(bp, hw_lock_reg, 0xffffffff);
10018 } else
10019 BNX2X_DEV_INFO("No need to release hw/nvram locks\n");
10020
10021 if (MCPR_ACCESS_LOCK_LOCK & REG_RD(bp, MCP_REG_MCPR_ACCESS_LOCK)) {
10022 BNX2X_DEV_INFO("Release previously held alr\n");
Yuval Mintz3cdeec22013-06-02 00:06:19 +000010023 bnx2x_release_alr(bp);
Yuval Mintz452427b2012-03-26 20:47:07 +000010024 }
10025
Yuval Mintz452427b2012-03-26 20:47:07 +000010026 do {
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010027 int aer = 0;
Yuval Mintz452427b2012-03-26 20:47:07 +000010028 /* Lock MCP using an unload request */
10029 fw = bnx2x_fw_command(bp, DRV_MSG_CODE_UNLOAD_REQ_WOL_DIS, 0);
10030 if (!fw) {
10031 BNX2X_ERR("MCP response failure, aborting\n");
10032 rc = -EBUSY;
10033 break;
10034 }
10035
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010036 rc = down_interruptible(&bnx2x_prev_sem);
10037 if (rc) {
10038 BNX2X_ERR("Cannot check for AER; Received %d when tried to take lock\n",
10039 rc);
10040 } else {
10041 /* If Path is marked by EEH, ignore unload status */
10042 aer = !!(bnx2x_prev_path_get_entry(bp) &&
10043 bnx2x_prev_path_get_entry(bp)->aer);
Yuval Mintz60cde812013-03-26 23:28:03 +000010044 up(&bnx2x_prev_sem);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010045 }
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000010046
10047 if (fw == FW_MSG_CODE_DRV_UNLOAD_COMMON || aer) {
Yuval Mintz452427b2012-03-26 20:47:07 +000010048 rc = bnx2x_prev_unload_common(bp);
10049 break;
10050 }
10051
Yuval Mintz16a5fd92013-06-02 00:06:18 +000010052 /* non-common reply from MCP might require looping */
Yuval Mintz452427b2012-03-26 20:47:07 +000010053 rc = bnx2x_prev_unload_uncommon(bp);
10054 if (rc != BNX2X_PREV_WAIT_NEEDED)
10055 break;
10056
10057 msleep(20);
10058 } while (--time_counter);
10059
10060 if (!time_counter || rc) {
10061 BNX2X_ERR("Failed unloading previous driver, aborting\n");
10062 rc = -EBUSY;
10063 }
10064
Barak Witkowskic63da992012-12-05 23:04:03 +000010065 /* Mark function if its port was used to boot from SAN */
Dmitry Kravkov178135c2013-05-22 21:21:50 +000010066 if (bnx2x_port_after_undi(bp))
Barak Witkowskic63da992012-12-05 23:04:03 +000010067 bp->link_params.feature_config_flags |=
10068 FEATURE_CONFIG_BOOT_FROM_SAN;
10069
Yuval Mintz452427b2012-03-26 20:47:07 +000010070 BNX2X_DEV_INFO("Finished Previous Unload Flow [%d]\n", rc);
10071
10072 return rc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010073}
10074
Bill Pemberton0329aba2012-12-03 09:24:24 -050010075static void bnx2x_get_common_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010076{
Barak Witkowski1d187b32011-12-05 22:41:50 +000010077 u32 val, val2, val3, val4, id, boot_mode;
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010078 u16 pmc;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010079
10080 /* Get the chip revision id and number. */
10081 /* chip num:16-31, rev:12-15, metal:4-11, bond_id:0-3 */
10082 val = REG_RD(bp, MISC_REG_CHIP_NUM);
10083 id = ((val & 0xffff) << 16);
10084 val = REG_RD(bp, MISC_REG_CHIP_REV);
10085 id |= ((val & 0xf) << 12);
Yuval Mintzf22fdf22013-03-11 05:17:43 +000010086
10087 /* Metal is read from PCI regs, but we can't access >=0x400 from
10088 * the configuration space (so we need to reg_rd)
10089 */
10090 val = REG_RD(bp, PCICFG_OFFSET + PCI_ID_VAL3);
10091 id |= (((val >> 24) & 0xf) << 4);
Eilon Greenstein5a40e082009-01-14 06:44:04 +000010092 val = REG_RD(bp, MISC_REG_BOND_ID);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010093 id |= (val & 0xf);
10094 bp->common.chip_id = id;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010095
Barak Witkowski7e8e02d2012-04-03 18:41:28 +000010096 /* force 57811 according to MISC register */
10097 if (REG_RD(bp, MISC_REG_CHIP_TYPE) & MISC_REG_CHIP_TYPE_57811_MASK) {
10098 if (CHIP_IS_57810(bp))
10099 bp->common.chip_id = (CHIP_NUM_57811 << 16) |
10100 (bp->common.chip_id & 0x0000FFFF);
10101 else if (CHIP_IS_57810_MF(bp))
10102 bp->common.chip_id = (CHIP_NUM_57811_MF << 16) |
10103 (bp->common.chip_id & 0x0000FFFF);
10104 bp->common.chip_id |= 0x1;
10105 }
10106
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010107 /* Set doorbell size */
10108 bp->db_size = (1 << BNX2X_DB_SHIFT);
10109
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010110 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010111 val = REG_RD(bp, MISC_REG_PORT4MODE_EN_OVWR);
10112 if ((val & 1) == 0)
10113 val = REG_RD(bp, MISC_REG_PORT4MODE_EN);
10114 else
10115 val = (val >> 1) & 1;
10116 BNX2X_DEV_INFO("chip is in %s\n", val ? "4_PORT_MODE" :
10117 "2_PORT_MODE");
10118 bp->common.chip_port_mode = val ? CHIP_4_PORT_MODE :
10119 CHIP_2_PORT_MODE;
10120
10121 if (CHIP_MODE_IS_4_PORT(bp))
10122 bp->pfid = (bp->pf_num >> 1); /* 0..3 */
10123 else
10124 bp->pfid = (bp->pf_num & 0x6); /* 0, 2, 4, 6 */
10125 } else {
10126 bp->common.chip_port_mode = CHIP_PORT_MODE_NONE; /* N/A */
10127 bp->pfid = bp->pf_num; /* 0..7 */
10128 }
10129
Merav Sicron51c1a582012-03-18 10:33:38 +000010130 BNX2X_DEV_INFO("pf_id: %x", bp->pfid);
10131
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010132 bp->link_params.chip_id = bp->common.chip_id;
10133 BNX2X_DEV_INFO("chip ID is 0x%x\n", id);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000010134
Eilon Greenstein1c063282009-02-12 08:36:43 +000010135 val = (REG_RD(bp, 0x2874) & 0x55);
10136 if ((bp->common.chip_id & 0x1) ||
10137 (CHIP_IS_E1(bp) && val) || (CHIP_IS_E1H(bp) && (val == 0x55))) {
10138 bp->flags |= ONE_PORT_FLAG;
10139 BNX2X_DEV_INFO("single port device\n");
10140 }
10141
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010142 val = REG_RD(bp, MCP_REG_MCPR_NVM_CFG4);
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010143 bp->common.flash_size = (BNX2X_NVRAM_1MB_SIZE <<
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010144 (val & MCPR_NVM_CFG4_FLASH_SIZE));
10145 BNX2X_DEV_INFO("flash_size 0x%x (%d)\n",
10146 bp->common.flash_size, bp->common.flash_size);
10147
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010148 bnx2x_init_shmem(bp);
10149
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010150 bp->common.shmem2_base = REG_RD(bp, (BP_PATH(bp) ?
10151 MISC_REG_GENERIC_CR_1 :
10152 MISC_REG_GENERIC_CR_0));
Dmitry Kravkov1b6e2ce2011-05-22 10:11:26 +000010153
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010154 bp->link_params.shmem_base = bp->common.shmem_base;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010155 bp->link_params.shmem2_base = bp->common.shmem2_base;
Yaniv Rosnerb884d952012-11-27 03:46:28 +000010156 if (SHMEM2_RD(bp, size) >
10157 (u32)offsetof(struct shmem2_region, lfa_host_addr[BP_PORT(bp)]))
10158 bp->link_params.lfa_base =
10159 REG_RD(bp, bp->common.shmem2_base +
10160 (u32)offsetof(struct shmem2_region,
10161 lfa_host_addr[BP_PORT(bp)]));
10162 else
10163 bp->link_params.lfa_base = 0;
Eilon Greenstein2691d512009-08-12 08:22:08 +000010164 BNX2X_DEV_INFO("shmem offset 0x%x shmem2 offset 0x%x\n",
10165 bp->common.shmem_base, bp->common.shmem2_base);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010166
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010167 if (!bp->common.shmem_base) {
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010168 BNX2X_DEV_INFO("MCP not active\n");
10169 bp->flags |= NO_MCP_FLAG;
10170 return;
10171 }
10172
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010173 bp->common.hw_config = SHMEM_RD(bp, dev_info.shared_hw_config.config);
Eilon Greenstein35b19ba2009-02-12 08:36:47 +000010174 BNX2X_DEV_INFO("hw_config 0x%08x\n", bp->common.hw_config);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010175
10176 bp->link_params.hw_led_mode = ((bp->common.hw_config &
10177 SHARED_HW_CFG_LED_MODE_MASK) >>
10178 SHARED_HW_CFG_LED_MODE_SHIFT);
10179
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010180 bp->link_params.feature_config_flags = 0;
10181 val = SHMEM_RD(bp, dev_info.shared_feature_config.config);
10182 if (val & SHARED_FEAT_CFG_OVERRIDE_PREEMPHASIS_CFG_ENABLED)
10183 bp->link_params.feature_config_flags |=
10184 FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10185 else
10186 bp->link_params.feature_config_flags &=
10187 ~FEATURE_CONFIG_OVERRIDE_PREEMPHASIS_ENABLED;
10188
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010189 val = SHMEM_RD(bp, dev_info.bc_rev) >> 8;
10190 bp->common.bc_ver = val;
10191 BNX2X_DEV_INFO("bc_ver %X\n", val);
10192 if (val < BNX2X_BC_VER) {
10193 /* for now only warn
10194 * later we might need to enforce this */
Merav Sicron51c1a582012-03-18 10:33:38 +000010195 BNX2X_ERR("This driver needs bc_ver %X but found %X, please upgrade BC\n",
10196 BNX2X_BC_VER, val);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010197 }
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010198 bp->link_params.feature_config_flags |=
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010199 (val >= REQ_BC_VER_4_VRFY_FIRST_PHY_OPT_MDL) ?
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010200 FEATURE_CONFIG_BC_SUPPORTS_OPT_MDL_VRFY : 0;
10201
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010202 bp->link_params.feature_config_flags |=
10203 (val >= REQ_BC_VER_4_VRFY_SPECIFIC_PHY_OPT_MDL) ?
10204 FEATURE_CONFIG_BC_SUPPORTS_DUAL_PHY_OPT_MDL_VRFY : 0;
Barak Witkowskia3348722012-04-23 03:04:46 +000010205 bp->link_params.feature_config_flags |=
10206 (val >= REQ_BC_VER_4_VRFY_AFEX_SUPPORTED) ?
10207 FEATURE_CONFIG_BC_SUPPORTS_AFEX : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010208 bp->link_params.feature_config_flags |=
10209 (val >= REQ_BC_VER_4_SFP_TX_DISABLE_SUPPORTED) ?
10210 FEATURE_CONFIG_BC_SUPPORTS_SFP_TX_DISABLED : 0;
Yaniv Rosner55386fe82012-11-27 03:46:30 +000010211
10212 bp->link_params.feature_config_flags |=
10213 (val >= REQ_BC_VER_4_MT_SUPPORTED) ?
10214 FEATURE_CONFIG_MT_SUPPORT : 0;
10215
Barak Witkowski0e898dd2011-12-05 21:52:22 +000010216 bp->flags |= (val >= REQ_BC_VER_4_PFC_STATS_SUPPORTED) ?
10217 BC_SUPPORTS_PFC_STATS : 0;
Yaniv Rosner85242ee2011-07-05 01:06:53 +000010218
Barak Witkowski2e499d32012-06-26 01:31:19 +000010219 bp->flags |= (val >= REQ_BC_VER_4_FCOE_FEATURES) ?
10220 BC_SUPPORTS_FCOE_FEATURES : 0;
10221
Barak Witkowski98768792012-06-19 07:48:31 +000010222 bp->flags |= (val >= REQ_BC_VER_4_DCBX_ADMIN_MSG_NON_PMF) ?
10223 BC_SUPPORTS_DCBX_MSG_NON_PMF : 0;
Barak Witkowski1d187b32011-12-05 22:41:50 +000010224 boot_mode = SHMEM_RD(bp,
10225 dev_info.port_feature_config[BP_PORT(bp)].mba_config) &
10226 PORT_FEATURE_MBA_BOOT_AGENT_TYPE_MASK;
10227 switch (boot_mode) {
10228 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_PXE:
10229 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_PXE;
10230 break;
10231 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_ISCSIB:
10232 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_ISCSI;
10233 break;
10234 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_FCOE_BOOT:
10235 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_FCOE;
10236 break;
10237 case PORT_FEATURE_MBA_BOOT_AGENT_TYPE_NONE:
10238 bp->common.boot_mode = FEATURE_ETH_BOOTMODE_NONE;
10239 break;
10240 }
10241
Dmitry Kravkovf9a3ebb2011-05-04 23:49:11 +000010242 pci_read_config_word(bp->pdev, bp->pm_cap + PCI_PM_PMC, &pmc);
10243 bp->flags |= (pmc & PCI_PM_CAP_PME_D3cold) ? 0 : NO_WOL_FLAG;
10244
Eilon Greenstein72ce58c2008-08-13 15:52:46 -070010245 BNX2X_DEV_INFO("%sWoL capable\n",
Eilon Greensteinf5372252009-02-12 08:38:30 +000010246 (bp->flags & NO_WOL_FLAG) ? "not " : "");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010247
10248 val = SHMEM_RD(bp, dev_info.shared_hw_config.part_num);
10249 val2 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[4]);
10250 val3 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[8]);
10251 val4 = SHMEM_RD(bp, dev_info.shared_hw_config.part_num[12]);
10252
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000010253 dev_info(&bp->pdev->dev, "part number %X-%X-%X-%X\n",
10254 val, val2, val3, val4);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010255}
10256
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010257#define IGU_FID(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_FID)
10258#define IGU_VEC(val) GET_FIELD((val), IGU_REG_MAPPING_MEMORY_VECTOR)
10259
Bill Pemberton0329aba2012-12-03 09:24:24 -050010260static int bnx2x_get_igu_cam_info(struct bnx2x *bp)
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010261{
10262 int pfid = BP_FUNC(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010263 int igu_sb_id;
10264 u32 val;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010265 u8 fid, igu_sb_cnt = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010266
10267 bp->igu_base_sb = 0xff;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010268 if (CHIP_INT_MODE_IS_BC(bp)) {
David S. Miller8decf862011-09-22 03:23:13 -040010269 int vn = BP_VN(bp);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010270 igu_sb_cnt = bp->igu_sb_cnt;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010271 bp->igu_base_sb = (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn) *
10272 FP_SB_MAX_E1x;
10273
10274 bp->igu_dsb_id = E1HVN_MAX * FP_SB_MAX_E1x +
10275 (CHIP_MODE_IS_4_PORT(bp) ? pfid : vn);
10276
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010277 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010278 }
10279
10280 /* IGU in normal mode - read CAM */
10281 for (igu_sb_id = 0; igu_sb_id < IGU_REG_MAPPING_MEMORY_SIZE;
10282 igu_sb_id++) {
10283 val = REG_RD(bp, IGU_REG_MAPPING_MEMORY + igu_sb_id * 4);
10284 if (!(val & IGU_REG_MAPPING_MEMORY_VALID))
10285 continue;
10286 fid = IGU_FID(val);
10287 if ((fid & IGU_FID_ENCODE_IS_PF)) {
10288 if ((fid & IGU_FID_PF_NUM_MASK) != pfid)
10289 continue;
10290 if (IGU_VEC(val) == 0)
10291 /* default status block */
10292 bp->igu_dsb_id = igu_sb_id;
10293 else {
10294 if (bp->igu_base_sb == 0xff)
10295 bp->igu_base_sb = igu_sb_id;
Ariel Elior6383c0b2011-07-14 08:31:57 +000010296 igu_sb_cnt++;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010297 }
10298 }
10299 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010300
Ariel Elior6383c0b2011-07-14 08:31:57 +000010301#ifdef CONFIG_PCI_MSI
Ariel Elior185d4c82012-09-20 05:26:41 +000010302 /* Due to new PF resource allocation by MFW T7.4 and above, it's
10303 * optional that number of CAM entries will not be equal to the value
10304 * advertised in PCI.
10305 * Driver should use the minimal value of both as the actual status
10306 * block count
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010307 */
Ariel Elior185d4c82012-09-20 05:26:41 +000010308 bp->igu_sb_cnt = min_t(int, bp->igu_sb_cnt, igu_sb_cnt);
Ariel Elior6383c0b2011-07-14 08:31:57 +000010309#endif
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010310
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010311 if (igu_sb_cnt == 0) {
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010312 BNX2X_ERR("CAM configuration error\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000010313 return -EINVAL;
10314 }
10315
10316 return 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000010317}
10318
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +000010319static void bnx2x_link_settings_supported(struct bnx2x *bp, u32 switch_cfg)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010320{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010321 int cfg_size = 0, idx, port = BP_PORT(bp);
10322
10323 /* Aggregation of supported attributes of all external phys */
10324 bp->port.supported[0] = 0;
10325 bp->port.supported[1] = 0;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010326 switch (bp->link_params.num_phys) {
10327 case 1:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010328 bp->port.supported[0] = bp->link_params.phy[INT_PHY].supported;
10329 cfg_size = 1;
10330 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010331 case 2:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010332 bp->port.supported[0] = bp->link_params.phy[EXT_PHY1].supported;
10333 cfg_size = 1;
10334 break;
10335 case 3:
10336 if (bp->link_params.multi_phy_config &
10337 PORT_HW_CFG_PHY_SWAPPED_ENABLED) {
10338 bp->port.supported[1] =
10339 bp->link_params.phy[EXT_PHY1].supported;
10340 bp->port.supported[0] =
10341 bp->link_params.phy[EXT_PHY2].supported;
10342 } else {
10343 bp->port.supported[0] =
10344 bp->link_params.phy[EXT_PHY1].supported;
10345 bp->port.supported[1] =
10346 bp->link_params.phy[EXT_PHY2].supported;
10347 }
10348 cfg_size = 2;
10349 break;
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010350 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010351
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010352 if (!(bp->port.supported[0] || bp->port.supported[1])) {
Merav Sicron51c1a582012-03-18 10:33:38 +000010353 BNX2X_ERR("NVRAM config error. BAD phy config. PHY1 config 0x%x, PHY2 config 0x%x\n",
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010354 SHMEM_RD(bp,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010355 dev_info.port_hw_config[port].external_phy_config),
10356 SHMEM_RD(bp,
10357 dev_info.port_hw_config[port].external_phy_config2));
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010358 return;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010359 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010360
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010361 if (CHIP_IS_E3(bp))
10362 bp->port.phy_addr = REG_RD(bp, MISC_REG_WC0_CTRL_PHY_ADDR);
10363 else {
10364 switch (switch_cfg) {
10365 case SWITCH_CFG_1G:
10366 bp->port.phy_addr = REG_RD(
10367 bp, NIG_REG_SERDES0_CTRL_PHY_ADDR + port*0x10);
10368 break;
10369 case SWITCH_CFG_10G:
10370 bp->port.phy_addr = REG_RD(
10371 bp, NIG_REG_XGXS0_CTRL_PHY_ADDR + port*0x18);
10372 break;
10373 default:
10374 BNX2X_ERR("BAD switch_cfg link_config 0x%x\n",
10375 bp->port.link_config[0]);
10376 return;
10377 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010378 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010379 BNX2X_DEV_INFO("phy_addr 0x%x\n", bp->port.phy_addr);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010380 /* mask what we support according to speed_cap_mask per configuration */
10381 for (idx = 0; idx < cfg_size; idx++) {
10382 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010383 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010384 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010385
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010386 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010387 PORT_HW_CFG_SPEED_CAPABILITY_D0_10M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010388 bp->port.supported[idx] &= ~SUPPORTED_10baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010389
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010390 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010391 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_HALF))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010392 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Half;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010393
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010394 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010395 PORT_HW_CFG_SPEED_CAPABILITY_D0_100M_FULL))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010396 bp->port.supported[idx] &= ~SUPPORTED_100baseT_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010397
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010398 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010399 PORT_HW_CFG_SPEED_CAPABILITY_D0_1G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010400 bp->port.supported[idx] &= ~(SUPPORTED_1000baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010401 SUPPORTED_1000baseT_Full);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010402
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010403 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010404 PORT_HW_CFG_SPEED_CAPABILITY_D0_2_5G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010405 bp->port.supported[idx] &= ~SUPPORTED_2500baseX_Full;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010406
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010407 if (!(bp->link_params.speed_cap_mask[idx] &
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010408 PORT_HW_CFG_SPEED_CAPABILITY_D0_10G))
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010409 bp->port.supported[idx] &= ~SUPPORTED_10000baseT_Full;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010410 }
10411
10412 BNX2X_DEV_INFO("supported 0x%x 0x%x\n", bp->port.supported[0],
10413 bp->port.supported[1]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010414}
10415
Bill Pemberton0329aba2012-12-03 09:24:24 -050010416static void bnx2x_link_settings_requested(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010417{
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010418 u32 link_config, idx, cfg_size = 0;
10419 bp->port.advertising[0] = 0;
10420 bp->port.advertising[1] = 0;
10421 switch (bp->link_params.num_phys) {
10422 case 1:
10423 case 2:
10424 cfg_size = 1;
10425 break;
10426 case 3:
10427 cfg_size = 2;
10428 break;
10429 }
10430 for (idx = 0; idx < cfg_size; idx++) {
10431 bp->link_params.req_duplex[idx] = DUPLEX_FULL;
10432 link_config = bp->port.link_config[idx];
10433 switch (link_config & PORT_FEATURE_LINK_SPEED_MASK) {
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010434 case PORT_FEATURE_LINK_SPEED_AUTO:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010435 if (bp->port.supported[idx] & SUPPORTED_Autoneg) {
10436 bp->link_params.req_line_speed[idx] =
10437 SPEED_AUTO_NEG;
10438 bp->port.advertising[idx] |=
10439 bp->port.supported[idx];
Mintz Yuval10bd1f22012-02-15 02:10:30 +000010440 if (bp->link_params.phy[EXT_PHY1].type ==
10441 PORT_HW_CFG_XGXS_EXT_PHY_TYPE_BCM84833)
10442 bp->port.advertising[idx] |=
10443 (SUPPORTED_100baseT_Half |
10444 SUPPORTED_100baseT_Full);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010445 } else {
10446 /* force 10G, no AN */
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010447 bp->link_params.req_line_speed[idx] =
10448 SPEED_10000;
10449 bp->port.advertising[idx] |=
10450 (ADVERTISED_10000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010451 ADVERTISED_FIBRE);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010452 continue;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010453 }
10454 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010455
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010456 case PORT_FEATURE_LINK_SPEED_10M_FULL:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010457 if (bp->port.supported[idx] & SUPPORTED_10baseT_Full) {
10458 bp->link_params.req_line_speed[idx] =
10459 SPEED_10;
10460 bp->port.advertising[idx] |=
10461 (ADVERTISED_10baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010462 ADVERTISED_TP);
10463 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010464 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010465 link_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010466 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010467 return;
10468 }
10469 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010470
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010471 case PORT_FEATURE_LINK_SPEED_10M_HALF:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010472 if (bp->port.supported[idx] & SUPPORTED_10baseT_Half) {
10473 bp->link_params.req_line_speed[idx] =
10474 SPEED_10;
10475 bp->link_params.req_duplex[idx] =
10476 DUPLEX_HALF;
10477 bp->port.advertising[idx] |=
10478 (ADVERTISED_10baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010479 ADVERTISED_TP);
10480 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010481 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010482 link_config,
10483 bp->link_params.speed_cap_mask[idx]);
10484 return;
10485 }
10486 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010487
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010488 case PORT_FEATURE_LINK_SPEED_100M_FULL:
10489 if (bp->port.supported[idx] &
10490 SUPPORTED_100baseT_Full) {
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010491 bp->link_params.req_line_speed[idx] =
10492 SPEED_100;
10493 bp->port.advertising[idx] |=
10494 (ADVERTISED_100baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010495 ADVERTISED_TP);
10496 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010497 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010498 link_config,
10499 bp->link_params.speed_cap_mask[idx]);
10500 return;
10501 }
10502 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010503
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010504 case PORT_FEATURE_LINK_SPEED_100M_HALF:
10505 if (bp->port.supported[idx] &
10506 SUPPORTED_100baseT_Half) {
10507 bp->link_params.req_line_speed[idx] =
10508 SPEED_100;
10509 bp->link_params.req_duplex[idx] =
10510 DUPLEX_HALF;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010511 bp->port.advertising[idx] |=
10512 (ADVERTISED_100baseT_Half |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010513 ADVERTISED_TP);
10514 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010515 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010516 link_config,
10517 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010518 return;
10519 }
10520 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010521
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010522 case PORT_FEATURE_LINK_SPEED_1G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010523 if (bp->port.supported[idx] &
10524 SUPPORTED_1000baseT_Full) {
10525 bp->link_params.req_line_speed[idx] =
10526 SPEED_1000;
10527 bp->port.advertising[idx] |=
10528 (ADVERTISED_1000baseT_Full |
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010529 ADVERTISED_TP);
10530 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010531 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010532 link_config,
10533 bp->link_params.speed_cap_mask[idx]);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010534 return;
10535 }
10536 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010537
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010538 case PORT_FEATURE_LINK_SPEED_2_5G:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010539 if (bp->port.supported[idx] &
10540 SUPPORTED_2500baseX_Full) {
10541 bp->link_params.req_line_speed[idx] =
10542 SPEED_2500;
10543 bp->port.advertising[idx] |=
10544 (ADVERTISED_2500baseX_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010545 ADVERTISED_TP);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010546 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010547 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010548 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010549 bp->link_params.speed_cap_mask[idx]);
10550 return;
10551 }
10552 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010553
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010554 case PORT_FEATURE_LINK_SPEED_10G_CX4:
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010555 if (bp->port.supported[idx] &
10556 SUPPORTED_10000baseT_Full) {
10557 bp->link_params.req_line_speed[idx] =
10558 SPEED_10000;
10559 bp->port.advertising[idx] |=
10560 (ADVERTISED_10000baseT_Full |
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010561 ADVERTISED_FIBRE);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010562 } else {
Merav Sicron51c1a582012-03-18 10:33:38 +000010563 BNX2X_ERR("NVRAM config error. Invalid link_config 0x%x speed_cap_mask 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010564 link_config,
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010565 bp->link_params.speed_cap_mask[idx]);
10566 return;
10567 }
10568 break;
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010569 case PORT_FEATURE_LINK_SPEED_20G:
10570 bp->link_params.req_line_speed[idx] = SPEED_20000;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010571
Yaniv Rosner3c9ada22011-06-14 01:34:12 +000010572 break;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010573 default:
Merav Sicron51c1a582012-03-18 10:33:38 +000010574 BNX2X_ERR("NVRAM config error. BAD link speed link_config 0x%x\n",
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000010575 link_config);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010576 bp->link_params.req_line_speed[idx] =
10577 SPEED_AUTO_NEG;
10578 bp->port.advertising[idx] =
10579 bp->port.supported[idx];
10580 break;
10581 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010582
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010583 bp->link_params.req_flow_ctrl[idx] = (link_config &
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010584 PORT_FEATURE_FLOW_CONTROL_MASK);
Yuval Mintzcd1dfce2012-12-02 04:05:56 +000010585 if (bp->link_params.req_flow_ctrl[idx] ==
10586 BNX2X_FLOW_CTRL_AUTO) {
10587 if (!(bp->port.supported[idx] & SUPPORTED_Autoneg))
10588 bp->link_params.req_flow_ctrl[idx] =
10589 BNX2X_FLOW_CTRL_NONE;
10590 else
10591 bnx2x_set_requested_fc(bp);
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010592 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010593
Merav Sicron51c1a582012-03-18 10:33:38 +000010594 BNX2X_DEV_INFO("req_line_speed %d req_duplex %d req_flow_ctrl 0x%x advertising 0x%x\n",
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010595 bp->link_params.req_line_speed[idx],
10596 bp->link_params.req_duplex[idx],
10597 bp->link_params.req_flow_ctrl[idx],
10598 bp->port.advertising[idx]);
10599 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010600}
10601
Bill Pemberton0329aba2012-12-03 09:24:24 -050010602static void bnx2x_set_mac_buf(u8 *mac_buf, u32 mac_lo, u16 mac_hi)
Michael Chane665bfd2009-10-10 13:46:54 +000010603{
Yuval Mintz86564c32013-01-23 03:21:50 +000010604 __be16 mac_hi_be = cpu_to_be16(mac_hi);
10605 __be32 mac_lo_be = cpu_to_be32(mac_lo);
10606 memcpy(mac_buf, &mac_hi_be, sizeof(mac_hi_be));
10607 memcpy(mac_buf + sizeof(mac_hi_be), &mac_lo_be, sizeof(mac_lo_be));
Michael Chane665bfd2009-10-10 13:46:54 +000010608}
10609
Bill Pemberton0329aba2012-12-03 09:24:24 -050010610static void bnx2x_get_port_hwinfo(struct bnx2x *bp)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010611{
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010612 int port = BP_PORT(bp);
Eilon Greenstein589abe32009-02-12 08:36:55 +000010613 u32 config;
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010614 u32 ext_phy_type, ext_phy_config, eee_mode;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010615
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010616 bp->link_params.bp = bp;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070010617 bp->link_params.port = port;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010618
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010619 bp->link_params.lane_config =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010620 SHMEM_RD(bp, dev_info.port_hw_config[port].lane_config);
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010621
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010622 bp->link_params.speed_cap_mask[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010623 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010624 dev_info.port_hw_config[port].speed_capability_mask) &
10625 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010626 bp->link_params.speed_cap_mask[1] =
10627 SHMEM_RD(bp,
Yaniv Rosnerb0261922013-05-01 04:27:57 +000010628 dev_info.port_hw_config[port].speed_capability_mask2) &
10629 PORT_HW_CFG_SPEED_CAPABILITY_D0_MASK;
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010630 bp->port.link_config[0] =
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010631 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config);
10632
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010633 bp->port.link_config[1] =
10634 SHMEM_RD(bp, dev_info.port_feature_config[port].link_config2);
Eilon Greensteinc2c8b032009-02-12 08:37:14 +000010635
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010636 bp->link_params.multi_phy_config =
10637 SHMEM_RD(bp, dev_info.port_hw_config[port].multi_phy_config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010638 /* If the device is capable of WoL, set the default state according
10639 * to the HW
10640 */
Eilon Greenstein4d295db2009-07-21 05:47:47 +000010641 config = SHMEM_RD(bp, dev_info.port_feature_config[port].config);
Eilon Greenstein3ce2c3f2009-02-12 08:37:52 +000010642 bp->wol = (!(bp->flags & NO_WOL_FLAG) &&
10643 (config & PORT_FEATURE_WOL_ENABLED));
10644
Yuval Mintz4ba76992013-01-14 05:11:45 +000010645 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10646 PORT_FEAT_CFG_STORAGE_PERSONALITY_FCOE && !IS_MF(bp))
10647 bp->flags |= NO_ISCSI_FLAG;
10648 if ((config & PORT_FEAT_CFG_STORAGE_PERSONALITY_MASK) ==
10649 PORT_FEAT_CFG_STORAGE_PERSONALITY_ISCSI && !(IS_MF(bp)))
10650 bp->flags |= NO_FCOE_FLAG;
10651
Merav Sicron51c1a582012-03-18 10:33:38 +000010652 BNX2X_DEV_INFO("lane_config 0x%08x speed_cap_mask0 0x%08x link_config0 0x%08x\n",
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010653 bp->link_params.lane_config,
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010654 bp->link_params.speed_cap_mask[0],
10655 bp->port.link_config[0]);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010656
Yaniv Rosnera22f0782010-09-07 11:41:20 +000010657 bp->link_params.switch_cfg = (bp->port.link_config[0] &
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000010658 PORT_FEATURE_CONNECTED_SWITCH_MASK);
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010659 bnx2x_phy_probe(&bp->link_params);
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010660 bnx2x_link_settings_supported(bp, bp->link_params.switch_cfg);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020010661
10662 bnx2x_link_settings_requested(bp);
10663
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010664 /*
10665 * If connected directly, work with the internal PHY, otherwise, work
10666 * with the external PHY
10667 */
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010668 ext_phy_config =
10669 SHMEM_RD(bp,
10670 dev_info.port_hw_config[port].external_phy_config);
10671 ext_phy_type = XGXS_EXT_PHY_TYPE(ext_phy_config);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010672 if (ext_phy_type == PORT_HW_CFG_XGXS_EXT_PHY_TYPE_DIRECT)
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010673 bp->mdio.prtad = bp->port.phy_addr;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010674
10675 else if ((ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_FAILURE) &&
10676 (ext_phy_type != PORT_HW_CFG_XGXS_EXT_PHY_TYPE_NOT_CONN))
10677 bp->mdio.prtad =
Yaniv Rosnerb7737c92010-09-07 11:40:54 +000010678 XGXS_EXT_PHY_ADDR(ext_phy_config);
Yaniv Rosner5866df62011-01-30 04:15:07 +000010679
Yuval Mintzc8c60d82012-06-06 17:13:07 +000010680 /* Configure link feature according to nvram value */
10681 eee_mode = (((SHMEM_RD(bp, dev_info.
10682 port_feature_config[port].eee_power_mode)) &
10683 PORT_FEAT_CFG_EEE_POWER_MODE_MASK) >>
10684 PORT_FEAT_CFG_EEE_POWER_MODE_SHIFT);
10685 if (eee_mode != PORT_FEAT_CFG_EEE_POWER_MODE_DISABLED) {
10686 bp->link_params.eee_mode = EEE_MODE_ADV_LPI |
10687 EEE_MODE_ENABLE_LPI |
10688 EEE_MODE_OUTPUT_TIME;
10689 } else {
10690 bp->link_params.eee_mode = 0;
10691 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010692}
Eilon Greenstein01cd4522009-08-12 08:23:08 +000010693
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010694void bnx2x_get_iscsi_info(struct bnx2x *bp)
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010695{
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010696 u32 no_flags = NO_ISCSI_FLAG;
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010697 int port = BP_PORT(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010698 u32 max_iscsi_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010699 drv_lic_key[port].max_iscsi_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010700
Merav Sicron55c11942012-11-07 00:45:48 +000010701 if (!CNIC_SUPPORT(bp)) {
10702 bp->flags |= no_flags;
10703 return;
10704 }
10705
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010706 /* Get the number of maximum allowed iSCSI connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010707 bp->cnic_eth_dev.max_iscsi_conn =
10708 (max_iscsi_conn & BNX2X_MAX_ISCSI_INIT_CONN_MASK) >>
10709 BNX2X_MAX_ISCSI_INIT_CONN_SHIFT;
10710
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010711 BNX2X_DEV_INFO("max_iscsi_conn 0x%x\n",
10712 bp->cnic_eth_dev.max_iscsi_conn);
10713
10714 /*
10715 * If maximum allowed number of connections is zero -
10716 * disable the feature.
10717 */
10718 if (!bp->cnic_eth_dev.max_iscsi_conn)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010719 bp->flags |= no_flags;
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010720}
10721
Bill Pemberton0329aba2012-12-03 09:24:24 -050010722static void bnx2x_get_ext_wwn_info(struct bnx2x *bp, int func)
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010723{
10724 /* Port info */
10725 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10726 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_upper);
10727 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10728 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_port_name_lower);
10729
10730 /* Node info */
10731 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10732 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_upper);
10733 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10734 MF_CFG_RD(bp, func_ext_config[func].fcoe_wwn_node_name_lower);
10735}
Dmitry Kravkov86800192013-05-27 04:08:29 +000010736
10737static int bnx2x_shared_fcoe_funcs(struct bnx2x *bp)
10738{
10739 u8 count = 0;
10740
10741 if (IS_MF(bp)) {
10742 u8 fid;
10743
10744 /* iterate over absolute function ids for this path: */
10745 for (fid = BP_PATH(bp); fid < E2_FUNC_MAX * 2; fid += 2) {
10746 if (IS_MF_SD(bp)) {
10747 u32 cfg = MF_CFG_RD(bp,
10748 func_mf_config[fid].config);
10749
10750 if (!(cfg & FUNC_MF_CFG_FUNC_HIDE) &&
10751 ((cfg & FUNC_MF_CFG_PROTOCOL_MASK) ==
10752 FUNC_MF_CFG_PROTOCOL_FCOE))
10753 count++;
10754 } else {
10755 u32 cfg = MF_CFG_RD(bp,
10756 func_ext_config[fid].
10757 func_cfg);
10758
10759 if ((cfg & MACP_FUNC_CFG_FLAGS_ENABLED) &&
10760 (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD))
10761 count++;
10762 }
10763 }
10764 } else { /* SF */
10765 int port, port_cnt = CHIP_MODE_IS_4_PORT(bp) ? 2 : 1;
10766
10767 for (port = 0; port < port_cnt; port++) {
10768 u32 lic = SHMEM_RD(bp,
10769 drv_lic_key[port].max_fcoe_conn) ^
10770 FW_ENCODE_32BIT_PATTERN;
10771 if (lic)
10772 count++;
10773 }
10774 }
10775
10776 return count;
10777}
10778
Bill Pemberton0329aba2012-12-03 09:24:24 -050010779static void bnx2x_get_fcoe_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010780{
10781 int port = BP_PORT(bp);
10782 int func = BP_ABS_FUNC(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010783 u32 max_fcoe_conn = FW_ENCODE_32BIT_PATTERN ^ SHMEM_RD(bp,
10784 drv_lic_key[port].max_fcoe_conn);
Dmitry Kravkov86800192013-05-27 04:08:29 +000010785 u8 num_fcoe_func = bnx2x_shared_fcoe_funcs(bp);
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010786
Merav Sicron55c11942012-11-07 00:45:48 +000010787 if (!CNIC_SUPPORT(bp)) {
10788 bp->flags |= NO_FCOE_FLAG;
10789 return;
10790 }
10791
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010792 /* Get the number of maximum allowed FCoE connections */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010793 bp->cnic_eth_dev.max_fcoe_conn =
10794 (max_fcoe_conn & BNX2X_MAX_FCOE_INIT_CONN_MASK) >>
10795 BNX2X_MAX_FCOE_INIT_CONN_SHIFT;
10796
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000010797 /* Calculate the number of maximum allowed FCoE tasks */
10798 bp->cnic_eth_dev.max_fcoe_exchanges = MAX_NUM_FCOE_TASKS_PER_ENGINE;
Dmitry Kravkov86800192013-05-27 04:08:29 +000010799
10800 /* check if FCoE resources must be shared between different functions */
10801 if (num_fcoe_func)
10802 bp->cnic_eth_dev.max_fcoe_exchanges /= num_fcoe_func;
Bhanu Prakash Gollapudi0eb43b42013-04-22 19:22:30 +000010803
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010804 /* Read the WWN: */
10805 if (!IS_MF(bp)) {
10806 /* Port info */
10807 bp->cnic_eth_dev.fcoe_wwn_port_name_hi =
10808 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010809 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010810 fcoe_wwn_port_name_upper);
10811 bp->cnic_eth_dev.fcoe_wwn_port_name_lo =
10812 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010813 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010814 fcoe_wwn_port_name_lower);
10815
10816 /* Node info */
10817 bp->cnic_eth_dev.fcoe_wwn_node_name_hi =
10818 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010819 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010820 fcoe_wwn_node_name_upper);
10821 bp->cnic_eth_dev.fcoe_wwn_node_name_lo =
10822 SHMEM_RD(bp,
Yuval Mintz2de67432013-01-23 03:21:43 +000010823 dev_info.port_hw_config[port].
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010824 fcoe_wwn_node_name_lower);
10825 } else if (!IS_MF_SD(bp)) {
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010826 /*
10827 * Read the WWN info only if the FCoE feature is enabled for
10828 * this function.
10829 */
Yuval Mintz7b5342d2012-09-11 04:34:14 +000010830 if (BNX2X_MF_EXT_PROTOCOL_FCOE(bp) && !CHIP_IS_E1x(bp))
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010831 bnx2x_get_ext_wwn_info(bp, func);
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010832
Yuval Mintz382e5132012-12-02 04:05:51 +000010833 } else if (IS_MF_FCOE_SD(bp) && !CHIP_IS_E1x(bp)) {
Dmitry Kravkov9e62e912012-03-18 10:33:43 +000010834 bnx2x_get_ext_wwn_info(bp, func);
Yuval Mintz382e5132012-12-02 04:05:51 +000010835 }
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010836
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010837 BNX2X_DEV_INFO("max_fcoe_conn 0x%x\n", bp->cnic_eth_dev.max_fcoe_conn);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010838
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000010839 /*
10840 * If maximum allowed number of connections is zero -
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010841 * disable the feature.
10842 */
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010843 if (!bp->cnic_eth_dev.max_fcoe_conn)
10844 bp->flags |= NO_FCOE_FLAG;
10845}
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010846
Bill Pemberton0329aba2012-12-03 09:24:24 -050010847static void bnx2x_get_cnic_info(struct bnx2x *bp)
Dmitry Kravkovb306f5e2011-11-13 04:34:24 +000010848{
10849 /*
10850 * iSCSI may be dynamically disabled but reading
10851 * info here we will decrease memory usage by driver
10852 * if the feature is disabled for good
10853 */
10854 bnx2x_get_iscsi_info(bp);
10855 bnx2x_get_fcoe_info(bp);
10856}
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000010857
Bill Pemberton0329aba2012-12-03 09:24:24 -050010858static void bnx2x_get_cnic_mac_hwinfo(struct bnx2x *bp)
Merav Sicron55c11942012-11-07 00:45:48 +000010859{
10860 u32 val, val2;
10861 int func = BP_ABS_FUNC(bp);
10862 int port = BP_PORT(bp);
10863 u8 *iscsi_mac = bp->cnic_eth_dev.iscsi_mac;
10864 u8 *fip_mac = bp->fip_mac;
10865
10866 if (IS_MF(bp)) {
10867 /* iSCSI and FCoE NPAR MACs: if there is no either iSCSI or
10868 * FCoE MAC then the appropriate feature should be disabled.
10869 * In non SD mode features configuration comes from struct
10870 * func_ext_config.
10871 */
10872 if (!IS_MF_SD(bp) && !CHIP_IS_E1x(bp)) {
10873 u32 cfg = MF_CFG_RD(bp, func_ext_config[func].func_cfg);
10874 if (cfg & MACP_FUNC_CFG_FLAGS_ISCSI_OFFLOAD) {
10875 val2 = MF_CFG_RD(bp, func_ext_config[func].
10876 iscsi_mac_addr_upper);
10877 val = MF_CFG_RD(bp, func_ext_config[func].
10878 iscsi_mac_addr_lower);
10879 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10880 BNX2X_DEV_INFO
10881 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10882 } else {
10883 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10884 }
10885
10886 if (cfg & MACP_FUNC_CFG_FLAGS_FCOE_OFFLOAD) {
10887 val2 = MF_CFG_RD(bp, func_ext_config[func].
10888 fcoe_mac_addr_upper);
10889 val = MF_CFG_RD(bp, func_ext_config[func].
10890 fcoe_mac_addr_lower);
10891 bnx2x_set_mac_buf(fip_mac, val, val2);
10892 BNX2X_DEV_INFO
10893 ("Read FCoE L2 MAC: %pM\n", fip_mac);
10894 } else {
10895 bp->flags |= NO_FCOE_FLAG;
10896 }
10897
10898 bp->mf_ext_config = cfg;
10899
10900 } else { /* SD MODE */
10901 if (BNX2X_IS_MF_SD_PROTOCOL_ISCSI(bp)) {
10902 /* use primary mac as iscsi mac */
10903 memcpy(iscsi_mac, bp->dev->dev_addr, ETH_ALEN);
10904
10905 BNX2X_DEV_INFO("SD ISCSI MODE\n");
10906 BNX2X_DEV_INFO
10907 ("Read iSCSI MAC: %pM\n", iscsi_mac);
10908 } else if (BNX2X_IS_MF_SD_PROTOCOL_FCOE(bp)) {
10909 /* use primary mac as fip mac */
10910 memcpy(fip_mac, bp->dev->dev_addr, ETH_ALEN);
10911 BNX2X_DEV_INFO("SD FCoE MODE\n");
10912 BNX2X_DEV_INFO
10913 ("Read FIP MAC: %pM\n", fip_mac);
10914 }
10915 }
10916
Yuval Mintz82594f82013-03-11 05:17:51 +000010917 /* If this is a storage-only interface, use SAN mac as
10918 * primary MAC. Notice that for SD this is already the case,
10919 * as the SAN mac was copied from the primary MAC.
10920 */
10921 if (IS_MF_FCOE_AFEX(bp))
Merav Sicron55c11942012-11-07 00:45:48 +000010922 memcpy(bp->dev->dev_addr, fip_mac, ETH_ALEN);
Merav Sicron55c11942012-11-07 00:45:48 +000010923 } else {
10924 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10925 iscsi_mac_upper);
10926 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10927 iscsi_mac_lower);
10928 bnx2x_set_mac_buf(iscsi_mac, val, val2);
10929
10930 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].
10931 fcoe_fip_mac_upper);
10932 val = SHMEM_RD(bp, dev_info.port_hw_config[port].
10933 fcoe_fip_mac_lower);
10934 bnx2x_set_mac_buf(fip_mac, val, val2);
10935 }
10936
10937 /* Disable iSCSI OOO if MAC configuration is invalid. */
10938 if (!is_valid_ether_addr(iscsi_mac)) {
10939 bp->flags |= NO_ISCSI_OOO_FLAG | NO_ISCSI_FLAG;
10940 memset(iscsi_mac, 0, ETH_ALEN);
10941 }
10942
10943 /* Disable FCoE if MAC configuration is invalid. */
10944 if (!is_valid_ether_addr(fip_mac)) {
10945 bp->flags |= NO_FCOE_FLAG;
10946 memset(bp->fip_mac, 0, ETH_ALEN);
10947 }
10948}
10949
Bill Pemberton0329aba2012-12-03 09:24:24 -050010950static void bnx2x_get_mac_hwinfo(struct bnx2x *bp)
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010951{
10952 u32 val, val2;
10953 int func = BP_ABS_FUNC(bp);
10954 int port = BP_PORT(bp);
10955
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010956 /* Zero primary MAC configuration */
10957 memset(bp->dev->dev_addr, 0, ETH_ALEN);
10958
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010959 if (BP_NOMCP(bp)) {
10960 BNX2X_ERROR("warning: random MAC workaround active\n");
Danny Kukawka7ce5d222012-02-15 06:45:40 +000010961 eth_hw_addr_random(bp->dev);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010962 } else if (IS_MF(bp)) {
10963 val2 = MF_CFG_RD(bp, func_mf_config[func].mac_upper);
10964 val = MF_CFG_RD(bp, func_mf_config[func].mac_lower);
10965 if ((val2 != FUNC_MF_CFG_UPPERMAC_DEFAULT) &&
10966 (val != FUNC_MF_CFG_LOWERMAC_DEFAULT))
10967 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10968
Merav Sicron55c11942012-11-07 00:45:48 +000010969 if (CNIC_SUPPORT(bp))
10970 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010971 } else {
10972 /* in SF read MACs from port configuration */
10973 val2 = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_upper);
10974 val = SHMEM_RD(bp, dev_info.port_hw_config[port].mac_lower);
10975 bnx2x_set_mac_buf(bp->dev->dev_addr, val, val2);
10976
Merav Sicron55c11942012-11-07 00:45:48 +000010977 if (CNIC_SUPPORT(bp))
10978 bnx2x_get_cnic_mac_hwinfo(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080010979 }
10980
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070010981 memcpy(bp->link_params.mac_addr, bp->dev->dev_addr, ETH_ALEN);
Michael Chan37b091b2009-10-10 13:46:55 +000010982
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000010983 if (!bnx2x_is_valid_ether_addr(bp, bp->dev->dev_addr))
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030010984 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000010985 "bad Ethernet MAC address configuration: %pM\n"
10986 "change it manually before bringing up the appropriate network interface\n",
Joe Perches0f9dad12011-08-14 12:16:19 +000010987 bp->dev->dev_addr);
Yuval Mintz79642112012-12-02 04:05:50 +000010988}
Merav Sicron51c1a582012-03-18 10:33:38 +000010989
Bill Pemberton0329aba2012-12-03 09:24:24 -050010990static bool bnx2x_get_dropless_info(struct bnx2x *bp)
Yuval Mintz79642112012-12-02 04:05:50 +000010991{
10992 int tmp;
10993 u32 cfg;
Merav Sicron51c1a582012-03-18 10:33:38 +000010994
Yuval Mintz79642112012-12-02 04:05:50 +000010995 if (IS_MF(bp) && !CHIP_IS_E1x(bp)) {
10996 /* Take function: tmp = func */
10997 tmp = BP_ABS_FUNC(bp);
10998 cfg = MF_CFG_RD(bp, func_ext_config[tmp].func_cfg);
10999 cfg = !!(cfg & MACP_FUNC_CFG_PAUSE_ON_HOST_RING);
11000 } else {
11001 /* Take port: tmp = port */
11002 tmp = BP_PORT(bp);
11003 cfg = SHMEM_RD(bp,
11004 dev_info.port_hw_config[tmp].generic_features);
11005 cfg = !!(cfg & PORT_HW_CFG_PAUSE_ON_HOST_RING_ENABLED);
11006 }
11007 return cfg;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011008}
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011009
Bill Pemberton0329aba2012-12-03 09:24:24 -050011010static int bnx2x_get_hwinfo(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011011{
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011012 int /*abs*/func = BP_ABS_FUNC(bp);
David S. Millerb8ee8322011-04-17 16:56:12 -070011013 int vn;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011014 u32 val = 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011015 int rc = 0;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011016
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011017 bnx2x_get_common_hwinfo(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011018
Ariel Elior6383c0b2011-07-14 08:31:57 +000011019 /*
11020 * initialize IGU parameters
11021 */
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011022 if (CHIP_IS_E1x(bp)) {
11023 bp->common.int_block = INT_BLOCK_HC;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011024
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011025 bp->igu_dsb_id = DEF_SB_IGU_ID;
11026 bp->igu_base_sb = 0;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011027 } else {
11028 bp->common.int_block = INT_BLOCK_IGU;
David S. Miller8decf862011-09-22 03:23:13 -040011029
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011030 /* do not allow device reset during IGU info processing */
David S. Miller8decf862011-09-22 03:23:13 -040011031 bnx2x_acquire_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
11032
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011033 val = REG_RD(bp, IGU_REG_BLOCK_CONFIGURATION);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011034
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011035 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011036 int tout = 5000;
11037
11038 BNX2X_DEV_INFO("FORCING Normal Mode\n");
11039
11040 val &= ~(IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN);
11041 REG_WR(bp, IGU_REG_BLOCK_CONFIGURATION, val);
11042 REG_WR(bp, IGU_REG_RESET_MEMORIES, 0x7f);
11043
11044 while (tout && REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11045 tout--;
Yuval Mintz0926d492013-01-23 03:21:45 +000011046 usleep_range(1000, 2000);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011047 }
11048
11049 if (REG_RD(bp, IGU_REG_RESET_MEMORIES)) {
11050 dev_err(&bp->pdev->dev,
11051 "FORCING Normal Mode failed!!!\n");
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011052 bnx2x_release_hw_lock(bp,
11053 HW_LOCK_RESOURCE_RESET);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011054 return -EPERM;
11055 }
11056 }
11057
11058 if (val & IGU_BLOCK_CONFIGURATION_REG_BACKWARD_COMP_EN) {
11059 BNX2X_DEV_INFO("IGU Backward Compatible Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011060 bp->common.int_block |= INT_BLOCK_MODE_BW_COMP;
11061 } else
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011062 BNX2X_DEV_INFO("IGU Normal Mode\n");
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011063
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011064 rc = bnx2x_get_igu_cam_info(bp);
David S. Miller8decf862011-09-22 03:23:13 -040011065 bnx2x_release_hw_lock(bp, HW_LOCK_RESOURCE_RESET);
Barak Witkowski9b341bb2012-12-02 04:05:52 +000011066 if (rc)
11067 return rc;
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011068 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011069
11070 /*
11071 * set base FW non-default (fast path) status block id, this value is
11072 * used to initialize the fw_sb_id saved on the fp/queue structure to
11073 * determine the id used by the FW.
11074 */
11075 if (CHIP_IS_E1x(bp))
11076 bp->base_fw_ndsb = BP_PORT(bp) * FP_SB_MAX_E1x + BP_L_ID(bp);
11077 else /*
11078 * 57712 - we currently use one FW SB per IGU SB (Rx and Tx of
11079 * the same queue are indicated on the same IGU SB). So we prefer
11080 * FW and IGU SBs to be the same value.
11081 */
11082 bp->base_fw_ndsb = bp->igu_base_sb;
11083
11084 BNX2X_DEV_INFO("igu_dsb_id %d igu_base_sb %d igu_sb_cnt %d\n"
11085 "base_fw_ndsb %d\n", bp->igu_dsb_id, bp->igu_base_sb,
11086 bp->igu_sb_cnt, bp->base_fw_ndsb);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011087
11088 /*
11089 * Initialize MF configuration
11090 */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011091
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011092 bp->mf_ov = 0;
11093 bp->mf_mode = 0;
David S. Miller8decf862011-09-22 03:23:13 -040011094 vn = BP_VN(bp);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011095
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011096 if (!CHIP_IS_E1(bp) && !BP_NOMCP(bp)) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011097 BNX2X_DEV_INFO("shmem2base 0x%x, size %d, mfcfg offset %d\n",
11098 bp->common.shmem2_base, SHMEM2_RD(bp, size),
11099 (u32)offsetof(struct shmem2_region, mf_cfg_addr));
11100
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011101 if (SHMEM2_HAS(bp, mf_cfg_addr))
11102 bp->common.mf_cfg_base = SHMEM2_RD(bp, mf_cfg_addr);
11103 else
11104 bp->common.mf_cfg_base = bp->common.shmem_base +
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011105 offsetof(struct shmem_region, func_mb) +
11106 E1H_FUNC_MAX * sizeof(struct drv_func_mb);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011107 /*
11108 * get mf configuration:
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011109 * 1. Existence of MF configuration
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011110 * 2. MAC address must be legal (check only upper bytes)
11111 * for Switch-Independent mode;
11112 * OVLAN must be legal for Switch-Dependent mode
11113 * 3. SF_MODE configures specific MF mode
11114 */
11115 if (bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11116 /* get mf configuration */
11117 val = SHMEM_RD(bp,
11118 dev_info.shared_feature_config.config);
11119 val &= SHARED_FEAT_CFG_FORCE_SF_MODE_MASK;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011120
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011121 switch (val) {
11122 case SHARED_FEAT_CFG_FORCE_SF_MODE_SWITCH_INDEPT:
11123 val = MF_CFG_RD(bp, func_mf_config[func].
11124 mac_upper);
11125 /* check for legal mac (upper bytes)*/
11126 if (val != 0xffff) {
11127 bp->mf_mode = MULTI_FUNCTION_SI;
11128 bp->mf_config[vn] = MF_CFG_RD(bp,
11129 func_mf_config[func].config);
11130 } else
Merav Sicron51c1a582012-03-18 10:33:38 +000011131 BNX2X_DEV_INFO("illegal MAC address for SI\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011132 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011133 case SHARED_FEAT_CFG_FORCE_SF_MODE_AFEX_MODE:
11134 if ((!CHIP_IS_E1x(bp)) &&
11135 (MF_CFG_RD(bp, func_mf_config[func].
11136 mac_upper) != 0xffff) &&
11137 (SHMEM2_HAS(bp,
11138 afex_driver_support))) {
11139 bp->mf_mode = MULTI_FUNCTION_AFEX;
11140 bp->mf_config[vn] = MF_CFG_RD(bp,
11141 func_mf_config[func].config);
11142 } else {
11143 BNX2X_DEV_INFO("can not configure afex mode\n");
11144 }
11145 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011146 case SHARED_FEAT_CFG_FORCE_SF_MODE_MF_ALLOWED:
11147 /* get OV configuration */
11148 val = MF_CFG_RD(bp,
11149 func_mf_config[FUNC_0].e1hov_tag);
11150 val &= FUNC_MF_CFG_E1HOV_TAG_MASK;
11151
11152 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
11153 bp->mf_mode = MULTI_FUNCTION_SD;
11154 bp->mf_config[vn] = MF_CFG_RD(bp,
11155 func_mf_config[func].config);
11156 } else
Dmitry Kravkov754a2f52011-06-14 01:34:02 +000011157 BNX2X_DEV_INFO("illegal OV for SD\n");
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011158 break;
Ariel Elior3786b942013-03-11 05:17:44 +000011159 case SHARED_FEAT_CFG_FORCE_SF_MODE_FORCED_SF:
11160 bp->mf_config[vn] = 0;
11161 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011162 default:
11163 /* Unknown configuration: reset mf_config */
11164 bp->mf_config[vn] = 0;
Merav Sicron51c1a582012-03-18 10:33:38 +000011165 BNX2X_DEV_INFO("unknown MF mode 0x%x\n", val);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011166 }
11167 }
11168
Eilon Greenstein2691d512009-08-12 08:22:08 +000011169 BNX2X_DEV_INFO("%s function mode\n",
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011170 IS_MF(bp) ? "multi" : "single");
Eilon Greenstein2691d512009-08-12 08:22:08 +000011171
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011172 switch (bp->mf_mode) {
11173 case MULTI_FUNCTION_SD:
11174 val = MF_CFG_RD(bp, func_mf_config[func].e1hov_tag) &
11175 FUNC_MF_CFG_E1HOV_TAG_MASK;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011176 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT) {
Dmitry Kravkovfb3bff12010-10-06 03:26:40 +000011177 bp->mf_ov = val;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011178 bp->path_has_ovlan = true;
11179
Merav Sicron51c1a582012-03-18 10:33:38 +000011180 BNX2X_DEV_INFO("MF OV for func %d is %d (0x%04x)\n",
11181 func, bp->mf_ov, bp->mf_ov);
Eilon Greenstein2691d512009-08-12 08:22:08 +000011182 } else {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011183 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011184 "No valid MF OV for func %d, aborting\n",
11185 func);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011186 return -EPERM;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011187 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011188 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011189 case MULTI_FUNCTION_AFEX:
11190 BNX2X_DEV_INFO("func %d is in MF afex mode\n", func);
11191 break;
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011192 case MULTI_FUNCTION_SI:
Merav Sicron51c1a582012-03-18 10:33:38 +000011193 BNX2X_DEV_INFO("func %d is in MF switch-independent mode\n",
11194 func);
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011195 break;
11196 default:
11197 if (vn) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011198 dev_err(&bp->pdev->dev,
Merav Sicron51c1a582012-03-18 10:33:38 +000011199 "VN %d is in a single function mode, aborting\n",
11200 vn);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011201 return -EPERM;
Eilon Greenstein2691d512009-08-12 08:22:08 +000011202 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011203 break;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011204 }
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011205
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011206 /* check if other port on the path needs ovlan:
11207 * Since MF configuration is shared between ports
11208 * Possible mixed modes are only
11209 * {SF, SI} {SF, SD} {SD, SF} {SI, SF}
11210 */
11211 if (CHIP_MODE_IS_4_PORT(bp) &&
11212 !bp->path_has_ovlan &&
11213 !IS_MF(bp) &&
11214 bp->common.mf_cfg_base != SHMEM_MF_CFG_ADDR_NONE) {
11215 u8 other_port = !BP_PORT(bp);
11216 u8 other_func = BP_PATH(bp) + 2*other_port;
11217 val = MF_CFG_RD(bp,
11218 func_mf_config[other_func].e1hov_tag);
11219 if (val != FUNC_MF_CFG_E1HOV_TAG_DEFAULT)
11220 bp->path_has_ovlan = true;
11221 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011222 }
11223
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011224 /* adjust igu_sb_cnt to MF for E1x */
11225 if (CHIP_IS_E1x(bp) && IS_MF(bp))
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011226 bp->igu_sb_cnt /= E1HVN_MAX;
11227
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011228 /* port info */
11229 bnx2x_get_port_hwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011230
Dmitry Kravkov0793f83f2010-12-01 12:39:28 -080011231 /* Get MAC addresses */
11232 bnx2x_get_mac_hwinfo(bp);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011233
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011234 bnx2x_get_cnic_info(bp);
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000011235
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011236 return rc;
11237}
11238
Bill Pemberton0329aba2012-12-03 09:24:24 -050011239static void bnx2x_read_fwinfo(struct bnx2x *bp)
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011240{
11241 int cnt, i, block_end, rodi;
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011242 char vpd_start[BNX2X_VPD_LEN+1];
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011243 char str_id_reg[VENDOR_ID_LEN+1];
11244 char str_id_cap[VENDOR_ID_LEN+1];
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011245 char *vpd_data;
11246 char *vpd_extended_data = NULL;
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011247 u8 len;
11248
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011249 cnt = pci_read_vpd(bp->pdev, 0, BNX2X_VPD_LEN, vpd_start);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011250 memset(bp->fw_ver, 0, sizeof(bp->fw_ver));
11251
11252 if (cnt < BNX2X_VPD_LEN)
11253 goto out_not_found;
11254
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011255 /* VPD RO tag should be first tag after identifier string, hence
11256 * we should be able to find it in first BNX2X_VPD_LEN chars
11257 */
11258 i = pci_vpd_find_tag(vpd_start, 0, BNX2X_VPD_LEN,
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011259 PCI_VPD_LRDT_RO_DATA);
11260 if (i < 0)
11261 goto out_not_found;
11262
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011263 block_end = i + PCI_VPD_LRDT_TAG_SIZE +
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011264 pci_vpd_lrdt_size(&vpd_start[i]);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011265
11266 i += PCI_VPD_LRDT_TAG_SIZE;
11267
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011268 if (block_end > BNX2X_VPD_LEN) {
11269 vpd_extended_data = kmalloc(block_end, GFP_KERNEL);
11270 if (vpd_extended_data == NULL)
11271 goto out_not_found;
11272
11273 /* read rest of vpd image into vpd_extended_data */
11274 memcpy(vpd_extended_data, vpd_start, BNX2X_VPD_LEN);
11275 cnt = pci_read_vpd(bp->pdev, BNX2X_VPD_LEN,
11276 block_end - BNX2X_VPD_LEN,
11277 vpd_extended_data + BNX2X_VPD_LEN);
11278 if (cnt < (block_end - BNX2X_VPD_LEN))
11279 goto out_not_found;
11280 vpd_data = vpd_extended_data;
11281 } else
11282 vpd_data = vpd_start;
11283
11284 /* now vpd_data holds full vpd content in both cases */
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011285
11286 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11287 PCI_VPD_RO_KEYWORD_MFR_ID);
11288 if (rodi < 0)
11289 goto out_not_found;
11290
11291 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11292
11293 if (len != VENDOR_ID_LEN)
11294 goto out_not_found;
11295
11296 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11297
11298 /* vendor specific info */
11299 snprintf(str_id_reg, VENDOR_ID_LEN + 1, "%04x", PCI_VENDOR_ID_DELL);
11300 snprintf(str_id_cap, VENDOR_ID_LEN + 1, "%04X", PCI_VENDOR_ID_DELL);
11301 if (!strncmp(str_id_reg, &vpd_data[rodi], VENDOR_ID_LEN) ||
11302 !strncmp(str_id_cap, &vpd_data[rodi], VENDOR_ID_LEN)) {
11303
11304 rodi = pci_vpd_find_info_keyword(vpd_data, i, block_end,
11305 PCI_VPD_RO_KEYWORD_VENDOR0);
11306 if (rodi >= 0) {
11307 len = pci_vpd_info_field_size(&vpd_data[rodi]);
11308
11309 rodi += PCI_VPD_INFO_FLD_HDR_SIZE;
11310
11311 if (len < 32 && (len + rodi) <= BNX2X_VPD_LEN) {
11312 memcpy(bp->fw_ver, &vpd_data[rodi], len);
11313 bp->fw_ver[len] = ' ';
11314 }
11315 }
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011316 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011317 return;
11318 }
11319out_not_found:
Barak Witkowskifcdf95c2011-12-14 00:14:53 +000011320 kfree(vpd_extended_data);
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011321 return;
11322}
11323
Bill Pemberton0329aba2012-12-03 09:24:24 -050011324static void bnx2x_set_modes_bitmap(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011325{
11326 u32 flags = 0;
11327
11328 if (CHIP_REV_IS_FPGA(bp))
11329 SET_FLAGS(flags, MODE_FPGA);
11330 else if (CHIP_REV_IS_EMUL(bp))
11331 SET_FLAGS(flags, MODE_EMUL);
11332 else
11333 SET_FLAGS(flags, MODE_ASIC);
11334
11335 if (CHIP_MODE_IS_4_PORT(bp))
11336 SET_FLAGS(flags, MODE_PORT4);
11337 else
11338 SET_FLAGS(flags, MODE_PORT2);
11339
11340 if (CHIP_IS_E2(bp))
11341 SET_FLAGS(flags, MODE_E2);
11342 else if (CHIP_IS_E3(bp)) {
11343 SET_FLAGS(flags, MODE_E3);
11344 if (CHIP_REV(bp) == CHIP_REV_Ax)
11345 SET_FLAGS(flags, MODE_E3_A0);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011346 else /*if (CHIP_REV(bp) == CHIP_REV_Bx)*/
11347 SET_FLAGS(flags, MODE_E3_B0 | MODE_COS3);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011348 }
11349
11350 if (IS_MF(bp)) {
11351 SET_FLAGS(flags, MODE_MF);
11352 switch (bp->mf_mode) {
11353 case MULTI_FUNCTION_SD:
11354 SET_FLAGS(flags, MODE_MF_SD);
11355 break;
11356 case MULTI_FUNCTION_SI:
11357 SET_FLAGS(flags, MODE_MF_SI);
11358 break;
Barak Witkowskia3348722012-04-23 03:04:46 +000011359 case MULTI_FUNCTION_AFEX:
11360 SET_FLAGS(flags, MODE_MF_AFEX);
11361 break;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011362 }
11363 } else
11364 SET_FLAGS(flags, MODE_SF);
11365
11366#if defined(__LITTLE_ENDIAN)
11367 SET_FLAGS(flags, MODE_LITTLE_ENDIAN);
11368#else /*(__BIG_ENDIAN)*/
11369 SET_FLAGS(flags, MODE_BIG_ENDIAN);
11370#endif
11371 INIT_MODE_FLAGS(bp) = flags;
11372}
11373
Bill Pemberton0329aba2012-12-03 09:24:24 -050011374static int bnx2x_init_bp(struct bnx2x *bp)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011375{
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011376 int func;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011377 int rc;
11378
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011379 mutex_init(&bp->port.phy_mutex);
Eilon Greensteinc4ff7cb2009-10-15 00:18:27 -070011380 mutex_init(&bp->fw_mb_mutex);
David S. Millerbb7e95c2010-07-27 21:01:35 -070011381 spin_lock_init(&bp->stats_lock);
Merav Sicron55c11942012-11-07 00:45:48 +000011382
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080011383 INIT_DELAYED_WORK(&bp->sp_task, bnx2x_sp_task);
Ariel Elior7be08a72011-07-14 08:31:19 +000011384 INIT_DELAYED_WORK(&bp->sp_rtnl_task, bnx2x_sp_rtnl_task);
Yaniv Rosner3deb8162011-06-14 01:34:33 +000011385 INIT_DELAYED_WORK(&bp->period_task, bnx2x_period_task);
Ariel Elior1ab44342013-01-01 05:22:23 +000011386 if (IS_PF(bp)) {
11387 rc = bnx2x_get_hwinfo(bp);
11388 if (rc)
11389 return rc;
11390 } else {
Ariel Eliore09b74d2013-05-27 04:08:26 +000011391 eth_zero_addr(bp->dev->dev_addr);
Ariel Elior1ab44342013-01-01 05:22:23 +000011392 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011393
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011394 bnx2x_set_modes_bitmap(bp);
11395
11396 rc = bnx2x_alloc_mem_bp(bp);
11397 if (rc)
11398 return rc;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011399
Vladislav Zolotarov34f24c72010-04-19 01:13:23 +000011400 bnx2x_read_fwinfo(bp);
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000011401
11402 func = BP_FUNC(bp);
11403
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011404 /* need to reset chip if undi was active */
Ariel Elior1ab44342013-01-01 05:22:23 +000011405 if (IS_PF(bp) && !BP_NOMCP(bp)) {
Yuval Mintz452427b2012-03-26 20:47:07 +000011406 /* init fw_seq */
11407 bp->fw_seq =
11408 SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
11409 DRV_MSG_SEQ_NUMBER_MASK;
11410 BNX2X_DEV_INFO("fw_seq 0x%08x\n", bp->fw_seq);
11411
11412 bnx2x_prev_unload(bp);
11413 }
11414
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011415 if (CHIP_REV_IS_FPGA(bp))
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011416 dev_err(&bp->pdev->dev, "FPGA detected\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011417
11418 if (BP_NOMCP(bp) && (func == 0))
Merav Sicron51c1a582012-03-18 10:33:38 +000011419 dev_err(&bp->pdev->dev, "MCP disabled, must load devices in order!\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011420
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011421 bp->disable_tpa = disable_tpa;
Barak Witkowskia3348722012-04-23 03:04:46 +000011422 bp->disable_tpa |= IS_MF_STORAGE_SD(bp) || IS_MF_FCOE_AFEX(bp);
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011423
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011424 /* Set TPA flags */
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011425 if (bp->disable_tpa) {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011426 bp->flags &= ~(TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011427 bp->dev->features &= ~NETIF_F_LRO;
11428 } else {
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000011429 bp->flags |= (TPA_ENABLE_FLAG | GRO_ENABLE_FLAG);
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011430 bp->dev->features |= NETIF_F_LRO;
11431 }
11432
Eilon Greensteina18f5122009-08-12 08:23:26 +000011433 if (CHIP_IS_E1(bp))
11434 bp->dropless_fc = 0;
11435 else
Yuval Mintz79642112012-12-02 04:05:50 +000011436 bp->dropless_fc = dropless_fc | bnx2x_get_dropless_info(bp);
Eilon Greensteina18f5122009-08-12 08:23:26 +000011437
Eilon Greenstein8d5726c2009-02-12 08:37:19 +000011438 bp->mrrs = mrrs;
Vladislav Zolotarov7a9b2552008-06-23 20:34:36 -070011439
Barak Witkowskia3348722012-04-23 03:04:46 +000011440 bp->tx_ring_size = IS_MF_FCOE_AFEX(bp) ? 0 : MAX_TX_AVAIL;
Ariel Elior1ab44342013-01-01 05:22:23 +000011441 if (IS_VF(bp))
11442 bp->rx_ring_size = MAX_RX_AVAIL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011443
Eilon Greenstein7d323bf2009-11-09 06:09:35 +000011444 /* make sure that the numbers are in the right granularity */
Dmitry Kravkov523224a2010-10-06 03:23:26 +000011445 bp->tx_ticks = (50 / BNX2X_BTR) * BNX2X_BTR;
11446 bp->rx_ticks = (25 / BNX2X_BTR) * BNX2X_BTR;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011447
Michal Schmidtfc543632012-02-14 09:05:46 +000011448 bp->current_interval = CHIP_REV_IS_SLOW(bp) ? 5*HZ : HZ;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011449
11450 init_timer(&bp->timer);
11451 bp->timer.expires = jiffies + bp->current_interval;
11452 bp->timer.data = (unsigned long) bp;
11453 bp->timer.function = bnx2x_timer;
11454
Barak Witkowski0370cf92012-12-02 04:05:55 +000011455 if (SHMEM2_HAS(bp, dcbx_lldp_params_offset) &&
11456 SHMEM2_HAS(bp, dcbx_lldp_dcbx_stat_offset) &&
11457 SHMEM2_RD(bp, dcbx_lldp_params_offset) &&
11458 SHMEM2_RD(bp, dcbx_lldp_dcbx_stat_offset)) {
11459 bnx2x_dcbx_set_state(bp, true, BNX2X_DCBX_ENABLED_ON_NEG_ON);
11460 bnx2x_dcbx_init_params(bp);
11461 } else {
11462 bnx2x_dcbx_set_state(bp, false, BNX2X_DCBX_ENABLED_OFF);
11463 }
Vladislav Zolotarove4901dd2010-12-13 05:44:18 +000011464
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011465 if (CHIP_IS_E1x(bp))
11466 bp->cnic_base_cl_id = FP_SB_MAX_E1x;
11467 else
11468 bp->cnic_base_cl_id = FP_SB_MAX_E2;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011469
Ariel Elior6383c0b2011-07-14 08:31:57 +000011470 /* multiple tx priority */
Ariel Elior1ab44342013-01-01 05:22:23 +000011471 if (IS_VF(bp))
11472 bp->max_cos = 1;
11473 else if (CHIP_IS_E1x(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011474 bp->max_cos = BNX2X_MULTI_TX_COS_E1X;
Ariel Elior1ab44342013-01-01 05:22:23 +000011475 else if (CHIP_IS_E2(bp) || CHIP_IS_E3A0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011476 bp->max_cos = BNX2X_MULTI_TX_COS_E2_E3A0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011477 else if (CHIP_IS_E3B0(bp))
Ariel Elior6383c0b2011-07-14 08:31:57 +000011478 bp->max_cos = BNX2X_MULTI_TX_COS_E3B0;
Ariel Elior1ab44342013-01-01 05:22:23 +000011479 else
11480 BNX2X_ERR("unknown chip %x revision %x\n",
11481 CHIP_NUM(bp), CHIP_REV(bp));
11482 BNX2X_DEV_INFO("set bp->max_cos to %d\n", bp->max_cos);
Ariel Elior6383c0b2011-07-14 08:31:57 +000011483
Merav Sicron55c11942012-11-07 00:45:48 +000011484 /* We need at least one default status block for slow-path events,
11485 * second status block for the L2 queue, and a third status block for
Yuval Mintz16a5fd92013-06-02 00:06:18 +000011486 * CNIC if supported.
Merav Sicron55c11942012-11-07 00:45:48 +000011487 */
11488 if (CNIC_SUPPORT(bp))
11489 bp->min_msix_vec_cnt = 3;
11490 else
11491 bp->min_msix_vec_cnt = 2;
11492 BNX2X_DEV_INFO("bp->min_msix_vec_cnt %d", bp->min_msix_vec_cnt);
11493
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011494 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011495}
11496
Dmitry Kravkovde0c62d2010-07-27 12:35:24 +000011497/****************************************************************************
11498* General service functions
11499****************************************************************************/
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011500
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011501/*
11502 * net_device service functions
11503 */
11504
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011505/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011506static int bnx2x_open(struct net_device *dev)
11507{
11508 struct bnx2x *bp = netdev_priv(dev);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011509 bool global = false;
11510 int other_engine = BP_PATH(bp) ? 0 : 1;
Ariel Elior889b9af2012-01-26 06:01:51 +000011511 bool other_load_status, load_status;
Ariel Elior8395be52013-01-01 05:22:44 +000011512 int rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011513
Mintz Yuval1355b702012-02-15 02:10:22 +000011514 bp->stats_init = true;
11515
Eilon Greenstein6eccabb2009-01-22 03:37:48 +000011516 netif_carrier_off(dev);
11517
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011518 bnx2x_set_power_state(bp, PCI_D0);
11519
Ariel Eliorad5afc82013-01-01 05:22:26 +000011520 /* If parity had happen during the unload, then attentions
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011521 * and/or RECOVERY_IN_PROGRES may still be set. In this case we
11522 * want the first function loaded on the current engine to
11523 * complete the recovery.
Ariel Eliorad5afc82013-01-01 05:22:26 +000011524 * Parity recovery is only relevant for PF driver.
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011525 */
Ariel Eliorad5afc82013-01-01 05:22:26 +000011526 if (IS_PF(bp)) {
11527 other_load_status = bnx2x_get_load_status(bp, other_engine);
11528 load_status = bnx2x_get_load_status(bp, BP_PATH(bp));
11529 if (!bnx2x_reset_is_done(bp, BP_PATH(bp)) ||
11530 bnx2x_chk_parity_attn(bp, &global, true)) {
11531 do {
11532 /* If there are attentions and they are in a
11533 * global blocks, set the GLOBAL_RESET bit
11534 * regardless whether it will be this function
11535 * that will complete the recovery or not.
11536 */
11537 if (global)
11538 bnx2x_set_reset_global(bp);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011539
Ariel Eliorad5afc82013-01-01 05:22:26 +000011540 /* Only the first function on the current
11541 * engine should try to recover in open. In case
11542 * of attentions in global blocks only the first
11543 * in the chip should try to recover.
11544 */
11545 if ((!load_status &&
11546 (!global || !other_load_status)) &&
11547 bnx2x_trylock_leader_lock(bp) &&
11548 !bnx2x_leader_reset(bp)) {
11549 netdev_info(bp->dev,
11550 "Recovered in open\n");
11551 break;
11552 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011553
Ariel Eliorad5afc82013-01-01 05:22:26 +000011554 /* recovery has failed... */
11555 bnx2x_set_power_state(bp, PCI_D3hot);
11556 bp->recovery_state = BNX2X_RECOVERY_FAILED;
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011557
Ariel Eliorad5afc82013-01-01 05:22:26 +000011558 BNX2X_ERR("Recovery flow hasn't been properly completed yet. Try again later.\n"
11559 "If you still see this message after a few retries then power cycle is required.\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011560
Ariel Eliorad5afc82013-01-01 05:22:26 +000011561 return -EAGAIN;
11562 } while (0);
11563 }
11564 }
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000011565
11566 bp->recovery_state = BNX2X_RECOVERY_DONE;
Ariel Elior8395be52013-01-01 05:22:44 +000011567 rc = bnx2x_nic_load(bp, LOAD_OPEN);
11568 if (rc)
11569 return rc;
11570 return bnx2x_open_epilog(bp);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011571}
11572
Yitchak Gertnerbb2a0f72008-06-23 20:33:36 -070011573/* called with rtnl_lock */
Michal Schmidt56ad3152012-02-16 02:38:48 +000011574static int bnx2x_close(struct net_device *dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011575{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011576 struct bnx2x *bp = netdev_priv(dev);
11577
11578 /* Unload the driver, release IRQs */
Yuval Mintz5d07d862012-09-13 02:56:21 +000011579 bnx2x_nic_unload(bp, UNLOAD_CLOSE, false);
Vladislav Zolotarovc9ee9202011-06-14 01:33:51 +000011580
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011581 return 0;
11582}
11583
Eric Dumazet1191cb82012-04-27 21:39:21 +000011584static int bnx2x_init_mcast_macs_list(struct bnx2x *bp,
11585 struct bnx2x_mcast_ramrod_params *p)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011586{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011587 int mc_count = netdev_mc_count(bp->dev);
11588 struct bnx2x_mcast_list_elem *mc_mac =
11589 kzalloc(sizeof(*mc_mac) * mc_count, GFP_ATOMIC);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011590 struct netdev_hw_addr *ha;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011591
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011592 if (!mc_mac)
11593 return -ENOMEM;
11594
11595 INIT_LIST_HEAD(&p->mcast_list);
11596
11597 netdev_for_each_mc_addr(ha, bp->dev) {
11598 mc_mac->mac = bnx2x_mc_addr(ha);
11599 list_add_tail(&mc_mac->link, &p->mcast_list);
11600 mc_mac++;
11601 }
11602
11603 p->mcast_list_len = mc_count;
11604
11605 return 0;
11606}
11607
Eric Dumazet1191cb82012-04-27 21:39:21 +000011608static void bnx2x_free_mcast_macs_list(
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011609 struct bnx2x_mcast_ramrod_params *p)
11610{
11611 struct bnx2x_mcast_list_elem *mc_mac =
11612 list_first_entry(&p->mcast_list, struct bnx2x_mcast_list_elem,
11613 link);
11614
11615 WARN_ON(!mc_mac);
11616 kfree(mc_mac);
11617}
11618
11619/**
11620 * bnx2x_set_uc_list - configure a new unicast MACs list.
11621 *
11622 * @bp: driver handle
11623 *
11624 * We will use zero (0) as a MAC type for these MACs.
11625 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000011626static int bnx2x_set_uc_list(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011627{
11628 int rc;
11629 struct net_device *dev = bp->dev;
11630 struct netdev_hw_addr *ha;
Barak Witkowski15192a82012-06-19 07:48:28 +000011631 struct bnx2x_vlan_mac_obj *mac_obj = &bp->sp_objs->mac_obj;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011632 unsigned long ramrod_flags = 0;
11633
11634 /* First schedule a cleanup up of old configuration */
11635 rc = bnx2x_del_all_macs(bp, mac_obj, BNX2X_UC_LIST_MAC, false);
11636 if (rc < 0) {
11637 BNX2X_ERR("Failed to schedule DELETE operations: %d\n", rc);
11638 return rc;
11639 }
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011640
11641 netdev_for_each_uc_addr(ha, dev) {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011642 rc = bnx2x_set_mac_one(bp, bnx2x_uc_addr(ha), mac_obj, true,
11643 BNX2X_UC_LIST_MAC, &ramrod_flags);
Yuval Mintz7b5342d2012-09-11 04:34:14 +000011644 if (rc == -EEXIST) {
11645 DP(BNX2X_MSG_SP,
11646 "Failed to schedule ADD operations: %d\n", rc);
11647 /* do not treat adding same MAC as error */
11648 rc = 0;
11649
11650 } else if (rc < 0) {
11651
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011652 BNX2X_ERR("Failed to schedule ADD operations: %d\n",
11653 rc);
11654 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011655 }
11656 }
11657
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011658 /* Execute the pending commands */
11659 __set_bit(RAMROD_CONT, &ramrod_flags);
11660 return bnx2x_set_mac_one(bp, NULL, mac_obj, false /* don't care */,
11661 BNX2X_UC_LIST_MAC, &ramrod_flags);
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011662}
11663
Eric Dumazet1191cb82012-04-27 21:39:21 +000011664static int bnx2x_set_mc_list(struct bnx2x *bp)
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011665{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011666 struct net_device *dev = bp->dev;
Yuval Mintz3b603062012-03-18 10:33:39 +000011667 struct bnx2x_mcast_ramrod_params rparam = {NULL};
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011668 int rc = 0;
11669
11670 rparam.mcast_obj = &bp->mcast_obj;
11671
11672 /* first, clear all configured multicast MACs */
11673 rc = bnx2x_config_mcast(bp, &rparam, BNX2X_MCAST_CMD_DEL);
11674 if (rc < 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011675 BNX2X_ERR("Failed to clear multicast configuration: %d\n", rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011676 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011677 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011678
11679 /* then, configure a new MACs list */
11680 if (netdev_mc_count(dev)) {
11681 rc = bnx2x_init_mcast_macs_list(bp, &rparam);
11682 if (rc) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011683 BNX2X_ERR("Failed to create multicast MACs list: %d\n",
11684 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011685 return rc;
11686 }
11687
11688 /* Now add the new MACs */
11689 rc = bnx2x_config_mcast(bp, &rparam,
11690 BNX2X_MCAST_CMD_ADD);
11691 if (rc < 0)
Merav Sicron51c1a582012-03-18 10:33:38 +000011692 BNX2X_ERR("Failed to set a new multicast configuration: %d\n",
11693 rc);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011694
11695 bnx2x_free_mcast_macs_list(&rparam);
11696 }
11697
11698 return rc;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011699}
11700
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011701/* If bp->state is OPEN, should be called with netif_addr_lock_bh() */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000011702void bnx2x_set_rx_mode(struct net_device *dev)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011703{
11704 struct bnx2x *bp = netdev_priv(dev);
11705 u32 rx_mode = BNX2X_RX_MODE_NORMAL;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011706
11707 if (bp->state != BNX2X_STATE_OPEN) {
11708 DP(NETIF_MSG_IFUP, "state is %x, returning\n", bp->state);
11709 return;
11710 }
11711
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011712 DP(NETIF_MSG_IFUP, "dev->flags = %x\n", bp->dev->flags);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011713
11714 if (dev->flags & IFF_PROMISC)
11715 rx_mode = BNX2X_RX_MODE_PROMISC;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011716 else if ((dev->flags & IFF_ALLMULTI) ||
11717 ((netdev_mc_count(dev) > BNX2X_MAX_MULTICAST) &&
11718 CHIP_IS_E1(bp)))
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011719 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011720 else {
Ariel Elior381ac162013-01-01 05:22:29 +000011721 if (IS_PF(bp)) {
11722 /* some multicasts */
11723 if (bnx2x_set_mc_list(bp) < 0)
11724 rx_mode = BNX2X_RX_MODE_ALLMULTI;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011725
Ariel Elior381ac162013-01-01 05:22:29 +000011726 if (bnx2x_set_uc_list(bp) < 0)
11727 rx_mode = BNX2X_RX_MODE_PROMISC;
11728 } else {
11729 /* configuring mcast to a vf involves sleeping (when we
11730 * wait for the pf's response). Since this function is
11731 * called from non sleepable context we must schedule
11732 * a work item for this purpose
11733 */
11734 smp_mb__before_clear_bit();
11735 set_bit(BNX2X_SP_RTNL_VFPF_MCAST,
11736 &bp->sp_rtnl_state);
11737 smp_mb__after_clear_bit();
11738 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11739 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011740 }
11741
11742 bp->rx_mode = rx_mode;
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011743 /* handle ISCSI SD mode */
11744 if (IS_MF_ISCSI_SD(bp))
11745 bp->rx_mode = BNX2X_RX_MODE_NONE;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011746
11747 /* Schedule the rx_mode command */
11748 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state)) {
11749 set_bit(BNX2X_FILTER_RX_MODE_SCHED, &bp->sp_state);
11750 return;
11751 }
11752
Ariel Elior381ac162013-01-01 05:22:29 +000011753 if (IS_PF(bp)) {
11754 bnx2x_set_storm_rx_mode(bp);
11755 } else {
11756 /* configuring rx mode to storms in a vf involves sleeping (when
11757 * we wait for the pf's response). Since this function is
11758 * called from non sleepable context we must schedule
11759 * a work item for this purpose
11760 */
11761 smp_mb__before_clear_bit();
11762 set_bit(BNX2X_SP_RTNL_VFPF_STORM_RX_MODE,
11763 &bp->sp_rtnl_state);
11764 smp_mb__after_clear_bit();
11765 schedule_delayed_work(&bp->sp_rtnl_task, 0);
11766 }
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011767}
11768
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011769/* called with rtnl_lock */
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011770static int bnx2x_mdio_read(struct net_device *netdev, int prtad,
11771 int devad, u16 addr)
11772{
11773 struct bnx2x *bp = netdev_priv(netdev);
11774 u16 value;
11775 int rc;
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011776
11777 DP(NETIF_MSG_LINK, "mdio_read: prtad 0x%x, devad 0x%x, addr 0x%x\n",
11778 prtad, devad, addr);
11779
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011780 /* The HW expects different devad if CL22 is used */
11781 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11782
11783 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011784 rc = bnx2x_phy_read(&bp->link_params, prtad, devad, addr, &value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011785 bnx2x_release_phy_lock(bp);
11786 DP(NETIF_MSG_LINK, "mdio_read_val 0x%x rc = 0x%x\n", value, rc);
11787
11788 if (!rc)
11789 rc = value;
11790 return rc;
11791}
11792
11793/* called with rtnl_lock */
11794static int bnx2x_mdio_write(struct net_device *netdev, int prtad, int devad,
11795 u16 addr, u16 value)
11796{
11797 struct bnx2x *bp = netdev_priv(netdev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011798 int rc;
11799
Merav Sicron51c1a582012-03-18 10:33:38 +000011800 DP(NETIF_MSG_LINK,
11801 "mdio_write: prtad 0x%x, devad 0x%x, addr 0x%x, value 0x%x\n",
11802 prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011803
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011804 /* The HW expects different devad if CL22 is used */
11805 devad = (devad == MDIO_DEVAD_NONE) ? DEFAULT_PHY_DEV_ADDR : devad;
11806
11807 bnx2x_acquire_phy_lock(bp);
Yaniv Rosnere10bc842010-09-07 11:40:50 +000011808 rc = bnx2x_phy_write(&bp->link_params, prtad, devad, addr, value);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011809 bnx2x_release_phy_lock(bp);
11810 return rc;
11811}
11812
11813/* called with rtnl_lock */
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011814static int bnx2x_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
11815{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011816 struct bnx2x *bp = netdev_priv(dev);
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011817 struct mii_ioctl_data *mdio = if_mii(ifr);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011818
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011819 DP(NETIF_MSG_LINK, "ioctl: phy id 0x%x, reg 0x%x, val_in 0x%x\n",
11820 mdio->phy_id, mdio->reg_num, mdio->val_in);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011821
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011822 if (!netif_running(dev))
11823 return -EAGAIN;
Yaniv Rosnerc18487e2008-06-23 20:27:52 -070011824
Eilon Greenstein01cd4522009-08-12 08:23:08 +000011825 return mdio_mii_ioctl(&bp->mdio, mdio, cmd);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011826}
11827
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011828#ifdef CONFIG_NET_POLL_CONTROLLER
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011829static void poll_bnx2x(struct net_device *dev)
11830{
11831 struct bnx2x *bp = netdev_priv(dev);
Merav Sicron14a15d62012-08-27 03:26:20 +000011832 int i;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011833
Merav Sicron14a15d62012-08-27 03:26:20 +000011834 for_each_eth_queue(bp, i) {
11835 struct bnx2x_fastpath *fp = &bp->fp[i];
11836 napi_schedule(&bnx2x_fp(bp, fp->index, napi));
11837 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011838}
11839#endif
11840
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011841static int bnx2x_validate_addr(struct net_device *dev)
11842{
11843 struct bnx2x *bp = netdev_priv(dev);
11844
Ariel Eliore09b74d2013-05-27 04:08:26 +000011845 /* query the bulletin board for mac address configured by the PF */
11846 if (IS_VF(bp))
11847 bnx2x_sample_bulletin(bp);
11848
Merav Sicron51c1a582012-03-18 10:33:38 +000011849 if (!bnx2x_is_valid_ether_addr(bp, dev->dev_addr)) {
11850 BNX2X_ERR("Non-valid Ethernet address\n");
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011851 return -EADDRNOTAVAIL;
Merav Sicron51c1a582012-03-18 10:33:38 +000011852 }
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011853 return 0;
11854}
11855
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011856static const struct net_device_ops bnx2x_netdev_ops = {
11857 .ndo_open = bnx2x_open,
11858 .ndo_stop = bnx2x_close,
11859 .ndo_start_xmit = bnx2x_start_xmit,
Vladislav Zolotarov8307fa32010-12-13 05:44:09 +000011860 .ndo_select_queue = bnx2x_select_queue,
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080011861 .ndo_set_rx_mode = bnx2x_set_rx_mode,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011862 .ndo_set_mac_address = bnx2x_change_mac_addr,
Dmitry Kravkov614c76d2011-11-28 12:31:49 +000011863 .ndo_validate_addr = bnx2x_validate_addr,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011864 .ndo_do_ioctl = bnx2x_ioctl,
11865 .ndo_change_mtu = bnx2x_change_mtu,
Michał Mirosław66371c42011-04-12 09:38:23 +000011866 .ndo_fix_features = bnx2x_fix_features,
11867 .ndo_set_features = bnx2x_set_features,
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011868 .ndo_tx_timeout = bnx2x_tx_timeout,
Alexey Dobriyan257ddbd2010-01-27 10:17:41 +000011869#ifdef CONFIG_NET_POLL_CONTROLLER
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011870 .ndo_poll_controller = poll_bnx2x,
11871#endif
Ariel Elior6383c0b2011-07-14 08:31:57 +000011872 .ndo_setup_tc = bnx2x_setup_tc,
Ariel Elior64112802013-01-07 00:50:23 +000011873#ifdef CONFIG_BNX2X_SRIOV
Ariel Eliorabc5a022013-01-01 05:22:43 +000011874 .ndo_set_vf_mac = bnx2x_set_vf_mac,
Yuval Mintz3cdeec22013-06-02 00:06:19 +000011875 .ndo_set_vf_vlan = bnx2x_set_vf_vlan,
Ariel Elior3ec9f9c2013-03-11 05:17:45 +000011876 .ndo_get_vf_config = bnx2x_get_vf_config,
Ariel Elior64112802013-01-07 00:50:23 +000011877#endif
Merav Sicron55c11942012-11-07 00:45:48 +000011878#ifdef NETDEV_FCOE_WWNN
Vladislav Zolotarovbf61ee12011-07-21 07:56:51 +000011879 .ndo_fcoe_get_wwn = bnx2x_fcoe_get_wwn,
11880#endif
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080011881};
11882
Eric Dumazet1191cb82012-04-27 21:39:21 +000011883static int bnx2x_set_coherency_mask(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011884{
11885 struct device *dev = &bp->pdev->dev;
11886
11887 if (dma_set_mask(dev, DMA_BIT_MASK(64)) == 0) {
11888 bp->flags |= USING_DAC_FLAG;
11889 if (dma_set_coherent_mask(dev, DMA_BIT_MASK(64)) != 0) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011890 dev_err(dev, "dma_set_coherent_mask failed, aborting\n");
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011891 return -EIO;
11892 }
11893 } else if (dma_set_mask(dev, DMA_BIT_MASK(32)) != 0) {
11894 dev_err(dev, "System does not support DMA, aborting\n");
11895 return -EIO;
11896 }
11897
11898 return 0;
11899}
11900
Ariel Elior1ab44342013-01-01 05:22:23 +000011901static int bnx2x_init_dev(struct bnx2x *bp, struct pci_dev *pdev,
11902 struct net_device *dev, unsigned long board_type)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011903{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011904 int rc;
Ariel Eliorc22610d02012-01-26 06:01:47 +000011905 u32 pci_cfg_dword;
Ariel Elior65087cf2012-01-23 07:31:55 +000011906 bool chip_is_e1x = (board_type == BCM57710 ||
11907 board_type == BCM57711 ||
11908 board_type == BCM57711E);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011909
11910 SET_NETDEV_DEV(dev, &pdev->dev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011911
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011912 bp->dev = dev;
11913 bp->pdev = pdev;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011914
11915 rc = pci_enable_device(pdev);
11916 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011917 dev_err(&bp->pdev->dev,
11918 "Cannot enable PCI device, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011919 goto err_out;
11920 }
11921
11922 if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011923 dev_err(&bp->pdev->dev,
11924 "Cannot find PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011925 rc = -ENODEV;
11926 goto err_out_disable;
11927 }
11928
Ariel Elior1ab44342013-01-01 05:22:23 +000011929 if (IS_PF(bp) && !(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
11930 dev_err(&bp->pdev->dev, "Cannot find second PCI device base address, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011931 rc = -ENODEV;
11932 goto err_out_disable;
11933 }
11934
Yaniv Rosner092a5fc2012-12-02 23:56:49 +000011935 pci_read_config_dword(pdev, PCICFG_REVISION_ID_OFFSET, &pci_cfg_dword);
11936 if ((pci_cfg_dword & PCICFG_REVESION_ID_MASK) ==
11937 PCICFG_REVESION_ID_ERROR_VAL) {
11938 pr_err("PCI device error, probably due to fan failure, aborting\n");
11939 rc = -ENODEV;
11940 goto err_out_disable;
11941 }
11942
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011943 if (atomic_read(&pdev->enable_cnt) == 1) {
11944 rc = pci_request_regions(pdev, DRV_MODULE_NAME);
11945 if (rc) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011946 dev_err(&bp->pdev->dev,
11947 "Cannot obtain PCI resources, aborting\n");
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011948 goto err_out_disable;
11949 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011950
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011951 pci_set_master(pdev);
11952 pci_save_state(pdev);
11953 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011954
Ariel Elior1ab44342013-01-01 05:22:23 +000011955 if (IS_PF(bp)) {
11956 bp->pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
11957 if (bp->pm_cap == 0) {
11958 dev_err(&bp->pdev->dev,
11959 "Cannot find power management capability, aborting\n");
11960 rc = -EIO;
11961 goto err_out_release;
11962 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011963 }
11964
Jon Mason77c98e62011-06-27 07:45:12 +000011965 if (!pci_is_pcie(pdev)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000011966 dev_err(&bp->pdev->dev, "Not PCI Express, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011967 rc = -EIO;
11968 goto err_out_release;
11969 }
11970
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030011971 rc = bnx2x_set_coherency_mask(bp);
11972 if (rc)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011973 goto err_out_release;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011974
Eilon Greenstein34f80b02008-06-23 20:33:01 -070011975 dev->mem_start = pci_resource_start(pdev, 0);
11976 dev->base_addr = dev->mem_start;
11977 dev->mem_end = pci_resource_end(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011978
11979 dev->irq = pdev->irq;
11980
Arjan van de Ven275f1652008-10-20 21:42:39 -070011981 bp->regview = pci_ioremap_bar(pdev, 0);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011982 if (!bp->regview) {
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000011983 dev_err(&bp->pdev->dev,
11984 "Cannot map register space, aborting\n");
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020011985 rc = -ENOMEM;
11986 goto err_out_release;
11987 }
11988
Ariel Eliorc22610d02012-01-26 06:01:47 +000011989 /* In E1/E1H use pci device function given by kernel.
11990 * In E2/E3 read physical function from ME register since these chips
11991 * support Physical Device Assignment where kernel BDF maybe arbitrary
11992 * (depending on hypervisor).
11993 */
Yuval Mintz2de67432013-01-23 03:21:43 +000011994 if (chip_is_e1x) {
Ariel Eliorc22610d02012-01-26 06:01:47 +000011995 bp->pf_num = PCI_FUNC(pdev->devfn);
Yuval Mintz2de67432013-01-23 03:21:43 +000011996 } else {
11997 /* chip is E2/3*/
Ariel Eliorc22610d02012-01-26 06:01:47 +000011998 pci_read_config_dword(bp->pdev,
11999 PCICFG_ME_REGISTER, &pci_cfg_dword);
12000 bp->pf_num = (u8)((pci_cfg_dword & ME_REG_ABS_PF_NUM) >>
Yuval Mintz2de67432013-01-23 03:21:43 +000012001 ME_REG_ABS_PF_NUM_SHIFT);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012002 }
Merav Sicron51c1a582012-03-18 10:33:38 +000012003 BNX2X_DEV_INFO("me reg PF num: %d\n", bp->pf_num);
Ariel Eliorc22610d02012-01-26 06:01:47 +000012004
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012005 bnx2x_set_power_state(bp, PCI_D0);
12006
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012007 /* clean indirect addresses */
12008 pci_write_config_dword(bp->pdev, PCICFG_GRC_ADDRESS,
12009 PCICFG_VENDOR_ID_OFFSET);
David S. Miller8decf862011-09-22 03:23:13 -040012010 /*
12011 * Clean the following indirect addresses for all functions since it
David S. Miller823dcd22011-08-20 10:39:12 -070012012 * is not used by the driver.
12013 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012014 if (IS_PF(bp)) {
12015 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F0, 0);
12016 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F0, 0);
12017 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F0, 0);
12018 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F0, 0);
David S. Miller8decf862011-09-22 03:23:13 -040012019
Ariel Elior1ab44342013-01-01 05:22:23 +000012020 if (chip_is_e1x) {
12021 REG_WR(bp, PXP2_REG_PGL_ADDR_88_F1, 0);
12022 REG_WR(bp, PXP2_REG_PGL_ADDR_8C_F1, 0);
12023 REG_WR(bp, PXP2_REG_PGL_ADDR_90_F1, 0);
12024 REG_WR(bp, PXP2_REG_PGL_ADDR_94_F1, 0);
12025 }
12026
12027 /* Enable internal target-read (in case we are probed after PF
12028 * FLR). Must be done prior to any BAR read access. Only for
12029 * 57712 and up
12030 */
12031 if (!chip_is_e1x)
12032 REG_WR(bp,
12033 PGLUE_B_REG_INTERNAL_PFID_ENABLE_TARGET_READ, 1);
David S. Miller8decf862011-09-22 03:23:13 -040012034 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012035
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012036 dev->watchdog_timeo = TX_TIMEOUT;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012037
Stephen Hemmingerc64213c2008-11-21 17:36:04 -080012038 dev->netdev_ops = &bnx2x_netdev_ops;
Ariel Elior005a07ba2013-03-11 05:17:42 +000012039 bnx2x_set_ethtool_ops(bp, dev);
Michał Mirosław66371c42011-04-12 09:38:23 +000012040
Jiri Pirko01789342011-08-16 06:29:00 +000012041 dev->priv_flags |= IFF_UNICAST_FLT;
12042
Michał Mirosław66371c42011-04-12 09:38:23 +000012043 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
Dmitry Kravkov621b4d62012-02-20 09:59:08 +000012044 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
12045 NETIF_F_RXCSUM | NETIF_F_LRO | NETIF_F_GRO |
Patrick McHardyf6469682013-04-19 02:04:27 +000012046 NETIF_F_RXHASH | NETIF_F_HW_VLAN_CTAG_TX;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012047 if (!CHIP_IS_E1x(bp)) {
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012048 dev->hw_features |= NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012049 dev->hw_enc_features =
12050 NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM | NETIF_F_SG |
12051 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 |
Dmitry Kravkov65bc0cf2013-04-28 08:16:02 +000012052 NETIF_F_GSO_GRE | NETIF_F_GSO_UDP_TUNNEL;
Dmitry Kravkova848ade2013-03-18 06:51:03 +000012053 }
Michał Mirosław66371c42011-04-12 09:38:23 +000012054
12055 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_IPV6_CSUM |
12056 NETIF_F_TSO | NETIF_F_TSO_ECN | NETIF_F_TSO6 | NETIF_F_HIGHDMA;
12057
Patrick McHardyf6469682013-04-19 02:04:27 +000012058 dev->features |= dev->hw_features | NETIF_F_HW_VLAN_CTAG_RX;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012059 if (bp->flags & USING_DAC_FLAG)
12060 dev->features |= NETIF_F_HIGHDMA;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012061
Mahesh Bandewar538dd2e2011-05-13 15:08:49 +000012062 /* Add Loopback capability to the device */
12063 dev->hw_features |= NETIF_F_LOOPBACK;
12064
Shmulik Ravid98507672011-02-28 12:19:55 -080012065#ifdef BCM_DCBNL
Shmulik Ravid785b9b12010-12-30 06:27:03 +000012066 dev->dcbnl_ops = &bnx2x_dcbnl_ops;
12067#endif
12068
Eilon Greenstein01cd4522009-08-12 08:23:08 +000012069 /* get_port_hwinfo() will set prtad and mmds properly */
12070 bp->mdio.prtad = MDIO_PRTAD_NONE;
12071 bp->mdio.mmds = 0;
12072 bp->mdio.mode_support = MDIO_SUPPORTS_C45 | MDIO_EMULATE_C22;
12073 bp->mdio.dev = dev;
12074 bp->mdio.mdio_read = bnx2x_mdio_read;
12075 bp->mdio.mdio_write = bnx2x_mdio_write;
12076
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012077 return 0;
12078
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012079err_out_release:
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012080 if (atomic_read(&pdev->enable_cnt) == 1)
12081 pci_release_regions(pdev);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012082
12083err_out_disable:
12084 pci_disable_device(pdev);
12085 pci_set_drvdata(pdev, NULL);
12086
12087err_out:
12088 return rc;
12089}
12090
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012091static void bnx2x_get_pcie_width_speed(struct bnx2x *bp, int *width,
12092 enum bnx2x_pci_bus_speed *speed)
Eliezer Tamir25047952008-02-28 11:50:16 -080012093{
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012094 u32 link_speed, val = 0;
Eliezer Tamir25047952008-02-28 11:50:16 -080012095
Ariel Elior1ab44342013-01-01 05:22:23 +000012096 pci_read_config_dword(bp->pdev, PCICFG_LINK_CONTROL, &val);
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012097 *width = (val & PCICFG_LINK_WIDTH) >> PCICFG_LINK_WIDTH_SHIFT;
12098
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012099 link_speed = (val & PCICFG_LINK_SPEED) >> PCICFG_LINK_SPEED_SHIFT;
12100
12101 switch (link_speed) {
12102 case 3:
12103 *speed = BNX2X_PCI_LINK_SPEED_8000;
12104 break;
12105 case 2:
12106 *speed = BNX2X_PCI_LINK_SPEED_5000;
12107 break;
12108 default:
12109 *speed = BNX2X_PCI_LINK_SPEED_2500;
12110 }
Eliezer Tamir25047952008-02-28 11:50:16 -080012111}
12112
Dmitry Kravkov6891dd22010-08-03 21:49:40 +000012113static int bnx2x_check_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012114{
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012115 const struct firmware *firmware = bp->firmware;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012116 struct bnx2x_fw_file_hdr *fw_hdr;
12117 struct bnx2x_fw_file_section *sections;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012118 u32 offset, len, num_ops;
Yuval Mintz86564c32013-01-23 03:21:50 +000012119 __be16 *ops_offsets;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012120 int i;
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012121 const u8 *fw_ver;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012122
Merav Sicron51c1a582012-03-18 10:33:38 +000012123 if (firmware->size < sizeof(struct bnx2x_fw_file_hdr)) {
12124 BNX2X_ERR("Wrong FW size\n");
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012125 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000012126 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012127
12128 fw_hdr = (struct bnx2x_fw_file_hdr *)firmware->data;
12129 sections = (struct bnx2x_fw_file_section *)fw_hdr;
12130
12131 /* Make sure none of the offsets and sizes make us read beyond
12132 * the end of the firmware data */
12133 for (i = 0; i < sizeof(*fw_hdr) / sizeof(*sections); i++) {
12134 offset = be32_to_cpu(sections[i].offset);
12135 len = be32_to_cpu(sections[i].len);
12136 if (offset + len > firmware->size) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012137 BNX2X_ERR("Section %d length is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012138 return -EINVAL;
12139 }
12140 }
12141
12142 /* Likewise for the init_ops offsets */
12143 offset = be32_to_cpu(fw_hdr->init_ops_offsets.offset);
Yuval Mintz86564c32013-01-23 03:21:50 +000012144 ops_offsets = (__force __be16 *)(firmware->data + offset);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012145 num_ops = be32_to_cpu(fw_hdr->init_ops.len) / sizeof(struct raw_op);
12146
12147 for (i = 0; i < be32_to_cpu(fw_hdr->init_ops_offsets.len) / 2; i++) {
12148 if (be16_to_cpu(ops_offsets[i]) > num_ops) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012149 BNX2X_ERR("Section offset %d is out of bounds\n", i);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012150 return -EINVAL;
12151 }
12152 }
12153
12154 /* Check FW version */
12155 offset = be32_to_cpu(fw_hdr->fw_version.offset);
12156 fw_ver = firmware->data + offset;
12157 if ((fw_ver[0] != BCM_5710_FW_MAJOR_VERSION) ||
12158 (fw_ver[1] != BCM_5710_FW_MINOR_VERSION) ||
12159 (fw_ver[2] != BCM_5710_FW_REVISION_VERSION) ||
12160 (fw_ver[3] != BCM_5710_FW_ENGINEERING_VERSION)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012161 BNX2X_ERR("Bad FW version:%d.%d.%d.%d. Should be %d.%d.%d.%d\n",
12162 fw_ver[0], fw_ver[1], fw_ver[2], fw_ver[3],
12163 BCM_5710_FW_MAJOR_VERSION,
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012164 BCM_5710_FW_MINOR_VERSION,
12165 BCM_5710_FW_REVISION_VERSION,
12166 BCM_5710_FW_ENGINEERING_VERSION);
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012167 return -EINVAL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012168 }
12169
12170 return 0;
12171}
12172
Eric Dumazet1191cb82012-04-27 21:39:21 +000012173static void be32_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012174{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012175 const __be32 *source = (const __be32 *)_source;
12176 u32 *target = (u32 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012177 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012178
12179 for (i = 0; i < n/4; i++)
12180 target[i] = be32_to_cpu(source[i]);
12181}
12182
12183/*
12184 Ops array is stored in the following format:
12185 {op(8bit), offset(24bit, big endian), data(32bit, big endian)}
12186 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012187static void bnx2x_prep_ops(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012188{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012189 const __be32 *source = (const __be32 *)_source;
12190 struct raw_op *target = (struct raw_op *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012191 u32 i, j, tmp;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012192
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012193 for (i = 0, j = 0; i < n/8; i++, j += 2) {
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012194 tmp = be32_to_cpu(source[j]);
12195 target[i].op = (tmp >> 24) & 0xff;
Vladislav Zolotarovcdaa7cb2010-04-19 01:13:57 +000012196 target[i].offset = tmp & 0xffffff;
12197 target[i].raw_data = be32_to_cpu(source[j + 1]);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012198 }
12199}
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012200
Ben Hutchings1aa8b472012-07-10 10:56:59 +000012201/* IRO array is stored in the following format:
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012202 * {base(24bit), m1(16bit), m2(16bit), m3(16bit), size(16bit) }
12203 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012204static void bnx2x_prep_iro(const u8 *_source, u8 *_target, u32 n)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012205{
12206 const __be32 *source = (const __be32 *)_source;
12207 struct iro *target = (struct iro *)_target;
12208 u32 i, j, tmp;
12209
12210 for (i = 0, j = 0; i < n/sizeof(struct iro); i++) {
12211 target[i].base = be32_to_cpu(source[j]);
12212 j++;
12213 tmp = be32_to_cpu(source[j]);
12214 target[i].m1 = (tmp >> 16) & 0xffff;
12215 target[i].m2 = tmp & 0xffff;
12216 j++;
12217 tmp = be32_to_cpu(source[j]);
12218 target[i].m3 = (tmp >> 16) & 0xffff;
12219 target[i].size = tmp & 0xffff;
12220 j++;
12221 }
12222}
12223
Eric Dumazet1191cb82012-04-27 21:39:21 +000012224static void be16_to_cpu_n(const u8 *_source, u8 *_target, u32 n)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012225{
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012226 const __be16 *source = (const __be16 *)_source;
12227 u16 *target = (u16 *)_target;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012228 u32 i;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012229
12230 for (i = 0; i < n/2; i++)
12231 target[i] = be16_to_cpu(source[i]);
12232}
12233
Joe Perches7995c642010-02-17 15:01:52 +000012234#define BNX2X_ALLOC_AND_SET(arr, lbl, func) \
12235do { \
12236 u32 len = be32_to_cpu(fw_hdr->arr.len); \
12237 bp->arr = kmalloc(len, GFP_KERNEL); \
Joe Perchese404dec2012-01-29 12:56:23 +000012238 if (!bp->arr) \
Joe Perches7995c642010-02-17 15:01:52 +000012239 goto lbl; \
Joe Perches7995c642010-02-17 15:01:52 +000012240 func(bp->firmware->data + be32_to_cpu(fw_hdr->arr.offset), \
12241 (u8 *)bp->arr, len); \
12242} while (0)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012243
Yuval Mintz3b603062012-03-18 10:33:39 +000012244static int bnx2x_init_firmware(struct bnx2x *bp)
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012245{
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012246 const char *fw_file_name;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012247 struct bnx2x_fw_file_hdr *fw_hdr;
Ben Hutchings45229b42009-11-07 11:53:39 +000012248 int rc;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012249
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012250 if (bp->firmware)
12251 return 0;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012252
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012253 if (CHIP_IS_E1(bp))
12254 fw_file_name = FW_FILE_NAME_E1;
12255 else if (CHIP_IS_E1H(bp))
12256 fw_file_name = FW_FILE_NAME_E1H;
12257 else if (!CHIP_IS_E1x(bp))
12258 fw_file_name = FW_FILE_NAME_E2;
12259 else {
12260 BNX2X_ERR("Unsupported chip revision\n");
12261 return -EINVAL;
12262 }
12263 BNX2X_DEV_INFO("Loading %s\n", fw_file_name);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012264
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012265 rc = request_firmware(&bp->firmware, fw_file_name, &bp->pdev->dev);
12266 if (rc) {
12267 BNX2X_ERR("Can't load firmware file %s\n",
12268 fw_file_name);
12269 goto request_firmware_exit;
12270 }
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012271
Michal Schmidtc0ea4522012-03-15 14:08:29 +000012272 rc = bnx2x_check_firmware(bp);
12273 if (rc) {
12274 BNX2X_ERR("Corrupt firmware file %s\n", fw_file_name);
12275 goto request_firmware_exit;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012276 }
12277
12278 fw_hdr = (struct bnx2x_fw_file_hdr *)bp->firmware->data;
12279
12280 /* Initialize the pointers to the init arrays */
12281 /* Blob */
12282 BNX2X_ALLOC_AND_SET(init_data, request_firmware_exit, be32_to_cpu_n);
12283
12284 /* Opcodes */
12285 BNX2X_ALLOC_AND_SET(init_ops, init_ops_alloc_err, bnx2x_prep_ops);
12286
12287 /* Offsets */
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012288 BNX2X_ALLOC_AND_SET(init_ops_offsets, init_offsets_alloc_err,
12289 be16_to_cpu_n);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012290
12291 /* STORMs firmware */
Eilon Greenstein573f2032009-08-12 08:24:14 +000012292 INIT_TSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12293 be32_to_cpu(fw_hdr->tsem_int_table_data.offset);
12294 INIT_TSEM_PRAM_DATA(bp) = bp->firmware->data +
12295 be32_to_cpu(fw_hdr->tsem_pram_data.offset);
12296 INIT_USEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12297 be32_to_cpu(fw_hdr->usem_int_table_data.offset);
12298 INIT_USEM_PRAM_DATA(bp) = bp->firmware->data +
12299 be32_to_cpu(fw_hdr->usem_pram_data.offset);
12300 INIT_XSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12301 be32_to_cpu(fw_hdr->xsem_int_table_data.offset);
12302 INIT_XSEM_PRAM_DATA(bp) = bp->firmware->data +
12303 be32_to_cpu(fw_hdr->xsem_pram_data.offset);
12304 INIT_CSEM_INT_TABLE_DATA(bp) = bp->firmware->data +
12305 be32_to_cpu(fw_hdr->csem_int_table_data.offset);
12306 INIT_CSEM_PRAM_DATA(bp) = bp->firmware->data +
12307 be32_to_cpu(fw_hdr->csem_pram_data.offset);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012308 /* IRO */
12309 BNX2X_ALLOC_AND_SET(iro_arr, iro_alloc_err, bnx2x_prep_iro);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012310
12311 return 0;
Eilon Greensteinab6ad5a2009-08-12 08:24:29 +000012312
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012313iro_alloc_err:
12314 kfree(bp->init_ops_offsets);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012315init_offsets_alloc_err:
12316 kfree(bp->init_ops);
12317init_ops_alloc_err:
12318 kfree(bp->init_data);
12319request_firmware_exit:
12320 release_firmware(bp->firmware);
Michal Schmidt127d0a12012-03-15 14:08:28 +000012321 bp->firmware = NULL;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012322
12323 return rc;
12324}
12325
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012326static void bnx2x_release_firmware(struct bnx2x *bp)
12327{
12328 kfree(bp->init_ops_offsets);
12329 kfree(bp->init_ops);
12330 kfree(bp->init_data);
12331 release_firmware(bp->firmware);
Dmitry Kravkoveb2afd42011-11-15 12:07:33 +000012332 bp->firmware = NULL;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012333}
12334
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012335static struct bnx2x_func_sp_drv_ops bnx2x_func_sp_drv = {
12336 .init_hw_cmn_chip = bnx2x_init_hw_common_chip,
12337 .init_hw_cmn = bnx2x_init_hw_common,
12338 .init_hw_port = bnx2x_init_hw_port,
12339 .init_hw_func = bnx2x_init_hw_func,
12340
12341 .reset_hw_cmn = bnx2x_reset_common,
12342 .reset_hw_port = bnx2x_reset_port,
12343 .reset_hw_func = bnx2x_reset_func,
12344
12345 .gunzip_init = bnx2x_gunzip_init,
12346 .gunzip_end = bnx2x_gunzip_end,
12347
12348 .init_fw = bnx2x_init_firmware,
12349 .release_fw = bnx2x_release_firmware,
12350};
12351
12352void bnx2x__init_func_obj(struct bnx2x *bp)
12353{
12354 /* Prepare DMAE related driver resources */
12355 bnx2x_setup_dmae(bp);
12356
12357 bnx2x_init_func_obj(bp, &bp->func_obj,
12358 bnx2x_sp(bp, func_rdata),
12359 bnx2x_sp_mapping(bp, func_rdata),
Barak Witkowskia3348722012-04-23 03:04:46 +000012360 bnx2x_sp(bp, func_afex_rdata),
12361 bnx2x_sp_mapping(bp, func_afex_rdata),
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012362 &bnx2x_func_sp_drv);
12363}
12364
12365/* must be called after sriov-enable */
Eric Dumazet1191cb82012-04-27 21:39:21 +000012366static int bnx2x_set_qm_cid_count(struct bnx2x *bp)
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012367{
Merav Sicron37ae41a2012-06-19 07:48:27 +000012368 int cid_count = BNX2X_L2_MAX_CID(bp);
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070012369
Ariel Elior290ca2b2013-01-01 05:22:31 +000012370 if (IS_SRIOV(bp))
12371 cid_count += BNX2X_VF_CIDS;
12372
Merav Sicron55c11942012-11-07 00:45:48 +000012373 if (CNIC_SUPPORT(bp))
12374 cid_count += CNIC_CID_MAX;
Ariel Elior290ca2b2013-01-01 05:22:31 +000012375
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012376 return roundup(cid_count, QM_CID_ROUND);
12377}
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012378
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012379/**
Ariel Elior6383c0b2011-07-14 08:31:57 +000012380 * bnx2x_get_num_none_def_sbs - return the number of none default SBs
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012381 *
12382 * @dev: pci device
12383 *
12384 */
Merav Sicron55c11942012-11-07 00:45:48 +000012385static int bnx2x_get_num_non_def_sbs(struct pci_dev *pdev,
Ariel Elior1ab44342013-01-01 05:22:23 +000012386 int cnic_cnt, bool is_vf)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012387{
Ariel Elior1ab44342013-01-01 05:22:23 +000012388 int pos, index;
12389 u16 control = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012390
12391 pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012392
Ariel Elior6383c0b2011-07-14 08:31:57 +000012393 /*
12394 * If MSI-X is not supported - return number of SBs needed to support
12395 * one fast path queue: one FP queue + SB for CNIC
12396 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012397 if (!pos) {
12398 dev_info(&pdev->dev, "no msix capability found\n");
Merav Sicron55c11942012-11-07 00:45:48 +000012399 return 1 + cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012400 }
12401 dev_info(&pdev->dev, "msix capability found\n");
Ariel Elior6383c0b2011-07-14 08:31:57 +000012402
12403 /*
12404 * The value in the PCI configuration space is the index of the last
12405 * entry, namely one less than the actual size of the table, which is
12406 * exactly what we want to return from this function: number of all SBs
12407 * without the default SB.
Ariel Elior1ab44342013-01-01 05:22:23 +000012408 * For VFs there is no default SB, then we return (index+1).
Ariel Elior6383c0b2011-07-14 08:31:57 +000012409 */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012410 pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
Ariel Elior1ab44342013-01-01 05:22:23 +000012411
12412 index = control & PCI_MSIX_FLAGS_QSIZE;
12413
12414 return is_vf ? index + 1 : index;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012415}
12416
Ariel Elior1ab44342013-01-01 05:22:23 +000012417static int set_max_cos_est(int chip_id)
12418{
12419 switch (chip_id) {
12420 case BCM57710:
12421 case BCM57711:
12422 case BCM57711E:
12423 return BNX2X_MULTI_TX_COS_E1X;
12424 case BCM57712:
12425 case BCM57712_MF:
12426 case BCM57712_VF:
12427 return BNX2X_MULTI_TX_COS_E2_E3A0;
12428 case BCM57800:
12429 case BCM57800_MF:
12430 case BCM57800_VF:
12431 case BCM57810:
12432 case BCM57810_MF:
12433 case BCM57840_4_10:
12434 case BCM57840_2_20:
12435 case BCM57840_O:
12436 case BCM57840_MFO:
12437 case BCM57810_VF:
12438 case BCM57840_MF:
12439 case BCM57840_VF:
12440 case BCM57811:
12441 case BCM57811_MF:
12442 case BCM57811_VF:
12443 return BNX2X_MULTI_TX_COS_E3B0;
12444 return 1;
12445 default:
12446 pr_err("Unknown board_type (%d), aborting\n", chip_id);
12447 return -ENODEV;
12448 }
12449}
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012450
Ariel Elior1ab44342013-01-01 05:22:23 +000012451static int set_is_vf(int chip_id)
12452{
12453 switch (chip_id) {
12454 case BCM57712_VF:
12455 case BCM57800_VF:
12456 case BCM57810_VF:
12457 case BCM57840_VF:
12458 case BCM57811_VF:
12459 return true;
12460 default:
12461 return false;
12462 }
12463}
12464
12465struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev);
12466
12467static int bnx2x_init_one(struct pci_dev *pdev,
12468 const struct pci_device_id *ent)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012469{
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012470 struct net_device *dev = NULL;
12471 struct bnx2x *bp;
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012472 int pcie_width;
12473 enum bnx2x_pci_bus_speed pcie_speed;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012474 int rc, max_non_def_sbs;
Merav Sicron65565882012-06-19 07:48:26 +000012475 int rx_count, tx_count, rss_count, doorbell_size;
Ariel Elior1ab44342013-01-01 05:22:23 +000012476 int max_cos_est;
12477 bool is_vf;
Merav Sicron55c11942012-11-07 00:45:48 +000012478 int cnic_cnt;
Ariel Elior1ab44342013-01-01 05:22:23 +000012479
12480 /* An estimated maximum supported CoS number according to the chip
Ariel Elior6383c0b2011-07-14 08:31:57 +000012481 * version.
12482 * We will try to roughly estimate the maximum number of CoSes this chip
12483 * may support in order to minimize the memory allocated for Tx
12484 * netdev_queue's. This number will be accurately calculated during the
12485 * initialization of bp->max_cos based on the chip versions AND chip
12486 * revision in the bnx2x_init_bp().
12487 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012488 max_cos_est = set_max_cos_est(ent->driver_data);
12489 if (max_cos_est < 0)
12490 return max_cos_est;
12491 is_vf = set_is_vf(ent->driver_data);
12492 cnic_cnt = is_vf ? 0 : 1;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012493
Ariel Elior1ab44342013-01-01 05:22:23 +000012494 max_non_def_sbs = bnx2x_get_num_non_def_sbs(pdev, cnic_cnt, is_vf);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012495
12496 /* Maximum number of RSS queues: one IGU SB goes to CNIC */
Ariel Elior1ab44342013-01-01 05:22:23 +000012497 rss_count = is_vf ? 1 : max_non_def_sbs - cnic_cnt;
12498
12499 if (rss_count < 1)
12500 return -EINVAL;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012501
12502 /* Maximum number of netdev Rx queues: RSS + FCoE L2 */
Merav Sicron55c11942012-11-07 00:45:48 +000012503 rx_count = rss_count + cnic_cnt;
Ariel Elior6383c0b2011-07-14 08:31:57 +000012504
Ariel Elior1ab44342013-01-01 05:22:23 +000012505 /* Maximum number of netdev Tx queues:
Merav Sicron37ae41a2012-06-19 07:48:27 +000012506 * Maximum TSS queues * Maximum supported number of CoS + FCoE L2
Ariel Elior6383c0b2011-07-14 08:31:57 +000012507 */
Merav Sicron55c11942012-11-07 00:45:48 +000012508 tx_count = rss_count * max_cos_est + cnic_cnt;
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012509
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012510 /* dev zeroed in init_etherdev */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012511 dev = alloc_etherdev_mqs(sizeof(*bp), tx_count, rx_count);
Joe Perches41de8d42012-01-29 13:47:52 +000012512 if (!dev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012513 return -ENOMEM;
12514
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012515 bp = netdev_priv(dev);
Ariel Elior6383c0b2011-07-14 08:31:57 +000012516
Ariel Elior1ab44342013-01-01 05:22:23 +000012517 bp->flags = 0;
12518 if (is_vf)
12519 bp->flags |= IS_VF_FLAG;
12520
Ariel Elior6383c0b2011-07-14 08:31:57 +000012521 bp->igu_sb_cnt = max_non_def_sbs;
Ariel Elior1ab44342013-01-01 05:22:23 +000012522 bp->igu_base_addr = IS_VF(bp) ? PXP_VF_ADDR_IGU_START : BAR_IGU_INTMEM;
Joe Perches7995c642010-02-17 15:01:52 +000012523 bp->msg_enable = debug;
Merav Sicron55c11942012-11-07 00:45:48 +000012524 bp->cnic_support = cnic_cnt;
Michael Chan4bd9b0ff2012-12-06 10:33:12 +000012525 bp->cnic_probe = bnx2x_cnic_probe;
Merav Sicron55c11942012-11-07 00:45:48 +000012526
Eilon Greensteindf4770de2009-08-12 08:23:28 +000012527 pci_set_drvdata(pdev, dev);
12528
Ariel Elior1ab44342013-01-01 05:22:23 +000012529 rc = bnx2x_init_dev(bp, pdev, dev, ent->driver_data);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012530 if (rc < 0) {
12531 free_netdev(dev);
12532 return rc;
12533 }
12534
Ariel Elior1ab44342013-01-01 05:22:23 +000012535 BNX2X_DEV_INFO("This is a %s function\n",
12536 IS_PF(bp) ? "physical" : "virtual");
Merav Sicron55c11942012-11-07 00:45:48 +000012537 BNX2X_DEV_INFO("Cnic support is %s\n", CNIC_SUPPORT(bp) ? "on" : "off");
Ariel Elior1ab44342013-01-01 05:22:23 +000012538 BNX2X_DEV_INFO("Max num of status blocks %d\n", max_non_def_sbs);
Merav Sicron60aa0502012-06-19 07:48:29 +000012539 BNX2X_DEV_INFO("Allocated netdev with %d tx and %d rx queues\n",
Yuval Mintz2de67432013-01-23 03:21:43 +000012540 tx_count, rx_count);
Merav Sicron60aa0502012-06-19 07:48:29 +000012541
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012542 rc = bnx2x_init_bp(bp);
Eilon Greenstein693fc0d2009-01-14 06:43:52 +000012543 if (rc)
12544 goto init_one_exit;
12545
Ariel Elior1ab44342013-01-01 05:22:23 +000012546 /* Map doorbells here as we need the real value of bp->max_cos which
12547 * is initialized in bnx2x_init_bp() to determine the number of
12548 * l2 connections.
Ariel Elior6383c0b2011-07-14 08:31:57 +000012549 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012550 if (IS_VF(bp)) {
Dmitry Kravkov1d6f3cd2013-03-27 01:05:17 +000012551 bp->doorbells = bnx2x_vf_doorbells(bp);
Ariel Elior64112802013-01-07 00:50:23 +000012552 rc = bnx2x_vf_pci_alloc(bp);
12553 if (rc)
12554 goto init_one_exit;
Ariel Elior1ab44342013-01-01 05:22:23 +000012555 } else {
12556 doorbell_size = BNX2X_L2_MAX_CID(bp) * (1 << BNX2X_DB_SHIFT);
12557 if (doorbell_size > pci_resource_len(pdev, 2)) {
12558 dev_err(&bp->pdev->dev,
12559 "Cannot map doorbells, bar size too small, aborting\n");
12560 rc = -ENOMEM;
12561 goto init_one_exit;
12562 }
12563 bp->doorbells = ioremap_nocache(pci_resource_start(pdev, 2),
12564 doorbell_size);
Merav Sicron37ae41a2012-06-19 07:48:27 +000012565 }
Ariel Elior6383c0b2011-07-14 08:31:57 +000012566 if (!bp->doorbells) {
12567 dev_err(&bp->pdev->dev,
12568 "Cannot map doorbell space, aborting\n");
12569 rc = -ENOMEM;
12570 goto init_one_exit;
12571 }
12572
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000012573 if (IS_VF(bp)) {
12574 rc = bnx2x_vfpf_acquire(bp, tx_count, rx_count);
12575 if (rc)
12576 goto init_one_exit;
12577 }
12578
Ariel Elior3c76fef2013-03-11 05:17:46 +000012579 /* Enable SRIOV if capability found in configuration space */
12580 rc = bnx2x_iov_init_one(bp, int_mode, BNX2X_MAX_NUM_OF_VFS);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012581 if (rc)
12582 goto init_one_exit;
12583
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012584 /* calc qm_cid_count */
Ariel Elior6383c0b2011-07-14 08:31:57 +000012585 bp->qm_cid_count = bnx2x_set_qm_cid_count(bp);
Ariel Elior1ab44342013-01-01 05:22:23 +000012586 BNX2X_DEV_INFO("qm_cid_count %d\n", bp->qm_cid_count);
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012587
Merav Sicron55c11942012-11-07 00:45:48 +000012588 /* disable FCOE L2 queue for E1x*/
Dmitry Kravkov62ac0dc2011-11-13 04:34:21 +000012589 if (CHIP_IS_E1x(bp))
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012590 bp->flags |= NO_FCOE_FLAG;
12591
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012592 /* Set bp->num_queues for MSI-X mode*/
12593 bnx2x_set_num_queues(bp);
12594
Lucas De Marchi25985ed2011-03-30 22:57:33 -030012595 /* Configure interrupt mode: try to enable MSI-X/MSI if
Merav Sicron0e8d2ec2012-06-19 07:48:30 +000012596 * needed.
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012597 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012598 rc = bnx2x_set_int_mode(bp);
12599 if (rc) {
12600 dev_err(&pdev->dev, "Cannot set interrupts\n");
12601 goto init_one_exit;
12602 }
Yuval Mintz04c46732013-01-23 03:21:46 +000012603 BNX2X_DEV_INFO("set interrupts successfully\n");
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012604
Ariel Elior1ab44342013-01-01 05:22:23 +000012605 /* register the net device */
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012606 rc = register_netdev(dev);
12607 if (rc) {
12608 dev_err(&pdev->dev, "Cannot register net device\n");
12609 goto init_one_exit;
12610 }
Ariel Elior1ab44342013-01-01 05:22:23 +000012611 BNX2X_DEV_INFO("device name after netdev register %s\n", dev->name);
Vladislav Zolotarovb3400072010-11-24 11:09:50 -080012612
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012613 if (!NO_FCOE(bp)) {
12614 /* Add storage MAC address */
12615 rtnl_lock();
12616 dev_addr_add(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12617 rtnl_unlock();
12618 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012619
Eilon Greenstein37f9ce62009-08-12 08:23:34 +000012620 bnx2x_get_pcie_width_speed(bp, &pcie_width, &pcie_speed);
Ariel Elior1ab44342013-01-01 05:22:23 +000012621 BNX2X_DEV_INFO("got pcie width %d and speed %d\n",
12622 pcie_width, pcie_speed);
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012623
Dmitry Kravkovca1ee4b2013-05-27 04:08:27 +000012624 BNX2X_DEV_INFO("%s (%c%d) PCI-E x%d %s found at mem %lx, IRQ %d, node addr %pM\n",
12625 board_info[ent->driver_data].name,
12626 (CHIP_REV(bp) >> 12) + 'A', (CHIP_METAL(bp) >> 4),
12627 pcie_width,
12628 pcie_speed == BNX2X_PCI_LINK_SPEED_2500 ? "2.5GHz" :
12629 pcie_speed == BNX2X_PCI_LINK_SPEED_5000 ? "5.0GHz" :
12630 pcie_speed == BNX2X_PCI_LINK_SPEED_8000 ? "8.0GHz" :
12631 "Unknown",
12632 dev->base_addr, bp->pdev->irq, dev->dev_addr);
Eilon Greensteinc0162012009-03-02 08:01:05 +000012633
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012634 return 0;
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012635
12636init_one_exit:
12637 if (bp->regview)
12638 iounmap(bp->regview);
12639
Ariel Elior1ab44342013-01-01 05:22:23 +000012640 if (IS_PF(bp) && bp->doorbells)
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012641 iounmap(bp->doorbells);
12642
12643 free_netdev(dev);
12644
12645 if (atomic_read(&pdev->enable_cnt) == 1)
12646 pci_release_regions(pdev);
12647
12648 pci_disable_device(pdev);
12649 pci_set_drvdata(pdev, NULL);
12650
12651 return rc;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012652}
12653
Yuval Mintzb030ed22013-05-27 04:08:30 +000012654static void __bnx2x_remove(struct pci_dev *pdev,
12655 struct net_device *dev,
12656 struct bnx2x *bp,
12657 bool remove_netdev)
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012658{
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012659 /* Delete storage MAC address */
12660 if (!NO_FCOE(bp)) {
12661 rtnl_lock();
12662 dev_addr_del(bp->dev, bp->fip_mac, NETDEV_HW_ADDR_T_SAN);
12663 rtnl_unlock();
12664 }
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000012665
Shmulik Ravid98507672011-02-28 12:19:55 -080012666#ifdef BCM_DCBNL
12667 /* Delete app tlvs from dcbnl */
12668 bnx2x_dcbnl_update_applist(bp, true);
12669#endif
12670
Yuval Mintzb030ed22013-05-27 04:08:30 +000012671 /* Close the interface - either directly or implicitly */
12672 if (remove_netdev) {
12673 unregister_netdev(dev);
12674 } else {
12675 rtnl_lock();
12676 if (netif_running(dev))
12677 bnx2x_close(dev);
12678 rtnl_unlock();
12679 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012680
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012681 /* Power on: we can't let PCI layer write to us while we are in D3 */
Ariel Elior1ab44342013-01-01 05:22:23 +000012682 if (IS_PF(bp))
12683 bnx2x_set_power_state(bp, PCI_D0);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012684
Dmitry Kravkovd6214d72010-10-06 03:32:10 +000012685 /* Disable MSI/MSI-X */
12686 bnx2x_disable_msi(bp);
Dmitry Kravkovf85582f2010-10-06 03:34:21 +000012687
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012688 /* Power off */
Ariel Elior1ab44342013-01-01 05:22:23 +000012689 if (IS_PF(bp))
12690 bnx2x_set_power_state(bp, PCI_D3hot);
Vladislav Zolotarov084d6cb2011-01-09 02:20:19 +000012691
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012692 /* Make sure RESET task is not scheduled before continuing */
Ariel Elior7be08a72011-07-14 08:31:19 +000012693 cancel_delayed_work_sync(&bp->sp_rtnl_task);
Ariel Elior290ca2b2013-01-01 05:22:31 +000012694
12695 bnx2x_iov_remove_one(bp);
12696
Ariel Elior4513f922013-01-01 05:22:25 +000012697 /* send message via vfpf channel to release the resources of this vf */
12698 if (IS_VF(bp))
12699 bnx2x_vfpf_release(bp);
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012700
Yuval Mintzb030ed22013-05-27 04:08:30 +000012701 /* Assumes no further PCIe PM changes will occur */
12702 if (system_state == SYSTEM_POWER_OFF) {
12703 pci_wake_from_d3(pdev, bp->wol);
12704 pci_set_power_state(pdev, PCI_D3hot);
12705 }
12706
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012707 if (bp->regview)
12708 iounmap(bp->regview);
12709
Ariel Elior1ab44342013-01-01 05:22:23 +000012710 /* for vf doorbells are part of the regview and were unmapped along with
12711 * it. FW is only loaded by PF.
12712 */
12713 if (IS_PF(bp)) {
12714 if (bp->doorbells)
12715 iounmap(bp->doorbells);
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012716
Ariel Elior1ab44342013-01-01 05:22:23 +000012717 bnx2x_release_firmware(bp);
12718 }
Dmitry Kravkov523224a2010-10-06 03:23:26 +000012719 bnx2x_free_mem_bp(bp);
12720
Yuval Mintzb030ed22013-05-27 04:08:30 +000012721 if (remove_netdev)
12722 free_netdev(dev);
Eilon Greenstein34f80b02008-06-23 20:33:01 -070012723
12724 if (atomic_read(&pdev->enable_cnt) == 1)
12725 pci_release_regions(pdev);
12726
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012727 pci_disable_device(pdev);
12728 pci_set_drvdata(pdev, NULL);
12729}
12730
Yuval Mintzb030ed22013-05-27 04:08:30 +000012731static void bnx2x_remove_one(struct pci_dev *pdev)
12732{
12733 struct net_device *dev = pci_get_drvdata(pdev);
12734 struct bnx2x *bp;
12735
12736 if (!dev) {
12737 dev_err(&pdev->dev, "BAD net device from bnx2x_init_one\n");
12738 return;
12739 }
12740 bp = netdev_priv(dev);
12741
12742 __bnx2x_remove(pdev, dev, bp, true);
12743}
12744
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012745static int bnx2x_eeh_nic_unload(struct bnx2x *bp)
12746{
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012747 bp->state = BNX2X_STATE_CLOSING_WAIT4_HALT;
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012748
12749 bp->rx_mode = BNX2X_RX_MODE_NONE;
12750
Merav Sicron55c11942012-11-07 00:45:48 +000012751 if (CNIC_LOADED(bp))
12752 bnx2x_cnic_notify(bp, CNIC_CTL_STOP_CMD);
12753
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012754 /* Stop Tx */
12755 bnx2x_tx_disable(bp);
Merav Sicron26614ba2012-08-27 03:26:19 +000012756 /* Delete all NAPI objects */
12757 bnx2x_del_all_napi(bp);
Merav Sicron55c11942012-11-07 00:45:48 +000012758 if (CNIC_LOADED(bp))
12759 bnx2x_del_all_napi_cnic(bp);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012760 netdev_reset_tc(bp->dev);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012761
12762 del_timer_sync(&bp->timer);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012763 cancel_delayed_work(&bp->sp_task);
12764 cancel_delayed_work(&bp->period_task);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012765
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012766 spin_lock_bh(&bp->stats_lock);
12767 bp->stats_state = STATS_STATE_DISABLED;
12768 spin_unlock_bh(&bp->stats_lock);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012769
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012770 bnx2x_save_statistics(bp);
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012771
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030012772 netif_carrier_off(bp->dev);
12773
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012774 return 0;
12775}
12776
Wendy Xiong493adb12008-06-23 20:36:22 -070012777/**
12778 * bnx2x_io_error_detected - called when PCI error is detected
12779 * @pdev: Pointer to PCI device
12780 * @state: The current pci connection state
12781 *
12782 * This function is called after a PCI bus error affecting
12783 * this device has been detected.
12784 */
12785static pci_ers_result_t bnx2x_io_error_detected(struct pci_dev *pdev,
12786 pci_channel_state_t state)
12787{
12788 struct net_device *dev = pci_get_drvdata(pdev);
12789 struct bnx2x *bp = netdev_priv(dev);
12790
12791 rtnl_lock();
12792
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012793 BNX2X_ERR("IO error detected\n");
12794
Wendy Xiong493adb12008-06-23 20:36:22 -070012795 netif_device_detach(dev);
12796
Dean Nelson07ce50e42009-07-31 09:13:25 +000012797 if (state == pci_channel_io_perm_failure) {
12798 rtnl_unlock();
12799 return PCI_ERS_RESULT_DISCONNECT;
12800 }
12801
Wendy Xiong493adb12008-06-23 20:36:22 -070012802 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012803 bnx2x_eeh_nic_unload(bp);
Wendy Xiong493adb12008-06-23 20:36:22 -070012804
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012805 bnx2x_prev_path_mark_eeh(bp);
12806
Wendy Xiong493adb12008-06-23 20:36:22 -070012807 pci_disable_device(pdev);
12808
12809 rtnl_unlock();
12810
12811 /* Request a slot reset */
12812 return PCI_ERS_RESULT_NEED_RESET;
12813}
12814
12815/**
12816 * bnx2x_io_slot_reset - called after the PCI bus has been reset
12817 * @pdev: Pointer to PCI device
12818 *
12819 * Restart the card from scratch, as if from a cold-boot.
12820 */
12821static pci_ers_result_t bnx2x_io_slot_reset(struct pci_dev *pdev)
12822{
12823 struct net_device *dev = pci_get_drvdata(pdev);
12824 struct bnx2x *bp = netdev_priv(dev);
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012825 int i;
Wendy Xiong493adb12008-06-23 20:36:22 -070012826
12827 rtnl_lock();
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012828 BNX2X_ERR("IO slot reset initializing...\n");
Wendy Xiong493adb12008-06-23 20:36:22 -070012829 if (pci_enable_device(pdev)) {
12830 dev_err(&pdev->dev,
12831 "Cannot re-enable PCI device after reset\n");
12832 rtnl_unlock();
12833 return PCI_ERS_RESULT_DISCONNECT;
12834 }
12835
12836 pci_set_master(pdev);
12837 pci_restore_state(pdev);
Yuval Mintz70632d02013-04-24 01:45:02 +000012838 pci_save_state(pdev);
Wendy Xiong493adb12008-06-23 20:36:22 -070012839
12840 if (netif_running(dev))
12841 bnx2x_set_power_state(bp, PCI_D0);
12842
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012843 if (netif_running(dev)) {
12844 BNX2X_ERR("IO slot reset --> driver unload\n");
Yuval Mintze68072e2013-05-22 21:21:51 +000012845
12846 /* MCP should have been reset; Need to wait for validity */
12847 bnx2x_init_shmem(bp);
12848
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012849 if (IS_PF(bp) && SHMEM2_HAS(bp, drv_capabilities_flag)) {
12850 u32 v;
12851
12852 v = SHMEM2_RD(bp,
12853 drv_capabilities_flag[BP_FW_MB_IDX(bp)]);
12854 SHMEM2_WR(bp, drv_capabilities_flag[BP_FW_MB_IDX(bp)],
12855 v & ~DRV_FLAGS_CAPABILITIES_LOADED_L2);
12856 }
12857 bnx2x_drain_tx_queues(bp);
12858 bnx2x_send_unload_req(bp, UNLOAD_RECOVERY);
12859 bnx2x_netif_stop(bp, 1);
12860 bnx2x_free_irq(bp);
12861
12862 /* Report UNLOAD_DONE to MCP */
12863 bnx2x_send_unload_done(bp, true);
12864
12865 bp->sp_state = 0;
12866 bp->port.pmf = 0;
12867
12868 bnx2x_prev_unload(bp);
12869
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012870 /* We should have reseted the engine, so It's fair to
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012871 * assume the FW will no longer write to the bnx2x driver.
12872 */
12873 bnx2x_squeeze_objects(bp);
12874 bnx2x_free_skbs(bp);
12875 for_each_rx_queue(bp, i)
12876 bnx2x_free_rx_sge_range(bp, bp->fp + i, NUM_RX_SGE);
12877 bnx2x_free_fp_mem(bp);
12878 bnx2x_free_mem(bp);
12879
12880 bp->state = BNX2X_STATE_CLOSED;
12881 }
12882
Wendy Xiong493adb12008-06-23 20:36:22 -070012883 rtnl_unlock();
12884
12885 return PCI_ERS_RESULT_RECOVERED;
12886}
12887
12888/**
12889 * bnx2x_io_resume - called when traffic can start flowing again
12890 * @pdev: Pointer to PCI device
12891 *
12892 * This callback is called when the error recovery driver tells us that
12893 * its OK to resume normal operation.
12894 */
12895static void bnx2x_io_resume(struct pci_dev *pdev)
12896{
12897 struct net_device *dev = pci_get_drvdata(pdev);
12898 struct bnx2x *bp = netdev_priv(dev);
12899
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012900 if (bp->recovery_state != BNX2X_RECOVERY_DONE) {
Merav Sicron51c1a582012-03-18 10:33:38 +000012901 netdev_err(bp->dev, "Handling parity error recovery. Try again later\n");
Vladislav Zolotarov72fd0712010-04-19 01:13:12 +000012902 return;
12903 }
12904
Wendy Xiong493adb12008-06-23 20:36:22 -070012905 rtnl_lock();
12906
Yuval Mintz7fa6f3402013-03-20 05:21:28 +000012907 bp->fw_seq = SHMEM_RD(bp, func_mb[BP_FW_MB_IDX(bp)].drv_mb_header) &
12908 DRV_MSG_SEQ_NUMBER_MASK;
12909
Wendy Xiong493adb12008-06-23 20:36:22 -070012910 if (netif_running(dev))
Yitchak Gertnerf8ef6e42008-09-09 05:07:25 -070012911 bnx2x_nic_load(bp, LOAD_NORMAL);
Wendy Xiong493adb12008-06-23 20:36:22 -070012912
12913 netif_device_attach(dev);
12914
12915 rtnl_unlock();
12916}
12917
Stephen Hemminger3646f0e2012-09-07 09:33:15 -070012918static const struct pci_error_handlers bnx2x_err_handler = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012919 .error_detected = bnx2x_io_error_detected,
Eilon Greenstein356e2382009-02-12 08:38:32 +000012920 .slot_reset = bnx2x_io_slot_reset,
12921 .resume = bnx2x_io_resume,
Wendy Xiong493adb12008-06-23 20:36:22 -070012922};
12923
Yuval Mintzb030ed22013-05-27 04:08:30 +000012924static void bnx2x_shutdown(struct pci_dev *pdev)
12925{
12926 struct net_device *dev = pci_get_drvdata(pdev);
12927 struct bnx2x *bp;
12928
12929 if (!dev)
12930 return;
12931
12932 bp = netdev_priv(dev);
12933 if (!bp)
12934 return;
12935
12936 rtnl_lock();
12937 netif_device_detach(dev);
12938 rtnl_unlock();
12939
12940 /* Don't remove the netdevice, as there are scenarios which will cause
12941 * the kernel to hang, e.g., when trying to remove bnx2i while the
12942 * rootfs is mounted from SAN.
12943 */
12944 __bnx2x_remove(pdev, dev, bp, false);
12945}
12946
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012947static struct pci_driver bnx2x_pci_driver = {
Wendy Xiong493adb12008-06-23 20:36:22 -070012948 .name = DRV_MODULE_NAME,
12949 .id_table = bnx2x_pci_tbl,
12950 .probe = bnx2x_init_one,
Bill Pemberton0329aba2012-12-03 09:24:24 -050012951 .remove = bnx2x_remove_one,
Wendy Xiong493adb12008-06-23 20:36:22 -070012952 .suspend = bnx2x_suspend,
12953 .resume = bnx2x_resume,
12954 .err_handler = &bnx2x_err_handler,
Ariel Elior3c76fef2013-03-11 05:17:46 +000012955#ifdef CONFIG_BNX2X_SRIOV
12956 .sriov_configure = bnx2x_sriov_configure,
12957#endif
Yuval Mintzb030ed22013-05-27 04:08:30 +000012958 .shutdown = bnx2x_shutdown,
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012959};
12960
12961static int __init bnx2x_init(void)
12962{
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012963 int ret;
12964
Joe Perches7995c642010-02-17 15:01:52 +000012965 pr_info("%s", version);
Eilon Greenstein938cf542009-08-12 08:23:37 +000012966
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012967 bnx2x_wq = create_singlethread_workqueue("bnx2x");
12968 if (bnx2x_wq == NULL) {
Joe Perches7995c642010-02-17 15:01:52 +000012969 pr_err("Cannot create workqueue\n");
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012970 return -ENOMEM;
12971 }
12972
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012973 ret = pci_register_driver(&bnx2x_pci_driver);
12974 if (ret) {
Joe Perches7995c642010-02-17 15:01:52 +000012975 pr_err("Cannot register driver\n");
Stanislaw Gruszkadd21ca62009-05-05 23:22:01 +000012976 destroy_workqueue(bnx2x_wq);
12977 }
12978 return ret;
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012979}
12980
12981static void __exit bnx2x_cleanup(void)
12982{
Yuval Mintz452427b2012-03-26 20:47:07 +000012983 struct list_head *pos, *q;
Yuval Mintzd76a6112013-06-02 00:06:17 +000012984
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012985 pci_unregister_driver(&bnx2x_pci_driver);
Eilon Greenstein1cf167f2009-01-14 21:22:18 -080012986
12987 destroy_workqueue(bnx2x_wq);
Yuval Mintz452427b2012-03-26 20:47:07 +000012988
Yuval Mintz16a5fd92013-06-02 00:06:18 +000012989 /* Free globally allocated resources */
Yuval Mintz452427b2012-03-26 20:47:07 +000012990 list_for_each_safe(pos, q, &bnx2x_prev_list) {
12991 struct bnx2x_prev_path_list *tmp =
12992 list_entry(pos, struct bnx2x_prev_path_list, list);
12993 list_del(pos);
12994 kfree(tmp);
12995 }
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020012996}
12997
Yaniv Rosner3deb8162011-06-14 01:34:33 +000012998void bnx2x_notify_link_changed(struct bnx2x *bp)
12999{
13000 REG_WR(bp, MISC_REG_AEU_GENERAL_ATTN_12 + BP_FUNC(bp)*sizeof(u32), 1);
13001}
13002
Eliezer Tamira2fbb9e2007-11-15 20:09:02 +020013003module_init(bnx2x_init);
13004module_exit(bnx2x_cleanup);
13005
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013006/**
13007 * bnx2x_set_iscsi_eth_mac_addr - set iSCSI MAC(s).
13008 *
13009 * @bp: driver handle
13010 * @set: set or clear the CAM entry
13011 *
Yuval Mintz16a5fd92013-06-02 00:06:18 +000013012 * This function will wait until the ramrod completion returns.
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013013 * Return 0 if success, -ENODEV if ramrod doesn't return.
13014 */
Eric Dumazet1191cb82012-04-27 21:39:21 +000013015static int bnx2x_set_iscsi_eth_mac_addr(struct bnx2x *bp)
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013016{
13017 unsigned long ramrod_flags = 0;
13018
13019 __set_bit(RAMROD_COMP_WAIT, &ramrod_flags);
13020 return bnx2x_set_mac_one(bp, bp->cnic_eth_dev.iscsi_mac,
13021 &bp->iscsi_l2_mac_obj, true,
13022 BNX2X_ISCSI_ETH_MAC, &ramrod_flags);
13023}
Michael Chan993ac7b2009-10-10 13:46:56 +000013024
13025/* count denotes the number of new completions we have seen */
13026static void bnx2x_cnic_sp_post(struct bnx2x *bp, int count)
13027{
13028 struct eth_spe *spe;
Merav Sicrona0529972012-06-19 07:48:25 +000013029 int cxt_index, cxt_offset;
Michael Chan993ac7b2009-10-10 13:46:56 +000013030
13031#ifdef BNX2X_STOP_ON_ERROR
13032 if (unlikely(bp->panic))
13033 return;
13034#endif
13035
13036 spin_lock_bh(&bp->spq_lock);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013037 BUG_ON(bp->cnic_spq_pending < count);
Michael Chan993ac7b2009-10-10 13:46:56 +000013038 bp->cnic_spq_pending -= count;
13039
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013040 for (; bp->cnic_kwq_pending; bp->cnic_kwq_pending--) {
13041 u16 type = (le16_to_cpu(bp->cnic_kwq_cons->hdr.type)
13042 & SPE_HDR_CONN_TYPE) >>
13043 SPE_HDR_CONN_TYPE_SHIFT;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013044 u8 cmd = (le32_to_cpu(bp->cnic_kwq_cons->hdr.conn_and_cmd_data)
13045 >> SPE_HDR_CMD_ID_SHIFT) & 0xff;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013046
13047 /* Set validation for iSCSI L2 client before sending SETUP
13048 * ramrod
13049 */
13050 if (type == ETH_CONNECTION_TYPE) {
Merav Sicrona0529972012-06-19 07:48:25 +000013051 if (cmd == RAMROD_CMD_ID_ETH_CLIENT_SETUP) {
Merav Sicron37ae41a2012-06-19 07:48:27 +000013052 cxt_index = BNX2X_ISCSI_ETH_CID(bp) /
Merav Sicrona0529972012-06-19 07:48:25 +000013053 ILT_PAGE_CIDS;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013054 cxt_offset = BNX2X_ISCSI_ETH_CID(bp) -
Merav Sicrona0529972012-06-19 07:48:25 +000013055 (cxt_index * ILT_PAGE_CIDS);
13056 bnx2x_set_ctx_validation(bp,
13057 &bp->context[cxt_index].
13058 vcxt[cxt_offset].eth,
Merav Sicron37ae41a2012-06-19 07:48:27 +000013059 BNX2X_ISCSI_ETH_CID(bp));
Merav Sicrona0529972012-06-19 07:48:25 +000013060 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013061 }
13062
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013063 /*
13064 * There may be not more than 8 L2, not more than 8 L5 SPEs
13065 * and in the air. We also check that number of outstanding
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013066 * COMMON ramrods is not more than the EQ and SPQ can
13067 * accommodate.
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013068 */
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013069 if (type == ETH_CONNECTION_TYPE) {
13070 if (!atomic_read(&bp->cq_spq_left))
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013071 break;
13072 else
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013073 atomic_dec(&bp->cq_spq_left);
13074 } else if (type == NONE_CONNECTION_TYPE) {
13075 if (!atomic_read(&bp->eq_spq_left))
13076 break;
13077 else
13078 atomic_dec(&bp->eq_spq_left);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013079 } else if ((type == ISCSI_CONNECTION_TYPE) ||
13080 (type == FCOE_CONNECTION_TYPE)) {
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013081 if (bp->cnic_spq_pending >=
13082 bp->cnic_eth_dev.max_kwqe_pending)
13083 break;
13084 else
13085 bp->cnic_spq_pending++;
13086 } else {
13087 BNX2X_ERR("Unknown SPE type: %d\n", type);
13088 bnx2x_panic();
Michael Chan993ac7b2009-10-10 13:46:56 +000013089 break;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013090 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013091
13092 spe = bnx2x_sp_get_next(bp);
13093 *spe = *bp->cnic_kwq_cons;
13094
Merav Sicron51c1a582012-03-18 10:33:38 +000013095 DP(BNX2X_MSG_SP, "pending on SPQ %d, on KWQ %d count %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013096 bp->cnic_spq_pending, bp->cnic_kwq_pending, count);
13097
13098 if (bp->cnic_kwq_cons == bp->cnic_kwq_last)
13099 bp->cnic_kwq_cons = bp->cnic_kwq;
13100 else
13101 bp->cnic_kwq_cons++;
13102 }
13103 bnx2x_sp_prod_update(bp);
13104 spin_unlock_bh(&bp->spq_lock);
13105}
13106
13107static int bnx2x_cnic_sp_queue(struct net_device *dev,
13108 struct kwqe_16 *kwqes[], u32 count)
13109{
13110 struct bnx2x *bp = netdev_priv(dev);
13111 int i;
13112
13113#ifdef BNX2X_STOP_ON_ERROR
Merav Sicron51c1a582012-03-18 10:33:38 +000013114 if (unlikely(bp->panic)) {
13115 BNX2X_ERR("Can't post to SP queue while panic\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013116 return -EIO;
Merav Sicron51c1a582012-03-18 10:33:38 +000013117 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013118#endif
13119
Ariel Elior95c6c6162012-01-26 06:01:52 +000013120 if ((bp->recovery_state != BNX2X_RECOVERY_DONE) &&
13121 (bp->recovery_state != BNX2X_RECOVERY_NIC_LOADING)) {
Merav Sicron51c1a582012-03-18 10:33:38 +000013122 BNX2X_ERR("Handling parity error recovery. Try again later\n");
Ariel Elior95c6c6162012-01-26 06:01:52 +000013123 return -EAGAIN;
13124 }
13125
Michael Chan993ac7b2009-10-10 13:46:56 +000013126 spin_lock_bh(&bp->spq_lock);
13127
13128 for (i = 0; i < count; i++) {
13129 struct eth_spe *spe = (struct eth_spe *)kwqes[i];
13130
13131 if (bp->cnic_kwq_pending == MAX_SP_DESC_CNT)
13132 break;
13133
13134 *bp->cnic_kwq_prod = *spe;
13135
13136 bp->cnic_kwq_pending++;
13137
Merav Sicron51c1a582012-03-18 10:33:38 +000013138 DP(BNX2X_MSG_SP, "L5 SPQE %x %x %x:%x pos %d\n",
Michael Chan993ac7b2009-10-10 13:46:56 +000013139 spe->hdr.conn_and_cmd_data, spe->hdr.type,
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013140 spe->data.update_data_addr.hi,
13141 spe->data.update_data_addr.lo,
Michael Chan993ac7b2009-10-10 13:46:56 +000013142 bp->cnic_kwq_pending);
13143
13144 if (bp->cnic_kwq_prod == bp->cnic_kwq_last)
13145 bp->cnic_kwq_prod = bp->cnic_kwq;
13146 else
13147 bp->cnic_kwq_prod++;
13148 }
13149
13150 spin_unlock_bh(&bp->spq_lock);
13151
13152 if (bp->cnic_spq_pending < bp->cnic_eth_dev.max_kwqe_pending)
13153 bnx2x_cnic_sp_post(bp, 0);
13154
13155 return i;
13156}
13157
13158static int bnx2x_cnic_ctl_send(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13159{
13160 struct cnic_ops *c_ops;
13161 int rc = 0;
13162
13163 mutex_lock(&bp->cnic_mutex);
Eric Dumazet13707f92011-01-26 19:28:23 +000013164 c_ops = rcu_dereference_protected(bp->cnic_ops,
13165 lockdep_is_held(&bp->cnic_mutex));
Michael Chan993ac7b2009-10-10 13:46:56 +000013166 if (c_ops)
13167 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13168 mutex_unlock(&bp->cnic_mutex);
13169
13170 return rc;
13171}
13172
13173static int bnx2x_cnic_ctl_send_bh(struct bnx2x *bp, struct cnic_ctl_info *ctl)
13174{
13175 struct cnic_ops *c_ops;
13176 int rc = 0;
13177
13178 rcu_read_lock();
13179 c_ops = rcu_dereference(bp->cnic_ops);
13180 if (c_ops)
13181 rc = c_ops->cnic_ctl(bp->cnic_data, ctl);
13182 rcu_read_unlock();
13183
13184 return rc;
13185}
13186
13187/*
13188 * for commands that have no data
13189 */
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013190int bnx2x_cnic_notify(struct bnx2x *bp, int cmd)
Michael Chan993ac7b2009-10-10 13:46:56 +000013191{
13192 struct cnic_ctl_info ctl = {0};
13193
13194 ctl.cmd = cmd;
13195
13196 return bnx2x_cnic_ctl_send(bp, &ctl);
13197}
13198
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013199static void bnx2x_cnic_cfc_comp(struct bnx2x *bp, int cid, u8 err)
Michael Chan993ac7b2009-10-10 13:46:56 +000013200{
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013201 struct cnic_ctl_info ctl = {0};
Michael Chan993ac7b2009-10-10 13:46:56 +000013202
13203 /* first we tell CNIC and only then we count this as a completion */
13204 ctl.cmd = CNIC_CTL_COMPLETION_CMD;
13205 ctl.data.comp.cid = cid;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013206 ctl.data.comp.error = err;
Michael Chan993ac7b2009-10-10 13:46:56 +000013207
13208 bnx2x_cnic_ctl_send_bh(bp, &ctl);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013209 bnx2x_cnic_sp_post(bp, 0);
Michael Chan993ac7b2009-10-10 13:46:56 +000013210}
13211
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013212/* Called with netif_addr_lock_bh() taken.
13213 * Sets an rx_mode config for an iSCSI ETH client.
13214 * Doesn't block.
13215 * Completion should be checked outside.
13216 */
13217static void bnx2x_set_iscsi_eth_rx_mode(struct bnx2x *bp, bool start)
13218{
13219 unsigned long accept_flags = 0, ramrod_flags = 0;
13220 u8 cl_id = bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
13221 int sched_state = BNX2X_FILTER_ISCSI_ETH_STOP_SCHED;
13222
13223 if (start) {
13224 /* Start accepting on iSCSI L2 ring. Accept all multicasts
13225 * because it's the only way for UIO Queue to accept
13226 * multicasts (in non-promiscuous mode only one Queue per
13227 * function will receive multicast packets (leading in our
13228 * case).
13229 */
13230 __set_bit(BNX2X_ACCEPT_UNICAST, &accept_flags);
13231 __set_bit(BNX2X_ACCEPT_ALL_MULTICAST, &accept_flags);
13232 __set_bit(BNX2X_ACCEPT_BROADCAST, &accept_flags);
13233 __set_bit(BNX2X_ACCEPT_ANY_VLAN, &accept_flags);
13234
13235 /* Clear STOP_PENDING bit if START is requested */
13236 clear_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &bp->sp_state);
13237
13238 sched_state = BNX2X_FILTER_ISCSI_ETH_START_SCHED;
13239 } else
13240 /* Clear START_PENDING bit if STOP is requested */
13241 clear_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &bp->sp_state);
13242
13243 if (test_bit(BNX2X_FILTER_RX_MODE_PENDING, &bp->sp_state))
13244 set_bit(sched_state, &bp->sp_state);
13245 else {
13246 __set_bit(RAMROD_RX, &ramrod_flags);
13247 bnx2x_set_q_rx_mode(bp, cl_id, 0, accept_flags, 0,
13248 ramrod_flags);
13249 }
13250}
13251
Michael Chan993ac7b2009-10-10 13:46:56 +000013252static int bnx2x_drv_ctl(struct net_device *dev, struct drv_ctl_info *ctl)
13253{
13254 struct bnx2x *bp = netdev_priv(dev);
13255 int rc = 0;
13256
13257 switch (ctl->cmd) {
13258 case DRV_CTL_CTXTBL_WR_CMD: {
13259 u32 index = ctl->data.io.offset;
13260 dma_addr_t addr = ctl->data.io.dma_addr;
13261
13262 bnx2x_ilt_wr(bp, index, addr);
13263 break;
13264 }
13265
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013266 case DRV_CTL_RET_L5_SPQ_CREDIT_CMD: {
13267 int count = ctl->data.credit.credit_count;
Michael Chan993ac7b2009-10-10 13:46:56 +000013268
13269 bnx2x_cnic_sp_post(bp, count);
13270 break;
13271 }
13272
13273 /* rtnl_lock is held. */
13274 case DRV_CTL_START_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013275 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13276 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013277
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013278 /* Configure the iSCSI classification object */
13279 bnx2x_init_mac_obj(bp, &bp->iscsi_l2_mac_obj,
13280 cp->iscsi_l2_client_id,
13281 cp->iscsi_l2_cid, BP_FUNC(bp),
13282 bnx2x_sp(bp, mac_rdata),
13283 bnx2x_sp_mapping(bp, mac_rdata),
13284 BNX2X_FILTER_MAC_PENDING,
13285 &bp->sp_state, BNX2X_OBJ_TYPE_RX,
13286 &bp->macs_pool);
Vladislav Zolotarovec6ba942010-12-13 05:44:01 +000013287
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013288 /* Set iSCSI MAC address */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013289 rc = bnx2x_set_iscsi_eth_mac_addr(bp);
13290 if (rc)
13291 break;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013292
13293 mmiowb();
13294 barrier();
13295
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013296 /* Start accepting on iSCSI L2 ring */
13297
13298 netif_addr_lock_bh(dev);
13299 bnx2x_set_iscsi_eth_rx_mode(bp, true);
13300 netif_addr_unlock_bh(dev);
13301
13302 /* bits to wait on */
13303 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13304 __set_bit(BNX2X_FILTER_ISCSI_ETH_START_SCHED, &sp_bits);
13305
13306 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13307 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013308
Michael Chan993ac7b2009-10-10 13:46:56 +000013309 break;
13310 }
13311
13312 /* rtnl_lock is held. */
13313 case DRV_CTL_STOP_L2_CMD: {
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013314 unsigned long sp_bits = 0;
Michael Chan993ac7b2009-10-10 13:46:56 +000013315
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013316 /* Stop accepting on iSCSI L2 ring */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013317 netif_addr_lock_bh(dev);
13318 bnx2x_set_iscsi_eth_rx_mode(bp, false);
13319 netif_addr_unlock_bh(dev);
13320
13321 /* bits to wait on */
13322 __set_bit(BNX2X_FILTER_RX_MODE_PENDING, &sp_bits);
13323 __set_bit(BNX2X_FILTER_ISCSI_ETH_STOP_SCHED, &sp_bits);
13324
13325 if (!bnx2x_wait_sp_comp(bp, sp_bits))
13326 BNX2X_ERR("rx_mode completion timed out!\n");
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013327
13328 mmiowb();
13329 barrier();
13330
13331 /* Unset iSCSI L2 MAC */
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013332 rc = bnx2x_del_all_macs(bp, &bp->iscsi_l2_mac_obj,
13333 BNX2X_ISCSI_ETH_MAC, true);
Michael Chan993ac7b2009-10-10 13:46:56 +000013334 break;
13335 }
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013336 case DRV_CTL_RET_L2_SPQ_CREDIT_CMD: {
13337 int count = ctl->data.credit.credit_count;
13338
13339 smp_mb__before_atomic_inc();
Vladislav Zolotarov6e30dd42011-02-06 11:25:41 -080013340 atomic_add(count, &bp->cq_spq_left);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013341 smp_mb__after_atomic_inc();
13342 break;
13343 }
Barak Witkowski1d187b32011-12-05 22:41:50 +000013344 case DRV_CTL_ULP_REGISTER_CMD: {
Barak Witkowski2e499d32012-06-26 01:31:19 +000013345 int ulp_type = ctl->data.register_data.ulp_type;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013346
13347 if (CHIP_IS_E3(bp)) {
13348 int idx = BP_FW_MB_IDX(bp);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013349 u32 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13350 int path = BP_PATH(bp);
13351 int port = BP_PORT(bp);
13352 int i;
13353 u32 scratch_offset;
13354 u32 *host_addr;
Barak Witkowski1d187b32011-12-05 22:41:50 +000013355
Barak Witkowski2e499d32012-06-26 01:31:19 +000013356 /* first write capability to shmem2 */
Barak Witkowski1d187b32011-12-05 22:41:50 +000013357 if (ulp_type == CNIC_ULP_ISCSI)
13358 cap |= DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13359 else if (ulp_type == CNIC_ULP_FCOE)
13360 cap |= DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13361 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
Barak Witkowski2e499d32012-06-26 01:31:19 +000013362
13363 if ((ulp_type != CNIC_ULP_FCOE) ||
13364 (!SHMEM2_HAS(bp, ncsi_oem_data_addr)) ||
13365 (!(bp->flags & BC_SUPPORTS_FCOE_FEATURES)))
13366 break;
13367
13368 /* if reached here - should write fcoe capabilities */
13369 scratch_offset = SHMEM2_RD(bp, ncsi_oem_data_addr);
13370 if (!scratch_offset)
13371 break;
13372 scratch_offset += offsetof(struct glob_ncsi_oem_data,
13373 fcoe_features[path][port]);
13374 host_addr = (u32 *) &(ctl->data.register_data.
13375 fcoe_features);
13376 for (i = 0; i < sizeof(struct fcoe_capabilities);
13377 i += 4)
13378 REG_WR(bp, scratch_offset + i,
13379 *(host_addr + i/4));
Barak Witkowski1d187b32011-12-05 22:41:50 +000013380 }
13381 break;
13382 }
Barak Witkowski2e499d32012-06-26 01:31:19 +000013383
Barak Witkowski1d187b32011-12-05 22:41:50 +000013384 case DRV_CTL_ULP_UNREGISTER_CMD: {
13385 int ulp_type = ctl->data.ulp_type;
13386
13387 if (CHIP_IS_E3(bp)) {
13388 int idx = BP_FW_MB_IDX(bp);
13389 u32 cap;
13390
13391 cap = SHMEM2_RD(bp, drv_capabilities_flag[idx]);
13392 if (ulp_type == CNIC_ULP_ISCSI)
13393 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_ISCSI;
13394 else if (ulp_type == CNIC_ULP_FCOE)
13395 cap &= ~DRV_FLAGS_CAPABILITIES_LOADED_FCOE;
13396 SHMEM2_WR(bp, drv_capabilities_flag[idx], cap);
13397 }
13398 break;
13399 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013400
13401 default:
13402 BNX2X_ERR("unknown command %x\n", ctl->cmd);
13403 rc = -EINVAL;
13404 }
13405
13406 return rc;
13407}
13408
Dmitry Kravkov9f6c9252010-07-27 12:34:34 +000013409void bnx2x_setup_cnic_irq_info(struct bnx2x *bp)
Michael Chan993ac7b2009-10-10 13:46:56 +000013410{
13411 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13412
13413 if (bp->flags & USING_MSIX_FLAG) {
13414 cp->drv_state |= CNIC_DRV_STATE_USING_MSIX;
13415 cp->irq_arr[0].irq_flags |= CNIC_IRQ_FL_MSIX;
13416 cp->irq_arr[0].vector = bp->msix_table[1].vector;
13417 } else {
13418 cp->drv_state &= ~CNIC_DRV_STATE_USING_MSIX;
13419 cp->irq_arr[0].irq_flags &= ~CNIC_IRQ_FL_MSIX;
13420 }
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013421 if (!CHIP_IS_E1x(bp))
Dmitry Kravkovf2e08992010-10-06 03:28:26 +000013422 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e2_sb;
13423 else
13424 cp->irq_arr[0].status_blk = (void *)bp->cnic_sb.e1x_sb;
13425
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013426 cp->irq_arr[0].status_blk_num = bnx2x_cnic_fw_sb_id(bp);
13427 cp->irq_arr[0].status_blk_num2 = bnx2x_cnic_igu_sb_id(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013428 cp->irq_arr[1].status_blk = bp->def_status_blk;
13429 cp->irq_arr[1].status_blk_num = DEF_SB_ID;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013430 cp->irq_arr[1].status_blk_num2 = DEF_SB_IGU_ID;
Michael Chan993ac7b2009-10-10 13:46:56 +000013431
13432 cp->num_irq = 2;
13433}
13434
Merav Sicron37ae41a2012-06-19 07:48:27 +000013435void bnx2x_setup_cnic_info(struct bnx2x *bp)
13436{
13437 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13438
Merav Sicron37ae41a2012-06-19 07:48:27 +000013439 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13440 bnx2x_cid_ilt_lines(bp);
13441 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
13442 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
13443 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
13444
13445 if (NO_ISCSI_OOO(bp))
13446 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13447}
13448
Michael Chan993ac7b2009-10-10 13:46:56 +000013449static int bnx2x_register_cnic(struct net_device *dev, struct cnic_ops *ops,
13450 void *data)
13451{
13452 struct bnx2x *bp = netdev_priv(dev);
13453 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
Merav Sicron55c11942012-11-07 00:45:48 +000013454 int rc;
13455
13456 DP(NETIF_MSG_IFUP, "Register_cnic called\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013457
Merav Sicron51c1a582012-03-18 10:33:38 +000013458 if (ops == NULL) {
13459 BNX2X_ERR("NULL ops received\n");
Michael Chan993ac7b2009-10-10 13:46:56 +000013460 return -EINVAL;
Merav Sicron51c1a582012-03-18 10:33:38 +000013461 }
Michael Chan993ac7b2009-10-10 13:46:56 +000013462
Merav Sicron55c11942012-11-07 00:45:48 +000013463 if (!CNIC_SUPPORT(bp)) {
13464 BNX2X_ERR("Can't register CNIC when not supported\n");
13465 return -EOPNOTSUPP;
13466 }
13467
13468 if (!CNIC_LOADED(bp)) {
13469 rc = bnx2x_load_cnic(bp);
13470 if (rc) {
13471 BNX2X_ERR("CNIC-related load failed\n");
13472 return rc;
13473 }
Merav Sicron55c11942012-11-07 00:45:48 +000013474 }
13475
13476 bp->cnic_enabled = true;
13477
Michael Chan993ac7b2009-10-10 13:46:56 +000013478 bp->cnic_kwq = kzalloc(PAGE_SIZE, GFP_KERNEL);
13479 if (!bp->cnic_kwq)
13480 return -ENOMEM;
13481
13482 bp->cnic_kwq_cons = bp->cnic_kwq;
13483 bp->cnic_kwq_prod = bp->cnic_kwq;
13484 bp->cnic_kwq_last = bp->cnic_kwq + MAX_SP_DESC_CNT;
13485
13486 bp->cnic_spq_pending = 0;
13487 bp->cnic_kwq_pending = 0;
13488
13489 bp->cnic_data = data;
13490
13491 cp->num_irq = 0;
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013492 cp->drv_state |= CNIC_DRV_STATE_REGD;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013493 cp->iro_arr = bp->iro_arr;
Michael Chan993ac7b2009-10-10 13:46:56 +000013494
Michael Chan993ac7b2009-10-10 13:46:56 +000013495 bnx2x_setup_cnic_irq_info(bp);
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013496
Michael Chan993ac7b2009-10-10 13:46:56 +000013497 rcu_assign_pointer(bp->cnic_ops, ops);
13498
13499 return 0;
13500}
13501
13502static int bnx2x_unregister_cnic(struct net_device *dev)
13503{
13504 struct bnx2x *bp = netdev_priv(dev);
13505 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13506
13507 mutex_lock(&bp->cnic_mutex);
Michael Chan993ac7b2009-10-10 13:46:56 +000013508 cp->drv_state = 0;
Eric Dumazet2cfa5a02011-11-23 07:09:32 +000013509 RCU_INIT_POINTER(bp->cnic_ops, NULL);
Michael Chan993ac7b2009-10-10 13:46:56 +000013510 mutex_unlock(&bp->cnic_mutex);
13511 synchronize_rcu();
Yuval Mintzfea75642013-04-10 13:34:39 +030013512 bp->cnic_enabled = false;
Michael Chan993ac7b2009-10-10 13:46:56 +000013513 kfree(bp->cnic_kwq);
13514 bp->cnic_kwq = NULL;
13515
13516 return 0;
13517}
13518
13519struct cnic_eth_dev *bnx2x_cnic_probe(struct net_device *dev)
13520{
13521 struct bnx2x *bp = netdev_priv(dev);
13522 struct cnic_eth_dev *cp = &bp->cnic_eth_dev;
13523
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013524 /* If both iSCSI and FCoE are disabled - return NULL in
13525 * order to indicate CNIC that it should not try to work
13526 * with this device.
13527 */
13528 if (NO_ISCSI(bp) && NO_FCOE(bp))
13529 return NULL;
13530
Michael Chan993ac7b2009-10-10 13:46:56 +000013531 cp->drv_owner = THIS_MODULE;
13532 cp->chip_id = CHIP_ID(bp);
13533 cp->pdev = bp->pdev;
13534 cp->io_base = bp->regview;
13535 cp->io_base2 = bp->doorbells;
13536 cp->max_kwqe_pending = 8;
Dmitry Kravkov523224a2010-10-06 03:23:26 +000013537 cp->ctx_blk_size = CDU_ILT_PAGE_SZ;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013538 cp->ctx_tbl_offset = FUNC_ILT_BASE(BP_FUNC(bp)) +
13539 bnx2x_cid_ilt_lines(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013540 cp->ctx_tbl_len = CNIC_ILT_LINES;
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013541 cp->starting_cid = bnx2x_cid_ilt_lines(bp) * ILT_PAGE_CIDS;
Michael Chan993ac7b2009-10-10 13:46:56 +000013542 cp->drv_submit_kwqes_16 = bnx2x_cnic_sp_queue;
13543 cp->drv_ctl = bnx2x_drv_ctl;
13544 cp->drv_register_cnic = bnx2x_register_cnic;
13545 cp->drv_unregister_cnic = bnx2x_unregister_cnic;
Merav Sicron37ae41a2012-06-19 07:48:27 +000013546 cp->fcoe_init_cid = BNX2X_FCOE_ETH_CID(bp);
Vlad Zolotarov619c5cb2011-06-14 14:33:44 +030013547 cp->iscsi_l2_client_id =
13548 bnx2x_cnic_eth_cl_id(bp, BNX2X_ISCSI_ETH_CL_ID_IDX);
Merav Sicron37ae41a2012-06-19 07:48:27 +000013549 cp->iscsi_l2_cid = BNX2X_ISCSI_ETH_CID(bp);
Michael Chan993ac7b2009-10-10 13:46:56 +000013550
Vladislav Zolotarov2ba45142011-01-31 14:39:17 +000013551 if (NO_ISCSI_OOO(bp))
13552 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI_OOO;
13553
13554 if (NO_ISCSI(bp))
13555 cp->drv_state |= CNIC_DRV_STATE_NO_ISCSI;
13556
13557 if (NO_FCOE(bp))
13558 cp->drv_state |= CNIC_DRV_STATE_NO_FCOE;
13559
Merav Sicron51c1a582012-03-18 10:33:38 +000013560 BNX2X_DEV_INFO(
13561 "page_size %d, tbl_offset %d, tbl_lines %d, starting cid %d\n",
Dmitry Kravkovc2bff632010-10-06 03:33:18 +000013562 cp->ctx_blk_size,
13563 cp->ctx_tbl_offset,
13564 cp->ctx_tbl_len,
13565 cp->starting_cid);
Michael Chan993ac7b2009-10-10 13:46:56 +000013566 return cp;
13567}
Michael Chan993ac7b2009-10-10 13:46:56 +000013568
Ariel Elior64112802013-01-07 00:50:23 +000013569u32 bnx2x_rx_ustorm_prods_offset(struct bnx2x_fastpath *fp)
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013570{
Ariel Elior64112802013-01-07 00:50:23 +000013571 struct bnx2x *bp = fp->bp;
13572 u32 offset = BAR_USTRORM_INTMEM;
Vladislav Zolotarov94a78b72009-04-27 03:27:43 -070013573
Ariel Elior64112802013-01-07 00:50:23 +000013574 if (IS_VF(bp))
13575 return bnx2x_vf_ustorm_prods_offset(bp, fp);
13576 else if (!CHIP_IS_E1x(bp))
13577 offset += USTORM_RX_PRODS_E2_OFFSET(fp->cl_qzone_id);
13578 else
13579 offset += USTORM_RX_PRODS_E1X_OFFSET(BP_PORT(bp), fp->cl_id);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013580
Ariel Elior64112802013-01-07 00:50:23 +000013581 return offset;
13582}
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013583
Ariel Elior64112802013-01-07 00:50:23 +000013584/* called only on E1H or E2.
13585 * When pretending to be PF, the pretend value is the function number 0...7
13586 * When pretending to be VF, the pretend val is the PF-num:VF-valid:ABS-VFID
13587 * combination
13588 */
13589int bnx2x_pretend_func(struct bnx2x *bp, u16 pretend_func_val)
13590{
13591 u32 pretend_reg;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013592
Ariel Elior23826852013-01-09 07:04:35 +000013593 if (CHIP_IS_E1H(bp) && pretend_func_val >= E1H_FUNC_MAX)
Ariel Elior64112802013-01-07 00:50:23 +000013594 return -1;
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013595
Ariel Elior64112802013-01-07 00:50:23 +000013596 /* get my own pretend register */
13597 pretend_reg = bnx2x_get_pretend_reg(bp);
13598 REG_WR(bp, pretend_reg, pretend_func_val);
13599 REG_RD(bp, pretend_reg);
Ariel Eliorbe1f1ffa2013-01-01 05:22:24 +000013600 return 0;
13601}