blob: 04300b2da1b16e2af35b80217de103793c54c49d [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2009 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * Some code and ideas taken from drivers/video/omap/ driver
6 * by Imre Deak.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#define DSS_SUBSYS_NAME "DSS"
22
Laurent Pinchart11765d12017-08-05 01:44:01 +030023#include <linux/debugfs.h>
Laurent Pincharta921c1a2017-10-13 17:59:01 +030024#include <linux/dma-mapping.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020025#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030041#include <linux/of_device.h>
Rob Herring09bffa62017-03-22 08:26:08 -050042#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053043#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020044#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030045#include <linux/component.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030046#include <linux/sys_soc.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#include "dss.h"
50
Tomi Valkeinen559d6702009-11-03 11:23:50 +020051#define DSS_SZ_REGS SZ_512
52
53struct dss_reg {
54 u16 idx;
55};
56
57#define DSS_REG(idx) ((const struct dss_reg) { idx })
58
59#define DSS_REVISION DSS_REG(0x0000)
60#define DSS_SYSCONFIG DSS_REG(0x0010)
61#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020062#define DSS_CONTROL DSS_REG(0x0040)
63#define DSS_SDI_CONTROL DSS_REG(0x0044)
64#define DSS_PLL_CONTROL DSS_REG(0x0048)
65#define DSS_SDI_STATUS DSS_REG(0x005C)
66
67#define REG_GET(idx, start, end) \
68 FLD_GET(dss_read_reg(idx), start, end)
69
70#define REG_FLD_MOD(idx, val, start, end) \
71 dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
72
Laurent Pinchartfecea252017-08-05 01:43:52 +030073struct dss_ops {
74 int (*dpi_select_source)(int port, enum omap_channel channel);
75 int (*select_lcd_source)(enum omap_channel channel,
76 enum dss_clk_source clk_src);
77};
78
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053079struct dss_features {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030080 enum dss_model model;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053081 u8 fck_div_max;
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +030082 unsigned int fck_freq_max;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053083 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020084 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020085 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053086 int num_ports;
Laurent Pinchart51919572017-08-05 01:44:18 +030087 const enum omap_dss_output_id *outputs;
Laurent Pinchartfecea252017-08-05 01:43:52 +030088 const struct dss_ops *ops;
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +030089 struct dss_reg_field dispc_clk_switch;
Laurent Pinchart4569ab72017-08-05 01:44:13 +030090 bool has_lcd_clk_src;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053091};
92
Tomi Valkeinen559d6702009-11-03 11:23:50 +020093static struct {
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +000094 struct platform_device *pdev;
Tomi Valkeinen559d6702009-11-03 11:23:50 +020095 void __iomem *base;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053096 struct regmap *syscon_pll_ctrl;
97 u32 syscon_pll_ctrl_offset;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030098
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020099 struct clk *parent_clk;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300100 struct clk *dss_clk;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200101 unsigned long dss_clk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200102
103 unsigned long cache_req_pck;
104 unsigned long cache_prate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200105 struct dispc_clock_info cache_dispc_cinfo;
106
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300107 enum dss_clk_source dsi_clk_source[MAX_NUM_DSI];
108 enum dss_clk_source dispc_clk_source;
109 enum dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200110
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300111 bool ctx_valid;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112 u32 ctx[DSS_SZ_REGS / sizeof(u32)];
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +0530113
114 const struct dss_features *feat;
Tomi Valkeinen99767542014-07-04 13:38:27 +0530115
116 struct dss_pll *video1_pll;
117 struct dss_pll *video2_pll;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200118} dss;
119
Taneja, Archit235e7db2011-03-14 23:28:21 -0500120static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300121 [DSS_CLK_SRC_FCK] = "FCK",
122 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
123 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300124 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300125 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
126 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300127 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
128 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530129};
130
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200131static inline void dss_write_reg(const struct dss_reg idx, u32 val)
132{
133 __raw_writel(val, dss.base + idx.idx);
134}
135
136static inline u32 dss_read_reg(const struct dss_reg idx)
137{
138 return __raw_readl(dss.base + idx.idx);
139}
140
141#define SR(reg) \
142 dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
143#define RR(reg) \
144 dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
145
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300146static void dss_save_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200147{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300148 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200149
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200150 SR(CONTROL);
151
Laurent Pinchart51919572017-08-05 01:44:18 +0300152 if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200153 SR(SDI_CONTROL);
154 SR(PLL_CONTROL);
155 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300156
157 dss.ctx_valid = true;
158
159 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200160}
161
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300162static void dss_restore_context(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200163{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300164 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200165
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300166 if (!dss.ctx_valid)
167 return;
168
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200169 RR(CONTROL);
170
Laurent Pinchart51919572017-08-05 01:44:18 +0300171 if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200172 RR(SDI_CONTROL);
173 RR(PLL_CONTROL);
174 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300175
176 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200177}
178
179#undef SR
180#undef RR
181
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530182void dss_ctrl_pll_enable(enum dss_pll_id pll_id, bool enable)
183{
184 unsigned shift;
185 unsigned val;
186
187 if (!dss.syscon_pll_ctrl)
188 return;
189
190 val = !enable;
191
192 switch (pll_id) {
193 case DSS_PLL_VIDEO1:
194 shift = 0;
195 break;
196 case DSS_PLL_VIDEO2:
197 shift = 1;
198 break;
199 case DSS_PLL_HDMI:
200 shift = 2;
201 break;
202 default:
203 DSSERR("illegal DSS PLL ID %d\n", pll_id);
204 return;
205 }
206
207 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
208 1 << shift, val << shift);
209}
210
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300211static int dss_ctrl_pll_set_control_mux(enum dss_clk_source clk_src,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530212 enum omap_channel channel)
213{
214 unsigned shift, val;
215
216 if (!dss.syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300217 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530218
219 switch (channel) {
220 case OMAP_DSS_CHANNEL_LCD:
221 shift = 3;
222
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300223 switch (clk_src) {
224 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530225 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300226 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530227 val = 1; break;
228 default:
229 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300230 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530231 }
232
233 break;
234 case OMAP_DSS_CHANNEL_LCD2:
235 shift = 5;
236
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300237 switch (clk_src) {
238 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530239 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300240 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530241 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300242 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530243 val = 2; break;
244 default:
245 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300246 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530247 }
248
249 break;
250 case OMAP_DSS_CHANNEL_LCD3:
251 shift = 7;
252
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300253 switch (clk_src) {
254 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530255 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300256 case DSS_CLK_SRC_PLL1_3:
257 val = 1; break;
258 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530259 val = 2; break;
260 default:
261 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300262 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530263 }
264
265 break;
266 default:
267 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300268 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530269 }
270
271 regmap_update_bits(dss.syscon_pll_ctrl, dss.syscon_pll_ctrl_offset,
272 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300273
274 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530275}
276
Archit Taneja889b4fd2012-07-20 17:18:49 +0530277void dss_sdi_init(int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200278{
279 u32 l;
280
281 BUG_ON(datapairs > 3 || datapairs < 1);
282
283 l = dss_read_reg(DSS_SDI_CONTROL);
284 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
285 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
286 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
287 dss_write_reg(DSS_SDI_CONTROL, l);
288
289 l = dss_read_reg(DSS_PLL_CONTROL);
290 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
291 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
292 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
293 dss_write_reg(DSS_PLL_CONTROL, l);
294}
295
296int dss_sdi_enable(void)
297{
298 unsigned long timeout;
299
300 dispc_pck_free_enable(1);
301
302 /* Reset SDI PLL */
303 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
304 udelay(1); /* wait 2x PCLK */
305
306 /* Lock SDI PLL */
307 REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
308
309 /* Waiting for PLL lock request to complete */
310 timeout = jiffies + msecs_to_jiffies(500);
311 while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
312 if (time_after_eq(jiffies, timeout)) {
313 DSSERR("PLL lock request timed out\n");
314 goto err1;
315 }
316 }
317
318 /* Clearing PLL_GO bit */
319 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
320
321 /* Waiting for PLL to lock */
322 timeout = jiffies + msecs_to_jiffies(500);
323 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
324 if (time_after_eq(jiffies, timeout)) {
325 DSSERR("PLL lock timed out\n");
326 goto err1;
327 }
328 }
329
330 dispc_lcd_enable_signal(1);
331
332 /* Waiting for SDI reset to complete */
333 timeout = jiffies + msecs_to_jiffies(500);
334 while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
335 if (time_after_eq(jiffies, timeout)) {
336 DSSERR("SDI reset timed out\n");
337 goto err2;
338 }
339 }
340
341 return 0;
342
343 err2:
344 dispc_lcd_enable_signal(0);
345 err1:
346 /* Reset SDI PLL */
347 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
348
349 dispc_pck_free_enable(0);
350
351 return -ETIMEDOUT;
352}
353
354void dss_sdi_disable(void)
355{
356 dispc_lcd_enable_signal(0);
357
358 dispc_pck_free_enable(0);
359
360 /* Reset SDI PLL */
361 REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
362}
363
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300364const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530365{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500366 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530367}
368
Laurent Pinchart9be9d7e2017-10-13 17:59:02 +0300369#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
370static void dss_dump_clocks(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200371{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300372 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500373 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300375 if (dss_runtime_get())
376 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200377
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200378 seq_printf(s, "- DSS -\n");
379
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300380 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300381 fclk_rate = clk_get_rate(dss.dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200382
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300383 seq_printf(s, "%s = %lu\n",
384 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200385 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200386
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300387 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200388}
Laurent Pinchart9be9d7e2017-10-13 17:59:02 +0300389#endif
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200390
Tomi Valkeinene40402c2012-03-02 18:01:07 +0200391static void dss_dump_regs(struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200392{
393#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
394
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300395 if (dss_runtime_get())
396 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200397
398 DUMPREG(DSS_REVISION);
399 DUMPREG(DSS_SYSCONFIG);
400 DUMPREG(DSS_SYSSTATUS);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200401 DUMPREG(DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200402
Laurent Pinchart51919572017-08-05 01:44:18 +0300403 if (dss.feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200404 DUMPREG(DSS_SDI_CONTROL);
405 DUMPREG(DSS_PLL_CONTROL);
406 DUMPREG(DSS_SDI_STATUS);
407 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200408
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300409 dss_runtime_put();
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200410#undef DUMPREG
411}
412
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300413static int dss_get_channel_index(enum omap_channel channel)
414{
415 switch (channel) {
416 case OMAP_DSS_CHANNEL_LCD:
417 return 0;
418 case OMAP_DSS_CHANNEL_LCD2:
419 return 1;
420 case OMAP_DSS_CHANNEL_LCD3:
421 return 2;
422 default:
423 WARN_ON(1);
424 return 0;
425 }
426}
427
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300428static void dss_select_dispc_clk_source(enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200429{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200430 int b;
431
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300432 /*
433 * We always use PRCM clock as the DISPC func clock, except on DSS3,
434 * where we don't have separate DISPC and LCD clock sources.
435 */
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300436 if (WARN_ON(dss.feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300437 return;
438
Taneja, Archit66534e82011-03-08 05:50:34 -0600439 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300440 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600441 b = 0;
442 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300443 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600444 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600445 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300446 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530447 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530448 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600449 default:
450 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300451 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600452 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300453
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +0300454 REG_FLD_MOD(DSS_CONTROL, b, /* DISPC_CLK_SWITCH */
455 dss.feat->dispc_clk_switch.start,
456 dss.feat->dispc_clk_switch.end);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200457
458 dss.dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200459}
460
Archit Taneja5a8b5722011-05-12 17:26:29 +0530461void dss_select_dsi_clk_source(int dsi_module,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300462 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200463{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530464 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200465
Taneja, Archit66534e82011-03-08 05:50:34 -0600466 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300467 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600468 b = 0;
469 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300470 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530471 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600472 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600473 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300474 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530475 BUG_ON(dsi_module != 1);
476 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530477 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600478 default:
479 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300480 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600481 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300482
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530483 pos = dsi_module == 0 ? 1 : 10;
484 REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200485
Archit Taneja5a8b5722011-05-12 17:26:29 +0530486 dss.dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200487}
488
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300489static int dss_lcd_clk_mux_dra7(enum omap_channel channel,
490 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600491{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300492 const u8 ctrl_bits[] = {
493 [OMAP_DSS_CHANNEL_LCD] = 0,
494 [OMAP_DSS_CHANNEL_LCD2] = 12,
495 [OMAP_DSS_CHANNEL_LCD3] = 19,
496 };
497
498 u8 ctrl_bit = ctrl_bits[channel];
499 int r;
500
501 if (clk_src == DSS_CLK_SRC_FCK) {
502 /* LCDx_CLK_SWITCH */
503 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
504 return -EINVAL;
505 }
506
507 r = dss_ctrl_pll_set_control_mux(clk_src, channel);
508 if (r)
509 return r;
510
511 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
512
513 return 0;
514}
515
516static int dss_lcd_clk_mux_omap5(enum omap_channel channel,
517 enum dss_clk_source clk_src)
518{
519 const u8 ctrl_bits[] = {
520 [OMAP_DSS_CHANNEL_LCD] = 0,
521 [OMAP_DSS_CHANNEL_LCD2] = 12,
522 [OMAP_DSS_CHANNEL_LCD3] = 19,
523 };
524 const enum dss_clk_source allowed_plls[] = {
525 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
526 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
527 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
528 };
529
530 u8 ctrl_bit = ctrl_bits[channel];
531
532 if (clk_src == DSS_CLK_SRC_FCK) {
533 /* LCDx_CLK_SWITCH */
534 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
535 return -EINVAL;
536 }
537
538 if (WARN_ON(allowed_plls[channel] != clk_src))
539 return -EINVAL;
540
541 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
542
543 return 0;
544}
545
546static int dss_lcd_clk_mux_omap4(enum omap_channel channel,
547 enum dss_clk_source clk_src)
548{
549 const u8 ctrl_bits[] = {
550 [OMAP_DSS_CHANNEL_LCD] = 0,
551 [OMAP_DSS_CHANNEL_LCD2] = 12,
552 };
553 const enum dss_clk_source allowed_plls[] = {
554 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
555 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
556 };
557
558 u8 ctrl_bit = ctrl_bits[channel];
559
560 if (clk_src == DSS_CLK_SRC_FCK) {
561 /* LCDx_CLK_SWITCH */
562 REG_FLD_MOD(DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
563 return 0;
564 }
565
566 if (WARN_ON(allowed_plls[channel] != clk_src))
567 return -EINVAL;
568
569 REG_FLD_MOD(DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
570
571 return 0;
572}
573
Taneja, Architea751592011-03-08 05:50:35 -0600574void dss_select_lcd_clk_source(enum omap_channel channel,
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300575 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600576{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300577 int idx = dss_get_channel_index(channel);
578 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600579
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300580 if (!dss.feat->has_lcd_clk_src) {
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300581 dss_select_dispc_clk_source(clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300582 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600583 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300584 }
Taneja, Architea751592011-03-08 05:50:35 -0600585
Laurent Pinchartfecea252017-08-05 01:43:52 +0300586 r = dss.feat->ops->select_lcd_source(channel, clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300587 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300588 return;
Taneja, Architea751592011-03-08 05:50:35 -0600589
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300590 dss.lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600591}
592
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300593enum dss_clk_source dss_get_dispc_clk_source(void)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200594{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200595 return dss.dispc_clk_source;
596}
597
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300598enum dss_clk_source dss_get_dsi_clk_source(int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200599{
Archit Taneja5a8b5722011-05-12 17:26:29 +0530600 return dss.dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200601}
602
Tomi Valkeinendc0352d2016-05-17 13:45:09 +0300603enum dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600604{
Laurent Pinchart4569ab72017-08-05 01:44:13 +0300605 if (dss.feat->has_lcd_clk_src) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300606 int idx = dss_get_channel_index(channel);
607 return dss.lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530608 } else {
609 /* LCD_CLK source is the same as DISPC_FCLK source for
610 * OMAP2 and OMAP3 */
611 return dss.dispc_clk_source;
612 }
Taneja, Architea751592011-03-08 05:50:35 -0600613}
614
Tomi Valkeinen688af022013-10-31 16:41:57 +0200615bool dss_div_calc(unsigned long pck, unsigned long fck_min,
616 dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200617{
618 int fckd, fckd_start, fckd_stop;
619 unsigned long fck;
620 unsigned long fck_hw_max;
621 unsigned long fckd_hw_max;
622 unsigned long prate;
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300623 unsigned m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200624
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300625 fck_hw_max = dss.feat->fck_freq_max;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200626
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200627 if (dss.parent_clk == NULL) {
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200628 unsigned pckd;
629
630 pckd = fck_hw_max / pck;
631
632 fck = pck * pckd;
633
634 fck = clk_round_rate(dss.dss_clk, fck);
635
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200636 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200637 }
638
Tomi Valkeinen43417822013-03-05 16:34:05 +0200639 fckd_hw_max = dss.feat->fck_div_max;
640
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300641 m = dss.feat->dss_fck_multiplier;
Tomi Valkeinenada94432013-10-31 16:06:38 +0200642 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200643
644 fck_min = fck_min ? fck_min : 1;
645
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300646 fckd_start = min(prate * m / fck_min, fckd_hw_max);
647 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200648
649 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200650 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200651
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200652 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200653 return true;
654 }
655
656 return false;
657}
658
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200659int dss_set_fck_rate(unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200660{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200661 int r;
662
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200663 DSSDBG("set fck to %lu\n", rate);
664
Tomi Valkeinenada94432013-10-31 16:06:38 +0200665 r = clk_set_rate(dss.dss_clk, rate);
666 if (r)
667 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200668
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200669 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
670
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200671 WARN_ONCE(dss.dss_clk_rate != rate,
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300672 "clk rate mismatch: %lu != %lu", dss.dss_clk_rate,
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200673 rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200674
675 return 0;
676}
677
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200678unsigned long dss_get_dispc_clk_rate(void)
679{
680 return dss.dss_clk_rate;
681}
682
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300683unsigned long dss_get_max_fck_rate(void)
684{
685 return dss.feat->fck_freq_max;
686}
687
Laurent Pinchart51919572017-08-05 01:44:18 +0300688enum omap_dss_output_id dss_get_supported_outputs(enum omap_channel channel)
689{
690 return dss.feat->outputs[channel];
691}
692
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300693static int dss_setup_default_clock(void)
694{
695 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200696 unsigned long fck;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300697 unsigned fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300698 int r;
699
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300700 max_dss_fck = dss.feat->fck_freq_max;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300701
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200702 if (dss.parent_clk == NULL) {
703 fck = clk_round_rate(dss.dss_clk, max_dss_fck);
704 } else {
705 prate = clk_get_rate(dss.parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300706
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200707 fck_div = DIV_ROUND_UP(prate * dss.feat->dss_fck_multiplier,
708 max_dss_fck);
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200709 fck = DIV_ROUND_UP(prate, fck_div) * dss.feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200710 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300711
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200712 r = dss_set_fck_rate(fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300713 if (r)
714 return r;
715
716 return 0;
717}
718
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200719void dss_set_venc_output(enum omap_dss_venc_type type)
720{
721 int l = 0;
722
723 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
724 l = 0;
725 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
726 l = 1;
727 else
728 BUG();
729
730 /* venc out selection. 0 = comp, 1 = svideo */
731 REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
732}
733
734void dss_set_dac_pwrdn_bgz(bool enable)
735{
736 REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
737}
738
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500739void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530740{
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300741 enum omap_dss_output_id outputs;
742
Laurent Pinchart51919572017-08-05 01:44:18 +0300743 outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500744
745 /* Complain about invalid selections */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300746 WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
747 WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500748
749 /* Select only if we have options */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300750 if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
751 (outputs & OMAP_DSS_OUTPUT_HDMI))
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500752 REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
Mythri P K7ed024a2011-03-09 16:31:38 +0530753}
754
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300755enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
756{
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300757 enum omap_dss_output_id outputs;
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300758
Laurent Pinchart51919572017-08-05 01:44:18 +0300759 outputs = dss.feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300760 if ((outputs & OMAP_DSS_OUTPUT_HDMI) == 0)
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300761 return DSS_VENC_TV_CLK;
762
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300763 if ((outputs & OMAP_DSS_OUTPUT_VENC) == 0)
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500764 return DSS_HDMI_M_PCLK;
765
Tomi Valkeinen4a61e262011-08-31 14:33:31 +0300766 return REG_GET(DSS_CONTROL, 15, 15);
767}
768
Archit Taneja064c2a42014-04-23 18:00:18 +0530769static int dss_dpi_select_source_omap2_omap3(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300770{
771 if (channel != OMAP_DSS_CHANNEL_LCD)
772 return -EINVAL;
773
774 return 0;
775}
776
Archit Taneja064c2a42014-04-23 18:00:18 +0530777static int dss_dpi_select_source_omap4(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300778{
779 int val;
780
781 switch (channel) {
782 case OMAP_DSS_CHANNEL_LCD2:
783 val = 0;
784 break;
785 case OMAP_DSS_CHANNEL_DIGIT:
786 val = 1;
787 break;
788 default:
789 return -EINVAL;
790 }
791
792 REG_FLD_MOD(DSS_CONTROL, val, 17, 17);
793
794 return 0;
795}
796
Archit Taneja064c2a42014-04-23 18:00:18 +0530797static int dss_dpi_select_source_omap5(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300798{
799 int val;
800
801 switch (channel) {
802 case OMAP_DSS_CHANNEL_LCD:
803 val = 1;
804 break;
805 case OMAP_DSS_CHANNEL_LCD2:
806 val = 2;
807 break;
808 case OMAP_DSS_CHANNEL_LCD3:
809 val = 3;
810 break;
811 case OMAP_DSS_CHANNEL_DIGIT:
812 val = 0;
813 break;
814 default:
815 return -EINVAL;
816 }
817
818 REG_FLD_MOD(DSS_CONTROL, val, 17, 16);
819
820 return 0;
821}
822
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200823static int dss_dpi_select_source_dra7xx(int port, enum omap_channel channel)
824{
825 switch (port) {
826 case 0:
827 return dss_dpi_select_source_omap5(port, channel);
828 case 1:
829 if (channel != OMAP_DSS_CHANNEL_LCD2)
830 return -EINVAL;
831 break;
832 case 2:
833 if (channel != OMAP_DSS_CHANNEL_LCD3)
834 return -EINVAL;
835 break;
836 default:
837 return -EINVAL;
838 }
839
840 return 0;
841}
842
Archit Taneja064c2a42014-04-23 18:00:18 +0530843int dss_dpi_select_source(int port, enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300844{
Laurent Pinchartfecea252017-08-05 01:43:52 +0300845 return dss.feat->ops->dpi_select_source(port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300846}
847
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000848static int dss_get_clocks(void)
849{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300850 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000851
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300852 clk = devm_clk_get(&dss.pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300853 if (IS_ERR(clk)) {
854 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300855 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600856 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000857
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300858 dss.dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000859
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200860 if (dss.feat->parent_clk_name) {
861 clk = clk_get(NULL, dss.feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200862 if (IS_ERR(clk)) {
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200863 DSSERR("Failed to get %s\n", dss.feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300864 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200865 }
866 } else {
867 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300868 }
869
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200870 dss.parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300871
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000872 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000873}
874
875static void dss_put_clocks(void)
876{
Tomi Valkeinen64ad8462013-11-01 11:38:04 +0200877 if (dss.parent_clk)
878 clk_put(dss.parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000879}
880
Tomi Valkeinen99767542014-07-04 13:38:27 +0530881int dss_runtime_get(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000882{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300883 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000884
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300885 DSSDBG("dss_runtime_get\n");
886
887 r = pm_runtime_get_sync(&dss.pdev->dev);
888 WARN_ON(r < 0);
889 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000890}
891
Tomi Valkeinen99767542014-07-04 13:38:27 +0530892void dss_runtime_put(void)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000893{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300894 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000895
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300896 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000897
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +0200898 r = pm_runtime_put_sync(&dss.pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300899 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000900}
901
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000902/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530903#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300904static void dss_debug_dump_clocks(struct seq_file *s)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000905{
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000906 dss_dump_clocks(s);
907 dispc_dump_clocks(s);
908#ifdef CONFIG_OMAP2_DSS_DSI
909 dsi_dump_clocks(s);
910#endif
911}
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000912
Laurent Pinchart11765d12017-08-05 01:44:01 +0300913static int dss_debug_show(struct seq_file *s, void *unused)
914{
915 void (*func)(struct seq_file *) = s->private;
916
917 func(s);
918 return 0;
919}
920
921static int dss_debug_open(struct inode *inode, struct file *file)
922{
923 return single_open(file, dss_debug_show, inode->i_private);
924}
925
926static const struct file_operations dss_debug_fops = {
927 .open = dss_debug_open,
928 .read = seq_read,
929 .llseek = seq_lseek,
930 .release = single_release,
931};
932
933static struct dentry *dss_debugfs_dir;
934
935static int dss_initialize_debugfs(void)
936{
937 dss_debugfs_dir = debugfs_create_dir("omapdss", NULL);
938 if (IS_ERR(dss_debugfs_dir)) {
939 int err = PTR_ERR(dss_debugfs_dir);
940
941 dss_debugfs_dir = NULL;
942 return err;
943 }
944
945 debugfs_create_file("clk", S_IRUGO, dss_debugfs_dir,
946 &dss_debug_dump_clocks, &dss_debug_fops);
947
948 return 0;
949}
950
951static void dss_uninitialize_debugfs(void)
952{
953 if (dss_debugfs_dir)
954 debugfs_remove_recursive(dss_debugfs_dir);
955}
956
957int dss_debugfs_create_file(const char *name, void (*write)(struct seq_file *))
958{
959 struct dentry *d;
960
961 d = debugfs_create_file(name, S_IRUGO, dss_debugfs_dir,
962 write, &dss_debug_fops);
963
964 return PTR_ERR_OR_ZERO(d);
965}
966#else /* CONFIG_OMAP2_DSS_DEBUGFS */
967static inline int dss_initialize_debugfs(void)
968{
969 return 0;
970}
971static inline void dss_uninitialize_debugfs(void)
972{
973}
974#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530975
Laurent Pinchartfecea252017-08-05 01:43:52 +0300976static const struct dss_ops dss_ops_omap2_omap3 = {
977 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
978};
979
980static const struct dss_ops dss_ops_omap4 = {
981 .dpi_select_source = &dss_dpi_select_source_omap4,
982 .select_lcd_source = &dss_lcd_clk_mux_omap4,
983};
984
985static const struct dss_ops dss_ops_omap5 = {
986 .dpi_select_source = &dss_dpi_select_source_omap5,
987 .select_lcd_source = &dss_lcd_clk_mux_omap5,
988};
989
990static const struct dss_ops dss_ops_dra7 = {
991 .dpi_select_source = &dss_dpi_select_source_dra7xx,
992 .select_lcd_source = &dss_lcd_clk_mux_dra7,
993};
994
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200995static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +0530996 OMAP_DISPLAY_TYPE_DPI,
997};
998
Tomi Valkeinen234f9a22014-12-11 15:59:31 +0200999static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301000 OMAP_DISPLAY_TYPE_DPI,
1001 OMAP_DISPLAY_TYPE_SDI,
1002};
1003
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001004static const enum omap_display_type dra7xx_ports[] = {
1005 OMAP_DISPLAY_TYPE_DPI,
1006 OMAP_DISPLAY_TYPE_DPI,
1007 OMAP_DISPLAY_TYPE_DPI,
1008};
1009
Laurent Pinchart51919572017-08-05 01:44:18 +03001010static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
1011 /* OMAP_DSS_CHANNEL_LCD */
1012 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
1013
1014 /* OMAP_DSS_CHANNEL_DIGIT */
1015 OMAP_DSS_OUTPUT_VENC,
1016};
1017
1018static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
1019 /* OMAP_DSS_CHANNEL_LCD */
1020 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1021 OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,
1022
1023 /* OMAP_DSS_CHANNEL_DIGIT */
1024 OMAP_DSS_OUTPUT_VENC,
1025};
1026
1027static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
1028 /* OMAP_DSS_CHANNEL_LCD */
1029 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1030 OMAP_DSS_OUTPUT_DSI1,
1031
1032 /* OMAP_DSS_CHANNEL_DIGIT */
1033 OMAP_DSS_OUTPUT_VENC,
1034};
1035
1036static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
1037 /* OMAP_DSS_CHANNEL_LCD */
1038 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
1039};
1040
1041static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
1042 /* OMAP_DSS_CHANNEL_LCD */
1043 OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,
1044
1045 /* OMAP_DSS_CHANNEL_DIGIT */
1046 OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,
1047
1048 /* OMAP_DSS_CHANNEL_LCD2 */
1049 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1050 OMAP_DSS_OUTPUT_DSI2,
1051};
1052
1053static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
1054 /* OMAP_DSS_CHANNEL_LCD */
1055 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1056 OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,
1057
1058 /* OMAP_DSS_CHANNEL_DIGIT */
1059 OMAP_DSS_OUTPUT_HDMI,
1060
1061 /* OMAP_DSS_CHANNEL_LCD2 */
1062 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1063 OMAP_DSS_OUTPUT_DSI1,
1064
1065 /* OMAP_DSS_CHANNEL_LCD3 */
1066 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1067 OMAP_DSS_OUTPUT_DSI2,
1068};
1069
Tomi Valkeinenede92692015-06-04 14:12:16 +03001070static const struct dss_features omap24xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001071 .model = DSS_MODEL_OMAP2,
Tomi Valkeinen6e555e22013-11-01 11:26:43 +02001072 /*
1073 * fck div max is really 16, but the divider range has gaps. The range
1074 * from 1 to 6 has no gaps, so let's use that as a max.
1075 */
1076 .fck_div_max = 6,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001077 .fck_freq_max = 133000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001078 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001079 .parent_clk_name = "core_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301080 .ports = omap2plus_ports,
1081 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001082 .outputs = omap2_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001083 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001084 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001085 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001086};
1087
Tomi Valkeinenede92692015-06-04 14:12:16 +03001088static const struct dss_features omap34xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001089 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001090 .fck_div_max = 16,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001091 .fck_freq_max = 173000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001092 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001093 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301094 .ports = omap34xx_ports,
Laurent Pinchart51919572017-08-05 01:44:18 +03001095 .outputs = omap3430_dss_supported_outputs,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301096 .num_ports = ARRAY_SIZE(omap34xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001097 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001098 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001099 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001100};
1101
Tomi Valkeinenede92692015-06-04 14:12:16 +03001102static const struct dss_features omap3630_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001103 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001104 .fck_div_max = 32,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001105 .fck_freq_max = 173000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001106 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001107 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301108 .ports = omap2plus_ports,
1109 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001110 .outputs = omap3630_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001111 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001112 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001113 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001114};
1115
Tomi Valkeinenede92692015-06-04 14:12:16 +03001116static const struct dss_features omap44xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001117 .model = DSS_MODEL_OMAP4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001118 .fck_div_max = 32,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001119 .fck_freq_max = 186000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001120 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001121 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301122 .ports = omap2plus_ports,
1123 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001124 .outputs = omap4_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001125 .ops = &dss_ops_omap4,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001126 .dispc_clk_switch = { 9, 8 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001127 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001128};
1129
Tomi Valkeinenede92692015-06-04 14:12:16 +03001130static const struct dss_features omap54xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001131 .model = DSS_MODEL_OMAP5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001132 .fck_div_max = 64,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001133 .fck_freq_max = 209250000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001134 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001135 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301136 .ports = omap2plus_ports,
1137 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001138 .outputs = omap5_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001139 .ops = &dss_ops_omap5,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001140 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001141 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001142};
1143
Tomi Valkeinenede92692015-06-04 14:12:16 +03001144static const struct dss_features am43xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001145 .model = DSS_MODEL_OMAP3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301146 .fck_div_max = 0,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001147 .fck_freq_max = 200000000,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301148 .dss_fck_multiplier = 0,
1149 .parent_clk_name = NULL,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301150 .ports = omap2plus_ports,
1151 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001152 .outputs = am43xx_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001153 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001154 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001155 .has_lcd_clk_src = true,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301156};
1157
Tomi Valkeinenede92692015-06-04 14:12:16 +03001158static const struct dss_features dra7xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001159 .model = DSS_MODEL_DRA7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001160 .fck_div_max = 64,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001161 .fck_freq_max = 209250000,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001162 .dss_fck_multiplier = 1,
1163 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001164 .ports = dra7xx_ports,
1165 .num_ports = ARRAY_SIZE(dra7xx_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001166 .outputs = omap5_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001167 .ops = &dss_ops_dra7,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001168 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001169 .has_lcd_clk_src = true,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001170};
1171
Tomi Valkeinenede92692015-06-04 14:12:16 +03001172static int dss_init_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001173{
1174 struct device_node *parent = pdev->dev.of_node;
1175 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001176 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001177
Rob Herring09bffa62017-03-22 08:26:08 -05001178 for (i = 0; i < dss.feat->num_ports; i++) {
1179 port = of_graph_get_port_by_id(parent, i);
1180 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301181 continue;
1182
Rob Herring09bffa62017-03-22 08:26:08 -05001183 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301184 case OMAP_DISPLAY_TYPE_DPI:
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001185 dpi_init_port(pdev, port, dss.feat->model);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301186 break;
1187 case OMAP_DISPLAY_TYPE_SDI:
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001188 sdi_init_port(pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301189 break;
1190 default:
1191 break;
1192 }
Rob Herring09bffa62017-03-22 08:26:08 -05001193 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001194
1195 return 0;
1196}
1197
Tomi Valkeinenede92692015-06-04 14:12:16 +03001198static void dss_uninit_ports(struct platform_device *pdev)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001199{
Archit Taneja80eb6752014-06-02 14:11:51 +05301200 struct device_node *parent = pdev->dev.of_node;
1201 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001202 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301203
Rob Herring09bffa62017-03-22 08:26:08 -05001204 for (i = 0; i < dss.feat->num_ports; i++) {
1205 port = of_graph_get_port_by_id(parent, i);
1206 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301207 continue;
1208
Rob Herring09bffa62017-03-22 08:26:08 -05001209 switch (dss.feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301210 case OMAP_DISPLAY_TYPE_DPI:
1211 dpi_uninit_port(port);
1212 break;
1213 case OMAP_DISPLAY_TYPE_SDI:
1214 sdi_uninit_port(port);
1215 break;
1216 default:
1217 break;
1218 }
Rob Herring09bffa62017-03-22 08:26:08 -05001219 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001220}
1221
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001222static int dss_video_pll_probe(struct platform_device *pdev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001223{
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301224 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301225 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001226 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001227
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001228 if (!np)
1229 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001230
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001231 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301232 dss.syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
1233 "syscon-pll-ctrl");
1234 if (IS_ERR(dss.syscon_pll_ctrl)) {
1235 dev_err(&pdev->dev,
1236 "failed to get syscon-pll-ctrl regmap\n");
1237 return PTR_ERR(dss.syscon_pll_ctrl);
1238 }
1239
1240 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
1241 &dss.syscon_pll_ctrl_offset)) {
1242 dev_err(&pdev->dev,
1243 "failed to get syscon-pll-ctrl offset\n");
1244 return -EINVAL;
1245 }
1246 }
1247
Tomi Valkeinen99767542014-07-04 13:38:27 +05301248 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1249 if (IS_ERR(pll_regulator)) {
1250 r = PTR_ERR(pll_regulator);
1251
1252 switch (r) {
1253 case -ENOENT:
1254 pll_regulator = NULL;
1255 break;
1256
1257 case -EPROBE_DEFER:
1258 return -EPROBE_DEFER;
1259
1260 default:
1261 DSSERR("can't get DPLL VDDA regulator\n");
1262 return r;
1263 }
1264 }
1265
1266 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
1267 dss.video1_pll = dss_video_pll_init(pdev, 0, pll_regulator);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001268 if (IS_ERR(dss.video1_pll))
1269 return PTR_ERR(dss.video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301270 }
1271
1272 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
1273 dss.video2_pll = dss_video_pll_init(pdev, 1, pll_regulator);
1274 if (IS_ERR(dss.video2_pll)) {
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001275 dss_video_pll_uninit(dss.video1_pll);
1276 return PTR_ERR(dss.video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301277 }
1278 }
1279
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001280 return 0;
1281}
1282
1283/* DSS HW IP initialisation */
Laurent Pinchart18daeb82017-08-05 01:43:58 +03001284static const struct of_device_id dss_of_match[] = {
1285 { .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
1286 { .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
1287 { .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
1288 { .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
1289 { .compatible = "ti,dra7-dss", .data = &dra7xx_dss_feats },
1290 {},
1291};
1292MODULE_DEVICE_TABLE(of, dss_of_match);
1293
1294static const struct soc_device_attribute dss_soc_devices[] = {
1295 { .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
1296 { .machine = "AM35??", .data = &omap34xx_dss_feats },
1297 { .family = "AM43xx", .data = &am43xx_dss_feats },
1298 { /* sentinel */ }
1299};
1300
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001301static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001302{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001303 struct platform_device *pdev = to_platform_device(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001304 struct resource *dss_mem;
1305 u32 rev;
1306 int r;
1307
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001308 dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
Laurent Pinchartb22622f2017-05-07 00:29:09 +03001309 dss.base = devm_ioremap_resource(&pdev->dev, dss_mem);
1310 if (IS_ERR(dss.base))
1311 return PTR_ERR(dss.base);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001312
1313 r = dss_get_clocks();
1314 if (r)
1315 return r;
1316
1317 r = dss_setup_default_clock();
1318 if (r)
1319 goto err_setup_clocks;
1320
1321 r = dss_video_pll_probe(pdev);
1322 if (r)
1323 goto err_pll_init;
1324
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001325 r = dss_init_ports(pdev);
1326 if (r)
1327 goto err_init_ports;
1328
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001329 pm_runtime_enable(&pdev->dev);
1330
1331 r = dss_runtime_get();
1332 if (r)
1333 goto err_runtime_get;
1334
1335 dss.dss_clk_rate = clk_get_rate(dss.dss_clk);
1336
1337 /* Select DPLL */
1338 REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
1339
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001340 dss_select_dispc_clk_source(DSS_CLK_SRC_FCK);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001341
1342#ifdef CONFIG_OMAP2_DSS_VENC
1343 REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1344 REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1345 REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
1346#endif
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +03001347 dss.dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1348 dss.dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1349 dss.dispc_clk_source = DSS_CLK_SRC_FCK;
1350 dss.lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1351 dss.lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001352
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001353 rev = dss_read_reg(DSS_REVISION);
Joe Perches8dfe1622017-02-28 04:55:54 -08001354 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001355
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001356 dss_runtime_put();
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001357
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001358 r = component_bind_all(&pdev->dev, NULL);
1359 if (r)
1360 goto err_component;
1361
Tomi Valkeinene40402c2012-03-02 18:01:07 +02001362 dss_debugfs_create_file("dss", dss_dump_regs);
1363
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001364 pm_set_vt_switch(0);
1365
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001366 omapdss_gather_components(dev);
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001367 omapdss_set_is_initialized(true);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001368
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001369 return 0;
Tomi Valkeinena57dd4f2012-02-20 16:57:37 +02001370
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001371err_component:
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001372err_runtime_get:
1373 pm_runtime_disable(&pdev->dev);
Tomi Valkeinenf5a1a1f82015-06-04 13:06:37 +03001374 dss_uninit_ports(pdev);
1375err_init_ports:
Tomi Valkeinen99767542014-07-04 13:38:27 +05301376 if (dss.video1_pll)
1377 dss_video_pll_uninit(dss.video1_pll);
1378
1379 if (dss.video2_pll)
1380 dss_video_pll_uninit(dss.video2_pll);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001381err_pll_init:
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +03001382err_setup_clocks:
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001383 dss_put_clocks();
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001384 return r;
1385}
1386
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001387static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001388{
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001389 struct platform_device *pdev = to_platform_device(dev);
1390
Tomi Valkeinen7c299712015-11-05 17:23:14 +02001391 omapdss_set_is_initialized(false);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001392
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001393 component_unbind_all(&pdev->dev, NULL);
1394
Tomi Valkeinen99767542014-07-04 13:38:27 +05301395 if (dss.video1_pll)
1396 dss_video_pll_uninit(dss.video1_pll);
1397
1398 if (dss.video2_pll)
1399 dss_video_pll_uninit(dss.video2_pll);
1400
Archit Taneja2ac6a1a2014-06-01 12:47:44 +05301401 dss_uninit_ports(pdev);
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001402
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001403 pm_runtime_disable(&pdev->dev);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001404
1405 dss_put_clocks();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001406}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001407
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001408static const struct component_master_ops dss_component_ops = {
1409 .bind = dss_bind,
1410 .unbind = dss_unbind,
1411};
1412
1413static int dss_component_compare(struct device *dev, void *data)
1414{
1415 struct device *child = data;
1416 return dev == child;
1417}
1418
1419static int dss_add_child_component(struct device *dev, void *data)
1420{
1421 struct component_match **match = data;
1422
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001423 /*
1424 * HACK
1425 * We don't have a working driver for rfbi, so skip it here always.
1426 * Otherwise dss will never get probed successfully, as it will wait
1427 * for rfbi to get probed.
1428 */
1429 if (strstr(dev_name(dev), "rfbi"))
1430 return 0;
1431
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001432 component_match_add(dev->parent, match, dss_component_compare, dev);
1433
1434 return 0;
1435}
1436
1437static int dss_probe(struct platform_device *pdev)
1438{
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001439 const struct soc_device_attribute *soc;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001440 struct component_match *match = NULL;
1441 int r;
1442
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001443 dss.pdev = pdev;
1444
Laurent Pincharta921c1a2017-10-13 17:59:01 +03001445 r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1446 if (r) {
1447 dev_err(&pdev->dev, "Failed to set the DMA mask\n");
1448 return r;
1449 }
1450
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001451 /*
1452 * The various OMAP3-based SoCs can't be told apart using the compatible
1453 * string, use SoC device matching.
1454 */
1455 soc = soc_device_match(dss_soc_devices);
1456 if (soc)
1457 dss.feat = soc->data;
1458 else
1459 dss.feat = of_match_device(dss_of_match, &pdev->dev)->data;
1460
Laurent Pinchart11765d12017-08-05 01:44:01 +03001461 r = dss_initialize_debugfs();
1462 if (r)
1463 return r;
1464
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001465 /* add all the child devices as components */
1466 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1467
1468 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001469 if (r) {
1470 dss_uninitialize_debugfs();
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001471 return r;
Laurent Pinchart11765d12017-08-05 01:44:01 +03001472 }
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001473
1474 return 0;
1475}
1476
1477static int dss_remove(struct platform_device *pdev)
1478{
1479 component_master_del(&pdev->dev, &dss_component_ops);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001480
1481 dss_uninitialize_debugfs();
1482
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001483 return 0;
1484}
1485
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001486static void dss_shutdown(struct platform_device *pdev)
1487{
1488 struct omap_dss_device *dssdev = NULL;
1489
1490 DSSDBG("shutdown\n");
1491
1492 for_each_dss_dev(dssdev) {
1493 if (!dssdev->driver)
1494 continue;
1495
1496 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
1497 dssdev->driver->disable(dssdev);
1498 }
1499}
1500
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001501static int dss_runtime_suspend(struct device *dev)
1502{
1503 dss_save_context();
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001504 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001505
1506 pinctrl_pm_select_sleep_state(dev);
1507
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001508 return 0;
1509}
1510
1511static int dss_runtime_resume(struct device *dev)
1512{
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001513 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001514
1515 pinctrl_pm_select_default_state(dev);
1516
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001517 /*
1518 * Set an arbitrarily high tput request to ensure OPP100.
1519 * What we should really do is to make a request to stay in OPP100,
1520 * without any tput requirements, but that is not currently possible
1521 * via the PM layer.
1522 */
1523
1524 r = dss_set_min_bus_tput(dev, 1000000000);
1525 if (r)
1526 return r;
1527
Tomi Valkeinen39020712011-05-26 14:54:05 +03001528 dss_restore_context();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001529 return 0;
1530}
1531
1532static const struct dev_pm_ops dss_pm_ops = {
1533 .runtime_suspend = dss_runtime_suspend,
1534 .runtime_resume = dss_runtime_resume,
1535};
1536
Andrew F. Davisd66c36a2017-12-05 14:29:32 -06001537struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001538 .probe = dss_probe,
1539 .remove = dss_remove,
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001540 .shutdown = dss_shutdown,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001541 .driver = {
1542 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001543 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001544 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001545 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001546 },
1547};