blob: 834b1b6a9277b461f0969044b318f2d1046c9291 [file] [log] [blame]
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001/* Intel(R) Gigabit Ethernet Linux driver
2 * Copyright(c) 2007-2014 Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 *
13 * You should have received a copy of the GNU General Public License along with
14 * this program; if not, see <http://www.gnu.org/licenses/>.
15 *
16 * The full GNU General Public License is included in this distribution in
17 * the file called "COPYING".
18 *
19 * Contact Information:
20 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
21 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
22 */
Auke Kok9d5c8242008-01-24 02:22:38 -080023
Jeff Kirsher876d2d62011-10-21 20:01:34 +000024#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
25
Auke Kok9d5c8242008-01-24 02:22:38 -080026#include <linux/module.h>
27#include <linux/types.h>
28#include <linux/init.h>
Jiri Pirkob2cb09b2011-07-21 03:27:27 +000029#include <linux/bitops.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080030#include <linux/vmalloc.h>
31#include <linux/pagemap.h>
32#include <linux/netdevice.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080033#include <linux/ipv6.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090034#include <linux/slab.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080035#include <net/checksum.h>
36#include <net/ip6_checksum.h>
Patrick Ohlyc6cb0902009-02-12 05:03:42 +000037#include <linux/net_tstamp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080038#include <linux/mii.h>
39#include <linux/ethtool.h>
Jiri Pirko01789342011-08-16 06:29:00 +000040#include <linux/if.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080041#include <linux/if_vlan.h>
42#include <linux/pci.h>
Alexander Duyckc54106b2008-10-16 21:26:57 -070043#include <linux/pci-aspm.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080044#include <linux/delay.h>
45#include <linux/interrupt.h>
Alexander Duyck7d13a7d2011-08-26 07:44:32 +000046#include <linux/ip.h>
47#include <linux/tcp.h>
48#include <linux/sctp.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080049#include <linux/if_ether.h>
Alexander Duyck40a914f2008-11-27 00:24:37 -080050#include <linux/aer.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040051#include <linux/prefetch.h>
Yan, Zheng749ab2c2012-01-04 20:23:37 +000052#include <linux/pm_runtime.h>
Jeff Kirsher421e02f2008-10-17 11:08:31 -070053#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -070054#include <linux/dca.h>
55#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +000056#include <linux/i2c.h>
Auke Kok9d5c8242008-01-24 02:22:38 -080057#include "igb.h"
58
Carolyn Wyborny67b1b902013-04-17 16:44:53 +000059#define MAJ 5
Todd Fujinaka6fb46902015-05-20 15:40:20 -070060#define MIN 3
61#define BUILD 0
Carolyn Wyborny0d1fe822011-03-11 20:58:19 -080062#define DRV_VERSION __stringify(MAJ) "." __stringify(MIN) "." \
Carolyn Wyborny929dd042011-05-26 03:02:26 +000063__stringify(BUILD) "-k"
Auke Kok9d5c8242008-01-24 02:22:38 -080064char igb_driver_name[] = "igb";
65char igb_driver_version[] = DRV_VERSION;
66static const char igb_driver_string[] =
67 "Intel(R) Gigabit Ethernet Network Driver";
Akeem G. Abodunrin4b9ea462013-01-08 18:31:12 +000068static const char igb_copyright[] =
Carolyn Wyborny74cfb2e2014-02-25 17:58:57 -080069 "Copyright (c) 2007-2014 Intel Corporation.";
Auke Kok9d5c8242008-01-24 02:22:38 -080070
Auke Kok9d5c8242008-01-24 02:22:38 -080071static const struct e1000_info *igb_info_tbl[] = {
72 [board_82575] = &e1000_82575_info,
73};
74
Carolyn Wybornycd1631c2014-04-11 01:47:08 +000075static const struct pci_device_id igb_pci_tbl[] = {
Carolyn Wybornyceb5f132013-04-18 22:21:30 +000076 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_1GBPS) },
77 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_SGMII) },
78 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I354_BACKPLANE_2_5GBPS) },
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +000079 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I211_COPPER), board_82575 },
80 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER), board_82575 },
81 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_FIBER), board_82575 },
82 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES), board_82575 },
83 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SGMII), board_82575 },
Carolyn Wyborny53b87ce2013-07-16 19:18:36 +000084 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_COPPER_FLASHLESS), board_82575 },
85 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I210_SERDES_FLASHLESS), board_82575 },
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +000086 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_COPPER), board_82575 },
87 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_FIBER), board_82575 },
88 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SERDES), board_82575 },
89 { PCI_VDEVICE(INTEL, E1000_DEV_ID_I350_SGMII), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000090 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER), board_82575 },
91 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_FIBER), board_82575 },
Carolyn Wyborny6493d242011-01-14 05:33:46 +000092 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_QUAD_FIBER), board_82575 },
Alexander Duyck55cac242009-11-19 12:42:21 +000093 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SERDES), board_82575 },
94 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_SGMII), board_82575 },
95 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82580_COPPER_DUAL), board_82575 },
Joseph Gasparakis308fb392010-09-22 17:56:44 +000096 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SGMII), board_82575 },
97 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SERDES), board_82575 },
Gasparakis, Joseph1b5dda32010-12-09 01:41:01 +000098 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_BACKPLANE), board_82575 },
99 { PCI_VDEVICE(INTEL, E1000_DEV_ID_DH89XXCC_SFP), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700100 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576), board_82575 },
Alexander Duyck9eb23412009-03-13 20:42:15 +0000101 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS), board_82575 },
Alexander Duyck747d49b2009-10-05 06:33:27 +0000102 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_NS_SERDES), board_82575 },
Alexander Duyck2d064c02008-07-08 15:10:12 -0700103 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_FIBER), board_82575 },
104 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES), board_82575 },
Alexander Duyck4703bf72009-07-23 18:09:48 +0000105 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_SERDES_QUAD), board_82575 },
Carolyn Wybornyb894fa22010-03-19 06:07:48 +0000106 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER_ET2), board_82575 },
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +0000107 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82576_QUAD_COPPER), board_82575 },
Auke Kok9d5c8242008-01-24 02:22:38 -0800108 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_COPPER), board_82575 },
109 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575EB_FIBER_SERDES), board_82575 },
110 { PCI_VDEVICE(INTEL, E1000_DEV_ID_82575GB_QUAD_COPPER), board_82575 },
111 /* required last entry */
112 {0, }
113};
114
115MODULE_DEVICE_TABLE(pci, igb_pci_tbl);
116
Auke Kok9d5c8242008-01-24 02:22:38 -0800117static int igb_setup_all_tx_resources(struct igb_adapter *);
118static int igb_setup_all_rx_resources(struct igb_adapter *);
119static void igb_free_all_tx_resources(struct igb_adapter *);
120static void igb_free_all_rx_resources(struct igb_adapter *);
Alexander Duyck06cf2662009-10-27 15:53:25 +0000121static void igb_setup_mrqc(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800122static int igb_probe(struct pci_dev *, const struct pci_device_id *);
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500123static void igb_remove(struct pci_dev *pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -0800124static int igb_sw_init(struct igb_adapter *);
Stefan Assmann46eafa52016-02-03 09:20:50 +0100125int igb_open(struct net_device *);
126int igb_close(struct net_device *);
Stefan Assmann53c7d062012-12-04 06:00:12 +0000127static void igb_configure(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800128static void igb_configure_tx(struct igb_adapter *);
129static void igb_configure_rx(struct igb_adapter *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800130static void igb_clean_all_tx_rings(struct igb_adapter *);
131static void igb_clean_all_rx_rings(struct igb_adapter *);
Mitch Williams3b644cf2008-06-27 10:59:48 -0700132static void igb_clean_tx_ring(struct igb_ring *);
133static void igb_clean_rx_ring(struct igb_ring *);
Alexander Duyckff41f8d2009-09-03 14:48:56 +0000134static void igb_set_rx_mode(struct net_device *);
Auke Kok9d5c8242008-01-24 02:22:38 -0800135static void igb_update_phy_info(unsigned long);
136static void igb_watchdog(unsigned long);
137static void igb_watchdog_task(struct work_struct *);
Alexander Duyckcd392f52011-08-26 07:43:59 +0000138static netdev_tx_t igb_xmit_frame(struct sk_buff *skb, struct net_device *);
Eric Dumazet12dcd862010-10-15 17:27:10 +0000139static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *dev,
Carolyn Wybornyc502ea22014-04-11 01:46:33 +0000140 struct rtnl_link_stats64 *stats);
Auke Kok9d5c8242008-01-24 02:22:38 -0800141static int igb_change_mtu(struct net_device *, int);
142static int igb_set_mac(struct net_device *, void *);
Alexander Duyckbf456ab2016-01-06 23:11:43 -0800143static void igb_set_uta(struct igb_adapter *adapter, bool set);
Auke Kok9d5c8242008-01-24 02:22:38 -0800144static irqreturn_t igb_intr(int irq, void *);
145static irqreturn_t igb_intr_msi(int irq, void *);
146static irqreturn_t igb_msix_other(int irq, void *);
Alexander Duyck047e0032009-10-27 15:49:27 +0000147static irqreturn_t igb_msix_ring(int irq, void *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700148#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +0000149static void igb_update_dca(struct igb_q_vector *);
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700150static void igb_setup_dca(struct igb_adapter *);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700151#endif /* CONFIG_IGB_DCA */
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -0700152static int igb_poll(struct napi_struct *, int);
Alexander Duyck13fde972011-10-05 13:35:24 +0000153static bool igb_clean_tx_irq(struct igb_q_vector *);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -0700154static int igb_clean_rx_irq(struct igb_q_vector *, int);
Auke Kok9d5c8242008-01-24 02:22:38 -0800155static int igb_ioctl(struct net_device *, struct ifreq *, int cmd);
156static void igb_tx_timeout(struct net_device *);
157static void igb_reset_task(struct work_struct *);
Carolyn Wybornyc502ea22014-04-11 01:46:33 +0000158static void igb_vlan_mode(struct net_device *netdev,
159 netdev_features_t features);
Patrick McHardy80d5c362013-04-19 02:04:28 +0000160static int igb_vlan_rx_add_vid(struct net_device *, __be16, u16);
161static int igb_vlan_rx_kill_vid(struct net_device *, __be16, u16);
Auke Kok9d5c8242008-01-24 02:22:38 -0800162static void igb_restore_vlan(struct igb_adapter *);
Alexander Duyck26ad9172009-10-05 06:32:49 +0000163static void igb_rar_set_qsel(struct igb_adapter *, u8 *, u32 , u8);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800164static void igb_ping_all_vfs(struct igb_adapter *);
165static void igb_msg_task(struct igb_adapter *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800166static void igb_vmm_control(struct igb_adapter *);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +0000167static int igb_set_vf_mac(struct igb_adapter *, int, unsigned char *);
Alexander Duyck4ae196d2009-02-19 20:40:07 -0800168static void igb_restore_vf_multicasts(struct igb_adapter *adapter);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000169static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac);
170static int igb_ndo_set_vf_vlan(struct net_device *netdev,
171 int vf, u16 vlan, u8 qos);
Sucheta Chakrabortyed616682014-05-22 09:59:05 -0400172static int igb_ndo_set_vf_bw(struct net_device *, int, int, int);
Lior Levy70ea4782013-03-03 20:27:48 +0000173static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
174 bool setting);
Williams, Mitch A8151d292010-02-10 01:44:24 +0000175static int igb_ndo_get_vf_config(struct net_device *netdev, int vf,
176 struct ifla_vf_info *ivi);
Lior Levy17dc5662011-02-08 02:28:46 +0000177static void igb_check_vf_rate_limit(struct igb_adapter *);
RongQing Li46a01692011-10-18 22:52:35 +0000178
179#ifdef CONFIG_PCI_IOV
Greg Rose0224d662011-10-14 02:57:14 +0000180static int igb_vf_configure(struct igb_adapter *adapter, int vf);
Stefan Assmann781798a2013-09-24 05:18:39 +0000181static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs);
Todd Fujinakaceee3452015-08-07 17:27:39 -0700182static int igb_disable_sriov(struct pci_dev *dev);
183static int igb_pci_disable_sriov(struct pci_dev *dev);
RongQing Li46a01692011-10-18 22:52:35 +0000184#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800185
Auke Kok9d5c8242008-01-24 02:22:38 -0800186#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000187#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000188static int igb_suspend(struct device *);
Emil Tantilovd9dd9662012-01-28 08:10:35 +0000189#endif
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000190static int igb_resume(struct device *);
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000191static int igb_runtime_suspend(struct device *dev);
192static int igb_runtime_resume(struct device *dev);
193static int igb_runtime_idle(struct device *dev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000194static const struct dev_pm_ops igb_pm_ops = {
195 SET_SYSTEM_SLEEP_PM_OPS(igb_suspend, igb_resume)
196 SET_RUNTIME_PM_OPS(igb_runtime_suspend, igb_runtime_resume,
197 igb_runtime_idle)
198};
Auke Kok9d5c8242008-01-24 02:22:38 -0800199#endif
200static void igb_shutdown(struct pci_dev *);
Greg Rosefa44f2f2013-01-17 01:03:06 -0800201static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs);
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700202#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700203static int igb_notify_dca(struct notifier_block *, unsigned long, void *);
204static struct notifier_block dca_notifier = {
205 .notifier_call = igb_notify_dca,
206 .next = NULL,
207 .priority = 0
208};
209#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800210#ifdef CONFIG_NET_POLL_CONTROLLER
211/* for netdump / net console */
212static void igb_netpoll(struct net_device *);
213#endif
Alexander Duyck37680112009-02-19 20:40:30 -0800214#ifdef CONFIG_PCI_IOV
Carolyn Wyborny6dd6d2b2014-04-11 01:46:48 +0000215static unsigned int max_vfs;
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000216module_param(max_vfs, uint, 0);
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000217MODULE_PARM_DESC(max_vfs, "Maximum number of virtual functions to allocate per physical function");
Alexander Duyck2a3abf62009-04-07 14:37:52 +0000218#endif /* CONFIG_PCI_IOV */
219
Auke Kok9d5c8242008-01-24 02:22:38 -0800220static pci_ers_result_t igb_io_error_detected(struct pci_dev *,
221 pci_channel_state_t);
222static pci_ers_result_t igb_io_slot_reset(struct pci_dev *);
223static void igb_io_resume(struct pci_dev *);
224
Stephen Hemminger3646f0e2012-09-07 09:33:15 -0700225static const struct pci_error_handlers igb_err_handler = {
Auke Kok9d5c8242008-01-24 02:22:38 -0800226 .error_detected = igb_io_error_detected,
227 .slot_reset = igb_io_slot_reset,
228 .resume = igb_io_resume,
229};
230
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +0000231static void igb_init_dmac(struct igb_adapter *adapter, u32 pba);
Auke Kok9d5c8242008-01-24 02:22:38 -0800232
233static struct pci_driver igb_driver = {
234 .name = igb_driver_name,
235 .id_table = igb_pci_tbl,
236 .probe = igb_probe,
Bill Pemberton9f9a12f2012-12-03 09:24:25 -0500237 .remove = igb_remove,
Auke Kok9d5c8242008-01-24 02:22:38 -0800238#ifdef CONFIG_PM
Yan, Zheng749ab2c2012-01-04 20:23:37 +0000239 .driver.pm = &igb_pm_ops,
Auke Kok9d5c8242008-01-24 02:22:38 -0800240#endif
241 .shutdown = igb_shutdown,
Greg Rosefa44f2f2013-01-17 01:03:06 -0800242 .sriov_configure = igb_pci_sriov_configure,
Auke Kok9d5c8242008-01-24 02:22:38 -0800243 .err_handler = &igb_err_handler
244};
245
246MODULE_AUTHOR("Intel Corporation, <e1000-devel@lists.sourceforge.net>");
247MODULE_DESCRIPTION("Intel(R) Gigabit Ethernet Network Driver");
248MODULE_LICENSE("GPL");
249MODULE_VERSION(DRV_VERSION);
250
stephen hemmingerb3f4d592012-03-13 06:04:20 +0000251#define DEFAULT_MSG_ENABLE (NETIF_MSG_DRV|NETIF_MSG_PROBE|NETIF_MSG_LINK)
252static int debug = -1;
253module_param(debug, int, 0);
254MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
255
Taku Izumic97ec422010-04-27 14:39:30 +0000256struct igb_reg_info {
257 u32 ofs;
258 char *name;
259};
260
261static const struct igb_reg_info igb_reg_info_tbl[] = {
262
263 /* General Registers */
264 {E1000_CTRL, "CTRL"},
265 {E1000_STATUS, "STATUS"},
266 {E1000_CTRL_EXT, "CTRL_EXT"},
267
268 /* Interrupt Registers */
269 {E1000_ICR, "ICR"},
270
271 /* RX Registers */
272 {E1000_RCTL, "RCTL"},
273 {E1000_RDLEN(0), "RDLEN"},
274 {E1000_RDH(0), "RDH"},
275 {E1000_RDT(0), "RDT"},
276 {E1000_RXDCTL(0), "RXDCTL"},
277 {E1000_RDBAL(0), "RDBAL"},
278 {E1000_RDBAH(0), "RDBAH"},
279
280 /* TX Registers */
281 {E1000_TCTL, "TCTL"},
282 {E1000_TDBAL(0), "TDBAL"},
283 {E1000_TDBAH(0), "TDBAH"},
284 {E1000_TDLEN(0), "TDLEN"},
285 {E1000_TDH(0), "TDH"},
286 {E1000_TDT(0), "TDT"},
287 {E1000_TXDCTL(0), "TXDCTL"},
288 {E1000_TDFH, "TDFH"},
289 {E1000_TDFT, "TDFT"},
290 {E1000_TDFHS, "TDFHS"},
291 {E1000_TDFPC, "TDFPC"},
292
293 /* List Terminator */
294 {}
295};
296
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000297/* igb_regdump - register printout routine */
Taku Izumic97ec422010-04-27 14:39:30 +0000298static void igb_regdump(struct e1000_hw *hw, struct igb_reg_info *reginfo)
299{
300 int n = 0;
301 char rname[16];
302 u32 regs[8];
303
304 switch (reginfo->ofs) {
305 case E1000_RDLEN(0):
306 for (n = 0; n < 4; n++)
307 regs[n] = rd32(E1000_RDLEN(n));
308 break;
309 case E1000_RDH(0):
310 for (n = 0; n < 4; n++)
311 regs[n] = rd32(E1000_RDH(n));
312 break;
313 case E1000_RDT(0):
314 for (n = 0; n < 4; n++)
315 regs[n] = rd32(E1000_RDT(n));
316 break;
317 case E1000_RXDCTL(0):
318 for (n = 0; n < 4; n++)
319 regs[n] = rd32(E1000_RXDCTL(n));
320 break;
321 case E1000_RDBAL(0):
322 for (n = 0; n < 4; n++)
323 regs[n] = rd32(E1000_RDBAL(n));
324 break;
325 case E1000_RDBAH(0):
326 for (n = 0; n < 4; n++)
327 regs[n] = rd32(E1000_RDBAH(n));
328 break;
329 case E1000_TDBAL(0):
330 for (n = 0; n < 4; n++)
331 regs[n] = rd32(E1000_RDBAL(n));
332 break;
333 case E1000_TDBAH(0):
334 for (n = 0; n < 4; n++)
335 regs[n] = rd32(E1000_TDBAH(n));
336 break;
337 case E1000_TDLEN(0):
338 for (n = 0; n < 4; n++)
339 regs[n] = rd32(E1000_TDLEN(n));
340 break;
341 case E1000_TDH(0):
342 for (n = 0; n < 4; n++)
343 regs[n] = rd32(E1000_TDH(n));
344 break;
345 case E1000_TDT(0):
346 for (n = 0; n < 4; n++)
347 regs[n] = rd32(E1000_TDT(n));
348 break;
349 case E1000_TXDCTL(0):
350 for (n = 0; n < 4; n++)
351 regs[n] = rd32(E1000_TXDCTL(n));
352 break;
353 default:
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000354 pr_info("%-15s %08x\n", reginfo->name, rd32(reginfo->ofs));
Taku Izumic97ec422010-04-27 14:39:30 +0000355 return;
356 }
357
358 snprintf(rname, 16, "%s%s", reginfo->name, "[0-3]");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000359 pr_info("%-15s %08x %08x %08x %08x\n", rname, regs[0], regs[1],
360 regs[2], regs[3]);
Taku Izumic97ec422010-04-27 14:39:30 +0000361}
362
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000363/* igb_dump - Print registers, Tx-rings and Rx-rings */
Taku Izumic97ec422010-04-27 14:39:30 +0000364static void igb_dump(struct igb_adapter *adapter)
365{
366 struct net_device *netdev = adapter->netdev;
367 struct e1000_hw *hw = &adapter->hw;
368 struct igb_reg_info *reginfo;
Taku Izumic97ec422010-04-27 14:39:30 +0000369 struct igb_ring *tx_ring;
370 union e1000_adv_tx_desc *tx_desc;
371 struct my_u0 { u64 a; u64 b; } *u0;
Taku Izumic97ec422010-04-27 14:39:30 +0000372 struct igb_ring *rx_ring;
373 union e1000_adv_rx_desc *rx_desc;
374 u32 staterr;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +0000375 u16 i, n;
Taku Izumic97ec422010-04-27 14:39:30 +0000376
377 if (!netif_msg_hw(adapter))
378 return;
379
380 /* Print netdevice Info */
381 if (netdev) {
382 dev_info(&adapter->pdev->dev, "Net device Info\n");
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000383 pr_info("Device Name state trans_start last_rx\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000384 pr_info("%-15s %016lX %016lX %016lX\n", netdev->name,
385 netdev->state, netdev->trans_start, netdev->last_rx);
Taku Izumic97ec422010-04-27 14:39:30 +0000386 }
387
388 /* Print Registers */
389 dev_info(&adapter->pdev->dev, "Register Dump\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000390 pr_info(" Register Name Value\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000391 for (reginfo = (struct igb_reg_info *)igb_reg_info_tbl;
392 reginfo->name; reginfo++) {
393 igb_regdump(hw, reginfo);
394 }
395
396 /* Print TX Ring Summary */
397 if (!netdev || !netif_running(netdev))
398 goto exit;
399
400 dev_info(&adapter->pdev->dev, "TX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000401 pr_info("Queue [NTU] [NTC] [bi(ntc)->dma ] leng ntw timestamp\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000402 for (n = 0; n < adapter->num_tx_queues; n++) {
Alexander Duyck06034642011-08-26 07:44:22 +0000403 struct igb_tx_buffer *buffer_info;
Taku Izumic97ec422010-04-27 14:39:30 +0000404 tx_ring = adapter->tx_ring[n];
Alexander Duyck06034642011-08-26 07:44:22 +0000405 buffer_info = &tx_ring->tx_buffer_info[tx_ring->next_to_clean];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000406 pr_info(" %5d %5X %5X %016llX %04X %p %016llX\n",
407 n, tx_ring->next_to_use, tx_ring->next_to_clean,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000408 (u64)dma_unmap_addr(buffer_info, dma),
409 dma_unmap_len(buffer_info, len),
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000410 buffer_info->next_to_watch,
411 (u64)buffer_info->time_stamp);
Taku Izumic97ec422010-04-27 14:39:30 +0000412 }
413
414 /* Print TX Rings */
415 if (!netif_msg_tx_done(adapter))
416 goto rx_ring_summary;
417
418 dev_info(&adapter->pdev->dev, "TX Rings Dump\n");
419
420 /* Transmit Descriptor Formats
421 *
422 * Advanced Transmit Descriptor
423 * +--------------------------------------------------------------+
424 * 0 | Buffer Address [63:0] |
425 * +--------------------------------------------------------------+
426 * 8 | PAYLEN | PORTS |CC|IDX | STA | DCMD |DTYP|MAC|RSV| DTALEN |
427 * +--------------------------------------------------------------+
428 * 63 46 45 40 39 38 36 35 32 31 24 15 0
429 */
430
431 for (n = 0; n < adapter->num_tx_queues; n++) {
432 tx_ring = adapter->tx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000433 pr_info("------------------------------------\n");
434 pr_info("TX QUEUE INDEX = %d\n", tx_ring->queue_index);
435 pr_info("------------------------------------\n");
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000436 pr_info("T [desc] [address 63:0 ] [PlPOCIStDDM Ln] [bi->dma ] leng ntw timestamp bi->skb\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000437
438 for (i = 0; tx_ring->desc && (i < tx_ring->count); i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000439 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000440 struct igb_tx_buffer *buffer_info;
Alexander Duyck601369062011-08-26 07:44:05 +0000441 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +0000442 buffer_info = &tx_ring->tx_buffer_info[i];
Taku Izumic97ec422010-04-27 14:39:30 +0000443 u0 = (struct my_u0 *)tx_desc;
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000444 if (i == tx_ring->next_to_use &&
445 i == tx_ring->next_to_clean)
446 next_desc = " NTC/U";
447 else if (i == tx_ring->next_to_use)
448 next_desc = " NTU";
449 else if (i == tx_ring->next_to_clean)
450 next_desc = " NTC";
451 else
452 next_desc = "";
453
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000454 pr_info("T [0x%03X] %016llX %016llX %016llX %04X %p %016llX %p%s\n",
455 i, le64_to_cpu(u0->a),
Taku Izumic97ec422010-04-27 14:39:30 +0000456 le64_to_cpu(u0->b),
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000457 (u64)dma_unmap_addr(buffer_info, dma),
458 dma_unmap_len(buffer_info, len),
Taku Izumic97ec422010-04-27 14:39:30 +0000459 buffer_info->next_to_watch,
460 (u64)buffer_info->time_stamp,
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000461 buffer_info->skb, next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000462
Emil Tantilovb6695882012-07-28 05:07:48 +0000463 if (netif_msg_pktdata(adapter) && buffer_info->skb)
Taku Izumic97ec422010-04-27 14:39:30 +0000464 print_hex_dump(KERN_INFO, "",
465 DUMP_PREFIX_ADDRESS,
Emil Tantilovb6695882012-07-28 05:07:48 +0000466 16, 1, buffer_info->skb->data,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +0000467 dma_unmap_len(buffer_info, len),
468 true);
Taku Izumic97ec422010-04-27 14:39:30 +0000469 }
470 }
471
472 /* Print RX Rings Summary */
473rx_ring_summary:
474 dev_info(&adapter->pdev->dev, "RX Rings Summary\n");
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000475 pr_info("Queue [NTU] [NTC]\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000476 for (n = 0; n < adapter->num_rx_queues; n++) {
477 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000478 pr_info(" %5d %5X %5X\n",
479 n, rx_ring->next_to_use, rx_ring->next_to_clean);
Taku Izumic97ec422010-04-27 14:39:30 +0000480 }
481
482 /* Print RX Rings */
483 if (!netif_msg_rx_status(adapter))
484 goto exit;
485
486 dev_info(&adapter->pdev->dev, "RX Rings Dump\n");
487
488 /* Advanced Receive Descriptor (Read) Format
489 * 63 1 0
490 * +-----------------------------------------------------+
491 * 0 | Packet Buffer Address [63:1] |A0/NSE|
492 * +----------------------------------------------+------+
493 * 8 | Header Buffer Address [63:1] | DD |
494 * +-----------------------------------------------------+
495 *
496 *
497 * Advanced Receive Descriptor (Write-Back) Format
498 *
499 * 63 48 47 32 31 30 21 20 17 16 4 3 0
500 * +------------------------------------------------------+
501 * 0 | Packet IP |SPH| HDR_LEN | RSV|Packet| RSS |
502 * | Checksum Ident | | | | Type | Type |
503 * +------------------------------------------------------+
504 * 8 | VLAN Tag | Length | Extended Error | Extended Status |
505 * +------------------------------------------------------+
506 * 63 48 47 32 31 20 19 0
507 */
508
509 for (n = 0; n < adapter->num_rx_queues; n++) {
510 rx_ring = adapter->rx_ring[n];
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000511 pr_info("------------------------------------\n");
512 pr_info("RX QUEUE INDEX = %d\n", rx_ring->queue_index);
513 pr_info("------------------------------------\n");
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +0000514 pr_info("R [desc] [ PktBuf A0] [ HeadBuf DD] [bi->dma ] [bi->skb] <-- Adv Rx Read format\n");
515 pr_info("RWB[desc] [PcsmIpSHl PtRs] [vl er S cks ln] ---------------- [bi->skb] <-- Adv Rx Write-Back format\n");
Taku Izumic97ec422010-04-27 14:39:30 +0000516
517 for (i = 0; i < rx_ring->count; i++) {
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000518 const char *next_desc;
Alexander Duyck06034642011-08-26 07:44:22 +0000519 struct igb_rx_buffer *buffer_info;
520 buffer_info = &rx_ring->rx_buffer_info[i];
Alexander Duyck601369062011-08-26 07:44:05 +0000521 rx_desc = IGB_RX_DESC(rx_ring, i);
Taku Izumic97ec422010-04-27 14:39:30 +0000522 u0 = (struct my_u0 *)rx_desc;
523 staterr = le32_to_cpu(rx_desc->wb.upper.status_error);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000524
525 if (i == rx_ring->next_to_use)
526 next_desc = " NTU";
527 else if (i == rx_ring->next_to_clean)
528 next_desc = " NTC";
529 else
530 next_desc = "";
531
Taku Izumic97ec422010-04-27 14:39:30 +0000532 if (staterr & E1000_RXD_STAT_DD) {
533 /* Descriptor Done */
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000534 pr_info("%s[0x%03X] %016llX %016llX ---------------- %s\n",
535 "RWB", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000536 le64_to_cpu(u0->a),
537 le64_to_cpu(u0->b),
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000538 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000539 } else {
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000540 pr_info("%s[0x%03X] %016llX %016llX %016llX %s\n",
541 "R ", i,
Taku Izumic97ec422010-04-27 14:39:30 +0000542 le64_to_cpu(u0->a),
543 le64_to_cpu(u0->b),
544 (u64)buffer_info->dma,
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000545 next_desc);
Taku Izumic97ec422010-04-27 14:39:30 +0000546
Emil Tantilovb6695882012-07-28 05:07:48 +0000547 if (netif_msg_pktdata(adapter) &&
Alexander Duyck1a1c2252012-09-25 00:30:52 +0000548 buffer_info->dma && buffer_info->page) {
Alexander Duyck44390ca2011-08-26 07:43:38 +0000549 print_hex_dump(KERN_INFO, "",
550 DUMP_PREFIX_ADDRESS,
551 16, 1,
Emil Tantilovb6695882012-07-28 05:07:48 +0000552 page_address(buffer_info->page) +
553 buffer_info->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +0000554 IGB_RX_BUFSZ, true);
Taku Izumic97ec422010-04-27 14:39:30 +0000555 }
556 }
Taku Izumic97ec422010-04-27 14:39:30 +0000557 }
558 }
559
560exit:
561 return;
562}
563
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000564/**
565 * igb_get_i2c_data - Reads the I2C SDA data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000566 * @hw: pointer to hardware structure
567 * @i2cctl: Current value of I2CCTL register
568 *
569 * Returns the I2C data bit value
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000570 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000571static int igb_get_i2c_data(void *data)
572{
573 struct igb_adapter *adapter = (struct igb_adapter *)data;
574 struct e1000_hw *hw = &adapter->hw;
575 s32 i2cctl = rd32(E1000_I2CPARAMS);
576
Carolyn Wybornyda1f1df2014-04-11 02:11:17 +0000577 return !!(i2cctl & E1000_I2C_DATA_IN);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000578}
579
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000580/**
581 * igb_set_i2c_data - Sets the I2C data bit
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000582 * @data: pointer to hardware structure
583 * @state: I2C data value (0 or 1) to set
584 *
585 * Sets the I2C data bit
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000586 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000587static void igb_set_i2c_data(void *data, int state)
588{
589 struct igb_adapter *adapter = (struct igb_adapter *)data;
590 struct e1000_hw *hw = &adapter->hw;
591 s32 i2cctl = rd32(E1000_I2CPARAMS);
592
593 if (state)
594 i2cctl |= E1000_I2C_DATA_OUT;
595 else
596 i2cctl &= ~E1000_I2C_DATA_OUT;
597
598 i2cctl &= ~E1000_I2C_DATA_OE_N;
599 i2cctl |= E1000_I2C_CLK_OE_N;
600 wr32(E1000_I2CPARAMS, i2cctl);
601 wrfl();
602
603}
604
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000605/**
606 * igb_set_i2c_clk - Sets the I2C SCL clock
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000607 * @data: pointer to hardware structure
608 * @state: state to set clock
609 *
610 * Sets the I2C clock line to state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000611 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000612static void igb_set_i2c_clk(void *data, int state)
613{
614 struct igb_adapter *adapter = (struct igb_adapter *)data;
615 struct e1000_hw *hw = &adapter->hw;
616 s32 i2cctl = rd32(E1000_I2CPARAMS);
617
618 if (state) {
619 i2cctl |= E1000_I2C_CLK_OUT;
620 i2cctl &= ~E1000_I2C_CLK_OE_N;
621 } else {
622 i2cctl &= ~E1000_I2C_CLK_OUT;
623 i2cctl &= ~E1000_I2C_CLK_OE_N;
624 }
625 wr32(E1000_I2CPARAMS, i2cctl);
626 wrfl();
627}
628
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000629/**
630 * igb_get_i2c_clk - Gets the I2C SCL clock state
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000631 * @data: pointer to hardware structure
632 *
633 * Gets the I2C clock state
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000634 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000635static int igb_get_i2c_clk(void *data)
636{
637 struct igb_adapter *adapter = (struct igb_adapter *)data;
638 struct e1000_hw *hw = &adapter->hw;
639 s32 i2cctl = rd32(E1000_I2CPARAMS);
640
Carolyn Wybornyda1f1df2014-04-11 02:11:17 +0000641 return !!(i2cctl & E1000_I2C_CLK_IN);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +0000642}
643
644static const struct i2c_algo_bit_data igb_i2c_algo = {
645 .setsda = igb_set_i2c_data,
646 .setscl = igb_set_i2c_clk,
647 .getsda = igb_get_i2c_data,
648 .getscl = igb_get_i2c_clk,
649 .udelay = 5,
650 .timeout = 20,
651};
652
Auke Kok9d5c8242008-01-24 02:22:38 -0800653/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000654 * igb_get_hw_dev - return device
655 * @hw: pointer to hardware structure
656 *
657 * used by hardware layer to print debugging information
Auke Kok9d5c8242008-01-24 02:22:38 -0800658 **/
Alexander Duyckc0410762010-03-25 13:10:08 +0000659struct net_device *igb_get_hw_dev(struct e1000_hw *hw)
Auke Kok9d5c8242008-01-24 02:22:38 -0800660{
661 struct igb_adapter *adapter = hw->back;
Alexander Duyckc0410762010-03-25 13:10:08 +0000662 return adapter->netdev;
Auke Kok9d5c8242008-01-24 02:22:38 -0800663}
Patrick Ohly38c845c2009-02-12 05:03:41 +0000664
665/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000666 * igb_init_module - Driver Registration Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800667 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000668 * igb_init_module is the first routine called when the driver is
669 * loaded. All it does is register with the PCI subsystem.
Auke Kok9d5c8242008-01-24 02:22:38 -0800670 **/
671static int __init igb_init_module(void)
672{
673 int ret;
Carolyn Wyborny9005df32014-04-11 01:45:34 +0000674
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000675 pr_info("%s - version %s\n",
Auke Kok9d5c8242008-01-24 02:22:38 -0800676 igb_driver_string, igb_driver_version);
Jeff Kirsher876d2d62011-10-21 20:01:34 +0000677 pr_info("%s\n", igb_copyright);
Auke Kok9d5c8242008-01-24 02:22:38 -0800678
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700679#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700680 dca_register_notify(&dca_notifier);
681#endif
Alexander Duyckbbd98fe2009-01-31 00:52:30 -0800682 ret = pci_register_driver(&igb_driver);
Auke Kok9d5c8242008-01-24 02:22:38 -0800683 return ret;
684}
685
686module_init(igb_init_module);
687
688/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000689 * igb_exit_module - Driver Exit Cleanup Routine
Auke Kok9d5c8242008-01-24 02:22:38 -0800690 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000691 * igb_exit_module is called just before the driver is removed
692 * from memory.
Auke Kok9d5c8242008-01-24 02:22:38 -0800693 **/
694static void __exit igb_exit_module(void)
695{
Jeff Kirsher421e02f2008-10-17 11:08:31 -0700696#ifdef CONFIG_IGB_DCA
Jeb Cramerfe4506b2008-07-08 15:07:55 -0700697 dca_unregister_notify(&dca_notifier);
698#endif
Auke Kok9d5c8242008-01-24 02:22:38 -0800699 pci_unregister_driver(&igb_driver);
700}
701
702module_exit(igb_exit_module);
703
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800704#define Q_IDX_82576(i) (((i & 0x1) << 3) + (i >> 1))
705/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000706 * igb_cache_ring_register - Descriptor ring to register mapping
707 * @adapter: board private structure to initialize
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800708 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000709 * Once we know the feature-set enabled for the device, we'll cache
710 * the register offset the descriptor ring is assigned to.
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800711 **/
712static void igb_cache_ring_register(struct igb_adapter *adapter)
713{
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000714 int i = 0, j = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000715 u32 rbase_offset = adapter->vfs_allocated_count;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800716
717 switch (adapter->hw.mac.type) {
718 case e1000_82576:
719 /* The queues are allocated for virtualization such that VF 0
720 * is allocated queues 0 and 8, VF 1 queues 1 and 9, etc.
721 * In order to avoid collision we start at the first free queue
722 * and continue consuming queues in the same sequence
723 */
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000724 if (adapter->vfs_allocated_count) {
Alexander Duycka99955f2009-11-12 18:37:19 +0000725 for (; i < adapter->rss_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000726 adapter->rx_ring[i]->reg_idx = rbase_offset +
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000727 Q_IDX_82576(i);
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000728 }
Carolyn Wybornyb26141d2014-04-17 04:10:13 +0000729 /* Fall through */
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800730 case e1000_82575:
Alexander Duyck55cac242009-11-19 12:42:21 +0000731 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000732 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000733 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000734 case e1000_i210:
735 case e1000_i211:
Carolyn Wybornyb26141d2014-04-17 04:10:13 +0000736 /* Fall through */
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800737 default:
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000738 for (; i < adapter->num_rx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000739 adapter->rx_ring[i]->reg_idx = rbase_offset + i;
Alexander Duyckee1b9f02009-10-27 23:49:40 +0000740 for (; j < adapter->num_tx_queues; j++)
Alexander Duyck3025a442010-02-17 01:02:39 +0000741 adapter->tx_ring[j]->reg_idx = rbase_offset + j;
Alexander Duyck26bc19e2008-12-26 01:34:11 -0800742 break;
743 }
744}
745
Fujinaka, Todd22a8b292014-03-13 04:29:01 +0000746u32 igb_rd32(struct e1000_hw *hw, u32 reg)
747{
748 struct igb_adapter *igb = container_of(hw, struct igb_adapter, hw);
749 u8 __iomem *hw_addr = ACCESS_ONCE(hw->hw_addr);
750 u32 value = 0;
751
752 if (E1000_REMOVED(hw_addr))
753 return ~value;
754
755 value = readl(&hw_addr[reg]);
756
757 /* reads should not return all F's */
758 if (!(~value) && (!reg || !(~readl(hw_addr)))) {
759 struct net_device *netdev = igb->netdev;
760 hw->hw_addr = NULL;
761 netif_device_detach(netdev);
762 netdev_err(netdev, "PCIe link lost, device now detached\n");
763 }
764
765 return value;
766}
767
Alexander Duyck4be000c2011-08-26 07:45:52 +0000768/**
769 * igb_write_ivar - configure ivar for given MSI-X vector
770 * @hw: pointer to the HW structure
771 * @msix_vector: vector number we are allocating to a given ring
772 * @index: row index of IVAR register to write within IVAR table
773 * @offset: column offset of in IVAR, should be multiple of 8
774 *
775 * This function is intended to handle the writing of the IVAR register
776 * for adapters 82576 and newer. The IVAR table consists of 2 columns,
777 * each containing an cause allocation for an Rx and Tx ring, and a
778 * variable number of rows depending on the number of queues supported.
779 **/
780static void igb_write_ivar(struct e1000_hw *hw, int msix_vector,
781 int index, int offset)
782{
783 u32 ivar = array_rd32(E1000_IVAR0, index);
784
785 /* clear any bits that are currently set */
786 ivar &= ~((u32)0xFF << offset);
787
788 /* write vector and valid bit */
789 ivar |= (msix_vector | E1000_IVAR_VALID) << offset;
790
791 array_wr32(E1000_IVAR0, index, ivar);
792}
793
Auke Kok9d5c8242008-01-24 02:22:38 -0800794#define IGB_N0_QUEUE -1
Alexander Duyck047e0032009-10-27 15:49:27 +0000795static void igb_assign_vector(struct igb_q_vector *q_vector, int msix_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -0800796{
Alexander Duyck047e0032009-10-27 15:49:27 +0000797 struct igb_adapter *adapter = q_vector->adapter;
Auke Kok9d5c8242008-01-24 02:22:38 -0800798 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck047e0032009-10-27 15:49:27 +0000799 int rx_queue = IGB_N0_QUEUE;
800 int tx_queue = IGB_N0_QUEUE;
Alexander Duyck4be000c2011-08-26 07:45:52 +0000801 u32 msixbm = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +0000802
Alexander Duyck0ba82992011-08-26 07:45:47 +0000803 if (q_vector->rx.ring)
804 rx_queue = q_vector->rx.ring->reg_idx;
805 if (q_vector->tx.ring)
806 tx_queue = q_vector->tx.ring->reg_idx;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700807
808 switch (hw->mac.type) {
809 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800810 /* The 82575 assigns vectors using a bitmask, which matches the
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000811 * bitmask for the EICR/EIMS/EIMC registers. To assign one
812 * or more queues to a vector, we write the appropriate bits
813 * into the MSIXBM register for that vector.
814 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000815 if (rx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800816 msixbm = E1000_EICR_RX_QUEUE0 << rx_queue;
Alexander Duyck047e0032009-10-27 15:49:27 +0000817 if (tx_queue > IGB_N0_QUEUE)
Auke Kok9d5c8242008-01-24 02:22:38 -0800818 msixbm |= E1000_EICR_TX_QUEUE0 << tx_queue;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +0000819 if (!(adapter->flags & IGB_FLAG_HAS_MSIX) && msix_vector == 0)
Alexander Duyckfeeb2722010-02-03 21:59:51 +0000820 msixbm |= E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800821 array_wr32(E1000_MSIXBM(0), msix_vector, msixbm);
Alexander Duyck047e0032009-10-27 15:49:27 +0000822 q_vector->eims_value = msixbm;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700823 break;
824 case e1000_82576:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000825 /* 82576 uses a table that essentially consists of 2 columns
Alexander Duyck4be000c2011-08-26 07:45:52 +0000826 * with 8 rows. The ordering is column-major so we use the
827 * lower 3 bits as the row index, and the 4th bit as the
828 * column offset.
829 */
830 if (rx_queue > IGB_N0_QUEUE)
831 igb_write_ivar(hw, msix_vector,
832 rx_queue & 0x7,
833 (rx_queue & 0x8) << 1);
834 if (tx_queue > IGB_N0_QUEUE)
835 igb_write_ivar(hw, msix_vector,
836 tx_queue & 0x7,
837 ((tx_queue & 0x8) << 1) + 8);
Alexander Duyck047e0032009-10-27 15:49:27 +0000838 q_vector->eims_value = 1 << msix_vector;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700839 break;
Alexander Duyck55cac242009-11-19 12:42:21 +0000840 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000841 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000842 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000843 case e1000_i210:
844 case e1000_i211:
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000845 /* On 82580 and newer adapters the scheme is similar to 82576
Alexander Duyck4be000c2011-08-26 07:45:52 +0000846 * however instead of ordering column-major we have things
847 * ordered row-major. So we traverse the table by using
848 * bit 0 as the column offset, and the remaining bits as the
849 * row index.
850 */
851 if (rx_queue > IGB_N0_QUEUE)
852 igb_write_ivar(hw, msix_vector,
853 rx_queue >> 1,
854 (rx_queue & 0x1) << 4);
855 if (tx_queue > IGB_N0_QUEUE)
856 igb_write_ivar(hw, msix_vector,
857 tx_queue >> 1,
858 ((tx_queue & 0x1) << 4) + 8);
Alexander Duyck55cac242009-11-19 12:42:21 +0000859 q_vector->eims_value = 1 << msix_vector;
860 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -0700861 default:
862 BUG();
863 break;
864 }
Alexander Duyck26b39272010-02-17 01:00:41 +0000865
866 /* add q_vector eims value to global eims_enable_mask */
867 adapter->eims_enable_mask |= q_vector->eims_value;
868
869 /* configure q_vector to set itr on first interrupt */
870 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -0800871}
872
873/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000874 * igb_configure_msix - Configure MSI-X hardware
875 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800876 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000877 * igb_configure_msix sets up the hardware to properly
878 * generate MSI-X interrupts.
Auke Kok9d5c8242008-01-24 02:22:38 -0800879 **/
880static void igb_configure_msix(struct igb_adapter *adapter)
881{
882 u32 tmp;
883 int i, vector = 0;
884 struct e1000_hw *hw = &adapter->hw;
885
886 adapter->eims_enable_mask = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800887
888 /* set vector for other causes, i.e. link changes */
Alexander Duyck2d064c02008-07-08 15:10:12 -0700889 switch (hw->mac.type) {
890 case e1000_82575:
Auke Kok9d5c8242008-01-24 02:22:38 -0800891 tmp = rd32(E1000_CTRL_EXT);
892 /* enable MSI-X PBA support*/
893 tmp |= E1000_CTRL_EXT_PBA_CLR;
894
895 /* Auto-Mask interrupts upon ICR read. */
896 tmp |= E1000_CTRL_EXT_EIAME;
897 tmp |= E1000_CTRL_EXT_IRCA;
898
899 wr32(E1000_CTRL_EXT, tmp);
Alexander Duyck047e0032009-10-27 15:49:27 +0000900
901 /* enable msix_other interrupt */
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000902 array_wr32(E1000_MSIXBM(0), vector++, E1000_EIMS_OTHER);
PJ Waskiewicz844290e2008-06-27 11:00:39 -0700903 adapter->eims_other = E1000_EIMS_OTHER;
Auke Kok9d5c8242008-01-24 02:22:38 -0800904
Alexander Duyck2d064c02008-07-08 15:10:12 -0700905 break;
906
907 case e1000_82576:
Alexander Duyck55cac242009-11-19 12:42:21 +0000908 case e1000_82580:
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +0000909 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +0000910 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +0000911 case e1000_i210:
912 case e1000_i211:
Alexander Duyck047e0032009-10-27 15:49:27 +0000913 /* Turn on MSI-X capability first, or our settings
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000914 * won't stick. And it will take days to debug.
915 */
Alexander Duyck047e0032009-10-27 15:49:27 +0000916 wr32(E1000_GPIE, E1000_GPIE_MSIX_MODE |
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000917 E1000_GPIE_PBA | E1000_GPIE_EIAME |
918 E1000_GPIE_NSICR);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700919
Alexander Duyck047e0032009-10-27 15:49:27 +0000920 /* enable msix_other interrupt */
921 adapter->eims_other = 1 << vector;
922 tmp = (vector++ | E1000_IVAR_VALID) << 8;
923
924 wr32(E1000_IVAR_MISC, tmp);
Alexander Duyck2d064c02008-07-08 15:10:12 -0700925 break;
926 default:
927 /* do nothing, since nothing else supports MSI-X */
928 break;
929 } /* switch (hw->mac.type) */
Alexander Duyck047e0032009-10-27 15:49:27 +0000930
931 adapter->eims_enable_mask |= adapter->eims_other;
932
Alexander Duyck26b39272010-02-17 01:00:41 +0000933 for (i = 0; i < adapter->num_q_vectors; i++)
934 igb_assign_vector(adapter->q_vector[i], vector++);
Alexander Duyck047e0032009-10-27 15:49:27 +0000935
Auke Kok9d5c8242008-01-24 02:22:38 -0800936 wrfl();
937}
938
939/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000940 * igb_request_msix - Initialize MSI-X interrupts
941 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -0800942 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000943 * igb_request_msix allocates MSI-X vectors and requests interrupts from the
944 * kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -0800945 **/
946static int igb_request_msix(struct igb_adapter *adapter)
947{
948 struct net_device *netdev = adapter->netdev;
Stefan Assmann52285b72012-12-04 06:00:17 +0000949 int i, err = 0, vector = 0, free_vector = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -0800950
Auke Kok9d5c8242008-01-24 02:22:38 -0800951 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000952 igb_msix_other, 0, netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -0800953 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000954 goto err_out;
Alexander Duyck047e0032009-10-27 15:49:27 +0000955
956 for (i = 0; i < adapter->num_q_vectors; i++) {
957 struct igb_q_vector *q_vector = adapter->q_vector[i];
958
Stefan Assmann52285b72012-12-04 06:00:17 +0000959 vector++;
960
Jarod Wilson7b06a692015-10-19 11:52:04 -0400961 q_vector->itr_register = adapter->io_addr + E1000_EITR(vector);
Alexander Duyck047e0032009-10-27 15:49:27 +0000962
Alexander Duyck0ba82992011-08-26 07:45:47 +0000963 if (q_vector->rx.ring && q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000964 sprintf(q_vector->name, "%s-TxRx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000965 q_vector->rx.ring->queue_index);
966 else if (q_vector->tx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000967 sprintf(q_vector->name, "%s-tx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000968 q_vector->tx.ring->queue_index);
969 else if (q_vector->rx.ring)
Alexander Duyck047e0032009-10-27 15:49:27 +0000970 sprintf(q_vector->name, "%s-rx-%u", netdev->name,
Alexander Duyck0ba82992011-08-26 07:45:47 +0000971 q_vector->rx.ring->queue_index);
Alexander Duyck047e0032009-10-27 15:49:27 +0000972 else
973 sprintf(q_vector->name, "%s-unused", netdev->name);
974
975 err = request_irq(adapter->msix_entries[vector].vector,
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000976 igb_msix_ring, 0, q_vector->name,
977 q_vector);
Alexander Duyck047e0032009-10-27 15:49:27 +0000978 if (err)
Stefan Assmann52285b72012-12-04 06:00:17 +0000979 goto err_free;
Alexander Duyck047e0032009-10-27 15:49:27 +0000980 }
Auke Kok9d5c8242008-01-24 02:22:38 -0800981
Auke Kok9d5c8242008-01-24 02:22:38 -0800982 igb_configure_msix(adapter);
983 return 0;
Stefan Assmann52285b72012-12-04 06:00:17 +0000984
985err_free:
986 /* free already assigned IRQs */
987 free_irq(adapter->msix_entries[free_vector++].vector, adapter);
988
989 vector--;
990 for (i = 0; i < vector; i++) {
991 free_irq(adapter->msix_entries[free_vector++].vector,
992 adapter->q_vector[i]);
993 }
994err_out:
Auke Kok9d5c8242008-01-24 02:22:38 -0800995 return err;
996}
997
Alexander Duyck047e0032009-10-27 15:49:27 +0000998/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +0000999 * igb_free_q_vector - Free memory allocated for specific interrupt vector
1000 * @adapter: board private structure to initialize
1001 * @v_idx: Index of vector to be freed
Alexander Duyck5536d212012-09-25 00:31:17 +00001002 *
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001003 * This function frees the memory allocated to the q_vector.
Alexander Duyck5536d212012-09-25 00:31:17 +00001004 **/
1005static void igb_free_q_vector(struct igb_adapter *adapter, int v_idx)
1006{
1007 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1008
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001009 adapter->q_vector[v_idx] = NULL;
1010
1011 /* igb_get_stats64() might access the rings on this vector,
1012 * we must wait a grace period before freeing it.
1013 */
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08001014 if (q_vector)
1015 kfree_rcu(q_vector, rcu);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001016}
1017
1018/**
1019 * igb_reset_q_vector - Reset config for interrupt vector
1020 * @adapter: board private structure to initialize
1021 * @v_idx: Index of vector to be reset
1022 *
1023 * If NAPI is enabled it will delete any references to the
1024 * NAPI struct. This is preparation for igb_free_q_vector.
1025 **/
1026static void igb_reset_q_vector(struct igb_adapter *adapter, int v_idx)
1027{
1028 struct igb_q_vector *q_vector = adapter->q_vector[v_idx];
1029
Christoph Paaschcb06d102014-03-21 03:48:19 -07001030 /* Coming from igb_set_interrupt_capability, the vectors are not yet
1031 * allocated. So, q_vector is NULL so we should stop here.
1032 */
1033 if (!q_vector)
1034 return;
1035
Alexander Duyck5536d212012-09-25 00:31:17 +00001036 if (q_vector->tx.ring)
1037 adapter->tx_ring[q_vector->tx.ring->queue_index] = NULL;
1038
1039 if (q_vector->rx.ring)
Toshiaki Makita2439fc42015-04-13 18:15:11 +09001040 adapter->rx_ring[q_vector->rx.ring->queue_index] = NULL;
Alexander Duyck5536d212012-09-25 00:31:17 +00001041
Alexander Duyck5536d212012-09-25 00:31:17 +00001042 netif_napi_del(&q_vector->napi);
1043
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001044}
1045
1046static void igb_reset_interrupt_capability(struct igb_adapter *adapter)
1047{
1048 int v_idx = adapter->num_q_vectors;
1049
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001050 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001051 pci_disable_msix(adapter->pdev);
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001052 else if (adapter->flags & IGB_FLAG_HAS_MSI)
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001053 pci_disable_msi(adapter->pdev);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001054
1055 while (v_idx--)
1056 igb_reset_q_vector(adapter, v_idx);
Alexander Duyck5536d212012-09-25 00:31:17 +00001057}
1058
1059/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001060 * igb_free_q_vectors - Free memory allocated for interrupt vectors
1061 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001062 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001063 * This function frees the memory allocated to the q_vectors. In addition if
1064 * NAPI is enabled it will delete any references to the NAPI struct prior
1065 * to freeing the q_vector.
Alexander Duyck047e0032009-10-27 15:49:27 +00001066 **/
1067static void igb_free_q_vectors(struct igb_adapter *adapter)
1068{
Alexander Duyck5536d212012-09-25 00:31:17 +00001069 int v_idx = adapter->num_q_vectors;
Alexander Duyck047e0032009-10-27 15:49:27 +00001070
Alexander Duyck5536d212012-09-25 00:31:17 +00001071 adapter->num_tx_queues = 0;
1072 adapter->num_rx_queues = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00001073 adapter->num_q_vectors = 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001074
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001075 while (v_idx--) {
1076 igb_reset_q_vector(adapter, v_idx);
Alexander Duyck5536d212012-09-25 00:31:17 +00001077 igb_free_q_vector(adapter, v_idx);
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001078 }
Alexander Duyck047e0032009-10-27 15:49:27 +00001079}
1080
1081/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001082 * igb_clear_interrupt_scheme - reset the device to a state of no interrupts
1083 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001084 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001085 * This function resets the device so that it has 0 Rx queues, Tx queues, and
1086 * MSI-X interrupts allocated.
Alexander Duyck047e0032009-10-27 15:49:27 +00001087 */
1088static void igb_clear_interrupt_scheme(struct igb_adapter *adapter)
1089{
Alexander Duyck047e0032009-10-27 15:49:27 +00001090 igb_free_q_vectors(adapter);
1091 igb_reset_interrupt_capability(adapter);
1092}
Auke Kok9d5c8242008-01-24 02:22:38 -08001093
1094/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001095 * igb_set_interrupt_capability - set MSI or MSI-X if supported
1096 * @adapter: board private structure to initialize
1097 * @msix: boolean value of MSIX capability
Auke Kok9d5c8242008-01-24 02:22:38 -08001098 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001099 * Attempt to configure interrupts using the best available
1100 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001101 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001102static void igb_set_interrupt_capability(struct igb_adapter *adapter, bool msix)
Auke Kok9d5c8242008-01-24 02:22:38 -08001103{
1104 int err;
1105 int numvecs, i;
1106
Stefan Assmann53c7d062012-12-04 06:00:12 +00001107 if (!msix)
1108 goto msi_only;
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001109 adapter->flags |= IGB_FLAG_HAS_MSIX;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001110
Alexander Duyck83b71802009-02-06 23:15:45 +00001111 /* Number of supported queues. */
Alexander Duycka99955f2009-11-12 18:37:19 +00001112 adapter->num_rx_queues = adapter->rss_queues;
Greg Rose5fa85172010-07-01 13:38:16 +00001113 if (adapter->vfs_allocated_count)
1114 adapter->num_tx_queues = 1;
1115 else
1116 adapter->num_tx_queues = adapter->rss_queues;
Alexander Duyck83b71802009-02-06 23:15:45 +00001117
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001118 /* start with one vector for every Rx queue */
Alexander Duyck047e0032009-10-27 15:49:27 +00001119 numvecs = adapter->num_rx_queues;
1120
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001121 /* if Tx handler is separate add 1 for every Tx queue */
Alexander Duycka99955f2009-11-12 18:37:19 +00001122 if (!(adapter->flags & IGB_FLAG_QUEUE_PAIRS))
1123 numvecs += adapter->num_tx_queues;
Alexander Duyck047e0032009-10-27 15:49:27 +00001124
1125 /* store the number of vectors reserved for queues */
1126 adapter->num_q_vectors = numvecs;
1127
1128 /* add 1 vector for link status interrupts */
1129 numvecs++;
Auke Kok9d5c8242008-01-24 02:22:38 -08001130 for (i = 0; i < numvecs; i++)
1131 adapter->msix_entries[i].entry = i;
1132
Alexander Gordeev479d02d2014-02-18 11:11:43 +01001133 err = pci_enable_msix_range(adapter->pdev,
1134 adapter->msix_entries,
1135 numvecs,
1136 numvecs);
1137 if (err > 0)
Alexander Duyck0c2cc022012-09-25 00:31:22 +00001138 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08001139
1140 igb_reset_interrupt_capability(adapter);
1141
1142 /* If we can't do MSI-X, try MSI */
1143msi_only:
Christoph Paaschb7093232014-03-21 04:02:09 -07001144 adapter->flags &= ~IGB_FLAG_HAS_MSIX;
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001145#ifdef CONFIG_PCI_IOV
1146 /* disable SR-IOV for non MSI-X configurations */
1147 if (adapter->vf_data) {
1148 struct e1000_hw *hw = &adapter->hw;
1149 /* disable iov and allow time for transactions to clear */
1150 pci_disable_sriov(adapter->pdev);
1151 msleep(500);
1152
1153 kfree(adapter->vf_data);
1154 adapter->vf_data = NULL;
1155 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
Jesse Brandeburg945a5152011-07-20 00:56:21 +00001156 wrfl();
Alexander Duyck2a3abf62009-04-07 14:37:52 +00001157 msleep(100);
1158 dev_info(&adapter->pdev->dev, "IOV Disabled\n");
1159 }
1160#endif
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001161 adapter->vfs_allocated_count = 0;
Alexander Duycka99955f2009-11-12 18:37:19 +00001162 adapter->rss_queues = 1;
Alexander Duyck4fc82ad2009-10-27 23:45:42 +00001163 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Auke Kok9d5c8242008-01-24 02:22:38 -08001164 adapter->num_rx_queues = 1;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07001165 adapter->num_tx_queues = 1;
Alexander Duyck047e0032009-10-27 15:49:27 +00001166 adapter->num_q_vectors = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08001167 if (!pci_enable_msi(adapter->pdev))
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001168 adapter->flags |= IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001169}
1170
Alexander Duyck5536d212012-09-25 00:31:17 +00001171static void igb_add_ring(struct igb_ring *ring,
1172 struct igb_ring_container *head)
1173{
1174 head->ring = ring;
1175 head->count++;
1176}
1177
1178/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001179 * igb_alloc_q_vector - Allocate memory for a single interrupt vector
1180 * @adapter: board private structure to initialize
1181 * @v_count: q_vectors allocated on adapter, used for ring interleaving
1182 * @v_idx: index of vector in adapter struct
1183 * @txr_count: total number of Tx rings to allocate
1184 * @txr_idx: index of first Tx ring to allocate
1185 * @rxr_count: total number of Rx rings to allocate
1186 * @rxr_idx: index of first Rx ring to allocate
Alexander Duyck5536d212012-09-25 00:31:17 +00001187 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001188 * We allocate one q_vector. If allocation fails we return -ENOMEM.
Alexander Duyck5536d212012-09-25 00:31:17 +00001189 **/
1190static int igb_alloc_q_vector(struct igb_adapter *adapter,
1191 int v_count, int v_idx,
1192 int txr_count, int txr_idx,
1193 int rxr_count, int rxr_idx)
1194{
1195 struct igb_q_vector *q_vector;
1196 struct igb_ring *ring;
1197 int ring_count, size;
1198
1199 /* igb only supports 1 Tx and/or 1 Rx queue per vector */
1200 if (txr_count > 1 || rxr_count > 1)
1201 return -ENOMEM;
1202
1203 ring_count = txr_count + rxr_count;
1204 size = sizeof(struct igb_q_vector) +
1205 (sizeof(struct igb_ring) * ring_count);
1206
1207 /* allocate q_vector and rings */
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001208 q_vector = adapter->q_vector[v_idx];
Shota Suzuki72ddef02015-07-01 09:25:52 +09001209 if (!q_vector) {
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00001210 q_vector = kzalloc(size, GFP_KERNEL);
Shota Suzuki72ddef02015-07-01 09:25:52 +09001211 } else if (size > ksize(q_vector)) {
1212 kfree_rcu(q_vector, rcu);
1213 q_vector = kzalloc(size, GFP_KERNEL);
1214 } else {
Toshiaki Makitac0a06ee2015-04-13 18:15:10 +09001215 memset(q_vector, 0, size);
Shota Suzuki72ddef02015-07-01 09:25:52 +09001216 }
Alexander Duyck5536d212012-09-25 00:31:17 +00001217 if (!q_vector)
1218 return -ENOMEM;
1219
1220 /* initialize NAPI */
1221 netif_napi_add(adapter->netdev, &q_vector->napi,
1222 igb_poll, 64);
1223
1224 /* tie q_vector and adapter together */
1225 adapter->q_vector[v_idx] = q_vector;
1226 q_vector->adapter = adapter;
1227
1228 /* initialize work limits */
1229 q_vector->tx.work_limit = adapter->tx_work_limit;
1230
1231 /* initialize ITR configuration */
Jarod Wilson7b06a692015-10-19 11:52:04 -04001232 q_vector->itr_register = adapter->io_addr + E1000_EITR(0);
Alexander Duyck5536d212012-09-25 00:31:17 +00001233 q_vector->itr_val = IGB_START_ITR;
1234
1235 /* initialize pointer to rings */
1236 ring = q_vector->ring;
1237
Alexander Duyck4e2276672013-02-12 02:31:01 +00001238 /* intialize ITR */
1239 if (rxr_count) {
1240 /* rx or rx/tx vector */
1241 if (!adapter->rx_itr_setting || adapter->rx_itr_setting > 3)
1242 q_vector->itr_val = adapter->rx_itr_setting;
1243 } else {
1244 /* tx only vector */
1245 if (!adapter->tx_itr_setting || adapter->tx_itr_setting > 3)
1246 q_vector->itr_val = adapter->tx_itr_setting;
1247 }
1248
Alexander Duyck5536d212012-09-25 00:31:17 +00001249 if (txr_count) {
1250 /* assign generic ring traits */
1251 ring->dev = &adapter->pdev->dev;
1252 ring->netdev = adapter->netdev;
1253
1254 /* configure backlink on ring */
1255 ring->q_vector = q_vector;
1256
1257 /* update q_vector Tx values */
1258 igb_add_ring(ring, &q_vector->tx);
1259
1260 /* For 82575, context index must be unique per ring. */
1261 if (adapter->hw.mac.type == e1000_82575)
1262 set_bit(IGB_RING_FLAG_TX_CTX_IDX, &ring->flags);
1263
1264 /* apply Tx specific ring traits */
1265 ring->count = adapter->tx_ring_count;
1266 ring->queue_index = txr_idx;
1267
John Stultz827da442013-10-07 15:51:58 -07001268 u64_stats_init(&ring->tx_syncp);
1269 u64_stats_init(&ring->tx_syncp2);
1270
Alexander Duyck5536d212012-09-25 00:31:17 +00001271 /* assign ring to adapter */
1272 adapter->tx_ring[txr_idx] = ring;
1273
1274 /* push pointer to next ring */
1275 ring++;
1276 }
1277
1278 if (rxr_count) {
1279 /* assign generic ring traits */
1280 ring->dev = &adapter->pdev->dev;
1281 ring->netdev = adapter->netdev;
1282
1283 /* configure backlink on ring */
1284 ring->q_vector = q_vector;
1285
1286 /* update q_vector Rx values */
1287 igb_add_ring(ring, &q_vector->rx);
1288
1289 /* set flag indicating ring supports SCTP checksum offload */
1290 if (adapter->hw.mac.type >= e1000_82576)
1291 set_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags);
1292
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00001293 /* On i350, i354, i210, and i211, loopback VLAN packets
Alexander Duyck5536d212012-09-25 00:31:17 +00001294 * have the tag byte-swapped.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001295 */
Alexander Duyck5536d212012-09-25 00:31:17 +00001296 if (adapter->hw.mac.type >= e1000_i350)
1297 set_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &ring->flags);
1298
1299 /* apply Rx specific ring traits */
1300 ring->count = adapter->rx_ring_count;
1301 ring->queue_index = rxr_idx;
1302
John Stultz827da442013-10-07 15:51:58 -07001303 u64_stats_init(&ring->rx_syncp);
1304
Alexander Duyck5536d212012-09-25 00:31:17 +00001305 /* assign ring to adapter */
1306 adapter->rx_ring[rxr_idx] = ring;
1307 }
1308
1309 return 0;
1310}
1311
1312
Auke Kok9d5c8242008-01-24 02:22:38 -08001313/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001314 * igb_alloc_q_vectors - Allocate memory for interrupt vectors
1315 * @adapter: board private structure to initialize
Alexander Duyck047e0032009-10-27 15:49:27 +00001316 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001317 * We allocate one q_vector per queue interrupt. If allocation fails we
1318 * return -ENOMEM.
Alexander Duyck047e0032009-10-27 15:49:27 +00001319 **/
1320static int igb_alloc_q_vectors(struct igb_adapter *adapter)
1321{
Alexander Duyck5536d212012-09-25 00:31:17 +00001322 int q_vectors = adapter->num_q_vectors;
1323 int rxr_remaining = adapter->num_rx_queues;
1324 int txr_remaining = adapter->num_tx_queues;
1325 int rxr_idx = 0, txr_idx = 0, v_idx = 0;
1326 int err;
Alexander Duyck047e0032009-10-27 15:49:27 +00001327
Alexander Duyck5536d212012-09-25 00:31:17 +00001328 if (q_vectors >= (rxr_remaining + txr_remaining)) {
1329 for (; rxr_remaining; v_idx++) {
1330 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1331 0, 0, 1, rxr_idx);
1332
1333 if (err)
1334 goto err_out;
1335
1336 /* update counts and index */
1337 rxr_remaining--;
1338 rxr_idx++;
1339 }
1340 }
1341
1342 for (; v_idx < q_vectors; v_idx++) {
1343 int rqpv = DIV_ROUND_UP(rxr_remaining, q_vectors - v_idx);
1344 int tqpv = DIV_ROUND_UP(txr_remaining, q_vectors - v_idx);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001345
Alexander Duyck5536d212012-09-25 00:31:17 +00001346 err = igb_alloc_q_vector(adapter, q_vectors, v_idx,
1347 tqpv, txr_idx, rqpv, rxr_idx);
1348
1349 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001350 goto err_out;
Alexander Duyck5536d212012-09-25 00:31:17 +00001351
1352 /* update counts and index */
1353 rxr_remaining -= rqpv;
1354 txr_remaining -= tqpv;
1355 rxr_idx++;
1356 txr_idx++;
Alexander Duyck047e0032009-10-27 15:49:27 +00001357 }
Alexander Duyck81c2fc22011-08-26 07:45:20 +00001358
Alexander Duyck047e0032009-10-27 15:49:27 +00001359 return 0;
1360
1361err_out:
Alexander Duyck5536d212012-09-25 00:31:17 +00001362 adapter->num_tx_queues = 0;
1363 adapter->num_rx_queues = 0;
1364 adapter->num_q_vectors = 0;
1365
1366 while (v_idx--)
1367 igb_free_q_vector(adapter, v_idx);
1368
Alexander Duyck047e0032009-10-27 15:49:27 +00001369 return -ENOMEM;
1370}
1371
Alexander Duyck047e0032009-10-27 15:49:27 +00001372/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001373 * igb_init_interrupt_scheme - initialize interrupts, allocate queues/vectors
1374 * @adapter: board private structure to initialize
1375 * @msix: boolean value of MSIX capability
Alexander Duyck047e0032009-10-27 15:49:27 +00001376 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001377 * This function initializes the interrupts and allocates all of the queues.
Alexander Duyck047e0032009-10-27 15:49:27 +00001378 **/
Stefan Assmann53c7d062012-12-04 06:00:12 +00001379static int igb_init_interrupt_scheme(struct igb_adapter *adapter, bool msix)
Alexander Duyck047e0032009-10-27 15:49:27 +00001380{
1381 struct pci_dev *pdev = adapter->pdev;
1382 int err;
1383
Stefan Assmann53c7d062012-12-04 06:00:12 +00001384 igb_set_interrupt_capability(adapter, msix);
Alexander Duyck047e0032009-10-27 15:49:27 +00001385
1386 err = igb_alloc_q_vectors(adapter);
1387 if (err) {
1388 dev_err(&pdev->dev, "Unable to allocate memory for vectors\n");
1389 goto err_alloc_q_vectors;
1390 }
1391
Alexander Duyck5536d212012-09-25 00:31:17 +00001392 igb_cache_ring_register(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00001393
1394 return 0;
Alexander Duyck5536d212012-09-25 00:31:17 +00001395
Alexander Duyck047e0032009-10-27 15:49:27 +00001396err_alloc_q_vectors:
1397 igb_reset_interrupt_capability(adapter);
1398 return err;
1399}
1400
1401/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001402 * igb_request_irq - initialize interrupts
1403 * @adapter: board private structure to initialize
Auke Kok9d5c8242008-01-24 02:22:38 -08001404 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001405 * Attempts to configure interrupts using the best available
1406 * capabilities of the hardware and kernel.
Auke Kok9d5c8242008-01-24 02:22:38 -08001407 **/
1408static int igb_request_irq(struct igb_adapter *adapter)
1409{
1410 struct net_device *netdev = adapter->netdev;
Alexander Duyck047e0032009-10-27 15:49:27 +00001411 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001412 int err = 0;
1413
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001414 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001415 err = igb_request_msix(adapter);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001416 if (!err)
Auke Kok9d5c8242008-01-24 02:22:38 -08001417 goto request_done;
Auke Kok9d5c8242008-01-24 02:22:38 -08001418 /* fall back to MSI */
Alexander Duyck5536d212012-09-25 00:31:17 +00001419 igb_free_all_tx_resources(adapter);
1420 igb_free_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001421
Alexander Duyck047e0032009-10-27 15:49:27 +00001422 igb_clear_interrupt_scheme(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001423 err = igb_init_interrupt_scheme(adapter, false);
1424 if (err)
Alexander Duyck047e0032009-10-27 15:49:27 +00001425 goto request_done;
Stefan Assmann53c7d062012-12-04 06:00:12 +00001426
Alexander Duyck047e0032009-10-27 15:49:27 +00001427 igb_setup_all_tx_resources(adapter);
1428 igb_setup_all_rx_resources(adapter);
Stefan Assmann53c7d062012-12-04 06:00:12 +00001429 igb_configure(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001430 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001431
Alexander Duyckc74d5882011-08-26 07:46:45 +00001432 igb_assign_vector(adapter->q_vector[0], 0);
1433
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001434 if (adapter->flags & IGB_FLAG_HAS_MSI) {
Alexander Duyckc74d5882011-08-26 07:46:45 +00001435 err = request_irq(pdev->irq, igb_intr_msi, 0,
Alexander Duyck047e0032009-10-27 15:49:27 +00001436 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001437 if (!err)
1438 goto request_done;
Alexander Duyck047e0032009-10-27 15:49:27 +00001439
Auke Kok9d5c8242008-01-24 02:22:38 -08001440 /* fall back to legacy interrupts */
1441 igb_reset_interrupt_capability(adapter);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07001442 adapter->flags &= ~IGB_FLAG_HAS_MSI;
Auke Kok9d5c8242008-01-24 02:22:38 -08001443 }
1444
Alexander Duyckc74d5882011-08-26 07:46:45 +00001445 err = request_irq(pdev->irq, igb_intr, IRQF_SHARED,
Alexander Duyck047e0032009-10-27 15:49:27 +00001446 netdev->name, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001447
Andy Gospodarek6cb5e572008-02-15 14:05:25 -08001448 if (err)
Alexander Duyckc74d5882011-08-26 07:46:45 +00001449 dev_err(&pdev->dev, "Error %d getting interrupt\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08001450 err);
Auke Kok9d5c8242008-01-24 02:22:38 -08001451
1452request_done:
1453 return err;
1454}
1455
1456static void igb_free_irq(struct igb_adapter *adapter)
1457{
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001458 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Auke Kok9d5c8242008-01-24 02:22:38 -08001459 int vector = 0, i;
1460
Alexander Duyck047e0032009-10-27 15:49:27 +00001461 free_irq(adapter->msix_entries[vector++].vector, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001462
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001463 for (i = 0; i < adapter->num_q_vectors; i++)
Alexander Duyck047e0032009-10-27 15:49:27 +00001464 free_irq(adapter->msix_entries[vector++].vector,
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001465 adapter->q_vector[i]);
Alexander Duyck047e0032009-10-27 15:49:27 +00001466 } else {
1467 free_irq(adapter->pdev->irq, adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001468 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001469}
1470
1471/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001472 * igb_irq_disable - Mask off interrupt generation on the NIC
1473 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001474 **/
1475static void igb_irq_disable(struct igb_adapter *adapter)
1476{
1477 struct e1000_hw *hw = &adapter->hw;
1478
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001479 /* we need to be careful when disabling interrupts. The VFs are also
Alexander Duyck25568a52009-10-27 23:49:59 +00001480 * mapped into these registers and so clearing the bits can cause
1481 * issues on the VF drivers so we only need to clear what we set
1482 */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001483 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001484 u32 regval = rd32(E1000_EIAM);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001485
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001486 wr32(E1000_EIAM, regval & ~adapter->eims_enable_mask);
1487 wr32(E1000_EIMC, adapter->eims_enable_mask);
1488 regval = rd32(E1000_EIAC);
1489 wr32(E1000_EIAC, regval & ~adapter->eims_enable_mask);
Auke Kok9d5c8242008-01-24 02:22:38 -08001490 }
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001491
1492 wr32(E1000_IAM, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001493 wr32(E1000_IMC, ~0);
1494 wrfl();
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001495 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Emil Tantilov81a61852010-08-02 14:40:52 +00001496 int i;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001497
Emil Tantilov81a61852010-08-02 14:40:52 +00001498 for (i = 0; i < adapter->num_q_vectors; i++)
1499 synchronize_irq(adapter->msix_entries[i].vector);
1500 } else {
1501 synchronize_irq(adapter->pdev->irq);
1502 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001503}
1504
1505/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001506 * igb_irq_enable - Enable default interrupt generation settings
1507 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001508 **/
1509static void igb_irq_enable(struct igb_adapter *adapter)
1510{
1511 struct e1000_hw *hw = &adapter->hw;
1512
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001513 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck06218a82011-08-26 07:46:55 +00001514 u32 ims = E1000_IMS_LSC | E1000_IMS_DOUTSYNC | E1000_IMS_DRSTA;
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001515 u32 regval = rd32(E1000_EIAC);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001516
Alexander Duyck2dfd1212009-09-03 14:49:15 +00001517 wr32(E1000_EIAC, regval | adapter->eims_enable_mask);
1518 regval = rd32(E1000_EIAM);
1519 wr32(E1000_EIAM, regval | adapter->eims_enable_mask);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001520 wr32(E1000_EIMS, adapter->eims_enable_mask);
Alexander Duyck25568a52009-10-27 23:49:59 +00001521 if (adapter->vfs_allocated_count) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001522 wr32(E1000_MBVFIMR, 0xFF);
Alexander Duyck25568a52009-10-27 23:49:59 +00001523 ims |= E1000_IMS_VMMB;
1524 }
1525 wr32(E1000_IMS, ims);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001526 } else {
Alexander Duyck55cac242009-11-19 12:42:21 +00001527 wr32(E1000_IMS, IMS_ENABLE_MASK |
1528 E1000_IMS_DRSTA);
1529 wr32(E1000_IAM, IMS_ENABLE_MASK |
1530 E1000_IMS_DRSTA);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07001531 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001532}
1533
1534static void igb_update_mng_vlan(struct igb_adapter *adapter)
1535{
Alexander Duyck51466232009-10-27 23:47:35 +00001536 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck8b77c6b2016-01-06 23:11:04 -08001537 u16 pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08001538 u16 vid = adapter->hw.mng_cookie.vlan_id;
1539 u16 old_vid = adapter->mng_vlan_id;
Auke Kok9d5c8242008-01-24 02:22:38 -08001540
Alexander Duyck51466232009-10-27 23:47:35 +00001541 if (hw->mng_cookie.status & E1000_MNG_DHCP_COOKIE_STATUS_VLAN) {
1542 /* add VID to filter table */
Alexander Duyck8b77c6b2016-01-06 23:11:04 -08001543 igb_vfta_set(hw, vid, pf_id, true, true);
Alexander Duyck51466232009-10-27 23:47:35 +00001544 adapter->mng_vlan_id = vid;
1545 } else {
1546 adapter->mng_vlan_id = IGB_MNG_VLAN_NONE;
1547 }
1548
1549 if ((old_vid != (u16)IGB_MNG_VLAN_NONE) &&
1550 (vid != old_vid) &&
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00001551 !test_bit(old_vid, adapter->active_vlans)) {
Alexander Duyck51466232009-10-27 23:47:35 +00001552 /* remove VID from filter table */
Alexander Duyck8b77c6b2016-01-06 23:11:04 -08001553 igb_vfta_set(hw, vid, pf_id, false, true);
Auke Kok9d5c8242008-01-24 02:22:38 -08001554 }
1555}
1556
1557/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001558 * igb_release_hw_control - release control of the h/w to f/w
1559 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001560 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001561 * igb_release_hw_control resets CTRL_EXT:DRV_LOAD bit.
1562 * For ASF and Pass Through versions of f/w this means that the
1563 * driver is no longer loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001564 **/
1565static void igb_release_hw_control(struct igb_adapter *adapter)
1566{
1567 struct e1000_hw *hw = &adapter->hw;
1568 u32 ctrl_ext;
1569
1570 /* Let firmware take over control of h/w */
1571 ctrl_ext = rd32(E1000_CTRL_EXT);
1572 wr32(E1000_CTRL_EXT,
1573 ctrl_ext & ~E1000_CTRL_EXT_DRV_LOAD);
1574}
1575
Auke Kok9d5c8242008-01-24 02:22:38 -08001576/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001577 * igb_get_hw_control - get control of the h/w from f/w
1578 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001579 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001580 * igb_get_hw_control sets CTRL_EXT:DRV_LOAD bit.
1581 * For ASF and Pass Through versions of f/w this means that
1582 * the driver is loaded.
Auke Kok9d5c8242008-01-24 02:22:38 -08001583 **/
1584static void igb_get_hw_control(struct igb_adapter *adapter)
1585{
1586 struct e1000_hw *hw = &adapter->hw;
1587 u32 ctrl_ext;
1588
1589 /* Let firmware know the driver has taken over */
1590 ctrl_ext = rd32(E1000_CTRL_EXT);
1591 wr32(E1000_CTRL_EXT,
1592 ctrl_ext | E1000_CTRL_EXT_DRV_LOAD);
1593}
1594
Auke Kok9d5c8242008-01-24 02:22:38 -08001595/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001596 * igb_configure - configure the hardware for RX and TX
1597 * @adapter: private board structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001598 **/
1599static void igb_configure(struct igb_adapter *adapter)
1600{
1601 struct net_device *netdev = adapter->netdev;
1602 int i;
1603
1604 igb_get_hw_control(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00001605 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001606
1607 igb_restore_vlan(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001608
Alexander Duyck85b430b2009-10-27 15:50:29 +00001609 igb_setup_tctl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00001610 igb_setup_mrqc(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001611 igb_setup_rctl(adapter);
Alexander Duyck85b430b2009-10-27 15:50:29 +00001612
1613 igb_configure_tx(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08001614 igb_configure_rx(adapter);
Alexander Duyck662d7202008-06-27 11:00:29 -07001615
1616 igb_rx_fifo_flush_82575(&adapter->hw);
1617
Alexander Duyckc493ea42009-03-20 00:16:50 +00001618 /* call igb_desc_unused which always leaves
Auke Kok9d5c8242008-01-24 02:22:38 -08001619 * at least 1 descriptor unused to make sure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001620 * next_to_use != next_to_clean
1621 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001622 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00001623 struct igb_ring *ring = adapter->rx_ring[i];
Alexander Duyckcd392f52011-08-26 07:43:59 +00001624 igb_alloc_rx_buffers(ring, igb_desc_unused(ring));
Auke Kok9d5c8242008-01-24 02:22:38 -08001625 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001626}
1627
Nick Nunley88a268c2010-02-17 01:01:59 +00001628/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001629 * igb_power_up_link - Power up the phy/serdes link
1630 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001631 **/
1632void igb_power_up_link(struct igb_adapter *adapter)
1633{
Akeem G. Abodunrin76886592012-07-17 04:51:18 +00001634 igb_reset_phy(&adapter->hw);
1635
Nick Nunley88a268c2010-02-17 01:01:59 +00001636 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1637 igb_power_up_phy_copper(&adapter->hw);
1638 else
1639 igb_power_up_serdes_link_82575(&adapter->hw);
Todd Fujinakaaec653c2014-06-17 06:58:11 +00001640
1641 igb_setup_link(&adapter->hw);
Nick Nunley88a268c2010-02-17 01:01:59 +00001642}
1643
1644/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001645 * igb_power_down_link - Power down the phy/serdes link
1646 * @adapter: address of board private structure
Nick Nunley88a268c2010-02-17 01:01:59 +00001647 */
1648static void igb_power_down_link(struct igb_adapter *adapter)
1649{
1650 if (adapter->hw.phy.media_type == e1000_media_type_copper)
1651 igb_power_down_phy_copper_82575(&adapter->hw);
1652 else
1653 igb_shutdown_serdes_link_82575(&adapter->hw);
1654}
Auke Kok9d5c8242008-01-24 02:22:38 -08001655
1656/**
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001657 * Detect and switch function for Media Auto Sense
1658 * @adapter: address of the board private structure
1659 **/
1660static void igb_check_swap_media(struct igb_adapter *adapter)
1661{
1662 struct e1000_hw *hw = &adapter->hw;
1663 u32 ctrl_ext, connsw;
1664 bool swap_now = false;
1665
1666 ctrl_ext = rd32(E1000_CTRL_EXT);
1667 connsw = rd32(E1000_CONNSW);
1668
1669 /* need to live swap if current media is copper and we have fiber/serdes
1670 * to go to.
1671 */
1672
1673 if ((hw->phy.media_type == e1000_media_type_copper) &&
1674 (!(connsw & E1000_CONNSW_AUTOSENSE_EN))) {
1675 swap_now = true;
1676 } else if (!(connsw & E1000_CONNSW_SERDESD)) {
1677 /* copper signal takes time to appear */
1678 if (adapter->copper_tries < 4) {
1679 adapter->copper_tries++;
1680 connsw |= E1000_CONNSW_AUTOSENSE_CONF;
1681 wr32(E1000_CONNSW, connsw);
1682 return;
1683 } else {
1684 adapter->copper_tries = 0;
1685 if ((connsw & E1000_CONNSW_PHYSD) &&
1686 (!(connsw & E1000_CONNSW_PHY_PDN))) {
1687 swap_now = true;
1688 connsw &= ~E1000_CONNSW_AUTOSENSE_CONF;
1689 wr32(E1000_CONNSW, connsw);
1690 }
1691 }
1692 }
1693
1694 if (!swap_now)
1695 return;
1696
1697 switch (hw->phy.media_type) {
1698 case e1000_media_type_copper:
1699 netdev_info(adapter->netdev,
1700 "MAS: changing media to fiber/serdes\n");
1701 ctrl_ext |=
1702 E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
1703 adapter->flags |= IGB_FLAG_MEDIA_RESET;
1704 adapter->copper_tries = 0;
1705 break;
1706 case e1000_media_type_internal_serdes:
1707 case e1000_media_type_fiber:
1708 netdev_info(adapter->netdev,
1709 "MAS: changing media to copper\n");
1710 ctrl_ext &=
1711 ~E1000_CTRL_EXT_LINK_MODE_PCIE_SERDES;
1712 adapter->flags |= IGB_FLAG_MEDIA_RESET;
1713 break;
1714 default:
1715 /* shouldn't get here during regular operation */
1716 netdev_err(adapter->netdev,
1717 "AMS: Invalid media type found, returning\n");
1718 break;
1719 }
1720 wr32(E1000_CTRL_EXT, ctrl_ext);
1721}
1722
1723/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001724 * igb_up - Open the interface and prepare it to handle traffic
1725 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08001726 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08001727int igb_up(struct igb_adapter *adapter)
1728{
1729 struct e1000_hw *hw = &adapter->hw;
1730 int i;
1731
1732 /* hardware has been reset, we need to reload some things */
1733 igb_configure(adapter);
1734
1735 clear_bit(__IGB_DOWN, &adapter->state);
1736
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00001737 for (i = 0; i < adapter->num_q_vectors; i++)
1738 napi_enable(&(adapter->q_vector[i]->napi));
1739
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00001740 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Auke Kok9d5c8242008-01-24 02:22:38 -08001741 igb_configure_msix(adapter);
Alexander Duyckfeeb2722010-02-03 21:59:51 +00001742 else
1743 igb_assign_vector(adapter->q_vector[0], 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08001744
1745 /* Clear any pending interrupts. */
1746 rd32(E1000_ICR);
1747 igb_irq_enable(adapter);
1748
Alexander Duyckd4960302009-10-27 15:53:45 +00001749 /* notify VFs that reset has been completed */
1750 if (adapter->vfs_allocated_count) {
1751 u32 reg_data = rd32(E1000_CTRL_EXT);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001752
Alexander Duyckd4960302009-10-27 15:53:45 +00001753 reg_data |= E1000_CTRL_EXT_PFRSTD;
1754 wr32(E1000_CTRL_EXT, reg_data);
1755 }
1756
Jesse Brandeburg4cb9be72009-04-21 18:42:05 +00001757 netif_tx_start_all_queues(adapter->netdev);
1758
Alexander Duyck25568a52009-10-27 23:49:59 +00001759 /* start the watchdog. */
1760 hw->mac.get_link_status = 1;
1761 schedule_work(&adapter->watchdog_task);
1762
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00001763 if ((adapter->flags & IGB_FLAG_EEE) &&
1764 (!hw->dev_spec._82575.eee_disable))
1765 adapter->eee_advert = MDIO_EEE_100TX | MDIO_EEE_1000T;
1766
Auke Kok9d5c8242008-01-24 02:22:38 -08001767 return 0;
1768}
1769
1770void igb_down(struct igb_adapter *adapter)
1771{
Auke Kok9d5c8242008-01-24 02:22:38 -08001772 struct net_device *netdev = adapter->netdev;
Alexander Duyck330a6d62009-10-27 23:51:35 +00001773 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08001774 u32 tctl, rctl;
1775 int i;
1776
1777 /* signal that we're down so the interrupt handler does not
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001778 * reschedule our watchdog timer
1779 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001780 set_bit(__IGB_DOWN, &adapter->state);
1781
1782 /* disable receives in the hardware */
1783 rctl = rd32(E1000_RCTL);
1784 wr32(E1000_RCTL, rctl & ~E1000_RCTL_EN);
1785 /* flush and sleep below */
1786
Todd Fujinakaf28ea082015-03-20 17:41:53 -07001787 netif_carrier_off(netdev);
David S. Millerfd2ea0a2008-07-17 01:56:23 -07001788 netif_tx_stop_all_queues(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08001789
1790 /* disable transmits in the hardware */
1791 tctl = rd32(E1000_TCTL);
1792 tctl &= ~E1000_TCTL_EN;
1793 wr32(E1000_TCTL, tctl);
1794 /* flush both disables and wait for them to finish */
1795 wrfl();
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001796 usleep_range(10000, 11000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001797
Auke Kok9d5c8242008-01-24 02:22:38 -08001798 igb_irq_disable(adapter);
1799
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00001800 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
1801
Carolyn Wyborny41f149a2013-04-30 00:21:32 +00001802 for (i = 0; i < adapter->num_q_vectors; i++) {
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08001803 if (adapter->q_vector[i]) {
1804 napi_synchronize(&adapter->q_vector[i]->napi);
1805 napi_disable(&adapter->q_vector[i]->napi);
1806 }
Carolyn Wyborny41f149a2013-04-30 00:21:32 +00001807 }
1808
Auke Kok9d5c8242008-01-24 02:22:38 -08001809 del_timer_sync(&adapter->watchdog_timer);
1810 del_timer_sync(&adapter->phy_info_timer);
1811
Alexander Duyck04fe6352009-02-06 23:22:32 +00001812 /* record the stats before reset*/
Eric Dumazet12dcd862010-10-15 17:27:10 +00001813 spin_lock(&adapter->stats64_lock);
1814 igb_update_stats(adapter, &adapter->stats64);
1815 spin_unlock(&adapter->stats64_lock);
Alexander Duyck04fe6352009-02-06 23:22:32 +00001816
Auke Kok9d5c8242008-01-24 02:22:38 -08001817 adapter->link_speed = 0;
1818 adapter->link_duplex = 0;
1819
Jeff Kirsher30236822008-06-24 17:01:15 -07001820 if (!pci_channel_offline(adapter->pdev))
1821 igb_reset(adapter);
Alexander Duyck16903ca2016-01-06 23:11:18 -08001822
1823 /* clear VLAN promisc flag so VFTA will be updated if necessary */
1824 adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;
1825
Auke Kok9d5c8242008-01-24 02:22:38 -08001826 igb_clean_all_tx_rings(adapter);
1827 igb_clean_all_rx_rings(adapter);
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00001828#ifdef CONFIG_IGB_DCA
1829
1830 /* since we reset the hardware DCA settings were cleared */
1831 igb_setup_dca(adapter);
1832#endif
Auke Kok9d5c8242008-01-24 02:22:38 -08001833}
1834
1835void igb_reinit_locked(struct igb_adapter *adapter)
1836{
1837 WARN_ON(in_interrupt());
1838 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00001839 usleep_range(1000, 2000);
Auke Kok9d5c8242008-01-24 02:22:38 -08001840 igb_down(adapter);
1841 igb_up(adapter);
1842 clear_bit(__IGB_RESETTING, &adapter->state);
1843}
1844
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001845/** igb_enable_mas - Media Autosense re-enable after swap
1846 *
1847 * @adapter: adapter struct
1848 **/
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001849static void igb_enable_mas(struct igb_adapter *adapter)
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001850{
1851 struct e1000_hw *hw = &adapter->hw;
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001852 u32 connsw = rd32(E1000_CONNSW);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001853
1854 /* configure for SerDes media detect */
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001855 if ((hw->phy.media_type == e1000_media_type_copper) &&
1856 (!(connsw & E1000_CONNSW_SERDESD))) {
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001857 connsw |= E1000_CONNSW_ENRGSRC;
1858 connsw |= E1000_CONNSW_AUTOSENSE_EN;
1859 wr32(E1000_CONNSW, connsw);
1860 wrfl();
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001861 }
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001862}
1863
Auke Kok9d5c8242008-01-24 02:22:38 -08001864void igb_reset(struct igb_adapter *adapter)
1865{
Alexander Duyck090b1792009-10-27 23:51:55 +00001866 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08001867 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001868 struct e1000_mac_info *mac = &hw->mac;
1869 struct e1000_fc_info *fc = &hw->fc;
Alexander Duyck45693bc2016-01-06 23:10:39 -08001870 u32 pba, hwm;
Auke Kok9d5c8242008-01-24 02:22:38 -08001871
1872 /* Repartition Pba for greater than 9k mtu
1873 * To take effect CTRL.RST is required.
1874 */
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001875 switch (mac->type) {
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00001876 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00001877 case e1000_i354:
Alexander Duyck55cac242009-11-19 12:42:21 +00001878 case e1000_82580:
1879 pba = rd32(E1000_RXPBS);
1880 pba = igb_rxpbs_adjust_82580(pba);
1881 break;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001882 case e1000_82576:
Alexander Duyckd249be52009-10-27 23:46:38 +00001883 pba = rd32(E1000_RXPBS);
1884 pba &= E1000_RXPBS_SIZE_MASK_82576;
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001885 break;
1886 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00001887 case e1000_i210:
1888 case e1000_i211:
Alexander Duyckfa4dfae2009-02-06 23:21:31 +00001889 default:
1890 pba = E1000_PBA_34K;
1891 break;
Alexander Duyck2d064c02008-07-08 15:10:12 -07001892 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001893
Alexander Duyck45693bc2016-01-06 23:10:39 -08001894 if (mac->type == e1000_82575) {
1895 u32 min_rx_space, min_tx_space, needed_tx_space;
1896
1897 /* write Rx PBA so that hardware can report correct Tx PBA */
Auke Kok9d5c8242008-01-24 02:22:38 -08001898 wr32(E1000_PBA, pba);
1899
1900 /* To maintain wire speed transmits, the Tx FIFO should be
1901 * large enough to accommodate two full transmit packets,
1902 * rounded up to the next 1KB and expressed in KB. Likewise,
1903 * the Rx FIFO should be large enough to accommodate at least
1904 * one full receive packet and is similarly rounded up and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001905 * expressed in KB.
1906 */
Alexander Duyck45693bc2016-01-06 23:10:39 -08001907 min_rx_space = DIV_ROUND_UP(MAX_JUMBO_FRAME_SIZE, 1024);
1908
1909 /* The Tx FIFO also stores 16 bytes of information about the Tx
1910 * but don't include Ethernet FCS because hardware appends it.
1911 * We only need to round down to the nearest 512 byte block
1912 * count since the value we care about is 2 frames, not 1.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001913 */
Alexander Duyck45693bc2016-01-06 23:10:39 -08001914 min_tx_space = adapter->max_frame_size;
1915 min_tx_space += sizeof(union e1000_adv_tx_desc) - ETH_FCS_LEN;
1916 min_tx_space = DIV_ROUND_UP(min_tx_space, 512);
1917
1918 /* upper 16 bits has Tx packet buffer allocation size in KB */
1919 needed_tx_space = min_tx_space - (rd32(E1000_PBA) >> 16);
Auke Kok9d5c8242008-01-24 02:22:38 -08001920
1921 /* If current Tx allocation is less than the min Tx FIFO size,
1922 * and the min Tx FIFO size is less than the current Rx FIFO
Alexander Duyck45693bc2016-01-06 23:10:39 -08001923 * allocation, take space away from current Rx allocation.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001924 */
Alexander Duyck45693bc2016-01-06 23:10:39 -08001925 if (needed_tx_space < pba) {
1926 pba -= needed_tx_space;
Auke Kok9d5c8242008-01-24 02:22:38 -08001927
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001928 /* if short on Rx space, Rx wins and must trump Tx
1929 * adjustment
1930 */
Auke Kok9d5c8242008-01-24 02:22:38 -08001931 if (pba < min_rx_space)
1932 pba = min_rx_space;
1933 }
Alexander Duyck45693bc2016-01-06 23:10:39 -08001934
1935 /* adjust PBA for jumbo frames */
Alexander Duyck2d064c02008-07-08 15:10:12 -07001936 wr32(E1000_PBA, pba);
Auke Kok9d5c8242008-01-24 02:22:38 -08001937 }
Auke Kok9d5c8242008-01-24 02:22:38 -08001938
Alexander Duyck45693bc2016-01-06 23:10:39 -08001939 /* flow control settings
1940 * The high water mark must be low enough to fit one full frame
1941 * after transmitting the pause frame. As such we must have enough
1942 * space to allow for us to complete our current transmit and then
1943 * receive the frame that is in progress from the link partner.
1944 * Set it to:
1945 * - the full Rx FIFO size minus one full Tx plus one full Rx frame
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001946 */
Alexander Duyck45693bc2016-01-06 23:10:39 -08001947 hwm = (pba << 10) - (adapter->max_frame_size + MAX_JUMBO_FRAME_SIZE);
Auke Kok9d5c8242008-01-24 02:22:38 -08001948
Matthew Vickd48507f2012-11-08 04:03:58 +00001949 fc->high_water = hwm & 0xFFFFFFF0; /* 16-byte granularity */
Alexander Duyckd405ea32009-12-23 13:21:27 +00001950 fc->low_water = fc->high_water - 16;
Auke Kok9d5c8242008-01-24 02:22:38 -08001951 fc->pause_time = 0xFFFF;
1952 fc->send_xon = 1;
Alexander Duyck0cce1192009-07-23 18:10:24 +00001953 fc->current_mode = fc->requested_mode;
Auke Kok9d5c8242008-01-24 02:22:38 -08001954
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001955 /* disable receive for all VFs and wait one second */
1956 if (adapter->vfs_allocated_count) {
1957 int i;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00001958
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001959 for (i = 0 ; i < adapter->vfs_allocated_count; i++)
Greg Rose8fa7e0f2010-11-06 05:43:21 +00001960 adapter->vf_data[i].flags &= IGB_VF_FLAG_PF_SET_MAC;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001961
1962 /* ping all the active vfs to let them know we are going down */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00001963 igb_ping_all_vfs(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08001964
1965 /* disable transmits and receives */
1966 wr32(E1000_VFRE, 0);
1967 wr32(E1000_VFTE, 0);
1968 }
1969
Auke Kok9d5c8242008-01-24 02:22:38 -08001970 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00001971 hw->mac.ops.reset_hw(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08001972 wr32(E1000_WUC, 0);
1973
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001974 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
1975 /* need to resetup here after media swap */
1976 adapter->ei.get_invariants(hw);
1977 adapter->flags &= ~IGB_FLAG_MEDIA_RESET;
1978 }
Todd Fujinaka8cfb8792015-05-02 00:39:03 -07001979 if ((mac->type == e1000_82575) &&
1980 (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
1981 igb_enable_mas(adapter);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00001982 }
Alexander Duyck330a6d62009-10-27 23:51:35 +00001983 if (hw->mac.ops.init_hw(hw))
Alexander Duyck090b1792009-10-27 23:51:55 +00001984 dev_err(&pdev->dev, "Hardware Error\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08001985
Jeff Kirsherb980ac12013-02-23 07:29:56 +00001986 /* Flow control settings reset on hardware reset, so guarantee flow
Matthew Vicka27416b2012-04-18 02:57:44 +00001987 * control is off when forcing speed.
1988 */
1989 if (!hw->mac.autoneg)
1990 igb_force_mac_fc(hw);
1991
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00001992 igb_init_dmac(adapter, pba);
Carolyn Wybornye4288932012-12-07 03:01:42 +00001993#ifdef CONFIG_IGB_HWMON
1994 /* Re-initialize the thermal sensor on i350 devices. */
1995 if (!test_bit(__IGB_DOWN, &adapter->state)) {
1996 if (mac->type == e1000_i350 && hw->bus.func == 0) {
1997 /* If present, re-initialize the external thermal sensor
1998 * interface.
1999 */
2000 if (adapter->ets)
2001 mac->ops.init_thermal_sensor_thresh(hw);
2002 }
2003 }
2004#endif
Jeff Kirsherb9361362014-03-13 16:07:14 -07002005 /* Re-establish EEE setting */
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002006 if (hw->phy.media_type == e1000_media_type_copper) {
2007 switch (mac->type) {
2008 case e1000_i350:
2009 case e1000_i210:
2010 case e1000_i211:
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002011 igb_set_eee_i350(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002012 break;
2013 case e1000_i354:
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002014 igb_set_eee_i354(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002015 break;
2016 default:
2017 break;
2018 }
2019 }
Nick Nunley88a268c2010-02-17 01:01:59 +00002020 if (!netif_running(adapter->netdev))
2021 igb_power_down_link(adapter);
2022
Auke Kok9d5c8242008-01-24 02:22:38 -08002023 igb_update_mng_vlan(adapter);
2024
2025 /* Enable h/w to recognize an 802.1Q VLAN Ethernet packet */
2026 wr32(E1000_VET, ETHERNET_IEEE_VLAN_TYPE);
2027
Matthew Vick1f6e8172012-08-18 07:26:33 +00002028 /* Re-enable PTP, where applicable. */
2029 igb_ptp_reset(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00002030
Alexander Duyck330a6d62009-10-27 23:51:35 +00002031 igb_get_phy_info(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002032}
2033
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002034static netdev_features_t igb_fix_features(struct net_device *netdev,
2035 netdev_features_t features)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002036{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002037 /* Since there is no support for separate Rx/Tx vlan accel
2038 * enable/disable make sure Tx flag is always in same state as Rx.
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002039 */
Patrick McHardyf6469682013-04-19 02:04:27 +00002040 if (features & NETIF_F_HW_VLAN_CTAG_RX)
2041 features |= NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002042 else
Patrick McHardyf6469682013-04-19 02:04:27 +00002043 features &= ~NETIF_F_HW_VLAN_CTAG_TX;
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002044
2045 return features;
2046}
2047
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002048static int igb_set_features(struct net_device *netdev,
2049 netdev_features_t features)
Michał Mirosławac52caa2011-06-08 08:38:01 +00002050{
Michał Mirosławc8f44af2011-11-15 15:29:55 +00002051 netdev_features_t changed = netdev->features ^ features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002052 struct igb_adapter *adapter = netdev_priv(netdev);
Michał Mirosławac52caa2011-06-08 08:38:01 +00002053
Patrick McHardyf6469682013-04-19 02:04:27 +00002054 if (changed & NETIF_F_HW_VLAN_CTAG_RX)
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002055 igb_vlan_mode(netdev, features);
2056
Alexander Duyck16903ca2016-01-06 23:11:18 -08002057 if (!(changed & (NETIF_F_RXALL | NETIF_F_NTUPLE)))
Ben Greear89eaefb2012-03-06 09:41:58 +00002058 return 0;
2059
2060 netdev->features = features;
2061
2062 if (netif_running(netdev))
2063 igb_reinit_locked(adapter);
2064 else
2065 igb_reset(adapter);
2066
Michał Mirosławac52caa2011-06-08 08:38:01 +00002067 return 0;
2068}
2069
Alexander Duyck268f9d32016-01-06 23:11:34 -08002070static int igb_ndo_fdb_add(struct ndmsg *ndm, struct nlattr *tb[],
2071 struct net_device *dev,
2072 const unsigned char *addr, u16 vid,
2073 u16 flags)
2074{
2075 /* guarantee we can provide a unique filter for the unicast address */
2076 if (is_unicast_ether_addr(addr) || is_link_local_ether_addr(addr)) {
2077 struct igb_adapter *adapter = netdev_priv(dev);
2078 struct e1000_hw *hw = &adapter->hw;
2079 int vfn = adapter->vfs_allocated_count;
2080 int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
2081
2082 if (netdev_uc_count(dev) >= rar_entries)
2083 return -ENOMEM;
2084 }
2085
2086 return ndo_dflt_fdb_add(ndm, tb, dev, addr, vid, flags);
2087}
2088
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002089static const struct net_device_ops igb_netdev_ops = {
Alexander Duyck559e9c42009-10-27 23:52:50 +00002090 .ndo_open = igb_open,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002091 .ndo_stop = igb_close,
Alexander Duyckcd392f52011-08-26 07:43:59 +00002092 .ndo_start_xmit = igb_xmit_frame,
Eric Dumazet12dcd862010-10-15 17:27:10 +00002093 .ndo_get_stats64 = igb_get_stats64,
Alexander Duyckff41f8d2009-09-03 14:48:56 +00002094 .ndo_set_rx_mode = igb_set_rx_mode,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002095 .ndo_set_mac_address = igb_set_mac,
2096 .ndo_change_mtu = igb_change_mtu,
2097 .ndo_do_ioctl = igb_ioctl,
2098 .ndo_tx_timeout = igb_tx_timeout,
2099 .ndo_validate_addr = eth_validate_addr,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002100 .ndo_vlan_rx_add_vid = igb_vlan_rx_add_vid,
2101 .ndo_vlan_rx_kill_vid = igb_vlan_rx_kill_vid,
Williams, Mitch A8151d292010-02-10 01:44:24 +00002102 .ndo_set_vf_mac = igb_ndo_set_vf_mac,
2103 .ndo_set_vf_vlan = igb_ndo_set_vf_vlan,
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04002104 .ndo_set_vf_rate = igb_ndo_set_vf_bw,
Lior Levy70ea4782013-03-03 20:27:48 +00002105 .ndo_set_vf_spoofchk = igb_ndo_set_vf_spoofchk,
Williams, Mitch A8151d292010-02-10 01:44:24 +00002106 .ndo_get_vf_config = igb_ndo_get_vf_config,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002107#ifdef CONFIG_NET_POLL_CONTROLLER
2108 .ndo_poll_controller = igb_netpoll,
2109#endif
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00002110 .ndo_fix_features = igb_fix_features,
2111 .ndo_set_features = igb_set_features,
Alexander Duyck268f9d32016-01-06 23:11:34 -08002112 .ndo_fdb_add = igb_ndo_fdb_add,
Toshiaki Makita1abbc982015-03-27 14:31:16 +09002113 .ndo_features_check = passthru_features_check,
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002114};
2115
Taku Izumi42bfd33a2008-06-20 12:10:30 +09002116/**
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002117 * igb_set_fw_version - Configure version string for ethtool
2118 * @adapter: adapter struct
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002119 **/
2120void igb_set_fw_version(struct igb_adapter *adapter)
2121{
2122 struct e1000_hw *hw = &adapter->hw;
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002123 struct e1000_fw_version fw;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002124
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002125 igb_get_fw_version(hw, &fw);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002126
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002127 switch (hw->mac.type) {
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002128 case e1000_i210:
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002129 case e1000_i211:
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002130 if (!(igb_get_flash_presence_i210(hw))) {
2131 snprintf(adapter->fw_version,
2132 sizeof(adapter->fw_version),
2133 "%2d.%2d-%d",
2134 fw.invm_major, fw.invm_minor,
2135 fw.invm_img_type);
2136 break;
2137 }
2138 /* fall through */
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002139 default:
2140 /* if option is rom valid, display its version too */
2141 if (fw.or_valid) {
2142 snprintf(adapter->fw_version,
2143 sizeof(adapter->fw_version),
2144 "%d.%d, 0x%08x, %d.%d.%d",
2145 fw.eep_major, fw.eep_minor, fw.etrack_id,
2146 fw.or_major, fw.or_build, fw.or_patch);
2147 /* no option rom */
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002148 } else if (fw.etrack_id != 0X0000) {
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002149 snprintf(adapter->fw_version,
Carolyn Wyborny7dc98a62013-07-16 19:25:33 +00002150 sizeof(adapter->fw_version),
2151 "%d.%d, 0x%08x",
2152 fw.eep_major, fw.eep_minor, fw.etrack_id);
2153 } else {
2154 snprintf(adapter->fw_version,
2155 sizeof(adapter->fw_version),
2156 "%d.%d.%d",
2157 fw.eep_major, fw.eep_minor, fw.eep_build);
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002158 }
Carolyn Wyborny0b1a6f22012-10-18 07:16:19 +00002159 break;
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002160 }
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002161}
2162
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002163/**
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002164 * igb_init_mas - init Media Autosense feature if enabled in the NVM
2165 *
2166 * @adapter: adapter struct
2167 **/
2168static void igb_init_mas(struct igb_adapter *adapter)
2169{
2170 struct e1000_hw *hw = &adapter->hw;
2171 u16 eeprom_data;
2172
2173 hw->nvm.ops.read(hw, NVM_COMPAT, 1, &eeprom_data);
2174 switch (hw->bus.func) {
2175 case E1000_FUNC_0:
2176 if (eeprom_data & IGB_MAS_ENABLE_0) {
2177 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2178 netdev_info(adapter->netdev,
2179 "MAS: Enabling Media Autosense for port %d\n",
2180 hw->bus.func);
2181 }
2182 break;
2183 case E1000_FUNC_1:
2184 if (eeprom_data & IGB_MAS_ENABLE_1) {
2185 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2186 netdev_info(adapter->netdev,
2187 "MAS: Enabling Media Autosense for port %d\n",
2188 hw->bus.func);
2189 }
2190 break;
2191 case E1000_FUNC_2:
2192 if (eeprom_data & IGB_MAS_ENABLE_2) {
2193 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2194 netdev_info(adapter->netdev,
2195 "MAS: Enabling Media Autosense for port %d\n",
2196 hw->bus.func);
2197 }
2198 break;
2199 case E1000_FUNC_3:
2200 if (eeprom_data & IGB_MAS_ENABLE_3) {
2201 adapter->flags |= IGB_FLAG_MAS_ENABLE;
2202 netdev_info(adapter->netdev,
2203 "MAS: Enabling Media Autosense for port %d\n",
2204 hw->bus.func);
2205 }
2206 break;
2207 default:
2208 /* Shouldn't get here */
2209 netdev_err(adapter->netdev,
2210 "MAS: Invalid port configuration, returning\n");
2211 break;
2212 }
2213}
2214
2215/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002216 * igb_init_i2c - Init I2C interface
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002217 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002218 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002219static s32 igb_init_i2c(struct igb_adapter *adapter)
2220{
Todd Fujinaka23d87822014-06-04 07:12:15 +00002221 s32 status = 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002222
2223 /* I2C interface supported on i350 devices */
2224 if (adapter->hw.mac.type != e1000_i350)
Todd Fujinaka23d87822014-06-04 07:12:15 +00002225 return 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002226
2227 /* Initialize the i2c bus which is controlled by the registers.
2228 * This bus will use the i2c_algo_bit structue that implements
2229 * the protocol through toggling of the 4 bits in the register.
2230 */
2231 adapter->i2c_adap.owner = THIS_MODULE;
2232 adapter->i2c_algo = igb_i2c_algo;
2233 adapter->i2c_algo.data = adapter;
2234 adapter->i2c_adap.algo_data = &adapter->i2c_algo;
2235 adapter->i2c_adap.dev.parent = &adapter->pdev->dev;
2236 strlcpy(adapter->i2c_adap.name, "igb BB",
2237 sizeof(adapter->i2c_adap.name));
2238 status = i2c_bit_add_bus(&adapter->i2c_adap);
2239 return status;
2240}
2241
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002242/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002243 * igb_probe - Device Initialization Routine
2244 * @pdev: PCI device information struct
2245 * @ent: entry in igb_pci_tbl
Auke Kok9d5c8242008-01-24 02:22:38 -08002246 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002247 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08002248 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002249 * igb_probe initializes an adapter identified by a pci_dev structure.
2250 * The OS initialization, configuring of the adapter private structure,
2251 * and a hardware reset occur.
Auke Kok9d5c8242008-01-24 02:22:38 -08002252 **/
Greg Kroah-Hartman1dd06ae2012-12-06 14:30:56 +00002253static int igb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
Auke Kok9d5c8242008-01-24 02:22:38 -08002254{
2255 struct net_device *netdev;
2256 struct igb_adapter *adapter;
2257 struct e1000_hw *hw;
Alexander Duyck4337e992009-10-27 23:48:31 +00002258 u16 eeprom_data = 0;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002259 s32 ret_val;
Alexander Duyck4337e992009-10-27 23:48:31 +00002260 static int global_quad_port_a; /* global quad port a indication */
Auke Kok9d5c8242008-01-24 02:22:38 -08002261 const struct e1000_info *ei = igb_info_tbl[ent->driver_data];
David S. Miller2d6a5e92009-03-17 15:01:30 -07002262 int err, pci_using_dac;
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002263 u8 part_str[E1000_PBANUM_LENGTH];
Auke Kok9d5c8242008-01-24 02:22:38 -08002264
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002265 /* Catch broken hardware that put the wrong VF device ID in
2266 * the PCIe SR-IOV capability.
2267 */
2268 if (pdev->is_virtfn) {
2269 WARN(1, KERN_ERR "%s (%hx:%hx) should not be a VF!\n",
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002270 pci_name(pdev), pdev->vendor, pdev->device);
Andy Gospodarekbded64a2010-07-21 06:40:31 +00002271 return -EINVAL;
2272 }
2273
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002274 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002275 if (err)
2276 return err;
2277
2278 pci_using_dac = 0;
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002279 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
Auke Kok9d5c8242008-01-24 02:22:38 -08002280 if (!err) {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002281 pci_using_dac = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08002282 } else {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002283 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
Auke Kok9d5c8242008-01-24 02:22:38 -08002284 if (err) {
Russell Kingdc4ff9b2013-06-10 12:24:50 +01002285 dev_err(&pdev->dev,
2286 "No usable DMA configuration, aborting\n");
2287 goto err_dma;
Auke Kok9d5c8242008-01-24 02:22:38 -08002288 }
2289 }
2290
Alexander Duyckaed5dec2009-02-06 23:16:04 +00002291 err = pci_request_selected_regions(pdev, pci_select_bars(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002292 IORESOURCE_MEM),
2293 igb_driver_name);
Auke Kok9d5c8242008-01-24 02:22:38 -08002294 if (err)
2295 goto err_pci_reg;
2296
Frans Pop19d5afd2009-10-02 10:04:12 -07002297 pci_enable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002298
Auke Kok9d5c8242008-01-24 02:22:38 -08002299 pci_set_master(pdev);
Auke Kokc682fc22008-04-23 11:09:34 -07002300 pci_save_state(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002301
2302 err = -ENOMEM;
Alexander Duyck1bfaf072009-02-19 20:39:23 -08002303 netdev = alloc_etherdev_mq(sizeof(struct igb_adapter),
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00002304 IGB_MAX_TX_QUEUES);
Auke Kok9d5c8242008-01-24 02:22:38 -08002305 if (!netdev)
2306 goto err_alloc_etherdev;
2307
2308 SET_NETDEV_DEV(netdev, &pdev->dev);
2309
2310 pci_set_drvdata(pdev, netdev);
2311 adapter = netdev_priv(netdev);
2312 adapter->netdev = netdev;
2313 adapter->pdev = pdev;
2314 hw = &adapter->hw;
2315 hw->back = adapter;
stephen hemmingerb3f4d592012-03-13 06:04:20 +00002316 adapter->msg_enable = netif_msg_init(debug, DEFAULT_MSG_ENABLE);
Auke Kok9d5c8242008-01-24 02:22:38 -08002317
Auke Kok9d5c8242008-01-24 02:22:38 -08002318 err = -EIO;
Jarod Wilson73bf8042015-09-10 15:37:50 -04002319 adapter->io_addr = pci_iomap(pdev, 0, 0);
2320 if (!adapter->io_addr)
Auke Kok9d5c8242008-01-24 02:22:38 -08002321 goto err_ioremap;
Jarod Wilson73bf8042015-09-10 15:37:50 -04002322 /* hw->hw_addr can be altered, we'll use adapter->io_addr for unmap */
2323 hw->hw_addr = adapter->io_addr;
Auke Kok9d5c8242008-01-24 02:22:38 -08002324
Stephen Hemminger2e5c6922008-11-19 22:20:44 -08002325 netdev->netdev_ops = &igb_netdev_ops;
Auke Kok9d5c8242008-01-24 02:22:38 -08002326 igb_set_ethtool_ops(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002327 netdev->watchdog_timeo = 5 * HZ;
Auke Kok9d5c8242008-01-24 02:22:38 -08002328
2329 strncpy(netdev->name, pci_name(pdev), sizeof(netdev->name) - 1);
2330
Aaron Sierra89dbefb2013-10-31 00:32:34 +00002331 netdev->mem_start = pci_resource_start(pdev, 0);
2332 netdev->mem_end = pci_resource_end(pdev, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08002333
Auke Kok9d5c8242008-01-24 02:22:38 -08002334 /* PCI config space info */
2335 hw->vendor_id = pdev->vendor;
2336 hw->device_id = pdev->device;
2337 hw->revision_id = pdev->revision;
2338 hw->subsystem_vendor_id = pdev->subsystem_vendor;
2339 hw->subsystem_device_id = pdev->subsystem_device;
2340
Auke Kok9d5c8242008-01-24 02:22:38 -08002341 /* Copy the default MAC, PHY and NVM function pointers */
2342 memcpy(&hw->mac.ops, ei->mac_ops, sizeof(hw->mac.ops));
2343 memcpy(&hw->phy.ops, ei->phy_ops, sizeof(hw->phy.ops));
2344 memcpy(&hw->nvm.ops, ei->nvm_ops, sizeof(hw->nvm.ops));
2345 /* Initialize skew-specific constants */
2346 err = ei->get_invariants(hw);
2347 if (err)
Alexander Duyck450c87c2009-02-06 23:22:11 +00002348 goto err_sw_init;
Auke Kok9d5c8242008-01-24 02:22:38 -08002349
Alexander Duyck450c87c2009-02-06 23:22:11 +00002350 /* setup the private structure */
Auke Kok9d5c8242008-01-24 02:22:38 -08002351 err = igb_sw_init(adapter);
2352 if (err)
2353 goto err_sw_init;
2354
2355 igb_get_bus_info_pcie(hw);
2356
2357 hw->phy.autoneg_wait_to_complete = false;
Auke Kok9d5c8242008-01-24 02:22:38 -08002358
2359 /* Copper options */
2360 if (hw->phy.media_type == e1000_media_type_copper) {
2361 hw->phy.mdix = AUTO_ALL_MODES;
2362 hw->phy.disable_polarity_correction = false;
2363 hw->phy.ms_type = e1000_ms_hw_default;
2364 }
2365
2366 if (igb_check_reset_block(hw))
2367 dev_info(&pdev->dev,
2368 "PHY reset is blocked due to SOL/IDER session.\n");
2369
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002370 /* features is initialized to 0 in allocation, it might have bits
Alexander Duyck077887c2011-08-26 07:46:29 +00002371 * set by igb_sw_init so we should use an or instead of an
2372 * assignment.
2373 */
2374 netdev->features |= NETIF_F_SG |
Alexander Duyck077887c2011-08-26 07:46:29 +00002375 NETIF_F_TSO |
2376 NETIF_F_TSO6 |
2377 NETIF_F_RXHASH |
2378 NETIF_F_RXCSUM |
Alexander Duyck6e033702016-01-13 07:31:23 -08002379 NETIF_F_HW_CSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00002380 NETIF_F_HW_VLAN_CTAG_RX |
2381 NETIF_F_HW_VLAN_CTAG_TX;
Michał Mirosławac52caa2011-06-08 08:38:01 +00002382
Alexander Duyck6e033702016-01-13 07:31:23 -08002383 if (hw->mac.type >= e1000_82576)
2384 netdev->features |= NETIF_F_SCTP_CRC;
2385
Alexander Duyck077887c2011-08-26 07:46:29 +00002386 /* copy netdev features into list of user selectable features */
2387 netdev->hw_features |= netdev->features;
Ben Greear89eaefb2012-03-06 09:41:58 +00002388 netdev->hw_features |= NETIF_F_RXALL;
Auke Kok9d5c8242008-01-24 02:22:38 -08002389
Alexander Duyck6e033702016-01-13 07:31:23 -08002390 if (hw->mac.type >= e1000_i350)
2391 netdev->hw_features |= NETIF_F_NTUPLE;
2392
Alexander Duyck077887c2011-08-26 07:46:29 +00002393 /* set this bit last since it cannot be part of hw_features */
Patrick McHardyf6469682013-04-19 02:04:27 +00002394 netdev->features |= NETIF_F_HW_VLAN_CTAG_FILTER;
Alexander Duyck077887c2011-08-26 07:46:29 +00002395
Alexander Duyck6e033702016-01-13 07:31:23 -08002396 netdev->vlan_features |= NETIF_F_SG |
2397 NETIF_F_TSO |
Alexander Duyck077887c2011-08-26 07:46:29 +00002398 NETIF_F_TSO6 |
Alexander Duyck6e033702016-01-13 07:31:23 -08002399 NETIF_F_HW_CSUM |
2400 NETIF_F_SCTP_CRC;
2401
2402 netdev->mpls_features |= NETIF_F_HW_CSUM;
2403 netdev->hw_enc_features |= NETIF_F_HW_CSUM;
Jeff Kirsher48f29ff2008-06-05 04:06:27 -07002404
Ben Greear6b8f0922012-03-06 09:41:53 +00002405 netdev->priv_flags |= IFF_SUPP_NOFCS;
2406
Yi Zou7b872a52010-09-22 17:57:58 +00002407 if (pci_using_dac) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002408 netdev->features |= NETIF_F_HIGHDMA;
Yi Zou7b872a52010-09-22 17:57:58 +00002409 netdev->vlan_features |= NETIF_F_HIGHDMA;
2410 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002411
Jiri Pirko01789342011-08-16 06:29:00 +00002412 netdev->priv_flags |= IFF_UNICAST_FLT;
2413
Alexander Duyck330a6d62009-10-27 23:51:35 +00002414 adapter->en_mng_pt = igb_enable_mng_pass_thru(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002415
2416 /* before reading the NVM, reset the controller to put the device in a
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002417 * known good starting state
2418 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002419 hw->mac.ops.reset_hw(hw);
2420
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002421 /* make sure the NVM is good , i211/i210 parts can have special NVM
2422 * that doesn't contain a checksum
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002423 */
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002424 switch (hw->mac.type) {
2425 case e1000_i210:
2426 case e1000_i211:
2427 if (igb_get_flash_presence_i210(hw)) {
2428 if (hw->nvm.ops.validate(hw) < 0) {
2429 dev_err(&pdev->dev,
2430 "The NVM Checksum Is Not Valid\n");
2431 err = -EIO;
2432 goto err_eeprom;
2433 }
2434 }
2435 break;
2436 default:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002437 if (hw->nvm.ops.validate(hw) < 0) {
2438 dev_err(&pdev->dev, "The NVM Checksum Is Not Valid\n");
2439 err = -EIO;
2440 goto err_eeprom;
2441 }
Carolyn Wybornyef3a0092013-07-17 19:02:53 +00002442 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08002443 }
2444
2445 /* copy the MAC address out of the NVM */
2446 if (hw->mac.ops.read_mac_addr(hw))
2447 dev_err(&pdev->dev, "NVM Read Error\n");
2448
2449 memcpy(netdev->dev_addr, hw->mac.addr, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08002450
Jiri Pirkoaaeb6cd2013-01-08 01:38:26 +00002451 if (!is_valid_ether_addr(netdev->dev_addr)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08002452 dev_err(&pdev->dev, "Invalid MAC Address\n");
2453 err = -EIO;
2454 goto err_eeprom;
2455 }
2456
Carolyn Wybornyd67974f2012-06-14 16:04:19 +00002457 /* get firmware version for ethtool -i */
2458 igb_set_fw_version(adapter);
2459
Todd Fujinaka27dff8b2014-05-29 05:47:26 +00002460 /* configure RXPBSIZE and TXPBSIZE */
2461 if (hw->mac.type == e1000_i210) {
2462 wr32(E1000_RXPBS, I210_RXPBSIZE_DEFAULT);
2463 wr32(E1000_TXPBS, I210_TXPBSIZE_DEFAULT);
2464 }
2465
Joe Perchesc061b182010-08-23 18:20:03 +00002466 setup_timer(&adapter->watchdog_timer, igb_watchdog,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002467 (unsigned long) adapter);
Joe Perchesc061b182010-08-23 18:20:03 +00002468 setup_timer(&adapter->phy_info_timer, igb_update_phy_info,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002469 (unsigned long) adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08002470
2471 INIT_WORK(&adapter->reset_task, igb_reset_task);
2472 INIT_WORK(&adapter->watchdog_task, igb_watchdog_task);
2473
Alexander Duyck450c87c2009-02-06 23:22:11 +00002474 /* Initialize link properties that are user-changeable */
Auke Kok9d5c8242008-01-24 02:22:38 -08002475 adapter->fc_autoneg = true;
2476 hw->mac.autoneg = true;
2477 hw->phy.autoneg_advertised = 0x2f;
2478
Alexander Duyck0cce1192009-07-23 18:10:24 +00002479 hw->fc.requested_mode = e1000_fc_default;
2480 hw->fc.current_mode = e1000_fc_default;
Auke Kok9d5c8242008-01-24 02:22:38 -08002481
Auke Kok9d5c8242008-01-24 02:22:38 -08002482 igb_validate_mdi_setting(hw);
2483
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002484 /* By default, support wake on port A */
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002485 if (hw->bus.func == 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002486 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2487
2488 /* Check the NVM for wake support on non-port A ports */
2489 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00002490 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_A +
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002491 NVM_82580_LAN_FUNC_OFFSET(hw->bus.func), 1,
2492 &eeprom_data);
Alexander Duycka2cf8b62009-03-13 20:41:17 +00002493 else if (hw->bus.func == 1)
2494 hw->nvm.ops.read(hw, NVM_INIT_CONTROL3_PORT_B, 1, &eeprom_data);
Auke Kok9d5c8242008-01-24 02:22:38 -08002495
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002496 if (eeprom_data & IGB_EEPROM_APME)
2497 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002498
2499 /* now that we have the eeprom settings, apply the special cases where
2500 * the eeprom may be wrong or the board simply won't support wake on
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002501 * lan on a particular port
2502 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002503 switch (pdev->device) {
2504 case E1000_DEV_ID_82575GB_QUAD_COPPER:
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002505 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002506 break;
2507 case E1000_DEV_ID_82575EB_FIBER_SERDES:
Alexander Duyck2d064c02008-07-08 15:10:12 -07002508 case E1000_DEV_ID_82576_FIBER:
2509 case E1000_DEV_ID_82576_SERDES:
Auke Kok9d5c8242008-01-24 02:22:38 -08002510 /* Wake events only supported on port A for dual fiber
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002511 * regardless of eeprom setting
2512 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002513 if (rd32(E1000_STATUS) & E1000_STATUS_FUNC_1)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002514 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002515 break;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002516 case E1000_DEV_ID_82576_QUAD_COPPER:
Stefan Assmannd5aa2252010-04-09 09:51:34 +00002517 case E1000_DEV_ID_82576_QUAD_COPPER_ET2:
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002518 /* if quad port adapter, disable WoL on all but port A */
2519 if (global_quad_port_a != 0)
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002520 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Alexander Duyckc8ea5ea2009-03-13 20:42:35 +00002521 else
2522 adapter->flags |= IGB_FLAG_QUAD_PORT_A;
2523 /* Reset for multiple quad port adapters */
2524 if (++global_quad_port_a == 4)
2525 global_quad_port_a = 0;
2526 break;
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002527 default:
2528 /* If the device can't wake, don't set software support */
2529 if (!device_can_wakeup(&adapter->pdev->dev))
2530 adapter->flags &= ~IGB_FLAG_WOL_SUPPORTED;
Auke Kok9d5c8242008-01-24 02:22:38 -08002531 }
2532
2533 /* initialize the wol settings based on the eeprom settings */
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002534 if (adapter->flags & IGB_FLAG_WOL_SUPPORTED)
2535 adapter->wol |= E1000_WUFC_MAG;
2536
2537 /* Some vendors want WoL disabled by default, but still supported */
2538 if ((hw->mac.type == e1000_i350) &&
2539 (pdev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
2540 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2541 adapter->wol = 0;
2542 }
2543
Todd Fujinaka5e350b92016-01-05 10:08:28 -08002544 /* Some vendors want the ability to Use the EEPROM setting as
2545 * enable/disable only, and not for capability
2546 */
2547 if (((hw->mac.type == e1000_i350) ||
2548 (hw->mac.type == e1000_i354)) &&
2549 (pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)) {
2550 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2551 adapter->wol = 0;
2552 }
2553 if (hw->mac.type == e1000_i350) {
2554 if (((pdev->subsystem_device == 0x5001) ||
2555 (pdev->subsystem_device == 0x5002)) &&
2556 (hw->bus.func == 0)) {
2557 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2558 adapter->wol = 0;
2559 }
2560 if (pdev->subsystem_device == 0x1F52)
2561 adapter->flags |= IGB_FLAG_WOL_SUPPORTED;
2562 }
2563
Matthew Vick63d4a8f2012-11-09 05:49:54 +00002564 device_set_wakeup_enable(&adapter->pdev->dev,
2565 adapter->flags & IGB_FLAG_WOL_SUPPORTED);
Auke Kok9d5c8242008-01-24 02:22:38 -08002566
2567 /* reset the hardware with the new settings */
2568 igb_reset(adapter);
2569
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002570 /* Init the I2C interface */
2571 err = igb_init_i2c(adapter);
2572 if (err) {
2573 dev_err(&pdev->dev, "failed to init i2c interface\n");
2574 goto err_eeprom;
2575 }
2576
Auke Kok9d5c8242008-01-24 02:22:38 -08002577 /* let the f/w know that the h/w is now under the control of the
Carolyn Wybornye52c0f92014-04-11 01:46:06 +00002578 * driver.
2579 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002580 igb_get_hw_control(adapter);
2581
Auke Kok9d5c8242008-01-24 02:22:38 -08002582 strcpy(netdev->name, "eth%d");
2583 err = register_netdev(netdev);
2584 if (err)
2585 goto err_register;
2586
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00002587 /* carrier off reporting is important to ethtool even BEFORE open */
2588 netif_carrier_off(netdev);
2589
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002590#ifdef CONFIG_IGB_DCA
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08002591 if (dca_add_requester(&pdev->dev) == 0) {
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002592 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002593 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002594 igb_setup_dca(adapter);
2595 }
Alexander Duyckc5b9bd52009-10-27 23:46:01 +00002596
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002597#endif
Carolyn Wybornye4288932012-12-07 03:01:42 +00002598#ifdef CONFIG_IGB_HWMON
2599 /* Initialize the thermal sensor on i350 devices. */
2600 if (hw->mac.type == e1000_i350 && hw->bus.func == 0) {
2601 u16 ets_word;
Matthew Vick3c89f6d2012-08-10 05:40:43 +00002602
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002603 /* Read the NVM to determine if this i350 device supports an
Carolyn Wybornye4288932012-12-07 03:01:42 +00002604 * external thermal sensor.
2605 */
2606 hw->nvm.ops.read(hw, NVM_ETS_CFG, 1, &ets_word);
2607 if (ets_word != 0x0000 && ets_word != 0xFFFF)
2608 adapter->ets = true;
2609 else
2610 adapter->ets = false;
2611 if (igb_sysfs_init(adapter))
2612 dev_err(&pdev->dev,
2613 "failed to allocate sysfs resources\n");
2614 } else {
2615 adapter->ets = false;
2616 }
2617#endif
Carolyn Wyborny56cec242013-10-17 05:36:26 +00002618 /* Check if Media Autosense is enabled */
2619 adapter->ei = *ei;
2620 if (hw->dev_spec._82575.mas_capable)
2621 igb_init_mas(adapter);
2622
Anders Berggren673b8b72011-02-04 07:32:32 +00002623 /* do hw tstamp init after resetting */
Richard Cochran7ebae812012-03-16 10:55:37 +00002624 igb_ptp_init(adapter);
Anders Berggren673b8b72011-02-04 07:32:32 +00002625
Auke Kok9d5c8242008-01-24 02:22:38 -08002626 dev_info(&pdev->dev, "Intel(R) Gigabit Ethernet Network Connection\n");
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002627 /* print bus type/speed/width info, not applicable to i354 */
2628 if (hw->mac.type != e1000_i354) {
2629 dev_info(&pdev->dev, "%s: (PCIe:%s:%s) %pM\n",
2630 netdev->name,
2631 ((hw->bus.speed == e1000_bus_speed_2500) ? "2.5Gb/s" :
2632 (hw->bus.speed == e1000_bus_speed_5000) ? "5.0Gb/s" :
2633 "unknown"),
2634 ((hw->bus.width == e1000_bus_width_pcie_x4) ?
2635 "Width x4" :
2636 (hw->bus.width == e1000_bus_width_pcie_x2) ?
2637 "Width x2" :
2638 (hw->bus.width == e1000_bus_width_pcie_x1) ?
2639 "Width x1" : "unknown"), netdev->dev_addr);
2640 }
Auke Kok9d5c8242008-01-24 02:22:38 -08002641
Todd Fujinaka53ea6c72013-08-23 07:49:00 +00002642 if ((hw->mac.type >= e1000_i210 ||
2643 igb_get_flash_presence_i210(hw))) {
2644 ret_val = igb_read_part_string(hw, part_str,
2645 E1000_PBANUM_LENGTH);
2646 } else {
2647 ret_val = -E1000_ERR_INVM_VALUE_NOT_FOUND;
2648 }
2649
Carolyn Wyborny9835fd72010-11-22 17:17:21 +00002650 if (ret_val)
2651 strcpy(part_str, "Unknown");
2652 dev_info(&pdev->dev, "%s: PBA No: %s\n", netdev->name, part_str);
Auke Kok9d5c8242008-01-24 02:22:38 -08002653 dev_info(&pdev->dev,
2654 "Using %s interrupts. %d rx queue(s), %d tx queue(s)\n",
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00002655 (adapter->flags & IGB_FLAG_HAS_MSIX) ? "MSI-X" :
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002656 (adapter->flags & IGB_FLAG_HAS_MSI) ? "MSI" : "legacy",
Auke Kok9d5c8242008-01-24 02:22:38 -08002657 adapter->num_rx_queues, adapter->num_tx_queues);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002658 if (hw->phy.media_type == e1000_media_type_copper) {
2659 switch (hw->mac.type) {
2660 case e1000_i350:
2661 case e1000_i210:
2662 case e1000_i211:
2663 /* Enable EEE for internal copper PHY devices */
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002664 err = igb_set_eee_i350(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002665 if ((!err) &&
2666 (!hw->dev_spec._82575.eee_disable)) {
2667 adapter->eee_advert =
2668 MDIO_EEE_100TX | MDIO_EEE_1000T;
2669 adapter->flags |= IGB_FLAG_EEE;
2670 }
2671 break;
2672 case e1000_i354:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002673 if ((rd32(E1000_CTRL_EXT) &
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002674 E1000_CTRL_EXT_LINK_MODE_SGMII)) {
Todd Fujinakac4c112f2014-08-29 06:43:13 +00002675 err = igb_set_eee_i354(hw, true, true);
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00002676 if ((!err) &&
2677 (!hw->dev_spec._82575.eee_disable)) {
2678 adapter->eee_advert =
2679 MDIO_EEE_100TX | MDIO_EEE_1000T;
2680 adapter->flags |= IGB_FLAG_EEE;
2681 }
2682 }
2683 break;
2684 default:
2685 break;
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002686 }
Carolyn Wyborny09b068d2011-03-11 20:42:13 -08002687 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002688 pm_runtime_put_noidle(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08002689 return 0;
2690
2691err_register:
2692 igb_release_hw_control(adapter);
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002693 memset(&adapter->i2c_adap, 0, sizeof(adapter->i2c_adap));
Auke Kok9d5c8242008-01-24 02:22:38 -08002694err_eeprom:
2695 if (!igb_check_reset_block(hw))
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08002696 igb_reset_phy(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08002697
2698 if (hw->flash_address)
2699 iounmap(hw->flash_address);
Auke Kok9d5c8242008-01-24 02:22:38 -08002700err_sw_init:
Jia-Ju Bai42ad1a02015-08-05 22:05:16 +08002701 kfree(adapter->shadow_vfta);
Alexander Duyck047e0032009-10-27 15:49:27 +00002702 igb_clear_interrupt_scheme(adapter);
Todd Fujinakaceee3452015-08-07 17:27:39 -07002703#ifdef CONFIG_PCI_IOV
2704 igb_disable_sriov(pdev);
2705#endif
Jarod Wilson73bf8042015-09-10 15:37:50 -04002706 pci_iounmap(pdev, adapter->io_addr);
Auke Kok9d5c8242008-01-24 02:22:38 -08002707err_ioremap:
2708 free_netdev(netdev);
2709err_alloc_etherdev:
Alexander Duyck559e9c42009-10-27 23:52:50 +00002710 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002711 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002712err_pci_reg:
2713err_dma:
2714 pci_disable_device(pdev);
2715 return err;
2716}
2717
Greg Rosefa44f2f2013-01-17 01:03:06 -08002718#ifdef CONFIG_PCI_IOV
Stefan Assmann781798a2013-09-24 05:18:39 +00002719static int igb_disable_sriov(struct pci_dev *pdev)
Greg Rosefa44f2f2013-01-17 01:03:06 -08002720{
2721 struct net_device *netdev = pci_get_drvdata(pdev);
2722 struct igb_adapter *adapter = netdev_priv(netdev);
2723 struct e1000_hw *hw = &adapter->hw;
2724
2725 /* reclaim resources allocated to VFs */
2726 if (adapter->vf_data) {
2727 /* disable iov and allow time for transactions to clear */
Alexander Duyckb09186d2013-03-26 00:03:26 +00002728 if (pci_vfs_assigned(pdev)) {
Greg Rosefa44f2f2013-01-17 01:03:06 -08002729 dev_warn(&pdev->dev,
2730 "Cannot deallocate SR-IOV virtual functions while they are assigned - VFs will not be deallocated\n");
2731 return -EPERM;
2732 } else {
2733 pci_disable_sriov(pdev);
2734 msleep(500);
2735 }
2736
2737 kfree(adapter->vf_data);
2738 adapter->vf_data = NULL;
2739 adapter->vfs_allocated_count = 0;
2740 wr32(E1000_IOVCTL, E1000_IOVCTL_REUSE_VFQ);
2741 wrfl();
2742 msleep(100);
2743 dev_info(&pdev->dev, "IOV Disabled\n");
2744
2745 /* Re-enable DMA Coalescing flag since IOV is turned off */
2746 adapter->flags |= IGB_FLAG_DMAC;
2747 }
2748
2749 return 0;
2750}
2751
2752static int igb_enable_sriov(struct pci_dev *pdev, int num_vfs)
2753{
2754 struct net_device *netdev = pci_get_drvdata(pdev);
2755 struct igb_adapter *adapter = netdev_priv(netdev);
2756 int old_vfs = pci_num_vf(pdev);
2757 int err = 0;
2758 int i;
2759
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00002760 if (!(adapter->flags & IGB_FLAG_HAS_MSIX) || num_vfs > 7) {
Mitch A Williams50267192013-06-20 06:03:36 +00002761 err = -EPERM;
2762 goto out;
2763 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002764 if (!num_vfs)
2765 goto out;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002766
Stefan Assmann781798a2013-09-24 05:18:39 +00002767 if (old_vfs) {
2768 dev_info(&pdev->dev, "%d pre-allocated VFs found - override max_vfs setting of %d\n",
2769 old_vfs, max_vfs);
2770 adapter->vfs_allocated_count = old_vfs;
2771 } else
2772 adapter->vfs_allocated_count = num_vfs;
Greg Rosefa44f2f2013-01-17 01:03:06 -08002773
2774 adapter->vf_data = kcalloc(adapter->vfs_allocated_count,
2775 sizeof(struct vf_data_storage), GFP_KERNEL);
2776
2777 /* if allocation failed then we do not support SR-IOV */
2778 if (!adapter->vf_data) {
2779 adapter->vfs_allocated_count = 0;
2780 dev_err(&pdev->dev,
2781 "Unable to allocate memory for VF Data Storage\n");
2782 err = -ENOMEM;
2783 goto out;
2784 }
2785
Stefan Assmann781798a2013-09-24 05:18:39 +00002786 /* only call pci_enable_sriov() if no VFs are allocated already */
2787 if (!old_vfs) {
2788 err = pci_enable_sriov(pdev, adapter->vfs_allocated_count);
2789 if (err)
2790 goto err_out;
2791 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002792 dev_info(&pdev->dev, "%d VFs allocated\n",
2793 adapter->vfs_allocated_count);
2794 for (i = 0; i < adapter->vfs_allocated_count; i++)
2795 igb_vf_configure(adapter, i);
2796
2797 /* DMA Coalescing is not supported in IOV mode. */
2798 adapter->flags &= ~IGB_FLAG_DMAC;
2799 goto out;
2800
2801err_out:
2802 kfree(adapter->vf_data);
2803 adapter->vf_data = NULL;
2804 adapter->vfs_allocated_count = 0;
2805out:
2806 return err;
2807}
2808
2809#endif
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002810/**
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002811 * igb_remove_i2c - Cleanup I2C interface
2812 * @adapter: pointer to adapter structure
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002813 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002814static void igb_remove_i2c(struct igb_adapter *adapter)
2815{
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002816 /* free the adapter bus structure */
2817 i2c_del_adapter(&adapter->i2c_adap);
2818}
2819
Auke Kok9d5c8242008-01-24 02:22:38 -08002820/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002821 * igb_remove - Device Removal Routine
2822 * @pdev: PCI device information struct
Auke Kok9d5c8242008-01-24 02:22:38 -08002823 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002824 * igb_remove is called by the PCI subsystem to alert the driver
2825 * that it should release a PCI device. The could be caused by a
2826 * Hot-Plug event, or because the driver is going to be removed from
2827 * memory.
Auke Kok9d5c8242008-01-24 02:22:38 -08002828 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002829static void igb_remove(struct pci_dev *pdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08002830{
2831 struct net_device *netdev = pci_get_drvdata(pdev);
2832 struct igb_adapter *adapter = netdev_priv(netdev);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002833 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08002834
Yan, Zheng749ab2c2012-01-04 20:23:37 +00002835 pm_runtime_get_noresume(&pdev->dev);
Carolyn Wybornye4288932012-12-07 03:01:42 +00002836#ifdef CONFIG_IGB_HWMON
2837 igb_sysfs_exit(adapter);
2838#endif
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00002839 igb_remove_i2c(adapter);
Matthew Vicka79f4f82012-08-10 05:40:44 +00002840 igb_ptp_stop(adapter);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002841 /* The watchdog timer may be rescheduled, so explicitly
Tejun Heo760141a2010-12-12 16:45:14 +01002842 * disable watchdog from being rescheduled.
2843 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002844 set_bit(__IGB_DOWN, &adapter->state);
2845 del_timer_sync(&adapter->watchdog_timer);
2846 del_timer_sync(&adapter->phy_info_timer);
2847
Tejun Heo760141a2010-12-12 16:45:14 +01002848 cancel_work_sync(&adapter->reset_task);
2849 cancel_work_sync(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08002850
Jeff Kirsher421e02f2008-10-17 11:08:31 -07002851#ifdef CONFIG_IGB_DCA
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002852 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002853 dev_info(&pdev->dev, "DCA disabled\n");
2854 dca_remove_requester(&pdev->dev);
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07002855 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08002856 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07002857 }
2858#endif
2859
Auke Kok9d5c8242008-01-24 02:22:38 -08002860 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002861 * would have already happened in close and is redundant.
2862 */
Auke Kok9d5c8242008-01-24 02:22:38 -08002863 igb_release_hw_control(adapter);
2864
Alexander Duyck37680112009-02-19 20:40:30 -08002865#ifdef CONFIG_PCI_IOV
Greg Rosefa44f2f2013-01-17 01:03:06 -08002866 igb_disable_sriov(pdev);
Alexander Duyck37680112009-02-19 20:40:30 -08002867#endif
Alexander Duyck559e9c42009-10-27 23:52:50 +00002868
Alex Williamsonc23d92b2015-07-29 14:38:15 -06002869 unregister_netdev(netdev);
2870
2871 igb_clear_interrupt_scheme(adapter);
2872
Jarod Wilson73bf8042015-09-10 15:37:50 -04002873 pci_iounmap(pdev, adapter->io_addr);
Alexander Duyck28b07592009-02-06 23:20:31 +00002874 if (hw->flash_address)
2875 iounmap(hw->flash_address);
Alexander Duyck559e9c42009-10-27 23:52:50 +00002876 pci_release_selected_regions(pdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002877 pci_select_bars(pdev, IORESOURCE_MEM));
Auke Kok9d5c8242008-01-24 02:22:38 -08002878
Carolyn Wyborny1128c752011-10-14 00:13:49 +00002879 kfree(adapter->shadow_vfta);
Auke Kok9d5c8242008-01-24 02:22:38 -08002880 free_netdev(netdev);
2881
Frans Pop19d5afd2009-10-02 10:04:12 -07002882 pci_disable_pcie_error_reporting(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08002883
Auke Kok9d5c8242008-01-24 02:22:38 -08002884 pci_disable_device(pdev);
2885}
2886
2887/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002888 * igb_probe_vfs - Initialize vf data storage and add VFs to pci config space
2889 * @adapter: board private structure to initialize
Alexander Duycka6b623e2009-10-27 23:47:53 +00002890 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002891 * This function initializes the vf specific data storage and then attempts to
2892 * allocate the VFs. The reason for ordering it this way is because it is much
2893 * mor expensive time wise to disable SR-IOV than it is to allocate and free
2894 * the memory for the VFs.
Alexander Duycka6b623e2009-10-27 23:47:53 +00002895 **/
Bill Pemberton9f9a12f2012-12-03 09:24:25 -05002896static void igb_probe_vfs(struct igb_adapter *adapter)
Alexander Duycka6b623e2009-10-27 23:47:53 +00002897{
2898#ifdef CONFIG_PCI_IOV
2899 struct pci_dev *pdev = adapter->pdev;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002900 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka6b623e2009-10-27 23:47:53 +00002901
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002902 /* Virtualization features not supported on i210 family. */
2903 if ((hw->mac.type == e1000_i210) || (hw->mac.type == e1000_i211))
2904 return;
2905
Jan Beulichbe069982015-10-19 04:23:29 -06002906 /* Of the below we really only want the effect of getting
2907 * IGB_FLAG_HAS_MSIX set (if available), without which
2908 * igb_enable_sriov() has no effect.
2909 */
2910 igb_set_interrupt_capability(adapter, true);
2911 igb_reset_interrupt_capability(adapter);
2912
Greg Rosefa44f2f2013-01-17 01:03:06 -08002913 pci_sriov_set_totalvfs(pdev, 7);
Stefan Assmann6423fc32015-07-10 15:01:12 +02002914 igb_enable_sriov(pdev, max_vfs);
Alexander Duycka6b623e2009-10-27 23:47:53 +00002915
Alexander Duycka6b623e2009-10-27 23:47:53 +00002916#endif /* CONFIG_PCI_IOV */
2917}
2918
Greg Rosefa44f2f2013-01-17 01:03:06 -08002919static void igb_init_queue_configuration(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08002920{
2921 struct e1000_hw *hw = &adapter->hw;
Matthew Vick374a5422012-05-18 04:54:58 +00002922 u32 max_rss_queues;
Auke Kok9d5c8242008-01-24 02:22:38 -08002923
Matthew Vick374a5422012-05-18 04:54:58 +00002924 /* Determine the maximum number of RSS queues supported. */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002925 switch (hw->mac.type) {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002926 case e1000_i211:
Matthew Vick374a5422012-05-18 04:54:58 +00002927 max_rss_queues = IGB_MAX_RX_QUEUES_I211;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002928 break;
Matthew Vick374a5422012-05-18 04:54:58 +00002929 case e1000_82575:
2930 case e1000_i210:
2931 max_rss_queues = IGB_MAX_RX_QUEUES_82575;
2932 break;
2933 case e1000_i350:
2934 /* I350 cannot do RSS and SR-IOV at the same time */
2935 if (!!adapter->vfs_allocated_count) {
2936 max_rss_queues = 1;
2937 break;
2938 }
2939 /* fall through */
2940 case e1000_82576:
2941 if (!!adapter->vfs_allocated_count) {
2942 max_rss_queues = 2;
2943 break;
2944 }
2945 /* fall through */
2946 case e1000_82580:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002947 case e1000_i354:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002948 default:
Matthew Vick374a5422012-05-18 04:54:58 +00002949 max_rss_queues = IGB_MAX_RX_QUEUES;
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00002950 break;
2951 }
Alexander Duycka99955f2009-11-12 18:37:19 +00002952
Matthew Vick374a5422012-05-18 04:54:58 +00002953 adapter->rss_queues = min_t(u32, max_rss_queues, num_online_cpus());
2954
Shota Suzuki72ddef02015-07-01 09:25:52 +09002955 igb_set_flag_queue_pairs(adapter, max_rss_queues);
2956}
2957
2958void igb_set_flag_queue_pairs(struct igb_adapter *adapter,
2959 const u32 max_rss_queues)
2960{
2961 struct e1000_hw *hw = &adapter->hw;
2962
Matthew Vick374a5422012-05-18 04:54:58 +00002963 /* Determine if we need to pair queues. */
2964 switch (hw->mac.type) {
2965 case e1000_82575:
2966 case e1000_i211:
2967 /* Device supports enough interrupts without queue pairing. */
2968 break;
2969 case e1000_82576:
Matthew Vick374a5422012-05-18 04:54:58 +00002970 case e1000_82580:
2971 case e1000_i350:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00002972 case e1000_i354:
Matthew Vick374a5422012-05-18 04:54:58 +00002973 case e1000_i210:
2974 default:
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002975 /* If rss_queues > half of max_rss_queues, pair the queues in
Matthew Vick374a5422012-05-18 04:54:58 +00002976 * order to conserve interrupts due to limited supply.
2977 */
2978 if (adapter->rss_queues > (max_rss_queues / 2))
2979 adapter->flags |= IGB_FLAG_QUEUE_PAIRS;
Shota Suzuki37a5d162015-12-11 18:44:00 +09002980 else
2981 adapter->flags &= ~IGB_FLAG_QUEUE_PAIRS;
Matthew Vick374a5422012-05-18 04:54:58 +00002982 break;
2983 }
Greg Rosefa44f2f2013-01-17 01:03:06 -08002984}
2985
2986/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002987 * igb_sw_init - Initialize general software structures (struct igb_adapter)
2988 * @adapter: board private structure to initialize
Greg Rosefa44f2f2013-01-17 01:03:06 -08002989 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00002990 * igb_sw_init initializes the Adapter private data structure.
2991 * Fields are initialized based on PCI device information and
2992 * OS network device settings (MTU size).
Greg Rosefa44f2f2013-01-17 01:03:06 -08002993 **/
2994static int igb_sw_init(struct igb_adapter *adapter)
2995{
2996 struct e1000_hw *hw = &adapter->hw;
2997 struct net_device *netdev = adapter->netdev;
2998 struct pci_dev *pdev = adapter->pdev;
2999
3000 pci_read_config_word(pdev, PCI_COMMAND, &hw->bus.pci_cmd_word);
3001
3002 /* set default ring sizes */
3003 adapter->tx_ring_count = IGB_DEFAULT_TXD;
3004 adapter->rx_ring_count = IGB_DEFAULT_RXD;
3005
3006 /* set default ITR values */
3007 adapter->rx_itr_setting = IGB_DEFAULT_ITR;
3008 adapter->tx_itr_setting = IGB_DEFAULT_ITR;
3009
3010 /* set default work limits */
3011 adapter->tx_work_limit = IGB_DEFAULT_TX_WORK;
3012
3013 adapter->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN +
3014 VLAN_HLEN;
3015 adapter->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
3016
3017 spin_lock_init(&adapter->stats64_lock);
3018#ifdef CONFIG_PCI_IOV
3019 switch (hw->mac.type) {
3020 case e1000_82576:
3021 case e1000_i350:
3022 if (max_vfs > 7) {
3023 dev_warn(&pdev->dev,
3024 "Maximum of 7 VFs per PF, using max\n");
Alex Williamsond0f63ac2013-03-13 15:50:24 +00003025 max_vfs = adapter->vfs_allocated_count = 7;
Greg Rosefa44f2f2013-01-17 01:03:06 -08003026 } else
3027 adapter->vfs_allocated_count = max_vfs;
3028 if (adapter->vfs_allocated_count)
3029 dev_warn(&pdev->dev,
3030 "Enabling SR-IOV VFs using the module parameter is deprecated - please use the pci sysfs interface.\n");
3031 break;
3032 default:
3033 break;
3034 }
3035#endif /* CONFIG_PCI_IOV */
3036
Stefan Assmanncbfe3602015-09-17 14:46:10 +02003037 /* Assume MSI-X interrupts, will be checked during IRQ allocation */
3038 adapter->flags |= IGB_FLAG_HAS_MSIX;
3039
Todd Fujinakaceee3452015-08-07 17:27:39 -07003040 igb_probe_vfs(adapter);
3041
Greg Rosefa44f2f2013-01-17 01:03:06 -08003042 igb_init_queue_configuration(adapter);
Alexander Duycka99955f2009-11-12 18:37:19 +00003043
Carolyn Wyborny1128c752011-10-14 00:13:49 +00003044 /* Setup and initialize a copy of the hw vlan table array */
Joe Perchesb2adaca2013-02-03 17:43:58 +00003045 adapter->shadow_vfta = kcalloc(E1000_VLAN_FILTER_TBL_SIZE, sizeof(u32),
3046 GFP_ATOMIC);
Carolyn Wyborny1128c752011-10-14 00:13:49 +00003047
Alexander Duycka6b623e2009-10-27 23:47:53 +00003048 /* This call may decrease the number of queues */
Stefan Assmann53c7d062012-12-04 06:00:12 +00003049 if (igb_init_interrupt_scheme(adapter, true)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08003050 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
3051 return -ENOMEM;
3052 }
3053
3054 /* Explicitly disable IRQ since the NIC can be in any state. */
3055 igb_irq_disable(adapter);
3056
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003057 if (hw->mac.type >= e1000_i350)
Carolyn Wyborny831ec0b2011-03-11 20:43:54 -08003058 adapter->flags &= ~IGB_FLAG_DMAC;
3059
Auke Kok9d5c8242008-01-24 02:22:38 -08003060 set_bit(__IGB_DOWN, &adapter->state);
3061 return 0;
3062}
3063
3064/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003065 * igb_open - Called when a network interface is made active
3066 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003067 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003068 * Returns 0 on success, negative value on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003069 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003070 * The open entry point is called when a network interface is made
3071 * active by the system (IFF_UP). At this point all resources needed
3072 * for transmit and receive operations are allocated, the interrupt
3073 * handler is registered with the OS, the watchdog timer is started,
3074 * and the stack is notified that the interface is ready.
Auke Kok9d5c8242008-01-24 02:22:38 -08003075 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003076static int __igb_open(struct net_device *netdev, bool resuming)
Auke Kok9d5c8242008-01-24 02:22:38 -08003077{
3078 struct igb_adapter *adapter = netdev_priv(netdev);
3079 struct e1000_hw *hw = &adapter->hw;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003080 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003081 int err;
3082 int i;
3083
3084 /* disallow open during test */
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003085 if (test_bit(__IGB_TESTING, &adapter->state)) {
3086 WARN_ON(resuming);
Auke Kok9d5c8242008-01-24 02:22:38 -08003087 return -EBUSY;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003088 }
3089
3090 if (!resuming)
3091 pm_runtime_get_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003092
Jesse Brandeburgb168dfc2009-04-17 20:44:32 +00003093 netif_carrier_off(netdev);
3094
Auke Kok9d5c8242008-01-24 02:22:38 -08003095 /* allocate transmit descriptors */
3096 err = igb_setup_all_tx_resources(adapter);
3097 if (err)
3098 goto err_setup_tx;
3099
3100 /* allocate receive descriptors */
3101 err = igb_setup_all_rx_resources(adapter);
3102 if (err)
3103 goto err_setup_rx;
3104
Nick Nunley88a268c2010-02-17 01:01:59 +00003105 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003106
Auke Kok9d5c8242008-01-24 02:22:38 -08003107 /* before we allocate an interrupt, we must be ready to handle it.
3108 * Setting DEBUG_SHIRQ in the kernel makes it fire an interrupt
3109 * as soon as we call pci_request_irq, so we have to setup our
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003110 * clean_rx handler before we do so.
3111 */
Auke Kok9d5c8242008-01-24 02:22:38 -08003112 igb_configure(adapter);
3113
3114 err = igb_request_irq(adapter);
3115 if (err)
3116 goto err_req_irq;
3117
Alexander Duyck0c2cc022012-09-25 00:31:22 +00003118 /* Notify the stack of the actual queue counts. */
3119 err = netif_set_real_num_tx_queues(adapter->netdev,
3120 adapter->num_tx_queues);
3121 if (err)
3122 goto err_set_queues;
3123
3124 err = netif_set_real_num_rx_queues(adapter->netdev,
3125 adapter->num_rx_queues);
3126 if (err)
3127 goto err_set_queues;
3128
Auke Kok9d5c8242008-01-24 02:22:38 -08003129 /* From here on the code is the same as igb_up() */
3130 clear_bit(__IGB_DOWN, &adapter->state);
3131
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00003132 for (i = 0; i < adapter->num_q_vectors; i++)
3133 napi_enable(&(adapter->q_vector[i]->napi));
Auke Kok9d5c8242008-01-24 02:22:38 -08003134
3135 /* Clear any pending interrupts. */
3136 rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07003137
3138 igb_irq_enable(adapter);
3139
Alexander Duyckd4960302009-10-27 15:53:45 +00003140 /* notify VFs that reset has been completed */
3141 if (adapter->vfs_allocated_count) {
3142 u32 reg_data = rd32(E1000_CTRL_EXT);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003143
Alexander Duyckd4960302009-10-27 15:53:45 +00003144 reg_data |= E1000_CTRL_EXT_PFRSTD;
3145 wr32(E1000_CTRL_EXT, reg_data);
3146 }
3147
Jeff Kirsherd55b53f2008-07-18 04:33:03 -07003148 netif_tx_start_all_queues(netdev);
3149
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003150 if (!resuming)
3151 pm_runtime_put(&pdev->dev);
3152
Alexander Duyck25568a52009-10-27 23:49:59 +00003153 /* start the watchdog. */
3154 hw->mac.get_link_status = 1;
3155 schedule_work(&adapter->watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08003156
3157 return 0;
3158
Alexander Duyck0c2cc022012-09-25 00:31:22 +00003159err_set_queues:
3160 igb_free_irq(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003161err_req_irq:
3162 igb_release_hw_control(adapter);
Nick Nunley88a268c2010-02-17 01:01:59 +00003163 igb_power_down_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003164 igb_free_all_rx_resources(adapter);
3165err_setup_rx:
3166 igb_free_all_tx_resources(adapter);
3167err_setup_tx:
3168 igb_reset(adapter);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003169 if (!resuming)
3170 pm_runtime_put(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003171
3172 return err;
3173}
3174
Stefan Assmann46eafa52016-02-03 09:20:50 +01003175int igb_open(struct net_device *netdev)
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003176{
3177 return __igb_open(netdev, false);
3178}
3179
Auke Kok9d5c8242008-01-24 02:22:38 -08003180/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003181 * igb_close - Disables a network interface
3182 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003183 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003184 * Returns 0, this is not allowed to fail
Auke Kok9d5c8242008-01-24 02:22:38 -08003185 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003186 * The close entry point is called when an interface is de-activated
3187 * by the OS. The hardware is still under the driver's control, but
3188 * needs to be disabled. A global MAC reset is issued to stop the
3189 * hardware, and all transmit and receive resources are freed.
Auke Kok9d5c8242008-01-24 02:22:38 -08003190 **/
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003191static int __igb_close(struct net_device *netdev, bool suspending)
Auke Kok9d5c8242008-01-24 02:22:38 -08003192{
3193 struct igb_adapter *adapter = netdev_priv(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003194 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003195
3196 WARN_ON(test_bit(__IGB_RESETTING, &adapter->state));
Auke Kok9d5c8242008-01-24 02:22:38 -08003197
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003198 if (!suspending)
3199 pm_runtime_get_sync(&pdev->dev);
3200
3201 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08003202 igb_free_irq(adapter);
3203
3204 igb_free_all_tx_resources(adapter);
3205 igb_free_all_rx_resources(adapter);
3206
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003207 if (!suspending)
3208 pm_runtime_put_sync(&pdev->dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08003209 return 0;
3210}
3211
Stefan Assmann46eafa52016-02-03 09:20:50 +01003212int igb_close(struct net_device *netdev)
Yan, Zheng749ab2c2012-01-04 20:23:37 +00003213{
3214 return __igb_close(netdev, false);
3215}
3216
Auke Kok9d5c8242008-01-24 02:22:38 -08003217/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003218 * igb_setup_tx_resources - allocate Tx resources (Descriptors)
3219 * @tx_ring: tx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003220 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003221 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003222 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003223int igb_setup_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003224{
Alexander Duyck59d71982010-04-27 13:09:25 +00003225 struct device *dev = tx_ring->dev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003226 int size;
3227
Alexander Duyck06034642011-08-26 07:44:22 +00003228 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003229
3230 tx_ring->tx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003231 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003232 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003233
3234 /* round up to nearest 4K */
Alexander Duyck85e8d002009-02-16 00:00:20 -08003235 tx_ring->size = tx_ring->count * sizeof(union e1000_adv_tx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003236 tx_ring->size = ALIGN(tx_ring->size, 4096);
3237
Alexander Duyck5536d212012-09-25 00:31:17 +00003238 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
3239 &tx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003240 if (!tx_ring->desc)
3241 goto err;
3242
Auke Kok9d5c8242008-01-24 02:22:38 -08003243 tx_ring->next_to_use = 0;
3244 tx_ring->next_to_clean = 0;
Alexander Duyck81c2fc22011-08-26 07:45:20 +00003245
Auke Kok9d5c8242008-01-24 02:22:38 -08003246 return 0;
3247
3248err:
Alexander Duyck06034642011-08-26 07:44:22 +00003249 vfree(tx_ring->tx_buffer_info);
Alexander Duyckf33005a2012-09-13 06:27:55 +00003250 tx_ring->tx_buffer_info = NULL;
3251 dev_err(dev, "Unable to allocate memory for the Tx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003252 return -ENOMEM;
3253}
3254
3255/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003256 * igb_setup_all_tx_resources - wrapper to allocate Tx resources
3257 * (Descriptors) for all queues
3258 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003259 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003260 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003261 **/
3262static int igb_setup_all_tx_resources(struct igb_adapter *adapter)
3263{
Alexander Duyck439705e2009-10-27 23:49:20 +00003264 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003265 int i, err = 0;
3266
3267 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003268 err = igb_setup_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003269 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003270 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003271 "Allocation for Tx Queue %u failed\n", i);
3272 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003273 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003274 break;
3275 }
3276 }
3277
3278 return err;
3279}
3280
3281/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003282 * igb_setup_tctl - configure the transmit control registers
3283 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003284 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003285void igb_setup_tctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003286{
Auke Kok9d5c8242008-01-24 02:22:38 -08003287 struct e1000_hw *hw = &adapter->hw;
3288 u32 tctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003289
Alexander Duyck85b430b2009-10-27 15:50:29 +00003290 /* disable queue 0 which is enabled by default on 82575 and 82576 */
3291 wr32(E1000_TXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003292
3293 /* Program the Transmit Control Register */
Auke Kok9d5c8242008-01-24 02:22:38 -08003294 tctl = rd32(E1000_TCTL);
3295 tctl &= ~E1000_TCTL_CT;
3296 tctl |= E1000_TCTL_PSP | E1000_TCTL_RTLC |
3297 (E1000_COLLISION_THRESHOLD << E1000_CT_SHIFT);
3298
3299 igb_config_collision_dist(hw);
3300
Auke Kok9d5c8242008-01-24 02:22:38 -08003301 /* Enable transmits */
3302 tctl |= E1000_TCTL_EN;
3303
3304 wr32(E1000_TCTL, tctl);
3305}
3306
3307/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003308 * igb_configure_tx_ring - Configure transmit ring after Reset
3309 * @adapter: board private structure
3310 * @ring: tx ring to configure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003311 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003312 * Configure a transmit ring after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003313 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003314void igb_configure_tx_ring(struct igb_adapter *adapter,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003315 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003316{
3317 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka74420e2011-08-26 07:43:27 +00003318 u32 txdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003319 u64 tdba = ring->dma;
3320 int reg_idx = ring->reg_idx;
3321
3322 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003323 wr32(E1000_TXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003324 wrfl();
3325 mdelay(10);
3326
3327 wr32(E1000_TDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003328 ring->count * sizeof(union e1000_adv_tx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003329 wr32(E1000_TDBAL(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003330 tdba & 0x00000000ffffffffULL);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003331 wr32(E1000_TDBAH(reg_idx), tdba >> 32);
3332
Alexander Duyckfce99e32009-10-27 15:51:27 +00003333 ring->tail = hw->hw_addr + E1000_TDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003334 wr32(E1000_TDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003335 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003336
3337 txdctl |= IGB_TX_PTHRESH;
3338 txdctl |= IGB_TX_HTHRESH << 8;
3339 txdctl |= IGB_TX_WTHRESH << 16;
3340
3341 txdctl |= E1000_TXDCTL_QUEUE_ENABLE;
3342 wr32(E1000_TXDCTL(reg_idx), txdctl);
3343}
3344
3345/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003346 * igb_configure_tx - Configure transmit Unit after Reset
3347 * @adapter: board private structure
Alexander Duyck85b430b2009-10-27 15:50:29 +00003348 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003349 * Configure the Tx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003350 **/
3351static void igb_configure_tx(struct igb_adapter *adapter)
3352{
3353 int i;
3354
3355 for (i = 0; i < adapter->num_tx_queues; i++)
Alexander Duyck3025a442010-02-17 01:02:39 +00003356 igb_configure_tx_ring(adapter, adapter->tx_ring[i]);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003357}
3358
3359/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003360 * igb_setup_rx_resources - allocate Rx resources (Descriptors)
3361 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
Auke Kok9d5c8242008-01-24 02:22:38 -08003362 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003363 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003364 **/
Alexander Duyck80785292009-10-27 15:51:47 +00003365int igb_setup_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003366{
Alexander Duyck59d71982010-04-27 13:09:25 +00003367 struct device *dev = rx_ring->dev;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003368 int size;
Auke Kok9d5c8242008-01-24 02:22:38 -08003369
Alexander Duyck06034642011-08-26 07:44:22 +00003370 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003371
3372 rx_ring->rx_buffer_info = vzalloc(size);
Alexander Duyck06034642011-08-26 07:44:22 +00003373 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003374 goto err;
Auke Kok9d5c8242008-01-24 02:22:38 -08003375
Auke Kok9d5c8242008-01-24 02:22:38 -08003376 /* Round up to nearest 4K */
Alexander Duyckf33005a2012-09-13 06:27:55 +00003377 rx_ring->size = rx_ring->count * sizeof(union e1000_adv_rx_desc);
Auke Kok9d5c8242008-01-24 02:22:38 -08003378 rx_ring->size = ALIGN(rx_ring->size, 4096);
3379
Alexander Duyck5536d212012-09-25 00:31:17 +00003380 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
3381 &rx_ring->dma, GFP_KERNEL);
Auke Kok9d5c8242008-01-24 02:22:38 -08003382 if (!rx_ring->desc)
3383 goto err;
3384
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003385 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003386 rx_ring->next_to_clean = 0;
3387 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003388
Auke Kok9d5c8242008-01-24 02:22:38 -08003389 return 0;
3390
3391err:
Alexander Duyck06034642011-08-26 07:44:22 +00003392 vfree(rx_ring->rx_buffer_info);
3393 rx_ring->rx_buffer_info = NULL;
Alexander Duyckf33005a2012-09-13 06:27:55 +00003394 dev_err(dev, "Unable to allocate memory for the Rx descriptor ring\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08003395 return -ENOMEM;
3396}
3397
3398/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003399 * igb_setup_all_rx_resources - wrapper to allocate Rx resources
3400 * (Descriptors) for all queues
3401 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003402 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003403 * Return 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003404 **/
3405static int igb_setup_all_rx_resources(struct igb_adapter *adapter)
3406{
Alexander Duyck439705e2009-10-27 23:49:20 +00003407 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08003408 int i, err = 0;
3409
3410 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00003411 err = igb_setup_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003412 if (err) {
Alexander Duyck439705e2009-10-27 23:49:20 +00003413 dev_err(&pdev->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08003414 "Allocation for Rx Queue %u failed\n", i);
3415 for (i--; i >= 0; i--)
Alexander Duyck3025a442010-02-17 01:02:39 +00003416 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003417 break;
3418 }
3419 }
3420
3421 return err;
3422}
3423
3424/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003425 * igb_setup_mrqc - configure the multiple receive queue control registers
3426 * @adapter: Board private structure
Alexander Duyck06cf2662009-10-27 15:53:25 +00003427 **/
3428static void igb_setup_mrqc(struct igb_adapter *adapter)
3429{
3430 struct e1000_hw *hw = &adapter->hw;
3431 u32 mrqc, rxcsum;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003432 u32 j, num_rx_queues;
Eric Dumazeteb31f842014-11-16 06:23:14 -08003433 u32 rss_key[10];
Alexander Duyck06cf2662009-10-27 15:53:25 +00003434
Eric Dumazeteb31f842014-11-16 06:23:14 -08003435 netdev_rss_key_fill(rss_key, sizeof(rss_key));
Alexander Duycka57fe232012-09-13 06:28:16 +00003436 for (j = 0; j < 10; j++)
Eric Dumazeteb31f842014-11-16 06:23:14 -08003437 wr32(E1000_RSSRK(j), rss_key[j]);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003438
Alexander Duycka99955f2009-11-12 18:37:19 +00003439 num_rx_queues = adapter->rss_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003440
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003441 switch (hw->mac.type) {
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003442 case e1000_82576:
3443 /* 82576 supports 2 RSS queues for SR-IOV */
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003444 if (adapter->vfs_allocated_count)
Alexander Duyck06cf2662009-10-27 15:53:25 +00003445 num_rx_queues = 2;
Alexander Duyck797fd4b2012-09-13 06:28:11 +00003446 break;
3447 default:
3448 break;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003449 }
3450
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003451 if (adapter->rss_indir_tbl_init != num_rx_queues) {
3452 for (j = 0; j < IGB_RETA_SIZE; j++)
Carolyn Wybornyc502ea22014-04-11 01:46:33 +00003453 adapter->rss_indir_tbl[j] =
3454 (j * num_rx_queues) / IGB_RETA_SIZE;
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003455 adapter->rss_indir_tbl_init = num_rx_queues;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003456 }
Laura Mihaela Vasilescued12cc92013-07-31 20:19:54 +00003457 igb_write_rss_indir_tbl(adapter);
Alexander Duyck06cf2662009-10-27 15:53:25 +00003458
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003459 /* Disable raw packet checksumming so that RSS hash is placed in
Alexander Duyck06cf2662009-10-27 15:53:25 +00003460 * descriptor on writeback. No need to enable TCP/UDP/IP checksum
3461 * offloads as they are enabled by default
3462 */
3463 rxcsum = rd32(E1000_RXCSUM);
3464 rxcsum |= E1000_RXCSUM_PCSD;
3465
3466 if (adapter->hw.mac.type >= e1000_82576)
3467 /* Enable Receive Checksum Offload for SCTP */
3468 rxcsum |= E1000_RXCSUM_CRCOFL;
3469
3470 /* Don't need to set TUOFL or IPOFL, they default to 1 */
3471 wr32(E1000_RXCSUM, rxcsum);
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003472
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003473 /* Generate RSS hash based on packet types, TCP/UDP
3474 * port numbers and/or IPv4/v6 src and dst addresses
3475 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003476 mrqc = E1000_MRQC_RSS_FIELD_IPV4 |
3477 E1000_MRQC_RSS_FIELD_IPV4_TCP |
3478 E1000_MRQC_RSS_FIELD_IPV6 |
3479 E1000_MRQC_RSS_FIELD_IPV6_TCP |
3480 E1000_MRQC_RSS_FIELD_IPV6_TCP_EX;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003481
Akeem G. Abodunrin039454a2012-11-13 04:03:21 +00003482 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV4_UDP)
3483 mrqc |= E1000_MRQC_RSS_FIELD_IPV4_UDP;
3484 if (adapter->flags & IGB_FLAG_RSS_FIELD_IPV6_UDP)
3485 mrqc |= E1000_MRQC_RSS_FIELD_IPV6_UDP;
3486
Alexander Duyck06cf2662009-10-27 15:53:25 +00003487 /* If VMDq is enabled then we set the appropriate mode for that, else
3488 * we default to RSS so that an RSS hash is calculated per packet even
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003489 * if we are only using one queue
3490 */
Alexander Duyck06cf2662009-10-27 15:53:25 +00003491 if (adapter->vfs_allocated_count) {
3492 if (hw->mac.type > e1000_82575) {
3493 /* Set the default pool for the PF's first queue */
3494 u32 vtctl = rd32(E1000_VT_CTL);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003495
Alexander Duyck06cf2662009-10-27 15:53:25 +00003496 vtctl &= ~(E1000_VT_CTL_DEFAULT_POOL_MASK |
3497 E1000_VT_CTL_DISABLE_DEF_POOL);
3498 vtctl |= adapter->vfs_allocated_count <<
3499 E1000_VT_CTL_DEFAULT_POOL_SHIFT;
3500 wr32(E1000_VT_CTL, vtctl);
3501 }
Alexander Duycka99955f2009-11-12 18:37:19 +00003502 if (adapter->rss_queues > 1)
Todd Fujinakac883de92016-01-11 09:34:50 -08003503 mrqc |= E1000_MRQC_ENABLE_VMDQ_RSS_MQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003504 else
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003505 mrqc |= E1000_MRQC_ENABLE_VMDQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003506 } else {
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00003507 if (hw->mac.type != e1000_i211)
Todd Fujinakac883de92016-01-11 09:34:50 -08003508 mrqc |= E1000_MRQC_ENABLE_RSS_MQ;
Alexander Duyck06cf2662009-10-27 15:53:25 +00003509 }
3510 igb_vmm_control(adapter);
3511
Alexander Duyck06cf2662009-10-27 15:53:25 +00003512 wr32(E1000_MRQC, mrqc);
3513}
3514
3515/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003516 * igb_setup_rctl - configure the receive control registers
3517 * @adapter: Board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003518 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003519void igb_setup_rctl(struct igb_adapter *adapter)
Auke Kok9d5c8242008-01-24 02:22:38 -08003520{
3521 struct e1000_hw *hw = &adapter->hw;
3522 u32 rctl;
Auke Kok9d5c8242008-01-24 02:22:38 -08003523
3524 rctl = rd32(E1000_RCTL);
3525
3526 rctl &= ~(3 << E1000_RCTL_MO_SHIFT);
Alexander Duyck69d728b2008-11-25 01:04:03 -08003527 rctl &= ~(E1000_RCTL_LBM_TCVR | E1000_RCTL_LBM_MAC);
Auke Kok9d5c8242008-01-24 02:22:38 -08003528
Alexander Duyck69d728b2008-11-25 01:04:03 -08003529 rctl |= E1000_RCTL_EN | E1000_RCTL_BAM | E1000_RCTL_RDMTS_HALF |
Alexander Duyck28b07592009-02-06 23:20:31 +00003530 (hw->mac.mc_filter_type << E1000_RCTL_MO_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08003531
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003532 /* enable stripping of CRC. It's unlikely this will break BMC
Auke Kok87cb7e82008-07-08 15:08:29 -07003533 * redirection as it did with e1000. Newer features require
3534 * that the HW strips the CRC.
Alexander Duyck73cd78f2009-02-12 18:16:59 +00003535 */
Auke Kok87cb7e82008-07-08 15:08:29 -07003536 rctl |= E1000_RCTL_SECRC;
Auke Kok9d5c8242008-01-24 02:22:38 -08003537
Alexander Duyck559e9c42009-10-27 23:52:50 +00003538 /* disable store bad packets and clear size bits. */
Alexander Duyckec54d7d2009-01-31 00:52:57 -08003539 rctl &= ~(E1000_RCTL_SBP | E1000_RCTL_SZ_256);
Auke Kok9d5c8242008-01-24 02:22:38 -08003540
Alexander Duyck45693bc2016-01-06 23:10:39 -08003541 /* enable LPE to allow for reception of jumbo frames */
Alexander Duyck6ec43fe2009-10-27 15:50:48 +00003542 rctl |= E1000_RCTL_LPE;
Auke Kok9d5c8242008-01-24 02:22:38 -08003543
Alexander Duyck952f72a2009-10-27 15:51:07 +00003544 /* disable queue 0 to prevent tail write w/o re-config */
3545 wr32(E1000_RXDCTL(0), 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08003546
Alexander Duycke1739522009-02-19 20:39:44 -08003547 /* Attention!!! For SR-IOV PF driver operations you must enable
3548 * queue drop for all VF and PF queues to prevent head of line blocking
3549 * if an un-trusted VF does not provide descriptors to hardware.
3550 */
3551 if (adapter->vfs_allocated_count) {
Alexander Duycke1739522009-02-19 20:39:44 -08003552 /* set all queue drop enable bits */
3553 wr32(E1000_QDE, ALL_QUEUES);
Alexander Duycke1739522009-02-19 20:39:44 -08003554 }
3555
Ben Greear89eaefb2012-03-06 09:41:58 +00003556 /* This is useful for sniffing bad packets. */
3557 if (adapter->netdev->features & NETIF_F_RXALL) {
3558 /* UPE and MPE will be handled by normal PROMISC logic
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003559 * in e1000e_set_rx_mode
3560 */
Ben Greear89eaefb2012-03-06 09:41:58 +00003561 rctl |= (E1000_RCTL_SBP | /* Receive bad packets */
3562 E1000_RCTL_BAM | /* RX All Bcast Pkts */
3563 E1000_RCTL_PMCF); /* RX All MAC Ctrl Pkts */
3564
Alexander Duyck16903ca2016-01-06 23:11:18 -08003565 rctl &= ~(E1000_RCTL_DPF | /* Allow filtered pause */
Ben Greear89eaefb2012-03-06 09:41:58 +00003566 E1000_RCTL_CFIEN); /* Dis VLAN CFIEN Filter */
3567 /* Do not mess with E1000_CTRL_VME, it affects transmit as well,
3568 * and that breaks VLANs.
3569 */
3570 }
3571
Auke Kok9d5c8242008-01-24 02:22:38 -08003572 wr32(E1000_RCTL, rctl);
3573}
3574
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003575static inline int igb_set_vf_rlpml(struct igb_adapter *adapter, int size,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00003576 int vfn)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003577{
3578 struct e1000_hw *hw = &adapter->hw;
3579 u32 vmolr;
3580
Alexander Duyckd3836f82016-01-06 23:10:47 -08003581 if (size > MAX_JUMBO_FRAME_SIZE)
3582 size = MAX_JUMBO_FRAME_SIZE;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003583
3584 vmolr = rd32(E1000_VMOLR(vfn));
3585 vmolr &= ~E1000_VMOLR_RLPML_MASK;
3586 vmolr |= size | E1000_VMOLR_LPE;
3587 wr32(E1000_VMOLR(vfn), vmolr);
3588
3589 return 0;
3590}
3591
Corinna Vinschen030f9f52016-01-28 13:53:23 +01003592static inline void igb_set_vf_vlan_strip(struct igb_adapter *adapter,
3593 int vfn, bool enable)
3594{
3595 struct e1000_hw *hw = &adapter->hw;
3596 u32 val, reg;
3597
3598 if (hw->mac.type < e1000_82576)
3599 return;
3600
3601 if (hw->mac.type == e1000_i350)
3602 reg = E1000_DVMOLR(vfn);
3603 else
3604 reg = E1000_VMOLR(vfn);
3605
3606 val = rd32(reg);
3607 if (enable)
3608 val |= E1000_VMOLR_STRVLAN;
3609 else
3610 val &= ~(E1000_VMOLR_STRVLAN);
3611 wr32(reg, val);
3612}
3613
Williams, Mitch A8151d292010-02-10 01:44:24 +00003614static inline void igb_set_vmolr(struct igb_adapter *adapter,
3615 int vfn, bool aupe)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003616{
3617 struct e1000_hw *hw = &adapter->hw;
3618 u32 vmolr;
3619
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003620 /* This register exists only on 82576 and newer so if we are older then
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003621 * we should exit and do nothing
3622 */
3623 if (hw->mac.type < e1000_82576)
3624 return;
3625
3626 vmolr = rd32(E1000_VMOLR(vfn));
Williams, Mitch A8151d292010-02-10 01:44:24 +00003627 if (aupe)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003628 vmolr |= E1000_VMOLR_AUPE; /* Accept untagged packets */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003629 else
3630 vmolr &= ~(E1000_VMOLR_AUPE); /* Tagged packets ONLY */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003631
3632 /* clear all bits that might not be set */
3633 vmolr &= ~(E1000_VMOLR_BAM | E1000_VMOLR_RSSE);
3634
Alexander Duycka99955f2009-11-12 18:37:19 +00003635 if (adapter->rss_queues > 1 && vfn == adapter->vfs_allocated_count)
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003636 vmolr |= E1000_VMOLR_RSSE; /* enable RSS */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003637 /* for VMDq only allow the VFs and pool 0 to accept broadcast and
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003638 * multicast packets
3639 */
3640 if (vfn <= adapter->vfs_allocated_count)
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003641 vmolr |= E1000_VMOLR_BAM; /* Accept broadcast */
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003642
3643 wr32(E1000_VMOLR(vfn), vmolr);
3644}
3645
Alexander Duycke1739522009-02-19 20:39:44 -08003646/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003647 * igb_configure_rx_ring - Configure a receive ring after Reset
3648 * @adapter: board private structure
3649 * @ring: receive ring to be configured
Alexander Duyck85b430b2009-10-27 15:50:29 +00003650 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003651 * Configure the Rx unit of the MAC after a reset.
Alexander Duyck85b430b2009-10-27 15:50:29 +00003652 **/
Alexander Duyckd7ee5b32009-10-27 15:54:23 +00003653void igb_configure_rx_ring(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003654 struct igb_ring *ring)
Alexander Duyck85b430b2009-10-27 15:50:29 +00003655{
3656 struct e1000_hw *hw = &adapter->hw;
3657 u64 rdba = ring->dma;
3658 int reg_idx = ring->reg_idx;
Alexander Duycka74420e2011-08-26 07:43:27 +00003659 u32 srrctl = 0, rxdctl = 0;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003660
3661 /* disable the queue */
Alexander Duycka74420e2011-08-26 07:43:27 +00003662 wr32(E1000_RXDCTL(reg_idx), 0);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003663
3664 /* Set DMA base address registers */
3665 wr32(E1000_RDBAL(reg_idx),
3666 rdba & 0x00000000ffffffffULL);
3667 wr32(E1000_RDBAH(reg_idx), rdba >> 32);
3668 wr32(E1000_RDLEN(reg_idx),
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003669 ring->count * sizeof(union e1000_adv_rx_desc));
Alexander Duyck85b430b2009-10-27 15:50:29 +00003670
3671 /* initialize head and tail */
Alexander Duyckfce99e32009-10-27 15:51:27 +00003672 ring->tail = hw->hw_addr + E1000_RDT(reg_idx);
Alexander Duycka74420e2011-08-26 07:43:27 +00003673 wr32(E1000_RDH(reg_idx), 0);
Alexander Duyckfce99e32009-10-27 15:51:27 +00003674 writel(0, ring->tail);
Alexander Duyck85b430b2009-10-27 15:50:29 +00003675
Alexander Duyck952f72a2009-10-27 15:51:07 +00003676 /* set descriptor configuration */
Alexander Duyck44390ca2011-08-26 07:43:38 +00003677 srrctl = IGB_RX_HDR_LEN << E1000_SRRCTL_BSIZEHDRSIZE_SHIFT;
Alexander Duyckde78d1f2012-09-25 00:31:12 +00003678 srrctl |= IGB_RX_BUFSZ >> E1000_SRRCTL_BSIZEPKT_SHIFT;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003679 srrctl |= E1000_SRRCTL_DESCTYPE_ADV_ONEBUF;
Alexander Duyck06218a82011-08-26 07:46:55 +00003680 if (hw->mac.type >= e1000_82580)
Nick Nunley757b77e2010-03-26 11:36:47 +00003681 srrctl |= E1000_SRRCTL_TIMESTAMP;
Nick Nunleye6bdb6f2010-02-17 01:03:38 +00003682 /* Only set Drop Enable if we are supporting multiple queues */
3683 if (adapter->vfs_allocated_count || adapter->num_rx_queues > 1)
3684 srrctl |= E1000_SRRCTL_DROP_EN;
Alexander Duyck952f72a2009-10-27 15:51:07 +00003685
3686 wr32(E1000_SRRCTL(reg_idx), srrctl);
3687
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003688 /* set filtering for VMDQ pools */
Williams, Mitch A8151d292010-02-10 01:44:24 +00003689 igb_set_vmolr(adapter, reg_idx & 0x7, true);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00003690
Alexander Duyck85b430b2009-10-27 15:50:29 +00003691 rxdctl |= IGB_RX_PTHRESH;
3692 rxdctl |= IGB_RX_HTHRESH << 8;
3693 rxdctl |= IGB_RX_WTHRESH << 16;
Alexander Duycka74420e2011-08-26 07:43:27 +00003694
3695 /* enable receive descriptor fetching */
3696 rxdctl |= E1000_RXDCTL_QUEUE_ENABLE;
Alexander Duyck85b430b2009-10-27 15:50:29 +00003697 wr32(E1000_RXDCTL(reg_idx), rxdctl);
3698}
3699
3700/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003701 * igb_configure_rx - Configure receive Unit after Reset
3702 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003703 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003704 * Configure the Rx unit of the MAC after a reset.
Auke Kok9d5c8242008-01-24 02:22:38 -08003705 **/
3706static void igb_configure_rx(struct igb_adapter *adapter)
3707{
Hannes Eder91075842009-02-18 19:36:04 -08003708 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003709
Alexander Duyck26ad9172009-10-05 06:32:49 +00003710 /* set the correct pool for the PF default MAC address in entry 0 */
3711 igb_rar_set_qsel(adapter, adapter->hw.mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003712 adapter->vfs_allocated_count);
Alexander Duyck26ad9172009-10-05 06:32:49 +00003713
Alexander Duyck06cf2662009-10-27 15:53:25 +00003714 /* Setup the HW Rx Head and Tail Descriptor Pointers and
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003715 * the Base and Length of the Rx Descriptor Ring
3716 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00003717 for (i = 0; i < adapter->num_rx_queues; i++)
3718 igb_configure_rx_ring(adapter, adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003719}
3720
3721/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003722 * igb_free_tx_resources - Free Tx Resources per Queue
3723 * @tx_ring: Tx descriptor ring for a specific queue
Auke Kok9d5c8242008-01-24 02:22:38 -08003724 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003725 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003726 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003727void igb_free_tx_resources(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003728{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003729 igb_clean_tx_ring(tx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003730
Alexander Duyck06034642011-08-26 07:44:22 +00003731 vfree(tx_ring->tx_buffer_info);
3732 tx_ring->tx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003733
Alexander Duyck439705e2009-10-27 23:49:20 +00003734 /* if not set, then don't free */
3735 if (!tx_ring->desc)
3736 return;
3737
Alexander Duyck59d71982010-04-27 13:09:25 +00003738 dma_free_coherent(tx_ring->dev, tx_ring->size,
3739 tx_ring->desc, tx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003740
3741 tx_ring->desc = NULL;
3742}
3743
3744/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003745 * igb_free_all_tx_resources - Free Tx Resources for All Queues
3746 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003747 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003748 * Free all transmit software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003749 **/
3750static void igb_free_all_tx_resources(struct igb_adapter *adapter)
3751{
3752 int i;
3753
3754 for (i = 0; i < adapter->num_tx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003755 if (adapter->tx_ring[i])
3756 igb_free_tx_resources(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003757}
3758
Alexander Duyckebe42d12011-08-26 07:45:09 +00003759void igb_unmap_and_free_tx_resource(struct igb_ring *ring,
3760 struct igb_tx_buffer *tx_buffer)
Auke Kok9d5c8242008-01-24 02:22:38 -08003761{
Alexander Duyckebe42d12011-08-26 07:45:09 +00003762 if (tx_buffer->skb) {
3763 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003764 if (dma_unmap_len(tx_buffer, len))
Alexander Duyckebe42d12011-08-26 07:45:09 +00003765 dma_unmap_single(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003766 dma_unmap_addr(tx_buffer, dma),
3767 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003768 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003769 } else if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00003770 dma_unmap_page(ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003771 dma_unmap_addr(tx_buffer, dma),
3772 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00003773 DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00003774 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00003775 tx_buffer->next_to_watch = NULL;
3776 tx_buffer->skb = NULL;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00003777 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00003778 /* buffer_info must be completely set up in the transmit path */
Auke Kok9d5c8242008-01-24 02:22:38 -08003779}
3780
3781/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003782 * igb_clean_tx_ring - Free Tx Buffers
3783 * @tx_ring: ring to be cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08003784 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003785static void igb_clean_tx_ring(struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003786{
Alexander Duyck06034642011-08-26 07:44:22 +00003787 struct igb_tx_buffer *buffer_info;
Auke Kok9d5c8242008-01-24 02:22:38 -08003788 unsigned long size;
Alexander Duyck6ad4edf2011-08-26 07:45:26 +00003789 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003790
Alexander Duyck06034642011-08-26 07:44:22 +00003791 if (!tx_ring->tx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003792 return;
3793 /* Free all the Tx ring sk_buffs */
3794
3795 for (i = 0; i < tx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003796 buffer_info = &tx_ring->tx_buffer_info[i];
Alexander Duyck80785292009-10-27 15:51:47 +00003797 igb_unmap_and_free_tx_resource(tx_ring, buffer_info);
Auke Kok9d5c8242008-01-24 02:22:38 -08003798 }
3799
John Fastabenddad8a3b2012-04-23 12:22:39 +00003800 netdev_tx_reset_queue(txring_txq(tx_ring));
3801
Alexander Duyck06034642011-08-26 07:44:22 +00003802 size = sizeof(struct igb_tx_buffer) * tx_ring->count;
3803 memset(tx_ring->tx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003804
3805 /* Zero out the descriptor ring */
Auke Kok9d5c8242008-01-24 02:22:38 -08003806 memset(tx_ring->desc, 0, tx_ring->size);
3807
3808 tx_ring->next_to_use = 0;
3809 tx_ring->next_to_clean = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003810}
3811
3812/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003813 * igb_clean_all_tx_rings - Free Tx Buffers for all queues
3814 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003815 **/
3816static void igb_clean_all_tx_rings(struct igb_adapter *adapter)
3817{
3818 int i;
3819
3820 for (i = 0; i < adapter->num_tx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003821 if (adapter->tx_ring[i])
3822 igb_clean_tx_ring(adapter->tx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003823}
3824
3825/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003826 * igb_free_rx_resources - Free Rx Resources
3827 * @rx_ring: ring to clean the resources from
Auke Kok9d5c8242008-01-24 02:22:38 -08003828 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003829 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003830 **/
Alexander Duyck68fd9912008-11-20 00:48:10 -08003831void igb_free_rx_resources(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003832{
Mitch Williams3b644cf2008-06-27 10:59:48 -07003833 igb_clean_rx_ring(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08003834
Alexander Duyck06034642011-08-26 07:44:22 +00003835 vfree(rx_ring->rx_buffer_info);
3836 rx_ring->rx_buffer_info = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003837
Alexander Duyck439705e2009-10-27 23:49:20 +00003838 /* if not set, then don't free */
3839 if (!rx_ring->desc)
3840 return;
3841
Alexander Duyck59d71982010-04-27 13:09:25 +00003842 dma_free_coherent(rx_ring->dev, rx_ring->size,
3843 rx_ring->desc, rx_ring->dma);
Auke Kok9d5c8242008-01-24 02:22:38 -08003844
3845 rx_ring->desc = NULL;
3846}
3847
3848/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003849 * igb_free_all_rx_resources - Free Rx Resources for All Queues
3850 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003851 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003852 * Free all receive software resources
Auke Kok9d5c8242008-01-24 02:22:38 -08003853 **/
3854static void igb_free_all_rx_resources(struct igb_adapter *adapter)
3855{
3856 int i;
3857
3858 for (i = 0; i < adapter->num_rx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003859 if (adapter->rx_ring[i])
3860 igb_free_rx_resources(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003861}
3862
3863/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003864 * igb_clean_rx_ring - Free Rx Buffers per Queue
3865 * @rx_ring: ring to free buffers from
Auke Kok9d5c8242008-01-24 02:22:38 -08003866 **/
Mitch Williams3b644cf2008-06-27 10:59:48 -07003867static void igb_clean_rx_ring(struct igb_ring *rx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08003868{
Auke Kok9d5c8242008-01-24 02:22:38 -08003869 unsigned long size;
Alexander Duyckc023cd82011-08-26 07:43:43 +00003870 u16 i;
Auke Kok9d5c8242008-01-24 02:22:38 -08003871
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003872 if (rx_ring->skb)
3873 dev_kfree_skb(rx_ring->skb);
3874 rx_ring->skb = NULL;
3875
Alexander Duyck06034642011-08-26 07:44:22 +00003876 if (!rx_ring->rx_buffer_info)
Auke Kok9d5c8242008-01-24 02:22:38 -08003877 return;
Alexander Duyck439705e2009-10-27 23:49:20 +00003878
Auke Kok9d5c8242008-01-24 02:22:38 -08003879 /* Free all the Rx ring sk_buffs */
3880 for (i = 0; i < rx_ring->count; i++) {
Alexander Duyck06034642011-08-26 07:44:22 +00003881 struct igb_rx_buffer *buffer_info = &rx_ring->rx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08003882
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003883 if (!buffer_info->page)
3884 continue;
3885
3886 dma_unmap_page(rx_ring->dev,
3887 buffer_info->dma,
3888 PAGE_SIZE,
3889 DMA_FROM_DEVICE);
3890 __free_page(buffer_info->page);
3891
Alexander Duyck1a1c2252012-09-25 00:30:52 +00003892 buffer_info->page = NULL;
Auke Kok9d5c8242008-01-24 02:22:38 -08003893 }
3894
Alexander Duyck06034642011-08-26 07:44:22 +00003895 size = sizeof(struct igb_rx_buffer) * rx_ring->count;
3896 memset(rx_ring->rx_buffer_info, 0, size);
Auke Kok9d5c8242008-01-24 02:22:38 -08003897
3898 /* Zero out the descriptor ring */
3899 memset(rx_ring->desc, 0, rx_ring->size);
3900
Alexander Duyckcbc8e552012-09-25 00:31:02 +00003901 rx_ring->next_to_alloc = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003902 rx_ring->next_to_clean = 0;
3903 rx_ring->next_to_use = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08003904}
3905
3906/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003907 * igb_clean_all_rx_rings - Free Rx Buffers for all queues
3908 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003909 **/
3910static void igb_clean_all_rx_rings(struct igb_adapter *adapter)
3911{
3912 int i;
3913
3914 for (i = 0; i < adapter->num_rx_queues; i++)
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08003915 if (adapter->rx_ring[i])
3916 igb_clean_rx_ring(adapter->rx_ring[i]);
Auke Kok9d5c8242008-01-24 02:22:38 -08003917}
3918
3919/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003920 * igb_set_mac - Change the Ethernet Address of the NIC
3921 * @netdev: network interface device structure
3922 * @p: pointer to an address structure
Auke Kok9d5c8242008-01-24 02:22:38 -08003923 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003924 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08003925 **/
3926static int igb_set_mac(struct net_device *netdev, void *p)
3927{
3928 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck28b07592009-02-06 23:20:31 +00003929 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08003930 struct sockaddr *addr = p;
3931
3932 if (!is_valid_ether_addr(addr->sa_data))
3933 return -EADDRNOTAVAIL;
3934
3935 memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
Alexander Duyck28b07592009-02-06 23:20:31 +00003936 memcpy(hw->mac.addr, addr->sa_data, netdev->addr_len);
Auke Kok9d5c8242008-01-24 02:22:38 -08003937
Alexander Duyck26ad9172009-10-05 06:32:49 +00003938 /* set the correct pool for the new PF MAC address in entry 0 */
3939 igb_rar_set_qsel(adapter, hw->mac.addr, 0,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003940 adapter->vfs_allocated_count);
Alexander Duycke1739522009-02-19 20:39:44 -08003941
Auke Kok9d5c8242008-01-24 02:22:38 -08003942 return 0;
3943}
3944
3945/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003946 * igb_write_mc_addr_list - write multicast addresses to MTA
3947 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003948 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003949 * Writes multicast address list to the MTA hash table.
3950 * Returns: -ENOMEM on failure
3951 * 0 on no addresses written
3952 * X on writing X addresses to MTA
Alexander Duyck68d480c2009-10-05 06:33:08 +00003953 **/
3954static int igb_write_mc_addr_list(struct net_device *netdev)
3955{
3956 struct igb_adapter *adapter = netdev_priv(netdev);
3957 struct e1000_hw *hw = &adapter->hw;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003958 struct netdev_hw_addr *ha;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003959 u8 *mta_list;
Alexander Duyck68d480c2009-10-05 06:33:08 +00003960 int i;
3961
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003962 if (netdev_mc_empty(netdev)) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00003963 /* nothing to program, so clear mc list */
3964 igb_update_mc_addr_list(hw, NULL, 0);
3965 igb_restore_vf_multicasts(adapter);
3966 return 0;
3967 }
3968
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003969 mta_list = kzalloc(netdev_mc_count(netdev) * 6, GFP_ATOMIC);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003970 if (!mta_list)
3971 return -ENOMEM;
3972
Alexander Duyck68d480c2009-10-05 06:33:08 +00003973 /* The shared function expects a packed array of only addresses. */
Jiri Pirko48e2f182010-02-22 09:22:26 +00003974 i = 0;
Jiri Pirko22bedad32010-04-01 21:22:57 +00003975 netdev_for_each_mc_addr(ha, netdev)
3976 memcpy(mta_list + (i++ * ETH_ALEN), ha->addr, ETH_ALEN);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003977
Alexander Duyck68d480c2009-10-05 06:33:08 +00003978 igb_update_mc_addr_list(hw, mta_list, i);
3979 kfree(mta_list);
3980
Jiri Pirko4cd24ea2010-02-08 04:30:35 +00003981 return netdev_mc_count(netdev);
Alexander Duyck68d480c2009-10-05 06:33:08 +00003982}
3983
3984/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003985 * igb_write_uc_addr_list - write unicast addresses to RAR table
3986 * @netdev: network interface device structure
Alexander Duyck68d480c2009-10-05 06:33:08 +00003987 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00003988 * Writes unicast address list to the RAR table.
3989 * Returns: -ENOMEM on failure/insufficient address space
3990 * 0 on no addresses written
3991 * X on writing X addresses to the RAR table
Alexander Duyck68d480c2009-10-05 06:33:08 +00003992 **/
3993static int igb_write_uc_addr_list(struct net_device *netdev)
3994{
3995 struct igb_adapter *adapter = netdev_priv(netdev);
3996 struct e1000_hw *hw = &adapter->hw;
3997 unsigned int vfn = adapter->vfs_allocated_count;
3998 unsigned int rar_entries = hw->mac.rar_entry_count - (vfn + 1);
3999 int count = 0;
4000
4001 /* return ENOMEM indicating insufficient memory for addresses */
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08004002 if (netdev_uc_count(netdev) > rar_entries)
Alexander Duyck68d480c2009-10-05 06:33:08 +00004003 return -ENOMEM;
4004
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08004005 if (!netdev_uc_empty(netdev) && rar_entries) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00004006 struct netdev_hw_addr *ha;
Jiri Pirko32e7bfc2010-01-25 13:36:10 -08004007
4008 netdev_for_each_uc_addr(ha, netdev) {
Alexander Duyck68d480c2009-10-05 06:33:08 +00004009 if (!rar_entries)
4010 break;
4011 igb_rar_set_qsel(adapter, ha->addr,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004012 rar_entries--,
4013 vfn);
Alexander Duyck68d480c2009-10-05 06:33:08 +00004014 count++;
4015 }
4016 }
4017 /* write the addresses in reverse order to avoid write combining */
4018 for (; rar_entries > 0 ; rar_entries--) {
4019 wr32(E1000_RAH(rar_entries), 0);
4020 wr32(E1000_RAL(rar_entries), 0);
4021 }
4022 wrfl();
4023
4024 return count;
4025}
4026
Alexander Duyck16903ca2016-01-06 23:11:18 -08004027static int igb_vlan_promisc_enable(struct igb_adapter *adapter)
4028{
4029 struct e1000_hw *hw = &adapter->hw;
4030 u32 i, pf_id;
4031
4032 switch (hw->mac.type) {
4033 case e1000_i210:
4034 case e1000_i211:
4035 case e1000_i350:
4036 /* VLAN filtering needed for VLAN prio filter */
4037 if (adapter->netdev->features & NETIF_F_NTUPLE)
4038 break;
4039 /* fall through */
4040 case e1000_82576:
4041 case e1000_82580:
4042 case e1000_i354:
4043 /* VLAN filtering needed for pool filtering */
4044 if (adapter->vfs_allocated_count)
4045 break;
4046 /* fall through */
4047 default:
4048 return 1;
4049 }
4050
4051 /* We are already in VLAN promisc, nothing to do */
4052 if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
4053 return 0;
4054
4055 if (!adapter->vfs_allocated_count)
4056 goto set_vfta;
4057
4058 /* Add PF to all active pools */
4059 pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
4060
4061 for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
4062 u32 vlvf = rd32(E1000_VLVF(i));
4063
4064 vlvf |= 1 << pf_id;
4065 wr32(E1000_VLVF(i), vlvf);
4066 }
4067
4068set_vfta:
4069 /* Set all bits in the VLAN filter table array */
4070 for (i = E1000_VLAN_FILTER_TBL_SIZE; i--;)
4071 hw->mac.ops.write_vfta(hw, i, ~0U);
4072
4073 /* Set flag so we don't redo unnecessary work */
4074 adapter->flags |= IGB_FLAG_VLAN_PROMISC;
4075
4076 return 0;
4077}
4078
4079#define VFTA_BLOCK_SIZE 8
4080static void igb_scrub_vfta(struct igb_adapter *adapter, u32 vfta_offset)
4081{
4082 struct e1000_hw *hw = &adapter->hw;
4083 u32 vfta[VFTA_BLOCK_SIZE] = { 0 };
4084 u32 vid_start = vfta_offset * 32;
4085 u32 vid_end = vid_start + (VFTA_BLOCK_SIZE * 32);
4086 u32 i, vid, word, bits, pf_id;
4087
4088 /* guarantee that we don't scrub out management VLAN */
4089 vid = adapter->mng_vlan_id;
4090 if (vid >= vid_start && vid < vid_end)
4091 vfta[(vid - vid_start) / 32] |= 1 << (vid % 32);
4092
4093 if (!adapter->vfs_allocated_count)
4094 goto set_vfta;
4095
4096 pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
4097
4098 for (i = E1000_VLVF_ARRAY_SIZE; --i;) {
4099 u32 vlvf = rd32(E1000_VLVF(i));
4100
4101 /* pull VLAN ID from VLVF */
4102 vid = vlvf & VLAN_VID_MASK;
4103
4104 /* only concern ourselves with a certain range */
4105 if (vid < vid_start || vid >= vid_end)
4106 continue;
4107
4108 if (vlvf & E1000_VLVF_VLANID_ENABLE) {
4109 /* record VLAN ID in VFTA */
4110 vfta[(vid - vid_start) / 32] |= 1 << (vid % 32);
4111
4112 /* if PF is part of this then continue */
4113 if (test_bit(vid, adapter->active_vlans))
4114 continue;
4115 }
4116
4117 /* remove PF from the pool */
4118 bits = ~(1 << pf_id);
4119 bits &= rd32(E1000_VLVF(i));
4120 wr32(E1000_VLVF(i), bits);
4121 }
4122
4123set_vfta:
4124 /* extract values from active_vlans and write back to VFTA */
4125 for (i = VFTA_BLOCK_SIZE; i--;) {
4126 vid = (vfta_offset + i) * 32;
4127 word = vid / BITS_PER_LONG;
4128 bits = vid % BITS_PER_LONG;
4129
4130 vfta[i] |= adapter->active_vlans[word] >> bits;
4131
4132 hw->mac.ops.write_vfta(hw, vfta_offset + i, vfta[i]);
4133 }
4134}
4135
4136static void igb_vlan_promisc_disable(struct igb_adapter *adapter)
4137{
4138 u32 i;
4139
4140 /* We are not in VLAN promisc, nothing to do */
4141 if (!(adapter->flags & IGB_FLAG_VLAN_PROMISC))
4142 return;
4143
4144 /* Set flag so we don't redo unnecessary work */
4145 adapter->flags &= ~IGB_FLAG_VLAN_PROMISC;
4146
4147 for (i = 0; i < E1000_VLAN_FILTER_TBL_SIZE; i += VFTA_BLOCK_SIZE)
4148 igb_scrub_vfta(adapter, i);
4149}
4150
Alexander Duyck68d480c2009-10-05 06:33:08 +00004151/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004152 * igb_set_rx_mode - Secondary Unicast, Multicast and Promiscuous mode set
4153 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08004154 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004155 * The set_rx_mode entry point is called whenever the unicast or multicast
4156 * address lists or the network interface flags are updated. This routine is
4157 * responsible for configuring the hardware for proper unicast, multicast,
4158 * promiscuous mode, and all-multi behavior.
Auke Kok9d5c8242008-01-24 02:22:38 -08004159 **/
Alexander Duyckff41f8d2009-09-03 14:48:56 +00004160static void igb_set_rx_mode(struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08004161{
4162 struct igb_adapter *adapter = netdev_priv(netdev);
4163 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004164 unsigned int vfn = adapter->vfs_allocated_count;
Alexander Duyck16903ca2016-01-06 23:11:18 -08004165 u32 rctl = 0, vmolr = 0;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004166 int count;
Auke Kok9d5c8242008-01-24 02:22:38 -08004167
4168 /* Check for Promiscuous and All Multicast modes */
Patrick McHardy746b9f02008-07-16 20:15:45 -07004169 if (netdev->flags & IFF_PROMISC) {
Alexander Duyck16903ca2016-01-06 23:11:18 -08004170 rctl |= E1000_RCTL_UPE | E1000_RCTL_MPE;
Alexander Duyckbf456ab2016-01-06 23:11:43 -08004171 vmolr |= E1000_VMOLR_MPME;
4172
4173 /* enable use of UTA filter to force packets to default pool */
4174 if (hw->mac.type == e1000_82576)
4175 vmolr |= E1000_VMOLR_ROPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07004176 } else {
Alexander Duyck68d480c2009-10-05 06:33:08 +00004177 if (netdev->flags & IFF_ALLMULTI) {
Patrick McHardy746b9f02008-07-16 20:15:45 -07004178 rctl |= E1000_RCTL_MPE;
Alexander Duyck68d480c2009-10-05 06:33:08 +00004179 vmolr |= E1000_VMOLR_MPME;
4180 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004181 /* Write addresses to the MTA, if the attempt fails
Lucas De Marchi25985ed2011-03-30 22:57:33 -03004182 * then we should just turn on promiscuous mode so
Alexander Duyck68d480c2009-10-05 06:33:08 +00004183 * that we can at least receive multicast traffic
4184 */
4185 count = igb_write_mc_addr_list(netdev);
4186 if (count < 0) {
4187 rctl |= E1000_RCTL_MPE;
4188 vmolr |= E1000_VMOLR_MPME;
4189 } else if (count) {
4190 vmolr |= E1000_VMOLR_ROMPE;
4191 }
4192 }
Alexander Duyck268f9d32016-01-06 23:11:34 -08004193 }
4194
4195 /* Write addresses to available RAR registers, if there is not
4196 * sufficient space to store all the addresses then enable
4197 * unicast promiscuous mode
4198 */
4199 count = igb_write_uc_addr_list(netdev);
4200 if (count < 0) {
4201 rctl |= E1000_RCTL_UPE;
4202 vmolr |= E1000_VMOLR_ROPE;
Patrick McHardy746b9f02008-07-16 20:15:45 -07004203 }
Alexander Duyck16903ca2016-01-06 23:11:18 -08004204
4205 /* enable VLAN filtering by default */
4206 rctl |= E1000_RCTL_VFE;
4207
4208 /* disable VLAN filtering for modes that require it */
4209 if ((netdev->flags & IFF_PROMISC) ||
4210 (netdev->features & NETIF_F_RXALL)) {
4211 /* if we fail to set all rules then just clear VFE */
4212 if (igb_vlan_promisc_enable(adapter))
4213 rctl &= ~E1000_RCTL_VFE;
4214 } else {
4215 igb_vlan_promisc_disable(adapter);
4216 }
4217
4218 /* update state of unicast, multicast, and VLAN filtering modes */
4219 rctl |= rd32(E1000_RCTL) & ~(E1000_RCTL_UPE | E1000_RCTL_MPE |
4220 E1000_RCTL_VFE);
Auke Kok9d5c8242008-01-24 02:22:38 -08004221 wr32(E1000_RCTL, rctl);
4222
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004223 /* In order to support SR-IOV and eventually VMDq it is necessary to set
Alexander Duyck68d480c2009-10-05 06:33:08 +00004224 * the VMOLR to enable the appropriate modes. Without this workaround
4225 * we will have issues with VLAN tag stripping not being done for frames
4226 * that are only arriving because we are the default pool
4227 */
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00004228 if ((hw->mac.type < e1000_82576) || (hw->mac.type > e1000_i350))
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004229 return;
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004230
Alexander Duyckbf456ab2016-01-06 23:11:43 -08004231 /* set UTA to appropriate mode */
4232 igb_set_uta(adapter, !!(vmolr & E1000_VMOLR_ROPE));
4233
Alexander Duyck68d480c2009-10-05 06:33:08 +00004234 vmolr |= rd32(E1000_VMOLR(vfn)) &
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004235 ~(E1000_VMOLR_ROPE | E1000_VMOLR_MPME | E1000_VMOLR_ROMPE);
Alexander Duyck45693bc2016-01-06 23:10:39 -08004236
4237 /* enable Rx jumbo frames, no need for restriction */
4238 vmolr &= ~E1000_VMOLR_RLPML_MASK;
4239 vmolr |= MAX_JUMBO_FRAME_SIZE | E1000_VMOLR_LPE;
4240
Alexander Duyck68d480c2009-10-05 06:33:08 +00004241 wr32(E1000_VMOLR(vfn), vmolr);
Alexander Duyck45693bc2016-01-06 23:10:39 -08004242 wr32(E1000_RLPML, MAX_JUMBO_FRAME_SIZE);
4243
Alexander Duyck28fc06f2009-07-23 18:08:54 +00004244 igb_restore_vf_multicasts(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08004245}
4246
Greg Rose13800462010-11-06 02:08:26 +00004247static void igb_check_wvbr(struct igb_adapter *adapter)
4248{
4249 struct e1000_hw *hw = &adapter->hw;
4250 u32 wvbr = 0;
4251
4252 switch (hw->mac.type) {
4253 case e1000_82576:
4254 case e1000_i350:
Carolyn Wyborny81ad8072014-04-11 01:46:13 +00004255 wvbr = rd32(E1000_WVBR);
4256 if (!wvbr)
Greg Rose13800462010-11-06 02:08:26 +00004257 return;
4258 break;
4259 default:
4260 break;
4261 }
4262
4263 adapter->wvbr |= wvbr;
4264}
4265
4266#define IGB_STAGGERED_QUEUE_OFFSET 8
4267
4268static void igb_spoof_check(struct igb_adapter *adapter)
4269{
4270 int j;
4271
4272 if (!adapter->wvbr)
4273 return;
4274
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004275 for (j = 0; j < adapter->vfs_allocated_count; j++) {
Greg Rose13800462010-11-06 02:08:26 +00004276 if (adapter->wvbr & (1 << j) ||
4277 adapter->wvbr & (1 << (j + IGB_STAGGERED_QUEUE_OFFSET))) {
4278 dev_warn(&adapter->pdev->dev,
4279 "Spoof event(s) detected on VF %d\n", j);
4280 adapter->wvbr &=
4281 ~((1 << j) |
4282 (1 << (j + IGB_STAGGERED_QUEUE_OFFSET)));
4283 }
4284 }
4285}
4286
Auke Kok9d5c8242008-01-24 02:22:38 -08004287/* Need to wait a few seconds after link up to get diagnostic information from
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004288 * the phy
4289 */
Auke Kok9d5c8242008-01-24 02:22:38 -08004290static void igb_update_phy_info(unsigned long data)
4291{
4292 struct igb_adapter *adapter = (struct igb_adapter *) data;
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08004293 igb_get_phy_info(&adapter->hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08004294}
4295
4296/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004297 * igb_has_link - check shared code for link and determine up/down
4298 * @adapter: pointer to driver private info
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004299 **/
Nick Nunley31455352010-02-17 01:01:21 +00004300bool igb_has_link(struct igb_adapter *adapter)
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004301{
4302 struct e1000_hw *hw = &adapter->hw;
4303 bool link_active = false;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004304
4305 /* get_link_status is set on LSC (link status) interrupt or
4306 * rx sequence error interrupt. get_link_status will stay
4307 * false until the e1000_check_for_link establishes link
4308 * for copper adapters ONLY
4309 */
4310 switch (hw->phy.media_type) {
4311 case e1000_media_type_copper:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00004312 if (!hw->mac.get_link_status)
4313 return true;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004314 case e1000_media_type_internal_serdes:
Akeem G Abodunrine5c33702013-06-06 01:31:09 +00004315 hw->mac.ops.check_for_link(hw);
4316 link_active = !hw->mac.get_link_status;
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004317 break;
4318 default:
4319 case e1000_media_type_unknown:
4320 break;
4321 }
4322
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004323 if (((hw->mac.type == e1000_i210) ||
4324 (hw->mac.type == e1000_i211)) &&
4325 (hw->phy.id == I210_I_PHY_ID)) {
4326 if (!netif_carrier_ok(adapter->netdev)) {
4327 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
4328 } else if (!(adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)) {
4329 adapter->flags |= IGB_FLAG_NEED_LINK_UPDATE;
4330 adapter->link_check_timeout = jiffies;
4331 }
4332 }
4333
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004334 return link_active;
4335}
4336
Stefan Assmann563988d2011-04-05 04:27:15 +00004337static bool igb_thermal_sensor_event(struct e1000_hw *hw, u32 event)
4338{
4339 bool ret = false;
4340 u32 ctrl_ext, thstat;
4341
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00004342 /* check for thermal sensor event on i350 copper only */
Stefan Assmann563988d2011-04-05 04:27:15 +00004343 if (hw->mac.type == e1000_i350) {
4344 thstat = rd32(E1000_THSTAT);
4345 ctrl_ext = rd32(E1000_CTRL_EXT);
4346
4347 if ((hw->phy.media_type == e1000_media_type_copper) &&
Akeem G. Abodunrin5c17a202013-01-29 10:15:31 +00004348 !(ctrl_ext & E1000_CTRL_EXT_LINK_MODE_SGMII))
Stefan Assmann563988d2011-04-05 04:27:15 +00004349 ret = !!(thstat & event);
Stefan Assmann563988d2011-04-05 04:27:15 +00004350 }
4351
4352 return ret;
4353}
4354
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004355/**
Carolyn Wyborny1516f0a2014-07-09 04:55:45 +00004356 * igb_check_lvmmc - check for malformed packets received
4357 * and indicated in LVMMC register
4358 * @adapter: pointer to adapter
4359 **/
4360static void igb_check_lvmmc(struct igb_adapter *adapter)
4361{
4362 struct e1000_hw *hw = &adapter->hw;
4363 u32 lvmmc;
4364
4365 lvmmc = rd32(E1000_LVMMC);
4366 if (lvmmc) {
4367 if (unlikely(net_ratelimit())) {
4368 netdev_warn(adapter->netdev,
4369 "malformed Tx packet detected and dropped, LVMMC:0x%08x\n",
4370 lvmmc);
4371 }
4372 }
4373}
4374
4375/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004376 * igb_watchdog - Timer Call-back
4377 * @data: pointer to adapter cast into an unsigned long
Auke Kok9d5c8242008-01-24 02:22:38 -08004378 **/
4379static void igb_watchdog(unsigned long data)
4380{
4381 struct igb_adapter *adapter = (struct igb_adapter *)data;
4382 /* Do the rest outside of interrupt context */
4383 schedule_work(&adapter->watchdog_task);
4384}
4385
4386static void igb_watchdog_task(struct work_struct *work)
4387{
4388 struct igb_adapter *adapter = container_of(work,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004389 struct igb_adapter,
4390 watchdog_task);
Auke Kok9d5c8242008-01-24 02:22:38 -08004391 struct e1000_hw *hw = &adapter->hw;
Koki Sanagic0ba4772013-01-16 11:05:53 +00004392 struct e1000_phy_info *phy = &hw->phy;
Auke Kok9d5c8242008-01-24 02:22:38 -08004393 struct net_device *netdev = adapter->netdev;
Stefan Assmann563988d2011-04-05 04:27:15 +00004394 u32 link;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004395 int i;
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004396 u32 connsw;
Takuma Uebab72f3f72015-12-31 14:58:14 +09004397 u16 phy_data, retry_count = 20;
Auke Kok9d5c8242008-01-24 02:22:38 -08004398
Alexander Duyck4d6b7252009-02-06 23:16:24 +00004399 link = igb_has_link(adapter);
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004400
4401 if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE) {
4402 if (time_after(jiffies, (adapter->link_check_timeout + HZ)))
4403 adapter->flags &= ~IGB_FLAG_NEED_LINK_UPDATE;
4404 else
4405 link = false;
4406 }
4407
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004408 /* Force link down if we have fiber to swap to */
4409 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
4410 if (hw->phy.media_type == e1000_media_type_copper) {
4411 connsw = rd32(E1000_CONNSW);
4412 if (!(connsw & E1000_CONNSW_AUTOSENSE_EN))
4413 link = 0;
4414 }
4415 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004416 if (link) {
Carolyn Wyborny2bdfc4e2013-10-17 05:23:01 +00004417 /* Perform a reset if the media type changed. */
4418 if (hw->dev_spec._82575.media_changed) {
4419 hw->dev_spec._82575.media_changed = false;
4420 adapter->flags |= IGB_FLAG_MEDIA_RESET;
4421 igb_reset(adapter);
4422 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004423 /* Cancel scheduled suspend requests. */
4424 pm_runtime_resume(netdev->dev.parent);
4425
Auke Kok9d5c8242008-01-24 02:22:38 -08004426 if (!netif_carrier_ok(netdev)) {
4427 u32 ctrl;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004428
Alexander Duyck330a6d62009-10-27 23:51:35 +00004429 hw->mac.ops.get_speed_and_duplex(hw,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004430 &adapter->link_speed,
4431 &adapter->link_duplex);
Auke Kok9d5c8242008-01-24 02:22:38 -08004432
4433 ctrl = rd32(E1000_CTRL);
Alexander Duyck527d47c2008-11-27 00:21:39 -08004434 /* Links status message must follow this format */
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004435 netdev_info(netdev,
4436 "igb: %s NIC Link is Up %d Mbps %s Duplex, Flow Control: %s\n",
Alexander Duyck559e9c42009-10-27 23:52:50 +00004437 netdev->name,
4438 adapter->link_speed,
4439 adapter->link_duplex == FULL_DUPLEX ?
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004440 "Full" : "Half",
4441 (ctrl & E1000_CTRL_TFCE) &&
4442 (ctrl & E1000_CTRL_RFCE) ? "RX/TX" :
4443 (ctrl & E1000_CTRL_RFCE) ? "RX" :
4444 (ctrl & E1000_CTRL_TFCE) ? "TX" : "None");
Auke Kok9d5c8242008-01-24 02:22:38 -08004445
Carolyn Wybornyf4c01e92014-03-12 03:58:22 +00004446 /* disable EEE if enabled */
4447 if ((adapter->flags & IGB_FLAG_EEE) &&
4448 (adapter->link_duplex == HALF_DUPLEX)) {
4449 dev_info(&adapter->pdev->dev,
4450 "EEE Disabled: unsupported at half duplex. Re-enable using ethtool when at full duplex.\n");
4451 adapter->hw.dev_spec._82575.eee_disable = true;
4452 adapter->flags &= ~IGB_FLAG_EEE;
4453 }
4454
Koki Sanagic0ba4772013-01-16 11:05:53 +00004455 /* check if SmartSpeed worked */
4456 igb_check_downshift(hw);
4457 if (phy->speed_downgraded)
4458 netdev_warn(netdev, "Link Speed was downgraded by SmartSpeed\n");
4459
Stefan Assmann563988d2011-04-05 04:27:15 +00004460 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004461 if (igb_thermal_sensor_event(hw,
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004462 E1000_THSTAT_LINK_THROTTLE))
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004463 netdev_info(netdev, "The network adapter link speed was downshifted because it overheated\n");
Stefan Assmann563988d2011-04-05 04:27:15 +00004464
Emil Tantilovd07f3e32010-03-23 18:34:57 +00004465 /* adjust timeout factor according to speed/duplex */
Auke Kok9d5c8242008-01-24 02:22:38 -08004466 adapter->tx_timeout_factor = 1;
4467 switch (adapter->link_speed) {
4468 case SPEED_10:
Auke Kok9d5c8242008-01-24 02:22:38 -08004469 adapter->tx_timeout_factor = 14;
4470 break;
4471 case SPEED_100:
Auke Kok9d5c8242008-01-24 02:22:38 -08004472 /* maybe add some timeout factor ? */
4473 break;
4474 }
4475
Takuma Uebab72f3f72015-12-31 14:58:14 +09004476 if (adapter->link_speed != SPEED_1000)
4477 goto no_wait;
4478
4479 /* wait for Remote receiver status OK */
4480retry_read_status:
4481 if (!igb_read_phy_reg(hw, PHY_1000T_STATUS,
4482 &phy_data)) {
4483 if (!(phy_data & SR_1000T_REMOTE_RX_STATUS) &&
4484 retry_count) {
4485 msleep(100);
4486 retry_count--;
4487 goto retry_read_status;
4488 } else if (!retry_count) {
4489 dev_err(&adapter->pdev->dev, "exceed max 2 second\n");
4490 }
4491 } else {
4492 dev_err(&adapter->pdev->dev, "read 1000Base-T Status Reg\n");
4493 }
4494no_wait:
Auke Kok9d5c8242008-01-24 02:22:38 -08004495 netif_carrier_on(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08004496
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004497 igb_ping_all_vfs(adapter);
Lior Levy17dc5662011-02-08 02:28:46 +00004498 igb_check_vf_rate_limit(adapter);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004499
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004500 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004501 if (!test_bit(__IGB_DOWN, &adapter->state))
4502 mod_timer(&adapter->phy_info_timer,
4503 round_jiffies(jiffies + 2 * HZ));
4504 }
4505 } else {
4506 if (netif_carrier_ok(netdev)) {
4507 adapter->link_speed = 0;
4508 adapter->link_duplex = 0;
Stefan Assmann563988d2011-04-05 04:27:15 +00004509
4510 /* check for thermal sensor event */
Jeff Kirsher876d2d62011-10-21 20:01:34 +00004511 if (igb_thermal_sensor_event(hw,
4512 E1000_THSTAT_PWR_DOWN)) {
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004513 netdev_err(netdev, "The network adapter was stopped because it overheated\n");
Carolyn Wyborny7ef5ed12011-03-12 08:59:47 +00004514 }
Stefan Assmann563988d2011-04-05 04:27:15 +00004515
Alexander Duyck527d47c2008-11-27 00:21:39 -08004516 /* Links status message must follow this format */
Carolyn Wybornyc75c4ed2014-04-11 01:45:17 +00004517 netdev_info(netdev, "igb: %s NIC Link is Down\n",
Alexander Duyck527d47c2008-11-27 00:21:39 -08004518 netdev->name);
Auke Kok9d5c8242008-01-24 02:22:38 -08004519 netif_carrier_off(netdev);
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004520
Alexander Duyck4ae196d2009-02-19 20:40:07 -08004521 igb_ping_all_vfs(adapter);
4522
Alexander Duyck4b1a9872009-02-06 23:19:50 +00004523 /* link state has changed, schedule phy info update */
Auke Kok9d5c8242008-01-24 02:22:38 -08004524 if (!test_bit(__IGB_DOWN, &adapter->state))
4525 mod_timer(&adapter->phy_info_timer,
4526 round_jiffies(jiffies + 2 * HZ));
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004527
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004528 /* link is down, time to check for alternate media */
4529 if (adapter->flags & IGB_FLAG_MAS_ENABLE) {
4530 igb_check_swap_media(adapter);
4531 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
4532 schedule_work(&adapter->reset_task);
4533 /* return immediately */
4534 return;
4535 }
4536 }
Yan, Zheng749ab2c2012-01-04 20:23:37 +00004537 pm_schedule_suspend(netdev->dev.parent,
4538 MSEC_PER_SEC * 5);
Carolyn Wyborny56cec242013-10-17 05:36:26 +00004539
4540 /* also check for alternate media here */
4541 } else if (!netif_carrier_ok(netdev) &&
4542 (adapter->flags & IGB_FLAG_MAS_ENABLE)) {
4543 igb_check_swap_media(adapter);
4544 if (adapter->flags & IGB_FLAG_MEDIA_RESET) {
4545 schedule_work(&adapter->reset_task);
4546 /* return immediately */
4547 return;
4548 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004549 }
4550 }
4551
Eric Dumazet12dcd862010-10-15 17:27:10 +00004552 spin_lock(&adapter->stats64_lock);
4553 igb_update_stats(adapter, &adapter->stats64);
4554 spin_unlock(&adapter->stats64_lock);
Auke Kok9d5c8242008-01-24 02:22:38 -08004555
Alexander Duyckdbabb062009-11-12 18:38:16 +00004556 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00004557 struct igb_ring *tx_ring = adapter->tx_ring[i];
Alexander Duyckdbabb062009-11-12 18:38:16 +00004558 if (!netif_carrier_ok(netdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004559 /* We've lost link, so the controller stops DMA,
4560 * but we've got queued Tx work that's never going
4561 * to get done, so reset controller to flush Tx.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004562 * (Do the reset outside of interrupt context).
4563 */
Alexander Duyckdbabb062009-11-12 18:38:16 +00004564 if (igb_desc_unused(tx_ring) + 1 < tx_ring->count) {
4565 adapter->tx_timeout_count++;
4566 schedule_work(&adapter->reset_task);
4567 /* return immediately since reset is imminent */
4568 return;
4569 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004570 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004571
Alexander Duyckdbabb062009-11-12 18:38:16 +00004572 /* Force detection of hung controller every watchdog period */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00004573 set_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckdbabb062009-11-12 18:38:16 +00004574 }
Alexander Duyckf7ba2052009-10-27 23:48:51 +00004575
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004576 /* Cause software interrupt to ensure Rx ring is cleaned */
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00004577 if (adapter->flags & IGB_FLAG_HAS_MSIX) {
Alexander Duyck047e0032009-10-27 15:49:27 +00004578 u32 eics = 0;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00004579
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00004580 for (i = 0; i < adapter->num_q_vectors; i++)
4581 eics |= adapter->q_vector[i]->eims_value;
Alexander Duyck7a6ea552008-08-26 04:25:03 -07004582 wr32(E1000_EICS, eics);
4583 } else {
4584 wr32(E1000_ICS, E1000_ICS_RXDMT0);
4585 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004586
Greg Rose13800462010-11-06 02:08:26 +00004587 igb_spoof_check(adapter);
Matthew Vickfc580752012-12-13 07:20:35 +00004588 igb_ptp_rx_hang(adapter);
Greg Rose13800462010-11-06 02:08:26 +00004589
Carolyn Wyborny1516f0a2014-07-09 04:55:45 +00004590 /* Check LVMMC register on i350/i354 only */
4591 if ((adapter->hw.mac.type == e1000_i350) ||
4592 (adapter->hw.mac.type == e1000_i354))
4593 igb_check_lvmmc(adapter);
4594
Auke Kok9d5c8242008-01-24 02:22:38 -08004595 /* Reset the timer */
Akeem G Abodunrinaa9b8cc2013-08-28 02:22:43 +00004596 if (!test_bit(__IGB_DOWN, &adapter->state)) {
4597 if (adapter->flags & IGB_FLAG_NEED_LINK_UPDATE)
4598 mod_timer(&adapter->watchdog_timer,
4599 round_jiffies(jiffies + HZ));
4600 else
4601 mod_timer(&adapter->watchdog_timer,
4602 round_jiffies(jiffies + 2 * HZ));
4603 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004604}
4605
4606enum latency_range {
4607 lowest_latency = 0,
4608 low_latency = 1,
4609 bulk_latency = 2,
4610 latency_invalid = 255
4611};
4612
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004613/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004614 * igb_update_ring_itr - update the dynamic ITR value based on packet size
4615 * @q_vector: pointer to q_vector
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004616 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004617 * Stores a new ITR value based on strictly on packet size. This
4618 * algorithm is less sophisticated than that used in igb_update_itr,
4619 * due to the difficulty of synchronizing statistics across multiple
4620 * receive rings. The divisors and thresholds used by this function
4621 * were determined based on theoretical maximum wire speed and testing
4622 * data, in order to minimize response time while increasing bulk
4623 * throughput.
Fernando Luis Vazquez Cao406d4962014-03-18 00:26:48 -07004624 * This functionality is controlled by ethtool's coalescing settings.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004625 * NOTE: This function is called only when operating in a multiqueue
4626 * receive environment.
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004627 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00004628static void igb_update_ring_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004629{
Alexander Duyck047e0032009-10-27 15:49:27 +00004630 int new_val = q_vector->itr_val;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004631 int avg_wire_size = 0;
Alexander Duyck047e0032009-10-27 15:49:27 +00004632 struct igb_adapter *adapter = q_vector->adapter;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004633 unsigned int packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08004634
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004635 /* For non-gigabit speeds, just fix the interrupt rate at 4000
4636 * ints/sec - ITR timer value of 120 ticks.
4637 */
4638 if (adapter->link_speed != SPEED_1000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004639 new_val = IGB_4K_ITR;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004640 goto set_itr_val;
4641 }
Alexander Duyck047e0032009-10-27 15:49:27 +00004642
Alexander Duyck0ba82992011-08-26 07:45:47 +00004643 packets = q_vector->rx.total_packets;
4644 if (packets)
4645 avg_wire_size = q_vector->rx.total_bytes / packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00004646
Alexander Duyck0ba82992011-08-26 07:45:47 +00004647 packets = q_vector->tx.total_packets;
4648 if (packets)
4649 avg_wire_size = max_t(u32, avg_wire_size,
4650 q_vector->tx.total_bytes / packets);
Alexander Duyck047e0032009-10-27 15:49:27 +00004651
4652 /* if avg_wire_size isn't set no work was done */
4653 if (!avg_wire_size)
4654 goto clear_counts;
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004655
4656 /* Add 24 bytes to size to account for CRC, preamble, and gap */
4657 avg_wire_size += 24;
4658
4659 /* Don't starve jumbo frames */
4660 avg_wire_size = min(avg_wire_size, 3000);
4661
4662 /* Give a little boost to mid-size frames */
4663 if ((avg_wire_size > 300) && (avg_wire_size < 1200))
4664 new_val = avg_wire_size / 3;
4665 else
4666 new_val = avg_wire_size / 2;
4667
Alexander Duyck0ba82992011-08-26 07:45:47 +00004668 /* conservative mode (itr 3) eliminates the lowest_latency setting */
4669 if (new_val < IGB_20K_ITR &&
4670 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4671 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
4672 new_val = IGB_20K_ITR;
Nick Nunleyabe1c362010-02-17 01:03:19 +00004673
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004674set_itr_val:
Alexander Duyck047e0032009-10-27 15:49:27 +00004675 if (new_val != q_vector->itr_val) {
4676 q_vector->itr_val = new_val;
4677 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004678 }
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004679clear_counts:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004680 q_vector->rx.total_bytes = 0;
4681 q_vector->rx.total_packets = 0;
4682 q_vector->tx.total_bytes = 0;
4683 q_vector->tx.total_packets = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004684}
4685
4686/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004687 * igb_update_itr - update the dynamic ITR value based on statistics
4688 * @q_vector: pointer to q_vector
4689 * @ring_container: ring info to update the itr for
4690 *
4691 * Stores a new ITR value based on packets and byte
4692 * counts during the last interrupt. The advantage of per interrupt
4693 * computation is faster updates and more accurate ITR for the current
4694 * traffic pattern. Constants in this function were computed
4695 * based on theoretical maximum wire speed and thresholds were set based
4696 * on testing data as well as attempting to minimize response time
4697 * while increasing bulk throughput.
Fernando Luis Vazquez Cao406d4962014-03-18 00:26:48 -07004698 * This functionality is controlled by ethtool's coalescing settings.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004699 * NOTE: These calculations are only valid when operating in a single-
4700 * queue environment.
Auke Kok9d5c8242008-01-24 02:22:38 -08004701 **/
Alexander Duyck0ba82992011-08-26 07:45:47 +00004702static void igb_update_itr(struct igb_q_vector *q_vector,
4703 struct igb_ring_container *ring_container)
Auke Kok9d5c8242008-01-24 02:22:38 -08004704{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004705 unsigned int packets = ring_container->total_packets;
4706 unsigned int bytes = ring_container->total_bytes;
4707 u8 itrval = ring_container->itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004708
Alexander Duyck0ba82992011-08-26 07:45:47 +00004709 /* no packets, exit with status unchanged */
Auke Kok9d5c8242008-01-24 02:22:38 -08004710 if (packets == 0)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004711 return;
Auke Kok9d5c8242008-01-24 02:22:38 -08004712
Alexander Duyck0ba82992011-08-26 07:45:47 +00004713 switch (itrval) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004714 case lowest_latency:
4715 /* handle TSO and jumbo frames */
4716 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004717 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004718 else if ((packets < 5) && (bytes > 512))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004719 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004720 break;
4721 case low_latency: /* 50 usec aka 20000 ints/s */
4722 if (bytes > 10000) {
4723 /* this if handles the TSO accounting */
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004724 if (bytes/packets > 8000)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004725 itrval = bulk_latency;
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004726 else if ((packets < 10) || ((bytes/packets) > 1200))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004727 itrval = bulk_latency;
Carolyn Wybornyd34a15a2014-04-11 01:45:23 +00004728 else if ((packets > 35))
Alexander Duyck0ba82992011-08-26 07:45:47 +00004729 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004730 } else if (bytes/packets > 2000) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004731 itrval = bulk_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004732 } else if (packets <= 2 && bytes < 512) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004733 itrval = lowest_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004734 }
4735 break;
4736 case bulk_latency: /* 250 usec aka 4000 ints/s */
4737 if (bytes > 25000) {
4738 if (packets > 35)
Alexander Duyck0ba82992011-08-26 07:45:47 +00004739 itrval = low_latency;
Alexander Duyck1e5c3d22009-02-12 18:17:21 +00004740 } else if (bytes < 1500) {
Alexander Duyck0ba82992011-08-26 07:45:47 +00004741 itrval = low_latency;
Auke Kok9d5c8242008-01-24 02:22:38 -08004742 }
4743 break;
4744 }
4745
Alexander Duyck0ba82992011-08-26 07:45:47 +00004746 /* clear work counters since we have the values we need */
4747 ring_container->total_bytes = 0;
4748 ring_container->total_packets = 0;
4749
4750 /* write updated itr to ring container */
4751 ring_container->itr = itrval;
Auke Kok9d5c8242008-01-24 02:22:38 -08004752}
4753
Alexander Duyck0ba82992011-08-26 07:45:47 +00004754static void igb_set_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08004755{
Alexander Duyck0ba82992011-08-26 07:45:47 +00004756 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00004757 u32 new_itr = q_vector->itr_val;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004758 u8 current_itr = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004759
4760 /* for non-gigabit speeds, just fix the interrupt rate at 4000 */
4761 if (adapter->link_speed != SPEED_1000) {
4762 current_itr = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00004763 new_itr = IGB_4K_ITR;
Auke Kok9d5c8242008-01-24 02:22:38 -08004764 goto set_itr_now;
4765 }
4766
Alexander Duyck0ba82992011-08-26 07:45:47 +00004767 igb_update_itr(q_vector, &q_vector->tx);
4768 igb_update_itr(q_vector, &q_vector->rx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004769
Alexander Duyck0ba82992011-08-26 07:45:47 +00004770 current_itr = max(q_vector->rx.itr, q_vector->tx.itr);
Auke Kok9d5c8242008-01-24 02:22:38 -08004771
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004772 /* conservative mode (itr 3) eliminates the lowest_latency setting */
Alexander Duyck0ba82992011-08-26 07:45:47 +00004773 if (current_itr == lowest_latency &&
4774 ((q_vector->rx.ring && adapter->rx_itr_setting == 3) ||
4775 (!q_vector->rx.ring && adapter->tx_itr_setting == 3)))
Alexander Duyck6eb5a7f2008-07-08 15:14:44 -07004776 current_itr = low_latency;
4777
Auke Kok9d5c8242008-01-24 02:22:38 -08004778 switch (current_itr) {
4779 /* counts and packets in update_itr are dependent on these numbers */
4780 case lowest_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004781 new_itr = IGB_70K_ITR; /* 70,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004782 break;
4783 case low_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004784 new_itr = IGB_20K_ITR; /* 20,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004785 break;
4786 case bulk_latency:
Alexander Duyck0ba82992011-08-26 07:45:47 +00004787 new_itr = IGB_4K_ITR; /* 4,000 ints/sec */
Auke Kok9d5c8242008-01-24 02:22:38 -08004788 break;
4789 default:
4790 break;
4791 }
4792
4793set_itr_now:
Alexander Duyck047e0032009-10-27 15:49:27 +00004794 if (new_itr != q_vector->itr_val) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004795 /* this attempts to bias the interrupt rate towards Bulk
4796 * by adding intermediate steps when interrupt rate is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004797 * increasing
4798 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004799 new_itr = new_itr > q_vector->itr_val ?
Jeff Kirsherb980ac12013-02-23 07:29:56 +00004800 max((new_itr * q_vector->itr_val) /
4801 (new_itr + (q_vector->itr_val >> 2)),
4802 new_itr) : new_itr;
Auke Kok9d5c8242008-01-24 02:22:38 -08004803 /* Don't write the value here; it resets the adapter's
4804 * internal timer, and causes us to delay far longer than
4805 * we should between interrupts. Instead, we write the ITR
4806 * value at the beginning of the next interrupt so the timing
4807 * ends up being correct.
4808 */
Alexander Duyck047e0032009-10-27 15:49:27 +00004809 q_vector->itr_val = new_itr;
4810 q_vector->set_itr = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004811 }
Auke Kok9d5c8242008-01-24 02:22:38 -08004812}
4813
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00004814static void igb_tx_ctxtdesc(struct igb_ring *tx_ring, u32 vlan_macip_lens,
4815 u32 type_tucmd, u32 mss_l4len_idx)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004816{
4817 struct e1000_adv_tx_context_desc *context_desc;
4818 u16 i = tx_ring->next_to_use;
4819
4820 context_desc = IGB_TX_CTXTDESC(tx_ring, i);
4821
4822 i++;
4823 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
4824
4825 /* set bits to identify this as an advanced context descriptor */
4826 type_tucmd |= E1000_TXD_CMD_DEXT | E1000_ADVTXD_DTYP_CTXT;
4827
4828 /* For 82575, context index must be unique per ring. */
Alexander Duyck866cff02011-08-26 07:45:36 +00004829 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004830 mss_l4len_idx |= tx_ring->reg_idx << 4;
4831
4832 context_desc->vlan_macip_lens = cpu_to_le32(vlan_macip_lens);
4833 context_desc->seqnum_seed = 0;
4834 context_desc->type_tucmd_mlhl = cpu_to_le32(type_tucmd);
4835 context_desc->mss_l4len_idx = cpu_to_le32(mss_l4len_idx);
4836}
4837
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004838static int igb_tso(struct igb_ring *tx_ring,
4839 struct igb_tx_buffer *first,
4840 u8 *hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08004841{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004842 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004843 u32 vlan_macip_lens, type_tucmd;
4844 u32 mss_l4len_idx, l4len;
Francois Romieu06c14e52014-03-30 03:14:11 +00004845 int err;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004846
Alexander Duycked6aa102012-11-13 04:03:22 +00004847 if (skb->ip_summed != CHECKSUM_PARTIAL)
4848 return 0;
4849
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004850 if (!skb_is_gso(skb))
4851 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004852
Francois Romieu06c14e52014-03-30 03:14:11 +00004853 err = skb_cow_head(skb, 0);
4854 if (err < 0)
4855 return err;
Auke Kok9d5c8242008-01-24 02:22:38 -08004856
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004857 /* ADV DTYP TUCMD MKRLOC/ISCSIHEDLEN */
4858 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
Auke Kok9d5c8242008-01-24 02:22:38 -08004859
Joe Perches7c4d16f2014-03-13 05:19:14 +00004860 if (first->protocol == htons(ETH_P_IP)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004861 struct iphdr *iph = ip_hdr(skb);
4862 iph->tot_len = 0;
4863 iph->check = 0;
4864 tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
4865 iph->daddr, 0,
4866 IPPROTO_TCP,
4867 0);
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004868 type_tucmd |= E1000_ADVTXD_TUCMD_IPV4;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004869 first->tx_flags |= IGB_TX_FLAGS_TSO |
4870 IGB_TX_FLAGS_CSUM |
4871 IGB_TX_FLAGS_IPV4;
Sridhar Samudrala8e1e8a42010-01-23 02:02:21 -08004872 } else if (skb_is_gso_v6(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08004873 ipv6_hdr(skb)->payload_len = 0;
4874 tcp_hdr(skb)->check = ~csum_ipv6_magic(&ipv6_hdr(skb)->saddr,
4875 &ipv6_hdr(skb)->daddr,
4876 0, IPPROTO_TCP, 0);
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004877 first->tx_flags |= IGB_TX_FLAGS_TSO |
4878 IGB_TX_FLAGS_CSUM;
Auke Kok9d5c8242008-01-24 02:22:38 -08004879 }
4880
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004881 /* compute header lengths */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004882 l4len = tcp_hdrlen(skb);
4883 *hdr_len = skb_transport_offset(skb) + l4len;
Auke Kok9d5c8242008-01-24 02:22:38 -08004884
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004885 /* update gso size and bytecount with header size */
4886 first->gso_segs = skb_shinfo(skb)->gso_segs;
4887 first->bytecount += (first->gso_segs - 1) * *hdr_len;
4888
Auke Kok9d5c8242008-01-24 02:22:38 -08004889 /* MSS L4LEN IDX */
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004890 mss_l4len_idx = l4len << E1000_ADVTXD_L4LEN_SHIFT;
4891 mss_l4len_idx |= skb_shinfo(skb)->gso_size << E1000_ADVTXD_MSS_SHIFT;
Auke Kok9d5c8242008-01-24 02:22:38 -08004892
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004893 /* VLAN MACLEN IPLEN */
4894 vlan_macip_lens = skb_network_header_len(skb);
4895 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004896 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Auke Kok9d5c8242008-01-24 02:22:38 -08004897
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004898 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, mss_l4len_idx);
Auke Kok9d5c8242008-01-24 02:22:38 -08004899
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004900 return 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08004901}
4902
Alexander Duyck6e033702016-01-13 07:31:23 -08004903static inline bool igb_ipv6_csum_is_sctp(struct sk_buff *skb)
4904{
4905 unsigned int offset = 0;
4906
4907 ipv6_find_hdr(skb, &offset, IPPROTO_SCTP, NULL, NULL);
4908
4909 return offset == skb_checksum_start_offset(skb);
4910}
4911
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004912static void igb_tx_csum(struct igb_ring *tx_ring, struct igb_tx_buffer *first)
Auke Kok9d5c8242008-01-24 02:22:38 -08004913{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004914 struct sk_buff *skb = first->skb;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004915 u32 vlan_macip_lens = 0;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004916 u32 type_tucmd = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08004917
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004918 if (skb->ip_summed != CHECKSUM_PARTIAL) {
Alexander Duyck6e033702016-01-13 07:31:23 -08004919csum_failed:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004920 if (!(first->tx_flags & IGB_TX_FLAGS_VLAN))
4921 return;
Alexander Duyck6e033702016-01-13 07:31:23 -08004922 goto no_csum;
Auke Kok9d5c8242008-01-24 02:22:38 -08004923 }
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004924
Alexander Duyck6e033702016-01-13 07:31:23 -08004925 switch (skb->csum_offset) {
4926 case offsetof(struct tcphdr, check):
4927 type_tucmd = E1000_ADVTXD_TUCMD_L4T_TCP;
4928 /* fall through */
4929 case offsetof(struct udphdr, check):
4930 break;
4931 case offsetof(struct sctphdr, checksum):
4932 /* validate that this is actually an SCTP request */
4933 if (((first->protocol == htons(ETH_P_IP)) &&
4934 (ip_hdr(skb)->protocol == IPPROTO_SCTP)) ||
4935 ((first->protocol == htons(ETH_P_IPV6)) &&
4936 igb_ipv6_csum_is_sctp(skb))) {
4937 type_tucmd = E1000_ADVTXD_TUCMD_L4T_SCTP;
4938 break;
4939 }
4940 default:
4941 skb_checksum_help(skb);
4942 goto csum_failed;
4943 }
4944
4945 /* update TX checksum flag */
4946 first->tx_flags |= IGB_TX_FLAGS_CSUM;
4947 vlan_macip_lens = skb_checksum_start_offset(skb) -
4948 skb_network_offset(skb);
4949no_csum:
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004950 vlan_macip_lens |= skb_network_offset(skb) << E1000_ADVTXD_MACLEN_SHIFT;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004951 vlan_macip_lens |= first->tx_flags & IGB_TX_FLAGS_VLAN_MASK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00004952
Alexander Duyck6e033702016-01-13 07:31:23 -08004953 igb_tx_ctxtdesc(tx_ring, vlan_macip_lens, type_tucmd, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08004954}
4955
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004956#define IGB_SET_FLAG(_input, _flag, _result) \
4957 ((_flag <= _result) ? \
4958 ((u32)(_input & _flag) * (_result / _flag)) : \
4959 ((u32)(_input & _flag) / (_flag / _result)))
4960
4961static u32 igb_tx_cmd_type(struct sk_buff *skb, u32 tx_flags)
Alexander Duycke032afc2011-08-26 07:44:48 +00004962{
4963 /* set type for advanced descriptor with frame checksum insertion */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004964 u32 cmd_type = E1000_ADVTXD_DTYP_DATA |
4965 E1000_ADVTXD_DCMD_DEXT |
4966 E1000_ADVTXD_DCMD_IFCS;
Alexander Duycke032afc2011-08-26 07:44:48 +00004967
4968 /* set HW vlan bit if vlan is present */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004969 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_VLAN,
4970 (E1000_ADVTXD_DCMD_VLE));
Alexander Duycke032afc2011-08-26 07:44:48 +00004971
4972 /* set segmentation bits for TSO */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004973 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSO,
4974 (E1000_ADVTXD_DCMD_TSE));
4975
4976 /* set timestamp bit if present */
4977 cmd_type |= IGB_SET_FLAG(tx_flags, IGB_TX_FLAGS_TSTAMP,
4978 (E1000_ADVTXD_MAC_TSTAMP));
4979
4980 /* insert frame checksum */
4981 cmd_type ^= IGB_SET_FLAG(skb->no_fcs, 1, E1000_ADVTXD_DCMD_IFCS);
Alexander Duycke032afc2011-08-26 07:44:48 +00004982
4983 return cmd_type;
4984}
4985
Alexander Duyck7af40ad92011-08-26 07:45:15 +00004986static void igb_tx_olinfo_status(struct igb_ring *tx_ring,
4987 union e1000_adv_tx_desc *tx_desc,
4988 u32 tx_flags, unsigned int paylen)
Alexander Duycke032afc2011-08-26 07:44:48 +00004989{
4990 u32 olinfo_status = paylen << E1000_ADVTXD_PAYLEN_SHIFT;
4991
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004992 /* 82575 requires a unique index per ring */
4993 if (test_bit(IGB_RING_FLAG_TX_CTX_IDX, &tx_ring->flags))
Alexander Duycke032afc2011-08-26 07:44:48 +00004994 olinfo_status |= tx_ring->reg_idx << 4;
4995
4996 /* insert L4 checksum */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00004997 olinfo_status |= IGB_SET_FLAG(tx_flags,
4998 IGB_TX_FLAGS_CSUM,
4999 (E1000_TXD_POPTS_TXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00005000
Alexander Duyck1d9daf42012-11-13 04:03:23 +00005001 /* insert IPv4 checksum */
5002 olinfo_status |= IGB_SET_FLAG(tx_flags,
5003 IGB_TX_FLAGS_IPV4,
5004 (E1000_TXD_POPTS_IXSM << 8));
Alexander Duycke032afc2011-08-26 07:44:48 +00005005
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005006 tx_desc->read.olinfo_status = cpu_to_le32(olinfo_status);
Alexander Duycke032afc2011-08-26 07:44:48 +00005007}
5008
David S. Miller6f19e122014-08-28 01:39:31 -07005009static int __igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
5010{
5011 struct net_device *netdev = tx_ring->netdev;
5012
5013 netif_stop_subqueue(netdev, tx_ring->queue_index);
5014
5015 /* Herbert's original patch had:
5016 * smp_mb__after_netif_stop_queue();
5017 * but since that doesn't exist yet, just open code it.
5018 */
5019 smp_mb();
5020
5021 /* We need to check again in a case another CPU has just
5022 * made room available.
5023 */
5024 if (igb_desc_unused(tx_ring) < size)
5025 return -EBUSY;
5026
5027 /* A reprieve! */
5028 netif_wake_subqueue(netdev, tx_ring->queue_index);
5029
5030 u64_stats_update_begin(&tx_ring->tx_syncp2);
5031 tx_ring->tx_stats.restart_queue2++;
5032 u64_stats_update_end(&tx_ring->tx_syncp2);
5033
5034 return 0;
5035}
5036
5037static inline int igb_maybe_stop_tx(struct igb_ring *tx_ring, const u16 size)
5038{
5039 if (igb_desc_unused(tx_ring) >= size)
5040 return 0;
5041 return __igb_maybe_stop_tx(tx_ring, size);
5042}
5043
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005044static void igb_tx_map(struct igb_ring *tx_ring,
5045 struct igb_tx_buffer *first,
Alexander Duyckebe42d12011-08-26 07:45:09 +00005046 const u8 hdr_len)
Auke Kok9d5c8242008-01-24 02:22:38 -08005047{
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005048 struct sk_buff *skb = first->skb;
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005049 struct igb_tx_buffer *tx_buffer;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005050 union e1000_adv_tx_desc *tx_desc;
Alexander Duyck80d07592012-11-13 04:03:24 +00005051 struct skb_frag_struct *frag;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005052 dma_addr_t dma;
Alexander Duyck80d07592012-11-13 04:03:24 +00005053 unsigned int data_len, size;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005054 u32 tx_flags = first->tx_flags;
Alexander Duyck1d9daf42012-11-13 04:03:23 +00005055 u32 cmd_type = igb_tx_cmd_type(skb, tx_flags);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005056 u16 i = tx_ring->next_to_use;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005057
5058 tx_desc = IGB_TX_DESC(tx_ring, i);
5059
Alexander Duyck80d07592012-11-13 04:03:24 +00005060 igb_tx_olinfo_status(tx_ring, tx_desc, tx_flags, skb->len - hdr_len);
5061
5062 size = skb_headlen(skb);
5063 data_len = skb->data_len;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005064
5065 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
Auke Kok9d5c8242008-01-24 02:22:38 -08005066
Alexander Duyck80d07592012-11-13 04:03:24 +00005067 tx_buffer = first;
Alexander Duyck2bbfebe2011-08-26 07:44:59 +00005068
Alexander Duyck80d07592012-11-13 04:03:24 +00005069 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
5070 if (dma_mapping_error(tx_ring->dev, dma))
5071 goto dma_error;
5072
5073 /* record length, and DMA address */
5074 dma_unmap_len_set(tx_buffer, len, size);
5075 dma_unmap_addr_set(tx_buffer, dma, dma);
5076
5077 tx_desc->read.buffer_addr = cpu_to_le64(dma);
5078
Alexander Duyckebe42d12011-08-26 07:45:09 +00005079 while (unlikely(size > IGB_MAX_DATA_PER_TXD)) {
5080 tx_desc->read.cmd_type_len =
Alexander Duyck1d9daf42012-11-13 04:03:23 +00005081 cpu_to_le32(cmd_type ^ IGB_MAX_DATA_PER_TXD);
Auke Kok9d5c8242008-01-24 02:22:38 -08005082
Alexander Duyckebe42d12011-08-26 07:45:09 +00005083 i++;
5084 tx_desc++;
5085 if (i == tx_ring->count) {
5086 tx_desc = IGB_TX_DESC(tx_ring, 0);
5087 i = 0;
5088 }
Alexander Duyck80d07592012-11-13 04:03:24 +00005089 tx_desc->read.olinfo_status = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005090
5091 dma += IGB_MAX_DATA_PER_TXD;
5092 size -= IGB_MAX_DATA_PER_TXD;
5093
Alexander Duyckebe42d12011-08-26 07:45:09 +00005094 tx_desc->read.buffer_addr = cpu_to_le64(dma);
5095 }
5096
5097 if (likely(!data_len))
5098 break;
5099
Alexander Duyck1d9daf42012-11-13 04:03:23 +00005100 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type ^ size);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005101
Alexander Duyck65689fe2009-03-20 00:17:43 +00005102 i++;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005103 tx_desc++;
5104 if (i == tx_ring->count) {
5105 tx_desc = IGB_TX_DESC(tx_ring, 0);
Alexander Duyck65689fe2009-03-20 00:17:43 +00005106 i = 0;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005107 }
Alexander Duyck80d07592012-11-13 04:03:24 +00005108 tx_desc->read.olinfo_status = 0;
Alexander Duyck65689fe2009-03-20 00:17:43 +00005109
Eric Dumazet9e903e02011-10-18 21:00:24 +00005110 size = skb_frag_size(frag);
Alexander Duyckebe42d12011-08-26 07:45:09 +00005111 data_len -= size;
5112
5113 dma = skb_frag_dma_map(tx_ring->dev, frag, 0,
Alexander Duyck80d07592012-11-13 04:03:24 +00005114 size, DMA_TO_DEVICE);
Alexander Duyck6366ad32009-12-02 16:47:18 +00005115
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005116 tx_buffer = &tx_ring->tx_buffer_info[i];
Auke Kok9d5c8242008-01-24 02:22:38 -08005117 }
5118
Alexander Duyckebe42d12011-08-26 07:45:09 +00005119 /* write last descriptor with RS and EOP bits */
Alexander Duyck1d9daf42012-11-13 04:03:23 +00005120 cmd_type |= size | IGB_TXD_DCMD;
5121 tx_desc->read.cmd_type_len = cpu_to_le32(cmd_type);
Alexander Duyck8542db02011-08-26 07:44:43 +00005122
Alexander Duyck80d07592012-11-13 04:03:24 +00005123 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
5124
Alexander Duyck8542db02011-08-26 07:44:43 +00005125 /* set the timestamp */
5126 first->time_stamp = jiffies;
5127
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005128 /* Force memory writes to complete before letting h/w know there
Alexander Duyckebe42d12011-08-26 07:45:09 +00005129 * are new descriptors to fetch. (Only applicable for weak-ordered
5130 * memory model archs, such as IA-64).
5131 *
5132 * We also need this memory barrier to make certain all of the
5133 * status bits have been updated before next_to_watch is written.
5134 */
Auke Kok9d5c8242008-01-24 02:22:38 -08005135 wmb();
5136
Alexander Duyckebe42d12011-08-26 07:45:09 +00005137 /* set next_to_watch value indicating a packet is present */
5138 first->next_to_watch = tx_desc;
5139
5140 i++;
5141 if (i == tx_ring->count)
5142 i = 0;
5143
Auke Kok9d5c8242008-01-24 02:22:38 -08005144 tx_ring->next_to_use = i;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005145
David S. Miller6f19e122014-08-28 01:39:31 -07005146 /* Make sure there is space in the ring for the next send. */
5147 igb_maybe_stop_tx(tx_ring, DESC_NEEDED);
5148
5149 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
David S. Miller0b725a22014-08-25 15:51:53 -07005150 writel(i, tx_ring->tail);
5151
5152 /* we need this if more than one processor can write to our tail
5153 * at a time, it synchronizes IO on IA64/Altix systems
5154 */
5155 mmiowb();
5156 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00005157 return;
5158
5159dma_error:
5160 dev_err(tx_ring->dev, "TX DMA map failed\n");
5161
5162 /* clear dma mappings for failed tx_buffer_info map */
5163 for (;;) {
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00005164 tx_buffer = &tx_ring->tx_buffer_info[i];
5165 igb_unmap_and_free_tx_resource(tx_ring, tx_buffer);
5166 if (tx_buffer == first)
Alexander Duyckebe42d12011-08-26 07:45:09 +00005167 break;
5168 if (i == 0)
5169 i = tx_ring->count;
5170 i--;
5171 }
5172
5173 tx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08005174}
5175
Alexander Duyckcd392f52011-08-26 07:43:59 +00005176netdev_tx_t igb_xmit_frame_ring(struct sk_buff *skb,
5177 struct igb_ring *tx_ring)
Auke Kok9d5c8242008-01-24 02:22:38 -08005178{
Alexander Duyck8542db02011-08-26 07:44:43 +00005179 struct igb_tx_buffer *first;
Alexander Duyckebe42d12011-08-26 07:45:09 +00005180 int tso;
Nick Nunley91d4ee32010-02-17 01:04:56 +00005181 u32 tx_flags = 0;
Alexander Duyck2ee52ad2015-05-06 21:11:45 -07005182 unsigned short f;
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005183 u16 count = TXD_USE_COUNT(skb_headlen(skb));
Alexander Duyck31f6adb2011-08-26 07:44:53 +00005184 __be16 protocol = vlan_get_protocol(skb);
Nick Nunley91d4ee32010-02-17 01:04:56 +00005185 u8 hdr_len = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08005186
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005187 /* need: 1 descriptor per page * PAGE_SIZE/IGB_MAX_DATA_PER_TXD,
5188 * + 1 desc for skb_headlen/IGB_MAX_DATA_PER_TXD,
Auke Kok9d5c8242008-01-24 02:22:38 -08005189 * + 2 desc gap to keep tail from touching head,
Auke Kok9d5c8242008-01-24 02:22:38 -08005190 * + 1 desc for context descriptor,
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005191 * otherwise try next time
5192 */
Alexander Duyck2ee52ad2015-05-06 21:11:45 -07005193 for (f = 0; f < skb_shinfo(skb)->nr_frags; f++)
5194 count += TXD_USE_COUNT(skb_shinfo(skb)->frags[f].size);
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00005195
5196 if (igb_maybe_stop_tx(tx_ring, count + 3)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005197 /* this is a hard error */
Auke Kok9d5c8242008-01-24 02:22:38 -08005198 return NETDEV_TX_BUSY;
5199 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005200
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005201 /* record the location of the first descriptor for this packet */
5202 first = &tx_ring->tx_buffer_info[tx_ring->next_to_use];
5203 first->skb = skb;
5204 first->bytecount = skb->len;
5205 first->gso_segs = 1;
5206
Alexander Duyckb646c222013-02-07 08:55:46 +00005207 if (unlikely(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)) {
5208 struct igb_adapter *adapter = netdev_priv(tx_ring->netdev);
Matthew Vick1f6e8172012-08-18 07:26:33 +00005209
Jakub Kicinskied4420a2014-03-15 14:55:32 +00005210 if (!test_and_set_bit_lock(__IGB_PTP_TX_IN_PROGRESS,
5211 &adapter->state)) {
Alexander Duyckb646c222013-02-07 08:55:46 +00005212 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
5213 tx_flags |= IGB_TX_FLAGS_TSTAMP;
5214
5215 adapter->ptp_tx_skb = skb_get(skb);
5216 adapter->ptp_tx_start = jiffies;
5217 if (adapter->hw.mac.type == e1000_82576)
5218 schedule_work(&adapter->ptp_tx_work);
5219 }
Patrick Ohly33af6bc2009-02-12 05:03:43 +00005220 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005221
Jakub Kicinskiafc835d2014-03-15 14:55:26 +00005222 skb_tx_timestamp(skb);
5223
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005224 if (skb_vlan_tag_present(skb)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08005225 tx_flags |= IGB_TX_FLAGS_VLAN;
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01005226 tx_flags |= (skb_vlan_tag_get(skb) << IGB_TX_FLAGS_VLAN_SHIFT);
Auke Kok9d5c8242008-01-24 02:22:38 -08005227 }
5228
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005229 /* record initial flags and protocol */
5230 first->tx_flags = tx_flags;
5231 first->protocol = protocol;
Alexander Duyckcdfd01fc2009-10-27 23:50:57 +00005232
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005233 tso = igb_tso(tx_ring, first, &hdr_len);
5234 if (tso < 0)
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005235 goto out_drop;
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005236 else if (!tso)
5237 igb_tx_csum(tx_ring, first);
Auke Kok9d5c8242008-01-24 02:22:38 -08005238
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005239 igb_tx_map(tx_ring, first, hdr_len);
Alexander Duyck85ad76b2009-10-27 15:52:46 +00005240
Auke Kok9d5c8242008-01-24 02:22:38 -08005241 return NETDEV_TX_OK;
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005242
5243out_drop:
Alexander Duyck7af40ad92011-08-26 07:45:15 +00005244 igb_unmap_and_free_tx_resource(tx_ring, first);
5245
Alexander Duyck7d13a7d2011-08-26 07:44:32 +00005246 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08005247}
5248
David S. Miller0b725a22014-08-25 15:51:53 -07005249static inline struct igb_ring *igb_tx_queue_mapping(struct igb_adapter *adapter,
5250 struct sk_buff *skb)
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005251{
David S. Miller0b725a22014-08-25 15:51:53 -07005252 unsigned int r_idx = skb->queue_mapping;
5253
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005254 if (r_idx >= adapter->num_tx_queues)
5255 r_idx = r_idx % adapter->num_tx_queues;
5256
5257 return adapter->tx_ring[r_idx];
5258}
5259
Alexander Duyckcd392f52011-08-26 07:43:59 +00005260static netdev_tx_t igb_xmit_frame(struct sk_buff *skb,
5261 struct net_device *netdev)
Auke Kok9d5c8242008-01-24 02:22:38 -08005262{
5263 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckb1a436c2009-10-27 15:54:43 +00005264
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005265 /* The minimum packet size with TCTL.PSP set is 17 so pad the skb
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005266 * in order to meet this minimum size requirement.
5267 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08005268 if (skb_put_padto(skb, 17))
5269 return NETDEV_TX_OK;
Auke Kok9d5c8242008-01-24 02:22:38 -08005270
Alexander Duyck1cc3bd82011-08-26 07:44:10 +00005271 return igb_xmit_frame_ring(skb, igb_tx_queue_mapping(adapter, skb));
Auke Kok9d5c8242008-01-24 02:22:38 -08005272}
5273
5274/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005275 * igb_tx_timeout - Respond to a Tx Hang
5276 * @netdev: network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005277 **/
5278static void igb_tx_timeout(struct net_device *netdev)
5279{
5280 struct igb_adapter *adapter = netdev_priv(netdev);
5281 struct e1000_hw *hw = &adapter->hw;
5282
5283 /* Do the reset outside of interrupt context */
5284 adapter->tx_timeout_count++;
Alexander Duyckf7ba2052009-10-27 23:48:51 +00005285
Alexander Duyck06218a82011-08-26 07:46:55 +00005286 if (hw->mac.type >= e1000_82580)
Alexander Duyck55cac242009-11-19 12:42:21 +00005287 hw->dev_spec._82575.global_device_reset = true;
5288
Auke Kok9d5c8242008-01-24 02:22:38 -08005289 schedule_work(&adapter->reset_task);
Alexander Duyck265de402009-02-06 23:22:52 +00005290 wr32(E1000_EICS,
5291 (adapter->eims_enable_mask & ~adapter->eims_other));
Auke Kok9d5c8242008-01-24 02:22:38 -08005292}
5293
5294static void igb_reset_task(struct work_struct *work)
5295{
5296 struct igb_adapter *adapter;
5297 adapter = container_of(work, struct igb_adapter, reset_task);
5298
Taku Izumic97ec422010-04-27 14:39:30 +00005299 igb_dump(adapter);
5300 netdev_err(adapter->netdev, "Reset adapter\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005301 igb_reinit_locked(adapter);
5302}
5303
5304/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005305 * igb_get_stats64 - Get System Network Statistics
5306 * @netdev: network interface device structure
5307 * @stats: rtnl_link_stats64 pointer
Auke Kok9d5c8242008-01-24 02:22:38 -08005308 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00005309static struct rtnl_link_stats64 *igb_get_stats64(struct net_device *netdev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005310 struct rtnl_link_stats64 *stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08005311{
Eric Dumazet12dcd862010-10-15 17:27:10 +00005312 struct igb_adapter *adapter = netdev_priv(netdev);
5313
5314 spin_lock(&adapter->stats64_lock);
5315 igb_update_stats(adapter, &adapter->stats64);
5316 memcpy(stats, &adapter->stats64, sizeof(*stats));
5317 spin_unlock(&adapter->stats64_lock);
5318
5319 return stats;
Auke Kok9d5c8242008-01-24 02:22:38 -08005320}
5321
5322/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005323 * igb_change_mtu - Change the Maximum Transfer Unit
5324 * @netdev: network interface device structure
5325 * @new_mtu: new value for maximum frame size
Auke Kok9d5c8242008-01-24 02:22:38 -08005326 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005327 * Returns 0 on success, negative on failure
Auke Kok9d5c8242008-01-24 02:22:38 -08005328 **/
5329static int igb_change_mtu(struct net_device *netdev, int new_mtu)
5330{
5331 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005332 struct pci_dev *pdev = adapter->pdev;
Alexander Duyck153285f2011-08-26 07:43:32 +00005333 int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
Auke Kok9d5c8242008-01-24 02:22:38 -08005334
Alexander Duyckc809d222009-10-27 23:52:13 +00005335 if ((new_mtu < 68) || (max_frame > MAX_JUMBO_FRAME_SIZE)) {
Alexander Duyck090b1792009-10-27 23:51:55 +00005336 dev_err(&pdev->dev, "Invalid MTU setting\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005337 return -EINVAL;
5338 }
5339
Alexander Duyck153285f2011-08-26 07:43:32 +00005340#define MAX_STD_JUMBO_FRAME_SIZE 9238
Auke Kok9d5c8242008-01-24 02:22:38 -08005341 if (max_frame > MAX_STD_JUMBO_FRAME_SIZE) {
Alexander Duyck090b1792009-10-27 23:51:55 +00005342 dev_err(&pdev->dev, "MTU > 9216 not supported.\n");
Auke Kok9d5c8242008-01-24 02:22:38 -08005343 return -EINVAL;
5344 }
5345
Alexander Duyck2ccd9942013-07-16 00:20:34 +00005346 /* adjust max frame to be at least the size of a standard frame */
5347 if (max_frame < (ETH_FRAME_LEN + ETH_FCS_LEN))
5348 max_frame = ETH_FRAME_LEN + ETH_FCS_LEN;
5349
Auke Kok9d5c8242008-01-24 02:22:38 -08005350 while (test_and_set_bit(__IGB_RESETTING, &adapter->state))
Carolyn Wyborny0d451e72014-04-11 01:46:40 +00005351 usleep_range(1000, 2000);
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005352
Auke Kok9d5c8242008-01-24 02:22:38 -08005353 /* igb_down has a dependency on max_frame_size */
5354 adapter->max_frame_size = max_frame;
Alexander Duyck559e9c42009-10-27 23:52:50 +00005355
Alexander Duyck4c844852009-10-27 15:52:07 +00005356 if (netif_running(netdev))
5357 igb_down(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08005358
Alexander Duyck090b1792009-10-27 23:51:55 +00005359 dev_info(&pdev->dev, "changing MTU from %d to %d\n",
Auke Kok9d5c8242008-01-24 02:22:38 -08005360 netdev->mtu, new_mtu);
5361 netdev->mtu = new_mtu;
5362
5363 if (netif_running(netdev))
5364 igb_up(adapter);
5365 else
5366 igb_reset(adapter);
5367
5368 clear_bit(__IGB_RESETTING, &adapter->state);
5369
5370 return 0;
5371}
5372
5373/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005374 * igb_update_stats - Update the board statistics counters
5375 * @adapter: board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08005376 **/
Eric Dumazet12dcd862010-10-15 17:27:10 +00005377void igb_update_stats(struct igb_adapter *adapter,
5378 struct rtnl_link_stats64 *net_stats)
Auke Kok9d5c8242008-01-24 02:22:38 -08005379{
5380 struct e1000_hw *hw = &adapter->hw;
5381 struct pci_dev *pdev = adapter->pdev;
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005382 u32 reg, mpc;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005383 int i;
5384 u64 bytes, packets;
Eric Dumazet12dcd862010-10-15 17:27:10 +00005385 unsigned int start;
5386 u64 _bytes, _packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08005387
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005388 /* Prevent stats update while adapter is being reset, or if the pci
Auke Kok9d5c8242008-01-24 02:22:38 -08005389 * connection is down.
5390 */
5391 if (adapter->link_speed == 0)
5392 return;
5393 if (pci_channel_offline(pdev))
5394 return;
5395
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005396 bytes = 0;
5397 packets = 0;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00005398
5399 rcu_read_lock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005400 for (i = 0; i < adapter->num_rx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00005401 struct igb_ring *ring = adapter->rx_ring[i];
Todd Fujinakae66c0832014-04-08 05:36:15 +00005402 u32 rqdpc = rd32(E1000_RQDPC(i));
5403 if (hw->mac.type >= e1000_i210)
5404 wr32(E1000_RQDPC(i), 0);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005405
Alexander Duyckae1c07a2012-08-08 05:23:22 +00005406 if (rqdpc) {
5407 ring->rx_stats.drops += rqdpc;
5408 net_stats->rx_fifo_errors += rqdpc;
5409 }
Eric Dumazet12dcd862010-10-15 17:27:10 +00005410
5411 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07005412 start = u64_stats_fetch_begin_irq(&ring->rx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005413 _bytes = ring->rx_stats.bytes;
5414 _packets = ring->rx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07005415 } while (u64_stats_fetch_retry_irq(&ring->rx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00005416 bytes += _bytes;
5417 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005418 }
5419
Alexander Duyck128e45e2009-11-12 18:37:38 +00005420 net_stats->rx_bytes = bytes;
5421 net_stats->rx_packets = packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005422
5423 bytes = 0;
5424 packets = 0;
5425 for (i = 0; i < adapter->num_tx_queues; i++) {
Alexander Duyck3025a442010-02-17 01:02:39 +00005426 struct igb_ring *ring = adapter->tx_ring[i];
Eric Dumazet12dcd862010-10-15 17:27:10 +00005427 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07005428 start = u64_stats_fetch_begin_irq(&ring->tx_syncp);
Eric Dumazet12dcd862010-10-15 17:27:10 +00005429 _bytes = ring->tx_stats.bytes;
5430 _packets = ring->tx_stats.packets;
Eric W. Biederman57a77442014-03-13 21:26:42 -07005431 } while (u64_stats_fetch_retry_irq(&ring->tx_syncp, start));
Eric Dumazet12dcd862010-10-15 17:27:10 +00005432 bytes += _bytes;
5433 packets += _packets;
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005434 }
Alexander Duyck128e45e2009-11-12 18:37:38 +00005435 net_stats->tx_bytes = bytes;
5436 net_stats->tx_packets = packets;
Akeem G Abodunrin7f901282013-06-27 09:10:23 +00005437 rcu_read_unlock();
Alexander Duyck3f9c0162009-10-27 23:48:12 +00005438
5439 /* read stats registers */
Auke Kok9d5c8242008-01-24 02:22:38 -08005440 adapter->stats.crcerrs += rd32(E1000_CRCERRS);
5441 adapter->stats.gprc += rd32(E1000_GPRC);
5442 adapter->stats.gorc += rd32(E1000_GORCL);
5443 rd32(E1000_GORCH); /* clear GORCL */
5444 adapter->stats.bprc += rd32(E1000_BPRC);
5445 adapter->stats.mprc += rd32(E1000_MPRC);
5446 adapter->stats.roc += rd32(E1000_ROC);
5447
5448 adapter->stats.prc64 += rd32(E1000_PRC64);
5449 adapter->stats.prc127 += rd32(E1000_PRC127);
5450 adapter->stats.prc255 += rd32(E1000_PRC255);
5451 adapter->stats.prc511 += rd32(E1000_PRC511);
5452 adapter->stats.prc1023 += rd32(E1000_PRC1023);
5453 adapter->stats.prc1522 += rd32(E1000_PRC1522);
5454 adapter->stats.symerrs += rd32(E1000_SYMERRS);
5455 adapter->stats.sec += rd32(E1000_SEC);
5456
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005457 mpc = rd32(E1000_MPC);
5458 adapter->stats.mpc += mpc;
5459 net_stats->rx_fifo_errors += mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005460 adapter->stats.scc += rd32(E1000_SCC);
5461 adapter->stats.ecol += rd32(E1000_ECOL);
5462 adapter->stats.mcc += rd32(E1000_MCC);
5463 adapter->stats.latecol += rd32(E1000_LATECOL);
5464 adapter->stats.dc += rd32(E1000_DC);
5465 adapter->stats.rlec += rd32(E1000_RLEC);
5466 adapter->stats.xonrxc += rd32(E1000_XONRXC);
5467 adapter->stats.xontxc += rd32(E1000_XONTXC);
5468 adapter->stats.xoffrxc += rd32(E1000_XOFFRXC);
5469 adapter->stats.xofftxc += rd32(E1000_XOFFTXC);
5470 adapter->stats.fcruc += rd32(E1000_FCRUC);
5471 adapter->stats.gptc += rd32(E1000_GPTC);
5472 adapter->stats.gotc += rd32(E1000_GOTCL);
5473 rd32(E1000_GOTCH); /* clear GOTCL */
Mitch Williamsfa3d9a62010-03-23 18:34:38 +00005474 adapter->stats.rnbc += rd32(E1000_RNBC);
Auke Kok9d5c8242008-01-24 02:22:38 -08005475 adapter->stats.ruc += rd32(E1000_RUC);
5476 adapter->stats.rfc += rd32(E1000_RFC);
5477 adapter->stats.rjc += rd32(E1000_RJC);
5478 adapter->stats.tor += rd32(E1000_TORH);
5479 adapter->stats.tot += rd32(E1000_TOTH);
5480 adapter->stats.tpr += rd32(E1000_TPR);
5481
5482 adapter->stats.ptc64 += rd32(E1000_PTC64);
5483 adapter->stats.ptc127 += rd32(E1000_PTC127);
5484 adapter->stats.ptc255 += rd32(E1000_PTC255);
5485 adapter->stats.ptc511 += rd32(E1000_PTC511);
5486 adapter->stats.ptc1023 += rd32(E1000_PTC1023);
5487 adapter->stats.ptc1522 += rd32(E1000_PTC1522);
5488
5489 adapter->stats.mptc += rd32(E1000_MPTC);
5490 adapter->stats.bptc += rd32(E1000_BPTC);
5491
Nick Nunley2d0b0f62010-02-17 01:02:59 +00005492 adapter->stats.tpt += rd32(E1000_TPT);
5493 adapter->stats.colc += rd32(E1000_COLC);
Auke Kok9d5c8242008-01-24 02:22:38 -08005494
5495 adapter->stats.algnerrc += rd32(E1000_ALGNERRC);
Nick Nunley43915c7c2010-02-17 01:03:58 +00005496 /* read internal phy specific stats */
5497 reg = rd32(E1000_CTRL_EXT);
5498 if (!(reg & E1000_CTRL_EXT_LINK_MODE_MASK)) {
5499 adapter->stats.rxerrc += rd32(E1000_RXERRC);
Carolyn Wyborny3dbdf962012-09-12 04:36:24 +00005500
5501 /* this stat has invalid values on i210/i211 */
5502 if ((hw->mac.type != e1000_i210) &&
5503 (hw->mac.type != e1000_i211))
5504 adapter->stats.tncrs += rd32(E1000_TNCRS);
Nick Nunley43915c7c2010-02-17 01:03:58 +00005505 }
5506
Auke Kok9d5c8242008-01-24 02:22:38 -08005507 adapter->stats.tsctc += rd32(E1000_TSCTC);
5508 adapter->stats.tsctfc += rd32(E1000_TSCTFC);
5509
5510 adapter->stats.iac += rd32(E1000_IAC);
5511 adapter->stats.icrxoc += rd32(E1000_ICRXOC);
5512 adapter->stats.icrxptc += rd32(E1000_ICRXPTC);
5513 adapter->stats.icrxatc += rd32(E1000_ICRXATC);
5514 adapter->stats.ictxptc += rd32(E1000_ICTXPTC);
5515 adapter->stats.ictxatc += rd32(E1000_ICTXATC);
5516 adapter->stats.ictxqec += rd32(E1000_ICTXQEC);
5517 adapter->stats.ictxqmtc += rd32(E1000_ICTXQMTC);
5518 adapter->stats.icrxdmtc += rd32(E1000_ICRXDMTC);
5519
5520 /* Fill out the OS statistics structure */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005521 net_stats->multicast = adapter->stats.mprc;
5522 net_stats->collisions = adapter->stats.colc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005523
5524 /* Rx Errors */
5525
5526 /* RLEC on some newer hardware can be incorrect so build
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005527 * our own version based on RUC and ROC
5528 */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005529 net_stats->rx_errors = adapter->stats.rxerrc +
Auke Kok9d5c8242008-01-24 02:22:38 -08005530 adapter->stats.crcerrs + adapter->stats.algnerrc +
5531 adapter->stats.ruc + adapter->stats.roc +
5532 adapter->stats.cexterr;
Alexander Duyck128e45e2009-11-12 18:37:38 +00005533 net_stats->rx_length_errors = adapter->stats.ruc +
5534 adapter->stats.roc;
5535 net_stats->rx_crc_errors = adapter->stats.crcerrs;
5536 net_stats->rx_frame_errors = adapter->stats.algnerrc;
5537 net_stats->rx_missed_errors = adapter->stats.mpc;
Auke Kok9d5c8242008-01-24 02:22:38 -08005538
5539 /* Tx Errors */
Alexander Duyck128e45e2009-11-12 18:37:38 +00005540 net_stats->tx_errors = adapter->stats.ecol +
5541 adapter->stats.latecol;
5542 net_stats->tx_aborted_errors = adapter->stats.ecol;
5543 net_stats->tx_window_errors = adapter->stats.latecol;
5544 net_stats->tx_carrier_errors = adapter->stats.tncrs;
Auke Kok9d5c8242008-01-24 02:22:38 -08005545
5546 /* Tx Dropped needs to be maintained elsewhere */
5547
Auke Kok9d5c8242008-01-24 02:22:38 -08005548 /* Management Stats */
5549 adapter->stats.mgptc += rd32(E1000_MGTPTC);
5550 adapter->stats.mgprc += rd32(E1000_MGTPRC);
5551 adapter->stats.mgpdc += rd32(E1000_MGTPDC);
Carolyn Wyborny0a915b92011-02-26 07:42:37 +00005552
5553 /* OS2BMC Stats */
5554 reg = rd32(E1000_MANC);
5555 if (reg & E1000_MANC_EN_BMC2OS) {
5556 adapter->stats.o2bgptc += rd32(E1000_O2BGPTC);
5557 adapter->stats.o2bspc += rd32(E1000_O2BSPC);
5558 adapter->stats.b2ospc += rd32(E1000_B2OSPC);
5559 adapter->stats.b2ogprc += rd32(E1000_B2OGPRC);
5560 }
Auke Kok9d5c8242008-01-24 02:22:38 -08005561}
5562
Richard Cochran61d7f752014-11-21 20:51:10 +00005563static void igb_tsync_interrupt(struct igb_adapter *adapter)
5564{
5565 struct e1000_hw *hw = &adapter->hw;
Richard Cochran00c65572014-11-21 20:51:20 +00005566 struct ptp_clock_event event;
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005567 struct timespec64 ts;
Richard Cochran720db4f2014-11-21 20:51:26 +00005568 u32 ack = 0, tsauxc, sec, nsec, tsicr = rd32(E1000_TSICR);
Richard Cochran00c65572014-11-21 20:51:20 +00005569
5570 if (tsicr & TSINTR_SYS_WRAP) {
5571 event.type = PTP_CLOCK_PPS;
5572 if (adapter->ptp_caps.pps)
5573 ptp_clock_event(adapter->ptp_clock, &event);
5574 else
5575 dev_err(&adapter->pdev->dev, "unexpected SYS WRAP");
5576 ack |= TSINTR_SYS_WRAP;
5577 }
Richard Cochran61d7f752014-11-21 20:51:10 +00005578
5579 if (tsicr & E1000_TSICR_TXTS) {
Richard Cochran61d7f752014-11-21 20:51:10 +00005580 /* retrieve hardware timestamp */
5581 schedule_work(&adapter->ptp_tx_work);
Richard Cochran00c65572014-11-21 20:51:20 +00005582 ack |= E1000_TSICR_TXTS;
Richard Cochran61d7f752014-11-21 20:51:10 +00005583 }
Richard Cochran00c65572014-11-21 20:51:20 +00005584
Richard Cochran720db4f2014-11-21 20:51:26 +00005585 if (tsicr & TSINTR_TT0) {
5586 spin_lock(&adapter->tmreg_lock);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005587 ts = timespec64_add(adapter->perout[0].start,
5588 adapter->perout[0].period);
5589 /* u32 conversion of tv_sec is safe until y2106 */
Richard Cochran720db4f2014-11-21 20:51:26 +00005590 wr32(E1000_TRGTTIML0, ts.tv_nsec);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005591 wr32(E1000_TRGTTIMH0, (u32)ts.tv_sec);
Richard Cochran720db4f2014-11-21 20:51:26 +00005592 tsauxc = rd32(E1000_TSAUXC);
5593 tsauxc |= TSAUXC_EN_TT0;
5594 wr32(E1000_TSAUXC, tsauxc);
5595 adapter->perout[0].start = ts;
5596 spin_unlock(&adapter->tmreg_lock);
5597 ack |= TSINTR_TT0;
5598 }
5599
5600 if (tsicr & TSINTR_TT1) {
5601 spin_lock(&adapter->tmreg_lock);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005602 ts = timespec64_add(adapter->perout[1].start,
5603 adapter->perout[1].period);
Richard Cochran720db4f2014-11-21 20:51:26 +00005604 wr32(E1000_TRGTTIML1, ts.tv_nsec);
Arnd Bergmann40c9b072015-09-30 13:26:33 +02005605 wr32(E1000_TRGTTIMH1, (u32)ts.tv_sec);
Richard Cochran720db4f2014-11-21 20:51:26 +00005606 tsauxc = rd32(E1000_TSAUXC);
5607 tsauxc |= TSAUXC_EN_TT1;
5608 wr32(E1000_TSAUXC, tsauxc);
5609 adapter->perout[1].start = ts;
5610 spin_unlock(&adapter->tmreg_lock);
5611 ack |= TSINTR_TT1;
5612 }
5613
5614 if (tsicr & TSINTR_AUTT0) {
5615 nsec = rd32(E1000_AUXSTMPL0);
5616 sec = rd32(E1000_AUXSTMPH0);
5617 event.type = PTP_CLOCK_EXTTS;
5618 event.index = 0;
5619 event.timestamp = sec * 1000000000ULL + nsec;
5620 ptp_clock_event(adapter->ptp_clock, &event);
5621 ack |= TSINTR_AUTT0;
5622 }
5623
5624 if (tsicr & TSINTR_AUTT1) {
5625 nsec = rd32(E1000_AUXSTMPL1);
5626 sec = rd32(E1000_AUXSTMPH1);
5627 event.type = PTP_CLOCK_EXTTS;
5628 event.index = 1;
5629 event.timestamp = sec * 1000000000ULL + nsec;
5630 ptp_clock_event(adapter->ptp_clock, &event);
5631 ack |= TSINTR_AUTT1;
5632 }
5633
Richard Cochran00c65572014-11-21 20:51:20 +00005634 /* acknowledge the interrupts */
5635 wr32(E1000_TSICR, ack);
Richard Cochran61d7f752014-11-21 20:51:10 +00005636}
5637
Auke Kok9d5c8242008-01-24 02:22:38 -08005638static irqreturn_t igb_msix_other(int irq, void *data)
5639{
Alexander Duyck047e0032009-10-27 15:49:27 +00005640 struct igb_adapter *adapter = data;
Auke Kok9d5c8242008-01-24 02:22:38 -08005641 struct e1000_hw *hw = &adapter->hw;
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005642 u32 icr = rd32(E1000_ICR);
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005643 /* reading ICR causes bit 31 of EICR to be cleared */
Alexander Duyckdda0e082009-02-06 23:19:08 +00005644
Alexander Duyck7f081d42010-01-07 17:41:00 +00005645 if (icr & E1000_ICR_DRSTA)
5646 schedule_work(&adapter->reset_task);
5647
Alexander Duyck047e0032009-10-27 15:49:27 +00005648 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00005649 /* HW is reporting DMA is out of sync */
5650 adapter->stats.doosync++;
Greg Rose13800462010-11-06 02:08:26 +00005651 /* The DMA Out of Sync is also indication of a spoof event
5652 * in IOV mode. Check the Wrong VM Behavior register to
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005653 * see if it is really a spoof event.
5654 */
Greg Rose13800462010-11-06 02:08:26 +00005655 igb_check_wvbr(adapter);
Alexander Duyckdda0e082009-02-06 23:19:08 +00005656 }
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00005657
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005658 /* Check for a mailbox event */
5659 if (icr & E1000_ICR_VMMB)
5660 igb_msg_task(adapter);
5661
5662 if (icr & E1000_ICR_LSC) {
5663 hw->mac.get_link_status = 1;
5664 /* guard against interrupt when we're going down */
5665 if (!test_bit(__IGB_DOWN, &adapter->state))
5666 mod_timer(&adapter->watchdog_timer, jiffies + 1);
5667 }
5668
Richard Cochran61d7f752014-11-21 20:51:10 +00005669 if (icr & E1000_ICR_TS)
5670 igb_tsync_interrupt(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00005671
PJ Waskiewicz844290e2008-06-27 11:00:39 -07005672 wr32(E1000_EIMS, adapter->eims_other);
Auke Kok9d5c8242008-01-24 02:22:38 -08005673
5674 return IRQ_HANDLED;
5675}
5676
Alexander Duyck047e0032009-10-27 15:49:27 +00005677static void igb_write_itr(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08005678{
Alexander Duyck26b39272010-02-17 01:00:41 +00005679 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck047e0032009-10-27 15:49:27 +00005680 u32 itr_val = q_vector->itr_val & 0x7FFC;
Auke Kok9d5c8242008-01-24 02:22:38 -08005681
Alexander Duyck047e0032009-10-27 15:49:27 +00005682 if (!q_vector->set_itr)
5683 return;
Alexander Duyck73cd78f2009-02-12 18:16:59 +00005684
Alexander Duyck047e0032009-10-27 15:49:27 +00005685 if (!itr_val)
5686 itr_val = 0x4;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005687
Alexander Duyck26b39272010-02-17 01:00:41 +00005688 if (adapter->hw.mac.type == e1000_82575)
5689 itr_val |= itr_val << 16;
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005690 else
Alexander Duyck0ba82992011-08-26 07:45:47 +00005691 itr_val |= E1000_EITR_CNT_IGNR;
Alexander Duyck047e0032009-10-27 15:49:27 +00005692
5693 writel(itr_val, q_vector->itr_register);
5694 q_vector->set_itr = 0;
5695}
5696
5697static irqreturn_t igb_msix_ring(int irq, void *data)
5698{
5699 struct igb_q_vector *q_vector = data;
5700
5701 /* Write the ITR value calculated from the previous interrupt. */
5702 igb_write_itr(q_vector);
5703
5704 napi_schedule(&q_vector->napi);
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07005705
Auke Kok9d5c8242008-01-24 02:22:38 -08005706 return IRQ_HANDLED;
5707}
5708
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005709#ifdef CONFIG_IGB_DCA
Alexander Duyck6a050042012-09-25 00:31:27 +00005710static void igb_update_tx_dca(struct igb_adapter *adapter,
5711 struct igb_ring *tx_ring,
5712 int cpu)
5713{
5714 struct e1000_hw *hw = &adapter->hw;
5715 u32 txctrl = dca3_get_tag(tx_ring->dev, cpu);
5716
5717 if (hw->mac.type != e1000_82575)
5718 txctrl <<= E1000_DCA_TXCTRL_CPUID_SHIFT;
5719
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005720 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005721 * DCA is enabled. This is due to a known issue in some chipsets
5722 * which will cause the DCA tag to be cleared.
5723 */
5724 txctrl |= E1000_DCA_TXCTRL_DESC_RRO_EN |
5725 E1000_DCA_TXCTRL_DATA_RRO_EN |
5726 E1000_DCA_TXCTRL_DESC_DCA_EN;
5727
5728 wr32(E1000_DCA_TXCTRL(tx_ring->reg_idx), txctrl);
5729}
5730
5731static void igb_update_rx_dca(struct igb_adapter *adapter,
5732 struct igb_ring *rx_ring,
5733 int cpu)
5734{
5735 struct e1000_hw *hw = &adapter->hw;
5736 u32 rxctrl = dca3_get_tag(&adapter->pdev->dev, cpu);
5737
5738 if (hw->mac.type != e1000_82575)
5739 rxctrl <<= E1000_DCA_RXCTRL_CPUID_SHIFT;
5740
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005741 /* We can enable relaxed ordering for reads, but not writes when
Alexander Duyck6a050042012-09-25 00:31:27 +00005742 * DCA is enabled. This is due to a known issue in some chipsets
5743 * which will cause the DCA tag to be cleared.
5744 */
5745 rxctrl |= E1000_DCA_RXCTRL_DESC_RRO_EN |
5746 E1000_DCA_RXCTRL_DESC_DCA_EN;
5747
5748 wr32(E1000_DCA_RXCTRL(rx_ring->reg_idx), rxctrl);
5749}
5750
Alexander Duyck047e0032009-10-27 15:49:27 +00005751static void igb_update_dca(struct igb_q_vector *q_vector)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005752{
Alexander Duyck047e0032009-10-27 15:49:27 +00005753 struct igb_adapter *adapter = q_vector->adapter;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005754 int cpu = get_cpu();
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005755
Alexander Duyck047e0032009-10-27 15:49:27 +00005756 if (q_vector->cpu == cpu)
5757 goto out_no_update;
5758
Alexander Duyck6a050042012-09-25 00:31:27 +00005759 if (q_vector->tx.ring)
5760 igb_update_tx_dca(adapter, q_vector->tx.ring, cpu);
5761
5762 if (q_vector->rx.ring)
5763 igb_update_rx_dca(adapter, q_vector->rx.ring, cpu);
5764
Alexander Duyck047e0032009-10-27 15:49:27 +00005765 q_vector->cpu = cpu;
5766out_no_update:
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005767 put_cpu();
5768}
5769
5770static void igb_setup_dca(struct igb_adapter *adapter)
5771{
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005772 struct e1000_hw *hw = &adapter->hw;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005773 int i;
5774
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005775 if (!(adapter->flags & IGB_FLAG_DCA_ENABLED))
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005776 return;
5777
Alexander Duyck7e0e99e2009-05-21 13:06:56 +00005778 /* Always use CB2 mode, difference is masked in the CB driver. */
5779 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_CB2);
5780
Alexander Duyck047e0032009-10-27 15:49:27 +00005781 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck26b39272010-02-17 01:00:41 +00005782 adapter->q_vector[i]->cpu = -1;
5783 igb_update_dca(adapter->q_vector[i]);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005784 }
5785}
5786
5787static int __igb_notify_dca(struct device *dev, void *data)
5788{
5789 struct net_device *netdev = dev_get_drvdata(dev);
5790 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005791 struct pci_dev *pdev = adapter->pdev;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005792 struct e1000_hw *hw = &adapter->hw;
5793 unsigned long event = *(unsigned long *)data;
5794
5795 switch (event) {
5796 case DCA_PROVIDER_ADD:
5797 /* if already enabled, don't do it again */
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005798 if (adapter->flags & IGB_FLAG_DCA_ENABLED)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005799 break;
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005800 if (dca_add_requester(dev) == 0) {
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005801 adapter->flags |= IGB_FLAG_DCA_ENABLED;
Alexander Duyck090b1792009-10-27 23:51:55 +00005802 dev_info(&pdev->dev, "DCA enabled\n");
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005803 igb_setup_dca(adapter);
5804 break;
5805 }
5806 /* Fall Through since DCA is disabled. */
5807 case DCA_PROVIDER_REMOVE:
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005808 if (adapter->flags & IGB_FLAG_DCA_ENABLED) {
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005809 /* without this a class_device is left
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005810 * hanging around in the sysfs model
5811 */
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005812 dca_remove_requester(dev);
Alexander Duyck090b1792009-10-27 23:51:55 +00005813 dev_info(&pdev->dev, "DCA disabled\n");
Alexander Duyck7dfc16f2008-07-08 15:10:46 -07005814 adapter->flags &= ~IGB_FLAG_DCA_ENABLED;
Alexander Duyckcbd347a2009-02-15 23:59:44 -08005815 wr32(E1000_DCA_CTRL, E1000_DCA_CTRL_DCA_MODE_DISABLE);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005816 }
5817 break;
5818 }
Alexander Duyckbbd98fe2009-01-31 00:52:30 -08005819
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005820 return 0;
5821}
5822
5823static int igb_notify_dca(struct notifier_block *nb, unsigned long event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005824 void *p)
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005825{
5826 int ret_val;
5827
5828 ret_val = driver_for_each_device(&igb_driver.driver, NULL, &event,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005829 __igb_notify_dca);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07005830
5831 return ret_val ? NOTIFY_BAD : NOTIFY_DONE;
5832}
Jeff Kirsher421e02f2008-10-17 11:08:31 -07005833#endif /* CONFIG_IGB_DCA */
Auke Kok9d5c8242008-01-24 02:22:38 -08005834
Greg Rose0224d662011-10-14 02:57:14 +00005835#ifdef CONFIG_PCI_IOV
5836static int igb_vf_configure(struct igb_adapter *adapter, int vf)
5837{
5838 unsigned char mac_addr[ETH_ALEN];
Greg Rose0224d662011-10-14 02:57:14 +00005839
Mitch A Williams5ac6f912013-01-18 08:57:20 +00005840 eth_zero_addr(mac_addr);
Greg Rose0224d662011-10-14 02:57:14 +00005841 igb_set_vf_mac(adapter, vf, mac_addr);
5842
Lior Levy70ea4782013-03-03 20:27:48 +00005843 /* By default spoof check is enabled for all VFs */
5844 adapter->vf_data[vf].spoofchk_enabled = true;
5845
Stefan Assmannf5571472012-08-18 04:06:11 +00005846 return 0;
Greg Rose0224d662011-10-14 02:57:14 +00005847}
5848
Greg Rose0224d662011-10-14 02:57:14 +00005849#endif
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005850static void igb_ping_all_vfs(struct igb_adapter *adapter)
5851{
5852 struct e1000_hw *hw = &adapter->hw;
5853 u32 ping;
5854 int i;
5855
5856 for (i = 0 ; i < adapter->vfs_allocated_count; i++) {
5857 ping = E1000_PF_CONTROL_MSG;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00005858 if (adapter->vf_data[i].flags & IGB_VF_FLAG_CTS)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005859 ping |= E1000_VT_MSGTYPE_CTS;
5860 igb_write_mbx(hw, &ping, 1, i);
5861 }
5862}
5863
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005864static int igb_set_vf_promisc(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
5865{
5866 struct e1000_hw *hw = &adapter->hw;
5867 u32 vmolr = rd32(E1000_VMOLR(vf));
5868 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5869
Alexander Duyckd85b90042010-09-22 17:56:20 +00005870 vf_data->flags &= ~(IGB_VF_FLAG_UNI_PROMISC |
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005871 IGB_VF_FLAG_MULTI_PROMISC);
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005872 vmolr &= ~(E1000_VMOLR_ROPE | E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5873
5874 if (*msgbuf & E1000_VF_SET_PROMISC_MULTICAST) {
5875 vmolr |= E1000_VMOLR_MPME;
Alexander Duyckd85b90042010-09-22 17:56:20 +00005876 vf_data->flags |= IGB_VF_FLAG_MULTI_PROMISC;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005877 *msgbuf &= ~E1000_VF_SET_PROMISC_MULTICAST;
5878 } else {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00005879 /* if we have hashes and we are clearing a multicast promisc
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005880 * flag we need to write the hashes to the MTA as this step
5881 * was previously skipped
5882 */
5883 if (vf_data->num_vf_mc_hashes > 30) {
5884 vmolr |= E1000_VMOLR_MPME;
5885 } else if (vf_data->num_vf_mc_hashes) {
5886 int j;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00005887
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005888 vmolr |= E1000_VMOLR_ROMPE;
5889 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5890 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5891 }
5892 }
5893
5894 wr32(E1000_VMOLR(vf), vmolr);
5895
5896 /* there are flags left unprocessed, likely not supported */
5897 if (*msgbuf & E1000_VT_MSGINFO_MASK)
5898 return -EINVAL;
5899
5900 return 0;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005901}
5902
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005903static int igb_set_vf_multicasts(struct igb_adapter *adapter,
5904 u32 *msgbuf, u32 vf)
5905{
5906 int n = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
5907 u16 *hash_list = (u16 *)&msgbuf[1];
5908 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
5909 int i;
5910
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005911 /* salt away the number of multicast addresses assigned
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005912 * to this VF for later use to restore when the PF multi cast
5913 * list changes
5914 */
5915 vf_data->num_vf_mc_hashes = n;
5916
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005917 /* only up to 30 hash values supported */
5918 if (n > 30)
5919 n = 30;
5920
5921 /* store the hashes for later use */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005922 for (i = 0; i < n; i++)
Joe Perchesa419aef2009-08-18 11:18:35 -07005923 vf_data->vf_mc_hashes[i] = hash_list[i];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005924
5925 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00005926 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005927
5928 return 0;
5929}
5930
5931static void igb_restore_vf_multicasts(struct igb_adapter *adapter)
5932{
5933 struct e1000_hw *hw = &adapter->hw;
5934 struct vf_data_storage *vf_data;
5935 int i, j;
5936
5937 for (i = 0; i < adapter->vfs_allocated_count; i++) {
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005938 u32 vmolr = rd32(E1000_VMOLR(i));
Carolyn Wyborny9005df32014-04-11 01:45:34 +00005939
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005940 vmolr &= ~(E1000_VMOLR_ROMPE | E1000_VMOLR_MPME);
5941
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005942 vf_data = &adapter->vf_data[i];
Alexander Duyck7d5753f2009-10-27 23:47:16 +00005943
5944 if ((vf_data->num_vf_mc_hashes > 30) ||
5945 (vf_data->flags & IGB_VF_FLAG_MULTI_PROMISC)) {
5946 vmolr |= E1000_VMOLR_MPME;
5947 } else if (vf_data->num_vf_mc_hashes) {
5948 vmolr |= E1000_VMOLR_ROMPE;
5949 for (j = 0; j < vf_data->num_vf_mc_hashes; j++)
5950 igb_mta_set(hw, vf_data->vf_mc_hashes[j]);
5951 }
5952 wr32(E1000_VMOLR(i), vmolr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005953 }
5954}
5955
5956static void igb_clear_vf_vfta(struct igb_adapter *adapter, u32 vf)
5957{
5958 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck16903ca2016-01-06 23:11:18 -08005959 u32 pool_mask, vlvf_mask, i;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005960
Alexander Duyck16903ca2016-01-06 23:11:18 -08005961 /* create mask for VF and other pools */
5962 pool_mask = E1000_VLVF_POOLSEL_MASK;
5963 vlvf_mask = 1 << (E1000_VLVF_POOLSEL_SHIFT + vf);
5964
5965 /* drop PF from pool bits */
5966 pool_mask &= ~(1 << (E1000_VLVF_POOLSEL_SHIFT +
5967 adapter->vfs_allocated_count));
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005968
5969 /* Find the vlan filter for this id */
Alexander Duyck16903ca2016-01-06 23:11:18 -08005970 for (i = E1000_VLVF_ARRAY_SIZE; i--;) {
5971 u32 vlvf = rd32(E1000_VLVF(i));
5972 u32 vfta_mask, vid, vfta;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005973
5974 /* remove the vf from the pool */
Alexander Duyck16903ca2016-01-06 23:11:18 -08005975 if (!(vlvf & vlvf_mask))
5976 continue;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005977
Alexander Duyck16903ca2016-01-06 23:11:18 -08005978 /* clear out bit from VLVF */
5979 vlvf ^= vlvf_mask;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08005980
Alexander Duyck16903ca2016-01-06 23:11:18 -08005981 /* if other pools are present, just remove ourselves */
5982 if (vlvf & pool_mask)
5983 goto update_vlvfb;
5984
5985 /* if PF is present, leave VFTA */
5986 if (vlvf & E1000_VLVF_POOLSEL_MASK)
5987 goto update_vlvf;
5988
5989 vid = vlvf & E1000_VLVF_VLANID_MASK;
5990 vfta_mask = 1 << (vid % 32);
5991
5992 /* clear bit from VFTA */
5993 vfta = adapter->shadow_vfta[vid / 32];
5994 if (vfta & vfta_mask)
5995 hw->mac.ops.write_vfta(hw, vid / 32, vfta ^ vfta_mask);
5996update_vlvf:
5997 /* clear pool selection enable */
5998 if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
5999 vlvf &= E1000_VLVF_POOLSEL_MASK;
6000 else
6001 vlvf = 0;
6002update_vlvfb:
6003 /* clear pool bits */
6004 wr32(E1000_VLVF(i), vlvf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006005 }
6006}
6007
Alexander Duyck16903ca2016-01-06 23:11:18 -08006008static int igb_find_vlvf_entry(struct e1000_hw *hw, u32 vlan)
Greg Rose6f3dc3192013-03-26 06:19:41 +00006009{
Alexander Duyck16903ca2016-01-06 23:11:18 -08006010 u32 vlvf;
6011 int idx;
Greg Rose6f3dc3192013-03-26 06:19:41 +00006012
Alexander Duyck16903ca2016-01-06 23:11:18 -08006013 /* short cut the special case */
6014 if (vlan == 0)
6015 return 0;
6016
6017 /* Search for the VLAN id in the VLVF entries */
6018 for (idx = E1000_VLVF_ARRAY_SIZE; --idx;) {
6019 vlvf = rd32(E1000_VLVF(idx));
6020 if ((vlvf & VLAN_VID_MASK) == vlan)
Greg Rose6f3dc3192013-03-26 06:19:41 +00006021 break;
6022 }
6023
Alexander Duyck16903ca2016-01-06 23:11:18 -08006024 return idx;
6025}
Greg Rose6f3dc3192013-03-26 06:19:41 +00006026
Alexander Duyck16903ca2016-01-06 23:11:18 -08006027void igb_update_pf_vlvf(struct igb_adapter *adapter, u32 vid)
6028{
6029 struct e1000_hw *hw = &adapter->hw;
6030 u32 bits, pf_id;
6031 int idx;
6032
6033 idx = igb_find_vlvf_entry(hw, vid);
6034 if (!idx)
6035 return;
6036
6037 /* See if any other pools are set for this VLAN filter
6038 * entry other than the PF.
6039 */
6040 pf_id = adapter->vfs_allocated_count + E1000_VLVF_POOLSEL_SHIFT;
6041 bits = ~(1 << pf_id) & E1000_VLVF_POOLSEL_MASK;
6042 bits &= rd32(E1000_VLVF(idx));
6043
6044 /* Disable the filter so this falls into the default pool. */
6045 if (!bits) {
6046 if (adapter->flags & IGB_FLAG_VLAN_PROMISC)
6047 wr32(E1000_VLVF(idx), 1 << pf_id);
6048 else
6049 wr32(E1000_VLVF(idx), 0);
6050 }
Greg Rose6f3dc3192013-03-26 06:19:41 +00006051}
6052
Alexander Duycka15d9252016-01-06 23:11:11 -08006053static s32 igb_set_vf_vlan(struct igb_adapter *adapter, u32 vid,
6054 bool add, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006055{
Alexander Duycka15d9252016-01-06 23:11:11 -08006056 int pf_id = adapter->vfs_allocated_count;
Greg Rose6f3dc3192013-03-26 06:19:41 +00006057 struct e1000_hw *hw = &adapter->hw;
Alexander Duycka15d9252016-01-06 23:11:11 -08006058 int err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006059
Alexander Duycka15d9252016-01-06 23:11:11 -08006060 /* If VLAN overlaps with one the PF is currently monitoring make
6061 * sure that we are able to allocate a VLVF entry. This may be
6062 * redundant but it guarantees PF will maintain visibility to
6063 * the VLAN.
Greg Rose6f3dc3192013-03-26 06:19:41 +00006064 */
Alexander Duyck16903ca2016-01-06 23:11:18 -08006065 if (add && test_bit(vid, adapter->active_vlans)) {
Alexander Duycka15d9252016-01-06 23:11:11 -08006066 err = igb_vfta_set(hw, vid, pf_id, true, false);
6067 if (err)
6068 return err;
6069 }
Greg Rose6f3dc3192013-03-26 06:19:41 +00006070
Alexander Duycka15d9252016-01-06 23:11:11 -08006071 err = igb_vfta_set(hw, vid, vf, add, false);
Greg Rose6f3dc3192013-03-26 06:19:41 +00006072
Alexander Duyck16903ca2016-01-06 23:11:18 -08006073 if (add && !err)
6074 return err;
Greg Rose6f3dc3192013-03-26 06:19:41 +00006075
Alexander Duyck16903ca2016-01-06 23:11:18 -08006076 /* If we failed to add the VF VLAN or we are removing the VF VLAN
6077 * we may need to drop the PF pool bit in order to allow us to free
6078 * up the VLVF resources.
Greg Rose6f3dc3192013-03-26 06:19:41 +00006079 */
Alexander Duyck16903ca2016-01-06 23:11:18 -08006080 if (test_bit(vid, adapter->active_vlans) ||
6081 (adapter->flags & IGB_FLAG_VLAN_PROMISC))
6082 igb_update_pf_vlvf(adapter, vid);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00006083
Greg Rose6f3dc3192013-03-26 06:19:41 +00006084 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006085}
6086
Alexander Duycka15d9252016-01-06 23:11:11 -08006087static void igb_set_vmvir(struct igb_adapter *adapter, u32 vid, u32 vf)
6088{
6089 struct e1000_hw *hw = &adapter->hw;
6090
6091 if (vid)
6092 wr32(E1000_VMVIR(vf), (vid | E1000_VMVIR_VLANA_DEFAULT));
6093 else
6094 wr32(E1000_VMVIR(vf), 0);
6095}
6096
6097static int igb_enable_port_vlan(struct igb_adapter *adapter, int vf,
6098 u16 vlan, u8 qos)
6099{
6100 int err;
6101
6102 err = igb_set_vf_vlan(adapter, vlan, true, vf);
6103 if (err)
6104 return err;
6105
6106 igb_set_vmvir(adapter, vlan | (qos << VLAN_PRIO_SHIFT), vf);
6107 igb_set_vmolr(adapter, vf, !vlan);
6108
6109 /* revoke access to previous VLAN */
6110 if (vlan != adapter->vf_data[vf].pf_vlan)
6111 igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
6112 false, vf);
6113
6114 adapter->vf_data[vf].pf_vlan = vlan;
6115 adapter->vf_data[vf].pf_qos = qos;
Corinna Vinschen030f9f52016-01-28 13:53:23 +01006116 igb_set_vf_vlan_strip(adapter, vf, true);
Alexander Duycka15d9252016-01-06 23:11:11 -08006117 dev_info(&adapter->pdev->dev,
6118 "Setting VLAN %d, QOS 0x%x on VF %d\n", vlan, qos, vf);
6119 if (test_bit(__IGB_DOWN, &adapter->state)) {
6120 dev_warn(&adapter->pdev->dev,
6121 "The VF VLAN has been set, but the PF device is not up.\n");
6122 dev_warn(&adapter->pdev->dev,
6123 "Bring the PF device up before attempting to use the VF device.\n");
6124 }
6125
6126 return err;
6127}
6128
6129static int igb_disable_port_vlan(struct igb_adapter *adapter, int vf)
6130{
6131 /* Restore tagless access via VLAN 0 */
6132 igb_set_vf_vlan(adapter, 0, true, vf);
6133
6134 igb_set_vmvir(adapter, 0, vf);
6135 igb_set_vmolr(adapter, vf, true);
6136
6137 /* Remove any PF assigned VLAN */
6138 if (adapter->vf_data[vf].pf_vlan)
6139 igb_set_vf_vlan(adapter, adapter->vf_data[vf].pf_vlan,
6140 false, vf);
6141
6142 adapter->vf_data[vf].pf_vlan = 0;
6143 adapter->vf_data[vf].pf_qos = 0;
Corinna Vinschen030f9f52016-01-28 13:53:23 +01006144 igb_set_vf_vlan_strip(adapter, vf, false);
Alexander Duycka15d9252016-01-06 23:11:11 -08006145
6146 return 0;
6147}
6148
6149static int igb_ndo_set_vf_vlan(struct net_device *netdev,
6150 int vf, u16 vlan, u8 qos)
6151{
6152 struct igb_adapter *adapter = netdev_priv(netdev);
6153
6154 if ((vf >= adapter->vfs_allocated_count) || (vlan > 4095) || (qos > 7))
6155 return -EINVAL;
6156
6157 return (vlan || qos) ? igb_enable_port_vlan(adapter, vf, vlan, qos) :
6158 igb_disable_port_vlan(adapter, vf);
6159}
6160
6161static int igb_set_vf_vlan_msg(struct igb_adapter *adapter, u32 *msgbuf, u32 vf)
6162{
6163 int add = (msgbuf[0] & E1000_VT_MSGINFO_MASK) >> E1000_VT_MSGINFO_SHIFT;
6164 int vid = (msgbuf[1] & E1000_VLVF_VLANID_MASK);
Corinna Vinschen030f9f52016-01-28 13:53:23 +01006165 int ret;
Alexander Duycka15d9252016-01-06 23:11:11 -08006166
6167 if (adapter->vf_data[vf].pf_vlan)
6168 return -1;
6169
6170 /* VLAN 0 is a special case, don't allow it to be removed */
6171 if (!vid && !add)
6172 return 0;
6173
Corinna Vinschen030f9f52016-01-28 13:53:23 +01006174 ret = igb_set_vf_vlan(adapter, vid, !!add, vf);
6175 if (!ret)
6176 igb_set_vf_vlan_strip(adapter, vf, !!vid);
6177 return ret;
Alexander Duycka15d9252016-01-06 23:11:11 -08006178}
6179
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006180static inline void igb_vf_reset(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006181{
Alexander Duycka15d9252016-01-06 23:11:11 -08006182 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006183
Alexander Duycka15d9252016-01-06 23:11:11 -08006184 /* clear flags - except flag that indicates PF has set the MAC */
6185 vf_data->flags &= IGB_VF_FLAG_PF_SET_MAC;
6186 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006187
6188 /* reset vlans for device */
6189 igb_clear_vf_vfta(adapter, vf);
Alexander Duycka15d9252016-01-06 23:11:11 -08006190 igb_set_vf_vlan(adapter, vf_data->pf_vlan, true, vf);
6191 igb_set_vmvir(adapter, vf_data->pf_vlan |
6192 (vf_data->pf_qos << VLAN_PRIO_SHIFT), vf);
6193 igb_set_vmolr(adapter, vf, !vf_data->pf_vlan);
Corinna Vinschen030f9f52016-01-28 13:53:23 +01006194 igb_set_vf_vlan_strip(adapter, vf, !!(vf_data->pf_vlan));
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006195
6196 /* reset multicast table array for vf */
6197 adapter->vf_data[vf].num_vf_mc_hashes = 0;
6198
6199 /* Flush and reset the mta with the new values */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006200 igb_set_rx_mode(adapter->netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006201}
6202
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006203static void igb_vf_reset_event(struct igb_adapter *adapter, u32 vf)
6204{
6205 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
6206
Mitch A Williams5ac6f912013-01-18 08:57:20 +00006207 /* clear mac address as we were hotplug removed/added */
Williams, Mitch A8151d292010-02-10 01:44:24 +00006208 if (!(adapter->vf_data[vf].flags & IGB_VF_FLAG_PF_SET_MAC))
Mitch A Williams5ac6f912013-01-18 08:57:20 +00006209 eth_zero_addr(vf_mac);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006210
6211 /* process remaining reset events */
6212 igb_vf_reset(adapter, vf);
6213}
6214
6215static void igb_vf_reset_msg(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006216{
6217 struct e1000_hw *hw = &adapter->hw;
6218 unsigned char *vf_mac = adapter->vf_data[vf].vf_mac_addresses;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00006219 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006220 u32 reg, msgbuf[3];
6221 u8 *addr = (u8 *)(&msgbuf[1]);
6222
6223 /* process all the same items cleared in a function level reset */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006224 igb_vf_reset(adapter, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006225
6226 /* set vf mac address */
Alexander Duyck26ad9172009-10-05 06:32:49 +00006227 igb_rar_set_qsel(adapter, vf_mac, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006228
6229 /* enable transmit and receive for vf */
6230 reg = rd32(E1000_VFTE);
6231 wr32(E1000_VFTE, reg | (1 << vf));
6232 reg = rd32(E1000_VFRE);
6233 wr32(E1000_VFRE, reg | (1 << vf));
6234
Greg Rose8fa7e0f2010-11-06 05:43:21 +00006235 adapter->vf_data[vf].flags |= IGB_VF_FLAG_CTS;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006236
6237 /* reply to reset with ack and vf mac address */
Alexander Graf6ddbc4c2014-10-09 05:33:55 +00006238 if (!is_zero_ether_addr(vf_mac)) {
6239 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_ACK;
6240 memcpy(addr, vf_mac, ETH_ALEN);
6241 } else {
6242 msgbuf[0] = E1000_VF_RESET | E1000_VT_MSGTYPE_NACK;
6243 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006244 igb_write_mbx(hw, msgbuf, 3, vf);
6245}
6246
6247static int igb_set_vf_mac_addr(struct igb_adapter *adapter, u32 *msg, int vf)
6248{
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006249 /* The VF MAC Address is stored in a packed array of bytes
Greg Rosede42edd2010-07-01 13:39:23 +00006250 * starting at the second 32 bit word of the msg array
6251 */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006252 unsigned char *addr = (char *)&msg[1];
6253 int err = -1;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006254
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006255 if (is_valid_ether_addr(addr))
6256 err = igb_set_vf_mac(adapter, vf, addr);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006257
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006258 return err;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006259}
6260
6261static void igb_rcv_ack_from_vf(struct igb_adapter *adapter, u32 vf)
6262{
6263 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006264 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006265 u32 msg = E1000_VT_MSGTYPE_NACK;
6266
6267 /* if device isn't clear to send it shouldn't be reading either */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006268 if (!(vf_data->flags & IGB_VF_FLAG_CTS) &&
6269 time_after(jiffies, vf_data->last_nack + (2 * HZ))) {
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006270 igb_write_mbx(hw, &msg, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006271 vf_data->last_nack = jiffies;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006272 }
6273}
6274
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006275static void igb_rcv_msg_from_vf(struct igb_adapter *adapter, u32 vf)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006276{
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006277 struct pci_dev *pdev = adapter->pdev;
6278 u32 msgbuf[E1000_VFMAILBOX_SIZE];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006279 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006280 struct vf_data_storage *vf_data = &adapter->vf_data[vf];
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006281 s32 retval;
6282
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006283 retval = igb_read_mbx(hw, msgbuf, E1000_VFMAILBOX_SIZE, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006284
Alexander Duyckfef45f42009-12-11 22:57:34 -08006285 if (retval) {
6286 /* if receive failed revoke VF CTS stats and restart init */
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006287 dev_err(&pdev->dev, "Error receiving message from VF\n");
Alexander Duyckfef45f42009-12-11 22:57:34 -08006288 vf_data->flags &= ~IGB_VF_FLAG_CTS;
6289 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
6290 return;
6291 goto out;
6292 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006293
6294 /* this is a message we already processed, do nothing */
6295 if (msgbuf[0] & (E1000_VT_MSGTYPE_ACK | E1000_VT_MSGTYPE_NACK))
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006296 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006297
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006298 /* until the vf completes a reset it should not be
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006299 * allowed to start any configuration.
6300 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006301 if (msgbuf[0] == E1000_VF_RESET) {
6302 igb_vf_reset_msg(adapter, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006303 return;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006304 }
6305
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006306 if (!(vf_data->flags & IGB_VF_FLAG_CTS)) {
Alexander Duyckfef45f42009-12-11 22:57:34 -08006307 if (!time_after(jiffies, vf_data->last_nack + (2 * HZ)))
6308 return;
6309 retval = -1;
6310 goto out;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006311 }
6312
6313 switch ((msgbuf[0] & 0xFFFF)) {
6314 case E1000_VF_SET_MAC_ADDR:
Greg Rosea6b5ea32010-11-06 05:42:59 +00006315 retval = -EINVAL;
6316 if (!(vf_data->flags & IGB_VF_FLAG_PF_SET_MAC))
6317 retval = igb_set_vf_mac_addr(adapter, msgbuf, vf);
6318 else
6319 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006320 "VF %d attempted to override administratively set MAC address\nReload the VF driver to resume operations\n",
6321 vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006322 break;
Alexander Duyck7d5753f2009-10-27 23:47:16 +00006323 case E1000_VF_SET_PROMISC:
6324 retval = igb_set_vf_promisc(adapter, msgbuf, vf);
6325 break;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006326 case E1000_VF_SET_MULTICAST:
6327 retval = igb_set_vf_multicasts(adapter, msgbuf, vf);
6328 break;
6329 case E1000_VF_SET_LPE:
6330 retval = igb_set_vf_rlpml(adapter, msgbuf[1], vf);
6331 break;
6332 case E1000_VF_SET_VLAN:
Greg Rosea6b5ea32010-11-06 05:42:59 +00006333 retval = -1;
6334 if (vf_data->pf_vlan)
6335 dev_warn(&pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006336 "VF %d attempted to override administratively set VLAN tag\nReload the VF driver to resume operations\n",
6337 vf);
Williams, Mitch A8151d292010-02-10 01:44:24 +00006338 else
Alexander Duycka15d9252016-01-06 23:11:11 -08006339 retval = igb_set_vf_vlan_msg(adapter, msgbuf, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006340 break;
6341 default:
Alexander Duyck090b1792009-10-27 23:51:55 +00006342 dev_err(&pdev->dev, "Unhandled Msg %08x\n", msgbuf[0]);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006343 retval = -1;
6344 break;
6345 }
6346
Alexander Duyckfef45f42009-12-11 22:57:34 -08006347 msgbuf[0] |= E1000_VT_MSGTYPE_CTS;
6348out:
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006349 /* notify the VF of the results of what it sent us */
6350 if (retval)
6351 msgbuf[0] |= E1000_VT_MSGTYPE_NACK;
6352 else
6353 msgbuf[0] |= E1000_VT_MSGTYPE_ACK;
6354
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006355 igb_write_mbx(hw, msgbuf, 1, vf);
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006356}
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006357
Alexander Duyckf2ca0db2009-10-27 23:46:57 +00006358static void igb_msg_task(struct igb_adapter *adapter)
6359{
6360 struct e1000_hw *hw = &adapter->hw;
6361 u32 vf;
6362
6363 for (vf = 0; vf < adapter->vfs_allocated_count; vf++) {
6364 /* process any reset requests */
6365 if (!igb_check_for_rst(hw, vf))
6366 igb_vf_reset_event(adapter, vf);
6367
6368 /* process any messages pending */
6369 if (!igb_check_for_msg(hw, vf))
6370 igb_rcv_msg_from_vf(adapter, vf);
6371
6372 /* process any acks */
6373 if (!igb_check_for_ack(hw, vf))
6374 igb_rcv_ack_from_vf(adapter, vf);
6375 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08006376}
6377
Auke Kok9d5c8242008-01-24 02:22:38 -08006378/**
Alexander Duyck68d480c2009-10-05 06:33:08 +00006379 * igb_set_uta - Set unicast filter table address
6380 * @adapter: board private structure
Alexander Duyckbf456ab2016-01-06 23:11:43 -08006381 * @set: boolean indicating if we are setting or clearing bits
Alexander Duyck68d480c2009-10-05 06:33:08 +00006382 *
6383 * The unicast table address is a register array of 32-bit registers.
6384 * The table is meant to be used in a way similar to how the MTA is used
6385 * however due to certain limitations in the hardware it is necessary to
Lucas De Marchi25985ed2011-03-30 22:57:33 -03006386 * set all the hash bits to 1 and use the VMOLR ROPE bit as a promiscuous
6387 * enable bit to allow vlan tag stripping when promiscuous mode is enabled
Alexander Duyck68d480c2009-10-05 06:33:08 +00006388 **/
Alexander Duyckbf456ab2016-01-06 23:11:43 -08006389static void igb_set_uta(struct igb_adapter *adapter, bool set)
Alexander Duyck68d480c2009-10-05 06:33:08 +00006390{
6391 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckbf456ab2016-01-06 23:11:43 -08006392 u32 uta = set ? ~0 : 0;
Alexander Duyck68d480c2009-10-05 06:33:08 +00006393 int i;
6394
Alexander Duyck68d480c2009-10-05 06:33:08 +00006395 /* we only need to do this if VMDq is enabled */
6396 if (!adapter->vfs_allocated_count)
6397 return;
6398
Alexander Duyckbf456ab2016-01-06 23:11:43 -08006399 for (i = hw->mac.uta_reg_count; i--;)
6400 array_wr32(E1000_UTA, i, uta);
Alexander Duyck68d480c2009-10-05 06:33:08 +00006401}
6402
6403/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006404 * igb_intr_msi - Interrupt Handler
6405 * @irq: interrupt number
6406 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006407 **/
6408static irqreturn_t igb_intr_msi(int irq, void *data)
6409{
Alexander Duyck047e0032009-10-27 15:49:27 +00006410 struct igb_adapter *adapter = data;
6411 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08006412 struct e1000_hw *hw = &adapter->hw;
6413 /* read ICR disables interrupts using IAM */
6414 u32 icr = rd32(E1000_ICR);
6415
Alexander Duyck047e0032009-10-27 15:49:27 +00006416 igb_write_itr(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08006417
Alexander Duyck7f081d42010-01-07 17:41:00 +00006418 if (icr & E1000_ICR_DRSTA)
6419 schedule_work(&adapter->reset_task);
6420
Alexander Duyck047e0032009-10-27 15:49:27 +00006421 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00006422 /* HW is reporting DMA is out of sync */
6423 adapter->stats.doosync++;
6424 }
6425
Auke Kok9d5c8242008-01-24 02:22:38 -08006426 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
6427 hw->mac.get_link_status = 1;
6428 if (!test_bit(__IGB_DOWN, &adapter->state))
6429 mod_timer(&adapter->watchdog_timer, jiffies + 1);
6430 }
6431
Richard Cochran61d7f752014-11-21 20:51:10 +00006432 if (icr & E1000_ICR_TS)
6433 igb_tsync_interrupt(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00006434
Alexander Duyck047e0032009-10-27 15:49:27 +00006435 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08006436
6437 return IRQ_HANDLED;
6438}
6439
6440/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006441 * igb_intr - Legacy Interrupt Handler
6442 * @irq: interrupt number
6443 * @data: pointer to a network interface device structure
Auke Kok9d5c8242008-01-24 02:22:38 -08006444 **/
6445static irqreturn_t igb_intr(int irq, void *data)
6446{
Alexander Duyck047e0032009-10-27 15:49:27 +00006447 struct igb_adapter *adapter = data;
6448 struct igb_q_vector *q_vector = adapter->q_vector[0];
Auke Kok9d5c8242008-01-24 02:22:38 -08006449 struct e1000_hw *hw = &adapter->hw;
6450 /* Interrupt Auto-Mask...upon reading ICR, interrupts are masked. No
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006451 * need for the IMC write
6452 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006453 u32 icr = rd32(E1000_ICR);
Auke Kok9d5c8242008-01-24 02:22:38 -08006454
6455 /* IMS will not auto-mask if INT_ASSERTED is not set, and if it is
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006456 * not set, then the adapter didn't send an interrupt
6457 */
Auke Kok9d5c8242008-01-24 02:22:38 -08006458 if (!(icr & E1000_ICR_INT_ASSERTED))
6459 return IRQ_NONE;
6460
Alexander Duyck0ba82992011-08-26 07:45:47 +00006461 igb_write_itr(q_vector);
6462
Alexander Duyck7f081d42010-01-07 17:41:00 +00006463 if (icr & E1000_ICR_DRSTA)
6464 schedule_work(&adapter->reset_task);
6465
Alexander Duyck047e0032009-10-27 15:49:27 +00006466 if (icr & E1000_ICR_DOUTSYNC) {
Alexander Duyckdda0e082009-02-06 23:19:08 +00006467 /* HW is reporting DMA is out of sync */
6468 adapter->stats.doosync++;
6469 }
6470
Auke Kok9d5c8242008-01-24 02:22:38 -08006471 if (icr & (E1000_ICR_RXSEQ | E1000_ICR_LSC)) {
6472 hw->mac.get_link_status = 1;
6473 /* guard against interrupt when we're going down */
6474 if (!test_bit(__IGB_DOWN, &adapter->state))
6475 mod_timer(&adapter->watchdog_timer, jiffies + 1);
6476 }
6477
Richard Cochran61d7f752014-11-21 20:51:10 +00006478 if (icr & E1000_ICR_TS)
6479 igb_tsync_interrupt(adapter);
Matthew Vick1f6e8172012-08-18 07:26:33 +00006480
Alexander Duyck047e0032009-10-27 15:49:27 +00006481 napi_schedule(&q_vector->napi);
Auke Kok9d5c8242008-01-24 02:22:38 -08006482
6483 return IRQ_HANDLED;
6484}
6485
Stephen Hemmingerc50b52a2012-01-18 22:13:26 +00006486static void igb_ring_irq_enable(struct igb_q_vector *q_vector)
Alexander Duyck46544252009-02-19 20:39:04 -08006487{
Alexander Duyck047e0032009-10-27 15:49:27 +00006488 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck46544252009-02-19 20:39:04 -08006489 struct e1000_hw *hw = &adapter->hw;
6490
Alexander Duyck0ba82992011-08-26 07:45:47 +00006491 if ((q_vector->rx.ring && (adapter->rx_itr_setting & 3)) ||
6492 (!q_vector->rx.ring && (adapter->tx_itr_setting & 3))) {
6493 if ((adapter->num_q_vectors == 1) && !adapter->vf_data)
6494 igb_set_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006495 else
Alexander Duyck047e0032009-10-27 15:49:27 +00006496 igb_update_ring_itr(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006497 }
6498
6499 if (!test_bit(__IGB_DOWN, &adapter->state)) {
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00006500 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck047e0032009-10-27 15:49:27 +00006501 wr32(E1000_EIMS, q_vector->eims_value);
Alexander Duyck46544252009-02-19 20:39:04 -08006502 else
6503 igb_irq_enable(adapter);
6504 }
6505}
6506
Auke Kok9d5c8242008-01-24 02:22:38 -08006507/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006508 * igb_poll - NAPI Rx polling callback
6509 * @napi: napi polling structure
6510 * @budget: count of how many packets we should handle
Auke Kok9d5c8242008-01-24 02:22:38 -08006511 **/
Peter P Waskiewicz Jr661086d2008-07-08 15:06:51 -07006512static int igb_poll(struct napi_struct *napi, int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08006513{
Alexander Duyck047e0032009-10-27 15:49:27 +00006514 struct igb_q_vector *q_vector = container_of(napi,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006515 struct igb_q_vector,
6516 napi);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006517 bool clean_complete = true;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07006518 int work_done = 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006519
Jeff Kirsher421e02f2008-10-17 11:08:31 -07006520#ifdef CONFIG_IGB_DCA
Alexander Duyck047e0032009-10-27 15:49:27 +00006521 if (q_vector->adapter->flags & IGB_FLAG_DCA_ENABLED)
6522 igb_update_dca(q_vector);
Jeb Cramerfe4506b2008-07-08 15:07:55 -07006523#endif
Alexander Duyck0ba82992011-08-26 07:45:47 +00006524 if (q_vector->tx.ring)
Alexander Duyck13fde972011-10-05 13:35:24 +00006525 clean_complete = igb_clean_tx_irq(q_vector);
Auke Kok9d5c8242008-01-24 02:22:38 -08006526
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07006527 if (q_vector->rx.ring) {
6528 int cleaned = igb_clean_rx_irq(q_vector, budget);
6529
6530 work_done += cleaned;
6531 clean_complete &= (cleaned < budget);
6532 }
Alexander Duyck047e0032009-10-27 15:49:27 +00006533
Alexander Duyck16eb8812011-08-26 07:43:54 +00006534 /* If all work not completed, return budget and keep polling */
6535 if (!clean_complete)
6536 return budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006537
Alexander Duyck46544252009-02-19 20:39:04 -08006538 /* If not enough Rx work done, exit the polling mode */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07006539 napi_complete_done(napi, work_done);
Alexander Duyck16eb8812011-08-26 07:43:54 +00006540 igb_ring_irq_enable(q_vector);
Alexander Duyck46544252009-02-19 20:39:04 -08006541
Alexander Duyck16eb8812011-08-26 07:43:54 +00006542 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08006543}
Al Viro6d8126f2008-03-16 22:23:24 +00006544
Patrick Ohly33af6bc2009-02-12 05:03:43 +00006545/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006546 * igb_clean_tx_irq - Reclaim resources after transmit completes
6547 * @q_vector: pointer to q_vector containing needed info
Ben Hutchings49ce9c22012-07-10 10:56:00 +00006548 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006549 * returns true if ring is completely cleaned
Auke Kok9d5c8242008-01-24 02:22:38 -08006550 **/
Alexander Duyck047e0032009-10-27 15:49:27 +00006551static bool igb_clean_tx_irq(struct igb_q_vector *q_vector)
Auke Kok9d5c8242008-01-24 02:22:38 -08006552{
Alexander Duyck047e0032009-10-27 15:49:27 +00006553 struct igb_adapter *adapter = q_vector->adapter;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006554 struct igb_ring *tx_ring = q_vector->tx.ring;
Alexander Duyck06034642011-08-26 07:44:22 +00006555 struct igb_tx_buffer *tx_buffer;
Alexander Duyckf4128782012-09-13 06:28:01 +00006556 union e1000_adv_tx_desc *tx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08006557 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck0ba82992011-08-26 07:45:47 +00006558 unsigned int budget = q_vector->tx.work_limit;
Alexander Duyck8542db02011-08-26 07:44:43 +00006559 unsigned int i = tx_ring->next_to_clean;
Auke Kok9d5c8242008-01-24 02:22:38 -08006560
Alexander Duyck13fde972011-10-05 13:35:24 +00006561 if (test_bit(__IGB_DOWN, &adapter->state))
6562 return true;
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006563
Alexander Duyck06034642011-08-26 07:44:22 +00006564 tx_buffer = &tx_ring->tx_buffer_info[i];
Alexander Duyck13fde972011-10-05 13:35:24 +00006565 tx_desc = IGB_TX_DESC(tx_ring, i);
Alexander Duyck8542db02011-08-26 07:44:43 +00006566 i -= tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006567
Alexander Duyckf4128782012-09-13 06:28:01 +00006568 do {
6569 union e1000_adv_tx_desc *eop_desc = tx_buffer->next_to_watch;
Alexander Duyck8542db02011-08-26 07:44:43 +00006570
6571 /* if next_to_watch is not set then there is no work pending */
6572 if (!eop_desc)
6573 break;
Alexander Duyck13fde972011-10-05 13:35:24 +00006574
Alexander Duyckf4128782012-09-13 06:28:01 +00006575 /* prevent any other reads prior to eop_desc */
Alexander Duyck70d289b2013-01-08 07:01:03 +00006576 read_barrier_depends();
Alexander Duyckf4128782012-09-13 06:28:01 +00006577
Alexander Duyck13fde972011-10-05 13:35:24 +00006578 /* if DD is not set pending work has not been completed */
6579 if (!(eop_desc->wb.status & cpu_to_le32(E1000_TXD_STAT_DD)))
6580 break;
6581
Alexander Duyck8542db02011-08-26 07:44:43 +00006582 /* clear next_to_watch to prevent false hangs */
6583 tx_buffer->next_to_watch = NULL;
Alexander Duyck13fde972011-10-05 13:35:24 +00006584
Alexander Duyckebe42d12011-08-26 07:45:09 +00006585 /* update the statistics for this packet */
6586 total_bytes += tx_buffer->bytecount;
6587 total_packets += tx_buffer->gso_segs;
Alexander Duyck13fde972011-10-05 13:35:24 +00006588
Alexander Duyckebe42d12011-08-26 07:45:09 +00006589 /* free the skb */
Rick Jonesa81fb042014-09-17 03:56:20 +00006590 dev_consume_skb_any(tx_buffer->skb);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006591
6592 /* unmap skb header data */
6593 dma_unmap_single(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006594 dma_unmap_addr(tx_buffer, dma),
6595 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006596 DMA_TO_DEVICE);
6597
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006598 /* clear tx_buffer data */
6599 tx_buffer->skb = NULL;
6600 dma_unmap_len_set(tx_buffer, len, 0);
6601
Alexander Duyckebe42d12011-08-26 07:45:09 +00006602 /* clear last DMA location and unmap remaining buffers */
6603 while (tx_desc != eop_desc) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006604 tx_buffer++;
6605 tx_desc++;
Auke Kok9d5c8242008-01-24 02:22:38 -08006606 i++;
Alexander Duyck8542db02011-08-26 07:44:43 +00006607 if (unlikely(!i)) {
6608 i -= tx_ring->count;
Alexander Duyck06034642011-08-26 07:44:22 +00006609 tx_buffer = tx_ring->tx_buffer_info;
Alexander Duyck13fde972011-10-05 13:35:24 +00006610 tx_desc = IGB_TX_DESC(tx_ring, 0);
6611 }
Alexander Duyckebe42d12011-08-26 07:45:09 +00006612
6613 /* unmap any remaining paged data */
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006614 if (dma_unmap_len(tx_buffer, len)) {
Alexander Duyckebe42d12011-08-26 07:45:09 +00006615 dma_unmap_page(tx_ring->dev,
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006616 dma_unmap_addr(tx_buffer, dma),
6617 dma_unmap_len(tx_buffer, len),
Alexander Duyckebe42d12011-08-26 07:45:09 +00006618 DMA_TO_DEVICE);
Alexander Duyckc9f14bf32012-09-18 01:56:27 +00006619 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duyckebe42d12011-08-26 07:45:09 +00006620 }
6621 }
6622
Alexander Duyckebe42d12011-08-26 07:45:09 +00006623 /* move us one more past the eop_desc for start of next pkt */
6624 tx_buffer++;
6625 tx_desc++;
6626 i++;
6627 if (unlikely(!i)) {
6628 i -= tx_ring->count;
6629 tx_buffer = tx_ring->tx_buffer_info;
6630 tx_desc = IGB_TX_DESC(tx_ring, 0);
6631 }
Alexander Duyckf4128782012-09-13 06:28:01 +00006632
6633 /* issue prefetch for next Tx descriptor */
6634 prefetch(tx_desc);
6635
6636 /* update budget accounting */
6637 budget--;
6638 } while (likely(budget));
Alexander Duyck0e014cb2008-12-26 01:33:18 -08006639
Eric Dumazetbdbc0632012-01-04 20:23:36 +00006640 netdev_tx_completed_queue(txring_txq(tx_ring),
6641 total_packets, total_bytes);
Alexander Duyck8542db02011-08-26 07:44:43 +00006642 i += tx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08006643 tx_ring->next_to_clean = i;
Alexander Duyck13fde972011-10-05 13:35:24 +00006644 u64_stats_update_begin(&tx_ring->tx_syncp);
6645 tx_ring->tx_stats.bytes += total_bytes;
6646 tx_ring->tx_stats.packets += total_packets;
6647 u64_stats_update_end(&tx_ring->tx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00006648 q_vector->tx.total_bytes += total_bytes;
6649 q_vector->tx.total_packets += total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08006650
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006651 if (test_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006652 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck13fde972011-10-05 13:35:24 +00006653
Auke Kok9d5c8242008-01-24 02:22:38 -08006654 /* Detect a transmit hang in hardware, this serializes the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006655 * check with the clearing of time_stamp and movement of i
6656 */
Alexander Duyck6d095fa2011-08-26 07:46:19 +00006657 clear_bit(IGB_RING_FLAG_TX_DETECT_HANG, &tx_ring->flags);
Alexander Duyckf4128782012-09-13 06:28:01 +00006658 if (tx_buffer->next_to_watch &&
Alexander Duyck8542db02011-08-26 07:44:43 +00006659 time_after(jiffies, tx_buffer->time_stamp +
Joe Perches8e95a202009-12-03 07:58:21 +00006660 (adapter->tx_timeout_factor * HZ)) &&
6661 !(rd32(E1000_STATUS) & E1000_STATUS_TXOFF)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08006662
Auke Kok9d5c8242008-01-24 02:22:38 -08006663 /* detected Tx unit hang */
Alexander Duyck59d71982010-04-27 13:09:25 +00006664 dev_err(tx_ring->dev,
Auke Kok9d5c8242008-01-24 02:22:38 -08006665 "Detected Tx Unit Hang\n"
Alexander Duyck2d064c02008-07-08 15:10:12 -07006666 " Tx Queue <%d>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006667 " TDH <%x>\n"
6668 " TDT <%x>\n"
6669 " next_to_use <%x>\n"
6670 " next_to_clean <%x>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006671 "buffer_info[next_to_clean]\n"
6672 " time_stamp <%lx>\n"
Alexander Duyck8542db02011-08-26 07:44:43 +00006673 " next_to_watch <%p>\n"
Auke Kok9d5c8242008-01-24 02:22:38 -08006674 " jiffies <%lx>\n"
6675 " desc.status <%x>\n",
Alexander Duyck2d064c02008-07-08 15:10:12 -07006676 tx_ring->queue_index,
Alexander Duyck238ac812011-08-26 07:43:48 +00006677 rd32(E1000_TDH(tx_ring->reg_idx)),
Alexander Duyckfce99e32009-10-27 15:51:27 +00006678 readl(tx_ring->tail),
Auke Kok9d5c8242008-01-24 02:22:38 -08006679 tx_ring->next_to_use,
6680 tx_ring->next_to_clean,
Alexander Duyck8542db02011-08-26 07:44:43 +00006681 tx_buffer->time_stamp,
Alexander Duyckf4128782012-09-13 06:28:01 +00006682 tx_buffer->next_to_watch,
Auke Kok9d5c8242008-01-24 02:22:38 -08006683 jiffies,
Alexander Duyckf4128782012-09-13 06:28:01 +00006684 tx_buffer->next_to_watch->wb.status);
Alexander Duyck13fde972011-10-05 13:35:24 +00006685 netif_stop_subqueue(tx_ring->netdev,
6686 tx_ring->queue_index);
6687
6688 /* we are about to reset, no point in enabling stuff */
6689 return true;
Auke Kok9d5c8242008-01-24 02:22:38 -08006690 }
6691 }
Alexander Duyck13fde972011-10-05 13:35:24 +00006692
Alexander Duyck21ba6fe2013-02-09 04:27:48 +00006693#define TX_WAKE_THRESHOLD (DESC_NEEDED * 2)
Alexander Duyck13fde972011-10-05 13:35:24 +00006694 if (unlikely(total_packets &&
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006695 netif_carrier_ok(tx_ring->netdev) &&
6696 igb_desc_unused(tx_ring) >= TX_WAKE_THRESHOLD)) {
Alexander Duyck13fde972011-10-05 13:35:24 +00006697 /* Make sure that anybody stopping the queue after this
6698 * sees the new next_to_clean.
6699 */
6700 smp_mb();
6701 if (__netif_subqueue_stopped(tx_ring->netdev,
6702 tx_ring->queue_index) &&
6703 !(test_bit(__IGB_DOWN, &adapter->state))) {
6704 netif_wake_subqueue(tx_ring->netdev,
6705 tx_ring->queue_index);
6706
6707 u64_stats_update_begin(&tx_ring->tx_syncp);
6708 tx_ring->tx_stats.restart_queue++;
6709 u64_stats_update_end(&tx_ring->tx_syncp);
6710 }
6711 }
6712
6713 return !!budget;
Auke Kok9d5c8242008-01-24 02:22:38 -08006714}
6715
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006716/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006717 * igb_reuse_rx_page - page flip buffer and store it back on the ring
6718 * @rx_ring: rx descriptor ring to store buffers on
6719 * @old_buff: donor buffer to have page reused
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006720 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006721 * Synchronizes page for reuse by the adapter
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006722 **/
6723static void igb_reuse_rx_page(struct igb_ring *rx_ring,
6724 struct igb_rx_buffer *old_buff)
6725{
6726 struct igb_rx_buffer *new_buff;
6727 u16 nta = rx_ring->next_to_alloc;
6728
6729 new_buff = &rx_ring->rx_buffer_info[nta];
6730
6731 /* update, and store next to alloc */
6732 nta++;
6733 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
6734
6735 /* transfer page from old buffer to new buffer */
Carolyn Wybornya1f63472014-04-11 02:20:44 +00006736 *new_buff = *old_buff;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006737
6738 /* sync the buffer for use by the device */
6739 dma_sync_single_range_for_device(rx_ring->dev, old_buff->dma,
6740 old_buff->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006741 IGB_RX_BUFSZ,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006742 DMA_FROM_DEVICE);
6743}
6744
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006745static inline bool igb_page_is_reserved(struct page *page)
6746{
Michal Hocko2f064f32015-08-21 14:11:51 -07006747 return (page_to_nid(page) != numa_mem_id()) || page_is_pfmemalloc(page);
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006748}
6749
Alexander Duyck74e238e2013-02-02 05:07:11 +00006750static bool igb_can_reuse_rx_page(struct igb_rx_buffer *rx_buffer,
6751 struct page *page,
6752 unsigned int truesize)
6753{
6754 /* avoid re-using remote pages */
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006755 if (unlikely(igb_page_is_reserved(page)))
Roman Gushchinbc16e472014-10-23 03:32:27 +00006756 return false;
6757
Alexander Duyck74e238e2013-02-02 05:07:11 +00006758#if (PAGE_SIZE < 8192)
6759 /* if we are only owner of page we can reuse it */
6760 if (unlikely(page_count(page) != 1))
6761 return false;
6762
6763 /* flip page offset to other buffer */
6764 rx_buffer->page_offset ^= IGB_RX_BUFSZ;
Alexander Duyck74e238e2013-02-02 05:07:11 +00006765#else
6766 /* move offset up to the next cache line */
6767 rx_buffer->page_offset += truesize;
6768
6769 if (rx_buffer->page_offset > (PAGE_SIZE - IGB_RX_BUFSZ))
6770 return false;
Alexander Duyck74e238e2013-02-02 05:07:11 +00006771#endif
6772
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006773 /* Even if we own the page, we are not allowed to use atomic_set()
6774 * This would break get_page_unless_zero() users.
6775 */
6776 atomic_inc(&page->_count);
6777
Alexander Duyck74e238e2013-02-02 05:07:11 +00006778 return true;
6779}
6780
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006781/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006782 * igb_add_rx_frag - Add contents of Rx buffer to sk_buff
6783 * @rx_ring: rx descriptor ring to transact packets on
6784 * @rx_buffer: buffer containing page to add
6785 * @rx_desc: descriptor containing length of buffer written by hardware
6786 * @skb: sk_buff to place the data into
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006787 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006788 * This function will add the data contained in rx_buffer->page to the skb.
6789 * This is done either through a direct copy if the data in the buffer is
6790 * less than the skb header size, otherwise it will just attach the page as
6791 * a frag to the skb.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006792 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006793 * The function will then update the page offset if necessary and return
6794 * true if the buffer can be reused by the adapter.
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006795 **/
6796static bool igb_add_rx_frag(struct igb_ring *rx_ring,
6797 struct igb_rx_buffer *rx_buffer,
6798 union e1000_adv_rx_desc *rx_desc,
6799 struct sk_buff *skb)
6800{
6801 struct page *page = rx_buffer->page;
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006802 unsigned char *va = page_address(page) + rx_buffer->page_offset;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006803 unsigned int size = le16_to_cpu(rx_desc->wb.upper.length);
Alexander Duyck74e238e2013-02-02 05:07:11 +00006804#if (PAGE_SIZE < 8192)
6805 unsigned int truesize = IGB_RX_BUFSZ;
6806#else
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006807 unsigned int truesize = SKB_DATA_ALIGN(size);
Alexander Duyck74e238e2013-02-02 05:07:11 +00006808#endif
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006809 unsigned int pull_len;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006810
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006811 if (unlikely(skb_is_nonlinear(skb)))
6812 goto add_tail_frag;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006813
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006814 if (unlikely(igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))) {
6815 igb_ptp_rx_pktstamp(rx_ring->q_vector, va, skb);
6816 va += IGB_TS_HDR_LEN;
6817 size -= IGB_TS_HDR_LEN;
6818 }
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006819
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006820 if (likely(size <= IGB_RX_HDR_LEN)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006821 memcpy(__skb_put(skb, size), va, ALIGN(size, sizeof(long)));
6822
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006823 /* page is not reserved, we can reuse buffer as-is */
6824 if (likely(!igb_page_is_reserved(page)))
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006825 return true;
6826
6827 /* this page cannot be reused so discard it */
Alexander Duyck95dd44b2014-11-14 00:56:19 +00006828 __free_page(page);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006829 return false;
6830 }
6831
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006832 /* we need the header to contain the greater of either ETH_HLEN or
6833 * 60 bytes if the skb->len is less than 60 for skb_pad.
6834 */
6835 pull_len = eth_get_headlen(va, IGB_RX_HDR_LEN);
6836
6837 /* align pull length to size of long to optimize memcpy performance */
6838 memcpy(__skb_put(skb, pull_len), va, ALIGN(pull_len, sizeof(long)));
6839
6840 /* update all of the pointers */
6841 va += pull_len;
6842 size -= pull_len;
6843
6844add_tail_frag:
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006845 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, page,
Alexander Duyckf56e7bb2015-04-22 21:49:17 -07006846 (unsigned long)va & ~PAGE_MASK, size, truesize);
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006847
Alexander Duyck74e238e2013-02-02 05:07:11 +00006848 return igb_can_reuse_rx_page(rx_buffer, page, truesize);
6849}
Alexander Duyckcbc8e552012-09-25 00:31:02 +00006850
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006851static struct sk_buff *igb_fetch_rx_buffer(struct igb_ring *rx_ring,
6852 union e1000_adv_rx_desc *rx_desc,
6853 struct sk_buff *skb)
6854{
6855 struct igb_rx_buffer *rx_buffer;
6856 struct page *page;
6857
6858 rx_buffer = &rx_ring->rx_buffer_info[rx_ring->next_to_clean];
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006859 page = rx_buffer->page;
6860 prefetchw(page);
6861
6862 if (likely(!skb)) {
6863 void *page_addr = page_address(page) +
6864 rx_buffer->page_offset;
6865
6866 /* prefetch first cache line of first page */
6867 prefetch(page_addr);
6868#if L1_CACHE_BYTES < 128
6869 prefetch(page_addr + L1_CACHE_BYTES);
6870#endif
6871
6872 /* allocate a skb to store the frags */
Alexander Duyck67fd8932014-12-09 19:40:56 -08006873 skb = napi_alloc_skb(&rx_ring->q_vector->napi, IGB_RX_HDR_LEN);
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006874 if (unlikely(!skb)) {
6875 rx_ring->rx_stats.alloc_failed++;
6876 return NULL;
6877 }
6878
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006879 /* we will be copying header into skb->data in
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006880 * pskb_may_pull so it is in our interest to prefetch
6881 * it now to avoid a possible cache miss
6882 */
6883 prefetchw(skb->data);
6884 }
6885
6886 /* we are reusing so sync this buffer for CPU use */
6887 dma_sync_single_range_for_cpu(rx_ring->dev,
6888 rx_buffer->dma,
6889 rx_buffer->page_offset,
Alexander Duyckde78d1f2012-09-25 00:31:12 +00006890 IGB_RX_BUFSZ,
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006891 DMA_FROM_DEVICE);
6892
6893 /* pull page into skb */
6894 if (igb_add_rx_frag(rx_ring, rx_buffer, rx_desc, skb)) {
6895 /* hand second half of page back to the ring */
6896 igb_reuse_rx_page(rx_ring, rx_buffer);
6897 } else {
6898 /* we are not reusing the buffer so unmap it */
6899 dma_unmap_page(rx_ring->dev, rx_buffer->dma,
6900 PAGE_SIZE, DMA_FROM_DEVICE);
6901 }
6902
6903 /* clear contents of rx_buffer */
6904 rx_buffer->page = NULL;
6905
6906 return skb;
6907}
6908
Alexander Duyckcd392f52011-08-26 07:43:59 +00006909static inline void igb_rx_checksum(struct igb_ring *ring,
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006910 union e1000_adv_rx_desc *rx_desc,
6911 struct sk_buff *skb)
Auke Kok9d5c8242008-01-24 02:22:38 -08006912{
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006913 skb_checksum_none_assert(skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08006914
Alexander Duyck294e7d72011-08-26 07:45:57 +00006915 /* Ignore Checksum bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006916 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_IXSM))
Alexander Duyck294e7d72011-08-26 07:45:57 +00006917 return;
6918
6919 /* Rx checksum disabled via ethtool */
6920 if (!(ring->netdev->features & NETIF_F_RXCSUM))
Auke Kok9d5c8242008-01-24 02:22:38 -08006921 return;
Alexander Duyck85ad76b2009-10-27 15:52:46 +00006922
Auke Kok9d5c8242008-01-24 02:22:38 -08006923 /* TCP/UDP checksum error bit is set */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006924 if (igb_test_staterr(rx_desc,
6925 E1000_RXDEXT_STATERR_TCPE |
6926 E1000_RXDEXT_STATERR_IPE)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006927 /* work around errata with sctp packets where the TCPE aka
Jesse Brandeburgb9473562009-04-27 22:36:13 +00006928 * L4E bit is set incorrectly on 64 byte (60 byte w/o crc)
6929 * packets, (aka let the stack check the crc32c)
6930 */
Alexander Duyck866cff02011-08-26 07:45:36 +00006931 if (!((skb->len == 60) &&
6932 test_bit(IGB_RING_FLAG_RX_SCTP_CSUM, &ring->flags))) {
Eric Dumazet12dcd862010-10-15 17:27:10 +00006933 u64_stats_update_begin(&ring->rx_syncp);
Alexander Duyck04a5fcaa2009-10-27 15:52:27 +00006934 ring->rx_stats.csum_err++;
Eric Dumazet12dcd862010-10-15 17:27:10 +00006935 u64_stats_update_end(&ring->rx_syncp);
6936 }
Auke Kok9d5c8242008-01-24 02:22:38 -08006937 /* let the stack verify checksum errors */
Auke Kok9d5c8242008-01-24 02:22:38 -08006938 return;
6939 }
6940 /* It must be a TCP or UDP packet with a valid checksum */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006941 if (igb_test_staterr(rx_desc, E1000_RXD_STAT_TCPCS |
6942 E1000_RXD_STAT_UDPCS))
Auke Kok9d5c8242008-01-24 02:22:38 -08006943 skb->ip_summed = CHECKSUM_UNNECESSARY;
6944
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00006945 dev_dbg(ring->dev, "cksum success: bits %08X\n",
6946 le32_to_cpu(rx_desc->wb.upper.status_error));
Auke Kok9d5c8242008-01-24 02:22:38 -08006947}
6948
Alexander Duyck077887c2011-08-26 07:46:29 +00006949static inline void igb_rx_hash(struct igb_ring *ring,
6950 union e1000_adv_rx_desc *rx_desc,
6951 struct sk_buff *skb)
6952{
6953 if (ring->netdev->features & NETIF_F_RXHASH)
Tom Herbert42bdf082013-12-18 16:46:58 +00006954 skb_set_hash(skb,
6955 le32_to_cpu(rx_desc->wb.lower.hi_dword.rss),
6956 PKT_HASH_TYPE_L3);
Alexander Duyck077887c2011-08-26 07:46:29 +00006957}
6958
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006959/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006960 * igb_is_non_eop - process handling of non-EOP buffers
6961 * @rx_ring: Rx ring being processed
6962 * @rx_desc: Rx descriptor for current buffer
6963 * @skb: current socket buffer containing buffer in progress
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006964 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006965 * This function updates next to clean. If the buffer is an EOP buffer
6966 * this function exits returning false, otherwise it will place the
6967 * sk_buff in the next buffer to be chained and return true indicating
6968 * that this is in fact a non-EOP buffer.
Alexander Duyck2e334ee2012-09-25 00:31:07 +00006969 **/
6970static bool igb_is_non_eop(struct igb_ring *rx_ring,
6971 union e1000_adv_rx_desc *rx_desc)
6972{
6973 u32 ntc = rx_ring->next_to_clean + 1;
6974
6975 /* fetch, update, and store next to clean */
6976 ntc = (ntc < rx_ring->count) ? ntc : 0;
6977 rx_ring->next_to_clean = ntc;
6978
6979 prefetch(IGB_RX_DESC(rx_ring, ntc));
6980
6981 if (likely(igb_test_staterr(rx_desc, E1000_RXD_STAT_EOP)))
6982 return false;
6983
6984 return true;
6985}
6986
6987/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006988 * igb_cleanup_headers - Correct corrupted or empty headers
6989 * @rx_ring: rx descriptor ring packet is being transacted on
6990 * @rx_desc: pointer to the EOP Rx descriptor
6991 * @skb: pointer to current skb being fixed
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006992 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006993 * Address the case where we are pulling data in on pages only
6994 * and as such no data is present in the skb header.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006995 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006996 * In addition if skb is not at least 60 bytes we need to pad it so that
6997 * it is large enough to qualify as a valid Ethernet frame.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00006998 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00006999 * Returns true if an error was encountered and skb was freed.
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007000 **/
7001static bool igb_cleanup_headers(struct igb_ring *rx_ring,
7002 union e1000_adv_rx_desc *rx_desc,
7003 struct sk_buff *skb)
7004{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007005 if (unlikely((igb_test_staterr(rx_desc,
7006 E1000_RXDEXT_ERR_FRAME_ERR_MASK)))) {
7007 struct net_device *netdev = rx_ring->netdev;
7008 if (!(netdev->features & NETIF_F_RXALL)) {
7009 dev_kfree_skb_any(skb);
7010 return true;
7011 }
7012 }
7013
Alexander Duycka94d9e22014-12-03 08:17:39 -08007014 /* if eth_skb_pad returns an error the skb was freed */
7015 if (eth_skb_pad(skb))
7016 return true;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007017
7018 return false;
Alexander Duyck2d94d8a2009-07-23 18:10:06 +00007019}
7020
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007021/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007022 * igb_process_skb_fields - Populate skb header fields from Rx descriptor
7023 * @rx_ring: rx descriptor ring packet is being transacted on
7024 * @rx_desc: pointer to the EOP Rx descriptor
7025 * @skb: pointer to current skb being populated
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007026 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007027 * This function checks the ring, descriptor, and packet information in
7028 * order to populate the hash, checksum, VLAN, timestamp, protocol, and
7029 * other fields within the skb.
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007030 **/
7031static void igb_process_skb_fields(struct igb_ring *rx_ring,
7032 union e1000_adv_rx_desc *rx_desc,
7033 struct sk_buff *skb)
7034{
7035 struct net_device *dev = rx_ring->netdev;
7036
7037 igb_rx_hash(rx_ring, rx_desc, skb);
7038
7039 igb_rx_checksum(rx_ring, rx_desc, skb);
7040
Jakub Kicinski5499a962014-04-02 10:33:33 +00007041 if (igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TS) &&
7042 !igb_test_staterr(rx_desc, E1000_RXDADV_STAT_TSIP))
7043 igb_ptp_rx_rgtstamp(rx_ring->q_vector, skb);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007044
Patrick McHardyf6469682013-04-19 02:04:27 +00007045 if ((dev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007046 igb_test_staterr(rx_desc, E1000_RXD_STAT_VP)) {
7047 u16 vid;
Carolyn Wyborny9005df32014-04-11 01:45:34 +00007048
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007049 if (igb_test_staterr(rx_desc, E1000_RXDEXT_STATERR_LB) &&
7050 test_bit(IGB_RING_FLAG_RX_LB_VLAN_BSWAP, &rx_ring->flags))
7051 vid = be16_to_cpu(rx_desc->wb.upper.vlan);
7052 else
7053 vid = le16_to_cpu(rx_desc->wb.upper.vlan);
7054
Patrick McHardy86a9bad2013-04-19 02:04:30 +00007055 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vid);
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007056 }
7057
7058 skb_record_rx_queue(skb, rx_ring->queue_index);
7059
7060 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
7061}
7062
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07007063static int igb_clean_rx_irq(struct igb_q_vector *q_vector, const int budget)
Auke Kok9d5c8242008-01-24 02:22:38 -08007064{
Alexander Duyck0ba82992011-08-26 07:45:47 +00007065 struct igb_ring *rx_ring = q_vector->rx.ring;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007066 struct sk_buff *skb = rx_ring->skb;
Auke Kok9d5c8242008-01-24 02:22:38 -08007067 unsigned int total_bytes = 0, total_packets = 0;
Alexander Duyck16eb8812011-08-26 07:43:54 +00007068 u16 cleaned_count = igb_desc_unused(rx_ring);
Auke Kok9d5c8242008-01-24 02:22:38 -08007069
Eric W. Biederman57ba34c2014-03-14 18:00:06 -07007070 while (likely(total_packets < budget)) {
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007071 union e1000_adv_rx_desc *rx_desc;
Auke Kok9d5c8242008-01-24 02:22:38 -08007072
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007073 /* return some buffers to hardware, one at a time is too slow */
7074 if (cleaned_count >= IGB_RX_BUFFER_WRITE) {
7075 igb_alloc_rx_buffers(rx_ring, cleaned_count);
7076 cleaned_count = 0;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07007077 }
7078
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007079 rx_desc = IGB_RX_DESC(rx_ring, rx_ring->next_to_clean);
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07007080
Alexander Duyck124b74c2014-12-11 15:02:28 -08007081 if (!rx_desc->wb.upper.status_error)
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007082 break;
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07007083
Alexander Duyck74e238e2013-02-02 05:07:11 +00007084 /* This memory barrier is needed to keep us from reading
7085 * any other fields out of the rx_desc until we know the
Alexander Duyck124b74c2014-12-11 15:02:28 -08007086 * descriptor has been written back
Alexander Duyck74e238e2013-02-02 05:07:11 +00007087 */
Alexander Duyck124b74c2014-12-11 15:02:28 -08007088 dma_rmb();
Alexander Duyck74e238e2013-02-02 05:07:11 +00007089
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007090 /* retrieve a buffer from the ring */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00007091 skb = igb_fetch_rx_buffer(rx_ring, rx_desc, skb);
Alexander Duyck16eb8812011-08-26 07:43:54 +00007092
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007093 /* exit if we failed to retrieve a buffer */
7094 if (!skb)
7095 break;
7096
7097 cleaned_count++;
7098
7099 /* fetch next buffer in frame if non-eop */
7100 if (igb_is_non_eop(rx_ring, rx_desc))
7101 continue;
Alexander Duyck44390ca2011-08-26 07:43:38 +00007102
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007103 /* verify the packet layout is correct */
7104 if (igb_cleanup_headers(rx_ring, rx_desc, skb)) {
7105 skb = NULL;
7106 continue;
Auke Kok9d5c8242008-01-24 02:22:38 -08007107 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007108
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007109 /* probably a little skewed due to removing CRC */
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00007110 total_bytes += skb->len;
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00007111
Alexander Duyckdb2ee5b2012-09-25 00:30:57 +00007112 /* populate checksum, timestamp, VLAN, and protocol */
7113 igb_process_skb_fields(rx_ring, rx_desc, skb);
Alexander Duyck3ceb90f2011-08-26 07:46:03 +00007114
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007115 napi_gro_receive(&q_vector->napi, skb);
Auke Kok9d5c8242008-01-24 02:22:38 -08007116
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007117 /* reset skb pointer */
7118 skb = NULL;
7119
Alexander Duyck2e334ee2012-09-25 00:31:07 +00007120 /* update budget accounting */
7121 total_packets++;
Eric W. Biederman57ba34c2014-03-14 18:00:06 -07007122 }
Alexander Duyckbf36c1a2008-07-08 15:11:40 -07007123
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007124 /* place incomplete frames back on ring for completion */
7125 rx_ring->skb = skb;
7126
Eric Dumazet12dcd862010-10-15 17:27:10 +00007127 u64_stats_update_begin(&rx_ring->rx_syncp);
Auke Kok9d5c8242008-01-24 02:22:38 -08007128 rx_ring->rx_stats.packets += total_packets;
7129 rx_ring->rx_stats.bytes += total_bytes;
Eric Dumazet12dcd862010-10-15 17:27:10 +00007130 u64_stats_update_end(&rx_ring->rx_syncp);
Alexander Duyck0ba82992011-08-26 07:45:47 +00007131 q_vector->rx.total_packets += total_packets;
7132 q_vector->rx.total_bytes += total_bytes;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007133
7134 if (cleaned_count)
Alexander Duyckcd392f52011-08-26 07:43:59 +00007135 igb_alloc_rx_buffers(rx_ring, cleaned_count);
Alexander Duyckc023cd82011-08-26 07:43:43 +00007136
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07007137 return total_packets;
Auke Kok9d5c8242008-01-24 02:22:38 -08007138}
7139
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007140static bool igb_alloc_mapped_page(struct igb_ring *rx_ring,
7141 struct igb_rx_buffer *bi)
Alexander Duyckc023cd82011-08-26 07:43:43 +00007142{
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007143 struct page *page = bi->page;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007144 dma_addr_t dma;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007145
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007146 /* since we are recycling buffers we should seldom need to alloc */
7147 if (likely(page))
Alexander Duyckc023cd82011-08-26 07:43:43 +00007148 return true;
7149
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007150 /* alloc new page for storage */
Alexander Duyck42b17f02014-11-11 09:26:57 -08007151 page = dev_alloc_page();
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007152 if (unlikely(!page)) {
7153 rx_ring->rx_stats.alloc_failed++;
7154 return false;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007155 }
7156
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007157 /* map page for use */
7158 dma = dma_map_page(rx_ring->dev, page, 0, PAGE_SIZE, DMA_FROM_DEVICE);
Alexander Duyckc023cd82011-08-26 07:43:43 +00007159
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007160 /* if mapping failed free memory back to system since
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007161 * there isn't much point in holding memory we can't use
7162 */
Alexander Duyckc023cd82011-08-26 07:43:43 +00007163 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007164 __free_page(page);
7165
Alexander Duyckc023cd82011-08-26 07:43:43 +00007166 rx_ring->rx_stats.alloc_failed++;
7167 return false;
7168 }
7169
7170 bi->dma = dma;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007171 bi->page = page;
7172 bi->page_offset = 0;
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007173
Alexander Duyckc023cd82011-08-26 07:43:43 +00007174 return true;
7175}
7176
Auke Kok9d5c8242008-01-24 02:22:38 -08007177/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007178 * igb_alloc_rx_buffers - Replace used receive buffers; packet split
7179 * @adapter: address of board private structure
Auke Kok9d5c8242008-01-24 02:22:38 -08007180 **/
Alexander Duyckcd392f52011-08-26 07:43:59 +00007181void igb_alloc_rx_buffers(struct igb_ring *rx_ring, u16 cleaned_count)
Auke Kok9d5c8242008-01-24 02:22:38 -08007182{
Auke Kok9d5c8242008-01-24 02:22:38 -08007183 union e1000_adv_rx_desc *rx_desc;
Alexander Duyck06034642011-08-26 07:44:22 +00007184 struct igb_rx_buffer *bi;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007185 u16 i = rx_ring->next_to_use;
Auke Kok9d5c8242008-01-24 02:22:38 -08007186
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007187 /* nothing to do */
7188 if (!cleaned_count)
7189 return;
7190
Alexander Duyck601369062011-08-26 07:44:05 +00007191 rx_desc = IGB_RX_DESC(rx_ring, i);
Alexander Duyck06034642011-08-26 07:44:22 +00007192 bi = &rx_ring->rx_buffer_info[i];
Alexander Duyckc023cd82011-08-26 07:43:43 +00007193 i -= rx_ring->count;
Auke Kok9d5c8242008-01-24 02:22:38 -08007194
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007195 do {
Alexander Duyck1a1c2252012-09-25 00:30:52 +00007196 if (!igb_alloc_mapped_page(rx_ring, bi))
Alexander Duyckc023cd82011-08-26 07:43:43 +00007197 break;
Auke Kok9d5c8242008-01-24 02:22:38 -08007198
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007199 /* Refresh the desc even if buffer_addrs didn't change
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007200 * because each write-back erases this info.
7201 */
Alexander Duyckf9d40f62013-04-17 20:41:04 +00007202 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Auke Kok9d5c8242008-01-24 02:22:38 -08007203
Alexander Duyckc023cd82011-08-26 07:43:43 +00007204 rx_desc++;
7205 bi++;
Auke Kok9d5c8242008-01-24 02:22:38 -08007206 i++;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007207 if (unlikely(!i)) {
Alexander Duyck601369062011-08-26 07:44:05 +00007208 rx_desc = IGB_RX_DESC(rx_ring, 0);
Alexander Duyck06034642011-08-26 07:44:22 +00007209 bi = rx_ring->rx_buffer_info;
Alexander Duyckc023cd82011-08-26 07:43:43 +00007210 i -= rx_ring->count;
7211 }
7212
Alexander Duyck95dd44b2014-11-14 00:56:19 +00007213 /* clear the status bits for the next_to_use descriptor */
7214 rx_desc->wb.upper.status_error = 0;
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007215
7216 cleaned_count--;
7217 } while (cleaned_count);
Auke Kok9d5c8242008-01-24 02:22:38 -08007218
Alexander Duyckc023cd82011-08-26 07:43:43 +00007219 i += rx_ring->count;
7220
Auke Kok9d5c8242008-01-24 02:22:38 -08007221 if (rx_ring->next_to_use != i) {
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007222 /* record the next descriptor to use */
Auke Kok9d5c8242008-01-24 02:22:38 -08007223 rx_ring->next_to_use = i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007224
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007225 /* update next to alloc since we have filled the ring */
7226 rx_ring->next_to_alloc = i;
7227
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007228 /* Force memory writes to complete before letting h/w
Auke Kok9d5c8242008-01-24 02:22:38 -08007229 * know there are new descriptors to fetch. (Only
7230 * applicable for weak-ordered memory model archs,
Alexander Duyckcbc8e552012-09-25 00:31:02 +00007231 * such as IA-64).
7232 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007233 wmb();
Alexander Duyckfce99e32009-10-27 15:51:27 +00007234 writel(i, rx_ring->tail);
Auke Kok9d5c8242008-01-24 02:22:38 -08007235 }
7236}
7237
7238/**
7239 * igb_mii_ioctl -
7240 * @netdev:
7241 * @ifreq:
7242 * @cmd:
7243 **/
7244static int igb_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
7245{
7246 struct igb_adapter *adapter = netdev_priv(netdev);
7247 struct mii_ioctl_data *data = if_mii(ifr);
7248
7249 if (adapter->hw.phy.media_type != e1000_media_type_copper)
7250 return -EOPNOTSUPP;
7251
7252 switch (cmd) {
7253 case SIOCGMIIPHY:
7254 data->phy_id = adapter->hw.phy.addr;
7255 break;
7256 case SIOCGMIIREG:
Alexander Duyckf5f4cf02008-11-21 21:30:24 -08007257 if (igb_read_phy_reg(&adapter->hw, data->reg_num & 0x1F,
Carolyn Wyborny9005df32014-04-11 01:45:34 +00007258 &data->val_out))
Auke Kok9d5c8242008-01-24 02:22:38 -08007259 return -EIO;
7260 break;
7261 case SIOCSMIIREG:
7262 default:
7263 return -EOPNOTSUPP;
7264 }
7265 return 0;
7266}
7267
7268/**
7269 * igb_ioctl -
7270 * @netdev:
7271 * @ifreq:
7272 * @cmd:
7273 **/
7274static int igb_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
7275{
7276 switch (cmd) {
7277 case SIOCGMIIPHY:
7278 case SIOCGMIIREG:
7279 case SIOCSMIIREG:
7280 return igb_mii_ioctl(netdev, ifr, cmd);
Jacob Keller6ab5f7b2014-01-11 07:20:06 +00007281 case SIOCGHWTSTAMP:
7282 return igb_ptp_get_ts_config(netdev, ifr);
Patrick Ohlyc6cb0902009-02-12 05:03:42 +00007283 case SIOCSHWTSTAMP:
Jacob Keller6ab5f7b2014-01-11 07:20:06 +00007284 return igb_ptp_set_ts_config(netdev, ifr);
Auke Kok9d5c8242008-01-24 02:22:38 -08007285 default:
7286 return -EOPNOTSUPP;
7287 }
7288}
7289
Todd Fujinaka94826482014-07-10 01:47:15 -07007290void igb_read_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
7291{
7292 struct igb_adapter *adapter = hw->back;
7293
7294 pci_read_config_word(adapter->pdev, reg, value);
7295}
7296
7297void igb_write_pci_cfg(struct e1000_hw *hw, u32 reg, u16 *value)
7298{
7299 struct igb_adapter *adapter = hw->back;
7300
7301 pci_write_config_word(adapter->pdev, reg, *value);
7302}
7303
Alexander Duyck009bc062009-07-23 18:08:35 +00007304s32 igb_read_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
7305{
7306 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00007307
Jiang Liu23d028c2012-08-20 13:32:20 -06007308 if (pcie_capability_read_word(adapter->pdev, reg, value))
Alexander Duyck009bc062009-07-23 18:08:35 +00007309 return -E1000_ERR_CONFIG;
7310
Alexander Duyck009bc062009-07-23 18:08:35 +00007311 return 0;
7312}
7313
7314s32 igb_write_pcie_cap_reg(struct e1000_hw *hw, u32 reg, u16 *value)
7315{
7316 struct igb_adapter *adapter = hw->back;
Alexander Duyck009bc062009-07-23 18:08:35 +00007317
Jiang Liu23d028c2012-08-20 13:32:20 -06007318 if (pcie_capability_write_word(adapter->pdev, reg, *value))
Alexander Duyck009bc062009-07-23 18:08:35 +00007319 return -E1000_ERR_CONFIG;
7320
Alexander Duyck009bc062009-07-23 18:08:35 +00007321 return 0;
7322}
7323
Michał Mirosławc8f44af2011-11-15 15:29:55 +00007324static void igb_vlan_mode(struct net_device *netdev, netdev_features_t features)
Auke Kok9d5c8242008-01-24 02:22:38 -08007325{
7326 struct igb_adapter *adapter = netdev_priv(netdev);
7327 struct e1000_hw *hw = &adapter->hw;
7328 u32 ctrl, rctl;
Patrick McHardyf6469682013-04-19 02:04:27 +00007329 bool enable = !!(features & NETIF_F_HW_VLAN_CTAG_RX);
Auke Kok9d5c8242008-01-24 02:22:38 -08007330
Alexander Duyck5faf0302011-08-26 07:46:08 +00007331 if (enable) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007332 /* enable VLAN tag insert/strip */
7333 ctrl = rd32(E1000_CTRL);
7334 ctrl |= E1000_CTRL_VME;
7335 wr32(E1000_CTRL, ctrl);
7336
Alexander Duyck51466232009-10-27 23:47:35 +00007337 /* Disable CFI check */
Auke Kok9d5c8242008-01-24 02:22:38 -08007338 rctl = rd32(E1000_RCTL);
Auke Kok9d5c8242008-01-24 02:22:38 -08007339 rctl &= ~E1000_RCTL_CFIEN;
7340 wr32(E1000_RCTL, rctl);
Auke Kok9d5c8242008-01-24 02:22:38 -08007341 } else {
7342 /* disable VLAN tag insert/strip */
7343 ctrl = rd32(E1000_CTRL);
7344 ctrl &= ~E1000_CTRL_VME;
7345 wr32(E1000_CTRL, ctrl);
Auke Kok9d5c8242008-01-24 02:22:38 -08007346 }
Corinna Vinschen030f9f52016-01-28 13:53:23 +01007347
7348 igb_set_vf_vlan_strip(adapter, adapter->vfs_allocated_count, enable);
Auke Kok9d5c8242008-01-24 02:22:38 -08007349}
7350
Patrick McHardy80d5c362013-04-19 02:04:28 +00007351static int igb_vlan_rx_add_vid(struct net_device *netdev,
7352 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08007353{
7354 struct igb_adapter *adapter = netdev_priv(netdev);
7355 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007356 int pf_id = adapter->vfs_allocated_count;
Auke Kok9d5c8242008-01-24 02:22:38 -08007357
Alexander Duyck51466232009-10-27 23:47:35 +00007358 /* add the filter since PF can receive vlans w/o entry in vlvf */
Alexander Duyck16903ca2016-01-06 23:11:18 -08007359 if (!vid || !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
7360 igb_vfta_set(hw, vid, pf_id, true, !!vid);
7361
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007362 set_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05007363
7364 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08007365}
7366
Patrick McHardy80d5c362013-04-19 02:04:28 +00007367static int igb_vlan_rx_kill_vid(struct net_device *netdev,
7368 __be16 proto, u16 vid)
Auke Kok9d5c8242008-01-24 02:22:38 -08007369{
7370 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007371 int pf_id = adapter->vfs_allocated_count;
Alexander Duyck8b77c6b2016-01-06 23:11:04 -08007372 struct e1000_hw *hw = &adapter->hw;
Auke Kok9d5c8242008-01-24 02:22:38 -08007373
Alexander Duyck8b77c6b2016-01-06 23:11:04 -08007374 /* remove VID from filter table */
Alexander Duyck16903ca2016-01-06 23:11:18 -08007375 if (vid && !(adapter->flags & IGB_FLAG_VLAN_PROMISC))
7376 igb_vfta_set(hw, vid, pf_id, false, true);
Jiri Pirkob2cb09b2011-07-21 03:27:27 +00007377
7378 clear_bit(vid, adapter->active_vlans);
Jiri Pirko8e586132011-12-08 19:52:37 -05007379
7380 return 0;
Auke Kok9d5c8242008-01-24 02:22:38 -08007381}
7382
7383static void igb_restore_vlan(struct igb_adapter *adapter)
7384{
Alexander Duyck5982a552016-01-06 23:10:54 -08007385 u16 vid = 1;
Auke Kok9d5c8242008-01-24 02:22:38 -08007386
Alexander Duyck5faf0302011-08-26 07:46:08 +00007387 igb_vlan_mode(adapter->netdev, adapter->netdev->features);
Alexander Duyck5982a552016-01-06 23:10:54 -08007388 igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), 0);
Alexander Duyck5faf0302011-08-26 07:46:08 +00007389
Alexander Duyck5982a552016-01-06 23:10:54 -08007390 for_each_set_bit_from(vid, adapter->active_vlans, VLAN_N_VID)
Patrick McHardy80d5c362013-04-19 02:04:28 +00007391 igb_vlan_rx_add_vid(adapter->netdev, htons(ETH_P_8021Q), vid);
Auke Kok9d5c8242008-01-24 02:22:38 -08007392}
7393
David Decotigny14ad2512011-04-27 18:32:43 +00007394int igb_set_spd_dplx(struct igb_adapter *adapter, u32 spd, u8 dplx)
Auke Kok9d5c8242008-01-24 02:22:38 -08007395{
Alexander Duyck090b1792009-10-27 23:51:55 +00007396 struct pci_dev *pdev = adapter->pdev;
Auke Kok9d5c8242008-01-24 02:22:38 -08007397 struct e1000_mac_info *mac = &adapter->hw.mac;
7398
7399 mac->autoneg = 0;
7400
David Decotigny14ad2512011-04-27 18:32:43 +00007401 /* Make sure dplx is at most 1 bit and lsb of speed is not set
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007402 * for the switch() below to work
7403 */
David Decotigny14ad2512011-04-27 18:32:43 +00007404 if ((spd & 1) || (dplx & ~1))
7405 goto err_inval;
7406
Akeem G. Abodunrinf502ef72013-04-05 16:49:06 +00007407 /* Fiber NIC's only allow 1000 gbps Full duplex
7408 * and 100Mbps Full duplex for 100baseFx sfp
7409 */
7410 if (adapter->hw.phy.media_type == e1000_media_type_internal_serdes) {
7411 switch (spd + dplx) {
7412 case SPEED_10 + DUPLEX_HALF:
7413 case SPEED_10 + DUPLEX_FULL:
7414 case SPEED_100 + DUPLEX_HALF:
7415 goto err_inval;
7416 default:
7417 break;
7418 }
7419 }
Carolyn Wybornycd2638a2010-10-12 22:27:02 +00007420
David Decotigny14ad2512011-04-27 18:32:43 +00007421 switch (spd + dplx) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007422 case SPEED_10 + DUPLEX_HALF:
7423 mac->forced_speed_duplex = ADVERTISE_10_HALF;
7424 break;
7425 case SPEED_10 + DUPLEX_FULL:
7426 mac->forced_speed_duplex = ADVERTISE_10_FULL;
7427 break;
7428 case SPEED_100 + DUPLEX_HALF:
7429 mac->forced_speed_duplex = ADVERTISE_100_HALF;
7430 break;
7431 case SPEED_100 + DUPLEX_FULL:
7432 mac->forced_speed_duplex = ADVERTISE_100_FULL;
7433 break;
7434 case SPEED_1000 + DUPLEX_FULL:
7435 mac->autoneg = 1;
7436 adapter->hw.phy.autoneg_advertised = ADVERTISE_1000_FULL;
7437 break;
7438 case SPEED_1000 + DUPLEX_HALF: /* not supported */
7439 default:
David Decotigny14ad2512011-04-27 18:32:43 +00007440 goto err_inval;
Auke Kok9d5c8242008-01-24 02:22:38 -08007441 }
Jesse Brandeburg8376dad2012-07-26 02:31:19 +00007442
7443 /* clear MDI, MDI(-X) override is only allowed when autoneg enabled */
7444 adapter->hw.phy.mdix = AUTO_ALL_MODES;
7445
Auke Kok9d5c8242008-01-24 02:22:38 -08007446 return 0;
David Decotigny14ad2512011-04-27 18:32:43 +00007447
7448err_inval:
7449 dev_err(&pdev->dev, "Unsupported Speed/Duplex configuration\n");
7450 return -EINVAL;
Auke Kok9d5c8242008-01-24 02:22:38 -08007451}
7452
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007453static int __igb_shutdown(struct pci_dev *pdev, bool *enable_wake,
7454 bool runtime)
Auke Kok9d5c8242008-01-24 02:22:38 -08007455{
7456 struct net_device *netdev = pci_get_drvdata(pdev);
7457 struct igb_adapter *adapter = netdev_priv(netdev);
7458 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck2d064c02008-07-08 15:10:12 -07007459 u32 ctrl, rctl, status;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007460 u32 wufc = runtime ? E1000_WUFC_LNKC : adapter->wol;
Auke Kok9d5c8242008-01-24 02:22:38 -08007461#ifdef CONFIG_PM
7462 int retval = 0;
7463#endif
7464
7465 netif_device_detach(netdev);
7466
Alexander Duycka88f10e2008-07-08 15:13:38 -07007467 if (netif_running(netdev))
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007468 __igb_close(netdev, true);
Alexander Duycka88f10e2008-07-08 15:13:38 -07007469
Alexander Duyck047e0032009-10-27 15:49:27 +00007470 igb_clear_interrupt_scheme(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007471
7472#ifdef CONFIG_PM
7473 retval = pci_save_state(pdev);
7474 if (retval)
7475 return retval;
7476#endif
7477
7478 status = rd32(E1000_STATUS);
7479 if (status & E1000_STATUS_LU)
7480 wufc &= ~E1000_WUFC_LNKC;
7481
7482 if (wufc) {
7483 igb_setup_rctl(adapter);
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007484 igb_set_rx_mode(netdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007485
7486 /* turn on all-multi mode if wake on multicast is enabled */
7487 if (wufc & E1000_WUFC_MC) {
7488 rctl = rd32(E1000_RCTL);
7489 rctl |= E1000_RCTL_MPE;
7490 wr32(E1000_RCTL, rctl);
7491 }
7492
7493 ctrl = rd32(E1000_CTRL);
7494 /* advertise wake from D3Cold */
7495 #define E1000_CTRL_ADVD3WUC 0x00100000
7496 /* phy power management enable */
7497 #define E1000_CTRL_EN_PHY_PWR_MGMT 0x00200000
7498 ctrl |= E1000_CTRL_ADVD3WUC;
7499 wr32(E1000_CTRL, ctrl);
7500
Auke Kok9d5c8242008-01-24 02:22:38 -08007501 /* Allow time for pending master requests to run */
Alexander Duyck330a6d62009-10-27 23:51:35 +00007502 igb_disable_pcie_master(hw);
Auke Kok9d5c8242008-01-24 02:22:38 -08007503
7504 wr32(E1000_WUC, E1000_WUC_PME_EN);
7505 wr32(E1000_WUFC, wufc);
Auke Kok9d5c8242008-01-24 02:22:38 -08007506 } else {
7507 wr32(E1000_WUC, 0);
7508 wr32(E1000_WUFC, 0);
Auke Kok9d5c8242008-01-24 02:22:38 -08007509 }
7510
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007511 *enable_wake = wufc || adapter->en_mng_pt;
7512 if (!*enable_wake)
Nick Nunley88a268c2010-02-17 01:01:59 +00007513 igb_power_down_link(adapter);
7514 else
7515 igb_power_up_link(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007516
7517 /* Release control of h/w to f/w. If f/w is AMT enabled, this
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007518 * would have already happened in close and is redundant.
7519 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007520 igb_release_hw_control(adapter);
7521
7522 pci_disable_device(pdev);
7523
Auke Kok9d5c8242008-01-24 02:22:38 -08007524 return 0;
7525}
7526
7527#ifdef CONFIG_PM
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007528#ifdef CONFIG_PM_SLEEP
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007529static int igb_suspend(struct device *dev)
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007530{
7531 int retval;
7532 bool wake;
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007533 struct pci_dev *pdev = to_pci_dev(dev);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007534
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007535 retval = __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007536 if (retval)
7537 return retval;
7538
7539 if (wake) {
7540 pci_prepare_to_sleep(pdev);
7541 } else {
7542 pci_wake_from_d3(pdev, false);
7543 pci_set_power_state(pdev, PCI_D3hot);
7544 }
7545
7546 return 0;
7547}
Emil Tantilovd9dd9662012-01-28 08:10:35 +00007548#endif /* CONFIG_PM_SLEEP */
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007549
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007550static int igb_resume(struct device *dev)
Auke Kok9d5c8242008-01-24 02:22:38 -08007551{
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007552 struct pci_dev *pdev = to_pci_dev(dev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007553 struct net_device *netdev = pci_get_drvdata(pdev);
7554 struct igb_adapter *adapter = netdev_priv(netdev);
7555 struct e1000_hw *hw = &adapter->hw;
7556 u32 err;
7557
7558 pci_set_power_state(pdev, PCI_D0);
7559 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007560 pci_save_state(pdev);
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007561
Carolyn Wyborny17a402a2014-11-21 23:52:54 -08007562 if (!pci_device_is_present(pdev))
7563 return -ENODEV;
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007564 err = pci_enable_device_mem(pdev);
Auke Kok9d5c8242008-01-24 02:22:38 -08007565 if (err) {
7566 dev_err(&pdev->dev,
7567 "igb: Cannot enable PCI device from suspend\n");
7568 return err;
7569 }
7570 pci_set_master(pdev);
7571
7572 pci_enable_wake(pdev, PCI_D3hot, 0);
7573 pci_enable_wake(pdev, PCI_D3cold, 0);
7574
Stefan Assmann53c7d062012-12-04 06:00:12 +00007575 if (igb_init_interrupt_scheme(adapter, true)) {
Alexander Duycka88f10e2008-07-08 15:13:38 -07007576 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
Jia-Ju Bai3eb14ea2015-08-03 11:36:26 +08007577 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07007578 return -ENOMEM;
Auke Kok9d5c8242008-01-24 02:22:38 -08007579 }
7580
Auke Kok9d5c8242008-01-24 02:22:38 -08007581 igb_reset(adapter);
Alexander Duycka8564f02009-02-06 23:21:10 +00007582
7583 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007584 * driver.
7585 */
Alexander Duycka8564f02009-02-06 23:21:10 +00007586 igb_get_hw_control(adapter);
7587
Auke Kok9d5c8242008-01-24 02:22:38 -08007588 wr32(E1000_WUS, ~0);
7589
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007590 if (netdev->flags & IFF_UP) {
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007591 rtnl_lock();
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007592 err = __igb_open(netdev, true);
Alexander Duyck0c2cc022012-09-25 00:31:22 +00007593 rtnl_unlock();
Alexander Duycka88f10e2008-07-08 15:13:38 -07007594 if (err)
7595 return err;
7596 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007597
7598 netif_device_attach(netdev);
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007599 return 0;
7600}
7601
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007602static int igb_runtime_idle(struct device *dev)
7603{
7604 struct pci_dev *pdev = to_pci_dev(dev);
7605 struct net_device *netdev = pci_get_drvdata(pdev);
7606 struct igb_adapter *adapter = netdev_priv(netdev);
7607
7608 if (!igb_has_link(adapter))
7609 pm_schedule_suspend(dev, MSEC_PER_SEC * 5);
7610
7611 return -EBUSY;
7612}
7613
7614static int igb_runtime_suspend(struct device *dev)
7615{
7616 struct pci_dev *pdev = to_pci_dev(dev);
7617 int retval;
7618 bool wake;
7619
7620 retval = __igb_shutdown(pdev, &wake, 1);
7621 if (retval)
7622 return retval;
7623
7624 if (wake) {
7625 pci_prepare_to_sleep(pdev);
7626 } else {
7627 pci_wake_from_d3(pdev, false);
7628 pci_set_power_state(pdev, PCI_D3hot);
7629 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007630
Auke Kok9d5c8242008-01-24 02:22:38 -08007631 return 0;
7632}
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007633
7634static int igb_runtime_resume(struct device *dev)
7635{
7636 return igb_resume(dev);
7637}
Rafael J. Wysockid61c81c2014-12-05 03:06:53 +01007638#endif /* CONFIG_PM */
Auke Kok9d5c8242008-01-24 02:22:38 -08007639
7640static void igb_shutdown(struct pci_dev *pdev)
7641{
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007642 bool wake;
7643
Yan, Zheng749ab2c2012-01-04 20:23:37 +00007644 __igb_shutdown(pdev, &wake, 0);
Rafael J. Wysocki3fe7c4c2009-03-31 21:23:50 +00007645
7646 if (system_state == SYSTEM_POWER_OFF) {
7647 pci_wake_from_d3(pdev, wake);
7648 pci_set_power_state(pdev, PCI_D3hot);
7649 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007650}
7651
Greg Rosefa44f2f2013-01-17 01:03:06 -08007652#ifdef CONFIG_PCI_IOV
7653static int igb_sriov_reinit(struct pci_dev *dev)
7654{
7655 struct net_device *netdev = pci_get_drvdata(dev);
7656 struct igb_adapter *adapter = netdev_priv(netdev);
7657 struct pci_dev *pdev = adapter->pdev;
7658
7659 rtnl_lock();
7660
7661 if (netif_running(netdev))
7662 igb_close(netdev);
Stefan Assmann76252722014-07-10 03:29:39 -07007663 else
7664 igb_reset(adapter);
Greg Rosefa44f2f2013-01-17 01:03:06 -08007665
7666 igb_clear_interrupt_scheme(adapter);
7667
7668 igb_init_queue_configuration(adapter);
7669
7670 if (igb_init_interrupt_scheme(adapter, true)) {
Vasily Averinf468adc2015-07-07 18:53:45 +03007671 rtnl_unlock();
Greg Rosefa44f2f2013-01-17 01:03:06 -08007672 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
7673 return -ENOMEM;
7674 }
7675
7676 if (netif_running(netdev))
7677 igb_open(netdev);
7678
7679 rtnl_unlock();
7680
7681 return 0;
7682}
7683
7684static int igb_pci_disable_sriov(struct pci_dev *dev)
7685{
7686 int err = igb_disable_sriov(dev);
7687
7688 if (!err)
7689 err = igb_sriov_reinit(dev);
7690
7691 return err;
7692}
7693
7694static int igb_pci_enable_sriov(struct pci_dev *dev, int num_vfs)
7695{
7696 int err = igb_enable_sriov(dev, num_vfs);
7697
7698 if (err)
7699 goto out;
7700
7701 err = igb_sriov_reinit(dev);
7702 if (!err)
7703 return num_vfs;
7704
7705out:
7706 return err;
7707}
7708
7709#endif
7710static int igb_pci_sriov_configure(struct pci_dev *dev, int num_vfs)
7711{
7712#ifdef CONFIG_PCI_IOV
7713 if (num_vfs == 0)
7714 return igb_pci_disable_sriov(dev);
7715 else
7716 return igb_pci_enable_sriov(dev, num_vfs);
7717#endif
7718 return 0;
7719}
7720
Auke Kok9d5c8242008-01-24 02:22:38 -08007721#ifdef CONFIG_NET_POLL_CONTROLLER
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007722/* Polling 'interrupt' - used by things like netconsole to send skbs
Auke Kok9d5c8242008-01-24 02:22:38 -08007723 * without having to re-enable interrupts. It's not called while
7724 * the interrupt routine is executing.
7725 */
7726static void igb_netpoll(struct net_device *netdev)
7727{
7728 struct igb_adapter *adapter = netdev_priv(netdev);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007729 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007730 struct igb_q_vector *q_vector;
Auke Kok9d5c8242008-01-24 02:22:38 -08007731 int i;
Auke Kok9d5c8242008-01-24 02:22:38 -08007732
Alexander Duyck047e0032009-10-27 15:49:27 +00007733 for (i = 0; i < adapter->num_q_vectors; i++) {
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007734 q_vector = adapter->q_vector[i];
Carolyn Wybornycd14ef52013-12-10 07:58:34 +00007735 if (adapter->flags & IGB_FLAG_HAS_MSIX)
Alexander Duyck0d1ae7f2011-08-26 07:46:34 +00007736 wr32(E1000_EIMC, q_vector->eims_value);
7737 else
7738 igb_irq_disable(adapter);
Alexander Duyck047e0032009-10-27 15:49:27 +00007739 napi_schedule(&q_vector->napi);
Alexander Duyckeebbbdb2009-02-06 23:19:29 +00007740 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007741}
7742#endif /* CONFIG_NET_POLL_CONTROLLER */
7743
7744/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007745 * igb_io_error_detected - called when PCI error is detected
7746 * @pdev: Pointer to PCI device
7747 * @state: The current pci connection state
Auke Kok9d5c8242008-01-24 02:22:38 -08007748 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007749 * This function is called after a PCI bus error affecting
7750 * this device has been detected.
7751 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007752static pci_ers_result_t igb_io_error_detected(struct pci_dev *pdev,
7753 pci_channel_state_t state)
7754{
7755 struct net_device *netdev = pci_get_drvdata(pdev);
7756 struct igb_adapter *adapter = netdev_priv(netdev);
7757
7758 netif_device_detach(netdev);
7759
Alexander Duyck59ed6ee2009-06-30 12:46:34 +00007760 if (state == pci_channel_io_perm_failure)
7761 return PCI_ERS_RESULT_DISCONNECT;
7762
Auke Kok9d5c8242008-01-24 02:22:38 -08007763 if (netif_running(netdev))
7764 igb_down(adapter);
7765 pci_disable_device(pdev);
7766
7767 /* Request a slot slot reset. */
7768 return PCI_ERS_RESULT_NEED_RESET;
7769}
7770
7771/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007772 * igb_io_slot_reset - called after the pci bus has been reset.
7773 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007774 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007775 * Restart the card from scratch, as if from a cold-boot. Implementation
7776 * resembles the first-half of the igb_resume routine.
7777 **/
Auke Kok9d5c8242008-01-24 02:22:38 -08007778static pci_ers_result_t igb_io_slot_reset(struct pci_dev *pdev)
7779{
7780 struct net_device *netdev = pci_get_drvdata(pdev);
7781 struct igb_adapter *adapter = netdev_priv(netdev);
7782 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck40a914f2008-11-27 00:24:37 -08007783 pci_ers_result_t result;
Taku Izumi42bfd33a2008-06-20 12:10:30 +09007784 int err;
Auke Kok9d5c8242008-01-24 02:22:38 -08007785
Alexander Duyckaed5dec2009-02-06 23:16:04 +00007786 if (pci_enable_device_mem(pdev)) {
Auke Kok9d5c8242008-01-24 02:22:38 -08007787 dev_err(&pdev->dev,
7788 "Cannot re-enable PCI device after reset.\n");
Alexander Duyck40a914f2008-11-27 00:24:37 -08007789 result = PCI_ERS_RESULT_DISCONNECT;
7790 } else {
7791 pci_set_master(pdev);
7792 pci_restore_state(pdev);
Nick Nunleyb94f2d72010-02-17 01:02:19 +00007793 pci_save_state(pdev);
Alexander Duyck40a914f2008-11-27 00:24:37 -08007794
7795 pci_enable_wake(pdev, PCI_D3hot, 0);
7796 pci_enable_wake(pdev, PCI_D3cold, 0);
7797
7798 igb_reset(adapter);
7799 wr32(E1000_WUS, ~0);
7800 result = PCI_ERS_RESULT_RECOVERED;
Auke Kok9d5c8242008-01-24 02:22:38 -08007801 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007802
Jeff Kirsherea943d42008-12-11 20:34:19 -08007803 err = pci_cleanup_aer_uncorrect_error_status(pdev);
7804 if (err) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007805 dev_err(&pdev->dev,
7806 "pci_cleanup_aer_uncorrect_error_status failed 0x%0x\n",
7807 err);
Jeff Kirsherea943d42008-12-11 20:34:19 -08007808 /* non-fatal, continue */
7809 }
Auke Kok9d5c8242008-01-24 02:22:38 -08007810
Alexander Duyck40a914f2008-11-27 00:24:37 -08007811 return result;
Auke Kok9d5c8242008-01-24 02:22:38 -08007812}
7813
7814/**
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007815 * igb_io_resume - called when traffic can start flowing again.
7816 * @pdev: Pointer to PCI device
Auke Kok9d5c8242008-01-24 02:22:38 -08007817 *
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007818 * This callback is called when the error recovery driver tells us that
7819 * its OK to resume normal operation. Implementation resembles the
7820 * second-half of the igb_resume routine.
Auke Kok9d5c8242008-01-24 02:22:38 -08007821 */
7822static void igb_io_resume(struct pci_dev *pdev)
7823{
7824 struct net_device *netdev = pci_get_drvdata(pdev);
7825 struct igb_adapter *adapter = netdev_priv(netdev);
7826
Auke Kok9d5c8242008-01-24 02:22:38 -08007827 if (netif_running(netdev)) {
7828 if (igb_up(adapter)) {
7829 dev_err(&pdev->dev, "igb_up failed after reset\n");
7830 return;
7831 }
7832 }
7833
7834 netif_device_attach(netdev);
7835
7836 /* let the f/w know that the h/w is now under the control of the
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007837 * driver.
7838 */
Auke Kok9d5c8242008-01-24 02:22:38 -08007839 igb_get_hw_control(adapter);
Auke Kok9d5c8242008-01-24 02:22:38 -08007840}
7841
Alexander Duyck26ad9172009-10-05 06:32:49 +00007842static void igb_rar_set_qsel(struct igb_adapter *adapter, u8 *addr, u32 index,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007843 u8 qsel)
Alexander Duyck26ad9172009-10-05 06:32:49 +00007844{
Alexander Duyck26ad9172009-10-05 06:32:49 +00007845 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckc3278582016-01-06 23:10:23 -08007846 u32 rar_low, rar_high;
Alexander Duyck26ad9172009-10-05 06:32:49 +00007847
7848 /* HW expects these in little endian so we reverse the byte order
Alexander Duyckc3278582016-01-06 23:10:23 -08007849 * from network order (big endian) to CPU endian
Alexander Duyck26ad9172009-10-05 06:32:49 +00007850 */
Alexander Duyckc3278582016-01-06 23:10:23 -08007851 rar_low = le32_to_cpup((__be32 *)(addr));
7852 rar_high = le16_to_cpup((__be16 *)(addr + 4));
Alexander Duyck26ad9172009-10-05 06:32:49 +00007853
7854 /* Indicate to hardware the Address is Valid. */
7855 rar_high |= E1000_RAH_AV;
7856
7857 if (hw->mac.type == e1000_82575)
7858 rar_high |= E1000_RAH_POOL_1 * qsel;
7859 else
7860 rar_high |= E1000_RAH_POOL_1 << qsel;
7861
7862 wr32(E1000_RAL(index), rar_low);
7863 wrfl();
7864 wr32(E1000_RAH(index), rar_high);
7865 wrfl();
7866}
7867
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007868static int igb_set_vf_mac(struct igb_adapter *adapter,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007869 int vf, unsigned char *mac_addr)
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007870{
7871 struct e1000_hw *hw = &adapter->hw;
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007872 /* VF MAC addresses start at end of receive addresses and moves
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007873 * towards the first, as a result a collision should not be possible
7874 */
Alexander Duyckff41f8d2009-09-03 14:48:56 +00007875 int rar_entry = hw->mac.rar_entry_count - (vf + 1);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007876
Alexander Duyck37680112009-02-19 20:40:30 -08007877 memcpy(adapter->vf_data[vf].vf_mac_addresses, mac_addr, ETH_ALEN);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007878
Alexander Duyck26ad9172009-10-05 06:32:49 +00007879 igb_rar_set_qsel(adapter, mac_addr, rar_entry, vf);
Alexander Duyck4ae196d2009-02-19 20:40:07 -08007880
7881 return 0;
7882}
7883
Williams, Mitch A8151d292010-02-10 01:44:24 +00007884static int igb_ndo_set_vf_mac(struct net_device *netdev, int vf, u8 *mac)
7885{
7886 struct igb_adapter *adapter = netdev_priv(netdev);
7887 if (!is_valid_ether_addr(mac) || (vf >= adapter->vfs_allocated_count))
7888 return -EINVAL;
7889 adapter->vf_data[vf].flags |= IGB_VF_FLAG_PF_SET_MAC;
7890 dev_info(&adapter->pdev->dev, "setting MAC %pM on VF %d\n", mac, vf);
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007891 dev_info(&adapter->pdev->dev,
7892 "Reload the VF driver to make this change effective.");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007893 if (test_bit(__IGB_DOWN, &adapter->state)) {
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007894 dev_warn(&adapter->pdev->dev,
7895 "The VF MAC address has been set, but the PF device is not up.\n");
7896 dev_warn(&adapter->pdev->dev,
7897 "Bring the PF device up before attempting to use the VF device.\n");
Williams, Mitch A8151d292010-02-10 01:44:24 +00007898 }
7899 return igb_set_vf_mac(adapter, vf, mac);
7900}
7901
Lior Levy17dc5662011-02-08 02:28:46 +00007902static int igb_link_mbps(int internal_link_speed)
7903{
7904 switch (internal_link_speed) {
7905 case SPEED_100:
7906 return 100;
7907 case SPEED_1000:
7908 return 1000;
7909 default:
7910 return 0;
7911 }
7912}
7913
7914static void igb_set_vf_rate_limit(struct e1000_hw *hw, int vf, int tx_rate,
7915 int link_speed)
7916{
7917 int rf_dec, rf_int;
7918 u32 bcnrc_val;
7919
7920 if (tx_rate != 0) {
7921 /* Calculate the rate factor values to set */
7922 rf_int = link_speed / tx_rate;
7923 rf_dec = (link_speed - (rf_int * tx_rate));
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007924 rf_dec = (rf_dec * (1 << E1000_RTTBCNRC_RF_INT_SHIFT)) /
7925 tx_rate;
Lior Levy17dc5662011-02-08 02:28:46 +00007926
7927 bcnrc_val = E1000_RTTBCNRC_RS_ENA;
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007928 bcnrc_val |= ((rf_int << E1000_RTTBCNRC_RF_INT_SHIFT) &
7929 E1000_RTTBCNRC_RF_INT_MASK);
Lior Levy17dc5662011-02-08 02:28:46 +00007930 bcnrc_val |= (rf_dec & E1000_RTTBCNRC_RF_DEC_MASK);
7931 } else {
7932 bcnrc_val = 0;
7933 }
7934
7935 wr32(E1000_RTTDQSEL, vf); /* vf X uses queue X */
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007936 /* Set global transmit compensation time to the MMW_SIZE in RTTBCNRM
Lior Levyf00b0da2011-06-04 06:05:03 +00007937 * register. MMW_SIZE=0x014 if 9728-byte jumbo is supported.
7938 */
7939 wr32(E1000_RTTBCNRM, 0x14);
Lior Levy17dc5662011-02-08 02:28:46 +00007940 wr32(E1000_RTTBCNRC, bcnrc_val);
7941}
7942
7943static void igb_check_vf_rate_limit(struct igb_adapter *adapter)
7944{
7945 int actual_link_speed, i;
7946 bool reset_rate = false;
7947
7948 /* VF TX rate limit was not set or not supported */
7949 if ((adapter->vf_rate_link_speed == 0) ||
7950 (adapter->hw.mac.type != e1000_82576))
7951 return;
7952
7953 actual_link_speed = igb_link_mbps(adapter->link_speed);
7954 if (actual_link_speed != adapter->vf_rate_link_speed) {
7955 reset_rate = true;
7956 adapter->vf_rate_link_speed = 0;
7957 dev_info(&adapter->pdev->dev,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007958 "Link speed has been changed. VF Transmit rate is disabled\n");
Lior Levy17dc5662011-02-08 02:28:46 +00007959 }
7960
7961 for (i = 0; i < adapter->vfs_allocated_count; i++) {
7962 if (reset_rate)
7963 adapter->vf_data[i].tx_rate = 0;
7964
7965 igb_set_vf_rate_limit(&adapter->hw, i,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00007966 adapter->vf_data[i].tx_rate,
7967 actual_link_speed);
Lior Levy17dc5662011-02-08 02:28:46 +00007968 }
7969}
7970
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007971static int igb_ndo_set_vf_bw(struct net_device *netdev, int vf,
7972 int min_tx_rate, int max_tx_rate)
Williams, Mitch A8151d292010-02-10 01:44:24 +00007973{
Lior Levy17dc5662011-02-08 02:28:46 +00007974 struct igb_adapter *adapter = netdev_priv(netdev);
7975 struct e1000_hw *hw = &adapter->hw;
7976 int actual_link_speed;
7977
7978 if (hw->mac.type != e1000_82576)
7979 return -EOPNOTSUPP;
7980
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007981 if (min_tx_rate)
7982 return -EINVAL;
7983
Lior Levy17dc5662011-02-08 02:28:46 +00007984 actual_link_speed = igb_link_mbps(adapter->link_speed);
7985 if ((vf >= adapter->vfs_allocated_count) ||
7986 (!(rd32(E1000_STATUS) & E1000_STATUS_LU)) ||
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007987 (max_tx_rate < 0) ||
7988 (max_tx_rate > actual_link_speed))
Lior Levy17dc5662011-02-08 02:28:46 +00007989 return -EINVAL;
7990
7991 adapter->vf_rate_link_speed = actual_link_speed;
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04007992 adapter->vf_data[vf].tx_rate = (u16)max_tx_rate;
7993 igb_set_vf_rate_limit(hw, vf, max_tx_rate, actual_link_speed);
Lior Levy17dc5662011-02-08 02:28:46 +00007994
7995 return 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00007996}
7997
Lior Levy70ea4782013-03-03 20:27:48 +00007998static int igb_ndo_set_vf_spoofchk(struct net_device *netdev, int vf,
7999 bool setting)
8000{
8001 struct igb_adapter *adapter = netdev_priv(netdev);
8002 struct e1000_hw *hw = &adapter->hw;
8003 u32 reg_val, reg_offset;
8004
8005 if (!adapter->vfs_allocated_count)
8006 return -EOPNOTSUPP;
8007
8008 if (vf >= adapter->vfs_allocated_count)
8009 return -EINVAL;
8010
8011 reg_offset = (hw->mac.type == e1000_82576) ? E1000_DTXSWC : E1000_TXSWC;
8012 reg_val = rd32(reg_offset);
8013 if (setting)
8014 reg_val |= ((1 << vf) |
8015 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
8016 else
8017 reg_val &= ~((1 << vf) |
8018 (1 << (vf + E1000_DTXSWC_VLAN_SPOOF_SHIFT)));
8019 wr32(reg_offset, reg_val);
8020
8021 adapter->vf_data[vf].spoofchk_enabled = setting;
Todd Fujinaka23d87822014-06-04 07:12:15 +00008022 return 0;
Lior Levy70ea4782013-03-03 20:27:48 +00008023}
8024
Williams, Mitch A8151d292010-02-10 01:44:24 +00008025static int igb_ndo_get_vf_config(struct net_device *netdev,
8026 int vf, struct ifla_vf_info *ivi)
8027{
8028 struct igb_adapter *adapter = netdev_priv(netdev);
8029 if (vf >= adapter->vfs_allocated_count)
8030 return -EINVAL;
8031 ivi->vf = vf;
8032 memcpy(&ivi->mac, adapter->vf_data[vf].vf_mac_addresses, ETH_ALEN);
Sucheta Chakrabortyed616682014-05-22 09:59:05 -04008033 ivi->max_tx_rate = adapter->vf_data[vf].tx_rate;
8034 ivi->min_tx_rate = 0;
Williams, Mitch A8151d292010-02-10 01:44:24 +00008035 ivi->vlan = adapter->vf_data[vf].pf_vlan;
8036 ivi->qos = adapter->vf_data[vf].pf_qos;
Lior Levy70ea4782013-03-03 20:27:48 +00008037 ivi->spoofchk = adapter->vf_data[vf].spoofchk_enabled;
Williams, Mitch A8151d292010-02-10 01:44:24 +00008038 return 0;
8039}
8040
Alexander Duyck4ae196d2009-02-19 20:40:07 -08008041static void igb_vmm_control(struct igb_adapter *adapter)
8042{
8043 struct e1000_hw *hw = &adapter->hw;
Alexander Duyck10d8e902009-10-27 15:54:04 +00008044 u32 reg;
Alexander Duyck4ae196d2009-02-19 20:40:07 -08008045
Alexander Duyck52a1dd42010-03-22 14:07:46 +00008046 switch (hw->mac.type) {
8047 case e1000_82575:
Carolyn Wybornyf96a8a02012-04-06 23:25:19 +00008048 case e1000_i210:
8049 case e1000_i211:
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00008050 case e1000_i354:
Alexander Duyck52a1dd42010-03-22 14:07:46 +00008051 default:
8052 /* replication is not supported for 82575 */
Alexander Duyck4ae196d2009-02-19 20:40:07 -08008053 return;
Alexander Duyck52a1dd42010-03-22 14:07:46 +00008054 case e1000_82576:
8055 /* notify HW that the MAC is adding vlan tags */
8056 reg = rd32(E1000_DTXCTL);
8057 reg |= E1000_DTXCTL_VLAN_ADDED;
8058 wr32(E1000_DTXCTL, reg);
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00008059 /* Fall through */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00008060 case e1000_82580:
8061 /* enable replication vlan tag stripping */
8062 reg = rd32(E1000_RPLOLR);
8063 reg |= E1000_RPLOLR_STRVLAN;
8064 wr32(E1000_RPLOLR, reg);
Carolyn Wybornyb26141d2014-04-17 04:10:13 +00008065 /* Fall through */
Alexander Duyckd2ba2ed2010-03-22 14:08:06 +00008066 case e1000_i350:
8067 /* none of the above registers are supported by i350 */
Alexander Duyck52a1dd42010-03-22 14:07:46 +00008068 break;
8069 }
Alexander Duyck10d8e902009-10-27 15:54:04 +00008070
Alexander Duyckd4960302009-10-27 15:53:45 +00008071 if (adapter->vfs_allocated_count) {
8072 igb_vmdq_set_loopback_pf(hw, true);
8073 igb_vmdq_set_replication_pf(hw, true);
Greg Rose13800462010-11-06 02:08:26 +00008074 igb_vmdq_set_anti_spoofing_pf(hw, true,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008075 adapter->vfs_allocated_count);
Alexander Duyckd4960302009-10-27 15:53:45 +00008076 } else {
8077 igb_vmdq_set_loopback_pf(hw, false);
8078 igb_vmdq_set_replication_pf(hw, false);
8079 }
Alexander Duyck4ae196d2009-02-19 20:40:07 -08008080}
8081
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008082static void igb_init_dmac(struct igb_adapter *adapter, u32 pba)
8083{
8084 struct e1000_hw *hw = &adapter->hw;
8085 u32 dmac_thr;
8086 u16 hwm;
8087
8088 if (hw->mac.type > e1000_82580) {
8089 if (adapter->flags & IGB_FLAG_DMAC) {
8090 u32 reg;
8091
8092 /* force threshold to 0. */
8093 wr32(E1000_DMCTXTH, 0);
8094
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008095 /* DMA Coalescing high water mark needs to be greater
Matthew Vicke8c626e2011-11-17 08:33:12 +00008096 * than the Rx threshold. Set hwm to PBA - max frame
8097 * size in 16B units, capping it at PBA - 6KB.
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008098 */
Alexander Duyck45693bc2016-01-06 23:10:39 -08008099 hwm = 64 * (pba - 6);
Matthew Vicke8c626e2011-11-17 08:33:12 +00008100 reg = rd32(E1000_FCRTC);
8101 reg &= ~E1000_FCRTC_RTH_COAL_MASK;
8102 reg |= ((hwm << E1000_FCRTC_RTH_COAL_SHIFT)
8103 & E1000_FCRTC_RTH_COAL_MASK);
8104 wr32(E1000_FCRTC, reg);
8105
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008106 /* Set the DMA Coalescing Rx threshold to PBA - 2 * max
Matthew Vicke8c626e2011-11-17 08:33:12 +00008107 * frame size, capping it at PBA - 10KB.
8108 */
Alexander Duyck45693bc2016-01-06 23:10:39 -08008109 dmac_thr = pba - 10;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008110 reg = rd32(E1000_DMACR);
8111 reg &= ~E1000_DMACR_DMACTHR_MASK;
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008112 reg |= ((dmac_thr << E1000_DMACR_DMACTHR_SHIFT)
8113 & E1000_DMACR_DMACTHR_MASK);
8114
8115 /* transition to L0x or L1 if available..*/
8116 reg |= (E1000_DMACR_DMAC_EN | E1000_DMACR_DMAC_LX_MASK);
8117
8118 /* watchdog timer= +-1000 usec in 32usec intervals */
8119 reg |= (1000 >> 5);
Matthew Vick0c02dd92012-04-14 05:20:32 +00008120
8121 /* Disable BMC-to-OS Watchdog Enable */
Carolyn Wybornyceb5f132013-04-18 22:21:30 +00008122 if (hw->mac.type != e1000_i354)
8123 reg &= ~E1000_DMACR_DC_BMC2OSW_EN;
8124
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008125 wr32(E1000_DMACR, reg);
8126
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008127 /* no lower threshold to disable
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008128 * coalescing(smart fifb)-UTRESH=0
8129 */
8130 wr32(E1000_DMCRTRH, 0);
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008131
8132 reg = (IGB_DMCTLX_DCFLUSH_DIS | 0x4);
8133
8134 wr32(E1000_DMCTLX, reg);
8135
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008136 /* free space in tx packet buffer to wake from
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008137 * DMA coal
8138 */
8139 wr32(E1000_DMCTXTH, (IGB_MIN_TXPBSIZE -
8140 (IGB_TX_BUF_4096 + adapter->max_frame_size)) >> 6);
8141
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008142 /* make low power state decision controlled
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008143 * by DMA coal
8144 */
8145 reg = rd32(E1000_PCIEMISC);
8146 reg &= ~E1000_PCIEMISC_LX_DECISION;
8147 wr32(E1000_PCIEMISC, reg);
8148 } /* endif adapter->dmac is not disabled */
8149 } else if (hw->mac.type == e1000_82580) {
8150 u32 reg = rd32(E1000_PCIEMISC);
Carolyn Wyborny9005df32014-04-11 01:45:34 +00008151
Carolyn Wybornyb6e0c412011-10-13 17:29:59 +00008152 wr32(E1000_PCIEMISC, reg & ~E1000_PCIEMISC_LX_DECISION);
8153 wr32(E1000_DMACR, 0);
8154 }
8155}
8156
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008157/**
8158 * igb_read_i2c_byte - Reads 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008159 * @hw: pointer to hardware structure
8160 * @byte_offset: byte offset to read
8161 * @dev_addr: device address
8162 * @data: value read
8163 *
8164 * Performs byte read operation over I2C interface at
8165 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008166 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008167s32 igb_read_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008168 u8 dev_addr, u8 *data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008169{
8170 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00008171 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008172 s32 status;
8173 u16 swfw_mask = 0;
8174
8175 if (!this_client)
8176 return E1000_ERR_I2C;
8177
8178 swfw_mask = E1000_SWFW_PHY0_SM;
8179
Todd Fujinaka23d87822014-06-04 07:12:15 +00008180 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008181 return E1000_ERR_SWFW_SYNC;
8182
8183 status = i2c_smbus_read_byte_data(this_client, byte_offset);
8184 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
8185
8186 if (status < 0)
8187 return E1000_ERR_I2C;
8188 else {
8189 *data = status;
Todd Fujinaka23d87822014-06-04 07:12:15 +00008190 return 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008191 }
8192}
8193
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008194/**
8195 * igb_write_i2c_byte - Writes 8 bit word over I2C
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008196 * @hw: pointer to hardware structure
8197 * @byte_offset: byte offset to write
8198 * @dev_addr: device address
8199 * @data: value to write
8200 *
8201 * Performs byte write operation over I2C interface at
8202 * a specified device address.
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008203 **/
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008204s32 igb_write_i2c_byte(struct e1000_hw *hw, u8 byte_offset,
Jeff Kirsherb980ac12013-02-23 07:29:56 +00008205 u8 dev_addr, u8 data)
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008206{
8207 struct igb_adapter *adapter = container_of(hw, struct igb_adapter, hw);
Carolyn Wyborny603e86f2013-02-20 07:40:55 +00008208 struct i2c_client *this_client = adapter->i2c_client;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008209 s32 status;
8210 u16 swfw_mask = E1000_SWFW_PHY0_SM;
8211
8212 if (!this_client)
8213 return E1000_ERR_I2C;
8214
Todd Fujinaka23d87822014-06-04 07:12:15 +00008215 if (hw->mac.ops.acquire_swfw_sync(hw, swfw_mask))
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008216 return E1000_ERR_SWFW_SYNC;
8217 status = i2c_smbus_write_byte_data(this_client, byte_offset, data);
8218 hw->mac.ops.release_swfw_sync(hw, swfw_mask);
8219
8220 if (status)
8221 return E1000_ERR_I2C;
8222 else
Todd Fujinaka23d87822014-06-04 07:12:15 +00008223 return 0;
Carolyn Wyborny441fc6f2012-12-07 03:00:30 +00008224
8225}
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07008226
8227int igb_reinit_queues(struct igb_adapter *adapter)
8228{
8229 struct net_device *netdev = adapter->netdev;
8230 struct pci_dev *pdev = adapter->pdev;
8231 int err = 0;
8232
8233 if (netif_running(netdev))
8234 igb_close(netdev);
8235
Carolyn Wyborny02ef6e12013-12-10 07:58:29 +00008236 igb_reset_interrupt_capability(adapter);
Laura Mihaela Vasilescu907b7832013-10-01 04:33:56 -07008237
8238 if (igb_init_interrupt_scheme(adapter, true)) {
8239 dev_err(&pdev->dev, "Unable to allocate memory for queues\n");
8240 return -ENOMEM;
8241 }
8242
8243 if (netif_running(netdev))
8244 err = igb_open(netdev);
8245
8246 return err;
8247}
Auke Kok9d5c8242008-01-24 02:22:38 -08008248/* igb_main.c */