blob: d82c124b23cfce50a8e6e7685c4ccd07887d9457 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
262 POSTING_READ(GTIMR);
263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Imre Deak3cc134e2014-11-19 15:30:03 +0200339void gen6_reset_rps_interrupts(struct drm_device *dev)
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200343
344 spin_lock_irq(&dev_priv->irq_lock);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 I915_WRITE(reg, dev_priv->pm_rps_events);
347 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200348 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200349 spin_unlock_irq(&dev_priv->irq_lock);
350}
351
Imre Deakb900b942014-11-05 20:48:48 +0200352void gen6_enable_rps_interrupts(struct drm_device *dev)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200357
Imre Deakb900b942014-11-05 20:48:48 +0200358 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200359 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200360 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200361 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
362 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200363 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200364
Imre Deakb900b942014-11-05 20:48:48 +0200365 spin_unlock_irq(&dev_priv->irq_lock);
366}
367
Imre Deak59d02a12014-12-19 19:33:26 +0200368u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
369{
370 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200371 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200372 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200373 *
374 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200375 */
376 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
377 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
378
379 if (INTEL_INFO(dev_priv)->gen >= 8)
380 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
381
382 return mask;
383}
384
Imre Deakb900b942014-11-05 20:48:48 +0200385void gen6_disable_rps_interrupts(struct drm_device *dev)
386{
387 struct drm_i915_private *dev_priv = dev->dev_private;
388
Imre Deakd4d70aa2014-11-19 15:30:04 +0200389 spin_lock_irq(&dev_priv->irq_lock);
390 dev_priv->rps.interrupts_enabled = false;
391 spin_unlock_irq(&dev_priv->irq_lock);
392
393 cancel_work_sync(&dev_priv->rps.work);
394
Imre Deak9939fba2014-11-20 23:01:47 +0200395 spin_lock_irq(&dev_priv->irq_lock);
396
Imre Deak59d02a12014-12-19 19:33:26 +0200397 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200398
399 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200400 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200402
403 spin_unlock_irq(&dev_priv->irq_lock);
404
405 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200406}
407
Ben Widawsky09610212014-05-15 20:58:08 +0300408/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200409 * bdw_update_port_irq - update DE port interrupt
410 * @dev_priv: driver private
411 * @interrupt_mask: mask of interrupt bits to update
412 * @enabled_irq_mask: mask of interrupt bits to enable
413 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300414static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
415 uint32_t interrupt_mask,
416 uint32_t enabled_irq_mask)
417{
418 uint32_t new_val;
419 uint32_t old_val;
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
423 WARN_ON(enabled_irq_mask & ~interrupt_mask);
424
425 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
426 return;
427
428 old_val = I915_READ(GEN8_DE_PORT_IMR);
429
430 new_val = old_val;
431 new_val &= ~interrupt_mask;
432 new_val |= (~enabled_irq_mask & interrupt_mask);
433
434 if (new_val != old_val) {
435 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
436 POSTING_READ(GEN8_DE_PORT_IMR);
437 }
438}
439
440/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200441 * bdw_update_pipe_irq - update DE pipe interrupt
442 * @dev_priv: driver private
443 * @pipe: pipe whose interrupt to update
444 * @interrupt_mask: mask of interrupt bits to update
445 * @enabled_irq_mask: mask of interrupt bits to enable
446 */
447void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448 enum pipe pipe,
449 uint32_t interrupt_mask,
450 uint32_t enabled_irq_mask)
451{
452 uint32_t new_val;
453
454 assert_spin_locked(&dev_priv->irq_lock);
455
456 WARN_ON(enabled_irq_mask & ~interrupt_mask);
457
458 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459 return;
460
461 new_val = dev_priv->de_irq_mask[pipe];
462 new_val &= ~interrupt_mask;
463 new_val |= (~enabled_irq_mask & interrupt_mask);
464
465 if (new_val != dev_priv->de_irq_mask[pipe]) {
466 dev_priv->de_irq_mask[pipe] = new_val;
467 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469 }
470}
471
472/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200473 * ibx_display_interrupt_update - update SDEIMR
474 * @dev_priv: driver private
475 * @interrupt_mask: mask of interrupt bits to update
476 * @enabled_irq_mask: mask of interrupt bits to enable
477 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200478void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479 uint32_t interrupt_mask,
480 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200481{
482 uint32_t sdeimr = I915_READ(SDEIMR);
483 sdeimr &= ~interrupt_mask;
484 sdeimr |= (~enabled_irq_mask & interrupt_mask);
485
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100486 WARN_ON(enabled_irq_mask & ~interrupt_mask);
487
Daniel Vetterfee884e2013-07-04 23:35:21 +0200488 assert_spin_locked(&dev_priv->irq_lock);
489
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700490 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300491 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300492
Daniel Vetterfee884e2013-07-04 23:35:21 +0200493 I915_WRITE(SDEIMR, sdeimr);
494 POSTING_READ(SDEIMR);
495}
Paulo Zanoni86642812013-04-12 17:57:57 -0300496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200505 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200506
Ville Syrjälä04feced2014-04-03 13:28:33 +0300507 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
508 status_mask & ~PIPESTAT_INT_STATUS_MASK,
509 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
510 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200511 return;
512
513 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak91d181d2014-02-10 18:42:49 +0200516 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
517
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200518 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200519 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200520 I915_WRITE(reg, pipestat);
521 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800522}
523
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100524static void
Imre Deak755e9012014-02-10 18:42:47 +0200525__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800527{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200529 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800530
Daniel Vetterb79480b2013-06-27 17:52:10 +0200531 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200532 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200538 return;
539
Imre Deak755e9012014-02-10 18:42:47 +0200540 if ((pipestat & enable_mask) == 0)
541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
544
Imre Deak755e9012014-02-10 18:42:47 +0200545 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200546 I915_WRITE(reg, pipestat);
547 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800548}
549
Imre Deak10c59c52014-02-10 18:42:48 +0200550static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
551{
552 u32 enable_mask = status_mask << 16;
553
554 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300555 * On pipe A we don't support the PSR interrupt yet,
556 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200557 */
558 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
559 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300560 /*
561 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562 * A the same bit is for perf counters which we don't use either.
563 */
564 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200566
567 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
568 SPRITE0_FLIP_DONE_INT_EN_VLV |
569 SPRITE1_FLIP_DONE_INT_EN_VLV);
570 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
571 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
572 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
573 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
574
575 return enable_mask;
576}
577
Imre Deak755e9012014-02-10 18:42:47 +0200578void
579i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580 u32 status_mask)
581{
582 u32 enable_mask;
583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200585 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
586 status_mask);
587 else
588 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200589 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590}
591
592void
593i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594 u32 status_mask)
595{
596 u32 enable_mask;
597
Wayne Boyer666a4532015-12-09 12:29:35 -0800598 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200599 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
600 status_mask);
601 else
602 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200603 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604}
605
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000606/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300607 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200608 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000609 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300610static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000611{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300614 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615 return;
616
Daniel Vetter13321782014-09-15 14:55:29 +0200617 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000618
Imre Deak755e9012014-02-10 18:42:47 +0200619 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300620 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200621 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200622 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623
Daniel Vetter13321782014-09-15 14:55:29 +0200624 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000625}
626
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300627/*
628 * This timing diagram depicts the video signal in and
629 * around the vertical blanking period.
630 *
631 * Assumptions about the fictitious mode used in this example:
632 * vblank_start >= 3
633 * vsync_start = vblank_start + 1
634 * vsync_end = vblank_start + 2
635 * vtotal = vblank_start + 3
636 *
637 * start of vblank:
638 * latch double buffered registers
639 * increment frame counter (ctg+)
640 * generate start of vblank interrupt (gen4+)
641 * |
642 * | frame start:
643 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
644 * | may be shifted forward 1-3 extra lines via PIPECONF
645 * | |
646 * | | start of vsync:
647 * | | generate vsync interrupt
648 * | | |
649 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
650 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
651 * ----va---> <-----------------vb--------------------> <--------va-------------
652 * | | <----vs-----> |
653 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656 * | | |
657 * last visible pixel first visible pixel
658 * | increment frame counter (gen3/4)
659 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
660 *
661 * x = horizontal active
662 * _ = horizontal blanking
663 * hs = horizontal sync
664 * va = vertical active
665 * vb = vertical blanking
666 * vs = vertical sync
667 * vbs = vblank_start (number)
668 *
669 * Summary:
670 * - most events happen at the start of horizontal sync
671 * - frame start happens at the start of horizontal blank, 1-4 lines
672 * (depending on PIPECONF settings) after the start of vblank
673 * - gen3/4 pixel and frame counter are synchronized with the start
674 * of horizontal active on the first line of vertical active
675 */
676
Thierry Reding88e72712015-09-24 18:35:31 +0200677static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300678{
679 /* Gen2 doesn't have a hardware frame counter */
680 return 0;
681}
682
Keith Packard42f52ef2008-10-18 19:39:29 -0700683/* Called from drm generic code, passed a 'crtc', which
684 * we use as a pipe index
685 */
Thierry Reding88e72712015-09-24 18:35:31 +0200686static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200689 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300690 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100691 struct intel_crtc *intel_crtc =
692 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200693 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100695 htotal = mode->crtc_htotal;
696 hsync_start = mode->crtc_hsync_start;
697 vbl_start = mode->crtc_vblank_start;
698 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
699 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300701 /* Convert to pixel count */
702 vbl_start *= htotal;
703
704 /* Start of vblank event occurs at start of hsync */
705 vbl_start -= htotal - hsync_start;
706
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800707 high_frame = PIPEFRAME(pipe);
708 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100709
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700710 /*
711 * High & low register fields aren't synchronized, so make sure
712 * we get a low value that's stable across two reads of the high
713 * register.
714 */
715 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100716 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300717 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100718 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 } while (high1 != high2);
720
Chris Wilson5eddb702010-09-11 13:48:45 +0100721 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300722 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100723 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300724
725 /*
726 * The frame counter increments at beginning of active.
727 * Cook up a vblank counter by also checking the pixel
728 * counter against vblank start.
729 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200730 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731}
732
Dave Airlie974e59b2015-10-30 09:45:33 +1000733static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800734{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800736
Ville Syrjälä649636e2015-09-22 19:50:01 +0300737 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738}
739
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300740/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300741static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742{
743 struct drm_device *dev = crtc->base.dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200745 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300746 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300747 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300748
Ville Syrjälä80715b22014-05-15 20:23:23 +0300749 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751 vtotal /= 2;
752
753 if (IS_GEN2(dev))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300754 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300755 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300756 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757
758 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700759 * On HSW, the DSL reg (0x70000) appears to return 0 if we
760 * read it just before the start of vblank. So try it again
761 * so we don't accidentally end up spanning a vblank frame
762 * increment, causing the pipe_update_end() code to squak at us.
763 *
764 * The nature of this problem means we can't simply check the ISR
765 * bit and return the vblank start value; nor can we use the scanline
766 * debug register in the transcoder as it appears to have the same
767 * problem. We may need to extend this to include other platforms,
768 * but so far testing only shows the problem on HSW.
769 */
Maarten Lankhorstb2916812015-11-03 08:31:41 +0100770 if (HAS_DDI(dev) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700771 int i, temp;
772
773 for (i = 0; i < 100; i++) {
774 udelay(1);
775 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
776 DSL_LINEMASK_GEN3;
777 if (temp != position) {
778 position = temp;
779 break;
780 }
781 }
782 }
783
784 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300785 * See update_scanline_offset() for the details on the
786 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300788 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300789}
790
Thierry Reding88e72712015-09-24 18:35:31 +0200791static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200792 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300793 ktime_t *stime, ktime_t *etime,
794 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300799 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300800 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100801 bool in_vbl = true;
802 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100803 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200805 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100806 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800807 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808 return 0;
809 }
810
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300811 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300812 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300813 vtotal = mode->crtc_vtotal;
814 vbl_start = mode->crtc_vblank_start;
815 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100816
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200817 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818 vbl_start = DIV_ROUND_UP(vbl_start, 2);
819 vbl_end /= 2;
820 vtotal /= 2;
821 }
822
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300823 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 /*
826 * Lock uncore.lock, as we will do multiple timing critical raw
827 * register reads, potentially with preemption disabled, so the
828 * following code must not block on uncore.lock.
829 */
830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300831
Mario Kleinerad3543e2013-10-30 05:13:08 +0100832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833
834 /* Get optional system timestamp before query. */
835 if (stime)
836 *stime = ktime_get();
837
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300838 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 /* No obvious pixelcount register. Only query vertical
840 * scanout position from Display scan line register.
841 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 } else {
844 /* Have access to pixelcount since start of frame.
845 * We can split this into vertical and horizontal
846 * scanout position.
847 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300848 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300850 /* convert to pixel counts */
851 vbl_start *= htotal;
852 vbl_end *= htotal;
853 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300854
855 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300856 * In interlaced modes, the pixel counter counts all pixels,
857 * so one field will have htotal more pixels. In order to avoid
858 * the reported position from jumping backwards when the pixel
859 * counter is beyond the length of the shorter field, just
860 * clamp the position the length of the shorter field. This
861 * matches how the scanline counter based position works since
862 * the scanline counter doesn't count the two half lines.
863 */
864 if (position >= vtotal)
865 position = vtotal - 1;
866
867 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868 * Start of vblank interrupt is triggered at start of hsync,
869 * just prior to the first active line of vblank. However we
870 * consider lines to start at the leading edge of horizontal
871 * active. So, should we get here before we've crossed into
872 * the horizontal active of the first line in vblank, we would
873 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
874 * always add htotal-hsync_start to the current pixel position.
875 */
876 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300877 }
878
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879 /* Get optional system timestamp after query. */
880 if (etime)
881 *etime = ktime_get();
882
883 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884
885 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 in_vbl = position >= vbl_start && position < vbl_end;
888
889 /*
890 * While in vblank, position will be negative
891 * counting up towards 0 at vbl_end. And outside
892 * vblank, position will be positive counting
893 * up since vbl_end.
894 */
895 if (position >= vbl_start)
896 position -= vbl_end;
897 else
898 position += vtotal - vbl_end;
899
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300900 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300901 *vpos = position;
902 *hpos = 0;
903 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 *vpos = position / htotal;
905 *hpos = position - (*vpos * htotal);
906 }
907
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 /* In vblank? */
909 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200910 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911
912 return ret;
913}
914
Ville Syrjäläa225f072014-04-29 13:35:45 +0300915int intel_get_crtc_scanline(struct intel_crtc *crtc)
916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 unsigned long irqflags;
919 int position;
920
921 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922 position = __intel_get_crtc_scanline(crtc);
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
925 return position;
926}
927
Thierry Reding88e72712015-09-24 18:35:31 +0200928static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 int *max_error,
930 struct timeval *vblank_time,
931 unsigned flags)
932{
Chris Wilson4041b852011-01-22 10:07:56 +0000933 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100934
Thierry Reding88e72712015-09-24 18:35:31 +0200935 if (pipe >= INTEL_INFO(dev)->num_pipes) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100937 return -EINVAL;
938 }
939
940 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000941 crtc = intel_get_crtc_for_pipe(dev, pipe);
942 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200943 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000944 return -EINVAL;
945 }
946
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200947 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200948 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000949 return -EBUSY;
950 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951
952 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000953 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
954 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200955 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956}
957
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200958static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800959{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300960 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200962 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200963
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200964 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200966 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
967
Daniel Vetter20e4d402012-08-08 23:35:39 +0200968 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200969
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000971 busy_up = I915_READ(RCPREVBSYTUPAVG);
972 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 max_avg = I915_READ(RCBMAXAVG);
974 min_avg = I915_READ(RCBMINAVG);
975
976 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000977 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200978 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
979 new_delay = dev_priv->ips.cur_delay - 1;
980 if (new_delay < dev_priv->ips.max_delay)
981 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000982 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200983 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
984 new_delay = dev_priv->ips.cur_delay + 1;
985 if (new_delay > dev_priv->ips.min_delay)
986 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 }
988
Jesse Barnes7648fa92010-05-20 14:28:11 -0700989 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200990 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200992 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200993
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994 return;
995}
996
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000997static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +0100998{
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000999 if (!intel_engine_initialized(engine))
Chris Wilson475553d2011-01-20 09:52:56 +00001000 return;
1001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001002 trace_i915_gem_request_notify(engine);
Chris Wilson12471ba2016-04-09 10:57:55 +01001003 engine->user_interrupts++;
Chris Wilson9862e602011-01-04 22:22:17 +00001004
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001005 wake_up_all(&engine->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001006}
1007
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001008static void vlv_c0_read(struct drm_i915_private *dev_priv,
1009 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001010{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001011 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1012 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1013 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001014}
1015
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001016static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1017 const struct intel_rps_ei *old,
1018 const struct intel_rps_ei *now,
1019 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001020{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001021 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001022 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001023
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001024 if (old->cz_clock == 0)
1025 return false;
Deepak S31685c22014-07-03 17:33:01 -04001026
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001027 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1028 mul <<= 8;
1029
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001030 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001031 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001032
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001033 /* Workload can be split between render + media, e.g. SwapBuffers
1034 * being blitted in X after being rendered in mesa. To account for
1035 * this we need to combine both engines into our activity counter.
1036 */
1037 c0 = now->render_c0 - old->render_c0;
1038 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001039 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001040
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001041 return c0 >= time;
1042}
Deepak S31685c22014-07-03 17:33:01 -04001043
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001044void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1045{
1046 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1047 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001048}
1049
1050static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1051{
1052 struct intel_rps_ei now;
1053 u32 events = 0;
1054
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001055 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001056 return 0;
1057
1058 vlv_c0_read(dev_priv, &now);
1059 if (now.cz_clock == 0)
1060 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001061
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001062 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1063 if (!vlv_c0_above(dev_priv,
1064 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001065 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001066 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1067 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001068 }
1069
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001070 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1071 if (vlv_c0_above(dev_priv,
1072 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001073 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001074 events |= GEN6_PM_RP_UP_THRESHOLD;
1075 dev_priv->rps.up_ei = now;
1076 }
1077
1078 return events;
Deepak S31685c22014-07-03 17:33:01 -04001079}
1080
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001081static bool any_waiters(struct drm_i915_private *dev_priv)
1082{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001083 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001084
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001085 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001086 if (engine->irq_refcount)
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001087 return true;
1088
1089 return false;
1090}
1091
Ben Widawsky4912d042011-04-25 11:25:20 -07001092static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001093{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001094 struct drm_i915_private *dev_priv =
1095 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001096 bool client_boost;
1097 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001098 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001099
Daniel Vetter59cdb632013-07-04 23:35:28 +02001100 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001101 /* Speed up work cancelation during disabling rps interrupts. */
1102 if (!dev_priv->rps.interrupts_enabled) {
1103 spin_unlock_irq(&dev_priv->irq_lock);
1104 return;
1105 }
Imre Deak1f814da2015-12-16 02:52:19 +02001106
1107 /*
1108 * The RPS work is synced during runtime suspend, we don't require a
1109 * wakeref. TODO: instead of disabling the asserts make sure that we
1110 * always hold an RPM reference while the work is running.
1111 */
1112 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1113
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001114 pm_iir = dev_priv->rps.pm_iir;
1115 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001116 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1117 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001118 client_boost = dev_priv->rps.client_boost;
1119 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001120 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001121
Paulo Zanoni60611c12013-08-15 11:50:01 -03001122 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301123 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001124
Chris Wilson8d3afd72015-05-21 21:01:47 +01001125 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Imre Deak1f814da2015-12-16 02:52:19 +02001126 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001127
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001128 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001129
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001130 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1131
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001132 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001133 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001134 min = dev_priv->rps.min_freq_softlimit;
1135 max = dev_priv->rps.max_freq_softlimit;
1136
1137 if (client_boost) {
1138 new_delay = dev_priv->rps.max_freq_softlimit;
1139 adj = 0;
1140 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001141 if (adj > 0)
1142 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001143 else /* CHV needs even encode values */
1144 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001145 /*
1146 * For better performance, jump directly
1147 * to RPe if we're below it.
1148 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001149 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001150 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001151 adj = 0;
1152 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001153 } else if (any_waiters(dev_priv)) {
1154 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001155 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001156 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1157 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001158 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001159 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001160 adj = 0;
1161 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1162 if (adj < 0)
1163 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001164 else /* CHV needs even encode values */
1165 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001166 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001167 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001168 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001169
Chris Wilsonedcf2842015-04-07 16:20:29 +01001170 dev_priv->rps.last_adj = adj;
1171
Ben Widawsky79249632012-09-07 19:43:42 -07001172 /* sysfs frequency interfaces may have snuck in while servicing the
1173 * interrupt
1174 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001175 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001176 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301177
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001178 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001179
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001180 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deak1f814da2015-12-16 02:52:19 +02001181out:
1182 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001183}
1184
Ben Widawskye3689192012-05-25 16:56:22 -07001185
1186/**
1187 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1188 * occurred.
1189 * @work: workqueue struct
1190 *
1191 * Doesn't actually do anything except notify userspace. As a consequence of
1192 * this event, userspace should try to remap the bad rows since statistically
1193 * it is likely the same row is more likely to go bad again.
1194 */
1195static void ivybridge_parity_work(struct work_struct *work)
1196{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001197 struct drm_i915_private *dev_priv =
1198 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001199 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001200 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001201 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001202 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001203
1204 /* We must turn off DOP level clock gating to access the L3 registers.
1205 * In order to prevent a get/put style interface, acquire struct mutex
1206 * any time we access those registers.
1207 */
1208 mutex_lock(&dev_priv->dev->struct_mutex);
1209
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001210 /* If we've screwed up tracking, just let the interrupt fire again */
1211 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1212 goto out;
1213
Ben Widawskye3689192012-05-25 16:56:22 -07001214 misccpctl = I915_READ(GEN7_MISCCPCTL);
1215 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1216 POSTING_READ(GEN7_MISCCPCTL);
1217
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001218 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001219 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001220
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001221 slice--;
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001222 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001223 break;
1224
1225 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1226
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001227 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001228
1229 error_status = I915_READ(reg);
1230 row = GEN7_PARITY_ERROR_ROW(error_status);
1231 bank = GEN7_PARITY_ERROR_BANK(error_status);
1232 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1233
1234 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1235 POSTING_READ(reg);
1236
1237 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1238 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1239 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1240 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1241 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1242 parity_event[5] = NULL;
1243
Dave Airlie5bdebb12013-10-11 14:07:25 +10001244 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001245 KOBJ_CHANGE, parity_event);
1246
1247 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1248 slice, row, bank, subbank);
1249
1250 kfree(parity_event[4]);
1251 kfree(parity_event[3]);
1252 kfree(parity_event[2]);
1253 kfree(parity_event[1]);
1254 }
Ben Widawskye3689192012-05-25 16:56:22 -07001255
1256 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1257
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001258out:
1259 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001260 spin_lock_irq(&dev_priv->irq_lock);
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001261 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001262 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001263
1264 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001265}
1266
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001267static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001268{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001269 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001270
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001271 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001272 return;
1273
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001274 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001275 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001276 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001277
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001278 iir &= GT_PARITY_ERROR(dev);
1279 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1280 dev_priv->l3_parity.which_slice |= 1 << 1;
1281
1282 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1283 dev_priv->l3_parity.which_slice |= 1 << 0;
1284
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001285 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001286}
1287
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001288static void ilk_gt_irq_handler(struct drm_device *dev,
1289 struct drm_i915_private *dev_priv,
1290 u32 gt_iir)
1291{
1292 if (gt_iir &
1293 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001294 notify_ring(&dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001295 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001296 notify_ring(&dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001297}
1298
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001299static void snb_gt_irq_handler(struct drm_device *dev,
1300 struct drm_i915_private *dev_priv,
1301 u32 gt_iir)
1302{
1303
Ben Widawskycc609d52013-05-28 19:22:29 -07001304 if (gt_iir &
1305 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001306 notify_ring(&dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001307 if (gt_iir & GT_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001308 notify_ring(&dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001309 if (gt_iir & GT_BLT_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001310 notify_ring(&dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001311
Ben Widawskycc609d52013-05-28 19:22:29 -07001312 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1313 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001314 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1315 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001316
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001317 if (gt_iir & GT_PARITY_ERROR(dev))
1318 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001319}
1320
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001321static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001322gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001323{
1324 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001325 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001326 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin27af5ee2016-04-04 12:11:56 +01001327 tasklet_schedule(&engine->irq_tasklet);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001328}
1329
Chris Wilson74cdb332015-04-07 16:21:05 +01001330static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001331 u32 master_ctl)
1332{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001333 irqreturn_t ret = IRQ_NONE;
1334
1335 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001336 u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
1337 if (iir) {
1338 I915_WRITE_FW(GEN8_GT_IIR(0), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001339 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001340
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001341 gen8_cs_irq_handler(&dev_priv->engine[RCS],
1342 iir, GEN8_RCS_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001343
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001344 gen8_cs_irq_handler(&dev_priv->engine[BCS],
1345 iir, GEN8_BCS_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001346 } else
1347 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1348 }
1349
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001350 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001351 u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
1352 if (iir) {
1353 I915_WRITE_FW(GEN8_GT_IIR(1), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001354 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001355
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001356 gen8_cs_irq_handler(&dev_priv->engine[VCS],
1357 iir, GEN8_VCS1_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001358
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001359 gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1360 iir, GEN8_VCS2_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001361 } else
1362 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1363 }
1364
Chris Wilson74cdb332015-04-07 16:21:05 +01001365 if (master_ctl & GEN8_GT_VECS_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001366 u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
1367 if (iir) {
1368 I915_WRITE_FW(GEN8_GT_IIR(3), iir);
Chris Wilson74cdb332015-04-07 16:21:05 +01001369 ret = IRQ_HANDLED;
1370
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001371 gen8_cs_irq_handler(&dev_priv->engine[VECS],
1372 iir, GEN8_VECS_IRQ_SHIFT);
Chris Wilson74cdb332015-04-07 16:21:05 +01001373 } else
1374 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1375 }
1376
Ben Widawsky09610212014-05-15 20:58:08 +03001377 if (master_ctl & GEN8_GT_PM_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001378 u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
1379 if (iir & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001380 I915_WRITE_FW(GEN8_GT_IIR(2),
Nick Hoath5dd280b2015-10-20 10:23:51 +01001381 iir & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001382 ret = IRQ_HANDLED;
Nick Hoath5dd280b2015-10-20 10:23:51 +01001383 gen6_rps_irq_handler(dev_priv, iir);
Ben Widawsky09610212014-05-15 20:58:08 +03001384 } else
1385 DRM_ERROR("The master control interrupt lied (PM)!\n");
1386 }
1387
Ben Widawskyabd58f02013-11-02 21:07:09 -07001388 return ret;
1389}
1390
Imre Deak63c88d22015-07-20 14:43:39 -07001391static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1392{
1393 switch (port) {
1394 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001395 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001396 case PORT_B:
1397 return val & PORTB_HOTPLUG_LONG_DETECT;
1398 case PORT_C:
1399 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001400 default:
1401 return false;
1402 }
1403}
1404
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001405static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1406{
1407 switch (port) {
1408 case PORT_E:
1409 return val & PORTE_HOTPLUG_LONG_DETECT;
1410 default:
1411 return false;
1412 }
1413}
1414
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001415static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1416{
1417 switch (port) {
1418 case PORT_A:
1419 return val & PORTA_HOTPLUG_LONG_DETECT;
1420 case PORT_B:
1421 return val & PORTB_HOTPLUG_LONG_DETECT;
1422 case PORT_C:
1423 return val & PORTC_HOTPLUG_LONG_DETECT;
1424 case PORT_D:
1425 return val & PORTD_HOTPLUG_LONG_DETECT;
1426 default:
1427 return false;
1428 }
1429}
1430
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001431static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1432{
1433 switch (port) {
1434 case PORT_A:
1435 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1436 default:
1437 return false;
1438 }
1439}
1440
Jani Nikula676574d2015-05-28 15:43:53 +03001441static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001442{
1443 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001444 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001445 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001446 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001447 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001448 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001449 return val & PORTD_HOTPLUG_LONG_DETECT;
1450 default:
1451 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001452 }
1453}
1454
Jani Nikula676574d2015-05-28 15:43:53 +03001455static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001456{
1457 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001458 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001459 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001460 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001461 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001462 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001463 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1464 default:
1465 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001466 }
1467}
1468
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001469/*
1470 * Get a bit mask of pins that have triggered, and which ones may be long.
1471 * This can be called multiple times with the same masks to accumulate
1472 * hotplug detection results from several registers.
1473 *
1474 * Note that the caller is expected to zero out the masks initially.
1475 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001476static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001477 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001478 const u32 hpd[HPD_NUM_PINS],
1479 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001480{
Jani Nikula8c841e52015-06-18 13:06:17 +03001481 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001482 int i;
1483
Jani Nikula676574d2015-05-28 15:43:53 +03001484 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001485 if ((hpd[i] & hotplug_trigger) == 0)
1486 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001487
Jani Nikula8c841e52015-06-18 13:06:17 +03001488 *pin_mask |= BIT(i);
1489
Imre Deakcc24fcd2015-07-21 15:32:45 -07001490 if (!intel_hpd_pin_to_port(i, &port))
1491 continue;
1492
Imre Deakfd63e2a2015-07-21 15:32:44 -07001493 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001494 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001495 }
1496
1497 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1498 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1499
1500}
1501
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001502static void gmbus_irq_handler(struct drm_device *dev)
1503{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001504 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001505
Daniel Vetter28c70f12012-12-01 13:53:45 +01001506 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001507}
1508
Daniel Vetterce99c252012-12-01 13:53:47 +01001509static void dp_aux_irq_handler(struct drm_device *dev)
1510{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001511 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001512
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001513 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001514}
1515
Shuang He8bf1e9f2013-10-15 18:55:27 +01001516#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001517static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1518 uint32_t crc0, uint32_t crc1,
1519 uint32_t crc2, uint32_t crc3,
1520 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001521{
1522 struct drm_i915_private *dev_priv = dev->dev_private;
1523 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1524 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001525 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001526
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001527 spin_lock(&pipe_crc->lock);
1528
Damien Lespiau0c912c72013-10-15 18:55:37 +01001529 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001530 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001531 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001532 return;
1533 }
1534
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001535 head = pipe_crc->head;
1536 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001537
1538 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001539 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001540 DRM_ERROR("CRC buffer overflowing\n");
1541 return;
1542 }
1543
1544 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001545
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001546 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001547 entry->crc[0] = crc0;
1548 entry->crc[1] = crc1;
1549 entry->crc[2] = crc2;
1550 entry->crc[3] = crc3;
1551 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001552
1553 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001554 pipe_crc->head = head;
1555
1556 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001557
1558 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001559}
Daniel Vetter277de952013-10-18 16:37:07 +02001560#else
1561static inline void
1562display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1563 uint32_t crc0, uint32_t crc1,
1564 uint32_t crc2, uint32_t crc3,
1565 uint32_t crc4) {}
1566#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001567
Daniel Vetter277de952013-10-18 16:37:07 +02001568
1569static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001570{
1571 struct drm_i915_private *dev_priv = dev->dev_private;
1572
Daniel Vetter277de952013-10-18 16:37:07 +02001573 display_pipe_crc_irq_handler(dev, pipe,
1574 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1575 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001576}
1577
Daniel Vetter277de952013-10-18 16:37:07 +02001578static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001579{
1580 struct drm_i915_private *dev_priv = dev->dev_private;
1581
Daniel Vetter277de952013-10-18 16:37:07 +02001582 display_pipe_crc_irq_handler(dev, pipe,
1583 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1584 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1585 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1586 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1587 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001588}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001589
Daniel Vetter277de952013-10-18 16:37:07 +02001590static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001591{
1592 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001593 uint32_t res1, res2;
1594
1595 if (INTEL_INFO(dev)->gen >= 3)
1596 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1597 else
1598 res1 = 0;
1599
1600 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1601 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1602 else
1603 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001604
Daniel Vetter277de952013-10-18 16:37:07 +02001605 display_pipe_crc_irq_handler(dev, pipe,
1606 I915_READ(PIPE_CRC_RES_RED(pipe)),
1607 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1608 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1609 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001610}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001611
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001612/* The RPS events need forcewake, so we add them to a work queue and mask their
1613 * IMR bits until the work is done. Other interrupts can be processed without
1614 * the work queue. */
1615static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001616{
Deepak Sa6706b42014-03-15 20:23:22 +05301617 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001618 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001619 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001620 if (dev_priv->rps.interrupts_enabled) {
1621 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1622 queue_work(dev_priv->wq, &dev_priv->rps.work);
1623 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001624 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001625 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001626
Imre Deakc9a9a262014-11-05 20:48:37 +02001627 if (INTEL_INFO(dev_priv)->gen >= 8)
1628 return;
1629
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03001630 if (HAS_VEBOX(dev_priv)) {
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001631 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001632 notify_ring(&dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001633
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001634 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1635 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001636 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001637}
1638
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001639static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1640{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001641 if (!drm_handle_vblank(dev, pipe))
1642 return false;
1643
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001644 return true;
1645}
1646
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001647static void valleyview_pipestat_irq_ack(struct drm_device *dev, u32 iir,
1648 u32 pipe_stats[I915_MAX_PIPES])
Imre Deakc1874ed2014-02-04 21:35:46 +02001649{
1650 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deakc1874ed2014-02-04 21:35:46 +02001651 int pipe;
1652
Imre Deak58ead0d2014-02-04 21:35:47 +02001653 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001654
1655 if (!dev_priv->display_irqs_enabled) {
1656 spin_unlock(&dev_priv->irq_lock);
1657 return;
1658 }
1659
Damien Lespiau055e3932014-08-18 13:49:10 +01001660 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001661 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001662 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001663
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001664 /*
1665 * PIPESTAT bits get signalled even when the interrupt is
1666 * disabled with the mask bits, and some of the status bits do
1667 * not generate interrupts at all (like the underrun bit). Hence
1668 * we need to be careful that we only handle what we want to
1669 * handle.
1670 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001671
1672 /* fifo underruns are filterered in the underrun handler. */
1673 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001674
1675 switch (pipe) {
1676 case PIPE_A:
1677 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1678 break;
1679 case PIPE_B:
1680 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1681 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001682 case PIPE_C:
1683 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1684 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001685 }
1686 if (iir & iir_bit)
1687 mask |= dev_priv->pipestat_irq_mask[pipe];
1688
1689 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001690 continue;
1691
1692 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001693 mask |= PIPESTAT_INT_ENABLE_MASK;
1694 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001695
1696 /*
1697 * Clear the PIPE*STAT regs before the IIR
1698 */
Imre Deak91d181d2014-02-10 18:42:49 +02001699 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1700 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001701 I915_WRITE(reg, pipe_stats[pipe]);
1702 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001703 spin_unlock(&dev_priv->irq_lock);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001704}
1705
1706static void valleyview_pipestat_irq_handler(struct drm_device *dev,
1707 u32 pipe_stats[I915_MAX_PIPES])
1708{
1709 struct drm_i915_private *dev_priv = to_i915(dev);
1710 enum pipe pipe;
Imre Deakc1874ed2014-02-04 21:35:46 +02001711
Damien Lespiau055e3932014-08-18 13:49:10 +01001712 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001713 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1714 intel_pipe_handle_vblank(dev, pipe))
1715 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001716
Imre Deak579a9b02014-02-04 21:35:48 +02001717 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001718 intel_prepare_page_flip(dev, pipe);
1719 intel_finish_page_flip(dev, pipe);
1720 }
1721
1722 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1723 i9xx_pipe_crc_irq_handler(dev, pipe);
1724
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001725 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1726 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001727 }
1728
1729 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1730 gmbus_irq_handler(dev);
1731}
1732
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001733static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001734{
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001735 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001736
1737 if (hotplug_status)
1738 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1739
1740 return hotplug_status;
1741}
1742
1743static void i9xx_hpd_irq_handler(struct drm_device *dev,
1744 u32 hotplug_status)
1745{
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001746 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001747
Wayne Boyer666a4532015-12-09 12:29:35 -08001748 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001749 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001750
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001751 if (hotplug_trigger) {
1752 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1753 hotplug_trigger, hpd_status_g4x,
1754 i9xx_port_hotplug_long_detect);
1755
1756 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1757 }
Jani Nikula369712e2015-05-27 15:03:40 +03001758
1759 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1760 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001761 } else {
1762 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001763
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001764 if (hotplug_trigger) {
1765 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001766 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001767 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001768 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1769 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001770 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001771}
1772
Daniel Vetterff1f5252012-10-02 15:10:55 +02001773static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001774{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001775 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001776 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001777 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001778
Imre Deak2dd2a882015-02-24 11:14:30 +02001779 if (!intel_irqs_enabled(dev_priv))
1780 return IRQ_NONE;
1781
Imre Deak1f814da2015-12-16 02:52:19 +02001782 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1783 disable_rpm_wakeref_asserts(dev_priv);
1784
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001785 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001786 u32 iir, gt_iir, pm_iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001787 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001788 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001789 u32 ier = 0;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001790
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001791 gt_iir = I915_READ(GTIIR);
1792 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001793 iir = I915_READ(VLV_IIR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001794
1795 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001796 break;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001797
1798 ret = IRQ_HANDLED;
1799
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001800 /*
1801 * Theory on interrupt generation, based on empirical evidence:
1802 *
1803 * x = ((VLV_IIR & VLV_IER) ||
1804 * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
1805 * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
1806 *
1807 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1808 * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
1809 * guarantee the CPU interrupt will be raised again even if we
1810 * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
1811 * bits this time around.
1812 */
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001813 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001814 ier = I915_READ(VLV_IER);
1815 I915_WRITE(VLV_IER, 0);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001816
1817 if (gt_iir)
1818 I915_WRITE(GTIIR, gt_iir);
1819 if (pm_iir)
1820 I915_WRITE(GEN6_PMIIR, pm_iir);
1821
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001822 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001823 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001824
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001825 /* Call regardless, as some status bits might not be
1826 * signalled in iir */
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001827 valleyview_pipestat_irq_ack(dev, iir, pipe_stats);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001828
1829 /*
1830 * VLV_IIR is single buffered, and reflects the level
1831 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1832 */
1833 if (iir)
1834 I915_WRITE(VLV_IIR, iir);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001835
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001836 I915_WRITE(VLV_IER, ier);
Ville Syrjälä4a0a0202016-04-13 21:19:50 +03001837 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
1838 POSTING_READ(VLV_MASTER_IER);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001839
Ville Syrjälä52894872016-04-13 21:19:56 +03001840 if (gt_iir)
1841 snb_gt_irq_handler(dev, dev_priv, gt_iir);
1842 if (pm_iir)
1843 gen6_rps_irq_handler(dev_priv, pm_iir);
1844
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001845 if (hotplug_status)
1846 i9xx_hpd_irq_handler(dev, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001847
1848 valleyview_pipestat_irq_handler(dev, pipe_stats);
Ville Syrjälä1e1cace2016-04-13 21:19:52 +03001849 } while (0);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001850
Imre Deak1f814da2015-12-16 02:52:19 +02001851 enable_rpm_wakeref_asserts(dev_priv);
1852
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001853 return ret;
1854}
1855
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001856static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1857{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001858 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001859 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001860 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001861
Imre Deak2dd2a882015-02-24 11:14:30 +02001862 if (!intel_irqs_enabled(dev_priv))
1863 return IRQ_NONE;
1864
Imre Deak1f814da2015-12-16 02:52:19 +02001865 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1866 disable_rpm_wakeref_asserts(dev_priv);
1867
Chris Wilson579de732016-03-14 09:01:57 +00001868 do {
Ville Syrjälä6e814802016-04-13 21:19:53 +03001869 u32 master_ctl, iir;
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001870 u32 pipe_stats[I915_MAX_PIPES] = {};
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001871 u32 hotplug_status = 0;
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001872 u32 ier = 0;
1873
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001874 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1875 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001876
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001877 if (master_ctl == 0 && iir == 0)
1878 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001879
Oscar Mateo27b6c122014-06-16 16:11:00 +01001880 ret = IRQ_HANDLED;
1881
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001882 /*
1883 * Theory on interrupt generation, based on empirical evidence:
1884 *
1885 * x = ((VLV_IIR & VLV_IER) ||
1886 * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
1887 * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
1888 *
1889 * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
1890 * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
1891 * guarantee the CPU interrupt will be raised again even if we
1892 * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
1893 * bits this time around.
1894 */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001895 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001896 ier = I915_READ(VLV_IER);
1897 I915_WRITE(VLV_IER, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001898
Chris Wilson74cdb332015-04-07 16:21:05 +01001899 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001900
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001901 if (iir & I915_DISPLAY_PORT_INTERRUPT)
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001902 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001903
Oscar Mateo27b6c122014-06-16 16:11:00 +01001904 /* Call regardless, as some status bits might not be
1905 * signalled in iir */
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001906 valleyview_pipestat_irq_ack(dev, iir, pipe_stats);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001907
Ville Syrjälä7ce4d1f2016-04-13 21:19:49 +03001908 /*
1909 * VLV_IIR is single buffered, and reflects the level
1910 * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
1911 */
1912 if (iir)
1913 I915_WRITE(VLV_IIR, iir);
1914
Ville Syrjäläa5e485a2016-04-13 21:19:51 +03001915 I915_WRITE(VLV_IER, ier);
Ville Syrjäläe5328c42016-04-13 21:19:47 +03001916 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001917 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03001918
1919 if (hotplug_status)
1920 i9xx_hpd_irq_handler(dev, hotplug_status);
Ville Syrjälä2ecb8ca2016-04-13 21:19:55 +03001921
1922 valleyview_pipestat_irq_handler(dev, pipe_stats);
Chris Wilson579de732016-03-14 09:01:57 +00001923 } while (0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001924
Imre Deak1f814da2015-12-16 02:52:19 +02001925 enable_rpm_wakeref_asserts(dev_priv);
1926
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001927 return ret;
1928}
1929
Ville Syrjälä40e56412015-08-27 23:56:10 +03001930static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1931 const u32 hpd[HPD_NUM_PINS])
1932{
1933 struct drm_i915_private *dev_priv = to_i915(dev);
1934 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1935
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001936 /*
1937 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1938 * unless we touch the hotplug register, even if hotplug_trigger is
1939 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1940 * errors.
1941 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001942 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001943 if (!hotplug_trigger) {
1944 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1945 PORTD_HOTPLUG_STATUS_MASK |
1946 PORTC_HOTPLUG_STATUS_MASK |
1947 PORTB_HOTPLUG_STATUS_MASK;
1948 dig_hotplug_reg &= ~mask;
1949 }
1950
Ville Syrjälä40e56412015-08-27 23:56:10 +03001951 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001952 if (!hotplug_trigger)
1953 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001954
1955 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1956 dig_hotplug_reg, hpd,
1957 pch_port_hotplug_long_detect);
1958
1959 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1960}
1961
Adam Jackson23e81d62012-06-06 15:45:44 -04001962static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001963{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001964 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001965 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001966 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001967
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001968 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001969
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001970 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1971 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1972 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001973 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001974 port_name(port));
1975 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001976
Daniel Vetterce99c252012-12-01 13:53:47 +01001977 if (pch_iir & SDE_AUX_MASK)
1978 dp_aux_irq_handler(dev);
1979
Jesse Barnes776ad802011-01-04 15:09:39 -08001980 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001981 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001982
1983 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1984 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1985
1986 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1987 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1988
1989 if (pch_iir & SDE_POISON)
1990 DRM_ERROR("PCH poison interrupt\n");
1991
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001992 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001993 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001994 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1995 pipe_name(pipe),
1996 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001997
1998 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1999 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
2000
2001 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
2002 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
2003
Jesse Barnes776ad802011-01-04 15:09:39 -08002004 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002005 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002006
2007 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002008 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002009}
2010
2011static void ivb_err_int_handler(struct drm_device *dev)
2012{
2013 struct drm_i915_private *dev_priv = dev->dev_private;
2014 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002015 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03002016
Paulo Zanonide032bf2013-04-12 17:57:58 -03002017 if (err_int & ERR_INT_POISON)
2018 DRM_ERROR("Poison interrupt\n");
2019
Damien Lespiau055e3932014-08-18 13:49:10 +01002020 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002021 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
2022 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03002023
Daniel Vetter5a69b892013-10-16 22:55:52 +02002024 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
2025 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02002026 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002027 else
Daniel Vetter277de952013-10-18 16:37:07 +02002028 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02002029 }
2030 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01002031
Paulo Zanoni86642812013-04-12 17:57:57 -03002032 I915_WRITE(GEN7_ERR_INT, err_int);
2033}
2034
2035static void cpt_serr_int_handler(struct drm_device *dev)
2036{
2037 struct drm_i915_private *dev_priv = dev->dev_private;
2038 u32 serr_int = I915_READ(SERR_INT);
2039
Paulo Zanonide032bf2013-04-12 17:57:58 -03002040 if (serr_int & SERR_INT_POISON)
2041 DRM_ERROR("PCH poison interrupt\n");
2042
Paulo Zanoni86642812013-04-12 17:57:57 -03002043 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002044 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03002045
2046 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002047 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03002048
2049 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002050 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03002051
2052 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08002053}
2054
Adam Jackson23e81d62012-06-06 15:45:44 -04002055static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
2056{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002057 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04002058 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002059 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04002060
Jani Nikula6a39d7c2015-11-25 16:47:22 +02002061 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02002062
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03002063 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2064 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2065 SDE_AUDIO_POWER_SHIFT_CPT);
2066 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2067 port_name(port));
2068 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002069
2070 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002071 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002072
2073 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002074 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002075
2076 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2077 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2078
2079 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2080 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2081
2082 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002083 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002084 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2085 pipe_name(pipe),
2086 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002087
2088 if (pch_iir & SDE_ERROR_CPT)
2089 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002090}
2091
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002092static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
2093{
2094 struct drm_i915_private *dev_priv = dev->dev_private;
2095 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2096 ~SDE_PORTE_HOTPLUG_SPT;
2097 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2098 u32 pin_mask = 0, long_mask = 0;
2099
2100 if (hotplug_trigger) {
2101 u32 dig_hotplug_reg;
2102
2103 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2104 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2105
2106 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2107 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002108 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002109 }
2110
2111 if (hotplug2_trigger) {
2112 u32 dig_hotplug_reg;
2113
2114 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2115 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2116
2117 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2118 dig_hotplug_reg, hpd_spt,
2119 spt_port_hotplug2_long_detect);
2120 }
2121
2122 if (pin_mask)
2123 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2124
2125 if (pch_iir & SDE_GMBUS_CPT)
2126 gmbus_irq_handler(dev);
2127}
2128
Ville Syrjälä40e56412015-08-27 23:56:10 +03002129static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2130 const u32 hpd[HPD_NUM_PINS])
2131{
2132 struct drm_i915_private *dev_priv = to_i915(dev);
2133 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2134
2135 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2136 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2137
2138 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2139 dig_hotplug_reg, hpd,
2140 ilk_port_hotplug_long_detect);
2141
2142 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2143}
2144
Paulo Zanonic008bc62013-07-12 16:35:10 -03002145static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2146{
2147 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002148 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002149 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2150
Ville Syrjälä40e56412015-08-27 23:56:10 +03002151 if (hotplug_trigger)
2152 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002153
2154 if (de_iir & DE_AUX_CHANNEL_A)
2155 dp_aux_irq_handler(dev);
2156
2157 if (de_iir & DE_GSE)
2158 intel_opregion_asle_intr(dev);
2159
Paulo Zanonic008bc62013-07-12 16:35:10 -03002160 if (de_iir & DE_POISON)
2161 DRM_ERROR("Poison interrupt\n");
2162
Damien Lespiau055e3932014-08-18 13:49:10 +01002163 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002164 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2165 intel_pipe_handle_vblank(dev, pipe))
2166 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002167
Daniel Vetter40da17c22013-10-21 18:04:36 +02002168 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002169 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002170
Daniel Vetter40da17c22013-10-21 18:04:36 +02002171 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2172 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002173
Daniel Vetter40da17c22013-10-21 18:04:36 +02002174 /* plane/pipes map 1:1 on ilk+ */
2175 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2176 intel_prepare_page_flip(dev, pipe);
2177 intel_finish_page_flip_plane(dev, pipe);
2178 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002179 }
2180
2181 /* check event from PCH */
2182 if (de_iir & DE_PCH_EVENT) {
2183 u32 pch_iir = I915_READ(SDEIIR);
2184
2185 if (HAS_PCH_CPT(dev))
2186 cpt_irq_handler(dev, pch_iir);
2187 else
2188 ibx_irq_handler(dev, pch_iir);
2189
2190 /* should clear PCH hotplug event before clear CPU irq */
2191 I915_WRITE(SDEIIR, pch_iir);
2192 }
2193
2194 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2195 ironlake_rps_change_irq_handler(dev);
2196}
2197
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002198static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2199{
2200 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002201 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002202 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2203
Ville Syrjälä40e56412015-08-27 23:56:10 +03002204 if (hotplug_trigger)
2205 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002206
2207 if (de_iir & DE_ERR_INT_IVB)
2208 ivb_err_int_handler(dev);
2209
2210 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2211 dp_aux_irq_handler(dev);
2212
2213 if (de_iir & DE_GSE_IVB)
2214 intel_opregion_asle_intr(dev);
2215
Damien Lespiau055e3932014-08-18 13:49:10 +01002216 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002217 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2218 intel_pipe_handle_vblank(dev, pipe))
2219 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002220
2221 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002222 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2223 intel_prepare_page_flip(dev, pipe);
2224 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002225 }
2226 }
2227
2228 /* check event from PCH */
2229 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2230 u32 pch_iir = I915_READ(SDEIIR);
2231
2232 cpt_irq_handler(dev, pch_iir);
2233
2234 /* clear PCH hotplug event before clear CPU irq */
2235 I915_WRITE(SDEIIR, pch_iir);
2236 }
2237}
2238
Oscar Mateo72c90f62014-06-16 16:10:57 +01002239/*
2240 * To handle irqs with the minimum potential races with fresh interrupts, we:
2241 * 1 - Disable Master Interrupt Control.
2242 * 2 - Find the source(s) of the interrupt.
2243 * 3 - Clear the Interrupt Identity bits (IIR).
2244 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2245 * 5 - Re-enable Master Interrupt Control.
2246 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002247static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002248{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002249 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002250 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002251 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002252 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002253
Imre Deak2dd2a882015-02-24 11:14:30 +02002254 if (!intel_irqs_enabled(dev_priv))
2255 return IRQ_NONE;
2256
Imre Deak1f814da2015-12-16 02:52:19 +02002257 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2258 disable_rpm_wakeref_asserts(dev_priv);
2259
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002260 /* disable master interrupt before clearing iir */
2261 de_ier = I915_READ(DEIER);
2262 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002263 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002264
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002265 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2266 * interrupts will will be stored on its back queue, and then we'll be
2267 * able to process them after we restore SDEIER (as soon as we restore
2268 * it, we'll get an interrupt if SDEIIR still has something to process
2269 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002270 if (!HAS_PCH_NOP(dev)) {
2271 sde_ier = I915_READ(SDEIER);
2272 I915_WRITE(SDEIER, 0);
2273 POSTING_READ(SDEIER);
2274 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002275
Oscar Mateo72c90f62014-06-16 16:10:57 +01002276 /* Find, clear, then process each source of interrupt */
2277
Chris Wilson0e434062012-05-09 21:45:44 +01002278 gt_iir = I915_READ(GTIIR);
2279 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002280 I915_WRITE(GTIIR, gt_iir);
2281 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002282 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002283 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002284 else
2285 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002286 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002287
2288 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002289 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002290 I915_WRITE(DEIIR, de_iir);
2291 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002292 if (INTEL_INFO(dev)->gen >= 7)
2293 ivb_display_irq_handler(dev, de_iir);
2294 else
2295 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002296 }
2297
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002298 if (INTEL_INFO(dev)->gen >= 6) {
2299 u32 pm_iir = I915_READ(GEN6_PMIIR);
2300 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002301 I915_WRITE(GEN6_PMIIR, pm_iir);
2302 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002303 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002304 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002305 }
2306
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002307 I915_WRITE(DEIER, de_ier);
2308 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002309 if (!HAS_PCH_NOP(dev)) {
2310 I915_WRITE(SDEIER, sde_ier);
2311 POSTING_READ(SDEIER);
2312 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002313
Imre Deak1f814da2015-12-16 02:52:19 +02002314 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2315 enable_rpm_wakeref_asserts(dev_priv);
2316
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002317 return ret;
2318}
2319
Ville Syrjälä40e56412015-08-27 23:56:10 +03002320static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2321 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302322{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002323 struct drm_i915_private *dev_priv = to_i915(dev);
2324 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302325
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002326 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2327 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302328
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002329 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002330 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002331 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002332
Jani Nikula475c2e32015-05-28 15:43:54 +03002333 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302334}
2335
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002336static irqreturn_t
2337gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002338{
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002339 struct drm_device *dev = dev_priv->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002340 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002341 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002342 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002343
Ben Widawskyabd58f02013-11-02 21:07:09 -07002344 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002345 iir = I915_READ(GEN8_DE_MISC_IIR);
2346 if (iir) {
2347 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002348 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002349 if (iir & GEN8_DE_MISC_GSE)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002350 intel_opregion_asle_intr(dev);
2351 else
2352 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002353 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002354 else
2355 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002356 }
2357
Daniel Vetter6d766f02013-11-07 14:49:55 +01002358 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002359 iir = I915_READ(GEN8_DE_PORT_IIR);
2360 if (iir) {
2361 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302362 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002363
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002364 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002365 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002366
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002367 tmp_mask = GEN8_AUX_CHANNEL_A;
2368 if (INTEL_INFO(dev_priv)->gen >= 9)
2369 tmp_mask |= GEN9_AUX_CHANNEL_B |
2370 GEN9_AUX_CHANNEL_C |
2371 GEN9_AUX_CHANNEL_D;
2372
2373 if (iir & tmp_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002374 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302375 found = true;
2376 }
2377
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002378 if (IS_BROXTON(dev_priv)) {
2379 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2380 if (tmp_mask) {
2381 bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt);
2382 found = true;
2383 }
2384 } else if (IS_BROADWELL(dev_priv)) {
2385 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2386 if (tmp_mask) {
2387 ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw);
2388 found = true;
2389 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302390 }
2391
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002392 if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) {
Shashank Sharma9e637432014-08-22 17:40:43 +05302393 gmbus_irq_handler(dev);
2394 found = true;
2395 }
2396
Shashank Sharmad04a4922014-08-22 17:40:41 +05302397 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002398 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002399 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002400 else
2401 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002402 }
2403
Damien Lespiau055e3932014-08-18 13:49:10 +01002404 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002405 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002406
Daniel Vetterc42664c2013-11-07 11:05:40 +01002407 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2408 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002409
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002410 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2411 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002412 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002413 continue;
2414 }
2415
2416 ret = IRQ_HANDLED;
2417 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2418
2419 if (iir & GEN8_PIPE_VBLANK &&
2420 intel_pipe_handle_vblank(dev, pipe))
2421 intel_check_page_flip(dev, pipe);
2422
2423 flip_done = iir;
2424 if (INTEL_INFO(dev_priv)->gen >= 9)
2425 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2426 else
2427 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2428
2429 if (flip_done) {
2430 intel_prepare_page_flip(dev, pipe);
2431 intel_finish_page_flip_plane(dev, pipe);
2432 }
2433
2434 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2435 hsw_pipe_crc_irq_handler(dev, pipe);
2436
2437 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2438 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2439
2440 fault_errors = iir;
2441 if (INTEL_INFO(dev_priv)->gen >= 9)
2442 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2443 else
2444 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2445
2446 if (fault_errors)
2447 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2448 pipe_name(pipe),
2449 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002450 }
2451
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302452 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2453 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002454 /*
2455 * FIXME(BDW): Assume for now that the new interrupt handling
2456 * scheme also closed the SDE interrupt handling race we've seen
2457 * on older pch-split platforms. But this needs testing.
2458 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002459 iir = I915_READ(SDEIIR);
2460 if (iir) {
2461 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002462 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002463
2464 if (HAS_PCH_SPT(dev_priv))
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002465 spt_irq_handler(dev, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002466 else
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002467 cpt_irq_handler(dev, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002468 } else {
2469 /*
2470 * Like on previous PCH there seems to be something
2471 * fishy going on with forwarding PCH interrupts.
2472 */
2473 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2474 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002475 }
2476
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002477 return ret;
2478}
2479
2480static irqreturn_t gen8_irq_handler(int irq, void *arg)
2481{
2482 struct drm_device *dev = arg;
2483 struct drm_i915_private *dev_priv = dev->dev_private;
2484 u32 master_ctl;
2485 irqreturn_t ret;
2486
2487 if (!intel_irqs_enabled(dev_priv))
2488 return IRQ_NONE;
2489
2490 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2491 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2492 if (!master_ctl)
2493 return IRQ_NONE;
2494
2495 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2496
2497 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2498 disable_rpm_wakeref_asserts(dev_priv);
2499
2500 /* Find, clear, then process each source of interrupt */
2501 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2502 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2503
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002504 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2505 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002506
Imre Deak1f814da2015-12-16 02:52:19 +02002507 enable_rpm_wakeref_asserts(dev_priv);
2508
Ben Widawskyabd58f02013-11-02 21:07:09 -07002509 return ret;
2510}
2511
Daniel Vetter17e1df02013-09-08 21:57:13 +02002512static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2513 bool reset_completed)
2514{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002515 struct intel_engine_cs *engine;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002516
2517 /*
2518 * Notify all waiters for GPU completion events that reset state has
2519 * been changed, and that they need to restart their wait after
2520 * checking for potential errors (and bail out to drop locks if there is
2521 * a gpu reset pending so that i915_error_work_func can acquire them).
2522 */
2523
2524 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002525 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002526 wake_up_all(&engine->irq_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002527
2528 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2529 wake_up_all(&dev_priv->pending_flip_queue);
2530
2531 /*
2532 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2533 * reset state is cleared.
2534 */
2535 if (reset_completed)
2536 wake_up_all(&dev_priv->gpu_error.reset_queue);
2537}
2538
Jesse Barnes8a905232009-07-11 16:48:03 -04002539/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002540 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002541 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002542 *
2543 * Fire an error uevent so userspace can see that a hang or error
2544 * was detected.
2545 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002546static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002547{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002548 struct drm_i915_private *dev_priv = to_i915(dev);
Ben Widawskycce723e2013-07-19 09:16:42 -07002549 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2550 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2551 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002552 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002553
Dave Airlie5bdebb12013-10-11 14:07:25 +10002554 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002555
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002556 /*
2557 * Note that there's only one work item which does gpu resets, so we
2558 * need not worry about concurrent gpu resets potentially incrementing
2559 * error->reset_counter twice. We only need to take care of another
2560 * racing irq/hangcheck declaring the gpu dead for a second time. A
2561 * quick check for that is good enough: schedule_work ensures the
2562 * correct ordering between hang detection and this work item, and since
2563 * the reset in-progress bit is only ever set by code outside of this
2564 * work we don't need to worry about any other races.
2565 */
Chris Wilsond98c52c2016-04-13 17:35:05 +01002566 if (i915_reset_in_progress(&dev_priv->gpu_error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002567 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002568 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002569 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002570
Daniel Vetter17e1df02013-09-08 21:57:13 +02002571 /*
Imre Deakf454c692014-04-23 01:09:04 +03002572 * In most cases it's guaranteed that we get here with an RPM
2573 * reference held, for example because there is a pending GPU
2574 * request that won't finish until the reset is done. This
2575 * isn't the case at least when we get here by doing a
2576 * simulated reset via debugs, so get an RPM reference.
2577 */
2578 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002579
2580 intel_prepare_reset(dev);
2581
Imre Deakf454c692014-04-23 01:09:04 +03002582 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002583 * All state reset _must_ be completed before we update the
2584 * reset counter, for otherwise waiters might miss the reset
2585 * pending state and not properly drop locks, resulting in
2586 * deadlocks with the reset work.
2587 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002588 ret = i915_reset(dev);
2589
Ville Syrjälä75147472014-11-24 18:28:11 +02002590 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002591
Imre Deakf454c692014-04-23 01:09:04 +03002592 intel_runtime_pm_put(dev_priv);
2593
Chris Wilsond98c52c2016-04-13 17:35:05 +01002594 if (ret == 0)
Dave Airlie5bdebb12013-10-11 14:07:25 +10002595 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002596 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002597
Daniel Vetter17e1df02013-09-08 21:57:13 +02002598 /*
2599 * Note: The wake_up also serves as a memory barrier so that
2600 * waiters see the update value of the reset counter atomic_t.
2601 */
2602 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002603 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002604}
2605
Chris Wilson35aed2e2010-05-27 13:18:12 +01002606static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002607{
2608 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002609 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002610 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002611 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002612
Chris Wilson35aed2e2010-05-27 13:18:12 +01002613 if (!eir)
2614 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002615
Joe Perchesa70491c2012-03-18 13:00:11 -07002616 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002617
Ben Widawskybd9854f2012-08-23 15:18:09 -07002618 i915_get_extra_instdone(dev, instdone);
2619
Jesse Barnes8a905232009-07-11 16:48:03 -04002620 if (IS_G4X(dev)) {
2621 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2622 u32 ipeir = I915_READ(IPEIR_I965);
2623
Joe Perchesa70491c2012-03-18 13:00:11 -07002624 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2625 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002626 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2627 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002628 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002629 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002630 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002631 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002632 }
2633 if (eir & GM45_ERROR_PAGE_TABLE) {
2634 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002635 pr_err("page table error\n");
2636 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002637 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002638 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002639 }
2640 }
2641
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002642 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002643 if (eir & I915_ERROR_PAGE_TABLE) {
2644 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002645 pr_err("page table error\n");
2646 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002647 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002648 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002649 }
2650 }
2651
2652 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002653 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002654 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002655 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002656 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002657 /* pipestat has already been acked */
2658 }
2659 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002660 pr_err("instruction error\n");
2661 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002662 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2663 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002664 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002665 u32 ipeir = I915_READ(IPEIR);
2666
Joe Perchesa70491c2012-03-18 13:00:11 -07002667 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2668 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002669 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002670 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002671 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002672 } else {
2673 u32 ipeir = I915_READ(IPEIR_I965);
2674
Joe Perchesa70491c2012-03-18 13:00:11 -07002675 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2676 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002677 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002678 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002679 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002680 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002681 }
2682 }
2683
2684 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002685 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002686 eir = I915_READ(EIR);
2687 if (eir) {
2688 /*
2689 * some errors might have become stuck,
2690 * mask them.
2691 */
2692 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2693 I915_WRITE(EMR, I915_READ(EMR) | eir);
2694 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2695 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002696}
2697
2698/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002699 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002700 * @dev: drm device
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002701 * @engine_mask: mask representing engines that are hung
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002702 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002703 * dump it to the syslog. Also call i915_capture_error_state() to make
2704 * sure we get a record and make it available in debugfs. Fire a uevent
2705 * so userspace knows something bad happened (should trigger collection
2706 * of a ring dump etc.).
2707 */
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002708void i915_handle_error(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002709 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002710{
2711 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002712 va_list args;
2713 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002714
Mika Kuoppala58174462014-02-25 17:11:26 +02002715 va_start(args, fmt);
2716 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2717 va_end(args);
2718
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002719 i915_capture_error_state(dev, engine_mask, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002720 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002721
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002722 if (engine_mask) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002723 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002724 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002725
Ben Gamari11ed50e2009-09-14 17:48:45 -04002726 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002727 * Wakeup waiting processes so that the reset function
2728 * i915_reset_and_wakeup doesn't deadlock trying to grab
2729 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002730 * processes will see a reset in progress and back off,
2731 * releasing their locks and then wait for the reset completion.
2732 * We must do this for _all_ gpu waiters that might hold locks
2733 * that the reset work needs to acquire.
2734 *
2735 * Note: The wake_up serves as the required memory barrier to
2736 * ensure that the waiters see the updated value of the reset
2737 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002738 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002739 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002740 }
2741
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002742 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002743}
2744
Keith Packard42f52ef2008-10-18 19:39:29 -07002745/* Called from drm generic code, passed 'crtc' which
2746 * we use as a pipe index
2747 */
Thierry Reding88e72712015-09-24 18:35:31 +02002748static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002749{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002750 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002751 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002752
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002753 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002754 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002755 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002756 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002757 else
Keith Packard7c463582008-11-04 02:03:27 -08002758 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002759 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002760 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002761
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002762 return 0;
2763}
2764
Thierry Reding88e72712015-09-24 18:35:31 +02002765static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002766{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002767 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002768 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002769 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002770 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002771
Jesse Barnesf796cf82011-04-07 13:58:17 -07002772 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002773 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002774 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2775
2776 return 0;
2777}
2778
Thierry Reding88e72712015-09-24 18:35:31 +02002779static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002780{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002781 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002782 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002783
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002784 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002785 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002786 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002787 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2788
2789 return 0;
2790}
2791
Thierry Reding88e72712015-09-24 18:35:31 +02002792static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002793{
2794 struct drm_i915_private *dev_priv = dev->dev_private;
2795 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002796
Ben Widawskyabd58f02013-11-02 21:07:09 -07002797 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002798 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002799 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002800
Ben Widawskyabd58f02013-11-02 21:07:09 -07002801 return 0;
2802}
2803
Keith Packard42f52ef2008-10-18 19:39:29 -07002804/* Called from drm generic code, passed 'crtc' which
2805 * we use as a pipe index
2806 */
Thierry Reding88e72712015-09-24 18:35:31 +02002807static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002808{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002809 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002810 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002811
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002812 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002813 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002814 PIPE_VBLANK_INTERRUPT_STATUS |
2815 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002816 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2817}
2818
Thierry Reding88e72712015-09-24 18:35:31 +02002819static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002820{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002821 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002822 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002823 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002824 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002825
2826 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002827 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002828 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2829}
2830
Thierry Reding88e72712015-09-24 18:35:31 +02002831static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002832{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002833 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002834 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002835
2836 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002837 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002838 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002839 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2840}
2841
Thierry Reding88e72712015-09-24 18:35:31 +02002842static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002843{
2844 struct drm_i915_private *dev_priv = dev->dev_private;
2845 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002846
Ben Widawskyabd58f02013-11-02 21:07:09 -07002847 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002848 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002849 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2850}
2851
Chris Wilson9107e9d2013-06-10 11:20:20 +01002852static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002853ring_idle(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002854{
Chris Wilsoncffa7812016-04-07 07:29:18 +01002855 return i915_seqno_passed(seqno,
2856 READ_ONCE(engine->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002857}
2858
Daniel Vettera028c4b2014-03-15 00:08:56 +01002859static bool
2860ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2861{
2862 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002863 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002864 } else {
2865 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2866 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2867 MI_SEMAPHORE_REGISTER);
2868 }
2869}
2870
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002871static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002872semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2873 u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002874{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002875 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002876 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002877
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002878 if (INTEL_INFO(dev_priv)->gen >= 8) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002879 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002880 if (engine == signaller)
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002881 continue;
2882
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002883 if (offset == signaller->semaphore.signal_ggtt[engine->id])
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002884 return signaller;
2885 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002886 } else {
2887 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2888
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002889 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002890 if(engine == signaller)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002891 continue;
2892
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002893 if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002894 return signaller;
2895 }
2896 }
2897
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002898 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002899 engine->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002900
2901 return NULL;
2902}
2903
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002904static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002905semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002906{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002907 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002908 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002909 u64 offset = 0;
2910 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002911
Tomas Elf381e8ae2015-10-08 19:31:33 +01002912 /*
2913 * This function does not support execlist mode - any attempt to
2914 * proceed further into this function will result in a kernel panic
2915 * when dereferencing ring->buffer, which is not set up in execlist
2916 * mode.
2917 *
2918 * The correct way of doing it would be to derive the currently
2919 * executing ring buffer from the current context, which is derived
2920 * from the currently running request. Unfortunately, to get the
2921 * current request we would have to grab the struct_mutex before doing
2922 * anything else, which would be ill-advised since some other thread
2923 * might have grabbed it already and managed to hang itself, causing
2924 * the hang checker to deadlock.
2925 *
2926 * Therefore, this function does not support execlist mode in its
2927 * current form. Just return NULL and move on.
2928 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002929 if (engine->buffer == NULL)
Tomas Elf381e8ae2015-10-08 19:31:33 +01002930 return NULL;
2931
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002932 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2933 if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002934 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002935
Daniel Vetter88fe4292014-03-15 00:08:55 +01002936 /*
2937 * HEAD is likely pointing to the dword after the actual command,
2938 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002939 * or 4 dwords depending on the semaphore wait command size.
2940 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002941 * point at at batch, and semaphores are always emitted into the
2942 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002943 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002944 head = I915_READ_HEAD(engine) & HEAD_ADDR;
2945 backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002946
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002947 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002948 /*
2949 * Be paranoid and presume the hw has gone off into the wild -
2950 * our ring is smaller than what the hardware (and hence
2951 * HEAD_ADDR) allows. Also handles wrap-around.
2952 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002953 head &= engine->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002954
2955 /* This here seems to blow up */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002956 cmd = ioread32(engine->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002957 if (cmd == ipehr)
2958 break;
2959
Daniel Vetter88fe4292014-03-15 00:08:55 +01002960 head -= 4;
2961 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002962
Daniel Vetter88fe4292014-03-15 00:08:55 +01002963 if (!i)
2964 return NULL;
2965
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002966 *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2967 if (INTEL_INFO(engine->dev)->gen >= 8) {
2968 offset = ioread32(engine->buffer->virtual_start + head + 12);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002969 offset <<= 32;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002970 offset = ioread32(engine->buffer->virtual_start + head + 8);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002971 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002972 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002973}
2974
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002975static int semaphore_passed(struct intel_engine_cs *engine)
Chris Wilson6274f212013-06-10 11:20:21 +01002976{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002977 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002978 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002979 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002980
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002981 engine->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002982
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002983 signaller = semaphore_waits_for(engine, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002984 if (signaller == NULL)
2985 return -1;
2986
2987 /* Prevent pathological recursion due to driver bugs */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002988 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
Chris Wilson6274f212013-06-10 11:20:21 +01002989 return -1;
2990
Chris Wilsonc04e0f32016-04-09 10:57:54 +01002991 if (i915_seqno_passed(signaller->get_seqno(signaller), seqno))
Chris Wilson4be17382014-06-06 10:22:29 +01002992 return 1;
2993
Chris Wilsona0d036b2014-07-19 12:40:42 +01002994 /* cursory check for an unkickable deadlock */
2995 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2996 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002997 return -1;
2998
2999 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003000}
3001
3002static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
3003{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003004 struct intel_engine_cs *engine;
Chris Wilson6274f212013-06-10 11:20:21 +01003005
Dave Gordonb4ac5af2016-03-24 11:20:38 +00003006 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003007 engine->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01003008}
3009
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003010static bool subunits_stuck(struct intel_engine_cs *engine)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003011{
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003012 u32 instdone[I915_NUM_INSTDONE_REG];
3013 bool stuck;
3014 int i;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003015
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003016 if (engine->id != RCS)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003017 return true;
3018
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003019 i915_get_extra_instdone(engine->dev, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003020
3021 /* There might be unstable subunit states even when
3022 * actual head is not moving. Filter out the unstable ones by
3023 * accumulating the undone -> done transitions and only
3024 * consider those as progress.
3025 */
3026 stuck = true;
3027 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003028 const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003029
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003030 if (tmp != engine->hangcheck.instdone[i])
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003031 stuck = false;
3032
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003033 engine->hangcheck.instdone[i] |= tmp;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003034 }
3035
3036 return stuck;
3037}
3038
3039static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003040head_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003041{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003042 if (acthd != engine->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003043
3044 /* Clear subunit states on head movement */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003045 memset(engine->hangcheck.instdone, 0,
3046 sizeof(engine->hangcheck.instdone));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003047
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003048 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003049 }
Chris Wilson6274f212013-06-10 11:20:21 +01003050
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003051 if (!subunits_stuck(engine))
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003052 return HANGCHECK_ACTIVE;
3053
3054 return HANGCHECK_HUNG;
3055}
3056
3057static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003058ring_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003059{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003060 struct drm_device *dev = engine->dev;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003061 struct drm_i915_private *dev_priv = dev->dev_private;
3062 enum intel_ring_hangcheck_action ha;
3063 u32 tmp;
3064
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003065 ha = head_stuck(engine, acthd);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003066 if (ha != HANGCHECK_HUNG)
3067 return ha;
3068
Chris Wilson9107e9d2013-06-10 11:20:20 +01003069 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003070 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003071
3072 /* Is the chip hanging on a WAIT_FOR_EVENT?
3073 * If so we can simply poke the RB_WAIT bit
3074 * and break the hang. This should work on
3075 * all but the second generation chipsets.
3076 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003077 tmp = I915_READ_CTL(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003078 if (tmp & RING_WAIT) {
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003079 i915_handle_error(dev, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003080 "Kicking stuck wait on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003081 engine->name);
3082 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003083 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003084 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003085
Chris Wilson6274f212013-06-10 11:20:21 +01003086 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003087 switch (semaphore_passed(engine)) {
Chris Wilson6274f212013-06-10 11:20:21 +01003088 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003089 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003090 case 1:
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003091 i915_handle_error(dev, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003092 "Kicking stuck semaphore on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003093 engine->name);
3094 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003095 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003096 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003097 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003098 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003099 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003100
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003101 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003102}
3103
Chris Wilson12471ba2016-04-09 10:57:55 +01003104static unsigned kick_waiters(struct intel_engine_cs *engine)
3105{
3106 struct drm_i915_private *i915 = to_i915(engine->dev);
3107 unsigned user_interrupts = READ_ONCE(engine->user_interrupts);
3108
3109 if (engine->hangcheck.user_interrupts == user_interrupts &&
3110 !test_and_set_bit(engine->id, &i915->gpu_error.missed_irq_rings)) {
3111 if (!(i915->gpu_error.test_irq_rings & intel_engine_flag(engine)))
3112 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
3113 engine->name);
3114 else
3115 DRM_INFO("Fake missed irq on %s\n",
3116 engine->name);
3117 wake_up_all(&engine->irq_queue);
3118 }
3119
3120 return user_interrupts;
3121}
Chris Wilson737b1502015-01-26 18:03:03 +02003122/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003123 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003124 * batchbuffers in a long time. We keep track per ring seqno progress and
3125 * if there are no progress, hangcheck score for that ring is increased.
3126 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3127 * we kick the ring. If we see no progress on three subsequent calls
3128 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003129 */
Chris Wilson737b1502015-01-26 18:03:03 +02003130static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003131{
Chris Wilson737b1502015-01-26 18:03:03 +02003132 struct drm_i915_private *dev_priv =
3133 container_of(work, typeof(*dev_priv),
3134 gpu_error.hangcheck_work.work);
3135 struct drm_device *dev = dev_priv->dev;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003136 struct intel_engine_cs *engine;
Dave Gordonc3232b12016-03-23 18:19:53 +00003137 enum intel_engine_id id;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003138 int busy_count = 0, rings_hung = 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003139 bool stuck[I915_NUM_ENGINES] = { 0 };
Chris Wilson9107e9d2013-06-10 11:20:20 +01003140#define BUSY 1
3141#define KICK 5
3142#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003143#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003144
Jani Nikulad330a952014-01-21 11:24:25 +02003145 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003146 return;
3147
Imre Deak1f814da2015-12-16 02:52:19 +02003148 /*
3149 * The hangcheck work is synced during runtime suspend, we don't
3150 * require a wakeref. TODO: instead of disabling the asserts make
3151 * sure that we hold a reference when this work is running.
3152 */
3153 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3154
Mika Kuoppala75714942015-12-16 09:26:48 +02003155 /* As enabling the GPU requires fairly extensive mmio access,
3156 * periodically arm the mmio checker to see if we are triggering
3157 * any invalid access.
3158 */
3159 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3160
Dave Gordonc3232b12016-03-23 18:19:53 +00003161 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson50877442014-03-21 12:41:53 +00003162 u64 acthd;
3163 u32 seqno;
Chris Wilson12471ba2016-04-09 10:57:55 +01003164 unsigned user_interrupts;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003165 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003166
Chris Wilson6274f212013-06-10 11:20:21 +01003167 semaphore_clear_deadlocks(dev_priv);
3168
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003169 /* We don't strictly need an irq-barrier here, as we are not
3170 * serving an interrupt request, be paranoid in case the
3171 * barrier has side-effects (such as preventing a broken
3172 * cacheline snoop) and so be sure that we can see the seqno
3173 * advance. If the seqno should stick, due to a stale
3174 * cacheline, we would erroneously declare the GPU hung.
3175 */
3176 if (engine->irq_seqno_barrier)
3177 engine->irq_seqno_barrier(engine);
3178
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003179 acthd = intel_ring_get_active_head(engine);
Chris Wilsonc04e0f32016-04-09 10:57:54 +01003180 seqno = engine->get_seqno(engine);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003181
Chris Wilson12471ba2016-04-09 10:57:55 +01003182 /* Reset stuck interrupts between batch advances */
3183 user_interrupts = 0;
3184
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003185 if (engine->hangcheck.seqno == seqno) {
3186 if (ring_idle(engine, seqno)) {
3187 engine->hangcheck.action = HANGCHECK_IDLE;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003188 if (waitqueue_active(&engine->irq_queue)) {
Chris Wilson094f9a52013-09-25 17:34:55 +01003189 /* Safeguard against driver failure */
Chris Wilson12471ba2016-04-09 10:57:55 +01003190 user_interrupts = kick_waiters(engine);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003191 engine->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003192 } else
3193 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003194 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003195 /* We always increment the hangcheck score
3196 * if the ring is busy and still processing
3197 * the same request, so that no single request
3198 * can run indefinitely (such as a chain of
3199 * batches). The only time we do not increment
3200 * the hangcheck score on this ring, if this
3201 * ring is in a legitimate wait for another
3202 * ring. In that case the waiting ring is a
3203 * victim and we want to be sure we catch the
3204 * right culprit. Then every time we do kick
3205 * the ring, add a small increment to the
3206 * score so that we can catch a batch that is
3207 * being repeatedly kicked and so responsible
3208 * for stalling the machine.
3209 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003210 engine->hangcheck.action = ring_stuck(engine,
3211 acthd);
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003212
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003213 switch (engine->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003214 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003215 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003216 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003217 case HANGCHECK_ACTIVE:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003218 engine->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003219 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003220 case HANGCHECK_KICK:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003221 engine->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003222 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003223 case HANGCHECK_HUNG:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003224 engine->hangcheck.score += HUNG;
Dave Gordonc3232b12016-03-23 18:19:53 +00003225 stuck[id] = true;
Chris Wilson6274f212013-06-10 11:20:21 +01003226 break;
3227 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003228 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003229 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003230 engine->hangcheck.action = HANGCHECK_ACTIVE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003231
Chris Wilson9107e9d2013-06-10 11:20:20 +01003232 /* Gradually reduce the count so that we catch DoS
3233 * attempts across multiple batches.
3234 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003235 if (engine->hangcheck.score > 0)
3236 engine->hangcheck.score -= ACTIVE_DECAY;
3237 if (engine->hangcheck.score < 0)
3238 engine->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003239
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003240 /* Clear head and subunit states on seqno movement */
Chris Wilson12471ba2016-04-09 10:57:55 +01003241 acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003242
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003243 memset(engine->hangcheck.instdone, 0,
3244 sizeof(engine->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003245 }
3246
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003247 engine->hangcheck.seqno = seqno;
3248 engine->hangcheck.acthd = acthd;
Chris Wilson12471ba2016-04-09 10:57:55 +01003249 engine->hangcheck.user_interrupts = user_interrupts;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003250 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003251 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003252
Dave Gordonc3232b12016-03-23 18:19:53 +00003253 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003254 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003255 DRM_INFO("%s on %s\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003256 stuck[id] ? "stuck" : "no progress",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003257 engine->name);
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003258 rings_hung |= intel_engine_flag(engine);
Mika Kuoppala92cab732013-05-24 17:16:07 +03003259 }
3260 }
3261
Imre Deak1f814da2015-12-16 02:52:19 +02003262 if (rings_hung) {
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003263 i915_handle_error(dev, rings_hung, "Engine(s) hung");
Imre Deak1f814da2015-12-16 02:52:19 +02003264 goto out;
3265 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003266
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003267 if (busy_count)
3268 /* Reset timer case chip hangs without another request
3269 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003270 i915_queue_hangcheck(dev);
Imre Deak1f814da2015-12-16 02:52:19 +02003271
3272out:
3273 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003274}
3275
3276void i915_queue_hangcheck(struct drm_device *dev)
3277{
Chris Wilson737b1502015-01-26 18:03:03 +02003278 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003279
Jani Nikulad330a952014-01-21 11:24:25 +02003280 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003281 return;
3282
Chris Wilson737b1502015-01-26 18:03:03 +02003283 /* Don't continually defer the hangcheck so that it is always run at
3284 * least once after work has been scheduled on any ring. Otherwise,
3285 * we will ignore a hung ring if a second ring is kept busy.
3286 */
3287
3288 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3289 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003290}
3291
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003292static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003293{
3294 struct drm_i915_private *dev_priv = dev->dev_private;
3295
3296 if (HAS_PCH_NOP(dev))
3297 return;
3298
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003299 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003300
3301 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3302 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003303}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003304
Paulo Zanoni622364b2014-04-01 15:37:22 -03003305/*
3306 * SDEIER is also touched by the interrupt handler to work around missed PCH
3307 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3308 * instead we unconditionally enable all PCH interrupt sources here, but then
3309 * only unmask them as needed with SDEIMR.
3310 *
3311 * This function needs to be called before interrupts are enabled.
3312 */
3313static void ibx_irq_pre_postinstall(struct drm_device *dev)
3314{
3315 struct drm_i915_private *dev_priv = dev->dev_private;
3316
3317 if (HAS_PCH_NOP(dev))
3318 return;
3319
3320 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003321 I915_WRITE(SDEIER, 0xffffffff);
3322 POSTING_READ(SDEIER);
3323}
3324
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003325static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003326{
3327 struct drm_i915_private *dev_priv = dev->dev_private;
3328
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003329 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003330 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003331 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003332}
3333
Ville Syrjälä70591a42014-10-30 19:42:58 +02003334static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3335{
3336 enum pipe pipe;
3337
Ville Syrjälä71b8b412016-04-11 16:56:31 +03003338 if (IS_CHERRYVIEW(dev_priv))
3339 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3340 else
3341 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3342
Ville Syrjäläad22d102016-04-12 18:56:14 +03003343 i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003344 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3345
Ville Syrjäläad22d102016-04-12 18:56:14 +03003346 for_each_pipe(dev_priv, pipe) {
3347 I915_WRITE(PIPESTAT(pipe),
3348 PIPE_FIFO_UNDERRUN_STATUS |
3349 PIPESTAT_INT_STATUS_MASK);
3350 dev_priv->pipestat_irq_mask[pipe] = 0;
3351 }
Ville Syrjälä70591a42014-10-30 19:42:58 +02003352
3353 GEN5_IRQ_RESET(VLV_);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003354 dev_priv->irq_mask = ~0;
Ville Syrjälä70591a42014-10-30 19:42:58 +02003355}
3356
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003357static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
3358{
3359 u32 pipestat_mask;
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003360 u32 enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003361 enum pipe pipe;
3362
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003363 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3364 PIPE_CRC_DONE_INTERRUPT_STATUS;
3365
3366 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3367 for_each_pipe(dev_priv, pipe)
3368 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
3369
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003370 enable_mask = I915_DISPLAY_PORT_INTERRUPT |
3371 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3372 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003373 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003374 enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Ville Syrjälä6b7eafc2016-04-11 16:56:29 +03003375
3376 WARN_ON(dev_priv->irq_mask != ~0);
3377
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003378 dev_priv->irq_mask = ~enable_mask;
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003379
Ville Syrjälä9ab981f2016-04-11 16:56:28 +03003380 GEN5_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
Ville Syrjälä8bb61302016-04-12 18:56:44 +03003381}
3382
3383/* drm_dma.h hooks
3384*/
3385static void ironlake_irq_reset(struct drm_device *dev)
3386{
3387 struct drm_i915_private *dev_priv = dev->dev_private;
3388
3389 I915_WRITE(HWSTAM, 0xffffffff);
3390
3391 GEN5_IRQ_RESET(DE);
3392 if (IS_GEN7(dev))
3393 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
3394
3395 gen5_gt_irq_reset(dev);
3396
3397 ibx_irq_reset(dev);
3398}
3399
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003400static void valleyview_irq_preinstall(struct drm_device *dev)
3401{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003402 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003403
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003404 I915_WRITE(VLV_MASTER_IER, 0);
3405 POSTING_READ(VLV_MASTER_IER);
3406
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003407 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003408
Ville Syrjäläad22d102016-04-12 18:56:14 +03003409 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003410 if (dev_priv->display_irqs_enabled)
3411 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003412 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003413}
3414
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003415static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3416{
3417 GEN8_IRQ_RESET_NDX(GT, 0);
3418 GEN8_IRQ_RESET_NDX(GT, 1);
3419 GEN8_IRQ_RESET_NDX(GT, 2);
3420 GEN8_IRQ_RESET_NDX(GT, 3);
3421}
3422
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003423static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003424{
3425 struct drm_i915_private *dev_priv = dev->dev_private;
3426 int pipe;
3427
Ben Widawskyabd58f02013-11-02 21:07:09 -07003428 I915_WRITE(GEN8_MASTER_IRQ, 0);
3429 POSTING_READ(GEN8_MASTER_IRQ);
3430
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003431 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003432
Damien Lespiau055e3932014-08-18 13:49:10 +01003433 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003434 if (intel_display_power_is_enabled(dev_priv,
3435 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003436 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003437
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003438 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3439 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3440 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003441
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303442 if (HAS_PCH_SPLIT(dev))
3443 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003444}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003445
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003446void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3447 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003448{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003449 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003450 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003451
Daniel Vetter13321782014-09-15 14:55:29 +02003452 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003453 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3454 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3455 dev_priv->de_irq_mask[pipe],
3456 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003457 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003458}
3459
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003460void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3461 unsigned int pipe_mask)
3462{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003463 enum pipe pipe;
3464
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003465 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003466 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3467 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003468 spin_unlock_irq(&dev_priv->irq_lock);
3469
3470 /* make sure we're done processing display irqs */
3471 synchronize_irq(dev_priv->dev->irq);
3472}
3473
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003474static void cherryview_irq_preinstall(struct drm_device *dev)
3475{
3476 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003477
3478 I915_WRITE(GEN8_MASTER_IRQ, 0);
3479 POSTING_READ(GEN8_MASTER_IRQ);
3480
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003481 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003482
3483 GEN5_IRQ_RESET(GEN8_PCU_);
3484
Ville Syrjäläad22d102016-04-12 18:56:14 +03003485 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003486 if (dev_priv->display_irqs_enabled)
3487 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003488 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003489}
3490
Ville Syrjälä87a02102015-08-27 23:55:57 +03003491static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3492 const u32 hpd[HPD_NUM_PINS])
3493{
3494 struct drm_i915_private *dev_priv = to_i915(dev);
3495 struct intel_encoder *encoder;
3496 u32 enabled_irqs = 0;
3497
3498 for_each_intel_encoder(dev, encoder)
3499 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3500 enabled_irqs |= hpd[encoder->hpd_pin];
3501
3502 return enabled_irqs;
3503}
3504
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003505static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003506{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003507 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003508 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003509
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003510 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003511 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003512 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003513 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003514 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003515 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003516 }
3517
Daniel Vetterfee884e2013-07-04 23:35:21 +02003518 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003519
3520 /*
3521 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003522 * duration to 2ms (which is the minimum in the Display Port spec).
3523 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003524 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003525 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3526 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3527 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3528 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3529 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003530 /*
3531 * When CPU and PCH are on the same package, port A
3532 * HPD must be enabled in both north and south.
3533 */
3534 if (HAS_PCH_LPT_LP(dev))
3535 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003536 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003537}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003538
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003539static void spt_hpd_irq_setup(struct drm_device *dev)
3540{
3541 struct drm_i915_private *dev_priv = dev->dev_private;
3542 u32 hotplug_irqs, hotplug, enabled_irqs;
3543
3544 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3545 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3546
3547 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3548
3549 /* Enable digital hotplug on the PCH */
3550 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3551 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003552 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003553 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3554
3555 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3556 hotplug |= PORTE_HOTPLUG_ENABLE;
3557 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003558}
3559
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003560static void ilk_hpd_irq_setup(struct drm_device *dev)
3561{
3562 struct drm_i915_private *dev_priv = dev->dev_private;
3563 u32 hotplug_irqs, hotplug, enabled_irqs;
3564
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003565 if (INTEL_INFO(dev)->gen >= 8) {
3566 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3567 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3568
3569 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3570 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003571 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3572 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003573
3574 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003575 } else {
3576 hotplug_irqs = DE_DP_A_HOTPLUG;
3577 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003578
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003579 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3580 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003581
3582 /*
3583 * Enable digital hotplug on the CPU, and configure the DP short pulse
3584 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003585 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003586 */
3587 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3588 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3589 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3590 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3591
3592 ibx_hpd_irq_setup(dev);
3593}
3594
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003595static void bxt_hpd_irq_setup(struct drm_device *dev)
3596{
3597 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003598 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003599
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003600 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3601 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003602
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003603 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003604
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003605 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3606 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3607 PORTA_HOTPLUG_ENABLE;
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303608
3609 DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
3610 hotplug, enabled_irqs);
3611 hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
3612
3613 /*
3614 * For BXT invert bit has to be set based on AOB design
3615 * for HPD detection logic, update it based on VBT fields.
3616 */
3617
3618 if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
3619 intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
3620 hotplug |= BXT_DDIA_HPD_INVERT;
3621 if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
3622 intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
3623 hotplug |= BXT_DDIB_HPD_INVERT;
3624 if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
3625 intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
3626 hotplug |= BXT_DDIC_HPD_INVERT;
3627
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003628 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003629}
3630
Paulo Zanonid46da432013-02-08 17:35:15 -02003631static void ibx_irq_postinstall(struct drm_device *dev)
3632{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003633 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003634 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003635
Daniel Vetter692a04c2013-05-29 21:43:05 +02003636 if (HAS_PCH_NOP(dev))
3637 return;
3638
Paulo Zanoni105b1222014-04-01 15:37:17 -03003639 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003640 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003641 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003642 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003643
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003644 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003645 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003646}
3647
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003648static void gen5_gt_irq_postinstall(struct drm_device *dev)
3649{
3650 struct drm_i915_private *dev_priv = dev->dev_private;
3651 u32 pm_irqs, gt_irqs;
3652
3653 pm_irqs = gt_irqs = 0;
3654
3655 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003656 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003657 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003658 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3659 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003660 }
3661
3662 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3663 if (IS_GEN5(dev)) {
3664 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3665 ILK_BSD_USER_INTERRUPT;
3666 } else {
3667 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3668 }
3669
Paulo Zanoni35079892014-04-01 15:37:15 -03003670 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003671
3672 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003673 /*
3674 * RPS interrupts will get enabled/disabled on demand when RPS
3675 * itself is enabled/disabled.
3676 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003677 if (HAS_VEBOX(dev))
3678 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3679
Paulo Zanoni605cd252013-08-06 18:57:15 -03003680 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003681 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003682 }
3683}
3684
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003685static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003686{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003687 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003688 u32 display_mask, extra_mask;
3689
3690 if (INTEL_INFO(dev)->gen >= 7) {
3691 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3692 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3693 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003694 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003695 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003696 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3697 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003698 } else {
3699 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3700 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003701 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003702 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3703 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003704 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3705 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3706 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003707 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003708
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003709 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003710
Paulo Zanoni0c841212014-04-01 15:37:27 -03003711 I915_WRITE(HWSTAM, 0xeffe);
3712
Paulo Zanoni622364b2014-04-01 15:37:22 -03003713 ibx_irq_pre_postinstall(dev);
3714
Paulo Zanoni35079892014-04-01 15:37:15 -03003715 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003716
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003717 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003718
Paulo Zanonid46da432013-02-08 17:35:15 -02003719 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003720
Jesse Barnesf97108d2010-01-29 11:27:07 -08003721 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003722 /* Enable PCU event interrupts
3723 *
3724 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003725 * setup is guaranteed to run in single-threaded context. But we
3726 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003727 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003728 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003729 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003730 }
3731
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003732 return 0;
3733}
3734
Imre Deakf8b79e52014-03-04 19:23:07 +02003735void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3736{
3737 assert_spin_locked(&dev_priv->irq_lock);
3738
3739 if (dev_priv->display_irqs_enabled)
3740 return;
3741
3742 dev_priv->display_irqs_enabled = true;
3743
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003744 if (intel_irqs_enabled(dev_priv)) {
3745 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003746 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläd6c69802016-04-11 16:56:27 +03003747 }
Imre Deakf8b79e52014-03-04 19:23:07 +02003748}
3749
3750void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3751{
3752 assert_spin_locked(&dev_priv->irq_lock);
3753
3754 if (!dev_priv->display_irqs_enabled)
3755 return;
3756
3757 dev_priv->display_irqs_enabled = false;
3758
Imre Deak950eaba2014-09-08 15:21:09 +03003759 if (intel_irqs_enabled(dev_priv))
Ville Syrjäläad22d102016-04-12 18:56:14 +03003760 vlv_display_irq_reset(dev_priv);
Imre Deakf8b79e52014-03-04 19:23:07 +02003761}
3762
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003763
3764static int valleyview_irq_postinstall(struct drm_device *dev)
3765{
3766 struct drm_i915_private *dev_priv = dev->dev_private;
3767
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003768 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003769
Ville Syrjäläad22d102016-04-12 18:56:14 +03003770 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003771 if (dev_priv->display_irqs_enabled)
3772 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003773 spin_unlock_irq(&dev_priv->irq_lock);
3774
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003775 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003776 POSTING_READ(VLV_MASTER_IER);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003777
3778 return 0;
3779}
3780
Ben Widawskyabd58f02013-11-02 21:07:09 -07003781static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3782{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003783 /* These are interrupts we'll toggle with the ring mask register */
3784 uint32_t gt_interrupts[] = {
3785 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003786 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003787 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003788 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3789 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003790 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003791 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3792 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3793 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003794 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003795 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3796 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003797 };
3798
Ben Widawsky09610212014-05-15 20:58:08 +03003799 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303800 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3801 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003802 /*
3803 * RPS interrupts will get enabled/disabled on demand when RPS itself
3804 * is enabled/disabled.
3805 */
3806 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303807 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003808}
3809
3810static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3811{
Damien Lespiau770de832014-03-20 20:45:01 +00003812 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3813 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003814 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3815 u32 de_port_enables;
3816 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003817
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003818 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003819 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3820 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003821 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3822 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303823 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003824 de_port_masked |= BXT_DE_PORT_GMBUS;
3825 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003826 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3827 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003828 }
Damien Lespiau770de832014-03-20 20:45:01 +00003829
3830 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3831 GEN8_PIPE_FIFO_UNDERRUN;
3832
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003833 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003834 if (IS_BROXTON(dev_priv))
3835 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3836 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003837 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3838
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003839 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3840 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3841 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003842
Damien Lespiau055e3932014-08-18 13:49:10 +01003843 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003844 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003845 POWER_DOMAIN_PIPE(pipe)))
3846 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3847 dev_priv->de_irq_mask[pipe],
3848 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003849
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003850 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003851}
3852
3853static int gen8_irq_postinstall(struct drm_device *dev)
3854{
3855 struct drm_i915_private *dev_priv = dev->dev_private;
3856
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303857 if (HAS_PCH_SPLIT(dev))
3858 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003859
Ben Widawskyabd58f02013-11-02 21:07:09 -07003860 gen8_gt_irq_postinstall(dev_priv);
3861 gen8_de_irq_postinstall(dev_priv);
3862
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303863 if (HAS_PCH_SPLIT(dev))
3864 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003865
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003866 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003867 POSTING_READ(GEN8_MASTER_IRQ);
3868
3869 return 0;
3870}
3871
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003872static int cherryview_irq_postinstall(struct drm_device *dev)
3873{
3874 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003875
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003876 gen8_gt_irq_postinstall(dev_priv);
3877
Ville Syrjäläad22d102016-04-12 18:56:14 +03003878 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003879 if (dev_priv->display_irqs_enabled)
3880 vlv_display_irq_postinstall(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003881 spin_unlock_irq(&dev_priv->irq_lock);
3882
Ville Syrjäläe5328c42016-04-13 21:19:47 +03003883 I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003884 POSTING_READ(GEN8_MASTER_IRQ);
3885
3886 return 0;
3887}
3888
Ben Widawskyabd58f02013-11-02 21:07:09 -07003889static void gen8_irq_uninstall(struct drm_device *dev)
3890{
3891 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003892
3893 if (!dev_priv)
3894 return;
3895
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003896 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003897}
3898
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003899static void valleyview_irq_uninstall(struct drm_device *dev)
3900{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003901 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003902
3903 if (!dev_priv)
3904 return;
3905
Imre Deak843d0e72014-04-14 20:24:23 +03003906 I915_WRITE(VLV_MASTER_IER, 0);
Ville Syrjälä34c7b8a2016-04-13 21:19:48 +03003907 POSTING_READ(VLV_MASTER_IER);
Imre Deak843d0e72014-04-14 20:24:23 +03003908
Ville Syrjälä893fce82014-10-30 19:42:56 +02003909 gen5_gt_irq_reset(dev);
3910
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003911 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003912
Ville Syrjäläad22d102016-04-12 18:56:14 +03003913 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003914 if (dev_priv->display_irqs_enabled)
3915 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003916 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003917}
3918
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003919static void cherryview_irq_uninstall(struct drm_device *dev)
3920{
3921 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003922
3923 if (!dev_priv)
3924 return;
3925
3926 I915_WRITE(GEN8_MASTER_IRQ, 0);
3927 POSTING_READ(GEN8_MASTER_IRQ);
3928
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003929 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003930
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003931 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003932
Ville Syrjäläad22d102016-04-12 18:56:14 +03003933 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä99182712016-04-11 16:56:25 +03003934 if (dev_priv->display_irqs_enabled)
3935 vlv_display_irq_reset(dev_priv);
Ville Syrjäläad22d102016-04-12 18:56:14 +03003936 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003937}
3938
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003939static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003940{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003941 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003942
3943 if (!dev_priv)
3944 return;
3945
Paulo Zanonibe30b292014-04-01 15:37:25 -03003946 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003947}
3948
Chris Wilsonc2798b12012-04-22 21:13:57 +01003949static void i8xx_irq_preinstall(struct drm_device * dev)
3950{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003951 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003952 int pipe;
3953
Damien Lespiau055e3932014-08-18 13:49:10 +01003954 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003955 I915_WRITE(PIPESTAT(pipe), 0);
3956 I915_WRITE16(IMR, 0xffff);
3957 I915_WRITE16(IER, 0x0);
3958 POSTING_READ16(IER);
3959}
3960
3961static int i8xx_irq_postinstall(struct drm_device *dev)
3962{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003963 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003964
Chris Wilsonc2798b12012-04-22 21:13:57 +01003965 I915_WRITE16(EMR,
3966 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3967
3968 /* Unmask the interrupts that we always want on. */
3969 dev_priv->irq_mask =
3970 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3971 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3972 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003973 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003974 I915_WRITE16(IMR, dev_priv->irq_mask);
3975
3976 I915_WRITE16(IER,
3977 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3978 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003979 I915_USER_INTERRUPT);
3980 POSTING_READ16(IER);
3981
Daniel Vetter379ef822013-10-16 22:55:56 +02003982 /* Interrupt setup is already guaranteed to be single-threaded, this is
3983 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003984 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003985 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3986 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003987 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003988
Chris Wilsonc2798b12012-04-22 21:13:57 +01003989 return 0;
3990}
3991
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003992/*
3993 * Returns true when a page flip has completed.
3994 */
3995static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003996 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003997{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003998 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003999 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004000
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004001 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004002 return false;
4003
4004 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004005 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004006
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004007 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4008 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4009 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4010 * the flip is completed (no longer pending). Since this doesn't raise
4011 * an interrupt per se, we watch for the change at vblank.
4012 */
4013 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004014 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004015
Ville Syrjälä7d475592014-12-17 23:08:03 +02004016 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004017 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004018 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004019
4020check_page_flip:
4021 intel_check_page_flip(dev, pipe);
4022 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004023}
4024
Daniel Vetterff1f5252012-10-02 15:10:55 +02004025static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004026{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004027 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004028 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004029 u16 iir, new_iir;
4030 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01004031 int pipe;
4032 u16 flip_mask =
4033 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4034 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02004035 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004036
Imre Deak2dd2a882015-02-24 11:14:30 +02004037 if (!intel_irqs_enabled(dev_priv))
4038 return IRQ_NONE;
4039
Imre Deak1f814da2015-12-16 02:52:19 +02004040 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4041 disable_rpm_wakeref_asserts(dev_priv);
4042
4043 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004044 iir = I915_READ16(IIR);
4045 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02004046 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004047
4048 while (iir & ~flip_mask) {
4049 /* Can't rely on pipestat interrupt bit in iir as it might
4050 * have been cleared after the pipestat interrupt was received.
4051 * It doesn't set the bit in iir again, but it still produces
4052 * interrupts (for non-MSI).
4053 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004054 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004055 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004056 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004057
Damien Lespiau055e3932014-08-18 13:49:10 +01004058 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004059 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004060 pipe_stats[pipe] = I915_READ(reg);
4061
4062 /*
4063 * Clear the PIPE*STAT regs before the IIR
4064 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004065 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004066 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004067 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004068 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004069
4070 I915_WRITE16(IIR, iir & ~flip_mask);
4071 new_iir = I915_READ16(IIR); /* Flush posted writes */
4072
Chris Wilsonc2798b12012-04-22 21:13:57 +01004073 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004074 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004075
Damien Lespiau055e3932014-08-18 13:49:10 +01004076 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004077 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004078 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004079 plane = !plane;
4080
Daniel Vetter4356d582013-10-16 22:55:55 +02004081 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004082 i8xx_handle_vblank(dev, plane, pipe, iir))
4083 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004084
Daniel Vetter4356d582013-10-16 22:55:55 +02004085 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004086 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004087
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004088 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4089 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4090 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02004091 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004092
4093 iir = new_iir;
4094 }
Imre Deak1f814da2015-12-16 02:52:19 +02004095 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004096
Imre Deak1f814da2015-12-16 02:52:19 +02004097out:
4098 enable_rpm_wakeref_asserts(dev_priv);
4099
4100 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004101}
4102
4103static void i8xx_irq_uninstall(struct drm_device * dev)
4104{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004106 int pipe;
4107
Damien Lespiau055e3932014-08-18 13:49:10 +01004108 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004109 /* Clear enable bits; then clear status bits */
4110 I915_WRITE(PIPESTAT(pipe), 0);
4111 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4112 }
4113 I915_WRITE16(IMR, 0xffff);
4114 I915_WRITE16(IER, 0x0);
4115 I915_WRITE16(IIR, I915_READ16(IIR));
4116}
4117
Chris Wilsona266c7d2012-04-24 22:59:44 +01004118static void i915_irq_preinstall(struct drm_device * dev)
4119{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004120 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004121 int pipe;
4122
Chris Wilsona266c7d2012-04-24 22:59:44 +01004123 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004124 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004125 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4126 }
4127
Chris Wilson00d98eb2012-04-24 22:59:48 +01004128 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004129 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004130 I915_WRITE(PIPESTAT(pipe), 0);
4131 I915_WRITE(IMR, 0xffffffff);
4132 I915_WRITE(IER, 0x0);
4133 POSTING_READ(IER);
4134}
4135
4136static int i915_irq_postinstall(struct drm_device *dev)
4137{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004138 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004139 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004140
Chris Wilson38bde182012-04-24 22:59:50 +01004141 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4142
4143 /* Unmask the interrupts that we always want on. */
4144 dev_priv->irq_mask =
4145 ~(I915_ASLE_INTERRUPT |
4146 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4147 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4148 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004149 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004150
4151 enable_mask =
4152 I915_ASLE_INTERRUPT |
4153 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4154 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004155 I915_USER_INTERRUPT;
4156
Chris Wilsona266c7d2012-04-24 22:59:44 +01004157 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004158 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004159 POSTING_READ(PORT_HOTPLUG_EN);
4160
Chris Wilsona266c7d2012-04-24 22:59:44 +01004161 /* Enable in IER... */
4162 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4163 /* and unmask in IMR */
4164 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4165 }
4166
Chris Wilsona266c7d2012-04-24 22:59:44 +01004167 I915_WRITE(IMR, dev_priv->irq_mask);
4168 I915_WRITE(IER, enable_mask);
4169 POSTING_READ(IER);
4170
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004171 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004172
Daniel Vetter379ef822013-10-16 22:55:56 +02004173 /* Interrupt setup is already guaranteed to be single-threaded, this is
4174 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004175 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004176 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4177 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004178 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004179
Daniel Vetter20afbda2012-12-11 14:05:07 +01004180 return 0;
4181}
4182
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004183/*
4184 * Returns true when a page flip has completed.
4185 */
4186static bool i915_handle_vblank(struct drm_device *dev,
4187 int plane, int pipe, u32 iir)
4188{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004189 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004190 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4191
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004192 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004193 return false;
4194
4195 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004196 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004197
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004198 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4199 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4200 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4201 * the flip is completed (no longer pending). Since this doesn't raise
4202 * an interrupt per se, we watch for the change at vblank.
4203 */
4204 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004205 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004206
Ville Syrjälä7d475592014-12-17 23:08:03 +02004207 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004208 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004209 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004210
4211check_page_flip:
4212 intel_check_page_flip(dev, pipe);
4213 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004214}
4215
Daniel Vetterff1f5252012-10-02 15:10:55 +02004216static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004217{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004218 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004219 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004220 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004221 u32 flip_mask =
4222 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4223 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004224 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004225
Imre Deak2dd2a882015-02-24 11:14:30 +02004226 if (!intel_irqs_enabled(dev_priv))
4227 return IRQ_NONE;
4228
Imre Deak1f814da2015-12-16 02:52:19 +02004229 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4230 disable_rpm_wakeref_asserts(dev_priv);
4231
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004233 do {
4234 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004235 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236
4237 /* Can't rely on pipestat interrupt bit in iir as it might
4238 * have been cleared after the pipestat interrupt was received.
4239 * It doesn't set the bit in iir again, but it still produces
4240 * interrupts (for non-MSI).
4241 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004242 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004243 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004244 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004245
Damien Lespiau055e3932014-08-18 13:49:10 +01004246 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004247 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004248 pipe_stats[pipe] = I915_READ(reg);
4249
Chris Wilson38bde182012-04-24 22:59:50 +01004250 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004251 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004252 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004253 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004254 }
4255 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004256 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257
4258 if (!irq_received)
4259 break;
4260
Chris Wilsona266c7d2012-04-24 22:59:44 +01004261 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004262 if (I915_HAS_HOTPLUG(dev) &&
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004263 iir & I915_DISPLAY_PORT_INTERRUPT) {
4264 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4265 if (hotplug_status)
4266 i9xx_hpd_irq_handler(dev, hotplug_status);
4267 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004268
Chris Wilson38bde182012-04-24 22:59:50 +01004269 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004270 new_iir = I915_READ(IIR); /* Flush posted writes */
4271
Chris Wilsona266c7d2012-04-24 22:59:44 +01004272 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004273 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004274
Damien Lespiau055e3932014-08-18 13:49:10 +01004275 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004276 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004277 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004278 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004279
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004280 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4281 i915_handle_vblank(dev, plane, pipe, iir))
4282 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283
4284 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4285 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004286
4287 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004288 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004289
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004290 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4291 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4292 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293 }
4294
Chris Wilsona266c7d2012-04-24 22:59:44 +01004295 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4296 intel_opregion_asle_intr(dev);
4297
4298 /* With MSI, interrupts are only generated when iir
4299 * transitions from zero to nonzero. If another bit got
4300 * set while we were handling the existing iir bits, then
4301 * we would never get another interrupt.
4302 *
4303 * This is fine on non-MSI as well, as if we hit this path
4304 * we avoid exiting the interrupt handler only to generate
4305 * another one.
4306 *
4307 * Note that for MSI this could cause a stray interrupt report
4308 * if an interrupt landed in the time between writing IIR and
4309 * the posting read. This should be rare enough to never
4310 * trigger the 99% of 100,000 interrupts test for disabling
4311 * stray interrupts.
4312 */
Chris Wilson38bde182012-04-24 22:59:50 +01004313 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004314 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004315 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004316
Imre Deak1f814da2015-12-16 02:52:19 +02004317 enable_rpm_wakeref_asserts(dev_priv);
4318
Chris Wilsona266c7d2012-04-24 22:59:44 +01004319 return ret;
4320}
4321
4322static void i915_irq_uninstall(struct drm_device * dev)
4323{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004324 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004325 int pipe;
4326
Chris Wilsona266c7d2012-04-24 22:59:44 +01004327 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004328 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004329 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4330 }
4331
Chris Wilson00d98eb2012-04-24 22:59:48 +01004332 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004333 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004334 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004335 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004336 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4337 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004338 I915_WRITE(IMR, 0xffffffff);
4339 I915_WRITE(IER, 0x0);
4340
Chris Wilsona266c7d2012-04-24 22:59:44 +01004341 I915_WRITE(IIR, I915_READ(IIR));
4342}
4343
4344static void i965_irq_preinstall(struct drm_device * dev)
4345{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004346 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004347 int pipe;
4348
Egbert Eich0706f172015-09-23 16:15:27 +02004349 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004350 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004351
4352 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004353 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004354 I915_WRITE(PIPESTAT(pipe), 0);
4355 I915_WRITE(IMR, 0xffffffff);
4356 I915_WRITE(IER, 0x0);
4357 POSTING_READ(IER);
4358}
4359
4360static int i965_irq_postinstall(struct drm_device *dev)
4361{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004362 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004363 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004364 u32 error_mask;
4365
Chris Wilsona266c7d2012-04-24 22:59:44 +01004366 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004367 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004368 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004369 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4370 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4371 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4372 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4373 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4374
4375 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004376 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4377 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004378 enable_mask |= I915_USER_INTERRUPT;
4379
4380 if (IS_G4X(dev))
4381 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004382
Daniel Vetterb79480b2013-06-27 17:52:10 +02004383 /* Interrupt setup is already guaranteed to be single-threaded, this is
4384 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004385 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004386 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4387 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4388 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004389 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004390
Chris Wilsona266c7d2012-04-24 22:59:44 +01004391 /*
4392 * Enable some error detection, note the instruction error mask
4393 * bit is reserved, so we leave it masked.
4394 */
4395 if (IS_G4X(dev)) {
4396 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4397 GM45_ERROR_MEM_PRIV |
4398 GM45_ERROR_CP_PRIV |
4399 I915_ERROR_MEMORY_REFRESH);
4400 } else {
4401 error_mask = ~(I915_ERROR_PAGE_TABLE |
4402 I915_ERROR_MEMORY_REFRESH);
4403 }
4404 I915_WRITE(EMR, error_mask);
4405
4406 I915_WRITE(IMR, dev_priv->irq_mask);
4407 I915_WRITE(IER, enable_mask);
4408 POSTING_READ(IER);
4409
Egbert Eich0706f172015-09-23 16:15:27 +02004410 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004411 POSTING_READ(PORT_HOTPLUG_EN);
4412
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004413 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004414
4415 return 0;
4416}
4417
Egbert Eichbac56d52013-02-25 12:06:51 -05004418static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004419{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004420 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004421 u32 hotplug_en;
4422
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004423 assert_spin_locked(&dev_priv->irq_lock);
4424
Ville Syrjälä778eb332015-01-09 14:21:13 +02004425 /* Note HDMI and DP share hotplug bits */
4426 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004427 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004428 /* Programming the CRT detection parameters tends
4429 to generate a spurious hotplug event about three
4430 seconds later. So just do it once.
4431 */
4432 if (IS_G4X(dev))
4433 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004434 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004435
Ville Syrjälä778eb332015-01-09 14:21:13 +02004436 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004437 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004438 HOTPLUG_INT_EN_MASK |
4439 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4440 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4441 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004442}
4443
Daniel Vetterff1f5252012-10-02 15:10:55 +02004444static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004445{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004446 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004447 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004448 u32 iir, new_iir;
4449 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004450 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004451 u32 flip_mask =
4452 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4453 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004454
Imre Deak2dd2a882015-02-24 11:14:30 +02004455 if (!intel_irqs_enabled(dev_priv))
4456 return IRQ_NONE;
4457
Imre Deak1f814da2015-12-16 02:52:19 +02004458 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4459 disable_rpm_wakeref_asserts(dev_priv);
4460
Chris Wilsona266c7d2012-04-24 22:59:44 +01004461 iir = I915_READ(IIR);
4462
Chris Wilsona266c7d2012-04-24 22:59:44 +01004463 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004464 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004465 bool blc_event = false;
4466
Chris Wilsona266c7d2012-04-24 22:59:44 +01004467 /* Can't rely on pipestat interrupt bit in iir as it might
4468 * have been cleared after the pipestat interrupt was received.
4469 * It doesn't set the bit in iir again, but it still produces
4470 * interrupts (for non-MSI).
4471 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004472 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004473 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004474 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004475
Damien Lespiau055e3932014-08-18 13:49:10 +01004476 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004477 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004478 pipe_stats[pipe] = I915_READ(reg);
4479
4480 /*
4481 * Clear the PIPE*STAT regs before the IIR
4482 */
4483 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004484 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004485 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004486 }
4487 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004488 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004489
4490 if (!irq_received)
4491 break;
4492
4493 ret = IRQ_HANDLED;
4494
4495 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä1ae3c342016-04-13 21:19:54 +03004496 if (iir & I915_DISPLAY_PORT_INTERRUPT) {
4497 u32 hotplug_status = i9xx_hpd_irq_ack(dev_priv);
4498 if (hotplug_status)
4499 i9xx_hpd_irq_handler(dev, hotplug_status);
4500 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004501
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004502 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004503 new_iir = I915_READ(IIR); /* Flush posted writes */
4504
Chris Wilsona266c7d2012-04-24 22:59:44 +01004505 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004506 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004507 if (iir & I915_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004508 notify_ring(&dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004509
Damien Lespiau055e3932014-08-18 13:49:10 +01004510 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004511 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004512 i915_handle_vblank(dev, pipe, pipe, iir))
4513 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004514
4515 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4516 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004517
4518 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004519 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004520
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004521 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4522 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004523 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004524
4525 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4526 intel_opregion_asle_intr(dev);
4527
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004528 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4529 gmbus_irq_handler(dev);
4530
Chris Wilsona266c7d2012-04-24 22:59:44 +01004531 /* With MSI, interrupts are only generated when iir
4532 * transitions from zero to nonzero. If another bit got
4533 * set while we were handling the existing iir bits, then
4534 * we would never get another interrupt.
4535 *
4536 * This is fine on non-MSI as well, as if we hit this path
4537 * we avoid exiting the interrupt handler only to generate
4538 * another one.
4539 *
4540 * Note that for MSI this could cause a stray interrupt report
4541 * if an interrupt landed in the time between writing IIR and
4542 * the posting read. This should be rare enough to never
4543 * trigger the 99% of 100,000 interrupts test for disabling
4544 * stray interrupts.
4545 */
4546 iir = new_iir;
4547 }
4548
Imre Deak1f814da2015-12-16 02:52:19 +02004549 enable_rpm_wakeref_asserts(dev_priv);
4550
Chris Wilsona266c7d2012-04-24 22:59:44 +01004551 return ret;
4552}
4553
4554static void i965_irq_uninstall(struct drm_device * dev)
4555{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004556 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004557 int pipe;
4558
4559 if (!dev_priv)
4560 return;
4561
Egbert Eich0706f172015-09-23 16:15:27 +02004562 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004563 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004564
4565 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004566 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004567 I915_WRITE(PIPESTAT(pipe), 0);
4568 I915_WRITE(IMR, 0xffffffff);
4569 I915_WRITE(IER, 0x0);
4570
Damien Lespiau055e3932014-08-18 13:49:10 +01004571 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004572 I915_WRITE(PIPESTAT(pipe),
4573 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4574 I915_WRITE(IIR, I915_READ(IIR));
4575}
4576
Daniel Vetterfca52a52014-09-30 10:56:45 +02004577/**
4578 * intel_irq_init - initializes irq support
4579 * @dev_priv: i915 device instance
4580 *
4581 * This function initializes all the irq support including work items, timers
4582 * and all the vtables. It does not setup the interrupt itself though.
4583 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004584void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004585{
Daniel Vetterb9632912014-09-30 10:56:44 +02004586 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004587
Jani Nikula77913b32015-06-18 13:06:16 +03004588 intel_hpd_init_work(dev_priv);
4589
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004590 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004591 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004592
Deepak Sa6706b42014-03-15 20:23:22 +05304593 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004594 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004595 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004596 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004597 else
4598 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304599
Chris Wilson737b1502015-01-26 18:03:03 +02004600 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4601 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004602
Daniel Vetterb9632912014-09-30 10:56:44 +02004603 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004604 dev->max_vblank_count = 0;
4605 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004606 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004607 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004608 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004609 } else {
4610 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4611 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004612 }
4613
Ville Syrjälä21da2702014-08-06 14:49:55 +03004614 /*
4615 * Opt out of the vblank disable timer on everything except gen2.
4616 * Gen2 doesn't have a hardware frame counter and so depends on
4617 * vblank interrupts to produce sane vblank seuquence numbers.
4618 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004619 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004620 dev->vblank_disable_immediate = true;
4621
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004622 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4623 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004624
Daniel Vetterb9632912014-09-30 10:56:44 +02004625 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004626 dev->driver->irq_handler = cherryview_irq_handler;
4627 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4628 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4629 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4630 dev->driver->enable_vblank = valleyview_enable_vblank;
4631 dev->driver->disable_vblank = valleyview_disable_vblank;
4632 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004633 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004634 dev->driver->irq_handler = valleyview_irq_handler;
4635 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4636 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4637 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4638 dev->driver->enable_vblank = valleyview_enable_vblank;
4639 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004640 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004641 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004642 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004643 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004644 dev->driver->irq_postinstall = gen8_irq_postinstall;
4645 dev->driver->irq_uninstall = gen8_irq_uninstall;
4646 dev->driver->enable_vblank = gen8_enable_vblank;
4647 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004648 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004649 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004650 else if (HAS_PCH_SPT(dev))
4651 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4652 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004653 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004654 } else if (HAS_PCH_SPLIT(dev)) {
4655 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004656 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004657 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4658 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4659 dev->driver->enable_vblank = ironlake_enable_vblank;
4660 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004661 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004662 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004663 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004664 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4665 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4666 dev->driver->irq_handler = i8xx_irq_handler;
4667 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004668 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004669 dev->driver->irq_preinstall = i915_irq_preinstall;
4670 dev->driver->irq_postinstall = i915_irq_postinstall;
4671 dev->driver->irq_uninstall = i915_irq_uninstall;
4672 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004673 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004674 dev->driver->irq_preinstall = i965_irq_preinstall;
4675 dev->driver->irq_postinstall = i965_irq_postinstall;
4676 dev->driver->irq_uninstall = i965_irq_uninstall;
4677 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004678 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004679 if (I915_HAS_HOTPLUG(dev_priv))
4680 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004681 dev->driver->enable_vblank = i915_enable_vblank;
4682 dev->driver->disable_vblank = i915_disable_vblank;
4683 }
4684}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004685
Daniel Vetterfca52a52014-09-30 10:56:45 +02004686/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004687 * intel_irq_install - enables the hardware interrupt
4688 * @dev_priv: i915 device instance
4689 *
4690 * This function enables the hardware interrupt handling, but leaves the hotplug
4691 * handling still disabled. It is called after intel_irq_init().
4692 *
4693 * In the driver load and resume code we need working interrupts in a few places
4694 * but don't want to deal with the hassle of concurrent probe and hotplug
4695 * workers. Hence the split into this two-stage approach.
4696 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004697int intel_irq_install(struct drm_i915_private *dev_priv)
4698{
4699 /*
4700 * We enable some interrupt sources in our postinstall hooks, so mark
4701 * interrupts as enabled _before_ actually enabling them to avoid
4702 * special cases in our ordering checks.
4703 */
4704 dev_priv->pm.irqs_enabled = true;
4705
4706 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4707}
4708
Daniel Vetterfca52a52014-09-30 10:56:45 +02004709/**
4710 * intel_irq_uninstall - finilizes all irq handling
4711 * @dev_priv: i915 device instance
4712 *
4713 * This stops interrupt and hotplug handling and unregisters and frees all
4714 * resources acquired in the init functions.
4715 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004716void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4717{
4718 drm_irq_uninstall(dev_priv->dev);
4719 intel_hpd_cancel_work(dev_priv);
4720 dev_priv->pm.irqs_enabled = false;
4721}
4722
Daniel Vetterfca52a52014-09-30 10:56:45 +02004723/**
4724 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4725 * @dev_priv: i915 device instance
4726 *
4727 * This function is used to disable interrupts at runtime, both in the runtime
4728 * pm and the system suspend/resume code.
4729 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004730void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004731{
Daniel Vetterb9632912014-09-30 10:56:44 +02004732 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004733 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004734 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004735}
4736
Daniel Vetterfca52a52014-09-30 10:56:45 +02004737/**
4738 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4739 * @dev_priv: i915 device instance
4740 *
4741 * This function is used to enable interrupts at runtime, both in the runtime
4742 * pm and the system suspend/resume code.
4743 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004744void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004745{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004746 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004747 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4748 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004749}