blob: fe8196b17a5e46712a95b0aba9f9ba04b17e81d7 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200222#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300223#define DSI_MAX_NR_LANES 5
224
225enum dsi_lane_function {
226 DSI_LANE_UNUSED = 0,
227 DSI_LANE_CLK,
228 DSI_LANE_DATA1,
229 DSI_LANE_DATA2,
230 DSI_LANE_DATA3,
231 DSI_LANE_DATA4,
232};
233
234struct dsi_lane_config {
235 enum dsi_lane_function function;
236 u8 polarity;
237};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200238
239struct dsi_isr_data {
240 omap_dsi_isr_t isr;
241 void *arg;
242 u32 mask;
243};
244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200245enum fifo_size {
246 DSI_FIFO_SIZE_0 = 0,
247 DSI_FIFO_SIZE_32 = 1,
248 DSI_FIFO_SIZE_64 = 2,
249 DSI_FIFO_SIZE_96 = 3,
250 DSI_FIFO_SIZE_128 = 4,
251};
252
Archit Tanejad6049142011-08-22 11:58:08 +0530253enum dsi_vc_source {
254 DSI_VC_SOURCE_L4 = 0,
255 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256};
257
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200258struct dsi_irq_stats {
259 unsigned long last_reset;
260 unsigned irq_count;
261 unsigned dsi_irqs[32];
262 unsigned vc_irqs[4][32];
263 unsigned cio_irqs[32];
264};
265
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200266struct dsi_isr_tables {
267 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
268 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
270};
271
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272struct dsi_clk_calc_ctx {
273 struct platform_device *dsidev;
274
275 /* inputs */
276
277 const struct omap_dss_dsi_config *config;
278
279 unsigned long req_pck_min, req_pck_nom, req_pck_max;
280
281 /* outputs */
282
283 struct dsi_clock_info dsi_cinfo;
284 struct dispc_clock_info dispc_cinfo;
285
286 struct omap_video_timings dispc_vm;
287 struct omap_dss_dsi_videomode_timings dsi_vm;
288};
289
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530290struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000291 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200292 void __iomem *proto_base;
293 void __iomem *phy_base;
294 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300295
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200296 int module_id;
297
archit tanejaaffe3602011-02-23 08:41:03 +0000298 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300300 bool is_enabled;
301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300302 struct clk *dss_clk;
303 struct clk *sys_clk;
304
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200305 struct dispc_clock_info user_dispc_cinfo;
306 struct dsi_clock_info user_dsi_cinfo;
307
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200308 struct dsi_clock_info current_cinfo;
309
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300310 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200311 struct regulator *vdds_dsi_reg;
312
313 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530314 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300316 enum fifo_size tx_fifo_size;
317 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530318 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319 } vc[4];
320
321 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200322 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323
324 unsigned pll_locked;
325
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200326 spinlock_t irq_lock;
327 struct dsi_isr_tables isr_tables;
328 /* space for a copy used by the interrupt handler */
329 struct dsi_isr_tables isr_tables_copy;
330
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200331 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300332#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200333 unsigned update_bytes;
334#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200335
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300337 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200338
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200339 void (*framedone_callback)(int, void *);
340 void *framedone_data;
341
342 struct delayed_work framedone_timeout_work;
343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344#ifdef DSI_CATCH_MISSING_TE
345 struct timer_list te_timer;
346#endif
347
348 unsigned long cache_req_pck;
349 unsigned long cache_clk_freq;
350 struct dsi_clock_info cache_cinfo;
351
352 u32 errors;
353 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300354#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200355 ktime_t perf_setup_time;
356 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200357#endif
358 int debug_read;
359 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200360
361#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
362 spinlock_t irq_stats_lock;
363 struct dsi_irq_stats irq_stats;
364#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500365 /* DSI PLL Parameter Ranges */
366 unsigned long regm_max, regn_max;
367 unsigned long regm_dispc_max, regm_dsi_max;
368 unsigned long fint_min, fint_max;
369 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300370
Tomi Valkeinend9820852011-10-12 15:05:59 +0300371 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200372 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530373
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300374 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
375 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300376
377 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530378
379 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530380 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530381 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530382 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530383 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530384
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300385 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387
Archit Taneja2e868db2011-05-12 17:26:28 +0530388struct dsi_packet_sent_handler_data {
389 struct platform_device *dsidev;
390 struct completion *completion;
391};
392
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300393struct dsi_module_id_data {
394 u32 address;
395 int id;
396};
397
398static const struct of_device_id dsi_of_match[];
399
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300400#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030401static bool dsi_perf;
402module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200403#endif
404
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
406{
407 return dev_get_drvdata(&dsidev->dev);
408}
409
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530410static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
411{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300412 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530413}
414
415struct platform_device *dsi_get_dsidev_from_id(int module)
416{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300417 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530418 enum omap_dss_output_id id;
419
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300420 switch (module) {
421 case 0:
422 id = OMAP_DSS_OUTPUT_DSI1;
423 break;
424 case 1:
425 id = OMAP_DSS_OUTPUT_DSI2;
426 break;
427 default:
428 return NULL;
429 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530430
431 out = omap_dss_get_output(id);
432
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300433 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530434}
435
436static inline void dsi_write_reg(struct platform_device *dsidev,
437 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200440 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530441
Tomi Valkeinen68104462013-12-17 13:53:28 +0200442 switch(idx.module) {
443 case DSI_PROTO: base = dsi->proto_base; break;
444 case DSI_PHY: base = dsi->phy_base; break;
445 case DSI_PLL: base = dsi->pll_base; break;
446 default: return;
447 }
448
449 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200450}
451
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530452static inline u32 dsi_read_reg(struct platform_device *dsidev,
453 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200454{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200456 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530457
Tomi Valkeinen68104462013-12-17 13:53:28 +0200458 switch(idx.module) {
459 case DSI_PROTO: base = dsi->proto_base; break;
460 case DSI_PHY: base = dsi->phy_base; break;
461 case DSI_PLL: base = dsi->pll_base; break;
462 default: return 0;
463 }
464
465 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466}
467
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300468static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530470 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
472
473 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300476static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200477{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530478 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
479 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
480
481 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530484static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200485{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530486 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
487
488 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200489}
490
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200491static void dsi_completion_handler(void *data, u32 mask)
492{
493 complete((struct completion *)data);
494}
495
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530496static inline int wait_for_bit_change(struct platform_device *dsidev,
497 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200498{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300499 unsigned long timeout;
500 ktime_t wait;
501 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300503 /* first busyloop to see if the bit changes right away */
504 t = 100;
505 while (t-- > 0) {
506 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
507 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508 }
509
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300510 /* then loop for 500ms, sleeping for 1ms in between */
511 timeout = jiffies + msecs_to_jiffies(500);
512 while (time_before(jiffies, timeout)) {
513 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
514 return value;
515
516 wait = ns_to_ktime(1000 * 1000);
517 set_current_state(TASK_UNINTERRUPTIBLE);
518 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
519 }
520
521 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200522}
523
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530524u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
525{
526 switch (fmt) {
527 case OMAP_DSS_DSI_FMT_RGB888:
528 case OMAP_DSS_DSI_FMT_RGB666:
529 return 24;
530 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
531 return 18;
532 case OMAP_DSS_DSI_FMT_RGB565:
533 return 16;
534 default:
535 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300536 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530537 }
538}
539
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300540#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530541static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200542{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530543 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
544 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200545}
546
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530547static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
550 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551}
552
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530553static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530555 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200556 ktime_t t, setup_time, trans_time;
557 u32 total_bytes;
558 u32 setup_us, trans_us, total_us;
559
560 if (!dsi_perf)
561 return;
562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200563 t = ktime_get();
564
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530565 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566 setup_us = (u32)ktime_to_us(setup_time);
567 if (setup_us == 0)
568 setup_us = 1;
569
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530570 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200571 trans_us = (u32)ktime_to_us(trans_time);
572 if (trans_us == 0)
573 trans_us = 1;
574
575 total_us = setup_us + trans_us;
576
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200577 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200579 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
580 "%u bytes, %u kbytes/sec\n",
581 name,
582 setup_us,
583 trans_us,
584 total_us,
585 1000*1000 / total_us,
586 total_bytes,
587 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200588}
589#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300590static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
591{
592}
593
594static inline void dsi_perf_mark_start(struct platform_device *dsidev)
595{
596}
597
598static inline void dsi_perf_show(struct platform_device *dsidev,
599 const char *name)
600{
601}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602#endif
603
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530604static int verbose_irq;
605
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606static void print_irq_status(u32 status)
607{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200608 if (status == 0)
609 return;
610
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530611 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200613
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530614#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
615
616 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
617 status,
618 verbose_irq ? PIS(VC0) : "",
619 verbose_irq ? PIS(VC1) : "",
620 verbose_irq ? PIS(VC2) : "",
621 verbose_irq ? PIS(VC3) : "",
622 PIS(WAKEUP),
623 PIS(RESYNC),
624 PIS(PLL_LOCK),
625 PIS(PLL_UNLOCK),
626 PIS(PLL_RECALL),
627 PIS(COMPLEXIO_ERR),
628 PIS(HS_TX_TIMEOUT),
629 PIS(LP_RX_TIMEOUT),
630 PIS(TE_TRIGGER),
631 PIS(ACK_TRIGGER),
632 PIS(SYNC_LOST),
633 PIS(LDO_POWER_GOOD),
634 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200636}
637
638static void print_irq_status_vc(int channel, u32 status)
639{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200640 if (status == 0)
641 return;
642
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530643 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530646#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
647
648 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
649 channel,
650 status,
651 PIS(CS),
652 PIS(ECC_CORR),
653 PIS(ECC_NO_CORR),
654 verbose_irq ? PIS(PACKET_SENT) : "",
655 PIS(BTA),
656 PIS(FIFO_TX_OVF),
657 PIS(FIFO_RX_OVF),
658 PIS(FIFO_TX_UDF),
659 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200660#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661}
662
663static void print_irq_status_cio(u32 status)
664{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200665 if (status == 0)
666 return;
667
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530668#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200669
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530670 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
671 status,
672 PIS(ERRSYNCESC1),
673 PIS(ERRSYNCESC2),
674 PIS(ERRSYNCESC3),
675 PIS(ERRESC1),
676 PIS(ERRESC2),
677 PIS(ERRESC3),
678 PIS(ERRCONTROL1),
679 PIS(ERRCONTROL2),
680 PIS(ERRCONTROL3),
681 PIS(STATEULPS1),
682 PIS(STATEULPS2),
683 PIS(STATEULPS3),
684 PIS(ERRCONTENTIONLP0_1),
685 PIS(ERRCONTENTIONLP1_1),
686 PIS(ERRCONTENTIONLP0_2),
687 PIS(ERRCONTENTIONLP1_2),
688 PIS(ERRCONTENTIONLP0_3),
689 PIS(ERRCONTENTIONLP1_3),
690 PIS(ULPSACTIVENOT_ALL0),
691 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693}
694
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200695#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530696static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
697 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530699 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200700 int i;
701
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530702 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200703
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530704 dsi->irq_stats.irq_count++;
705 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200706
707 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530712 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200713}
714#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530715#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200716#endif
717
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200718static int debug_irq;
719
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
721 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200722{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724 int i;
725
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200726 if (irqstatus & DSI_IRQ_ERROR_MASK) {
727 DSSERR("DSI error, irqstatus %x\n", irqstatus);
728 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->errors_lock);
730 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
731 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 } else if (debug_irq) {
733 print_irq_status(irqstatus);
734 }
735
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 for (i = 0; i < 4; ++i) {
737 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
738 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
739 i, vcstatus[i]);
740 print_irq_status_vc(i, vcstatus[i]);
741 } else if (debug_irq) {
742 print_irq_status_vc(i, vcstatus[i]);
743 }
744 }
745
746 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
747 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
748 print_irq_status_cio(ciostatus);
749 } else if (debug_irq) {
750 print_irq_status_cio(ciostatus);
751 }
752}
753
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754static void dsi_call_isrs(struct dsi_isr_data *isr_array,
755 unsigned isr_array_size, u32 irqstatus)
756{
757 struct dsi_isr_data *isr_data;
758 int i;
759
760 for (i = 0; i < isr_array_size; i++) {
761 isr_data = &isr_array[i];
762 if (isr_data->isr && isr_data->mask & irqstatus)
763 isr_data->isr(isr_data->arg, irqstatus);
764 }
765}
766
767static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
768 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
769{
770 int i;
771
772 dsi_call_isrs(isr_tables->isr_table,
773 ARRAY_SIZE(isr_tables->isr_table),
774 irqstatus);
775
776 for (i = 0; i < 4; ++i) {
777 if (vcstatus[i] == 0)
778 continue;
779 dsi_call_isrs(isr_tables->isr_table_vc[i],
780 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
781 vcstatus[i]);
782 }
783
784 if (ciostatus != 0)
785 dsi_call_isrs(isr_tables->isr_table_cio,
786 ARRAY_SIZE(isr_tables->isr_table_cio),
787 ciostatus);
788}
789
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200790static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
791{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530793 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200794 u32 irqstatus, vcstatus[4], ciostatus;
795 int i;
796
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530797 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530798 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530799
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300800 if (!dsi->is_enabled)
801 return IRQ_NONE;
802
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200806
807 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530809 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200810 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200812
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200814 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530815 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816
817 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818 if ((irqstatus & (1 << i)) == 0) {
819 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300821 }
822
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828 }
829
830 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200836 } else {
837 ciostatus = 0;
838 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200839
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200840#ifdef DSI_CATCH_MISSING_TE
841 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200843#endif
844
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200845 /* make a copy and unlock, so that isrs can unregister
846 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
848 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200849
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530854 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200855
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200857
archit tanejaaffe3602011-02-23 08:41:03 +0000858 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200859}
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
863 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 unsigned isr_array_size, u32 default_mask,
865 const struct dsi_reg enable_reg,
866 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200867{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868 struct dsi_isr_data *isr_data;
869 u32 mask;
870 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200871 int i;
872
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200874
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875 for (i = 0; i < isr_array_size; i++) {
876 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878 if (isr_data->isr == NULL)
879 continue;
880
881 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200882 }
883
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530884 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530886 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
887 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200888
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200889 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530890 dsi_read_reg(dsidev, enable_reg);
891 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200892}
893
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530894/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530895static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200896{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530897 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200898 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200899#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200901#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
903 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904 DSI_IRQENABLE, DSI_IRQSTATUS);
905}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200906
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530907/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530908static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200909{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
911
912 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
913 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200914 DSI_VC_IRQ_ERROR_MASK,
915 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
916}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200917
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530918/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530919static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530921 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
922
923 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
924 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925 DSI_CIO_IRQ_ERROR_MASK,
926 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932 unsigned long flags;
933 int vc;
934
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530935 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530939 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530941 _omap_dsi_set_irqs_vc(dsidev, vc);
942 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945}
946
947static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
948 struct dsi_isr_data *isr_array, unsigned isr_array_size)
949{
950 struct dsi_isr_data *isr_data;
951 int free_idx;
952 int i;
953
954 BUG_ON(isr == NULL);
955
956 /* check for duplicate entry and find a free slot */
957 free_idx = -1;
958 for (i = 0; i < isr_array_size; i++) {
959 isr_data = &isr_array[i];
960
961 if (isr_data->isr == isr && isr_data->arg == arg &&
962 isr_data->mask == mask) {
963 return -EINVAL;
964 }
965
966 if (isr_data->isr == NULL && free_idx == -1)
967 free_idx = i;
968 }
969
970 if (free_idx == -1)
971 return -EBUSY;
972
973 isr_data = &isr_array[free_idx];
974 isr_data->isr = isr;
975 isr_data->arg = arg;
976 isr_data->mask = mask;
977
978 return 0;
979}
980
981static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
982 struct dsi_isr_data *isr_array, unsigned isr_array_size)
983{
984 struct dsi_isr_data *isr_data;
985 int i;
986
987 for (i = 0; i < isr_array_size; i++) {
988 isr_data = &isr_array[i];
989 if (isr_data->isr != isr || isr_data->arg != arg ||
990 isr_data->mask != mask)
991 continue;
992
993 isr_data->isr = NULL;
994 isr_data->arg = NULL;
995 isr_data->mask = 0;
996
997 return 0;
998 }
999
1000 return -EINVAL;
1001}
1002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1004 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007 unsigned long flags;
1008 int r;
1009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1013 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301016 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
1020 return r;
1021}
1022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301023static int dsi_unregister_isr(struct platform_device *dsidev,
1024 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027 unsigned long flags;
1028 int r;
1029
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1033 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034
1035 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301036 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
1040 return r;
1041}
1042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301043static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1044 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047 unsigned long flags;
1048 int r;
1049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 dsi->isr_tables.isr_table_vc[channel],
1054 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
1056 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301057 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001060
1061 return r;
1062}
1063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301064static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1065 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001068 unsigned long flags;
1069 int r;
1070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301071 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001072
1073 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301074 dsi->isr_tables.isr_table_vc[channel],
1075 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076
1077 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301078 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301080 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001081
1082 return r;
1083}
1084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301085static int dsi_register_isr_cio(struct platform_device *dsidev,
1086 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001089 unsigned long flags;
1090 int r;
1091
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301092 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1095 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001096
1097 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001101
1102 return r;
1103}
1104
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301105static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1106 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301108 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001109 unsigned long flags;
1110 int r;
1111
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301112 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301114 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1115 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001116
1117 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301118 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121
1122 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123}
1124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301125static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001126{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301127 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128 unsigned long flags;
1129 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301130 spin_lock_irqsave(&dsi->errors_lock, flags);
1131 e = dsi->errors;
1132 dsi->errors = 0;
1133 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134 return e;
1135}
1136
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001137int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001139 int r;
1140 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1141
1142 DSSDBG("dsi_runtime_get\n");
1143
1144 r = pm_runtime_get_sync(&dsi->pdev->dev);
1145 WARN_ON(r < 0);
1146 return r < 0 ? r : 0;
1147}
1148
1149void dsi_runtime_put(struct platform_device *dsidev)
1150{
1151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1152 int r;
1153
1154 DSSDBG("dsi_runtime_put\n");
1155
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001156 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001157 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158}
1159
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001160static int dsi_regulator_init(struct platform_device *dsidev)
1161{
1162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1163 struct regulator *vdds_dsi;
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001164 int r;
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001165
1166 if (dsi->vdds_dsi_reg != NULL)
1167 return 0;
1168
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001169 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001170
1171 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001172 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001173 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001174 return PTR_ERR(vdds_dsi);
1175 }
1176
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001177 if (regulator_can_change_voltage(vdds_dsi)) {
1178 r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
1179 if (r) {
1180 devm_regulator_put(vdds_dsi);
1181 DSSERR("can't set the DSI regulator voltage\n");
1182 return r;
1183 }
1184 }
1185
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001186 dsi->vdds_dsi_reg = vdds_dsi;
1187
1188 return 0;
1189}
1190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301192static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1193 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1196
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301198 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301200 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301202 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 DSSERR("cannot lock PLL when enabling clocks\n");
1205 }
1206}
1207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301208static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209{
1210 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001211 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001213 /* A dummy read using the SCP interface to any DSIPHY register is
1214 * required after DSIPHY reset to complete the reset of the DSI complex
1215 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001218 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1219 b0 = 28;
1220 b1 = 27;
1221 b2 = 26;
1222 } else {
1223 b0 = 24;
1224 b1 = 25;
1225 b2 = 26;
1226 }
1227
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301228#define DSI_FLD_GET(fld, start, end)\
1229 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1230
1231 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1232 DSI_FLD_GET(PLL_STATUS, 0, 0),
1233 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1234 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1235 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1236 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1237 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1238 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1239 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1240
1241#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001245{
1246 DSSDBG("dsi_if_enable(%d)\n", enable);
1247
1248 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1253 return -EIO;
1254 }
1255
1256 return 0;
1257}
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301261 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1262
1263 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264}
1265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301266static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1269
1270 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271}
1272
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301273static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301275 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1276
1277 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278}
1279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301280static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281{
1282 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001283 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001285 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301286 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001287 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301289 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301290 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 }
1292
1293 return r;
1294}
1295
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001296static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
1297 unsigned long lp_clk_min, unsigned long lp_clk_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001299 unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
1300 unsigned lp_clk_div;
1301 unsigned long lp_clk;
1302
1303 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1304 lp_clk = dsi_fclk / 2 / lp_clk_div;
1305
1306 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1307 return -EINVAL;
1308
1309 cinfo->lp_clk_div = lp_clk_div;
1310 cinfo->lp_clk = lp_clk;
1311
1312 return 0;
1313}
1314
Tomi Valkeinen57612172012-11-27 17:32:36 +02001315static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001316{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 unsigned long dsi_fclk;
1319 unsigned lp_clk_div;
1320 unsigned long lp_clk;
1321
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001322 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301324 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001325 return -EINVAL;
1326
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301327 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328
1329 lp_clk = dsi_fclk / 2 / lp_clk_div;
1330
1331 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301332 dsi->current_cinfo.lp_clk = lp_clk;
1333 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335 /* LP_CLK_DIVISOR */
1336 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301338 /* LP_RX_SYNCHRO_ENABLE */
1339 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340
1341 return 0;
1342}
1343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301344static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001345{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301346 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1347
1348 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301349 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001350}
1351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355
1356 WARN_ON(dsi->scp_clk_refcount == 0);
1357 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301358 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001359}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360
1361enum dsi_pll_power_state {
1362 DSI_PLL_POWER_OFF = 0x0,
1363 DSI_PLL_POWER_ON_HSCLK = 0x1,
1364 DSI_PLL_POWER_ON_ALL = 0x2,
1365 DSI_PLL_POWER_ON_DIV = 0x3,
1366};
1367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301368static int dsi_pll_power(struct platform_device *dsidev,
1369 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001370{
1371 int t = 0;
1372
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001373 /* DSI-PLL power command 0x3 is not working */
1374 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1375 state == DSI_PLL_POWER_ON_DIV)
1376 state = DSI_PLL_POWER_ON_ALL;
1377
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301378 /* PLL_PWR_CMD */
1379 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380
1381 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301382 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001383 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 DSSERR("Failed to set DSI PLL power mode to %d\n",
1385 state);
1386 return -ENODEV;
1387 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001388 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 }
1390
1391 return 0;
1392}
1393
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001394unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1395{
1396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1397 return clk_get_rate(dsi->sys_clk);
1398}
1399
1400bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1401 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1402{
1403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1404 int regm, regm_start, regm_stop;
1405 unsigned long out_max;
1406 unsigned long out;
1407
1408 out_min = out_min ? out_min : 1;
1409 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1410
1411 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1412 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1413
1414 for (regm = regm_start; regm <= regm_stop; ++regm) {
1415 out = pll / regm;
1416
1417 if (func(regm, out, data))
1418 return true;
1419 }
1420
1421 return false;
1422}
1423
1424bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1425 unsigned long pll_min, unsigned long pll_max,
1426 dsi_pll_calc_func func, void *data)
1427{
1428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1429 int regn, regn_start, regn_stop;
1430 int regm, regm_start, regm_stop;
1431 unsigned long fint, pll;
1432 const unsigned long pll_hw_max = 1800000000;
1433 unsigned long fint_hw_min, fint_hw_max;
1434
1435 fint_hw_min = dsi->fint_min;
1436 fint_hw_max = dsi->fint_max;
1437
1438 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1439 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1440
1441 pll_max = pll_max ? pll_max : ULONG_MAX;
1442
1443 for (regn = regn_start; regn <= regn_stop; ++regn) {
1444 fint = clkin / regn;
1445
1446 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1447 1ul);
1448 regm_stop = min3(pll_max / fint / 2,
1449 pll_hw_max / fint / 2,
1450 dsi->regm_max);
1451
1452 for (regm = regm_start; regm <= regm_stop; ++regm) {
1453 pll = 2 * regm * fint;
1454
1455 if (func(regn, regm, fint, pll, data))
1456 return true;
1457 }
1458 }
1459
1460 return false;
1461}
1462
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001463/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001464static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001465 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1468
1469 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470 return -EINVAL;
1471
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301472 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473 return -EINVAL;
1474
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001476 return -EINVAL;
1477
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301478 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479 return -EINVAL;
1480
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001481 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1482 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301484 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 return -EINVAL;
1486
1487 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1488
1489 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1490 return -EINVAL;
1491
Archit Taneja1bb47832011-02-24 14:17:30 +05301492 if (cinfo->regm_dispc > 0)
1493 cinfo->dsi_pll_hsdiv_dispc_clk =
1494 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001495 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301496 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001497
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 if (cinfo->regm_dsi > 0)
1499 cinfo->dsi_pll_hsdiv_dsi_clk =
1500 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301502 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
1504 return 0;
1505}
1506
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001507static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001508{
1509 unsigned long max_dsi_fck;
1510
1511 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1512
1513 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1514 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1515}
1516
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001517static int dsi_wait_hsdiv_ack(struct platform_device *dsidev, u32 hsdiv_ack_mask)
1518{
1519 int t = 100;
1520
1521 while (t-- > 0) {
1522 u32 v = dsi_read_reg(dsidev, DSI_PLL_STATUS);
1523 v &= hsdiv_ack_mask;
1524 if (v == hsdiv_ack_mask)
1525 return 0;
1526 }
1527
1528 return -ETIMEDOUT;
1529}
1530
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301531int dsi_pll_set_clock_div(struct platform_device *dsidev,
1532 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001533{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301534 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001535 int r = 0;
1536 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001537 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001538 u8 regn_start, regn_end, regm_start, regm_end;
1539 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001540
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301541 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001542
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001543 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301544 dsi->current_cinfo.fint = cinfo->fint;
1545 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1546 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301547 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301548 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301549 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301551 dsi->current_cinfo.regn = cinfo->regn;
1552 dsi->current_cinfo.regm = cinfo->regm;
1553 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1554 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001555
1556 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1557
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001558 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001559
1560 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001561 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001562 cinfo->regm,
1563 cinfo->regn,
1564 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001565 cinfo->clkin4ddr);
1566
1567 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1568 cinfo->clkin4ddr / 1000 / 1000 / 2);
1569
1570 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1571
Archit Taneja1bb47832011-02-24 14:17:30 +05301572 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301573 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1574 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301575 cinfo->dsi_pll_hsdiv_dispc_clk);
1576 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301577 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1578 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301579 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001580
Taneja, Archit49641112011-03-14 23:28:23 -05001581 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1582 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1583 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1584 &regm_dispc_end);
1585 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1586 &regm_dsi_end);
1587
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301588 /* DSI_PLL_AUTOMODE = manual */
1589 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301591 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001592 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001593 /* DSI_PLL_REGN */
1594 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1595 /* DSI_PLL_REGM */
1596 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1597 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301598 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001599 regm_dispc_start, regm_dispc_end);
1600 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301601 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001602 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301603 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001604
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301605 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001606
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001607 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1608
Archit Taneja9613c022011-03-22 06:33:36 -05001609 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1610 f = cinfo->fint < 1000000 ? 0x3 :
1611 cinfo->fint < 1250000 ? 0x4 :
1612 cinfo->fint < 1500000 ? 0x5 :
1613 cinfo->fint < 1750000 ? 0x6 :
1614 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001615
1616 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1617 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1618 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1619
Tomi Valkeinena7f91ed2014-10-22 11:21:11 +03001620 l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001621 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001622
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001623 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1624 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1625 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001626 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1627 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301628 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001629
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301630 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301632 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633 DSSERR("dsi pll go bit not going down.\n");
1634 r = -EIO;
1635 goto err;
1636 }
1637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301638 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639 DSSERR("cannot lock PLL\n");
1640 r = -EIO;
1641 goto err;
1642 }
1643
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301644 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301646 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1648 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1649 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1650 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1651 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1652 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1653 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1654 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1655 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1656 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1657 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1658 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1659 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1660 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301661 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001662
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001663 r = dsi_wait_hsdiv_ack(dsidev, BIT(7) | BIT(8));
1664 if (r) {
1665 DSSERR("failed to enable HSDIV clocks: %d\n", r);
1666 goto err;
1667 }
1668
1669
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001670 DSSDBG("PLL config done\n");
1671err:
1672 return r;
1673}
1674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301675int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1676 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001677{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001679 int r = 0;
1680 enum dsi_pll_power_state pwstate;
1681
1682 DSSDBG("PLL init\n");
1683
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001684 /*
1685 * It seems that on many OMAPs we need to enable both to have a
1686 * functional HSDivider.
1687 */
1688 enable_hsclk = enable_hsdiv = true;
1689
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001690 r = dsi_regulator_init(dsidev);
1691 if (r)
1692 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301694 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001695 /*
1696 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1697 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301698 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001699
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301700 if (!dsi->vdds_dsi_enabled) {
1701 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001702 if (r)
1703 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301704 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001705 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706
1707 /* XXX PLL does not come out of reset without this... */
1708 dispc_pck_free_enable(1);
1709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301710 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001711 DSSERR("PLL not coming out of reset.\n");
1712 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001713 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714 goto err1;
1715 }
1716
1717 /* XXX ... but if left on, we get problems when planes do not
1718 * fill the whole display. No idea about this */
1719 dispc_pck_free_enable(0);
1720
1721 if (enable_hsclk && enable_hsdiv)
1722 pwstate = DSI_PLL_POWER_ON_ALL;
1723 else if (enable_hsclk)
1724 pwstate = DSI_PLL_POWER_ON_HSCLK;
1725 else if (enable_hsdiv)
1726 pwstate = DSI_PLL_POWER_ON_DIV;
1727 else
1728 pwstate = DSI_PLL_POWER_OFF;
1729
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301730 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001731
1732 if (r)
1733 goto err1;
1734
1735 DSSDBG("PLL init done\n");
1736
1737 return 0;
1738err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301739 if (dsi->vdds_dsi_enabled) {
1740 regulator_disable(dsi->vdds_dsi_reg);
1741 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001742 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001743err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301744 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301745 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001746 return r;
1747}
1748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301749void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001750{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301751 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1752
1753 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301754 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001755 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301756 WARN_ON(!dsi->vdds_dsi_enabled);
1757 regulator_disable(dsi->vdds_dsi_reg);
1758 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001759 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001760
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301761 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301762 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001763
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001764 DSSDBG("PLL uninit done\n");
1765}
1766
Archit Taneja5a8b5722011-05-12 17:26:29 +05301767static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1768 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001769{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301770 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1771 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301772 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001773 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301774
1775 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301776 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001778 if (dsi_runtime_get(dsidev))
1779 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001780
Archit Taneja5a8b5722011-05-12 17:26:29 +05301781 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001782
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001783 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001784
1785 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1786
1787 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1788 cinfo->clkin4ddr, cinfo->regm);
1789
Archit Taneja84309f12011-12-12 11:47:41 +05301790 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1791 dss_feat_get_clk_source_name(dsi_module == 0 ?
1792 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1793 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301794 cinfo->dsi_pll_hsdiv_dispc_clk,
1795 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301796 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001797 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798
Archit Taneja84309f12011-12-12 11:47:41 +05301799 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1800 dss_feat_get_clk_source_name(dsi_module == 0 ?
1801 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1802 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301803 cinfo->dsi_pll_hsdiv_dsi_clk,
1804 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301805 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001806 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001807
Archit Taneja5a8b5722011-05-12 17:26:29 +05301808 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001809
Archit Taneja067a57e2011-03-02 11:57:25 +05301810 seq_printf(s, "dsi fclk source = %s (%s)\n",
1811 dss_get_generic_clk_source_name(dsi_clk_src),
1812 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001813
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301814 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001815
1816 seq_printf(s, "DDR_CLK\t\t%lu\n",
1817 cinfo->clkin4ddr / 4);
1818
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301819 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001820
1821 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1822
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001823 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001824}
1825
Archit Taneja5a8b5722011-05-12 17:26:29 +05301826void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001827{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301828 struct platform_device *dsidev;
1829 int i;
1830
1831 for (i = 0; i < MAX_NUM_DSI; i++) {
1832 dsidev = dsi_get_dsidev_from_id(i);
1833 if (dsidev)
1834 dsi_dump_dsidev_clocks(dsidev, s);
1835 }
1836}
1837
1838#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1839static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1840 struct seq_file *s)
1841{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301842 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001843 unsigned long flags;
1844 struct dsi_irq_stats stats;
1845
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301846 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001847
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301848 stats = dsi->irq_stats;
1849 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1850 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001851
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301852 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001853
1854 seq_printf(s, "period %u ms\n",
1855 jiffies_to_msecs(jiffies - stats.last_reset));
1856
1857 seq_printf(s, "irqs %d\n", stats.irq_count);
1858#define PIS(x) \
1859 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1860
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001861 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001862 PIS(VC0);
1863 PIS(VC1);
1864 PIS(VC2);
1865 PIS(VC3);
1866 PIS(WAKEUP);
1867 PIS(RESYNC);
1868 PIS(PLL_LOCK);
1869 PIS(PLL_UNLOCK);
1870 PIS(PLL_RECALL);
1871 PIS(COMPLEXIO_ERR);
1872 PIS(HS_TX_TIMEOUT);
1873 PIS(LP_RX_TIMEOUT);
1874 PIS(TE_TRIGGER);
1875 PIS(ACK_TRIGGER);
1876 PIS(SYNC_LOST);
1877 PIS(LDO_POWER_GOOD);
1878 PIS(TA_TIMEOUT);
1879#undef PIS
1880
1881#define PIS(x) \
1882 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1883 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1884 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1885 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1886 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1887
1888 seq_printf(s, "-- VC interrupts --\n");
1889 PIS(CS);
1890 PIS(ECC_CORR);
1891 PIS(PACKET_SENT);
1892 PIS(FIFO_TX_OVF);
1893 PIS(FIFO_RX_OVF);
1894 PIS(BTA);
1895 PIS(ECC_NO_CORR);
1896 PIS(FIFO_TX_UDF);
1897 PIS(PP_BUSY_CHANGE);
1898#undef PIS
1899
1900#define PIS(x) \
1901 seq_printf(s, "%-20s %10d\n", #x, \
1902 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1903
1904 seq_printf(s, "-- CIO interrupts --\n");
1905 PIS(ERRSYNCESC1);
1906 PIS(ERRSYNCESC2);
1907 PIS(ERRSYNCESC3);
1908 PIS(ERRESC1);
1909 PIS(ERRESC2);
1910 PIS(ERRESC3);
1911 PIS(ERRCONTROL1);
1912 PIS(ERRCONTROL2);
1913 PIS(ERRCONTROL3);
1914 PIS(STATEULPS1);
1915 PIS(STATEULPS2);
1916 PIS(STATEULPS3);
1917 PIS(ERRCONTENTIONLP0_1);
1918 PIS(ERRCONTENTIONLP1_1);
1919 PIS(ERRCONTENTIONLP0_2);
1920 PIS(ERRCONTENTIONLP1_2);
1921 PIS(ERRCONTENTIONLP0_3);
1922 PIS(ERRCONTENTIONLP1_3);
1923 PIS(ULPSACTIVENOT_ALL0);
1924 PIS(ULPSACTIVENOT_ALL1);
1925#undef PIS
1926}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001927
Archit Taneja5a8b5722011-05-12 17:26:29 +05301928static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001929{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301930 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1931
Archit Taneja5a8b5722011-05-12 17:26:29 +05301932 dsi_dump_dsidev_irqs(dsidev, s);
1933}
1934
1935static void dsi2_dump_irqs(struct seq_file *s)
1936{
1937 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1938
1939 dsi_dump_dsidev_irqs(dsidev, s);
1940}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301941#endif
1942
1943static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1944 struct seq_file *s)
1945{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301946#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001947
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001948 if (dsi_runtime_get(dsidev))
1949 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301950 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001951
1952 DUMPREG(DSI_REVISION);
1953 DUMPREG(DSI_SYSCONFIG);
1954 DUMPREG(DSI_SYSSTATUS);
1955 DUMPREG(DSI_IRQSTATUS);
1956 DUMPREG(DSI_IRQENABLE);
1957 DUMPREG(DSI_CTRL);
1958 DUMPREG(DSI_COMPLEXIO_CFG1);
1959 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1960 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1961 DUMPREG(DSI_CLK_CTRL);
1962 DUMPREG(DSI_TIMING1);
1963 DUMPREG(DSI_TIMING2);
1964 DUMPREG(DSI_VM_TIMING1);
1965 DUMPREG(DSI_VM_TIMING2);
1966 DUMPREG(DSI_VM_TIMING3);
1967 DUMPREG(DSI_CLK_TIMING);
1968 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1969 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1970 DUMPREG(DSI_COMPLEXIO_CFG2);
1971 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1972 DUMPREG(DSI_VM_TIMING4);
1973 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1974 DUMPREG(DSI_VM_TIMING5);
1975 DUMPREG(DSI_VM_TIMING6);
1976 DUMPREG(DSI_VM_TIMING7);
1977 DUMPREG(DSI_STOPCLK_TIMING);
1978
1979 DUMPREG(DSI_VC_CTRL(0));
1980 DUMPREG(DSI_VC_TE(0));
1981 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1982 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1983 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1984 DUMPREG(DSI_VC_IRQSTATUS(0));
1985 DUMPREG(DSI_VC_IRQENABLE(0));
1986
1987 DUMPREG(DSI_VC_CTRL(1));
1988 DUMPREG(DSI_VC_TE(1));
1989 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1990 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1991 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1992 DUMPREG(DSI_VC_IRQSTATUS(1));
1993 DUMPREG(DSI_VC_IRQENABLE(1));
1994
1995 DUMPREG(DSI_VC_CTRL(2));
1996 DUMPREG(DSI_VC_TE(2));
1997 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1998 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1999 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
2000 DUMPREG(DSI_VC_IRQSTATUS(2));
2001 DUMPREG(DSI_VC_IRQENABLE(2));
2002
2003 DUMPREG(DSI_VC_CTRL(3));
2004 DUMPREG(DSI_VC_TE(3));
2005 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
2006 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
2007 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
2008 DUMPREG(DSI_VC_IRQSTATUS(3));
2009 DUMPREG(DSI_VC_IRQENABLE(3));
2010
2011 DUMPREG(DSI_DSIPHY_CFG0);
2012 DUMPREG(DSI_DSIPHY_CFG1);
2013 DUMPREG(DSI_DSIPHY_CFG2);
2014 DUMPREG(DSI_DSIPHY_CFG5);
2015
2016 DUMPREG(DSI_PLL_CONTROL);
2017 DUMPREG(DSI_PLL_STATUS);
2018 DUMPREG(DSI_PLL_GO);
2019 DUMPREG(DSI_PLL_CONFIGURATION1);
2020 DUMPREG(DSI_PLL_CONFIGURATION2);
2021
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302022 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002023 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002024#undef DUMPREG
2025}
2026
Archit Taneja5a8b5722011-05-12 17:26:29 +05302027static void dsi1_dump_regs(struct seq_file *s)
2028{
2029 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2030
2031 dsi_dump_dsidev_regs(dsidev, s);
2032}
2033
2034static void dsi2_dump_regs(struct seq_file *s)
2035{
2036 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2037
2038 dsi_dump_dsidev_regs(dsidev, s);
2039}
2040
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002041enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002042 DSI_COMPLEXIO_POWER_OFF = 0x0,
2043 DSI_COMPLEXIO_POWER_ON = 0x1,
2044 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2045};
2046
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302047static int dsi_cio_power(struct platform_device *dsidev,
2048 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002049{
2050 int t = 0;
2051
2052 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302053 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002054
2055 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302056 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2057 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002058 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002059 DSSERR("failed to set complexio power state to "
2060 "%d\n", state);
2061 return -ENODEV;
2062 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002063 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002064 }
2065
2066 return 0;
2067}
2068
Archit Taneja0c656222011-05-16 15:17:09 +05302069static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2070{
2071 int val;
2072
2073 /* line buffer on OMAP3 is 1024 x 24bits */
2074 /* XXX: for some reason using full buffer size causes
2075 * considerable TX slowdown with update sizes that fill the
2076 * whole buffer */
2077 if (!dss_has_feature(FEAT_DSI_GNQ))
2078 return 1023 * 3;
2079
2080 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2081
2082 switch (val) {
2083 case 1:
2084 return 512 * 3; /* 512x24 bits */
2085 case 2:
2086 return 682 * 3; /* 682x24 bits */
2087 case 3:
2088 return 853 * 3; /* 853x24 bits */
2089 case 4:
2090 return 1024 * 3; /* 1024x24 bits */
2091 case 5:
2092 return 1194 * 3; /* 1194x24 bits */
2093 case 6:
2094 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002095 case 7:
2096 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302097 default:
2098 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002099 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302100 }
2101}
2102
Archit Taneja9e7e9372012-08-14 12:29:22 +05302103static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002104{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002105 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2106 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2107 static const enum dsi_lane_function functions[] = {
2108 DSI_LANE_CLK,
2109 DSI_LANE_DATA1,
2110 DSI_LANE_DATA2,
2111 DSI_LANE_DATA3,
2112 DSI_LANE_DATA4,
2113 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002114 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002115 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002116
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302117 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302118
Tomi Valkeinen48368392011-10-13 11:22:39 +03002119 for (i = 0; i < dsi->num_lanes_used; ++i) {
2120 unsigned offset = offsets[i];
2121 unsigned polarity, lane_number;
2122 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302123
Tomi Valkeinen48368392011-10-13 11:22:39 +03002124 for (t = 0; t < dsi->num_lanes_supported; ++t)
2125 if (dsi->lanes[t].function == functions[i])
2126 break;
2127
2128 if (t == dsi->num_lanes_supported)
2129 return -EINVAL;
2130
2131 lane_number = t;
2132 polarity = dsi->lanes[t].polarity;
2133
2134 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2135 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302136 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002137
2138 /* clear the unused lanes */
2139 for (; i < dsi->num_lanes_supported; ++i) {
2140 unsigned offset = offsets[i];
2141
2142 r = FLD_MOD(r, 0, offset + 2, offset);
2143 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2144 }
2145
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302146 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002147
Tomi Valkeinen48368392011-10-13 11:22:39 +03002148 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002149}
2150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302153 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2154
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002155 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302156 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002157 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2158}
2159
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302160static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002161{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2163
2164 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002165 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2166}
2167
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169{
2170 u32 r;
2171 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2172 u32 tlpx_half, tclk_trail, tclk_zero;
2173 u32 tclk_prepare;
2174
2175 /* calculate timings */
2176
2177 /* 1 * DDR_CLK = 2 * UI */
2178
2179 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
2182 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002184
2185 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002187
2188 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002190
2191 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193
2194 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002196
2197 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002199
2200 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302201 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002202
2203 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 ths_prepare, ddr2ns(dsidev, ths_prepare),
2205 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002206 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302207 ths_trail, ddr2ns(dsidev, ths_trail),
2208 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002209
2210 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2211 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302212 tlpx_half, ddr2ns(dsidev, tlpx_half),
2213 tclk_trail, ddr2ns(dsidev, tclk_trail),
2214 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002215 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217
2218 /* program timings */
2219
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302220 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002221 r = FLD_MOD(r, ths_prepare, 31, 24);
2222 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2223 r = FLD_MOD(r, ths_trail, 15, 8);
2224 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302225 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002226
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302227 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002228 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002229 r = FLD_MOD(r, tclk_trail, 15, 8);
2230 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002231
2232 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2233 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2234 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2235 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2236 }
2237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302238 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002239
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302240 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002241 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302242 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002243}
2244
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002245/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302246static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002247 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002248{
Archit Taneja75d72472011-05-16 15:17:08 +05302249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002250 int i;
2251 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002252 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002253
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002254 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002255
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002256 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2257 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002258
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002259 if (mask_p & (1 << i))
2260 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002261
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002262 if (mask_n & (1 << i))
2263 l |= 1 << (i * 2 + (p ? 1 : 0));
2264 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002265
2266 /*
2267 * Bits in REGLPTXSCPDAT4TO0DXDY:
2268 * 17: DY0 18: DX0
2269 * 19: DY1 20: DX1
2270 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302271 * 23: DY3 24: DX3
2272 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002273 */
2274
2275 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302276
2277 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302278 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002279
2280 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302281
2282 /* ENLPTXSCPDAT */
2283 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002284}
2285
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302286static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002287{
2288 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302289 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002290 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302291 /* REGLPTXSCPDAT4TO0DXDY */
2292 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002293}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002294
Archit Taneja9e7e9372012-08-14 12:29:22 +05302295static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002296{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002297 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2298 int t, i;
2299 bool in_use[DSI_MAX_NR_LANES];
2300 static const u8 offsets_old[] = { 28, 27, 26 };
2301 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2302 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002303
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002304 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2305 offsets = offsets_old;
2306 else
2307 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002308
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002309 for (i = 0; i < dsi->num_lanes_supported; ++i)
2310 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002311
2312 t = 100000;
2313 while (true) {
2314 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002315 int ok;
2316
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302317 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002318
2319 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002320 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2321 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002322 ok++;
2323 }
2324
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002325 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002326 break;
2327
2328 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002329 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2330 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002331 continue;
2332
2333 DSSERR("CIO TXCLKESC%d domain not coming " \
2334 "out of reset\n", i);
2335 }
2336 return -EIO;
2337 }
2338 }
2339
2340 return 0;
2341}
2342
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002343/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302344static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002345{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002346 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2347 unsigned mask = 0;
2348 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002349
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002350 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2351 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2352 mask |= 1 << i;
2353 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002354
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002355 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002356}
2357
Archit Taneja9e7e9372012-08-14 12:29:22 +05302358static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002359{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302360 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002361 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002362 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302364 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365
Archit Taneja9e7e9372012-08-14 12:29:22 +05302366 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002367 if (r)
2368 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002369
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302370 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002371
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002372 /* A dummy read using the SCP interface to any DSIPHY register is
2373 * required after DSIPHY reset to complete the reset of the DSI complex
2374 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302375 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002376
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302377 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002378 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2379 r = -EIO;
2380 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002381 }
2382
Archit Taneja9e7e9372012-08-14 12:29:22 +05302383 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002384 if (r)
2385 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002386
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002387 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302388 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002389 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2390 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2391 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2392 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302393 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002394
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302395 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002396 unsigned mask_p;
2397 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302398
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002399 DSSDBG("manual ulps exit\n");
2400
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002401 /* ULPS is exited by Mark-1 state for 1ms, followed by
2402 * stop state. DSS HW cannot do this via the normal
2403 * ULPS exit sequence, as after reset the DSS HW thinks
2404 * that we are not in ULPS mode, and refuses to send the
2405 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002406 * manually by setting positive lines high and negative lines
2407 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002408 */
2409
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002410 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302411
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002412 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2413 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2414 continue;
2415 mask_p |= 1 << i;
2416 }
Archit Taneja75d72472011-05-16 15:17:08 +05302417
Archit Taneja9e7e9372012-08-14 12:29:22 +05302418 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002419 }
2420
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302421 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002422 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002423 goto err_cio_pwr;
2424
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302425 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002426 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2427 r = -ENODEV;
2428 goto err_cio_pwr_dom;
2429 }
2430
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302431 dsi_if_enable(dsidev, true);
2432 dsi_if_enable(dsidev, false);
2433 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002434
Archit Taneja9e7e9372012-08-14 12:29:22 +05302435 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002436 if (r)
2437 goto err_tx_clk_esc_rst;
2438
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302439 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002440 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2441 ktime_t wait = ns_to_ktime(1000 * 1000);
2442 set_current_state(TASK_UNINTERRUPTIBLE);
2443 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2444
2445 /* Disable the override. The lanes should be set to Mark-11
2446 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302447 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002448 }
2449
2450 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302451 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002452
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302453 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002454
Archit Tanejadca2b152012-08-16 18:02:00 +05302455 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302456 /* DDR_CLK_ALWAYS_ON */
2457 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302458 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302459 }
2460
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302461 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002462
2463 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002464
2465 return 0;
2466
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002467err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302468 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002469err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302470 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002471err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302472 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302473 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002474err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302475 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302476 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002477 return r;
2478}
2479
Archit Taneja9e7e9372012-08-14 12:29:22 +05302480static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002481{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002482 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302483
Archit Taneja8af6ff02011-09-05 16:48:27 +05302484 /* DDR_CLK_ALWAYS_ON */
2485 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2486
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302487 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2488 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302489 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002490}
2491
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302492static void dsi_config_tx_fifo(struct platform_device *dsidev,
2493 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002494 enum fifo_size size3, enum fifo_size size4)
2495{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302496 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002497 u32 r = 0;
2498 int add = 0;
2499 int i;
2500
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002501 dsi->vc[0].tx_fifo_size = size1;
2502 dsi->vc[1].tx_fifo_size = size2;
2503 dsi->vc[2].tx_fifo_size = size3;
2504 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505
2506 for (i = 0; i < 4; i++) {
2507 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002508 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002509
2510 if (add + size > 4) {
2511 DSSERR("Illegal FIFO configuration\n");
2512 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002513 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514 }
2515
2516 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2517 r |= v << (8 * i);
2518 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2519 add += size;
2520 }
2521
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302522 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002523}
2524
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302525static void dsi_config_rx_fifo(struct platform_device *dsidev,
2526 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002527 enum fifo_size size3, enum fifo_size size4)
2528{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302529 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002530 u32 r = 0;
2531 int add = 0;
2532 int i;
2533
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002534 dsi->vc[0].rx_fifo_size = size1;
2535 dsi->vc[1].rx_fifo_size = size2;
2536 dsi->vc[2].rx_fifo_size = size3;
2537 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538
2539 for (i = 0; i < 4; i++) {
2540 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002541 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542
2543 if (add + size > 4) {
2544 DSSERR("Illegal FIFO configuration\n");
2545 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002546 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547 }
2548
2549 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2550 r |= v << (8 * i);
2551 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2552 add += size;
2553 }
2554
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002556}
2557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302558static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002559{
2560 u32 r;
2561
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302562 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002563 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302564 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302566 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002567 DSSERR("TX_STOP bit not going down\n");
2568 return -EIO;
2569 }
2570
2571 return 0;
2572}
2573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302574static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002575{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302576 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002577}
2578
2579static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2580{
Archit Taneja2e868db2011-05-12 17:26:28 +05302581 struct dsi_packet_sent_handler_data *vp_data =
2582 (struct dsi_packet_sent_handler_data *) data;
2583 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302584 const int channel = dsi->update_channel;
2585 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002586
Archit Taneja2e868db2011-05-12 17:26:28 +05302587 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2588 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002589}
2590
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302591static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002592{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302593 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302594 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002595 struct dsi_packet_sent_handler_data vp_data = {
2596 .dsidev = dsidev,
2597 .completion = &completion
2598 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002599 int r = 0;
2600 u8 bit;
2601
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302602 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302604 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302605 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002606 if (r)
2607 goto err0;
2608
2609 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002611 if (wait_for_completion_timeout(&completion,
2612 msecs_to_jiffies(10)) == 0) {
2613 DSSERR("Failed to complete previous frame transfer\n");
2614 r = -EIO;
2615 goto err1;
2616 }
2617 }
2618
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302619 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302620 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002621
2622 return 0;
2623err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302624 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302625 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002626err0:
2627 return r;
2628}
2629
2630static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2631{
Archit Taneja2e868db2011-05-12 17:26:28 +05302632 struct dsi_packet_sent_handler_data *l4_data =
2633 (struct dsi_packet_sent_handler_data *) data;
2634 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302635 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002636
Archit Taneja2e868db2011-05-12 17:26:28 +05302637 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2638 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002639}
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002642{
Archit Taneja2e868db2011-05-12 17:26:28 +05302643 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002644 struct dsi_packet_sent_handler_data l4_data = {
2645 .dsidev = dsidev,
2646 .completion = &completion
2647 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002648 int r = 0;
2649
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302650 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302651 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002652 if (r)
2653 goto err0;
2654
2655 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002657 if (wait_for_completion_timeout(&completion,
2658 msecs_to_jiffies(10)) == 0) {
2659 DSSERR("Failed to complete previous l4 transfer\n");
2660 r = -EIO;
2661 goto err1;
2662 }
2663 }
2664
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302665 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302666 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002667
2668 return 0;
2669err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302670 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302671 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672err0:
2673 return r;
2674}
2675
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302676static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002677{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302678 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2679
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002681
2682 WARN_ON(in_interrupt());
2683
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302684 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002685 return 0;
2686
Archit Tanejad6049142011-08-22 11:58:08 +05302687 switch (dsi->vc[channel].source) {
2688 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302690 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302691 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002692 default:
2693 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002694 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002695 }
2696}
2697
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302698static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2699 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002700{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002701 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2702 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002703
2704 enable = enable ? 1 : 0;
2705
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302706 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2709 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002710 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2711 return -EIO;
2712 }
2713
2714 return 0;
2715}
2716
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302717static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002718{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002719 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002720 u32 r;
2721
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302722 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302724 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002725
2726 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2727 DSSERR("VC(%d) busy when trying to configure it!\n",
2728 channel);
2729
2730 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2731 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2732 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2733 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2734 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2735 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2736 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002737 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2738 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002739
2740 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2741 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2742
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302743 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002744
2745 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746}
2747
Archit Tanejad6049142011-08-22 11:58:08 +05302748static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2749 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002750{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302751 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2752
Archit Tanejad6049142011-08-22 11:58:08 +05302753 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002754 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302756 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002757
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302758 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002759
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002762 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302763 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002764 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002765 return -EIO;
2766 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002767
Archit Tanejad6049142011-08-22 11:58:08 +05302768 /* SOURCE, 0 = L4, 1 = video port */
2769 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002770
Archit Taneja9613c022011-03-22 06:33:36 -05002771 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302772 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2773 bool enable = source == DSI_VC_SOURCE_VP;
2774 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2775 }
Archit Taneja9613c022011-03-22 06:33:36 -05002776
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302777 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002778
Archit Tanejad6049142011-08-22 11:58:08 +05302779 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002780
2781 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002782}
2783
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002784static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302785 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002786{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302787 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302788 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302789
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002790 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2791
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302792 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002793
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302794 dsi_vc_enable(dsidev, channel, 0);
2795 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002796
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302797 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302799 dsi_vc_enable(dsidev, channel, 1);
2800 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302803
2804 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302805 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302806 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002807}
2808
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302809static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002810{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302811 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002812 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302813 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002814 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2815 (val >> 0) & 0xff,
2816 (val >> 8) & 0xff,
2817 (val >> 16) & 0xff,
2818 (val >> 24) & 0xff);
2819 }
2820}
2821
2822static void dsi_show_rx_ack_with_err(u16 err)
2823{
2824 DSSERR("\tACK with ERROR (%#x):\n", err);
2825 if (err & (1 << 0))
2826 DSSERR("\t\tSoT Error\n");
2827 if (err & (1 << 1))
2828 DSSERR("\t\tSoT Sync Error\n");
2829 if (err & (1 << 2))
2830 DSSERR("\t\tEoT Sync Error\n");
2831 if (err & (1 << 3))
2832 DSSERR("\t\tEscape Mode Entry Command Error\n");
2833 if (err & (1 << 4))
2834 DSSERR("\t\tLP Transmit Sync Error\n");
2835 if (err & (1 << 5))
2836 DSSERR("\t\tHS Receive Timeout Error\n");
2837 if (err & (1 << 6))
2838 DSSERR("\t\tFalse Control Error\n");
2839 if (err & (1 << 7))
2840 DSSERR("\t\t(reserved7)\n");
2841 if (err & (1 << 8))
2842 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2843 if (err & (1 << 9))
2844 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2845 if (err & (1 << 10))
2846 DSSERR("\t\tChecksum Error\n");
2847 if (err & (1 << 11))
2848 DSSERR("\t\tData type not recognized\n");
2849 if (err & (1 << 12))
2850 DSSERR("\t\tInvalid VC ID\n");
2851 if (err & (1 << 13))
2852 DSSERR("\t\tInvalid Transmission Length\n");
2853 if (err & (1 << 14))
2854 DSSERR("\t\t(reserved14)\n");
2855 if (err & (1 << 15))
2856 DSSERR("\t\tDSI Protocol Violation\n");
2857}
2858
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302859static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2860 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861{
2862 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302863 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002864 u32 val;
2865 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302866 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002867 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302869 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870 u16 err = FLD_GET(val, 23, 8);
2871 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302872 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002873 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002874 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302875 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002876 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002877 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302878 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002879 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002880 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302881 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882 } else {
2883 DSSERR("\tunknown datatype 0x%02x\n", dt);
2884 }
2885 }
2886 return 0;
2887}
2888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002890{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302891 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2892
2893 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002894 DSSDBG("dsi_vc_send_bta %d\n", channel);
2895
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302896 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002897
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302898 /* RX_FIFO_NOT_EMPTY */
2899 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302901 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002902 }
2903
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302904 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002905
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002906 /* flush posted write */
2907 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2908
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002909 return 0;
2910}
2911
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002912static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002913{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302914 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002915 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002916 int r = 0;
2917 u32 err;
2918
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302919 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002920 &completion, DSI_VC_IRQ_BTA);
2921 if (r)
2922 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002923
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302924 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002925 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002927 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302929 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002930 if (r)
2931 goto err2;
2932
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002933 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002934 msecs_to_jiffies(500)) == 0) {
2935 DSSERR("Failed to receive BTA\n");
2936 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002937 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002938 }
2939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302940 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002941 if (err) {
2942 DSSERR("Error while sending BTA: %x\n", err);
2943 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002944 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002945 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002946err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302947 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002948 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002949err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302950 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002951 &completion, DSI_VC_IRQ_BTA);
2952err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002953 return r;
2954}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2957 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002958{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302959 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002960 u32 val;
2961 u8 data_id;
2962
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302963 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302965 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966
2967 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2968 FLD_VAL(ecc, 31, 24);
2969
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302970 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002971}
2972
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302973static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2974 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975{
2976 u32 val;
2977
2978 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2979
2980/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2981 b1, b2, b3, b4, val); */
2982
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302983 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002984}
2985
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302986static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2987 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988{
2989 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302990 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002991 int i;
2992 u8 *p;
2993 int r = 0;
2994 u8 b1, b2, b3, b4;
2995
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302996 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2998
2999 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03003000 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003001 DSSERR("unable to send long packet: packet too long.\n");
3002 return -EINVAL;
3003 }
3004
Archit Tanejad6049142011-08-22 11:58:08 +05303005 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003006
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303007 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003008
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003009 p = data;
3010 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303011 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003012 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003013
3014 b1 = *p++;
3015 b2 = *p++;
3016 b3 = *p++;
3017 b4 = *p++;
3018
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303019 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003020 }
3021
3022 i = len % 4;
3023 if (i) {
3024 b1 = 0; b2 = 0; b3 = 0;
3025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303026 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 DSSDBG("\tsending remainder bytes %d\n", i);
3028
3029 switch (i) {
3030 case 3:
3031 b1 = *p++;
3032 b2 = *p++;
3033 b3 = *p++;
3034 break;
3035 case 2:
3036 b1 = *p++;
3037 b2 = *p++;
3038 break;
3039 case 1:
3040 b1 = *p++;
3041 break;
3042 }
3043
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303044 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045 }
3046
3047 return r;
3048}
3049
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303050static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3051 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003052{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303053 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054 u32 r;
3055 u8 data_id;
3056
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303057 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303059 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3061 channel,
3062 data_type, data & 0xff, (data >> 8) & 0xff);
3063
Archit Tanejad6049142011-08-22 11:58:08 +05303064 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303066 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3068 return -EINVAL;
3069 }
3070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303071 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072
3073 r = (data_id << 0) | (data << 8) | (ecc << 24);
3074
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303075 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003076
3077 return 0;
3078}
3079
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003080static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303082 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303083
Archit Taneja18b7d092011-09-05 17:01:08 +05303084 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3085 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003087
Archit Taneja9e7e9372012-08-14 12:29:22 +05303088static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303089 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003090{
3091 int r;
3092
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303093 if (len == 0) {
3094 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303095 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303096 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3097 } else if (len == 1) {
3098 r = dsi_vc_send_short(dsidev, channel,
3099 type == DSS_DSI_CONTENT_GENERIC ?
3100 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303101 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003102 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303103 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303104 type == DSS_DSI_CONTENT_GENERIC ?
3105 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303106 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003107 data[0] | (data[1] << 8), 0);
3108 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303109 r = dsi_vc_send_long(dsidev, channel,
3110 type == DSS_DSI_CONTENT_GENERIC ?
3111 MIPI_DSI_GENERIC_LONG_WRITE :
3112 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113 }
3114
3115 return r;
3116}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303117
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003118static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303119 u8 *data, int len)
3120{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303121 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3122
3123 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303124 DSS_DSI_CONTENT_DCS);
3125}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003126
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003127static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303128 u8 *data, int len)
3129{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303130 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3131
3132 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303133 DSS_DSI_CONTENT_GENERIC);
3134}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303135
3136static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3137 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003138{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303139 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140 int r;
3141
Archit Taneja9e7e9372012-08-14 12:29:22 +05303142 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003143 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003144 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003145
Archit Taneja1ffefe72011-05-12 17:26:24 +05303146 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003147 if (r)
3148 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003149
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303150 /* RX_FIFO_NOT_EMPTY */
3151 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003152 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303153 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003154 r = -EIO;
3155 goto err;
3156 }
3157
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003158 return 0;
3159err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303160 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003161 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162 return r;
3163}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303164
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003165static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303166 int len)
3167{
3168 return dsi_vc_write_common(dssdev, channel, data, len,
3169 DSS_DSI_CONTENT_DCS);
3170}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003171
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003172static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303173 int len)
3174{
3175 return dsi_vc_write_common(dssdev, channel, data, len,
3176 DSS_DSI_CONTENT_GENERIC);
3177}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303178
Archit Taneja9e7e9372012-08-14 12:29:22 +05303179static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303180 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003181{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303182 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303183 int r;
3184
3185 if (dsi->debug_read)
3186 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3187 channel, dcs_cmd);
3188
3189 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3190 if (r) {
3191 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3192 " failed\n", channel, dcs_cmd);
3193 return r;
3194 }
3195
3196 return 0;
3197}
3198
Archit Taneja9e7e9372012-08-14 12:29:22 +05303199static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303200 int channel, u8 *reqdata, int reqlen)
3201{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303202 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3203 u16 data;
3204 u8 data_type;
3205 int r;
3206
3207 if (dsi->debug_read)
3208 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3209 channel, reqlen);
3210
3211 if (reqlen == 0) {
3212 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3213 data = 0;
3214 } else if (reqlen == 1) {
3215 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3216 data = reqdata[0];
3217 } else if (reqlen == 2) {
3218 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3219 data = reqdata[0] | (reqdata[1] << 8);
3220 } else {
3221 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003222 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303223 }
3224
3225 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3226 if (r) {
3227 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3228 " failed\n", channel, reqlen);
3229 return r;
3230 }
3231
3232 return 0;
3233}
3234
3235static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3236 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303237{
3238 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003239 u32 val;
3240 u8 dt;
3241 int r;
3242
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303244 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003245 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003246 r = -EIO;
3247 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003248 }
3249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303250 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303251 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003252 DSSDBG("\theader: %08x\n", val);
3253 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303254 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003255 u16 err = FLD_GET(val, 23, 8);
3256 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003257 r = -EIO;
3258 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003259
Archit Tanejab3b89c02011-08-30 16:07:39 +05303260 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3261 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3262 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303264 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303265 DSSDBG("\t%s short response, 1 byte: %02x\n",
3266 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3267 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003268
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003269 if (buflen < 1) {
3270 r = -EIO;
3271 goto err;
3272 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003273
3274 buf[0] = data;
3275
3276 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303277 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3278 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3279 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003280 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303281 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303282 DSSDBG("\t%s short response, 2 byte: %04x\n",
3283 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3284 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003285
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003286 if (buflen < 2) {
3287 r = -EIO;
3288 goto err;
3289 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003290
3291 buf[0] = data & 0xff;
3292 buf[1] = (data >> 8) & 0xff;
3293
3294 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303295 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3296 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3297 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003298 int w;
3299 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303300 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303301 DSSDBG("\t%s long response, len %d\n",
3302 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3303 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003305 if (len > buflen) {
3306 r = -EIO;
3307 goto err;
3308 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003309
3310 /* two byte checksum ends the packet, not included in len */
3311 for (w = 0; w < len + 2;) {
3312 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303313 val = dsi_read_reg(dsidev,
3314 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303315 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003316 DSSDBG("\t\t%02x %02x %02x %02x\n",
3317 (val >> 0) & 0xff,
3318 (val >> 8) & 0xff,
3319 (val >> 16) & 0xff,
3320 (val >> 24) & 0xff);
3321
3322 for (b = 0; b < 4; ++b) {
3323 if (w < len)
3324 buf[w] = (val >> (b * 8)) & 0xff;
3325 /* we discard the 2 byte checksum */
3326 ++w;
3327 }
3328 }
3329
3330 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003331 } else {
3332 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003333 r = -EIO;
3334 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003335 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003336
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003337err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303338 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3339 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003340
Archit Tanejab8509752011-08-30 15:48:23 +05303341 return r;
3342}
3343
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003344static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303345 u8 *buf, int buflen)
3346{
3347 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3348 int r;
3349
Archit Taneja9e7e9372012-08-14 12:29:22 +05303350 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303351 if (r)
3352 goto err;
3353
3354 r = dsi_vc_send_bta_sync(dssdev, channel);
3355 if (r)
3356 goto err;
3357
Archit Tanejab3b89c02011-08-30 16:07:39 +05303358 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3359 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303360 if (r < 0)
3361 goto err;
3362
3363 if (r != buflen) {
3364 r = -EIO;
3365 goto err;
3366 }
3367
3368 return 0;
3369err:
3370 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3371 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003372}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003373
Archit Tanejab3b89c02011-08-30 16:07:39 +05303374static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3375 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3376{
3377 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3378 int r;
3379
Archit Taneja9e7e9372012-08-14 12:29:22 +05303380 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303381 if (r)
3382 return r;
3383
3384 r = dsi_vc_send_bta_sync(dssdev, channel);
3385 if (r)
3386 return r;
3387
3388 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3389 DSS_DSI_CONTENT_GENERIC);
3390 if (r < 0)
3391 return r;
3392
3393 if (r != buflen) {
3394 r = -EIO;
3395 return r;
3396 }
3397
3398 return 0;
3399}
3400
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003401static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303402 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003403{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303404 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3405
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303406 return dsi_vc_send_short(dsidev, channel,
3407 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003408}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303410static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003411{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303412 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003414 int r, i;
3415 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003416
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303417 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003418
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303419 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003420
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303421 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003422
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303423 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003424 return 0;
3425
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003426 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303427 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003428 dsi_if_enable(dsidev, 0);
3429 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3430 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003431 }
3432
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303433 dsi_sync_vc(dsidev, 0);
3434 dsi_sync_vc(dsidev, 1);
3435 dsi_sync_vc(dsidev, 2);
3436 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003437
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303438 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003439
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303440 dsi_vc_enable(dsidev, 0, false);
3441 dsi_vc_enable(dsidev, 1, false);
3442 dsi_vc_enable(dsidev, 2, false);
3443 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003444
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303445 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003446 DSSERR("HS busy when enabling ULPS\n");
3447 return -EIO;
3448 }
3449
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303450 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003451 DSSERR("LP busy when enabling ULPS\n");
3452 return -EIO;
3453 }
3454
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303455 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003456 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3457 if (r)
3458 return r;
3459
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003460 mask = 0;
3461
3462 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3463 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3464 continue;
3465 mask |= 1 << i;
3466 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003467 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3468 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003469 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003470
Tomi Valkeinena702c852011-10-12 10:10:21 +03003471 /* flush posted write and wait for SCP interface to finish the write */
3472 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003473
3474 if (wait_for_completion_timeout(&completion,
3475 msecs_to_jiffies(1000)) == 0) {
3476 DSSERR("ULPS enable timeout\n");
3477 r = -EIO;
3478 goto err;
3479 }
3480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303481 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003482 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3483
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003484 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003485 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003486
Tomi Valkeinena702c852011-10-12 10:10:21 +03003487 /* flush posted write and wait for SCP interface to finish the write */
3488 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003489
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303490 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003491
3492 dsi_if_enable(dsidev, false);
3493
3494 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303495
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003496 return 0;
3497
3498err:
3499 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3501 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003504static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3505 unsigned ticks, bool x4, bool x16)
3506{
3507 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508 unsigned long total_ticks;
3509 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003514 fck = dsi_fclk_rate(dsidev);
3515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003519 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3520 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3521 dsi_write_reg(dsidev, DSI_TIMING2, r);
3522
3523 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3524
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3526 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3528 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003529}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003531static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3532 bool x8, bool x16)
3533{
3534 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535 unsigned long total_ticks;
3536 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003541 fck = dsi_fclk_rate(dsidev);
3542
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303544 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003546 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3547 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3548 dsi_write_reg(dsidev, DSI_TIMING1, r);
3549
3550 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3553 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3555 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003558static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3559 unsigned ticks, bool x4, bool x16)
3560{
3561 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562 unsigned long total_ticks;
3563 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003568 fck = dsi_fclk_rate(dsidev);
3569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003573 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3574 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3575 dsi_write_reg(dsidev, DSI_TIMING1, r);
3576
3577 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3578
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3580 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303581 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3582 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003584
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003585static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3586 unsigned ticks, bool x4, bool x16)
3587{
3588 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003589 unsigned long total_ticks;
3590 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303591
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003592 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303593
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003594 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003595 fck = dsi_get_txbyteclkhs(dsidev);
3596
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003597 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303598 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003599 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003600 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3601 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3602 dsi_write_reg(dsidev, DSI_TIMING2, r);
3603
3604 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3605
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003606 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3607 total_ticks,
3608 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303609 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003610}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303611
Archit Taneja9e7e9372012-08-14 12:29:22 +05303612static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303613{
Archit Tanejadca2b152012-08-16 18:02:00 +05303614 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303615 int num_line_buffers;
3616
Archit Tanejadca2b152012-08-16 18:02:00 +05303617 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303618 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303619 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303620 /*
3621 * Don't use line buffers if width is greater than the video
3622 * port's line buffer size
3623 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003624 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303625 num_line_buffers = 0;
3626 else
3627 num_line_buffers = 2;
3628 } else {
3629 /* Use maximum number of line buffers in command mode */
3630 num_line_buffers = 2;
3631 }
3632
3633 /* LINE_BUFFER */
3634 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3635}
3636
Archit Taneja9e7e9372012-08-14 12:29:22 +05303637static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303638{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303639 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003640 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303641 u32 r;
3642
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003643 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3644 sync_end = true;
3645 else
3646 sync_end = false;
3647
Archit Taneja8af6ff02011-09-05 16:48:27 +05303648 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303649 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3650 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3651 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303652 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003653 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303654 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003655 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303656 dsi_write_reg(dsidev, DSI_CTRL, r);
3657}
3658
Archit Taneja9e7e9372012-08-14 12:29:22 +05303659static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303660{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303661 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3662 int blanking_mode = dsi->vm_timings.blanking_mode;
3663 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3664 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3665 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303666 u32 r;
3667
3668 /*
3669 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3670 * 1 = Long blanking packets are sent in corresponding blanking periods
3671 */
3672 r = dsi_read_reg(dsidev, DSI_CTRL);
3673 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3674 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3675 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3676 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3677 dsi_write_reg(dsidev, DSI_CTRL, r);
3678}
3679
Archit Taneja6f28c292012-05-15 11:32:18 +05303680/*
3681 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3682 * results in maximum transition time for data and clock lanes to enter and
3683 * exit HS mode. Hence, this is the scenario where the least amount of command
3684 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3685 * clock cycles that can be used to interleave command mode data in HS so that
3686 * all scenarios are satisfied.
3687 */
3688static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3689 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3690{
3691 int transition;
3692
3693 /*
3694 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3695 * time of data lanes only, if it isn't set, we need to consider HS
3696 * transition time of both data and clock lanes. HS transition time
3697 * of Scenario 3 is considered.
3698 */
3699 if (ddr_alwon) {
3700 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3701 } else {
3702 int trans1, trans2;
3703 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3704 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3705 enter_hs + 1;
3706 transition = max(trans1, trans2);
3707 }
3708
3709 return blank > transition ? blank - transition : 0;
3710}
3711
3712/*
3713 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3714 * results in maximum transition time for data lanes to enter and exit LP mode.
3715 * Hence, this is the scenario where the least amount of command mode data can
3716 * be interleaved. We program the minimum amount of bytes that can be
3717 * interleaved in LP so that all scenarios are satisfied.
3718 */
3719static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3720 int lp_clk_div, int tdsi_fclk)
3721{
3722 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3723 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3724 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3725 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3726 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3727
3728 /* maximum LP transition time according to Scenario 1 */
3729 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3730
3731 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3732 tlp_avail = thsbyte_clk * (blank - trans_lp);
3733
Archit Taneja2e063c32012-06-04 13:36:34 +05303734 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303735
3736 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3737 26) / 16;
3738
3739 return max(lp_inter, 0);
3740}
3741
Tomi Valkeinen57612172012-11-27 17:32:36 +02003742static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303743{
Archit Taneja6f28c292012-05-15 11:32:18 +05303744 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3745 int blanking_mode;
3746 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3747 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3748 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3749 int tclk_trail, ths_exit, exiths_clk;
3750 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303751 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303752 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303753 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003754 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303755 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3756 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3757 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3758 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3759 u32 r;
3760
3761 r = dsi_read_reg(dsidev, DSI_CTRL);
3762 blanking_mode = FLD_GET(r, 20, 20);
3763 hfp_blanking_mode = FLD_GET(r, 21, 21);
3764 hbp_blanking_mode = FLD_GET(r, 22, 22);
3765 hsa_blanking_mode = FLD_GET(r, 23, 23);
3766
3767 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3768 hbp = FLD_GET(r, 11, 0);
3769 hfp = FLD_GET(r, 23, 12);
3770 hsa = FLD_GET(r, 31, 24);
3771
3772 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3773 ddr_clk_post = FLD_GET(r, 7, 0);
3774 ddr_clk_pre = FLD_GET(r, 15, 8);
3775
3776 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3777 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3778 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3779
3780 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3781 lp_clk_div = FLD_GET(r, 12, 0);
3782 ddr_alwon = FLD_GET(r, 13, 13);
3783
3784 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3785 ths_exit = FLD_GET(r, 7, 0);
3786
3787 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3788 tclk_trail = FLD_GET(r, 15, 8);
3789
3790 exiths_clk = ths_exit + tclk_trail;
3791
3792 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3793 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3794
3795 if (!hsa_blanking_mode) {
3796 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3797 enter_hs_mode_lat, exit_hs_mode_lat,
3798 exiths_clk, ddr_clk_pre, ddr_clk_post);
3799 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3800 enter_hs_mode_lat, exit_hs_mode_lat,
3801 lp_clk_div, dsi_fclk_hsdiv);
3802 }
3803
3804 if (!hfp_blanking_mode) {
3805 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3806 enter_hs_mode_lat, exit_hs_mode_lat,
3807 exiths_clk, ddr_clk_pre, ddr_clk_post);
3808 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3809 enter_hs_mode_lat, exit_hs_mode_lat,
3810 lp_clk_div, dsi_fclk_hsdiv);
3811 }
3812
3813 if (!hbp_blanking_mode) {
3814 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3815 enter_hs_mode_lat, exit_hs_mode_lat,
3816 exiths_clk, ddr_clk_pre, ddr_clk_post);
3817
3818 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3819 enter_hs_mode_lat, exit_hs_mode_lat,
3820 lp_clk_div, dsi_fclk_hsdiv);
3821 }
3822
3823 if (!blanking_mode) {
3824 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3825 enter_hs_mode_lat, exit_hs_mode_lat,
3826 exiths_clk, ddr_clk_pre, ddr_clk_post);
3827
3828 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3829 enter_hs_mode_lat, exit_hs_mode_lat,
3830 lp_clk_div, dsi_fclk_hsdiv);
3831 }
3832
3833 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3834 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3835 bl_interleave_hs);
3836
3837 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3838 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3839 bl_interleave_lp);
3840
3841 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3842 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3843 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3844 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3845 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3846
3847 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3848 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3849 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3850 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3851 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3852
3853 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3854 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3855 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3856 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3857}
3858
Tomi Valkeinen57612172012-11-27 17:32:36 +02003859static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003860{
Archit Taneja02c39602012-08-10 15:01:33 +05303861 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003862 u32 r;
3863 int buswidth = 0;
3864
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303865 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003866 DSI_FIFO_SIZE_32,
3867 DSI_FIFO_SIZE_32,
3868 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003869
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303870 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003871 DSI_FIFO_SIZE_32,
3872 DSI_FIFO_SIZE_32,
3873 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003874
3875 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303876 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3877 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3878 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3879 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003880
Archit Taneja02c39602012-08-10 15:01:33 +05303881 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003882 case 16:
3883 buswidth = 0;
3884 break;
3885 case 18:
3886 buswidth = 1;
3887 break;
3888 case 24:
3889 buswidth = 2;
3890 break;
3891 default:
3892 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003893 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003894 }
3895
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303896 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003897 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3898 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3899 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3900 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3901 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3902 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003903 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3904 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003905 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3906 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3907 /* DCS_CMD_CODE, 1=start, 0=continue */
3908 r = FLD_MOD(r, 0, 25, 25);
3909 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003910
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303911 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003912
Archit Taneja9e7e9372012-08-14 12:29:22 +05303913 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303914
Archit Tanejadca2b152012-08-16 18:02:00 +05303915 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303916 dsi_config_vp_sync_events(dsidev);
3917 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003918 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303919 }
3920
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303921 dsi_vc_initial_config(dsidev, 0);
3922 dsi_vc_initial_config(dsidev, 1);
3923 dsi_vc_initial_config(dsidev, 2);
3924 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003925
3926 return 0;
3927}
3928
Archit Taneja9e7e9372012-08-14 12:29:22 +05303929static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003930{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003932 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3933 unsigned tclk_pre, tclk_post;
3934 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3935 unsigned ths_trail, ths_exit;
3936 unsigned ddr_clk_pre, ddr_clk_post;
3937 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3938 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003939 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003940 u32 r;
3941
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303942 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003943 ths_prepare = FLD_GET(r, 31, 24);
3944 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3945 ths_zero = ths_prepare_ths_zero - ths_prepare;
3946 ths_trail = FLD_GET(r, 15, 8);
3947 ths_exit = FLD_GET(r, 7, 0);
3948
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303949 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003950 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003951 tclk_trail = FLD_GET(r, 15, 8);
3952 tclk_zero = FLD_GET(r, 7, 0);
3953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303954 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003955 tclk_prepare = FLD_GET(r, 7, 0);
3956
3957 /* min 8*UI */
3958 tclk_pre = 20;
3959 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303960 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003961
Archit Taneja8af6ff02011-09-05 16:48:27 +05303962 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003963
3964 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3965 4);
3966 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3967
3968 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3969 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3970
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303971 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003972 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3973 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303974 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003975
3976 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3977 ddr_clk_pre,
3978 ddr_clk_post);
3979
3980 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3981 DIV_ROUND_UP(ths_prepare, 4) +
3982 DIV_ROUND_UP(ths_zero + 3, 4);
3983
3984 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3985
3986 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3987 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303988 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003989
3990 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3991 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303992
Archit Tanejadca2b152012-08-16 18:02:00 +05303993 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303994 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303995 int hsa = dsi->vm_timings.hsa;
3996 int hfp = dsi->vm_timings.hfp;
3997 int hbp = dsi->vm_timings.hbp;
3998 int vsa = dsi->vm_timings.vsa;
3999 int vfp = dsi->vm_timings.vfp;
4000 int vbp = dsi->vm_timings.vbp;
4001 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004002 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05304003 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05304004 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304005 int tl, t_he, width_bytes;
4006
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02004007 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304008 t_he = hsync_end ?
4009 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4010
4011 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4012
4013 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4014 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4015 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4016
4017 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4018 hfp, hsync_end ? hsa : 0, tl);
4019 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4020 vsa, timings->y_res);
4021
4022 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4023 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4024 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4025 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4026 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4027
4028 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4029 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4030 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4031 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4032 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4033 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4034
4035 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4036 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4037 r = FLD_MOD(r, tl, 31, 16); /* TL */
4038 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4039 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004040}
4041
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004042static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004043 const struct omap_dsi_pin_config *pin_cfg)
4044{
4045 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4047 int num_pins;
4048 const int *pins;
4049 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4050 int num_lanes;
4051 int i;
4052
4053 static const enum dsi_lane_function functions[] = {
4054 DSI_LANE_CLK,
4055 DSI_LANE_DATA1,
4056 DSI_LANE_DATA2,
4057 DSI_LANE_DATA3,
4058 DSI_LANE_DATA4,
4059 };
4060
4061 num_pins = pin_cfg->num_pins;
4062 pins = pin_cfg->pins;
4063
4064 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4065 || num_pins % 2 != 0)
4066 return -EINVAL;
4067
4068 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4069 lanes[i].function = DSI_LANE_UNUSED;
4070
4071 num_lanes = 0;
4072
4073 for (i = 0; i < num_pins; i += 2) {
4074 u8 lane, pol;
4075 int dx, dy;
4076
4077 dx = pins[i];
4078 dy = pins[i + 1];
4079
4080 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4081 return -EINVAL;
4082
4083 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4084 return -EINVAL;
4085
4086 if (dx & 1) {
4087 if (dy != dx - 1)
4088 return -EINVAL;
4089 pol = 1;
4090 } else {
4091 if (dy != dx + 1)
4092 return -EINVAL;
4093 pol = 0;
4094 }
4095
4096 lane = dx / 2;
4097
4098 lanes[lane].function = functions[i / 2];
4099 lanes[lane].polarity = pol;
4100 num_lanes++;
4101 }
4102
4103 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4104 dsi->num_lanes_used = num_lanes;
4105
4106 return 0;
4107}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004108
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004109static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304110{
4111 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304112 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004113 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304114 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004115 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304116 u8 data_type;
4117 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004118 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304119
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004120 if (out == NULL || out->manager == NULL) {
4121 DSSERR("failed to enable display: no output/manager\n");
4122 return -ENODEV;
4123 }
4124
4125 r = dsi_display_init_dispc(dsidev, mgr);
4126 if (r)
4127 goto err_init_dispc;
4128
Archit Tanejadca2b152012-08-16 18:02:00 +05304129 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304130 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004131 case OMAP_DSS_DSI_FMT_RGB888:
4132 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4133 break;
4134 case OMAP_DSS_DSI_FMT_RGB666:
4135 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4136 break;
4137 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4138 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4139 break;
4140 case OMAP_DSS_DSI_FMT_RGB565:
4141 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4142 break;
4143 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004144 r = -EINVAL;
4145 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004146 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304147
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004148 dsi_if_enable(dsidev, false);
4149 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304150
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004151 /* MODE, 1 = video mode */
4152 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304153
Archit Tanejae67458a2012-08-13 14:17:30 +05304154 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304155
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004156 dsi_vc_write_long_header(dsidev, channel, data_type,
4157 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004159 dsi_vc_enable(dsidev, channel, true);
4160 dsi_if_enable(dsidev, true);
4161 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304162
Archit Tanejaeea83402012-09-04 11:42:36 +05304163 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004164 if (r)
4165 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304166
4167 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004168
4169err_mgr_enable:
4170 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4171 dsi_if_enable(dsidev, false);
4172 dsi_vc_enable(dsidev, channel, false);
4173 }
4174err_pix_fmt:
4175 dsi_display_uninit_dispc(dsidev, mgr);
4176err_init_dispc:
4177 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304178}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304179
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004180static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304181{
4182 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304183 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004184 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304185
Archit Tanejadca2b152012-08-16 18:02:00 +05304186 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004187 dsi_if_enable(dsidev, false);
4188 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304189
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004190 /* MODE, 0 = command mode */
4191 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304192
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004193 dsi_vc_enable(dsidev, channel, true);
4194 dsi_if_enable(dsidev, true);
4195 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304196
Archit Tanejaeea83402012-09-04 11:42:36 +05304197 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004198
4199 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304200}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304201
Tomi Valkeinen57612172012-11-27 17:32:36 +02004202static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004203{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304204 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004205 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004206 unsigned bytespp;
4207 unsigned bytespl;
4208 unsigned bytespf;
4209 unsigned total_len;
4210 unsigned packet_payload;
4211 unsigned packet_len;
4212 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004213 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304214 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004215 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304216 u16 w = dsi->timings.x_res;
4217 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004218
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004219 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004220
Archit Tanejad6049142011-08-22 11:58:08 +05304221 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004222
Archit Taneja02c39602012-08-10 15:01:33 +05304223 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004224 bytespl = w * bytespp;
4225 bytespf = bytespl * h;
4226
4227 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4228 * number of lines in a packet. See errata about VP_CLK_RATIO */
4229
4230 if (bytespf < line_buf_size)
4231 packet_payload = bytespf;
4232 else
4233 packet_payload = (line_buf_size) / bytespl * bytespl;
4234
4235 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4236 total_len = (bytespf / packet_payload) * packet_len;
4237
4238 if (bytespf % packet_payload)
4239 total_len += (bytespf % packet_payload) + 1;
4240
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004241 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304242 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304244 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304245 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004246
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304247 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4249 else
4250 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304251 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004252
4253 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4254 * because DSS interrupts are not capable of waking up the CPU and the
4255 * framedone interrupt could be delayed for quite a long time. I think
4256 * the same goes for any DSS interrupts, but for some reason I have not
4257 * seen the problem anywhere else than here.
4258 */
4259 dispc_disable_sidle();
4260
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304261 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004262
Archit Taneja49dbf582011-05-16 15:17:07 +05304263 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4264 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004265 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004266
Archit Tanejaeea83402012-09-04 11:42:36 +05304267 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304268
Archit Tanejaeea83402012-09-04 11:42:36 +05304269 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004270
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304271 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004272 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4273 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304274 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004275
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304276 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004277
4278#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304279 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004280#endif
4281 }
4282}
4283
4284#ifdef DSI_CATCH_MISSING_TE
4285static void dsi_te_timeout(unsigned long arg)
4286{
4287 DSSERR("TE not received for 250ms!\n");
4288}
4289#endif
4290
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304291static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004292{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304293 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4294
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004295 /* SIDLEMODE back to smart-idle */
4296 dispc_enable_sidle();
4297
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304298 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004299 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304300 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004301 }
4302
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304303 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004304
4305 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304306 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004307}
4308
4309static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4310{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304311 struct dsi_data *dsi = container_of(work, struct dsi_data,
4312 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004313 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4314 * 250ms which would conflict with this timeout work. What should be
4315 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004316 * possibly scheduled framedone work. However, cancelling the transfer
4317 * on the HW is buggy, and would probably require resetting the whole
4318 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004319
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004320 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004321
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304322 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004323}
4324
Tomi Valkeinen15502022012-10-10 13:59:07 +03004325static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004326{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304327 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304328 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4329
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004330 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4331 * turns itself off. However, DSI still has the pixels in its buffers,
4332 * and is sending the data.
4333 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004334
Tejun Heo136b5722012-08-21 13:18:24 -07004335 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004336
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304337 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004338}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004339
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004340static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004341 void (*callback)(int, void *), void *data)
4342{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304343 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304344 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004345 u16 dw, dh;
4346
4347 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304348
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304349 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004350
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004351 dsi->framedone_callback = callback;
4352 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004353
Archit Tanejae3525742012-08-09 15:23:43 +05304354 dw = dsi->timings.x_res;
4355 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004356
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004357#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004358 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304359 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004360#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004361 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004362
4363 return 0;
4364}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004365
4366/* Display funcs */
4367
Tomi Valkeinen57612172012-11-27 17:32:36 +02004368static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304369{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304370 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4371 struct dispc_clock_info dispc_cinfo;
4372 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004373 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304374
4375 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4376
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004377 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4378 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304379
4380 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4381 if (r) {
4382 DSSERR("Failed to calc dispc clocks\n");
4383 return r;
4384 }
4385
4386 dsi->mgr_config.clock_info = dispc_cinfo;
4387
4388 return 0;
4389}
4390
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004391static int dsi_display_init_dispc(struct platform_device *dsidev,
4392 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004393{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304394 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304395 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304396
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004397 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4398 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4399 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004400
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004401 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004402 r = dss_mgr_register_framedone_handler(mgr,
4403 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304404 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004405 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304406 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304407 }
4408
Archit Taneja7d2572f2012-06-29 14:31:07 +05304409 dsi->mgr_config.stallmode = true;
4410 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304411 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304412 dsi->mgr_config.stallmode = false;
4413 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004414 }
4415
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304416 /*
4417 * override interlace, logic level and edge related parameters in
4418 * omap_video_timings with default values
4419 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304420 dsi->timings.interlace = false;
4421 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4422 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4423 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4424 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4425 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304426
Archit Tanejaeea83402012-09-04 11:42:36 +05304427 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304428
Tomi Valkeinen57612172012-11-27 17:32:36 +02004429 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304430 if (r)
4431 goto err1;
4432
4433 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4434 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304435 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304436 dsi->mgr_config.lcden_sig_polarity = 0;
4437
Archit Tanejaeea83402012-09-04 11:42:36 +05304438 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304439
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004440 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304441err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304442 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004443 dss_mgr_unregister_framedone_handler(mgr,
4444 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304445err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004446 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304447 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448}
4449
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004450static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4451 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004452{
Archit Tanejadca2b152012-08-16 18:02:00 +05304453 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4454
Tomi Valkeinen15502022012-10-10 13:59:07 +03004455 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4456 dss_mgr_unregister_framedone_handler(mgr,
4457 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004458
4459 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004460}
4461
Tomi Valkeinen57612172012-11-27 17:32:36 +02004462static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004463{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004464 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004465 struct dsi_clock_info cinfo;
4466 int r;
4467
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004468 cinfo = dsi->user_dsi_cinfo;
4469
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004470 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004471 if (r) {
4472 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004473 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004474 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004475
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304476 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004477 if (r) {
4478 DSSERR("Failed to set dsi clocks\n");
4479 return r;
4480 }
4481
4482 return 0;
4483}
4484
Tomi Valkeinen57612172012-11-27 17:32:36 +02004485static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004487 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488 int r;
4489
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304490 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004491 if (r)
4492 goto err0;
4493
Tomi Valkeinen57612172012-11-27 17:32:36 +02004494 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004495 if (r)
4496 goto err1;
4497
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004498 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4499 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4500 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004501
4502 DSSDBG("PLL OK\n");
4503
Archit Taneja9e7e9372012-08-14 12:29:22 +05304504 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004505 if (r)
4506 goto err2;
4507
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304508 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004509
Archit Taneja9e7e9372012-08-14 12:29:22 +05304510 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004511 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004512
4513 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304514 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004515
Tomi Valkeinen57612172012-11-27 17:32:36 +02004516 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004517 if (r)
4518 goto err3;
4519
4520 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304521 dsi_vc_enable(dsidev, 0, 1);
4522 dsi_vc_enable(dsidev, 1, 1);
4523 dsi_vc_enable(dsidev, 2, 1);
4524 dsi_vc_enable(dsidev, 3, 1);
4525 dsi_if_enable(dsidev, 1);
4526 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004527
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004528 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004529err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304530 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004531err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004532 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004533err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004535err0:
4536 return r;
4537}
4538
Tomi Valkeinen57612172012-11-27 17:32:36 +02004539static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004540 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004541{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304543
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304544 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304545 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004546
Ville Syrjäläd7370102010-04-22 22:50:09 +02004547 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304548 dsi_if_enable(dsidev, 0);
4549 dsi_vc_enable(dsidev, 0, 0);
4550 dsi_vc_enable(dsidev, 1, 0);
4551 dsi_vc_enable(dsidev, 2, 0);
4552 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004553
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004554 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304555 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304556 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004557}
4558
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004559static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004560{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304562 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004563 int r = 0;
4564
4565 DSSDBG("dsi_display_enable\n");
4566
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304567 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004568
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304569 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004570
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004571 r = dsi_runtime_get(dsidev);
4572 if (r)
4573 goto err_get_dsi;
4574
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304575 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004576
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004577 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004578
Tomi Valkeinen57612172012-11-27 17:32:36 +02004579 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004580 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004581 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004582
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304583 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004584
4585 return 0;
4586
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004587err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304588 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004589 dsi_runtime_put(dsidev);
4590err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304591 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004592 DSSDBG("dsi_display_enable FAILED\n");
4593 return r;
4594}
4595
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004596static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004597 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004598{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304599 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304600 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304601
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004602 DSSDBG("dsi_display_disable\n");
4603
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304604 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004605
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304606 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004607
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004608 dsi_sync_vc(dsidev, 0);
4609 dsi_sync_vc(dsidev, 1);
4610 dsi_sync_vc(dsidev, 2);
4611 dsi_sync_vc(dsidev, 3);
4612
Tomi Valkeinen57612172012-11-27 17:32:36 +02004613 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004614
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004615 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304616 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004617
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304618 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004619}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004620
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004621static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004622{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304623 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4624 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4625
4626 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004627 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004628}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004629
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004630#ifdef PRINT_VERBOSE_VM_TIMINGS
4631static void print_dsi_vm(const char *str,
4632 const struct omap_dss_dsi_videomode_timings *t)
4633{
4634 unsigned long byteclk = t->hsclk / 4;
4635 int bl, wc, pps, tot;
4636
4637 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4638 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4639 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4640 tot = bl + pps;
4641
4642#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4643
4644 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4645 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4646 str,
4647 byteclk,
4648 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4649 bl, pps, tot,
4650 TO_DSI_T(t->hss),
4651 TO_DSI_T(t->hsa),
4652 TO_DSI_T(t->hse),
4653 TO_DSI_T(t->hbp),
4654 TO_DSI_T(pps),
4655 TO_DSI_T(t->hfp),
4656
4657 TO_DSI_T(bl),
4658 TO_DSI_T(pps),
4659
4660 TO_DSI_T(tot));
4661#undef TO_DSI_T
4662}
4663
4664static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4665{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004666 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004667 int hact, bl, tot;
4668
4669 hact = t->x_res;
4670 bl = t->hsw + t->hbp + t->hfp;
4671 tot = hact + bl;
4672
4673#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4674
4675 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4676 "%u/%u/%u/%u = %u + %u = %u\n",
4677 str,
4678 pck,
4679 t->hsw, t->hbp, hact, t->hfp,
4680 bl, hact, tot,
4681 TO_DISPC_T(t->hsw),
4682 TO_DISPC_T(t->hbp),
4683 TO_DISPC_T(hact),
4684 TO_DISPC_T(t->hfp),
4685 TO_DISPC_T(bl),
4686 TO_DISPC_T(hact),
4687 TO_DISPC_T(tot));
4688#undef TO_DISPC_T
4689}
4690
4691/* note: this is not quite accurate */
4692static void print_dsi_dispc_vm(const char *str,
4693 const struct omap_dss_dsi_videomode_timings *t)
4694{
4695 struct omap_video_timings vm = { 0 };
4696 unsigned long byteclk = t->hsclk / 4;
4697 unsigned long pck;
4698 u64 dsi_tput;
4699 int dsi_hact, dsi_htot;
4700
4701 dsi_tput = (u64)byteclk * t->ndl * 8;
4702 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4703 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4704 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4705
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004706 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004707 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4708 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4709 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4710 vm.x_res = t->hact;
4711
4712 print_dispc_vm(str, &vm);
4713}
4714#endif /* PRINT_VERBOSE_VM_TIMINGS */
4715
4716static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4717 unsigned long pck, void *data)
4718{
4719 struct dsi_clk_calc_ctx *ctx = data;
4720 struct omap_video_timings *t = &ctx->dispc_vm;
4721
4722 ctx->dispc_cinfo.lck_div = lckd;
4723 ctx->dispc_cinfo.pck_div = pckd;
4724 ctx->dispc_cinfo.lck = lck;
4725 ctx->dispc_cinfo.pck = pck;
4726
4727 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004728 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004729 t->x_res = ctx->config->timings->x_res;
4730 t->y_res = ctx->config->timings->y_res;
4731 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4732 t->vfp = t->vbp = 0;
4733
4734 return true;
4735}
4736
4737static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4738 void *data)
4739{
4740 struct dsi_clk_calc_ctx *ctx = data;
4741
4742 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4743 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4744
4745 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4746 dsi_cm_calc_dispc_cb, ctx);
4747}
4748
4749static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4750 unsigned long pll, void *data)
4751{
4752 struct dsi_clk_calc_ctx *ctx = data;
4753
4754 ctx->dsi_cinfo.regn = regn;
4755 ctx->dsi_cinfo.regm = regm;
4756 ctx->dsi_cinfo.fint = fint;
4757 ctx->dsi_cinfo.clkin4ddr = pll;
4758
4759 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4760 dsi_cm_calc_hsdiv_cb, ctx);
4761}
4762
4763static bool dsi_cm_calc(struct dsi_data *dsi,
4764 const struct omap_dss_dsi_config *cfg,
4765 struct dsi_clk_calc_ctx *ctx)
4766{
4767 unsigned long clkin;
4768 int bitspp, ndl;
4769 unsigned long pll_min, pll_max;
4770 unsigned long pck, txbyteclk;
4771
4772 clkin = clk_get_rate(dsi->sys_clk);
4773 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4774 ndl = dsi->num_lanes_used - 1;
4775
4776 /*
4777 * Here we should calculate minimum txbyteclk to be able to send the
4778 * frame in time, and also to handle TE. That's not very simple, though,
4779 * especially as we go to LP between each pixel packet due to HW
4780 * "feature". So let's just estimate very roughly and multiply by 1.5.
4781 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004782 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004783 pck = pck * 3 / 2;
4784 txbyteclk = pck * bitspp / 8 / ndl;
4785
4786 memset(ctx, 0, sizeof(*ctx));
4787 ctx->dsidev = dsi->pdev;
4788 ctx->config = cfg;
4789 ctx->req_pck_min = pck;
4790 ctx->req_pck_nom = pck;
4791 ctx->req_pck_max = pck * 3 / 2;
4792 ctx->dsi_cinfo.clkin = clkin;
4793
4794 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4795 pll_max = cfg->hs_clk_max * 4;
4796
4797 return dsi_pll_calc(dsi->pdev, clkin,
4798 pll_min, pll_max,
4799 dsi_cm_calc_pll_cb, ctx);
4800}
4801
4802static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4803{
4804 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4805 const struct omap_dss_dsi_config *cfg = ctx->config;
4806 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4807 int ndl = dsi->num_lanes_used - 1;
4808 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4809 unsigned long byteclk = hsclk / 4;
4810
4811 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4812 int xres;
4813 int panel_htot, panel_hbl; /* pixels */
4814 int dispc_htot, dispc_hbl; /* pixels */
4815 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4816 int hfp, hsa, hbp;
4817 const struct omap_video_timings *req_vm;
4818 struct omap_video_timings *dispc_vm;
4819 struct omap_dss_dsi_videomode_timings *dsi_vm;
4820 u64 dsi_tput, dispc_tput;
4821
4822 dsi_tput = (u64)byteclk * ndl * 8;
4823
4824 req_vm = cfg->timings;
4825 req_pck_min = ctx->req_pck_min;
4826 req_pck_max = ctx->req_pck_max;
4827 req_pck_nom = ctx->req_pck_nom;
4828
4829 dispc_pck = ctx->dispc_cinfo.pck;
4830 dispc_tput = (u64)dispc_pck * bitspp;
4831
4832 xres = req_vm->x_res;
4833
4834 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4835 panel_htot = xres + panel_hbl;
4836
4837 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4838
4839 /*
4840 * When there are no line buffers, DISPC and DSI must have the
4841 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4842 */
4843 if (dsi->line_buffer_size < xres * bitspp / 8) {
4844 if (dispc_tput != dsi_tput)
4845 return false;
4846 } else {
4847 if (dispc_tput < dsi_tput)
4848 return false;
4849 }
4850
4851 /* DSI tput must be over the min requirement */
4852 if (dsi_tput < (u64)bitspp * req_pck_min)
4853 return false;
4854
4855 /* When non-burst mode, DSI tput must be below max requirement. */
4856 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4857 if (dsi_tput > (u64)bitspp * req_pck_max)
4858 return false;
4859 }
4860
4861 hss = DIV_ROUND_UP(4, ndl);
4862
4863 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4864 if (ndl == 3 && req_vm->hsw == 0)
4865 hse = 1;
4866 else
4867 hse = DIV_ROUND_UP(4, ndl);
4868 } else {
4869 hse = 0;
4870 }
4871
4872 /* DSI htot to match the panel's nominal pck */
4873 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4874
4875 /* fail if there would be no time for blanking */
4876 if (dsi_htot < hss + hse + dsi_hact)
4877 return false;
4878
4879 /* total DSI blanking needed to achieve panel's TL */
4880 dsi_hbl = dsi_htot - dsi_hact;
4881
4882 /* DISPC htot to match the DSI TL */
4883 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4884
4885 /* verify that the DSI and DISPC TLs are the same */
4886 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4887 return false;
4888
4889 dispc_hbl = dispc_htot - xres;
4890
4891 /* setup DSI videomode */
4892
4893 dsi_vm = &ctx->dsi_vm;
4894 memset(dsi_vm, 0, sizeof(*dsi_vm));
4895
4896 dsi_vm->hsclk = hsclk;
4897
4898 dsi_vm->ndl = ndl;
4899 dsi_vm->bitspp = bitspp;
4900
4901 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4902 hsa = 0;
4903 } else if (ndl == 3 && req_vm->hsw == 0) {
4904 hsa = 0;
4905 } else {
4906 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4907 hsa = max(hsa - hse, 1);
4908 }
4909
4910 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4911 hbp = max(hbp, 1);
4912
4913 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4914 if (hfp < 1) {
4915 int t;
4916 /* we need to take cycles from hbp */
4917
4918 t = 1 - hfp;
4919 hbp = max(hbp - t, 1);
4920 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4921
4922 if (hfp < 1 && hsa > 0) {
4923 /* we need to take cycles from hsa */
4924 t = 1 - hfp;
4925 hsa = max(hsa - t, 1);
4926 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4927 }
4928 }
4929
4930 if (hfp < 1)
4931 return false;
4932
4933 dsi_vm->hss = hss;
4934 dsi_vm->hsa = hsa;
4935 dsi_vm->hse = hse;
4936 dsi_vm->hbp = hbp;
4937 dsi_vm->hact = xres;
4938 dsi_vm->hfp = hfp;
4939
4940 dsi_vm->vsa = req_vm->vsw;
4941 dsi_vm->vbp = req_vm->vbp;
4942 dsi_vm->vact = req_vm->y_res;
4943 dsi_vm->vfp = req_vm->vfp;
4944
4945 dsi_vm->trans_mode = cfg->trans_mode;
4946
4947 dsi_vm->blanking_mode = 0;
4948 dsi_vm->hsa_blanking_mode = 1;
4949 dsi_vm->hfp_blanking_mode = 1;
4950 dsi_vm->hbp_blanking_mode = 1;
4951
4952 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4953 dsi_vm->window_sync = 4;
4954
4955 /* setup DISPC videomode */
4956
4957 dispc_vm = &ctx->dispc_vm;
4958 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004959 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004960
4961 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4962 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4963 req_pck_nom);
4964 hsa = max(hsa, 1);
4965 } else {
4966 hsa = 1;
4967 }
4968
4969 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4970 hbp = max(hbp, 1);
4971
4972 hfp = dispc_hbl - hsa - hbp;
4973 if (hfp < 1) {
4974 int t;
4975 /* we need to take cycles from hbp */
4976
4977 t = 1 - hfp;
4978 hbp = max(hbp - t, 1);
4979 hfp = dispc_hbl - hsa - hbp;
4980
4981 if (hfp < 1) {
4982 /* we need to take cycles from hsa */
4983 t = 1 - hfp;
4984 hsa = max(hsa - t, 1);
4985 hfp = dispc_hbl - hsa - hbp;
4986 }
4987 }
4988
4989 if (hfp < 1)
4990 return false;
4991
4992 dispc_vm->hfp = hfp;
4993 dispc_vm->hsw = hsa;
4994 dispc_vm->hbp = hbp;
4995
4996 return true;
4997}
4998
4999
5000static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
5001 unsigned long pck, void *data)
5002{
5003 struct dsi_clk_calc_ctx *ctx = data;
5004
5005 ctx->dispc_cinfo.lck_div = lckd;
5006 ctx->dispc_cinfo.pck_div = pckd;
5007 ctx->dispc_cinfo.lck = lck;
5008 ctx->dispc_cinfo.pck = pck;
5009
5010 if (dsi_vm_calc_blanking(ctx) == false)
5011 return false;
5012
5013#ifdef PRINT_VERBOSE_VM_TIMINGS
5014 print_dispc_vm("dispc", &ctx->dispc_vm);
5015 print_dsi_vm("dsi ", &ctx->dsi_vm);
5016 print_dispc_vm("req ", ctx->config->timings);
5017 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
5018#endif
5019
5020 return true;
5021}
5022
5023static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
5024 void *data)
5025{
5026 struct dsi_clk_calc_ctx *ctx = data;
5027 unsigned long pck_max;
5028
5029 ctx->dsi_cinfo.regm_dispc = regm_dispc;
5030 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
5031
5032 /*
5033 * In burst mode we can let the dispc pck be arbitrarily high, but it
5034 * limits our scaling abilities. So for now, don't aim too high.
5035 */
5036
5037 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5038 pck_max = ctx->req_pck_max + 10000000;
5039 else
5040 pck_max = ctx->req_pck_max;
5041
5042 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5043 dsi_vm_calc_dispc_cb, ctx);
5044}
5045
5046static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5047 unsigned long pll, void *data)
5048{
5049 struct dsi_clk_calc_ctx *ctx = data;
5050
5051 ctx->dsi_cinfo.regn = regn;
5052 ctx->dsi_cinfo.regm = regm;
5053 ctx->dsi_cinfo.fint = fint;
5054 ctx->dsi_cinfo.clkin4ddr = pll;
5055
5056 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5057 dsi_vm_calc_hsdiv_cb, ctx);
5058}
5059
5060static bool dsi_vm_calc(struct dsi_data *dsi,
5061 const struct omap_dss_dsi_config *cfg,
5062 struct dsi_clk_calc_ctx *ctx)
5063{
5064 const struct omap_video_timings *t = cfg->timings;
5065 unsigned long clkin;
5066 unsigned long pll_min;
5067 unsigned long pll_max;
5068 int ndl = dsi->num_lanes_used - 1;
5069 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5070 unsigned long byteclk_min;
5071
5072 clkin = clk_get_rate(dsi->sys_clk);
5073
5074 memset(ctx, 0, sizeof(*ctx));
5075 ctx->dsidev = dsi->pdev;
5076 ctx->config = cfg;
5077
5078 ctx->dsi_cinfo.clkin = clkin;
5079
5080 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005081 ctx->req_pck_min = t->pixelclock - 1000;
5082 ctx->req_pck_nom = t->pixelclock;
5083 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005084
5085 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5086 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5087
5088 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5089 pll_max = cfg->hs_clk_max * 4;
5090 } else {
5091 unsigned long byteclk_max;
5092 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5093 ndl * 8);
5094
5095 pll_max = byteclk_max * 4 * 4;
5096 }
5097
5098 return dsi_pll_calc(dsi->pdev, clkin,
5099 pll_min, pll_max,
5100 dsi_vm_calc_pll_cb, ctx);
5101}
5102
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005103static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005104 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305105{
5106 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5107 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005108 struct dsi_clk_calc_ctx ctx;
5109 bool ok;
5110 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305111
5112 mutex_lock(&dsi->lock);
5113
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005114 dsi->pix_fmt = config->pixel_format;
5115 dsi->mode = config->mode;
5116
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005117 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5118 ok = dsi_vm_calc(dsi, config, &ctx);
5119 else
5120 ok = dsi_cm_calc(dsi, config, &ctx);
5121
5122 if (!ok) {
5123 DSSERR("failed to find suitable DSI clock settings\n");
5124 r = -EINVAL;
5125 goto err;
5126 }
5127
5128 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5129
5130 r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
5131 config->lp_clk_max);
5132 if (r) {
5133 DSSERR("failed to find suitable DSI LP clock settings\n");
5134 goto err;
5135 }
5136
5137 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5138 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5139
5140 dsi->timings = ctx.dispc_vm;
5141 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305142
5143 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305144
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005145 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005146err:
5147 mutex_unlock(&dsi->lock);
5148
5149 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005150}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305151
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005152/*
5153 * Return a hardcoded channel for the DSI output. This should work for
5154 * current use cases, but this can be later expanded to either resolve
5155 * the channel in some more dynamic manner, or get the channel as a user
5156 * parameter.
5157 */
5158static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305159{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005160 switch (omapdss_get_version()) {
5161 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05305162 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005163 DSSWARN("DSI not supported\n");
5164 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305165
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005166 case OMAPDSS_VER_OMAP34xx_ES1:
5167 case OMAPDSS_VER_OMAP34xx_ES3:
5168 case OMAPDSS_VER_OMAP3630:
5169 case OMAPDSS_VER_AM35xx:
5170 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305171
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005172 case OMAPDSS_VER_OMAP4430_ES1:
5173 case OMAPDSS_VER_OMAP4430_ES2:
5174 case OMAPDSS_VER_OMAP4:
5175 switch (module_id) {
5176 case 0:
5177 return OMAP_DSS_CHANNEL_LCD;
5178 case 1:
5179 return OMAP_DSS_CHANNEL_LCD2;
5180 default:
5181 DSSWARN("unsupported module id\n");
5182 return OMAP_DSS_CHANNEL_LCD;
5183 }
Archit Tanejae3525742012-08-09 15:23:43 +05305184
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005185 case OMAPDSS_VER_OMAP5:
5186 switch (module_id) {
5187 case 0:
5188 return OMAP_DSS_CHANNEL_LCD;
5189 case 1:
5190 return OMAP_DSS_CHANNEL_LCD3;
5191 default:
5192 DSSWARN("unsupported module id\n");
5193 return OMAP_DSS_CHANNEL_LCD;
5194 }
5195
5196 default:
5197 DSSWARN("unsupported DSS version\n");
5198 return OMAP_DSS_CHANNEL_LCD;
5199 }
Archit Taneja02c39602012-08-10 15:01:33 +05305200}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005201
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005202static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305203{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305204 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5205 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305206 int i;
5207
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305208 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5209 if (!dsi->vc[i].dssdev) {
5210 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305211 *channel = i;
5212 return 0;
5213 }
5214 }
5215
5216 DSSERR("cannot get VC for display %s", dssdev->name);
5217 return -ENOSPC;
5218}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005220static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305221{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305222 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5223 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5224
Archit Taneja5ee3c142011-03-02 12:35:53 +05305225 if (vc_id < 0 || vc_id > 3) {
5226 DSSERR("VC ID out of range\n");
5227 return -EINVAL;
5228 }
5229
5230 if (channel < 0 || channel > 3) {
5231 DSSERR("Virtual Channel out of range\n");
5232 return -EINVAL;
5233 }
5234
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305235 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305236 DSSERR("Virtual Channel not allocated to display %s\n",
5237 dssdev->name);
5238 return -EINVAL;
5239 }
5240
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305241 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305242
5243 return 0;
5244}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305245
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005246static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305247{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305248 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5249 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5250
Archit Taneja5ee3c142011-03-02 12:35:53 +05305251 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305252 dsi->vc[channel].dssdev == dssdev) {
5253 dsi->vc[channel].dssdev = NULL;
5254 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305255 }
5256}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305257
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305258void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005259{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305260 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305261 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305262 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5263 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005264}
5265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305266void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005267{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305268 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305269 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305270 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5271 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005272}
5273
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305274static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005275{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305276 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5277
5278 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5279 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5280 dsi->regm_dispc_max =
5281 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5282 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5283 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5284 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5285 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005286}
5287
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005288static int dsi_get_clocks(struct platform_device *dsidev)
5289{
5290 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5291 struct clk *clk;
5292
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005293 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005294 if (IS_ERR(clk)) {
5295 DSSERR("can't get fck\n");
5296 return PTR_ERR(clk);
5297 }
5298
5299 dsi->dss_clk = clk;
5300
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005301 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005302 if (IS_ERR(clk)) {
5303 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005304 return PTR_ERR(clk);
5305 }
5306
5307 dsi->sys_clk = clk;
5308
5309 return 0;
5310}
5311
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005312static int dsi_connect(struct omap_dss_device *dssdev,
5313 struct omap_dss_device *dst)
5314{
5315 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5316 struct omap_overlay_manager *mgr;
5317 int r;
5318
5319 r = dsi_regulator_init(dsidev);
5320 if (r)
5321 return r;
5322
5323 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5324 if (!mgr)
5325 return -ENODEV;
5326
5327 r = dss_mgr_connect(mgr, dssdev);
5328 if (r)
5329 return r;
5330
5331 r = omapdss_output_set_device(dssdev, dst);
5332 if (r) {
5333 DSSERR("failed to connect output to new device: %s\n",
5334 dssdev->name);
5335 dss_mgr_disconnect(mgr, dssdev);
5336 return r;
5337 }
5338
5339 return 0;
5340}
5341
5342static void dsi_disconnect(struct omap_dss_device *dssdev,
5343 struct omap_dss_device *dst)
5344{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005345 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005346
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005347 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005348 return;
5349
5350 omapdss_output_unset_device(dssdev);
5351
5352 if (dssdev->manager)
5353 dss_mgr_disconnect(dssdev->manager, dssdev);
5354}
5355
5356static const struct omapdss_dsi_ops dsi_ops = {
5357 .connect = dsi_connect,
5358 .disconnect = dsi_disconnect,
5359
5360 .bus_lock = dsi_bus_lock,
5361 .bus_unlock = dsi_bus_unlock,
5362
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005363 .enable = dsi_display_enable,
5364 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005365
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005366 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005367
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005368 .configure_pins = dsi_configure_pins,
5369 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005370
5371 .enable_video_output = dsi_enable_video_output,
5372 .disable_video_output = dsi_disable_video_output,
5373
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005374 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005375
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005376 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005377
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005378 .request_vc = dsi_request_vc,
5379 .set_vc_id = dsi_set_vc_id,
5380 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005381
5382 .dcs_write = dsi_vc_dcs_write,
5383 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5384 .dcs_read = dsi_vc_dcs_read,
5385
5386 .gen_write = dsi_vc_generic_write,
5387 .gen_write_nosync = dsi_vc_generic_write_nosync,
5388 .gen_read = dsi_vc_generic_read,
5389
5390 .bta_sync = dsi_vc_send_bta_sync,
5391
5392 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5393};
5394
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005395static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305396{
5397 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005398 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305399
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005400 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305401 out->id = dsi->module_id == 0 ?
5402 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5403
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005404 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005405 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005406 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005407 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005408 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305409
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005410 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305411}
5412
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005413static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305414{
5415 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005416 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305417
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005418 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305419}
5420
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005421static int dsi_probe_of(struct platform_device *pdev)
5422{
5423 struct device_node *node = pdev->dev.of_node;
5424 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5425 struct property *prop;
5426 u32 lane_arr[10];
5427 int len, num_pins;
5428 int r, i;
5429 struct device_node *ep;
5430 struct omap_dsi_pin_config pin_cfg;
5431
5432 ep = omapdss_of_get_first_endpoint(node);
5433 if (!ep)
5434 return 0;
5435
5436 prop = of_find_property(ep, "lanes", &len);
5437 if (prop == NULL) {
5438 dev_err(&pdev->dev, "failed to find lane data\n");
5439 r = -EINVAL;
5440 goto err;
5441 }
5442
5443 num_pins = len / sizeof(u32);
5444
5445 if (num_pins < 4 || num_pins % 2 != 0 ||
5446 num_pins > dsi->num_lanes_supported * 2) {
5447 dev_err(&pdev->dev, "bad number of lanes\n");
5448 r = -EINVAL;
5449 goto err;
5450 }
5451
5452 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5453 if (r) {
5454 dev_err(&pdev->dev, "failed to read lane data\n");
5455 goto err;
5456 }
5457
5458 pin_cfg.num_pins = num_pins;
5459 for (i = 0; i < num_pins; ++i)
5460 pin_cfg.pins[i] = (int)lane_arr[i];
5461
5462 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5463 if (r) {
5464 dev_err(&pdev->dev, "failed to configure pins");
5465 goto err;
5466 }
5467
5468 of_node_put(ep);
5469
5470 return 0;
5471
5472err:
5473 of_node_put(ep);
5474 return r;
5475}
5476
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005477/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005478static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005479{
5480 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005481 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305482 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005483 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005484 struct resource *res;
5485 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005486
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005487 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005488 if (!dsi)
5489 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305490
5491 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305492 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305493
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305494 spin_lock_init(&dsi->irq_lock);
5495 spin_lock_init(&dsi->errors_lock);
5496 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005497
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005498#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305499 spin_lock_init(&dsi->irq_stats_lock);
5500 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005501#endif
5502
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305503 mutex_init(&dsi->lock);
5504 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005505
Tejun Heo203b42f2012-08-21 13:18:23 -07005506 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5507 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305508
5509#ifdef DSI_CATCH_MISSING_TE
5510 init_timer(&dsi->te_timer);
5511 dsi->te_timer.function = dsi_te_timeout;
5512 dsi->te_timer.data = 0;
5513#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005514
5515 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5516 if (!res) {
5517 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5518 if (!res) {
5519 DSSERR("can't get IORESOURCE_MEM DSI\n");
5520 return -EINVAL;
5521 }
5522
5523 temp_res.start = res->start;
5524 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5525 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005526 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005527
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005528 dsi_mem = res;
5529
Tomi Valkeinen68104462013-12-17 13:53:28 +02005530 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5531 resource_size(res));
5532 if (!dsi->proto_base) {
5533 DSSERR("can't ioremap DSI protocol engine\n");
5534 return -ENOMEM;
5535 }
5536
5537 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5538 if (!res) {
5539 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5540 if (!res) {
5541 DSSERR("can't get IORESOURCE_MEM DSI\n");
5542 return -EINVAL;
5543 }
5544
5545 temp_res.start = res->start + DSI_PHY_OFFSET;
5546 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5547 res = &temp_res;
5548 }
5549
5550 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5551 resource_size(res));
5552 if (!dsi->proto_base) {
5553 DSSERR("can't ioremap DSI PHY\n");
5554 return -ENOMEM;
5555 }
5556
5557 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5558 if (!res) {
5559 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5560 if (!res) {
5561 DSSERR("can't get IORESOURCE_MEM DSI\n");
5562 return -EINVAL;
5563 }
5564
5565 temp_res.start = res->start + DSI_PLL_OFFSET;
5566 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5567 res = &temp_res;
5568 }
5569
5570 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5571 resource_size(res));
5572 if (!dsi->proto_base) {
5573 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005574 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305575 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005576
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305577 dsi->irq = platform_get_irq(dsi->pdev, 0);
5578 if (dsi->irq < 0) {
5579 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005580 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305581 }
archit tanejaaffe3602011-02-23 08:41:03 +00005582
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005583 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5584 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005585 if (r < 0) {
5586 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005587 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005588 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005589
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005590 if (dsidev->dev.of_node) {
5591 const struct of_device_id *match;
5592 const struct dsi_module_id_data *d;
5593
5594 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5595 if (!match) {
5596 DSSERR("unsupported DSI module\n");
5597 return -ENODEV;
5598 }
5599
5600 d = match->data;
5601
5602 while (d->address != 0 && d->address != dsi_mem->start)
5603 d++;
5604
5605 if (d->address == 0) {
5606 DSSERR("unsupported DSI module\n");
5607 return -ENODEV;
5608 }
5609
5610 dsi->module_id = d->id;
5611 } else {
5612 dsi->module_id = dsidev->id;
5613 }
5614
Archit Taneja5ee3c142011-03-02 12:35:53 +05305615 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305616 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305617 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305618 dsi->vc[i].dssdev = NULL;
5619 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305620 }
5621
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305622 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005623
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005624 r = dsi_get_clocks(dsidev);
5625 if (r)
5626 return r;
5627
5628 pm_runtime_enable(&dsidev->dev);
5629
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005630 r = dsi_runtime_get(dsidev);
5631 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005632 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005633
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305634 rev = dsi_read_reg(dsidev, DSI_REVISION);
5635 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005636 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5637
Tomi Valkeinend9820852011-10-12 15:05:59 +03005638 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5639 * of data to 3 by default */
5640 if (dss_has_feature(FEAT_DSI_GNQ))
5641 /* NB_DATA_LANES */
5642 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5643 else
5644 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305645
Tomi Valkeinen99322572013-03-05 10:37:02 +02005646 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5647
Archit Taneja81b87f52012-09-26 16:30:49 +05305648 dsi_init_output(dsidev);
5649
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005650 if (dsidev->dev.of_node) {
5651 r = dsi_probe_of(dsidev);
5652 if (r) {
5653 DSSERR("Invalid DSI DT data\n");
5654 goto err_probe_of;
5655 }
5656
5657 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5658 &dsidev->dev);
5659 if (r)
5660 DSSERR("Failed to populate DSI child devices: %d\n", r);
5661 }
5662
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005663 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005664
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005665 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005666 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005667 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005668 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5669
5670#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005671 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005672 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005673 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005674 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5675#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005676
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005677 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005678
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005679err_probe_of:
5680 dsi_uninit_output(dsidev);
5681 dsi_runtime_put(dsidev);
5682
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005683err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005684 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005685 return r;
5686}
5687
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005688static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005689{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305690 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5691
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005692 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005693
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005694 WARN_ON(dsi->scp_clk_refcount > 0);
5695
Archit Taneja81b87f52012-09-26 16:30:49 +05305696 dsi_uninit_output(dsidev);
5697
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005698 pm_runtime_disable(&dsidev->dev);
5699
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005700 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5701 regulator_disable(dsi->vdds_dsi_reg);
5702 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005703 }
5704
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005705 return 0;
5706}
5707
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005708static int dsi_runtime_suspend(struct device *dev)
5709{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005710 struct platform_device *pdev = to_platform_device(dev);
5711 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5712
5713 dsi->is_enabled = false;
5714 /* ensure the irq handler sees the is_enabled value */
5715 smp_wmb();
5716 /* wait for current handler to finish before turning the DSI off */
5717 synchronize_irq(dsi->irq);
5718
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005719 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005720
5721 return 0;
5722}
5723
5724static int dsi_runtime_resume(struct device *dev)
5725{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005726 struct platform_device *pdev = to_platform_device(dev);
5727 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005728 int r;
5729
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005730 r = dispc_runtime_get();
5731 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005732 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005733
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005734 dsi->is_enabled = true;
5735 /* ensure the irq handler sees the is_enabled value */
5736 smp_wmb();
5737
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005738 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005739}
5740
5741static const struct dev_pm_ops dsi_pm_ops = {
5742 .runtime_suspend = dsi_runtime_suspend,
5743 .runtime_resume = dsi_runtime_resume,
5744};
5745
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005746static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5747 { .address = 0x4804fc00, .id = 0, },
5748 { },
5749};
5750
5751static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5752 { .address = 0x58004000, .id = 0, },
5753 { .address = 0x58005000, .id = 1, },
5754 { },
5755};
5756
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005757static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5758 { .address = 0x58004000, .id = 0, },
5759 { .address = 0x58009000, .id = 1, },
5760 { },
5761};
5762
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005763static const struct of_device_id dsi_of_match[] = {
5764 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5765 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005766 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005767 {},
5768};
5769
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005770static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005771 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005772 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005773 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005774 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005775 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005776 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005777 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005778 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005779 },
5780};
5781
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005782int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005783{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005784 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005785}
5786
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005787void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005788{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005789 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005790}