blob: 54b04155e43b1058575aa44df3e6ece1ab18e55e [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200133 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200134 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200140 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200142 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200149 if (IS_CHAN_HT40(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200153 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700154 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200155 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200193 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194
195 if (IS_CHAN_HALF_RATE(chan))
196 hw_delay *= 2;
197 else if (IS_CHAN_QUARTER_RATE(chan))
198 hw_delay *= 4;
199
200 udelay(hw_delay + BASE_ACTIVATE_DELAY);
201}
202
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100203void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100204 int column, unsigned int *writecnt)
205{
206 int r;
207
208 ENABLE_REGWRITE_BUFFER(ah);
209 for (r = 0; r < array->ia_rows; r++) {
210 REG_WRITE(ah, INI_RA(array, r, 0),
211 INI_RA(array, r, column));
212 DO_DELAY(*writecnt);
213 }
214 REGWRITE_BUFFER_FLUSH(ah);
215}
216
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217u32 ath9k_hw_reverse_bits(u32 val, u32 n)
218{
219 u32 retval;
220 int i;
221
222 for (i = 0, retval = 0; i < n; i++) {
223 retval = (retval << 1) | (val & 1);
224 val >>= 1;
225 }
226 return retval;
227}
228
Sujithcbe61d82009-02-09 13:27:12 +0530229u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100230 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530231 u32 frameLen, u16 rateix,
232 bool shortPreamble)
233{
234 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530235
236 if (kbps == 0)
237 return 0;
238
Felix Fietkau545750d2009-11-23 22:21:01 +0100239 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530240 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530241 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530243 phyTime >>= 1;
244 numBits = frameLen << 3;
245 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
246 break;
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530248 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530249 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
250 numBits = OFDM_PLCP_BITS + (frameLen << 3);
251 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
252 txTime = OFDM_SIFS_TIME_QUARTER
253 + OFDM_PREAMBLE_TIME_QUARTER
254 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530255 } else if (ah->curchan &&
256 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530257 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
258 numBits = OFDM_PLCP_BITS + (frameLen << 3);
259 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
260 txTime = OFDM_SIFS_TIME_HALF +
261 OFDM_PREAMBLE_TIME_HALF
262 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
263 } else {
264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
268 + (numSymbols * OFDM_SYMBOL_TIME);
269 }
270 break;
271 default:
Joe Perches38002762010-12-02 19:12:36 -0800272 ath_err(ath9k_hw_common(ah),
273 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530274 txTime = 0;
275 break;
276 }
277
278 return txTime;
279}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400280EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530281
Sujithcbe61d82009-02-09 13:27:12 +0530282void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530283 struct ath9k_channel *chan,
284 struct chan_centers *centers)
285{
286 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530287
288 if (!IS_CHAN_HT40(chan)) {
289 centers->ctl_center = centers->ext_center =
290 centers->synth_center = chan->channel;
291 return;
292 }
293
Felix Fietkau88969342013-10-11 23:30:53 +0200294 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530295 centers->synth_center =
296 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
297 extoff = 1;
298 } else {
299 centers->synth_center =
300 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
301 extoff = -1;
302 }
303
304 centers->ctl_center =
305 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700306 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530307 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700308 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530309}
310
311/******************/
312/* Chip Revisions */
313/******************/
314
Sujithcbe61d82009-02-09 13:27:12 +0530315static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530316{
317 u32 val;
318
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530319 switch (ah->hw_version.devid) {
320 case AR5416_AR9100_DEVID:
321 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
322 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200323 case AR9300_DEVID_AR9330:
324 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
325 if (ah->get_mac_revision) {
326 ah->hw_version.macRev = ah->get_mac_revision();
327 } else {
328 val = REG_READ(ah, AR_SREV);
329 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
330 }
331 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530332 case AR9300_DEVID_AR9340:
333 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
334 val = REG_READ(ah, AR_SREV);
335 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
336 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200337 case AR9300_DEVID_QCA955X:
338 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 }
341
Sujithf1dc5602008-10-29 10:16:30 +0530342 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
343
344 if (val == 0xFF) {
345 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530346 ah->hw_version.macVersion =
347 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
348 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530349
Sujith Manoharan77fac462012-09-11 20:09:18 +0530350 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530351 ah->is_pciexpress = true;
352 else
353 ah->is_pciexpress = (val &
354 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530355 } else {
356 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530357 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530358
Sujithd535a422009-02-09 13:27:06 +0530359 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530360
Sujithd535a422009-02-09 13:27:06 +0530361 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530362 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530363 }
364}
365
Sujithf1dc5602008-10-29 10:16:30 +0530366/************************************/
367/* HW Attach, Detach, Init Routines */
368/************************************/
369
Sujithcbe61d82009-02-09 13:27:12 +0530370static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530371{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100372 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530373 return;
374
375 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
376 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
377 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
378 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
384
385 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
386}
387
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400388/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530389static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530390{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700391 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530393 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800394 static const u32 patternData[4] = {
395 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
396 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400397 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530398
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400399 if (!AR_SREV_9300_20_OR_LATER(ah)) {
400 loop_max = 2;
401 regAddr[1] = AR_PHY_BASE + (8 << 2);
402 } else
403 loop_max = 1;
404
405 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530406 u32 addr = regAddr[i];
407 u32 wrData, rdData;
408
409 regHold[i] = REG_READ(ah, addr);
410 for (j = 0; j < 0x100; j++) {
411 wrData = (j << 16) | j;
412 REG_WRITE(ah, addr, wrData);
413 rdData = REG_READ(ah, addr);
414 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800415 ath_err(common,
416 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
417 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530418 return false;
419 }
420 }
421 for (j = 0; j < 4; j++) {
422 wrData = patternData[j];
423 REG_WRITE(ah, addr, wrData);
424 rdData = REG_READ(ah, addr);
425 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800426 ath_err(common,
427 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
428 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530429 return false;
430 }
431 }
432 REG_WRITE(ah, regAddr[i], regHold[i]);
433 }
434 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530435
Sujithf1dc5602008-10-29 10:16:30 +0530436 return true;
437}
438
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700439static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440{
441 int i;
442
Felix Fietkau689e7562012-04-12 22:35:56 +0200443 ah->config.dma_beacon_response_time = 1;
444 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530445 ah->config.additional_swba_backoff = 0;
446 ah->config.ack_6mb = 0x0;
447 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530448 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450
451 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.spurchans[i][0] = AR_NO_SPUR;
453 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454 }
455
Sujith0ce024c2009-12-14 14:57:00 +0530456 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400457 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400458
459 /*
460 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
461 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
462 * This means we use it for all AR5416 devices, and the few
463 * minor PCI AR9280 devices out there.
464 *
465 * Serialization is required because these devices do not handle
466 * well the case of two concurrent reads/writes due to the latency
467 * involved. During one read/write another read/write can be issued
468 * on another CPU while the previous read/write may still be working
469 * on our hardware, if we hit this case the hardware poops in a loop.
470 * We prevent this by serializing reads and writes.
471 *
472 * This issue is not present on PCI-Express devices or pre-AR5416
473 * devices (legacy, 802.11abg).
474 */
475 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700476 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477}
478
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700479static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700481 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
482
483 regulatory->country_code = CTRY_DEFAULT;
484 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700485
Sujithd535a422009-02-09 13:27:06 +0530486 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530487 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488
Sujith2660b812009-02-09 13:27:26 +0530489 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200490 ah->sta_id1_defaults =
491 AR_STA_ID1_CRPT_MIC_ENABLE |
492 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100493 if (AR_SREV_9100(ah))
494 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530495 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530496 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200497 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100498 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499}
500
Sujithcbe61d82009-02-09 13:27:12 +0530501static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700503 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530504 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530506 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800507 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508
Sujithf1dc5602008-10-29 10:16:30 +0530509 sum = 0;
510 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400511 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530512 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700513 common->macaddr[2 * i] = eeval >> 8;
514 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 }
Sujithd8baa932009-03-30 15:28:25 +0530516 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530517 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700519 return 0;
520}
521
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700522static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530524 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 int ecode;
526
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530527 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530528 if (!ath9k_hw_chip_test(ah))
529 return -ENODEV;
530 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400532 if (!AR_SREV_9300_20_OR_LATER(ah)) {
533 ecode = ar9002_hw_rf_claim(ah);
534 if (ecode != 0)
535 return ecode;
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700538 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700539 if (ecode != 0)
540 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530541
Joe Perchesd2182b62011-12-15 14:55:53 -0800542 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800543 ah->eep_ops->get_eeprom_ver(ah),
544 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530545
Sujith Manoharane3233002013-06-03 09:19:26 +0530546 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530547
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530548 /*
549 * EEPROM needs to be initialized before we do this.
550 * This is required for regulatory compliance.
551 */
552 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
553 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
554 if ((regdmn & 0xF0) == CTL_FCC) {
555 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_2GHZ;
556 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_5GHZ;
557 }
558 }
559
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700560 return 0;
561}
562
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100563static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700564{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100565 if (!AR_SREV_9300_20_OR_LATER(ah))
566 return ar9002_hw_attach_ops(ah);
567
568 ar9003_hw_attach_ops(ah);
569 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700570}
571
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572/* Called for all hardware families */
573static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700575 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700576 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700577
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530578 ath9k_hw_read_revisions(ah);
579
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530580 /*
581 * Read back AR_WA into a permanent copy and set bits 14 and 17.
582 * We need to do this to avoid RMW of this register. We cannot
583 * read the reg when chip is asleep.
584 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530585 if (AR_SREV_9300_20_OR_LATER(ah)) {
586 ah->WARegVal = REG_READ(ah, AR_WA);
587 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
588 AR_WA_ASPM_TIMER_BASED_DISABLE);
589 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530590
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800592 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700593 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 }
595
Sujith Manoharana4a29542012-09-10 09:20:03 +0530596 if (AR_SREV_9565(ah)) {
597 ah->WARegVal |= AR_WA_BIT22;
598 REG_WRITE(ah, AR_WA, ah->WARegVal);
599 }
600
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400601 ath9k_hw_init_defaults(ah);
602 ath9k_hw_init_config(ah);
603
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100604 r = ath9k_hw_attach_ops(ah);
605 if (r)
606 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700608 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800609 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700610 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700611 }
612
Felix Fietkauf3eef642012-03-14 16:40:25 +0100613 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700614 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300615 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400616 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700617 ah->config.serialize_regmode =
618 SER_REG_MODE_ON;
619 } else {
620 ah->config.serialize_regmode =
621 SER_REG_MODE_OFF;
622 }
623 }
624
Joe Perchesd2182b62011-12-15 14:55:53 -0800625 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700626 ah->config.serialize_regmode);
627
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500628 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
629 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
630 else
631 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
632
Felix Fietkau6da5a722010-12-12 00:51:12 +0100633 switch (ah->hw_version.macVersion) {
634 case AR_SREV_VERSION_5416_PCI:
635 case AR_SREV_VERSION_5416_PCIE:
636 case AR_SREV_VERSION_9160:
637 case AR_SREV_VERSION_9100:
638 case AR_SREV_VERSION_9280:
639 case AR_SREV_VERSION_9285:
640 case AR_SREV_VERSION_9287:
641 case AR_SREV_VERSION_9271:
642 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200643 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100644 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530645 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530646 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200647 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530648 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100649 break;
650 default:
Joe Perches38002762010-12-02 19:12:36 -0800651 ath_err(common,
652 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
653 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700654 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700655 }
656
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200657 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200658 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400659 ah->is_pciexpress = false;
660
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700661 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 ath9k_hw_init_cal_settings(ah);
663
664 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400665 if (!AR_SREV_9300_20_OR_LATER(ah))
666 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700667
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200668 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669 ath9k_hw_disablepcie(ah);
670
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700671 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700673 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700674
675 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100676 r = ath9k_hw_fill_cap_info(ah);
677 if (r)
678 return r;
679
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700680 r = ath9k_hw_init_macaddr(ah);
681 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800682 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700683 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 }
685
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400686 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530687 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 else
Sujith2660b812009-02-09 13:27:26 +0530689 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700690
Gabor Juhos88e641d2011-06-21 11:23:30 +0200691 if (AR_SREV_9330(ah))
692 ah->bb_watchdog_timeout_ms = 85;
693 else
694 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400696 common->state = ATH_HW_INITIALIZED;
697
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700698 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699}
700
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530702{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400703 int ret;
704 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530705
Sujith Manoharan77fac462012-09-11 20:09:18 +0530706 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707 switch (ah->hw_version.devid) {
708 case AR5416_DEVID_PCI:
709 case AR5416_DEVID_PCIE:
710 case AR5416_AR9100_DEVID:
711 case AR9160_DEVID_PCI:
712 case AR9280_DEVID_PCI:
713 case AR9280_DEVID_PCIE:
714 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400715 case AR9287_DEVID_PCI:
716 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400717 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400718 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800719 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200720 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530721 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200722 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700723 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530724 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530725 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530726 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400727 break;
728 default:
729 if (common->bus_ops->ath_bus_type == ATH_USB)
730 break;
Joe Perches38002762010-12-02 19:12:36 -0800731 ath_err(common, "Hardware device ID 0x%04x not supported\n",
732 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400733 return -EOPNOTSUPP;
734 }
Sujithf1dc5602008-10-29 10:16:30 +0530735
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736 ret = __ath9k_hw_init(ah);
737 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800738 ath_err(common,
739 "Unable to initialize hardware; initialization status: %d\n",
740 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400741 return ret;
742 }
Sujithf1dc5602008-10-29 10:16:30 +0530743
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530745}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400746EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530747
Sujithcbe61d82009-02-09 13:27:12 +0530748static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530749{
Sujith7d0d0df2010-04-16 11:53:57 +0530750 ENABLE_REGWRITE_BUFFER(ah);
751
Sujithf1dc5602008-10-29 10:16:30 +0530752 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
753 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
754
755 REG_WRITE(ah, AR_QOS_NO_ACK,
756 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
757 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
758 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
759
760 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
761 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
762 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
763 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
764 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530765
766 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530767}
768
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530769u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530770{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530771 struct ath_common *common = ath9k_hw_common(ah);
772 int i = 0;
773
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100774 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
775 udelay(100);
776 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
777
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530778 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
779
Vivek Natarajanb1415812011-01-27 14:45:07 +0530780 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530782 if (WARN_ON_ONCE(i >= 100)) {
783 ath_err(common, "PLL4 meaurement not done\n");
784 break;
785 }
786
787 i++;
788 }
789
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100790 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530791}
792EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
793
Sujithcbe61d82009-02-09 13:27:12 +0530794static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530795 struct ath9k_channel *chan)
796{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800797 u32 pll;
798
Sujith Manoharana4a29542012-09-10 09:20:03 +0530799 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530800 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
803 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
804 AR_CH0_DPLL2_KD, 0x40);
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530807
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_REFDIV, 0x5);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
811 AR_CH0_BB_DPLL1_NINI, 0x58);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
813 AR_CH0_BB_DPLL1_NFRAC, 0x0);
814
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
818 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
820 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
821
822 /* program BB PLL phase_shift to 0x6 */
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
824 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
825
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530828 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200829 } else if (AR_SREV_9330(ah)) {
830 u32 ddr_dpll2, pll_control2, kd;
831
832 if (ah->is_clk_25mhz) {
833 ddr_dpll2 = 0x18e82f01;
834 pll_control2 = 0xe04a3d;
835 kd = 0x1d;
836 } else {
837 ddr_dpll2 = 0x19e82f01;
838 pll_control2 = 0x886666;
839 kd = 0x3d;
840 }
841
842 /* program DDR PLL ki and kd value */
843 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
844
845 /* program DDR PLL phase_shift */
846 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
847 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
848
849 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
850 udelay(1000);
851
852 /* program refdiv, nint, frac to RTC register */
853 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
854
855 /* program BB PLL kd and ki value */
856 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
857 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
858
859 /* program BB PLL phase_shift */
860 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
861 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200862 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530863 u32 regval, pll2_divint, pll2_divfrac, refdiv;
864
865 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
866 udelay(1000);
867
868 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
869 udelay(100);
870
871 if (ah->is_clk_25mhz) {
872 pll2_divint = 0x54;
873 pll2_divfrac = 0x1eb85;
874 refdiv = 3;
875 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200876 if (AR_SREV_9340(ah)) {
877 pll2_divint = 88;
878 pll2_divfrac = 0;
879 refdiv = 5;
880 } else {
881 pll2_divint = 0x11;
882 pll2_divfrac = 0x26666;
883 refdiv = 1;
884 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530885 }
886
887 regval = REG_READ(ah, AR_PHY_PLL_MODE);
888 regval |= (0x1 << 16);
889 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
890 udelay(100);
891
892 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
893 (pll2_divint << 18) | pll2_divfrac);
894 udelay(100);
895
896 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200897 if (AR_SREV_9340(ah))
898 regval = (regval & 0x80071fff) | (0x1 << 30) |
899 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
900 else
901 regval = (regval & 0x80071fff) | (0x3 << 30) |
902 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530903 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
904 REG_WRITE(ah, AR_PHY_PLL_MODE,
905 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
906 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530907 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800908
909 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530910 if (AR_SREV_9565(ah))
911 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100912 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530913
Gabor Juhosfc05a312012-07-03 19:13:31 +0200914 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
915 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530916 udelay(1000);
917
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400918 /* Switch the core clock for ar9271 to 117Mhz */
919 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530920 udelay(500);
921 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400922 }
923
Sujithf1dc5602008-10-29 10:16:30 +0530924 udelay(RTC_PLL_SETTLE_DELAY);
925
926 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530927
Gabor Juhosfc05a312012-07-03 19:13:31 +0200928 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530929 if (ah->is_clk_25mhz) {
930 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
931 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
932 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
933 } else {
934 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
935 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
936 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
937 }
938 udelay(100);
939 }
Sujithf1dc5602008-10-29 10:16:30 +0530940}
941
Sujithcbe61d82009-02-09 13:27:12 +0530942static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800943 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530944{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530945 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400946 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530947 AR_IMR_TXURN |
948 AR_IMR_RXERR |
949 AR_IMR_RXORN |
950 AR_IMR_BCNMISC;
951
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200952 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530953 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
954
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400955 if (AR_SREV_9300_20_OR_LATER(ah)) {
956 imr_reg |= AR_IMR_RXOK_HP;
957 if (ah->config.rx_intr_mitigation)
958 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
959 else
960 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530961
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400962 } else {
963 if (ah->config.rx_intr_mitigation)
964 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
965 else
966 imr_reg |= AR_IMR_RXOK;
967 }
968
969 if (ah->config.tx_intr_mitigation)
970 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
971 else
972 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530973
Sujith7d0d0df2010-04-16 11:53:57 +0530974 ENABLE_REGWRITE_BUFFER(ah);
975
Pavel Roskin152d5302010-03-31 18:05:37 -0400976 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500977 ah->imrs2_reg |= AR_IMR_S2_GTT;
978 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530979
980 if (!AR_SREV_9100(ah)) {
981 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530982 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530983 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
984 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400985
Sujith7d0d0df2010-04-16 11:53:57 +0530986 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530987
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400988 if (AR_SREV_9300_20_OR_LATER(ah)) {
989 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
991 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
992 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
993 }
Sujithf1dc5602008-10-29 10:16:30 +0530994}
995
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
997{
998 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
999 val = min(val, (u32) 0xFFFF);
1000 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1001}
1002
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301004{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001005 u32 val = ath9k_hw_mac_to_clks(ah, us);
1006 val = min(val, (u32) 0xFFFF);
1007 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301008}
1009
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301011{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001012 u32 val = ath9k_hw_mac_to_clks(ah, us);
1013 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1014 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1015}
1016
1017static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1018{
1019 u32 val = ath9k_hw_mac_to_clks(ah, us);
1020 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1021 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301022}
1023
Sujithcbe61d82009-02-09 13:27:12 +05301024static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301025{
Sujithf1dc5602008-10-29 10:16:30 +05301026 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001027 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1028 tu);
Sujith2660b812009-02-09 13:27:26 +05301029 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301030 return false;
1031 } else {
1032 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301033 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301034 return true;
1035 }
1036}
1037
Felix Fietkau0005baf2010-01-15 02:33:40 +01001038void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301039{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001040 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001041 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001042 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001043 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001044 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001045 int rx_lat = 0, tx_lat = 0, eifs = 0;
1046 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001047
Joe Perchesd2182b62011-12-15 14:55:53 -08001048 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001049 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301050
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001051 if (!chan)
1052 return;
1053
Sujith2660b812009-02-09 13:27:26 +05301054 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001055 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001056
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301057 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1058 rx_lat = 41;
1059 else
1060 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001061 tx_lat = 54;
1062
Felix Fietkaue88e4862012-04-19 21:18:22 +02001063 if (IS_CHAN_5GHZ(chan))
1064 sifstime = 16;
1065 else
1066 sifstime = 10;
1067
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001068 if (IS_CHAN_HALF_RATE(chan)) {
1069 eifs = 175;
1070 rx_lat *= 2;
1071 tx_lat *= 2;
1072 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1073 tx_lat += 11;
1074
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001075 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001076 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001077 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1079 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301080 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001081 tx_lat *= 4;
1082 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1083 tx_lat += 22;
1084
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001085 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001086 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001087 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001088 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301089 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1090 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1091 reg = AR_USEC_ASYNC_FIFO;
1092 } else {
1093 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1094 common->clockrate;
1095 reg = REG_READ(ah, AR_USEC);
1096 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001097 rx_lat = MS(reg, AR_USEC_RX_LAT);
1098 tx_lat = MS(reg, AR_USEC_TX_LAT);
1099
1100 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001101 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001102
Felix Fietkaue239d852010-01-15 02:34:58 +01001103 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001104 slottime += 3 * ah->coverage_class;
1105 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001106 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001107
1108 /*
1109 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001110 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001111 * This was initially only meant to work around an issue with delayed
1112 * BA frames in some implementations, but it has been found to fix ACK
1113 * timeout issues in other cases as well.
1114 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001115 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001116 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001117 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001118 ctstimeout += 48 - sifstime - ah->slottime;
1119 }
1120
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001121 ath9k_hw_set_sifs_time(ah, sifstime);
1122 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001123 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001124 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301125 if (ah->globaltxtimeout != (u32) -1)
1126 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001127
1128 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1129 REG_RMW(ah, AR_USEC,
1130 (common->clockrate - 1) |
1131 SM(rx_lat, AR_USEC_RX_LAT) |
1132 SM(tx_lat, AR_USEC_TX_LAT),
1133 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1134
Sujithf1dc5602008-10-29 10:16:30 +05301135}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001136EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301137
Sujith285f2dd2010-01-08 10:36:07 +05301138void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001139{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001140 struct ath_common *common = ath9k_hw_common(ah);
1141
Sujith736b3a22010-03-17 14:25:24 +05301142 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001143 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001144
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001145 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001146}
Sujith285f2dd2010-01-08 10:36:07 +05301147EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001148
Sujithf1dc5602008-10-29 10:16:30 +05301149/*******/
1150/* INI */
1151/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001152
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001153u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001154{
1155 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1156
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001157 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001158 ctl |= CTL_11G;
1159 else
1160 ctl |= CTL_11A;
1161
1162 return ctl;
1163}
1164
Sujithf1dc5602008-10-29 10:16:30 +05301165/****************************************/
1166/* Reset and Channel Switching Routines */
1167/****************************************/
1168
Sujithcbe61d82009-02-09 13:27:12 +05301169static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301170{
Felix Fietkau57b32222010-04-15 17:39:22 -04001171 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001172 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301173
Sujith7d0d0df2010-04-16 11:53:57 +05301174 ENABLE_REGWRITE_BUFFER(ah);
1175
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001176 /*
1177 * set AHB_MODE not to do cacheline prefetches
1178 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001179 if (!AR_SREV_9300_20_OR_LATER(ah))
1180 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301181
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001182 /*
1183 * let mac dma reads be in 128 byte chunks
1184 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001185 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301186
Sujith7d0d0df2010-04-16 11:53:57 +05301187 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301188
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001189 /*
1190 * Restore TX Trigger Level to its pre-reset value.
1191 * The initial value depends on whether aggregation is enabled, and is
1192 * adjusted whenever underruns are detected.
1193 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001194 if (!AR_SREV_9300_20_OR_LATER(ah))
1195 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301196
Sujith7d0d0df2010-04-16 11:53:57 +05301197 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001199 /*
1200 * let mac dma writes be in 128 byte chunks
1201 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001202 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301203
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001204 /*
1205 * Setup receive FIFO threshold to hold off TX activities
1206 */
Sujithf1dc5602008-10-29 10:16:30 +05301207 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1208
Felix Fietkau57b32222010-04-15 17:39:22 -04001209 if (AR_SREV_9300_20_OR_LATER(ah)) {
1210 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1211 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1212
1213 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1214 ah->caps.rx_status_len);
1215 }
1216
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001217 /*
1218 * reduce the number of usable entries in PCU TXBUF to avoid
1219 * wrap around issues.
1220 */
Sujithf1dc5602008-10-29 10:16:30 +05301221 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001222 /* For AR9285 the number of Fifos are reduced to half.
1223 * So set the usable tx buf size also to half to
1224 * avoid data/delimiter underruns
1225 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001226 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1227 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1228 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1229 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1230 } else {
1231 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301232 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001233
Felix Fietkau86c157b2013-05-23 12:20:56 +02001234 if (!AR_SREV_9271(ah))
1235 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1236
Sujith7d0d0df2010-04-16 11:53:57 +05301237 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301238
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001239 if (AR_SREV_9300_20_OR_LATER(ah))
1240 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301241}
1242
Sujithcbe61d82009-02-09 13:27:12 +05301243static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301244{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001245 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1246 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301247
Sujithf1dc5602008-10-29 10:16:30 +05301248 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001249 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001250 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301251 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1252 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001253 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001254 case NL80211_IFTYPE_AP:
1255 set |= AR_STA_ID1_STA_AP;
1256 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001257 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001258 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301259 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301260 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001261 if (!ah->is_monitoring)
1262 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301263 break;
Sujithf1dc5602008-10-29 10:16:30 +05301264 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001265 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301266}
1267
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001268void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1269 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001270{
1271 u32 coef_exp, coef_man;
1272
1273 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1274 if ((coef_scaled >> coef_exp) & 0x1)
1275 break;
1276
1277 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1278
1279 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1280
1281 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1282 *coef_exponent = coef_exp - 16;
1283}
1284
Sujithcbe61d82009-02-09 13:27:12 +05301285static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301286{
1287 u32 rst_flags;
1288 u32 tmpReg;
1289
Sujith70768492009-02-16 13:23:12 +05301290 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001291 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1292 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301293 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1294 }
1295
Sujith7d0d0df2010-04-16 11:53:57 +05301296 ENABLE_REGWRITE_BUFFER(ah);
1297
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001298 if (AR_SREV_9300_20_OR_LATER(ah)) {
1299 REG_WRITE(ah, AR_WA, ah->WARegVal);
1300 udelay(10);
1301 }
1302
Sujithf1dc5602008-10-29 10:16:30 +05301303 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1304 AR_RTC_FORCE_WAKE_ON_INT);
1305
1306 if (AR_SREV_9100(ah)) {
1307 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1308 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1309 } else {
1310 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001311 if (AR_SREV_9340(ah))
1312 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1313 else
1314 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1315 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1316
1317 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001318 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301319 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001320
1321 val = AR_RC_HOSTIF;
1322 if (!AR_SREV_9300_20_OR_LATER(ah))
1323 val |= AR_RC_AHB;
1324 REG_WRITE(ah, AR_RC, val);
1325
1326 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301327 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301328
1329 rst_flags = AR_RTC_RC_MAC_WARM;
1330 if (type == ATH9K_RESET_COLD)
1331 rst_flags |= AR_RTC_RC_MAC_COLD;
1332 }
1333
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001334 if (AR_SREV_9330(ah)) {
1335 int npend = 0;
1336 int i;
1337
1338 /* AR9330 WAR:
1339 * call external reset function to reset WMAC if:
1340 * - doing a cold reset
1341 * - we have pending frames in the TX queues
1342 */
1343
1344 for (i = 0; i < AR_NUM_QCU; i++) {
1345 npend = ath9k_hw_numtxpending(ah, i);
1346 if (npend)
1347 break;
1348 }
1349
1350 if (ah->external_reset &&
1351 (npend || type == ATH9K_RESET_COLD)) {
1352 int reset_err = 0;
1353
Joe Perchesd2182b62011-12-15 14:55:53 -08001354 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001355 "reset MAC via external reset\n");
1356
1357 reset_err = ah->external_reset();
1358 if (reset_err) {
1359 ath_err(ath9k_hw_common(ah),
1360 "External reset failed, err=%d\n",
1361 reset_err);
1362 return false;
1363 }
1364
1365 REG_WRITE(ah, AR_RTC_RESET, 1);
1366 }
1367 }
1368
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301369 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301370 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301371
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001372 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301373
1374 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301375
Sujithf1dc5602008-10-29 10:16:30 +05301376 udelay(50);
1377
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001378 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301379 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001380 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301381 return false;
1382 }
1383
1384 if (!AR_SREV_9100(ah))
1385 REG_WRITE(ah, AR_RC, 0);
1386
Sujithf1dc5602008-10-29 10:16:30 +05301387 if (AR_SREV_9100(ah))
1388 udelay(50);
1389
1390 return true;
1391}
1392
Sujithcbe61d82009-02-09 13:27:12 +05301393static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301394{
Sujith7d0d0df2010-04-16 11:53:57 +05301395 ENABLE_REGWRITE_BUFFER(ah);
1396
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001397 if (AR_SREV_9300_20_OR_LATER(ah)) {
1398 REG_WRITE(ah, AR_WA, ah->WARegVal);
1399 udelay(10);
1400 }
1401
Sujithf1dc5602008-10-29 10:16:30 +05301402 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1403 AR_RTC_FORCE_WAKE_ON_INT);
1404
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001405 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301406 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1407
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001408 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301409
Sujith7d0d0df2010-04-16 11:53:57 +05301410 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301411
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001412 if (!AR_SREV_9300_20_OR_LATER(ah))
1413 udelay(2);
1414
1415 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301416 REG_WRITE(ah, AR_RC, 0);
1417
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001418 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301419
1420 if (!ath9k_hw_wait(ah,
1421 AR_RTC_STATUS,
1422 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301423 AR_RTC_STATUS_ON,
1424 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001425 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301426 return false;
1427 }
1428
Sujithf1dc5602008-10-29 10:16:30 +05301429 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1430}
1431
Sujithcbe61d82009-02-09 13:27:12 +05301432static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301433{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301434 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301435
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001436 if (AR_SREV_9300_20_OR_LATER(ah)) {
1437 REG_WRITE(ah, AR_WA, ah->WARegVal);
1438 udelay(10);
1439 }
1440
Sujithf1dc5602008-10-29 10:16:30 +05301441 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1442 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1443
Felix Fietkauceb26a62012-10-03 21:07:51 +02001444 if (!ah->reset_power_on)
1445 type = ATH9K_RESET_POWER_ON;
1446
Sujithf1dc5602008-10-29 10:16:30 +05301447 switch (type) {
1448 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301449 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301450 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001451 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301452 break;
Sujithf1dc5602008-10-29 10:16:30 +05301453 case ATH9K_RESET_WARM:
1454 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301455 ret = ath9k_hw_set_reset(ah, type);
1456 break;
Sujithf1dc5602008-10-29 10:16:30 +05301457 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301458 break;
Sujithf1dc5602008-10-29 10:16:30 +05301459 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301460
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301461 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301462}
1463
Sujithcbe61d82009-02-09 13:27:12 +05301464static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301465 struct ath9k_channel *chan)
1466{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001467 int reset_type = ATH9K_RESET_WARM;
1468
1469 if (AR_SREV_9280(ah)) {
1470 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1471 reset_type = ATH9K_RESET_POWER_ON;
1472 else
1473 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001474 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1475 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1476 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001477
1478 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301479 return false;
1480
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001481 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301482 return false;
1483
Sujith2660b812009-02-09 13:27:26 +05301484 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001485
1486 if (AR_SREV_9330(ah))
1487 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301488 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301489 ath9k_hw_set_rfmode(ah, chan);
1490
1491 return true;
1492}
1493
Sujithcbe61d82009-02-09 13:27:12 +05301494static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001495 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301496{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001497 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301498 struct ath9k_hw_capabilities *pCap = &ah->caps;
1499 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301500 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001501 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001502 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301503
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301504 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkau88969342013-10-11 23:30:53 +02001505 band_switch = IS_CHAN_5GHZ(ah->curchan) != IS_CHAN_5GHZ(chan);
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001506 mode_diff = (chan->channelFlags != ah->curchan->channelFlags);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301507 }
Sujithf1dc5602008-10-29 10:16:30 +05301508
1509 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1510 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001511 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001512 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301513 return false;
1514 }
1515 }
1516
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001517 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001518 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301519 return false;
1520 }
1521
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301522 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301523 ath9k_hw_mark_phy_inactive(ah);
1524 udelay(5);
1525
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301526 if (band_switch)
1527 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301528
1529 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1530 ath_err(common, "Failed to do fast channel change\n");
1531 return false;
1532 }
1533 }
1534
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001535 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301536
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001537 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001538 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001539 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001540 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301541 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001542 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001543 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301544
Felix Fietkau81c507a2013-10-11 23:30:55 +02001545 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001546 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301547
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301548 if (band_switch || ini_reloaded)
1549 ah->eep_ops->set_board_values(ah, chan);
1550
1551 ath9k_hw_init_bb(ah, chan);
1552 ath9k_hw_rfbus_done(ah);
1553
1554 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301555 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301556 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301557 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301558 }
1559
Sujithf1dc5602008-10-29 10:16:30 +05301560 return true;
1561}
1562
Felix Fietkau691680b2011-03-19 13:55:38 +01001563static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1564{
1565 u32 gpio_mask = ah->gpio_mask;
1566 int i;
1567
1568 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1569 if (!(gpio_mask & 1))
1570 continue;
1571
1572 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1573 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1574 }
1575}
1576
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301577static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1578 int *hang_state, int *hang_pos)
1579{
1580 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1581 u32 chain_state, dcs_pos, i;
1582
1583 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1584 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1585 for (i = 0; i < 3; i++) {
1586 if (chain_state == dcu_chain_state[i]) {
1587 *hang_state = chain_state;
1588 *hang_pos = dcs_pos;
1589 return true;
1590 }
1591 }
1592 }
1593 return false;
1594}
1595
1596#define DCU_COMPLETE_STATE 1
1597#define DCU_COMPLETE_STATE_MASK 0x3
1598#define NUM_STATUS_READS 50
1599static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1600{
1601 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1602 u32 i, hang_pos, hang_state, num_state = 6;
1603
1604 comp_state = REG_READ(ah, AR_DMADBG_6);
1605
1606 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1607 ath_dbg(ath9k_hw_common(ah), RESET,
1608 "MAC Hang signature not found at DCU complete\n");
1609 return false;
1610 }
1611
1612 chain_state = REG_READ(ah, dcs_reg);
1613 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1614 goto hang_check_iter;
1615
1616 dcs_reg = AR_DMADBG_5;
1617 num_state = 4;
1618 chain_state = REG_READ(ah, dcs_reg);
1619 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1620 goto hang_check_iter;
1621
1622 ath_dbg(ath9k_hw_common(ah), RESET,
1623 "MAC Hang signature 1 not found\n");
1624 return false;
1625
1626hang_check_iter:
1627 ath_dbg(ath9k_hw_common(ah), RESET,
1628 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1629 chain_state, comp_state, hang_state, hang_pos);
1630
1631 for (i = 0; i < NUM_STATUS_READS; i++) {
1632 chain_state = REG_READ(ah, dcs_reg);
1633 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1634 comp_state = REG_READ(ah, AR_DMADBG_6);
1635
1636 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1637 DCU_COMPLETE_STATE) ||
1638 (chain_state != hang_state))
1639 return false;
1640 }
1641
1642 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1643
1644 return true;
1645}
1646
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301647void ath9k_hw_check_nav(struct ath_hw *ah)
1648{
1649 struct ath_common *common = ath9k_hw_common(ah);
1650 u32 val;
1651
1652 val = REG_READ(ah, AR_NAV);
1653 if (val != 0xdeadbeef && val > 0x7fff) {
1654 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1655 REG_WRITE(ah, AR_NAV, 0);
1656 }
1657}
1658EXPORT_SYMBOL(ath9k_hw_check_nav);
1659
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001660bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301661{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001662 int count = 50;
1663 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301664
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301665 if (AR_SREV_9300(ah))
1666 return !ath9k_hw_detect_mac_hang(ah);
1667
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001668 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001669 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301670
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001671 do {
1672 reg = REG_READ(ah, AR_OBS_BUS_1);
1673
1674 if ((reg & 0x7E7FFFEF) == 0x00702400)
1675 continue;
1676
1677 switch (reg & 0x7E000B00) {
1678 case 0x1E000000:
1679 case 0x52000B00:
1680 case 0x18000B00:
1681 continue;
1682 default:
1683 return true;
1684 }
1685 } while (count-- > 0);
1686
1687 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301688}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001689EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301690
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301691static void ath9k_hw_init_mfp(struct ath_hw *ah)
1692{
1693 /* Setup MFP options for CCMP */
1694 if (AR_SREV_9280_20_OR_LATER(ah)) {
1695 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1696 * frames when constructing CCMP AAD. */
1697 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1698 0xc7ff);
1699 ah->sw_mgmt_crypto = false;
1700 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1701 /* Disable hardware crypto for management frames */
1702 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1703 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1704 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1705 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1706 ah->sw_mgmt_crypto = true;
1707 } else {
1708 ah->sw_mgmt_crypto = true;
1709 }
1710}
1711
1712static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1713 u32 macStaId1, u32 saveDefAntenna)
1714{
1715 struct ath_common *common = ath9k_hw_common(ah);
1716
1717 ENABLE_REGWRITE_BUFFER(ah);
1718
Felix Fietkauecbbed32013-04-16 12:51:56 +02001719 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301720 | AR_STA_ID1_RTS_USE_DEF
1721 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001722 | ah->sta_id1_defaults,
1723 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301724 ath_hw_setbssidmask(common);
1725 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1726 ath9k_hw_write_associd(ah);
1727 REG_WRITE(ah, AR_ISR, ~0);
1728 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1729
1730 REGWRITE_BUFFER_FLUSH(ah);
1731
1732 ath9k_hw_set_operating_mode(ah, ah->opmode);
1733}
1734
1735static void ath9k_hw_init_queues(struct ath_hw *ah)
1736{
1737 int i;
1738
1739 ENABLE_REGWRITE_BUFFER(ah);
1740
1741 for (i = 0; i < AR_NUM_DCU; i++)
1742 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1743
1744 REGWRITE_BUFFER_FLUSH(ah);
1745
1746 ah->intr_txqs = 0;
1747 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1748 ath9k_hw_resettxqueue(ah, i);
1749}
1750
1751/*
1752 * For big endian systems turn on swapping for descriptors
1753 */
1754static void ath9k_hw_init_desc(struct ath_hw *ah)
1755{
1756 struct ath_common *common = ath9k_hw_common(ah);
1757
1758 if (AR_SREV_9100(ah)) {
1759 u32 mask;
1760 mask = REG_READ(ah, AR_CFG);
1761 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1762 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1763 mask);
1764 } else {
1765 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1766 REG_WRITE(ah, AR_CFG, mask);
1767 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1768 REG_READ(ah, AR_CFG));
1769 }
1770 } else {
1771 if (common->bus_ops->ath_bus_type == ATH_USB) {
1772 /* Configure AR9271 target WLAN */
1773 if (AR_SREV_9271(ah))
1774 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1775 else
1776 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1777 }
1778#ifdef __BIG_ENDIAN
1779 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1780 AR_SREV_9550(ah))
1781 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1782 else
1783 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1784#endif
1785 }
1786}
1787
Sujith Manoharancaed6572012-03-14 14:40:46 +05301788/*
1789 * Fast channel change:
1790 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301791 */
1792static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1793{
1794 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301795 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301796 int ret;
1797
1798 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1799 goto fail;
1800
1801 if (ah->chip_fullsleep)
1802 goto fail;
1803
1804 if (!ah->curchan)
1805 goto fail;
1806
1807 if (chan->channel == ah->curchan->channel)
1808 goto fail;
1809
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001810 if ((ah->curchan->channelFlags | chan->channelFlags) &
1811 (CHANNEL_HALF | CHANNEL_QUARTER))
1812 goto fail;
1813
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301814 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001815 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301816 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001817 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
1818 chan->channelFlags != ah->curchan->channelFlags)
1819 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301820
1821 if (!ath9k_hw_check_alive(ah))
1822 goto fail;
1823
1824 /*
1825 * For AR9462, make sure that calibration data for
1826 * re-using are present.
1827 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301828 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301829 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1830 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1831 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301832 goto fail;
1833
1834 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1835 ah->curchan->channel, chan->channel);
1836
1837 ret = ath9k_hw_channel_change(ah, chan);
1838 if (!ret)
1839 goto fail;
1840
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301841 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301842 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301843
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301844 ath9k_hw_loadnf(ah, ah->curchan);
1845 ath9k_hw_start_nfcal(ah, true);
1846
Sujith Manoharancaed6572012-03-14 14:40:46 +05301847 if (AR_SREV_9271(ah))
1848 ar9002_hw_load_ani_reg(ah, chan);
1849
1850 return 0;
1851fail:
1852 return -EINVAL;
1853}
1854
Sujithcbe61d82009-02-09 13:27:12 +05301855int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301856 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001857{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001858 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001859 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001860 u32 saveDefAntenna;
1861 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301862 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301863 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301864 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301865 bool save_fullsleep = ah->chip_fullsleep;
1866
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301867 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301868 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1869 if (start_mci_reset)
1870 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301871 }
1872
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001873 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001874 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001875
Sujith Manoharancaed6572012-03-14 14:40:46 +05301876 if (ah->curchan && !ah->chip_fullsleep)
1877 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001878
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001879 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301880 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001881 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001882 /* Operating channel changed, reset channel calibration data */
1883 memset(caldata, 0, sizeof(*caldata));
1884 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001885 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301886 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001887 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001888 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001889
Sujith Manoharancaed6572012-03-14 14:40:46 +05301890 if (fastcc) {
1891 r = ath9k_hw_do_fastcc(ah, chan);
1892 if (!r)
1893 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001894 }
1895
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301896 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301897 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301898
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001899 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1900 if (saveDefAntenna == 0)
1901 saveDefAntenna = 1;
1902
1903 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1904
Sujith46fe7822009-09-17 09:25:25 +05301905 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001906 if (AR_SREV_9100(ah) ||
1907 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301908 tsf = ath9k_hw_gettsf64(ah);
1909
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001910 saveLedState = REG_READ(ah, AR_CFG_LED) &
1911 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1912 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1913
1914 ath9k_hw_mark_phy_inactive(ah);
1915
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001916 ah->paprd_table_write_done = false;
1917
Sujith05020d22010-03-17 14:25:23 +05301918 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001919 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1920 REG_WRITE(ah,
1921 AR9271_RESET_POWER_DOWN_CONTROL,
1922 AR9271_RADIO_RF_RST);
1923 udelay(50);
1924 }
1925
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001926 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001927 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001928 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001929 }
1930
Sujith05020d22010-03-17 14:25:23 +05301931 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001932 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1933 ah->htc_reset_init = false;
1934 REG_WRITE(ah,
1935 AR9271_RESET_POWER_DOWN_CONTROL,
1936 AR9271_GATE_MAC_CTL);
1937 udelay(50);
1938 }
1939
Sujith46fe7822009-09-17 09:25:25 +05301940 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001941 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301942 ath9k_hw_settsf64(ah, tsf);
1943
Felix Fietkau7a370812010-09-22 12:34:52 +02001944 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301945 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001946
Sujithe9141f72010-06-01 15:14:10 +05301947 if (!AR_SREV_9300_20_OR_LATER(ah))
1948 ar9002_hw_enable_async_fifo(ah);
1949
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001950 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001951 if (r)
1952 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001953
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301954 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301955 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1956
Felix Fietkauf860d522010-06-30 02:07:48 +02001957 /*
1958 * Some AR91xx SoC devices frequently fail to accept TSF writes
1959 * right after the chip reset. When that happens, write a new
1960 * value after the initvals have been applied, with an offset
1961 * based on measured time difference
1962 */
1963 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1964 tsf += 1500;
1965 ath9k_hw_settsf64(ah, tsf);
1966 }
1967
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301968 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001969
Felix Fietkau81c507a2013-10-11 23:30:55 +02001970 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001971 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301972 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001973
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301974 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301975
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001976 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001977 if (r)
1978 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001979
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001980 ath9k_hw_set_clockrate(ah);
1981
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301982 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301983 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001984 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001985 ath9k_hw_init_qos(ah);
1986
Sujith2660b812009-02-09 13:27:26 +05301987 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001988 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301989
Felix Fietkau0005baf2010-01-15 02:33:40 +01001990 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001991
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001992 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1993 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1994 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1995 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1996 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1997 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1998 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301999 }
2000
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002001 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002002
2003 ath9k_hw_set_dma(ah);
2004
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302005 if (!ath9k_hw_mci_is_enabled(ah))
2006 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002007
Sujith0ce024c2009-12-14 14:57:00 +05302008 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002009 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2010 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2011 }
2012
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002013 if (ah->config.tx_intr_mitigation) {
2014 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2015 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2016 }
2017
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002018 ath9k_hw_init_bb(ah, chan);
2019
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302020 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05302021 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
2022 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302023 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002024 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002025 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002026
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302027 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302028 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302029
Sujith7d0d0df2010-04-16 11:53:57 +05302030 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002031
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002032 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002033 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2034
Sujith7d0d0df2010-04-16 11:53:57 +05302035 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302036
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302037 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002038
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302039 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302040 ath9k_hw_btcoex_enable(ah);
2041
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302042 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302043 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302044
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302045 ath9k_hw_loadnf(ah, chan);
2046 ath9k_hw_start_nfcal(ah, true);
2047
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302048 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002049 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302050 ar9003_hw_disable_phy_restart(ah);
2051 }
2052
Felix Fietkau691680b2011-03-19 13:55:38 +01002053 ath9k_hw_apply_gpio_override(ah);
2054
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302055 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302056 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2057
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002058 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002059}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002060EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002061
Sujithf1dc5602008-10-29 10:16:30 +05302062/******************************/
2063/* Power Management (Chipset) */
2064/******************************/
2065
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002066/*
2067 * Notify Power Mgt is disabled in self-generated frames.
2068 * If requested, force chip to sleep.
2069 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302070static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302071{
2072 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302073
Sujith Manoharana4a29542012-09-10 09:20:03 +05302074 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302075 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2076 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2077 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302078 /* xxx Required for WLAN only case ? */
2079 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2080 udelay(100);
2081 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302082
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302083 /*
2084 * Clear the RTC force wake bit to allow the
2085 * mac to go to sleep.
2086 */
2087 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302088
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302089 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302090 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302091
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302092 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2093 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2094
2095 /* Shutdown chip. Active low */
2096 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2097 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2098 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302099 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002100
2101 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002102 if (AR_SREV_9300_20_OR_LATER(ah))
2103 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002104}
2105
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002106/*
2107 * Notify Power Management is enabled in self-generating
2108 * frames. If request, set power mode of chip to
2109 * auto/normal. Duration in units of 128us (1/8 TU).
2110 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302111static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002112{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302113 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302114
Sujithf1dc5602008-10-29 10:16:30 +05302115 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302117 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2118 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2119 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2120 AR_RTC_FORCE_WAKE_ON_INT);
2121 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302122
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302123 /* When chip goes into network sleep, it could be waken
2124 * up by MCI_INT interrupt caused by BT's HW messages
2125 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2126 * rate (~100us). This will cause chip to leave and
2127 * re-enter network sleep mode frequently, which in
2128 * consequence will have WLAN MCI HW to generate lots of
2129 * SYS_WAKING and SYS_SLEEPING messages which will make
2130 * BT CPU to busy to process.
2131 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302132 if (ath9k_hw_mci_is_enabled(ah))
2133 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2134 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302135 /*
2136 * Clear the RTC force wake bit to allow the
2137 * mac to go to sleep.
2138 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302139 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302140
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302141 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302142 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302143 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002144
2145 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2146 if (AR_SREV_9300_20_OR_LATER(ah))
2147 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302148}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002149
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302150static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302151{
2152 u32 val;
2153 int i;
2154
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002155 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2156 if (AR_SREV_9300_20_OR_LATER(ah)) {
2157 REG_WRITE(ah, AR_WA, ah->WARegVal);
2158 udelay(10);
2159 }
2160
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302161 if ((REG_READ(ah, AR_RTC_STATUS) &
2162 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2163 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302164 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002165 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302166 if (!AR_SREV_9300_20_OR_LATER(ah))
2167 ath9k_hw_init_pll(ah, NULL);
2168 }
2169 if (AR_SREV_9100(ah))
2170 REG_SET_BIT(ah, AR_RTC_RESET,
2171 AR_RTC_RESET_EN);
2172
2173 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2174 AR_RTC_FORCE_WAKE_EN);
2175 udelay(50);
2176
2177 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2178 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2179 if (val == AR_RTC_STATUS_ON)
2180 break;
2181 udelay(50);
2182 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2183 AR_RTC_FORCE_WAKE_EN);
2184 }
2185 if (i == 0) {
2186 ath_err(ath9k_hw_common(ah),
2187 "Failed to wakeup in %uus\n",
2188 POWER_UP_TIME / 20);
2189 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002190 }
2191
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302192 if (ath9k_hw_mci_is_enabled(ah))
2193 ar9003_mci_set_power_awake(ah);
2194
Sujithf1dc5602008-10-29 10:16:30 +05302195 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2196
2197 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002198}
2199
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002200bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302201{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002202 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302203 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302204 static const char *modes[] = {
2205 "AWAKE",
2206 "FULL-SLEEP",
2207 "NETWORK SLEEP",
2208 "UNDEFINED"
2209 };
Sujithf1dc5602008-10-29 10:16:30 +05302210
Gabor Juhoscbdec972009-07-24 17:27:22 +02002211 if (ah->power_mode == mode)
2212 return status;
2213
Joe Perchesd2182b62011-12-15 14:55:53 -08002214 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002215 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302216
2217 switch (mode) {
2218 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302219 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302220 break;
2221 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302222 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302223 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302224
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302225 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302226 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302227 break;
2228 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302229 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302230 break;
2231 default:
Joe Perches38002762010-12-02 19:12:36 -08002232 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302233 return false;
2234 }
Sujith2660b812009-02-09 13:27:26 +05302235 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302236
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002237 /*
2238 * XXX: If this warning never comes up after a while then
2239 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2240 * ath9k_hw_setpower() return type void.
2241 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302242
2243 if (!(ah->ah_flags & AH_UNPLUGGED))
2244 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002245
Sujithf1dc5602008-10-29 10:16:30 +05302246 return status;
2247}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002248EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302249
Sujithf1dc5602008-10-29 10:16:30 +05302250/*******************/
2251/* Beacon Handling */
2252/*******************/
2253
Sujithcbe61d82009-02-09 13:27:12 +05302254void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002255{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256 int flags = 0;
2257
Sujith7d0d0df2010-04-16 11:53:57 +05302258 ENABLE_REGWRITE_BUFFER(ah);
2259
Sujith2660b812009-02-09 13:27:26 +05302260 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002261 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002262 REG_SET_BIT(ah, AR_TXCFG,
2263 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002264 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2265 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002267 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002268 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002269 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2270 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2271 TU_TO_USEC(ah->config.dma_beacon_response_time));
2272 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2273 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274 flags |=
2275 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2276 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002277 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002278 ath_dbg(ath9k_hw_common(ah), BEACON,
2279 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002280 return;
2281 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002282 }
2283
Felix Fietkaudd347f22011-03-22 21:54:17 +01002284 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2285 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2286 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2287 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002288
Sujith7d0d0df2010-04-16 11:53:57 +05302289 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302290
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002291 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2292}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002293EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294
Sujithcbe61d82009-02-09 13:27:12 +05302295void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302296 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002297{
2298 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302299 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002300 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301
Sujith7d0d0df2010-04-16 11:53:57 +05302302 ENABLE_REGWRITE_BUFFER(ah);
2303
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002304 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2305
2306 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302307 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002308 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302309 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310
Sujith7d0d0df2010-04-16 11:53:57 +05302311 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302312
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313 REG_RMW_FIELD(ah, AR_RSSI_THR,
2314 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2315
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302316 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002317
2318 if (bs->bs_sleepduration > beaconintval)
2319 beaconintval = bs->bs_sleepduration;
2320
2321 dtimperiod = bs->bs_dtimperiod;
2322 if (bs->bs_sleepduration > dtimperiod)
2323 dtimperiod = bs->bs_sleepduration;
2324
2325 if (beaconintval == dtimperiod)
2326 nextTbtt = bs->bs_nextdtim;
2327 else
2328 nextTbtt = bs->bs_nexttbtt;
2329
Joe Perchesd2182b62011-12-15 14:55:53 -08002330 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2331 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2332 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2333 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002334
Sujith7d0d0df2010-04-16 11:53:57 +05302335 ENABLE_REGWRITE_BUFFER(ah);
2336
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002337 REG_WRITE(ah, AR_NEXT_DTIM,
2338 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2339 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2340
2341 REG_WRITE(ah, AR_SLEEP1,
2342 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2343 | AR_SLEEP1_ASSUME_DTIM);
2344
Sujith60b67f52008-08-07 10:52:38 +05302345 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2347 else
2348 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2349
2350 REG_WRITE(ah, AR_SLEEP2,
2351 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2352
2353 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2354 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2355
Sujith7d0d0df2010-04-16 11:53:57 +05302356 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302357
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358 REG_SET_BIT(ah, AR_TIMER_MODE,
2359 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2360 AR_DTIM_TIMER_EN);
2361
Sujith4af9cf42009-02-12 10:06:47 +05302362 /* TSF Out of Range Threshold */
2363 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002364}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002365EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002366
Sujithf1dc5602008-10-29 10:16:30 +05302367/*******************/
2368/* HW Capabilities */
2369/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370
Felix Fietkau60540692011-07-19 08:46:44 +02002371static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2372{
2373 eeprom_chainmask &= chip_chainmask;
2374 if (eeprom_chainmask)
2375 return eeprom_chainmask;
2376 else
2377 return chip_chainmask;
2378}
2379
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002380/**
2381 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2382 * @ah: the atheros hardware data structure
2383 *
2384 * We enable DFS support upstream on chipsets which have passed a series
2385 * of tests. The testing requirements are going to be documented. Desired
2386 * test requirements are documented at:
2387 *
2388 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2389 *
2390 * Once a new chipset gets properly tested an individual commit can be used
2391 * to document the testing for DFS for that chipset.
2392 */
2393static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2394{
2395
2396 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002397 /* for temporary testing DFS with 9280 */
2398 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002399 /* AR9580 will likely be our first target to get testing on */
2400 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002401 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002402 default:
2403 return false;
2404 }
2405}
2406
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002407int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002408{
Sujith2660b812009-02-09 13:27:26 +05302409 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002410 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002411 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002412 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002413
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302414 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002415 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002416
Sujithf74df6f2009-02-09 13:27:24 +05302417 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002418 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302419
Sujith2660b812009-02-09 13:27:26 +05302420 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302421 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002422 if (regulatory->current_rd == 0x64 ||
2423 regulatory->current_rd == 0x65)
2424 regulatory->current_rd += 5;
2425 else if (regulatory->current_rd == 0x41)
2426 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002427 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2428 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002429 }
Sujithdc2222a2008-08-14 13:26:55 +05302430
Sujithf74df6f2009-02-09 13:27:24 +05302431 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002432 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002433 ath_err(common,
2434 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002435 return -EINVAL;
2436 }
2437
Felix Fietkaud4659912010-10-14 16:02:39 +02002438 if (eeval & AR5416_OPFLAGS_11A)
2439 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002440
Felix Fietkaud4659912010-10-14 16:02:39 +02002441 if (eeval & AR5416_OPFLAGS_11G)
2442 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302443
Sujith Manoharane41db612012-09-10 09:20:12 +05302444 if (AR_SREV_9485(ah) ||
2445 AR_SREV_9285(ah) ||
2446 AR_SREV_9330(ah) ||
2447 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002448 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302449 else if (AR_SREV_9462(ah))
2450 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002451 else if (!AR_SREV_9280_20_OR_LATER(ah))
2452 chip_chainmask = 7;
2453 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2454 chip_chainmask = 3;
2455 else
2456 chip_chainmask = 7;
2457
Sujithf74df6f2009-02-09 13:27:24 +05302458 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002459 /*
2460 * For AR9271 we will temporarilly uses the rx chainmax as read from
2461 * the EEPROM.
2462 */
Sujith8147f5d2009-02-20 15:13:23 +05302463 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002464 !(eeval & AR5416_OPFLAGS_11A) &&
2465 !(AR_SREV_9271(ah)))
2466 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302467 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002468 else if (AR_SREV_9100(ah))
2469 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302470 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002471 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302472 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302473
Felix Fietkau60540692011-07-19 08:46:44 +02002474 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2475 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002476 ah->txchainmask = pCap->tx_chainmask;
2477 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002478
Felix Fietkau7a370812010-09-22 12:34:52 +02002479 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302480
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002481 /* enable key search for every frame in an aggregate */
2482 if (AR_SREV_9300_20_OR_LATER(ah))
2483 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2484
Bruno Randolfce2220d2010-09-17 11:36:25 +09002485 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2486
Felix Fietkau0db156e2011-03-23 20:57:29 +01002487 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302488 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2489 else
2490 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2491
Sujith5b5fa352010-03-17 14:25:15 +05302492 if (AR_SREV_9271(ah))
2493 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302494 else if (AR_DEVID_7010(ah))
2495 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302496 else if (AR_SREV_9300_20_OR_LATER(ah))
2497 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2498 else if (AR_SREV_9287_11_OR_LATER(ah))
2499 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002500 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302501 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002502 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302503 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2504 else
2505 pCap->num_gpio_pins = AR_NUM_GPIO;
2506
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302507 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302508 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302509 else
Sujithf1dc5602008-10-29 10:16:30 +05302510 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302511
Johannes Berg74e13062013-07-03 20:55:38 +02002512#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302513 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2514 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2515 ah->rfkill_gpio =
2516 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2517 ah->rfkill_polarity =
2518 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302519
2520 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2521 }
2522#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002523 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302524 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2525 else
2526 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302527
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302528 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302529 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2530 else
2531 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2532
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002533 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002534 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302535 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002536 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2537
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002538 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2539 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2540 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002541 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002542 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002543 } else {
2544 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002545 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002546 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002547 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002548
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002549 if (AR_SREV_9300_20_OR_LATER(ah))
2550 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2551
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002552 if (AR_SREV_9300_20_OR_LATER(ah))
2553 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2554
Felix Fietkaua42acef2010-09-22 12:34:54 +02002555 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002556 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2557
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302558 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002559 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2560 ant_div_ctl1 =
2561 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302562 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002563 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302564 ath_info(common, "Enable LNA combining\n");
2565 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002566 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302567 }
2568
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302569 if (AR_SREV_9300_20_OR_LATER(ah)) {
2570 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2571 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2572 }
2573
Sujith Manoharan06236e52012-09-16 08:07:12 +05302574 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302575 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302576 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302577 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302578 ath_info(common, "Enable LNA combining\n");
2579 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302580 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002581
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002582 if (ath9k_hw_dfs_tested(ah))
2583 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2584
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002585 tx_chainmask = pCap->tx_chainmask;
2586 rx_chainmask = pCap->rx_chainmask;
2587 while (tx_chainmask || rx_chainmask) {
2588 if (tx_chainmask & BIT(0))
2589 pCap->max_txchains++;
2590 if (rx_chainmask & BIT(0))
2591 pCap->max_rxchains++;
2592
2593 tx_chainmask >>= 1;
2594 rx_chainmask >>= 1;
2595 }
2596
Sujith Manoharana4a29542012-09-10 09:20:03 +05302597 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302598 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2599 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2600
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302601 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302602 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302603 }
2604
Sujith Manoharan846e4382013-06-03 09:19:24 +05302605 if (AR_SREV_9462(ah))
2606 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302607
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302608 if (AR_SREV_9300_20_OR_LATER(ah) &&
2609 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2610 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2611
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302612 /*
2613 * Fast channel change across bands is available
2614 * only for AR9462 and AR9565.
2615 */
2616 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2617 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2618
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002619 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002620}
2621
Sujithf1dc5602008-10-29 10:16:30 +05302622/****************************/
2623/* GPIO / RFKILL / Antennae */
2624/****************************/
2625
Sujithcbe61d82009-02-09 13:27:12 +05302626static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302627 u32 gpio, u32 type)
2628{
2629 int addr;
2630 u32 gpio_shift, tmp;
2631
2632 if (gpio > 11)
2633 addr = AR_GPIO_OUTPUT_MUX3;
2634 else if (gpio > 5)
2635 addr = AR_GPIO_OUTPUT_MUX2;
2636 else
2637 addr = AR_GPIO_OUTPUT_MUX1;
2638
2639 gpio_shift = (gpio % 6) * 5;
2640
2641 if (AR_SREV_9280_20_OR_LATER(ah)
2642 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2643 REG_RMW(ah, addr, (type << gpio_shift),
2644 (0x1f << gpio_shift));
2645 } else {
2646 tmp = REG_READ(ah, addr);
2647 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2648 tmp &= ~(0x1f << gpio_shift);
2649 tmp |= (type << gpio_shift);
2650 REG_WRITE(ah, addr, tmp);
2651 }
2652}
2653
Sujithcbe61d82009-02-09 13:27:12 +05302654void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302655{
2656 u32 gpio_shift;
2657
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002658 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302659
Sujith88c1f4f2010-06-30 14:46:31 +05302660 if (AR_DEVID_7010(ah)) {
2661 gpio_shift = gpio;
2662 REG_RMW(ah, AR7010_GPIO_OE,
2663 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2664 (AR7010_GPIO_OE_MASK << gpio_shift));
2665 return;
2666 }
Sujithf1dc5602008-10-29 10:16:30 +05302667
Sujith88c1f4f2010-06-30 14:46:31 +05302668 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302669 REG_RMW(ah,
2670 AR_GPIO_OE_OUT,
2671 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2672 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2673}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002674EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302675
Sujithcbe61d82009-02-09 13:27:12 +05302676u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302677{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302678#define MS_REG_READ(x, y) \
2679 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2680
Sujith2660b812009-02-09 13:27:26 +05302681 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302682 return 0xffffffff;
2683
Sujith88c1f4f2010-06-30 14:46:31 +05302684 if (AR_DEVID_7010(ah)) {
2685 u32 val;
2686 val = REG_READ(ah, AR7010_GPIO_IN);
2687 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2688 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002689 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2690 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002691 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302692 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002693 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302694 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002695 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302696 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002697 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302698 return MS_REG_READ(AR928X, gpio) != 0;
2699 else
2700 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302701}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002702EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302703
Sujithcbe61d82009-02-09 13:27:12 +05302704void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302705 u32 ah_signal_type)
2706{
2707 u32 gpio_shift;
2708
Sujith88c1f4f2010-06-30 14:46:31 +05302709 if (AR_DEVID_7010(ah)) {
2710 gpio_shift = gpio;
2711 REG_RMW(ah, AR7010_GPIO_OE,
2712 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2713 (AR7010_GPIO_OE_MASK << gpio_shift));
2714 return;
2715 }
2716
Sujithf1dc5602008-10-29 10:16:30 +05302717 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302718 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302719 REG_RMW(ah,
2720 AR_GPIO_OE_OUT,
2721 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2722 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2723}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002724EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302725
Sujithcbe61d82009-02-09 13:27:12 +05302726void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302727{
Sujith88c1f4f2010-06-30 14:46:31 +05302728 if (AR_DEVID_7010(ah)) {
2729 val = val ? 0 : 1;
2730 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2731 AR_GPIO_BIT(gpio));
2732 return;
2733 }
2734
Sujith5b5fa352010-03-17 14:25:15 +05302735 if (AR_SREV_9271(ah))
2736 val = ~val;
2737
Sujithf1dc5602008-10-29 10:16:30 +05302738 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2739 AR_GPIO_BIT(gpio));
2740}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002741EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302742
Sujithcbe61d82009-02-09 13:27:12 +05302743void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302744{
2745 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2746}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002747EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302748
Sujithf1dc5602008-10-29 10:16:30 +05302749/*********************/
2750/* General Operation */
2751/*********************/
2752
Sujithcbe61d82009-02-09 13:27:12 +05302753u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302754{
2755 u32 bits = REG_READ(ah, AR_RX_FILTER);
2756 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2757
2758 if (phybits & AR_PHY_ERR_RADAR)
2759 bits |= ATH9K_RX_FILTER_PHYRADAR;
2760 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2761 bits |= ATH9K_RX_FILTER_PHYERR;
2762
2763 return bits;
2764}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002765EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302766
Sujithcbe61d82009-02-09 13:27:12 +05302767void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302768{
2769 u32 phybits;
2770
Sujith7d0d0df2010-04-16 11:53:57 +05302771 ENABLE_REGWRITE_BUFFER(ah);
2772
Sujith Manoharana4a29542012-09-10 09:20:03 +05302773 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302774 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2775
Sujith7ea310b2009-09-03 12:08:43 +05302776 REG_WRITE(ah, AR_RX_FILTER, bits);
2777
Sujithf1dc5602008-10-29 10:16:30 +05302778 phybits = 0;
2779 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2780 phybits |= AR_PHY_ERR_RADAR;
2781 if (bits & ATH9K_RX_FILTER_PHYERR)
2782 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2783 REG_WRITE(ah, AR_PHY_ERR, phybits);
2784
2785 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002786 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302787 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002788 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302789
2790 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302791}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002792EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302793
Sujithcbe61d82009-02-09 13:27:12 +05302794bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302795{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302796 if (ath9k_hw_mci_is_enabled(ah))
2797 ar9003_mci_bt_gain_ctrl(ah);
2798
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302799 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2800 return false;
2801
2802 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002803 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302804 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302805}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002806EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302807
Sujithcbe61d82009-02-09 13:27:12 +05302808bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302809{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002810 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302811 return false;
2812
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302813 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2814 return false;
2815
2816 ath9k_hw_init_pll(ah, NULL);
2817 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302818}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002819EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302820
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002821static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302822{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002823 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002824
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002825 if (IS_CHAN_2GHZ(chan))
2826 gain_param = EEP_ANTENNA_GAIN_2G;
2827 else
2828 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302829
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002830 return ah->eep_ops->get_eeprom(ah, gain_param);
2831}
2832
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002833void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2834 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002835{
2836 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2837 struct ieee80211_channel *channel;
2838 int chan_pwr, new_pwr, max_gain;
2839 int ant_gain, ant_reduction = 0;
2840
2841 if (!chan)
2842 return;
2843
2844 channel = chan->chan;
2845 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2846 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2847 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2848
2849 ant_gain = get_antenna_gain(ah, chan);
2850 if (ant_gain > max_gain)
2851 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302852
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002853 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002854 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002855 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002856}
2857
2858void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2859{
2860 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2861 struct ath9k_channel *chan = ah->curchan;
2862 struct ieee80211_channel *channel = chan->chan;
2863
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002864 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002865 if (test)
2866 channel->max_power = MAX_RATE_POWER / 2;
2867
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002868 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002869
2870 if (test)
2871 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302872}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002873EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302874
Sujithcbe61d82009-02-09 13:27:12 +05302875void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302876{
Sujith2660b812009-02-09 13:27:26 +05302877 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302878}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002879EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302880
Sujithcbe61d82009-02-09 13:27:12 +05302881void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302882{
2883 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2884 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2885}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002886EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302887
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002888void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302889{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002890 struct ath_common *common = ath9k_hw_common(ah);
2891
2892 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2893 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2894 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302895}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002896EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302897
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002898#define ATH9K_MAX_TSF_READ 10
2899
Sujithcbe61d82009-02-09 13:27:12 +05302900u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302901{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002902 u32 tsf_lower, tsf_upper1, tsf_upper2;
2903 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302904
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002905 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2906 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2907 tsf_lower = REG_READ(ah, AR_TSF_L32);
2908 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2909 if (tsf_upper2 == tsf_upper1)
2910 break;
2911 tsf_upper1 = tsf_upper2;
2912 }
Sujithf1dc5602008-10-29 10:16:30 +05302913
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002914 WARN_ON( i == ATH9K_MAX_TSF_READ );
2915
2916 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302917}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002918EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302919
Sujithcbe61d82009-02-09 13:27:12 +05302920void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002921{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002922 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002923 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002924}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002925EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002926
Sujithcbe61d82009-02-09 13:27:12 +05302927void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302928{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002929 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2930 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002931 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002932 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002933
Sujithf1dc5602008-10-29 10:16:30 +05302934 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002935}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002936EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002937
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302938void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002939{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302940 if (set)
Sujith2660b812009-02-09 13:27:26 +05302941 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002942 else
Sujith2660b812009-02-09 13:27:26 +05302943 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002944}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002945EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002946
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002947void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002948{
Sujithf1dc5602008-10-29 10:16:30 +05302949 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002950
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002951 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302952 macmode = AR_2040_JOINED_RX_CLEAR;
2953 else
2954 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002955
Sujithf1dc5602008-10-29 10:16:30 +05302956 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002957}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302958
2959/* HW Generic timers configuration */
2960
2961static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2962{
2963 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2964 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2965 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2966 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2967 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2968 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2969 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2970 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2971 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2972 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2973 AR_NDP2_TIMER_MODE, 0x0002},
2974 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2975 AR_NDP2_TIMER_MODE, 0x0004},
2976 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2977 AR_NDP2_TIMER_MODE, 0x0008},
2978 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2979 AR_NDP2_TIMER_MODE, 0x0010},
2980 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2981 AR_NDP2_TIMER_MODE, 0x0020},
2982 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2983 AR_NDP2_TIMER_MODE, 0x0040},
2984 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2985 AR_NDP2_TIMER_MODE, 0x0080}
2986};
2987
2988/* HW generic timer primitives */
2989
2990/* compute and clear index of rightmost 1 */
2991static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
2992{
2993 u32 b;
2994
2995 b = *mask;
2996 b &= (0-b);
2997 *mask &= ~b;
2998 b *= debruijn32;
2999 b >>= 27;
3000
3001 return timer_table->gen_timer_index[b];
3002}
3003
Felix Fietkaudd347f22011-03-22 21:54:17 +01003004u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303005{
3006 return REG_READ(ah, AR_TSF_L32);
3007}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003008EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303009
3010struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3011 void (*trigger)(void *),
3012 void (*overflow)(void *),
3013 void *arg,
3014 u8 timer_index)
3015{
3016 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3017 struct ath_gen_timer *timer;
3018
3019 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003020 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303021 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022
3023 /* allocate a hardware generic timer slot */
3024 timer_table->timers[timer_index] = timer;
3025 timer->index = timer_index;
3026 timer->trigger = trigger;
3027 timer->overflow = overflow;
3028 timer->arg = arg;
3029
3030 return timer;
3031}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003032EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003034void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3035 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303036 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003037 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303038{
3039 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303040 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303041
3042 BUG_ON(!timer_period);
3043
3044 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3045
3046 tsf = ath9k_hw_gettsf32(ah);
3047
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303048 timer_next = tsf + trig_timeout;
3049
Sujith Manoharan14335312013-06-18 10:13:39 +05303050 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003051 "current tsf %x period %x timer_next %x\n",
3052 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303053
3054 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303055 * Program generic timer registers
3056 */
3057 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3058 timer_next);
3059 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3060 timer_period);
3061 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3062 gen_tmr_configuration[timer->index].mode_mask);
3063
Sujith Manoharana4a29542012-09-10 09:20:03 +05303064 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303065 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303066 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303067 * to use. But we still follow the old rule, 0 - 7 use tsf and
3068 * 8 - 15 use tsf2.
3069 */
3070 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3071 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3072 (1 << timer->index));
3073 else
3074 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3075 (1 << timer->index));
3076 }
3077
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303078 /* Enable both trigger and thresh interrupt masks */
3079 REG_SET_BIT(ah, AR_IMR_S5,
3080 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3081 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303082}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003083EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303084
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003085void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086{
3087 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3088
3089 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3090 (timer->index >= ATH_MAX_GEN_TIMER)) {
3091 return;
3092 }
3093
3094 /* Clear generic timer enable bits. */
3095 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3096 gen_tmr_configuration[timer->index].mode_mask);
3097
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303098 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3099 /*
3100 * Need to switch back to TSF if it was using TSF2.
3101 */
3102 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3103 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3104 (1 << timer->index));
3105 }
3106 }
3107
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303108 /* Disable both trigger and thresh interrupt masks */
3109 REG_CLR_BIT(ah, AR_IMR_S5,
3110 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3111 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3112
3113 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303114}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003115EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303116
3117void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3118{
3119 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3120
3121 /* free the hardware generic timer slot */
3122 timer_table->timers[timer->index] = NULL;
3123 kfree(timer);
3124}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003125EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303126
3127/*
3128 * Generic Timer Interrupts handling
3129 */
3130void ath_gen_timer_isr(struct ath_hw *ah)
3131{
3132 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3133 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003134 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303135 u32 trigger_mask, thresh_mask, index;
3136
3137 /* get hardware generic timer interrupt status */
3138 trigger_mask = ah->intr_gen_timer_trigger;
3139 thresh_mask = ah->intr_gen_timer_thresh;
3140 trigger_mask &= timer_table->timer_mask.val;
3141 thresh_mask &= timer_table->timer_mask.val;
3142
3143 trigger_mask &= ~thresh_mask;
3144
3145 while (thresh_mask) {
3146 index = rightmost_index(timer_table, &thresh_mask);
3147 timer = timer_table->timers[index];
3148 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303149 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003150 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303151 timer->overflow(timer->arg);
3152 }
3153
3154 while (trigger_mask) {
3155 index = rightmost_index(timer_table, &trigger_mask);
3156 timer = timer_table->timers[index];
3157 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303158 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003159 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303160 timer->trigger(timer->arg);
3161 }
3162}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003163EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003164
Sujith05020d22010-03-17 14:25:23 +05303165/********/
3166/* HTC */
3167/********/
3168
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003169static struct {
3170 u32 version;
3171 const char * name;
3172} ath_mac_bb_names[] = {
3173 /* Devices with external radios */
3174 { AR_SREV_VERSION_5416_PCI, "5416" },
3175 { AR_SREV_VERSION_5416_PCIE, "5418" },
3176 { AR_SREV_VERSION_9100, "9100" },
3177 { AR_SREV_VERSION_9160, "9160" },
3178 /* Single-chip solutions */
3179 { AR_SREV_VERSION_9280, "9280" },
3180 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003181 { AR_SREV_VERSION_9287, "9287" },
3182 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003183 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003184 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003185 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303186 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303187 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003188 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303189 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003190};
3191
3192/* For devices with external radios */
3193static struct {
3194 u16 version;
3195 const char * name;
3196} ath_rf_names[] = {
3197 { 0, "5133" },
3198 { AR_RAD5133_SREV_MAJOR, "5133" },
3199 { AR_RAD5122_SREV_MAJOR, "5122" },
3200 { AR_RAD2133_SREV_MAJOR, "2133" },
3201 { AR_RAD2122_SREV_MAJOR, "2122" }
3202};
3203
3204/*
3205 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3206 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003207static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003208{
3209 int i;
3210
3211 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3212 if (ath_mac_bb_names[i].version == mac_bb_version) {
3213 return ath_mac_bb_names[i].name;
3214 }
3215 }
3216
3217 return "????";
3218}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003219
3220/*
3221 * Return the RF name. "????" is returned if the RF is unknown.
3222 * Used for devices with external radios.
3223 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003224static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003225{
3226 int i;
3227
3228 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3229 if (ath_rf_names[i].version == rf_version) {
3230 return ath_rf_names[i].name;
3231 }
3232 }
3233
3234 return "????";
3235}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003236
3237void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3238{
3239 int used;
3240
3241 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003242 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003243 used = scnprintf(hw_name, len,
3244 "Atheros AR%s Rev:%x",
3245 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3246 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003247 }
3248 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003249 used = scnprintf(hw_name, len,
3250 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3251 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3252 ah->hw_version.macRev,
3253 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3254 & AR_RADIO_SREV_MAJOR)),
3255 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003256 }
3257
3258 hw_name[used] = '\0';
3259}
3260EXPORT_SYMBOL(ath9k_hw_name);