blob: 40a1132910f5a72b3bb5fff008cc492f088ce079 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070020#include <asm/unaligned.h>
21
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070022#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040023#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070024#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040025#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053026#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053027#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070028#include "debug.h"
29#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070030
Sujithcbe61d82009-02-09 13:27:12 +053031static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040033MODULE_AUTHOR("Atheros Communications");
34MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
35MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
36MODULE_LICENSE("Dual BSD/GPL");
37
38static int __init ath9k_init(void)
39{
40 return 0;
41}
42module_init(ath9k_init);
43
44static void __exit ath9k_exit(void)
45{
46 return;
47}
48module_exit(ath9k_exit);
49
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040050/* Private hardware callbacks */
51
52static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
53{
54 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
55}
56
Luis R. Rodriguez64773962010-04-15 17:38:17 -040057static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
58 struct ath9k_channel *chan)
59{
60 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
61}
62
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040063static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
64{
65 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
66 return;
67
68 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
69}
70
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040071static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
72{
73 /* You will not have this callback if using the old ANI */
74 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
75 return;
76
77 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
78}
79
Sujithf1dc5602008-10-29 10:16:30 +053080/********************/
81/* Helper Functions */
82/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070083
Ben Greear462e58f2012-04-12 10:04:00 -070084#ifdef CONFIG_ATH9K_DEBUGFS
85
86void ath9k_debug_sync_cause(struct ath_common *common, u32 sync_cause)
87{
88 struct ath_softc *sc = common->priv;
89 if (sync_cause)
90 sc->debug.stats.istats.sync_cause_all++;
91 if (sync_cause & AR_INTR_SYNC_RTC_IRQ)
92 sc->debug.stats.istats.sync_rtc_irq++;
93 if (sync_cause & AR_INTR_SYNC_MAC_IRQ)
94 sc->debug.stats.istats.sync_mac_irq++;
95 if (sync_cause & AR_INTR_SYNC_EEPROM_ILLEGAL_ACCESS)
96 sc->debug.stats.istats.eeprom_illegal_access++;
97 if (sync_cause & AR_INTR_SYNC_APB_TIMEOUT)
98 sc->debug.stats.istats.apb_timeout++;
99 if (sync_cause & AR_INTR_SYNC_PCI_MODE_CONFLICT)
100 sc->debug.stats.istats.pci_mode_conflict++;
101 if (sync_cause & AR_INTR_SYNC_HOST1_FATAL)
102 sc->debug.stats.istats.host1_fatal++;
103 if (sync_cause & AR_INTR_SYNC_HOST1_PERR)
104 sc->debug.stats.istats.host1_perr++;
105 if (sync_cause & AR_INTR_SYNC_TRCV_FIFO_PERR)
106 sc->debug.stats.istats.trcv_fifo_perr++;
107 if (sync_cause & AR_INTR_SYNC_RADM_CPL_EP)
108 sc->debug.stats.istats.radm_cpl_ep++;
109 if (sync_cause & AR_INTR_SYNC_RADM_CPL_DLLP_ABORT)
110 sc->debug.stats.istats.radm_cpl_dllp_abort++;
111 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TLP_ABORT)
112 sc->debug.stats.istats.radm_cpl_tlp_abort++;
113 if (sync_cause & AR_INTR_SYNC_RADM_CPL_ECRC_ERR)
114 sc->debug.stats.istats.radm_cpl_ecrc_err++;
115 if (sync_cause & AR_INTR_SYNC_RADM_CPL_TIMEOUT)
116 sc->debug.stats.istats.radm_cpl_timeout++;
117 if (sync_cause & AR_INTR_SYNC_LOCAL_TIMEOUT)
118 sc->debug.stats.istats.local_timeout++;
119 if (sync_cause & AR_INTR_SYNC_PM_ACCESS)
120 sc->debug.stats.istats.pm_access++;
121 if (sync_cause & AR_INTR_SYNC_MAC_AWAKE)
122 sc->debug.stats.istats.mac_awake++;
123 if (sync_cause & AR_INTR_SYNC_MAC_ASLEEP)
124 sc->debug.stats.istats.mac_asleep++;
125 if (sync_cause & AR_INTR_SYNC_MAC_SLEEP_ACCESS)
126 sc->debug.stats.istats.mac_sleep_access++;
127}
128#endif
129
130
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200131static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530132{
Luis R. Rodriguezb002a4a2009-09-13 00:03:27 -0700133 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200134 struct ath_common *common = ath9k_hw_common(ah);
135 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +0530136
Felix Fietkau087b6ff2011-07-09 11:12:49 +0700137 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
138 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
139 clockrate = 117;
140 else if (!ah->curchan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200141 clockrate = ATH9K_CLOCK_RATE_CCK;
Karl Beldan675a0b02013-03-25 16:26:57 +0100142 else if (conf->chandef.chan->band == IEEE80211_BAND_2GHZ)
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200143 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
144 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
145 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400146 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200147 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
148
149 if (conf_is_ht40(conf))
150 clockrate *= 2;
151
Felix Fietkau906c7202011-07-09 11:12:48 +0700152 if (ah->curchan) {
153 if (IS_CHAN_HALF_RATE(ah->curchan))
154 clockrate /= 2;
155 if (IS_CHAN_QUARTER_RATE(ah->curchan))
156 clockrate /= 4;
157 }
158
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200159 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700161
Sujithcbe61d82009-02-09 13:27:12 +0530162static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530163{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200164 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530165
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200166 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530167}
168
Sujith0caa7b12009-02-16 13:23:20 +0530169bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700170{
171 int i;
172
Sujith0caa7b12009-02-16 13:23:20 +0530173 BUG_ON(timeout < AH_TIME_QUANTUM);
174
175 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176 if ((REG_READ(ah, reg) & mask) == val)
177 return true;
178
179 udelay(AH_TIME_QUANTUM);
180 }
Sujith04bd46382008-11-28 22:18:05 +0530181
Joe Perchesd2182b62011-12-15 14:55:53 -0800182 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800183 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
184 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530185
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700186 return false;
187}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400188EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700189
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200190void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
191 int hw_delay)
192{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200193 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200194
195 if (IS_CHAN_HALF_RATE(chan))
196 hw_delay *= 2;
197 else if (IS_CHAN_QUARTER_RATE(chan))
198 hw_delay *= 4;
199
200 udelay(hw_delay + BASE_ACTIVATE_DELAY);
201}
202
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100203void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100204 int column, unsigned int *writecnt)
205{
206 int r;
207
208 ENABLE_REGWRITE_BUFFER(ah);
209 for (r = 0; r < array->ia_rows; r++) {
210 REG_WRITE(ah, INI_RA(array, r, 0),
211 INI_RA(array, r, column));
212 DO_DELAY(*writecnt);
213 }
214 REGWRITE_BUFFER_FLUSH(ah);
215}
216
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700217u32 ath9k_hw_reverse_bits(u32 val, u32 n)
218{
219 u32 retval;
220 int i;
221
222 for (i = 0, retval = 0; i < n; i++) {
223 retval = (retval << 1) | (val & 1);
224 val >>= 1;
225 }
226 return retval;
227}
228
Sujithcbe61d82009-02-09 13:27:12 +0530229u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100230 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530231 u32 frameLen, u16 rateix,
232 bool shortPreamble)
233{
234 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530235
236 if (kbps == 0)
237 return 0;
238
Felix Fietkau545750d2009-11-23 22:21:01 +0100239 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530240 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530241 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100242 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530243 phyTime >>= 1;
244 numBits = frameLen << 3;
245 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
246 break;
Sujith46d14a52008-11-18 09:08:13 +0530247 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530248 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530249 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
250 numBits = OFDM_PLCP_BITS + (frameLen << 3);
251 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
252 txTime = OFDM_SIFS_TIME_QUARTER
253 + OFDM_PREAMBLE_TIME_QUARTER
254 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530255 } else if (ah->curchan &&
256 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530257 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
258 numBits = OFDM_PLCP_BITS + (frameLen << 3);
259 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
260 txTime = OFDM_SIFS_TIME_HALF +
261 OFDM_PREAMBLE_TIME_HALF
262 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
263 } else {
264 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
265 numBits = OFDM_PLCP_BITS + (frameLen << 3);
266 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
267 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
268 + (numSymbols * OFDM_SYMBOL_TIME);
269 }
270 break;
271 default:
Joe Perches38002762010-12-02 19:12:36 -0800272 ath_err(ath9k_hw_common(ah),
273 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530274 txTime = 0;
275 break;
276 }
277
278 return txTime;
279}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400280EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530281
Sujithcbe61d82009-02-09 13:27:12 +0530282void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530283 struct ath9k_channel *chan,
284 struct chan_centers *centers)
285{
286 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530287
288 if (!IS_CHAN_HT40(chan)) {
289 centers->ctl_center = centers->ext_center =
290 centers->synth_center = chan->channel;
291 return;
292 }
293
Felix Fietkau88969342013-10-11 23:30:53 +0200294 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530295 centers->synth_center =
296 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
297 extoff = 1;
298 } else {
299 centers->synth_center =
300 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
301 extoff = -1;
302 }
303
304 centers->ctl_center =
305 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700306 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530307 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700308 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530309}
310
311/******************/
312/* Chip Revisions */
313/******************/
314
Sujithcbe61d82009-02-09 13:27:12 +0530315static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530316{
317 u32 val;
318
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530319 switch (ah->hw_version.devid) {
320 case AR5416_AR9100_DEVID:
321 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
322 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200323 case AR9300_DEVID_AR9330:
324 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
325 if (ah->get_mac_revision) {
326 ah->hw_version.macRev = ah->get_mac_revision();
327 } else {
328 val = REG_READ(ah, AR_SREV);
329 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
330 }
331 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530332 case AR9300_DEVID_AR9340:
333 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
334 val = REG_READ(ah, AR_SREV);
335 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
336 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200337 case AR9300_DEVID_QCA955X:
338 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
339 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530340 }
341
Sujithf1dc5602008-10-29 10:16:30 +0530342 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
343
344 if (val == 0xFF) {
345 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530346 ah->hw_version.macVersion =
347 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
348 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530349
Sujith Manoharan77fac462012-09-11 20:09:18 +0530350 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530351 ah->is_pciexpress = true;
352 else
353 ah->is_pciexpress = (val &
354 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530355 } else {
356 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530357 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530358
Sujithd535a422009-02-09 13:27:06 +0530359 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530360
Sujithd535a422009-02-09 13:27:06 +0530361 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530362 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530363 }
364}
365
Sujithf1dc5602008-10-29 10:16:30 +0530366/************************************/
367/* HW Attach, Detach, Init Routines */
368/************************************/
369
Sujithcbe61d82009-02-09 13:27:12 +0530370static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530371{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100372 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530373 return;
374
375 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
376 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
377 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
378 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
379 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
380 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
381 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
382 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
383 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
384
385 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
386}
387
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400388/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530389static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530390{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700391 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400392 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530393 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800394 static const u32 patternData[4] = {
395 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
396 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400397 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530398
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400399 if (!AR_SREV_9300_20_OR_LATER(ah)) {
400 loop_max = 2;
401 regAddr[1] = AR_PHY_BASE + (8 << 2);
402 } else
403 loop_max = 1;
404
405 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530406 u32 addr = regAddr[i];
407 u32 wrData, rdData;
408
409 regHold[i] = REG_READ(ah, addr);
410 for (j = 0; j < 0x100; j++) {
411 wrData = (j << 16) | j;
412 REG_WRITE(ah, addr, wrData);
413 rdData = REG_READ(ah, addr);
414 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800415 ath_err(common,
416 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
417 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530418 return false;
419 }
420 }
421 for (j = 0; j < 4; j++) {
422 wrData = patternData[j];
423 REG_WRITE(ah, addr, wrData);
424 rdData = REG_READ(ah, addr);
425 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800426 ath_err(common,
427 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
428 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530429 return false;
430 }
431 }
432 REG_WRITE(ah, regAddr[i], regHold[i]);
433 }
434 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530435
Sujithf1dc5602008-10-29 10:16:30 +0530436 return true;
437}
438
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700439static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700440{
441 int i;
442
Felix Fietkau689e7562012-04-12 22:35:56 +0200443 ah->config.dma_beacon_response_time = 1;
444 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530445 ah->config.additional_swba_backoff = 0;
446 ah->config.ack_6mb = 0x0;
447 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530448 ah->config.pcie_clock_req = 0;
Sujith2660b812009-02-09 13:27:26 +0530449 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450
451 for (i = 0; i < AR_EEPROM_MODAL_SPURS; i++) {
Sujith2660b812009-02-09 13:27:26 +0530452 ah->config.spurchans[i][0] = AR_NO_SPUR;
453 ah->config.spurchans[i][1] = AR_NO_SPUR;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700454 }
455
Sujith0ce024c2009-12-14 14:57:00 +0530456 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez6a0ec302010-06-21 18:38:49 -0400457 ah->config.pcieSerDesWrite = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400458
459 /*
460 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
461 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
462 * This means we use it for all AR5416 devices, and the few
463 * minor PCI AR9280 devices out there.
464 *
465 * Serialization is required because these devices do not handle
466 * well the case of two concurrent reads/writes due to the latency
467 * involved. During one read/write another read/write can be issued
468 * on another CPU while the previous read/write may still be working
469 * on our hardware, if we hit this case the hardware poops in a loop.
470 * We prevent this by serializing reads and writes.
471 *
472 * This issue is not present on PCI-Express devices or pre-AR5416
473 * devices (legacy, 802.11abg).
474 */
475 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700476 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700477}
478
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700479static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700480{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700481 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
482
483 regulatory->country_code = CTRY_DEFAULT;
484 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700485
Sujithd535a422009-02-09 13:27:06 +0530486 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530487 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700488
Sujith2660b812009-02-09 13:27:26 +0530489 ah->atim_window = 0;
Felix Fietkau16f24112010-06-12 17:22:32 +0200490 ah->sta_id1_defaults =
491 AR_STA_ID1_CRPT_MIC_ENABLE |
492 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100493 if (AR_SREV_9100(ah))
494 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530495 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530496 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200497 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100498 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700499}
500
Sujithcbe61d82009-02-09 13:27:12 +0530501static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700502{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700503 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530504 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700505 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530506 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800507 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508
Sujithf1dc5602008-10-29 10:16:30 +0530509 sum = 0;
510 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400511 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530512 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700513 common->macaddr[2 * i] = eeval >> 8;
514 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700515 }
Sujithd8baa932009-03-30 15:28:25 +0530516 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530517 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700518
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700519 return 0;
520}
521
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700522static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700523{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530524 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700525 int ecode;
526
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530527 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530528 if (!ath9k_hw_chip_test(ah))
529 return -ENODEV;
530 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700531
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400532 if (!AR_SREV_9300_20_OR_LATER(ah)) {
533 ecode = ar9002_hw_rf_claim(ah);
534 if (ecode != 0)
535 return ecode;
536 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700537
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700538 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700539 if (ecode != 0)
540 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530541
Joe Perchesd2182b62011-12-15 14:55:53 -0800542 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800543 ah->eep_ops->get_eeprom_ver(ah),
544 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530545
Sujith Manoharane3233002013-06-03 09:19:26 +0530546 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530547
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530548 /*
549 * EEPROM needs to be initialized before we do this.
550 * This is required for regulatory compliance.
551 */
552 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
553 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
554 if ((regdmn & 0xF0) == CTL_FCC) {
555 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_2GHZ;
556 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9462_FCC_5GHZ;
557 }
558 }
559
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700560 return 0;
561}
562
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100563static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700564{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100565 if (!AR_SREV_9300_20_OR_LATER(ah))
566 return ar9002_hw_attach_ops(ah);
567
568 ar9003_hw_attach_ops(ah);
569 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700570}
571
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400572/* Called for all hardware families */
573static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700575 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700576 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700577
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530578 ath9k_hw_read_revisions(ah);
579
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530580 /*
581 * Read back AR_WA into a permanent copy and set bits 14 and 17.
582 * We need to do this to avoid RMW of this register. We cannot
583 * read the reg when chip is asleep.
584 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530585 if (AR_SREV_9300_20_OR_LATER(ah)) {
586 ah->WARegVal = REG_READ(ah, AR_WA);
587 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
588 AR_WA_ASPM_TIMER_BASED_DISABLE);
589 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530590
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700591 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800592 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700593 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700594 }
595
Sujith Manoharana4a29542012-09-10 09:20:03 +0530596 if (AR_SREV_9565(ah)) {
597 ah->WARegVal |= AR_WA_BIT22;
598 REG_WRITE(ah, AR_WA, ah->WARegVal);
599 }
600
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400601 ath9k_hw_init_defaults(ah);
602 ath9k_hw_init_config(ah);
603
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100604 r = ath9k_hw_attach_ops(ah);
605 if (r)
606 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400607
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700608 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800609 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700610 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700611 }
612
Felix Fietkauf3eef642012-03-14 16:40:25 +0100613 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700614 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300615 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400616 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700617 ah->config.serialize_regmode =
618 SER_REG_MODE_ON;
619 } else {
620 ah->config.serialize_regmode =
621 SER_REG_MODE_OFF;
622 }
623 }
624
Joe Perchesd2182b62011-12-15 14:55:53 -0800625 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700626 ah->config.serialize_regmode);
627
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500628 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
629 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
630 else
631 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
632
Felix Fietkau6da5a722010-12-12 00:51:12 +0100633 switch (ah->hw_version.macVersion) {
634 case AR_SREV_VERSION_5416_PCI:
635 case AR_SREV_VERSION_5416_PCIE:
636 case AR_SREV_VERSION_9160:
637 case AR_SREV_VERSION_9100:
638 case AR_SREV_VERSION_9280:
639 case AR_SREV_VERSION_9285:
640 case AR_SREV_VERSION_9287:
641 case AR_SREV_VERSION_9271:
642 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200643 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100644 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530645 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530646 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200647 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530648 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100649 break;
650 default:
Joe Perches38002762010-12-02 19:12:36 -0800651 ath_err(common,
652 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
653 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700654 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700655 }
656
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200657 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200658 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400659 ah->is_pciexpress = false;
660
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700661 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700662 ath9k_hw_init_cal_settings(ah);
663
664 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400665 if (!AR_SREV_9300_20_OR_LATER(ah))
666 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700667
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200668 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700669 ath9k_hw_disablepcie(ah);
670
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700671 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700672 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700673 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700674
675 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100676 r = ath9k_hw_fill_cap_info(ah);
677 if (r)
678 return r;
679
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700680 r = ath9k_hw_init_macaddr(ah);
681 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800682 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700683 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700684 }
685
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400686 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530687 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700688 else
Sujith2660b812009-02-09 13:27:26 +0530689 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700690
Gabor Juhos88e641d2011-06-21 11:23:30 +0200691 if (AR_SREV_9330(ah))
692 ah->bb_watchdog_timeout_ms = 85;
693 else
694 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700695
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400696 common->state = ATH_HW_INITIALIZED;
697
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700698 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700699}
700
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400701int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530702{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400703 int ret;
704 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530705
Sujith Manoharan77fac462012-09-11 20:09:18 +0530706 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400707 switch (ah->hw_version.devid) {
708 case AR5416_DEVID_PCI:
709 case AR5416_DEVID_PCIE:
710 case AR5416_AR9100_DEVID:
711 case AR9160_DEVID_PCI:
712 case AR9280_DEVID_PCI:
713 case AR9280_DEVID_PCIE:
714 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400715 case AR9287_DEVID_PCI:
716 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400717 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400718 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800719 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200720 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530721 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200722 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700723 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530724 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530725 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530726 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400727 break;
728 default:
729 if (common->bus_ops->ath_bus_type == ATH_USB)
730 break;
Joe Perches38002762010-12-02 19:12:36 -0800731 ath_err(common, "Hardware device ID 0x%04x not supported\n",
732 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400733 return -EOPNOTSUPP;
734 }
Sujithf1dc5602008-10-29 10:16:30 +0530735
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400736 ret = __ath9k_hw_init(ah);
737 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800738 ath_err(common,
739 "Unable to initialize hardware; initialization status: %d\n",
740 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400741 return ret;
742 }
Sujithf1dc5602008-10-29 10:16:30 +0530743
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400744 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530745}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400746EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530747
Sujithcbe61d82009-02-09 13:27:12 +0530748static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530749{
Sujith7d0d0df2010-04-16 11:53:57 +0530750 ENABLE_REGWRITE_BUFFER(ah);
751
Sujithf1dc5602008-10-29 10:16:30 +0530752 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
753 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
754
755 REG_WRITE(ah, AR_QOS_NO_ACK,
756 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
757 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
758 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
759
760 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
761 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
762 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
763 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
764 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530765
766 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530767}
768
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530769u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530770{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530771 struct ath_common *common = ath9k_hw_common(ah);
772 int i = 0;
773
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100774 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
775 udelay(100);
776 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
777
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530778 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
779
Vivek Natarajanb1415812011-01-27 14:45:07 +0530780 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530781
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530782 if (WARN_ON_ONCE(i >= 100)) {
783 ath_err(common, "PLL4 meaurement not done\n");
784 break;
785 }
786
787 i++;
788 }
789
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100790 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530791}
792EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
793
Sujithcbe61d82009-02-09 13:27:12 +0530794static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530795 struct ath9k_channel *chan)
796{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800797 u32 pll;
798
Sujith Manoharana4a29542012-09-10 09:20:03 +0530799 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530800 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
801 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
802 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
803 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
804 AR_CH0_DPLL2_KD, 0x40);
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
806 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530807
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
809 AR_CH0_BB_DPLL1_REFDIV, 0x5);
810 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
811 AR_CH0_BB_DPLL1_NINI, 0x58);
812 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
813 AR_CH0_BB_DPLL1_NFRAC, 0x0);
814
815 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
816 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
817 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
818 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
819 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
820 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
821
822 /* program BB PLL phase_shift to 0x6 */
823 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
824 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
825
826 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
827 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530828 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200829 } else if (AR_SREV_9330(ah)) {
830 u32 ddr_dpll2, pll_control2, kd;
831
832 if (ah->is_clk_25mhz) {
833 ddr_dpll2 = 0x18e82f01;
834 pll_control2 = 0xe04a3d;
835 kd = 0x1d;
836 } else {
837 ddr_dpll2 = 0x19e82f01;
838 pll_control2 = 0x886666;
839 kd = 0x3d;
840 }
841
842 /* program DDR PLL ki and kd value */
843 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
844
845 /* program DDR PLL phase_shift */
846 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
847 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
848
849 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
850 udelay(1000);
851
852 /* program refdiv, nint, frac to RTC register */
853 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
854
855 /* program BB PLL kd and ki value */
856 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
857 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
858
859 /* program BB PLL phase_shift */
860 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
861 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200862 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530863 u32 regval, pll2_divint, pll2_divfrac, refdiv;
864
865 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
866 udelay(1000);
867
868 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
869 udelay(100);
870
871 if (ah->is_clk_25mhz) {
872 pll2_divint = 0x54;
873 pll2_divfrac = 0x1eb85;
874 refdiv = 3;
875 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200876 if (AR_SREV_9340(ah)) {
877 pll2_divint = 88;
878 pll2_divfrac = 0;
879 refdiv = 5;
880 } else {
881 pll2_divint = 0x11;
882 pll2_divfrac = 0x26666;
883 refdiv = 1;
884 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530885 }
886
887 regval = REG_READ(ah, AR_PHY_PLL_MODE);
888 regval |= (0x1 << 16);
889 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
890 udelay(100);
891
892 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
893 (pll2_divint << 18) | pll2_divfrac);
894 udelay(100);
895
896 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200897 if (AR_SREV_9340(ah))
898 regval = (regval & 0x80071fff) | (0x1 << 30) |
899 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
900 else
901 regval = (regval & 0x80071fff) | (0x3 << 30) |
902 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530903 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
904 REG_WRITE(ah, AR_PHY_PLL_MODE,
905 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
906 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530907 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800908
909 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530910 if (AR_SREV_9565(ah))
911 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100912 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530913
Gabor Juhosfc05a312012-07-03 19:13:31 +0200914 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
915 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530916 udelay(1000);
917
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400918 /* Switch the core clock for ar9271 to 117Mhz */
919 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530920 udelay(500);
921 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400922 }
923
Sujithf1dc5602008-10-29 10:16:30 +0530924 udelay(RTC_PLL_SETTLE_DELAY);
925
926 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530927
Gabor Juhosfc05a312012-07-03 19:13:31 +0200928 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530929 if (ah->is_clk_25mhz) {
930 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
931 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
932 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
933 } else {
934 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
935 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
936 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
937 }
938 udelay(100);
939 }
Sujithf1dc5602008-10-29 10:16:30 +0530940}
941
Sujithcbe61d82009-02-09 13:27:12 +0530942static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800943 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530944{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530945 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400946 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530947 AR_IMR_TXURN |
948 AR_IMR_RXERR |
949 AR_IMR_RXORN |
950 AR_IMR_BCNMISC;
951
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200952 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530953 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
954
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400955 if (AR_SREV_9300_20_OR_LATER(ah)) {
956 imr_reg |= AR_IMR_RXOK_HP;
957 if (ah->config.rx_intr_mitigation)
958 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
959 else
960 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530961
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400962 } else {
963 if (ah->config.rx_intr_mitigation)
964 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
965 else
966 imr_reg |= AR_IMR_RXOK;
967 }
968
969 if (ah->config.tx_intr_mitigation)
970 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
971 else
972 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530973
Sujith7d0d0df2010-04-16 11:53:57 +0530974 ENABLE_REGWRITE_BUFFER(ah);
975
Pavel Roskin152d5302010-03-31 18:05:37 -0400976 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500977 ah->imrs2_reg |= AR_IMR_S2_GTT;
978 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530979
980 if (!AR_SREV_9100(ah)) {
981 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530982 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530983 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
984 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400985
Sujith7d0d0df2010-04-16 11:53:57 +0530986 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530987
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400988 if (AR_SREV_9300_20_OR_LATER(ah)) {
989 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
990 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
991 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
992 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
993 }
Sujithf1dc5602008-10-29 10:16:30 +0530994}
995
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700996static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
997{
998 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
999 val = min(val, (u32) 0xFFFF);
1000 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
1001}
1002
Felix Fietkau0005baf2010-01-15 02:33:40 +01001003static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301004{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001005 u32 val = ath9k_hw_mac_to_clks(ah, us);
1006 val = min(val, (u32) 0xFFFF);
1007 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +05301008}
1009
Felix Fietkau0005baf2010-01-15 02:33:40 +01001010static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +05301011{
Felix Fietkau0005baf2010-01-15 02:33:40 +01001012 u32 val = ath9k_hw_mac_to_clks(ah, us);
1013 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
1014 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
1015}
1016
1017static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
1018{
1019 u32 val = ath9k_hw_mac_to_clks(ah, us);
1020 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
1021 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +05301022}
1023
Sujithcbe61d82009-02-09 13:27:12 +05301024static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +05301025{
Sujithf1dc5602008-10-29 10:16:30 +05301026 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001027 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
1028 tu);
Sujith2660b812009-02-09 13:27:26 +05301029 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +05301030 return false;
1031 } else {
1032 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +05301033 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +05301034 return true;
1035 }
1036}
1037
Felix Fietkau0005baf2010-01-15 02:33:40 +01001038void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301039{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001040 struct ath_common *common = ath9k_hw_common(ah);
1041 struct ieee80211_conf *conf = &common->hw->conf;
1042 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001043 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +01001044 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001045 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001046 int rx_lat = 0, tx_lat = 0, eifs = 0;
1047 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +01001048
Joe Perchesd2182b62011-12-15 14:55:53 -08001049 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -08001050 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +05301051
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001052 if (!chan)
1053 return;
1054
Sujith2660b812009-02-09 13:27:26 +05301055 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001056 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001057
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301058 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1059 rx_lat = 41;
1060 else
1061 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001062 tx_lat = 54;
1063
Felix Fietkaue88e4862012-04-19 21:18:22 +02001064 if (IS_CHAN_5GHZ(chan))
1065 sifstime = 16;
1066 else
1067 sifstime = 10;
1068
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001069 if (IS_CHAN_HALF_RATE(chan)) {
1070 eifs = 175;
1071 rx_lat *= 2;
1072 tx_lat *= 2;
1073 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1074 tx_lat += 11;
1075
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001076 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001077 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001078 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001079 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1080 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301081 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001082 tx_lat *= 4;
1083 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1084 tx_lat += 22;
1085
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001086 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001087 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001088 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001089 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301090 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1091 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1092 reg = AR_USEC_ASYNC_FIFO;
1093 } else {
1094 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1095 common->clockrate;
1096 reg = REG_READ(ah, AR_USEC);
1097 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001098 rx_lat = MS(reg, AR_USEC_RX_LAT);
1099 tx_lat = MS(reg, AR_USEC_TX_LAT);
1100
1101 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001102 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001103
Felix Fietkaue239d852010-01-15 02:34:58 +01001104 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001105 slottime += 3 * ah->coverage_class;
1106 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001107 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001108
1109 /*
1110 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001111 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001112 * This was initially only meant to work around an issue with delayed
1113 * BA frames in some implementations, but it has been found to fix ACK
1114 * timeout issues in other cases as well.
1115 */
Karl Beldan675a0b02013-03-25 16:26:57 +01001116 if (conf->chandef.chan &&
1117 conf->chandef.chan->band == IEEE80211_BAND_2GHZ &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001118 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001119 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001120 ctstimeout += 48 - sifstime - ah->slottime;
1121 }
1122
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001123 ath9k_hw_set_sifs_time(ah, sifstime);
1124 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001125 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001126 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301127 if (ah->globaltxtimeout != (u32) -1)
1128 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001129
1130 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1131 REG_RMW(ah, AR_USEC,
1132 (common->clockrate - 1) |
1133 SM(rx_lat, AR_USEC_RX_LAT) |
1134 SM(tx_lat, AR_USEC_TX_LAT),
1135 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1136
Sujithf1dc5602008-10-29 10:16:30 +05301137}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001138EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301139
Sujith285f2dd2010-01-08 10:36:07 +05301140void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001141{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001142 struct ath_common *common = ath9k_hw_common(ah);
1143
Sujith736b3a22010-03-17 14:25:24 +05301144 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001145 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001146
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001147 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001148}
Sujith285f2dd2010-01-08 10:36:07 +05301149EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001150
Sujithf1dc5602008-10-29 10:16:30 +05301151/*******/
1152/* INI */
1153/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001154
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001155u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001156{
1157 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1158
Felix Fietkau1a5e6322013-10-11 23:30:54 +02001159 if (IS_CHAN_G(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001160 ctl |= CTL_11G;
1161 else
1162 ctl |= CTL_11A;
1163
1164 return ctl;
1165}
1166
Sujithf1dc5602008-10-29 10:16:30 +05301167/****************************************/
1168/* Reset and Channel Switching Routines */
1169/****************************************/
1170
Sujithcbe61d82009-02-09 13:27:12 +05301171static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301172{
Felix Fietkau57b32222010-04-15 17:39:22 -04001173 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001174 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301175
Sujith7d0d0df2010-04-16 11:53:57 +05301176 ENABLE_REGWRITE_BUFFER(ah);
1177
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001178 /*
1179 * set AHB_MODE not to do cacheline prefetches
1180 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001181 if (!AR_SREV_9300_20_OR_LATER(ah))
1182 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301183
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001184 /*
1185 * let mac dma reads be in 128 byte chunks
1186 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001187 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301188
Sujith7d0d0df2010-04-16 11:53:57 +05301189 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301190
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001191 /*
1192 * Restore TX Trigger Level to its pre-reset value.
1193 * The initial value depends on whether aggregation is enabled, and is
1194 * adjusted whenever underruns are detected.
1195 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001196 if (!AR_SREV_9300_20_OR_LATER(ah))
1197 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301198
Sujith7d0d0df2010-04-16 11:53:57 +05301199 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301200
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001201 /*
1202 * let mac dma writes be in 128 byte chunks
1203 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001204 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301205
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001206 /*
1207 * Setup receive FIFO threshold to hold off TX activities
1208 */
Sujithf1dc5602008-10-29 10:16:30 +05301209 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1210
Felix Fietkau57b32222010-04-15 17:39:22 -04001211 if (AR_SREV_9300_20_OR_LATER(ah)) {
1212 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1213 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1214
1215 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1216 ah->caps.rx_status_len);
1217 }
1218
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001219 /*
1220 * reduce the number of usable entries in PCU TXBUF to avoid
1221 * wrap around issues.
1222 */
Sujithf1dc5602008-10-29 10:16:30 +05301223 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001224 /* For AR9285 the number of Fifos are reduced to half.
1225 * So set the usable tx buf size also to half to
1226 * avoid data/delimiter underruns
1227 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001228 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1229 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1230 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1231 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1232 } else {
1233 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301234 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001235
Felix Fietkau86c157b2013-05-23 12:20:56 +02001236 if (!AR_SREV_9271(ah))
1237 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1238
Sujith7d0d0df2010-04-16 11:53:57 +05301239 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301240
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001241 if (AR_SREV_9300_20_OR_LATER(ah))
1242 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301243}
1244
Sujithcbe61d82009-02-09 13:27:12 +05301245static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301246{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001247 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1248 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301249
Sujithf1dc5602008-10-29 10:16:30 +05301250 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001251 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001252 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301253 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1254 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001255 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001256 case NL80211_IFTYPE_AP:
1257 set |= AR_STA_ID1_STA_AP;
1258 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001259 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001260 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301261 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301262 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001263 if (!ah->is_monitoring)
1264 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301265 break;
Sujithf1dc5602008-10-29 10:16:30 +05301266 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001267 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301268}
1269
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001270void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1271 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001272{
1273 u32 coef_exp, coef_man;
1274
1275 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1276 if ((coef_scaled >> coef_exp) & 0x1)
1277 break;
1278
1279 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1280
1281 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1282
1283 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1284 *coef_exponent = coef_exp - 16;
1285}
1286
Sujithcbe61d82009-02-09 13:27:12 +05301287static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301288{
1289 u32 rst_flags;
1290 u32 tmpReg;
1291
Sujith70768492009-02-16 13:23:12 +05301292 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001293 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1294 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301295 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1296 }
1297
Sujith7d0d0df2010-04-16 11:53:57 +05301298 ENABLE_REGWRITE_BUFFER(ah);
1299
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001300 if (AR_SREV_9300_20_OR_LATER(ah)) {
1301 REG_WRITE(ah, AR_WA, ah->WARegVal);
1302 udelay(10);
1303 }
1304
Sujithf1dc5602008-10-29 10:16:30 +05301305 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1306 AR_RTC_FORCE_WAKE_ON_INT);
1307
1308 if (AR_SREV_9100(ah)) {
1309 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1310 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1311 } else {
1312 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001313 if (AR_SREV_9340(ah))
1314 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1315 else
1316 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1317 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1318
1319 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001320 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301321 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001322
1323 val = AR_RC_HOSTIF;
1324 if (!AR_SREV_9300_20_OR_LATER(ah))
1325 val |= AR_RC_AHB;
1326 REG_WRITE(ah, AR_RC, val);
1327
1328 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301329 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301330
1331 rst_flags = AR_RTC_RC_MAC_WARM;
1332 if (type == ATH9K_RESET_COLD)
1333 rst_flags |= AR_RTC_RC_MAC_COLD;
1334 }
1335
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001336 if (AR_SREV_9330(ah)) {
1337 int npend = 0;
1338 int i;
1339
1340 /* AR9330 WAR:
1341 * call external reset function to reset WMAC if:
1342 * - doing a cold reset
1343 * - we have pending frames in the TX queues
1344 */
1345
1346 for (i = 0; i < AR_NUM_QCU; i++) {
1347 npend = ath9k_hw_numtxpending(ah, i);
1348 if (npend)
1349 break;
1350 }
1351
1352 if (ah->external_reset &&
1353 (npend || type == ATH9K_RESET_COLD)) {
1354 int reset_err = 0;
1355
Joe Perchesd2182b62011-12-15 14:55:53 -08001356 ath_dbg(ath9k_hw_common(ah), RESET,
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001357 "reset MAC via external reset\n");
1358
1359 reset_err = ah->external_reset();
1360 if (reset_err) {
1361 ath_err(ath9k_hw_common(ah),
1362 "External reset failed, err=%d\n",
1363 reset_err);
1364 return false;
1365 }
1366
1367 REG_WRITE(ah, AR_RTC_RESET, 1);
1368 }
1369 }
1370
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301371 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301372 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301373
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001374 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301375
1376 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301377
Sujithf1dc5602008-10-29 10:16:30 +05301378 udelay(50);
1379
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001380 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301381 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001382 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301383 return false;
1384 }
1385
1386 if (!AR_SREV_9100(ah))
1387 REG_WRITE(ah, AR_RC, 0);
1388
Sujithf1dc5602008-10-29 10:16:30 +05301389 if (AR_SREV_9100(ah))
1390 udelay(50);
1391
1392 return true;
1393}
1394
Sujithcbe61d82009-02-09 13:27:12 +05301395static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301396{
Sujith7d0d0df2010-04-16 11:53:57 +05301397 ENABLE_REGWRITE_BUFFER(ah);
1398
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001399 if (AR_SREV_9300_20_OR_LATER(ah)) {
1400 REG_WRITE(ah, AR_WA, ah->WARegVal);
1401 udelay(10);
1402 }
1403
Sujithf1dc5602008-10-29 10:16:30 +05301404 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1405 AR_RTC_FORCE_WAKE_ON_INT);
1406
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001407 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301408 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1409
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001410 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301411
Sujith7d0d0df2010-04-16 11:53:57 +05301412 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301413
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001414 if (!AR_SREV_9300_20_OR_LATER(ah))
1415 udelay(2);
1416
1417 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301418 REG_WRITE(ah, AR_RC, 0);
1419
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001420 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301421
1422 if (!ath9k_hw_wait(ah,
1423 AR_RTC_STATUS,
1424 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301425 AR_RTC_STATUS_ON,
1426 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001427 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301428 return false;
1429 }
1430
Sujithf1dc5602008-10-29 10:16:30 +05301431 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1432}
1433
Sujithcbe61d82009-02-09 13:27:12 +05301434static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301435{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301436 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301437
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001438 if (AR_SREV_9300_20_OR_LATER(ah)) {
1439 REG_WRITE(ah, AR_WA, ah->WARegVal);
1440 udelay(10);
1441 }
1442
Sujithf1dc5602008-10-29 10:16:30 +05301443 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1444 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1445
Felix Fietkauceb26a62012-10-03 21:07:51 +02001446 if (!ah->reset_power_on)
1447 type = ATH9K_RESET_POWER_ON;
1448
Sujithf1dc5602008-10-29 10:16:30 +05301449 switch (type) {
1450 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301451 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301452 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001453 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301454 break;
Sujithf1dc5602008-10-29 10:16:30 +05301455 case ATH9K_RESET_WARM:
1456 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301457 ret = ath9k_hw_set_reset(ah, type);
1458 break;
Sujithf1dc5602008-10-29 10:16:30 +05301459 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301460 break;
Sujithf1dc5602008-10-29 10:16:30 +05301461 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301462
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301463 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301464}
1465
Sujithcbe61d82009-02-09 13:27:12 +05301466static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301467 struct ath9k_channel *chan)
1468{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001469 int reset_type = ATH9K_RESET_WARM;
1470
1471 if (AR_SREV_9280(ah)) {
1472 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1473 reset_type = ATH9K_RESET_POWER_ON;
1474 else
1475 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001476 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1477 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1478 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001479
1480 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301481 return false;
1482
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001483 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301484 return false;
1485
Sujith2660b812009-02-09 13:27:26 +05301486 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001487
1488 if (AR_SREV_9330(ah))
1489 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301490 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301491 ath9k_hw_set_rfmode(ah, chan);
1492
1493 return true;
1494}
1495
Sujithcbe61d82009-02-09 13:27:12 +05301496static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001497 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301498{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001499 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301500 struct ath9k_hw_capabilities *pCap = &ah->caps;
1501 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301502 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001503 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001504 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301505
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301506 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkau88969342013-10-11 23:30:53 +02001507 band_switch = IS_CHAN_5GHZ(ah->curchan) != IS_CHAN_5GHZ(chan);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301508 mode_diff = (chan->chanmode != ah->curchan->chanmode);
1509 }
Sujithf1dc5602008-10-29 10:16:30 +05301510
1511 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1512 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001513 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001514 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301515 return false;
1516 }
1517 }
1518
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001519 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001520 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301521 return false;
1522 }
1523
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301524 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301525 ath9k_hw_mark_phy_inactive(ah);
1526 udelay(5);
1527
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301528 if (band_switch)
1529 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301530
1531 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1532 ath_err(common, "Failed to do fast channel change\n");
1533 return false;
1534 }
1535 }
1536
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001537 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301538
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001539 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001540 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001541 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001542 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301543 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001544 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001545 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301546
Felix Fietkau81c507a2013-10-11 23:30:55 +02001547 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001548 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301549
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301550 if (band_switch || ini_reloaded)
1551 ah->eep_ops->set_board_values(ah, chan);
1552
1553 ath9k_hw_init_bb(ah, chan);
1554 ath9k_hw_rfbus_done(ah);
1555
1556 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301557 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301558 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301559 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301560 }
1561
Sujithf1dc5602008-10-29 10:16:30 +05301562 return true;
1563}
1564
Felix Fietkau691680b2011-03-19 13:55:38 +01001565static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1566{
1567 u32 gpio_mask = ah->gpio_mask;
1568 int i;
1569
1570 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1571 if (!(gpio_mask & 1))
1572 continue;
1573
1574 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1575 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1576 }
1577}
1578
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301579static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1580 int *hang_state, int *hang_pos)
1581{
1582 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1583 u32 chain_state, dcs_pos, i;
1584
1585 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1586 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1587 for (i = 0; i < 3; i++) {
1588 if (chain_state == dcu_chain_state[i]) {
1589 *hang_state = chain_state;
1590 *hang_pos = dcs_pos;
1591 return true;
1592 }
1593 }
1594 }
1595 return false;
1596}
1597
1598#define DCU_COMPLETE_STATE 1
1599#define DCU_COMPLETE_STATE_MASK 0x3
1600#define NUM_STATUS_READS 50
1601static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1602{
1603 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1604 u32 i, hang_pos, hang_state, num_state = 6;
1605
1606 comp_state = REG_READ(ah, AR_DMADBG_6);
1607
1608 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1609 ath_dbg(ath9k_hw_common(ah), RESET,
1610 "MAC Hang signature not found at DCU complete\n");
1611 return false;
1612 }
1613
1614 chain_state = REG_READ(ah, dcs_reg);
1615 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1616 goto hang_check_iter;
1617
1618 dcs_reg = AR_DMADBG_5;
1619 num_state = 4;
1620 chain_state = REG_READ(ah, dcs_reg);
1621 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1622 goto hang_check_iter;
1623
1624 ath_dbg(ath9k_hw_common(ah), RESET,
1625 "MAC Hang signature 1 not found\n");
1626 return false;
1627
1628hang_check_iter:
1629 ath_dbg(ath9k_hw_common(ah), RESET,
1630 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1631 chain_state, comp_state, hang_state, hang_pos);
1632
1633 for (i = 0; i < NUM_STATUS_READS; i++) {
1634 chain_state = REG_READ(ah, dcs_reg);
1635 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1636 comp_state = REG_READ(ah, AR_DMADBG_6);
1637
1638 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1639 DCU_COMPLETE_STATE) ||
1640 (chain_state != hang_state))
1641 return false;
1642 }
1643
1644 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1645
1646 return true;
1647}
1648
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301649void ath9k_hw_check_nav(struct ath_hw *ah)
1650{
1651 struct ath_common *common = ath9k_hw_common(ah);
1652 u32 val;
1653
1654 val = REG_READ(ah, AR_NAV);
1655 if (val != 0xdeadbeef && val > 0x7fff) {
1656 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1657 REG_WRITE(ah, AR_NAV, 0);
1658 }
1659}
1660EXPORT_SYMBOL(ath9k_hw_check_nav);
1661
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001662bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301663{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001664 int count = 50;
1665 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301666
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301667 if (AR_SREV_9300(ah))
1668 return !ath9k_hw_detect_mac_hang(ah);
1669
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001670 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001671 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301672
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001673 do {
1674 reg = REG_READ(ah, AR_OBS_BUS_1);
1675
1676 if ((reg & 0x7E7FFFEF) == 0x00702400)
1677 continue;
1678
1679 switch (reg & 0x7E000B00) {
1680 case 0x1E000000:
1681 case 0x52000B00:
1682 case 0x18000B00:
1683 continue;
1684 default:
1685 return true;
1686 }
1687 } while (count-- > 0);
1688
1689 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301690}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001691EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301692
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301693static void ath9k_hw_init_mfp(struct ath_hw *ah)
1694{
1695 /* Setup MFP options for CCMP */
1696 if (AR_SREV_9280_20_OR_LATER(ah)) {
1697 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1698 * frames when constructing CCMP AAD. */
1699 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1700 0xc7ff);
1701 ah->sw_mgmt_crypto = false;
1702 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1703 /* Disable hardware crypto for management frames */
1704 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1705 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1706 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1707 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1708 ah->sw_mgmt_crypto = true;
1709 } else {
1710 ah->sw_mgmt_crypto = true;
1711 }
1712}
1713
1714static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1715 u32 macStaId1, u32 saveDefAntenna)
1716{
1717 struct ath_common *common = ath9k_hw_common(ah);
1718
1719 ENABLE_REGWRITE_BUFFER(ah);
1720
Felix Fietkauecbbed32013-04-16 12:51:56 +02001721 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301722 | AR_STA_ID1_RTS_USE_DEF
1723 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001724 | ah->sta_id1_defaults,
1725 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301726 ath_hw_setbssidmask(common);
1727 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1728 ath9k_hw_write_associd(ah);
1729 REG_WRITE(ah, AR_ISR, ~0);
1730 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1731
1732 REGWRITE_BUFFER_FLUSH(ah);
1733
1734 ath9k_hw_set_operating_mode(ah, ah->opmode);
1735}
1736
1737static void ath9k_hw_init_queues(struct ath_hw *ah)
1738{
1739 int i;
1740
1741 ENABLE_REGWRITE_BUFFER(ah);
1742
1743 for (i = 0; i < AR_NUM_DCU; i++)
1744 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1745
1746 REGWRITE_BUFFER_FLUSH(ah);
1747
1748 ah->intr_txqs = 0;
1749 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1750 ath9k_hw_resettxqueue(ah, i);
1751}
1752
1753/*
1754 * For big endian systems turn on swapping for descriptors
1755 */
1756static void ath9k_hw_init_desc(struct ath_hw *ah)
1757{
1758 struct ath_common *common = ath9k_hw_common(ah);
1759
1760 if (AR_SREV_9100(ah)) {
1761 u32 mask;
1762 mask = REG_READ(ah, AR_CFG);
1763 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1764 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1765 mask);
1766 } else {
1767 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1768 REG_WRITE(ah, AR_CFG, mask);
1769 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1770 REG_READ(ah, AR_CFG));
1771 }
1772 } else {
1773 if (common->bus_ops->ath_bus_type == ATH_USB) {
1774 /* Configure AR9271 target WLAN */
1775 if (AR_SREV_9271(ah))
1776 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1777 else
1778 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1779 }
1780#ifdef __BIG_ENDIAN
1781 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1782 AR_SREV_9550(ah))
1783 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1784 else
1785 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1786#endif
1787 }
1788}
1789
Sujith Manoharancaed6572012-03-14 14:40:46 +05301790/*
1791 * Fast channel change:
1792 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301793 */
1794static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1795{
1796 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301797 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301798 int ret;
1799
1800 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1801 goto fail;
1802
1803 if (ah->chip_fullsleep)
1804 goto fail;
1805
1806 if (!ah->curchan)
1807 goto fail;
1808
1809 if (chan->channel == ah->curchan->channel)
1810 goto fail;
1811
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001812 if ((ah->curchan->channelFlags | chan->channelFlags) &
1813 (CHANNEL_HALF | CHANNEL_QUARTER))
1814 goto fail;
1815
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301816 /*
1817 * If cross-band fcc is not supoprted, bail out if
1818 * either channelFlags or chanmode differ.
1819 *
1820 * chanmode will be different if the HT operating mode
1821 * changes because of CSA.
1822 */
1823 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH)) {
1824 if ((chan->channelFlags & CHANNEL_ALL) !=
1825 (ah->curchan->channelFlags & CHANNEL_ALL))
1826 goto fail;
1827
1828 if (chan->chanmode != ah->curchan->chanmode)
1829 goto fail;
1830 }
Sujith Manoharancaed6572012-03-14 14:40:46 +05301831
1832 if (!ath9k_hw_check_alive(ah))
1833 goto fail;
1834
1835 /*
1836 * For AR9462, make sure that calibration data for
1837 * re-using are present.
1838 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301839 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301840 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1841 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1842 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301843 goto fail;
1844
1845 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1846 ah->curchan->channel, chan->channel);
1847
1848 ret = ath9k_hw_channel_change(ah, chan);
1849 if (!ret)
1850 goto fail;
1851
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301852 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301853 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301854
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301855 ath9k_hw_loadnf(ah, ah->curchan);
1856 ath9k_hw_start_nfcal(ah, true);
1857
Sujith Manoharancaed6572012-03-14 14:40:46 +05301858 if (AR_SREV_9271(ah))
1859 ar9002_hw_load_ani_reg(ah, chan);
1860
1861 return 0;
1862fail:
1863 return -EINVAL;
1864}
1865
Sujithcbe61d82009-02-09 13:27:12 +05301866int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301867 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001868{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001869 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001871 u32 saveDefAntenna;
1872 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301873 u64 tsf = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301874 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301875 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301876 bool save_fullsleep = ah->chip_fullsleep;
1877
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301878 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301879 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1880 if (start_mci_reset)
1881 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301882 }
1883
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001884 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001885 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001886
Sujith Manoharancaed6572012-03-14 14:40:46 +05301887 if (ah->curchan && !ah->chip_fullsleep)
1888 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001890 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301891 if (caldata && (chan->channel != caldata->channel ||
Sujith Manoharan696df782013-06-10 13:49:39 +05301892 chan->channelFlags != caldata->channelFlags ||
1893 chan->chanmode != caldata->chanmode)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001894 /* Operating channel changed, reset channel calibration data */
1895 memset(caldata, 0, sizeof(*caldata));
1896 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001897 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301898 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001899 }
Felix Fietkauf23fba42011-07-28 14:08:56 +02001900 ah->noise = ath9k_hw_getchan_noise(ah, chan);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001901
Sujith Manoharancaed6572012-03-14 14:40:46 +05301902 if (fastcc) {
1903 r = ath9k_hw_do_fastcc(ah, chan);
1904 if (!r)
1905 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001906 }
1907
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301908 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301909 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301910
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001911 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1912 if (saveDefAntenna == 0)
1913 saveDefAntenna = 1;
1914
1915 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1916
Sujith46fe7822009-09-17 09:25:25 +05301917 /* For chips on which RTC reset is done, save TSF before it gets cleared */
Felix Fietkauf860d522010-06-30 02:07:48 +02001918 if (AR_SREV_9100(ah) ||
1919 (AR_SREV_9280(ah) && ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL)))
Sujith46fe7822009-09-17 09:25:25 +05301920 tsf = ath9k_hw_gettsf64(ah);
1921
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001922 saveLedState = REG_READ(ah, AR_CFG_LED) &
1923 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1924 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1925
1926 ath9k_hw_mark_phy_inactive(ah);
1927
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001928 ah->paprd_table_write_done = false;
1929
Sujith05020d22010-03-17 14:25:23 +05301930 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001931 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1932 REG_WRITE(ah,
1933 AR9271_RESET_POWER_DOWN_CONTROL,
1934 AR9271_RADIO_RF_RST);
1935 udelay(50);
1936 }
1937
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001938 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001939 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001940 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001941 }
1942
Sujith05020d22010-03-17 14:25:23 +05301943 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001944 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1945 ah->htc_reset_init = false;
1946 REG_WRITE(ah,
1947 AR9271_RESET_POWER_DOWN_CONTROL,
1948 AR9271_GATE_MAC_CTL);
1949 udelay(50);
1950 }
1951
Sujith46fe7822009-09-17 09:25:25 +05301952 /* Restore TSF */
Felix Fietkauf860d522010-06-30 02:07:48 +02001953 if (tsf)
Sujith46fe7822009-09-17 09:25:25 +05301954 ath9k_hw_settsf64(ah, tsf);
1955
Felix Fietkau7a370812010-09-22 12:34:52 +02001956 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301957 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001958
Sujithe9141f72010-06-01 15:14:10 +05301959 if (!AR_SREV_9300_20_OR_LATER(ah))
1960 ar9002_hw_enable_async_fifo(ah);
1961
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001962 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001963 if (r)
1964 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301966 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301967 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1968
Felix Fietkauf860d522010-06-30 02:07:48 +02001969 /*
1970 * Some AR91xx SoC devices frequently fail to accept TSF writes
1971 * right after the chip reset. When that happens, write a new
1972 * value after the initvals have been applied, with an offset
1973 * based on measured time difference
1974 */
1975 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1976 tsf += 1500;
1977 ath9k_hw_settsf64(ah, tsf);
1978 }
1979
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301980 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001981
Felix Fietkau81c507a2013-10-11 23:30:55 +02001982 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001983 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301984 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001985
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301986 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301987
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001988 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001989 if (r)
1990 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001991
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001992 ath9k_hw_set_clockrate(ah);
1993
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301994 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301995 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001996 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001997 ath9k_hw_init_qos(ah);
1998
Sujith2660b812009-02-09 13:27:26 +05301999 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01002000 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05302001
Felix Fietkau0005baf2010-01-15 02:33:40 +01002002 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002003
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07002004 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
2005 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
2006 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
2007 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
2008 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
2009 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
2010 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302011 }
2012
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002013 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002014
2015 ath9k_hw_set_dma(ah);
2016
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05302017 if (!ath9k_hw_mci_is_enabled(ah))
2018 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002019
Sujith0ce024c2009-12-14 14:57:00 +05302020 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002021 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
2022 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
2023 }
2024
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04002025 if (ah->config.tx_intr_mitigation) {
2026 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
2027 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
2028 }
2029
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002030 ath9k_hw_init_bb(ah, chan);
2031
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302032 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05302033 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
2034 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05302035 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002036 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07002037 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002038
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302039 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302040 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302041
Sujith7d0d0df2010-04-16 11:53:57 +05302042 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002043
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04002044 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002045 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
2046
Sujith7d0d0df2010-04-16 11:53:57 +05302047 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302048
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302049 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002050
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302051 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302052 ath9k_hw_btcoex_enable(ah);
2053
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302054 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302055 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302056
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302057 ath9k_hw_loadnf(ah, chan);
2058 ath9k_hw_start_nfcal(ah, true);
2059
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302060 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002061 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302062 ar9003_hw_disable_phy_restart(ah);
2063 }
2064
Felix Fietkau691680b2011-03-19 13:55:38 +01002065 ath9k_hw_apply_gpio_override(ah);
2066
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302067 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302068 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2069
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002070 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002071}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002072EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002073
Sujithf1dc5602008-10-29 10:16:30 +05302074/******************************/
2075/* Power Management (Chipset) */
2076/******************************/
2077
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002078/*
2079 * Notify Power Mgt is disabled in self-generated frames.
2080 * If requested, force chip to sleep.
2081 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302082static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302083{
2084 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302085
Sujith Manoharana4a29542012-09-10 09:20:03 +05302086 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302087 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2088 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2089 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302090 /* xxx Required for WLAN only case ? */
2091 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2092 udelay(100);
2093 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302094
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302095 /*
2096 * Clear the RTC force wake bit to allow the
2097 * mac to go to sleep.
2098 */
2099 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302100
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302101 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302102 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302103
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302104 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2105 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2106
2107 /* Shutdown chip. Active low */
2108 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2109 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2110 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302111 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002112
2113 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002114 if (AR_SREV_9300_20_OR_LATER(ah))
2115 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002116}
2117
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002118/*
2119 * Notify Power Management is enabled in self-generating
2120 * frames. If request, set power mode of chip to
2121 * auto/normal. Duration in units of 128us (1/8 TU).
2122 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302123static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002124{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302125 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302126
Sujithf1dc5602008-10-29 10:16:30 +05302127 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302129 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2130 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2131 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2132 AR_RTC_FORCE_WAKE_ON_INT);
2133 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302134
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302135 /* When chip goes into network sleep, it could be waken
2136 * up by MCI_INT interrupt caused by BT's HW messages
2137 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2138 * rate (~100us). This will cause chip to leave and
2139 * re-enter network sleep mode frequently, which in
2140 * consequence will have WLAN MCI HW to generate lots of
2141 * SYS_WAKING and SYS_SLEEPING messages which will make
2142 * BT CPU to busy to process.
2143 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302144 if (ath9k_hw_mci_is_enabled(ah))
2145 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2146 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302147 /*
2148 * Clear the RTC force wake bit to allow the
2149 * mac to go to sleep.
2150 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302151 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302152
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302153 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302154 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302155 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002156
2157 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2158 if (AR_SREV_9300_20_OR_LATER(ah))
2159 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302160}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002161
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302162static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302163{
2164 u32 val;
2165 int i;
2166
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002167 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2168 if (AR_SREV_9300_20_OR_LATER(ah)) {
2169 REG_WRITE(ah, AR_WA, ah->WARegVal);
2170 udelay(10);
2171 }
2172
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302173 if ((REG_READ(ah, AR_RTC_STATUS) &
2174 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2175 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302176 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002177 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302178 if (!AR_SREV_9300_20_OR_LATER(ah))
2179 ath9k_hw_init_pll(ah, NULL);
2180 }
2181 if (AR_SREV_9100(ah))
2182 REG_SET_BIT(ah, AR_RTC_RESET,
2183 AR_RTC_RESET_EN);
2184
2185 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2186 AR_RTC_FORCE_WAKE_EN);
2187 udelay(50);
2188
2189 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2190 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2191 if (val == AR_RTC_STATUS_ON)
2192 break;
2193 udelay(50);
2194 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2195 AR_RTC_FORCE_WAKE_EN);
2196 }
2197 if (i == 0) {
2198 ath_err(ath9k_hw_common(ah),
2199 "Failed to wakeup in %uus\n",
2200 POWER_UP_TIME / 20);
2201 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002202 }
2203
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302204 if (ath9k_hw_mci_is_enabled(ah))
2205 ar9003_mci_set_power_awake(ah);
2206
Sujithf1dc5602008-10-29 10:16:30 +05302207 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2208
2209 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002210}
2211
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002212bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302213{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002214 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302215 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302216 static const char *modes[] = {
2217 "AWAKE",
2218 "FULL-SLEEP",
2219 "NETWORK SLEEP",
2220 "UNDEFINED"
2221 };
Sujithf1dc5602008-10-29 10:16:30 +05302222
Gabor Juhoscbdec972009-07-24 17:27:22 +02002223 if (ah->power_mode == mode)
2224 return status;
2225
Joe Perchesd2182b62011-12-15 14:55:53 -08002226 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002227 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302228
2229 switch (mode) {
2230 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302231 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302232 break;
2233 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302234 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302235 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302236
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302237 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302238 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302239 break;
2240 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302241 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302242 break;
2243 default:
Joe Perches38002762010-12-02 19:12:36 -08002244 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302245 return false;
2246 }
Sujith2660b812009-02-09 13:27:26 +05302247 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302248
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002249 /*
2250 * XXX: If this warning never comes up after a while then
2251 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2252 * ath9k_hw_setpower() return type void.
2253 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302254
2255 if (!(ah->ah_flags & AH_UNPLUGGED))
2256 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002257
Sujithf1dc5602008-10-29 10:16:30 +05302258 return status;
2259}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002260EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302261
Sujithf1dc5602008-10-29 10:16:30 +05302262/*******************/
2263/* Beacon Handling */
2264/*******************/
2265
Sujithcbe61d82009-02-09 13:27:12 +05302266void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002267{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002268 int flags = 0;
2269
Sujith7d0d0df2010-04-16 11:53:57 +05302270 ENABLE_REGWRITE_BUFFER(ah);
2271
Sujith2660b812009-02-09 13:27:26 +05302272 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002273 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002274 REG_SET_BIT(ah, AR_TXCFG,
2275 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Felix Fietkaudd347f22011-03-22 21:54:17 +01002276 REG_WRITE(ah, AR_NEXT_NDP_TIMER, next_beacon +
2277 TU_TO_USEC(ah->atim_window ? ah->atim_window : 1));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002278 flags |= AR_NDP_TIMER_EN;
Thomas Pedersen2664d662013-05-08 10:16:48 -07002279 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002280 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002281 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2282 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2283 TU_TO_USEC(ah->config.dma_beacon_response_time));
2284 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2285 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002286 flags |=
2287 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2288 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002289 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002290 ath_dbg(ath9k_hw_common(ah), BEACON,
2291 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002292 return;
2293 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002294 }
2295
Felix Fietkaudd347f22011-03-22 21:54:17 +01002296 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2297 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2298 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
2299 REG_WRITE(ah, AR_NDP_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002300
Sujith7d0d0df2010-04-16 11:53:57 +05302301 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302302
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002303 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2304}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002305EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002306
Sujithcbe61d82009-02-09 13:27:12 +05302307void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302308 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002309{
2310 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302311 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002312 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313
Sujith7d0d0df2010-04-16 11:53:57 +05302314 ENABLE_REGWRITE_BUFFER(ah);
2315
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002316 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, TU_TO_USEC(bs->bs_nexttbtt));
2317
2318 REG_WRITE(ah, AR_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302319 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002320 REG_WRITE(ah, AR_DMA_BEACON_PERIOD,
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302321 TU_TO_USEC(bs->bs_intval));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002322
Sujith7d0d0df2010-04-16 11:53:57 +05302323 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302324
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325 REG_RMW_FIELD(ah, AR_RSSI_THR,
2326 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2327
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302328 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002329
2330 if (bs->bs_sleepduration > beaconintval)
2331 beaconintval = bs->bs_sleepduration;
2332
2333 dtimperiod = bs->bs_dtimperiod;
2334 if (bs->bs_sleepduration > dtimperiod)
2335 dtimperiod = bs->bs_sleepduration;
2336
2337 if (beaconintval == dtimperiod)
2338 nextTbtt = bs->bs_nextdtim;
2339 else
2340 nextTbtt = bs->bs_nexttbtt;
2341
Joe Perchesd2182b62011-12-15 14:55:53 -08002342 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2343 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2344 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2345 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002346
Sujith7d0d0df2010-04-16 11:53:57 +05302347 ENABLE_REGWRITE_BUFFER(ah);
2348
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002349 REG_WRITE(ah, AR_NEXT_DTIM,
2350 TU_TO_USEC(bs->bs_nextdtim - SLEEP_SLOP));
2351 REG_WRITE(ah, AR_NEXT_TIM, TU_TO_USEC(nextTbtt - SLEEP_SLOP));
2352
2353 REG_WRITE(ah, AR_SLEEP1,
2354 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2355 | AR_SLEEP1_ASSUME_DTIM);
2356
Sujith60b67f52008-08-07 10:52:38 +05302357 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002358 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2359 else
2360 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2361
2362 REG_WRITE(ah, AR_SLEEP2,
2363 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2364
2365 REG_WRITE(ah, AR_TIM_PERIOD, TU_TO_USEC(beaconintval));
2366 REG_WRITE(ah, AR_DTIM_PERIOD, TU_TO_USEC(dtimperiod));
2367
Sujith7d0d0df2010-04-16 11:53:57 +05302368 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302369
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002370 REG_SET_BIT(ah, AR_TIMER_MODE,
2371 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2372 AR_DTIM_TIMER_EN);
2373
Sujith4af9cf42009-02-12 10:06:47 +05302374 /* TSF Out of Range Threshold */
2375 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002376}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002377EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002378
Sujithf1dc5602008-10-29 10:16:30 +05302379/*******************/
2380/* HW Capabilities */
2381/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002382
Felix Fietkau60540692011-07-19 08:46:44 +02002383static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2384{
2385 eeprom_chainmask &= chip_chainmask;
2386 if (eeprom_chainmask)
2387 return eeprom_chainmask;
2388 else
2389 return chip_chainmask;
2390}
2391
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002392/**
2393 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2394 * @ah: the atheros hardware data structure
2395 *
2396 * We enable DFS support upstream on chipsets which have passed a series
2397 * of tests. The testing requirements are going to be documented. Desired
2398 * test requirements are documented at:
2399 *
2400 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2401 *
2402 * Once a new chipset gets properly tested an individual commit can be used
2403 * to document the testing for DFS for that chipset.
2404 */
2405static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2406{
2407
2408 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002409 /* for temporary testing DFS with 9280 */
2410 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002411 /* AR9580 will likely be our first target to get testing on */
2412 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002413 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002414 default:
2415 return false;
2416 }
2417}
2418
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002419int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002420{
Sujith2660b812009-02-09 13:27:26 +05302421 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002422 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002423 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002424 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002425
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302426 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002427 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002428
Sujithf74df6f2009-02-09 13:27:24 +05302429 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002430 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302431
Sujith2660b812009-02-09 13:27:26 +05302432 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302433 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002434 if (regulatory->current_rd == 0x64 ||
2435 regulatory->current_rd == 0x65)
2436 regulatory->current_rd += 5;
2437 else if (regulatory->current_rd == 0x41)
2438 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002439 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2440 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002441 }
Sujithdc2222a2008-08-14 13:26:55 +05302442
Sujithf74df6f2009-02-09 13:27:24 +05302443 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002444 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002445 ath_err(common,
2446 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002447 return -EINVAL;
2448 }
2449
Felix Fietkaud4659912010-10-14 16:02:39 +02002450 if (eeval & AR5416_OPFLAGS_11A)
2451 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002452
Felix Fietkaud4659912010-10-14 16:02:39 +02002453 if (eeval & AR5416_OPFLAGS_11G)
2454 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302455
Sujith Manoharane41db612012-09-10 09:20:12 +05302456 if (AR_SREV_9485(ah) ||
2457 AR_SREV_9285(ah) ||
2458 AR_SREV_9330(ah) ||
2459 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002460 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302461 else if (AR_SREV_9462(ah))
2462 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002463 else if (!AR_SREV_9280_20_OR_LATER(ah))
2464 chip_chainmask = 7;
2465 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2466 chip_chainmask = 3;
2467 else
2468 chip_chainmask = 7;
2469
Sujithf74df6f2009-02-09 13:27:24 +05302470 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002471 /*
2472 * For AR9271 we will temporarilly uses the rx chainmax as read from
2473 * the EEPROM.
2474 */
Sujith8147f5d2009-02-20 15:13:23 +05302475 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002476 !(eeval & AR5416_OPFLAGS_11A) &&
2477 !(AR_SREV_9271(ah)))
2478 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302479 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002480 else if (AR_SREV_9100(ah))
2481 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302482 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002483 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302484 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302485
Felix Fietkau60540692011-07-19 08:46:44 +02002486 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2487 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002488 ah->txchainmask = pCap->tx_chainmask;
2489 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002490
Felix Fietkau7a370812010-09-22 12:34:52 +02002491 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302492
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002493 /* enable key search for every frame in an aggregate */
2494 if (AR_SREV_9300_20_OR_LATER(ah))
2495 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2496
Bruno Randolfce2220d2010-09-17 11:36:25 +09002497 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2498
Felix Fietkau0db156e2011-03-23 20:57:29 +01002499 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302500 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2501 else
2502 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2503
Sujith5b5fa352010-03-17 14:25:15 +05302504 if (AR_SREV_9271(ah))
2505 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302506 else if (AR_DEVID_7010(ah))
2507 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302508 else if (AR_SREV_9300_20_OR_LATER(ah))
2509 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2510 else if (AR_SREV_9287_11_OR_LATER(ah))
2511 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002512 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302513 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002514 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302515 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2516 else
2517 pCap->num_gpio_pins = AR_NUM_GPIO;
2518
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302519 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302520 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302521 else
Sujithf1dc5602008-10-29 10:16:30 +05302522 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302523
Johannes Berg74e13062013-07-03 20:55:38 +02002524#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302525 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2526 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2527 ah->rfkill_gpio =
2528 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2529 ah->rfkill_polarity =
2530 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302531
2532 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2533 }
2534#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002535 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302536 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2537 else
2538 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302539
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302540 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302541 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2542 else
2543 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2544
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002545 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002546 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302547 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002548 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2549
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002550 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2551 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2552 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002553 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002554 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002555 } else {
2556 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002557 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002558 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002559 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002560
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002561 if (AR_SREV_9300_20_OR_LATER(ah))
2562 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2563
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002564 if (AR_SREV_9300_20_OR_LATER(ah))
2565 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2566
Felix Fietkaua42acef2010-09-22 12:34:54 +02002567 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002568 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2569
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302570 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002571 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2572 ant_div_ctl1 =
2573 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302574 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002575 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302576 ath_info(common, "Enable LNA combining\n");
2577 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002578 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302579 }
2580
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302581 if (AR_SREV_9300_20_OR_LATER(ah)) {
2582 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2583 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2584 }
2585
Sujith Manoharan06236e52012-09-16 08:07:12 +05302586 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302587 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302588 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302589 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302590 ath_info(common, "Enable LNA combining\n");
2591 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302592 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002593
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002594 if (ath9k_hw_dfs_tested(ah))
2595 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2596
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002597 tx_chainmask = pCap->tx_chainmask;
2598 rx_chainmask = pCap->rx_chainmask;
2599 while (tx_chainmask || rx_chainmask) {
2600 if (tx_chainmask & BIT(0))
2601 pCap->max_txchains++;
2602 if (rx_chainmask & BIT(0))
2603 pCap->max_rxchains++;
2604
2605 tx_chainmask >>= 1;
2606 rx_chainmask >>= 1;
2607 }
2608
Sujith Manoharana4a29542012-09-10 09:20:03 +05302609 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302610 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2611 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2612
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302613 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302614 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302615 }
2616
Sujith Manoharan846e4382013-06-03 09:19:24 +05302617 if (AR_SREV_9462(ah))
2618 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302619
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302620 if (AR_SREV_9300_20_OR_LATER(ah) &&
2621 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2622 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2623
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302624 /*
2625 * Fast channel change across bands is available
2626 * only for AR9462 and AR9565.
2627 */
2628 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2629 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2630
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002631 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002632}
2633
Sujithf1dc5602008-10-29 10:16:30 +05302634/****************************/
2635/* GPIO / RFKILL / Antennae */
2636/****************************/
2637
Sujithcbe61d82009-02-09 13:27:12 +05302638static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302639 u32 gpio, u32 type)
2640{
2641 int addr;
2642 u32 gpio_shift, tmp;
2643
2644 if (gpio > 11)
2645 addr = AR_GPIO_OUTPUT_MUX3;
2646 else if (gpio > 5)
2647 addr = AR_GPIO_OUTPUT_MUX2;
2648 else
2649 addr = AR_GPIO_OUTPUT_MUX1;
2650
2651 gpio_shift = (gpio % 6) * 5;
2652
2653 if (AR_SREV_9280_20_OR_LATER(ah)
2654 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2655 REG_RMW(ah, addr, (type << gpio_shift),
2656 (0x1f << gpio_shift));
2657 } else {
2658 tmp = REG_READ(ah, addr);
2659 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2660 tmp &= ~(0x1f << gpio_shift);
2661 tmp |= (type << gpio_shift);
2662 REG_WRITE(ah, addr, tmp);
2663 }
2664}
2665
Sujithcbe61d82009-02-09 13:27:12 +05302666void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302667{
2668 u32 gpio_shift;
2669
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002670 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302671
Sujith88c1f4f2010-06-30 14:46:31 +05302672 if (AR_DEVID_7010(ah)) {
2673 gpio_shift = gpio;
2674 REG_RMW(ah, AR7010_GPIO_OE,
2675 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2676 (AR7010_GPIO_OE_MASK << gpio_shift));
2677 return;
2678 }
Sujithf1dc5602008-10-29 10:16:30 +05302679
Sujith88c1f4f2010-06-30 14:46:31 +05302680 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302681 REG_RMW(ah,
2682 AR_GPIO_OE_OUT,
2683 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2684 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2685}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002686EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302687
Sujithcbe61d82009-02-09 13:27:12 +05302688u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302689{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302690#define MS_REG_READ(x, y) \
2691 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2692
Sujith2660b812009-02-09 13:27:26 +05302693 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302694 return 0xffffffff;
2695
Sujith88c1f4f2010-06-30 14:46:31 +05302696 if (AR_DEVID_7010(ah)) {
2697 u32 val;
2698 val = REG_READ(ah, AR7010_GPIO_IN);
2699 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2700 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002701 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2702 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002703 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302704 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002705 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302706 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002707 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302708 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002709 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302710 return MS_REG_READ(AR928X, gpio) != 0;
2711 else
2712 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302713}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002714EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302715
Sujithcbe61d82009-02-09 13:27:12 +05302716void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302717 u32 ah_signal_type)
2718{
2719 u32 gpio_shift;
2720
Sujith88c1f4f2010-06-30 14:46:31 +05302721 if (AR_DEVID_7010(ah)) {
2722 gpio_shift = gpio;
2723 REG_RMW(ah, AR7010_GPIO_OE,
2724 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2725 (AR7010_GPIO_OE_MASK << gpio_shift));
2726 return;
2727 }
2728
Sujithf1dc5602008-10-29 10:16:30 +05302729 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302730 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302731 REG_RMW(ah,
2732 AR_GPIO_OE_OUT,
2733 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2734 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2735}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002736EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302737
Sujithcbe61d82009-02-09 13:27:12 +05302738void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302739{
Sujith88c1f4f2010-06-30 14:46:31 +05302740 if (AR_DEVID_7010(ah)) {
2741 val = val ? 0 : 1;
2742 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2743 AR_GPIO_BIT(gpio));
2744 return;
2745 }
2746
Sujith5b5fa352010-03-17 14:25:15 +05302747 if (AR_SREV_9271(ah))
2748 val = ~val;
2749
Sujithf1dc5602008-10-29 10:16:30 +05302750 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2751 AR_GPIO_BIT(gpio));
2752}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002753EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302754
Sujithcbe61d82009-02-09 13:27:12 +05302755void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302756{
2757 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2758}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002759EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302760
Sujithf1dc5602008-10-29 10:16:30 +05302761/*********************/
2762/* General Operation */
2763/*********************/
2764
Sujithcbe61d82009-02-09 13:27:12 +05302765u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302766{
2767 u32 bits = REG_READ(ah, AR_RX_FILTER);
2768 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2769
2770 if (phybits & AR_PHY_ERR_RADAR)
2771 bits |= ATH9K_RX_FILTER_PHYRADAR;
2772 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2773 bits |= ATH9K_RX_FILTER_PHYERR;
2774
2775 return bits;
2776}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002777EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302778
Sujithcbe61d82009-02-09 13:27:12 +05302779void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302780{
2781 u32 phybits;
2782
Sujith7d0d0df2010-04-16 11:53:57 +05302783 ENABLE_REGWRITE_BUFFER(ah);
2784
Sujith Manoharana4a29542012-09-10 09:20:03 +05302785 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302786 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2787
Sujith7ea310b2009-09-03 12:08:43 +05302788 REG_WRITE(ah, AR_RX_FILTER, bits);
2789
Sujithf1dc5602008-10-29 10:16:30 +05302790 phybits = 0;
2791 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2792 phybits |= AR_PHY_ERR_RADAR;
2793 if (bits & ATH9K_RX_FILTER_PHYERR)
2794 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2795 REG_WRITE(ah, AR_PHY_ERR, phybits);
2796
2797 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002798 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302799 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002800 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302801
2802 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302803}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002804EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302805
Sujithcbe61d82009-02-09 13:27:12 +05302806bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302807{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302808 if (ath9k_hw_mci_is_enabled(ah))
2809 ar9003_mci_bt_gain_ctrl(ah);
2810
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302811 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2812 return false;
2813
2814 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002815 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302816 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302817}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002818EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302819
Sujithcbe61d82009-02-09 13:27:12 +05302820bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302821{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002822 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302823 return false;
2824
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302825 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2826 return false;
2827
2828 ath9k_hw_init_pll(ah, NULL);
2829 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302830}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002831EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302832
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002833static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302834{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002835 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002836
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002837 if (IS_CHAN_2GHZ(chan))
2838 gain_param = EEP_ANTENNA_GAIN_2G;
2839 else
2840 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302841
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002842 return ah->eep_ops->get_eeprom(ah, gain_param);
2843}
2844
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002845void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2846 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002847{
2848 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2849 struct ieee80211_channel *channel;
2850 int chan_pwr, new_pwr, max_gain;
2851 int ant_gain, ant_reduction = 0;
2852
2853 if (!chan)
2854 return;
2855
2856 channel = chan->chan;
2857 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2858 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2859 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2860
2861 ant_gain = get_antenna_gain(ah, chan);
2862 if (ant_gain > max_gain)
2863 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302864
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002865 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002866 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002867 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002868}
2869
2870void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2871{
2872 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2873 struct ath9k_channel *chan = ah->curchan;
2874 struct ieee80211_channel *channel = chan->chan;
2875
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002876 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002877 if (test)
2878 channel->max_power = MAX_RATE_POWER / 2;
2879
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002880 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002881
2882 if (test)
2883 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302884}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002885EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302886
Sujithcbe61d82009-02-09 13:27:12 +05302887void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302888{
Sujith2660b812009-02-09 13:27:26 +05302889 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302890}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002891EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302892
Sujithcbe61d82009-02-09 13:27:12 +05302893void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302894{
2895 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2896 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2897}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002898EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302899
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002900void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302901{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002902 struct ath_common *common = ath9k_hw_common(ah);
2903
2904 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2905 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2906 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302907}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002908EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302909
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002910#define ATH9K_MAX_TSF_READ 10
2911
Sujithcbe61d82009-02-09 13:27:12 +05302912u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302913{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002914 u32 tsf_lower, tsf_upper1, tsf_upper2;
2915 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302916
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002917 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2918 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2919 tsf_lower = REG_READ(ah, AR_TSF_L32);
2920 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2921 if (tsf_upper2 == tsf_upper1)
2922 break;
2923 tsf_upper1 = tsf_upper2;
2924 }
Sujithf1dc5602008-10-29 10:16:30 +05302925
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002926 WARN_ON( i == ATH9K_MAX_TSF_READ );
2927
2928 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302929}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002930EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302931
Sujithcbe61d82009-02-09 13:27:12 +05302932void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002933{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002934 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002935 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002936}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002937EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002938
Sujithcbe61d82009-02-09 13:27:12 +05302939void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302940{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002941 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2942 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002943 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002944 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002945
Sujithf1dc5602008-10-29 10:16:30 +05302946 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002947}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002948EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002949
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302950void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002951{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302952 if (set)
Sujith2660b812009-02-09 13:27:26 +05302953 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002954 else
Sujith2660b812009-02-09 13:27:26 +05302955 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002956}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002957EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002958
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002959void ath9k_hw_set11nmac2040(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002960{
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002961 struct ieee80211_conf *conf = &ath9k_hw_common(ah)->hw->conf;
Sujithf1dc5602008-10-29 10:16:30 +05302962 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002963
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07002964 if (conf_is_ht40(conf) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302965 macmode = AR_2040_JOINED_RX_CLEAR;
2966 else
2967 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002968
Sujithf1dc5602008-10-29 10:16:30 +05302969 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002970}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302971
2972/* HW Generic timers configuration */
2973
2974static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2975{
2976 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2977 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2978 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2979 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2980 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2981 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2982 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2983 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2984 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2985 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2986 AR_NDP2_TIMER_MODE, 0x0002},
2987 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2988 AR_NDP2_TIMER_MODE, 0x0004},
2989 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2990 AR_NDP2_TIMER_MODE, 0x0008},
2991 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2992 AR_NDP2_TIMER_MODE, 0x0010},
2993 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2994 AR_NDP2_TIMER_MODE, 0x0020},
2995 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2996 AR_NDP2_TIMER_MODE, 0x0040},
2997 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2998 AR_NDP2_TIMER_MODE, 0x0080}
2999};
3000
3001/* HW generic timer primitives */
3002
3003/* compute and clear index of rightmost 1 */
3004static u32 rightmost_index(struct ath_gen_timer_table *timer_table, u32 *mask)
3005{
3006 u32 b;
3007
3008 b = *mask;
3009 b &= (0-b);
3010 *mask &= ~b;
3011 b *= debruijn32;
3012 b >>= 27;
3013
3014 return timer_table->gen_timer_index[b];
3015}
3016
Felix Fietkaudd347f22011-03-22 21:54:17 +01003017u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303018{
3019 return REG_READ(ah, AR_TSF_L32);
3020}
Felix Fietkaudd347f22011-03-22 21:54:17 +01003021EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303022
3023struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
3024 void (*trigger)(void *),
3025 void (*overflow)(void *),
3026 void *arg,
3027 u8 timer_index)
3028{
3029 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3030 struct ath_gen_timer *timer;
3031
3032 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00003033 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303034 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303035
3036 /* allocate a hardware generic timer slot */
3037 timer_table->timers[timer_index] = timer;
3038 timer->index = timer_index;
3039 timer->trigger = trigger;
3040 timer->overflow = overflow;
3041 timer->arg = arg;
3042
3043 return timer;
3044}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003045EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303046
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003047void ath9k_hw_gen_timer_start(struct ath_hw *ah,
3048 struct ath_gen_timer *timer,
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303049 u32 trig_timeout,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003050 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303051{
3052 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303053 u32 tsf, timer_next;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303054
3055 BUG_ON(!timer_period);
3056
3057 set_bit(timer->index, &timer_table->timer_mask.timer_bits);
3058
3059 tsf = ath9k_hw_gettsf32(ah);
3060
Vasanthakumar Thiagarajan788f6872011-04-21 18:33:27 +05303061 timer_next = tsf + trig_timeout;
3062
Sujith Manoharan14335312013-06-18 10:13:39 +05303063 ath_dbg(ath9k_hw_common(ah), BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003064 "current tsf %x period %x timer_next %x\n",
3065 tsf, timer_period, timer_next);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303066
3067 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303068 * Program generic timer registers
3069 */
3070 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
3071 timer_next);
3072 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
3073 timer_period);
3074 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3075 gen_tmr_configuration[timer->index].mode_mask);
3076
Sujith Manoharana4a29542012-09-10 09:20:03 +05303077 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303078 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303079 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303080 * to use. But we still follow the old rule, 0 - 7 use tsf and
3081 * 8 - 15 use tsf2.
3082 */
3083 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3084 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3085 (1 << timer->index));
3086 else
3087 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3088 (1 << timer->index));
3089 }
3090
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303091 /* Enable both trigger and thresh interrupt masks */
3092 REG_SET_BIT(ah, AR_IMR_S5,
3093 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3094 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003096EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303097
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003098void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303099{
3100 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3101
3102 if ((timer->index < AR_FIRST_NDP_TIMER) ||
3103 (timer->index >= ATH_MAX_GEN_TIMER)) {
3104 return;
3105 }
3106
3107 /* Clear generic timer enable bits. */
3108 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3109 gen_tmr_configuration[timer->index].mode_mask);
3110
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303111 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3112 /*
3113 * Need to switch back to TSF if it was using TSF2.
3114 */
3115 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3116 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3117 (1 << timer->index));
3118 }
3119 }
3120
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303121 /* Disable both trigger and thresh interrupt masks */
3122 REG_CLR_BIT(ah, AR_IMR_S5,
3123 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3124 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3125
3126 clear_bit(timer->index, &timer_table->timer_mask.timer_bits);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303127}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003128EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303129
3130void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3131{
3132 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3133
3134 /* free the hardware generic timer slot */
3135 timer_table->timers[timer->index] = NULL;
3136 kfree(timer);
3137}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003138EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303139
3140/*
3141 * Generic Timer Interrupts handling
3142 */
3143void ath_gen_timer_isr(struct ath_hw *ah)
3144{
3145 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3146 struct ath_gen_timer *timer;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07003147 struct ath_common *common = ath9k_hw_common(ah);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303148 u32 trigger_mask, thresh_mask, index;
3149
3150 /* get hardware generic timer interrupt status */
3151 trigger_mask = ah->intr_gen_timer_trigger;
3152 thresh_mask = ah->intr_gen_timer_thresh;
3153 trigger_mask &= timer_table->timer_mask.val;
3154 thresh_mask &= timer_table->timer_mask.val;
3155
3156 trigger_mask &= ~thresh_mask;
3157
3158 while (thresh_mask) {
3159 index = rightmost_index(timer_table, &thresh_mask);
3160 timer = timer_table->timers[index];
3161 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303162 ath_dbg(common, BTCOEX, "TSF overflow for Gen timer %d\n",
Joe Perchesd2182b62011-12-15 14:55:53 -08003163 index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303164 timer->overflow(timer->arg);
3165 }
3166
3167 while (trigger_mask) {
3168 index = rightmost_index(timer_table, &trigger_mask);
3169 timer = timer_table->timers[index];
3170 BUG_ON(!timer);
Sujith Manoharan14335312013-06-18 10:13:39 +05303171 ath_dbg(common, BTCOEX,
Joe Perches226afe62010-12-02 19:12:37 -08003172 "Gen timer[%d] trigger\n", index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303173 timer->trigger(timer->arg);
3174 }
3175}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003176EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003177
Sujith05020d22010-03-17 14:25:23 +05303178/********/
3179/* HTC */
3180/********/
3181
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003182static struct {
3183 u32 version;
3184 const char * name;
3185} ath_mac_bb_names[] = {
3186 /* Devices with external radios */
3187 { AR_SREV_VERSION_5416_PCI, "5416" },
3188 { AR_SREV_VERSION_5416_PCIE, "5418" },
3189 { AR_SREV_VERSION_9100, "9100" },
3190 { AR_SREV_VERSION_9160, "9160" },
3191 /* Single-chip solutions */
3192 { AR_SREV_VERSION_9280, "9280" },
3193 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003194 { AR_SREV_VERSION_9287, "9287" },
3195 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003196 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003197 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003198 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303199 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303200 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003201 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303202 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003203};
3204
3205/* For devices with external radios */
3206static struct {
3207 u16 version;
3208 const char * name;
3209} ath_rf_names[] = {
3210 { 0, "5133" },
3211 { AR_RAD5133_SREV_MAJOR, "5133" },
3212 { AR_RAD5122_SREV_MAJOR, "5122" },
3213 { AR_RAD2133_SREV_MAJOR, "2133" },
3214 { AR_RAD2122_SREV_MAJOR, "2122" }
3215};
3216
3217/*
3218 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3219 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003220static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003221{
3222 int i;
3223
3224 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3225 if (ath_mac_bb_names[i].version == mac_bb_version) {
3226 return ath_mac_bb_names[i].name;
3227 }
3228 }
3229
3230 return "????";
3231}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003232
3233/*
3234 * Return the RF name. "????" is returned if the RF is unknown.
3235 * Used for devices with external radios.
3236 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003237static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003238{
3239 int i;
3240
3241 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3242 if (ath_rf_names[i].version == rf_version) {
3243 return ath_rf_names[i].name;
3244 }
3245 }
3246
3247 return "????";
3248}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003249
3250void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3251{
3252 int used;
3253
3254 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003255 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003256 used = scnprintf(hw_name, len,
3257 "Atheros AR%s Rev:%x",
3258 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3259 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003260 }
3261 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003262 used = scnprintf(hw_name, len,
3263 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3264 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3265 ah->hw_version.macRev,
3266 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3267 & AR_RADIO_SREV_MAJOR)),
3268 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003269 }
3270
3271 hw_name[used] = '\0';
3272}
3273EXPORT_SYMBOL(ath9k_hw_name);