blob: 52f3b91d14fd00f7751c874600a4763eadaee8bf [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson4ff4b442017-06-16 15:05:16 +010040#include <linux/hash.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000043#include <linux/perf_event.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010044#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010045#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010046#include <linux/shmem_fs.h>
47
48#include <drm/drmP.h>
49#include <drm/intel-gtt.h>
50#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
51#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020052#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020053#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010054
55#include "i915_params.h"
56#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000057#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010058
59#include "intel_bios.h"
Michal Wajdeczkob9785202017-12-21 21:57:32 +000060#include "intel_device_info.h"
Michal Wajdeczko09a28bd2017-12-21 21:57:30 +000061#include "intel_display.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000062#include "intel_dpll_mgr.h"
63#include "intel_lrc.h"
64#include "intel_opregion.h"
65#include "intel_ringbuffer.h"
66#include "intel_uncore.h"
Jackie Li6b0478f2018-03-13 17:32:50 -070067#include "intel_wopcm.h"
Michal Wajdeczko3846a9b2017-12-21 21:57:31 +000068#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010069
Chris Wilsond501b1d2016-04-13 17:35:02 +010070#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000071#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020072#include "i915_gem_fence_reg.h"
73#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010074#include "i915_gem_gtt.h"
Michal Wajdeczkod897a112018-03-08 09:50:37 +000075#include "i915_gpu_error.h"
Chris Wilsone61e0f52018-02-21 09:56:36 +000076#include "i915_request.h"
Chris Wilsonb7268c52018-04-18 19:40:52 +010077#include "i915_scheduler.h"
Chris Wilsona89d1f92018-05-02 17:38:39 +010078#include "i915_timeline.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020079#include "i915_vma.h"
80
Zhi Wang0ad35fe2016-06-16 08:07:00 -040081#include "intel_gvt.h"
82
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* General customization:
84 */
85
Linus Torvalds1da177e2005-04-16 15:20:36 -070086#define DRIVER_NAME "i915"
87#define DRIVER_DESC "Intel Graphics"
Jani Nikula01f83782018-05-14 15:28:05 +030088#define DRIVER_DATE "20180514"
89#define DRIVER_TIMESTAMP 1526300884
Linus Torvalds1da177e2005-04-16 15:20:36 -070090
Rob Clarke2c719b2014-12-15 13:56:32 -050091/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
92 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
93 * which may not necessarily be a user visible problem. This will either
94 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
95 * enable distros and users to tailor their preferred amount of i915 abrt
96 * spam.
97 */
98#define I915_STATE_WARN(condition, format...) ({ \
99 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +0200100 if (unlikely(__ret_warn_on)) \
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000101 if (!WARN(i915_modparams.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -0500102 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -0500103 unlikely(__ret_warn_on); \
104})
105
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200106#define I915_STATE_WARN_ON(x) \
107 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200108
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000109#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Imre Deak4fec15d2016-03-16 13:39:08 +0200110bool __i915_inject_load_failure(const char *func, int line);
111#define i915_inject_load_failure() \
112 __i915_inject_load_failure(__func__, __LINE__)
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000113#else
114#define i915_inject_load_failure() false
115#endif
Imre Deak4fec15d2016-03-16 13:39:08 +0200116
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530117typedef struct {
118 uint32_t val;
119} uint_fixed_16_16_t;
120
121#define FP_16_16_MAX ({ \
122 uint_fixed_16_16_t fp; \
123 fp.val = UINT_MAX; \
124 fp; \
125})
126
Kumar, Maheshd555cb52017-05-17 17:28:29 +0530127static inline bool is_fixed16_zero(uint_fixed_16_16_t val)
128{
129 if (val.val == 0)
130 return true;
131 return false;
132}
133
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530134static inline uint_fixed_16_16_t u32_to_fixed16(uint32_t val)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530135{
136 uint_fixed_16_16_t fp;
137
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530138 WARN_ON(val > U16_MAX);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530139
140 fp.val = val << 16;
141 return fp;
142}
143
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530144static inline uint32_t fixed16_to_u32_round_up(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530145{
146 return DIV_ROUND_UP(fp.val, 1 << 16);
147}
148
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530149static inline uint32_t fixed16_to_u32(uint_fixed_16_16_t fp)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530150{
151 return fp.val >> 16;
152}
153
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530154static inline uint_fixed_16_16_t min_fixed16(uint_fixed_16_16_t min1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530155 uint_fixed_16_16_t min2)
156{
157 uint_fixed_16_16_t min;
158
159 min.val = min(min1.val, min2.val);
160 return min;
161}
162
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530163static inline uint_fixed_16_16_t max_fixed16(uint_fixed_16_16_t max1,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530164 uint_fixed_16_16_t max2)
165{
166 uint_fixed_16_16_t max;
167
168 max.val = max(max1.val, max2.val);
169 return max;
170}
171
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530172static inline uint_fixed_16_16_t clamp_u64_to_fixed16(uint64_t val)
173{
174 uint_fixed_16_16_t fp;
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530175 WARN_ON(val > U32_MAX);
176 fp.val = (uint32_t) val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530177 return fp;
178}
179
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530180static inline uint32_t div_round_up_fixed16(uint_fixed_16_16_t val,
181 uint_fixed_16_16_t d)
182{
183 return DIV_ROUND_UP(val.val, d.val);
184}
185
186static inline uint32_t mul_round_up_u32_fixed16(uint32_t val,
187 uint_fixed_16_16_t mul)
188{
189 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530190
191 intermediate_val = (uint64_t) val * mul.val;
192 intermediate_val = DIV_ROUND_UP_ULL(intermediate_val, 1 << 16);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530193 WARN_ON(intermediate_val > U32_MAX);
194 return (uint32_t) intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530195}
196
197static inline uint_fixed_16_16_t mul_fixed16(uint_fixed_16_16_t val,
198 uint_fixed_16_16_t mul)
199{
200 uint64_t intermediate_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530201
202 intermediate_val = (uint64_t) val.val * mul.val;
203 intermediate_val = intermediate_val >> 16;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530204 return clamp_u64_to_fixed16(intermediate_val);
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530205}
206
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530207static inline uint_fixed_16_16_t div_fixed16(uint32_t val, uint32_t d)
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530208{
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530209 uint64_t interm_val;
210
211 interm_val = (uint64_t)val << 16;
212 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530213 return clamp_u64_to_fixed16(interm_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530214}
215
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530216static inline uint32_t div_round_up_u32_fixed16(uint32_t val,
217 uint_fixed_16_16_t d)
218{
219 uint64_t interm_val;
220
221 interm_val = (uint64_t)val << 16;
222 interm_val = DIV_ROUND_UP_ULL(interm_val, d.val);
Kumar, Mahesh0b4d7cb2017-08-17 19:15:22 +0530223 WARN_ON(interm_val > U32_MAX);
224 return (uint32_t) interm_val;
Kumar, Mahesha9d055d2017-05-17 17:28:21 +0530225}
226
Kumar, Mahesheac2cb82017-07-05 20:01:46 +0530227static inline uint_fixed_16_16_t mul_u32_fixed16(uint32_t val,
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530228 uint_fixed_16_16_t mul)
229{
230 uint64_t intermediate_val;
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530231
232 intermediate_val = (uint64_t) val * mul.val;
Kumar, Mahesh07ab9762017-07-05 20:01:44 +0530233 return clamp_u64_to_fixed16(intermediate_val);
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530234}
235
Kumar, Mahesh6ea593c2017-07-05 20:01:47 +0530236static inline uint_fixed_16_16_t add_fixed16(uint_fixed_16_16_t add1,
237 uint_fixed_16_16_t add2)
238{
239 uint64_t interm_sum;
240
241 interm_sum = (uint64_t) add1.val + add2.val;
242 return clamp_u64_to_fixed16(interm_sum);
243}
244
245static inline uint_fixed_16_16_t add_fixed16_u32(uint_fixed_16_16_t add1,
246 uint32_t add2)
247{
248 uint64_t interm_sum;
249 uint_fixed_16_16_t interm_add2 = u32_to_fixed16(add2);
250
251 interm_sum = (uint64_t) add1.val + interm_add2.val;
252 return clamp_u64_to_fixed16(interm_sum);
253}
254
Egbert Eich1d843f92013-02-25 12:06:49 -0500255enum hpd_pin {
256 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500257 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
258 HPD_CRT,
259 HPD_SDVO_B,
260 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700261 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500262 HPD_PORT_B,
263 HPD_PORT_C,
264 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800265 HPD_PORT_E,
Dhinakaran Pandiyan96ae4832018-03-23 10:24:17 -0700266 HPD_PORT_F,
Egbert Eich1d843f92013-02-25 12:06:49 -0500267 HPD_NUM_PINS
268};
269
Jani Nikulac91711f2015-05-28 15:43:48 +0300270#define for_each_hpd_pin(__pin) \
271 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
272
Lyude317eaa92017-02-03 21:18:25 -0500273#define HPD_STORM_DEFAULT_THRESHOLD 5
274
Jani Nikula5fcece82015-05-27 15:03:42 +0300275struct i915_hotplug {
276 struct work_struct hotplug_work;
277
278 struct {
279 unsigned long last_jiffies;
280 int count;
281 enum {
282 HPD_ENABLED = 0,
283 HPD_DISABLED = 1,
284 HPD_MARK_DISABLED = 2
285 } state;
286 } stats[HPD_NUM_PINS];
287 u32 event_bits;
288 struct delayed_work reenable_work;
289
290 struct intel_digital_port *irq_port[I915_MAX_PORTS];
291 u32 long_port_mask;
292 u32 short_port_mask;
293 struct work_struct dig_port_work;
294
Lyude19625e82016-06-21 17:03:44 -0400295 struct work_struct poll_init_work;
296 bool poll_enabled;
297
Lyude317eaa92017-02-03 21:18:25 -0500298 unsigned int hpd_storm_threshold;
299
Jani Nikula5fcece82015-05-27 15:03:42 +0300300 /*
301 * if we get a HPD irq from DP and a HPD irq from non-DP
302 * the non-DP HPD could block the workqueue on a mode config
303 * mutex getting, that userspace may have taken. However
304 * userspace is waiting on the DP workqueue to run which is
305 * blocked behind the non-DP one.
306 */
307 struct workqueue_struct *dp_wq;
308};
309
Chris Wilson2a2d5482012-12-03 11:49:06 +0000310#define I915_GEM_GPU_DOMAINS \
311 (I915_GEM_DOMAIN_RENDER | \
312 I915_GEM_DOMAIN_SAMPLER | \
313 I915_GEM_DOMAIN_COMMAND | \
314 I915_GEM_DOMAIN_INSTRUCTION | \
315 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700316
Daniel Vettere7b903d2013-06-05 13:34:14 +0200317struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100318struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100319struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200320
Chris Wilsona6f766f2015-04-27 13:41:20 +0100321struct drm_i915_file_private {
322 struct drm_i915_private *dev_priv;
323 struct drm_file *file;
324
325 struct {
326 spinlock_t lock;
327 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100328/* 20ms is a fairly arbitrary limit (greater than the average frame time)
329 * chosen to prevent the CPU getting more than a frame ahead of the GPU
330 * (when using lax throttling for the frontbuffer). We also use it to
331 * offer free GPU waitboosts for severely congested workloads.
332 */
333#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100334 } mm;
335 struct idr context_idr;
336
Chris Wilson2e1b8732015-04-27 13:41:22 +0100337 struct intel_rps_client {
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100338 atomic_t boosts;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100339 } rps_client;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100340
Chris Wilsonc80ff162016-07-27 09:07:27 +0100341 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200342
Mika Kuoppalabc64e052018-06-15 13:44:29 +0300343/*
344 * Every context ban increments per client ban score. Also
345 * hangs in short succession increments ban score. If ban threshold
346 * is reached, client is considered banned and submitting more work
347 * will fail. This is a stop gap measure to limit the badly behaving
348 * clients access to gpu. Note that unbannable contexts never increment
349 * the client ban score.
Mika Kuoppalab083a082016-11-18 15:10:47 +0200350 */
Mika Kuoppalabc64e052018-06-15 13:44:29 +0300351#define I915_CLIENT_SCORE_HANG_FAST 1
352#define I915_CLIENT_FAST_HANG_JIFFIES (60 * HZ)
353#define I915_CLIENT_SCORE_CONTEXT_BAN 3
354#define I915_CLIENT_SCORE_BANNED 9
355 /** ban_score: Accumulated score of all ctx bans and fast hangs. */
356 atomic_t ban_score;
357 unsigned long hang_timestamp;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100358};
359
Linus Torvalds1da177e2005-04-16 15:20:36 -0700360/* Interface history:
361 *
362 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100363 * 1.2: Add Power Management
364 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100365 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000366 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000367 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
368 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369 */
370#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000371#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700372#define DRIVER_PATCHLEVEL 0
373
Chris Wilson6ef3d422010-08-04 20:26:07 +0100374struct intel_overlay;
375struct intel_overlay_error_state;
376
yakui_zhao9b9d1722009-05-31 17:17:17 +0800377struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100378 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800379 u8 dvo_port;
380 u8 slave_addr;
381 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100382 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400383 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800384};
385
Jani Nikula7bd688c2013-11-08 16:48:56 +0200386struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200387struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100388struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200389struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000390struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100391struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200392struct intel_limit;
393struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200394struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100395
Jesse Barnese70236a2009-09-21 10:42:27 -0700396struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200397 void (*get_cdclk)(struct drm_i915_private *dev_priv,
398 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200399 void (*set_cdclk)(struct drm_i915_private *dev_priv,
400 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläbdaf8432017-11-17 21:19:11 +0200401 int (*get_fifo_size)(struct drm_i915_private *dev_priv,
402 enum i9xx_plane_id i9xx_plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100403 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800404 int (*compute_intermediate_wm)(struct drm_device *dev,
405 struct intel_crtc *intel_crtc,
406 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100407 void (*initial_watermarks)(struct intel_atomic_state *state,
408 struct intel_crtc_state *cstate);
409 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
410 struct intel_crtc_state *cstate);
411 void (*optimize_watermarks)(struct intel_atomic_state *state,
412 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700413 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200414 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200415 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100416 /* Returns the active state of the crtc, and if the crtc is active,
417 * fills out the pipe-config with the hw state. */
418 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200419 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000420 void (*get_initial_plane_config)(struct intel_crtc *,
421 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200422 int (*crtc_compute_clock)(struct intel_crtc *crtc,
423 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200424 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
425 struct drm_atomic_state *old_state);
426 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
427 struct drm_atomic_state *old_state);
Maarten Lankhorstb44d5c02017-09-04 12:48:33 +0200428 void (*update_crtcs)(struct drm_atomic_state *state);
Ville Syrjälä8ec47de2017-10-30 20:46:53 +0200429 void (*audio_codec_enable)(struct intel_encoder *encoder,
430 const struct intel_crtc_state *crtc_state,
431 const struct drm_connector_state *conn_state);
432 void (*audio_codec_disable)(struct intel_encoder *encoder,
433 const struct intel_crtc_state *old_crtc_state,
434 const struct drm_connector_state *old_conn_state);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200435 void (*fdi_link_train)(struct intel_crtc *crtc,
436 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200437 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100438 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700439 /* clock updates for mode set */
440 /* cursor updates */
441 /* render clock increase/decrease */
442 /* display clock increase/decrease */
443 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000444
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200445 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
446 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700447};
448
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200449#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
450#define CSR_VERSION_MAJOR(version) ((version) >> 16)
451#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
452
Daniel Vettereb805622015-05-04 14:58:44 +0200453struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200454 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200455 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530456 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200457 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200458 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200459 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200460 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200461 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200462 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200463 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200464};
465
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800466enum i915_cache_level {
467 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +0100468 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
469 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
470 caches, eg sampler/render caches, and the
471 large Last-Level-Cache. LLC is coherent with
472 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +0100473 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -0800474};
475
Chris Wilson85fd4f52016-12-05 14:29:36 +0000476#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
477
Paulo Zanonia4001f12015-02-13 17:23:44 -0200478enum fb_op_origin {
479 ORIGIN_GTT,
480 ORIGIN_CPU,
481 ORIGIN_CS,
482 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -0300483 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -0200484};
485
Paulo Zanoniab34a7e2016-01-11 17:44:36 -0200486struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -0300487 /* This is always the inner lock when overlapping with struct_mutex and
488 * it's the outer lock when overlapping with stolen_lock. */
489 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -0700490 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -0200491 unsigned int possible_framebuffer_bits;
492 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -0200493 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -0200494 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700495
Ben Widawskyc4213882014-06-19 12:06:10 -0700496 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700497 struct drm_mm_node *compressed_llb;
498
Rodrigo Vivida46f932014-08-01 02:04:45 -0700499 bool false_color;
500
Paulo Zanonid029bca2015-10-15 10:44:46 -0300501 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -0300502 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -0300503
Paulo Zanoni61a585d2016-09-13 10:38:57 -0300504 bool underrun_detected;
505 struct work_struct underrun_work;
506
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300507 /*
508 * Due to the atomic rules we can't access some structures without the
509 * appropriate locking, so we cache information here in order to avoid
510 * these problems.
511 */
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200512 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000513 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000514 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000515
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200516 struct {
517 unsigned int mode_flags;
518 uint32_t hsw_bdw_pixel_rate;
519 } crtc;
520
521 struct {
522 unsigned int rotation;
523 int src_w;
524 int src_h;
525 bool visible;
Juha-Pekka Heikkilabf0a5d42017-10-17 23:08:07 +0300526 /*
527 * Display surface base address adjustement for
528 * pageflips. Note that on gen4+ this only adjusts up
529 * to a tile, offsets within a tile are handled in
530 * the hw itself (with the TILEOFF register).
531 */
532 int adjusted_x;
533 int adjusted_y;
Juha-Pekka Heikkila31d1d3c2017-10-17 23:08:11 +0300534
535 int y;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200536 } plane;
537
538 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200539 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200540 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -0200541 } fb;
542 } state_cache;
543
Paulo Zanoni525a4f92017-07-14 16:38:22 -0300544 /*
545 * This structure contains everything that's relevant to program the
546 * hardware registers. When we want to figure out if we need to disable
547 * and re-enable FBC for a new configuration we just check if there's
548 * something different in the struct. The genx_fbc_activate functions
549 * are supposed to read from it in order to program the registers.
550 */
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200551 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000552 struct i915_vma *vma;
Chris Wilson1c9b6b12018-02-20 13:42:08 +0000553 unsigned long flags;
Chris Wilsonbe1e3412017-01-16 15:21:27 +0000554
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200555 struct {
556 enum pipe pipe;
Ville Syrjäläed150302017-11-17 21:19:10 +0200557 enum i9xx_plane_id i9xx_plane;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200558 unsigned int fence_y_offset;
559 } crtc;
560
561 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +0200562 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200563 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200564 } fb;
565
566 int cfb_size;
Praveen Paneri5654a162017-08-11 00:00:33 +0530567 unsigned int gen9_wa_cfb_stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -0200568 } params;
569
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700570 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -0200571 bool scheduled;
Dhinakaran Pandiyan1b29b7c2018-02-02 21:12:55 -0800572 u64 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200573 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -0200574 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700575
Paulo Zanonibf6189c2015-10-27 14:50:03 -0200576 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -0800577};
578
Chris Wilsonfe88d122016-12-31 11:20:12 +0000579/*
Vandana Kannan96178ee2015-01-10 02:25:56 +0530580 * HIGH_RR is the highest eDP panel refresh rate read from EDID
581 * LOW_RR is the lowest eDP panel refresh rate found from EDID
582 * parsing for same resolution.
583 */
584enum drrs_refresh_rate_type {
585 DRRS_HIGH_RR,
586 DRRS_LOW_RR,
587 DRRS_MAX_RR, /* RR count */
588};
589
590enum drrs_support_type {
591 DRRS_NOT_SUPPORTED = 0,
592 STATIC_DRRS_SUPPORT = 1,
593 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +0530594};
595
Daniel Vetter2807cf62014-07-11 10:30:11 -0700596struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +0530597struct i915_drrs {
598 struct mutex mutex;
599 struct delayed_work work;
600 struct intel_dp *dp;
601 unsigned busy_frontbuffer_bits;
602 enum drrs_refresh_rate_type refresh_rate_type;
603 enum drrs_support_type type;
604};
605
Rodrigo Vivia031d702013-10-03 16:15:06 -0300606struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -0700607 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -0300608 bool sink_support;
Daniel Vetter2807cf62014-07-11 10:30:11 -0700609 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -0700610 bool active;
611 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -0700612 unsigned busy_frontbuffer_bits;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700613 bool sink_psr2_support;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -0800614 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +0530615 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +0530616 bool alpm;
Rodrigo Vivi5baf63c2018-03-06 19:34:20 -0800617 bool has_hw_tracking;
José Roberto de Souza95f28d22018-03-28 15:30:42 -0700618 bool psr2_enabled;
José Roberto de Souza26e5378d2018-03-28 15:30:44 -0700619 u8 sink_sync_latency;
Dhinakaran Pandiyan54fd3142018-04-04 18:37:17 -0700620 bool debug;
Dhinakaran Pandiyan3f983e542018-04-03 14:24:20 -0700621 ktime_t last_entry_attempt;
622 ktime_t last_exit;
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700623
Rodrigo Vivid0d5e0d2017-09-07 16:00:41 -0700624 void (*enable_source)(struct intel_dp *,
625 const struct intel_crtc_state *);
Rodrigo Vivi424644c2017-09-07 16:00:32 -0700626 void (*disable_source)(struct intel_dp *,
627 const struct intel_crtc_state *);
Rodrigo Vivi49ad3162017-09-07 16:00:40 -0700628 void (*enable_sink)(struct intel_dp *);
Rodrigo Vivie3702ac2017-09-07 16:00:34 -0700629 void (*activate)(struct intel_dp *);
Rodrigo Vivi2a5db872017-09-07 16:00:39 -0700630 void (*setup_vsc)(struct intel_dp *, const struct intel_crtc_state *);
Rodrigo Vivi3f51e472013-07-11 18:45:00 -0300631};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -0700632
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800633enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -0300634 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800635 PCH_IBX, /* Ibexpeak PCH */
Ville Syrjälä243dec52017-06-20 16:03:08 +0300636 PCH_CPT, /* Cougarpoint/Pantherpoint PCH */
637 PCH_LPT, /* Lynxpoint/Wildcatpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +0530638 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi23247d72017-07-31 11:52:20 -0700639 PCH_KBP, /* Kaby Lake PCH */
640 PCH_CNP, /* Cannon Lake PCH */
Anusha Srivatsa0b584362018-01-11 16:00:05 -0200641 PCH_ICP, /* Ice Lake PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -0700642 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800643};
644
Paulo Zanoni988d6ee2012-12-01 12:04:24 -0200645enum intel_sbi_destination {
646 SBI_ICLK,
647 SBI_MPHY,
648};
649
Keith Packard435793d2011-07-12 14:56:22 -0700650#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +0100651#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +0000652#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Daniel Vetter656bfa32014-11-20 09:26:30 +0100653#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Manasi Navarec99a2592017-06-30 09:33:48 -0700654#define QUIRK_INCREASE_T12_DELAY (1<<6)
Jesse Barnesb690e962010-07-19 13:53:12 -0700655
Dave Airlie8be48d92010-03-30 05:34:14 +0000656struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +0100657struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +0000658
Daniel Vetterc2b91522012-02-14 22:37:19 +0100659struct intel_gmbus {
660 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +0200661#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +0000662 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100663 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200664 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +0100665 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +0100666 struct drm_i915_private *dev_priv;
667};
668
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100669struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +1000670 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000671 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -0800672 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -0800673 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +1000674 u32 saveSWF0[16];
675 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +0300676 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +0200677 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -0400678 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -0800679 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +0100680};
Daniel Vetterc85aa882012-11-02 19:55:03 +0100681
Imre Deakddeea5b2014-05-05 15:19:56 +0300682struct vlv_s0ix_state {
683 /* GAM */
684 u32 wr_watermark;
685 u32 gfx_prio_ctrl;
686 u32 arb_mode;
687 u32 gfx_pend_tlb0;
688 u32 gfx_pend_tlb1;
689 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
690 u32 media_max_req_count;
691 u32 gfx_max_req_count;
692 u32 render_hwsp;
693 u32 ecochk;
694 u32 bsd_hwsp;
695 u32 blt_hwsp;
696 u32 tlb_rd_addr;
697
698 /* MBC */
699 u32 g3dctl;
700 u32 gsckgctl;
701 u32 mbctl;
702
703 /* GCP */
704 u32 ucgctl1;
705 u32 ucgctl3;
706 u32 rcgctl1;
707 u32 rcgctl2;
708 u32 rstctl;
709 u32 misccpctl;
710
711 /* GPM */
712 u32 gfxpause;
713 u32 rpdeuhwtc;
714 u32 rpdeuc;
715 u32 ecobus;
716 u32 pwrdwnupctl;
717 u32 rp_down_timeout;
718 u32 rp_deucsw;
719 u32 rcubmabdtmr;
720 u32 rcedata;
721 u32 spare2gh;
722
723 /* Display 1 CZ domain */
724 u32 gt_imr;
725 u32 gt_ier;
726 u32 pm_imr;
727 u32 pm_ier;
728 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
729
730 /* GT SA CZ domain */
731 u32 tilectl;
732 u32 gt_fifoctl;
733 u32 gtlc_wake_ctrl;
734 u32 gtlc_survive;
735 u32 pmwgicz;
736
737 /* Display 2 CZ domain */
738 u32 gu_ctl0;
739 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -0700740 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +0300741 u32 clock_gate_dis2;
742};
743
Chris Wilsonbf225f22014-07-10 20:31:18 +0100744struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +0200745 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +0100746 u32 render_c0;
747 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -0400748};
749
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100750struct intel_rps {
Imre Deakd4d70aa2014-11-19 15:30:04 +0200751 /*
752 * work, interrupts_enabled and pm_iir are protected by
753 * dev_priv->irq_lock
754 */
Daniel Vetterc85aa882012-11-02 19:55:03 +0100755 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +0200756 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100757 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +0200758
Dave Gordonb20e3cf2016-09-12 21:19:35 +0100759 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +0530760 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +0530761
Ben Widawskyb39fb292014-03-19 18:31:11 -0700762 /* Frequencies are stored in potentially platform dependent multiples.
763 * In other words, *_freq needs to be multiplied by X to be interesting.
764 * Soft limits are those which are used for the dynamic reclocking done
765 * by the driver (raise frequencies under heavy loads, and lower for
766 * lighter loads). Hard limits are those imposed by the hardware.
767 *
768 * A distinction is made for overclocking, which is never enabled by
769 * default, and is considered to be above the hard limit if it's
770 * possible at all.
771 */
772 u8 cur_freq; /* Current frequency (cached, may not == HW) */
773 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
774 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
775 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
776 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +0100777 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +0000778 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -0700779 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
780 u8 rp1_freq; /* "less than" RP0 power/freqency */
781 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200782 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -0700783
Chris Wilson8fb55192015-04-07 16:20:28 +0100784 u8 up_threshold; /* Current %busy required to uplock */
785 u8 down_threshold; /* Current %busy required to downclock */
786
Chris Wilsondd75fdc2013-09-25 17:34:57 +0100787 int last_adj;
788 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
789
Chris Wilsonc0951f02013-10-10 21:58:50 +0100790 bool enabled;
Chris Wilson7b92c1b2017-06-28 13:35:48 +0100791 atomic_t num_waiters;
792 atomic_t boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -0700793
Chris Wilsonbf225f22014-07-10 20:31:18 +0100794 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +0000795 struct intel_rps_ei ei;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100796};
797
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100798struct intel_rc6 {
799 bool enabled;
Tvrtko Ursulin817cc0792018-02-08 16:00:36 +0000800 u64 prev_hw_residency[4];
801 u64 cur_residency[4];
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100802};
803
804struct intel_llc_pstate {
805 bool enabled;
806};
807
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100808struct intel_gen6_power_mgmt {
809 struct intel_rps rps;
Sagar Arun Kamble37d933f2017-10-10 22:30:10 +0100810 struct intel_rc6 rc6;
811 struct intel_llc_pstate llc_pstate;
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +0100812};
813
Daniel Vetter1a240d42012-11-29 22:18:51 +0100814/* defined intel_pm.c */
815extern spinlock_t mchdev_lock;
816
Daniel Vetterc85aa882012-11-02 19:55:03 +0100817struct intel_ilk_power_mgmt {
818 u8 cur_delay;
819 u8 min_delay;
820 u8 max_delay;
821 u8 fmax;
822 u8 fstart;
823
824 u64 last_count1;
825 unsigned long last_time1;
826 unsigned long chipset_power;
827 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +0000828 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +0100829 unsigned long gfx_power;
830 u8 corr;
831
832 int c_m;
833 int r_t;
834};
835
Imre Deakc6cb5822014-03-04 19:22:55 +0200836struct drm_i915_private;
837struct i915_power_well;
838
839struct i915_power_well_ops {
840 /*
841 * Synchronize the well's hw state to match the current sw state, for
842 * example enable/disable it based on the current refcount. Called
843 * during driver init and resume time, possibly after first calling
844 * the enable/disable handlers.
845 */
846 void (*sync_hw)(struct drm_i915_private *dev_priv,
847 struct i915_power_well *power_well);
848 /*
849 * Enable the well and resources that depend on it (for example
850 * interrupts located on the well). Called after the 0->1 refcount
851 * transition.
852 */
853 void (*enable)(struct drm_i915_private *dev_priv,
854 struct i915_power_well *power_well);
855 /*
856 * Disable the well and resources that depend on it. Called after
857 * the 1->0 refcount transition.
858 */
859 void (*disable)(struct drm_i915_private *dev_priv,
860 struct i915_power_well *power_well);
861 /* Returns the hw enabled state. */
862 bool (*is_enabled)(struct drm_i915_private *dev_priv,
863 struct i915_power_well *power_well);
864};
865
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800866/* Power well structure for haswell */
867struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +0200868 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +0200869 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800870 /* power well enable/disable usage count */
871 int count;
Imre Deakbfafe932014-06-05 20:31:47 +0300872 /* cached hw enabled state */
873 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200874 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +0300875 /* unique identifier for this power well */
Imre Deak438b8dc2017-07-11 23:42:30 +0300876 enum i915_power_well_id id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +0300877 /*
878 * Arbitraty data associated with this power well. Platform and power
879 * well specific.
880 */
Imre Deakb5565a22017-07-06 17:40:29 +0300881 union {
882 struct {
883 enum dpio_phy phy;
884 } bxt;
Imre Deak001bd2c2017-07-12 18:54:13 +0300885 struct {
886 /* Mask of pipes whose IRQ logic is backed by the pw */
887 u8 irq_pipe_mask;
888 /* The pw is backing the VGA functionality */
889 bool has_vga:1;
Imre Deakb2891eb2017-07-11 23:42:35 +0300890 bool has_fuses:1;
Imre Deak001bd2c2017-07-12 18:54:13 +0300891 } hsw;
Imre Deakb5565a22017-07-06 17:40:29 +0300892 };
Imre Deakc6cb5822014-03-04 19:22:55 +0200893 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +0800894};
895
Imre Deak83c00f52013-10-25 17:36:47 +0300896struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +0300897 /*
898 * Power wells needed for initialization at driver init and suspend
899 * time are on. They are kept on until after the first modeset.
900 */
901 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +0300902 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +0200903 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +0300904
Imre Deak83c00f52013-10-25 17:36:47 +0300905 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +0200906 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +0200907 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +0300908};
909
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700910#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100911struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700912 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100913 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -0700914 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +0100915};
916
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100917struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100918 /** Memory allocator for GTT stolen memory */
919 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -0300920 /** Protects the usage of the GTT stolen memory allocator. This is
921 * always the inner lock when overlapping with struct_mutex. */
922 struct mutex stolen_lock;
923
Chris Wilsonf2123812017-10-16 12:40:37 +0100924 /* Protects bound_list/unbound_list and #drm_i915_gem_object.mm.link */
925 spinlock_t obj_lock;
926
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100927 /** List of all objects in gtt_space. Used to restore gtt
928 * mappings on resume */
929 struct list_head bound_list;
930 /**
931 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100932 * are idle and not used by the GPU). These objects may or may
933 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100934 */
935 struct list_head unbound_list;
936
Chris Wilson275f0392016-10-24 13:42:14 +0100937 /** List of all objects in gtt_space, currently mmaped by userspace.
938 * All objects within this list must also be on bound_list.
939 */
940 struct list_head userfault_list;
941
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100942 /**
943 * List of objects which are pending destruction.
944 */
945 struct llist_head free_list;
946 struct work_struct free_work;
Chris Wilson87701b42017-10-13 21:26:20 +0100947 spinlock_t free_lock;
Chris Wilsonc9c70472018-02-19 22:06:31 +0000948 /**
949 * Count of objects pending destructions. Used to skip needlessly
950 * waiting on an RCU barrier if no objects are waiting to be freed.
951 */
952 atomic_t free_count;
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100953
Chris Wilson66df1012017-08-22 18:38:28 +0100954 /**
955 * Small stash of WC pages
956 */
957 struct pagevec wc_stash;
958
Matthew Auld465c4032017-10-06 23:18:14 +0100959 /**
960 * tmpfs instance used for shmem backed objects
961 */
962 struct vfsmount *gemfs;
963
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100964 /** PPGTT used for aliasing the PPGTT with the GTT */
965 struct i915_hw_ppgtt *aliasing_ppgtt;
966
Chris Wilson2cfcd322014-05-20 08:28:43 +0100967 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +0100968 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +0000969 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100970
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100971 /** LRU list of objects with fence regs on them. */
972 struct list_head fence_list;
973
Chris Wilson8a2421b2017-06-16 15:05:22 +0100974 /**
975 * Workqueue to fault in userptr pages, flushed by the execbuf
976 * when required but otherwise left to userspace to try again
977 * on EAGAIN.
978 */
979 struct workqueue_struct *userptr_wq;
980
Chris Wilson94312822017-05-03 10:39:18 +0100981 u64 unordered_timeline;
982
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200983 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +0300984 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +0200985
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100986 /** Bit 6 swizzling required for X tiling */
987 uint32_t bit_6_swizzle_x;
988 /** Bit 6 swizzling required for Y tiling */
989 uint32_t bit_6_swizzle_y;
990
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100991 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +0200992 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +0100993 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +0100994 u32 object_count;
995};
996
Chris Wilsonee42c002017-12-11 19:41:34 +0000997#define I915_IDLE_ENGINES_TIMEOUT (200) /* in ms */
998
Chris Wilsonb52992c2016-10-28 13:58:24 +0100999#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1000#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1001
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001002#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1003#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1004
Zhang Ruib8efb172013-02-05 15:41:53 +08001005enum modeset_restore {
1006 MODESET_ON_LID_OPEN,
1007 MODESET_DONE,
1008 MODESET_SUSPENDED,
1009};
1010
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001011#define DP_AUX_A 0x40
1012#define DP_AUX_B 0x10
1013#define DP_AUX_C 0x20
1014#define DP_AUX_D 0x30
Rodrigo Vivia324fca2018-01-29 15:22:15 -08001015#define DP_AUX_F 0x60
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001016
Xiong Zhang11c1b652015-08-17 16:04:04 +08001017#define DDC_PIN_B 0x05
1018#define DDC_PIN_C 0x04
1019#define DDC_PIN_D 0x06
1020
Paulo Zanoni6acab152013-09-12 17:06:24 -03001021struct ddi_vbt_port_info {
Ville Syrjäläd6038612017-10-30 16:57:02 +02001022 int max_tmds_clock;
1023
Damien Lespiauce4dd492014-08-01 11:07:54 +01001024 /*
1025 * This is an index in the HDMI/DVI DDI buffer translation table.
1026 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1027 * populate this field.
1028 */
1029#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001030 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001031
1032 uint8_t supports_dvi:1;
1033 uint8_t supports_hdmi:1;
1034 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001035 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001036
1037 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001038 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001039
1040 uint8_t dp_boost_level;
1041 uint8_t hdmi_boost_level;
Jani Nikula99b91bd2018-02-01 13:03:43 +02001042 int dp_max_link_rate; /* 0 for not limited by VBT */
Paulo Zanoni6acab152013-09-12 17:06:24 -03001043};
1044
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001045enum psr_lines_to_wait {
1046 PSR_0_LINES_TO_WAIT = 0,
1047 PSR_1_LINE_TO_WAIT,
1048 PSR_4_LINES_TO_WAIT,
1049 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301050};
1051
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001052struct intel_vbt_data {
1053 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1054 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1055
1056 /* Feature bits */
1057 unsigned int int_tv_support:1;
1058 unsigned int lvds_dither:1;
1059 unsigned int lvds_vbt:1;
1060 unsigned int int_crt_support:1;
1061 unsigned int lvds_use_ssc:1;
1062 unsigned int display_clock_mode:1;
1063 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001064 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001065 int lvds_ssc_freq;
1066 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1067
Pradeep Bhat83a72802014-03-28 10:14:57 +05301068 enum drrs_support_type drrs_type;
1069
Jani Nikula6aa23e62016-03-24 17:50:20 +02001070 struct {
1071 int rate;
1072 int lanes;
1073 int preemphasis;
1074 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001075 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001076 bool initialized;
1077 bool support;
1078 int bpp;
1079 struct edp_power_seq pps;
1080 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001081
Jani Nikulaf00076d2013-12-14 20:38:29 -02001082 struct {
Dhinakaran Pandiyan2bdd0452018-05-08 17:35:24 -07001083 bool enable;
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001084 bool full_link;
1085 bool require_aux_wakeup;
1086 int idle_frames;
1087 enum psr_lines_to_wait lines_to_wait;
1088 int tp1_wakeup_time;
1089 int tp2_tp3_wakeup_time;
1090 } psr;
1091
1092 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001093 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001094 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001095 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001096 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001097 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001098 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001099 } backlight;
1100
Shobhit Kumard17c5442013-08-27 15:12:25 +03001101 /* MIPI DSI */
1102 struct {
1103 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301104 struct mipi_config *config;
1105 struct mipi_pps_data *pps;
Madhav Chauhan46e58322017-10-13 18:14:59 +05301106 u16 bl_ports;
1107 u16 cabc_ports;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301108 u8 seq_version;
1109 u32 size;
1110 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001111 const u8 *sequence[MIPI_SEQ_MAX];
Hans de Goedefb38e7a2018-02-14 09:21:51 +01001112 u8 *deassert_seq; /* Used by fixup_mipi_sequences() */
Shobhit Kumard17c5442013-08-27 15:12:25 +03001113 } dsi;
1114
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001115 int crt_ddc_pin;
1116
1117 int child_dev_num;
Jani Nikulacc998582017-08-24 21:54:03 +03001118 struct child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001119
1120 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001121 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001122};
1123
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001124enum intel_ddb_partitioning {
1125 INTEL_DDB_PART_1_2,
1126 INTEL_DDB_PART_5_6, /* IVB+ */
1127};
1128
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001129struct intel_wm_level {
1130 bool enable;
1131 uint32_t pri_val;
1132 uint32_t spr_val;
1133 uint32_t cur_val;
1134 uint32_t fbc_val;
1135};
1136
Imre Deak820c1982013-12-17 14:46:36 +02001137struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001138 uint32_t wm_pipe[3];
1139 uint32_t wm_lp[3];
1140 uint32_t wm_lp_spr[3];
1141 uint32_t wm_linetime[3];
1142 bool enable_fbc_wm;
1143 enum intel_ddb_partitioning partitioning;
1144};
1145
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001146struct g4x_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001147 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001148 uint16_t fbc;
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001149};
1150
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001151struct g4x_sr_wm {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001152 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001153 uint16_t cursor;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001154 uint16_t fbc;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001155};
1156
1157struct vlv_wm_ddl_values {
1158 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001159};
1160
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001161struct vlv_wm_values {
Ville Syrjälä114d7dc2017-04-21 21:14:21 +03001162 struct g4x_pipe_wm pipe[3];
1163 struct g4x_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001164 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001165 uint8_t level;
1166 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001167};
1168
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001169struct g4x_wm_values {
1170 struct g4x_pipe_wm pipe[2];
1171 struct g4x_sr_wm sr;
1172 struct g4x_sr_wm hpll;
1173 bool cxsr;
1174 bool hpll_en;
1175 bool fbc_en;
1176};
1177
Damien Lespiauc1939242014-11-04 17:06:41 +00001178struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001179 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001180};
1181
1182static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1183{
Damien Lespiau16160e32014-11-04 17:06:53 +00001184 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001185}
1186
Damien Lespiau08db6652014-11-04 17:06:52 +00001187static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1188 const struct skl_ddb_entry *e2)
1189{
1190 if (e1->start == e2->start && e1->end == e2->end)
1191 return true;
1192
1193 return false;
1194}
1195
Damien Lespiauc1939242014-11-04 17:06:41 +00001196struct skl_ddb_allocation {
Mahesh Kumarb879d582018-04-09 09:11:01 +05301197 /* packed/y */
1198 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES];
1199 struct skl_ddb_entry uv_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Mahesh Kumar74bd8002018-04-26 19:55:15 +05301200 u8 enabled_slices; /* GEN11 has configurable 2 slices */
Damien Lespiauc1939242014-11-04 17:06:41 +00001201};
1202
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301203struct skl_ddb_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001204 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001205 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001206};
1207
1208struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001209 bool plane_en;
1210 uint16_t plane_res_b;
1211 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001212};
1213
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301214/* Stores plane specific WM parameters */
1215struct skl_wm_params {
1216 bool x_tiled, y_tiled;
1217 bool rc_surface;
Mahesh Kumar942aa2d2018-04-09 09:11:04 +05301218 bool is_planar;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301219 uint32_t width;
1220 uint8_t cpp;
1221 uint32_t plane_pixel_rate;
1222 uint32_t y_min_scanlines;
1223 uint32_t plane_bytes_per_line;
1224 uint_fixed_16_16_t plane_blocks_per_line;
1225 uint_fixed_16_16_t y_tile_minimum;
1226 uint32_t linetime_us;
Mahesh Kumardf8ee192018-01-30 11:49:11 -02001227 uint32_t dbuf_block_size;
Kumar, Mahesh7e452fd2017-08-17 19:15:23 +05301228};
1229
Paulo Zanonic67a4702013-08-19 13:18:09 -03001230/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001231 * This struct helps tracking the state needed for runtime PM, which puts the
1232 * device in PCI D3 state. Notice that when this happens, nothing on the
1233 * graphics device works, even register access, so we don't get interrupts nor
1234 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001235 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001236 * Every piece of our code that needs to actually touch the hardware needs to
1237 * either call intel_runtime_pm_get or call intel_display_power_get with the
1238 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001239 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001240 * Our driver uses the autosuspend delay feature, which means we'll only really
1241 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001242 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001243 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001244 *
1245 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1246 * goes back to false exactly before we reenable the IRQs. We use this variable
1247 * to check if someone is trying to enable/disable IRQs while they're supposed
1248 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001249 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001250 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001251 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001252 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001253struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001254 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001255 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001256 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001257};
1258
Daniel Vetter926321d2013-10-16 13:30:34 +02001259enum intel_pipe_crc_source {
1260 INTEL_PIPE_CRC_SOURCE_NONE,
1261 INTEL_PIPE_CRC_SOURCE_PLANE1,
1262 INTEL_PIPE_CRC_SOURCE_PLANE2,
1263 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001264 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001265 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1266 INTEL_PIPE_CRC_SOURCE_TV,
1267 INTEL_PIPE_CRC_SOURCE_DP_B,
1268 INTEL_PIPE_CRC_SOURCE_DP_C,
1269 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001270 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001271 INTEL_PIPE_CRC_SOURCE_MAX,
1272};
1273
Shuang He8bf1e9f2013-10-15 18:55:27 +01001274struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001275 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001276 uint32_t crc[5];
1277};
1278
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001279#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001280struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001281 spinlock_t lock;
1282 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001283 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001284 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001285 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001286 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001287 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001288};
1289
Daniel Vetterf99d7062014-06-19 16:01:59 +02001290struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001291 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001292
1293 /*
1294 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1295 * scheduled flips.
1296 */
1297 unsigned busy_bits;
1298 unsigned flip_bits;
1299};
1300
Mika Kuoppala72253422014-10-07 17:21:26 +03001301struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001302 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001303 u32 value;
1304 /* bitmask representing WA bits */
1305 u32 mask;
1306};
1307
Oscar Mateod6242ae2017-10-17 13:27:51 -07001308#define I915_MAX_WA_REGS 16
Mika Kuoppala72253422014-10-07 17:21:26 +03001309
1310struct i915_workarounds {
1311 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1312 u32 count;
1313};
1314
Yu Zhangcf9d2892015-02-10 19:05:47 +08001315struct i915_virtual_gpu {
1316 bool active;
Tina Zhang8a4ab662017-08-14 15:20:46 +08001317 u32 caps;
Yu Zhangcf9d2892015-02-10 19:05:47 +08001318};
1319
Matt Roperaa363132015-09-24 15:53:18 -07001320/* used in computing the new watermarks state */
1321struct intel_wm_config {
1322 unsigned int num_pipes_active;
1323 bool sprites_enabled;
1324 bool sprites_scaled;
1325};
1326
Robert Braggd7965152016-11-07 19:49:52 +00001327struct i915_oa_format {
1328 u32 format;
1329 int size;
1330};
1331
Robert Bragg8a3003d2016-11-07 19:49:51 +00001332struct i915_oa_reg {
1333 i915_reg_t addr;
1334 u32 value;
1335};
1336
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001337struct i915_oa_config {
1338 char uuid[UUID_STRING_LEN + 1];
1339 int id;
1340
1341 const struct i915_oa_reg *mux_regs;
1342 u32 mux_regs_len;
1343 const struct i915_oa_reg *b_counter_regs;
1344 u32 b_counter_regs_len;
1345 const struct i915_oa_reg *flex_regs;
1346 u32 flex_regs_len;
1347
1348 struct attribute_group sysfs_metric;
1349 struct attribute *attrs[2];
1350 struct device_attribute sysfs_metric_id;
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001351
1352 atomic_t ref_count;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001353};
1354
Robert Braggeec688e2016-11-07 19:49:47 +00001355struct i915_perf_stream;
1356
Robert Bragg16d98b32016-12-07 21:40:33 +00001357/**
1358 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1359 */
Robert Braggeec688e2016-11-07 19:49:47 +00001360struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001361 /**
1362 * @enable: Enables the collection of HW samples, either in response to
1363 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1364 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001365 */
1366 void (*enable)(struct i915_perf_stream *stream);
1367
Robert Bragg16d98b32016-12-07 21:40:33 +00001368 /**
1369 * @disable: Disables the collection of HW samples, either in response
1370 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1371 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001372 */
1373 void (*disable)(struct i915_perf_stream *stream);
1374
Robert Bragg16d98b32016-12-07 21:40:33 +00001375 /**
1376 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001377 * once there is something ready to read() for the stream
1378 */
1379 void (*poll_wait)(struct i915_perf_stream *stream,
1380 struct file *file,
1381 poll_table *wait);
1382
Robert Bragg16d98b32016-12-07 21:40:33 +00001383 /**
1384 * @wait_unlocked: For handling a blocking read, wait until there is
1385 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001386 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001387 */
1388 int (*wait_unlocked)(struct i915_perf_stream *stream);
1389
Robert Bragg16d98b32016-12-07 21:40:33 +00001390 /**
1391 * @read: Copy buffered metrics as records to userspace
1392 * **buf**: the userspace, destination buffer
1393 * **count**: the number of bytes to copy, requested by userspace
1394 * **offset**: zero at the start of the read, updated as the read
1395 * proceeds, it represents how many bytes have been copied so far and
1396 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001397 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001398 * Copy as many buffered i915 perf samples and records for this stream
1399 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001400 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001401 * Only write complete records; returning -%ENOSPC if there isn't room
1402 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001403 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001404 * Return any error condition that results in a short read such as
1405 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1406 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001407 */
1408 int (*read)(struct i915_perf_stream *stream,
1409 char __user *buf,
1410 size_t count,
1411 size_t *offset);
1412
Robert Bragg16d98b32016-12-07 21:40:33 +00001413 /**
1414 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001415 *
1416 * The stream will always be disabled before this is called.
1417 */
1418 void (*destroy)(struct i915_perf_stream *stream);
1419};
1420
Robert Bragg16d98b32016-12-07 21:40:33 +00001421/**
1422 * struct i915_perf_stream - state for a single open stream FD
1423 */
Robert Braggeec688e2016-11-07 19:49:47 +00001424struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00001425 /**
1426 * @dev_priv: i915 drm device
1427 */
Robert Braggeec688e2016-11-07 19:49:47 +00001428 struct drm_i915_private *dev_priv;
1429
Robert Bragg16d98b32016-12-07 21:40:33 +00001430 /**
1431 * @link: Links the stream into ``&drm_i915_private->streams``
1432 */
Robert Braggeec688e2016-11-07 19:49:47 +00001433 struct list_head link;
1434
Robert Bragg16d98b32016-12-07 21:40:33 +00001435 /**
1436 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
1437 * properties given when opening a stream, representing the contents
1438 * of a single sample as read() by userspace.
1439 */
Robert Braggeec688e2016-11-07 19:49:47 +00001440 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00001441
1442 /**
1443 * @sample_size: Considering the configured contents of a sample
1444 * combined with the required header size, this is the total size
1445 * of a single sample record.
1446 */
Robert Braggd7965152016-11-07 19:49:52 +00001447 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00001448
Robert Bragg16d98b32016-12-07 21:40:33 +00001449 /**
1450 * @ctx: %NULL if measuring system-wide across all contexts or a
1451 * specific context that is being monitored.
1452 */
Robert Braggeec688e2016-11-07 19:49:47 +00001453 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00001454
1455 /**
1456 * @enabled: Whether the stream is currently enabled, considering
1457 * whether the stream was opened in a disabled state and based
1458 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
1459 */
Robert Braggeec688e2016-11-07 19:49:47 +00001460 bool enabled;
1461
Robert Bragg16d98b32016-12-07 21:40:33 +00001462 /**
1463 * @ops: The callbacks providing the implementation of this specific
1464 * type of configured stream.
1465 */
Robert Braggd7965152016-11-07 19:49:52 +00001466 const struct i915_perf_stream_ops *ops;
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001467
1468 /**
1469 * @oa_config: The OA configuration used by the stream.
1470 */
1471 struct i915_oa_config *oa_config;
Robert Braggd7965152016-11-07 19:49:52 +00001472};
1473
Robert Bragg16d98b32016-12-07 21:40:33 +00001474/**
1475 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
1476 */
Robert Braggd7965152016-11-07 19:49:52 +00001477struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001478 /**
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001479 * @is_valid_b_counter_reg: Validates register's address for
1480 * programming boolean counters for a particular platform.
1481 */
1482 bool (*is_valid_b_counter_reg)(struct drm_i915_private *dev_priv,
1483 u32 addr);
1484
1485 /**
1486 * @is_valid_mux_reg: Validates register's address for programming mux
1487 * for a particular platform.
1488 */
1489 bool (*is_valid_mux_reg)(struct drm_i915_private *dev_priv, u32 addr);
1490
1491 /**
1492 * @is_valid_flex_reg: Validates register's address for programming
1493 * flex EU filtering for a particular platform.
1494 */
1495 bool (*is_valid_flex_reg)(struct drm_i915_private *dev_priv, u32 addr);
1496
1497 /**
Robert Bragg16d98b32016-12-07 21:40:33 +00001498 * @init_oa_buffer: Resets the head and tail pointers of the
1499 * circular buffer for periodic OA reports.
1500 *
1501 * Called when first opening a stream for OA metrics, but also may be
1502 * called in response to an OA buffer overflow or other error
1503 * condition.
1504 *
1505 * Note it may be necessary to clear the full OA buffer here as part of
1506 * maintaining the invariable that new reports must be written to
1507 * zeroed memory for us to be able to reliable detect if an expected
1508 * report has not yet landed in memory. (At least on Haswell the OA
1509 * buffer tail pointer is not synchronized with reports being visible
1510 * to the CPU)
1511 */
Robert Braggd7965152016-11-07 19:49:52 +00001512 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001513
1514 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001515 * @enable_metric_set: Selects and applies any MUX configuration to set
1516 * up the Boolean and Custom (B/C) counters that are part of the
1517 * counter reports being sampled. May apply system constraints such as
Robert Bragg16d98b32016-12-07 21:40:33 +00001518 * disabling EU clock gating as required.
1519 */
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001520 int (*enable_metric_set)(struct drm_i915_private *dev_priv,
1521 const struct i915_oa_config *oa_config);
Robert Bragg16d98b32016-12-07 21:40:33 +00001522
1523 /**
1524 * @disable_metric_set: Remove system constraints associated with using
1525 * the OA unit.
1526 */
Robert Braggd7965152016-11-07 19:49:52 +00001527 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001528
1529 /**
1530 * @oa_enable: Enable periodic sampling
1531 */
Robert Braggd7965152016-11-07 19:49:52 +00001532 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001533
1534 /**
1535 * @oa_disable: Disable periodic sampling
1536 */
Robert Braggd7965152016-11-07 19:49:52 +00001537 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00001538
1539 /**
1540 * @read: Copy data from the circular OA buffer into a given userspace
1541 * buffer.
1542 */
Robert Braggd7965152016-11-07 19:49:52 +00001543 int (*read)(struct i915_perf_stream *stream,
1544 char __user *buf,
1545 size_t count,
1546 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00001547
1548 /**
Robert Bragg19f81df2017-06-13 12:23:03 +01001549 * @oa_hw_tail_read: read the OA tail pointer register
Robert Bragg16d98b32016-12-07 21:40:33 +00001550 *
Robert Bragg19f81df2017-06-13 12:23:03 +01001551 * In particular this enables us to share all the fiddly code for
1552 * handling the OA unit tail pointer race that affects multiple
1553 * generations.
Robert Bragg16d98b32016-12-07 21:40:33 +00001554 */
Robert Bragg19f81df2017-06-13 12:23:03 +01001555 u32 (*oa_hw_tail_read)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00001556};
1557
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001558struct intel_cdclk_state {
Imre Deakb6c51c32018-01-17 19:25:08 +02001559 unsigned int cdclk, vco, ref, bypass;
Ville Syrjälä64600bd2017-10-24 12:52:08 +03001560 u8 voltage_level;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001561};
1562
Jani Nikula77fec552014-03-31 14:27:22 +03001563struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01001564 struct drm_device drm;
1565
Chris Wilsonefab6d82015-04-07 16:20:57 +01001566 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01001567 struct kmem_cache *vmas;
Chris Wilsond1b48c12017-08-16 09:52:08 +01001568 struct kmem_cache *luts;
Chris Wilsonefab6d82015-04-07 16:20:57 +01001569 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00001570 struct kmem_cache *dependencies;
Chris Wilsonc5cf9a92017-05-17 13:10:04 +01001571 struct kmem_cache *priorities;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001572
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001573 const struct intel_device_info info;
Chris Wilson3fed1802018-02-07 21:05:43 +00001574 struct intel_driver_caps caps;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001575
Matthew Auld77894222017-12-11 15:18:18 +00001576 /**
1577 * Data Stolen Memory - aka "i915 stolen memory" gives us the start and
1578 * end of stolen which we can optionally use to create GEM objects
Matthew Auldb1ace602017-12-11 15:18:21 +00001579 * backed by stolen memory. Note that stolen_usable_size tells us
Matthew Auld77894222017-12-11 15:18:18 +00001580 * exactly how much of this we are actually allowed to use, given that
1581 * some portion of it is in fact reserved for use by hardware functions.
1582 */
1583 struct resource dsm;
Matthew Auld17a05342017-12-11 15:18:19 +00001584 /**
1585 * Reseved portion of Data Stolen Memory
1586 */
1587 struct resource dsm_reserved;
Matthew Auld77894222017-12-11 15:18:18 +00001588
Matthew Auldb1ace602017-12-11 15:18:21 +00001589 /*
1590 * Stolen memory is segmented in hardware with different portions
1591 * offlimits to certain functions.
1592 *
1593 * The drm_mm is initialised to the total accessible range, as found
1594 * from the PCI config. On Broadwell+, this is further restricted to
1595 * avoid the first page! The upper end of stolen memory is reserved for
1596 * hardware functions and similarly removed from the accessible range.
1597 */
Matthew Auldb7128ef2017-12-11 15:18:22 +00001598 resource_size_t stolen_usable_size; /* Total size minus reserved ranges */
Matthew Auldb1ace602017-12-11 15:18:21 +00001599
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001600 void __iomem *regs;
1601
Chris Wilson907b28c2013-07-19 20:36:52 +01001602 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001603
Yu Zhangcf9d2892015-02-10 19:05:47 +08001604 struct i915_virtual_gpu vgpu;
1605
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08001606 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04001607
Jackie Li6b0478f2018-03-13 17:32:50 -07001608 struct intel_wopcm wopcm;
1609
Anusha Srivatsabd1328582017-01-18 08:05:53 -08001610 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01001611 struct intel_guc guc;
1612
Daniel Vettereb805622015-05-04 14:58:44 +02001613 struct intel_csr csr;
1614
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03001615 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01001616
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001617 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
1618 * controller on different i2c buses. */
1619 struct mutex gmbus_mutex;
1620
1621 /**
1622 * Base address of the gmbus and gpio block.
1623 */
1624 uint32_t gpio_mmio_base;
1625
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301626 /* MMIO base address for MIPI regs */
1627 uint32_t mipi_mmio_base;
1628
Ville Syrjälä443a3892015-11-11 20:34:15 +02001629 uint32_t psr_mmio_base;
1630
Imre Deak44cb7342016-08-10 14:07:29 +03001631 uint32_t pps_mmio_base;
1632
Daniel Vetter28c70f12012-12-01 13:53:45 +01001633 wait_queue_head_t gmbus_wait_queue;
1634
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001635 struct pci_dev *bridge_dev;
Akash Goel3b3f1652016-10-13 22:44:48 +05301636 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilsone7af3112017-10-03 21:34:48 +01001637 /* Context used internally to idle the GPU and setup initial state */
1638 struct i915_gem_context *kernel_context;
1639 /* Context only to be used for injecting preemption commands */
1640 struct i915_gem_context *preempt_context;
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001641 struct intel_engine_cs *engine_class[MAX_ENGINE_CLASS + 1]
1642 [MAX_ENGINE_INSTANCE + 1];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001643
Daniel Vetterba8286f2014-09-11 07:43:25 +02001644 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001645 struct resource mch_res;
1646
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001647 /* protects the irq masks */
1648 spinlock_t irq_lock;
1649
Imre Deakf8b79e52014-03-04 19:23:07 +02001650 bool display_irqs_enabled;
1651
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001652 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
1653 struct pm_qos_request pm_qos;
1654
Ville Syrjäläa5805162015-05-26 20:42:30 +03001655 /* Sideband mailbox protection */
1656 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001657
1658 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07001659 union {
1660 u32 irq_mask;
1661 u32 de_irq_mask[I915_MAX_PIPES];
1662 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001663 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05301664 u32 pm_imr;
1665 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05301666 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05301667 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02001668 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001669
Jani Nikula5fcece82015-05-27 15:03:42 +03001670 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001671 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301672 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001673 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001674 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001675
Jesse Barnesd9ceb812014-10-09 12:57:43 -07001676 bool preserve_bios_swizzle;
1677
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001678 /* overlay */
1679 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001680
Jani Nikula58c68772013-11-08 16:48:54 +02001681 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02001682 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03001683
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001684 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001685 bool no_aux_handshake;
1686
Ville Syrjäläe39b9992014-09-04 14:53:14 +03001687 /* protects panel power sequencer state */
1688 struct mutex pps_mutex;
1689
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001690 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001691 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
1692
1693 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03001694 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001695 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02001696
Mika Kaholaadafdc62015-08-18 14:36:59 +03001697 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02001698 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03001699 unsigned int hpll_freq;
Chris Wilson58ecd9d2017-11-05 13:49:05 +00001700 unsigned int fdi_pll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03001701 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001702
Ville Syrjälä63911d72016-05-13 23:41:32 +03001703 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02001704 /*
1705 * The current logical cdclk state.
1706 * See intel_atomic_state.cdclk.logical
1707 *
1708 * For reading holding any crtc lock is sufficient,
1709 * for writing must hold all of them.
1710 */
1711 struct intel_cdclk_state logical;
1712 /*
1713 * The current actual cdclk state.
1714 * See intel_atomic_state.cdclk.actual
1715 */
1716 struct intel_cdclk_state actual;
1717 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02001718 struct intel_cdclk_state hw;
1719 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03001720
Daniel Vetter645416f2013-09-02 16:22:25 +02001721 /**
1722 * wq - Driver workqueue for GEM.
1723 *
1724 * NOTE: Work items scheduled here are not allowed to grab any modeset
1725 * locks, for otherwise the flushing done in the pageflip code will
1726 * result in deadlocks.
1727 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001728 struct workqueue_struct *wq;
1729
Ville Syrjälä757fffc2017-11-13 15:36:22 +02001730 /* ordered wq for modesets */
1731 struct workqueue_struct *modeset_wq;
1732
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001733 /* Display functions */
1734 struct drm_i915_display_funcs display;
1735
1736 /* PCH chipset type */
1737 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02001738 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001739
1740 unsigned long quirks;
1741
Zhang Ruib8efb172013-02-05 15:41:53 +08001742 enum modeset_restore modeset_restore;
1743 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01001744 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03001745 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07001746
Ben Widawskya7bbbd62013-07-16 16:50:07 -07001747 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02001748 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08001749
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001750 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01001751 DECLARE_HASHTABLE(mm_structs, 7);
1752 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02001753
Zhi Wang43958902017-09-14 20:39:40 +08001754 struct intel_ppat ppat;
1755
Daniel Vetter87813422012-05-02 11:49:32 +02001756 /* Kernel Modesetting */
1757
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02001758 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
1759 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05001760
Daniel Vetterc4597872013-10-21 21:04:07 +02001761#ifdef CONFIG_DEBUG_FS
1762 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
1763#endif
1764
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001765 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02001766 int num_shared_dpll;
1767 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02001768 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001769
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01001770 /*
1771 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
1772 * Must be global rather than per dpll, because on some platforms
1773 * plls share registers.
1774 */
1775 struct mutex dpll_lock;
1776
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001777 unsigned int active_crtcs;
Ville Syrjäläd305e062017-08-30 21:57:03 +03001778 /* minimum acceptable cdclk for each pipe */
1779 int min_cdclk[I915_MAX_PIPES];
Ville Syrjälä53e9bf52017-10-24 12:52:14 +03001780 /* minimum acceptable voltage level for each pipe */
1781 u8 min_voltage_level[I915_MAX_PIPES];
Maarten Lankhorst565602d2015-12-10 12:33:57 +01001782
Chon Ming Leee4607fc2013-11-06 14:36:35 +08001783 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01001784
Mika Kuoppala72253422014-10-07 17:21:26 +03001785 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01001786
Daniel Vetterf99d7062014-06-19 16:01:59 +02001787 struct i915_frontbuffer_tracking fb_tracking;
1788
Chris Wilsoneb955ee2017-01-23 21:29:39 +00001789 struct intel_atomic_helper {
1790 struct llist_head free_list;
1791 struct work_struct free_work;
1792 } atomic_helper;
1793
Jesse Barnes652c3932009-08-17 13:31:43 -07001794 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001795
Zhenyu Wangc48044112009-12-17 14:48:43 +08001796 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001797
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001798 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001799
Ben Widawsky59124502013-07-04 11:02:05 -07001800 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03001801 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07001802
Sagar Arun Kamble9f817502017-10-10 22:30:05 +01001803 /*
1804 * Protects RPS/RC6 register access and PCU communication.
1805 * Must be taken after struct_mutex if nested. Note that
1806 * this lock may be held for long periods of time when
1807 * talking to hw - so only take it when talking to hw!
1808 */
1809 struct mutex pcu_lock;
1810
Sagar Arun Kamble562d9ba2017-10-10 22:30:06 +01001811 /* gen6+ GT PM state */
1812 struct intel_gen6_power_mgmt gt_pm;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001813
Daniel Vetter20e4d402012-08-08 23:35:39 +02001814 /* ilk-only ips/rps state. Everything in here is protected by the global
1815 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001816 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001817
Imre Deak83c00f52013-10-25 17:36:47 +03001818 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001819
Rodrigo Vivia031d702013-10-03 16:15:06 -03001820 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001821
Daniel Vetter99584db2012-11-14 17:14:04 +01001822 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01001823
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001824 struct drm_i915_gem_object *vlv_pctx;
1825
Dave Airlie8be48d92010-03-30 05:34:14 +00001826 /* list of fbdev register on this device */
1827 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001828 struct work_struct fbdev_suspend_work;
Chris Wilsone953fd72011-02-21 22:23:52 +00001829
1830 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01001831 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07001832
Imre Deak58fddc22015-01-08 17:54:14 +02001833 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02001834 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02001835 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08001836 /**
1837 * av_mutex - mutex for audio/video sync
1838 *
1839 */
1840 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02001841
Chris Wilson829a0af2017-06-20 12:05:45 +01001842 struct {
1843 struct list_head list;
Chris Wilson5f09a9c2017-06-20 12:05:46 +01001844 struct llist_head free_list;
1845 struct work_struct free_work;
Chris Wilson829a0af2017-06-20 12:05:45 +01001846
1847 /* The hw wants to have a stable context identifier for the
1848 * lifetime of the context (for OA, PASID, faults, etc).
1849 * This is limited in execlists to 21 bits.
1850 */
1851 struct ida hw_ida;
1852#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
Daniele Ceraolo Spurioac52da62018-03-02 18:14:58 +02001853#define GEN11_MAX_CONTEXT_HW_ID (1<<11) /* exclusive */
Chris Wilson829a0af2017-06-20 12:05:45 +01001854 } contexts;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001855
Damien Lespiau3e683202012-12-11 18:48:29 +00001856 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02001857
Ville Syrjäläc2317752016-03-15 16:39:56 +02001858 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03001859 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02001860 /*
1861 * Shadows for CHV DPLL_MD regs to keep the state
1862 * checker somewhat working in the presence hardware
1863 * crappiness (can't read out DPLL_MD for pipes B & C).
1864 */
1865 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03001866 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03001867
Daniel Vetter842f1c82014-03-10 10:01:44 +01001868 u32 suspend_count;
Imre Deak0f906032018-03-22 16:36:42 +02001869 bool power_domains_suspended;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001870 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03001871 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01001872
Lyude656d1b82016-08-17 15:55:54 -04001873 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03001874 I915_SAGV_UNKNOWN = 0,
1875 I915_SAGV_DISABLED,
1876 I915_SAGV_ENABLED,
1877 I915_SAGV_NOT_CONTROLLED
1878 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04001879
Ville Syrjälä53615a52013-08-01 16:18:50 +03001880 struct {
1881 /*
1882 * Raw watermark latency values:
1883 * in 0.1us units for WM0,
1884 * in 0.5us units for WM1+.
1885 */
1886 /* primary */
1887 uint16_t pri_latency[5];
1888 /* sprite */
1889 uint16_t spr_latency[5];
1890 /* cursor */
1891 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00001892 /*
1893 * Raw watermark memory latency values
1894 * for SKL for all 8 levels
1895 * in 1us units.
1896 */
1897 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03001898
1899 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001900 union {
1901 struct ilk_wm_values hw;
Mahesh Kumar60f8e872018-04-09 09:11:00 +05301902 struct skl_ddb_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001903 struct vlv_wm_values vlv;
Ville Syrjälä04548cb2017-04-21 21:14:29 +03001904 struct g4x_wm_values g4x;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00001905 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03001906
1907 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08001908
1909 /*
1910 * Should be held around atomic WM register writing; also
1911 * protects * intel_crtc->wm.active and
1912 * cstate->wm.need_postvbl_update.
1913 */
1914 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07001915
1916 /*
1917 * Set during HW readout of watermarks/DDB. Some platforms
1918 * need to know when we're still using BIOS-provided values
1919 * (which we don't fully trust).
1920 */
1921 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03001922 } wm;
1923
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01001924 struct i915_runtime_pm runtime_pm;
Paulo Zanoni8a187452013-12-06 20:32:13 -02001925
Robert Braggeec688e2016-11-07 19:49:47 +00001926 struct {
1927 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00001928
Robert Bragg442b8c02016-11-07 19:49:53 +00001929 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00001930 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00001931
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001932 /*
1933 * Lock associated with adding/modifying/removing OA configs
1934 * in dev_priv->perf.metrics_idr.
1935 */
1936 struct mutex metrics_lock;
1937
1938 /*
1939 * List of dynamic configurations, you need to hold
1940 * dev_priv->perf.metrics_lock to access it.
1941 */
1942 struct idr metrics_idr;
1943
1944 /*
1945 * Lock associated with anything below within this structure
1946 * except exclusive_stream.
1947 */
Robert Braggeec688e2016-11-07 19:49:47 +00001948 struct mutex lock;
1949 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00001950
1951 struct {
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01001952 /*
1953 * The stream currently using the OA unit. If accessed
1954 * outside a syscall associated to its file
1955 * descriptor, you need to hold
1956 * dev_priv->drm.struct_mutex.
1957 */
Robert Braggd7965152016-11-07 19:49:52 +00001958 struct i915_perf_stream *exclusive_stream;
1959
1960 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001961
1962 struct hrtimer poll_check_timer;
1963 wait_queue_head_t poll_wq;
1964 bool pollin;
1965
Robert Bragg712122e2017-05-11 16:43:31 +01001966 /**
1967 * For rate limiting any notifications of spurious
1968 * invalid OA reports
1969 */
1970 struct ratelimit_state spurious_report_rs;
1971
Robert Braggd7965152016-11-07 19:49:52 +00001972 bool periodic;
1973 int period_exponent;
Robert Braggd7965152016-11-07 19:49:52 +00001974
Lionel Landwerlin701f8232017-08-03 17:58:08 +01001975 struct i915_oa_config test_config;
Robert Braggd7965152016-11-07 19:49:52 +00001976
1977 struct {
1978 struct i915_vma *vma;
1979 u8 *vaddr;
Robert Bragg19f81df2017-06-13 12:23:03 +01001980 u32 last_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00001981 int format;
1982 int format_size;
Robert Braggf2790202017-05-11 16:43:26 +01001983
1984 /**
Robert Bragg0dd860c2017-05-11 16:43:28 +01001985 * Locks reads and writes to all head/tail state
1986 *
1987 * Consider: the head and tail pointer state
1988 * needs to be read consistently from a hrtimer
1989 * callback (atomic context) and read() fop
1990 * (user context) with tail pointer updates
1991 * happening in atomic context and head updates
1992 * in user context and the (unlikely)
1993 * possibility of read() errors needing to
1994 * reset all head/tail state.
1995 *
1996 * Note: Contention or performance aren't
1997 * currently a significant concern here
1998 * considering the relatively low frequency of
1999 * hrtimer callbacks (5ms period) and that
2000 * reads typically only happen in response to a
2001 * hrtimer event and likely complete before the
2002 * next callback.
2003 *
2004 * Note: This lock is not held *while* reading
2005 * and copying data to userspace so the value
2006 * of head observed in htrimer callbacks won't
2007 * represent any partial consumption of data.
2008 */
2009 spinlock_t ptr_lock;
2010
2011 /**
2012 * One 'aging' tail pointer and one 'aged'
2013 * tail pointer ready to used for reading.
2014 *
2015 * Initial values of 0xffffffff are invalid
2016 * and imply that an update is required
2017 * (and should be ignored by an attempted
2018 * read)
2019 */
2020 struct {
2021 u32 offset;
2022 } tails[2];
2023
2024 /**
2025 * Index for the aged tail ready to read()
2026 * data up to.
2027 */
2028 unsigned int aged_tail_idx;
2029
2030 /**
2031 * A monotonic timestamp for when the current
2032 * aging tail pointer was read; used to
2033 * determine when it is old enough to trust.
2034 */
2035 u64 aging_timestamp;
2036
2037 /**
Robert Braggf2790202017-05-11 16:43:26 +01002038 * Although we can always read back the head
2039 * pointer register, we prefer to avoid
2040 * trusting the HW state, just to avoid any
2041 * risk that some hardware condition could
2042 * somehow bump the head pointer unpredictably
2043 * and cause us to forward the wrong OA buffer
2044 * data to userspace.
2045 */
2046 u32 head;
Robert Braggd7965152016-11-07 19:49:52 +00002047 } oa_buffer;
2048
2049 u32 gen7_latched_oastatus1;
Robert Bragg19f81df2017-06-13 12:23:03 +01002050 u32 ctx_oactxctrl_offset;
2051 u32 ctx_flexeu0_offset;
2052
2053 /**
2054 * The RPT_ID/reason field for Gen8+ includes a bit
2055 * to determine if the CTX ID in the report is valid
2056 * but the specific bit differs between Gen 8 and 9
2057 */
2058 u32 gen8_valid_ctx_bit;
Robert Braggd7965152016-11-07 19:49:52 +00002059
2060 struct i915_oa_ops ops;
2061 const struct i915_oa_format *oa_formats;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002062 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002063 } perf;
2064
Oscar Mateoa83014d2014-07-24 17:04:21 +01002065 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2066 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002067 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002068 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002069
Chris Wilsonb887d612018-04-30 14:15:02 +01002070 struct list_head timelines;
Chris Wilson643b4502018-04-30 14:15:03 +01002071
2072 struct list_head active_rings;
Chris Wilson3365e222018-05-03 20:51:14 +01002073 struct list_head closed_vma;
Chris Wilson28176ef2016-10-28 13:58:56 +01002074 u32 active_requests;
Chris Wilson52d7f162018-04-30 14:15:00 +01002075 u32 request_serial;
Chris Wilson73cb9702016-10-28 13:58:46 +01002076
Chris Wilson67d97da2016-07-04 08:08:31 +01002077 /**
2078 * Is the GPU currently considered idle, or busy executing
2079 * userspace requests? Whilst idle, we allow runtime power
2080 * management to power down the hardware and display clocks.
2081 * In order to reduce the effect on performance, there
2082 * is a slight delay before we do so.
2083 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002084 bool awake;
2085
2086 /**
Chris Wilson6f561032018-01-24 11:36:07 +00002087 * The number of times we have woken up.
2088 */
2089 unsigned int epoch;
2090#define I915_EPOCH_INVALID 0
2091
2092 /**
Chris Wilson67d97da2016-07-04 08:08:31 +01002093 * We leave the user IRQ off as much as possible,
2094 * but this means that requests will finish and never
2095 * be retired once the system goes idle. Set a timer to
2096 * fire periodically while the ring is running. When it
2097 * fires, go retire requests.
2098 */
2099 struct delayed_work retire_work;
2100
2101 /**
2102 * When we detect an idle GPU, we want to turn on
2103 * powersaving features. So once we see that there
2104 * are no more requests outstanding and no more
2105 * arrive within a small period of time, we fire
2106 * off the idle_work.
2107 */
2108 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002109
2110 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002111 } gt;
2112
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002113 /* perform PHY state sanity checks? */
2114 bool chv_phy_assert[2];
2115
Mahesh Kumara3a89862016-12-01 21:19:34 +05302116 bool ipc_enabled;
2117
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002118 /* Used to save the pipe-to-encoder mapping for audio */
2119 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002120
Jerome Anandeef57322017-01-25 04:27:49 +05302121 /* necessary resource sharing with HDMI LPE audio driver. */
2122 struct {
2123 struct platform_device *platdev;
2124 int irq;
2125 } lpe_audio;
2126
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00002127 struct i915_pmu pmu;
2128
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002129 /*
2130 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2131 * will be rejected. Instead look for a better place.
2132 */
Jani Nikula77fec552014-03-31 14:27:22 +03002133};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134
Chris Wilson2c1792a2013-08-01 18:39:55 +01002135static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2136{
Chris Wilson091387c2016-06-24 14:00:21 +01002137 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002138}
2139
David Weinehallc49d13e2016-08-22 13:32:42 +03002140static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002141{
David Weinehallc49d13e2016-08-22 13:32:42 +03002142 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002143}
2144
Jackie Li6b0478f2018-03-13 17:32:50 -07002145static inline struct drm_i915_private *wopcm_to_i915(struct intel_wopcm *wopcm)
2146{
2147 return container_of(wopcm, struct drm_i915_private, wopcm);
2148}
2149
Alex Dai33a732f2015-08-12 15:43:36 +01002150static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2151{
2152 return container_of(guc, struct drm_i915_private, guc);
2153}
2154
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002155static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2156{
2157 return container_of(huc, struct drm_i915_private, huc);
2158}
2159
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002160/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302161#define for_each_engine(engine__, dev_priv__, id__) \
2162 for ((id__) = 0; \
2163 (id__) < I915_NUM_ENGINES; \
2164 (id__)++) \
2165 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002166
2167/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002168#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
Tvrtko Ursulin19d3cf02018-04-06 12:44:07 +01002169 for ((tmp__) = (mask__) & INTEL_INFO(dev_priv__)->ring_mask; \
2170 (tmp__) ? \
2171 ((engine__) = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : \
2172 0;)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002173
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002174enum hdmi_force_audio {
2175 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2176 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2177 HDMI_AUDIO_AUTO, /* trust EDID */
2178 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2179};
2180
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002181#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002182
Daniel Vettera071fa02014-06-18 23:28:09 +02002183/*
2184 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302185 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002186 * doesn't mean that the hw necessarily already scans it out, but that any
2187 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2188 *
2189 * We have one bit per pipe and per scanout plane type.
2190 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302191#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002192#define INTEL_FRONTBUFFER(pipe, plane_id) ({ \
2193 BUILD_BUG_ON(INTEL_FRONTBUFFER_BITS_PER_PIPE * I915_MAX_PIPES > 32); \
2194 BUILD_BUG_ON(I915_MAX_PLANES > INTEL_FRONTBUFFER_BITS_PER_PIPE); \
2195 BIT((plane_id) + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)); \
2196})
Daniel Vettera071fa02014-06-18 23:28:09 +02002197#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002198 BIT(INTEL_FRONTBUFFER_BITS_PER_PIPE - 1 + INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettercc365132014-06-18 13:59:13 +02002199#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Ville Syrjäläaa81e2c2018-01-24 20:36:42 +02002200 GENMASK(INTEL_FRONTBUFFER_BITS_PER_PIPE * ((pipe) + 1) - 1, \
2201 INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))
Daniel Vettera071fa02014-06-18 23:28:09 +02002202
Dave Gordon85d12252016-05-20 11:54:06 +01002203/*
2204 * Optimised SGL iterator for GEM objects
2205 */
2206static __always_inline struct sgt_iter {
2207 struct scatterlist *sgp;
2208 union {
2209 unsigned long pfn;
2210 dma_addr_t dma;
2211 };
2212 unsigned int curr;
2213 unsigned int max;
2214} __sgt_iter(struct scatterlist *sgl, bool dma) {
2215 struct sgt_iter s = { .sgp = sgl };
2216
2217 if (s.sgp) {
2218 s.max = s.curr = s.sgp->offset;
2219 s.max += s.sgp->length;
2220 if (dma)
2221 s.dma = sg_dma_address(s.sgp);
2222 else
2223 s.pfn = page_to_pfn(sg_page(s.sgp));
2224 }
2225
2226 return s;
2227}
2228
Chris Wilson96d77632016-10-28 13:58:33 +01002229static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2230{
2231 ++sg;
2232 if (unlikely(sg_is_chain(sg)))
2233 sg = sg_chain_ptr(sg);
2234 return sg;
2235}
2236
Dave Gordon85d12252016-05-20 11:54:06 +01002237/**
Dave Gordon63d15322016-05-20 11:54:07 +01002238 * __sg_next - return the next scatterlist entry in a list
2239 * @sg: The current sg entry
2240 *
2241 * Description:
2242 * If the entry is the last, return NULL; otherwise, step to the next
2243 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2244 * otherwise just return the pointer to the current element.
2245 **/
2246static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2247{
Chris Wilson96d77632016-10-28 13:58:33 +01002248 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002249}
2250
2251/**
Dave Gordon85d12252016-05-20 11:54:06 +01002252 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2253 * @__dmap: DMA address (output)
2254 * @__iter: 'struct sgt_iter' (iterator state, internal)
2255 * @__sgt: sg_table to iterate over (input)
2256 */
2257#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2258 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2259 ((__dmap) = (__iter).dma + (__iter).curr); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002260 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2261 (__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0 : 0)
Dave Gordon85d12252016-05-20 11:54:06 +01002262
2263/**
2264 * for_each_sgt_page - iterate over the pages of the given sg_table
2265 * @__pp: page pointer (output)
2266 * @__iter: 'struct sgt_iter' (iterator state, internal)
2267 * @__sgt: sg_table to iterate over (input)
2268 */
2269#define for_each_sgt_page(__pp, __iter, __sgt) \
2270 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2271 ((__pp) = (__iter).pfn == 0 ? NULL : \
2272 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
Chris Wilsone60b36f2017-09-13 11:57:54 +01002273 (((__iter).curr += PAGE_SIZE) >= (__iter).max) ? \
2274 (__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0 : 0)
Daniel Vettera071fa02014-06-18 23:28:09 +02002275
Matthew Aulda5c081662017-10-06 23:18:18 +01002276static inline unsigned int i915_sg_page_sizes(struct scatterlist *sg)
2277{
2278 unsigned int page_sizes;
2279
2280 page_sizes = 0;
2281 while (sg) {
2282 GEM_BUG_ON(sg->offset);
2283 GEM_BUG_ON(!IS_ALIGNED(sg->length, PAGE_SIZE));
2284 page_sizes |= sg->length;
2285 sg = __sg_next(sg);
2286 }
2287
2288 return page_sizes;
2289}
2290
Tvrtko Ursulin56024522017-08-03 10:14:17 +01002291static inline unsigned int i915_sg_segment_size(void)
2292{
2293 unsigned int size = swiotlb_max_segment();
2294
2295 if (size == 0)
2296 return SCATTERLIST_MAX_SEGMENT;
2297
2298 size = rounddown(size, PAGE_SIZE);
2299 /* swiotlb_max_segment_size can return 1 byte when it means one page. */
2300 if (size < PAGE_SIZE)
2301 size = PAGE_SIZE;
2302
2303 return size;
2304}
2305
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002306static inline const struct intel_device_info *
2307intel_info(const struct drm_i915_private *dev_priv)
2308{
2309 return &dev_priv->info;
2310}
2311
2312#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002313
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002314#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002315#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002316
Jani Nikulae87a0052015-10-20 15:22:02 +03002317#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002318#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002319
2320#define GEN_FOREVER (0)
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002321
2322#define INTEL_GEN_MASK(s, e) ( \
2323 BUILD_BUG_ON_ZERO(!__builtin_constant_p(s)) + \
2324 BUILD_BUG_ON_ZERO(!__builtin_constant_p(e)) + \
2325 GENMASK((e) != GEN_FOREVER ? (e) - 1 : BITS_PER_LONG - 1, \
2326 (s) != GEN_FOREVER ? (s) - 1 : 0) \
2327)
2328
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002329/*
2330 * Returns true if Gen is in inclusive range [Start, End].
2331 *
2332 * Use GEN_FOREVER for unbound start and or end.
2333 */
Joonas Lahtinenfe52e592017-09-13 14:52:54 +03002334#define IS_GEN(dev_priv, s, e) \
2335 (!!((dev_priv)->info.gen_mask & INTEL_GEN_MASK((s), (e))))
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002336
Jani Nikulae87a0052015-10-20 15:22:02 +03002337/*
2338 * Return true if revision is in range [since,until] inclusive.
2339 *
2340 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2341 */
2342#define IS_REVID(p, since, until) \
2343 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2344
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +01002345#define IS_PLATFORM(dev_priv, p) ((dev_priv)->info.platform_mask & BIT(p))
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002346
2347#define IS_I830(dev_priv) IS_PLATFORM(dev_priv, INTEL_I830)
2348#define IS_I845G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I845G)
2349#define IS_I85X(dev_priv) IS_PLATFORM(dev_priv, INTEL_I85X)
2350#define IS_I865G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I865G)
2351#define IS_I915G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915G)
2352#define IS_I915GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I915GM)
2353#define IS_I945G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945G)
2354#define IS_I945GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I945GM)
2355#define IS_I965G(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965G)
2356#define IS_I965GM(dev_priv) IS_PLATFORM(dev_priv, INTEL_I965GM)
2357#define IS_G45(dev_priv) IS_PLATFORM(dev_priv, INTEL_G45)
2358#define IS_GM45(dev_priv) IS_PLATFORM(dev_priv, INTEL_GM45)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002359#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002360#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2361#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002362#define IS_PINEVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_PINEVIEW)
2363#define IS_G33(dev_priv) IS_PLATFORM(dev_priv, INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002364#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002365#define IS_IVYBRIDGE(dev_priv) IS_PLATFORM(dev_priv, INTEL_IVYBRIDGE)
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002366#define IS_IVB_GT1(dev_priv) (IS_IVYBRIDGE(dev_priv) && \
2367 (dev_priv)->info.gt == 1)
Tvrtko Ursulin5a127a82017-09-20 10:26:59 +01002368#define IS_VALLEYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_VALLEYVIEW)
2369#define IS_CHERRYVIEW(dev_priv) IS_PLATFORM(dev_priv, INTEL_CHERRYVIEW)
2370#define IS_HASWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_HASWELL)
2371#define IS_BROADWELL(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROADWELL)
2372#define IS_SKYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_SKYLAKE)
2373#define IS_BROXTON(dev_priv) IS_PLATFORM(dev_priv, INTEL_BROXTON)
2374#define IS_KABYLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_KABYLAKE)
2375#define IS_GEMINILAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_GEMINILAKE)
2376#define IS_COFFEELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_COFFEELAKE)
2377#define IS_CANNONLAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_CANNONLAKE)
Rodrigo Vivi412310012018-01-11 16:00:04 -02002378#define IS_ICELAKE(dev_priv) IS_PLATFORM(dev_priv, INTEL_ICELAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002379#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002380#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2381 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2382#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2383 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2384 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2385 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002386/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002387#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2388 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2389#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002390 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002391#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2392 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2393#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002394 (dev_priv)->info.gt == 3)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002395/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002396#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2397 INTEL_DEVID(dev_priv) == 0x0A1E)
2398#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2399 INTEL_DEVID(dev_priv) == 0x1913 || \
2400 INTEL_DEVID(dev_priv) == 0x1916 || \
2401 INTEL_DEVID(dev_priv) == 0x1921 || \
2402 INTEL_DEVID(dev_priv) == 0x1926)
2403#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2404 INTEL_DEVID(dev_priv) == 0x1915 || \
2405 INTEL_DEVID(dev_priv) == 0x191E)
2406#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2407 INTEL_DEVID(dev_priv) == 0x5913 || \
2408 INTEL_DEVID(dev_priv) == 0x5916 || \
2409 INTEL_DEVID(dev_priv) == 0x5921 || \
2410 INTEL_DEVID(dev_priv) == 0x5926)
2411#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2412 INTEL_DEVID(dev_priv) == 0x5915 || \
2413 INTEL_DEVID(dev_priv) == 0x591E)
Robert Bragg19f81df2017-06-13 12:23:03 +01002414#define IS_SKL_GT2(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002415 (dev_priv)->info.gt == 2)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002416#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002417 (dev_priv)->info.gt == 3)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002418#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002419 (dev_priv)->info.gt == 4)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002420#define IS_KBL_GT2(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002421 (dev_priv)->info.gt == 2)
Lionel Landwerlin38915892017-06-13 12:23:07 +01002422#define IS_KBL_GT3(dev_priv) (IS_KABYLAKE(dev_priv) && \
Lionel Landwerlin18b53812017-08-30 17:12:07 +01002423 (dev_priv)->info.gt == 3)
Rodrigo Vivida411a42017-06-09 15:02:50 -07002424#define IS_CFL_ULT(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2425 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x00A0)
Lionel Landwerlin22ea4f32017-09-18 12:21:24 +01002426#define IS_CFL_GT2(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2427 (dev_priv)->info.gt == 2)
Lionel Landwerlin4407eaa2017-11-10 19:08:40 +00002428#define IS_CFL_GT3(dev_priv) (IS_COFFEELAKE(dev_priv) && \
2429 (dev_priv)->info.gt == 3)
Rodrigo Vivi3f430312018-01-29 15:22:14 -08002430#define IS_CNL_WITH_PORT_F(dev_priv) (IS_CANNONLAKE(dev_priv) && \
2431 (INTEL_DEVID(dev_priv) & 0x0004) == 0x0004)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302432
Jani Nikulac007fb42016-10-31 12:18:28 +02002433#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002434
Jani Nikulaef712bb2015-10-20 15:22:00 +03002435#define SKL_REVID_A0 0x0
2436#define SKL_REVID_B0 0x1
2437#define SKL_REVID_C0 0x2
2438#define SKL_REVID_D0 0x3
2439#define SKL_REVID_E0 0x4
2440#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002441#define SKL_REVID_G0 0x6
2442#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002443
Jani Nikulae87a0052015-10-20 15:22:02 +03002444#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2445
Jani Nikulaef712bb2015-10-20 15:22:00 +03002446#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002447#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002448#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002449#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002450#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002451
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002452#define IS_BXT_REVID(dev_priv, since, until) \
2453 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002454
Mika Kuoppalac033a372016-06-07 17:18:55 +03002455#define KBL_REVID_A0 0x0
2456#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002457#define KBL_REVID_C0 0x2
2458#define KBL_REVID_D0 0x3
2459#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002460
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002461#define IS_KBL_REVID(dev_priv, since, until) \
2462 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002463
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002464#define GLK_REVID_A0 0x0
2465#define GLK_REVID_A1 0x1
2466
2467#define IS_GLK_REVID(dev_priv, since, until) \
2468 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2469
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002470#define CNL_REVID_A0 0x0
2471#define CNL_REVID_B0 0x1
Rodrigo Vivie4ffc832017-08-22 16:58:28 -07002472#define CNL_REVID_C0 0x2
Paulo Zanoni3c2e0fd2017-06-06 13:30:34 -07002473
2474#define IS_CNL_REVID(p, since, until) \
2475 (IS_CANNONLAKE(p) && IS_REVID(p, since, until))
2476
Oscar Mateocc38cae2018-05-08 14:29:23 -07002477#define ICL_REVID_A0 0x0
2478#define ICL_REVID_A2 0x1
2479#define ICL_REVID_B0 0x3
2480#define ICL_REVID_B2 0x4
2481#define ICL_REVID_C0 0x5
2482
2483#define IS_ICL_REVID(p, since, until) \
2484 (IS_ICELAKE(p) && IS_REVID(p, since, until))
2485
Jesse Barnes85436692011-04-06 12:11:14 -07002486/*
2487 * The genX designation typically refers to the render engine, so render
2488 * capability related checks should use IS_GEN, while display and other checks
2489 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2490 * chips, etc.).
2491 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002492#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2493#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2494#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2495#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2496#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2497#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2498#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2499#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Rodrigo Vivi413f3c12017-06-06 13:30:30 -07002500#define IS_GEN10(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(9)))
Rodrigo Vivi412310012018-01-11 16:00:04 -02002501#define IS_GEN11(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(10)))
Zou Nan haicae58522010-11-09 17:17:32 +08002502
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002503#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002504#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2505#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002506
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002507#define ENGINE_MASK(id) BIT(id)
2508#define RENDER_RING ENGINE_MASK(RCS)
2509#define BSD_RING ENGINE_MASK(VCS)
2510#define BLT_RING ENGINE_MASK(BCS)
2511#define VEBOX_RING ENGINE_MASK(VECS)
2512#define BSD2_RING ENGINE_MASK(VCS2)
Tvrtko Ursulin022d3092018-02-28 12:11:52 +02002513#define BSD3_RING ENGINE_MASK(VCS3)
2514#define BSD4_RING ENGINE_MASK(VCS4)
2515#define VEBOX2_RING ENGINE_MASK(VECS2)
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002516#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002517
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002518#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002519 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002520
2521#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2522#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2523#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2524#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2525
Chris Wilson93c6e962017-11-20 20:55:04 +00002526#define HAS_LEGACY_SEMAPHORES(dev_priv) IS_GEN7(dev_priv)
2527
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002528#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2529#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2530#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002531#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2532 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002533
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002534#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002535
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002536#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2537 ((dev_priv)->info.has_logical_ring_contexts)
Thomas Daniel05f0add2018-03-02 18:14:59 +02002538#define HAS_LOGICAL_RING_ELSQ(dev_priv) \
2539 ((dev_priv)->info.has_logical_ring_elsq)
Michał Winiarskia4598d12017-10-25 22:00:18 +02002540#define HAS_LOGICAL_RING_PREEMPTION(dev_priv) \
2541 ((dev_priv)->info.has_logical_ring_preemption)
Chris Wilsonfb5c5512017-11-20 20:55:00 +00002542
2543#define HAS_EXECLISTS(dev_priv) HAS_LOGICAL_RING_CONTEXTS(dev_priv)
2544
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002545#define USES_PPGTT(dev_priv) (i915_modparams.enable_ppgtt)
2546#define USES_FULL_PPGTT(dev_priv) (i915_modparams.enable_ppgtt >= 2)
2547#define USES_FULL_48BIT_PPGTT(dev_priv) (i915_modparams.enable_ppgtt == 3)
Matthew Aulda5c081662017-10-06 23:18:18 +01002548#define HAS_PAGE_SIZES(dev_priv, sizes) ({ \
2549 GEM_BUG_ON((sizes) == 0); \
2550 ((sizes) & ~(dev_priv)->info.page_sizes) == 0; \
2551})
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002552
2553#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2554#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2555 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002556
Daniel Vetterb45305f2012-12-17 16:21:27 +01002557/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002558#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002559
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002560/* WaRsDisableCoarsePowerGating:skl,cnl */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002561#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Rodrigo Vivid66047e42018-02-22 12:05:35 -08002562 (IS_CANNONLAKE(dev_priv) || \
2563 IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002564
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002565/*
2566 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2567 * even when in MSI mode. This results in spurious interrupt warnings if the
2568 * legacy irq no. is shared with another device. The kernel then disables that
2569 * interrupt source and so prevents the other device from working properly.
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002570 *
2571 * Since we don't enable MSI anymore on gen4, we can always use GMBUS/AUX
2572 * interrupts.
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002573 */
Ville Syrjälä309bd8e2017-08-18 21:37:05 +03002574#define HAS_AUX_IRQ(dev_priv) true
2575#define HAS_GMBUS_IRQ(dev_priv) (INTEL_GEN(dev_priv) >= 4)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002576
Zou Nan haicae58522010-11-09 17:17:32 +08002577/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2578 * rows, which changed the alignment requirements and fence programming.
2579 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002580#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2581 !(IS_I915G(dev_priv) || \
2582 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002583#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2584#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002585
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002586#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002587#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Tvrtko Ursulinc56b89f2018-02-09 21:58:46 +00002588#define HAS_CUR_FBC(dev_priv) (!HAS_GMCH_DISPLAY(dev_priv) && INTEL_GEN(dev_priv) >= 7)
Zou Nan haicae58522010-11-09 17:17:32 +08002589
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002590#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002591
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002592#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002593
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002594#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2595#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2596#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002597
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002598#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2599#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002600#define HAS_RC6pp(dev_priv) (false) /* HW was never validated */
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002601
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002602#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002603
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002604#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002605#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2606
Mahesh Kumare57f1c022017-08-17 19:15:27 +05302607#define HAS_IPC(dev_priv) ((dev_priv)->info.has_ipc)
2608
Dave Gordon1a3d1892016-05-13 15:36:30 +01002609/*
2610 * For now, anything with a GuC requires uCode loading, and then supports
2611 * command submission once loaded. But these are logically independent
2612 * properties, so we have separate macros to test them.
2613 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002614#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
Michal Wajdeczkof8a58d62017-05-26 11:13:25 +00002615#define HAS_GUC_CT(dev_priv) ((dev_priv)->info.has_guc_ct)
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002616#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2617#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Michal Wajdeczko2fe2d4e2017-12-06 13:53:10 +00002618
2619/* For now, anything with a GuC has also HuC */
2620#define HAS_HUC(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002621#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002622
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002623/* Having a GuC is not the same as using a GuC */
Michal Wajdeczko121981f2017-12-06 13:53:15 +00002624#define USES_GUC(dev_priv) intel_uc_is_using_guc()
2625#define USES_GUC_SUBMISSION(dev_priv) intel_uc_is_using_guc_submission()
2626#define USES_HUC(dev_priv) intel_uc_is_using_huc()
Michal Wajdeczko93ffbe82017-12-06 13:53:12 +00002627
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002628#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002629
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002630#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002631
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002632#define INTEL_PCH_DEVICE_ID_MASK 0xff80
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002633#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2634#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2635#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2636#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2637#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002638#define INTEL_PCH_WPT_DEVICE_ID_TYPE 0x8c80
2639#define INTEL_PCH_WPT_LP_DEVICE_ID_TYPE 0x9c80
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302640#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2641#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Ville Syrjäläc5e855d2017-06-21 20:49:44 +03002642#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA280
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002643#define INTEL_PCH_CNP_DEVICE_ID_TYPE 0xA300
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002644#define INTEL_PCH_CNP_LP_DEVICE_ID_TYPE 0x9D80
Anusha Srivatsa5c8ea012018-01-11 16:00:10 -02002645#define INTEL_PCH_ICP_DEVICE_ID_TYPE 0x3480
Robert Beckett30c964a2015-08-28 13:10:22 +01002646#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002647#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002648#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002649
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002650#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
Jani Nikula81717502018-02-05 19:31:39 +02002651#define INTEL_PCH_ID(dev_priv) ((dev_priv)->pch_id)
Anusha Srivatsa0b584362018-01-11 16:00:05 -02002652#define HAS_PCH_ICP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_ICP)
Rodrigo Vivi7b22b8c2017-06-02 13:06:39 -07002653#define HAS_PCH_CNP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CNP)
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -07002654#define HAS_PCH_CNP_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002655 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_CNP_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002656#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2657#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2658#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002659#define HAS_PCH_LPT_LP(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002660 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE || \
2661 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_LP_DEVICE_ID_TYPE)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002662#define HAS_PCH_LPT_H(dev_priv) \
Jani Nikula81717502018-02-05 19:31:39 +02002663 (INTEL_PCH_ID(dev_priv) == INTEL_PCH_LPT_DEVICE_ID_TYPE || \
2664 INTEL_PCH_ID(dev_priv) == INTEL_PCH_WPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002665#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2666#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2667#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2668#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002669
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002670#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302671
Rodrigo Viviff159472017-06-09 15:26:14 -07002672#define HAS_LSPCON(dev_priv) (INTEL_GEN(dev_priv) >= 9)
Shashank Sharma6389dd82016-10-14 19:56:50 +05302673
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002674/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002675#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002676#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2677 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002678
Ben Widawskyc8735b02012-09-07 19:43:39 -07002679#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302680#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002681
Chris Wilson05394f32010-11-08 19:18:58 +00002682#include "i915_trace.h"
2683
Chris Wilson80debff2017-05-25 13:16:12 +01002684static inline bool intel_vtd_active(void)
Chris Wilson48f112f2016-06-24 14:07:14 +01002685{
2686#ifdef CONFIG_INTEL_IOMMU
Chris Wilson80debff2017-05-25 13:16:12 +01002687 if (intel_iommu_gfx_mapped)
Chris Wilson48f112f2016-06-24 14:07:14 +01002688 return true;
2689#endif
2690 return false;
2691}
2692
Chris Wilson80debff2017-05-25 13:16:12 +01002693static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2694{
2695 return INTEL_GEN(dev_priv) >= 6 && intel_vtd_active();
2696}
2697
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002698static inline bool
2699intel_ggtt_update_needs_vtd_wa(struct drm_i915_private *dev_priv)
2700{
Chris Wilson80debff2017-05-25 13:16:12 +01002701 return IS_BROXTON(dev_priv) && intel_vtd_active();
Jon Bloomfield0ef34ad2017-05-24 08:54:11 -07002702}
2703
Chris Wilsonc0336662016-05-06 15:40:21 +01002704int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002705 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002706
Chris Wilson0673ad42016-06-24 14:00:22 +01002707/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002708void __printf(3, 4)
2709__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2710 const char *fmt, ...);
2711
2712#define i915_report_error(dev_priv, fmt, ...) \
2713 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2714
Ben Widawskyc43b5632012-04-16 14:07:40 -07002715#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11002716extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
2717 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02002718#else
2719#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07002720#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03002721extern const struct dev_pm_ops i915_pm_ops;
2722
2723extern int i915_driver_load(struct pci_dev *pdev,
2724 const struct pci_device_id *ent);
2725extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01002726extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
2727extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson535275d2017-07-21 13:32:37 +01002728
Chris Wilsond0667e92018-04-06 23:03:54 +01002729extern void i915_reset(struct drm_i915_private *i915,
2730 unsigned int stalled_mask,
2731 const char *reason);
2732extern int i915_reset_engine(struct intel_engine_cs *engine,
2733 const char *reason);
Chris Wilson535275d2017-07-21 13:32:37 +01002734
Michel Thierry142bc7d2017-06-20 10:57:46 +01002735extern bool intel_has_reset_engine(struct drm_i915_private *dev_priv);
Michel Thierrycb20a3c2017-10-30 11:56:14 -07002736extern int intel_reset_guc(struct drm_i915_private *dev_priv);
Michel Thierry6acbea82017-10-31 15:53:09 -07002737extern int intel_guc_reset_engine(struct intel_guc *guc,
2738 struct intel_engine_cs *engine);
Tomas Elffc0768c2016-03-21 16:26:59 +00002739extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02002740extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002741extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
2742extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
2743extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
2744extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03002745int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07002746
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03002747int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00002748int intel_engines_init(struct drm_i915_private *dev_priv);
2749
Jani Nikula77913b32015-06-18 13:06:16 +03002750/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01002751void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
2752 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03002753void intel_hpd_init(struct drm_i915_private *dev_priv);
2754void intel_hpd_init_work(struct drm_i915_private *dev_priv);
2755void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Rodrigo Vivicf539022018-01-29 15:22:21 -08002756enum port intel_hpd_pin_to_port(struct drm_i915_private *dev_priv,
2757 enum hpd_pin pin);
2758enum hpd_pin intel_hpd_pin_default(struct drm_i915_private *dev_priv,
2759 enum port port);
Lyudeb236d7c82016-06-21 17:03:43 -04002760bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
2761void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03002762
Linus Torvalds1da177e2005-04-16 15:20:36 -07002763/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01002764static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
2765{
2766 unsigned long delay;
2767
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00002768 if (unlikely(!i915_modparams.enable_hangcheck))
Chris Wilson26a02b82016-07-01 17:23:13 +01002769 return;
2770
2771 /* Don't continually defer the hangcheck so that it is always run at
2772 * least once after work has been scheduled on any ring. Otherwise,
2773 * we will ignore a hung ring if a second ring is kept busy.
2774 */
2775
2776 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
2777 queue_delayed_work(system_long_wq,
2778 &dev_priv->gpu_error.hangcheck_work, delay);
2779}
2780
Chris Wilsonce800752018-03-20 10:04:49 +00002781__printf(4, 5)
Chris Wilsonc0336662016-05-06 15:40:21 +01002782void i915_handle_error(struct drm_i915_private *dev_priv,
2783 u32 engine_mask,
Chris Wilsonce800752018-03-20 10:04:49 +00002784 unsigned long flags,
Mika Kuoppala58174462014-02-25 17:11:26 +02002785 const char *fmt, ...);
Chris Wilsonce800752018-03-20 10:04:49 +00002786#define I915_ERROR_CAPTURE BIT(0)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787
Daniel Vetterb9632912014-09-30 10:56:44 +02002788extern void intel_irq_init(struct drm_i915_private *dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +03002789extern void intel_irq_fini(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02002790int intel_irq_install(struct drm_i915_private *dev_priv);
2791void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01002792
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002793static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
2794{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002795 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002796}
2797
Chris Wilsonc0336662016-05-06 15:40:21 +01002798static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08002799{
Chris Wilsonc0336662016-05-06 15:40:21 +01002800 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08002801}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002802
Ville Syrjälä6b12ca52017-09-14 18:17:31 +03002803u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
2804 enum pipe pipe);
Keith Packard7c463582008-11-04 02:03:27 -08002805void
Jani Nikula50227e12014-03-31 14:27:21 +03002806i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002807 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002808
2809void
Jani Nikula50227e12014-03-31 14:27:21 +03002810i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002811 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08002812
Imre Deakf8b79e52014-03-04 19:23:07 +02002813void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
2814void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02002815void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
2816 uint32_t mask,
2817 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002818void ilk_update_display_irq(struct drm_i915_private *dev_priv,
2819 uint32_t interrupt_mask,
2820 uint32_t enabled_irq_mask);
2821static inline void
2822ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2823{
2824 ilk_update_display_irq(dev_priv, bits, bits);
2825}
2826static inline void
2827ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
2828{
2829 ilk_update_display_irq(dev_priv, bits, 0);
2830}
Ville Syrjälä013d3752015-11-23 18:06:17 +02002831void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
2832 enum pipe pipe,
2833 uint32_t interrupt_mask,
2834 uint32_t enabled_irq_mask);
2835static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
2836 enum pipe pipe, uint32_t bits)
2837{
2838 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
2839}
2840static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
2841 enum pipe pipe, uint32_t bits)
2842{
2843 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
2844}
Daniel Vetter47339cd2014-09-30 10:56:46 +02002845void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
2846 uint32_t interrupt_mask,
2847 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02002848static inline void
2849ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2850{
2851 ibx_display_interrupt_update(dev_priv, bits, bits);
2852}
2853static inline void
2854ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
2855{
2856 ibx_display_interrupt_update(dev_priv, bits, 0);
2857}
2858
Eric Anholt673a3942008-07-30 12:06:12 -07002859/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07002860int i915_gem_create_ioctl(struct drm_device *dev, void *data,
2861 struct drm_file *file_priv);
2862int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
2863 struct drm_file *file_priv);
2864int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
2865 struct drm_file *file_priv);
2866int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
2867 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08002868int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
2869 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002870int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
2871 struct drm_file *file_priv);
2872int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
2873 struct drm_file *file_priv);
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002874int i915_gem_execbuffer_ioctl(struct drm_device *dev, void *data,
2875 struct drm_file *file_priv);
2876int i915_gem_execbuffer2_ioctl(struct drm_device *dev, void *data,
2877 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07002878int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
2879 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07002880int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
2881 struct drm_file *file);
2882int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
2883 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002884int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
2885 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01002886int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
2887 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00002888int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
2889 struct drm_file *file_priv);
2890int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
2891 struct drm_file *file_priv);
Chris Wilson8a2421b2017-06-16 15:05:22 +01002892int i915_gem_init_userptr(struct drm_i915_private *dev_priv);
2893void i915_gem_cleanup_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01002894int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
2895 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07002896int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
2897 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07002898int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
2899 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00002900void i915_gem_sanitize(struct drm_i915_private *i915);
Michal Wajdeczkoa0de9082018-03-23 12:34:49 +00002901int i915_gem_init_early(struct drm_i915_private *dev_priv);
2902void i915_gem_cleanup_early(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02002903void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01002904int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01002905int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
2906
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00002907void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002908void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01002909void i915_gem_object_init(struct drm_i915_gem_object *obj,
2910 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00002911struct drm_i915_gem_object *
2912i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
2913struct drm_i915_gem_object *
2914i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
2915 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002916void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07002917void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00002918
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002919static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
2920{
Chris Wilsonc9c70472018-02-19 22:06:31 +00002921 if (!atomic_read(&i915->mm.free_count))
2922 return;
2923
Chris Wilsonbdeb9782016-12-23 14:57:56 +00002924 /* A single pass should suffice to release all the freed objects (along
2925 * most call paths) , but be a little more paranoid in that freeing
2926 * the objects does take a little amount of time, during which the rcu
2927 * callbacks could have added new objects into the freed list, and
2928 * armed the work again.
2929 */
2930 do {
2931 rcu_barrier();
2932 } while (flush_work(&i915->mm.free_work));
2933}
2934
Chris Wilson3b19f162017-07-18 14:41:24 +01002935static inline void i915_gem_drain_workqueue(struct drm_i915_private *i915)
2936{
2937 /*
2938 * Similar to objects above (see i915_gem_drain_freed-objects), in
2939 * general we have workers that are armed by RCU and then rearm
2940 * themselves in their callbacks. To be paranoid, we need to
2941 * drain the workqueue a second time after waiting for the RCU
2942 * grace period so that we catch work queued via RCU from the first
2943 * pass. As neither drain_workqueue() nor flush_workqueue() report
2944 * a result, we make an assumption that we only don't require more
2945 * than 2 passes to catch all recursive RCU delayed work.
2946 *
2947 */
2948 int pass = 2;
2949 do {
2950 rcu_barrier();
2951 drain_workqueue(i915->wq);
2952 } while (--pass);
2953}
2954
Chris Wilson058d88c2016-08-15 10:49:06 +01002955struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02002956i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
2957 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01002958 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01002959 u64 alignment,
2960 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00002961
Chris Wilsonaa653a62016-08-04 07:52:27 +01002962int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00002963void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01002964
Chris Wilson7c108fd2016-10-24 13:42:18 +01002965void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
2966
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002967static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01002968{
Chris Wilsonee286372015-04-07 16:20:25 +01002969 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01002970}
Chris Wilsonee286372015-04-07 16:20:25 +01002971
Chris Wilson96d77632016-10-28 13:58:33 +01002972struct scatterlist *
2973i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
2974 unsigned int n, unsigned int *offset);
2975
Dave Gordon033908a2015-12-10 18:51:23 +00002976struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01002977i915_gem_object_get_page(struct drm_i915_gem_object *obj,
2978 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00002979
Chris Wilson96d77632016-10-28 13:58:33 +01002980struct page *
2981i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
2982 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05302983
Chris Wilson96d77632016-10-28 13:58:33 +01002984dma_addr_t
2985i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
2986 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01002987
Chris Wilson03ac84f2016-10-28 13:58:36 +01002988void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
Matthew Aulda5c081662017-10-06 23:18:18 +01002989 struct sg_table *pages,
Matthew Auld84e89782017-10-09 12:00:24 +01002990 unsigned int sg_page_sizes);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002991int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
2992
2993static inline int __must_check
2994i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01002995{
Chris Wilson1233e2d2016-10-28 13:58:37 +01002996 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002997
Chris Wilson1233e2d2016-10-28 13:58:37 +01002998 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002999 return 0;
3000
3001 return __i915_gem_object_get_pages(obj);
3002}
3003
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003004static inline bool
3005i915_gem_object_has_pages(struct drm_i915_gem_object *obj)
3006{
3007 return !IS_ERR_OR_NULL(READ_ONCE(obj->mm.pages));
3008}
3009
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003010static inline void
3011__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3012{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003013 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003014
Chris Wilson1233e2d2016-10-28 13:58:37 +01003015 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003016}
3017
3018static inline bool
3019i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3020{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003021 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003022}
3023
3024static inline void
3025__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3026{
Chris Wilsonf1fa4f42017-10-13 21:26:13 +01003027 GEM_BUG_ON(!i915_gem_object_has_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003028 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003029
Chris Wilson1233e2d2016-10-28 13:58:37 +01003030 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003031}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003032
Chris Wilson1233e2d2016-10-28 13:58:37 +01003033static inline void
3034i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003035{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003036 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003037}
3038
Chris Wilson548625e2016-11-01 12:11:34 +00003039enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3040 I915_MM_NORMAL = 0,
3041 I915_MM_SHRINKER
3042};
3043
3044void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3045 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003046void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003047
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003048enum i915_map_type {
3049 I915_MAP_WB = 0,
3050 I915_MAP_WC,
Chris Wilsona575c672017-08-28 11:46:31 +01003051#define I915_MAP_OVERRIDE BIT(31)
3052 I915_MAP_FORCE_WB = I915_MAP_WB | I915_MAP_OVERRIDE,
3053 I915_MAP_FORCE_WC = I915_MAP_WC | I915_MAP_OVERRIDE,
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003054};
3055
Chris Wilson0a798eb2016-04-08 12:11:11 +01003056/**
3057 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003058 * @obj: the object to map into kernel address space
3059 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003060 *
3061 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3062 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003063 * the kernel address space. Based on the @type of mapping, the PTE will be
3064 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003065 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003066 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3067 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003068 *
Dave Gordon83052162016-04-12 14:46:16 +01003069 * Returns the pointer through which to access the mapped object, or an
3070 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003071 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003072void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3073 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003074
3075/**
3076 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003077 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003078 *
3079 * After pinning the object and mapping its pages, once you are finished
3080 * with your access, call i915_gem_object_unpin_map() to release the pin
3081 * upon the mapping. Once the pin count reaches zero, that mapping may be
3082 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003083 */
3084static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3085{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003086 i915_gem_object_unpin_pages(obj);
3087}
3088
Chris Wilson43394c72016-08-18 17:16:47 +01003089int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3090 unsigned int *needs_clflush);
3091int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3092 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003093#define CLFLUSH_BEFORE BIT(0)
3094#define CLFLUSH_AFTER BIT(1)
3095#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003096
3097static inline void
3098i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3099{
3100 i915_gem_object_unpin_pages(obj);
3101}
3102
Chris Wilson54cf91d2010-11-25 18:00:26 +00003103int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003104void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilsone61e0f52018-02-21 09:56:36 +00003105 struct i915_request *rq,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003106 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003107int i915_gem_dumb_create(struct drm_file *file_priv,
3108 struct drm_device *dev,
3109 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003110int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3111 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003112int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003113
3114void i915_gem_track_fb(struct drm_i915_gem_object *old,
3115 struct drm_i915_gem_object *new,
3116 unsigned frontbuffer_bits);
3117
Chris Wilson73cb9702016-10-28 13:58:46 +01003118int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003119
Chris Wilsone61e0f52018-02-21 09:56:36 +00003120struct i915_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003121i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003122
Chris Wilson8c185ec2017-03-16 17:13:02 +00003123static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003124{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003125 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3126}
3127
3128static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3129{
3130 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003131}
3132
3133static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3134{
Chris Wilson8af29b02016-09-09 14:11:47 +01003135 return unlikely(test_bit(I915_WEDGED, &error->flags));
3136}
3137
Chris Wilson8c185ec2017-03-16 17:13:02 +00003138static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003139{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003140 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003141}
3142
3143static inline u32 i915_reset_count(struct i915_gpu_error *error)
3144{
Chris Wilson8af29b02016-09-09 14:11:47 +01003145 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003146}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003147
Michel Thierry702c8f82017-06-20 10:57:48 +01003148static inline u32 i915_reset_engine_count(struct i915_gpu_error *error,
3149 struct intel_engine_cs *engine)
3150{
3151 return READ_ONCE(error->reset_engine_count[engine->id]);
3152}
3153
Chris Wilsone61e0f52018-02-21 09:56:36 +00003154struct i915_request *
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003155i915_gem_reset_prepare_engine(struct intel_engine_cs *engine);
Chris Wilson0e178ae2017-01-17 17:59:06 +02003156int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond0667e92018-04-06 23:03:54 +01003157void i915_gem_reset(struct drm_i915_private *dev_priv,
3158 unsigned int stalled_mask);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003159void i915_gem_reset_finish_engine(struct intel_engine_cs *engine);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003160void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003161void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003162bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01003163void i915_gem_reset_engine(struct intel_engine_cs *engine,
Chris Wilsonbba08692018-04-06 23:03:53 +01003164 struct i915_request *request,
3165 bool stalled);
Chris Wilson57822dc2017-02-22 11:40:48 +00003166
Chris Wilson24145512017-01-24 11:01:35 +00003167void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003168int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3169int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003170void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003171void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003172int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3173 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003174int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3175void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003176int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003177int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3178 unsigned int flags,
3179 long timeout,
3180 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003181int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3182 unsigned int flags,
Chris Wilsonb7268c52018-04-18 19:40:52 +01003183 const struct i915_sched_attr *attr);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003184#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3185
Chris Wilson2e2f3512015-04-27 13:41:14 +01003186int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003187i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3188int __must_check
3189i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003190int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003191i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003192struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003193i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3194 u32 alignment,
Chris Wilson59354852018-02-20 13:42:06 +00003195 const struct i915_ggtt_view *view,
3196 unsigned int flags);
Chris Wilson058d88c2016-08-15 10:49:06 +01003197void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003198int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003199 int align);
Chris Wilson829a0af2017-06-20 12:05:45 +01003200int i915_gem_open(struct drm_i915_private *i915, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003201void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003202
Chris Wilsone4ffd172011-04-04 09:44:39 +01003203int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3204 enum i915_cache_level cache_level);
3205
Daniel Vetter1286ff72012-05-10 15:25:09 +02003206struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3207 struct dma_buf *dma_buf);
3208
3209struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3210 struct drm_gem_object *gem_obj, int flags);
3211
Daniel Vetter841cd772014-08-06 15:04:48 +02003212static inline struct i915_hw_ppgtt *
3213i915_vm_to_ppgtt(struct i915_address_space *vm)
3214{
Daniel Vetter841cd772014-08-06 15:04:48 +02003215 return container_of(vm, struct i915_hw_ppgtt, base);
3216}
3217
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003218/* i915_gem_fence_reg.c */
Changbin Du969b0952017-09-04 16:01:01 +08003219struct drm_i915_fence_reg *
3220i915_reserve_fence(struct drm_i915_private *dev_priv);
3221void i915_unreserve_fence(struct drm_i915_fence_reg *fence);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003222
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003223void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003224void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003225
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003226void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003227void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3228 struct sg_table *pages);
3229void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3230 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003231
Chris Wilsonca585b52016-05-24 14:53:36 +01003232static inline struct i915_gem_context *
Chris Wilson1acfc102017-06-20 12:05:47 +01003233__i915_gem_context_lookup_rcu(struct drm_i915_file_private *file_priv, u32 id)
3234{
3235 return idr_find(&file_priv->context_idr, id);
3236}
3237
3238static inline struct i915_gem_context *
Chris Wilsonca585b52016-05-24 14:53:36 +01003239i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3240{
3241 struct i915_gem_context *ctx;
3242
Chris Wilson1acfc102017-06-20 12:05:47 +01003243 rcu_read_lock();
3244 ctx = __i915_gem_context_lookup_rcu(file_priv, id);
3245 if (ctx && !kref_get_unless_zero(&ctx->ref))
3246 ctx = NULL;
3247 rcu_read_unlock();
Chris Wilsonca585b52016-05-24 14:53:36 +01003248
3249 return ctx;
3250}
3251
Robert Braggeec688e2016-11-07 19:49:47 +00003252int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3253 struct drm_file *file);
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01003254int i915_perf_add_config_ioctl(struct drm_device *dev, void *data,
3255 struct drm_file *file);
3256int i915_perf_remove_config_ioctl(struct drm_device *dev, void *data,
3257 struct drm_file *file);
Robert Bragg19f81df2017-06-13 12:23:03 +01003258void i915_oa_init_reg_state(struct intel_engine_cs *engine,
3259 struct i915_gem_context *ctx,
3260 uint32_t *reg_state);
Robert Braggeec688e2016-11-07 19:49:47 +00003261
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003262/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003263int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003264 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003265 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003266 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003267 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003268int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3269 struct drm_mm_node *node,
3270 unsigned int flags);
Chris Wilson2889caa2017-06-16 15:05:19 +01003271int i915_gem_evict_vm(struct i915_address_space *vm);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003272
Chris Wilson71253972017-12-06 12:49:14 +00003273void i915_gem_flush_ggtt_writes(struct drm_i915_private *dev_priv);
3274
Ben Widawsky0260c422014-03-22 22:47:21 -07003275/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003276static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003277{
Chris Wilson600f4362016-08-18 17:16:40 +01003278 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003279 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003280 intel_gtt_chipset_flush();
3281}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003282
Chris Wilson9797fbf2012-04-24 15:47:39 +01003283/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003284int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3285 struct drm_mm_node *node, u64 size,
3286 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003287int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3288 struct drm_mm_node *node, u64 size,
3289 unsigned alignment, u64 start,
3290 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003291void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3292 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003293int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003294void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003295struct drm_i915_gem_object *
Matthew Auldb7128ef2017-12-11 15:18:22 +00003296i915_gem_object_create_stolen(struct drm_i915_private *dev_priv,
3297 resource_size_t size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003298struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003299i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Matthew Auldb7128ef2017-12-11 15:18:22 +00003300 resource_size_t stolen_offset,
3301 resource_size_t gtt_offset,
3302 resource_size_t size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003303
Chris Wilson920cf412016-10-28 13:58:30 +01003304/* i915_gem_internal.c */
3305struct drm_i915_gem_object *
3306i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003307 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003308
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003309/* i915_gem_shrinker.c */
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003310unsigned long i915_gem_shrink(struct drm_i915_private *i915,
Chris Wilson14387542015-10-01 12:18:25 +01003311 unsigned long target,
Chris Wilson912d5722017-09-06 16:19:30 -07003312 unsigned long *nr_scanned,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003313 unsigned flags);
3314#define I915_SHRINK_PURGEABLE 0x1
3315#define I915_SHRINK_UNBOUND 0x2
3316#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003317#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003318#define I915_SHRINK_VMAPS 0x10
Chris Wilson56fa4bf2017-11-23 11:53:38 +00003319unsigned long i915_gem_shrink_all(struct drm_i915_private *i915);
3320void i915_gem_shrinker_register(struct drm_i915_private *i915);
3321void i915_gem_shrinker_unregister(struct drm_i915_private *i915);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003322
3323
Eric Anholt673a3942008-07-30 12:06:12 -07003324/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003325static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003326{
Chris Wilson091387c2016-06-24 14:00:21 +01003327 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003328
3329 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003330 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003331}
3332
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003333u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3334 unsigned int tiling, unsigned int stride);
3335u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3336 unsigned int tiling, unsigned int stride);
3337
Ben Gamari20172632009-02-17 20:08:50 -05003338/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003339#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003340int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003341int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003342void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003343#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003344static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003345static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3346{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003347static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003348#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003349
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003350const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003351
Brad Volkin351e3db2014-02-18 10:15:46 -08003352/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003353int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003354void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003355void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003356int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3357 struct drm_i915_gem_object *batch_obj,
3358 struct drm_i915_gem_object *shadow_batch_obj,
3359 u32 batch_start_offset,
3360 u32 batch_len,
3361 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003362
Robert Braggeec688e2016-11-07 19:49:47 +00003363/* i915_perf.c */
3364extern void i915_perf_init(struct drm_i915_private *dev_priv);
3365extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003366extern void i915_perf_register(struct drm_i915_private *dev_priv);
3367extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003368
Jesse Barnes317c35d2008-08-25 15:11:06 -07003369/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003370extern int i915_save_state(struct drm_i915_private *dev_priv);
3371extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003372
Ben Widawsky0136db52012-04-10 21:17:01 -07003373/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003374void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3375void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003376
Jerome Anandeef57322017-01-25 04:27:49 +05303377/* intel_lpe_audio.c */
3378int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3379void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3380void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303381void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Ville Syrjälä20be5512017-04-27 19:02:26 +03003382 enum pipe pipe, enum port port,
3383 const void *eld, int ls_clock, bool dp_output);
Jerome Anandeef57322017-01-25 04:27:49 +05303384
Chris Wilsonf899fc62010-07-20 15:44:45 -07003385/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003386extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3387extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003388extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3389 unsigned int pin);
Sean Paul07e17a72018-01-08 14:55:41 -05003390extern int intel_gmbus_output_aksv(struct i2c_adapter *adapter);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003391
Jani Nikula0184df42015-03-27 00:20:20 +02003392extern struct i2c_adapter *
3393intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003394extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3395extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003396static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003397{
3398 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3399}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003400extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003401
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003402/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003403void intel_bios_init(struct drm_i915_private *dev_priv);
Hans de Goede785f0762018-02-14 09:21:49 +01003404void intel_bios_cleanup(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003405bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003406bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003407bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003408bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003409bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003410bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003411bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303412bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3413 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303414bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3415 enum port port);
3416
Jesse Barnes723bfd72010-10-07 16:01:13 -07003417/* intel_acpi.c */
3418#ifdef CONFIG_ACPI
3419extern void intel_register_dsm_handler(void);
3420extern void intel_unregister_dsm_handler(void);
3421#else
3422static inline void intel_register_dsm_handler(void) { return; }
3423static inline void intel_unregister_dsm_handler(void) { return; }
3424#endif /* CONFIG_ACPI */
3425
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003426/* intel_device_info.c */
3427static inline struct intel_device_info *
3428mkwrite_device_info(struct drm_i915_private *dev_priv)
3429{
3430 return (struct intel_device_info *)&dev_priv->info;
3431}
3432
Jesse Barnes79e53942008-11-07 14:24:08 -08003433/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003434extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003435extern int intel_modeset_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003436extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003437extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003438extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003439extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3440 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003441extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003442extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3443extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003444extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003445extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003446extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003447extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003448 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003449
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003450int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3451 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003452
Chris Wilson6ef3d422010-08-04 20:26:07 +01003453/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003454extern struct intel_overlay_error_state *
3455intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003456extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3457 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003458
Chris Wilsonc0336662016-05-06 15:40:21 +01003459extern struct intel_display_error_state *
3460intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003461extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003462 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003463
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003464int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
Imre Deake76019a2018-01-30 16:29:38 +02003465int sandybridge_pcode_write_timeout(struct drm_i915_private *dev_priv, u32 mbox,
Imre Deak006bb4c2018-01-30 16:29:39 +02003466 u32 val, int fast_timeout_us,
3467 int slow_timeout_ms);
Imre Deake76019a2018-01-30 16:29:38 +02003468#define sandybridge_pcode_write(dev_priv, mbox, val) \
Imre Deak006bb4c2018-01-30 16:29:39 +02003469 sandybridge_pcode_write_timeout(dev_priv, mbox, val, 500, 0)
Imre Deake76019a2018-01-30 16:29:38 +02003470
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003471int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3472 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003473
3474/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303475u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003476int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003477u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003478u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3479void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003480u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3481void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3482u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3483void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003484u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3485void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003486u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3487void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003488u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3489 enum intel_sbi_destination destination);
3490void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3491 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303492u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3493void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003494
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003495/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003496void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003497 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003498void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3499 enum port port, u32 margin, u32 scale,
3500 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003501void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3502void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3503bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3504 enum dpio_phy phy);
3505bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3506 enum dpio_phy phy);
Ville Syrjälä5161d052017-10-27 16:43:48 +03003507uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(uint8_t lane_count);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003508void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3509 uint8_t lane_lat_optim_mask);
3510uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3511
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003512void chv_set_phy_signal_level(struct intel_encoder *encoder,
3513 u32 deemph_reg_value, u32 margin_reg_value,
3514 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003515void chv_data_lane_soft_reset(struct intel_encoder *encoder,
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003516 const struct intel_crtc_state *crtc_state,
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003517 bool reset);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003518void chv_phy_pre_pll_enable(struct intel_encoder *encoder,
3519 const struct intel_crtc_state *crtc_state);
3520void chv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3521 const struct intel_crtc_state *crtc_state);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003522void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003523void chv_phy_post_pll_disable(struct intel_encoder *encoder,
3524 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003525
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003526void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3527 u32 demph_reg_value, u32 preemph_reg_value,
3528 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ville Syrjälä2e1029c2017-10-31 22:51:18 +02003529void vlv_phy_pre_pll_enable(struct intel_encoder *encoder,
3530 const struct intel_crtc_state *crtc_state);
3531void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder,
3532 const struct intel_crtc_state *crtc_state);
3533void vlv_phy_reset_lanes(struct intel_encoder *encoder,
3534 const struct intel_crtc_state *old_crtc_state);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003535
Ville Syrjälä616bc822015-01-23 21:04:25 +02003536int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3537int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003538u64 intel_rc6_residency_ns(struct drm_i915_private *dev_priv,
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003539 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303540
Tvrtko Ursulinc84b2702017-11-21 18:18:44 +00003541u32 intel_get_cagf(struct drm_i915_private *dev_priv, u32 rpstat1);
3542
Tvrtko Ursulin36cc8b92017-11-21 18:18:51 +00003543static inline u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3544 const i915_reg_t reg)
3545{
3546 return DIV_ROUND_UP_ULL(intel_rc6_residency_ns(dev_priv, reg), 1000);
3547}
3548
Ben Widawsky0b274482013-10-04 21:22:51 -07003549#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3550#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003551
Ben Widawsky0b274482013-10-04 21:22:51 -07003552#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3553#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3554#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3555#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003556
Ben Widawsky0b274482013-10-04 21:22:51 -07003557#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3558#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3559#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3560#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003561
Chris Wilson698b3132014-03-21 13:16:43 +00003562/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3563 * will be implemented using 2 32-bit writes in an arbitrary order with
3564 * an arbitrary delay between them. This can cause the hardware to
3565 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003566 * machine death. For this reason we do not support I915_WRITE64, or
3567 * dev_priv->uncore.funcs.mmio_writeq.
3568 *
3569 * When reading a 64-bit value as two 32-bit values, the delay may cause
3570 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3571 * occasionally a 64-bit register does not actualy support a full readq
3572 * and must be read using two 32-bit reads.
3573 *
3574 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003575 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003576#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003577
Chris Wilson50877442014-03-21 12:41:53 +00003578#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003579 u32 upper, lower, old_upper, loop = 0; \
3580 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003581 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003582 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003583 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003584 upper = I915_READ(upper_reg); \
3585 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003586 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003587
Zou Nan haicae58522010-11-09 17:17:32 +08003588#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3589#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3590
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003591#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003592static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003593 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003594{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003595 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003596}
3597
3598#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003599static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003600 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003601{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003602 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003603}
3604__raw_read(8, b)
3605__raw_read(16, w)
3606__raw_read(32, l)
3607__raw_read(64, q)
3608
3609__raw_write(8, b)
3610__raw_write(16, w)
3611__raw_write(32, l)
3612__raw_write(64, q)
3613
3614#undef __raw_read
3615#undef __raw_write
3616
Chris Wilsona6111f72015-04-07 16:21:02 +01003617/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003618 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003619 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003620 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003621 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003622 *
3623 * As an example, these accessors can possibly be used between:
3624 *
3625 * spin_lock_irq(&dev_priv->uncore.lock);
3626 * intel_uncore_forcewake_get__locked();
3627 *
3628 * and
3629 *
3630 * intel_uncore_forcewake_put__locked();
3631 * spin_unlock_irq(&dev_priv->uncore.lock);
3632 *
3633 *
3634 * Note: some registers may not need forcewake held, so
3635 * intel_uncore_forcewake_{get,put} can be omitted, see
3636 * intel_uncore_forcewake_for_reg().
3637 *
3638 * Certain architectures will die if the same cacheline is concurrently accessed
3639 * by different clients (e.g. on Ivybridge). Access to registers should
3640 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3641 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01003642 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003643#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
3644#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01003645#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01003646#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
3647
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02003648/* "Broadcast RGB" property */
3649#define INTEL_BROADCAST_RGB_AUTO 0
3650#define INTEL_BROADCAST_RGB_FULL 1
3651#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08003652
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003653static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003654{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003655 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003656 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01003657 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05303658 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003659 else
3660 return VGACNTRL;
3661}
3662
Imre Deakdf977292013-05-21 20:03:17 +03003663static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
3664{
3665 unsigned long j = msecs_to_jiffies(m);
3666
3667 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3668}
3669
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003670static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
3671{
Chris Wilsonb8050142017-08-11 11:57:31 +01003672 /* nsecs_to_jiffies64() does not guard against overflow */
3673 if (NSEC_PER_SEC % HZ &&
3674 div_u64(n, NSEC_PER_SEC) >= MAX_JIFFY_OFFSET / HZ)
3675 return MAX_JIFFY_OFFSET;
3676
Daniel Vetter7bd0e222014-12-04 11:12:54 +01003677 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
3678}
3679
Imre Deakdf977292013-05-21 20:03:17 +03003680static inline unsigned long
3681timespec_to_jiffies_timeout(const struct timespec *value)
3682{
3683 unsigned long j = timespec_to_jiffies(value);
3684
3685 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
3686}
3687
Paulo Zanonidce56b32013-12-19 14:29:40 -02003688/*
3689 * If you need to wait X milliseconds between events A and B, but event B
3690 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
3691 * when event A happened, then just before event B you call this function and
3692 * pass the timestamp as the first argument, and X as the second argument.
3693 */
3694static inline void
3695wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
3696{
Imre Deakec5e0cf2014-01-29 13:25:40 +02003697 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02003698
3699 /*
3700 * Don't re-read the value of "jiffies" every time since it may change
3701 * behind our back and break the math.
3702 */
3703 tmp_jiffies = jiffies;
3704 target_jiffies = timestamp_jiffies +
3705 msecs_to_jiffies_timeout(to_wait_ms);
3706
3707 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02003708 remaining_jiffies = target_jiffies - tmp_jiffies;
3709 while (remaining_jiffies)
3710 remaining_jiffies =
3711 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02003712 }
3713}
Chris Wilson221fe792016-09-09 14:11:51 +01003714
3715static inline bool
Chris Wilsone61e0f52018-02-21 09:56:36 +00003716__i915_request_irq_complete(const struct i915_request *rq)
Chris Wilson688e6c72016-07-01 17:23:15 +01003717{
Chris Wilsone61e0f52018-02-21 09:56:36 +00003718 struct intel_engine_cs *engine = rq->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00003719 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003720
Chris Wilson309663a2017-02-23 07:44:07 +00003721 /* Note that the engine may have wrapped around the seqno, and
3722 * so our request->global_seqno will be ahead of the hardware,
3723 * even though it completed the request before wrapping. We catch
3724 * this by kicking all the waiters before resetting the seqno
3725 * in hardware, and also signal the fence.
3726 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003727 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &rq->fence.flags))
Chris Wilson309663a2017-02-23 07:44:07 +00003728 return true;
3729
Chris Wilson754c9fd2017-02-23 07:44:14 +00003730 /* The request was dequeued before we were awoken. We check after
3731 * inspecting the hw to confirm that this was the same request
3732 * that generated the HWS update. The memory barriers within
3733 * the request execution are sufficient to ensure that a check
3734 * after reading the value from hw matches this request.
3735 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003736 seqno = i915_request_global_seqno(rq);
Chris Wilson754c9fd2017-02-23 07:44:14 +00003737 if (!seqno)
3738 return false;
3739
Chris Wilson7ec2c732016-07-01 17:23:22 +01003740 /* Before we do the heavier coherent read of the seqno,
3741 * check the value (hopefully) in the CPU cacheline.
3742 */
Chris Wilsone61e0f52018-02-21 09:56:36 +00003743 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003744 return true;
3745
Chris Wilson688e6c72016-07-01 17:23:15 +01003746 /* Ensure our read of the seqno is coherent so that we
3747 * do not "miss an interrupt" (i.e. if this is the last
3748 * request and the seqno write from the GPU is not visible
3749 * by the time the interrupt fires, we will see that the
3750 * request is incomplete and go back to sleep awaiting
3751 * another interrupt that will never come.)
3752 *
3753 * Strictly, we only need to do this once after an interrupt,
3754 * but it is easier and safer to do it every time the waiter
3755 * is woken.
3756 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01003757 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00003758 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00003759 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01003760
Chris Wilson3d5564e2016-07-01 17:23:23 +01003761 /* The ordering of irq_posted versus applying the barrier
3762 * is crucial. The clearing of the current irq_posted must
3763 * be visible before we perform the barrier operation,
3764 * such that if a subsequent interrupt arrives, irq_posted
3765 * is reasserted and our task rewoken (which causes us to
3766 * do another __i915_request_irq_complete() immediately
3767 * and reapply the barrier). Conversely, if the clear
3768 * occurs after the barrier, then an interrupt that arrived
3769 * whilst we waited on the barrier would not trigger a
3770 * barrier on the next pass, and the read may not see the
3771 * seqno update.
3772 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01003773 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003774
3775 /* If we consume the irq, but we are no longer the bottom-half,
3776 * the real bottom-half may not have serialised their own
3777 * seqno check with the irq-barrier (i.e. may have inspected
3778 * the seqno before we believe it coherent since they see
3779 * irq_posted == false but we are still running).
3780 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003781 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00003782 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01003783 /* Note that if the bottom-half is changed as we
3784 * are sending the wake-up, the new bottom-half will
3785 * be woken by whomever made the change. We only have
3786 * to worry about when we steal the irq-posted for
3787 * ourself.
3788 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00003789 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00003790 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01003791
Chris Wilsone61e0f52018-02-21 09:56:36 +00003792 if (__i915_request_completed(rq, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01003793 return true;
3794 }
Chris Wilson688e6c72016-07-01 17:23:15 +01003795
Chris Wilson688e6c72016-07-01 17:23:15 +01003796 return false;
3797}
3798
Chris Wilson0b1de5d2016-08-12 12:39:59 +01003799void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
3800bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
3801
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00003802/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
3803 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
3804 * perform the operation. To check beforehand, pass in the parameters to
3805 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
3806 * you only need to pass in the minor offsets, page-aligned pointers are
3807 * always valid.
3808 *
3809 * For just checking for SSE4.1, in the foreknowledge that the future use
3810 * will be correctly aligned, just use i915_has_memcpy_from_wc().
3811 */
3812#define i915_can_memcpy_from_wc(dst, src, len) \
3813 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
3814
3815#define i915_has_memcpy_from_wc() \
3816 i915_memcpy_from_wc(NULL, NULL, 0)
3817
Chris Wilsonc58305a2016-08-19 16:54:28 +01003818/* i915_mm.c */
3819int remap_io_mapping(struct vm_area_struct *vma,
3820 unsigned long addr, unsigned long pfn, unsigned long size,
3821 struct io_mapping *iomap);
3822
Chris Wilson767a9832017-09-13 09:56:05 +01003823static inline int intel_hws_csb_write_index(struct drm_i915_private *i915)
3824{
3825 if (INTEL_GEN(i915) >= 10)
3826 return CNL_HWS_CSB_WRITE_INDEX;
3827 else
3828 return I915_HWS_CSB_WRITE_INDEX;
3829}
3830
Linus Torvalds1da177e2005-04-16 15:20:36 -07003831#endif