blob: 0126b222ab7f5ebf8dab62a7651c943408246668 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Lionel Landwerlina446ae22018-03-06 12:28:56 +000052#include "i915_query.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010053#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070054#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080055#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070056
Kristian Høgsberg112b7152009-01-04 16:55:33 -050057static struct drm_driver driver;
58
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000059#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010060static unsigned int i915_load_fail_count;
61
62bool __i915_inject_load_failure(const char *func, int line)
63{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000064 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010065 return false;
66
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000067 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010068 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000069 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010070 return true;
71 }
72
73 return false;
74}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000075#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010076
77#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
78#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
79 "providing the dmesg log by booting with drm.debug=0xf"
80
81void
82__i915_printk(struct drm_i915_private *dev_priv, const char *level,
83 const char *fmt, ...)
84{
85 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030086 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010087 bool is_error = level[1] <= KERN_ERR[1];
88 bool is_debug = level[1] == KERN_DEBUG[1];
89 struct va_format vaf;
90 va_list args;
91
92 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
93 return;
94
95 va_start(args, fmt);
96
97 vaf.fmt = fmt;
98 vaf.va = &args;
99
David Weinehallc49d13e2016-08-22 13:32:42 +0300100 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100101 __builtin_return_address(0), &vaf);
102
103 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300104 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100105 shown_bug_once = true;
106 }
107
108 va_end(args);
109}
110
111static bool i915_error_injected(struct drm_i915_private *dev_priv)
112{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000113#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000114 return i915_modparams.inject_load_failure &&
115 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000116#else
117 return false;
118#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100119}
120
121#define i915_load_error(dev_priv, fmt, ...) \
122 __i915_printk(dev_priv, \
123 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
124 fmt, ##__VA_ARGS__)
125
Jani Nikulada6c10c22018-02-05 19:31:36 +0200126/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
127static enum intel_pch
128intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
129{
130 switch (id) {
131 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
132 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
133 WARN_ON(!IS_GEN5(dev_priv));
134 return PCH_IBX;
135 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
136 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
137 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
138 return PCH_CPT;
139 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
140 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
141 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
142 /* PantherPoint is CPT compatible */
143 return PCH_CPT;
144 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
145 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
146 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
147 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
148 return PCH_LPT;
149 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
150 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
151 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
152 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
153 return PCH_LPT;
154 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
155 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
156 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
157 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
158 /* WildcatPoint is LPT compatible */
159 return PCH_LPT;
160 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
161 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
162 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
163 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
164 /* WildcatPoint is LPT compatible */
165 return PCH_LPT;
166 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
167 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
168 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
169 return PCH_SPT;
170 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
171 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
172 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
173 return PCH_SPT;
174 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
175 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
176 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
177 !IS_COFFEELAKE(dev_priv));
178 return PCH_KBP;
179 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
180 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
181 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
182 return PCH_CNP;
183 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
184 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
185 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
186 return PCH_CNP;
187 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
188 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
189 WARN_ON(!IS_ICELAKE(dev_priv));
190 return PCH_ICP;
191 default:
192 return PCH_NONE;
193 }
194}
Chris Wilson0673ad42016-06-24 14:00:22 +0100195
Jani Nikula435ad2c2018-02-05 19:31:37 +0200196static bool intel_is_virt_pch(unsigned short id,
197 unsigned short svendor, unsigned short sdevice)
198{
199 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
200 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
201 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
202 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
203 sdevice == PCI_SUBDEVICE_ID_QEMU));
204}
205
Jani Nikula40ace642018-02-05 19:31:38 +0200206static unsigned short
207intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100208{
Jani Nikula40ace642018-02-05 19:31:38 +0200209 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100210
211 /*
212 * In a virtualized passthrough environment we can be in a
213 * setup where the ISA bridge is not able to be passed through.
214 * In this case, a south bridge can be emulated and we have to
215 * make an educated guess as to which PCH is really there.
216 */
217
Jani Nikula40ace642018-02-05 19:31:38 +0200218 if (IS_GEN5(dev_priv))
219 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
220 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
221 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
222 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
223 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
224 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
225 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
226 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
227 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
228 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
229 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100230
Jani Nikula40ace642018-02-05 19:31:38 +0200231 if (id)
232 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
233 else
234 DRM_DEBUG_KMS("Assuming no PCH\n");
235
236 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100237}
238
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000239static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800240{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200241 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800242
Ben Widawskyce1bb322013-04-05 13:12:44 -0700243 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
244 * (which really amounts to a PCH but no South Display).
245 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000246 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700247 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700248 return;
249 }
250
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800251 /*
252 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
253 * make graphics device passthrough work easy for VMM, that only
254 * need to expose ISA bridge to let driver know the real hardware
255 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800256 *
257 * In some virtualized environments (e.g. XEN), there is irrelevant
258 * ISA bridge in the system. To work reliably, we should scan trhough
259 * all the ISA bridge devices and check for the first match, instead
260 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800261 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200262 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200263 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200264 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300265
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200266 if (pch->vendor != PCI_VENDOR_ID_INTEL)
267 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700268
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200269 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200270
Jani Nikulada6c10c22018-02-05 19:31:36 +0200271 pch_type = intel_pch_type(dev_priv, id);
272 if (pch_type != PCH_NONE) {
273 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200274 dev_priv->pch_id = id;
275 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200276 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200277 pch->subsystem_device)) {
278 id = intel_virt_detect_pch(dev_priv);
279 if (id) {
280 pch_type = intel_pch_type(dev_priv, id);
281 if (WARN_ON(pch_type == PCH_NONE))
282 pch_type = PCH_NOP;
283 } else {
284 pch_type = PCH_NOP;
285 }
286 dev_priv->pch_type = pch_type;
287 dev_priv->pch_id = id;
288 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800289 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800290 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800291 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200292 DRM_DEBUG_KMS("No PCH found.\n");
293
294 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800295}
296
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200297static int i915_getparam_ioctl(struct drm_device *dev, void *data,
298 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100299{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100300 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300301 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100302 drm_i915_getparam_t *param = data;
303 int value;
304
305 switch (param->param) {
306 case I915_PARAM_IRQ_ACTIVE:
307 case I915_PARAM_ALLOW_BATCHBUFFER:
308 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800309 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100310 /* Reject all old ums/dri params. */
311 return -ENODEV;
312 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300313 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100314 break;
315 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300316 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100317 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100318 case I915_PARAM_NUM_FENCES_AVAIL:
319 value = dev_priv->num_fence_regs;
320 break;
321 case I915_PARAM_HAS_OVERLAY:
322 value = dev_priv->overlay ? 1 : 0;
323 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100324 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530325 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100326 break;
327 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530328 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100329 break;
330 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530331 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100332 break;
333 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530334 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100335 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100336 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300337 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100338 break;
339 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300340 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100341 break;
342 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300343 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100344 break;
345 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000346 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100348 case I915_PARAM_HAS_SECURE_BATCHES:
349 value = capable(CAP_SYS_ADMIN);
350 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100351 case I915_PARAM_CMD_PARSER_VERSION:
352 value = i915_cmd_parser_get_version(dev_priv);
353 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100354 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300355 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100356 if (!value)
357 return -ENODEV;
358 break;
359 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300360 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100361 if (!value)
362 return -ENODEV;
363 break;
364 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000365 value = i915_modparams.enable_hangcheck &&
366 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100367 if (value && intel_has_reset_engine(dev_priv))
368 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100369 break;
370 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300371 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100372 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100373 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300374 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100375 break;
376 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300377 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100378 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800379 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530380 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800381 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530382 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800383 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100384 case I915_PARAM_MMAP_GTT_VERSION:
385 /* Though we've started our numbering from 1, and so class all
386 * earlier versions as 0, in effect their value is undefined as
387 * the ioctl will report EINVAL for the unknown param!
388 */
389 value = i915_gem_mmap_gtt_version();
390 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000391 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000392 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000393 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100394
David Weinehall16162472016-09-02 13:46:17 +0300395 case I915_PARAM_MMAP_VERSION:
396 /* Remember to bump this if the version changes! */
397 case I915_PARAM_HAS_GEM:
398 case I915_PARAM_HAS_PAGEFLIPPING:
399 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
400 case I915_PARAM_HAS_RELAXED_FENCING:
401 case I915_PARAM_HAS_COHERENT_RINGS:
402 case I915_PARAM_HAS_RELAXED_DELTA:
403 case I915_PARAM_HAS_GEN7_SOL_RESET:
404 case I915_PARAM_HAS_WAIT_TIMEOUT:
405 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
406 case I915_PARAM_HAS_PINNED_BATCHES:
407 case I915_PARAM_HAS_EXEC_NO_RELOC:
408 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
409 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
410 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000411 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000412 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100413 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100414 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100415 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300416 /* For the time being all of these are always true;
417 * if some supported hardware does not have one of these
418 * features this value needs to be provided from
419 * INTEL_INFO(), a feature macro, or similar.
420 */
421 value = 1;
422 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000423 case I915_PARAM_HAS_CONTEXT_ISOLATION:
424 value = intel_engines_has_context_isolation(dev_priv);
425 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100426 case I915_PARAM_SLICE_MASK:
427 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
428 if (!value)
429 return -ENODEV;
430 break;
Robert Braggf5320232017-06-13 12:23:00 +0100431 case I915_PARAM_SUBSLICE_MASK:
Lionel Landwerlin8cc76692018-03-06 12:28:52 +0000432 value = INTEL_INFO(dev_priv)->sseu.subslice_mask[0];
Robert Braggf5320232017-06-13 12:23:00 +0100433 if (!value)
434 return -ENODEV;
435 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000436 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000437 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000438 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100439 default:
440 DRM_DEBUG("Unknown parameter %d\n", param->param);
441 return -EINVAL;
442 }
443
Chris Wilsondda33002016-06-24 14:00:23 +0100444 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100445 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100446
447 return 0;
448}
449
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000450static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100451{
Chris Wilson0673ad42016-06-24 14:00:22 +0100452 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
453 if (!dev_priv->bridge_dev) {
454 DRM_ERROR("bridge device not found\n");
455 return -1;
456 }
457 return 0;
458}
459
460/* Allocate space for the MCH regs if needed, return nonzero on error */
461static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000462intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100463{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000464 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100465 u32 temp_lo, temp_hi = 0;
466 u64 mchbar_addr;
467 int ret;
468
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000469 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100470 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
471 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
472 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
473
474 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
475#ifdef CONFIG_PNP
476 if (mchbar_addr &&
477 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
478 return 0;
479#endif
480
481 /* Get some space for it */
482 dev_priv->mch_res.name = "i915 MCHBAR";
483 dev_priv->mch_res.flags = IORESOURCE_MEM;
484 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
485 &dev_priv->mch_res,
486 MCHBAR_SIZE, MCHBAR_SIZE,
487 PCIBIOS_MIN_MEM,
488 0, pcibios_align_resource,
489 dev_priv->bridge_dev);
490 if (ret) {
491 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
492 dev_priv->mch_res.start = 0;
493 return ret;
494 }
495
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000496 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100497 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
498 upper_32_bits(dev_priv->mch_res.start));
499
500 pci_write_config_dword(dev_priv->bridge_dev, reg,
501 lower_32_bits(dev_priv->mch_res.start));
502 return 0;
503}
504
505/* Setup MCHBAR if possible, return true if we should disable it again */
506static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000507intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100508{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000509 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100510 u32 temp;
511 bool enabled;
512
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100513 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100514 return;
515
516 dev_priv->mchbar_need_disable = false;
517
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100518 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100519 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
520 enabled = !!(temp & DEVEN_MCHBAR_EN);
521 } else {
522 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
523 enabled = temp & 1;
524 }
525
526 /* If it's already enabled, don't have to do anything */
527 if (enabled)
528 return;
529
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000530 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100531 return;
532
533 dev_priv->mchbar_need_disable = true;
534
535 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100536 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100537 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
538 temp | DEVEN_MCHBAR_EN);
539 } else {
540 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
541 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
542 }
543}
544
545static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000546intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100547{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000548 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100549
550 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100551 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100552 u32 deven_val;
553
554 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
555 &deven_val);
556 deven_val &= ~DEVEN_MCHBAR_EN;
557 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
558 deven_val);
559 } else {
560 u32 mchbar_val;
561
562 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
563 &mchbar_val);
564 mchbar_val &= ~1;
565 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
566 mchbar_val);
567 }
568 }
569
570 if (dev_priv->mch_res.start)
571 release_resource(&dev_priv->mch_res);
572}
573
574/* true = enable decode, false = disable decoder */
575static unsigned int i915_vga_set_decode(void *cookie, bool state)
576{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000577 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100578
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000579 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100580 if (state)
581 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
582 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
583 else
584 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
585}
586
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000587static int i915_resume_switcheroo(struct drm_device *dev);
588static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
589
Chris Wilson0673ad42016-06-24 14:00:22 +0100590static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
591{
592 struct drm_device *dev = pci_get_drvdata(pdev);
593 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
594
595 if (state == VGA_SWITCHEROO_ON) {
596 pr_info("switched on\n");
597 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
598 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300599 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100600 i915_resume_switcheroo(dev);
601 dev->switch_power_state = DRM_SWITCH_POWER_ON;
602 } else {
603 pr_info("switched off\n");
604 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
605 i915_suspend_switcheroo(dev, pmm);
606 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
607 }
608}
609
610static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
611{
612 struct drm_device *dev = pci_get_drvdata(pdev);
613
614 /*
615 * FIXME: open_count is protected by drm_global_mutex but that would lead to
616 * locking inversion with the driver load path. And the access here is
617 * completely racy anyway. So don't bother with locking for now.
618 */
619 return dev->open_count == 0;
620}
621
622static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
623 .set_gpu_state = i915_switcheroo_set_state,
624 .reprobe = NULL,
625 .can_switch = i915_switcheroo_can_switch,
626};
627
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100628static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100629{
Chris Wilson3b19f162017-07-18 14:41:24 +0100630 /* Flush any outstanding unpin_work. */
631 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100632
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100633 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700634 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100635 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000636 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100637 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100638 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100639
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530640 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100641 i915_gem_cleanup_userptr(dev_priv);
642
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000643 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100644
Chris Wilson829a0af2017-06-20 12:05:45 +0100645 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100646}
647
648static int i915_load_modeset_init(struct drm_device *dev)
649{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100650 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300651 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100652 int ret;
653
654 if (i915_inject_load_failure())
655 return -ENODEV;
656
Jani Nikula66578852017-03-10 15:27:57 +0200657 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100658
659 /* If we have > 1 VGA cards, then we need to arbitrate access
660 * to the common VGA resources.
661 *
662 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
663 * then we do not take part in VGA arbitration and the
664 * vga_client_register() fails with -ENODEV.
665 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000666 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100667 if (ret && ret != -ENODEV)
668 goto out;
669
670 intel_register_dsm_handler();
671
David Weinehall52a05c32016-08-22 13:32:44 +0300672 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100673 if (ret)
674 goto cleanup_vga_client;
675
676 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
677 intel_update_rawclk(dev_priv);
678
679 intel_power_domains_init_hw(dev_priv, false);
680
681 intel_csr_ucode_init(dev_priv);
682
683 ret = intel_irq_install(dev_priv);
684 if (ret)
685 goto cleanup_csr;
686
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000687 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100688
689 /* Important: The output setup functions called by modeset_init need
690 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300691 ret = intel_modeset_init(dev);
692 if (ret)
693 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100694
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100695 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100696
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000697 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100698 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700699 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100700
Chris Wilsond378a3e2017-11-10 14:26:31 +0000701 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100702
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000703 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100704 return 0;
705
706 ret = intel_fbdev_init(dev);
707 if (ret)
708 goto cleanup_gem;
709
710 /* Only enable hotplug handling once the fbdev is fully set up. */
711 intel_hpd_init(dev_priv);
712
Chris Wilson0673ad42016-06-24 14:00:22 +0100713 return 0;
714
715cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000716 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300717 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100718 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700719cleanup_uc:
720 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100721cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100722 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000723 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100724cleanup_csr:
725 intel_csr_ucode_fini(dev_priv);
726 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300727 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100728cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300729 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100730out:
731 return ret;
732}
733
Chris Wilson0673ad42016-06-24 14:00:22 +0100734static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
735{
736 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100737 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100738 struct i915_ggtt *ggtt = &dev_priv->ggtt;
739 bool primary;
740 int ret;
741
742 ap = alloc_apertures(1);
743 if (!ap)
744 return -ENOMEM;
745
Matthew Auld73ebd502017-12-11 15:18:20 +0000746 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100747 ap->ranges[0].size = ggtt->mappable_end;
748
749 primary =
750 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
751
Daniel Vetter44adece2016-08-10 18:52:34 +0200752 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100753
754 kfree(ap);
755
756 return ret;
757}
Chris Wilson0673ad42016-06-24 14:00:22 +0100758
759#if !defined(CONFIG_VGA_CONSOLE)
760static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
761{
762 return 0;
763}
764#elif !defined(CONFIG_DUMMY_CONSOLE)
765static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
766{
767 return -ENODEV;
768}
769#else
770static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
771{
772 int ret = 0;
773
774 DRM_INFO("Replacing VGA console driver\n");
775
776 console_lock();
777 if (con_is_bound(&vga_con))
778 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
779 if (ret == 0) {
780 ret = do_unregister_con_driver(&vga_con);
781
782 /* Ignore "already unregistered". */
783 if (ret == -ENODEV)
784 ret = 0;
785 }
786 console_unlock();
787
788 return ret;
789}
790#endif
791
Chris Wilson0673ad42016-06-24 14:00:22 +0100792static void intel_init_dpio(struct drm_i915_private *dev_priv)
793{
794 /*
795 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
796 * CHV x1 PHY (DP/HDMI D)
797 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
798 */
799 if (IS_CHERRYVIEW(dev_priv)) {
800 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
801 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
802 } else if (IS_VALLEYVIEW(dev_priv)) {
803 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
804 }
805}
806
807static int i915_workqueues_init(struct drm_i915_private *dev_priv)
808{
809 /*
810 * The i915 workqueue is primarily used for batched retirement of
811 * requests (and thus managing bo) once the task has been completed
Chris Wilsone61e0f52018-02-21 09:56:36 +0000812 * by the GPU. i915_retire_requests() is called directly when we
Chris Wilson0673ad42016-06-24 14:00:22 +0100813 * need high-priority retirement, such as waiting for an explicit
814 * bo.
815 *
816 * It is also used for periodic low-priority events, such as
817 * idle-timers and recording error state.
818 *
819 * All tasks on the workqueue are expected to acquire the dev mutex
820 * so there is no point in running more than one instance of the
821 * workqueue at any time. Use an ordered one.
822 */
823 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
824 if (dev_priv->wq == NULL)
825 goto out_err;
826
827 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
828 if (dev_priv->hotplug.dp_wq == NULL)
829 goto out_free_wq;
830
Chris Wilson0673ad42016-06-24 14:00:22 +0100831 return 0;
832
Chris Wilson0673ad42016-06-24 14:00:22 +0100833out_free_wq:
834 destroy_workqueue(dev_priv->wq);
835out_err:
836 DRM_ERROR("Failed to allocate workqueues.\n");
837
838 return -ENOMEM;
839}
840
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000841static void i915_engines_cleanup(struct drm_i915_private *i915)
842{
843 struct intel_engine_cs *engine;
844 enum intel_engine_id id;
845
846 for_each_engine(engine, i915, id)
847 kfree(engine);
848}
849
Chris Wilson0673ad42016-06-24 14:00:22 +0100850static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
851{
Chris Wilson0673ad42016-06-24 14:00:22 +0100852 destroy_workqueue(dev_priv->hotplug.dp_wq);
853 destroy_workqueue(dev_priv->wq);
854}
855
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300856/*
857 * We don't keep the workarounds for pre-production hardware, so we expect our
858 * driver to fail on these machines in one way or another. A little warning on
859 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000860 *
861 * Our policy for removing pre-production workarounds is to keep the
862 * current gen workarounds as a guide to the bring-up of the next gen
863 * (workarounds have a habit of persisting!). Anything older than that
864 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300865 */
866static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
867{
Chris Wilson248a1242017-01-30 10:44:56 +0000868 bool pre = false;
869
870 pre |= IS_HSW_EARLY_SDV(dev_priv);
871 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000872 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000873
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000874 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300875 DRM_ERROR("This is a pre-production stepping. "
876 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000877 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
878 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300879}
880
Chris Wilson0673ad42016-06-24 14:00:22 +0100881/**
882 * i915_driver_init_early - setup state not requiring device access
883 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000884 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100885 *
886 * Initialize everything that is a "SW-only" state, that is state not
887 * requiring accessing the device or exposing the driver via kernel internal
888 * or userspace interfaces. Example steps belonging here: lock initialization,
889 * system memory allocation, setting up device specific attributes and
890 * function hooks not requiring accessing the device.
891 */
892static int i915_driver_init_early(struct drm_i915_private *dev_priv,
893 const struct pci_device_id *ent)
894{
895 const struct intel_device_info *match_info =
896 (struct intel_device_info *)ent->driver_data;
897 struct intel_device_info *device_info;
898 int ret = 0;
899
900 if (i915_inject_load_failure())
901 return -ENODEV;
902
903 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100904 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100905 memcpy(device_info, match_info, sizeof(*device_info));
906 device_info->device_id = dev_priv->drm.pdev->device;
907
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100908 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
909 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100910 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 spin_lock_init(&dev_priv->irq_lock);
912 spin_lock_init(&dev_priv->gpu_error.lock);
913 mutex_init(&dev_priv->backlight_lock);
914 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500915
Chris Wilson0673ad42016-06-24 14:00:22 +0100916 mutex_init(&dev_priv->sb_lock);
917 mutex_init(&dev_priv->modeset_restore_lock);
918 mutex_init(&dev_priv->av_mutex);
919 mutex_init(&dev_priv->wm.wm_mutex);
920 mutex_init(&dev_priv->pps_mutex);
921
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100922 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100923 i915_memcpy_init_early(dev_priv);
924
Chris Wilson0673ad42016-06-24 14:00:22 +0100925 ret = i915_workqueues_init(dev_priv);
926 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000927 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100928
Chris Wilson0673ad42016-06-24 14:00:22 +0100929 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000930 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100931
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000932 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100933 intel_init_dpio(dev_priv);
934 intel_power_domains_init(dev_priv);
935 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200936 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100937 intel_init_display_hooks(dev_priv);
938 intel_init_clock_gating_hooks(dev_priv);
939 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000940 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100941 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300942 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100943
David Weinehall36cdd012016-08-22 13:59:31 +0300944 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100945
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300946 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100947
948 return 0;
949
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300950err_irq:
951 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100952 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000953err_engines:
954 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 return ret;
956}
957
958/**
959 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
960 * @dev_priv: device private
961 */
962static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
963{
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000964 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300965 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100966 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000967 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100968}
969
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000970static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100971{
David Weinehall52a05c32016-08-22 13:32:44 +0300972 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100973 int mmio_bar;
974 int mmio_size;
975
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100976 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100977 /*
978 * Before gen4, the registers and the GTT are behind different BARs.
979 * However, from gen4 onwards, the registers and the GTT are shared
980 * in the same BAR, so we want to restrict this ioremap from
981 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
982 * the register BAR remains the same size for all the earlier
983 * generations up to Ironlake.
984 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000985 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100986 mmio_size = 512 * 1024;
987 else
988 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300989 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100990 if (dev_priv->regs == NULL) {
991 DRM_ERROR("failed to map registers\n");
992
993 return -EIO;
994 }
995
996 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000997 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100998
999 return 0;
1000}
1001
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001002static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001003{
David Weinehall52a05c32016-08-22 13:32:44 +03001004 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001005
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001006 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001007 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001008}
1009
1010/**
1011 * i915_driver_init_mmio - setup device MMIO
1012 * @dev_priv: device private
1013 *
1014 * Setup minimal device state necessary for MMIO accesses later in the
1015 * initialization sequence. The setup here should avoid any other device-wide
1016 * side effects or exposing the driver via kernel internal or user space
1017 * interfaces.
1018 */
1019static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1020{
Chris Wilson0673ad42016-06-24 14:00:22 +01001021 int ret;
1022
1023 if (i915_inject_load_failure())
1024 return -ENODEV;
1025
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001026 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001027 return -EIO;
1028
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001029 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001030 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001031 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001032
1033 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001034
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001035 intel_uc_init_mmio(dev_priv);
1036
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001037 ret = intel_engines_init_mmio(dev_priv);
1038 if (ret)
1039 goto err_uncore;
1040
Chris Wilson24145512017-01-24 11:01:35 +00001041 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001042
1043 return 0;
1044
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001045err_uncore:
1046 intel_uncore_fini(dev_priv);
1047err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001048 pci_dev_put(dev_priv->bridge_dev);
1049
1050 return ret;
1051}
1052
1053/**
1054 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1055 * @dev_priv: device private
1056 */
1057static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1058{
Chris Wilson0673ad42016-06-24 14:00:22 +01001059 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001060 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001061 pci_dev_put(dev_priv->bridge_dev);
1062}
1063
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001064static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1065{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001066 /*
1067 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1068 * user's requested state against the hardware/driver capabilities. We
1069 * do this now so that we can print out any log messages once rather
1070 * than every time we check intel_enable_ppgtt().
1071 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001072 i915_modparams.enable_ppgtt =
1073 intel_sanitize_enable_ppgtt(dev_priv,
1074 i915_modparams.enable_ppgtt);
1075 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001076
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001077 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001078}
1079
Chris Wilson0673ad42016-06-24 14:00:22 +01001080/**
1081 * i915_driver_init_hw - setup state requiring device access
1082 * @dev_priv: device private
1083 *
1084 * Setup state that requires accessing the device, but doesn't require
1085 * exposing the driver via kernel internal or userspace interfaces.
1086 */
1087static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1088{
David Weinehall52a05c32016-08-22 13:32:44 +03001089 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001090 int ret;
1091
1092 if (i915_inject_load_failure())
1093 return -ENODEV;
1094
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001095 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001096
1097 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001098
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001099 i915_perf_init(dev_priv);
1100
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001101 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001102 if (ret)
1103 return ret;
1104
Chris Wilson0673ad42016-06-24 14:00:22 +01001105 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1106 * otherwise the vga fbdev driver falls over. */
1107 ret = i915_kick_out_firmware_fb(dev_priv);
1108 if (ret) {
1109 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1110 goto out_ggtt;
1111 }
1112
1113 ret = i915_kick_out_vgacon(dev_priv);
1114 if (ret) {
1115 DRM_ERROR("failed to remove conflicting VGA console\n");
1116 goto out_ggtt;
1117 }
1118
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001119 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001120 if (ret)
1121 return ret;
1122
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001123 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001124 if (ret) {
1125 DRM_ERROR("failed to enable GGTT\n");
1126 goto out_ggtt;
1127 }
1128
David Weinehall52a05c32016-08-22 13:32:44 +03001129 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001130
1131 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001132 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001133 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001134 if (ret) {
1135 DRM_ERROR("failed to set DMA mask\n");
1136
1137 goto out_ggtt;
1138 }
1139 }
1140
Chris Wilson0673ad42016-06-24 14:00:22 +01001141 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1142 * using 32bit addressing, overwriting memory if HWS is located
1143 * above 4GB.
1144 *
1145 * The documentation also mentions an issue with undefined
1146 * behaviour if any general state is accessed within a page above 4GB,
1147 * which also needs to be handled carefully.
1148 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001149 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001150 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001151
1152 if (ret) {
1153 DRM_ERROR("failed to set DMA mask\n");
1154
1155 goto out_ggtt;
1156 }
1157 }
1158
Chris Wilson0673ad42016-06-24 14:00:22 +01001159 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1160 PM_QOS_DEFAULT_VALUE);
1161
1162 intel_uncore_sanitize(dev_priv);
1163
1164 intel_opregion_setup(dev_priv);
1165
1166 i915_gem_load_init_fences(dev_priv);
1167
1168 /* On the 945G/GM, the chipset reports the MSI capability on the
1169 * integrated graphics even though the support isn't actually there
1170 * according to the published specs. It doesn't appear to function
1171 * correctly in testing on 945G.
1172 * This may be a side effect of MSI having been made available for PEG
1173 * and the registers being closely associated.
1174 *
1175 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001176 * be lost or delayed, and was defeatured. MSI interrupts seem to
1177 * get lost on g4x as well, and interrupt delivery seems to stay
1178 * properly dead afterwards. So we'll just disable them for all
1179 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001180 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001181 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001182 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001183 DRM_DEBUG_DRIVER("can't enable MSI");
1184 }
1185
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001186 ret = intel_gvt_init(dev_priv);
1187 if (ret)
1188 goto out_ggtt;
1189
Chris Wilson0673ad42016-06-24 14:00:22 +01001190 return 0;
1191
1192out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001193 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001194
1195 return ret;
1196}
1197
1198/**
1199 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1200 * @dev_priv: device private
1201 */
1202static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1203{
David Weinehall52a05c32016-08-22 13:32:44 +03001204 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001205
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001206 i915_perf_fini(dev_priv);
1207
David Weinehall52a05c32016-08-22 13:32:44 +03001208 if (pdev->msi_enabled)
1209 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001210
1211 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001212 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001213}
1214
1215/**
1216 * i915_driver_register - register the driver with the rest of the system
1217 * @dev_priv: device private
1218 *
1219 * Perform any steps necessary to make the driver available via kernel
1220 * internal or userspace interfaces.
1221 */
1222static void i915_driver_register(struct drm_i915_private *dev_priv)
1223{
Chris Wilson91c8a322016-07-05 10:40:23 +01001224 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001225
Chris Wilson848b3652017-11-23 11:53:37 +00001226 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001227 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001228
1229 /*
1230 * Notify a valid surface after modesetting,
1231 * when running inside a VM.
1232 */
1233 if (intel_vgpu_active(dev_priv))
1234 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1235
1236 /* Reveal our presence to userspace */
1237 if (drm_dev_register(dev, 0) == 0) {
1238 i915_debugfs_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001239 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001240
Michał Winiarski950724b2018-03-08 16:46:54 +01001241 /* Depends on debugfs having been initialized */
1242 intel_uc_register(dev_priv);
1243
Robert Bragg442b8c02016-11-07 19:49:53 +00001244 /* Depends on sysfs having been initialized */
1245 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001246 } else
1247 DRM_ERROR("Failed to register driver for userspace access!\n");
1248
1249 if (INTEL_INFO(dev_priv)->num_pipes) {
1250 /* Must be done after probing outputs */
1251 intel_opregion_register(dev_priv);
1252 acpi_video_register();
1253 }
1254
1255 if (IS_GEN5(dev_priv))
1256 intel_gpu_ips_init(dev_priv);
1257
Jerome Anandeef57322017-01-25 04:27:49 +05301258 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001259
1260 /*
1261 * Some ports require correctly set-up hpd registers for detection to
1262 * work properly (leading to ghost connected connector status), e.g. VGA
1263 * on gm45. Hence we can only set up the initial fbdev config after hpd
1264 * irqs are fully enabled. We do it last so that the async config
1265 * cannot run before the connectors are registered.
1266 */
1267 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001268
1269 /*
1270 * We need to coordinate the hotplugs with the asynchronous fbdev
1271 * configuration, for which we use the fbdev->async_cookie.
1272 */
1273 if (INTEL_INFO(dev_priv)->num_pipes)
1274 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001275}
1276
1277/**
1278 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1279 * @dev_priv: device private
1280 */
1281static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1282{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001283 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301284 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001285
Chris Wilson448aa912017-11-28 11:01:47 +00001286 /*
1287 * After flushing the fbdev (incl. a late async config which will
1288 * have delayed queuing of a hotplug event), then flush the hotplug
1289 * events.
1290 */
1291 drm_kms_helper_poll_fini(&dev_priv->drm);
1292
Chris Wilson0673ad42016-06-24 14:00:22 +01001293 intel_gpu_ips_teardown();
1294 acpi_video_unregister();
1295 intel_opregion_unregister(dev_priv);
1296
Robert Bragg442b8c02016-11-07 19:49:53 +00001297 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001298 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001299
David Weinehall694c2822016-08-22 13:32:43 +03001300 i915_teardown_sysfs(dev_priv);
Michał Winiarski950724b2018-03-08 16:46:54 +01001301 intel_uc_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001302 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001303
Chris Wilson848b3652017-11-23 11:53:37 +00001304 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001305}
1306
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001307static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1308{
1309 if (drm_debug & DRM_UT_DRIVER) {
1310 struct drm_printer p = drm_debug_printer("i915 device info:");
1311
1312 intel_device_info_dump(&dev_priv->info, &p);
1313 intel_device_info_dump_runtime(&dev_priv->info, &p);
1314 }
1315
1316 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1317 DRM_INFO("DRM_I915_DEBUG enabled\n");
1318 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1319 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1320}
1321
Chris Wilson0673ad42016-06-24 14:00:22 +01001322/**
1323 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001324 * @pdev: PCI device
1325 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001326 *
1327 * The driver load routine has to do several things:
1328 * - drive output discovery via intel_modeset_init()
1329 * - initialize the memory manager
1330 * - allocate initial config memory
1331 * - setup the DRM framebuffer with the allocated memory
1332 */
Chris Wilson42f55512016-06-24 14:00:26 +01001333int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001334{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001335 const struct intel_device_info *match_info =
1336 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001337 struct drm_i915_private *dev_priv;
1338 int ret;
1339
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001340 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001341 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001342 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001343
Chris Wilson0673ad42016-06-24 14:00:22 +01001344 ret = -ENOMEM;
1345 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1346 if (dev_priv)
1347 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1348 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001349 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001350 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001351 }
1352
Chris Wilson0673ad42016-06-24 14:00:22 +01001353 dev_priv->drm.pdev = pdev;
1354 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001355
1356 ret = pci_enable_device(pdev);
1357 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001358 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001359
1360 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001361 /*
1362 * Disable the system suspend direct complete optimization, which can
1363 * leave the device suspended skipping the driver's suspend handlers
1364 * if the device was already runtime suspended. This is needed due to
1365 * the difference in our runtime and system suspend sequence and
1366 * becaue the HDA driver may require us to enable the audio power
1367 * domain during system suspend.
1368 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001369 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001370
1371 ret = i915_driver_init_early(dev_priv, ent);
1372 if (ret < 0)
1373 goto out_pci_disable;
1374
1375 intel_runtime_pm_get(dev_priv);
1376
1377 ret = i915_driver_init_mmio(dev_priv);
1378 if (ret < 0)
1379 goto out_runtime_pm_put;
1380
1381 ret = i915_driver_init_hw(dev_priv);
1382 if (ret < 0)
1383 goto out_cleanup_mmio;
1384
1385 /*
1386 * TODO: move the vblank init and parts of modeset init steps into one
1387 * of the i915_driver_init_/i915_driver_register functions according
1388 * to the role/effect of the given init step.
1389 */
1390 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001391 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001392 INTEL_INFO(dev_priv)->num_pipes);
1393 if (ret)
1394 goto out_cleanup_hw;
1395 }
1396
Chris Wilson91c8a322016-07-05 10:40:23 +01001397 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001398 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001399 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001400
1401 i915_driver_register(dev_priv);
1402
1403 intel_runtime_pm_enable(dev_priv);
1404
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301405 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301406
Chris Wilson0673ad42016-06-24 14:00:22 +01001407 intel_runtime_pm_put(dev_priv);
1408
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001409 i915_welcome_messages(dev_priv);
1410
Chris Wilson0673ad42016-06-24 14:00:22 +01001411 return 0;
1412
Chris Wilson0673ad42016-06-24 14:00:22 +01001413out_cleanup_hw:
1414 i915_driver_cleanup_hw(dev_priv);
1415out_cleanup_mmio:
1416 i915_driver_cleanup_mmio(dev_priv);
1417out_runtime_pm_put:
1418 intel_runtime_pm_put(dev_priv);
1419 i915_driver_cleanup_early(dev_priv);
1420out_pci_disable:
1421 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001422out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001423 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001424 drm_dev_fini(&dev_priv->drm);
1425out_free:
1426 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001427 return ret;
1428}
1429
Chris Wilson42f55512016-06-24 14:00:26 +01001430void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001431{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001432 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001433 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001434
Daniel Vetter99c539b2017-07-15 00:46:56 +02001435 i915_driver_unregister(dev_priv);
1436
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001437 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001438 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001439
1440 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1441
Daniel Vetter18dddad2017-03-21 17:41:49 +01001442 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001443
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001444 intel_gvt_cleanup(dev_priv);
1445
Chris Wilson0673ad42016-06-24 14:00:22 +01001446 intel_modeset_cleanup(dev);
1447
Hans de Goede785f0762018-02-14 09:21:49 +01001448 intel_bios_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001449
David Weinehall52a05c32016-08-22 13:32:44 +03001450 vga_switcheroo_unregister_client(pdev);
1451 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001452
1453 intel_csr_ucode_fini(dev_priv);
1454
1455 /* Free error state after interrupts are fully disabled. */
1456 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001457 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001458
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001459 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001460 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001461 intel_fbc_cleanup_cfb(dev_priv);
1462
1463 intel_power_domains_fini(dev_priv);
1464
1465 i915_driver_cleanup_hw(dev_priv);
1466 i915_driver_cleanup_mmio(dev_priv);
1467
1468 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001469}
1470
1471static void i915_driver_release(struct drm_device *dev)
1472{
1473 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001474
1475 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001476 drm_dev_fini(&dev_priv->drm);
1477
1478 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001479}
1480
1481static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1482{
Chris Wilson829a0af2017-06-20 12:05:45 +01001483 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001484 int ret;
1485
Chris Wilson829a0af2017-06-20 12:05:45 +01001486 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001487 if (ret)
1488 return ret;
1489
1490 return 0;
1491}
1492
1493/**
1494 * i915_driver_lastclose - clean up after all DRM clients have exited
1495 * @dev: DRM device
1496 *
1497 * Take care of cleaning up after all DRM clients have exited. In the
1498 * mode setting case, we want to restore the kernel's initial mode (just
1499 * in case the last client left us in a bad state).
1500 *
1501 * Additionally, in the non-mode setting case, we'll tear down the GTT
1502 * and DMA structures, since the kernel won't be using them, and clea
1503 * up any GEM state.
1504 */
1505static void i915_driver_lastclose(struct drm_device *dev)
1506{
1507 intel_fbdev_restore_mode(dev);
1508 vga_switcheroo_process_delayed_switch();
1509}
1510
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001511static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001512{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001513 struct drm_i915_file_private *file_priv = file->driver_priv;
1514
Chris Wilson0673ad42016-06-24 14:00:22 +01001515 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001516 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001517 i915_gem_release(dev, file);
1518 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001519
1520 kfree(file_priv);
1521}
1522
Imre Deak07f9cd02014-08-18 14:42:45 +03001523static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1524{
Chris Wilson91c8a322016-07-05 10:40:23 +01001525 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001526 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001527
1528 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001529 for_each_intel_encoder(dev, encoder)
1530 if (encoder->suspend)
1531 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001532 drm_modeset_unlock_all(dev);
1533}
1534
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001535static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1536 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001537static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301538
Imre Deakbc872292015-11-18 17:32:30 +02001539static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1540{
1541#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1542 if (acpi_target_system_state() < ACPI_STATE_S3)
1543 return true;
1544#endif
1545 return false;
1546}
Sagar Kambleebc32822014-08-13 23:07:05 +05301547
Imre Deak5e365c32014-10-23 19:23:25 +03001548static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001549{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001550 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001551 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001552 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001553 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001554
Zhang Ruib8efb172013-02-05 15:41:53 +08001555 /* ignore lid events during suspend */
1556 mutex_lock(&dev_priv->modeset_restore_lock);
1557 dev_priv->modeset_restore = MODESET_SUSPENDED;
1558 mutex_unlock(&dev_priv->modeset_restore_lock);
1559
Imre Deak1f814da2015-12-16 02:52:19 +02001560 disable_rpm_wakeref_asserts(dev_priv);
1561
Paulo Zanonic67a4702013-08-19 13:18:09 -03001562 /* We do a lot of poking in a lot of registers, make sure they work
1563 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001564 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001565
Dave Airlie5bcf7192010-12-07 09:20:40 +10001566 drm_kms_helper_poll_disable(dev);
1567
David Weinehall52a05c32016-08-22 13:32:44 +03001568 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001569
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001570 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001571 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001572 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001573 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001574 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001575 }
1576
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001577 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001578
1579 intel_dp_mst_suspend(dev);
1580
1581 intel_runtime_pm_disable_interrupts(dev_priv);
1582 intel_hpd_cancel_work(dev_priv);
1583
1584 intel_suspend_encoders(dev_priv);
1585
Ville Syrjälä712bf362016-10-31 22:37:23 +02001586 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001587
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001588 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001589
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001590 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001591
Imre Deakbc872292015-11-18 17:32:30 +02001592 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001593 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001594
Hans de Goede68f60942017-02-10 11:28:01 +01001595 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001596 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001597
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001598 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001599
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001600 dev_priv->suspend_count++;
1601
Imre Deakf74ed082016-04-18 14:48:21 +03001602 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001603
Imre Deak1f814da2015-12-16 02:52:19 +02001604out:
1605 enable_rpm_wakeref_asserts(dev_priv);
1606
1607 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001608}
1609
David Weinehallc49d13e2016-08-22 13:32:42 +03001610static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001611{
David Weinehallc49d13e2016-08-22 13:32:42 +03001612 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001613 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001614 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001615 int ret;
1616
Imre Deak1f814da2015-12-16 02:52:19 +02001617 disable_rpm_wakeref_asserts(dev_priv);
1618
Imre Deak4c494a52016-10-13 14:34:06 +03001619 intel_display_set_init_power(dev_priv, false);
1620
Imre Deakdd9f31c2017-08-16 17:46:07 +03001621 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001622 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001623 /*
1624 * In case of firmware assisted context save/restore don't manually
1625 * deinit the power domains. This also means the CSR/DMC firmware will
1626 * stay active, it will power down any HW resources as required and
1627 * also enable deeper system power states that would be blocked if the
1628 * firmware was inactive.
1629 */
1630 if (!fw_csr)
1631 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001632
Imre Deak507e1262016-04-20 20:27:54 +03001633 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001634 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001635 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001636 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001637 hsw_enable_pc8(dev_priv);
1638 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1639 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001640
1641 if (ret) {
1642 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001643 if (!fw_csr)
1644 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001645
Imre Deak1f814da2015-12-16 02:52:19 +02001646 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001647 }
1648
David Weinehall52a05c32016-08-22 13:32:44 +03001649 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001650 /*
Imre Deak54875572015-06-30 17:06:47 +03001651 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001652 * the device even though it's already in D3 and hang the machine. So
1653 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001654 * power down the device properly. The issue was seen on multiple old
1655 * GENs with different BIOS vendors, so having an explicit blacklist
1656 * is inpractical; apply the workaround on everything pre GEN6. The
1657 * platforms where the issue was seen:
1658 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1659 * Fujitsu FSC S7110
1660 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001661 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001662 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001663 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001664
Imre Deakbc872292015-11-18 17:32:30 +02001665 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1666
Imre Deak1f814da2015-12-16 02:52:19 +02001667out:
1668 enable_rpm_wakeref_asserts(dev_priv);
1669
1670 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001671}
1672
Matthew Aulda9a251c2016-12-02 10:24:11 +00001673static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001674{
1675 int error;
1676
Chris Wilsonded8b072016-07-05 10:40:22 +01001677 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001678 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001679 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001680 return -ENODEV;
1681 }
1682
Imre Deak0b14cbd2014-09-10 18:16:55 +03001683 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1684 state.event != PM_EVENT_FREEZE))
1685 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001686
1687 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1688 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001689
Imre Deak5e365c32014-10-23 19:23:25 +03001690 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001691 if (error)
1692 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001693
Imre Deakab3be732015-03-02 13:04:41 +02001694 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001695}
1696
Imre Deak5e365c32014-10-23 19:23:25 +03001697static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001698{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001699 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001700 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001701
Imre Deak1f814da2015-12-16 02:52:19 +02001702 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001703 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001704
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001705 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001706 if (ret)
1707 DRM_ERROR("failed to re-enable GGTT\n");
1708
Imre Deakf74ed082016-04-18 14:48:21 +03001709 intel_csr_ucode_resume(dev_priv);
1710
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001711 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001712 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001713 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001714
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001715 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001716
Peter Antoine364aece2015-05-11 08:50:45 +01001717 /*
1718 * Interrupts have to be enabled before any batches are run. If not the
1719 * GPU will hang. i915_gem_init_hw() will initiate batches to
1720 * update/restore the context.
1721 *
Imre Deak908764f2016-11-29 21:40:29 +02001722 * drm_mode_config_reset() needs AUX interrupts.
1723 *
Peter Antoine364aece2015-05-11 08:50:45 +01001724 * Modeset enabling in intel_modeset_init_hw() also needs working
1725 * interrupts.
1726 */
1727 intel_runtime_pm_enable_interrupts(dev_priv);
1728
Imre Deak908764f2016-11-29 21:40:29 +02001729 drm_mode_config_reset(dev);
1730
Chris Wilson37cd3302017-11-12 11:27:38 +00001731 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001732
Daniel Vetterd5818932015-02-23 12:03:26 +01001733 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001734 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001735
1736 spin_lock_irq(&dev_priv->irq_lock);
1737 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001738 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001739 spin_unlock_irq(&dev_priv->irq_lock);
1740
Daniel Vetterd5818932015-02-23 12:03:26 +01001741 intel_dp_mst_resume(dev);
1742
Lyudea16b7652016-03-11 10:57:01 -05001743 intel_display_resume(dev);
1744
Lyudee0b70062016-11-01 21:06:30 -04001745 drm_kms_helper_poll_enable(dev);
1746
Daniel Vetterd5818932015-02-23 12:03:26 +01001747 /*
1748 * ... but also need to make sure that hotplug processing
1749 * doesn't cause havoc. Like in the driver load code we don't
1750 * bother with the tiny race here where we might loose hotplug
1751 * notifications.
1752 * */
1753 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001754
Chris Wilson03d92e42016-05-23 15:08:10 +01001755 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001756
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001757 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001758
Zhang Ruib8efb172013-02-05 15:41:53 +08001759 mutex_lock(&dev_priv->modeset_restore_lock);
1760 dev_priv->modeset_restore = MODESET_DONE;
1761 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001762
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001763 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001764
Imre Deak1f814da2015-12-16 02:52:19 +02001765 enable_rpm_wakeref_asserts(dev_priv);
1766
Chris Wilson074c6ad2014-04-09 09:19:43 +01001767 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001768}
1769
Imre Deak5e365c32014-10-23 19:23:25 +03001770static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001771{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001772 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001773 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001774 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001775
Imre Deak76c4b252014-04-01 19:55:22 +03001776 /*
1777 * We have a resume ordering issue with the snd-hda driver also
1778 * requiring our device to be power up. Due to the lack of a
1779 * parent/child relationship we currently solve this with an early
1780 * resume hook.
1781 *
1782 * FIXME: This should be solved with a special hdmi sink device or
1783 * similar so that power domains can be employed.
1784 */
Imre Deak44410cd2016-04-18 14:45:54 +03001785
1786 /*
1787 * Note that we need to set the power state explicitly, since we
1788 * powered off the device during freeze and the PCI core won't power
1789 * it back up for us during thaw. Powering off the device during
1790 * freeze is not a hard requirement though, and during the
1791 * suspend/resume phases the PCI core makes sure we get here with the
1792 * device powered on. So in case we change our freeze logic and keep
1793 * the device powered we can also remove the following set power state
1794 * call.
1795 */
David Weinehall52a05c32016-08-22 13:32:44 +03001796 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001797 if (ret) {
1798 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1799 goto out;
1800 }
1801
1802 /*
1803 * Note that pci_enable_device() first enables any parent bridge
1804 * device and only then sets the power state for this device. The
1805 * bridge enabling is a nop though, since bridge devices are resumed
1806 * first. The order of enabling power and enabling the device is
1807 * imposed by the PCI core as described above, so here we preserve the
1808 * same order for the freeze/thaw phases.
1809 *
1810 * TODO: eventually we should remove pci_disable_device() /
1811 * pci_enable_enable_device() from suspend/resume. Due to how they
1812 * depend on the device enable refcount we can't anyway depend on them
1813 * disabling/enabling the device.
1814 */
David Weinehall52a05c32016-08-22 13:32:44 +03001815 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001816 ret = -EIO;
1817 goto out;
1818 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001819
David Weinehall52a05c32016-08-22 13:32:44 +03001820 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001821
Imre Deak1f814da2015-12-16 02:52:19 +02001822 disable_rpm_wakeref_asserts(dev_priv);
1823
Wayne Boyer666a4532015-12-09 12:29:35 -08001824 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001825 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001826 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001827 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1828 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001829
Hans de Goede68f60942017-02-10 11:28:01 +01001830 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001831
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001832 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001833 if (!dev_priv->suspended_to_idle)
1834 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001835 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001836 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001837 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001838 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001839
Chris Wilsondc979972016-05-10 14:10:04 +01001840 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001841
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001842 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001843 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001844 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001845 else
1846 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001847
Chris Wilson24145512017-01-24 11:01:35 +00001848 i915_gem_sanitize(dev_priv);
1849
Imre Deak6e35e8a2016-04-18 10:04:19 +03001850 enable_rpm_wakeref_asserts(dev_priv);
1851
Imre Deakbc872292015-11-18 17:32:30 +02001852out:
1853 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001854
1855 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001856}
1857
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001858static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001859{
Imre Deak50a00722014-10-23 19:23:17 +03001860 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001861
Imre Deak097dd832014-10-23 19:23:19 +03001862 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1863 return 0;
1864
Imre Deak5e365c32014-10-23 19:23:25 +03001865 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001866 if (ret)
1867 return ret;
1868
Imre Deak5a175142014-10-23 19:23:18 +03001869 return i915_drm_resume(dev);
1870}
1871
Ben Gamari11ed50e2009-09-14 17:48:45 -04001872/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001873 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001874 * @i915: #drm_i915_private to reset
1875 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001876 *
Chris Wilson780f2622016-09-09 14:11:52 +01001877 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1878 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001879 *
Chris Wilson221fe792016-09-09 14:11:51 +01001880 * Caller must hold the struct_mutex.
1881 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001882 * Procedure is fairly simple:
1883 * - reset the chip using the reset reg
1884 * - re-init context state
1885 * - re-init hardware status page
1886 * - re-init ring buffer
1887 * - re-init interrupt state
1888 * - re-init display
1889 */
Chris Wilson535275d2017-07-21 13:32:37 +01001890void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001891{
Chris Wilson535275d2017-07-21 13:32:37 +01001892 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001893 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001894 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001895
Chris Wilsonf7096d42017-12-01 12:20:11 +00001896 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001897 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001898 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001899
Chris Wilson8c185ec2017-03-16 17:13:02 +00001900 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001901 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001902
Chris Wilsond98c52c2016-04-13 17:35:05 +01001903 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001904 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001905 goto wakeup;
1906
Chris Wilson535275d2017-07-21 13:32:37 +01001907 if (!(flags & I915_RESET_QUIET))
1908 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001909 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001910
Chris Wilson535275d2017-07-21 13:32:37 +01001911 disable_irq(i915->drm.irq);
1912 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001913 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001914 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001915 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001916 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001917
Chris Wilsonf7096d42017-12-01 12:20:11 +00001918 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001919 if (i915_modparams.reset)
1920 dev_err(i915->drm.dev, "GPU reset not supported\n");
1921 else
1922 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001923 goto error;
1924 }
1925
1926 for (i = 0; i < 3; i++) {
1927 ret = intel_gpu_reset(i915, ALL_ENGINES);
1928 if (ret == 0)
1929 break;
1930
1931 msleep(100);
1932 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001933 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001934 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001935 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001936 }
1937
1938 /* Ok, now get things going again... */
1939
1940 /*
1941 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001942 * there.
1943 */
1944 ret = i915_ggtt_enable_hw(i915);
1945 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001946 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1947 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001948 goto error;
1949 }
1950
Chris Wilsona31d73c2017-12-17 13:28:50 +00001951 i915_gem_reset(i915);
1952 intel_overlay_reset(i915);
1953
Chris Wilson0db8c962017-09-06 12:14:05 +01001954 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001955 * Next we need to restore the context, but we don't use those
1956 * yet either...
1957 *
1958 * Ring buffer needs to be re-initialized in the KMS case, or if X
1959 * was running at the time of the reset (i.e. we weren't VT
1960 * switched away).
1961 */
Chris Wilson535275d2017-07-21 13:32:37 +01001962 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001963 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001964 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1965 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001966 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001967 }
1968
Chris Wilson535275d2017-07-21 13:32:37 +01001969 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001970
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001971finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001972 i915_gem_reset_finish(i915);
1973 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001974
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001975wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001976 clear_bit(I915_RESET_HANDOFF, &error->flags);
1977 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001978 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001979
Chris Wilson107783d2017-12-05 17:27:57 +00001980taint:
1981 /*
1982 * History tells us that if we cannot reset the GPU now, we
1983 * never will. This then impacts everything that is run
1984 * subsequently. On failing the reset, we mark the driver
1985 * as wedged, preventing further execution on the GPU.
1986 * We also want to go one step further and add a taint to the
1987 * kernel so that any subsequent faults can be traced back to
1988 * this failure. This is important for CI, where if the
1989 * GPU/driver fails we would like to reboot and restart testing
1990 * rather than continue on into oblivion. For everyone else,
1991 * the system should still plod along, but they have been warned!
1992 */
1993 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001994error:
Chris Wilson535275d2017-07-21 13:32:37 +01001995 i915_gem_set_wedged(i915);
Chris Wilsone61e0f52018-02-21 09:56:36 +00001996 i915_retire_requests(i915);
Chris Wilsonad516902018-02-09 11:40:56 +00001997 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001998 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001999}
2000
Michel Thierry6acbea82017-10-31 15:53:09 -07002001static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2002 struct intel_engine_cs *engine)
2003{
2004 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2005}
2006
Michel Thierry142bc7d2017-06-20 10:57:46 +01002007/**
2008 * i915_reset_engine - reset GPU engine to recover from a hang
2009 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01002010 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01002011 *
2012 * Reset a specific GPU engine. Useful if a hang is detected.
2013 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002014 *
2015 * Procedure is:
2016 * - identifies the request that caused the hang and it is dropped
2017 * - reset engine (which will force the engine to idle)
2018 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002019 */
Chris Wilson535275d2017-07-21 13:32:37 +01002020int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002021{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002022 struct i915_gpu_error *error = &engine->i915->gpu_error;
Chris Wilsone61e0f52018-02-21 09:56:36 +00002023 struct i915_request *active_request;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002024 int ret;
2025
2026 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2027
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002028 active_request = i915_gem_reset_prepare_engine(engine);
2029 if (IS_ERR_OR_NULL(active_request)) {
2030 /* Either the previous reset failed, or we pardon the reset. */
2031 ret = PTR_ERR(active_request);
2032 goto out;
2033 }
2034
Chris Wilson535275d2017-07-21 13:32:37 +01002035 if (!(flags & I915_RESET_QUIET)) {
2036 dev_notice(engine->i915->drm.dev,
2037 "Resetting %s after gpu hang\n", engine->name);
2038 }
Chris Wilson73676122017-07-21 13:32:31 +01002039 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002040
Michel Thierry6acbea82017-10-31 15:53:09 -07002041 if (!engine->i915->guc.execbuf_client)
2042 ret = intel_gt_reset_engine(engine->i915, engine);
2043 else
2044 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002045 if (ret) {
2046 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002047 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2048 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002049 engine->name, ret);
2050 goto out;
2051 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002052
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002053 /*
2054 * The request that caused the hang is stuck on elsp, we know the
2055 * active request and can drop it, adjust head to skip the offending
2056 * request to resume executing remaining requests in the queue.
2057 */
2058 i915_gem_reset_engine(engine, active_request);
2059
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002060 /*
2061 * The engine and its registers (and workarounds in case of render)
2062 * have been reset to their default values. Follow the init_ring
2063 * process to program RING_MODE, HWSP and re-enable submission.
2064 */
2065 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002066 if (ret)
2067 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002068
2069out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002070 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002071 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002072}
2073
David Weinehallc49d13e2016-08-22 13:32:42 +03002074static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002075{
David Weinehallc49d13e2016-08-22 13:32:42 +03002076 struct pci_dev *pdev = to_pci_dev(kdev);
2077 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002078
David Weinehallc49d13e2016-08-22 13:32:42 +03002079 if (!dev) {
2080 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002081 return -ENODEV;
2082 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002083
David Weinehallc49d13e2016-08-22 13:32:42 +03002084 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002085 return 0;
2086
David Weinehallc49d13e2016-08-22 13:32:42 +03002087 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002088}
2089
David Weinehallc49d13e2016-08-22 13:32:42 +03002090static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002091{
David Weinehallc49d13e2016-08-22 13:32:42 +03002092 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002093
2094 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002095 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002096 * requiring our device to be power up. Due to the lack of a
2097 * parent/child relationship we currently solve this with an late
2098 * suspend hook.
2099 *
2100 * FIXME: This should be solved with a special hdmi sink device or
2101 * similar so that power domains can be employed.
2102 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002103 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002104 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002105
David Weinehallc49d13e2016-08-22 13:32:42 +03002106 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002107}
2108
David Weinehallc49d13e2016-08-22 13:32:42 +03002109static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002110{
David Weinehallc49d13e2016-08-22 13:32:42 +03002111 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002112
David Weinehallc49d13e2016-08-22 13:32:42 +03002113 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002114 return 0;
2115
David Weinehallc49d13e2016-08-22 13:32:42 +03002116 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002117}
2118
David Weinehallc49d13e2016-08-22 13:32:42 +03002119static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002120{
David Weinehallc49d13e2016-08-22 13:32:42 +03002121 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002122
David Weinehallc49d13e2016-08-22 13:32:42 +03002123 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002124 return 0;
2125
David Weinehallc49d13e2016-08-22 13:32:42 +03002126 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002127}
2128
David Weinehallc49d13e2016-08-22 13:32:42 +03002129static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002130{
David Weinehallc49d13e2016-08-22 13:32:42 +03002131 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002132
David Weinehallc49d13e2016-08-22 13:32:42 +03002133 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002134 return 0;
2135
David Weinehallc49d13e2016-08-22 13:32:42 +03002136 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002137}
2138
Chris Wilson1f19ac22016-05-14 07:26:32 +01002139/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002140static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002141{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002142 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002143 int ret;
2144
Imre Deakdd9f31c2017-08-16 17:46:07 +03002145 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2146 ret = i915_drm_suspend(dev);
2147 if (ret)
2148 return ret;
2149 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002150
2151 ret = i915_gem_freeze(kdev_to_i915(kdev));
2152 if (ret)
2153 return ret;
2154
2155 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002156}
2157
David Weinehallc49d13e2016-08-22 13:32:42 +03002158static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002159{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002160 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002161 int ret;
2162
Imre Deakdd9f31c2017-08-16 17:46:07 +03002163 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2164 ret = i915_drm_suspend_late(dev, true);
2165 if (ret)
2166 return ret;
2167 }
Chris Wilson461fb992016-05-14 07:26:33 +01002168
David Weinehallc49d13e2016-08-22 13:32:42 +03002169 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002170 if (ret)
2171 return ret;
2172
2173 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002174}
2175
2176/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002177static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002178{
David Weinehallc49d13e2016-08-22 13:32:42 +03002179 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002180}
2181
David Weinehallc49d13e2016-08-22 13:32:42 +03002182static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002183{
David Weinehallc49d13e2016-08-22 13:32:42 +03002184 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002185}
2186
2187/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002188static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002189{
David Weinehallc49d13e2016-08-22 13:32:42 +03002190 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002191}
2192
David Weinehallc49d13e2016-08-22 13:32:42 +03002193static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002194{
David Weinehallc49d13e2016-08-22 13:32:42 +03002195 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002196}
2197
Imre Deakddeea5b2014-05-05 15:19:56 +03002198/*
2199 * Save all Gunit registers that may be lost after a D3 and a subsequent
2200 * S0i[R123] transition. The list of registers needing a save/restore is
2201 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2202 * registers in the following way:
2203 * - Driver: saved/restored by the driver
2204 * - Punit : saved/restored by the Punit firmware
2205 * - No, w/o marking: no need to save/restore, since the register is R/O or
2206 * used internally by the HW in a way that doesn't depend
2207 * keeping the content across a suspend/resume.
2208 * - Debug : used for debugging
2209 *
2210 * We save/restore all registers marked with 'Driver', with the following
2211 * exceptions:
2212 * - Registers out of use, including also registers marked with 'Debug'.
2213 * These have no effect on the driver's operation, so we don't save/restore
2214 * them to reduce the overhead.
2215 * - Registers that are fully setup by an initialization function called from
2216 * the resume path. For example many clock gating and RPS/RC6 registers.
2217 * - Registers that provide the right functionality with their reset defaults.
2218 *
2219 * TODO: Except for registers that based on the above 3 criteria can be safely
2220 * ignored, we save/restore all others, practically treating the HW context as
2221 * a black-box for the driver. Further investigation is needed to reduce the
2222 * saved/restored registers even further, by following the same 3 criteria.
2223 */
2224static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2225{
2226 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2227 int i;
2228
2229 /* GAM 0x4000-0x4770 */
2230 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2231 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2232 s->arb_mode = I915_READ(ARB_MODE);
2233 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2234 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2235
2236 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002237 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002238
2239 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002240 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002241
2242 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2243 s->ecochk = I915_READ(GAM_ECOCHK);
2244 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2245 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2246
2247 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2248
2249 /* MBC 0x9024-0x91D0, 0x8500 */
2250 s->g3dctl = I915_READ(VLV_G3DCTL);
2251 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2252 s->mbctl = I915_READ(GEN6_MBCTL);
2253
2254 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2255 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2256 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2257 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2258 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2259 s->rstctl = I915_READ(GEN6_RSTCTL);
2260 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2261
2262 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2263 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2264 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2265 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2266 s->ecobus = I915_READ(ECOBUS);
2267 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2268 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2269 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2270 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2271 s->rcedata = I915_READ(VLV_RCEDATA);
2272 s->spare2gh = I915_READ(VLV_SPAREG2H);
2273
2274 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2275 s->gt_imr = I915_READ(GTIMR);
2276 s->gt_ier = I915_READ(GTIER);
2277 s->pm_imr = I915_READ(GEN6_PMIMR);
2278 s->pm_ier = I915_READ(GEN6_PMIER);
2279
2280 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002281 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002282
2283 /* GT SA CZ domain, 0x100000-0x138124 */
2284 s->tilectl = I915_READ(TILECTL);
2285 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2286 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2287 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2288 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2289
2290 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2291 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2292 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002293 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002294 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2295
2296 /*
2297 * Not saving any of:
2298 * DFT, 0x9800-0x9EC0
2299 * SARB, 0xB000-0xB1FC
2300 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2301 * PCI CFG
2302 */
2303}
2304
2305static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2306{
2307 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2308 u32 val;
2309 int i;
2310
2311 /* GAM 0x4000-0x4770 */
2312 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2313 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2314 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2315 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2316 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2317
2318 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002319 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002320
2321 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002322 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002323
2324 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2325 I915_WRITE(GAM_ECOCHK, s->ecochk);
2326 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2327 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2328
2329 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2330
2331 /* MBC 0x9024-0x91D0, 0x8500 */
2332 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2333 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2334 I915_WRITE(GEN6_MBCTL, s->mbctl);
2335
2336 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2337 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2338 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2339 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2340 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2341 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2342 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2343
2344 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2345 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2346 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2347 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2348 I915_WRITE(ECOBUS, s->ecobus);
2349 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2350 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2351 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2352 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2353 I915_WRITE(VLV_RCEDATA, s->rcedata);
2354 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2355
2356 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2357 I915_WRITE(GTIMR, s->gt_imr);
2358 I915_WRITE(GTIER, s->gt_ier);
2359 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2360 I915_WRITE(GEN6_PMIER, s->pm_ier);
2361
2362 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002363 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002364
2365 /* GT SA CZ domain, 0x100000-0x138124 */
2366 I915_WRITE(TILECTL, s->tilectl);
2367 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2368 /*
2369 * Preserve the GT allow wake and GFX force clock bit, they are not
2370 * be restored, as they are used to control the s0ix suspend/resume
2371 * sequence by the caller.
2372 */
2373 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2374 val &= VLV_GTLC_ALLOWWAKEREQ;
2375 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2376 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2377
2378 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2379 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2380 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2381 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2382
2383 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2384
2385 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2386 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2387 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002388 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002389 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2390}
2391
Chris Wilson3dd14c02017-04-21 14:58:15 +01002392static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2393 u32 mask, u32 val)
2394{
2395 /* The HW does not like us polling for PW_STATUS frequently, so
2396 * use the sleeping loop rather than risk the busy spin within
2397 * intel_wait_for_register().
2398 *
2399 * Transitioning between RC6 states should be at most 2ms (see
2400 * valleyview_enable_rps) so use a 3ms timeout.
2401 */
2402 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2403 3);
2404}
2405
Imre Deak650ad972014-04-18 16:35:02 +03002406int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2407{
2408 u32 val;
2409 int err;
2410
Imre Deak650ad972014-04-18 16:35:02 +03002411 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2412 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2413 if (force_on)
2414 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2415 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2416
2417 if (!force_on)
2418 return 0;
2419
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002420 err = intel_wait_for_register(dev_priv,
2421 VLV_GTLC_SURVIVABILITY_REG,
2422 VLV_GFX_CLK_STATUS_BIT,
2423 VLV_GFX_CLK_STATUS_BIT,
2424 20);
Imre Deak650ad972014-04-18 16:35:02 +03002425 if (err)
2426 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2427 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2428
2429 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002430}
2431
Imre Deakddeea5b2014-05-05 15:19:56 +03002432static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2433{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002434 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002435 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002436 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002437
2438 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2439 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2440 if (allow)
2441 val |= VLV_GTLC_ALLOWWAKEREQ;
2442 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2443 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2444
Chris Wilson3dd14c02017-04-21 14:58:15 +01002445 mask = VLV_GTLC_ALLOWWAKEACK;
2446 val = allow ? mask : 0;
2447
2448 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002449 if (err)
2450 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002451
Imre Deakddeea5b2014-05-05 15:19:56 +03002452 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002453}
2454
Chris Wilson3dd14c02017-04-21 14:58:15 +01002455static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2456 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002457{
2458 u32 mask;
2459 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002460
2461 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2462 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002463
2464 /*
2465 * RC6 transitioning can be delayed up to 2 msec (see
2466 * valleyview_enable_rps), use 3 msec for safety.
2467 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002468 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002469 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002470 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002471}
2472
2473static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2474{
2475 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2476 return;
2477
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002478 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002479 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2480}
2481
Sagar Kambleebc32822014-08-13 23:07:05 +05302482static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002483{
2484 u32 mask;
2485 int err;
2486
2487 /*
2488 * Bspec defines the following GT well on flags as debug only, so
2489 * don't treat them as hard failures.
2490 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002491 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002492
2493 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2494 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2495
2496 vlv_check_no_gt_access(dev_priv);
2497
2498 err = vlv_force_gfx_clock(dev_priv, true);
2499 if (err)
2500 goto err1;
2501
2502 err = vlv_allow_gt_wake(dev_priv, false);
2503 if (err)
2504 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302505
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002506 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302507 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002508
2509 err = vlv_force_gfx_clock(dev_priv, false);
2510 if (err)
2511 goto err2;
2512
2513 return 0;
2514
2515err2:
2516 /* For safety always re-enable waking and disable gfx clock forcing */
2517 vlv_allow_gt_wake(dev_priv, true);
2518err1:
2519 vlv_force_gfx_clock(dev_priv, false);
2520
2521 return err;
2522}
2523
Sagar Kamble016970b2014-08-13 23:07:06 +05302524static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2525 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002526{
Imre Deakddeea5b2014-05-05 15:19:56 +03002527 int err;
2528 int ret;
2529
2530 /*
2531 * If any of the steps fail just try to continue, that's the best we
2532 * can do at this point. Return the first error code (which will also
2533 * leave RPM permanently disabled).
2534 */
2535 ret = vlv_force_gfx_clock(dev_priv, true);
2536
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002537 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302538 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002539
2540 err = vlv_allow_gt_wake(dev_priv, true);
2541 if (!ret)
2542 ret = err;
2543
2544 err = vlv_force_gfx_clock(dev_priv, false);
2545 if (!ret)
2546 ret = err;
2547
2548 vlv_check_no_gt_access(dev_priv);
2549
Chris Wilson7c108fd2016-10-24 13:42:18 +01002550 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002551 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002552
2553 return ret;
2554}
2555
David Weinehallc49d13e2016-08-22 13:32:42 +03002556static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002557{
David Weinehallc49d13e2016-08-22 13:32:42 +03002558 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002559 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002560 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002561 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002562
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002563 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002564 return -ENODEV;
2565
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002566 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002567 return -ENODEV;
2568
Paulo Zanoni8a187452013-12-06 20:32:13 -02002569 DRM_DEBUG_KMS("Suspending device\n");
2570
Imre Deak1f814da2015-12-16 02:52:19 +02002571 disable_rpm_wakeref_asserts(dev_priv);
2572
Imre Deakd6102972014-05-07 19:57:49 +03002573 /*
2574 * We are safe here against re-faults, since the fault handler takes
2575 * an RPM reference.
2576 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002577 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002578
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002579 intel_uc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002580
Imre Deak2eb52522014-11-19 15:30:05 +02002581 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002582
Hans de Goede01c799c2017-11-14 14:55:18 +01002583 intel_uncore_suspend(dev_priv);
2584
Imre Deak507e1262016-04-20 20:27:54 +03002585 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002586 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002587 bxt_display_core_uninit(dev_priv);
2588 bxt_enable_dc9(dev_priv);
2589 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2590 hsw_enable_pc8(dev_priv);
2591 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2592 ret = vlv_suspend_complete(dev_priv);
2593 }
2594
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002595 if (ret) {
2596 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002597 intel_uncore_runtime_resume(dev_priv);
2598
Daniel Vetterb9632912014-09-30 10:56:44 +02002599 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002600
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002601 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302602
2603 i915_gem_init_swizzling(dev_priv);
2604 i915_gem_restore_fences(dev_priv);
2605
Imre Deak1f814da2015-12-16 02:52:19 +02002606 enable_rpm_wakeref_asserts(dev_priv);
2607
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002608 return ret;
2609 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002610
Imre Deak1f814da2015-12-16 02:52:19 +02002611 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002612 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002613
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002614 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002615 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2616
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002617 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002618
2619 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002620 * FIXME: We really should find a document that references the arguments
2621 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002622 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002623 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002624 /*
2625 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2626 * being detected, and the call we do at intel_runtime_resume()
2627 * won't be able to restore them. Since PCI_D3hot matches the
2628 * actual specification and appears to be working, use it.
2629 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002630 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002631 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002632 /*
2633 * current versions of firmware which depend on this opregion
2634 * notification have repurposed the D1 definition to mean
2635 * "runtime suspended" vs. what you would normally expect (D3)
2636 * to distinguish it from notifications that might be sent via
2637 * the suspend path.
2638 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002639 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002640 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002641
Mika Kuoppala59bad942015-01-16 11:34:40 +02002642 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002643
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002644 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002645 intel_hpd_poll_init(dev_priv);
2646
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002647 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002648 return 0;
2649}
2650
David Weinehallc49d13e2016-08-22 13:32:42 +03002651static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002652{
David Weinehallc49d13e2016-08-22 13:32:42 +03002653 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002654 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002655 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002656 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002657
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002658 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002659 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002660
2661 DRM_DEBUG_KMS("Resuming device\n");
2662
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002663 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002664 disable_rpm_wakeref_asserts(dev_priv);
2665
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002666 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002667 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002668 if (intel_uncore_unclaimed_mmio(dev_priv))
2669 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002670
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002671 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002672 bxt_disable_dc9(dev_priv);
2673 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002674 if (dev_priv->csr.dmc_payload &&
2675 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2676 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002677 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002678 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002679 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002680 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002681 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002682
Hans de Goedebedf4d72017-11-14 14:55:17 +01002683 intel_uncore_runtime_resume(dev_priv);
2684
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302685 intel_runtime_pm_enable_interrupts(dev_priv);
2686
Michal Wajdeczko7cfca4a2018-03-02 11:15:49 +00002687 intel_uc_resume(dev_priv);
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302688
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002689 /*
2690 * No point of rolling back things in case of an error, as the best
2691 * we can do is to hope that things will still work (and disable RPM).
2692 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002693 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002694 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002695
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002696 /*
2697 * On VLV/CHV display interrupts are part of the display
2698 * power well, so hpd is reinitialized from there. For
2699 * everyone else do it here.
2700 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002701 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002702 intel_hpd_init(dev_priv);
2703
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302704 intel_enable_ipc(dev_priv);
2705
Imre Deak1f814da2015-12-16 02:52:19 +02002706 enable_rpm_wakeref_asserts(dev_priv);
2707
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002708 if (ret)
2709 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2710 else
2711 DRM_DEBUG_KMS("Device resumed\n");
2712
2713 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002714}
2715
Chris Wilson42f55512016-06-24 14:00:26 +01002716const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002717 /*
2718 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2719 * PMSG_RESUME]
2720 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002721 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002722 .suspend_late = i915_pm_suspend_late,
2723 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002724 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002725
2726 /*
2727 * S4 event handlers
2728 * @freeze, @freeze_late : called (1) before creating the
2729 * hibernation image [PMSG_FREEZE] and
2730 * (2) after rebooting, before restoring
2731 * the image [PMSG_QUIESCE]
2732 * @thaw, @thaw_early : called (1) after creating the hibernation
2733 * image, before writing it [PMSG_THAW]
2734 * and (2) after failing to create or
2735 * restore the image [PMSG_RECOVER]
2736 * @poweroff, @poweroff_late: called after writing the hibernation
2737 * image, before rebooting [PMSG_HIBERNATE]
2738 * @restore, @restore_early : called after rebooting and restoring the
2739 * hibernation image [PMSG_RESTORE]
2740 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002741 .freeze = i915_pm_freeze,
2742 .freeze_late = i915_pm_freeze_late,
2743 .thaw_early = i915_pm_thaw_early,
2744 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002745 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002746 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002747 .restore_early = i915_pm_restore_early,
2748 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002749
2750 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002751 .runtime_suspend = intel_runtime_suspend,
2752 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002753};
2754
Laurent Pinchart78b68552012-05-17 13:27:22 +02002755static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002756 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002757 .open = drm_gem_vm_open,
2758 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002759};
2760
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002761static const struct file_operations i915_driver_fops = {
2762 .owner = THIS_MODULE,
2763 .open = drm_open,
2764 .release = drm_release,
2765 .unlocked_ioctl = drm_ioctl,
2766 .mmap = drm_gem_mmap,
2767 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002768 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002769 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002770 .llseek = noop_llseek,
2771};
2772
Chris Wilson0673ad42016-06-24 14:00:22 +01002773static int
2774i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2775 struct drm_file *file)
2776{
2777 return -ENODEV;
2778}
2779
2780static const struct drm_ioctl_desc i915_ioctls[] = {
2781 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2782 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2783 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2784 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2785 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2786 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002787 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002788 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2789 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2790 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2791 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2792 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2793 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2794 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2795 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2796 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2797 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2798 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002799 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2800 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002801 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2802 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2803 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2804 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2805 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2806 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2807 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2808 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2809 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2810 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2811 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2812 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2814 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2815 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002816 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2817 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002818 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002819 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002820 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2821 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2822 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002823 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002824 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2825 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2827 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2831 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002833 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002834 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2835 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Lionel Landwerlina446ae22018-03-06 12:28:56 +00002836 DRM_IOCTL_DEF_DRV(I915_QUERY, i915_query_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002837};
2838
Linus Torvalds1da177e2005-04-16 15:20:36 -07002839static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002840 /* Don't use MTRRs here; the Xserver or userspace app should
2841 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002842 */
Eric Anholt673a3942008-07-30 12:06:12 -07002843 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002844 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002845 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002846 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002847 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002848 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002849 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002850
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002851 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002852 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002853 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002854
2855 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2856 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2857 .gem_prime_export = i915_gem_prime_export,
2858 .gem_prime_import = i915_gem_prime_import,
2859
Dave Airlieff72145b2011-02-07 12:16:14 +10002860 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002861 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002862 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002863 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002864 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002865 .name = DRIVER_NAME,
2866 .desc = DRIVER_DESC,
2867 .date = DRIVER_DATE,
2868 .major = DRIVER_MAJOR,
2869 .minor = DRIVER_MINOR,
2870 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002871};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002872
2873#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2874#include "selftests/mock_drm.c"
2875#endif