blob: f6d431a942a19bfe711bf03994c96c7550fbba20 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng733a3d22017-11-03 16:33:14 -040041#define DC_VER "3.1.16"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040060 unsigned int max_video_width;
Andrew Jiang2a875c42017-11-06 11:56:21 -050061 int pitch_alignment;
Tony Chenga32a7702017-09-25 18:06:11 -040062 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040063 bool dynamic_audio;
Anthony Koo553aae12017-10-16 10:43:59 -040064 bool is_apu;
Harry Wentland45622362017-09-12 15:58:20 -040065};
66
Harry Wentland45622362017-09-12 15:58:20 -040067struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040068 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040069 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040070 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040071 enum dc_scan_direction scan;
72};
73
74struct dc_dcc_setting {
75 unsigned int max_compressed_blk_size;
76 unsigned int max_uncompressed_blk_size;
77 bool independent_64b_blks;
78};
79
80struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040081 union {
82 struct {
83 struct dc_dcc_setting rgb;
84 } grph;
85
86 struct {
87 struct dc_dcc_setting luma;
88 struct dc_dcc_setting chroma;
89 } video;
90 };
Anthony Kooebf055f2017-06-14 10:19:57 -040091
92 bool capable;
93 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040094};
95
Sylvia Tsai94267b32017-04-21 15:29:55 -040096struct dc_static_screen_events {
97 bool cursor_update;
98 bool surface_update;
99 bool overlay_update;
100};
101
Andrew Jiang19ec3202017-11-06 17:00:07 -0500102
103/* Surface update type is used by dc_update_surfaces_and_stream
104 * The update type is determined at the very beginning of the function based
105 * on parameters passed in and decides how much programming (or updating) is
106 * going to be done during the call.
107 *
108 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
109 * logical calculations or hardware register programming. This update MUST be
110 * ISR safe on windows. Currently fast update will only be used to flip surface
111 * address.
112 *
113 * UPDATE_TYPE_MED is used for slower updates which require significant hw
114 * re-programming however do not affect bandwidth consumption or clock
115 * requirements. At present, this is the level at which front end updates
116 * that do not require us to run bw_calcs happen. These are in/out transfer func
117 * updates, viewport offset changes, recout size changes and pixel depth changes.
118 * This update can be done at ISR, but we want to minimize how often this happens.
119 *
120 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
121 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
122 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
123 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
124 * a full update. This cannot be done at ISR level and should be a rare event.
125 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
126 * underscan we don't expect to see this call at all.
127 */
128
129enum surface_update_type {
130 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
131 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
132 UPDATE_TYPE_FULL, /* may need to shuffle resources */
133};
134
Harry Wentland45622362017-09-12 15:58:20 -0400135/* Forward declaration*/
136struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400137struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400138struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400139
140struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400141 bool (*get_dcc_compression_cap)(const struct dc *dc,
142 const struct dc_dcc_surface_param *input,
143 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400144};
145
Harry Wentland0971c402017-07-27 09:33:33 -0400146struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400147 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400148 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400149 int num_streams,
150 int vmin,
151 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400152 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400153 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400154 int num_streams,
155 unsigned int *v_pos,
156 unsigned int *nom_v_pos);
157
Harry Wentland45622362017-09-12 15:58:20 -0400158 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400159 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400160
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400161 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400162 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400163
Sylvia Tsai94267b32017-04-21 15:29:55 -0400164 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400165 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400166 int num_streams,
167 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400168
Harry Wentland0971c402017-07-27 09:33:33 -0400169 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400170 enum dc_dither_option option);
Hersen Wud050f8e2017-09-29 16:36:34 -0400171
172 void (*set_dpms)(struct dc *dc,
173 struct dc_stream_state *stream,
174 bool dpms_off);
Harry Wentland45622362017-09-12 15:58:20 -0400175};
176
177struct link_training_settings;
178
179struct dc_link_funcs {
180 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500181 struct link_training_settings *lt_settings,
182 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400183 void (*perform_link_training)(struct dc *dc,
184 struct dc_link_settings *link_setting,
185 bool skip_video_pattern);
186 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500187 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400188 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400189 void (*enable_hpd)(const struct dc_link *link);
190 void (*disable_hpd)(const struct dc_link *link);
191 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400192 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400193 enum dp_test_pattern test_pattern,
194 const struct link_training_settings *p_link_settings,
195 const unsigned char *p_custom_pattern,
196 unsigned int cust_pattern_size);
197};
198
199/* Structure to hold configuration flags set by dm at dc creation. */
200struct dc_config {
201 bool gpu_vm_support;
202 bool disable_disp_pll_sharing;
203};
204
Tony Chenga32a7702017-09-25 18:06:11 -0400205enum dcc_option {
206 DCC_ENABLE = 0,
207 DCC_DISABLE = 1,
208 DCC_HALF_REQ_DISALBE = 2,
209};
210
Tony Chengdb64fbe2017-09-25 10:52:07 -0400211enum pipe_split_policy {
212 MPC_SPLIT_DYNAMIC = 0,
213 MPC_SPLIT_AVOID = 1,
214 MPC_SPLIT_AVOID_MULT_DISP = 2,
215};
216
Eric Yang441ad742017-09-27 11:44:43 -0400217enum wm_report_mode {
218 WM_REPORT_DEFAULT = 0,
219 WM_REPORT_OVERRIDE = 1,
220};
221
Harry Wentland45622362017-09-12 15:58:20 -0400222struct dc_debug {
223 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400224 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400225 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400226 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500227 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400228 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400229 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400230
231 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400232 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400233 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400234 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400235 enum pipe_split_policy pipe_split_policy;
236 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400237 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400238
Harry Wentland45622362017-09-12 15:58:20 -0400239 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400240 bool disable_dpp_power_gate;
241 bool disable_hubp_power_gate;
242 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400243 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400244 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400245 int sr_exit_time_dpm0_ns;
246 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400247 int sr_exit_time_ns;
248 int sr_enter_plus_exit_time_ns;
249 int urgent_latency_ns;
250 int percent_of_ideal_drambw;
251 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400252 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400253 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400254 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500255 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400256 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500257 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400258 bool disable_hbup_pg;
259 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400260 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400261 bool vsr_support;
Dmytro Laktyushkin215a6f02017-10-06 15:40:07 -0400262 bool performance_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400263};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400264struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400265struct resource_pool;
266struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400267struct dc {
268 struct dc_caps caps;
269 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400270 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400271 struct dc_link_funcs link_funcs;
272 struct dc_config config;
273 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400274
275 struct dc_context *ctx;
276
277 uint8_t link_count;
278 struct dc_link *links[MAX_PIPES * 2];
279
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400280 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400281 struct resource_pool *res_pool;
282
283 /* Display Engine Clock levels */
284 struct dm_pp_clock_levels sclk_lvls;
285
286 /* Inputs into BW and WM calculations. */
287 struct bw_calcs_dceip *bw_dceip;
288 struct bw_calcs_vbios *bw_vbios;
289#ifdef CONFIG_DRM_AMD_DC_DCN1_0
290 struct dcn_soc_bounding_box *dcn_soc;
291 struct dcn_ip_params *dcn_ip;
292 struct display_mode_lib dml;
293#endif
294
295 /* HW functions */
296 struct hw_sequencer_funcs hwss;
297 struct dce_hwseq *hwseq;
298
299 /* temp store of dm_pp_display_configuration
300 * to compare to see if display config changed
301 */
302 struct dm_pp_display_configuration prev_display_config;
303
304 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530305#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400306 struct compressor *fbc_compressor;
307#endif
Harry Wentland45622362017-09-12 15:58:20 -0400308};
309
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400310enum frame_buffer_mode {
311 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
312 FRAME_BUFFER_MODE_ZFB_ONLY,
313 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
314} ;
315
316struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400317 int64_t zfb_phys_addr_base;
318 int64_t zfb_mc_base_addr;
319 uint64_t zfb_size_in_byte;
320 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400321 bool dchub_initialzied;
322 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400323};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400324
Harry Wentland45622362017-09-12 15:58:20 -0400325struct dc_init_data {
326 struct hw_asic_id asic_id;
327 void *driver; /* ctx */
328 struct cgs_device *cgs_device;
329
330 int num_virtual_links;
331 /*
332 * If 'vbios_override' not NULL, it will be called instead
333 * of the real VBIOS. Intended use is Diagnostics on FPGA.
334 */
335 struct dc_bios *vbios_override;
336 enum dce_environment dce_environment;
337
338 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400339 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530340#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400341 uint64_t fbc_gpu_addr;
342#endif
Harry Wentland45622362017-09-12 15:58:20 -0400343};
344
345struct dc *dc_create(const struct dc_init_data *init_params);
346
347void dc_destroy(struct dc **dc);
348
Harry Wentland45622362017-09-12 15:58:20 -0400349/*******************************************************************************
350 * Surface Interfaces
351 ******************************************************************************/
352
353enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500354 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400355};
356
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400357// Moved here from color module for linux
358enum color_transfer_func {
359 transfer_func_unknown,
360 transfer_func_srgb,
361 transfer_func_bt709,
362 transfer_func_pq2084,
363 transfer_func_pq2084_interim,
364 transfer_func_linear_0_1,
365 transfer_func_linear_0_125,
366 transfer_func_dolbyvision,
367 transfer_func_gamma_22,
368 transfer_func_gamma_26
369};
370
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500371struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500372 /* display chromaticities and white point in units of 0.00001 */
373 unsigned int chromaticity_green_x;
374 unsigned int chromaticity_green_y;
375 unsigned int chromaticity_blue_x;
376 unsigned int chromaticity_blue_y;
377 unsigned int chromaticity_red_x;
378 unsigned int chromaticity_red_y;
379 unsigned int chromaticity_white_point_x;
380 unsigned int chromaticity_white_point_y;
381
382 uint32_t min_luminance;
383 uint32_t max_luminance;
384 uint32_t maximum_content_light_level;
385 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400386
387 bool hdr_supported;
388 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500389};
390
Anthony Koofb735a92016-12-13 13:59:41 -0500391enum dc_transfer_func_type {
392 TF_TYPE_PREDEFINED,
393 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400394 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500395};
396
397struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500398 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
399 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
400 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
401
Anthony Koofb735a92016-12-13 13:59:41 -0500402 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500403 uint16_t x_point_at_y1_red;
404 uint16_t x_point_at_y1_green;
405 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500406};
407
408enum dc_transfer_func_predefined {
409 TRANSFER_FUNCTION_SRGB,
410 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500411 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500412 TRANSFER_FUNCTION_LINEAR,
413};
414
415struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000416 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400417 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500418 enum dc_transfer_func_type type;
419 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400420 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500421};
422
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400423/*
424 * This structure is filled in by dc_surface_get_status and contains
425 * the last requested address and the currently active address so the called
426 * can determine if there are any outstanding flips
427 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400428struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400429 struct dc_plane_address requested_address;
430 struct dc_plane_address current_address;
431 bool is_flip_pending;
432 bool is_right_eye;
433};
434
Andrew Jiang19ec3202017-11-06 17:00:07 -0500435union surface_update_flags {
436
437 struct {
438 /* Medium updates */
439 uint32_t color_space_change:1;
440 uint32_t input_tf_change:1;
441 uint32_t horizontal_mirror_change:1;
442 uint32_t per_pixel_alpha_change:1;
443 uint32_t rotation_change:1;
444 uint32_t swizzle_change:1;
445 uint32_t scaling_change:1;
446 uint32_t position_change:1;
447 uint32_t in_transfer_func:1;
448 uint32_t input_csc_change:1;
449
450 /* Full updates */
451 uint32_t new_plane:1;
452 uint32_t bpp_change:1;
453 uint32_t bandwidth_change:1;
454 uint32_t clock_change:1;
455 uint32_t stereo_format_change:1;
456 } bits;
457
458 uint32_t raw;
459};
460
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400461struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400462 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400463 struct scaling_taps scaling_quality;
464 struct rect src_rect;
465 struct rect dst_rect;
466 struct rect clip_rect;
467
468 union plane_size plane_size;
469 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400470
Harry Wentland45622362017-09-12 15:58:20 -0400471 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500472
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400473 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400474 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400475 struct dc_bias_and_scale *bias_and_scale;
476 struct csc_transform input_csc_color_matrix;
477 struct fixed31_32 coeff_reduction_factor;
Anthony Kooebf055f2017-06-14 10:19:57 -0400478
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400479 // TODO: No longer used, remove
480 struct dc_hdr_static_metadata hdr_static_ctx;
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400481
Anthony Kooebf055f2017-06-14 10:19:57 -0400482 enum dc_color_space color_space;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400483 enum color_transfer_func input_tf;
484
Anthony Kooebf055f2017-06-14 10:19:57 -0400485 enum surface_pixel_format format;
486 enum dc_rotation_angle rotation;
487 enum plane_stereo_format stereo_format;
488
489 bool per_pixel_alpha;
490 bool visible;
491 bool flip_immediate;
492 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400493
Andrew Jiang19ec3202017-11-06 17:00:07 -0500494 union surface_update_flags update_flags;
495 enum surface_update_type update_type;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400496 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400497 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400498 struct dc_context *ctx;
499
500 /* private to dc_surface.c */
501 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000502 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400503};
504
505struct dc_plane_info {
506 union plane_size plane_size;
507 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500508 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400509 enum surface_pixel_format format;
510 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400511 enum plane_stereo_format stereo_format;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400512 enum dc_color_space color_space;
513 enum color_transfer_func input_tf;
Anthony Kooebf055f2017-06-14 10:19:57 -0400514 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400515 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400516 bool per_pixel_alpha;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400517 bool input_csc_enabled;
Harry Wentland45622362017-09-12 15:58:20 -0400518};
519
520struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400521 struct rect src_rect;
522 struct rect dst_rect;
523 struct rect clip_rect;
524 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400525};
526
527struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400528 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400529
530 /* isr safe update parameters. null means no updates */
531 struct dc_flip_addrs *flip_addr;
532 struct dc_plane_info *plane_info;
533 struct dc_scaling_info *scaling_info;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400534
Harry Wentland45622362017-09-12 15:58:20 -0400535 /* following updates require alloc/sleep/spin that is not isr safe,
536 * null means no updates
537 */
Anthony Koofb735a92016-12-13 13:59:41 -0500538 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400539 struct dc_gamma *gamma;
SivapiriyanKumarasamya03f39a2017-11-02 15:28:32 -0400540 enum color_transfer_func color_input_tf;
541 enum color_transfer_func color_output_tf;
Anthony Koofb735a92016-12-13 13:59:41 -0500542 struct dc_transfer_func *in_transfer_func;
SivapiriyanKumarasamyde4a2962017-10-19 13:41:30 -0400543
544 struct csc_transform *input_csc_color_matrix;
545 struct fixed31_32 *coeff_reduction_factor;
Harry Wentland45622362017-09-12 15:58:20 -0400546};
Harry Wentland45622362017-09-12 15:58:20 -0400547
548/*
549 * Create a new surface with default parameters;
550 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400551struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400552const struct dc_plane_status *dc_plane_get_status(
553 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400554
Harry Wentland3be5262e2017-07-27 09:55:38 -0400555void dc_plane_state_retain(struct dc_plane_state *plane_state);
556void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400557
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400558void dc_gamma_retain(struct dc_gamma *dc_gamma);
559void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400560struct dc_gamma *dc_create_gamma(void);
561
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400562void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
563void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500564struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500565
Harry Wentland45622362017-09-12 15:58:20 -0400566/*
567 * This structure holds a surface address. There could be multiple addresses
568 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
569 * as frame durations and DCC format can also be set.
570 */
571struct dc_flip_addrs {
572 struct dc_plane_address address;
573 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400574 /* TODO: add flip duration for FreeSync */
575};
576
Aric Cyrab2541b2016-12-29 15:27:12 -0500577bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400578 struct dc *dc);
579
Harry Wentland45622362017-09-12 15:58:20 -0400580/*******************************************************************************
581 * Stream Interfaces
582 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400583
584struct dc_stream_status {
585 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400586 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400587 int plane_count;
588 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400589
590 /*
591 * link this stream passes through
592 */
593 struct dc_link *link;
594};
595
Harry Wentland0971c402017-07-27 09:33:33 -0400596struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400597 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400598 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400599
Aric Cyrab2541b2016-12-29 15:27:12 -0500600 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400601 struct rect dst; /* stream addressable area */
602
603 struct audio_info audio_info;
604
Harry Wentland45622362017-09-12 15:58:20 -0400605 struct freesync_context freesync_ctx;
606
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400607 struct dc_hdr_static_metadata hdr_static_metadata;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400608 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400609 struct colorspace_transform gamut_remap_matrix;
610 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400611
Anthony Kooebf055f2017-06-14 10:19:57 -0400612 enum dc_color_space output_color_space;
613 enum dc_dither_option dither_option;
614
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500615 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400616
617 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400618 /* TODO: custom INFO packets */
619 /* TODO: ABM info (DMCU) */
620 /* TODO: PSR info */
621 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400622
623 /* from core_stream struct */
624 struct dc_context *ctx;
625
626 /* used by DCP and FMT */
627 struct bit_depth_reduction_params bit_depth_params;
628 struct clamping_and_pixel_encoding_params clamping;
629
630 int phy_pix_clk;
631 enum signal_type signal;
Hersen Wud050f8e2017-09-29 16:36:34 -0400632 bool dpms_off;
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400633
634 struct dc_stream_status status;
635
Yongqiang Sun067c8782017-10-03 15:03:49 -0400636 struct dc_cursor_attributes cursor_attributes;
637
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400638 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000639 struct kref refcount;
Mikita Lipskifa2123d2017-10-17 15:29:22 -0400640
641 struct crtc_trigger_info triggered_crtc_reset;
642
Harry Wentland45622362017-09-12 15:58:20 -0400643};
644
Leon Elazara783e7b2017-03-09 14:38:15 -0500645struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500646 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500647 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400648 struct dc_transfer_func *out_transfer_func;
Anthony Koo56ef6ed2017-10-23 17:02:02 -0400649 struct dc_hdr_static_metadata *hdr_static_metadata;
Leon Elazara783e7b2017-03-09 14:38:15 -0500650};
651
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400652bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400653 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leo (Sunpeng) Li9a5d9c42017-10-06 11:57:40 -0400654bool dc_is_stream_scaling_unchanged(
655 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500656
657/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500658 * Set up surface attributes and associate to a stream
659 * The surfaces parameter is an absolute set of all surface active for the stream.
660 * If no surfaces are provided, the stream will be blanked; no memory read.
661 * Any flip related attribute changes must be done through this interface.
662 *
663 * After this call:
664 * Surfaces attributes are programmed and configured to be composed into stream.
665 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500666 */
667
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400668bool dc_commit_planes_to_stream(
669 struct dc *dc,
670 struct dc_plane_state **plane_states,
671 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400672 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400673 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500674
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400675void dc_commit_updates_for_stream(struct dc *dc,
676 struct dc_surface_update *srf_updates,
677 int surface_count,
678 struct dc_stream_state *stream,
679 struct dc_stream_update *stream_update,
680 struct dc_plane_state **plane_states,
681 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500682/*
683 * Log the current stream state.
684 */
685void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400686 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500687 struct dal_logger *dc_logger,
688 enum dc_log_type log_type);
689
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400690uint8_t dc_get_current_stream_count(struct dc *dc);
691struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500692
693/*
694 * Return the current frame counter.
695 */
Harry Wentland0971c402017-07-27 09:33:33 -0400696uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500697
698/* TODO: Return parsed values rather than direct register read
699 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
700 * being refactored properly to be dce-specific
701 */
Harry Wentland0971c402017-07-27 09:33:33 -0400702bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400703 uint32_t *v_blank_start,
704 uint32_t *v_blank_end,
705 uint32_t *h_position,
706 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500707
Yongqiang Sun13ab1b42017-09-28 17:18:27 -0400708enum dc_status dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400709 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400710 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400711 struct dc_stream_state *stream);
712
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400713enum dc_status dc_remove_stream_from_ctx(
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400714 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400715 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400716 struct dc_stream_state *stream);
717
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400718
719bool dc_add_plane_to_context(
720 const struct dc *dc,
721 struct dc_stream_state *stream,
722 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400723 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400724
725bool dc_remove_plane_from_context(
726 const struct dc *dc,
727 struct dc_stream_state *stream,
728 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400729 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400730
731bool dc_rem_all_planes_for_stream(
732 const struct dc *dc,
733 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400734 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400735
736bool dc_add_all_planes_for_stream(
737 const struct dc *dc,
738 struct dc_stream_state *stream,
739 struct dc_plane_state * const *plane_states,
740 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400741 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400742
Aric Cyrab2541b2016-12-29 15:27:12 -0500743/*
744 * Structure to store surface/stream associations for validation
745 */
746struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400747 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400748 struct dc_plane_state *plane_states[MAX_SURFACES];
749 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500750};
751
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400752enum dc_status dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400753
Yongqiang Sun62c933f2017-10-10 14:01:33 -0400754enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400755
Yongqiang Sune750d562017-09-20 17:06:18 -0400756enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400757 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400758 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400759
Aric Cyrab2541b2016-12-29 15:27:12 -0500760/*
761 * This function takes a stream and checks if it is guaranteed to be supported.
762 * Guaranteed means that MAX_COFUNC similar streams are supported.
763 *
764 * After this call:
765 * No hardware is programmed for call. Only validation is done.
766 */
767
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400768
769void dc_resource_state_construct(
770 const struct dc *dc,
771 struct dc_state *dst_ctx);
772
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400773void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400774 const struct dc_state *src_ctx,
775 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400776
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400777void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400778 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400779 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400780
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400781void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400782
Aric Cyrab2541b2016-12-29 15:27:12 -0500783/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500784 * TODO update to make it about validation sets
785 * Set up streams and links associated to drive sinks
786 * The streams parameter is an absolute set of all active streams.
787 *
788 * After this call:
789 * Phy, Encoder, Timing Generator are programmed and enabled.
790 * New streams are enabled with blank stream; no memory read.
791 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400792bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500793
794/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500795 * Set up streams and links associated to drive sinks
796 * The streams parameter is an absolute set of all active streams.
797 *
798 * After this call:
799 * Phy, Encoder, Timing Generator are programmed and enabled.
800 * New streams are enabled with blank stream; no memory read.
801 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500802/*
803 * Enable stereo when commit_streams is not required,
804 * for example, frame alternate.
805 */
806bool dc_enable_stereo(
807 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400808 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400809 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500810 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500811
Harry Wentland45622362017-09-12 15:58:20 -0400812/**
813 * Create a new default stream for the requested sink
814 */
Harry Wentland0971c402017-07-27 09:33:33 -0400815struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400816
Harry Wentland0971c402017-07-27 09:33:33 -0400817void dc_stream_retain(struct dc_stream_state *dc_stream);
818void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400819
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400820struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400821 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400822
Leon Elazar5869b0f2017-03-01 12:30:11 -0500823enum surface_update_type dc_check_update_surfaces_for_stream(
824 struct dc *dc,
825 struct dc_surface_update *updates,
826 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400827 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500828 const struct dc_stream_status *stream_status);
829
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400830
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400831struct dc_state *dc_create_state(void);
832void dc_retain_state(struct dc_state *context);
833void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400834
Harry Wentland45622362017-09-12 15:58:20 -0400835/*******************************************************************************
836 * Link Interfaces
837 ******************************************************************************/
838
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400839struct dpcd_caps {
840 union dpcd_rev dpcd_rev;
841 union max_lane_count max_ln_count;
842 union max_down_spread max_down_spread;
843
844 /* dongle type (DP converter, CV smart dongle) */
845 enum display_dongle_type dongle_type;
846 /* Dongle's downstream count. */
847 union sink_count sink_count;
848 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
849 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
850 struct dc_dongle_caps dongle_caps;
851
852 uint32_t sink_dev_id;
853 uint32_t branch_dev_id;
854 int8_t branch_dev_name[6];
855 int8_t branch_hw_revision;
856
857 bool allow_invalid_MSA_timing_param;
858 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400859 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400860};
861
862struct dc_link_status {
863 struct dpcd_caps *dpcd_caps;
864};
865
866/* DP MST stream allocation (payload bandwidth number) */
867struct link_mst_stream_allocation {
868 /* DIG front */
869 const struct stream_encoder *stream_enc;
870 /* associate DRM payload table with DC stream encoder */
871 uint8_t vcp_id;
872 /* number of slots required for the DP stream in transport packet */
873 uint8_t slot_count;
874};
875
876/* DP MST stream allocation table */
877struct link_mst_stream_allocation_table {
878 /* number of DP video streams */
879 int stream_count;
880 /* array of stream allocations */
881 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
882};
883
Harry Wentland45622362017-09-12 15:58:20 -0400884/*
885 * A link contains one or more sinks and their connected status.
886 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
887 */
888struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400889 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400890 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400891 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400892 unsigned int link_index;
893 enum dc_connection_type type;
894 enum signal_type connector_signal;
895 enum dc_irq_source irq_source_hpd;
896 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
897 /* caps is the same as reported_link_cap. link_traing use
898 * reported_link_cap. Will clean up. TODO
899 */
900 struct dc_link_settings reported_link_cap;
901 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400902 struct dc_link_settings cur_link_settings;
903 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400904 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400905
906 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400907
908 uint8_t hpd_src;
909
Harry Wentland45622362017-09-12 15:58:20 -0400910 uint8_t link_enc_hw_inst;
911
Harry Wentland45622362017-09-12 15:58:20 -0400912 bool test_pattern_enabled;
913 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500914
915 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400916
917 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400918
919 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400920
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400921 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400922
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400923 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400924
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400925 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400926
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400927 struct link_encoder *link_enc;
928 struct graphics_object_id link_id;
929 union ddi_channel_mapping ddi_channel_mapping;
930 struct connector_device_tag_info device_tag;
931 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400932 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400933 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400934 enum edp_revision edp_revision;
935 bool psr_enabled;
936
937 /* MST record stream using this link */
938 struct link_flags {
939 bool dp_keep_receiver_powered;
940 } wa_flags;
941 struct link_mst_stream_allocation_table mst_stream_alloc_table;
942
943 struct dc_link_status link_status;
944
Harry Wentland45622362017-09-12 15:58:20 -0400945};
946
947const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
948
949/*
950 * Return an enumerated dc_link. dc_link order is constant and determined at
951 * boot time. They cannot be created or destroyed.
952 * Use dc_get_caps() to get number of links.
953 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000954static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
955{
956 return dc->links[link_index];
957}
Harry Wentland45622362017-09-12 15:58:20 -0400958
Harry Wentland45622362017-09-12 15:58:20 -0400959/* Set backlight level of an embedded panel (eDP, LVDS). */
960bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400961 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400962
Charlene Liuc7299702017-08-28 16:28:34 -0400963bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400964
Amy Zhang7db4ded2017-05-30 16:16:57 -0400965bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
966
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400967bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400968 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400969 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400970
971/* Request DC to detect if there is a Panel connected.
972 * boot - If this call is during initial boot.
973 * Return false for any type of detection failure or MST detection
974 * true otherwise. True meaning further action is required (status update
975 * and OS notification).
976 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400977enum dc_detect_reason {
978 DETECT_REASON_BOOT,
979 DETECT_REASON_HPD,
980 DETECT_REASON_HPDRX,
981};
982
983bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400984
985/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
986 * Return:
987 * true - Downstream port status changed. DM should call DC to do the
988 * detection.
989 * false - no change in Downstream port status. No further action required
990 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400991bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400992 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400993
994struct dc_sink_init_data;
995
996struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400997 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400998 const uint8_t *edid,
999 int len,
1000 struct dc_sink_init_data *init_data);
1001
1002void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -04001003 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001004 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -04001005
1006/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -04001007
1008void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -04001009 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -04001010 struct link_training_settings *lt_settings);
1011
Ding Wang820e3932017-07-13 12:09:57 -04001012enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -04001013 struct dc_link *link,
1014 const struct dc_link_settings *link_setting,
1015 bool skip_video_pattern);
1016
1017void dc_link_dp_enable_hpd(const struct dc_link *link);
1018
1019void dc_link_dp_disable_hpd(const struct dc_link *link);
1020
1021bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -04001022 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -04001023 enum dp_test_pattern test_pattern,
1024 const struct link_training_settings *p_link_settings,
1025 const unsigned char *p_custom_pattern,
1026 unsigned int cust_pattern_size);
1027
1028/*******************************************************************************
1029 * Sink Interfaces - A sink corresponds to a display output device
1030 ******************************************************************************/
1031
xhdu8c895312017-03-21 11:05:32 -04001032struct dc_container_id {
1033 // 128bit GUID in binary form
1034 unsigned char guid[16];
1035 // 8 byte port ID -> ELD.PortID
1036 unsigned int portId[2];
1037 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
1038 unsigned short manufacturerName;
1039 // 2 byte product code -> ELD.ProductCode
1040 unsigned short productCode;
1041};
1042
Vitaly Prosyakb6d61032017-06-12 11:03:26 -05001043
Vitaly Prosyak9edba552017-06-07 12:23:59 -05001044
Harry Wentland45622362017-09-12 15:58:20 -04001045/*
1046 * The sink structure contains EDID and other display device properties
1047 */
1048struct dc_sink {
1049 enum signal_type sink_signal;
1050 struct dc_edid dc_edid; /* raw edid */
1051 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -04001052 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -05001053 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -05001054 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -05001055 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -04001056 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001057
1058 /* private to DC core */
1059 struct dc_link *link;
1060 struct dc_context *ctx;
1061
1062 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +10001063 struct kref refcount;
Eric Yang7d8d90d2017-10-23 12:06:54 -04001064
Harry Wentland45622362017-09-12 15:58:20 -04001065};
1066
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001067void dc_sink_retain(struct dc_sink *sink);
1068void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -04001069
Harry Wentland45622362017-09-12 15:58:20 -04001070struct dc_sink_init_data {
1071 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -04001072 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -04001073 uint32_t dongle_max_pix_clk;
1074 bool converter_disable_audio;
1075};
1076
1077struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
1078
1079/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -05001080 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -04001081 ******************************************************************************/
1082/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001083bool dc_stream_set_cursor_attributes(
Yongqiang Sun067c8782017-10-03 15:03:49 -04001084 struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001085 const struct dc_cursor_attributes *attributes);
1086
Aric Cyrab2541b2016-12-29 15:27:12 -05001087bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001088 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001089 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001090
1091/* Newer interfaces */
1092struct dc_cursor {
1093 struct dc_plane_address address;
1094 struct dc_cursor_attributes attributes;
1095};
1096
Harry Wentland45622362017-09-12 15:58:20 -04001097/*******************************************************************************
1098 * Interrupt interfaces
1099 ******************************************************************************/
1100enum dc_irq_source dc_interrupt_to_irq_source(
1101 struct dc *dc,
1102 uint32_t src_id,
1103 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001104void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001105void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1106enum dc_irq_source dc_get_hpd_irq_source_at_index(
1107 struct dc *dc, uint32_t link_index);
1108
1109/*******************************************************************************
1110 * Power Interfaces
1111 ******************************************************************************/
1112
1113void dc_set_power_state(
1114 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001115 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001116void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001117
Harry Wentland45622362017-09-12 15:58:20 -04001118/*
1119 * DPCD access interfaces
1120 */
1121
Harry Wentland45622362017-09-12 15:58:20 -04001122bool dc_submit_i2c(
1123 struct dc *dc,
1124 uint32_t link_index,
1125 struct i2c_command *cmd);
1126
Anthony Koo5e7773a2017-01-23 16:55:20 -05001127
Harry Wentland45622362017-09-12 15:58:20 -04001128#endif /* DC_INTERFACE_H_ */