blob: f60191d9c7e559686b97d67b4071552f9eba16b7 [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng179584e2017-10-05 14:15:44 -040041#define DC_VER "3.1.05"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Dmytro Laktyushkin8e7095b2017-10-03 12:54:18 -040060 unsigned int max_video_width;
Tony Chenga32a7702017-09-25 18:06:11 -040061 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040062 bool dynamic_audio;
Harry Wentland45622362017-09-12 15:58:20 -040063};
64
Harry Wentland45622362017-09-12 15:58:20 -040065struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040066 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040067 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040068 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040069 enum dc_scan_direction scan;
70};
71
72struct dc_dcc_setting {
73 unsigned int max_compressed_blk_size;
74 unsigned int max_uncompressed_blk_size;
75 bool independent_64b_blks;
76};
77
78struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040079 union {
80 struct {
81 struct dc_dcc_setting rgb;
82 } grph;
83
84 struct {
85 struct dc_dcc_setting luma;
86 struct dc_dcc_setting chroma;
87 } video;
88 };
Anthony Kooebf055f2017-06-14 10:19:57 -040089
90 bool capable;
91 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040092};
93
Sylvia Tsai94267b32017-04-21 15:29:55 -040094struct dc_static_screen_events {
95 bool cursor_update;
96 bool surface_update;
97 bool overlay_update;
98};
99
Harry Wentland45622362017-09-12 15:58:20 -0400100/* Forward declaration*/
101struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400102struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400103struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400104
105struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400106 bool (*get_dcc_compression_cap)(const struct dc *dc,
107 const struct dc_dcc_surface_param *input,
108 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400109};
110
Harry Wentland0971c402017-07-27 09:33:33 -0400111struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400112 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400113 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400114 int num_streams,
115 int vmin,
116 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400117 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400118 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400119 int num_streams,
120 unsigned int *v_pos,
121 unsigned int *nom_v_pos);
122
Harry Wentland45622362017-09-12 15:58:20 -0400123 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400124 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400125
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400126 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400127 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400128
Sylvia Tsai94267b32017-04-21 15:29:55 -0400129 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400130 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400131 int num_streams,
132 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400133
Harry Wentland0971c402017-07-27 09:33:33 -0400134 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400135 enum dc_dither_option option);
Hersen Wud050f8e2017-09-29 16:36:34 -0400136
137 void (*set_dpms)(struct dc *dc,
138 struct dc_stream_state *stream,
139 bool dpms_off);
Harry Wentland45622362017-09-12 15:58:20 -0400140};
141
142struct link_training_settings;
143
144struct dc_link_funcs {
145 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500146 struct link_training_settings *lt_settings,
147 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400148 void (*perform_link_training)(struct dc *dc,
149 struct dc_link_settings *link_setting,
150 bool skip_video_pattern);
151 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500152 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400153 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400154 void (*enable_hpd)(const struct dc_link *link);
155 void (*disable_hpd)(const struct dc_link *link);
156 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400157 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400158 enum dp_test_pattern test_pattern,
159 const struct link_training_settings *p_link_settings,
160 const unsigned char *p_custom_pattern,
161 unsigned int cust_pattern_size);
162};
163
164/* Structure to hold configuration flags set by dm at dc creation. */
165struct dc_config {
166 bool gpu_vm_support;
167 bool disable_disp_pll_sharing;
168};
169
Tony Chenga32a7702017-09-25 18:06:11 -0400170enum dcc_option {
171 DCC_ENABLE = 0,
172 DCC_DISABLE = 1,
173 DCC_HALF_REQ_DISALBE = 2,
174};
175
Tony Chengdb64fbe2017-09-25 10:52:07 -0400176enum pipe_split_policy {
177 MPC_SPLIT_DYNAMIC = 0,
178 MPC_SPLIT_AVOID = 1,
179 MPC_SPLIT_AVOID_MULT_DISP = 2,
180};
181
Eric Yang441ad742017-09-27 11:44:43 -0400182enum wm_report_mode {
183 WM_REPORT_DEFAULT = 0,
184 WM_REPORT_OVERRIDE = 1,
185};
186
Harry Wentland45622362017-09-12 15:58:20 -0400187struct dc_debug {
188 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400189 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400190 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400191 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500192 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400193 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400194 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400195
196 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400197 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400198 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400199 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400200 enum pipe_split_policy pipe_split_policy;
201 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400202 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400203
Harry Wentland45622362017-09-12 15:58:20 -0400204 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400205 bool disable_dpp_power_gate;
206 bool disable_hubp_power_gate;
207 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400208 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400209 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400210 int sr_exit_time_dpm0_ns;
211 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400212 int sr_exit_time_ns;
213 int sr_enter_plus_exit_time_ns;
214 int urgent_latency_ns;
215 int percent_of_ideal_drambw;
216 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400217 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400218 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400219 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500220 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400221 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500222 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400223 bool disable_hbup_pg;
224 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400225 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400226 bool vsr_support;
Dmytro Laktyushkin215a6f02017-10-06 15:40:07 -0400227 bool performance_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400228};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400229struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400230struct resource_pool;
231struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400232struct dc {
233 struct dc_caps caps;
234 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400235 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400236 struct dc_link_funcs link_funcs;
237 struct dc_config config;
238 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400239
240 struct dc_context *ctx;
241
242 uint8_t link_count;
243 struct dc_link *links[MAX_PIPES * 2];
244
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400245 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400246 struct resource_pool *res_pool;
247
248 /* Display Engine Clock levels */
249 struct dm_pp_clock_levels sclk_lvls;
250
251 /* Inputs into BW and WM calculations. */
252 struct bw_calcs_dceip *bw_dceip;
253 struct bw_calcs_vbios *bw_vbios;
254#ifdef CONFIG_DRM_AMD_DC_DCN1_0
255 struct dcn_soc_bounding_box *dcn_soc;
256 struct dcn_ip_params *dcn_ip;
257 struct display_mode_lib dml;
258#endif
259
260 /* HW functions */
261 struct hw_sequencer_funcs hwss;
262 struct dce_hwseq *hwseq;
263
264 /* temp store of dm_pp_display_configuration
265 * to compare to see if display config changed
266 */
267 struct dm_pp_display_configuration prev_display_config;
268
269 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530270#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400271 struct compressor *fbc_compressor;
272#endif
Harry Wentland45622362017-09-12 15:58:20 -0400273};
274
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400275enum frame_buffer_mode {
276 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
277 FRAME_BUFFER_MODE_ZFB_ONLY,
278 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
279} ;
280
281struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400282 int64_t zfb_phys_addr_base;
283 int64_t zfb_mc_base_addr;
284 uint64_t zfb_size_in_byte;
285 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400286 bool dchub_initialzied;
287 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400288};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400289
Harry Wentland45622362017-09-12 15:58:20 -0400290struct dc_init_data {
291 struct hw_asic_id asic_id;
292 void *driver; /* ctx */
293 struct cgs_device *cgs_device;
294
295 int num_virtual_links;
296 /*
297 * If 'vbios_override' not NULL, it will be called instead
298 * of the real VBIOS. Intended use is Diagnostics on FPGA.
299 */
300 struct dc_bios *vbios_override;
301 enum dce_environment dce_environment;
302
303 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400304 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530305#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400306 uint64_t fbc_gpu_addr;
307#endif
Harry Wentland45622362017-09-12 15:58:20 -0400308};
309
310struct dc *dc_create(const struct dc_init_data *init_params);
311
312void dc_destroy(struct dc **dc);
313
Harry Wentland45622362017-09-12 15:58:20 -0400314/*******************************************************************************
315 * Surface Interfaces
316 ******************************************************************************/
317
318enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500319 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400320};
321
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400322// Moved here from color module for linux
323enum color_transfer_func {
324 transfer_func_unknown,
325 transfer_func_srgb,
326 transfer_func_bt709,
327 transfer_func_pq2084,
328 transfer_func_pq2084_interim,
329 transfer_func_linear_0_1,
330 transfer_func_linear_0_125,
331 transfer_func_dolbyvision,
332 transfer_func_gamma_22,
333 transfer_func_gamma_26
334};
335
336enum color_color_space {
337 color_space_unsupported,
338 color_space_srgb,
339 color_space_bt601,
340 color_space_bt709,
341 color_space_xv_ycc_bt601,
342 color_space_xv_ycc_bt709,
343 color_space_xr_rgb,
344 color_space_bt2020,
345 color_space_adobe,
346 color_space_dci_p3,
347 color_space_sc_rgb_ms_ref,
348 color_space_display_native,
349 color_space_app_ctrl,
350 color_space_dolby_vision,
351 color_space_custom_coordinates
352};
353
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500354struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500355 /* display chromaticities and white point in units of 0.00001 */
356 unsigned int chromaticity_green_x;
357 unsigned int chromaticity_green_y;
358 unsigned int chromaticity_blue_x;
359 unsigned int chromaticity_blue_y;
360 unsigned int chromaticity_red_x;
361 unsigned int chromaticity_red_y;
362 unsigned int chromaticity_white_point_x;
363 unsigned int chromaticity_white_point_y;
364
365 uint32_t min_luminance;
366 uint32_t max_luminance;
367 uint32_t maximum_content_light_level;
368 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400369
370 bool hdr_supported;
371 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500372};
373
Anthony Koofb735a92016-12-13 13:59:41 -0500374enum dc_transfer_func_type {
375 TF_TYPE_PREDEFINED,
376 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400377 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500378};
379
380struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500381 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
382 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
383 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
384
Anthony Koofb735a92016-12-13 13:59:41 -0500385 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500386 uint16_t x_point_at_y1_red;
387 uint16_t x_point_at_y1_green;
388 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500389};
390
391enum dc_transfer_func_predefined {
392 TRANSFER_FUNCTION_SRGB,
393 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500394 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500395 TRANSFER_FUNCTION_LINEAR,
396};
397
398struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000399 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400400 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500401 enum dc_transfer_func_type type;
402 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400403 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500404};
405
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400406/*
407 * This structure is filled in by dc_surface_get_status and contains
408 * the last requested address and the currently active address so the called
409 * can determine if there are any outstanding flips
410 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400411struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400412 struct dc_plane_address requested_address;
413 struct dc_plane_address current_address;
414 bool is_flip_pending;
415 bool is_right_eye;
416};
417
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400418struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400419 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400420 struct scaling_taps scaling_quality;
421 struct rect src_rect;
422 struct rect dst_rect;
423 struct rect clip_rect;
424
425 union plane_size plane_size;
426 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400427
Harry Wentland45622362017-09-12 15:58:20 -0400428 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500429 struct dc_hdr_static_metadata hdr_static_ctx;
430
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400431 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400432 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400433
SivapiriyanKumarasamy2938bbb2017-10-04 14:24:53 -0400434 // sourceContentAttribute cache
435 bool is_source_input_valid;
436 struct dc_hdr_static_metadata source_input_mastering_info;
437 enum color_color_space source_input_color_space;
438 enum color_transfer_func source_input_tf;
439
Anthony Kooebf055f2017-06-14 10:19:57 -0400440 enum dc_color_space color_space;
441 enum surface_pixel_format format;
442 enum dc_rotation_angle rotation;
443 enum plane_stereo_format stereo_format;
444
445 bool per_pixel_alpha;
446 bool visible;
447 bool flip_immediate;
448 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400449
450 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400451 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400452 struct dc_context *ctx;
453
454 /* private to dc_surface.c */
455 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000456 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400457};
458
459struct dc_plane_info {
460 union plane_size plane_size;
461 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500462 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400463 enum surface_pixel_format format;
464 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400465 enum plane_stereo_format stereo_format;
466 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400467 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400468 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400469 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400470};
471
472struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400473 struct rect src_rect;
474 struct rect dst_rect;
475 struct rect clip_rect;
476 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400477};
478
479struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400480 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400481
482 /* isr safe update parameters. null means no updates */
483 struct dc_flip_addrs *flip_addr;
484 struct dc_plane_info *plane_info;
485 struct dc_scaling_info *scaling_info;
486 /* following updates require alloc/sleep/spin that is not isr safe,
487 * null means no updates
488 */
Anthony Koofb735a92016-12-13 13:59:41 -0500489 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400490 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500491 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400492 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400493};
Harry Wentland45622362017-09-12 15:58:20 -0400494
495/*
496 * Create a new surface with default parameters;
497 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400498struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400499const struct dc_plane_status *dc_plane_get_status(
500 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400501
Harry Wentland3be5262e2017-07-27 09:55:38 -0400502void dc_plane_state_retain(struct dc_plane_state *plane_state);
503void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400504
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400505void dc_gamma_retain(struct dc_gamma *dc_gamma);
506void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400507struct dc_gamma *dc_create_gamma(void);
508
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400509void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
510void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500511struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500512
Harry Wentland45622362017-09-12 15:58:20 -0400513/*
514 * This structure holds a surface address. There could be multiple addresses
515 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
516 * as frame durations and DCC format can also be set.
517 */
518struct dc_flip_addrs {
519 struct dc_plane_address address;
520 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400521 /* TODO: add flip duration for FreeSync */
522};
523
Aric Cyrab2541b2016-12-29 15:27:12 -0500524bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400525 struct dc *dc);
526
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400527/* Surface update type is used by dc_update_surfaces_and_stream
528 * The update type is determined at the very beginning of the function based
529 * on parameters passed in and decides how much programming (or updating) is
530 * going to be done during the call.
531 *
532 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
533 * logical calculations or hardware register programming. This update MUST be
534 * ISR safe on windows. Currently fast update will only be used to flip surface
535 * address.
536 *
537 * UPDATE_TYPE_MED is used for slower updates which require significant hw
538 * re-programming however do not affect bandwidth consumption or clock
539 * requirements. At present, this is the level at which front end updates
540 * that do not require us to run bw_calcs happen. These are in/out transfer func
541 * updates, viewport offset changes, recout size changes and pixel depth changes.
542 * This update can be done at ISR, but we want to minimize how often this happens.
543 *
544 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
545 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
546 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
547 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
548 * a full update. This cannot be done at ISR level and should be a rare event.
549 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
550 * underscan we don't expect to see this call at all.
551 */
552
Leon Elazar5869b0f2017-03-01 12:30:11 -0500553enum surface_update_type {
554 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400555 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500556 UPDATE_TYPE_FULL, /* may need to shuffle resources */
557};
558
Harry Wentland45622362017-09-12 15:58:20 -0400559/*******************************************************************************
560 * Stream Interfaces
561 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400562
563struct dc_stream_status {
564 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400565 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400566 int plane_count;
567 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400568
569 /*
570 * link this stream passes through
571 */
572 struct dc_link *link;
573};
574
Harry Wentland0971c402017-07-27 09:33:33 -0400575struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400576 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400577 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400578
Aric Cyrab2541b2016-12-29 15:27:12 -0500579 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400580 struct rect dst; /* stream addressable area */
581
582 struct audio_info audio_info;
583
Harry Wentland45622362017-09-12 15:58:20 -0400584 struct freesync_context freesync_ctx;
585
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400586 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400587 struct colorspace_transform gamut_remap_matrix;
588 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400589
590 enum signal_type output_signal;
591
592 enum dc_color_space output_color_space;
593 enum dc_dither_option dither_option;
594
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500595 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400596
597 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400598 /* TODO: custom INFO packets */
599 /* TODO: ABM info (DMCU) */
600 /* TODO: PSR info */
601 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400602
603 /* from core_stream struct */
604 struct dc_context *ctx;
605
606 /* used by DCP and FMT */
607 struct bit_depth_reduction_params bit_depth_params;
608 struct clamping_and_pixel_encoding_params clamping;
609
610 int phy_pix_clk;
611 enum signal_type signal;
Hersen Wud050f8e2017-09-29 16:36:34 -0400612 bool dpms_off;
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400613
614 struct dc_stream_status status;
615
Yongqiang Sun067c8782017-10-03 15:03:49 -0400616 struct dc_cursor_attributes cursor_attributes;
617
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400618 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000619 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400620};
621
Leon Elazara783e7b2017-03-09 14:38:15 -0500622struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500623 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500624 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400625 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500626};
627
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400628bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400629 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leo (Sunpeng) Li9a5d9c42017-10-06 11:57:40 -0400630bool dc_is_stream_scaling_unchanged(
631 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500632
633/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500634 * Set up surface attributes and associate to a stream
635 * The surfaces parameter is an absolute set of all surface active for the stream.
636 * If no surfaces are provided, the stream will be blanked; no memory read.
637 * Any flip related attribute changes must be done through this interface.
638 *
639 * After this call:
640 * Surfaces attributes are programmed and configured to be composed into stream.
641 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500642 */
643
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400644bool dc_commit_planes_to_stream(
645 struct dc *dc,
646 struct dc_plane_state **plane_states,
647 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400648 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400649 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500650
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400651void dc_commit_updates_for_stream(struct dc *dc,
652 struct dc_surface_update *srf_updates,
653 int surface_count,
654 struct dc_stream_state *stream,
655 struct dc_stream_update *stream_update,
656 struct dc_plane_state **plane_states,
657 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500658/*
659 * Log the current stream state.
660 */
661void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400662 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500663 struct dal_logger *dc_logger,
664 enum dc_log_type log_type);
665
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400666uint8_t dc_get_current_stream_count(struct dc *dc);
667struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500668
669/*
670 * Return the current frame counter.
671 */
Harry Wentland0971c402017-07-27 09:33:33 -0400672uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500673
674/* TODO: Return parsed values rather than direct register read
675 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
676 * being refactored properly to be dce-specific
677 */
Harry Wentland0971c402017-07-27 09:33:33 -0400678bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400679 uint32_t *v_blank_start,
680 uint32_t *v_blank_end,
681 uint32_t *h_position,
682 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500683
Yongqiang Sun13ab1b42017-09-28 17:18:27 -0400684enum dc_status dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400685 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400686 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400687 struct dc_stream_state *stream);
688
689bool dc_remove_stream_from_ctx(
690 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400691 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400692 struct dc_stream_state *stream);
693
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400694
695bool dc_add_plane_to_context(
696 const struct dc *dc,
697 struct dc_stream_state *stream,
698 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400699 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400700
701bool dc_remove_plane_from_context(
702 const struct dc *dc,
703 struct dc_stream_state *stream,
704 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400705 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400706
707bool dc_rem_all_planes_for_stream(
708 const struct dc *dc,
709 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400710 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400711
712bool dc_add_all_planes_for_stream(
713 const struct dc *dc,
714 struct dc_stream_state *stream,
715 struct dc_plane_state * const *plane_states,
716 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400717 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400718
Aric Cyrab2541b2016-12-29 15:27:12 -0500719/*
720 * Structure to store surface/stream associations for validation
721 */
722struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400723 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400724 struct dc_plane_state *plane_states[MAX_SURFACES];
725 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500726};
727
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400728bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400729
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400730bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400731
Yongqiang Sune750d562017-09-20 17:06:18 -0400732enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400733 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400734 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400735
Aric Cyrab2541b2016-12-29 15:27:12 -0500736/*
737 * This function takes a stream and checks if it is guaranteed to be supported.
738 * Guaranteed means that MAX_COFUNC similar streams are supported.
739 *
740 * After this call:
741 * No hardware is programmed for call. Only validation is done.
742 */
743
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400744
745void dc_resource_state_construct(
746 const struct dc *dc,
747 struct dc_state *dst_ctx);
748
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400749void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400750 const struct dc_state *src_ctx,
751 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400752
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400753void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400754 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400755 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400756
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400757void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400758
Aric Cyrab2541b2016-12-29 15:27:12 -0500759/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500760 * TODO update to make it about validation sets
761 * Set up streams and links associated to drive sinks
762 * The streams parameter is an absolute set of all active streams.
763 *
764 * After this call:
765 * Phy, Encoder, Timing Generator are programmed and enabled.
766 * New streams are enabled with blank stream; no memory read.
767 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400768bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500769
770/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500771 * Set up streams and links associated to drive sinks
772 * The streams parameter is an absolute set of all active streams.
773 *
774 * After this call:
775 * Phy, Encoder, Timing Generator are programmed and enabled.
776 * New streams are enabled with blank stream; no memory read.
777 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500778/*
779 * Enable stereo when commit_streams is not required,
780 * for example, frame alternate.
781 */
782bool dc_enable_stereo(
783 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400784 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400785 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500786 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500787
Harry Wentland45622362017-09-12 15:58:20 -0400788/**
789 * Create a new default stream for the requested sink
790 */
Harry Wentland0971c402017-07-27 09:33:33 -0400791struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400792
Harry Wentland0971c402017-07-27 09:33:33 -0400793void dc_stream_retain(struct dc_stream_state *dc_stream);
794void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400795
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400796struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400797 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400798
Leon Elazar5869b0f2017-03-01 12:30:11 -0500799enum surface_update_type dc_check_update_surfaces_for_stream(
800 struct dc *dc,
801 struct dc_surface_update *updates,
802 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400803 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500804 const struct dc_stream_status *stream_status);
805
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400806
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400807struct dc_state *dc_create_state(void);
808void dc_retain_state(struct dc_state *context);
809void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400810
Harry Wentland45622362017-09-12 15:58:20 -0400811/*******************************************************************************
812 * Link Interfaces
813 ******************************************************************************/
814
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400815struct dpcd_caps {
816 union dpcd_rev dpcd_rev;
817 union max_lane_count max_ln_count;
818 union max_down_spread max_down_spread;
819
820 /* dongle type (DP converter, CV smart dongle) */
821 enum display_dongle_type dongle_type;
822 /* Dongle's downstream count. */
823 union sink_count sink_count;
824 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
825 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
826 struct dc_dongle_caps dongle_caps;
827
828 uint32_t sink_dev_id;
829 uint32_t branch_dev_id;
830 int8_t branch_dev_name[6];
831 int8_t branch_hw_revision;
832
833 bool allow_invalid_MSA_timing_param;
834 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400835 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400836};
837
838struct dc_link_status {
839 struct dpcd_caps *dpcd_caps;
840};
841
842/* DP MST stream allocation (payload bandwidth number) */
843struct link_mst_stream_allocation {
844 /* DIG front */
845 const struct stream_encoder *stream_enc;
846 /* associate DRM payload table with DC stream encoder */
847 uint8_t vcp_id;
848 /* number of slots required for the DP stream in transport packet */
849 uint8_t slot_count;
850};
851
852/* DP MST stream allocation table */
853struct link_mst_stream_allocation_table {
854 /* number of DP video streams */
855 int stream_count;
856 /* array of stream allocations */
857 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
858};
859
Harry Wentland45622362017-09-12 15:58:20 -0400860/*
861 * A link contains one or more sinks and their connected status.
862 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
863 */
864struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400865 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400866 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400867 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400868 unsigned int link_index;
869 enum dc_connection_type type;
870 enum signal_type connector_signal;
871 enum dc_irq_source irq_source_hpd;
872 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
873 /* caps is the same as reported_link_cap. link_traing use
874 * reported_link_cap. Will clean up. TODO
875 */
876 struct dc_link_settings reported_link_cap;
877 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400878 struct dc_link_settings cur_link_settings;
879 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400880 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400881
882 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400883
884 uint8_t hpd_src;
885
Harry Wentland45622362017-09-12 15:58:20 -0400886 uint8_t link_enc_hw_inst;
887
Harry Wentland45622362017-09-12 15:58:20 -0400888 bool test_pattern_enabled;
889 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500890
891 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400892
893 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400894
895 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400896
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400897 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400898
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400899 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400900
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400901 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400902
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400903 struct link_encoder *link_enc;
904 struct graphics_object_id link_id;
905 union ddi_channel_mapping ddi_channel_mapping;
906 struct connector_device_tag_info device_tag;
907 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400908 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400909 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400910 enum edp_revision edp_revision;
911 bool psr_enabled;
912
913 /* MST record stream using this link */
914 struct link_flags {
915 bool dp_keep_receiver_powered;
916 } wa_flags;
917 struct link_mst_stream_allocation_table mst_stream_alloc_table;
918
919 struct dc_link_status link_status;
920
Harry Wentland45622362017-09-12 15:58:20 -0400921};
922
923const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
924
925/*
926 * Return an enumerated dc_link. dc_link order is constant and determined at
927 * boot time. They cannot be created or destroyed.
928 * Use dc_get_caps() to get number of links.
929 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000930static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
931{
932 return dc->links[link_index];
933}
Harry Wentland45622362017-09-12 15:58:20 -0400934
Harry Wentland45622362017-09-12 15:58:20 -0400935/* Set backlight level of an embedded panel (eDP, LVDS). */
936bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400937 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400938
Charlene Liuc7299702017-08-28 16:28:34 -0400939bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400940
Amy Zhang7db4ded2017-05-30 16:16:57 -0400941bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
942
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400943bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400944 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400945 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400946
947/* Request DC to detect if there is a Panel connected.
948 * boot - If this call is during initial boot.
949 * Return false for any type of detection failure or MST detection
950 * true otherwise. True meaning further action is required (status update
951 * and OS notification).
952 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400953enum dc_detect_reason {
954 DETECT_REASON_BOOT,
955 DETECT_REASON_HPD,
956 DETECT_REASON_HPDRX,
957};
958
959bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400960
961/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
962 * Return:
963 * true - Downstream port status changed. DM should call DC to do the
964 * detection.
965 * false - no change in Downstream port status. No further action required
966 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400967bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400968 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400969
970struct dc_sink_init_data;
971
972struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400973 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400974 const uint8_t *edid,
975 int len,
976 struct dc_sink_init_data *init_data);
977
978void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400979 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400980 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400981
982/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400983
984void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400985 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400986 struct link_training_settings *lt_settings);
987
Ding Wang820e3932017-07-13 12:09:57 -0400988enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400989 struct dc_link *link,
990 const struct dc_link_settings *link_setting,
991 bool skip_video_pattern);
992
993void dc_link_dp_enable_hpd(const struct dc_link *link);
994
995void dc_link_dp_disable_hpd(const struct dc_link *link);
996
997bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400998 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400999 enum dp_test_pattern test_pattern,
1000 const struct link_training_settings *p_link_settings,
1001 const unsigned char *p_custom_pattern,
1002 unsigned int cust_pattern_size);
1003
1004/*******************************************************************************
1005 * Sink Interfaces - A sink corresponds to a display output device
1006 ******************************************************************************/
1007
xhdu8c895312017-03-21 11:05:32 -04001008struct dc_container_id {
1009 // 128bit GUID in binary form
1010 unsigned char guid[16];
1011 // 8 byte port ID -> ELD.PortID
1012 unsigned int portId[2];
1013 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
1014 unsigned short manufacturerName;
1015 // 2 byte product code -> ELD.ProductCode
1016 unsigned short productCode;
1017};
1018
Vitaly Prosyakb6d61032017-06-12 11:03:26 -05001019
Vitaly Prosyak9edba552017-06-07 12:23:59 -05001020
Harry Wentland45622362017-09-12 15:58:20 -04001021/*
1022 * The sink structure contains EDID and other display device properties
1023 */
1024struct dc_sink {
1025 enum signal_type sink_signal;
1026 struct dc_edid dc_edid; /* raw edid */
1027 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -04001028 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -05001029 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -05001030 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -05001031 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -04001032 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001033
1034 /* private to DC core */
1035 struct dc_link *link;
1036 struct dc_context *ctx;
1037
1038 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +10001039 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -04001040};
1041
Harry Wentlandb73a22d2017-07-24 14:04:27 -04001042void dc_sink_retain(struct dc_sink *sink);
1043void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -04001044
Harry Wentland45622362017-09-12 15:58:20 -04001045struct dc_sink_init_data {
1046 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -04001047 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -04001048 uint32_t dongle_max_pix_clk;
1049 bool converter_disable_audio;
1050};
1051
1052struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
1053
1054/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -05001055 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -04001056 ******************************************************************************/
1057/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001058bool dc_stream_set_cursor_attributes(
Yongqiang Sun067c8782017-10-03 15:03:49 -04001059 struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001060 const struct dc_cursor_attributes *attributes);
1061
Aric Cyrab2541b2016-12-29 15:27:12 -05001062bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001063 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001064 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001065
1066/* Newer interfaces */
1067struct dc_cursor {
1068 struct dc_plane_address address;
1069 struct dc_cursor_attributes attributes;
1070};
1071
Harry Wentland45622362017-09-12 15:58:20 -04001072/*******************************************************************************
1073 * Interrupt interfaces
1074 ******************************************************************************/
1075enum dc_irq_source dc_interrupt_to_irq_source(
1076 struct dc *dc,
1077 uint32_t src_id,
1078 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001079void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001080void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1081enum dc_irq_source dc_get_hpd_irq_source_at_index(
1082 struct dc *dc, uint32_t link_index);
1083
1084/*******************************************************************************
1085 * Power Interfaces
1086 ******************************************************************************/
1087
1088void dc_set_power_state(
1089 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001090 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001091void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001092
Harry Wentland45622362017-09-12 15:58:20 -04001093/*
1094 * DPCD access interfaces
1095 */
1096
Harry Wentland45622362017-09-12 15:58:20 -04001097bool dc_submit_i2c(
1098 struct dc *dc,
1099 uint32_t link_index,
1100 struct i2c_command *cmd);
1101
Anthony Koo5e7773a2017-01-23 16:55:20 -05001102
Harry Wentland45622362017-09-12 15:58:20 -04001103#endif /* DC_INTERFACE_H_ */