blob: 0806d017d86bb08d327954ed14f53b64162e3518 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2005 Stephane Marchesin
3 * Copyright 2008 Stuart Bennett
4 * All Rights Reserved.
5 *
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
12 *
13 * The above copyright notice and this permission notice (including the next
14 * paragraph) shall be included in all copies or substantial portions of the
15 * Software.
16 *
17 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20 * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
21 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
22 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
23 * DEALINGS IN THE SOFTWARE.
24 */
25
26#include <linux/swab.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090027#include <linux/slab.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100028#include "drmP.h"
29#include "drm.h"
30#include "drm_sarea.h"
31#include "drm_crtc_helper.h"
32#include <linux/vgaarb.h>
Dave Airlie6a9ee8a2010-02-01 15:38:10 +100033#include <linux/vga_switcheroo.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100034
35#include "nouveau_drv.h"
36#include "nouveau_drm.h"
Dave Airlie38651672010-03-30 05:34:13 +000037#include "nouveau_fbcon.h"
Ben Skeggsa8eaebc2010-09-01 15:24:31 +100038#include "nouveau_ramht.h"
Ben Skeggs330c5982010-09-16 15:39:49 +100039#include "nouveau_pm.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100040#include "nv50_display.h"
41
Ben Skeggs6ee73862009-12-11 19:24:15 +100042static void nouveau_stub_takedown(struct drm_device *dev) {}
Ben Skeggsee2e0132010-07-26 09:28:25 +100043static int nouveau_stub_init(struct drm_device *dev) { return 0; }
Ben Skeggs6ee73862009-12-11 19:24:15 +100044
45static int nouveau_init_engine_ptrs(struct drm_device *dev)
46{
47 struct drm_nouveau_private *dev_priv = dev->dev_private;
48 struct nouveau_engine *engine = &dev_priv->engine;
49
50 switch (dev_priv->chipset & 0xf0) {
51 case 0x00:
52 engine->instmem.init = nv04_instmem_init;
53 engine->instmem.takedown = nv04_instmem_takedown;
54 engine->instmem.suspend = nv04_instmem_suspend;
55 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +100056 engine->instmem.get = nv04_instmem_get;
57 engine->instmem.put = nv04_instmem_put;
58 engine->instmem.map = nv04_instmem_map;
59 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +100060 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +100061 engine->mc.init = nv04_mc_init;
62 engine->mc.takedown = nv04_mc_takedown;
63 engine->timer.init = nv04_timer_init;
64 engine->timer.read = nv04_timer_read;
65 engine->timer.takedown = nv04_timer_takedown;
66 engine->fb.init = nv04_fb_init;
67 engine->fb.takedown = nv04_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +100068 engine->fifo.channels = 16;
69 engine->fifo.init = nv04_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +100070 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +100071 engine->fifo.disable = nv04_fifo_disable;
72 engine->fifo.enable = nv04_fifo_enable;
73 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +010074 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +100075 engine->fifo.channel_id = nv04_fifo_channel_id;
76 engine->fifo.create_context = nv04_fifo_create_context;
77 engine->fifo.destroy_context = nv04_fifo_destroy_context;
78 engine->fifo.load_context = nv04_fifo_load_context;
79 engine->fifo.unload_context = nv04_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +020080 engine->display.early_init = nv04_display_early_init;
81 engine->display.late_takedown = nv04_display_late_takedown;
82 engine->display.create = nv04_display_create;
83 engine->display.init = nv04_display_init;
84 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +100085 engine->gpio.init = nouveau_stub_init;
86 engine->gpio.takedown = nouveau_stub_takedown;
87 engine->gpio.get = NULL;
88 engine->gpio.set = NULL;
89 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +100090 engine->pm.clock_get = nv04_pm_clock_get;
91 engine->pm.clock_pre = nv04_pm_clock_pre;
92 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +100093 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +100094 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +100095 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +100096 break;
97 case 0x10:
98 engine->instmem.init = nv04_instmem_init;
99 engine->instmem.takedown = nv04_instmem_takedown;
100 engine->instmem.suspend = nv04_instmem_suspend;
101 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000102 engine->instmem.get = nv04_instmem_get;
103 engine->instmem.put = nv04_instmem_put;
104 engine->instmem.map = nv04_instmem_map;
105 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000106 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000107 engine->mc.init = nv04_mc_init;
108 engine->mc.takedown = nv04_mc_takedown;
109 engine->timer.init = nv04_timer_init;
110 engine->timer.read = nv04_timer_read;
111 engine->timer.takedown = nv04_timer_takedown;
112 engine->fb.init = nv10_fb_init;
113 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200114 engine->fb.init_tile_region = nv10_fb_init_tile_region;
115 engine->fb.set_tile_region = nv10_fb_set_tile_region;
116 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000117 engine->fifo.channels = 32;
118 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000119 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000120 engine->fifo.disable = nv04_fifo_disable;
121 engine->fifo.enable = nv04_fifo_enable;
122 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100123 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000124 engine->fifo.channel_id = nv10_fifo_channel_id;
125 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200126 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000127 engine->fifo.load_context = nv10_fifo_load_context;
128 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200129 engine->display.early_init = nv04_display_early_init;
130 engine->display.late_takedown = nv04_display_late_takedown;
131 engine->display.create = nv04_display_create;
132 engine->display.init = nv04_display_init;
133 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000134 engine->gpio.init = nouveau_stub_init;
135 engine->gpio.takedown = nouveau_stub_takedown;
136 engine->gpio.get = nv10_gpio_get;
137 engine->gpio.set = nv10_gpio_set;
138 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000139 engine->pm.clock_get = nv04_pm_clock_get;
140 engine->pm.clock_pre = nv04_pm_clock_pre;
141 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000142 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000143 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000144 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000145 break;
146 case 0x20:
147 engine->instmem.init = nv04_instmem_init;
148 engine->instmem.takedown = nv04_instmem_takedown;
149 engine->instmem.suspend = nv04_instmem_suspend;
150 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000151 engine->instmem.get = nv04_instmem_get;
152 engine->instmem.put = nv04_instmem_put;
153 engine->instmem.map = nv04_instmem_map;
154 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000155 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000156 engine->mc.init = nv04_mc_init;
157 engine->mc.takedown = nv04_mc_takedown;
158 engine->timer.init = nv04_timer_init;
159 engine->timer.read = nv04_timer_read;
160 engine->timer.takedown = nv04_timer_takedown;
161 engine->fb.init = nv10_fb_init;
162 engine->fb.takedown = nv10_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200163 engine->fb.init_tile_region = nv10_fb_init_tile_region;
164 engine->fb.set_tile_region = nv10_fb_set_tile_region;
165 engine->fb.free_tile_region = nv10_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000166 engine->fifo.channels = 32;
167 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000168 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000169 engine->fifo.disable = nv04_fifo_disable;
170 engine->fifo.enable = nv04_fifo_enable;
171 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100172 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000173 engine->fifo.channel_id = nv10_fifo_channel_id;
174 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200175 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000176 engine->fifo.load_context = nv10_fifo_load_context;
177 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200178 engine->display.early_init = nv04_display_early_init;
179 engine->display.late_takedown = nv04_display_late_takedown;
180 engine->display.create = nv04_display_create;
181 engine->display.init = nv04_display_init;
182 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000183 engine->gpio.init = nouveau_stub_init;
184 engine->gpio.takedown = nouveau_stub_takedown;
185 engine->gpio.get = nv10_gpio_get;
186 engine->gpio.set = nv10_gpio_set;
187 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000188 engine->pm.clock_get = nv04_pm_clock_get;
189 engine->pm.clock_pre = nv04_pm_clock_pre;
190 engine->pm.clock_set = nv04_pm_clock_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000191 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000192 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000193 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000194 break;
195 case 0x30:
196 engine->instmem.init = nv04_instmem_init;
197 engine->instmem.takedown = nv04_instmem_takedown;
198 engine->instmem.suspend = nv04_instmem_suspend;
199 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000200 engine->instmem.get = nv04_instmem_get;
201 engine->instmem.put = nv04_instmem_put;
202 engine->instmem.map = nv04_instmem_map;
203 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000204 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000205 engine->mc.init = nv04_mc_init;
206 engine->mc.takedown = nv04_mc_takedown;
207 engine->timer.init = nv04_timer_init;
208 engine->timer.read = nv04_timer_read;
209 engine->timer.takedown = nv04_timer_takedown;
Francisco Jerez8bded182010-07-21 21:08:11 +0200210 engine->fb.init = nv30_fb_init;
211 engine->fb.takedown = nv30_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200212 engine->fb.init_tile_region = nv30_fb_init_tile_region;
213 engine->fb.set_tile_region = nv10_fb_set_tile_region;
214 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000215 engine->fifo.channels = 32;
216 engine->fifo.init = nv10_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000217 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218 engine->fifo.disable = nv04_fifo_disable;
219 engine->fifo.enable = nv04_fifo_enable;
220 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100221 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000222 engine->fifo.channel_id = nv10_fifo_channel_id;
223 engine->fifo.create_context = nv10_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200224 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000225 engine->fifo.load_context = nv10_fifo_load_context;
226 engine->fifo.unload_context = nv10_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200227 engine->display.early_init = nv04_display_early_init;
228 engine->display.late_takedown = nv04_display_late_takedown;
229 engine->display.create = nv04_display_create;
230 engine->display.init = nv04_display_init;
231 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000232 engine->gpio.init = nouveau_stub_init;
233 engine->gpio.takedown = nouveau_stub_takedown;
234 engine->gpio.get = nv10_gpio_get;
235 engine->gpio.set = nv10_gpio_set;
236 engine->gpio.irq_enable = NULL;
Ben Skeggs442b6262010-09-16 16:25:26 +1000237 engine->pm.clock_get = nv04_pm_clock_get;
238 engine->pm.clock_pre = nv04_pm_clock_pre;
239 engine->pm.clock_set = nv04_pm_clock_set;
240 engine->pm.voltage_get = nouveau_voltage_gpio_get;
241 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000242 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000243 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000244 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000245 break;
246 case 0x40:
247 case 0x60:
248 engine->instmem.init = nv04_instmem_init;
249 engine->instmem.takedown = nv04_instmem_takedown;
250 engine->instmem.suspend = nv04_instmem_suspend;
251 engine->instmem.resume = nv04_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000252 engine->instmem.get = nv04_instmem_get;
253 engine->instmem.put = nv04_instmem_put;
254 engine->instmem.map = nv04_instmem_map;
255 engine->instmem.unmap = nv04_instmem_unmap;
Ben Skeggsf56cb862010-07-08 11:29:10 +1000256 engine->instmem.flush = nv04_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000257 engine->mc.init = nv40_mc_init;
258 engine->mc.takedown = nv40_mc_takedown;
259 engine->timer.init = nv04_timer_init;
260 engine->timer.read = nv04_timer_read;
261 engine->timer.takedown = nv04_timer_takedown;
262 engine->fb.init = nv40_fb_init;
263 engine->fb.takedown = nv40_fb_takedown;
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200264 engine->fb.init_tile_region = nv30_fb_init_tile_region;
265 engine->fb.set_tile_region = nv40_fb_set_tile_region;
266 engine->fb.free_tile_region = nv30_fb_free_tile_region;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000267 engine->fifo.channels = 32;
268 engine->fifo.init = nv40_fifo_init;
Ben Skeggs5178d402010-11-03 10:56:05 +1000269 engine->fifo.takedown = nv04_fifo_fini;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000270 engine->fifo.disable = nv04_fifo_disable;
271 engine->fifo.enable = nv04_fifo_enable;
272 engine->fifo.reassign = nv04_fifo_reassign;
Francisco Jerez588d7d12009-12-13 20:07:42 +0100273 engine->fifo.cache_pull = nv04_fifo_cache_pull;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000274 engine->fifo.channel_id = nv10_fifo_channel_id;
275 engine->fifo.create_context = nv40_fifo_create_context;
Francisco Jerez3945e472010-10-18 03:53:39 +0200276 engine->fifo.destroy_context = nv04_fifo_destroy_context;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000277 engine->fifo.load_context = nv40_fifo_load_context;
278 engine->fifo.unload_context = nv40_fifo_unload_context;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200279 engine->display.early_init = nv04_display_early_init;
280 engine->display.late_takedown = nv04_display_late_takedown;
281 engine->display.create = nv04_display_create;
282 engine->display.init = nv04_display_init;
283 engine->display.destroy = nv04_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000284 engine->gpio.init = nouveau_stub_init;
285 engine->gpio.takedown = nouveau_stub_takedown;
286 engine->gpio.get = nv10_gpio_get;
287 engine->gpio.set = nv10_gpio_set;
288 engine->gpio.irq_enable = NULL;
Ben Skeggs1262a202011-07-18 15:15:34 +1000289 engine->pm.clocks_get = nv40_pm_clocks_get;
290 engine->pm.clocks_pre = nv40_pm_clocks_pre;
291 engine->pm.clocks_set = nv40_pm_clocks_set;
Ben Skeggs442b6262010-09-16 16:25:26 +1000292 engine->pm.voltage_get = nouveau_voltage_gpio_get;
293 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200294 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs92329692011-07-28 10:40:48 +1000295 switch (dev_priv->chipset) {
296 case 0x40:
297 case 0x49:
298 engine->pm.fanspeed_get = nv40_pm_fanspeed_get;
299 engine->pm.fanspeed_set = nv40_pm_fanspeed_set;
300 break;
Ben Skeggs04de6a02011-07-28 10:52:13 +1000301 case 0x42:
302 case 0x43:
303 case 0x47:
304 case 0x4b:
305 engine->pm.fanspeed_get = nv41_pm_fanspeed_get;
306 engine->pm.fanspeed_set = nv41_pm_fanspeed_set;
307 break;
Ben Skeggs92329692011-07-28 10:40:48 +1000308 default:
309 break;
310 }
Ben Skeggs60d2a882010-12-06 15:28:54 +1000311 engine->vram.init = nouveau_mem_detect;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000312 engine->vram.takedown = nouveau_stub_takedown;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000313 engine->vram.flags_valid = nouveau_mem_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314 break;
315 case 0x50:
316 case 0x80: /* gotta love NVIDIA's consistency.. */
317 case 0x90:
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000318 case 0xa0:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000319 engine->instmem.init = nv50_instmem_init;
320 engine->instmem.takedown = nv50_instmem_takedown;
321 engine->instmem.suspend = nv50_instmem_suspend;
322 engine->instmem.resume = nv50_instmem_resume;
Ben Skeggse41115d2010-11-01 11:45:02 +1000323 engine->instmem.get = nv50_instmem_get;
324 engine->instmem.put = nv50_instmem_put;
325 engine->instmem.map = nv50_instmem_map;
326 engine->instmem.unmap = nv50_instmem_unmap;
Ben Skeggs734ee832010-07-15 11:02:54 +1000327 if (dev_priv->chipset == 0x50)
328 engine->instmem.flush = nv50_instmem_flush;
329 else
330 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000331 engine->mc.init = nv50_mc_init;
332 engine->mc.takedown = nv50_mc_takedown;
333 engine->timer.init = nv04_timer_init;
334 engine->timer.read = nv04_timer_read;
335 engine->timer.takedown = nv04_timer_takedown;
Marcin Koƛcielnicki304424e2010-03-01 00:18:39 +0000336 engine->fb.init = nv50_fb_init;
337 engine->fb.takedown = nv50_fb_takedown;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000338 engine->fifo.channels = 128;
339 engine->fifo.init = nv50_fifo_init;
340 engine->fifo.takedown = nv50_fifo_takedown;
341 engine->fifo.disable = nv04_fifo_disable;
342 engine->fifo.enable = nv04_fifo_enable;
343 engine->fifo.reassign = nv04_fifo_reassign;
344 engine->fifo.channel_id = nv50_fifo_channel_id;
345 engine->fifo.create_context = nv50_fifo_create_context;
346 engine->fifo.destroy_context = nv50_fifo_destroy_context;
347 engine->fifo.load_context = nv50_fifo_load_context;
348 engine->fifo.unload_context = nv50_fifo_unload_context;
Ben Skeggs56ac7472010-10-22 10:26:24 +1000349 engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200350 engine->display.early_init = nv50_display_early_init;
351 engine->display.late_takedown = nv50_display_late_takedown;
352 engine->display.create = nv50_display_create;
353 engine->display.init = nv50_display_init;
354 engine->display.destroy = nv50_display_destroy;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000355 engine->gpio.init = nv50_gpio_init;
Ben Skeggs2cbd4c82010-11-03 10:18:04 +1000356 engine->gpio.takedown = nv50_gpio_fini;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000357 engine->gpio.get = nv50_gpio_get;
358 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000359 engine->gpio.irq_register = nv50_gpio_irq_register;
360 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggsee2e0132010-07-26 09:28:25 +1000361 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000362 switch (dev_priv->chipset) {
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000363 case 0x84:
364 case 0x86:
365 case 0x92:
366 case 0x94:
367 case 0x96:
368 case 0x98:
369 case 0xa0:
Ben Skeggs5f801982010-10-22 08:44:09 +1000370 case 0xaa:
371 case 0xac:
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000372 case 0x50:
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000373 engine->pm.clock_get = nv50_pm_clock_get;
374 engine->pm.clock_pre = nv50_pm_clock_pre;
375 engine->pm.clock_set = nv50_pm_clock_set;
376 break;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000377 default:
Ben Skeggsca94a712011-06-17 15:38:48 +1000378 engine->pm.clocks_get = nva3_pm_clocks_get;
379 engine->pm.clocks_pre = nva3_pm_clocks_pre;
380 engine->pm.clocks_set = nva3_pm_clocks_set;
Ben Skeggsbd2e5972010-10-19 20:06:01 +1000381 break;
Ben Skeggsfade7ad2010-09-27 11:18:14 +1000382 }
Ben Skeggs02c30ca2010-09-16 16:17:35 +1000383 engine->pm.voltage_get = nouveau_voltage_gpio_get;
384 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Francisco Jerez8155cac2010-09-23 20:58:38 +0200385 if (dev_priv->chipset >= 0x84)
386 engine->pm.temp_get = nv84_temp_get;
387 else
388 engine->pm.temp_get = nv40_temp_get;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000389 engine->vram.init = nv50_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000390 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs60d2a882010-12-06 15:28:54 +1000391 engine->vram.get = nv50_vram_new;
392 engine->vram.put = nv50_vram_del;
393 engine->vram.flags_valid = nv50_vram_flags_valid;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000394 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000395 case 0xc0:
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000396 engine->instmem.init = nvc0_instmem_init;
397 engine->instmem.takedown = nvc0_instmem_takedown;
398 engine->instmem.suspend = nvc0_instmem_suspend;
399 engine->instmem.resume = nvc0_instmem_resume;
Ben Skeggs8984e042010-11-15 11:48:33 +1000400 engine->instmem.get = nv50_instmem_get;
401 engine->instmem.put = nv50_instmem_put;
402 engine->instmem.map = nv50_instmem_map;
403 engine->instmem.unmap = nv50_instmem_unmap;
404 engine->instmem.flush = nv84_instmem_flush;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000405 engine->mc.init = nv50_mc_init;
406 engine->mc.takedown = nv50_mc_takedown;
407 engine->timer.init = nv04_timer_init;
408 engine->timer.read = nv04_timer_read;
409 engine->timer.takedown = nv04_timer_takedown;
410 engine->fb.init = nvc0_fb_init;
411 engine->fb.takedown = nvc0_fb_takedown;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000412 engine->fifo.channels = 128;
413 engine->fifo.init = nvc0_fifo_init;
414 engine->fifo.takedown = nvc0_fifo_takedown;
415 engine->fifo.disable = nvc0_fifo_disable;
416 engine->fifo.enable = nvc0_fifo_enable;
417 engine->fifo.reassign = nvc0_fifo_reassign;
418 engine->fifo.channel_id = nvc0_fifo_channel_id;
419 engine->fifo.create_context = nvc0_fifo_create_context;
420 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
421 engine->fifo.load_context = nvc0_fifo_load_context;
422 engine->fifo.unload_context = nvc0_fifo_unload_context;
423 engine->display.early_init = nv50_display_early_init;
424 engine->display.late_takedown = nv50_display_late_takedown;
425 engine->display.create = nv50_display_create;
426 engine->display.init = nv50_display_init;
427 engine->display.destroy = nv50_display_destroy;
428 engine->gpio.init = nv50_gpio_init;
429 engine->gpio.takedown = nouveau_stub_takedown;
430 engine->gpio.get = nv50_gpio_get;
431 engine->gpio.set = nv50_gpio_set;
Ben Skeggsfce2bad2010-11-11 16:14:56 +1000432 engine->gpio.irq_register = nv50_gpio_irq_register;
433 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000434 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggs8984e042010-11-15 11:48:33 +1000435 engine->vram.init = nvc0_vram_init;
Ben Skeggs24f246a2011-06-10 13:36:08 +1000436 engine->vram.takedown = nv50_vram_fini;
Ben Skeggs8984e042010-11-15 11:48:33 +1000437 engine->vram.get = nvc0_vram_new;
438 engine->vram.put = nv50_vram_del;
439 engine->vram.flags_valid = nvc0_vram_flags_valid;
Martin Peres74cfad12011-05-12 22:40:47 +0200440 engine->pm.temp_get = nv84_temp_get;
Ben Skeggs354d0782011-06-19 01:44:36 +1000441 engine->pm.clocks_get = nvc0_pm_clocks_get;
Ben Skeggs3c71c232011-06-09 17:34:02 +1000442 engine->pm.voltage_get = nouveau_voltage_gpio_get;
Ben Skeggsda1dc4c2011-06-10 12:07:09 +1000443 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggs4b223ee2010-08-03 10:00:56 +1000444 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000445 case 0xd0:
446 engine->instmem.init = nvc0_instmem_init;
447 engine->instmem.takedown = nvc0_instmem_takedown;
448 engine->instmem.suspend = nvc0_instmem_suspend;
449 engine->instmem.resume = nvc0_instmem_resume;
450 engine->instmem.get = nv50_instmem_get;
451 engine->instmem.put = nv50_instmem_put;
452 engine->instmem.map = nv50_instmem_map;
453 engine->instmem.unmap = nv50_instmem_unmap;
454 engine->instmem.flush = nv84_instmem_flush;
455 engine->mc.init = nv50_mc_init;
456 engine->mc.takedown = nv50_mc_takedown;
457 engine->timer.init = nv04_timer_init;
458 engine->timer.read = nv04_timer_read;
459 engine->timer.takedown = nv04_timer_takedown;
460 engine->fb.init = nvc0_fb_init;
461 engine->fb.takedown = nvc0_fb_takedown;
462 engine->fifo.channels = 128;
463 engine->fifo.init = nvc0_fifo_init;
464 engine->fifo.takedown = nvc0_fifo_takedown;
465 engine->fifo.disable = nvc0_fifo_disable;
466 engine->fifo.enable = nvc0_fifo_enable;
467 engine->fifo.reassign = nvc0_fifo_reassign;
468 engine->fifo.channel_id = nvc0_fifo_channel_id;
469 engine->fifo.create_context = nvc0_fifo_create_context;
470 engine->fifo.destroy_context = nvc0_fifo_destroy_context;
471 engine->fifo.load_context = nvc0_fifo_load_context;
472 engine->fifo.unload_context = nvc0_fifo_unload_context;
473 engine->display.early_init = nouveau_stub_init;
474 engine->display.late_takedown = nouveau_stub_takedown;
Ben Skeggs26f6d882011-07-04 16:25:18 +1000475 engine->display.create = nvd0_display_create;
476 engine->display.init = nvd0_display_init;
477 engine->display.destroy = nvd0_display_destroy;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000478 engine->gpio.init = nv50_gpio_init;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000479 engine->gpio.takedown = nouveau_stub_takedown;
Ben Skeggsd7f81722011-07-03 02:57:35 +1000480 engine->gpio.get = nvd0_gpio_get;
481 engine->gpio.set = nvd0_gpio_set;
482 engine->gpio.irq_register = nv50_gpio_irq_register;
483 engine->gpio.irq_unregister = nv50_gpio_irq_unregister;
484 engine->gpio.irq_enable = nv50_gpio_irq_enable;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000485 engine->vram.init = nvc0_vram_init;
486 engine->vram.takedown = nv50_vram_fini;
487 engine->vram.get = nvc0_vram_new;
488 engine->vram.put = nv50_vram_del;
489 engine->vram.flags_valid = nvc0_vram_flags_valid;
Ben Skeggs4784e4a2011-07-04 14:06:07 +1000490 engine->pm.clocks_get = nvc0_pm_clocks_get;
491 engine->pm.voltage_get = nouveau_voltage_gpio_get;
492 engine->pm.voltage_set = nouveau_voltage_gpio_set;
Ben Skeggsd9f61c22011-07-04 13:25:17 +1000493 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000494 default:
495 NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
496 return 1;
497 }
498
Ben Skeggs03bc9672011-07-04 13:14:05 +1000499 /* headless mode */
500 if (nouveau_modeset == 2) {
501 engine->display.early_init = nouveau_stub_init;
502 engine->display.late_takedown = nouveau_stub_takedown;
503 engine->display.create = nouveau_stub_init;
504 engine->display.init = nouveau_stub_init;
505 engine->display.destroy = nouveau_stub_takedown;
506 }
507
Ben Skeggs6ee73862009-12-11 19:24:15 +1000508 return 0;
509}
510
511static unsigned int
512nouveau_vga_set_decode(void *priv, bool state)
513{
Marcin Koƛcielnicki9967b942010-02-08 00:20:17 +0000514 struct drm_device *dev = priv;
515 struct drm_nouveau_private *dev_priv = dev->dev_private;
516
517 if (dev_priv->chipset >= 0x40)
518 nv_wr32(dev, 0x88054, state);
519 else
520 nv_wr32(dev, 0x1854, state);
521
Ben Skeggs6ee73862009-12-11 19:24:15 +1000522 if (state)
523 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
524 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
525 else
526 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
527}
528
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000529static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
530 enum vga_switcheroo_state state)
531{
Dave Airliefbf81762010-06-01 09:09:06 +1000532 struct drm_device *dev = pci_get_drvdata(pdev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000533 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
534 if (state == VGA_SWITCHEROO_ON) {
535 printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000536 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000537 nouveau_pci_resume(pdev);
Dave Airliefbf81762010-06-01 09:09:06 +1000538 drm_kms_helper_poll_enable(dev);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000539 dev->switch_power_state = DRM_SWITCH_POWER_ON;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000540 } else {
541 printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
Dave Airlie5bcf7192010-12-07 09:20:40 +1000542 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
Dave Airliefbf81762010-06-01 09:09:06 +1000543 drm_kms_helper_poll_disable(dev);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000544 nouveau_pci_suspend(pdev, pmm);
Dave Airlie5bcf7192010-12-07 09:20:40 +1000545 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000546 }
547}
548
Dave Airlie8d608aa2010-12-07 08:57:57 +1000549static void nouveau_switcheroo_reprobe(struct pci_dev *pdev)
550{
551 struct drm_device *dev = pci_get_drvdata(pdev);
552 nouveau_fbcon_output_poll_changed(dev);
553}
554
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000555static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
556{
557 struct drm_device *dev = pci_get_drvdata(pdev);
558 bool can_switch;
559
560 spin_lock(&dev->count_lock);
561 can_switch = (dev->open_count == 0);
562 spin_unlock(&dev->count_lock);
563 return can_switch;
564}
565
Ben Skeggs6ee73862009-12-11 19:24:15 +1000566int
567nouveau_card_init(struct drm_device *dev)
568{
569 struct drm_nouveau_private *dev_priv = dev->dev_private;
570 struct nouveau_engine *engine;
Ben Skeggseea55c82011-04-18 08:57:51 +1000571 int ret, e = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000572
Ben Skeggs6ee73862009-12-11 19:24:15 +1000573 vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000574 vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
Dave Airlie8d608aa2010-12-07 08:57:57 +1000575 nouveau_switcheroo_reprobe,
Dave Airlie6a9ee8a2010-02-01 15:38:10 +1000576 nouveau_switcheroo_can_switch);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000577
578 /* Initialise internal driver API hooks */
579 ret = nouveau_init_engine_ptrs(dev);
580 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000581 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000582 engine = &dev_priv->engine;
Ben Skeggscff5c132010-10-06 16:16:59 +1000583 spin_lock_init(&dev_priv->channels.lock);
Francisco Jereza5cf68b2010-10-24 16:14:41 +0200584 spin_lock_init(&dev_priv->tile.lock);
Maarten Maathuisff9e5272010-02-01 20:58:27 +0100585 spin_lock_init(&dev_priv->context_switch_lock);
Ben Skeggs04eb34a2011-04-06 13:28:35 +1000586 spin_lock_init(&dev_priv->vm_lock);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000587
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200588 /* Make the CRTCs and I2C buses accessible */
589 ret = engine->display.early_init(dev);
590 if (ret)
591 goto out;
592
Ben Skeggs6ee73862009-12-11 19:24:15 +1000593 /* Parse BIOS tables / Run init tables if card not POSTed */
Ben Skeggscd0b0722010-06-01 15:56:22 +1000594 ret = nouveau_bios_init(dev);
595 if (ret)
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200596 goto out_display_early;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000597
Ben Skeggs4c5df492011-10-28 10:59:45 +1000598 /* workaround an odd issue on nvc1 by disabling the device's
599 * nosnoop capability. hopefully won't cause issues until a
600 * better fix is found - assuming there is one...
601 */
602 if (dev_priv->chipset == 0xc1) {
603 nv_mask(dev, 0x00088080, 0x00000800, 0x00000000);
604 }
605
Ben Skeggs330c5982010-09-16 15:39:49 +1000606 nouveau_pm_init(dev);
607
Ben Skeggs24f246a2011-06-10 13:36:08 +1000608 ret = engine->vram.init(dev);
Ben Skeggsa76fb4e2010-03-18 09:45:20 +1000609 if (ret)
610 goto out_bios;
611
Ben Skeggs6ee73862009-12-11 19:24:15 +1000612 ret = nouveau_gpuobj_init(dev);
613 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000614 goto out_vram;
615
616 ret = engine->instmem.init(dev);
617 if (ret)
618 goto out_gpuobj;
619
Ben Skeggs24f246a2011-06-10 13:36:08 +1000620 ret = nouveau_mem_vram_init(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000621 if (ret)
622 goto out_instmem;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000623
Ben Skeggs24f246a2011-06-10 13:36:08 +1000624 ret = nouveau_mem_gart_init(dev);
625 if (ret)
626 goto out_ttmvram;
627
Ben Skeggs6ee73862009-12-11 19:24:15 +1000628 /* PMC */
629 ret = engine->mc.init(dev);
630 if (ret)
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000631 goto out_gart;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000632
Ben Skeggsee2e0132010-07-26 09:28:25 +1000633 /* PGPIO */
634 ret = engine->gpio.init(dev);
635 if (ret)
636 goto out_mc;
637
Ben Skeggs6ee73862009-12-11 19:24:15 +1000638 /* PTIMER */
639 ret = engine->timer.init(dev);
640 if (ret)
Ben Skeggsee2e0132010-07-26 09:28:25 +1000641 goto out_gpio;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000642
643 /* PFB */
644 ret = engine->fb.init(dev);
645 if (ret)
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000646 goto out_timer;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000647
Ben Skeggsaba99a82011-05-25 14:48:50 +1000648 if (!dev_priv->noaccel) {
Ben Skeggs18b54c42011-05-25 15:22:33 +1000649 switch (dev_priv->card_type) {
650 case NV_04:
651 nv04_graph_create(dev);
652 break;
653 case NV_10:
654 nv10_graph_create(dev);
655 break;
656 case NV_20:
657 case NV_30:
658 nv20_graph_create(dev);
659 break;
660 case NV_40:
661 nv40_graph_create(dev);
662 break;
663 case NV_50:
664 nv50_graph_create(dev);
665 break;
666 case NV_C0:
667 nvc0_graph_create(dev);
668 break;
669 default:
Ben Skeggs7ff54412011-03-18 10:25:59 +1000670 break;
671 }
Ben Skeggs7ff54412011-03-18 10:25:59 +1000672
Ben Skeggs18b54c42011-05-25 15:22:33 +1000673 switch (dev_priv->chipset) {
674 case 0x84:
675 case 0x86:
676 case 0x92:
677 case 0x94:
678 case 0x96:
679 case 0xa0:
680 nv84_crypt_create(dev);
681 break;
682 }
Ben Skeggsa02ccc72011-04-04 16:08:24 +1000683
Ben Skeggs18b54c42011-05-25 15:22:33 +1000684 switch (dev_priv->card_type) {
685 case NV_50:
686 switch (dev_priv->chipset) {
687 case 0xa3:
688 case 0xa5:
689 case 0xa8:
690 case 0xaf:
691 nva3_copy_create(dev);
692 break;
693 }
694 break;
695 case NV_C0:
696 nvc0_copy_create(dev, 0);
697 nvc0_copy_create(dev, 1);
698 break;
699 default:
700 break;
701 }
702
Ben Skeggs52d07332011-06-23 16:44:05 +1000703 if (dev_priv->card_type == NV_40 ||
704 dev_priv->chipset == 0x31 ||
705 dev_priv->chipset == 0x34 ||
706 dev_priv->chipset == 0x36)
Ben Skeggs323dcac2011-06-23 16:21:21 +1000707 nv31_mpeg_create(dev);
Ben Skeggs18b54c42011-05-25 15:22:33 +1000708 else
709 if (dev_priv->card_type == NV_50 &&
710 (dev_priv->chipset < 0x98 || dev_priv->chipset == 0xa0))
711 nv50_mpeg_create(dev);
712
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000713 for (e = 0; e < NVOBJ_ENGINE_NR; e++) {
714 if (dev_priv->eng[e]) {
715 ret = dev_priv->eng[e]->init(dev, e);
716 if (ret)
717 goto out_engine;
718 }
719 }
720
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000721 /* PFIFO */
722 ret = engine->fifo.init(dev);
723 if (ret)
Ben Skeggsa82dd492011-04-01 13:56:05 +1000724 goto out_engine;
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000725 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000726
Ben Skeggs1575b362011-07-04 11:55:39 +1000727 ret = nouveau_irq_init(dev);
728 if (ret)
729 goto out_fifo;
730
Ben Skeggs048a8852011-07-04 10:47:19 +1000731 /* initialise general modesetting */
732 drm_mode_config_init(dev);
733 drm_mode_create_scaling_mode_property(dev);
734 drm_mode_create_dithering_property(dev);
735 dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
736 dev->mode_config.fb_base = pci_resource_start(dev->pdev, 1);
737 dev->mode_config.min_width = 0;
738 dev->mode_config.min_height = 0;
739 if (dev_priv->card_type < NV_10) {
740 dev->mode_config.max_width = 2048;
741 dev->mode_config.max_height = 2048;
742 } else
743 if (dev_priv->card_type < NV_50) {
744 dev->mode_config.max_width = 4096;
745 dev->mode_config.max_height = 4096;
746 } else {
747 dev->mode_config.max_width = 8192;
748 dev->mode_config.max_height = 8192;
749 }
750
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200751 ret = engine->display.create(dev);
Ben Skeggse88efe02010-07-09 10:56:08 +1000752 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000753 goto out_irq;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000754
Ben Skeggs10b461e2011-08-02 19:29:37 +1000755 nouveau_backlight_init(dev);
756
Ben Skeggsa82dd492011-04-01 13:56:05 +1000757 if (dev_priv->eng[NVOBJ_ENGINE_GR]) {
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200758 ret = nouveau_fence_init(dev);
Ben Skeggs0735f622009-12-16 14:28:55 +1000759 if (ret)
Ben Skeggs1575b362011-07-04 11:55:39 +1000760 goto out_disp;
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200761
Ben Skeggs1575b362011-07-04 11:55:39 +1000762 ret = nouveau_channel_alloc(dev, &dev_priv->channel, NULL,
763 NvDmaFB, NvDmaTT);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200764 if (ret)
765 goto out_fence;
Ben Skeggs1575b362011-07-04 11:55:39 +1000766
767 mutex_unlock(&dev_priv->channel->mutex);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000768 }
769
Ben Skeggs1575b362011-07-04 11:55:39 +1000770 if (dev->mode_config.num_crtc) {
771 ret = drm_vblank_init(dev, dev->mode_config.num_crtc);
772 if (ret)
773 goto out_chan;
774
775 nouveau_fbcon_init(dev);
776 drm_kms_helper_poll_init(dev);
777 }
778
Ben Skeggs6ee73862009-12-11 19:24:15 +1000779 return 0;
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000780
Ben Skeggs1575b362011-07-04 11:55:39 +1000781out_chan:
782 nouveau_channel_put_unlocked(&dev_priv->channel);
Francisco Jerez0c6c1c22010-09-22 00:58:54 +0200783out_fence:
784 nouveau_fence_fini(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000785out_disp:
Ben Skeggs10b461e2011-08-02 19:29:37 +1000786 nouveau_backlight_exit(dev);
Ben Skeggs1575b362011-07-04 11:55:39 +1000787 engine->display.destroy(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000788out_irq:
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000789 nouveau_irq_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000790out_fifo:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000791 if (!dev_priv->noaccel)
Marcin Koƛcielnickia32ed692010-01-26 14:00:42 +0000792 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000793out_engine:
Ben Skeggsaba99a82011-05-25 14:48:50 +1000794 if (!dev_priv->noaccel) {
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000795 for (e = e - 1; e >= 0; e--) {
Ben Skeggs2703c212011-04-01 09:50:18 +1000796 if (!dev_priv->eng[e])
797 continue;
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000798 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs2703c212011-04-01 09:50:18 +1000799 dev_priv->eng[e]->destroy(dev,e );
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000800 }
801 }
802
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000803 engine->fb.takedown(dev);
804out_timer:
805 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000806out_gpio:
807 engine->gpio.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000808out_mc:
809 engine->mc.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000810out_gart:
811 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000812out_ttmvram:
813 nouveau_mem_vram_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000814out_instmem:
815 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000816out_gpuobj:
817 nouveau_gpuobj_takedown(dev);
818out_vram:
Ben Skeggs24f246a2011-06-10 13:36:08 +1000819 engine->vram.takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000820out_bios:
Ben Skeggs330c5982010-09-16 15:39:49 +1000821 nouveau_pm_fini(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000822 nouveau_bios_takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200823out_display_early:
824 engine->display.late_takedown(dev);
Marcin Koƛcielnickic5804be2009-12-14 20:58:39 +0000825out:
826 vga_client_register(dev->pdev, NULL, NULL, NULL);
827 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000828}
829
830static void nouveau_card_takedown(struct drm_device *dev)
831{
832 struct drm_nouveau_private *dev_priv = dev->dev_private;
833 struct nouveau_engine *engine = &dev_priv->engine;
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000834 int e;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000835
Ben Skeggs1575b362011-07-04 11:55:39 +1000836 if (dev->mode_config.num_crtc) {
837 drm_kms_helper_poll_fini(dev);
838 nouveau_fbcon_fini(dev);
839 drm_vblank_cleanup(dev);
840 }
Ben Skeggs06b75e32011-06-08 18:29:12 +1000841
Ben Skeggsa82dd492011-04-01 13:56:05 +1000842 if (dev_priv->channel) {
Francisco Jerez36c952e2010-10-18 03:01:34 +0200843 nouveau_channel_put_unlocked(&dev_priv->channel);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000844 nouveau_fence_fini(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000845 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000846
Ben Skeggs10b461e2011-08-02 19:29:37 +1000847 nouveau_backlight_exit(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000848 engine->display.destroy(dev);
Ben Skeggs048a8852011-07-04 10:47:19 +1000849 drm_mode_config_cleanup(dev);
Ben Skeggs06b75e32011-06-08 18:29:12 +1000850
Ben Skeggsaba99a82011-05-25 14:48:50 +1000851 if (!dev_priv->noaccel) {
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000852 engine->fifo.takedown(dev);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000853 for (e = NVOBJ_ENGINE_NR - 1; e >= 0; e--) {
854 if (dev_priv->eng[e]) {
Ben Skeggs6c320fe2011-07-20 11:22:33 +1000855 dev_priv->eng[e]->fini(dev, e, false);
Ben Skeggs6dfdd7a2011-03-31 15:40:43 +1000856 dev_priv->eng[e]->destroy(dev,e );
857 }
858 }
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000859 }
860 engine->fb.takedown(dev);
861 engine->timer.takedown(dev);
Ben Skeggsee2e0132010-07-26 09:28:25 +1000862 engine->gpio.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000863 engine->mc.takedown(dev);
Francisco Jerezc88c2e02010-07-24 17:37:33 +0200864 engine->display.late_takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000865
Jimmy Rentz97666102011-04-17 16:15:09 -0400866 if (dev_priv->vga_ram) {
867 nouveau_bo_unpin(dev_priv->vga_ram);
868 nouveau_bo_ref(NULL, &dev_priv->vga_ram);
869 }
870
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000871 mutex_lock(&dev->struct_mutex);
872 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
873 ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
874 mutex_unlock(&dev->struct_mutex);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000875 nouveau_mem_gart_fini(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000876 nouveau_mem_vram_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000877
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000878 engine->instmem.takedown(dev);
Ben Skeggsfbd2895e2010-09-01 15:24:34 +1000879 nouveau_gpuobj_takedown(dev);
Ben Skeggs24f246a2011-06-10 13:36:08 +1000880 engine->vram.takedown(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000881
Ben Skeggs35fa2f22010-10-21 14:07:03 +1000882 nouveau_irq_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000883
Ben Skeggs330c5982010-09-16 15:39:49 +1000884 nouveau_pm_fini(dev);
Ben Skeggsb6d3d872010-06-07 15:38:27 +1000885 nouveau_bios_takedown(dev);
886
887 vga_client_register(dev->pdev, NULL, NULL, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000888}
889
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000890int
891nouveau_open(struct drm_device *dev, struct drm_file *file_priv)
892{
Ben Skeggsfe32b162011-06-03 10:07:08 +1000893 struct drm_nouveau_private *dev_priv = dev->dev_private;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000894 struct nouveau_fpriv *fpriv;
Ben Skeggse41f26e2011-06-07 15:35:37 +1000895 int ret;
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000896
897 fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
898 if (unlikely(!fpriv))
899 return -ENOMEM;
900
901 spin_lock_init(&fpriv->lock);
Ben Skeggse8a863c2011-06-01 19:18:48 +1000902 INIT_LIST_HEAD(&fpriv->channels);
903
Ben Skeggse41f26e2011-06-07 15:35:37 +1000904 if (dev_priv->card_type == NV_50) {
905 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0020000000ULL,
906 &fpriv->vm);
907 if (ret) {
908 kfree(fpriv);
909 return ret;
910 }
911 } else
912 if (dev_priv->card_type >= NV_C0) {
Ben Skeggs5de80372011-06-08 18:17:41 +1000913 ret = nouveau_vm_new(dev, 0, (1ULL << 40), 0x0008000000ULL,
914 &fpriv->vm);
915 if (ret) {
916 kfree(fpriv);
917 return ret;
918 }
Ben Skeggse41f26e2011-06-07 15:35:37 +1000919 }
Ben Skeggsfe32b162011-06-03 10:07:08 +1000920
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000921 file_priv->driver_priv = fpriv;
922 return 0;
923}
924
Ben Skeggs6ee73862009-12-11 19:24:15 +1000925/* here a client dies, release the stuff that was allocated for its
926 * file_priv */
927void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
928{
929 nouveau_channel_cleanup(dev, file_priv);
930}
931
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000932void
933nouveau_postclose(struct drm_device *dev, struct drm_file *file_priv)
934{
935 struct nouveau_fpriv *fpriv = nouveau_fpriv(file_priv);
Ben Skeggsfe32b162011-06-03 10:07:08 +1000936 nouveau_vm_ref(NULL, &fpriv->vm, NULL);
Ben Skeggs3f0a68d2011-05-31 11:11:28 +1000937 kfree(fpriv);
938}
939
Ben Skeggs6ee73862009-12-11 19:24:15 +1000940/* first module load, setup the mmio/fb mapping */
941/* KMS: we need mmio at load time, not when the first drm client opens. */
942int nouveau_firstopen(struct drm_device *dev)
943{
944 return 0;
945}
946
947/* if we have an OF card, copy vbios to RAMIN */
948static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
949{
950#if defined(__powerpc__)
951 int size, i;
952 const uint32_t *bios;
953 struct device_node *dn = pci_device_to_OF_node(dev->pdev);
954 if (!dn) {
955 NV_INFO(dev, "Unable to get the OF node\n");
956 return;
957 }
958
959 bios = of_get_property(dn, "NVDA,BMP", &size);
960 if (bios) {
961 for (i = 0; i < size; i += 4)
962 nv_wi32(dev, i, bios[i/4]);
963 NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
964 } else {
965 NV_INFO(dev, "Unable to get the OF bios\n");
966 }
967#endif
968}
969
Marcin Slusarz06415c52010-05-16 17:29:56 +0200970static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
971{
972 struct pci_dev *pdev = dev->pdev;
973 struct apertures_struct *aper = alloc_apertures(3);
974 if (!aper)
975 return NULL;
976
977 aper->ranges[0].base = pci_resource_start(pdev, 1);
978 aper->ranges[0].size = pci_resource_len(pdev, 1);
979 aper->count = 1;
980
981 if (pci_resource_len(pdev, 2)) {
982 aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
983 aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
984 aper->count++;
985 }
986
987 if (pci_resource_len(pdev, 3)) {
988 aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
989 aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
990 aper->count++;
991 }
992
993 return aper;
994}
995
996static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
997{
998 struct drm_nouveau_private *dev_priv = dev->dev_private;
Marcin Slusarz3b9676e2010-05-16 17:33:09 +0200999 bool primary = false;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001000 dev_priv->apertures = nouveau_get_apertures(dev);
1001 if (!dev_priv->apertures)
1002 return -ENOMEM;
1003
Marcin Slusarz3b9676e2010-05-16 17:33:09 +02001004#ifdef CONFIG_X86
1005 primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
1006#endif
Emil Velikovf2129492011-03-19 23:31:52 +00001007
Marcin Slusarz3b9676e2010-05-16 17:33:09 +02001008 remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
Marcin Slusarz06415c52010-05-16 17:29:56 +02001009 return 0;
1010}
1011
Ben Skeggs6ee73862009-12-11 19:24:15 +10001012int nouveau_load(struct drm_device *dev, unsigned long flags)
1013{
1014 struct drm_nouveau_private *dev_priv;
Ben Skeggsf2cbe462011-07-21 15:39:06 +10001015 uint32_t reg0, strap;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001016 resource_size_t mmio_start_offs;
Ben Skeggscd0b0722010-06-01 15:56:22 +10001017 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001018
1019 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001020 if (!dev_priv) {
1021 ret = -ENOMEM;
1022 goto err_out;
1023 }
Ben Skeggs6ee73862009-12-11 19:24:15 +10001024 dev->dev_private = dev_priv;
1025 dev_priv->dev = dev;
1026
1027 dev_priv->flags = flags & NOUVEAU_FLAGS;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001028
1029 NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
1030 dev->pci_vendor, dev->pci_device, dev->pdev->class);
1031
Ben Skeggs6ee73862009-12-11 19:24:15 +10001032 /* resource 0 is mmio regs */
1033 /* resource 1 is linear FB */
1034 /* resource 2 is RAMIN (mmio regs + 0x1000000) */
1035 /* resource 6 is bios */
1036
1037 /* map the mmio regs */
1038 mmio_start_offs = pci_resource_start(dev->pdev, 0);
1039 dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
1040 if (!dev_priv->mmio) {
1041 NV_ERROR(dev, "Unable to initialize the mmio mapping. "
1042 "Please report your setup to " DRIVER_EMAIL "\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001043 ret = -EINVAL;
Tejun Heod82f8e62011-01-26 17:49:18 +01001044 goto err_priv;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001045 }
1046 NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
1047 (unsigned long long)mmio_start_offs);
1048
1049#ifdef __BIG_ENDIAN
1050 /* Put the card in BE mode if it's not */
Ben Skeggs08975542011-06-14 10:16:17 +10001051 if (nv_rd32(dev, NV03_PMC_BOOT_1) != 0x01000001)
1052 nv_wr32(dev, NV03_PMC_BOOT_1, 0x01000001);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001053
1054 DRM_MEMORYBARRIER();
1055#endif
1056
1057 /* Time to determine the card architecture */
1058 reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
1059
1060 /* We're dealing with >=NV10 */
1061 if ((reg0 & 0x0f000000) > 0) {
1062 /* Bit 27-20 contain the architecture in hex */
1063 dev_priv->chipset = (reg0 & 0xff00000) >> 20;
1064 /* NV04 or NV05 */
1065 } else if ((reg0 & 0xff00fff0) == 0x20004000) {
Ben Skeggs1dee7a92010-01-07 13:47:57 +10001066 if (reg0 & 0x00f00000)
1067 dev_priv->chipset = 0x05;
1068 else
1069 dev_priv->chipset = 0x04;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001070 } else
1071 dev_priv->chipset = 0xff;
1072
1073 switch (dev_priv->chipset & 0xf0) {
1074 case 0x00:
1075 case 0x10:
1076 case 0x20:
1077 case 0x30:
1078 dev_priv->card_type = dev_priv->chipset & 0xf0;
1079 break;
1080 case 0x40:
1081 case 0x60:
1082 dev_priv->card_type = NV_40;
1083 break;
1084 case 0x50:
1085 case 0x80:
1086 case 0x90:
1087 case 0xa0:
1088 dev_priv->card_type = NV_50;
1089 break;
Ben Skeggs4b223ee2010-08-03 10:00:56 +10001090 case 0xc0:
1091 dev_priv->card_type = NV_C0;
1092 break;
Ben Skeggsd9f61c22011-07-04 13:25:17 +10001093 case 0xd0:
1094 dev_priv->card_type = NV_D0;
1095 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001096 default:
1097 NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001098 ret = -EINVAL;
1099 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001100 }
1101
1102 NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
1103 dev_priv->card_type, reg0);
1104
Ben Skeggsf2cbe462011-07-21 15:39:06 +10001105 /* determine frequency of timing crystal */
1106 strap = nv_rd32(dev, 0x101000);
1107 if ( dev_priv->chipset < 0x17 ||
1108 (dev_priv->chipset >= 0x20 && dev_priv->chipset <= 0x25))
1109 strap &= 0x00000040;
1110 else
1111 strap &= 0x00400040;
1112
1113 switch (strap) {
1114 case 0x00000000: dev_priv->crystal = 13500; break;
1115 case 0x00000040: dev_priv->crystal = 14318; break;
1116 case 0x00400000: dev_priv->crystal = 27000; break;
1117 case 0x00400040: dev_priv->crystal = 25000; break;
1118 }
1119
1120 NV_DEBUG(dev, "crystal freq: %dKHz\n", dev_priv->crystal);
1121
Ben Skeggsaba99a82011-05-25 14:48:50 +10001122 /* Determine whether we'll attempt acceleration or not, some
1123 * cards are disabled by default here due to them being known
1124 * non-functional, or never been tested due to lack of hw.
1125 */
1126 dev_priv->noaccel = !!nouveau_noaccel;
1127 if (nouveau_noaccel == -1) {
1128 switch (dev_priv->chipset) {
Ben Skeggs1c77e0f2011-10-28 11:00:39 +10001129#if 0
1130 case 0xXX: /* known broken */
Ben Skeggsad830d22011-05-27 16:18:10 +10001131 NV_INFO(dev, "acceleration disabled by default, pass "
1132 "noaccel=0 to force enable\n");
Ben Skeggsaba99a82011-05-25 14:48:50 +10001133 dev_priv->noaccel = true;
1134 break;
Ben Skeggs1c77e0f2011-10-28 11:00:39 +10001135#endif
Ben Skeggsaba99a82011-05-25 14:48:50 +10001136 default:
1137 dev_priv->noaccel = false;
1138 break;
1139 }
1140 }
1141
Ben Skeggscd0b0722010-06-01 15:56:22 +10001142 ret = nouveau_remove_conflicting_drivers(dev);
1143 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001144 goto err_mmio;
Marcin Slusarz06415c52010-05-16 17:29:56 +02001145
Lucas De Marchi25985ed2011-03-30 22:57:33 -03001146 /* Map PRAMIN BAR, or on older cards, the aperture within BAR0 */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001147 if (dev_priv->card_type >= NV_40) {
1148 int ramin_bar = 2;
1149 if (pci_resource_len(dev->pdev, ramin_bar) == 0)
1150 ramin_bar = 3;
1151
1152 dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
Ben Skeggs6d696302010-06-02 10:16:24 +10001153 dev_priv->ramin =
1154 ioremap(pci_resource_start(dev->pdev, ramin_bar),
Ben Skeggs6ee73862009-12-11 19:24:15 +10001155 dev_priv->ramin_size);
1156 if (!dev_priv->ramin) {
Marcin Slusarzff920bf2011-08-22 23:28:56 +02001157 NV_ERROR(dev, "Failed to map PRAMIN BAR\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001158 ret = -ENOMEM;
1159 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001160 }
Ben Skeggs6d696302010-06-02 10:16:24 +10001161 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001162 dev_priv->ramin_size = 1 * 1024 * 1024;
1163 dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
Ben Skeggs6d696302010-06-02 10:16:24 +10001164 dev_priv->ramin_size);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001165 if (!dev_priv->ramin) {
1166 NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
Dan Carpentera0d069e2010-07-30 17:04:32 +02001167 ret = -ENOMEM;
1168 goto err_mmio;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001169 }
1170 }
1171
1172 nouveau_OF_copy_vbios_to_ramin(dev);
1173
1174 /* Special flags */
1175 if (dev->pci_device == 0x01a0)
1176 dev_priv->flags |= NV_NFORCE;
1177 else if (dev->pci_device == 0x01f0)
1178 dev_priv->flags |= NV_NFORCE2;
1179
1180 /* For kernel modesetting, init card now and bring up fbcon */
Ben Skeggscd0b0722010-06-01 15:56:22 +10001181 ret = nouveau_card_init(dev);
1182 if (ret)
Dan Carpentera0d069e2010-07-30 17:04:32 +02001183 goto err_ramin;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001184
1185 return 0;
Dan Carpentera0d069e2010-07-30 17:04:32 +02001186
1187err_ramin:
1188 iounmap(dev_priv->ramin);
1189err_mmio:
1190 iounmap(dev_priv->mmio);
Dan Carpentera0d069e2010-07-30 17:04:32 +02001191err_priv:
1192 kfree(dev_priv);
1193 dev->dev_private = NULL;
1194err_out:
1195 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001196}
1197
Ben Skeggs6ee73862009-12-11 19:24:15 +10001198void nouveau_lastclose(struct drm_device *dev)
1199{
Dave Airlie5ccb3772010-12-07 13:56:26 +10001200 vga_switcheroo_process_delayed_switch();
Ben Skeggs6ee73862009-12-11 19:24:15 +10001201}
1202
1203int nouveau_unload(struct drm_device *dev)
1204{
1205 struct drm_nouveau_private *dev_priv = dev->dev_private;
1206
Ben Skeggscd0b0722010-06-01 15:56:22 +10001207 nouveau_card_takedown(dev);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001208
1209 iounmap(dev_priv->mmio);
1210 iounmap(dev_priv->ramin);
1211
1212 kfree(dev_priv);
1213 dev->dev_private = NULL;
1214 return 0;
1215}
1216
Ben Skeggs6ee73862009-12-11 19:24:15 +10001217int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
1218 struct drm_file *file_priv)
1219{
1220 struct drm_nouveau_private *dev_priv = dev->dev_private;
1221 struct drm_nouveau_getparam *getparam = data;
1222
Ben Skeggs6ee73862009-12-11 19:24:15 +10001223 switch (getparam->param) {
1224 case NOUVEAU_GETPARAM_CHIPSET_ID:
1225 getparam->value = dev_priv->chipset;
1226 break;
1227 case NOUVEAU_GETPARAM_PCI_VENDOR:
1228 getparam->value = dev->pci_vendor;
1229 break;
1230 case NOUVEAU_GETPARAM_PCI_DEVICE:
1231 getparam->value = dev->pci_device;
1232 break;
1233 case NOUVEAU_GETPARAM_BUS_TYPE:
Dave Airlie8410ea32010-12-15 03:16:38 +10001234 if (drm_pci_device_is_agp(dev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001235 getparam->value = NV_AGP;
Jon Mason58b65422011-06-27 16:07:50 +00001236 else if (pci_is_pcie(dev->pdev))
Ben Skeggs6ee73862009-12-11 19:24:15 +10001237 getparam->value = NV_PCIE;
1238 else
1239 getparam->value = NV_PCI;
1240 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001241 case NOUVEAU_GETPARAM_FB_SIZE:
1242 getparam->value = dev_priv->fb_available_size;
1243 break;
1244 case NOUVEAU_GETPARAM_AGP_SIZE:
1245 getparam->value = dev_priv->gart_info.aper_size;
1246 break;
1247 case NOUVEAU_GETPARAM_VM_VRAM_BASE:
Ben Skeggs6d6c5a12010-11-16 10:17:53 +10001248 getparam->value = 0; /* deprecated */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001249 break;
Marcin Koƛcielnicki7fc74f12010-05-23 11:36:04 +00001250 case NOUVEAU_GETPARAM_PTIMER_TIME:
1251 getparam->value = dev_priv->engine.timer.read(dev);
1252 break;
Francisco Jerezf13b3262010-10-10 06:01:08 +02001253 case NOUVEAU_GETPARAM_HAS_BO_USAGE:
1254 getparam->value = 1;
1255 break;
Francisco Jerez332b2422010-10-20 23:35:40 +02001256 case NOUVEAU_GETPARAM_HAS_PAGEFLIP:
Ben Skeggsbd57e7f2011-07-12 12:06:36 +10001257 getparam->value = dev_priv->card_type < NV_D0;
Francisco Jerez332b2422010-10-20 23:35:40 +02001258 break;
Marcin Koƛcielnicki69c97002010-01-26 18:39:20 +00001259 case NOUVEAU_GETPARAM_GRAPH_UNITS:
1260 /* NV40 and NV50 versions are quite different, but register
1261 * address is the same. User is supposed to know the card
1262 * family anyway... */
1263 if (dev_priv->chipset >= 0x40) {
1264 getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
1265 break;
1266 }
1267 /* FALLTHRU */
Ben Skeggs6ee73862009-12-11 19:24:15 +10001268 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001269 NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001270 return -EINVAL;
1271 }
1272
1273 return 0;
1274}
1275
1276int
1277nouveau_ioctl_setparam(struct drm_device *dev, void *data,
1278 struct drm_file *file_priv)
1279{
1280 struct drm_nouveau_setparam *setparam = data;
1281
Ben Skeggs6ee73862009-12-11 19:24:15 +10001282 switch (setparam->param) {
1283 default:
Francisco Jerez1397b422010-10-12 03:17:43 +02001284 NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001285 return -EINVAL;
1286 }
1287
1288 return 0;
1289}
1290
1291/* Wait until (value(reg) & mask) == val, up until timeout has hit */
Ben Skeggs12fb9522010-11-19 14:32:56 +10001292bool
1293nouveau_wait_eq(struct drm_device *dev, uint64_t timeout,
1294 uint32_t reg, uint32_t mask, uint32_t val)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001295{
1296 struct drm_nouveau_private *dev_priv = dev->dev_private;
1297 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1298 uint64_t start = ptimer->read(dev);
1299
1300 do {
1301 if ((nv_rd32(dev, reg) & mask) == val)
1302 return true;
1303 } while (ptimer->read(dev) - start < timeout);
1304
1305 return false;
1306}
1307
Ben Skeggs12fb9522010-11-19 14:32:56 +10001308/* Wait until (value(reg) & mask) != val, up until timeout has hit */
1309bool
1310nouveau_wait_ne(struct drm_device *dev, uint64_t timeout,
1311 uint32_t reg, uint32_t mask, uint32_t val)
1312{
1313 struct drm_nouveau_private *dev_priv = dev->dev_private;
1314 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1315 uint64_t start = ptimer->read(dev);
1316
1317 do {
1318 if ((nv_rd32(dev, reg) & mask) != val)
1319 return true;
1320 } while (ptimer->read(dev) - start < timeout);
1321
1322 return false;
1323}
1324
Ben Skeggs78e29332011-06-18 16:27:24 +10001325/* Wait until cond(data) == true, up until timeout has hit */
1326bool
1327nouveau_wait_cb(struct drm_device *dev, u64 timeout,
1328 bool (*cond)(void *), void *data)
1329{
1330 struct drm_nouveau_private *dev_priv = dev->dev_private;
1331 struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
1332 u64 start = ptimer->read(dev);
1333
1334 do {
1335 if (cond(data) == true)
1336 return true;
1337 } while (ptimer->read(dev) - start < timeout);
1338
1339 return false;
1340}
1341
Ben Skeggs6ee73862009-12-11 19:24:15 +10001342/* Waits for PGRAPH to go completely idle */
1343bool nouveau_wait_for_idle(struct drm_device *dev)
1344{
Francisco Jerez0541324a2010-10-18 16:15:15 +02001345 struct drm_nouveau_private *dev_priv = dev->dev_private;
1346 uint32_t mask = ~0;
1347
1348 if (dev_priv->card_type == NV_40)
1349 mask &= ~NV40_PGRAPH_STATUS_SYNC_STALL;
1350
1351 if (!nv_wait(dev, NV04_PGRAPH_STATUS, mask, 0)) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001352 NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
1353 nv_rd32(dev, NV04_PGRAPH_STATUS));
1354 return false;
1355 }
1356
1357 return true;
1358}
1359