blob: 71651e47660a256ee901e5286475b8ea3d817af0 [file] [log] [blame]
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001/* SuperH Ethernet device driver
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002 *
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03003 * Copyright (C) 2014 Renesas Electronics Corporation
Nobuhiro Iwamatsuf0e81fe2012-03-25 18:59:51 +00004 * Copyright (C) 2006-2012 Nobuhiro Iwamatsu
Sergei Shtylyovb356e972014-02-18 03:12:43 +03005 * Copyright (C) 2008-2014 Renesas Solutions Corp.
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03006 * Copyright (C) 2013-2017 Cogent Embedded, Inc.
Ben Dooks702eca02014-03-12 17:47:40 +00007 * Copyright (C) 2014 Codethink Limited
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07008 *
9 * This program is free software; you can redistribute it and/or modify it
10 * under the terms and conditions of the GNU General Public License,
11 * version 2, as published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope it will be useful, but WITHOUT
14 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
15 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
16 * more details.
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 */
21
Yoshihiro Shimoda06540112011-09-29 17:16:57 +000022#include <linux/module.h>
23#include <linux/kernel.h>
24#include <linux/spinlock.h>
David S. Miller823dcd22011-08-20 10:39:12 -070025#include <linux/interrupt.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070026#include <linux/dma-mapping.h>
27#include <linux/etherdevice.h>
28#include <linux/delay.h>
29#include <linux/platform_device.h>
30#include <linux/mdio-bitbang.h>
31#include <linux/netdevice.h>
Sergei Shtylyovb356e972014-02-18 03:12:43 +030032#include <linux/of.h>
33#include <linux/of_device.h>
34#include <linux/of_irq.h>
35#include <linux/of_net.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070036#include <linux/phy.h>
37#include <linux/cache.h>
38#include <linux/io.h>
Magnus Dammbcd51492009-10-09 00:20:04 +000039#include <linux/pm_runtime.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090040#include <linux/slab.h>
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000041#include <linux/ethtool.h>
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +000042#include <linux/if_vlan.h>
Yoshihiro Shimodad4fa0e32011-09-27 21:49:12 +000043#include <linux/sh_eth.h>
Ben Dooks702eca02014-03-12 17:47:40 +000044#include <linux/of_mdio.h>
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -070045
46#include "sh_eth.h"
47
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +000048#define SH_ETH_DEF_MSG_ENABLE \
49 (NETIF_MSG_LINK | \
50 NETIF_MSG_TIMER | \
51 NETIF_MSG_RX_ERR| \
52 NETIF_MSG_TX_ERR)
53
Sergei Shtylyov2274d372015-12-13 01:44:50 +030054#define SH_ETH_OFFSET_INVALID ((u16)~0)
55
Ben Hutchings33657112015-02-26 20:34:14 +000056#define SH_ETH_OFFSET_DEFAULTS \
57 [0 ... SH_ETH_MAX_REGISTER_OFFSET - 1] = SH_ETH_OFFSET_INVALID
58
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000059static const u16 sh_eth_offset_gigabit[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +000060 SH_ETH_OFFSET_DEFAULTS,
61
Sergei Shtylyovc0013f62013-03-28 11:48:26 +000062 [EDSR] = 0x0000,
63 [EDMR] = 0x0400,
64 [EDTRR] = 0x0408,
65 [EDRRR] = 0x0410,
66 [EESR] = 0x0428,
67 [EESIPR] = 0x0430,
68 [TDLAR] = 0x0010,
69 [TDFAR] = 0x0014,
70 [TDFXR] = 0x0018,
71 [TDFFR] = 0x001c,
72 [RDLAR] = 0x0030,
73 [RDFAR] = 0x0034,
74 [RDFXR] = 0x0038,
75 [RDFFR] = 0x003c,
76 [TRSCER] = 0x0438,
77 [RMFCR] = 0x0440,
78 [TFTR] = 0x0448,
79 [FDR] = 0x0450,
80 [RMCR] = 0x0458,
81 [RPADIR] = 0x0460,
82 [FCFTR] = 0x0468,
83 [CSMR] = 0x04E4,
84
85 [ECMR] = 0x0500,
86 [ECSR] = 0x0510,
87 [ECSIPR] = 0x0518,
88 [PIR] = 0x0520,
89 [PSR] = 0x0528,
90 [PIPR] = 0x052c,
91 [RFLR] = 0x0508,
92 [APR] = 0x0554,
93 [MPR] = 0x0558,
94 [PFTCR] = 0x055c,
95 [PFRCR] = 0x0560,
96 [TPAUSER] = 0x0564,
97 [GECMR] = 0x05b0,
98 [BCULR] = 0x05b4,
99 [MAHR] = 0x05c0,
100 [MALR] = 0x05c8,
101 [TROCR] = 0x0700,
102 [CDCR] = 0x0708,
103 [LCCR] = 0x0710,
104 [CEFCR] = 0x0740,
105 [FRECR] = 0x0748,
106 [TSFRCR] = 0x0750,
107 [TLFRCR] = 0x0758,
108 [RFCR] = 0x0760,
109 [CERCR] = 0x0768,
110 [CEECR] = 0x0770,
111 [MAFCR] = 0x0778,
112 [RMII_MII] = 0x0790,
113
114 [ARSTR] = 0x0000,
115 [TSU_CTRST] = 0x0004,
116 [TSU_FWEN0] = 0x0010,
117 [TSU_FWEN1] = 0x0014,
118 [TSU_FCM] = 0x0018,
119 [TSU_BSYSL0] = 0x0020,
120 [TSU_BSYSL1] = 0x0024,
121 [TSU_PRISL0] = 0x0028,
122 [TSU_PRISL1] = 0x002c,
123 [TSU_FWSL0] = 0x0030,
124 [TSU_FWSL1] = 0x0034,
125 [TSU_FWSLC] = 0x0038,
Sergei Shtylyov4869a142018-02-24 20:28:16 +0300126 [TSU_QTAGM0] = 0x0040,
127 [TSU_QTAGM1] = 0x0044,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000128 [TSU_FWSR] = 0x0050,
129 [TSU_FWINMK] = 0x0054,
130 [TSU_ADQT0] = 0x0048,
131 [TSU_ADQT1] = 0x004c,
132 [TSU_VTAG0] = 0x0058,
133 [TSU_VTAG1] = 0x005c,
134 [TSU_ADSBSY] = 0x0060,
135 [TSU_TEN] = 0x0064,
136 [TSU_POST1] = 0x0070,
137 [TSU_POST2] = 0x0074,
138 [TSU_POST3] = 0x0078,
139 [TSU_POST4] = 0x007c,
140 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000141
142 [TXNLCR0] = 0x0080,
143 [TXALCR0] = 0x0084,
144 [RXNLCR0] = 0x0088,
145 [RXALCR0] = 0x008c,
146 [FWNLCR0] = 0x0090,
147 [FWALCR0] = 0x0094,
148 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300149 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000150 [RXNLCR1] = 0x00a8,
151 [RXALCR1] = 0x00ac,
152 [FWNLCR1] = 0x00b0,
153 [FWALCR1] = 0x00b4,
154};
155
Simon Hormandb893472014-01-17 09:22:28 +0900156static const u16 sh_eth_offset_fast_rz[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000157 SH_ETH_OFFSET_DEFAULTS,
158
Simon Hormandb893472014-01-17 09:22:28 +0900159 [EDSR] = 0x0000,
160 [EDMR] = 0x0400,
161 [EDTRR] = 0x0408,
162 [EDRRR] = 0x0410,
163 [EESR] = 0x0428,
164 [EESIPR] = 0x0430,
165 [TDLAR] = 0x0010,
166 [TDFAR] = 0x0014,
167 [TDFXR] = 0x0018,
168 [TDFFR] = 0x001c,
169 [RDLAR] = 0x0030,
170 [RDFAR] = 0x0034,
171 [RDFXR] = 0x0038,
172 [RDFFR] = 0x003c,
173 [TRSCER] = 0x0438,
174 [RMFCR] = 0x0440,
175 [TFTR] = 0x0448,
176 [FDR] = 0x0450,
177 [RMCR] = 0x0458,
178 [RPADIR] = 0x0460,
179 [FCFTR] = 0x0468,
180 [CSMR] = 0x04E4,
181
182 [ECMR] = 0x0500,
183 [RFLR] = 0x0508,
184 [ECSR] = 0x0510,
185 [ECSIPR] = 0x0518,
186 [PIR] = 0x0520,
187 [APR] = 0x0554,
188 [MPR] = 0x0558,
189 [PFTCR] = 0x055c,
190 [PFRCR] = 0x0560,
191 [TPAUSER] = 0x0564,
192 [MAHR] = 0x05c0,
193 [MALR] = 0x05c8,
194 [CEFCR] = 0x0740,
195 [FRECR] = 0x0748,
196 [TSFRCR] = 0x0750,
197 [TLFRCR] = 0x0758,
198 [RFCR] = 0x0760,
199 [MAFCR] = 0x0778,
200
201 [ARSTR] = 0x0000,
202 [TSU_CTRST] = 0x0004,
Chris Brandte1487882016-09-07 14:57:09 -0400203 [TSU_FWSLC] = 0x0038,
Simon Hormandb893472014-01-17 09:22:28 +0900204 [TSU_VTAG0] = 0x0058,
205 [TSU_ADSBSY] = 0x0060,
206 [TSU_TEN] = 0x0064,
Chris Brandte1487882016-09-07 14:57:09 -0400207 [TSU_POST1] = 0x0070,
208 [TSU_POST2] = 0x0074,
209 [TSU_POST3] = 0x0078,
210 [TSU_POST4] = 0x007c,
Simon Hormandb893472014-01-17 09:22:28 +0900211 [TSU_ADRH0] = 0x0100,
Simon Hormandb893472014-01-17 09:22:28 +0900212
213 [TXNLCR0] = 0x0080,
214 [TXALCR0] = 0x0084,
215 [RXNLCR0] = 0x0088,
216 [RXALCR0] = 0x008C,
217};
218
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000219static const u16 sh_eth_offset_fast_rcar[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000220 SH_ETH_OFFSET_DEFAULTS,
221
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000222 [ECMR] = 0x0300,
223 [RFLR] = 0x0308,
224 [ECSR] = 0x0310,
225 [ECSIPR] = 0x0318,
226 [PIR] = 0x0320,
227 [PSR] = 0x0328,
228 [RDMLR] = 0x0340,
229 [IPGR] = 0x0350,
230 [APR] = 0x0354,
231 [MPR] = 0x0358,
232 [RFCF] = 0x0360,
233 [TPAUSER] = 0x0364,
234 [TPAUSECR] = 0x0368,
235 [MAHR] = 0x03c0,
236 [MALR] = 0x03c8,
237 [TROCR] = 0x03d0,
238 [CDCR] = 0x03d4,
239 [LCCR] = 0x03d8,
240 [CNDCR] = 0x03dc,
241 [CEFCR] = 0x03e4,
242 [FRECR] = 0x03e8,
243 [TSFRCR] = 0x03ec,
244 [TLFRCR] = 0x03f0,
245 [RFCR] = 0x03f4,
246 [MAFCR] = 0x03f8,
247
248 [EDMR] = 0x0200,
249 [EDTRR] = 0x0208,
250 [EDRRR] = 0x0210,
251 [TDLAR] = 0x0218,
252 [RDLAR] = 0x0220,
253 [EESR] = 0x0228,
254 [EESIPR] = 0x0230,
255 [TRSCER] = 0x0238,
256 [RMFCR] = 0x0240,
257 [TFTR] = 0x0248,
258 [FDR] = 0x0250,
259 [RMCR] = 0x0258,
260 [TFUCR] = 0x0264,
261 [RFOCR] = 0x0268,
Simon Horman55754f12013-07-23 10:18:04 +0900262 [RMIIMODE] = 0x026c,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000263 [FCFTR] = 0x0270,
264 [TRIMD] = 0x027c,
265};
266
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000267static const u16 sh_eth_offset_fast_sh4[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000268 SH_ETH_OFFSET_DEFAULTS,
269
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000270 [ECMR] = 0x0100,
271 [RFLR] = 0x0108,
272 [ECSR] = 0x0110,
273 [ECSIPR] = 0x0118,
274 [PIR] = 0x0120,
275 [PSR] = 0x0128,
276 [RDMLR] = 0x0140,
277 [IPGR] = 0x0150,
278 [APR] = 0x0154,
279 [MPR] = 0x0158,
280 [TPAUSER] = 0x0164,
281 [RFCF] = 0x0160,
282 [TPAUSECR] = 0x0168,
283 [BCFRR] = 0x016c,
284 [MAHR] = 0x01c0,
285 [MALR] = 0x01c8,
286 [TROCR] = 0x01d0,
287 [CDCR] = 0x01d4,
288 [LCCR] = 0x01d8,
289 [CNDCR] = 0x01dc,
290 [CEFCR] = 0x01e4,
291 [FRECR] = 0x01e8,
292 [TSFRCR] = 0x01ec,
293 [TLFRCR] = 0x01f0,
294 [RFCR] = 0x01f4,
295 [MAFCR] = 0x01f8,
296 [RTRATE] = 0x01fc,
297
298 [EDMR] = 0x0000,
299 [EDTRR] = 0x0008,
300 [EDRRR] = 0x0010,
301 [TDLAR] = 0x0018,
302 [RDLAR] = 0x0020,
303 [EESR] = 0x0028,
304 [EESIPR] = 0x0030,
305 [TRSCER] = 0x0038,
306 [RMFCR] = 0x0040,
307 [TFTR] = 0x0048,
308 [FDR] = 0x0050,
309 [RMCR] = 0x0058,
310 [TFUCR] = 0x0064,
311 [RFOCR] = 0x0068,
312 [FCFTR] = 0x0070,
313 [RPADIR] = 0x0078,
314 [TRIMD] = 0x007c,
315 [RBWAR] = 0x00c8,
316 [RDFAR] = 0x00cc,
317 [TBRAR] = 0x00d4,
318 [TDFAR] = 0x00d8,
319};
320
321static const u16 sh_eth_offset_fast_sh3_sh2[SH_ETH_MAX_REGISTER_OFFSET] = {
Ben Hutchings33657112015-02-26 20:34:14 +0000322 SH_ETH_OFFSET_DEFAULTS,
323
Sergei Shtylyovd8b04262014-06-03 23:42:26 +0400324 [EDMR] = 0x0000,
325 [EDTRR] = 0x0004,
326 [EDRRR] = 0x0008,
327 [TDLAR] = 0x000c,
328 [RDLAR] = 0x0010,
329 [EESR] = 0x0014,
330 [EESIPR] = 0x0018,
331 [TRSCER] = 0x001c,
332 [RMFCR] = 0x0020,
333 [TFTR] = 0x0024,
334 [FDR] = 0x0028,
335 [RMCR] = 0x002c,
336 [EDOCR] = 0x0030,
337 [FCFTR] = 0x0034,
338 [RPADIR] = 0x0038,
339 [TRIMD] = 0x003c,
340 [RBWAR] = 0x0040,
341 [RDFAR] = 0x0044,
342 [TBRAR] = 0x004c,
343 [TDFAR] = 0x0050,
344
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000345 [ECMR] = 0x0160,
346 [ECSR] = 0x0164,
347 [ECSIPR] = 0x0168,
348 [PIR] = 0x016c,
349 [MAHR] = 0x0170,
350 [MALR] = 0x0174,
351 [RFLR] = 0x0178,
352 [PSR] = 0x017c,
353 [TROCR] = 0x0180,
354 [CDCR] = 0x0184,
355 [LCCR] = 0x0188,
356 [CNDCR] = 0x018c,
357 [CEFCR] = 0x0194,
358 [FRECR] = 0x0198,
359 [TSFRCR] = 0x019c,
360 [TLFRCR] = 0x01a0,
361 [RFCR] = 0x01a4,
362 [MAFCR] = 0x01a8,
363 [IPGR] = 0x01b4,
364 [APR] = 0x01b8,
365 [MPR] = 0x01bc,
366 [TPAUSER] = 0x01c4,
367 [BCFR] = 0x01cc,
368
369 [ARSTR] = 0x0000,
370 [TSU_CTRST] = 0x0004,
371 [TSU_FWEN0] = 0x0010,
372 [TSU_FWEN1] = 0x0014,
373 [TSU_FCM] = 0x0018,
374 [TSU_BSYSL0] = 0x0020,
375 [TSU_BSYSL1] = 0x0024,
376 [TSU_PRISL0] = 0x0028,
377 [TSU_PRISL1] = 0x002c,
378 [TSU_FWSL0] = 0x0030,
379 [TSU_FWSL1] = 0x0034,
380 [TSU_FWSLC] = 0x0038,
381 [TSU_QTAGM0] = 0x0040,
382 [TSU_QTAGM1] = 0x0044,
383 [TSU_ADQT0] = 0x0048,
384 [TSU_ADQT1] = 0x004c,
385 [TSU_FWSR] = 0x0050,
386 [TSU_FWINMK] = 0x0054,
387 [TSU_ADSBSY] = 0x0060,
388 [TSU_TEN] = 0x0064,
389 [TSU_POST1] = 0x0070,
390 [TSU_POST2] = 0x0074,
391 [TSU_POST3] = 0x0078,
392 [TSU_POST4] = 0x007c,
393
394 [TXNLCR0] = 0x0080,
395 [TXALCR0] = 0x0084,
396 [RXNLCR0] = 0x0088,
397 [RXALCR0] = 0x008c,
398 [FWNLCR0] = 0x0090,
399 [FWALCR0] = 0x0094,
400 [TXNLCR1] = 0x00a0,
Sergei Shtylyov50f3d742018-01-07 00:26:47 +0300401 [TXALCR1] = 0x00a4,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000402 [RXNLCR1] = 0x00a8,
403 [RXALCR1] = 0x00ac,
404 [FWNLCR1] = 0x00b0,
405 [FWALCR1] = 0x00b4,
406
407 [TSU_ADRH0] = 0x0100,
Sergei Shtylyovc0013f62013-03-28 11:48:26 +0000408};
409
Ben Hutchings740c7f32015-01-27 00:49:32 +0000410static void sh_eth_rcv_snd_disable(struct net_device *ndev);
411static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev);
412
Sergei Shtylyov2274d372015-12-13 01:44:50 +0300413static void sh_eth_write(struct net_device *ndev, u32 data, int enum_index)
414{
415 struct sh_eth_private *mdp = netdev_priv(ndev);
416 u16 offset = mdp->reg_offset[enum_index];
417
418 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
419 return;
420
421 iowrite32(data, mdp->addr + offset);
422}
423
424static u32 sh_eth_read(struct net_device *ndev, int enum_index)
425{
426 struct sh_eth_private *mdp = netdev_priv(ndev);
427 u16 offset = mdp->reg_offset[enum_index];
428
429 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
430 return ~0U;
431
432 return ioread32(mdp->addr + offset);
433}
434
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300435static void sh_eth_modify(struct net_device *ndev, int enum_index, u32 clear,
436 u32 set)
437{
438 sh_eth_write(ndev, (sh_eth_read(ndev, enum_index) & ~clear) | set,
439 enum_index);
440}
441
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300442static void sh_eth_tsu_write(struct sh_eth_private *mdp, u32 data,
443 int enum_index)
444{
Sergei Shtylyov627a0d22018-05-02 22:55:52 +0300445 u16 offset = mdp->reg_offset[enum_index];
446
447 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
448 return;
449
450 iowrite32(data, mdp->tsu_addr + offset);
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300451}
452
453static u32 sh_eth_tsu_read(struct sh_eth_private *mdp, int enum_index)
454{
Sergei Shtylyov627a0d22018-05-02 22:55:52 +0300455 u16 offset = mdp->reg_offset[enum_index];
456
457 if (WARN_ON(offset == SH_ETH_OFFSET_INVALID))
458 return ~0U;
459
460 return ioread32(mdp->tsu_addr + offset);
Sergei Shtylyov55ea8742018-02-27 14:58:16 +0300461}
462
Sergei Shtylyovbb2fa4e2018-06-02 22:38:56 +0300463static void sh_eth_soft_swap(char *src, int len)
464{
465#ifdef __LITTLE_ENDIAN
466 u32 *p = (u32 *)src;
Sergei Shtylyov11001492018-06-02 22:40:16 +0300467 u32 *maxp = p + DIV_ROUND_UP(len, sizeof(u32));
Sergei Shtylyovbb2fa4e2018-06-02 22:38:56 +0300468
469 for (; p < maxp; p++)
470 *p = swab32(*p);
471#endif
472}
473
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400474static void sh_eth_select_mii(struct net_device *ndev)
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000475{
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000476 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +0300477 u32 value;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000478
479 switch (mdp->phy_interface) {
Sergei Shtylyov230c1842018-05-18 21:30:18 +0300480 case PHY_INTERFACE_MODE_RGMII ... PHY_INTERFACE_MODE_RGMII_TXID:
481 value = 0x3;
482 break;
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000483 case PHY_INTERFACE_MODE_GMII:
484 value = 0x2;
485 break;
486 case PHY_INTERFACE_MODE_MII:
487 value = 0x1;
488 break;
489 case PHY_INTERFACE_MODE_RMII:
490 value = 0x0;
491 break;
492 default:
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +0300493 netdev_warn(ndev,
494 "PHY interface mode was not setup. Set to MII.\n");
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000495 value = 0x1;
496 break;
497 }
498
499 sh_eth_write(ndev, value, RMII_MII);
500}
Nobuhiro Iwamatsu5e7a76b2012-06-25 17:34:14 +0000501
Sergei Shtylyov8e994402013-06-12 03:07:29 +0400502static void sh_eth_set_duplex(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000503{
504 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000505
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300506 sh_eth_modify(ndev, ECMR, ECMR_DM, mdp->duplex ? ECMR_DM : 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000507}
508
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100509static void sh_eth_chip_reset(struct net_device *ndev)
510{
511 struct sh_eth_private *mdp = netdev_priv(ndev);
512
513 /* reset device */
Sergei Shtylyovec65cfc2016-04-24 23:46:15 +0300514 sh_eth_tsu_write(mdp, ARSTR_ARST, ARSTR);
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100515 mdelay(1);
516}
517
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300518static int sh_eth_soft_reset(struct net_device *ndev)
519{
520 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, EDMR_SRST_ETHER);
521 mdelay(3);
522 sh_eth_modify(ndev, EDMR, EDMR_SRST_ETHER, 0);
523
524 return 0;
525}
526
527static int sh_eth_check_soft_reset(struct net_device *ndev)
528{
529 int cnt;
530
531 for (cnt = 100; cnt > 0; cnt--) {
532 if (!(sh_eth_read(ndev, EDMR) & EDMR_SRST_GETHER))
533 return 0;
534 mdelay(1);
535 }
536
537 netdev_err(ndev, "Device reset failed\n");
538 return -ETIMEDOUT;
539}
540
541static int sh_eth_soft_reset_gether(struct net_device *ndev)
542{
543 struct sh_eth_private *mdp = netdev_priv(ndev);
544 int ret;
545
546 sh_eth_write(ndev, EDSR_ENALL, EDSR);
547 sh_eth_modify(ndev, EDMR, EDMR_SRST_GETHER, EDMR_SRST_GETHER);
548
549 ret = sh_eth_check_soft_reset(ndev);
550 if (ret)
551 return ret;
552
553 /* Table Init */
554 sh_eth_write(ndev, 0, TDLAR);
555 sh_eth_write(ndev, 0, TDFAR);
556 sh_eth_write(ndev, 0, TDFXR);
557 sh_eth_write(ndev, 0, TDFFR);
558 sh_eth_write(ndev, 0, RDLAR);
559 sh_eth_write(ndev, 0, RDFAR);
560 sh_eth_write(ndev, 0, RDFXR);
561 sh_eth_write(ndev, 0, RDFFR);
562
563 /* Reset HW CRC register */
564 if (mdp->cd->hw_checksum)
565 sh_eth_write(ndev, 0, CSMR);
566
567 /* Select MII mode */
568 if (mdp->cd->select_mii)
569 sh_eth_select_mii(ndev);
570
571 return ret;
572}
573
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100574static void sh_eth_set_rate_gether(struct net_device *ndev)
575{
576 struct sh_eth_private *mdp = netdev_priv(ndev);
577
578 switch (mdp->speed) {
579 case 10: /* 10BASE */
580 sh_eth_write(ndev, GECMR_10, GECMR);
581 break;
582 case 100:/* 100BASE */
583 sh_eth_write(ndev, GECMR_100, GECMR);
584 break;
585 case 1000: /* 1000BASE */
586 sh_eth_write(ndev, GECMR_1000, GECMR);
587 break;
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100588 }
589}
590
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100591#ifdef CONFIG_OF
592/* R7S72100 */
593static struct sh_eth_cpu_data r7s72100_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300594 .soft_reset = sh_eth_soft_reset_gether,
595
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100596 .chip_reset = sh_eth_chip_reset,
597 .set_duplex = sh_eth_set_duplex,
598
599 .register_type = SH_ETH_REG_FAST_RZ,
600
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300601 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100602 .ecsr_value = ECSR_ICD,
603 .ecsipr_value = ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300604 .eesipr_value = EESIPR_TWB1IP | EESIPR_TWBIP | EESIPR_TC1IP |
605 EESIPR_TABTIP | EESIPR_RABTIP | EESIPR_RFCOFIP |
606 EESIPR_ECIIP |
607 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
608 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
609 EESIPR_RMAFIP | EESIPR_RRFIP |
610 EESIPR_RTLFIP | EESIPR_RTSFIP |
611 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100612
613 .tx_check = EESR_TC1 | EESR_FTC,
614 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
615 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300616 EESR_TDE,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100617 .fdr_value = 0x0000070f,
618
619 .no_psr = 1,
620 .apr = 1,
621 .mpr = 1,
622 .tpauser = 1,
623 .hw_swap = 1,
624 .rpadir = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100625 .no_trimd = 1,
626 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300627 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300628 .hw_checksum = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100629 .tsu = 1,
Sergei Shtylyovce9134d2018-03-24 23:11:19 +0300630 .no_tx_cntrs = 1,
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100631};
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100632
633static void sh_eth_chip_reset_r8a7740(struct net_device *ndev)
634{
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700635 sh_eth_chip_reset(ndev);
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100636
637 sh_eth_select_mii(ndev);
638}
639
640/* R8A7740 */
641static struct sh_eth_cpu_data r8a7740_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300642 .soft_reset = sh_eth_soft_reset_gether,
643
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100644 .chip_reset = sh_eth_chip_reset_r8a7740,
645 .set_duplex = sh_eth_set_duplex,
646 .set_rate = sh_eth_set_rate_gether,
647
648 .register_type = SH_ETH_REG_GIGABIT,
649
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300650 .edtrr_trns = EDTRR_TRNS_GETHER,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100651 .ecsr_value = ECSR_ICD | ECSR_MPD,
652 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300653 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
654 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
655 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
656 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
657 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
658 EESIPR_CEEFIP | EESIPR_CELFIP |
659 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
660 EESIPR_PREIP | EESIPR_CERFIP,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100661
662 .tx_check = EESR_TC1 | EESR_FTC,
663 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
664 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300665 EESR_TDE,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100666 .fdr_value = 0x0000070f,
667
668 .apr = 1,
669 .mpr = 1,
670 .tpauser = 1,
671 .bculr = 1,
672 .hw_swap = 1,
673 .rpadir = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100674 .no_trimd = 1,
675 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300676 .xdfar_rw = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +0300677 .hw_checksum = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100678 .tsu = 1,
679 .select_mii = 1,
Niklas Söderlund33017e22017-01-09 16:34:07 +0100680 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300681 .cexcr = 1,
Geert Uytterhoevena0f48be2015-11-24 15:40:59 +0100682};
Geert Uytterhoeven99f84be2015-11-24 15:40:57 +0100683
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000684/* There is CPU dependent code */
Simon Horman6c4b2f72017-10-18 09:21:27 +0200685static void sh_eth_set_rate_rcar(struct net_device *ndev)
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000686{
687 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000688
689 switch (mdp->speed) {
690 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300691 sh_eth_modify(ndev, ECMR, ECMR_ELB, 0);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000692 break;
693 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300694 sh_eth_modify(ndev, ECMR, ECMR_ELB, ECMR_ELB);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000695 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000696 }
697}
698
Simon Horman6c4b2f72017-10-18 09:21:27 +0200699/* R-Car Gen1 */
700static struct sh_eth_cpu_data rcar_gen1_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300701 .soft_reset = sh_eth_soft_reset,
702
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000703 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200704 .set_rate = sh_eth_set_rate_rcar,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000705
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400706 .register_type = SH_ETH_REG_FAST_RCAR,
707
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300708 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000709 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
710 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300711 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
712 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
713 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
714 EESIPR_RMAFIP | EESIPR_RRFIP |
715 EESIPR_RTLFIP | EESIPR_RTSFIP |
716 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000717
Sergei Shtylyov27164492018-05-20 00:02:36 +0300718 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400719 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300720 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900721 .fdr_value = 0x00000f0f,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000722
723 .apr = 1,
724 .mpr = 1,
725 .tpauser = 1,
726 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300727 .no_xdfar = 1,
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000728};
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000729
Simon Horman6c4b2f72017-10-18 09:21:27 +0200730/* R-Car Gen2 and RZ/G1 */
731static struct sh_eth_cpu_data rcar_gen2_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300732 .soft_reset = sh_eth_soft_reset,
733
Simon Hormane18dbf72013-07-23 10:18:05 +0900734 .set_duplex = sh_eth_set_duplex,
Simon Horman6c4b2f72017-10-18 09:21:27 +0200735 .set_rate = sh_eth_set_rate_rcar,
Simon Hormane18dbf72013-07-23 10:18:05 +0900736
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400737 .register_type = SH_ETH_REG_FAST_RCAR,
738
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300739 .edtrr_trns = EDTRR_TRNS_ETHER,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100740 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
741 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
742 ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300743 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
744 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
745 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
746 EESIPR_RMAFIP | EESIPR_RRFIP |
747 EESIPR_RTLFIP | EESIPR_RTSFIP |
748 EESIPR_PREIP | EESIPR_CERFIP,
Simon Hormane18dbf72013-07-23 10:18:05 +0900749
Sergei Shtylyov27164492018-05-20 00:02:36 +0300750 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Laurent Pinchartba361cb2013-07-31 16:42:11 +0900751 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300752 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Nobuhiro Iwamatsud407bc02015-01-07 14:40:15 +0900753 .fdr_value = 0x00000f0f,
Simon Hormane18dbf72013-07-23 10:18:05 +0900754
Geert Uytterhoeven01fbd3f2015-01-15 11:52:19 +0100755 .trscer_err_mask = DESC_I_RINT8,
756
Simon Hormane18dbf72013-07-23 10:18:05 +0900757 .apr = 1,
758 .mpr = 1,
759 .tpauser = 1,
760 .hw_swap = 1,
Sergei Shtylyov6e80e552018-04-01 00:22:08 +0300761 .no_xdfar = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900762 .rmiimode = 1,
Niklas Söderlunde410d862017-01-09 16:34:06 +0100763 .magic = 1,
Simon Hormane18dbf72013-07-23 10:18:05 +0900764};
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300765
766/* R8A77980 */
767static struct sh_eth_cpu_data r8a77980_data = {
768 .soft_reset = sh_eth_soft_reset_gether,
769
770 .set_duplex = sh_eth_set_duplex,
771 .set_rate = sh_eth_set_rate_gether,
772
773 .register_type = SH_ETH_REG_GIGABIT,
774
775 .edtrr_trns = EDTRR_TRNS_GETHER,
776 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD | ECSR_MPD,
777 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP |
778 ECSIPR_MPDIP,
779 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
780 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
781 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
782 EESIPR_RMAFIP | EESIPR_RRFIP |
783 EESIPR_RTLFIP | EESIPR_RTSFIP |
784 EESIPR_PREIP | EESIPR_CERFIP,
785
Sergei Shtylyov27164492018-05-20 00:02:36 +0300786 .tx_check = EESR_FTC | EESR_CD | EESR_TRO,
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300787 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
788 EESR_RFE | EESR_RDE | EESR_RFRMER |
789 EESR_TFE | EESR_TDE | EESR_ECI,
790 .fdr_value = 0x0000070f,
791
792 .apr = 1,
793 .mpr = 1,
794 .tpauser = 1,
795 .bculr = 1,
796 .hw_swap = 1,
797 .nbst = 1,
798 .rpadir = 1,
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +0300799 .no_trimd = 1,
800 .no_ade = 1,
801 .xdfar_rw = 1,
802 .hw_checksum = 1,
803 .select_mii = 1,
804 .magic = 1,
805 .cexcr = 1,
806};
Geert Uytterhoevenc74a2242015-11-24 15:40:58 +0100807#endif /* CONFIG_OF */
Simon Hormane18dbf72013-07-23 10:18:05 +0900808
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000809static void sh_eth_set_rate_sh7724(struct net_device *ndev)
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000810{
811 struct sh_eth_private *mdp = netdev_priv(ndev);
812
813 switch (mdp->speed) {
814 case 10: /* 10BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300815 sh_eth_modify(ndev, ECMR, ECMR_RTM, 0);
Sergei Shtylyova3f109b2013-03-28 11:51:31 +0000816 break;
817 case 100:/* 100BASE */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +0300818 sh_eth_modify(ndev, ECMR, ECMR_RTM, ECMR_RTM);
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000819 break;
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000820 }
821}
822
823/* SH7724 */
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000824static struct sh_eth_cpu_data sh7724_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300825 .soft_reset = sh_eth_soft_reset,
826
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000827 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +0000828 .set_rate = sh_eth_set_rate_sh7724,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000829
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400830 .register_type = SH_ETH_REG_FAST_SH4,
831
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300832 .edtrr_trns = EDTRR_TRNS_ETHER,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000833 .ecsr_value = ECSR_PSRTO | ECSR_LCHNG | ECSR_ICD,
834 .ecsipr_value = ECSIPR_PSRTOIP | ECSIPR_LCHNGIP | ECSIPR_ICDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300835 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ADEIP | EESIPR_ECIIP |
836 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
837 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
838 EESIPR_RMAFIP | EESIPR_RRFIP |
839 EESIPR_RTLFIP | EESIPR_RTSFIP |
840 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000841
Sergei Shtylyov27164492018-05-20 00:02:36 +0300842 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400843 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300844 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000845
846 .apr = 1,
847 .mpr = 1,
848 .tpauser = 1,
849 .hw_swap = 1,
Magnus Damm503914c2009-12-15 21:16:55 -0800850 .rpadir = 1,
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000851};
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +0000852
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000853static void sh_eth_set_rate_sh7757(struct net_device *ndev)
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000854{
855 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000856
857 switch (mdp->speed) {
858 case 10: /* 10BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000859 sh_eth_write(ndev, 0, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000860 break;
861 case 100:/* 100BASE */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +0000862 sh_eth_write(ndev, 1, RTRATE);
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000863 break;
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000864 }
865}
866
867/* SH7757 */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000868static struct sh_eth_cpu_data sh7757_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300869 .soft_reset = sh_eth_soft_reset,
870
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000871 .set_duplex = sh_eth_set_duplex,
872 .set_rate = sh_eth_set_rate_sh7757,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000873
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400874 .register_type = SH_ETH_REG_FAST_SH4,
875
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300876 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300877 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
878 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
879 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
880 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
881 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
882 EESIPR_CEEFIP | EESIPR_CELFIP |
883 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
884 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000885
Sergei Shtylyov27164492018-05-20 00:02:36 +0300886 .tx_check = EESR_FTC | EESR_CND | EESR_DLC | EESR_CD | EESR_TRO,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400887 .eesr_err_check = EESR_TWB | EESR_TABT | EESR_RABT | EESR_RFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300888 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000889
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000890 .irq_flags = IRQF_SHARED,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000891 .apr = 1,
892 .mpr = 1,
893 .tpauser = 1,
894 .hw_swap = 1,
895 .no_ade = 1,
Yoshihiro Shimoda2e98e792011-07-05 20:33:57 +0000896 .rpadir = 1,
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +0000897 .rtrate = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300898 .dual_port = 1,
Yoshihiro Shimodaf29a3d02010-07-05 18:32:50 +0000899};
Yoshihiro Shimoda65ac8852009-05-24 23:54:30 +0000900
David S. Millere403d292013-06-07 23:40:41 -0700901#define SH_GIGA_ETH_BASE 0xfee00000UL
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000902#define GIGA_MALR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c8)
903#define GIGA_MAHR(port) (SH_GIGA_ETH_BASE + 0x800 * (port) + 0x05c0)
904static void sh_eth_chip_reset_giga(struct net_device *ndev)
905{
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +0100906 u32 mahr[2], malr[2];
Sergei Shtylyov79270922016-05-08 00:08:05 +0300907 int i;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000908
909 /* save MAHR and MALR */
910 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000911 malr[i] = ioread32((void *)GIGA_MALR(i));
912 mahr[i] = ioread32((void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000913 }
914
Sergei Shtylyovc66b2582016-05-07 14:09:01 -0700915 sh_eth_chip_reset(ndev);
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000916
917 /* restore MAHR and MALR */
918 for (i = 0; i < 2; i++) {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +0000919 iowrite32(malr[i], (void *)GIGA_MALR(i));
920 iowrite32(mahr[i], (void *)GIGA_MAHR(i));
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000921 }
922}
923
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000924static void sh_eth_set_rate_giga(struct net_device *ndev)
925{
926 struct sh_eth_private *mdp = netdev_priv(ndev);
927
928 switch (mdp->speed) {
929 case 10: /* 10BASE */
930 sh_eth_write(ndev, 0x00000000, GECMR);
931 break;
932 case 100:/* 100BASE */
933 sh_eth_write(ndev, 0x00000010, GECMR);
934 break;
935 case 1000: /* 1000BASE */
936 sh_eth_write(ndev, 0x00000020, GECMR);
937 break;
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000938 }
939}
940
941/* SH7757(GETHERC) */
Sergei Shtylyov24549e22013-06-07 13:59:21 +0000942static struct sh_eth_cpu_data sh7757_data_giga = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300943 .soft_reset = sh_eth_soft_reset_gether,
944
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000945 .chip_reset = sh_eth_chip_reset_giga,
Nobuhiro Iwamatsu04b0ed22013-06-06 09:45:25 +0000946 .set_duplex = sh_eth_set_duplex,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000947 .set_rate = sh_eth_set_rate_giga,
948
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400949 .register_type = SH_ETH_REG_GIGABIT,
950
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300951 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000952 .ecsr_value = ECSR_ICD | ECSR_MPD,
953 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300954 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
955 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
956 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
957 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
958 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
959 EESIPR_CEEFIP | EESIPR_CELFIP |
960 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
961 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000962
963 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +0400964 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
965 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +0300966 EESR_TDE,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000967 .fdr_value = 0x0000072f,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000968
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +0000969 .irq_flags = IRQF_SHARED,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000970 .apr = 1,
971 .mpr = 1,
972 .tpauser = 1,
973 .bculr = 1,
974 .hw_swap = 1,
975 .rpadir = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000976 .no_trimd = 1,
977 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +0300978 .xdfar_rw = 1,
Yoshihiro Shimoda3acbc972012-02-15 17:54:51 +0000979 .tsu = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +0300980 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +0300981 .dual_port = 1,
Yoshihiro Shimoda8fcd4962011-03-07 21:59:49 +0000982};
983
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000984/* SH7734 */
985static struct sh_eth_cpu_data sh7734_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +0300986 .soft_reset = sh_eth_soft_reset_gether,
987
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000988 .chip_reset = sh_eth_chip_reset,
989 .set_duplex = sh_eth_set_duplex,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +0000990 .set_rate = sh_eth_set_rate_gether,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000991
Sergei Shtylyova3153d82013-08-18 03:11:28 +0400992 .register_type = SH_ETH_REG_GIGABIT,
993
Sergei Shtylyov3e416992018-03-24 23:08:42 +0300994 .edtrr_trns = EDTRR_TRNS_GETHER,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +0000995 .ecsr_value = ECSR_ICD | ECSR_MPD,
996 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +0300997 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
998 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
999 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1000 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1001 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1002 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1003 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001004
1005 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyovca8c3582013-06-21 01:12:21 +04001006 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
1007 EESR_RFE | EESR_RDE | EESR_RFRMER | EESR_TFE |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001008 EESR_TDE,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001009
1010 .apr = 1,
1011 .mpr = 1,
1012 .tpauser = 1,
1013 .bculr = 1,
1014 .hw_swap = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001015 .no_trimd = 1,
1016 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001017 .xdfar_rw = 1,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001018 .tsu = 1,
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001019 .hw_checksum = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001020 .select_mii = 1,
Niklas Söderlund159c2a92017-01-09 16:34:08 +01001021 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001022 .cexcr = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001023};
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001024
1025/* SH7763 */
1026static struct sh_eth_cpu_data sh7763_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001027 .soft_reset = sh_eth_soft_reset_gether,
1028
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001029 .chip_reset = sh_eth_chip_reset,
1030 .set_duplex = sh_eth_set_duplex,
1031 .set_rate = sh_eth_set_rate_gether,
1032
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001033 .register_type = SH_ETH_REG_GIGABIT,
1034
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001035 .edtrr_trns = EDTRR_TRNS_GETHER,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001036 .ecsr_value = ECSR_ICD | ECSR_MPD,
1037 .ecsipr_value = ECSIPR_LCHNGIP | ECSIPR_ICDIP | ECSIPR_MPDIP,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001038 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1039 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1040 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1041 EESIPR_DLCIP | EESIPR_CDIP | EESIPR_TROIP |
1042 EESIPR_RMAFIP | EESIPR_CEEFIP | EESIPR_CELFIP |
1043 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1044 EESIPR_PREIP | EESIPR_CERFIP,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001045
1046 .tx_check = EESR_TC1 | EESR_FTC,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001047 .eesr_err_check = EESR_TWB1 | EESR_TWB | EESR_TABT | EESR_RABT |
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001048 EESR_RDE | EESR_RFRMER | EESR_TFE | EESR_TDE,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001049
1050 .apr = 1,
1051 .mpr = 1,
1052 .tpauser = 1,
1053 .bculr = 1,
1054 .hw_swap = 1,
1055 .no_trimd = 1,
1056 .no_ade = 1,
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001057 .xdfar_rw = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001058 .tsu = 1,
1059 .irq_flags = IRQF_SHARED,
Niklas Söderlund267e1d52017-01-09 16:34:09 +01001060 .magic = 1,
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03001061 .cexcr = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001062 .dual_port = 1,
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00001063};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001064
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00001065static struct sh_eth_cpu_data sh7619_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001066 .soft_reset = sh_eth_soft_reset,
1067
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001068 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1069
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001070 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001071 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1072 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1073 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1074 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1075 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1076 EESIPR_CEEFIP | EESIPR_CELFIP |
1077 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1078 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001079
1080 .apr = 1,
1081 .mpr = 1,
1082 .tpauser = 1,
1083 .hw_swap = 1,
1084};
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00001085
1086static struct sh_eth_cpu_data sh771x_data = {
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001087 .soft_reset = sh_eth_soft_reset,
1088
Sergei Shtylyova3153d82013-08-18 03:11:28 +04001089 .register_type = SH_ETH_REG_FAST_SH3_SH2,
1090
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001091 .edtrr_trns = EDTRR_TRNS_ETHER,
Sergei Shtylyov2b2d3eb2017-01-29 15:13:48 +03001092 .eesipr_value = EESIPR_RFCOFIP | EESIPR_ECIIP |
1093 EESIPR_FTCIP | EESIPR_TDEIP | EESIPR_TFUFIP |
1094 EESIPR_FRIP | EESIPR_RDEIP | EESIPR_RFOFIP |
1095 0x0000f000 | EESIPR_CNDIP | EESIPR_DLCIP |
1096 EESIPR_CDIP | EESIPR_TROIP | EESIPR_RMAFIP |
1097 EESIPR_CEEFIP | EESIPR_CELFIP |
1098 EESIPR_RRFIP | EESIPR_RTLFIP | EESIPR_RTSFIP |
1099 EESIPR_PREIP | EESIPR_CERFIP,
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00001100 .tsu = 1,
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03001101 .dual_port = 1,
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001102};
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001103
1104static void sh_eth_set_default_cpu_data(struct sh_eth_cpu_data *cd)
1105{
1106 if (!cd->ecsr_value)
1107 cd->ecsr_value = DEFAULT_ECSR_INIT;
1108
1109 if (!cd->ecsipr_value)
1110 cd->ecsipr_value = DEFAULT_ECSIPR_INIT;
1111
1112 if (!cd->fcftr_value)
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001113 cd->fcftr_value = DEFAULT_FIFO_F_D_RFF |
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001114 DEFAULT_FIFO_F_D_RFD;
1115
1116 if (!cd->fdr_value)
1117 cd->fdr_value = DEFAULT_FDR_INIT;
1118
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001119 if (!cd->tx_check)
1120 cd->tx_check = DEFAULT_TX_CHECK;
1121
1122 if (!cd->eesr_err_check)
1123 cd->eesr_err_check = DEFAULT_EESR_ERR_CHECK;
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001124
1125 if (!cd->trscer_err_mask)
1126 cd->trscer_err_mask = DEFAULT_TRSCER_ERR_MASK;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001127}
1128
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001129static void sh_eth_set_receive_align(struct sk_buff *skb)
1130{
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001131 uintptr_t reserve = (uintptr_t)skb->data & (SH_ETH_RX_ALIGN - 1);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001132
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001133 if (reserve)
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001134 skb_reserve(skb, SH_ETH_RX_ALIGN - reserve);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001135}
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001136
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001137/* Program the hardware MAC address from dev->dev_addr. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001138static void update_mac_address(struct net_device *ndev)
1139{
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001140 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001141 (ndev->dev_addr[0] << 24) | (ndev->dev_addr[1] << 16) |
1142 (ndev->dev_addr[2] << 8) | (ndev->dev_addr[3]), MAHR);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001143 sh_eth_write(ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001144 (ndev->dev_addr[4] << 8) | (ndev->dev_addr[5]), MALR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001145}
1146
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001147/* Get MAC address from SuperH MAC address register
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001148 *
1149 * SuperH's Ethernet device doesn't have 'ROM' to MAC address.
1150 * This driver get MAC address that use by bootloader(U-boot or sh-ipl+g).
1151 * When you want use this device, you must set MAC address in bootloader.
1152 *
1153 */
Magnus Damm748031f2009-10-09 00:17:14 +00001154static void read_mac_address(struct net_device *ndev, unsigned char *mac)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001155{
Magnus Damm748031f2009-10-09 00:17:14 +00001156 if (mac[0] || mac[1] || mac[2] || mac[3] || mac[4] || mac[5]) {
Joe Perchesd458cdf2013-10-01 19:04:40 -07001157 memcpy(ndev->dev_addr, mac, ETH_ALEN);
Magnus Damm748031f2009-10-09 00:17:14 +00001158 } else {
Sergei Shtylyov37742f02015-12-05 00:58:57 +03001159 u32 mahr = sh_eth_read(ndev, MAHR);
1160 u32 malr = sh_eth_read(ndev, MALR);
1161
1162 ndev->dev_addr[0] = (mahr >> 24) & 0xFF;
1163 ndev->dev_addr[1] = (mahr >> 16) & 0xFF;
1164 ndev->dev_addr[2] = (mahr >> 8) & 0xFF;
1165 ndev->dev_addr[3] = (mahr >> 0) & 0xFF;
1166 ndev->dev_addr[4] = (malr >> 8) & 0xFF;
1167 ndev->dev_addr[5] = (malr >> 0) & 0xFF;
Magnus Damm748031f2009-10-09 00:17:14 +00001168 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001169}
1170
1171struct bb_info {
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001172 void (*set_gate)(void *addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001173 struct mdiobb_ctrl ctrl;
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00001174 void *addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001175};
1176
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001177static void sh_mdio_ctrl(struct mdiobb_ctrl *ctrl, u32 mask, int set)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001178{
1179 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001180 u32 pir;
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001181
1182 if (bitbang->set_gate)
1183 bitbang->set_gate(bitbang->addr);
1184
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001185 pir = ioread32(bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001186 if (set)
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001187 pir |= mask;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001188 else
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001189 pir &= ~mask;
1190 iowrite32(pir, bitbang->addr);
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001191}
1192
1193/* Data I/O pin control */
1194static void sh_mmd_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1195{
1196 sh_mdio_ctrl(ctrl, PIR_MMD, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001197}
1198
1199/* Set bit data*/
1200static void sh_set_mdio(struct mdiobb_ctrl *ctrl, int bit)
1201{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001202 sh_mdio_ctrl(ctrl, PIR_MDO, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001203}
1204
1205/* Get bit data*/
1206static int sh_get_mdio(struct mdiobb_ctrl *ctrl)
1207{
1208 struct bb_info *bitbang = container_of(ctrl, struct bb_info, ctrl);
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00001209
1210 if (bitbang->set_gate)
1211 bitbang->set_gate(bitbang->addr);
1212
Sergei Shtylyov78fa3c52015-12-08 00:41:43 +03001213 return (ioread32(bitbang->addr) & PIR_MDI) != 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001214}
1215
1216/* MDC pin control */
1217static void sh_mdc_ctrl(struct mdiobb_ctrl *ctrl, int bit)
1218{
Sergei Shtylyov39b4b062015-12-08 00:40:57 +03001219 sh_mdio_ctrl(ctrl, PIR_MDC, bit);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001220}
1221
1222/* mdio bus control struct */
1223static struct mdiobb_ops bb_ops = {
1224 .owner = THIS_MODULE,
1225 .set_mdc = sh_mdc_ctrl,
1226 .set_mdio_dir = sh_mmd_ctrl,
1227 .set_mdio_data = sh_set_mdio,
1228 .get_mdio_data = sh_get_mdio,
1229};
1230
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001231/* free Tx skb function */
1232static int sh_eth_tx_free(struct net_device *ndev, bool sent_only)
1233{
1234 struct sh_eth_private *mdp = netdev_priv(ndev);
1235 struct sh_eth_txdesc *txdesc;
1236 int free_num = 0;
1237 int entry;
1238 bool sent;
1239
1240 for (; mdp->cur_tx - mdp->dirty_tx > 0; mdp->dirty_tx++) {
1241 entry = mdp->dirty_tx % mdp->num_tx_ring;
1242 txdesc = &mdp->tx_ring[entry];
1243 sent = !(txdesc->status & cpu_to_le32(TD_TACT));
1244 if (sent_only && !sent)
1245 break;
1246 /* TACT bit must be checked before all the following reads */
1247 dma_rmb();
1248 netif_info(mdp, tx_done, ndev,
1249 "tx entry %d status 0x%08x\n",
1250 entry, le32_to_cpu(txdesc->status));
1251 /* Free the original skb. */
1252 if (mdp->tx_skbuff[entry]) {
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001253 dma_unmap_single(&mdp->pdev->dev,
1254 le32_to_cpu(txdesc->addr),
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001255 le32_to_cpu(txdesc->len) >> 16,
1256 DMA_TO_DEVICE);
1257 dev_kfree_skb_irq(mdp->tx_skbuff[entry]);
1258 mdp->tx_skbuff[entry] = NULL;
1259 free_num++;
1260 }
1261 txdesc->status = cpu_to_le32(TD_TFP);
1262 if (entry >= mdp->num_tx_ring - 1)
1263 txdesc->status |= cpu_to_le32(TD_TDLE);
1264
1265 if (sent) {
1266 ndev->stats.tx_packets++;
1267 ndev->stats.tx_bytes += le32_to_cpu(txdesc->len) >> 16;
1268 }
1269 }
1270 return free_num;
1271}
1272
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001273/* free skb and descriptor buffer */
1274static void sh_eth_ring_free(struct net_device *ndev)
1275{
1276 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001277 int ringsize, i;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001278
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001279 if (mdp->rx_ring) {
1280 for (i = 0; i < mdp->num_rx_ring; i++) {
1281 if (mdp->rx_skbuff[i]) {
1282 struct sh_eth_rxdesc *rxdesc = &mdp->rx_ring[i];
1283
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001284 dma_unmap_single(&mdp->pdev->dev,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001285 le32_to_cpu(rxdesc->addr),
1286 ALIGN(mdp->rx_buf_sz, 32),
1287 DMA_FROM_DEVICE);
1288 }
1289 }
1290 ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001291 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->rx_ring,
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001292 mdp->rx_desc_dma);
1293 mdp->rx_ring = NULL;
1294 }
1295
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001296 /* Free Rx skb ringbuffer */
1297 if (mdp->rx_skbuff) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04001298 for (i = 0; i < mdp->num_rx_ring; i++)
1299 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001300 }
1301 kfree(mdp->rx_skbuff);
Yoshihiro Shimoda91c77552012-06-26 20:00:01 +00001302 mdp->rx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001303
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001304 if (mdp->tx_ring) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001305 sh_eth_tx_free(ndev, false);
1306
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001307 ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001308 dma_free_coherent(&mdp->pdev->dev, ringsize, mdp->tx_ring,
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001309 mdp->tx_desc_dma);
1310 mdp->tx_ring = NULL;
1311 }
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001312
1313 /* Free Tx skb ringbuffer */
1314 kfree(mdp->tx_skbuff);
1315 mdp->tx_skbuff = NULL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001316}
1317
1318/* format skb and descriptor buffer */
1319static void sh_eth_ring_format(struct net_device *ndev)
1320{
1321 struct sh_eth_private *mdp = netdev_priv(ndev);
1322 int i;
1323 struct sk_buff *skb;
1324 struct sh_eth_rxdesc *rxdesc = NULL;
1325 struct sh_eth_txdesc *txdesc = NULL;
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001326 int rx_ringsize = sizeof(*rxdesc) * mdp->num_rx_ring;
1327 int tx_ringsize = sizeof(*txdesc) * mdp->num_tx_ring;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001328 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001329 dma_addr_t dma_addr;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001330 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001331
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001332 mdp->cur_rx = 0;
1333 mdp->cur_tx = 0;
1334 mdp->dirty_rx = 0;
1335 mdp->dirty_tx = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001336
1337 memset(mdp->rx_ring, 0, rx_ringsize);
1338
1339 /* build Rx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001340 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001341 /* skb */
1342 mdp->rx_skbuff[i] = NULL;
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001343 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001344 if (skb == NULL)
1345 break;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001346 sh_eth_set_receive_align(skb);
1347
Sergei Shtylyovab857912015-10-24 00:46:03 +03001348 /* The size of the buffer is a multiple of 32 bytes. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001349 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001350 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, buf_len,
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001351 DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001352 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001353 kfree_skb(skb);
1354 break;
1355 }
1356 mdp->rx_skbuff[i] = skb;
Sergei Shtylyovd0ba9132016-03-08 01:37:09 +03001357
1358 /* RX descriptor */
1359 rxdesc = &mdp->rx_ring[i];
1360 rxdesc->len = cpu_to_le32(buf_len << 16);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001361 rxdesc->addr = cpu_to_le32(dma_addr);
1362 rxdesc->status = cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001363
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001364 /* Rx descriptor address set */
1365 if (i == 0) {
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001366 sh_eth_write(ndev, mdp->rx_desc_dma, RDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001367 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001368 sh_eth_write(ndev, mdp->rx_desc_dma, RDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001369 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001370 }
1371
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001372 mdp->dirty_rx = (u32) (i - mdp->num_rx_ring);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001373
1374 /* Mark the last entry as wrapping the ring. */
Sergei Shtylyovc1b7fca2016-03-08 01:36:28 +03001375 if (rxdesc)
1376 rxdesc->status |= cpu_to_le32(RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001377
1378 memset(mdp->tx_ring, 0, tx_ringsize);
1379
1380 /* build Tx ring buffer */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001381 for (i = 0; i < mdp->num_tx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001382 mdp->tx_skbuff[i] = NULL;
1383 txdesc = &mdp->tx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001384 txdesc->status = cpu_to_le32(TD_TFP);
1385 txdesc->len = cpu_to_le32(0);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001386 if (i == 0) {
Yoshinori Sato71557a32008-08-06 19:49:00 -04001387 /* Tx descriptor address set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001388 sh_eth_write(ndev, mdp->tx_desc_dma, TDLAR);
Sergei Shtylyov246e30c2018-03-24 23:09:55 +03001389 if (mdp->cd->xdfar_rw)
Yoshihiro Shimodac5ed5362011-03-07 21:59:38 +00001390 sh_eth_write(ndev, mdp->tx_desc_dma, TDFAR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001391 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001392 }
1393
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001394 txdesc->status |= cpu_to_le32(TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001395}
1396
1397/* Get skb and descriptor buffer */
1398static int sh_eth_ring_init(struct net_device *ndev)
1399{
1400 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001401 int rx_ringsize, tx_ringsize;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001402
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001403 /* +26 gets the maximum ethernet encapsulation, +7 & ~7 because the
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001404 * card needs room to do 8 byte alignment, +2 so we can reserve
1405 * the first 2 bytes, and +16 gets room for the status word from the
1406 * card.
1407 */
1408 mdp->rx_buf_sz = (ndev->mtu <= 1492 ? PKT_BUF_SZ :
1409 (((ndev->mtu + 26 + 7) & ~7) + 2 + 16));
Magnus Damm503914c2009-12-15 21:16:55 -08001410 if (mdp->cd->rpadir)
1411 mdp->rx_buf_sz += NET_IP_ALIGN;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001412
1413 /* Allocate RX and TX skb rings */
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001414 mdp->rx_skbuff = kcalloc(mdp->num_rx_ring, sizeof(*mdp->rx_skbuff),
1415 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001416 if (!mdp->rx_skbuff)
1417 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001418
Sergei Shtylyov2c94e852015-10-31 02:05:56 +03001419 mdp->tx_skbuff = kcalloc(mdp->num_tx_ring, sizeof(*mdp->tx_skbuff),
1420 GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001421 if (!mdp->tx_skbuff)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001422 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001423
1424 /* Allocate all Rx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001425 rx_ringsize = sizeof(struct sh_eth_rxdesc) * mdp->num_rx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001426 mdp->rx_ring = dma_alloc_coherent(&mdp->pdev->dev, rx_ringsize,
1427 &mdp->rx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001428 if (!mdp->rx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001429 goto ring_free;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001430
1431 mdp->dirty_rx = 0;
1432
1433 /* Allocate all Tx descriptors. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001434 tx_ringsize = sizeof(struct sh_eth_txdesc) * mdp->num_tx_ring;
Thomas Petazzoni573500dbf2017-12-04 14:33:27 +01001435 mdp->tx_ring = dma_alloc_coherent(&mdp->pdev->dev, tx_ringsize,
1436 &mdp->tx_desc_dma, GFP_KERNEL);
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001437 if (!mdp->tx_ring)
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001438 goto ring_free;
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001439 return 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001440
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03001441ring_free:
1442 /* Free Rx and Tx skb ring buffer and DMA buffer */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001443 sh_eth_ring_free(ndev);
1444
Sergei Shtylyov91d80682015-11-04 00:17:08 +03001445 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001446}
1447
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001448static int sh_eth_dev_init(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001449{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001450 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001451 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001452
1453 /* Soft Reset */
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001454 ret = mdp->cd->soft_reset(ndev);
Nobuhiro Iwamatsu5cee1d32012-06-25 17:35:12 +00001455 if (ret)
Laurent Pinchartf738a132014-03-20 15:00:35 +01001456 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001457
Simon Horman55754f12013-07-23 10:18:04 +09001458 if (mdp->cd->rmiimode)
1459 sh_eth_write(ndev, 0x1, RMIIMODE);
1460
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001461 /* Descriptor format */
1462 sh_eth_ring_format(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001463 if (mdp->cd->rpadir)
Sergei Shtylyov470103d2018-06-25 23:37:06 +03001464 sh_eth_write(ndev, NET_IP_ALIGN << 16, RPADIR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001465
1466 /* all sh_eth int mask */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001467 sh_eth_write(ndev, 0, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001468
Yoshihiro Shimoda10b91942012-03-29 19:32:08 +00001469#if defined(__LITTLE_ENDIAN)
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001470 if (mdp->cd->hw_swap)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001471 sh_eth_write(ndev, EDMR_EL, EDMR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001472 else
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001473#endif
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001474 sh_eth_write(ndev, 0, EDMR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001475
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001476 /* FIFO size set */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001477 sh_eth_write(ndev, mdp->cd->fdr_value, FDR);
1478 sh_eth_write(ndev, 0, TFTR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001479
Ben Dooks530aa2d2014-06-03 12:21:13 +01001480 /* Frame recv control (enable multiple-packets per rx irq) */
1481 sh_eth_write(ndev, RMCR_RNC, RMCR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001482
Nobuhiro Iwamatsub284fbe2015-01-08 15:25:07 +09001483 sh_eth_write(ndev, mdp->cd->trscer_err_mask, TRSCER);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001484
Sergei Shtylyov93f0fa72018-05-18 21:31:28 +03001485 /* DMA transfer burst mode */
1486 if (mdp->cd->nbst)
1487 sh_eth_modify(ndev, EDMR, EDMR_NBST, EDMR_NBST);
1488
Sergei Shtylyov6b147872018-05-20 00:05:02 +03001489 /* Burst cycle count upper-limit */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001490 if (mdp->cd->bculr)
Sergei Shtylyov6b147872018-05-20 00:05:02 +03001491 sh_eth_write(ndev, 0x800, BCULR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001492
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001493 sh_eth_write(ndev, mdp->cd->fcftr_value, FCFTR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001494
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001495 if (!mdp->cd->no_trimd)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001496 sh_eth_write(ndev, 0, TRIMD);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001497
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001498 /* Recv frame limit set register */
Yoshihiro Shimodafdb37a72012-02-06 23:55:15 +00001499 sh_eth_write(ndev, ndev->mtu + ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN,
1500 RFLR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001501
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001502 sh_eth_modify(ndev, EESR, 0, 0);
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001503 mdp->irq_enabled = true;
1504 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001505
1506 /* PAUSE Prohibition */
Sergei Shtylyovbffa7312016-01-11 00:28:14 +03001507 sh_eth_write(ndev, ECMR_ZPF | (mdp->duplex ? ECMR_DM : 0) |
1508 ECMR_TE | ECMR_RE, ECMR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001509
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001510 if (mdp->cd->set_rate)
1511 mdp->cd->set_rate(ndev);
1512
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001513 /* E-MAC Status Register clear */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001514 sh_eth_write(ndev, mdp->cd->ecsr_value, ECSR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001515
1516 /* E-MAC Interrupt Enable register */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001517 sh_eth_write(ndev, mdp->cd->ecsipr_value, ECSIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001518
1519 /* Set MAC address */
1520 update_mac_address(ndev);
1521
1522 /* mask reset */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001523 if (mdp->cd->apr)
Sergei Shtylyov782e85c2018-06-26 18:42:33 +03001524 sh_eth_write(ndev, 1, APR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001525 if (mdp->cd->mpr)
Sergei Shtylyov782e85c2018-06-26 18:42:33 +03001526 sh_eth_write(ndev, 1, MPR);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001527 if (mdp->cd->tpauser)
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001528 sh_eth_write(ndev, TPAUSER_UNLIMITED, TPAUSER);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001529
Sergei Shtylyovf7967212016-04-24 19:11:07 +03001530 /* Setting the Rx mode will start the Rx process. */
1531 sh_eth_write(ndev, EDRRR_R, EDRRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001532
1533 return ret;
1534}
1535
Ben Hutchings740c7f32015-01-27 00:49:32 +00001536static void sh_eth_dev_exit(struct net_device *ndev)
1537{
1538 struct sh_eth_private *mdp = netdev_priv(ndev);
1539 int i;
1540
1541 /* Deactivate all TX descriptors, so DMA should stop at next
1542 * packet boundary if it's currently running
1543 */
1544 for (i = 0; i < mdp->num_tx_ring; i++)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001545 mdp->tx_ring[i].status &= ~cpu_to_le32(TD_TACT);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001546
1547 /* Disable TX FIFO egress to MAC */
1548 sh_eth_rcv_snd_disable(ndev);
1549
1550 /* Stop RX DMA at next packet boundary */
1551 sh_eth_write(ndev, 0, EDRRR);
1552
1553 /* Aside from TX DMA, we can't tell when the hardware is
1554 * really stopped, so we need to reset to make sure.
1555 * Before doing that, wait for long enough to *probably*
1556 * finish transmitting the last packet and poll stats.
1557 */
1558 msleep(2); /* max frame time at 10 Mbps < 1250 us */
1559 sh_eth_get_stats(ndev);
Sergei Shtylyov4ceedeb2018-03-24 23:07:41 +03001560 mdp->cd->soft_reset(ndev);
Geert Uytterhoevena14c7d12015-02-27 17:16:26 +01001561
1562 /* Set MAC address again */
1563 update_mac_address(ndev);
Ben Hutchings740c7f32015-01-27 00:49:32 +00001564}
1565
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001566/* Packet receive function */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001567static int sh_eth_rx(struct net_device *ndev, u32 intr_status, int *quota)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001568{
1569 struct sh_eth_private *mdp = netdev_priv(ndev);
1570 struct sh_eth_rxdesc *rxdesc;
1571
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001572 int entry = mdp->cur_rx % mdp->num_rx_ring;
1573 int boguscnt = (mdp->dirty_rx + mdp->num_rx_ring) - mdp->cur_rx;
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001574 int limit;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001575 struct sk_buff *skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001576 u32 desc_status;
Sergei Shtylyovcb368592015-10-24 00:46:40 +03001577 int skbuff_size = mdp->rx_buf_sz + SH_ETH_RX_ALIGN + 32 - 1;
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001578 dma_addr_t dma_addr;
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001579 u16 pkt_len;
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001580 u32 buf_len;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001581
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001582 boguscnt = min(boguscnt, *quota);
1583 limit = boguscnt;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001584 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001585 while (!(rxdesc->status & cpu_to_le32(RD_RACT))) {
Ben Hutchings7d7355f2015-03-03 00:52:00 +00001586 /* RACT bit must be checked before all the following reads */
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001587 dma_rmb();
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001588 desc_status = le32_to_cpu(rxdesc->status);
1589 pkt_len = le32_to_cpu(rxdesc->len) & RD_RFL;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001590
1591 if (--boguscnt < 0)
1592 break;
1593
Ben Hutchingse5fd13f2015-02-26 20:34:46 +00001594 netif_info(mdp, rx_status, ndev,
1595 "rx entry %d status 0x%08x len %d\n",
1596 entry, desc_status, pkt_len);
1597
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001598 if (!(desc_status & RDFEND))
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001599 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001600
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001601 /* In case of almost all GETHER/ETHERs, the Receive Frame State
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001602 * (RFS) bits in the Receive Descriptor 0 are from bit 9 to
Ben Hutchings9b4a6362015-03-03 00:52:39 +00001603 * bit 0. However, in case of the R8A7740 and R7S72100
1604 * the RFS bits are from bit 25 to bit 16. So, the
Simon Hormandb893472014-01-17 09:22:28 +09001605 * driver needs right shifting by 16.
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001606 */
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03001607 if (mdp->cd->hw_checksum)
Sergei Shtylyovac8025a2013-06-13 22:12:45 +04001608 desc_status >>= 16;
Yoshihiro Shimodadd019892013-06-13 10:15:45 +09001609
Sergei Shtylyov248be832015-12-04 01:45:40 +03001610 skb = mdp->rx_skbuff[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001611 if (desc_status & (RD_RFS1 | RD_RFS2 | RD_RFS3 | RD_RFS4 |
1612 RD_RFS5 | RD_RFS6 | RD_RFS10)) {
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001613 ndev->stats.rx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001614 if (desc_status & RD_RFS1)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001615 ndev->stats.rx_crc_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001616 if (desc_status & RD_RFS2)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001617 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001618 if (desc_status & RD_RFS3)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001619 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001620 if (desc_status & RD_RFS4)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001621 ndev->stats.rx_length_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001622 if (desc_status & RD_RFS6)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001623 ndev->stats.rx_missed_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001624 if (desc_status & RD_RFS10)
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001625 ndev->stats.rx_over_errors++;
Sergei Shtylyov248be832015-12-04 01:45:40 +03001626 } else if (skb) {
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001627 dma_addr = le32_to_cpu(rxdesc->addr);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001628 if (!mdp->cd->hw_swap)
1629 sh_eth_soft_swap(
Sergei Shtylyov12996532015-12-13 23:05:07 +03001630 phys_to_virt(ALIGN(dma_addr, 4)),
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001631 pkt_len + 2);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001632 mdp->rx_skbuff[entry] = NULL;
Magnus Damm503914c2009-12-15 21:16:55 -08001633 if (mdp->cd->rpadir)
1634 skb_reserve(skb, NET_IP_ALIGN);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001635 dma_unmap_single(&mdp->pdev->dev, dma_addr,
Sergei Shtylyovab857912015-10-24 00:46:03 +03001636 ALIGN(mdp->rx_buf_sz, 32),
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001637 DMA_FROM_DEVICE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001638 skb_put(skb, pkt_len);
1639 skb->protocol = eth_type_trans(skb, ndev);
Sergei Shtylyova8e9fd02013-09-03 03:03:10 +04001640 netif_receive_skb(skb);
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001641 ndev->stats.rx_packets++;
1642 ndev->stats.rx_bytes += pkt_len;
Ben Hutchings25b77ad2015-02-26 20:33:30 +00001643 if (desc_status & RD_RFS8)
1644 ndev->stats.multicast++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001645 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001646 entry = (++mdp->cur_rx) % mdp->num_rx_ring;
Yoshihiro Shimoda862df492009-05-24 23:53:40 +00001647 rxdesc = &mdp->rx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001648 }
1649
1650 /* Refill the Rx ring buffers. */
1651 for (; mdp->cur_rx - mdp->dirty_rx > 0; mdp->dirty_rx++) {
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001652 entry = mdp->dirty_rx % mdp->num_rx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001653 rxdesc = &mdp->rx_ring[entry];
Sergei Shtylyovab857912015-10-24 00:46:03 +03001654 /* The size of the buffer is 32 byte boundary. */
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001655 buf_len = ALIGN(mdp->rx_buf_sz, 32);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001656 rxdesc->len = cpu_to_le32(buf_len << 16);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001657
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001658 if (mdp->rx_skbuff[entry] == NULL) {
Mitsuhiro Kimura4d6a9492014-11-27 20:34:00 +09001659 skb = netdev_alloc_skb(ndev, skbuff_size);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001660 if (skb == NULL)
1661 break; /* Better luck next round. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001662 sh_eth_set_receive_align(skb);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001663 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data,
Sergei Shtylyov5cbf20c2015-12-20 01:48:04 +03001664 buf_len, DMA_FROM_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01001665 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchings52b9fa32015-01-27 00:50:24 +00001666 kfree_skb(skb);
1667 break;
1668 }
1669 mdp->rx_skbuff[entry] = skb;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001670
Eric Dumazetbc8acf22010-09-02 13:07:41 -07001671 skb_checksum_none_assert(skb);
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001672 rxdesc->addr = cpu_to_le32(dma_addr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001673 }
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03001674 dma_wmb(); /* RACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00001675 if (entry >= mdp->num_rx_ring - 1)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001676 rxdesc->status |=
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001677 cpu_to_le32(RD_RACT | RD_RFP | RD_RDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001678 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03001679 rxdesc->status |= cpu_to_le32(RD_RACT | RD_RFP);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001680 }
1681
1682 /* Restart Rx engine if stopped. */
1683 /* If we don't need to check status, don't. -KDU */
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001684 if (!(sh_eth_read(ndev, EDRRR) & EDRRR_R)) {
Yoshihiro Shimodaa18e08b2012-06-20 15:26:34 +00001685 /* fix the values for the next receiving if RDE is set */
Sergei Shtylyov6e80e552018-04-01 00:22:08 +03001686 if (intr_status & EESR_RDE && !mdp->cd->no_xdfar) {
Sergei Shtylyov128296f2014-01-03 15:52:22 +03001687 u32 count = (sh_eth_read(ndev, RDFAR) -
1688 sh_eth_read(ndev, RDLAR)) >> 4;
1689
1690 mdp->cur_rx = count;
1691 mdp->dirty_rx = count;
1692 }
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001693 sh_eth_write(ndev, EDRRR_R, EDRRR);
Yoshihiro Shimoda79fba9f2012-05-28 23:07:55 +00001694 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001695
Mitsuhiro Kimura319cd522014-12-09 21:23:42 +09001696 *quota -= limit - boguscnt - 1;
1697
Yoshihiro Shimoda4f809ce2014-06-10 09:40:14 +09001698 return *quota <= 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001699}
1700
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001701static void sh_eth_rcv_snd_disable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001702{
1703 /* disable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001704 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, 0);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001705}
1706
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001707static void sh_eth_rcv_snd_enable(struct net_device *ndev)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001708{
1709 /* enable tx and rx */
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001710 sh_eth_modify(ndev, ECMR, ECMR_RE | ECMR_TE, ECMR_RE | ECMR_TE);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001711}
1712
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001713/* E-MAC interrupt handler */
1714static void sh_eth_emac_interrupt(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001715{
1716 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001717 u32 felic_stat;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001718 u32 link_stat;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001719
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001720 felic_stat = sh_eth_read(ndev, ECSR) & sh_eth_read(ndev, ECSIPR);
1721 sh_eth_write(ndev, felic_stat, ECSR); /* clear int */
1722 if (felic_stat & ECSR_ICD)
1723 ndev->stats.tx_carrier_errors++;
Niklas Söderlund0cf45a32017-02-01 15:41:55 +01001724 if (felic_stat & ECSR_MPD)
1725 pm_wakeup_event(&mdp->pdev->dev, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001726 if (felic_stat & ECSR_LCHNG) {
1727 /* Link Changed */
1728 if (mdp->cd->no_psr || mdp->no_ether_link)
1729 return;
1730 link_stat = sh_eth_read(ndev, PSR);
1731 if (mdp->ether_link_active_low)
1732 link_stat = ~link_stat;
1733 if (!(link_stat & PHY_ST_LINK)) {
1734 sh_eth_rcv_snd_disable(ndev);
1735 } else {
1736 /* Link Up */
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001737 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, 0);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001738 /* clear int */
1739 sh_eth_modify(ndev, ECSR, 0, 0);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001740 sh_eth_modify(ndev, EESIPR, EESIPR_ECIIP, EESIPR_ECIIP);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001741 /* enable tx and rx */
1742 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001743 }
1744 }
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001745}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001746
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001747/* error control function */
1748static void sh_eth_error(struct net_device *ndev, u32 intr_status)
1749{
1750 struct sh_eth_private *mdp = netdev_priv(ndev);
1751 u32 mask;
1752
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001753 if (intr_status & EESR_TWB) {
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001754 /* Unused write back interrupt */
1755 if (intr_status & EESR_TABT) { /* Transmit Abort int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001756 ndev->stats.tx_aborted_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001757 netif_err(mdp, tx_err, ndev, "Transmit Abort\n");
Sergei Shtylyov4eb313a2013-06-21 01:13:42 +04001758 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001759 }
1760
1761 if (intr_status & EESR_RABT) {
1762 /* Receive Abort int */
1763 if (intr_status & EESR_RFRMER) {
1764 /* Receive Frame Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001765 ndev->stats.rx_frame_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001766 }
1767 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001768
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001769 if (intr_status & EESR_TDE) {
1770 /* Transmit Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001771 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001772 netif_err(mdp, tx_err, ndev, "Transmit Descriptor Empty\n");
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001773 }
1774
1775 if (intr_status & EESR_TFE) {
1776 /* FIFO under flow */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001777 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001778 netif_err(mdp, tx_err, ndev, "Transmit FIFO Under flow\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001779 }
1780
1781 if (intr_status & EESR_RDE) {
1782 /* Receive Descriptor Empty int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001783 ndev->stats.rx_over_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001784 }
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001785
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001786 if (intr_status & EESR_RFE) {
1787 /* Receive FIFO Overflow int */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001788 ndev->stats.rx_fifo_errors++;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001789 }
1790
1791 if (!mdp->cd->no_ade && (intr_status & EESR_ADE)) {
1792 /* Address Error */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00001793 ndev->stats.tx_fifo_errors++;
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03001794 netif_err(mdp, tx_err, ndev, "Address Error\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001795 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001796
1797 mask = EESR_TWB | EESR_TABT | EESR_ADE | EESR_TDE | EESR_TFE;
1798 if (mdp->cd->no_ade)
1799 mask &= ~EESR_ADE;
1800 if (intr_status & mask) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001801 /* Tx error */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001802 u32 edtrr = sh_eth_read(ndev, EDTRR);
Sergei Shtylyov090d5602014-01-11 02:41:49 +03001803
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001804 /* dmesg */
Sergei Shtylyovda246852014-03-15 03:29:14 +03001805 netdev_err(ndev, "TX error. status=%8.8x cur_tx=%8.8x dirty_tx=%8.8x state=%8.8x EDTRR=%8.8x.\n",
1806 intr_status, mdp->cur_tx, mdp->dirty_tx,
1807 (u32)ndev->state, edtrr);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001808 /* dirty buffer free */
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001809 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001810
1811 /* SH7712 BUG */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001812 if (edtrr ^ mdp->cd->edtrr_trns) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001813 /* tx dma start */
Sergei Shtylyov3e416992018-03-24 23:08:42 +03001814 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001815 }
1816 /* wakeup */
1817 netif_wake_queue(ndev);
1818 }
1819}
1820
1821static irqreturn_t sh_eth_interrupt(int irq, void *netdev)
1822{
1823 struct net_device *ndev = netdev;
1824 struct sh_eth_private *mdp = netdev_priv(ndev);
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001825 struct sh_eth_cpu_data *cd = mdp->cd;
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001826 irqreturn_t ret = IRQ_NONE;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001827 u32 intr_status, intr_enable;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001828
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001829 spin_lock(&mdp->lock);
1830
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001831 /* Get interrupt status */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00001832 intr_status = sh_eth_read(ndev, EESR);
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001833 /* Mask it with the interrupt mask, forcing ECI interrupt to be always
1834 * enabled since it's the one that comes thru regardless of the mask,
1835 * and we need to fully handle it in sh_eth_emac_interrupt() in order
1836 * to quench it as it doesn't get cleared by just writing 1 to the ECI
1837 * bit...
Sergei Shtylyov3893b273452013-03-31 09:54:20 +00001838 */
Sergei Shtylyov37191092013-06-19 23:30:23 +04001839 intr_enable = sh_eth_read(ndev, EESIPR);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03001840 intr_status &= intr_enable | EESIPR_ECIIP;
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001841 if (intr_status & (EESR_RX_CHECK | cd->tx_check | EESR_ECI |
1842 cd->eesr_err_check))
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001843 ret = IRQ_HANDLED;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001844 else
Ben Hutchings283e38d2015-01-22 12:44:08 +00001845 goto out;
1846
Sergei Shtylyov2344ef32016-12-30 00:07:38 +03001847 if (unlikely(!mdp->irq_enabled)) {
Ben Hutchings283e38d2015-01-22 12:44:08 +00001848 sh_eth_write(ndev, 0, EESIPR);
1849 goto out;
1850 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001851
Sergei Shtylyov37191092013-06-19 23:30:23 +04001852 if (intr_status & EESR_RX_CHECK) {
1853 if (napi_schedule_prep(&mdp->napi)) {
1854 /* Mask Rx interrupts */
1855 sh_eth_write(ndev, intr_enable & ~EESR_RX_CHECK,
1856 EESIPR);
1857 __napi_schedule(&mdp->napi);
1858 } else {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001859 netdev_warn(ndev,
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001860 "ignoring interrupt, status 0x%08x, mask 0x%08x.\n",
Sergei Shtylyovda246852014-03-15 03:29:14 +03001861 intr_status, intr_enable);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001862 }
1863 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001864
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09001865 /* Tx Check */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001866 if (intr_status & cd->tx_check) {
Sergei Shtylyov37191092013-06-19 23:30:23 +04001867 /* Clear Tx interrupts */
1868 sh_eth_write(ndev, intr_status & cd->tx_check, EESR);
1869
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03001870 sh_eth_tx_free(ndev, true);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001871 netif_wake_queue(ndev);
1872 }
1873
Sergei Shtylyov9b39f052017-01-04 15:11:21 +03001874 /* E-MAC interrupt */
1875 if (intr_status & EESR_ECI)
1876 sh_eth_emac_interrupt(ndev);
1877
Sergei Shtylyov37191092013-06-19 23:30:23 +04001878 if (intr_status & cd->eesr_err_check) {
1879 /* Clear error interrupts */
1880 sh_eth_write(ndev, intr_status & cd->eesr_err_check, EESR);
1881
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001882 sh_eth_error(ndev, intr_status);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001883 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001884
Ben Hutchings283e38d2015-01-22 12:44:08 +00001885out:
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001886 spin_unlock(&mdp->lock);
1887
Nobuhiro Iwamatsu0e0fde32009-03-16 19:50:57 +00001888 return ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001889}
1890
Sergei Shtylyov37191092013-06-19 23:30:23 +04001891static int sh_eth_poll(struct napi_struct *napi, int budget)
1892{
1893 struct sh_eth_private *mdp = container_of(napi, struct sh_eth_private,
1894 napi);
1895 struct net_device *ndev = napi->dev;
1896 int quota = budget;
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01001897 u32 intr_status;
Sergei Shtylyov37191092013-06-19 23:30:23 +04001898
1899 for (;;) {
1900 intr_status = sh_eth_read(ndev, EESR);
1901 if (!(intr_status & EESR_RX_CHECK))
1902 break;
1903 /* Clear Rx interrupts */
1904 sh_eth_write(ndev, intr_status & EESR_RX_CHECK, EESR);
1905
1906 if (sh_eth_rx(ndev, intr_status, &quota))
1907 goto out;
1908 }
1909
1910 napi_complete(napi);
1911
1912 /* Reenable Rx interrupts */
Ben Hutchings283e38d2015-01-22 12:44:08 +00001913 if (mdp->irq_enabled)
1914 sh_eth_write(ndev, mdp->cd->eesipr_value, EESIPR);
Sergei Shtylyov37191092013-06-19 23:30:23 +04001915out:
1916 return budget - quota;
1917}
1918
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001919/* PHY state control function */
1920static void sh_eth_adjust_link(struct net_device *ndev)
1921{
1922 struct sh_eth_private *mdp = netdev_priv(ndev);
Philippe Reynes9fd03752016-08-10 00:04:48 +02001923 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001924 int new_state = 0;
1925
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001926 if (phydev->link) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001927 if (phydev->duplex != mdp->duplex) {
1928 new_state = 1;
1929 mdp->duplex = phydev->duplex;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001930 if (mdp->cd->set_duplex)
1931 mdp->cd->set_duplex(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001932 }
1933
1934 if (phydev->speed != mdp->speed) {
1935 new_state = 1;
1936 mdp->speed = phydev->speed;
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001937 if (mdp->cd->set_rate)
1938 mdp->cd->set_rate(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001939 }
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001940 if (!mdp->link) {
Sergei Shtylyovb2b14d22016-02-10 01:38:28 +03001941 sh_eth_modify(ndev, ECMR, ECMR_TXF, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001942 new_state = 1;
1943 mdp->link = phydev->link;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001944 if (mdp->cd->no_psr || mdp->no_ether_link)
1945 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001946 }
1947 } else if (mdp->link) {
1948 new_state = 1;
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001949 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001950 mdp->speed = 0;
1951 mdp->duplex = -1;
Sergei Shtylyov1e1b8122013-03-31 09:50:07 +00001952 if (mdp->cd->no_psr || mdp->no_ether_link)
1953 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001954 }
1955
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00001956 if (new_state && netif_msg_link(mdp))
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001957 phy_print_status(phydev);
1958}
1959
1960/* PHY init function */
1961static int sh_eth_phy_init(struct net_device *ndev)
1962{
Ben Dooks702eca02014-03-12 17:47:40 +00001963 struct device_node *np = ndev->dev.parent->of_node;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001964 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03001965 struct phy_device *phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001966
Sergei Shtylyov3340d2a2013-03-31 10:11:04 +00001967 mdp->link = 0;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001968 mdp->speed = 0;
1969 mdp->duplex = -1;
1970
1971 /* Try connect to PHY */
Ben Dooks702eca02014-03-12 17:47:40 +00001972 if (np) {
1973 struct device_node *pn;
1974
1975 pn = of_parse_phandle(np, "phy-handle", 0);
1976 phydev = of_phy_connect(ndev, pn,
1977 sh_eth_adjust_link, 0,
1978 mdp->phy_interface);
1979
Peter Chen8da703d2016-08-01 15:02:40 +08001980 of_node_put(pn);
Ben Dooks702eca02014-03-12 17:47:40 +00001981 if (!phydev)
1982 phydev = ERR_PTR(-ENOENT);
1983 } else {
1984 char phy_id[MII_BUS_ID_SIZE + 3];
1985
1986 snprintf(phy_id, sizeof(phy_id), PHY_ID_FMT,
1987 mdp->mii_bus->id, mdp->phy_id);
1988
1989 phydev = phy_connect(ndev, phy_id, sh_eth_adjust_link,
1990 mdp->phy_interface);
1991 }
1992
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001993 if (IS_ERR(phydev)) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03001994 netdev_err(ndev, "failed to connect PHY\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07001995 return PTR_ERR(phydev);
1996 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00001997
Thomas Petazzoni2aab6b42017-12-08 16:35:40 +01001998 /* mask with MAC supported features */
1999 if (mdp->cd->register_type != SH_ETH_REG_GIGABIT) {
2000 int err = phy_set_max_speed(phydev, SPEED_100);
2001 if (err) {
2002 netdev_err(ndev, "failed to limit PHY to 100 Mbit/s\n");
2003 phy_disconnect(phydev);
2004 return err;
2005 }
2006 }
2007
Andrew Lunn22209432016-01-06 20:11:13 +01002008 phy_attached_info(phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002009
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002010 return 0;
2011}
2012
2013/* PHY control start function */
2014static int sh_eth_phy_start(struct net_device *ndev)
2015{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002016 int ret;
2017
2018 ret = sh_eth_phy_init(ndev);
2019 if (ret)
2020 return ret;
2021
Philippe Reynes9fd03752016-08-10 00:04:48 +02002022 phy_start(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002023
2024 return 0;
2025}
2026
Philippe Reynesf08aff42016-08-10 00:04:49 +02002027static int sh_eth_get_link_ksettings(struct net_device *ndev,
2028 struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002029{
2030 struct sh_eth_private *mdp = netdev_priv(ndev);
2031 unsigned long flags;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002032
Philippe Reynes9fd03752016-08-10 00:04:48 +02002033 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002034 return -ENODEV;
2035
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002036 spin_lock_irqsave(&mdp->lock, flags);
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03002037 phy_ethtool_ksettings_get(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002038 spin_unlock_irqrestore(&mdp->lock, flags);
2039
yuval.shaia@oracle.com55141742017-06-13 10:09:46 +03002040 return 0;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002041}
2042
Philippe Reynesf08aff42016-08-10 00:04:49 +02002043static int sh_eth_set_link_ksettings(struct net_device *ndev,
2044 const struct ethtool_link_ksettings *cmd)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002045{
2046 struct sh_eth_private *mdp = netdev_priv(ndev);
2047 unsigned long flags;
2048 int ret;
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002049
Philippe Reynes9fd03752016-08-10 00:04:48 +02002050 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002051 return -ENODEV;
2052
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002053 spin_lock_irqsave(&mdp->lock, flags);
2054
2055 /* disable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002056 sh_eth_rcv_snd_disable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002057
Philippe Reynesf08aff42016-08-10 00:04:49 +02002058 ret = phy_ethtool_ksettings_set(ndev->phydev, cmd);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002059 if (ret)
2060 goto error_exit;
2061
Philippe Reynesf08aff42016-08-10 00:04:49 +02002062 if (cmd->base.duplex == DUPLEX_FULL)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002063 mdp->duplex = 1;
2064 else
2065 mdp->duplex = 0;
2066
2067 if (mdp->cd->set_duplex)
2068 mdp->cd->set_duplex(ndev);
2069
2070error_exit:
2071 mdelay(1);
2072
2073 /* enable tx and rx */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002074 sh_eth_rcv_snd_enable(ndev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002075
2076 spin_unlock_irqrestore(&mdp->lock, flags);
2077
2078 return ret;
2079}
2080
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002081/* If it is ever necessary to increase SH_ETH_REG_DUMP_MAX_REGS, the
2082 * version must be bumped as well. Just adding registers up to that
2083 * limit is fine, as long as the existing register indices don't
2084 * change.
2085 */
2086#define SH_ETH_REG_DUMP_VERSION 1
2087#define SH_ETH_REG_DUMP_MAX_REGS 256
2088
2089static size_t __sh_eth_get_regs(struct net_device *ndev, u32 *buf)
2090{
2091 struct sh_eth_private *mdp = netdev_priv(ndev);
2092 struct sh_eth_cpu_data *cd = mdp->cd;
2093 u32 *valid_map;
2094 size_t len;
2095
2096 BUILD_BUG_ON(SH_ETH_MAX_REGISTER_OFFSET > SH_ETH_REG_DUMP_MAX_REGS);
2097
2098 /* Dump starts with a bitmap that tells ethtool which
2099 * registers are defined for this chip.
2100 */
2101 len = DIV_ROUND_UP(SH_ETH_REG_DUMP_MAX_REGS, 32);
2102 if (buf) {
2103 valid_map = buf;
2104 buf += len;
2105 } else {
2106 valid_map = NULL;
2107 }
2108
2109 /* Add a register to the dump, if it has a defined offset.
2110 * This automatically skips most undefined registers, but for
2111 * some it is also necessary to check a capability flag in
2112 * struct sh_eth_cpu_data.
2113 */
2114#define mark_reg_valid(reg) valid_map[reg / 32] |= 1U << (reg % 32)
2115#define add_reg_from(reg, read_expr) do { \
2116 if (mdp->reg_offset[reg] != SH_ETH_OFFSET_INVALID) { \
2117 if (buf) { \
2118 mark_reg_valid(reg); \
2119 *buf++ = read_expr; \
2120 } \
2121 ++len; \
2122 } \
2123 } while (0)
2124#define add_reg(reg) add_reg_from(reg, sh_eth_read(ndev, reg))
2125#define add_tsu_reg(reg) add_reg_from(reg, sh_eth_tsu_read(mdp, reg))
2126
2127 add_reg(EDSR);
2128 add_reg(EDMR);
2129 add_reg(EDTRR);
2130 add_reg(EDRRR);
2131 add_reg(EESR);
2132 add_reg(EESIPR);
2133 add_reg(TDLAR);
2134 add_reg(TDFAR);
2135 add_reg(TDFXR);
2136 add_reg(TDFFR);
2137 add_reg(RDLAR);
2138 add_reg(RDFAR);
2139 add_reg(RDFXR);
2140 add_reg(RDFFR);
2141 add_reg(TRSCER);
2142 add_reg(RMFCR);
2143 add_reg(TFTR);
2144 add_reg(FDR);
2145 add_reg(RMCR);
2146 add_reg(TFUCR);
2147 add_reg(RFOCR);
2148 if (cd->rmiimode)
2149 add_reg(RMIIMODE);
2150 add_reg(FCFTR);
2151 if (cd->rpadir)
2152 add_reg(RPADIR);
2153 if (!cd->no_trimd)
2154 add_reg(TRIMD);
2155 add_reg(ECMR);
2156 add_reg(ECSR);
2157 add_reg(ECSIPR);
2158 add_reg(PIR);
2159 if (!cd->no_psr)
2160 add_reg(PSR);
2161 add_reg(RDMLR);
2162 add_reg(RFLR);
2163 add_reg(IPGR);
2164 if (cd->apr)
2165 add_reg(APR);
2166 if (cd->mpr)
2167 add_reg(MPR);
2168 add_reg(RFCR);
2169 add_reg(RFCF);
2170 if (cd->tpauser)
2171 add_reg(TPAUSER);
2172 add_reg(TPAUSECR);
2173 add_reg(GECMR);
2174 if (cd->bculr)
2175 add_reg(BCULR);
2176 add_reg(MAHR);
2177 add_reg(MALR);
2178 add_reg(TROCR);
2179 add_reg(CDCR);
2180 add_reg(LCCR);
2181 add_reg(CNDCR);
2182 add_reg(CEFCR);
2183 add_reg(FRECR);
2184 add_reg(TSFRCR);
2185 add_reg(TLFRCR);
2186 add_reg(CERCR);
2187 add_reg(CEECR);
2188 add_reg(MAFCR);
2189 if (cd->rtrate)
2190 add_reg(RTRATE);
Sergei Shtylyov62e04b72017-01-07 00:03:37 +03002191 if (cd->hw_checksum)
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002192 add_reg(CSMR);
2193 if (cd->select_mii)
2194 add_reg(RMII_MII);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002195 if (cd->tsu) {
Sergei Shtylyov17d0fb02018-01-13 20:22:01 +03002196 add_tsu_reg(ARSTR);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002197 add_tsu_reg(TSU_CTRST);
2198 add_tsu_reg(TSU_FWEN0);
2199 add_tsu_reg(TSU_FWEN1);
2200 add_tsu_reg(TSU_FCM);
2201 add_tsu_reg(TSU_BSYSL0);
2202 add_tsu_reg(TSU_BSYSL1);
2203 add_tsu_reg(TSU_PRISL0);
2204 add_tsu_reg(TSU_PRISL1);
2205 add_tsu_reg(TSU_FWSL0);
2206 add_tsu_reg(TSU_FWSL1);
2207 add_tsu_reg(TSU_FWSLC);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002208 add_tsu_reg(TSU_QTAGM0);
2209 add_tsu_reg(TSU_QTAGM1);
2210 add_tsu_reg(TSU_FWSR);
2211 add_tsu_reg(TSU_FWINMK);
2212 add_tsu_reg(TSU_ADQT0);
2213 add_tsu_reg(TSU_ADQT1);
2214 add_tsu_reg(TSU_VTAG0);
2215 add_tsu_reg(TSU_VTAG1);
2216 add_tsu_reg(TSU_ADSBSY);
2217 add_tsu_reg(TSU_TEN);
2218 add_tsu_reg(TSU_POST1);
2219 add_tsu_reg(TSU_POST2);
2220 add_tsu_reg(TSU_POST3);
2221 add_tsu_reg(TSU_POST4);
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002222 /* This is the start of a table, not just a single register. */
2223 if (buf) {
2224 unsigned int i;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002225
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002226 mark_reg_valid(TSU_ADRH0);
2227 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES * 2; i++)
2228 *buf++ = ioread32(mdp->tsu_addr +
2229 mdp->reg_offset[TSU_ADRH0] +
2230 i * 4);
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002231 }
Sergei Shtylyove14549a2018-04-01 00:23:51 +03002232 len += SH_ETH_TSU_CAM_ENTRIES * 2;
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002233 }
2234
2235#undef mark_reg_valid
2236#undef add_reg_from
2237#undef add_reg
2238#undef add_tsu_reg
2239
2240 return len * 4;
2241}
2242
2243static int sh_eth_get_regs_len(struct net_device *ndev)
2244{
2245 return __sh_eth_get_regs(ndev, NULL);
2246}
2247
2248static void sh_eth_get_regs(struct net_device *ndev, struct ethtool_regs *regs,
2249 void *buf)
2250{
2251 struct sh_eth_private *mdp = netdev_priv(ndev);
2252
2253 regs->version = SH_ETH_REG_DUMP_VERSION;
2254
2255 pm_runtime_get_sync(&mdp->pdev->dev);
2256 __sh_eth_get_regs(ndev, buf);
2257 pm_runtime_put_sync(&mdp->pdev->dev);
2258}
2259
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002260static int sh_eth_nway_reset(struct net_device *ndev)
2261{
2262 struct sh_eth_private *mdp = netdev_priv(ndev);
2263 unsigned long flags;
2264 int ret;
2265
Philippe Reynes9fd03752016-08-10 00:04:48 +02002266 if (!ndev->phydev)
Ben Hutchings4f9dce232015-01-16 17:51:25 +00002267 return -ENODEV;
2268
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002269 spin_lock_irqsave(&mdp->lock, flags);
Philippe Reynes9fd03752016-08-10 00:04:48 +02002270 ret = phy_start_aneg(ndev->phydev);
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002271 spin_unlock_irqrestore(&mdp->lock, flags);
2272
2273 return ret;
2274}
2275
2276static u32 sh_eth_get_msglevel(struct net_device *ndev)
2277{
2278 struct sh_eth_private *mdp = netdev_priv(ndev);
2279 return mdp->msg_enable;
2280}
2281
2282static void sh_eth_set_msglevel(struct net_device *ndev, u32 value)
2283{
2284 struct sh_eth_private *mdp = netdev_priv(ndev);
2285 mdp->msg_enable = value;
2286}
2287
2288static const char sh_eth_gstrings_stats[][ETH_GSTRING_LEN] = {
2289 "rx_current", "tx_current",
2290 "rx_dirty", "tx_dirty",
2291};
2292#define SH_ETH_STATS_LEN ARRAY_SIZE(sh_eth_gstrings_stats)
2293
2294static int sh_eth_get_sset_count(struct net_device *netdev, int sset)
2295{
2296 switch (sset) {
2297 case ETH_SS_STATS:
2298 return SH_ETH_STATS_LEN;
2299 default:
2300 return -EOPNOTSUPP;
2301 }
2302}
2303
2304static void sh_eth_get_ethtool_stats(struct net_device *ndev,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002305 struct ethtool_stats *stats, u64 *data)
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002306{
2307 struct sh_eth_private *mdp = netdev_priv(ndev);
2308 int i = 0;
2309
2310 /* device-specific stats */
2311 data[i++] = mdp->cur_rx;
2312 data[i++] = mdp->cur_tx;
2313 data[i++] = mdp->dirty_rx;
2314 data[i++] = mdp->dirty_tx;
2315}
2316
2317static void sh_eth_get_strings(struct net_device *ndev, u32 stringset, u8 *data)
2318{
2319 switch (stringset) {
2320 case ETH_SS_STATS:
2321 memcpy(data, *sh_eth_gstrings_stats,
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002322 sizeof(sh_eth_gstrings_stats));
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002323 break;
2324 }
2325}
2326
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002327static void sh_eth_get_ringparam(struct net_device *ndev,
2328 struct ethtool_ringparam *ring)
2329{
2330 struct sh_eth_private *mdp = netdev_priv(ndev);
2331
2332 ring->rx_max_pending = RX_RING_MAX;
2333 ring->tx_max_pending = TX_RING_MAX;
2334 ring->rx_pending = mdp->num_rx_ring;
2335 ring->tx_pending = mdp->num_tx_ring;
2336}
2337
2338static int sh_eth_set_ringparam(struct net_device *ndev,
2339 struct ethtool_ringparam *ring)
2340{
2341 struct sh_eth_private *mdp = netdev_priv(ndev);
2342 int ret;
2343
2344 if (ring->tx_pending > TX_RING_MAX ||
2345 ring->rx_pending > RX_RING_MAX ||
2346 ring->tx_pending < TX_RING_MIN ||
2347 ring->rx_pending < RX_RING_MIN)
2348 return -EINVAL;
2349 if (ring->rx_mini_pending || ring->rx_jumbo_pending)
2350 return -EINVAL;
2351
2352 if (netif_running(ndev)) {
Ben Hutchingsbd888912015-01-22 12:40:25 +00002353 netif_device_detach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002354 netif_tx_disable(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002355
Ben Hutchings283e38d2015-01-22 12:44:08 +00002356 /* Serialise with the interrupt handler and NAPI, then
2357 * disable interrupts. We have to clear the
2358 * irq_enabled flag first to ensure that interrupts
2359 * won't be re-enabled.
2360 */
2361 mdp->irq_enabled = false;
2362 synchronize_irq(ndev->irq);
2363 napi_synchronize(&mdp->napi);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002364 sh_eth_write(ndev, 0x0000, EESIPR);
Ben Hutchings283e38d2015-01-22 12:44:08 +00002365
Ben Hutchings740c7f32015-01-27 00:49:32 +00002366 sh_eth_dev_exit(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002367
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002368 /* Free all the skbuffs in the Rx queue and the DMA buffers. */
Ben Hutchings084236d2015-01-22 12:41:34 +00002369 sh_eth_ring_free(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002370 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002371
2372 /* Set new parameters */
2373 mdp->num_rx_ring = ring->rx_pending;
2374 mdp->num_tx_ring = ring->tx_pending;
2375
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002376 if (netif_running(ndev)) {
Ben Hutchings084236d2015-01-22 12:41:34 +00002377 ret = sh_eth_ring_init(ndev);
2378 if (ret < 0) {
2379 netdev_err(ndev, "%s: sh_eth_ring_init failed.\n",
2380 __func__);
2381 return ret;
2382 }
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002383 ret = sh_eth_dev_init(ndev);
Ben Hutchings084236d2015-01-22 12:41:34 +00002384 if (ret < 0) {
2385 netdev_err(ndev, "%s: sh_eth_dev_init failed.\n",
2386 __func__);
2387 return ret;
2388 }
2389
Ben Hutchingsbd888912015-01-22 12:40:25 +00002390 netif_device_attach(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002391 }
2392
2393 return 0;
2394}
2395
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002396static void sh_eth_get_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2397{
2398 struct sh_eth_private *mdp = netdev_priv(ndev);
2399
2400 wol->supported = 0;
2401 wol->wolopts = 0;
2402
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002403 if (mdp->cd->magic) {
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002404 wol->supported = WAKE_MAGIC;
2405 wol->wolopts = mdp->wol_enabled ? WAKE_MAGIC : 0;
2406 }
2407}
2408
2409static int sh_eth_set_wol(struct net_device *ndev, struct ethtool_wolinfo *wol)
2410{
2411 struct sh_eth_private *mdp = netdev_priv(ndev);
2412
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01002413 if (!mdp->cd->magic || wol->wolopts & ~WAKE_MAGIC)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002414 return -EOPNOTSUPP;
2415
2416 mdp->wol_enabled = !!(wol->wolopts & WAKE_MAGIC);
2417
2418 device_set_wakeup_enable(&mdp->pdev->dev, mdp->wol_enabled);
2419
2420 return 0;
2421}
2422
stephen hemminger9b07be42012-01-04 12:59:49 +00002423static const struct ethtool_ops sh_eth_ethtool_ops = {
Ben Hutchings6b4b4fe2015-02-26 20:34:35 +00002424 .get_regs_len = sh_eth_get_regs_len,
2425 .get_regs = sh_eth_get_regs,
stephen hemminger9b07be42012-01-04 12:59:49 +00002426 .nway_reset = sh_eth_nway_reset,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002427 .get_msglevel = sh_eth_get_msglevel,
2428 .set_msglevel = sh_eth_set_msglevel,
stephen hemminger9b07be42012-01-04 12:59:49 +00002429 .get_link = ethtool_op_get_link,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002430 .get_strings = sh_eth_get_strings,
2431 .get_ethtool_stats = sh_eth_get_ethtool_stats,
2432 .get_sset_count = sh_eth_get_sset_count,
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002433 .get_ringparam = sh_eth_get_ringparam,
2434 .set_ringparam = sh_eth_set_ringparam,
Philippe Reynesf08aff42016-08-10 00:04:49 +02002435 .get_link_ksettings = sh_eth_get_link_ksettings,
2436 .set_link_ksettings = sh_eth_set_link_ksettings,
Niklas Söderlundd8981d02017-01-09 16:34:05 +01002437 .get_wol = sh_eth_get_wol,
2438 .set_wol = sh_eth_set_wol,
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00002439};
2440
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002441/* network device open function */
2442static int sh_eth_open(struct net_device *ndev)
2443{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002444 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03002445 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002446
Magnus Dammbcd51492009-10-09 00:20:04 +00002447 pm_runtime_get_sync(&mdp->pdev->dev);
2448
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002449 napi_enable(&mdp->napi);
2450
Joe Perchesa0607fd2009-11-18 23:29:17 -08002451 ret = request_irq(ndev->irq, sh_eth_interrupt,
Nobuhiro Iwamatsu5b3dfd12013-06-06 09:49:30 +00002452 mdp->cd->irq_flags, ndev->name, ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002453 if (ret) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002454 netdev_err(ndev, "Can not assign IRQ number\n");
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002455 goto out_napi_off;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002456 }
2457
2458 /* Descriptor set */
2459 ret = sh_eth_ring_init(ndev);
2460 if (ret)
2461 goto out_free_irq;
2462
2463 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002464 ret = sh_eth_dev_init(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002465 if (ret)
2466 goto out_free_irq;
2467
2468 /* PHY control start*/
2469 ret = sh_eth_phy_start(ndev);
2470 if (ret)
2471 goto out_free_irq;
2472
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002473 netif_start_queue(ndev);
2474
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002475 mdp->is_opened = 1;
2476
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002477 return ret;
2478
2479out_free_irq:
2480 free_irq(ndev->irq, ndev);
Sergei Shtylyovd2779e92013-09-04 02:41:27 +04002481out_napi_off:
2482 napi_disable(&mdp->napi);
Magnus Dammbcd51492009-10-09 00:20:04 +00002483 pm_runtime_put_sync(&mdp->pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002484 return ret;
2485}
2486
2487/* Timeout function */
2488static void sh_eth_tx_timeout(struct net_device *ndev)
2489{
2490 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002491 struct sh_eth_rxdesc *rxdesc;
2492 int i;
2493
2494 netif_stop_queue(ndev);
2495
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002496 netif_err(mdp, timer, ndev,
2497 "transmit timed out, status %8.8x, resetting...\n",
Geert Uytterhoeven0799c2d2015-01-15 11:54:28 +01002498 sh_eth_read(ndev, EESR));
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002499
2500 /* tx_errors count up */
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002501 ndev->stats.tx_errors++;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002502
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002503 /* Free all the skbuffs in the Rx queue. */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002504 for (i = 0; i < mdp->num_rx_ring; i++) {
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002505 rxdesc = &mdp->rx_ring[i];
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002506 rxdesc->status = cpu_to_le32(0);
2507 rxdesc->addr = cpu_to_le32(0xBADF00D0);
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002508 dev_kfree_skb(mdp->rx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002509 mdp->rx_skbuff[i] = NULL;
2510 }
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002511 for (i = 0; i < mdp->num_tx_ring; i++) {
Sergei Shtylyov179d80a2014-06-28 04:10:00 +04002512 dev_kfree_skb(mdp->tx_skbuff[i]);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002513 mdp->tx_skbuff[i] = NULL;
2514 }
2515
2516 /* device init */
Sergei Shtylyovf7967212016-04-24 19:11:07 +03002517 sh_eth_dev_init(ndev);
Sergei Shtylyovad846aa2016-03-14 01:09:53 +03002518
2519 netif_start_queue(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002520}
2521
2522/* Packet transmit function */
2523static int sh_eth_start_xmit(struct sk_buff *skb, struct net_device *ndev)
2524{
2525 struct sh_eth_private *mdp = netdev_priv(ndev);
2526 struct sh_eth_txdesc *txdesc;
Sergei Shtylyov12996532015-12-13 23:05:07 +03002527 dma_addr_t dma_addr;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002528 u32 entry;
Nobuhiro Iwamatsufb5e2f92008-11-17 20:29:58 +00002529 unsigned long flags;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002530
2531 spin_lock_irqsave(&mdp->lock, flags);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002532 if ((mdp->cur_tx - mdp->dirty_tx) >= (mdp->num_tx_ring - 4)) {
Sergei Shtylyov1debdc82017-04-17 15:55:22 +03002533 if (!sh_eth_tx_free(ndev, true)) {
Sergei Shtylyov8d5009f2014-03-15 03:30:59 +03002534 netif_warn(mdp, tx_queued, ndev, "TxFD exhausted.\n");
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002535 netif_stop_queue(ndev);
2536 spin_unlock_irqrestore(&mdp->lock, flags);
Patrick McHardy5b548142009-06-12 06:22:29 +00002537 return NETDEV_TX_BUSY;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002538 }
2539 }
2540 spin_unlock_irqrestore(&mdp->lock, flags);
2541
Ben Hutchingsdacc73e2015-03-03 00:53:08 +00002542 if (skb_put_padto(skb, ETH_ZLEN))
Ben Hutchingseebfb642015-01-22 12:40:13 +00002543 return NETDEV_TX_OK;
2544
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002545 entry = mdp->cur_tx % mdp->num_tx_ring;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002546 mdp->tx_skbuff[entry] = skb;
2547 txdesc = &mdp->tx_ring[entry];
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002548 /* soft swap. */
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00002549 if (!mdp->cd->hw_swap)
Sergei Shtylyov3e230992015-12-13 21:27:04 +03002550 sh_eth_soft_swap(PTR_ALIGN(skb->data, 4), skb->len + 2);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002551 dma_addr = dma_map_single(&mdp->pdev->dev, skb->data, skb->len,
Sergei Shtylyov12996532015-12-13 23:05:07 +03002552 DMA_TO_DEVICE);
Thomas Petazzoni22c1aed2017-12-04 14:33:26 +01002553 if (dma_mapping_error(&mdp->pdev->dev, dma_addr)) {
Ben Hutchingsaa3933b2015-01-27 00:49:47 +00002554 kfree_skb(skb);
2555 return NETDEV_TX_OK;
2556 }
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002557 txdesc->addr = cpu_to_le32(dma_addr);
2558 txdesc->len = cpu_to_le32(skb->len << 16);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002559
Sergei Shtylyovf32bfb92015-11-03 22:36:04 +03002560 dma_wmb(); /* TACT bit must be set after all the above writes */
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00002561 if (entry >= mdp->num_tx_ring - 1)
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002562 txdesc->status |= cpu_to_le32(TD_TACT | TD_TDLE);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002563 else
Sergei Shtylyov7cf72472015-12-28 02:10:47 +03002564 txdesc->status |= cpu_to_le32(TD_TACT);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002565
2566 mdp->cur_tx++;
2567
Sergei Shtylyov3e416992018-03-24 23:08:42 +03002568 if (!(sh_eth_read(ndev, EDTRR) & mdp->cd->edtrr_trns))
2569 sh_eth_write(ndev, mdp->cd->edtrr_trns, EDTRR);
Nobuhiro Iwamatsub0ca2a22008-06-30 11:08:17 +09002570
Patrick McHardy6ed10652009-06-23 06:03:08 +00002571 return NETDEV_TX_OK;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002572}
2573
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002574/* The statistics registers have write-clear behaviour, which means we
2575 * will lose any increment between the read and write. We mitigate
2576 * this by only clearing when we read a non-zero value, so we will
2577 * never falsely report a total of zero.
2578 */
2579static void
2580sh_eth_update_stat(struct net_device *ndev, unsigned long *stat, int reg)
2581{
2582 u32 delta = sh_eth_read(ndev, reg);
2583
2584 if (delta) {
2585 *stat += delta;
2586 sh_eth_write(ndev, 0, reg);
2587 }
2588}
2589
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002590static struct net_device_stats *sh_eth_get_stats(struct net_device *ndev)
2591{
2592 struct sh_eth_private *mdp = netdev_priv(ndev);
2593
Sergei Shtylyovce9134d2018-03-24 23:11:19 +03002594 if (mdp->cd->no_tx_cntrs)
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002595 return &ndev->stats;
2596
2597 if (!mdp->is_opened)
2598 return &ndev->stats;
2599
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002600 sh_eth_update_stat(ndev, &ndev->stats.tx_dropped, TROCR);
2601 sh_eth_update_stat(ndev, &ndev->stats.collisions, CDCR);
2602 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors, LCCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002603
Sergei Shtylyov4c1d4582018-03-24 23:12:54 +03002604 if (mdp->cd->cexcr) {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002605 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2606 CERCR);
2607 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2608 CEECR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002609 } else {
Ben Hutchings4398f9c2015-02-26 20:35:05 +00002610 sh_eth_update_stat(ndev, &ndev->stats.tx_carrier_errors,
2611 CNDCR);
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002612 }
2613
2614 return &ndev->stats;
2615}
2616
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002617/* device close function */
2618static int sh_eth_close(struct net_device *ndev)
2619{
2620 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002621
2622 netif_stop_queue(ndev);
2623
Ben Hutchings283e38d2015-01-22 12:44:08 +00002624 /* Serialise with the interrupt handler and NAPI, then disable
2625 * interrupts. We have to clear the irq_enabled flag first to
2626 * ensure that interrupts won't be re-enabled.
2627 */
2628 mdp->irq_enabled = false;
2629 synchronize_irq(ndev->irq);
2630 napi_disable(&mdp->napi);
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00002631 sh_eth_write(ndev, 0x0000, EESIPR);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002632
Ben Hutchings740c7f32015-01-27 00:49:32 +00002633 sh_eth_dev_exit(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002634
2635 /* PHY Disconnect */
Philippe Reynes9fd03752016-08-10 00:04:48 +02002636 if (ndev->phydev) {
2637 phy_stop(ndev->phydev);
2638 phy_disconnect(ndev->phydev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002639 }
2640
2641 free_irq(ndev->irq, ndev);
2642
Sergei Shtylyov8e03a5e2015-11-04 00:55:13 +03002643 /* Free all the skbuffs in the Rx queue and the DMA buffer. */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002644 sh_eth_ring_free(ndev);
2645
Magnus Dammbcd51492009-10-09 00:20:04 +00002646 pm_runtime_put_sync(&mdp->pdev->dev);
2647
Mitsuhiro Kimura7fa29552014-11-28 10:04:15 +09002648 mdp->is_opened = 0;
2649
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002650 return 0;
2651}
2652
Eric Dumazetbb7d92e2012-02-06 22:17:21 +00002653/* ioctl to device function */
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002654static int sh_eth_do_ioctl(struct net_device *ndev, struct ifreq *rq, int cmd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002655{
Philippe Reynes9fd03752016-08-10 00:04:48 +02002656 struct phy_device *phydev = ndev->phydev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002657
2658 if (!netif_running(ndev))
2659 return -EINVAL;
2660
2661 if (!phydev)
2662 return -ENODEV;
2663
Richard Cochran28b04112010-07-17 08:48:55 +00002664 return phy_mii_ioctl(phydev, rq, cmd);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002665}
2666
Niklas Söderlund78d61022017-06-12 10:39:03 +02002667static int sh_eth_change_mtu(struct net_device *ndev, int new_mtu)
2668{
2669 if (netif_running(ndev))
2670 return -EBUSY;
2671
2672 ndev->mtu = new_mtu;
2673 netdev_update_features(ndev);
2674
2675 return 0;
2676}
2677
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002678/* For TSU_POSTn. Please refer to the manual about this (strange) bitfields */
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002679static u32 sh_eth_tsu_get_post_mask(int entry)
2680{
2681 return 0x0f << (28 - ((entry % 8) * 4));
2682}
2683
2684static u32 sh_eth_tsu_get_post_bit(struct sh_eth_private *mdp, int entry)
2685{
2686 return (0x08 >> (mdp->port << 1)) << (28 - ((entry % 8) * 4));
2687}
2688
2689static void sh_eth_tsu_enable_cam_entry_post(struct net_device *ndev,
2690 int entry)
2691{
2692 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002693 int reg = TSU_POST1 + entry / 8;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002694 u32 tmp;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002695
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002696 tmp = sh_eth_tsu_read(mdp, reg);
2697 sh_eth_tsu_write(mdp, tmp | sh_eth_tsu_get_post_bit(mdp, entry), reg);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002698}
2699
2700static bool sh_eth_tsu_disable_cam_entry_post(struct net_device *ndev,
2701 int entry)
2702{
2703 struct sh_eth_private *mdp = netdev_priv(ndev);
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002704 int reg = TSU_POST1 + entry / 8;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002705 u32 post_mask, ref_mask, tmp;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002706
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002707 post_mask = sh_eth_tsu_get_post_mask(entry);
2708 ref_mask = sh_eth_tsu_get_post_bit(mdp, entry) & ~post_mask;
2709
Sergei Shtylyov77cb0652018-05-02 22:54:48 +03002710 tmp = sh_eth_tsu_read(mdp, reg);
2711 sh_eth_tsu_write(mdp, tmp & ~post_mask, reg);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002712
2713 /* If other port enables, the function returns "true" */
2714 return tmp & ref_mask;
2715}
2716
2717static int sh_eth_tsu_busy(struct net_device *ndev)
2718{
2719 int timeout = SH_ETH_TSU_TIMEOUT_MS * 100;
2720 struct sh_eth_private *mdp = netdev_priv(ndev);
2721
2722 while ((sh_eth_tsu_read(mdp, TSU_ADSBSY) & TSU_ADSBSY_0)) {
2723 udelay(10);
2724 timeout--;
2725 if (timeout <= 0) {
Sergei Shtylyovda246852014-03-15 03:29:14 +03002726 netdev_err(ndev, "%s: timeout\n", __func__);
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002727 return -ETIMEDOUT;
2728 }
2729 }
2730
2731 return 0;
2732}
2733
2734static int sh_eth_tsu_write_entry(struct net_device *ndev, void *reg,
2735 const u8 *addr)
2736{
2737 u32 val;
2738
2739 val = addr[0] << 24 | addr[1] << 16 | addr[2] << 8 | addr[3];
2740 iowrite32(val, reg);
2741 if (sh_eth_tsu_busy(ndev) < 0)
2742 return -EBUSY;
2743
2744 val = addr[4] << 8 | addr[5];
2745 iowrite32(val, reg + 4);
2746 if (sh_eth_tsu_busy(ndev) < 0)
2747 return -EBUSY;
2748
2749 return 0;
2750}
2751
2752static void sh_eth_tsu_read_entry(void *reg, u8 *addr)
2753{
2754 u32 val;
2755
2756 val = ioread32(reg);
2757 addr[0] = (val >> 24) & 0xff;
2758 addr[1] = (val >> 16) & 0xff;
2759 addr[2] = (val >> 8) & 0xff;
2760 addr[3] = val & 0xff;
2761 val = ioread32(reg + 4);
2762 addr[4] = (val >> 8) & 0xff;
2763 addr[5] = val & 0xff;
2764}
2765
2766
2767static int sh_eth_tsu_find_entry(struct net_device *ndev, const u8 *addr)
2768{
2769 struct sh_eth_private *mdp = netdev_priv(ndev);
2770 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2771 int i;
2772 u8 c_addr[ETH_ALEN];
2773
2774 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2775 sh_eth_tsu_read_entry(reg_offset, c_addr);
dingtianhongc4bde292013-12-30 15:41:17 +08002776 if (ether_addr_equal(addr, c_addr))
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002777 return i;
2778 }
2779
2780 return -ENOENT;
2781}
2782
2783static int sh_eth_tsu_find_empty(struct net_device *ndev)
2784{
2785 u8 blank[ETH_ALEN];
2786 int entry;
2787
2788 memset(blank, 0, sizeof(blank));
2789 entry = sh_eth_tsu_find_entry(ndev, blank);
2790 return (entry < 0) ? -ENOMEM : entry;
2791}
2792
2793static int sh_eth_tsu_disable_cam_entry_table(struct net_device *ndev,
2794 int entry)
2795{
2796 struct sh_eth_private *mdp = netdev_priv(ndev);
2797 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2798 int ret;
2799 u8 blank[ETH_ALEN];
2800
2801 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) &
2802 ~(1 << (31 - entry)), TSU_TEN);
2803
2804 memset(blank, 0, sizeof(blank));
2805 ret = sh_eth_tsu_write_entry(ndev, reg_offset + entry * 8, blank);
2806 if (ret < 0)
2807 return ret;
2808 return 0;
2809}
2810
2811static int sh_eth_tsu_add_entry(struct net_device *ndev, const u8 *addr)
2812{
2813 struct sh_eth_private *mdp = netdev_priv(ndev);
2814 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2815 int i, ret;
2816
2817 if (!mdp->cd->tsu)
2818 return 0;
2819
2820 i = sh_eth_tsu_find_entry(ndev, addr);
2821 if (i < 0) {
2822 /* No entry found, create one */
2823 i = sh_eth_tsu_find_empty(ndev);
2824 if (i < 0)
2825 return -ENOMEM;
2826 ret = sh_eth_tsu_write_entry(ndev, reg_offset + i * 8, addr);
2827 if (ret < 0)
2828 return ret;
2829
2830 /* Enable the entry */
2831 sh_eth_tsu_write(mdp, sh_eth_tsu_read(mdp, TSU_TEN) |
2832 (1 << (31 - i)), TSU_TEN);
2833 }
2834
2835 /* Entry found or created, enable POST */
2836 sh_eth_tsu_enable_cam_entry_post(ndev, i);
2837
2838 return 0;
2839}
2840
2841static int sh_eth_tsu_del_entry(struct net_device *ndev, const u8 *addr)
2842{
2843 struct sh_eth_private *mdp = netdev_priv(ndev);
2844 int i, ret;
2845
2846 if (!mdp->cd->tsu)
2847 return 0;
2848
2849 i = sh_eth_tsu_find_entry(ndev, addr);
2850 if (i) {
2851 /* Entry found */
2852 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2853 goto done;
2854
2855 /* Disable the entry if both ports was disabled */
2856 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2857 if (ret < 0)
2858 return ret;
2859 }
2860done:
2861 return 0;
2862}
2863
2864static int sh_eth_tsu_purge_all(struct net_device *ndev)
2865{
2866 struct sh_eth_private *mdp = netdev_priv(ndev);
2867 int i, ret;
2868
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002869 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002870 return 0;
2871
2872 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++) {
2873 if (sh_eth_tsu_disable_cam_entry_post(ndev, i))
2874 continue;
2875
2876 /* Disable the entry if both ports was disabled */
2877 ret = sh_eth_tsu_disable_cam_entry_table(ndev, i);
2878 if (ret < 0)
2879 return ret;
2880 }
2881
2882 return 0;
2883}
2884
2885static void sh_eth_tsu_purge_mcast(struct net_device *ndev)
2886{
2887 struct sh_eth_private *mdp = netdev_priv(ndev);
2888 u8 addr[ETH_ALEN];
2889 void *reg_offset = sh_eth_tsu_get_offset(mdp, TSU_ADRH0);
2890 int i;
2891
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002892 if (!mdp->cd->tsu)
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002893 return;
2894
2895 for (i = 0; i < SH_ETH_TSU_CAM_ENTRIES; i++, reg_offset += 8) {
2896 sh_eth_tsu_read_entry(reg_offset, addr);
2897 if (is_multicast_ether_addr(addr))
2898 sh_eth_tsu_del_entry(ndev, addr);
2899 }
2900}
2901
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002902/* Update promiscuous flag and multicast filter */
2903static void sh_eth_set_rx_mode(struct net_device *ndev)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002904{
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002905 struct sh_eth_private *mdp = netdev_priv(ndev);
2906 u32 ecmr_bits;
2907 int mcast_all = 0;
2908 unsigned long flags;
2909
2910 spin_lock_irqsave(&mdp->lock, flags);
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002911 /* Initial condition is MCT = 1, PRM = 0.
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002912 * Depending on ndev->flags, set PRM or clear MCT
2913 */
Ben Hutchingsb37feed2015-01-16 17:51:12 +00002914 ecmr_bits = sh_eth_read(ndev, ECMR) & ~ECMR_PRM;
2915 if (mdp->cd->tsu)
2916 ecmr_bits |= ECMR_MCT;
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002917
2918 if (!(ndev->flags & IFF_MULTICAST)) {
2919 sh_eth_tsu_purge_mcast(ndev);
2920 mcast_all = 1;
2921 }
2922 if (ndev->flags & IFF_ALLMULTI) {
2923 sh_eth_tsu_purge_mcast(ndev);
2924 ecmr_bits &= ~ECMR_MCT;
2925 mcast_all = 1;
2926 }
2927
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002928 if (ndev->flags & IFF_PROMISC) {
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002929 sh_eth_tsu_purge_all(ndev);
2930 ecmr_bits = (ecmr_bits & ~ECMR_MCT) | ECMR_PRM;
2931 } else if (mdp->cd->tsu) {
2932 struct netdev_hw_addr *ha;
2933 netdev_for_each_mc_addr(ha, ndev) {
2934 if (mcast_all && is_multicast_ether_addr(ha->addr))
2935 continue;
2936
2937 if (sh_eth_tsu_add_entry(ndev, ha->addr) < 0) {
2938 if (!mcast_all) {
2939 sh_eth_tsu_purge_mcast(ndev);
2940 ecmr_bits &= ~ECMR_MCT;
2941 mcast_all = 1;
2942 }
2943 }
2944 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002945 }
Yoshihiro Shimoda6743fe62012-02-15 17:55:03 +00002946
2947 /* update the ethernet mode */
2948 sh_eth_write(ndev, ecmr_bits, ECMR);
2949
2950 spin_unlock_irqrestore(&mdp->lock, flags);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07002951}
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002952
2953static int sh_eth_get_vtag_index(struct sh_eth_private *mdp)
2954{
2955 if (!mdp->port)
2956 return TSU_VTAG0;
2957 else
2958 return TSU_VTAG1;
2959}
2960
Patrick McHardy80d5c362013-04-19 02:04:28 +00002961static int sh_eth_vlan_rx_add_vid(struct net_device *ndev,
2962 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002963{
2964 struct sh_eth_private *mdp = netdev_priv(ndev);
2965 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2966
2967 if (unlikely(!mdp->cd->tsu))
2968 return -EPERM;
2969
2970 /* No filtering if vid = 0 */
2971 if (!vid)
2972 return 0;
2973
2974 mdp->vlan_num_ids++;
2975
Sergei Shtylyov128296f2014-01-03 15:52:22 +03002976 /* The controller has one VLAN tag HW filter. So, if the filter is
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002977 * already enabled, the driver disables it and the filte
2978 */
2979 if (mdp->vlan_num_ids > 1) {
2980 /* disable VLAN filter */
2981 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
2982 return 0;
2983 }
2984
2985 sh_eth_tsu_write(mdp, TSU_VTAG_ENABLE | (vid & TSU_VTAG_VID_MASK),
2986 vtag_reg_index);
2987
2988 return 0;
2989}
2990
Patrick McHardy80d5c362013-04-19 02:04:28 +00002991static int sh_eth_vlan_rx_kill_vid(struct net_device *ndev,
2992 __be16 proto, u16 vid)
Yoshihiro Shimoda71cc7c32012-02-15 17:55:06 +00002993{
2994 struct sh_eth_private *mdp = netdev_priv(ndev);
2995 int vtag_reg_index = sh_eth_get_vtag_index(mdp);
2996
2997 if (unlikely(!mdp->cd->tsu))
2998 return -EPERM;
2999
3000 /* No filtering if vid = 0 */
3001 if (!vid)
3002 return 0;
3003
3004 mdp->vlan_num_ids--;
3005 sh_eth_tsu_write(mdp, 0, vtag_reg_index);
3006
3007 return 0;
3008}
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003009
3010/* SuperH's TSU register init function */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003011static void sh_eth_tsu_init(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003012{
Sergei Shtylyova94cf2a2018-02-24 22:41:45 +03003013 if (!mdp->cd->dual_port) {
Simon Hormandb893472014-01-17 09:22:28 +09003014 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
Chris Brandte1487882016-09-07 14:57:09 -04003015 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL,
3016 TSU_FWSLC); /* Enable POST registers */
Simon Hormandb893472014-01-17 09:22:28 +09003017 return;
3018 }
3019
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003020 sh_eth_tsu_write(mdp, 0, TSU_FWEN0); /* Disable forward(0->1) */
3021 sh_eth_tsu_write(mdp, 0, TSU_FWEN1); /* Disable forward(1->0) */
3022 sh_eth_tsu_write(mdp, 0, TSU_FCM); /* forward fifo 3k-3k */
3023 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL0);
3024 sh_eth_tsu_write(mdp, 0xc, TSU_BSYSL1);
3025 sh_eth_tsu_write(mdp, 0, TSU_PRISL0);
3026 sh_eth_tsu_write(mdp, 0, TSU_PRISL1);
3027 sh_eth_tsu_write(mdp, 0, TSU_FWSL0);
3028 sh_eth_tsu_write(mdp, 0, TSU_FWSL1);
3029 sh_eth_tsu_write(mdp, TSU_FWSLC_POSTENU | TSU_FWSLC_POSTENL, TSU_FWSLC);
Sergei Shtylyov4869a142018-02-24 20:28:16 +03003030 sh_eth_tsu_write(mdp, 0, TSU_QTAGM0); /* Disable QTAG(0->1) */
3031 sh_eth_tsu_write(mdp, 0, TSU_QTAGM1); /* Disable QTAG(1->0) */
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003032 sh_eth_tsu_write(mdp, 0, TSU_FWSR); /* all interrupt status clear */
3033 sh_eth_tsu_write(mdp, 0, TSU_FWINMK); /* Disable all interrupt */
3034 sh_eth_tsu_write(mdp, 0, TSU_TEN); /* Disable all CAM entry */
3035 sh_eth_tsu_write(mdp, 0, TSU_POST1); /* Disable CAM entry [ 0- 7] */
3036 sh_eth_tsu_write(mdp, 0, TSU_POST2); /* Disable CAM entry [ 8-15] */
3037 sh_eth_tsu_write(mdp, 0, TSU_POST3); /* Disable CAM entry [16-23] */
3038 sh_eth_tsu_write(mdp, 0, TSU_POST4); /* Disable CAM entry [24-31] */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003039}
3040
3041/* MDIO bus release function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003042static int sh_mdio_release(struct sh_eth_private *mdp)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003043{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003044 /* unregister mdio bus */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003045 mdiobus_unregister(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003046
3047 /* free bitbang info */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003048 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003049
3050 return 0;
3051}
3052
3053/* MDIO bus init function */
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003054static int sh_mdio_init(struct sh_eth_private *mdp,
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003055 struct sh_eth_plat_data *pd)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003056{
Andrew Lunne7f4dc32016-01-06 20:11:15 +01003057 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003058 struct bb_info *bitbang;
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003059 struct platform_device *pdev = mdp->pdev;
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003060 struct device *dev = &mdp->pdev->dev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003061
3062 /* create bit control struct for PHY */
Laurent Pinchartaa8d4222014-03-20 15:00:31 +01003063 bitbang = devm_kzalloc(dev, sizeof(struct bb_info), GFP_KERNEL);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003064 if (!bitbang)
3065 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003066
3067 /* bitbang init */
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003068 bitbang->addr = mdp->addr + mdp->reg_offset[PIR];
Yoshihiro Shimodab3017e62011-03-07 21:59:55 +00003069 bitbang->set_gate = pd->set_mdio_gate;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003070 bitbang->ctrl.ops = &bb_ops;
3071
Stefan Weilc2e07b32010-08-03 19:44:52 +02003072 /* MII controller setting */
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003073 mdp->mii_bus = alloc_mdio_bitbang(&bitbang->ctrl);
Laurent Pinchartf738a132014-03-20 15:00:35 +01003074 if (!mdp->mii_bus)
3075 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003076
3077 /* Hook up MII support for ethtool */
3078 mdp->mii_bus->name = "sh_mii";
Laurent Pincharta5bd60602014-03-20 15:00:32 +01003079 mdp->mii_bus->parent = dev;
Florian Fainelli5278fb52012-01-09 23:59:17 +00003080 snprintf(mdp->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003081 pdev->name, pdev->id);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003082
Laurent Pinchartbd920ff2014-03-20 15:00:33 +01003083 /* register MDIO bus */
Florian Fainelli00e798c2018-05-15 16:56:19 -07003084 if (pd->phy_irq > 0)
3085 mdp->mii_bus->irq[pd->phy] = pd->phy_irq;
Ben Dooks702eca02014-03-12 17:47:40 +00003086
Florian Fainelli00e798c2018-05-15 16:56:19 -07003087 ret = of_mdiobus_register(mdp->mii_bus, dev->of_node);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003088 if (ret)
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003089 goto out_free_bus;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003090
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003091 return 0;
3092
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003093out_free_bus:
Lennert Buytenhek298cf9b2008-10-08 16:29:57 -07003094 free_mdio_bitbang(mdp->mii_bus);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003095 return ret;
3096}
3097
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003098static const u16 *sh_eth_get_register_offset(int register_type)
3099{
3100 const u16 *reg_offset = NULL;
3101
3102 switch (register_type) {
3103 case SH_ETH_REG_GIGABIT:
3104 reg_offset = sh_eth_offset_gigabit;
3105 break;
Simon Hormandb893472014-01-17 09:22:28 +09003106 case SH_ETH_REG_FAST_RZ:
3107 reg_offset = sh_eth_offset_fast_rz;
3108 break;
Sergei Shtylyova3f109b2013-03-28 11:51:31 +00003109 case SH_ETH_REG_FAST_RCAR:
3110 reg_offset = sh_eth_offset_fast_rcar;
3111 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003112 case SH_ETH_REG_FAST_SH4:
3113 reg_offset = sh_eth_offset_fast_sh4;
3114 break;
3115 case SH_ETH_REG_FAST_SH3_SH2:
3116 reg_offset = sh_eth_offset_fast_sh3_sh2;
3117 break;
Yoshihiro Shimoda4a555302011-03-07 21:59:26 +00003118 }
3119
3120 return reg_offset;
3121}
3122
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003123static const struct net_device_ops sh_eth_netdev_ops = {
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003124 .ndo_open = sh_eth_open,
3125 .ndo_stop = sh_eth_close,
3126 .ndo_start_xmit = sh_eth_start_xmit,
3127 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003128 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003129 .ndo_tx_timeout = sh_eth_tx_timeout,
3130 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003131 .ndo_change_mtu = sh_eth_change_mtu,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003132 .ndo_validate_addr = eth_validate_addr,
3133 .ndo_set_mac_address = eth_mac_addr,
Alexander Beregalovebf84ea2009-04-11 07:40:49 +00003134};
3135
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003136static const struct net_device_ops sh_eth_netdev_ops_tsu = {
3137 .ndo_open = sh_eth_open,
3138 .ndo_stop = sh_eth_close,
3139 .ndo_start_xmit = sh_eth_start_xmit,
3140 .ndo_get_stats = sh_eth_get_stats,
Ben Hutchingsb37feed2015-01-16 17:51:12 +00003141 .ndo_set_rx_mode = sh_eth_set_rx_mode,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003142 .ndo_vlan_rx_add_vid = sh_eth_vlan_rx_add_vid,
3143 .ndo_vlan_rx_kill_vid = sh_eth_vlan_rx_kill_vid,
3144 .ndo_tx_timeout = sh_eth_tx_timeout,
3145 .ndo_do_ioctl = sh_eth_do_ioctl,
Niklas Söderlund78d61022017-06-12 10:39:03 +02003146 .ndo_change_mtu = sh_eth_change_mtu,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003147 .ndo_validate_addr = eth_validate_addr,
3148 .ndo_set_mac_address = eth_mac_addr,
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003149};
3150
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003151#ifdef CONFIG_OF
3152static struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3153{
3154 struct device_node *np = dev->of_node;
3155 struct sh_eth_plat_data *pdata;
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003156 const char *mac_addr;
3157
3158 pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
3159 if (!pdata)
3160 return NULL;
3161
3162 pdata->phy_interface = of_get_phy_mode(np);
3163
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003164 mac_addr = of_get_mac_address(np);
3165 if (mac_addr)
3166 memcpy(pdata->mac_addr, mac_addr, ETH_ALEN);
3167
3168 pdata->no_ether_link =
3169 of_property_read_bool(np, "renesas,no-ether-link");
3170 pdata->ether_link_active_low =
3171 of_property_read_bool(np, "renesas,ether-link-active-low");
3172
3173 return pdata;
3174}
3175
3176static const struct of_device_id sh_eth_match_table[] = {
3177 { .compatible = "renesas,gether-r8a7740", .data = &r8a7740_data },
Simon Horman6c4b2f72017-10-18 09:21:27 +02003178 { .compatible = "renesas,ether-r8a7743", .data = &rcar_gen2_data },
3179 { .compatible = "renesas,ether-r8a7745", .data = &rcar_gen2_data },
3180 { .compatible = "renesas,ether-r8a7778", .data = &rcar_gen1_data },
3181 { .compatible = "renesas,ether-r8a7779", .data = &rcar_gen1_data },
3182 { .compatible = "renesas,ether-r8a7790", .data = &rcar_gen2_data },
3183 { .compatible = "renesas,ether-r8a7791", .data = &rcar_gen2_data },
3184 { .compatible = "renesas,ether-r8a7793", .data = &rcar_gen2_data },
3185 { .compatible = "renesas,ether-r8a7794", .data = &rcar_gen2_data },
Sergei Shtylyov3eb9c2a2018-05-18 21:32:46 +03003186 { .compatible = "renesas,gether-r8a77980", .data = &r8a77980_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003187 { .compatible = "renesas,ether-r7s72100", .data = &r7s72100_data },
Simon Hormanb4804e02017-10-18 09:21:28 +02003188 { .compatible = "renesas,rcar-gen1-ether", .data = &rcar_gen1_data },
3189 { .compatible = "renesas,rcar-gen2-ether", .data = &rcar_gen2_data },
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003190 { }
3191};
3192MODULE_DEVICE_TABLE(of, sh_eth_match_table);
3193#else
3194static inline struct sh_eth_plat_data *sh_eth_parse_dt(struct device *dev)
3195{
3196 return NULL;
3197}
3198#endif
3199
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003200static int sh_eth_drv_probe(struct platform_device *pdev)
3201{
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003202 struct resource *res;
Jingoo Han0b76b862013-08-30 14:00:11 +09003203 struct sh_eth_plat_data *pd = dev_get_platdata(&pdev->dev);
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003204 const struct platform_device_id *id = platform_get_device_id(pdev);
Sergei Shtylyov4fa8c3c2016-03-13 01:29:45 +03003205 struct sh_eth_private *mdp;
3206 struct net_device *ndev;
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003207 int ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003208
3209 /* get base addr */
3210 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003211
3212 ndev = alloc_etherdev(sizeof(struct sh_eth_private));
Laurent Pinchartf738a132014-03-20 15:00:35 +01003213 if (!ndev)
3214 return -ENOMEM;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003215
Ben Dooksb5893a02014-03-21 12:09:14 +01003216 pm_runtime_enable(&pdev->dev);
3217 pm_runtime_get_sync(&pdev->dev);
3218
roel kluincc3c0802008-09-10 19:22:44 +02003219 ret = platform_get_irq(pdev, 0);
Sergei Shtylyov7a468ac2015-08-28 16:56:01 +03003220 if (ret < 0)
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003221 goto out_release;
roel kluincc3c0802008-09-10 19:22:44 +02003222 ndev->irq = ret;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003223
3224 SET_NETDEV_DEV(ndev, &pdev->dev);
3225
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003226 mdp = netdev_priv(ndev);
Yoshihiro Shimoda525b8072012-06-26 20:00:03 +00003227 mdp->num_tx_ring = TX_RING_SIZE;
3228 mdp->num_rx_ring = RX_RING_SIZE;
Sergei Shtylyovd5e07e62013-03-21 10:41:11 +00003229 mdp->addr = devm_ioremap_resource(&pdev->dev, res);
3230 if (IS_ERR(mdp->addr)) {
3231 ret = PTR_ERR(mdp->addr);
Yoshihiro Shimodaae706442011-09-27 21:48:58 +00003232 goto out_release;
3233 }
3234
Varka Bhadramc9608042014-10-24 07:42:09 +05303235 ndev->base_addr = res->start;
3236
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003237 spin_lock_init(&mdp->lock);
Magnus Dammbcd51492009-10-09 00:20:04 +00003238 mdp->pdev = pdev;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003239
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003240 if (pdev->dev.of_node)
3241 pd = sh_eth_parse_dt(&pdev->dev);
Sergei Shtylyov3b4c5cb2013-10-30 23:30:19 +03003242 if (!pd) {
3243 dev_err(&pdev->dev, "no platform data\n");
3244 ret = -EINVAL;
3245 goto out_release;
3246 }
3247
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003248 /* get PHY ID */
Yoshinori Sato71557a32008-08-06 19:49:00 -04003249 mdp->phy_id = pd->phy;
Yoshihiro Shimodae47c9052011-03-07 21:59:45 +00003250 mdp->phy_interface = pd->phy_interface;
Yoshihiro Shimoda49235762009-08-27 23:25:03 +00003251 mdp->no_ether_link = pd->no_ether_link;
3252 mdp->ether_link_active_low = pd->ether_link_active_low;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003253
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003254 /* set cpu data */
Wolfram Sang42a67c92016-03-01 17:37:59 +01003255 if (id)
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003256 mdp->cd = (struct sh_eth_cpu_data *)id->driver_data;
Wolfram Sang42a67c92016-03-01 17:37:59 +01003257 else
3258 mdp->cd = (struct sh_eth_cpu_data *)of_device_get_match_data(&pdev->dev);
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003259
Sergei Shtylyova3153d82013-08-18 03:11:28 +04003260 mdp->reg_offset = sh_eth_get_register_offset(mdp->cd->register_type);
Sergei Shtylyov264be2f2014-03-15 03:11:24 +03003261 if (!mdp->reg_offset) {
3262 dev_err(&pdev->dev, "Unknown register type (%d)\n",
3263 mdp->cd->register_type);
3264 ret = -EINVAL;
3265 goto out_release;
3266 }
Yoshihiro Shimoda380af9e2009-05-24 23:54:21 +00003267 sh_eth_set_default_cpu_data(mdp->cd);
3268
Niklas Söderlund78d61022017-06-12 10:39:03 +02003269 /* User's manual states max MTU should be 2048 but due to the
3270 * alignment calculations in sh_eth_ring_init() the practical
3271 * MTU is a bit less. Maybe this can be optimized some more.
3272 */
3273 ndev->max_mtu = 2000 - (ETH_HLEN + VLAN_HLEN + ETH_FCS_LEN);
3274 ndev->min_mtu = ETH_MIN_MTU;
3275
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003276 /* set function */
Sergei Shtylyov8f728d72013-06-13 00:55:34 +04003277 if (mdp->cd->tsu)
3278 ndev->netdev_ops = &sh_eth_netdev_ops_tsu;
3279 else
3280 ndev->netdev_ops = &sh_eth_netdev_ops;
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00003281 ndev->ethtool_ops = &sh_eth_ethtool_ops;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003282 ndev->watchdog_timeo = TX_TIMEOUT;
3283
Nobuhiro Iwamatsudc19e4e2011-02-15 21:17:32 +00003284 /* debug message level */
3285 mdp->msg_enable = SH_ETH_DEF_MSG_ENABLE;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003286
3287 /* read and set MAC address */
Magnus Damm748031f2009-10-09 00:17:14 +00003288 read_mac_address(ndev, pd->mac_addr);
Sergei Shtylyovff6e7222013-04-29 09:49:42 +00003289 if (!is_valid_ether_addr(ndev->dev_addr)) {
3290 dev_warn(&pdev->dev,
3291 "no valid MAC address supplied, using a random one.\n");
3292 eth_hw_addr_random(ndev);
3293 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003294
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003295 if (mdp->cd->tsu) {
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003296 int port = pdev->id < 0 ? 0 : pdev->id % 2;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003297 struct resource *rtsu;
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003298
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003299 rtsu = platform_get_resource(pdev, IORESOURCE_MEM, 1);
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003300 if (!rtsu) {
3301 dev_err(&pdev->dev, "no TSU resource\n");
3302 ret = -ENODEV;
3303 goto out_release;
3304 }
3305 /* We can only request the TSU region for the first port
3306 * of the two sharing this TSU for the probe to succeed...
3307 */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003308 if (port == 0 &&
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003309 !devm_request_mem_region(&pdev->dev, rtsu->start,
3310 resource_size(rtsu),
3311 dev_name(&pdev->dev))) {
3312 dev_err(&pdev->dev, "can't request TSU resource.\n");
3313 ret = -EBUSY;
3314 goto out_release;
3315 }
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003316 /* ioremap the TSU registers */
Sergei Shtylyovdfe82662018-01-03 20:09:49 +03003317 mdp->tsu_addr = devm_ioremap(&pdev->dev, rtsu->start,
3318 resource_size(rtsu));
3319 if (!mdp->tsu_addr) {
3320 dev_err(&pdev->dev, "TSU region ioremap() failed.\n");
3321 ret = -ENOMEM;
Sergei Shtylyovfc0c0902013-03-19 13:41:32 +00003322 goto out_release;
3323 }
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003324 mdp->port = port;
Patrick McHardyf6469682013-04-19 02:04:27 +00003325 ndev->features = NETIF_F_HW_VLAN_CTAG_FILTER;
Yoshihiro Shimoda6ba88022012-02-15 17:55:01 +00003326
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003327 /* Need to init only the first port of the two sharing a TSU */
Sergei Shtylyov9662ec12018-01-14 20:47:44 +03003328 if (port == 0) {
Sergei Shtylyov3e14c962018-01-14 20:47:43 +03003329 if (mdp->cd->chip_reset)
3330 mdp->cd->chip_reset(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003331
Yoshihiro Shimoda4986b992011-03-07 21:59:34 +00003332 /* TSU init (Init only)*/
3333 sh_eth_tsu_init(mdp);
3334 }
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003335 }
3336
Hisashi Nakamura966d6db2014-11-13 15:54:05 +09003337 if (mdp->cd->rmiimode)
3338 sh_eth_write(ndev, 0x1, RMIIMODE);
3339
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003340 /* MDIO bus init */
3341 ret = sh_mdio_init(mdp, pd);
3342 if (ret) {
Geert Uytterhoevenb7ce5202017-05-18 15:01:35 +02003343 if (ret != -EPROBE_DEFER)
3344 dev_err(&pdev->dev, "MDIO init failed: %d\n", ret);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003345 goto out_release;
3346 }
3347
Sergei Shtylyov37191092013-06-19 23:30:23 +04003348 netif_napi_add(ndev, &mdp->napi, sh_eth_poll, 64);
3349
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003350 /* network device register */
3351 ret = register_netdev(ndev);
3352 if (ret)
Sergei Shtylyov37191092013-06-19 23:30:23 +04003353 goto out_napi_del;
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003354
Geert Uytterhoevenb4580c92018-02-12 14:42:36 +01003355 if (mdp->cd->magic)
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003356 device_set_wakeup_capable(&pdev->dev, 1);
3357
Lucas De Marchi25985ed2011-03-30 22:57:33 -03003358 /* print device information */
Sergei Shtylyovf75f14e2014-03-15 03:27:54 +03003359 netdev_info(ndev, "Base address at 0x%x, %pM, IRQ %d.\n",
3360 (u32)ndev->base_addr, ndev->dev_addr, ndev->irq);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003361
Ben Dooksb5893a02014-03-21 12:09:14 +01003362 pm_runtime_put(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003363 platform_set_drvdata(pdev, ndev);
3364
3365 return ret;
3366
Sergei Shtylyov37191092013-06-19 23:30:23 +04003367out_napi_del:
3368 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003369 sh_mdio_release(mdp);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003370
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003371out_release:
3372 /* net_dev free */
Sergei Shtylyov4282fc42017-12-31 21:41:36 +03003373 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003374
Ben Dooksb5893a02014-03-21 12:09:14 +01003375 pm_runtime_put(&pdev->dev);
3376 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003377 return ret;
3378}
3379
3380static int sh_eth_drv_remove(struct platform_device *pdev)
3381{
3382 struct net_device *ndev = platform_get_drvdata(pdev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003383 struct sh_eth_private *mdp = netdev_priv(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003384
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003385 unregister_netdev(ndev);
Sergei Shtylyov37191092013-06-19 23:30:23 +04003386 netif_napi_del(&mdp->napi);
Laurent Pinchartdaacf032014-03-20 15:00:34 +01003387 sh_mdio_release(mdp);
Magnus Dammbcd51492009-10-09 00:20:04 +00003388 pm_runtime_disable(&pdev->dev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003389 free_netdev(ndev);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003390
3391 return 0;
3392}
3393
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003394#ifdef CONFIG_PM
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003395#ifdef CONFIG_PM_SLEEP
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003396static int sh_eth_wol_setup(struct net_device *ndev)
3397{
3398 struct sh_eth_private *mdp = netdev_priv(ndev);
3399
3400 /* Only allow ECI interrupts */
3401 synchronize_irq(ndev->irq);
3402 napi_disable(&mdp->napi);
Sergei Shtylyov1a0bee62017-01-29 15:07:34 +03003403 sh_eth_write(ndev, EESIPR_ECIIP, EESIPR);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003404
3405 /* Enable MagicPacket */
Niklas Söderlund5e2ed132017-02-01 15:41:54 +01003406 sh_eth_modify(ndev, ECMR, ECMR_MPDE, ECMR_MPDE);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003407
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003408 return enable_irq_wake(ndev->irq);
3409}
3410
3411static int sh_eth_wol_restore(struct net_device *ndev)
3412{
3413 struct sh_eth_private *mdp = netdev_priv(ndev);
3414 int ret;
3415
3416 napi_enable(&mdp->napi);
3417
3418 /* Disable MagicPacket */
3419 sh_eth_modify(ndev, ECMR, ECMR_MPDE, 0);
3420
3421 /* The device needs to be reset to restore MagicPacket logic
3422 * for next wakeup. If we close and open the device it will
3423 * both be reset and all registers restored. This is what
3424 * happens during suspend and resume without WoL enabled.
3425 */
3426 ret = sh_eth_close(ndev);
3427 if (ret < 0)
3428 return ret;
3429 ret = sh_eth_open(ndev);
3430 if (ret < 0)
3431 return ret;
3432
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003433 return disable_irq_wake(ndev->irq);
3434}
3435
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003436static int sh_eth_suspend(struct device *dev)
3437{
3438 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003439 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003440 int ret = 0;
3441
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003442 if (!netif_running(ndev))
3443 return 0;
3444
3445 netif_device_detach(ndev);
3446
3447 if (mdp->wol_enabled)
3448 ret = sh_eth_wol_setup(ndev);
3449 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003450 ret = sh_eth_close(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003451
3452 return ret;
3453}
3454
3455static int sh_eth_resume(struct device *dev)
3456{
3457 struct net_device *ndev = dev_get_drvdata(dev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003458 struct sh_eth_private *mdp = netdev_priv(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003459 int ret = 0;
3460
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003461 if (!netif_running(ndev))
3462 return 0;
3463
3464 if (mdp->wol_enabled)
3465 ret = sh_eth_wol_restore(ndev);
3466 else
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003467 ret = sh_eth_open(ndev);
Niklas Söderlundd8981d02017-01-09 16:34:05 +01003468
3469 if (ret < 0)
3470 return ret;
3471
3472 netif_device_attach(ndev);
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003473
3474 return ret;
3475}
3476#endif
3477
Magnus Dammbcd51492009-10-09 00:20:04 +00003478static int sh_eth_runtime_nop(struct device *dev)
3479{
Sergei Shtylyov128296f2014-01-03 15:52:22 +03003480 /* Runtime PM callback shared between ->runtime_suspend()
Magnus Dammbcd51492009-10-09 00:20:04 +00003481 * and ->runtime_resume(). Simply returns success.
3482 *
3483 * This driver re-initializes all registers after
3484 * pm_runtime_get_sync() anyway so there is no need
3485 * to save and restore registers here.
3486 */
3487 return 0;
3488}
3489
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003490static const struct dev_pm_ops sh_eth_dev_pm_ops = {
Mikhail Ulyanovb71af042015-01-22 01:19:48 +03003491 SET_SYSTEM_SLEEP_PM_OPS(sh_eth_suspend, sh_eth_resume)
Mikhail Ulyanove7d7e892015-01-22 01:18:44 +03003492 SET_RUNTIME_PM_OPS(sh_eth_runtime_nop, sh_eth_runtime_nop, NULL)
Magnus Dammbcd51492009-10-09 00:20:04 +00003493};
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003494#define SH_ETH_PM_OPS (&sh_eth_dev_pm_ops)
3495#else
3496#define SH_ETH_PM_OPS NULL
3497#endif
Magnus Dammbcd51492009-10-09 00:20:04 +00003498
Arvind Yadavef00df82017-08-13 16:42:42 +05303499static const struct platform_device_id sh_eth_id_table[] = {
Sergei Shtylyovc18a79a2013-06-07 13:56:05 +00003500 { "sh7619-ether", (kernel_ulong_t)&sh7619_data },
Sergei Shtylyov7bbe1502013-06-07 13:55:08 +00003501 { "sh771x-ether", (kernel_ulong_t)&sh771x_data },
Sergei Shtylyov9c3beaa2013-06-07 14:03:37 +00003502 { "sh7724-ether", (kernel_ulong_t)&sh7724_data },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003503 { "sh7734-gether", (kernel_ulong_t)&sh7734_data },
Sergei Shtylyov24549e22013-06-07 13:59:21 +00003504 { "sh7757-ether", (kernel_ulong_t)&sh7757_data },
3505 { "sh7757-gether", (kernel_ulong_t)&sh7757_data_giga },
Sergei Shtylyovf5d12762013-06-07 13:58:18 +00003506 { "sh7763-gether", (kernel_ulong_t)&sh7763_data },
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003507 { }
3508};
3509MODULE_DEVICE_TABLE(platform, sh_eth_id_table);
3510
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003511static struct platform_driver sh_eth_driver = {
3512 .probe = sh_eth_drv_probe,
3513 .remove = sh_eth_drv_remove,
Sergei Shtylyovafe391a2013-06-07 13:54:02 +00003514 .id_table = sh_eth_id_table,
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003515 .driver = {
3516 .name = CARDNAME,
Nobuhiro Iwamatsu540ad1b2013-06-06 09:52:37 +00003517 .pm = SH_ETH_PM_OPS,
Sergei Shtylyovb356e972014-02-18 03:12:43 +03003518 .of_match_table = of_match_ptr(sh_eth_match_table),
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003519 },
3520};
3521
Axel Lindb62f682011-11-27 16:44:17 +00003522module_platform_driver(sh_eth_driver);
Nobuhiro Iwamatsu86a74ff2008-06-09 16:33:56 -07003523
3524MODULE_AUTHOR("Nobuhiro Iwamatsu, Yoshihiro Shimoda");
3525MODULE_DESCRIPTION("Renesas SuperH Ethernet driver");
3526MODULE_LICENSE("GPL v2");