blob: 9380c9f69b0f7cfc6136bb0f39d3b53de7f8bf38 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Jesse Barnese5747e32014-06-12 08:35:47 -070030#include <linux/acpi.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010031#include <linux/device.h>
32#include <linux/oom.h>
33#include <linux/module.h>
34#include <linux/pci.h>
35#include <linux/pm.h>
36#include <linux/pm_runtime.h>
37#include <linux/pnp.h>
38#include <linux/slab.h>
39#include <linux/vgaarb.h>
40#include <linux/vga_switcheroo.h>
41#include <linux/vt.h>
42#include <acpi/video.h>
43
David Howells760285e2012-10-02 18:01:07 +010044#include <drm/drmP.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010045#include <drm/drm_crtc_helper.h>
Maarten Lankhorsta667fb42016-12-15 15:29:44 +010046#include <drm/drm_atomic_helper.h>
David Howells760285e2012-10-02 18:01:07 +010047#include <drm/i915_drm.h>
Chris Wilson0673ad42016-06-24 14:00:22 +010048
Linus Torvalds1da177e2005-04-16 15:20:36 -070049#include "i915_drv.h"
Chris Wilson990bbda2012-07-02 11:51:02 -030050#include "i915_trace.h"
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +000051#include "i915_pmu.h"
Chris Wilson0673ad42016-06-24 14:00:22 +010052#include "i915_vgpu.h"
Kenneth Graunkef49f0582010-09-11 01:19:14 -070053#include "intel_drv.h"
Anusha Srivatsa5464cd62017-01-18 08:05:58 -080054#include "intel_uc.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070055
Kristian Høgsberg112b7152009-01-04 16:55:33 -050056static struct drm_driver driver;
57
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000058#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Chris Wilson0673ad42016-06-24 14:00:22 +010059static unsigned int i915_load_fail_count;
60
61bool __i915_inject_load_failure(const char *func, int line)
62{
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000063 if (i915_load_fail_count >= i915_modparams.inject_load_failure)
Chris Wilson0673ad42016-06-24 14:00:22 +010064 return false;
65
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000066 if (++i915_load_fail_count == i915_modparams.inject_load_failure) {
Chris Wilson0673ad42016-06-24 14:00:22 +010067 DRM_INFO("Injecting failure at checkpoint %u [%s:%d]\n",
Michal Wajdeczko4f044a82017-09-19 19:38:44 +000068 i915_modparams.inject_load_failure, func, line);
Chris Wilson0673ad42016-06-24 14:00:22 +010069 return true;
70 }
71
72 return false;
73}
Michal Wajdeczkofae919f2018-02-01 17:32:48 +000074#endif
Chris Wilson0673ad42016-06-24 14:00:22 +010075
76#define FDO_BUG_URL "https://bugs.freedesktop.org/enter_bug.cgi?product=DRI"
77#define FDO_BUG_MSG "Please file a bug at " FDO_BUG_URL " against DRM/Intel " \
78 "providing the dmesg log by booting with drm.debug=0xf"
79
80void
81__i915_printk(struct drm_i915_private *dev_priv, const char *level,
82 const char *fmt, ...)
83{
84 static bool shown_bug_once;
David Weinehallc49d13e2016-08-22 13:32:42 +030085 struct device *kdev = dev_priv->drm.dev;
Chris Wilson0673ad42016-06-24 14:00:22 +010086 bool is_error = level[1] <= KERN_ERR[1];
87 bool is_debug = level[1] == KERN_DEBUG[1];
88 struct va_format vaf;
89 va_list args;
90
91 if (is_debug && !(drm_debug & DRM_UT_DRIVER))
92 return;
93
94 va_start(args, fmt);
95
96 vaf.fmt = fmt;
97 vaf.va = &args;
98
David Weinehallc49d13e2016-08-22 13:32:42 +030099 dev_printk(level, kdev, "[" DRM_NAME ":%ps] %pV",
Chris Wilson0673ad42016-06-24 14:00:22 +0100100 __builtin_return_address(0), &vaf);
101
102 if (is_error && !shown_bug_once) {
David Weinehallc49d13e2016-08-22 13:32:42 +0300103 dev_notice(kdev, "%s", FDO_BUG_MSG);
Chris Wilson0673ad42016-06-24 14:00:22 +0100104 shown_bug_once = true;
105 }
106
107 va_end(args);
108}
109
110static bool i915_error_injected(struct drm_i915_private *dev_priv)
111{
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000112#if IS_ENABLED(CONFIG_DRM_I915_DEBUG)
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000113 return i915_modparams.inject_load_failure &&
114 i915_load_fail_count == i915_modparams.inject_load_failure;
Michal Wajdeczkofae919f2018-02-01 17:32:48 +0000115#else
116 return false;
117#endif
Chris Wilson0673ad42016-06-24 14:00:22 +0100118}
119
120#define i915_load_error(dev_priv, fmt, ...) \
121 __i915_printk(dev_priv, \
122 i915_error_injected(dev_priv) ? KERN_DEBUG : KERN_ERR, \
123 fmt, ##__VA_ARGS__)
124
Jani Nikulada6c10c22018-02-05 19:31:36 +0200125/* Map PCH device id to PCH type, or PCH_NONE if unknown. */
126static enum intel_pch
127intel_pch_type(const struct drm_i915_private *dev_priv, unsigned short id)
128{
129 switch (id) {
130 case INTEL_PCH_IBX_DEVICE_ID_TYPE:
131 DRM_DEBUG_KMS("Found Ibex Peak PCH\n");
132 WARN_ON(!IS_GEN5(dev_priv));
133 return PCH_IBX;
134 case INTEL_PCH_CPT_DEVICE_ID_TYPE:
135 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
136 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
137 return PCH_CPT;
138 case INTEL_PCH_PPT_DEVICE_ID_TYPE:
139 DRM_DEBUG_KMS("Found PantherPoint PCH\n");
140 WARN_ON(!IS_GEN6(dev_priv) && !IS_IVYBRIDGE(dev_priv));
141 /* PantherPoint is CPT compatible */
142 return PCH_CPT;
143 case INTEL_PCH_LPT_DEVICE_ID_TYPE:
144 DRM_DEBUG_KMS("Found LynxPoint PCH\n");
145 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
146 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
147 return PCH_LPT;
148 case INTEL_PCH_LPT_LP_DEVICE_ID_TYPE:
149 DRM_DEBUG_KMS("Found LynxPoint LP PCH\n");
150 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
151 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
152 return PCH_LPT;
153 case INTEL_PCH_WPT_DEVICE_ID_TYPE:
154 DRM_DEBUG_KMS("Found WildcatPoint PCH\n");
155 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
156 WARN_ON(IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv));
157 /* WildcatPoint is LPT compatible */
158 return PCH_LPT;
159 case INTEL_PCH_WPT_LP_DEVICE_ID_TYPE:
160 DRM_DEBUG_KMS("Found WildcatPoint LP PCH\n");
161 WARN_ON(!IS_HASWELL(dev_priv) && !IS_BROADWELL(dev_priv));
162 WARN_ON(!IS_HSW_ULT(dev_priv) && !IS_BDW_ULT(dev_priv));
163 /* WildcatPoint is LPT compatible */
164 return PCH_LPT;
165 case INTEL_PCH_SPT_DEVICE_ID_TYPE:
166 DRM_DEBUG_KMS("Found SunrisePoint PCH\n");
167 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
168 return PCH_SPT;
169 case INTEL_PCH_SPT_LP_DEVICE_ID_TYPE:
170 DRM_DEBUG_KMS("Found SunrisePoint LP PCH\n");
171 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv));
172 return PCH_SPT;
173 case INTEL_PCH_KBP_DEVICE_ID_TYPE:
174 DRM_DEBUG_KMS("Found Kaby Lake PCH (KBP)\n");
175 WARN_ON(!IS_SKYLAKE(dev_priv) && !IS_KABYLAKE(dev_priv) &&
176 !IS_COFFEELAKE(dev_priv));
177 return PCH_KBP;
178 case INTEL_PCH_CNP_DEVICE_ID_TYPE:
179 DRM_DEBUG_KMS("Found Cannon Lake PCH (CNP)\n");
180 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
181 return PCH_CNP;
182 case INTEL_PCH_CNP_LP_DEVICE_ID_TYPE:
183 DRM_DEBUG_KMS("Found Cannon Lake LP PCH (CNP-LP)\n");
184 WARN_ON(!IS_CANNONLAKE(dev_priv) && !IS_COFFEELAKE(dev_priv));
185 return PCH_CNP;
186 case INTEL_PCH_ICP_DEVICE_ID_TYPE:
187 DRM_DEBUG_KMS("Found Ice Lake PCH\n");
188 WARN_ON(!IS_ICELAKE(dev_priv));
189 return PCH_ICP;
190 default:
191 return PCH_NONE;
192 }
193}
Chris Wilson0673ad42016-06-24 14:00:22 +0100194
Jani Nikula435ad2c2018-02-05 19:31:37 +0200195static bool intel_is_virt_pch(unsigned short id,
196 unsigned short svendor, unsigned short sdevice)
197{
198 return (id == INTEL_PCH_P2X_DEVICE_ID_TYPE ||
199 id == INTEL_PCH_P3X_DEVICE_ID_TYPE ||
200 (id == INTEL_PCH_QEMU_DEVICE_ID_TYPE &&
201 svendor == PCI_SUBVENDOR_ID_REDHAT_QUMRANET &&
202 sdevice == PCI_SUBDEVICE_ID_QEMU));
203}
204
Jani Nikula40ace642018-02-05 19:31:38 +0200205static unsigned short
206intel_virt_detect_pch(const struct drm_i915_private *dev_priv)
Robert Beckett30c964a2015-08-28 13:10:22 +0100207{
Jani Nikula40ace642018-02-05 19:31:38 +0200208 unsigned short id = 0;
Robert Beckett30c964a2015-08-28 13:10:22 +0100209
210 /*
211 * In a virtualized passthrough environment we can be in a
212 * setup where the ISA bridge is not able to be passed through.
213 * In this case, a south bridge can be emulated and we have to
214 * make an educated guess as to which PCH is really there.
215 */
216
Jani Nikula40ace642018-02-05 19:31:38 +0200217 if (IS_GEN5(dev_priv))
218 id = INTEL_PCH_IBX_DEVICE_ID_TYPE;
219 else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
220 id = INTEL_PCH_CPT_DEVICE_ID_TYPE;
221 else if (IS_HSW_ULT(dev_priv) || IS_BDW_ULT(dev_priv))
222 id = INTEL_PCH_LPT_LP_DEVICE_ID_TYPE;
223 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
224 id = INTEL_PCH_LPT_DEVICE_ID_TYPE;
225 else if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
226 id = INTEL_PCH_SPT_DEVICE_ID_TYPE;
227 else if (IS_COFFEELAKE(dev_priv) || IS_CANNONLAKE(dev_priv))
228 id = INTEL_PCH_CNP_DEVICE_ID_TYPE;
Robert Beckett30c964a2015-08-28 13:10:22 +0100229
Jani Nikula40ace642018-02-05 19:31:38 +0200230 if (id)
231 DRM_DEBUG_KMS("Assuming PCH ID %04x\n", id);
232 else
233 DRM_DEBUG_KMS("Assuming no PCH\n");
234
235 return id;
Robert Beckett30c964a2015-08-28 13:10:22 +0100236}
237
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000238static void intel_detect_pch(struct drm_i915_private *dev_priv)
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800239{
Imre Deakbcdb72a2014-02-14 20:23:54 +0200240 struct pci_dev *pch = NULL;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800241
Ben Widawskyce1bb322013-04-05 13:12:44 -0700242 /* In all current cases, num_pipes is equivalent to the PCH_NOP setting
243 * (which really amounts to a PCH but no South Display).
244 */
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000245 if (INTEL_INFO(dev_priv)->num_pipes == 0) {
Ben Widawskyce1bb322013-04-05 13:12:44 -0700246 dev_priv->pch_type = PCH_NOP;
Ben Widawskyce1bb322013-04-05 13:12:44 -0700247 return;
248 }
249
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800250 /*
251 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
252 * make graphics device passthrough work easy for VMM, that only
253 * need to expose ISA bridge to let driver know the real hardware
254 * underneath. This is a requirement from virtualization team.
Rui Guo6a9c4b32013-06-19 21:10:23 +0800255 *
256 * In some virtualized environments (e.g. XEN), there is irrelevant
257 * ISA bridge in the system. To work reliably, we should scan trhough
258 * all the ISA bridge devices and check for the first match, instead
259 * of only checking the first one.
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800260 */
Imre Deakbcdb72a2014-02-14 20:23:54 +0200261 while ((pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, pch))) {
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200262 unsigned short id;
Jani Nikulada6c10c22018-02-05 19:31:36 +0200263 enum intel_pch pch_type;
Ville Syrjäläc5e855d2017-06-21 20:49:44 +0300264
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200265 if (pch->vendor != PCI_VENDOR_ID_INTEL)
266 continue;
Dhinakaran Pandiyanec7e0bb2017-06-02 13:06:40 -0700267
Jani Nikulad67c0ac2018-02-02 15:04:16 +0200268 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
Imre Deakbcdb72a2014-02-14 20:23:54 +0200269
Jani Nikulada6c10c22018-02-05 19:31:36 +0200270 pch_type = intel_pch_type(dev_priv, id);
271 if (pch_type != PCH_NONE) {
272 dev_priv->pch_type = pch_type;
Jani Nikula40ace642018-02-05 19:31:38 +0200273 dev_priv->pch_id = id;
274 break;
Jani Nikula435ad2c2018-02-05 19:31:37 +0200275 } else if (intel_is_virt_pch(id, pch->subsystem_vendor,
Jani Nikula40ace642018-02-05 19:31:38 +0200276 pch->subsystem_device)) {
277 id = intel_virt_detect_pch(dev_priv);
278 if (id) {
279 pch_type = intel_pch_type(dev_priv, id);
280 if (WARN_ON(pch_type == PCH_NONE))
281 pch_type = PCH_NOP;
282 } else {
283 pch_type = PCH_NOP;
284 }
285 dev_priv->pch_type = pch_type;
286 dev_priv->pch_id = id;
287 break;
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800288 }
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800289 }
Rui Guo6a9c4b32013-06-19 21:10:23 +0800290 if (!pch)
Imre Deakbcdb72a2014-02-14 20:23:54 +0200291 DRM_DEBUG_KMS("No PCH found.\n");
292
293 pci_dev_put(pch);
Zhenyu Wang3bad0782010-04-07 16:15:53 +0800294}
295
Ville Syrjälä6a20fe72018-02-07 18:48:41 +0200296static int i915_getparam_ioctl(struct drm_device *dev, void *data,
297 struct drm_file *file_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100298{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100299 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300300 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100301 drm_i915_getparam_t *param = data;
302 int value;
303
304 switch (param->param) {
305 case I915_PARAM_IRQ_ACTIVE:
306 case I915_PARAM_ALLOW_BATCHBUFFER:
307 case I915_PARAM_LAST_DISPATCH:
Kenneth Graunkeef0f4112017-02-15 01:34:46 -0800308 case I915_PARAM_HAS_EXEC_CONSTANTS:
Chris Wilson0673ad42016-06-24 14:00:22 +0100309 /* Reject all old ums/dri params. */
310 return -ENODEV;
311 case I915_PARAM_CHIPSET_ID:
David Weinehall52a05c32016-08-22 13:32:44 +0300312 value = pdev->device;
Chris Wilson0673ad42016-06-24 14:00:22 +0100313 break;
314 case I915_PARAM_REVISION:
David Weinehall52a05c32016-08-22 13:32:44 +0300315 value = pdev->revision;
Chris Wilson0673ad42016-06-24 14:00:22 +0100316 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100317 case I915_PARAM_NUM_FENCES_AVAIL:
318 value = dev_priv->num_fence_regs;
319 break;
320 case I915_PARAM_HAS_OVERLAY:
321 value = dev_priv->overlay ? 1 : 0;
322 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100323 case I915_PARAM_HAS_BSD:
Akash Goel3b3f1652016-10-13 22:44:48 +0530324 value = !!dev_priv->engine[VCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100325 break;
326 case I915_PARAM_HAS_BLT:
Akash Goel3b3f1652016-10-13 22:44:48 +0530327 value = !!dev_priv->engine[BCS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100328 break;
329 case I915_PARAM_HAS_VEBOX:
Akash Goel3b3f1652016-10-13 22:44:48 +0530330 value = !!dev_priv->engine[VECS];
Chris Wilson0673ad42016-06-24 14:00:22 +0100331 break;
332 case I915_PARAM_HAS_BSD2:
Akash Goel3b3f1652016-10-13 22:44:48 +0530333 value = !!dev_priv->engine[VCS2];
Chris Wilson0673ad42016-06-24 14:00:22 +0100334 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100335 case I915_PARAM_HAS_LLC:
David Weinehall16162472016-09-02 13:46:17 +0300336 value = HAS_LLC(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100337 break;
338 case I915_PARAM_HAS_WT:
David Weinehall16162472016-09-02 13:46:17 +0300339 value = HAS_WT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100340 break;
341 case I915_PARAM_HAS_ALIASING_PPGTT:
David Weinehall16162472016-09-02 13:46:17 +0300342 value = USES_PPGTT(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100343 break;
344 case I915_PARAM_HAS_SEMAPHORES:
Chris Wilson93c6e962017-11-20 20:55:04 +0000345 value = HAS_LEGACY_SEMAPHORES(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100346 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100347 case I915_PARAM_HAS_SECURE_BATCHES:
348 value = capable(CAP_SYS_ADMIN);
349 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100350 case I915_PARAM_CMD_PARSER_VERSION:
351 value = i915_cmd_parser_get_version(dev_priv);
352 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100353 case I915_PARAM_SUBSLICE_TOTAL:
Imre Deak57ec1712016-08-31 19:13:05 +0300354 value = sseu_subslice_total(&INTEL_INFO(dev_priv)->sseu);
Chris Wilson0673ad42016-06-24 14:00:22 +0100355 if (!value)
356 return -ENODEV;
357 break;
358 case I915_PARAM_EU_TOTAL:
Imre Deak43b67992016-08-31 19:13:02 +0300359 value = INTEL_INFO(dev_priv)->sseu.eu_total;
Chris Wilson0673ad42016-06-24 14:00:22 +0100360 if (!value)
361 return -ENODEV;
362 break;
363 case I915_PARAM_HAS_GPU_RESET:
Michal Wajdeczko4f044a82017-09-19 19:38:44 +0000364 value = i915_modparams.enable_hangcheck &&
365 intel_has_gpu_reset(dev_priv);
Michel Thierry142bc7d2017-06-20 10:57:46 +0100366 if (value && intel_has_reset_engine(dev_priv))
367 value = 2;
Chris Wilson0673ad42016-06-24 14:00:22 +0100368 break;
369 case I915_PARAM_HAS_RESOURCE_STREAMER:
David Weinehall16162472016-09-02 13:46:17 +0300370 value = HAS_RESOURCE_STREAMER(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100371 break;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100372 case I915_PARAM_HAS_POOLED_EU:
David Weinehall16162472016-09-02 13:46:17 +0300373 value = HAS_POOLED_EU(dev_priv);
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100374 break;
375 case I915_PARAM_MIN_EU_IN_POOL:
Imre Deak43b67992016-08-31 19:13:02 +0300376 value = INTEL_INFO(dev_priv)->sseu.min_eu_in_pool;
arun.siluvery@linux.intel.com37f501a2016-07-01 11:43:02 +0100377 break;
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800378 case I915_PARAM_HUC_STATUS:
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530379 intel_runtime_pm_get(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800380 value = I915_READ(HUC_STATUS2) & HUC_FW_VERIFIED;
sagar.a.kamble@intel.com3582ad12017-02-03 13:58:33 +0530381 intel_runtime_pm_put(dev_priv);
Anusha Srivatsa5464cd62017-01-18 08:05:58 -0800382 break;
Chris Wilson4cc69072016-08-25 19:05:19 +0100383 case I915_PARAM_MMAP_GTT_VERSION:
384 /* Though we've started our numbering from 1, and so class all
385 * earlier versions as 0, in effect their value is undefined as
386 * the ioctl will report EINVAL for the unknown param!
387 */
388 value = i915_gem_mmap_gtt_version();
389 break;
Chris Wilson0de91362016-11-14 20:41:01 +0000390 case I915_PARAM_HAS_SCHEDULER:
Chris Wilson3fed1802018-02-07 21:05:43 +0000391 value = dev_priv->caps.scheduler;
Chris Wilson0de91362016-11-14 20:41:01 +0000392 break;
Chris Wilsonbeecec92017-10-03 21:34:52 +0100393
David Weinehall16162472016-09-02 13:46:17 +0300394 case I915_PARAM_MMAP_VERSION:
395 /* Remember to bump this if the version changes! */
396 case I915_PARAM_HAS_GEM:
397 case I915_PARAM_HAS_PAGEFLIPPING:
398 case I915_PARAM_HAS_EXECBUF2: /* depends on GEM */
399 case I915_PARAM_HAS_RELAXED_FENCING:
400 case I915_PARAM_HAS_COHERENT_RINGS:
401 case I915_PARAM_HAS_RELAXED_DELTA:
402 case I915_PARAM_HAS_GEN7_SOL_RESET:
403 case I915_PARAM_HAS_WAIT_TIMEOUT:
404 case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
405 case I915_PARAM_HAS_PINNED_BATCHES:
406 case I915_PARAM_HAS_EXEC_NO_RELOC:
407 case I915_PARAM_HAS_EXEC_HANDLE_LUT:
408 case I915_PARAM_HAS_COHERENT_PHYS_GTT:
409 case I915_PARAM_HAS_EXEC_SOFTPIN:
Chris Wilson77ae9952017-01-27 09:40:07 +0000410 case I915_PARAM_HAS_EXEC_ASYNC:
Chris Wilsonfec04452017-01-27 09:40:08 +0000411 case I915_PARAM_HAS_EXEC_FENCE:
Chris Wilsonb0fd47a2017-04-15 10:39:02 +0100412 case I915_PARAM_HAS_EXEC_CAPTURE:
Chris Wilson1a71cf22017-06-16 15:05:23 +0100413 case I915_PARAM_HAS_EXEC_BATCH_FIRST:
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +0100414 case I915_PARAM_HAS_EXEC_FENCE_ARRAY:
David Weinehall16162472016-09-02 13:46:17 +0300415 /* For the time being all of these are always true;
416 * if some supported hardware does not have one of these
417 * features this value needs to be provided from
418 * INTEL_INFO(), a feature macro, or similar.
419 */
420 value = 1;
421 break;
Chris Wilsond2b4b972017-11-10 14:26:33 +0000422 case I915_PARAM_HAS_CONTEXT_ISOLATION:
423 value = intel_engines_has_context_isolation(dev_priv);
424 break;
Robert Bragg7fed5552017-06-13 12:22:59 +0100425 case I915_PARAM_SLICE_MASK:
426 value = INTEL_INFO(dev_priv)->sseu.slice_mask;
427 if (!value)
428 return -ENODEV;
429 break;
Robert Braggf5320232017-06-13 12:23:00 +0100430 case I915_PARAM_SUBSLICE_MASK:
431 value = INTEL_INFO(dev_priv)->sseu.subslice_mask;
432 if (!value)
433 return -ENODEV;
434 break;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000435 case I915_PARAM_CS_TIMESTAMP_FREQUENCY:
Lionel Landwerlinf577a032017-11-13 23:34:53 +0000436 value = 1000 * INTEL_INFO(dev_priv)->cs_timestamp_frequency_khz;
Lionel Landwerlindab91782017-11-10 19:08:44 +0000437 break;
Chris Wilson0673ad42016-06-24 14:00:22 +0100438 default:
439 DRM_DEBUG("Unknown parameter %d\n", param->param);
440 return -EINVAL;
441 }
442
Chris Wilsondda33002016-06-24 14:00:23 +0100443 if (put_user(value, param->value))
Chris Wilson0673ad42016-06-24 14:00:22 +0100444 return -EFAULT;
Chris Wilson0673ad42016-06-24 14:00:22 +0100445
446 return 0;
447}
448
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000449static int i915_get_bridge_dev(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100450{
Chris Wilson0673ad42016-06-24 14:00:22 +0100451 dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
452 if (!dev_priv->bridge_dev) {
453 DRM_ERROR("bridge device not found\n");
454 return -1;
455 }
456 return 0;
457}
458
459/* Allocate space for the MCH regs if needed, return nonzero on error */
460static int
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000461intel_alloc_mchbar_resource(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100462{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000463 int reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100464 u32 temp_lo, temp_hi = 0;
465 u64 mchbar_addr;
466 int ret;
467
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000468 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100469 pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
470 pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
471 mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
472
473 /* If ACPI doesn't have it, assume we need to allocate it ourselves */
474#ifdef CONFIG_PNP
475 if (mchbar_addr &&
476 pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
477 return 0;
478#endif
479
480 /* Get some space for it */
481 dev_priv->mch_res.name = "i915 MCHBAR";
482 dev_priv->mch_res.flags = IORESOURCE_MEM;
483 ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
484 &dev_priv->mch_res,
485 MCHBAR_SIZE, MCHBAR_SIZE,
486 PCIBIOS_MIN_MEM,
487 0, pcibios_align_resource,
488 dev_priv->bridge_dev);
489 if (ret) {
490 DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
491 dev_priv->mch_res.start = 0;
492 return ret;
493 }
494
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000495 if (INTEL_GEN(dev_priv) >= 4)
Chris Wilson0673ad42016-06-24 14:00:22 +0100496 pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
497 upper_32_bits(dev_priv->mch_res.start));
498
499 pci_write_config_dword(dev_priv->bridge_dev, reg,
500 lower_32_bits(dev_priv->mch_res.start));
501 return 0;
502}
503
504/* Setup MCHBAR if possible, return true if we should disable it again */
505static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000506intel_setup_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100507{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000508 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100509 u32 temp;
510 bool enabled;
511
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +0100512 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100513 return;
514
515 dev_priv->mchbar_need_disable = false;
516
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100517 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100518 pci_read_config_dword(dev_priv->bridge_dev, DEVEN, &temp);
519 enabled = !!(temp & DEVEN_MCHBAR_EN);
520 } else {
521 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
522 enabled = temp & 1;
523 }
524
525 /* If it's already enabled, don't have to do anything */
526 if (enabled)
527 return;
528
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000529 if (intel_alloc_mchbar_resource(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +0100530 return;
531
532 dev_priv->mchbar_need_disable = true;
533
534 /* Space is allocated or reserved, so enable it. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100535 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100536 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
537 temp | DEVEN_MCHBAR_EN);
538 } else {
539 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
540 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
541 }
542}
543
544static void
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000545intel_teardown_mchbar(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100546{
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000547 int mchbar_reg = INTEL_GEN(dev_priv) >= 4 ? MCHBAR_I965 : MCHBAR_I915;
Chris Wilson0673ad42016-06-24 14:00:22 +0100548
549 if (dev_priv->mchbar_need_disable) {
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +0100550 if (IS_I915G(dev_priv) || IS_I915GM(dev_priv)) {
Chris Wilson0673ad42016-06-24 14:00:22 +0100551 u32 deven_val;
552
553 pci_read_config_dword(dev_priv->bridge_dev, DEVEN,
554 &deven_val);
555 deven_val &= ~DEVEN_MCHBAR_EN;
556 pci_write_config_dword(dev_priv->bridge_dev, DEVEN,
557 deven_val);
558 } else {
559 u32 mchbar_val;
560
561 pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg,
562 &mchbar_val);
563 mchbar_val &= ~1;
564 pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg,
565 mchbar_val);
566 }
567 }
568
569 if (dev_priv->mch_res.start)
570 release_resource(&dev_priv->mch_res);
571}
572
573/* true = enable decode, false = disable decoder */
574static unsigned int i915_vga_set_decode(void *cookie, bool state)
575{
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000576 struct drm_i915_private *dev_priv = cookie;
Chris Wilson0673ad42016-06-24 14:00:22 +0100577
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000578 intel_modeset_vga_set_state(dev_priv, state);
Chris Wilson0673ad42016-06-24 14:00:22 +0100579 if (state)
580 return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
581 VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
582 else
583 return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
584}
585
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +0000586static int i915_resume_switcheroo(struct drm_device *dev);
587static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state);
588
Chris Wilson0673ad42016-06-24 14:00:22 +0100589static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
590{
591 struct drm_device *dev = pci_get_drvdata(pdev);
592 pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
593
594 if (state == VGA_SWITCHEROO_ON) {
595 pr_info("switched on\n");
596 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
597 /* i915 resume handler doesn't set to D0 */
David Weinehall52a05c32016-08-22 13:32:44 +0300598 pci_set_power_state(pdev, PCI_D0);
Chris Wilson0673ad42016-06-24 14:00:22 +0100599 i915_resume_switcheroo(dev);
600 dev->switch_power_state = DRM_SWITCH_POWER_ON;
601 } else {
602 pr_info("switched off\n");
603 dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
604 i915_suspend_switcheroo(dev, pmm);
605 dev->switch_power_state = DRM_SWITCH_POWER_OFF;
606 }
607}
608
609static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
610{
611 struct drm_device *dev = pci_get_drvdata(pdev);
612
613 /*
614 * FIXME: open_count is protected by drm_global_mutex but that would lead to
615 * locking inversion with the driver load path. And the access here is
616 * completely racy anyway. So don't bother with locking for now.
617 */
618 return dev->open_count == 0;
619}
620
621static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
622 .set_gpu_state = i915_switcheroo_set_state,
623 .reprobe = NULL,
624 .can_switch = i915_switcheroo_can_switch,
625};
626
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100627static void i915_gem_fini(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100628{
Chris Wilson3b19f162017-07-18 14:41:24 +0100629 /* Flush any outstanding unpin_work. */
630 i915_gem_drain_workqueue(dev_priv);
Chris Wilson5f09a9c2017-06-20 12:05:46 +0100631
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100632 mutex_lock(&dev_priv->drm.struct_mutex);
Oscar Mateob8991402017-03-28 09:53:47 -0700633 intel_uc_fini_hw(dev_priv);
Michał Winiarski61b5c152017-12-13 23:13:48 +0100634 intel_uc_fini(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000635 i915_gem_cleanup_engines(dev_priv);
Chris Wilson829a0af2017-06-20 12:05:45 +0100636 i915_gem_contexts_fini(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100637 mutex_unlock(&dev_priv->drm.struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +0100638
Sagar Arun Kamble70deead2018-01-24 21:16:58 +0530639 intel_uc_fini_misc(dev_priv);
Chris Wilson7c781422017-10-11 15:18:57 +0100640 i915_gem_cleanup_userptr(dev_priv);
641
Chris Wilsonbdeb9782016-12-23 14:57:56 +0000642 i915_gem_drain_freed_objects(dev_priv);
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100643
Chris Wilson829a0af2017-06-20 12:05:45 +0100644 WARN_ON(!list_empty(&dev_priv->contexts.list));
Chris Wilson0673ad42016-06-24 14:00:22 +0100645}
646
647static int i915_load_modeset_init(struct drm_device *dev)
648{
Chris Wilsonfac5e232016-07-04 11:34:36 +0100649 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +0300650 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100651 int ret;
652
653 if (i915_inject_load_failure())
654 return -ENODEV;
655
Jani Nikula66578852017-03-10 15:27:57 +0200656 intel_bios_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100657
658 /* If we have > 1 VGA cards, then we need to arbitrate access
659 * to the common VGA resources.
660 *
661 * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
662 * then we do not take part in VGA arbitration and the
663 * vga_client_register() fails with -ENODEV.
664 */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000665 ret = vga_client_register(pdev, dev_priv, NULL, i915_vga_set_decode);
Chris Wilson0673ad42016-06-24 14:00:22 +0100666 if (ret && ret != -ENODEV)
667 goto out;
668
669 intel_register_dsm_handler();
670
David Weinehall52a05c32016-08-22 13:32:44 +0300671 ret = vga_switcheroo_register_client(pdev, &i915_switcheroo_ops, false);
Chris Wilson0673ad42016-06-24 14:00:22 +0100672 if (ret)
673 goto cleanup_vga_client;
674
675 /* must happen before intel_power_domains_init_hw() on VLV/CHV */
676 intel_update_rawclk(dev_priv);
677
678 intel_power_domains_init_hw(dev_priv, false);
679
680 intel_csr_ucode_init(dev_priv);
681
682 ret = intel_irq_install(dev_priv);
683 if (ret)
684 goto cleanup_csr;
685
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000686 intel_setup_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100687
688 /* Important: The output setup functions called by modeset_init need
689 * working irqs for e.g. gmbus and dp aux transfers. */
Ville Syrjäläb079bd172016-10-25 18:58:02 +0300690 ret = intel_modeset_init(dev);
691 if (ret)
692 goto cleanup_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100693
Arkadiusz Hiler29ad6a32017-03-14 15:28:09 +0100694 intel_uc_init_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100695
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000696 ret = i915_gem_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100697 if (ret)
Oscar Mateo3950bf32017-03-22 10:39:46 -0700698 goto cleanup_uc;
Chris Wilson0673ad42016-06-24 14:00:22 +0100699
Chris Wilsond378a3e2017-11-10 14:26:31 +0000700 intel_setup_overlay(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100701
Tvrtko Ursulinb7f05d42016-11-09 11:30:45 +0000702 if (INTEL_INFO(dev_priv)->num_pipes == 0)
Chris Wilson0673ad42016-06-24 14:00:22 +0100703 return 0;
704
705 ret = intel_fbdev_init(dev);
706 if (ret)
707 goto cleanup_gem;
708
709 /* Only enable hotplug handling once the fbdev is fully set up. */
710 intel_hpd_init(dev_priv);
711
Chris Wilson0673ad42016-06-24 14:00:22 +0100712 return 0;
713
714cleanup_gem:
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +0000715 if (i915_gem_suspend(dev_priv))
Imre Deak1c777c52016-10-12 17:46:37 +0300716 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilsonfbbd37b2016-10-28 13:58:42 +0100717 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -0700718cleanup_uc:
719 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100720cleanup_irq:
Chris Wilson0673ad42016-06-24 14:00:22 +0100721 drm_irq_uninstall(dev);
Tvrtko Ursulin40196442016-12-01 14:16:42 +0000722 intel_teardown_gmbus(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100723cleanup_csr:
724 intel_csr_ucode_fini(dev_priv);
725 intel_power_domains_fini(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +0300726 vga_switcheroo_unregister_client(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +0100727cleanup_vga_client:
David Weinehall52a05c32016-08-22 13:32:44 +0300728 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +0100729out:
730 return ret;
731}
732
Chris Wilson0673ad42016-06-24 14:00:22 +0100733static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
734{
735 struct apertures_struct *ap;
Chris Wilson91c8a322016-07-05 10:40:23 +0100736 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100737 struct i915_ggtt *ggtt = &dev_priv->ggtt;
738 bool primary;
739 int ret;
740
741 ap = alloc_apertures(1);
742 if (!ap)
743 return -ENOMEM;
744
Matthew Auld73ebd502017-12-11 15:18:20 +0000745 ap->ranges[0].base = ggtt->gmadr.start;
Chris Wilson0673ad42016-06-24 14:00:22 +0100746 ap->ranges[0].size = ggtt->mappable_end;
747
748 primary =
749 pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
750
Daniel Vetter44adece2016-08-10 18:52:34 +0200751 ret = drm_fb_helper_remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
Chris Wilson0673ad42016-06-24 14:00:22 +0100752
753 kfree(ap);
754
755 return ret;
756}
Chris Wilson0673ad42016-06-24 14:00:22 +0100757
758#if !defined(CONFIG_VGA_CONSOLE)
759static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
760{
761 return 0;
762}
763#elif !defined(CONFIG_DUMMY_CONSOLE)
764static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
765{
766 return -ENODEV;
767}
768#else
769static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
770{
771 int ret = 0;
772
773 DRM_INFO("Replacing VGA console driver\n");
774
775 console_lock();
776 if (con_is_bound(&vga_con))
777 ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
778 if (ret == 0) {
779 ret = do_unregister_con_driver(&vga_con);
780
781 /* Ignore "already unregistered". */
782 if (ret == -ENODEV)
783 ret = 0;
784 }
785 console_unlock();
786
787 return ret;
788}
789#endif
790
Chris Wilson0673ad42016-06-24 14:00:22 +0100791static void intel_init_dpio(struct drm_i915_private *dev_priv)
792{
793 /*
794 * IOSF_PORT_DPIO is used for VLV x2 PHY (DP/HDMI B and C),
795 * CHV x1 PHY (DP/HDMI D)
796 * IOSF_PORT_DPIO_2 is used for CHV x2 PHY (DP/HDMI B and C)
797 */
798 if (IS_CHERRYVIEW(dev_priv)) {
799 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO_2;
800 DPIO_PHY_IOSF_PORT(DPIO_PHY1) = IOSF_PORT_DPIO;
801 } else if (IS_VALLEYVIEW(dev_priv)) {
802 DPIO_PHY_IOSF_PORT(DPIO_PHY0) = IOSF_PORT_DPIO;
803 }
804}
805
806static int i915_workqueues_init(struct drm_i915_private *dev_priv)
807{
808 /*
809 * The i915 workqueue is primarily used for batched retirement of
810 * requests (and thus managing bo) once the task has been completed
811 * by the GPU. i915_gem_retire_requests() is called directly when we
812 * need high-priority retirement, such as waiting for an explicit
813 * bo.
814 *
815 * It is also used for periodic low-priority events, such as
816 * idle-timers and recording error state.
817 *
818 * All tasks on the workqueue are expected to acquire the dev mutex
819 * so there is no point in running more than one instance of the
820 * workqueue at any time. Use an ordered one.
821 */
822 dev_priv->wq = alloc_ordered_workqueue("i915", 0);
823 if (dev_priv->wq == NULL)
824 goto out_err;
825
826 dev_priv->hotplug.dp_wq = alloc_ordered_workqueue("i915-dp", 0);
827 if (dev_priv->hotplug.dp_wq == NULL)
828 goto out_free_wq;
829
Chris Wilson0673ad42016-06-24 14:00:22 +0100830 return 0;
831
Chris Wilson0673ad42016-06-24 14:00:22 +0100832out_free_wq:
833 destroy_workqueue(dev_priv->wq);
834out_err:
835 DRM_ERROR("Failed to allocate workqueues.\n");
836
837 return -ENOMEM;
838}
839
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000840static void i915_engines_cleanup(struct drm_i915_private *i915)
841{
842 struct intel_engine_cs *engine;
843 enum intel_engine_id id;
844
845 for_each_engine(engine, i915, id)
846 kfree(engine);
847}
848
Chris Wilson0673ad42016-06-24 14:00:22 +0100849static void i915_workqueues_cleanup(struct drm_i915_private *dev_priv)
850{
Chris Wilson0673ad42016-06-24 14:00:22 +0100851 destroy_workqueue(dev_priv->hotplug.dp_wq);
852 destroy_workqueue(dev_priv->wq);
853}
854
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300855/*
856 * We don't keep the workarounds for pre-production hardware, so we expect our
857 * driver to fail on these machines in one way or another. A little warning on
858 * dmesg may help both the user and the bug triagers.
Chris Wilson6a7a6a92017-11-17 10:26:35 +0000859 *
860 * Our policy for removing pre-production workarounds is to keep the
861 * current gen workarounds as a guide to the bring-up of the next gen
862 * (workarounds have a habit of persisting!). Anything older than that
863 * should be removed along with the complications they introduce.
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300864 */
865static void intel_detect_preproduction_hw(struct drm_i915_private *dev_priv)
866{
Chris Wilson248a1242017-01-30 10:44:56 +0000867 bool pre = false;
868
869 pre |= IS_HSW_EARLY_SDV(dev_priv);
870 pre |= IS_SKL_REVID(dev_priv, 0, SKL_REVID_F0);
Chris Wilson0102ba12017-01-30 10:44:58 +0000871 pre |= IS_BXT_REVID(dev_priv, 0, BXT_REVID_B_LAST);
Chris Wilson248a1242017-01-30 10:44:56 +0000872
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000873 if (pre) {
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300874 DRM_ERROR("This is a pre-production stepping. "
875 "It may not be fully functional.\n");
Chris Wilson7c5ff4a2017-01-30 10:44:57 +0000876 add_taint(TAINT_MACHINE_CHECK, LOCKDEP_STILL_OK);
877 }
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300878}
879
Chris Wilson0673ad42016-06-24 14:00:22 +0100880/**
881 * i915_driver_init_early - setup state not requiring device access
882 * @dev_priv: device private
Chris Wilson34e07e42018-02-08 10:54:48 +0000883 * @ent: the matching pci_device_id
Chris Wilson0673ad42016-06-24 14:00:22 +0100884 *
885 * Initialize everything that is a "SW-only" state, that is state not
886 * requiring accessing the device or exposing the driver via kernel internal
887 * or userspace interfaces. Example steps belonging here: lock initialization,
888 * system memory allocation, setting up device specific attributes and
889 * function hooks not requiring accessing the device.
890 */
891static int i915_driver_init_early(struct drm_i915_private *dev_priv,
892 const struct pci_device_id *ent)
893{
894 const struct intel_device_info *match_info =
895 (struct intel_device_info *)ent->driver_data;
896 struct intel_device_info *device_info;
897 int ret = 0;
898
899 if (i915_inject_load_failure())
900 return -ENODEV;
901
902 /* Setup the write-once "constant" device info */
Chris Wilson94b4f3b2016-07-05 10:40:20 +0100903 device_info = mkwrite_device_info(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100904 memcpy(device_info, match_info, sizeof(*device_info));
905 device_info->device_id = dev_priv->drm.pdev->device;
906
Tvrtko Ursulinae7617f2017-09-27 17:41:38 +0100907 BUILD_BUG_ON(INTEL_MAX_PLATFORMS >
908 sizeof(device_info->platform_mask) * BITS_PER_BYTE);
909 device_info->platform_mask = BIT(device_info->platform);
910
Chris Wilson0673ad42016-06-24 14:00:22 +0100911 BUG_ON(device_info->gen > sizeof(device_info->gen_mask) * BITS_PER_BYTE);
912 device_info->gen_mask = BIT(device_info->gen - 1);
913
914 spin_lock_init(&dev_priv->irq_lock);
915 spin_lock_init(&dev_priv->gpu_error.lock);
916 mutex_init(&dev_priv->backlight_lock);
917 spin_lock_init(&dev_priv->uncore.lock);
Lyude317eaa92017-02-03 21:18:25 -0500918
Chris Wilson0673ad42016-06-24 14:00:22 +0100919 mutex_init(&dev_priv->sb_lock);
920 mutex_init(&dev_priv->modeset_restore_lock);
921 mutex_init(&dev_priv->av_mutex);
922 mutex_init(&dev_priv->wm.wm_mutex);
923 mutex_init(&dev_priv->pps_mutex);
924
Arkadiusz Hiler413e8fd2016-11-25 18:59:36 +0100925 intel_uc_init_early(dev_priv);
Chris Wilson0b1de5d2016-08-12 12:39:59 +0100926 i915_memcpy_init_early(dev_priv);
927
Chris Wilson0673ad42016-06-24 14:00:22 +0100928 ret = i915_workqueues_init(dev_priv);
929 if (ret < 0)
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000930 goto err_engines;
Chris Wilson0673ad42016-06-24 14:00:22 +0100931
Chris Wilson0673ad42016-06-24 14:00:22 +0100932 /* This must be called before any calls to HAS_PCH_* */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000933 intel_detect_pch(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100934
Tvrtko Ursulin192aa182016-12-01 14:16:45 +0000935 intel_pm_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100936 intel_init_dpio(dev_priv);
937 intel_power_domains_init(dev_priv);
938 intel_irq_init(dev_priv);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +0200939 intel_hangcheck_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100940 intel_init_display_hooks(dev_priv);
941 intel_init_clock_gating_hooks(dev_priv);
942 intel_init_audio_hooks(dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000943 ret = i915_gem_load_init(dev_priv);
Chris Wilson73cb9702016-10-28 13:58:46 +0100944 if (ret < 0)
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300945 goto err_irq;
Chris Wilson0673ad42016-06-24 14:00:22 +0100946
David Weinehall36cdd012016-08-22 13:59:31 +0300947 intel_display_crc_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100948
Paulo Zanoni4fc7e842016-09-26 15:07:52 +0300949 intel_detect_preproduction_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100950
951 return 0;
952
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300953err_irq:
954 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100955 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000956err_engines:
957 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100958 return ret;
959}
960
961/**
962 * i915_driver_cleanup_early - cleanup the setup done in i915_driver_init_early()
963 * @dev_priv: device private
964 */
965static void i915_driver_cleanup_early(struct drm_i915_private *dev_priv)
966{
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +0000967 i915_gem_load_cleanup(dev_priv);
Joonas Lahtinencefcff82017-04-28 10:58:39 +0300968 intel_irq_fini(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100969 i915_workqueues_cleanup(dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +0000970 i915_engines_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +0100971}
972
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +0000973static int i915_mmio_setup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +0100974{
David Weinehall52a05c32016-08-22 13:32:44 +0300975 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +0100976 int mmio_bar;
977 int mmio_size;
978
Tvrtko Ursulin5db94012016-10-13 11:03:10 +0100979 mmio_bar = IS_GEN2(dev_priv) ? 1 : 0;
Chris Wilson0673ad42016-06-24 14:00:22 +0100980 /*
981 * Before gen4, the registers and the GTT are behind different BARs.
982 * However, from gen4 onwards, the registers and the GTT are shared
983 * in the same BAR, so we want to restrict this ioremap from
984 * clobbering the GTT which we want ioremap_wc instead. Fortunately,
985 * the register BAR remains the same size for all the earlier
986 * generations up to Ironlake.
987 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +0000988 if (INTEL_GEN(dev_priv) < 5)
Chris Wilson0673ad42016-06-24 14:00:22 +0100989 mmio_size = 512 * 1024;
990 else
991 mmio_size = 2 * 1024 * 1024;
David Weinehall52a05c32016-08-22 13:32:44 +0300992 dev_priv->regs = pci_iomap(pdev, mmio_bar, mmio_size);
Chris Wilson0673ad42016-06-24 14:00:22 +0100993 if (dev_priv->regs == NULL) {
994 DRM_ERROR("failed to map registers\n");
995
996 return -EIO;
997 }
998
999 /* Try to make sure MCHBAR is enabled before poking at it */
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001000 intel_setup_mchbar(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001001
1002 return 0;
1003}
1004
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001005static void i915_mmio_cleanup(struct drm_i915_private *dev_priv)
Chris Wilson0673ad42016-06-24 14:00:22 +01001006{
David Weinehall52a05c32016-08-22 13:32:44 +03001007 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001008
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001009 intel_teardown_mchbar(dev_priv);
David Weinehall52a05c32016-08-22 13:32:44 +03001010 pci_iounmap(pdev, dev_priv->regs);
Chris Wilson0673ad42016-06-24 14:00:22 +01001011}
1012
1013/**
1014 * i915_driver_init_mmio - setup device MMIO
1015 * @dev_priv: device private
1016 *
1017 * Setup minimal device state necessary for MMIO accesses later in the
1018 * initialization sequence. The setup here should avoid any other device-wide
1019 * side effects or exposing the driver via kernel internal or user space
1020 * interfaces.
1021 */
1022static int i915_driver_init_mmio(struct drm_i915_private *dev_priv)
1023{
Chris Wilson0673ad42016-06-24 14:00:22 +01001024 int ret;
1025
1026 if (i915_inject_load_failure())
1027 return -ENODEV;
1028
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001029 if (i915_get_bridge_dev(dev_priv))
Chris Wilson0673ad42016-06-24 14:00:22 +01001030 return -EIO;
1031
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001032 ret = i915_mmio_setup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001033 if (ret < 0)
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001034 goto err_bridge;
Chris Wilson0673ad42016-06-24 14:00:22 +01001035
1036 intel_uncore_init(dev_priv);
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001037
Sagar Arun Kamble1fc556f2017-10-04 15:33:24 +00001038 intel_uc_init_mmio(dev_priv);
1039
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001040 ret = intel_engines_init_mmio(dev_priv);
1041 if (ret)
1042 goto err_uncore;
1043
Chris Wilson24145512017-01-24 11:01:35 +00001044 i915_gem_init_mmio(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001045
1046 return 0;
1047
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03001048err_uncore:
1049 intel_uncore_fini(dev_priv);
1050err_bridge:
Chris Wilson0673ad42016-06-24 14:00:22 +01001051 pci_dev_put(dev_priv->bridge_dev);
1052
1053 return ret;
1054}
1055
1056/**
1057 * i915_driver_cleanup_mmio - cleanup the setup done in i915_driver_init_mmio()
1058 * @dev_priv: device private
1059 */
1060static void i915_driver_cleanup_mmio(struct drm_i915_private *dev_priv)
1061{
Chris Wilson0673ad42016-06-24 14:00:22 +01001062 intel_uncore_fini(dev_priv);
Tvrtko Ursulinda5f53b2016-12-01 14:16:40 +00001063 i915_mmio_cleanup(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001064 pci_dev_put(dev_priv->bridge_dev);
1065}
1066
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001067static void intel_sanitize_options(struct drm_i915_private *dev_priv)
1068{
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001069 /*
1070 * i915.enable_ppgtt is read-only, so do an early pass to validate the
1071 * user's requested state against the hardware/driver capabilities. We
1072 * do this now so that we can print out any log messages once rather
1073 * than every time we check intel_enable_ppgtt().
1074 */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001075 i915_modparams.enable_ppgtt =
1076 intel_sanitize_enable_ppgtt(dev_priv,
1077 i915_modparams.enable_ppgtt);
1078 DRM_DEBUG_DRIVER("ppgtt mode: %i\n", i915_modparams.enable_ppgtt);
Chris Wilson39df9192016-07-20 13:31:57 +01001079
Arkadiusz Hilerd2be9f22017-03-14 15:28:10 +01001080 intel_uc_sanitize_options(dev_priv);
Chuanxiao Dong67b7f332017-05-27 17:44:17 +08001081
1082 intel_gvt_sanitize_options(dev_priv);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001083}
1084
Chris Wilson0673ad42016-06-24 14:00:22 +01001085/**
1086 * i915_driver_init_hw - setup state requiring device access
1087 * @dev_priv: device private
1088 *
1089 * Setup state that requires accessing the device, but doesn't require
1090 * exposing the driver via kernel internal or userspace interfaces.
1091 */
1092static int i915_driver_init_hw(struct drm_i915_private *dev_priv)
1093{
David Weinehall52a05c32016-08-22 13:32:44 +03001094 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001095 int ret;
1096
1097 if (i915_inject_load_failure())
1098 return -ENODEV;
1099
Michal Wajdeczko6a7e51f2017-12-21 21:57:33 +00001100 intel_device_info_runtime_init(mkwrite_device_info(dev_priv));
Chris Wilson94b4f3b2016-07-05 10:40:20 +01001101
1102 intel_sanitize_options(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001103
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001104 i915_perf_init(dev_priv);
1105
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001106 ret = i915_ggtt_probe_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001107 if (ret)
1108 return ret;
1109
Chris Wilson0673ad42016-06-24 14:00:22 +01001110 /* WARNING: Apparently we must kick fbdev drivers before vgacon,
1111 * otherwise the vga fbdev driver falls over. */
1112 ret = i915_kick_out_firmware_fb(dev_priv);
1113 if (ret) {
1114 DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
1115 goto out_ggtt;
1116 }
1117
1118 ret = i915_kick_out_vgacon(dev_priv);
1119 if (ret) {
1120 DRM_ERROR("failed to remove conflicting VGA console\n");
1121 goto out_ggtt;
1122 }
1123
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001124 ret = i915_ggtt_init_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001125 if (ret)
1126 return ret;
1127
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001128 ret = i915_ggtt_enable_hw(dev_priv);
Chris Wilson0088e522016-08-04 07:52:21 +01001129 if (ret) {
1130 DRM_ERROR("failed to enable GGTT\n");
1131 goto out_ggtt;
1132 }
1133
David Weinehall52a05c32016-08-22 13:32:44 +03001134 pci_set_master(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001135
1136 /* overlay on gen2 is broken and can't address above 1G */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01001137 if (IS_GEN2(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001138 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(30));
Chris Wilson0673ad42016-06-24 14:00:22 +01001139 if (ret) {
1140 DRM_ERROR("failed to set DMA mask\n");
1141
1142 goto out_ggtt;
1143 }
1144 }
1145
Chris Wilson0673ad42016-06-24 14:00:22 +01001146 /* 965GM sometimes incorrectly writes to hardware status page (HWS)
1147 * using 32bit addressing, overwriting memory if HWS is located
1148 * above 4GB.
1149 *
1150 * The documentation also mentions an issue with undefined
1151 * behaviour if any general state is accessed within a page above 4GB,
1152 * which also needs to be handled carefully.
1153 */
Jani Nikulac0f86832016-12-07 12:13:04 +02001154 if (IS_I965G(dev_priv) || IS_I965GM(dev_priv)) {
David Weinehall52a05c32016-08-22 13:32:44 +03001155 ret = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
Chris Wilson0673ad42016-06-24 14:00:22 +01001156
1157 if (ret) {
1158 DRM_ERROR("failed to set DMA mask\n");
1159
1160 goto out_ggtt;
1161 }
1162 }
1163
Chris Wilson0673ad42016-06-24 14:00:22 +01001164 pm_qos_add_request(&dev_priv->pm_qos, PM_QOS_CPU_DMA_LATENCY,
1165 PM_QOS_DEFAULT_VALUE);
1166
1167 intel_uncore_sanitize(dev_priv);
1168
1169 intel_opregion_setup(dev_priv);
1170
1171 i915_gem_load_init_fences(dev_priv);
1172
1173 /* On the 945G/GM, the chipset reports the MSI capability on the
1174 * integrated graphics even though the support isn't actually there
1175 * according to the published specs. It doesn't appear to function
1176 * correctly in testing on 945G.
1177 * This may be a side effect of MSI having been made available for PEG
1178 * and the registers being closely associated.
1179 *
1180 * According to chipset errata, on the 965GM, MSI interrupts may
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001181 * be lost or delayed, and was defeatured. MSI interrupts seem to
1182 * get lost on g4x as well, and interrupt delivery seems to stay
1183 * properly dead afterwards. So we'll just disable them for all
1184 * pre-gen5 chipsets.
Chris Wilson0673ad42016-06-24 14:00:22 +01001185 */
Ville Syrjäläe38c2da2017-06-26 23:30:51 +03001186 if (INTEL_GEN(dev_priv) >= 5) {
David Weinehall52a05c32016-08-22 13:32:44 +03001187 if (pci_enable_msi(pdev) < 0)
Chris Wilson0673ad42016-06-24 14:00:22 +01001188 DRM_DEBUG_DRIVER("can't enable MSI");
1189 }
1190
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001191 ret = intel_gvt_init(dev_priv);
1192 if (ret)
1193 goto out_ggtt;
1194
Chris Wilson0673ad42016-06-24 14:00:22 +01001195 return 0;
1196
1197out_ggtt:
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001198 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001199
1200 return ret;
1201}
1202
1203/**
1204 * i915_driver_cleanup_hw - cleanup the setup done in i915_driver_init_hw()
1205 * @dev_priv: device private
1206 */
1207static void i915_driver_cleanup_hw(struct drm_i915_private *dev_priv)
1208{
David Weinehall52a05c32016-08-22 13:32:44 +03001209 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001210
Lionel Landwerlin9f9b2792017-10-27 15:59:31 +01001211 i915_perf_fini(dev_priv);
1212
David Weinehall52a05c32016-08-22 13:32:44 +03001213 if (pdev->msi_enabled)
1214 pci_disable_msi(pdev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001215
1216 pm_qos_remove_request(&dev_priv->pm_qos);
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001217 i915_ggtt_cleanup_hw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001218}
1219
1220/**
1221 * i915_driver_register - register the driver with the rest of the system
1222 * @dev_priv: device private
1223 *
1224 * Perform any steps necessary to make the driver available via kernel
1225 * internal or userspace interfaces.
1226 */
1227static void i915_driver_register(struct drm_i915_private *dev_priv)
1228{
Chris Wilson91c8a322016-07-05 10:40:23 +01001229 struct drm_device *dev = &dev_priv->drm;
Chris Wilson0673ad42016-06-24 14:00:22 +01001230
Chris Wilson848b3652017-11-23 11:53:37 +00001231 i915_gem_shrinker_register(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001232 i915_pmu_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001233
1234 /*
1235 * Notify a valid surface after modesetting,
1236 * when running inside a VM.
1237 */
1238 if (intel_vgpu_active(dev_priv))
1239 I915_WRITE(vgtif_reg(display_ready), VGT_DRV_DISPLAY_READY);
1240
1241 /* Reveal our presence to userspace */
1242 if (drm_dev_register(dev, 0) == 0) {
1243 i915_debugfs_register(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001244 i915_guc_log_register(dev_priv);
David Weinehall694c2822016-08-22 13:32:43 +03001245 i915_setup_sysfs(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001246
1247 /* Depends on sysfs having been initialized */
1248 i915_perf_register(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001249 } else
1250 DRM_ERROR("Failed to register driver for userspace access!\n");
1251
1252 if (INTEL_INFO(dev_priv)->num_pipes) {
1253 /* Must be done after probing outputs */
1254 intel_opregion_register(dev_priv);
1255 acpi_video_register();
1256 }
1257
1258 if (IS_GEN5(dev_priv))
1259 intel_gpu_ips_init(dev_priv);
1260
Jerome Anandeef57322017-01-25 04:27:49 +05301261 intel_audio_init(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001262
1263 /*
1264 * Some ports require correctly set-up hpd registers for detection to
1265 * work properly (leading to ghost connected connector status), e.g. VGA
1266 * on gm45. Hence we can only set up the initial fbdev config after hpd
1267 * irqs are fully enabled. We do it last so that the async config
1268 * cannot run before the connectors are registered.
1269 */
1270 intel_fbdev_initial_config_async(dev);
Chris Wilson448aa912017-11-28 11:01:47 +00001271
1272 /*
1273 * We need to coordinate the hotplugs with the asynchronous fbdev
1274 * configuration, for which we use the fbdev->async_cookie.
1275 */
1276 if (INTEL_INFO(dev_priv)->num_pipes)
1277 drm_kms_helper_poll_init(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001278}
1279
1280/**
1281 * i915_driver_unregister - cleanup the registration done in i915_driver_regiser()
1282 * @dev_priv: device private
1283 */
1284static void i915_driver_unregister(struct drm_i915_private *dev_priv)
1285{
Daniel Vetter4f256d82017-07-15 00:46:55 +02001286 intel_fbdev_unregister(dev_priv);
Jerome Anandeef57322017-01-25 04:27:49 +05301287 intel_audio_deinit(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001288
Chris Wilson448aa912017-11-28 11:01:47 +00001289 /*
1290 * After flushing the fbdev (incl. a late async config which will
1291 * have delayed queuing of a hotplug event), then flush the hotplug
1292 * events.
1293 */
1294 drm_kms_helper_poll_fini(&dev_priv->drm);
1295
Chris Wilson0673ad42016-06-24 14:00:22 +01001296 intel_gpu_ips_teardown();
1297 acpi_video_unregister();
1298 intel_opregion_unregister(dev_priv);
1299
Robert Bragg442b8c02016-11-07 19:49:53 +00001300 i915_perf_unregister(dev_priv);
Tvrtko Ursulinb46a33e2017-11-21 18:18:45 +00001301 i915_pmu_unregister(dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00001302
David Weinehall694c2822016-08-22 13:32:43 +03001303 i915_teardown_sysfs(dev_priv);
Michal Wajdeczkof9cda042017-01-13 17:41:57 +00001304 i915_guc_log_unregister(dev_priv);
Chris Wilson91c8a322016-07-05 10:40:23 +01001305 drm_dev_unregister(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001306
Chris Wilson848b3652017-11-23 11:53:37 +00001307 i915_gem_shrinker_unregister(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001308}
1309
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001310static void i915_welcome_messages(struct drm_i915_private *dev_priv)
1311{
1312 if (drm_debug & DRM_UT_DRIVER) {
1313 struct drm_printer p = drm_debug_printer("i915 device info:");
1314
1315 intel_device_info_dump(&dev_priv->info, &p);
1316 intel_device_info_dump_runtime(&dev_priv->info, &p);
1317 }
1318
1319 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG))
1320 DRM_INFO("DRM_I915_DEBUG enabled\n");
1321 if (IS_ENABLED(CONFIG_DRM_I915_DEBUG_GEM))
1322 DRM_INFO("DRM_I915_DEBUG_GEM enabled\n");
1323}
1324
Chris Wilson0673ad42016-06-24 14:00:22 +01001325/**
1326 * i915_driver_load - setup chip and create an initial config
Joonas Lahtinend2ad3ae2016-11-10 15:36:34 +02001327 * @pdev: PCI device
1328 * @ent: matching PCI ID entry
Chris Wilson0673ad42016-06-24 14:00:22 +01001329 *
1330 * The driver load routine has to do several things:
1331 * - drive output discovery via intel_modeset_init()
1332 * - initialize the memory manager
1333 * - allocate initial config memory
1334 * - setup the DRM framebuffer with the allocated memory
1335 */
Chris Wilson42f55512016-06-24 14:00:26 +01001336int i915_driver_load(struct pci_dev *pdev, const struct pci_device_id *ent)
Chris Wilson0673ad42016-06-24 14:00:22 +01001337{
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001338 const struct intel_device_info *match_info =
1339 (struct intel_device_info *)ent->driver_data;
Chris Wilson0673ad42016-06-24 14:00:22 +01001340 struct drm_i915_private *dev_priv;
1341 int ret;
1342
Ville Syrjäläff4c3b72017-03-03 17:19:28 +02001343 /* Enable nuclear pageflip on ILK+ */
Michal Wajdeczko4f044a82017-09-19 19:38:44 +00001344 if (!i915_modparams.nuclear_pageflip && match_info->gen < 5)
Maarten Lankhorst8d2b47d2017-02-02 08:41:42 +01001345 driver.driver_features &= ~DRIVER_ATOMIC;
Chris Wilsona09d0ba2016-06-24 14:00:27 +01001346
Chris Wilson0673ad42016-06-24 14:00:22 +01001347 ret = -ENOMEM;
1348 dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
1349 if (dev_priv)
1350 ret = drm_dev_init(&dev_priv->drm, &driver, &pdev->dev);
1351 if (ret) {
Tvrtko Ursulin87a67522016-12-06 19:04:13 +00001352 DRM_DEV_ERROR(&pdev->dev, "allocation failed\n");
Chris Wilsoncad36882017-02-10 16:35:21 +00001353 goto out_free;
Chris Wilson0673ad42016-06-24 14:00:22 +01001354 }
1355
Chris Wilson0673ad42016-06-24 14:00:22 +01001356 dev_priv->drm.pdev = pdev;
1357 dev_priv->drm.dev_private = dev_priv;
Chris Wilson0673ad42016-06-24 14:00:22 +01001358
1359 ret = pci_enable_device(pdev);
1360 if (ret)
Chris Wilsoncad36882017-02-10 16:35:21 +00001361 goto out_fini;
Chris Wilson0673ad42016-06-24 14:00:22 +01001362
1363 pci_set_drvdata(pdev, &dev_priv->drm);
Imre Deakadfdf852017-05-02 15:04:09 +03001364 /*
1365 * Disable the system suspend direct complete optimization, which can
1366 * leave the device suspended skipping the driver's suspend handlers
1367 * if the device was already runtime suspended. This is needed due to
1368 * the difference in our runtime and system suspend sequence and
1369 * becaue the HDA driver may require us to enable the audio power
1370 * domain during system suspend.
1371 */
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02001372 dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
Chris Wilson0673ad42016-06-24 14:00:22 +01001373
1374 ret = i915_driver_init_early(dev_priv, ent);
1375 if (ret < 0)
1376 goto out_pci_disable;
1377
1378 intel_runtime_pm_get(dev_priv);
1379
1380 ret = i915_driver_init_mmio(dev_priv);
1381 if (ret < 0)
1382 goto out_runtime_pm_put;
1383
1384 ret = i915_driver_init_hw(dev_priv);
1385 if (ret < 0)
1386 goto out_cleanup_mmio;
1387
1388 /*
1389 * TODO: move the vblank init and parts of modeset init steps into one
1390 * of the i915_driver_init_/i915_driver_register functions according
1391 * to the role/effect of the given init step.
1392 */
1393 if (INTEL_INFO(dev_priv)->num_pipes) {
Chris Wilson91c8a322016-07-05 10:40:23 +01001394 ret = drm_vblank_init(&dev_priv->drm,
Chris Wilson0673ad42016-06-24 14:00:22 +01001395 INTEL_INFO(dev_priv)->num_pipes);
1396 if (ret)
1397 goto out_cleanup_hw;
1398 }
1399
Chris Wilson91c8a322016-07-05 10:40:23 +01001400 ret = i915_load_modeset_init(&dev_priv->drm);
Chris Wilson0673ad42016-06-24 14:00:22 +01001401 if (ret < 0)
Daniel Vetterbaf54382017-06-21 10:28:41 +02001402 goto out_cleanup_hw;
Chris Wilson0673ad42016-06-24 14:00:22 +01001403
1404 i915_driver_register(dev_priv);
1405
1406 intel_runtime_pm_enable(dev_priv);
1407
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05301408 intel_init_ipc(dev_priv);
Mahesh Kumara3a89862016-12-01 21:19:34 +05301409
Chris Wilson0673ad42016-06-24 14:00:22 +01001410 intel_runtime_pm_put(dev_priv);
1411
Michal Wajdeczko27d558a2017-12-21 21:57:35 +00001412 i915_welcome_messages(dev_priv);
1413
Chris Wilson0673ad42016-06-24 14:00:22 +01001414 return 0;
1415
Chris Wilson0673ad42016-06-24 14:00:22 +01001416out_cleanup_hw:
1417 i915_driver_cleanup_hw(dev_priv);
1418out_cleanup_mmio:
1419 i915_driver_cleanup_mmio(dev_priv);
1420out_runtime_pm_put:
1421 intel_runtime_pm_put(dev_priv);
1422 i915_driver_cleanup_early(dev_priv);
1423out_pci_disable:
1424 pci_disable_device(pdev);
Chris Wilsoncad36882017-02-10 16:35:21 +00001425out_fini:
Chris Wilson0673ad42016-06-24 14:00:22 +01001426 i915_load_error(dev_priv, "Device initialization failed (%d)\n", ret);
Chris Wilsoncad36882017-02-10 16:35:21 +00001427 drm_dev_fini(&dev_priv->drm);
1428out_free:
1429 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001430 return ret;
1431}
1432
Chris Wilson42f55512016-06-24 14:00:26 +01001433void i915_driver_unload(struct drm_device *dev)
Chris Wilson0673ad42016-06-24 14:00:22 +01001434{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001435 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001436 struct pci_dev *pdev = dev_priv->drm.pdev;
Chris Wilson0673ad42016-06-24 14:00:22 +01001437
Daniel Vetter99c539b2017-07-15 00:46:56 +02001438 i915_driver_unregister(dev_priv);
1439
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001440 if (i915_gem_suspend(dev_priv))
Chris Wilson42f55512016-06-24 14:00:26 +01001441 DRM_ERROR("failed to idle hardware; continuing to unload!\n");
Chris Wilson0673ad42016-06-24 14:00:22 +01001442
1443 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
1444
Daniel Vetter18dddad2017-03-21 17:41:49 +01001445 drm_atomic_helper_shutdown(dev);
Maarten Lankhorsta667fb42016-12-15 15:29:44 +01001446
Zhenyu Wang26f837e2017-01-13 10:46:09 +08001447 intel_gvt_cleanup(dev_priv);
1448
Chris Wilson0673ad42016-06-24 14:00:22 +01001449 intel_modeset_cleanup(dev);
1450
1451 /*
1452 * free the memory space allocated for the child device
1453 * config parsed from VBT
1454 */
1455 if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
1456 kfree(dev_priv->vbt.child_dev);
1457 dev_priv->vbt.child_dev = NULL;
1458 dev_priv->vbt.child_dev_num = 0;
1459 }
1460 kfree(dev_priv->vbt.sdvo_lvds_vbt_mode);
1461 dev_priv->vbt.sdvo_lvds_vbt_mode = NULL;
1462 kfree(dev_priv->vbt.lfp_lvds_vbt_mode);
1463 dev_priv->vbt.lfp_lvds_vbt_mode = NULL;
1464
David Weinehall52a05c32016-08-22 13:32:44 +03001465 vga_switcheroo_unregister_client(pdev);
1466 vga_client_register(pdev, NULL, NULL, NULL);
Chris Wilson0673ad42016-06-24 14:00:22 +01001467
1468 intel_csr_ucode_fini(dev_priv);
1469
1470 /* Free error state after interrupts are fully disabled. */
1471 cancel_delayed_work_sync(&dev_priv->gpu_error.hangcheck_work);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001472 i915_reset_error_state(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001473
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001474 i915_gem_fini(dev_priv);
Oscar Mateo3950bf32017-03-22 10:39:46 -07001475 intel_uc_fini_fw(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001476 intel_fbc_cleanup_cfb(dev_priv);
1477
1478 intel_power_domains_fini(dev_priv);
1479
1480 i915_driver_cleanup_hw(dev_priv);
1481 i915_driver_cleanup_mmio(dev_priv);
1482
1483 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Chris Wilsoncad36882017-02-10 16:35:21 +00001484}
1485
1486static void i915_driver_release(struct drm_device *dev)
1487{
1488 struct drm_i915_private *dev_priv = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001489
1490 i915_driver_cleanup_early(dev_priv);
Chris Wilsoncad36882017-02-10 16:35:21 +00001491 drm_dev_fini(&dev_priv->drm);
1492
1493 kfree(dev_priv);
Chris Wilson0673ad42016-06-24 14:00:22 +01001494}
1495
1496static int i915_driver_open(struct drm_device *dev, struct drm_file *file)
1497{
Chris Wilson829a0af2017-06-20 12:05:45 +01001498 struct drm_i915_private *i915 = to_i915(dev);
Chris Wilson0673ad42016-06-24 14:00:22 +01001499 int ret;
1500
Chris Wilson829a0af2017-06-20 12:05:45 +01001501 ret = i915_gem_open(i915, file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001502 if (ret)
1503 return ret;
1504
1505 return 0;
1506}
1507
1508/**
1509 * i915_driver_lastclose - clean up after all DRM clients have exited
1510 * @dev: DRM device
1511 *
1512 * Take care of cleaning up after all DRM clients have exited. In the
1513 * mode setting case, we want to restore the kernel's initial mode (just
1514 * in case the last client left us in a bad state).
1515 *
1516 * Additionally, in the non-mode setting case, we'll tear down the GTT
1517 * and DMA structures, since the kernel won't be using them, and clea
1518 * up any GEM state.
1519 */
1520static void i915_driver_lastclose(struct drm_device *dev)
1521{
1522 intel_fbdev_restore_mode(dev);
1523 vga_switcheroo_process_delayed_switch();
1524}
1525
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001526static void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
Chris Wilson0673ad42016-06-24 14:00:22 +01001527{
Daniel Vetter7d2ec882017-03-08 15:12:45 +01001528 struct drm_i915_file_private *file_priv = file->driver_priv;
1529
Chris Wilson0673ad42016-06-24 14:00:22 +01001530 mutex_lock(&dev->struct_mutex);
Chris Wilson829a0af2017-06-20 12:05:45 +01001531 i915_gem_context_close(file);
Chris Wilson0673ad42016-06-24 14:00:22 +01001532 i915_gem_release(dev, file);
1533 mutex_unlock(&dev->struct_mutex);
Chris Wilson0673ad42016-06-24 14:00:22 +01001534
1535 kfree(file_priv);
1536}
1537
Imre Deak07f9cd02014-08-18 14:42:45 +03001538static void intel_suspend_encoders(struct drm_i915_private *dev_priv)
1539{
Chris Wilson91c8a322016-07-05 10:40:23 +01001540 struct drm_device *dev = &dev_priv->drm;
Jani Nikula19c80542015-12-16 12:48:16 +02001541 struct intel_encoder *encoder;
Imre Deak07f9cd02014-08-18 14:42:45 +03001542
1543 drm_modeset_lock_all(dev);
Jani Nikula19c80542015-12-16 12:48:16 +02001544 for_each_intel_encoder(dev, encoder)
1545 if (encoder->suspend)
1546 encoder->suspend(encoder);
Imre Deak07f9cd02014-08-18 14:42:45 +03001547 drm_modeset_unlock_all(dev);
1548}
1549
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001550static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
1551 bool rpm_resume);
Imre Deak507e1262016-04-20 20:27:54 +03001552static int vlv_suspend_complete(struct drm_i915_private *dev_priv);
Suketu Shahf75a1982015-04-16 14:22:11 +05301553
Imre Deakbc872292015-11-18 17:32:30 +02001554static bool suspend_to_idle(struct drm_i915_private *dev_priv)
1555{
1556#if IS_ENABLED(CONFIG_ACPI_SLEEP)
1557 if (acpi_target_system_state() < ACPI_STATE_S3)
1558 return true;
1559#endif
1560 return false;
1561}
Sagar Kambleebc32822014-08-13 23:07:05 +05301562
Imre Deak5e365c32014-10-23 19:23:25 +03001563static int i915_drm_suspend(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001564{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001565 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001566 struct pci_dev *pdev = dev_priv->drm.pdev;
Jesse Barnese5747e32014-06-12 08:35:47 -07001567 pci_power_t opregion_target_state;
Daniel Vetterd5818932015-02-23 12:03:26 +01001568 int error;
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001569
Zhang Ruib8efb172013-02-05 15:41:53 +08001570 /* ignore lid events during suspend */
1571 mutex_lock(&dev_priv->modeset_restore_lock);
1572 dev_priv->modeset_restore = MODESET_SUSPENDED;
1573 mutex_unlock(&dev_priv->modeset_restore_lock);
1574
Imre Deak1f814da2015-12-16 02:52:19 +02001575 disable_rpm_wakeref_asserts(dev_priv);
1576
Paulo Zanonic67a4702013-08-19 13:18:09 -03001577 /* We do a lot of poking in a lot of registers, make sure they work
1578 * properly. */
Imre Deakda7e29b2014-02-18 00:02:02 +02001579 intel_display_set_init_power(dev_priv, true);
Paulo Zanonicb107992013-01-25 16:59:15 -02001580
Dave Airlie5bcf7192010-12-07 09:20:40 +10001581 drm_kms_helper_poll_disable(dev);
1582
David Weinehall52a05c32016-08-22 13:32:44 +03001583 pci_save_state(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001584
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00001585 error = i915_gem_suspend(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001586 if (error) {
David Weinehall52a05c32016-08-22 13:32:44 +03001587 dev_err(&pdev->dev,
Daniel Vetterd5818932015-02-23 12:03:26 +01001588 "GEM idle failed, resume might fail\n");
Imre Deak1f814da2015-12-16 02:52:19 +02001589 goto out;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001590 }
1591
Maarten Lankhorst6b72d482015-06-01 12:49:47 +02001592 intel_display_suspend(dev);
Daniel Vetterd5818932015-02-23 12:03:26 +01001593
1594 intel_dp_mst_suspend(dev);
1595
1596 intel_runtime_pm_disable_interrupts(dev_priv);
1597 intel_hpd_cancel_work(dev_priv);
1598
1599 intel_suspend_encoders(dev_priv);
1600
Ville Syrjälä712bf362016-10-31 22:37:23 +02001601 intel_suspend_hw(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001602
Tvrtko Ursulin275a9912016-11-16 08:55:34 +00001603 i915_gem_suspend_gtt_mappings(dev_priv);
Ben Widawsky828c7902013-10-16 09:21:30 -07001604
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001605 i915_save_state(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001606
Imre Deakbc872292015-11-18 17:32:30 +02001607 opregion_target_state = suspend_to_idle(dev_priv) ? PCI_D1 : PCI_D3cold;
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001608 intel_opregion_notify_adapter(dev_priv, opregion_target_state);
Jesse Barnese5747e32014-06-12 08:35:47 -07001609
Hans de Goede68f60942017-02-10 11:28:01 +01001610 intel_uncore_suspend(dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01001611 intel_opregion_unregister(dev_priv);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001612
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001613 intel_fbdev_set_suspend(dev, FBINFO_STATE_SUSPENDED, true);
Dave Airlie3fa016a2012-03-28 10:48:49 +01001614
Mika Kuoppala62d5d692014-02-25 17:11:28 +02001615 dev_priv->suspend_count++;
1616
Imre Deakf74ed082016-04-18 14:48:21 +03001617 intel_csr_ucode_suspend(dev_priv);
Imre Deakf514c2d2015-10-28 23:59:06 +02001618
Imre Deak1f814da2015-12-16 02:52:19 +02001619out:
1620 enable_rpm_wakeref_asserts(dev_priv);
1621
1622 return error;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001623}
1624
David Weinehallc49d13e2016-08-22 13:32:42 +03001625static int i915_drm_suspend_late(struct drm_device *dev, bool hibernation)
Imre Deakc3c09c92014-10-23 19:23:15 +03001626{
David Weinehallc49d13e2016-08-22 13:32:42 +03001627 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001628 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deakbc872292015-11-18 17:32:30 +02001629 bool fw_csr;
Imre Deakc3c09c92014-10-23 19:23:15 +03001630 int ret;
1631
Imre Deak1f814da2015-12-16 02:52:19 +02001632 disable_rpm_wakeref_asserts(dev_priv);
1633
Imre Deak4c494a52016-10-13 14:34:06 +03001634 intel_display_set_init_power(dev_priv, false);
1635
Imre Deakdd9f31c2017-08-16 17:46:07 +03001636 fw_csr = !IS_GEN9_LP(dev_priv) && !hibernation &&
Imre Deaka7c81252016-04-01 16:02:38 +03001637 suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
Imre Deakbc872292015-11-18 17:32:30 +02001638 /*
1639 * In case of firmware assisted context save/restore don't manually
1640 * deinit the power domains. This also means the CSR/DMC firmware will
1641 * stay active, it will power down any HW resources as required and
1642 * also enable deeper system power states that would be blocked if the
1643 * firmware was inactive.
1644 */
1645 if (!fw_csr)
1646 intel_power_domains_suspend(dev_priv);
Imre Deak73dfc222015-11-17 17:33:53 +02001647
Imre Deak507e1262016-04-20 20:27:54 +03001648 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001649 if (IS_GEN9_LP(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001650 bxt_enable_dc9(dev_priv);
Imre Deakb8aea3d12016-04-20 20:27:55 +03001651 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Imre Deak507e1262016-04-20 20:27:54 +03001652 hsw_enable_pc8(dev_priv);
1653 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
1654 ret = vlv_suspend_complete(dev_priv);
Imre Deakc3c09c92014-10-23 19:23:15 +03001655
1656 if (ret) {
1657 DRM_ERROR("Suspend complete failed: %d\n", ret);
Imre Deakbc872292015-11-18 17:32:30 +02001658 if (!fw_csr)
1659 intel_power_domains_init_hw(dev_priv, true);
Imre Deakc3c09c92014-10-23 19:23:15 +03001660
Imre Deak1f814da2015-12-16 02:52:19 +02001661 goto out;
Imre Deakc3c09c92014-10-23 19:23:15 +03001662 }
1663
David Weinehall52a05c32016-08-22 13:32:44 +03001664 pci_disable_device(pdev);
Imre Deakab3be732015-03-02 13:04:41 +02001665 /*
Imre Deak54875572015-06-30 17:06:47 +03001666 * During hibernation on some platforms the BIOS may try to access
Imre Deakab3be732015-03-02 13:04:41 +02001667 * the device even though it's already in D3 and hang the machine. So
1668 * leave the device in D0 on those platforms and hope the BIOS will
Imre Deak54875572015-06-30 17:06:47 +03001669 * power down the device properly. The issue was seen on multiple old
1670 * GENs with different BIOS vendors, so having an explicit blacklist
1671 * is inpractical; apply the workaround on everything pre GEN6. The
1672 * platforms where the issue was seen:
1673 * Lenovo Thinkpad X301, X61s, X60, T60, X41
1674 * Fujitsu FSC S7110
1675 * Acer Aspire 1830T
Imre Deakab3be732015-03-02 13:04:41 +02001676 */
Tvrtko Ursulin514e1d62016-11-04 14:42:48 +00001677 if (!(hibernation && INTEL_GEN(dev_priv) < 6))
David Weinehall52a05c32016-08-22 13:32:44 +03001678 pci_set_power_state(pdev, PCI_D3hot);
Imre Deakc3c09c92014-10-23 19:23:15 +03001679
Imre Deakbc872292015-11-18 17:32:30 +02001680 dev_priv->suspended_to_idle = suspend_to_idle(dev_priv);
1681
Imre Deak1f814da2015-12-16 02:52:19 +02001682out:
1683 enable_rpm_wakeref_asserts(dev_priv);
1684
1685 return ret;
Imre Deakc3c09c92014-10-23 19:23:15 +03001686}
1687
Matthew Aulda9a251c2016-12-02 10:24:11 +00001688static int i915_suspend_switcheroo(struct drm_device *dev, pm_message_t state)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001689{
1690 int error;
1691
Chris Wilsonded8b072016-07-05 10:40:22 +01001692 if (!dev) {
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001693 DRM_ERROR("dev: %p\n", dev);
Keith Packard1ae8c0a2009-06-28 15:42:17 -07001694 DRM_ERROR("DRM not initialized, aborting suspend.\n");
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001695 return -ENODEV;
1696 }
1697
Imre Deak0b14cbd2014-09-10 18:16:55 +03001698 if (WARN_ON_ONCE(state.event != PM_EVENT_SUSPEND &&
1699 state.event != PM_EVENT_FREEZE))
1700 return -EINVAL;
Dave Airlie5bcf7192010-12-07 09:20:40 +10001701
1702 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1703 return 0;
Chris Wilson6eecba32010-09-08 09:45:11 +01001704
Imre Deak5e365c32014-10-23 19:23:25 +03001705 error = i915_drm_suspend(dev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001706 if (error)
1707 return error;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001708
Imre Deakab3be732015-03-02 13:04:41 +02001709 return i915_drm_suspend_late(dev, false);
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001710}
1711
Imre Deak5e365c32014-10-23 19:23:25 +03001712static int i915_drm_resume(struct drm_device *dev)
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001713{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001714 struct drm_i915_private *dev_priv = to_i915(dev);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001715 int ret;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01001716
Imre Deak1f814da2015-12-16 02:52:19 +02001717 disable_rpm_wakeref_asserts(dev_priv);
Chris Wilsonabc80ab2016-08-24 10:27:01 +01001718 intel_sanitize_gt_powersave(dev_priv);
Imre Deak1f814da2015-12-16 02:52:19 +02001719
Chris Wilson97d6d7a2016-08-04 07:52:22 +01001720 ret = i915_ggtt_enable_hw(dev_priv);
Ville Syrjäläac840ae2016-05-06 21:35:55 +03001721 if (ret)
1722 DRM_ERROR("failed to re-enable GGTT\n");
1723
Imre Deakf74ed082016-04-18 14:48:21 +03001724 intel_csr_ucode_resume(dev_priv);
1725
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00001726 i915_restore_state(dev_priv);
Imre Deak8090ba82016-08-10 14:07:33 +03001727 intel_pps_unlock_regs_wa(dev_priv);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001728 intel_opregion_setup(dev_priv);
Rafael J. Wysocki61caf872010-02-18 23:06:27 +01001729
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02001730 intel_init_pch_refclk(dev_priv);
Chris Wilson1833b132012-05-09 11:56:28 +01001731
Peter Antoine364aece2015-05-11 08:50:45 +01001732 /*
1733 * Interrupts have to be enabled before any batches are run. If not the
1734 * GPU will hang. i915_gem_init_hw() will initiate batches to
1735 * update/restore the context.
1736 *
Imre Deak908764f2016-11-29 21:40:29 +02001737 * drm_mode_config_reset() needs AUX interrupts.
1738 *
Peter Antoine364aece2015-05-11 08:50:45 +01001739 * Modeset enabling in intel_modeset_init_hw() also needs working
1740 * interrupts.
1741 */
1742 intel_runtime_pm_enable_interrupts(dev_priv);
1743
Imre Deak908764f2016-11-29 21:40:29 +02001744 drm_mode_config_reset(dev);
1745
Chris Wilson37cd3302017-11-12 11:27:38 +00001746 i915_gem_resume(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001747
Daniel Vetterd5818932015-02-23 12:03:26 +01001748 intel_modeset_init_hw(dev);
Ville Syrjälä675f7ff2017-11-16 18:02:15 +02001749 intel_init_clock_gating(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001750
1751 spin_lock_irq(&dev_priv->irq_lock);
1752 if (dev_priv->display.hpd_irq_setup)
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01001753 dev_priv->display.hpd_irq_setup(dev_priv);
Daniel Vetterd5818932015-02-23 12:03:26 +01001754 spin_unlock_irq(&dev_priv->irq_lock);
1755
Daniel Vetterd5818932015-02-23 12:03:26 +01001756 intel_dp_mst_resume(dev);
1757
Lyudea16b7652016-03-11 10:57:01 -05001758 intel_display_resume(dev);
1759
Lyudee0b70062016-11-01 21:06:30 -04001760 drm_kms_helper_poll_enable(dev);
1761
Daniel Vetterd5818932015-02-23 12:03:26 +01001762 /*
1763 * ... but also need to make sure that hotplug processing
1764 * doesn't cause havoc. Like in the driver load code we don't
1765 * bother with the tiny race here where we might loose hotplug
1766 * notifications.
1767 * */
1768 intel_hpd_init(dev_priv);
Jesse Barnes1daed3f2011-01-05 12:01:25 -08001769
Chris Wilson03d92e42016-05-23 15:08:10 +01001770 intel_opregion_register(dev_priv);
Chris Wilson44834a62010-08-19 16:09:23 +01001771
Chris Wilson82e3b8c2014-08-13 13:09:46 +01001772 intel_fbdev_set_suspend(dev, FBINFO_STATE_RUNNING, false);
Jesse Barnes073f34d2012-11-02 11:13:59 -07001773
Zhang Ruib8efb172013-02-05 15:41:53 +08001774 mutex_lock(&dev_priv->modeset_restore_lock);
1775 dev_priv->modeset_restore = MODESET_DONE;
1776 mutex_unlock(&dev_priv->modeset_restore_lock);
Paulo Zanoni8a187452013-12-06 20:32:13 -02001777
Chris Wilson6f9f4b72016-05-23 15:08:09 +01001778 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Jesse Barnese5747e32014-06-12 08:35:47 -07001779
Imre Deak1f814da2015-12-16 02:52:19 +02001780 enable_rpm_wakeref_asserts(dev_priv);
1781
Chris Wilson074c6ad2014-04-09 09:19:43 +01001782 return 0;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001783}
1784
Imre Deak5e365c32014-10-23 19:23:25 +03001785static int i915_drm_resume_early(struct drm_device *dev)
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001786{
Chris Wilsonfac5e232016-07-04 11:34:36 +01001787 struct drm_i915_private *dev_priv = to_i915(dev);
David Weinehall52a05c32016-08-22 13:32:44 +03001788 struct pci_dev *pdev = dev_priv->drm.pdev;
Imre Deak44410cd2016-04-18 14:45:54 +03001789 int ret;
Imre Deak36d61e62014-10-23 19:23:24 +03001790
Imre Deak76c4b252014-04-01 19:55:22 +03001791 /*
1792 * We have a resume ordering issue with the snd-hda driver also
1793 * requiring our device to be power up. Due to the lack of a
1794 * parent/child relationship we currently solve this with an early
1795 * resume hook.
1796 *
1797 * FIXME: This should be solved with a special hdmi sink device or
1798 * similar so that power domains can be employed.
1799 */
Imre Deak44410cd2016-04-18 14:45:54 +03001800
1801 /*
1802 * Note that we need to set the power state explicitly, since we
1803 * powered off the device during freeze and the PCI core won't power
1804 * it back up for us during thaw. Powering off the device during
1805 * freeze is not a hard requirement though, and during the
1806 * suspend/resume phases the PCI core makes sure we get here with the
1807 * device powered on. So in case we change our freeze logic and keep
1808 * the device powered we can also remove the following set power state
1809 * call.
1810 */
David Weinehall52a05c32016-08-22 13:32:44 +03001811 ret = pci_set_power_state(pdev, PCI_D0);
Imre Deak44410cd2016-04-18 14:45:54 +03001812 if (ret) {
1813 DRM_ERROR("failed to set PCI D0 power state (%d)\n", ret);
1814 goto out;
1815 }
1816
1817 /*
1818 * Note that pci_enable_device() first enables any parent bridge
1819 * device and only then sets the power state for this device. The
1820 * bridge enabling is a nop though, since bridge devices are resumed
1821 * first. The order of enabling power and enabling the device is
1822 * imposed by the PCI core as described above, so here we preserve the
1823 * same order for the freeze/thaw phases.
1824 *
1825 * TODO: eventually we should remove pci_disable_device() /
1826 * pci_enable_enable_device() from suspend/resume. Due to how they
1827 * depend on the device enable refcount we can't anyway depend on them
1828 * disabling/enabling the device.
1829 */
David Weinehall52a05c32016-08-22 13:32:44 +03001830 if (pci_enable_device(pdev)) {
Imre Deakbc872292015-11-18 17:32:30 +02001831 ret = -EIO;
1832 goto out;
1833 }
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001834
David Weinehall52a05c32016-08-22 13:32:44 +03001835 pci_set_master(pdev);
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01001836
Imre Deak1f814da2015-12-16 02:52:19 +02001837 disable_rpm_wakeref_asserts(dev_priv);
1838
Wayne Boyer666a4532015-12-09 12:29:35 -08001839 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Paulo Zanoni1a5df182014-10-27 17:54:32 -02001840 ret = vlv_resume_prepare(dev_priv, false);
Imre Deak36d61e62014-10-23 19:23:24 +03001841 if (ret)
Damien Lespiauff0b1872015-05-20 14:45:15 +01001842 DRM_ERROR("Resume prepare failed: %d, continuing anyway\n",
1843 ret);
Imre Deak36d61e62014-10-23 19:23:24 +03001844
Hans de Goede68f60942017-02-10 11:28:01 +01001845 intel_uncore_resume_early(dev_priv);
Paulo Zanoniefee8332014-10-27 17:54:33 -02001846
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001847 if (IS_GEN9_LP(dev_priv)) {
Imre Deakda2f41d2016-04-20 20:27:56 +03001848 if (!dev_priv->suspended_to_idle)
1849 gen9_sanitize_dc_state(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03001850 bxt_disable_dc9(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001851 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Damien Lespiaua9a6b732015-05-20 14:45:14 +01001852 hsw_disable_pc8(dev_priv);
Imre Deakda2f41d2016-04-20 20:27:56 +03001853 }
Paulo Zanoniefee8332014-10-27 17:54:33 -02001854
Chris Wilsondc979972016-05-10 14:10:04 +01001855 intel_uncore_sanitize(dev_priv);
Imre Deakbc872292015-11-18 17:32:30 +02001856
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02001857 if (IS_GEN9_LP(dev_priv) ||
Imre Deaka7c81252016-04-01 16:02:38 +03001858 !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
Imre Deakbc872292015-11-18 17:32:30 +02001859 intel_power_domains_init_hw(dev_priv, true);
Maarten Lankhorstac25dfe2018-01-16 16:53:24 +01001860 else
1861 intel_display_set_init_power(dev_priv, true);
Imre Deakbc872292015-11-18 17:32:30 +02001862
Chris Wilson24145512017-01-24 11:01:35 +00001863 i915_gem_sanitize(dev_priv);
1864
Imre Deak6e35e8a2016-04-18 10:04:19 +03001865 enable_rpm_wakeref_asserts(dev_priv);
1866
Imre Deakbc872292015-11-18 17:32:30 +02001867out:
1868 dev_priv->suspended_to_idle = false;
Imre Deak36d61e62014-10-23 19:23:24 +03001869
1870 return ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001871}
1872
Tvrtko Ursulin7f26cb82016-12-01 14:16:41 +00001873static int i915_resume_switcheroo(struct drm_device *dev)
Imre Deak76c4b252014-04-01 19:55:22 +03001874{
Imre Deak50a00722014-10-23 19:23:17 +03001875 int ret;
Imre Deak76c4b252014-04-01 19:55:22 +03001876
Imre Deak097dd832014-10-23 19:23:19 +03001877 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
1878 return 0;
1879
Imre Deak5e365c32014-10-23 19:23:25 +03001880 ret = i915_drm_resume_early(dev);
Imre Deak50a00722014-10-23 19:23:17 +03001881 if (ret)
1882 return ret;
1883
Imre Deak5a175142014-10-23 19:23:18 +03001884 return i915_drm_resume(dev);
1885}
1886
Ben Gamari11ed50e2009-09-14 17:48:45 -04001887/**
Eugeni Dodonovf3953dc2011-11-28 16:15:17 -02001888 * i915_reset - reset chip after a hang
Chris Wilson535275d2017-07-21 13:32:37 +01001889 * @i915: #drm_i915_private to reset
1890 * @flags: Instructions
Ben Gamari11ed50e2009-09-14 17:48:45 -04001891 *
Chris Wilson780f2622016-09-09 14:11:52 +01001892 * Reset the chip. Useful if a hang is detected. Marks the device as wedged
1893 * on failure.
Ben Gamari11ed50e2009-09-14 17:48:45 -04001894 *
Chris Wilson221fe792016-09-09 14:11:51 +01001895 * Caller must hold the struct_mutex.
1896 *
Ben Gamari11ed50e2009-09-14 17:48:45 -04001897 * Procedure is fairly simple:
1898 * - reset the chip using the reset reg
1899 * - re-init context state
1900 * - re-init hardware status page
1901 * - re-init ring buffer
1902 * - re-init interrupt state
1903 * - re-init display
1904 */
Chris Wilson535275d2017-07-21 13:32:37 +01001905void i915_reset(struct drm_i915_private *i915, unsigned int flags)
Ben Gamari11ed50e2009-09-14 17:48:45 -04001906{
Chris Wilson535275d2017-07-21 13:32:37 +01001907 struct i915_gpu_error *error = &i915->gpu_error;
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001908 int ret;
Chris Wilsonf7096d42017-12-01 12:20:11 +00001909 int i;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001910
Chris Wilsonf7096d42017-12-01 12:20:11 +00001911 might_sleep();
Chris Wilson535275d2017-07-21 13:32:37 +01001912 lockdep_assert_held(&i915->drm.struct_mutex);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001913 GEM_BUG_ON(!test_bit(I915_RESET_BACKOFF, &error->flags));
Chris Wilson221fe792016-09-09 14:11:51 +01001914
Chris Wilson8c185ec2017-03-16 17:13:02 +00001915 if (!test_bit(I915_RESET_HANDOFF, &error->flags))
Chris Wilson780f2622016-09-09 14:11:52 +01001916 return;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001917
Chris Wilsond98c52c2016-04-13 17:35:05 +01001918 /* Clear any previous failed attempts at recovery. Time to try again. */
Chris Wilson535275d2017-07-21 13:32:37 +01001919 if (!i915_gem_unset_wedged(i915))
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001920 goto wakeup;
1921
Chris Wilson535275d2017-07-21 13:32:37 +01001922 if (!(flags & I915_RESET_QUIET))
1923 dev_notice(i915->drm.dev, "Resetting chip after gpu hang\n");
Chris Wilson8af29b02016-09-09 14:11:47 +01001924 error->reset_count++;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001925
Chris Wilson535275d2017-07-21 13:32:37 +01001926 disable_irq(i915->drm.irq);
1927 ret = i915_gem_reset_prepare(i915);
Chris Wilson0e178ae2017-01-17 17:59:06 +02001928 if (ret) {
Chris Wilson107783d2017-12-05 17:27:57 +00001929 dev_err(i915->drm.dev, "GPU recovery failed\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001930 goto taint;
Chris Wilson0e178ae2017-01-17 17:59:06 +02001931 }
Chris Wilson9e60ab02016-10-04 21:11:28 +01001932
Chris Wilsonf7096d42017-12-01 12:20:11 +00001933 if (!intel_has_gpu_reset(i915)) {
Chris Wilson3ef98f52017-12-11 20:40:40 +00001934 if (i915_modparams.reset)
1935 dev_err(i915->drm.dev, "GPU reset not supported\n");
1936 else
1937 DRM_DEBUG_DRIVER("GPU reset disabled\n");
Chris Wilsonf7096d42017-12-01 12:20:11 +00001938 goto error;
1939 }
1940
1941 for (i = 0; i < 3; i++) {
1942 ret = intel_gpu_reset(i915, ALL_ENGINES);
1943 if (ret == 0)
1944 break;
1945
1946 msleep(100);
1947 }
Kenneth Graunke0573ed42010-09-11 03:17:19 -07001948 if (ret) {
Chris Wilsonf7096d42017-12-01 12:20:11 +00001949 dev_err(i915->drm.dev, "Failed to reset chip\n");
Chris Wilson107783d2017-12-05 17:27:57 +00001950 goto taint;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001951 }
1952
1953 /* Ok, now get things going again... */
1954
1955 /*
1956 * Everything depends on having the GTT running, so we need to start
Chris Wilson0db8c962017-09-06 12:14:05 +01001957 * there.
1958 */
1959 ret = i915_ggtt_enable_hw(i915);
1960 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001961 DRM_ERROR("Failed to re-enable GGTT following reset (%d)\n",
1962 ret);
Chris Wilson0db8c962017-09-06 12:14:05 +01001963 goto error;
1964 }
1965
Chris Wilsona31d73c2017-12-17 13:28:50 +00001966 i915_gem_reset(i915);
1967 intel_overlay_reset(i915);
1968
Chris Wilson0db8c962017-09-06 12:14:05 +01001969 /*
Ben Gamari11ed50e2009-09-14 17:48:45 -04001970 * Next we need to restore the context, but we don't use those
1971 * yet either...
1972 *
1973 * Ring buffer needs to be re-initialized in the KMS case, or if X
1974 * was running at the time of the reset (i.e. we weren't VT
1975 * switched away).
1976 */
Chris Wilson535275d2017-07-21 13:32:37 +01001977 ret = i915_gem_init_hw(i915);
Daniel Vetter33d30a92015-02-23 12:03:27 +01001978 if (ret) {
Chris Wilson8177e112018-02-07 11:15:45 +00001979 DRM_ERROR("Failed to initialise HW following reset (%d)\n",
1980 ret);
Chris Wilsond98c52c2016-04-13 17:35:05 +01001981 goto error;
Ben Gamari11ed50e2009-09-14 17:48:45 -04001982 }
1983
Chris Wilson535275d2017-07-21 13:32:37 +01001984 i915_queue_hangcheck(i915);
Chris Wilsonc2a126a2016-11-22 14:41:19 +00001985
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001986finish:
Chris Wilson535275d2017-07-21 13:32:37 +01001987 i915_gem_reset_finish(i915);
1988 enable_irq(i915->drm.irq);
Chris Wilson8c185ec2017-03-16 17:13:02 +00001989
Chris Wilson2e8f9d32017-03-16 17:13:04 +00001990wakeup:
Chris Wilson8c185ec2017-03-16 17:13:02 +00001991 clear_bit(I915_RESET_HANDOFF, &error->flags);
1992 wake_up_bit(&error->flags, I915_RESET_HANDOFF);
Chris Wilson780f2622016-09-09 14:11:52 +01001993 return;
Chris Wilsond98c52c2016-04-13 17:35:05 +01001994
Chris Wilson107783d2017-12-05 17:27:57 +00001995taint:
1996 /*
1997 * History tells us that if we cannot reset the GPU now, we
1998 * never will. This then impacts everything that is run
1999 * subsequently. On failing the reset, we mark the driver
2000 * as wedged, preventing further execution on the GPU.
2001 * We also want to go one step further and add a taint to the
2002 * kernel so that any subsequent faults can be traced back to
2003 * this failure. This is important for CI, where if the
2004 * GPU/driver fails we would like to reboot and restart testing
2005 * rather than continue on into oblivion. For everyone else,
2006 * the system should still plod along, but they have been warned!
2007 */
2008 add_taint(TAINT_WARN, LOCKDEP_STILL_OK);
Chris Wilsond98c52c2016-04-13 17:35:05 +01002009error:
Chris Wilson535275d2017-07-21 13:32:37 +01002010 i915_gem_set_wedged(i915);
2011 i915_gem_retire_requests(i915);
Chris Wilsonad516902018-02-09 11:40:56 +00002012 intel_gpu_reset(i915, ALL_ENGINES);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00002013 goto finish;
Ben Gamari11ed50e2009-09-14 17:48:45 -04002014}
2015
Michel Thierry6acbea82017-10-31 15:53:09 -07002016static inline int intel_gt_reset_engine(struct drm_i915_private *dev_priv,
2017 struct intel_engine_cs *engine)
2018{
2019 return intel_gpu_reset(dev_priv, intel_engine_flag(engine));
2020}
2021
Michel Thierry142bc7d2017-06-20 10:57:46 +01002022/**
2023 * i915_reset_engine - reset GPU engine to recover from a hang
2024 * @engine: engine to reset
Chris Wilson535275d2017-07-21 13:32:37 +01002025 * @flags: options
Michel Thierry142bc7d2017-06-20 10:57:46 +01002026 *
2027 * Reset a specific GPU engine. Useful if a hang is detected.
2028 * Returns zero on successful reset or otherwise an error code.
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002029 *
2030 * Procedure is:
2031 * - identifies the request that caused the hang and it is dropped
2032 * - reset engine (which will force the engine to idle)
2033 * - re-init/configure engine
Michel Thierry142bc7d2017-06-20 10:57:46 +01002034 */
Chris Wilson535275d2017-07-21 13:32:37 +01002035int i915_reset_engine(struct intel_engine_cs *engine, unsigned int flags)
Michel Thierry142bc7d2017-06-20 10:57:46 +01002036{
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002037 struct i915_gpu_error *error = &engine->i915->gpu_error;
2038 struct drm_i915_gem_request *active_request;
2039 int ret;
2040
2041 GEM_BUG_ON(!test_bit(I915_RESET_ENGINE + engine->id, &error->flags));
2042
Chris Wilsonf6ba181a2017-12-16 00:22:06 +00002043 active_request = i915_gem_reset_prepare_engine(engine);
2044 if (IS_ERR_OR_NULL(active_request)) {
2045 /* Either the previous reset failed, or we pardon the reset. */
2046 ret = PTR_ERR(active_request);
2047 goto out;
2048 }
2049
Chris Wilson535275d2017-07-21 13:32:37 +01002050 if (!(flags & I915_RESET_QUIET)) {
2051 dev_notice(engine->i915->drm.dev,
2052 "Resetting %s after gpu hang\n", engine->name);
2053 }
Chris Wilson73676122017-07-21 13:32:31 +01002054 error->reset_engine_count[engine->id]++;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002055
Michel Thierry6acbea82017-10-31 15:53:09 -07002056 if (!engine->i915->guc.execbuf_client)
2057 ret = intel_gt_reset_engine(engine->i915, engine);
2058 else
2059 ret = intel_guc_reset_engine(&engine->i915->guc, engine);
Chris Wilson0364cd12017-07-21 13:32:21 +01002060 if (ret) {
2061 /* If we fail here, we expect to fallback to a global reset */
Michel Thierry6acbea82017-10-31 15:53:09 -07002062 DRM_DEBUG_DRIVER("%sFailed to reset %s, ret=%d\n",
2063 engine->i915->guc.execbuf_client ? "GuC " : "",
Chris Wilson0364cd12017-07-21 13:32:21 +01002064 engine->name, ret);
2065 goto out;
2066 }
Chris Wilsonb4f3e162017-07-21 13:32:20 +01002067
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002068 /*
2069 * The request that caused the hang is stuck on elsp, we know the
2070 * active request and can drop it, adjust head to skip the offending
2071 * request to resume executing remaining requests in the queue.
2072 */
2073 i915_gem_reset_engine(engine, active_request);
2074
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002075 /*
2076 * The engine and its registers (and workarounds in case of render)
2077 * have been reset to their default values. Follow the init_ring
2078 * process to program RING_MODE, HWSP and re-enable submission.
2079 */
2080 ret = engine->init_hw(engine);
Michel Thierry702c8f82017-06-20 10:57:48 +01002081 if (ret)
2082 goto out;
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002083
2084out:
Chris Wilson0364cd12017-07-21 13:32:21 +01002085 i915_gem_reset_finish_engine(engine);
Michel Thierrya1ef70e2017-06-20 10:57:47 +01002086 return ret;
Michel Thierry142bc7d2017-06-20 10:57:46 +01002087}
2088
David Weinehallc49d13e2016-08-22 13:32:42 +03002089static int i915_pm_suspend(struct device *kdev)
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002090{
David Weinehallc49d13e2016-08-22 13:32:42 +03002091 struct pci_dev *pdev = to_pci_dev(kdev);
2092 struct drm_device *dev = pci_get_drvdata(pdev);
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002093
David Weinehallc49d13e2016-08-22 13:32:42 +03002094 if (!dev) {
2095 dev_err(kdev, "DRM not initialized, aborting suspend.\n");
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002096 return -ENODEV;
2097 }
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002098
David Weinehallc49d13e2016-08-22 13:32:42 +03002099 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Dave Airlie5bcf7192010-12-07 09:20:40 +10002100 return 0;
2101
David Weinehallc49d13e2016-08-22 13:32:42 +03002102 return i915_drm_suspend(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002103}
2104
David Weinehallc49d13e2016-08-22 13:32:42 +03002105static int i915_pm_suspend_late(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002106{
David Weinehallc49d13e2016-08-22 13:32:42 +03002107 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002108
2109 /*
Damien Lespiauc965d9952015-05-18 19:53:48 +01002110 * We have a suspend ordering issue with the snd-hda driver also
Imre Deak76c4b252014-04-01 19:55:22 +03002111 * requiring our device to be power up. Due to the lack of a
2112 * parent/child relationship we currently solve this with an late
2113 * suspend hook.
2114 *
2115 * FIXME: This should be solved with a special hdmi sink device or
2116 * similar so that power domains can be employed.
2117 */
David Weinehallc49d13e2016-08-22 13:32:42 +03002118 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak76c4b252014-04-01 19:55:22 +03002119 return 0;
Kristian Høgsberg112b7152009-01-04 16:55:33 -05002120
David Weinehallc49d13e2016-08-22 13:32:42 +03002121 return i915_drm_suspend_late(dev, false);
Imre Deakab3be732015-03-02 13:04:41 +02002122}
2123
David Weinehallc49d13e2016-08-22 13:32:42 +03002124static int i915_pm_poweroff_late(struct device *kdev)
Imre Deakab3be732015-03-02 13:04:41 +02002125{
David Weinehallc49d13e2016-08-22 13:32:42 +03002126 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deakab3be732015-03-02 13:04:41 +02002127
David Weinehallc49d13e2016-08-22 13:32:42 +03002128 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deakab3be732015-03-02 13:04:41 +02002129 return 0;
2130
David Weinehallc49d13e2016-08-22 13:32:42 +03002131 return i915_drm_suspend_late(dev, true);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002132}
2133
David Weinehallc49d13e2016-08-22 13:32:42 +03002134static int i915_pm_resume_early(struct device *kdev)
Imre Deak76c4b252014-04-01 19:55:22 +03002135{
David Weinehallc49d13e2016-08-22 13:32:42 +03002136 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Imre Deak76c4b252014-04-01 19:55:22 +03002137
David Weinehallc49d13e2016-08-22 13:32:42 +03002138 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002139 return 0;
2140
David Weinehallc49d13e2016-08-22 13:32:42 +03002141 return i915_drm_resume_early(dev);
Imre Deak76c4b252014-04-01 19:55:22 +03002142}
2143
David Weinehallc49d13e2016-08-22 13:32:42 +03002144static int i915_pm_resume(struct device *kdev)
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002145{
David Weinehallc49d13e2016-08-22 13:32:42 +03002146 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Rafael J. Wysocki84b79f82010-02-07 21:48:24 +01002147
David Weinehallc49d13e2016-08-22 13:32:42 +03002148 if (dev->switch_power_state == DRM_SWITCH_POWER_OFF)
Imre Deak097dd832014-10-23 19:23:19 +03002149 return 0;
2150
David Weinehallc49d13e2016-08-22 13:32:42 +03002151 return i915_drm_resume(dev);
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002152}
2153
Chris Wilson1f19ac22016-05-14 07:26:32 +01002154/* freeze: before creating the hibernation_image */
David Weinehallc49d13e2016-08-22 13:32:42 +03002155static int i915_pm_freeze(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002156{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002157 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson6a800ea2016-09-21 14:51:07 +01002158 int ret;
2159
Imre Deakdd9f31c2017-08-16 17:46:07 +03002160 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2161 ret = i915_drm_suspend(dev);
2162 if (ret)
2163 return ret;
2164 }
Chris Wilson6a800ea2016-09-21 14:51:07 +01002165
2166 ret = i915_gem_freeze(kdev_to_i915(kdev));
2167 if (ret)
2168 return ret;
2169
2170 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002171}
2172
David Weinehallc49d13e2016-08-22 13:32:42 +03002173static int i915_pm_freeze_late(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002174{
Imre Deakdd9f31c2017-08-16 17:46:07 +03002175 struct drm_device *dev = &kdev_to_i915(kdev)->drm;
Chris Wilson461fb992016-05-14 07:26:33 +01002176 int ret;
2177
Imre Deakdd9f31c2017-08-16 17:46:07 +03002178 if (dev->switch_power_state != DRM_SWITCH_POWER_OFF) {
2179 ret = i915_drm_suspend_late(dev, true);
2180 if (ret)
2181 return ret;
2182 }
Chris Wilson461fb992016-05-14 07:26:33 +01002183
David Weinehallc49d13e2016-08-22 13:32:42 +03002184 ret = i915_gem_freeze_late(kdev_to_i915(kdev));
Chris Wilson461fb992016-05-14 07:26:33 +01002185 if (ret)
2186 return ret;
2187
2188 return 0;
Chris Wilson1f19ac22016-05-14 07:26:32 +01002189}
2190
2191/* thaw: called after creating the hibernation image, but before turning off. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002192static int i915_pm_thaw_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002193{
David Weinehallc49d13e2016-08-22 13:32:42 +03002194 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002195}
2196
David Weinehallc49d13e2016-08-22 13:32:42 +03002197static int i915_pm_thaw(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002198{
David Weinehallc49d13e2016-08-22 13:32:42 +03002199 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002200}
2201
2202/* restore: called after loading the hibernation image. */
David Weinehallc49d13e2016-08-22 13:32:42 +03002203static int i915_pm_restore_early(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002204{
David Weinehallc49d13e2016-08-22 13:32:42 +03002205 return i915_pm_resume_early(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002206}
2207
David Weinehallc49d13e2016-08-22 13:32:42 +03002208static int i915_pm_restore(struct device *kdev)
Chris Wilson1f19ac22016-05-14 07:26:32 +01002209{
David Weinehallc49d13e2016-08-22 13:32:42 +03002210 return i915_pm_resume(kdev);
Chris Wilson1f19ac22016-05-14 07:26:32 +01002211}
2212
Imre Deakddeea5b2014-05-05 15:19:56 +03002213/*
2214 * Save all Gunit registers that may be lost after a D3 and a subsequent
2215 * S0i[R123] transition. The list of registers needing a save/restore is
2216 * defined in the VLV2_S0IXRegs document. This documents marks all Gunit
2217 * registers in the following way:
2218 * - Driver: saved/restored by the driver
2219 * - Punit : saved/restored by the Punit firmware
2220 * - No, w/o marking: no need to save/restore, since the register is R/O or
2221 * used internally by the HW in a way that doesn't depend
2222 * keeping the content across a suspend/resume.
2223 * - Debug : used for debugging
2224 *
2225 * We save/restore all registers marked with 'Driver', with the following
2226 * exceptions:
2227 * - Registers out of use, including also registers marked with 'Debug'.
2228 * These have no effect on the driver's operation, so we don't save/restore
2229 * them to reduce the overhead.
2230 * - Registers that are fully setup by an initialization function called from
2231 * the resume path. For example many clock gating and RPS/RC6 registers.
2232 * - Registers that provide the right functionality with their reset defaults.
2233 *
2234 * TODO: Except for registers that based on the above 3 criteria can be safely
2235 * ignored, we save/restore all others, practically treating the HW context as
2236 * a black-box for the driver. Further investigation is needed to reduce the
2237 * saved/restored registers even further, by following the same 3 criteria.
2238 */
2239static void vlv_save_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2240{
2241 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2242 int i;
2243
2244 /* GAM 0x4000-0x4770 */
2245 s->wr_watermark = I915_READ(GEN7_WR_WATERMARK);
2246 s->gfx_prio_ctrl = I915_READ(GEN7_GFX_PRIO_CTRL);
2247 s->arb_mode = I915_READ(ARB_MODE);
2248 s->gfx_pend_tlb0 = I915_READ(GEN7_GFX_PEND_TLB0);
2249 s->gfx_pend_tlb1 = I915_READ(GEN7_GFX_PEND_TLB1);
2250
2251 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002252 s->lra_limits[i] = I915_READ(GEN7_LRA_LIMITS(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002253
2254 s->media_max_req_count = I915_READ(GEN7_MEDIA_MAX_REQ_COUNT);
Imre Deakb5f1c972015-04-15 16:52:30 -07002255 s->gfx_max_req_count = I915_READ(GEN7_GFX_MAX_REQ_COUNT);
Imre Deakddeea5b2014-05-05 15:19:56 +03002256
2257 s->render_hwsp = I915_READ(RENDER_HWS_PGA_GEN7);
2258 s->ecochk = I915_READ(GAM_ECOCHK);
2259 s->bsd_hwsp = I915_READ(BSD_HWS_PGA_GEN7);
2260 s->blt_hwsp = I915_READ(BLT_HWS_PGA_GEN7);
2261
2262 s->tlb_rd_addr = I915_READ(GEN7_TLB_RD_ADDR);
2263
2264 /* MBC 0x9024-0x91D0, 0x8500 */
2265 s->g3dctl = I915_READ(VLV_G3DCTL);
2266 s->gsckgctl = I915_READ(VLV_GSCKGCTL);
2267 s->mbctl = I915_READ(GEN6_MBCTL);
2268
2269 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2270 s->ucgctl1 = I915_READ(GEN6_UCGCTL1);
2271 s->ucgctl3 = I915_READ(GEN6_UCGCTL3);
2272 s->rcgctl1 = I915_READ(GEN6_RCGCTL1);
2273 s->rcgctl2 = I915_READ(GEN6_RCGCTL2);
2274 s->rstctl = I915_READ(GEN6_RSTCTL);
2275 s->misccpctl = I915_READ(GEN7_MISCCPCTL);
2276
2277 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2278 s->gfxpause = I915_READ(GEN6_GFXPAUSE);
2279 s->rpdeuhwtc = I915_READ(GEN6_RPDEUHWTC);
2280 s->rpdeuc = I915_READ(GEN6_RPDEUC);
2281 s->ecobus = I915_READ(ECOBUS);
2282 s->pwrdwnupctl = I915_READ(VLV_PWRDWNUPCTL);
2283 s->rp_down_timeout = I915_READ(GEN6_RP_DOWN_TIMEOUT);
2284 s->rp_deucsw = I915_READ(GEN6_RPDEUCSW);
2285 s->rcubmabdtmr = I915_READ(GEN6_RCUBMABDTMR);
2286 s->rcedata = I915_READ(VLV_RCEDATA);
2287 s->spare2gh = I915_READ(VLV_SPAREG2H);
2288
2289 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2290 s->gt_imr = I915_READ(GTIMR);
2291 s->gt_ier = I915_READ(GTIER);
2292 s->pm_imr = I915_READ(GEN6_PMIMR);
2293 s->pm_ier = I915_READ(GEN6_PMIER);
2294
2295 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002296 s->gt_scratch[i] = I915_READ(GEN7_GT_SCRATCH(i));
Imre Deakddeea5b2014-05-05 15:19:56 +03002297
2298 /* GT SA CZ domain, 0x100000-0x138124 */
2299 s->tilectl = I915_READ(TILECTL);
2300 s->gt_fifoctl = I915_READ(GTFIFOCTL);
2301 s->gtlc_wake_ctrl = I915_READ(VLV_GTLC_WAKE_CTRL);
2302 s->gtlc_survive = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2303 s->pmwgicz = I915_READ(VLV_PMWGICZ);
2304
2305 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2306 s->gu_ctl0 = I915_READ(VLV_GU_CTL0);
2307 s->gu_ctl1 = I915_READ(VLV_GU_CTL1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002308 s->pcbr = I915_READ(VLV_PCBR);
Imre Deakddeea5b2014-05-05 15:19:56 +03002309 s->clock_gate_dis2 = I915_READ(VLV_GUNIT_CLOCK_GATE2);
2310
2311 /*
2312 * Not saving any of:
2313 * DFT, 0x9800-0x9EC0
2314 * SARB, 0xB000-0xB1FC
2315 * GAC, 0x5208-0x524C, 0x14000-0x14C000
2316 * PCI CFG
2317 */
2318}
2319
2320static void vlv_restore_gunit_s0ix_state(struct drm_i915_private *dev_priv)
2321{
2322 struct vlv_s0ix_state *s = &dev_priv->vlv_s0ix_state;
2323 u32 val;
2324 int i;
2325
2326 /* GAM 0x4000-0x4770 */
2327 I915_WRITE(GEN7_WR_WATERMARK, s->wr_watermark);
2328 I915_WRITE(GEN7_GFX_PRIO_CTRL, s->gfx_prio_ctrl);
2329 I915_WRITE(ARB_MODE, s->arb_mode | (0xffff << 16));
2330 I915_WRITE(GEN7_GFX_PEND_TLB0, s->gfx_pend_tlb0);
2331 I915_WRITE(GEN7_GFX_PEND_TLB1, s->gfx_pend_tlb1);
2332
2333 for (i = 0; i < ARRAY_SIZE(s->lra_limits); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002334 I915_WRITE(GEN7_LRA_LIMITS(i), s->lra_limits[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002335
2336 I915_WRITE(GEN7_MEDIA_MAX_REQ_COUNT, s->media_max_req_count);
Imre Deakb5f1c972015-04-15 16:52:30 -07002337 I915_WRITE(GEN7_GFX_MAX_REQ_COUNT, s->gfx_max_req_count);
Imre Deakddeea5b2014-05-05 15:19:56 +03002338
2339 I915_WRITE(RENDER_HWS_PGA_GEN7, s->render_hwsp);
2340 I915_WRITE(GAM_ECOCHK, s->ecochk);
2341 I915_WRITE(BSD_HWS_PGA_GEN7, s->bsd_hwsp);
2342 I915_WRITE(BLT_HWS_PGA_GEN7, s->blt_hwsp);
2343
2344 I915_WRITE(GEN7_TLB_RD_ADDR, s->tlb_rd_addr);
2345
2346 /* MBC 0x9024-0x91D0, 0x8500 */
2347 I915_WRITE(VLV_G3DCTL, s->g3dctl);
2348 I915_WRITE(VLV_GSCKGCTL, s->gsckgctl);
2349 I915_WRITE(GEN6_MBCTL, s->mbctl);
2350
2351 /* GCP 0x9400-0x9424, 0x8100-0x810C */
2352 I915_WRITE(GEN6_UCGCTL1, s->ucgctl1);
2353 I915_WRITE(GEN6_UCGCTL3, s->ucgctl3);
2354 I915_WRITE(GEN6_RCGCTL1, s->rcgctl1);
2355 I915_WRITE(GEN6_RCGCTL2, s->rcgctl2);
2356 I915_WRITE(GEN6_RSTCTL, s->rstctl);
2357 I915_WRITE(GEN7_MISCCPCTL, s->misccpctl);
2358
2359 /* GPM 0xA000-0xAA84, 0x8000-0x80FC */
2360 I915_WRITE(GEN6_GFXPAUSE, s->gfxpause);
2361 I915_WRITE(GEN6_RPDEUHWTC, s->rpdeuhwtc);
2362 I915_WRITE(GEN6_RPDEUC, s->rpdeuc);
2363 I915_WRITE(ECOBUS, s->ecobus);
2364 I915_WRITE(VLV_PWRDWNUPCTL, s->pwrdwnupctl);
2365 I915_WRITE(GEN6_RP_DOWN_TIMEOUT,s->rp_down_timeout);
2366 I915_WRITE(GEN6_RPDEUCSW, s->rp_deucsw);
2367 I915_WRITE(GEN6_RCUBMABDTMR, s->rcubmabdtmr);
2368 I915_WRITE(VLV_RCEDATA, s->rcedata);
2369 I915_WRITE(VLV_SPAREG2H, s->spare2gh);
2370
2371 /* Display CZ domain, 0x4400C-0x4402C, 0x4F000-0x4F11F */
2372 I915_WRITE(GTIMR, s->gt_imr);
2373 I915_WRITE(GTIER, s->gt_ier);
2374 I915_WRITE(GEN6_PMIMR, s->pm_imr);
2375 I915_WRITE(GEN6_PMIER, s->pm_ier);
2376
2377 for (i = 0; i < ARRAY_SIZE(s->gt_scratch); i++)
Ville Syrjälä22dfe792015-09-18 20:03:16 +03002378 I915_WRITE(GEN7_GT_SCRATCH(i), s->gt_scratch[i]);
Imre Deakddeea5b2014-05-05 15:19:56 +03002379
2380 /* GT SA CZ domain, 0x100000-0x138124 */
2381 I915_WRITE(TILECTL, s->tilectl);
2382 I915_WRITE(GTFIFOCTL, s->gt_fifoctl);
2383 /*
2384 * Preserve the GT allow wake and GFX force clock bit, they are not
2385 * be restored, as they are used to control the s0ix suspend/resume
2386 * sequence by the caller.
2387 */
2388 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2389 val &= VLV_GTLC_ALLOWWAKEREQ;
2390 val |= s->gtlc_wake_ctrl & ~VLV_GTLC_ALLOWWAKEREQ;
2391 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2392
2393 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2394 val &= VLV_GFX_CLK_FORCE_ON_BIT;
2395 val |= s->gtlc_survive & ~VLV_GFX_CLK_FORCE_ON_BIT;
2396 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2397
2398 I915_WRITE(VLV_PMWGICZ, s->pmwgicz);
2399
2400 /* Gunit-Display CZ domain, 0x182028-0x1821CF */
2401 I915_WRITE(VLV_GU_CTL0, s->gu_ctl0);
2402 I915_WRITE(VLV_GU_CTL1, s->gu_ctl1);
Jesse Barnes9c252102015-04-01 14:22:57 -07002403 I915_WRITE(VLV_PCBR, s->pcbr);
Imre Deakddeea5b2014-05-05 15:19:56 +03002404 I915_WRITE(VLV_GUNIT_CLOCK_GATE2, s->clock_gate_dis2);
2405}
2406
Chris Wilson3dd14c02017-04-21 14:58:15 +01002407static int vlv_wait_for_pw_status(struct drm_i915_private *dev_priv,
2408 u32 mask, u32 val)
2409{
2410 /* The HW does not like us polling for PW_STATUS frequently, so
2411 * use the sleeping loop rather than risk the busy spin within
2412 * intel_wait_for_register().
2413 *
2414 * Transitioning between RC6 states should be at most 2ms (see
2415 * valleyview_enable_rps) so use a 3ms timeout.
2416 */
2417 return wait_for((I915_READ_NOTRACE(VLV_GTLC_PW_STATUS) & mask) == val,
2418 3);
2419}
2420
Imre Deak650ad972014-04-18 16:35:02 +03002421int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool force_on)
2422{
2423 u32 val;
2424 int err;
2425
Imre Deak650ad972014-04-18 16:35:02 +03002426 val = I915_READ(VLV_GTLC_SURVIVABILITY_REG);
2427 val &= ~VLV_GFX_CLK_FORCE_ON_BIT;
2428 if (force_on)
2429 val |= VLV_GFX_CLK_FORCE_ON_BIT;
2430 I915_WRITE(VLV_GTLC_SURVIVABILITY_REG, val);
2431
2432 if (!force_on)
2433 return 0;
2434
Chris Wilsonc6ddc5f2016-06-30 15:32:46 +01002435 err = intel_wait_for_register(dev_priv,
2436 VLV_GTLC_SURVIVABILITY_REG,
2437 VLV_GFX_CLK_STATUS_BIT,
2438 VLV_GFX_CLK_STATUS_BIT,
2439 20);
Imre Deak650ad972014-04-18 16:35:02 +03002440 if (err)
2441 DRM_ERROR("timeout waiting for GFX clock force-on (%08x)\n",
2442 I915_READ(VLV_GTLC_SURVIVABILITY_REG));
2443
2444 return err;
Imre Deak650ad972014-04-18 16:35:02 +03002445}
2446
Imre Deakddeea5b2014-05-05 15:19:56 +03002447static int vlv_allow_gt_wake(struct drm_i915_private *dev_priv, bool allow)
2448{
Chris Wilson3dd14c02017-04-21 14:58:15 +01002449 u32 mask;
Imre Deakddeea5b2014-05-05 15:19:56 +03002450 u32 val;
Chris Wilson3dd14c02017-04-21 14:58:15 +01002451 int err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002452
2453 val = I915_READ(VLV_GTLC_WAKE_CTRL);
2454 val &= ~VLV_GTLC_ALLOWWAKEREQ;
2455 if (allow)
2456 val |= VLV_GTLC_ALLOWWAKEREQ;
2457 I915_WRITE(VLV_GTLC_WAKE_CTRL, val);
2458 POSTING_READ(VLV_GTLC_WAKE_CTRL);
2459
Chris Wilson3dd14c02017-04-21 14:58:15 +01002460 mask = VLV_GTLC_ALLOWWAKEACK;
2461 val = allow ? mask : 0;
2462
2463 err = vlv_wait_for_pw_status(dev_priv, mask, val);
Imre Deakddeea5b2014-05-05 15:19:56 +03002464 if (err)
2465 DRM_ERROR("timeout disabling GT waking\n");
Chris Wilsonb2736692016-06-30 15:32:47 +01002466
Imre Deakddeea5b2014-05-05 15:19:56 +03002467 return err;
Imre Deakddeea5b2014-05-05 15:19:56 +03002468}
2469
Chris Wilson3dd14c02017-04-21 14:58:15 +01002470static void vlv_wait_for_gt_wells(struct drm_i915_private *dev_priv,
2471 bool wait_for_on)
Imre Deakddeea5b2014-05-05 15:19:56 +03002472{
2473 u32 mask;
2474 u32 val;
Imre Deakddeea5b2014-05-05 15:19:56 +03002475
2476 mask = VLV_GTLC_PW_MEDIA_STATUS_MASK | VLV_GTLC_PW_RENDER_STATUS_MASK;
2477 val = wait_for_on ? mask : 0;
Imre Deakddeea5b2014-05-05 15:19:56 +03002478
2479 /*
2480 * RC6 transitioning can be delayed up to 2 msec (see
2481 * valleyview_enable_rps), use 3 msec for safety.
2482 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002483 if (vlv_wait_for_pw_status(dev_priv, mask, val))
Imre Deakddeea5b2014-05-05 15:19:56 +03002484 DRM_ERROR("timeout waiting for GT wells to go %s\n",
Jani Nikula87ad3212016-01-14 12:53:34 +02002485 onoff(wait_for_on));
Imre Deakddeea5b2014-05-05 15:19:56 +03002486}
2487
2488static void vlv_check_no_gt_access(struct drm_i915_private *dev_priv)
2489{
2490 if (!(I915_READ(VLV_GTLC_PW_STATUS) & VLV_GTLC_ALLOWWAKEERR))
2491 return;
2492
Daniel Vetter6fa283b2016-01-19 21:00:56 +01002493 DRM_DEBUG_DRIVER("GT register access while GT waking disabled\n");
Imre Deakddeea5b2014-05-05 15:19:56 +03002494 I915_WRITE(VLV_GTLC_PW_STATUS, VLV_GTLC_ALLOWWAKEERR);
2495}
2496
Sagar Kambleebc32822014-08-13 23:07:05 +05302497static int vlv_suspend_complete(struct drm_i915_private *dev_priv)
Imre Deakddeea5b2014-05-05 15:19:56 +03002498{
2499 u32 mask;
2500 int err;
2501
2502 /*
2503 * Bspec defines the following GT well on flags as debug only, so
2504 * don't treat them as hard failures.
2505 */
Chris Wilson3dd14c02017-04-21 14:58:15 +01002506 vlv_wait_for_gt_wells(dev_priv, false);
Imre Deakddeea5b2014-05-05 15:19:56 +03002507
2508 mask = VLV_GTLC_RENDER_CTX_EXISTS | VLV_GTLC_MEDIA_CTX_EXISTS;
2509 WARN_ON((I915_READ(VLV_GTLC_WAKE_CTRL) & mask) != mask);
2510
2511 vlv_check_no_gt_access(dev_priv);
2512
2513 err = vlv_force_gfx_clock(dev_priv, true);
2514 if (err)
2515 goto err1;
2516
2517 err = vlv_allow_gt_wake(dev_priv, false);
2518 if (err)
2519 goto err2;
Deepak S98711162014-12-12 14:18:16 +05302520
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002521 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302522 vlv_save_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002523
2524 err = vlv_force_gfx_clock(dev_priv, false);
2525 if (err)
2526 goto err2;
2527
2528 return 0;
2529
2530err2:
2531 /* For safety always re-enable waking and disable gfx clock forcing */
2532 vlv_allow_gt_wake(dev_priv, true);
2533err1:
2534 vlv_force_gfx_clock(dev_priv, false);
2535
2536 return err;
2537}
2538
Sagar Kamble016970b2014-08-13 23:07:06 +05302539static int vlv_resume_prepare(struct drm_i915_private *dev_priv,
2540 bool rpm_resume)
Imre Deakddeea5b2014-05-05 15:19:56 +03002541{
Imre Deakddeea5b2014-05-05 15:19:56 +03002542 int err;
2543 int ret;
2544
2545 /*
2546 * If any of the steps fail just try to continue, that's the best we
2547 * can do at this point. Return the first error code (which will also
2548 * leave RPM permanently disabled).
2549 */
2550 ret = vlv_force_gfx_clock(dev_priv, true);
2551
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002552 if (!IS_CHERRYVIEW(dev_priv))
Deepak S98711162014-12-12 14:18:16 +05302553 vlv_restore_gunit_s0ix_state(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002554
2555 err = vlv_allow_gt_wake(dev_priv, true);
2556 if (!ret)
2557 ret = err;
2558
2559 err = vlv_force_gfx_clock(dev_priv, false);
2560 if (!ret)
2561 ret = err;
2562
2563 vlv_check_no_gt_access(dev_priv);
2564
Chris Wilson7c108fd2016-10-24 13:42:18 +01002565 if (rpm_resume)
Ville Syrjälä46f16e62016-10-31 22:37:22 +02002566 intel_init_clock_gating(dev_priv);
Imre Deakddeea5b2014-05-05 15:19:56 +03002567
2568 return ret;
2569}
2570
David Weinehallc49d13e2016-08-22 13:32:42 +03002571static int intel_runtime_suspend(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002572{
David Weinehallc49d13e2016-08-22 13:32:42 +03002573 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002574 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002575 struct drm_i915_private *dev_priv = to_i915(dev);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002576 int ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002577
Chris Wilsonfb6db0f2017-12-01 11:30:30 +00002578 if (WARN_ON_ONCE(!(dev_priv->gt_pm.rc6.enabled && HAS_RC6(dev_priv))))
Imre Deakc6df39b2014-04-14 20:24:29 +03002579 return -ENODEV;
2580
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002581 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002582 return -ENODEV;
2583
Paulo Zanoni8a187452013-12-06 20:32:13 -02002584 DRM_DEBUG_KMS("Suspending device\n");
2585
Imre Deak1f814da2015-12-16 02:52:19 +02002586 disable_rpm_wakeref_asserts(dev_priv);
2587
Imre Deakd6102972014-05-07 19:57:49 +03002588 /*
2589 * We are safe here against re-faults, since the fault handler takes
2590 * an RPM reference.
2591 */
Chris Wilson7c108fd2016-10-24 13:42:18 +01002592 i915_gem_runtime_suspend(dev_priv);
Imre Deakd6102972014-05-07 19:57:49 +03002593
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00002594 intel_guc_suspend(dev_priv);
Alex Daia1c41992015-09-30 09:46:37 -07002595
Imre Deak2eb52522014-11-19 15:30:05 +02002596 intel_runtime_pm_disable_interrupts(dev_priv);
Imre Deakb5478bc2014-04-14 20:24:37 +03002597
Hans de Goede01c799c2017-11-14 14:55:18 +01002598 intel_uncore_suspend(dev_priv);
2599
Imre Deak507e1262016-04-20 20:27:54 +03002600 ret = 0;
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002601 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002602 bxt_display_core_uninit(dev_priv);
2603 bxt_enable_dc9(dev_priv);
2604 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
2605 hsw_enable_pc8(dev_priv);
2606 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
2607 ret = vlv_suspend_complete(dev_priv);
2608 }
2609
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002610 if (ret) {
2611 DRM_ERROR("Runtime suspend failed, disabling it (%d)\n", ret);
Hans de Goede01c799c2017-11-14 14:55:18 +01002612 intel_uncore_runtime_resume(dev_priv);
2613
Daniel Vetterb9632912014-09-30 10:56:44 +02002614 intel_runtime_pm_enable_interrupts(dev_priv);
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002615
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302616 intel_guc_resume(dev_priv);
2617
2618 i915_gem_init_swizzling(dev_priv);
2619 i915_gem_restore_fences(dev_priv);
2620
Imre Deak1f814da2015-12-16 02:52:19 +02002621 enable_rpm_wakeref_asserts(dev_priv);
2622
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002623 return ret;
2624 }
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002625
Imre Deak1f814da2015-12-16 02:52:19 +02002626 enable_rpm_wakeref_asserts(dev_priv);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002627 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002628
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02002629 if (intel_uncore_arm_unclaimed_mmio_detection(dev_priv))
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002630 DRM_ERROR("Unclaimed access detected prior to suspending\n");
2631
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002632 dev_priv->runtime_pm.suspended = true;
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002633
2634 /*
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002635 * FIXME: We really should find a document that references the arguments
2636 * used below!
Kristen Carlson Accardi1fb23622014-01-14 15:36:15 -08002637 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002638 if (IS_BROADWELL(dev_priv)) {
Paulo Zanonid37ae192015-07-30 18:20:29 -03002639 /*
2640 * On Broadwell, if we use PCI_D1 the PCH DDI ports will stop
2641 * being detected, and the call we do at intel_runtime_resume()
2642 * won't be able to restore them. Since PCI_D3hot matches the
2643 * actual specification and appears to be working, use it.
2644 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002645 intel_opregion_notify_adapter(dev_priv, PCI_D3hot);
Paulo Zanonid37ae192015-07-30 18:20:29 -03002646 } else {
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002647 /*
2648 * current versions of firmware which depend on this opregion
2649 * notification have repurposed the D1 definition to mean
2650 * "runtime suspended" vs. what you would normally expect (D3)
2651 * to distinguish it from notifications that might be sent via
2652 * the suspend path.
2653 */
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002654 intel_opregion_notify_adapter(dev_priv, PCI_D1);
Paulo Zanonic8a0bd42014-08-21 17:09:38 -03002655 }
Paulo Zanoni8a187452013-12-06 20:32:13 -02002656
Mika Kuoppala59bad942015-01-16 11:34:40 +02002657 assert_forcewakes_inactive(dev_priv);
Chris Wilsondc9fb092015-01-16 11:34:34 +02002658
Ander Conselvan de Oliveira21d6e0b2017-01-20 16:28:43 +02002659 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Lyude19625e82016-06-21 17:03:44 -04002660 intel_hpd_poll_init(dev_priv);
2661
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03002662 DRM_DEBUG_KMS("Device suspended\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002663 return 0;
2664}
2665
David Weinehallc49d13e2016-08-22 13:32:42 +03002666static int intel_runtime_resume(struct device *kdev)
Paulo Zanoni8a187452013-12-06 20:32:13 -02002667{
David Weinehallc49d13e2016-08-22 13:32:42 +03002668 struct pci_dev *pdev = to_pci_dev(kdev);
Paulo Zanoni8a187452013-12-06 20:32:13 -02002669 struct drm_device *dev = pci_get_drvdata(pdev);
Chris Wilsonfac5e232016-07-04 11:34:36 +01002670 struct drm_i915_private *dev_priv = to_i915(dev);
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002671 int ret = 0;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002672
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002673 if (WARN_ON_ONCE(!HAS_RUNTIME_PM(dev_priv)))
Imre Deak604effb2014-08-26 13:26:56 +03002674 return -ENODEV;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002675
2676 DRM_DEBUG_KMS("Resuming device\n");
2677
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002678 WARN_ON_ONCE(atomic_read(&dev_priv->runtime_pm.wakeref_count));
Imre Deak1f814da2015-12-16 02:52:19 +02002679 disable_rpm_wakeref_asserts(dev_priv);
2680
Chris Wilson6f9f4b72016-05-23 15:08:09 +01002681 intel_opregion_notify_adapter(dev_priv, PCI_D0);
Sagar Arun Kamblead1443f2017-10-10 22:30:04 +01002682 dev_priv->runtime_pm.suspended = false;
Mika Kuoppala55ec45c2015-12-15 16:25:08 +02002683 if (intel_uncore_unclaimed_mmio(dev_priv))
2684 DRM_DEBUG_DRIVER("Unclaimed access during suspend, bios?\n");
Paulo Zanoni8a187452013-12-06 20:32:13 -02002685
Rodrigo Vivib9fd7992016-12-16 17:42:25 +02002686 if (IS_GEN9_LP(dev_priv)) {
Imre Deak507e1262016-04-20 20:27:54 +03002687 bxt_disable_dc9(dev_priv);
2688 bxt_display_core_init(dev_priv, true);
Imre Deakf62c79b2016-04-20 20:27:57 +03002689 if (dev_priv->csr.dmc_payload &&
2690 (dev_priv->csr.allowed_dc_mask & DC_STATE_EN_UPTO_DC5))
2691 gen9_enable_dc5(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002692 } else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002693 hsw_disable_pc8(dev_priv);
Imre Deak507e1262016-04-20 20:27:54 +03002694 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002695 ret = vlv_resume_prepare(dev_priv, true);
Imre Deak507e1262016-04-20 20:27:54 +03002696 }
Paulo Zanoni1a5df182014-10-27 17:54:32 -02002697
Hans de Goedebedf4d72017-11-14 14:55:17 +01002698 intel_uncore_runtime_resume(dev_priv);
2699
Sagar Arun Kamble1ed21cb2018-01-24 21:16:57 +05302700 intel_runtime_pm_enable_interrupts(dev_priv);
2701
2702 intel_guc_resume(dev_priv);
2703
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002704 /*
2705 * No point of rolling back things in case of an error, as the best
2706 * we can do is to hope that things will still work (and disable RPM).
2707 */
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00002708 i915_gem_init_swizzling(dev_priv);
Chris Wilson83bf6d52017-02-03 12:57:17 +00002709 i915_gem_restore_fences(dev_priv);
Imre Deak92b806d2014-04-14 20:24:39 +03002710
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002711 /*
2712 * On VLV/CHV display interrupts are part of the display
2713 * power well, so hpd is reinitialized from there. For
2714 * everyone else do it here.
2715 */
Wayne Boyer666a4532015-12-09 12:29:35 -08002716 if (!IS_VALLEYVIEW(dev_priv) && !IS_CHERRYVIEW(dev_priv))
Ville Syrjälä08d8a232015-08-27 23:56:08 +03002717 intel_hpd_init(dev_priv);
2718
Kumar, Mahesh2503a0f2017-08-17 19:15:28 +05302719 intel_enable_ipc(dev_priv);
2720
Imre Deak1f814da2015-12-16 02:52:19 +02002721 enable_rpm_wakeref_asserts(dev_priv);
2722
Imre Deak0ab9cfe2014-04-15 16:39:45 +03002723 if (ret)
2724 DRM_ERROR("Runtime resume failed, disabling it (%d)\n", ret);
2725 else
2726 DRM_DEBUG_KMS("Device resumed\n");
2727
2728 return ret;
Paulo Zanoni8a187452013-12-06 20:32:13 -02002729}
2730
Chris Wilson42f55512016-06-24 14:00:26 +01002731const struct dev_pm_ops i915_pm_ops = {
Imre Deak5545dbb2014-10-23 19:23:28 +03002732 /*
2733 * S0ix (via system suspend) and S3 event handlers [PMSG_SUSPEND,
2734 * PMSG_RESUME]
2735 */
Akshay Joshi0206e352011-08-16 15:34:10 -04002736 .suspend = i915_pm_suspend,
Imre Deak76c4b252014-04-01 19:55:22 +03002737 .suspend_late = i915_pm_suspend_late,
2738 .resume_early = i915_pm_resume_early,
Akshay Joshi0206e352011-08-16 15:34:10 -04002739 .resume = i915_pm_resume,
Imre Deak5545dbb2014-10-23 19:23:28 +03002740
2741 /*
2742 * S4 event handlers
2743 * @freeze, @freeze_late : called (1) before creating the
2744 * hibernation image [PMSG_FREEZE] and
2745 * (2) after rebooting, before restoring
2746 * the image [PMSG_QUIESCE]
2747 * @thaw, @thaw_early : called (1) after creating the hibernation
2748 * image, before writing it [PMSG_THAW]
2749 * and (2) after failing to create or
2750 * restore the image [PMSG_RECOVER]
2751 * @poweroff, @poweroff_late: called after writing the hibernation
2752 * image, before rebooting [PMSG_HIBERNATE]
2753 * @restore, @restore_early : called after rebooting and restoring the
2754 * hibernation image [PMSG_RESTORE]
2755 */
Chris Wilson1f19ac22016-05-14 07:26:32 +01002756 .freeze = i915_pm_freeze,
2757 .freeze_late = i915_pm_freeze_late,
2758 .thaw_early = i915_pm_thaw_early,
2759 .thaw = i915_pm_thaw,
Imre Deak36d61e62014-10-23 19:23:24 +03002760 .poweroff = i915_pm_suspend,
Imre Deakab3be732015-03-02 13:04:41 +02002761 .poweroff_late = i915_pm_poweroff_late,
Chris Wilson1f19ac22016-05-14 07:26:32 +01002762 .restore_early = i915_pm_restore_early,
2763 .restore = i915_pm_restore,
Imre Deak5545dbb2014-10-23 19:23:28 +03002764
2765 /* S0ix (via runtime suspend) event handlers */
Paulo Zanoni97bea202014-03-07 20:12:33 -03002766 .runtime_suspend = intel_runtime_suspend,
2767 .runtime_resume = intel_runtime_resume,
Zhenyu Wangcbda12d2009-12-16 13:36:10 +08002768};
2769
Laurent Pinchart78b68552012-05-17 13:27:22 +02002770static const struct vm_operations_struct i915_gem_vm_ops = {
Jesse Barnesde151cf2008-11-12 10:03:55 -08002771 .fault = i915_gem_fault,
Jesse Barnesab00b3e2009-02-11 14:01:46 -08002772 .open = drm_gem_vm_open,
2773 .close = drm_gem_vm_close,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002774};
2775
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002776static const struct file_operations i915_driver_fops = {
2777 .owner = THIS_MODULE,
2778 .open = drm_open,
2779 .release = drm_release,
2780 .unlocked_ioctl = drm_ioctl,
2781 .mmap = drm_gem_mmap,
2782 .poll = drm_poll,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002783 .read = drm_read,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002784 .compat_ioctl = i915_compat_ioctl,
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002785 .llseek = noop_llseek,
2786};
2787
Chris Wilson0673ad42016-06-24 14:00:22 +01002788static int
2789i915_gem_reject_pin_ioctl(struct drm_device *dev, void *data,
2790 struct drm_file *file)
2791{
2792 return -ENODEV;
2793}
2794
2795static const struct drm_ioctl_desc i915_ioctls[] = {
2796 DRM_IOCTL_DEF_DRV(I915_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2797 DRM_IOCTL_DEF_DRV(I915_FLUSH, drm_noop, DRM_AUTH),
2798 DRM_IOCTL_DEF_DRV(I915_FLIP, drm_noop, DRM_AUTH),
2799 DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, drm_noop, DRM_AUTH),
2800 DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, drm_noop, DRM_AUTH),
2801 DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, drm_noop, DRM_AUTH),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002802 DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002803 DRM_IOCTL_DEF_DRV(I915_SETPARAM, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2804 DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
2805 DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
2806 DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2807 DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, drm_noop, DRM_AUTH),
2808 DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2809 DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2810 DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, drm_noop, DRM_AUTH),
2811 DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, drm_noop, DRM_AUTH),
2812 DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2813 DRM_IOCTL_DEF_DRV(I915_GEM_INIT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002814 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer_ioctl, DRM_AUTH),
2815 DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2_WR, i915_gem_execbuffer2_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002816 DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2817 DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_reject_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY),
2818 DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2819 DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_RENDER_ALLOW),
2820 DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_RENDER_ALLOW),
2821 DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2822 DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2823 DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
2824 DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_RENDER_ALLOW),
2825 DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_RENDER_ALLOW),
2826 DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_RENDER_ALLOW),
2827 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_RENDER_ALLOW),
2828 DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_RENDER_ALLOW),
2829 DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_RENDER_ALLOW),
2830 DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_RENDER_ALLOW),
Chris Wilson111dbca2017-01-10 12:10:44 +00002831 DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling_ioctl, DRM_RENDER_ALLOW),
2832 DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling_ioctl, DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002833 DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_RENDER_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002834 DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id_ioctl, 0),
Chris Wilson0673ad42016-06-24 14:00:22 +01002835 DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_RENDER_ALLOW),
2836 DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
2837 DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Ville Syrjälä6a20fe72018-02-07 18:48:41 +02002838 DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey_ioctl, DRM_MASTER|DRM_CONTROL_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002839 DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, drm_noop, DRM_MASTER|DRM_CONTROL_ALLOW),
2840 DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
2841 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_RENDER_ALLOW),
2842 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_RENDER_ALLOW),
2843 DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_RENDER_ALLOW),
2844 DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_gem_context_reset_stats_ioctl, DRM_RENDER_ALLOW),
2845 DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_RENDER_ALLOW),
2846 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_GETPARAM, i915_gem_context_getparam_ioctl, DRM_RENDER_ALLOW),
2847 DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_SETPARAM, i915_gem_context_setparam_ioctl, DRM_RENDER_ALLOW),
Robert Braggeec688e2016-11-07 19:49:47 +00002848 DRM_IOCTL_DEF_DRV(I915_PERF_OPEN, i915_perf_open_ioctl, DRM_RENDER_ALLOW),
Lionel Landwerlinf89823c2017-08-03 18:05:50 +01002849 DRM_IOCTL_DEF_DRV(I915_PERF_ADD_CONFIG, i915_perf_add_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
2850 DRM_IOCTL_DEF_DRV(I915_PERF_REMOVE_CONFIG, i915_perf_remove_config_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
Chris Wilson0673ad42016-06-24 14:00:22 +01002851};
2852
Linus Torvalds1da177e2005-04-16 15:20:36 -07002853static struct drm_driver driver = {
Michael Witten0c547812011-08-25 17:55:54 +00002854 /* Don't use MTRRs here; the Xserver or userspace app should
2855 * deal with them for Intel hardware.
Dave Airlie792d2b92005-11-11 23:30:27 +11002856 */
Eric Anholt673a3942008-07-30 12:06:12 -07002857 .driver_features =
Kristian Høgsberg10ba5012013-08-25 18:29:01 +02002858 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM | DRIVER_PRIME |
Jason Ekstrandcf6e7ba2017-08-15 15:57:33 +01002859 DRIVER_RENDER | DRIVER_MODESET | DRIVER_ATOMIC | DRIVER_SYNCOBJ,
Chris Wilsoncad36882017-02-10 16:35:21 +00002860 .release = i915_driver_release,
Eric Anholt673a3942008-07-30 12:06:12 -07002861 .open = i915_driver_open,
Dave Airlie22eae942005-11-10 22:16:34 +11002862 .lastclose = i915_driver_lastclose,
Eric Anholt673a3942008-07-30 12:06:12 -07002863 .postclose = i915_driver_postclose,
Rafael J. Wysockid8e29202010-01-09 00:45:33 +01002864
Chris Wilsonb1f788c2016-08-04 07:52:45 +01002865 .gem_close_object = i915_gem_close_object,
Chris Wilsonf0cd5182016-10-28 13:58:43 +01002866 .gem_free_object_unlocked = i915_gem_free_object,
Jesse Barnesde151cf2008-11-12 10:03:55 -08002867 .gem_vm_ops = &i915_gem_vm_ops,
Daniel Vetter1286ff72012-05-10 15:25:09 +02002868
2869 .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
2870 .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
2871 .gem_prime_export = i915_gem_prime_export,
2872 .gem_prime_import = i915_gem_prime_import,
2873
Dave Airlieff72145b2011-02-07 12:16:14 +10002874 .dumb_create = i915_gem_dumb_create,
Dave Airlieda6b51d2014-12-24 13:11:17 +10002875 .dumb_map_offset = i915_gem_mmap_gtt,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002876 .ioctls = i915_ioctls,
Chris Wilson0673ad42016-06-24 14:00:22 +01002877 .num_ioctls = ARRAY_SIZE(i915_ioctls),
Arjan van de Vene08e96d2011-10-31 07:28:57 -07002878 .fops = &i915_driver_fops,
Dave Airlie22eae942005-11-10 22:16:34 +11002879 .name = DRIVER_NAME,
2880 .desc = DRIVER_DESC,
2881 .date = DRIVER_DATE,
2882 .major = DRIVER_MAJOR,
2883 .minor = DRIVER_MINOR,
2884 .patchlevel = DRIVER_PATCHLEVEL,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885};
Chris Wilson66d9cb52017-02-13 17:15:17 +00002886
2887#if IS_ENABLED(CONFIG_DRM_I915_SELFTEST)
2888#include "selftests/mock_drm.c"
2889#endif