blob: 1c5a1558166945fc5af4e395e8d3f074dabb1d2e [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200222#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300223#define DSI_MAX_NR_LANES 5
224
225enum dsi_lane_function {
226 DSI_LANE_UNUSED = 0,
227 DSI_LANE_CLK,
228 DSI_LANE_DATA1,
229 DSI_LANE_DATA2,
230 DSI_LANE_DATA3,
231 DSI_LANE_DATA4,
232};
233
234struct dsi_lane_config {
235 enum dsi_lane_function function;
236 u8 polarity;
237};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200238
239struct dsi_isr_data {
240 omap_dsi_isr_t isr;
241 void *arg;
242 u32 mask;
243};
244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200245enum fifo_size {
246 DSI_FIFO_SIZE_0 = 0,
247 DSI_FIFO_SIZE_32 = 1,
248 DSI_FIFO_SIZE_64 = 2,
249 DSI_FIFO_SIZE_96 = 3,
250 DSI_FIFO_SIZE_128 = 4,
251};
252
Archit Tanejad6049142011-08-22 11:58:08 +0530253enum dsi_vc_source {
254 DSI_VC_SOURCE_L4 = 0,
255 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256};
257
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200258struct dsi_irq_stats {
259 unsigned long last_reset;
260 unsigned irq_count;
261 unsigned dsi_irqs[32];
262 unsigned vc_irqs[4][32];
263 unsigned cio_irqs[32];
264};
265
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200266struct dsi_isr_tables {
267 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
268 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
270};
271
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272struct dsi_clk_calc_ctx {
273 struct platform_device *dsidev;
274
275 /* inputs */
276
277 const struct omap_dss_dsi_config *config;
278
279 unsigned long req_pck_min, req_pck_nom, req_pck_max;
280
281 /* outputs */
282
283 struct dsi_clock_info dsi_cinfo;
284 struct dispc_clock_info dispc_cinfo;
285
286 struct omap_video_timings dispc_vm;
287 struct omap_dss_dsi_videomode_timings dsi_vm;
288};
289
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300290struct dsi_lp_clock_info {
291 unsigned long lp_clk;
292 u16 lp_clk_div;
293};
294
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530295struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000296 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200297 void __iomem *proto_base;
298 void __iomem *phy_base;
299 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300300
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200301 int module_id;
302
archit tanejaaffe3602011-02-23 08:41:03 +0000303 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200304
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300305 bool is_enabled;
306
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300307 struct clk *dss_clk;
308 struct clk *sys_clk;
309
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200310 struct dispc_clock_info user_dispc_cinfo;
311 struct dsi_clock_info user_dsi_cinfo;
312
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200313 struct dsi_clock_info current_cinfo;
314
Tomi Valkeinen7b71c412014-08-06 15:45:26 +0300315 struct dsi_lp_clock_info user_lp_cinfo;
316 struct dsi_lp_clock_info current_lp_cinfo;
317
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300318 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319 struct regulator *vdds_dsi_reg;
320
321 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530322 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300324 enum fifo_size tx_fifo_size;
325 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530326 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200327 } vc[4];
328
329 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200330 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200331
332 unsigned pll_locked;
333
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200334 spinlock_t irq_lock;
335 struct dsi_isr_tables isr_tables;
336 /* space for a copy used by the interrupt handler */
337 struct dsi_isr_tables isr_tables_copy;
338
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200339 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300340#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200341 unsigned update_bytes;
342#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300345 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200346
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200347 void (*framedone_callback)(int, void *);
348 void *framedone_data;
349
350 struct delayed_work framedone_timeout_work;
351
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200352#ifdef DSI_CATCH_MISSING_TE
353 struct timer_list te_timer;
354#endif
355
356 unsigned long cache_req_pck;
357 unsigned long cache_clk_freq;
358 struct dsi_clock_info cache_cinfo;
359
360 u32 errors;
361 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300362#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200363 ktime_t perf_setup_time;
364 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200365#endif
366 int debug_read;
367 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200368
369#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
370 spinlock_t irq_stats_lock;
371 struct dsi_irq_stats irq_stats;
372#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500373 /* DSI PLL Parameter Ranges */
374 unsigned long regm_max, regn_max;
375 unsigned long regm_dispc_max, regm_dsi_max;
376 unsigned long fint_min, fint_max;
377 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300378
Tomi Valkeinend9820852011-10-12 15:05:59 +0300379 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200380 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530381
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300382 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
383 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300384
385 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530386
387 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530388 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530389 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530390 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530391 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530392
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300393 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530394};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200395
Archit Taneja2e868db2011-05-12 17:26:28 +0530396struct dsi_packet_sent_handler_data {
397 struct platform_device *dsidev;
398 struct completion *completion;
399};
400
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300401struct dsi_module_id_data {
402 u32 address;
403 int id;
404};
405
406static const struct of_device_id dsi_of_match[];
407
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300408#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030409static bool dsi_perf;
410module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200411#endif
412
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530413static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
414{
415 return dev_get_drvdata(&dsidev->dev);
416}
417
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530418static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
419{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300420 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530421}
422
423struct platform_device *dsi_get_dsidev_from_id(int module)
424{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300425 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530426 enum omap_dss_output_id id;
427
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300428 switch (module) {
429 case 0:
430 id = OMAP_DSS_OUTPUT_DSI1;
431 break;
432 case 1:
433 id = OMAP_DSS_OUTPUT_DSI2;
434 break;
435 default:
436 return NULL;
437 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530438
439 out = omap_dss_get_output(id);
440
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300441 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530442}
443
444static inline void dsi_write_reg(struct platform_device *dsidev,
445 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200446{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530447 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200448 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530449
Tomi Valkeinen68104462013-12-17 13:53:28 +0200450 switch(idx.module) {
451 case DSI_PROTO: base = dsi->proto_base; break;
452 case DSI_PHY: base = dsi->phy_base; break;
453 case DSI_PLL: base = dsi->pll_base; break;
454 default: return;
455 }
456
457 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200458}
459
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530460static inline u32 dsi_read_reg(struct platform_device *dsidev,
461 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200462{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530463 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200464 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530465
Tomi Valkeinen68104462013-12-17 13:53:28 +0200466 switch(idx.module) {
467 case DSI_PROTO: base = dsi->proto_base; break;
468 case DSI_PHY: base = dsi->phy_base; break;
469 case DSI_PLL: base = dsi->pll_base; break;
470 default: return 0;
471 }
472
473 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474}
475
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300476static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200477{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530478 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
479 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
480
481 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300484static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200485{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530486 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
487 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
488
489 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200490}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200491
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530492static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200493{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530494 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
495
496 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200497}
498
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200499static void dsi_completion_handler(void *data, u32 mask)
500{
501 complete((struct completion *)data);
502}
503
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530504static inline int wait_for_bit_change(struct platform_device *dsidev,
505 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200506{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300507 unsigned long timeout;
508 ktime_t wait;
509 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200510
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300511 /* first busyloop to see if the bit changes right away */
512 t = 100;
513 while (t-- > 0) {
514 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
515 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200516 }
517
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300518 /* then loop for 500ms, sleeping for 1ms in between */
519 timeout = jiffies + msecs_to_jiffies(500);
520 while (time_before(jiffies, timeout)) {
521 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
522 return value;
523
524 wait = ns_to_ktime(1000 * 1000);
525 set_current_state(TASK_UNINTERRUPTIBLE);
526 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
527 }
528
529 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200530}
531
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530532u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
533{
534 switch (fmt) {
535 case OMAP_DSS_DSI_FMT_RGB888:
536 case OMAP_DSS_DSI_FMT_RGB666:
537 return 24;
538 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
539 return 18;
540 case OMAP_DSS_DSI_FMT_RGB565:
541 return 16;
542 default:
543 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300544 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530545 }
546}
547
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300548#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530549static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200550{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530551 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
552 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200553}
554
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530555static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200556{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530557 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
558 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200559}
560
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530561static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200562{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530563 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200564 ktime_t t, setup_time, trans_time;
565 u32 total_bytes;
566 u32 setup_us, trans_us, total_us;
567
568 if (!dsi_perf)
569 return;
570
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200571 t = ktime_get();
572
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530573 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200574 setup_us = (u32)ktime_to_us(setup_time);
575 if (setup_us == 0)
576 setup_us = 1;
577
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530578 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200579 trans_us = (u32)ktime_to_us(trans_time);
580 if (trans_us == 0)
581 trans_us = 1;
582
583 total_us = setup_us + trans_us;
584
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200585 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200586
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200587 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
588 "%u bytes, %u kbytes/sec\n",
589 name,
590 setup_us,
591 trans_us,
592 total_us,
593 1000*1000 / total_us,
594 total_bytes,
595 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200596}
597#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300598static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
599{
600}
601
602static inline void dsi_perf_mark_start(struct platform_device *dsidev)
603{
604}
605
606static inline void dsi_perf_show(struct platform_device *dsidev,
607 const char *name)
608{
609}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200610#endif
611
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530612static int verbose_irq;
613
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200614static void print_irq_status(u32 status)
615{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200616 if (status == 0)
617 return;
618
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530619 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200620 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200621
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530622#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
623
624 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
625 status,
626 verbose_irq ? PIS(VC0) : "",
627 verbose_irq ? PIS(VC1) : "",
628 verbose_irq ? PIS(VC2) : "",
629 verbose_irq ? PIS(VC3) : "",
630 PIS(WAKEUP),
631 PIS(RESYNC),
632 PIS(PLL_LOCK),
633 PIS(PLL_UNLOCK),
634 PIS(PLL_RECALL),
635 PIS(COMPLEXIO_ERR),
636 PIS(HS_TX_TIMEOUT),
637 PIS(LP_RX_TIMEOUT),
638 PIS(TE_TRIGGER),
639 PIS(ACK_TRIGGER),
640 PIS(SYNC_LOST),
641 PIS(LDO_POWER_GOOD),
642 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200643#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644}
645
646static void print_irq_status_vc(int channel, u32 status)
647{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200648 if (status == 0)
649 return;
650
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530651 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200652 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200653
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530654#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
655
656 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
657 channel,
658 status,
659 PIS(CS),
660 PIS(ECC_CORR),
661 PIS(ECC_NO_CORR),
662 verbose_irq ? PIS(PACKET_SENT) : "",
663 PIS(BTA),
664 PIS(FIFO_TX_OVF),
665 PIS(FIFO_RX_OVF),
666 PIS(FIFO_TX_UDF),
667 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200668#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200669}
670
671static void print_irq_status_cio(u32 status)
672{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200673 if (status == 0)
674 return;
675
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530676#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200677
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530678 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
679 status,
680 PIS(ERRSYNCESC1),
681 PIS(ERRSYNCESC2),
682 PIS(ERRSYNCESC3),
683 PIS(ERRESC1),
684 PIS(ERRESC2),
685 PIS(ERRESC3),
686 PIS(ERRCONTROL1),
687 PIS(ERRCONTROL2),
688 PIS(ERRCONTROL3),
689 PIS(STATEULPS1),
690 PIS(STATEULPS2),
691 PIS(STATEULPS3),
692 PIS(ERRCONTENTIONLP0_1),
693 PIS(ERRCONTENTIONLP1_1),
694 PIS(ERRCONTENTIONLP0_2),
695 PIS(ERRCONTENTIONLP1_2),
696 PIS(ERRCONTENTIONLP0_3),
697 PIS(ERRCONTENTIONLP1_3),
698 PIS(ULPSACTIVENOT_ALL0),
699 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200700#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200701}
702
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200703#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530704static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
705 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200706{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530707 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200708 int i;
709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530712 dsi->irq_stats.irq_count++;
713 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200714
715 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530716 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200717
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530718 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200719
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530720 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200721}
722#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530723#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200724#endif
725
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200726static int debug_irq;
727
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530728static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
729 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200730{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530731 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200732 int i;
733
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200734 if (irqstatus & DSI_IRQ_ERROR_MASK) {
735 DSSERR("DSI error, irqstatus %x\n", irqstatus);
736 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530737 spin_lock(&dsi->errors_lock);
738 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
739 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200740 } else if (debug_irq) {
741 print_irq_status(irqstatus);
742 }
743
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200744 for (i = 0; i < 4; ++i) {
745 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
746 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
747 i, vcstatus[i]);
748 print_irq_status_vc(i, vcstatus[i]);
749 } else if (debug_irq) {
750 print_irq_status_vc(i, vcstatus[i]);
751 }
752 }
753
754 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
755 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
756 print_irq_status_cio(ciostatus);
757 } else if (debug_irq) {
758 print_irq_status_cio(ciostatus);
759 }
760}
761
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200762static void dsi_call_isrs(struct dsi_isr_data *isr_array,
763 unsigned isr_array_size, u32 irqstatus)
764{
765 struct dsi_isr_data *isr_data;
766 int i;
767
768 for (i = 0; i < isr_array_size; i++) {
769 isr_data = &isr_array[i];
770 if (isr_data->isr && isr_data->mask & irqstatus)
771 isr_data->isr(isr_data->arg, irqstatus);
772 }
773}
774
775static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
776 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
777{
778 int i;
779
780 dsi_call_isrs(isr_tables->isr_table,
781 ARRAY_SIZE(isr_tables->isr_table),
782 irqstatus);
783
784 for (i = 0; i < 4; ++i) {
785 if (vcstatus[i] == 0)
786 continue;
787 dsi_call_isrs(isr_tables->isr_table_vc[i],
788 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
789 vcstatus[i]);
790 }
791
792 if (ciostatus != 0)
793 dsi_call_isrs(isr_tables->isr_table_cio,
794 ARRAY_SIZE(isr_tables->isr_table_cio),
795 ciostatus);
796}
797
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200798static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
799{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530800 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530801 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200802 u32 irqstatus, vcstatus[4], ciostatus;
803 int i;
804
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530806 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530807
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300808 if (!dsi->is_enabled)
809 return IRQ_NONE;
810
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530811 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200812
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200814
815 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200816 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530817 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200819 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200820
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530821 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200822 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824
825 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200826 if ((irqstatus & (1 << i)) == 0) {
827 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300829 }
830
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200836 }
837
838 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530839 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200840
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530841 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200842 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530843 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200844 } else {
845 ciostatus = 0;
846 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200847
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200848#ifdef DSI_CATCH_MISSING_TE
849 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200851#endif
852
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853 /* make a copy and unlock, so that isrs can unregister
854 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530855 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
856 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200857
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530858 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200859
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530860 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200861
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200863
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530864 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200865
archit tanejaaffe3602011-02-23 08:41:03 +0000866 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200867}
868
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530869/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530870static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
871 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200872 unsigned isr_array_size, u32 default_mask,
873 const struct dsi_reg enable_reg,
874 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200875{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200876 struct dsi_isr_data *isr_data;
877 u32 mask;
878 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200879 int i;
880
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200881 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200882
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200883 for (i = 0; i < isr_array_size; i++) {
884 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200885
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200886 if (isr_data->isr == NULL)
887 continue;
888
889 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200890 }
891
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530892 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200893 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530894 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
895 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200896
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200897 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530898 dsi_read_reg(dsidev, enable_reg);
899 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900}
901
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530903static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530905 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200906 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200907#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200908 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200909#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530910 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
911 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200912 DSI_IRQENABLE, DSI_IRQSTATUS);
913}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200914
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530915/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530916static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200917{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530918 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
919
920 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
921 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200922 DSI_VC_IRQ_ERROR_MASK,
923 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
924}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200925
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530926/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530927static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200928{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530929 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
930
931 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
932 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200933 DSI_CIO_IRQ_ERROR_MASK,
934 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
935}
936
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530937static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530939 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940 unsigned long flags;
941 int vc;
942
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530943 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200944
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530945 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200946
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530947 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200948 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530949 _omap_dsi_set_irqs_vc(dsidev, vc);
950 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200951
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530952 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200953}
954
955static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
956 struct dsi_isr_data *isr_array, unsigned isr_array_size)
957{
958 struct dsi_isr_data *isr_data;
959 int free_idx;
960 int i;
961
962 BUG_ON(isr == NULL);
963
964 /* check for duplicate entry and find a free slot */
965 free_idx = -1;
966 for (i = 0; i < isr_array_size; i++) {
967 isr_data = &isr_array[i];
968
969 if (isr_data->isr == isr && isr_data->arg == arg &&
970 isr_data->mask == mask) {
971 return -EINVAL;
972 }
973
974 if (isr_data->isr == NULL && free_idx == -1)
975 free_idx = i;
976 }
977
978 if (free_idx == -1)
979 return -EBUSY;
980
981 isr_data = &isr_array[free_idx];
982 isr_data->isr = isr;
983 isr_data->arg = arg;
984 isr_data->mask = mask;
985
986 return 0;
987}
988
989static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
990 struct dsi_isr_data *isr_array, unsigned isr_array_size)
991{
992 struct dsi_isr_data *isr_data;
993 int i;
994
995 for (i = 0; i < isr_array_size; i++) {
996 isr_data = &isr_array[i];
997 if (isr_data->isr != isr || isr_data->arg != arg ||
998 isr_data->mask != mask)
999 continue;
1000
1001 isr_data->isr = NULL;
1002 isr_data->arg = NULL;
1003 isr_data->mask = 0;
1004
1005 return 0;
1006 }
1007
1008 return -EINVAL;
1009}
1010
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301011static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1012 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001013{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301014 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001015 unsigned long flags;
1016 int r;
1017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301020 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1021 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001022
1023 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301024 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027
1028 return r;
1029}
1030
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301031static int dsi_unregister_isr(struct platform_device *dsidev,
1032 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001033{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301034 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001035 unsigned long flags;
1036 int r;
1037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301040 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1041 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001042
1043 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301044 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047
1048 return r;
1049}
1050
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301051static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1052 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001053{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301054 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055 unsigned long flags;
1056 int r;
1057
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301058 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001059
1060 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301061 dsi->isr_tables.isr_table_vc[channel],
1062 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001063
1064 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301065 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301067 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001068
1069 return r;
1070}
1071
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301072static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1073 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001074{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301075 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076 unsigned long flags;
1077 int r;
1078
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301079 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001080
1081 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301082 dsi->isr_tables.isr_table_vc[channel],
1083 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001084
1085 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301086 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301088 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001089
1090 return r;
1091}
1092
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301093static int dsi_register_isr_cio(struct platform_device *dsidev,
1094 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001095{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301096 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001097 unsigned long flags;
1098 int r;
1099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001101
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301102 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1103 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001104
1105 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301106 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301108 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001109
1110 return r;
1111}
1112
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301113static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1114 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001115{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301116 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001117 unsigned long flags;
1118 int r;
1119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301122 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1123 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001124
1125 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301126 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001127
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301128 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001129
1130 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001131}
1132
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301133static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301135 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001136 unsigned long flags;
1137 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301138 spin_lock_irqsave(&dsi->errors_lock, flags);
1139 e = dsi->errors;
1140 dsi->errors = 0;
1141 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001142 return e;
1143}
1144
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001145int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001146{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001147 int r;
1148 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1149
1150 DSSDBG("dsi_runtime_get\n");
1151
1152 r = pm_runtime_get_sync(&dsi->pdev->dev);
1153 WARN_ON(r < 0);
1154 return r < 0 ? r : 0;
1155}
1156
1157void dsi_runtime_put(struct platform_device *dsidev)
1158{
1159 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1160 int r;
1161
1162 DSSDBG("dsi_runtime_put\n");
1163
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001164 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001165 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001166}
1167
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001168static int dsi_regulator_init(struct platform_device *dsidev)
1169{
1170 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1171 struct regulator *vdds_dsi;
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001172 int r;
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001173
1174 if (dsi->vdds_dsi_reg != NULL)
1175 return 0;
1176
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001177 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001178
1179 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001180 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001181 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001182 return PTR_ERR(vdds_dsi);
1183 }
1184
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001185 if (regulator_can_change_voltage(vdds_dsi)) {
1186 r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
1187 if (r) {
1188 devm_regulator_put(vdds_dsi);
1189 DSSERR("can't set the DSI regulator voltage\n");
1190 return r;
1191 }
1192 }
1193
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001194 dsi->vdds_dsi_reg = vdds_dsi;
1195
1196 return 0;
1197}
1198
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301200static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1201 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001202{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301203 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1204
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001205 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301206 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001207 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301208 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301210 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301211 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212 DSSERR("cannot lock PLL when enabling clocks\n");
1213 }
1214}
1215
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217{
1218 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001219 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001220
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001221 /* A dummy read using the SCP interface to any DSIPHY register is
1222 * required after DSIPHY reset to complete the reset of the DSI complex
1223 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301224 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001225
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001226 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1227 b0 = 28;
1228 b1 = 27;
1229 b2 = 26;
1230 } else {
1231 b0 = 24;
1232 b1 = 25;
1233 b2 = 26;
1234 }
1235
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301236#define DSI_FLD_GET(fld, start, end)\
1237 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1238
1239 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1240 DSI_FLD_GET(PLL_STATUS, 0, 0),
1241 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1242 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1243 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1244 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1245 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1246 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1247 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1248
1249#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301252static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001253{
1254 DSSDBG("dsi_if_enable(%d)\n", enable);
1255
1256 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301257 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1261 return -EIO;
1262 }
1263
1264 return 0;
1265}
1266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301267unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001268{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301269 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1270
1271 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001272}
1273
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301274static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001275{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301276 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1277
1278 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001279}
1280
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301281static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001282{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301283 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1284
1285 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001286}
1287
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301288static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001289{
1290 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001291 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001292
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001293 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301294 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001295 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001296 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301297 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301298 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001299 }
1300
1301 return r;
1302}
1303
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001304static int dsi_lp_clock_calc(unsigned long dsi_fclk,
1305 unsigned long lp_clk_min, unsigned long lp_clk_max,
1306 struct dsi_lp_clock_info *lp_cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001307{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001308 unsigned lp_clk_div;
1309 unsigned long lp_clk;
1310
1311 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1312 lp_clk = dsi_fclk / 2 / lp_clk_div;
1313
1314 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1315 return -EINVAL;
1316
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001317 lp_cinfo->lp_clk_div = lp_clk_div;
1318 lp_cinfo->lp_clk = lp_clk;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001319
1320 return 0;
1321}
1322
Tomi Valkeinen57612172012-11-27 17:32:36 +02001323static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001324{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301325 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001326 unsigned long dsi_fclk;
1327 unsigned lp_clk_div;
1328 unsigned long lp_clk;
1329
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001330 lp_clk_div = dsi->user_lp_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001331
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301332 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001333 return -EINVAL;
1334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001336
1337 lp_clk = dsi_fclk / 2 / lp_clk_div;
1338
1339 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001340 dsi->current_lp_cinfo.lp_clk = lp_clk;
1341 dsi->current_lp_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001342
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301343 /* LP_CLK_DIVISOR */
1344 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001345
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301346 /* LP_RX_SYNCHRO_ENABLE */
1347 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001348
1349 return 0;
1350}
1351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355
1356 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301357 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001358}
1359
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301360static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001361{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301362 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1363
1364 WARN_ON(dsi->scp_clk_refcount == 0);
1365 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301366 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001367}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001368
1369enum dsi_pll_power_state {
1370 DSI_PLL_POWER_OFF = 0x0,
1371 DSI_PLL_POWER_ON_HSCLK = 0x1,
1372 DSI_PLL_POWER_ON_ALL = 0x2,
1373 DSI_PLL_POWER_ON_DIV = 0x3,
1374};
1375
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301376static int dsi_pll_power(struct platform_device *dsidev,
1377 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001378{
1379 int t = 0;
1380
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001381 /* DSI-PLL power command 0x3 is not working */
1382 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1383 state == DSI_PLL_POWER_ON_DIV)
1384 state = DSI_PLL_POWER_ON_ALL;
1385
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301386 /* PLL_PWR_CMD */
1387 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001388
1389 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301390 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001391 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001392 DSSERR("Failed to set DSI PLL power mode to %d\n",
1393 state);
1394 return -ENODEV;
1395 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001396 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001397 }
1398
1399 return 0;
1400}
1401
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001402unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1403{
1404 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1405 return clk_get_rate(dsi->sys_clk);
1406}
1407
1408bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1409 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1410{
1411 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1412 int regm, regm_start, regm_stop;
1413 unsigned long out_max;
1414 unsigned long out;
1415
1416 out_min = out_min ? out_min : 1;
1417 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1418
1419 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1420 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1421
1422 for (regm = regm_start; regm <= regm_stop; ++regm) {
1423 out = pll / regm;
1424
1425 if (func(regm, out, data))
1426 return true;
1427 }
1428
1429 return false;
1430}
1431
1432bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1433 unsigned long pll_min, unsigned long pll_max,
1434 dsi_pll_calc_func func, void *data)
1435{
1436 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1437 int regn, regn_start, regn_stop;
1438 int regm, regm_start, regm_stop;
1439 unsigned long fint, pll;
1440 const unsigned long pll_hw_max = 1800000000;
1441 unsigned long fint_hw_min, fint_hw_max;
1442
1443 fint_hw_min = dsi->fint_min;
1444 fint_hw_max = dsi->fint_max;
1445
1446 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1447 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1448
1449 pll_max = pll_max ? pll_max : ULONG_MAX;
1450
1451 for (regn = regn_start; regn <= regn_stop; ++regn) {
1452 fint = clkin / regn;
1453
1454 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1455 1ul);
1456 regm_stop = min3(pll_max / fint / 2,
1457 pll_hw_max / fint / 2,
1458 dsi->regm_max);
1459
1460 for (regm = regm_start; regm <= regm_stop; ++regm) {
1461 pll = 2 * regm * fint;
1462
1463 if (func(regn, regm, fint, pll, data))
1464 return true;
1465 }
1466 }
1467
1468 return false;
1469}
1470
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001471/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001472static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001473 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1476
1477 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001478 return -EINVAL;
1479
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301480 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001481 return -EINVAL;
1482
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301483 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001484 return -EINVAL;
1485
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301486 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001487 return -EINVAL;
1488
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001489 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1490 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001491
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301492 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001493 return -EINVAL;
1494
1495 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1496
1497 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1498 return -EINVAL;
1499
Archit Taneja1bb47832011-02-24 14:17:30 +05301500 if (cinfo->regm_dispc > 0)
1501 cinfo->dsi_pll_hsdiv_dispc_clk =
1502 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301504 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001505
Archit Taneja1bb47832011-02-24 14:17:30 +05301506 if (cinfo->regm_dsi > 0)
1507 cinfo->dsi_pll_hsdiv_dsi_clk =
1508 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001509 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301510 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001511
1512 return 0;
1513}
1514
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001515static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001516{
1517 unsigned long max_dsi_fck;
1518
1519 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1520
1521 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1522 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1523}
1524
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001525static int dsi_wait_hsdiv_ack(struct platform_device *dsidev, u32 hsdiv_ack_mask)
1526{
1527 int t = 100;
1528
1529 while (t-- > 0) {
1530 u32 v = dsi_read_reg(dsidev, DSI_PLL_STATUS);
1531 v &= hsdiv_ack_mask;
1532 if (v == hsdiv_ack_mask)
1533 return 0;
1534 }
1535
1536 return -ETIMEDOUT;
1537}
1538
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301539int dsi_pll_set_clock_div(struct platform_device *dsidev,
1540 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001541{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301542 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001543 int r = 0;
1544 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001545 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001546 u8 regn_start, regn_end, regm_start, regm_end;
1547 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301549 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001550
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001551 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301552 dsi->current_cinfo.fint = cinfo->fint;
1553 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1554 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301555 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301556 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301557 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001558
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301559 dsi->current_cinfo.regn = cinfo->regn;
1560 dsi->current_cinfo.regm = cinfo->regm;
1561 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1562 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001563
1564 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1565
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001566 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001567
1568 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001569 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001570 cinfo->regm,
1571 cinfo->regn,
1572 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001573 cinfo->clkin4ddr);
1574
1575 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1576 cinfo->clkin4ddr / 1000 / 1000 / 2);
1577
1578 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1579
Archit Taneja1bb47832011-02-24 14:17:30 +05301580 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301581 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1582 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301583 cinfo->dsi_pll_hsdiv_dispc_clk);
1584 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301585 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1586 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301587 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001588
Taneja, Archit49641112011-03-14 23:28:23 -05001589 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1590 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1591 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1592 &regm_dispc_end);
1593 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1594 &regm_dsi_end);
1595
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301596 /* DSI_PLL_AUTOMODE = manual */
1597 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001598
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301599 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001600 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001601 /* DSI_PLL_REGN */
1602 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1603 /* DSI_PLL_REGM */
1604 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1605 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301606 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001607 regm_dispc_start, regm_dispc_end);
1608 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301609 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001610 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301611 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001612
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301613 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001614
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001615 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1616
Archit Taneja9613c022011-03-22 06:33:36 -05001617 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1618 f = cinfo->fint < 1000000 ? 0x3 :
1619 cinfo->fint < 1250000 ? 0x4 :
1620 cinfo->fint < 1500000 ? 0x5 :
1621 cinfo->fint < 1750000 ? 0x6 :
1622 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001623
1624 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1625 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1626 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1627
Tomi Valkeinena7f91ed2014-10-22 11:21:11 +03001628 l = FLD_MOD(l, f, 3, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001629 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001630
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001631 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1632 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1633 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001634 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1635 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301636 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301638 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001639
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301640 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001641 DSSERR("dsi pll go bit not going down.\n");
1642 r = -EIO;
1643 goto err;
1644 }
1645
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301646 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001647 DSSERR("cannot lock PLL\n");
1648 r = -EIO;
1649 goto err;
1650 }
1651
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301652 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301654 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001655 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1656 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1657 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1658 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1659 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1660 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1661 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1662 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1663 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1664 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1665 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1666 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1667 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1668 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301669 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001670
Tomi Valkeinen544bfb62014-08-04 13:46:05 +03001671 r = dsi_wait_hsdiv_ack(dsidev, BIT(7) | BIT(8));
1672 if (r) {
1673 DSSERR("failed to enable HSDIV clocks: %d\n", r);
1674 goto err;
1675 }
1676
1677
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678 DSSDBG("PLL config done\n");
1679err:
1680 return r;
1681}
1682
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001683int dsi_pll_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001684{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301685 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001686 int r = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001687
1688 DSSDBG("PLL init\n");
1689
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001690 r = dsi_regulator_init(dsidev);
1691 if (r)
1692 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001693
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301694 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001695 /*
1696 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1697 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301698 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001699
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301700 if (!dsi->vdds_dsi_enabled) {
1701 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001702 if (r)
1703 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301704 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001705 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001706
1707 /* XXX PLL does not come out of reset without this... */
1708 dispc_pck_free_enable(1);
1709
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301710 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001711 DSSERR("PLL not coming out of reset.\n");
1712 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001713 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001714 goto err1;
1715 }
1716
1717 /* XXX ... but if left on, we get problems when planes do not
1718 * fill the whole display. No idea about this */
1719 dispc_pck_free_enable(0);
1720
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03001721 r = dsi_pll_power(dsidev, DSI_PLL_POWER_ON_ALL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722
1723 if (r)
1724 goto err1;
1725
1726 DSSDBG("PLL init done\n");
1727
1728 return 0;
1729err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301730 if (dsi->vdds_dsi_enabled) {
1731 regulator_disable(dsi->vdds_dsi_reg);
1732 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001733 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001734err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301735 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301736 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001737 return r;
1738}
1739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301740void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001741{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301742 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1743
1744 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301745 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001746 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301747 WARN_ON(!dsi->vdds_dsi_enabled);
1748 regulator_disable(dsi->vdds_dsi_reg);
1749 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001750 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001751
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301752 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301753 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001754
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001755 DSSDBG("PLL uninit done\n");
1756}
1757
Archit Taneja5a8b5722011-05-12 17:26:29 +05301758static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1759 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001760{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301761 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1762 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301763 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001764 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301765
1766 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301767 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001768
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001769 if (dsi_runtime_get(dsidev))
1770 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001771
Archit Taneja5a8b5722011-05-12 17:26:29 +05301772 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001773
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001774 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001775
1776 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1777
1778 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1779 cinfo->clkin4ddr, cinfo->regm);
1780
Archit Taneja84309f12011-12-12 11:47:41 +05301781 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1782 dss_feat_get_clk_source_name(dsi_module == 0 ?
1783 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1784 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301785 cinfo->dsi_pll_hsdiv_dispc_clk,
1786 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301787 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001788 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001789
Archit Taneja84309f12011-12-12 11:47:41 +05301790 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1791 dss_feat_get_clk_source_name(dsi_module == 0 ?
1792 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1793 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301794 cinfo->dsi_pll_hsdiv_dsi_clk,
1795 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301796 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001797 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001798
Archit Taneja5a8b5722011-05-12 17:26:29 +05301799 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001800
Archit Taneja067a57e2011-03-02 11:57:25 +05301801 seq_printf(s, "dsi fclk source = %s (%s)\n",
1802 dss_get_generic_clk_source_name(dsi_clk_src),
1803 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001804
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301805 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001806
1807 seq_printf(s, "DDR_CLK\t\t%lu\n",
1808 cinfo->clkin4ddr / 4);
1809
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301810 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001811
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03001812 seq_printf(s, "LP_CLK\t\t%lu\n", dsi->current_lp_cinfo.lp_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001813
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001814 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001815}
1816
Archit Taneja5a8b5722011-05-12 17:26:29 +05301817void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001818{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301819 struct platform_device *dsidev;
1820 int i;
1821
1822 for (i = 0; i < MAX_NUM_DSI; i++) {
1823 dsidev = dsi_get_dsidev_from_id(i);
1824 if (dsidev)
1825 dsi_dump_dsidev_clocks(dsidev, s);
1826 }
1827}
1828
1829#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1830static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1831 struct seq_file *s)
1832{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301833 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001834 unsigned long flags;
1835 struct dsi_irq_stats stats;
1836
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301837 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001838
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301839 stats = dsi->irq_stats;
1840 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1841 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001842
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301843 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001844
1845 seq_printf(s, "period %u ms\n",
1846 jiffies_to_msecs(jiffies - stats.last_reset));
1847
1848 seq_printf(s, "irqs %d\n", stats.irq_count);
1849#define PIS(x) \
1850 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1851
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001852 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001853 PIS(VC0);
1854 PIS(VC1);
1855 PIS(VC2);
1856 PIS(VC3);
1857 PIS(WAKEUP);
1858 PIS(RESYNC);
1859 PIS(PLL_LOCK);
1860 PIS(PLL_UNLOCK);
1861 PIS(PLL_RECALL);
1862 PIS(COMPLEXIO_ERR);
1863 PIS(HS_TX_TIMEOUT);
1864 PIS(LP_RX_TIMEOUT);
1865 PIS(TE_TRIGGER);
1866 PIS(ACK_TRIGGER);
1867 PIS(SYNC_LOST);
1868 PIS(LDO_POWER_GOOD);
1869 PIS(TA_TIMEOUT);
1870#undef PIS
1871
1872#define PIS(x) \
1873 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1874 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1875 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1876 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1877 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1878
1879 seq_printf(s, "-- VC interrupts --\n");
1880 PIS(CS);
1881 PIS(ECC_CORR);
1882 PIS(PACKET_SENT);
1883 PIS(FIFO_TX_OVF);
1884 PIS(FIFO_RX_OVF);
1885 PIS(BTA);
1886 PIS(ECC_NO_CORR);
1887 PIS(FIFO_TX_UDF);
1888 PIS(PP_BUSY_CHANGE);
1889#undef PIS
1890
1891#define PIS(x) \
1892 seq_printf(s, "%-20s %10d\n", #x, \
1893 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1894
1895 seq_printf(s, "-- CIO interrupts --\n");
1896 PIS(ERRSYNCESC1);
1897 PIS(ERRSYNCESC2);
1898 PIS(ERRSYNCESC3);
1899 PIS(ERRESC1);
1900 PIS(ERRESC2);
1901 PIS(ERRESC3);
1902 PIS(ERRCONTROL1);
1903 PIS(ERRCONTROL2);
1904 PIS(ERRCONTROL3);
1905 PIS(STATEULPS1);
1906 PIS(STATEULPS2);
1907 PIS(STATEULPS3);
1908 PIS(ERRCONTENTIONLP0_1);
1909 PIS(ERRCONTENTIONLP1_1);
1910 PIS(ERRCONTENTIONLP0_2);
1911 PIS(ERRCONTENTIONLP1_2);
1912 PIS(ERRCONTENTIONLP0_3);
1913 PIS(ERRCONTENTIONLP1_3);
1914 PIS(ULPSACTIVENOT_ALL0);
1915 PIS(ULPSACTIVENOT_ALL1);
1916#undef PIS
1917}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001918
Archit Taneja5a8b5722011-05-12 17:26:29 +05301919static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001920{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301921 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1922
Archit Taneja5a8b5722011-05-12 17:26:29 +05301923 dsi_dump_dsidev_irqs(dsidev, s);
1924}
1925
1926static void dsi2_dump_irqs(struct seq_file *s)
1927{
1928 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1929
1930 dsi_dump_dsidev_irqs(dsidev, s);
1931}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301932#endif
1933
1934static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1935 struct seq_file *s)
1936{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301937#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001938
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001939 if (dsi_runtime_get(dsidev))
1940 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301941 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001942
1943 DUMPREG(DSI_REVISION);
1944 DUMPREG(DSI_SYSCONFIG);
1945 DUMPREG(DSI_SYSSTATUS);
1946 DUMPREG(DSI_IRQSTATUS);
1947 DUMPREG(DSI_IRQENABLE);
1948 DUMPREG(DSI_CTRL);
1949 DUMPREG(DSI_COMPLEXIO_CFG1);
1950 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1951 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1952 DUMPREG(DSI_CLK_CTRL);
1953 DUMPREG(DSI_TIMING1);
1954 DUMPREG(DSI_TIMING2);
1955 DUMPREG(DSI_VM_TIMING1);
1956 DUMPREG(DSI_VM_TIMING2);
1957 DUMPREG(DSI_VM_TIMING3);
1958 DUMPREG(DSI_CLK_TIMING);
1959 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1960 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1961 DUMPREG(DSI_COMPLEXIO_CFG2);
1962 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1963 DUMPREG(DSI_VM_TIMING4);
1964 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1965 DUMPREG(DSI_VM_TIMING5);
1966 DUMPREG(DSI_VM_TIMING6);
1967 DUMPREG(DSI_VM_TIMING7);
1968 DUMPREG(DSI_STOPCLK_TIMING);
1969
1970 DUMPREG(DSI_VC_CTRL(0));
1971 DUMPREG(DSI_VC_TE(0));
1972 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1973 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1974 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1975 DUMPREG(DSI_VC_IRQSTATUS(0));
1976 DUMPREG(DSI_VC_IRQENABLE(0));
1977
1978 DUMPREG(DSI_VC_CTRL(1));
1979 DUMPREG(DSI_VC_TE(1));
1980 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1981 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1982 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1983 DUMPREG(DSI_VC_IRQSTATUS(1));
1984 DUMPREG(DSI_VC_IRQENABLE(1));
1985
1986 DUMPREG(DSI_VC_CTRL(2));
1987 DUMPREG(DSI_VC_TE(2));
1988 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1989 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1990 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1991 DUMPREG(DSI_VC_IRQSTATUS(2));
1992 DUMPREG(DSI_VC_IRQENABLE(2));
1993
1994 DUMPREG(DSI_VC_CTRL(3));
1995 DUMPREG(DSI_VC_TE(3));
1996 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1997 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1998 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1999 DUMPREG(DSI_VC_IRQSTATUS(3));
2000 DUMPREG(DSI_VC_IRQENABLE(3));
2001
2002 DUMPREG(DSI_DSIPHY_CFG0);
2003 DUMPREG(DSI_DSIPHY_CFG1);
2004 DUMPREG(DSI_DSIPHY_CFG2);
2005 DUMPREG(DSI_DSIPHY_CFG5);
2006
2007 DUMPREG(DSI_PLL_CONTROL);
2008 DUMPREG(DSI_PLL_STATUS);
2009 DUMPREG(DSI_PLL_GO);
2010 DUMPREG(DSI_PLL_CONFIGURATION1);
2011 DUMPREG(DSI_PLL_CONFIGURATION2);
2012
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302013 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002014 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002015#undef DUMPREG
2016}
2017
Archit Taneja5a8b5722011-05-12 17:26:29 +05302018static void dsi1_dump_regs(struct seq_file *s)
2019{
2020 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2021
2022 dsi_dump_dsidev_regs(dsidev, s);
2023}
2024
2025static void dsi2_dump_regs(struct seq_file *s)
2026{
2027 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2028
2029 dsi_dump_dsidev_regs(dsidev, s);
2030}
2031
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002032enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002033 DSI_COMPLEXIO_POWER_OFF = 0x0,
2034 DSI_COMPLEXIO_POWER_ON = 0x1,
2035 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2036};
2037
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302038static int dsi_cio_power(struct platform_device *dsidev,
2039 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002040{
2041 int t = 0;
2042
2043 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302044 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002045
2046 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302047 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2048 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002049 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002050 DSSERR("failed to set complexio power state to "
2051 "%d\n", state);
2052 return -ENODEV;
2053 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002054 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002055 }
2056
2057 return 0;
2058}
2059
Archit Taneja0c656222011-05-16 15:17:09 +05302060static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2061{
2062 int val;
2063
2064 /* line buffer on OMAP3 is 1024 x 24bits */
2065 /* XXX: for some reason using full buffer size causes
2066 * considerable TX slowdown with update sizes that fill the
2067 * whole buffer */
2068 if (!dss_has_feature(FEAT_DSI_GNQ))
2069 return 1023 * 3;
2070
2071 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2072
2073 switch (val) {
2074 case 1:
2075 return 512 * 3; /* 512x24 bits */
2076 case 2:
2077 return 682 * 3; /* 682x24 bits */
2078 case 3:
2079 return 853 * 3; /* 853x24 bits */
2080 case 4:
2081 return 1024 * 3; /* 1024x24 bits */
2082 case 5:
2083 return 1194 * 3; /* 1194x24 bits */
2084 case 6:
2085 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002086 case 7:
2087 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302088 default:
2089 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002090 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302091 }
2092}
2093
Archit Taneja9e7e9372012-08-14 12:29:22 +05302094static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002095{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002096 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2097 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2098 static const enum dsi_lane_function functions[] = {
2099 DSI_LANE_CLK,
2100 DSI_LANE_DATA1,
2101 DSI_LANE_DATA2,
2102 DSI_LANE_DATA3,
2103 DSI_LANE_DATA4,
2104 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002105 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002106 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002107
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302108 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302109
Tomi Valkeinen48368392011-10-13 11:22:39 +03002110 for (i = 0; i < dsi->num_lanes_used; ++i) {
2111 unsigned offset = offsets[i];
2112 unsigned polarity, lane_number;
2113 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302114
Tomi Valkeinen48368392011-10-13 11:22:39 +03002115 for (t = 0; t < dsi->num_lanes_supported; ++t)
2116 if (dsi->lanes[t].function == functions[i])
2117 break;
2118
2119 if (t == dsi->num_lanes_supported)
2120 return -EINVAL;
2121
2122 lane_number = t;
2123 polarity = dsi->lanes[t].polarity;
2124
2125 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2126 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302127 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002128
2129 /* clear the unused lanes */
2130 for (; i < dsi->num_lanes_supported; ++i) {
2131 unsigned offset = offsets[i];
2132
2133 r = FLD_MOD(r, 0, offset + 2, offset);
2134 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2135 }
2136
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302137 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002138
Tomi Valkeinen48368392011-10-13 11:22:39 +03002139 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140}
2141
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302142static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002143{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302144 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2145
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002146 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302147 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2149}
2150
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302151static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002152{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302153 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2154
2155 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002156 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2157}
2158
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160{
2161 u32 r;
2162 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2163 u32 tlpx_half, tclk_trail, tclk_zero;
2164 u32 tclk_prepare;
2165
2166 /* calculate timings */
2167
2168 /* 1 * DDR_CLK = 2 * UI */
2169
2170 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
2173 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175
2176 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002178
2179 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
2182 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002184
2185 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002187
2188 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302189 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002190
2191 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302192 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002193
2194 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 ths_prepare, ddr2ns(dsidev, ths_prepare),
2196 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002197 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302198 ths_trail, ddr2ns(dsidev, ths_trail),
2199 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002200
2201 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2202 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302203 tlpx_half, ddr2ns(dsidev, tlpx_half),
2204 tclk_trail, ddr2ns(dsidev, tclk_trail),
2205 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002206 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302207 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002208
2209 /* program timings */
2210
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302211 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002212 r = FLD_MOD(r, ths_prepare, 31, 24);
2213 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2214 r = FLD_MOD(r, ths_trail, 15, 8);
2215 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302216 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002217
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302218 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002219 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220 r = FLD_MOD(r, tclk_trail, 15, 8);
2221 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002222
2223 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2224 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2225 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2226 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2227 }
2228
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302229 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002230
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302231 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002232 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302233 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002234}
2235
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002236/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302237static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002238 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002239{
Archit Taneja75d72472011-05-16 15:17:08 +05302240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002241 int i;
2242 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002243 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002244
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002245 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002246
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002247 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2248 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002249
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002250 if (mask_p & (1 << i))
2251 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002252
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002253 if (mask_n & (1 << i))
2254 l |= 1 << (i * 2 + (p ? 1 : 0));
2255 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002256
2257 /*
2258 * Bits in REGLPTXSCPDAT4TO0DXDY:
2259 * 17: DY0 18: DX0
2260 * 19: DY1 20: DX1
2261 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302262 * 23: DY3 24: DX3
2263 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002264 */
2265
2266 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302267
2268 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302269 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002270
2271 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302272
2273 /* ENLPTXSCPDAT */
2274 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002275}
2276
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302277static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002278{
2279 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302280 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002281 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302282 /* REGLPTXSCPDAT4TO0DXDY */
2283 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002284}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002285
Archit Taneja9e7e9372012-08-14 12:29:22 +05302286static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002287{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002288 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2289 int t, i;
2290 bool in_use[DSI_MAX_NR_LANES];
2291 static const u8 offsets_old[] = { 28, 27, 26 };
2292 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2293 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002294
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002295 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2296 offsets = offsets_old;
2297 else
2298 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002299
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002300 for (i = 0; i < dsi->num_lanes_supported; ++i)
2301 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002302
2303 t = 100000;
2304 while (true) {
2305 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002306 int ok;
2307
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302308 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002309
2310 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002311 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2312 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002313 ok++;
2314 }
2315
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002316 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002317 break;
2318
2319 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002320 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2321 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002322 continue;
2323
2324 DSSERR("CIO TXCLKESC%d domain not coming " \
2325 "out of reset\n", i);
2326 }
2327 return -EIO;
2328 }
2329 }
2330
2331 return 0;
2332}
2333
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002334/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302335static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002336{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002337 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2338 unsigned mask = 0;
2339 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002340
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002341 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2342 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2343 mask |= 1 << i;
2344 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002345
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002346 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002347}
2348
Archit Taneja9e7e9372012-08-14 12:29:22 +05302349static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002350{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302351 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002352 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002353 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002354
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302355 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002356
Archit Taneja9e7e9372012-08-14 12:29:22 +05302357 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002358 if (r)
2359 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002360
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302361 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002362
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002363 /* A dummy read using the SCP interface to any DSIPHY register is
2364 * required after DSIPHY reset to complete the reset of the DSI complex
2365 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302366 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302368 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002369 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2370 r = -EIO;
2371 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002372 }
2373
Archit Taneja9e7e9372012-08-14 12:29:22 +05302374 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002375 if (r)
2376 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002377
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002378 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302379 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002380 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2381 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2382 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2383 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302384 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002385
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302386 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002387 unsigned mask_p;
2388 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302389
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002390 DSSDBG("manual ulps exit\n");
2391
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002392 /* ULPS is exited by Mark-1 state for 1ms, followed by
2393 * stop state. DSS HW cannot do this via the normal
2394 * ULPS exit sequence, as after reset the DSS HW thinks
2395 * that we are not in ULPS mode, and refuses to send the
2396 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002397 * manually by setting positive lines high and negative lines
2398 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002399 */
2400
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002401 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302402
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002403 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2404 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2405 continue;
2406 mask_p |= 1 << i;
2407 }
Archit Taneja75d72472011-05-16 15:17:08 +05302408
Archit Taneja9e7e9372012-08-14 12:29:22 +05302409 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002410 }
2411
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302412 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002413 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002414 goto err_cio_pwr;
2415
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302416 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002417 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2418 r = -ENODEV;
2419 goto err_cio_pwr_dom;
2420 }
2421
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302422 dsi_if_enable(dsidev, true);
2423 dsi_if_enable(dsidev, false);
2424 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002425
Archit Taneja9e7e9372012-08-14 12:29:22 +05302426 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002427 if (r)
2428 goto err_tx_clk_esc_rst;
2429
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302430 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002431 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2432 ktime_t wait = ns_to_ktime(1000 * 1000);
2433 set_current_state(TASK_UNINTERRUPTIBLE);
2434 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2435
2436 /* Disable the override. The lanes should be set to Mark-11
2437 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302438 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002439 }
2440
2441 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302442 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002443
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302444 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002445
Archit Tanejadca2b152012-08-16 18:02:00 +05302446 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302447 /* DDR_CLK_ALWAYS_ON */
2448 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302449 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302450 }
2451
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302452 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002453
2454 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002455
2456 return 0;
2457
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002458err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302459 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002460err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302461 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002462err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302463 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302464 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002465err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302466 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302467 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002468 return r;
2469}
2470
Archit Taneja9e7e9372012-08-14 12:29:22 +05302471static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002472{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002473 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302474
Archit Taneja8af6ff02011-09-05 16:48:27 +05302475 /* DDR_CLK_ALWAYS_ON */
2476 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2477
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302478 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2479 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302480 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002481}
2482
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302483static void dsi_config_tx_fifo(struct platform_device *dsidev,
2484 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002485 enum fifo_size size3, enum fifo_size size4)
2486{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302487 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488 u32 r = 0;
2489 int add = 0;
2490 int i;
2491
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002492 dsi->vc[0].tx_fifo_size = size1;
2493 dsi->vc[1].tx_fifo_size = size2;
2494 dsi->vc[2].tx_fifo_size = size3;
2495 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002496
2497 for (i = 0; i < 4; i++) {
2498 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002499 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002500
2501 if (add + size > 4) {
2502 DSSERR("Illegal FIFO configuration\n");
2503 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002504 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002505 }
2506
2507 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2508 r |= v << (8 * i);
2509 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2510 add += size;
2511 }
2512
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302513 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002514}
2515
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302516static void dsi_config_rx_fifo(struct platform_device *dsidev,
2517 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002518 enum fifo_size size3, enum fifo_size size4)
2519{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302520 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002521 u32 r = 0;
2522 int add = 0;
2523 int i;
2524
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002525 dsi->vc[0].rx_fifo_size = size1;
2526 dsi->vc[1].rx_fifo_size = size2;
2527 dsi->vc[2].rx_fifo_size = size3;
2528 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002529
2530 for (i = 0; i < 4; i++) {
2531 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002532 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002533
2534 if (add + size > 4) {
2535 DSSERR("Illegal FIFO configuration\n");
2536 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002537 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538 }
2539
2540 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2541 r |= v << (8 * i);
2542 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2543 add += size;
2544 }
2545
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302546 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002547}
2548
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302549static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002550{
2551 u32 r;
2552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002554 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002556
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302557 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002558 DSSERR("TX_STOP bit not going down\n");
2559 return -EIO;
2560 }
2561
2562 return 0;
2563}
2564
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302565static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002566{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302567 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002568}
2569
2570static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2571{
Archit Taneja2e868db2011-05-12 17:26:28 +05302572 struct dsi_packet_sent_handler_data *vp_data =
2573 (struct dsi_packet_sent_handler_data *) data;
2574 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302575 const int channel = dsi->update_channel;
2576 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002577
Archit Taneja2e868db2011-05-12 17:26:28 +05302578 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2579 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002580}
2581
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302582static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002583{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302584 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302585 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002586 struct dsi_packet_sent_handler_data vp_data = {
2587 .dsidev = dsidev,
2588 .completion = &completion
2589 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002590 int r = 0;
2591 u8 bit;
2592
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302593 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302596 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002597 if (r)
2598 goto err0;
2599
2600 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302601 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002602 if (wait_for_completion_timeout(&completion,
2603 msecs_to_jiffies(10)) == 0) {
2604 DSSERR("Failed to complete previous frame transfer\n");
2605 r = -EIO;
2606 goto err1;
2607 }
2608 }
2609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302610 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302611 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002612
2613 return 0;
2614err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302615 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302616 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002617err0:
2618 return r;
2619}
2620
2621static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2622{
Archit Taneja2e868db2011-05-12 17:26:28 +05302623 struct dsi_packet_sent_handler_data *l4_data =
2624 (struct dsi_packet_sent_handler_data *) data;
2625 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302626 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002627
Archit Taneja2e868db2011-05-12 17:26:28 +05302628 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2629 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002630}
2631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302632static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002633{
Archit Taneja2e868db2011-05-12 17:26:28 +05302634 DECLARE_COMPLETION_ONSTACK(completion);
Julia Lawall39917f02014-08-23 13:20:29 +02002635 struct dsi_packet_sent_handler_data l4_data = {
2636 .dsidev = dsidev,
2637 .completion = &completion
2638 };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002639 int r = 0;
2640
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302641 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302642 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002643 if (r)
2644 goto err0;
2645
2646 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302647 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002648 if (wait_for_completion_timeout(&completion,
2649 msecs_to_jiffies(10)) == 0) {
2650 DSSERR("Failed to complete previous l4 transfer\n");
2651 r = -EIO;
2652 goto err1;
2653 }
2654 }
2655
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302656 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302657 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658
2659 return 0;
2660err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302661 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302662 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002663err0:
2664 return r;
2665}
2666
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302667static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302669 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002672
2673 WARN_ON(in_interrupt());
2674
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302675 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002676 return 0;
2677
Archit Tanejad6049142011-08-22 11:58:08 +05302678 switch (dsi->vc[channel].source) {
2679 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302680 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302681 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302682 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002683 default:
2684 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002685 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002686 }
2687}
2688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302689static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2690 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002691{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002692 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2693 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002694
2695 enable = enable ? 1 : 0;
2696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302699 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2700 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002701 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2702 return -EIO;
2703 }
2704
2705 return 0;
2706}
2707
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302708static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002709{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002710 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002711 u32 r;
2712
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302713 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002714
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302715 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002716
2717 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2718 DSSERR("VC(%d) busy when trying to configure it!\n",
2719 channel);
2720
2721 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2722 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2723 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2724 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2725 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2726 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2727 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002728 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2729 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
2731 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2732 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2733
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302734 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002735
2736 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002737}
2738
Archit Tanejad6049142011-08-22 11:58:08 +05302739static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2740 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002741{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302742 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2743
Archit Tanejad6049142011-08-22 11:58:08 +05302744 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002745 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002746
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302747 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002748
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302749 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002750
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302751 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002752
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002753 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302754 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002756 return -EIO;
2757 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002758
Archit Tanejad6049142011-08-22 11:58:08 +05302759 /* SOURCE, 0 = L4, 1 = video port */
2760 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002761
Archit Taneja9613c022011-03-22 06:33:36 -05002762 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302763 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2764 bool enable = source == DSI_VC_SOURCE_VP;
2765 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2766 }
Archit Taneja9613c022011-03-22 06:33:36 -05002767
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302768 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejad6049142011-08-22 11:58:08 +05302770 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002771
2772 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002773}
2774
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002775static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302776 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002777{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302778 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302779 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302780
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002781 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2782
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302783 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002784
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302785 dsi_vc_enable(dsidev, channel, 0);
2786 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302788 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002789
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302790 dsi_vc_enable(dsidev, channel, 1);
2791 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002792
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302793 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302794
2795 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302796 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302797 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002798}
2799
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302800static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002801{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302802 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002803 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302804 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002805 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2806 (val >> 0) & 0xff,
2807 (val >> 8) & 0xff,
2808 (val >> 16) & 0xff,
2809 (val >> 24) & 0xff);
2810 }
2811}
2812
2813static void dsi_show_rx_ack_with_err(u16 err)
2814{
2815 DSSERR("\tACK with ERROR (%#x):\n", err);
2816 if (err & (1 << 0))
2817 DSSERR("\t\tSoT Error\n");
2818 if (err & (1 << 1))
2819 DSSERR("\t\tSoT Sync Error\n");
2820 if (err & (1 << 2))
2821 DSSERR("\t\tEoT Sync Error\n");
2822 if (err & (1 << 3))
2823 DSSERR("\t\tEscape Mode Entry Command Error\n");
2824 if (err & (1 << 4))
2825 DSSERR("\t\tLP Transmit Sync Error\n");
2826 if (err & (1 << 5))
2827 DSSERR("\t\tHS Receive Timeout Error\n");
2828 if (err & (1 << 6))
2829 DSSERR("\t\tFalse Control Error\n");
2830 if (err & (1 << 7))
2831 DSSERR("\t\t(reserved7)\n");
2832 if (err & (1 << 8))
2833 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2834 if (err & (1 << 9))
2835 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2836 if (err & (1 << 10))
2837 DSSERR("\t\tChecksum Error\n");
2838 if (err & (1 << 11))
2839 DSSERR("\t\tData type not recognized\n");
2840 if (err & (1 << 12))
2841 DSSERR("\t\tInvalid VC ID\n");
2842 if (err & (1 << 13))
2843 DSSERR("\t\tInvalid Transmission Length\n");
2844 if (err & (1 << 14))
2845 DSSERR("\t\t(reserved14)\n");
2846 if (err & (1 << 15))
2847 DSSERR("\t\tDSI Protocol Violation\n");
2848}
2849
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302850static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2851 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002852{
2853 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855 u32 val;
2856 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302857 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002858 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002859 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302860 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002861 u16 err = FLD_GET(val, 23, 8);
2862 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302863 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002864 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002865 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302866 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002867 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002868 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302869 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002870 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002871 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302872 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 } else {
2874 DSSERR("\tunknown datatype 0x%02x\n", dt);
2875 }
2876 }
2877 return 0;
2878}
2879
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302880static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002881{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302882 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2883
2884 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002885 DSSDBG("dsi_vc_send_bta %d\n", channel);
2886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002888
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302889 /* RX_FIFO_NOT_EMPTY */
2890 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002891 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002893 }
2894
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302895 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002897 /* flush posted write */
2898 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2899
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002900 return 0;
2901}
2902
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002903static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002904{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302905 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002906 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 int r = 0;
2908 u32 err;
2909
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302910 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002911 &completion, DSI_VC_IRQ_BTA);
2912 if (r)
2913 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302915 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002916 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002917 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002918 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002919
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002921 if (r)
2922 goto err2;
2923
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002924 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002925 msecs_to_jiffies(500)) == 0) {
2926 DSSERR("Failed to receive BTA\n");
2927 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002928 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002929 }
2930
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302931 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002932 if (err) {
2933 DSSERR("Error while sending BTA: %x\n", err);
2934 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002935 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002936 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002937err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302938 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002939 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002940err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302941 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002942 &completion, DSI_VC_IRQ_BTA);
2943err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944 return r;
2945}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002946
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302947static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2948 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002949{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302950 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002951 u32 val;
2952 u8 data_id;
2953
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302954 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002955
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302956 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957
2958 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2959 FLD_VAL(ecc, 31, 24);
2960
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302961 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002962}
2963
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302964static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2965 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002966{
2967 u32 val;
2968
2969 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2970
2971/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2972 b1, b2, b3, b4, val); */
2973
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302974 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002975}
2976
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302977static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2978 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979{
2980 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302981 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982 int i;
2983 u8 *p;
2984 int r = 0;
2985 u8 b1, b2, b3, b4;
2986
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302987 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002988 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2989
2990 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002991 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002992 DSSERR("unable to send long packet: packet too long.\n");
2993 return -EINVAL;
2994 }
2995
Archit Tanejad6049142011-08-22 11:58:08 +05302996 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002997
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302998 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002999
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000 p = data;
3001 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303002 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003003 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003004
3005 b1 = *p++;
3006 b2 = *p++;
3007 b3 = *p++;
3008 b4 = *p++;
3009
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303010 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003011 }
3012
3013 i = len % 4;
3014 if (i) {
3015 b1 = 0; b2 = 0; b3 = 0;
3016
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303017 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 DSSDBG("\tsending remainder bytes %d\n", i);
3019
3020 switch (i) {
3021 case 3:
3022 b1 = *p++;
3023 b2 = *p++;
3024 b3 = *p++;
3025 break;
3026 case 2:
3027 b1 = *p++;
3028 b2 = *p++;
3029 break;
3030 case 1:
3031 b1 = *p++;
3032 break;
3033 }
3034
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303035 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003036 }
3037
3038 return r;
3039}
3040
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303041static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3042 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003043{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303044 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045 u32 r;
3046 u8 data_id;
3047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303048 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303050 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003051 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3052 channel,
3053 data_type, data & 0xff, (data >> 8) & 0xff);
3054
Archit Tanejad6049142011-08-22 11:58:08 +05303055 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003056
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303057 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003058 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3059 return -EINVAL;
3060 }
3061
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303062 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063
3064 r = (data_id << 0) | (data << 8) | (ecc << 24);
3065
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303066 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003067
3068 return 0;
3069}
3070
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003071static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003072{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303073 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303074
Archit Taneja18b7d092011-09-05 17:01:08 +05303075 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3076 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003077}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003078
Archit Taneja9e7e9372012-08-14 12:29:22 +05303079static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303080 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003081{
3082 int r;
3083
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303084 if (len == 0) {
3085 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303086 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303087 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3088 } else if (len == 1) {
3089 r = dsi_vc_send_short(dsidev, channel,
3090 type == DSS_DSI_CONTENT_GENERIC ?
3091 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303092 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003093 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303094 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303095 type == DSS_DSI_CONTENT_GENERIC ?
3096 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303097 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003098 data[0] | (data[1] << 8), 0);
3099 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303100 r = dsi_vc_send_long(dsidev, channel,
3101 type == DSS_DSI_CONTENT_GENERIC ?
3102 MIPI_DSI_GENERIC_LONG_WRITE :
3103 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003104 }
3105
3106 return r;
3107}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303108
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003109static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303110 u8 *data, int len)
3111{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303112 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3113
3114 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303115 DSS_DSI_CONTENT_DCS);
3116}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003117
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003118static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303119 u8 *data, int len)
3120{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303121 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3122
3123 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303124 DSS_DSI_CONTENT_GENERIC);
3125}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303126
3127static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3128 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003129{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303130 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003131 int r;
3132
Archit Taneja9e7e9372012-08-14 12:29:22 +05303133 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003134 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003135 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003136
Archit Taneja1ffefe72011-05-12 17:26:24 +05303137 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003138 if (r)
3139 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003140
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303141 /* RX_FIFO_NOT_EMPTY */
3142 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003143 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303144 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003145 r = -EIO;
3146 goto err;
3147 }
3148
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003149 return 0;
3150err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303151 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003152 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003153 return r;
3154}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303155
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003156static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303157 int len)
3158{
3159 return dsi_vc_write_common(dssdev, channel, data, len,
3160 DSS_DSI_CONTENT_DCS);
3161}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003162
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003163static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303164 int len)
3165{
3166 return dsi_vc_write_common(dssdev, channel, data, len,
3167 DSS_DSI_CONTENT_GENERIC);
3168}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303169
Archit Taneja9e7e9372012-08-14 12:29:22 +05303170static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303171 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003172{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303173 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303174 int r;
3175
3176 if (dsi->debug_read)
3177 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3178 channel, dcs_cmd);
3179
3180 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3181 if (r) {
3182 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3183 " failed\n", channel, dcs_cmd);
3184 return r;
3185 }
3186
3187 return 0;
3188}
3189
Archit Taneja9e7e9372012-08-14 12:29:22 +05303190static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303191 int channel, u8 *reqdata, int reqlen)
3192{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303193 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3194 u16 data;
3195 u8 data_type;
3196 int r;
3197
3198 if (dsi->debug_read)
3199 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3200 channel, reqlen);
3201
3202 if (reqlen == 0) {
3203 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3204 data = 0;
3205 } else if (reqlen == 1) {
3206 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3207 data = reqdata[0];
3208 } else if (reqlen == 2) {
3209 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3210 data = reqdata[0] | (reqdata[1] << 8);
3211 } else {
3212 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003213 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303214 }
3215
3216 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3217 if (r) {
3218 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3219 " failed\n", channel, reqlen);
3220 return r;
3221 }
3222
3223 return 0;
3224}
3225
3226static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3227 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303228{
3229 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003230 u32 val;
3231 u8 dt;
3232 int r;
3233
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003234 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303235 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003237 r = -EIO;
3238 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003239 }
3240
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303241 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303242 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003243 DSSDBG("\theader: %08x\n", val);
3244 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303245 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246 u16 err = FLD_GET(val, 23, 8);
3247 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003248 r = -EIO;
3249 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003250
Archit Tanejab3b89c02011-08-30 16:07:39 +05303251 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3252 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3253 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003254 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303255 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303256 DSSDBG("\t%s short response, 1 byte: %02x\n",
3257 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3258 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003259
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003260 if (buflen < 1) {
3261 r = -EIO;
3262 goto err;
3263 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003264
3265 buf[0] = data;
3266
3267 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303268 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3269 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3270 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003271 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303272 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303273 DSSDBG("\t%s short response, 2 byte: %04x\n",
3274 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3275 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003276
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003277 if (buflen < 2) {
3278 r = -EIO;
3279 goto err;
3280 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003281
3282 buf[0] = data & 0xff;
3283 buf[1] = (data >> 8) & 0xff;
3284
3285 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303286 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3287 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3288 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289 int w;
3290 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303291 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303292 DSSDBG("\t%s long response, len %d\n",
3293 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3294 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003295
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003296 if (len > buflen) {
3297 r = -EIO;
3298 goto err;
3299 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003300
3301 /* two byte checksum ends the packet, not included in len */
3302 for (w = 0; w < len + 2;) {
3303 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303304 val = dsi_read_reg(dsidev,
3305 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303306 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003307 DSSDBG("\t\t%02x %02x %02x %02x\n",
3308 (val >> 0) & 0xff,
3309 (val >> 8) & 0xff,
3310 (val >> 16) & 0xff,
3311 (val >> 24) & 0xff);
3312
3313 for (b = 0; b < 4; ++b) {
3314 if (w < len)
3315 buf[w] = (val >> (b * 8)) & 0xff;
3316 /* we discard the 2 byte checksum */
3317 ++w;
3318 }
3319 }
3320
3321 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003322 } else {
3323 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003324 r = -EIO;
3325 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003326 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003327
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003328err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303329 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3330 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003331
Archit Tanejab8509752011-08-30 15:48:23 +05303332 return r;
3333}
3334
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003335static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303336 u8 *buf, int buflen)
3337{
3338 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3339 int r;
3340
Archit Taneja9e7e9372012-08-14 12:29:22 +05303341 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303342 if (r)
3343 goto err;
3344
3345 r = dsi_vc_send_bta_sync(dssdev, channel);
3346 if (r)
3347 goto err;
3348
Archit Tanejab3b89c02011-08-30 16:07:39 +05303349 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3350 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303351 if (r < 0)
3352 goto err;
3353
3354 if (r != buflen) {
3355 r = -EIO;
3356 goto err;
3357 }
3358
3359 return 0;
3360err:
3361 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3362 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003363}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003364
Archit Tanejab3b89c02011-08-30 16:07:39 +05303365static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3366 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3367{
3368 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3369 int r;
3370
Archit Taneja9e7e9372012-08-14 12:29:22 +05303371 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303372 if (r)
3373 return r;
3374
3375 r = dsi_vc_send_bta_sync(dssdev, channel);
3376 if (r)
3377 return r;
3378
3379 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3380 DSS_DSI_CONTENT_GENERIC);
3381 if (r < 0)
3382 return r;
3383
3384 if (r != buflen) {
3385 r = -EIO;
3386 return r;
3387 }
3388
3389 return 0;
3390}
3391
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003392static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303393 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003394{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303395 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3396
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303397 return dsi_vc_send_short(dsidev, channel,
3398 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003399}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003400
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303401static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003402{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003404 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003405 int r, i;
3406 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003407
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303408 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303410 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003411
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303412 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003413
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303414 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003415 return 0;
3416
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003417 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303418 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003419 dsi_if_enable(dsidev, 0);
3420 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3421 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003422 }
3423
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303424 dsi_sync_vc(dsidev, 0);
3425 dsi_sync_vc(dsidev, 1);
3426 dsi_sync_vc(dsidev, 2);
3427 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003428
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303429 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003430
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303431 dsi_vc_enable(dsidev, 0, false);
3432 dsi_vc_enable(dsidev, 1, false);
3433 dsi_vc_enable(dsidev, 2, false);
3434 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003435
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303436 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003437 DSSERR("HS busy when enabling ULPS\n");
3438 return -EIO;
3439 }
3440
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303441 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003442 DSSERR("LP busy when enabling ULPS\n");
3443 return -EIO;
3444 }
3445
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303446 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003447 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3448 if (r)
3449 return r;
3450
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003451 mask = 0;
3452
3453 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3454 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3455 continue;
3456 mask |= 1 << i;
3457 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003458 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3459 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003460 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003461
Tomi Valkeinena702c852011-10-12 10:10:21 +03003462 /* flush posted write and wait for SCP interface to finish the write */
3463 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003464
3465 if (wait_for_completion_timeout(&completion,
3466 msecs_to_jiffies(1000)) == 0) {
3467 DSSERR("ULPS enable timeout\n");
3468 r = -EIO;
3469 goto err;
3470 }
3471
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303472 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003473 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3474
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003475 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003476 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003477
Tomi Valkeinena702c852011-10-12 10:10:21 +03003478 /* flush posted write and wait for SCP interface to finish the write */
3479 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003480
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303481 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003482
3483 dsi_if_enable(dsidev, false);
3484
3485 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303486
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003487 return 0;
3488
3489err:
3490 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303491 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3492 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003493}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003494
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003495static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3496 unsigned ticks, bool x4, bool x16)
3497{
3498 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003499 unsigned long total_ticks;
3500 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303501
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303503
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003504 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003505 fck = dsi_fclk_rate(dsidev);
3506
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003507 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303508 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003509 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003510 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3511 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3512 dsi_write_reg(dsidev, DSI_TIMING2, r);
3513
3514 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3517 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303518 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3519 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003520}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003521
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003522static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3523 bool x8, bool x16)
3524{
3525 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003526 unsigned long total_ticks;
3527 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303528
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003529 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303530
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003531 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003532 fck = dsi_fclk_rate(dsidev);
3533
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003534 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303535 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003536 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003537 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3538 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3539 dsi_write_reg(dsidev, DSI_TIMING1, r);
3540
3541 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3542
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3544 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303545 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3546 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003547}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003548
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003549static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3550 unsigned ticks, bool x4, bool x16)
3551{
3552 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003553 unsigned long total_ticks;
3554 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303555
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303557
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003558 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003559 fck = dsi_fclk_rate(dsidev);
3560
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003561 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303562 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003563 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003564 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3565 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3566 dsi_write_reg(dsidev, DSI_TIMING1, r);
3567
3568 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3571 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303572 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3573 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003574}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003575
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003576static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3577 unsigned ticks, bool x4, bool x16)
3578{
3579 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003580 unsigned long total_ticks;
3581 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303584
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003585 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003586 fck = dsi_get_txbyteclkhs(dsidev);
3587
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003588 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303589 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003590 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003591 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3592 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3593 dsi_write_reg(dsidev, DSI_TIMING2, r);
3594
3595 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3596
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003597 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3598 total_ticks,
3599 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303600 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003601}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303602
Archit Taneja9e7e9372012-08-14 12:29:22 +05303603static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303604{
Archit Tanejadca2b152012-08-16 18:02:00 +05303605 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303606 int num_line_buffers;
3607
Archit Tanejadca2b152012-08-16 18:02:00 +05303608 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303609 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303610 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303611 /*
3612 * Don't use line buffers if width is greater than the video
3613 * port's line buffer size
3614 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003615 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303616 num_line_buffers = 0;
3617 else
3618 num_line_buffers = 2;
3619 } else {
3620 /* Use maximum number of line buffers in command mode */
3621 num_line_buffers = 2;
3622 }
3623
3624 /* LINE_BUFFER */
3625 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3626}
3627
Archit Taneja9e7e9372012-08-14 12:29:22 +05303628static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303629{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303630 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003631 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303632 u32 r;
3633
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003634 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3635 sync_end = true;
3636 else
3637 sync_end = false;
3638
Archit Taneja8af6ff02011-09-05 16:48:27 +05303639 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303640 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3641 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3642 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303643 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003644 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303645 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003646 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303647 dsi_write_reg(dsidev, DSI_CTRL, r);
3648}
3649
Archit Taneja9e7e9372012-08-14 12:29:22 +05303650static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303651{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303652 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3653 int blanking_mode = dsi->vm_timings.blanking_mode;
3654 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3655 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3656 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303657 u32 r;
3658
3659 /*
3660 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3661 * 1 = Long blanking packets are sent in corresponding blanking periods
3662 */
3663 r = dsi_read_reg(dsidev, DSI_CTRL);
3664 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3665 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3666 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3667 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3668 dsi_write_reg(dsidev, DSI_CTRL, r);
3669}
3670
Archit Taneja6f28c292012-05-15 11:32:18 +05303671/*
3672 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3673 * results in maximum transition time for data and clock lanes to enter and
3674 * exit HS mode. Hence, this is the scenario where the least amount of command
3675 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3676 * clock cycles that can be used to interleave command mode data in HS so that
3677 * all scenarios are satisfied.
3678 */
3679static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3680 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3681{
3682 int transition;
3683
3684 /*
3685 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3686 * time of data lanes only, if it isn't set, we need to consider HS
3687 * transition time of both data and clock lanes. HS transition time
3688 * of Scenario 3 is considered.
3689 */
3690 if (ddr_alwon) {
3691 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3692 } else {
3693 int trans1, trans2;
3694 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3695 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3696 enter_hs + 1;
3697 transition = max(trans1, trans2);
3698 }
3699
3700 return blank > transition ? blank - transition : 0;
3701}
3702
3703/*
3704 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3705 * results in maximum transition time for data lanes to enter and exit LP mode.
3706 * Hence, this is the scenario where the least amount of command mode data can
3707 * be interleaved. We program the minimum amount of bytes that can be
3708 * interleaved in LP so that all scenarios are satisfied.
3709 */
3710static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3711 int lp_clk_div, int tdsi_fclk)
3712{
3713 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3714 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3715 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3716 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3717 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3718
3719 /* maximum LP transition time according to Scenario 1 */
3720 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3721
3722 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3723 tlp_avail = thsbyte_clk * (blank - trans_lp);
3724
Archit Taneja2e063c32012-06-04 13:36:34 +05303725 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303726
3727 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3728 26) / 16;
3729
3730 return max(lp_inter, 0);
3731}
3732
Tomi Valkeinen57612172012-11-27 17:32:36 +02003733static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303734{
Archit Taneja6f28c292012-05-15 11:32:18 +05303735 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3736 int blanking_mode;
3737 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3738 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3739 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3740 int tclk_trail, ths_exit, exiths_clk;
3741 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303742 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303743 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303744 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003745 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303746 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3747 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3748 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3749 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3750 u32 r;
3751
3752 r = dsi_read_reg(dsidev, DSI_CTRL);
3753 blanking_mode = FLD_GET(r, 20, 20);
3754 hfp_blanking_mode = FLD_GET(r, 21, 21);
3755 hbp_blanking_mode = FLD_GET(r, 22, 22);
3756 hsa_blanking_mode = FLD_GET(r, 23, 23);
3757
3758 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3759 hbp = FLD_GET(r, 11, 0);
3760 hfp = FLD_GET(r, 23, 12);
3761 hsa = FLD_GET(r, 31, 24);
3762
3763 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3764 ddr_clk_post = FLD_GET(r, 7, 0);
3765 ddr_clk_pre = FLD_GET(r, 15, 8);
3766
3767 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3768 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3769 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3770
3771 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3772 lp_clk_div = FLD_GET(r, 12, 0);
3773 ddr_alwon = FLD_GET(r, 13, 13);
3774
3775 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3776 ths_exit = FLD_GET(r, 7, 0);
3777
3778 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3779 tclk_trail = FLD_GET(r, 15, 8);
3780
3781 exiths_clk = ths_exit + tclk_trail;
3782
3783 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3784 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3785
3786 if (!hsa_blanking_mode) {
3787 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3788 enter_hs_mode_lat, exit_hs_mode_lat,
3789 exiths_clk, ddr_clk_pre, ddr_clk_post);
3790 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3791 enter_hs_mode_lat, exit_hs_mode_lat,
3792 lp_clk_div, dsi_fclk_hsdiv);
3793 }
3794
3795 if (!hfp_blanking_mode) {
3796 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3797 enter_hs_mode_lat, exit_hs_mode_lat,
3798 exiths_clk, ddr_clk_pre, ddr_clk_post);
3799 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3800 enter_hs_mode_lat, exit_hs_mode_lat,
3801 lp_clk_div, dsi_fclk_hsdiv);
3802 }
3803
3804 if (!hbp_blanking_mode) {
3805 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3806 enter_hs_mode_lat, exit_hs_mode_lat,
3807 exiths_clk, ddr_clk_pre, ddr_clk_post);
3808
3809 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3810 enter_hs_mode_lat, exit_hs_mode_lat,
3811 lp_clk_div, dsi_fclk_hsdiv);
3812 }
3813
3814 if (!blanking_mode) {
3815 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3816 enter_hs_mode_lat, exit_hs_mode_lat,
3817 exiths_clk, ddr_clk_pre, ddr_clk_post);
3818
3819 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3820 enter_hs_mode_lat, exit_hs_mode_lat,
3821 lp_clk_div, dsi_fclk_hsdiv);
3822 }
3823
3824 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3825 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3826 bl_interleave_hs);
3827
3828 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3829 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3830 bl_interleave_lp);
3831
3832 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3833 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3834 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3835 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3836 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3837
3838 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3839 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3840 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3841 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3842 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3843
3844 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3845 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3846 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3847 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3848}
3849
Tomi Valkeinen57612172012-11-27 17:32:36 +02003850static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003851{
Archit Taneja02c39602012-08-10 15:01:33 +05303852 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853 u32 r;
3854 int buswidth = 0;
3855
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303856 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003857 DSI_FIFO_SIZE_32,
3858 DSI_FIFO_SIZE_32,
3859 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003860
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303861 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003862 DSI_FIFO_SIZE_32,
3863 DSI_FIFO_SIZE_32,
3864 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003865
3866 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303867 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3868 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3869 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3870 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003871
Archit Taneja02c39602012-08-10 15:01:33 +05303872 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003873 case 16:
3874 buswidth = 0;
3875 break;
3876 case 18:
3877 buswidth = 1;
3878 break;
3879 case 24:
3880 buswidth = 2;
3881 break;
3882 default:
3883 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003884 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885 }
3886
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303887 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003888 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3889 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3890 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3891 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3892 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3893 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003894 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3895 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003896 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3897 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3898 /* DCS_CMD_CODE, 1=start, 0=continue */
3899 r = FLD_MOD(r, 0, 25, 25);
3900 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003901
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303902 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003903
Archit Taneja9e7e9372012-08-14 12:29:22 +05303904 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303905
Archit Tanejadca2b152012-08-16 18:02:00 +05303906 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303907 dsi_config_vp_sync_events(dsidev);
3908 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003909 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303910 }
3911
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303912 dsi_vc_initial_config(dsidev, 0);
3913 dsi_vc_initial_config(dsidev, 1);
3914 dsi_vc_initial_config(dsidev, 2);
3915 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003916
3917 return 0;
3918}
3919
Archit Taneja9e7e9372012-08-14 12:29:22 +05303920static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003921{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003922 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003923 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3924 unsigned tclk_pre, tclk_post;
3925 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3926 unsigned ths_trail, ths_exit;
3927 unsigned ddr_clk_pre, ddr_clk_post;
3928 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3929 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003930 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003931 u32 r;
3932
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303933 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934 ths_prepare = FLD_GET(r, 31, 24);
3935 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3936 ths_zero = ths_prepare_ths_zero - ths_prepare;
3937 ths_trail = FLD_GET(r, 15, 8);
3938 ths_exit = FLD_GET(r, 7, 0);
3939
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303940 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003941 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003942 tclk_trail = FLD_GET(r, 15, 8);
3943 tclk_zero = FLD_GET(r, 7, 0);
3944
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303945 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003946 tclk_prepare = FLD_GET(r, 7, 0);
3947
3948 /* min 8*UI */
3949 tclk_pre = 20;
3950 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303951 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003952
Archit Taneja8af6ff02011-09-05 16:48:27 +05303953 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003954
3955 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3956 4);
3957 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3958
3959 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3960 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3961
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303962 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003963 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3964 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303965 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003966
3967 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3968 ddr_clk_pre,
3969 ddr_clk_post);
3970
3971 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3972 DIV_ROUND_UP(ths_prepare, 4) +
3973 DIV_ROUND_UP(ths_zero + 3, 4);
3974
3975 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3976
3977 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3978 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303979 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003980
3981 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3982 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303983
Archit Tanejadca2b152012-08-16 18:02:00 +05303984 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303985 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303986 int hsa = dsi->vm_timings.hsa;
3987 int hfp = dsi->vm_timings.hfp;
3988 int hbp = dsi->vm_timings.hbp;
3989 int vsa = dsi->vm_timings.vsa;
3990 int vfp = dsi->vm_timings.vfp;
3991 int vbp = dsi->vm_timings.vbp;
3992 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003993 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303994 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303995 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303996 int tl, t_he, width_bytes;
3997
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003998 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303999 t_he = hsync_end ?
4000 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
4001
4002 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
4003
4004 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
4005 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
4006 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
4007
4008 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
4009 hfp, hsync_end ? hsa : 0, tl);
4010 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
4011 vsa, timings->y_res);
4012
4013 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
4014 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
4015 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
4016 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
4017 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4018
4019 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4020 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4021 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4022 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4023 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4024 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4025
4026 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4027 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4028 r = FLD_MOD(r, tl, 31, 16); /* TL */
4029 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4030 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004031}
4032
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004033static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004034 const struct omap_dsi_pin_config *pin_cfg)
4035{
4036 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4037 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4038 int num_pins;
4039 const int *pins;
4040 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4041 int num_lanes;
4042 int i;
4043
4044 static const enum dsi_lane_function functions[] = {
4045 DSI_LANE_CLK,
4046 DSI_LANE_DATA1,
4047 DSI_LANE_DATA2,
4048 DSI_LANE_DATA3,
4049 DSI_LANE_DATA4,
4050 };
4051
4052 num_pins = pin_cfg->num_pins;
4053 pins = pin_cfg->pins;
4054
4055 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4056 || num_pins % 2 != 0)
4057 return -EINVAL;
4058
4059 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4060 lanes[i].function = DSI_LANE_UNUSED;
4061
4062 num_lanes = 0;
4063
4064 for (i = 0; i < num_pins; i += 2) {
4065 u8 lane, pol;
4066 int dx, dy;
4067
4068 dx = pins[i];
4069 dy = pins[i + 1];
4070
4071 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4072 return -EINVAL;
4073
4074 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4075 return -EINVAL;
4076
4077 if (dx & 1) {
4078 if (dy != dx - 1)
4079 return -EINVAL;
4080 pol = 1;
4081 } else {
4082 if (dy != dx + 1)
4083 return -EINVAL;
4084 pol = 0;
4085 }
4086
4087 lane = dx / 2;
4088
4089 lanes[lane].function = functions[i / 2];
4090 lanes[lane].polarity = pol;
4091 num_lanes++;
4092 }
4093
4094 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4095 dsi->num_lanes_used = num_lanes;
4096
4097 return 0;
4098}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004099
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004100static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304101{
4102 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304103 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004104 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304105 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004106 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304107 u8 data_type;
4108 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004109 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304110
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004111 if (out == NULL || out->manager == NULL) {
4112 DSSERR("failed to enable display: no output/manager\n");
4113 return -ENODEV;
4114 }
4115
4116 r = dsi_display_init_dispc(dsidev, mgr);
4117 if (r)
4118 goto err_init_dispc;
4119
Archit Tanejadca2b152012-08-16 18:02:00 +05304120 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304121 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004122 case OMAP_DSS_DSI_FMT_RGB888:
4123 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4124 break;
4125 case OMAP_DSS_DSI_FMT_RGB666:
4126 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4127 break;
4128 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4129 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4130 break;
4131 case OMAP_DSS_DSI_FMT_RGB565:
4132 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4133 break;
4134 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004135 r = -EINVAL;
4136 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004137 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304138
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004139 dsi_if_enable(dsidev, false);
4140 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304141
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004142 /* MODE, 1 = video mode */
4143 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304144
Archit Tanejae67458a2012-08-13 14:17:30 +05304145 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304146
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004147 dsi_vc_write_long_header(dsidev, channel, data_type,
4148 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304149
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004150 dsi_vc_enable(dsidev, channel, true);
4151 dsi_if_enable(dsidev, true);
4152 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304153
Archit Tanejaeea83402012-09-04 11:42:36 +05304154 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004155 if (r)
4156 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304157
4158 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004159
4160err_mgr_enable:
4161 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4162 dsi_if_enable(dsidev, false);
4163 dsi_vc_enable(dsidev, channel, false);
4164 }
4165err_pix_fmt:
4166 dsi_display_uninit_dispc(dsidev, mgr);
4167err_init_dispc:
4168 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304170
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004171static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304172{
4173 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304174 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004175 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304176
Archit Tanejadca2b152012-08-16 18:02:00 +05304177 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004178 dsi_if_enable(dsidev, false);
4179 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304180
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004181 /* MODE, 0 = command mode */
4182 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304183
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004184 dsi_vc_enable(dsidev, channel, true);
4185 dsi_if_enable(dsidev, true);
4186 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304187
Archit Tanejaeea83402012-09-04 11:42:36 +05304188 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004189
4190 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304191}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304192
Tomi Valkeinen57612172012-11-27 17:32:36 +02004193static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004194{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004196 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197 unsigned bytespp;
4198 unsigned bytespl;
4199 unsigned bytespf;
4200 unsigned total_len;
4201 unsigned packet_payload;
4202 unsigned packet_len;
4203 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004204 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304205 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004206 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304207 u16 w = dsi->timings.x_res;
4208 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004209
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004210 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004211
Archit Tanejad6049142011-08-22 11:58:08 +05304212 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004213
Archit Taneja02c39602012-08-10 15:01:33 +05304214 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004215 bytespl = w * bytespp;
4216 bytespf = bytespl * h;
4217
4218 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4219 * number of lines in a packet. See errata about VP_CLK_RATIO */
4220
4221 if (bytespf < line_buf_size)
4222 packet_payload = bytespf;
4223 else
4224 packet_payload = (line_buf_size) / bytespl * bytespl;
4225
4226 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4227 total_len = (bytespf / packet_payload) * packet_len;
4228
4229 if (bytespf % packet_payload)
4230 total_len += (bytespf % packet_payload) + 1;
4231
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004232 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304233 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004234
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304235 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304236 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004237
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304238 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004239 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4240 else
4241 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304242 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243
4244 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4245 * because DSS interrupts are not capable of waking up the CPU and the
4246 * framedone interrupt could be delayed for quite a long time. I think
4247 * the same goes for any DSS interrupts, but for some reason I have not
4248 * seen the problem anywhere else than here.
4249 */
4250 dispc_disable_sidle();
4251
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304252 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004253
Archit Taneja49dbf582011-05-16 15:17:07 +05304254 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4255 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004256 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004257
Archit Tanejaeea83402012-09-04 11:42:36 +05304258 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304259
Archit Tanejaeea83402012-09-04 11:42:36 +05304260 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004261
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304262 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004263 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4264 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304265 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004266
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304267 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004268
4269#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304270 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004271#endif
4272 }
4273}
4274
4275#ifdef DSI_CATCH_MISSING_TE
4276static void dsi_te_timeout(unsigned long arg)
4277{
4278 DSSERR("TE not received for 250ms!\n");
4279}
4280#endif
4281
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304282static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004283{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304284 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4285
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004286 /* SIDLEMODE back to smart-idle */
4287 dispc_enable_sidle();
4288
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304289 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004290 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304291 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004292 }
4293
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304294 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004295
4296 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304297 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004298}
4299
4300static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4301{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304302 struct dsi_data *dsi = container_of(work, struct dsi_data,
4303 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004304 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4305 * 250ms which would conflict with this timeout work. What should be
4306 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004307 * possibly scheduled framedone work. However, cancelling the transfer
4308 * on the HW is buggy, and would probably require resetting the whole
4309 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004310
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004311 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004312
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304313 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004314}
4315
Tomi Valkeinen15502022012-10-10 13:59:07 +03004316static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004317{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304318 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304319 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4320
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004321 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4322 * turns itself off. However, DSI still has the pixels in its buffers,
4323 * and is sending the data.
4324 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004325
Tejun Heo136b5722012-08-21 13:18:24 -07004326 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004327
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304328 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004329}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004330
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004331static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004332 void (*callback)(int, void *), void *data)
4333{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304334 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304335 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004336 u16 dw, dh;
4337
4338 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304339
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304340 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004341
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004342 dsi->framedone_callback = callback;
4343 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004344
Archit Tanejae3525742012-08-09 15:23:43 +05304345 dw = dsi->timings.x_res;
4346 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004347
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004348#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004349 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304350 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004351#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004352 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004353
4354 return 0;
4355}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004356
4357/* Display funcs */
4358
Tomi Valkeinen57612172012-11-27 17:32:36 +02004359static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304360{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304361 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4362 struct dispc_clock_info dispc_cinfo;
4363 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004364 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304365
4366 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4367
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004368 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4369 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304370
4371 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4372 if (r) {
4373 DSSERR("Failed to calc dispc clocks\n");
4374 return r;
4375 }
4376
4377 dsi->mgr_config.clock_info = dispc_cinfo;
4378
4379 return 0;
4380}
4381
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004382static int dsi_display_init_dispc(struct platform_device *dsidev,
4383 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004384{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304385 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304386 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304387
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004388 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4389 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4390 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004391
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004392 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004393 r = dss_mgr_register_framedone_handler(mgr,
4394 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304395 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004396 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304397 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304398 }
4399
Archit Taneja7d2572f2012-06-29 14:31:07 +05304400 dsi->mgr_config.stallmode = true;
4401 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304402 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304403 dsi->mgr_config.stallmode = false;
4404 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004405 }
4406
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304407 /*
4408 * override interlace, logic level and edge related parameters in
4409 * omap_video_timings with default values
4410 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304411 dsi->timings.interlace = false;
4412 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4413 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4414 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4415 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4416 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304417
Archit Tanejaeea83402012-09-04 11:42:36 +05304418 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304419
Tomi Valkeinen57612172012-11-27 17:32:36 +02004420 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304421 if (r)
4422 goto err1;
4423
4424 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4425 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304426 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304427 dsi->mgr_config.lcden_sig_polarity = 0;
4428
Archit Tanejaeea83402012-09-04 11:42:36 +05304429 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304430
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004431 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304432err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304433 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004434 dss_mgr_unregister_framedone_handler(mgr,
4435 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304436err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004437 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304438 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004439}
4440
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004441static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4442 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004443{
Archit Tanejadca2b152012-08-16 18:02:00 +05304444 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4445
Tomi Valkeinen15502022012-10-10 13:59:07 +03004446 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4447 dss_mgr_unregister_framedone_handler(mgr,
4448 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004449
4450 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004451}
4452
Tomi Valkeinen57612172012-11-27 17:32:36 +02004453static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004454{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004456 struct dsi_clock_info cinfo;
4457 int r;
4458
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004459 cinfo = dsi->user_dsi_cinfo;
4460
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004461 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004462 if (r) {
4463 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004465 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004466
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304467 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468 if (r) {
4469 DSSERR("Failed to set dsi clocks\n");
4470 return r;
4471 }
4472
4473 return 0;
4474}
4475
Tomi Valkeinen57612172012-11-27 17:32:36 +02004476static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004477{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004478 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004479 int r;
4480
Tomi Valkeinen1a7f4bf2014-08-06 13:31:47 +03004481 r = dsi_pll_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482 if (r)
4483 goto err0;
4484
Tomi Valkeinen57612172012-11-27 17:32:36 +02004485 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004486 if (r)
4487 goto err1;
4488
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004489 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4490 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4491 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004492
4493 DSSDBG("PLL OK\n");
4494
Archit Taneja9e7e9372012-08-14 12:29:22 +05304495 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004496 if (r)
4497 goto err2;
4498
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304499 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
Archit Taneja9e7e9372012-08-14 12:29:22 +05304501 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004502 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004503
4504 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304505 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506
Tomi Valkeinen57612172012-11-27 17:32:36 +02004507 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508 if (r)
4509 goto err3;
4510
4511 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304512 dsi_vc_enable(dsidev, 0, 1);
4513 dsi_vc_enable(dsidev, 1, 1);
4514 dsi_vc_enable(dsidev, 2, 1);
4515 dsi_vc_enable(dsidev, 3, 1);
4516 dsi_if_enable(dsidev, 1);
4517 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004518
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004519 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004520err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304521 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004522err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004523 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004524err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304525 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004526err0:
4527 return r;
4528}
4529
Tomi Valkeinen57612172012-11-27 17:32:36 +02004530static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004531 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004532{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304533 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304535 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304536 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004537
Ville Syrjäläd7370102010-04-22 22:50:09 +02004538 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304539 dsi_if_enable(dsidev, 0);
4540 dsi_vc_enable(dsidev, 0, 0);
4541 dsi_vc_enable(dsidev, 1, 0);
4542 dsi_vc_enable(dsidev, 2, 0);
4543 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004544
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004545 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304546 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304547 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004548}
4549
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004550static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004551{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304552 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304553 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004554 int r = 0;
4555
4556 DSSDBG("dsi_display_enable\n");
4557
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304558 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004559
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304560 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004561
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004562 r = dsi_runtime_get(dsidev);
4563 if (r)
4564 goto err_get_dsi;
4565
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304566 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004567
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004568 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004569
Tomi Valkeinen57612172012-11-27 17:32:36 +02004570 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004572 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004573
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304574 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575
4576 return 0;
4577
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004578err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304579 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004580 dsi_runtime_put(dsidev);
4581err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304582 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004583 DSSDBG("dsi_display_enable FAILED\n");
4584 return r;
4585}
4586
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004587static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004588 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004589{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304590 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304591 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304592
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004593 DSSDBG("dsi_display_disable\n");
4594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304595 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004596
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304597 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004598
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004599 dsi_sync_vc(dsidev, 0);
4600 dsi_sync_vc(dsidev, 1);
4601 dsi_sync_vc(dsidev, 2);
4602 dsi_sync_vc(dsidev, 3);
4603
Tomi Valkeinen57612172012-11-27 17:32:36 +02004604 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004606 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304607 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004608
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304609 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004610}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004611
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004612static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004613{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304614 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4615 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4616
4617 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004618 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004619}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004620
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004621#ifdef PRINT_VERBOSE_VM_TIMINGS
4622static void print_dsi_vm(const char *str,
4623 const struct omap_dss_dsi_videomode_timings *t)
4624{
4625 unsigned long byteclk = t->hsclk / 4;
4626 int bl, wc, pps, tot;
4627
4628 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4629 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4630 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4631 tot = bl + pps;
4632
4633#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4634
4635 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4636 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4637 str,
4638 byteclk,
4639 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4640 bl, pps, tot,
4641 TO_DSI_T(t->hss),
4642 TO_DSI_T(t->hsa),
4643 TO_DSI_T(t->hse),
4644 TO_DSI_T(t->hbp),
4645 TO_DSI_T(pps),
4646 TO_DSI_T(t->hfp),
4647
4648 TO_DSI_T(bl),
4649 TO_DSI_T(pps),
4650
4651 TO_DSI_T(tot));
4652#undef TO_DSI_T
4653}
4654
4655static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4656{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004657 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004658 int hact, bl, tot;
4659
4660 hact = t->x_res;
4661 bl = t->hsw + t->hbp + t->hfp;
4662 tot = hact + bl;
4663
4664#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4665
4666 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4667 "%u/%u/%u/%u = %u + %u = %u\n",
4668 str,
4669 pck,
4670 t->hsw, t->hbp, hact, t->hfp,
4671 bl, hact, tot,
4672 TO_DISPC_T(t->hsw),
4673 TO_DISPC_T(t->hbp),
4674 TO_DISPC_T(hact),
4675 TO_DISPC_T(t->hfp),
4676 TO_DISPC_T(bl),
4677 TO_DISPC_T(hact),
4678 TO_DISPC_T(tot));
4679#undef TO_DISPC_T
4680}
4681
4682/* note: this is not quite accurate */
4683static void print_dsi_dispc_vm(const char *str,
4684 const struct omap_dss_dsi_videomode_timings *t)
4685{
4686 struct omap_video_timings vm = { 0 };
4687 unsigned long byteclk = t->hsclk / 4;
4688 unsigned long pck;
4689 u64 dsi_tput;
4690 int dsi_hact, dsi_htot;
4691
4692 dsi_tput = (u64)byteclk * t->ndl * 8;
4693 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4694 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4695 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4696
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004697 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004698 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4699 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4700 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4701 vm.x_res = t->hact;
4702
4703 print_dispc_vm(str, &vm);
4704}
4705#endif /* PRINT_VERBOSE_VM_TIMINGS */
4706
4707static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4708 unsigned long pck, void *data)
4709{
4710 struct dsi_clk_calc_ctx *ctx = data;
4711 struct omap_video_timings *t = &ctx->dispc_vm;
4712
4713 ctx->dispc_cinfo.lck_div = lckd;
4714 ctx->dispc_cinfo.pck_div = pckd;
4715 ctx->dispc_cinfo.lck = lck;
4716 ctx->dispc_cinfo.pck = pck;
4717
4718 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004719 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004720 t->x_res = ctx->config->timings->x_res;
4721 t->y_res = ctx->config->timings->y_res;
4722 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4723 t->vfp = t->vbp = 0;
4724
4725 return true;
4726}
4727
4728static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4729 void *data)
4730{
4731 struct dsi_clk_calc_ctx *ctx = data;
4732
4733 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4734 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4735
4736 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4737 dsi_cm_calc_dispc_cb, ctx);
4738}
4739
4740static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4741 unsigned long pll, void *data)
4742{
4743 struct dsi_clk_calc_ctx *ctx = data;
4744
4745 ctx->dsi_cinfo.regn = regn;
4746 ctx->dsi_cinfo.regm = regm;
4747 ctx->dsi_cinfo.fint = fint;
4748 ctx->dsi_cinfo.clkin4ddr = pll;
4749
4750 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4751 dsi_cm_calc_hsdiv_cb, ctx);
4752}
4753
4754static bool dsi_cm_calc(struct dsi_data *dsi,
4755 const struct omap_dss_dsi_config *cfg,
4756 struct dsi_clk_calc_ctx *ctx)
4757{
4758 unsigned long clkin;
4759 int bitspp, ndl;
4760 unsigned long pll_min, pll_max;
4761 unsigned long pck, txbyteclk;
4762
4763 clkin = clk_get_rate(dsi->sys_clk);
4764 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4765 ndl = dsi->num_lanes_used - 1;
4766
4767 /*
4768 * Here we should calculate minimum txbyteclk to be able to send the
4769 * frame in time, and also to handle TE. That's not very simple, though,
4770 * especially as we go to LP between each pixel packet due to HW
4771 * "feature". So let's just estimate very roughly and multiply by 1.5.
4772 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004773 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004774 pck = pck * 3 / 2;
4775 txbyteclk = pck * bitspp / 8 / ndl;
4776
4777 memset(ctx, 0, sizeof(*ctx));
4778 ctx->dsidev = dsi->pdev;
4779 ctx->config = cfg;
4780 ctx->req_pck_min = pck;
4781 ctx->req_pck_nom = pck;
4782 ctx->req_pck_max = pck * 3 / 2;
4783 ctx->dsi_cinfo.clkin = clkin;
4784
4785 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4786 pll_max = cfg->hs_clk_max * 4;
4787
4788 return dsi_pll_calc(dsi->pdev, clkin,
4789 pll_min, pll_max,
4790 dsi_cm_calc_pll_cb, ctx);
4791}
4792
4793static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4794{
4795 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4796 const struct omap_dss_dsi_config *cfg = ctx->config;
4797 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4798 int ndl = dsi->num_lanes_used - 1;
4799 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4800 unsigned long byteclk = hsclk / 4;
4801
4802 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4803 int xres;
4804 int panel_htot, panel_hbl; /* pixels */
4805 int dispc_htot, dispc_hbl; /* pixels */
4806 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4807 int hfp, hsa, hbp;
4808 const struct omap_video_timings *req_vm;
4809 struct omap_video_timings *dispc_vm;
4810 struct omap_dss_dsi_videomode_timings *dsi_vm;
4811 u64 dsi_tput, dispc_tput;
4812
4813 dsi_tput = (u64)byteclk * ndl * 8;
4814
4815 req_vm = cfg->timings;
4816 req_pck_min = ctx->req_pck_min;
4817 req_pck_max = ctx->req_pck_max;
4818 req_pck_nom = ctx->req_pck_nom;
4819
4820 dispc_pck = ctx->dispc_cinfo.pck;
4821 dispc_tput = (u64)dispc_pck * bitspp;
4822
4823 xres = req_vm->x_res;
4824
4825 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4826 panel_htot = xres + panel_hbl;
4827
4828 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4829
4830 /*
4831 * When there are no line buffers, DISPC and DSI must have the
4832 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4833 */
4834 if (dsi->line_buffer_size < xres * bitspp / 8) {
4835 if (dispc_tput != dsi_tput)
4836 return false;
4837 } else {
4838 if (dispc_tput < dsi_tput)
4839 return false;
4840 }
4841
4842 /* DSI tput must be over the min requirement */
4843 if (dsi_tput < (u64)bitspp * req_pck_min)
4844 return false;
4845
4846 /* When non-burst mode, DSI tput must be below max requirement. */
4847 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4848 if (dsi_tput > (u64)bitspp * req_pck_max)
4849 return false;
4850 }
4851
4852 hss = DIV_ROUND_UP(4, ndl);
4853
4854 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4855 if (ndl == 3 && req_vm->hsw == 0)
4856 hse = 1;
4857 else
4858 hse = DIV_ROUND_UP(4, ndl);
4859 } else {
4860 hse = 0;
4861 }
4862
4863 /* DSI htot to match the panel's nominal pck */
4864 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4865
4866 /* fail if there would be no time for blanking */
4867 if (dsi_htot < hss + hse + dsi_hact)
4868 return false;
4869
4870 /* total DSI blanking needed to achieve panel's TL */
4871 dsi_hbl = dsi_htot - dsi_hact;
4872
4873 /* DISPC htot to match the DSI TL */
4874 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4875
4876 /* verify that the DSI and DISPC TLs are the same */
4877 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4878 return false;
4879
4880 dispc_hbl = dispc_htot - xres;
4881
4882 /* setup DSI videomode */
4883
4884 dsi_vm = &ctx->dsi_vm;
4885 memset(dsi_vm, 0, sizeof(*dsi_vm));
4886
4887 dsi_vm->hsclk = hsclk;
4888
4889 dsi_vm->ndl = ndl;
4890 dsi_vm->bitspp = bitspp;
4891
4892 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4893 hsa = 0;
4894 } else if (ndl == 3 && req_vm->hsw == 0) {
4895 hsa = 0;
4896 } else {
4897 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4898 hsa = max(hsa - hse, 1);
4899 }
4900
4901 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4902 hbp = max(hbp, 1);
4903
4904 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4905 if (hfp < 1) {
4906 int t;
4907 /* we need to take cycles from hbp */
4908
4909 t = 1 - hfp;
4910 hbp = max(hbp - t, 1);
4911 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4912
4913 if (hfp < 1 && hsa > 0) {
4914 /* we need to take cycles from hsa */
4915 t = 1 - hfp;
4916 hsa = max(hsa - t, 1);
4917 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4918 }
4919 }
4920
4921 if (hfp < 1)
4922 return false;
4923
4924 dsi_vm->hss = hss;
4925 dsi_vm->hsa = hsa;
4926 dsi_vm->hse = hse;
4927 dsi_vm->hbp = hbp;
4928 dsi_vm->hact = xres;
4929 dsi_vm->hfp = hfp;
4930
4931 dsi_vm->vsa = req_vm->vsw;
4932 dsi_vm->vbp = req_vm->vbp;
4933 dsi_vm->vact = req_vm->y_res;
4934 dsi_vm->vfp = req_vm->vfp;
4935
4936 dsi_vm->trans_mode = cfg->trans_mode;
4937
4938 dsi_vm->blanking_mode = 0;
4939 dsi_vm->hsa_blanking_mode = 1;
4940 dsi_vm->hfp_blanking_mode = 1;
4941 dsi_vm->hbp_blanking_mode = 1;
4942
4943 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4944 dsi_vm->window_sync = 4;
4945
4946 /* setup DISPC videomode */
4947
4948 dispc_vm = &ctx->dispc_vm;
4949 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004950 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004951
4952 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4953 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4954 req_pck_nom);
4955 hsa = max(hsa, 1);
4956 } else {
4957 hsa = 1;
4958 }
4959
4960 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4961 hbp = max(hbp, 1);
4962
4963 hfp = dispc_hbl - hsa - hbp;
4964 if (hfp < 1) {
4965 int t;
4966 /* we need to take cycles from hbp */
4967
4968 t = 1 - hfp;
4969 hbp = max(hbp - t, 1);
4970 hfp = dispc_hbl - hsa - hbp;
4971
4972 if (hfp < 1) {
4973 /* we need to take cycles from hsa */
4974 t = 1 - hfp;
4975 hsa = max(hsa - t, 1);
4976 hfp = dispc_hbl - hsa - hbp;
4977 }
4978 }
4979
4980 if (hfp < 1)
4981 return false;
4982
4983 dispc_vm->hfp = hfp;
4984 dispc_vm->hsw = hsa;
4985 dispc_vm->hbp = hbp;
4986
4987 return true;
4988}
4989
4990
4991static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4992 unsigned long pck, void *data)
4993{
4994 struct dsi_clk_calc_ctx *ctx = data;
4995
4996 ctx->dispc_cinfo.lck_div = lckd;
4997 ctx->dispc_cinfo.pck_div = pckd;
4998 ctx->dispc_cinfo.lck = lck;
4999 ctx->dispc_cinfo.pck = pck;
5000
5001 if (dsi_vm_calc_blanking(ctx) == false)
5002 return false;
5003
5004#ifdef PRINT_VERBOSE_VM_TIMINGS
5005 print_dispc_vm("dispc", &ctx->dispc_vm);
5006 print_dsi_vm("dsi ", &ctx->dsi_vm);
5007 print_dispc_vm("req ", ctx->config->timings);
5008 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
5009#endif
5010
5011 return true;
5012}
5013
5014static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
5015 void *data)
5016{
5017 struct dsi_clk_calc_ctx *ctx = data;
5018 unsigned long pck_max;
5019
5020 ctx->dsi_cinfo.regm_dispc = regm_dispc;
5021 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
5022
5023 /*
5024 * In burst mode we can let the dispc pck be arbitrarily high, but it
5025 * limits our scaling abilities. So for now, don't aim too high.
5026 */
5027
5028 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5029 pck_max = ctx->req_pck_max + 10000000;
5030 else
5031 pck_max = ctx->req_pck_max;
5032
5033 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5034 dsi_vm_calc_dispc_cb, ctx);
5035}
5036
5037static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5038 unsigned long pll, void *data)
5039{
5040 struct dsi_clk_calc_ctx *ctx = data;
5041
5042 ctx->dsi_cinfo.regn = regn;
5043 ctx->dsi_cinfo.regm = regm;
5044 ctx->dsi_cinfo.fint = fint;
5045 ctx->dsi_cinfo.clkin4ddr = pll;
5046
5047 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5048 dsi_vm_calc_hsdiv_cb, ctx);
5049}
5050
5051static bool dsi_vm_calc(struct dsi_data *dsi,
5052 const struct omap_dss_dsi_config *cfg,
5053 struct dsi_clk_calc_ctx *ctx)
5054{
5055 const struct omap_video_timings *t = cfg->timings;
5056 unsigned long clkin;
5057 unsigned long pll_min;
5058 unsigned long pll_max;
5059 int ndl = dsi->num_lanes_used - 1;
5060 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5061 unsigned long byteclk_min;
5062
5063 clkin = clk_get_rate(dsi->sys_clk);
5064
5065 memset(ctx, 0, sizeof(*ctx));
5066 ctx->dsidev = dsi->pdev;
5067 ctx->config = cfg;
5068
5069 ctx->dsi_cinfo.clkin = clkin;
5070
5071 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005072 ctx->req_pck_min = t->pixelclock - 1000;
5073 ctx->req_pck_nom = t->pixelclock;
5074 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005075
5076 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5077 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5078
5079 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5080 pll_max = cfg->hs_clk_max * 4;
5081 } else {
5082 unsigned long byteclk_max;
5083 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5084 ndl * 8);
5085
5086 pll_max = byteclk_max * 4 * 4;
5087 }
5088
5089 return dsi_pll_calc(dsi->pdev, clkin,
5090 pll_min, pll_max,
5091 dsi_vm_calc_pll_cb, ctx);
5092}
5093
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005094static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005095 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305096{
5097 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5098 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005099 struct dsi_clk_calc_ctx ctx;
5100 bool ok;
5101 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305102
5103 mutex_lock(&dsi->lock);
5104
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005105 dsi->pix_fmt = config->pixel_format;
5106 dsi->mode = config->mode;
5107
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005108 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5109 ok = dsi_vm_calc(dsi, config, &ctx);
5110 else
5111 ok = dsi_cm_calc(dsi, config, &ctx);
5112
5113 if (!ok) {
5114 DSSERR("failed to find suitable DSI clock settings\n");
5115 r = -EINVAL;
5116 goto err;
5117 }
5118
5119 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5120
Tomi Valkeinen7b71c412014-08-06 15:45:26 +03005121 r = dsi_lp_clock_calc(ctx.dsi_cinfo.dsi_pll_hsdiv_dsi_clk,
5122 config->lp_clk_min, config->lp_clk_max, &dsi->user_lp_cinfo);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005123 if (r) {
5124 DSSERR("failed to find suitable DSI LP clock settings\n");
5125 goto err;
5126 }
5127
5128 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5129 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5130
5131 dsi->timings = ctx.dispc_vm;
5132 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305133
5134 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305135
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005136 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005137err:
5138 mutex_unlock(&dsi->lock);
5139
5140 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005141}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305142
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005143/*
5144 * Return a hardcoded channel for the DSI output. This should work for
5145 * current use cases, but this can be later expanded to either resolve
5146 * the channel in some more dynamic manner, or get the channel as a user
5147 * parameter.
5148 */
5149static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305150{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005151 switch (omapdss_get_version()) {
5152 case OMAPDSS_VER_OMAP24xx:
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05305153 case OMAPDSS_VER_AM43xx:
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005154 DSSWARN("DSI not supported\n");
5155 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305156
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005157 case OMAPDSS_VER_OMAP34xx_ES1:
5158 case OMAPDSS_VER_OMAP34xx_ES3:
5159 case OMAPDSS_VER_OMAP3630:
5160 case OMAPDSS_VER_AM35xx:
5161 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305162
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005163 case OMAPDSS_VER_OMAP4430_ES1:
5164 case OMAPDSS_VER_OMAP4430_ES2:
5165 case OMAPDSS_VER_OMAP4:
5166 switch (module_id) {
5167 case 0:
5168 return OMAP_DSS_CHANNEL_LCD;
5169 case 1:
5170 return OMAP_DSS_CHANNEL_LCD2;
5171 default:
5172 DSSWARN("unsupported module id\n");
5173 return OMAP_DSS_CHANNEL_LCD;
5174 }
Archit Tanejae3525742012-08-09 15:23:43 +05305175
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005176 case OMAPDSS_VER_OMAP5:
5177 switch (module_id) {
5178 case 0:
5179 return OMAP_DSS_CHANNEL_LCD;
5180 case 1:
5181 return OMAP_DSS_CHANNEL_LCD3;
5182 default:
5183 DSSWARN("unsupported module id\n");
5184 return OMAP_DSS_CHANNEL_LCD;
5185 }
5186
5187 default:
5188 DSSWARN("unsupported DSS version\n");
5189 return OMAP_DSS_CHANNEL_LCD;
5190 }
Archit Taneja02c39602012-08-10 15:01:33 +05305191}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005192
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005193static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305194{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305195 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5196 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305197 int i;
5198
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305199 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5200 if (!dsi->vc[i].dssdev) {
5201 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305202 *channel = i;
5203 return 0;
5204 }
5205 }
5206
5207 DSSERR("cannot get VC for display %s", dssdev->name);
5208 return -ENOSPC;
5209}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305210
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005211static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305212{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305213 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5214 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5215
Archit Taneja5ee3c142011-03-02 12:35:53 +05305216 if (vc_id < 0 || vc_id > 3) {
5217 DSSERR("VC ID out of range\n");
5218 return -EINVAL;
5219 }
5220
5221 if (channel < 0 || channel > 3) {
5222 DSSERR("Virtual Channel out of range\n");
5223 return -EINVAL;
5224 }
5225
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305226 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305227 DSSERR("Virtual Channel not allocated to display %s\n",
5228 dssdev->name);
5229 return -EINVAL;
5230 }
5231
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305232 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305233
5234 return 0;
5235}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305236
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005237static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305238{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305239 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5240 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5241
Archit Taneja5ee3c142011-03-02 12:35:53 +05305242 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305243 dsi->vc[channel].dssdev == dssdev) {
5244 dsi->vc[channel].dssdev = NULL;
5245 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305246 }
5247}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305248
Tomi Valkeinene406f902010-06-09 15:28:12 +03005249
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305250static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005251{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305252 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5253
5254 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5255 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5256 dsi->regm_dispc_max =
5257 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5258 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5259 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5260 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5261 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005262}
5263
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005264static int dsi_get_clocks(struct platform_device *dsidev)
5265{
5266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5267 struct clk *clk;
5268
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005269 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005270 if (IS_ERR(clk)) {
5271 DSSERR("can't get fck\n");
5272 return PTR_ERR(clk);
5273 }
5274
5275 dsi->dss_clk = clk;
5276
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005277 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005278 if (IS_ERR(clk)) {
5279 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005280 return PTR_ERR(clk);
5281 }
5282
5283 dsi->sys_clk = clk;
5284
5285 return 0;
5286}
5287
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005288static int dsi_connect(struct omap_dss_device *dssdev,
5289 struct omap_dss_device *dst)
5290{
5291 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5292 struct omap_overlay_manager *mgr;
5293 int r;
5294
5295 r = dsi_regulator_init(dsidev);
5296 if (r)
5297 return r;
5298
5299 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5300 if (!mgr)
5301 return -ENODEV;
5302
5303 r = dss_mgr_connect(mgr, dssdev);
5304 if (r)
5305 return r;
5306
5307 r = omapdss_output_set_device(dssdev, dst);
5308 if (r) {
5309 DSSERR("failed to connect output to new device: %s\n",
5310 dssdev->name);
5311 dss_mgr_disconnect(mgr, dssdev);
5312 return r;
5313 }
5314
5315 return 0;
5316}
5317
5318static void dsi_disconnect(struct omap_dss_device *dssdev,
5319 struct omap_dss_device *dst)
5320{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005321 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005322
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005323 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005324 return;
5325
5326 omapdss_output_unset_device(dssdev);
5327
5328 if (dssdev->manager)
5329 dss_mgr_disconnect(dssdev->manager, dssdev);
5330}
5331
5332static const struct omapdss_dsi_ops dsi_ops = {
5333 .connect = dsi_connect,
5334 .disconnect = dsi_disconnect,
5335
5336 .bus_lock = dsi_bus_lock,
5337 .bus_unlock = dsi_bus_unlock,
5338
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005339 .enable = dsi_display_enable,
5340 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005341
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005342 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005343
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005344 .configure_pins = dsi_configure_pins,
5345 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005346
5347 .enable_video_output = dsi_enable_video_output,
5348 .disable_video_output = dsi_disable_video_output,
5349
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005350 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005351
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005352 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005353
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005354 .request_vc = dsi_request_vc,
5355 .set_vc_id = dsi_set_vc_id,
5356 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005357
5358 .dcs_write = dsi_vc_dcs_write,
5359 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5360 .dcs_read = dsi_vc_dcs_read,
5361
5362 .gen_write = dsi_vc_generic_write,
5363 .gen_write_nosync = dsi_vc_generic_write_nosync,
5364 .gen_read = dsi_vc_generic_read,
5365
5366 .bta_sync = dsi_vc_send_bta_sync,
5367
5368 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5369};
5370
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005371static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305372{
5373 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005374 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305375
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005376 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305377 out->id = dsi->module_id == 0 ?
5378 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5379
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005380 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005381 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005382 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005383 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005384 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305385
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005386 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305387}
5388
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005389static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305390{
5391 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005392 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305393
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005394 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305395}
5396
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005397static int dsi_probe_of(struct platform_device *pdev)
5398{
5399 struct device_node *node = pdev->dev.of_node;
5400 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5401 struct property *prop;
5402 u32 lane_arr[10];
5403 int len, num_pins;
5404 int r, i;
5405 struct device_node *ep;
5406 struct omap_dsi_pin_config pin_cfg;
5407
5408 ep = omapdss_of_get_first_endpoint(node);
5409 if (!ep)
5410 return 0;
5411
5412 prop = of_find_property(ep, "lanes", &len);
5413 if (prop == NULL) {
5414 dev_err(&pdev->dev, "failed to find lane data\n");
5415 r = -EINVAL;
5416 goto err;
5417 }
5418
5419 num_pins = len / sizeof(u32);
5420
5421 if (num_pins < 4 || num_pins % 2 != 0 ||
5422 num_pins > dsi->num_lanes_supported * 2) {
5423 dev_err(&pdev->dev, "bad number of lanes\n");
5424 r = -EINVAL;
5425 goto err;
5426 }
5427
5428 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5429 if (r) {
5430 dev_err(&pdev->dev, "failed to read lane data\n");
5431 goto err;
5432 }
5433
5434 pin_cfg.num_pins = num_pins;
5435 for (i = 0; i < num_pins; ++i)
5436 pin_cfg.pins[i] = (int)lane_arr[i];
5437
5438 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5439 if (r) {
5440 dev_err(&pdev->dev, "failed to configure pins");
5441 goto err;
5442 }
5443
5444 of_node_put(ep);
5445
5446 return 0;
5447
5448err:
5449 of_node_put(ep);
5450 return r;
5451}
5452
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005453/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005454static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005455{
5456 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005457 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305458 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005459 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005460 struct resource *res;
5461 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005462
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005463 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005464 if (!dsi)
5465 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305466
5467 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305468 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305469
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305470 spin_lock_init(&dsi->irq_lock);
5471 spin_lock_init(&dsi->errors_lock);
5472 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005473
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005474#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305475 spin_lock_init(&dsi->irq_stats_lock);
5476 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005477#endif
5478
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305479 mutex_init(&dsi->lock);
5480 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005481
Tejun Heo203b42f2012-08-21 13:18:23 -07005482 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5483 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305484
5485#ifdef DSI_CATCH_MISSING_TE
5486 init_timer(&dsi->te_timer);
5487 dsi->te_timer.function = dsi_te_timeout;
5488 dsi->te_timer.data = 0;
5489#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005490
5491 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5492 if (!res) {
5493 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5494 if (!res) {
5495 DSSERR("can't get IORESOURCE_MEM DSI\n");
5496 return -EINVAL;
5497 }
5498
5499 temp_res.start = res->start;
5500 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5501 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005502 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005503
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005504 dsi_mem = res;
5505
Tomi Valkeinen68104462013-12-17 13:53:28 +02005506 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5507 resource_size(res));
5508 if (!dsi->proto_base) {
5509 DSSERR("can't ioremap DSI protocol engine\n");
5510 return -ENOMEM;
5511 }
5512
5513 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5514 if (!res) {
5515 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5516 if (!res) {
5517 DSSERR("can't get IORESOURCE_MEM DSI\n");
5518 return -EINVAL;
5519 }
5520
5521 temp_res.start = res->start + DSI_PHY_OFFSET;
5522 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5523 res = &temp_res;
5524 }
5525
5526 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5527 resource_size(res));
5528 if (!dsi->proto_base) {
5529 DSSERR("can't ioremap DSI PHY\n");
5530 return -ENOMEM;
5531 }
5532
5533 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5534 if (!res) {
5535 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5536 if (!res) {
5537 DSSERR("can't get IORESOURCE_MEM DSI\n");
5538 return -EINVAL;
5539 }
5540
5541 temp_res.start = res->start + DSI_PLL_OFFSET;
5542 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5543 res = &temp_res;
5544 }
5545
5546 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5547 resource_size(res));
5548 if (!dsi->proto_base) {
5549 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005550 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305551 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005552
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305553 dsi->irq = platform_get_irq(dsi->pdev, 0);
5554 if (dsi->irq < 0) {
5555 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005556 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305557 }
archit tanejaaffe3602011-02-23 08:41:03 +00005558
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005559 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5560 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005561 if (r < 0) {
5562 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005563 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005564 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005565
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005566 if (dsidev->dev.of_node) {
5567 const struct of_device_id *match;
5568 const struct dsi_module_id_data *d;
5569
5570 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5571 if (!match) {
5572 DSSERR("unsupported DSI module\n");
5573 return -ENODEV;
5574 }
5575
5576 d = match->data;
5577
5578 while (d->address != 0 && d->address != dsi_mem->start)
5579 d++;
5580
5581 if (d->address == 0) {
5582 DSSERR("unsupported DSI module\n");
5583 return -ENODEV;
5584 }
5585
5586 dsi->module_id = d->id;
5587 } else {
5588 dsi->module_id = dsidev->id;
5589 }
5590
Archit Taneja5ee3c142011-03-02 12:35:53 +05305591 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305592 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305593 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305594 dsi->vc[i].dssdev = NULL;
5595 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305596 }
5597
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305598 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005599
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005600 r = dsi_get_clocks(dsidev);
5601 if (r)
5602 return r;
5603
5604 pm_runtime_enable(&dsidev->dev);
5605
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005606 r = dsi_runtime_get(dsidev);
5607 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005608 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005609
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305610 rev = dsi_read_reg(dsidev, DSI_REVISION);
5611 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005612 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5613
Tomi Valkeinend9820852011-10-12 15:05:59 +03005614 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5615 * of data to 3 by default */
5616 if (dss_has_feature(FEAT_DSI_GNQ))
5617 /* NB_DATA_LANES */
5618 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5619 else
5620 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305621
Tomi Valkeinen99322572013-03-05 10:37:02 +02005622 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5623
Archit Taneja81b87f52012-09-26 16:30:49 +05305624 dsi_init_output(dsidev);
5625
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005626 if (dsidev->dev.of_node) {
5627 r = dsi_probe_of(dsidev);
5628 if (r) {
5629 DSSERR("Invalid DSI DT data\n");
5630 goto err_probe_of;
5631 }
5632
5633 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5634 &dsidev->dev);
5635 if (r)
5636 DSSERR("Failed to populate DSI child devices: %d\n", r);
5637 }
5638
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005639 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005640
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005641 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005642 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005643 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005644 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5645
5646#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005647 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005648 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005649 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005650 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5651#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005652
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005653 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005654
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005655err_probe_of:
5656 dsi_uninit_output(dsidev);
5657 dsi_runtime_put(dsidev);
5658
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005659err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005660 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005661 return r;
5662}
5663
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005664static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005665{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305666 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5667
Tomi Valkeinene4e42b82014-07-31 16:15:39 +03005668 of_platform_depopulate(&dsidev->dev);
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005669
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005670 WARN_ON(dsi->scp_clk_refcount > 0);
5671
Archit Taneja81b87f52012-09-26 16:30:49 +05305672 dsi_uninit_output(dsidev);
5673
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005674 pm_runtime_disable(&dsidev->dev);
5675
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005676 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5677 regulator_disable(dsi->vdds_dsi_reg);
5678 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005679 }
5680
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005681 return 0;
5682}
5683
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005684static int dsi_runtime_suspend(struct device *dev)
5685{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005686 struct platform_device *pdev = to_platform_device(dev);
5687 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5688
5689 dsi->is_enabled = false;
5690 /* ensure the irq handler sees the is_enabled value */
5691 smp_wmb();
5692 /* wait for current handler to finish before turning the DSI off */
5693 synchronize_irq(dsi->irq);
5694
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005695 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005696
5697 return 0;
5698}
5699
5700static int dsi_runtime_resume(struct device *dev)
5701{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005702 struct platform_device *pdev = to_platform_device(dev);
5703 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005704 int r;
5705
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005706 r = dispc_runtime_get();
5707 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005708 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005709
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005710 dsi->is_enabled = true;
5711 /* ensure the irq handler sees the is_enabled value */
5712 smp_wmb();
5713
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005714 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005715}
5716
5717static const struct dev_pm_ops dsi_pm_ops = {
5718 .runtime_suspend = dsi_runtime_suspend,
5719 .runtime_resume = dsi_runtime_resume,
5720};
5721
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005722static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5723 { .address = 0x4804fc00, .id = 0, },
5724 { },
5725};
5726
5727static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5728 { .address = 0x58004000, .id = 0, },
5729 { .address = 0x58005000, .id = 1, },
5730 { },
5731};
5732
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005733static const struct dsi_module_id_data dsi_of_data_omap5[] = {
5734 { .address = 0x58004000, .id = 0, },
5735 { .address = 0x58009000, .id = 1, },
5736 { },
5737};
5738
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005739static const struct of_device_id dsi_of_match[] = {
5740 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5741 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
Tomi Valkeinenbd3ad6a2014-03-07 12:44:24 +02005742 { .compatible = "ti,omap5-dsi", .data = dsi_of_data_omap5, },
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005743 {},
5744};
5745
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005746static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005747 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005748 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005749 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005750 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005751 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005752 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005753 .of_match_table = dsi_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03005754 .suppress_bind_attrs = true,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005755 },
5756};
5757
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005758int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005759{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005760 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005761}
5762
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005763void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005764{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005765 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005766}