blob: 54e196d9d83e7c5aa73ef897ce463e31a4e16416 [file] [log] [blame]
Ben Gamari20172632009-02-17 20:08:50 -05001/*
2 * Copyright © 2008 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Eric Anholt <eric@anholt.net>
25 * Keith Packard <keithp@keithp.com>
26 *
27 */
28
29#include <linux/seq_file.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010030#include <linux/circ_buf.h>
Daniel Vetter926321d2013-10-16 13:30:34 +020031#include <linux/ctype.h>
Chris Wilsonf3cd4742009-10-13 22:20:20 +010032#include <linux/debugfs.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090033#include <linux/slab.h>
Paul Gortmaker2d1a8a42011-08-30 18:16:33 -040034#include <linux/export.h>
Chris Wilson6d2b88852013-08-07 18:30:54 +010035#include <linux/list_sort.h>
Jesse Barnesec013e72013-08-20 10:29:23 +010036#include <asm/msr-index.h>
David Howells760285e2012-10-02 18:01:07 +010037#include <drm/drmP.h>
Simon Farnsworth4e5359c2010-09-01 17:47:52 +010038#include "intel_drv.h"
Chris Wilsone5c65262010-11-01 11:35:28 +000039#include "intel_ringbuffer.h"
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/i915_drm.h>
Ben Gamari20172632009-02-17 20:08:50 -050041#include "i915_drv.h"
42
David Weinehall36cdd012016-08-22 13:59:31 +030043static inline struct drm_i915_private *node_to_i915(struct drm_info_node *node)
44{
45 return to_i915(node->minor->dev);
46}
47
Damien Lespiau497666d2013-10-15 18:55:39 +010048/* As the drm_debugfs_init() routines are called before dev->dev_private is
49 * allocated we need to hook into the minor for release. */
50static int
51drm_add_fake_info_node(struct drm_minor *minor,
52 struct dentry *ent,
53 const void *key)
54{
55 struct drm_info_node *node;
56
57 node = kmalloc(sizeof(*node), GFP_KERNEL);
58 if (node == NULL) {
59 debugfs_remove(ent);
60 return -ENOMEM;
61 }
62
63 node->minor = minor;
64 node->dent = ent;
David Weinehall36cdd012016-08-22 13:59:31 +030065 node->info_ent = (void *)key;
Damien Lespiau497666d2013-10-15 18:55:39 +010066
67 mutex_lock(&minor->debugfs_lock);
68 list_add(&node->list, &minor->debugfs_list);
69 mutex_unlock(&minor->debugfs_lock);
70
71 return 0;
72}
73
Chris Wilson70d39fe2010-08-25 16:03:34 +010074static int i915_capabilities(struct seq_file *m, void *data)
75{
David Weinehall36cdd012016-08-22 13:59:31 +030076 struct drm_i915_private *dev_priv = node_to_i915(m->private);
77 const struct intel_device_info *info = INTEL_INFO(dev_priv);
Chris Wilson70d39fe2010-08-25 16:03:34 +010078
David Weinehall36cdd012016-08-22 13:59:31 +030079 seq_printf(m, "gen: %d\n", INTEL_GEN(dev_priv));
Jani Nikula2e0d26f2016-12-01 14:49:55 +020080 seq_printf(m, "platform: %s\n", intel_platform_name(info->platform));
David Weinehall36cdd012016-08-22 13:59:31 +030081 seq_printf(m, "pch: %d\n", INTEL_PCH_TYPE(dev_priv));
Damien Lespiau79fc46d2013-04-23 16:37:17 +010082#define PRINT_FLAG(x) seq_printf(m, #x ": %s\n", yesno(info->x))
Joonas Lahtinen604db652016-10-05 13:50:16 +030083 DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG);
Damien Lespiau79fc46d2013-04-23 16:37:17 +010084#undef PRINT_FLAG
Chris Wilson70d39fe2010-08-25 16:03:34 +010085
86 return 0;
87}
Ben Gamari433e12f2009-02-17 20:08:51 -050088
Imre Deaka7363de2016-05-12 16:18:52 +030089static char get_active_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +000090{
Chris Wilson573adb32016-08-04 16:32:39 +010091 return i915_gem_object_is_active(obj) ? '*' : ' ';
Chris Wilsona6172a82009-02-11 14:26:38 +000092}
93
Imre Deaka7363de2016-05-12 16:18:52 +030094static char get_pin_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +010095{
96 return obj->pin_display ? 'p' : ' ';
97}
98
Imre Deaka7363de2016-05-12 16:18:52 +030099static char get_tiling_flag(struct drm_i915_gem_object *obj)
Chris Wilsona6172a82009-02-11 14:26:38 +0000100{
Chris Wilson3e510a82016-08-05 10:14:23 +0100101 switch (i915_gem_object_get_tiling(obj)) {
Akshay Joshi0206e352011-08-16 15:34:10 -0400102 default:
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100103 case I915_TILING_NONE: return ' ';
104 case I915_TILING_X: return 'X';
105 case I915_TILING_Y: return 'Y';
Akshay Joshi0206e352011-08-16 15:34:10 -0400106 }
Chris Wilsona6172a82009-02-11 14:26:38 +0000107}
108
Imre Deaka7363de2016-05-12 16:18:52 +0300109static char get_global_flag(struct drm_i915_gem_object *obj)
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700110{
Chris Wilson275f0392016-10-24 13:42:14 +0100111 return !list_empty(&obj->userfault_link) ? 'g' : ' ';
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100112}
113
Imre Deaka7363de2016-05-12 16:18:52 +0300114static char get_pin_mapped_flag(struct drm_i915_gem_object *obj)
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100115{
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100116 return obj->mm.mapping ? 'M' : ' ';
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700117}
118
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100119static u64 i915_gem_obj_total_ggtt_size(struct drm_i915_gem_object *obj)
120{
121 u64 size = 0;
122 struct i915_vma *vma;
123
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000124 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson3272db52016-08-04 16:32:32 +0100125 if (i915_vma_is_ggtt(vma) && drm_mm_node_allocated(&vma->node))
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100126 size += vma->node.size;
127 }
128
129 return size;
130}
131
Chris Wilson37811fc2010-08-25 22:45:57 +0100132static void
133describe_obj(struct seq_file *m, struct drm_i915_gem_object *obj)
134{
Chris Wilsonb4716182015-04-27 13:41:17 +0100135 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000136 struct intel_engine_cs *engine;
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700137 struct i915_vma *vma;
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100138 unsigned int frontbuffer_bits;
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800139 int pin_count = 0;
140
Chris Wilson188c1ab2016-04-03 14:14:20 +0100141 lockdep_assert_held(&obj->base.dev->struct_mutex);
142
Chris Wilsond07f0e52016-10-28 13:58:44 +0100143 seq_printf(m, "%pK: %c%c%c%c%c %8zdKiB %02x %02x %s%s%s",
Chris Wilson37811fc2010-08-25 22:45:57 +0100144 &obj->base,
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100145 get_active_flag(obj),
Chris Wilson37811fc2010-08-25 22:45:57 +0100146 get_pin_flag(obj),
147 get_tiling_flag(obj),
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700148 get_global_flag(obj),
Tvrtko Ursulinbe12a862016-04-15 11:34:52 +0100149 get_pin_mapped_flag(obj),
Eric Anholta05a5862011-12-20 08:54:15 -0800150 obj->base.size / 1024,
Chris Wilson37811fc2010-08-25 22:45:57 +0100151 obj->base.read_domains,
Chris Wilsond07f0e52016-10-28 13:58:44 +0100152 obj->base.write_domain,
David Weinehall36cdd012016-08-22 13:59:31 +0300153 i915_cache_level_str(dev_priv, obj->cache_level),
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100154 obj->mm.dirty ? " dirty" : "",
155 obj->mm.madv == I915_MADV_DONTNEED ? " purgeable" : "");
Chris Wilson37811fc2010-08-25 22:45:57 +0100156 if (obj->base.name)
157 seq_printf(m, " (name: %d)", obj->base.name);
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000158 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson20dfbde2016-08-04 16:32:30 +0100159 if (i915_vma_is_pinned(vma))
Ben Widawskyd7f46fc2013-12-06 14:10:55 -0800160 pin_count++;
Dan Carpenterba0635ff2015-02-25 16:17:48 +0300161 }
162 seq_printf(m, " (pinned x %d)", pin_count);
Chris Wilsoncc98b412013-08-09 12:25:09 +0100163 if (obj->pin_display)
164 seq_printf(m, " (display)");
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000165 list_for_each_entry(vma, &obj->vma_list, obj_link) {
Chris Wilson15717de2016-08-04 07:52:26 +0100166 if (!drm_mm_node_allocated(&vma->node))
167 continue;
168
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100169 seq_printf(m, " (%sgtt offset: %08llx, size: %08llx",
Chris Wilson3272db52016-08-04 16:32:32 +0100170 i915_vma_is_ggtt(vma) ? "g" : "pp",
Tvrtko Ursulin8d2fdc32015-05-27 10:52:32 +0100171 vma->node.start, vma->node.size);
Chris Wilson3272db52016-08-04 16:32:32 +0100172 if (i915_vma_is_ggtt(vma))
Chris Wilson596c5922016-02-26 11:03:20 +0000173 seq_printf(m, ", type: %u", vma->ggtt_view.type);
Chris Wilson49ef5292016-08-18 17:17:00 +0100174 if (vma->fence)
175 seq_printf(m, " , fence: %d%s",
176 vma->fence->id,
177 i915_gem_active_isset(&vma->last_fence) ? "*" : "");
Chris Wilson596c5922016-02-26 11:03:20 +0000178 seq_puts(m, ")");
Ben Widawsky1d693bc2013-07-31 17:00:00 -0700179 }
Chris Wilsonc1ad11f2012-11-15 11:32:21 +0000180 if (obj->stolen)
Thierry Reding440fd522015-01-23 09:05:06 +0100181 seq_printf(m, " (stolen: %08llx)", obj->stolen->start);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100182
Chris Wilsond07f0e52016-10-28 13:58:44 +0100183 engine = i915_gem_object_last_write_engine(obj);
Chris Wilson27c01aa2016-08-04 07:52:30 +0100184 if (engine)
185 seq_printf(m, " (%s)", engine->name);
186
Chris Wilsonfaf5bf02016-08-04 16:32:37 +0100187 frontbuffer_bits = atomic_read(&obj->frontbuffer_bits);
188 if (frontbuffer_bits)
189 seq_printf(m, " (frontbuffer: 0x%03x)", frontbuffer_bits);
Chris Wilson37811fc2010-08-25 22:45:57 +0100190}
191
Chris Wilson6d2b88852013-08-07 18:30:54 +0100192static int obj_rank_by_stolen(void *priv,
193 struct list_head *A, struct list_head *B)
194{
195 struct drm_i915_gem_object *a =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200196 container_of(A, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100197 struct drm_i915_gem_object *b =
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200198 container_of(B, struct drm_i915_gem_object, obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100199
Rasmus Villemoes2d05fa12015-09-28 23:08:50 +0200200 if (a->stolen->start < b->stolen->start)
201 return -1;
202 if (a->stolen->start > b->stolen->start)
203 return 1;
204 return 0;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100205}
206
207static int i915_gem_stolen_list_info(struct seq_file *m, void *data)
208{
David Weinehall36cdd012016-08-22 13:59:31 +0300209 struct drm_i915_private *dev_priv = node_to_i915(m->private);
210 struct drm_device *dev = &dev_priv->drm;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100211 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300212 u64 total_obj_size, total_gtt_size;
Chris Wilson6d2b88852013-08-07 18:30:54 +0100213 LIST_HEAD(stolen);
214 int count, ret;
215
216 ret = mutex_lock_interruptible(&dev->struct_mutex);
217 if (ret)
218 return ret;
219
220 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200221 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100222 if (obj->stolen == NULL)
223 continue;
224
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200225 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100226
227 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100228 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100229 count++;
230 }
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200231 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson6d2b88852013-08-07 18:30:54 +0100232 if (obj->stolen == NULL)
233 continue;
234
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200235 list_add(&obj->obj_exec_link, &stolen);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100236
237 total_obj_size += obj->base.size;
238 count++;
239 }
240 list_sort(NULL, &stolen, obj_rank_by_stolen);
241 seq_puts(m, "Stolen:\n");
242 while (!list_empty(&stolen)) {
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200243 obj = list_first_entry(&stolen, typeof(*obj), obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100244 seq_puts(m, " ");
245 describe_obj(m, obj);
246 seq_putc(m, '\n');
Ben Widawskyb25cb2f2013-08-14 11:38:33 +0200247 list_del_init(&obj->obj_exec_link);
Chris Wilson6d2b88852013-08-07 18:30:54 +0100248 }
249 mutex_unlock(&dev->struct_mutex);
250
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300251 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson6d2b88852013-08-07 18:30:54 +0100252 count, total_obj_size, total_gtt_size);
253 return 0;
254}
255
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100256struct file_stats {
Chris Wilson6313c202014-03-19 13:45:45 +0000257 struct drm_i915_file_private *file_priv;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300258 unsigned long count;
259 u64 total, unbound;
260 u64 global, shared;
261 u64 active, inactive;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100262};
263
264static int per_file_stats(int id, void *ptr, void *data)
265{
266 struct drm_i915_gem_object *obj = ptr;
267 struct file_stats *stats = data;
Chris Wilson6313c202014-03-19 13:45:45 +0000268 struct i915_vma *vma;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100269
270 stats->count++;
271 stats->total += obj->base.size;
Chris Wilson15717de2016-08-04 07:52:26 +0100272 if (!obj->bind_count)
273 stats->unbound += obj->base.size;
Chris Wilsonc67a17e2014-03-19 13:45:46 +0000274 if (obj->base.name || obj->base.dma_buf)
275 stats->shared += obj->base.size;
276
Chris Wilson894eeec2016-08-04 07:52:20 +0100277 list_for_each_entry(vma, &obj->vma_list, obj_link) {
278 if (!drm_mm_node_allocated(&vma->node))
279 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000280
Chris Wilson3272db52016-08-04 16:32:32 +0100281 if (i915_vma_is_ggtt(vma)) {
Chris Wilson894eeec2016-08-04 07:52:20 +0100282 stats->global += vma->node.size;
283 } else {
284 struct i915_hw_ppgtt *ppgtt = i915_vm_to_ppgtt(vma->vm);
Chris Wilson6313c202014-03-19 13:45:45 +0000285
Chris Wilson2bfa9962016-08-04 07:52:25 +0100286 if (ppgtt->base.file != stats->file_priv)
Chris Wilson6313c202014-03-19 13:45:45 +0000287 continue;
Chris Wilson6313c202014-03-19 13:45:45 +0000288 }
Chris Wilson894eeec2016-08-04 07:52:20 +0100289
Chris Wilsonb0decaf2016-08-04 07:52:44 +0100290 if (i915_vma_is_active(vma))
Chris Wilson894eeec2016-08-04 07:52:20 +0100291 stats->active += vma->node.size;
292 else
293 stats->inactive += vma->node.size;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100294 }
295
296 return 0;
297}
298
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100299#define print_file_stats(m, name, stats) do { \
300 if (stats.count) \
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300301 seq_printf(m, "%s: %lu objects, %llu bytes (%llu active, %llu inactive, %llu global, %llu shared, %llu unbound)\n", \
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100302 name, \
303 stats.count, \
304 stats.total, \
305 stats.active, \
306 stats.inactive, \
307 stats.global, \
308 stats.shared, \
309 stats.unbound); \
310} while (0)
Brad Volkin493018d2014-12-11 12:13:08 -0800311
312static void print_batch_pool_stats(struct seq_file *m,
313 struct drm_i915_private *dev_priv)
314{
315 struct drm_i915_gem_object *obj;
316 struct file_stats stats;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000317 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530318 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000319 int j;
Brad Volkin493018d2014-12-11 12:13:08 -0800320
321 memset(&stats, 0, sizeof(stats));
322
Akash Goel3b3f1652016-10-13 22:44:48 +0530323 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000324 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100325 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000326 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100327 batch_pool_link)
328 per_file_stats(0, obj, &stats);
329 }
Chris Wilson06fbca72015-04-07 16:20:36 +0100330 }
Brad Volkin493018d2014-12-11 12:13:08 -0800331
Chris Wilsonb0da1b72015-04-07 16:20:40 +0100332 print_file_stats(m, "[k]batch pool", stats);
Brad Volkin493018d2014-12-11 12:13:08 -0800333}
334
Chris Wilson15da9562016-05-24 14:53:43 +0100335static int per_file_ctx_stats(int id, void *ptr, void *data)
336{
337 struct i915_gem_context *ctx = ptr;
338 int n;
339
340 for (n = 0; n < ARRAY_SIZE(ctx->engine); n++) {
341 if (ctx->engine[n].state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +0100342 per_file_stats(0, ctx->engine[n].state->obj, data);
Chris Wilsondca33ec2016-08-02 22:50:20 +0100343 if (ctx->engine[n].ring)
Chris Wilson57e88532016-08-15 10:48:57 +0100344 per_file_stats(0, ctx->engine[n].ring->vma->obj, data);
Chris Wilson15da9562016-05-24 14:53:43 +0100345 }
346
347 return 0;
348}
349
350static void print_context_stats(struct seq_file *m,
351 struct drm_i915_private *dev_priv)
352{
David Weinehall36cdd012016-08-22 13:59:31 +0300353 struct drm_device *dev = &dev_priv->drm;
Chris Wilson15da9562016-05-24 14:53:43 +0100354 struct file_stats stats;
355 struct drm_file *file;
356
357 memset(&stats, 0, sizeof(stats));
358
David Weinehall36cdd012016-08-22 13:59:31 +0300359 mutex_lock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100360 if (dev_priv->kernel_context)
361 per_file_ctx_stats(0, dev_priv->kernel_context, &stats);
362
David Weinehall36cdd012016-08-22 13:59:31 +0300363 list_for_each_entry(file, &dev->filelist, lhead) {
Chris Wilson15da9562016-05-24 14:53:43 +0100364 struct drm_i915_file_private *fpriv = file->driver_priv;
365 idr_for_each(&fpriv->context_idr, per_file_ctx_stats, &stats);
366 }
David Weinehall36cdd012016-08-22 13:59:31 +0300367 mutex_unlock(&dev->struct_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100368
369 print_file_stats(m, "[k]contexts", stats);
370}
371
David Weinehall36cdd012016-08-22 13:59:31 +0300372static int i915_gem_object_info(struct seq_file *m, void *data)
Chris Wilson73aa8082010-09-30 11:46:12 +0100373{
David Weinehall36cdd012016-08-22 13:59:31 +0300374 struct drm_i915_private *dev_priv = node_to_i915(m->private);
375 struct drm_device *dev = &dev_priv->drm;
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300376 struct i915_ggtt *ggtt = &dev_priv->ggtt;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100377 u32 count, mapped_count, purgeable_count, dpy_count;
378 u64 size, mapped_size, purgeable_size, dpy_size;
Chris Wilson6299f992010-11-24 12:23:44 +0000379 struct drm_i915_gem_object *obj;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100380 struct drm_file *file;
Chris Wilson73aa8082010-09-30 11:46:12 +0100381 int ret;
382
383 ret = mutex_lock_interruptible(&dev->struct_mutex);
384 if (ret)
385 return ret;
386
Chris Wilson3ef7f222016-10-18 13:02:48 +0100387 seq_printf(m, "%u objects, %llu bytes\n",
Chris Wilson6299f992010-11-24 12:23:44 +0000388 dev_priv->mm.object_count,
389 dev_priv->mm.object_memory);
390
Chris Wilson1544c422016-08-15 13:18:16 +0100391 size = count = 0;
392 mapped_size = mapped_count = 0;
393 purgeable_size = purgeable_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200394 list_for_each_entry(obj, &dev_priv->mm.unbound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100395 size += obj->base.size;
396 ++count;
Chris Wilson6c085a72012-08-20 11:40:46 +0200397
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100398 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilsonb7abb712012-08-20 11:33:30 +0200399 purgeable_size += obj->base.size;
400 ++purgeable_count;
401 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100402
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100403 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100404 mapped_count++;
405 mapped_size += obj->base.size;
Tvrtko Ursulinbe19b102016-04-15 11:34:53 +0100406 }
Chris Wilson6299f992010-11-24 12:23:44 +0000407 }
Chris Wilson2bd160a2016-08-15 10:48:45 +0100408 seq_printf(m, "%u unbound objects, %llu bytes\n", count, size);
409
410 size = count = dpy_size = dpy_count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200411 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100412 size += obj->base.size;
413 ++count;
414
415 if (obj->pin_display) {
416 dpy_size += obj->base.size;
417 ++dpy_count;
418 }
419
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100420 if (obj->mm.madv == I915_MADV_DONTNEED) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100421 purgeable_size += obj->base.size;
422 ++purgeable_count;
423 }
424
Chris Wilsona4f5ea62016-10-28 13:58:35 +0100425 if (obj->mm.mapping) {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100426 mapped_count++;
427 mapped_size += obj->base.size;
428 }
429 }
430 seq_printf(m, "%u bound objects, %llu bytes\n",
431 count, size);
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300432 seq_printf(m, "%u purgeable objects, %llu bytes\n",
Chris Wilsonb7abb712012-08-20 11:33:30 +0200433 purgeable_count, purgeable_size);
Chris Wilson2bd160a2016-08-15 10:48:45 +0100434 seq_printf(m, "%u mapped objects, %llu bytes\n",
435 mapped_count, mapped_size);
436 seq_printf(m, "%u display objects (pinned), %llu bytes\n",
437 dpy_count, dpy_size);
Chris Wilson6299f992010-11-24 12:23:44 +0000438
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300439 seq_printf(m, "%llu [%llu] gtt total\n",
Joonas Lahtinen72e96d62016-03-30 16:57:10 +0300440 ggtt->base.total, ggtt->mappable_end - ggtt->base.start);
Chris Wilson73aa8082010-09-30 11:46:12 +0100441
Damien Lespiau267f0c92013-06-24 22:59:48 +0100442 seq_putc(m, '\n');
Brad Volkin493018d2014-12-11 12:13:08 -0800443 print_batch_pool_stats(m, dev_priv);
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200444 mutex_unlock(&dev->struct_mutex);
445
446 mutex_lock(&dev->filelist_mutex);
Chris Wilson15da9562016-05-24 14:53:43 +0100447 print_context_stats(m, dev_priv);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100448 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
449 struct file_stats stats;
Chris Wilsonc84455b2016-08-15 10:49:08 +0100450 struct drm_i915_file_private *file_priv = file->driver_priv;
451 struct drm_i915_gem_request *request;
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900452 struct task_struct *task;
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100453
454 memset(&stats, 0, sizeof(stats));
Chris Wilson6313c202014-03-19 13:45:45 +0000455 stats.file_priv = file->driver_priv;
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100456 spin_lock(&file->table_lock);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100457 idr_for_each(&file->object_idr, per_file_stats, &stats);
Chris Wilson5b5ffff2014-06-17 09:56:24 +0100458 spin_unlock(&file->table_lock);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900459 /*
460 * Although we have a valid reference on file->pid, that does
461 * not guarantee that the task_struct who called get_pid() is
462 * still alive (e.g. get_pid(current) => fork() => exit()).
463 * Therefore, we need to protect this ->comm access using RCU.
464 */
Chris Wilsonc84455b2016-08-15 10:49:08 +0100465 mutex_lock(&dev->struct_mutex);
466 request = list_first_entry_or_null(&file_priv->mm.request_list,
467 struct drm_i915_gem_request,
468 client_list);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900469 rcu_read_lock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100470 task = pid_task(request && request->ctx->pid ?
471 request->ctx->pid : file->pid,
472 PIDTYPE_PID);
Brad Volkin493018d2014-12-11 12:13:08 -0800473 print_file_stats(m, task ? task->comm : "<unknown>", stats);
Tetsuo Handa3ec2f422014-01-03 20:42:18 +0900474 rcu_read_unlock();
Chris Wilsonc84455b2016-08-15 10:49:08 +0100475 mutex_unlock(&dev->struct_mutex);
Chris Wilson2db8e9d2013-06-04 23:49:08 +0100476 }
Daniel Vetter1d2ac402016-04-26 19:29:41 +0200477 mutex_unlock(&dev->filelist_mutex);
Chris Wilson73aa8082010-09-30 11:46:12 +0100478
479 return 0;
480}
481
Damien Lespiauaee56cf2013-06-24 22:59:49 +0100482static int i915_gem_gtt_info(struct seq_file *m, void *data)
Chris Wilson08c18322011-01-10 00:00:24 +0000483{
Damien Lespiau9f25d002014-05-13 15:30:28 +0100484 struct drm_info_node *node = m->private;
David Weinehall36cdd012016-08-22 13:59:31 +0300485 struct drm_i915_private *dev_priv = node_to_i915(node);
486 struct drm_device *dev = &dev_priv->drm;
Chris Wilson5f4b0912016-08-19 12:56:25 +0100487 bool show_pin_display_only = !!node->info_ent->data;
Chris Wilson08c18322011-01-10 00:00:24 +0000488 struct drm_i915_gem_object *obj;
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300489 u64 total_obj_size, total_gtt_size;
Chris Wilson08c18322011-01-10 00:00:24 +0000490 int count, ret;
491
492 ret = mutex_lock_interruptible(&dev->struct_mutex);
493 if (ret)
494 return ret;
495
496 total_obj_size = total_gtt_size = count = 0;
Joonas Lahtinen56cea322016-11-02 12:16:04 +0200497 list_for_each_entry(obj, &dev_priv->mm.bound_list, global_link) {
Chris Wilson6da84822016-08-15 10:48:44 +0100498 if (show_pin_display_only && !obj->pin_display)
Chris Wilson1b502472012-04-24 15:47:30 +0100499 continue;
500
Damien Lespiau267f0c92013-06-24 22:59:48 +0100501 seq_puts(m, " ");
Chris Wilson08c18322011-01-10 00:00:24 +0000502 describe_obj(m, obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100503 seq_putc(m, '\n');
Chris Wilson08c18322011-01-10 00:00:24 +0000504 total_obj_size += obj->base.size;
Tvrtko Ursulinca1543b2015-07-01 11:51:10 +0100505 total_gtt_size += i915_gem_obj_total_ggtt_size(obj);
Chris Wilson08c18322011-01-10 00:00:24 +0000506 count++;
507 }
508
509 mutex_unlock(&dev->struct_mutex);
510
Mika Kuoppalac44ef602015-06-25 18:35:05 +0300511 seq_printf(m, "Total %d objects, %llu bytes, %llu GTT size\n",
Chris Wilson08c18322011-01-10 00:00:24 +0000512 count, total_obj_size, total_gtt_size);
513
514 return 0;
515}
516
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100517static int i915_gem_pageflip_info(struct seq_file *m, void *data)
518{
David Weinehall36cdd012016-08-22 13:59:31 +0300519 struct drm_i915_private *dev_priv = node_to_i915(m->private);
520 struct drm_device *dev = &dev_priv->drm;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100521 struct intel_crtc *crtc;
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200522 int ret;
523
524 ret = mutex_lock_interruptible(&dev->struct_mutex);
525 if (ret)
526 return ret;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100527
Damien Lespiaud3fcc802014-05-13 23:32:22 +0100528 for_each_intel_crtc(dev, crtc) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800529 const char pipe = pipe_name(crtc->pipe);
530 const char plane = plane_name(crtc->plane);
Maarten Lankhorst51cbaf02016-05-17 15:07:49 +0200531 struct intel_flip_work *work;
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100532
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200533 spin_lock_irq(&dev->event_lock);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200534 work = crtc->flip_work;
535 if (work == NULL) {
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800536 seq_printf(m, "No flip due on pipe %c (plane %c)\n",
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100537 pipe, plane);
538 } else {
Daniel Vetter5a21b662016-05-24 17:13:53 +0200539 u32 pending;
540 u32 addr;
541
542 pending = atomic_read(&work->pending);
543 if (pending) {
544 seq_printf(m, "Flip ioctl preparing on pipe %c (plane %c)\n",
545 pipe, plane);
546 } else {
547 seq_printf(m, "Flip pending (waiting for vsync) on pipe %c (plane %c)\n",
548 pipe, plane);
549 }
550 if (work->flip_queued_req) {
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200551 struct intel_engine_cs *engine = work->flip_queued_req->engine;
Daniel Vetter5a21b662016-05-24 17:13:53 +0200552
Chris Wilson312c3c42016-11-24 14:47:50 +0000553 seq_printf(m, "Flip queued on %s at seqno %x, last submitted seqno %x [current breadcrumb %x], completed? %d\n",
Daniel Vetter5a21b662016-05-24 17:13:53 +0200554 engine->name,
Joonas Lahtinen24327f82016-11-08 09:11:48 +0200555 work->flip_queued_req->global_seqno,
Chris Wilson312c3c42016-11-24 14:47:50 +0000556 intel_engine_last_submit(engine),
Chris Wilson1b7744e2016-07-01 17:23:17 +0100557 intel_engine_get_seqno(engine),
Chris Wilsonf69a02c2016-07-01 17:23:16 +0100558 i915_gem_request_completed(work->flip_queued_req));
Daniel Vetter5a21b662016-05-24 17:13:53 +0200559 } else
560 seq_printf(m, "Flip not associated with any ring\n");
561 seq_printf(m, "Flip queued on frame %d, (was ready on frame %d), now %d\n",
562 work->flip_queued_vblank,
563 work->flip_ready_vblank,
564 intel_crtc_get_vblank_counter(crtc));
565 seq_printf(m, "%d prepares\n", atomic_read(&work->pending));
566
David Weinehall36cdd012016-08-22 13:59:31 +0300567 if (INTEL_GEN(dev_priv) >= 4)
Daniel Vetter5a21b662016-05-24 17:13:53 +0200568 addr = I915_HI_DISPBASE(I915_READ(DSPSURF(crtc->plane)));
569 else
570 addr = I915_READ(DSPADDR(crtc->plane));
571 seq_printf(m, "Current scanout address 0x%08x\n", addr);
572
573 if (work->pending_flip_obj) {
574 seq_printf(m, "New framebuffer address 0x%08lx\n", (long)work->gtt_offset);
575 seq_printf(m, "MMIO update completed? %d\n", addr == work->gtt_offset);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100576 }
577 }
Daniel Vetter5e2d7af2014-09-15 14:55:22 +0200578 spin_unlock_irq(&dev->event_lock);
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100579 }
580
Daniel Vetter8a270eb2014-06-17 22:34:37 +0200581 mutex_unlock(&dev->struct_mutex);
582
Simon Farnsworth4e5359c2010-09-01 17:47:52 +0100583 return 0;
584}
585
Brad Volkin493018d2014-12-11 12:13:08 -0800586static int i915_gem_batch_pool_info(struct seq_file *m, void *data)
587{
David Weinehall36cdd012016-08-22 13:59:31 +0300588 struct drm_i915_private *dev_priv = node_to_i915(m->private);
589 struct drm_device *dev = &dev_priv->drm;
Brad Volkin493018d2014-12-11 12:13:08 -0800590 struct drm_i915_gem_object *obj;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000591 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530592 enum intel_engine_id id;
Chris Wilson8d9d5742015-04-07 16:20:38 +0100593 int total = 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000594 int ret, j;
Brad Volkin493018d2014-12-11 12:13:08 -0800595
596 ret = mutex_lock_interruptible(&dev->struct_mutex);
597 if (ret)
598 return ret;
599
Akash Goel3b3f1652016-10-13 22:44:48 +0530600 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000601 for (j = 0; j < ARRAY_SIZE(engine->batch_pool.cache_list); j++) {
Chris Wilson8d9d5742015-04-07 16:20:38 +0100602 int count;
603
604 count = 0;
605 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000606 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100607 batch_pool_link)
608 count++;
609 seq_printf(m, "%s cache[%d]: %d objects\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000610 engine->name, j, count);
Chris Wilson8d9d5742015-04-07 16:20:38 +0100611
612 list_for_each_entry(obj,
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000613 &engine->batch_pool.cache_list[j],
Chris Wilson8d9d5742015-04-07 16:20:38 +0100614 batch_pool_link) {
615 seq_puts(m, " ");
616 describe_obj(m, obj);
617 seq_putc(m, '\n');
618 }
619
620 total += count;
Chris Wilson06fbca72015-04-07 16:20:36 +0100621 }
Brad Volkin493018d2014-12-11 12:13:08 -0800622 }
623
Chris Wilson8d9d5742015-04-07 16:20:38 +0100624 seq_printf(m, "total: %d\n", total);
Brad Volkin493018d2014-12-11 12:13:08 -0800625
626 mutex_unlock(&dev->struct_mutex);
627
628 return 0;
629}
630
Chris Wilson1b365952016-10-04 21:11:31 +0100631static void print_request(struct seq_file *m,
632 struct drm_i915_gem_request *rq,
633 const char *prefix)
634{
Chris Wilson20311bd2016-11-14 20:41:03 +0000635 seq_printf(m, "%s%x [%x:%x] prio=%d @ %dms: %s\n", prefix,
Chris Wilson65e47602016-10-28 13:58:49 +0100636 rq->global_seqno, rq->ctx->hw_id, rq->fence.seqno,
Chris Wilson20311bd2016-11-14 20:41:03 +0000637 rq->priotree.priority,
Chris Wilson1b365952016-10-04 21:11:31 +0100638 jiffies_to_msecs(jiffies - rq->emitted_jiffies),
Chris Wilson562f5d42016-10-28 13:58:54 +0100639 rq->timeline->common->name);
Chris Wilson1b365952016-10-04 21:11:31 +0100640}
641
Ben Gamari20172632009-02-17 20:08:50 -0500642static int i915_gem_request_info(struct seq_file *m, void *data)
643{
David Weinehall36cdd012016-08-22 13:59:31 +0300644 struct drm_i915_private *dev_priv = node_to_i915(m->private);
645 struct drm_device *dev = &dev_priv->drm;
Daniel Vettereed29a52015-05-21 14:21:25 +0200646 struct drm_i915_gem_request *req;
Akash Goel3b3f1652016-10-13 22:44:48 +0530647 struct intel_engine_cs *engine;
648 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000649 int ret, any;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100650
651 ret = mutex_lock_interruptible(&dev->struct_mutex);
652 if (ret)
653 return ret;
Ben Gamari20172632009-02-17 20:08:50 -0500654
Chris Wilson2d1070b2015-04-01 10:36:56 +0100655 any = 0;
Akash Goel3b3f1652016-10-13 22:44:48 +0530656 for_each_engine(engine, dev_priv, id) {
Chris Wilson2d1070b2015-04-01 10:36:56 +0100657 int count;
658
659 count = 0;
Chris Wilson73cb9702016-10-28 13:58:46 +0100660 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson2d1070b2015-04-01 10:36:56 +0100661 count++;
662 if (count == 0)
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100663 continue;
664
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000665 seq_printf(m, "%s requests: %d\n", engine->name, count);
Chris Wilson73cb9702016-10-28 13:58:46 +0100666 list_for_each_entry(req, &engine->timeline->requests, link)
Chris Wilson1b365952016-10-04 21:11:31 +0100667 print_request(m, req, " ");
Chris Wilson2d1070b2015-04-01 10:36:56 +0100668
669 any++;
Ben Gamari20172632009-02-17 20:08:50 -0500670 }
Chris Wilsonde227ef2010-07-03 07:58:38 +0100671 mutex_unlock(&dev->struct_mutex);
672
Chris Wilson2d1070b2015-04-01 10:36:56 +0100673 if (any == 0)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100674 seq_puts(m, "No requests\n");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100675
Ben Gamari20172632009-02-17 20:08:50 -0500676 return 0;
677}
678
Chris Wilsonb2223492010-10-27 15:27:33 +0100679static void i915_ring_seqno_info(struct seq_file *m,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000680 struct intel_engine_cs *engine)
Chris Wilsonb2223492010-10-27 15:27:33 +0100681{
Chris Wilson688e6c72016-07-01 17:23:15 +0100682 struct intel_breadcrumbs *b = &engine->breadcrumbs;
683 struct rb_node *rb;
684
Chris Wilson12471ba2016-04-09 10:57:55 +0100685 seq_printf(m, "Current sequence (%s): %x\n",
Chris Wilson1b7744e2016-07-01 17:23:17 +0100686 engine->name, intel_engine_get_seqno(engine));
Chris Wilson688e6c72016-07-01 17:23:15 +0100687
Chris Wilsonf6168e32016-10-28 13:58:55 +0100688 spin_lock_irq(&b->lock);
Chris Wilson688e6c72016-07-01 17:23:15 +0100689 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
690 struct intel_wait *w = container_of(rb, typeof(*w), node);
691
692 seq_printf(m, "Waiting (%s): %s [%d] on %x\n",
693 engine->name, w->tsk->comm, w->tsk->pid, w->seqno);
694 }
Chris Wilsonf6168e32016-10-28 13:58:55 +0100695 spin_unlock_irq(&b->lock);
Chris Wilsonb2223492010-10-27 15:27:33 +0100696}
697
Ben Gamari20172632009-02-17 20:08:50 -0500698static int i915_gem_seqno_info(struct seq_file *m, void *data)
699{
David Weinehall36cdd012016-08-22 13:59:31 +0300700 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000701 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530702 enum intel_engine_id id;
Ben Gamari20172632009-02-17 20:08:50 -0500703
Akash Goel3b3f1652016-10-13 22:44:48 +0530704 for_each_engine(engine, dev_priv, id)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000705 i915_ring_seqno_info(m, engine);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100706
Ben Gamari20172632009-02-17 20:08:50 -0500707 return 0;
708}
709
710
711static int i915_interrupt_info(struct seq_file *m, void *data)
712{
David Weinehall36cdd012016-08-22 13:59:31 +0300713 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000714 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +0530715 enum intel_engine_id id;
Chris Wilson4bb05042016-09-03 07:53:43 +0100716 int i, pipe;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100717
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200718 intel_runtime_pm_get(dev_priv);
Ben Gamari20172632009-02-17 20:08:50 -0500719
David Weinehall36cdd012016-08-22 13:59:31 +0300720 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300721 seq_printf(m, "Master Interrupt Control:\t%08x\n",
722 I915_READ(GEN8_MASTER_IRQ));
723
724 seq_printf(m, "Display IER:\t%08x\n",
725 I915_READ(VLV_IER));
726 seq_printf(m, "Display IIR:\t%08x\n",
727 I915_READ(VLV_IIR));
728 seq_printf(m, "Display IIR_RW:\t%08x\n",
729 I915_READ(VLV_IIR_RW));
730 seq_printf(m, "Display IMR:\t%08x\n",
731 I915_READ(VLV_IMR));
Chris Wilson9c870d02016-10-24 13:42:15 +0100732 for_each_pipe(dev_priv, pipe) {
733 enum intel_display_power_domain power_domain;
734
735 power_domain = POWER_DOMAIN_PIPE(pipe);
736 if (!intel_display_power_get_if_enabled(dev_priv,
737 power_domain)) {
738 seq_printf(m, "Pipe %c power disabled\n",
739 pipe_name(pipe));
740 continue;
741 }
742
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300743 seq_printf(m, "Pipe %c stat:\t%08x\n",
744 pipe_name(pipe),
745 I915_READ(PIPESTAT(pipe)));
746
Chris Wilson9c870d02016-10-24 13:42:15 +0100747 intel_display_power_put(dev_priv, power_domain);
748 }
749
750 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300751 seq_printf(m, "Port hotplug:\t%08x\n",
752 I915_READ(PORT_HOTPLUG_EN));
753 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
754 I915_READ(VLV_DPFLIPSTAT));
755 seq_printf(m, "DPINVGTT:\t%08x\n",
756 I915_READ(DPINVGTT));
Chris Wilson9c870d02016-10-24 13:42:15 +0100757 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Ville Syrjälä74e1ca82014-04-09 13:28:09 +0300758
759 for (i = 0; i < 4; i++) {
760 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
761 i, I915_READ(GEN8_GT_IMR(i)));
762 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
763 i, I915_READ(GEN8_GT_IIR(i)));
764 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
765 i, I915_READ(GEN8_GT_IER(i)));
766 }
767
768 seq_printf(m, "PCU interrupt mask:\t%08x\n",
769 I915_READ(GEN8_PCU_IMR));
770 seq_printf(m, "PCU interrupt identity:\t%08x\n",
771 I915_READ(GEN8_PCU_IIR));
772 seq_printf(m, "PCU interrupt enable:\t%08x\n",
773 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300774 } else if (INTEL_GEN(dev_priv) >= 8) {
Ben Widawskya123f152013-11-02 21:07:10 -0700775 seq_printf(m, "Master Interrupt Control:\t%08x\n",
776 I915_READ(GEN8_MASTER_IRQ));
777
778 for (i = 0; i < 4; i++) {
779 seq_printf(m, "GT Interrupt IMR %d:\t%08x\n",
780 i, I915_READ(GEN8_GT_IMR(i)));
781 seq_printf(m, "GT Interrupt IIR %d:\t%08x\n",
782 i, I915_READ(GEN8_GT_IIR(i)));
783 seq_printf(m, "GT Interrupt IER %d:\t%08x\n",
784 i, I915_READ(GEN8_GT_IER(i)));
785 }
786
Damien Lespiau055e3932014-08-18 13:49:10 +0100787 for_each_pipe(dev_priv, pipe) {
Imre Deake1296492016-02-12 18:55:17 +0200788 enum intel_display_power_domain power_domain;
789
790 power_domain = POWER_DOMAIN_PIPE(pipe);
791 if (!intel_display_power_get_if_enabled(dev_priv,
792 power_domain)) {
Paulo Zanoni22c59962014-08-08 17:45:32 -0300793 seq_printf(m, "Pipe %c power disabled\n",
794 pipe_name(pipe));
795 continue;
796 }
Ben Widawskya123f152013-11-02 21:07:10 -0700797 seq_printf(m, "Pipe %c IMR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000798 pipe_name(pipe),
799 I915_READ(GEN8_DE_PIPE_IMR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700800 seq_printf(m, "Pipe %c IIR:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000801 pipe_name(pipe),
802 I915_READ(GEN8_DE_PIPE_IIR(pipe)));
Ben Widawskya123f152013-11-02 21:07:10 -0700803 seq_printf(m, "Pipe %c IER:\t%08x\n",
Damien Lespiau07d27e22014-03-03 17:31:46 +0000804 pipe_name(pipe),
805 I915_READ(GEN8_DE_PIPE_IER(pipe)));
Imre Deake1296492016-02-12 18:55:17 +0200806
807 intel_display_power_put(dev_priv, power_domain);
Ben Widawskya123f152013-11-02 21:07:10 -0700808 }
809
810 seq_printf(m, "Display Engine port interrupt mask:\t%08x\n",
811 I915_READ(GEN8_DE_PORT_IMR));
812 seq_printf(m, "Display Engine port interrupt identity:\t%08x\n",
813 I915_READ(GEN8_DE_PORT_IIR));
814 seq_printf(m, "Display Engine port interrupt enable:\t%08x\n",
815 I915_READ(GEN8_DE_PORT_IER));
816
817 seq_printf(m, "Display Engine misc interrupt mask:\t%08x\n",
818 I915_READ(GEN8_DE_MISC_IMR));
819 seq_printf(m, "Display Engine misc interrupt identity:\t%08x\n",
820 I915_READ(GEN8_DE_MISC_IIR));
821 seq_printf(m, "Display Engine misc interrupt enable:\t%08x\n",
822 I915_READ(GEN8_DE_MISC_IER));
823
824 seq_printf(m, "PCU interrupt mask:\t%08x\n",
825 I915_READ(GEN8_PCU_IMR));
826 seq_printf(m, "PCU interrupt identity:\t%08x\n",
827 I915_READ(GEN8_PCU_IIR));
828 seq_printf(m, "PCU interrupt enable:\t%08x\n",
829 I915_READ(GEN8_PCU_IER));
David Weinehall36cdd012016-08-22 13:59:31 +0300830 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700831 seq_printf(m, "Display IER:\t%08x\n",
832 I915_READ(VLV_IER));
833 seq_printf(m, "Display IIR:\t%08x\n",
834 I915_READ(VLV_IIR));
835 seq_printf(m, "Display IIR_RW:\t%08x\n",
836 I915_READ(VLV_IIR_RW));
837 seq_printf(m, "Display IMR:\t%08x\n",
838 I915_READ(VLV_IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100839 for_each_pipe(dev_priv, pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -0700840 seq_printf(m, "Pipe %c stat:\t%08x\n",
841 pipe_name(pipe),
842 I915_READ(PIPESTAT(pipe)));
843
844 seq_printf(m, "Master IER:\t%08x\n",
845 I915_READ(VLV_MASTER_IER));
846
847 seq_printf(m, "Render IER:\t%08x\n",
848 I915_READ(GTIER));
849 seq_printf(m, "Render IIR:\t%08x\n",
850 I915_READ(GTIIR));
851 seq_printf(m, "Render IMR:\t%08x\n",
852 I915_READ(GTIMR));
853
854 seq_printf(m, "PM IER:\t\t%08x\n",
855 I915_READ(GEN6_PMIER));
856 seq_printf(m, "PM IIR:\t\t%08x\n",
857 I915_READ(GEN6_PMIIR));
858 seq_printf(m, "PM IMR:\t\t%08x\n",
859 I915_READ(GEN6_PMIMR));
860
861 seq_printf(m, "Port hotplug:\t%08x\n",
862 I915_READ(PORT_HOTPLUG_EN));
863 seq_printf(m, "DPFLIPSTAT:\t%08x\n",
864 I915_READ(VLV_DPFLIPSTAT));
865 seq_printf(m, "DPINVGTT:\t%08x\n",
866 I915_READ(DPINVGTT));
867
David Weinehall36cdd012016-08-22 13:59:31 +0300868 } else if (!HAS_PCH_SPLIT(dev_priv)) {
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800869 seq_printf(m, "Interrupt enable: %08x\n",
870 I915_READ(IER));
871 seq_printf(m, "Interrupt identity: %08x\n",
872 I915_READ(IIR));
873 seq_printf(m, "Interrupt mask: %08x\n",
874 I915_READ(IMR));
Damien Lespiau055e3932014-08-18 13:49:10 +0100875 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800876 seq_printf(m, "Pipe %c stat: %08x\n",
877 pipe_name(pipe),
878 I915_READ(PIPESTAT(pipe)));
Zhenyu Wang5f6a1692009-08-10 21:37:24 +0800879 } else {
880 seq_printf(m, "North Display Interrupt enable: %08x\n",
881 I915_READ(DEIER));
882 seq_printf(m, "North Display Interrupt identity: %08x\n",
883 I915_READ(DEIIR));
884 seq_printf(m, "North Display Interrupt mask: %08x\n",
885 I915_READ(DEIMR));
886 seq_printf(m, "South Display Interrupt enable: %08x\n",
887 I915_READ(SDEIER));
888 seq_printf(m, "South Display Interrupt identity: %08x\n",
889 I915_READ(SDEIIR));
890 seq_printf(m, "South Display Interrupt mask: %08x\n",
891 I915_READ(SDEIMR));
892 seq_printf(m, "Graphics Interrupt enable: %08x\n",
893 I915_READ(GTIER));
894 seq_printf(m, "Graphics Interrupt identity: %08x\n",
895 I915_READ(GTIIR));
896 seq_printf(m, "Graphics Interrupt mask: %08x\n",
897 I915_READ(GTIMR));
898 }
Akash Goel3b3f1652016-10-13 22:44:48 +0530899 for_each_engine(engine, dev_priv, id) {
David Weinehall36cdd012016-08-22 13:59:31 +0300900 if (INTEL_GEN(dev_priv) >= 6) {
Chris Wilsona2c7f6f2012-09-01 20:51:22 +0100901 seq_printf(m,
902 "Graphics Interrupt mask (%s): %08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000903 engine->name, I915_READ_IMR(engine));
Chris Wilson9862e602011-01-04 22:22:17 +0000904 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000905 i915_ring_seqno_info(m, engine);
Chris Wilson9862e602011-01-04 22:22:17 +0000906 }
Paulo Zanonic8c8fb32013-11-27 18:21:54 -0200907 intel_runtime_pm_put(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +0100908
Ben Gamari20172632009-02-17 20:08:50 -0500909 return 0;
910}
911
Chris Wilsona6172a82009-02-11 14:26:38 +0000912static int i915_gem_fence_regs_info(struct seq_file *m, void *data)
913{
David Weinehall36cdd012016-08-22 13:59:31 +0300914 struct drm_i915_private *dev_priv = node_to_i915(m->private);
915 struct drm_device *dev = &dev_priv->drm;
Chris Wilsonde227ef2010-07-03 07:58:38 +0100916 int i, ret;
917
918 ret = mutex_lock_interruptible(&dev->struct_mutex);
919 if (ret)
920 return ret;
Chris Wilsona6172a82009-02-11 14:26:38 +0000921
Chris Wilsona6172a82009-02-11 14:26:38 +0000922 seq_printf(m, "Total fences = %d\n", dev_priv->num_fence_regs);
923 for (i = 0; i < dev_priv->num_fence_regs; i++) {
Chris Wilson49ef5292016-08-18 17:17:00 +0100924 struct i915_vma *vma = dev_priv->fence_regs[i].vma;
Chris Wilsona6172a82009-02-11 14:26:38 +0000925
Chris Wilson6c085a72012-08-20 11:40:46 +0200926 seq_printf(m, "Fence %d, pin count = %d, object = ",
927 i, dev_priv->fence_regs[i].pin_count);
Chris Wilson49ef5292016-08-18 17:17:00 +0100928 if (!vma)
Damien Lespiau267f0c92013-06-24 22:59:48 +0100929 seq_puts(m, "unused");
Chris Wilsonc2c347a92010-10-27 15:11:53 +0100930 else
Chris Wilson49ef5292016-08-18 17:17:00 +0100931 describe_obj(m, vma->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +0100932 seq_putc(m, '\n');
Chris Wilsona6172a82009-02-11 14:26:38 +0000933 }
934
Chris Wilson05394f32010-11-08 19:18:58 +0000935 mutex_unlock(&dev->struct_mutex);
Chris Wilsona6172a82009-02-11 14:26:38 +0000936 return 0;
937}
938
Chris Wilson98a2f412016-10-12 10:05:18 +0100939#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
940
Daniel Vetterd5442302012-04-27 15:17:40 +0200941static ssize_t
942i915_error_state_write(struct file *filp,
943 const char __user *ubuf,
944 size_t cnt,
945 loff_t *ppos)
946{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300947 struct i915_error_state_file_priv *error_priv = filp->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200948
949 DRM_DEBUG_DRIVER("Resetting error state\n");
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +0000950 i915_destroy_error_state(error_priv->i915);
Daniel Vetterd5442302012-04-27 15:17:40 +0200951
952 return cnt;
953}
954
955static int i915_error_state_open(struct inode *inode, struct file *file)
956{
David Weinehall36cdd012016-08-22 13:59:31 +0300957 struct drm_i915_private *dev_priv = inode->i_private;
Daniel Vetterd5442302012-04-27 15:17:40 +0200958 struct i915_error_state_file_priv *error_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200959
960 error_priv = kzalloc(sizeof(*error_priv), GFP_KERNEL);
961 if (!error_priv)
962 return -ENOMEM;
963
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +0000964 error_priv->i915 = dev_priv;
Daniel Vetterd5442302012-04-27 15:17:40 +0200965
David Weinehall36cdd012016-08-22 13:59:31 +0300966 i915_error_state_get(&dev_priv->drm, error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200967
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300968 file->private_data = error_priv;
969
970 return 0;
Daniel Vetterd5442302012-04-27 15:17:40 +0200971}
972
973static int i915_error_state_release(struct inode *inode, struct file *file)
974{
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300975 struct i915_error_state_file_priv *error_priv = file->private_data;
Daniel Vetterd5442302012-04-27 15:17:40 +0200976
Mika Kuoppala95d5bfb2013-06-06 15:18:40 +0300977 i915_error_state_put(error_priv);
Daniel Vetterd5442302012-04-27 15:17:40 +0200978 kfree(error_priv);
979
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300980 return 0;
981}
982
983static ssize_t i915_error_state_read(struct file *file, char __user *userbuf,
984 size_t count, loff_t *pos)
985{
986 struct i915_error_state_file_priv *error_priv = file->private_data;
987 struct drm_i915_error_state_buf error_str;
988 loff_t tmp_pos = 0;
989 ssize_t ret_count = 0;
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300990 int ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300991
Tvrtko Ursulin12ff05e2016-12-01 14:16:43 +0000992 ret = i915_error_state_buf_init(&error_str, error_priv->i915,
993 count, *pos);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +0300994 if (ret)
995 return ret;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300996
Mika Kuoppalafc16b482013-06-06 15:18:39 +0300997 ret = i915_error_state_to_str(&error_str, error_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +0300998 if (ret)
999 goto out;
1000
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001001 ret_count = simple_read_from_buffer(userbuf, count, &tmp_pos,
1002 error_str.buf,
1003 error_str.bytes);
1004
1005 if (ret_count < 0)
1006 ret = ret_count;
1007 else
1008 *pos = error_str.start + ret_count;
1009out:
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03001010 i915_error_state_buf_release(&error_str);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001011 return ret ?: ret_count;
Daniel Vetterd5442302012-04-27 15:17:40 +02001012}
1013
1014static const struct file_operations i915_error_state_fops = {
1015 .owner = THIS_MODULE,
1016 .open = i915_error_state_open,
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001017 .read = i915_error_state_read,
Daniel Vetterd5442302012-04-27 15:17:40 +02001018 .write = i915_error_state_write,
1019 .llseek = default_llseek,
1020 .release = i915_error_state_release,
1021};
1022
Chris Wilson98a2f412016-10-12 10:05:18 +01001023#endif
1024
Kees Cook647416f2013-03-10 14:10:06 -07001025static int
1026i915_next_seqno_get(void *data, u64 *val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001027{
David Weinehall36cdd012016-08-22 13:59:31 +03001028 struct drm_i915_private *dev_priv = data;
Mika Kuoppala40633212012-12-04 15:12:00 +02001029
Joonas Lahtinen4c266ed2016-11-24 14:47:49 +00001030 *val = 1 + atomic_read(&dev_priv->gt.global_timeline.seqno);
Kees Cook647416f2013-03-10 14:10:06 -07001031 return 0;
Mika Kuoppala40633212012-12-04 15:12:00 +02001032}
1033
Kees Cook647416f2013-03-10 14:10:06 -07001034static int
1035i915_next_seqno_set(void *data, u64 val)
Mika Kuoppala40633212012-12-04 15:12:00 +02001036{
David Weinehall36cdd012016-08-22 13:59:31 +03001037 struct drm_i915_private *dev_priv = data;
1038 struct drm_device *dev = &dev_priv->drm;
Mika Kuoppala40633212012-12-04 15:12:00 +02001039 int ret;
1040
Mika Kuoppala40633212012-12-04 15:12:00 +02001041 ret = mutex_lock_interruptible(&dev->struct_mutex);
1042 if (ret)
1043 return ret;
1044
Chris Wilson73cb9702016-10-28 13:58:46 +01001045 ret = i915_gem_set_global_seqno(dev, val);
Mika Kuoppala40633212012-12-04 15:12:00 +02001046 mutex_unlock(&dev->struct_mutex);
1047
Kees Cook647416f2013-03-10 14:10:06 -07001048 return ret;
Mika Kuoppala40633212012-12-04 15:12:00 +02001049}
1050
Kees Cook647416f2013-03-10 14:10:06 -07001051DEFINE_SIMPLE_ATTRIBUTE(i915_next_seqno_fops,
1052 i915_next_seqno_get, i915_next_seqno_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03001053 "0x%llx\n");
Mika Kuoppala40633212012-12-04 15:12:00 +02001054
Deepak Sadb4bd12014-03-31 11:30:02 +05301055static int i915_frequency_info(struct seq_file *m, void *unused)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001056{
David Weinehall36cdd012016-08-22 13:59:31 +03001057 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1058 struct drm_device *dev = &dev_priv->drm;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001059 int ret = 0;
1060
1061 intel_runtime_pm_get(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001062
David Weinehall36cdd012016-08-22 13:59:31 +03001063 if (IS_GEN5(dev_priv)) {
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001064 u16 rgvswctl = I915_READ16(MEMSWCTL);
1065 u16 rgvstat = I915_READ16(MEMSTAT_ILK);
1066
1067 seq_printf(m, "Requested P-state: %d\n", (rgvswctl >> 8) & 0xf);
1068 seq_printf(m, "Requested VID: %d\n", rgvswctl & 0x3f);
1069 seq_printf(m, "Current VID: %d\n", (rgvstat & MEMSTAT_VID_MASK) >>
1070 MEMSTAT_VID_SHIFT);
1071 seq_printf(m, "Current P-state: %d\n",
1072 (rgvstat & MEMSTAT_PSTATE_MASK) >> MEMSTAT_PSTATE_SHIFT);
David Weinehall36cdd012016-08-22 13:59:31 +03001073 } else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
Wayne Boyer666a4532015-12-09 12:29:35 -08001074 u32 freq_sts;
1075
1076 mutex_lock(&dev_priv->rps.hw_lock);
1077 freq_sts = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
1078 seq_printf(m, "PUNIT_REG_GPU_FREQ_STS: 0x%08x\n", freq_sts);
1079 seq_printf(m, "DDR freq: %d MHz\n", dev_priv->mem_freq);
1080
1081 seq_printf(m, "actual GPU freq: %d MHz\n",
1082 intel_gpu_freq(dev_priv, (freq_sts >> 8) & 0xff));
1083
1084 seq_printf(m, "current GPU freq: %d MHz\n",
1085 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1086
1087 seq_printf(m, "max GPU freq: %d MHz\n",
1088 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1089
1090 seq_printf(m, "min GPU freq: %d MHz\n",
1091 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
1092
1093 seq_printf(m, "idle GPU freq: %d MHz\n",
1094 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
1095
1096 seq_printf(m,
1097 "efficient (RPe) frequency: %d MHz\n",
1098 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
1099 mutex_unlock(&dev_priv->rps.hw_lock);
David Weinehall36cdd012016-08-22 13:59:31 +03001100 } else if (INTEL_GEN(dev_priv) >= 6) {
Bob Paauwe35040562015-06-25 14:54:07 -07001101 u32 rp_state_limits;
1102 u32 gt_perf_status;
1103 u32 rp_state_cap;
Chris Wilson0d8f9492014-03-27 09:06:14 +00001104 u32 rpmodectl, rpinclimit, rpdeclimit;
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001105 u32 rpstat, cagf, reqf;
Jesse Barnesccab5c82011-01-18 15:49:25 -08001106 u32 rpupei, rpcurup, rpprevup;
1107 u32 rpdownei, rpcurdown, rpprevdown;
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001108 u32 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001109 int max_freq;
1110
Bob Paauwe35040562015-06-25 14:54:07 -07001111 rp_state_limits = I915_READ(GEN6_RP_STATE_LIMITS);
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001112 if (IS_GEN9_LP(dev_priv)) {
Bob Paauwe35040562015-06-25 14:54:07 -07001113 rp_state_cap = I915_READ(BXT_RP_STATE_CAP);
1114 gt_perf_status = I915_READ(BXT_GT_PERF_STATUS);
1115 } else {
1116 rp_state_cap = I915_READ(GEN6_RP_STATE_CAP);
1117 gt_perf_status = I915_READ(GEN6_GT_PERF_STATUS);
1118 }
1119
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001120 /* RPSTAT1 is in the GT power well */
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001121 ret = mutex_lock_interruptible(&dev->struct_mutex);
1122 if (ret)
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001123 goto out;
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001124
Mika Kuoppala59bad942015-01-16 11:34:40 +02001125 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001127 reqf = I915_READ(GEN6_RPNSWREQ);
David Weinehall36cdd012016-08-22 13:59:31 +03001128 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301129 reqf >>= 23;
1130 else {
1131 reqf &= ~GEN6_TURBO_DISABLE;
David Weinehall36cdd012016-08-22 13:59:31 +03001132 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301133 reqf >>= 24;
1134 else
1135 reqf >>= 25;
1136 }
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001137 reqf = intel_gpu_freq(dev_priv, reqf);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001138
Chris Wilson0d8f9492014-03-27 09:06:14 +00001139 rpmodectl = I915_READ(GEN6_RP_CONTROL);
1140 rpinclimit = I915_READ(GEN6_RP_UP_THRESHOLD);
1141 rpdeclimit = I915_READ(GEN6_RP_DOWN_THRESHOLD);
1142
Jesse Barnesccab5c82011-01-18 15:49:25 -08001143 rpstat = I915_READ(GEN6_RPSTAT1);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301144 rpupei = I915_READ(GEN6_RP_CUR_UP_EI) & GEN6_CURICONT_MASK;
1145 rpcurup = I915_READ(GEN6_RP_CUR_UP) & GEN6_CURBSYTAVG_MASK;
1146 rpprevup = I915_READ(GEN6_RP_PREV_UP) & GEN6_CURBSYTAVG_MASK;
1147 rpdownei = I915_READ(GEN6_RP_CUR_DOWN_EI) & GEN6_CURIAVG_MASK;
1148 rpcurdown = I915_READ(GEN6_RP_CUR_DOWN) & GEN6_CURBSYTAVG_MASK;
1149 rpprevdown = I915_READ(GEN6_RP_PREV_DOWN) & GEN6_CURBSYTAVG_MASK;
David Weinehall36cdd012016-08-22 13:59:31 +03001150 if (IS_GEN9(dev_priv))
Akash Goel60260a52015-03-06 11:07:21 +05301151 cagf = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
David Weinehall36cdd012016-08-22 13:59:31 +03001152 else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
Ben Widawskyf82855d2013-01-29 12:00:15 -08001153 cagf = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
1154 else
1155 cagf = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001156 cagf = intel_gpu_freq(dev_priv, cagf);
Jesse Barnesccab5c82011-01-18 15:49:25 -08001157
Mika Kuoppala59bad942015-01-16 11:34:40 +02001158 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Ben Widawskyd1ebd8162011-04-25 20:11:50 +01001159 mutex_unlock(&dev->struct_mutex);
1160
David Weinehall36cdd012016-08-22 13:59:31 +03001161 if (IS_GEN6(dev_priv) || IS_GEN7(dev_priv)) {
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001162 pm_ier = I915_READ(GEN6_PMIER);
1163 pm_imr = I915_READ(GEN6_PMIMR);
1164 pm_isr = I915_READ(GEN6_PMISR);
1165 pm_iir = I915_READ(GEN6_PMIIR);
1166 pm_mask = I915_READ(GEN6_PMINTRMSK);
1167 } else {
1168 pm_ier = I915_READ(GEN8_GT_IER(2));
1169 pm_imr = I915_READ(GEN8_GT_IMR(2));
1170 pm_isr = I915_READ(GEN8_GT_ISR(2));
1171 pm_iir = I915_READ(GEN8_GT_IIR(2));
1172 pm_mask = I915_READ(GEN6_PMINTRMSK);
1173 }
Chris Wilson0d8f9492014-03-27 09:06:14 +00001174 seq_printf(m, "PM IER=0x%08x IMR=0x%08x ISR=0x%08x IIR=0x%08x, MASK=0x%08x\n",
Paulo Zanoni9dd3c602014-08-01 18:14:48 -03001175 pm_ier, pm_imr, pm_isr, pm_iir, pm_mask);
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301176 seq_printf(m, "pm_intr_keep: 0x%08x\n", dev_priv->rps.pm_intr_keep);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001177 seq_printf(m, "GT_PERF_STATUS: 0x%08x\n", gt_perf_status);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178 seq_printf(m, "Render p-state ratio: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03001179 (gt_perf_status & (IS_GEN9(dev_priv) ? 0x1ff00 : 0xff00)) >> 8);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001180 seq_printf(m, "Render p-state VID: %d\n",
1181 gt_perf_status & 0xff);
1182 seq_printf(m, "Render p-state limit: %d\n",
1183 rp_state_limits & 0xff);
Chris Wilson0d8f9492014-03-27 09:06:14 +00001184 seq_printf(m, "RPSTAT1: 0x%08x\n", rpstat);
1185 seq_printf(m, "RPMODECTL: 0x%08x\n", rpmodectl);
1186 seq_printf(m, "RPINCLIMIT: 0x%08x\n", rpinclimit);
1187 seq_printf(m, "RPDECLIMIT: 0x%08x\n", rpdeclimit);
Chris Wilson8e8c06c2013-08-26 19:51:01 -03001188 seq_printf(m, "RPNSWREQ: %dMHz\n", reqf);
Ben Widawskyf82855d2013-01-29 12:00:15 -08001189 seq_printf(m, "CAGF: %dMHz\n", cagf);
Akash Goeld6cda9c2016-04-23 00:05:46 +05301190 seq_printf(m, "RP CUR UP EI: %d (%dus)\n",
1191 rpupei, GT_PM_INTERVAL_TO_US(dev_priv, rpupei));
1192 seq_printf(m, "RP CUR UP: %d (%dus)\n",
1193 rpcurup, GT_PM_INTERVAL_TO_US(dev_priv, rpcurup));
1194 seq_printf(m, "RP PREV UP: %d (%dus)\n",
1195 rpprevup, GT_PM_INTERVAL_TO_US(dev_priv, rpprevup));
Chris Wilsond86ed342015-04-27 13:41:19 +01001196 seq_printf(m, "Up threshold: %d%%\n",
1197 dev_priv->rps.up_threshold);
1198
Akash Goeld6cda9c2016-04-23 00:05:46 +05301199 seq_printf(m, "RP CUR DOWN EI: %d (%dus)\n",
1200 rpdownei, GT_PM_INTERVAL_TO_US(dev_priv, rpdownei));
1201 seq_printf(m, "RP CUR DOWN: %d (%dus)\n",
1202 rpcurdown, GT_PM_INTERVAL_TO_US(dev_priv, rpcurdown));
1203 seq_printf(m, "RP PREV DOWN: %d (%dus)\n",
1204 rpprevdown, GT_PM_INTERVAL_TO_US(dev_priv, rpprevdown));
Chris Wilsond86ed342015-04-27 13:41:19 +01001205 seq_printf(m, "Down threshold: %d%%\n",
1206 dev_priv->rps.down_threshold);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001207
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001208 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 0 :
Bob Paauwe35040562015-06-25 14:54:07 -07001209 rp_state_cap >> 16) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001210 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001211 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001212 seq_printf(m, "Lowest (RPN) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001213 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001214
1215 max_freq = (rp_state_cap & 0xff00) >> 8;
David Weinehall36cdd012016-08-22 13:59:31 +03001216 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001217 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001218 seq_printf(m, "Nominal (RP1) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001219 intel_gpu_freq(dev_priv, max_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001220
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02001221 max_freq = (IS_GEN9_LP(dev_priv) ? rp_state_cap >> 16 :
Bob Paauwe35040562015-06-25 14:54:07 -07001222 rp_state_cap >> 0) & 0xff;
David Weinehall36cdd012016-08-22 13:59:31 +03001223 max_freq *= (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001224 GEN9_FREQ_SCALER : 1);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001225 seq_printf(m, "Max non-overclocked (RP0) frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001226 intel_gpu_freq(dev_priv, max_freq));
Ben Widawsky31c77382013-04-05 14:29:22 -07001227 seq_printf(m, "Max overclocked frequency: %dMHz\n",
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02001228 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilsonaed242f2015-03-18 09:48:21 +00001229
Chris Wilsond86ed342015-04-27 13:41:19 +01001230 seq_printf(m, "Current freq: %d MHz\n",
1231 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
1232 seq_printf(m, "Actual freq: %d MHz\n", cagf);
Chris Wilsonaed242f2015-03-18 09:48:21 +00001233 seq_printf(m, "Idle freq: %d MHz\n",
1234 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001235 seq_printf(m, "Min freq: %d MHz\n",
1236 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq));
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001237 seq_printf(m, "Boost freq: %d MHz\n",
1238 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Chris Wilsond86ed342015-04-27 13:41:19 +01001239 seq_printf(m, "Max freq: %d MHz\n",
1240 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
1241 seq_printf(m,
1242 "efficient (RPe) frequency: %d MHz\n",
1243 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq));
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001244 } else {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001245 seq_puts(m, "no P-state info available\n");
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001246 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001247
Mika Kahola1170f282015-09-25 14:00:32 +03001248 seq_printf(m, "Current CD clock frequency: %d kHz\n", dev_priv->cdclk_freq);
1249 seq_printf(m, "Max CD clock frequency: %d kHz\n", dev_priv->max_cdclk_freq);
1250 seq_printf(m, "Max pixel clock frequency: %d kHz\n", dev_priv->max_dotclk_freq);
1251
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001252out:
1253 intel_runtime_pm_put(dev_priv);
1254 return ret;
Jesse Barnesf97108d2010-01-29 11:27:07 -08001255}
1256
Ben Widawskyd6369512016-09-20 16:54:32 +03001257static void i915_instdone_info(struct drm_i915_private *dev_priv,
1258 struct seq_file *m,
1259 struct intel_instdone *instdone)
1260{
Ben Widawskyf9e61372016-09-20 16:54:33 +03001261 int slice;
1262 int subslice;
1263
Ben Widawskyd6369512016-09-20 16:54:32 +03001264 seq_printf(m, "\t\tINSTDONE: 0x%08x\n",
1265 instdone->instdone);
1266
1267 if (INTEL_GEN(dev_priv) <= 3)
1268 return;
1269
1270 seq_printf(m, "\t\tSC_INSTDONE: 0x%08x\n",
1271 instdone->slice_common);
1272
1273 if (INTEL_GEN(dev_priv) <= 6)
1274 return;
1275
Ben Widawskyf9e61372016-09-20 16:54:33 +03001276 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1277 seq_printf(m, "\t\tSAMPLER_INSTDONE[%d][%d]: 0x%08x\n",
1278 slice, subslice, instdone->sampler[slice][subslice]);
1279
1280 for_each_instdone_slice_subslice(dev_priv, slice, subslice)
1281 seq_printf(m, "\t\tROW_INSTDONE[%d][%d]: 0x%08x\n",
1282 slice, subslice, instdone->row[slice][subslice]);
Ben Widawskyd6369512016-09-20 16:54:32 +03001283}
1284
Chris Wilsonf6544492015-01-26 18:03:04 +02001285static int i915_hangcheck_info(struct seq_file *m, void *unused)
1286{
David Weinehall36cdd012016-08-22 13:59:31 +03001287 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001288 struct intel_engine_cs *engine;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001289 u64 acthd[I915_NUM_ENGINES];
1290 u32 seqno[I915_NUM_ENGINES];
Ben Widawskyd6369512016-09-20 16:54:32 +03001291 struct intel_instdone instdone;
Dave Gordonc3232b12016-03-23 18:19:53 +00001292 enum intel_engine_id id;
Chris Wilsonf6544492015-01-26 18:03:04 +02001293
Chris Wilson8af29b02016-09-09 14:11:47 +01001294 if (test_bit(I915_WEDGED, &dev_priv->gpu_error.flags))
1295 seq_printf(m, "Wedged\n");
1296 if (test_bit(I915_RESET_IN_PROGRESS, &dev_priv->gpu_error.flags))
1297 seq_printf(m, "Reset in progress\n");
1298 if (waitqueue_active(&dev_priv->gpu_error.wait_queue))
1299 seq_printf(m, "Waiter holding struct mutex\n");
1300 if (waitqueue_active(&dev_priv->gpu_error.reset_queue))
1301 seq_printf(m, "struct_mutex blocked for reset\n");
1302
Chris Wilsonf6544492015-01-26 18:03:04 +02001303 if (!i915.enable_hangcheck) {
1304 seq_printf(m, "Hangcheck disabled\n");
1305 return 0;
1306 }
1307
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001308 intel_runtime_pm_get(dev_priv);
1309
Akash Goel3b3f1652016-10-13 22:44:48 +05301310 for_each_engine(engine, dev_priv, id) {
Chris Wilson7e37f882016-08-02 22:50:21 +01001311 acthd[id] = intel_engine_get_active_head(engine);
Chris Wilson1b7744e2016-07-01 17:23:17 +01001312 seqno[id] = intel_engine_get_seqno(engine);
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001313 }
1314
Akash Goel3b3f1652016-10-13 22:44:48 +05301315 intel_engine_get_instdone(dev_priv->engine[RCS], &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001316
Mika Kuoppalaebbc7542015-02-05 18:41:48 +02001317 intel_runtime_pm_put(dev_priv);
1318
Chris Wilsonf6544492015-01-26 18:03:04 +02001319 if (delayed_work_pending(&dev_priv->gpu_error.hangcheck_work)) {
1320 seq_printf(m, "Hangcheck active, fires in %dms\n",
1321 jiffies_to_msecs(dev_priv->gpu_error.hangcheck_work.timer.expires -
1322 jiffies));
1323 } else
1324 seq_printf(m, "Hangcheck inactive\n");
1325
Akash Goel3b3f1652016-10-13 22:44:48 +05301326 for_each_engine(engine, dev_priv, id) {
Chris Wilson33f53712016-10-04 21:11:32 +01001327 struct intel_breadcrumbs *b = &engine->breadcrumbs;
1328 struct rb_node *rb;
1329
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001330 seq_printf(m, "%s:\n", engine->name);
Chris Wilson14fd0d62016-04-07 07:29:10 +01001331 seq_printf(m, "\tseqno = %x [current %x, last %x]\n",
Chris Wilsoncb399ea2016-11-01 10:03:16 +00001332 engine->hangcheck.seqno, seqno[id],
1333 intel_engine_last_submit(engine));
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001334 seq_printf(m, "\twaiters? %s, fake irq active? %s, stalled? %s\n",
Chris Wilson83348ba2016-08-09 17:47:51 +01001335 yesno(intel_engine_has_waiter(engine)),
1336 yesno(test_bit(engine->id,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001337 &dev_priv->gpu_error.missed_irq_rings)),
1338 yesno(engine->hangcheck.stalled));
1339
Chris Wilsonf6168e32016-10-28 13:58:55 +01001340 spin_lock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001341 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
1342 struct intel_wait *w = container_of(rb, typeof(*w), node);
1343
1344 seq_printf(m, "\t%s [%d] waiting for %x\n",
1345 w->tsk->comm, w->tsk->pid, w->seqno);
1346 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01001347 spin_unlock_irq(&b->lock);
Chris Wilson33f53712016-10-04 21:11:32 +01001348
Chris Wilsonf6544492015-01-26 18:03:04 +02001349 seq_printf(m, "\tACTHD = 0x%08llx [current 0x%08llx]\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001350 (long long)engine->hangcheck.acthd,
Dave Gordonc3232b12016-03-23 18:19:53 +00001351 (long long)acthd[id]);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001352 seq_printf(m, "\taction = %s(%d) %d ms ago\n",
1353 hangcheck_action_to_str(engine->hangcheck.action),
1354 engine->hangcheck.action,
1355 jiffies_to_msecs(jiffies -
1356 engine->hangcheck.action_timestamp));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001357
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001358 if (engine->id == RCS) {
Ben Widawskyd6369512016-09-20 16:54:32 +03001359 seq_puts(m, "\tinstdone read =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001360
Ben Widawskyd6369512016-09-20 16:54:32 +03001361 i915_instdone_info(dev_priv, m, &instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001362
Ben Widawskyd6369512016-09-20 16:54:32 +03001363 seq_puts(m, "\tinstdone accu =\n");
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001364
Ben Widawskyd6369512016-09-20 16:54:32 +03001365 i915_instdone_info(dev_priv, m,
1366 &engine->hangcheck.instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02001367 }
Chris Wilsonf6544492015-01-26 18:03:04 +02001368 }
1369
1370 return 0;
1371}
1372
Ben Widawsky4d855292011-12-12 19:34:16 -08001373static int ironlake_drpc_info(struct seq_file *m)
Jesse Barnesf97108d2010-01-29 11:27:07 -08001374{
David Weinehall36cdd012016-08-22 13:59:31 +03001375 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001376 u32 rgvmodectl, rstdbyctl;
1377 u16 crstandvid;
Ben Widawsky616fdb52011-10-05 11:44:54 -07001378
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001379 intel_runtime_pm_get(dev_priv);
Ben Widawsky616fdb52011-10-05 11:44:54 -07001380
1381 rgvmodectl = I915_READ(MEMMODECTL);
1382 rstdbyctl = I915_READ(RSTDBYCTL);
1383 crstandvid = I915_READ16(CRSTANDVID);
1384
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001385 intel_runtime_pm_put(dev_priv);
Jesse Barnesf97108d2010-01-29 11:27:07 -08001386
Jani Nikula742f4912015-09-03 11:16:09 +03001387 seq_printf(m, "HD boost: %s\n", yesno(rgvmodectl & MEMMODE_BOOST_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001388 seq_printf(m, "Boost freq: %d\n",
1389 (rgvmodectl & MEMMODE_BOOST_FREQ_MASK) >>
1390 MEMMODE_BOOST_FREQ_SHIFT);
1391 seq_printf(m, "HW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001392 yesno(rgvmodectl & MEMMODE_HWIDLE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001393 seq_printf(m, "SW control enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001394 yesno(rgvmodectl & MEMMODE_SWMODE_EN));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001395 seq_printf(m, "Gated voltage change: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001396 yesno(rgvmodectl & MEMMODE_RCLK_GATE));
Jesse Barnesf97108d2010-01-29 11:27:07 -08001397 seq_printf(m, "Starting frequency: P%d\n",
1398 (rgvmodectl & MEMMODE_FSTART_MASK) >> MEMMODE_FSTART_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001399 seq_printf(m, "Max P-state: P%d\n",
Jesse Barnesf97108d2010-01-29 11:27:07 -08001400 (rgvmodectl & MEMMODE_FMAX_MASK) >> MEMMODE_FMAX_SHIFT);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001401 seq_printf(m, "Min P-state: P%d\n", (rgvmodectl & MEMMODE_FMIN_MASK));
1402 seq_printf(m, "RS1 VID: %d\n", (crstandvid & 0x3f));
1403 seq_printf(m, "RS2 VID: %d\n", ((crstandvid >> 8) & 0x3f));
1404 seq_printf(m, "Render standby enabled: %s\n",
Jani Nikula742f4912015-09-03 11:16:09 +03001405 yesno(!(rstdbyctl & RCX_SW_EXIT)));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001406 seq_puts(m, "Current RS state: ");
Jesse Barnes88271da2011-01-05 12:01:24 -08001407 switch (rstdbyctl & RSX_STATUS_MASK) {
1408 case RSX_STATUS_ON:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001409 seq_puts(m, "on\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001410 break;
1411 case RSX_STATUS_RC1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001412 seq_puts(m, "RC1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001413 break;
1414 case RSX_STATUS_RC1E:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001415 seq_puts(m, "RC1E\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001416 break;
1417 case RSX_STATUS_RS1:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001418 seq_puts(m, "RS1\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001419 break;
1420 case RSX_STATUS_RS2:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001421 seq_puts(m, "RS2 (RC6)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001422 break;
1423 case RSX_STATUS_RS3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001424 seq_puts(m, "RC3 (RC6+)\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001425 break;
1426 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001427 seq_puts(m, "unknown\n");
Jesse Barnes88271da2011-01-05 12:01:24 -08001428 break;
1429 }
Jesse Barnesf97108d2010-01-29 11:27:07 -08001430
1431 return 0;
1432}
1433
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001434static int i915_forcewake_domains(struct seq_file *m, void *data)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001435{
David Weinehall36cdd012016-08-22 13:59:31 +03001436 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001437 struct intel_uncore_forcewake_domain *fw_domain;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001438
1439 spin_lock_irq(&dev_priv->uncore.lock);
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001440 for_each_fw_domain(fw_domain, dev_priv) {
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001441 seq_printf(m, "%s.wake_count = %u\n",
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +01001442 intel_uncore_forcewake_domain_to_str(fw_domain->id),
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001443 fw_domain->wake_count);
1444 }
1445 spin_unlock_irq(&dev_priv->uncore.lock);
1446
1447 return 0;
1448}
1449
Deepak S669ab5a2014-01-10 15:18:26 +05301450static int vlv_drpc_info(struct seq_file *m)
1451{
David Weinehall36cdd012016-08-22 13:59:31 +03001452 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001453 u32 rpmodectl1, rcctl1, pw_status;
Deepak S669ab5a2014-01-10 15:18:26 +05301454
Imre Deakd46c0512014-04-14 20:24:27 +03001455 intel_runtime_pm_get(dev_priv);
1456
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001457 pw_status = I915_READ(VLV_GTLC_PW_STATUS);
Deepak S669ab5a2014-01-10 15:18:26 +05301458 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1459 rcctl1 = I915_READ(GEN6_RC_CONTROL);
1460
Imre Deakd46c0512014-04-14 20:24:27 +03001461 intel_runtime_pm_put(dev_priv);
1462
Deepak S669ab5a2014-01-10 15:18:26 +05301463 seq_printf(m, "Video Turbo Mode: %s\n",
1464 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1465 seq_printf(m, "Turbo enabled: %s\n",
1466 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1467 seq_printf(m, "HW control enabled: %s\n",
1468 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1469 seq_printf(m, "SW control enabled: %s\n",
1470 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1471 GEN6_RP_MEDIA_SW_MODE));
1472 seq_printf(m, "RC6 Enabled: %s\n",
1473 yesno(rcctl1 & (GEN7_RC_CTL_TO_MODE |
1474 GEN6_RC_CTL_EI_MODE(1))));
1475 seq_printf(m, "Render Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001476 (pw_status & VLV_GTLC_PW_RENDER_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301477 seq_printf(m, "Media Power Well: %s\n",
Ville Syrjälä6b312cd2014-11-19 20:07:42 +02001478 (pw_status & VLV_GTLC_PW_MEDIA_STATUS_MASK) ? "Up" : "Down");
Deepak S669ab5a2014-01-10 15:18:26 +05301479
Imre Deak9cc19be2014-04-14 20:24:24 +03001480 seq_printf(m, "Render RC6 residency since boot: %u\n",
1481 I915_READ(VLV_GT_RENDER_RC6));
1482 seq_printf(m, "Media RC6 residency since boot: %u\n",
1483 I915_READ(VLV_GT_MEDIA_RC6));
1484
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02001485 return i915_forcewake_domains(m, NULL);
Deepak S669ab5a2014-01-10 15:18:26 +05301486}
1487
Ben Widawsky4d855292011-12-12 19:34:16 -08001488static int gen6_drpc_info(struct seq_file *m)
1489{
David Weinehall36cdd012016-08-22 13:59:31 +03001490 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1491 struct drm_device *dev = &dev_priv->drm;
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001492 u32 rpmodectl1, gt_core_status, rcctl1, rc6vids = 0;
Akash Goelf2dd7572016-06-27 20:10:01 +05301493 u32 gen9_powergate_enable = 0, gen9_powergate_status = 0;
Daniel Vetter93b525d2012-01-25 13:52:43 +01001494 unsigned forcewake_count;
Damien Lespiauaee56cf2013-06-24 22:59:49 +01001495 int count = 0, ret;
Ben Widawsky4d855292011-12-12 19:34:16 -08001496
1497 ret = mutex_lock_interruptible(&dev->struct_mutex);
1498 if (ret)
1499 return ret;
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001500 intel_runtime_pm_get(dev_priv);
Ben Widawsky4d855292011-12-12 19:34:16 -08001501
Chris Wilson907b28c2013-07-19 20:36:52 +01001502 spin_lock_irq(&dev_priv->uncore.lock);
Chris Wilsonb2cff0d2015-01-16 11:34:37 +02001503 forcewake_count = dev_priv->uncore.fw_domain[FW_DOMAIN_ID_RENDER].wake_count;
Chris Wilson907b28c2013-07-19 20:36:52 +01001504 spin_unlock_irq(&dev_priv->uncore.lock);
Daniel Vetter93b525d2012-01-25 13:52:43 +01001505
1506 if (forcewake_count) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001507 seq_puts(m, "RC information inaccurate because somebody "
1508 "holds a forcewake reference \n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001509 } else {
1510 /* NB: we cannot use forcewake, else we read the wrong values */
1511 while (count++ < 50 && (I915_READ_NOTRACE(FORCEWAKE_ACK) & 1))
1512 udelay(10);
1513 seq_printf(m, "RC information accurate: %s\n", yesno(count < 51));
1514 }
1515
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03001516 gt_core_status = I915_READ_FW(GEN6_GT_CORE_STATUS);
Chris Wilsoned71f1b2013-07-19 20:36:56 +01001517 trace_i915_reg_rw(false, GEN6_GT_CORE_STATUS, gt_core_status, 4, true);
Ben Widawsky4d855292011-12-12 19:34:16 -08001518
1519 rpmodectl1 = I915_READ(GEN6_RP_CONTROL);
1520 rcctl1 = I915_READ(GEN6_RC_CONTROL);
David Weinehall36cdd012016-08-22 13:59:31 +03001521 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301522 gen9_powergate_enable = I915_READ(GEN9_PG_ENABLE);
1523 gen9_powergate_status = I915_READ(GEN9_PWRGT_DOMAIN_STATUS);
1524 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001525 mutex_unlock(&dev->struct_mutex);
Ben Widawsky44cbd332012-11-06 14:36:36 +00001526 mutex_lock(&dev_priv->rps.hw_lock);
1527 sandybridge_pcode_read(dev_priv, GEN6_PCODE_READ_RC6VIDS, &rc6vids);
1528 mutex_unlock(&dev_priv->rps.hw_lock);
Ben Widawsky4d855292011-12-12 19:34:16 -08001529
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02001530 intel_runtime_pm_put(dev_priv);
1531
Ben Widawsky4d855292011-12-12 19:34:16 -08001532 seq_printf(m, "Video Turbo Mode: %s\n",
1533 yesno(rpmodectl1 & GEN6_RP_MEDIA_TURBO));
1534 seq_printf(m, "HW control enabled: %s\n",
1535 yesno(rpmodectl1 & GEN6_RP_ENABLE));
1536 seq_printf(m, "SW control enabled: %s\n",
1537 yesno((rpmodectl1 & GEN6_RP_MEDIA_MODE_MASK) ==
1538 GEN6_RP_MEDIA_SW_MODE));
Eric Anholtfff24e22012-01-23 16:14:05 -08001539 seq_printf(m, "RC1e Enabled: %s\n",
Ben Widawsky4d855292011-12-12 19:34:16 -08001540 yesno(rcctl1 & GEN6_RC_CTL_RC1e_ENABLE));
1541 seq_printf(m, "RC6 Enabled: %s\n",
1542 yesno(rcctl1 & GEN6_RC_CTL_RC6_ENABLE));
David Weinehall36cdd012016-08-22 13:59:31 +03001543 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301544 seq_printf(m, "Render Well Gating Enabled: %s\n",
1545 yesno(gen9_powergate_enable & GEN9_RENDER_PG_ENABLE));
1546 seq_printf(m, "Media Well Gating Enabled: %s\n",
1547 yesno(gen9_powergate_enable & GEN9_MEDIA_PG_ENABLE));
1548 }
Ben Widawsky4d855292011-12-12 19:34:16 -08001549 seq_printf(m, "Deep RC6 Enabled: %s\n",
1550 yesno(rcctl1 & GEN6_RC_CTL_RC6p_ENABLE));
1551 seq_printf(m, "Deepest RC6 Enabled: %s\n",
1552 yesno(rcctl1 & GEN6_RC_CTL_RC6pp_ENABLE));
Damien Lespiau267f0c92013-06-24 22:59:48 +01001553 seq_puts(m, "Current RC state: ");
Ben Widawsky4d855292011-12-12 19:34:16 -08001554 switch (gt_core_status & GEN6_RCn_MASK) {
1555 case GEN6_RC0:
1556 if (gt_core_status & GEN6_CORE_CPD_STATE_MASK)
Damien Lespiau267f0c92013-06-24 22:59:48 +01001557 seq_puts(m, "Core Power Down\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001558 else
Damien Lespiau267f0c92013-06-24 22:59:48 +01001559 seq_puts(m, "on\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001560 break;
1561 case GEN6_RC3:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001562 seq_puts(m, "RC3\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001563 break;
1564 case GEN6_RC6:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001565 seq_puts(m, "RC6\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001566 break;
1567 case GEN6_RC7:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001568 seq_puts(m, "RC7\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001569 break;
1570 default:
Damien Lespiau267f0c92013-06-24 22:59:48 +01001571 seq_puts(m, "Unknown\n");
Ben Widawsky4d855292011-12-12 19:34:16 -08001572 break;
1573 }
1574
1575 seq_printf(m, "Core Power Down: %s\n",
1576 yesno(gt_core_status & GEN6_CORE_CPD_STATE_MASK));
David Weinehall36cdd012016-08-22 13:59:31 +03001577 if (INTEL_GEN(dev_priv) >= 9) {
Akash Goelf2dd7572016-06-27 20:10:01 +05301578 seq_printf(m, "Render Power Well: %s\n",
1579 (gen9_powergate_status &
1580 GEN9_PWRGT_RENDER_STATUS_MASK) ? "Up" : "Down");
1581 seq_printf(m, "Media Power Well: %s\n",
1582 (gen9_powergate_status &
1583 GEN9_PWRGT_MEDIA_STATUS_MASK) ? "Up" : "Down");
1584 }
Ben Widawskycce66a22012-03-27 18:59:38 -07001585
1586 /* Not exactly sure what this is */
1587 seq_printf(m, "RC6 \"Locked to RPn\" residency since boot: %u\n",
1588 I915_READ(GEN6_GT_GFX_RC6_LOCKED));
1589 seq_printf(m, "RC6 residency since boot: %u\n",
1590 I915_READ(GEN6_GT_GFX_RC6));
1591 seq_printf(m, "RC6+ residency since boot: %u\n",
1592 I915_READ(GEN6_GT_GFX_RC6p));
1593 seq_printf(m, "RC6++ residency since boot: %u\n",
1594 I915_READ(GEN6_GT_GFX_RC6pp));
1595
Ben Widawskyecd8fae2012-09-26 10:34:02 -07001596 seq_printf(m, "RC6 voltage: %dmV\n",
1597 GEN6_DECODE_RC6_VID(((rc6vids >> 0) & 0xff)));
1598 seq_printf(m, "RC6+ voltage: %dmV\n",
1599 GEN6_DECODE_RC6_VID(((rc6vids >> 8) & 0xff)));
1600 seq_printf(m, "RC6++ voltage: %dmV\n",
1601 GEN6_DECODE_RC6_VID(((rc6vids >> 16) & 0xff)));
Akash Goelf2dd7572016-06-27 20:10:01 +05301602 return i915_forcewake_domains(m, NULL);
Ben Widawsky4d855292011-12-12 19:34:16 -08001603}
1604
1605static int i915_drpc_info(struct seq_file *m, void *unused)
1606{
David Weinehall36cdd012016-08-22 13:59:31 +03001607 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Ben Widawsky4d855292011-12-12 19:34:16 -08001608
David Weinehall36cdd012016-08-22 13:59:31 +03001609 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Deepak S669ab5a2014-01-10 15:18:26 +05301610 return vlv_drpc_info(m);
David Weinehall36cdd012016-08-22 13:59:31 +03001611 else if (INTEL_GEN(dev_priv) >= 6)
Ben Widawsky4d855292011-12-12 19:34:16 -08001612 return gen6_drpc_info(m);
1613 else
1614 return ironlake_drpc_info(m);
1615}
1616
Daniel Vetter9a851782015-06-18 10:30:22 +02001617static int i915_frontbuffer_tracking(struct seq_file *m, void *unused)
1618{
David Weinehall36cdd012016-08-22 13:59:31 +03001619 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetter9a851782015-06-18 10:30:22 +02001620
1621 seq_printf(m, "FB tracking busy bits: 0x%08x\n",
1622 dev_priv->fb_tracking.busy_bits);
1623
1624 seq_printf(m, "FB tracking flip bits: 0x%08x\n",
1625 dev_priv->fb_tracking.flip_bits);
1626
1627 return 0;
1628}
1629
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001630static int i915_fbc_status(struct seq_file *m, void *unused)
1631{
David Weinehall36cdd012016-08-22 13:59:31 +03001632 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001633
David Weinehall36cdd012016-08-22 13:59:31 +03001634 if (!HAS_FBC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001635 seq_puts(m, "FBC unsupported on this chipset\n");
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001636 return 0;
1637 }
1638
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001639 intel_runtime_pm_get(dev_priv);
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001640 mutex_lock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001641
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001642 if (intel_fbc_is_active(dev_priv))
Damien Lespiau267f0c92013-06-24 22:59:48 +01001643 seq_puts(m, "FBC enabled\n");
Paulo Zanoni2e8144a2015-06-12 14:36:20 -03001644 else
1645 seq_printf(m, "FBC disabled: %s\n",
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001646 dev_priv->fbc.no_fbc_reason);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001647
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001648 if (intel_fbc_is_active(dev_priv) && INTEL_GEN(dev_priv) >= 7) {
1649 uint32_t mask = INTEL_GEN(dev_priv) >= 8 ?
1650 BDW_FBC_COMPRESSION_MASK :
1651 IVB_FBC_COMPRESSION_MASK;
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001652 seq_printf(m, "Compressing: %s\n",
Paulo Zanoni0fc6a9d2016-10-21 13:55:46 -02001653 yesno(I915_READ(FBC_STATUS2) & mask));
1654 }
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001655
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001656 mutex_unlock(&dev_priv->fbc.lock);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001657 intel_runtime_pm_put(dev_priv);
1658
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001659 return 0;
1660}
1661
Rodrigo Vivida46f932014-08-01 02:04:45 -07001662static int i915_fbc_fc_get(void *data, u64 *val)
1663{
David Weinehall36cdd012016-08-22 13:59:31 +03001664 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001665
David Weinehall36cdd012016-08-22 13:59:31 +03001666 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001667 return -ENODEV;
1668
Rodrigo Vivida46f932014-08-01 02:04:45 -07001669 *val = dev_priv->fbc.false_color;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001670
1671 return 0;
1672}
1673
1674static int i915_fbc_fc_set(void *data, u64 val)
1675{
David Weinehall36cdd012016-08-22 13:59:31 +03001676 struct drm_i915_private *dev_priv = data;
Rodrigo Vivida46f932014-08-01 02:04:45 -07001677 u32 reg;
1678
David Weinehall36cdd012016-08-22 13:59:31 +03001679 if (INTEL_GEN(dev_priv) < 7 || !HAS_FBC(dev_priv))
Rodrigo Vivida46f932014-08-01 02:04:45 -07001680 return -ENODEV;
1681
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001682 mutex_lock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001683
1684 reg = I915_READ(ILK_DPFC_CONTROL);
1685 dev_priv->fbc.false_color = val;
1686
1687 I915_WRITE(ILK_DPFC_CONTROL, val ?
1688 (reg | FBC_CTL_FALSE_COLOR) :
1689 (reg & ~FBC_CTL_FALSE_COLOR));
1690
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001691 mutex_unlock(&dev_priv->fbc.lock);
Rodrigo Vivida46f932014-08-01 02:04:45 -07001692 return 0;
1693}
1694
1695DEFINE_SIMPLE_ATTRIBUTE(i915_fbc_fc_fops,
1696 i915_fbc_fc_get, i915_fbc_fc_set,
1697 "%llu\n");
1698
Paulo Zanoni92d44622013-05-31 16:33:24 -03001699static int i915_ips_status(struct seq_file *m, void *unused)
1700{
David Weinehall36cdd012016-08-22 13:59:31 +03001701 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni92d44622013-05-31 16:33:24 -03001702
David Weinehall36cdd012016-08-22 13:59:31 +03001703 if (!HAS_IPS(dev_priv)) {
Paulo Zanoni92d44622013-05-31 16:33:24 -03001704 seq_puts(m, "not supported\n");
1705 return 0;
1706 }
1707
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001708 intel_runtime_pm_get(dev_priv);
1709
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001710 seq_printf(m, "Enabled by kernel parameter: %s\n",
1711 yesno(i915.enable_ips));
1712
David Weinehall36cdd012016-08-22 13:59:31 +03001713 if (INTEL_GEN(dev_priv) >= 8) {
Rodrigo Vivi0eaa53f2014-06-30 04:45:01 -07001714 seq_puts(m, "Currently: unknown\n");
1715 } else {
1716 if (I915_READ(IPS_CTL) & IPS_ENABLE)
1717 seq_puts(m, "Currently: enabled\n");
1718 else
1719 seq_puts(m, "Currently: disabled\n");
1720 }
Paulo Zanoni92d44622013-05-31 16:33:24 -03001721
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001722 intel_runtime_pm_put(dev_priv);
1723
Paulo Zanoni92d44622013-05-31 16:33:24 -03001724 return 0;
1725}
1726
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001727static int i915_sr_status(struct seq_file *m, void *unused)
1728{
David Weinehall36cdd012016-08-22 13:59:31 +03001729 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001730 bool sr_enabled = false;
1731
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001732 intel_runtime_pm_get(dev_priv);
Chris Wilson9c870d02016-10-24 13:42:15 +01001733 intel_display_power_get(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001734
David Weinehall36cdd012016-08-22 13:59:31 +03001735 if (HAS_PCH_SPLIT(dev_priv))
Chris Wilson5ba2aaa2010-08-19 18:04:08 +01001736 sr_enabled = I915_READ(WM1_LP_ILK) & WM1_LP_SR_EN;
Jani Nikulac0f86832016-12-07 12:13:04 +02001737 else if (IS_I965GM(dev_priv) || IS_G4X(dev_priv) ||
David Weinehall36cdd012016-08-22 13:59:31 +03001738 IS_I945G(dev_priv) || IS_I945GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001739 sr_enabled = I915_READ(FW_BLC_SELF) & FW_BLC_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001740 else if (IS_I915GM(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001741 sr_enabled = I915_READ(INSTPM) & INSTPM_SELF_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001742 else if (IS_PINEVIEW(dev_priv))
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001743 sr_enabled = I915_READ(DSPFW3) & PINEVIEW_SELF_REFRESH_EN;
David Weinehall36cdd012016-08-22 13:59:31 +03001744 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ander Conselvan de Oliveira77b64552015-06-02 14:17:47 +03001745 sr_enabled = I915_READ(FW_BLC_SELF_VLV) & FW_CSPWRDWNEN;
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001746
Chris Wilson9c870d02016-10-24 13:42:15 +01001747 intel_display_power_put(dev_priv, POWER_DOMAIN_INIT);
Paulo Zanoni36623ef2014-02-21 13:52:23 -03001748 intel_runtime_pm_put(dev_priv);
1749
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +00001750 seq_printf(m, "self-refresh: %s\n", enableddisabled(sr_enabled));
Jesse Barnes4a9bef32010-02-05 12:47:35 -08001751
1752 return 0;
1753}
1754
Jesse Barnes7648fa92010-05-20 14:28:11 -07001755static int i915_emon_status(struct seq_file *m, void *unused)
1756{
David Weinehall36cdd012016-08-22 13:59:31 +03001757 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1758 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001759 unsigned long temp, chipset, gfx;
Chris Wilsonde227ef2010-07-03 07:58:38 +01001760 int ret;
1761
David Weinehall36cdd012016-08-22 13:59:31 +03001762 if (!IS_GEN5(dev_priv))
Chris Wilson582be6b2012-04-30 19:35:02 +01001763 return -ENODEV;
1764
Chris Wilsonde227ef2010-07-03 07:58:38 +01001765 ret = mutex_lock_interruptible(&dev->struct_mutex);
1766 if (ret)
1767 return ret;
Jesse Barnes7648fa92010-05-20 14:28:11 -07001768
1769 temp = i915_mch_val(dev_priv);
1770 chipset = i915_chipset_val(dev_priv);
1771 gfx = i915_gfx_val(dev_priv);
Chris Wilsonde227ef2010-07-03 07:58:38 +01001772 mutex_unlock(&dev->struct_mutex);
Jesse Barnes7648fa92010-05-20 14:28:11 -07001773
1774 seq_printf(m, "GMCH temp: %ld\n", temp);
1775 seq_printf(m, "Chipset power: %ld\n", chipset);
1776 seq_printf(m, "GFX power: %ld\n", gfx);
1777 seq_printf(m, "Total power: %ld\n", chipset + gfx);
1778
1779 return 0;
1780}
1781
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001782static int i915_ring_freq_table(struct seq_file *m, void *unused)
1783{
David Weinehall36cdd012016-08-22 13:59:31 +03001784 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001785 int ret = 0;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001786 int gpu_freq, ia_freq;
Akash Goelf936ec32015-06-29 14:50:22 +05301787 unsigned int max_gpu_freq, min_gpu_freq;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001788
Carlos Santa26310342016-08-17 12:30:41 -07001789 if (!HAS_LLC(dev_priv)) {
Damien Lespiau267f0c92013-06-24 22:59:48 +01001790 seq_puts(m, "unsupported on this chipset\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001791 return 0;
1792 }
1793
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001794 intel_runtime_pm_get(dev_priv);
1795
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001796 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001797 if (ret)
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001798 goto out;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001799
David Weinehall36cdd012016-08-22 13:59:31 +03001800 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv)) {
Akash Goelf936ec32015-06-29 14:50:22 +05301801 /* Convert GT frequency to 50 HZ units */
1802 min_gpu_freq =
1803 dev_priv->rps.min_freq_softlimit / GEN9_FREQ_SCALER;
1804 max_gpu_freq =
1805 dev_priv->rps.max_freq_softlimit / GEN9_FREQ_SCALER;
1806 } else {
1807 min_gpu_freq = dev_priv->rps.min_freq_softlimit;
1808 max_gpu_freq = dev_priv->rps.max_freq_softlimit;
1809 }
1810
Damien Lespiau267f0c92013-06-24 22:59:48 +01001811 seq_puts(m, "GPU freq (MHz)\tEffective CPU freq (MHz)\tEffective Ring freq (MHz)\n");
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001812
Akash Goelf936ec32015-06-29 14:50:22 +05301813 for (gpu_freq = min_gpu_freq; gpu_freq <= max_gpu_freq; gpu_freq++) {
Ben Widawsky42c05262012-09-26 10:34:00 -07001814 ia_freq = gpu_freq;
1815 sandybridge_pcode_read(dev_priv,
1816 GEN6_PCODE_READ_MIN_FREQ_TABLE,
1817 &ia_freq);
Chris Wilson3ebecd02013-04-12 19:10:13 +01001818 seq_printf(m, "%d\t\t%d\t\t\t\t%d\n",
Akash Goelf936ec32015-06-29 14:50:22 +05301819 intel_gpu_freq(dev_priv, (gpu_freq *
David Weinehall36cdd012016-08-22 13:59:31 +03001820 (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv) ?
Rodrigo Vivief11bdb2015-10-28 04:16:45 -07001821 GEN9_FREQ_SCALER : 1))),
Chris Wilson3ebecd02013-04-12 19:10:13 +01001822 ((ia_freq >> 0) & 0xff) * 100,
1823 ((ia_freq >> 8) & 0xff) * 100);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001824 }
1825
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001826 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001827
Paulo Zanoni5bfa0192013-12-19 11:54:52 -02001828out:
1829 intel_runtime_pm_put(dev_priv);
1830 return ret;
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07001831}
1832
Chris Wilson44834a62010-08-19 16:09:23 +01001833static int i915_opregion(struct seq_file *m, void *unused)
1834{
David Weinehall36cdd012016-08-22 13:59:31 +03001835 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1836 struct drm_device *dev = &dev_priv->drm;
Chris Wilson44834a62010-08-19 16:09:23 +01001837 struct intel_opregion *opregion = &dev_priv->opregion;
1838 int ret;
1839
1840 ret = mutex_lock_interruptible(&dev->struct_mutex);
1841 if (ret)
Daniel Vetter0d38f002012-04-21 22:49:10 +02001842 goto out;
Chris Wilson44834a62010-08-19 16:09:23 +01001843
Jani Nikula2455a8e2015-12-14 12:50:53 +02001844 if (opregion->header)
1845 seq_write(m, opregion->header, OPREGION_SIZE);
Chris Wilson44834a62010-08-19 16:09:23 +01001846
1847 mutex_unlock(&dev->struct_mutex);
1848
Daniel Vetter0d38f002012-04-21 22:49:10 +02001849out:
Chris Wilson44834a62010-08-19 16:09:23 +01001850 return 0;
1851}
1852
Jani Nikulaada8f952015-12-15 13:17:12 +02001853static int i915_vbt(struct seq_file *m, void *unused)
1854{
David Weinehall36cdd012016-08-22 13:59:31 +03001855 struct intel_opregion *opregion = &node_to_i915(m->private)->opregion;
Jani Nikulaada8f952015-12-15 13:17:12 +02001856
1857 if (opregion->vbt)
1858 seq_write(m, opregion->vbt, opregion->vbt_size);
1859
1860 return 0;
1861}
1862
Chris Wilson37811fc2010-08-25 22:45:57 +01001863static int i915_gem_framebuffer_info(struct seq_file *m, void *data)
1864{
David Weinehall36cdd012016-08-22 13:59:31 +03001865 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1866 struct drm_device *dev = &dev_priv->drm;
Namrta Salonieb13b8402015-11-27 13:43:11 +05301867 struct intel_framebuffer *fbdev_fb = NULL;
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001868 struct drm_framebuffer *drm_fb;
Chris Wilson188c1ab2016-04-03 14:14:20 +01001869 int ret;
1870
1871 ret = mutex_lock_interruptible(&dev->struct_mutex);
1872 if (ret)
1873 return ret;
Chris Wilson37811fc2010-08-25 22:45:57 +01001874
Daniel Vetter06957262015-08-10 13:34:08 +02001875#ifdef CONFIG_DRM_FBDEV_EMULATION
David Weinehall36cdd012016-08-22 13:59:31 +03001876 if (dev_priv->fbdev) {
1877 fbdev_fb = to_intel_framebuffer(dev_priv->fbdev->helper.fb);
Chris Wilson37811fc2010-08-25 22:45:57 +01001878
Chris Wilson25bcce92016-07-02 15:36:00 +01001879 seq_printf(m, "fbcon size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
1880 fbdev_fb->base.width,
1881 fbdev_fb->base.height,
1882 fbdev_fb->base.depth,
1883 fbdev_fb->base.bits_per_pixel,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001884 fbdev_fb->base.modifier,
Chris Wilson25bcce92016-07-02 15:36:00 +01001885 drm_framebuffer_read_refcount(&fbdev_fb->base));
1886 describe_obj(m, fbdev_fb->obj);
1887 seq_putc(m, '\n');
1888 }
Daniel Vetter4520f532013-10-09 09:18:51 +02001889#endif
Chris Wilson37811fc2010-08-25 22:45:57 +01001890
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001891 mutex_lock(&dev->mode_config.fb_lock);
Daniel Vetter3a58ee12015-07-10 19:02:51 +02001892 drm_for_each_fb(drm_fb, dev) {
Namrta Salonieb13b8402015-11-27 13:43:11 +05301893 struct intel_framebuffer *fb = to_intel_framebuffer(drm_fb);
1894 if (fb == fbdev_fb)
Chris Wilson37811fc2010-08-25 22:45:57 +01001895 continue;
1896
Tvrtko Ursulinc1ca506d2015-02-10 17:16:07 +00001897 seq_printf(m, "user size: %d x %d, depth %d, %d bpp, modifier 0x%llx, refcount %d, obj ",
Chris Wilson37811fc2010-08-25 22:45:57 +01001898 fb->base.width,
1899 fb->base.height,
1900 fb->base.depth,
Daniel Vetter623f9782012-12-11 16:21:38 +01001901 fb->base.bits_per_pixel,
Ville Syrjäläbae781b2016-11-16 13:33:16 +02001902 fb->base.modifier,
Dave Airlie747a5982016-04-15 15:10:35 +10001903 drm_framebuffer_read_refcount(&fb->base));
Chris Wilson05394f32010-11-08 19:18:58 +00001904 describe_obj(m, fb->obj);
Damien Lespiau267f0c92013-06-24 22:59:48 +01001905 seq_putc(m, '\n');
Chris Wilson37811fc2010-08-25 22:45:57 +01001906 }
Daniel Vetter4b096ac2012-12-10 21:19:18 +01001907 mutex_unlock(&dev->mode_config.fb_lock);
Chris Wilson188c1ab2016-04-03 14:14:20 +01001908 mutex_unlock(&dev->struct_mutex);
Chris Wilson37811fc2010-08-25 22:45:57 +01001909
1910 return 0;
1911}
1912
Chris Wilson7e37f882016-08-02 22:50:21 +01001913static void describe_ctx_ring(struct seq_file *m, struct intel_ring *ring)
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001914{
1915 seq_printf(m, " (ringbuffer, space: %d, head: %u, tail: %u, last head: %d)",
Chris Wilson7e37f882016-08-02 22:50:21 +01001916 ring->space, ring->head, ring->tail,
1917 ring->last_retired_head);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001918}
1919
Ben Widawskye76d3632011-03-19 18:14:29 -07001920static int i915_context_status(struct seq_file *m, void *unused)
1921{
David Weinehall36cdd012016-08-22 13:59:31 +03001922 struct drm_i915_private *dev_priv = node_to_i915(m->private);
1923 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001924 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01001925 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05301926 enum intel_engine_id id;
Dave Gordonc3232b12016-03-23 18:19:53 +00001927 int ret;
Ben Widawskye76d3632011-03-19 18:14:29 -07001928
Daniel Vetterf3d28872014-05-29 23:23:08 +02001929 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001930 if (ret)
1931 return ret;
1932
Ben Widawskya33afea2013-09-17 21:12:45 -07001933 list_for_each_entry(ctx, &dev_priv->context_list, link) {
Chris Wilson5d1808e2016-04-28 09:56:51 +01001934 seq_printf(m, "HW context %u ", ctx->hw_id);
Chris Wilsonc84455b2016-08-15 10:49:08 +01001935 if (ctx->pid) {
Chris Wilsond28b99a2016-05-24 14:53:39 +01001936 struct task_struct *task;
1937
Chris Wilsonc84455b2016-08-15 10:49:08 +01001938 task = get_pid_task(ctx->pid, PIDTYPE_PID);
Chris Wilsond28b99a2016-05-24 14:53:39 +01001939 if (task) {
1940 seq_printf(m, "(%s [%d]) ",
1941 task->comm, task->pid);
1942 put_task_struct(task);
1943 }
Chris Wilsonc84455b2016-08-15 10:49:08 +01001944 } else if (IS_ERR(ctx->file_priv)) {
1945 seq_puts(m, "(deleted) ");
Chris Wilsond28b99a2016-05-24 14:53:39 +01001946 } else {
1947 seq_puts(m, "(kernel) ");
1948 }
1949
Chris Wilsonbca44d82016-05-24 14:53:41 +01001950 seq_putc(m, ctx->remap_slice ? 'R' : 'r');
1951 seq_putc(m, '\n');
Ben Widawskya33afea2013-09-17 21:12:45 -07001952
Akash Goel3b3f1652016-10-13 22:44:48 +05301953 for_each_engine(engine, dev_priv, id) {
Chris Wilsonbca44d82016-05-24 14:53:41 +01001954 struct intel_context *ce = &ctx->engine[engine->id];
1955
1956 seq_printf(m, "%s: ", engine->name);
1957 seq_putc(m, ce->initialised ? 'I' : 'i');
1958 if (ce->state)
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001959 describe_obj(m, ce->state->obj);
Chris Wilsondca33ec2016-08-02 22:50:20 +01001960 if (ce->ring)
Chris Wilson7e37f882016-08-02 22:50:21 +01001961 describe_ctx_ring(m, ce->ring);
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001962 seq_putc(m, '\n');
Oscar Mateoc9fe99b2014-07-24 17:04:46 +01001963 }
1964
Ben Widawskya33afea2013-09-17 21:12:45 -07001965 seq_putc(m, '\n');
Ben Widawskya168c292013-02-14 15:05:12 -08001966 }
1967
Daniel Vetterf3d28872014-05-29 23:23:08 +02001968 mutex_unlock(&dev->struct_mutex);
Ben Widawskye76d3632011-03-19 18:14:29 -07001969
1970 return 0;
1971}
1972
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001973static void i915_dump_lrc_obj(struct seq_file *m,
Chris Wilsone2efd132016-05-24 14:53:34 +01001974 struct i915_gem_context *ctx,
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001975 struct intel_engine_cs *engine)
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001976{
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001977 struct i915_vma *vma = ctx->engine[engine->id].state;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001978 struct page *page;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001979 int j;
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001980
Chris Wilson7069b142016-04-28 09:56:52 +01001981 seq_printf(m, "CONTEXT: %s %u\n", engine->name, ctx->hw_id);
1982
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001983 if (!vma) {
1984 seq_puts(m, "\tFake context\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001985 return;
1986 }
1987
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001988 if (vma->flags & I915_VMA_GLOBAL_BIND)
1989 seq_printf(m, "\tBound in GGTT at 0x%08x\n",
Chris Wilsonbde13eb2016-08-15 10:49:07 +01001990 i915_ggtt_offset(vma));
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001991
Chris Wilsona4f5ea62016-10-28 13:58:35 +01001992 if (i915_gem_object_pin_pages(vma->obj)) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001993 seq_puts(m, "\tFailed to get pages for context object\n\n");
Thomas Daniel064ca1d2014-12-02 13:21:18 +00001994 return;
1995 }
1996
Chris Wilsonbf3783e2016-08-15 10:48:54 +01001997 page = i915_gem_object_get_page(vma->obj, LRC_STATE_PN);
1998 if (page) {
1999 u32 *reg_state = kmap_atomic(page);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002000
2001 for (j = 0; j < 0x600 / sizeof(u32) / 4; j += 4) {
Chris Wilsonbf3783e2016-08-15 10:48:54 +01002002 seq_printf(m,
2003 "\t[0x%04x] 0x%08x 0x%08x 0x%08x 0x%08x\n",
2004 j * 4,
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002005 reg_state[j], reg_state[j + 1],
2006 reg_state[j + 2], reg_state[j + 3]);
2007 }
2008 kunmap_atomic(reg_state);
2009 }
2010
Chris Wilsona4f5ea62016-10-28 13:58:35 +01002011 i915_gem_object_unpin_pages(vma->obj);
Thomas Daniel064ca1d2014-12-02 13:21:18 +00002012 seq_putc(m, '\n');
2013}
2014
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002015static int i915_dump_lrc(struct seq_file *m, void *unused)
2016{
David Weinehall36cdd012016-08-22 13:59:31 +03002017 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2018 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002019 struct intel_engine_cs *engine;
Chris Wilsone2efd132016-05-24 14:53:34 +01002020 struct i915_gem_context *ctx;
Akash Goel3b3f1652016-10-13 22:44:48 +05302021 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002022 int ret;
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002023
2024 if (!i915.enable_execlists) {
2025 seq_printf(m, "Logical Ring Contexts are disabled\n");
2026 return 0;
2027 }
2028
2029 ret = mutex_lock_interruptible(&dev->struct_mutex);
2030 if (ret)
2031 return ret;
2032
Dave Gordone28e4042016-01-19 19:02:55 +00002033 list_for_each_entry(ctx, &dev_priv->context_list, link)
Akash Goel3b3f1652016-10-13 22:44:48 +05302034 for_each_engine(engine, dev_priv, id)
Chris Wilson24f1d3c2016-04-28 09:56:53 +01002035 i915_dump_lrc_obj(m, ctx, engine);
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01002036
2037 mutex_unlock(&dev->struct_mutex);
2038
2039 return 0;
2040}
2041
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002042static const char *swizzle_string(unsigned swizzle)
2043{
Damien Lespiauaee56cf2013-06-24 22:59:49 +01002044 switch (swizzle) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002045 case I915_BIT_6_SWIZZLE_NONE:
2046 return "none";
2047 case I915_BIT_6_SWIZZLE_9:
2048 return "bit9";
2049 case I915_BIT_6_SWIZZLE_9_10:
2050 return "bit9/bit10";
2051 case I915_BIT_6_SWIZZLE_9_11:
2052 return "bit9/bit11";
2053 case I915_BIT_6_SWIZZLE_9_10_11:
2054 return "bit9/bit10/bit11";
2055 case I915_BIT_6_SWIZZLE_9_17:
2056 return "bit9/bit17";
2057 case I915_BIT_6_SWIZZLE_9_10_17:
2058 return "bit9/bit10/bit17";
2059 case I915_BIT_6_SWIZZLE_UNKNOWN:
Masanari Iida8a168ca2012-12-29 02:00:09 +09002060 return "unknown";
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002061 }
2062
2063 return "bug";
2064}
2065
2066static int i915_swizzle_info(struct seq_file *m, void *data)
2067{
David Weinehall36cdd012016-08-22 13:59:31 +03002068 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002069
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002070 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02002071
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002072 seq_printf(m, "bit6 swizzle for X-tiling = %s\n",
2073 swizzle_string(dev_priv->mm.bit_6_swizzle_x));
2074 seq_printf(m, "bit6 swizzle for Y-tiling = %s\n",
2075 swizzle_string(dev_priv->mm.bit_6_swizzle_y));
2076
David Weinehall36cdd012016-08-22 13:59:31 +03002077 if (IS_GEN3(dev_priv) || IS_GEN4(dev_priv)) {
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002078 seq_printf(m, "DDC = 0x%08x\n",
2079 I915_READ(DCC));
Daniel Vetter656bfa32014-11-20 09:26:30 +01002080 seq_printf(m, "DDC2 = 0x%08x\n",
2081 I915_READ(DCC2));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002082 seq_printf(m, "C0DRB3 = 0x%04x\n",
2083 I915_READ16(C0DRB3));
2084 seq_printf(m, "C1DRB3 = 0x%04x\n",
2085 I915_READ16(C1DRB3));
David Weinehall36cdd012016-08-22 13:59:31 +03002086 } else if (INTEL_GEN(dev_priv) >= 6) {
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002087 seq_printf(m, "MAD_DIMM_C0 = 0x%08x\n",
2088 I915_READ(MAD_DIMM_C0));
2089 seq_printf(m, "MAD_DIMM_C1 = 0x%08x\n",
2090 I915_READ(MAD_DIMM_C1));
2091 seq_printf(m, "MAD_DIMM_C2 = 0x%08x\n",
2092 I915_READ(MAD_DIMM_C2));
2093 seq_printf(m, "TILECTL = 0x%08x\n",
2094 I915_READ(TILECTL));
David Weinehall36cdd012016-08-22 13:59:31 +03002095 if (INTEL_GEN(dev_priv) >= 8)
Ben Widawsky9d3203e2013-11-02 21:07:14 -07002096 seq_printf(m, "GAMTARBMODE = 0x%08x\n",
2097 I915_READ(GAMTARBMODE));
2098 else
2099 seq_printf(m, "ARB_MODE = 0x%08x\n",
2100 I915_READ(ARB_MODE));
Daniel Vetter3fa7d232012-01-31 16:47:56 +01002101 seq_printf(m, "DISP_ARB_CTL = 0x%08x\n",
2102 I915_READ(DISP_ARB_CTL));
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002103 }
Daniel Vetter656bfa32014-11-20 09:26:30 +01002104
2105 if (dev_priv->quirks & QUIRK_PIN_SWIZZLED_PAGES)
2106 seq_puts(m, "L-shaped memory detected\n");
2107
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002108 intel_runtime_pm_put(dev_priv);
Daniel Vetterea16a3c2011-12-14 13:57:16 +01002109
2110 return 0;
2111}
2112
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002113static int per_file_ctx(int id, void *ptr, void *data)
2114{
Chris Wilsone2efd132016-05-24 14:53:34 +01002115 struct i915_gem_context *ctx = ptr;
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002116 struct seq_file *m = data;
Daniel Vetterae6c4802014-08-06 15:04:53 +02002117 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
2118
2119 if (!ppgtt) {
2120 seq_printf(m, " no ppgtt for context %d\n",
2121 ctx->user_handle);
2122 return 0;
2123 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002124
Oscar Mateof83d6512014-05-22 14:13:38 +01002125 if (i915_gem_context_is_default(ctx))
2126 seq_puts(m, " default context:\n");
2127 else
Oscar Mateo821d66d2014-07-03 16:28:00 +01002128 seq_printf(m, " context %d:\n", ctx->user_handle);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002129 ppgtt->debug_dump(ppgtt, m);
2130
2131 return 0;
2132}
2133
David Weinehall36cdd012016-08-22 13:59:31 +03002134static void gen8_ppgtt_info(struct seq_file *m,
2135 struct drm_i915_private *dev_priv)
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002136{
Ben Widawsky77df6772013-11-02 21:07:30 -07002137 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
Akash Goel3b3f1652016-10-13 22:44:48 +05302138 struct intel_engine_cs *engine;
2139 enum intel_engine_id id;
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002140 int i;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002141
Ben Widawsky77df6772013-11-02 21:07:30 -07002142 if (!ppgtt)
2143 return;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002144
Akash Goel3b3f1652016-10-13 22:44:48 +05302145 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002146 seq_printf(m, "%s\n", engine->name);
Ben Widawsky77df6772013-11-02 21:07:30 -07002147 for (i = 0; i < 4; i++) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002148 u64 pdp = I915_READ(GEN8_RING_PDP_UDW(engine, i));
Ben Widawsky77df6772013-11-02 21:07:30 -07002149 pdp <<= 32;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002150 pdp |= I915_READ(GEN8_RING_PDP_LDW(engine, i));
Ville Syrjäläa2a5b152014-03-31 18:17:16 +03002151 seq_printf(m, "\tPDP%d 0x%016llx\n", i, pdp);
Ben Widawsky77df6772013-11-02 21:07:30 -07002152 }
2153 }
2154}
2155
David Weinehall36cdd012016-08-22 13:59:31 +03002156static void gen6_ppgtt_info(struct seq_file *m,
2157 struct drm_i915_private *dev_priv)
Ben Widawsky77df6772013-11-02 21:07:30 -07002158{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002159 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302160 enum intel_engine_id id;
Ben Widawsky77df6772013-11-02 21:07:30 -07002161
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002162 if (IS_GEN6(dev_priv))
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002163 seq_printf(m, "GFX_MODE: 0x%08x\n", I915_READ(GFX_MODE));
2164
Akash Goel3b3f1652016-10-13 22:44:48 +05302165 for_each_engine(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002166 seq_printf(m, "%s\n", engine->name);
Tvrtko Ursulin7e22dbb2016-05-10 10:57:06 +01002167 if (IS_GEN7(dev_priv))
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002168 seq_printf(m, "GFX_MODE: 0x%08x\n",
2169 I915_READ(RING_MODE_GEN7(engine)));
2170 seq_printf(m, "PP_DIR_BASE: 0x%08x\n",
2171 I915_READ(RING_PP_DIR_BASE(engine)));
2172 seq_printf(m, "PP_DIR_BASE_READ: 0x%08x\n",
2173 I915_READ(RING_PP_DIR_BASE_READ(engine)));
2174 seq_printf(m, "PP_DIR_DCLV: 0x%08x\n",
2175 I915_READ(RING_PP_DIR_DCLV(engine)));
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002176 }
2177 if (dev_priv->mm.aliasing_ppgtt) {
2178 struct i915_hw_ppgtt *ppgtt = dev_priv->mm.aliasing_ppgtt;
2179
Damien Lespiau267f0c92013-06-24 22:59:48 +01002180 seq_puts(m, "aliasing PPGTT:\n");
Mika Kuoppala44159dd2015-06-25 18:35:07 +03002181 seq_printf(m, "pd gtt offset: 0x%08x\n", ppgtt->pd.base.ggtt_offset);
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002182
Ben Widawsky87d60b62013-12-06 14:11:29 -08002183 ppgtt->debug_dump(ppgtt, m);
Daniel Vetterae6c4802014-08-06 15:04:53 +02002184 }
Ben Widawsky1c60fef2013-12-06 14:11:30 -08002185
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002186 seq_printf(m, "ECOCHK: 0x%08x\n", I915_READ(GAM_ECOCHK));
Ben Widawsky77df6772013-11-02 21:07:30 -07002187}
2188
2189static int i915_ppgtt_info(struct seq_file *m, void *data)
2190{
David Weinehall36cdd012016-08-22 13:59:31 +03002191 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2192 struct drm_device *dev = &dev_priv->drm;
Michel Thierryea91e402015-07-29 17:23:57 +01002193 struct drm_file *file;
Chris Wilson637ee292016-08-22 14:28:20 +01002194 int ret;
Ben Widawsky77df6772013-11-02 21:07:30 -07002195
Chris Wilson637ee292016-08-22 14:28:20 +01002196 mutex_lock(&dev->filelist_mutex);
2197 ret = mutex_lock_interruptible(&dev->struct_mutex);
Ben Widawsky77df6772013-11-02 21:07:30 -07002198 if (ret)
Chris Wilson637ee292016-08-22 14:28:20 +01002199 goto out_unlock;
2200
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002201 intel_runtime_pm_get(dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002202
David Weinehall36cdd012016-08-22 13:59:31 +03002203 if (INTEL_GEN(dev_priv) >= 8)
2204 gen8_ppgtt_info(m, dev_priv);
2205 else if (INTEL_GEN(dev_priv) >= 6)
2206 gen6_ppgtt_info(m, dev_priv);
Ben Widawsky77df6772013-11-02 21:07:30 -07002207
Michel Thierryea91e402015-07-29 17:23:57 +01002208 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2209 struct drm_i915_file_private *file_priv = file->driver_priv;
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002210 struct task_struct *task;
Michel Thierryea91e402015-07-29 17:23:57 +01002211
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002212 task = get_pid_task(file->pid, PIDTYPE_PID);
Dan Carpenter06812762015-10-02 18:14:22 +03002213 if (!task) {
2214 ret = -ESRCH;
Chris Wilson637ee292016-08-22 14:28:20 +01002215 goto out_rpm;
Dan Carpenter06812762015-10-02 18:14:22 +03002216 }
Geliang Tang7cb5dff2015-09-25 03:58:11 -07002217 seq_printf(m, "\nproc: %s\n", task->comm);
2218 put_task_struct(task);
Michel Thierryea91e402015-07-29 17:23:57 +01002219 idr_for_each(&file_priv->context_idr, per_file_ctx,
2220 (void *)(unsigned long)m);
2221 }
2222
Chris Wilson637ee292016-08-22 14:28:20 +01002223out_rpm:
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002224 intel_runtime_pm_put(dev_priv);
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002225 mutex_unlock(&dev->struct_mutex);
Chris Wilson637ee292016-08-22 14:28:20 +01002226out_unlock:
2227 mutex_unlock(&dev->filelist_mutex);
Dan Carpenter06812762015-10-02 18:14:22 +03002228 return ret;
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01002229}
2230
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002231static int count_irq_waiters(struct drm_i915_private *i915)
2232{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002233 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05302234 enum intel_engine_id id;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002235 int count = 0;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002236
Akash Goel3b3f1652016-10-13 22:44:48 +05302237 for_each_engine(engine, i915, id)
Chris Wilson688e6c72016-07-01 17:23:15 +01002238 count += intel_engine_has_waiter(engine);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002239
2240 return count;
2241}
2242
Chris Wilson7466c292016-08-15 09:49:33 +01002243static const char *rps_power_to_str(unsigned int power)
2244{
2245 static const char * const strings[] = {
2246 [LOW_POWER] = "low power",
2247 [BETWEEN] = "mixed",
2248 [HIGH_POWER] = "high power",
2249 };
2250
2251 if (power >= ARRAY_SIZE(strings) || !strings[power])
2252 return "unknown";
2253
2254 return strings[power];
2255}
2256
Chris Wilson1854d5c2015-04-07 16:20:32 +01002257static int i915_rps_boost_info(struct seq_file *m, void *data)
2258{
David Weinehall36cdd012016-08-22 13:59:31 +03002259 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2260 struct drm_device *dev = &dev_priv->drm;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002261 struct drm_file *file;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002262
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002263 seq_printf(m, "RPS enabled? %d\n", dev_priv->rps.enabled);
Chris Wilson28176ef2016-10-28 13:58:56 +01002264 seq_printf(m, "GPU busy? %s [%d requests]\n",
2265 yesno(dev_priv->gt.awake), dev_priv->gt.active_requests);
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002266 seq_printf(m, "CPU waiting? %d\n", count_irq_waiters(dev_priv));
Chris Wilson7466c292016-08-15 09:49:33 +01002267 seq_printf(m, "Frequency requested %d\n",
2268 intel_gpu_freq(dev_priv, dev_priv->rps.cur_freq));
2269 seq_printf(m, " min hard:%d, soft:%d; max soft:%d, hard:%d\n",
Chris Wilsonf5a4c672015-04-27 13:41:23 +01002270 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq),
2271 intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit),
2272 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit),
2273 intel_gpu_freq(dev_priv, dev_priv->rps.max_freq));
Chris Wilson7466c292016-08-15 09:49:33 +01002274 seq_printf(m, " idle:%d, efficient:%d, boost:%d\n",
2275 intel_gpu_freq(dev_priv, dev_priv->rps.idle_freq),
2276 intel_gpu_freq(dev_priv, dev_priv->rps.efficient_freq),
2277 intel_gpu_freq(dev_priv, dev_priv->rps.boost_freq));
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002278
2279 mutex_lock(&dev->filelist_mutex);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002280 spin_lock(&dev_priv->rps.client_lock);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002281 list_for_each_entry_reverse(file, &dev->filelist, lhead) {
2282 struct drm_i915_file_private *file_priv = file->driver_priv;
2283 struct task_struct *task;
2284
2285 rcu_read_lock();
2286 task = pid_task(file->pid, PIDTYPE_PID);
2287 seq_printf(m, "%s [%d]: %d boosts%s\n",
2288 task ? task->comm : "<unknown>",
2289 task ? task->pid : -1,
Chris Wilson2e1b8732015-04-27 13:41:22 +01002290 file_priv->rps.boosts,
2291 list_empty(&file_priv->rps.link) ? "" : ", active");
Chris Wilson1854d5c2015-04-07 16:20:32 +01002292 rcu_read_unlock();
2293 }
Chris Wilson197be2a2016-07-20 09:21:13 +01002294 seq_printf(m, "Kernel (anonymous) boosts: %d\n", dev_priv->rps.boosts);
Chris Wilson8d3afd72015-05-21 21:01:47 +01002295 spin_unlock(&dev_priv->rps.client_lock);
Daniel Vetter1d2ac402016-04-26 19:29:41 +02002296 mutex_unlock(&dev->filelist_mutex);
Chris Wilson1854d5c2015-04-07 16:20:32 +01002297
Chris Wilson7466c292016-08-15 09:49:33 +01002298 if (INTEL_GEN(dev_priv) >= 6 &&
2299 dev_priv->rps.enabled &&
Chris Wilson28176ef2016-10-28 13:58:56 +01002300 dev_priv->gt.active_requests) {
Chris Wilson7466c292016-08-15 09:49:33 +01002301 u32 rpup, rpupei;
2302 u32 rpdown, rpdownei;
2303
2304 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
2305 rpup = I915_READ_FW(GEN6_RP_CUR_UP) & GEN6_RP_EI_MASK;
2306 rpupei = I915_READ_FW(GEN6_RP_CUR_UP_EI) & GEN6_RP_EI_MASK;
2307 rpdown = I915_READ_FW(GEN6_RP_CUR_DOWN) & GEN6_RP_EI_MASK;
2308 rpdownei = I915_READ_FW(GEN6_RP_CUR_DOWN_EI) & GEN6_RP_EI_MASK;
2309 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
2310
2311 seq_printf(m, "\nRPS Autotuning (current \"%s\" window):\n",
2312 rps_power_to_str(dev_priv->rps.power));
2313 seq_printf(m, " Avg. up: %d%% [above threshold? %d%%]\n",
2314 100 * rpup / rpupei,
2315 dev_priv->rps.up_threshold);
2316 seq_printf(m, " Avg. down: %d%% [below threshold? %d%%]\n",
2317 100 * rpdown / rpdownei,
2318 dev_priv->rps.down_threshold);
2319 } else {
2320 seq_puts(m, "\nRPS Autotuning inactive\n");
2321 }
2322
Chris Wilson8d3afd72015-05-21 21:01:47 +01002323 return 0;
Chris Wilson1854d5c2015-04-07 16:20:32 +01002324}
2325
Ben Widawsky63573eb2013-07-04 11:02:07 -07002326static int i915_llc(struct seq_file *m, void *data)
2327{
David Weinehall36cdd012016-08-22 13:59:31 +03002328 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002329 const bool edram = INTEL_GEN(dev_priv) > 8;
Ben Widawsky63573eb2013-07-04 11:02:07 -07002330
David Weinehall36cdd012016-08-22 13:59:31 +03002331 seq_printf(m, "LLC: %s\n", yesno(HAS_LLC(dev_priv)));
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002332 seq_printf(m, "%s: %lluMB\n", edram ? "eDRAM" : "eLLC",
2333 intel_uncore_edram_size(dev_priv)/1024/1024);
Ben Widawsky63573eb2013-07-04 11:02:07 -07002334
2335 return 0;
2336}
2337
Alex Daifdf5d352015-08-12 15:43:37 +01002338static int i915_guc_load_status_info(struct seq_file *m, void *data)
2339{
David Weinehall36cdd012016-08-22 13:59:31 +03002340 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Alex Daifdf5d352015-08-12 15:43:37 +01002341 struct intel_guc_fw *guc_fw = &dev_priv->guc.guc_fw;
2342 u32 tmp, i;
2343
Joonas Lahtinen2d1fe072016-04-07 11:08:05 +03002344 if (!HAS_GUC_UCODE(dev_priv))
Alex Daifdf5d352015-08-12 15:43:37 +01002345 return 0;
2346
2347 seq_printf(m, "GuC firmware status:\n");
2348 seq_printf(m, "\tpath: %s\n",
2349 guc_fw->guc_fw_path);
2350 seq_printf(m, "\tfetch: %s\n",
2351 intel_guc_fw_status_repr(guc_fw->guc_fw_fetch_status));
2352 seq_printf(m, "\tload: %s\n",
2353 intel_guc_fw_status_repr(guc_fw->guc_fw_load_status));
2354 seq_printf(m, "\tversion wanted: %d.%d\n",
2355 guc_fw->guc_fw_major_wanted, guc_fw->guc_fw_minor_wanted);
2356 seq_printf(m, "\tversion found: %d.%d\n",
2357 guc_fw->guc_fw_major_found, guc_fw->guc_fw_minor_found);
Alex Daifeda33e2015-10-19 16:10:54 -07002358 seq_printf(m, "\theader: offset is %d; size = %d\n",
2359 guc_fw->header_offset, guc_fw->header_size);
2360 seq_printf(m, "\tuCode: offset is %d; size = %d\n",
2361 guc_fw->ucode_offset, guc_fw->ucode_size);
2362 seq_printf(m, "\tRSA: offset is %d; size = %d\n",
2363 guc_fw->rsa_offset, guc_fw->rsa_size);
Alex Daifdf5d352015-08-12 15:43:37 +01002364
2365 tmp = I915_READ(GUC_STATUS);
2366
2367 seq_printf(m, "\nGuC status 0x%08x:\n", tmp);
2368 seq_printf(m, "\tBootrom status = 0x%x\n",
2369 (tmp & GS_BOOTROM_MASK) >> GS_BOOTROM_SHIFT);
2370 seq_printf(m, "\tuKernel status = 0x%x\n",
2371 (tmp & GS_UKERNEL_MASK) >> GS_UKERNEL_SHIFT);
2372 seq_printf(m, "\tMIA Core status = 0x%x\n",
2373 (tmp & GS_MIA_MASK) >> GS_MIA_SHIFT);
2374 seq_puts(m, "\nScratch registers:\n");
2375 for (i = 0; i < 16; i++)
2376 seq_printf(m, "\t%2d: \t0x%x\n", i, I915_READ(SOFT_SCRATCH(i)));
2377
2378 return 0;
2379}
2380
Akash Goel5aa1ee42016-10-12 21:54:36 +05302381static void i915_guc_log_info(struct seq_file *m,
2382 struct drm_i915_private *dev_priv)
2383{
2384 struct intel_guc *guc = &dev_priv->guc;
2385
2386 seq_puts(m, "\nGuC logging stats:\n");
2387
2388 seq_printf(m, "\tISR: flush count %10u, overflow count %10u\n",
2389 guc->log.flush_count[GUC_ISR_LOG_BUFFER],
2390 guc->log.total_overflow_count[GUC_ISR_LOG_BUFFER]);
2391
2392 seq_printf(m, "\tDPC: flush count %10u, overflow count %10u\n",
2393 guc->log.flush_count[GUC_DPC_LOG_BUFFER],
2394 guc->log.total_overflow_count[GUC_DPC_LOG_BUFFER]);
2395
2396 seq_printf(m, "\tCRASH: flush count %10u, overflow count %10u\n",
2397 guc->log.flush_count[GUC_CRASH_DUMP_LOG_BUFFER],
2398 guc->log.total_overflow_count[GUC_CRASH_DUMP_LOG_BUFFER]);
2399
2400 seq_printf(m, "\tTotal flush interrupt count: %u\n",
2401 guc->log.flush_interrupt_count);
2402
2403 seq_printf(m, "\tCapture miss count: %u\n",
2404 guc->log.capture_miss_count);
2405}
2406
Dave Gordon8b417c22015-08-12 15:43:44 +01002407static void i915_guc_client_info(struct seq_file *m,
2408 struct drm_i915_private *dev_priv,
2409 struct i915_guc_client *client)
2410{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002411 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002412 enum intel_engine_id id;
Dave Gordon8b417c22015-08-12 15:43:44 +01002413 uint64_t tot = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002414
2415 seq_printf(m, "\tPriority %d, GuC ctx index: %u, PD offset 0x%x\n",
2416 client->priority, client->ctx_index, client->proc_desc_offset);
2417 seq_printf(m, "\tDoorbell id %d, offset: 0x%x, cookie 0x%x\n",
Chris Wilson357248b2016-11-29 12:10:21 +00002418 client->doorbell_id, client->doorbell_offset, client->doorbell_cookie);
Dave Gordon8b417c22015-08-12 15:43:44 +01002419 seq_printf(m, "\tWQ size %d, offset: 0x%x, tail %d\n",
2420 client->wq_size, client->wq_offset, client->wq_tail);
2421
Dave Gordon551aaec2016-05-13 15:36:33 +01002422 seq_printf(m, "\tWork queue full: %u\n", client->no_wq_space);
Dave Gordon8b417c22015-08-12 15:43:44 +01002423 seq_printf(m, "\tFailed doorbell: %u\n", client->b_fail);
2424 seq_printf(m, "\tLast submission result: %d\n", client->retcode);
2425
Akash Goel3b3f1652016-10-13 22:44:48 +05302426 for_each_engine(engine, dev_priv, id) {
Dave Gordonc18468c2016-08-09 15:19:22 +01002427 u64 submissions = client->submissions[id];
2428 tot += submissions;
Dave Gordon8b417c22015-08-12 15:43:44 +01002429 seq_printf(m, "\tSubmissions: %llu %s\n",
Dave Gordonc18468c2016-08-09 15:19:22 +01002430 submissions, engine->name);
Dave Gordon8b417c22015-08-12 15:43:44 +01002431 }
2432 seq_printf(m, "\tTotal: %llu\n", tot);
2433}
2434
2435static int i915_guc_info(struct seq_file *m, void *data)
2436{
David Weinehall36cdd012016-08-22 13:59:31 +03002437 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson334636c2016-11-29 12:10:20 +00002438 const struct intel_guc *guc = &dev_priv->guc;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002439 struct intel_engine_cs *engine;
Dave Gordonc18468c2016-08-09 15:19:22 +01002440 enum intel_engine_id id;
Chris Wilson334636c2016-11-29 12:10:20 +00002441 u64 total;
Dave Gordon8b417c22015-08-12 15:43:44 +01002442
Chris Wilson334636c2016-11-29 12:10:20 +00002443 if (!guc->execbuf_client) {
2444 seq_printf(m, "GuC submission %s\n",
2445 HAS_GUC_SCHED(dev_priv) ?
2446 "disabled" :
2447 "not supported");
Dave Gordon8b417c22015-08-12 15:43:44 +01002448 return 0;
Chris Wilson334636c2016-11-29 12:10:20 +00002449 }
Dave Gordon8b417c22015-08-12 15:43:44 +01002450
Dave Gordon9636f6d2016-06-13 17:57:28 +01002451 seq_printf(m, "Doorbell map:\n");
Chris Wilson334636c2016-11-29 12:10:20 +00002452 seq_printf(m, "\t%*pb\n", GUC_MAX_DOORBELLS, guc->doorbell_bitmap);
2453 seq_printf(m, "Doorbell next cacheline: 0x%x\n\n", guc->db_cacheline);
Dave Gordon9636f6d2016-06-13 17:57:28 +01002454
Chris Wilson334636c2016-11-29 12:10:20 +00002455 seq_printf(m, "GuC total action count: %llu\n", guc->action_count);
2456 seq_printf(m, "GuC action failure count: %u\n", guc->action_fail);
2457 seq_printf(m, "GuC last action command: 0x%x\n", guc->action_cmd);
2458 seq_printf(m, "GuC last action status: 0x%x\n", guc->action_status);
2459 seq_printf(m, "GuC last action error code: %d\n", guc->action_err);
Dave Gordon8b417c22015-08-12 15:43:44 +01002460
Chris Wilson334636c2016-11-29 12:10:20 +00002461 total = 0;
Dave Gordon8b417c22015-08-12 15:43:44 +01002462 seq_printf(m, "\nGuC submissions:\n");
Akash Goel3b3f1652016-10-13 22:44:48 +05302463 for_each_engine(engine, dev_priv, id) {
Chris Wilson334636c2016-11-29 12:10:20 +00002464 u64 submissions = guc->submissions[id];
Dave Gordonc18468c2016-08-09 15:19:22 +01002465 total += submissions;
Alex Dai397097b2016-01-23 11:58:14 -08002466 seq_printf(m, "\t%-24s: %10llu, last seqno 0x%08x\n",
Chris Wilson334636c2016-11-29 12:10:20 +00002467 engine->name, submissions, guc->last_seqno[id]);
Dave Gordon8b417c22015-08-12 15:43:44 +01002468 }
2469 seq_printf(m, "\t%s: %llu\n", "Total", total);
2470
Chris Wilson334636c2016-11-29 12:10:20 +00002471 seq_printf(m, "\nGuC execbuf client @ %p:\n", guc->execbuf_client);
2472 i915_guc_client_info(m, dev_priv, guc->execbuf_client);
Dave Gordon8b417c22015-08-12 15:43:44 +01002473
Akash Goel5aa1ee42016-10-12 21:54:36 +05302474 i915_guc_log_info(m, dev_priv);
2475
Dave Gordon8b417c22015-08-12 15:43:44 +01002476 /* Add more as required ... */
2477
2478 return 0;
2479}
2480
Alex Dai4c7e77f2015-08-12 15:43:40 +01002481static int i915_guc_log_dump(struct seq_file *m, void *data)
2482{
David Weinehall36cdd012016-08-22 13:59:31 +03002483 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Chris Wilson8b797af2016-08-15 10:48:51 +01002484 struct drm_i915_gem_object *obj;
Alex Dai4c7e77f2015-08-12 15:43:40 +01002485 int i = 0, pg;
2486
Akash Goeld6b40b42016-10-12 21:54:29 +05302487 if (!dev_priv->guc.log.vma)
Alex Dai4c7e77f2015-08-12 15:43:40 +01002488 return 0;
2489
Akash Goeld6b40b42016-10-12 21:54:29 +05302490 obj = dev_priv->guc.log.vma->obj;
Chris Wilson8b797af2016-08-15 10:48:51 +01002491 for (pg = 0; pg < obj->base.size / PAGE_SIZE; pg++) {
2492 u32 *log = kmap_atomic(i915_gem_object_get_page(obj, pg));
Alex Dai4c7e77f2015-08-12 15:43:40 +01002493
2494 for (i = 0; i < PAGE_SIZE / sizeof(u32); i += 4)
2495 seq_printf(m, "0x%08x 0x%08x 0x%08x 0x%08x\n",
2496 *(log + i), *(log + i + 1),
2497 *(log + i + 2), *(log + i + 3));
2498
2499 kunmap_atomic(log);
2500 }
2501
2502 seq_putc(m, '\n');
2503
2504 return 0;
2505}
2506
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05302507static int i915_guc_log_control_get(void *data, u64 *val)
2508{
2509 struct drm_device *dev = data;
2510 struct drm_i915_private *dev_priv = to_i915(dev);
2511
2512 if (!dev_priv->guc.log.vma)
2513 return -EINVAL;
2514
2515 *val = i915.guc_log_level;
2516
2517 return 0;
2518}
2519
2520static int i915_guc_log_control_set(void *data, u64 val)
2521{
2522 struct drm_device *dev = data;
2523 struct drm_i915_private *dev_priv = to_i915(dev);
2524 int ret;
2525
2526 if (!dev_priv->guc.log.vma)
2527 return -EINVAL;
2528
2529 ret = mutex_lock_interruptible(&dev->struct_mutex);
2530 if (ret)
2531 return ret;
2532
2533 intel_runtime_pm_get(dev_priv);
2534 ret = i915_guc_log_control(dev_priv, val);
2535 intel_runtime_pm_put(dev_priv);
2536
2537 mutex_unlock(&dev->struct_mutex);
2538 return ret;
2539}
2540
2541DEFINE_SIMPLE_ATTRIBUTE(i915_guc_log_control_fops,
2542 i915_guc_log_control_get, i915_guc_log_control_set,
2543 "%lld\n");
2544
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002545static int i915_edp_psr_status(struct seq_file *m, void *data)
2546{
David Weinehall36cdd012016-08-22 13:59:31 +03002547 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002548 u32 psrperf = 0;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002549 u32 stat[3];
2550 enum pipe pipe;
Rodrigo Vivia031d702013-10-03 16:15:06 -03002551 bool enabled = false;
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002552
David Weinehall36cdd012016-08-22 13:59:31 +03002553 if (!HAS_PSR(dev_priv)) {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002554 seq_puts(m, "PSR not supported\n");
2555 return 0;
2556 }
2557
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002558 intel_runtime_pm_get(dev_priv);
2559
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002560 mutex_lock(&dev_priv->psr.lock);
Rodrigo Vivia031d702013-10-03 16:15:06 -03002561 seq_printf(m, "Sink_Support: %s\n", yesno(dev_priv->psr.sink_support));
2562 seq_printf(m, "Source_OK: %s\n", yesno(dev_priv->psr.source_ok));
Daniel Vetter2807cf62014-07-11 10:30:11 -07002563 seq_printf(m, "Enabled: %s\n", yesno((bool)dev_priv->psr.enabled));
Rodrigo Vivi5755c782014-06-12 10:16:45 -07002564 seq_printf(m, "Active: %s\n", yesno(dev_priv->psr.active));
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002565 seq_printf(m, "Busy frontbuffer bits: 0x%03x\n",
2566 dev_priv->psr.busy_frontbuffer_bits);
2567 seq_printf(m, "Re-enable work scheduled: %s\n",
2568 yesno(work_busy(&dev_priv->psr.work.work)));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002569
Nagaraju, Vathsala7e3eb592016-12-09 23:42:09 +05302570 if (HAS_DDI(dev_priv)) {
2571 if (dev_priv->psr.psr2_support)
2572 enabled = I915_READ(EDP_PSR2_CTL) & EDP_PSR2_ENABLE;
2573 else
2574 enabled = I915_READ(EDP_PSR_CTL) & EDP_PSR_ENABLE;
2575 } else {
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002576 for_each_pipe(dev_priv, pipe) {
Chris Wilson9c870d02016-10-24 13:42:15 +01002577 enum transcoder cpu_transcoder =
2578 intel_pipe_to_cpu_transcoder(dev_priv, pipe);
2579 enum intel_display_power_domain power_domain;
2580
2581 power_domain = POWER_DOMAIN_TRANSCODER(cpu_transcoder);
2582 if (!intel_display_power_get_if_enabled(dev_priv,
2583 power_domain))
2584 continue;
2585
Damien Lespiau3553a8e2015-03-09 14:17:58 +00002586 stat[pipe] = I915_READ(VLV_PSRSTAT(pipe)) &
2587 VLV_EDP_PSR_CURR_STATE_MASK;
2588 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2589 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2590 enabled = true;
Chris Wilson9c870d02016-10-24 13:42:15 +01002591
2592 intel_display_power_put(dev_priv, power_domain);
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002593 }
2594 }
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08002595
2596 seq_printf(m, "Main link in standby mode: %s\n",
2597 yesno(dev_priv->psr.link_standby));
2598
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002599 seq_printf(m, "HW Enabled & Active bit: %s", yesno(enabled));
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002600
David Weinehall36cdd012016-08-22 13:59:31 +03002601 if (!HAS_DDI(dev_priv))
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002602 for_each_pipe(dev_priv, pipe) {
2603 if ((stat[pipe] == VLV_EDP_PSR_ACTIVE_NORFB_UP) ||
2604 (stat[pipe] == VLV_EDP_PSR_ACTIVE_SF_UPDATE))
2605 seq_printf(m, " pipe %c", pipe_name(pipe));
2606 }
2607 seq_puts(m, "\n");
2608
Rodrigo Vivi05eec3c2015-11-23 14:16:40 -08002609 /*
2610 * VLV/CHV PSR has no kind of performance counter
2611 * SKL+ Perf counter is reset to 0 everytime DC state is entered
2612 */
David Weinehall36cdd012016-08-22 13:59:31 +03002613 if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv)) {
Ville Syrjälä443a3892015-11-11 20:34:15 +02002614 psrperf = I915_READ(EDP_PSR_PERF_CNT) &
Rodrigo Vivia031d702013-10-03 16:15:06 -03002615 EDP_PSR_PERF_CNT_MASK;
Rodrigo Vivia6cbdb82014-11-14 08:52:40 -08002616
2617 seq_printf(m, "Performance_Counter: %u\n", psrperf);
2618 }
Daniel Vetterfa128fa2014-07-11 10:30:17 -07002619 mutex_unlock(&dev_priv->psr.lock);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002620
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02002621 intel_runtime_pm_put(dev_priv);
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002622 return 0;
2623}
2624
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002625static int i915_sink_crc(struct seq_file *m, void *data)
2626{
David Weinehall36cdd012016-08-22 13:59:31 +03002627 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2628 struct drm_device *dev = &dev_priv->drm;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002629 struct intel_connector *connector;
2630 struct intel_dp *intel_dp = NULL;
2631 int ret;
2632 u8 crc[6];
2633
2634 drm_modeset_lock_all(dev);
Rodrigo Viviaca5e362015-03-13 16:13:59 -07002635 for_each_intel_connector(dev, connector) {
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002636 struct drm_crtc *crtc;
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002637
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002638 if (!connector->base.state->best_encoder)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002639 continue;
2640
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002641 crtc = connector->base.state->crtc;
2642 if (!crtc->state->active)
Paulo Zanonib6ae3c72014-02-13 17:51:33 -02002643 continue;
2644
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002645 if (connector->base.connector_type != DRM_MODE_CONNECTOR_eDP)
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002646 continue;
2647
Maarten Lankhorst26c17cf2016-06-20 15:57:38 +02002648 intel_dp = enc_to_intel_dp(connector->base.state->best_encoder);
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02002649
2650 ret = intel_dp_sink_crc(intel_dp, crc);
2651 if (ret)
2652 goto out;
2653
2654 seq_printf(m, "%02x%02x%02x%02x%02x%02x\n",
2655 crc[0], crc[1], crc[2],
2656 crc[3], crc[4], crc[5]);
2657 goto out;
2658 }
2659 ret = -ENODEV;
2660out:
2661 drm_modeset_unlock_all(dev);
2662 return ret;
2663}
2664
Jesse Barnesec013e72013-08-20 10:29:23 +01002665static int i915_energy_uJ(struct seq_file *m, void *data)
2666{
David Weinehall36cdd012016-08-22 13:59:31 +03002667 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Jesse Barnesec013e72013-08-20 10:29:23 +01002668 u64 power;
2669 u32 units;
2670
David Weinehall36cdd012016-08-22 13:59:31 +03002671 if (INTEL_GEN(dev_priv) < 6)
Jesse Barnesec013e72013-08-20 10:29:23 +01002672 return -ENODEV;
2673
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002674 intel_runtime_pm_get(dev_priv);
2675
Jesse Barnesec013e72013-08-20 10:29:23 +01002676 rdmsrl(MSR_RAPL_POWER_UNIT, power);
2677 power = (power & 0x1f00) >> 8;
2678 units = 1000000 / (1 << power); /* convert to uJ */
2679 power = I915_READ(MCH_SECP_NRG_STTS);
2680 power *= units;
2681
Paulo Zanoni36623ef2014-02-21 13:52:23 -03002682 intel_runtime_pm_put(dev_priv);
2683
Jesse Barnesec013e72013-08-20 10:29:23 +01002684 seq_printf(m, "%llu", (long long unsigned)power);
Paulo Zanoni371db662013-08-19 13:18:10 -03002685
2686 return 0;
2687}
2688
Damien Lespiau6455c872015-06-04 18:23:57 +01002689static int i915_runtime_pm_status(struct seq_file *m, void *unused)
Paulo Zanoni371db662013-08-19 13:18:10 -03002690{
David Weinehall36cdd012016-08-22 13:59:31 +03002691 struct drm_i915_private *dev_priv = node_to_i915(m->private);
David Weinehall52a05c32016-08-22 13:32:44 +03002692 struct pci_dev *pdev = dev_priv->drm.pdev;
Paulo Zanoni371db662013-08-19 13:18:10 -03002693
Chris Wilsona156e642016-04-03 14:14:21 +01002694 if (!HAS_RUNTIME_PM(dev_priv))
2695 seq_puts(m, "Runtime power management not supported\n");
Paulo Zanoni371db662013-08-19 13:18:10 -03002696
Chris Wilson67d97da2016-07-04 08:08:31 +01002697 seq_printf(m, "GPU idle: %s\n", yesno(!dev_priv->gt.awake));
Paulo Zanoni371db662013-08-19 13:18:10 -03002698 seq_printf(m, "IRQs disabled: %s\n",
Jesse Barnes9df7575f2014-06-20 09:29:20 -07002699 yesno(!intel_irqs_enabled(dev_priv)));
Chris Wilson0d804182015-06-15 12:52:28 +01002700#ifdef CONFIG_PM
Damien Lespiaua6aaec82015-06-04 18:23:58 +01002701 seq_printf(m, "Usage count: %d\n",
David Weinehall36cdd012016-08-22 13:59:31 +03002702 atomic_read(&dev_priv->drm.dev->power.usage_count));
Chris Wilson0d804182015-06-15 12:52:28 +01002703#else
2704 seq_printf(m, "Device Power Management (CONFIG_PM) disabled\n");
2705#endif
Chris Wilsona156e642016-04-03 14:14:21 +01002706 seq_printf(m, "PCI device power state: %s [%d]\n",
David Weinehall52a05c32016-08-22 13:32:44 +03002707 pci_power_name(pdev->current_state),
2708 pdev->current_state);
Paulo Zanoni371db662013-08-19 13:18:10 -03002709
Jesse Barnesec013e72013-08-20 10:29:23 +01002710 return 0;
2711}
2712
Imre Deak1da51582013-11-25 17:15:35 +02002713static int i915_power_domain_info(struct seq_file *m, void *unused)
2714{
David Weinehall36cdd012016-08-22 13:59:31 +03002715 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak1da51582013-11-25 17:15:35 +02002716 struct i915_power_domains *power_domains = &dev_priv->power_domains;
2717 int i;
2718
2719 mutex_lock(&power_domains->lock);
2720
2721 seq_printf(m, "%-25s %s\n", "Power well/domain", "Use count");
2722 for (i = 0; i < power_domains->power_well_count; i++) {
2723 struct i915_power_well *power_well;
2724 enum intel_display_power_domain power_domain;
2725
2726 power_well = &power_domains->power_wells[i];
2727 seq_printf(m, "%-25s %d\n", power_well->name,
2728 power_well->count);
2729
2730 for (power_domain = 0; power_domain < POWER_DOMAIN_NUM;
2731 power_domain++) {
2732 if (!(BIT(power_domain) & power_well->domains))
2733 continue;
2734
2735 seq_printf(m, " %-23s %d\n",
Daniel Stone9895ad02015-11-20 15:55:33 +00002736 intel_display_power_domain_str(power_domain),
Imre Deak1da51582013-11-25 17:15:35 +02002737 power_domains->domain_use_count[power_domain]);
2738 }
2739 }
2740
2741 mutex_unlock(&power_domains->lock);
2742
2743 return 0;
2744}
2745
Damien Lespiaub7cec662015-10-27 14:47:01 +02002746static int i915_dmc_info(struct seq_file *m, void *unused)
2747{
David Weinehall36cdd012016-08-22 13:59:31 +03002748 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Damien Lespiaub7cec662015-10-27 14:47:01 +02002749 struct intel_csr *csr;
2750
David Weinehall36cdd012016-08-22 13:59:31 +03002751 if (!HAS_CSR(dev_priv)) {
Damien Lespiaub7cec662015-10-27 14:47:01 +02002752 seq_puts(m, "not supported\n");
2753 return 0;
2754 }
2755
2756 csr = &dev_priv->csr;
2757
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002758 intel_runtime_pm_get(dev_priv);
2759
Damien Lespiaub7cec662015-10-27 14:47:01 +02002760 seq_printf(m, "fw loaded: %s\n", yesno(csr->dmc_payload != NULL));
2761 seq_printf(m, "path: %s\n", csr->fw_path);
2762
2763 if (!csr->dmc_payload)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002764 goto out;
Damien Lespiaub7cec662015-10-27 14:47:01 +02002765
2766 seq_printf(m, "version: %d.%d\n", CSR_VERSION_MAJOR(csr->version),
2767 CSR_VERSION_MINOR(csr->version));
2768
David Weinehall36cdd012016-08-22 13:59:31 +03002769 if (IS_SKYLAKE(dev_priv) && csr->version >= CSR_VERSION(1, 6)) {
Damien Lespiau83372062015-10-30 17:53:32 +02002770 seq_printf(m, "DC3 -> DC5 count: %d\n",
2771 I915_READ(SKL_CSR_DC3_DC5_COUNT));
2772 seq_printf(m, "DC5 -> DC6 count: %d\n",
2773 I915_READ(SKL_CSR_DC5_DC6_COUNT));
David Weinehall36cdd012016-08-22 13:59:31 +03002774 } else if (IS_BROXTON(dev_priv) && csr->version >= CSR_VERSION(1, 4)) {
Mika Kuoppala16e11b92015-10-27 14:47:03 +02002775 seq_printf(m, "DC3 -> DC5 count: %d\n",
2776 I915_READ(BXT_CSR_DC3_DC5_COUNT));
Damien Lespiau83372062015-10-30 17:53:32 +02002777 }
2778
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02002779out:
2780 seq_printf(m, "program base: 0x%08x\n", I915_READ(CSR_PROGRAM(0)));
2781 seq_printf(m, "ssp base: 0x%08x\n", I915_READ(CSR_SSP_BASE));
2782 seq_printf(m, "htp: 0x%08x\n", I915_READ(CSR_HTP_SKL));
2783
Damien Lespiau83372062015-10-30 17:53:32 +02002784 intel_runtime_pm_put(dev_priv);
2785
Damien Lespiaub7cec662015-10-27 14:47:01 +02002786 return 0;
2787}
2788
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002789static void intel_seq_print_mode(struct seq_file *m, int tabs,
2790 struct drm_display_mode *mode)
2791{
2792 int i;
2793
2794 for (i = 0; i < tabs; i++)
2795 seq_putc(m, '\t');
2796
2797 seq_printf(m, "id %d:\"%s\" freq %d clock %d hdisp %d hss %d hse %d htot %d vdisp %d vss %d vse %d vtot %d type 0x%x flags 0x%x\n",
2798 mode->base.id, mode->name,
2799 mode->vrefresh, mode->clock,
2800 mode->hdisplay, mode->hsync_start,
2801 mode->hsync_end, mode->htotal,
2802 mode->vdisplay, mode->vsync_start,
2803 mode->vsync_end, mode->vtotal,
2804 mode->type, mode->flags);
2805}
2806
2807static void intel_encoder_info(struct seq_file *m,
2808 struct intel_crtc *intel_crtc,
2809 struct intel_encoder *intel_encoder)
2810{
David Weinehall36cdd012016-08-22 13:59:31 +03002811 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2812 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002813 struct drm_crtc *crtc = &intel_crtc->base;
2814 struct intel_connector *intel_connector;
2815 struct drm_encoder *encoder;
2816
2817 encoder = &intel_encoder->base;
2818 seq_printf(m, "\tencoder %d: type: %s, connectors:\n",
Jani Nikula8e329a032014-06-03 14:56:21 +03002819 encoder->base.id, encoder->name);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002820 for_each_connector_on_encoder(dev, encoder, intel_connector) {
2821 struct drm_connector *connector = &intel_connector->base;
2822 seq_printf(m, "\t\tconnector %d: type: %s, status: %s",
2823 connector->base.id,
Jani Nikulac23cc412014-06-03 14:56:17 +03002824 connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002825 drm_get_connector_status_name(connector->status));
2826 if (connector->status == connector_status_connected) {
2827 struct drm_display_mode *mode = &crtc->mode;
2828 seq_printf(m, ", mode:\n");
2829 intel_seq_print_mode(m, 2, mode);
2830 } else {
2831 seq_putc(m, '\n');
2832 }
2833 }
2834}
2835
2836static void intel_crtc_info(struct seq_file *m, struct intel_crtc *intel_crtc)
2837{
David Weinehall36cdd012016-08-22 13:59:31 +03002838 struct drm_i915_private *dev_priv = node_to_i915(m->private);
2839 struct drm_device *dev = &dev_priv->drm;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002840 struct drm_crtc *crtc = &intel_crtc->base;
2841 struct intel_encoder *intel_encoder;
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002842 struct drm_plane_state *plane_state = crtc->primary->state;
2843 struct drm_framebuffer *fb = plane_state->fb;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002844
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002845 if (fb)
Matt Roper5aa8a932014-06-16 10:12:55 -07002846 seq_printf(m, "\tfb: %d, pos: %dx%d, size: %dx%d\n",
Maarten Lankhorst23a48d52015-09-10 16:07:57 +02002847 fb->base.id, plane_state->src_x >> 16,
2848 plane_state->src_y >> 16, fb->width, fb->height);
Matt Roper5aa8a932014-06-16 10:12:55 -07002849 else
2850 seq_puts(m, "\tprimary plane disabled\n");
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002851 for_each_encoder_on_crtc(dev, crtc, intel_encoder)
2852 intel_encoder_info(m, intel_crtc, intel_encoder);
2853}
2854
2855static void intel_panel_info(struct seq_file *m, struct intel_panel *panel)
2856{
2857 struct drm_display_mode *mode = panel->fixed_mode;
2858
2859 seq_printf(m, "\tfixed mode:\n");
2860 intel_seq_print_mode(m, 2, mode);
2861}
2862
2863static void intel_dp_info(struct seq_file *m,
2864 struct intel_connector *intel_connector)
2865{
2866 struct intel_encoder *intel_encoder = intel_connector->encoder;
2867 struct intel_dp *intel_dp = enc_to_intel_dp(&intel_encoder->base);
2868
2869 seq_printf(m, "\tDPCD rev: %x\n", intel_dp->dpcd[DP_DPCD_REV]);
Jani Nikula742f4912015-09-03 11:16:09 +03002870 seq_printf(m, "\taudio support: %s\n", yesno(intel_dp->has_audio));
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02002871 if (intel_connector->base.connector_type == DRM_MODE_CONNECTOR_eDP)
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002872 intel_panel_info(m, &intel_connector->panel);
Mika Kahola80209e52016-09-09 14:10:57 +03002873
2874 drm_dp_downstream_debug(m, intel_dp->dpcd, intel_dp->downstream_ports,
2875 &intel_dp->aux);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002876}
2877
Libin Yang9a148a92016-11-28 20:07:05 +08002878static void intel_dp_mst_info(struct seq_file *m,
2879 struct intel_connector *intel_connector)
2880{
2881 struct intel_encoder *intel_encoder = intel_connector->encoder;
2882 struct intel_dp_mst_encoder *intel_mst =
2883 enc_to_mst(&intel_encoder->base);
2884 struct intel_digital_port *intel_dig_port = intel_mst->primary;
2885 struct intel_dp *intel_dp = &intel_dig_port->dp;
2886 bool has_audio = drm_dp_mst_port_has_audio(&intel_dp->mst_mgr,
2887 intel_connector->port);
2888
2889 seq_printf(m, "\taudio support: %s\n", yesno(has_audio));
2890}
2891
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002892static void intel_hdmi_info(struct seq_file *m,
2893 struct intel_connector *intel_connector)
2894{
2895 struct intel_encoder *intel_encoder = intel_connector->encoder;
2896 struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&intel_encoder->base);
2897
Jani Nikula742f4912015-09-03 11:16:09 +03002898 seq_printf(m, "\taudio support: %s\n", yesno(intel_hdmi->has_audio));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002899}
2900
2901static void intel_lvds_info(struct seq_file *m,
2902 struct intel_connector *intel_connector)
2903{
2904 intel_panel_info(m, &intel_connector->panel);
2905}
2906
2907static void intel_connector_info(struct seq_file *m,
2908 struct drm_connector *connector)
2909{
2910 struct intel_connector *intel_connector = to_intel_connector(connector);
2911 struct intel_encoder *intel_encoder = intel_connector->encoder;
Jesse Barnesf103fc72014-02-20 12:39:57 -08002912 struct drm_display_mode *mode;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002913
2914 seq_printf(m, "connector %d: type %s, status: %s\n",
Jani Nikulac23cc412014-06-03 14:56:17 +03002915 connector->base.id, connector->name,
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002916 drm_get_connector_status_name(connector->status));
2917 if (connector->status == connector_status_connected) {
2918 seq_printf(m, "\tname: %s\n", connector->display_info.name);
2919 seq_printf(m, "\tphysical dimensions: %dx%dmm\n",
2920 connector->display_info.width_mm,
2921 connector->display_info.height_mm);
2922 seq_printf(m, "\tsubpixel order: %s\n",
2923 drm_get_subpixel_order_name(connector->display_info.subpixel_order));
2924 seq_printf(m, "\tCEA rev: %d\n",
2925 connector->display_info.cea_rev);
2926 }
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002927
2928 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
2929 return;
2930
2931 switch (connector->connector_type) {
2932 case DRM_MODE_CONNECTOR_DisplayPort:
2933 case DRM_MODE_CONNECTOR_eDP:
Libin Yang9a148a92016-11-28 20:07:05 +08002934 if (intel_encoder->type == INTEL_OUTPUT_DP_MST)
2935 intel_dp_mst_info(m, intel_connector);
2936 else
2937 intel_dp_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002938 break;
2939 case DRM_MODE_CONNECTOR_LVDS:
2940 if (intel_encoder->type == INTEL_OUTPUT_LVDS)
Dave Airlie36cd7442014-05-02 13:44:18 +10002941 intel_lvds_info(m, intel_connector);
Maarten Lankhorstee648a72016-06-21 12:00:38 +02002942 break;
2943 case DRM_MODE_CONNECTOR_HDMIA:
2944 if (intel_encoder->type == INTEL_OUTPUT_HDMI ||
2945 intel_encoder->type == INTEL_OUTPUT_UNKNOWN)
2946 intel_hdmi_info(m, intel_connector);
2947 break;
2948 default:
2949 break;
Dave Airlie36cd7442014-05-02 13:44:18 +10002950 }
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002951
Jesse Barnesf103fc72014-02-20 12:39:57 -08002952 seq_printf(m, "\tmodes:\n");
2953 list_for_each_entry(mode, &connector->modes, head)
2954 intel_seq_print_mode(m, 2, mode);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08002955}
2956
David Weinehall36cdd012016-08-22 13:59:31 +03002957static bool cursor_active(struct drm_i915_private *dev_priv, int pipe)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002958{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002959 u32 state;
2960
Jani Nikula2a307c22016-11-30 17:43:04 +02002961 if (IS_I845G(dev_priv) || IS_I865G(dev_priv))
Ville Syrjälä0b87c242015-09-22 19:47:51 +03002962 state = I915_READ(CURCNTR(PIPE_A)) & CURSOR_ENABLE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002963 else
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002964 state = I915_READ(CURCNTR(pipe)) & CURSOR_MODE;
Chris Wilson065f2ec2014-03-12 09:13:13 +00002965
2966 return state;
2967}
2968
David Weinehall36cdd012016-08-22 13:59:31 +03002969static bool cursor_position(struct drm_i915_private *dev_priv,
2970 int pipe, int *x, int *y)
Chris Wilson065f2ec2014-03-12 09:13:13 +00002971{
Chris Wilson065f2ec2014-03-12 09:13:13 +00002972 u32 pos;
2973
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03002974 pos = I915_READ(CURPOS(pipe));
Chris Wilson065f2ec2014-03-12 09:13:13 +00002975
2976 *x = (pos >> CURSOR_X_SHIFT) & CURSOR_POS_MASK;
2977 if (pos & (CURSOR_POS_SIGN << CURSOR_X_SHIFT))
2978 *x = -*x;
2979
2980 *y = (pos >> CURSOR_Y_SHIFT) & CURSOR_POS_MASK;
2981 if (pos & (CURSOR_POS_SIGN << CURSOR_Y_SHIFT))
2982 *y = -*y;
2983
David Weinehall36cdd012016-08-22 13:59:31 +03002984 return cursor_active(dev_priv, pipe);
Chris Wilson065f2ec2014-03-12 09:13:13 +00002985}
2986
Robert Fekete3abc4e02015-10-27 16:58:32 +01002987static const char *plane_type(enum drm_plane_type type)
2988{
2989 switch (type) {
2990 case DRM_PLANE_TYPE_OVERLAY:
2991 return "OVL";
2992 case DRM_PLANE_TYPE_PRIMARY:
2993 return "PRI";
2994 case DRM_PLANE_TYPE_CURSOR:
2995 return "CUR";
2996 /*
2997 * Deliberately omitting default: to generate compiler warnings
2998 * when a new drm_plane_type gets added.
2999 */
3000 }
3001
3002 return "unknown";
3003}
3004
3005static const char *plane_rotation(unsigned int rotation)
3006{
3007 static char buf[48];
3008 /*
3009 * According to doc only one DRM_ROTATE_ is allowed but this
3010 * will print them all to visualize if the values are misused
3011 */
3012 snprintf(buf, sizeof(buf),
3013 "%s%s%s%s%s%s(0x%08x)",
Joonas Lahtinen31ad61e2016-07-29 08:50:05 +03003014 (rotation & DRM_ROTATE_0) ? "0 " : "",
3015 (rotation & DRM_ROTATE_90) ? "90 " : "",
3016 (rotation & DRM_ROTATE_180) ? "180 " : "",
3017 (rotation & DRM_ROTATE_270) ? "270 " : "",
3018 (rotation & DRM_REFLECT_X) ? "FLIPX " : "",
3019 (rotation & DRM_REFLECT_Y) ? "FLIPY " : "",
Robert Fekete3abc4e02015-10-27 16:58:32 +01003020 rotation);
3021
3022 return buf;
3023}
3024
3025static void intel_plane_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3026{
David Weinehall36cdd012016-08-22 13:59:31 +03003027 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3028 struct drm_device *dev = &dev_priv->drm;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003029 struct intel_plane *intel_plane;
3030
3031 for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) {
3032 struct drm_plane_state *state;
3033 struct drm_plane *plane = &intel_plane->base;
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003034 struct drm_format_name_buf format_name;
Robert Fekete3abc4e02015-10-27 16:58:32 +01003035
3036 if (!plane->state) {
3037 seq_puts(m, "plane->state is NULL!\n");
3038 continue;
3039 }
3040
3041 state = plane->state;
3042
Eric Engestrom90844f02016-08-15 01:02:38 +01003043 if (state->fb) {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003044 drm_get_format_name(state->fb->pixel_format, &format_name);
Eric Engestrom90844f02016-08-15 01:02:38 +01003045 } else {
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003046 sprintf(format_name.str, "N/A");
Eric Engestrom90844f02016-08-15 01:02:38 +01003047 }
3048
Robert Fekete3abc4e02015-10-27 16:58:32 +01003049 seq_printf(m, "\t--Plane id %d: type=%s, crtc_pos=%4dx%4d, crtc_size=%4dx%4d, src_pos=%d.%04ux%d.%04u, src_size=%d.%04ux%d.%04u, format=%s, rotation=%s\n",
3050 plane->base.id,
3051 plane_type(intel_plane->base.type),
3052 state->crtc_x, state->crtc_y,
3053 state->crtc_w, state->crtc_h,
3054 (state->src_x >> 16),
3055 ((state->src_x & 0xffff) * 15625) >> 10,
3056 (state->src_y >> 16),
3057 ((state->src_y & 0xffff) * 15625) >> 10,
3058 (state->src_w >> 16),
3059 ((state->src_w & 0xffff) * 15625) >> 10,
3060 (state->src_h >> 16),
3061 ((state->src_h & 0xffff) * 15625) >> 10,
Eric Engestromb3c11ac2016-11-12 01:12:56 +00003062 format_name.str,
Robert Fekete3abc4e02015-10-27 16:58:32 +01003063 plane_rotation(state->rotation));
3064 }
3065}
3066
3067static void intel_scaler_info(struct seq_file *m, struct intel_crtc *intel_crtc)
3068{
3069 struct intel_crtc_state *pipe_config;
3070 int num_scalers = intel_crtc->num_scalers;
3071 int i;
3072
3073 pipe_config = to_intel_crtc_state(intel_crtc->base.state);
3074
3075 /* Not all platformas have a scaler */
3076 if (num_scalers) {
3077 seq_printf(m, "\tnum_scalers=%d, scaler_users=%x scaler_id=%d",
3078 num_scalers,
3079 pipe_config->scaler_state.scaler_users,
3080 pipe_config->scaler_state.scaler_id);
3081
A.Sunil Kamath58415912016-11-20 23:20:26 +05303082 for (i = 0; i < num_scalers; i++) {
Robert Fekete3abc4e02015-10-27 16:58:32 +01003083 struct intel_scaler *sc =
3084 &pipe_config->scaler_state.scalers[i];
3085
3086 seq_printf(m, ", scalers[%d]: use=%s, mode=%x",
3087 i, yesno(sc->in_use), sc->mode);
3088 }
3089 seq_puts(m, "\n");
3090 } else {
3091 seq_puts(m, "\tNo scalers available on this platform\n");
3092 }
3093}
3094
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003095static int i915_display_info(struct seq_file *m, void *unused)
3096{
David Weinehall36cdd012016-08-22 13:59:31 +03003097 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3098 struct drm_device *dev = &dev_priv->drm;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003099 struct intel_crtc *crtc;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003100 struct drm_connector *connector;
3101
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003102 intel_runtime_pm_get(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003103 drm_modeset_lock_all(dev);
3104 seq_printf(m, "CRTC info\n");
3105 seq_printf(m, "---------\n");
Damien Lespiaud3fcc802014-05-13 23:32:22 +01003106 for_each_intel_crtc(dev, crtc) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003107 bool active;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003108 struct intel_crtc_state *pipe_config;
Chris Wilson065f2ec2014-03-12 09:13:13 +00003109 int x, y;
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003110
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003111 pipe_config = to_intel_crtc_state(crtc->base.state);
3112
Robert Fekete3abc4e02015-10-27 16:58:32 +01003113 seq_printf(m, "CRTC %d: pipe: %c, active=%s, (size=%dx%d), dither=%s, bpp=%d\n",
Chris Wilson065f2ec2014-03-12 09:13:13 +00003114 crtc->base.base.id, pipe_name(crtc->pipe),
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003115 yesno(pipe_config->base.active),
Robert Fekete3abc4e02015-10-27 16:58:32 +01003116 pipe_config->pipe_src_w, pipe_config->pipe_src_h,
3117 yesno(pipe_config->dither), pipe_config->pipe_bpp);
3118
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003119 if (pipe_config->base.active) {
Chris Wilson065f2ec2014-03-12 09:13:13 +00003120 intel_crtc_info(m, crtc);
3121
David Weinehall36cdd012016-08-22 13:59:31 +03003122 active = cursor_position(dev_priv, crtc->pipe, &x, &y);
Chris Wilson57127ef2014-07-04 08:20:11 +01003123 seq_printf(m, "\tcursor visible? %s, position (%d, %d), size %dx%d, addr 0x%08x, active? %s\n",
Chris Wilson4b0e3332014-05-30 16:35:26 +03003124 yesno(crtc->cursor_base),
Matt Roper3dd512f2015-02-27 10:12:00 -08003125 x, y, crtc->base.cursor->state->crtc_w,
3126 crtc->base.cursor->state->crtc_h,
Chris Wilson57127ef2014-07-04 08:20:11 +01003127 crtc->cursor_addr, yesno(active));
Robert Fekete3abc4e02015-10-27 16:58:32 +01003128 intel_scaler_info(m, crtc);
3129 intel_plane_info(m, crtc);
Paulo Zanonia23dc652014-04-01 14:55:11 -03003130 }
Daniel Vettercace8412014-05-22 17:56:31 +02003131
3132 seq_printf(m, "\tunderrun reporting: cpu=%s pch=%s \n",
3133 yesno(!crtc->cpu_fifo_underrun_disabled),
3134 yesno(!crtc->pch_fifo_underrun_disabled));
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003135 }
3136
3137 seq_printf(m, "\n");
3138 seq_printf(m, "Connector info\n");
3139 seq_printf(m, "--------------\n");
3140 list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
3141 intel_connector_info(m, connector);
3142 }
3143 drm_modeset_unlock_all(dev);
Paulo Zanonib0e5ddf2014-04-01 14:55:10 -03003144 intel_runtime_pm_put(dev_priv);
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08003145
3146 return 0;
3147}
3148
Chris Wilson1b365952016-10-04 21:11:31 +01003149static int i915_engine_info(struct seq_file *m, void *unused)
3150{
3151 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3152 struct intel_engine_cs *engine;
Akash Goel3b3f1652016-10-13 22:44:48 +05303153 enum intel_engine_id id;
Chris Wilson1b365952016-10-04 21:11:31 +01003154
Chris Wilson9c870d02016-10-24 13:42:15 +01003155 intel_runtime_pm_get(dev_priv);
3156
Akash Goel3b3f1652016-10-13 22:44:48 +05303157 for_each_engine(engine, dev_priv, id) {
Chris Wilson1b365952016-10-04 21:11:31 +01003158 struct intel_breadcrumbs *b = &engine->breadcrumbs;
3159 struct drm_i915_gem_request *rq;
3160 struct rb_node *rb;
3161 u64 addr;
3162
3163 seq_printf(m, "%s\n", engine->name);
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003164 seq_printf(m, "\tcurrent seqno %x, last %x, hangcheck %x [%d ms]\n",
Chris Wilson1b365952016-10-04 21:11:31 +01003165 intel_engine_get_seqno(engine),
Chris Wilsoncb399ea2016-11-01 10:03:16 +00003166 intel_engine_last_submit(engine),
Chris Wilson1b365952016-10-04 21:11:31 +01003167 engine->hangcheck.seqno,
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02003168 jiffies_to_msecs(jiffies - engine->hangcheck.action_timestamp));
Chris Wilson1b365952016-10-04 21:11:31 +01003169
3170 rcu_read_lock();
3171
3172 seq_printf(m, "\tRequests:\n");
3173
Chris Wilson73cb9702016-10-28 13:58:46 +01003174 rq = list_first_entry(&engine->timeline->requests,
3175 struct drm_i915_gem_request, link);
3176 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003177 print_request(m, rq, "\t\tfirst ");
3178
Chris Wilson73cb9702016-10-28 13:58:46 +01003179 rq = list_last_entry(&engine->timeline->requests,
3180 struct drm_i915_gem_request, link);
3181 if (&rq->link != &engine->timeline->requests)
Chris Wilson1b365952016-10-04 21:11:31 +01003182 print_request(m, rq, "\t\tlast ");
3183
3184 rq = i915_gem_find_active_request(engine);
3185 if (rq) {
3186 print_request(m, rq, "\t\tactive ");
3187 seq_printf(m,
3188 "\t\t[head %04x, postfix %04x, tail %04x, batch 0x%08x_%08x]\n",
3189 rq->head, rq->postfix, rq->tail,
3190 rq->batch ? upper_32_bits(rq->batch->node.start) : ~0u,
3191 rq->batch ? lower_32_bits(rq->batch->node.start) : ~0u);
3192 }
3193
3194 seq_printf(m, "\tRING_START: 0x%08x [0x%08x]\n",
3195 I915_READ(RING_START(engine->mmio_base)),
3196 rq ? i915_ggtt_offset(rq->ring->vma) : 0);
3197 seq_printf(m, "\tRING_HEAD: 0x%08x [0x%08x]\n",
3198 I915_READ(RING_HEAD(engine->mmio_base)) & HEAD_ADDR,
3199 rq ? rq->ring->head : 0);
3200 seq_printf(m, "\tRING_TAIL: 0x%08x [0x%08x]\n",
3201 I915_READ(RING_TAIL(engine->mmio_base)) & TAIL_ADDR,
3202 rq ? rq->ring->tail : 0);
3203 seq_printf(m, "\tRING_CTL: 0x%08x [%s]\n",
3204 I915_READ(RING_CTL(engine->mmio_base)),
3205 I915_READ(RING_CTL(engine->mmio_base)) & (RING_WAIT | RING_WAIT_SEMAPHORE) ? "waiting" : "");
3206
3207 rcu_read_unlock();
3208
3209 addr = intel_engine_get_active_head(engine);
3210 seq_printf(m, "\tACTHD: 0x%08x_%08x\n",
3211 upper_32_bits(addr), lower_32_bits(addr));
3212 addr = intel_engine_get_last_batch_head(engine);
3213 seq_printf(m, "\tBBADDR: 0x%08x_%08x\n",
3214 upper_32_bits(addr), lower_32_bits(addr));
3215
3216 if (i915.enable_execlists) {
3217 u32 ptr, read, write;
Chris Wilson20311bd2016-11-14 20:41:03 +00003218 struct rb_node *rb;
Chris Wilson1b365952016-10-04 21:11:31 +01003219
3220 seq_printf(m, "\tExeclist status: 0x%08x %08x\n",
3221 I915_READ(RING_EXECLIST_STATUS_LO(engine)),
3222 I915_READ(RING_EXECLIST_STATUS_HI(engine)));
3223
3224 ptr = I915_READ(RING_CONTEXT_STATUS_PTR(engine));
3225 read = GEN8_CSB_READ_PTR(ptr);
3226 write = GEN8_CSB_WRITE_PTR(ptr);
3227 seq_printf(m, "\tExeclist CSB read %d, write %d\n",
3228 read, write);
3229 if (read >= GEN8_CSB_ENTRIES)
3230 read = 0;
3231 if (write >= GEN8_CSB_ENTRIES)
3232 write = 0;
3233 if (read > write)
3234 write += GEN8_CSB_ENTRIES;
3235 while (read < write) {
3236 unsigned int idx = ++read % GEN8_CSB_ENTRIES;
3237
3238 seq_printf(m, "\tExeclist CSB[%d]: 0x%08x, context: %d\n",
3239 idx,
3240 I915_READ(RING_CONTEXT_STATUS_BUF_LO(engine, idx)),
3241 I915_READ(RING_CONTEXT_STATUS_BUF_HI(engine, idx)));
3242 }
3243
3244 rcu_read_lock();
3245 rq = READ_ONCE(engine->execlist_port[0].request);
3246 if (rq)
3247 print_request(m, rq, "\t\tELSP[0] ");
3248 else
3249 seq_printf(m, "\t\tELSP[0] idle\n");
3250 rq = READ_ONCE(engine->execlist_port[1].request);
3251 if (rq)
3252 print_request(m, rq, "\t\tELSP[1] ");
3253 else
3254 seq_printf(m, "\t\tELSP[1] idle\n");
3255 rcu_read_unlock();
Chris Wilsonc8247c02016-10-27 01:03:43 +01003256
Chris Wilson663f71e2016-11-14 20:41:00 +00003257 spin_lock_irq(&engine->timeline->lock);
Chris Wilson20311bd2016-11-14 20:41:03 +00003258 for (rb = engine->execlist_first; rb; rb = rb_next(rb)) {
3259 rq = rb_entry(rb, typeof(*rq), priotree.node);
Chris Wilsonc8247c02016-10-27 01:03:43 +01003260 print_request(m, rq, "\t\tQ ");
3261 }
Chris Wilson663f71e2016-11-14 20:41:00 +00003262 spin_unlock_irq(&engine->timeline->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003263 } else if (INTEL_GEN(dev_priv) > 6) {
3264 seq_printf(m, "\tPP_DIR_BASE: 0x%08x\n",
3265 I915_READ(RING_PP_DIR_BASE(engine)));
3266 seq_printf(m, "\tPP_DIR_BASE_READ: 0x%08x\n",
3267 I915_READ(RING_PP_DIR_BASE_READ(engine)));
3268 seq_printf(m, "\tPP_DIR_DCLV: 0x%08x\n",
3269 I915_READ(RING_PP_DIR_DCLV(engine)));
3270 }
3271
Chris Wilsonf6168e32016-10-28 13:58:55 +01003272 spin_lock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003273 for (rb = rb_first(&b->waiters); rb; rb = rb_next(rb)) {
3274 struct intel_wait *w = container_of(rb, typeof(*w), node);
3275
3276 seq_printf(m, "\t%s [%d] waiting for %x\n",
3277 w->tsk->comm, w->tsk->pid, w->seqno);
3278 }
Chris Wilsonf6168e32016-10-28 13:58:55 +01003279 spin_unlock_irq(&b->lock);
Chris Wilson1b365952016-10-04 21:11:31 +01003280
3281 seq_puts(m, "\n");
3282 }
3283
Chris Wilson9c870d02016-10-24 13:42:15 +01003284 intel_runtime_pm_put(dev_priv);
3285
Chris Wilson1b365952016-10-04 21:11:31 +01003286 return 0;
3287}
3288
Ben Widawskye04934c2014-06-30 09:53:42 -07003289static int i915_semaphore_status(struct seq_file *m, void *unused)
3290{
David Weinehall36cdd012016-08-22 13:59:31 +03003291 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3292 struct drm_device *dev = &dev_priv->drm;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003293 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003294 int num_rings = INTEL_INFO(dev_priv)->num_rings;
Dave Gordonc3232b12016-03-23 18:19:53 +00003295 enum intel_engine_id id;
3296 int j, ret;
Ben Widawskye04934c2014-06-30 09:53:42 -07003297
Chris Wilson39df9192016-07-20 13:31:57 +01003298 if (!i915.semaphores) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003299 seq_puts(m, "Semaphores are disabled\n");
3300 return 0;
3301 }
3302
3303 ret = mutex_lock_interruptible(&dev->struct_mutex);
3304 if (ret)
3305 return ret;
Paulo Zanoni03872062014-07-09 14:31:57 -03003306 intel_runtime_pm_get(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003307
David Weinehall36cdd012016-08-22 13:59:31 +03003308 if (IS_BROADWELL(dev_priv)) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003309 struct page *page;
3310 uint64_t *seqno;
3311
Chris Wilson51d545d2016-08-15 10:49:02 +01003312 page = i915_gem_object_get_page(dev_priv->semaphore->obj, 0);
Ben Widawskye04934c2014-06-30 09:53:42 -07003313
3314 seqno = (uint64_t *)kmap_atomic(page);
Akash Goel3b3f1652016-10-13 22:44:48 +05303315 for_each_engine(engine, dev_priv, id) {
Ben Widawskye04934c2014-06-30 09:53:42 -07003316 uint64_t offset;
3317
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003318 seq_printf(m, "%s\n", engine->name);
Ben Widawskye04934c2014-06-30 09:53:42 -07003319
3320 seq_puts(m, " Last signal:");
3321 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003322 offset = id * I915_NUM_ENGINES + j;
Ben Widawskye04934c2014-06-30 09:53:42 -07003323 seq_printf(m, "0x%08llx (0x%02llx) ",
3324 seqno[offset], offset * 8);
3325 }
3326 seq_putc(m, '\n');
3327
3328 seq_puts(m, " Last wait: ");
3329 for (j = 0; j < num_rings; j++) {
Dave Gordonc3232b12016-03-23 18:19:53 +00003330 offset = id + (j * I915_NUM_ENGINES);
Ben Widawskye04934c2014-06-30 09:53:42 -07003331 seq_printf(m, "0x%08llx (0x%02llx) ",
3332 seqno[offset], offset * 8);
3333 }
3334 seq_putc(m, '\n');
3335
3336 }
3337 kunmap_atomic(seqno);
3338 } else {
3339 seq_puts(m, " Last signal:");
Akash Goel3b3f1652016-10-13 22:44:48 +05303340 for_each_engine(engine, dev_priv, id)
Ben Widawskye04934c2014-06-30 09:53:42 -07003341 for (j = 0; j < num_rings; j++)
3342 seq_printf(m, "0x%08x\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003343 I915_READ(engine->semaphore.mbox.signal[j]));
Ben Widawskye04934c2014-06-30 09:53:42 -07003344 seq_putc(m, '\n');
3345 }
3346
Paulo Zanoni03872062014-07-09 14:31:57 -03003347 intel_runtime_pm_put(dev_priv);
Ben Widawskye04934c2014-06-30 09:53:42 -07003348 mutex_unlock(&dev->struct_mutex);
3349 return 0;
3350}
3351
Daniel Vetter728e29d2014-06-25 22:01:53 +03003352static int i915_shared_dplls_info(struct seq_file *m, void *unused)
3353{
David Weinehall36cdd012016-08-22 13:59:31 +03003354 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3355 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter728e29d2014-06-25 22:01:53 +03003356 int i;
3357
3358 drm_modeset_lock_all(dev);
3359 for (i = 0; i < dev_priv->num_shared_dpll; i++) {
3360 struct intel_shared_dpll *pll = &dev_priv->shared_dplls[i];
3361
3362 seq_printf(m, "DPLL%i: %s, id: %i\n", i, pll->name, pll->id);
Maarten Lankhorst2dd66ebd2016-03-14 09:27:52 +01003363 seq_printf(m, " crtc_mask: 0x%08x, active: 0x%x, on: %s\n",
3364 pll->config.crtc_mask, pll->active_mask, yesno(pll->on));
Daniel Vetter728e29d2014-06-25 22:01:53 +03003365 seq_printf(m, " tracked hardware state:\n");
Ander Conselvan de Oliveira3e369b72014-10-29 11:32:32 +02003366 seq_printf(m, " dpll: 0x%08x\n", pll->config.hw_state.dpll);
3367 seq_printf(m, " dpll_md: 0x%08x\n",
3368 pll->config.hw_state.dpll_md);
3369 seq_printf(m, " fp0: 0x%08x\n", pll->config.hw_state.fp0);
3370 seq_printf(m, " fp1: 0x%08x\n", pll->config.hw_state.fp1);
3371 seq_printf(m, " wrpll: 0x%08x\n", pll->config.hw_state.wrpll);
Daniel Vetter728e29d2014-06-25 22:01:53 +03003372 }
3373 drm_modeset_unlock_all(dev);
3374
3375 return 0;
3376}
3377
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01003378static int i915_wa_registers(struct seq_file *m, void *unused)
Arun Siluvery888b5992014-08-26 14:44:51 +01003379{
3380 int i;
3381 int ret;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003382 struct intel_engine_cs *engine;
David Weinehall36cdd012016-08-22 13:59:31 +03003383 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3384 struct drm_device *dev = &dev_priv->drm;
Arun Siluvery33136b02016-01-21 21:43:47 +00003385 struct i915_workarounds *workarounds = &dev_priv->workarounds;
Dave Gordonc3232b12016-03-23 18:19:53 +00003386 enum intel_engine_id id;
Arun Siluvery888b5992014-08-26 14:44:51 +01003387
Arun Siluvery888b5992014-08-26 14:44:51 +01003388 ret = mutex_lock_interruptible(&dev->struct_mutex);
3389 if (ret)
3390 return ret;
3391
3392 intel_runtime_pm_get(dev_priv);
3393
Arun Siluvery33136b02016-01-21 21:43:47 +00003394 seq_printf(m, "Workarounds applied: %d\n", workarounds->count);
Akash Goel3b3f1652016-10-13 22:44:48 +05303395 for_each_engine(engine, dev_priv, id)
Arun Siluvery33136b02016-01-21 21:43:47 +00003396 seq_printf(m, "HW whitelist count for %s: %d\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003397 engine->name, workarounds->hw_whitelist_count[id]);
Arun Siluvery33136b02016-01-21 21:43:47 +00003398 for (i = 0; i < workarounds->count; ++i) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003399 i915_reg_t addr;
3400 u32 mask, value, read;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003401 bool ok;
Arun Siluvery888b5992014-08-26 14:44:51 +01003402
Arun Siluvery33136b02016-01-21 21:43:47 +00003403 addr = workarounds->reg[i].addr;
3404 mask = workarounds->reg[i].mask;
3405 value = workarounds->reg[i].value;
Mika Kuoppala2fa60f62014-10-07 17:21:27 +03003406 read = I915_READ(addr);
3407 ok = (value & mask) == (read & mask);
3408 seq_printf(m, "0x%X: 0x%08X, mask: 0x%08X, read: 0x%08x, status: %s\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003409 i915_mmio_reg_offset(addr), value, mask, read, ok ? "OK" : "FAIL");
Arun Siluvery888b5992014-08-26 14:44:51 +01003410 }
3411
3412 intel_runtime_pm_put(dev_priv);
3413 mutex_unlock(&dev->struct_mutex);
3414
3415 return 0;
3416}
3417
Damien Lespiauc5511e42014-11-04 17:06:51 +00003418static int i915_ddb_info(struct seq_file *m, void *unused)
3419{
David Weinehall36cdd012016-08-22 13:59:31 +03003420 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3421 struct drm_device *dev = &dev_priv->drm;
Damien Lespiauc5511e42014-11-04 17:06:51 +00003422 struct skl_ddb_allocation *ddb;
3423 struct skl_ddb_entry *entry;
3424 enum pipe pipe;
3425 int plane;
3426
David Weinehall36cdd012016-08-22 13:59:31 +03003427 if (INTEL_GEN(dev_priv) < 9)
Damien Lespiau2fcffe12014-12-03 17:33:24 +00003428 return 0;
3429
Damien Lespiauc5511e42014-11-04 17:06:51 +00003430 drm_modeset_lock_all(dev);
3431
3432 ddb = &dev_priv->wm.skl_hw.ddb;
3433
3434 seq_printf(m, "%-15s%8s%8s%8s\n", "", "Start", "End", "Size");
3435
3436 for_each_pipe(dev_priv, pipe) {
3437 seq_printf(m, "Pipe %c\n", pipe_name(pipe));
3438
Matt Roper8b364b42016-10-26 15:51:28 -07003439 for_each_universal_plane(dev_priv, pipe, plane) {
Damien Lespiauc5511e42014-11-04 17:06:51 +00003440 entry = &ddb->plane[pipe][plane];
3441 seq_printf(m, " Plane%-8d%8u%8u%8u\n", plane + 1,
3442 entry->start, entry->end,
3443 skl_ddb_entry_size(entry));
3444 }
3445
Matt Roper4969d332015-09-24 15:53:10 -07003446 entry = &ddb->plane[pipe][PLANE_CURSOR];
Damien Lespiauc5511e42014-11-04 17:06:51 +00003447 seq_printf(m, " %-13s%8u%8u%8u\n", "Cursor", entry->start,
3448 entry->end, skl_ddb_entry_size(entry));
3449 }
3450
3451 drm_modeset_unlock_all(dev);
3452
3453 return 0;
3454}
3455
Vandana Kannana54746e2015-03-03 20:53:10 +05303456static void drrs_status_per_crtc(struct seq_file *m,
David Weinehall36cdd012016-08-22 13:59:31 +03003457 struct drm_device *dev,
3458 struct intel_crtc *intel_crtc)
Vandana Kannana54746e2015-03-03 20:53:10 +05303459{
Chris Wilsonfac5e232016-07-04 11:34:36 +01003460 struct drm_i915_private *dev_priv = to_i915(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303461 struct i915_drrs *drrs = &dev_priv->drrs;
3462 int vrefresh = 0;
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003463 struct drm_connector *connector;
Vandana Kannana54746e2015-03-03 20:53:10 +05303464
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003465 drm_for_each_connector(connector, dev) {
3466 if (connector->state->crtc != &intel_crtc->base)
3467 continue;
3468
3469 seq_printf(m, "%s:\n", connector->name);
Vandana Kannana54746e2015-03-03 20:53:10 +05303470 }
3471
3472 if (dev_priv->vbt.drrs_type == STATIC_DRRS_SUPPORT)
3473 seq_puts(m, "\tVBT: DRRS_type: Static");
3474 else if (dev_priv->vbt.drrs_type == SEAMLESS_DRRS_SUPPORT)
3475 seq_puts(m, "\tVBT: DRRS_type: Seamless");
3476 else if (dev_priv->vbt.drrs_type == DRRS_NOT_SUPPORTED)
3477 seq_puts(m, "\tVBT: DRRS_type: None");
3478 else
3479 seq_puts(m, "\tVBT: DRRS_type: FIXME: Unrecognized Value");
3480
3481 seq_puts(m, "\n\n");
3482
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003483 if (to_intel_crtc_state(intel_crtc->base.state)->has_drrs) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303484 struct intel_panel *panel;
3485
3486 mutex_lock(&drrs->mutex);
3487 /* DRRS Supported */
3488 seq_puts(m, "\tDRRS Supported: Yes\n");
3489
3490 /* disable_drrs() will make drrs->dp NULL */
3491 if (!drrs->dp) {
3492 seq_puts(m, "Idleness DRRS: Disabled");
3493 mutex_unlock(&drrs->mutex);
3494 return;
3495 }
3496
3497 panel = &drrs->dp->attached_connector->panel;
3498 seq_printf(m, "\t\tBusy_frontbuffer_bits: 0x%X",
3499 drrs->busy_frontbuffer_bits);
3500
3501 seq_puts(m, "\n\t\t");
3502 if (drrs->refresh_rate_type == DRRS_HIGH_RR) {
3503 seq_puts(m, "DRRS_State: DRRS_HIGH_RR\n");
3504 vrefresh = panel->fixed_mode->vrefresh;
3505 } else if (drrs->refresh_rate_type == DRRS_LOW_RR) {
3506 seq_puts(m, "DRRS_State: DRRS_LOW_RR\n");
3507 vrefresh = panel->downclock_mode->vrefresh;
3508 } else {
3509 seq_printf(m, "DRRS_State: Unknown(%d)\n",
3510 drrs->refresh_rate_type);
3511 mutex_unlock(&drrs->mutex);
3512 return;
3513 }
3514 seq_printf(m, "\t\tVrefresh: %d", vrefresh);
3515
3516 seq_puts(m, "\n\t\t");
3517 mutex_unlock(&drrs->mutex);
3518 } else {
3519 /* DRRS not supported. Print the VBT parameter*/
3520 seq_puts(m, "\tDRRS Supported : No");
3521 }
3522 seq_puts(m, "\n");
3523}
3524
3525static int i915_drrs_status(struct seq_file *m, void *unused)
3526{
David Weinehall36cdd012016-08-22 13:59:31 +03003527 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3528 struct drm_device *dev = &dev_priv->drm;
Vandana Kannana54746e2015-03-03 20:53:10 +05303529 struct intel_crtc *intel_crtc;
3530 int active_crtc_cnt = 0;
3531
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003532 drm_modeset_lock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303533 for_each_intel_crtc(dev, intel_crtc) {
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02003534 if (intel_crtc->base.state->active) {
Vandana Kannana54746e2015-03-03 20:53:10 +05303535 active_crtc_cnt++;
3536 seq_printf(m, "\nCRTC %d: ", active_crtc_cnt);
3537
3538 drrs_status_per_crtc(m, dev, intel_crtc);
3539 }
Vandana Kannana54746e2015-03-03 20:53:10 +05303540 }
Maarten Lankhorst26875fe2016-06-20 15:57:36 +02003541 drm_modeset_unlock_all(dev);
Vandana Kannana54746e2015-03-03 20:53:10 +05303542
3543 if (!active_crtc_cnt)
3544 seq_puts(m, "No active crtc found\n");
3545
3546 return 0;
3547}
3548
Damien Lespiau07144422013-10-15 18:55:40 +01003549struct pipe_crc_info {
3550 const char *name;
David Weinehall36cdd012016-08-22 13:59:31 +03003551 struct drm_i915_private *dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003552 enum pipe pipe;
3553};
3554
Dave Airlie11bed952014-05-12 15:22:27 +10003555static int i915_dp_mst_info(struct seq_file *m, void *unused)
3556{
David Weinehall36cdd012016-08-22 13:59:31 +03003557 struct drm_i915_private *dev_priv = node_to_i915(m->private);
3558 struct drm_device *dev = &dev_priv->drm;
Dave Airlie11bed952014-05-12 15:22:27 +10003559 struct intel_encoder *intel_encoder;
3560 struct intel_digital_port *intel_dig_port;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003561 struct drm_connector *connector;
3562
Dave Airlie11bed952014-05-12 15:22:27 +10003563 drm_modeset_lock_all(dev);
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003564 drm_for_each_connector(connector, dev) {
3565 if (connector->connector_type != DRM_MODE_CONNECTOR_DisplayPort)
Dave Airlie11bed952014-05-12 15:22:27 +10003566 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003567
3568 intel_encoder = intel_attached_encoder(connector);
3569 if (!intel_encoder || intel_encoder->type == INTEL_OUTPUT_DP_MST)
3570 continue;
3571
3572 intel_dig_port = enc_to_dig_port(&intel_encoder->base);
Dave Airlie11bed952014-05-12 15:22:27 +10003573 if (!intel_dig_port->dp.can_mst)
3574 continue;
Maarten Lankhorstb6dabe32016-06-20 15:57:37 +02003575
Jim Bride40ae80c2016-04-14 10:18:37 -07003576 seq_printf(m, "MST Source Port %c\n",
3577 port_name(intel_dig_port->port));
Dave Airlie11bed952014-05-12 15:22:27 +10003578 drm_dp_mst_dump_topology(m, &intel_dig_port->dp.mst_mgr);
3579 }
3580 drm_modeset_unlock_all(dev);
3581 return 0;
3582}
3583
Damien Lespiau07144422013-10-15 18:55:40 +01003584static int i915_pipe_crc_open(struct inode *inode, struct file *filep)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003585{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003586 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003587 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003588 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3589
David Weinehall36cdd012016-08-22 13:59:31 +03003590 if (info->pipe >= INTEL_INFO(dev_priv)->num_pipes)
Daniel Vetter7eb1c492013-11-14 11:30:43 +01003591 return -ENODEV;
3592
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003593 spin_lock_irq(&pipe_crc->lock);
3594
3595 if (pipe_crc->opened) {
3596 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003597 return -EBUSY; /* already open */
3598 }
3599
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003600 pipe_crc->opened = true;
Damien Lespiau07144422013-10-15 18:55:40 +01003601 filep->private_data = inode->i_private;
3602
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003603 spin_unlock_irq(&pipe_crc->lock);
3604
Damien Lespiau07144422013-10-15 18:55:40 +01003605 return 0;
3606}
3607
3608static int i915_pipe_crc_release(struct inode *inode, struct file *filep)
3609{
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003610 struct pipe_crc_info *info = inode->i_private;
David Weinehall36cdd012016-08-22 13:59:31 +03003611 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003612 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3613
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003614 spin_lock_irq(&pipe_crc->lock);
3615 pipe_crc->opened = false;
3616 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiaube5c7a92013-10-15 18:55:41 +01003617
Damien Lespiau07144422013-10-15 18:55:40 +01003618 return 0;
3619}
3620
3621/* (6 fields, 8 chars each, space separated (5) + '\n') */
3622#define PIPE_CRC_LINE_LEN (6 * 8 + 5 + 1)
3623/* account for \'0' */
3624#define PIPE_CRC_BUFFER_LEN (PIPE_CRC_LINE_LEN + 1)
3625
3626static int pipe_crc_data_count(struct intel_pipe_crc *pipe_crc)
3627{
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003628 assert_spin_locked(&pipe_crc->lock);
3629 return CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3630 INTEL_PIPE_CRC_ENTRIES_NR);
Damien Lespiau07144422013-10-15 18:55:40 +01003631}
Shuang He8bf1e9f2013-10-15 18:55:27 +01003632
Damien Lespiau07144422013-10-15 18:55:40 +01003633static ssize_t
3634i915_pipe_crc_read(struct file *filep, char __user *user_buf, size_t count,
3635 loff_t *pos)
3636{
3637 struct pipe_crc_info *info = filep->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03003638 struct drm_i915_private *dev_priv = info->dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003639 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[info->pipe];
3640 char buf[PIPE_CRC_BUFFER_LEN];
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003641 int n_entries;
Damien Lespiau07144422013-10-15 18:55:40 +01003642 ssize_t bytes_read;
3643
3644 /*
3645 * Don't allow user space to provide buffers not big enough to hold
3646 * a line of data.
3647 */
3648 if (count < PIPE_CRC_LINE_LEN)
3649 return -EINVAL;
3650
3651 if (pipe_crc->source == INTEL_PIPE_CRC_SOURCE_NONE)
3652 return 0;
3653
3654 /* nothing to read */
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003655 spin_lock_irq(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01003656 while (pipe_crc_data_count(pipe_crc) == 0) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003657 int ret;
Damien Lespiau07144422013-10-15 18:55:40 +01003658
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003659 if (filep->f_flags & O_NONBLOCK) {
3660 spin_unlock_irq(&pipe_crc->lock);
3661 return -EAGAIN;
3662 }
3663
3664 ret = wait_event_interruptible_lock_irq(pipe_crc->wq,
3665 pipe_crc_data_count(pipe_crc), pipe_crc->lock);
3666 if (ret) {
3667 spin_unlock_irq(&pipe_crc->lock);
3668 return ret;
3669 }
Damien Lespiau07144422013-10-15 18:55:40 +01003670 }
3671
3672 /* We now have one or more entries to read */
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003673 n_entries = count / PIPE_CRC_LINE_LEN;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003674
Damien Lespiau07144422013-10-15 18:55:40 +01003675 bytes_read = 0;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003676 while (n_entries > 0) {
3677 struct intel_pipe_crc_entry *entry =
3678 &pipe_crc->entries[pipe_crc->tail];
Damien Lespiau07144422013-10-15 18:55:40 +01003679
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003680 if (CIRC_CNT(pipe_crc->head, pipe_crc->tail,
3681 INTEL_PIPE_CRC_ENTRIES_NR) < 1)
3682 break;
3683
3684 BUILD_BUG_ON_NOT_POWER_OF_2(INTEL_PIPE_CRC_ENTRIES_NR);
3685 pipe_crc->tail = (pipe_crc->tail + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
3686
Damien Lespiau07144422013-10-15 18:55:40 +01003687 bytes_read += snprintf(buf, PIPE_CRC_BUFFER_LEN,
3688 "%8u %8x %8x %8x %8x %8x\n",
3689 entry->frame, entry->crc[0],
3690 entry->crc[1], entry->crc[2],
3691 entry->crc[3], entry->crc[4]);
3692
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003693 spin_unlock_irq(&pipe_crc->lock);
3694
Rodrigo Vivi4e9121e2016-08-03 08:22:57 -07003695 if (copy_to_user(user_buf, buf, PIPE_CRC_LINE_LEN))
Damien Lespiau07144422013-10-15 18:55:40 +01003696 return -EFAULT;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01003697
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003698 user_buf += PIPE_CRC_LINE_LEN;
3699 n_entries--;
Shuang He8bf1e9f2013-10-15 18:55:27 +01003700
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02003701 spin_lock_irq(&pipe_crc->lock);
3702 }
3703
Damien Lespiaud538bbd2013-10-21 14:29:30 +01003704 spin_unlock_irq(&pipe_crc->lock);
3705
Damien Lespiau07144422013-10-15 18:55:40 +01003706 return bytes_read;
3707}
3708
3709static const struct file_operations i915_pipe_crc_fops = {
3710 .owner = THIS_MODULE,
3711 .open = i915_pipe_crc_open,
3712 .read = i915_pipe_crc_read,
3713 .release = i915_pipe_crc_release,
3714};
3715
3716static struct pipe_crc_info i915_pipe_crc_data[I915_MAX_PIPES] = {
3717 {
3718 .name = "i915_pipe_A_crc",
3719 .pipe = PIPE_A,
3720 },
3721 {
3722 .name = "i915_pipe_B_crc",
3723 .pipe = PIPE_B,
3724 },
3725 {
3726 .name = "i915_pipe_C_crc",
3727 .pipe = PIPE_C,
3728 },
3729};
3730
3731static int i915_pipe_crc_create(struct dentry *root, struct drm_minor *minor,
3732 enum pipe pipe)
3733{
David Weinehall36cdd012016-08-22 13:59:31 +03003734 struct drm_i915_private *dev_priv = to_i915(minor->dev);
Damien Lespiau07144422013-10-15 18:55:40 +01003735 struct dentry *ent;
3736 struct pipe_crc_info *info = &i915_pipe_crc_data[pipe];
3737
David Weinehall36cdd012016-08-22 13:59:31 +03003738 info->dev_priv = dev_priv;
Damien Lespiau07144422013-10-15 18:55:40 +01003739 ent = debugfs_create_file(info->name, S_IRUGO, root, info,
3740 &i915_pipe_crc_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08003741 if (!ent)
3742 return -ENOMEM;
Damien Lespiau07144422013-10-15 18:55:40 +01003743
3744 return drm_add_fake_info_node(minor, ent, info);
Shuang He8bf1e9f2013-10-15 18:55:27 +01003745}
3746
Daniel Vettere8dfcf72013-10-16 11:51:54 +02003747static const char * const pipe_crc_sources[] = {
Daniel Vetter926321d2013-10-16 13:30:34 +02003748 "none",
3749 "plane1",
3750 "plane2",
3751 "pf",
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003752 "pipe",
Daniel Vetter3d099a02013-10-16 22:55:58 +02003753 "TV",
3754 "DP-B",
3755 "DP-C",
3756 "DP-D",
Daniel Vetter46a19182013-11-01 10:50:20 +01003757 "auto",
Daniel Vetter926321d2013-10-16 13:30:34 +02003758};
3759
3760static const char *pipe_crc_source_name(enum intel_pipe_crc_source source)
3761{
3762 BUILD_BUG_ON(ARRAY_SIZE(pipe_crc_sources) != INTEL_PIPE_CRC_SOURCE_MAX);
3763 return pipe_crc_sources[source];
3764}
3765
Damien Lespiaubd9db022013-10-15 18:55:36 +01003766static int display_crc_ctl_show(struct seq_file *m, void *data)
Daniel Vetter926321d2013-10-16 13:30:34 +02003767{
David Weinehall36cdd012016-08-22 13:59:31 +03003768 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02003769 int i;
3770
3771 for (i = 0; i < I915_MAX_PIPES; i++)
3772 seq_printf(m, "%c %s\n", pipe_name(i),
3773 pipe_crc_source_name(dev_priv->pipe_crc[i].source));
3774
3775 return 0;
3776}
3777
Damien Lespiaubd9db022013-10-15 18:55:36 +01003778static int display_crc_ctl_open(struct inode *inode, struct file *file)
Daniel Vetter926321d2013-10-16 13:30:34 +02003779{
David Weinehall36cdd012016-08-22 13:59:31 +03003780 return single_open(file, display_crc_ctl_show, inode->i_private);
Daniel Vetter926321d2013-10-16 13:30:34 +02003781}
3782
Daniel Vetter46a19182013-11-01 10:50:20 +01003783static int i8xx_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter52f843f2013-10-21 17:26:38 +02003784 uint32_t *val)
3785{
Daniel Vetter46a19182013-11-01 10:50:20 +01003786 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
3787 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3788
3789 switch (*source) {
Daniel Vetter52f843f2013-10-21 17:26:38 +02003790 case INTEL_PIPE_CRC_SOURCE_PIPE:
3791 *val = PIPE_CRC_ENABLE | PIPE_CRC_INCLUDE_BORDER_I8XX;
3792 break;
3793 case INTEL_PIPE_CRC_SOURCE_NONE:
3794 *val = 0;
3795 break;
3796 default:
3797 return -EINVAL;
3798 }
3799
3800 return 0;
3801}
3802
David Weinehall36cdd012016-08-22 13:59:31 +03003803static int i9xx_pipe_crc_auto_source(struct drm_i915_private *dev_priv,
3804 enum pipe pipe,
Daniel Vetter46a19182013-11-01 10:50:20 +01003805 enum intel_pipe_crc_source *source)
3806{
David Weinehall36cdd012016-08-22 13:59:31 +03003807 struct drm_device *dev = &dev_priv->drm;
Daniel Vetter46a19182013-11-01 10:50:20 +01003808 struct intel_encoder *encoder;
3809 struct intel_crtc *crtc;
Daniel Vetter26756802013-11-01 10:50:23 +01003810 struct intel_digital_port *dig_port;
Daniel Vetter46a19182013-11-01 10:50:20 +01003811 int ret = 0;
3812
3813 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
3814
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003815 drm_modeset_lock_all(dev);
Damien Lespiaub2784e12014-08-05 11:29:37 +01003816 for_each_intel_encoder(dev, encoder) {
Daniel Vetter46a19182013-11-01 10:50:20 +01003817 if (!encoder->base.crtc)
3818 continue;
3819
3820 crtc = to_intel_crtc(encoder->base.crtc);
3821
3822 if (crtc->pipe != pipe)
3823 continue;
3824
3825 switch (encoder->type) {
3826 case INTEL_OUTPUT_TVOUT:
3827 *source = INTEL_PIPE_CRC_SOURCE_TV;
3828 break;
Ville Syrjäläcca05022016-06-22 21:57:06 +03003829 case INTEL_OUTPUT_DP:
Daniel Vetter46a19182013-11-01 10:50:20 +01003830 case INTEL_OUTPUT_EDP:
Daniel Vetter26756802013-11-01 10:50:23 +01003831 dig_port = enc_to_dig_port(&encoder->base);
3832 switch (dig_port->port) {
3833 case PORT_B:
3834 *source = INTEL_PIPE_CRC_SOURCE_DP_B;
3835 break;
3836 case PORT_C:
3837 *source = INTEL_PIPE_CRC_SOURCE_DP_C;
3838 break;
3839 case PORT_D:
3840 *source = INTEL_PIPE_CRC_SOURCE_DP_D;
3841 break;
3842 default:
3843 WARN(1, "nonexisting DP port %c\n",
3844 port_name(dig_port->port));
3845 break;
3846 }
Daniel Vetter46a19182013-11-01 10:50:20 +01003847 break;
Paulo Zanoni6847d71b2014-10-27 17:47:52 -02003848 default:
3849 break;
Daniel Vetter46a19182013-11-01 10:50:20 +01003850 }
3851 }
Daniel Vetter6e9f7982014-05-29 23:54:47 +02003852 drm_modeset_unlock_all(dev);
Daniel Vetter46a19182013-11-01 10:50:20 +01003853
3854 return ret;
3855}
3856
David Weinehall36cdd012016-08-22 13:59:31 +03003857static int vlv_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003858 enum pipe pipe,
3859 enum intel_pipe_crc_source *source,
Daniel Vetter7ac01292013-10-18 16:37:06 +02003860 uint32_t *val)
3861{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003862 bool need_stable_symbols = false;
3863
Daniel Vetter46a19182013-11-01 10:50:20 +01003864 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003865 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003866 if (ret)
3867 return ret;
3868 }
3869
3870 switch (*source) {
Daniel Vetter7ac01292013-10-18 16:37:06 +02003871 case INTEL_PIPE_CRC_SOURCE_PIPE:
3872 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_VLV;
3873 break;
3874 case INTEL_PIPE_CRC_SOURCE_DP_B:
3875 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003876 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003877 break;
3878 case INTEL_PIPE_CRC_SOURCE_DP_C:
3879 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_VLV;
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003880 need_stable_symbols = true;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003881 break;
Ville Syrjälä2be57922014-12-09 21:28:29 +02003882 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003883 if (!IS_CHERRYVIEW(dev_priv))
Ville Syrjälä2be57922014-12-09 21:28:29 +02003884 return -EINVAL;
3885 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_VLV;
3886 need_stable_symbols = true;
3887 break;
Daniel Vetter7ac01292013-10-18 16:37:06 +02003888 case INTEL_PIPE_CRC_SOURCE_NONE:
3889 *val = 0;
3890 break;
3891 default:
3892 return -EINVAL;
3893 }
3894
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003895 /*
3896 * When the pipe CRC tap point is after the transcoders we need
3897 * to tweak symbol-level features to produce a deterministic series of
3898 * symbols for a given frame. We need to reset those features only once
3899 * a frame (instead of every nth symbol):
3900 * - DC-balance: used to ensure a better clock recovery from the data
3901 * link (SDVO)
3902 * - DisplayPort scrambling: used for EMI reduction
3903 */
3904 if (need_stable_symbols) {
3905 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3906
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003907 tmp |= DC_BALANCE_RESET_VLV;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003908 switch (pipe) {
3909 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003910 tmp |= PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003911 break;
3912 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003913 tmp |= PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02003914 break;
3915 case PIPE_C:
3916 tmp |= PIPE_C_SCRAMBLE_RESET;
3917 break;
3918 default:
3919 return -EINVAL;
3920 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01003921 I915_WRITE(PORT_DFT2_G4X, tmp);
3922 }
3923
Daniel Vetter7ac01292013-10-18 16:37:06 +02003924 return 0;
3925}
3926
David Weinehall36cdd012016-08-22 13:59:31 +03003927static int i9xx_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetter46a19182013-11-01 10:50:20 +01003928 enum pipe pipe,
3929 enum intel_pipe_crc_source *source,
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003930 uint32_t *val)
3931{
Daniel Vetter84093602013-11-01 10:50:21 +01003932 bool need_stable_symbols = false;
3933
Daniel Vetter46a19182013-11-01 10:50:20 +01003934 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO) {
David Weinehall36cdd012016-08-22 13:59:31 +03003935 int ret = i9xx_pipe_crc_auto_source(dev_priv, pipe, source);
Daniel Vetter46a19182013-11-01 10:50:20 +01003936 if (ret)
3937 return ret;
3938 }
3939
3940 switch (*source) {
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003941 case INTEL_PIPE_CRC_SOURCE_PIPE:
3942 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_I9XX;
3943 break;
3944 case INTEL_PIPE_CRC_SOURCE_TV:
David Weinehall36cdd012016-08-22 13:59:31 +03003945 if (!SUPPORTS_TV(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003946 return -EINVAL;
3947 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_TV_PRE;
3948 break;
3949 case INTEL_PIPE_CRC_SOURCE_DP_B:
David Weinehall36cdd012016-08-22 13:59:31 +03003950 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003951 return -EINVAL;
3952 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_B_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003953 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003954 break;
3955 case INTEL_PIPE_CRC_SOURCE_DP_C:
David Weinehall36cdd012016-08-22 13:59:31 +03003956 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003957 return -EINVAL;
3958 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_C_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003959 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003960 break;
3961 case INTEL_PIPE_CRC_SOURCE_DP_D:
David Weinehall36cdd012016-08-22 13:59:31 +03003962 if (!IS_G4X(dev_priv))
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003963 return -EINVAL;
3964 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_DP_D_G4X;
Daniel Vetter84093602013-11-01 10:50:21 +01003965 need_stable_symbols = true;
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003966 break;
3967 case INTEL_PIPE_CRC_SOURCE_NONE:
3968 *val = 0;
3969 break;
3970 default:
3971 return -EINVAL;
3972 }
3973
Daniel Vetter84093602013-11-01 10:50:21 +01003974 /*
3975 * When the pipe CRC tap point is after the transcoders we need
3976 * to tweak symbol-level features to produce a deterministic series of
3977 * symbols for a given frame. We need to reset those features only once
3978 * a frame (instead of every nth symbol):
3979 * - DC-balance: used to ensure a better clock recovery from the data
3980 * link (SDVO)
3981 * - DisplayPort scrambling: used for EMI reduction
3982 */
3983 if (need_stable_symbols) {
3984 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
3985
David Weinehall36cdd012016-08-22 13:59:31 +03003986 WARN_ON(!IS_G4X(dev_priv));
Daniel Vetter84093602013-11-01 10:50:21 +01003987
3988 I915_WRITE(PORT_DFT_I9XX,
3989 I915_READ(PORT_DFT_I9XX) | DC_BALANCE_RESET);
3990
3991 if (pipe == PIPE_A)
3992 tmp |= PIPE_A_SCRAMBLE_RESET;
3993 else
3994 tmp |= PIPE_B_SCRAMBLE_RESET;
3995
3996 I915_WRITE(PORT_DFT2_G4X, tmp);
3997 }
3998
Daniel Vetter4b79ebf2013-10-16 22:55:59 +02003999 return 0;
4000}
4001
David Weinehall36cdd012016-08-22 13:59:31 +03004002static void vlv_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004003 enum pipe pipe)
4004{
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004005 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4006
Ville Syrjäläeb736672014-12-09 21:28:28 +02004007 switch (pipe) {
4008 case PIPE_A:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004009 tmp &= ~PIPE_A_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02004010 break;
4011 case PIPE_B:
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004012 tmp &= ~PIPE_B_SCRAMBLE_RESET;
Ville Syrjäläeb736672014-12-09 21:28:28 +02004013 break;
4014 case PIPE_C:
4015 tmp &= ~PIPE_C_SCRAMBLE_RESET;
4016 break;
4017 default:
4018 return;
4019 }
Daniel Vetter8d2f24c2013-11-01 10:50:22 +01004020 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK))
4021 tmp &= ~DC_BALANCE_RESET_VLV;
4022 I915_WRITE(PORT_DFT2_G4X, tmp);
4023
4024}
4025
David Weinehall36cdd012016-08-22 13:59:31 +03004026static void g4x_undo_pipe_scramble_reset(struct drm_i915_private *dev_priv,
Daniel Vetter84093602013-11-01 10:50:21 +01004027 enum pipe pipe)
4028{
Daniel Vetter84093602013-11-01 10:50:21 +01004029 uint32_t tmp = I915_READ(PORT_DFT2_G4X);
4030
4031 if (pipe == PIPE_A)
4032 tmp &= ~PIPE_A_SCRAMBLE_RESET;
4033 else
4034 tmp &= ~PIPE_B_SCRAMBLE_RESET;
4035 I915_WRITE(PORT_DFT2_G4X, tmp);
4036
4037 if (!(tmp & PIPE_SCRAMBLE_RESET_MASK)) {
4038 I915_WRITE(PORT_DFT_I9XX,
4039 I915_READ(PORT_DFT_I9XX) & ~DC_BALANCE_RESET);
4040 }
4041}
4042
Daniel Vetter46a19182013-11-01 10:50:20 +01004043static int ilk_pipe_crc_ctl_reg(enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004044 uint32_t *val)
4045{
Daniel Vetter46a19182013-11-01 10:50:20 +01004046 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4047 *source = INTEL_PIPE_CRC_SOURCE_PIPE;
4048
4049 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004050 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4051 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_ILK;
4052 break;
4053 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4054 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_ILK;
4055 break;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004056 case INTEL_PIPE_CRC_SOURCE_PIPE:
4057 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PIPE_ILK;
4058 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004059 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004060 *val = 0;
4061 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004062 default:
4063 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004064 }
4065
4066 return 0;
4067}
4068
David Weinehall36cdd012016-08-22 13:59:31 +03004069static void hsw_trans_edp_pipe_A_crc_wa(struct drm_i915_private *dev_priv,
4070 bool enable)
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004071{
David Weinehall36cdd012016-08-22 13:59:31 +03004072 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä98187832016-10-31 22:37:10 +02004073 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, PIPE_A);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004074 struct intel_crtc_state *pipe_config;
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004075 struct drm_atomic_state *state;
4076 int ret = 0;
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004077
4078 drm_modeset_lock_all(dev);
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004079 state = drm_atomic_state_alloc(dev);
4080 if (!state) {
4081 ret = -ENOMEM;
4082 goto out;
4083 }
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004084
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004085 state->acquire_ctx = drm_modeset_legacy_acquire_ctx(&crtc->base);
4086 pipe_config = intel_atomic_get_crtc_state(state, crtc);
4087 if (IS_ERR(pipe_config)) {
4088 ret = PTR_ERR(pipe_config);
4089 goto out;
4090 }
4091
4092 pipe_config->pch_pfit.force_thru = enable;
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004093 if (pipe_config->cpu_transcoder == TRANSCODER_EDP &&
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004094 pipe_config->pch_pfit.enabled != enable)
4095 pipe_config->base.connectors_changed = true;
Maarten Lankhorst1b509252015-06-01 12:49:48 +02004096
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004097 ret = drm_atomic_commit(state);
4098out:
Maarten Lankhorstc4e2d042015-08-05 12:36:59 +02004099 WARN(ret, "Toggling workaround to %i returns %i\n", enable, ret);
Chris Wilson08536952016-10-14 13:18:18 +01004100 drm_modeset_unlock_all(dev);
4101 drm_atomic_state_put(state);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004102}
4103
David Weinehall36cdd012016-08-22 13:59:31 +03004104static int ivb_pipe_crc_ctl_reg(struct drm_i915_private *dev_priv,
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004105 enum pipe pipe,
4106 enum intel_pipe_crc_source *source,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004107 uint32_t *val)
4108{
Daniel Vetter46a19182013-11-01 10:50:20 +01004109 if (*source == INTEL_PIPE_CRC_SOURCE_AUTO)
4110 *source = INTEL_PIPE_CRC_SOURCE_PF;
4111
4112 switch (*source) {
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004113 case INTEL_PIPE_CRC_SOURCE_PLANE1:
4114 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PRIMARY_IVB;
4115 break;
4116 case INTEL_PIPE_CRC_SOURCE_PLANE2:
4117 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_SPRITE_IVB;
4118 break;
4119 case INTEL_PIPE_CRC_SOURCE_PF:
David Weinehall36cdd012016-08-22 13:59:31 +03004120 if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4121 hsw_trans_edp_pipe_A_crc_wa(dev_priv, true);
Daniel Vetterfabf6e52014-05-29 14:10:22 +02004122
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004123 *val = PIPE_CRC_ENABLE | PIPE_CRC_SOURCE_PF_IVB;
4124 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004125 case INTEL_PIPE_CRC_SOURCE_NONE:
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004126 *val = 0;
4127 break;
Daniel Vetter3d099a02013-10-16 22:55:58 +02004128 default:
4129 return -EINVAL;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004130 }
4131
4132 return 0;
4133}
4134
David Weinehall36cdd012016-08-22 13:59:31 +03004135static int pipe_crc_set_source(struct drm_i915_private *dev_priv,
4136 enum pipe pipe,
Daniel Vetter926321d2013-10-16 13:30:34 +02004137 enum intel_pipe_crc_source source)
4138{
Damien Lespiaucc3da172013-10-15 18:55:31 +01004139 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Ville Syrjäläb91eb5c2016-10-31 22:37:09 +02004140 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
Imre Deake1296492016-02-12 18:55:17 +02004141 enum intel_display_power_domain power_domain;
Borislav Petkov432f3342013-11-21 16:49:46 +01004142 u32 val = 0; /* shut up gcc */
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004143 int ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004144
Damien Lespiaucc3da172013-10-15 18:55:31 +01004145 if (pipe_crc->source == source)
4146 return 0;
4147
Damien Lespiauae676fc2013-10-15 18:55:32 +01004148 /* forbid changing the source without going back to 'none' */
4149 if (pipe_crc->source && source)
4150 return -EINVAL;
4151
Imre Deake1296492016-02-12 18:55:17 +02004152 power_domain = POWER_DOMAIN_PIPE(pipe);
4153 if (!intel_display_power_get_if_enabled(dev_priv, power_domain)) {
Daniel Vetter9d8b0582014-11-25 14:00:40 +01004154 DRM_DEBUG_KMS("Trying to capture CRC while pipe is off\n");
4155 return -EIO;
4156 }
4157
David Weinehall36cdd012016-08-22 13:59:31 +03004158 if (IS_GEN2(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004159 ret = i8xx_pipe_crc_ctl_reg(&source, &val);
David Weinehall36cdd012016-08-22 13:59:31 +03004160 else if (INTEL_GEN(dev_priv) < 5)
4161 ret = i9xx_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4162 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4163 ret = vlv_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
4164 else if (IS_GEN5(dev_priv) || IS_GEN6(dev_priv))
Daniel Vetter46a19182013-11-01 10:50:20 +01004165 ret = ilk_pipe_crc_ctl_reg(&source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004166 else
David Weinehall36cdd012016-08-22 13:59:31 +03004167 ret = ivb_pipe_crc_ctl_reg(dev_priv, pipe, &source, &val);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004168
4169 if (ret != 0)
Imre Deake1296492016-02-12 18:55:17 +02004170 goto out;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004171
Damien Lespiau4b584362013-10-15 18:55:33 +01004172 /* none -> real source transition */
4173 if (source) {
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004174 struct intel_pipe_crc_entry *entries;
4175
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004176 DRM_DEBUG_DRIVER("collecting CRCs for pipe %c, %s\n",
4177 pipe_name(pipe), pipe_crc_source_name(source));
4178
Ville Syrjälä3cf54b32014-12-09 21:28:31 +02004179 entries = kcalloc(INTEL_PIPE_CRC_ENTRIES_NR,
4180 sizeof(pipe_crc->entries[0]),
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004181 GFP_KERNEL);
Imre Deake1296492016-02-12 18:55:17 +02004182 if (!entries) {
4183 ret = -ENOMEM;
4184 goto out;
4185 }
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004186
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004187 /*
4188 * When IPS gets enabled, the pipe CRC changes. Since IPS gets
4189 * enabled and disabled dynamically based on package C states,
4190 * user space can't make reliable use of the CRCs, so let's just
4191 * completely disable it.
4192 */
4193 hsw_disable_ips(crtc);
4194
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004195 spin_lock_irq(&pipe_crc->lock);
Daniel Vetter64387b62014-12-10 11:00:29 +01004196 kfree(pipe_crc->entries);
Ville Syrjälä4252fbc2014-12-09 21:28:30 +02004197 pipe_crc->entries = entries;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004198 pipe_crc->head = 0;
4199 pipe_crc->tail = 0;
4200 spin_unlock_irq(&pipe_crc->lock);
Damien Lespiau4b584362013-10-15 18:55:33 +01004201 }
4202
Damien Lespiaucc3da172013-10-15 18:55:31 +01004203 pipe_crc->source = source;
Daniel Vetter926321d2013-10-16 13:30:34 +02004204
Daniel Vetter926321d2013-10-16 13:30:34 +02004205 I915_WRITE(PIPE_CRC_CTL(pipe), val);
4206 POSTING_READ(PIPE_CRC_CTL(pipe));
4207
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004208 /* real source -> none transition */
4209 if (source == INTEL_PIPE_CRC_SOURCE_NONE) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004210 struct intel_pipe_crc_entry *entries;
Ville Syrjälä98187832016-10-31 22:37:10 +02004211 struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv,
4212 pipe);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004213
Damien Lespiau7cd6ccf2013-10-15 18:55:38 +01004214 DRM_DEBUG_DRIVER("stopping CRCs for pipe %c\n",
4215 pipe_name(pipe));
4216
Daniel Vettera33d7102014-06-06 08:22:08 +02004217 drm_modeset_lock(&crtc->base.mutex, NULL);
Maarten Lankhorstf77076c2015-06-01 12:50:08 +02004218 if (crtc->base.state->active)
Ville Syrjälä0f0f74b2016-10-31 22:37:06 +02004219 intel_wait_for_vblank(dev_priv, pipe);
Daniel Vettera33d7102014-06-06 08:22:08 +02004220 drm_modeset_unlock(&crtc->base.mutex);
Daniel Vetterbcf17ab2013-10-16 22:55:50 +02004221
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004222 spin_lock_irq(&pipe_crc->lock);
4223 entries = pipe_crc->entries;
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004224 pipe_crc->entries = NULL;
Ville Syrjälä9ad6d992014-12-09 21:28:32 +02004225 pipe_crc->head = 0;
4226 pipe_crc->tail = 0;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01004227 spin_unlock_irq(&pipe_crc->lock);
4228
4229 kfree(entries);
Daniel Vetter84093602013-11-01 10:50:21 +01004230
David Weinehall36cdd012016-08-22 13:59:31 +03004231 if (IS_G4X(dev_priv))
4232 g4x_undo_pipe_scramble_reset(dev_priv, pipe);
4233 else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
4234 vlv_undo_pipe_scramble_reset(dev_priv, pipe);
4235 else if (IS_HASWELL(dev_priv) && pipe == PIPE_A)
4236 hsw_trans_edp_pipe_A_crc_wa(dev_priv, false);
Paulo Zanoni8c740dc2014-10-17 18:42:03 -03004237
4238 hsw_enable_ips(crtc);
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01004239 }
4240
Imre Deake1296492016-02-12 18:55:17 +02004241 ret = 0;
4242
4243out:
4244 intel_display_power_put(dev_priv, power_domain);
4245
4246 return ret;
Daniel Vetter926321d2013-10-16 13:30:34 +02004247}
4248
4249/*
4250 * Parse pipe CRC command strings:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004251 * command: wsp* object wsp+ name wsp+ source wsp*
4252 * object: 'pipe'
4253 * name: (A | B | C)
Daniel Vetter926321d2013-10-16 13:30:34 +02004254 * source: (none | plane1 | plane2 | pf)
4255 * wsp: (#0x20 | #0x9 | #0xA)+
4256 *
4257 * eg.:
Damien Lespiaub94dec82013-10-15 18:55:35 +01004258 * "pipe A plane1" -> Start CRC computations on plane1 of pipe A
4259 * "pipe A none" -> Stop CRC
Daniel Vetter926321d2013-10-16 13:30:34 +02004260 */
Damien Lespiaubd9db022013-10-15 18:55:36 +01004261static int display_crc_ctl_tokenize(char *buf, char *words[], int max_words)
Daniel Vetter926321d2013-10-16 13:30:34 +02004262{
4263 int n_words = 0;
4264
4265 while (*buf) {
4266 char *end;
4267
4268 /* skip leading white space */
4269 buf = skip_spaces(buf);
4270 if (!*buf)
4271 break; /* end of buffer */
4272
4273 /* find end of word */
4274 for (end = buf; *end && !isspace(*end); end++)
4275 ;
4276
4277 if (n_words == max_words) {
4278 DRM_DEBUG_DRIVER("too many words, allowed <= %d\n",
4279 max_words);
4280 return -EINVAL; /* ran out of words[] before bytes */
4281 }
4282
4283 if (*end)
4284 *end++ = '\0';
4285 words[n_words++] = buf;
4286 buf = end;
4287 }
4288
4289 return n_words;
4290}
4291
Damien Lespiaub94dec82013-10-15 18:55:35 +01004292enum intel_pipe_crc_object {
4293 PIPE_CRC_OBJECT_PIPE,
4294};
4295
Daniel Vettere8dfcf72013-10-16 11:51:54 +02004296static const char * const pipe_crc_objects[] = {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004297 "pipe",
4298};
4299
4300static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004301display_crc_ctl_parse_object(const char *buf, enum intel_pipe_crc_object *o)
Damien Lespiaub94dec82013-10-15 18:55:35 +01004302{
4303 int i;
4304
4305 for (i = 0; i < ARRAY_SIZE(pipe_crc_objects); i++)
4306 if (!strcmp(buf, pipe_crc_objects[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004307 *o = i;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004308 return 0;
4309 }
4310
4311 return -EINVAL;
4312}
4313
Damien Lespiaubd9db022013-10-15 18:55:36 +01004314static int display_crc_ctl_parse_pipe(const char *buf, enum pipe *pipe)
Daniel Vetter926321d2013-10-16 13:30:34 +02004315{
4316 const char name = buf[0];
4317
4318 if (name < 'A' || name >= pipe_name(I915_MAX_PIPES))
4319 return -EINVAL;
4320
4321 *pipe = name - 'A';
4322
4323 return 0;
4324}
4325
4326static int
Damien Lespiaubd9db022013-10-15 18:55:36 +01004327display_crc_ctl_parse_source(const char *buf, enum intel_pipe_crc_source *s)
Daniel Vetter926321d2013-10-16 13:30:34 +02004328{
4329 int i;
4330
4331 for (i = 0; i < ARRAY_SIZE(pipe_crc_sources); i++)
4332 if (!strcmp(buf, pipe_crc_sources[i])) {
Damien Lespiaubd9db022013-10-15 18:55:36 +01004333 *s = i;
Daniel Vetter926321d2013-10-16 13:30:34 +02004334 return 0;
4335 }
4336
4337 return -EINVAL;
4338}
4339
David Weinehall36cdd012016-08-22 13:59:31 +03004340static int display_crc_ctl_parse(struct drm_i915_private *dev_priv,
4341 char *buf, size_t len)
Daniel Vetter926321d2013-10-16 13:30:34 +02004342{
Damien Lespiaub94dec82013-10-15 18:55:35 +01004343#define N_WORDS 3
Daniel Vetter926321d2013-10-16 13:30:34 +02004344 int n_words;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004345 char *words[N_WORDS];
Daniel Vetter926321d2013-10-16 13:30:34 +02004346 enum pipe pipe;
Damien Lespiaub94dec82013-10-15 18:55:35 +01004347 enum intel_pipe_crc_object object;
Daniel Vetter926321d2013-10-16 13:30:34 +02004348 enum intel_pipe_crc_source source;
4349
Damien Lespiaubd9db022013-10-15 18:55:36 +01004350 n_words = display_crc_ctl_tokenize(buf, words, N_WORDS);
Damien Lespiaub94dec82013-10-15 18:55:35 +01004351 if (n_words != N_WORDS) {
4352 DRM_DEBUG_DRIVER("tokenize failed, a command is %d words\n",
4353 N_WORDS);
Daniel Vetter926321d2013-10-16 13:30:34 +02004354 return -EINVAL;
4355 }
4356
Damien Lespiaubd9db022013-10-15 18:55:36 +01004357 if (display_crc_ctl_parse_object(words[0], &object) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004358 DRM_DEBUG_DRIVER("unknown object %s\n", words[0]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004359 return -EINVAL;
4360 }
4361
Damien Lespiaubd9db022013-10-15 18:55:36 +01004362 if (display_crc_ctl_parse_pipe(words[1], &pipe) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004363 DRM_DEBUG_DRIVER("unknown pipe %s\n", words[1]);
4364 return -EINVAL;
4365 }
4366
Damien Lespiaubd9db022013-10-15 18:55:36 +01004367 if (display_crc_ctl_parse_source(words[2], &source) < 0) {
Damien Lespiaub94dec82013-10-15 18:55:35 +01004368 DRM_DEBUG_DRIVER("unknown source %s\n", words[2]);
Daniel Vetter926321d2013-10-16 13:30:34 +02004369 return -EINVAL;
4370 }
4371
David Weinehall36cdd012016-08-22 13:59:31 +03004372 return pipe_crc_set_source(dev_priv, pipe, source);
Daniel Vetter926321d2013-10-16 13:30:34 +02004373}
4374
Damien Lespiaubd9db022013-10-15 18:55:36 +01004375static ssize_t display_crc_ctl_write(struct file *file, const char __user *ubuf,
4376 size_t len, loff_t *offp)
Daniel Vetter926321d2013-10-16 13:30:34 +02004377{
4378 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004379 struct drm_i915_private *dev_priv = m->private;
Daniel Vetter926321d2013-10-16 13:30:34 +02004380 char *tmpbuf;
4381 int ret;
4382
4383 if (len == 0)
4384 return 0;
4385
4386 if (len > PAGE_SIZE - 1) {
4387 DRM_DEBUG_DRIVER("expected <%lu bytes into pipe crc control\n",
4388 PAGE_SIZE);
4389 return -E2BIG;
4390 }
4391
4392 tmpbuf = kmalloc(len + 1, GFP_KERNEL);
4393 if (!tmpbuf)
4394 return -ENOMEM;
4395
4396 if (copy_from_user(tmpbuf, ubuf, len)) {
4397 ret = -EFAULT;
4398 goto out;
4399 }
4400 tmpbuf[len] = '\0';
4401
David Weinehall36cdd012016-08-22 13:59:31 +03004402 ret = display_crc_ctl_parse(dev_priv, tmpbuf, len);
Daniel Vetter926321d2013-10-16 13:30:34 +02004403
4404out:
4405 kfree(tmpbuf);
4406 if (ret < 0)
4407 return ret;
4408
4409 *offp += len;
4410 return len;
4411}
4412
Damien Lespiaubd9db022013-10-15 18:55:36 +01004413static const struct file_operations i915_display_crc_ctl_fops = {
Daniel Vetter926321d2013-10-16 13:30:34 +02004414 .owner = THIS_MODULE,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004415 .open = display_crc_ctl_open,
Daniel Vetter926321d2013-10-16 13:30:34 +02004416 .read = seq_read,
4417 .llseek = seq_lseek,
4418 .release = single_release,
Damien Lespiaubd9db022013-10-15 18:55:36 +01004419 .write = display_crc_ctl_write
Daniel Vetter926321d2013-10-16 13:30:34 +02004420};
4421
Todd Previteeb3394fa2015-04-18 00:04:19 -07004422static ssize_t i915_displayport_test_active_write(struct file *file,
David Weinehall36cdd012016-08-22 13:59:31 +03004423 const char __user *ubuf,
4424 size_t len, loff_t *offp)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004425{
4426 char *input_buffer;
4427 int status = 0;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004428 struct drm_device *dev;
4429 struct drm_connector *connector;
4430 struct list_head *connector_list;
4431 struct intel_dp *intel_dp;
4432 int val = 0;
4433
Sudip Mukherjee9aaffa32015-07-21 17:36:45 +05304434 dev = ((struct seq_file *)file->private_data)->private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004435
Todd Previteeb3394fa2015-04-18 00:04:19 -07004436 connector_list = &dev->mode_config.connector_list;
4437
4438 if (len == 0)
4439 return 0;
4440
4441 input_buffer = kmalloc(len + 1, GFP_KERNEL);
4442 if (!input_buffer)
4443 return -ENOMEM;
4444
4445 if (copy_from_user(input_buffer, ubuf, len)) {
4446 status = -EFAULT;
4447 goto out;
4448 }
4449
4450 input_buffer[len] = '\0';
4451 DRM_DEBUG_DRIVER("Copied %d bytes from user\n", (unsigned int)len);
4452
4453 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004454 if (connector->connector_type !=
4455 DRM_MODE_CONNECTOR_DisplayPort)
4456 continue;
4457
Sudip Mukherjeeb8bb08e2015-07-21 17:36:46 +05304458 if (connector->status == connector_status_connected &&
Todd Previteeb3394fa2015-04-18 00:04:19 -07004459 connector->encoder != NULL) {
4460 intel_dp = enc_to_intel_dp(connector->encoder);
4461 status = kstrtoint(input_buffer, 10, &val);
4462 if (status < 0)
4463 goto out;
4464 DRM_DEBUG_DRIVER("Got %d for test active\n", val);
4465 /* To prevent erroneous activation of the compliance
4466 * testing code, only accept an actual value of 1 here
4467 */
4468 if (val == 1)
4469 intel_dp->compliance_test_active = 1;
4470 else
4471 intel_dp->compliance_test_active = 0;
4472 }
4473 }
4474out:
4475 kfree(input_buffer);
4476 if (status < 0)
4477 return status;
4478
4479 *offp += len;
4480 return len;
4481}
4482
4483static int i915_displayport_test_active_show(struct seq_file *m, void *data)
4484{
4485 struct drm_device *dev = m->private;
4486 struct drm_connector *connector;
4487 struct list_head *connector_list = &dev->mode_config.connector_list;
4488 struct intel_dp *intel_dp;
4489
Todd Previteeb3394fa2015-04-18 00:04:19 -07004490 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004491 if (connector->connector_type !=
4492 DRM_MODE_CONNECTOR_DisplayPort)
4493 continue;
4494
4495 if (connector->status == connector_status_connected &&
4496 connector->encoder != NULL) {
4497 intel_dp = enc_to_intel_dp(connector->encoder);
4498 if (intel_dp->compliance_test_active)
4499 seq_puts(m, "1");
4500 else
4501 seq_puts(m, "0");
4502 } else
4503 seq_puts(m, "0");
4504 }
4505
4506 return 0;
4507}
4508
4509static int i915_displayport_test_active_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004510 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004511{
David Weinehall36cdd012016-08-22 13:59:31 +03004512 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004513
David Weinehall36cdd012016-08-22 13:59:31 +03004514 return single_open(file, i915_displayport_test_active_show,
4515 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004516}
4517
4518static const struct file_operations i915_displayport_test_active_fops = {
4519 .owner = THIS_MODULE,
4520 .open = i915_displayport_test_active_open,
4521 .read = seq_read,
4522 .llseek = seq_lseek,
4523 .release = single_release,
4524 .write = i915_displayport_test_active_write
4525};
4526
4527static int i915_displayport_test_data_show(struct seq_file *m, void *data)
4528{
4529 struct drm_device *dev = m->private;
4530 struct drm_connector *connector;
4531 struct list_head *connector_list = &dev->mode_config.connector_list;
4532 struct intel_dp *intel_dp;
4533
Todd Previteeb3394fa2015-04-18 00:04:19 -07004534 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004535 if (connector->connector_type !=
4536 DRM_MODE_CONNECTOR_DisplayPort)
4537 continue;
4538
4539 if (connector->status == connector_status_connected &&
4540 connector->encoder != NULL) {
4541 intel_dp = enc_to_intel_dp(connector->encoder);
4542 seq_printf(m, "%lx", intel_dp->compliance_test_data);
4543 } else
4544 seq_puts(m, "0");
4545 }
4546
4547 return 0;
4548}
4549static int i915_displayport_test_data_open(struct inode *inode,
David Weinehall36cdd012016-08-22 13:59:31 +03004550 struct file *file)
Todd Previteeb3394fa2015-04-18 00:04:19 -07004551{
David Weinehall36cdd012016-08-22 13:59:31 +03004552 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004553
David Weinehall36cdd012016-08-22 13:59:31 +03004554 return single_open(file, i915_displayport_test_data_show,
4555 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004556}
4557
4558static const struct file_operations i915_displayport_test_data_fops = {
4559 .owner = THIS_MODULE,
4560 .open = i915_displayport_test_data_open,
4561 .read = seq_read,
4562 .llseek = seq_lseek,
4563 .release = single_release
4564};
4565
4566static int i915_displayport_test_type_show(struct seq_file *m, void *data)
4567{
4568 struct drm_device *dev = m->private;
4569 struct drm_connector *connector;
4570 struct list_head *connector_list = &dev->mode_config.connector_list;
4571 struct intel_dp *intel_dp;
4572
Todd Previteeb3394fa2015-04-18 00:04:19 -07004573 list_for_each_entry(connector, connector_list, head) {
Todd Previteeb3394fa2015-04-18 00:04:19 -07004574 if (connector->connector_type !=
4575 DRM_MODE_CONNECTOR_DisplayPort)
4576 continue;
4577
4578 if (connector->status == connector_status_connected &&
4579 connector->encoder != NULL) {
4580 intel_dp = enc_to_intel_dp(connector->encoder);
4581 seq_printf(m, "%02lx", intel_dp->compliance_test_type);
4582 } else
4583 seq_puts(m, "0");
4584 }
4585
4586 return 0;
4587}
4588
4589static int i915_displayport_test_type_open(struct inode *inode,
4590 struct file *file)
4591{
David Weinehall36cdd012016-08-22 13:59:31 +03004592 struct drm_i915_private *dev_priv = inode->i_private;
Todd Previteeb3394fa2015-04-18 00:04:19 -07004593
David Weinehall36cdd012016-08-22 13:59:31 +03004594 return single_open(file, i915_displayport_test_type_show,
4595 &dev_priv->drm);
Todd Previteeb3394fa2015-04-18 00:04:19 -07004596}
4597
4598static const struct file_operations i915_displayport_test_type_fops = {
4599 .owner = THIS_MODULE,
4600 .open = i915_displayport_test_type_open,
4601 .read = seq_read,
4602 .llseek = seq_lseek,
4603 .release = single_release
4604};
4605
Damien Lespiau97e94b22014-11-04 17:06:50 +00004606static void wm_latency_show(struct seq_file *m, const uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004607{
David Weinehall36cdd012016-08-22 13:59:31 +03004608 struct drm_i915_private *dev_priv = m->private;
4609 struct drm_device *dev = &dev_priv->drm;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004610 int level;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004611 int num_levels;
4612
David Weinehall36cdd012016-08-22 13:59:31 +03004613 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004614 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004615 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004616 num_levels = 1;
4617 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004618 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004619
4620 drm_modeset_lock_all(dev);
4621
4622 for (level = 0; level < num_levels; level++) {
4623 unsigned int latency = wm[level];
4624
Damien Lespiau97e94b22014-11-04 17:06:50 +00004625 /*
4626 * - WM1+ latency values in 0.5us units
Ville Syrjäläde38b952015-06-24 22:00:09 +03004627 * - latencies are in us on gen9/vlv/chv
Damien Lespiau97e94b22014-11-04 17:06:50 +00004628 */
David Weinehall36cdd012016-08-22 13:59:31 +03004629 if (INTEL_GEN(dev_priv) >= 9 || IS_VALLEYVIEW(dev_priv) ||
4630 IS_CHERRYVIEW(dev_priv))
Damien Lespiau97e94b22014-11-04 17:06:50 +00004631 latency *= 10;
4632 else if (level > 0)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004633 latency *= 5;
4634
4635 seq_printf(m, "WM%d %u (%u.%u usec)\n",
Damien Lespiau97e94b22014-11-04 17:06:50 +00004636 level, wm[level], latency / 10, latency % 10);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004637 }
4638
4639 drm_modeset_unlock_all(dev);
4640}
4641
4642static int pri_wm_latency_show(struct seq_file *m, void *data)
4643{
David Weinehall36cdd012016-08-22 13:59:31 +03004644 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004645 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004646
David Weinehall36cdd012016-08-22 13:59:31 +03004647 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004648 latencies = dev_priv->wm.skl_latency;
4649 else
David Weinehall36cdd012016-08-22 13:59:31 +03004650 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004651
4652 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004653
4654 return 0;
4655}
4656
4657static int spr_wm_latency_show(struct seq_file *m, void *data)
4658{
David Weinehall36cdd012016-08-22 13:59:31 +03004659 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004660 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004661
David Weinehall36cdd012016-08-22 13:59:31 +03004662 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004663 latencies = dev_priv->wm.skl_latency;
4664 else
David Weinehall36cdd012016-08-22 13:59:31 +03004665 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004666
4667 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004668
4669 return 0;
4670}
4671
4672static int cur_wm_latency_show(struct seq_file *m, void *data)
4673{
David Weinehall36cdd012016-08-22 13:59:31 +03004674 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004675 const uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004676
David Weinehall36cdd012016-08-22 13:59:31 +03004677 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004678 latencies = dev_priv->wm.skl_latency;
4679 else
David Weinehall36cdd012016-08-22 13:59:31 +03004680 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004681
4682 wm_latency_show(m, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004683
4684 return 0;
4685}
4686
4687static int pri_wm_latency_open(struct inode *inode, struct file *file)
4688{
David Weinehall36cdd012016-08-22 13:59:31 +03004689 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004690
David Weinehall36cdd012016-08-22 13:59:31 +03004691 if (INTEL_GEN(dev_priv) < 5)
Ville Syrjälä369a1342014-01-22 14:36:08 +02004692 return -ENODEV;
4693
David Weinehall36cdd012016-08-22 13:59:31 +03004694 return single_open(file, pri_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004695}
4696
4697static int spr_wm_latency_open(struct inode *inode, struct file *file)
4698{
David Weinehall36cdd012016-08-22 13:59:31 +03004699 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004700
David Weinehall36cdd012016-08-22 13:59:31 +03004701 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004702 return -ENODEV;
4703
David Weinehall36cdd012016-08-22 13:59:31 +03004704 return single_open(file, spr_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004705}
4706
4707static int cur_wm_latency_open(struct inode *inode, struct file *file)
4708{
David Weinehall36cdd012016-08-22 13:59:31 +03004709 struct drm_i915_private *dev_priv = inode->i_private;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004710
David Weinehall36cdd012016-08-22 13:59:31 +03004711 if (HAS_GMCH_DISPLAY(dev_priv))
Ville Syrjälä369a1342014-01-22 14:36:08 +02004712 return -ENODEV;
4713
David Weinehall36cdd012016-08-22 13:59:31 +03004714 return single_open(file, cur_wm_latency_show, dev_priv);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004715}
4716
4717static ssize_t wm_latency_write(struct file *file, const char __user *ubuf,
Damien Lespiau97e94b22014-11-04 17:06:50 +00004718 size_t len, loff_t *offp, uint16_t wm[8])
Ville Syrjälä369a1342014-01-22 14:36:08 +02004719{
4720 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004721 struct drm_i915_private *dev_priv = m->private;
4722 struct drm_device *dev = &dev_priv->drm;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004723 uint16_t new[8] = { 0 };
Ville Syrjäläde38b952015-06-24 22:00:09 +03004724 int num_levels;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004725 int level;
4726 int ret;
4727 char tmp[32];
4728
David Weinehall36cdd012016-08-22 13:59:31 +03004729 if (IS_CHERRYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004730 num_levels = 3;
David Weinehall36cdd012016-08-22 13:59:31 +03004731 else if (IS_VALLEYVIEW(dev_priv))
Ville Syrjäläde38b952015-06-24 22:00:09 +03004732 num_levels = 1;
4733 else
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01004734 num_levels = ilk_wm_max_level(dev_priv) + 1;
Ville Syrjäläde38b952015-06-24 22:00:09 +03004735
Ville Syrjälä369a1342014-01-22 14:36:08 +02004736 if (len >= sizeof(tmp))
4737 return -EINVAL;
4738
4739 if (copy_from_user(tmp, ubuf, len))
4740 return -EFAULT;
4741
4742 tmp[len] = '\0';
4743
Damien Lespiau97e94b22014-11-04 17:06:50 +00004744 ret = sscanf(tmp, "%hu %hu %hu %hu %hu %hu %hu %hu",
4745 &new[0], &new[1], &new[2], &new[3],
4746 &new[4], &new[5], &new[6], &new[7]);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004747 if (ret != num_levels)
4748 return -EINVAL;
4749
4750 drm_modeset_lock_all(dev);
4751
4752 for (level = 0; level < num_levels; level++)
4753 wm[level] = new[level];
4754
4755 drm_modeset_unlock_all(dev);
4756
4757 return len;
4758}
4759
4760
4761static ssize_t pri_wm_latency_write(struct file *file, const char __user *ubuf,
4762 size_t len, loff_t *offp)
4763{
4764 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004765 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004766 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004767
David Weinehall36cdd012016-08-22 13:59:31 +03004768 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004769 latencies = dev_priv->wm.skl_latency;
4770 else
David Weinehall36cdd012016-08-22 13:59:31 +03004771 latencies = dev_priv->wm.pri_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004772
4773 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004774}
4775
4776static ssize_t spr_wm_latency_write(struct file *file, const char __user *ubuf,
4777 size_t len, loff_t *offp)
4778{
4779 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004780 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004781 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004782
David Weinehall36cdd012016-08-22 13:59:31 +03004783 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004784 latencies = dev_priv->wm.skl_latency;
4785 else
David Weinehall36cdd012016-08-22 13:59:31 +03004786 latencies = dev_priv->wm.spr_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004787
4788 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004789}
4790
4791static ssize_t cur_wm_latency_write(struct file *file, const char __user *ubuf,
4792 size_t len, loff_t *offp)
4793{
4794 struct seq_file *m = file->private_data;
David Weinehall36cdd012016-08-22 13:59:31 +03004795 struct drm_i915_private *dev_priv = m->private;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004796 uint16_t *latencies;
Ville Syrjälä369a1342014-01-22 14:36:08 +02004797
David Weinehall36cdd012016-08-22 13:59:31 +03004798 if (INTEL_GEN(dev_priv) >= 9)
Damien Lespiau97e94b22014-11-04 17:06:50 +00004799 latencies = dev_priv->wm.skl_latency;
4800 else
David Weinehall36cdd012016-08-22 13:59:31 +03004801 latencies = dev_priv->wm.cur_latency;
Damien Lespiau97e94b22014-11-04 17:06:50 +00004802
4803 return wm_latency_write(file, ubuf, len, offp, latencies);
Ville Syrjälä369a1342014-01-22 14:36:08 +02004804}
4805
4806static const struct file_operations i915_pri_wm_latency_fops = {
4807 .owner = THIS_MODULE,
4808 .open = pri_wm_latency_open,
4809 .read = seq_read,
4810 .llseek = seq_lseek,
4811 .release = single_release,
4812 .write = pri_wm_latency_write
4813};
4814
4815static const struct file_operations i915_spr_wm_latency_fops = {
4816 .owner = THIS_MODULE,
4817 .open = spr_wm_latency_open,
4818 .read = seq_read,
4819 .llseek = seq_lseek,
4820 .release = single_release,
4821 .write = spr_wm_latency_write
4822};
4823
4824static const struct file_operations i915_cur_wm_latency_fops = {
4825 .owner = THIS_MODULE,
4826 .open = cur_wm_latency_open,
4827 .read = seq_read,
4828 .llseek = seq_lseek,
4829 .release = single_release,
4830 .write = cur_wm_latency_write
4831};
4832
Kees Cook647416f2013-03-10 14:10:06 -07004833static int
4834i915_wedged_get(void *data, u64 *val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004835{
David Weinehall36cdd012016-08-22 13:59:31 +03004836 struct drm_i915_private *dev_priv = data;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004837
Chris Wilsond98c52c2016-04-13 17:35:05 +01004838 *val = i915_terminally_wedged(&dev_priv->gpu_error);
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004839
Kees Cook647416f2013-03-10 14:10:06 -07004840 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004841}
4842
Kees Cook647416f2013-03-10 14:10:06 -07004843static int
4844i915_wedged_set(void *data, u64 val)
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004845{
David Weinehall36cdd012016-08-22 13:59:31 +03004846 struct drm_i915_private *dev_priv = data;
Imre Deakd46c0512014-04-14 20:24:27 +03004847
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004848 /*
4849 * There is no safeguard against this debugfs entry colliding
4850 * with the hangcheck calling same i915_handle_error() in
4851 * parallel, causing an explosion. For now we assume that the
4852 * test harness is responsible enough not to inject gpu hangs
4853 * while it is writing to 'i915_wedged'
4854 */
4855
Chris Wilsond98c52c2016-04-13 17:35:05 +01004856 if (i915_reset_in_progress(&dev_priv->gpu_error))
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02004857 return -EAGAIN;
4858
Chris Wilsonc0336662016-05-06 15:40:21 +01004859 i915_handle_error(dev_priv, val,
Mika Kuoppala58174462014-02-25 17:11:26 +02004860 "Manually setting wedged to %llu", val);
Imre Deakd46c0512014-04-14 20:24:27 +03004861
Kees Cook647416f2013-03-10 14:10:06 -07004862 return 0;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004863}
4864
Kees Cook647416f2013-03-10 14:10:06 -07004865DEFINE_SIMPLE_ATTRIBUTE(i915_wedged_fops,
4866 i915_wedged_get, i915_wedged_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03004867 "%llu\n");
Chris Wilsonf3cd4742009-10-13 22:20:20 +01004868
Kees Cook647416f2013-03-10 14:10:06 -07004869static int
Chris Wilson094f9a52013-09-25 17:34:55 +01004870i915_ring_missed_irq_get(void *data, u64 *val)
4871{
David Weinehall36cdd012016-08-22 13:59:31 +03004872 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004873
4874 *val = dev_priv->gpu_error.missed_irq_rings;
4875 return 0;
4876}
4877
4878static int
4879i915_ring_missed_irq_set(void *data, u64 val)
4880{
David Weinehall36cdd012016-08-22 13:59:31 +03004881 struct drm_i915_private *dev_priv = data;
4882 struct drm_device *dev = &dev_priv->drm;
Chris Wilson094f9a52013-09-25 17:34:55 +01004883 int ret;
4884
4885 /* Lock against concurrent debugfs callers */
4886 ret = mutex_lock_interruptible(&dev->struct_mutex);
4887 if (ret)
4888 return ret;
4889 dev_priv->gpu_error.missed_irq_rings = val;
4890 mutex_unlock(&dev->struct_mutex);
4891
4892 return 0;
4893}
4894
4895DEFINE_SIMPLE_ATTRIBUTE(i915_ring_missed_irq_fops,
4896 i915_ring_missed_irq_get, i915_ring_missed_irq_set,
4897 "0x%08llx\n");
4898
4899static int
4900i915_ring_test_irq_get(void *data, u64 *val)
4901{
David Weinehall36cdd012016-08-22 13:59:31 +03004902 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004903
4904 *val = dev_priv->gpu_error.test_irq_rings;
4905
4906 return 0;
4907}
4908
4909static int
4910i915_ring_test_irq_set(void *data, u64 val)
4911{
David Weinehall36cdd012016-08-22 13:59:31 +03004912 struct drm_i915_private *dev_priv = data;
Chris Wilson094f9a52013-09-25 17:34:55 +01004913
Chris Wilson3a122c22016-06-17 14:35:05 +01004914 val &= INTEL_INFO(dev_priv)->ring_mask;
Chris Wilson094f9a52013-09-25 17:34:55 +01004915 DRM_DEBUG_DRIVER("Masking interrupts on rings 0x%08llx\n", val);
Chris Wilson094f9a52013-09-25 17:34:55 +01004916 dev_priv->gpu_error.test_irq_rings = val;
Chris Wilson094f9a52013-09-25 17:34:55 +01004917
4918 return 0;
4919}
4920
4921DEFINE_SIMPLE_ATTRIBUTE(i915_ring_test_irq_fops,
4922 i915_ring_test_irq_get, i915_ring_test_irq_set,
4923 "0x%08llx\n");
4924
Chris Wilsondd624af2013-01-15 12:39:35 +00004925#define DROP_UNBOUND 0x1
4926#define DROP_BOUND 0x2
4927#define DROP_RETIRE 0x4
4928#define DROP_ACTIVE 0x8
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004929#define DROP_FREED 0x10
4930#define DROP_ALL (DROP_UNBOUND | \
4931 DROP_BOUND | \
4932 DROP_RETIRE | \
4933 DROP_ACTIVE | \
4934 DROP_FREED)
Kees Cook647416f2013-03-10 14:10:06 -07004935static int
4936i915_drop_caches_get(void *data, u64 *val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004937{
Kees Cook647416f2013-03-10 14:10:06 -07004938 *val = DROP_ALL;
Chris Wilsondd624af2013-01-15 12:39:35 +00004939
Kees Cook647416f2013-03-10 14:10:06 -07004940 return 0;
Chris Wilsondd624af2013-01-15 12:39:35 +00004941}
4942
Kees Cook647416f2013-03-10 14:10:06 -07004943static int
4944i915_drop_caches_set(void *data, u64 val)
Chris Wilsondd624af2013-01-15 12:39:35 +00004945{
David Weinehall36cdd012016-08-22 13:59:31 +03004946 struct drm_i915_private *dev_priv = data;
4947 struct drm_device *dev = &dev_priv->drm;
Kees Cook647416f2013-03-10 14:10:06 -07004948 int ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004949
Ben Widawsky2f9fe5f2013-11-25 09:54:37 -08004950 DRM_DEBUG("Dropping caches: 0x%08llx\n", val);
Chris Wilsondd624af2013-01-15 12:39:35 +00004951
4952 /* No need to check and wait for gpu resets, only libdrm auto-restarts
4953 * on ioctls on -EAGAIN. */
4954 ret = mutex_lock_interruptible(&dev->struct_mutex);
4955 if (ret)
4956 return ret;
4957
4958 if (val & DROP_ACTIVE) {
Chris Wilson22dd3bb2016-09-09 14:11:50 +01004959 ret = i915_gem_wait_for_idle(dev_priv,
4960 I915_WAIT_INTERRUPTIBLE |
4961 I915_WAIT_LOCKED);
Chris Wilsondd624af2013-01-15 12:39:35 +00004962 if (ret)
4963 goto unlock;
4964 }
4965
4966 if (val & (DROP_RETIRE | DROP_ACTIVE))
Chris Wilsonc0336662016-05-06 15:40:21 +01004967 i915_gem_retire_requests(dev_priv);
Chris Wilsondd624af2013-01-15 12:39:35 +00004968
Chris Wilson21ab4e72014-09-09 11:16:08 +01004969 if (val & DROP_BOUND)
4970 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_BOUND);
Chris Wilson4ad72b72014-09-03 19:23:37 +01004971
Chris Wilson21ab4e72014-09-09 11:16:08 +01004972 if (val & DROP_UNBOUND)
4973 i915_gem_shrink(dev_priv, LONG_MAX, I915_SHRINK_UNBOUND);
Chris Wilsondd624af2013-01-15 12:39:35 +00004974
4975unlock:
4976 mutex_unlock(&dev->struct_mutex);
4977
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01004978 if (val & DROP_FREED) {
4979 synchronize_rcu();
4980 flush_work(&dev_priv->mm.free_work);
4981 }
4982
Kees Cook647416f2013-03-10 14:10:06 -07004983 return ret;
Chris Wilsondd624af2013-01-15 12:39:35 +00004984}
4985
Kees Cook647416f2013-03-10 14:10:06 -07004986DEFINE_SIMPLE_ATTRIBUTE(i915_drop_caches_fops,
4987 i915_drop_caches_get, i915_drop_caches_set,
4988 "0x%08llx\n");
Chris Wilsondd624af2013-01-15 12:39:35 +00004989
Kees Cook647416f2013-03-10 14:10:06 -07004990static int
4991i915_max_freq_get(void *data, u64 *val)
Jesse Barnes358733e2011-07-27 11:53:01 -07004992{
David Weinehall36cdd012016-08-22 13:59:31 +03004993 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02004994
David Weinehall36cdd012016-08-22 13:59:31 +03004995 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02004996 return -ENODEV;
4997
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02004998 *val = intel_gpu_freq(dev_priv, dev_priv->rps.max_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07004999 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07005000}
5001
Kees Cook647416f2013-03-10 14:10:06 -07005002static int
5003i915_max_freq_set(void *data, u64 val)
Jesse Barnes358733e2011-07-27 11:53:01 -07005004{
David Weinehall36cdd012016-08-22 13:59:31 +03005005 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305006 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005007 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005008
David Weinehall36cdd012016-08-22 13:59:31 +03005009 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005010 return -ENODEV;
Jesse Barnes358733e2011-07-27 11:53:01 -07005011
Kees Cook647416f2013-03-10 14:10:06 -07005012 DRM_DEBUG_DRIVER("Manually setting max freq to %llu\n", val);
Jesse Barnes358733e2011-07-27 11:53:01 -07005013
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005014 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005015 if (ret)
5016 return ret;
5017
Jesse Barnes358733e2011-07-27 11:53:01 -07005018 /*
5019 * Turbo will still be enabled, but won't go above the set value.
5020 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305021 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005022
Akash Goelbc4d91f2015-02-26 16:09:47 +05305023 hw_max = dev_priv->rps.max_freq;
5024 hw_min = dev_priv->rps.min_freq;
Jesse Barnes0a073b82013-04-17 15:54:58 -07005025
Ben Widawskyb39fb292014-03-19 18:31:11 -07005026 if (val < hw_min || val > hw_max || val < dev_priv->rps.min_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005027 mutex_unlock(&dev_priv->rps.hw_lock);
5028 return -EINVAL;
5029 }
5030
Ben Widawskyb39fb292014-03-19 18:31:11 -07005031 dev_priv->rps.max_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005032
Chris Wilsondc979972016-05-10 14:10:04 +01005033 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005034
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005035 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes358733e2011-07-27 11:53:01 -07005036
Kees Cook647416f2013-03-10 14:10:06 -07005037 return 0;
Jesse Barnes358733e2011-07-27 11:53:01 -07005038}
5039
Kees Cook647416f2013-03-10 14:10:06 -07005040DEFINE_SIMPLE_ATTRIBUTE(i915_max_freq_fops,
5041 i915_max_freq_get, i915_max_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005042 "%llu\n");
Jesse Barnes358733e2011-07-27 11:53:01 -07005043
Kees Cook647416f2013-03-10 14:10:06 -07005044static int
5045i915_min_freq_get(void *data, u64 *val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005046{
David Weinehall36cdd012016-08-22 13:59:31 +03005047 struct drm_i915_private *dev_priv = data;
Daniel Vetter004777c2012-08-09 15:07:01 +02005048
Chris Wilson62e1baa2016-07-13 09:10:36 +01005049 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005050 return -ENODEV;
5051
Ville Syrjälä7c59a9c12015-01-23 21:04:26 +02005052 *val = intel_gpu_freq(dev_priv, dev_priv->rps.min_freq_softlimit);
Kees Cook647416f2013-03-10 14:10:06 -07005053 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005054}
5055
Kees Cook647416f2013-03-10 14:10:06 -07005056static int
5057i915_min_freq_set(void *data, u64 val)
Jesse Barnes1523c312012-05-25 12:34:54 -07005058{
David Weinehall36cdd012016-08-22 13:59:31 +03005059 struct drm_i915_private *dev_priv = data;
Akash Goelbc4d91f2015-02-26 16:09:47 +05305060 u32 hw_max, hw_min;
Kees Cook647416f2013-03-10 14:10:06 -07005061 int ret;
Daniel Vetter004777c2012-08-09 15:07:01 +02005062
Chris Wilson62e1baa2016-07-13 09:10:36 +01005063 if (INTEL_GEN(dev_priv) < 6)
Daniel Vetter004777c2012-08-09 15:07:01 +02005064 return -ENODEV;
Jesse Barnes1523c312012-05-25 12:34:54 -07005065
Kees Cook647416f2013-03-10 14:10:06 -07005066 DRM_DEBUG_DRIVER("Manually setting min freq to %llu\n", val);
Jesse Barnes1523c312012-05-25 12:34:54 -07005067
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005068 ret = mutex_lock_interruptible(&dev_priv->rps.hw_lock);
Daniel Vetter004777c2012-08-09 15:07:01 +02005069 if (ret)
5070 return ret;
5071
Jesse Barnes1523c312012-05-25 12:34:54 -07005072 /*
5073 * Turbo will still be enabled, but won't go below the set value.
5074 */
Akash Goelbc4d91f2015-02-26 16:09:47 +05305075 val = intel_freq_opcode(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005076
Akash Goelbc4d91f2015-02-26 16:09:47 +05305077 hw_max = dev_priv->rps.max_freq;
5078 hw_min = dev_priv->rps.min_freq;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005079
David Weinehall36cdd012016-08-22 13:59:31 +03005080 if (val < hw_min ||
5081 val > hw_max || val > dev_priv->rps.max_freq_softlimit) {
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005082 mutex_unlock(&dev_priv->rps.hw_lock);
5083 return -EINVAL;
5084 }
5085
Ben Widawskyb39fb292014-03-19 18:31:11 -07005086 dev_priv->rps.min_freq_softlimit = val;
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005087
Chris Wilsondc979972016-05-10 14:10:04 +01005088 intel_set_rps(dev_priv, val);
Jeff McGeedd0a1aa2014-02-04 11:32:31 -06005089
Jesse Barnes4fc688c2012-11-02 11:14:01 -07005090 mutex_unlock(&dev_priv->rps.hw_lock);
Jesse Barnes1523c312012-05-25 12:34:54 -07005091
Kees Cook647416f2013-03-10 14:10:06 -07005092 return 0;
Jesse Barnes1523c312012-05-25 12:34:54 -07005093}
5094
Kees Cook647416f2013-03-10 14:10:06 -07005095DEFINE_SIMPLE_ATTRIBUTE(i915_min_freq_fops,
5096 i915_min_freq_get, i915_min_freq_set,
Mika Kuoppala3a3b4f92013-04-12 12:10:05 +03005097 "%llu\n");
Jesse Barnes1523c312012-05-25 12:34:54 -07005098
Kees Cook647416f2013-03-10 14:10:06 -07005099static int
5100i915_cache_sharing_get(void *data, u64 *val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005101{
David Weinehall36cdd012016-08-22 13:59:31 +03005102 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005103 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005104
David Weinehall36cdd012016-08-22 13:59:31 +03005105 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005106 return -ENODEV;
5107
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005108 intel_runtime_pm_get(dev_priv);
Daniel Vetter22bcfc62012-08-09 15:07:02 +02005109
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005110 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005111
5112 intel_runtime_pm_put(dev_priv);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005113
Kees Cook647416f2013-03-10 14:10:06 -07005114 *val = (snpcr & GEN6_MBC_SNPCR_MASK) >> GEN6_MBC_SNPCR_SHIFT;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005115
Kees Cook647416f2013-03-10 14:10:06 -07005116 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005117}
5118
Kees Cook647416f2013-03-10 14:10:06 -07005119static int
5120i915_cache_sharing_set(void *data, u64 val)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005121{
David Weinehall36cdd012016-08-22 13:59:31 +03005122 struct drm_i915_private *dev_priv = data;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005123 u32 snpcr;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005124
David Weinehall36cdd012016-08-22 13:59:31 +03005125 if (!(IS_GEN6(dev_priv) || IS_GEN7(dev_priv)))
Daniel Vetter004777c2012-08-09 15:07:01 +02005126 return -ENODEV;
5127
Kees Cook647416f2013-03-10 14:10:06 -07005128 if (val > 3)
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005129 return -EINVAL;
5130
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005131 intel_runtime_pm_get(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005132 DRM_DEBUG_DRIVER("Manually setting uncore sharing to %llu\n", val);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005133
5134 /* Update the cache sharing policy here as well */
5135 snpcr = I915_READ(GEN6_MBCUNIT_SNPCR);
5136 snpcr &= ~GEN6_MBC_SNPCR_MASK;
5137 snpcr |= (val << GEN6_MBC_SNPCR_SHIFT);
5138 I915_WRITE(GEN6_MBCUNIT_SNPCR, snpcr);
5139
Paulo Zanonic8c8fb32013-11-27 18:21:54 -02005140 intel_runtime_pm_put(dev_priv);
Kees Cook647416f2013-03-10 14:10:06 -07005141 return 0;
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005142}
5143
Kees Cook647416f2013-03-10 14:10:06 -07005144DEFINE_SIMPLE_ATTRIBUTE(i915_cache_sharing_fops,
5145 i915_cache_sharing_get, i915_cache_sharing_set,
5146 "%llu\n");
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005147
David Weinehall36cdd012016-08-22 13:59:31 +03005148static void cherryview_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005149 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005150{
Ville Syrjälä0a0b4572015-08-21 20:45:27 +03005151 int ss_max = 2;
Jeff McGee5d395252015-04-03 18:13:17 -07005152 int ss;
5153 u32 sig1[ss_max], sig2[ss_max];
5154
5155 sig1[0] = I915_READ(CHV_POWER_SS0_SIG1);
5156 sig1[1] = I915_READ(CHV_POWER_SS1_SIG1);
5157 sig2[0] = I915_READ(CHV_POWER_SS0_SIG2);
5158 sig2[1] = I915_READ(CHV_POWER_SS1_SIG2);
5159
5160 for (ss = 0; ss < ss_max; ss++) {
5161 unsigned int eu_cnt;
5162
5163 if (sig1[ss] & CHV_SS_PG_ENABLE)
5164 /* skip disabled subslice */
5165 continue;
5166
Imre Deakf08a0c92016-08-31 19:13:04 +03005167 sseu->slice_mask = BIT(0);
Imre Deak57ec1712016-08-31 19:13:05 +03005168 sseu->subslice_mask |= BIT(ss);
Jeff McGee5d395252015-04-03 18:13:17 -07005169 eu_cnt = ((sig1[ss] & CHV_EU08_PG_ENABLE) ? 0 : 2) +
5170 ((sig1[ss] & CHV_EU19_PG_ENABLE) ? 0 : 2) +
5171 ((sig1[ss] & CHV_EU210_PG_ENABLE) ? 0 : 2) +
5172 ((sig2[ss] & CHV_EU311_PG_ENABLE) ? 0 : 2);
Imre Deak915490d2016-08-31 19:13:01 +03005173 sseu->eu_total += eu_cnt;
5174 sseu->eu_per_subslice = max_t(unsigned int,
5175 sseu->eu_per_subslice, eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005176 }
Jeff McGee5d395252015-04-03 18:13:17 -07005177}
5178
David Weinehall36cdd012016-08-22 13:59:31 +03005179static void gen9_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005180 struct sseu_dev_info *sseu)
Jeff McGee5d395252015-04-03 18:13:17 -07005181{
Jeff McGee1c046bc2015-04-03 18:13:18 -07005182 int s_max = 3, ss_max = 4;
Jeff McGee5d395252015-04-03 18:13:17 -07005183 int s, ss;
5184 u32 s_reg[s_max], eu_reg[2*s_max], eu_mask[2];
5185
Jeff McGee1c046bc2015-04-03 18:13:18 -07005186 /* BXT has a single slice and at most 3 subslices. */
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005187 if (IS_GEN9_LP(dev_priv)) {
Jeff McGee1c046bc2015-04-03 18:13:18 -07005188 s_max = 1;
5189 ss_max = 3;
5190 }
5191
5192 for (s = 0; s < s_max; s++) {
5193 s_reg[s] = I915_READ(GEN9_SLICE_PGCTL_ACK(s));
5194 eu_reg[2*s] = I915_READ(GEN9_SS01_EU_PGCTL_ACK(s));
5195 eu_reg[2*s + 1] = I915_READ(GEN9_SS23_EU_PGCTL_ACK(s));
5196 }
5197
Jeff McGee5d395252015-04-03 18:13:17 -07005198 eu_mask[0] = GEN9_PGCTL_SSA_EU08_ACK |
5199 GEN9_PGCTL_SSA_EU19_ACK |
5200 GEN9_PGCTL_SSA_EU210_ACK |
5201 GEN9_PGCTL_SSA_EU311_ACK;
5202 eu_mask[1] = GEN9_PGCTL_SSB_EU08_ACK |
5203 GEN9_PGCTL_SSB_EU19_ACK |
5204 GEN9_PGCTL_SSB_EU210_ACK |
5205 GEN9_PGCTL_SSB_EU311_ACK;
5206
5207 for (s = 0; s < s_max; s++) {
5208 if ((s_reg[s] & GEN9_PGCTL_SLICE_ACK) == 0)
5209 /* skip disabled slice */
5210 continue;
5211
Imre Deakf08a0c92016-08-31 19:13:04 +03005212 sseu->slice_mask |= BIT(s);
Jeff McGee1c046bc2015-04-03 18:13:18 -07005213
David Weinehall36cdd012016-08-22 13:59:31 +03005214 if (IS_SKYLAKE(dev_priv) || IS_KABYLAKE(dev_priv))
Imre Deak57ec1712016-08-31 19:13:05 +03005215 sseu->subslice_mask =
5216 INTEL_INFO(dev_priv)->sseu.subslice_mask;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005217
Jeff McGee5d395252015-04-03 18:13:17 -07005218 for (ss = 0; ss < ss_max; ss++) {
5219 unsigned int eu_cnt;
5220
Ander Conselvan de Oliveiracc3f90f2016-12-02 10:23:49 +02005221 if (IS_GEN9_LP(dev_priv)) {
Imre Deak57ec1712016-08-31 19:13:05 +03005222 if (!(s_reg[s] & (GEN9_PGCTL_SS_ACK(ss))))
5223 /* skip disabled subslice */
5224 continue;
Jeff McGee1c046bc2015-04-03 18:13:18 -07005225
Imre Deak57ec1712016-08-31 19:13:05 +03005226 sseu->subslice_mask |= BIT(ss);
5227 }
Jeff McGee1c046bc2015-04-03 18:13:18 -07005228
Jeff McGee5d395252015-04-03 18:13:17 -07005229 eu_cnt = 2 * hweight32(eu_reg[2*s + ss/2] &
5230 eu_mask[ss%2]);
Imre Deak915490d2016-08-31 19:13:01 +03005231 sseu->eu_total += eu_cnt;
5232 sseu->eu_per_subslice = max_t(unsigned int,
5233 sseu->eu_per_subslice,
5234 eu_cnt);
Jeff McGee5d395252015-04-03 18:13:17 -07005235 }
5236 }
5237}
5238
David Weinehall36cdd012016-08-22 13:59:31 +03005239static void broadwell_sseu_device_status(struct drm_i915_private *dev_priv,
Imre Deak915490d2016-08-31 19:13:01 +03005240 struct sseu_dev_info *sseu)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005241{
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005242 u32 slice_info = I915_READ(GEN8_GT_SLICE_INFO);
David Weinehall36cdd012016-08-22 13:59:31 +03005243 int s;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005244
Imre Deakf08a0c92016-08-31 19:13:04 +03005245 sseu->slice_mask = slice_info & GEN8_LSLICESTAT_MASK;
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005246
Imre Deakf08a0c92016-08-31 19:13:04 +03005247 if (sseu->slice_mask) {
Imre Deak57ec1712016-08-31 19:13:05 +03005248 sseu->subslice_mask = INTEL_INFO(dev_priv)->sseu.subslice_mask;
Imre Deak43b67992016-08-31 19:13:02 +03005249 sseu->eu_per_subslice =
5250 INTEL_INFO(dev_priv)->sseu.eu_per_subslice;
Imre Deak57ec1712016-08-31 19:13:05 +03005251 sseu->eu_total = sseu->eu_per_subslice *
5252 sseu_subslice_total(sseu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005253
5254 /* subtract fused off EU(s) from enabled slice(s) */
Imre Deak795b38b2016-08-31 19:13:07 +03005255 for (s = 0; s < fls(sseu->slice_mask); s++) {
Imre Deak43b67992016-08-31 19:13:02 +03005256 u8 subslice_7eu =
5257 INTEL_INFO(dev_priv)->sseu.subslice_7eu[s];
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005258
Imre Deak915490d2016-08-31 19:13:01 +03005259 sseu->eu_total -= hweight8(subslice_7eu);
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02005260 }
5261 }
5262}
5263
Imre Deak615d8902016-08-31 19:13:03 +03005264static void i915_print_sseu_info(struct seq_file *m, bool is_available_info,
5265 const struct sseu_dev_info *sseu)
5266{
5267 struct drm_i915_private *dev_priv = node_to_i915(m->private);
5268 const char *type = is_available_info ? "Available" : "Enabled";
5269
Imre Deakc67ba532016-08-31 19:13:06 +03005270 seq_printf(m, " %s Slice Mask: %04x\n", type,
5271 sseu->slice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005272 seq_printf(m, " %s Slice Total: %u\n", type,
Imre Deakf08a0c92016-08-31 19:13:04 +03005273 hweight8(sseu->slice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005274 seq_printf(m, " %s Subslice Total: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005275 sseu_subslice_total(sseu));
Imre Deakc67ba532016-08-31 19:13:06 +03005276 seq_printf(m, " %s Subslice Mask: %04x\n", type,
5277 sseu->subslice_mask);
Imre Deak615d8902016-08-31 19:13:03 +03005278 seq_printf(m, " %s Subslice Per Slice: %u\n", type,
Imre Deak57ec1712016-08-31 19:13:05 +03005279 hweight8(sseu->subslice_mask));
Imre Deak615d8902016-08-31 19:13:03 +03005280 seq_printf(m, " %s EU Total: %u\n", type,
5281 sseu->eu_total);
5282 seq_printf(m, " %s EU Per Subslice: %u\n", type,
5283 sseu->eu_per_subslice);
5284
5285 if (!is_available_info)
5286 return;
5287
5288 seq_printf(m, " Has Pooled EU: %s\n", yesno(HAS_POOLED_EU(dev_priv)));
5289 if (HAS_POOLED_EU(dev_priv))
5290 seq_printf(m, " Min EU in pool: %u\n", sseu->min_eu_in_pool);
5291
5292 seq_printf(m, " Has Slice Power Gating: %s\n",
5293 yesno(sseu->has_slice_pg));
5294 seq_printf(m, " Has Subslice Power Gating: %s\n",
5295 yesno(sseu->has_subslice_pg));
5296 seq_printf(m, " Has EU Power Gating: %s\n",
5297 yesno(sseu->has_eu_pg));
5298}
5299
Jeff McGee38732182015-02-13 10:27:54 -06005300static int i915_sseu_status(struct seq_file *m, void *unused)
5301{
David Weinehall36cdd012016-08-22 13:59:31 +03005302 struct drm_i915_private *dev_priv = node_to_i915(m->private);
Imre Deak915490d2016-08-31 19:13:01 +03005303 struct sseu_dev_info sseu;
Jeff McGee38732182015-02-13 10:27:54 -06005304
David Weinehall36cdd012016-08-22 13:59:31 +03005305 if (INTEL_GEN(dev_priv) < 8)
Jeff McGee38732182015-02-13 10:27:54 -06005306 return -ENODEV;
5307
5308 seq_puts(m, "SSEU Device Info\n");
Imre Deak615d8902016-08-31 19:13:03 +03005309 i915_print_sseu_info(m, true, &INTEL_INFO(dev_priv)->sseu);
Jeff McGee38732182015-02-13 10:27:54 -06005310
Jeff McGee7f992ab2015-02-13 10:27:55 -06005311 seq_puts(m, "SSEU Device Status\n");
Imre Deak915490d2016-08-31 19:13:01 +03005312 memset(&sseu, 0, sizeof(sseu));
David Weinehall238010e2016-08-01 17:33:27 +03005313
5314 intel_runtime_pm_get(dev_priv);
5315
David Weinehall36cdd012016-08-22 13:59:31 +03005316 if (IS_CHERRYVIEW(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005317 cherryview_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005318 } else if (IS_BROADWELL(dev_priv)) {
Imre Deak915490d2016-08-31 19:13:01 +03005319 broadwell_sseu_device_status(dev_priv, &sseu);
David Weinehall36cdd012016-08-22 13:59:31 +03005320 } else if (INTEL_GEN(dev_priv) >= 9) {
Imre Deak915490d2016-08-31 19:13:01 +03005321 gen9_sseu_device_status(dev_priv, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005322 }
David Weinehall238010e2016-08-01 17:33:27 +03005323
5324 intel_runtime_pm_put(dev_priv);
5325
Imre Deak615d8902016-08-31 19:13:03 +03005326 i915_print_sseu_info(m, false, &sseu);
Jeff McGee7f992ab2015-02-13 10:27:55 -06005327
Jeff McGee38732182015-02-13 10:27:54 -06005328 return 0;
5329}
5330
Ben Widawsky6d794d42011-04-25 11:25:56 -07005331static int i915_forcewake_open(struct inode *inode, struct file *file)
5332{
David Weinehall36cdd012016-08-22 13:59:31 +03005333 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005334
David Weinehall36cdd012016-08-22 13:59:31 +03005335 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005336 return 0;
5337
Chris Wilson6daccb02015-01-16 11:34:35 +02005338 intel_runtime_pm_get(dev_priv);
Mika Kuoppala59bad942015-01-16 11:34:40 +02005339 intel_uncore_forcewake_get(dev_priv, FORCEWAKE_ALL);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005340
5341 return 0;
5342}
5343
Ben Widawskyc43b5632012-04-16 14:07:40 -07005344static int i915_forcewake_release(struct inode *inode, struct file *file)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005345{
David Weinehall36cdd012016-08-22 13:59:31 +03005346 struct drm_i915_private *dev_priv = inode->i_private;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005347
David Weinehall36cdd012016-08-22 13:59:31 +03005348 if (INTEL_GEN(dev_priv) < 6)
Ben Widawsky6d794d42011-04-25 11:25:56 -07005349 return 0;
5350
Mika Kuoppala59bad942015-01-16 11:34:40 +02005351 intel_uncore_forcewake_put(dev_priv, FORCEWAKE_ALL);
Chris Wilson6daccb02015-01-16 11:34:35 +02005352 intel_runtime_pm_put(dev_priv);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005353
5354 return 0;
5355}
5356
5357static const struct file_operations i915_forcewake_fops = {
5358 .owner = THIS_MODULE,
5359 .open = i915_forcewake_open,
5360 .release = i915_forcewake_release,
5361};
5362
5363static int i915_forcewake_create(struct dentry *root, struct drm_minor *minor)
5364{
Ben Widawsky6d794d42011-04-25 11:25:56 -07005365 struct dentry *ent;
5366
5367 ent = debugfs_create_file("i915_forcewake_user",
Ben Widawsky8eb57292011-05-11 15:10:58 -07005368 S_IRUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005369 root, to_i915(minor->dev),
Ben Widawsky6d794d42011-04-25 11:25:56 -07005370 &i915_forcewake_fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005371 if (!ent)
5372 return -ENOMEM;
Ben Widawsky6d794d42011-04-25 11:25:56 -07005373
Ben Widawsky8eb57292011-05-11 15:10:58 -07005374 return drm_add_fake_info_node(minor, ent, &i915_forcewake_fops);
Ben Widawsky6d794d42011-04-25 11:25:56 -07005375}
5376
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005377static int i915_debugfs_create(struct dentry *root,
5378 struct drm_minor *minor,
5379 const char *name,
5380 const struct file_operations *fops)
Jesse Barnes358733e2011-07-27 11:53:01 -07005381{
Jesse Barnes358733e2011-07-27 11:53:01 -07005382 struct dentry *ent;
5383
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005384 ent = debugfs_create_file(name,
Jesse Barnes358733e2011-07-27 11:53:01 -07005385 S_IRUGO | S_IWUSR,
David Weinehall36cdd012016-08-22 13:59:31 +03005386 root, to_i915(minor->dev),
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005387 fops);
Wei Yongjunf3c5fe92013-12-16 14:13:25 +08005388 if (!ent)
5389 return -ENOMEM;
Jesse Barnes358733e2011-07-27 11:53:01 -07005390
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005391 return drm_add_fake_info_node(minor, ent, fops);
Jesse Barnes07b7ddd2011-08-03 11:28:44 -07005392}
5393
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005394static const struct drm_info_list i915_debugfs_list[] = {
Chris Wilson311bd682011-01-13 19:06:50 +00005395 {"i915_capabilities", i915_capabilities, 0},
Chris Wilson73aa8082010-09-30 11:46:12 +01005396 {"i915_gem_objects", i915_gem_object_info, 0},
Chris Wilson08c18322011-01-10 00:00:24 +00005397 {"i915_gem_gtt", i915_gem_gtt_info, 0},
Chris Wilson6da84822016-08-15 10:48:44 +01005398 {"i915_gem_pin_display", i915_gem_gtt_info, 0, (void *)1},
Chris Wilson6d2b88852013-08-07 18:30:54 +01005399 {"i915_gem_stolen", i915_gem_stolen_list_info },
Simon Farnsworth4e5359c2010-09-01 17:47:52 +01005400 {"i915_gem_pageflip", i915_gem_pageflip_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005401 {"i915_gem_request", i915_gem_request_info, 0},
5402 {"i915_gem_seqno", i915_gem_seqno_info, 0},
Chris Wilsona6172a82009-02-11 14:26:38 +00005403 {"i915_gem_fence_regs", i915_gem_fence_regs_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005404 {"i915_gem_interrupt", i915_interrupt_info, 0},
Brad Volkin493018d2014-12-11 12:13:08 -08005405 {"i915_gem_batch_pool", i915_gem_batch_pool_info, 0},
Dave Gordon8b417c22015-08-12 15:43:44 +01005406 {"i915_guc_info", i915_guc_info, 0},
Alex Daifdf5d352015-08-12 15:43:37 +01005407 {"i915_guc_load_status", i915_guc_load_status_info, 0},
Alex Dai4c7e77f2015-08-12 15:43:40 +01005408 {"i915_guc_log_dump", i915_guc_log_dump, 0},
Deepak Sadb4bd12014-03-31 11:30:02 +05305409 {"i915_frequency_info", i915_frequency_info, 0},
Chris Wilsonf6544492015-01-26 18:03:04 +02005410 {"i915_hangcheck_info", i915_hangcheck_info, 0},
Jesse Barnesf97108d2010-01-29 11:27:07 -08005411 {"i915_drpc_info", i915_drpc_info, 0},
Jesse Barnes7648fa92010-05-20 14:28:11 -07005412 {"i915_emon_status", i915_emon_status, 0},
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005413 {"i915_ring_freq_table", i915_ring_freq_table, 0},
Daniel Vetter9a851782015-06-18 10:30:22 +02005414 {"i915_frontbuffer_tracking", i915_frontbuffer_tracking, 0},
Jesse Barnesb5e50c32010-02-05 12:42:41 -08005415 {"i915_fbc_status", i915_fbc_status, 0},
Paulo Zanoni92d44622013-05-31 16:33:24 -03005416 {"i915_ips_status", i915_ips_status, 0},
Jesse Barnes4a9bef32010-02-05 12:47:35 -08005417 {"i915_sr_status", i915_sr_status, 0},
Chris Wilson44834a62010-08-19 16:09:23 +01005418 {"i915_opregion", i915_opregion, 0},
Jani Nikulaada8f952015-12-15 13:17:12 +02005419 {"i915_vbt", i915_vbt, 0},
Chris Wilson37811fc2010-08-25 22:45:57 +01005420 {"i915_gem_framebuffer", i915_gem_framebuffer_info, 0},
Ben Widawskye76d3632011-03-19 18:14:29 -07005421 {"i915_context_status", i915_context_status, 0},
Ben Widawskyc0ab1ae2014-08-07 13:24:26 +01005422 {"i915_dump_lrc", i915_dump_lrc, 0},
Mika Kuoppalaf65367b2015-01-16 11:34:42 +02005423 {"i915_forcewake_domains", i915_forcewake_domains, 0},
Daniel Vetterea16a3c2011-12-14 13:57:16 +01005424 {"i915_swizzle_info", i915_swizzle_info, 0},
Daniel Vetter3cf17fc2012-02-09 17:15:49 +01005425 {"i915_ppgtt_info", i915_ppgtt_info, 0},
Ben Widawsky63573eb2013-07-04 11:02:07 -07005426 {"i915_llc", i915_llc, 0},
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03005427 {"i915_edp_psr_status", i915_edp_psr_status, 0},
Rodrigo Vivid2e216d2014-01-24 13:36:17 -02005428 {"i915_sink_crc_eDP1", i915_sink_crc, 0},
Jesse Barnesec013e72013-08-20 10:29:23 +01005429 {"i915_energy_uJ", i915_energy_uJ, 0},
Damien Lespiau6455c872015-06-04 18:23:57 +01005430 {"i915_runtime_pm_status", i915_runtime_pm_status, 0},
Imre Deak1da51582013-11-25 17:15:35 +02005431 {"i915_power_domain_info", i915_power_domain_info, 0},
Damien Lespiaub7cec662015-10-27 14:47:01 +02005432 {"i915_dmc_info", i915_dmc_info, 0},
Jesse Barnes53f5e3c2014-02-07 12:48:15 -08005433 {"i915_display_info", i915_display_info, 0},
Chris Wilson1b365952016-10-04 21:11:31 +01005434 {"i915_engine_info", i915_engine_info, 0},
Ben Widawskye04934c2014-06-30 09:53:42 -07005435 {"i915_semaphore_status", i915_semaphore_status, 0},
Daniel Vetter728e29d2014-06-25 22:01:53 +03005436 {"i915_shared_dplls_info", i915_shared_dplls_info, 0},
Dave Airlie11bed952014-05-12 15:22:27 +10005437 {"i915_dp_mst_info", i915_dp_mst_info, 0},
Damien Lespiau1ed1ef92014-08-30 16:50:59 +01005438 {"i915_wa_registers", i915_wa_registers, 0},
Damien Lespiauc5511e42014-11-04 17:06:51 +00005439 {"i915_ddb_info", i915_ddb_info, 0},
Jeff McGee38732182015-02-13 10:27:54 -06005440 {"i915_sseu_status", i915_sseu_status, 0},
Vandana Kannana54746e2015-03-03 20:53:10 +05305441 {"i915_drrs_status", i915_drrs_status, 0},
Chris Wilson1854d5c2015-04-07 16:20:32 +01005442 {"i915_rps_boost_info", i915_rps_boost_info, 0},
Ben Gamari20172632009-02-17 20:08:50 -05005443};
Ben Gamari27c202a2009-07-01 22:26:52 -04005444#define I915_DEBUGFS_ENTRIES ARRAY_SIZE(i915_debugfs_list)
Ben Gamari20172632009-02-17 20:08:50 -05005445
Lespiau, Damien06c5bf82013-10-17 19:09:56 +01005446static const struct i915_debugfs_files {
Daniel Vetter34b96742013-07-04 20:49:44 +02005447 const char *name;
5448 const struct file_operations *fops;
5449} i915_debugfs_files[] = {
5450 {"i915_wedged", &i915_wedged_fops},
5451 {"i915_max_freq", &i915_max_freq_fops},
5452 {"i915_min_freq", &i915_min_freq_fops},
5453 {"i915_cache_sharing", &i915_cache_sharing_fops},
Chris Wilson094f9a52013-09-25 17:34:55 +01005454 {"i915_ring_missed_irq", &i915_ring_missed_irq_fops},
5455 {"i915_ring_test_irq", &i915_ring_test_irq_fops},
Daniel Vetter34b96742013-07-04 20:49:44 +02005456 {"i915_gem_drop_caches", &i915_drop_caches_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01005457#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
Daniel Vetter34b96742013-07-04 20:49:44 +02005458 {"i915_error_state", &i915_error_state_fops},
Chris Wilson98a2f412016-10-12 10:05:18 +01005459#endif
Daniel Vetter34b96742013-07-04 20:49:44 +02005460 {"i915_next_seqno", &i915_next_seqno_fops},
Damien Lespiaubd9db022013-10-15 18:55:36 +01005461 {"i915_display_crc_ctl", &i915_display_crc_ctl_fops},
Ville Syrjälä369a1342014-01-22 14:36:08 +02005462 {"i915_pri_wm_latency", &i915_pri_wm_latency_fops},
5463 {"i915_spr_wm_latency", &i915_spr_wm_latency_fops},
5464 {"i915_cur_wm_latency", &i915_cur_wm_latency_fops},
Rodrigo Vivida46f932014-08-01 02:04:45 -07005465 {"i915_fbc_false_color", &i915_fbc_fc_fops},
Todd Previteeb3394fa2015-04-18 00:04:19 -07005466 {"i915_dp_test_data", &i915_displayport_test_data_fops},
5467 {"i915_dp_test_type", &i915_displayport_test_type_fops},
Sagar Arun Kamble685534e2016-10-12 21:54:41 +05305468 {"i915_dp_test_active", &i915_displayport_test_active_fops},
5469 {"i915_guc_log_control", &i915_guc_log_control_fops}
Daniel Vetter34b96742013-07-04 20:49:44 +02005470};
5471
David Weinehall36cdd012016-08-22 13:59:31 +03005472void intel_display_crc_init(struct drm_i915_private *dev_priv)
Damien Lespiau07144422013-10-15 18:55:40 +01005473{
Daniel Vetterb3783602013-11-14 11:30:42 +01005474 enum pipe pipe;
Damien Lespiau07144422013-10-15 18:55:40 +01005475
Damien Lespiau055e3932014-08-18 13:49:10 +01005476 for_each_pipe(dev_priv, pipe) {
Daniel Vetterb3783602013-11-14 11:30:42 +01005477 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
Damien Lespiau07144422013-10-15 18:55:40 +01005478
Damien Lespiaud538bbd2013-10-21 14:29:30 +01005479 pipe_crc->opened = false;
5480 spin_lock_init(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01005481 init_waitqueue_head(&pipe_crc->wq);
5482 }
5483}
5484
Chris Wilson1dac8912016-06-24 14:00:17 +01005485int i915_debugfs_register(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005486{
Chris Wilson91c8a322016-07-05 10:40:23 +01005487 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005488 int ret, i;
Chris Wilsonf3cd4742009-10-13 22:20:20 +01005489
Ben Widawsky6d794d42011-04-25 11:25:56 -07005490 ret = i915_forcewake_create(minor->debugfs_root, minor);
5491 if (ret)
5492 return ret;
Daniel Vetter6a9c3082011-12-14 13:57:11 +01005493
Damien Lespiau07144422013-10-15 18:55:40 +01005494 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
5495 ret = i915_pipe_crc_create(minor->debugfs_root, minor, i);
5496 if (ret)
5497 return ret;
5498 }
5499
Daniel Vetter34b96742013-07-04 20:49:44 +02005500 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5501 ret = i915_debugfs_create(minor->debugfs_root, minor,
5502 i915_debugfs_files[i].name,
5503 i915_debugfs_files[i].fops);
5504 if (ret)
5505 return ret;
5506 }
Mika Kuoppala40633212012-12-04 15:12:00 +02005507
Ben Gamari27c202a2009-07-01 22:26:52 -04005508 return drm_debugfs_create_files(i915_debugfs_list,
5509 I915_DEBUGFS_ENTRIES,
Ben Gamari20172632009-02-17 20:08:50 -05005510 minor->debugfs_root, minor);
5511}
5512
Chris Wilson1dac8912016-06-24 14:00:17 +01005513void i915_debugfs_unregister(struct drm_i915_private *dev_priv)
Ben Gamari20172632009-02-17 20:08:50 -05005514{
Chris Wilson91c8a322016-07-05 10:40:23 +01005515 struct drm_minor *minor = dev_priv->drm.primary;
Daniel Vetter34b96742013-07-04 20:49:44 +02005516 int i;
5517
Ben Gamari27c202a2009-07-01 22:26:52 -04005518 drm_debugfs_remove_files(i915_debugfs_list,
5519 I915_DEBUGFS_ENTRIES, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005520
David Weinehall36cdd012016-08-22 13:59:31 +03005521 drm_debugfs_remove_files((struct drm_info_list *)&i915_forcewake_fops,
Ben Widawsky6d794d42011-04-25 11:25:56 -07005522 1, minor);
Damien Lespiau07144422013-10-15 18:55:40 +01005523
Daniel Vettere309a992013-10-16 22:55:51 +02005524 for (i = 0; i < ARRAY_SIZE(i915_pipe_crc_data); i++) {
Damien Lespiau07144422013-10-15 18:55:40 +01005525 struct drm_info_list *info_list =
5526 (struct drm_info_list *)&i915_pipe_crc_data[i];
5527
5528 drm_debugfs_remove_files(info_list, 1, minor);
5529 }
5530
Daniel Vetter34b96742013-07-04 20:49:44 +02005531 for (i = 0; i < ARRAY_SIZE(i915_debugfs_files); i++) {
5532 struct drm_info_list *info_list =
David Weinehall36cdd012016-08-22 13:59:31 +03005533 (struct drm_info_list *)i915_debugfs_files[i].fops;
Daniel Vetter34b96742013-07-04 20:49:44 +02005534
5535 drm_debugfs_remove_files(info_list, 1, minor);
5536 }
Ben Gamari20172632009-02-17 20:08:50 -05005537}
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005538
5539struct dpcd_block {
5540 /* DPCD dump start address. */
5541 unsigned int offset;
5542 /* DPCD dump end address, inclusive. If unset, .size will be used. */
5543 unsigned int end;
5544 /* DPCD dump size. Used if .end is unset. If unset, defaults to 1. */
5545 size_t size;
5546 /* Only valid for eDP. */
5547 bool edp;
5548};
5549
5550static const struct dpcd_block i915_dpcd_debug[] = {
5551 { .offset = DP_DPCD_REV, .size = DP_RECEIVER_CAP_SIZE },
5552 { .offset = DP_PSR_SUPPORT, .end = DP_PSR_CAPS },
5553 { .offset = DP_DOWNSTREAM_PORT_0, .size = 16 },
5554 { .offset = DP_LINK_BW_SET, .end = DP_EDP_CONFIGURATION_SET },
5555 { .offset = DP_SINK_COUNT, .end = DP_ADJUST_REQUEST_LANE2_3 },
5556 { .offset = DP_SET_POWER },
5557 { .offset = DP_EDP_DPCD_REV },
5558 { .offset = DP_EDP_GENERAL_CAP_1, .end = DP_EDP_GENERAL_CAP_3 },
5559 { .offset = DP_EDP_DISPLAY_CONTROL_REGISTER, .end = DP_EDP_BACKLIGHT_FREQ_CAP_MAX_LSB },
5560 { .offset = DP_EDP_DBC_MINIMUM_BRIGHTNESS_SET, .end = DP_EDP_DBC_MAXIMUM_BRIGHTNESS_SET },
5561};
5562
5563static int i915_dpcd_show(struct seq_file *m, void *data)
5564{
5565 struct drm_connector *connector = m->private;
5566 struct intel_dp *intel_dp =
5567 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5568 uint8_t buf[16];
5569 ssize_t err;
5570 int i;
5571
Mika Kuoppala5c1a8872015-05-15 13:09:21 +03005572 if (connector->status != connector_status_connected)
5573 return -ENODEV;
5574
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005575 for (i = 0; i < ARRAY_SIZE(i915_dpcd_debug); i++) {
5576 const struct dpcd_block *b = &i915_dpcd_debug[i];
5577 size_t size = b->end ? b->end - b->offset + 1 : (b->size ?: 1);
5578
5579 if (b->edp &&
5580 connector->connector_type != DRM_MODE_CONNECTOR_eDP)
5581 continue;
5582
5583 /* low tech for now */
5584 if (WARN_ON(size > sizeof(buf)))
5585 continue;
5586
5587 err = drm_dp_dpcd_read(&intel_dp->aux, b->offset, buf, size);
5588 if (err <= 0) {
5589 DRM_ERROR("dpcd read (%zu bytes at %u) failed (%zd)\n",
5590 size, b->offset, err);
5591 continue;
5592 }
5593
5594 seq_printf(m, "%04x: %*ph\n", b->offset, (int) size, buf);
kbuild test robotb3f9d7d2015-04-16 18:34:06 +08005595 }
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005596
5597 return 0;
5598}
5599
5600static int i915_dpcd_open(struct inode *inode, struct file *file)
5601{
5602 return single_open(file, i915_dpcd_show, inode->i_private);
5603}
5604
5605static const struct file_operations i915_dpcd_fops = {
5606 .owner = THIS_MODULE,
5607 .open = i915_dpcd_open,
5608 .read = seq_read,
5609 .llseek = seq_lseek,
5610 .release = single_release,
5611};
5612
David Weinehallecbd6782016-08-23 12:23:56 +03005613static int i915_panel_show(struct seq_file *m, void *data)
5614{
5615 struct drm_connector *connector = m->private;
5616 struct intel_dp *intel_dp =
5617 enc_to_intel_dp(&intel_attached_encoder(connector)->base);
5618
5619 if (connector->status != connector_status_connected)
5620 return -ENODEV;
5621
5622 seq_printf(m, "Panel power up delay: %d\n",
5623 intel_dp->panel_power_up_delay);
5624 seq_printf(m, "Panel power down delay: %d\n",
5625 intel_dp->panel_power_down_delay);
5626 seq_printf(m, "Backlight on delay: %d\n",
5627 intel_dp->backlight_on_delay);
5628 seq_printf(m, "Backlight off delay: %d\n",
5629 intel_dp->backlight_off_delay);
5630
5631 return 0;
5632}
5633
5634static int i915_panel_open(struct inode *inode, struct file *file)
5635{
5636 return single_open(file, i915_panel_show, inode->i_private);
5637}
5638
5639static const struct file_operations i915_panel_fops = {
5640 .owner = THIS_MODULE,
5641 .open = i915_panel_open,
5642 .read = seq_read,
5643 .llseek = seq_lseek,
5644 .release = single_release,
5645};
5646
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005647/**
5648 * i915_debugfs_connector_add - add i915 specific connector debugfs files
5649 * @connector: pointer to a registered drm_connector
5650 *
5651 * Cleanup will be done by drm_connector_unregister() through a call to
5652 * drm_debugfs_connector_remove().
5653 *
5654 * Returns 0 on success, negative error codes on error.
5655 */
5656int i915_debugfs_connector_add(struct drm_connector *connector)
5657{
5658 struct dentry *root = connector->debugfs_entry;
5659
5660 /* The connector must have been registered beforehands. */
5661 if (!root)
5662 return -ENODEV;
5663
5664 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
5665 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
David Weinehallecbd6782016-08-23 12:23:56 +03005666 debugfs_create_file("i915_dpcd", S_IRUGO, root,
5667 connector, &i915_dpcd_fops);
5668
5669 if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
5670 debugfs_create_file("i915_panel_timings", S_IRUGO, root,
5671 connector, &i915_panel_fops);
Jani Nikulaaa7471d2015-04-01 11:15:21 +03005672
5673 return 0;
5674}