Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright 2012-14 Advanced Micro Devices, Inc. |
| 3 | * |
| 4 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 5 | * copy of this software and associated documentation files (the "Software"), |
| 6 | * to deal in the Software without restriction, including without limitation |
| 7 | * the rights to use, copy, modify, merge, publish, distribute, sublicense, |
| 8 | * and/or sell copies of the Software, and to permit persons to whom the |
| 9 | * Software is furnished to do so, subject to the following conditions: |
| 10 | * |
| 11 | * The above copyright notice and this permission notice shall be included in |
| 12 | * all copies or substantial portions of the Software. |
| 13 | * |
| 14 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 15 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 16 | * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL |
| 17 | * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR |
| 18 | * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, |
| 19 | * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR |
| 20 | * OTHER DEALINGS IN THE SOFTWARE. |
| 21 | * |
| 22 | * Authors: AMD |
| 23 | * |
| 24 | */ |
| 25 | |
| 26 | #ifndef DC_INTERFACE_H_ |
| 27 | #define DC_INTERFACE_H_ |
| 28 | |
| 29 | #include "dc_types.h" |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 30 | #include "grph_object_defs.h" |
| 31 | #include "logger_types.h" |
| 32 | #include "gpio_types.h" |
| 33 | #include "link_service_types.h" |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 34 | #include "grph_object_ctrl_defs.h" |
Leo (Sunpeng) Li | 4fa086b9 | 2017-07-25 20:51:26 -0400 | [diff] [blame] | 35 | #include <inc/hw/opp.h> |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 36 | |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 37 | #include "inc/hw_sequencer.h" |
Roman Li | be7c97f | 2017-08-14 17:35:08 -0400 | [diff] [blame] | 38 | #include "inc/compressor.h" |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 39 | #include "dml/display_mode_lib.h" |
| 40 | |
Tony Cheng | 34d924f | 2017-12-18 21:05:54 -0500 | [diff] [blame] | 41 | #define DC_VER "3.1.28" |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 42 | |
Harry Wentland | 091a97e | 2016-12-06 12:25:52 -0500 | [diff] [blame] | 43 | #define MAX_SURFACES 3 |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 44 | #define MAX_STREAMS 6 |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 45 | #define MAX_SINKS_PER_LINK 4 |
| 46 | |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 47 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 48 | /******************************************************************************* |
| 49 | * Display Core Interfaces |
| 50 | ******************************************************************************/ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 51 | struct dc_caps { |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 52 | uint32_t max_streams; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 53 | uint32_t max_links; |
| 54 | uint32_t max_audios; |
| 55 | uint32_t max_slave_planes; |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 56 | uint32_t max_planes; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 57 | uint32_t max_downscale_ratio; |
| 58 | uint32_t i2c_speed_in_khz; |
Tony Cheng | a37656b | 2017-02-08 22:13:52 -0500 | [diff] [blame] | 59 | unsigned int max_cursor_size; |
Dmytro Laktyushkin | 8e7095b | 2017-10-03 12:54:18 -0400 | [diff] [blame] | 60 | unsigned int max_video_width; |
Andrew Jiang | 746673c | 2017-11-08 09:21:28 -0500 | [diff] [blame] | 61 | int linear_pitch_alignment; |
Tony Cheng | a32a770 | 2017-09-25 18:06:11 -0400 | [diff] [blame] | 62 | bool dcc_const_color; |
Charlene Liu | 4176664 | 2017-09-27 23:23:16 -0400 | [diff] [blame] | 63 | bool dynamic_audio; |
Anthony Koo | 553aae1 | 2017-10-16 10:43:59 -0400 | [diff] [blame] | 64 | bool is_apu; |
Harry Wentland | 7e98ab1 | 2017-12-19 16:17:22 -0500 | [diff] [blame^] | 65 | bool dual_link_dvi; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 66 | }; |
| 67 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 68 | struct dc_dcc_surface_param { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 69 | struct dc_size surface_size; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 70 | enum surface_pixel_format format; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 71 | enum swizzle_mode_values swizzle_mode; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 72 | enum dc_scan_direction scan; |
| 73 | }; |
| 74 | |
| 75 | struct dc_dcc_setting { |
| 76 | unsigned int max_compressed_blk_size; |
| 77 | unsigned int max_uncompressed_blk_size; |
| 78 | bool independent_64b_blks; |
| 79 | }; |
| 80 | |
| 81 | struct dc_surface_dcc_cap { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 82 | union { |
| 83 | struct { |
| 84 | struct dc_dcc_setting rgb; |
| 85 | } grph; |
| 86 | |
| 87 | struct { |
| 88 | struct dc_dcc_setting luma; |
| 89 | struct dc_dcc_setting chroma; |
| 90 | } video; |
| 91 | }; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 92 | |
| 93 | bool capable; |
| 94 | bool const_color_support; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 95 | }; |
| 96 | |
Sylvia Tsai | 94267b3 | 2017-04-21 15:29:55 -0400 | [diff] [blame] | 97 | struct dc_static_screen_events { |
| 98 | bool cursor_update; |
| 99 | bool surface_update; |
| 100 | bool overlay_update; |
| 101 | }; |
| 102 | |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 103 | |
| 104 | /* Surface update type is used by dc_update_surfaces_and_stream |
| 105 | * The update type is determined at the very beginning of the function based |
| 106 | * on parameters passed in and decides how much programming (or updating) is |
| 107 | * going to be done during the call. |
| 108 | * |
| 109 | * UPDATE_TYPE_FAST is used for really fast updates that do not require much |
| 110 | * logical calculations or hardware register programming. This update MUST be |
| 111 | * ISR safe on windows. Currently fast update will only be used to flip surface |
| 112 | * address. |
| 113 | * |
| 114 | * UPDATE_TYPE_MED is used for slower updates which require significant hw |
| 115 | * re-programming however do not affect bandwidth consumption or clock |
| 116 | * requirements. At present, this is the level at which front end updates |
| 117 | * that do not require us to run bw_calcs happen. These are in/out transfer func |
| 118 | * updates, viewport offset changes, recout size changes and pixel depth changes. |
| 119 | * This update can be done at ISR, but we want to minimize how often this happens. |
| 120 | * |
| 121 | * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our |
| 122 | * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front |
| 123 | * end related. Any time viewport dimensions, recout dimensions, scaling ratios or |
| 124 | * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do |
| 125 | * a full update. This cannot be done at ISR level and should be a rare event. |
| 126 | * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting |
| 127 | * underscan we don't expect to see this call at all. |
| 128 | */ |
| 129 | |
| 130 | enum surface_update_type { |
| 131 | UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */ |
| 132 | UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/ |
| 133 | UPDATE_TYPE_FULL, /* may need to shuffle resources */ |
| 134 | }; |
| 135 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 136 | /* Forward declaration*/ |
| 137 | struct dc; |
Harry Wentland | c9614ae | 2017-07-27 09:24:04 -0400 | [diff] [blame] | 138 | struct dc_plane_state; |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 139 | struct dc_state; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 140 | |
Harry Wentland | 7c0c967 | 2017-11-08 14:34:14 -0500 | [diff] [blame] | 141 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 142 | struct dc_cap_funcs { |
Alex Deucher | ff5ef99 | 2017-06-15 16:27:42 -0400 | [diff] [blame] | 143 | bool (*get_dcc_compression_cap)(const struct dc *dc, |
| 144 | const struct dc_dcc_surface_param *input, |
| 145 | struct dc_surface_dcc_cap *output); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 146 | }; |
| 147 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 148 | struct link_training_settings; |
| 149 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 150 | |
| 151 | /* Structure to hold configuration flags set by dm at dc creation. */ |
| 152 | struct dc_config { |
| 153 | bool gpu_vm_support; |
| 154 | bool disable_disp_pll_sharing; |
| 155 | }; |
| 156 | |
Tony Cheng | a32a770 | 2017-09-25 18:06:11 -0400 | [diff] [blame] | 157 | enum dcc_option { |
| 158 | DCC_ENABLE = 0, |
| 159 | DCC_DISABLE = 1, |
| 160 | DCC_HALF_REQ_DISALBE = 2, |
| 161 | }; |
| 162 | |
Tony Cheng | db64fbe | 2017-09-25 10:52:07 -0400 | [diff] [blame] | 163 | enum pipe_split_policy { |
| 164 | MPC_SPLIT_DYNAMIC = 0, |
| 165 | MPC_SPLIT_AVOID = 1, |
| 166 | MPC_SPLIT_AVOID_MULT_DISP = 2, |
| 167 | }; |
| 168 | |
Eric Yang | 441ad74 | 2017-09-27 11:44:43 -0400 | [diff] [blame] | 169 | enum wm_report_mode { |
| 170 | WM_REPORT_DEFAULT = 0, |
| 171 | WM_REPORT_OVERRIDE = 1, |
| 172 | }; |
| 173 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 174 | struct dc_debug { |
| 175 | bool surface_visual_confirm; |
Tony Cheng | 2b13d7d | 2017-07-14 14:07:16 -0400 | [diff] [blame] | 176 | bool sanity_checks; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 177 | bool max_disp_clk; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 178 | bool surface_trace; |
Yongqiang Sun | 9474980 | 2016-12-08 09:47:11 -0500 | [diff] [blame] | 179 | bool timing_trace; |
Dmytro Laktyushkin | c974268 | 2017-06-07 13:53:30 -0400 | [diff] [blame] | 180 | bool clock_trace; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 181 | bool validation_trace; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 182 | |
| 183 | /* stutter efficiency related */ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 184 | bool disable_stutter; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 185 | bool use_max_lb; |
Tony Cheng | a32a770 | 2017-09-25 18:06:11 -0400 | [diff] [blame] | 186 | enum dcc_option disable_dcc; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 187 | enum pipe_split_policy pipe_split_policy; |
| 188 | bool force_single_disp_pipe_split; |
Tony Cheng | 6512387 | 2017-09-27 09:20:51 -0400 | [diff] [blame] | 189 | bool voltage_align_fclk; |
Tony Cheng | 966869d | 2017-09-26 01:56:00 -0400 | [diff] [blame] | 190 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 191 | bool disable_dfs_bypass; |
Alex Deucher | ff5ef99 | 2017-06-15 16:27:42 -0400 | [diff] [blame] | 192 | bool disable_dpp_power_gate; |
| 193 | bool disable_hubp_power_gate; |
| 194 | bool disable_pplib_wm_range; |
Eric Yang | 441ad74 | 2017-09-27 11:44:43 -0400 | [diff] [blame] | 195 | enum wm_report_mode pplib_wm_report_mode; |
Hersen Wu | 4f4ee68 | 2017-09-20 16:30:44 -0400 | [diff] [blame] | 196 | unsigned int min_disp_clk_khz; |
Dmytro Laktyushkin | 139cb65 | 2017-06-21 09:35:35 -0400 | [diff] [blame] | 197 | int sr_exit_time_dpm0_ns; |
| 198 | int sr_enter_plus_exit_time_dpm0_ns; |
Alex Deucher | ff5ef99 | 2017-06-15 16:27:42 -0400 | [diff] [blame] | 199 | int sr_exit_time_ns; |
| 200 | int sr_enter_plus_exit_time_ns; |
| 201 | int urgent_latency_ns; |
| 202 | int percent_of_ideal_drambw; |
| 203 | int dram_clock_change_latency_ns; |
Dmytro Laktyushkin | e73b59b | 2017-05-19 13:01:35 -0400 | [diff] [blame] | 204 | int always_scale; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 205 | bool disable_pplib_clock_request; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 206 | bool disable_clock_gate; |
Yongqiang Sun | aa66df5 | 2016-12-15 10:50:48 -0500 | [diff] [blame] | 207 | bool disable_dmcu; |
Charlene Liu | 29eba8e | 2017-05-23 17:15:54 -0400 | [diff] [blame] | 208 | bool disable_psr; |
Anthony Koo | 70814f6 | 2017-01-27 17:50:03 -0500 | [diff] [blame] | 209 | bool force_abm_enable; |
Charlene Liu | 6d732e7 | 2017-09-20 16:15:18 -0400 | [diff] [blame] | 210 | bool disable_hbup_pg; |
| 211 | bool disable_dpp_pg; |
Charlene Liu | 73fb63e | 2017-10-02 18:01:36 -0400 | [diff] [blame] | 212 | bool disable_stereo_support; |
Charlene Liu | f6cb588 | 2017-10-02 16:25:58 -0400 | [diff] [blame] | 213 | bool vsr_support; |
Dmytro Laktyushkin | 215a6f0 | 2017-10-06 15:40:07 -0400 | [diff] [blame] | 214 | bool performance_trace; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 215 | }; |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 216 | struct dc_state; |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 217 | struct resource_pool; |
| 218 | struct dce_hwseq; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 219 | struct dc { |
| 220 | struct dc_caps caps; |
| 221 | struct dc_cap_funcs cap_funcs; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 222 | struct dc_config config; |
| 223 | struct dc_debug debug; |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 224 | |
| 225 | struct dc_context *ctx; |
| 226 | |
| 227 | uint8_t link_count; |
| 228 | struct dc_link *links[MAX_PIPES * 2]; |
| 229 | |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 230 | struct dc_state *current_state; |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 231 | struct resource_pool *res_pool; |
| 232 | |
| 233 | /* Display Engine Clock levels */ |
| 234 | struct dm_pp_clock_levels sclk_lvls; |
| 235 | |
| 236 | /* Inputs into BW and WM calculations. */ |
| 237 | struct bw_calcs_dceip *bw_dceip; |
| 238 | struct bw_calcs_vbios *bw_vbios; |
| 239 | #ifdef CONFIG_DRM_AMD_DC_DCN1_0 |
| 240 | struct dcn_soc_bounding_box *dcn_soc; |
| 241 | struct dcn_ip_params *dcn_ip; |
| 242 | struct display_mode_lib dml; |
| 243 | #endif |
| 244 | |
| 245 | /* HW functions */ |
| 246 | struct hw_sequencer_funcs hwss; |
| 247 | struct dce_hwseq *hwseq; |
| 248 | |
| 249 | /* temp store of dm_pp_display_configuration |
| 250 | * to compare to see if display config changed |
| 251 | */ |
| 252 | struct dm_pp_display_configuration prev_display_config; |
| 253 | |
Harry Wentland | 4010472 | 2017-11-22 15:59:39 -0500 | [diff] [blame] | 254 | bool optimized_required; |
| 255 | |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 256 | /* FBC compressor */ |
Shirish S | 3eab791 | 2017-09-26 15:35:42 +0530 | [diff] [blame] | 257 | #if defined(CONFIG_DRM_AMD_DC_FBC) |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 258 | struct compressor *fbc_compressor; |
| 259 | #endif |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 260 | }; |
| 261 | |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 262 | enum frame_buffer_mode { |
| 263 | FRAME_BUFFER_MODE_LOCAL_ONLY = 0, |
| 264 | FRAME_BUFFER_MODE_ZFB_ONLY, |
| 265 | FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL, |
| 266 | } ; |
| 267 | |
| 268 | struct dchub_init_data { |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 269 | int64_t zfb_phys_addr_base; |
| 270 | int64_t zfb_mc_base_addr; |
| 271 | uint64_t zfb_size_in_byte; |
| 272 | enum frame_buffer_mode fb_mode; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 273 | bool dchub_initialzied; |
| 274 | bool dchub_info_valid; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 275 | }; |
Alex Deucher | 2c8ad2d | 2017-06-15 16:20:24 -0400 | [diff] [blame] | 276 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 277 | struct dc_init_data { |
| 278 | struct hw_asic_id asic_id; |
| 279 | void *driver; /* ctx */ |
| 280 | struct cgs_device *cgs_device; |
| 281 | |
| 282 | int num_virtual_links; |
| 283 | /* |
| 284 | * If 'vbios_override' not NULL, it will be called instead |
| 285 | * of the real VBIOS. Intended use is Diagnostics on FPGA. |
| 286 | */ |
| 287 | struct dc_bios *vbios_override; |
| 288 | enum dce_environment dce_environment; |
| 289 | |
| 290 | struct dc_config flags; |
Harry Wentland | 01a526f | 2017-09-12 19:33:40 -0400 | [diff] [blame] | 291 | uint32_t log_mask; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 292 | }; |
| 293 | |
| 294 | struct dc *dc_create(const struct dc_init_data *init_params); |
| 295 | |
| 296 | void dc_destroy(struct dc **dc); |
| 297 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 298 | /******************************************************************************* |
| 299 | * Surface Interfaces |
| 300 | ******************************************************************************/ |
| 301 | |
| 302 | enum { |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 303 | TRANSFER_FUNC_POINTS = 1025 |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 304 | }; |
| 305 | |
SivapiriyanKumarasamy | 2938bbb | 2017-10-04 14:24:53 -0400 | [diff] [blame] | 306 | // Moved here from color module for linux |
| 307 | enum color_transfer_func { |
| 308 | transfer_func_unknown, |
| 309 | transfer_func_srgb, |
| 310 | transfer_func_bt709, |
| 311 | transfer_func_pq2084, |
| 312 | transfer_func_pq2084_interim, |
| 313 | transfer_func_linear_0_1, |
| 314 | transfer_func_linear_0_125, |
| 315 | transfer_func_dolbyvision, |
| 316 | transfer_func_gamma_22, |
| 317 | transfer_func_gamma_26 |
| 318 | }; |
| 319 | |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 320 | struct dc_hdr_static_metadata { |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 321 | /* display chromaticities and white point in units of 0.00001 */ |
| 322 | unsigned int chromaticity_green_x; |
| 323 | unsigned int chromaticity_green_y; |
| 324 | unsigned int chromaticity_blue_x; |
| 325 | unsigned int chromaticity_blue_y; |
| 326 | unsigned int chromaticity_red_x; |
| 327 | unsigned int chromaticity_red_y; |
| 328 | unsigned int chromaticity_white_point_x; |
| 329 | unsigned int chromaticity_white_point_y; |
| 330 | |
| 331 | uint32_t min_luminance; |
| 332 | uint32_t max_luminance; |
| 333 | uint32_t maximum_content_light_level; |
| 334 | uint32_t maximum_frame_average_light_level; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 335 | |
| 336 | bool hdr_supported; |
| 337 | bool is_hdr; |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 338 | }; |
| 339 | |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 340 | enum dc_transfer_func_type { |
| 341 | TF_TYPE_PREDEFINED, |
| 342 | TF_TYPE_DISTRIBUTED_POINTS, |
Vitaly Prosyak | b629596 | 2017-11-14 17:12:52 -0600 | [diff] [blame] | 343 | TF_TYPE_BYPASS, |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 344 | }; |
| 345 | |
| 346 | struct dc_transfer_func_distributed_points { |
Amy Zhang | fcd2f4b | 2017-01-05 17:12:20 -0500 | [diff] [blame] | 347 | struct fixed31_32 red[TRANSFER_FUNC_POINTS]; |
| 348 | struct fixed31_32 green[TRANSFER_FUNC_POINTS]; |
| 349 | struct fixed31_32 blue[TRANSFER_FUNC_POINTS]; |
| 350 | |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 351 | uint16_t end_exponent; |
Amy Zhang | fcd2f4b | 2017-01-05 17:12:20 -0500 | [diff] [blame] | 352 | uint16_t x_point_at_y1_red; |
| 353 | uint16_t x_point_at_y1_green; |
| 354 | uint16_t x_point_at_y1_blue; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 355 | }; |
| 356 | |
| 357 | enum dc_transfer_func_predefined { |
| 358 | TRANSFER_FUNCTION_SRGB, |
| 359 | TRANSFER_FUNCTION_BT709, |
Anthony Koo | 90e508b | 2016-12-15 12:09:46 -0500 | [diff] [blame] | 360 | TRANSFER_FUNCTION_PQ, |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 361 | TRANSFER_FUNCTION_LINEAR, |
Vitaly Prosyak | 79086a5 | 2017-11-23 09:42:22 -0600 | [diff] [blame] | 362 | TRANSFER_FUNCTION_UNITY, |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 363 | }; |
| 364 | |
| 365 | struct dc_transfer_func { |
Dave Airlie | 9305213 | 2017-10-03 12:38:57 +1000 | [diff] [blame] | 366 | struct kref refcount; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 367 | struct dc_transfer_func_distributed_points tf_pts; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 368 | enum dc_transfer_func_type type; |
| 369 | enum dc_transfer_func_predefined tf; |
Leo (Sunpeng) Li | 7b0c470 | 2017-07-10 14:04:21 -0400 | [diff] [blame] | 370 | struct dc_context *ctx; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 371 | }; |
| 372 | |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 373 | /* |
| 374 | * This structure is filled in by dc_surface_get_status and contains |
| 375 | * the last requested address and the currently active address so the called |
| 376 | * can determine if there are any outstanding flips |
| 377 | */ |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 378 | struct dc_plane_status { |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 379 | struct dc_plane_address requested_address; |
| 380 | struct dc_plane_address current_address; |
| 381 | bool is_flip_pending; |
| 382 | bool is_right_eye; |
| 383 | }; |
| 384 | |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 385 | union surface_update_flags { |
| 386 | |
| 387 | struct { |
| 388 | /* Medium updates */ |
Andrew Jiang | e9dd922 | 2017-11-16 17:08:44 -0500 | [diff] [blame] | 389 | uint32_t dcc_change:1; |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 390 | uint32_t color_space_change:1; |
| 391 | uint32_t input_tf_change:1; |
| 392 | uint32_t horizontal_mirror_change:1; |
| 393 | uint32_t per_pixel_alpha_change:1; |
| 394 | uint32_t rotation_change:1; |
| 395 | uint32_t swizzle_change:1; |
| 396 | uint32_t scaling_change:1; |
| 397 | uint32_t position_change:1; |
| 398 | uint32_t in_transfer_func:1; |
| 399 | uint32_t input_csc_change:1; |
| 400 | |
| 401 | /* Full updates */ |
| 402 | uint32_t new_plane:1; |
| 403 | uint32_t bpp_change:1; |
| 404 | uint32_t bandwidth_change:1; |
| 405 | uint32_t clock_change:1; |
| 406 | uint32_t stereo_format_change:1; |
Andrew Jiang | 27b8931 | 2017-11-08 12:15:17 -0500 | [diff] [blame] | 407 | uint32_t full_update:1; |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 408 | } bits; |
| 409 | |
| 410 | uint32_t raw; |
| 411 | }; |
| 412 | |
Harry Wentland | c9614ae | 2017-07-27 09:24:04 -0400 | [diff] [blame] | 413 | struct dc_plane_state { |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 414 | struct dc_plane_address address; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 415 | struct scaling_taps scaling_quality; |
| 416 | struct rect src_rect; |
| 417 | struct rect dst_rect; |
| 418 | struct rect clip_rect; |
| 419 | |
| 420 | union plane_size plane_size; |
| 421 | union dc_tiling_info tiling_info; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 422 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 423 | struct dc_plane_dcc_param dcc; |
Andrew Wong | 1646a6fe | 2016-12-22 15:41:30 -0500 | [diff] [blame] | 424 | |
Harry Wentland | 7a6c4af6 | 2017-07-24 15:30:17 -0400 | [diff] [blame] | 425 | struct dc_gamma *gamma_correction; |
Leo (Sunpeng) Li | 7b0c470 | 2017-07-10 14:04:21 -0400 | [diff] [blame] | 426 | struct dc_transfer_func *in_transfer_func; |
SivapiriyanKumarasamy | de4a296 | 2017-10-19 13:41:30 -0400 | [diff] [blame] | 427 | struct dc_bias_and_scale *bias_and_scale; |
| 428 | struct csc_transform input_csc_color_matrix; |
| 429 | struct fixed31_32 coeff_reduction_factor; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 430 | |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 431 | // TODO: No longer used, remove |
| 432 | struct dc_hdr_static_metadata hdr_static_ctx; |
SivapiriyanKumarasamy | 2938bbb | 2017-10-04 14:24:53 -0400 | [diff] [blame] | 433 | |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 434 | enum dc_color_space color_space; |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 435 | enum color_transfer_func input_tf; |
| 436 | |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 437 | enum surface_pixel_format format; |
| 438 | enum dc_rotation_angle rotation; |
| 439 | enum plane_stereo_format stereo_format; |
| 440 | |
Eric Murphy-Zaremba | ee016c4 | 2017-11-17 16:29:00 -0500 | [diff] [blame] | 441 | bool is_tiling_rotated; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 442 | bool per_pixel_alpha; |
| 443 | bool visible; |
| 444 | bool flip_immediate; |
| 445 | bool horizontal_mirror; |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 446 | |
Andrew Jiang | 19ec320 | 2017-11-06 17:00:07 -0500 | [diff] [blame] | 447 | union surface_update_flags update_flags; |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 448 | /* private to DC core */ |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 449 | struct dc_plane_status status; |
Harry Wentland | e12cfcb | 2017-07-20 11:43:32 -0400 | [diff] [blame] | 450 | struct dc_context *ctx; |
| 451 | |
| 452 | /* private to dc_surface.c */ |
| 453 | enum dc_irq_source irq_source; |
Dave Airlie | 4d090f0 | 2017-10-03 12:38:59 +1000 | [diff] [blame] | 454 | struct kref refcount; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 455 | }; |
| 456 | |
| 457 | struct dc_plane_info { |
| 458 | union plane_size plane_size; |
| 459 | union dc_tiling_info tiling_info; |
Leon Elazar | 9cd09bf | 2016-12-19 12:00:05 -0500 | [diff] [blame] | 460 | struct dc_plane_dcc_param dcc; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 461 | enum surface_pixel_format format; |
| 462 | enum dc_rotation_angle rotation; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 463 | enum plane_stereo_format stereo_format; |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 464 | enum dc_color_space color_space; |
| 465 | enum color_transfer_func input_tf; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 466 | bool horizontal_mirror; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 467 | bool visible; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 468 | bool per_pixel_alpha; |
SivapiriyanKumarasamy | de4a296 | 2017-10-19 13:41:30 -0400 | [diff] [blame] | 469 | bool input_csc_enabled; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 470 | }; |
| 471 | |
| 472 | struct dc_scaling_info { |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 473 | struct rect src_rect; |
| 474 | struct rect dst_rect; |
| 475 | struct rect clip_rect; |
| 476 | struct scaling_taps scaling_quality; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 477 | }; |
| 478 | |
| 479 | struct dc_surface_update { |
Harry Wentland | c9614ae | 2017-07-27 09:24:04 -0400 | [diff] [blame] | 480 | struct dc_plane_state *surface; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 481 | |
| 482 | /* isr safe update parameters. null means no updates */ |
| 483 | struct dc_flip_addrs *flip_addr; |
| 484 | struct dc_plane_info *plane_info; |
| 485 | struct dc_scaling_info *scaling_info; |
Anthony Koo | 56ef6ed | 2017-10-23 17:02:02 -0400 | [diff] [blame] | 486 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 487 | /* following updates require alloc/sleep/spin that is not isr safe, |
| 488 | * null means no updates |
| 489 | */ |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 490 | /* gamma TO BE REMOVED */ |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 491 | struct dc_gamma *gamma; |
SivapiriyanKumarasamy | a03f39a | 2017-11-02 15:28:32 -0400 | [diff] [blame] | 492 | enum color_transfer_func color_input_tf; |
| 493 | enum color_transfer_func color_output_tf; |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 494 | struct dc_transfer_func *in_transfer_func; |
SivapiriyanKumarasamy | de4a296 | 2017-10-19 13:41:30 -0400 | [diff] [blame] | 495 | |
| 496 | struct csc_transform *input_csc_color_matrix; |
| 497 | struct fixed31_32 *coeff_reduction_factor; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 498 | }; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 499 | |
| 500 | /* |
| 501 | * Create a new surface with default parameters; |
| 502 | */ |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 503 | struct dc_plane_state *dc_create_plane_state(struct dc *dc); |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 504 | const struct dc_plane_status *dc_plane_get_status( |
| 505 | const struct dc_plane_state *plane_state); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 506 | |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 507 | void dc_plane_state_retain(struct dc_plane_state *plane_state); |
| 508 | void dc_plane_state_release(struct dc_plane_state *plane_state); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 509 | |
Harry Wentland | 7a6c4af6 | 2017-07-24 15:30:17 -0400 | [diff] [blame] | 510 | void dc_gamma_retain(struct dc_gamma *dc_gamma); |
| 511 | void dc_gamma_release(struct dc_gamma **dc_gamma); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 512 | struct dc_gamma *dc_create_gamma(void); |
| 513 | |
Leo (Sunpeng) Li | 7b0c470 | 2017-07-10 14:04:21 -0400 | [diff] [blame] | 514 | void dc_transfer_func_retain(struct dc_transfer_func *dc_tf); |
| 515 | void dc_transfer_func_release(struct dc_transfer_func *dc_tf); |
Anthony Koo | 90e508b | 2016-12-15 12:09:46 -0500 | [diff] [blame] | 516 | struct dc_transfer_func *dc_create_transfer_func(void); |
Anthony Koo | fb735a9 | 2016-12-13 13:59:41 -0500 | [diff] [blame] | 517 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 518 | /* |
| 519 | * This structure holds a surface address. There could be multiple addresses |
| 520 | * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such |
| 521 | * as frame durations and DCC format can also be set. |
| 522 | */ |
| 523 | struct dc_flip_addrs { |
| 524 | struct dc_plane_address address; |
| 525 | bool flip_immediate; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 526 | /* TODO: add flip duration for FreeSync */ |
| 527 | }; |
| 528 | |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 529 | bool dc_post_update_surfaces_to_stream( |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 530 | struct dc *dc); |
| 531 | |
Harry Wentland | 7c0c967 | 2017-11-08 14:34:14 -0500 | [diff] [blame] | 532 | #include "dc_stream.h" |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 533 | |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 534 | /* |
| 535 | * Structure to store surface/stream associations for validation |
| 536 | */ |
| 537 | struct dc_validation_set { |
Harry Wentland | 0971c40 | 2017-07-27 09:33:33 -0400 | [diff] [blame] | 538 | struct dc_stream_state *stream; |
Harry Wentland | 3be5262e | 2017-07-27 09:55:38 -0400 | [diff] [blame] | 539 | struct dc_plane_state *plane_states[MAX_SURFACES]; |
| 540 | uint8_t plane_count; |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 541 | }; |
| 542 | |
Yongqiang Sun | 62c933f | 2017-10-10 14:01:33 -0400 | [diff] [blame] | 543 | enum dc_status dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state); |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 544 | |
Yongqiang Sun | e750d56 | 2017-09-20 17:06:18 -0400 | [diff] [blame] | 545 | enum dc_status dc_validate_global_state( |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 546 | struct dc *dc, |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 547 | struct dc_state *new_ctx); |
Harry Wentland | 07d72b3 | 2017-03-29 11:22:05 -0400 | [diff] [blame] | 548 | |
Andrey Grodzovsky | ab8db3e | 2017-08-28 14:25:01 -0400 | [diff] [blame] | 549 | |
| 550 | void dc_resource_state_construct( |
| 551 | const struct dc *dc, |
| 552 | struct dc_state *dst_ctx); |
| 553 | |
Bhawanpreet Lakha | f36cc57 | 2017-08-28 12:04:23 -0400 | [diff] [blame] | 554 | void dc_resource_state_copy_construct( |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 555 | const struct dc_state *src_ctx, |
| 556 | struct dc_state *dst_ctx); |
Harry Wentland | 8122a25 | 2017-03-29 11:15:14 -0400 | [diff] [blame] | 557 | |
Bhawanpreet Lakha | f36cc57 | 2017-08-28 12:04:23 -0400 | [diff] [blame] | 558 | void dc_resource_state_copy_construct_current( |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 559 | const struct dc *dc, |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 560 | struct dc_state *dst_ctx); |
Andrey Grodzovsky | 1dc9049 | 2017-07-31 11:29:25 -0400 | [diff] [blame] | 561 | |
Bhawanpreet Lakha | f36cc57 | 2017-08-28 12:04:23 -0400 | [diff] [blame] | 562 | void dc_resource_state_destruct(struct dc_state *context); |
Harry Wentland | 8122a25 | 2017-03-29 11:15:14 -0400 | [diff] [blame] | 563 | |
Aric Cyr | ab2541b | 2016-12-29 15:27:12 -0500 | [diff] [blame] | 564 | /* |
Harry Wentland | 7cf2c84 | 2017-03-06 09:43:30 -0500 | [diff] [blame] | 565 | * TODO update to make it about validation sets |
| 566 | * Set up streams and links associated to drive sinks |
| 567 | * The streams parameter is an absolute set of all active streams. |
| 568 | * |
| 569 | * After this call: |
| 570 | * Phy, Encoder, Timing Generator are programmed and enabled. |
| 571 | * New streams are enabled with blank stream; no memory read. |
| 572 | */ |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 573 | bool dc_commit_state(struct dc *dc, struct dc_state *context); |
Harry Wentland | 7cf2c84 | 2017-03-06 09:43:30 -0500 | [diff] [blame] | 574 | |
Andrey Grodzovsky | 8a76708 | 2017-07-11 14:41:51 -0400 | [diff] [blame] | 575 | |
Jerry Zuo | 608ac7b | 2017-08-25 16:16:10 -0400 | [diff] [blame] | 576 | struct dc_state *dc_create_state(void); |
| 577 | void dc_retain_state(struct dc_state *context); |
| 578 | void dc_release_state(struct dc_state *context); |
Andrey Grodzovsky | 8a76708 | 2017-07-11 14:41:51 -0400 | [diff] [blame] | 579 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 580 | /******************************************************************************* |
| 581 | * Link Interfaces |
| 582 | ******************************************************************************/ |
| 583 | |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 584 | struct dpcd_caps { |
| 585 | union dpcd_rev dpcd_rev; |
| 586 | union max_lane_count max_ln_count; |
| 587 | union max_down_spread max_down_spread; |
| 588 | |
| 589 | /* dongle type (DP converter, CV smart dongle) */ |
| 590 | enum display_dongle_type dongle_type; |
| 591 | /* Dongle's downstream count. */ |
| 592 | union sink_count sink_count; |
| 593 | /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER, |
| 594 | indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/ |
| 595 | struct dc_dongle_caps dongle_caps; |
| 596 | |
| 597 | uint32_t sink_dev_id; |
| 598 | uint32_t branch_dev_id; |
| 599 | int8_t branch_dev_name[6]; |
| 600 | int8_t branch_hw_revision; |
| 601 | |
| 602 | bool allow_invalid_MSA_timing_param; |
| 603 | bool panel_mode_edp; |
Wenjing Liu | 9799624a | 2017-08-15 19:10:14 -0400 | [diff] [blame] | 604 | bool dpcd_display_control_capable; |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 605 | }; |
| 606 | |
Harry Wentland | 2e5fa5b | 2017-11-08 14:59:48 -0500 | [diff] [blame] | 607 | #include "dc_link.h" |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 608 | |
| 609 | /******************************************************************************* |
| 610 | * Sink Interfaces - A sink corresponds to a display output device |
| 611 | ******************************************************************************/ |
| 612 | |
xhdu | 8c89531 | 2017-03-21 11:05:32 -0400 | [diff] [blame] | 613 | struct dc_container_id { |
| 614 | // 128bit GUID in binary form |
| 615 | unsigned char guid[16]; |
| 616 | // 8 byte port ID -> ELD.PortID |
| 617 | unsigned int portId[2]; |
| 618 | // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName |
| 619 | unsigned short manufacturerName; |
| 620 | // 2 byte product code -> ELD.ProductCode |
| 621 | unsigned short productCode; |
| 622 | }; |
| 623 | |
Vitaly Prosyak | b6d6103 | 2017-06-12 11:03:26 -0500 | [diff] [blame] | 624 | |
Vitaly Prosyak | 9edba55 | 2017-06-07 12:23:59 -0500 | [diff] [blame] | 625 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 626 | /* |
| 627 | * The sink structure contains EDID and other display device properties |
| 628 | */ |
| 629 | struct dc_sink { |
| 630 | enum signal_type sink_signal; |
| 631 | struct dc_edid dc_edid; /* raw edid */ |
| 632 | struct dc_edid_caps edid_caps; /* parse display caps */ |
xhdu | 8c89531 | 2017-03-21 11:05:32 -0400 | [diff] [blame] | 633 | struct dc_container_id *dc_container_id; |
Zeyu Fan | 4a9a5d6 | 2017-03-07 11:48:50 -0500 | [diff] [blame] | 634 | uint32_t dongle_max_pix_clk; |
Andrey Grodzovsky | 5c4e98064 | 2017-02-14 15:47:24 -0500 | [diff] [blame] | 635 | void *priv; |
Vitaly Prosyak | 9edba55 | 2017-06-07 12:23:59 -0500 | [diff] [blame] | 636 | struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX]; |
Anthony Koo | ebf055f | 2017-06-14 10:19:57 -0400 | [diff] [blame] | 637 | bool converter_disable_audio; |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 638 | |
| 639 | /* private to DC core */ |
| 640 | struct dc_link *link; |
| 641 | struct dc_context *ctx; |
| 642 | |
| 643 | /* private to dc_sink.c */ |
Dave Airlie | cb56ace | 2017-10-03 12:39:01 +1000 | [diff] [blame] | 644 | struct kref refcount; |
Eric Yang | 7d8d90d | 2017-10-23 12:06:54 -0400 | [diff] [blame] | 645 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 646 | }; |
| 647 | |
Harry Wentland | b73a22d | 2017-07-24 14:04:27 -0400 | [diff] [blame] | 648 | void dc_sink_retain(struct dc_sink *sink); |
| 649 | void dc_sink_release(struct dc_sink *sink); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 650 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 651 | struct dc_sink_init_data { |
| 652 | enum signal_type sink_signal; |
Harry Wentland | d0778eb | 2017-07-22 20:05:20 -0400 | [diff] [blame] | 653 | struct dc_link *link; |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 654 | uint32_t dongle_max_pix_clk; |
| 655 | bool converter_disable_audio; |
| 656 | }; |
| 657 | |
| 658 | struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params); |
| 659 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 660 | /* Newer interfaces */ |
| 661 | struct dc_cursor { |
| 662 | struct dc_plane_address address; |
| 663 | struct dc_cursor_attributes attributes; |
| 664 | }; |
| 665 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 666 | /******************************************************************************* |
| 667 | * Interrupt interfaces |
| 668 | ******************************************************************************/ |
| 669 | enum dc_irq_source dc_interrupt_to_irq_source( |
| 670 | struct dc *dc, |
| 671 | uint32_t src_id, |
| 672 | uint32_t ext_id); |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 673 | void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 674 | void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src); |
| 675 | enum dc_irq_source dc_get_hpd_irq_source_at_index( |
| 676 | struct dc *dc, uint32_t link_index); |
| 677 | |
| 678 | /******************************************************************************* |
| 679 | * Power Interfaces |
| 680 | ******************************************************************************/ |
| 681 | |
| 682 | void dc_set_power_state( |
| 683 | struct dc *dc, |
Andrey Grodzovsky | a362148 | 2017-04-20 15:59:25 -0400 | [diff] [blame] | 684 | enum dc_acpi_cm_power_state power_state); |
Bhawanpreet Lakha | fb3466a | 2017-08-01 15:00:25 -0400 | [diff] [blame] | 685 | void dc_resume(struct dc *dc); |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 686 | |
Harry Wentland | 4562236 | 2017-09-12 15:58:20 -0400 | [diff] [blame] | 687 | #endif /* DC_INTERFACE_H_ */ |