blob: 119c4c1659703f9939d6407bd324d995bdc547c3 [file] [log] [blame]
Eli Cohene126ba92013-07-07 17:25:49 +03001/*
Saeed Mahameed6cf0a152015-04-02 17:07:30 +03002 * Copyright (c) 2013-2015, Mellanox Technologies. All rights reserved.
Eli Cohene126ba92013-07-07 17:25:49 +03003 *
4 * This software is available to you under a choice of one of two
5 * licenses. You may choose to be licensed under the terms of the GNU
6 * General Public License (GPL) Version 2, available from the file
7 * COPYING in the main directory of this source tree, or the
8 * OpenIB.org BSD license below:
9 *
10 * Redistribution and use in source and binary forms, with or
11 * without modification, are permitted provided that the following
12 * conditions are met:
13 *
14 * - Redistributions of source code must retain the above
15 * copyright notice, this list of conditions and the following
16 * disclaimer.
17 *
18 * - Redistributions in binary form must reproduce the above
19 * copyright notice, this list of conditions and the following
20 * disclaimer in the documentation and/or other materials
21 * provided with the distribution.
22 *
23 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
24 * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
25 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
26 * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
27 * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
28 * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
29 * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
30 * SOFTWARE.
31 */
32
Maor Gottliebfe248c32017-05-30 10:29:14 +030033#include <linux/debugfs.h>
Christoph Hellwigadec6402015-08-28 09:27:19 +020034#include <linux/highmem.h>
Eli Cohene126ba92013-07-07 17:25:49 +030035#include <linux/module.h>
36#include <linux/init.h>
37#include <linux/errno.h>
38#include <linux/pci.h>
39#include <linux/dma-mapping.h>
40#include <linux/slab.h>
Guy Levi37aa5c32016-04-27 16:49:50 +030041#if defined(CONFIG_X86)
42#include <asm/pat.h>
43#endif
Eli Cohene126ba92013-07-07 17:25:49 +030044#include <linux/sched.h>
Ingo Molnar6e84f312017-02-08 18:51:29 +010045#include <linux/sched/mm.h>
Ingo Molnar0881e7b2017-02-05 15:30:50 +010046#include <linux/sched/task.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030047#include <linux/delay.h>
Eli Cohene126ba92013-07-07 17:25:49 +030048#include <rdma/ib_user_verbs.h>
Achiad Shochat3f89a642015-12-23 18:47:21 +020049#include <rdma/ib_addr.h>
Achiad Shochat2811ba52015-12-23 18:47:24 +020050#include <rdma/ib_cache.h>
Achiad Shochatada68c32016-02-22 18:17:23 +020051#include <linux/mlx5/port.h>
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030052#include <linux/mlx5/vport.h>
Pravin Shedge72c7fe92017-12-06 22:19:39 +053053#include <linux/mlx5/fs.h>
Aviad Yehezkel802c2122018-03-28 09:27:53 +030054#include <linux/mlx5/fs_helpers.h>
Maor Gottlieb7c2344c2016-06-17 14:56:44 +030055#include <linux/list.h>
Eli Cohene126ba92013-07-07 17:25:49 +030056#include <rdma/ib_smi.h>
57#include <rdma/ib_umem.h>
Maor Gottlieb038d2ef2016-01-11 10:26:07 +020058#include <linux/in.h>
59#include <linux/etherdevice.h>
Eli Cohene126ba92013-07-07 17:25:49 +030060#include "mlx5_ib.h"
Mark Blochfc385b7a2018-01-16 14:34:48 +000061#include "ib_rep.h"
Parav Pandite1f24a72017-04-16 07:29:29 +030062#include "cmd.h"
Boris Pismenny3346c482017-08-20 15:13:08 +030063#include <linux/mlx5/fs_helpers.h>
Aviad Yehezkelc6475a02018-03-28 09:27:50 +030064#include <linux/mlx5/accel.h>
Matan Barak8c846602018-03-28 09:27:41 +030065#include <rdma/uverbs_std_types.h>
Aviad Yehezkelc6475a02018-03-28 09:27:50 +030066#include <rdma/mlx5_user_ioctl_verbs.h>
67#include <rdma/mlx5_user_ioctl_cmds.h>
Matan Barak8c846602018-03-28 09:27:41 +030068
69#define UVERBS_MODULE_NAME mlx5_ib
70#include <rdma/uverbs_named_ioctl.h>
Eli Cohene126ba92013-07-07 17:25:49 +030071
72#define DRIVER_NAME "mlx5_ib"
Tariq Toukanb3599112017-02-22 17:45:46 +020073#define DRIVER_VERSION "5.0-0"
Eli Cohene126ba92013-07-07 17:25:49 +030074
75MODULE_AUTHOR("Eli Cohen <eli@mellanox.com>");
76MODULE_DESCRIPTION("Mellanox Connect-IB HCA IB driver");
77MODULE_LICENSE("Dual BSD/GPL");
Eli Cohene126ba92013-07-07 17:25:49 +030078
Eli Cohene126ba92013-07-07 17:25:49 +030079static char mlx5_version[] =
80 DRIVER_NAME ": Mellanox Connect-IB Infiniband driver v"
Tariq Toukanb3599112017-02-22 17:45:46 +020081 DRIVER_VERSION "\n";
Eli Cohene126ba92013-07-07 17:25:49 +030082
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020083struct mlx5_ib_event_work {
84 struct work_struct work;
85 struct mlx5_core_dev *dev;
86 void *context;
87 enum mlx5_dev_event event;
88 unsigned long param;
89};
90
Eran Ben Elishada7525d2015-12-14 16:34:10 +020091enum {
92 MLX5_ATOMIC_SIZE_QP_8BYTES = 1 << 3,
93};
Majd Dibbiny1b5daf12015-06-04 19:30:46 +030094
Daniel Jurgensd69a24e2018-01-04 17:25:37 +020095static struct workqueue_struct *mlx5_ib_event_wq;
Daniel Jurgens32f69e42018-01-04 17:25:36 +020096static LIST_HEAD(mlx5_ib_unaffiliated_port_list);
97static LIST_HEAD(mlx5_ib_dev_list);
98/*
99 * This mutex should be held when accessing either of the above lists
100 */
101static DEFINE_MUTEX(mlx5_ib_multiport_mutex);
102
Ilya Lesokhinc44ef992018-03-13 15:18:48 +0200103/* We can't use an array for xlt_emergency_page because dma_map_single
104 * doesn't work on kernel modules memory
105 */
106static unsigned long xlt_emergency_page;
107static struct mutex xlt_emergency_page_mutex;
108
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200109struct mlx5_ib_dev *mlx5_ib_get_ibdev_from_mpi(struct mlx5_ib_multiport_info *mpi)
110{
111 struct mlx5_ib_dev *dev;
112
113 mutex_lock(&mlx5_ib_multiport_mutex);
114 dev = mpi->ibdev;
115 mutex_unlock(&mlx5_ib_multiport_mutex);
116 return dev;
117}
118
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300119static enum rdma_link_layer
Achiad Shochatebd61f62015-12-23 18:47:16 +0200120mlx5_port_type_cap_to_rdma_ll(int port_type_cap)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300121{
Achiad Shochatebd61f62015-12-23 18:47:16 +0200122 switch (port_type_cap) {
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300123 case MLX5_CAP_PORT_TYPE_IB:
124 return IB_LINK_LAYER_INFINIBAND;
125 case MLX5_CAP_PORT_TYPE_ETH:
126 return IB_LINK_LAYER_ETHERNET;
127 default:
128 return IB_LINK_LAYER_UNSPECIFIED;
129 }
130}
131
Achiad Shochatebd61f62015-12-23 18:47:16 +0200132static enum rdma_link_layer
133mlx5_ib_port_link_layer(struct ib_device *device, u8 port_num)
134{
135 struct mlx5_ib_dev *dev = to_mdev(device);
136 int port_type_cap = MLX5_CAP_GEN(dev->mdev, port_type);
137
138 return mlx5_port_type_cap_to_rdma_ll(port_type_cap);
139}
140
Moni Shouafd65f1b2017-05-30 09:56:05 +0300141static int get_port_state(struct ib_device *ibdev,
142 u8 port_num,
143 enum ib_port_state *state)
144{
145 struct ib_port_attr attr;
146 int ret;
147
148 memset(&attr, 0, sizeof(attr));
Mark Bloch8e6efa32017-11-06 12:22:13 +0000149 ret = ibdev->query_port(ibdev, port_num, &attr);
Moni Shouafd65f1b2017-05-30 09:56:05 +0300150 if (!ret)
151 *state = attr.state;
152 return ret;
153}
154
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200155static int mlx5_netdev_event(struct notifier_block *this,
156 unsigned long event, void *ptr)
157{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200158 struct mlx5_roce *roce = container_of(this, struct mlx5_roce, nb);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200159 struct net_device *ndev = netdev_notifier_info_to_dev(ptr);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200160 u8 port_num = roce->native_port_num;
161 struct mlx5_core_dev *mdev;
162 struct mlx5_ib_dev *ibdev;
163
164 ibdev = roce->dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200165 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
166 if (!mdev)
167 return NOTIFY_DONE;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200168
Aviv Heller5ec8c832016-09-18 20:48:00 +0300169 switch (event) {
170 case NETDEV_REGISTER:
171 case NETDEV_UNREGISTER:
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200172 write_lock(&roce->netdev_lock);
Mark Blochbcf87f12018-01-16 15:02:36 +0000173 if (ibdev->rep) {
174 struct mlx5_eswitch *esw = ibdev->mdev->priv.eswitch;
175 struct net_device *rep_ndev;
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200176
Mark Blochbcf87f12018-01-16 15:02:36 +0000177 rep_ndev = mlx5_ib_get_rep_netdev(esw,
178 ibdev->rep->vport);
179 if (rep_ndev == ndev)
180 roce->netdev = (event == NETDEV_UNREGISTER) ?
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200181 NULL : ndev;
Mark Blochbcf87f12018-01-16 15:02:36 +0000182 } else if (ndev->dev.parent == &ibdev->mdev->pdev->dev) {
183 roce->netdev = (event == NETDEV_UNREGISTER) ?
184 NULL : ndev;
185 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200186 write_unlock(&roce->netdev_lock);
Aviv Heller5ec8c832016-09-18 20:48:00 +0300187 break;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200188
Moni Shouafd65f1b2017-05-30 09:56:05 +0300189 case NETDEV_CHANGE:
Aviv Heller5ec8c832016-09-18 20:48:00 +0300190 case NETDEV_UP:
Aviv Heller88621df2016-09-18 20:48:02 +0300191 case NETDEV_DOWN: {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200192 struct net_device *lag_ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300193 struct net_device *upper = NULL;
194
195 if (lag_ndev) {
196 upper = netdev_master_upper_dev_get(lag_ndev);
197 dev_put(lag_ndev);
198 }
199
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200200 if ((upper == ndev || (!upper && ndev == roce->netdev))
Aviv Heller88621df2016-09-18 20:48:02 +0300201 && ibdev->ib_active) {
Bart Van Assche626bc022016-12-05 17:18:08 -0800202 struct ib_event ibev = { };
Moni Shouafd65f1b2017-05-30 09:56:05 +0300203 enum ib_port_state port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300204
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200205 if (get_port_state(&ibdev->ib_dev, port_num,
206 &port_state))
207 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300208
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200209 if (roce->last_port_state == port_state)
210 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300211
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200212 roce->last_port_state = port_state;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300213 ibev.device = &ibdev->ib_dev;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300214 if (port_state == IB_PORT_DOWN)
215 ibev.event = IB_EVENT_PORT_ERR;
216 else if (port_state == IB_PORT_ACTIVE)
217 ibev.event = IB_EVENT_PORT_ACTIVE;
218 else
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200219 goto done;
Moni Shouafd65f1b2017-05-30 09:56:05 +0300220
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200221 ibev.element.port_num = port_num;
Aviv Heller5ec8c832016-09-18 20:48:00 +0300222 ib_dispatch_event(&ibev);
223 }
224 break;
Aviv Heller88621df2016-09-18 20:48:02 +0300225 }
Aviv Heller5ec8c832016-09-18 20:48:00 +0300226
227 default:
228 break;
229 }
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200230done:
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200231 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200232 return NOTIFY_DONE;
233}
234
235static struct net_device *mlx5_ib_get_netdev(struct ib_device *device,
236 u8 port_num)
237{
238 struct mlx5_ib_dev *ibdev = to_mdev(device);
239 struct net_device *ndev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200240 struct mlx5_core_dev *mdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200241
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200242 mdev = mlx5_ib_get_native_port_mdev(ibdev, port_num, NULL);
243 if (!mdev)
244 return NULL;
245
246 ndev = mlx5_lag_get_roce_netdev(mdev);
Aviv Heller88621df2016-09-18 20:48:02 +0300247 if (ndev)
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200248 goto out;
Aviv Heller88621df2016-09-18 20:48:02 +0300249
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200250 /* Ensure ndev does not disappear before we invoke dev_hold()
251 */
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200252 read_lock(&ibdev->roce[port_num - 1].netdev_lock);
253 ndev = ibdev->roce[port_num - 1].netdev;
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200254 if (ndev)
255 dev_hold(ndev);
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +0200256 read_unlock(&ibdev->roce[port_num - 1].netdev_lock);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200257
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200258out:
259 mlx5_ib_put_native_port_mdev(ibdev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +0200260 return ndev;
261}
262
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200263struct mlx5_core_dev *mlx5_ib_get_native_port_mdev(struct mlx5_ib_dev *ibdev,
264 u8 ib_port_num,
265 u8 *native_port_num)
266{
267 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
268 ib_port_num);
269 struct mlx5_core_dev *mdev = NULL;
270 struct mlx5_ib_multiport_info *mpi;
271 struct mlx5_ib_port *port;
272
Mark Bloch210b1f72018-03-05 20:09:47 +0200273 if (!mlx5_core_mp_enabled(ibdev->mdev) ||
274 ll != IB_LINK_LAYER_ETHERNET) {
275 if (native_port_num)
276 *native_port_num = ib_port_num;
277 return ibdev->mdev;
278 }
279
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200280 if (native_port_num)
281 *native_port_num = 1;
282
Daniel Jurgens32f69e42018-01-04 17:25:36 +0200283 port = &ibdev->port[ib_port_num - 1];
284 if (!port)
285 return NULL;
286
287 spin_lock(&port->mp.mpi_lock);
288 mpi = ibdev->port[ib_port_num - 1].mp.mpi;
289 if (mpi && !mpi->unaffiliate) {
290 mdev = mpi->mdev;
291 /* If it's the master no need to refcount, it'll exist
292 * as long as the ib_dev exists.
293 */
294 if (!mpi->is_master)
295 mpi->mdev_refcnt++;
296 }
297 spin_unlock(&port->mp.mpi_lock);
298
299 return mdev;
300}
301
302void mlx5_ib_put_native_port_mdev(struct mlx5_ib_dev *ibdev, u8 port_num)
303{
304 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&ibdev->ib_dev,
305 port_num);
306 struct mlx5_ib_multiport_info *mpi;
307 struct mlx5_ib_port *port;
308
309 if (!mlx5_core_mp_enabled(ibdev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
310 return;
311
312 port = &ibdev->port[port_num - 1];
313
314 spin_lock(&port->mp.mpi_lock);
315 mpi = ibdev->port[port_num - 1].mp.mpi;
316 if (mpi->is_master)
317 goto out;
318
319 mpi->mdev_refcnt--;
320 if (mpi->unaffiliate)
321 complete(&mpi->unref_comp);
322out:
323 spin_unlock(&port->mp.mpi_lock);
324}
325
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300326static int translate_eth_proto_oper(u32 eth_proto_oper, u8 *active_speed,
327 u8 *active_width)
328{
329 switch (eth_proto_oper) {
330 case MLX5E_PROT_MASK(MLX5E_1000BASE_CX_SGMII):
331 case MLX5E_PROT_MASK(MLX5E_1000BASE_KX):
332 case MLX5E_PROT_MASK(MLX5E_100BASE_TX):
333 case MLX5E_PROT_MASK(MLX5E_1000BASE_T):
334 *active_width = IB_WIDTH_1X;
335 *active_speed = IB_SPEED_SDR;
336 break;
337 case MLX5E_PROT_MASK(MLX5E_10GBASE_T):
338 case MLX5E_PROT_MASK(MLX5E_10GBASE_CX4):
339 case MLX5E_PROT_MASK(MLX5E_10GBASE_KX4):
340 case MLX5E_PROT_MASK(MLX5E_10GBASE_KR):
341 case MLX5E_PROT_MASK(MLX5E_10GBASE_CR):
342 case MLX5E_PROT_MASK(MLX5E_10GBASE_SR):
343 case MLX5E_PROT_MASK(MLX5E_10GBASE_ER):
344 *active_width = IB_WIDTH_1X;
345 *active_speed = IB_SPEED_QDR;
346 break;
347 case MLX5E_PROT_MASK(MLX5E_25GBASE_CR):
348 case MLX5E_PROT_MASK(MLX5E_25GBASE_KR):
349 case MLX5E_PROT_MASK(MLX5E_25GBASE_SR):
350 *active_width = IB_WIDTH_1X;
351 *active_speed = IB_SPEED_EDR;
352 break;
353 case MLX5E_PROT_MASK(MLX5E_40GBASE_CR4):
354 case MLX5E_PROT_MASK(MLX5E_40GBASE_KR4):
355 case MLX5E_PROT_MASK(MLX5E_40GBASE_SR4):
356 case MLX5E_PROT_MASK(MLX5E_40GBASE_LR4):
357 *active_width = IB_WIDTH_4X;
358 *active_speed = IB_SPEED_QDR;
359 break;
360 case MLX5E_PROT_MASK(MLX5E_50GBASE_CR2):
361 case MLX5E_PROT_MASK(MLX5E_50GBASE_KR2):
362 case MLX5E_PROT_MASK(MLX5E_50GBASE_SR2):
363 *active_width = IB_WIDTH_1X;
364 *active_speed = IB_SPEED_HDR;
365 break;
366 case MLX5E_PROT_MASK(MLX5E_56GBASE_R4):
367 *active_width = IB_WIDTH_4X;
368 *active_speed = IB_SPEED_FDR;
369 break;
370 case MLX5E_PROT_MASK(MLX5E_100GBASE_CR4):
371 case MLX5E_PROT_MASK(MLX5E_100GBASE_SR4):
372 case MLX5E_PROT_MASK(MLX5E_100GBASE_KR4):
373 case MLX5E_PROT_MASK(MLX5E_100GBASE_LR4):
374 *active_width = IB_WIDTH_4X;
375 *active_speed = IB_SPEED_EDR;
376 break;
377 default:
378 return -EINVAL;
379 }
380
381 return 0;
382}
383
Ilan Tayari095b0922017-05-14 16:04:30 +0300384static int mlx5_query_port_roce(struct ib_device *device, u8 port_num,
385 struct ib_port_attr *props)
Achiad Shochat3f89a642015-12-23 18:47:21 +0200386{
387 struct mlx5_ib_dev *dev = to_mdev(device);
Colin Ian Kingda005f92018-01-09 15:55:43 +0000388 struct mlx5_core_dev *mdev;
Aviv Heller88621df2016-09-18 20:48:02 +0300389 struct net_device *ndev, *upper;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200390 enum ib_mtu ndev_ib_mtu;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200391 bool put_mdev = true;
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200392 u16 qkey_viol_cntr;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300393 u32 eth_prot_oper;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200394 u8 mdev_port_num;
Ilan Tayari095b0922017-05-14 16:04:30 +0300395 int err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200396
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200397 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
398 if (!mdev) {
399 /* This means the port isn't affiliated yet. Get the
400 * info for the master port instead.
401 */
402 put_mdev = false;
403 mdev = dev->mdev;
404 mdev_port_num = 1;
405 port_num = 1;
406 }
407
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300408 /* Possible bad flows are checked before filling out props so in case
409 * of an error it will still be zeroed out.
Noa Osherovich50f22fd2017-04-20 20:53:32 +0300410 */
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200411 err = mlx5_query_port_eth_proto_oper(mdev, &eth_prot_oper,
412 mdev_port_num);
Ilan Tayari095b0922017-05-14 16:04:30 +0300413 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200414 goto out;
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300415
Honggang Li7672ed32018-03-16 10:37:13 +0800416 props->active_width = IB_WIDTH_4X;
417 props->active_speed = IB_SPEED_QDR;
418
Noa Osherovichf1b65df2017-04-20 20:53:33 +0300419 translate_eth_proto_oper(eth_prot_oper, &props->active_speed,
420 &props->active_width);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200421
422 props->port_cap_flags |= IB_PORT_CM_SUP;
423 props->port_cap_flags |= IB_PORT_IP_BASED_GIDS;
424
425 props->gid_tbl_len = MLX5_CAP_ROCE(dev->mdev,
426 roce_address_table_size);
427 props->max_mtu = IB_MTU_4096;
428 props->max_msg_sz = 1 << MLX5_CAP_GEN(dev->mdev, log_max_msg);
429 props->pkey_tbl_len = 1;
430 props->state = IB_PORT_DOWN;
431 props->phys_state = 3;
432
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200433 mlx5_query_nic_vport_qkey_viol_cntr(mdev, &qkey_viol_cntr);
Leon Romanovskyc876a1b2016-01-09 13:06:25 +0200434 props->qkey_viol_cntr = qkey_viol_cntr;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200435
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200436 /* If this is a stub query for an unaffiliated port stop here */
437 if (!put_mdev)
438 goto out;
439
Achiad Shochat3f89a642015-12-23 18:47:21 +0200440 ndev = mlx5_ib_get_netdev(device, port_num);
441 if (!ndev)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200442 goto out;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200443
Aviv Heller88621df2016-09-18 20:48:02 +0300444 if (mlx5_lag_is_active(dev->mdev)) {
445 rcu_read_lock();
446 upper = netdev_master_upper_dev_get_rcu(ndev);
447 if (upper) {
448 dev_put(ndev);
449 ndev = upper;
450 dev_hold(ndev);
451 }
452 rcu_read_unlock();
453 }
454
Achiad Shochat3f89a642015-12-23 18:47:21 +0200455 if (netif_running(ndev) && netif_carrier_ok(ndev)) {
456 props->state = IB_PORT_ACTIVE;
457 props->phys_state = 5;
458 }
459
460 ndev_ib_mtu = iboe_get_mtu(ndev->mtu);
461
462 dev_put(ndev);
463
464 props->active_mtu = min(props->max_mtu, ndev_ib_mtu);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +0200465out:
466 if (put_mdev)
467 mlx5_ib_put_native_port_mdev(dev, port_num);
468 return err;
Achiad Shochat3f89a642015-12-23 18:47:21 +0200469}
470
Ilan Tayari095b0922017-05-14 16:04:30 +0300471static int set_roce_addr(struct mlx5_ib_dev *dev, u8 port_num,
472 unsigned int index, const union ib_gid *gid,
473 const struct ib_gid_attr *attr)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200474{
Ilan Tayari095b0922017-05-14 16:04:30 +0300475 enum ib_gid_type gid_type = IB_GID_TYPE_IB;
476 u8 roce_version = 0;
477 u8 roce_l3_type = 0;
478 bool vlan = false;
479 u8 mac[ETH_ALEN];
480 u16 vlan_id = 0;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200481
Ilan Tayari095b0922017-05-14 16:04:30 +0300482 if (gid) {
483 gid_type = attr->gid_type;
484 ether_addr_copy(mac, attr->ndev->dev_addr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200485
Ilan Tayari095b0922017-05-14 16:04:30 +0300486 if (is_vlan_dev(attr->ndev)) {
487 vlan = true;
488 vlan_id = vlan_dev_vlan_id(attr->ndev);
489 }
Achiad Shochat3cca2602015-12-23 18:47:23 +0200490 }
491
Ilan Tayari095b0922017-05-14 16:04:30 +0300492 switch (gid_type) {
Achiad Shochat3cca2602015-12-23 18:47:23 +0200493 case IB_GID_TYPE_IB:
Ilan Tayari095b0922017-05-14 16:04:30 +0300494 roce_version = MLX5_ROCE_VERSION_1;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200495 break;
496 case IB_GID_TYPE_ROCE_UDP_ENCAP:
Ilan Tayari095b0922017-05-14 16:04:30 +0300497 roce_version = MLX5_ROCE_VERSION_2;
498 if (ipv6_addr_v4mapped((void *)gid))
499 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV4;
500 else
501 roce_l3_type = MLX5_ROCE_L3_TYPE_IPV6;
Achiad Shochat3cca2602015-12-23 18:47:23 +0200502 break;
503
504 default:
Ilan Tayari095b0922017-05-14 16:04:30 +0300505 mlx5_ib_warn(dev, "Unexpected GID type %u\n", gid_type);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200506 }
507
Ilan Tayari095b0922017-05-14 16:04:30 +0300508 return mlx5_core_roce_gid_set(dev->mdev, index, roce_version,
509 roce_l3_type, gid->raw, mac, vlan,
Daniel Jurgenscfe4e372018-01-04 17:25:41 +0200510 vlan_id, port_num);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200511}
512
Parav Pandit414448d2018-04-01 15:08:24 +0300513static int mlx5_ib_add_gid(const union ib_gid *gid,
Achiad Shochat3cca2602015-12-23 18:47:23 +0200514 const struct ib_gid_attr *attr,
515 __always_unused void **context)
516{
Parav Pandit414448d2018-04-01 15:08:24 +0300517 return set_roce_addr(to_mdev(attr->device), attr->port_num,
518 attr->index, gid, attr);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200519}
520
Parav Pandit414448d2018-04-01 15:08:24 +0300521static int mlx5_ib_del_gid(const struct ib_gid_attr *attr,
522 __always_unused void **context)
Achiad Shochat3cca2602015-12-23 18:47:23 +0200523{
Parav Pandit414448d2018-04-01 15:08:24 +0300524 return set_roce_addr(to_mdev(attr->device), attr->port_num,
525 attr->index, NULL, NULL);
Achiad Shochat3cca2602015-12-23 18:47:23 +0200526}
527
Achiad Shochat2811ba52015-12-23 18:47:24 +0200528__be16 mlx5_get_roce_udp_sport(struct mlx5_ib_dev *dev, u8 port_num,
529 int index)
530{
531 struct ib_gid_attr attr;
532 union ib_gid gid;
533
534 if (ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr))
535 return 0;
536
Achiad Shochat2811ba52015-12-23 18:47:24 +0200537 dev_put(attr.ndev);
538
539 if (attr.gid_type != IB_GID_TYPE_ROCE_UDP_ENCAP)
540 return 0;
541
542 return cpu_to_be16(MLX5_CAP_ROCE(dev->mdev, r_roce_min_src_udp_port));
543}
544
Majd Dibbinyed884512017-01-18 14:10:35 +0200545int mlx5_get_roce_gid_type(struct mlx5_ib_dev *dev, u8 port_num,
546 int index, enum ib_gid_type *gid_type)
547{
548 struct ib_gid_attr attr;
549 union ib_gid gid;
550 int ret;
551
552 ret = ib_get_cached_gid(&dev->ib_dev, port_num, index, &gid, &attr);
553 if (ret)
554 return ret;
555
Majd Dibbinyed884512017-01-18 14:10:35 +0200556 dev_put(attr.ndev);
557
558 *gid_type = attr.gid_type;
559
560 return 0;
561}
562
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300563static int mlx5_use_mad_ifc(struct mlx5_ib_dev *dev)
564{
Noa Osherovich7fae6652016-09-12 19:16:23 +0300565 if (MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_IB)
566 return !MLX5_CAP_GEN(dev->mdev, ib_virt);
567 return 0;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300568}
569
570enum {
571 MLX5_VPORT_ACCESS_METHOD_MAD,
572 MLX5_VPORT_ACCESS_METHOD_HCA,
573 MLX5_VPORT_ACCESS_METHOD_NIC,
574};
575
576static int mlx5_get_vport_access_method(struct ib_device *ibdev)
577{
578 if (mlx5_use_mad_ifc(to_mdev(ibdev)))
579 return MLX5_VPORT_ACCESS_METHOD_MAD;
580
Achiad Shochatebd61f62015-12-23 18:47:16 +0200581 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300582 IB_LINK_LAYER_ETHERNET)
583 return MLX5_VPORT_ACCESS_METHOD_NIC;
584
585 return MLX5_VPORT_ACCESS_METHOD_HCA;
586}
587
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200588static void get_atomic_caps(struct mlx5_ib_dev *dev,
Moni Shoua776a3902018-01-02 16:19:33 +0200589 u8 atomic_size_qp,
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200590 struct ib_device_attr *props)
591{
592 u8 tmp;
593 u8 atomic_operations = MLX5_CAP_ATOMIC(dev->mdev, atomic_operations);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200594 u8 atomic_req_8B_endianness_mode =
Or Gerlitzbd108382017-05-28 15:24:17 +0300595 MLX5_CAP_ATOMIC(dev->mdev, atomic_req_8B_endianness_mode);
Eran Ben Elishada7525d2015-12-14 16:34:10 +0200596
597 /* Check if HW supports 8 bytes standard atomic operations and capable
598 * of host endianness respond
599 */
600 tmp = MLX5_ATOMIC_OPS_CMP_SWAP | MLX5_ATOMIC_OPS_FETCH_ADD;
601 if (((atomic_operations & tmp) == tmp) &&
602 (atomic_size_qp & MLX5_ATOMIC_SIZE_QP_8BYTES) &&
603 (atomic_req_8B_endianness_mode)) {
604 props->atomic_cap = IB_ATOMIC_HCA;
605 } else {
606 props->atomic_cap = IB_ATOMIC_NONE;
607 }
608}
609
Moni Shoua776a3902018-01-02 16:19:33 +0200610static void get_atomic_caps_qp(struct mlx5_ib_dev *dev,
611 struct ib_device_attr *props)
612{
613 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_qp);
614
615 get_atomic_caps(dev, atomic_size_qp, props);
616}
617
618static void get_atomic_caps_dc(struct mlx5_ib_dev *dev,
619 struct ib_device_attr *props)
620{
621 u8 atomic_size_qp = MLX5_CAP_ATOMIC(dev->mdev, atomic_size_dc);
622
623 get_atomic_caps(dev, atomic_size_qp, props);
624}
625
626bool mlx5_ib_dc_atomic_is_supported(struct mlx5_ib_dev *dev)
627{
628 struct ib_device_attr props = {};
629
630 get_atomic_caps_dc(dev, &props);
631 return (props.atomic_cap == IB_ATOMIC_HCA) ? true : false;
632}
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300633static int mlx5_query_system_image_guid(struct ib_device *ibdev,
634 __be64 *sys_image_guid)
635{
636 struct mlx5_ib_dev *dev = to_mdev(ibdev);
637 struct mlx5_core_dev *mdev = dev->mdev;
638 u64 tmp;
639 int err;
640
641 switch (mlx5_get_vport_access_method(ibdev)) {
642 case MLX5_VPORT_ACCESS_METHOD_MAD:
643 return mlx5_query_mad_ifc_system_image_guid(ibdev,
644 sys_image_guid);
645
646 case MLX5_VPORT_ACCESS_METHOD_HCA:
647 err = mlx5_query_hca_vport_system_image_guid(mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200648 break;
649
650 case MLX5_VPORT_ACCESS_METHOD_NIC:
651 err = mlx5_query_nic_vport_system_image_guid(mdev, &tmp);
652 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300653
654 default:
655 return -EINVAL;
656 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200657
658 if (!err)
659 *sys_image_guid = cpu_to_be64(tmp);
660
661 return err;
662
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300663}
664
665static int mlx5_query_max_pkeys(struct ib_device *ibdev,
666 u16 *max_pkeys)
667{
668 struct mlx5_ib_dev *dev = to_mdev(ibdev);
669 struct mlx5_core_dev *mdev = dev->mdev;
670
671 switch (mlx5_get_vport_access_method(ibdev)) {
672 case MLX5_VPORT_ACCESS_METHOD_MAD:
673 return mlx5_query_mad_ifc_max_pkeys(ibdev, max_pkeys);
674
675 case MLX5_VPORT_ACCESS_METHOD_HCA:
676 case MLX5_VPORT_ACCESS_METHOD_NIC:
677 *max_pkeys = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev,
678 pkey_table_size));
679 return 0;
680
681 default:
682 return -EINVAL;
683 }
684}
685
686static int mlx5_query_vendor_id(struct ib_device *ibdev,
687 u32 *vendor_id)
688{
689 struct mlx5_ib_dev *dev = to_mdev(ibdev);
690
691 switch (mlx5_get_vport_access_method(ibdev)) {
692 case MLX5_VPORT_ACCESS_METHOD_MAD:
693 return mlx5_query_mad_ifc_vendor_id(ibdev, vendor_id);
694
695 case MLX5_VPORT_ACCESS_METHOD_HCA:
696 case MLX5_VPORT_ACCESS_METHOD_NIC:
697 return mlx5_core_query_vendor_id(dev->mdev, vendor_id);
698
699 default:
700 return -EINVAL;
701 }
702}
703
704static int mlx5_query_node_guid(struct mlx5_ib_dev *dev,
705 __be64 *node_guid)
706{
707 u64 tmp;
708 int err;
709
710 switch (mlx5_get_vport_access_method(&dev->ib_dev)) {
711 case MLX5_VPORT_ACCESS_METHOD_MAD:
712 return mlx5_query_mad_ifc_node_guid(dev, node_guid);
713
714 case MLX5_VPORT_ACCESS_METHOD_HCA:
715 err = mlx5_query_hca_vport_node_guid(dev->mdev, &tmp);
Achiad Shochat3f89a642015-12-23 18:47:21 +0200716 break;
717
718 case MLX5_VPORT_ACCESS_METHOD_NIC:
719 err = mlx5_query_nic_vport_node_guid(dev->mdev, &tmp);
720 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300721
722 default:
723 return -EINVAL;
724 }
Achiad Shochat3f89a642015-12-23 18:47:21 +0200725
726 if (!err)
727 *node_guid = cpu_to_be64(tmp);
728
729 return err;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300730}
731
732struct mlx5_reg_node_desc {
Yuval Shaiabd99fde2016-08-25 10:57:07 -0700733 u8 desc[IB_DEVICE_NODE_DESC_MAX];
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300734};
735
736static int mlx5_query_node_desc(struct mlx5_ib_dev *dev, char *node_desc)
737{
738 struct mlx5_reg_node_desc in;
739
740 if (mlx5_use_mad_ifc(dev))
741 return mlx5_query_mad_ifc_node_desc(dev, node_desc);
742
743 memset(&in, 0, sizeof(in));
744
745 return mlx5_core_access_reg(dev->mdev, &in, sizeof(in), node_desc,
746 sizeof(struct mlx5_reg_node_desc),
747 MLX5_REG_NODE_DESC, 0, 0);
748}
749
Eli Cohene126ba92013-07-07 17:25:49 +0300750static int mlx5_ib_query_device(struct ib_device *ibdev,
Matan Barak2528e332015-06-11 16:35:25 +0300751 struct ib_device_attr *props,
752 struct ib_udata *uhw)
Eli Cohene126ba92013-07-07 17:25:49 +0300753{
754 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300755 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +0300756 int err = -ENOMEM;
Eli Cohen288c01b2016-10-27 16:36:45 +0300757 int max_sq_desc;
Eli Cohene126ba92013-07-07 17:25:49 +0300758 int max_rq_sg;
759 int max_sq_sg;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300760 u64 min_page_size = 1ull << MLX5_CAP_GEN(mdev, log_pg_sz);
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200761 bool raw_support = !mlx5_core_mp_enabled(mdev);
Bodong Wang402ca532016-06-17 15:02:20 +0300762 struct mlx5_ib_query_device_resp resp = {};
763 size_t resp_len;
764 u64 max_tso;
Eli Cohene126ba92013-07-07 17:25:49 +0300765
Bodong Wang402ca532016-06-17 15:02:20 +0300766 resp_len = sizeof(resp.comp_mask) + sizeof(resp.response_length);
767 if (uhw->outlen && uhw->outlen < resp_len)
768 return -EINVAL;
769 else
770 resp.response_length = resp_len;
771
772 if (uhw->inlen && !ib_is_udata_cleared(uhw, 0, uhw->inlen))
Matan Barak2528e332015-06-11 16:35:25 +0300773 return -EINVAL;
774
Eli Cohene126ba92013-07-07 17:25:49 +0300775 memset(props, 0, sizeof(*props));
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300776 err = mlx5_query_system_image_guid(ibdev,
777 &props->sys_image_guid);
778 if (err)
779 return err;
780
781 err = mlx5_query_max_pkeys(ibdev, &props->max_pkeys);
782 if (err)
783 return err;
784
785 err = mlx5_query_vendor_id(ibdev, &props->vendor_id);
786 if (err)
787 return err;
Eli Cohene126ba92013-07-07 17:25:49 +0300788
Jack Morgenstein9603b612014-07-28 23:30:22 +0300789 props->fw_ver = ((u64)fw_rev_maj(dev->mdev) << 32) |
790 (fw_rev_min(dev->mdev) << 16) |
791 fw_rev_sub(dev->mdev);
Eli Cohene126ba92013-07-07 17:25:49 +0300792 props->device_cap_flags = IB_DEVICE_CHANGE_PHY_PORT |
793 IB_DEVICE_PORT_ACTIVE_EVENT |
794 IB_DEVICE_SYS_IMAGE_GUID |
Eli Cohen1a4c3a32014-02-06 17:41:25 +0200795 IB_DEVICE_RC_RNR_NAK_GEN;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300796
797 if (MLX5_CAP_GEN(mdev, pkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300798 props->device_cap_flags |= IB_DEVICE_BAD_PKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300799 if (MLX5_CAP_GEN(mdev, qkv))
Eli Cohene126ba92013-07-07 17:25:49 +0300800 props->device_cap_flags |= IB_DEVICE_BAD_QKEY_CNTR;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300801 if (MLX5_CAP_GEN(mdev, apm))
Eli Cohene126ba92013-07-07 17:25:49 +0300802 props->device_cap_flags |= IB_DEVICE_AUTO_PATH_MIG;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300803 if (MLX5_CAP_GEN(mdev, xrc))
Eli Cohene126ba92013-07-07 17:25:49 +0300804 props->device_cap_flags |= IB_DEVICE_XRC;
Matan Barakd2370e02016-02-29 18:05:30 +0200805 if (MLX5_CAP_GEN(mdev, imaicl)) {
806 props->device_cap_flags |= IB_DEVICE_MEM_WINDOW |
807 IB_DEVICE_MEM_WINDOW_TYPE_2B;
808 props->max_mw = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
Sagi Grimbergb005d312016-02-29 19:07:33 +0200809 /* We support 'Gappy' memory registration too */
810 props->device_cap_flags |= IB_DEVICE_SG_GAPS_REG;
Matan Barakd2370e02016-02-29 18:05:30 +0200811 }
Eli Cohene126ba92013-07-07 17:25:49 +0300812 props->device_cap_flags |= IB_DEVICE_MEM_MGT_EXTENSIONS;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300813 if (MLX5_CAP_GEN(mdev, sho)) {
Sagi Grimberg2dea9092014-02-23 14:19:13 +0200814 props->device_cap_flags |= IB_DEVICE_SIGNATURE_HANDOVER;
815 /* At this stage no support for signature handover */
816 props->sig_prot_cap = IB_PROT_T10DIF_TYPE_1 |
817 IB_PROT_T10DIF_TYPE_2 |
818 IB_PROT_T10DIF_TYPE_3;
819 props->sig_guard_cap = IB_GUARD_T10DIF_CRC |
820 IB_GUARD_T10DIF_CSUM;
821 }
Saeed Mahameed938fe832015-05-28 22:28:41 +0300822 if (MLX5_CAP_GEN(mdev, block_lb_mc))
Eli Cohenf360d882014-04-02 00:10:16 +0300823 props->device_cap_flags |= IB_DEVICE_BLOCK_MULTICAST_LOOPBACK;
Eli Cohene126ba92013-07-07 17:25:49 +0300824
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200825 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) && raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200826 if (MLX5_CAP_ETH(mdev, csum_cap)) {
827 /* Legacy bit to support old userspace libraries */
Bodong Wang88115fe2015-12-18 13:53:20 +0200828 props->device_cap_flags |= IB_DEVICE_RAW_IP_CSUM;
Noa Osheroviche8161332017-01-18 15:40:01 +0200829 props->raw_packet_caps |= IB_RAW_PACKET_CAP_IP_CSUM;
830 }
831
832 if (MLX5_CAP_ETH(dev->mdev, vlan_cap))
833 props->raw_packet_caps |=
834 IB_RAW_PACKET_CAP_CVLAN_STRIPPING;
Bodong Wang88115fe2015-12-18 13:53:20 +0200835
Bodong Wang402ca532016-06-17 15:02:20 +0300836 if (field_avail(typeof(resp), tso_caps, uhw->outlen)) {
837 max_tso = MLX5_CAP_ETH(mdev, max_lso_cap);
838 if (max_tso) {
839 resp.tso_caps.max_tso = 1 << max_tso;
840 resp.tso_caps.supported_qpts |=
841 1 << IB_QPT_RAW_PACKET;
842 resp.response_length += sizeof(resp.tso_caps);
843 }
844 }
Yishai Hadas31f69a82016-08-28 11:28:45 +0300845
846 if (field_avail(typeof(resp), rss_caps, uhw->outlen)) {
847 resp.rss_caps.rx_hash_function =
848 MLX5_RX_HASH_FUNC_TOEPLITZ;
849 resp.rss_caps.rx_hash_fields_mask =
850 MLX5_RX_HASH_SRC_IPV4 |
851 MLX5_RX_HASH_DST_IPV4 |
852 MLX5_RX_HASH_SRC_IPV6 |
853 MLX5_RX_HASH_DST_IPV6 |
854 MLX5_RX_HASH_SRC_PORT_TCP |
855 MLX5_RX_HASH_DST_PORT_TCP |
856 MLX5_RX_HASH_SRC_PORT_UDP |
Maor Gottlieb4e2b53a2017-12-24 14:51:25 +0200857 MLX5_RX_HASH_DST_PORT_UDP |
858 MLX5_RX_HASH_INNER;
Yishai Hadas31f69a82016-08-28 11:28:45 +0300859 resp.response_length += sizeof(resp.rss_caps);
860 }
861 } else {
862 if (field_avail(typeof(resp), tso_caps, uhw->outlen))
863 resp.response_length += sizeof(resp.tso_caps);
864 if (field_avail(typeof(resp), rss_caps, uhw->outlen))
865 resp.response_length += sizeof(resp.rss_caps);
Bodong Wang402ca532016-06-17 15:02:20 +0300866 }
867
Erez Shitritf0313962016-02-21 16:27:17 +0200868 if (MLX5_CAP_GEN(mdev, ipoib_basic_offloads)) {
869 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
870 props->device_cap_flags |= IB_DEVICE_UD_TSO;
871 }
872
Maor Gottlieb03404e82017-05-30 10:29:13 +0300873 if (MLX5_CAP_GEN(dev->mdev, rq_delay_drop) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200874 MLX5_CAP_GEN(dev->mdev, general_notification_event) &&
875 raw_support)
Maor Gottlieb03404e82017-05-30 10:29:13 +0300876 props->raw_packet_caps |= IB_RAW_PACKET_CAP_DELAY_DROP;
877
Yishai Hadas1d54f892017-06-08 16:15:11 +0300878 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads) &&
879 MLX5_CAP_IPOIB_ENHANCED(mdev, csum_cap))
880 props->device_cap_flags |= IB_DEVICE_UD_IP_CSUM;
881
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300882 if (MLX5_CAP_GEN(dev->mdev, eth_net_offloads) &&
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200883 MLX5_CAP_ETH(dev->mdev, scatter_fcs) &&
884 raw_support) {
Noa Osheroviche8161332017-01-18 15:40:01 +0200885 /* Legacy bit to support old userspace libraries */
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300886 props->device_cap_flags |= IB_DEVICE_RAW_SCATTER_FCS;
Noa Osheroviche8161332017-01-18 15:40:01 +0200887 props->raw_packet_caps |= IB_RAW_PACKET_CAP_SCATTER_FCS;
888 }
Majd Dibbinycff5a0f2016-04-17 17:19:38 +0300889
Maor Gottliebda6d6ba32016-06-04 15:15:28 +0300890 if (mlx5_get_flow_namespace(dev->mdev, MLX5_FLOW_NAMESPACE_BYPASS))
891 props->device_cap_flags |= IB_DEVICE_MANAGED_FLOW_STEERING;
892
Noa Osherovichb1383aa2017-10-29 13:59:45 +0200893 if (MLX5_CAP_GEN(mdev, end_pad))
894 props->device_cap_flags |= IB_DEVICE_PCI_WRITE_END_PADDING;
895
Majd Dibbiny1b5daf12015-06-04 19:30:46 +0300896 props->vendor_part_id = mdev->pdev->device;
897 props->hw_ver = mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +0300898
899 props->max_mr_size = ~0ull;
Sagi Grimberge0238a62015-07-21 14:40:12 +0300900 props->page_size_cap = ~(min_page_size - 1);
Saeed Mahameed938fe832015-05-28 22:28:41 +0300901 props->max_qp = 1 << MLX5_CAP_GEN(mdev, log_max_qp);
902 props->max_qp_wr = 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
903 max_rq_sg = MLX5_CAP_GEN(mdev, max_wqe_sz_rq) /
904 sizeof(struct mlx5_wqe_data_seg);
Eli Cohen288c01b2016-10-27 16:36:45 +0300905 max_sq_desc = min_t(int, MLX5_CAP_GEN(mdev, max_wqe_sz_sq), 512);
906 max_sq_sg = (max_sq_desc - sizeof(struct mlx5_wqe_ctrl_seg) -
907 sizeof(struct mlx5_wqe_raddr_seg)) /
908 sizeof(struct mlx5_wqe_data_seg);
Eli Cohene126ba92013-07-07 17:25:49 +0300909 props->max_sge = min(max_rq_sg, max_sq_sg);
Sagi Grimberg986ef952016-03-31 19:03:25 +0300910 props->max_sge_rd = MLX5_MAX_SGE_RD;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300911 props->max_cq = 1 << MLX5_CAP_GEN(mdev, log_max_cq);
Leon Romanovsky9f177682016-01-14 08:11:40 +0200912 props->max_cqe = (1 << MLX5_CAP_GEN(mdev, log_max_cq_sz)) - 1;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300913 props->max_mr = 1 << MLX5_CAP_GEN(mdev, log_max_mkey);
914 props->max_pd = 1 << MLX5_CAP_GEN(mdev, log_max_pd);
915 props->max_qp_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_req_qp);
916 props->max_qp_init_rd_atom = 1 << MLX5_CAP_GEN(mdev, log_max_ra_res_qp);
917 props->max_srq = 1 << MLX5_CAP_GEN(mdev, log_max_srq);
918 props->max_srq_wr = (1 << MLX5_CAP_GEN(mdev, log_max_srq_sz)) - 1;
919 props->local_ca_ack_delay = MLX5_CAP_GEN(mdev, local_ca_ack_delay);
Eli Cohene126ba92013-07-07 17:25:49 +0300920 props->max_res_rd_atom = props->max_qp_rd_atom * props->max_qp;
Eli Cohene126ba92013-07-07 17:25:49 +0300921 props->max_srq_sge = max_rq_sg - 1;
Sagi Grimberg911f4332016-03-03 13:37:51 +0200922 props->max_fast_reg_page_list_len =
923 1 << MLX5_CAP_GEN(mdev, log_max_klm_list_size);
Moni Shoua776a3902018-01-02 16:19:33 +0200924 get_atomic_caps_qp(dev, props);
Eli Cohen81bea282013-09-11 16:35:30 +0300925 props->masked_atomic_cap = IB_ATOMIC_NONE;
Saeed Mahameed938fe832015-05-28 22:28:41 +0300926 props->max_mcast_grp = 1 << MLX5_CAP_GEN(mdev, log_max_mcg);
927 props->max_mcast_qp_attach = MLX5_CAP_GEN(mdev, max_qp_mcg);
Eli Cohene126ba92013-07-07 17:25:49 +0300928 props->max_total_mcast_qp_attach = props->max_mcast_qp_attach *
929 props->max_mcast_grp;
930 props->max_map_per_fmr = INT_MAX; /* no limit in ConnectIB */
Maor Gottlieb86695a62016-10-27 16:36:38 +0300931 props->max_ah = INT_MAX;
Matan Barak7c60bcb2015-12-15 20:30:11 +0200932 props->hca_core_clock = MLX5_CAP_GEN(mdev, device_frequency_khz);
933 props->timestamp_mask = 0x7FFFFFFFFFFFFFFFULL;
Eli Cohene126ba92013-07-07 17:25:49 +0300934
Haggai Eran8cdd3122014-12-11 17:04:20 +0200935#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
Saeed Mahameed938fe832015-05-28 22:28:41 +0300936 if (MLX5_CAP_GEN(mdev, pg))
Haggai Eran8cdd3122014-12-11 17:04:20 +0200937 props->device_cap_flags |= IB_DEVICE_ON_DEMAND_PAGING;
938 props->odp_caps = dev->odp_caps;
939#endif
940
Leon Romanovsky051f2632015-12-20 12:16:11 +0200941 if (MLX5_CAP_GEN(mdev, cd))
942 props->device_cap_flags |= IB_DEVICE_CROSS_CHANNEL;
943
Eli Coheneff901d2016-03-11 22:58:42 +0200944 if (!mlx5_core_is_pf(mdev))
945 props->device_cap_flags |= IB_DEVICE_VIRTUAL_FUNCTION;
946
Yishai Hadas31f69a82016-08-28 11:28:45 +0300947 if (mlx5_ib_port_link_layer(ibdev, 1) ==
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200948 IB_LINK_LAYER_ETHERNET && raw_support) {
Yishai Hadas31f69a82016-08-28 11:28:45 +0300949 props->rss_caps.max_rwq_indirection_tables =
950 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt);
951 props->rss_caps.max_rwq_indirection_table_size =
952 1 << MLX5_CAP_GEN(dev->mdev, log_max_rqt_size);
953 props->rss_caps.supported_qpts = 1 << IB_QPT_RAW_PACKET;
954 props->max_wq_type_rq =
955 1 << MLX5_CAP_GEN(dev->mdev, log_max_rq);
956 }
957
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300958 if (MLX5_CAP_GEN(mdev, tag_matching)) {
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300959 props->tm_caps.max_rndv_hdr_size = MLX5_TM_MAX_RNDV_MSG_SIZE;
960 props->tm_caps.max_num_tags =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300961 (1 << MLX5_CAP_GEN(mdev, log_tag_matching_list_sz)) - 1;
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300962 props->tm_caps.flags = IB_TM_CAP_RC;
963 props->tm_caps.max_ops =
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300964 1 << MLX5_CAP_GEN(mdev, log_max_qp_sz);
Leon Romanovsky78b1beb2017-09-24 21:46:29 +0300965 props->tm_caps.max_sge = MLX5_TM_MAX_SGE;
Artemy Kovalyoveb761892017-08-17 15:52:09 +0300966 }
967
Yonatan Cohen87ab3f52017-11-13 10:51:18 +0200968 if (MLX5_CAP_GEN(dev->mdev, cq_moderation)) {
969 props->cq_caps.max_cq_moderation_count =
970 MLX5_MAX_CQ_COUNT;
971 props->cq_caps.max_cq_moderation_period =
972 MLX5_MAX_CQ_PERIOD;
973 }
974
Bodong Wang7e43a2a2016-10-31 12:16:44 +0200975 if (field_avail(typeof(resp), cqe_comp_caps, uhw->outlen)) {
976 resp.cqe_comp_caps.max_num =
977 MLX5_CAP_GEN(dev->mdev, cqe_compression) ?
978 MLX5_CAP_GEN(dev->mdev, cqe_compression_max_num) : 0;
979 resp.cqe_comp_caps.supported_format =
980 MLX5_IB_CQE_RES_FORMAT_HASH |
981 MLX5_IB_CQE_RES_FORMAT_CSUM;
982 resp.response_length += sizeof(resp.cqe_comp_caps);
983 }
984
Daniel Jurgens85c7c012018-01-04 17:25:43 +0200985 if (field_avail(typeof(resp), packet_pacing_caps, uhw->outlen) &&
986 raw_support) {
Bodong Wangd9491672016-12-01 13:43:13 +0200987 if (MLX5_CAP_QOS(mdev, packet_pacing) &&
988 MLX5_CAP_GEN(mdev, qos)) {
989 resp.packet_pacing_caps.qp_rate_limit_max =
990 MLX5_CAP_QOS(mdev, packet_pacing_max_rate);
991 resp.packet_pacing_caps.qp_rate_limit_min =
992 MLX5_CAP_QOS(mdev, packet_pacing_min_rate);
993 resp.packet_pacing_caps.supported_qpts |=
994 1 << IB_QPT_RAW_PACKET;
Bodong Wang61147f32018-03-19 15:10:30 +0200995 if (MLX5_CAP_QOS(mdev, packet_pacing_burst_bound) &&
996 MLX5_CAP_QOS(mdev, packet_pacing_typical_size))
997 resp.packet_pacing_caps.cap_flags |=
998 MLX5_IB_PP_SUPPORT_BURST;
Bodong Wangd9491672016-12-01 13:43:13 +0200999 }
1000 resp.response_length += sizeof(resp.packet_pacing_caps);
1001 }
1002
Leon Romanovsky9f885202017-01-02 11:37:39 +02001003 if (field_avail(typeof(resp), mlx5_ib_support_multi_pkt_send_wqes,
1004 uhw->outlen)) {
Bodong Wang795b6092017-08-17 15:52:34 +03001005 if (MLX5_CAP_ETH(mdev, multi_pkt_send_wqe))
1006 resp.mlx5_ib_support_multi_pkt_send_wqes =
1007 MLX5_IB_ALLOW_MPW;
Bodong Wang050da902017-08-17 15:52:35 +03001008
1009 if (MLX5_CAP_ETH(mdev, enhanced_multi_pkt_send_wqe))
1010 resp.mlx5_ib_support_multi_pkt_send_wqes |=
1011 MLX5_IB_SUPPORT_EMPW;
1012
Leon Romanovsky9f885202017-01-02 11:37:39 +02001013 resp.response_length +=
1014 sizeof(resp.mlx5_ib_support_multi_pkt_send_wqes);
1015 }
1016
Guy Levide57f2a2017-10-19 08:25:52 +03001017 if (field_avail(typeof(resp), flags, uhw->outlen)) {
1018 resp.response_length += sizeof(resp.flags);
Guy Levi7a0c8f42017-10-19 08:25:53 +03001019
Guy Levide57f2a2017-10-19 08:25:52 +03001020 if (MLX5_CAP_GEN(mdev, cqe_compression_128))
1021 resp.flags |=
1022 MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_COMP;
Guy Levi7a0c8f42017-10-19 08:25:53 +03001023
1024 if (MLX5_CAP_GEN(mdev, cqe_128_always))
1025 resp.flags |= MLX5_IB_QUERY_DEV_RESP_FLAGS_CQE_128B_PAD;
Guy Levide57f2a2017-10-19 08:25:52 +03001026 }
Leon Romanovsky9f885202017-01-02 11:37:39 +02001027
Noa Osherovich96dc3fc2017-08-17 15:52:28 +03001028 if (field_avail(typeof(resp), sw_parsing_caps,
1029 uhw->outlen)) {
1030 resp.response_length += sizeof(resp.sw_parsing_caps);
1031 if (MLX5_CAP_ETH(mdev, swp)) {
1032 resp.sw_parsing_caps.sw_parsing_offloads |=
1033 MLX5_IB_SW_PARSING;
1034
1035 if (MLX5_CAP_ETH(mdev, swp_csum))
1036 resp.sw_parsing_caps.sw_parsing_offloads |=
1037 MLX5_IB_SW_PARSING_CSUM;
1038
1039 if (MLX5_CAP_ETH(mdev, swp_lso))
1040 resp.sw_parsing_caps.sw_parsing_offloads |=
1041 MLX5_IB_SW_PARSING_LSO;
1042
1043 if (resp.sw_parsing_caps.sw_parsing_offloads)
1044 resp.sw_parsing_caps.supported_qpts =
1045 BIT(IB_QPT_RAW_PACKET);
1046 }
1047 }
1048
Daniel Jurgens85c7c012018-01-04 17:25:43 +02001049 if (field_avail(typeof(resp), striding_rq_caps, uhw->outlen) &&
1050 raw_support) {
Noa Osherovichb4f34592017-10-17 18:01:12 +03001051 resp.response_length += sizeof(resp.striding_rq_caps);
1052 if (MLX5_CAP_GEN(mdev, striding_rq)) {
1053 resp.striding_rq_caps.min_single_stride_log_num_of_bytes =
1054 MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES;
1055 resp.striding_rq_caps.max_single_stride_log_num_of_bytes =
1056 MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES;
1057 resp.striding_rq_caps.min_single_wqe_log_num_of_strides =
1058 MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES;
1059 resp.striding_rq_caps.max_single_wqe_log_num_of_strides =
1060 MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES;
1061 resp.striding_rq_caps.supported_qpts =
1062 BIT(IB_QPT_RAW_PACKET);
1063 }
1064 }
1065
Maor Gottliebf95ef6c2017-10-19 08:25:55 +03001066 if (field_avail(typeof(resp), tunnel_offloads_caps,
1067 uhw->outlen)) {
1068 resp.response_length += sizeof(resp.tunnel_offloads_caps);
1069 if (MLX5_CAP_ETH(mdev, tunnel_stateless_vxlan))
1070 resp.tunnel_offloads_caps |=
1071 MLX5_IB_TUNNELED_OFFLOADS_VXLAN;
1072 if (MLX5_CAP_ETH(mdev, tunnel_stateless_geneve_rx))
1073 resp.tunnel_offloads_caps |=
1074 MLX5_IB_TUNNELED_OFFLOADS_GENEVE;
1075 if (MLX5_CAP_ETH(mdev, tunnel_stateless_gre))
1076 resp.tunnel_offloads_caps |=
1077 MLX5_IB_TUNNELED_OFFLOADS_GRE;
1078 }
1079
Bodong Wang402ca532016-06-17 15:02:20 +03001080 if (uhw->outlen) {
1081 err = ib_copy_to_udata(uhw, &resp, resp.response_length);
1082
1083 if (err)
1084 return err;
1085 }
1086
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001087 return 0;
1088}
Eli Cohene126ba92013-07-07 17:25:49 +03001089
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001090enum mlx5_ib_width {
1091 MLX5_IB_WIDTH_1X = 1 << 0,
1092 MLX5_IB_WIDTH_2X = 1 << 1,
1093 MLX5_IB_WIDTH_4X = 1 << 2,
1094 MLX5_IB_WIDTH_8X = 1 << 3,
1095 MLX5_IB_WIDTH_12X = 1 << 4
1096};
1097
1098static int translate_active_width(struct ib_device *ibdev, u8 active_width,
1099 u8 *ib_width)
1100{
1101 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1102 int err = 0;
1103
1104 if (active_width & MLX5_IB_WIDTH_1X) {
1105 *ib_width = IB_WIDTH_1X;
1106 } else if (active_width & MLX5_IB_WIDTH_2X) {
1107 mlx5_ib_dbg(dev, "active_width %d is not supported by IB spec\n",
1108 (int)active_width);
1109 err = -EINVAL;
1110 } else if (active_width & MLX5_IB_WIDTH_4X) {
1111 *ib_width = IB_WIDTH_4X;
1112 } else if (active_width & MLX5_IB_WIDTH_8X) {
1113 *ib_width = IB_WIDTH_8X;
1114 } else if (active_width & MLX5_IB_WIDTH_12X) {
1115 *ib_width = IB_WIDTH_12X;
1116 } else {
1117 mlx5_ib_dbg(dev, "Invalid active_width %d\n",
1118 (int)active_width);
1119 err = -EINVAL;
1120 }
1121
1122 return err;
1123}
1124
1125static int mlx5_mtu_to_ib_mtu(int mtu)
1126{
1127 switch (mtu) {
1128 case 256: return 1;
1129 case 512: return 2;
1130 case 1024: return 3;
1131 case 2048: return 4;
1132 case 4096: return 5;
1133 default:
1134 pr_warn("invalid mtu\n");
1135 return -1;
1136 }
1137}
1138
1139enum ib_max_vl_num {
1140 __IB_MAX_VL_0 = 1,
1141 __IB_MAX_VL_0_1 = 2,
1142 __IB_MAX_VL_0_3 = 3,
1143 __IB_MAX_VL_0_7 = 4,
1144 __IB_MAX_VL_0_14 = 5,
1145};
1146
1147enum mlx5_vl_hw_cap {
1148 MLX5_VL_HW_0 = 1,
1149 MLX5_VL_HW_0_1 = 2,
1150 MLX5_VL_HW_0_2 = 3,
1151 MLX5_VL_HW_0_3 = 4,
1152 MLX5_VL_HW_0_4 = 5,
1153 MLX5_VL_HW_0_5 = 6,
1154 MLX5_VL_HW_0_6 = 7,
1155 MLX5_VL_HW_0_7 = 8,
1156 MLX5_VL_HW_0_14 = 15
1157};
1158
1159static int translate_max_vl_num(struct ib_device *ibdev, u8 vl_hw_cap,
1160 u8 *max_vl_num)
1161{
1162 switch (vl_hw_cap) {
1163 case MLX5_VL_HW_0:
1164 *max_vl_num = __IB_MAX_VL_0;
1165 break;
1166 case MLX5_VL_HW_0_1:
1167 *max_vl_num = __IB_MAX_VL_0_1;
1168 break;
1169 case MLX5_VL_HW_0_3:
1170 *max_vl_num = __IB_MAX_VL_0_3;
1171 break;
1172 case MLX5_VL_HW_0_7:
1173 *max_vl_num = __IB_MAX_VL_0_7;
1174 break;
1175 case MLX5_VL_HW_0_14:
1176 *max_vl_num = __IB_MAX_VL_0_14;
1177 break;
1178
1179 default:
1180 return -EINVAL;
1181 }
1182
1183 return 0;
1184}
1185
1186static int mlx5_query_hca_port(struct ib_device *ibdev, u8 port,
1187 struct ib_port_attr *props)
1188{
1189 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1190 struct mlx5_core_dev *mdev = dev->mdev;
1191 struct mlx5_hca_vport_context *rep;
Saeed Mahameed046339e2016-04-22 00:33:03 +03001192 u16 max_mtu;
1193 u16 oper_mtu;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001194 int err;
1195 u8 ib_link_width_oper;
1196 u8 vl_hw_cap;
1197
1198 rep = kzalloc(sizeof(*rep), GFP_KERNEL);
1199 if (!rep) {
1200 err = -ENOMEM;
1201 goto out;
1202 }
1203
Or Gerlitzc4550c62017-01-24 13:02:39 +02001204 /* props being zeroed by the caller, avoid zeroing it here */
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001205
1206 err = mlx5_query_hca_vport_context(mdev, 0, port, 0, rep);
1207 if (err)
1208 goto out;
1209
1210 props->lid = rep->lid;
1211 props->lmc = rep->lmc;
1212 props->sm_lid = rep->sm_lid;
1213 props->sm_sl = rep->sm_sl;
1214 props->state = rep->vport_state;
1215 props->phys_state = rep->port_physical_state;
1216 props->port_cap_flags = rep->cap_mask1;
1217 props->gid_tbl_len = mlx5_get_gid_table_len(MLX5_CAP_GEN(mdev, gid_table_size));
1218 props->max_msg_sz = 1 << MLX5_CAP_GEN(mdev, log_max_msg);
1219 props->pkey_tbl_len = mlx5_to_sw_pkey_sz(MLX5_CAP_GEN(mdev, pkey_table_size));
1220 props->bad_pkey_cntr = rep->pkey_violation_counter;
1221 props->qkey_viol_cntr = rep->qkey_violation_counter;
1222 props->subnet_timeout = rep->subnet_timeout;
1223 props->init_type_reply = rep->init_type_reply;
Eli Coheneff901d2016-03-11 22:58:42 +02001224 props->grh_required = rep->grh_required;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001225
1226 err = mlx5_query_port_link_width_oper(mdev, &ib_link_width_oper, port);
1227 if (err)
1228 goto out;
1229
1230 err = translate_active_width(ibdev, ib_link_width_oper,
1231 &props->active_width);
1232 if (err)
1233 goto out;
Noa Osherovichd5beb7f2016-06-02 10:47:53 +03001234 err = mlx5_query_port_ib_proto_oper(mdev, &props->active_speed, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001235 if (err)
1236 goto out;
1237
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001238 mlx5_query_port_max_mtu(mdev, &max_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001239
1240 props->max_mtu = mlx5_mtu_to_ib_mtu(max_mtu);
1241
Saeed Mahameedfacc9692015-06-11 14:47:27 +03001242 mlx5_query_port_oper_mtu(mdev, &oper_mtu, port);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001243
1244 props->active_mtu = mlx5_mtu_to_ib_mtu(oper_mtu);
1245
1246 err = mlx5_query_port_vl_hw_cap(mdev, &vl_hw_cap, port);
1247 if (err)
1248 goto out;
1249
1250 err = translate_max_vl_num(ibdev, vl_hw_cap,
1251 &props->max_vl_num);
1252out:
1253 kfree(rep);
Eli Cohene126ba92013-07-07 17:25:49 +03001254 return err;
1255}
1256
1257int mlx5_ib_query_port(struct ib_device *ibdev, u8 port,
1258 struct ib_port_attr *props)
1259{
Ilan Tayari095b0922017-05-14 16:04:30 +03001260 unsigned int count;
1261 int ret;
1262
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001263 switch (mlx5_get_vport_access_method(ibdev)) {
1264 case MLX5_VPORT_ACCESS_METHOD_MAD:
Ilan Tayari095b0922017-05-14 16:04:30 +03001265 ret = mlx5_query_mad_ifc_port(ibdev, port, props);
1266 break;
Eli Cohene126ba92013-07-07 17:25:49 +03001267
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001268 case MLX5_VPORT_ACCESS_METHOD_HCA:
Ilan Tayari095b0922017-05-14 16:04:30 +03001269 ret = mlx5_query_hca_port(ibdev, port, props);
1270 break;
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001271
Achiad Shochat3f89a642015-12-23 18:47:21 +02001272 case MLX5_VPORT_ACCESS_METHOD_NIC:
Ilan Tayari095b0922017-05-14 16:04:30 +03001273 ret = mlx5_query_port_roce(ibdev, port, props);
1274 break;
Achiad Shochat3f89a642015-12-23 18:47:21 +02001275
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001276 default:
Ilan Tayari095b0922017-05-14 16:04:30 +03001277 ret = -EINVAL;
Eli Cohene126ba92013-07-07 17:25:49 +03001278 }
Ilan Tayari095b0922017-05-14 16:04:30 +03001279
1280 if (!ret && props) {
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001281 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1282 struct mlx5_core_dev *mdev;
1283 bool put_mdev = true;
1284
1285 mdev = mlx5_ib_get_native_port_mdev(dev, port, NULL);
1286 if (!mdev) {
1287 /* If the port isn't affiliated yet query the master.
1288 * The master and slave will have the same values.
1289 */
1290 mdev = dev->mdev;
1291 port = 1;
1292 put_mdev = false;
1293 }
1294 count = mlx5_core_reserved_gids_count(mdev);
1295 if (put_mdev)
1296 mlx5_ib_put_native_port_mdev(dev, port);
Ilan Tayari095b0922017-05-14 16:04:30 +03001297 props->gid_tbl_len -= count;
1298 }
1299 return ret;
Eli Cohene126ba92013-07-07 17:25:49 +03001300}
1301
Mark Bloch8e6efa32017-11-06 12:22:13 +00001302static int mlx5_ib_rep_query_port(struct ib_device *ibdev, u8 port,
1303 struct ib_port_attr *props)
1304{
1305 int ret;
1306
1307 /* Only link layer == ethernet is valid for representors */
1308 ret = mlx5_query_port_roce(ibdev, port, props);
1309 if (ret || !props)
1310 return ret;
1311
1312 /* We don't support GIDS */
1313 props->gid_tbl_len = 0;
1314
1315 return ret;
1316}
1317
Eli Cohene126ba92013-07-07 17:25:49 +03001318static int mlx5_ib_query_gid(struct ib_device *ibdev, u8 port, int index,
1319 union ib_gid *gid)
1320{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001321 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1322 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001323
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001324 switch (mlx5_get_vport_access_method(ibdev)) {
1325 case MLX5_VPORT_ACCESS_METHOD_MAD:
1326 return mlx5_query_mad_ifc_gids(ibdev, port, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001327
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001328 case MLX5_VPORT_ACCESS_METHOD_HCA:
1329 return mlx5_query_hca_vport_gid(mdev, 0, port, 0, index, gid);
Eli Cohene126ba92013-07-07 17:25:49 +03001330
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001331 default:
1332 return -EINVAL;
1333 }
Eli Cohene126ba92013-07-07 17:25:49 +03001334
Eli Cohene126ba92013-07-07 17:25:49 +03001335}
1336
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001337static int mlx5_query_hca_nic_pkey(struct ib_device *ibdev, u8 port,
1338 u16 index, u16 *pkey)
1339{
1340 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1341 struct mlx5_core_dev *mdev;
1342 bool put_mdev = true;
1343 u8 mdev_port_num;
1344 int err;
1345
1346 mdev = mlx5_ib_get_native_port_mdev(dev, port, &mdev_port_num);
1347 if (!mdev) {
1348 /* The port isn't affiliated yet, get the PKey from the master
1349 * port. For RoCE the PKey tables will be the same.
1350 */
1351 put_mdev = false;
1352 mdev = dev->mdev;
1353 mdev_port_num = 1;
1354 }
1355
1356 err = mlx5_query_hca_vport_pkey(mdev, 0, mdev_port_num, 0,
1357 index, pkey);
1358 if (put_mdev)
1359 mlx5_ib_put_native_port_mdev(dev, port);
1360
1361 return err;
1362}
1363
Eli Cohene126ba92013-07-07 17:25:49 +03001364static int mlx5_ib_query_pkey(struct ib_device *ibdev, u8 port, u16 index,
1365 u16 *pkey)
1366{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001367 switch (mlx5_get_vport_access_method(ibdev)) {
1368 case MLX5_VPORT_ACCESS_METHOD_MAD:
1369 return mlx5_query_mad_ifc_pkey(ibdev, port, index, pkey);
Eli Cohene126ba92013-07-07 17:25:49 +03001370
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001371 case MLX5_VPORT_ACCESS_METHOD_HCA:
1372 case MLX5_VPORT_ACCESS_METHOD_NIC:
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001373 return mlx5_query_hca_nic_pkey(ibdev, port, index, pkey);
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03001374 default:
1375 return -EINVAL;
1376 }
Eli Cohene126ba92013-07-07 17:25:49 +03001377}
1378
Eli Cohene126ba92013-07-07 17:25:49 +03001379static int mlx5_ib_modify_device(struct ib_device *ibdev, int mask,
1380 struct ib_device_modify *props)
1381{
1382 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1383 struct mlx5_reg_node_desc in;
1384 struct mlx5_reg_node_desc out;
1385 int err;
1386
1387 if (mask & ~IB_DEVICE_MODIFY_NODE_DESC)
1388 return -EOPNOTSUPP;
1389
1390 if (!(mask & IB_DEVICE_MODIFY_NODE_DESC))
1391 return 0;
1392
1393 /*
1394 * If possible, pass node desc to FW, so it can generate
1395 * a 144 trap. If cmd fails, just ignore.
1396 */
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001397 memcpy(&in, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Jack Morgenstein9603b612014-07-28 23:30:22 +03001398 err = mlx5_core_access_reg(dev->mdev, &in, sizeof(in), &out,
Eli Cohene126ba92013-07-07 17:25:49 +03001399 sizeof(out), MLX5_REG_NODE_DESC, 0, 1);
1400 if (err)
1401 return err;
1402
Yuval Shaiabd99fde2016-08-25 10:57:07 -07001403 memcpy(ibdev->node_desc, props->node_desc, IB_DEVICE_NODE_DESC_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03001404
1405 return err;
1406}
1407
Eli Cohencdbe33d2017-02-14 07:25:38 +02001408static int set_port_caps_atomic(struct mlx5_ib_dev *dev, u8 port_num, u32 mask,
1409 u32 value)
1410{
1411 struct mlx5_hca_vport_context ctx = {};
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001412 struct mlx5_core_dev *mdev;
1413 u8 mdev_port_num;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001414 int err;
1415
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001416 mdev = mlx5_ib_get_native_port_mdev(dev, port_num, &mdev_port_num);
1417 if (!mdev)
1418 return -ENODEV;
1419
1420 err = mlx5_query_hca_vport_context(mdev, 0, mdev_port_num, 0, &ctx);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001421 if (err)
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001422 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001423
1424 if (~ctx.cap_mask1_perm & mask) {
1425 mlx5_ib_warn(dev, "trying to change bitmask 0x%X but change supported 0x%X\n",
1426 mask, ctx.cap_mask1_perm);
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001427 err = -EINVAL;
1428 goto out;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001429 }
1430
1431 ctx.cap_mask1 = value;
1432 ctx.cap_mask1_perm = mask;
Daniel Jurgensb3cbd6f2018-01-04 17:25:38 +02001433 err = mlx5_core_modify_hca_vport_context(mdev, 0, mdev_port_num,
1434 0, &ctx);
1435
1436out:
1437 mlx5_ib_put_native_port_mdev(dev, port_num);
Eli Cohencdbe33d2017-02-14 07:25:38 +02001438
1439 return err;
1440}
1441
Eli Cohene126ba92013-07-07 17:25:49 +03001442static int mlx5_ib_modify_port(struct ib_device *ibdev, u8 port, int mask,
1443 struct ib_port_modify *props)
1444{
1445 struct mlx5_ib_dev *dev = to_mdev(ibdev);
1446 struct ib_port_attr attr;
1447 u32 tmp;
1448 int err;
Eli Cohencdbe33d2017-02-14 07:25:38 +02001449 u32 change_mask;
1450 u32 value;
1451 bool is_ib = (mlx5_ib_port_link_layer(ibdev, port) ==
1452 IB_LINK_LAYER_INFINIBAND);
1453
Majd Dibbinyec255872017-08-23 08:35:42 +03001454 /* CM layer calls ib_modify_port() regardless of the link layer. For
1455 * Ethernet ports, qkey violation and Port capabilities are meaningless.
1456 */
1457 if (!is_ib)
1458 return 0;
1459
Eli Cohencdbe33d2017-02-14 07:25:38 +02001460 if (MLX5_CAP_GEN(dev->mdev, ib_virt) && is_ib) {
1461 change_mask = props->clr_port_cap_mask | props->set_port_cap_mask;
1462 value = ~props->clr_port_cap_mask | props->set_port_cap_mask;
1463 return set_port_caps_atomic(dev, port, change_mask, value);
1464 }
Eli Cohene126ba92013-07-07 17:25:49 +03001465
1466 mutex_lock(&dev->cap_mask_mutex);
1467
Or Gerlitzc4550c62017-01-24 13:02:39 +02001468 err = ib_query_port(ibdev, port, &attr);
Eli Cohene126ba92013-07-07 17:25:49 +03001469 if (err)
1470 goto out;
1471
1472 tmp = (attr.port_cap_flags | props->set_port_cap_mask) &
1473 ~props->clr_port_cap_mask;
1474
Jack Morgenstein9603b612014-07-28 23:30:22 +03001475 err = mlx5_set_port_caps(dev->mdev, port, tmp);
Eli Cohene126ba92013-07-07 17:25:49 +03001476
1477out:
1478 mutex_unlock(&dev->cap_mask_mutex);
1479 return err;
1480}
1481
Eli Cohen30aa60b2017-01-03 23:55:27 +02001482static void print_lib_caps(struct mlx5_ib_dev *dev, u64 caps)
1483{
1484 mlx5_ib_dbg(dev, "MLX5_LIB_CAP_4K_UAR = %s\n",
1485 caps & MLX5_LIB_CAP_4K_UAR ? "y" : "n");
1486}
1487
Yishai Hadas31a78a52017-12-24 16:31:34 +02001488static u16 calc_dynamic_bfregs(int uars_per_sys_page)
1489{
1490 /* Large page with non 4k uar support might limit the dynamic size */
1491 if (uars_per_sys_page == 1 && PAGE_SIZE > 4096)
1492 return MLX5_MIN_DYN_BFREGS;
1493
1494 return MLX5_MAX_DYN_BFREGS;
1495}
1496
Eli Cohenb037c292017-01-03 23:55:26 +02001497static int calc_total_bfregs(struct mlx5_ib_dev *dev, bool lib_uar_4k,
1498 struct mlx5_ib_alloc_ucontext_req_v2 *req,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001499 struct mlx5_bfreg_info *bfregi)
Eli Cohenb037c292017-01-03 23:55:26 +02001500{
1501 int uars_per_sys_page;
1502 int bfregs_per_sys_page;
1503 int ref_bfregs = req->total_num_bfregs;
1504
1505 if (req->total_num_bfregs == 0)
1506 return -EINVAL;
1507
1508 BUILD_BUG_ON(MLX5_MAX_BFREGS % MLX5_NON_FP_BFREGS_IN_PAGE);
1509 BUILD_BUG_ON(MLX5_MAX_BFREGS < MLX5_NON_FP_BFREGS_IN_PAGE);
1510
1511 if (req->total_num_bfregs > MLX5_MAX_BFREGS)
1512 return -ENOMEM;
1513
1514 uars_per_sys_page = get_uars_per_sys_page(dev, lib_uar_4k);
1515 bfregs_per_sys_page = uars_per_sys_page * MLX5_NON_FP_BFREGS_PER_UAR;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001516 /* This holds the required static allocation asked by the user */
Eli Cohenb037c292017-01-03 23:55:26 +02001517 req->total_num_bfregs = ALIGN(req->total_num_bfregs, bfregs_per_sys_page);
Eli Cohenb037c292017-01-03 23:55:26 +02001518 if (req->num_low_latency_bfregs > req->total_num_bfregs - 1)
1519 return -EINVAL;
1520
Yishai Hadas31a78a52017-12-24 16:31:34 +02001521 bfregi->num_static_sys_pages = req->total_num_bfregs / bfregs_per_sys_page;
1522 bfregi->num_dyn_bfregs = ALIGN(calc_dynamic_bfregs(uars_per_sys_page), bfregs_per_sys_page);
1523 bfregi->total_num_bfregs = req->total_num_bfregs + bfregi->num_dyn_bfregs;
1524 bfregi->num_sys_pages = bfregi->total_num_bfregs / bfregs_per_sys_page;
1525
1526 mlx5_ib_dbg(dev, "uar_4k: fw support %s, lib support %s, user requested %d bfregs, allocated %d, total bfregs %d, using %d sys pages\n",
Eli Cohenb037c292017-01-03 23:55:26 +02001527 MLX5_CAP_GEN(dev->mdev, uar_4k) ? "yes" : "no",
1528 lib_uar_4k ? "yes" : "no", ref_bfregs,
Yishai Hadas31a78a52017-12-24 16:31:34 +02001529 req->total_num_bfregs, bfregi->total_num_bfregs,
1530 bfregi->num_sys_pages);
Eli Cohenb037c292017-01-03 23:55:26 +02001531
1532 return 0;
1533}
1534
1535static int allocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1536{
1537 struct mlx5_bfreg_info *bfregi;
1538 int err;
1539 int i;
1540
1541 bfregi = &context->bfregi;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001542 for (i = 0; i < bfregi->num_static_sys_pages; i++) {
Eli Cohenb037c292017-01-03 23:55:26 +02001543 err = mlx5_cmd_alloc_uar(dev->mdev, &bfregi->sys_pages[i]);
1544 if (err)
1545 goto error;
1546
1547 mlx5_ib_dbg(dev, "allocated uar %d\n", bfregi->sys_pages[i]);
1548 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001549
1550 for (i = bfregi->num_static_sys_pages; i < bfregi->num_sys_pages; i++)
1551 bfregi->sys_pages[i] = MLX5_IB_INVALID_UAR_INDEX;
1552
Eli Cohenb037c292017-01-03 23:55:26 +02001553 return 0;
1554
1555error:
1556 for (--i; i >= 0; i--)
1557 if (mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]))
1558 mlx5_ib_warn(dev, "failed to free uar %d\n", i);
1559
1560 return err;
1561}
1562
1563static int deallocate_uars(struct mlx5_ib_dev *dev, struct mlx5_ib_ucontext *context)
1564{
1565 struct mlx5_bfreg_info *bfregi;
1566 int err;
1567 int i;
1568
1569 bfregi = &context->bfregi;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001570 for (i = 0; i < bfregi->num_sys_pages; i++) {
1571 if (i < bfregi->num_static_sys_pages ||
1572 bfregi->sys_pages[i] != MLX5_IB_INVALID_UAR_INDEX) {
1573 err = mlx5_cmd_free_uar(dev->mdev, bfregi->sys_pages[i]);
1574 if (err) {
1575 mlx5_ib_warn(dev, "failed to free uar %d, err=%d\n", i, err);
1576 return err;
1577 }
Eli Cohenb037c292017-01-03 23:55:26 +02001578 }
1579 }
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001580
Eli Cohenb037c292017-01-03 23:55:26 +02001581 return 0;
1582}
1583
Huy Nguyenc85023e2017-05-30 09:42:54 +03001584static int mlx5_ib_alloc_transport_domain(struct mlx5_ib_dev *dev, u32 *tdn)
1585{
1586 int err;
1587
1588 err = mlx5_core_alloc_transport_domain(dev->mdev, tdn);
1589 if (err)
1590 return err;
1591
1592 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001593 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1594 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001595 return err;
1596
1597 mutex_lock(&dev->lb_mutex);
1598 dev->user_td++;
1599
1600 if (dev->user_td == 2)
1601 err = mlx5_nic_vport_update_local_lb(dev->mdev, true);
1602
1603 mutex_unlock(&dev->lb_mutex);
1604 return err;
1605}
1606
1607static void mlx5_ib_dealloc_transport_domain(struct mlx5_ib_dev *dev, u32 tdn)
1608{
1609 mlx5_core_dealloc_transport_domain(dev->mdev, tdn);
1610
1611 if ((MLX5_CAP_GEN(dev->mdev, port_type) != MLX5_CAP_PORT_TYPE_ETH) ||
Eran Ben Elisha8978cc92018-01-09 11:41:10 +02001612 (!MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) &&
1613 !MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001614 return;
1615
1616 mutex_lock(&dev->lb_mutex);
1617 dev->user_td--;
1618
1619 if (dev->user_td < 2)
1620 mlx5_nic_vport_update_local_lb(dev->mdev, false);
1621
1622 mutex_unlock(&dev->lb_mutex);
1623}
1624
Eli Cohene126ba92013-07-07 17:25:49 +03001625static struct ib_ucontext *mlx5_ib_alloc_ucontext(struct ib_device *ibdev,
1626 struct ib_udata *udata)
1627{
1628 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Matan Barakb368d7c2015-12-15 20:30:12 +02001629 struct mlx5_ib_alloc_ucontext_req_v2 req = {};
1630 struct mlx5_ib_alloc_ucontext_resp resp = {};
Feras Daoud5c99eae2018-01-16 20:08:41 +02001631 struct mlx5_core_dev *mdev = dev->mdev;
Eli Cohene126ba92013-07-07 17:25:49 +03001632 struct mlx5_ib_ucontext *context;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001633 struct mlx5_bfreg_info *bfregi;
Eli Cohen78c0f982014-01-30 13:49:48 +02001634 int ver;
Eli Cohene126ba92013-07-07 17:25:49 +03001635 int err;
Majd Dibbinya168a41c2016-01-28 17:51:47 +02001636 size_t min_req_v2 = offsetof(struct mlx5_ib_alloc_ucontext_req_v2,
1637 max_cqe_version);
Eli Cohenb037c292017-01-03 23:55:26 +02001638 bool lib_uar_4k;
Eli Cohene126ba92013-07-07 17:25:49 +03001639
1640 if (!dev->ib_active)
1641 return ERR_PTR(-EAGAIN);
1642
Amrani, Rame0931112017-06-27 17:04:42 +03001643 if (udata->inlen == sizeof(struct mlx5_ib_alloc_ucontext_req))
Eli Cohen78c0f982014-01-30 13:49:48 +02001644 ver = 0;
Amrani, Rame0931112017-06-27 17:04:42 +03001645 else if (udata->inlen >= min_req_v2)
Eli Cohen78c0f982014-01-30 13:49:48 +02001646 ver = 2;
1647 else
1648 return ERR_PTR(-EINVAL);
1649
Amrani, Rame0931112017-06-27 17:04:42 +03001650 err = ib_copy_from_udata(&req, udata, min(udata->inlen, sizeof(req)));
Eli Cohene126ba92013-07-07 17:25:49 +03001651 if (err)
1652 return ERR_PTR(err);
1653
Matan Barakb368d7c2015-12-15 20:30:12 +02001654 if (req.flags)
Eli Cohen78c0f982014-01-30 13:49:48 +02001655 return ERR_PTR(-EINVAL);
1656
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001657 if (req.comp_mask || req.reserved0 || req.reserved1 || req.reserved2)
Matan Barakb368d7c2015-12-15 20:30:12 +02001658 return ERR_PTR(-EOPNOTSUPP);
1659
Eli Cohen2f5ff262017-01-03 23:55:21 +02001660 req.total_num_bfregs = ALIGN(req.total_num_bfregs,
1661 MLX5_NON_FP_BFREGS_PER_UAR);
1662 if (req.num_low_latency_bfregs > req.total_num_bfregs - 1)
Eli Cohene126ba92013-07-07 17:25:49 +03001663 return ERR_PTR(-EINVAL);
1664
Saeed Mahameed938fe832015-05-28 22:28:41 +03001665 resp.qp_tab_size = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp);
Noa Osherovich2cc6ad52016-06-04 15:15:33 +03001666 if (mlx5_core_is_pf(dev->mdev) && MLX5_CAP_GEN(dev->mdev, bf))
1667 resp.bf_reg_size = 1 << MLX5_CAP_GEN(dev->mdev, log_bf_reg_size);
Daniel Jurgensb47bd6e2016-10-25 18:36:24 +03001668 resp.cache_line_size = cache_line_size();
Saeed Mahameed938fe832015-05-28 22:28:41 +03001669 resp.max_sq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_sq);
1670 resp.max_rq_desc_sz = MLX5_CAP_GEN(dev->mdev, max_wqe_sz_rq);
1671 resp.max_send_wqebb = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1672 resp.max_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_qp_sz);
1673 resp.max_srq_recv_wr = 1 << MLX5_CAP_GEN(dev->mdev, log_max_srq_sz);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001674 resp.cqe_version = min_t(__u8,
1675 (__u8)MLX5_CAP_GEN(dev->mdev, cqe_version),
1676 req.max_cqe_version);
Eli Cohen30aa60b2017-01-03 23:55:27 +02001677 resp.log_uar_size = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1678 MLX5_ADAPTER_PAGE_SHIFT : PAGE_SHIFT;
1679 resp.num_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ?
1680 MLX5_CAP_GEN(dev->mdev, num_of_uars_per_page) : 1;
Matan Barakb368d7c2015-12-15 20:30:12 +02001681 resp.response_length = min(offsetof(typeof(resp), response_length) +
1682 sizeof(resp.response_length), udata->outlen);
Eli Cohene126ba92013-07-07 17:25:49 +03001683
1684 context = kzalloc(sizeof(*context), GFP_KERNEL);
1685 if (!context)
1686 return ERR_PTR(-ENOMEM);
1687
Eli Cohen30aa60b2017-01-03 23:55:27 +02001688 lib_uar_4k = req.lib_caps & MLX5_LIB_CAP_4K_UAR;
Eli Cohen2f5ff262017-01-03 23:55:21 +02001689 bfregi = &context->bfregi;
Eli Cohenb037c292017-01-03 23:55:26 +02001690
1691 /* updates req->total_num_bfregs */
Yishai Hadas31a78a52017-12-24 16:31:34 +02001692 err = calc_total_bfregs(dev, lib_uar_4k, &req, bfregi);
Eli Cohenb037c292017-01-03 23:55:26 +02001693 if (err)
1694 goto out_ctx;
1695
Eli Cohen2f5ff262017-01-03 23:55:21 +02001696 mutex_init(&bfregi->lock);
Eli Cohenb037c292017-01-03 23:55:26 +02001697 bfregi->lib_uar_4k = lib_uar_4k;
Yishai Hadas31a78a52017-12-24 16:31:34 +02001698 bfregi->count = kcalloc(bfregi->total_num_bfregs, sizeof(*bfregi->count),
Eli Cohenb037c292017-01-03 23:55:26 +02001699 GFP_KERNEL);
1700 if (!bfregi->count) {
Eli Cohene126ba92013-07-07 17:25:49 +03001701 err = -ENOMEM;
1702 goto out_ctx;
1703 }
1704
Eli Cohenb037c292017-01-03 23:55:26 +02001705 bfregi->sys_pages = kcalloc(bfregi->num_sys_pages,
1706 sizeof(*bfregi->sys_pages),
1707 GFP_KERNEL);
1708 if (!bfregi->sys_pages) {
Eli Cohene126ba92013-07-07 17:25:49 +03001709 err = -ENOMEM;
Eli Cohenb037c292017-01-03 23:55:26 +02001710 goto out_count;
Eli Cohene126ba92013-07-07 17:25:49 +03001711 }
1712
Eli Cohenb037c292017-01-03 23:55:26 +02001713 err = allocate_uars(dev, context);
1714 if (err)
1715 goto out_sys_pages;
Eli Cohene126ba92013-07-07 17:25:49 +03001716
Haggai Eranb4cfe442014-12-11 17:04:26 +02001717#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
1718 context->ibucontext.invalidate_range = &mlx5_ib_invalidate_range;
1719#endif
1720
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001721 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain)) {
Huy Nguyenc85023e2017-05-30 09:42:54 +03001722 err = mlx5_ib_alloc_transport_domain(dev, &context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001723 if (err)
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02001724 goto out_uars;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001725 }
1726
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001727 INIT_LIST_HEAD(&context->vma_private_list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001728 mutex_init(&context->vma_private_list_mutex);
Eli Cohene126ba92013-07-07 17:25:49 +03001729 INIT_LIST_HEAD(&context->db_page_list);
1730 mutex_init(&context->db_page_mutex);
1731
Eli Cohen2f5ff262017-01-03 23:55:21 +02001732 resp.tot_bfregs = req.total_num_bfregs;
Daniel Jurgens508562d2018-01-04 17:25:34 +02001733 resp.num_ports = dev->num_ports;
Matan Barakb368d7c2015-12-15 20:30:12 +02001734
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001735 if (field_avail(typeof(resp), cqe_version, udata->outlen))
1736 resp.response_length += sizeof(resp.cqe_version);
Matan Barakb368d7c2015-12-15 20:30:12 +02001737
Bodong Wang402ca532016-06-17 15:02:20 +03001738 if (field_avail(typeof(resp), cmds_supp_uhw, udata->outlen)) {
Moni Shoua6ad279c52016-11-23 08:23:23 +02001739 resp.cmds_supp_uhw |= MLX5_USER_CMDS_SUPP_UHW_QUERY_DEVICE |
1740 MLX5_USER_CMDS_SUPP_UHW_CREATE_AH;
Bodong Wang402ca532016-06-17 15:02:20 +03001741 resp.response_length += sizeof(resp.cmds_supp_uhw);
1742 }
1743
Or Gerlitz78984892016-11-30 20:33:33 +02001744 if (field_avail(typeof(resp), eth_min_inline, udata->outlen)) {
1745 if (mlx5_ib_port_link_layer(ibdev, 1) == IB_LINK_LAYER_ETHERNET) {
1746 mlx5_query_min_inline(dev->mdev, &resp.eth_min_inline);
1747 resp.eth_min_inline++;
1748 }
1749 resp.response_length += sizeof(resp.eth_min_inline);
1750 }
1751
Feras Daoud5c99eae2018-01-16 20:08:41 +02001752 if (field_avail(typeof(resp), clock_info_versions, udata->outlen)) {
1753 if (mdev->clock_info)
1754 resp.clock_info_versions = BIT(MLX5_IB_CLOCK_INFO_V1);
1755 resp.response_length += sizeof(resp.clock_info_versions);
1756 }
1757
Noa Osherovichbc5c6ee2016-06-04 15:15:31 +03001758 /*
1759 * We don't want to expose information from the PCI bar that is located
1760 * after 4096 bytes, so if the arch only supports larger pages, let's
1761 * pretend we don't support reading the HCA's core clock. This is also
1762 * forced by mmap function.
1763 */
Eli Cohende8d6e02017-01-03 23:55:19 +02001764 if (field_avail(typeof(resp), hca_core_clock_offset, udata->outlen)) {
1765 if (PAGE_SIZE <= 4096) {
1766 resp.comp_mask |=
1767 MLX5_IB_ALLOC_UCONTEXT_RESP_MASK_CORE_CLOCK_OFFSET;
1768 resp.hca_core_clock_offset =
1769 offsetof(struct mlx5_init_seg, internal_timer_h) % PAGE_SIZE;
1770 }
Feras Daoud5c99eae2018-01-16 20:08:41 +02001771 resp.response_length += sizeof(resp.hca_core_clock_offset);
Matan Barakb368d7c2015-12-15 20:30:12 +02001772 }
1773
Eli Cohen30aa60b2017-01-03 23:55:27 +02001774 if (field_avail(typeof(resp), log_uar_size, udata->outlen))
1775 resp.response_length += sizeof(resp.log_uar_size);
1776
1777 if (field_avail(typeof(resp), num_uars_per_page, udata->outlen))
1778 resp.response_length += sizeof(resp.num_uars_per_page);
1779
Yishai Hadas31a78a52017-12-24 16:31:34 +02001780 if (field_avail(typeof(resp), num_dyn_bfregs, udata->outlen)) {
1781 resp.num_dyn_bfregs = bfregi->num_dyn_bfregs;
1782 resp.response_length += sizeof(resp.num_dyn_bfregs);
1783 }
1784
Matan Barakb368d7c2015-12-15 20:30:12 +02001785 err = ib_copy_to_udata(udata, &resp, resp.response_length);
Eli Cohene126ba92013-07-07 17:25:49 +03001786 if (err)
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001787 goto out_td;
Eli Cohene126ba92013-07-07 17:25:49 +03001788
Eli Cohen2f5ff262017-01-03 23:55:21 +02001789 bfregi->ver = ver;
1790 bfregi->num_low_latency_bfregs = req.num_low_latency_bfregs;
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001791 context->cqe_version = resp.cqe_version;
Eli Cohen30aa60b2017-01-03 23:55:27 +02001792 context->lib_caps = req.lib_caps;
1793 print_lib_caps(dev, context->lib_caps);
Haggai Abramovskyf72300c2016-01-14 19:12:58 +02001794
Eli Cohene126ba92013-07-07 17:25:49 +03001795 return &context->ibucontext;
1796
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001797out_td:
1798 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001799 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001800
Eli Cohene126ba92013-07-07 17:25:49 +03001801out_uars:
Eli Cohenb037c292017-01-03 23:55:26 +02001802 deallocate_uars(dev, context);
1803
1804out_sys_pages:
1805 kfree(bfregi->sys_pages);
1806
Eli Cohene126ba92013-07-07 17:25:49 +03001807out_count:
Eli Cohen2f5ff262017-01-03 23:55:21 +02001808 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001809
Eli Cohene126ba92013-07-07 17:25:49 +03001810out_ctx:
1811 kfree(context);
Eli Cohenb037c292017-01-03 23:55:26 +02001812
Eli Cohene126ba92013-07-07 17:25:49 +03001813 return ERR_PTR(err);
1814}
1815
1816static int mlx5_ib_dealloc_ucontext(struct ib_ucontext *ibcontext)
1817{
1818 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1819 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohenb037c292017-01-03 23:55:26 +02001820 struct mlx5_bfreg_info *bfregi;
Eli Cohene126ba92013-07-07 17:25:49 +03001821
Eli Cohenb037c292017-01-03 23:55:26 +02001822 bfregi = &context->bfregi;
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001823 if (MLX5_CAP_GEN(dev->mdev, log_max_transport_domain))
Huy Nguyenc85023e2017-05-30 09:42:54 +03001824 mlx5_ib_dealloc_transport_domain(dev, context->tdn);
majd@mellanox.com146d2f12016-01-14 19:13:02 +02001825
Eli Cohenb037c292017-01-03 23:55:26 +02001826 deallocate_uars(dev, context);
1827 kfree(bfregi->sys_pages);
Eli Cohen2f5ff262017-01-03 23:55:21 +02001828 kfree(bfregi->count);
Eli Cohene126ba92013-07-07 17:25:49 +03001829 kfree(context);
1830
1831 return 0;
1832}
1833
Eli Cohenb037c292017-01-03 23:55:26 +02001834static phys_addr_t uar_index2pfn(struct mlx5_ib_dev *dev,
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001835 int uar_idx)
Eli Cohene126ba92013-07-07 17:25:49 +03001836{
Eli Cohenb037c292017-01-03 23:55:26 +02001837 int fw_uars_per_page;
1838
1839 fw_uars_per_page = MLX5_CAP_GEN(dev->mdev, uar_4k) ? MLX5_UARS_IN_PAGE : 1;
1840
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001841 return (pci_resource_start(dev->mdev->pdev, 0) >> PAGE_SHIFT) + uar_idx / fw_uars_per_page;
Eli Cohene126ba92013-07-07 17:25:49 +03001842}
1843
1844static int get_command(unsigned long offset)
1845{
1846 return (offset >> MLX5_IB_MMAP_CMD_SHIFT) & MLX5_IB_MMAP_CMD_MASK;
1847}
1848
1849static int get_arg(unsigned long offset)
1850{
1851 return offset & ((1 << MLX5_IB_MMAP_CMD_SHIFT) - 1);
1852}
1853
1854static int get_index(unsigned long offset)
1855{
1856 return get_arg(offset);
1857}
1858
Yishai Hadas4ed131d2017-12-24 16:31:35 +02001859/* Index resides in an extra byte to enable larger values than 255 */
1860static int get_extended_index(unsigned long offset)
1861{
1862 return get_arg(offset) | ((offset >> 16) & 0xff) << 8;
1863}
1864
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001865static void mlx5_ib_vma_open(struct vm_area_struct *area)
1866{
1867 /* vma_open is called when a new VMA is created on top of our VMA. This
1868 * is done through either mremap flow or split_vma (usually due to
1869 * mlock, madvise, munmap, etc.) We do not support a clone of the VMA,
1870 * as this VMA is strongly hardware related. Therefore we set the
1871 * vm_ops of the newly created/cloned VMA to NULL, to prevent it from
1872 * calling us again and trying to do incorrect actions. We assume that
1873 * the original VMA size is exactly a single page, and therefore all
1874 * "splitting" operation will not happen to it.
1875 */
1876 area->vm_ops = NULL;
1877}
1878
1879static void mlx5_ib_vma_close(struct vm_area_struct *area)
1880{
1881 struct mlx5_ib_vma_private_data *mlx5_ib_vma_priv_data;
1882
1883 /* It's guaranteed that all VMAs opened on a FD are closed before the
1884 * file itself is closed, therefore no sync is needed with the regular
1885 * closing flow. (e.g. mlx5 ib_dealloc_ucontext)
1886 * However need a sync with accessing the vma as part of
1887 * mlx5_ib_disassociate_ucontext.
1888 * The close operation is usually called under mm->mmap_sem except when
1889 * process is exiting.
1890 * The exiting case is handled explicitly as part of
1891 * mlx5_ib_disassociate_ucontext.
1892 */
1893 mlx5_ib_vma_priv_data = (struct mlx5_ib_vma_private_data *)area->vm_private_data;
1894
1895 /* setting the vma context pointer to null in the mlx5_ib driver's
1896 * private data, to protect a race condition in
1897 * mlx5_ib_disassociate_ucontext().
1898 */
1899 mlx5_ib_vma_priv_data->vma = NULL;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001900 mutex_lock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001901 list_del(&mlx5_ib_vma_priv_data->list);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001902 mutex_unlock(mlx5_ib_vma_priv_data->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001903 kfree(mlx5_ib_vma_priv_data);
1904}
1905
1906static const struct vm_operations_struct mlx5_ib_vm_ops = {
1907 .open = mlx5_ib_vma_open,
1908 .close = mlx5_ib_vma_close
1909};
1910
1911static int mlx5_ib_set_vma_data(struct vm_area_struct *vma,
1912 struct mlx5_ib_ucontext *ctx)
1913{
1914 struct mlx5_ib_vma_private_data *vma_prv;
1915 struct list_head *vma_head = &ctx->vma_private_list;
1916
1917 vma_prv = kzalloc(sizeof(*vma_prv), GFP_KERNEL);
1918 if (!vma_prv)
1919 return -ENOMEM;
1920
1921 vma_prv->vma = vma;
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001922 vma_prv->vma_private_list_mutex = &ctx->vma_private_list_mutex;
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001923 vma->vm_private_data = vma_prv;
1924 vma->vm_ops = &mlx5_ib_vm_ops;
1925
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001926 mutex_lock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001927 list_add(&vma_prv->list, vma_head);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001928 mutex_unlock(&ctx->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001929
1930 return 0;
1931}
1932
1933static void mlx5_ib_disassociate_ucontext(struct ib_ucontext *ibcontext)
1934{
1935 int ret;
1936 struct vm_area_struct *vma;
1937 struct mlx5_ib_vma_private_data *vma_private, *n;
1938 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
1939 struct task_struct *owning_process = NULL;
1940 struct mm_struct *owning_mm = NULL;
1941
1942 owning_process = get_pid_task(ibcontext->tgid, PIDTYPE_PID);
1943 if (!owning_process)
1944 return;
1945
1946 owning_mm = get_task_mm(owning_process);
1947 if (!owning_mm) {
1948 pr_info("no mm, disassociate ucontext is pending task termination\n");
1949 while (1) {
1950 put_task_struct(owning_process);
1951 usleep_range(1000, 2000);
1952 owning_process = get_pid_task(ibcontext->tgid,
1953 PIDTYPE_PID);
1954 if (!owning_process ||
1955 owning_process->state == TASK_DEAD) {
1956 pr_info("disassociate ucontext done, task was terminated\n");
1957 /* in case task was dead need to release the
1958 * task struct.
1959 */
1960 if (owning_process)
1961 put_task_struct(owning_process);
1962 return;
1963 }
1964 }
1965 }
1966
1967 /* need to protect from a race on closing the vma as part of
1968 * mlx5_ib_vma_close.
1969 */
Maor Gottliebecc7d832017-03-29 06:03:02 +03001970 down_write(&owning_mm->mmap_sem);
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001971 mutex_lock(&context->vma_private_list_mutex);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001972 list_for_each_entry_safe(vma_private, n, &context->vma_private_list,
1973 list) {
1974 vma = vma_private->vma;
1975 ret = zap_vma_ptes(vma, vma->vm_start,
1976 PAGE_SIZE);
1977 WARN_ONCE(ret, "%s: zap_vma_ptes failed", __func__);
1978 /* context going to be destroyed, should
1979 * not access ops any more.
1980 */
Maor Gottlieb13776612017-03-29 06:03:03 +03001981 vma->vm_flags &= ~(VM_SHARED | VM_MAYSHARE);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001982 vma->vm_ops = NULL;
1983 list_del(&vma_private->list);
1984 kfree(vma_private);
1985 }
Majd Dibbinyad9a3662017-12-24 13:54:56 +02001986 mutex_unlock(&context->vma_private_list_mutex);
Maor Gottliebecc7d832017-03-29 06:03:02 +03001987 up_write(&owning_mm->mmap_sem);
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03001988 mmput(owning_mm);
1989 put_task_struct(owning_process);
1990}
1991
Guy Levi37aa5c32016-04-27 16:49:50 +03001992static inline char *mmap_cmd2str(enum mlx5_ib_mmap_cmd cmd)
1993{
1994 switch (cmd) {
1995 case MLX5_IB_MMAP_WC_PAGE:
1996 return "WC";
1997 case MLX5_IB_MMAP_REGULAR_PAGE:
1998 return "best effort WC";
1999 case MLX5_IB_MMAP_NC_PAGE:
2000 return "NC";
2001 default:
2002 return NULL;
2003 }
2004}
2005
Feras Daoud5c99eae2018-01-16 20:08:41 +02002006static int mlx5_ib_mmap_clock_info_page(struct mlx5_ib_dev *dev,
2007 struct vm_area_struct *vma,
2008 struct mlx5_ib_ucontext *context)
2009{
2010 phys_addr_t pfn;
2011 int err;
2012
2013 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2014 return -EINVAL;
2015
2016 if (get_index(vma->vm_pgoff) != MLX5_IB_CLOCK_INFO_V1)
2017 return -EOPNOTSUPP;
2018
2019 if (vma->vm_flags & VM_WRITE)
2020 return -EPERM;
2021
2022 if (!dev->mdev->clock_info_page)
2023 return -EOPNOTSUPP;
2024
2025 pfn = page_to_pfn(dev->mdev->clock_info_page);
2026 err = remap_pfn_range(vma, vma->vm_start, pfn, PAGE_SIZE,
2027 vma->vm_page_prot);
2028 if (err)
2029 return err;
2030
2031 mlx5_ib_dbg(dev, "mapped clock info at 0x%lx, PA 0x%llx\n",
2032 vma->vm_start,
2033 (unsigned long long)pfn << PAGE_SHIFT);
2034
2035 return mlx5_ib_set_vma_data(vma, context);
2036}
2037
Guy Levi37aa5c32016-04-27 16:49:50 +03002038static int uar_mmap(struct mlx5_ib_dev *dev, enum mlx5_ib_mmap_cmd cmd,
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002039 struct vm_area_struct *vma,
2040 struct mlx5_ib_ucontext *context)
Guy Levi37aa5c32016-04-27 16:49:50 +03002041{
Eli Cohen2f5ff262017-01-03 23:55:21 +02002042 struct mlx5_bfreg_info *bfregi = &context->bfregi;
Guy Levi37aa5c32016-04-27 16:49:50 +03002043 int err;
2044 unsigned long idx;
2045 phys_addr_t pfn, pa;
2046 pgprot_t prot;
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002047 u32 bfreg_dyn_idx = 0;
2048 u32 uar_index;
2049 int dyn_uar = (cmd == MLX5_IB_MMAP_ALLOC_WC);
2050 int max_valid_idx = dyn_uar ? bfregi->num_sys_pages :
2051 bfregi->num_static_sys_pages;
Eli Cohenb037c292017-01-03 23:55:26 +02002052
2053 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2054 return -EINVAL;
2055
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002056 if (dyn_uar)
2057 idx = get_extended_index(vma->vm_pgoff) + bfregi->num_static_sys_pages;
2058 else
2059 idx = get_index(vma->vm_pgoff);
2060
2061 if (idx >= max_valid_idx) {
2062 mlx5_ib_warn(dev, "invalid uar index %lu, max=%d\n",
2063 idx, max_valid_idx);
Eli Cohenb037c292017-01-03 23:55:26 +02002064 return -EINVAL;
2065 }
Guy Levi37aa5c32016-04-27 16:49:50 +03002066
2067 switch (cmd) {
2068 case MLX5_IB_MMAP_WC_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002069 case MLX5_IB_MMAP_ALLOC_WC:
Guy Levi37aa5c32016-04-27 16:49:50 +03002070/* Some architectures don't support WC memory */
2071#if defined(CONFIG_X86)
2072 if (!pat_enabled())
2073 return -EPERM;
2074#elif !(defined(CONFIG_PPC) || (defined(CONFIG_ARM) && defined(CONFIG_MMU)))
2075 return -EPERM;
2076#endif
2077 /* fall through */
2078 case MLX5_IB_MMAP_REGULAR_PAGE:
2079 /* For MLX5_IB_MMAP_REGULAR_PAGE do the best effort to get WC */
2080 prot = pgprot_writecombine(vma->vm_page_prot);
2081 break;
2082 case MLX5_IB_MMAP_NC_PAGE:
2083 prot = pgprot_noncached(vma->vm_page_prot);
2084 break;
2085 default:
2086 return -EINVAL;
2087 }
2088
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002089 if (dyn_uar) {
2090 int uars_per_page;
2091
2092 uars_per_page = get_uars_per_sys_page(dev, bfregi->lib_uar_4k);
2093 bfreg_dyn_idx = idx * (uars_per_page * MLX5_NON_FP_BFREGS_PER_UAR);
2094 if (bfreg_dyn_idx >= bfregi->total_num_bfregs) {
2095 mlx5_ib_warn(dev, "invalid bfreg_dyn_idx %u, max=%u\n",
2096 bfreg_dyn_idx, bfregi->total_num_bfregs);
2097 return -EINVAL;
2098 }
2099
2100 mutex_lock(&bfregi->lock);
2101 /* Fail if uar already allocated, first bfreg index of each
2102 * page holds its count.
2103 */
2104 if (bfregi->count[bfreg_dyn_idx]) {
2105 mlx5_ib_warn(dev, "wrong offset, idx %lu is busy, bfregn=%u\n", idx, bfreg_dyn_idx);
2106 mutex_unlock(&bfregi->lock);
2107 return -EINVAL;
2108 }
2109
2110 bfregi->count[bfreg_dyn_idx]++;
2111 mutex_unlock(&bfregi->lock);
2112
2113 err = mlx5_cmd_alloc_uar(dev->mdev, &uar_index);
2114 if (err) {
2115 mlx5_ib_warn(dev, "UAR alloc failed\n");
2116 goto free_bfreg;
2117 }
2118 } else {
2119 uar_index = bfregi->sys_pages[idx];
2120 }
2121
2122 pfn = uar_index2pfn(dev, uar_index);
Guy Levi37aa5c32016-04-27 16:49:50 +03002123 mlx5_ib_dbg(dev, "uar idx 0x%lx, pfn %pa\n", idx, &pfn);
2124
2125 vma->vm_page_prot = prot;
2126 err = io_remap_pfn_range(vma, vma->vm_start, pfn,
2127 PAGE_SIZE, vma->vm_page_prot);
2128 if (err) {
2129 mlx5_ib_err(dev, "io_remap_pfn_range failed with error=%d, vm_start=0x%lx, pfn=%pa, mmap_cmd=%s\n",
2130 err, vma->vm_start, &pfn, mmap_cmd2str(cmd));
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002131 err = -EAGAIN;
2132 goto err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002133 }
2134
2135 pa = pfn << PAGE_SHIFT;
2136 mlx5_ib_dbg(dev, "mapped %s at 0x%lx, PA %pa\n", mmap_cmd2str(cmd),
2137 vma->vm_start, &pa);
2138
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002139 err = mlx5_ib_set_vma_data(vma, context);
2140 if (err)
2141 goto err;
2142
2143 if (dyn_uar)
2144 bfregi->sys_pages[idx] = uar_index;
2145 return 0;
2146
2147err:
2148 if (!dyn_uar)
2149 return err;
2150
2151 mlx5_cmd_free_uar(dev->mdev, idx);
2152
2153free_bfreg:
2154 mlx5_ib_free_bfreg(dev, bfregi, bfreg_dyn_idx);
2155
2156 return err;
Guy Levi37aa5c32016-04-27 16:49:50 +03002157}
2158
Eli Cohene126ba92013-07-07 17:25:49 +03002159static int mlx5_ib_mmap(struct ib_ucontext *ibcontext, struct vm_area_struct *vma)
2160{
2161 struct mlx5_ib_ucontext *context = to_mucontext(ibcontext);
2162 struct mlx5_ib_dev *dev = to_mdev(ibcontext->device);
Eli Cohene126ba92013-07-07 17:25:49 +03002163 unsigned long command;
Eli Cohene126ba92013-07-07 17:25:49 +03002164 phys_addr_t pfn;
2165
2166 command = get_command(vma->vm_pgoff);
2167 switch (command) {
Guy Levi37aa5c32016-04-27 16:49:50 +03002168 case MLX5_IB_MMAP_WC_PAGE:
2169 case MLX5_IB_MMAP_NC_PAGE:
Eli Cohene126ba92013-07-07 17:25:49 +03002170 case MLX5_IB_MMAP_REGULAR_PAGE:
Yishai Hadas4ed131d2017-12-24 16:31:35 +02002171 case MLX5_IB_MMAP_ALLOC_WC:
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03002172 return uar_mmap(dev, command, vma, context);
Eli Cohene126ba92013-07-07 17:25:49 +03002173
2174 case MLX5_IB_MMAP_GET_CONTIGUOUS_PAGES:
2175 return -ENOSYS;
2176
Matan Barakd69e3bc2015-12-15 20:30:13 +02002177 case MLX5_IB_MMAP_CORE_CLOCK:
Matan Barakd69e3bc2015-12-15 20:30:13 +02002178 if (vma->vm_end - vma->vm_start != PAGE_SIZE)
2179 return -EINVAL;
2180
Matan Barak6cbac1e2016-04-14 16:52:10 +03002181 if (vma->vm_flags & VM_WRITE)
Matan Barakd69e3bc2015-12-15 20:30:13 +02002182 return -EPERM;
2183
2184 /* Don't expose to user-space information it shouldn't have */
2185 if (PAGE_SIZE > 4096)
2186 return -EOPNOTSUPP;
2187
2188 vma->vm_page_prot = pgprot_noncached(vma->vm_page_prot);
2189 pfn = (dev->mdev->iseg_base +
2190 offsetof(struct mlx5_init_seg, internal_timer_h)) >>
2191 PAGE_SHIFT;
2192 if (io_remap_pfn_range(vma, vma->vm_start, pfn,
2193 PAGE_SIZE, vma->vm_page_prot))
2194 return -EAGAIN;
2195
2196 mlx5_ib_dbg(dev, "mapped internal timer at 0x%lx, PA 0x%llx\n",
2197 vma->vm_start,
2198 (unsigned long long)pfn << PAGE_SHIFT);
2199 break;
Feras Daoud5c99eae2018-01-16 20:08:41 +02002200 case MLX5_IB_MMAP_CLOCK_INFO:
2201 return mlx5_ib_mmap_clock_info_page(dev, vma, context);
Matan Barakd69e3bc2015-12-15 20:30:13 +02002202
Eli Cohene126ba92013-07-07 17:25:49 +03002203 default:
2204 return -EINVAL;
2205 }
2206
2207 return 0;
2208}
2209
Eli Cohene126ba92013-07-07 17:25:49 +03002210static struct ib_pd *mlx5_ib_alloc_pd(struct ib_device *ibdev,
2211 struct ib_ucontext *context,
2212 struct ib_udata *udata)
2213{
2214 struct mlx5_ib_alloc_pd_resp resp;
2215 struct mlx5_ib_pd *pd;
2216 int err;
2217
2218 pd = kmalloc(sizeof(*pd), GFP_KERNEL);
2219 if (!pd)
2220 return ERR_PTR(-ENOMEM);
2221
Jack Morgenstein9603b612014-07-28 23:30:22 +03002222 err = mlx5_core_alloc_pd(to_mdev(ibdev)->mdev, &pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002223 if (err) {
2224 kfree(pd);
2225 return ERR_PTR(err);
2226 }
2227
2228 if (context) {
2229 resp.pdn = pd->pdn;
2230 if (ib_copy_to_udata(udata, &resp, sizeof(resp))) {
Jack Morgenstein9603b612014-07-28 23:30:22 +03002231 mlx5_core_dealloc_pd(to_mdev(ibdev)->mdev, pd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002232 kfree(pd);
2233 return ERR_PTR(-EFAULT);
2234 }
Eli Cohene126ba92013-07-07 17:25:49 +03002235 }
2236
2237 return &pd->ibpd;
2238}
2239
2240static int mlx5_ib_dealloc_pd(struct ib_pd *pd)
2241{
2242 struct mlx5_ib_dev *mdev = to_mdev(pd->device);
2243 struct mlx5_ib_pd *mpd = to_mpd(pd);
2244
Jack Morgenstein9603b612014-07-28 23:30:22 +03002245 mlx5_core_dealloc_pd(mdev->mdev, mpd->pdn);
Eli Cohene126ba92013-07-07 17:25:49 +03002246 kfree(mpd);
2247
2248 return 0;
2249}
2250
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002251enum {
2252 MATCH_CRITERIA_ENABLE_OUTER_BIT,
2253 MATCH_CRITERIA_ENABLE_MISC_BIT,
2254 MATCH_CRITERIA_ENABLE_INNER_BIT
2255};
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002256
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002257#define HEADER_IS_ZERO(match_criteria, headers) \
2258 !(memchr_inv(MLX5_ADDR_OF(fte_match_param, match_criteria, headers), \
2259 0, MLX5_FLD_SZ_BYTES(fte_match_param, headers))) \
2260
2261static u8 get_match_criteria_enable(u32 *match_criteria)
2262{
2263 u8 match_criteria_enable;
2264
2265 match_criteria_enable =
2266 (!HEADER_IS_ZERO(match_criteria, outer_headers)) <<
2267 MATCH_CRITERIA_ENABLE_OUTER_BIT;
2268 match_criteria_enable |=
2269 (!HEADER_IS_ZERO(match_criteria, misc_parameters)) <<
2270 MATCH_CRITERIA_ENABLE_MISC_BIT;
2271 match_criteria_enable |=
2272 (!HEADER_IS_ZERO(match_criteria, inner_headers)) <<
2273 MATCH_CRITERIA_ENABLE_INNER_BIT;
2274
2275 return match_criteria_enable;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002276}
2277
Maor Gottliebca0d4752016-08-30 16:58:35 +03002278static void set_proto(void *outer_c, void *outer_v, u8 mask, u8 val)
2279{
2280 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_protocol, mask);
2281 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_protocol, val);
2282}
2283
Moses Reuben2d1e6972016-11-14 19:04:52 +02002284static void set_flow_label(void *misc_c, void *misc_v, u8 mask, u8 val,
2285 bool inner)
2286{
2287 if (inner) {
2288 MLX5_SET(fte_match_set_misc,
2289 misc_c, inner_ipv6_flow_label, mask);
2290 MLX5_SET(fte_match_set_misc,
2291 misc_v, inner_ipv6_flow_label, val);
2292 } else {
2293 MLX5_SET(fte_match_set_misc,
2294 misc_c, outer_ipv6_flow_label, mask);
2295 MLX5_SET(fte_match_set_misc,
2296 misc_v, outer_ipv6_flow_label, val);
2297 }
2298}
2299
Maor Gottliebca0d4752016-08-30 16:58:35 +03002300static void set_tos(void *outer_c, void *outer_v, u8 mask, u8 val)
2301{
2302 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_ecn, mask);
2303 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_ecn, val);
2304 MLX5_SET(fte_match_set_lyr_2_4, outer_c, ip_dscp, mask >> 2);
2305 MLX5_SET(fte_match_set_lyr_2_4, outer_v, ip_dscp, val >> 2);
2306}
2307
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002308#define LAST_ETH_FIELD vlan_tag
2309#define LAST_IB_FIELD sl
Maor Gottliebca0d4752016-08-30 16:58:35 +03002310#define LAST_IPV4_FIELD tos
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002311#define LAST_IPV6_FIELD traffic_class
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002312#define LAST_TCP_UDP_FIELD src_port
Moses Reubenffb30d82016-11-14 19:04:50 +02002313#define LAST_TUNNEL_FIELD tunnel_id
Moses Reuben2ac693f2017-01-18 14:59:50 +02002314#define LAST_FLOW_TAG_FIELD tag_id
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002315#define LAST_DROP_FIELD size
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002316
2317/* Field is the last supported field */
2318#define FIELDS_NOT_SUPPORTED(filter, field)\
2319 memchr_inv((void *)&filter.field +\
2320 sizeof(filter.field), 0,\
2321 sizeof(filter) -\
2322 offsetof(typeof(filter), field) -\
2323 sizeof(filter.field))
2324
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002325static int parse_flow_flow_action(const union ib_flow_spec *ib_spec,
2326 const struct ib_flow_attr *flow_attr,
2327 struct mlx5_flow_act *action)
2328{
2329 struct mlx5_ib_flow_action *maction = to_mflow_act(ib_spec->action.act);
2330
2331 switch (maction->ib_action.type) {
2332 case IB_FLOW_ACTION_ESP:
2333 /* Currently only AES_GCM keymat is supported by the driver */
2334 action->esp_id = (uintptr_t)maction->esp_aes_gcm.ctx;
2335 action->action |= flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS ?
2336 MLX5_FLOW_CONTEXT_ACTION_ENCRYPT :
2337 MLX5_FLOW_CONTEXT_ACTION_DECRYPT;
2338 return 0;
2339 default:
2340 return -EOPNOTSUPP;
2341 }
2342}
2343
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002344static int parse_flow_attr(struct mlx5_core_dev *mdev, u32 *match_c,
2345 u32 *match_v, const union ib_flow_spec *ib_spec,
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002346 const struct ib_flow_attr *flow_attr,
Boris Pismenny075572d2017-08-16 09:33:30 +03002347 struct mlx5_flow_act *action)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002348{
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002349 void *misc_params_c = MLX5_ADDR_OF(fte_match_param, match_c,
2350 misc_parameters);
2351 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, match_v,
2352 misc_parameters);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002353 void *headers_c;
2354 void *headers_v;
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002355 int match_ipv;
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002356 int ret;
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002357
Moses Reuben2d1e6972016-11-14 19:04:52 +02002358 if (ib_spec->type & IB_FLOW_SPEC_INNER) {
2359 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2360 inner_headers);
2361 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2362 inner_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002363 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2364 ft_field_support.inner_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002365 } else {
2366 headers_c = MLX5_ADDR_OF(fte_match_param, match_c,
2367 outer_headers);
2368 headers_v = MLX5_ADDR_OF(fte_match_param, match_v,
2369 outer_headers);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002370 match_ipv = MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2371 ft_field_support.outer_ip_version);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002372 }
2373
2374 switch (ib_spec->type & ~IB_FLOW_SPEC_INNER) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002375 case IB_FLOW_SPEC_ETH:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002376 if (FIELDS_NOT_SUPPORTED(ib_spec->eth.mask, LAST_ETH_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002377 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002378
Moses Reuben2d1e6972016-11-14 19:04:52 +02002379 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002380 dmac_47_16),
2381 ib_spec->eth.mask.dst_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002382 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002383 dmac_47_16),
2384 ib_spec->eth.val.dst_mac);
2385
Moses Reuben2d1e6972016-11-14 19:04:52 +02002386 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottliebee3da802016-09-12 19:16:24 +03002387 smac_47_16),
2388 ib_spec->eth.mask.src_mac);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002389 ether_addr_copy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottliebee3da802016-09-12 19:16:24 +03002390 smac_47_16),
2391 ib_spec->eth.val.src_mac);
2392
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002393 if (ib_spec->eth.mask.vlan_tag) {
Moses Reuben2d1e6972016-11-14 19:04:52 +02002394 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002395 cvlan_tag, 1);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002396 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Mohamad Haj Yahia10543362016-10-09 16:25:43 +03002397 cvlan_tag, 1);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002398
Moses Reuben2d1e6972016-11-14 19:04:52 +02002399 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002400 first_vid, ntohs(ib_spec->eth.mask.vlan_tag));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002401 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002402 first_vid, ntohs(ib_spec->eth.val.vlan_tag));
2403
Moses Reuben2d1e6972016-11-14 19:04:52 +02002404 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002405 first_cfi,
2406 ntohs(ib_spec->eth.mask.vlan_tag) >> 12);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002407 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002408 first_cfi,
2409 ntohs(ib_spec->eth.val.vlan_tag) >> 12);
2410
Moses Reuben2d1e6972016-11-14 19:04:52 +02002411 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002412 first_prio,
2413 ntohs(ib_spec->eth.mask.vlan_tag) >> 13);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002414 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002415 first_prio,
2416 ntohs(ib_spec->eth.val.vlan_tag) >> 13);
2417 }
Moses Reuben2d1e6972016-11-14 19:04:52 +02002418 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002419 ethertype, ntohs(ib_spec->eth.mask.ether_type));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002420 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002421 ethertype, ntohs(ib_spec->eth.val.ether_type));
2422 break;
2423 case IB_FLOW_SPEC_IPV4:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002424 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv4.mask, LAST_IPV4_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002425 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002426
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002427 if (match_ipv) {
2428 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2429 ip_version, 0xf);
2430 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Boris Pismenny3346c482017-08-20 15:13:08 +03002431 ip_version, MLX5_FS_IPV4_VERSION);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002432 } else {
2433 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2434 ethertype, 0xffff);
2435 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2436 ethertype, ETH_P_IP);
2437 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002438
Moses Reuben2d1e6972016-11-14 19:04:52 +02002439 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002440 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2441 &ib_spec->ipv4.mask.src_ip,
2442 sizeof(ib_spec->ipv4.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002443 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002444 src_ipv4_src_ipv6.ipv4_layout.ipv4),
2445 &ib_spec->ipv4.val.src_ip,
2446 sizeof(ib_spec->ipv4.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002447 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002448 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2449 &ib_spec->ipv4.mask.dst_ip,
2450 sizeof(ib_spec->ipv4.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002451 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002452 dst_ipv4_dst_ipv6.ipv4_layout.ipv4),
2453 &ib_spec->ipv4.val.dst_ip,
2454 sizeof(ib_spec->ipv4.val.dst_ip));
Maor Gottliebca0d4752016-08-30 16:58:35 +03002455
Moses Reuben2d1e6972016-11-14 19:04:52 +02002456 set_tos(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002457 ib_spec->ipv4.mask.tos, ib_spec->ipv4.val.tos);
2458
Moses Reuben2d1e6972016-11-14 19:04:52 +02002459 set_proto(headers_c, headers_v,
Maor Gottliebca0d4752016-08-30 16:58:35 +03002460 ib_spec->ipv4.mask.proto, ib_spec->ipv4.val.proto);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002461 break;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002462 case IB_FLOW_SPEC_IPV6:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002463 if (FIELDS_NOT_SUPPORTED(ib_spec->ipv6.mask, LAST_IPV6_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002464 return -EOPNOTSUPP;
Maor Gottlieb026bae02016-06-17 15:14:51 +03002465
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002466 if (match_ipv) {
2467 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2468 ip_version, 0xf);
2469 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
Boris Pismenny3346c482017-08-20 15:13:08 +03002470 ip_version, MLX5_FS_IPV6_VERSION);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002471 } else {
2472 MLX5_SET(fte_match_set_lyr_2_4, headers_c,
2473 ethertype, 0xffff);
2474 MLX5_SET(fte_match_set_lyr_2_4, headers_v,
2475 ethertype, ETH_P_IPV6);
2476 }
Maor Gottlieb026bae02016-06-17 15:14:51 +03002477
Moses Reuben2d1e6972016-11-14 19:04:52 +02002478 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002479 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2480 &ib_spec->ipv6.mask.src_ip,
2481 sizeof(ib_spec->ipv6.mask.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002482 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002483 src_ipv4_src_ipv6.ipv6_layout.ipv6),
2484 &ib_spec->ipv6.val.src_ip,
2485 sizeof(ib_spec->ipv6.val.src_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002486 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_c,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002487 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2488 &ib_spec->ipv6.mask.dst_ip,
2489 sizeof(ib_spec->ipv6.mask.dst_ip));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002490 memcpy(MLX5_ADDR_OF(fte_match_set_lyr_2_4, headers_v,
Maor Gottlieb026bae02016-06-17 15:14:51 +03002491 dst_ipv4_dst_ipv6.ipv6_layout.ipv6),
2492 &ib_spec->ipv6.val.dst_ip,
2493 sizeof(ib_spec->ipv6.val.dst_ip));
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002494
Moses Reuben2d1e6972016-11-14 19:04:52 +02002495 set_tos(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002496 ib_spec->ipv6.mask.traffic_class,
2497 ib_spec->ipv6.val.traffic_class);
2498
Moses Reuben2d1e6972016-11-14 19:04:52 +02002499 set_proto(headers_c, headers_v,
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002500 ib_spec->ipv6.mask.next_hdr,
2501 ib_spec->ipv6.val.next_hdr);
2502
Moses Reuben2d1e6972016-11-14 19:04:52 +02002503 set_flow_label(misc_params_c, misc_params_v,
2504 ntohl(ib_spec->ipv6.mask.flow_label),
2505 ntohl(ib_spec->ipv6.val.flow_label),
2506 ib_spec->type & IB_FLOW_SPEC_INNER);
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002507 break;
2508 case IB_FLOW_SPEC_ESP:
2509 if (ib_spec->esp.mask.seq)
2510 return -EOPNOTSUPP;
Moses Reuben2d1e6972016-11-14 19:04:52 +02002511
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002512 MLX5_SET(fte_match_set_misc, misc_params_c, outer_esp_spi,
2513 ntohl(ib_spec->esp.mask.spi));
2514 MLX5_SET(fte_match_set_misc, misc_params_v, outer_esp_spi,
2515 ntohl(ib_spec->esp.val.spi));
Maor Gottlieb026bae02016-06-17 15:14:51 +03002516 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002517 case IB_FLOW_SPEC_TCP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002518 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2519 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002520 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002521
Moses Reuben2d1e6972016-11-14 19:04:52 +02002522 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002523 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002524 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002525 IPPROTO_TCP);
2526
Moses Reuben2d1e6972016-11-14 19:04:52 +02002527 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002528 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002529 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002530 ntohs(ib_spec->tcp_udp.val.src_port));
2531
Moses Reuben2d1e6972016-11-14 19:04:52 +02002532 MLX5_SET(fte_match_set_lyr_2_4, headers_c, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002533 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002534 MLX5_SET(fte_match_set_lyr_2_4, headers_v, tcp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002535 ntohs(ib_spec->tcp_udp.val.dst_port));
2536 break;
2537 case IB_FLOW_SPEC_UDP:
Maor Gottliebc47ac6a2016-08-30 16:58:31 +03002538 if (FIELDS_NOT_SUPPORTED(ib_spec->tcp_udp.mask,
2539 LAST_TCP_UDP_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002540 return -EOPNOTSUPP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002541
Moses Reuben2d1e6972016-11-14 19:04:52 +02002542 MLX5_SET(fte_match_set_lyr_2_4, headers_c, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002543 0xff);
Moses Reuben2d1e6972016-11-14 19:04:52 +02002544 MLX5_SET(fte_match_set_lyr_2_4, headers_v, ip_protocol,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002545 IPPROTO_UDP);
2546
Moses Reuben2d1e6972016-11-14 19:04:52 +02002547 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002548 ntohs(ib_spec->tcp_udp.mask.src_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002549 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_sport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002550 ntohs(ib_spec->tcp_udp.val.src_port));
2551
Moses Reuben2d1e6972016-11-14 19:04:52 +02002552 MLX5_SET(fte_match_set_lyr_2_4, headers_c, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002553 ntohs(ib_spec->tcp_udp.mask.dst_port));
Moses Reuben2d1e6972016-11-14 19:04:52 +02002554 MLX5_SET(fte_match_set_lyr_2_4, headers_v, udp_dport,
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002555 ntohs(ib_spec->tcp_udp.val.dst_port));
2556 break;
Moses Reubenffb30d82016-11-14 19:04:50 +02002557 case IB_FLOW_SPEC_VXLAN_TUNNEL:
2558 if (FIELDS_NOT_SUPPORTED(ib_spec->tunnel.mask,
2559 LAST_TUNNEL_FIELD))
Leon Romanovsky1ffd3a22017-01-18 14:59:51 +02002560 return -EOPNOTSUPP;
Moses Reubenffb30d82016-11-14 19:04:50 +02002561
2562 MLX5_SET(fte_match_set_misc, misc_params_c, vxlan_vni,
2563 ntohl(ib_spec->tunnel.mask.tunnel_id));
2564 MLX5_SET(fte_match_set_misc, misc_params_v, vxlan_vni,
2565 ntohl(ib_spec->tunnel.val.tunnel_id));
2566 break;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002567 case IB_FLOW_SPEC_ACTION_TAG:
2568 if (FIELDS_NOT_SUPPORTED(ib_spec->flow_tag,
2569 LAST_FLOW_TAG_FIELD))
2570 return -EOPNOTSUPP;
2571 if (ib_spec->flow_tag.tag_id >= BIT(24))
2572 return -EINVAL;
2573
Boris Pismenny075572d2017-08-16 09:33:30 +03002574 action->flow_tag = ib_spec->flow_tag.tag_id;
Matan Baraka9db0ec2017-08-16 09:43:48 +03002575 action->has_flow_tag = true;
Moses Reuben2ac693f2017-01-18 14:59:50 +02002576 break;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002577 case IB_FLOW_SPEC_ACTION_DROP:
2578 if (FIELDS_NOT_SUPPORTED(ib_spec->drop,
2579 LAST_DROP_FIELD))
2580 return -EOPNOTSUPP;
Boris Pismenny075572d2017-08-16 09:33:30 +03002581 action->action |= MLX5_FLOW_CONTEXT_ACTION_DROP;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002582 break;
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002583 case IB_FLOW_SPEC_ACTION_HANDLE:
2584 ret = parse_flow_flow_action(ib_spec, flow_attr, action);
2585 if (ret)
2586 return ret;
2587 break;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002588 default:
2589 return -EINVAL;
2590 }
2591
2592 return 0;
2593}
2594
2595/* If a flow could catch both multicast and unicast packets,
2596 * it won't fall into the multicast flow steering table and this rule
2597 * could steal other multicast packets.
2598 */
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002599static bool flow_is_multicast_only(const struct ib_flow_attr *ib_attr)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002600{
Yishai Hadas81e30882017-06-08 16:15:09 +03002601 union ib_flow_spec *flow_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002602
2603 if (ib_attr->type != IB_FLOW_ATTR_NORMAL ||
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002604 ib_attr->num_of_specs < 1)
2605 return false;
2606
Yishai Hadas81e30882017-06-08 16:15:09 +03002607 flow_spec = (union ib_flow_spec *)(ib_attr + 1);
2608 if (flow_spec->type == IB_FLOW_SPEC_IPV4) {
2609 struct ib_flow_spec_ipv4 *ipv4_spec;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002610
Yishai Hadas81e30882017-06-08 16:15:09 +03002611 ipv4_spec = (struct ib_flow_spec_ipv4 *)flow_spec;
2612 if (ipv4_is_multicast(ipv4_spec->val.dst_ip))
2613 return true;
2614
2615 return false;
2616 }
2617
2618 if (flow_spec->type == IB_FLOW_SPEC_ETH) {
2619 struct ib_flow_spec_eth *eth_spec;
2620
2621 eth_spec = (struct ib_flow_spec_eth *)flow_spec;
2622 return is_multicast_ether_addr(eth_spec->mask.dst_mac) &&
2623 is_multicast_ether_addr(eth_spec->val.dst_mac);
2624 }
2625
2626 return false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002627}
2628
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002629enum valid_spec {
2630 VALID_SPEC_INVALID,
2631 VALID_SPEC_VALID,
2632 VALID_SPEC_NA,
2633};
2634
2635static enum valid_spec
2636is_valid_esp_aes_gcm(struct mlx5_core_dev *mdev,
2637 const struct mlx5_flow_spec *spec,
2638 const struct mlx5_flow_act *flow_act,
2639 bool egress)
2640{
2641 const u32 *match_c = spec->match_criteria;
2642 bool is_crypto =
2643 (flow_act->action & (MLX5_FLOW_CONTEXT_ACTION_ENCRYPT |
2644 MLX5_FLOW_CONTEXT_ACTION_DECRYPT));
2645 bool is_ipsec = mlx5_fs_is_ipsec_flow(match_c);
2646 bool is_drop = flow_act->action & MLX5_FLOW_CONTEXT_ACTION_DROP;
2647
2648 /*
2649 * Currently only crypto is supported in egress, when regular egress
2650 * rules would be supported, always return VALID_SPEC_NA.
2651 */
2652 if (!is_crypto)
2653 return egress ? VALID_SPEC_INVALID : VALID_SPEC_NA;
2654
2655 return is_crypto && is_ipsec &&
2656 (!egress || (!is_drop && !flow_act->has_flow_tag)) ?
2657 VALID_SPEC_VALID : VALID_SPEC_INVALID;
2658}
2659
2660static bool is_valid_spec(struct mlx5_core_dev *mdev,
2661 const struct mlx5_flow_spec *spec,
2662 const struct mlx5_flow_act *flow_act,
2663 bool egress)
2664{
2665 /* We curretly only support ipsec egress flow */
2666 return is_valid_esp_aes_gcm(mdev, spec, flow_act, egress) != VALID_SPEC_INVALID;
2667}
2668
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002669static bool is_valid_ethertype(struct mlx5_core_dev *mdev,
2670 const struct ib_flow_attr *flow_attr,
Ariel Levkovich0f750962017-04-03 13:11:02 +03002671 bool check_inner)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002672{
2673 union ib_flow_spec *ib_spec = (union ib_flow_spec *)(flow_attr + 1);
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002674 int match_ipv = check_inner ?
2675 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2676 ft_field_support.inner_ip_version) :
2677 MLX5_CAP_FLOWTABLE_NIC_RX(mdev,
2678 ft_field_support.outer_ip_version);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002679 int inner_bit = check_inner ? IB_FLOW_SPEC_INNER : 0;
2680 bool ipv4_spec_valid, ipv6_spec_valid;
2681 unsigned int ip_spec_type = 0;
2682 bool has_ethertype = false;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002683 unsigned int spec_index;
Ariel Levkovich0f750962017-04-03 13:11:02 +03002684 bool mask_valid = true;
2685 u16 eth_type = 0;
2686 bool type_valid;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002687
2688 /* Validate that ethertype is correct */
2689 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002690 if ((ib_spec->type == (IB_FLOW_SPEC_ETH | inner_bit)) &&
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002691 ib_spec->eth.mask.ether_type) {
Ariel Levkovich0f750962017-04-03 13:11:02 +03002692 mask_valid = (ib_spec->eth.mask.ether_type ==
2693 htons(0xffff));
2694 has_ethertype = true;
2695 eth_type = ntohs(ib_spec->eth.val.ether_type);
2696 } else if ((ib_spec->type == (IB_FLOW_SPEC_IPV4 | inner_bit)) ||
2697 (ib_spec->type == (IB_FLOW_SPEC_IPV6 | inner_bit))) {
2698 ip_spec_type = ib_spec->type;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002699 }
2700 ib_spec = (void *)ib_spec + ib_spec->size;
2701 }
Ariel Levkovich0f750962017-04-03 13:11:02 +03002702
2703 type_valid = (!has_ethertype) || (!ip_spec_type);
2704 if (!type_valid && mask_valid) {
2705 ipv4_spec_valid = (eth_type == ETH_P_IP) &&
2706 (ip_spec_type == (IB_FLOW_SPEC_IPV4 | inner_bit));
2707 ipv6_spec_valid = (eth_type == ETH_P_IPV6) &&
2708 (ip_spec_type == (IB_FLOW_SPEC_IPV6 | inner_bit));
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002709
2710 type_valid = (ipv4_spec_valid) || (ipv6_spec_valid) ||
2711 (((eth_type == ETH_P_MPLS_UC) ||
2712 (eth_type == ETH_P_MPLS_MC)) && match_ipv);
Ariel Levkovich0f750962017-04-03 13:11:02 +03002713 }
2714
2715 return type_valid;
2716}
2717
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002718static bool is_valid_attr(struct mlx5_core_dev *mdev,
2719 const struct ib_flow_attr *flow_attr)
Ariel Levkovich0f750962017-04-03 13:11:02 +03002720{
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002721 return is_valid_ethertype(mdev, flow_attr, false) &&
2722 is_valid_ethertype(mdev, flow_attr, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002723}
2724
2725static void put_flow_table(struct mlx5_ib_dev *dev,
2726 struct mlx5_ib_flow_prio *prio, bool ft_added)
2727{
2728 prio->refcount -= !!ft_added;
2729 if (!prio->refcount) {
2730 mlx5_destroy_flow_table(prio->flow_table);
2731 prio->flow_table = NULL;
2732 }
2733}
2734
2735static int mlx5_ib_destroy_flow(struct ib_flow *flow_id)
2736{
2737 struct mlx5_ib_dev *dev = to_mdev(flow_id->qp->device);
2738 struct mlx5_ib_flow_handler *handler = container_of(flow_id,
2739 struct mlx5_ib_flow_handler,
2740 ibflow);
2741 struct mlx5_ib_flow_handler *iter, *tmp;
2742
Mark Bloch9a4ca382018-01-16 14:42:35 +00002743 mutex_lock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002744
2745 list_for_each_entry_safe(iter, tmp, &handler->list, list) {
Mark Bloch74491de2016-08-31 11:24:25 +00002746 mlx5_del_flow_rules(iter->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002747 put_flow_table(dev, iter->prio, true);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002748 list_del(&iter->list);
2749 kfree(iter);
2750 }
2751
Mark Bloch74491de2016-08-31 11:24:25 +00002752 mlx5_del_flow_rules(handler->rule);
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002753 put_flow_table(dev, handler->prio, true);
Mark Bloch9a4ca382018-01-16 14:42:35 +00002754 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002755
2756 kfree(handler);
2757
2758 return 0;
2759}
2760
Maor Gottlieb35d190112016-03-07 18:51:47 +02002761static int ib_prio_to_core_prio(unsigned int priority, bool dont_trap)
2762{
2763 priority *= 2;
2764 if (!dont_trap)
2765 priority++;
2766 return priority;
2767}
2768
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002769enum flow_table_type {
2770 MLX5_IB_FT_RX,
2771 MLX5_IB_FT_TX
2772};
2773
Maor Gottlieb00b7c2a2017-03-29 06:09:01 +03002774#define MLX5_FS_MAX_TYPES 6
2775#define MLX5_FS_MAX_ENTRIES BIT(16)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002776static struct mlx5_ib_flow_prio *get_flow_table(struct mlx5_ib_dev *dev,
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002777 struct ib_flow_attr *flow_attr,
2778 enum flow_table_type ft_type)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002779{
Maor Gottlieb35d190112016-03-07 18:51:47 +02002780 bool dont_trap = flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002781 struct mlx5_flow_namespace *ns = NULL;
2782 struct mlx5_ib_flow_prio *prio;
2783 struct mlx5_flow_table *ft;
Maor Gottliebdac388e2017-03-29 06:09:00 +03002784 int max_table_size;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002785 int num_entries;
2786 int num_groups;
2787 int priority;
2788 int err = 0;
2789
Maor Gottliebdac388e2017-03-29 06:09:00 +03002790 max_table_size = BIT(MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2791 log_max_ft_size));
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002792 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002793 if (ft_type == MLX5_IB_FT_TX)
2794 priority = 0;
2795 else if (flow_is_multicast_only(flow_attr) &&
2796 !dont_trap)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002797 priority = MLX5_IB_FLOW_MCAST_PRIO;
2798 else
Maor Gottlieb35d190112016-03-07 18:51:47 +02002799 priority = ib_prio_to_core_prio(flow_attr->priority,
2800 dont_trap);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002801 ns = mlx5_get_flow_namespace(dev->mdev,
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002802 ft_type == MLX5_IB_FT_TX ?
2803 MLX5_FLOW_NAMESPACE_EGRESS :
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002804 MLX5_FLOW_NAMESPACE_BYPASS);
2805 num_entries = MLX5_FS_MAX_ENTRIES;
2806 num_groups = MLX5_FS_MAX_TYPES;
Mark Bloch9a4ca382018-01-16 14:42:35 +00002807 prio = &dev->flow_db->prios[priority];
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002808 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2809 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
2810 ns = mlx5_get_flow_namespace(dev->mdev,
2811 MLX5_FLOW_NAMESPACE_LEFTOVERS);
2812 build_leftovers_ft_param(&priority,
2813 &num_entries,
2814 &num_groups);
Mark Bloch9a4ca382018-01-16 14:42:35 +00002815 prio = &dev->flow_db->prios[MLX5_IB_FLOW_LEFTOVERS_PRIO];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002816 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
2817 if (!MLX5_CAP_FLOWTABLE(dev->mdev,
2818 allow_sniffer_and_nic_rx_shared_tir))
2819 return ERR_PTR(-ENOTSUPP);
2820
2821 ns = mlx5_get_flow_namespace(dev->mdev, ft_type == MLX5_IB_FT_RX ?
2822 MLX5_FLOW_NAMESPACE_SNIFFER_RX :
2823 MLX5_FLOW_NAMESPACE_SNIFFER_TX);
2824
Mark Bloch9a4ca382018-01-16 14:42:35 +00002825 prio = &dev->flow_db->sniffer[ft_type];
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03002826 priority = 0;
2827 num_entries = 1;
2828 num_groups = 1;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002829 }
2830
2831 if (!ns)
2832 return ERR_PTR(-ENOTSUPP);
2833
Maor Gottliebdac388e2017-03-29 06:09:00 +03002834 if (num_entries > max_table_size)
2835 return ERR_PTR(-ENOMEM);
2836
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002837 ft = prio->flow_table;
2838 if (!ft) {
2839 ft = mlx5_create_auto_grouped_flow_table(ns, priority,
2840 num_entries,
Maor Gottliebd63cd282016-04-29 01:36:35 +03002841 num_groups,
Hadar Hen Zionc9f1b072016-11-07 15:14:44 +02002842 0, 0);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002843
2844 if (!IS_ERR(ft)) {
2845 prio->refcount = 0;
2846 prio->flow_table = ft;
2847 } else {
2848 err = PTR_ERR(ft);
2849 }
2850 }
2851
2852 return err ? ERR_PTR(err) : prio;
2853}
2854
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002855static void set_underlay_qp(struct mlx5_ib_dev *dev,
2856 struct mlx5_flow_spec *spec,
2857 u32 underlay_qpn)
2858{
2859 void *misc_params_c = MLX5_ADDR_OF(fte_match_param,
2860 spec->match_criteria,
2861 misc_parameters);
2862 void *misc_params_v = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2863 misc_parameters);
2864
2865 if (underlay_qpn &&
2866 MLX5_CAP_FLOWTABLE_NIC_RX(dev->mdev,
2867 ft_field_support.bth_dst_qp)) {
2868 MLX5_SET(fte_match_set_misc,
2869 misc_params_v, bth_dst_qp, underlay_qpn);
2870 MLX5_SET(fte_match_set_misc,
2871 misc_params_c, bth_dst_qp, 0xffffff);
2872 }
2873}
2874
2875static struct mlx5_ib_flow_handler *_create_flow_rule(struct mlx5_ib_dev *dev,
2876 struct mlx5_ib_flow_prio *ft_prio,
2877 const struct ib_flow_attr *flow_attr,
2878 struct mlx5_flow_destination *dst,
2879 u32 underlay_qpn)
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002880{
2881 struct mlx5_flow_table *ft = ft_prio->flow_table;
2882 struct mlx5_ib_flow_handler *handler;
Boris Pismenny075572d2017-08-16 09:33:30 +03002883 struct mlx5_flow_act flow_act = {.flow_tag = MLX5_FS_DEFAULT_FLOW_TAG};
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002884 struct mlx5_flow_spec *spec;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002885 struct mlx5_flow_destination *rule_dst = dst;
Maor Gottliebdd063d02016-08-28 14:16:32 +03002886 const void *ib_flow = (const void *)flow_attr + sizeof(*flow_attr);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002887 unsigned int spec_index;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002888 int err = 0;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002889 int dest_num = 1;
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002890 bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002891
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002892 if (!is_valid_attr(dev->mdev, flow_attr))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002893 return ERR_PTR(-EINVAL);
2894
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03002895 spec = kvzalloc(sizeof(*spec), GFP_KERNEL);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002896 handler = kzalloc(sizeof(*handler), GFP_KERNEL);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002897 if (!handler || !spec) {
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002898 err = -ENOMEM;
2899 goto free;
2900 }
2901
2902 INIT_LIST_HEAD(&handler->list);
2903
2904 for (spec_index = 0; spec_index < flow_attr->num_of_specs; spec_index++) {
Ariel Levkovich19cc7522017-04-03 13:11:03 +03002905 err = parse_flow_attr(dev->mdev, spec->match_criteria,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002906 spec->match_value,
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002907 ib_flow, flow_attr, &flow_act);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002908 if (err < 0)
2909 goto free;
2910
2911 ib_flow += ((union ib_flow_spec *)ib_flow)->size;
2912 }
2913
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002914 if (!flow_is_multicast_only(flow_attr))
2915 set_underlay_qp(dev, spec, underlay_qpn);
2916
Mark Bloch018a94e2018-01-16 14:44:29 +00002917 if (dev->rep) {
2918 void *misc;
2919
2920 misc = MLX5_ADDR_OF(fte_match_param, spec->match_value,
2921 misc_parameters);
2922 MLX5_SET(fte_match_set_misc, misc, source_port,
2923 dev->rep->vport);
2924 misc = MLX5_ADDR_OF(fte_match_param, spec->match_criteria,
2925 misc_parameters);
2926 MLX5_SET_TO_ONES(fte_match_set_misc, misc, source_port);
2927 }
2928
Maor Gottlieb466fa6d2016-08-30 16:58:36 +03002929 spec->match_criteria_enable = get_match_criteria_enable(spec->match_criteria);
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002930
2931 if (is_egress &&
2932 !is_valid_spec(dev->mdev, spec, &flow_act, is_egress)) {
2933 err = -EINVAL;
2934 goto free;
2935 }
2936
Boris Pismenny075572d2017-08-16 09:33:30 +03002937 if (flow_act.action & MLX5_FLOW_CONTEXT_ACTION_DROP) {
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002938 rule_dst = NULL;
2939 dest_num = 0;
2940 } else {
Aviad Yehezkel802c2122018-03-28 09:27:53 +03002941 if (is_egress)
2942 flow_act.action |= MLX5_FLOW_CONTEXT_ACTION_ALLOW;
2943 else
2944 flow_act.action |=
2945 dst ? MLX5_FLOW_CONTEXT_ACTION_FWD_DEST :
2946 MLX5_FLOW_CONTEXT_ACTION_FWD_NEXT_PRIO;
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002947 }
Moses Reuben2ac693f2017-01-18 14:59:50 +02002948
Matan Baraka9db0ec2017-08-16 09:43:48 +03002949 if (flow_act.has_flow_tag &&
Moses Reuben2ac693f2017-01-18 14:59:50 +02002950 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
2951 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT)) {
2952 mlx5_ib_warn(dev, "Flow tag %u and attribute type %x isn't allowed in leftovers\n",
Boris Pismenny075572d2017-08-16 09:33:30 +03002953 flow_act.flow_tag, flow_attr->type);
Moses Reuben2ac693f2017-01-18 14:59:50 +02002954 err = -EINVAL;
2955 goto free;
2956 }
Mark Bloch74491de2016-08-31 11:24:25 +00002957 handler->rule = mlx5_add_flow_rules(ft, spec,
Hadar Hen Zion66958ed2016-11-07 15:14:45 +02002958 &flow_act,
Slava Shwartsmana22ed862017-04-03 13:13:52 +03002959 rule_dst, dest_num);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002960
2961 if (IS_ERR(handler->rule)) {
2962 err = PTR_ERR(handler->rule);
2963 goto free;
2964 }
2965
Maor Gottliebd9d49802016-08-28 14:16:33 +03002966 ft_prio->refcount++;
Maor Gottlieb5497adc2016-08-28 14:16:31 +03002967 handler->prio = ft_prio;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002968
2969 ft_prio->flow_table = ft;
2970free:
2971 if (err)
2972 kfree(handler);
Maor Gottliebc5bb1732016-07-04 17:23:05 +03002973 kvfree(spec);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02002974 return err ? ERR_PTR(err) : handler;
2975}
2976
Yishai Hadasa550ddf2017-08-17 15:52:33 +03002977static struct mlx5_ib_flow_handler *create_flow_rule(struct mlx5_ib_dev *dev,
2978 struct mlx5_ib_flow_prio *ft_prio,
2979 const struct ib_flow_attr *flow_attr,
2980 struct mlx5_flow_destination *dst)
2981{
2982 return _create_flow_rule(dev, ft_prio, flow_attr, dst, 0);
2983}
2984
Maor Gottlieb35d190112016-03-07 18:51:47 +02002985static struct mlx5_ib_flow_handler *create_dont_trap_rule(struct mlx5_ib_dev *dev,
2986 struct mlx5_ib_flow_prio *ft_prio,
2987 struct ib_flow_attr *flow_attr,
2988 struct mlx5_flow_destination *dst)
2989{
2990 struct mlx5_ib_flow_handler *handler_dst = NULL;
2991 struct mlx5_ib_flow_handler *handler = NULL;
2992
2993 handler = create_flow_rule(dev, ft_prio, flow_attr, NULL);
2994 if (!IS_ERR(handler)) {
2995 handler_dst = create_flow_rule(dev, ft_prio,
2996 flow_attr, dst);
2997 if (IS_ERR(handler_dst)) {
Mark Bloch74491de2016-08-31 11:24:25 +00002998 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03002999 ft_prio->refcount--;
Maor Gottlieb35d190112016-03-07 18:51:47 +02003000 kfree(handler);
3001 handler = handler_dst;
3002 } else {
3003 list_add(&handler_dst->list, &handler->list);
3004 }
3005 }
3006
3007 return handler;
3008}
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003009enum {
3010 LEFTOVERS_MC,
3011 LEFTOVERS_UC,
3012};
3013
3014static struct mlx5_ib_flow_handler *create_leftovers_rule(struct mlx5_ib_dev *dev,
3015 struct mlx5_ib_flow_prio *ft_prio,
3016 struct ib_flow_attr *flow_attr,
3017 struct mlx5_flow_destination *dst)
3018{
3019 struct mlx5_ib_flow_handler *handler_ucast = NULL;
3020 struct mlx5_ib_flow_handler *handler = NULL;
3021
3022 static struct {
3023 struct ib_flow_attr flow_attr;
3024 struct ib_flow_spec_eth eth_flow;
3025 } leftovers_specs[] = {
3026 [LEFTOVERS_MC] = {
3027 .flow_attr = {
3028 .num_of_specs = 1,
3029 .size = sizeof(leftovers_specs[0])
3030 },
3031 .eth_flow = {
3032 .type = IB_FLOW_SPEC_ETH,
3033 .size = sizeof(struct ib_flow_spec_eth),
3034 .mask = {.dst_mac = {0x1} },
3035 .val = {.dst_mac = {0x1} }
3036 }
3037 },
3038 [LEFTOVERS_UC] = {
3039 .flow_attr = {
3040 .num_of_specs = 1,
3041 .size = sizeof(leftovers_specs[0])
3042 },
3043 .eth_flow = {
3044 .type = IB_FLOW_SPEC_ETH,
3045 .size = sizeof(struct ib_flow_spec_eth),
3046 .mask = {.dst_mac = {0x1} },
3047 .val = {.dst_mac = {} }
3048 }
3049 }
3050 };
3051
3052 handler = create_flow_rule(dev, ft_prio,
3053 &leftovers_specs[LEFTOVERS_MC].flow_attr,
3054 dst);
3055 if (!IS_ERR(handler) &&
3056 flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT) {
3057 handler_ucast = create_flow_rule(dev, ft_prio,
3058 &leftovers_specs[LEFTOVERS_UC].flow_attr,
3059 dst);
3060 if (IS_ERR(handler_ucast)) {
Mark Bloch74491de2016-08-31 11:24:25 +00003061 mlx5_del_flow_rules(handler->rule);
Maor Gottliebd9d49802016-08-28 14:16:33 +03003062 ft_prio->refcount--;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003063 kfree(handler);
3064 handler = handler_ucast;
3065 } else {
3066 list_add(&handler_ucast->list, &handler->list);
3067 }
3068 }
3069
3070 return handler;
3071}
3072
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003073static struct mlx5_ib_flow_handler *create_sniffer_rule(struct mlx5_ib_dev *dev,
3074 struct mlx5_ib_flow_prio *ft_rx,
3075 struct mlx5_ib_flow_prio *ft_tx,
3076 struct mlx5_flow_destination *dst)
3077{
3078 struct mlx5_ib_flow_handler *handler_rx;
3079 struct mlx5_ib_flow_handler *handler_tx;
3080 int err;
3081 static const struct ib_flow_attr flow_attr = {
3082 .num_of_specs = 0,
3083 .size = sizeof(flow_attr)
3084 };
3085
3086 handler_rx = create_flow_rule(dev, ft_rx, &flow_attr, dst);
3087 if (IS_ERR(handler_rx)) {
3088 err = PTR_ERR(handler_rx);
3089 goto err;
3090 }
3091
3092 handler_tx = create_flow_rule(dev, ft_tx, &flow_attr, dst);
3093 if (IS_ERR(handler_tx)) {
3094 err = PTR_ERR(handler_tx);
3095 goto err_tx;
3096 }
3097
3098 list_add(&handler_tx->list, &handler_rx->list);
3099
3100 return handler_rx;
3101
3102err_tx:
Mark Bloch74491de2016-08-31 11:24:25 +00003103 mlx5_del_flow_rules(handler_rx->rule);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003104 ft_rx->refcount--;
3105 kfree(handler_rx);
3106err:
3107 return ERR_PTR(err);
3108}
3109
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003110static struct ib_flow *mlx5_ib_create_flow(struct ib_qp *qp,
3111 struct ib_flow_attr *flow_attr,
3112 int domain)
3113{
3114 struct mlx5_ib_dev *dev = to_mdev(qp->device);
Yishai Hadasd9f88e52016-08-28 10:58:37 +03003115 struct mlx5_ib_qp *mqp = to_mqp(qp);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003116 struct mlx5_ib_flow_handler *handler = NULL;
3117 struct mlx5_flow_destination *dst = NULL;
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003118 struct mlx5_ib_flow_prio *ft_prio_tx = NULL;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003119 struct mlx5_ib_flow_prio *ft_prio;
Aviad Yehezkel802c2122018-03-28 09:27:53 +03003120 bool is_egress = flow_attr->flags & IB_FLOW_ATTR_FLAGS_EGRESS;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003121 int err;
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003122 int underlay_qpn;
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003123
3124 if (flow_attr->priority > MLX5_IB_FLOW_LAST_PRIO)
Maor Gottliebdac388e2017-03-29 06:09:00 +03003125 return ERR_PTR(-ENOMEM);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003126
3127 if (domain != IB_FLOW_DOMAIN_USER ||
Daniel Jurgens508562d2018-01-04 17:25:34 +02003128 flow_attr->port > dev->num_ports ||
Aviad Yehezkel802c2122018-03-28 09:27:53 +03003129 (flow_attr->flags & ~(IB_FLOW_ATTR_FLAGS_DONT_TRAP |
3130 IB_FLOW_ATTR_FLAGS_EGRESS)))
3131 return ERR_PTR(-EINVAL);
3132
3133 if (is_egress &&
3134 (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
3135 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT))
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003136 return ERR_PTR(-EINVAL);
3137
3138 dst = kzalloc(sizeof(*dst), GFP_KERNEL);
3139 if (!dst)
3140 return ERR_PTR(-ENOMEM);
3141
Mark Bloch9a4ca382018-01-16 14:42:35 +00003142 mutex_lock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003143
Aviad Yehezkel802c2122018-03-28 09:27:53 +03003144 ft_prio = get_flow_table(dev, flow_attr,
3145 is_egress ? MLX5_IB_FT_TX : MLX5_IB_FT_RX);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003146 if (IS_ERR(ft_prio)) {
3147 err = PTR_ERR(ft_prio);
3148 goto unlock;
3149 }
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003150 if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3151 ft_prio_tx = get_flow_table(dev, flow_attr, MLX5_IB_FT_TX);
3152 if (IS_ERR(ft_prio_tx)) {
3153 err = PTR_ERR(ft_prio_tx);
3154 ft_prio_tx = NULL;
3155 goto destroy_ft;
3156 }
3157 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003158
Aviad Yehezkel802c2122018-03-28 09:27:53 +03003159 if (is_egress) {
3160 dst->type = MLX5_FLOW_DESTINATION_TYPE_PORT;
3161 } else {
3162 dst->type = MLX5_FLOW_DESTINATION_TYPE_TIR;
3163 if (mqp->flags & MLX5_IB_QP_RSS)
3164 dst->tir_num = mqp->rss_qp.tirn;
3165 else
3166 dst->tir_num = mqp->raw_packet_qp.rq.tirn;
3167 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003168
3169 if (flow_attr->type == IB_FLOW_ATTR_NORMAL) {
Maor Gottlieb35d190112016-03-07 18:51:47 +02003170 if (flow_attr->flags & IB_FLOW_ATTR_FLAGS_DONT_TRAP) {
3171 handler = create_dont_trap_rule(dev, ft_prio,
3172 flow_attr, dst);
3173 } else {
Yishai Hadasa550ddf2017-08-17 15:52:33 +03003174 underlay_qpn = (mqp->flags & MLX5_IB_QP_UNDERLAY) ?
3175 mqp->underlay_qpn : 0;
3176 handler = _create_flow_rule(dev, ft_prio, flow_attr,
3177 dst, underlay_qpn);
Maor Gottlieb35d190112016-03-07 18:51:47 +02003178 }
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003179 } else if (flow_attr->type == IB_FLOW_ATTR_ALL_DEFAULT ||
3180 flow_attr->type == IB_FLOW_ATTR_MC_DEFAULT) {
3181 handler = create_leftovers_rule(dev, ft_prio, flow_attr,
3182 dst);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003183 } else if (flow_attr->type == IB_FLOW_ATTR_SNIFFER) {
3184 handler = create_sniffer_rule(dev, ft_prio, ft_prio_tx, dst);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003185 } else {
3186 err = -EINVAL;
3187 goto destroy_ft;
3188 }
3189
3190 if (IS_ERR(handler)) {
3191 err = PTR_ERR(handler);
3192 handler = NULL;
3193 goto destroy_ft;
3194 }
3195
Mark Bloch9a4ca382018-01-16 14:42:35 +00003196 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003197 kfree(dst);
3198
3199 return &handler->ibflow;
3200
3201destroy_ft:
3202 put_flow_table(dev, ft_prio, false);
Maor Gottliebcc0e5d42016-08-28 14:16:34 +03003203 if (ft_prio_tx)
3204 put_flow_table(dev, ft_prio_tx, false);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003205unlock:
Mark Bloch9a4ca382018-01-16 14:42:35 +00003206 mutex_unlock(&dev->flow_db->lock);
Maor Gottlieb038d2ef2016-01-11 10:26:07 +02003207 kfree(dst);
3208 kfree(handler);
3209 return ERR_PTR(err);
3210}
3211
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03003212static u32 mlx5_ib_flow_action_flags_to_accel_xfrm_flags(u32 mlx5_flags)
3213{
3214 u32 flags = 0;
3215
3216 if (mlx5_flags & MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA)
3217 flags |= MLX5_ACCEL_XFRM_FLAG_REQUIRE_METADATA;
3218
3219 return flags;
3220}
3221
3222#define MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED MLX5_IB_UAPI_FLOW_ACTION_FLAGS_REQUIRE_METADATA
3223static struct ib_flow_action *
3224mlx5_ib_create_flow_action_esp(struct ib_device *device,
3225 const struct ib_flow_action_attrs_esp *attr,
3226 struct uverbs_attr_bundle *attrs)
3227{
3228 struct mlx5_ib_dev *mdev = to_mdev(device);
3229 struct ib_uverbs_flow_action_esp_keymat_aes_gcm *aes_gcm;
3230 struct mlx5_accel_esp_xfrm_attrs accel_attrs = {};
3231 struct mlx5_ib_flow_action *action;
3232 u64 action_flags;
3233 u64 flags;
3234 int err = 0;
3235
3236 if (IS_UVERBS_COPY_ERR(uverbs_copy_from(&action_flags, attrs,
3237 MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS)))
3238 return ERR_PTR(-EFAULT);
3239
3240 if (action_flags >= (MLX5_FLOW_ACTION_ESP_CREATE_LAST_SUPPORTED << 1))
3241 return ERR_PTR(-EOPNOTSUPP);
3242
3243 flags = mlx5_ib_flow_action_flags_to_accel_xfrm_flags(action_flags);
3244
3245 /* We current only support a subset of the standard features. Only a
3246 * keymat of type AES_GCM, with icv_len == 16, iv_algo == SEQ and esn
3247 * (with overlap). Full offload mode isn't supported.
3248 */
3249 if (!attr->keymat || attr->replay || attr->encap ||
3250 attr->spi || attr->seq || attr->tfc_pad ||
3251 attr->hard_limit_pkts ||
3252 (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
3253 IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)))
3254 return ERR_PTR(-EOPNOTSUPP);
3255
3256 if (attr->keymat->protocol !=
3257 IB_UVERBS_FLOW_ACTION_ESP_KEYMAT_AES_GCM)
3258 return ERR_PTR(-EOPNOTSUPP);
3259
3260 aes_gcm = &attr->keymat->keymat.aes_gcm;
3261
3262 if (aes_gcm->icv_len != 16 ||
3263 aes_gcm->iv_algo != IB_UVERBS_FLOW_ACTION_IV_ALGO_SEQ)
3264 return ERR_PTR(-EOPNOTSUPP);
3265
3266 action = kmalloc(sizeof(*action), GFP_KERNEL);
3267 if (!action)
3268 return ERR_PTR(-ENOMEM);
3269
3270 action->esp_aes_gcm.ib_flags = attr->flags;
3271 memcpy(&accel_attrs.keymat.aes_gcm.aes_key, &aes_gcm->aes_key,
3272 sizeof(accel_attrs.keymat.aes_gcm.aes_key));
3273 accel_attrs.keymat.aes_gcm.key_len = aes_gcm->key_len * 8;
3274 memcpy(&accel_attrs.keymat.aes_gcm.salt, &aes_gcm->salt,
3275 sizeof(accel_attrs.keymat.aes_gcm.salt));
3276 memcpy(&accel_attrs.keymat.aes_gcm.seq_iv, &aes_gcm->iv,
3277 sizeof(accel_attrs.keymat.aes_gcm.seq_iv));
3278 accel_attrs.keymat.aes_gcm.icv_len = aes_gcm->icv_len * 8;
3279 accel_attrs.keymat.aes_gcm.iv_algo = MLX5_ACCEL_ESP_AES_GCM_IV_ALGO_SEQ;
3280 accel_attrs.keymat_type = MLX5_ACCEL_ESP_KEYMAT_AES_GCM;
3281
3282 accel_attrs.esn = attr->esn;
3283 if (attr->flags & IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED)
3284 accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_TRIGGERED;
3285 if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
3286 accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
3287
3288 if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ENCRYPT)
3289 accel_attrs.action |= MLX5_ACCEL_ESP_ACTION_ENCRYPT;
3290
3291 action->esp_aes_gcm.ctx =
3292 mlx5_accel_esp_create_xfrm(mdev->mdev, &accel_attrs, flags);
3293 if (IS_ERR(action->esp_aes_gcm.ctx)) {
3294 err = PTR_ERR(action->esp_aes_gcm.ctx);
3295 goto err_parse;
3296 }
3297
3298 action->esp_aes_gcm.ib_flags = attr->flags;
3299
3300 return &action->ib_action;
3301
3302err_parse:
3303 kfree(action);
3304 return ERR_PTR(err);
3305}
3306
Matan Barak349705c2018-03-28 09:27:51 +03003307static int
3308mlx5_ib_modify_flow_action_esp(struct ib_flow_action *action,
3309 const struct ib_flow_action_attrs_esp *attr,
3310 struct uverbs_attr_bundle *attrs)
3311{
3312 struct mlx5_ib_flow_action *maction = to_mflow_act(action);
3313 struct mlx5_accel_esp_xfrm_attrs accel_attrs;
3314 int err = 0;
3315
3316 if (attr->keymat || attr->replay || attr->encap ||
3317 attr->spi || attr->seq || attr->tfc_pad ||
3318 attr->hard_limit_pkts ||
3319 (attr->flags & ~(IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
3320 IB_FLOW_ACTION_ESP_FLAGS_MOD_ESP_ATTRS |
3321 IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)))
3322 return -EOPNOTSUPP;
3323
3324 /* Only the ESN value or the MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP can
3325 * be modified.
3326 */
3327 if (!(maction->esp_aes_gcm.ib_flags &
3328 IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED) &&
3329 attr->flags & (IB_FLOW_ACTION_ESP_FLAGS_ESN_TRIGGERED |
3330 IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW))
3331 return -EINVAL;
3332
3333 memcpy(&accel_attrs, &maction->esp_aes_gcm.ctx->attrs,
3334 sizeof(accel_attrs));
3335
3336 accel_attrs.esn = attr->esn;
3337 if (attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW)
3338 accel_attrs.flags |= MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
3339 else
3340 accel_attrs.flags &= ~MLX5_ACCEL_ESP_FLAGS_ESN_STATE_OVERLAP;
3341
3342 err = mlx5_accel_esp_modify_xfrm(maction->esp_aes_gcm.ctx,
3343 &accel_attrs);
3344 if (err)
3345 return err;
3346
3347 maction->esp_aes_gcm.ib_flags &=
3348 ~IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
3349 maction->esp_aes_gcm.ib_flags |=
3350 attr->flags & IB_UVERBS_FLOW_ACTION_ESP_FLAGS_ESN_NEW_WINDOW;
3351
3352 return 0;
3353}
3354
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03003355static int mlx5_ib_destroy_flow_action(struct ib_flow_action *action)
3356{
3357 struct mlx5_ib_flow_action *maction = to_mflow_act(action);
3358
3359 switch (action->type) {
3360 case IB_FLOW_ACTION_ESP:
3361 /*
3362 * We only support aes_gcm by now, so we implicitly know this is
3363 * the underline crypto.
3364 */
3365 mlx5_accel_esp_destroy_xfrm(maction->esp_aes_gcm.ctx);
3366 break;
3367 default:
3368 WARN_ON(true);
3369 break;
3370 }
3371
3372 kfree(maction);
3373 return 0;
3374}
3375
Eli Cohene126ba92013-07-07 17:25:49 +03003376static int mlx5_ib_mcg_attach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3377{
3378 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
Yishai Hadas81e30882017-06-08 16:15:09 +03003379 struct mlx5_ib_qp *mqp = to_mqp(ibqp);
Eli Cohene126ba92013-07-07 17:25:49 +03003380 int err;
3381
Yishai Hadas81e30882017-06-08 16:15:09 +03003382 if (mqp->flags & MLX5_IB_QP_UNDERLAY) {
3383 mlx5_ib_dbg(dev, "Attaching a multi cast group to underlay QP is not supported\n");
3384 return -EOPNOTSUPP;
3385 }
3386
Jack Morgenstein9603b612014-07-28 23:30:22 +03003387 err = mlx5_core_attach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003388 if (err)
3389 mlx5_ib_warn(dev, "failed attaching QPN 0x%x, MGID %pI6\n",
3390 ibqp->qp_num, gid->raw);
3391
3392 return err;
3393}
3394
3395static int mlx5_ib_mcg_detach(struct ib_qp *ibqp, union ib_gid *gid, u16 lid)
3396{
3397 struct mlx5_ib_dev *dev = to_mdev(ibqp->device);
3398 int err;
3399
Jack Morgenstein9603b612014-07-28 23:30:22 +03003400 err = mlx5_core_detach_mcg(dev->mdev, gid, ibqp->qp_num);
Eli Cohene126ba92013-07-07 17:25:49 +03003401 if (err)
3402 mlx5_ib_warn(dev, "failed detaching QPN 0x%x, MGID %pI6\n",
3403 ibqp->qp_num, gid->raw);
3404
3405 return err;
3406}
3407
3408static int init_node_data(struct mlx5_ib_dev *dev)
3409{
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003410 int err;
Eli Cohene126ba92013-07-07 17:25:49 +03003411
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003412 err = mlx5_query_node_desc(dev, dev->ib_dev.node_desc);
Eli Cohene126ba92013-07-07 17:25:49 +03003413 if (err)
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003414 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03003415
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003416 dev->mdev->rev_id = dev->mdev->pdev->revision;
Eli Cohene126ba92013-07-07 17:25:49 +03003417
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03003418 return mlx5_query_node_guid(dev, &dev->ib_dev.node_guid);
Eli Cohene126ba92013-07-07 17:25:49 +03003419}
3420
3421static ssize_t show_fw_pages(struct device *device, struct device_attribute *attr,
3422 char *buf)
3423{
3424 struct mlx5_ib_dev *dev =
3425 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3426
Jack Morgenstein9603b612014-07-28 23:30:22 +03003427 return sprintf(buf, "%d\n", dev->mdev->priv.fw_pages);
Eli Cohene126ba92013-07-07 17:25:49 +03003428}
3429
3430static ssize_t show_reg_pages(struct device *device,
3431 struct device_attribute *attr, char *buf)
3432{
3433 struct mlx5_ib_dev *dev =
3434 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3435
Haggai Eran6aec21f2014-12-11 17:04:23 +02003436 return sprintf(buf, "%d\n", atomic_read(&dev->mdev->priv.reg_pages));
Eli Cohene126ba92013-07-07 17:25:49 +03003437}
3438
3439static ssize_t show_hca(struct device *device, struct device_attribute *attr,
3440 char *buf)
3441{
3442 struct mlx5_ib_dev *dev =
3443 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003444 return sprintf(buf, "MT%d\n", dev->mdev->pdev->device);
Eli Cohene126ba92013-07-07 17:25:49 +03003445}
3446
Eli Cohene126ba92013-07-07 17:25:49 +03003447static ssize_t show_rev(struct device *device, struct device_attribute *attr,
3448 char *buf)
3449{
3450 struct mlx5_ib_dev *dev =
3451 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
Jack Morgenstein9603b612014-07-28 23:30:22 +03003452 return sprintf(buf, "%x\n", dev->mdev->rev_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003453}
3454
3455static ssize_t show_board(struct device *device, struct device_attribute *attr,
3456 char *buf)
3457{
3458 struct mlx5_ib_dev *dev =
3459 container_of(device, struct mlx5_ib_dev, ib_dev.dev);
3460 return sprintf(buf, "%.*s\n", MLX5_BOARD_ID_LEN,
Jack Morgenstein9603b612014-07-28 23:30:22 +03003461 dev->mdev->board_id);
Eli Cohene126ba92013-07-07 17:25:49 +03003462}
3463
3464static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003465static DEVICE_ATTR(hca_type, S_IRUGO, show_hca, NULL);
3466static DEVICE_ATTR(board_id, S_IRUGO, show_board, NULL);
3467static DEVICE_ATTR(fw_pages, S_IRUGO, show_fw_pages, NULL);
3468static DEVICE_ATTR(reg_pages, S_IRUGO, show_reg_pages, NULL);
3469
3470static struct device_attribute *mlx5_class_attributes[] = {
3471 &dev_attr_hw_rev,
Eli Cohene126ba92013-07-07 17:25:49 +03003472 &dev_attr_hca_type,
3473 &dev_attr_board_id,
3474 &dev_attr_fw_pages,
3475 &dev_attr_reg_pages,
3476};
3477
Haggai Eran7722f472016-02-29 15:45:07 +02003478static void pkey_change_handler(struct work_struct *work)
3479{
3480 struct mlx5_ib_port_resources *ports =
3481 container_of(work, struct mlx5_ib_port_resources,
3482 pkey_change_work);
3483
3484 mutex_lock(&ports->devr->mutex);
3485 mlx5_ib_gsi_pkey_change(ports->gsi);
3486 mutex_unlock(&ports->devr->mutex);
3487}
3488
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003489static void mlx5_ib_handle_internal_error(struct mlx5_ib_dev *ibdev)
3490{
3491 struct mlx5_ib_qp *mqp;
3492 struct mlx5_ib_cq *send_mcq, *recv_mcq;
3493 struct mlx5_core_cq *mcq;
3494 struct list_head cq_armed_list;
3495 unsigned long flags_qp;
3496 unsigned long flags_cq;
3497 unsigned long flags;
3498
3499 INIT_LIST_HEAD(&cq_armed_list);
3500
3501 /* Go over qp list reside on that ibdev, sync with create/destroy qp.*/
3502 spin_lock_irqsave(&ibdev->reset_flow_resource_lock, flags);
3503 list_for_each_entry(mqp, &ibdev->qp_list, qps_list) {
3504 spin_lock_irqsave(&mqp->sq.lock, flags_qp);
3505 if (mqp->sq.tail != mqp->sq.head) {
3506 send_mcq = to_mcq(mqp->ibqp.send_cq);
3507 spin_lock_irqsave(&send_mcq->lock, flags_cq);
3508 if (send_mcq->mcq.comp &&
3509 mqp->ibqp.send_cq->comp_handler) {
3510 if (!send_mcq->mcq.reset_notify_added) {
3511 send_mcq->mcq.reset_notify_added = 1;
3512 list_add_tail(&send_mcq->mcq.reset_notify,
3513 &cq_armed_list);
3514 }
3515 }
3516 spin_unlock_irqrestore(&send_mcq->lock, flags_cq);
3517 }
3518 spin_unlock_irqrestore(&mqp->sq.lock, flags_qp);
3519 spin_lock_irqsave(&mqp->rq.lock, flags_qp);
3520 /* no handling is needed for SRQ */
3521 if (!mqp->ibqp.srq) {
3522 if (mqp->rq.tail != mqp->rq.head) {
3523 recv_mcq = to_mcq(mqp->ibqp.recv_cq);
3524 spin_lock_irqsave(&recv_mcq->lock, flags_cq);
3525 if (recv_mcq->mcq.comp &&
3526 mqp->ibqp.recv_cq->comp_handler) {
3527 if (!recv_mcq->mcq.reset_notify_added) {
3528 recv_mcq->mcq.reset_notify_added = 1;
3529 list_add_tail(&recv_mcq->mcq.reset_notify,
3530 &cq_armed_list);
3531 }
3532 }
3533 spin_unlock_irqrestore(&recv_mcq->lock,
3534 flags_cq);
3535 }
3536 }
3537 spin_unlock_irqrestore(&mqp->rq.lock, flags_qp);
3538 }
3539 /*At that point all inflight post send were put to be executed as of we
3540 * lock/unlock above locks Now need to arm all involved CQs.
3541 */
3542 list_for_each_entry(mcq, &cq_armed_list, reset_notify) {
3543 mcq->comp(mcq);
3544 }
3545 spin_unlock_irqrestore(&ibdev->reset_flow_resource_lock, flags);
3546}
3547
Maor Gottlieb03404e82017-05-30 10:29:13 +03003548static void delay_drop_handler(struct work_struct *work)
3549{
3550 int err;
3551 struct mlx5_ib_delay_drop *delay_drop =
3552 container_of(work, struct mlx5_ib_delay_drop,
3553 delay_drop_work);
3554
Maor Gottliebfe248c32017-05-30 10:29:14 +03003555 atomic_inc(&delay_drop->events_cnt);
3556
Maor Gottlieb03404e82017-05-30 10:29:13 +03003557 mutex_lock(&delay_drop->lock);
3558 err = mlx5_core_set_delay_drop(delay_drop->dev->mdev,
3559 delay_drop->timeout);
3560 if (err) {
3561 mlx5_ib_warn(delay_drop->dev, "Failed to set delay drop, timeout=%u\n",
3562 delay_drop->timeout);
3563 delay_drop->activate = false;
3564 }
3565 mutex_unlock(&delay_drop->lock);
3566}
3567
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003568static void mlx5_ib_handle_event(struct work_struct *_work)
Eli Cohene126ba92013-07-07 17:25:49 +03003569{
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003570 struct mlx5_ib_event_work *work =
3571 container_of(_work, struct mlx5_ib_event_work, work);
3572 struct mlx5_ib_dev *ibdev;
Eli Cohene126ba92013-07-07 17:25:49 +03003573 struct ib_event ibev;
Eli Cohendbaaff22016-10-27 16:36:44 +03003574 bool fatal = false;
Daniel Jurgensaba46212018-02-25 13:39:53 +02003575 u8 port = (u8)work->param;
Eli Cohene126ba92013-07-07 17:25:49 +03003576
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003577 if (mlx5_core_is_mp_slave(work->dev)) {
3578 ibdev = mlx5_ib_get_ibdev_from_mpi(work->context);
3579 if (!ibdev)
3580 goto out;
3581 } else {
3582 ibdev = work->context;
3583 }
3584
3585 switch (work->event) {
Eli Cohene126ba92013-07-07 17:25:49 +03003586 case MLX5_DEV_EVENT_SYS_ERROR:
Eli Cohene126ba92013-07-07 17:25:49 +03003587 ibev.event = IB_EVENT_DEVICE_FATAL;
Maor Gottlieb89ea94a72016-06-17 15:01:38 +03003588 mlx5_ib_handle_internal_error(ibdev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003589 fatal = true;
Eli Cohene126ba92013-07-07 17:25:49 +03003590 break;
3591
3592 case MLX5_DEV_EVENT_PORT_UP:
Eli Cohene126ba92013-07-07 17:25:49 +03003593 case MLX5_DEV_EVENT_PORT_DOWN:
Noa Osherovich2788cf32016-06-04 15:15:29 +03003594 case MLX5_DEV_EVENT_PORT_INITIALIZED:
Aviv Heller5ec8c832016-09-18 20:48:00 +03003595 /* In RoCE, port up/down events are handled in
3596 * mlx5_netdev_event().
3597 */
3598 if (mlx5_ib_port_link_layer(&ibdev->ib_dev, port) ==
3599 IB_LINK_LAYER_ETHERNET)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003600 goto out;
Aviv Heller5ec8c832016-09-18 20:48:00 +03003601
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003602 ibev.event = (work->event == MLX5_DEV_EVENT_PORT_UP) ?
Aviv Heller5ec8c832016-09-18 20:48:00 +03003603 IB_EVENT_PORT_ACTIVE : IB_EVENT_PORT_ERR;
Eli Cohene126ba92013-07-07 17:25:49 +03003604 break;
3605
Eli Cohene126ba92013-07-07 17:25:49 +03003606 case MLX5_DEV_EVENT_LID_CHANGE:
3607 ibev.event = IB_EVENT_LID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003608 break;
3609
3610 case MLX5_DEV_EVENT_PKEY_CHANGE:
3611 ibev.event = IB_EVENT_PKEY_CHANGE;
Haggai Eran7722f472016-02-29 15:45:07 +02003612 schedule_work(&ibdev->devr.ports[port - 1].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03003613 break;
3614
3615 case MLX5_DEV_EVENT_GUID_CHANGE:
3616 ibev.event = IB_EVENT_GID_CHANGE;
Eli Cohene126ba92013-07-07 17:25:49 +03003617 break;
3618
3619 case MLX5_DEV_EVENT_CLIENT_REREG:
3620 ibev.event = IB_EVENT_CLIENT_REREGISTER;
Eli Cohene126ba92013-07-07 17:25:49 +03003621 break;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003622 case MLX5_DEV_EVENT_DELAY_DROP_TIMEOUT:
3623 schedule_work(&ibdev->delay_drop.delay_drop_work);
3624 goto out;
Saeed Mahameedbdc37922016-09-29 19:35:38 +03003625 default:
Maor Gottlieb03404e82017-05-30 10:29:13 +03003626 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003627 }
3628
3629 ibev.device = &ibdev->ib_dev;
3630 ibev.element.port_num = port;
3631
Daniel Jurgensaba46212018-02-25 13:39:53 +02003632 if (!rdma_is_port_valid(&ibdev->ib_dev, port)) {
Eli Cohena0c84c32013-09-11 16:35:27 +03003633 mlx5_ib_warn(ibdev, "warning: event on port %d\n", port);
Maor Gottlieb03404e82017-05-30 10:29:13 +03003634 goto out;
Eli Cohena0c84c32013-09-11 16:35:27 +03003635 }
3636
Eli Cohene126ba92013-07-07 17:25:49 +03003637 if (ibdev->ib_active)
3638 ib_dispatch_event(&ibev);
Eli Cohendbaaff22016-10-27 16:36:44 +03003639
3640 if (fatal)
3641 ibdev->ib_active = false;
Maor Gottlieb03404e82017-05-30 10:29:13 +03003642out:
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003643 kfree(work);
3644}
3645
3646static void mlx5_ib_event(struct mlx5_core_dev *dev, void *context,
3647 enum mlx5_dev_event event, unsigned long param)
3648{
3649 struct mlx5_ib_event_work *work;
3650
3651 work = kmalloc(sizeof(*work), GFP_ATOMIC);
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003652 if (!work)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003653 return;
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02003654
Leon Romanovsky10bea9c2018-01-19 13:07:11 +02003655 INIT_WORK(&work->work, mlx5_ib_handle_event);
3656 work->dev = dev;
3657 work->param = param;
3658 work->context = context;
3659 work->event = event;
3660
3661 queue_work(mlx5_ib_event_wq, &work->work);
Eli Cohene126ba92013-07-07 17:25:49 +03003662}
3663
Maor Gottliebc43f1112017-01-18 14:10:33 +02003664static int set_has_smi_cap(struct mlx5_ib_dev *dev)
3665{
3666 struct mlx5_hca_vport_context vport_ctx;
3667 int err;
3668 int port;
3669
Daniel Jurgens508562d2018-01-04 17:25:34 +02003670 for (port = 1; port <= dev->num_ports; port++) {
Maor Gottliebc43f1112017-01-18 14:10:33 +02003671 dev->mdev->port_caps[port - 1].has_smi = false;
3672 if (MLX5_CAP_GEN(dev->mdev, port_type) ==
3673 MLX5_CAP_PORT_TYPE_IB) {
3674 if (MLX5_CAP_GEN(dev->mdev, ib_virt)) {
3675 err = mlx5_query_hca_vport_context(dev->mdev, 0,
3676 port, 0,
3677 &vport_ctx);
3678 if (err) {
3679 mlx5_ib_err(dev, "query_hca_vport_context for port=%d failed %d\n",
3680 port, err);
3681 return err;
3682 }
3683 dev->mdev->port_caps[port - 1].has_smi =
3684 vport_ctx.has_smi;
3685 } else {
3686 dev->mdev->port_caps[port - 1].has_smi = true;
3687 }
3688 }
3689 }
3690 return 0;
3691}
3692
Eli Cohene126ba92013-07-07 17:25:49 +03003693static void get_ext_port_caps(struct mlx5_ib_dev *dev)
3694{
3695 int port;
3696
Daniel Jurgens508562d2018-01-04 17:25:34 +02003697 for (port = 1; port <= dev->num_ports; port++)
Eli Cohene126ba92013-07-07 17:25:49 +03003698 mlx5_query_ext_port_caps(dev, port);
3699}
3700
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003701static int get_port_caps(struct mlx5_ib_dev *dev, u8 port)
Eli Cohene126ba92013-07-07 17:25:49 +03003702{
3703 struct ib_device_attr *dprops = NULL;
3704 struct ib_port_attr *pprops = NULL;
Dan Carpenterf614fc12015-01-12 11:56:58 +03003705 int err = -ENOMEM;
Matan Barak2528e332015-06-11 16:35:25 +03003706 struct ib_udata uhw = {.inlen = 0, .outlen = 0};
Eli Cohene126ba92013-07-07 17:25:49 +03003707
3708 pprops = kmalloc(sizeof(*pprops), GFP_KERNEL);
3709 if (!pprops)
3710 goto out;
3711
3712 dprops = kmalloc(sizeof(*dprops), GFP_KERNEL);
3713 if (!dprops)
3714 goto out;
3715
Maor Gottliebc43f1112017-01-18 14:10:33 +02003716 err = set_has_smi_cap(dev);
3717 if (err)
3718 goto out;
3719
Matan Barak2528e332015-06-11 16:35:25 +03003720 err = mlx5_ib_query_device(&dev->ib_dev, dprops, &uhw);
Eli Cohene126ba92013-07-07 17:25:49 +03003721 if (err) {
3722 mlx5_ib_warn(dev, "query_device failed %d\n", err);
3723 goto out;
3724 }
3725
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003726 memset(pprops, 0, sizeof(*pprops));
3727 err = mlx5_ib_query_port(&dev->ib_dev, port, pprops);
3728 if (err) {
3729 mlx5_ib_warn(dev, "query_port %d failed %d\n",
3730 port, err);
3731 goto out;
Eli Cohene126ba92013-07-07 17:25:49 +03003732 }
3733
Daniel Jurgens32f69e42018-01-04 17:25:36 +02003734 dev->mdev->port_caps[port - 1].pkey_table_len =
3735 dprops->max_pkeys;
3736 dev->mdev->port_caps[port - 1].gid_table_len =
3737 pprops->gid_tbl_len;
3738 mlx5_ib_dbg(dev, "port %d: pkey_table_len %d, gid_table_len %d\n",
3739 port, dprops->max_pkeys, pprops->gid_tbl_len);
3740
Eli Cohene126ba92013-07-07 17:25:49 +03003741out:
3742 kfree(pprops);
3743 kfree(dprops);
3744
3745 return err;
3746}
3747
3748static void destroy_umrc_res(struct mlx5_ib_dev *dev)
3749{
3750 int err;
3751
3752 err = mlx5_mr_cache_cleanup(dev);
3753 if (err)
3754 mlx5_ib_warn(dev, "mr cache cleanup failed\n");
3755
3756 mlx5_ib_destroy_qp(dev->umrc.qp);
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003757 ib_free_cq(dev->umrc.cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003758 ib_dealloc_pd(dev->umrc.pd);
3759}
3760
3761enum {
3762 MAX_UMR_WR = 128,
3763};
3764
3765static int create_umr_res(struct mlx5_ib_dev *dev)
3766{
3767 struct ib_qp_init_attr *init_attr = NULL;
3768 struct ib_qp_attr *attr = NULL;
3769 struct ib_pd *pd;
3770 struct ib_cq *cq;
3771 struct ib_qp *qp;
Eli Cohene126ba92013-07-07 17:25:49 +03003772 int ret;
3773
3774 attr = kzalloc(sizeof(*attr), GFP_KERNEL);
3775 init_attr = kzalloc(sizeof(*init_attr), GFP_KERNEL);
3776 if (!attr || !init_attr) {
3777 ret = -ENOMEM;
3778 goto error_0;
3779 }
3780
Christoph Hellwiged082d32016-09-05 12:56:17 +02003781 pd = ib_alloc_pd(&dev->ib_dev, 0);
Eli Cohene126ba92013-07-07 17:25:49 +03003782 if (IS_ERR(pd)) {
3783 mlx5_ib_dbg(dev, "Couldn't create PD for sync UMR QP\n");
3784 ret = PTR_ERR(pd);
3785 goto error_0;
3786 }
3787
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003788 cq = ib_alloc_cq(&dev->ib_dev, NULL, 128, 0, IB_POLL_SOFTIRQ);
Eli Cohene126ba92013-07-07 17:25:49 +03003789 if (IS_ERR(cq)) {
3790 mlx5_ib_dbg(dev, "Couldn't create CQ for sync UMR QP\n");
3791 ret = PTR_ERR(cq);
3792 goto error_2;
3793 }
Eli Cohene126ba92013-07-07 17:25:49 +03003794
3795 init_attr->send_cq = cq;
3796 init_attr->recv_cq = cq;
3797 init_attr->sq_sig_type = IB_SIGNAL_ALL_WR;
3798 init_attr->cap.max_send_wr = MAX_UMR_WR;
3799 init_attr->cap.max_send_sge = 1;
3800 init_attr->qp_type = MLX5_IB_QPT_REG_UMR;
3801 init_attr->port_num = 1;
3802 qp = mlx5_ib_create_qp(pd, init_attr, NULL);
3803 if (IS_ERR(qp)) {
3804 mlx5_ib_dbg(dev, "Couldn't create sync UMR QP\n");
3805 ret = PTR_ERR(qp);
3806 goto error_3;
3807 }
3808 qp->device = &dev->ib_dev;
3809 qp->real_qp = qp;
3810 qp->uobject = NULL;
3811 qp->qp_type = MLX5_IB_QPT_REG_UMR;
Majd Dibbiny31fde032017-10-30 14:23:13 +02003812 qp->send_cq = init_attr->send_cq;
3813 qp->recv_cq = init_attr->recv_cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003814
3815 attr->qp_state = IB_QPS_INIT;
3816 attr->port_num = 1;
3817 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE | IB_QP_PKEY_INDEX |
3818 IB_QP_PORT, NULL);
3819 if (ret) {
3820 mlx5_ib_dbg(dev, "Couldn't modify UMR QP\n");
3821 goto error_4;
3822 }
3823
3824 memset(attr, 0, sizeof(*attr));
3825 attr->qp_state = IB_QPS_RTR;
3826 attr->path_mtu = IB_MTU_256;
3827
3828 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3829 if (ret) {
3830 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rtr\n");
3831 goto error_4;
3832 }
3833
3834 memset(attr, 0, sizeof(*attr));
3835 attr->qp_state = IB_QPS_RTS;
3836 ret = mlx5_ib_modify_qp(qp, attr, IB_QP_STATE, NULL);
3837 if (ret) {
3838 mlx5_ib_dbg(dev, "Couldn't modify umr QP to rts\n");
3839 goto error_4;
3840 }
3841
3842 dev->umrc.qp = qp;
3843 dev->umrc.cq = cq;
Eli Cohene126ba92013-07-07 17:25:49 +03003844 dev->umrc.pd = pd;
3845
3846 sema_init(&dev->umrc.sem, MAX_UMR_WR);
3847 ret = mlx5_mr_cache_init(dev);
3848 if (ret) {
3849 mlx5_ib_warn(dev, "mr cache init failed %d\n", ret);
3850 goto error_4;
3851 }
3852
3853 kfree(attr);
3854 kfree(init_attr);
3855
3856 return 0;
3857
3858error_4:
3859 mlx5_ib_destroy_qp(qp);
3860
3861error_3:
Christoph Hellwigadd08d72016-03-03 09:38:22 +01003862 ib_free_cq(cq);
Eli Cohene126ba92013-07-07 17:25:49 +03003863
3864error_2:
Eli Cohene126ba92013-07-07 17:25:49 +03003865 ib_dealloc_pd(pd);
3866
3867error_0:
3868 kfree(attr);
3869 kfree(init_attr);
3870 return ret;
3871}
3872
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03003873static u8 mlx5_get_umr_fence(u8 umr_fence_cap)
3874{
3875 switch (umr_fence_cap) {
3876 case MLX5_CAP_UMR_FENCE_NONE:
3877 return MLX5_FENCE_MODE_NONE;
3878 case MLX5_CAP_UMR_FENCE_SMALL:
3879 return MLX5_FENCE_MODE_INITIATOR_SMALL;
3880 default:
3881 return MLX5_FENCE_MODE_STRONG_ORDERING;
3882 }
3883}
3884
Eli Cohene126ba92013-07-07 17:25:49 +03003885static int create_dev_resources(struct mlx5_ib_resources *devr)
3886{
3887 struct ib_srq_init_attr attr;
3888 struct mlx5_ib_dev *dev;
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003889 struct ib_cq_init_attr cq_attr = {.cqe = 1};
Haggai Eran7722f472016-02-29 15:45:07 +02003890 int port;
Eli Cohene126ba92013-07-07 17:25:49 +03003891 int ret = 0;
3892
3893 dev = container_of(devr, struct mlx5_ib_dev, devr);
3894
Haggai Erand16e91d2016-02-29 15:45:05 +02003895 mutex_init(&devr->mutex);
3896
Eli Cohene126ba92013-07-07 17:25:49 +03003897 devr->p0 = mlx5_ib_alloc_pd(&dev->ib_dev, NULL, NULL);
3898 if (IS_ERR(devr->p0)) {
3899 ret = PTR_ERR(devr->p0);
3900 goto error0;
3901 }
3902 devr->p0->device = &dev->ib_dev;
3903 devr->p0->uobject = NULL;
3904 atomic_set(&devr->p0->usecnt, 0);
3905
Matan Barakbcf4c1e2015-06-11 16:35:20 +03003906 devr->c0 = mlx5_ib_create_cq(&dev->ib_dev, &cq_attr, NULL, NULL);
Eli Cohene126ba92013-07-07 17:25:49 +03003907 if (IS_ERR(devr->c0)) {
3908 ret = PTR_ERR(devr->c0);
3909 goto error1;
3910 }
3911 devr->c0->device = &dev->ib_dev;
3912 devr->c0->uobject = NULL;
3913 devr->c0->comp_handler = NULL;
3914 devr->c0->event_handler = NULL;
3915 devr->c0->cq_context = NULL;
3916 atomic_set(&devr->c0->usecnt, 0);
3917
3918 devr->x0 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3919 if (IS_ERR(devr->x0)) {
3920 ret = PTR_ERR(devr->x0);
3921 goto error2;
3922 }
3923 devr->x0->device = &dev->ib_dev;
3924 devr->x0->inode = NULL;
3925 atomic_set(&devr->x0->usecnt, 0);
3926 mutex_init(&devr->x0->tgt_qp_mutex);
3927 INIT_LIST_HEAD(&devr->x0->tgt_qp_list);
3928
3929 devr->x1 = mlx5_ib_alloc_xrcd(&dev->ib_dev, NULL, NULL);
3930 if (IS_ERR(devr->x1)) {
3931 ret = PTR_ERR(devr->x1);
3932 goto error3;
3933 }
3934 devr->x1->device = &dev->ib_dev;
3935 devr->x1->inode = NULL;
3936 atomic_set(&devr->x1->usecnt, 0);
3937 mutex_init(&devr->x1->tgt_qp_mutex);
3938 INIT_LIST_HEAD(&devr->x1->tgt_qp_list);
3939
3940 memset(&attr, 0, sizeof(attr));
3941 attr.attr.max_sge = 1;
3942 attr.attr.max_wr = 1;
3943 attr.srq_type = IB_SRQT_XRC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003944 attr.ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003945 attr.ext.xrc.xrcd = devr->x0;
3946
3947 devr->s0 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3948 if (IS_ERR(devr->s0)) {
3949 ret = PTR_ERR(devr->s0);
3950 goto error4;
3951 }
3952 devr->s0->device = &dev->ib_dev;
3953 devr->s0->pd = devr->p0;
3954 devr->s0->uobject = NULL;
3955 devr->s0->event_handler = NULL;
3956 devr->s0->srq_context = NULL;
3957 devr->s0->srq_type = IB_SRQT_XRC;
3958 devr->s0->ext.xrc.xrcd = devr->x0;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003959 devr->s0->ext.cq = devr->c0;
Eli Cohene126ba92013-07-07 17:25:49 +03003960 atomic_inc(&devr->s0->ext.xrc.xrcd->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003961 atomic_inc(&devr->s0->ext.cq->usecnt);
Eli Cohene126ba92013-07-07 17:25:49 +03003962 atomic_inc(&devr->p0->usecnt);
3963 atomic_set(&devr->s0->usecnt, 0);
3964
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003965 memset(&attr, 0, sizeof(attr));
3966 attr.attr.max_sge = 1;
3967 attr.attr.max_wr = 1;
3968 attr.srq_type = IB_SRQT_BASIC;
3969 devr->s1 = mlx5_ib_create_srq(devr->p0, &attr, NULL);
3970 if (IS_ERR(devr->s1)) {
3971 ret = PTR_ERR(devr->s1);
3972 goto error5;
3973 }
3974 devr->s1->device = &dev->ib_dev;
3975 devr->s1->pd = devr->p0;
3976 devr->s1->uobject = NULL;
3977 devr->s1->event_handler = NULL;
3978 devr->s1->srq_context = NULL;
3979 devr->s1->srq_type = IB_SRQT_BASIC;
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003980 devr->s1->ext.cq = devr->c0;
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003981 atomic_inc(&devr->p0->usecnt);
Artemy Kovalyov1a56ff62017-08-17 15:52:04 +03003982 atomic_set(&devr->s1->usecnt, 0);
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003983
Haggai Eran7722f472016-02-29 15:45:07 +02003984 for (port = 0; port < ARRAY_SIZE(devr->ports); ++port) {
3985 INIT_WORK(&devr->ports[port].pkey_change_work,
3986 pkey_change_handler);
3987 devr->ports[port].devr = devr;
3988 }
3989
Eli Cohene126ba92013-07-07 17:25:49 +03003990 return 0;
3991
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03003992error5:
3993 mlx5_ib_destroy_srq(devr->s0);
Eli Cohene126ba92013-07-07 17:25:49 +03003994error4:
3995 mlx5_ib_dealloc_xrcd(devr->x1);
3996error3:
3997 mlx5_ib_dealloc_xrcd(devr->x0);
3998error2:
3999 mlx5_ib_destroy_cq(devr->c0);
4000error1:
4001 mlx5_ib_dealloc_pd(devr->p0);
4002error0:
4003 return ret;
4004}
4005
4006static void destroy_dev_resources(struct mlx5_ib_resources *devr)
4007{
Haggai Eran7722f472016-02-29 15:45:07 +02004008 struct mlx5_ib_dev *dev =
4009 container_of(devr, struct mlx5_ib_dev, devr);
4010 int port;
4011
Haggai Abramonvsky4aa17b22015-06-04 19:30:48 +03004012 mlx5_ib_destroy_srq(devr->s1);
Eli Cohene126ba92013-07-07 17:25:49 +03004013 mlx5_ib_destroy_srq(devr->s0);
4014 mlx5_ib_dealloc_xrcd(devr->x0);
4015 mlx5_ib_dealloc_xrcd(devr->x1);
4016 mlx5_ib_destroy_cq(devr->c0);
4017 mlx5_ib_dealloc_pd(devr->p0);
Haggai Eran7722f472016-02-29 15:45:07 +02004018
4019 /* Make sure no change P_Key work items are still executing */
4020 for (port = 0; port < dev->num_ports; ++port)
4021 cancel_work_sync(&devr->ports[port].pkey_change_work);
Eli Cohene126ba92013-07-07 17:25:49 +03004022}
4023
Achiad Shochate53505a2015-12-23 18:47:25 +02004024static u32 get_core_cap_flags(struct ib_device *ibdev)
4025{
4026 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4027 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, 1);
4028 u8 l3_type_cap = MLX5_CAP_ROCE(dev->mdev, l3_type);
4029 u8 roce_version_cap = MLX5_CAP_ROCE(dev->mdev, roce_version);
Daniel Jurgens85c7c012018-01-04 17:25:43 +02004030 bool raw_support = !mlx5_core_mp_enabled(dev->mdev);
Achiad Shochate53505a2015-12-23 18:47:25 +02004031 u32 ret = 0;
4032
4033 if (ll == IB_LINK_LAYER_INFINIBAND)
4034 return RDMA_CORE_PORT_IBA_IB;
4035
Daniel Jurgens85c7c012018-01-04 17:25:43 +02004036 if (raw_support)
4037 ret = RDMA_CORE_PORT_RAW_PACKET;
Or Gerlitz72cd5712017-01-24 13:02:36 +02004038
Achiad Shochate53505a2015-12-23 18:47:25 +02004039 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV4_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02004040 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02004041
4042 if (!(l3_type_cap & MLX5_ROCE_L3_TYPE_IPV6_CAP))
Or Gerlitz72cd5712017-01-24 13:02:36 +02004043 return ret;
Achiad Shochate53505a2015-12-23 18:47:25 +02004044
4045 if (roce_version_cap & MLX5_ROCE_VERSION_1_CAP)
4046 ret |= RDMA_CORE_PORT_IBA_ROCE;
4047
4048 if (roce_version_cap & MLX5_ROCE_VERSION_2_CAP)
4049 ret |= RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
4050
4051 return ret;
4052}
4053
Ira Weiny77386132015-05-13 20:02:58 -04004054static int mlx5_port_immutable(struct ib_device *ibdev, u8 port_num,
4055 struct ib_port_immutable *immutable)
4056{
4057 struct ib_port_attr attr;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02004058 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4059 enum rdma_link_layer ll = mlx5_ib_port_link_layer(ibdev, port_num);
Ira Weiny77386132015-05-13 20:02:58 -04004060 int err;
4061
Or Gerlitzc4550c62017-01-24 13:02:39 +02004062 immutable->core_cap_flags = get_core_cap_flags(ibdev);
4063
4064 err = ib_query_port(ibdev, port_num, &attr);
Ira Weiny77386132015-05-13 20:02:58 -04004065 if (err)
4066 return err;
4067
4068 immutable->pkey_tbl_len = attr.pkey_tbl_len;
4069 immutable->gid_tbl_len = attr.gid_tbl_len;
Achiad Shochate53505a2015-12-23 18:47:25 +02004070 immutable->core_cap_flags = get_core_cap_flags(ibdev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02004071 if ((ll == IB_LINK_LAYER_INFINIBAND) || MLX5_CAP_GEN(dev->mdev, roce))
4072 immutable->max_mad_size = IB_MGMT_MAD_SIZE;
Ira Weiny77386132015-05-13 20:02:58 -04004073
4074 return 0;
4075}
4076
Mark Bloch8e6efa32017-11-06 12:22:13 +00004077static int mlx5_port_rep_immutable(struct ib_device *ibdev, u8 port_num,
4078 struct ib_port_immutable *immutable)
4079{
4080 struct ib_port_attr attr;
4081 int err;
4082
4083 immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
4084
4085 err = ib_query_port(ibdev, port_num, &attr);
4086 if (err)
4087 return err;
4088
4089 immutable->pkey_tbl_len = attr.pkey_tbl_len;
4090 immutable->gid_tbl_len = attr.gid_tbl_len;
4091 immutable->core_cap_flags = RDMA_CORE_PORT_RAW_PACKET;
4092
4093 return 0;
4094}
4095
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03004096static void get_dev_fw_str(struct ib_device *ibdev, char *str)
Ira Weinyc7342822016-06-15 02:22:01 -04004097{
4098 struct mlx5_ib_dev *dev =
4099 container_of(ibdev, struct mlx5_ib_dev, ib_dev);
Leon Romanovsky9abb0d12017-06-27 16:49:53 +03004100 snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%04d",
4101 fw_rev_maj(dev->mdev), fw_rev_min(dev->mdev),
4102 fw_rev_sub(dev->mdev));
Ira Weinyc7342822016-06-15 02:22:01 -04004103}
4104
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004105static int mlx5_eth_lag_init(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03004106{
4107 struct mlx5_core_dev *mdev = dev->mdev;
4108 struct mlx5_flow_namespace *ns = mlx5_get_flow_namespace(mdev,
4109 MLX5_FLOW_NAMESPACE_LAG);
4110 struct mlx5_flow_table *ft;
4111 int err;
4112
4113 if (!ns || !mlx5_lag_is_active(mdev))
4114 return 0;
4115
4116 err = mlx5_cmd_create_vport_lag(mdev);
4117 if (err)
4118 return err;
4119
4120 ft = mlx5_create_lag_demux_flow_table(ns, 0, 0);
4121 if (IS_ERR(ft)) {
4122 err = PTR_ERR(ft);
4123 goto err_destroy_vport_lag;
4124 }
4125
Mark Bloch9a4ca382018-01-16 14:42:35 +00004126 dev->flow_db->lag_demux_ft = ft;
Aviv Heller9ef9c642016-09-18 20:48:01 +03004127 return 0;
4128
4129err_destroy_vport_lag:
4130 mlx5_cmd_destroy_vport_lag(mdev);
4131 return err;
4132}
4133
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004134static void mlx5_eth_lag_cleanup(struct mlx5_ib_dev *dev)
Aviv Heller9ef9c642016-09-18 20:48:01 +03004135{
4136 struct mlx5_core_dev *mdev = dev->mdev;
4137
Mark Bloch9a4ca382018-01-16 14:42:35 +00004138 if (dev->flow_db->lag_demux_ft) {
4139 mlx5_destroy_flow_table(dev->flow_db->lag_demux_ft);
4140 dev->flow_db->lag_demux_ft = NULL;
Aviv Heller9ef9c642016-09-18 20:48:01 +03004141
4142 mlx5_cmd_destroy_vport_lag(mdev);
4143 }
4144}
4145
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004146static int mlx5_add_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004147{
Achiad Shochate53505a2015-12-23 18:47:25 +02004148 int err;
4149
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004150 dev->roce[port_num].nb.notifier_call = mlx5_netdev_event;
4151 err = register_netdevice_notifier(&dev->roce[port_num].nb);
Aviv Heller5ec8c832016-09-18 20:48:00 +03004152 if (err) {
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004153 dev->roce[port_num].nb.notifier_call = NULL;
Achiad Shochate53505a2015-12-23 18:47:25 +02004154 return err;
Aviv Heller5ec8c832016-09-18 20:48:00 +03004155 }
Achiad Shochate53505a2015-12-23 18:47:25 +02004156
Or Gerlitzd012f5d2016-11-27 16:51:34 +02004157 return 0;
4158}
Achiad Shochate53505a2015-12-23 18:47:25 +02004159
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004160static void mlx5_remove_netdev_notifier(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03004161{
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004162 if (dev->roce[port_num].nb.notifier_call) {
4163 unregister_netdevice_notifier(&dev->roce[port_num].nb);
4164 dev->roce[port_num].nb.notifier_call = NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03004165 }
4166}
4167
Daniel Jurgens7fd8aef2018-01-04 17:25:35 +02004168static int mlx5_enable_eth(struct mlx5_ib_dev *dev, u8 port_num)
Eli Cohene126ba92013-07-07 17:25:49 +03004169{
Eli Cohene126ba92013-07-07 17:25:49 +03004170 int err;
4171
Or Gerlitzca5b91d2016-11-27 16:51:36 +02004172 if (MLX5_CAP_GEN(dev->mdev, roce)) {
4173 err = mlx5_nic_vport_enable_roce(dev->mdev);
4174 if (err)
Mark Bloch8e6efa32017-11-06 12:22:13 +00004175 return err;
Or Gerlitzca5b91d2016-11-27 16:51:36 +02004176 }
Achiad Shochate53505a2015-12-23 18:47:25 +02004177
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004178 err = mlx5_eth_lag_init(dev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03004179 if (err)
4180 goto err_disable_roce;
4181
Achiad Shochate53505a2015-12-23 18:47:25 +02004182 return 0;
4183
Aviv Heller9ef9c642016-09-18 20:48:01 +03004184err_disable_roce:
Or Gerlitzca5b91d2016-11-27 16:51:36 +02004185 if (MLX5_CAP_GEN(dev->mdev, roce))
4186 mlx5_nic_vport_disable_roce(dev->mdev);
Aviv Heller9ef9c642016-09-18 20:48:01 +03004187
Achiad Shochate53505a2015-12-23 18:47:25 +02004188 return err;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004189}
4190
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004191static void mlx5_disable_eth(struct mlx5_ib_dev *dev)
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004192{
Or Gerlitz45f95ac2016-11-27 16:51:35 +02004193 mlx5_eth_lag_cleanup(dev);
Or Gerlitzca5b91d2016-11-27 16:51:36 +02004194 if (MLX5_CAP_GEN(dev->mdev, roce))
4195 mlx5_nic_vport_disable_roce(dev->mdev);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02004196}
4197
Parav Pandite1f24a72017-04-16 07:29:29 +03004198struct mlx5_ib_counter {
Kamal Heib7c16f472017-01-18 15:25:09 +02004199 const char *name;
4200 size_t offset;
4201};
4202
4203#define INIT_Q_COUNTER(_name) \
4204 { .name = #_name, .offset = MLX5_BYTE_OFF(query_q_counter_out, _name)}
4205
Parav Pandite1f24a72017-04-16 07:29:29 +03004206static const struct mlx5_ib_counter basic_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02004207 INIT_Q_COUNTER(rx_write_requests),
4208 INIT_Q_COUNTER(rx_read_requests),
4209 INIT_Q_COUNTER(rx_atomic_requests),
4210 INIT_Q_COUNTER(out_of_buffer),
4211};
4212
Parav Pandite1f24a72017-04-16 07:29:29 +03004213static const struct mlx5_ib_counter out_of_seq_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02004214 INIT_Q_COUNTER(out_of_sequence),
4215};
4216
Parav Pandite1f24a72017-04-16 07:29:29 +03004217static const struct mlx5_ib_counter retrans_q_cnts[] = {
Kamal Heib7c16f472017-01-18 15:25:09 +02004218 INIT_Q_COUNTER(duplicate_request),
4219 INIT_Q_COUNTER(rnr_nak_retry_err),
4220 INIT_Q_COUNTER(packet_seq_err),
4221 INIT_Q_COUNTER(implied_nak_seq_err),
4222 INIT_Q_COUNTER(local_ack_timeout_err),
4223};
4224
Parav Pandite1f24a72017-04-16 07:29:29 +03004225#define INIT_CONG_COUNTER(_name) \
4226 { .name = #_name, .offset = \
4227 MLX5_BYTE_OFF(query_cong_statistics_out, _name ## _high)}
4228
4229static const struct mlx5_ib_counter cong_cnts[] = {
4230 INIT_CONG_COUNTER(rp_cnp_ignored),
4231 INIT_CONG_COUNTER(rp_cnp_handled),
4232 INIT_CONG_COUNTER(np_ecn_marked_roce_packets),
4233 INIT_CONG_COUNTER(np_cnp_sent),
4234};
4235
Parav Pandit58dcb602017-06-19 07:19:37 +03004236static const struct mlx5_ib_counter extended_err_cnts[] = {
4237 INIT_Q_COUNTER(resp_local_length_error),
4238 INIT_Q_COUNTER(resp_cqe_error),
4239 INIT_Q_COUNTER(req_cqe_error),
4240 INIT_Q_COUNTER(req_remote_invalid_request),
4241 INIT_Q_COUNTER(req_remote_access_errors),
4242 INIT_Q_COUNTER(resp_remote_access_errors),
4243 INIT_Q_COUNTER(resp_cqe_flush_error),
4244 INIT_Q_COUNTER(req_cqe_flush_error),
4245};
4246
Parav Pandite1f24a72017-04-16 07:29:29 +03004247static void mlx5_ib_dealloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03004248{
Daniel Jurgensaac44922018-01-04 17:25:40 +02004249 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03004250
Kamal Heib7c16f472017-01-18 15:25:09 +02004251 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004252 if (dev->port[i].cnts.set_id)
4253 mlx5_core_dealloc_q_counter(dev->mdev,
4254 dev->port[i].cnts.set_id);
Parav Pandite1f24a72017-04-16 07:29:29 +03004255 kfree(dev->port[i].cnts.names);
4256 kfree(dev->port[i].cnts.offsets);
Kamal Heib7c16f472017-01-18 15:25:09 +02004257 }
4258}
4259
Parav Pandite1f24a72017-04-16 07:29:29 +03004260static int __mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev,
4261 struct mlx5_ib_counters *cnts)
Kamal Heib7c16f472017-01-18 15:25:09 +02004262{
4263 u32 num_counters;
4264
4265 num_counters = ARRAY_SIZE(basic_q_cnts);
4266
4267 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt))
4268 num_counters += ARRAY_SIZE(out_of_seq_q_cnts);
4269
4270 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters))
4271 num_counters += ARRAY_SIZE(retrans_q_cnts);
Parav Pandit58dcb602017-06-19 07:19:37 +03004272
4273 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters))
4274 num_counters += ARRAY_SIZE(extended_err_cnts);
4275
Parav Pandite1f24a72017-04-16 07:29:29 +03004276 cnts->num_q_counters = num_counters;
Kamal Heib7c16f472017-01-18 15:25:09 +02004277
Parav Pandite1f24a72017-04-16 07:29:29 +03004278 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4279 cnts->num_cong_counters = ARRAY_SIZE(cong_cnts);
4280 num_counters += ARRAY_SIZE(cong_cnts);
4281 }
4282
4283 cnts->names = kcalloc(num_counters, sizeof(cnts->names), GFP_KERNEL);
4284 if (!cnts->names)
Kamal Heib7c16f472017-01-18 15:25:09 +02004285 return -ENOMEM;
4286
Parav Pandite1f24a72017-04-16 07:29:29 +03004287 cnts->offsets = kcalloc(num_counters,
4288 sizeof(cnts->offsets), GFP_KERNEL);
4289 if (!cnts->offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02004290 goto err_names;
4291
Kamal Heib7c16f472017-01-18 15:25:09 +02004292 return 0;
4293
4294err_names:
Parav Pandite1f24a72017-04-16 07:29:29 +03004295 kfree(cnts->names);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004296 cnts->names = NULL;
Kamal Heib7c16f472017-01-18 15:25:09 +02004297 return -ENOMEM;
4298}
4299
Parav Pandite1f24a72017-04-16 07:29:29 +03004300static void mlx5_ib_fill_counters(struct mlx5_ib_dev *dev,
4301 const char **names,
4302 size_t *offsets)
Kamal Heib7c16f472017-01-18 15:25:09 +02004303{
4304 int i;
4305 int j = 0;
4306
4307 for (i = 0; i < ARRAY_SIZE(basic_q_cnts); i++, j++) {
4308 names[j] = basic_q_cnts[i].name;
4309 offsets[j] = basic_q_cnts[i].offset;
4310 }
4311
4312 if (MLX5_CAP_GEN(dev->mdev, out_of_seq_cnt)) {
4313 for (i = 0; i < ARRAY_SIZE(out_of_seq_q_cnts); i++, j++) {
4314 names[j] = out_of_seq_q_cnts[i].name;
4315 offsets[j] = out_of_seq_q_cnts[i].offset;
4316 }
4317 }
4318
4319 if (MLX5_CAP_GEN(dev->mdev, retransmission_q_counters)) {
4320 for (i = 0; i < ARRAY_SIZE(retrans_q_cnts); i++, j++) {
4321 names[j] = retrans_q_cnts[i].name;
4322 offsets[j] = retrans_q_cnts[i].offset;
4323 }
4324 }
Parav Pandite1f24a72017-04-16 07:29:29 +03004325
Parav Pandit58dcb602017-06-19 07:19:37 +03004326 if (MLX5_CAP_GEN(dev->mdev, enhanced_error_q_counters)) {
4327 for (i = 0; i < ARRAY_SIZE(extended_err_cnts); i++, j++) {
4328 names[j] = extended_err_cnts[i].name;
4329 offsets[j] = extended_err_cnts[i].offset;
4330 }
4331 }
4332
Parav Pandite1f24a72017-04-16 07:29:29 +03004333 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
4334 for (i = 0; i < ARRAY_SIZE(cong_cnts); i++, j++) {
4335 names[j] = cong_cnts[i].name;
4336 offsets[j] = cong_cnts[i].offset;
4337 }
4338 }
Mark Bloch0837e862016-06-17 15:10:55 +03004339}
4340
Parav Pandite1f24a72017-04-16 07:29:29 +03004341static int mlx5_ib_alloc_counters(struct mlx5_ib_dev *dev)
Mark Bloch0837e862016-06-17 15:10:55 +03004342{
Daniel Jurgensaac44922018-01-04 17:25:40 +02004343 int err = 0;
Mark Bloch0837e862016-06-17 15:10:55 +03004344 int i;
Mark Bloch0837e862016-06-17 15:10:55 +03004345
4346 for (i = 0; i < dev->num_ports; i++) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004347 err = __mlx5_ib_alloc_counters(dev, &dev->port[i].cnts);
4348 if (err)
4349 goto err_alloc;
Kamal Heib7c16f472017-01-18 15:25:09 +02004350
Daniel Jurgensaac44922018-01-04 17:25:40 +02004351 mlx5_ib_fill_counters(dev, dev->port[i].cnts.names,
4352 dev->port[i].cnts.offsets);
4353
4354 err = mlx5_core_alloc_q_counter(dev->mdev,
4355 &dev->port[i].cnts.set_id);
4356 if (err) {
Mark Bloch0837e862016-06-17 15:10:55 +03004357 mlx5_ib_warn(dev,
4358 "couldn't allocate queue counter for port %d, err %d\n",
Daniel Jurgensaac44922018-01-04 17:25:40 +02004359 i + 1, err);
4360 goto err_alloc;
Mark Bloch0837e862016-06-17 15:10:55 +03004361 }
Daniel Jurgensaac44922018-01-04 17:25:40 +02004362 dev->port[i].cnts.set_id_valid = true;
Mark Bloch0837e862016-06-17 15:10:55 +03004363 }
4364
4365 return 0;
4366
Daniel Jurgensaac44922018-01-04 17:25:40 +02004367err_alloc:
4368 mlx5_ib_dealloc_counters(dev);
4369 return err;
Mark Bloch0837e862016-06-17 15:10:55 +03004370}
4371
Mark Bloch0ad17a82016-06-17 15:10:56 +03004372static struct rdma_hw_stats *mlx5_ib_alloc_hw_stats(struct ib_device *ibdev,
4373 u8 port_num)
4374{
Kamal Heib7c16f472017-01-18 15:25:09 +02004375 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4376 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Mark Bloch0ad17a82016-06-17 15:10:56 +03004377
4378 /* We support only per port stats */
4379 if (port_num == 0)
4380 return NULL;
4381
Parav Pandite1f24a72017-04-16 07:29:29 +03004382 return rdma_alloc_hw_stats_struct(port->cnts.names,
4383 port->cnts.num_q_counters +
4384 port->cnts.num_cong_counters,
Mark Bloch0ad17a82016-06-17 15:10:56 +03004385 RDMA_HW_STATS_DEFAULT_LIFESPAN);
4386}
4387
Daniel Jurgensaac44922018-01-04 17:25:40 +02004388static int mlx5_ib_query_q_counters(struct mlx5_core_dev *mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004389 struct mlx5_ib_port *port,
4390 struct rdma_hw_stats *stats)
4391{
4392 int outlen = MLX5_ST_SZ_BYTES(query_q_counter_out);
4393 void *out;
4394 __be32 val;
4395 int ret, i;
4396
Leon Romanovsky1b9a07e2017-05-10 21:32:18 +03004397 out = kvzalloc(outlen, GFP_KERNEL);
Parav Pandite1f24a72017-04-16 07:29:29 +03004398 if (!out)
4399 return -ENOMEM;
4400
Daniel Jurgensaac44922018-01-04 17:25:40 +02004401 ret = mlx5_core_query_q_counter(mdev,
Parav Pandite1f24a72017-04-16 07:29:29 +03004402 port->cnts.set_id, 0,
4403 out, outlen);
4404 if (ret)
4405 goto free;
4406
4407 for (i = 0; i < port->cnts.num_q_counters; i++) {
4408 val = *(__be32 *)(out + port->cnts.offsets[i]);
4409 stats->value[i] = (u64)be32_to_cpu(val);
4410 }
4411
4412free:
4413 kvfree(out);
4414 return ret;
4415}
4416
Mark Bloch0ad17a82016-06-17 15:10:56 +03004417static int mlx5_ib_get_hw_stats(struct ib_device *ibdev,
4418 struct rdma_hw_stats *stats,
Kamal Heib7c16f472017-01-18 15:25:09 +02004419 u8 port_num, int index)
Mark Bloch0ad17a82016-06-17 15:10:56 +03004420{
4421 struct mlx5_ib_dev *dev = to_mdev(ibdev);
Kamal Heib7c16f472017-01-18 15:25:09 +02004422 struct mlx5_ib_port *port = &dev->port[port_num - 1];
Daniel Jurgensaac44922018-01-04 17:25:40 +02004423 struct mlx5_core_dev *mdev;
Parav Pandite1f24a72017-04-16 07:29:29 +03004424 int ret, num_counters;
Daniel Jurgensaac44922018-01-04 17:25:40 +02004425 u8 mdev_port_num;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004426
Kamal Heib7c16f472017-01-18 15:25:09 +02004427 if (!stats)
Parav Pandite1f24a72017-04-16 07:29:29 +03004428 return -EINVAL;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004429
Daniel Jurgensaac44922018-01-04 17:25:40 +02004430 num_counters = port->cnts.num_q_counters + port->cnts.num_cong_counters;
4431
4432 /* q_counters are per IB device, query the master mdev */
4433 ret = mlx5_ib_query_q_counters(dev->mdev, port, stats);
Mark Bloch0ad17a82016-06-17 15:10:56 +03004434 if (ret)
Parav Pandite1f24a72017-04-16 07:29:29 +03004435 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004436
Parav Pandite1f24a72017-04-16 07:29:29 +03004437 if (MLX5_CAP_GEN(dev->mdev, cc_query_allowed)) {
Daniel Jurgensaac44922018-01-04 17:25:40 +02004438 mdev = mlx5_ib_get_native_port_mdev(dev, port_num,
4439 &mdev_port_num);
4440 if (!mdev) {
4441 /* If port is not affiliated yet, its in down state
4442 * which doesn't have any counters yet, so it would be
4443 * zero. So no need to read from the HCA.
4444 */
4445 goto done;
4446 }
Majd Dibbiny71a0ff62017-12-21 17:38:26 +02004447 ret = mlx5_lag_query_cong_counters(dev->mdev,
4448 stats->value +
4449 port->cnts.num_q_counters,
4450 port->cnts.num_cong_counters,
4451 port->cnts.offsets +
4452 port->cnts.num_q_counters);
Daniel Jurgensaac44922018-01-04 17:25:40 +02004453
4454 mlx5_ib_put_native_port_mdev(dev, port_num);
Parav Pandite1f24a72017-04-16 07:29:29 +03004455 if (ret)
4456 return ret;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004457 }
Kamal Heib7c16f472017-01-18 15:25:09 +02004458
Daniel Jurgensaac44922018-01-04 17:25:40 +02004459done:
Parav Pandite1f24a72017-04-16 07:29:29 +03004460 return num_counters;
Mark Bloch0ad17a82016-06-17 15:10:56 +03004461}
4462
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004463static void mlx5_ib_free_rdma_netdev(struct net_device *netdev)
4464{
4465 return mlx5_rdma_netdev_free(netdev);
4466}
4467
Erez Shitrit693dfd52017-04-27 17:01:34 +03004468static struct net_device*
4469mlx5_ib_alloc_rdma_netdev(struct ib_device *hca,
4470 u8 port_num,
4471 enum rdma_netdev_t type,
4472 const char *name,
4473 unsigned char name_assign_type,
4474 void (*setup)(struct net_device *))
4475{
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004476 struct net_device *netdev;
4477 struct rdma_netdev *rn;
4478
Erez Shitrit693dfd52017-04-27 17:01:34 +03004479 if (type != RDMA_NETDEV_IPOIB)
4480 return ERR_PTR(-EOPNOTSUPP);
4481
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07004482 netdev = mlx5_rdma_netdev_alloc(to_mdev(hca)->mdev, hca,
4483 name, setup);
4484 if (likely(!IS_ERR_OR_NULL(netdev))) {
4485 rn = netdev_priv(netdev);
4486 rn->free_rdma_netdev = mlx5_ib_free_rdma_netdev;
4487 }
4488 return netdev;
Erez Shitrit693dfd52017-04-27 17:01:34 +03004489}
4490
Maor Gottliebfe248c32017-05-30 10:29:14 +03004491static void delay_drop_debugfs_cleanup(struct mlx5_ib_dev *dev)
4492{
4493 if (!dev->delay_drop.dbg)
4494 return;
4495 debugfs_remove_recursive(dev->delay_drop.dbg->dir_debugfs);
4496 kfree(dev->delay_drop.dbg);
4497 dev->delay_drop.dbg = NULL;
4498}
4499
Maor Gottlieb03404e82017-05-30 10:29:13 +03004500static void cancel_delay_drop(struct mlx5_ib_dev *dev)
4501{
4502 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4503 return;
4504
4505 cancel_work_sync(&dev->delay_drop.delay_drop_work);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004506 delay_drop_debugfs_cleanup(dev);
4507}
4508
4509static ssize_t delay_drop_timeout_read(struct file *filp, char __user *buf,
4510 size_t count, loff_t *pos)
4511{
4512 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4513 char lbuf[20];
4514 int len;
4515
4516 len = snprintf(lbuf, sizeof(lbuf), "%u\n", delay_drop->timeout);
4517 return simple_read_from_buffer(buf, count, pos, lbuf, len);
4518}
4519
4520static ssize_t delay_drop_timeout_write(struct file *filp, const char __user *buf,
4521 size_t count, loff_t *pos)
4522{
4523 struct mlx5_ib_delay_drop *delay_drop = filp->private_data;
4524 u32 timeout;
4525 u32 var;
4526
4527 if (kstrtouint_from_user(buf, count, 0, &var))
4528 return -EFAULT;
4529
4530 timeout = min_t(u32, roundup(var, 100), MLX5_MAX_DELAY_DROP_TIMEOUT_MS *
4531 1000);
4532 if (timeout != var)
4533 mlx5_ib_dbg(delay_drop->dev, "Round delay drop timeout to %u usec\n",
4534 timeout);
4535
4536 delay_drop->timeout = timeout;
4537
4538 return count;
4539}
4540
4541static const struct file_operations fops_delay_drop_timeout = {
4542 .owner = THIS_MODULE,
4543 .open = simple_open,
4544 .write = delay_drop_timeout_write,
4545 .read = delay_drop_timeout_read,
4546};
4547
4548static int delay_drop_debugfs_init(struct mlx5_ib_dev *dev)
4549{
4550 struct mlx5_ib_dbg_delay_drop *dbg;
4551
4552 if (!mlx5_debugfs_root)
4553 return 0;
4554
4555 dbg = kzalloc(sizeof(*dbg), GFP_KERNEL);
4556 if (!dbg)
4557 return -ENOMEM;
4558
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004559 dev->delay_drop.dbg = dbg;
4560
Maor Gottliebfe248c32017-05-30 10:29:14 +03004561 dbg->dir_debugfs =
4562 debugfs_create_dir("delay_drop",
4563 dev->mdev->priv.dbg_root);
4564 if (!dbg->dir_debugfs)
Sudip Mukherjeecbafad82017-09-18 12:28:48 +01004565 goto out_debugfs;
Maor Gottliebfe248c32017-05-30 10:29:14 +03004566
4567 dbg->events_cnt_debugfs =
4568 debugfs_create_atomic_t("num_timeout_events", 0400,
4569 dbg->dir_debugfs,
4570 &dev->delay_drop.events_cnt);
4571 if (!dbg->events_cnt_debugfs)
4572 goto out_debugfs;
4573
4574 dbg->rqs_cnt_debugfs =
4575 debugfs_create_atomic_t("num_rqs", 0400,
4576 dbg->dir_debugfs,
4577 &dev->delay_drop.rqs_cnt);
4578 if (!dbg->rqs_cnt_debugfs)
4579 goto out_debugfs;
4580
4581 dbg->timeout_debugfs =
4582 debugfs_create_file("timeout", 0600,
4583 dbg->dir_debugfs,
4584 &dev->delay_drop,
4585 &fops_delay_drop_timeout);
4586 if (!dbg->timeout_debugfs)
4587 goto out_debugfs;
4588
4589 return 0;
4590
4591out_debugfs:
4592 delay_drop_debugfs_cleanup(dev);
4593 return -ENOMEM;
Maor Gottlieb03404e82017-05-30 10:29:13 +03004594}
4595
4596static void init_delay_drop(struct mlx5_ib_dev *dev)
4597{
4598 if (!(dev->ib_dev.attrs.raw_packet_caps & IB_RAW_PACKET_CAP_DELAY_DROP))
4599 return;
4600
4601 mutex_init(&dev->delay_drop.lock);
4602 dev->delay_drop.dev = dev;
4603 dev->delay_drop.activate = false;
4604 dev->delay_drop.timeout = MLX5_MAX_DELAY_DROP_TIMEOUT_MS * 1000;
4605 INIT_WORK(&dev->delay_drop.delay_drop_work, delay_drop_handler);
Maor Gottliebfe248c32017-05-30 10:29:14 +03004606 atomic_set(&dev->delay_drop.rqs_cnt, 0);
4607 atomic_set(&dev->delay_drop.events_cnt, 0);
4608
4609 if (delay_drop_debugfs_init(dev))
4610 mlx5_ib_warn(dev, "Failed to init delay drop debugfs\n");
Maor Gottlieb03404e82017-05-30 10:29:13 +03004611}
4612
Leon Romanovsky84305d712017-08-17 15:50:53 +03004613static const struct cpumask *
4614mlx5_ib_get_vector_affinity(struct ib_device *ibdev, int comp_vector)
Sagi Grimberg40b24402017-07-13 11:09:42 +03004615{
4616 struct mlx5_ib_dev *dev = to_mdev(ibdev);
4617
4618 return mlx5_get_vector_affinity(dev->mdev, comp_vector);
4619}
4620
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004621/* The mlx5_ib_multiport_mutex should be held when calling this function */
4622static void mlx5_ib_unbind_slave_port(struct mlx5_ib_dev *ibdev,
4623 struct mlx5_ib_multiport_info *mpi)
4624{
4625 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4626 struct mlx5_ib_port *port = &ibdev->port[port_num];
4627 int comps;
4628 int err;
4629 int i;
4630
Parav Pandita9e546e2018-01-04 17:25:39 +02004631 mlx5_ib_cleanup_cong_debugfs(ibdev, port_num);
4632
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004633 spin_lock(&port->mp.mpi_lock);
4634 if (!mpi->ibdev) {
4635 spin_unlock(&port->mp.mpi_lock);
4636 return;
4637 }
4638 mpi->ibdev = NULL;
4639
4640 spin_unlock(&port->mp.mpi_lock);
4641 mlx5_remove_netdev_notifier(ibdev, port_num);
4642 spin_lock(&port->mp.mpi_lock);
4643
4644 comps = mpi->mdev_refcnt;
4645 if (comps) {
4646 mpi->unaffiliate = true;
4647 init_completion(&mpi->unref_comp);
4648 spin_unlock(&port->mp.mpi_lock);
4649
4650 for (i = 0; i < comps; i++)
4651 wait_for_completion(&mpi->unref_comp);
4652
4653 spin_lock(&port->mp.mpi_lock);
4654 mpi->unaffiliate = false;
4655 }
4656
4657 port->mp.mpi = NULL;
4658
4659 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
4660
4661 spin_unlock(&port->mp.mpi_lock);
4662
4663 err = mlx5_nic_vport_unaffiliate_multiport(mpi->mdev);
4664
4665 mlx5_ib_dbg(ibdev, "unaffiliated port %d\n", port_num + 1);
4666 /* Log an error, still needed to cleanup the pointers and add
4667 * it back to the list.
4668 */
4669 if (err)
4670 mlx5_ib_err(ibdev, "Failed to unaffiliate port %u\n",
4671 port_num + 1);
4672
4673 ibdev->roce[port_num].last_port_state = IB_PORT_DOWN;
4674}
4675
4676/* The mlx5_ib_multiport_mutex should be held when calling this function */
4677static bool mlx5_ib_bind_slave_port(struct mlx5_ib_dev *ibdev,
4678 struct mlx5_ib_multiport_info *mpi)
4679{
4680 u8 port_num = mlx5_core_native_port_num(mpi->mdev) - 1;
4681 int err;
4682
4683 spin_lock(&ibdev->port[port_num].mp.mpi_lock);
4684 if (ibdev->port[port_num].mp.mpi) {
4685 mlx5_ib_warn(ibdev, "port %d already affiliated.\n",
4686 port_num + 1);
4687 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4688 return false;
4689 }
4690
4691 ibdev->port[port_num].mp.mpi = mpi;
4692 mpi->ibdev = ibdev;
4693 spin_unlock(&ibdev->port[port_num].mp.mpi_lock);
4694
4695 err = mlx5_nic_vport_affiliate_multiport(ibdev->mdev, mpi->mdev);
4696 if (err)
4697 goto unbind;
4698
4699 err = get_port_caps(ibdev, mlx5_core_native_port_num(mpi->mdev));
4700 if (err)
4701 goto unbind;
4702
4703 err = mlx5_add_netdev_notifier(ibdev, port_num);
4704 if (err) {
4705 mlx5_ib_err(ibdev, "failed adding netdev notifier for port %u\n",
4706 port_num + 1);
4707 goto unbind;
4708 }
4709
Parav Pandita9e546e2018-01-04 17:25:39 +02004710 err = mlx5_ib_init_cong_debugfs(ibdev, port_num);
4711 if (err)
4712 goto unbind;
4713
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004714 return true;
4715
4716unbind:
4717 mlx5_ib_unbind_slave_port(ibdev, mpi);
4718 return false;
4719}
4720
4721static int mlx5_ib_init_multiport_master(struct mlx5_ib_dev *dev)
4722{
4723 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4724 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4725 port_num + 1);
4726 struct mlx5_ib_multiport_info *mpi;
4727 int err;
4728 int i;
4729
4730 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4731 return 0;
4732
4733 err = mlx5_query_nic_vport_system_image_guid(dev->mdev,
4734 &dev->sys_image_guid);
4735 if (err)
4736 return err;
4737
4738 err = mlx5_nic_vport_enable_roce(dev->mdev);
4739 if (err)
4740 return err;
4741
4742 mutex_lock(&mlx5_ib_multiport_mutex);
4743 for (i = 0; i < dev->num_ports; i++) {
4744 bool bound = false;
4745
4746 /* build a stub multiport info struct for the native port. */
4747 if (i == port_num) {
4748 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
4749 if (!mpi) {
4750 mutex_unlock(&mlx5_ib_multiport_mutex);
4751 mlx5_nic_vport_disable_roce(dev->mdev);
4752 return -ENOMEM;
4753 }
4754
4755 mpi->is_master = true;
4756 mpi->mdev = dev->mdev;
4757 mpi->sys_image_guid = dev->sys_image_guid;
4758 dev->port[i].mp.mpi = mpi;
4759 mpi->ibdev = dev;
4760 mpi = NULL;
4761 continue;
4762 }
4763
4764 list_for_each_entry(mpi, &mlx5_ib_unaffiliated_port_list,
4765 list) {
4766 if (dev->sys_image_guid == mpi->sys_image_guid &&
4767 (mlx5_core_native_port_num(mpi->mdev) - 1) == i) {
4768 bound = mlx5_ib_bind_slave_port(dev, mpi);
4769 }
4770
4771 if (bound) {
4772 dev_dbg(&mpi->mdev->pdev->dev, "removing port from unaffiliated list.\n");
4773 mlx5_ib_dbg(dev, "port %d bound\n", i + 1);
4774 list_del(&mpi->list);
4775 break;
4776 }
4777 }
4778 if (!bound) {
4779 get_port_caps(dev, i + 1);
4780 mlx5_ib_dbg(dev, "no free port found for port %d\n",
4781 i + 1);
4782 }
4783 }
4784
4785 list_add_tail(&dev->ib_dev_list, &mlx5_ib_dev_list);
4786 mutex_unlock(&mlx5_ib_multiport_mutex);
4787 return err;
4788}
4789
4790static void mlx5_ib_cleanup_multiport_master(struct mlx5_ib_dev *dev)
4791{
4792 int port_num = mlx5_core_native_port_num(dev->mdev) - 1;
4793 enum rdma_link_layer ll = mlx5_ib_port_link_layer(&dev->ib_dev,
4794 port_num + 1);
4795 int i;
4796
4797 if (!mlx5_core_is_mp_master(dev->mdev) || ll != IB_LINK_LAYER_ETHERNET)
4798 return;
4799
4800 mutex_lock(&mlx5_ib_multiport_mutex);
4801 for (i = 0; i < dev->num_ports; i++) {
4802 if (dev->port[i].mp.mpi) {
4803 /* Destroy the native port stub */
4804 if (i == port_num) {
4805 kfree(dev->port[i].mp.mpi);
4806 dev->port[i].mp.mpi = NULL;
4807 } else {
4808 mlx5_ib_dbg(dev, "unbinding port_num: %d\n", i + 1);
4809 mlx5_ib_unbind_slave_port(dev, dev->port[i].mp.mpi);
4810 }
4811 }
4812 }
4813
4814 mlx5_ib_dbg(dev, "removing from devlist\n");
4815 list_del(&dev->ib_dev_list);
4816 mutex_unlock(&mlx5_ib_multiport_mutex);
4817
4818 mlx5_nic_vport_disable_roce(dev->mdev);
4819}
4820
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03004821ADD_UVERBS_ATTRIBUTES_SIMPLE(mlx5_ib_flow_action, UVERBS_OBJECT_FLOW_ACTION,
4822 UVERBS_METHOD_FLOW_ACTION_ESP_CREATE,
4823 &UVERBS_ATTR_PTR_IN(MLX5_IB_ATTR_CREATE_FLOW_ACTION_FLAGS,
4824 UVERBS_ATTR_TYPE(u64),
4825 UA_FLAGS(UVERBS_ATTR_SPEC_F_MANDATORY)));
4826
4827#define NUM_TREES 1
Matan Barak8c846602018-03-28 09:27:41 +03004828static int populate_specs_root(struct mlx5_ib_dev *dev)
4829{
4830 const struct uverbs_object_tree_def *default_root[NUM_TREES + 1] = {
4831 uverbs_default_get_objects()};
4832 size_t num_trees = 1;
4833
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03004834 if (mlx5_accel_ipsec_device_caps(dev->mdev) & MLX5_ACCEL_IPSEC_CAP_DEVICE &&
4835 !WARN_ON(num_trees >= ARRAY_SIZE(default_root)))
4836 default_root[num_trees++] = &mlx5_ib_flow_action;
4837
Matan Barak8c846602018-03-28 09:27:41 +03004838 dev->ib_dev.specs_root =
4839 uverbs_alloc_spec_tree(num_trees, default_root);
4840
4841 return PTR_ERR_OR_ZERO(dev->ib_dev.specs_root);
4842}
4843
4844static void depopulate_specs_root(struct mlx5_ib_dev *dev)
4845{
4846 uverbs_free_spec_tree(dev->ib_dev.specs_root);
4847}
4848
Mark Blochb5ca15a2018-01-23 11:16:30 +00004849void mlx5_ib_stage_init_cleanup(struct mlx5_ib_dev *dev)
Eli Cohene126ba92013-07-07 17:25:49 +03004850{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004851 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch3cc297d2018-01-01 13:07:03 +02004852#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4853 cleanup_srcu_struct(&dev->mr_srcu);
4854#endif
Mark Bloch16c19752018-01-01 13:06:58 +02004855 kfree(dev->port);
4856}
4857
Mark Blochb5ca15a2018-01-23 11:16:30 +00004858int mlx5_ib_stage_init_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004859{
4860 struct mlx5_core_dev *mdev = dev->mdev;
Aviv Heller4babcf92016-09-18 20:48:03 +03004861 const char *name;
Eli Cohene126ba92013-07-07 17:25:49 +03004862 int err;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004863 int i;
Eli Cohene126ba92013-07-07 17:25:49 +03004864
Daniel Jurgens508562d2018-01-04 17:25:34 +02004865 dev->port = kcalloc(dev->num_ports, sizeof(*dev->port),
Mark Bloch0837e862016-06-17 15:10:55 +03004866 GFP_KERNEL);
4867 if (!dev->port)
Mark Bloch16c19752018-01-01 13:06:58 +02004868 return -ENOMEM;
Mark Bloch0837e862016-06-17 15:10:55 +03004869
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004870 for (i = 0; i < dev->num_ports; i++) {
4871 spin_lock_init(&dev->port[i].mp.mpi_lock);
4872 rwlock_init(&dev->roce[i].netdev_lock);
4873 }
4874
4875 err = mlx5_ib_init_multiport_master(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004876 if (err)
Mark Bloch0837e862016-06-17 15:10:55 +03004877 goto err_free_port;
Eli Cohene126ba92013-07-07 17:25:49 +03004878
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004879 if (!mlx5_core_mp_enabled(mdev)) {
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004880 for (i = 1; i <= dev->num_ports; i++) {
4881 err = get_port_caps(dev, i);
4882 if (err)
4883 break;
4884 }
4885 } else {
4886 err = get_port_caps(dev, mlx5_core_native_port_num(mdev));
4887 }
4888 if (err)
4889 goto err_mp;
4890
Majd Dibbiny1b5daf12015-06-04 19:30:46 +03004891 if (mlx5_use_mad_ifc(dev))
4892 get_ext_port_caps(dev);
Eli Cohene126ba92013-07-07 17:25:49 +03004893
Aviv Heller4babcf92016-09-18 20:48:03 +03004894 if (!mlx5_lag_is_active(mdev))
4895 name = "mlx5_%d";
4896 else
4897 name = "mlx5_bond_%d";
4898
4899 strlcpy(dev->ib_dev.name, name, IB_DEVICE_NAME_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03004900 dev->ib_dev.owner = THIS_MODULE;
4901 dev->ib_dev.node_type = RDMA_NODE_IB_CA;
Sagi Grimbergc6790aa2015-09-24 10:34:23 +03004902 dev->ib_dev.local_dma_lkey = 0 /* not supported for now */;
Daniel Jurgens508562d2018-01-04 17:25:34 +02004903 dev->ib_dev.phys_port_cnt = dev->num_ports;
Saeed Mahameed233d05d2015-04-02 17:07:32 +03004904 dev->ib_dev.num_comp_vectors =
4905 dev->mdev->priv.eq_table.num_comp_vectors;
Bart Van Assche9b0c2892017-01-20 13:04:21 -08004906 dev->ib_dev.dev.parent = &mdev->pdev->dev;
Eli Cohene126ba92013-07-07 17:25:49 +03004907
Mark Bloch3cc297d2018-01-01 13:07:03 +02004908 mutex_init(&dev->cap_mask_mutex);
4909 INIT_LIST_HEAD(&dev->qp_list);
4910 spin_lock_init(&dev->reset_flow_resource_lock);
4911
4912#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
4913 err = init_srcu_struct(&dev->mr_srcu);
4914 if (err)
4915 goto err_free_port;
4916#endif
4917
Mark Bloch16c19752018-01-01 13:06:58 +02004918 return 0;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02004919err_mp:
4920 mlx5_ib_cleanup_multiport_master(dev);
Mark Bloch16c19752018-01-01 13:06:58 +02004921
4922err_free_port:
4923 kfree(dev->port);
4924
4925 return -ENOMEM;
4926}
4927
Mark Bloch9a4ca382018-01-16 14:42:35 +00004928static int mlx5_ib_stage_flow_db_init(struct mlx5_ib_dev *dev)
4929{
4930 dev->flow_db = kzalloc(sizeof(*dev->flow_db), GFP_KERNEL);
4931
4932 if (!dev->flow_db)
4933 return -ENOMEM;
4934
4935 mutex_init(&dev->flow_db->lock);
4936
4937 return 0;
4938}
4939
Mark Blochb5ca15a2018-01-23 11:16:30 +00004940int mlx5_ib_stage_rep_flow_db_init(struct mlx5_ib_dev *dev)
4941{
4942 struct mlx5_ib_dev *nic_dev;
4943
4944 nic_dev = mlx5_ib_get_uplink_ibdev(dev->mdev->priv.eswitch);
4945
4946 if (!nic_dev)
4947 return -EINVAL;
4948
4949 dev->flow_db = nic_dev->flow_db;
4950
4951 return 0;
4952}
4953
Mark Bloch9a4ca382018-01-16 14:42:35 +00004954static void mlx5_ib_stage_flow_db_cleanup(struct mlx5_ib_dev *dev)
4955{
4956 kfree(dev->flow_db);
4957}
4958
Mark Blochb5ca15a2018-01-23 11:16:30 +00004959int mlx5_ib_stage_caps_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02004960{
4961 struct mlx5_core_dev *mdev = dev->mdev;
Mark Bloch16c19752018-01-01 13:06:58 +02004962 int err;
4963
Eli Cohene126ba92013-07-07 17:25:49 +03004964 dev->ib_dev.uverbs_abi_ver = MLX5_IB_UVERBS_ABI_VERSION;
4965 dev->ib_dev.uverbs_cmd_mask =
4966 (1ull << IB_USER_VERBS_CMD_GET_CONTEXT) |
4967 (1ull << IB_USER_VERBS_CMD_QUERY_DEVICE) |
4968 (1ull << IB_USER_VERBS_CMD_QUERY_PORT) |
4969 (1ull << IB_USER_VERBS_CMD_ALLOC_PD) |
4970 (1ull << IB_USER_VERBS_CMD_DEALLOC_PD) |
Moni Shoua41c450f2016-11-23 08:23:26 +02004971 (1ull << IB_USER_VERBS_CMD_CREATE_AH) |
4972 (1ull << IB_USER_VERBS_CMD_DESTROY_AH) |
Eli Cohene126ba92013-07-07 17:25:49 +03004973 (1ull << IB_USER_VERBS_CMD_REG_MR) |
Noa Osherovich56e11d62016-02-29 16:46:51 +02004974 (1ull << IB_USER_VERBS_CMD_REREG_MR) |
Eli Cohene126ba92013-07-07 17:25:49 +03004975 (1ull << IB_USER_VERBS_CMD_DEREG_MR) |
4976 (1ull << IB_USER_VERBS_CMD_CREATE_COMP_CHANNEL) |
4977 (1ull << IB_USER_VERBS_CMD_CREATE_CQ) |
4978 (1ull << IB_USER_VERBS_CMD_RESIZE_CQ) |
4979 (1ull << IB_USER_VERBS_CMD_DESTROY_CQ) |
4980 (1ull << IB_USER_VERBS_CMD_CREATE_QP) |
4981 (1ull << IB_USER_VERBS_CMD_MODIFY_QP) |
4982 (1ull << IB_USER_VERBS_CMD_QUERY_QP) |
4983 (1ull << IB_USER_VERBS_CMD_DESTROY_QP) |
4984 (1ull << IB_USER_VERBS_CMD_ATTACH_MCAST) |
4985 (1ull << IB_USER_VERBS_CMD_DETACH_MCAST) |
4986 (1ull << IB_USER_VERBS_CMD_CREATE_SRQ) |
4987 (1ull << IB_USER_VERBS_CMD_MODIFY_SRQ) |
4988 (1ull << IB_USER_VERBS_CMD_QUERY_SRQ) |
4989 (1ull << IB_USER_VERBS_CMD_DESTROY_SRQ) |
4990 (1ull << IB_USER_VERBS_CMD_CREATE_XSRQ) |
4991 (1ull << IB_USER_VERBS_CMD_OPEN_QP);
Haggai Eran1707cb42015-02-08 13:28:52 +02004992 dev->ib_dev.uverbs_ex_cmd_mask =
Matan Barakd4584dd2016-01-28 17:51:46 +02004993 (1ull << IB_USER_VERBS_EX_CMD_QUERY_DEVICE) |
4994 (1ull << IB_USER_VERBS_EX_CMD_CREATE_CQ) |
Bodong Wang7d29f342016-12-01 13:43:16 +02004995 (1ull << IB_USER_VERBS_EX_CMD_CREATE_QP) |
Yonatan Cohenb0e9df62017-11-13 10:51:15 +02004996 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_QP) |
4997 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_CQ);
Eli Cohene126ba92013-07-07 17:25:49 +03004998
4999 dev->ib_dev.query_device = mlx5_ib_query_device;
Achiad Shochatebd61f62015-12-23 18:47:16 +02005000 dev->ib_dev.get_link_layer = mlx5_ib_port_link_layer;
Eli Cohene126ba92013-07-07 17:25:49 +03005001 dev->ib_dev.query_gid = mlx5_ib_query_gid;
Achiad Shochat3cca2602015-12-23 18:47:23 +02005002 dev->ib_dev.add_gid = mlx5_ib_add_gid;
5003 dev->ib_dev.del_gid = mlx5_ib_del_gid;
Eli Cohene126ba92013-07-07 17:25:49 +03005004 dev->ib_dev.query_pkey = mlx5_ib_query_pkey;
5005 dev->ib_dev.modify_device = mlx5_ib_modify_device;
5006 dev->ib_dev.modify_port = mlx5_ib_modify_port;
5007 dev->ib_dev.alloc_ucontext = mlx5_ib_alloc_ucontext;
5008 dev->ib_dev.dealloc_ucontext = mlx5_ib_dealloc_ucontext;
5009 dev->ib_dev.mmap = mlx5_ib_mmap;
5010 dev->ib_dev.alloc_pd = mlx5_ib_alloc_pd;
5011 dev->ib_dev.dealloc_pd = mlx5_ib_dealloc_pd;
5012 dev->ib_dev.create_ah = mlx5_ib_create_ah;
5013 dev->ib_dev.query_ah = mlx5_ib_query_ah;
5014 dev->ib_dev.destroy_ah = mlx5_ib_destroy_ah;
5015 dev->ib_dev.create_srq = mlx5_ib_create_srq;
5016 dev->ib_dev.modify_srq = mlx5_ib_modify_srq;
5017 dev->ib_dev.query_srq = mlx5_ib_query_srq;
5018 dev->ib_dev.destroy_srq = mlx5_ib_destroy_srq;
5019 dev->ib_dev.post_srq_recv = mlx5_ib_post_srq_recv;
5020 dev->ib_dev.create_qp = mlx5_ib_create_qp;
5021 dev->ib_dev.modify_qp = mlx5_ib_modify_qp;
5022 dev->ib_dev.query_qp = mlx5_ib_query_qp;
5023 dev->ib_dev.destroy_qp = mlx5_ib_destroy_qp;
5024 dev->ib_dev.post_send = mlx5_ib_post_send;
5025 dev->ib_dev.post_recv = mlx5_ib_post_recv;
5026 dev->ib_dev.create_cq = mlx5_ib_create_cq;
5027 dev->ib_dev.modify_cq = mlx5_ib_modify_cq;
5028 dev->ib_dev.resize_cq = mlx5_ib_resize_cq;
5029 dev->ib_dev.destroy_cq = mlx5_ib_destroy_cq;
5030 dev->ib_dev.poll_cq = mlx5_ib_poll_cq;
5031 dev->ib_dev.req_notify_cq = mlx5_ib_arm_cq;
5032 dev->ib_dev.get_dma_mr = mlx5_ib_get_dma_mr;
5033 dev->ib_dev.reg_user_mr = mlx5_ib_reg_user_mr;
Noa Osherovich56e11d62016-02-29 16:46:51 +02005034 dev->ib_dev.rereg_user_mr = mlx5_ib_rereg_user_mr;
Eli Cohene126ba92013-07-07 17:25:49 +03005035 dev->ib_dev.dereg_mr = mlx5_ib_dereg_mr;
5036 dev->ib_dev.attach_mcast = mlx5_ib_mcg_attach;
5037 dev->ib_dev.detach_mcast = mlx5_ib_mcg_detach;
5038 dev->ib_dev.process_mad = mlx5_ib_process_mad;
Sagi Grimberg9bee1782015-07-30 10:32:35 +03005039 dev->ib_dev.alloc_mr = mlx5_ib_alloc_mr;
Sagi Grimberg8a187ee2015-10-13 19:11:26 +03005040 dev->ib_dev.map_mr_sg = mlx5_ib_map_mr_sg;
Sagi Grimbergd5436ba2014-02-23 14:19:12 +02005041 dev->ib_dev.check_mr_status = mlx5_ib_check_mr_status;
Ira Weinyc7342822016-06-15 02:22:01 -04005042 dev->ib_dev.get_dev_fw_str = get_dev_fw_str;
Sagi Grimberg40b24402017-07-13 11:09:42 +03005043 dev->ib_dev.get_vector_affinity = mlx5_ib_get_vector_affinity;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07005044 if (MLX5_CAP_GEN(mdev, ipoib_enhanced_offloads))
Alex Vesker022d0382017-06-14 09:59:06 +03005045 dev->ib_dev.alloc_rdma_netdev = mlx5_ib_alloc_rdma_netdev;
Niranjana Vishwanathapura8e959602017-06-30 13:14:46 -07005046
Eli Coheneff901d2016-03-11 22:58:42 +02005047 if (mlx5_core_is_pf(mdev)) {
5048 dev->ib_dev.get_vf_config = mlx5_ib_get_vf_config;
5049 dev->ib_dev.set_vf_link_state = mlx5_ib_set_vf_link_state;
5050 dev->ib_dev.get_vf_stats = mlx5_ib_get_vf_stats;
5051 dev->ib_dev.set_vf_guid = mlx5_ib_set_vf_guid;
5052 }
Eli Cohene126ba92013-07-07 17:25:49 +03005053
Maor Gottlieb7c2344c2016-06-17 14:56:44 +03005054 dev->ib_dev.disassociate_ucontext = mlx5_ib_disassociate_ucontext;
5055
Max Gurtovoy6e8484c2017-05-28 10:53:11 +03005056 dev->umr_fence = mlx5_get_umr_fence(MLX5_CAP_GEN(mdev, umr_fence));
5057
Matan Barakd2370e02016-02-29 18:05:30 +02005058 if (MLX5_CAP_GEN(mdev, imaicl)) {
5059 dev->ib_dev.alloc_mw = mlx5_ib_alloc_mw;
5060 dev->ib_dev.dealloc_mw = mlx5_ib_dealloc_mw;
5061 dev->ib_dev.uverbs_cmd_mask |=
5062 (1ull << IB_USER_VERBS_CMD_ALLOC_MW) |
5063 (1ull << IB_USER_VERBS_CMD_DEALLOC_MW);
5064 }
5065
Saeed Mahameed938fe832015-05-28 22:28:41 +03005066 if (MLX5_CAP_GEN(mdev, xrc)) {
Eli Cohene126ba92013-07-07 17:25:49 +03005067 dev->ib_dev.alloc_xrcd = mlx5_ib_alloc_xrcd;
5068 dev->ib_dev.dealloc_xrcd = mlx5_ib_dealloc_xrcd;
5069 dev->ib_dev.uverbs_cmd_mask |=
5070 (1ull << IB_USER_VERBS_CMD_OPEN_XRCD) |
5071 (1ull << IB_USER_VERBS_CMD_CLOSE_XRCD);
5072 }
5073
Yishai Hadas81e30882017-06-08 16:15:09 +03005074 dev->ib_dev.create_flow = mlx5_ib_create_flow;
5075 dev->ib_dev.destroy_flow = mlx5_ib_destroy_flow;
5076 dev->ib_dev.uverbs_ex_cmd_mask |=
5077 (1ull << IB_USER_VERBS_EX_CMD_CREATE_FLOW) |
5078 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_FLOW);
Aviad Yehezkelc6475a02018-03-28 09:27:50 +03005079 dev->ib_dev.create_flow_action_esp = mlx5_ib_create_flow_action_esp;
5080 dev->ib_dev.destroy_flow_action = mlx5_ib_destroy_flow_action;
Matan Barak349705c2018-03-28 09:27:51 +03005081 dev->ib_dev.modify_flow_action_esp = mlx5_ib_modify_flow_action_esp;
Matan Barak0ede73b2018-03-19 15:02:34 +02005082 dev->ib_dev.driver_id = RDMA_DRIVER_MLX5;
Yishai Hadas81e30882017-06-08 16:15:09 +03005083
Eli Cohene126ba92013-07-07 17:25:49 +03005084 err = init_node_data(dev);
5085 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005086 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005087
Mark Blochc8b89922018-01-01 13:07:02 +02005088 if ((MLX5_CAP_GEN(dev->mdev, port_type) == MLX5_CAP_PORT_TYPE_ETH) &&
Jason Gunthorpee7996a92018-01-29 13:26:40 -07005089 (MLX5_CAP_GEN(dev->mdev, disable_local_lb_uc) ||
5090 MLX5_CAP_GEN(dev->mdev, disable_local_lb_mc)))
Mark Blochc8b89922018-01-01 13:07:02 +02005091 mutex_init(&dev->lb_mutex);
5092
Mark Bloch16c19752018-01-01 13:06:58 +02005093 return 0;
5094}
5095
Mark Bloch8e6efa32017-11-06 12:22:13 +00005096static int mlx5_ib_stage_non_default_cb(struct mlx5_ib_dev *dev)
5097{
5098 dev->ib_dev.get_port_immutable = mlx5_port_immutable;
5099 dev->ib_dev.query_port = mlx5_ib_query_port;
5100
5101 return 0;
5102}
5103
Mark Blochb5ca15a2018-01-23 11:16:30 +00005104int mlx5_ib_stage_rep_non_default_cb(struct mlx5_ib_dev *dev)
Mark Bloch8e6efa32017-11-06 12:22:13 +00005105{
5106 dev->ib_dev.get_port_immutable = mlx5_port_rep_immutable;
5107 dev->ib_dev.query_port = mlx5_ib_rep_query_port;
5108
5109 return 0;
5110}
5111
5112static int mlx5_ib_stage_common_roce_init(struct mlx5_ib_dev *dev,
5113 u8 port_num)
5114{
5115 int i;
5116
5117 for (i = 0; i < dev->num_ports; i++) {
5118 dev->roce[i].dev = dev;
5119 dev->roce[i].native_port_num = i + 1;
5120 dev->roce[i].last_port_state = IB_PORT_DOWN;
5121 }
5122
5123 dev->ib_dev.get_netdev = mlx5_ib_get_netdev;
5124 dev->ib_dev.create_wq = mlx5_ib_create_wq;
5125 dev->ib_dev.modify_wq = mlx5_ib_modify_wq;
5126 dev->ib_dev.destroy_wq = mlx5_ib_destroy_wq;
5127 dev->ib_dev.create_rwq_ind_table = mlx5_ib_create_rwq_ind_table;
5128 dev->ib_dev.destroy_rwq_ind_table = mlx5_ib_destroy_rwq_ind_table;
5129
5130 dev->ib_dev.uverbs_ex_cmd_mask |=
5131 (1ull << IB_USER_VERBS_EX_CMD_CREATE_WQ) |
5132 (1ull << IB_USER_VERBS_EX_CMD_MODIFY_WQ) |
5133 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_WQ) |
5134 (1ull << IB_USER_VERBS_EX_CMD_CREATE_RWQ_IND_TBL) |
5135 (1ull << IB_USER_VERBS_EX_CMD_DESTROY_RWQ_IND_TBL);
5136
5137 return mlx5_add_netdev_notifier(dev, port_num);
5138}
5139
5140static void mlx5_ib_stage_common_roce_cleanup(struct mlx5_ib_dev *dev)
5141{
5142 u8 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
5143
5144 mlx5_remove_netdev_notifier(dev, port_num);
5145}
5146
5147int mlx5_ib_stage_rep_roce_init(struct mlx5_ib_dev *dev)
5148{
5149 struct mlx5_core_dev *mdev = dev->mdev;
5150 enum rdma_link_layer ll;
5151 int port_type_cap;
5152 int err = 0;
5153 u8 port_num;
5154
5155 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
5156 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5157 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5158
5159 if (ll == IB_LINK_LAYER_ETHERNET)
5160 err = mlx5_ib_stage_common_roce_init(dev, port_num);
5161
5162 return err;
5163}
5164
5165void mlx5_ib_stage_rep_roce_cleanup(struct mlx5_ib_dev *dev)
5166{
5167 mlx5_ib_stage_common_roce_cleanup(dev);
5168}
5169
Mark Bloch16c19752018-01-01 13:06:58 +02005170static int mlx5_ib_stage_roce_init(struct mlx5_ib_dev *dev)
5171{
5172 struct mlx5_core_dev *mdev = dev->mdev;
5173 enum rdma_link_layer ll;
5174 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005175 u8 port_num;
Mark Bloch16c19752018-01-01 13:06:58 +02005176 int err;
5177
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005178 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02005179 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5180 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5181
Achiad Shochatfc24fc52015-12-23 18:47:17 +02005182 if (ll == IB_LINK_LAYER_ETHERNET) {
Mark Bloch8e6efa32017-11-06 12:22:13 +00005183 err = mlx5_ib_stage_common_roce_init(dev, port_num);
Achiad Shochatfc24fc52015-12-23 18:47:17 +02005184 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005185 return err;
Mark Bloch8e6efa32017-11-06 12:22:13 +00005186
5187 err = mlx5_enable_eth(dev, port_num);
5188 if (err)
5189 goto cleanup;
Achiad Shochatfc24fc52015-12-23 18:47:17 +02005190 }
5191
Mark Bloch16c19752018-01-01 13:06:58 +02005192 return 0;
Mark Bloch8e6efa32017-11-06 12:22:13 +00005193cleanup:
5194 mlx5_ib_stage_common_roce_cleanup(dev);
5195
5196 return err;
Mark Bloch16c19752018-01-01 13:06:58 +02005197}
Eli Cohene126ba92013-07-07 17:25:49 +03005198
Mark Bloch16c19752018-01-01 13:06:58 +02005199static void mlx5_ib_stage_roce_cleanup(struct mlx5_ib_dev *dev)
5200{
5201 struct mlx5_core_dev *mdev = dev->mdev;
5202 enum rdma_link_layer ll;
5203 int port_type_cap;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005204 u8 port_num;
Eli Cohene126ba92013-07-07 17:25:49 +03005205
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005206 port_num = mlx5_core_native_port_num(dev->mdev) - 1;
Mark Bloch16c19752018-01-01 13:06:58 +02005207 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5208 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5209
5210 if (ll == IB_LINK_LAYER_ETHERNET) {
5211 mlx5_disable_eth(dev);
Mark Bloch8e6efa32017-11-06 12:22:13 +00005212 mlx5_ib_stage_common_roce_cleanup(dev);
Kamal Heib45bded22017-01-18 14:10:32 +02005213 }
Mark Bloch16c19752018-01-01 13:06:58 +02005214}
Haggai Eran6aec21f2014-12-11 17:04:23 +02005215
Mark Blochb5ca15a2018-01-23 11:16:30 +00005216int mlx5_ib_stage_dev_res_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005217{
5218 return create_dev_resources(&dev->devr);
5219}
Parav Pandit4a2da0b2017-05-30 10:05:15 +03005220
Mark Blochb5ca15a2018-01-23 11:16:30 +00005221void mlx5_ib_stage_dev_res_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005222{
5223 destroy_dev_resources(&dev->devr);
5224}
5225
5226static int mlx5_ib_stage_odp_init(struct mlx5_ib_dev *dev)
5227{
Mark Bloch07321b32018-01-01 13:07:00 +02005228 mlx5_ib_internal_fill_odp_caps(dev);
5229
Mark Bloch16c19752018-01-01 13:06:58 +02005230 return mlx5_ib_odp_init_one(dev);
5231}
5232
Mark Blochb5ca15a2018-01-23 11:16:30 +00005233int mlx5_ib_stage_counters_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005234{
Mark Bloch5e1e7612018-01-01 13:07:01 +02005235 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt)) {
5236 dev->ib_dev.get_hw_stats = mlx5_ib_get_hw_stats;
5237 dev->ib_dev.alloc_hw_stats = mlx5_ib_alloc_hw_stats;
5238
5239 return mlx5_ib_alloc_counters(dev);
5240 }
Mark Bloch16c19752018-01-01 13:06:58 +02005241
5242 return 0;
5243}
5244
Mark Blochb5ca15a2018-01-23 11:16:30 +00005245void mlx5_ib_stage_counters_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005246{
5247 if (MLX5_CAP_GEN(dev->mdev, max_qp_cnt))
5248 mlx5_ib_dealloc_counters(dev);
5249}
5250
5251static int mlx5_ib_stage_cong_debugfs_init(struct mlx5_ib_dev *dev)
5252{
Parav Pandita9e546e2018-01-04 17:25:39 +02005253 return mlx5_ib_init_cong_debugfs(dev,
5254 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02005255}
5256
5257static void mlx5_ib_stage_cong_debugfs_cleanup(struct mlx5_ib_dev *dev)
5258{
Parav Pandita9e546e2018-01-04 17:25:39 +02005259 mlx5_ib_cleanup_cong_debugfs(dev,
5260 mlx5_core_native_port_num(dev->mdev) - 1);
Mark Bloch16c19752018-01-01 13:06:58 +02005261}
5262
5263static int mlx5_ib_stage_uar_init(struct mlx5_ib_dev *dev)
5264{
Eli Cohen5fe9dec2017-01-03 23:55:25 +02005265 dev->mdev->priv.uar = mlx5_get_uars_page(dev->mdev);
5266 if (!dev->mdev->priv.uar)
Mark Bloch16c19752018-01-01 13:06:58 +02005267 return -ENOMEM;
5268 return 0;
5269}
5270
5271static void mlx5_ib_stage_uar_cleanup(struct mlx5_ib_dev *dev)
5272{
5273 mlx5_put_uars_page(dev->mdev, dev->mdev->priv.uar);
5274}
5275
Mark Blochb5ca15a2018-01-23 11:16:30 +00005276int mlx5_ib_stage_bfrag_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005277{
5278 int err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02005279
5280 err = mlx5_alloc_bfreg(dev->mdev, &dev->bfreg, false, false);
5281 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005282 return err;
Eli Cohen5fe9dec2017-01-03 23:55:25 +02005283
5284 err = mlx5_alloc_bfreg(dev->mdev, &dev->fp_bfreg, false, true);
5285 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005286 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
Eli Cohen5fe9dec2017-01-03 23:55:25 +02005287
Mark Bloch16c19752018-01-01 13:06:58 +02005288 return err;
5289}
Mark Bloch0837e862016-06-17 15:10:55 +03005290
Mark Blochb5ca15a2018-01-23 11:16:30 +00005291void mlx5_ib_stage_bfrag_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005292{
5293 mlx5_free_bfreg(dev->mdev, &dev->fp_bfreg);
5294 mlx5_free_bfreg(dev->mdev, &dev->bfreg);
5295}
Eli Cohene126ba92013-07-07 17:25:49 +03005296
Matan Barak8c846602018-03-28 09:27:41 +03005297static int mlx5_ib_stage_populate_specs(struct mlx5_ib_dev *dev)
5298{
5299 return populate_specs_root(dev);
5300}
5301
Mark Blochb5ca15a2018-01-23 11:16:30 +00005302int mlx5_ib_stage_ib_reg_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005303{
5304 return ib_register_device(&dev->ib_dev, NULL);
5305}
5306
Matan Barak8c846602018-03-28 09:27:41 +03005307static void mlx5_ib_stage_depopulate_specs(struct mlx5_ib_dev *dev)
5308{
5309 depopulate_specs_root(dev);
5310}
5311
Doug Ledford2d873442018-03-14 18:49:12 -04005312void mlx5_ib_stage_pre_ib_reg_umr_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch42cea832018-03-14 09:14:15 +02005313{
5314 destroy_umrc_res(dev);
5315}
5316
Mark Blochb5ca15a2018-01-23 11:16:30 +00005317void mlx5_ib_stage_ib_reg_cleanup(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005318{
5319 ib_unregister_device(&dev->ib_dev);
5320}
5321
Doug Ledford2d873442018-03-14 18:49:12 -04005322int mlx5_ib_stage_post_ib_reg_umr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005323{
5324 return create_umr_res(dev);
5325}
5326
Mark Bloch16c19752018-01-01 13:06:58 +02005327static int mlx5_ib_stage_delay_drop_init(struct mlx5_ib_dev *dev)
5328{
Maor Gottlieb03404e82017-05-30 10:29:13 +03005329 init_delay_drop(dev);
5330
Mark Bloch16c19752018-01-01 13:06:58 +02005331 return 0;
5332}
5333
5334static void mlx5_ib_stage_delay_drop_cleanup(struct mlx5_ib_dev *dev)
5335{
5336 cancel_delay_drop(dev);
5337}
5338
Mark Blochb5ca15a2018-01-23 11:16:30 +00005339int mlx5_ib_stage_class_attr_init(struct mlx5_ib_dev *dev)
Mark Bloch16c19752018-01-01 13:06:58 +02005340{
5341 int err;
5342 int i;
5343
Eli Cohene126ba92013-07-07 17:25:49 +03005344 for (i = 0; i < ARRAY_SIZE(mlx5_class_attributes); i++) {
Wei Yongjun281d1a92013-07-30 07:54:26 +08005345 err = device_create_file(&dev->ib_dev.dev,
5346 mlx5_class_attributes[i]);
5347 if (err)
Mark Bloch16c19752018-01-01 13:06:58 +02005348 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005349 }
5350
Mark Bloch16c19752018-01-01 13:06:58 +02005351 return 0;
5352}
5353
Mark Blochfc385b7a2018-01-16 14:34:48 +00005354static int mlx5_ib_stage_rep_reg_init(struct mlx5_ib_dev *dev)
5355{
5356 mlx5_ib_register_vport_reps(dev);
5357
5358 return 0;
5359}
5360
5361static void mlx5_ib_stage_rep_reg_cleanup(struct mlx5_ib_dev *dev)
5362{
5363 mlx5_ib_unregister_vport_reps(dev);
5364}
5365
Mark Blochb5ca15a2018-01-23 11:16:30 +00005366void __mlx5_ib_remove(struct mlx5_ib_dev *dev,
5367 const struct mlx5_ib_profile *profile,
5368 int stage)
Mark Bloch16c19752018-01-01 13:06:58 +02005369{
5370 /* Number of stages to cleanup */
5371 while (stage) {
5372 stage--;
5373 if (profile->stage[stage].cleanup)
5374 profile->stage[stage].cleanup(dev);
5375 }
5376
5377 ib_dealloc_device((struct ib_device *)dev);
5378}
5379
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005380static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num);
5381
Mark Blochb5ca15a2018-01-23 11:16:30 +00005382void *__mlx5_ib_add(struct mlx5_ib_dev *dev,
5383 const struct mlx5_ib_profile *profile)
Mark Bloch16c19752018-01-01 13:06:58 +02005384{
Mark Bloch16c19752018-01-01 13:06:58 +02005385 int err;
5386 int i;
5387
5388 printk_once(KERN_INFO "%s", mlx5_version);
5389
Mark Bloch16c19752018-01-01 13:06:58 +02005390 for (i = 0; i < MLX5_IB_STAGE_MAX; i++) {
5391 if (profile->stage[i].init) {
5392 err = profile->stage[i].init(dev);
5393 if (err)
5394 goto err_out;
5395 }
5396 }
5397
5398 dev->profile = profile;
Eli Cohene126ba92013-07-07 17:25:49 +03005399 dev->ib_active = true;
5400
Jack Morgenstein9603b612014-07-28 23:30:22 +03005401 return dev;
Eli Cohene126ba92013-07-07 17:25:49 +03005402
Mark Bloch16c19752018-01-01 13:06:58 +02005403err_out:
5404 __mlx5_ib_remove(dev, profile, i);
Eli Cohene126ba92013-07-07 17:25:49 +03005405
Jack Morgenstein9603b612014-07-28 23:30:22 +03005406 return NULL;
Eli Cohene126ba92013-07-07 17:25:49 +03005407}
5408
Mark Bloch16c19752018-01-01 13:06:58 +02005409static const struct mlx5_ib_profile pf_profile = {
5410 STAGE_CREATE(MLX5_IB_STAGE_INIT,
5411 mlx5_ib_stage_init_init,
5412 mlx5_ib_stage_init_cleanup),
Mark Bloch9a4ca382018-01-16 14:42:35 +00005413 STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
5414 mlx5_ib_stage_flow_db_init,
5415 mlx5_ib_stage_flow_db_cleanup),
Mark Bloch16c19752018-01-01 13:06:58 +02005416 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
5417 mlx5_ib_stage_caps_init,
5418 NULL),
Mark Bloch8e6efa32017-11-06 12:22:13 +00005419 STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
5420 mlx5_ib_stage_non_default_cb,
5421 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005422 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
5423 mlx5_ib_stage_roce_init,
5424 mlx5_ib_stage_roce_cleanup),
5425 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
5426 mlx5_ib_stage_dev_res_init,
5427 mlx5_ib_stage_dev_res_cleanup),
5428 STAGE_CREATE(MLX5_IB_STAGE_ODP,
5429 mlx5_ib_stage_odp_init,
Mark Bloch3cc297d2018-01-01 13:07:03 +02005430 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005431 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
5432 mlx5_ib_stage_counters_init,
5433 mlx5_ib_stage_counters_cleanup),
5434 STAGE_CREATE(MLX5_IB_STAGE_CONG_DEBUGFS,
5435 mlx5_ib_stage_cong_debugfs_init,
5436 mlx5_ib_stage_cong_debugfs_cleanup),
5437 STAGE_CREATE(MLX5_IB_STAGE_UAR,
5438 mlx5_ib_stage_uar_init,
5439 mlx5_ib_stage_uar_cleanup),
5440 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
5441 mlx5_ib_stage_bfrag_init,
5442 mlx5_ib_stage_bfrag_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02005443 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
5444 NULL,
5445 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Matan Barak8c846602018-03-28 09:27:41 +03005446 STAGE_CREATE(MLX5_IB_STAGE_SPECS,
5447 mlx5_ib_stage_populate_specs,
5448 mlx5_ib_stage_depopulate_specs),
Mark Bloch16c19752018-01-01 13:06:58 +02005449 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
5450 mlx5_ib_stage_ib_reg_init,
5451 mlx5_ib_stage_ib_reg_cleanup),
Mark Bloch42cea832018-03-14 09:14:15 +02005452 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
5453 mlx5_ib_stage_post_ib_reg_umr_init,
5454 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005455 STAGE_CREATE(MLX5_IB_STAGE_DELAY_DROP,
5456 mlx5_ib_stage_delay_drop_init,
5457 mlx5_ib_stage_delay_drop_cleanup),
5458 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
5459 mlx5_ib_stage_class_attr_init,
5460 NULL),
Mark Bloch16c19752018-01-01 13:06:58 +02005461};
5462
Mark Blochb5ca15a2018-01-23 11:16:30 +00005463static const struct mlx5_ib_profile nic_rep_profile = {
5464 STAGE_CREATE(MLX5_IB_STAGE_INIT,
5465 mlx5_ib_stage_init_init,
5466 mlx5_ib_stage_init_cleanup),
5467 STAGE_CREATE(MLX5_IB_STAGE_FLOW_DB,
5468 mlx5_ib_stage_flow_db_init,
5469 mlx5_ib_stage_flow_db_cleanup),
5470 STAGE_CREATE(MLX5_IB_STAGE_CAPS,
5471 mlx5_ib_stage_caps_init,
5472 NULL),
5473 STAGE_CREATE(MLX5_IB_STAGE_NON_DEFAULT_CB,
5474 mlx5_ib_stage_rep_non_default_cb,
5475 NULL),
5476 STAGE_CREATE(MLX5_IB_STAGE_ROCE,
5477 mlx5_ib_stage_rep_roce_init,
5478 mlx5_ib_stage_rep_roce_cleanup),
5479 STAGE_CREATE(MLX5_IB_STAGE_DEVICE_RESOURCES,
5480 mlx5_ib_stage_dev_res_init,
5481 mlx5_ib_stage_dev_res_cleanup),
5482 STAGE_CREATE(MLX5_IB_STAGE_COUNTERS,
5483 mlx5_ib_stage_counters_init,
5484 mlx5_ib_stage_counters_cleanup),
5485 STAGE_CREATE(MLX5_IB_STAGE_UAR,
5486 mlx5_ib_stage_uar_init,
5487 mlx5_ib_stage_uar_cleanup),
5488 STAGE_CREATE(MLX5_IB_STAGE_BFREG,
5489 mlx5_ib_stage_bfrag_init,
5490 mlx5_ib_stage_bfrag_cleanup),
Doug Ledford2d873442018-03-14 18:49:12 -04005491 STAGE_CREATE(MLX5_IB_STAGE_PRE_IB_REG_UMR,
5492 NULL,
5493 mlx5_ib_stage_pre_ib_reg_umr_cleanup),
Matan Barak8c846602018-03-28 09:27:41 +03005494 STAGE_CREATE(MLX5_IB_STAGE_SPECS,
5495 mlx5_ib_stage_populate_specs,
5496 mlx5_ib_stage_depopulate_specs),
Mark Blochb5ca15a2018-01-23 11:16:30 +00005497 STAGE_CREATE(MLX5_IB_STAGE_IB_REG,
5498 mlx5_ib_stage_ib_reg_init,
5499 mlx5_ib_stage_ib_reg_cleanup),
Doug Ledford2d873442018-03-14 18:49:12 -04005500 STAGE_CREATE(MLX5_IB_STAGE_POST_IB_REG_UMR,
5501 mlx5_ib_stage_post_ib_reg_umr_init,
5502 NULL),
Mark Blochb5ca15a2018-01-23 11:16:30 +00005503 STAGE_CREATE(MLX5_IB_STAGE_CLASS_ATTR,
5504 mlx5_ib_stage_class_attr_init,
5505 NULL),
5506 STAGE_CREATE(MLX5_IB_STAGE_REP_REG,
5507 mlx5_ib_stage_rep_reg_init,
5508 mlx5_ib_stage_rep_reg_cleanup),
5509};
5510
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005511static void *mlx5_ib_add_slave_port(struct mlx5_core_dev *mdev, u8 port_num)
5512{
5513 struct mlx5_ib_multiport_info *mpi;
5514 struct mlx5_ib_dev *dev;
5515 bool bound = false;
5516 int err;
5517
5518 mpi = kzalloc(sizeof(*mpi), GFP_KERNEL);
5519 if (!mpi)
5520 return NULL;
5521
5522 mpi->mdev = mdev;
5523
5524 err = mlx5_query_nic_vport_system_image_guid(mdev,
5525 &mpi->sys_image_guid);
5526 if (err) {
5527 kfree(mpi);
5528 return NULL;
5529 }
5530
5531 mutex_lock(&mlx5_ib_multiport_mutex);
5532 list_for_each_entry(dev, &mlx5_ib_dev_list, ib_dev_list) {
5533 if (dev->sys_image_guid == mpi->sys_image_guid)
5534 bound = mlx5_ib_bind_slave_port(dev, mpi);
5535
5536 if (bound) {
5537 rdma_roce_rescan_device(&dev->ib_dev);
5538 break;
5539 }
5540 }
5541
5542 if (!bound) {
5543 list_add_tail(&mpi->list, &mlx5_ib_unaffiliated_port_list);
5544 dev_dbg(&mdev->pdev->dev, "no suitable IB device found to bind to, added to unaffiliated list.\n");
5545 } else {
5546 mlx5_ib_dbg(dev, "bound port %u\n", port_num + 1);
5547 }
5548 mutex_unlock(&mlx5_ib_multiport_mutex);
5549
5550 return mpi;
5551}
5552
Mark Bloch16c19752018-01-01 13:06:58 +02005553static void *mlx5_ib_add(struct mlx5_core_dev *mdev)
5554{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005555 enum rdma_link_layer ll;
Mark Blochb5ca15a2018-01-23 11:16:30 +00005556 struct mlx5_ib_dev *dev;
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005557 int port_type_cap;
5558
Mark Blochb5ca15a2018-01-23 11:16:30 +00005559 printk_once(KERN_INFO "%s", mlx5_version);
5560
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005561 port_type_cap = MLX5_CAP_GEN(mdev, port_type);
5562 ll = mlx5_port_type_cap_to_rdma_ll(port_type_cap);
5563
5564 if (mlx5_core_is_mp_slave(mdev) && ll == IB_LINK_LAYER_ETHERNET) {
5565 u8 port_num = mlx5_core_native_port_num(mdev) - 1;
5566
5567 return mlx5_ib_add_slave_port(mdev, port_num);
5568 }
5569
Mark Blochb5ca15a2018-01-23 11:16:30 +00005570 dev = (struct mlx5_ib_dev *)ib_alloc_device(sizeof(*dev));
5571 if (!dev)
5572 return NULL;
5573
5574 dev->mdev = mdev;
5575 dev->num_ports = max(MLX5_CAP_GEN(mdev, num_ports),
5576 MLX5_CAP_GEN(mdev, num_vhca_ports));
5577
5578 if (MLX5_VPORT_MANAGER(mdev) &&
5579 mlx5_ib_eswitch_mode(mdev->priv.eswitch) == SRIOV_OFFLOADS) {
5580 dev->rep = mlx5_ib_vport_rep(mdev->priv.eswitch, 0);
5581
5582 return __mlx5_ib_add(dev, &nic_rep_profile);
5583 }
5584
5585 return __mlx5_ib_add(dev, &pf_profile);
Mark Bloch16c19752018-01-01 13:06:58 +02005586}
5587
Jack Morgenstein9603b612014-07-28 23:30:22 +03005588static void mlx5_ib_remove(struct mlx5_core_dev *mdev, void *context)
Eli Cohene126ba92013-07-07 17:25:49 +03005589{
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005590 struct mlx5_ib_multiport_info *mpi;
5591 struct mlx5_ib_dev *dev;
Haggai Eran6aec21f2014-12-11 17:04:23 +02005592
Daniel Jurgens32f69e42018-01-04 17:25:36 +02005593 if (mlx5_core_is_mp_slave(mdev)) {
5594 mpi = context;
5595 mutex_lock(&mlx5_ib_multiport_mutex);
5596 if (mpi->ibdev)
5597 mlx5_ib_unbind_slave_port(mpi->ibdev, mpi);
5598 list_del(&mpi->list);
5599 mutex_unlock(&mlx5_ib_multiport_mutex);
5600 return;
5601 }
5602
5603 dev = context;
Mark Bloch16c19752018-01-01 13:06:58 +02005604 __mlx5_ib_remove(dev, dev->profile, MLX5_IB_STAGE_MAX);
Eli Cohene126ba92013-07-07 17:25:49 +03005605}
5606
Jack Morgenstein9603b612014-07-28 23:30:22 +03005607static struct mlx5_interface mlx5_ib_interface = {
5608 .add = mlx5_ib_add,
5609 .remove = mlx5_ib_remove,
5610 .event = mlx5_ib_event,
Artemy Kovalyovd9aaed82017-01-02 11:37:46 +02005611#ifdef CONFIG_INFINIBAND_ON_DEMAND_PAGING
5612 .pfault = mlx5_ib_pfault,
5613#endif
Saeed Mahameed64613d942015-04-02 17:07:34 +03005614 .protocol = MLX5_INTERFACE_PROTOCOL_IB,
Eli Cohene126ba92013-07-07 17:25:49 +03005615};
5616
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005617unsigned long mlx5_ib_get_xlt_emergency_page(void)
5618{
5619 mutex_lock(&xlt_emergency_page_mutex);
5620 return xlt_emergency_page;
5621}
5622
5623void mlx5_ib_put_xlt_emergency_page(void)
5624{
5625 mutex_unlock(&xlt_emergency_page_mutex);
5626}
5627
Eli Cohene126ba92013-07-07 17:25:49 +03005628static int __init mlx5_ib_init(void)
5629{
Haggai Eran6aec21f2014-12-11 17:04:23 +02005630 int err;
5631
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005632 xlt_emergency_page = __get_free_page(GFP_KERNEL);
5633 if (!xlt_emergency_page)
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005634 return -ENOMEM;
5635
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005636 mutex_init(&xlt_emergency_page_mutex);
5637
5638 mlx5_ib_event_wq = alloc_ordered_workqueue("mlx5_ib_event_wq", 0);
5639 if (!mlx5_ib_event_wq) {
5640 free_page(xlt_emergency_page);
5641 return -ENOMEM;
5642 }
5643
Artemy Kovalyov81713d32017-01-18 16:58:11 +02005644 mlx5_ib_odp_init();
Jack Morgenstein9603b612014-07-28 23:30:22 +03005645
Haggai Eran6aec21f2014-12-11 17:04:23 +02005646 err = mlx5_register_interface(&mlx5_ib_interface);
Haggai Eran6aec21f2014-12-11 17:04:23 +02005647
5648 return err;
Eli Cohene126ba92013-07-07 17:25:49 +03005649}
5650
5651static void __exit mlx5_ib_cleanup(void)
5652{
Jack Morgenstein9603b612014-07-28 23:30:22 +03005653 mlx5_unregister_interface(&mlx5_ib_interface);
Daniel Jurgensd69a24e2018-01-04 17:25:37 +02005654 destroy_workqueue(mlx5_ib_event_wq);
Ilya Lesokhinc44ef992018-03-13 15:18:48 +02005655 mutex_destroy(&xlt_emergency_page_mutex);
5656 free_page(xlt_emergency_page);
Eli Cohene126ba92013-07-07 17:25:49 +03005657}
5658
5659module_init(mlx5_ib_init);
5660module_exit(mlx5_ib_cleanup);