blob: 57f120896b430075118091aa61ba2d05f3d89f66 [file] [log] [blame]
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001/*
2 * linux/drivers/video/omap2/dss/dsi.c
3 *
4 * Copyright (C) 2009 Nokia Corporation
5 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License version 2 as published by
9 * the Free Software Foundation.
10 *
11 * This program is distributed in the hope that it will be useful, but WITHOUT
12 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
13 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
14 * more details.
15 *
16 * You should have received a copy of the GNU General Public License along with
17 * this program. If not, see <http://www.gnu.org/licenses/>.
18 */
19
20#define DSS_SUBSYS_NAME "DSI"
21
22#include <linux/kernel.h>
23#include <linux/io.h>
24#include <linux/clk.h>
25#include <linux/device.h>
26#include <linux/err.h>
27#include <linux/interrupt.h>
28#include <linux/delay.h>
29#include <linux/mutex.h>
Paul Gortmaker355b2002011-07-03 16:17:28 -040030#include <linux/module.h>
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +020031#include <linux/semaphore.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020032#include <linux/seq_file.h>
33#include <linux/platform_device.h>
34#include <linux/regulator/consumer.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020035#include <linux/wait.h>
Tomi Valkeinen18946f62010-01-12 14:16:41 +020036#include <linux/workqueue.h>
Tomi Valkeinen40885ab2010-07-28 15:53:38 +030037#include <linux/sched.h>
Archit Tanejaf1da39d2011-05-12 17:26:27 +053038#include <linux/slab.h>
Archit Taneja5a8b5722011-05-12 17:26:29 +053039#include <linux/debugfs.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030040#include <linux/pm_runtime.h>
Tomi Valkeinen6274a612012-08-21 15:35:42 +030041#include <linux/of.h>
42#include <linux/of_platform.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020043
Tomi Valkeinena0b38cc2011-05-11 14:05:07 +030044#include <video/omapdss.h>
Archit Taneja7a7c48f2011-08-25 18:25:03 +053045#include <video/mipi_display.h>
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020046
47#include "dss.h"
Archit Taneja819d8072011-03-01 11:54:00 +053048#include "dss_features.h"
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020049
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020050#define DSI_CATCH_MISSING_TE
51
Tomi Valkeinen68104462013-12-17 13:53:28 +020052struct dsi_reg { u16 module; u16 idx; };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020053
Tomi Valkeinen68104462013-12-17 13:53:28 +020054#define DSI_REG(mod, idx) ((const struct dsi_reg) { mod, idx })
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020055
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020056/* DSI Protocol Engine */
57
Tomi Valkeinen68104462013-12-17 13:53:28 +020058#define DSI_PROTO 0
59#define DSI_PROTO_SZ 0x200
60
61#define DSI_REVISION DSI_REG(DSI_PROTO, 0x0000)
62#define DSI_SYSCONFIG DSI_REG(DSI_PROTO, 0x0010)
63#define DSI_SYSSTATUS DSI_REG(DSI_PROTO, 0x0014)
64#define DSI_IRQSTATUS DSI_REG(DSI_PROTO, 0x0018)
65#define DSI_IRQENABLE DSI_REG(DSI_PROTO, 0x001C)
66#define DSI_CTRL DSI_REG(DSI_PROTO, 0x0040)
67#define DSI_GNQ DSI_REG(DSI_PROTO, 0x0044)
68#define DSI_COMPLEXIO_CFG1 DSI_REG(DSI_PROTO, 0x0048)
69#define DSI_COMPLEXIO_IRQ_STATUS DSI_REG(DSI_PROTO, 0x004C)
70#define DSI_COMPLEXIO_IRQ_ENABLE DSI_REG(DSI_PROTO, 0x0050)
71#define DSI_CLK_CTRL DSI_REG(DSI_PROTO, 0x0054)
72#define DSI_TIMING1 DSI_REG(DSI_PROTO, 0x0058)
73#define DSI_TIMING2 DSI_REG(DSI_PROTO, 0x005C)
74#define DSI_VM_TIMING1 DSI_REG(DSI_PROTO, 0x0060)
75#define DSI_VM_TIMING2 DSI_REG(DSI_PROTO, 0x0064)
76#define DSI_VM_TIMING3 DSI_REG(DSI_PROTO, 0x0068)
77#define DSI_CLK_TIMING DSI_REG(DSI_PROTO, 0x006C)
78#define DSI_TX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0070)
79#define DSI_RX_FIFO_VC_SIZE DSI_REG(DSI_PROTO, 0x0074)
80#define DSI_COMPLEXIO_CFG2 DSI_REG(DSI_PROTO, 0x0078)
81#define DSI_RX_FIFO_VC_FULLNESS DSI_REG(DSI_PROTO, 0x007C)
82#define DSI_VM_TIMING4 DSI_REG(DSI_PROTO, 0x0080)
83#define DSI_TX_FIFO_VC_EMPTINESS DSI_REG(DSI_PROTO, 0x0084)
84#define DSI_VM_TIMING5 DSI_REG(DSI_PROTO, 0x0088)
85#define DSI_VM_TIMING6 DSI_REG(DSI_PROTO, 0x008C)
86#define DSI_VM_TIMING7 DSI_REG(DSI_PROTO, 0x0090)
87#define DSI_STOPCLK_TIMING DSI_REG(DSI_PROTO, 0x0094)
88#define DSI_VC_CTRL(n) DSI_REG(DSI_PROTO, 0x0100 + (n * 0x20))
89#define DSI_VC_TE(n) DSI_REG(DSI_PROTO, 0x0104 + (n * 0x20))
90#define DSI_VC_LONG_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0108 + (n * 0x20))
91#define DSI_VC_LONG_PACKET_PAYLOAD(n) DSI_REG(DSI_PROTO, 0x010C + (n * 0x20))
92#define DSI_VC_SHORT_PACKET_HEADER(n) DSI_REG(DSI_PROTO, 0x0110 + (n * 0x20))
93#define DSI_VC_IRQSTATUS(n) DSI_REG(DSI_PROTO, 0x0118 + (n * 0x20))
94#define DSI_VC_IRQENABLE(n) DSI_REG(DSI_PROTO, 0x011C + (n * 0x20))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +020095
96/* DSIPHY_SCP */
97
Tomi Valkeinen68104462013-12-17 13:53:28 +020098#define DSI_PHY 1
99#define DSI_PHY_OFFSET 0x200
100#define DSI_PHY_SZ 0x40
101
102#define DSI_DSIPHY_CFG0 DSI_REG(DSI_PHY, 0x0000)
103#define DSI_DSIPHY_CFG1 DSI_REG(DSI_PHY, 0x0004)
104#define DSI_DSIPHY_CFG2 DSI_REG(DSI_PHY, 0x0008)
105#define DSI_DSIPHY_CFG5 DSI_REG(DSI_PHY, 0x0014)
106#define DSI_DSIPHY_CFG10 DSI_REG(DSI_PHY, 0x0028)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200107
108/* DSI_PLL_CTRL_SCP */
109
Tomi Valkeinen68104462013-12-17 13:53:28 +0200110#define DSI_PLL 2
111#define DSI_PLL_OFFSET 0x300
112#define DSI_PLL_SZ 0x20
113
114#define DSI_PLL_CONTROL DSI_REG(DSI_PLL, 0x0000)
115#define DSI_PLL_STATUS DSI_REG(DSI_PLL, 0x0004)
116#define DSI_PLL_GO DSI_REG(DSI_PLL, 0x0008)
117#define DSI_PLL_CONFIGURATION1 DSI_REG(DSI_PLL, 0x000C)
118#define DSI_PLL_CONFIGURATION2 DSI_REG(DSI_PLL, 0x0010)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200119
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530120#define REG_GET(dsidev, idx, start, end) \
121 FLD_GET(dsi_read_reg(dsidev, idx), start, end)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200122
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530123#define REG_FLD_MOD(dsidev, idx, val, start, end) \
124 dsi_write_reg(dsidev, idx, FLD_MOD(dsi_read_reg(dsidev, idx), val, start, end))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200125
126/* Global interrupts */
127#define DSI_IRQ_VC0 (1 << 0)
128#define DSI_IRQ_VC1 (1 << 1)
129#define DSI_IRQ_VC2 (1 << 2)
130#define DSI_IRQ_VC3 (1 << 3)
131#define DSI_IRQ_WAKEUP (1 << 4)
132#define DSI_IRQ_RESYNC (1 << 5)
133#define DSI_IRQ_PLL_LOCK (1 << 7)
134#define DSI_IRQ_PLL_UNLOCK (1 << 8)
135#define DSI_IRQ_PLL_RECALL (1 << 9)
136#define DSI_IRQ_COMPLEXIO_ERR (1 << 10)
137#define DSI_IRQ_HS_TX_TIMEOUT (1 << 14)
138#define DSI_IRQ_LP_RX_TIMEOUT (1 << 15)
139#define DSI_IRQ_TE_TRIGGER (1 << 16)
140#define DSI_IRQ_ACK_TRIGGER (1 << 17)
141#define DSI_IRQ_SYNC_LOST (1 << 18)
142#define DSI_IRQ_LDO_POWER_GOOD (1 << 19)
143#define DSI_IRQ_TA_TIMEOUT (1 << 20)
144#define DSI_IRQ_ERROR_MASK \
145 (DSI_IRQ_HS_TX_TIMEOUT | DSI_IRQ_LP_RX_TIMEOUT | DSI_IRQ_SYNC_LOST | \
Archit Taneja8af6ff02011-09-05 16:48:27 +0530146 DSI_IRQ_TA_TIMEOUT | DSI_IRQ_SYNC_LOST)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200147#define DSI_IRQ_CHANNEL_MASK 0xf
148
149/* Virtual channel interrupts */
150#define DSI_VC_IRQ_CS (1 << 0)
151#define DSI_VC_IRQ_ECC_CORR (1 << 1)
152#define DSI_VC_IRQ_PACKET_SENT (1 << 2)
153#define DSI_VC_IRQ_FIFO_TX_OVF (1 << 3)
154#define DSI_VC_IRQ_FIFO_RX_OVF (1 << 4)
155#define DSI_VC_IRQ_BTA (1 << 5)
156#define DSI_VC_IRQ_ECC_NO_CORR (1 << 6)
157#define DSI_VC_IRQ_FIFO_TX_UDF (1 << 7)
158#define DSI_VC_IRQ_PP_BUSY_CHANGE (1 << 8)
159#define DSI_VC_IRQ_ERROR_MASK \
160 (DSI_VC_IRQ_CS | DSI_VC_IRQ_ECC_CORR | DSI_VC_IRQ_FIFO_TX_OVF | \
161 DSI_VC_IRQ_FIFO_RX_OVF | DSI_VC_IRQ_ECC_NO_CORR | \
162 DSI_VC_IRQ_FIFO_TX_UDF)
163
164/* ComplexIO interrupts */
165#define DSI_CIO_IRQ_ERRSYNCESC1 (1 << 0)
166#define DSI_CIO_IRQ_ERRSYNCESC2 (1 << 1)
167#define DSI_CIO_IRQ_ERRSYNCESC3 (1 << 2)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200168#define DSI_CIO_IRQ_ERRSYNCESC4 (1 << 3)
169#define DSI_CIO_IRQ_ERRSYNCESC5 (1 << 4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200170#define DSI_CIO_IRQ_ERRESC1 (1 << 5)
171#define DSI_CIO_IRQ_ERRESC2 (1 << 6)
172#define DSI_CIO_IRQ_ERRESC3 (1 << 7)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200173#define DSI_CIO_IRQ_ERRESC4 (1 << 8)
174#define DSI_CIO_IRQ_ERRESC5 (1 << 9)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200175#define DSI_CIO_IRQ_ERRCONTROL1 (1 << 10)
176#define DSI_CIO_IRQ_ERRCONTROL2 (1 << 11)
177#define DSI_CIO_IRQ_ERRCONTROL3 (1 << 12)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200178#define DSI_CIO_IRQ_ERRCONTROL4 (1 << 13)
179#define DSI_CIO_IRQ_ERRCONTROL5 (1 << 14)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200180#define DSI_CIO_IRQ_STATEULPS1 (1 << 15)
181#define DSI_CIO_IRQ_STATEULPS2 (1 << 16)
182#define DSI_CIO_IRQ_STATEULPS3 (1 << 17)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200183#define DSI_CIO_IRQ_STATEULPS4 (1 << 18)
184#define DSI_CIO_IRQ_STATEULPS5 (1 << 19)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200185#define DSI_CIO_IRQ_ERRCONTENTIONLP0_1 (1 << 20)
186#define DSI_CIO_IRQ_ERRCONTENTIONLP1_1 (1 << 21)
187#define DSI_CIO_IRQ_ERRCONTENTIONLP0_2 (1 << 22)
188#define DSI_CIO_IRQ_ERRCONTENTIONLP1_2 (1 << 23)
189#define DSI_CIO_IRQ_ERRCONTENTIONLP0_3 (1 << 24)
190#define DSI_CIO_IRQ_ERRCONTENTIONLP1_3 (1 << 25)
Tomi Valkeinen67056152011-03-24 16:30:17 +0200191#define DSI_CIO_IRQ_ERRCONTENTIONLP0_4 (1 << 26)
192#define DSI_CIO_IRQ_ERRCONTENTIONLP1_4 (1 << 27)
193#define DSI_CIO_IRQ_ERRCONTENTIONLP0_5 (1 << 28)
194#define DSI_CIO_IRQ_ERRCONTENTIONLP1_5 (1 << 29)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200195#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL0 (1 << 30)
196#define DSI_CIO_IRQ_ULPSACTIVENOT_ALL1 (1 << 31)
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300197#define DSI_CIO_IRQ_ERROR_MASK \
198 (DSI_CIO_IRQ_ERRSYNCESC1 | DSI_CIO_IRQ_ERRSYNCESC2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200199 DSI_CIO_IRQ_ERRSYNCESC3 | DSI_CIO_IRQ_ERRSYNCESC4 | \
200 DSI_CIO_IRQ_ERRSYNCESC5 | \
201 DSI_CIO_IRQ_ERRESC1 | DSI_CIO_IRQ_ERRESC2 | \
202 DSI_CIO_IRQ_ERRESC3 | DSI_CIO_IRQ_ERRESC4 | \
203 DSI_CIO_IRQ_ERRESC5 | \
204 DSI_CIO_IRQ_ERRCONTROL1 | DSI_CIO_IRQ_ERRCONTROL2 | \
205 DSI_CIO_IRQ_ERRCONTROL3 | DSI_CIO_IRQ_ERRCONTROL4 | \
206 DSI_CIO_IRQ_ERRCONTROL5 | \
Tomi Valkeinenbbecb502010-05-10 14:35:33 +0300207 DSI_CIO_IRQ_ERRCONTENTIONLP0_1 | DSI_CIO_IRQ_ERRCONTENTIONLP1_1 | \
208 DSI_CIO_IRQ_ERRCONTENTIONLP0_2 | DSI_CIO_IRQ_ERRCONTENTIONLP1_2 | \
Tomi Valkeinen67056152011-03-24 16:30:17 +0200209 DSI_CIO_IRQ_ERRCONTENTIONLP0_3 | DSI_CIO_IRQ_ERRCONTENTIONLP1_3 | \
210 DSI_CIO_IRQ_ERRCONTENTIONLP0_4 | DSI_CIO_IRQ_ERRCONTENTIONLP1_4 | \
211 DSI_CIO_IRQ_ERRCONTENTIONLP0_5 | DSI_CIO_IRQ_ERRCONTENTIONLP1_5)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200212
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200213typedef void (*omap_dsi_isr_t) (void *arg, u32 mask);
214
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +0200215static int dsi_display_init_dispc(struct platform_device *dsidev,
216 struct omap_overlay_manager *mgr);
217static void dsi_display_uninit_dispc(struct platform_device *dsidev,
218 struct omap_overlay_manager *mgr);
219
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300220static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel);
221
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200222#define DSI_MAX_NR_ISRS 2
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300223#define DSI_MAX_NR_LANES 5
224
225enum dsi_lane_function {
226 DSI_LANE_UNUSED = 0,
227 DSI_LANE_CLK,
228 DSI_LANE_DATA1,
229 DSI_LANE_DATA2,
230 DSI_LANE_DATA3,
231 DSI_LANE_DATA4,
232};
233
234struct dsi_lane_config {
235 enum dsi_lane_function function;
236 u8 polarity;
237};
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200238
239struct dsi_isr_data {
240 omap_dsi_isr_t isr;
241 void *arg;
242 u32 mask;
243};
244
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200245enum fifo_size {
246 DSI_FIFO_SIZE_0 = 0,
247 DSI_FIFO_SIZE_32 = 1,
248 DSI_FIFO_SIZE_64 = 2,
249 DSI_FIFO_SIZE_96 = 3,
250 DSI_FIFO_SIZE_128 = 4,
251};
252
Archit Tanejad6049142011-08-22 11:58:08 +0530253enum dsi_vc_source {
254 DSI_VC_SOURCE_L4 = 0,
255 DSI_VC_SOURCE_VP,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200256};
257
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200258struct dsi_irq_stats {
259 unsigned long last_reset;
260 unsigned irq_count;
261 unsigned dsi_irqs[32];
262 unsigned vc_irqs[4][32];
263 unsigned cio_irqs[32];
264};
265
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200266struct dsi_isr_tables {
267 struct dsi_isr_data isr_table[DSI_MAX_NR_ISRS];
268 struct dsi_isr_data isr_table_vc[4][DSI_MAX_NR_ISRS];
269 struct dsi_isr_data isr_table_cio[DSI_MAX_NR_ISRS];
270};
271
Tomi Valkeinenf1e00012013-03-05 17:21:35 +0200272struct dsi_clk_calc_ctx {
273 struct platform_device *dsidev;
274
275 /* inputs */
276
277 const struct omap_dss_dsi_config *config;
278
279 unsigned long req_pck_min, req_pck_nom, req_pck_max;
280
281 /* outputs */
282
283 struct dsi_clock_info dsi_cinfo;
284 struct dispc_clock_info dispc_cinfo;
285
286 struct omap_video_timings dispc_vm;
287 struct omap_dss_dsi_videomode_timings dsi_vm;
288};
289
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530290struct dsi_data {
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +0000291 struct platform_device *pdev;
Tomi Valkeinen68104462013-12-17 13:53:28 +0200292 void __iomem *proto_base;
293 void __iomem *phy_base;
294 void __iomem *pll_base;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300295
Tomi Valkeinen11ee9602012-03-09 16:07:39 +0200296 int module_id;
297
archit tanejaaffe3602011-02-23 08:41:03 +0000298 int irq;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200299
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300300 bool is_enabled;
301
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300302 struct clk *dss_clk;
303 struct clk *sys_clk;
304
Tomi Valkeinena0d269e2012-11-27 17:05:54 +0200305 struct dispc_clock_info user_dispc_cinfo;
306 struct dsi_clock_info user_dsi_cinfo;
307
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200308 struct dsi_clock_info current_cinfo;
309
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +0300310 bool vdds_dsi_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200311 struct regulator *vdds_dsi_reg;
312
313 struct {
Archit Tanejad6049142011-08-22 11:58:08 +0530314 enum dsi_vc_source source;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200315 struct omap_dss_device *dssdev;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +0300316 enum fifo_size tx_fifo_size;
317 enum fifo_size rx_fifo_size;
Archit Taneja5ee3c142011-03-02 12:35:53 +0530318 int vc_id;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200319 } vc[4];
320
321 struct mutex lock;
Tomi Valkeinenb9eb5d72010-01-11 16:33:56 +0200322 struct semaphore bus_lock;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200323
324 unsigned pll_locked;
325
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200326 spinlock_t irq_lock;
327 struct dsi_isr_tables isr_tables;
328 /* space for a copy used by the interrupt handler */
329 struct dsi_isr_tables isr_tables_copy;
330
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200331 int update_channel;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300332#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200333 unsigned update_bytes;
334#endif
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200335
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200336 bool te_enabled;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +0300337 bool ulps_enabled;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200338
Tomi Valkeinen18946f62010-01-12 14:16:41 +0200339 void (*framedone_callback)(int, void *);
340 void *framedone_data;
341
342 struct delayed_work framedone_timeout_work;
343
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200344#ifdef DSI_CATCH_MISSING_TE
345 struct timer_list te_timer;
346#endif
347
348 unsigned long cache_req_pck;
349 unsigned long cache_clk_freq;
350 struct dsi_clock_info cache_cinfo;
351
352 u32 errors;
353 spinlock_t errors_lock;
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300354#ifdef DSI_PERF_MEASURE
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200355 ktime_t perf_setup_time;
356 ktime_t perf_start_time;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200357#endif
358 int debug_read;
359 int debug_write;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200360
361#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
362 spinlock_t irq_stats_lock;
363 struct dsi_irq_stats irq_stats;
364#endif
Taneja, Archit49641112011-03-14 23:28:23 -0500365 /* DSI PLL Parameter Ranges */
366 unsigned long regm_max, regn_max;
367 unsigned long regm_dispc_max, regm_dsi_max;
368 unsigned long fint_min, fint_max;
369 unsigned long lpdiv_max;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300370
Tomi Valkeinend9820852011-10-12 15:05:59 +0300371 unsigned num_lanes_supported;
Tomi Valkeinen99322572013-03-05 10:37:02 +0200372 unsigned line_buffer_size;
Archit Taneja75d72472011-05-16 15:17:08 +0530373
Tomi Valkeinen739a7f42011-10-13 11:22:06 +0300374 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
375 unsigned num_lanes_used;
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +0300376
377 unsigned scp_clk_refcount;
Archit Taneja7d2572f2012-06-29 14:31:07 +0530378
379 struct dss_lcd_mgr_config mgr_config;
Archit Tanejae67458a2012-08-13 14:17:30 +0530380 struct omap_video_timings timings;
Archit Taneja02c39602012-08-10 15:01:33 +0530381 enum omap_dss_dsi_pixel_format pix_fmt;
Archit Tanejadca2b152012-08-16 18:02:00 +0530382 enum omap_dss_dsi_mode mode;
Archit Taneja0b3ffe32012-08-13 22:13:39 +0530383 struct omap_dss_dsi_videomode_timings vm_timings;
Archit Taneja81b87f52012-09-26 16:30:49 +0530384
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300385 struct omap_dss_device output;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530386};
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200387
Archit Taneja2e868db2011-05-12 17:26:28 +0530388struct dsi_packet_sent_handler_data {
389 struct platform_device *dsidev;
390 struct completion *completion;
391};
392
Tomi Valkeinen6274a612012-08-21 15:35:42 +0300393struct dsi_module_id_data {
394 u32 address;
395 int id;
396};
397
398static const struct of_device_id dsi_of_match[];
399
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300400#ifdef DSI_PERF_MEASURE
Rusty Russell90ab5ee2012-01-13 09:32:20 +1030401static bool dsi_perf;
402module_param(dsi_perf, bool, 0644);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200403#endif
404
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530405static inline struct dsi_data *dsi_get_dsidrv_data(struct platform_device *dsidev)
406{
407 return dev_get_drvdata(&dsidev->dev);
408}
409
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530410static inline struct platform_device *dsi_get_dsidev_from_dssdev(struct omap_dss_device *dssdev)
411{
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300412 return to_platform_device(dssdev->dev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530413}
414
415struct platform_device *dsi_get_dsidev_from_id(int module)
416{
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300417 struct omap_dss_device *out;
Archit Taneja400e65d2012-07-04 13:48:34 +0530418 enum omap_dss_output_id id;
419
Tomi Valkeinen78e7f252012-10-15 12:48:11 +0300420 switch (module) {
421 case 0:
422 id = OMAP_DSS_OUTPUT_DSI1;
423 break;
424 case 1:
425 id = OMAP_DSS_OUTPUT_DSI2;
426 break;
427 default:
428 return NULL;
429 }
Archit Taneja400e65d2012-07-04 13:48:34 +0530430
431 out = omap_dss_get_output(id);
432
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +0300433 return out ? to_platform_device(out->dev) : NULL;
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530434}
435
436static inline void dsi_write_reg(struct platform_device *dsidev,
437 const struct dsi_reg idx, u32 val)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200438{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530439 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200440 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530441
Tomi Valkeinen68104462013-12-17 13:53:28 +0200442 switch(idx.module) {
443 case DSI_PROTO: base = dsi->proto_base; break;
444 case DSI_PHY: base = dsi->phy_base; break;
445 case DSI_PLL: base = dsi->pll_base; break;
446 default: return;
447 }
448
449 __raw_writel(val, base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200450}
451
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530452static inline u32 dsi_read_reg(struct platform_device *dsidev,
453 const struct dsi_reg idx)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200454{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530455 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen68104462013-12-17 13:53:28 +0200456 void __iomem *base;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530457
Tomi Valkeinen68104462013-12-17 13:53:28 +0200458 switch(idx.module) {
459 case DSI_PROTO: base = dsi->proto_base; break;
460 case DSI_PHY: base = dsi->phy_base; break;
461 case DSI_PLL: base = dsi->pll_base; break;
462 default: return 0;
463 }
464
465 return __raw_readl(base + idx.idx);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200466}
467
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300468static void dsi_bus_lock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200469{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530470 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
471 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
472
473 down(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200474}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200475
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +0300476static void dsi_bus_unlock(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200477{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530478 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
479 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
480
481 up(&dsi->bus_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200482}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200483
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530484static bool dsi_bus_is_locked(struct platform_device *dsidev)
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200485{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530486 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
487
488 return dsi->bus_lock.count == 0;
Tomi Valkeinen4f765022010-01-18 16:27:52 +0200489}
490
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +0200491static void dsi_completion_handler(void *data, u32 mask)
492{
493 complete((struct completion *)data);
494}
495
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530496static inline int wait_for_bit_change(struct platform_device *dsidev,
497 const struct dsi_reg idx, int bitnum, int value)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200498{
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300499 unsigned long timeout;
500 ktime_t wait;
501 int t;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200502
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300503 /* first busyloop to see if the bit changes right away */
504 t = 100;
505 while (t-- > 0) {
506 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
507 return value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200508 }
509
Tomi Valkeinen3b984092011-10-13 19:06:49 +0300510 /* then loop for 500ms, sleeping for 1ms in between */
511 timeout = jiffies + msecs_to_jiffies(500);
512 while (time_before(jiffies, timeout)) {
513 if (REG_GET(dsidev, idx, bitnum, bitnum) == value)
514 return value;
515
516 wait = ns_to_ktime(1000 * 1000);
517 set_current_state(TASK_UNINTERRUPTIBLE);
518 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
519 }
520
521 return !value;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200522}
523
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530524u8 dsi_get_pixel_size(enum omap_dss_dsi_pixel_format fmt)
525{
526 switch (fmt) {
527 case OMAP_DSS_DSI_FMT_RGB888:
528 case OMAP_DSS_DSI_FMT_RGB666:
529 return 24;
530 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
531 return 18;
532 case OMAP_DSS_DSI_FMT_RGB565:
533 return 16;
534 default:
535 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300536 return 0;
Archit Tanejaa3b3cc22011-09-08 18:42:16 +0530537 }
538}
539
Tomi Valkeinen477fed72013-10-02 14:41:24 +0300540#ifdef DSI_PERF_MEASURE
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530541static void dsi_perf_mark_setup(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200542{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530543 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
544 dsi->perf_setup_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200545}
546
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530547static void dsi_perf_mark_start(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200548{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530549 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
550 dsi->perf_start_time = ktime_get();
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200551}
552
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530553static void dsi_perf_show(struct platform_device *dsidev, const char *name)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200554{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530555 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200556 ktime_t t, setup_time, trans_time;
557 u32 total_bytes;
558 u32 setup_us, trans_us, total_us;
559
560 if (!dsi_perf)
561 return;
562
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200563 t = ktime_get();
564
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530565 setup_time = ktime_sub(dsi->perf_start_time, dsi->perf_setup_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200566 setup_us = (u32)ktime_to_us(setup_time);
567 if (setup_us == 0)
568 setup_us = 1;
569
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530570 trans_time = ktime_sub(t, dsi->perf_start_time);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200571 trans_us = (u32)ktime_to_us(trans_time);
572 if (trans_us == 0)
573 trans_us = 1;
574
575 total_us = setup_us + trans_us;
576
Tomi Valkeinen5476e742011-11-03 16:34:20 +0200577 total_bytes = dsi->update_bytes;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200578
Tomi Valkeinen1bbb2752010-01-11 16:41:10 +0200579 printk(KERN_INFO "DSI(%s): %u us + %u us = %u us (%uHz), "
580 "%u bytes, %u kbytes/sec\n",
581 name,
582 setup_us,
583 trans_us,
584 total_us,
585 1000*1000 / total_us,
586 total_bytes,
587 total_bytes * 1000 / total_us);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200588}
589#else
Tomi Valkeinen4a9a5e32011-05-23 16:36:09 +0300590static inline void dsi_perf_mark_setup(struct platform_device *dsidev)
591{
592}
593
594static inline void dsi_perf_mark_start(struct platform_device *dsidev)
595{
596}
597
598static inline void dsi_perf_show(struct platform_device *dsidev,
599 const char *name)
600{
601}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200602#endif
603
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530604static int verbose_irq;
605
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200606static void print_irq_status(u32 status)
607{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200608 if (status == 0)
609 return;
610
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530611 if (!verbose_irq && (status & ~DSI_IRQ_CHANNEL_MASK) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200612 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200613
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530614#define PIS(x) (status & DSI_IRQ_##x) ? (#x " ") : ""
615
616 pr_debug("DSI IRQ: 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
617 status,
618 verbose_irq ? PIS(VC0) : "",
619 verbose_irq ? PIS(VC1) : "",
620 verbose_irq ? PIS(VC2) : "",
621 verbose_irq ? PIS(VC3) : "",
622 PIS(WAKEUP),
623 PIS(RESYNC),
624 PIS(PLL_LOCK),
625 PIS(PLL_UNLOCK),
626 PIS(PLL_RECALL),
627 PIS(COMPLEXIO_ERR),
628 PIS(HS_TX_TIMEOUT),
629 PIS(LP_RX_TIMEOUT),
630 PIS(TE_TRIGGER),
631 PIS(ACK_TRIGGER),
632 PIS(SYNC_LOST),
633 PIS(LDO_POWER_GOOD),
634 PIS(TA_TIMEOUT));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200635#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200636}
637
638static void print_irq_status_vc(int channel, u32 status)
639{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200640 if (status == 0)
641 return;
642
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530643 if (!verbose_irq && (status & ~DSI_VC_IRQ_PACKET_SENT) == 0)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200644 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200645
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530646#define PIS(x) (status & DSI_VC_IRQ_##x) ? (#x " ") : ""
647
648 pr_debug("DSI VC(%d) IRQ 0x%x: %s%s%s%s%s%s%s%s%s\n",
649 channel,
650 status,
651 PIS(CS),
652 PIS(ECC_CORR),
653 PIS(ECC_NO_CORR),
654 verbose_irq ? PIS(PACKET_SENT) : "",
655 PIS(BTA),
656 PIS(FIFO_TX_OVF),
657 PIS(FIFO_RX_OVF),
658 PIS(FIFO_TX_UDF),
659 PIS(PP_BUSY_CHANGE));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200660#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200661}
662
663static void print_irq_status_cio(u32 status)
664{
Tomi Valkeinend80d4992011-03-02 15:53:07 +0200665 if (status == 0)
666 return;
667
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530668#define PIS(x) (status & DSI_CIO_IRQ_##x) ? (#x " ") : ""
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200669
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +0530670 pr_debug("DSI CIO IRQ 0x%x: %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s\n",
671 status,
672 PIS(ERRSYNCESC1),
673 PIS(ERRSYNCESC2),
674 PIS(ERRSYNCESC3),
675 PIS(ERRESC1),
676 PIS(ERRESC2),
677 PIS(ERRESC3),
678 PIS(ERRCONTROL1),
679 PIS(ERRCONTROL2),
680 PIS(ERRCONTROL3),
681 PIS(STATEULPS1),
682 PIS(STATEULPS2),
683 PIS(STATEULPS3),
684 PIS(ERRCONTENTIONLP0_1),
685 PIS(ERRCONTENTIONLP1_1),
686 PIS(ERRCONTENTIONLP0_2),
687 PIS(ERRCONTENTIONLP1_2),
688 PIS(ERRCONTENTIONLP0_3),
689 PIS(ERRCONTENTIONLP1_3),
690 PIS(ULPSACTIVENOT_ALL0),
691 PIS(ULPSACTIVENOT_ALL1));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200692#undef PIS
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200693}
694
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200695#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530696static void dsi_collect_irq_stats(struct platform_device *dsidev, u32 irqstatus,
697 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200698{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530699 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200700 int i;
701
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530702 spin_lock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200703
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530704 dsi->irq_stats.irq_count++;
705 dss_collect_irq_stats(irqstatus, dsi->irq_stats.dsi_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200706
707 for (i = 0; i < 4; ++i)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530708 dss_collect_irq_stats(vcstatus[i], dsi->irq_stats.vc_irqs[i]);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200709
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530710 dss_collect_irq_stats(ciostatus, dsi->irq_stats.cio_irqs);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200711
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530712 spin_unlock(&dsi->irq_stats_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200713}
714#else
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530715#define dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200716#endif
717
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200718static int debug_irq;
719
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530720static void dsi_handle_irq_errors(struct platform_device *dsidev, u32 irqstatus,
721 u32 *vcstatus, u32 ciostatus)
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200722{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530723 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200724 int i;
725
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200726 if (irqstatus & DSI_IRQ_ERROR_MASK) {
727 DSSERR("DSI error, irqstatus %x\n", irqstatus);
728 print_irq_status(irqstatus);
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530729 spin_lock(&dsi->errors_lock);
730 dsi->errors |= irqstatus & DSI_IRQ_ERROR_MASK;
731 spin_unlock(&dsi->errors_lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200732 } else if (debug_irq) {
733 print_irq_status(irqstatus);
734 }
735
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200736 for (i = 0; i < 4; ++i) {
737 if (vcstatus[i] & DSI_VC_IRQ_ERROR_MASK) {
738 DSSERR("DSI VC(%d) error, vc irqstatus %x\n",
739 i, vcstatus[i]);
740 print_irq_status_vc(i, vcstatus[i]);
741 } else if (debug_irq) {
742 print_irq_status_vc(i, vcstatus[i]);
743 }
744 }
745
746 if (ciostatus & DSI_CIO_IRQ_ERROR_MASK) {
747 DSSERR("DSI CIO error, cio irqstatus %x\n", ciostatus);
748 print_irq_status_cio(ciostatus);
749 } else if (debug_irq) {
750 print_irq_status_cio(ciostatus);
751 }
752}
753
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200754static void dsi_call_isrs(struct dsi_isr_data *isr_array,
755 unsigned isr_array_size, u32 irqstatus)
756{
757 struct dsi_isr_data *isr_data;
758 int i;
759
760 for (i = 0; i < isr_array_size; i++) {
761 isr_data = &isr_array[i];
762 if (isr_data->isr && isr_data->mask & irqstatus)
763 isr_data->isr(isr_data->arg, irqstatus);
764 }
765}
766
767static void dsi_handle_isrs(struct dsi_isr_tables *isr_tables,
768 u32 irqstatus, u32 *vcstatus, u32 ciostatus)
769{
770 int i;
771
772 dsi_call_isrs(isr_tables->isr_table,
773 ARRAY_SIZE(isr_tables->isr_table),
774 irqstatus);
775
776 for (i = 0; i < 4; ++i) {
777 if (vcstatus[i] == 0)
778 continue;
779 dsi_call_isrs(isr_tables->isr_table_vc[i],
780 ARRAY_SIZE(isr_tables->isr_table_vc[i]),
781 vcstatus[i]);
782 }
783
784 if (ciostatus != 0)
785 dsi_call_isrs(isr_tables->isr_table_cio,
786 ARRAY_SIZE(isr_tables->isr_table_cio),
787 ciostatus);
788}
789
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200790static irqreturn_t omap_dsi_irq_handler(int irq, void *arg)
791{
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530792 struct platform_device *dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530793 struct dsi_data *dsi;
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200794 u32 irqstatus, vcstatus[4], ciostatus;
795 int i;
796
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530797 dsidev = (struct platform_device *) arg;
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530798 dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530799
Tomi Valkeinen0925afc2014-04-11 13:49:55 +0300800 if (!dsi->is_enabled)
801 return IRQ_NONE;
802
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530803 spin_lock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200804
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530805 irqstatus = dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200806
807 /* IRQ is not for us */
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200808 if (!irqstatus) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530809 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200810 return IRQ_NONE;
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200811 }
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200812
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530813 dsi_write_reg(dsidev, DSI_IRQSTATUS, irqstatus & ~DSI_IRQ_CHANNEL_MASK);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200814 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530815 dsi_read_reg(dsidev, DSI_IRQSTATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200816
817 for (i = 0; i < 4; ++i) {
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200818 if ((irqstatus & (1 << i)) == 0) {
819 vcstatus[i] = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200820 continue;
Tomi Valkeinenab83b142010-06-09 15:31:01 +0300821 }
822
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530823 vcstatus[i] = dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200824
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530825 dsi_write_reg(dsidev, DSI_VC_IRQSTATUS(i), vcstatus[i]);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200826 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530827 dsi_read_reg(dsidev, DSI_VC_IRQSTATUS(i));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200828 }
829
830 if (irqstatus & DSI_IRQ_COMPLEXIO_ERR) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530831 ciostatus = dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200832
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530833 dsi_write_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS, ciostatus);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200834 /* flush posted write */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530835 dsi_read_reg(dsidev, DSI_COMPLEXIO_IRQ_STATUS);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200836 } else {
837 ciostatus = 0;
838 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200839
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200840#ifdef DSI_CATCH_MISSING_TE
841 if (irqstatus & DSI_IRQ_TE_TRIGGER)
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530842 del_timer(&dsi->te_timer);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200843#endif
844
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200845 /* make a copy and unlock, so that isrs can unregister
846 * themselves */
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530847 memcpy(&dsi->isr_tables_copy, &dsi->isr_tables,
848 sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200849
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530850 spin_unlock(&dsi->irq_lock);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200851
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530852 dsi_handle_isrs(&dsi->isr_tables_copy, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200853
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530854 dsi_handle_irq_errors(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +0200855
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530856 dsi_collect_irq_stats(dsidev, irqstatus, vcstatus, ciostatus);
Tomi Valkeinen69b281a2011-03-02 14:44:27 +0200857
archit tanejaaffe3602011-02-23 08:41:03 +0000858 return IRQ_HANDLED;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200859}
860
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530861/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530862static void _omap_dsi_configure_irqs(struct platform_device *dsidev,
863 struct dsi_isr_data *isr_array,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200864 unsigned isr_array_size, u32 default_mask,
865 const struct dsi_reg enable_reg,
866 const struct dsi_reg status_reg)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200867{
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200868 struct dsi_isr_data *isr_data;
869 u32 mask;
870 u32 old_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200871 int i;
872
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200873 mask = default_mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200874
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200875 for (i = 0; i < isr_array_size; i++) {
876 isr_data = &isr_array[i];
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200877
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200878 if (isr_data->isr == NULL)
879 continue;
880
881 mask |= isr_data->mask;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200882 }
883
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530884 old_mask = dsi_read_reg(dsidev, enable_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200885 /* clear the irqstatus for newly enabled irqs */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530886 dsi_write_reg(dsidev, status_reg, (mask ^ old_mask) & mask);
887 dsi_write_reg(dsidev, enable_reg, mask);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200888
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200889 /* flush posted writes */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530890 dsi_read_reg(dsidev, enable_reg);
891 dsi_read_reg(dsidev, status_reg);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200892}
893
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530894/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530895static void _omap_dsi_set_irqs(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200896{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530897 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200898 u32 mask = DSI_IRQ_ERROR_MASK;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200899#ifdef DSI_CATCH_MISSING_TE
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200900 mask |= DSI_IRQ_TE_TRIGGER;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200901#endif
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530902 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table,
903 ARRAY_SIZE(dsi->isr_tables.isr_table), mask,
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200904 DSI_IRQENABLE, DSI_IRQSTATUS);
905}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200906
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530907/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530908static void _omap_dsi_set_irqs_vc(struct platform_device *dsidev, int vc)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200909{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530910 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
911
912 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_vc[vc],
913 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[vc]),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200914 DSI_VC_IRQ_ERROR_MASK,
915 DSI_VC_IRQENABLE(vc), DSI_VC_IRQSTATUS(vc));
916}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +0200917
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530918/* dsi->irq_lock has to be locked by the caller */
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530919static void _omap_dsi_set_irqs_cio(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200920{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530921 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
922
923 _omap_dsi_configure_irqs(dsidev, dsi->isr_tables.isr_table_cio,
924 ARRAY_SIZE(dsi->isr_tables.isr_table_cio),
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200925 DSI_CIO_IRQ_ERROR_MASK,
926 DSI_COMPLEXIO_IRQ_ENABLE, DSI_COMPLEXIO_IRQ_STATUS);
927}
928
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530929static void _dsi_initialize_irq(struct platform_device *dsidev)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200930{
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530931 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200932 unsigned long flags;
933 int vc;
934
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530935 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200936
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530937 memset(&dsi->isr_tables, 0, sizeof(dsi->isr_tables));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200938
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530939 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200940 for (vc = 0; vc < 4; ++vc)
Archit Tanejaa72b64b2011-05-12 17:26:26 +0530941 _omap_dsi_set_irqs_vc(dsidev, vc);
942 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200943
Archit Tanejaf1da39d2011-05-12 17:26:27 +0530944 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +0200945}
946
947static int _dsi_register_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
948 struct dsi_isr_data *isr_array, unsigned isr_array_size)
949{
950 struct dsi_isr_data *isr_data;
951 int free_idx;
952 int i;
953
954 BUG_ON(isr == NULL);
955
956 /* check for duplicate entry and find a free slot */
957 free_idx = -1;
958 for (i = 0; i < isr_array_size; i++) {
959 isr_data = &isr_array[i];
960
961 if (isr_data->isr == isr && isr_data->arg == arg &&
962 isr_data->mask == mask) {
963 return -EINVAL;
964 }
965
966 if (isr_data->isr == NULL && free_idx == -1)
967 free_idx = i;
968 }
969
970 if (free_idx == -1)
971 return -EBUSY;
972
973 isr_data = &isr_array[free_idx];
974 isr_data->isr = isr;
975 isr_data->arg = arg;
976 isr_data->mask = mask;
977
978 return 0;
979}
980
981static int _dsi_unregister_isr(omap_dsi_isr_t isr, void *arg, u32 mask,
982 struct dsi_isr_data *isr_array, unsigned isr_array_size)
983{
984 struct dsi_isr_data *isr_data;
985 int i;
986
987 for (i = 0; i < isr_array_size; i++) {
988 isr_data = &isr_array[i];
989 if (isr_data->isr != isr || isr_data->arg != arg ||
990 isr_data->mask != mask)
991 continue;
992
993 isr_data->isr = NULL;
994 isr_data->arg = NULL;
995 isr_data->mask = 0;
996
997 return 0;
998 }
999
1000 return -EINVAL;
1001}
1002
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301003static int dsi_register_isr(struct platform_device *dsidev, omap_dsi_isr_t isr,
1004 void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001005{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301006 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001007 unsigned long flags;
1008 int r;
1009
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301010 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001011
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301012 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1013 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001014
1015 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301016 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001017
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301018 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001019
1020 return r;
1021}
1022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301023static int dsi_unregister_isr(struct platform_device *dsidev,
1024 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001025{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301026 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001027 unsigned long flags;
1028 int r;
1029
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301030 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301032 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table,
1033 ARRAY_SIZE(dsi->isr_tables.isr_table));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001034
1035 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301036 _omap_dsi_set_irqs(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001037
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301038 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001039
1040 return r;
1041}
1042
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301043static int dsi_register_isr_vc(struct platform_device *dsidev, int channel,
1044 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001045{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301046 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001047 unsigned long flags;
1048 int r;
1049
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301050 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001051
1052 r = _dsi_register_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301053 dsi->isr_tables.isr_table_vc[channel],
1054 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001055
1056 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301057 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001058
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301059 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001060
1061 return r;
1062}
1063
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301064static int dsi_unregister_isr_vc(struct platform_device *dsidev, int channel,
1065 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001066{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301067 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001068 unsigned long flags;
1069 int r;
1070
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301071 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001072
1073 r = _dsi_unregister_isr(isr, arg, mask,
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301074 dsi->isr_tables.isr_table_vc[channel],
1075 ARRAY_SIZE(dsi->isr_tables.isr_table_vc[channel]));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001076
1077 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301078 _omap_dsi_set_irqs_vc(dsidev, channel);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001079
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301080 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001081
1082 return r;
1083}
1084
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301085static int dsi_register_isr_cio(struct platform_device *dsidev,
1086 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001087{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301088 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001089 unsigned long flags;
1090 int r;
1091
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301092 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001093
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301094 r = _dsi_register_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1095 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001096
1097 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301098 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001099
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301100 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001101
1102 return r;
1103}
1104
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301105static int dsi_unregister_isr_cio(struct platform_device *dsidev,
1106 omap_dsi_isr_t isr, void *arg, u32 mask)
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001107{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301108 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001109 unsigned long flags;
1110 int r;
1111
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301112 spin_lock_irqsave(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001113
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301114 r = _dsi_unregister_isr(isr, arg, mask, dsi->isr_tables.isr_table_cio,
1115 ARRAY_SIZE(dsi->isr_tables.isr_table_cio));
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001116
1117 if (r == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301118 _omap_dsi_set_irqs_cio(dsidev);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001119
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301120 spin_unlock_irqrestore(&dsi->irq_lock, flags);
Tomi Valkeinen4ae2ddd2011-03-02 14:47:04 +02001121
1122 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001123}
1124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301125static u32 dsi_get_errors(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001126{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301127 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001128 unsigned long flags;
1129 u32 e;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301130 spin_lock_irqsave(&dsi->errors_lock, flags);
1131 e = dsi->errors;
1132 dsi->errors = 0;
1133 spin_unlock_irqrestore(&dsi->errors_lock, flags);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001134 return e;
1135}
1136
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001137int dsi_runtime_get(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001138{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001139 int r;
1140 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1141
1142 DSSDBG("dsi_runtime_get\n");
1143
1144 r = pm_runtime_get_sync(&dsi->pdev->dev);
1145 WARN_ON(r < 0);
1146 return r < 0 ? r : 0;
1147}
1148
1149void dsi_runtime_put(struct platform_device *dsidev)
1150{
1151 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1152 int r;
1153
1154 DSSDBG("dsi_runtime_put\n");
1155
Tomi Valkeinen0eaf9f52012-01-23 13:23:08 +02001156 r = pm_runtime_put_sync(&dsi->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +03001157 WARN_ON(r < 0 && r != -ENOSYS);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001158}
1159
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001160static int dsi_regulator_init(struct platform_device *dsidev)
1161{
1162 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1163 struct regulator *vdds_dsi;
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001164 int r;
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001165
1166 if (dsi->vdds_dsi_reg != NULL)
1167 return 0;
1168
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001169 vdds_dsi = devm_regulator_get(&dsi->pdev->dev, "vdd");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001170
1171 if (IS_ERR(vdds_dsi)) {
Tomi Valkeinen40359a92013-12-19 16:15:34 +02001172 if (PTR_ERR(vdds_dsi) != -EPROBE_DEFER)
Tomi Valkeinen931d4bd2013-06-10 14:05:10 +03001173 DSSERR("can't get DSI VDD regulator\n");
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001174 return PTR_ERR(vdds_dsi);
1175 }
1176
Tomi Valkeinen02b7a322014-03-13 14:33:03 +02001177 if (regulator_can_change_voltage(vdds_dsi)) {
1178 r = regulator_set_voltage(vdds_dsi, 1800000, 1800000);
1179 if (r) {
1180 devm_regulator_put(vdds_dsi);
1181 DSSERR("can't set the DSI regulator voltage\n");
1182 return r;
1183 }
1184 }
1185
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001186 dsi->vdds_dsi_reg = vdds_dsi;
1187
1188 return 0;
1189}
1190
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001191/* source clock for DSI PLL. this could also be PCLKFREE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301192static inline void dsi_enable_pll_clock(struct platform_device *dsidev,
1193 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001194{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1196
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001197 if (enable)
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301198 clk_prepare_enable(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001199 else
Rajendra Nayakf11766d2012-06-27 14:21:26 +05301200 clk_disable_unprepare(dsi->sys_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001201
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301202 if (enable && dsi->pll_locked) {
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301203 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001204 DSSERR("cannot lock PLL when enabling clocks\n");
1205 }
1206}
1207
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301208static void _dsi_print_reset_status(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001209{
1210 u32 l;
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001211 int b0, b1, b2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001212
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001213 /* A dummy read using the SCP interface to any DSIPHY register is
1214 * required after DSIPHY reset to complete the reset of the DSI complex
1215 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301216 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001217
Tomi Valkeinenc335cbf2010-10-07 13:27:42 +03001218 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC)) {
1219 b0 = 28;
1220 b1 = 27;
1221 b2 = 26;
1222 } else {
1223 b0 = 24;
1224 b1 = 25;
1225 b2 = 26;
1226 }
1227
Chandrabhanu Mahapatraf30be7d2012-09-29 12:33:05 +05301228#define DSI_FLD_GET(fld, start, end)\
1229 FLD_GET(dsi_read_reg(dsidev, DSI_##fld), start, end)
1230
1231 pr_debug("DSI resets: PLL (%d) CIO (%d) PHY (%x%x%x, %d, %d, %d)\n",
1232 DSI_FLD_GET(PLL_STATUS, 0, 0),
1233 DSI_FLD_GET(COMPLEXIO_CFG1, 29, 29),
1234 DSI_FLD_GET(DSIPHY_CFG5, b0, b0),
1235 DSI_FLD_GET(DSIPHY_CFG5, b1, b1),
1236 DSI_FLD_GET(DSIPHY_CFG5, b2, b2),
1237 DSI_FLD_GET(DSIPHY_CFG5, 29, 29),
1238 DSI_FLD_GET(DSIPHY_CFG5, 30, 30),
1239 DSI_FLD_GET(DSIPHY_CFG5, 31, 31));
1240
1241#undef DSI_FLD_GET
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001242}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001243
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301244static inline int dsi_if_enable(struct platform_device *dsidev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001245{
1246 DSSDBG("dsi_if_enable(%d)\n", enable);
1247
1248 enable = enable ? 1 : 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301249 REG_FLD_MOD(dsidev, DSI_CTRL, enable, 0, 0); /* IF_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001250
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301251 if (wait_for_bit_change(dsidev, DSI_CTRL, 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001252 DSSERR("Failed to set dsi_if_enable to %d\n", enable);
1253 return -EIO;
1254 }
1255
1256 return 0;
1257}
1258
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301259unsigned long dsi_get_pll_hsdiv_dispc_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001260{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301261 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1262
1263 return dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001264}
1265
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301266static unsigned long dsi_get_pll_hsdiv_dsi_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001267{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301268 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1269
1270 return dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001271}
1272
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301273static unsigned long dsi_get_txbyteclkhs(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001274{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301275 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1276
1277 return dsi->current_cinfo.clkin4ddr / 16;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001278}
1279
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301280static unsigned long dsi_fclk_rate(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001281{
1282 unsigned long r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001283 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001284
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001285 if (dss_get_dsi_clk_source(dsi->module_id) == OMAP_DSS_CLK_SRC_FCK) {
Archit Taneja1bb47832011-02-24 14:17:30 +05301286 /* DSI FCLK source is DSS_CLK_FCK */
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001287 r = clk_get_rate(dsi->dss_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001288 } else {
Archit Taneja1bb47832011-02-24 14:17:30 +05301289 /* DSI FCLK source is dsi_pll_hsdiv_dsi_clk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301290 r = dsi_get_pll_hsdiv_dsi_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001291 }
1292
1293 return r;
1294}
1295
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001296static int dsi_lp_clock_calc(struct dsi_clock_info *cinfo,
1297 unsigned long lp_clk_min, unsigned long lp_clk_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001298{
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001299 unsigned long dsi_fclk = cinfo->dsi_pll_hsdiv_dsi_clk;
1300 unsigned lp_clk_div;
1301 unsigned long lp_clk;
1302
1303 lp_clk_div = DIV_ROUND_UP(dsi_fclk, lp_clk_max * 2);
1304 lp_clk = dsi_fclk / 2 / lp_clk_div;
1305
1306 if (lp_clk < lp_clk_min || lp_clk > lp_clk_max)
1307 return -EINVAL;
1308
1309 cinfo->lp_clk_div = lp_clk_div;
1310 cinfo->lp_clk = lp_clk;
1311
1312 return 0;
1313}
1314
Tomi Valkeinen57612172012-11-27 17:32:36 +02001315static int dsi_set_lp_clk_divisor(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001316{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001318 unsigned long dsi_fclk;
1319 unsigned lp_clk_div;
1320 unsigned long lp_clk;
1321
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02001322 lp_clk_div = dsi->user_dsi_cinfo.lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001323
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301324 if (lp_clk_div == 0 || lp_clk_div > dsi->lpdiv_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001325 return -EINVAL;
1326
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301327 dsi_fclk = dsi_fclk_rate(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001328
1329 lp_clk = dsi_fclk / 2 / lp_clk_div;
1330
1331 DSSDBG("LP_CLK_DIV %u, LP_CLK %lu\n", lp_clk_div, lp_clk);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301332 dsi->current_cinfo.lp_clk = lp_clk;
1333 dsi->current_cinfo.lp_clk_div = lp_clk_div;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001334
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301335 /* LP_CLK_DIVISOR */
1336 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, lp_clk_div, 12, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001337
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301338 /* LP_RX_SYNCHRO_ENABLE */
1339 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, dsi_fclk > 30000000 ? 1 : 0, 21, 21);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001340
1341 return 0;
1342}
1343
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301344static void dsi_enable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001345{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301346 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1347
1348 if (dsi->scp_clk_refcount++ == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301349 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001350}
1351
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301352static void dsi_disable_scp_clk(struct platform_device *dsidev)
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001353{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301354 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1355
1356 WARN_ON(dsi->scp_clk_refcount == 0);
1357 if (--dsi->scp_clk_refcount == 0)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301358 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 14, 14); /* CIO_CLK_ICG */
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001359}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001360
1361enum dsi_pll_power_state {
1362 DSI_PLL_POWER_OFF = 0x0,
1363 DSI_PLL_POWER_ON_HSCLK = 0x1,
1364 DSI_PLL_POWER_ON_ALL = 0x2,
1365 DSI_PLL_POWER_ON_DIV = 0x3,
1366};
1367
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301368static int dsi_pll_power(struct platform_device *dsidev,
1369 enum dsi_pll_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001370{
1371 int t = 0;
1372
Tomi Valkeinenc94dfe052011-04-15 10:42:59 +03001373 /* DSI-PLL power command 0x3 is not working */
1374 if (dss_has_feature(FEAT_DSI_PLL_PWR_BUG) &&
1375 state == DSI_PLL_POWER_ON_DIV)
1376 state = DSI_PLL_POWER_ON_ALL;
1377
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301378 /* PLL_PWR_CMD */
1379 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, state, 31, 30);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001380
1381 /* PLL_PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301382 while (FLD_GET(dsi_read_reg(dsidev, DSI_CLK_CTRL), 29, 28) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001383 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001384 DSSERR("Failed to set DSI PLL power mode to %d\n",
1385 state);
1386 return -ENODEV;
1387 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02001388 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001389 }
1390
1391 return 0;
1392}
1393
Tomi Valkeinen72658f02013-03-05 16:39:00 +02001394unsigned long dsi_get_pll_clkin(struct platform_device *dsidev)
1395{
1396 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1397 return clk_get_rate(dsi->sys_clk);
1398}
1399
1400bool dsi_hsdiv_calc(struct platform_device *dsidev, unsigned long pll,
1401 unsigned long out_min, dsi_hsdiv_calc_func func, void *data)
1402{
1403 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1404 int regm, regm_start, regm_stop;
1405 unsigned long out_max;
1406 unsigned long out;
1407
1408 out_min = out_min ? out_min : 1;
1409 out_max = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
1410
1411 regm_start = max(DIV_ROUND_UP(pll, out_max), 1ul);
1412 regm_stop = min(pll / out_min, dsi->regm_dispc_max);
1413
1414 for (regm = regm_start; regm <= regm_stop; ++regm) {
1415 out = pll / regm;
1416
1417 if (func(regm, out, data))
1418 return true;
1419 }
1420
1421 return false;
1422}
1423
1424bool dsi_pll_calc(struct platform_device *dsidev, unsigned long clkin,
1425 unsigned long pll_min, unsigned long pll_max,
1426 dsi_pll_calc_func func, void *data)
1427{
1428 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1429 int regn, regn_start, regn_stop;
1430 int regm, regm_start, regm_stop;
1431 unsigned long fint, pll;
1432 const unsigned long pll_hw_max = 1800000000;
1433 unsigned long fint_hw_min, fint_hw_max;
1434
1435 fint_hw_min = dsi->fint_min;
1436 fint_hw_max = dsi->fint_max;
1437
1438 regn_start = max(DIV_ROUND_UP(clkin, fint_hw_max), 1ul);
1439 regn_stop = min(clkin / fint_hw_min, dsi->regn_max);
1440
1441 pll_max = pll_max ? pll_max : ULONG_MAX;
1442
1443 for (regn = regn_start; regn <= regn_stop; ++regn) {
1444 fint = clkin / regn;
1445
1446 regm_start = max(DIV_ROUND_UP(DIV_ROUND_UP(pll_min, fint), 2),
1447 1ul);
1448 regm_stop = min3(pll_max / fint / 2,
1449 pll_hw_max / fint / 2,
1450 dsi->regm_max);
1451
1452 for (regm = regm_start; regm <= regm_stop; ++regm) {
1453 pll = 2 * regm * fint;
1454
1455 if (func(regn, regm, fint, pll, data))
1456 return true;
1457 }
1458 }
1459
1460 return false;
1461}
1462
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001463/* calculate clock rates using dividers in cinfo */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001464static int dsi_calc_clock_rates(struct platform_device *dsidev,
Sumit Semwalff1b2cd2010-12-02 11:27:11 +00001465 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001466{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301467 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1468
1469 if (cinfo->regn == 0 || cinfo->regn > dsi->regn_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001470 return -EINVAL;
1471
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301472 if (cinfo->regm == 0 || cinfo->regm > dsi->regm_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001473 return -EINVAL;
1474
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301475 if (cinfo->regm_dispc > dsi->regm_dispc_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001476 return -EINVAL;
1477
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301478 if (cinfo->regm_dsi > dsi->regm_dsi_max)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001479 return -EINVAL;
1480
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001481 cinfo->clkin = clk_get_rate(dsi->sys_clk);
1482 cinfo->fint = cinfo->clkin / cinfo->regn;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001483
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301484 if (cinfo->fint > dsi->fint_max || cinfo->fint < dsi->fint_min)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001485 return -EINVAL;
1486
1487 cinfo->clkin4ddr = 2 * cinfo->regm * cinfo->fint;
1488
1489 if (cinfo->clkin4ddr > 1800 * 1000 * 1000)
1490 return -EINVAL;
1491
Archit Taneja1bb47832011-02-24 14:17:30 +05301492 if (cinfo->regm_dispc > 0)
1493 cinfo->dsi_pll_hsdiv_dispc_clk =
1494 cinfo->clkin4ddr / cinfo->regm_dispc;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001495 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301496 cinfo->dsi_pll_hsdiv_dispc_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001497
Archit Taneja1bb47832011-02-24 14:17:30 +05301498 if (cinfo->regm_dsi > 0)
1499 cinfo->dsi_pll_hsdiv_dsi_clk =
1500 cinfo->clkin4ddr / cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001501 else
Archit Taneja1bb47832011-02-24 14:17:30 +05301502 cinfo->dsi_pll_hsdiv_dsi_clk = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001503
1504 return 0;
1505}
1506
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02001507static void dsi_pll_calc_dsi_fck(struct dsi_clock_info *cinfo)
Tomi Valkeinend66b1582012-09-24 15:15:06 +03001508{
1509 unsigned long max_dsi_fck;
1510
1511 max_dsi_fck = dss_feat_get_param_max(FEAT_PARAM_DSI_FCK);
1512
1513 cinfo->regm_dsi = DIV_ROUND_UP(cinfo->clkin4ddr, max_dsi_fck);
1514 cinfo->dsi_pll_hsdiv_dsi_clk = cinfo->clkin4ddr / cinfo->regm_dsi;
1515}
1516
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301517int dsi_pll_set_clock_div(struct platform_device *dsidev,
1518 struct dsi_clock_info *cinfo)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001519{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301520 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001521 int r = 0;
1522 u32 l;
Archit Taneja9613c022011-03-22 06:33:36 -05001523 int f = 0;
Taneja, Archit49641112011-03-14 23:28:23 -05001524 u8 regn_start, regn_end, regm_start, regm_end;
1525 u8 regm_dispc_start, regm_dispc_end, regm_dsi_start, regm_dsi_end;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001526
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05301527 DSSDBG("DSI PLL clock config starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001528
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001529 dsi->current_cinfo.clkin = cinfo->clkin;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301530 dsi->current_cinfo.fint = cinfo->fint;
1531 dsi->current_cinfo.clkin4ddr = cinfo->clkin4ddr;
1532 dsi->current_cinfo.dsi_pll_hsdiv_dispc_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301533 cinfo->dsi_pll_hsdiv_dispc_clk;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301534 dsi->current_cinfo.dsi_pll_hsdiv_dsi_clk =
Archit Taneja1bb47832011-02-24 14:17:30 +05301535 cinfo->dsi_pll_hsdiv_dsi_clk;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001536
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301537 dsi->current_cinfo.regn = cinfo->regn;
1538 dsi->current_cinfo.regm = cinfo->regm;
1539 dsi->current_cinfo.regm_dispc = cinfo->regm_dispc;
1540 dsi->current_cinfo.regm_dsi = cinfo->regm_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001541
1542 DSSDBG("DSI Fint %ld\n", cinfo->fint);
1543
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001544 DSSDBG("clkin rate %ld\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001545
1546 /* DSIPHY == CLKIN4DDR */
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001547 DSSDBG("CLKIN4DDR = 2 * %d / %d * %lu = %lu\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001548 cinfo->regm,
1549 cinfo->regn,
1550 cinfo->clkin,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001551 cinfo->clkin4ddr);
1552
1553 DSSDBG("Data rate on 1 DSI lane %ld Mbps\n",
1554 cinfo->clkin4ddr / 1000 / 1000 / 2);
1555
1556 DSSDBG("Clock lane freq %ld Hz\n", cinfo->clkin4ddr / 4);
1557
Archit Taneja1bb47832011-02-24 14:17:30 +05301558 DSSDBG("regm_dispc = %d, %s (%s) = %lu\n", cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301559 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
1560 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301561 cinfo->dsi_pll_hsdiv_dispc_clk);
1562 DSSDBG("regm_dsi = %d, %s (%s) = %lu\n", cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301563 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
1564 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301565 cinfo->dsi_pll_hsdiv_dsi_clk);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001566
Taneja, Archit49641112011-03-14 23:28:23 -05001567 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGN, &regn_start, &regn_end);
1568 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM, &regm_start, &regm_end);
1569 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DISPC, &regm_dispc_start,
1570 &regm_dispc_end);
1571 dss_feat_get_reg_field(FEAT_REG_DSIPLL_REGM_DSI, &regm_dsi_start,
1572 &regm_dsi_end);
1573
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301574 /* DSI_PLL_AUTOMODE = manual */
1575 REG_FLD_MOD(dsidev, DSI_PLL_CONTROL, 0, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301577 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001578 l = FLD_MOD(l, 1, 0, 0); /* DSI_PLL_STOPMODE */
Taneja, Archit49641112011-03-14 23:28:23 -05001579 /* DSI_PLL_REGN */
1580 l = FLD_MOD(l, cinfo->regn - 1, regn_start, regn_end);
1581 /* DSI_PLL_REGM */
1582 l = FLD_MOD(l, cinfo->regm, regm_start, regm_end);
1583 /* DSI_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301584 l = FLD_MOD(l, cinfo->regm_dispc > 0 ? cinfo->regm_dispc - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001585 regm_dispc_start, regm_dispc_end);
1586 /* DSIPROTO_CLOCK_DIV */
Archit Taneja1bb47832011-02-24 14:17:30 +05301587 l = FLD_MOD(l, cinfo->regm_dsi > 0 ? cinfo->regm_dsi - 1 : 0,
Taneja, Archit49641112011-03-14 23:28:23 -05001588 regm_dsi_start, regm_dsi_end);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301589 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION1, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301591 BUG_ON(cinfo->fint < dsi->fint_min || cinfo->fint > dsi->fint_max);
Archit Taneja9613c022011-03-22 06:33:36 -05001592
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001593 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
1594
Archit Taneja9613c022011-03-22 06:33:36 -05001595 if (dss_has_feature(FEAT_DSI_PLL_FREQSEL)) {
1596 f = cinfo->fint < 1000000 ? 0x3 :
1597 cinfo->fint < 1250000 ? 0x4 :
1598 cinfo->fint < 1500000 ? 0x5 :
1599 cinfo->fint < 1750000 ? 0x6 :
1600 0x7;
Tomi Valkeinenf8ef3d62012-08-22 16:00:31 +03001601
1602 l = FLD_MOD(l, f, 4, 1); /* DSI_PLL_FREQSEL */
1603 } else if (dss_has_feature(FEAT_DSI_PLL_SELFREQDCO)) {
1604 f = cinfo->clkin4ddr < 1000000000 ? 0x2 : 0x4;
1605
1606 l = FLD_MOD(l, f, 4, 1); /* PLL_SELFREQDCO */
Archit Taneja9613c022011-03-22 06:33:36 -05001607 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001608
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001609 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1610 l = FLD_MOD(l, 0, 14, 14); /* DSIPHY_CLKINEN */
1611 l = FLD_MOD(l, 1, 20, 20); /* DSI_HSDIVBYPASS */
Tomi Valkeinen6d446102012-08-22 16:00:40 +03001612 if (dss_has_feature(FEAT_DSI_PLL_REFSEL))
1613 l = FLD_MOD(l, 3, 22, 21); /* REF_SYSCLK = sysclk */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301614 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001615
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301616 REG_FLD_MOD(dsidev, DSI_PLL_GO, 1, 0, 0); /* DSI_PLL_GO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001617
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301618 if (wait_for_bit_change(dsidev, DSI_PLL_GO, 0, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001619 DSSERR("dsi pll go bit not going down.\n");
1620 r = -EIO;
1621 goto err;
1622 }
1623
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301624 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 1, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001625 DSSERR("cannot lock PLL\n");
1626 r = -EIO;
1627 goto err;
1628 }
1629
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301630 dsi->pll_locked = 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001631
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301632 l = dsi_read_reg(dsidev, DSI_PLL_CONFIGURATION2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001633 l = FLD_MOD(l, 0, 0, 0); /* DSI_PLL_IDLE */
1634 l = FLD_MOD(l, 0, 5, 5); /* DSI_PLL_PLLLPMODE */
1635 l = FLD_MOD(l, 0, 6, 6); /* DSI_PLL_LOWCURRSTBY */
1636 l = FLD_MOD(l, 0, 7, 7); /* DSI_PLL_TIGHTPHASELOCK */
1637 l = FLD_MOD(l, 0, 8, 8); /* DSI_PLL_DRIFTGUARDEN */
1638 l = FLD_MOD(l, 0, 10, 9); /* DSI_PLL_LOCKSEL */
1639 l = FLD_MOD(l, 1, 13, 13); /* DSI_PLL_REFEN */
1640 l = FLD_MOD(l, 1, 14, 14); /* DSIPHY_CLKINEN */
1641 l = FLD_MOD(l, 0, 15, 15); /* DSI_BYPASSEN */
1642 l = FLD_MOD(l, 1, 16, 16); /* DSS_CLOCK_EN */
1643 l = FLD_MOD(l, 0, 17, 17); /* DSS_CLOCK_PWDN */
1644 l = FLD_MOD(l, 1, 18, 18); /* DSI_PROTO_CLOCK_EN */
1645 l = FLD_MOD(l, 0, 19, 19); /* DSI_PROTO_CLOCK_PWDN */
1646 l = FLD_MOD(l, 0, 20, 20); /* DSI_HSDIVBYPASS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301647 dsi_write_reg(dsidev, DSI_PLL_CONFIGURATION2, l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001648
1649 DSSDBG("PLL config done\n");
1650err:
1651 return r;
1652}
1653
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301654int dsi_pll_init(struct platform_device *dsidev, bool enable_hsclk,
1655 bool enable_hsdiv)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001656{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301657 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001658 int r = 0;
1659 enum dsi_pll_power_state pwstate;
1660
1661 DSSDBG("PLL init\n");
1662
Tomi Valkeinen7a987862012-10-12 16:27:28 +03001663 /*
1664 * It seems that on many OMAPs we need to enable both to have a
1665 * functional HSDivider.
1666 */
1667 enable_hsclk = enable_hsdiv = true;
1668
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03001669 r = dsi_regulator_init(dsidev);
1670 if (r)
1671 return r;
Tomi Valkeinenf2988ab2011-03-02 10:06:48 +02001672
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301673 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001674 /*
1675 * Note: SCP CLK is not required on OMAP3, but it is required on OMAP4.
1676 */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301677 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001678
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301679 if (!dsi->vdds_dsi_enabled) {
1680 r = regulator_enable(dsi->vdds_dsi_reg);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001681 if (r)
1682 goto err0;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301683 dsi->vdds_dsi_enabled = true;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001684 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001685
1686 /* XXX PLL does not come out of reset without this... */
1687 dispc_pck_free_enable(1);
1688
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301689 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 0, 1) != 1) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001690 DSSERR("PLL not coming out of reset.\n");
1691 r = -ENODEV;
Ville Syrjälä481dfa02010-04-22 22:50:04 +02001692 dispc_pck_free_enable(0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001693 goto err1;
1694 }
1695
1696 /* XXX ... but if left on, we get problems when planes do not
1697 * fill the whole display. No idea about this */
1698 dispc_pck_free_enable(0);
1699
1700 if (enable_hsclk && enable_hsdiv)
1701 pwstate = DSI_PLL_POWER_ON_ALL;
1702 else if (enable_hsclk)
1703 pwstate = DSI_PLL_POWER_ON_HSCLK;
1704 else if (enable_hsdiv)
1705 pwstate = DSI_PLL_POWER_ON_DIV;
1706 else
1707 pwstate = DSI_PLL_POWER_OFF;
1708
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301709 r = dsi_pll_power(dsidev, pwstate);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001710
1711 if (r)
1712 goto err1;
1713
1714 DSSDBG("PLL init done\n");
1715
1716 return 0;
1717err1:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301718 if (dsi->vdds_dsi_enabled) {
1719 regulator_disable(dsi->vdds_dsi_reg);
1720 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001721 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001722err0:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301723 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301724 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001725 return r;
1726}
1727
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301728void dsi_pll_uninit(struct platform_device *dsidev, bool disconnect_lanes)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001729{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301730 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1731
1732 dsi->pll_locked = 0;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301733 dsi_pll_power(dsidev, DSI_PLL_POWER_OFF);
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001734 if (disconnect_lanes) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301735 WARN_ON(!dsi->vdds_dsi_enabled);
1736 regulator_disable(dsi->vdds_dsi_reg);
1737 dsi->vdds_dsi_enabled = false;
Tomi Valkeinen2a89dc12010-07-30 12:39:34 +03001738 }
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001739
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301740 dsi_disable_scp_clk(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301741 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen24c1ae42011-04-13 17:12:52 +03001742
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001743 DSSDBG("PLL uninit done\n");
1744}
1745
Archit Taneja5a8b5722011-05-12 17:26:29 +05301746static void dsi_dump_dsidev_clocks(struct platform_device *dsidev,
1747 struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001748{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301749 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
1750 struct dsi_clock_info *cinfo = &dsi->current_cinfo;
Archit Taneja89a35e52011-04-12 13:52:23 +05301751 enum omap_dss_clk_source dispc_clk_src, dsi_clk_src;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001752 int dsi_module = dsi->module_id;
Archit Taneja067a57e2011-03-02 11:57:25 +05301753
1754 dispc_clk_src = dss_get_dispc_clk_source();
Archit Taneja5a8b5722011-05-12 17:26:29 +05301755 dsi_clk_src = dss_get_dsi_clk_source(dsi_module);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001756
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001757 if (dsi_runtime_get(dsidev))
1758 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001759
Archit Taneja5a8b5722011-05-12 17:26:29 +05301760 seq_printf(s, "- DSI%d PLL -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001761
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02001762 seq_printf(s, "dsi pll clkin\t%lu\n", cinfo->clkin);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001763
1764 seq_printf(s, "Fint\t\t%-16luregn %u\n", cinfo->fint, cinfo->regn);
1765
1766 seq_printf(s, "CLKIN4DDR\t%-16luregm %u\n",
1767 cinfo->clkin4ddr, cinfo->regm);
1768
Archit Taneja84309f12011-12-12 11:47:41 +05301769 seq_printf(s, "DSI_PLL_HSDIV_DISPC (%s)\t%-16luregm_dispc %u\t(%s)\n",
1770 dss_feat_get_clk_source_name(dsi_module == 0 ?
1771 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
1772 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC),
Archit Taneja1bb47832011-02-24 14:17:30 +05301773 cinfo->dsi_pll_hsdiv_dispc_clk,
1774 cinfo->regm_dispc,
Archit Taneja89a35e52011-04-12 13:52:23 +05301775 dispc_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001776 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001777
Archit Taneja84309f12011-12-12 11:47:41 +05301778 seq_printf(s, "DSI_PLL_HSDIV_DSI (%s)\t%-16luregm_dsi %u\t(%s)\n",
1779 dss_feat_get_clk_source_name(dsi_module == 0 ?
1780 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
1781 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI),
Archit Taneja1bb47832011-02-24 14:17:30 +05301782 cinfo->dsi_pll_hsdiv_dsi_clk,
1783 cinfo->regm_dsi,
Archit Taneja89a35e52011-04-12 13:52:23 +05301784 dsi_clk_src == OMAP_DSS_CLK_SRC_FCK ?
Tomi Valkeinen63cf28a2010-02-23 17:40:00 +02001785 "off" : "on");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001786
Archit Taneja5a8b5722011-05-12 17:26:29 +05301787 seq_printf(s, "- DSI%d -\n", dsi_module + 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001788
Archit Taneja067a57e2011-03-02 11:57:25 +05301789 seq_printf(s, "dsi fclk source = %s (%s)\n",
1790 dss_get_generic_clk_source_name(dsi_clk_src),
1791 dss_feat_get_clk_source_name(dsi_clk_src));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001792
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301793 seq_printf(s, "DSI_FCLK\t%lu\n", dsi_fclk_rate(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001794
1795 seq_printf(s, "DDR_CLK\t\t%lu\n",
1796 cinfo->clkin4ddr / 4);
1797
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301798 seq_printf(s, "TxByteClkHS\t%lu\n", dsi_get_txbyteclkhs(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001799
1800 seq_printf(s, "LP_CLK\t\t%lu\n", cinfo->lp_clk);
1801
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001802 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001803}
1804
Archit Taneja5a8b5722011-05-12 17:26:29 +05301805void dsi_dump_clocks(struct seq_file *s)
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001806{
Archit Taneja5a8b5722011-05-12 17:26:29 +05301807 struct platform_device *dsidev;
1808 int i;
1809
1810 for (i = 0; i < MAX_NUM_DSI; i++) {
1811 dsidev = dsi_get_dsidev_from_id(i);
1812 if (dsidev)
1813 dsi_dump_dsidev_clocks(dsidev, s);
1814 }
1815}
1816
1817#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
1818static void dsi_dump_dsidev_irqs(struct platform_device *dsidev,
1819 struct seq_file *s)
1820{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301821 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001822 unsigned long flags;
1823 struct dsi_irq_stats stats;
1824
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301825 spin_lock_irqsave(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001826
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301827 stats = dsi->irq_stats;
1828 memset(&dsi->irq_stats, 0, sizeof(dsi->irq_stats));
1829 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001830
Archit Tanejaf1da39d2011-05-12 17:26:27 +05301831 spin_unlock_irqrestore(&dsi->irq_stats_lock, flags);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001832
1833 seq_printf(s, "period %u ms\n",
1834 jiffies_to_msecs(jiffies - stats.last_reset));
1835
1836 seq_printf(s, "irqs %d\n", stats.irq_count);
1837#define PIS(x) \
1838 seq_printf(s, "%-20s %10d\n", #x, stats.dsi_irqs[ffs(DSI_IRQ_##x)-1]);
1839
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02001840 seq_printf(s, "-- DSI%d interrupts --\n", dsi->module_id + 1);
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001841 PIS(VC0);
1842 PIS(VC1);
1843 PIS(VC2);
1844 PIS(VC3);
1845 PIS(WAKEUP);
1846 PIS(RESYNC);
1847 PIS(PLL_LOCK);
1848 PIS(PLL_UNLOCK);
1849 PIS(PLL_RECALL);
1850 PIS(COMPLEXIO_ERR);
1851 PIS(HS_TX_TIMEOUT);
1852 PIS(LP_RX_TIMEOUT);
1853 PIS(TE_TRIGGER);
1854 PIS(ACK_TRIGGER);
1855 PIS(SYNC_LOST);
1856 PIS(LDO_POWER_GOOD);
1857 PIS(TA_TIMEOUT);
1858#undef PIS
1859
1860#define PIS(x) \
1861 seq_printf(s, "%-20s %10d %10d %10d %10d\n", #x, \
1862 stats.vc_irqs[0][ffs(DSI_VC_IRQ_##x)-1], \
1863 stats.vc_irqs[1][ffs(DSI_VC_IRQ_##x)-1], \
1864 stats.vc_irqs[2][ffs(DSI_VC_IRQ_##x)-1], \
1865 stats.vc_irqs[3][ffs(DSI_VC_IRQ_##x)-1]);
1866
1867 seq_printf(s, "-- VC interrupts --\n");
1868 PIS(CS);
1869 PIS(ECC_CORR);
1870 PIS(PACKET_SENT);
1871 PIS(FIFO_TX_OVF);
1872 PIS(FIFO_RX_OVF);
1873 PIS(BTA);
1874 PIS(ECC_NO_CORR);
1875 PIS(FIFO_TX_UDF);
1876 PIS(PP_BUSY_CHANGE);
1877#undef PIS
1878
1879#define PIS(x) \
1880 seq_printf(s, "%-20s %10d\n", #x, \
1881 stats.cio_irqs[ffs(DSI_CIO_IRQ_##x)-1]);
1882
1883 seq_printf(s, "-- CIO interrupts --\n");
1884 PIS(ERRSYNCESC1);
1885 PIS(ERRSYNCESC2);
1886 PIS(ERRSYNCESC3);
1887 PIS(ERRESC1);
1888 PIS(ERRESC2);
1889 PIS(ERRESC3);
1890 PIS(ERRCONTROL1);
1891 PIS(ERRCONTROL2);
1892 PIS(ERRCONTROL3);
1893 PIS(STATEULPS1);
1894 PIS(STATEULPS2);
1895 PIS(STATEULPS3);
1896 PIS(ERRCONTENTIONLP0_1);
1897 PIS(ERRCONTENTIONLP1_1);
1898 PIS(ERRCONTENTIONLP0_2);
1899 PIS(ERRCONTENTIONLP1_2);
1900 PIS(ERRCONTENTIONLP0_3);
1901 PIS(ERRCONTENTIONLP1_3);
1902 PIS(ULPSACTIVENOT_ALL0);
1903 PIS(ULPSACTIVENOT_ALL1);
1904#undef PIS
1905}
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02001906
Archit Taneja5a8b5722011-05-12 17:26:29 +05301907static void dsi1_dump_irqs(struct seq_file *s)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001908{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301909 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
1910
Archit Taneja5a8b5722011-05-12 17:26:29 +05301911 dsi_dump_dsidev_irqs(dsidev, s);
1912}
1913
1914static void dsi2_dump_irqs(struct seq_file *s)
1915{
1916 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
1917
1918 dsi_dump_dsidev_irqs(dsidev, s);
1919}
Archit Taneja5a8b5722011-05-12 17:26:29 +05301920#endif
1921
1922static void dsi_dump_dsidev_regs(struct platform_device *dsidev,
1923 struct seq_file *s)
1924{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301925#define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dsi_read_reg(dsidev, r))
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001926
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001927 if (dsi_runtime_get(dsidev))
1928 return;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05301929 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02001930
1931 DUMPREG(DSI_REVISION);
1932 DUMPREG(DSI_SYSCONFIG);
1933 DUMPREG(DSI_SYSSTATUS);
1934 DUMPREG(DSI_IRQSTATUS);
1935 DUMPREG(DSI_IRQENABLE);
1936 DUMPREG(DSI_CTRL);
1937 DUMPREG(DSI_COMPLEXIO_CFG1);
1938 DUMPREG(DSI_COMPLEXIO_IRQ_STATUS);
1939 DUMPREG(DSI_COMPLEXIO_IRQ_ENABLE);
1940 DUMPREG(DSI_CLK_CTRL);
1941 DUMPREG(DSI_TIMING1);
1942 DUMPREG(DSI_TIMING2);
1943 DUMPREG(DSI_VM_TIMING1);
1944 DUMPREG(DSI_VM_TIMING2);
1945 DUMPREG(DSI_VM_TIMING3);
1946 DUMPREG(DSI_CLK_TIMING);
1947 DUMPREG(DSI_TX_FIFO_VC_SIZE);
1948 DUMPREG(DSI_RX_FIFO_VC_SIZE);
1949 DUMPREG(DSI_COMPLEXIO_CFG2);
1950 DUMPREG(DSI_RX_FIFO_VC_FULLNESS);
1951 DUMPREG(DSI_VM_TIMING4);
1952 DUMPREG(DSI_TX_FIFO_VC_EMPTINESS);
1953 DUMPREG(DSI_VM_TIMING5);
1954 DUMPREG(DSI_VM_TIMING6);
1955 DUMPREG(DSI_VM_TIMING7);
1956 DUMPREG(DSI_STOPCLK_TIMING);
1957
1958 DUMPREG(DSI_VC_CTRL(0));
1959 DUMPREG(DSI_VC_TE(0));
1960 DUMPREG(DSI_VC_LONG_PACKET_HEADER(0));
1961 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(0));
1962 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(0));
1963 DUMPREG(DSI_VC_IRQSTATUS(0));
1964 DUMPREG(DSI_VC_IRQENABLE(0));
1965
1966 DUMPREG(DSI_VC_CTRL(1));
1967 DUMPREG(DSI_VC_TE(1));
1968 DUMPREG(DSI_VC_LONG_PACKET_HEADER(1));
1969 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(1));
1970 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(1));
1971 DUMPREG(DSI_VC_IRQSTATUS(1));
1972 DUMPREG(DSI_VC_IRQENABLE(1));
1973
1974 DUMPREG(DSI_VC_CTRL(2));
1975 DUMPREG(DSI_VC_TE(2));
1976 DUMPREG(DSI_VC_LONG_PACKET_HEADER(2));
1977 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(2));
1978 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(2));
1979 DUMPREG(DSI_VC_IRQSTATUS(2));
1980 DUMPREG(DSI_VC_IRQENABLE(2));
1981
1982 DUMPREG(DSI_VC_CTRL(3));
1983 DUMPREG(DSI_VC_TE(3));
1984 DUMPREG(DSI_VC_LONG_PACKET_HEADER(3));
1985 DUMPREG(DSI_VC_LONG_PACKET_PAYLOAD(3));
1986 DUMPREG(DSI_VC_SHORT_PACKET_HEADER(3));
1987 DUMPREG(DSI_VC_IRQSTATUS(3));
1988 DUMPREG(DSI_VC_IRQENABLE(3));
1989
1990 DUMPREG(DSI_DSIPHY_CFG0);
1991 DUMPREG(DSI_DSIPHY_CFG1);
1992 DUMPREG(DSI_DSIPHY_CFG2);
1993 DUMPREG(DSI_DSIPHY_CFG5);
1994
1995 DUMPREG(DSI_PLL_CONTROL);
1996 DUMPREG(DSI_PLL_STATUS);
1997 DUMPREG(DSI_PLL_GO);
1998 DUMPREG(DSI_PLL_CONFIGURATION1);
1999 DUMPREG(DSI_PLL_CONFIGURATION2);
2000
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302001 dsi_disable_scp_clk(dsidev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03002002 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002003#undef DUMPREG
2004}
2005
Archit Taneja5a8b5722011-05-12 17:26:29 +05302006static void dsi1_dump_regs(struct seq_file *s)
2007{
2008 struct platform_device *dsidev = dsi_get_dsidev_from_id(0);
2009
2010 dsi_dump_dsidev_regs(dsidev, s);
2011}
2012
2013static void dsi2_dump_regs(struct seq_file *s)
2014{
2015 struct platform_device *dsidev = dsi_get_dsidev_from_id(1);
2016
2017 dsi_dump_dsidev_regs(dsidev, s);
2018}
2019
Tomi Valkeinencc5c1852010-10-06 15:18:13 +03002020enum dsi_cio_power_state {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002021 DSI_COMPLEXIO_POWER_OFF = 0x0,
2022 DSI_COMPLEXIO_POWER_ON = 0x1,
2023 DSI_COMPLEXIO_POWER_ULPS = 0x2,
2024};
2025
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302026static int dsi_cio_power(struct platform_device *dsidev,
2027 enum dsi_cio_power_state state)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002028{
2029 int t = 0;
2030
2031 /* PWR_CMD */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302032 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG1, state, 28, 27);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002033
2034 /* PWR_STATUS */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302035 while (FLD_GET(dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1),
2036 26, 25) != state) {
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002037 if (++t > 1000) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002038 DSSERR("failed to set complexio power state to "
2039 "%d\n", state);
2040 return -ENODEV;
2041 }
Tomi Valkeinen24be78b2010-01-07 14:19:48 +02002042 udelay(1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002043 }
2044
2045 return 0;
2046}
2047
Archit Taneja0c656222011-05-16 15:17:09 +05302048static unsigned dsi_get_line_buf_size(struct platform_device *dsidev)
2049{
2050 int val;
2051
2052 /* line buffer on OMAP3 is 1024 x 24bits */
2053 /* XXX: for some reason using full buffer size causes
2054 * considerable TX slowdown with update sizes that fill the
2055 * whole buffer */
2056 if (!dss_has_feature(FEAT_DSI_GNQ))
2057 return 1023 * 3;
2058
2059 val = REG_GET(dsidev, DSI_GNQ, 14, 12); /* VP1_LINE_BUFFER_SIZE */
2060
2061 switch (val) {
2062 case 1:
2063 return 512 * 3; /* 512x24 bits */
2064 case 2:
2065 return 682 * 3; /* 682x24 bits */
2066 case 3:
2067 return 853 * 3; /* 853x24 bits */
2068 case 4:
2069 return 1024 * 3; /* 1024x24 bits */
2070 case 5:
2071 return 1194 * 3; /* 1194x24 bits */
2072 case 6:
2073 return 1365 * 3; /* 1365x24 bits */
Tomi Valkeinen2ac80fb2012-08-22 16:00:47 +03002074 case 7:
2075 return 1920 * 3; /* 1920x24 bits */
Archit Taneja0c656222011-05-16 15:17:09 +05302076 default:
2077 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002078 return 0;
Archit Taneja0c656222011-05-16 15:17:09 +05302079 }
2080}
2081
Archit Taneja9e7e9372012-08-14 12:29:22 +05302082static int dsi_set_lane_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002083{
Tomi Valkeinen48368392011-10-13 11:22:39 +03002084 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2085 static const u8 offsets[] = { 0, 4, 8, 12, 16 };
2086 static const enum dsi_lane_function functions[] = {
2087 DSI_LANE_CLK,
2088 DSI_LANE_DATA1,
2089 DSI_LANE_DATA2,
2090 DSI_LANE_DATA3,
2091 DSI_LANE_DATA4,
2092 };
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002093 u32 r;
Tomi Valkeinen48368392011-10-13 11:22:39 +03002094 int i;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002095
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302096 r = dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG1);
Archit Taneja75d72472011-05-16 15:17:08 +05302097
Tomi Valkeinen48368392011-10-13 11:22:39 +03002098 for (i = 0; i < dsi->num_lanes_used; ++i) {
2099 unsigned offset = offsets[i];
2100 unsigned polarity, lane_number;
2101 unsigned t;
Archit Taneja75d72472011-05-16 15:17:08 +05302102
Tomi Valkeinen48368392011-10-13 11:22:39 +03002103 for (t = 0; t < dsi->num_lanes_supported; ++t)
2104 if (dsi->lanes[t].function == functions[i])
2105 break;
2106
2107 if (t == dsi->num_lanes_supported)
2108 return -EINVAL;
2109
2110 lane_number = t;
2111 polarity = dsi->lanes[t].polarity;
2112
2113 r = FLD_MOD(r, lane_number + 1, offset + 2, offset);
2114 r = FLD_MOD(r, polarity, offset + 3, offset + 3);
Archit Taneja75d72472011-05-16 15:17:08 +05302115 }
Tomi Valkeinen48368392011-10-13 11:22:39 +03002116
2117 /* clear the unused lanes */
2118 for (; i < dsi->num_lanes_supported; ++i) {
2119 unsigned offset = offsets[i];
2120
2121 r = FLD_MOD(r, 0, offset + 2, offset);
2122 r = FLD_MOD(r, 0, offset + 3, offset + 3);
2123 }
2124
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302125 dsi_write_reg(dsidev, DSI_COMPLEXIO_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002126
Tomi Valkeinen48368392011-10-13 11:22:39 +03002127 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002128}
2129
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302130static inline unsigned ns2ddr(struct platform_device *dsidev, unsigned ns)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002131{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302132 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2133
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002134 /* convert time in ns to ddr ticks, rounding up */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302135 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002136 return (ns * (ddr_clk / 1000 / 1000) + 999) / 1000;
2137}
2138
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302139static inline unsigned ddr2ns(struct platform_device *dsidev, unsigned ddr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002140{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302141 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2142
2143 unsigned long ddr_clk = dsi->current_cinfo.clkin4ddr / 4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002144 return ddr * 1000 * 1000 / (ddr_clk / 1000);
2145}
2146
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302147static void dsi_cio_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002148{
2149 u32 r;
2150 u32 ths_prepare, ths_prepare_ths_zero, ths_trail, ths_exit;
2151 u32 tlpx_half, tclk_trail, tclk_zero;
2152 u32 tclk_prepare;
2153
2154 /* calculate timings */
2155
2156 /* 1 * DDR_CLK = 2 * UI */
2157
2158 /* min 40ns + 4*UI max 85ns + 6*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302159 ths_prepare = ns2ddr(dsidev, 70) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002160
2161 /* min 145ns + 10*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302162 ths_prepare_ths_zero = ns2ddr(dsidev, 175) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002163
2164 /* min max(8*UI, 60ns+4*UI) */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302165 ths_trail = ns2ddr(dsidev, 60) + 5;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002166
2167 /* min 100ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302168 ths_exit = ns2ddr(dsidev, 145);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002169
2170 /* tlpx min 50n */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302171 tlpx_half = ns2ddr(dsidev, 25);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002172
2173 /* min 60ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302174 tclk_trail = ns2ddr(dsidev, 60) + 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002175
2176 /* min 38ns, max 95ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302177 tclk_prepare = ns2ddr(dsidev, 65);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002178
2179 /* min tclk-prepare + tclk-zero = 300ns */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302180 tclk_zero = ns2ddr(dsidev, 260);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002181
2182 DSSDBG("ths_prepare %u (%uns), ths_prepare_ths_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302183 ths_prepare, ddr2ns(dsidev, ths_prepare),
2184 ths_prepare_ths_zero, ddr2ns(dsidev, ths_prepare_ths_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002185 DSSDBG("ths_trail %u (%uns), ths_exit %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302186 ths_trail, ddr2ns(dsidev, ths_trail),
2187 ths_exit, ddr2ns(dsidev, ths_exit));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002188
2189 DSSDBG("tlpx_half %u (%uns), tclk_trail %u (%uns), "
2190 "tclk_zero %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302191 tlpx_half, ddr2ns(dsidev, tlpx_half),
2192 tclk_trail, ddr2ns(dsidev, tclk_trail),
2193 tclk_zero, ddr2ns(dsidev, tclk_zero));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002194 DSSDBG("tclk_prepare %u (%uns)\n",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302195 tclk_prepare, ddr2ns(dsidev, tclk_prepare));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002196
2197 /* program timings */
2198
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302199 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002200 r = FLD_MOD(r, ths_prepare, 31, 24);
2201 r = FLD_MOD(r, ths_prepare_ths_zero, 23, 16);
2202 r = FLD_MOD(r, ths_trail, 15, 8);
2203 r = FLD_MOD(r, ths_exit, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302204 dsi_write_reg(dsidev, DSI_DSIPHY_CFG0, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002205
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302206 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03002207 r = FLD_MOD(r, tlpx_half, 20, 16);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002208 r = FLD_MOD(r, tclk_trail, 15, 8);
2209 r = FLD_MOD(r, tclk_zero, 7, 0);
Tomi Valkeinen77ccbfb2012-09-24 15:15:57 +03002210
2211 if (dss_has_feature(FEAT_DSI_PHY_DCC)) {
2212 r = FLD_MOD(r, 0, 21, 21); /* DCCEN = disable */
2213 r = FLD_MOD(r, 1, 22, 22); /* CLKINP_DIVBY2EN = enable */
2214 r = FLD_MOD(r, 1, 23, 23); /* CLKINP_SEL = enable */
2215 }
2216
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302217 dsi_write_reg(dsidev, DSI_DSIPHY_CFG1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002218
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302219 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002220 r = FLD_MOD(r, tclk_prepare, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302221 dsi_write_reg(dsidev, DSI_DSIPHY_CFG2, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002222}
2223
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002224/* lane masks have lane 0 at lsb. mask_p for positive lines, n for negative */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302225static void dsi_cio_enable_lane_override(struct platform_device *dsidev,
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002226 unsigned mask_p, unsigned mask_n)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002227{
Archit Taneja75d72472011-05-16 15:17:08 +05302228 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002229 int i;
2230 u32 l;
Tomi Valkeinend9820852011-10-12 15:05:59 +03002231 u8 lptxscp_start = dsi->num_lanes_supported == 3 ? 22 : 26;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002232
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002233 l = 0;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002234
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002235 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2236 unsigned p = dsi->lanes[i].polarity;
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002237
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002238 if (mask_p & (1 << i))
2239 l |= 1 << (i * 2 + (p ? 0 : 1));
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002240
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002241 if (mask_n & (1 << i))
2242 l |= 1 << (i * 2 + (p ? 1 : 0));
2243 }
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002244
2245 /*
2246 * Bits in REGLPTXSCPDAT4TO0DXDY:
2247 * 17: DY0 18: DX0
2248 * 19: DY1 20: DX1
2249 * 21: DY2 22: DX2
Archit Taneja75d72472011-05-16 15:17:08 +05302250 * 23: DY3 24: DX3
2251 * 25: DY4 26: DX4
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002252 */
2253
2254 /* Set the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302255
2256 /* REGLPTXSCPDAT4TO0DXDY */
Archit Taneja75d72472011-05-16 15:17:08 +05302257 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, l, lptxscp_start, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002258
2259 /* Enable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302260
2261 /* ENLPTXSCPDAT */
2262 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 1, 27, 27);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002263}
2264
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302265static void dsi_cio_disable_lane_override(struct platform_device *dsidev)
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002266{
2267 /* Disable lane override */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302268 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 27, 27); /* ENLPTXSCPDAT */
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002269 /* Reset the lane override configuration */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302270 /* REGLPTXSCPDAT4TO0DXDY */
2271 REG_FLD_MOD(dsidev, DSI_DSIPHY_CFG10, 0, 22, 17);
Tomi Valkeinen0a0ee462010-07-27 11:11:48 +03002272}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002273
Archit Taneja9e7e9372012-08-14 12:29:22 +05302274static int dsi_cio_wait_tx_clk_esc_reset(struct platform_device *dsidev)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002275{
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002276 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2277 int t, i;
2278 bool in_use[DSI_MAX_NR_LANES];
2279 static const u8 offsets_old[] = { 28, 27, 26 };
2280 static const u8 offsets_new[] = { 24, 25, 26, 27, 28 };
2281 const u8 *offsets;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002282
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002283 if (dss_has_feature(FEAT_DSI_REVERSE_TXCLKESC))
2284 offsets = offsets_old;
2285 else
2286 offsets = offsets_new;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002287
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002288 for (i = 0; i < dsi->num_lanes_supported; ++i)
2289 in_use[i] = dsi->lanes[i].function != DSI_LANE_UNUSED;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002290
2291 t = 100000;
2292 while (true) {
2293 u32 l;
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002294 int ok;
2295
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302296 l = dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002297
2298 ok = 0;
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002299 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2300 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002301 ok++;
2302 }
2303
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002304 if (ok == dsi->num_lanes_supported)
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002305 break;
2306
2307 if (--t == 0) {
Tomi Valkeinen8dc07662011-10-13 15:26:50 +03002308 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2309 if (!in_use[i] || (l & (1 << offsets[i])))
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002310 continue;
2311
2312 DSSERR("CIO TXCLKESC%d domain not coming " \
2313 "out of reset\n", i);
2314 }
2315 return -EIO;
2316 }
2317 }
2318
2319 return 0;
2320}
2321
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002322/* return bitmask of enabled lanes, lane0 being the lsb */
Archit Taneja9e7e9372012-08-14 12:29:22 +05302323static unsigned dsi_get_lane_mask(struct platform_device *dsidev)
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002324{
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002325 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2326 unsigned mask = 0;
2327 int i;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002328
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002329 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2330 if (dsi->lanes[i].function != DSI_LANE_UNUSED)
2331 mask |= 1 << i;
2332 }
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002333
Tomi Valkeinen85f17e82011-10-13 15:12:23 +03002334 return mask;
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002335}
2336
Archit Taneja9e7e9372012-08-14 12:29:22 +05302337static int dsi_cio_init(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002338{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302339 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002340 int r;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002341 u32 l;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002342
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302343 DSSDBG("DSI CIO init starts");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002344
Archit Taneja9e7e9372012-08-14 12:29:22 +05302345 r = dss_dsi_enable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen5bc416c2011-06-15 15:21:12 +03002346 if (r)
2347 return r;
Tomi Valkeinend1f5857e2010-07-30 11:57:57 +03002348
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302349 dsi_enable_scp_clk(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002350
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002351 /* A dummy read using the SCP interface to any DSIPHY register is
2352 * required after DSIPHY reset to complete the reset of the DSI complex
2353 * I/O. */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302354 dsi_read_reg(dsidev, DSI_DSIPHY_CFG5);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002355
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302356 if (wait_for_bit_change(dsidev, DSI_DSIPHY_CFG5, 30, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002357 DSSERR("CIO SCP Clock domain not coming out of reset.\n");
2358 r = -EIO;
2359 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002360 }
2361
Archit Taneja9e7e9372012-08-14 12:29:22 +05302362 r = dsi_set_lane_config(dsidev);
Tomi Valkeinen48368392011-10-13 11:22:39 +03002363 if (r)
2364 goto err_scp_clk_dom;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002365
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002366 /* set TX STOP MODE timer to maximum for this operation */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302367 l = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002368 l = FLD_MOD(l, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
2369 l = FLD_MOD(l, 1, 14, 14); /* STOP_STATE_X16_IO */
2370 l = FLD_MOD(l, 1, 13, 13); /* STOP_STATE_X4_IO */
2371 l = FLD_MOD(l, 0x1fff, 12, 0); /* STOP_STATE_COUNTER_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302372 dsi_write_reg(dsidev, DSI_TIMING1, l);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002373
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302374 if (dsi->ulps_enabled) {
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002375 unsigned mask_p;
2376 int i;
Archit Taneja75d72472011-05-16 15:17:08 +05302377
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002378 DSSDBG("manual ulps exit\n");
2379
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002380 /* ULPS is exited by Mark-1 state for 1ms, followed by
2381 * stop state. DSS HW cannot do this via the normal
2382 * ULPS exit sequence, as after reset the DSS HW thinks
2383 * that we are not in ULPS mode, and refuses to send the
2384 * sequence. So we need to send the ULPS exit sequence
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002385 * manually by setting positive lines high and negative lines
2386 * low for 1ms.
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002387 */
2388
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002389 mask_p = 0;
Archit Taneja75d72472011-05-16 15:17:08 +05302390
Tomi Valkeinen9b4362f2011-10-13 16:06:43 +03002391 for (i = 0; i < dsi->num_lanes_supported; ++i) {
2392 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
2393 continue;
2394 mask_p |= 1 << i;
2395 }
Archit Taneja75d72472011-05-16 15:17:08 +05302396
Archit Taneja9e7e9372012-08-14 12:29:22 +05302397 dsi_cio_enable_lane_override(dsidev, mask_p, 0);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002398 }
2399
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302400 r = dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ON);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002401 if (r)
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002402 goto err_cio_pwr;
2403
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302404 if (wait_for_bit_change(dsidev, DSI_COMPLEXIO_CFG1, 29, 1) != 1) {
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002405 DSSERR("CIO PWR clock domain not coming out of reset.\n");
2406 r = -ENODEV;
2407 goto err_cio_pwr_dom;
2408 }
2409
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302410 dsi_if_enable(dsidev, true);
2411 dsi_if_enable(dsidev, false);
2412 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 1, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002413
Archit Taneja9e7e9372012-08-14 12:29:22 +05302414 r = dsi_cio_wait_tx_clk_esc_reset(dsidev);
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002415 if (r)
2416 goto err_tx_clk_esc_rst;
2417
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302418 if (dsi->ulps_enabled) {
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002419 /* Keep Mark-1 state for 1ms (as per DSI spec) */
2420 ktime_t wait = ns_to_ktime(1000 * 1000);
2421 set_current_state(TASK_UNINTERRUPTIBLE);
2422 schedule_hrtimeout(&wait, HRTIMER_MODE_REL);
2423
2424 /* Disable the override. The lanes should be set to Mark-11
2425 * state by the HW */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302426 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002427 }
2428
2429 /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302430 REG_FLD_MOD(dsidev, DSI_TIMING1, 0, 15, 15);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03002431
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302432 dsi_cio_timings(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002433
Archit Tanejadca2b152012-08-16 18:02:00 +05302434 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05302435 /* DDR_CLK_ALWAYS_ON */
2436 REG_FLD_MOD(dsidev, DSI_CLK_CTRL,
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302437 dsi->vm_timings.ddr_clk_always_on, 13, 13);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302438 }
2439
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302440 dsi->ulps_enabled = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002441
2442 DSSDBG("CIO init done\n");
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002443
2444 return 0;
2445
Tomi Valkeinen03329ac2010-10-07 13:59:22 +03002446err_tx_clk_esc_rst:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302447 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 20, 20); /* LP_CLK_ENABLE */
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002448err_cio_pwr_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302449 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002450err_cio_pwr:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302451 if (dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302452 dsi_cio_disable_lane_override(dsidev);
Tomi Valkeinen65c62bb2011-04-15 11:58:41 +03002453err_scp_clk_dom:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302454 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302455 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002456 return r;
2457}
2458
Archit Taneja9e7e9372012-08-14 12:29:22 +05302459static void dsi_cio_uninit(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002460{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02002461 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302462
Archit Taneja8af6ff02011-09-05 16:48:27 +05302463 /* DDR_CLK_ALWAYS_ON */
2464 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
2465
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302466 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_OFF);
2467 dsi_disable_scp_clk(dsidev);
Archit Taneja9e7e9372012-08-14 12:29:22 +05302468 dss_dsi_disable_pads(dsi->module_id, dsi_get_lane_mask(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002469}
2470
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302471static void dsi_config_tx_fifo(struct platform_device *dsidev,
2472 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002473 enum fifo_size size3, enum fifo_size size4)
2474{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302475 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002476 u32 r = 0;
2477 int add = 0;
2478 int i;
2479
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002480 dsi->vc[0].tx_fifo_size = size1;
2481 dsi->vc[1].tx_fifo_size = size2;
2482 dsi->vc[2].tx_fifo_size = size3;
2483 dsi->vc[3].tx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002484
2485 for (i = 0; i < 4; i++) {
2486 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002487 int size = dsi->vc[i].tx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002488
2489 if (add + size > 4) {
2490 DSSERR("Illegal FIFO configuration\n");
2491 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002492 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002493 }
2494
2495 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2496 r |= v << (8 * i);
2497 /*DSSDBG("TX FIFO vc %d: size %d, add %d\n", i, size, add); */
2498 add += size;
2499 }
2500
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302501 dsi_write_reg(dsidev, DSI_TX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002502}
2503
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302504static void dsi_config_rx_fifo(struct platform_device *dsidev,
2505 enum fifo_size size1, enum fifo_size size2,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002506 enum fifo_size size3, enum fifo_size size4)
2507{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302508 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002509 u32 r = 0;
2510 int add = 0;
2511 int i;
2512
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002513 dsi->vc[0].rx_fifo_size = size1;
2514 dsi->vc[1].rx_fifo_size = size2;
2515 dsi->vc[2].rx_fifo_size = size3;
2516 dsi->vc[3].rx_fifo_size = size4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002517
2518 for (i = 0; i < 4; i++) {
2519 u8 v;
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002520 int size = dsi->vc[i].rx_fifo_size;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002521
2522 if (add + size > 4) {
2523 DSSERR("Illegal FIFO configuration\n");
2524 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002525 return;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002526 }
2527
2528 v = FLD_VAL(add, 2, 0) | FLD_VAL(size, 7, 4);
2529 r |= v << (8 * i);
2530 /*DSSDBG("RX FIFO vc %d: size %d, add %d\n", i, size, add); */
2531 add += size;
2532 }
2533
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302534 dsi_write_reg(dsidev, DSI_RX_FIFO_VC_SIZE, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002535}
2536
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302537static int dsi_force_tx_stop_mode_io(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002538{
2539 u32 r;
2540
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302541 r = dsi_read_reg(dsidev, DSI_TIMING1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002542 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302543 dsi_write_reg(dsidev, DSI_TIMING1, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002544
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302545 if (wait_for_bit_change(dsidev, DSI_TIMING1, 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002546 DSSERR("TX_STOP bit not going down\n");
2547 return -EIO;
2548 }
2549
2550 return 0;
2551}
2552
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302553static bool dsi_vc_is_enabled(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002554{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302555 return REG_GET(dsidev, DSI_VC_CTRL(channel), 0, 0);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002556}
2557
2558static void dsi_packet_sent_handler_vp(void *data, u32 mask)
2559{
Archit Taneja2e868db2011-05-12 17:26:28 +05302560 struct dsi_packet_sent_handler_data *vp_data =
2561 (struct dsi_packet_sent_handler_data *) data;
2562 struct dsi_data *dsi = dsi_get_dsidrv_data(vp_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302563 const int channel = dsi->update_channel;
2564 u8 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002565
Archit Taneja2e868db2011-05-12 17:26:28 +05302566 if (REG_GET(vp_data->dsidev, DSI_VC_TE(channel), bit, bit) == 0)
2567 complete(vp_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002568}
2569
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302570static int dsi_sync_vc_vp(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002571{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302572 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja2e868db2011-05-12 17:26:28 +05302573 DECLARE_COMPLETION_ONSTACK(completion);
2574 struct dsi_packet_sent_handler_data vp_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002575 int r = 0;
2576 u8 bit;
2577
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302578 bit = dsi->te_enabled ? 30 : 31;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002579
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302580 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302581 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002582 if (r)
2583 goto err0;
2584
2585 /* Wait for completion only if TE_EN/TE_START is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302586 if (REG_GET(dsidev, DSI_VC_TE(channel), bit, bit)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002587 if (wait_for_completion_timeout(&completion,
2588 msecs_to_jiffies(10)) == 0) {
2589 DSSERR("Failed to complete previous frame transfer\n");
2590 r = -EIO;
2591 goto err1;
2592 }
2593 }
2594
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302595 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302596 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002597
2598 return 0;
2599err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302600 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_vp,
Archit Taneja2e868db2011-05-12 17:26:28 +05302601 &vp_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002602err0:
2603 return r;
2604}
2605
2606static void dsi_packet_sent_handler_l4(void *data, u32 mask)
2607{
Archit Taneja2e868db2011-05-12 17:26:28 +05302608 struct dsi_packet_sent_handler_data *l4_data =
2609 (struct dsi_packet_sent_handler_data *) data;
2610 struct dsi_data *dsi = dsi_get_dsidrv_data(l4_data->dsidev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302611 const int channel = dsi->update_channel;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002612
Archit Taneja2e868db2011-05-12 17:26:28 +05302613 if (REG_GET(l4_data->dsidev, DSI_VC_CTRL(channel), 5, 5) == 0)
2614 complete(l4_data->completion);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002615}
2616
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302617static int dsi_sync_vc_l4(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002618{
Archit Taneja2e868db2011-05-12 17:26:28 +05302619 DECLARE_COMPLETION_ONSTACK(completion);
2620 struct dsi_packet_sent_handler_data l4_data = { dsidev, &completion };
Archit Tanejacf398fb2011-03-23 09:59:34 +00002621 int r = 0;
2622
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302623 r = dsi_register_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302624 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002625 if (r)
2626 goto err0;
2627
2628 /* Wait for completion only if TX_FIFO_NOT_EMPTY is still set */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302629 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 5, 5)) {
Archit Tanejacf398fb2011-03-23 09:59:34 +00002630 if (wait_for_completion_timeout(&completion,
2631 msecs_to_jiffies(10)) == 0) {
2632 DSSERR("Failed to complete previous l4 transfer\n");
2633 r = -EIO;
2634 goto err1;
2635 }
2636 }
2637
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302638 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302639 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002640
2641 return 0;
2642err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302643 dsi_unregister_isr_vc(dsidev, channel, dsi_packet_sent_handler_l4,
Archit Taneja2e868db2011-05-12 17:26:28 +05302644 &l4_data, DSI_VC_IRQ_PACKET_SENT);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002645err0:
2646 return r;
2647}
2648
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302649static int dsi_sync_vc(struct platform_device *dsidev, int channel)
Archit Tanejacf398fb2011-03-23 09:59:34 +00002650{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302651 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2652
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302653 WARN_ON(!dsi_bus_is_locked(dsidev));
Archit Tanejacf398fb2011-03-23 09:59:34 +00002654
2655 WARN_ON(in_interrupt());
2656
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302657 if (!dsi_vc_is_enabled(dsidev, channel))
Archit Tanejacf398fb2011-03-23 09:59:34 +00002658 return 0;
2659
Archit Tanejad6049142011-08-22 11:58:08 +05302660 switch (dsi->vc[channel].source) {
2661 case DSI_VC_SOURCE_VP:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302662 return dsi_sync_vc_vp(dsidev, channel);
Archit Tanejad6049142011-08-22 11:58:08 +05302663 case DSI_VC_SOURCE_L4:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302664 return dsi_sync_vc_l4(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002665 default:
2666 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03002667 return -EINVAL;
Archit Tanejacf398fb2011-03-23 09:59:34 +00002668 }
2669}
2670
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302671static int dsi_vc_enable(struct platform_device *dsidev, int channel,
2672 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002673{
Tomi Valkeinen446f7bf2010-01-11 16:12:31 +02002674 DSSDBG("dsi_vc_enable channel %d, enable %d\n",
2675 channel, enable);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002676
2677 enable = enable ? 1 : 0;
2678
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302679 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002680
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302681 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel),
2682 0, enable) != enable) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002683 DSSERR("Failed to set dsi_vc_enable to %d\n", enable);
2684 return -EIO;
2685 }
2686
2687 return 0;
2688}
2689
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302690static void dsi_vc_initial_config(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002691{
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002692 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002693 u32 r;
2694
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302695 DSSDBG("Initial config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002696
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302697 r = dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002698
2699 if (FLD_GET(r, 15, 15)) /* VC_BUSY */
2700 DSSERR("VC(%d) busy when trying to configure it!\n",
2701 channel);
2702
2703 r = FLD_MOD(r, 0, 1, 1); /* SOURCE, 0 = L4 */
2704 r = FLD_MOD(r, 0, 2, 2); /* BTA_SHORT_EN */
2705 r = FLD_MOD(r, 0, 3, 3); /* BTA_LONG_EN */
2706 r = FLD_MOD(r, 0, 4, 4); /* MODE, 0 = command */
2707 r = FLD_MOD(r, 1, 7, 7); /* CS_TX_EN */
2708 r = FLD_MOD(r, 1, 8, 8); /* ECC_TX_EN */
2709 r = FLD_MOD(r, 0, 9, 9); /* MODE_SPEED, high speed on/off */
Archit Taneja9613c022011-03-22 06:33:36 -05002710 if (dss_has_feature(FEAT_DSI_VC_OCP_WIDTH))
2711 r = FLD_MOD(r, 3, 11, 10); /* OCP_WIDTH = 32 bit */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002712
2713 r = FLD_MOD(r, 4, 29, 27); /* DMA_RX_REQ_NB = no dma */
2714 r = FLD_MOD(r, 4, 23, 21); /* DMA_TX_REQ_NB = no dma */
2715
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302716 dsi_write_reg(dsidev, DSI_VC_CTRL(channel), r);
Tomi Valkeinen2c1a3ea2013-02-22 13:42:59 +02002717
2718 dsi->vc[channel].source = DSI_VC_SOURCE_L4;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002719}
2720
Archit Tanejad6049142011-08-22 11:58:08 +05302721static int dsi_vc_config_source(struct platform_device *dsidev, int channel,
2722 enum dsi_vc_source source)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002723{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302724 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2725
Archit Tanejad6049142011-08-22 11:58:08 +05302726 if (dsi->vc[channel].source == source)
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002727 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002728
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05302729 DSSDBG("Source config of virtual channel %d", channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002730
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302731 dsi_sync_vc(dsidev, channel);
Archit Tanejacf398fb2011-03-23 09:59:34 +00002732
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302733 dsi_vc_enable(dsidev, channel, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002734
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002735 /* VC_BUSY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302736 if (wait_for_bit_change(dsidev, DSI_VC_CTRL(channel), 15, 0) != 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002737 DSSERR("vc(%d) busy when trying to config for VP\n", channel);
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002738 return -EIO;
2739 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002740
Archit Tanejad6049142011-08-22 11:58:08 +05302741 /* SOURCE, 0 = L4, 1 = video port */
2742 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), source, 1, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002743
Archit Taneja9613c022011-03-22 06:33:36 -05002744 /* DCS_CMD_ENABLE */
Archit Tanejad6049142011-08-22 11:58:08 +05302745 if (dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
2746 bool enable = source == DSI_VC_SOURCE_VP;
2747 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 30, 30);
2748 }
Archit Taneja9613c022011-03-22 06:33:36 -05002749
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302750 dsi_vc_enable(dsidev, channel, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002751
Archit Tanejad6049142011-08-22 11:58:08 +05302752 dsi->vc[channel].source = source;
Tomi Valkeinen9ecd9682010-04-30 11:24:33 +03002753
2754 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002755}
2756
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002757static void dsi_vc_enable_hs(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05302758 bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002759{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302760 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302761 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302762
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002763 DSSDBG("dsi_vc_enable_hs(%d, %d)\n", channel, enable);
2764
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302765 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen61140c92010-01-12 16:00:30 +02002766
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302767 dsi_vc_enable(dsidev, channel, 0);
2768 dsi_if_enable(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002769
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302770 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), enable, 9, 9);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002771
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302772 dsi_vc_enable(dsidev, channel, 1);
2773 dsi_if_enable(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002774
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302775 dsi_force_tx_stop_mode_io(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05302776
2777 /* start the DDR clock by sending a NULL packet */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05302778 if (dsi->vm_timings.ddr_clk_always_on && enable)
Archit Taneja8af6ff02011-09-05 16:48:27 +05302779 dsi_vc_send_null(dssdev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002780}
2781
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302782static void dsi_vc_flush_long_data(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002783{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302784 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002785 u32 val;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302786 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002787 DSSDBG("\t\tb1 %#02x b2 %#02x b3 %#02x b4 %#02x\n",
2788 (val >> 0) & 0xff,
2789 (val >> 8) & 0xff,
2790 (val >> 16) & 0xff,
2791 (val >> 24) & 0xff);
2792 }
2793}
2794
2795static void dsi_show_rx_ack_with_err(u16 err)
2796{
2797 DSSERR("\tACK with ERROR (%#x):\n", err);
2798 if (err & (1 << 0))
2799 DSSERR("\t\tSoT Error\n");
2800 if (err & (1 << 1))
2801 DSSERR("\t\tSoT Sync Error\n");
2802 if (err & (1 << 2))
2803 DSSERR("\t\tEoT Sync Error\n");
2804 if (err & (1 << 3))
2805 DSSERR("\t\tEscape Mode Entry Command Error\n");
2806 if (err & (1 << 4))
2807 DSSERR("\t\tLP Transmit Sync Error\n");
2808 if (err & (1 << 5))
2809 DSSERR("\t\tHS Receive Timeout Error\n");
2810 if (err & (1 << 6))
2811 DSSERR("\t\tFalse Control Error\n");
2812 if (err & (1 << 7))
2813 DSSERR("\t\t(reserved7)\n");
2814 if (err & (1 << 8))
2815 DSSERR("\t\tECC Error, single-bit (corrected)\n");
2816 if (err & (1 << 9))
2817 DSSERR("\t\tECC Error, multi-bit (not corrected)\n");
2818 if (err & (1 << 10))
2819 DSSERR("\t\tChecksum Error\n");
2820 if (err & (1 << 11))
2821 DSSERR("\t\tData type not recognized\n");
2822 if (err & (1 << 12))
2823 DSSERR("\t\tInvalid VC ID\n");
2824 if (err & (1 << 13))
2825 DSSERR("\t\tInvalid Transmission Length\n");
2826 if (err & (1 << 14))
2827 DSSERR("\t\t(reserved14)\n");
2828 if (err & (1 << 15))
2829 DSSERR("\t\tDSI Protocol Violation\n");
2830}
2831
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302832static u16 dsi_vc_flush_receive_data(struct platform_device *dsidev,
2833 int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002834{
2835 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302836 while (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002837 u32 val;
2838 u8 dt;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302839 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002840 DSSERR("\trawval %#08x\n", val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002841 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302842 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002843 u16 err = FLD_GET(val, 23, 8);
2844 dsi_show_rx_ack_with_err(err);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302845 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002846 DSSERR("\tDCS short response, 1 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002847 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302848 } else if (dt == MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002849 DSSERR("\tDCS short response, 2 byte: %#x\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002850 FLD_GET(val, 23, 8));
Archit Taneja7a7c48f2011-08-25 18:25:03 +05302851 } else if (dt == MIPI_DSI_RX_DCS_LONG_READ_RESPONSE) {
Tomi Valkeinen86a78672010-03-16 16:19:06 +02002852 DSSERR("\tDCS long response, len %d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002853 FLD_GET(val, 23, 8));
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302854 dsi_vc_flush_long_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002855 } else {
2856 DSSERR("\tunknown datatype 0x%02x\n", dt);
2857 }
2858 }
2859 return 0;
2860}
2861
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302862static int dsi_vc_send_bta(struct platform_device *dsidev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002863{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302864 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
2865
2866 if (dsi->debug_write || dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002867 DSSDBG("dsi_vc_send_bta %d\n", channel);
2868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302869 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002870
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302871 /* RX_FIFO_NOT_EMPTY */
2872 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002873 DSSERR("rx fifo not empty when sending BTA, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302874 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002875 }
2876
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302877 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 6, 6); /* BTA_EN */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002878
Tomi Valkeinen968f8e92011-10-12 10:13:14 +03002879 /* flush posted write */
2880 dsi_read_reg(dsidev, DSI_VC_CTRL(channel));
2881
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002882 return 0;
2883}
2884
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03002885static int dsi_vc_send_bta_sync(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002886{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302887 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002888 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002889 int r = 0;
2890 u32 err;
2891
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302892 r = dsi_register_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002893 &completion, DSI_VC_IRQ_BTA);
2894 if (r)
2895 goto err0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002896
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302897 r = dsi_register_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002898 DSI_IRQ_ERROR_MASK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002899 if (r)
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002900 goto err1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002901
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302902 r = dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002903 if (r)
2904 goto err2;
2905
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002906 if (wait_for_completion_timeout(&completion,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002907 msecs_to_jiffies(500)) == 0) {
2908 DSSERR("Failed to receive BTA\n");
2909 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002910 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002911 }
2912
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302913 err = dsi_get_errors(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002914 if (err) {
2915 DSSERR("Error while sending BTA: %x\n", err);
2916 r = -EIO;
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002917 goto err2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002918 }
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002919err2:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302920 dsi_unregister_isr(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen773b30b2010-10-08 16:15:25 +03002921 DSI_IRQ_ERROR_MASK);
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002922err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302923 dsi_unregister_isr_vc(dsidev, channel, dsi_completion_handler,
Tomi Valkeinenf36a06e2011-03-02 14:48:41 +02002924 &completion, DSI_VC_IRQ_BTA);
2925err0:
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002926 return r;
2927}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002928
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302929static inline void dsi_vc_write_long_header(struct platform_device *dsidev,
2930 int channel, u8 data_type, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002931{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302932 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002933 u32 val;
2934 u8 data_id;
2935
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302936 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002937
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302938 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002939
2940 val = FLD_VAL(data_id, 7, 0) | FLD_VAL(len, 23, 8) |
2941 FLD_VAL(ecc, 31, 24);
2942
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302943 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_HEADER(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002944}
2945
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302946static inline void dsi_vc_write_long_payload(struct platform_device *dsidev,
2947 int channel, u8 b1, u8 b2, u8 b3, u8 b4)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002948{
2949 u32 val;
2950
2951 val = b4 << 24 | b3 << 16 | b2 << 8 | b1 << 0;
2952
2953/* DSSDBG("\twriting %02x, %02x, %02x, %02x (%#010x)\n",
2954 b1, b2, b3, b4, val); */
2955
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302956 dsi_write_reg(dsidev, DSI_VC_LONG_PACKET_PAYLOAD(channel), val);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002957}
2958
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302959static int dsi_vc_send_long(struct platform_device *dsidev, int channel,
2960 u8 data_type, u8 *data, u16 len, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002961{
2962 /*u32 val; */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302963 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002964 int i;
2965 u8 *p;
2966 int r = 0;
2967 u8 b1, b2, b3, b4;
2968
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302969 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002970 DSSDBG("dsi_vc_send_long, %d bytes\n", len);
2971
2972 /* len + header */
Tomi Valkeinen558c73e2013-09-25 14:40:06 +03002973 if (dsi->vc[channel].tx_fifo_size * 32 * 4 < len + 4) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002974 DSSERR("unable to send long packet: packet too long.\n");
2975 return -EINVAL;
2976 }
2977
Archit Tanejad6049142011-08-22 11:58:08 +05302978 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002979
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302980 dsi_vc_write_long_header(dsidev, channel, data_type, len, ecc);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002981
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002982 p = data;
2983 for (i = 0; i < len >> 2; i++) {
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302984 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002985 DSSDBG("\tsending full packet %d\n", i);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002986
2987 b1 = *p++;
2988 b2 = *p++;
2989 b3 = *p++;
2990 b4 = *p++;
2991
Archit Tanejaa72b64b2011-05-12 17:26:26 +05302992 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, b4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02002993 }
2994
2995 i = len % 4;
2996 if (i) {
2997 b1 = 0; b2 = 0; b3 = 0;
2998
Archit Tanejaf1da39d2011-05-12 17:26:27 +05302999 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003000 DSSDBG("\tsending remainder bytes %d\n", i);
3001
3002 switch (i) {
3003 case 3:
3004 b1 = *p++;
3005 b2 = *p++;
3006 b3 = *p++;
3007 break;
3008 case 2:
3009 b1 = *p++;
3010 b2 = *p++;
3011 break;
3012 case 1:
3013 b1 = *p++;
3014 break;
3015 }
3016
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303017 dsi_vc_write_long_payload(dsidev, channel, b1, b2, b3, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003018 }
3019
3020 return r;
3021}
3022
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303023static int dsi_vc_send_short(struct platform_device *dsidev, int channel,
3024 u8 data_type, u16 data, u8 ecc)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003025{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303026 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003027 u32 r;
3028 u8 data_id;
3029
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303030 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003031
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303032 if (dsi->debug_write)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003033 DSSDBG("dsi_vc_send_short(ch%d, dt %#x, b1 %#x, b2 %#x)\n",
3034 channel,
3035 data_type, data & 0xff, (data >> 8) & 0xff);
3036
Archit Tanejad6049142011-08-22 11:58:08 +05303037 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_L4);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003038
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303039 if (FLD_GET(dsi_read_reg(dsidev, DSI_VC_CTRL(channel)), 16, 16)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003040 DSSERR("ERROR FIFO FULL, aborting transfer\n");
3041 return -EINVAL;
3042 }
3043
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303044 data_id = data_type | dsi->vc[channel].vc_id << 6;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003045
3046 r = (data_id << 0) | (data << 8) | (ecc << 24);
3047
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303048 dsi_write_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel), r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003049
3050 return 0;
3051}
3052
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003053static int dsi_vc_send_null(struct omap_dss_device *dssdev, int channel)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003054{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303055 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303056
Archit Taneja18b7d092011-09-05 17:01:08 +05303057 return dsi_vc_send_long(dsidev, channel, MIPI_DSI_NULL_PACKET, NULL,
3058 0, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003059}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003060
Archit Taneja9e7e9372012-08-14 12:29:22 +05303061static int dsi_vc_write_nosync_common(struct platform_device *dsidev,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303062 int channel, u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003063{
3064 int r;
3065
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303066 if (len == 0) {
3067 BUG_ON(type == DSS_DSI_CONTENT_DCS);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303068 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303069 MIPI_DSI_GENERIC_SHORT_WRITE_0_PARAM, 0, 0);
3070 } else if (len == 1) {
3071 r = dsi_vc_send_short(dsidev, channel,
3072 type == DSS_DSI_CONTENT_GENERIC ?
3073 MIPI_DSI_GENERIC_SHORT_WRITE_1_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303074 MIPI_DSI_DCS_SHORT_WRITE, data[0], 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003075 } else if (len == 2) {
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303076 r = dsi_vc_send_short(dsidev, channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303077 type == DSS_DSI_CONTENT_GENERIC ?
3078 MIPI_DSI_GENERIC_SHORT_WRITE_2_PARAM :
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303079 MIPI_DSI_DCS_SHORT_WRITE_PARAM,
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003080 data[0] | (data[1] << 8), 0);
3081 } else {
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303082 r = dsi_vc_send_long(dsidev, channel,
3083 type == DSS_DSI_CONTENT_GENERIC ?
3084 MIPI_DSI_GENERIC_LONG_WRITE :
3085 MIPI_DSI_DCS_LONG_WRITE, data, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003086 }
3087
3088 return r;
3089}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303090
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003091static int dsi_vc_dcs_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303092 u8 *data, int len)
3093{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303094 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3095
3096 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303097 DSS_DSI_CONTENT_DCS);
3098}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003099
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003100static int dsi_vc_generic_write_nosync(struct omap_dss_device *dssdev, int channel,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303101 u8 *data, int len)
3102{
Archit Taneja9e7e9372012-08-14 12:29:22 +05303103 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3104
3105 return dsi_vc_write_nosync_common(dsidev, channel, data, len,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303106 DSS_DSI_CONTENT_GENERIC);
3107}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303108
3109static int dsi_vc_write_common(struct omap_dss_device *dssdev, int channel,
3110 u8 *data, int len, enum dss_dsi_content_type type)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003111{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303112 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003113 int r;
3114
Archit Taneja9e7e9372012-08-14 12:29:22 +05303115 r = dsi_vc_write_nosync_common(dsidev, channel, data, len, type);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003116 if (r)
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003117 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003118
Archit Taneja1ffefe72011-05-12 17:26:24 +05303119 r = dsi_vc_send_bta_sync(dssdev, channel);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003120 if (r)
3121 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003122
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303123 /* RX_FIFO_NOT_EMPTY */
3124 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20)) {
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003125 DSSERR("rx fifo not empty after write, dumping data:\n");
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303126 dsi_vc_flush_receive_data(dsidev, channel);
Tomi Valkeinenb63ac1e2010-04-09 13:20:57 +03003127 r = -EIO;
3128 goto err;
3129 }
3130
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003131 return 0;
3132err:
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303133 DSSERR("dsi_vc_write_common(ch %d, cmd 0x%02x, len %d) failed\n",
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003134 channel, data[0], len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003135 return r;
3136}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303137
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003138static int dsi_vc_dcs_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303139 int len)
3140{
3141 return dsi_vc_write_common(dssdev, channel, data, len,
3142 DSS_DSI_CONTENT_DCS);
3143}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003144
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003145static int dsi_vc_generic_write(struct omap_dss_device *dssdev, int channel, u8 *data,
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303146 int len)
3147{
3148 return dsi_vc_write_common(dssdev, channel, data, len,
3149 DSS_DSI_CONTENT_GENERIC);
3150}
Archit Taneja6ff8aa32011-08-25 18:35:58 +05303151
Archit Taneja9e7e9372012-08-14 12:29:22 +05303152static int dsi_vc_dcs_send_read_request(struct platform_device *dsidev,
Archit Tanejab8509752011-08-30 15:48:23 +05303153 int channel, u8 dcs_cmd)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003154{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303155 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejab8509752011-08-30 15:48:23 +05303156 int r;
3157
3158 if (dsi->debug_read)
3159 DSSDBG("dsi_vc_dcs_send_read_request(ch%d, dcs_cmd %x)\n",
3160 channel, dcs_cmd);
3161
3162 r = dsi_vc_send_short(dsidev, channel, MIPI_DSI_DCS_READ, dcs_cmd, 0);
3163 if (r) {
3164 DSSERR("dsi_vc_dcs_send_read_request(ch %d, cmd 0x%02x)"
3165 " failed\n", channel, dcs_cmd);
3166 return r;
3167 }
3168
3169 return 0;
3170}
3171
Archit Taneja9e7e9372012-08-14 12:29:22 +05303172static int dsi_vc_generic_send_read_request(struct platform_device *dsidev,
Archit Tanejab3b89c02011-08-30 16:07:39 +05303173 int channel, u8 *reqdata, int reqlen)
3174{
Archit Tanejab3b89c02011-08-30 16:07:39 +05303175 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3176 u16 data;
3177 u8 data_type;
3178 int r;
3179
3180 if (dsi->debug_read)
3181 DSSDBG("dsi_vc_generic_send_read_request(ch %d, reqlen %d)\n",
3182 channel, reqlen);
3183
3184 if (reqlen == 0) {
3185 data_type = MIPI_DSI_GENERIC_READ_REQUEST_0_PARAM;
3186 data = 0;
3187 } else if (reqlen == 1) {
3188 data_type = MIPI_DSI_GENERIC_READ_REQUEST_1_PARAM;
3189 data = reqdata[0];
3190 } else if (reqlen == 2) {
3191 data_type = MIPI_DSI_GENERIC_READ_REQUEST_2_PARAM;
3192 data = reqdata[0] | (reqdata[1] << 8);
3193 } else {
3194 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003195 return -EINVAL;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303196 }
3197
3198 r = dsi_vc_send_short(dsidev, channel, data_type, data, 0);
3199 if (r) {
3200 DSSERR("dsi_vc_generic_send_read_request(ch %d, reqlen %d)"
3201 " failed\n", channel, reqlen);
3202 return r;
3203 }
3204
3205 return 0;
3206}
3207
3208static int dsi_vc_read_rx_fifo(struct platform_device *dsidev, int channel,
3209 u8 *buf, int buflen, enum dss_dsi_content_type type)
Archit Tanejab8509752011-08-30 15:48:23 +05303210{
3211 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003212 u32 val;
3213 u8 dt;
3214 int r;
3215
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003216 /* RX_FIFO_NOT_EMPTY */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303217 if (REG_GET(dsidev, DSI_VC_CTRL(channel), 20, 20) == 0) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003218 DSSERR("RX fifo empty when trying to read.\n");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003219 r = -EIO;
3220 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003221 }
3222
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303223 val = dsi_read_reg(dsidev, DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303224 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003225 DSSDBG("\theader: %08x\n", val);
3226 dt = FLD_GET(val, 5, 0);
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303227 if (dt == MIPI_DSI_RX_ACKNOWLEDGE_AND_ERROR_REPORT) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003228 u16 err = FLD_GET(val, 23, 8);
3229 dsi_show_rx_ack_with_err(err);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003230 r = -EIO;
3231 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003232
Archit Tanejab3b89c02011-08-30 16:07:39 +05303233 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3234 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_1BYTE :
3235 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_1BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003236 u8 data = FLD_GET(val, 15, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303237 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303238 DSSDBG("\t%s short response, 1 byte: %02x\n",
3239 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3240 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003241
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003242 if (buflen < 1) {
3243 r = -EIO;
3244 goto err;
3245 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003246
3247 buf[0] = data;
3248
3249 return 1;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303250 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3251 MIPI_DSI_RX_GENERIC_SHORT_READ_RESPONSE_2BYTE :
3252 MIPI_DSI_RX_DCS_SHORT_READ_RESPONSE_2BYTE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003253 u16 data = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303254 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303255 DSSDBG("\t%s short response, 2 byte: %04x\n",
3256 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3257 "DCS", data);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003258
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003259 if (buflen < 2) {
3260 r = -EIO;
3261 goto err;
3262 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003263
3264 buf[0] = data & 0xff;
3265 buf[1] = (data >> 8) & 0xff;
3266
3267 return 2;
Archit Tanejab3b89c02011-08-30 16:07:39 +05303268 } else if (dt == (type == DSS_DSI_CONTENT_GENERIC ?
3269 MIPI_DSI_RX_GENERIC_LONG_READ_RESPONSE :
3270 MIPI_DSI_RX_DCS_LONG_READ_RESPONSE)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003271 int w;
3272 int len = FLD_GET(val, 23, 8);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303273 if (dsi->debug_read)
Archit Tanejab3b89c02011-08-30 16:07:39 +05303274 DSSDBG("\t%s long response, len %d\n",
3275 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" :
3276 "DCS", len);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003277
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003278 if (len > buflen) {
3279 r = -EIO;
3280 goto err;
3281 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003282
3283 /* two byte checksum ends the packet, not included in len */
3284 for (w = 0; w < len + 2;) {
3285 int b;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303286 val = dsi_read_reg(dsidev,
3287 DSI_VC_SHORT_PACKET_HEADER(channel));
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303288 if (dsi->debug_read)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003289 DSSDBG("\t\t%02x %02x %02x %02x\n",
3290 (val >> 0) & 0xff,
3291 (val >> 8) & 0xff,
3292 (val >> 16) & 0xff,
3293 (val >> 24) & 0xff);
3294
3295 for (b = 0; b < 4; ++b) {
3296 if (w < len)
3297 buf[w] = (val >> (b * 8)) & 0xff;
3298 /* we discard the 2 byte checksum */
3299 ++w;
3300 }
3301 }
3302
3303 return len;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003304 } else {
3305 DSSERR("\tunknown datatype 0x%02x\n", dt);
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003306 r = -EIO;
3307 goto err;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003308 }
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003309
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003310err:
Archit Tanejab3b89c02011-08-30 16:07:39 +05303311 DSSERR("dsi_vc_read_rx_fifo(ch %d type %s) failed\n", channel,
3312 type == DSS_DSI_CONTENT_GENERIC ? "GENERIC" : "DCS");
Tomi Valkeinen5d68e032010-02-26 11:32:56 +02003313
Archit Tanejab8509752011-08-30 15:48:23 +05303314 return r;
3315}
3316
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003317static int dsi_vc_dcs_read(struct omap_dss_device *dssdev, int channel, u8 dcs_cmd,
Archit Tanejab8509752011-08-30 15:48:23 +05303318 u8 *buf, int buflen)
3319{
3320 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3321 int r;
3322
Archit Taneja9e7e9372012-08-14 12:29:22 +05303323 r = dsi_vc_dcs_send_read_request(dsidev, channel, dcs_cmd);
Archit Tanejab8509752011-08-30 15:48:23 +05303324 if (r)
3325 goto err;
3326
3327 r = dsi_vc_send_bta_sync(dssdev, channel);
3328 if (r)
3329 goto err;
3330
Archit Tanejab3b89c02011-08-30 16:07:39 +05303331 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3332 DSS_DSI_CONTENT_DCS);
Archit Tanejab8509752011-08-30 15:48:23 +05303333 if (r < 0)
3334 goto err;
3335
3336 if (r != buflen) {
3337 r = -EIO;
3338 goto err;
3339 }
3340
3341 return 0;
3342err:
3343 DSSERR("dsi_vc_dcs_read(ch %d, cmd 0x%02x) failed\n", channel, dcs_cmd);
3344 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003345}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003346
Archit Tanejab3b89c02011-08-30 16:07:39 +05303347static int dsi_vc_generic_read(struct omap_dss_device *dssdev, int channel,
3348 u8 *reqdata, int reqlen, u8 *buf, int buflen)
3349{
3350 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3351 int r;
3352
Archit Taneja9e7e9372012-08-14 12:29:22 +05303353 r = dsi_vc_generic_send_read_request(dsidev, channel, reqdata, reqlen);
Archit Tanejab3b89c02011-08-30 16:07:39 +05303354 if (r)
3355 return r;
3356
3357 r = dsi_vc_send_bta_sync(dssdev, channel);
3358 if (r)
3359 return r;
3360
3361 r = dsi_vc_read_rx_fifo(dsidev, channel, buf, buflen,
3362 DSS_DSI_CONTENT_GENERIC);
3363 if (r < 0)
3364 return r;
3365
3366 if (r != buflen) {
3367 r = -EIO;
3368 return r;
3369 }
3370
3371 return 0;
3372}
3373
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03003374static int dsi_vc_set_max_rx_packet_size(struct omap_dss_device *dssdev, int channel,
Archit Taneja1ffefe72011-05-12 17:26:24 +05303375 u16 len)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003376{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303377 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
3378
Archit Taneja7a7c48f2011-08-25 18:25:03 +05303379 return dsi_vc_send_short(dsidev, channel,
3380 MIPI_DSI_SET_MAXIMUM_RETURN_PACKET_SIZE, len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003381}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003382
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303383static int dsi_enter_ulps(struct platform_device *dsidev)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003384{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303385 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003386 DECLARE_COMPLETION_ONSTACK(completion);
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003387 int r, i;
3388 unsigned mask;
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003389
Chandrabhanu Mahapatra702d2672012-09-24 17:12:58 +05303390 DSSDBG("Entering ULPS");
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003391
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303392 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003393
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303394 WARN_ON(dsi->ulps_enabled);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003395
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303396 if (dsi->ulps_enabled)
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003397 return 0;
3398
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003399 /* DDR_CLK_ALWAYS_ON */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303400 if (REG_GET(dsidev, DSI_CLK_CTRL, 13, 13)) {
Tomi Valkeinen6cc78aa2011-10-13 19:22:43 +03003401 dsi_if_enable(dsidev, 0);
3402 REG_FLD_MOD(dsidev, DSI_CLK_CTRL, 0, 13, 13);
3403 dsi_if_enable(dsidev, 1);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003404 }
3405
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303406 dsi_sync_vc(dsidev, 0);
3407 dsi_sync_vc(dsidev, 1);
3408 dsi_sync_vc(dsidev, 2);
3409 dsi_sync_vc(dsidev, 3);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003410
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303411 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003412
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303413 dsi_vc_enable(dsidev, 0, false);
3414 dsi_vc_enable(dsidev, 1, false);
3415 dsi_vc_enable(dsidev, 2, false);
3416 dsi_vc_enable(dsidev, 3, false);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003417
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303418 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 16, 16)) { /* HS_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003419 DSSERR("HS busy when enabling ULPS\n");
3420 return -EIO;
3421 }
3422
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303423 if (REG_GET(dsidev, DSI_COMPLEXIO_CFG2, 17, 17)) { /* LP_BUSY */
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003424 DSSERR("LP busy when enabling ULPS\n");
3425 return -EIO;
3426 }
3427
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303428 r = dsi_register_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003429 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3430 if (r)
3431 return r;
3432
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003433 mask = 0;
3434
3435 for (i = 0; i < dsi->num_lanes_supported; ++i) {
3436 if (dsi->lanes[i].function == DSI_LANE_UNUSED)
3437 continue;
3438 mask |= 1 << i;
3439 }
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003440 /* Assert TxRequestEsc for data lanes and TxUlpsClk for clk lane */
3441 /* LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003442 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, mask, 9, 5);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003443
Tomi Valkeinena702c852011-10-12 10:10:21 +03003444 /* flush posted write and wait for SCP interface to finish the write */
3445 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003446
3447 if (wait_for_completion_timeout(&completion,
3448 msecs_to_jiffies(1000)) == 0) {
3449 DSSERR("ULPS enable timeout\n");
3450 r = -EIO;
3451 goto err;
3452 }
3453
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303454 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003455 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3456
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003457 /* Reset LANEx_ULPS_SIG2 */
Tomi Valkeinen522a0c22011-10-13 16:18:52 +03003458 REG_FLD_MOD(dsidev, DSI_COMPLEXIO_CFG2, 0, 9, 5);
Tomi Valkeinen8ef0e612011-05-31 16:55:47 +03003459
Tomi Valkeinena702c852011-10-12 10:10:21 +03003460 /* flush posted write and wait for SCP interface to finish the write */
3461 dsi_read_reg(dsidev, DSI_COMPLEXIO_CFG2);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003462
Archit Tanejaf1da39d2011-05-12 17:26:27 +05303463 dsi_cio_power(dsidev, DSI_COMPLEXIO_POWER_ULPS);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003464
3465 dsi_if_enable(dsidev, false);
3466
3467 dsi->ulps_enabled = true;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303468
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03003469 return 0;
3470
3471err:
3472 dsi_unregister_isr_cio(dsidev, dsi_completion_handler, &completion,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303473 DSI_CIO_IRQ_ULPSACTIVENOT_ALL0);
3474 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003475}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003476
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003477static void dsi_set_lp_rx_timeout(struct platform_device *dsidev,
3478 unsigned ticks, bool x4, bool x16)
3479{
3480 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003481 unsigned long total_ticks;
3482 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303483
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003484 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303485
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003486 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003487 fck = dsi_fclk_rate(dsidev);
3488
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003489 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303490 r = FLD_MOD(r, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003491 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* LP_RX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003492 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* LP_RX_TO_X4 */
3493 r = FLD_MOD(r, ticks, 12, 0); /* LP_RX_COUNTER */
3494 dsi_write_reg(dsidev, DSI_TIMING2, r);
3495
3496 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3497
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003498 DSSDBG("LP_RX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3499 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303500 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3501 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003502}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003503
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003504static void dsi_set_ta_timeout(struct platform_device *dsidev, unsigned ticks,
3505 bool x8, bool x16)
3506{
3507 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003508 unsigned long total_ticks;
3509 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303510
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003511 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303512
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003513 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003514 fck = dsi_fclk_rate(dsidev);
3515
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003516 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303517 r = FLD_MOD(r, 1, 31, 31); /* TA_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003518 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* TA_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003519 r = FLD_MOD(r, x8 ? 1 : 0, 29, 29); /* TA_TO_X8 */
3520 r = FLD_MOD(r, ticks, 28, 16); /* TA_TO_COUNTER */
3521 dsi_write_reg(dsidev, DSI_TIMING1, r);
3522
3523 total_ticks = ticks * (x16 ? 16 : 1) * (x8 ? 8 : 1);
3524
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003525 DSSDBG("TA_TO %lu ticks (%#x%s%s) = %lu ns\n",
3526 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303527 ticks, x8 ? " x8" : "", x16 ? " x16" : "",
3528 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003529}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003530
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003531static void dsi_set_stop_state_counter(struct platform_device *dsidev,
3532 unsigned ticks, bool x4, bool x16)
3533{
3534 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003535 unsigned long total_ticks;
3536 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303537
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003538 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303539
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003540 /* ticks in DSI_FCK */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003541 fck = dsi_fclk_rate(dsidev);
3542
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003543 r = dsi_read_reg(dsidev, DSI_TIMING1);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303544 r = FLD_MOD(r, 1, 15, 15); /* FORCE_TX_STOP_MODE_IO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003545 r = FLD_MOD(r, x16 ? 1 : 0, 14, 14); /* STOP_STATE_X16_IO */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003546 r = FLD_MOD(r, x4 ? 1 : 0, 13, 13); /* STOP_STATE_X4_IO */
3547 r = FLD_MOD(r, ticks, 12, 0); /* STOP_STATE_COUNTER_IO */
3548 dsi_write_reg(dsidev, DSI_TIMING1, r);
3549
3550 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3551
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003552 DSSDBG("STOP_STATE_COUNTER %lu ticks (%#x%s%s) = %lu ns\n",
3553 total_ticks,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303554 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
3555 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003556}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003557
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003558static void dsi_set_hs_tx_timeout(struct platform_device *dsidev,
3559 unsigned ticks, bool x4, bool x16)
3560{
3561 unsigned long fck;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003562 unsigned long total_ticks;
3563 u32 r;
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303564
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003565 BUG_ON(ticks > 0x1fff);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303566
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003567 /* ticks in TxByteClkHS */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003568 fck = dsi_get_txbyteclkhs(dsidev);
3569
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003570 r = dsi_read_reg(dsidev, DSI_TIMING2);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303571 r = FLD_MOD(r, 1, 31, 31); /* HS_TX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003572 r = FLD_MOD(r, x16 ? 1 : 0, 30, 30); /* HS_TX_TO_X16 */
Tomi Valkeinen4ffa3572010-04-12 10:40:12 +03003573 r = FLD_MOD(r, x4 ? 1 : 0, 29, 29); /* HS_TX_TO_X8 (4 really) */
3574 r = FLD_MOD(r, ticks, 28, 16); /* HS_TX_TO_COUNTER */
3575 dsi_write_reg(dsidev, DSI_TIMING2, r);
3576
3577 total_ticks = ticks * (x16 ? 16 : 1) * (x4 ? 4 : 1);
3578
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003579 DSSDBG("HS_TX_TO %lu ticks (%#x%s%s) = %lu ns\n",
3580 total_ticks,
3581 ticks, x4 ? " x4" : "", x16 ? " x16" : "",
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303582 (total_ticks * 1000) / (fck / 1000 / 1000));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003583}
Archit Taneja8af6ff02011-09-05 16:48:27 +05303584
Archit Taneja9e7e9372012-08-14 12:29:22 +05303585static void dsi_config_vp_num_line_buffers(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303586{
Archit Tanejadca2b152012-08-16 18:02:00 +05303587 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303588 int num_line_buffers;
3589
Archit Tanejadca2b152012-08-16 18:02:00 +05303590 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05303591 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Tanejae67458a2012-08-13 14:17:30 +05303592 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303593 /*
3594 * Don't use line buffers if width is greater than the video
3595 * port's line buffer size
3596 */
Tomi Valkeinen99322572013-03-05 10:37:02 +02003597 if (dsi->line_buffer_size <= timings->x_res * bpp / 8)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303598 num_line_buffers = 0;
3599 else
3600 num_line_buffers = 2;
3601 } else {
3602 /* Use maximum number of line buffers in command mode */
3603 num_line_buffers = 2;
3604 }
3605
3606 /* LINE_BUFFER */
3607 REG_FLD_MOD(dsidev, DSI_CTRL, num_line_buffers, 13, 12);
3608}
3609
Archit Taneja9e7e9372012-08-14 12:29:22 +05303610static void dsi_config_vp_sync_events(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303611{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303612 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003613 bool sync_end;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303614 u32 r;
3615
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003616 if (dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE)
3617 sync_end = true;
3618 else
3619 sync_end = false;
3620
Archit Taneja8af6ff02011-09-05 16:48:27 +05303621 r = dsi_read_reg(dsidev, DSI_CTRL);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05303622 r = FLD_MOD(r, 1, 9, 9); /* VP_DE_POL */
3623 r = FLD_MOD(r, 1, 10, 10); /* VP_HSYNC_POL */
3624 r = FLD_MOD(r, 1, 11, 11); /* VP_VSYNC_POL */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303625 r = FLD_MOD(r, 1, 15, 15); /* VP_VSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003626 r = FLD_MOD(r, sync_end, 16, 16); /* VP_VSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303627 r = FLD_MOD(r, 1, 17, 17); /* VP_HSYNC_START */
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003628 r = FLD_MOD(r, sync_end, 18, 18); /* VP_HSYNC_END */
Archit Taneja8af6ff02011-09-05 16:48:27 +05303629 dsi_write_reg(dsidev, DSI_CTRL, r);
3630}
3631
Archit Taneja9e7e9372012-08-14 12:29:22 +05303632static void dsi_config_blanking_modes(struct platform_device *dsidev)
Archit Taneja8af6ff02011-09-05 16:48:27 +05303633{
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303634 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3635 int blanking_mode = dsi->vm_timings.blanking_mode;
3636 int hfp_blanking_mode = dsi->vm_timings.hfp_blanking_mode;
3637 int hbp_blanking_mode = dsi->vm_timings.hbp_blanking_mode;
3638 int hsa_blanking_mode = dsi->vm_timings.hsa_blanking_mode;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303639 u32 r;
3640
3641 /*
3642 * 0 = TX FIFO packets sent or LPS in corresponding blanking periods
3643 * 1 = Long blanking packets are sent in corresponding blanking periods
3644 */
3645 r = dsi_read_reg(dsidev, DSI_CTRL);
3646 r = FLD_MOD(r, blanking_mode, 20, 20); /* BLANKING_MODE */
3647 r = FLD_MOD(r, hfp_blanking_mode, 21, 21); /* HFP_BLANKING */
3648 r = FLD_MOD(r, hbp_blanking_mode, 22, 22); /* HBP_BLANKING */
3649 r = FLD_MOD(r, hsa_blanking_mode, 23, 23); /* HSA_BLANKING */
3650 dsi_write_reg(dsidev, DSI_CTRL, r);
3651}
3652
Archit Taneja6f28c292012-05-15 11:32:18 +05303653/*
3654 * According to section 'HS Command Mode Interleaving' in OMAP TRM, Scenario 3
3655 * results in maximum transition time for data and clock lanes to enter and
3656 * exit HS mode. Hence, this is the scenario where the least amount of command
3657 * mode data can be interleaved. We program the minimum amount of TXBYTECLKHS
3658 * clock cycles that can be used to interleave command mode data in HS so that
3659 * all scenarios are satisfied.
3660 */
3661static int dsi_compute_interleave_hs(int blank, bool ddr_alwon, int enter_hs,
3662 int exit_hs, int exiths_clk, int ddr_pre, int ddr_post)
3663{
3664 int transition;
3665
3666 /*
3667 * If DDR_CLK_ALWAYS_ON is set, we need to consider HS mode transition
3668 * time of data lanes only, if it isn't set, we need to consider HS
3669 * transition time of both data and clock lanes. HS transition time
3670 * of Scenario 3 is considered.
3671 */
3672 if (ddr_alwon) {
3673 transition = enter_hs + exit_hs + max(enter_hs, 2) + 1;
3674 } else {
3675 int trans1, trans2;
3676 trans1 = ddr_pre + enter_hs + exit_hs + max(enter_hs, 2) + 1;
3677 trans2 = ddr_pre + enter_hs + exiths_clk + ddr_post + ddr_pre +
3678 enter_hs + 1;
3679 transition = max(trans1, trans2);
3680 }
3681
3682 return blank > transition ? blank - transition : 0;
3683}
3684
3685/*
3686 * According to section 'LP Command Mode Interleaving' in OMAP TRM, Scenario 1
3687 * results in maximum transition time for data lanes to enter and exit LP mode.
3688 * Hence, this is the scenario where the least amount of command mode data can
3689 * be interleaved. We program the minimum amount of bytes that can be
3690 * interleaved in LP so that all scenarios are satisfied.
3691 */
3692static int dsi_compute_interleave_lp(int blank, int enter_hs, int exit_hs,
3693 int lp_clk_div, int tdsi_fclk)
3694{
3695 int trans_lp; /* time required for a LP transition, in TXBYTECLKHS */
3696 int tlp_avail; /* time left for interleaving commands, in CLKIN4DDR */
3697 int ttxclkesc; /* period of LP transmit escape clock, in CLKIN4DDR */
3698 int thsbyte_clk = 16; /* Period of TXBYTECLKHS clock, in CLKIN4DDR */
3699 int lp_inter; /* cmd mode data that can be interleaved, in bytes */
3700
3701 /* maximum LP transition time according to Scenario 1 */
3702 trans_lp = exit_hs + max(enter_hs, 2) + 1;
3703
3704 /* CLKIN4DDR = 16 * TXBYTECLKHS */
3705 tlp_avail = thsbyte_clk * (blank - trans_lp);
3706
Archit Taneja2e063c32012-06-04 13:36:34 +05303707 ttxclkesc = tdsi_fclk * lp_clk_div;
Archit Taneja6f28c292012-05-15 11:32:18 +05303708
3709 lp_inter = ((tlp_avail - 8 * thsbyte_clk - 5 * tdsi_fclk) / ttxclkesc -
3710 26) / 16;
3711
3712 return max(lp_inter, 0);
3713}
3714
Tomi Valkeinen57612172012-11-27 17:32:36 +02003715static void dsi_config_cmd_mode_interleaving(struct platform_device *dsidev)
Archit Taneja6f28c292012-05-15 11:32:18 +05303716{
Archit Taneja6f28c292012-05-15 11:32:18 +05303717 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
3718 int blanking_mode;
3719 int hfp_blanking_mode, hbp_blanking_mode, hsa_blanking_mode;
3720 int hsa, hfp, hbp, width_bytes, bllp, lp_clk_div;
3721 int ddr_clk_pre, ddr_clk_post, enter_hs_mode_lat, exit_hs_mode_lat;
3722 int tclk_trail, ths_exit, exiths_clk;
3723 bool ddr_alwon;
Archit Tanejae67458a2012-08-13 14:17:30 +05303724 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303725 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja6f28c292012-05-15 11:32:18 +05303726 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02003727 int dsi_fclk_hsdiv = dsi->user_dsi_cinfo.regm_dsi + 1;
Archit Taneja6f28c292012-05-15 11:32:18 +05303728 int hsa_interleave_hs = 0, hsa_interleave_lp = 0;
3729 int hfp_interleave_hs = 0, hfp_interleave_lp = 0;
3730 int hbp_interleave_hs = 0, hbp_interleave_lp = 0;
3731 int bl_interleave_hs = 0, bl_interleave_lp = 0;
3732 u32 r;
3733
3734 r = dsi_read_reg(dsidev, DSI_CTRL);
3735 blanking_mode = FLD_GET(r, 20, 20);
3736 hfp_blanking_mode = FLD_GET(r, 21, 21);
3737 hbp_blanking_mode = FLD_GET(r, 22, 22);
3738 hsa_blanking_mode = FLD_GET(r, 23, 23);
3739
3740 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3741 hbp = FLD_GET(r, 11, 0);
3742 hfp = FLD_GET(r, 23, 12);
3743 hsa = FLD_GET(r, 31, 24);
3744
3745 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
3746 ddr_clk_post = FLD_GET(r, 7, 0);
3747 ddr_clk_pre = FLD_GET(r, 15, 8);
3748
3749 r = dsi_read_reg(dsidev, DSI_VM_TIMING7);
3750 exit_hs_mode_lat = FLD_GET(r, 15, 0);
3751 enter_hs_mode_lat = FLD_GET(r, 31, 16);
3752
3753 r = dsi_read_reg(dsidev, DSI_CLK_CTRL);
3754 lp_clk_div = FLD_GET(r, 12, 0);
3755 ddr_alwon = FLD_GET(r, 13, 13);
3756
3757 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
3758 ths_exit = FLD_GET(r, 7, 0);
3759
3760 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
3761 tclk_trail = FLD_GET(r, 15, 8);
3762
3763 exiths_clk = ths_exit + tclk_trail;
3764
3765 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3766 bllp = hbp + hfp + hsa + DIV_ROUND_UP(width_bytes + 6, ndl);
3767
3768 if (!hsa_blanking_mode) {
3769 hsa_interleave_hs = dsi_compute_interleave_hs(hsa, ddr_alwon,
3770 enter_hs_mode_lat, exit_hs_mode_lat,
3771 exiths_clk, ddr_clk_pre, ddr_clk_post);
3772 hsa_interleave_lp = dsi_compute_interleave_lp(hsa,
3773 enter_hs_mode_lat, exit_hs_mode_lat,
3774 lp_clk_div, dsi_fclk_hsdiv);
3775 }
3776
3777 if (!hfp_blanking_mode) {
3778 hfp_interleave_hs = dsi_compute_interleave_hs(hfp, ddr_alwon,
3779 enter_hs_mode_lat, exit_hs_mode_lat,
3780 exiths_clk, ddr_clk_pre, ddr_clk_post);
3781 hfp_interleave_lp = dsi_compute_interleave_lp(hfp,
3782 enter_hs_mode_lat, exit_hs_mode_lat,
3783 lp_clk_div, dsi_fclk_hsdiv);
3784 }
3785
3786 if (!hbp_blanking_mode) {
3787 hbp_interleave_hs = dsi_compute_interleave_hs(hbp, ddr_alwon,
3788 enter_hs_mode_lat, exit_hs_mode_lat,
3789 exiths_clk, ddr_clk_pre, ddr_clk_post);
3790
3791 hbp_interleave_lp = dsi_compute_interleave_lp(hbp,
3792 enter_hs_mode_lat, exit_hs_mode_lat,
3793 lp_clk_div, dsi_fclk_hsdiv);
3794 }
3795
3796 if (!blanking_mode) {
3797 bl_interleave_hs = dsi_compute_interleave_hs(bllp, ddr_alwon,
3798 enter_hs_mode_lat, exit_hs_mode_lat,
3799 exiths_clk, ddr_clk_pre, ddr_clk_post);
3800
3801 bl_interleave_lp = dsi_compute_interleave_lp(bllp,
3802 enter_hs_mode_lat, exit_hs_mode_lat,
3803 lp_clk_div, dsi_fclk_hsdiv);
3804 }
3805
3806 DSSDBG("DSI HS interleaving(TXBYTECLKHS) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3807 hsa_interleave_hs, hfp_interleave_hs, hbp_interleave_hs,
3808 bl_interleave_hs);
3809
3810 DSSDBG("DSI LP interleaving(bytes) HSA %d, HFP %d, HBP %d, BLLP %d\n",
3811 hsa_interleave_lp, hfp_interleave_lp, hbp_interleave_lp,
3812 bl_interleave_lp);
3813
3814 r = dsi_read_reg(dsidev, DSI_VM_TIMING4);
3815 r = FLD_MOD(r, hsa_interleave_hs, 23, 16);
3816 r = FLD_MOD(r, hfp_interleave_hs, 15, 8);
3817 r = FLD_MOD(r, hbp_interleave_hs, 7, 0);
3818 dsi_write_reg(dsidev, DSI_VM_TIMING4, r);
3819
3820 r = dsi_read_reg(dsidev, DSI_VM_TIMING5);
3821 r = FLD_MOD(r, hsa_interleave_lp, 23, 16);
3822 r = FLD_MOD(r, hfp_interleave_lp, 15, 8);
3823 r = FLD_MOD(r, hbp_interleave_lp, 7, 0);
3824 dsi_write_reg(dsidev, DSI_VM_TIMING5, r);
3825
3826 r = dsi_read_reg(dsidev, DSI_VM_TIMING6);
3827 r = FLD_MOD(r, bl_interleave_hs, 31, 15);
3828 r = FLD_MOD(r, bl_interleave_lp, 16, 0);
3829 dsi_write_reg(dsidev, DSI_VM_TIMING6, r);
3830}
3831
Tomi Valkeinen57612172012-11-27 17:32:36 +02003832static int dsi_proto_config(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003833{
Archit Taneja02c39602012-08-10 15:01:33 +05303834 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003835 u32 r;
3836 int buswidth = 0;
3837
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303838 dsi_config_tx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003839 DSI_FIFO_SIZE_32,
3840 DSI_FIFO_SIZE_32,
3841 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003842
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303843 dsi_config_rx_fifo(dsidev, DSI_FIFO_SIZE_32,
Tomi Valkeinendd8079d2009-12-16 16:49:03 +02003844 DSI_FIFO_SIZE_32,
3845 DSI_FIFO_SIZE_32,
3846 DSI_FIFO_SIZE_32);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003847
3848 /* XXX what values for the timeouts? */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303849 dsi_set_stop_state_counter(dsidev, 0x1000, false, false);
3850 dsi_set_ta_timeout(dsidev, 0x1fff, true, true);
3851 dsi_set_lp_rx_timeout(dsidev, 0x1fff, true, true);
3852 dsi_set_hs_tx_timeout(dsidev, 0x1fff, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003853
Archit Taneja02c39602012-08-10 15:01:33 +05303854 switch (dsi_get_pixel_size(dsi->pix_fmt)) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003855 case 16:
3856 buswidth = 0;
3857 break;
3858 case 18:
3859 buswidth = 1;
3860 break;
3861 case 24:
3862 buswidth = 2;
3863 break;
3864 default:
3865 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +03003866 return -EINVAL;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003867 }
3868
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303869 r = dsi_read_reg(dsidev, DSI_CTRL);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003870 r = FLD_MOD(r, 1, 1, 1); /* CS_RX_EN */
3871 r = FLD_MOD(r, 1, 2, 2); /* ECC_RX_EN */
3872 r = FLD_MOD(r, 1, 3, 3); /* TX_FIFO_ARBITRATION */
3873 r = FLD_MOD(r, 1, 4, 4); /* VP_CLK_RATIO, always 1, see errata*/
3874 r = FLD_MOD(r, buswidth, 7, 6); /* VP_DATA_BUS_WIDTH */
3875 r = FLD_MOD(r, 0, 8, 8); /* VP_CLK_POL */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003876 r = FLD_MOD(r, 1, 14, 14); /* TRIGGER_RESET_MODE */
3877 r = FLD_MOD(r, 1, 19, 19); /* EOT_ENABLE */
Archit Taneja9613c022011-03-22 06:33:36 -05003878 if (!dss_has_feature(FEAT_DSI_DCS_CMD_CONFIG_VC)) {
3879 r = FLD_MOD(r, 1, 24, 24); /* DCS_CMD_ENABLE */
3880 /* DCS_CMD_CODE, 1=start, 0=continue */
3881 r = FLD_MOD(r, 0, 25, 25);
3882 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003883
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303884 dsi_write_reg(dsidev, DSI_CTRL, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003885
Archit Taneja9e7e9372012-08-14 12:29:22 +05303886 dsi_config_vp_num_line_buffers(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303887
Archit Tanejadca2b152012-08-16 18:02:00 +05303888 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja9e7e9372012-08-14 12:29:22 +05303889 dsi_config_vp_sync_events(dsidev);
3890 dsi_config_blanking_modes(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02003891 dsi_config_cmd_mode_interleaving(dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303892 }
3893
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303894 dsi_vc_initial_config(dsidev, 0);
3895 dsi_vc_initial_config(dsidev, 1);
3896 dsi_vc_initial_config(dsidev, 2);
3897 dsi_vc_initial_config(dsidev, 3);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003898
3899 return 0;
3900}
3901
Archit Taneja9e7e9372012-08-14 12:29:22 +05303902static void dsi_proto_timings(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003903{
Tomi Valkeinendb186442011-10-13 16:12:29 +03003904 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003905 unsigned tlpx, tclk_zero, tclk_prepare, tclk_trail;
3906 unsigned tclk_pre, tclk_post;
3907 unsigned ths_prepare, ths_prepare_ths_zero, ths_zero;
3908 unsigned ths_trail, ths_exit;
3909 unsigned ddr_clk_pre, ddr_clk_post;
3910 unsigned enter_hs_mode_lat, exit_hs_mode_lat;
3911 unsigned ths_eot;
Tomi Valkeinendb186442011-10-13 16:12:29 +03003912 int ndl = dsi->num_lanes_used - 1;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003913 u32 r;
3914
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303915 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003916 ths_prepare = FLD_GET(r, 31, 24);
3917 ths_prepare_ths_zero = FLD_GET(r, 23, 16);
3918 ths_zero = ths_prepare_ths_zero - ths_prepare;
3919 ths_trail = FLD_GET(r, 15, 8);
3920 ths_exit = FLD_GET(r, 7, 0);
3921
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303922 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG1);
Tomi Valkeinene84dc1c2012-09-24 09:34:52 +03003923 tlpx = FLD_GET(r, 20, 16) * 2;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003924 tclk_trail = FLD_GET(r, 15, 8);
3925 tclk_zero = FLD_GET(r, 7, 0);
3926
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303927 r = dsi_read_reg(dsidev, DSI_DSIPHY_CFG2);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003928 tclk_prepare = FLD_GET(r, 7, 0);
3929
3930 /* min 8*UI */
3931 tclk_pre = 20;
3932 /* min 60ns + 52*UI */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303933 tclk_post = ns2ddr(dsidev, 60) + 26;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003934
Archit Taneja8af6ff02011-09-05 16:48:27 +05303935 ths_eot = DIV_ROUND_UP(4, ndl);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003936
3937 ddr_clk_pre = DIV_ROUND_UP(tclk_pre + tlpx + tclk_zero + tclk_prepare,
3938 4);
3939 ddr_clk_post = DIV_ROUND_UP(tclk_post + ths_trail, 4) + ths_eot;
3940
3941 BUG_ON(ddr_clk_pre == 0 || ddr_clk_pre > 255);
3942 BUG_ON(ddr_clk_post == 0 || ddr_clk_post > 255);
3943
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303944 r = dsi_read_reg(dsidev, DSI_CLK_TIMING);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003945 r = FLD_MOD(r, ddr_clk_pre, 15, 8);
3946 r = FLD_MOD(r, ddr_clk_post, 7, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303947 dsi_write_reg(dsidev, DSI_CLK_TIMING, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003948
3949 DSSDBG("ddr_clk_pre %u, ddr_clk_post %u\n",
3950 ddr_clk_pre,
3951 ddr_clk_post);
3952
3953 enter_hs_mode_lat = 1 + DIV_ROUND_UP(tlpx, 4) +
3954 DIV_ROUND_UP(ths_prepare, 4) +
3955 DIV_ROUND_UP(ths_zero + 3, 4);
3956
3957 exit_hs_mode_lat = DIV_ROUND_UP(ths_trail + ths_exit, 4) + 1 + ths_eot;
3958
3959 r = FLD_VAL(enter_hs_mode_lat, 31, 16) |
3960 FLD_VAL(exit_hs_mode_lat, 15, 0);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05303961 dsi_write_reg(dsidev, DSI_VM_TIMING7, r);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02003962
3963 DSSDBG("enter_hs_mode_lat %u, exit_hs_mode_lat %u\n",
3964 enter_hs_mode_lat, exit_hs_mode_lat);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303965
Archit Tanejadca2b152012-08-16 18:02:00 +05303966 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja8af6ff02011-09-05 16:48:27 +05303967 /* TODO: Implement a video mode check_timings function */
Archit Taneja0b3ffe32012-08-13 22:13:39 +05303968 int hsa = dsi->vm_timings.hsa;
3969 int hfp = dsi->vm_timings.hfp;
3970 int hbp = dsi->vm_timings.hbp;
3971 int vsa = dsi->vm_timings.vsa;
3972 int vfp = dsi->vm_timings.vfp;
3973 int vbp = dsi->vm_timings.vbp;
3974 int window_sync = dsi->vm_timings.window_sync;
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003975 bool hsync_end;
Archit Tanejae67458a2012-08-13 14:17:30 +05303976 struct omap_video_timings *timings = &dsi->timings;
Archit Taneja02c39602012-08-10 15:01:33 +05303977 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja8af6ff02011-09-05 16:48:27 +05303978 int tl, t_he, width_bytes;
3979
Tomi Valkeinen478d7df2013-03-05 16:29:36 +02003980 hsync_end = dsi->vm_timings.trans_mode == OMAP_DSS_DSI_PULSE_MODE;
Archit Taneja8af6ff02011-09-05 16:48:27 +05303981 t_he = hsync_end ?
3982 ((hsa == 0 && ndl == 3) ? 1 : DIV_ROUND_UP(4, ndl)) : 0;
3983
3984 width_bytes = DIV_ROUND_UP(timings->x_res * bpp, 8);
3985
3986 /* TL = t_HS + HSA + t_HE + HFP + ceil((WC + 6) / NDL) + HBP */
3987 tl = DIV_ROUND_UP(4, ndl) + (hsync_end ? hsa : 0) + t_he + hfp +
3988 DIV_ROUND_UP(width_bytes + 6, ndl) + hbp;
3989
3990 DSSDBG("HBP: %d, HFP: %d, HSA: %d, TL: %d TXBYTECLKHS\n", hbp,
3991 hfp, hsync_end ? hsa : 0, tl);
3992 DSSDBG("VBP: %d, VFP: %d, VSA: %d, VACT: %d lines\n", vbp, vfp,
3993 vsa, timings->y_res);
3994
3995 r = dsi_read_reg(dsidev, DSI_VM_TIMING1);
3996 r = FLD_MOD(r, hbp, 11, 0); /* HBP */
3997 r = FLD_MOD(r, hfp, 23, 12); /* HFP */
3998 r = FLD_MOD(r, hsync_end ? hsa : 0, 31, 24); /* HSA */
3999 dsi_write_reg(dsidev, DSI_VM_TIMING1, r);
4000
4001 r = dsi_read_reg(dsidev, DSI_VM_TIMING2);
4002 r = FLD_MOD(r, vbp, 7, 0); /* VBP */
4003 r = FLD_MOD(r, vfp, 15, 8); /* VFP */
4004 r = FLD_MOD(r, vsa, 23, 16); /* VSA */
4005 r = FLD_MOD(r, window_sync, 27, 24); /* WINDOW_SYNC */
4006 dsi_write_reg(dsidev, DSI_VM_TIMING2, r);
4007
4008 r = dsi_read_reg(dsidev, DSI_VM_TIMING3);
4009 r = FLD_MOD(r, timings->y_res, 14, 0); /* VACT */
4010 r = FLD_MOD(r, tl, 31, 16); /* TL */
4011 dsi_write_reg(dsidev, DSI_VM_TIMING3, r);
4012 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004013}
4014
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004015static int dsi_configure_pins(struct omap_dss_device *dssdev,
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004016 const struct omap_dsi_pin_config *pin_cfg)
4017{
4018 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4019 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4020 int num_pins;
4021 const int *pins;
4022 struct dsi_lane_config lanes[DSI_MAX_NR_LANES];
4023 int num_lanes;
4024 int i;
4025
4026 static const enum dsi_lane_function functions[] = {
4027 DSI_LANE_CLK,
4028 DSI_LANE_DATA1,
4029 DSI_LANE_DATA2,
4030 DSI_LANE_DATA3,
4031 DSI_LANE_DATA4,
4032 };
4033
4034 num_pins = pin_cfg->num_pins;
4035 pins = pin_cfg->pins;
4036
4037 if (num_pins < 4 || num_pins > dsi->num_lanes_supported * 2
4038 || num_pins % 2 != 0)
4039 return -EINVAL;
4040
4041 for (i = 0; i < DSI_MAX_NR_LANES; ++i)
4042 lanes[i].function = DSI_LANE_UNUSED;
4043
4044 num_lanes = 0;
4045
4046 for (i = 0; i < num_pins; i += 2) {
4047 u8 lane, pol;
4048 int dx, dy;
4049
4050 dx = pins[i];
4051 dy = pins[i + 1];
4052
4053 if (dx < 0 || dx >= dsi->num_lanes_supported * 2)
4054 return -EINVAL;
4055
4056 if (dy < 0 || dy >= dsi->num_lanes_supported * 2)
4057 return -EINVAL;
4058
4059 if (dx & 1) {
4060 if (dy != dx - 1)
4061 return -EINVAL;
4062 pol = 1;
4063 } else {
4064 if (dy != dx + 1)
4065 return -EINVAL;
4066 pol = 0;
4067 }
4068
4069 lane = dx / 2;
4070
4071 lanes[lane].function = functions[i / 2];
4072 lanes[lane].polarity = pol;
4073 num_lanes++;
4074 }
4075
4076 memcpy(dsi->lanes, lanes, sizeof(dsi->lanes));
4077 dsi->num_lanes_used = num_lanes;
4078
4079 return 0;
4080}
Tomi Valkeinene4a9e942012-03-28 15:58:56 +03004081
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004082static int dsi_enable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304083{
4084 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejae67458a2012-08-13 14:17:30 +05304085 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004086 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja02c39602012-08-10 15:01:33 +05304087 int bpp = dsi_get_pixel_size(dsi->pix_fmt);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03004088 struct omap_dss_device *out = &dsi->output;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304089 u8 data_type;
4090 u16 word_count;
Tomi Valkeinen33ca2372011-11-21 13:42:58 +02004091 int r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304092
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004093 if (out == NULL || out->manager == NULL) {
4094 DSSERR("failed to enable display: no output/manager\n");
4095 return -ENODEV;
4096 }
4097
4098 r = dsi_display_init_dispc(dsidev, mgr);
4099 if (r)
4100 goto err_init_dispc;
4101
Archit Tanejadca2b152012-08-16 18:02:00 +05304102 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Archit Taneja02c39602012-08-10 15:01:33 +05304103 switch (dsi->pix_fmt) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004104 case OMAP_DSS_DSI_FMT_RGB888:
4105 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_24;
4106 break;
4107 case OMAP_DSS_DSI_FMT_RGB666:
4108 data_type = MIPI_DSI_PIXEL_STREAM_3BYTE_18;
4109 break;
4110 case OMAP_DSS_DSI_FMT_RGB666_PACKED:
4111 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_18;
4112 break;
4113 case OMAP_DSS_DSI_FMT_RGB565:
4114 data_type = MIPI_DSI_PACKED_PIXEL_STREAM_16;
4115 break;
4116 default:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004117 r = -EINVAL;
4118 goto err_pix_fmt;
Joe Perchescf6ac4ce2013-10-08 16:23:24 -07004119 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304120
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004121 dsi_if_enable(dsidev, false);
4122 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304123
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004124 /* MODE, 1 = video mode */
4125 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 1, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304126
Archit Tanejae67458a2012-08-13 14:17:30 +05304127 word_count = DIV_ROUND_UP(dsi->timings.x_res * bpp, 8);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304128
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004129 dsi_vc_write_long_header(dsidev, channel, data_type,
4130 word_count, 0);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304131
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004132 dsi_vc_enable(dsidev, channel, true);
4133 dsi_if_enable(dsidev, true);
4134 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304135
Archit Tanejaeea83402012-09-04 11:42:36 +05304136 r = dss_mgr_enable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004137 if (r)
4138 goto err_mgr_enable;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304139
4140 return 0;
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004141
4142err_mgr_enable:
4143 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
4144 dsi_if_enable(dsidev, false);
4145 dsi_vc_enable(dsidev, channel, false);
4146 }
4147err_pix_fmt:
4148 dsi_display_uninit_dispc(dsidev, mgr);
4149err_init_dispc:
4150 return r;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304151}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304152
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004153static void dsi_disable_video_output(struct omap_dss_device *dssdev, int channel)
Archit Taneja8af6ff02011-09-05 16:48:27 +05304154{
4155 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejadca2b152012-08-16 18:02:00 +05304156 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004157 struct omap_overlay_manager *mgr = dsi->output.manager;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304158
Archit Tanejadca2b152012-08-16 18:02:00 +05304159 if (dsi->mode == OMAP_DSS_DSI_VIDEO_MODE) {
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004160 dsi_if_enable(dsidev, false);
4161 dsi_vc_enable(dsidev, channel, false);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304162
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004163 /* MODE, 0 = command mode */
4164 REG_FLD_MOD(dsidev, DSI_VC_CTRL(channel), 0, 4, 4);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304165
Tomi Valkeinen9a147a62011-11-09 15:30:11 +02004166 dsi_vc_enable(dsidev, channel, true);
4167 dsi_if_enable(dsidev, true);
4168 }
Archit Taneja8af6ff02011-09-05 16:48:27 +05304169
Archit Tanejaeea83402012-09-04 11:42:36 +05304170 dss_mgr_disable(mgr);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004171
4172 dsi_display_uninit_dispc(dsidev, mgr);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304173}
Archit Taneja8af6ff02011-09-05 16:48:27 +05304174
Tomi Valkeinen57612172012-11-27 17:32:36 +02004175static void dsi_update_screen_dispc(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004176{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004178 struct omap_overlay_manager *mgr = dsi->output.manager;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004179 unsigned bytespp;
4180 unsigned bytespl;
4181 unsigned bytespf;
4182 unsigned total_len;
4183 unsigned packet_payload;
4184 unsigned packet_len;
4185 u32 l;
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004186 int r;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304187 const unsigned channel = dsi->update_channel;
Tomi Valkeinen99322572013-03-05 10:37:02 +02004188 const unsigned line_buf_size = dsi->line_buffer_size;
Archit Taneja55cd63a2012-08-09 15:41:13 +05304189 u16 w = dsi->timings.x_res;
4190 u16 h = dsi->timings.y_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004191
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004192 DSSDBG("dsi_update_screen_dispc(%dx%d)\n", w, h);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004193
Archit Tanejad6049142011-08-22 11:58:08 +05304194 dsi_vc_config_source(dsidev, channel, DSI_VC_SOURCE_VP);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004195
Archit Taneja02c39602012-08-10 15:01:33 +05304196 bytespp = dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004197 bytespl = w * bytespp;
4198 bytespf = bytespl * h;
4199
4200 /* NOTE: packet_payload has to be equal to N * bytespl, where N is
4201 * number of lines in a packet. See errata about VP_CLK_RATIO */
4202
4203 if (bytespf < line_buf_size)
4204 packet_payload = bytespf;
4205 else
4206 packet_payload = (line_buf_size) / bytespl * bytespl;
4207
4208 packet_len = packet_payload + 1; /* 1 byte for DCS cmd */
4209 total_len = (bytespf / packet_payload) * packet_len;
4210
4211 if (bytespf % packet_payload)
4212 total_len += (bytespf % packet_payload) + 1;
4213
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004214 l = FLD_VAL(total_len, 23, 0); /* TE_SIZE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304215 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004216
Archit Taneja7a7c48f2011-08-25 18:25:03 +05304217 dsi_vc_write_long_header(dsidev, channel, MIPI_DSI_DCS_LONG_WRITE,
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304218 packet_len, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004219
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304220 if (dsi->te_enabled)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004221 l = FLD_MOD(l, 1, 30, 30); /* TE_EN */
4222 else
4223 l = FLD_MOD(l, 1, 31, 31); /* TE_START */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304224 dsi_write_reg(dsidev, DSI_VC_TE(channel), l);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004225
4226 /* We put SIDLEMODE to no-idle for the duration of the transfer,
4227 * because DSS interrupts are not capable of waking up the CPU and the
4228 * framedone interrupt could be delayed for quite a long time. I think
4229 * the same goes for any DSS interrupts, but for some reason I have not
4230 * seen the problem anywhere else than here.
4231 */
4232 dispc_disable_sidle();
4233
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304234 dsi_perf_mark_start(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004235
Archit Taneja49dbf582011-05-16 15:17:07 +05304236 r = schedule_delayed_work(&dsi->framedone_timeout_work,
4237 msecs_to_jiffies(250));
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004238 BUG_ON(r == 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004239
Archit Tanejaeea83402012-09-04 11:42:36 +05304240 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Taneja55cd63a2012-08-09 15:41:13 +05304241
Archit Tanejaeea83402012-09-04 11:42:36 +05304242 dss_mgr_start_update(mgr);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004243
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304244 if (dsi->te_enabled) {
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004245 /* disable LP_RX_TO, so that we can receive TE. Time to wait
4246 * for TE is longer than the timer allows */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304247 REG_FLD_MOD(dsidev, DSI_TIMING2, 0, 15, 15); /* LP_RX_TO */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004248
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304249 dsi_vc_send_bta(dsidev, channel);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004250
4251#ifdef DSI_CATCH_MISSING_TE
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304252 mod_timer(&dsi->te_timer, jiffies + msecs_to_jiffies(250));
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004253#endif
4254 }
4255}
4256
4257#ifdef DSI_CATCH_MISSING_TE
4258static void dsi_te_timeout(unsigned long arg)
4259{
4260 DSSERR("TE not received for 250ms!\n");
4261}
4262#endif
4263
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304264static void dsi_handle_framedone(struct platform_device *dsidev, int error)
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004265{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304266 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4267
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004268 /* SIDLEMODE back to smart-idle */
4269 dispc_enable_sidle();
4270
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304271 if (dsi->te_enabled) {
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004272 /* enable LP_RX_TO again after the TE */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304273 REG_FLD_MOD(dsidev, DSI_TIMING2, 1, 15, 15); /* LP_RX_TO */
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004274 }
4275
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304276 dsi->framedone_callback(error, dsi->framedone_data);
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004277
4278 if (!error)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304279 dsi_perf_show(dsidev, "DISPC");
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004280}
4281
4282static void dsi_framedone_timeout_work_callback(struct work_struct *work)
4283{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304284 struct dsi_data *dsi = container_of(work, struct dsi_data,
4285 framedone_timeout_work.work);
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004286 /* XXX While extremely unlikely, we could get FRAMEDONE interrupt after
4287 * 250ms which would conflict with this timeout work. What should be
4288 * done is first cancel the transfer on the HW, and then cancel the
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004289 * possibly scheduled framedone work. However, cancelling the transfer
4290 * on the HW is buggy, and would probably require resetting the whole
4291 * DSI */
Tomi Valkeinen0f16aa02010-04-12 09:57:19 +03004292
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004293 DSSERR("Framedone not received for 250ms!\n");
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004294
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304295 dsi_handle_framedone(dsi->pdev, -ETIMEDOUT);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004296}
4297
Tomi Valkeinen15502022012-10-10 13:59:07 +03004298static void dsi_framedone_irq_callback(void *data)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004299{
Archit Taneja9e7e9372012-08-14 12:29:22 +05304300 struct platform_device *dsidev = (struct platform_device *) data;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304301 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4302
Tomi Valkeinenab83b142010-06-09 15:31:01 +03004303 /* Note: We get FRAMEDONE when DISPC has finished sending pixels and
4304 * turns itself off. However, DSI still has the pixels in its buffers,
4305 * and is sending the data.
4306 */
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004307
Tejun Heo136b5722012-08-21 13:18:24 -07004308 cancel_delayed_work(&dsi->framedone_timeout_work);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004309
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304310 dsi_handle_framedone(dsidev, 0);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004311}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004312
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004313static int dsi_update(struct omap_dss_device *dssdev, int channel,
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004314 void (*callback)(int, void *), void *data)
4315{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304316 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304317 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004318 u16 dw, dh;
4319
4320 dsi_perf_mark_setup(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304321
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304322 dsi->update_channel = channel;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004323
Tomi Valkeinen4a9e78a2011-08-15 11:22:21 +03004324 dsi->framedone_callback = callback;
4325 dsi->framedone_data = data;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004326
Archit Tanejae3525742012-08-09 15:23:43 +05304327 dw = dsi->timings.x_res;
4328 dh = dsi->timings.y_res;
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004329
Tomi Valkeinen477fed72013-10-02 14:41:24 +03004330#ifdef DSI_PERF_MEASURE
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004331 dsi->update_bytes = dw * dh *
Archit Taneja02c39602012-08-10 15:01:33 +05304332 dsi_get_pixel_size(dsi->pix_fmt) / 8;
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004333#endif
Tomi Valkeinen57612172012-11-27 17:32:36 +02004334 dsi_update_screen_dispc(dsidev);
Tomi Valkeinen18946f62010-01-12 14:16:41 +02004335
4336 return 0;
4337}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004338
4339/* Display funcs */
4340
Tomi Valkeinen57612172012-11-27 17:32:36 +02004341static int dsi_configure_dispc_clocks(struct platform_device *dsidev)
Archit Taneja7d2572f2012-06-29 14:31:07 +05304342{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304343 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4344 struct dispc_clock_info dispc_cinfo;
4345 int r;
Tomi Valkeinen17518182013-03-07 11:21:45 +02004346 unsigned long fck;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304347
4348 fck = dsi_get_pll_hsdiv_dispc_rate(dsidev);
4349
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004350 dispc_cinfo.lck_div = dsi->user_dispc_cinfo.lck_div;
4351 dispc_cinfo.pck_div = dsi->user_dispc_cinfo.pck_div;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304352
4353 r = dispc_calc_clock_rates(fck, &dispc_cinfo);
4354 if (r) {
4355 DSSERR("Failed to calc dispc clocks\n");
4356 return r;
4357 }
4358
4359 dsi->mgr_config.clock_info = dispc_cinfo;
4360
4361 return 0;
4362}
4363
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004364static int dsi_display_init_dispc(struct platform_device *dsidev,
4365 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004366{
Archit Taneja7d2572f2012-06-29 14:31:07 +05304367 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304368 int r;
Archit Taneja5a8b5722011-05-12 17:26:29 +05304369
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004370 dss_select_lcd_clk_source(mgr->id, dsi->module_id == 0 ?
4371 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC :
4372 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC);
Tomi Valkeinen5476e742011-11-03 16:34:20 +02004373
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004374 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004375 r = dss_mgr_register_framedone_handler(mgr,
4376 dsi_framedone_irq_callback, dsidev);
Archit Taneja8af6ff02011-09-05 16:48:27 +05304377 if (r) {
Tomi Valkeinen15502022012-10-10 13:59:07 +03004378 DSSERR("can't register FRAMEDONE handler\n");
Archit Taneja7d2572f2012-06-29 14:31:07 +05304379 goto err;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304380 }
4381
Archit Taneja7d2572f2012-06-29 14:31:07 +05304382 dsi->mgr_config.stallmode = true;
4383 dsi->mgr_config.fifohandcheck = true;
Archit Taneja8af6ff02011-09-05 16:48:27 +05304384 } else {
Archit Taneja7d2572f2012-06-29 14:31:07 +05304385 dsi->mgr_config.stallmode = false;
4386 dsi->mgr_config.fifohandcheck = false;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004387 }
4388
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304389 /*
4390 * override interlace, logic level and edge related parameters in
4391 * omap_video_timings with default values
4392 */
Archit Tanejae67458a2012-08-13 14:17:30 +05304393 dsi->timings.interlace = false;
4394 dsi->timings.hsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4395 dsi->timings.vsync_level = OMAPDSS_SIG_ACTIVE_HIGH;
4396 dsi->timings.data_pclk_edge = OMAPDSS_DRIVE_SIG_RISING_EDGE;
4397 dsi->timings.de_level = OMAPDSS_SIG_ACTIVE_HIGH;
4398 dsi->timings.sync_pclk_edge = OMAPDSS_DRIVE_SIG_OPPOSITE_EDGES;
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304399
Archit Tanejaeea83402012-09-04 11:42:36 +05304400 dss_mgr_set_timings(mgr, &dsi->timings);
Archit Tanejabd5a7b12012-06-26 12:38:31 +05304401
Tomi Valkeinen57612172012-11-27 17:32:36 +02004402 r = dsi_configure_dispc_clocks(dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304403 if (r)
4404 goto err1;
4405
4406 dsi->mgr_config.io_pad_mode = DSS_IO_PAD_MODE_BYPASS;
4407 dsi->mgr_config.video_port_width =
Archit Taneja02c39602012-08-10 15:01:33 +05304408 dsi_get_pixel_size(dsi->pix_fmt);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304409 dsi->mgr_config.lcden_sig_polarity = 0;
4410
Archit Tanejaeea83402012-09-04 11:42:36 +05304411 dss_mgr_set_lcd_config(mgr, &dsi->mgr_config);
Archit Tanejad21f43b2012-06-21 09:45:11 +05304412
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004413 return 0;
Archit Taneja7d2572f2012-06-29 14:31:07 +05304414err1:
Archit Tanejadca2b152012-08-16 18:02:00 +05304415 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
Tomi Valkeinen15502022012-10-10 13:59:07 +03004416 dss_mgr_unregister_framedone_handler(mgr,
4417 dsi_framedone_irq_callback, dsidev);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304418err:
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004419 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja7d2572f2012-06-29 14:31:07 +05304420 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004421}
4422
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004423static void dsi_display_uninit_dispc(struct platform_device *dsidev,
4424 struct omap_overlay_manager *mgr)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004425{
Archit Tanejadca2b152012-08-16 18:02:00 +05304426 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4427
Tomi Valkeinen15502022012-10-10 13:59:07 +03004428 if (dsi->mode == OMAP_DSS_DSI_CMD_MODE)
4429 dss_mgr_unregister_framedone_handler(mgr,
4430 dsi_framedone_irq_callback, dsidev);
Tomi Valkeinenb7dec9b2013-02-22 12:58:35 +02004431
4432 dss_select_lcd_clk_source(mgr->id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004433}
4434
Tomi Valkeinen57612172012-11-27 17:32:36 +02004435static int dsi_configure_dsi_clocks(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004436{
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004437 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004438 struct dsi_clock_info cinfo;
4439 int r;
4440
Tomi Valkeinena0d269e2012-11-27 17:05:54 +02004441 cinfo = dsi->user_dsi_cinfo;
4442
Tomi Valkeinenb6e695a2012-03-15 15:22:58 +02004443 r = dsi_calc_clock_rates(dsidev, &cinfo);
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004444 if (r) {
4445 DSSERR("Failed to calc dsi clocks\n");
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004446 return r;
Ville Syrjäläebf0a3f2010-04-22 22:50:05 +02004447 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004448
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304449 r = dsi_pll_set_clock_div(dsidev, &cinfo);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004450 if (r) {
4451 DSSERR("Failed to set dsi clocks\n");
4452 return r;
4453 }
4454
4455 return 0;
4456}
4457
Tomi Valkeinen57612172012-11-27 17:32:36 +02004458static int dsi_display_init_dsi(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004459{
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004460 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004461 int r;
4462
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304463 r = dsi_pll_init(dsidev, true, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004464 if (r)
4465 goto err0;
4466
Tomi Valkeinen57612172012-11-27 17:32:36 +02004467 r = dsi_configure_dsi_clocks(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004468 if (r)
4469 goto err1;
4470
Tomi Valkeinen4ce9e332013-03-05 17:11:16 +02004471 dss_select_dsi_clk_source(dsi->module_id, dsi->module_id == 0 ?
4472 OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI :
4473 OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004474
4475 DSSDBG("PLL OK\n");
4476
Archit Taneja9e7e9372012-08-14 12:29:22 +05304477 r = dsi_cio_init(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004478 if (r)
4479 goto err2;
4480
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304481 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004482
Archit Taneja9e7e9372012-08-14 12:29:22 +05304483 dsi_proto_timings(dsidev);
Tomi Valkeinen57612172012-11-27 17:32:36 +02004484 dsi_set_lp_clk_divisor(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004485
4486 if (1)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304487 _dsi_print_reset_status(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004488
Tomi Valkeinen57612172012-11-27 17:32:36 +02004489 r = dsi_proto_config(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004490 if (r)
4491 goto err3;
4492
4493 /* enable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304494 dsi_vc_enable(dsidev, 0, 1);
4495 dsi_vc_enable(dsidev, 1, 1);
4496 dsi_vc_enable(dsidev, 2, 1);
4497 dsi_vc_enable(dsidev, 3, 1);
4498 dsi_if_enable(dsidev, 1);
4499 dsi_force_tx_stop_mode_io(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004500
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004501 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004502err3:
Archit Taneja9e7e9372012-08-14 12:29:22 +05304503 dsi_cio_uninit(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004504err2:
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004505 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004506err1:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304507 dsi_pll_uninit(dsidev, true);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004508err0:
4509 return r;
4510}
4511
Tomi Valkeinen57612172012-11-27 17:32:36 +02004512static void dsi_display_uninit_dsi(struct platform_device *dsidev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004513 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004514{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304515 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304516
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304517 if (enter_ulps && !dsi->ulps_enabled)
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304518 dsi_enter_ulps(dsidev);
Tomi Valkeinen40885ab2010-07-28 15:53:38 +03004519
Ville Syrjäläd7370102010-04-22 22:50:09 +02004520 /* disable interface */
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304521 dsi_if_enable(dsidev, 0);
4522 dsi_vc_enable(dsidev, 0, 0);
4523 dsi_vc_enable(dsidev, 1, 0);
4524 dsi_vc_enable(dsidev, 2, 0);
4525 dsi_vc_enable(dsidev, 3, 0);
Ville Syrjäläd7370102010-04-22 22:50:09 +02004526
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02004527 dss_select_dsi_clk_source(dsi->module_id, OMAP_DSS_CLK_SRC_FCK);
Archit Taneja9e7e9372012-08-14 12:29:22 +05304528 dsi_cio_uninit(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304529 dsi_pll_uninit(dsidev, disconnect_lanes);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004530}
4531
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004532static int dsi_display_enable(struct omap_dss_device *dssdev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004533{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304534 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304535 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004536 int r = 0;
4537
4538 DSSDBG("dsi_display_enable\n");
4539
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304540 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004541
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304542 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004543
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004544 r = dsi_runtime_get(dsidev);
4545 if (r)
4546 goto err_get_dsi;
4547
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304548 dsi_enable_pll_clock(dsidev, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004549
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004550 _dsi_initialize_irq(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004551
Tomi Valkeinen57612172012-11-27 17:32:36 +02004552 r = dsi_display_init_dsi(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004553 if (r)
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004554 goto err_init_dsi;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004555
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304556 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004557
4558 return 0;
4559
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004560err_init_dsi:
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304561 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004562 dsi_runtime_put(dsidev);
4563err_get_dsi:
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304564 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004565 DSSDBG("dsi_display_enable FAILED\n");
4566 return r;
4567}
4568
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004569static void dsi_display_disable(struct omap_dss_device *dssdev,
Tomi Valkeinen22d6d672010-10-11 11:33:30 +03004570 bool disconnect_lanes, bool enter_ulps)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004571{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304572 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304573 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304574
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004575 DSSDBG("dsi_display_disable\n");
4576
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304577 WARN_ON(!dsi_bus_is_locked(dsidev));
Tomi Valkeinen37ac60e2010-01-12 15:12:07 +02004578
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304579 mutex_lock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004580
Tomi Valkeinen15ffa1d2011-06-16 14:34:06 +03004581 dsi_sync_vc(dsidev, 0);
4582 dsi_sync_vc(dsidev, 1);
4583 dsi_sync_vc(dsidev, 2);
4584 dsi_sync_vc(dsidev, 3);
4585
Tomi Valkeinen57612172012-11-27 17:32:36 +02004586 dsi_display_uninit_dsi(dsidev, disconnect_lanes, enter_ulps);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004587
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03004588 dsi_runtime_put(dsidev);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05304589 dsi_enable_pll_clock(dsidev, 0);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004590
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304591 mutex_unlock(&dsi->lock);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004592}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004593
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03004594static int dsi_enable_te(struct omap_dss_device *dssdev, bool enable)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004595{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05304596 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
4597 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
4598
4599 dsi->te_enabled = enable;
Tomi Valkeinen225b6502010-01-11 15:11:01 +02004600 return 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004601}
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02004602
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004603#ifdef PRINT_VERBOSE_VM_TIMINGS
4604static void print_dsi_vm(const char *str,
4605 const struct omap_dss_dsi_videomode_timings *t)
4606{
4607 unsigned long byteclk = t->hsclk / 4;
4608 int bl, wc, pps, tot;
4609
4610 wc = DIV_ROUND_UP(t->hact * t->bitspp, 8);
4611 pps = DIV_ROUND_UP(wc + 6, t->ndl); /* pixel packet size */
4612 bl = t->hss + t->hsa + t->hse + t->hbp + t->hfp;
4613 tot = bl + pps;
4614
4615#define TO_DSI_T(x) ((u32)div64_u64((u64)x * 1000000000llu, byteclk))
4616
4617 pr_debug("%s bck %lu, %u/%u/%u/%u/%u/%u = %u+%u = %u, "
4618 "%u/%u/%u/%u/%u/%u = %u + %u = %u\n",
4619 str,
4620 byteclk,
4621 t->hss, t->hsa, t->hse, t->hbp, pps, t->hfp,
4622 bl, pps, tot,
4623 TO_DSI_T(t->hss),
4624 TO_DSI_T(t->hsa),
4625 TO_DSI_T(t->hse),
4626 TO_DSI_T(t->hbp),
4627 TO_DSI_T(pps),
4628 TO_DSI_T(t->hfp),
4629
4630 TO_DSI_T(bl),
4631 TO_DSI_T(pps),
4632
4633 TO_DSI_T(tot));
4634#undef TO_DSI_T
4635}
4636
4637static void print_dispc_vm(const char *str, const struct omap_video_timings *t)
4638{
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004639 unsigned long pck = t->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004640 int hact, bl, tot;
4641
4642 hact = t->x_res;
4643 bl = t->hsw + t->hbp + t->hfp;
4644 tot = hact + bl;
4645
4646#define TO_DISPC_T(x) ((u32)div64_u64((u64)x * 1000000000llu, pck))
4647
4648 pr_debug("%s pck %lu, %u/%u/%u/%u = %u+%u = %u, "
4649 "%u/%u/%u/%u = %u + %u = %u\n",
4650 str,
4651 pck,
4652 t->hsw, t->hbp, hact, t->hfp,
4653 bl, hact, tot,
4654 TO_DISPC_T(t->hsw),
4655 TO_DISPC_T(t->hbp),
4656 TO_DISPC_T(hact),
4657 TO_DISPC_T(t->hfp),
4658 TO_DISPC_T(bl),
4659 TO_DISPC_T(hact),
4660 TO_DISPC_T(tot));
4661#undef TO_DISPC_T
4662}
4663
4664/* note: this is not quite accurate */
4665static void print_dsi_dispc_vm(const char *str,
4666 const struct omap_dss_dsi_videomode_timings *t)
4667{
4668 struct omap_video_timings vm = { 0 };
4669 unsigned long byteclk = t->hsclk / 4;
4670 unsigned long pck;
4671 u64 dsi_tput;
4672 int dsi_hact, dsi_htot;
4673
4674 dsi_tput = (u64)byteclk * t->ndl * 8;
4675 pck = (u32)div64_u64(dsi_tput, t->bitspp);
4676 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(t->hact * t->bitspp, 8) + 6, t->ndl);
4677 dsi_htot = t->hss + t->hsa + t->hse + t->hbp + dsi_hact + t->hfp;
4678
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004679 vm.pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004680 vm.hsw = div64_u64((u64)(t->hsa + t->hse) * pck, byteclk);
4681 vm.hbp = div64_u64((u64)t->hbp * pck, byteclk);
4682 vm.hfp = div64_u64((u64)t->hfp * pck, byteclk);
4683 vm.x_res = t->hact;
4684
4685 print_dispc_vm(str, &vm);
4686}
4687#endif /* PRINT_VERBOSE_VM_TIMINGS */
4688
4689static bool dsi_cm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4690 unsigned long pck, void *data)
4691{
4692 struct dsi_clk_calc_ctx *ctx = data;
4693 struct omap_video_timings *t = &ctx->dispc_vm;
4694
4695 ctx->dispc_cinfo.lck_div = lckd;
4696 ctx->dispc_cinfo.pck_div = pckd;
4697 ctx->dispc_cinfo.lck = lck;
4698 ctx->dispc_cinfo.pck = pck;
4699
4700 *t = *ctx->config->timings;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004701 t->pixelclock = pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004702 t->x_res = ctx->config->timings->x_res;
4703 t->y_res = ctx->config->timings->y_res;
4704 t->hsw = t->hfp = t->hbp = t->vsw = 1;
4705 t->vfp = t->vbp = 0;
4706
4707 return true;
4708}
4709
4710static bool dsi_cm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4711 void *data)
4712{
4713 struct dsi_clk_calc_ctx *ctx = data;
4714
4715 ctx->dsi_cinfo.regm_dispc = regm_dispc;
4716 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
4717
4718 return dispc_div_calc(dispc, ctx->req_pck_min, ctx->req_pck_max,
4719 dsi_cm_calc_dispc_cb, ctx);
4720}
4721
4722static bool dsi_cm_calc_pll_cb(int regn, int regm, unsigned long fint,
4723 unsigned long pll, void *data)
4724{
4725 struct dsi_clk_calc_ctx *ctx = data;
4726
4727 ctx->dsi_cinfo.regn = regn;
4728 ctx->dsi_cinfo.regm = regm;
4729 ctx->dsi_cinfo.fint = fint;
4730 ctx->dsi_cinfo.clkin4ddr = pll;
4731
4732 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
4733 dsi_cm_calc_hsdiv_cb, ctx);
4734}
4735
4736static bool dsi_cm_calc(struct dsi_data *dsi,
4737 const struct omap_dss_dsi_config *cfg,
4738 struct dsi_clk_calc_ctx *ctx)
4739{
4740 unsigned long clkin;
4741 int bitspp, ndl;
4742 unsigned long pll_min, pll_max;
4743 unsigned long pck, txbyteclk;
4744
4745 clkin = clk_get_rate(dsi->sys_clk);
4746 bitspp = dsi_get_pixel_size(cfg->pixel_format);
4747 ndl = dsi->num_lanes_used - 1;
4748
4749 /*
4750 * Here we should calculate minimum txbyteclk to be able to send the
4751 * frame in time, and also to handle TE. That's not very simple, though,
4752 * especially as we go to LP between each pixel packet due to HW
4753 * "feature". So let's just estimate very roughly and multiply by 1.5.
4754 */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004755 pck = cfg->timings->pixelclock;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004756 pck = pck * 3 / 2;
4757 txbyteclk = pck * bitspp / 8 / ndl;
4758
4759 memset(ctx, 0, sizeof(*ctx));
4760 ctx->dsidev = dsi->pdev;
4761 ctx->config = cfg;
4762 ctx->req_pck_min = pck;
4763 ctx->req_pck_nom = pck;
4764 ctx->req_pck_max = pck * 3 / 2;
4765 ctx->dsi_cinfo.clkin = clkin;
4766
4767 pll_min = max(cfg->hs_clk_min * 4, txbyteclk * 4 * 4);
4768 pll_max = cfg->hs_clk_max * 4;
4769
4770 return dsi_pll_calc(dsi->pdev, clkin,
4771 pll_min, pll_max,
4772 dsi_cm_calc_pll_cb, ctx);
4773}
4774
4775static bool dsi_vm_calc_blanking(struct dsi_clk_calc_ctx *ctx)
4776{
4777 struct dsi_data *dsi = dsi_get_dsidrv_data(ctx->dsidev);
4778 const struct omap_dss_dsi_config *cfg = ctx->config;
4779 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
4780 int ndl = dsi->num_lanes_used - 1;
4781 unsigned long hsclk = ctx->dsi_cinfo.clkin4ddr / 4;
4782 unsigned long byteclk = hsclk / 4;
4783
4784 unsigned long dispc_pck, req_pck_min, req_pck_nom, req_pck_max;
4785 int xres;
4786 int panel_htot, panel_hbl; /* pixels */
4787 int dispc_htot, dispc_hbl; /* pixels */
4788 int dsi_htot, dsi_hact, dsi_hbl, hss, hse; /* byteclks */
4789 int hfp, hsa, hbp;
4790 const struct omap_video_timings *req_vm;
4791 struct omap_video_timings *dispc_vm;
4792 struct omap_dss_dsi_videomode_timings *dsi_vm;
4793 u64 dsi_tput, dispc_tput;
4794
4795 dsi_tput = (u64)byteclk * ndl * 8;
4796
4797 req_vm = cfg->timings;
4798 req_pck_min = ctx->req_pck_min;
4799 req_pck_max = ctx->req_pck_max;
4800 req_pck_nom = ctx->req_pck_nom;
4801
4802 dispc_pck = ctx->dispc_cinfo.pck;
4803 dispc_tput = (u64)dispc_pck * bitspp;
4804
4805 xres = req_vm->x_res;
4806
4807 panel_hbl = req_vm->hfp + req_vm->hbp + req_vm->hsw;
4808 panel_htot = xres + panel_hbl;
4809
4810 dsi_hact = DIV_ROUND_UP(DIV_ROUND_UP(xres * bitspp, 8) + 6, ndl);
4811
4812 /*
4813 * When there are no line buffers, DISPC and DSI must have the
4814 * same tput. Otherwise DISPC tput needs to be higher than DSI's.
4815 */
4816 if (dsi->line_buffer_size < xres * bitspp / 8) {
4817 if (dispc_tput != dsi_tput)
4818 return false;
4819 } else {
4820 if (dispc_tput < dsi_tput)
4821 return false;
4822 }
4823
4824 /* DSI tput must be over the min requirement */
4825 if (dsi_tput < (u64)bitspp * req_pck_min)
4826 return false;
4827
4828 /* When non-burst mode, DSI tput must be below max requirement. */
4829 if (cfg->trans_mode != OMAP_DSS_DSI_BURST_MODE) {
4830 if (dsi_tput > (u64)bitspp * req_pck_max)
4831 return false;
4832 }
4833
4834 hss = DIV_ROUND_UP(4, ndl);
4835
4836 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4837 if (ndl == 3 && req_vm->hsw == 0)
4838 hse = 1;
4839 else
4840 hse = DIV_ROUND_UP(4, ndl);
4841 } else {
4842 hse = 0;
4843 }
4844
4845 /* DSI htot to match the panel's nominal pck */
4846 dsi_htot = div64_u64((u64)panel_htot * byteclk, req_pck_nom);
4847
4848 /* fail if there would be no time for blanking */
4849 if (dsi_htot < hss + hse + dsi_hact)
4850 return false;
4851
4852 /* total DSI blanking needed to achieve panel's TL */
4853 dsi_hbl = dsi_htot - dsi_hact;
4854
4855 /* DISPC htot to match the DSI TL */
4856 dispc_htot = div64_u64((u64)dsi_htot * dispc_pck, byteclk);
4857
4858 /* verify that the DSI and DISPC TLs are the same */
4859 if ((u64)dsi_htot * dispc_pck != (u64)dispc_htot * byteclk)
4860 return false;
4861
4862 dispc_hbl = dispc_htot - xres;
4863
4864 /* setup DSI videomode */
4865
4866 dsi_vm = &ctx->dsi_vm;
4867 memset(dsi_vm, 0, sizeof(*dsi_vm));
4868
4869 dsi_vm->hsclk = hsclk;
4870
4871 dsi_vm->ndl = ndl;
4872 dsi_vm->bitspp = bitspp;
4873
4874 if (cfg->trans_mode != OMAP_DSS_DSI_PULSE_MODE) {
4875 hsa = 0;
4876 } else if (ndl == 3 && req_vm->hsw == 0) {
4877 hsa = 0;
4878 } else {
4879 hsa = div64_u64((u64)req_vm->hsw * byteclk, req_pck_nom);
4880 hsa = max(hsa - hse, 1);
4881 }
4882
4883 hbp = div64_u64((u64)req_vm->hbp * byteclk, req_pck_nom);
4884 hbp = max(hbp, 1);
4885
4886 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4887 if (hfp < 1) {
4888 int t;
4889 /* we need to take cycles from hbp */
4890
4891 t = 1 - hfp;
4892 hbp = max(hbp - t, 1);
4893 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4894
4895 if (hfp < 1 && hsa > 0) {
4896 /* we need to take cycles from hsa */
4897 t = 1 - hfp;
4898 hsa = max(hsa - t, 1);
4899 hfp = dsi_hbl - (hss + hsa + hse + hbp);
4900 }
4901 }
4902
4903 if (hfp < 1)
4904 return false;
4905
4906 dsi_vm->hss = hss;
4907 dsi_vm->hsa = hsa;
4908 dsi_vm->hse = hse;
4909 dsi_vm->hbp = hbp;
4910 dsi_vm->hact = xres;
4911 dsi_vm->hfp = hfp;
4912
4913 dsi_vm->vsa = req_vm->vsw;
4914 dsi_vm->vbp = req_vm->vbp;
4915 dsi_vm->vact = req_vm->y_res;
4916 dsi_vm->vfp = req_vm->vfp;
4917
4918 dsi_vm->trans_mode = cfg->trans_mode;
4919
4920 dsi_vm->blanking_mode = 0;
4921 dsi_vm->hsa_blanking_mode = 1;
4922 dsi_vm->hfp_blanking_mode = 1;
4923 dsi_vm->hbp_blanking_mode = 1;
4924
4925 dsi_vm->ddr_clk_always_on = cfg->ddr_clk_always_on;
4926 dsi_vm->window_sync = 4;
4927
4928 /* setup DISPC videomode */
4929
4930 dispc_vm = &ctx->dispc_vm;
4931 *dispc_vm = *req_vm;
Tomi Valkeinend8d789412013-04-10 14:12:14 +03004932 dispc_vm->pixelclock = dispc_pck;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02004933
4934 if (cfg->trans_mode == OMAP_DSS_DSI_PULSE_MODE) {
4935 hsa = div64_u64((u64)req_vm->hsw * dispc_pck,
4936 req_pck_nom);
4937 hsa = max(hsa, 1);
4938 } else {
4939 hsa = 1;
4940 }
4941
4942 hbp = div64_u64((u64)req_vm->hbp * dispc_pck, req_pck_nom);
4943 hbp = max(hbp, 1);
4944
4945 hfp = dispc_hbl - hsa - hbp;
4946 if (hfp < 1) {
4947 int t;
4948 /* we need to take cycles from hbp */
4949
4950 t = 1 - hfp;
4951 hbp = max(hbp - t, 1);
4952 hfp = dispc_hbl - hsa - hbp;
4953
4954 if (hfp < 1) {
4955 /* we need to take cycles from hsa */
4956 t = 1 - hfp;
4957 hsa = max(hsa - t, 1);
4958 hfp = dispc_hbl - hsa - hbp;
4959 }
4960 }
4961
4962 if (hfp < 1)
4963 return false;
4964
4965 dispc_vm->hfp = hfp;
4966 dispc_vm->hsw = hsa;
4967 dispc_vm->hbp = hbp;
4968
4969 return true;
4970}
4971
4972
4973static bool dsi_vm_calc_dispc_cb(int lckd, int pckd, unsigned long lck,
4974 unsigned long pck, void *data)
4975{
4976 struct dsi_clk_calc_ctx *ctx = data;
4977
4978 ctx->dispc_cinfo.lck_div = lckd;
4979 ctx->dispc_cinfo.pck_div = pckd;
4980 ctx->dispc_cinfo.lck = lck;
4981 ctx->dispc_cinfo.pck = pck;
4982
4983 if (dsi_vm_calc_blanking(ctx) == false)
4984 return false;
4985
4986#ifdef PRINT_VERBOSE_VM_TIMINGS
4987 print_dispc_vm("dispc", &ctx->dispc_vm);
4988 print_dsi_vm("dsi ", &ctx->dsi_vm);
4989 print_dispc_vm("req ", ctx->config->timings);
4990 print_dsi_dispc_vm("act ", &ctx->dsi_vm);
4991#endif
4992
4993 return true;
4994}
4995
4996static bool dsi_vm_calc_hsdiv_cb(int regm_dispc, unsigned long dispc,
4997 void *data)
4998{
4999 struct dsi_clk_calc_ctx *ctx = data;
5000 unsigned long pck_max;
5001
5002 ctx->dsi_cinfo.regm_dispc = regm_dispc;
5003 ctx->dsi_cinfo.dsi_pll_hsdiv_dispc_clk = dispc;
5004
5005 /*
5006 * In burst mode we can let the dispc pck be arbitrarily high, but it
5007 * limits our scaling abilities. So for now, don't aim too high.
5008 */
5009
5010 if (ctx->config->trans_mode == OMAP_DSS_DSI_BURST_MODE)
5011 pck_max = ctx->req_pck_max + 10000000;
5012 else
5013 pck_max = ctx->req_pck_max;
5014
5015 return dispc_div_calc(dispc, ctx->req_pck_min, pck_max,
5016 dsi_vm_calc_dispc_cb, ctx);
5017}
5018
5019static bool dsi_vm_calc_pll_cb(int regn, int regm, unsigned long fint,
5020 unsigned long pll, void *data)
5021{
5022 struct dsi_clk_calc_ctx *ctx = data;
5023
5024 ctx->dsi_cinfo.regn = regn;
5025 ctx->dsi_cinfo.regm = regm;
5026 ctx->dsi_cinfo.fint = fint;
5027 ctx->dsi_cinfo.clkin4ddr = pll;
5028
5029 return dsi_hsdiv_calc(ctx->dsidev, pll, ctx->req_pck_min,
5030 dsi_vm_calc_hsdiv_cb, ctx);
5031}
5032
5033static bool dsi_vm_calc(struct dsi_data *dsi,
5034 const struct omap_dss_dsi_config *cfg,
5035 struct dsi_clk_calc_ctx *ctx)
5036{
5037 const struct omap_video_timings *t = cfg->timings;
5038 unsigned long clkin;
5039 unsigned long pll_min;
5040 unsigned long pll_max;
5041 int ndl = dsi->num_lanes_used - 1;
5042 int bitspp = dsi_get_pixel_size(cfg->pixel_format);
5043 unsigned long byteclk_min;
5044
5045 clkin = clk_get_rate(dsi->sys_clk);
5046
5047 memset(ctx, 0, sizeof(*ctx));
5048 ctx->dsidev = dsi->pdev;
5049 ctx->config = cfg;
5050
5051 ctx->dsi_cinfo.clkin = clkin;
5052
5053 /* these limits should come from the panel driver */
Tomi Valkeinend8d789412013-04-10 14:12:14 +03005054 ctx->req_pck_min = t->pixelclock - 1000;
5055 ctx->req_pck_nom = t->pixelclock;
5056 ctx->req_pck_max = t->pixelclock + 1000;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005057
5058 byteclk_min = div64_u64((u64)ctx->req_pck_min * bitspp, ndl * 8);
5059 pll_min = max(cfg->hs_clk_min * 4, byteclk_min * 4 * 4);
5060
5061 if (cfg->trans_mode == OMAP_DSS_DSI_BURST_MODE) {
5062 pll_max = cfg->hs_clk_max * 4;
5063 } else {
5064 unsigned long byteclk_max;
5065 byteclk_max = div64_u64((u64)ctx->req_pck_max * bitspp,
5066 ndl * 8);
5067
5068 pll_max = byteclk_max * 4 * 4;
5069 }
5070
5071 return dsi_pll_calc(dsi->pdev, clkin,
5072 pll_min, pll_max,
5073 dsi_vm_calc_pll_cb, ctx);
5074}
5075
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005076static int dsi_set_config(struct omap_dss_device *dssdev,
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005077 const struct omap_dss_dsi_config *config)
Archit Tanejae67458a2012-08-13 14:17:30 +05305078{
5079 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5080 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005081 struct dsi_clk_calc_ctx ctx;
5082 bool ok;
5083 int r;
Archit Tanejae67458a2012-08-13 14:17:30 +05305084
5085 mutex_lock(&dsi->lock);
5086
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005087 dsi->pix_fmt = config->pixel_format;
5088 dsi->mode = config->mode;
5089
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005090 if (config->mode == OMAP_DSS_DSI_VIDEO_MODE)
5091 ok = dsi_vm_calc(dsi, config, &ctx);
5092 else
5093 ok = dsi_cm_calc(dsi, config, &ctx);
5094
5095 if (!ok) {
5096 DSSERR("failed to find suitable DSI clock settings\n");
5097 r = -EINVAL;
5098 goto err;
5099 }
5100
5101 dsi_pll_calc_dsi_fck(&ctx.dsi_cinfo);
5102
5103 r = dsi_lp_clock_calc(&ctx.dsi_cinfo, config->lp_clk_min,
5104 config->lp_clk_max);
5105 if (r) {
5106 DSSERR("failed to find suitable DSI LP clock settings\n");
5107 goto err;
5108 }
5109
5110 dsi->user_dsi_cinfo = ctx.dsi_cinfo;
5111 dsi->user_dispc_cinfo = ctx.dispc_cinfo;
5112
5113 dsi->timings = ctx.dispc_vm;
5114 dsi->vm_timings = ctx.dsi_vm;
Archit Tanejae67458a2012-08-13 14:17:30 +05305115
5116 mutex_unlock(&dsi->lock);
Archit Tanejae67458a2012-08-13 14:17:30 +05305117
Tomi Valkeinen777f05c2013-03-06 11:10:29 +02005118 return 0;
Tomi Valkeinenf1e00012013-03-05 17:21:35 +02005119err:
5120 mutex_unlock(&dsi->lock);
5121
5122 return r;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005123}
Archit Taneja0b3ffe32012-08-13 22:13:39 +05305124
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005125/*
5126 * Return a hardcoded channel for the DSI output. This should work for
5127 * current use cases, but this can be later expanded to either resolve
5128 * the channel in some more dynamic manner, or get the channel as a user
5129 * parameter.
5130 */
5131static enum omap_channel dsi_get_channel(int module_id)
Archit Tanejae3525742012-08-09 15:23:43 +05305132{
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005133 switch (omapdss_get_version()) {
5134 case OMAPDSS_VER_OMAP24xx:
5135 DSSWARN("DSI not supported\n");
5136 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305137
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005138 case OMAPDSS_VER_OMAP34xx_ES1:
5139 case OMAPDSS_VER_OMAP34xx_ES3:
5140 case OMAPDSS_VER_OMAP3630:
5141 case OMAPDSS_VER_AM35xx:
5142 return OMAP_DSS_CHANNEL_LCD;
Archit Tanejae3525742012-08-09 15:23:43 +05305143
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005144 case OMAPDSS_VER_OMAP4430_ES1:
5145 case OMAPDSS_VER_OMAP4430_ES2:
5146 case OMAPDSS_VER_OMAP4:
5147 switch (module_id) {
5148 case 0:
5149 return OMAP_DSS_CHANNEL_LCD;
5150 case 1:
5151 return OMAP_DSS_CHANNEL_LCD2;
5152 default:
5153 DSSWARN("unsupported module id\n");
5154 return OMAP_DSS_CHANNEL_LCD;
5155 }
Archit Tanejae3525742012-08-09 15:23:43 +05305156
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005157 case OMAPDSS_VER_OMAP5:
5158 switch (module_id) {
5159 case 0:
5160 return OMAP_DSS_CHANNEL_LCD;
5161 case 1:
5162 return OMAP_DSS_CHANNEL_LCD3;
5163 default:
5164 DSSWARN("unsupported module id\n");
5165 return OMAP_DSS_CHANNEL_LCD;
5166 }
5167
5168 default:
5169 DSSWARN("unsupported DSS version\n");
5170 return OMAP_DSS_CHANNEL_LCD;
5171 }
Archit Taneja02c39602012-08-10 15:01:33 +05305172}
Tomi Valkeinen5f42f2c2011-02-22 15:53:46 +02005173
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005174static int dsi_request_vc(struct omap_dss_device *dssdev, int *channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305175{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305176 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5177 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Archit Taneja5ee3c142011-03-02 12:35:53 +05305178 int i;
5179
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305180 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
5181 if (!dsi->vc[i].dssdev) {
5182 dsi->vc[i].dssdev = dssdev;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305183 *channel = i;
5184 return 0;
5185 }
5186 }
5187
5188 DSSERR("cannot get VC for display %s", dssdev->name);
5189 return -ENOSPC;
5190}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305191
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005192static int dsi_set_vc_id(struct omap_dss_device *dssdev, int channel, int vc_id)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305193{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305194 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5195 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5196
Archit Taneja5ee3c142011-03-02 12:35:53 +05305197 if (vc_id < 0 || vc_id > 3) {
5198 DSSERR("VC ID out of range\n");
5199 return -EINVAL;
5200 }
5201
5202 if (channel < 0 || channel > 3) {
5203 DSSERR("Virtual Channel out of range\n");
5204 return -EINVAL;
5205 }
5206
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305207 if (dsi->vc[channel].dssdev != dssdev) {
Archit Taneja5ee3c142011-03-02 12:35:53 +05305208 DSSERR("Virtual Channel not allocated to display %s\n",
5209 dssdev->name);
5210 return -EINVAL;
5211 }
5212
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305213 dsi->vc[channel].vc_id = vc_id;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305214
5215 return 0;
5216}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305217
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005218static void dsi_release_vc(struct omap_dss_device *dssdev, int channel)
Archit Taneja5ee3c142011-03-02 12:35:53 +05305219{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305220 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5221 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5222
Archit Taneja5ee3c142011-03-02 12:35:53 +05305223 if ((channel >= 0 && channel <= 3) &&
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305224 dsi->vc[channel].dssdev == dssdev) {
5225 dsi->vc[channel].dssdev = NULL;
5226 dsi->vc[channel].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305227 }
5228}
Archit Taneja5ee3c142011-03-02 12:35:53 +05305229
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305230void dsi_wait_pll_hsdiv_dispc_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005231{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305232 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 7, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305233 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305234 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC),
5235 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005236}
5237
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305238void dsi_wait_pll_hsdiv_dsi_active(struct platform_device *dsidev)
Tomi Valkeinene406f902010-06-09 15:28:12 +03005239{
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305240 if (wait_for_bit_change(dsidev, DSI_PLL_STATUS, 8, 1) != 1)
Archit Taneja067a57e2011-03-02 11:57:25 +05305241 DSSERR("%s (%s) not active\n",
Archit Taneja89a35e52011-04-12 13:52:23 +05305242 dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI),
5243 dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI));
Tomi Valkeinene406f902010-06-09 15:28:12 +03005244}
5245
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305246static void dsi_calc_clock_param_ranges(struct platform_device *dsidev)
Taneja, Archit49641112011-03-14 23:28:23 -05005247{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305248 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5249
5250 dsi->regn_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGN);
5251 dsi->regm_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM);
5252 dsi->regm_dispc_max =
5253 dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DISPC);
5254 dsi->regm_dsi_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_REGM_DSI);
5255 dsi->fint_min = dss_feat_get_param_min(FEAT_PARAM_DSIPLL_FINT);
5256 dsi->fint_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_FINT);
5257 dsi->lpdiv_max = dss_feat_get_param_max(FEAT_PARAM_DSIPLL_LPDIV);
Taneja, Archit49641112011-03-14 23:28:23 -05005258}
5259
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005260static int dsi_get_clocks(struct platform_device *dsidev)
5261{
5262 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5263 struct clk *clk;
5264
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005265 clk = devm_clk_get(&dsidev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005266 if (IS_ERR(clk)) {
5267 DSSERR("can't get fck\n");
5268 return PTR_ERR(clk);
5269 }
5270
5271 dsi->dss_clk = clk;
5272
Sachin Kamat5303b3a2013-04-02 14:33:00 +03005273 clk = devm_clk_get(&dsidev->dev, "sys_clk");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005274 if (IS_ERR(clk)) {
5275 DSSERR("can't get sys_clk\n");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005276 return PTR_ERR(clk);
5277 }
5278
5279 dsi->sys_clk = clk;
5280
5281 return 0;
5282}
5283
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005284static int dsi_connect(struct omap_dss_device *dssdev,
5285 struct omap_dss_device *dst)
5286{
5287 struct platform_device *dsidev = dsi_get_dsidev_from_dssdev(dssdev);
5288 struct omap_overlay_manager *mgr;
5289 int r;
5290
5291 r = dsi_regulator_init(dsidev);
5292 if (r)
5293 return r;
5294
5295 mgr = omap_dss_get_overlay_manager(dssdev->dispc_channel);
5296 if (!mgr)
5297 return -ENODEV;
5298
5299 r = dss_mgr_connect(mgr, dssdev);
5300 if (r)
5301 return r;
5302
5303 r = omapdss_output_set_device(dssdev, dst);
5304 if (r) {
5305 DSSERR("failed to connect output to new device: %s\n",
5306 dssdev->name);
5307 dss_mgr_disconnect(mgr, dssdev);
5308 return r;
5309 }
5310
5311 return 0;
5312}
5313
5314static void dsi_disconnect(struct omap_dss_device *dssdev,
5315 struct omap_dss_device *dst)
5316{
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005317 WARN_ON(dst != dssdev->dst);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005318
Tomi Valkeinen9560dc102013-07-24 13:06:54 +03005319 if (dst != dssdev->dst)
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005320 return;
5321
5322 omapdss_output_unset_device(dssdev);
5323
5324 if (dssdev->manager)
5325 dss_mgr_disconnect(dssdev->manager, dssdev);
5326}
5327
5328static const struct omapdss_dsi_ops dsi_ops = {
5329 .connect = dsi_connect,
5330 .disconnect = dsi_disconnect,
5331
5332 .bus_lock = dsi_bus_lock,
5333 .bus_unlock = dsi_bus_unlock,
5334
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005335 .enable = dsi_display_enable,
5336 .disable = dsi_display_disable,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005337
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005338 .enable_hs = dsi_vc_enable_hs,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005339
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005340 .configure_pins = dsi_configure_pins,
5341 .set_config = dsi_set_config,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005342
5343 .enable_video_output = dsi_enable_video_output,
5344 .disable_video_output = dsi_disable_video_output,
5345
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005346 .update = dsi_update,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005347
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005348 .enable_te = dsi_enable_te,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005349
Tomi Valkeinen5cfc1c32013-05-15 11:24:30 +03005350 .request_vc = dsi_request_vc,
5351 .set_vc_id = dsi_set_vc_id,
5352 .release_vc = dsi_release_vc,
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005353
5354 .dcs_write = dsi_vc_dcs_write,
5355 .dcs_write_nosync = dsi_vc_dcs_write_nosync,
5356 .dcs_read = dsi_vc_dcs_read,
5357
5358 .gen_write = dsi_vc_generic_write,
5359 .gen_write_nosync = dsi_vc_generic_write_nosync,
5360 .gen_read = dsi_vc_generic_read,
5361
5362 .bta_sync = dsi_vc_send_bta_sync,
5363
5364 .set_max_rx_packet_size = dsi_vc_set_max_rx_packet_size,
5365};
5366
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005367static void dsi_init_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305368{
5369 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005370 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305371
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005372 out->dev = &dsidev->dev;
Archit Taneja81b87f52012-09-26 16:30:49 +05305373 out->id = dsi->module_id == 0 ?
5374 OMAP_DSS_OUTPUT_DSI1 : OMAP_DSS_OUTPUT_DSI2;
5375
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005376 out->output_type = OMAP_DISPLAY_TYPE_DSI;
Tomi Valkeinen7286a082013-02-18 13:06:01 +02005377 out->name = dsi->module_id == 0 ? "dsi.0" : "dsi.1";
Tomi Valkeinen2eea5ae2013-02-13 11:23:54 +02005378 out->dispc_channel = dsi_get_channel(dsi->module_id);
Tomi Valkeinendeb16df2013-05-24 13:20:27 +03005379 out->ops.dsi = &dsi_ops;
Tomi Valkeinenb7328e12013-05-03 11:42:18 +03005380 out->owner = THIS_MODULE;
Archit Taneja81b87f52012-09-26 16:30:49 +05305381
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005382 omapdss_register_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305383}
5384
Tomi Valkeinend1890a682013-04-26 13:47:41 +03005385static void dsi_uninit_output(struct platform_device *dsidev)
Archit Taneja81b87f52012-09-26 16:30:49 +05305386{
5387 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
Tomi Valkeinen1f68d9c2013-04-19 15:09:34 +03005388 struct omap_dss_device *out = &dsi->output;
Archit Taneja81b87f52012-09-26 16:30:49 +05305389
Tomi Valkeinen5d47dbc2013-04-24 13:32:51 +03005390 omapdss_unregister_output(out);
Archit Taneja81b87f52012-09-26 16:30:49 +05305391}
5392
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005393static int dsi_probe_of(struct platform_device *pdev)
5394{
5395 struct device_node *node = pdev->dev.of_node;
5396 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5397 struct property *prop;
5398 u32 lane_arr[10];
5399 int len, num_pins;
5400 int r, i;
5401 struct device_node *ep;
5402 struct omap_dsi_pin_config pin_cfg;
5403
5404 ep = omapdss_of_get_first_endpoint(node);
5405 if (!ep)
5406 return 0;
5407
5408 prop = of_find_property(ep, "lanes", &len);
5409 if (prop == NULL) {
5410 dev_err(&pdev->dev, "failed to find lane data\n");
5411 r = -EINVAL;
5412 goto err;
5413 }
5414
5415 num_pins = len / sizeof(u32);
5416
5417 if (num_pins < 4 || num_pins % 2 != 0 ||
5418 num_pins > dsi->num_lanes_supported * 2) {
5419 dev_err(&pdev->dev, "bad number of lanes\n");
5420 r = -EINVAL;
5421 goto err;
5422 }
5423
5424 r = of_property_read_u32_array(ep, "lanes", lane_arr, num_pins);
5425 if (r) {
5426 dev_err(&pdev->dev, "failed to read lane data\n");
5427 goto err;
5428 }
5429
5430 pin_cfg.num_pins = num_pins;
5431 for (i = 0; i < num_pins; ++i)
5432 pin_cfg.pins[i] = (int)lane_arr[i];
5433
5434 r = dsi_configure_pins(&dsi->output, &pin_cfg);
5435 if (r) {
5436 dev_err(&pdev->dev, "failed to configure pins");
5437 goto err;
5438 }
5439
5440 of_node_put(ep);
5441
5442 return 0;
5443
5444err:
5445 of_node_put(ep);
5446 return r;
5447}
5448
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005449/* DSI1 HW IP initialisation */
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005450static int omap_dsihw_probe(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005451{
5452 u32 rev;
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005453 int r, i;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305454 struct dsi_data *dsi;
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005455 struct resource *dsi_mem;
Tomi Valkeinen68104462013-12-17 13:53:28 +02005456 struct resource *res;
5457 struct resource temp_res;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005458
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005459 dsi = devm_kzalloc(&dsidev->dev, sizeof(*dsi), GFP_KERNEL);
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005460 if (!dsi)
5461 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305462
5463 dsi->pdev = dsidev;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305464 dev_set_drvdata(&dsidev->dev, dsi);
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305465
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305466 spin_lock_init(&dsi->irq_lock);
5467 spin_lock_init(&dsi->errors_lock);
5468 dsi->errors = 0;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005469
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005470#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305471 spin_lock_init(&dsi->irq_stats_lock);
5472 dsi->irq_stats.last_reset = jiffies;
Tomi Valkeinendfc0fd82009-12-17 14:35:21 +02005473#endif
5474
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305475 mutex_init(&dsi->lock);
5476 sema_init(&dsi->bus_lock, 1);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005477
Tejun Heo203b42f2012-08-21 13:18:23 -07005478 INIT_DEFERRABLE_WORK(&dsi->framedone_timeout_work,
5479 dsi_framedone_timeout_work_callback);
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305480
5481#ifdef DSI_CATCH_MISSING_TE
5482 init_timer(&dsi->te_timer);
5483 dsi->te_timer.function = dsi_te_timeout;
5484 dsi->te_timer.data = 0;
5485#endif
Tomi Valkeinen68104462013-12-17 13:53:28 +02005486
5487 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "proto");
5488 if (!res) {
5489 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5490 if (!res) {
5491 DSSERR("can't get IORESOURCE_MEM DSI\n");
5492 return -EINVAL;
5493 }
5494
5495 temp_res.start = res->start;
5496 temp_res.end = temp_res.start + DSI_PROTO_SZ - 1;
5497 res = &temp_res;
archit tanejaaffe3602011-02-23 08:41:03 +00005498 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005499
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005500 dsi_mem = res;
5501
Tomi Valkeinen68104462013-12-17 13:53:28 +02005502 dsi->proto_base = devm_ioremap(&dsidev->dev, res->start,
5503 resource_size(res));
5504 if (!dsi->proto_base) {
5505 DSSERR("can't ioremap DSI protocol engine\n");
5506 return -ENOMEM;
5507 }
5508
5509 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "phy");
5510 if (!res) {
5511 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5512 if (!res) {
5513 DSSERR("can't get IORESOURCE_MEM DSI\n");
5514 return -EINVAL;
5515 }
5516
5517 temp_res.start = res->start + DSI_PHY_OFFSET;
5518 temp_res.end = temp_res.start + DSI_PHY_SZ - 1;
5519 res = &temp_res;
5520 }
5521
5522 dsi->phy_base = devm_ioremap(&dsidev->dev, res->start,
5523 resource_size(res));
5524 if (!dsi->proto_base) {
5525 DSSERR("can't ioremap DSI PHY\n");
5526 return -ENOMEM;
5527 }
5528
5529 res = platform_get_resource_byname(dsidev, IORESOURCE_MEM, "pll");
5530 if (!res) {
5531 res = platform_get_resource(dsidev, IORESOURCE_MEM, 0);
5532 if (!res) {
5533 DSSERR("can't get IORESOURCE_MEM DSI\n");
5534 return -EINVAL;
5535 }
5536
5537 temp_res.start = res->start + DSI_PLL_OFFSET;
5538 temp_res.end = temp_res.start + DSI_PLL_SZ - 1;
5539 res = &temp_res;
5540 }
5541
5542 dsi->pll_base = devm_ioremap(&dsidev->dev, res->start,
5543 resource_size(res));
5544 if (!dsi->proto_base) {
5545 DSSERR("can't ioremap DSI PLL\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005546 return -ENOMEM;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305547 }
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005548
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305549 dsi->irq = platform_get_irq(dsi->pdev, 0);
5550 if (dsi->irq < 0) {
5551 DSSERR("platform_get_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005552 return -ENODEV;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305553 }
archit tanejaaffe3602011-02-23 08:41:03 +00005554
Julia Lawall6e2a14d2012-01-24 14:00:45 +01005555 r = devm_request_irq(&dsidev->dev, dsi->irq, omap_dsi_irq_handler,
5556 IRQF_SHARED, dev_name(&dsidev->dev), dsi->pdev);
archit tanejaaffe3602011-02-23 08:41:03 +00005557 if (r < 0) {
5558 DSSERR("request_irq failed\n");
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005559 return r;
archit tanejaaffe3602011-02-23 08:41:03 +00005560 }
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005561
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005562 if (dsidev->dev.of_node) {
5563 const struct of_device_id *match;
5564 const struct dsi_module_id_data *d;
5565
5566 match = of_match_node(dsi_of_match, dsidev->dev.of_node);
5567 if (!match) {
5568 DSSERR("unsupported DSI module\n");
5569 return -ENODEV;
5570 }
5571
5572 d = match->data;
5573
5574 while (d->address != 0 && d->address != dsi_mem->start)
5575 d++;
5576
5577 if (d->address == 0) {
5578 DSSERR("unsupported DSI module\n");
5579 return -ENODEV;
5580 }
5581
5582 dsi->module_id = d->id;
5583 } else {
5584 dsi->module_id = dsidev->id;
5585 }
5586
Archit Taneja5ee3c142011-03-02 12:35:53 +05305587 /* DSI VCs initialization */
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305588 for (i = 0; i < ARRAY_SIZE(dsi->vc); i++) {
Archit Tanejad6049142011-08-22 11:58:08 +05305589 dsi->vc[i].source = DSI_VC_SOURCE_L4;
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305590 dsi->vc[i].dssdev = NULL;
5591 dsi->vc[i].vc_id = 0;
Archit Taneja5ee3c142011-03-02 12:35:53 +05305592 }
5593
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305594 dsi_calc_clock_param_ranges(dsidev);
Taneja, Archit49641112011-03-14 23:28:23 -05005595
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005596 r = dsi_get_clocks(dsidev);
5597 if (r)
5598 return r;
5599
5600 pm_runtime_enable(&dsidev->dev);
5601
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005602 r = dsi_runtime_get(dsidev);
5603 if (r)
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005604 goto err_runtime_get;
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005605
Archit Tanejaa72b64b2011-05-12 17:26:26 +05305606 rev = dsi_read_reg(dsidev, DSI_REVISION);
5607 dev_dbg(&dsidev->dev, "OMAP DSI rev %d.%d\n",
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005608 FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
5609
Tomi Valkeinend9820852011-10-12 15:05:59 +03005610 /* DSI on OMAP3 doesn't have register DSI_GNQ, set number
5611 * of data to 3 by default */
5612 if (dss_has_feature(FEAT_DSI_GNQ))
5613 /* NB_DATA_LANES */
5614 dsi->num_lanes_supported = 1 + REG_GET(dsidev, DSI_GNQ, 11, 9);
5615 else
5616 dsi->num_lanes_supported = 3;
Archit Taneja75d72472011-05-16 15:17:08 +05305617
Tomi Valkeinen99322572013-03-05 10:37:02 +02005618 dsi->line_buffer_size = dsi_get_line_buf_size(dsidev);
5619
Archit Taneja81b87f52012-09-26 16:30:49 +05305620 dsi_init_output(dsidev);
5621
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005622 if (dsidev->dev.of_node) {
5623 r = dsi_probe_of(dsidev);
5624 if (r) {
5625 DSSERR("Invalid DSI DT data\n");
5626 goto err_probe_of;
5627 }
5628
5629 r = of_platform_populate(dsidev->dev.of_node, NULL, NULL,
5630 &dsidev->dev);
5631 if (r)
5632 DSSERR("Failed to populate DSI child devices: %d\n", r);
5633 }
5634
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005635 dsi_runtime_put(dsidev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005636
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005637 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005638 dss_debugfs_create_file("dsi1_regs", dsi1_dump_regs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005639 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005640 dss_debugfs_create_file("dsi2_regs", dsi2_dump_regs);
5641
5642#ifdef CONFIG_OMAP2_DSS_COLLECT_IRQ_STATS
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005643 if (dsi->module_id == 0)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005644 dss_debugfs_create_file("dsi1_irqs", dsi1_dump_irqs);
Tomi Valkeinen11ee9602012-03-09 16:07:39 +02005645 else if (dsi->module_id == 1)
Tomi Valkeinene40402c2012-03-02 18:01:07 +02005646 dss_debugfs_create_file("dsi2_irqs", dsi2_dump_irqs);
5647#endif
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005648
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005649 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005650
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005651err_probe_of:
5652 dsi_uninit_output(dsidev);
5653 dsi_runtime_put(dsidev);
5654
Tomi Valkeinencd3b3442012-01-25 13:31:04 +02005655err_runtime_get:
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005656 pm_runtime_disable(&dsidev->dev);
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005657 return r;
5658}
5659
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005660static int dsi_unregister_child(struct device *dev, void *data)
5661{
5662 struct platform_device *pdev = to_platform_device(dev);
5663 platform_device_unregister(pdev);
5664 return 0;
5665}
5666
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005667static int __exit omap_dsihw_remove(struct platform_device *dsidev)
Tomi Valkeinen3de7a1d2009-10-28 11:59:56 +02005668{
Archit Tanejaf1da39d2011-05-12 17:26:27 +05305669 struct dsi_data *dsi = dsi_get_dsidrv_data(dsidev);
5670
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005671 device_for_each_child(&dsidev->dev, NULL, dsi_unregister_child);
5672
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03005673 WARN_ON(dsi->scp_clk_refcount > 0);
5674
Archit Taneja81b87f52012-09-26 16:30:49 +05305675 dsi_uninit_output(dsidev);
5676
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005677 pm_runtime_disable(&dsidev->dev);
5678
Tomi Valkeinenb2541c42013-05-03 13:42:24 +03005679 if (dsi->vdds_dsi_reg != NULL && dsi->vdds_dsi_enabled) {
5680 regulator_disable(dsi->vdds_dsi_reg);
5681 dsi->vdds_dsi_enabled = false;
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005682 }
5683
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005684 return 0;
5685}
5686
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005687static int dsi_runtime_suspend(struct device *dev)
5688{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005689 struct platform_device *pdev = to_platform_device(dev);
5690 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
5691
5692 dsi->is_enabled = false;
5693 /* ensure the irq handler sees the is_enabled value */
5694 smp_wmb();
5695 /* wait for current handler to finish before turning the DSI off */
5696 synchronize_irq(dsi->irq);
5697
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005698 dispc_runtime_put();
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005699
5700 return 0;
5701}
5702
5703static int dsi_runtime_resume(struct device *dev)
5704{
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005705 struct platform_device *pdev = to_platform_device(dev);
5706 struct dsi_data *dsi = dsi_get_dsidrv_data(pdev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005707 int r;
5708
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005709 r = dispc_runtime_get();
5710 if (r)
Tomi Valkeinen852f0832012-02-17 17:58:04 +02005711 return r;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005712
Tomi Valkeinen0925afc2014-04-11 13:49:55 +03005713 dsi->is_enabled = true;
5714 /* ensure the irq handler sees the is_enabled value */
5715 smp_wmb();
5716
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005717 return 0;
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005718}
5719
5720static const struct dev_pm_ops dsi_pm_ops = {
5721 .runtime_suspend = dsi_runtime_suspend,
5722 .runtime_resume = dsi_runtime_resume,
5723};
5724
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005725static const struct dsi_module_id_data dsi_of_data_omap3[] = {
5726 { .address = 0x4804fc00, .id = 0, },
5727 { },
5728};
5729
5730static const struct dsi_module_id_data dsi_of_data_omap4[] = {
5731 { .address = 0x58004000, .id = 0, },
5732 { .address = 0x58005000, .id = 1, },
5733 { },
5734};
5735
5736static const struct of_device_id dsi_of_match[] = {
5737 { .compatible = "ti,omap3-dsi", .data = dsi_of_data_omap3, },
5738 { .compatible = "ti,omap4-dsi", .data = dsi_of_data_omap4, },
5739 {},
5740};
5741
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005742static struct platform_driver omap_dsihw_driver = {
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005743 .probe = omap_dsihw_probe,
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005744 .remove = __exit_p(omap_dsihw_remove),
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005745 .driver = {
Tomi Valkeinen7c68dd92011-08-03 14:00:57 +03005746 .name = "omapdss_dsi",
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005747 .owner = THIS_MODULE,
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03005748 .pm = &dsi_pm_ops,
Tomi Valkeinen6274a612012-08-21 15:35:42 +03005749 .of_match_table = dsi_of_match,
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005750 },
5751};
5752
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005753int __init dsi_init_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005754{
Tomi Valkeinenee4a24e2013-04-26 13:47:06 +03005755 return platform_driver_register(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005756}
5757
Tomi Valkeinen6e7e8f02012-02-17 17:41:13 +02005758void __exit dsi_uninit_platform_driver(void)
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005759{
Tomi Valkeinen04c742c2012-02-23 15:32:37 +02005760 platform_driver_unregister(&omap_dsihw_driver);
Senthilvadivu Guruswamyc8aac012011-01-24 06:22:02 +00005761}