blob: f88207712d3d1c09ca3a0aca287e47b4304cdffe [file] [log] [blame]
Steve Sakomancc175572008-10-30 21:35:26 -07001/*
2 * ALSA SoC TWL4030 codec driver
3 *
4 * Author: Steve Sakoman, <steve@sakoman.com>
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * version 2 as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope that it will be useful, but
11 * WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
13 * General Public License for more details.
14 *
15 * You should have received a copy of the GNU General Public License
16 * along with this program; if not, write to the Free Software
17 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
18 * 02110-1301 USA
19 *
20 */
21
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/init.h>
25#include <linux/delay.h>
26#include <linux/pm.h>
27#include <linux/i2c.h>
28#include <linux/platform_device.h>
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +030029#include <linux/of.h>
30#include <linux/of_gpio.h>
Santosh Shilimkarb07682b2009-12-13 20:05:51 +010031#include <linux/i2c/twl.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Peter Ujfalusi281ecd12012-09-10 13:46:27 +030033#include <linux/gpio.h>
Steve Sakomancc175572008-10-30 21:35:26 -070034#include <sound/core.h>
35#include <sound/pcm.h>
36#include <sound/pcm_params.h>
37#include <sound/soc.h>
Steve Sakomancc175572008-10-30 21:35:26 -070038#include <sound/initval.h>
Peter Ujfalusic10b82c2008-11-24 13:49:35 +020039#include <sound/tlv.h>
Steve Sakomancc175572008-10-30 21:35:26 -070040
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000041/* Register descriptions are here */
Peter Ujfalusi57fe7252011-05-31 12:02:49 +030042#include <linux/mfd/twl4030-audio.h>
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +000043
Peter Ujfalusi5712ded2012-12-31 11:51:46 +010044/* TWL4030 PMBR1 Register */
45#define TWL4030_PMBR1_REG 0x0D
46/* TWL4030 PMBR1 Register GPIO6 mux bits */
47#define TWL4030_GPIO6_PWM0_MUTE(value) ((value & 0x03) << 2)
48
Lars-Peter Clausen052901f42013-10-06 13:43:50 +020049#define TWL4030_CACHEREGNUM (TWL4030_REG_MISC_SET_2 + 1)
Steve Sakomancc175572008-10-30 21:35:26 -070050
51/*
52 * twl4030 register cache & default register settings
53 */
54static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
55 0x00, /* this register not used */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030056 0x00, /* REG_CODEC_MODE (0x1) */
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +030057 0x00, /* REG_OPTION (0x2) */
Steve Sakomancc175572008-10-30 21:35:26 -070058 0x00, /* REG_UNKNOWN (0x3) */
59 0x00, /* REG_MICBIAS_CTL (0x4) */
Peter Ujfalusi979bb1f2010-05-26 11:38:16 +030060 0x00, /* REG_ANAMICL (0x5) */
Grazvydas Ignotas5920b452008-12-02 20:48:58 +020061 0x00, /* REG_ANAMICR (0x6) */
62 0x00, /* REG_AVADC_CTL (0x7) */
Steve Sakomancc175572008-10-30 21:35:26 -070063 0x00, /* REG_ADCMICSEL (0x8) */
64 0x00, /* REG_DIGMIXING (0x9) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030065 0x0f, /* REG_ATXL1PGA (0xA) */
66 0x0f, /* REG_ATXR1PGA (0xB) */
67 0x0f, /* REG_AVTXL2PGA (0xC) */
68 0x0f, /* REG_AVTXR2PGA (0xD) */
Peter Ujfalusic42a59e2010-02-09 15:24:04 +020069 0x00, /* REG_AUDIO_IF (0xE) */
Steve Sakomancc175572008-10-30 21:35:26 -070070 0x00, /* REG_VOICE_IF (0xF) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030071 0x3f, /* REG_ARXR1PGA (0x10) */
72 0x3f, /* REG_ARXL1PGA (0x11) */
73 0x3f, /* REG_ARXR2PGA (0x12) */
74 0x3f, /* REG_ARXL2PGA (0x13) */
75 0x25, /* REG_VRXPGA (0x14) */
Steve Sakomancc175572008-10-30 21:35:26 -070076 0x00, /* REG_VSTPGA (0x15) */
77 0x00, /* REG_VRX2ARXPGA (0x16) */
Peter Ujfalusic8124592010-01-28 15:57:04 +020078 0x00, /* REG_AVDAC_CTL (0x17) */
Steve Sakomancc175572008-10-30 21:35:26 -070079 0x00, /* REG_ARX2VTXPGA (0x18) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030080 0x32, /* REG_ARXL1_APGA_CTL (0x19) */
81 0x32, /* REG_ARXR1_APGA_CTL (0x1A) */
82 0x32, /* REG_ARXL2_APGA_CTL (0x1B) */
83 0x32, /* REG_ARXR2_APGA_CTL (0x1C) */
Steve Sakomancc175572008-10-30 21:35:26 -070084 0x00, /* REG_ATX2ARXPGA (0x1D) */
85 0x00, /* REG_BT_IF (0x1E) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030086 0x55, /* REG_BTPGA (0x1F) */
Steve Sakomancc175572008-10-30 21:35:26 -070087 0x00, /* REG_BTSTPGA (0x20) */
88 0x00, /* REG_EAR_CTL (0x21) */
Peter Ujfalusie47c7962010-02-17 09:49:54 +020089 0x00, /* REG_HS_SEL (0x22) */
90 0x00, /* REG_HS_GAIN_SET (0x23) */
Steve Sakomancc175572008-10-30 21:35:26 -070091 0x00, /* REG_HS_POPN_SET (0x24) */
92 0x00, /* REG_PREDL_CTL (0x25) */
93 0x00, /* REG_PREDR_CTL (0x26) */
94 0x00, /* REG_PRECKL_CTL (0x27) */
95 0x00, /* REG_PRECKR_CTL (0x28) */
96 0x00, /* REG_HFL_CTL (0x29) */
97 0x00, /* REG_HFR_CTL (0x2A) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +030098 0x05, /* REG_ALC_CTL (0x2B) */
Steve Sakomancc175572008-10-30 21:35:26 -070099 0x00, /* REG_ALC_SET1 (0x2C) */
100 0x00, /* REG_ALC_SET2 (0x2D) */
101 0x00, /* REG_BOOST_CTL (0x2E) */
Peter Ujfalusif8d05bd2008-11-24 08:25:45 +0200102 0x00, /* REG_SOFTVOL_CTL (0x2F) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300103 0x13, /* REG_DTMF_FREQSEL (0x30) */
Steve Sakomancc175572008-10-30 21:35:26 -0700104 0x00, /* REG_DTMF_TONEXT1H (0x31) */
105 0x00, /* REG_DTMF_TONEXT1L (0x32) */
106 0x00, /* REG_DTMF_TONEXT2H (0x33) */
107 0x00, /* REG_DTMF_TONEXT2L (0x34) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300108 0x79, /* REG_DTMF_TONOFF (0x35) */
109 0x11, /* REG_DTMF_WANONOFF (0x36) */
Steve Sakomancc175572008-10-30 21:35:26 -0700110 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
111 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
112 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
Peter Ujfalusic8124592010-01-28 15:57:04 +0200113 0x06, /* REG_APLL_CTL (0x3A) */
Steve Sakomancc175572008-10-30 21:35:26 -0700114 0x00, /* REG_DTMF_CTL (0x3B) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300115 0x44, /* REG_DTMF_PGA_CTL2 (0x3C) */
116 0x69, /* REG_DTMF_PGA_CTL1 (0x3D) */
Steve Sakomancc175572008-10-30 21:35:26 -0700117 0x00, /* REG_MISC_SET_1 (0x3E) */
118 0x00, /* REG_PCMBTMUX (0x3F) */
119 0x00, /* not used (0x40) */
120 0x00, /* not used (0x41) */
121 0x00, /* not used (0x42) */
122 0x00, /* REG_RX_PATH_SEL (0x43) */
Peter Ujfalusi33f92ed2010-05-26 11:38:14 +0300123 0x32, /* REG_VDL_APGA_CTL (0x44) */
Steve Sakomancc175572008-10-30 21:35:26 -0700124 0x00, /* REG_VIBRA_CTL (0x45) */
125 0x00, /* REG_VIBRA_SET (0x46) */
126 0x00, /* REG_VIBRA_PWM_SET (0x47) */
127 0x00, /* REG_ANAMIC_GAIN (0x48) */
128 0x00, /* REG_MISC_SET_2 (0x49) */
129};
130
Peter Ujfalusi73939582009-01-29 14:57:50 +0200131/* codec private data */
132struct twl4030_priv {
Peter Ujfalusi73939582009-01-29 14:57:50 +0200133 unsigned int codec_powered;
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300134
135 /* reference counts of AIF/APLL users */
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200136 unsigned int apll_enabled;
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +0200137
138 struct snd_pcm_substream *master_substream;
139 struct snd_pcm_substream *slave_substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +0300140
141 unsigned int configured;
142 unsigned int rate;
143 unsigned int sample_bits;
144 unsigned int channels;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300145
146 unsigned int sysclk;
147
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200148 /* Output (with associated amp) states */
149 u8 hsl_enabled, hsr_enabled;
150 u8 earpiece_enabled;
151 u8 predrivel_enabled, predriver_enabled;
152 u8 carkitl_enabled, carkitr_enabled;
Peter Ujfalusi8b3bca22014-01-03 15:27:52 +0200153 u8 ctl_cache[TWL4030_REG_PRECKR_CTL - TWL4030_REG_EAR_CTL + 1];
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300154
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300155 struct twl4030_codec_data *pdata;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200156};
157
Peter Ujfalusi8b3bca22014-01-03 15:27:52 +0200158static void tw4030_init_ctl_cache(struct twl4030_priv *twl4030)
159{
160 int i;
161 u8 byte;
162
163 for (i = TWL4030_REG_EAR_CTL; i <= TWL4030_REG_PRECKR_CTL; i++) {
164 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte, i);
165 twl4030->ctl_cache[i - TWL4030_REG_EAR_CTL] = byte;
166 }
167}
168
Steve Sakomancc175572008-10-30 21:35:26 -0700169/*
170 * read twl4030 register cache
171 */
172static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
173 unsigned int reg)
174{
Takashi Iwaid08664f2009-06-04 09:58:18 +0200175 u8 *cache = codec->reg_cache;
Steve Sakomancc175572008-10-30 21:35:26 -0700176
Ian Molton91432e92009-01-17 17:44:23 +0000177 if (reg >= TWL4030_CACHEREGNUM)
178 return -EIO;
179
Steve Sakomancc175572008-10-30 21:35:26 -0700180 return cache[reg];
181}
182
183/*
184 * write twl4030 register cache
185 */
186static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
187 u8 reg, u8 value)
188{
189 u8 *cache = codec->reg_cache;
190
191 if (reg >= TWL4030_CACHEREGNUM)
192 return;
193 cache[reg] = value;
194}
195
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200196static bool twl4030_can_write_to_chip(struct snd_soc_codec *codec,
197 unsigned int reg)
Steve Sakomancc175572008-10-30 21:35:26 -0700198{
Mark Brownb2c812e2010-04-14 15:35:19 +0900199 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200200 bool write_to_reg = false;
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200201
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200202 /* Decide if the given register can be written */
203 switch (reg) {
204 case TWL4030_REG_EAR_CTL:
205 if (twl4030->earpiece_enabled)
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200206 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200207 break;
208 case TWL4030_REG_PREDL_CTL:
209 if (twl4030->predrivel_enabled)
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200210 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200211 break;
212 case TWL4030_REG_PREDR_CTL:
213 if (twl4030->predriver_enabled)
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200214 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200215 break;
216 case TWL4030_REG_PRECKL_CTL:
217 if (twl4030->carkitl_enabled)
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200218 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200219 break;
220 case TWL4030_REG_PRECKR_CTL:
221 if (twl4030->carkitr_enabled)
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200222 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200223 break;
224 case TWL4030_REG_HS_GAIN_SET:
225 if (twl4030->hsl_enabled || twl4030->hsr_enabled)
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200226 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200227 break;
228 default:
229 /* All other register can be written */
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200230 write_to_reg = true;
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200231 break;
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200232 }
Peter Ujfalusia8fc4152014-01-03 15:27:49 +0200233
234 return write_to_reg;
235}
236
237/*
238 * write to the twl4030 register space
239 */
240static int twl4030_write(struct snd_soc_codec *codec,
241 unsigned int reg, unsigned int value)
242{
243 twl4030_write_reg_cache(codec, reg, value);
244 if (twl4030_can_write_to_chip(codec, reg))
245 return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, value, reg);
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200246
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200247 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700248}
249
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300250static inline void twl4030_wait_ms(int time)
251{
252 if (time < 60) {
253 time *= 1000;
254 usleep_range(time, time + 500);
255 } else {
256 msleep(time);
257 }
258}
259
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200260static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
Steve Sakomancc175572008-10-30 21:35:26 -0700261{
Mark Brownb2c812e2010-04-14 15:35:19 +0900262 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300263 int mode;
Steve Sakomancc175572008-10-30 21:35:26 -0700264
Peter Ujfalusi73939582009-01-29 14:57:50 +0200265 if (enable == twl4030->codec_powered)
266 return;
267
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200268 if (enable)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300269 mode = twl4030_audio_enable_resource(TWL4030_AUDIO_RES_POWER);
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200270 else
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300271 mode = twl4030_audio_disable_resource(TWL4030_AUDIO_RES_POWER);
Steve Sakomancc175572008-10-30 21:35:26 -0700272
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300273 if (mode >= 0) {
274 twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
275 twl4030->codec_powered = enable;
276 }
Steve Sakomancc175572008-10-30 21:35:26 -0700277
278 /* REVISIT: this delay is present in TI sample drivers */
279 /* but there seems to be no TRM requirement for it */
280 udelay(10);
281}
282
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300283static void twl4030_setup_pdata_of(struct twl4030_codec_data *pdata,
284 struct device_node *node)
285{
286 int value;
287
288 of_property_read_u32(node, "ti,digimic_delay",
289 &pdata->digimic_delay);
290 of_property_read_u32(node, "ti,ramp_delay_value",
291 &pdata->ramp_delay_value);
292 of_property_read_u32(node, "ti,offset_cncl_path",
293 &pdata->offset_cncl_path);
294 if (!of_property_read_u32(node, "ti,hs_extmute", &value))
295 pdata->hs_extmute = value;
296
297 pdata->hs_extmute_gpio = of_get_named_gpio(node,
298 "ti,hs_extmute_gpio", 0);
299 if (gpio_is_valid(pdata->hs_extmute_gpio))
300 pdata->hs_extmute = 1;
301}
302
303static struct twl4030_codec_data *twl4030_get_pdata(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -0700304{
Peter Ujfalusi4ae6df5e2011-05-31 15:21:13 +0300305 struct twl4030_codec_data *pdata = dev_get_platdata(codec->dev);
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300306 struct device_node *twl4030_codec_node = NULL;
307
308 twl4030_codec_node = of_find_node_by_name(codec->dev->parent->of_node,
309 "codec");
310
311 if (!pdata && twl4030_codec_node) {
312 pdata = devm_kzalloc(codec->dev,
313 sizeof(struct twl4030_codec_data),
314 GFP_KERNEL);
315 if (!pdata) {
316 dev_err(codec->dev, "Can not allocate memory\n");
317 return NULL;
318 }
319 twl4030_setup_pdata_of(pdata, twl4030_codec_node);
320 }
321
322 return pdata;
323}
324
325static void twl4030_init_chip(struct snd_soc_codec *codec)
326{
327 struct twl4030_codec_data *pdata;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300328 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
329 u8 reg, byte;
330 int i = 0;
Steve Sakomancc175572008-10-30 21:35:26 -0700331
Peter Ujfalusi2d6d6492012-09-10 13:46:32 +0300332 pdata = twl4030_get_pdata(codec);
333
Peter Ujfalusi5712ded2012-12-31 11:51:46 +0100334 if (pdata && pdata->hs_extmute) {
335 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
336 int ret;
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300337
Peter Ujfalusi5712ded2012-12-31 11:51:46 +0100338 if (!pdata->hs_extmute_gpio)
339 dev_warn(codec->dev,
340 "Extmute GPIO is 0 is this correct?\n");
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300341
Peter Ujfalusi5712ded2012-12-31 11:51:46 +0100342 ret = gpio_request_one(pdata->hs_extmute_gpio,
343 GPIOF_OUT_INIT_LOW,
344 "hs_extmute");
345 if (ret) {
346 dev_err(codec->dev,
347 "Failed to get hs_extmute GPIO\n");
348 pdata->hs_extmute_gpio = -1;
349 }
350 } else {
351 u8 pin_mux;
352
353 /* Set TWL4030 GPIO6 as EXTMUTE signal */
354 twl_i2c_read_u8(TWL4030_MODULE_INTBR, &pin_mux,
355 TWL4030_PMBR1_REG);
356 pin_mux &= ~TWL4030_GPIO6_PWM0_MUTE(0x03);
357 pin_mux |= TWL4030_GPIO6_PWM0_MUTE(0x02);
358 twl_i2c_write_u8(TWL4030_MODULE_INTBR, pin_mux,
359 TWL4030_PMBR1_REG);
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300360 }
361 }
362
Peter Ujfalusi8b3bca22014-01-03 15:27:52 +0200363 /* Initialize the local ctl register cache */
364 tw4030_init_ctl_cache(twl4030);
365
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300366 /* Refresh APLL_CTL register from HW */
Peter Ujfalusi9fdcc0f2010-05-26 11:38:18 +0300367 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300368 TWL4030_REG_APLL_CTL);
369 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, byte);
370
371 /* anti-pop when changing analog gain */
372 reg = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
373 twl4030_write(codec, TWL4030_REG_MISC_SET_1,
374 reg | TWL4030_SMOOTH_ANAVOL_EN);
375
376 twl4030_write(codec, TWL4030_REG_OPTION,
377 TWL4030_ATXL1_EN | TWL4030_ATXR1_EN |
378 TWL4030_ARXL2_EN | TWL4030_ARXR2_EN);
379
Peter Ujfalusi3c36cc62010-05-26 11:38:19 +0300380 /* REG_ARXR2_APGA_CTL reset according to the TRM: 0dB, DA_EN */
381 twl4030_write(codec, TWL4030_REG_ARXR2_APGA_CTL, 0x32);
382
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300383 /* Machine dependent setup */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000384 if (!pdata)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300385 return;
386
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300387 twl4030->pdata = pdata;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300388
389 reg = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
390 reg &= ~TWL4030_RAMP_DELAY;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000391 reg |= (pdata->ramp_delay_value << 2);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300392 twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, reg);
393
394 /* initiate offset cancellation */
395 twl4030_codec_enable(codec, 1);
396
397 reg = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
398 reg &= ~TWL4030_OFFSET_CNCL_SEL;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000399 reg |= pdata->offset_cncl_path;
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300400 twl4030_write(codec, TWL4030_REG_ANAMICL,
401 reg | TWL4030_CNCL_OFFSET_START);
402
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300403 /*
404 * Wait for offset cancellation to complete.
405 * Since this takes a while, do not slam the i2c.
406 * Start polling the status after ~20ms.
407 */
408 msleep(20);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300409 do {
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300410 usleep_range(1000, 2000);
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +0300411 twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
412 TWL4030_REG_ANAMICL);
413 } while ((i++ < 100) &&
414 ((byte & TWL4030_CNCL_OFFSET_START) ==
415 TWL4030_CNCL_OFFSET_START));
416
417 /* Make sure that the reg_cache has the same value as the HW */
418 twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
419
Peter Ujfalusidb04e2c2009-01-27 11:29:40 +0200420 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -0700421}
422
Peter Ujfalusi2845fa12009-10-28 10:57:05 +0200423static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
Peter Ujfalusi73939582009-01-29 14:57:50 +0200424{
Mark Brownb2c812e2010-04-14 15:35:19 +0900425 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300426 int status = -1;
Peter Ujfalusi73939582009-01-29 14:57:50 +0200427
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300428 if (enable) {
429 twl4030->apll_enabled++;
430 if (twl4030->apll_enabled == 1)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300431 status = twl4030_audio_enable_resource(
432 TWL4030_AUDIO_RES_APLL);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300433 } else {
434 twl4030->apll_enabled--;
435 if (!twl4030->apll_enabled)
Peter Ujfalusi57fe7252011-05-31 12:02:49 +0300436 status = twl4030_audio_disable_resource(
437 TWL4030_AUDIO_RES_APLL);
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300438 }
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +0300439
440 if (status >= 0)
441 twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
Peter Ujfalusi73939582009-01-29 14:57:50 +0200442}
443
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200444/* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900445static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
446 SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
447 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
448 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
449 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
450};
Peter Ujfalusi5e98a462008-12-09 12:35:47 +0200451
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200452/* PreDrive Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900453static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
454 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
455 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
456 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
457 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
458};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200459
460/* PreDrive Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900461static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
462 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
463 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
464 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
465 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
466};
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +0200467
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200468/* Headset Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900469static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
470 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
471 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
472 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
473};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200474
475/* Headset Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900476static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
477 SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
478 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
479 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
480};
Peter Ujfalusidfad21a2008-12-09 12:35:49 +0200481
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200482/* Carkit Left */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900483static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
484 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
485 SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
486 SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
487};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200488
489/* Carkit Right */
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900490static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
491 SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
492 SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
493 SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
494};
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +0200495
Peter Ujfalusidf339802008-12-09 12:35:51 +0200496/* Handsfree Left */
497static const char *twl4030_handsfreel_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900498 {"Voice", "AudioL1", "AudioL2", "AudioR2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200499
500static const struct soc_enum twl4030_handsfreel_enum =
501 SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
502 ARRAY_SIZE(twl4030_handsfreel_texts),
503 twl4030_handsfreel_texts);
504
505static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
506SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
507
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300508/* Handsfree Left virtual mute */
509static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200510 SOC_DAPM_SINGLE_VIRT("Switch", 1);
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300511
Peter Ujfalusidf339802008-12-09 12:35:51 +0200512/* Handsfree Right */
513static const char *twl4030_handsfreer_texts[] =
Joonyoung Shim1a787e72009-04-22 13:13:34 +0900514 {"Voice", "AudioR1", "AudioR2", "AudioL2"};
Peter Ujfalusidf339802008-12-09 12:35:51 +0200515
516static const struct soc_enum twl4030_handsfreer_enum =
517 SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
518 ARRAY_SIZE(twl4030_handsfreer_texts),
519 twl4030_handsfreer_texts);
520
521static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
522SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
523
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300524/* Handsfree Right virtual mute */
525static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
Lars-Peter Clausen052901f42013-10-06 13:43:50 +0200526 SOC_DAPM_SINGLE_VIRT("Switch", 1);
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +0300527
Peter Ujfalusi376f7832009-05-05 08:55:47 +0300528/* Vibra */
529/* Vibra audio path selection */
530static const char *twl4030_vibra_texts[] =
531 {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
532
533static const struct soc_enum twl4030_vibra_enum =
534 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
535 ARRAY_SIZE(twl4030_vibra_texts),
536 twl4030_vibra_texts);
537
538static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
539SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
540
541/* Vibra path selection: local vibrator (PWM) or audio driven */
542static const char *twl4030_vibrapath_texts[] =
543 {"Local vibrator", "Audio"};
544
545static const struct soc_enum twl4030_vibrapath_enum =
546 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
547 ARRAY_SIZE(twl4030_vibrapath_texts),
548 twl4030_vibrapath_texts);
549
550static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
551SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
552
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200553/* Left analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900554static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300555 SOC_DAPM_SINGLE("Main Mic Capture Switch",
556 TWL4030_REG_ANAMICL, 0, 1, 0),
557 SOC_DAPM_SINGLE("Headset Mic Capture Switch",
558 TWL4030_REG_ANAMICL, 1, 1, 0),
559 SOC_DAPM_SINGLE("AUXL Capture Switch",
560 TWL4030_REG_ANAMICL, 2, 1, 0),
561 SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
562 TWL4030_REG_ANAMICL, 3, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900563};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200564
565/* Right analog microphone selection */
Joonyoung Shim97b80962009-05-11 20:36:08 +0900566static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
Peter Ujfalusi90289352009-08-14 08:44:00 +0300567 SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
568 SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
Joonyoung Shim97b80962009-05-11 20:36:08 +0900569};
Peter Ujfalusi276c6222008-12-31 10:08:38 +0200570
571/* TX1 L/R Analog/Digital microphone selection */
572static const char *twl4030_micpathtx1_texts[] =
573 {"Analog", "Digimic0"};
574
575static const struct soc_enum twl4030_micpathtx1_enum =
576 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
577 ARRAY_SIZE(twl4030_micpathtx1_texts),
578 twl4030_micpathtx1_texts);
579
580static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
581SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
582
583/* TX2 L/R Analog/Digital microphone selection */
584static const char *twl4030_micpathtx2_texts[] =
585 {"Analog", "Digimic1"};
586
587static const struct soc_enum twl4030_micpathtx2_enum =
588 SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
589 ARRAY_SIZE(twl4030_micpathtx2_texts),
590 twl4030_micpathtx2_texts);
591
592static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
593SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
594
Peter Ujfalusi73939582009-01-29 14:57:50 +0200595/* Analog bypass for AudioR1 */
596static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
597 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
598
599/* Analog bypass for AudioL1 */
600static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
601 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
602
603/* Analog bypass for AudioR2 */
604static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
605 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
606
607/* Analog bypass for AudioL2 */
608static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
609 SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
610
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -0500611/* Analog bypass for Voice */
612static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
613 SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
614
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300615/* Digital bypass gain, mute instead of -30dB */
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200616static const unsigned int twl4030_dapm_dbypass_tlv[] = {
Peter Ujfalusi8b0d3152010-07-12 11:50:06 +0300617 TLV_DB_RANGE_HEAD(3),
618 0, 1, TLV_DB_SCALE_ITEM(-3000, 600, 1),
619 2, 3, TLV_DB_SCALE_ITEM(-2400, 0, 0),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +0200620 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
621};
622
623/* Digital bypass left (TX1L -> RX2L) */
624static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
625 SOC_DAPM_SINGLE_TLV("Volume",
626 TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
627 twl4030_dapm_dbypass_tlv);
628
629/* Digital bypass right (TX1R -> RX2R) */
630static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
631 SOC_DAPM_SINGLE_TLV("Volume",
632 TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
633 twl4030_dapm_dbypass_tlv);
634
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -0500635/*
636 * Voice Sidetone GAIN volume control:
637 * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
638 */
639static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
640
641/* Digital bypass voice: sidetone (VUL -> VDL)*/
642static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
643 SOC_DAPM_SINGLE_TLV("Volume",
644 TWL4030_REG_VSTPGA, 0, 0x29, 0,
645 twl4030_dapm_dbypassv_tlv);
646
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300647/*
648 * Output PGA builder:
649 * Handle the muting and unmuting of the given output (turning off the
650 * amplifier associated with the output pin)
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200651 * On mute bypass the reg_cache and write 0 to the register
652 * On unmute: restore the register content from the reg_cache
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300653 * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
654 */
655#define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
656static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
657 struct snd_kcontrol *kcontrol, int event) \
658{ \
Mark Brownb2c812e2010-04-14 15:35:19 +0900659 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300660 \
661 switch (event) { \
662 case SND_SOC_DAPM_POST_PMU: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200663 twl4030->pin_name##_enabled = 1; \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300664 twl4030_write(w->codec, reg, \
665 twl4030_read_reg_cache(w->codec, reg)); \
666 break; \
667 case SND_SOC_DAPM_POST_PMD: \
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200668 twl4030->pin_name##_enabled = 0; \
669 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
670 0, reg); \
Peter Ujfalusi9008adf2009-08-13 15:59:34 +0300671 break; \
672 } \
673 return 0; \
674}
675
676TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
677TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
678TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
679TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
680TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
681
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300682static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
Stanley.Miao49d92c72008-12-11 23:28:10 +0800683{
Stanley.Miao49d92c72008-12-11 23:28:10 +0800684 unsigned char hs_ctl;
685
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300686 hs_ctl = twl4030_read_reg_cache(codec, reg);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800687
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300688 if (ramp) {
689 /* HF ramp-up */
690 hs_ctl |= TWL4030_HF_CTL_REF_EN;
691 twl4030_write(codec, reg, hs_ctl);
692 udelay(10);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800693 hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300694 twl4030_write(codec, reg, hs_ctl);
695 udelay(40);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800696 hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
Stanley.Miao49d92c72008-12-11 23:28:10 +0800697 hs_ctl |= TWL4030_HF_CTL_HB_EN;
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300698 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800699 } else {
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300700 /* HF ramp-down */
701 hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
702 hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
703 twl4030_write(codec, reg, hs_ctl);
704 hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
705 twl4030_write(codec, reg, hs_ctl);
706 udelay(40);
707 hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
708 twl4030_write(codec, reg, hs_ctl);
Stanley.Miao49d92c72008-12-11 23:28:10 +0800709 }
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300710}
Stanley.Miao49d92c72008-12-11 23:28:10 +0800711
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +0300712static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
713 struct snd_kcontrol *kcontrol, int event)
714{
715 switch (event) {
716 case SND_SOC_DAPM_POST_PMU:
717 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
718 break;
719 case SND_SOC_DAPM_POST_PMD:
720 handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
721 break;
722 }
723 return 0;
724}
725
726static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
727 struct snd_kcontrol *kcontrol, int event)
728{
729 switch (event) {
730 case SND_SOC_DAPM_POST_PMU:
731 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
732 break;
733 case SND_SOC_DAPM_POST_PMD:
734 handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
735 break;
736 }
Stanley.Miao49d92c72008-12-11 23:28:10 +0800737 return 0;
738}
739
Jari Vanhala86139a12009-10-29 11:58:09 +0200740static int vibramux_event(struct snd_soc_dapm_widget *w,
741 struct snd_kcontrol *kcontrol, int event)
742{
743 twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
744 return 0;
745}
746
Peter Ujfalusi7729cf72009-10-29 11:58:10 +0200747static int apll_event(struct snd_soc_dapm_widget *w,
748 struct snd_kcontrol *kcontrol, int event)
749{
750 switch (event) {
751 case SND_SOC_DAPM_PRE_PMU:
752 twl4030_apll_enable(w->codec, 1);
753 break;
754 case SND_SOC_DAPM_POST_PMD:
755 twl4030_apll_enable(w->codec, 0);
756 break;
757 }
758 return 0;
759}
760
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +0300761static int aif_event(struct snd_soc_dapm_widget *w,
762 struct snd_kcontrol *kcontrol, int event)
763{
764 u8 audio_if;
765
766 audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
767 switch (event) {
768 case SND_SOC_DAPM_PRE_PMU:
769 /* Enable AIF */
770 /* enable the PLL before we use it to clock the DAI */
771 twl4030_apll_enable(w->codec, 1);
772
773 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
774 audio_if | TWL4030_AIF_EN);
775 break;
776 case SND_SOC_DAPM_POST_PMD:
777 /* disable the DAI before we stop it's source PLL */
778 twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
779 audio_if & ~TWL4030_AIF_EN);
780 twl4030_apll_enable(w->codec, 0);
781 break;
782 }
783 return 0;
784}
785
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300786static void headset_ramp(struct snd_soc_codec *codec, int ramp)
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200787{
788 unsigned char hs_gain, hs_pop;
Mark Brownb2c812e2010-04-14 15:35:19 +0900789 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300790 struct twl4030_codec_data *pdata = twl4030->pdata;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300791 /* Base values for ramp delay calculation: 2^19 - 2^26 */
792 unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
793 8388608, 16777216, 33554432, 67108864};
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300794 unsigned int delay;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200795
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300796 hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
797 hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300798 delay = (ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
799 twl4030->sysclk) + 1;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200800
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500801 /* Enable external mute control, this dramatically reduces
802 * the pop-noise */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000803 if (pdata && pdata->hs_extmute) {
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300804 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
805 gpio_set_value(pdata->hs_extmute_gpio, 1);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500806 } else {
807 hs_pop |= TWL4030_EXTMUTE;
808 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
809 }
810 }
811
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300812 if (ramp) {
813 /* Headset ramp-up according to the TRM */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200814 hs_pop |= TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300815 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Peter Ujfalusic96907f2010-03-22 17:46:37 +0200816 /* Actually write to the register */
817 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
818 hs_gain,
819 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200820 hs_pop |= TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300821 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500822 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300823 twl4030_wait_ms(delay);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300824 } else {
825 /* Headset ramp-down _not_ according to
826 * the TRM, but in a way that it is working */
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200827 hs_pop &= ~TWL4030_RAMP_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300828 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
829 /* Wait ramp delay time + 1, so the VMID can settle */
Peter Ujfalusi7e6120c2010-10-25 11:34:23 +0300830 twl4030_wait_ms(delay);
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200831 /* Bypass the reg_cache to mute the headset */
Balaji T Kfc7b92f2009-12-13 21:23:33 +0100832 twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200833 hs_gain & (~0x0f),
834 TWL4030_REG_HS_GAIN_SET);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300835
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200836 hs_pop &= ~TWL4030_VMID_EN;
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300837 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
838 }
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500839
840 /* Disable external mute */
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +0000841 if (pdata && pdata->hs_extmute) {
Peter Ujfalusi281ecd12012-09-10 13:46:27 +0300842 if (gpio_is_valid(pdata->hs_extmute_gpio)) {
843 gpio_set_value(pdata->hs_extmute_gpio, 0);
Candelaria Villareal, Jorge4e49ffd2009-07-01 19:17:43 -0500844 } else {
845 hs_pop &= ~TWL4030_EXTMUTE;
846 twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
847 }
848 }
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300849}
850
851static int headsetlpga_event(struct snd_soc_dapm_widget *w,
852 struct snd_kcontrol *kcontrol, int event)
853{
Mark Brownb2c812e2010-04-14 15:35:19 +0900854 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300855
856 switch (event) {
857 case SND_SOC_DAPM_POST_PMU:
858 /* Do the ramp-up only once */
859 if (!twl4030->hsr_enabled)
860 headset_ramp(w->codec, 1);
861
862 twl4030->hsl_enabled = 1;
863 break;
864 case SND_SOC_DAPM_POST_PMD:
865 /* Do the ramp-down only if both headsetL/R is disabled */
866 if (!twl4030->hsr_enabled)
867 headset_ramp(w->codec, 0);
868
869 twl4030->hsl_enabled = 0;
870 break;
871 }
872 return 0;
873}
874
875static int headsetrpga_event(struct snd_soc_dapm_widget *w,
876 struct snd_kcontrol *kcontrol, int event)
877{
Mark Brownb2c812e2010-04-14 15:35:19 +0900878 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi6943c922009-05-18 16:02:05 +0300879
880 switch (event) {
881 case SND_SOC_DAPM_POST_PMU:
882 /* Do the ramp-up only once */
883 if (!twl4030->hsl_enabled)
884 headset_ramp(w->codec, 1);
885
886 twl4030->hsr_enabled = 1;
887 break;
888 case SND_SOC_DAPM_POST_PMD:
889 /* Do the ramp-down only if both headsetL/R is disabled */
890 if (!twl4030->hsl_enabled)
891 headset_ramp(w->codec, 0);
892
893 twl4030->hsr_enabled = 0;
Peter Ujfalusiaad749e2009-01-27 11:29:41 +0200894 break;
895 }
896 return 0;
897}
898
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300899static int digimic_event(struct snd_soc_dapm_widget *w,
900 struct snd_kcontrol *kcontrol, int event)
901{
902 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300903 struct twl4030_codec_data *pdata = twl4030->pdata;
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300904
Peter Ujfalusi182f73f2012-09-10 13:46:31 +0300905 if (pdata && pdata->digimic_delay)
906 twl4030_wait_ms(pdata->digimic_delay);
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +0300907 return 0;
908}
909
Peter Ujfalusic10b82c2008-11-24 13:49:35 +0200910/*
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200911 * Some of the gain controls in TWL (mostly those which are associated with
912 * the outputs) are implemented in an interesting way:
913 * 0x0 : Power down (mute)
914 * 0x1 : 6dB
915 * 0x2 : 0 dB
916 * 0x3 : -6 dB
917 * Inverting not going to help with these.
918 * Custom volsw and volsw_2r get/put functions to handle these gain bits.
919 */
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +0200920static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
921 struct snd_ctl_elem_value *ucontrol)
922{
923 struct soc_mixer_control *mc =
924 (struct soc_mixer_control *)kcontrol->private_value;
925 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
926 unsigned int reg = mc->reg;
927 unsigned int shift = mc->shift;
928 unsigned int rshift = mc->rshift;
929 int max = mc->max;
930 int mask = (1 << fls(max)) - 1;
931
932 ucontrol->value.integer.value[0] =
933 (snd_soc_read(codec, reg) >> shift) & mask;
934 if (ucontrol->value.integer.value[0])
935 ucontrol->value.integer.value[0] =
936 max + 1 - ucontrol->value.integer.value[0];
937
938 if (shift != rshift) {
939 ucontrol->value.integer.value[1] =
940 (snd_soc_read(codec, reg) >> rshift) & mask;
941 if (ucontrol->value.integer.value[1])
942 ucontrol->value.integer.value[1] =
943 max + 1 - ucontrol->value.integer.value[1];
944 }
945
946 return 0;
947}
948
949static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
950 struct snd_ctl_elem_value *ucontrol)
951{
952 struct soc_mixer_control *mc =
953 (struct soc_mixer_control *)kcontrol->private_value;
954 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
955 unsigned int reg = mc->reg;
956 unsigned int shift = mc->shift;
957 unsigned int rshift = mc->rshift;
958 int max = mc->max;
959 int mask = (1 << fls(max)) - 1;
960 unsigned short val, val2, val_mask;
961
962 val = (ucontrol->value.integer.value[0] & mask);
963
964 val_mask = mask << shift;
965 if (val)
966 val = max + 1 - val;
967 val = val << shift;
968 if (shift != rshift) {
969 val2 = (ucontrol->value.integer.value[1] & mask);
970 val_mask |= mask << rshift;
971 if (val2)
972 val2 = max + 1 - val2;
973 val |= val2 << rshift;
974 }
975 return snd_soc_update_bits(codec, reg, val_mask, val);
976}
977
978static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
979 struct snd_ctl_elem_value *ucontrol)
980{
981 struct soc_mixer_control *mc =
982 (struct soc_mixer_control *)kcontrol->private_value;
983 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
984 unsigned int reg = mc->reg;
985 unsigned int reg2 = mc->rreg;
986 unsigned int shift = mc->shift;
987 int max = mc->max;
988 int mask = (1<<fls(max))-1;
989
990 ucontrol->value.integer.value[0] =
991 (snd_soc_read(codec, reg) >> shift) & mask;
992 ucontrol->value.integer.value[1] =
993 (snd_soc_read(codec, reg2) >> shift) & mask;
994
995 if (ucontrol->value.integer.value[0])
996 ucontrol->value.integer.value[0] =
997 max + 1 - ucontrol->value.integer.value[0];
998 if (ucontrol->value.integer.value[1])
999 ucontrol->value.integer.value[1] =
1000 max + 1 - ucontrol->value.integer.value[1];
1001
1002 return 0;
1003}
1004
1005static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
1006 struct snd_ctl_elem_value *ucontrol)
1007{
1008 struct soc_mixer_control *mc =
1009 (struct soc_mixer_control *)kcontrol->private_value;
1010 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
1011 unsigned int reg = mc->reg;
1012 unsigned int reg2 = mc->rreg;
1013 unsigned int shift = mc->shift;
1014 int max = mc->max;
1015 int mask = (1 << fls(max)) - 1;
1016 int err;
1017 unsigned short val, val2, val_mask;
1018
1019 val_mask = mask << shift;
1020 val = (ucontrol->value.integer.value[0] & mask);
1021 val2 = (ucontrol->value.integer.value[1] & mask);
1022
1023 if (val)
1024 val = max + 1 - val;
1025 if (val2)
1026 val2 = max + 1 - val2;
1027
1028 val = val << shift;
1029 val2 = val2 << shift;
1030
1031 err = snd_soc_update_bits(codec, reg, val_mask, val);
1032 if (err < 0)
1033 return err;
1034
1035 err = snd_soc_update_bits(codec, reg2, val_mask, val2);
1036 return err;
1037}
1038
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001039/* Codec operation modes */
1040static const char *twl4030_op_modes_texts[] = {
1041 "Option 2 (voice/audio)", "Option 1 (audio)"
1042};
1043
1044static const struct soc_enum twl4030_op_modes_enum =
1045 SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
1046 ARRAY_SIZE(twl4030_op_modes_texts),
1047 twl4030_op_modes_texts);
1048
Mark Brown423c2382009-06-20 13:54:02 +01001049static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001050 struct snd_ctl_elem_value *ucontrol)
1051{
1052 struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
Mark Brownb2c812e2010-04-14 15:35:19 +09001053 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001054 struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
1055 unsigned short val;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001056 unsigned short mask;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001057
1058 if (twl4030->configured) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001059 dev_err(codec->dev,
1060 "operation mode cannot be changed on-the-fly\n");
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001061 return -EBUSY;
1062 }
1063
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001064 if (ucontrol->value.enumerated.item[0] > e->max - 1)
1065 return -EINVAL;
1066
1067 val = ucontrol->value.enumerated.item[0] << e->shift_l;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001068 mask = e->mask << e->shift_l;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001069 if (e->shift_l != e->shift_r) {
1070 if (ucontrol->value.enumerated.item[1] > e->max - 1)
1071 return -EINVAL;
1072 val |= ucontrol->value.enumerated.item[1] << e->shift_r;
Lars-Peter Clausen86767b72012-09-14 13:57:27 +02001073 mask |= e->mask << e->shift_r;
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001074 }
1075
1076 return snd_soc_update_bits(codec, e->reg, mask, val);
1077}
1078
Peter Ujfalusib0bd53a2008-11-24 13:49:38 +02001079/*
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001080 * FGAIN volume control:
1081 * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
1082 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001083static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
Peter Ujfalusic10b82c2008-11-24 13:49:35 +02001084
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001085/*
1086 * CGAIN volume control:
1087 * 0 dB to 12 dB in 6 dB steps
1088 * value 2 and 3 means 12 dB
1089 */
Peter Ujfalusid889a722008-12-01 10:03:46 +02001090static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
1091
1092/*
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001093 * Voice Downlink GAIN volume control:
1094 * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
1095 */
1096static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
1097
1098/*
Peter Ujfalusid889a722008-12-01 10:03:46 +02001099 * Analog playback gain
1100 * -24 dB to 12 dB in 2 dB steps
1101 */
1102static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
Peter Ujfalusi0d33ea02008-11-24 13:49:36 +02001103
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001104/*
Peter Ujfalusi42902392008-12-01 10:03:47 +02001105 * Gain controls tied to outputs
1106 * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
1107 */
1108static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
1109
1110/*
Joonyoung Shim18cc8d82009-04-28 18:18:05 +09001111 * Gain control for earpiece amplifier
1112 * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
1113 */
1114static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
1115
1116/*
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001117 * Capture gain after the ADCs
1118 * from 0 dB to 31 dB in 1 dB steps
1119 */
1120static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
1121
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001122/*
1123 * Gain control for input amplifiers
1124 * 0 dB to 30 dB in 6 dB steps
1125 */
1126static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
1127
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001128/* AVADC clock priority */
1129static const char *twl4030_avadc_clk_priority_texts[] = {
1130 "Voice high priority", "HiFi high priority"
1131};
1132
1133static const struct soc_enum twl4030_avadc_clk_priority_enum =
1134 SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
1135 ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
1136 twl4030_avadc_clk_priority_texts);
1137
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001138static const char *twl4030_rampdelay_texts[] = {
1139 "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
1140 "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
1141 "3495/2581/1748 ms"
1142};
1143
1144static const struct soc_enum twl4030_rampdelay_enum =
1145 SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
1146 ARRAY_SIZE(twl4030_rampdelay_texts),
1147 twl4030_rampdelay_texts);
1148
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001149/* Vibra H-bridge direction mode */
1150static const char *twl4030_vibradirmode_texts[] = {
1151 "Vibra H-bridge direction", "Audio data MSB",
1152};
1153
1154static const struct soc_enum twl4030_vibradirmode_enum =
1155 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
1156 ARRAY_SIZE(twl4030_vibradirmode_texts),
1157 twl4030_vibradirmode_texts);
1158
1159/* Vibra H-bridge direction */
1160static const char *twl4030_vibradir_texts[] = {
1161 "Positive polarity", "Negative polarity",
1162};
1163
1164static const struct soc_enum twl4030_vibradir_enum =
1165 SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
1166 ARRAY_SIZE(twl4030_vibradir_texts),
1167 twl4030_vibradir_texts);
1168
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001169/* Digimic Left and right swapping */
1170static const char *twl4030_digimicswap_texts[] = {
1171 "Not swapped", "Swapped",
1172};
1173
1174static const struct soc_enum twl4030_digimicswap_enum =
1175 SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
1176 ARRAY_SIZE(twl4030_digimicswap_texts),
1177 twl4030_digimicswap_texts);
1178
Steve Sakomancc175572008-10-30 21:35:26 -07001179static const struct snd_kcontrol_new twl4030_snd_controls[] = {
Lopez Cruz, Misaelb74bd402009-05-18 11:52:55 -05001180 /* Codec operation mode control */
1181 SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
1182 snd_soc_get_enum_double,
1183 snd_soc_put_twl4030_opmode_enum_double),
1184
Peter Ujfalusid889a722008-12-01 10:03:46 +02001185 /* Common playback gain controls */
1186 SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
1187 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1188 0, 0x3f, 0, digital_fine_tlv),
1189 SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
1190 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1191 0, 0x3f, 0, digital_fine_tlv),
1192
1193 SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
1194 TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
1195 6, 0x2, 0, digital_coarse_tlv),
1196 SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
1197 TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
1198 6, 0x2, 0, digital_coarse_tlv),
1199
1200 SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
1201 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1202 3, 0x12, 1, analog_tlv),
1203 SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
1204 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1205 3, 0x12, 1, analog_tlv),
Peter Ujfalusi44c55872008-12-09 08:45:44 +02001206 SOC_DOUBLE_R("DAC1 Analog Playback Switch",
1207 TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
1208 1, 1, 0),
1209 SOC_DOUBLE_R("DAC2 Analog Playback Switch",
1210 TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
1211 1, 1, 0),
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001212
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001213 /* Common voice downlink gain controls */
1214 SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
1215 TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
1216
1217 SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
1218 TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
1219
1220 SOC_SINGLE("DAC Voice Analog Downlink Switch",
1221 TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
1222
Peter Ujfalusi42902392008-12-01 10:03:47 +02001223 /* Separate output gain controls */
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001224 SOC_DOUBLE_R_EXT_TLV("PreDriv Playback Volume",
Peter Ujfalusi42902392008-12-01 10:03:47 +02001225 TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001226 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
1227 snd_soc_put_volsw_r2_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001228
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001229 SOC_DOUBLE_EXT_TLV("Headset Playback Volume",
1230 TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, snd_soc_get_volsw_twl4030,
1231 snd_soc_put_volsw_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001232
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001233 SOC_DOUBLE_R_EXT_TLV("Carkit Playback Volume",
Peter Ujfalusi42902392008-12-01 10:03:47 +02001234 TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001235 4, 3, 0, snd_soc_get_volsw_r2_twl4030,
1236 snd_soc_put_volsw_r2_twl4030, output_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001237
Peter Ujfalusi0f9887d2011-10-05 10:29:19 +03001238 SOC_SINGLE_EXT_TLV("Earpiece Playback Volume",
1239 TWL4030_REG_EAR_CTL, 4, 3, 0, snd_soc_get_volsw_twl4030,
1240 snd_soc_put_volsw_twl4030, output_ear_tvl),
Peter Ujfalusi42902392008-12-01 10:03:47 +02001241
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001242 /* Common capture gain controls */
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001243 SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
Peter Ujfalusi381a22b2008-12-01 10:03:45 +02001244 TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
1245 0, 0x1f, 0, digital_capture_tlv),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001246 SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
1247 TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
1248 0, 0x1f, 0, digital_capture_tlv),
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001249
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001250 SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
Grazvydas Ignotas5920b452008-12-02 20:48:58 +02001251 0, 3, 5, 0, input_gain_tlv),
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001252
Lopez Cruz, Misael328d0a12009-06-22 10:51:52 -05001253 SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
1254
Peter Ujfalusi89492be2009-03-05 12:48:49 +02001255 SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001256
1257 SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
1258 SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
Peter Ujfalusi36aeff62010-05-12 10:35:36 +03001259
1260 SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
Steve Sakomancc175572008-10-30 21:35:26 -07001261};
1262
Steve Sakomancc175572008-10-30 21:35:26 -07001263static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001264 /* Left channel inputs */
1265 SND_SOC_DAPM_INPUT("MAINMIC"),
1266 SND_SOC_DAPM_INPUT("HSMIC"),
1267 SND_SOC_DAPM_INPUT("AUXL"),
1268 SND_SOC_DAPM_INPUT("CARKITMIC"),
1269 /* Right channel inputs */
1270 SND_SOC_DAPM_INPUT("SUBMIC"),
1271 SND_SOC_DAPM_INPUT("AUXR"),
1272 /* Digital microphones (Stereo) */
1273 SND_SOC_DAPM_INPUT("DIGIMIC0"),
1274 SND_SOC_DAPM_INPUT("DIGIMIC1"),
Steve Sakomancc175572008-10-30 21:35:26 -07001275
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001276 /* Outputs */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001277 SND_SOC_DAPM_OUTPUT("EARPIECE"),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001278 SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
1279 SND_SOC_DAPM_OUTPUT("PREDRIVER"),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001280 SND_SOC_DAPM_OUTPUT("HSOL"),
1281 SND_SOC_DAPM_OUTPUT("HSOR"),
Peter Ujfalusi6a1bee42008-12-10 12:51:46 +02001282 SND_SOC_DAPM_OUTPUT("CARKITL"),
1283 SND_SOC_DAPM_OUTPUT("CARKITR"),
Peter Ujfalusidf339802008-12-09 12:35:51 +02001284 SND_SOC_DAPM_OUTPUT("HFL"),
1285 SND_SOC_DAPM_OUTPUT("HFR"),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001286 SND_SOC_DAPM_OUTPUT("VIBRA"),
Steve Sakomancc175572008-10-30 21:35:26 -07001287
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001288 /* AIF and APLL clocks for running DAIs (including loopback) */
1289 SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
1290 SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
1291 SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
1292
Peter Ujfalusi53b50472008-12-09 08:45:43 +02001293 /* DACs */
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001294 SND_SOC_DAPM_DAC("DAC Right1", NULL, SND_SOC_NOPM, 0, 0),
1295 SND_SOC_DAPM_DAC("DAC Left1", NULL, SND_SOC_NOPM, 0, 0),
1296 SND_SOC_DAPM_DAC("DAC Right2", NULL, SND_SOC_NOPM, 0, 0),
1297 SND_SOC_DAPM_DAC("DAC Left2", NULL, SND_SOC_NOPM, 0, 0),
1298 SND_SOC_DAPM_DAC("DAC Voice", NULL, SND_SOC_NOPM, 0, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001299
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001300 SND_SOC_DAPM_AIF_IN("VAIFIN", "Voice Playback", 0,
1301 TWL4030_REG_VOICE_IF, 6, 0),
1302
Peter Ujfalusi73939582009-01-29 14:57:50 +02001303 /* Analog bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001304 SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1305 &twl4030_dapm_abypassr1_control),
1306 SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
1307 &twl4030_dapm_abypassl1_control),
1308 SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1309 &twl4030_dapm_abypassr2_control),
1310 SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
1311 &twl4030_dapm_abypassl2_control),
1312 SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
1313 &twl4030_dapm_abypassv_control),
1314
1315 /* Master analog loopback switch */
1316 SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
1317 NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001318
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001319 /* Digital bypasses */
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001320 SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
1321 &twl4030_dapm_dbypassl_control),
1322 SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
1323 &twl4030_dapm_dbypassr_control),
1324 SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
1325 &twl4030_dapm_dbypassv_control),
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001326
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001327 /* Digital mixers, power control for the physical DACs */
1328 SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
1329 TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
1330 SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
1331 TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
1332 SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
1333 TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
1334 SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
1335 TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
1336 SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
1337 TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
1338
1339 /* Analog mixers, power control for the physical PGAs */
1340 SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
1341 TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
1342 SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
1343 TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
1344 SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
1345 TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
1346 SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
1347 TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
1348 SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
1349 TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001350
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001351 SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
1352 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
1353
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001354 SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
1355 SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001356
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001357 /* Output MIXER controls */
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001358 /* Earpiece */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001359 SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
1360 &twl4030_dapm_earpiece_controls[0],
1361 ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001362 SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
1363 0, 0, NULL, 0, earpiecepga_event,
1364 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001365 /* PreDrivL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001366 SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
1367 &twl4030_dapm_predrivel_controls[0],
1368 ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001369 SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
1370 0, 0, NULL, 0, predrivelpga_event,
1371 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001372 SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
1373 &twl4030_dapm_predriver_controls[0],
1374 ARRAY_SIZE(twl4030_dapm_predriver_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001375 SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
1376 0, 0, NULL, 0, predriverpga_event,
1377 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001378 /* HeadsetL/R */
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001379 SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001380 &twl4030_dapm_hsol_controls[0],
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001381 ARRAY_SIZE(twl4030_dapm_hsol_controls)),
1382 SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
1383 0, 0, NULL, 0, headsetlpga_event,
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001384 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1385 SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
1386 &twl4030_dapm_hsor_controls[0],
1387 ARRAY_SIZE(twl4030_dapm_hsor_controls)),
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001388 SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
1389 0, 0, NULL, 0, headsetrpga_event,
1390 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001391 /* CarkitL/R */
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001392 SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
1393 &twl4030_dapm_carkitl_controls[0],
1394 ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001395 SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
1396 0, 0, NULL, 0, carkitlpga_event,
1397 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001398 SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
1399 &twl4030_dapm_carkitr_controls[0],
1400 ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001401 SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
1402 0, 0, NULL, 0, carkitrpga_event,
1403 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001404
1405 /* Output MUX controls */
Peter Ujfalusidf339802008-12-09 12:35:51 +02001406 /* HandsfreeL/R */
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001407 SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
1408 &twl4030_dapm_handsfreel_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001409 SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001410 &twl4030_dapm_handsfreelmute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001411 SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
1412 0, 0, NULL, 0, handsfreelpga_event,
1413 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
1414 SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
1415 &twl4030_dapm_handsfreer_control),
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001416 SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
Peter Ujfalusi0f89bdc2009-05-25 11:12:13 +03001417 &twl4030_dapm_handsfreermute_control),
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001418 SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
1419 0, 0, NULL, 0, handsfreerpga_event,
1420 SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001421 /* Vibra */
Jari Vanhala86139a12009-10-29 11:58:09 +02001422 SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
1423 &twl4030_dapm_vibra_control, vibramux_event,
1424 SND_SOC_DAPM_PRE_PMU),
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001425 SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
1426 &twl4030_dapm_vibrapath_control),
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001427
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001428 /* Introducing four virtual ADC, since TWL4030 have four channel for
1429 capture */
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001430 SND_SOC_DAPM_ADC("ADC Virtual Left1", NULL, SND_SOC_NOPM, 0, 0),
1431 SND_SOC_DAPM_ADC("ADC Virtual Right1", NULL, SND_SOC_NOPM, 0, 0),
1432 SND_SOC_DAPM_ADC("ADC Virtual Left2", NULL, SND_SOC_NOPM, 0, 0),
1433 SND_SOC_DAPM_ADC("ADC Virtual Right2", NULL, SND_SOC_NOPM, 0, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001434
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001435 SND_SOC_DAPM_AIF_OUT("VAIFOUT", "Voice Capture", 0,
1436 TWL4030_REG_VOICE_IF, 5, 0),
1437
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001438 /* Analog/Digital mic path selection.
1439 TX1 Left/Right: either analog Left/Right or Digimic0
1440 TX2 Left/Right: either analog Left/Right or Digimic1 */
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001441 SND_SOC_DAPM_MUX("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
1442 &twl4030_dapm_micpathtx1_control),
1443 SND_SOC_DAPM_MUX("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
1444 &twl4030_dapm_micpathtx2_control),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001445
Joonyoung Shim97b80962009-05-11 20:36:08 +09001446 /* Analog input mixers for the capture amplifiers */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001447 SND_SOC_DAPM_MIXER("Analog Left",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001448 TWL4030_REG_ANAMICL, 4, 0,
1449 &twl4030_dapm_analoglmic_controls[0],
1450 ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
Peter Ujfalusi90289352009-08-14 08:44:00 +03001451 SND_SOC_DAPM_MIXER("Analog Right",
Joonyoung Shim97b80962009-05-11 20:36:08 +09001452 TWL4030_REG_ANAMICR, 4, 0,
1453 &twl4030_dapm_analogrmic_controls[0],
1454 ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001455
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001456 SND_SOC_DAPM_PGA("ADC Physical Left",
1457 TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
1458 SND_SOC_DAPM_PGA("ADC Physical Right",
1459 TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001460
Peter Ujfalusi01ea6ba2010-07-20 15:49:09 +03001461 SND_SOC_DAPM_PGA_E("Digimic0 Enable",
1462 TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0,
1463 digimic_event, SND_SOC_DAPM_POST_PMU),
1464 SND_SOC_DAPM_PGA_E("Digimic1 Enable",
1465 TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0,
1466 digimic_event, SND_SOC_DAPM_POST_PMU),
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001467
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001468 SND_SOC_DAPM_SUPPLY("micbias1 select", TWL4030_REG_MICBIAS_CTL, 5, 0,
1469 NULL, 0),
1470 SND_SOC_DAPM_SUPPLY("micbias2 select", TWL4030_REG_MICBIAS_CTL, 6, 0,
1471 NULL, 0),
1472
Peter Ujfalusie04d6e52012-12-31 11:51:45 +01001473 /* Microphone bias */
1474 SND_SOC_DAPM_SUPPLY("Mic Bias 1",
1475 TWL4030_REG_MICBIAS_CTL, 0, 0, NULL, 0),
1476 SND_SOC_DAPM_SUPPLY("Mic Bias 2",
1477 TWL4030_REG_MICBIAS_CTL, 1, 0, NULL, 0),
1478 SND_SOC_DAPM_SUPPLY("Headset Mic Bias",
1479 TWL4030_REG_MICBIAS_CTL, 2, 0, NULL, 0),
Peter Ujfalusi73939582009-01-29 14:57:50 +02001480
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001481 SND_SOC_DAPM_SUPPLY("VIF Enable", TWL4030_REG_VOICE_IF, 0, 0, NULL, 0),
Steve Sakomancc175572008-10-30 21:35:26 -07001482};
1483
1484static const struct snd_soc_dapm_route intercon[] = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001485 /* Stream -> DAC mapping */
1486 {"DAC Right1", NULL, "HiFi Playback"},
1487 {"DAC Left1", NULL, "HiFi Playback"},
1488 {"DAC Right2", NULL, "HiFi Playback"},
1489 {"DAC Left2", NULL, "HiFi Playback"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001490 {"DAC Voice", NULL, "VAIFIN"},
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001491
1492 /* ADC -> Stream mapping */
1493 {"HiFi Capture", NULL, "ADC Virtual Left1"},
1494 {"HiFi Capture", NULL, "ADC Virtual Right1"},
1495 {"HiFi Capture", NULL, "ADC Virtual Left2"},
1496 {"HiFi Capture", NULL, "ADC Virtual Right2"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001497 {"VAIFOUT", NULL, "ADC Virtual Left2"},
1498 {"VAIFOUT", NULL, "ADC Virtual Right2"},
1499 {"VAIFOUT", NULL, "VIF Enable"},
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03001500
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001501 {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
1502 {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
1503 {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
1504 {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
1505 {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001506
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001507 /* Supply for the digital part (APLL) */
Peter Ujfalusi7729cf72009-10-29 11:58:10 +02001508 {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
1509
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001510 {"DAC Left1", NULL, "AIF Enable"},
1511 {"DAC Right1", NULL, "AIF Enable"},
1512 {"DAC Left2", NULL, "AIF Enable"},
1513 {"DAC Right1", NULL, "AIF Enable"},
Peter Ujfalusi927a7742012-12-31 11:51:42 +01001514 {"DAC Voice", NULL, "VIF Enable"},
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001515
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001516 {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
1517 {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
1518
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001519 {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
1520 {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
1521 {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
1522 {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
1523 {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
Joonyoung Shim1a787e72009-04-22 13:13:34 +09001524
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001525 /* Internal playback routings */
1526 /* Earpiece */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001527 {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
1528 {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1529 {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1530 {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001531 {"Earpiece PGA", NULL, "Earpiece Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001532 /* PreDrivL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001533 {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
1534 {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1535 {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
1536 {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001537 {"PredriveL PGA", NULL, "PredriveL Mixer"},
Peter Ujfalusi2a6f5c582008-12-09 12:35:48 +02001538 /* PreDrivR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001539 {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
1540 {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1541 {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
1542 {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001543 {"PredriveR PGA", NULL, "PredriveR Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001544 /* HeadsetL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001545 {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
1546 {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1547 {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001548 {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
Peter Ujfalusidfad21a2008-12-09 12:35:49 +02001549 /* HeadsetR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001550 {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
1551 {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1552 {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001553 {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001554 /* CarkitL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001555 {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
1556 {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
1557 {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001558 {"CarkitL PGA", NULL, "CarkitL Mixer"},
Peter Ujfalusi5152d8c2008-12-09 12:35:50 +02001559 /* CarkitR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001560 {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
1561 {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
1562 {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001563 {"CarkitR PGA", NULL, "CarkitR Mixer"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001564 /* HandsfreeL */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001565 {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
1566 {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
1567 {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
1568 {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001569 {"HandsfreeL", "Switch", "HandsfreeL Mux"},
1570 {"HandsfreeL PGA", NULL, "HandsfreeL"},
Peter Ujfalusidf339802008-12-09 12:35:51 +02001571 /* HandsfreeR */
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001572 {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
1573 {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
1574 {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
1575 {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
Lopez Cruz, Misaele3c7dbb2009-06-25 12:36:14 -05001576 {"HandsfreeR", "Switch", "HandsfreeR Mux"},
1577 {"HandsfreeR PGA", NULL, "HandsfreeR"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001578 /* Vibra */
1579 {"Vibra Mux", "AudioL1", "DAC Left1"},
1580 {"Vibra Mux", "AudioR1", "DAC Right1"},
1581 {"Vibra Mux", "AudioL2", "DAC Left2"},
1582 {"Vibra Mux", "AudioR2", "DAC Right2"},
Peter Ujfalusi5e98a462008-12-09 12:35:47 +02001583
Steve Sakomancc175572008-10-30 21:35:26 -07001584 /* outputs */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001585 /* Must be always connected (for AIF and APLL) */
Peter Ujfalusi27eeb1f2010-07-13 12:07:44 +03001586 {"Virtual HiFi OUT", NULL, "DAC Left1"},
1587 {"Virtual HiFi OUT", NULL, "DAC Right1"},
1588 {"Virtual HiFi OUT", NULL, "DAC Left2"},
1589 {"Virtual HiFi OUT", NULL, "DAC Right2"},
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001590 /* Must be always connected (for APLL) */
1591 {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
1592 /* Physical outputs */
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001593 {"EARPIECE", NULL, "Earpiece PGA"},
1594 {"PREDRIVEL", NULL, "PredriveL PGA"},
1595 {"PREDRIVER", NULL, "PredriveR PGA"},
Peter Ujfalusi6943c922009-05-18 16:02:05 +03001596 {"HSOL", NULL, "HeadsetL PGA"},
1597 {"HSOR", NULL, "HeadsetR PGA"},
Peter Ujfalusi9008adf2009-08-13 15:59:34 +03001598 {"CARKITL", NULL, "CarkitL PGA"},
1599 {"CARKITR", NULL, "CarkitR PGA"},
Peter Ujfalusi5a2e9a42009-05-25 11:12:11 +03001600 {"HFL", NULL, "HandsfreeL PGA"},
1601 {"HFR", NULL, "HandsfreeR PGA"},
Peter Ujfalusi376f7832009-05-05 08:55:47 +03001602 {"Vibra Route", "Audio", "Vibra Mux"},
1603 {"VIBRA", NULL, "Vibra Route"},
Steve Sakomancc175572008-10-30 21:35:26 -07001604
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001605 /* Capture path */
Peter Ujfalusi7b4c7342010-04-29 10:58:08 +03001606 /* Must be always connected (for AIF and APLL) */
1607 {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
1608 {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
1609 {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
1610 {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
1611 /* Physical inputs */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001612 {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
1613 {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
1614 {"Analog Left", "AUXL Capture Switch", "AUXL"},
1615 {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001616
Peter Ujfalusi90289352009-08-14 08:44:00 +03001617 {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
1618 {"Analog Right", "AUXR Capture Switch", "AUXR"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001619
Peter Ujfalusi90289352009-08-14 08:44:00 +03001620 {"ADC Physical Left", NULL, "Analog Left"},
1621 {"ADC Physical Right", NULL, "Analog Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001622
1623 {"Digimic0 Enable", NULL, "DIGIMIC0"},
1624 {"Digimic1 Enable", NULL, "DIGIMIC1"},
1625
Peter Ujfalusibda7d2a2010-08-03 12:01:01 +03001626 {"DIGIMIC0", NULL, "micbias1 select"},
1627 {"DIGIMIC1", NULL, "micbias2 select"},
1628
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001629 /* TX1 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001630 {"TX1 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001631 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1632 /* TX1 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001633 {"TX1 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001634 {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
1635 /* TX2 Left capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001636 {"TX2 Capture Route", "Analog", "ADC Physical Left"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001637 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1638 /* TX2 Right capture path */
Peter Ujfalusifb2a2f82009-01-27 11:29:42 +02001639 {"TX2 Capture Route", "Analog", "ADC Physical Right"},
Peter Ujfalusi276c6222008-12-31 10:08:38 +02001640 {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
1641
1642 {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
1643 {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
1644 {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
1645 {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
1646
Peter Ujfalusic42a59e2010-02-09 15:24:04 +02001647 {"ADC Virtual Left1", NULL, "AIF Enable"},
1648 {"ADC Virtual Right1", NULL, "AIF Enable"},
1649 {"ADC Virtual Left2", NULL, "AIF Enable"},
1650 {"ADC Virtual Right2", NULL, "AIF Enable"},
1651
Peter Ujfalusi73939582009-01-29 14:57:50 +02001652 /* Analog bypass routes */
Peter Ujfalusi90289352009-08-14 08:44:00 +03001653 {"Right1 Analog Loopback", "Switch", "Analog Right"},
1654 {"Left1 Analog Loopback", "Switch", "Analog Left"},
1655 {"Right2 Analog Loopback", "Switch", "Analog Right"},
1656 {"Left2 Analog Loopback", "Switch", "Analog Left"},
1657 {"Voice Analog Loopback", "Switch", "Analog Left"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001658
Peter Ujfalusi78e08e22009-10-28 10:57:04 +02001659 /* Supply for the Analog loopbacks */
1660 {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
1661 {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
1662 {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
1663 {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
1664 {"Voice Analog Loopback", NULL, "FM Loop Enable"},
1665
Peter Ujfalusi73939582009-01-29 14:57:50 +02001666 {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
1667 {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
1668 {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
1669 {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
Lopez Cruz, Misaelfcd274a2009-04-30 21:47:22 -05001670 {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
Peter Ujfalusi73939582009-01-29 14:57:50 +02001671
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001672 /* Digital bypass routes */
1673 {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
1674 {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
Lopez Cruz, Misaelee8f6892009-04-30 21:48:08 -05001675 {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001676
Peter Ujfalusi4005d392009-05-18 16:02:04 +03001677 {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
1678 {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
1679 {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
Peter Ujfalusi6bab83f2009-02-18 14:39:05 +02001680
Steve Sakomancc175572008-10-30 21:35:26 -07001681};
1682
Steve Sakomancc175572008-10-30 21:35:26 -07001683static int twl4030_set_bias_level(struct snd_soc_codec *codec,
1684 enum snd_soc_bias_level level)
1685{
1686 switch (level) {
1687 case SND_SOC_BIAS_ON:
Steve Sakomancc175572008-10-30 21:35:26 -07001688 break;
1689 case SND_SOC_BIAS_PREPARE:
Steve Sakomancc175572008-10-30 21:35:26 -07001690 break;
1691 case SND_SOC_BIAS_STANDBY:
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001692 if (codec->dapm.bias_level == SND_SOC_BIAS_OFF)
Peter Ujfalusiee4ccac72010-05-26 11:38:17 +03001693 twl4030_codec_enable(codec, 1);
Steve Sakomancc175572008-10-30 21:35:26 -07001694 break;
1695 case SND_SOC_BIAS_OFF:
Peter Ujfalusicbd2db12010-05-26 11:38:15 +03001696 twl4030_codec_enable(codec, 0);
Steve Sakomancc175572008-10-30 21:35:26 -07001697 break;
1698 }
Liam Girdwoodce6120c2010-11-05 15:53:46 +02001699 codec->dapm.bias_level = level;
Steve Sakomancc175572008-10-30 21:35:26 -07001700
1701 return 0;
1702}
1703
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001704static void twl4030_constraints(struct twl4030_priv *twl4030,
1705 struct snd_pcm_substream *mst_substream)
1706{
1707 struct snd_pcm_substream *slv_substream;
1708
1709 /* Pick the stream, which need to be constrained */
1710 if (mst_substream == twl4030->master_substream)
1711 slv_substream = twl4030->slave_substream;
1712 else if (mst_substream == twl4030->slave_substream)
1713 slv_substream = twl4030->master_substream;
1714 else /* This should not happen.. */
1715 return;
1716
1717 /* Set the constraints according to the already configured stream */
1718 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1719 SNDRV_PCM_HW_PARAM_RATE,
1720 twl4030->rate,
1721 twl4030->rate);
1722
1723 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1724 SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
1725 twl4030->sample_bits,
1726 twl4030->sample_bits);
1727
1728 snd_pcm_hw_constraint_minmax(slv_substream->runtime,
1729 SNDRV_PCM_HW_PARAM_CHANNELS,
1730 twl4030->channels,
1731 twl4030->channels);
1732}
1733
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001734/* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
1735 * capture has to be enabled/disabled. */
1736static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
1737 int enable)
1738{
1739 u8 reg, mask;
1740
1741 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
1742
1743 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
1744 mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
1745 else
1746 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
1747
1748 if (enable)
1749 reg |= mask;
1750 else
1751 reg &= ~mask;
1752
1753 twl4030_write(codec, TWL4030_REG_OPTION, reg);
1754}
1755
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001756static int twl4030_startup(struct snd_pcm_substream *substream,
1757 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001758{
Mark Browne6968a12012-04-04 15:58:16 +01001759 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001760 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001761
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001762 if (twl4030->master_substream) {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001763 twl4030->slave_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001764 /* The DAI has one configuration for playback and capture, so
1765 * if the DAI has been already configured then constrain this
1766 * substream to match it. */
1767 if (twl4030->configured)
1768 twl4030_constraints(twl4030, twl4030->master_substream);
1769 } else {
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001770 if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
1771 TWL4030_OPTION_1)) {
1772 /* In option2 4 channel is not supported, set the
1773 * constraint for the first stream for channels, the
1774 * second stream will 'inherit' this cosntraint */
1775 snd_pcm_hw_constraint_minmax(substream->runtime,
1776 SNDRV_PCM_HW_PARAM_CHANNELS,
1777 2, 2);
1778 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001779 twl4030->master_substream = substream;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001780 }
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001781
1782 return 0;
1783}
1784
Peter Ujfalusid6648da2009-04-07 09:14:00 +03001785static void twl4030_shutdown(struct snd_pcm_substream *substream,
1786 struct snd_soc_dai *dai)
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001787{
Mark Browne6968a12012-04-04 15:58:16 +01001788 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001789 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001790
1791 if (twl4030->master_substream == substream)
1792 twl4030->master_substream = twl4030->slave_substream;
1793
1794 twl4030->slave_substream = NULL;
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001795
1796 /* If all streams are closed, or the remaining stream has not yet
1797 * been configured than set the DAI as not configured. */
1798 if (!twl4030->master_substream)
1799 twl4030->configured = 0;
1800 else if (!twl4030->master_substream->runtime->channels)
1801 twl4030->configured = 0;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001802
1803 /* If the closing substream had 4 channel, do the necessary cleanup */
1804 if (substream->runtime->channels == 4)
1805 twl4030_tdm_enable(codec, substream->stream, 0);
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001806}
1807
Steve Sakomancc175572008-10-30 21:35:26 -07001808static int twl4030_hw_params(struct snd_pcm_substream *substream,
Mark Browndee89c42008-11-18 22:11:38 +00001809 struct snd_pcm_hw_params *params,
1810 struct snd_soc_dai *dai)
Steve Sakomancc175572008-10-30 21:35:26 -07001811{
Mark Browne6968a12012-04-04 15:58:16 +01001812 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001813 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001814 u8 mode, old_mode, format, old_format;
1815
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001816 /* If the substream has 4 channel, do the necessary setup */
1817 if (params_channels(params) == 4) {
Peter Ujfalusieaf1ac82009-06-01 14:06:40 +03001818 format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1819 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
1820
1821 /* Safety check: are we in the correct operating mode and
1822 * the interface is in TDM mode? */
1823 if ((mode & TWL4030_OPTION_1) &&
1824 ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001825 twl4030_tdm_enable(codec, substream->stream, 1);
1826 else
1827 return -EINVAL;
1828 }
1829
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001830 if (twl4030->configured)
1831 /* Ignoring hw_params for already configured DAI */
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02001832 return 0;
1833
Steve Sakomancc175572008-10-30 21:35:26 -07001834 /* bit rate */
1835 old_mode = twl4030_read_reg_cache(codec,
1836 TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
1837 mode = old_mode & ~TWL4030_APLL_RATE;
1838
1839 switch (params_rate(params)) {
1840 case 8000:
1841 mode |= TWL4030_APLL_RATE_8000;
1842 break;
1843 case 11025:
1844 mode |= TWL4030_APLL_RATE_11025;
1845 break;
1846 case 12000:
1847 mode |= TWL4030_APLL_RATE_12000;
1848 break;
1849 case 16000:
1850 mode |= TWL4030_APLL_RATE_16000;
1851 break;
1852 case 22050:
1853 mode |= TWL4030_APLL_RATE_22050;
1854 break;
1855 case 24000:
1856 mode |= TWL4030_APLL_RATE_24000;
1857 break;
1858 case 32000:
1859 mode |= TWL4030_APLL_RATE_32000;
1860 break;
1861 case 44100:
1862 mode |= TWL4030_APLL_RATE_44100;
1863 break;
1864 case 48000:
1865 mode |= TWL4030_APLL_RATE_48000;
1866 break;
Peter Ujfalusi103f2112009-04-03 14:39:05 +03001867 case 96000:
1868 mode |= TWL4030_APLL_RATE_96000;
1869 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001870 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001871 dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
Steve Sakomancc175572008-10-30 21:35:26 -07001872 params_rate(params));
1873 return -EINVAL;
1874 }
1875
Steve Sakomancc175572008-10-30 21:35:26 -07001876 /* sample size */
1877 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1878 format = old_format;
1879 format &= ~TWL4030_DATA_WIDTH;
1880 switch (params_format(params)) {
1881 case SNDRV_PCM_FORMAT_S16_LE:
1882 format |= TWL4030_DATA_WIDTH_16S_16W;
1883 break;
Peter Ujfalusidcdeda42010-12-14 13:45:29 +02001884 case SNDRV_PCM_FORMAT_S32_LE:
Steve Sakomancc175572008-10-30 21:35:26 -07001885 format |= TWL4030_DATA_WIDTH_32S_24W;
1886 break;
1887 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001888 dev_err(codec->dev, "%s: unknown format %d\n", __func__,
Steve Sakomancc175572008-10-30 21:35:26 -07001889 params_format(params));
1890 return -EINVAL;
1891 }
1892
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001893 if (format != old_format || mode != old_mode) {
1894 if (twl4030->codec_powered) {
1895 /*
1896 * If the codec is powered, than we need to toggle the
1897 * codec power.
1898 */
1899 twl4030_codec_enable(codec, 0);
1900 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1901 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1902 twl4030_codec_enable(codec, 1);
1903 } else {
1904 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
1905 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1906 }
Steve Sakomancc175572008-10-30 21:35:26 -07001907 }
Peter Ujfalusi6b87a912009-04-17 15:55:08 +03001908
1909 /* Store the important parameters for the DAI configuration and set
1910 * the DAI as configured */
1911 twl4030->configured = 1;
1912 twl4030->rate = params_rate(params);
1913 twl4030->sample_bits = hw_param_interval(params,
1914 SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
1915 twl4030->channels = params_channels(params);
1916
1917 /* If both playback and capture streams are open, and one of them
1918 * is setting the hw parameters right now (since we are here), set
1919 * constraints to the other stream to match the current one. */
1920 if (twl4030->slave_substream)
1921 twl4030_constraints(twl4030, substream);
1922
Steve Sakomancc175572008-10-30 21:35:26 -07001923 return 0;
1924}
1925
1926static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
1927 int clk_id, unsigned int freq, int dir)
1928{
1929 struct snd_soc_codec *codec = codec_dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09001930 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001931
1932 switch (freq) {
1933 case 19200000:
Steve Sakomancc175572008-10-30 21:35:26 -07001934 case 26000000:
Steve Sakomancc175572008-10-30 21:35:26 -07001935 case 38400000:
Steve Sakomancc175572008-10-30 21:35:26 -07001936 break;
1937 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001938 dev_err(codec->dev, "Unsupported HFCLKIN: %u\n", freq);
Steve Sakomancc175572008-10-30 21:35:26 -07001939 return -EINVAL;
1940 }
1941
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001942 if ((freq / 1000) != twl4030->sysclk) {
1943 dev_err(codec->dev,
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02001944 "Mismatch in HFCLKIN: %u (configured: %u)\n",
Peter Ujfalusi68d01952009-11-04 09:58:20 +02001945 freq, twl4030->sysclk * 1000);
1946 return -EINVAL;
1947 }
Steve Sakomancc175572008-10-30 21:35:26 -07001948
1949 return 0;
1950}
1951
1952static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
1953 unsigned int fmt)
1954{
1955 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001956 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07001957 u8 old_format, format;
1958
1959 /* get format */
1960 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
1961 format = old_format;
1962
1963 /* set master/slave audio interface */
1964 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
1965 case SND_SOC_DAIFMT_CBM_CFM:
1966 format &= ~(TWL4030_AIF_SLAVE_EN);
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001967 format &= ~(TWL4030_CLK256FS_EN);
Steve Sakomancc175572008-10-30 21:35:26 -07001968 break;
1969 case SND_SOC_DAIFMT_CBS_CFS:
Steve Sakomancc175572008-10-30 21:35:26 -07001970 format |= TWL4030_AIF_SLAVE_EN;
Grazvydas Ignotase18c94d2008-11-05 23:51:05 +02001971 format |= TWL4030_CLK256FS_EN;
Steve Sakomancc175572008-10-30 21:35:26 -07001972 break;
1973 default:
1974 return -EINVAL;
1975 }
1976
1977 /* interface format */
1978 format &= ~TWL4030_AIF_FORMAT;
1979 switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
1980 case SND_SOC_DAIFMT_I2S:
1981 format |= TWL4030_AIF_FORMAT_CODEC;
1982 break;
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03001983 case SND_SOC_DAIFMT_DSP_A:
1984 format |= TWL4030_AIF_FORMAT_TDM;
1985 break;
Steve Sakomancc175572008-10-30 21:35:26 -07001986 default:
1987 return -EINVAL;
1988 }
1989
1990 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03001991 if (twl4030->codec_powered) {
1992 /*
1993 * If the codec is powered, than we need to toggle the
1994 * codec power.
1995 */
1996 twl4030_codec_enable(codec, 0);
1997 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
1998 twl4030_codec_enable(codec, 1);
1999 } else {
2000 twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
2001 }
Steve Sakomancc175572008-10-30 21:35:26 -07002002 }
2003
2004 return 0;
2005}
2006
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002007static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
2008{
2009 struct snd_soc_codec *codec = dai->codec;
2010 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
2011
2012 if (tristate)
2013 reg |= TWL4030_AIF_TRI_EN;
2014 else
2015 reg &= ~TWL4030_AIF_TRI_EN;
2016
2017 return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
2018}
2019
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002020/* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
2021 * (VTXL, VTXR) for uplink has to be enabled/disabled. */
2022static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
2023 int enable)
2024{
2025 u8 reg, mask;
2026
2027 reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
2028
2029 if (direction == SNDRV_PCM_STREAM_PLAYBACK)
2030 mask = TWL4030_ARXL1_VRX_EN;
2031 else
2032 mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
2033
2034 if (enable)
2035 reg |= mask;
2036 else
2037 reg &= ~mask;
2038
2039 twl4030_write(codec, TWL4030_REG_OPTION, reg);
2040}
2041
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002042static int twl4030_voice_startup(struct snd_pcm_substream *substream,
2043 struct snd_soc_dai *dai)
2044{
Mark Browne6968a12012-04-04 15:58:16 +01002045 struct snd_soc_codec *codec = dai->codec;
Mark Brownb2c812e2010-04-14 15:35:19 +09002046 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002047 u8 mode;
2048
2049 /* If the system master clock is not 26MHz, the voice PCM interface is
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002050 * not available.
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002051 */
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002052 if (twl4030->sysclk != 26000) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002053 dev_err(codec->dev,
2054 "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
2055 __func__, twl4030->sysclk);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002056 return -EINVAL;
2057 }
2058
2059 /* If the codec mode is not option2, the voice PCM interface is not
Lucas De Marchi25985ed2011-03-30 22:57:33 -03002060 * available.
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002061 */
2062 mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2063 & TWL4030_OPT_MODE;
2064
2065 if (mode != TWL4030_OPTION_2) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002066 dev_err(codec->dev, "%s: the codec mode is not option2\n",
2067 __func__);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002068 return -EINVAL;
2069 }
2070
2071 return 0;
2072}
2073
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002074static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
2075 struct snd_soc_dai *dai)
2076{
Mark Browne6968a12012-04-04 15:58:16 +01002077 struct snd_soc_codec *codec = dai->codec;
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002078
2079 /* Enable voice digital filters */
2080 twl4030_voice_enable(codec, substream->stream, 0);
2081}
2082
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002083static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
2084 struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
2085{
Mark Browne6968a12012-04-04 15:58:16 +01002086 struct snd_soc_codec *codec = dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002087 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002088 u8 old_mode, mode;
2089
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002090 /* Enable voice digital filters */
2091 twl4030_voice_enable(codec, substream->stream, 1);
2092
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002093 /* bit rate */
2094 old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
2095 & ~(TWL4030_CODECPDZ);
2096 mode = old_mode;
2097
2098 switch (params_rate(params)) {
2099 case 8000:
2100 mode &= ~(TWL4030_SEL_16K);
2101 break;
2102 case 16000:
2103 mode |= TWL4030_SEL_16K;
2104 break;
2105 default:
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002106 dev_err(codec->dev, "%s: unknown rate %d\n", __func__,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002107 params_rate(params));
2108 return -EINVAL;
2109 }
2110
2111 if (mode != old_mode) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002112 if (twl4030->codec_powered) {
2113 /*
2114 * If the codec is powered, than we need to toggle the
2115 * codec power.
2116 */
2117 twl4030_codec_enable(codec, 0);
2118 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2119 twl4030_codec_enable(codec, 1);
2120 } else {
2121 twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
2122 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002123 }
2124
2125 return 0;
2126}
2127
2128static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
2129 int clk_id, unsigned int freq, int dir)
2130{
2131 struct snd_soc_codec *codec = codec_dai->codec;
Takashi Iwaid4a8ca22010-04-20 08:20:31 +02002132 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002133
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002134 if (freq != 26000000) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002135 dev_err(codec->dev,
2136 "%s: HFCLKIN is %u KHz, voice interface needs 26MHz\n",
2137 __func__, freq / 1000);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002138 return -EINVAL;
2139 }
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002140 if ((freq / 1000) != twl4030->sysclk) {
2141 dev_err(codec->dev,
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002142 "Mismatch in HFCLKIN: %u (configured: %u)\n",
Peter Ujfalusi68d01952009-11-04 09:58:20 +02002143 freq, twl4030->sysclk * 1000);
2144 return -EINVAL;
2145 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002146 return 0;
2147}
2148
2149static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
2150 unsigned int fmt)
2151{
2152 struct snd_soc_codec *codec = codec_dai->codec;
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002153 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002154 u8 old_format, format;
2155
2156 /* get format */
2157 old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2158 format = old_format;
2159
2160 /* set master/slave audio interface */
2161 switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
Lopez Cruz, Misaelc2643012009-06-19 03:23:42 -05002162 case SND_SOC_DAIFMT_CBM_CFM:
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002163 format &= ~(TWL4030_VIF_SLAVE_EN);
2164 break;
2165 case SND_SOC_DAIFMT_CBS_CFS:
2166 format |= TWL4030_VIF_SLAVE_EN;
2167 break;
2168 default:
2169 return -EINVAL;
2170 }
2171
2172 /* clock inversion */
2173 switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
2174 case SND_SOC_DAIFMT_IB_NF:
2175 format &= ~(TWL4030_VIF_FORMAT);
2176 break;
2177 case SND_SOC_DAIFMT_NB_IF:
2178 format |= TWL4030_VIF_FORMAT;
2179 break;
2180 default:
2181 return -EINVAL;
2182 }
2183
2184 if (format != old_format) {
Peter Ujfalusi2046f172010-05-26 11:38:20 +03002185 if (twl4030->codec_powered) {
2186 /*
2187 * If the codec is powered, than we need to toggle the
2188 * codec power.
2189 */
2190 twl4030_codec_enable(codec, 0);
2191 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2192 twl4030_codec_enable(codec, 1);
2193 } else {
2194 twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
2195 }
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002196 }
2197
2198 return 0;
2199}
2200
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002201static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
2202{
2203 struct snd_soc_codec *codec = dai->codec;
2204 u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
2205
2206 if (tristate)
2207 reg |= TWL4030_VIF_TRI_EN;
2208 else
2209 reg &= ~TWL4030_VIF_TRI_EN;
2210
2211 return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
2212}
2213
Jarkko Nikulabbba9442008-11-12 17:05:41 +02002214#define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
Peter Ujfalusidcdeda42010-12-14 13:45:29 +02002215#define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S32_LE)
Steve Sakomancc175572008-10-30 21:35:26 -07002216
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002217static const struct snd_soc_dai_ops twl4030_dai_hifi_ops = {
Peter Ujfalusi7220b9f2009-03-27 10:39:08 +02002218 .startup = twl4030_startup,
2219 .shutdown = twl4030_shutdown,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002220 .hw_params = twl4030_hw_params,
2221 .set_sysclk = twl4030_set_dai_sysclk,
2222 .set_fmt = twl4030_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002223 .set_tristate = twl4030_set_tristate,
Joonyoung Shim10d9e3d2009-03-16 21:23:35 +09002224};
2225
Lars-Peter Clausen85e76522011-11-23 11:40:40 +01002226static const struct snd_soc_dai_ops twl4030_dai_voice_ops = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002227 .startup = twl4030_voice_startup,
Misael Lopez Cruzb7a755a2009-05-17 20:02:31 -05002228 .shutdown = twl4030_voice_shutdown,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002229 .hw_params = twl4030_voice_hw_params,
2230 .set_sysclk = twl4030_voice_set_dai_sysclk,
2231 .set_fmt = twl4030_voice_set_dai_fmt,
Lopez Cruz, Misael68140442009-07-03 02:21:39 -05002232 .set_tristate = twl4030_voice_set_tristate,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002233};
2234
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002235static struct snd_soc_dai_driver twl4030_dai[] = {
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002236{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002237 .name = "twl4030-hifi",
Steve Sakomancc175572008-10-30 21:35:26 -07002238 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002239 .stream_name = "HiFi Playback",
Steve Sakomancc175572008-10-30 21:35:26 -07002240 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002241 .channels_max = 4,
Peter Ujfalusi31ad0f32009-03-27 10:39:07 +02002242 .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
Peter Ujfalusi8819f652012-01-18 12:18:26 +01002243 .formats = TWL4030_FORMATS,
2244 .sig_bits = 24,},
Steve Sakomancc175572008-10-30 21:35:26 -07002245 .capture = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03002246 .stream_name = "HiFi Capture",
Steve Sakomancc175572008-10-30 21:35:26 -07002247 .channels_min = 2,
Peter Ujfalusi8a1f9362009-04-23 14:36:49 +03002248 .channels_max = 4,
Steve Sakomancc175572008-10-30 21:35:26 -07002249 .rates = TWL4030_RATES,
Peter Ujfalusi8819f652012-01-18 12:18:26 +01002250 .formats = TWL4030_FORMATS,
2251 .sig_bits = 24,},
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002252 .ops = &twl4030_dai_hifi_ops,
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002253},
2254{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002255 .name = "twl4030-voice",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002256 .playback = {
Peter Ujfalusib4852b72009-05-22 15:12:15 +03002257 .stream_name = "Voice Playback",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002258 .channels_min = 1,
2259 .channels_max = 1,
2260 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2261 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2262 .capture = {
Peter Ujfalusi7f51e7d2012-09-20 16:32:02 +03002263 .stream_name = "Voice Capture",
Joonyoung Shim7154b3e2009-04-20 19:21:35 +09002264 .channels_min = 1,
2265 .channels_max = 2,
2266 .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
2267 .formats = SNDRV_PCM_FMTBIT_S16_LE,},
2268 .ops = &twl4030_dai_voice_ops,
2269},
Steve Sakomancc175572008-10-30 21:35:26 -07002270};
Steve Sakomancc175572008-10-30 21:35:26 -07002271
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002272static int twl4030_soc_probe(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002273{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002274 struct twl4030_priv *twl4030;
Steve Sakomancc175572008-10-30 21:35:26 -07002275
Peter Ujfalusif2b1ce42012-09-10 13:46:30 +03002276 twl4030 = devm_kzalloc(codec->dev, sizeof(struct twl4030_priv),
2277 GFP_KERNEL);
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002278 if (twl4030 == NULL) {
Peter Ujfalusi3b8a0792012-02-21 09:34:20 +02002279 dev_err(codec->dev, "Can not allocate memory\n");
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002280 return -ENOMEM;
Steve Sakomancc175572008-10-30 21:35:26 -07002281 }
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002282 snd_soc_codec_set_drvdata(codec, twl4030);
2283 /* Set the defaults, and power up the codec */
Peter Ujfalusi57fe7252011-05-31 12:02:49 +03002284 twl4030->sysclk = twl4030_audio_get_mclk() / 1000;
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002285
2286 twl4030_init_chip(codec);
Steve Sakomancc175572008-10-30 21:35:26 -07002287
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002288 return 0;
Steve Sakomancc175572008-10-30 21:35:26 -07002289}
2290
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002291static int twl4030_soc_remove(struct snd_soc_codec *codec)
Steve Sakomancc175572008-10-30 21:35:26 -07002292{
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002293 struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
Peter Ujfalusi182f73f2012-09-10 13:46:31 +03002294 struct twl4030_codec_data *pdata = twl4030->pdata;
Axel Lin5b3b0fa2010-11-19 17:31:08 +08002295
Peter Ujfalusi73939582009-01-29 14:57:50 +02002296 twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
Peter Ujfalusi281ecd12012-09-10 13:46:27 +03002297
2298 if (pdata && pdata->hs_extmute && gpio_is_valid(pdata->hs_extmute_gpio))
2299 gpio_free(pdata->hs_extmute_gpio);
2300
Steve Sakomancc175572008-10-30 21:35:26 -07002301 return 0;
2302}
2303
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002304static struct snd_soc_codec_driver soc_codec_dev_twl4030 = {
2305 .probe = twl4030_soc_probe,
2306 .remove = twl4030_soc_remove,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002307 .read = twl4030_read_reg_cache,
2308 .write = twl4030_write,
2309 .set_bias_level = twl4030_set_bias_level,
Axel Lineb3032f2012-01-27 18:02:09 +08002310 .idle_bias_off = true,
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002311 .reg_cache_size = sizeof(twl4030_reg),
2312 .reg_word_size = sizeof(u8),
2313 .reg_cache_default = twl4030_reg,
Peter Ujfalusif7c93f02011-10-11 13:11:32 +03002314
2315 .controls = twl4030_snd_controls,
2316 .num_controls = ARRAY_SIZE(twl4030_snd_controls),
2317 .dapm_widgets = twl4030_dapm_widgets,
2318 .num_dapm_widgets = ARRAY_SIZE(twl4030_dapm_widgets),
2319 .dapm_routes = intercon,
2320 .num_dapm_routes = ARRAY_SIZE(intercon),
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002321};
2322
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002323static int twl4030_codec_probe(struct platform_device *pdev)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002324{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002325 return snd_soc_register_codec(&pdev->dev, &soc_codec_dev_twl4030,
2326 twl4030_dai, ARRAY_SIZE(twl4030_dai));
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002327}
2328
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002329static int twl4030_codec_remove(struct platform_device *pdev)
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002330{
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002331 snd_soc_unregister_codec(&pdev->dev);
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002332 return 0;
2333}
2334
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002335MODULE_ALIAS("platform:twl4030-codec");
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002336
2337static struct platform_driver twl4030_codec_driver = {
2338 .probe = twl4030_codec_probe,
Bill Pemberton05c4c6f2012-12-07 09:26:20 -05002339 .remove = twl4030_codec_remove,
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002340 .driver = {
Liam Girdwoodf0fba2a2010-03-17 20:15:21 +00002341 .name = "twl4030-codec",
Peter Ujfalusi7a1fecf2009-10-22 13:26:48 +03002342 .owner = THIS_MODULE,
2343 },
Steve Sakomancc175572008-10-30 21:35:26 -07002344};
Steve Sakomancc175572008-10-30 21:35:26 -07002345
Mark Brown5bbcc3c2011-11-23 22:52:08 +00002346module_platform_driver(twl4030_codec_driver);
Mark Brown64089b82008-12-08 19:17:58 +00002347
Steve Sakomancc175572008-10-30 21:35:26 -07002348MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
2349MODULE_AUTHOR("Steve Sakoman");
2350MODULE_LICENSE("GPL");