blob: ade3e17fba6ccf281790841e845b7664b767595a [file] [log] [blame]
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001/*******************************************************************************
2 *
3 * Intel Ethernet Controller XL710 Family Linux Driver
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -08004 * Copyright(c) 2013 - 2016 Intel Corporation.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00005 *
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms and conditions of the GNU General Public License,
8 * version 2, as published by the Free Software Foundation.
9 *
10 * This program is distributed in the hope it will be useful, but WITHOUT
11 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
12 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * more details.
14 *
Greg Rosedc641b72013-12-18 13:45:51 +000015 * You should have received a copy of the GNU General Public License along
16 * with this program. If not, see <http://www.gnu.org/licenses/>.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000017 *
18 * The full GNU General Public License is included in this distribution in
19 * the file called "COPYING".
20 *
21 * Contact Information:
22 * e1000-devel Mailing List <e1000-devel@lists.sourceforge.net>
23 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24 *
25 ******************************************************************************/
26
Mitch Williams1c112a62014-04-04 04:43:06 +000027#include <linux/prefetch.h>
Mitch Williamsa132af22015-01-24 09:58:35 +000028#include <net/busy_poll.h>
Björn Töpel0c8493d2017-05-24 07:55:34 +020029#include <linux/bpf_trace.h>
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +010030#include <net/xdp.h>
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000031#include "i40e.h"
Scott Petersoned0980c2017-04-13 04:45:44 -040032#include "i40e_trace.h"
Jesse Brandeburg206812b2014-02-12 01:45:33 +000033#include "i40e_prototype.h"
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +000034
35static inline __le64 build_ctob(u32 td_cmd, u32 td_offset, unsigned int size,
36 u32 td_tag)
37{
38 return cpu_to_le64(I40E_TX_DESC_DTYPE_DATA |
39 ((u64)td_cmd << I40E_TXD_QW1_CMD_SHIFT) |
40 ((u64)td_offset << I40E_TXD_QW1_OFFSET_SHIFT) |
41 ((u64)size << I40E_TXD_QW1_TX_BUF_SZ_SHIFT) |
42 ((u64)td_tag << I40E_TXD_QW1_L2TAG1_SHIFT));
43}
44
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +000045#define I40E_TXD_CMD (I40E_TX_DESC_CMD_EOP | I40E_TX_DESC_CMD_RS)
Alexander Duyck5e02f282016-09-12 14:18:41 -070046/**
47 * i40e_fdir - Generate a Flow Director descriptor based on fdata
48 * @tx_ring: Tx ring to send buffer on
49 * @fdata: Flow director filter data
50 * @add: Indicate if we are adding a rule or deleting one
51 *
52 **/
53static void i40e_fdir(struct i40e_ring *tx_ring,
54 struct i40e_fdir_filter *fdata, bool add)
55{
56 struct i40e_filter_program_desc *fdir_desc;
57 struct i40e_pf *pf = tx_ring->vsi->back;
58 u32 flex_ptype, dtype_cmd;
59 u16 i;
60
61 /* grab the next descriptor */
62 i = tx_ring->next_to_use;
63 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
64
65 i++;
66 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
67
68 flex_ptype = I40E_TXD_FLTR_QW0_QINDEX_MASK &
69 (fdata->q_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT);
70
71 flex_ptype |= I40E_TXD_FLTR_QW0_FLEXOFF_MASK &
72 (fdata->flex_off << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
73
74 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
75 (fdata->pctype << I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
76
Jacob Keller0e588de2017-02-06 14:38:50 -080077 flex_ptype |= I40E_TXD_FLTR_QW0_PCTYPE_MASK &
78 (fdata->flex_offset << I40E_TXD_FLTR_QW0_FLEXOFF_SHIFT);
79
Alexander Duyck5e02f282016-09-12 14:18:41 -070080 /* Use LAN VSI Id if not programmed by user */
81 flex_ptype |= I40E_TXD_FLTR_QW0_DEST_VSI_MASK &
82 ((u32)(fdata->dest_vsi ? : pf->vsi[pf->lan_vsi]->id) <<
83 I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT);
84
85 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
86
87 dtype_cmd |= add ?
88 I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
89 I40E_TXD_FLTR_QW1_PCMD_SHIFT :
90 I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
91 I40E_TXD_FLTR_QW1_PCMD_SHIFT;
92
93 dtype_cmd |= I40E_TXD_FLTR_QW1_DEST_MASK &
94 (fdata->dest_ctl << I40E_TXD_FLTR_QW1_DEST_SHIFT);
95
96 dtype_cmd |= I40E_TXD_FLTR_QW1_FD_STATUS_MASK &
97 (fdata->fd_status << I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT);
98
99 if (fdata->cnt_index) {
100 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
101 dtype_cmd |= I40E_TXD_FLTR_QW1_CNTINDEX_MASK &
102 ((u32)fdata->cnt_index <<
103 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT);
104 }
105
106 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
107 fdir_desc->rsvd = cpu_to_le32(0);
108 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
109 fdir_desc->fd_id = cpu_to_le32(fdata->fd_id);
110}
111
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000112#define I40E_FD_CLEAN_DELAY 10
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000113/**
114 * i40e_program_fdir_filter - Program a Flow Director filter
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000115 * @fdir_data: Packet data that will be filter parameters
116 * @raw_packet: the pre-allocated packet buffer for FDir
Jeff Kirsherb40c82e62015-02-27 09:18:34 +0000117 * @pf: The PF pointer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000118 * @add: True for add/update, False for remove
119 **/
Alexander Duyck1eb846a2016-09-12 14:18:42 -0700120static int i40e_program_fdir_filter(struct i40e_fdir_filter *fdir_data,
121 u8 *raw_packet, struct i40e_pf *pf,
122 bool add)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000123{
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000124 struct i40e_tx_buffer *tx_buf, *first;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000125 struct i40e_tx_desc *tx_desc;
126 struct i40e_ring *tx_ring;
127 struct i40e_vsi *vsi;
128 struct device *dev;
129 dma_addr_t dma;
130 u32 td_cmd = 0;
131 u16 i;
132
133 /* find existing FDIR VSI */
Alexander Duyck4b816442016-10-11 15:26:53 -0700134 vsi = i40e_find_vsi_by_type(pf, I40E_VSI_FDIR);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000135 if (!vsi)
136 return -ENOENT;
137
Alexander Duyck9f65e152013-09-28 06:00:58 +0000138 tx_ring = vsi->tx_rings[0];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000139 dev = tx_ring->dev;
140
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000141 /* we need two descriptors to add/del a filter and we can wait */
Alexander Duycked245402016-09-14 16:24:32 -0700142 for (i = I40E_FD_CLEAN_DELAY; I40E_DESC_UNUSED(tx_ring) < 2; i--) {
143 if (!i)
144 return -EAGAIN;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000145 msleep_interruptible(1);
Alexander Duycked245402016-09-14 16:24:32 -0700146 }
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000147
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000148 dma = dma_map_single(dev, raw_packet,
149 I40E_FDIR_MAX_RAW_PACKET_SIZE, DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000150 if (dma_mapping_error(dev, dma))
151 goto dma_fail;
152
153 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000154 i = tx_ring->next_to_use;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000155 first = &tx_ring->tx_bi[i];
Alexander Duyck5e02f282016-09-12 14:18:41 -0700156 i40e_fdir(tx_ring, fdir_data, add);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000157
158 /* Now program a dummy descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000159 i = tx_ring->next_to_use;
160 tx_desc = I40E_TX_DESC(tx_ring, i);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000161 tx_buf = &tx_ring->tx_bi[i];
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000162
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000163 tx_ring->next_to_use = ((i + 1) < tx_ring->count) ? i + 1 : 0;
164
165 memset(tx_buf, 0, sizeof(struct i40e_tx_buffer));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000166
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000167 /* record length, and DMA address */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000168 dma_unmap_len_set(tx_buf, len, I40E_FDIR_MAX_RAW_PACKET_SIZE);
Anjali Singhai Jain298deef2013-11-28 06:39:33 +0000169 dma_unmap_addr_set(tx_buf, dma, dma);
170
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000171 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgeaefbd02013-09-28 07:13:54 +0000172 td_cmd = I40E_TXD_CMD | I40E_TX_DESC_CMD_DUMMY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000173
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000174 tx_buf->tx_flags = I40E_TX_FLAGS_FD_SB;
175 tx_buf->raw_buf = (void *)raw_packet;
176
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000177 tx_desc->cmd_type_offset_bsz =
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000178 build_ctob(td_cmd, 0, I40E_FDIR_MAX_RAW_PACKET_SIZE, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000179
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000180 /* Force memory writes to complete before letting h/w
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000181 * know there are new descriptors to fetch.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000182 */
183 wmb();
184
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000185 /* Mark the data descriptor to be watched */
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000186 first->next_to_watch = tx_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +0000187
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000188 writel(tx_ring->next_to_use, tx_ring->tail);
189 return 0;
190
191dma_fail:
192 return -1;
193}
194
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000195#define IP_HEADER_OFFSET 14
196#define I40E_UDPIP_DUMMY_PACKET_LEN 42
197/**
198 * i40e_add_del_fdir_udpv4 - Add/Remove UDPv4 filters
199 * @vsi: pointer to the targeted VSI
200 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000201 * @add: true adds a filter, false removes it
202 *
203 * Returns 0 if the filters were successfully added or removed
204 **/
205static int i40e_add_del_fdir_udpv4(struct i40e_vsi *vsi,
206 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000207 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000208{
209 struct i40e_pf *pf = vsi->back;
210 struct udphdr *udp;
211 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000212 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000213 int ret;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000214 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
215 0x45, 0, 0, 0x1c, 0, 0, 0x40, 0, 0x40, 0x11, 0, 0, 0, 0, 0, 0,
216 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
217
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000218 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
219 if (!raw_packet)
220 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000221 memcpy(raw_packet, packet, I40E_UDPIP_DUMMY_PACKET_LEN);
222
223 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
224 udp = (struct udphdr *)(raw_packet + IP_HEADER_OFFSET
225 + sizeof(struct iphdr));
226
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800227 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000228 udp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800229 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000230 udp->source = fd_data->src_port;
231
Jacob Keller0e588de2017-02-06 14:38:50 -0800232 if (fd_data->flex_filter) {
233 u8 *payload = raw_packet + I40E_UDPIP_DUMMY_PACKET_LEN;
234 __be16 pattern = fd_data->flex_word;
235 u16 off = fd_data->flex_offset;
236
237 *((__force __be16 *)(payload + off)) = pattern;
238 }
239
Kevin Scottb2d36c02014-04-09 05:58:59 +0000240 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_UDP;
241 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
242 if (ret) {
243 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000244 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
245 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800246 /* Free the packet buffer since it wasn't added to the ring */
247 kfree(raw_packet);
248 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000249 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000250 if (add)
251 dev_info(&pf->pdev->dev,
252 "Filter OK for PCTYPE %d loc = %d\n",
253 fd_data->pctype, fd_data->fd_id);
254 else
255 dev_info(&pf->pdev->dev,
256 "Filter deleted for PCTYPE %d loc = %d\n",
257 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000258 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800259
Jacob Keller097dbf52017-02-06 14:38:46 -0800260 if (add)
261 pf->fd_udp4_filter_cnt++;
262 else
263 pf->fd_udp4_filter_cnt--;
264
Jacob Kellere5187ee2017-02-06 14:38:41 -0800265 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000266}
267
268#define I40E_TCPIP_DUMMY_PACKET_LEN 54
269/**
270 * i40e_add_del_fdir_tcpv4 - Add/Remove TCPv4 filters
271 * @vsi: pointer to the targeted VSI
272 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000273 * @add: true adds a filter, false removes it
274 *
275 * Returns 0 if the filters were successfully added or removed
276 **/
277static int i40e_add_del_fdir_tcpv4(struct i40e_vsi *vsi,
278 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000279 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000280{
281 struct i40e_pf *pf = vsi->back;
282 struct tcphdr *tcp;
283 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000284 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000285 int ret;
286 /* Dummy packet */
287 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
288 0x45, 0, 0, 0x28, 0, 0, 0x40, 0, 0x40, 0x6, 0, 0, 0, 0, 0, 0,
289 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x80, 0x11,
290 0x0, 0x72, 0, 0, 0, 0};
291
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000292 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
293 if (!raw_packet)
294 return -ENOMEM;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000295 memcpy(raw_packet, packet, I40E_TCPIP_DUMMY_PACKET_LEN);
296
297 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
298 tcp = (struct tcphdr *)(raw_packet + IP_HEADER_OFFSET
299 + sizeof(struct iphdr));
300
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800301 ip->daddr = fd_data->dst_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000302 tcp->dest = fd_data->dst_port;
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800303 ip->saddr = fd_data->src_ip;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000304 tcp->source = fd_data->src_port;
305
Jacob Keller0e588de2017-02-06 14:38:50 -0800306 if (fd_data->flex_filter) {
307 u8 *payload = raw_packet + I40E_TCPIP_DUMMY_PACKET_LEN;
308 __be16 pattern = fd_data->flex_word;
309 u16 off = fd_data->flex_offset;
310
311 *((__force __be16 *)(payload + off)) = pattern;
312 }
313
Kevin Scottb2d36c02014-04-09 05:58:59 +0000314 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_TCP;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000315 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000316 if (ret) {
317 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000318 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
319 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800320 /* Free the packet buffer since it wasn't added to the ring */
321 kfree(raw_packet);
322 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000323 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000324 if (add)
325 dev_info(&pf->pdev->dev, "Filter OK for PCTYPE %d loc = %d)\n",
326 fd_data->pctype, fd_data->fd_id);
327 else
328 dev_info(&pf->pdev->dev,
329 "Filter deleted for PCTYPE %d loc = %d\n",
330 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000331 }
332
Jacob Keller377cc242017-02-06 14:38:42 -0800333 if (add) {
Jacob Keller097dbf52017-02-06 14:38:46 -0800334 pf->fd_tcp4_filter_cnt++;
Jacob Keller377cc242017-02-06 14:38:42 -0800335 if ((pf->flags & I40E_FLAG_FD_ATR_ENABLED) &&
336 I40E_DEBUG_FD & pf->hw.debug_mask)
337 dev_info(&pf->pdev->dev, "Forcing ATR off, sideband rules for TCP/IPv4 flow being applied\n");
Jacob Keller47994c12017-04-19 09:25:57 -0400338 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller377cc242017-02-06 14:38:42 -0800339 } else {
Jacob Keller097dbf52017-02-06 14:38:46 -0800340 pf->fd_tcp4_filter_cnt--;
Jacob Keller377cc242017-02-06 14:38:42 -0800341 }
342
Jacob Kellere5187ee2017-02-06 14:38:41 -0800343 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000344}
345
Jacob Kellerf223c872017-02-06 14:38:51 -0800346#define I40E_SCTPIP_DUMMY_PACKET_LEN 46
347/**
348 * i40e_add_del_fdir_sctpv4 - Add/Remove SCTPv4 Flow Director filters for
349 * a specific flow spec
350 * @vsi: pointer to the targeted VSI
351 * @fd_data: the flow director data required for the FDir descriptor
352 * @add: true adds a filter, false removes it
353 *
354 * Returns 0 if the filters were successfully added or removed
355 **/
356static int i40e_add_del_fdir_sctpv4(struct i40e_vsi *vsi,
357 struct i40e_fdir_filter *fd_data,
358 bool add)
359{
360 struct i40e_pf *pf = vsi->back;
361 struct sctphdr *sctp;
362 struct iphdr *ip;
363 u8 *raw_packet;
364 int ret;
365 /* Dummy packet */
366 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
367 0x45, 0, 0, 0x20, 0, 0, 0x40, 0, 0x40, 0x84, 0, 0, 0, 0, 0, 0,
368 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
369
370 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
371 if (!raw_packet)
372 return -ENOMEM;
373 memcpy(raw_packet, packet, I40E_SCTPIP_DUMMY_PACKET_LEN);
374
375 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
376 sctp = (struct sctphdr *)(raw_packet + IP_HEADER_OFFSET
377 + sizeof(struct iphdr));
378
379 ip->daddr = fd_data->dst_ip;
380 sctp->dest = fd_data->dst_port;
381 ip->saddr = fd_data->src_ip;
382 sctp->source = fd_data->src_port;
383
384 if (fd_data->flex_filter) {
385 u8 *payload = raw_packet + I40E_SCTPIP_DUMMY_PACKET_LEN;
386 __be16 pattern = fd_data->flex_word;
387 u16 off = fd_data->flex_offset;
388
389 *((__force __be16 *)(payload + off)) = pattern;
390 }
391
392 fd_data->pctype = I40E_FILTER_PCTYPE_NONF_IPV4_SCTP;
393 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
394 if (ret) {
395 dev_info(&pf->pdev->dev,
396 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
397 fd_data->pctype, fd_data->fd_id, ret);
398 /* Free the packet buffer since it wasn't added to the ring */
399 kfree(raw_packet);
400 return -EOPNOTSUPP;
401 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
402 if (add)
403 dev_info(&pf->pdev->dev,
404 "Filter OK for PCTYPE %d loc = %d\n",
405 fd_data->pctype, fd_data->fd_id);
406 else
407 dev_info(&pf->pdev->dev,
408 "Filter deleted for PCTYPE %d loc = %d\n",
409 fd_data->pctype, fd_data->fd_id);
410 }
411
412 if (add)
413 pf->fd_sctp4_filter_cnt++;
414 else
415 pf->fd_sctp4_filter_cnt--;
416
417 return 0;
418}
419
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000420#define I40E_IP_DUMMY_PACKET_LEN 34
421/**
422 * i40e_add_del_fdir_ipv4 - Add/Remove IPv4 Flow Director filters for
423 * a specific flow spec
424 * @vsi: pointer to the targeted VSI
425 * @fd_data: the flow director data required for the FDir descriptor
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000426 * @add: true adds a filter, false removes it
427 *
428 * Returns 0 if the filters were successfully added or removed
429 **/
430static int i40e_add_del_fdir_ipv4(struct i40e_vsi *vsi,
431 struct i40e_fdir_filter *fd_data,
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000432 bool add)
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000433{
434 struct i40e_pf *pf = vsi->back;
435 struct iphdr *ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000436 u8 *raw_packet;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000437 int ret;
438 int i;
439 static char packet[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0x08, 0,
440 0x45, 0, 0, 0x14, 0, 0, 0x40, 0, 0x40, 0x10, 0, 0, 0, 0, 0, 0,
441 0, 0, 0, 0};
442
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000443 for (i = I40E_FILTER_PCTYPE_NONF_IPV4_OTHER;
444 i <= I40E_FILTER_PCTYPE_FRAG_IPV4; i++) {
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000445 raw_packet = kzalloc(I40E_FDIR_MAX_RAW_PACKET_SIZE, GFP_KERNEL);
446 if (!raw_packet)
447 return -ENOMEM;
448 memcpy(raw_packet, packet, I40E_IP_DUMMY_PACKET_LEN);
449 ip = (struct iphdr *)(raw_packet + IP_HEADER_OFFSET);
450
Jacob Keller8ce43dc2017-02-06 14:38:39 -0800451 ip->saddr = fd_data->src_ip;
452 ip->daddr = fd_data->dst_ip;
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000453 ip->protocol = 0;
454
Jacob Keller0e588de2017-02-06 14:38:50 -0800455 if (fd_data->flex_filter) {
456 u8 *payload = raw_packet + I40E_IP_DUMMY_PACKET_LEN;
457 __be16 pattern = fd_data->flex_word;
458 u16 off = fd_data->flex_offset;
459
460 *((__force __be16 *)(payload + off)) = pattern;
461 }
462
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000463 fd_data->pctype = i;
464 ret = i40e_program_fdir_filter(fd_data, raw_packet, pf, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000465 if (ret) {
466 dev_info(&pf->pdev->dev,
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000467 "PCTYPE:%d, Filter command send failed for fd_id:%d (ret = %d)\n",
468 fd_data->pctype, fd_data->fd_id, ret);
Jacob Kellere5187ee2017-02-06 14:38:41 -0800469 /* The packet buffer wasn't added to the ring so we
470 * need to free it now.
471 */
472 kfree(raw_packet);
473 return -EOPNOTSUPP;
Anjali Singhai Jain4205d372015-02-27 09:15:27 +0000474 } else if (I40E_DEBUG_FD & pf->hw.debug_mask) {
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000475 if (add)
476 dev_info(&pf->pdev->dev,
477 "Filter OK for PCTYPE %d loc = %d\n",
478 fd_data->pctype, fd_data->fd_id);
479 else
480 dev_info(&pf->pdev->dev,
481 "Filter deleted for PCTYPE %d loc = %d\n",
482 fd_data->pctype, fd_data->fd_id);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000483 }
484 }
485
Jacob Keller097dbf52017-02-06 14:38:46 -0800486 if (add)
487 pf->fd_ip4_filter_cnt++;
488 else
489 pf->fd_ip4_filter_cnt--;
490
Jacob Kellere5187ee2017-02-06 14:38:41 -0800491 return 0;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000492}
493
494/**
495 * i40e_add_del_fdir - Build raw packets to add/del fdir filter
496 * @vsi: pointer to the targeted VSI
497 * @cmd: command to get or set RX flow classification rules
498 * @add: true adds a filter, false removes it
499 *
500 **/
501int i40e_add_del_fdir(struct i40e_vsi *vsi,
502 struct i40e_fdir_filter *input, bool add)
503{
504 struct i40e_pf *pf = vsi->back;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000505 int ret;
506
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000507 switch (input->flow_type & ~FLOW_EXT) {
508 case TCP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000509 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000510 break;
511 case UDP_V4_FLOW:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000512 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000513 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800514 case SCTP_V4_FLOW:
515 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
516 break;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000517 case IP_USER_FLOW:
518 switch (input->ip4_proto) {
519 case IPPROTO_TCP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000520 ret = i40e_add_del_fdir_tcpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000521 break;
522 case IPPROTO_UDP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000523 ret = i40e_add_del_fdir_udpv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000524 break;
Jacob Kellerf223c872017-02-06 14:38:51 -0800525 case IPPROTO_SCTP:
526 ret = i40e_add_del_fdir_sctpv4(vsi, input, add);
527 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700528 case IPPROTO_IP:
Anjali Singhai Jain49d7d932014-06-04 08:45:15 +0000529 ret = i40e_add_del_fdir_ipv4(vsi, input, add);
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000530 break;
Alexander Duycke1da71c2016-09-14 16:24:35 -0700531 default:
532 /* We cannot support masking based on protocol */
Jacob Kellera346fb82017-04-05 07:50:53 -0400533 dev_info(&pf->pdev->dev, "Unsupported IPv4 protocol 0x%02x\n",
534 input->ip4_proto);
535 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000536 }
537 break;
538 default:
Jacob Kellera346fb82017-04-05 07:50:53 -0400539 dev_info(&pf->pdev->dev, "Unsupported flow type 0x%02x\n",
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000540 input->flow_type);
Jacob Kellera346fb82017-04-05 07:50:53 -0400541 return -EINVAL;
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000542 }
543
Jacob Kellera158aea2017-02-09 23:44:27 -0800544 /* The buffer allocated here will be normally be freed by
545 * i40e_clean_fdir_tx_irq() as it reclaims resources after transmit
546 * completion. In the event of an error adding the buffer to the FDIR
547 * ring, it will immediately be freed. It may also be freed by
548 * i40e_clean_tx_ring() when closing the VSI.
549 */
Joseph Gasparakis17a73f62014-02-12 01:45:30 +0000550 return ret;
551}
552
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000553/**
554 * i40e_fd_handle_status - check the Programming Status for FD
555 * @rx_ring: the Rx ring for this descriptor
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000556 * @rx_desc: the Rx descriptor for programming Status, not a packet descriptor.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000557 * @prog_id: the id originally used for programming
558 *
559 * This is used to verify if the FD programming or invalidation
560 * requested by SW to the HW is successful or not and take actions accordingly.
561 **/
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000562static void i40e_fd_handle_status(struct i40e_ring *rx_ring,
563 union i40e_rx_desc *rx_desc, u8 prog_id)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000564{
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000565 struct i40e_pf *pf = rx_ring->vsi->back;
566 struct pci_dev *pdev = pf->pdev;
567 u32 fcnt_prog, fcnt_avail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000568 u32 error;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000569 u64 qw;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000570
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000571 qw = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000572 error = (qw & I40E_RX_PROG_STATUS_DESC_QW1_ERROR_MASK) >>
573 I40E_RX_PROG_STATUS_DESC_QW1_ERROR_SHIFT;
574
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400575 if (error == BIT(I40E_RX_PROG_STATUS_DESC_FD_TBL_FULL_SHIFT)) {
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400576 pf->fd_inv = le32_to_cpu(rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jainf7233c52014-07-09 07:46:16 +0000577 if ((rx_desc->wb.qword0.hi_dword.fd_id != 0) ||
578 (I40E_DEBUG_FD & pf->hw.debug_mask))
579 dev_warn(&pdev->dev, "ntuple filter loc = %d, could not be added\n",
Carolyn Wyborny3487b6c2015-08-27 11:42:38 -0400580 pf->fd_inv);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000581
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000582 /* Check if the programming error is for ATR.
583 * If so, auto disable ATR and set a state for
584 * flush in progress. Next time we come here if flush is in
585 * progress do nothing, once flush is complete the state will
586 * be cleared.
587 */
Jacob Keller0da36b92017-04-19 09:25:55 -0400588 if (test_bit(__I40E_FD_FLUSH_REQUESTED, pf->state))
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000589 return;
590
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000591 pf->fd_add_err++;
592 /* store the current atr filter count */
593 pf->fd_atr_cnt = i40e_get_current_atr_cnt(pf);
594
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000595 if ((rx_desc->wb.qword0.hi_dword.fd_id == 0) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400596 pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED) {
597 pf->flags |= I40E_FLAG_FD_ATR_AUTO_DISABLED;
Jacob Keller0da36b92017-04-19 09:25:55 -0400598 set_bit(__I40E_FD_FLUSH_REQUESTED, pf->state);
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000599 }
600
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000601 /* filter programming failed most likely due to table full */
Anjali Singhai Jain04294e32015-02-27 09:15:28 +0000602 fcnt_prog = i40e_get_global_fd_count(pf);
Anjali Singhai Jain12957382014-06-04 04:22:47 +0000603 fcnt_avail = pf->fdir_pf_filter_count;
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000604 /* If ATR is running fcnt_prog can quickly change,
605 * if we are very close to full, it makes sense to disable
606 * FD ATR/SB and then re-enable it when there is room.
607 */
608 if (fcnt_prog >= (fcnt_avail - I40E_FDIR_BUFFER_FULL_MARGIN)) {
Anjali Singhai Jain1e1be8f2014-07-10 08:03:26 +0000609 if ((pf->flags & I40E_FLAG_FD_SB_ENABLED) &&
Jacob Keller47994c12017-04-19 09:25:57 -0400610 !(pf->flags & I40E_FLAG_FD_SB_AUTO_DISABLED)) {
611 pf->flags |= I40E_FLAG_FD_SB_AUTO_DISABLED;
Anjali Singhai Jain2e4875e2015-04-16 20:06:06 -0400612 if (I40E_DEBUG_FD & pf->hw.debug_mask)
613 dev_warn(&pdev->dev, "FD filter space full, new ntuple rules will not be added\n");
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000614 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000615 }
Jesse Brandeburg41a1d042015-06-04 16:24:02 -0400616 } else if (error == BIT(I40E_RX_PROG_STATUS_DESC_NO_FD_ENTRY_SHIFT)) {
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000617 if (I40E_DEBUG_FD & pf->hw.debug_mask)
Carolyn Wybornye99bdd32014-07-09 07:46:12 +0000618 dev_info(&pdev->dev, "ntuple filter fd_id = %d, could not be removed\n",
Anjali Singhai Jain13c28842014-03-06 09:00:04 +0000619 rx_desc->wb.qword0.hi_dword.fd_id);
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +0000620 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000621}
622
623/**
Alexander Duycka5e9c572013-09-28 06:00:27 +0000624 * i40e_unmap_and_free_tx_resource - Release a Tx buffer
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000625 * @ring: the ring that owns the buffer
626 * @tx_buffer: the buffer to free
627 **/
Alexander Duycka5e9c572013-09-28 06:00:27 +0000628static void i40e_unmap_and_free_tx_resource(struct i40e_ring *ring,
629 struct i40e_tx_buffer *tx_buffer)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000630{
Alexander Duycka5e9c572013-09-28 06:00:27 +0000631 if (tx_buffer->skb) {
Alexander Duyck64bfd682016-09-12 14:18:39 -0700632 if (tx_buffer->tx_flags & I40E_TX_FLAGS_FD_SB)
633 kfree(tx_buffer->raw_buf);
Björn Töpel74608d12017-05-24 07:55:35 +0200634 else if (ring_is_xdp(ring))
635 page_frag_free(tx_buffer->raw_buf);
Alexander Duyck64bfd682016-09-12 14:18:39 -0700636 else
637 dev_kfree_skb_any(tx_buffer->skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000638 if (dma_unmap_len(tx_buffer, len))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000639 dma_unmap_single(ring->dev,
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000640 dma_unmap_addr(tx_buffer, dma),
641 dma_unmap_len(tx_buffer, len),
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000642 DMA_TO_DEVICE);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000643 } else if (dma_unmap_len(tx_buffer, len)) {
644 dma_unmap_page(ring->dev,
645 dma_unmap_addr(tx_buffer, dma),
646 dma_unmap_len(tx_buffer, len),
647 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000648 }
Kiran Patila42e7a32015-11-06 15:26:03 -0800649
Alexander Duycka5e9c572013-09-28 06:00:27 +0000650 tx_buffer->next_to_watch = NULL;
651 tx_buffer->skb = NULL;
Alexander Duyck35a1e2a2013-09-28 06:00:17 +0000652 dma_unmap_len_set(tx_buffer, len, 0);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000653 /* tx_buffer must be completely set up in the transmit path */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000654}
655
656/**
657 * i40e_clean_tx_ring - Free any empty Tx buffers
658 * @tx_ring: ring to be cleaned
659 **/
660void i40e_clean_tx_ring(struct i40e_ring *tx_ring)
661{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000662 unsigned long bi_size;
663 u16 i;
664
665 /* ring already cleared, nothing to do */
666 if (!tx_ring->tx_bi)
667 return;
668
669 /* Free all the Tx ring sk_buffs */
Alexander Duycka5e9c572013-09-28 06:00:27 +0000670 for (i = 0; i < tx_ring->count; i++)
671 i40e_unmap_and_free_tx_resource(tx_ring, &tx_ring->tx_bi[i]);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000672
673 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
674 memset(tx_ring->tx_bi, 0, bi_size);
675
676 /* Zero out the descriptor ring */
677 memset(tx_ring->desc, 0, tx_ring->size);
678
679 tx_ring->next_to_use = 0;
680 tx_ring->next_to_clean = 0;
Alexander Duyck7070ce02013-09-28 06:00:37 +0000681
682 if (!tx_ring->netdev)
683 return;
684
685 /* cleanup Tx queue statistics */
Alexander Duycke486bdf2016-09-12 14:18:40 -0700686 netdev_tx_reset_queue(txring_txq(tx_ring));
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000687}
688
689/**
690 * i40e_free_tx_resources - Free Tx resources per queue
691 * @tx_ring: Tx descriptor ring for a specific queue
692 *
693 * Free all transmit software resources
694 **/
695void i40e_free_tx_resources(struct i40e_ring *tx_ring)
696{
697 i40e_clean_tx_ring(tx_ring);
698 kfree(tx_ring->tx_bi);
699 tx_ring->tx_bi = NULL;
700
701 if (tx_ring->desc) {
702 dma_free_coherent(tx_ring->dev, tx_ring->size,
703 tx_ring->desc, tx_ring->dma);
704 tx_ring->desc = NULL;
705 }
706}
707
Jesse Brandeburga68de582015-02-24 05:26:03 +0000708/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000709 * i40e_get_tx_pending - how many tx descriptors not processed
710 * @tx_ring: the ring of descriptors
711 *
712 * Since there is no access to the ring head register
713 * in XL710, we need to use our local copies
714 **/
Alan Brady17daabb2017-04-05 07:50:56 -0400715u32 i40e_get_tx_pending(struct i40e_ring *ring)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000716{
Jesse Brandeburga68de582015-02-24 05:26:03 +0000717 u32 head, tail;
718
Alan Brady17daabb2017-04-05 07:50:56 -0400719 head = i40e_get_head(ring);
Jesse Brandeburga68de582015-02-24 05:26:03 +0000720 tail = readl(ring->tail);
721
722 if (head != tail)
723 return (head < tail) ?
724 tail - head : (tail + ring->count - head);
725
726 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000727}
728
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -0500729/**
730 * i40e_detect_recover_hung - Function to detect and recover hung_queues
731 * @vsi: pointer to vsi struct with tx queues
732 *
733 * VSI has netdev and netdev has TX queues. This function is to check each of
734 * those TX queues if they are hung, trigger recovery by issuing SW interrupt.
735 **/
736void i40e_detect_recover_hung(struct i40e_vsi *vsi)
737{
738 struct i40e_ring *tx_ring = NULL;
739 struct net_device *netdev;
740 unsigned int i;
741 int packets;
742
743 if (!vsi)
744 return;
745
746 if (test_bit(__I40E_VSI_DOWN, vsi->state))
747 return;
748
749 netdev = vsi->netdev;
750 if (!netdev)
751 return;
752
753 if (!netif_carrier_ok(netdev))
754 return;
755
756 for (i = 0; i < vsi->num_queue_pairs; i++) {
757 tx_ring = vsi->tx_rings[i];
758 if (tx_ring && tx_ring->desc) {
759 /* If packet counter has not changed the queue is
760 * likely stalled, so force an interrupt for this
761 * queue.
762 *
763 * prev_pkt_ctr would be negative if there was no
764 * pending work.
765 */
766 packets = tx_ring->stats.packets & INT_MAX;
767 if (tx_ring->tx_stats.prev_pkt_ctr == packets) {
768 i40e_force_wb(vsi, tx_ring->q_vector);
769 continue;
770 }
771
772 /* Memory barrier between read of packet count and call
773 * to i40e_get_tx_pending()
774 */
775 smp_rmb();
776 tx_ring->tx_stats.prev_pkt_ctr =
777 i40e_get_tx_pending(tx_ring) ? packets : -1;
778 }
779 }
780}
781
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700782#define WB_STRIDE 4
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000783
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000784/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000785 * i40e_clean_tx_irq - Reclaim resources after transmit completes
Alexander Duycka619afe2016-03-07 09:30:03 -0800786 * @vsi: the VSI we care about
787 * @tx_ring: Tx ring to clean
788 * @napi_budget: Used to determine if we are in netpoll
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000789 *
790 * Returns true if there's any budget left (e.g. the clean is finished)
791 **/
Alexander Duycka619afe2016-03-07 09:30:03 -0800792static bool i40e_clean_tx_irq(struct i40e_vsi *vsi,
793 struct i40e_ring *tx_ring, int napi_budget)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000794{
795 u16 i = tx_ring->next_to_clean;
796 struct i40e_tx_buffer *tx_buf;
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000797 struct i40e_tx_desc *tx_head;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000798 struct i40e_tx_desc *tx_desc;
Alexander Duycka619afe2016-03-07 09:30:03 -0800799 unsigned int total_bytes = 0, total_packets = 0;
800 unsigned int budget = vsi->work_limit;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000801
802 tx_buf = &tx_ring->tx_bi[i];
803 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +0000804 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000805
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000806 tx_head = I40E_TX_DESC(tx_ring, i40e_get_head(tx_ring));
807
Alexander Duycka5e9c572013-09-28 06:00:27 +0000808 do {
809 struct i40e_tx_desc *eop_desc = tx_buf->next_to_watch;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000810
811 /* if next_to_watch is not set then there is no work pending */
812 if (!eop_desc)
813 break;
814
Alexander Duycka5e9c572013-09-28 06:00:27 +0000815 /* prevent any other reads prior to eop_desc */
Brian King52c69122017-11-17 11:05:44 -0600816 smp_rmb();
Alexander Duycka5e9c572013-09-28 06:00:27 +0000817
Scott Petersoned0980c2017-04-13 04:45:44 -0400818 i40e_trace(clean_tx_irq, tx_ring, tx_desc, tx_buf);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +0000819 /* we have caught up to head, no work left to do */
820 if (tx_head == tx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000821 break;
822
Alexander Duyckc304fda2013-09-28 06:00:12 +0000823 /* clear next_to_watch to prevent false hangs */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000824 tx_buf->next_to_watch = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000825
Alexander Duycka5e9c572013-09-28 06:00:27 +0000826 /* update the statistics for this packet */
827 total_bytes += tx_buf->bytecount;
828 total_packets += tx_buf->gso_segs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000829
Björn Töpel74608d12017-05-24 07:55:35 +0200830 /* free the skb/XDP data */
831 if (ring_is_xdp(tx_ring))
832 page_frag_free(tx_buf->raw_buf);
833 else
834 napi_consume_skb(tx_buf->skb, napi_budget);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000835
Alexander Duycka5e9c572013-09-28 06:00:27 +0000836 /* unmap skb header data */
837 dma_unmap_single(tx_ring->dev,
838 dma_unmap_addr(tx_buf, dma),
839 dma_unmap_len(tx_buf, len),
840 DMA_TO_DEVICE);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000841
Alexander Duycka5e9c572013-09-28 06:00:27 +0000842 /* clear tx_buffer data */
843 tx_buf->skb = NULL;
844 dma_unmap_len_set(tx_buf, len, 0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000845
Alexander Duycka5e9c572013-09-28 06:00:27 +0000846 /* unmap remaining buffers */
847 while (tx_desc != eop_desc) {
Scott Petersoned0980c2017-04-13 04:45:44 -0400848 i40e_trace(clean_tx_irq_unmap,
849 tx_ring, tx_desc, tx_buf);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000850
851 tx_buf++;
852 tx_desc++;
853 i++;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000854 if (unlikely(!i)) {
855 i -= tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000856 tx_buf = tx_ring->tx_bi;
857 tx_desc = I40E_TX_DESC(tx_ring, 0);
858 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000859
Alexander Duycka5e9c572013-09-28 06:00:27 +0000860 /* unmap any remaining paged data */
861 if (dma_unmap_len(tx_buf, len)) {
862 dma_unmap_page(tx_ring->dev,
863 dma_unmap_addr(tx_buf, dma),
864 dma_unmap_len(tx_buf, len),
865 DMA_TO_DEVICE);
866 dma_unmap_len_set(tx_buf, len, 0);
867 }
868 }
869
870 /* move us one more past the eop_desc for start of next pkt */
871 tx_buf++;
872 tx_desc++;
873 i++;
874 if (unlikely(!i)) {
875 i -= tx_ring->count;
876 tx_buf = tx_ring->tx_bi;
877 tx_desc = I40E_TX_DESC(tx_ring, 0);
878 }
879
Jesse Brandeburg016890b2015-02-27 09:15:31 +0000880 prefetch(tx_desc);
881
Alexander Duycka5e9c572013-09-28 06:00:27 +0000882 /* update budget accounting */
883 budget--;
884 } while (likely(budget));
885
886 i += tx_ring->count;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000887 tx_ring->next_to_clean = i;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000888 u64_stats_update_begin(&tx_ring->syncp);
Alexander Duycka114d0a2013-09-28 06:00:43 +0000889 tx_ring->stats.bytes += total_bytes;
890 tx_ring->stats.packets += total_packets;
Alexander Duyck980e9b12013-09-28 06:01:03 +0000891 u64_stats_update_end(&tx_ring->syncp);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000892 tx_ring->q_vector->tx.total_bytes += total_bytes;
893 tx_ring->q_vector->tx.total_packets += total_packets;
Alexander Duycka5e9c572013-09-28 06:00:27 +0000894
Anjali Singhai58044742015-09-25 18:26:13 -0700895 if (tx_ring->flags & I40E_TXR_FLAGS_WB_ON_ITR) {
Anjali Singhai58044742015-09-25 18:26:13 -0700896 /* check to see if there are < 4 descriptors
897 * waiting to be written back, then kick the hardware to force
898 * them to be written back in case we stay in NAPI.
899 * In this mode on X722 we do not enable Interrupt.
900 */
Alan Brady17daabb2017-04-05 07:50:56 -0400901 unsigned int j = i40e_get_tx_pending(tx_ring);
Anjali Singhai58044742015-09-25 18:26:13 -0700902
903 if (budget &&
Alexander Duyck1dc8b532016-10-11 15:26:54 -0700904 ((j / WB_STRIDE) == 0) && (j > 0) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400905 !test_bit(__I40E_VSI_DOWN, vsi->state) &&
Anjali Singhai58044742015-09-25 18:26:13 -0700906 (I40E_DESC_UNUSED(tx_ring) != tx_ring->count))
907 tx_ring->arm_wb = true;
908 }
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000909
Björn Töpel74608d12017-05-24 07:55:35 +0200910 if (ring_is_xdp(tx_ring))
911 return !!budget;
912
Alexander Duycke486bdf2016-09-12 14:18:40 -0700913 /* notify netdev of completed buffers */
914 netdev_tx_completed_queue(txring_txq(tx_ring),
Alexander Duyck7070ce02013-09-28 06:00:37 +0000915 total_packets, total_bytes);
916
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -0700917#define TX_WAKE_THRESHOLD ((s16)(DESC_NEEDED * 2))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000918 if (unlikely(total_packets && netif_carrier_ok(tx_ring->netdev) &&
919 (I40E_DESC_UNUSED(tx_ring) >= TX_WAKE_THRESHOLD))) {
920 /* Make sure that anybody stopping the queue after this
921 * sees the new next_to_clean.
922 */
923 smp_mb();
924 if (__netif_subqueue_stopped(tx_ring->netdev,
925 tx_ring->queue_index) &&
Jacob Keller0da36b92017-04-19 09:25:55 -0400926 !test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000927 netif_wake_subqueue(tx_ring->netdev,
928 tx_ring->queue_index);
929 ++tx_ring->tx_stats.restart_queue;
930 }
931 }
932
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000933 return !!budget;
934}
935
936/**
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800937 * i40e_enable_wb_on_itr - Arm hardware to do a wb, interrupts are not enabled
938 * @vsi: the VSI we care about
939 * @q_vector: the vector on which to enable writeback
940 *
941 **/
942static void i40e_enable_wb_on_itr(struct i40e_vsi *vsi,
943 struct i40e_q_vector *q_vector)
944{
945 u16 flags = q_vector->tx.ring[0].flags;
946 u32 val;
947
948 if (!(flags & I40E_TXR_FLAGS_WB_ON_ITR))
949 return;
950
951 if (q_vector->arm_wb_state)
952 return;
953
954 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
955 val = I40E_PFINT_DYN_CTLN_WB_ON_ITR_MASK |
956 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK; /* set noitr */
957
958 wr32(&vsi->back->hw,
Alexander Duycka3f9fb52017-12-29 08:48:53 -0500959 I40E_PFINT_DYN_CTLN(q_vector->reg_idx),
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800960 val);
961 } else {
962 val = I40E_PFINT_DYN_CTL0_WB_ON_ITR_MASK |
963 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK; /* set noitr */
964
965 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
966 }
967 q_vector->arm_wb_state = true;
968}
969
970/**
971 * i40e_force_wb - Issue SW Interrupt so HW does a wb
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000972 * @vsi: the VSI we care about
973 * @q_vector: the vector on which to force writeback
974 *
975 **/
Kiran Patilb03a8c12015-09-24 18:13:15 -0400976void i40e_force_wb(struct i40e_vsi *vsi, struct i40e_q_vector *q_vector)
Jesse Brandeburgd91649f2015-01-07 02:55:01 +0000977{
Anjali Singhai Jainecc6a232016-01-13 16:51:43 -0800978 if (vsi->back->flags & I40E_FLAG_MSIX_ENABLED) {
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400979 u32 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
980 I40E_PFINT_DYN_CTLN_ITR_INDX_MASK | /* set noitr */
981 I40E_PFINT_DYN_CTLN_SWINT_TRIG_MASK |
982 I40E_PFINT_DYN_CTLN_SW_ITR_INDX_ENA_MASK;
983 /* allow 00 to be written to the index */
984
985 wr32(&vsi->back->hw,
Alexander Duycka3f9fb52017-12-29 08:48:53 -0500986 I40E_PFINT_DYN_CTLN(q_vector->reg_idx), val);
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -0400987 } else {
988 u32 val = I40E_PFINT_DYN_CTL0_INTENA_MASK |
989 I40E_PFINT_DYN_CTL0_ITR_INDX_MASK | /* set noitr */
990 I40E_PFINT_DYN_CTL0_SWINT_TRIG_MASK |
991 I40E_PFINT_DYN_CTL0_SW_ITR_INDX_ENA_MASK;
992 /* allow 00 to be written to the index */
993
994 wr32(&vsi->back->hw, I40E_PFINT_DYN_CTL0, val);
995 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +0000996}
997
998/**
999 * i40e_set_new_dynamic_itr - Find new ITR level
1000 * @rc: structure containing ring performance data
1001 *
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001002 * Returns true if ITR changed, false if not
1003 *
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001004 * Stores a new ITR value based on packets and byte counts during
1005 * the last interrupt. The advantage of per interrupt computation
1006 * is faster updates and more accurate ITR for the current traffic
1007 * pattern. Constants in this function were computed based on
1008 * theoretical maximum wire speed and thresholds were set based on
1009 * testing data as well as attempting to minimize response time
1010 * while increasing bulk throughput.
1011 **/
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001012static bool i40e_set_new_dynamic_itr(struct i40e_ring_container *rc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001013{
1014 enum i40e_latency_range new_latency_range = rc->latency_range;
1015 u32 new_itr = rc->itr;
Jacob Keller2b634bb2017-07-14 09:10:14 -04001016 int bytes_per_usec;
Jacob Keller742c9872017-07-14 09:10:13 -04001017 unsigned int usecs, estimated_usecs;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001018
Alexander Duyck71dc3712017-12-29 08:49:53 -05001019 if (!rc->ring || !ITR_IS_DYNAMIC(rc->ring->itr_setting))
1020 return false;
1021
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001022 if (rc->total_packets == 0 || !rc->itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001023 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001024
Jacob Keller742c9872017-07-14 09:10:13 -04001025 usecs = (rc->itr << 1) * ITR_COUNTDOWN_START;
Jacob Keller2b634bb2017-07-14 09:10:14 -04001026 bytes_per_usec = rc->total_bytes / usecs;
Jacob Keller742c9872017-07-14 09:10:13 -04001027
1028 /* The calculations in this algorithm depend on interrupts actually
1029 * firing at the ITR rate. This may not happen if the packet rate is
1030 * really low, or if we've been napi polling. Check to make sure
1031 * that's not the case before we continue.
1032 */
1033 estimated_usecs = jiffies_to_usecs(jiffies - rc->last_itr_update);
1034 if (estimated_usecs > usecs) {
1035 new_latency_range = I40E_LOW_LATENCY;
1036 goto reset_latency;
1037 }
1038
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001039 /* simple throttlerate management
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001040 * 0-10MB/s lowest (50000 ints/s)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001041 * 10-20MB/s low (20000 ints/s)
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001042 * 20-1249MB/s bulk (18000 ints/s)
Jesse Brandeburg51cc6d92015-09-28 14:16:52 -04001043 *
1044 * The math works out because the divisor is in 10^(-6) which
1045 * turns the bytes/us input value into MB/s values, but
1046 * make sure to use usecs, as the register values written
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04001047 * are in 2 usec increments in the ITR registers, and make sure
1048 * to use the smoothed values that the countdown timer gives us.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001049 */
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001050 switch (new_latency_range) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001051 case I40E_LOWEST_LATENCY:
Jacob Keller2b634bb2017-07-14 09:10:14 -04001052 if (bytes_per_usec > 10)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001053 new_latency_range = I40E_LOW_LATENCY;
1054 break;
1055 case I40E_LOW_LATENCY:
Jacob Keller2b634bb2017-07-14 09:10:14 -04001056 if (bytes_per_usec > 20)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001057 new_latency_range = I40E_BULK_LATENCY;
Jacob Keller2b634bb2017-07-14 09:10:14 -04001058 else if (bytes_per_usec <= 10)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001059 new_latency_range = I40E_LOWEST_LATENCY;
1060 break;
1061 case I40E_BULK_LATENCY:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001062 default:
Jacob Keller2b634bb2017-07-14 09:10:14 -04001063 if (bytes_per_usec <= 20)
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001064 new_latency_range = I40E_LOW_LATENCY;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001065 break;
1066 }
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001067
Jacob Keller742c9872017-07-14 09:10:13 -04001068reset_latency:
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04001069 rc->latency_range = new_latency_range;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001070
1071 switch (new_latency_range) {
1072 case I40E_LOWEST_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001073 new_itr = I40E_ITR_50K;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001074 break;
1075 case I40E_LOW_LATENCY:
1076 new_itr = I40E_ITR_20K;
1077 break;
1078 case I40E_BULK_LATENCY:
Jesse Brandeburgc56625d2015-09-28 14:16:53 -04001079 new_itr = I40E_ITR_18K;
1080 break;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001081 default:
1082 break;
1083 }
1084
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001085 rc->total_bytes = 0;
1086 rc->total_packets = 0;
Jacob Keller742c9872017-07-14 09:10:13 -04001087 rc->last_itr_update = jiffies;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001088
1089 if (new_itr != rc->itr) {
1090 rc->itr = new_itr;
1091 return true;
1092 }
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04001093 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001094}
1095
1096/**
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001097 * i40e_reuse_rx_page - page flip buffer and store it back on the ring
1098 * @rx_ring: rx descriptor ring to store buffers on
1099 * @old_buff: donor buffer to have page reused
1100 *
1101 * Synchronizes page for reuse by the adapter
1102 **/
1103static void i40e_reuse_rx_page(struct i40e_ring *rx_ring,
1104 struct i40e_rx_buffer *old_buff)
1105{
1106 struct i40e_rx_buffer *new_buff;
1107 u16 nta = rx_ring->next_to_alloc;
1108
1109 new_buff = &rx_ring->rx_bi[nta];
1110
1111 /* update, and store next to alloc */
1112 nta++;
1113 rx_ring->next_to_alloc = (nta < rx_ring->count) ? nta : 0;
1114
1115 /* transfer page from old buffer to new buffer */
1116 new_buff->dma = old_buff->dma;
1117 new_buff->page = old_buff->page;
1118 new_buff->page_offset = old_buff->page_offset;
1119 new_buff->pagecnt_bias = old_buff->pagecnt_bias;
1120}
1121
1122/**
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001123 * i40e_rx_is_programming_status - check for programming status descriptor
1124 * @qw: qword representing status_error_len in CPU ordering
1125 *
1126 * The value of in the descriptor length field indicate if this
1127 * is a programming status descriptor for flow director or FCoE
1128 * by the value of I40E_RX_PROG_STATUS_DESC_LENGTH, otherwise
1129 * it is a packet descriptor.
1130 **/
1131static inline bool i40e_rx_is_programming_status(u64 qw)
1132{
1133 /* The Rx filter programming status and SPH bit occupy the same
1134 * spot in the descriptor. Since we don't support packet split we
1135 * can just reuse the bit as an indication that this is a
1136 * programming status descriptor.
1137 */
1138 return qw & I40E_RXD_QW1_LENGTH_SPH_MASK;
1139}
1140
1141/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001142 * i40e_clean_programming_status - clean the programming status descriptor
1143 * @rx_ring: the rx ring that has this descriptor
1144 * @rx_desc: the rx descriptor written back by HW
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001145 * @qw: qword representing status_error_len in CPU ordering
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001146 *
1147 * Flow director should handle FD_FILTER_STATUS to check its filter programming
1148 * status being successful or not and take actions accordingly. FCoE should
1149 * handle its context/filter programming/invalidation status and take actions.
1150 *
1151 **/
1152static void i40e_clean_programming_status(struct i40e_ring *rx_ring,
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001153 union i40e_rx_desc *rx_desc,
1154 u64 qw)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001155{
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001156 struct i40e_rx_buffer *rx_buffer;
1157 u32 ntc = rx_ring->next_to_clean;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001158 u8 id;
1159
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001160 /* fetch, update, and store next to clean */
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001161 rx_buffer = &rx_ring->rx_bi[ntc++];
Alexander Duyck0e626ff2017-04-10 05:18:43 -04001162 ntc = (ntc < rx_ring->count) ? ntc : 0;
1163 rx_ring->next_to_clean = ntc;
1164
1165 prefetch(I40E_RX_DESC(rx_ring, ntc));
1166
Alexander Duyck2b9478f2017-10-04 08:44:43 -07001167 /* place unused page back on the ring */
1168 i40e_reuse_rx_page(rx_ring, rx_buffer);
1169 rx_ring->rx_stats.page_reuse_count++;
1170
1171 /* clear contents of buffer_info */
1172 rx_buffer->page = NULL;
1173
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001174 id = (qw & I40E_RX_PROG_STATUS_DESC_QW1_PROGID_MASK) >>
1175 I40E_RX_PROG_STATUS_DESC_QW1_PROGID_SHIFT;
1176
1177 if (id == I40E_RX_PROG_STATUS_DESC_FD_FILTER_STATUS)
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00001178 i40e_fd_handle_status(rx_ring, rx_desc, id);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001179}
1180
1181/**
1182 * i40e_setup_tx_descriptors - Allocate the Tx descriptors
1183 * @tx_ring: the tx ring to set up
1184 *
1185 * Return 0 on success, negative on error
1186 **/
1187int i40e_setup_tx_descriptors(struct i40e_ring *tx_ring)
1188{
1189 struct device *dev = tx_ring->dev;
1190 int bi_size;
1191
1192 if (!dev)
1193 return -ENOMEM;
1194
Jesse Brandeburge908f812015-07-23 16:54:42 -04001195 /* warn if we are about to overwrite the pointer */
1196 WARN_ON(tx_ring->tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001197 bi_size = sizeof(struct i40e_tx_buffer) * tx_ring->count;
1198 tx_ring->tx_bi = kzalloc(bi_size, GFP_KERNEL);
1199 if (!tx_ring->tx_bi)
1200 goto err;
1201
Florian Fainelli7d6d0672017-08-01 12:11:07 -07001202 u64_stats_init(&tx_ring->syncp);
1203
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001204 /* round up to nearest 4K */
1205 tx_ring->size = tx_ring->count * sizeof(struct i40e_tx_desc);
Jesse Brandeburg1943d8b2014-02-14 02:14:40 +00001206 /* add u32 for head writeback, align after this takes care of
1207 * guaranteeing this is at least one cache line in size
1208 */
1209 tx_ring->size += sizeof(u32);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001210 tx_ring->size = ALIGN(tx_ring->size, 4096);
1211 tx_ring->desc = dma_alloc_coherent(dev, tx_ring->size,
1212 &tx_ring->dma, GFP_KERNEL);
1213 if (!tx_ring->desc) {
1214 dev_info(dev, "Unable to allocate memory for the Tx descriptor ring, size=%d\n",
1215 tx_ring->size);
1216 goto err;
1217 }
1218
1219 tx_ring->next_to_use = 0;
1220 tx_ring->next_to_clean = 0;
Sudheer Mogilappagari07d44192017-12-18 05:17:25 -05001221 tx_ring->tx_stats.prev_pkt_ctr = -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001222 return 0;
1223
1224err:
1225 kfree(tx_ring->tx_bi);
1226 tx_ring->tx_bi = NULL;
1227 return -ENOMEM;
1228}
1229
1230/**
1231 * i40e_clean_rx_ring - Free Rx buffers
1232 * @rx_ring: ring to be cleaned
1233 **/
1234void i40e_clean_rx_ring(struct i40e_ring *rx_ring)
1235{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001236 unsigned long bi_size;
1237 u16 i;
1238
1239 /* ring already cleared, nothing to do */
1240 if (!rx_ring->rx_bi)
1241 return;
1242
Scott Petersone72e5652017-02-09 23:40:25 -08001243 if (rx_ring->skb) {
1244 dev_kfree_skb(rx_ring->skb);
1245 rx_ring->skb = NULL;
1246 }
1247
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001248 /* Free all the Rx ring sk_buffs */
1249 for (i = 0; i < rx_ring->count; i++) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001250 struct i40e_rx_buffer *rx_bi = &rx_ring->rx_bi[i];
1251
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001252 if (!rx_bi->page)
1253 continue;
1254
Alexander Duyck59605bc2017-01-30 12:29:35 -08001255 /* Invalidate cache lines that may have been written to by
1256 * device so that we avoid corrupting memory.
1257 */
1258 dma_sync_single_range_for_cpu(rx_ring->dev,
1259 rx_bi->dma,
1260 rx_bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001261 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001262 DMA_FROM_DEVICE);
1263
1264 /* free resources associated with mapping */
1265 dma_unmap_page_attrs(rx_ring->dev, rx_bi->dma,
Alexander Duyck98efd692017-04-05 07:51:01 -04001266 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001267 DMA_FROM_DEVICE,
1268 I40E_RX_DMA_ATTR);
Alexander Duyck98efd692017-04-05 07:51:01 -04001269
Alexander Duyck17936682017-02-21 15:55:39 -08001270 __page_frag_cache_drain(rx_bi->page, rx_bi->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001271
1272 rx_bi->page = NULL;
1273 rx_bi->page_offset = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001274 }
1275
1276 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1277 memset(rx_ring->rx_bi, 0, bi_size);
1278
1279 /* Zero out the descriptor ring */
1280 memset(rx_ring->desc, 0, rx_ring->size);
1281
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001282 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001283 rx_ring->next_to_clean = 0;
1284 rx_ring->next_to_use = 0;
1285}
1286
1287/**
1288 * i40e_free_rx_resources - Free Rx resources
1289 * @rx_ring: ring to clean the resources from
1290 *
1291 * Free all receive software resources
1292 **/
1293void i40e_free_rx_resources(struct i40e_ring *rx_ring)
1294{
1295 i40e_clean_rx_ring(rx_ring);
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001296 if (rx_ring->vsi->type == I40E_VSI_MAIN)
1297 xdp_rxq_info_unreg(&rx_ring->xdp_rxq);
Björn Töpel0c8493d2017-05-24 07:55:34 +02001298 rx_ring->xdp_prog = NULL;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001299 kfree(rx_ring->rx_bi);
1300 rx_ring->rx_bi = NULL;
1301
1302 if (rx_ring->desc) {
1303 dma_free_coherent(rx_ring->dev, rx_ring->size,
1304 rx_ring->desc, rx_ring->dma);
1305 rx_ring->desc = NULL;
1306 }
1307}
1308
1309/**
1310 * i40e_setup_rx_descriptors - Allocate Rx descriptors
1311 * @rx_ring: Rx descriptor ring (for a specific queue) to setup
1312 *
1313 * Returns 0 on success, negative on failure
1314 **/
1315int i40e_setup_rx_descriptors(struct i40e_ring *rx_ring)
1316{
1317 struct device *dev = rx_ring->dev;
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001318 int err = -ENOMEM;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001319 int bi_size;
1320
Jesse Brandeburge908f812015-07-23 16:54:42 -04001321 /* warn if we are about to overwrite the pointer */
1322 WARN_ON(rx_ring->rx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001323 bi_size = sizeof(struct i40e_rx_buffer) * rx_ring->count;
1324 rx_ring->rx_bi = kzalloc(bi_size, GFP_KERNEL);
1325 if (!rx_ring->rx_bi)
1326 goto err;
1327
Carolyn Wybornyf217d6c2015-02-09 17:42:31 -08001328 u64_stats_init(&rx_ring->syncp);
Carolyn Wyborny638702b2015-01-24 09:58:32 +00001329
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001330 /* Round up to nearest 4K */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001331 rx_ring->size = rx_ring->count * sizeof(union i40e_32byte_rx_desc);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001332 rx_ring->size = ALIGN(rx_ring->size, 4096);
1333 rx_ring->desc = dma_alloc_coherent(dev, rx_ring->size,
1334 &rx_ring->dma, GFP_KERNEL);
1335
1336 if (!rx_ring->desc) {
1337 dev_info(dev, "Unable to allocate memory for the Rx descriptor ring, size=%d\n",
1338 rx_ring->size);
1339 goto err;
1340 }
1341
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001342 rx_ring->next_to_alloc = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001343 rx_ring->next_to_clean = 0;
1344 rx_ring->next_to_use = 0;
1345
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001346 /* XDP RX-queue info only needed for RX rings exposed to XDP */
1347 if (rx_ring->vsi->type == I40E_VSI_MAIN) {
1348 err = xdp_rxq_info_reg(&rx_ring->xdp_rxq, rx_ring->netdev,
1349 rx_ring->queue_index);
1350 if (err < 0)
1351 goto err;
1352 }
1353
Björn Töpel0c8493d2017-05-24 07:55:34 +02001354 rx_ring->xdp_prog = rx_ring->vsi->xdp_prog;
1355
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001356 return 0;
1357err:
1358 kfree(rx_ring->rx_bi);
1359 rx_ring->rx_bi = NULL;
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01001360 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001361}
1362
1363/**
1364 * i40e_release_rx_desc - Store the new tail and head values
1365 * @rx_ring: ring to bump
1366 * @val: new head index
1367 **/
1368static inline void i40e_release_rx_desc(struct i40e_ring *rx_ring, u32 val)
1369{
1370 rx_ring->next_to_use = val;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001371
1372 /* update next to alloc since we have filled the ring */
1373 rx_ring->next_to_alloc = val;
1374
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001375 /* Force memory writes to complete before letting h/w
1376 * know there are new descriptors to fetch. (Only
1377 * applicable for weak-ordered memory model archs,
1378 * such as IA-64).
1379 */
1380 wmb();
1381 writel(val, rx_ring->tail);
1382}
1383
1384/**
Alexander Duyckca9ec082017-04-05 07:51:02 -04001385 * i40e_rx_offset - Return expected offset into page to access data
1386 * @rx_ring: Ring we are requesting offset of
1387 *
1388 * Returns the offset value for ring into the data buffer.
1389 */
1390static inline unsigned int i40e_rx_offset(struct i40e_ring *rx_ring)
1391{
1392 return ring_uses_build_skb(rx_ring) ? I40E_SKB_PAD : 0;
1393}
1394
1395/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001396 * i40e_alloc_mapped_page - recycle or make a new page
1397 * @rx_ring: ring to use
1398 * @bi: rx_buffer struct to modify
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001399 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001400 * Returns true if the page was successfully allocated or
1401 * reused.
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001402 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001403static bool i40e_alloc_mapped_page(struct i40e_ring *rx_ring,
1404 struct i40e_rx_buffer *bi)
Mitch Williamsa132af22015-01-24 09:58:35 +00001405{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001406 struct page *page = bi->page;
1407 dma_addr_t dma;
Mitch Williamsa132af22015-01-24 09:58:35 +00001408
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001409 /* since we are recycling buffers we should seldom need to alloc */
1410 if (likely(page)) {
1411 rx_ring->rx_stats.page_reuse_count++;
1412 return true;
Mitch Williamsa132af22015-01-24 09:58:35 +00001413 }
1414
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001415 /* alloc new page for storage */
Alexander Duyck98efd692017-04-05 07:51:01 -04001416 page = dev_alloc_pages(i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001417 if (unlikely(!page)) {
1418 rx_ring->rx_stats.alloc_page_failed++;
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001419 return false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001420 }
1421
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001422 /* map page for use */
Alexander Duyck59605bc2017-01-30 12:29:35 -08001423 dma = dma_map_page_attrs(rx_ring->dev, page, 0,
Alexander Duyck98efd692017-04-05 07:51:01 -04001424 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08001425 DMA_FROM_DEVICE,
1426 I40E_RX_DMA_ATTR);
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001427
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001428 /* if mapping failed free memory back to system since
1429 * there isn't much point in holding memory we can't use
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001430 */
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001431 if (dma_mapping_error(rx_ring->dev, dma)) {
Alexander Duyck98efd692017-04-05 07:51:01 -04001432 __free_pages(page, i40e_rx_pg_order(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001433 rx_ring->rx_stats.alloc_page_failed++;
1434 return false;
1435 }
1436
1437 bi->dma = dma;
1438 bi->page = page;
Alexander Duyckca9ec082017-04-05 07:51:02 -04001439 bi->page_offset = i40e_rx_offset(rx_ring);
Alexander Duycka0cfc312017-03-14 10:15:24 -07001440
1441 /* initialize pagecnt_bias to 1 representing we fully own page */
Alexander Duyck17936682017-02-21 15:55:39 -08001442 bi->pagecnt_bias = 1;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001443
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08001444 return true;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001445}
1446
1447/**
1448 * i40e_receive_skb - Send a completed packet up the stack
1449 * @rx_ring: rx ring in play
1450 * @skb: packet to send up
1451 * @vlan_tag: vlan tag for packet
1452 **/
1453static void i40e_receive_skb(struct i40e_ring *rx_ring,
1454 struct sk_buff *skb, u16 vlan_tag)
1455{
1456 struct i40e_q_vector *q_vector = rx_ring->q_vector;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001457
Jesse Brandeburga149f2c2016-04-12 08:30:49 -07001458 if ((rx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_RX) &&
1459 (vlan_tag & VLAN_VID_MASK))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001460 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), vlan_tag);
1461
Alexander Duyck8b650352015-09-24 09:04:32 -07001462 napi_gro_receive(&q_vector->napi, skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001463}
1464
1465/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001466 * i40e_alloc_rx_buffers - Replace used receive buffers
1467 * @rx_ring: ring to place buffers on
1468 * @cleaned_count: number of buffers to replace
1469 *
1470 * Returns false if all allocations were successful, true if any fail
1471 **/
1472bool i40e_alloc_rx_buffers(struct i40e_ring *rx_ring, u16 cleaned_count)
1473{
1474 u16 ntu = rx_ring->next_to_use;
1475 union i40e_rx_desc *rx_desc;
1476 struct i40e_rx_buffer *bi;
1477
1478 /* do nothing if no valid netdev defined */
1479 if (!rx_ring->netdev || !cleaned_count)
1480 return false;
1481
1482 rx_desc = I40E_RX_DESC(rx_ring, ntu);
1483 bi = &rx_ring->rx_bi[ntu];
1484
1485 do {
1486 if (!i40e_alloc_mapped_page(rx_ring, bi))
1487 goto no_buffers;
1488
Alexander Duyck59605bc2017-01-30 12:29:35 -08001489 /* sync the buffer for use by the device */
1490 dma_sync_single_range_for_device(rx_ring->dev, bi->dma,
1491 bi->page_offset,
Alexander Duyck98efd692017-04-05 07:51:01 -04001492 rx_ring->rx_buf_len,
Alexander Duyck59605bc2017-01-30 12:29:35 -08001493 DMA_FROM_DEVICE);
1494
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001495 /* Refresh the desc even if buffer_addrs didn't change
1496 * because each write-back erases this info.
1497 */
1498 rx_desc->read.pkt_addr = cpu_to_le64(bi->dma + bi->page_offset);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001499
1500 rx_desc++;
1501 bi++;
1502 ntu++;
1503 if (unlikely(ntu == rx_ring->count)) {
1504 rx_desc = I40E_RX_DESC(rx_ring, 0);
1505 bi = rx_ring->rx_bi;
1506 ntu = 0;
1507 }
1508
1509 /* clear the status bits for the next_to_use descriptor */
1510 rx_desc->wb.qword1.status_error_len = 0;
1511
1512 cleaned_count--;
1513 } while (cleaned_count);
1514
1515 if (rx_ring->next_to_use != ntu)
1516 i40e_release_rx_desc(rx_ring, ntu);
1517
1518 return false;
1519
1520no_buffers:
1521 if (rx_ring->next_to_use != ntu)
1522 i40e_release_rx_desc(rx_ring, ntu);
1523
1524 /* make sure to come back via polling to try again after
1525 * allocation failure
1526 */
1527 return true;
1528}
1529
1530/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001531 * i40e_rx_checksum - Indicate in skb if hw indicated a good cksum
1532 * @vsi: the VSI we care about
1533 * @skb: skb currently being received and modified
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001534 * @rx_desc: the receive descriptor
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001535 **/
1536static inline void i40e_rx_checksum(struct i40e_vsi *vsi,
1537 struct sk_buff *skb,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001538 union i40e_rx_desc *rx_desc)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001539{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001540 struct i40e_rx_ptype_decoded decoded;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001541 u32 rx_error, rx_status;
Alexander Duyck858296c82016-06-14 15:45:42 -07001542 bool ipv4, ipv6;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001543 u8 ptype;
1544 u64 qword;
1545
1546 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1547 ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >> I40E_RXD_QW1_PTYPE_SHIFT;
1548 rx_error = (qword & I40E_RXD_QW1_ERROR_MASK) >>
1549 I40E_RXD_QW1_ERROR_SHIFT;
1550 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1551 I40E_RXD_QW1_STATUS_SHIFT;
1552 decoded = decode_rx_desc_ptype(ptype);
Joseph Gasparakis8144f0f2013-12-28 05:27:57 +00001553
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001554 skb->ip_summed = CHECKSUM_NONE;
1555
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001556 skb_checksum_none_assert(skb);
1557
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001558 /* Rx csum enabled and ip headers found? */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001559 if (!(vsi->netdev->features & NETIF_F_RXCSUM))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001560 return;
1561
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001562 /* did the hardware decode the packet and checksum? */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001563 if (!(rx_status & BIT(I40E_RX_DESC_STATUS_L3L4P_SHIFT)))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001564 return;
1565
1566 /* both known and outer_ip must be set for the below code to work */
1567 if (!(decoded.known && decoded.outer_ip))
1568 return;
1569
Alexander Duyckfad57332016-01-24 21:17:22 -08001570 ipv4 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1571 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV4);
1572 ipv6 = (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP) &&
1573 (decoded.outer_ip_ver == I40E_RX_PTYPE_OUTER_IPV6);
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001574
1575 if (ipv4 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001576 (rx_error & (BIT(I40E_RX_DESC_ERROR_IPE_SHIFT) |
1577 BIT(I40E_RX_DESC_ERROR_EIPE_SHIFT))))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001578 goto checksum_fail;
1579
Jesse Brandeburgddf1d0d2014-02-13 03:48:39 -08001580 /* likely incorrect csum if alternate IP extension headers found */
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001581 if (ipv6 &&
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001582 rx_status & BIT(I40E_RX_DESC_STATUS_IPV6EXADD_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001583 /* don't increment checksum err here, non-fatal err */
Shannon Nelson8ee75a82013-12-21 05:44:46 +00001584 return;
1585
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001586 /* there was some L4 error, count error and punt packet to the stack */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001587 if (rx_error & BIT(I40E_RX_DESC_ERROR_L4E_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001588 goto checksum_fail;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001589
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001590 /* handle packets that were not able to be checksummed due
1591 * to arrival speed, in this case the stack can compute
1592 * the csum.
1593 */
Jesse Brandeburg41a1d042015-06-04 16:24:02 -04001594 if (rx_error & BIT(I40E_RX_DESC_ERROR_PPRS_SHIFT))
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001595 return;
1596
Alexander Duyck858296c82016-06-14 15:45:42 -07001597 /* If there is an outer header present that might contain a checksum
1598 * we need to bump the checksum level by 1 to reflect the fact that
1599 * we are indicating we validated the inner checksum.
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001600 */
Alexander Duyck858296c82016-06-14 15:45:42 -07001601 if (decoded.tunnel_type >= I40E_RX_PTYPE_TUNNEL_IP_GRENAT)
1602 skb->csum_level = 1;
Alexander Duyckfad57332016-01-24 21:17:22 -08001603
Alexander Duyck858296c82016-06-14 15:45:42 -07001604 /* Only report checksum unnecessary for TCP, UDP, or SCTP */
1605 switch (decoded.inner_prot) {
1606 case I40E_RX_PTYPE_INNER_PROT_TCP:
1607 case I40E_RX_PTYPE_INNER_PROT_UDP:
1608 case I40E_RX_PTYPE_INNER_PROT_SCTP:
1609 skb->ip_summed = CHECKSUM_UNNECESSARY;
1610 /* fall though */
1611 default:
1612 break;
1613 }
Jesse Brandeburg8a3c91c2014-05-20 08:01:43 +00001614
1615 return;
1616
1617checksum_fail:
1618 vsi->back->hw_csum_rx_error++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00001619}
1620
1621/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001622 * i40e_ptype_to_htype - get a hash type
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001623 * @ptype: the ptype value from the descriptor
1624 *
1625 * Returns a hash type to be used by skb_set_hash
1626 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001627static inline int i40e_ptype_to_htype(u8 ptype)
Jesse Brandeburg206812b2014-02-12 01:45:33 +00001628{
1629 struct i40e_rx_ptype_decoded decoded = decode_rx_desc_ptype(ptype);
1630
1631 if (!decoded.known)
1632 return PKT_HASH_TYPE_NONE;
1633
1634 if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1635 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY4)
1636 return PKT_HASH_TYPE_L4;
1637 else if (decoded.outer_ip == I40E_RX_PTYPE_OUTER_IP &&
1638 decoded.payload_layer == I40E_RX_PTYPE_PAYLOAD_LAYER_PAY3)
1639 return PKT_HASH_TYPE_L3;
1640 else
1641 return PKT_HASH_TYPE_L2;
1642}
1643
1644/**
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001645 * i40e_rx_hash - set the hash value in the skb
1646 * @ring: descriptor ring
1647 * @rx_desc: specific descriptor
1648 **/
1649static inline void i40e_rx_hash(struct i40e_ring *ring,
1650 union i40e_rx_desc *rx_desc,
1651 struct sk_buff *skb,
1652 u8 rx_ptype)
1653{
1654 u32 hash;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001655 const __le64 rss_mask =
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001656 cpu_to_le64((u64)I40E_RX_DESC_FLTSTAT_RSS_HASH <<
1657 I40E_RX_DESC_STATUS_FLTSTAT_SHIFT);
1658
Mitch Williamsa876c3b2016-05-03 15:13:18 -07001659 if (!(ring->netdev->features & NETIF_F_RXHASH))
Anjali Singhai Jain857942f2015-12-09 15:50:21 -08001660 return;
1661
1662 if ((rx_desc->wb.qword1.status_error_len & rss_mask) == rss_mask) {
1663 hash = le32_to_cpu(rx_desc->wb.qword0.hi_dword.rss);
1664 skb_set_hash(skb, hash, i40e_ptype_to_htype(rx_ptype));
1665 }
1666}
1667
1668/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001669 * i40e_process_skb_fields - Populate skb header fields from Rx descriptor
1670 * @rx_ring: rx descriptor ring packet is being transacted on
1671 * @rx_desc: pointer to the EOP Rx descriptor
1672 * @skb: pointer to current skb being populated
1673 * @rx_ptype: the packet type decoded by hardware
Mitch Williamsa132af22015-01-24 09:58:35 +00001674 *
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001675 * This function checks the ring, descriptor, and packet information in
1676 * order to populate the hash, checksum, VLAN, protocol, and
1677 * other fields within the skb.
Mitch Williamsa132af22015-01-24 09:58:35 +00001678 **/
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001679static inline
1680void i40e_process_skb_fields(struct i40e_ring *rx_ring,
1681 union i40e_rx_desc *rx_desc, struct sk_buff *skb,
1682 u8 rx_ptype)
1683{
1684 u64 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
1685 u32 rx_status = (qword & I40E_RXD_QW1_STATUS_MASK) >>
1686 I40E_RXD_QW1_STATUS_SHIFT;
Jacob Keller144ed172016-10-05 09:30:42 -07001687 u32 tsynvalid = rx_status & I40E_RXD_QW1_STATUS_TSYNVALID_MASK;
1688 u32 tsyn = (rx_status & I40E_RXD_QW1_STATUS_TSYNINDX_MASK) >>
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001689 I40E_RXD_QW1_STATUS_TSYNINDX_SHIFT;
1690
Jacob Keller12490502016-10-05 09:30:44 -07001691 if (unlikely(tsynvalid))
Jacob Keller144ed172016-10-05 09:30:42 -07001692 i40e_ptp_rx_hwtstamp(rx_ring->vsi->back, skb, tsyn);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001693
1694 i40e_rx_hash(rx_ring, rx_desc, skb, rx_ptype);
1695
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001696 i40e_rx_checksum(rx_ring->vsi, skb, rx_desc);
1697
1698 skb_record_rx_queue(skb, rx_ring->queue_index);
Alexander Duycka5b268e2017-02-21 15:55:46 -08001699
1700 /* modifies the skb - consumes the enet header */
1701 skb->protocol = eth_type_trans(skb, rx_ring->netdev);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001702}
1703
1704/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001705 * i40e_cleanup_headers - Correct empty headers
1706 * @rx_ring: rx descriptor ring packet is being transacted on
1707 * @skb: pointer to current skb being fixed
Björn Töpel0c8493d2017-05-24 07:55:34 +02001708 * @rx_desc: pointer to the EOP Rx descriptor
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001709 *
1710 * Also address the case where we are pulling data in on pages only
1711 * and as such no data is present in the skb header.
1712 *
1713 * In addition if skb is not at least 60 bytes we need to pad it so that
1714 * it is large enough to qualify as a valid Ethernet frame.
1715 *
1716 * Returns true if an error was encountered and skb was freed.
1717 **/
Björn Töpel0c8493d2017-05-24 07:55:34 +02001718static bool i40e_cleanup_headers(struct i40e_ring *rx_ring, struct sk_buff *skb,
1719 union i40e_rx_desc *rx_desc)
1720
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001721{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001722 /* XDP packets use error pointer so abort at this point */
1723 if (IS_ERR(skb))
1724 return true;
1725
1726 /* ERR_MASK will only have valid bits if EOP set, and
1727 * what we are doing here is actually checking
1728 * I40E_RX_DESC_ERROR_RXE_SHIFT, since it is the zeroth bit in
1729 * the error field
1730 */
1731 if (unlikely(i40e_test_staterr(rx_desc,
1732 BIT(I40E_RXD_QW1_ERROR_SHIFT)))) {
1733 dev_kfree_skb_any(skb);
1734 return true;
1735 }
1736
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001737 /* if eth_skb_pad returns an error the skb was freed */
1738 if (eth_skb_pad(skb))
1739 return true;
1740
1741 return false;
1742}
1743
1744/**
Scott Peterson9b37c932017-02-09 23:43:30 -08001745 * i40e_page_is_reusable - check if any reuse is possible
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001746 * @page: page struct to check
Scott Peterson9b37c932017-02-09 23:43:30 -08001747 *
1748 * A page is not reusable if it was allocated under low memory
1749 * conditions, or it's not in the same NUMA node as this CPU.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001750 */
Scott Peterson9b37c932017-02-09 23:43:30 -08001751static inline bool i40e_page_is_reusable(struct page *page)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001752{
Scott Peterson9b37c932017-02-09 23:43:30 -08001753 return (page_to_nid(page) == numa_mem_id()) &&
1754 !page_is_pfmemalloc(page);
1755}
1756
1757/**
1758 * i40e_can_reuse_rx_page - Determine if this page can be reused by
1759 * the adapter for another receive
1760 *
1761 * @rx_buffer: buffer containing the page
Scott Peterson9b37c932017-02-09 23:43:30 -08001762 *
1763 * If page is reusable, rx_buffer->page_offset is adjusted to point to
1764 * an unused region in the page.
1765 *
1766 * For small pages, @truesize will be a constant value, half the size
1767 * of the memory at page. We'll attempt to alternate between high and
1768 * low halves of the page, with one half ready for use by the hardware
1769 * and the other half being consumed by the stack. We use the page
1770 * ref count to determine whether the stack has finished consuming the
1771 * portion of this page that was passed up with a previous packet. If
1772 * the page ref count is >1, we'll assume the "other" half page is
1773 * still busy, and this page cannot be reused.
1774 *
1775 * For larger pages, @truesize will be the actual space used by the
1776 * received packet (adjusted upward to an even multiple of the cache
1777 * line size). This will advance through the page by the amount
1778 * actually consumed by the received packets while there is still
1779 * space for a buffer. Each region of larger pages will be used at
1780 * most once, after which the page will not be reused.
1781 *
1782 * In either case, if the page is reusable its refcount is increased.
1783 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001784static bool i40e_can_reuse_rx_page(struct i40e_rx_buffer *rx_buffer)
Scott Peterson9b37c932017-02-09 23:43:30 -08001785{
Alexander Duycka0cfc312017-03-14 10:15:24 -07001786 unsigned int pagecnt_bias = rx_buffer->pagecnt_bias;
1787 struct page *page = rx_buffer->page;
Scott Peterson9b37c932017-02-09 23:43:30 -08001788
1789 /* Is any reuse possible? */
1790 if (unlikely(!i40e_page_is_reusable(page)))
1791 return false;
1792
1793#if (PAGE_SIZE < 8192)
1794 /* if we are only owner of page we can reuse it */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001795 if (unlikely((page_count(page) - pagecnt_bias) > 1))
Scott Peterson9b37c932017-02-09 23:43:30 -08001796 return false;
Scott Peterson9b37c932017-02-09 23:43:30 -08001797#else
Alexander Duyck98efd692017-04-05 07:51:01 -04001798#define I40E_LAST_OFFSET \
1799 (SKB_WITH_OVERHEAD(PAGE_SIZE) - I40E_RXBUFFER_2048)
1800 if (rx_buffer->page_offset > I40E_LAST_OFFSET)
Scott Peterson9b37c932017-02-09 23:43:30 -08001801 return false;
1802#endif
1803
Alexander Duyck17936682017-02-21 15:55:39 -08001804 /* If we have drained the page fragment pool we need to update
1805 * the pagecnt_bias and page count so that we fully restock the
1806 * number of references the driver holds.
1807 */
Alexander Duycka0cfc312017-03-14 10:15:24 -07001808 if (unlikely(!pagecnt_bias)) {
Alexander Duyck17936682017-02-21 15:55:39 -08001809 page_ref_add(page, USHRT_MAX);
1810 rx_buffer->pagecnt_bias = USHRT_MAX;
1811 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001812
Scott Peterson9b37c932017-02-09 23:43:30 -08001813 return true;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001814}
1815
1816/**
1817 * i40e_add_rx_frag - Add contents of Rx buffer to sk_buff
1818 * @rx_ring: rx descriptor ring to transact packets on
1819 * @rx_buffer: buffer containing page to add
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001820 * @skb: sk_buff to place the data into
Alexander Duycka0cfc312017-03-14 10:15:24 -07001821 * @size: packet length from rx_desc
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001822 *
1823 * This function will add the data contained in rx_buffer->page to the skb.
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001824 * It will just attach the page as a frag to the skb.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001825 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001826 * The function will then update the page offset.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001827 **/
Alexander Duycka0cfc312017-03-14 10:15:24 -07001828static void i40e_add_rx_frag(struct i40e_ring *rx_ring,
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001829 struct i40e_rx_buffer *rx_buffer,
Alexander Duycka0cfc312017-03-14 10:15:24 -07001830 struct sk_buff *skb,
1831 unsigned int size)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001832{
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001833#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001834 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001835#else
Alexander Duyckca9ec082017-04-05 07:51:02 -04001836 unsigned int truesize = SKB_DATA_ALIGN(size + i40e_rx_offset(rx_ring));
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001837#endif
Scott Peterson9b37c932017-02-09 23:43:30 -08001838
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001839 skb_add_rx_frag(skb, skb_shinfo(skb)->nr_frags, rx_buffer->page,
1840 rx_buffer->page_offset, size, truesize);
Scott Peterson9b37c932017-02-09 23:43:30 -08001841
Alexander Duycka0cfc312017-03-14 10:15:24 -07001842 /* page is being used so we must update the page offset */
1843#if (PAGE_SIZE < 8192)
1844 rx_buffer->page_offset ^= truesize;
1845#else
1846 rx_buffer->page_offset += truesize;
1847#endif
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001848}
1849
1850/**
Alexander Duyck9a064122017-03-14 10:15:23 -07001851 * i40e_get_rx_buffer - Fetch Rx buffer and synchronize data for use
1852 * @rx_ring: rx descriptor ring to transact packets on
1853 * @size: size of buffer to add to skb
1854 *
1855 * This function will pull an Rx buffer from the ring and synchronize it
1856 * for use by the CPU.
1857 */
1858static struct i40e_rx_buffer *i40e_get_rx_buffer(struct i40e_ring *rx_ring,
1859 const unsigned int size)
1860{
1861 struct i40e_rx_buffer *rx_buffer;
1862
1863 rx_buffer = &rx_ring->rx_bi[rx_ring->next_to_clean];
1864 prefetchw(rx_buffer->page);
1865
1866 /* we are reusing so sync this buffer for CPU use */
1867 dma_sync_single_range_for_cpu(rx_ring->dev,
1868 rx_buffer->dma,
1869 rx_buffer->page_offset,
1870 size,
1871 DMA_FROM_DEVICE);
1872
Alexander Duycka0cfc312017-03-14 10:15:24 -07001873 /* We have pulled a buffer for use, so decrement pagecnt_bias */
1874 rx_buffer->pagecnt_bias--;
1875
Alexander Duyck9a064122017-03-14 10:15:23 -07001876 return rx_buffer;
1877}
1878
1879/**
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001880 * i40e_construct_skb - Allocate skb and populate it
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001881 * @rx_ring: rx descriptor ring to transact packets on
Alexander Duyck9a064122017-03-14 10:15:23 -07001882 * @rx_buffer: rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001883 * @xdp: xdp_buff pointing to the data
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001884 *
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001885 * This function allocates an skb. It then populates it with the page
1886 * data from the current receive descriptor, taking care to set up the
1887 * skb correctly.
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001888 */
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001889static struct sk_buff *i40e_construct_skb(struct i40e_ring *rx_ring,
1890 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001891 struct xdp_buff *xdp)
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001892{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001893 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001894#if (PAGE_SIZE < 8192)
Alexander Duyck98efd692017-04-05 07:51:01 -04001895 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001896#else
1897 unsigned int truesize = SKB_DATA_ALIGN(size);
1898#endif
1899 unsigned int headlen;
1900 struct sk_buff *skb;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001901
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001902 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001903 prefetch(xdp->data);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001904#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001905 prefetch(xdp->data + L1_CACHE_BYTES);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001906#endif
1907
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001908 /* allocate a skb to store the frags */
1909 skb = __napi_alloc_skb(&rx_ring->q_vector->napi,
1910 I40E_RX_HDR_SIZE,
1911 GFP_ATOMIC | __GFP_NOWARN);
1912 if (unlikely(!skb))
1913 return NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07001914
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001915 /* Determine available headroom for copy */
1916 headlen = size;
1917 if (headlen > I40E_RX_HDR_SIZE)
Björn Töpel0c8493d2017-05-24 07:55:34 +02001918 headlen = eth_get_headlen(xdp->data, I40E_RX_HDR_SIZE);
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001919
1920 /* align pull length to size of long to optimize memcpy performance */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001921 memcpy(__skb_put(skb, headlen), xdp->data,
1922 ALIGN(headlen, sizeof(long)));
Alexander Duyckfa2343e2017-03-14 10:15:25 -07001923
1924 /* update all of the pointers */
1925 size -= headlen;
1926 if (size) {
1927 skb_add_rx_frag(skb, 0, rx_buffer->page,
1928 rx_buffer->page_offset + headlen,
1929 size, truesize);
1930
1931 /* buffer is used by skb, update page_offset */
1932#if (PAGE_SIZE < 8192)
1933 rx_buffer->page_offset ^= truesize;
1934#else
1935 rx_buffer->page_offset += truesize;
1936#endif
1937 } else {
1938 /* buffer is unused, reset bias back to rx_buffer */
1939 rx_buffer->pagecnt_bias++;
1940 }
Alexander Duycka0cfc312017-03-14 10:15:24 -07001941
1942 return skb;
1943}
1944
1945/**
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001946 * i40e_build_skb - Build skb around an existing buffer
1947 * @rx_ring: Rx descriptor ring to transact packets on
1948 * @rx_buffer: Rx buffer to pull data from
Björn Töpel0c8493d2017-05-24 07:55:34 +02001949 * @xdp: xdp_buff pointing to the data
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001950 *
1951 * This function builds an skb around an existing Rx buffer, taking care
1952 * to set up the skb correctly and avoid any memcpy overhead.
1953 */
1954static struct sk_buff *i40e_build_skb(struct i40e_ring *rx_ring,
1955 struct i40e_rx_buffer *rx_buffer,
Björn Töpel0c8493d2017-05-24 07:55:34 +02001956 struct xdp_buff *xdp)
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001957{
Björn Töpel0c8493d2017-05-24 07:55:34 +02001958 unsigned int size = xdp->data_end - xdp->data;
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001959#if (PAGE_SIZE < 8192)
1960 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
1961#else
Björn Töpel2aae9182017-05-15 06:52:00 +02001962 unsigned int truesize = SKB_DATA_ALIGN(sizeof(struct skb_shared_info)) +
1963 SKB_DATA_ALIGN(I40E_SKB_PAD + size);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001964#endif
1965 struct sk_buff *skb;
1966
1967 /* prefetch first cache line of first page */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001968 prefetch(xdp->data);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001969#if L1_CACHE_BYTES < 128
Björn Töpel0c8493d2017-05-24 07:55:34 +02001970 prefetch(xdp->data + L1_CACHE_BYTES);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001971#endif
1972 /* build an skb around the page buffer */
Björn Töpel0c8493d2017-05-24 07:55:34 +02001973 skb = build_skb(xdp->data_hard_start, truesize);
Alexander Duyckf8b45b72017-04-05 07:51:03 -04001974 if (unlikely(!skb))
1975 return NULL;
1976
1977 /* update pointers within the skb to store the data */
1978 skb_reserve(skb, I40E_SKB_PAD);
1979 __skb_put(skb, size);
1980
1981 /* buffer is used by skb, update page_offset */
1982#if (PAGE_SIZE < 8192)
1983 rx_buffer->page_offset ^= truesize;
1984#else
1985 rx_buffer->page_offset += truesize;
1986#endif
1987
1988 return skb;
1989}
1990
1991/**
Alexander Duycka0cfc312017-03-14 10:15:24 -07001992 * i40e_put_rx_buffer - Clean up used buffer and either recycle or free
1993 * @rx_ring: rx descriptor ring to transact packets on
1994 * @rx_buffer: rx buffer to pull data from
1995 *
1996 * This function will clean up the contents of the rx_buffer. It will
Alan Brady11a350c2017-12-29 08:48:33 -05001997 * either recycle the buffer or unmap it and free the associated resources.
Alexander Duycka0cfc312017-03-14 10:15:24 -07001998 */
1999static void i40e_put_rx_buffer(struct i40e_ring *rx_ring,
2000 struct i40e_rx_buffer *rx_buffer)
2001{
2002 if (i40e_can_reuse_rx_page(rx_buffer)) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002003 /* hand second half of page back to the ring */
2004 i40e_reuse_rx_page(rx_ring, rx_buffer);
2005 rx_ring->rx_stats.page_reuse_count++;
2006 } else {
2007 /* we are not reusing the buffer so unmap it */
Alexander Duyck98efd692017-04-05 07:51:01 -04002008 dma_unmap_page_attrs(rx_ring->dev, rx_buffer->dma,
2009 i40e_rx_pg_size(rx_ring),
Alexander Duyck59605bc2017-01-30 12:29:35 -08002010 DMA_FROM_DEVICE, I40E_RX_DMA_ATTR);
Alexander Duyck17936682017-02-21 15:55:39 -08002011 __page_frag_cache_drain(rx_buffer->page,
2012 rx_buffer->pagecnt_bias);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002013 }
2014
2015 /* clear contents of buffer_info */
2016 rx_buffer->page = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002017}
2018
2019/**
2020 * i40e_is_non_eop - process handling of non-EOP buffers
2021 * @rx_ring: Rx ring being processed
2022 * @rx_desc: Rx descriptor for current buffer
2023 * @skb: Current socket buffer containing buffer in progress
2024 *
2025 * This function updates next to clean. If the buffer is an EOP buffer
2026 * this function exits returning false, otherwise it will place the
2027 * sk_buff in the next buffer to be chained and return true indicating
2028 * that this is in fact a non-EOP buffer.
2029 **/
2030static bool i40e_is_non_eop(struct i40e_ring *rx_ring,
2031 union i40e_rx_desc *rx_desc,
2032 struct sk_buff *skb)
2033{
2034 u32 ntc = rx_ring->next_to_clean + 1;
2035
2036 /* fetch, update, and store next to clean */
2037 ntc = (ntc < rx_ring->count) ? ntc : 0;
2038 rx_ring->next_to_clean = ntc;
2039
2040 prefetch(I40E_RX_DESC(rx_ring, ntc));
2041
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002042 /* if we are the last buffer then there is nothing else to do */
2043#define I40E_RXD_EOF BIT(I40E_RX_DESC_STATUS_EOF_SHIFT)
2044 if (likely(i40e_test_staterr(rx_desc, I40E_RXD_EOF)))
2045 return false;
2046
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002047 rx_ring->rx_stats.non_eop_descs++;
2048
2049 return true;
2050}
2051
Björn Töpel0c8493d2017-05-24 07:55:34 +02002052#define I40E_XDP_PASS 0
2053#define I40E_XDP_CONSUMED 1
Björn Töpel74608d12017-05-24 07:55:35 +02002054#define I40E_XDP_TX 2
2055
2056static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
2057 struct i40e_ring *xdp_ring);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002058
2059/**
2060 * i40e_run_xdp - run an XDP program
2061 * @rx_ring: Rx ring being processed
2062 * @xdp: XDP buffer containing the frame
2063 **/
2064static struct sk_buff *i40e_run_xdp(struct i40e_ring *rx_ring,
2065 struct xdp_buff *xdp)
2066{
2067 int result = I40E_XDP_PASS;
Björn Töpel74608d12017-05-24 07:55:35 +02002068 struct i40e_ring *xdp_ring;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002069 struct bpf_prog *xdp_prog;
2070 u32 act;
2071
2072 rcu_read_lock();
2073 xdp_prog = READ_ONCE(rx_ring->xdp_prog);
2074
2075 if (!xdp_prog)
2076 goto xdp_out;
2077
2078 act = bpf_prog_run_xdp(xdp_prog, xdp);
2079 switch (act) {
2080 case XDP_PASS:
2081 break;
Björn Töpel74608d12017-05-24 07:55:35 +02002082 case XDP_TX:
2083 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2084 result = i40e_xmit_xdp_ring(xdp, xdp_ring);
2085 break;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002086 default:
2087 bpf_warn_invalid_xdp_action(act);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002088 case XDP_ABORTED:
2089 trace_xdp_exception(rx_ring->netdev, xdp_prog, act);
2090 /* fallthrough -- handle aborts by dropping packet */
2091 case XDP_DROP:
2092 result = I40E_XDP_CONSUMED;
2093 break;
2094 }
2095xdp_out:
2096 rcu_read_unlock();
2097 return ERR_PTR(-result);
2098}
2099
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002100/**
Björn Töpel74608d12017-05-24 07:55:35 +02002101 * i40e_rx_buffer_flip - adjusted rx_buffer to point to an unused region
2102 * @rx_ring: Rx ring
2103 * @rx_buffer: Rx buffer to adjust
2104 * @size: Size of adjustment
2105 **/
2106static void i40e_rx_buffer_flip(struct i40e_ring *rx_ring,
2107 struct i40e_rx_buffer *rx_buffer,
2108 unsigned int size)
2109{
2110#if (PAGE_SIZE < 8192)
2111 unsigned int truesize = i40e_rx_pg_size(rx_ring) / 2;
2112
2113 rx_buffer->page_offset ^= truesize;
2114#else
2115 unsigned int truesize = SKB_DATA_ALIGN(i40e_rx_offset(rx_ring) + size);
2116
2117 rx_buffer->page_offset += truesize;
2118#endif
2119}
2120
2121/**
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002122 * i40e_clean_rx_irq - Clean completed descriptors from Rx ring - bounce buf
2123 * @rx_ring: rx descriptor ring to transact packets on
2124 * @budget: Total limit on number of packets to process
2125 *
2126 * This function provides a "bounce buffer" approach to Rx interrupt
2127 * processing. The advantage to this is that on systems that have
2128 * expensive overhead for IOMMU access this provides a means of avoiding
2129 * it by maintaining the mapping of the page to the system.
2130 *
2131 * Returns amount of work completed
2132 **/
2133static int i40e_clean_rx_irq(struct i40e_ring *rx_ring, int budget)
Mitch Williamsa132af22015-01-24 09:58:35 +00002134{
2135 unsigned int total_rx_bytes = 0, total_rx_packets = 0;
Scott Petersone72e5652017-02-09 23:40:25 -08002136 struct sk_buff *skb = rx_ring->skb;
Mitch Williamsa132af22015-01-24 09:58:35 +00002137 u16 cleaned_count = I40E_DESC_UNUSED(rx_ring);
Björn Töpel74608d12017-05-24 07:55:35 +02002138 bool failure = false, xdp_xmit = false;
Jesper Dangaard Brouer87128822018-01-03 11:25:23 +01002139 struct xdp_buff xdp;
2140
2141 xdp.rxq = &rx_ring->xdp_rxq;
Mitch Williamsa132af22015-01-24 09:58:35 +00002142
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002143 while (likely(total_rx_packets < (unsigned int)budget)) {
Alexander Duyck9a064122017-03-14 10:15:23 -07002144 struct i40e_rx_buffer *rx_buffer;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002145 union i40e_rx_desc *rx_desc;
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002146 unsigned int size;
Mitch Williamsa132af22015-01-24 09:58:35 +00002147 u16 vlan_tag;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002148 u8 rx_ptype;
2149 u64 qword;
2150
Mitch Williamsa132af22015-01-24 09:58:35 +00002151 /* return some buffers to hardware, one at a time is too slow */
2152 if (cleaned_count >= I40E_RX_BUFFER_WRITE) {
Jesse Brandeburgc2e245a2016-01-13 16:51:46 -08002153 failure = failure ||
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002154 i40e_alloc_rx_buffers(rx_ring, cleaned_count);
Mitch Williamsa132af22015-01-24 09:58:35 +00002155 cleaned_count = 0;
2156 }
2157
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002158 rx_desc = I40E_RX_DESC(rx_ring, rx_ring->next_to_clean);
2159
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002160 /* status_error_len will always be zero for unused descriptors
2161 * because it's cleared in cleanup, and overlaps with hdr_addr
2162 * which is always zero because packet split isn't used, if the
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002163 * hardware wrote DD then the length will be non-zero
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002164 */
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002165 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002166
Mitch Williamsa132af22015-01-24 09:58:35 +00002167 /* This memory barrier is needed to keep us from reading
Alexander Duyckd57c0e02017-03-14 10:15:22 -07002168 * any other fields out of the rx_desc until we have
2169 * verified the descriptor has been written back.
Mitch Williamsa132af22015-01-24 09:58:35 +00002170 */
Alexander Duyck67317162015-04-08 18:49:43 -07002171 dma_rmb();
Mitch Williamsa132af22015-01-24 09:58:35 +00002172
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002173 if (unlikely(i40e_rx_is_programming_status(qword))) {
2174 i40e_clean_programming_status(rx_ring, rx_desc, qword);
Alexander Duyck62b4c662017-10-21 18:12:29 -07002175 cleaned_count++;
Alexander Duyck0e626ff2017-04-10 05:18:43 -04002176 continue;
2177 }
2178 size = (qword & I40E_RXD_QW1_LENGTH_PBUF_MASK) >>
2179 I40E_RXD_QW1_LENGTH_PBUF_SHIFT;
2180 if (!size)
2181 break;
2182
Scott Petersoned0980c2017-04-13 04:45:44 -04002183 i40e_trace(clean_rx_irq, rx_ring, rx_desc, skb);
Alexander Duyck9a064122017-03-14 10:15:23 -07002184 rx_buffer = i40e_get_rx_buffer(rx_ring, size);
2185
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002186 /* retrieve a buffer from the ring */
Björn Töpel0c8493d2017-05-24 07:55:34 +02002187 if (!skb) {
2188 xdp.data = page_address(rx_buffer->page) +
2189 rx_buffer->page_offset;
Daniel Borkmannde8f3a82017-09-25 02:25:51 +02002190 xdp_set_data_meta_invalid(&xdp);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002191 xdp.data_hard_start = xdp.data -
2192 i40e_rx_offset(rx_ring);
2193 xdp.data_end = xdp.data + size;
2194
2195 skb = i40e_run_xdp(rx_ring, &xdp);
2196 }
2197
2198 if (IS_ERR(skb)) {
Björn Töpel74608d12017-05-24 07:55:35 +02002199 if (PTR_ERR(skb) == -I40E_XDP_TX) {
2200 xdp_xmit = true;
2201 i40e_rx_buffer_flip(rx_ring, rx_buffer, size);
2202 } else {
2203 rx_buffer->pagecnt_bias++;
2204 }
Björn Töpel0c8493d2017-05-24 07:55:34 +02002205 total_rx_bytes += size;
2206 total_rx_packets++;
Björn Töpel0c8493d2017-05-24 07:55:34 +02002207 } else if (skb) {
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002208 i40e_add_rx_frag(rx_ring, rx_buffer, skb, size);
Björn Töpel0c8493d2017-05-24 07:55:34 +02002209 } else if (ring_uses_build_skb(rx_ring)) {
2210 skb = i40e_build_skb(rx_ring, rx_buffer, &xdp);
2211 } else {
2212 skb = i40e_construct_skb(rx_ring, rx_buffer, &xdp);
2213 }
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002214
2215 /* exit if we failed to retrieve a buffer */
2216 if (!skb) {
2217 rx_ring->rx_stats.alloc_buff_failed++;
2218 rx_buffer->pagecnt_bias++;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002219 break;
Alexander Duyckfa2343e2017-03-14 10:15:25 -07002220 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002221
Alexander Duycka0cfc312017-03-14 10:15:24 -07002222 i40e_put_rx_buffer(rx_ring, rx_buffer);
Mitch Williamsa132af22015-01-24 09:58:35 +00002223 cleaned_count++;
2224
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002225 if (i40e_is_non_eop(rx_ring, rx_desc, skb))
Mitch Williamsa132af22015-01-24 09:58:35 +00002226 continue;
Mitch Williamsa132af22015-01-24 09:58:35 +00002227
Björn Töpel0c8493d2017-05-24 07:55:34 +02002228 if (i40e_cleanup_headers(rx_ring, skb, rx_desc)) {
Scott Petersone72e5652017-02-09 23:40:25 -08002229 skb = NULL;
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002230 continue;
Scott Petersone72e5652017-02-09 23:40:25 -08002231 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002232
2233 /* probably a little skewed due to removing CRC */
2234 total_rx_bytes += skb->len;
Mitch Williamsa132af22015-01-24 09:58:35 +00002235
Alexander Duyck99dad8b2016-09-27 11:28:50 -07002236 qword = le64_to_cpu(rx_desc->wb.qword1.status_error_len);
2237 rx_ptype = (qword & I40E_RXD_QW1_PTYPE_MASK) >>
2238 I40E_RXD_QW1_PTYPE_SHIFT;
2239
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002240 /* populate checksum, VLAN, and protocol */
2241 i40e_process_skb_fields(rx_ring, rx_desc, skb, rx_ptype);
Mitch Williamsa132af22015-01-24 09:58:35 +00002242
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002243 vlan_tag = (qword & BIT(I40E_RX_DESC_STATUS_L2TAG1P_SHIFT)) ?
2244 le16_to_cpu(rx_desc->wb.qword0.lo_dword.l2tag1) : 0;
2245
Scott Petersoned0980c2017-04-13 04:45:44 -04002246 i40e_trace(clean_rx_irq_rx, rx_ring, rx_desc, skb);
Mitch Williamsa132af22015-01-24 09:58:35 +00002247 i40e_receive_skb(rx_ring, skb, vlan_tag);
Scott Petersone72e5652017-02-09 23:40:25 -08002248 skb = NULL;
Mitch Williamsa132af22015-01-24 09:58:35 +00002249
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002250 /* update budget accounting */
2251 total_rx_packets++;
2252 }
Mitch Williamsa132af22015-01-24 09:58:35 +00002253
Björn Töpel74608d12017-05-24 07:55:35 +02002254 if (xdp_xmit) {
2255 struct i40e_ring *xdp_ring;
2256
2257 xdp_ring = rx_ring->vsi->xdp_rings[rx_ring->queue_index];
2258
2259 /* Force memory writes to complete before letting h/w
2260 * know there are new descriptors to fetch.
2261 */
2262 wmb();
2263
2264 writel(xdp_ring->next_to_use, xdp_ring->tail);
2265 }
2266
Scott Petersone72e5652017-02-09 23:40:25 -08002267 rx_ring->skb = skb;
2268
Mitch Williamsa132af22015-01-24 09:58:35 +00002269 u64_stats_update_begin(&rx_ring->syncp);
2270 rx_ring->stats.packets += total_rx_packets;
2271 rx_ring->stats.bytes += total_rx_bytes;
2272 u64_stats_update_end(&rx_ring->syncp);
2273 rx_ring->q_vector->rx.total_packets += total_rx_packets;
2274 rx_ring->q_vector->rx.total_bytes += total_rx_bytes;
2275
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002276 /* guarantee a trip back through this routine if there was a failure */
Jesse Brandeburgb85c94b2017-06-20 15:16:59 -07002277 return failure ? budget : (int)total_rx_packets;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002278}
2279
Alexander Duyck92418fb2017-12-29 08:51:08 -05002280static inline u32 i40e_buildreg_itr(const int type, u16 itr)
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002281{
2282 u32 val;
2283
Alexander Duyck4ff17922017-12-29 08:50:55 -05002284 /* We don't bother with setting the CLEARPBA bit as the data sheet
2285 * points out doing so is "meaningless since it was already
2286 * auto-cleared". The auto-clearing happens when the interrupt is
2287 * asserted.
2288 *
2289 * Hardware errata 28 for also indicates that writing to a
2290 * xxINT_DYN_CTLx CSR with INTENA_MSK (bit 31) set to 0 will clear
2291 * an event in the PBA anyway so we need to rely on the automask
2292 * to hold pending events for us until the interrupt is re-enabled
Alexander Duyck92418fb2017-12-29 08:51:08 -05002293 *
2294 * The itr value is reported in microseconds, and the register
2295 * value is recorded in 2 microsecond units. For this reason we
2296 * only need to shift by the interval shift - 1 instead of the
2297 * full value.
Alexander Duyck4ff17922017-12-29 08:50:55 -05002298 */
Alexander Duyck92418fb2017-12-29 08:51:08 -05002299 itr &= I40E_ITR_MASK;
2300
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002301 val = I40E_PFINT_DYN_CTLN_INTENA_MASK |
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002302 (type << I40E_PFINT_DYN_CTLN_ITR_INDX_SHIFT) |
Alexander Duyck92418fb2017-12-29 08:51:08 -05002303 (itr << (I40E_PFINT_DYN_CTLN_INTERVAL_SHIFT - 1));
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002304
2305 return val;
2306}
2307
2308/* a small macro to shorten up some long lines */
2309#define INTREG I40E_PFINT_DYN_CTLN
2310
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002311/**
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002312 * i40e_update_enable_itr - Update itr and re-enable MSIX interrupt
2313 * @vsi: the VSI we care about
2314 * @q_vector: q_vector for which itr is being updated and interrupt enabled
2315 *
2316 **/
2317static inline void i40e_update_enable_itr(struct i40e_vsi *vsi,
2318 struct i40e_q_vector *q_vector)
2319{
2320 struct i40e_hw *hw = &vsi->back->hw;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002321 bool rx = false, tx = false;
Alexander Duyck71dc3712017-12-29 08:49:53 -05002322 u32 txval;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002323
Jacob Keller9254c0e2017-07-14 09:10:09 -04002324 /* If we don't have MSIX, then we only need to re-enable icr0 */
2325 if (!(vsi->back->flags & I40E_FLAG_MSIX_ENABLED)) {
Jacob Kellerdbadbbe2017-09-07 08:05:49 -04002326 i40e_irq_dynamic_enable_icr0(vsi->back);
Jacob Keller9254c0e2017-07-14 09:10:09 -04002327 return;
2328 }
2329
Alexander Duyck40588ca2017-12-29 08:49:28 -05002330 txval = i40e_buildreg_itr(I40E_ITR_NONE, 0);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002331
Alexander Duyck71dc3712017-12-29 08:49:53 -05002332 /* avoid dynamic calculation if in countdown mode */
2333 if (q_vector->itr_countdown > 0)
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002334 goto enable_int;
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002335
Alexander Duyck71dc3712017-12-29 08:49:53 -05002336 /* these will return false if dynamic mode is disabled */
2337 rx = i40e_set_new_dynamic_itr(&q_vector->rx);
2338 tx = i40e_set_new_dynamic_itr(&q_vector->tx);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002339
2340 if (rx || tx) {
2341 /* get the higher of the two ITR adjustments and
2342 * use the same value for both ITR registers
2343 * when in adaptive mode (Rx and/or Tx)
2344 */
2345 u16 itr = max(q_vector->tx.itr, q_vector->rx.itr);
Alexander Duyck71dc3712017-12-29 08:49:53 -05002346 u32 rxval;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002347
2348 q_vector->tx.itr = q_vector->rx.itr = itr;
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002349
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002350 /* set the INTENA_MSK_MASK so that this first write
2351 * won't actually enable the interrupt, instead just
2352 * updating the ITR (it's bit 31 PF and VF)
2353 */
Alexander Duyck71dc3712017-12-29 08:49:53 -05002354 rxval = i40e_buildreg_itr(I40E_RX_ITR, itr) | BIT(31);
2355
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002356 /* don't check _DOWN because interrupt isn't being enabled */
Alexander Duycka3f9fb52017-12-29 08:48:53 -05002357 wr32(hw, INTREG(q_vector->reg_idx), rxval);
Alexander Duyck71dc3712017-12-29 08:49:53 -05002358
2359 txval = i40e_buildreg_itr(I40E_TX_ITR, itr);
Jesse Brandeburg8f5e39c2015-09-28 14:16:51 -04002360 }
2361
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002362enable_int:
Jacob Keller0da36b92017-04-19 09:25:55 -04002363 if (!test_bit(__I40E_VSI_DOWN, vsi->state))
Alexander Duycka3f9fb52017-12-29 08:48:53 -05002364 wr32(hw, INTREG(q_vector->reg_idx), txval);
Jesse Brandeburgee2319c2015-09-28 14:16:54 -04002365
2366 if (q_vector->itr_countdown)
2367 q_vector->itr_countdown--;
2368 else
2369 q_vector->itr_countdown = ITR_COUNTDOWN_START;
Carolyn Wybornyde32e3e2015-06-10 13:42:07 -04002370}
2371
2372/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002373 * i40e_napi_poll - NAPI polling Rx/Tx cleanup routine
2374 * @napi: napi struct with our devices info in it
2375 * @budget: amount of work driver is allowed to do this pass, in packets
2376 *
2377 * This function will clean all queues associated with a q_vector.
2378 *
2379 * Returns the amount of work done
2380 **/
2381int i40e_napi_poll(struct napi_struct *napi, int budget)
2382{
2383 struct i40e_q_vector *q_vector =
2384 container_of(napi, struct i40e_q_vector, napi);
2385 struct i40e_vsi *vsi = q_vector->vsi;
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002386 struct i40e_ring *ring;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002387 bool clean_complete = true;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002388 bool arm_wb = false;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002389 int budget_per_ring;
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002390 int work_done = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002391
Jacob Keller0da36b92017-04-19 09:25:55 -04002392 if (test_bit(__I40E_VSI_DOWN, vsi->state)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002393 napi_complete(napi);
2394 return 0;
2395 }
2396
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002397 /* Since the actual Tx work is minimal, we can give the Tx a larger
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002398 * budget and be more aggressive about cleaning up the Tx descriptors.
2399 */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002400 i40e_for_each_ring(ring, q_vector->tx) {
Alexander Duycka619afe2016-03-07 09:30:03 -08002401 if (!i40e_clean_tx_irq(vsi, ring, budget)) {
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002402 clean_complete = false;
2403 continue;
2404 }
2405 arm_wb |= ring->arm_wb;
Jesse Brandeburg0deda862015-07-23 16:54:34 -04002406 ring->arm_wb = false;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002407 }
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002408
Alexander Duyckc67cace2015-09-24 09:04:26 -07002409 /* Handle case where we are called by netpoll with a budget of 0 */
2410 if (budget <= 0)
2411 goto tx_only;
2412
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002413 /* We attempt to distribute budget to each Rx queue fairly, but don't
2414 * allow the budget to go below 1 because that would exit polling early.
2415 */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002416 budget_per_ring = max(budget/q_vector->num_ringpairs, 1);
Alexander Duyckcd0b6fa2013-09-28 06:00:53 +00002417
Mitch Williamsa132af22015-01-24 09:58:35 +00002418 i40e_for_each_ring(ring, q_vector->rx) {
Jesse Brandeburg1a557afc2016-04-20 19:43:37 -07002419 int cleaned = i40e_clean_rx_irq(ring, budget_per_ring);
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002420
2421 work_done += cleaned;
Alexander Duyckf2edaaa2016-03-07 09:29:57 -08002422 /* if we clean as many as budgeted, we must not be done */
2423 if (cleaned >= budget_per_ring)
2424 clean_complete = false;
Mitch Williamsa132af22015-01-24 09:58:35 +00002425 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002426
2427 /* If work not completed, return budget and polling will return */
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002428 if (!clean_complete) {
Alan Brady96db7762016-09-14 16:24:38 -07002429 int cpu_id = smp_processor_id();
2430
2431 /* It is possible that the interrupt affinity has changed but,
2432 * if the cpu is pegged at 100%, polling will never exit while
2433 * traffic continues and the interrupt will be stuck on this
2434 * cpu. We check to make sure affinity is correct before we
2435 * continue to poll, otherwise we must stop polling so the
2436 * interrupt can move to the correct cpu.
2437 */
Jacob Keller6d977722017-07-14 09:10:11 -04002438 if (!cpumask_test_cpu(cpu_id, &q_vector->affinity_mask)) {
2439 /* Tell napi that we are done polling */
2440 napi_complete_done(napi, work_done);
2441
2442 /* Force an interrupt */
2443 i40e_force_wb(vsi, q_vector);
2444
2445 /* Return budget-1 so that polling stops */
2446 return budget - 1;
Anjali Singhai Jain164c9f52015-10-21 19:47:08 -04002447 }
Jacob Keller6d977722017-07-14 09:10:11 -04002448tx_only:
2449 if (arm_wb) {
2450 q_vector->tx.ring[0].tx_stats.tx_force_wb++;
2451 i40e_enable_wb_on_itr(vsi, q_vector);
2452 }
2453 return budget;
Jesse Brandeburgd91649f2015-01-07 02:55:01 +00002454 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002455
Anjali Singhai Jain8e0764b2015-06-05 12:20:30 -04002456 if (vsi->back->flags & I40E_TXR_FLAGS_WB_ON_ITR)
2457 q_vector->arm_wb_state = false;
2458
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002459 /* Work is done so exit the polling mode and re-enable the interrupt */
Jesse Brandeburg32b3e082015-09-24 16:35:47 -07002460 napi_complete_done(napi, work_done);
Alan Brady96db7762016-09-14 16:24:38 -07002461
Jacob Keller6d977722017-07-14 09:10:11 -04002462 i40e_update_enable_itr(vsi, q_vector);
Alan Brady96db7762016-09-14 16:24:38 -07002463
Alexander Duyck6beb84a2016-11-08 13:05:16 -08002464 return min(work_done, budget - 1);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002465}
2466
2467/**
2468 * i40e_atr - Add a Flow Director ATR filter
2469 * @tx_ring: ring to add programming descriptor to
2470 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002471 * @tx_flags: send tx flags
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002472 **/
2473static void i40e_atr(struct i40e_ring *tx_ring, struct sk_buff *skb,
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002474 u32 tx_flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002475{
2476 struct i40e_filter_program_desc *fdir_desc;
2477 struct i40e_pf *pf = tx_ring->vsi->back;
2478 union {
2479 unsigned char *network;
2480 struct iphdr *ipv4;
2481 struct ipv6hdr *ipv6;
2482 } hdr;
2483 struct tcphdr *th;
2484 unsigned int hlen;
2485 u32 flex_ptype, dtype_cmd;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002486 int l4_proto;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002487 u16 i;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002488
2489 /* make sure ATR is enabled */
Jesse Brandeburg60ea5f82014-01-17 15:36:34 -08002490 if (!(pf->flags & I40E_FLAG_FD_ATR_ENABLED))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002491 return;
2492
Jacob Keller47994c12017-04-19 09:25:57 -04002493 if (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED)
Anjali Singhai Jain04294e32015-02-27 09:15:28 +00002494 return;
2495
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002496 /* if sampling is disabled do nothing */
2497 if (!tx_ring->atr_sample_rate)
2498 return;
2499
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002500 /* Currently only IPv4/IPv6 with TCP is supported */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002501 if (!(tx_flags & (I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6)))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002502 return;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002503
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002504 /* snag network header to get L4 type and address */
2505 hdr.network = (tx_flags & I40E_TX_FLAGS_UDP_TUNNEL) ?
2506 skb_inner_network_header(skb) : skb_network_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002507
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002508 /* Note: tx_flags gets modified to reflect inner protocols in
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002509 * tx_enable_csum function if encap is enabled.
2510 */
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002511 if (tx_flags & I40E_TX_FLAGS_IPV4) {
2512 /* access ihl as u8 to avoid unaligned access on ia64 */
2513 hlen = (hdr.network[0] & 0x0F) << 2;
2514 l4_proto = hdr.ipv4->protocol;
2515 } else {
Jesse Brandeburg601a2e72017-06-20 15:16:58 -07002516 /* find the start of the innermost ipv6 header */
2517 unsigned int inner_hlen = hdr.network - skb->data;
2518 unsigned int h_offset = inner_hlen;
2519
2520 /* this function updates h_offset to the end of the header */
2521 l4_proto =
2522 ipv6_find_hdr(skb, &h_offset, IPPROTO_TCP, NULL, NULL);
2523 /* hlen will contain our best estimate of the tcp header */
2524 hlen = h_offset - inner_hlen;
Alexander Duyckffcc55c2016-01-25 19:32:54 -08002525 }
2526
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002527 if (l4_proto != IPPROTO_TCP)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002528 return;
2529
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002530 th = (struct tcphdr *)(hdr.network + hlen);
2531
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002532 /* Due to lack of space, no more new filters can be programmed */
Jacob Keller47994c12017-04-19 09:25:57 -04002533 if (th->syn && (pf->flags & I40E_FLAG_FD_ATR_AUTO_DISABLED))
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002534 return;
Jacob Keller6964e532017-06-12 15:38:36 -07002535 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED) {
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002536 /* HW ATR eviction will take care of removing filters on FIN
2537 * and RST packets.
2538 */
2539 if (th->fin || th->rst)
2540 return;
2541 }
Anjali Singhai Jain55a5e602014-02-12 06:33:25 +00002542
2543 tx_ring->atr_count++;
2544
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002545 /* sample on all syn/fin/rst packets or once every atr sample rate */
2546 if (!th->fin &&
2547 !th->syn &&
2548 !th->rst &&
2549 (tx_ring->atr_count < tx_ring->atr_sample_rate))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002550 return;
2551
2552 tx_ring->atr_count = 0;
2553
2554 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00002555 i = tx_ring->next_to_use;
2556 fdir_desc = I40E_TX_FDIRDESC(tx_ring, i);
2557
2558 i++;
2559 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002560
2561 flex_ptype = (tx_ring->queue_index << I40E_TXD_FLTR_QW0_QINDEX_SHIFT) &
2562 I40E_TXD_FLTR_QW0_QINDEX_MASK;
Alexander Duyck6b037cd2016-01-24 21:17:36 -08002563 flex_ptype |= (tx_flags & I40E_TX_FLAGS_IPV4) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002564 (I40E_FILTER_PCTYPE_NONF_IPV4_TCP <<
2565 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT) :
2566 (I40E_FILTER_PCTYPE_NONF_IPV6_TCP <<
2567 I40E_TXD_FLTR_QW0_PCTYPE_SHIFT);
2568
2569 flex_ptype |= tx_ring->vsi->id << I40E_TXD_FLTR_QW0_DEST_VSI_SHIFT;
2570
2571 dtype_cmd = I40E_TX_DESC_DTYPE_FILTER_PROG;
2572
Anjali Singhai Jaince806782014-03-06 08:59:54 +00002573 dtype_cmd |= (th->fin || th->rst) ?
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002574 (I40E_FILTER_PROGRAM_DESC_PCMD_REMOVE <<
2575 I40E_TXD_FLTR_QW1_PCMD_SHIFT) :
2576 (I40E_FILTER_PROGRAM_DESC_PCMD_ADD_UPDATE <<
2577 I40E_TXD_FLTR_QW1_PCMD_SHIFT);
2578
2579 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_DEST_DIRECT_PACKET_QINDEX <<
2580 I40E_TXD_FLTR_QW1_DEST_SHIFT;
2581
2582 dtype_cmd |= I40E_FILTER_PROGRAM_DESC_FD_STATUS_FD_ID <<
2583 I40E_TXD_FLTR_QW1_FD_STATUS_SHIFT;
2584
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002585 dtype_cmd |= I40E_TXD_FLTR_QW1_CNT_ENA_MASK;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002586 if (!(tx_flags & I40E_TX_FLAGS_UDP_TUNNEL))
Anjali Singhai Jain60ccd452015-04-16 20:06:01 -04002587 dtype_cmd |=
2588 ((u32)I40E_FD_ATR_STAT_IDX(pf->hw.pf_id) <<
2589 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2590 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
2591 else
2592 dtype_cmd |=
2593 ((u32)I40E_FD_ATR_TUNNEL_STAT_IDX(pf->hw.pf_id) <<
2594 I40E_TXD_FLTR_QW1_CNTINDEX_SHIFT) &
2595 I40E_TXD_FLTR_QW1_CNTINDEX_MASK;
Anjali Singhai Jain433c47d2014-05-22 06:32:17 +00002596
Jacob Keller6964e532017-06-12 15:38:36 -07002597 if (pf->flags & I40E_FLAG_HW_ATR_EVICT_ENABLED)
Anjali Singhai Jain52eb95e2015-06-05 12:20:33 -04002598 dtype_cmd |= I40E_TXD_FLTR_QW1_ATR_MASK;
2599
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002600 fdir_desc->qindex_flex_ptype_vsi = cpu_to_le32(flex_ptype);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002601 fdir_desc->rsvd = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002602 fdir_desc->dtype_cmd_cntindex = cpu_to_le32(dtype_cmd);
Jesse Brandeburg99753ea2014-06-04 04:22:49 +00002603 fdir_desc->fd_id = cpu_to_le32(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002604}
2605
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002606/**
2607 * i40e_tx_prepare_vlan_flags - prepare generic TX VLAN tagging flags for HW
2608 * @skb: send buffer
2609 * @tx_ring: ring to send buffer on
2610 * @flags: the tx flags to be set
2611 *
2612 * Checks the skb and set up correspondingly several generic transmit flags
2613 * related to VLAN tagging for the HW, such as VLAN, DCB, etc.
2614 *
2615 * Returns error code indicate the frame should be dropped upon error and the
2616 * otherwise returns 0 to indicate the flags has been set properly.
2617 **/
Jesse Brandeburg3e587cf2015-04-16 20:06:10 -04002618static inline int i40e_tx_prepare_vlan_flags(struct sk_buff *skb,
2619 struct i40e_ring *tx_ring,
2620 u32 *flags)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002621{
2622 __be16 protocol = skb->protocol;
2623 u32 tx_flags = 0;
2624
Greg Rose31eaacc2015-03-31 00:45:03 -07002625 if (protocol == htons(ETH_P_8021Q) &&
2626 !(tx_ring->netdev->features & NETIF_F_HW_VLAN_CTAG_TX)) {
2627 /* When HW VLAN acceleration is turned off by the user the
2628 * stack sets the protocol to 8021q so that the driver
2629 * can take any steps required to support the SW only
2630 * VLAN handling. In our case the driver doesn't need
2631 * to take any further steps so just set the protocol
2632 * to the encapsulated ethertype.
2633 */
2634 skb->protocol = vlan_get_protocol(skb);
2635 goto out;
2636 }
2637
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002638 /* if we have a HW VLAN tag being added, default to the HW one */
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01002639 if (skb_vlan_tag_present(skb)) {
2640 tx_flags |= skb_vlan_tag_get(skb) << I40E_TX_FLAGS_VLAN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002641 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2642 /* else if it is a SW VLAN, check the next protocol and store the tag */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00002643 } else if (protocol == htons(ETH_P_8021Q)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002644 struct vlan_hdr *vhdr, _vhdr;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04002645
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002646 vhdr = skb_header_pointer(skb, ETH_HLEN, sizeof(_vhdr), &_vhdr);
2647 if (!vhdr)
2648 return -EINVAL;
2649
2650 protocol = vhdr->h_vlan_encapsulated_proto;
2651 tx_flags |= ntohs(vhdr->h_vlan_TCI) << I40E_TX_FLAGS_VLAN_SHIFT;
2652 tx_flags |= I40E_TX_FLAGS_SW_VLAN;
2653 }
2654
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002655 if (!(tx_ring->vsi->back->flags & I40E_FLAG_DCB_ENABLED))
2656 goto out;
2657
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002658 /* Insert 802.1p priority into VLAN header */
Vasu Dev38e00432014-08-01 13:27:03 -07002659 if ((tx_flags & (I40E_TX_FLAGS_HW_VLAN | I40E_TX_FLAGS_SW_VLAN)) ||
2660 (skb->priority != TC_PRIO_CONTROL)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002661 tx_flags &= ~I40E_TX_FLAGS_VLAN_PRIO_MASK;
2662 tx_flags |= (skb->priority & 0x7) <<
2663 I40E_TX_FLAGS_VLAN_PRIO_SHIFT;
2664 if (tx_flags & I40E_TX_FLAGS_SW_VLAN) {
2665 struct vlan_ethhdr *vhdr;
Francois Romieudd225bc2014-03-30 03:14:48 +00002666 int rc;
2667
2668 rc = skb_cow_head(skb, 0);
2669 if (rc < 0)
2670 return rc;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002671 vhdr = (struct vlan_ethhdr *)skb->data;
2672 vhdr->h_vlan_TCI = htons(tx_flags >>
2673 I40E_TX_FLAGS_VLAN_SHIFT);
2674 } else {
2675 tx_flags |= I40E_TX_FLAGS_HW_VLAN;
2676 }
2677 }
Neerav Parikhd40d00b2015-02-24 06:58:40 +00002678
2679out:
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002680 *flags = tx_flags;
2681 return 0;
2682}
2683
2684/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002685 * i40e_tso - set up the tso context descriptor
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002686 * @first: pointer to first Tx buffer for xmit
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002687 * @hdr_len: ptr to the size of the packet header
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002688 * @cd_type_cmd_tso_mss: Quad Word 1
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002689 *
2690 * Returns 0 if no TSO can happen, 1 if tso is going, or error
2691 **/
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002692static int i40e_tso(struct i40e_tx_buffer *first, u8 *hdr_len,
2693 u64 *cd_type_cmd_tso_mss)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002694{
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002695 struct sk_buff *skb = first->skb;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002696 u64 cd_cmd, cd_tso_len, cd_mss;
Alexander Duyckc7770192016-01-24 21:16:35 -08002697 union {
2698 struct iphdr *v4;
2699 struct ipv6hdr *v6;
2700 unsigned char *hdr;
2701 } ip;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002702 union {
2703 struct tcphdr *tcp;
Alexander Duyck54532052016-01-24 21:17:29 -08002704 struct udphdr *udp;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002705 unsigned char *hdr;
2706 } l4;
2707 u32 paylen, l4_offset;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002708 u16 gso_segs, gso_size;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002709 int err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002710
Shannon Nelsone9f65632016-01-04 10:33:04 -08002711 if (skb->ip_summed != CHECKSUM_PARTIAL)
2712 return 0;
2713
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002714 if (!skb_is_gso(skb))
2715 return 0;
2716
Francois Romieudd225bc2014-03-30 03:14:48 +00002717 err = skb_cow_head(skb, 0);
2718 if (err < 0)
2719 return err;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002720
Alexander Duyckc7770192016-01-24 21:16:35 -08002721 ip.hdr = skb_network_header(skb);
2722 l4.hdr = skb_transport_header(skb);
Anjali Singhaidf230752014-12-19 02:58:16 +00002723
Alexander Duyckc7770192016-01-24 21:16:35 -08002724 /* initialize outer IP header fields */
2725 if (ip.v4->version == 4) {
2726 ip.v4->tot_len = 0;
2727 ip.v4->check = 0;
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002728 } else {
Alexander Duyckc7770192016-01-24 21:16:35 -08002729 ip.v6->payload_len = 0;
2730 }
2731
Alexander Duyck577389a2016-04-02 00:06:56 -07002732 if (skb_shinfo(skb)->gso_type & (SKB_GSO_GRE |
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002733 SKB_GSO_GRE_CSUM |
Tom Herbert7e133182016-05-18 09:06:10 -07002734 SKB_GSO_IPXIP4 |
Alexander Duyckbf2d1df2016-05-18 10:44:53 -07002735 SKB_GSO_IPXIP6 |
Alexander Duyck577389a2016-04-02 00:06:56 -07002736 SKB_GSO_UDP_TUNNEL |
Alexander Duyck54532052016-01-24 21:17:29 -08002737 SKB_GSO_UDP_TUNNEL_CSUM)) {
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002738 if (!(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
2739 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM)) {
2740 l4.udp->len = 0;
2741
Alexander Duyck54532052016-01-24 21:17:29 -08002742 /* determine offset of outer transport header */
2743 l4_offset = l4.hdr - skb->data;
2744
2745 /* remove payload length from outer checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002746 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002747 csum_replace_by_diff(&l4.udp->check,
2748 (__force __wsum)htonl(paylen));
Alexander Duyck54532052016-01-24 21:17:29 -08002749 }
2750
Alexander Duyckc7770192016-01-24 21:16:35 -08002751 /* reset pointers to inner headers */
2752 ip.hdr = skb_inner_network_header(skb);
2753 l4.hdr = skb_inner_transport_header(skb);
2754
2755 /* initialize inner IP header fields */
2756 if (ip.v4->version == 4) {
2757 ip.v4->tot_len = 0;
2758 ip.v4->check = 0;
2759 } else {
2760 ip.v6->payload_len = 0;
2761 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002762 }
2763
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002764 /* determine offset of inner transport header */
2765 l4_offset = l4.hdr - skb->data;
2766
2767 /* remove payload length from inner checksum */
Alexander Duyck24d41e52016-03-18 16:06:47 -07002768 paylen = skb->len - l4_offset;
Jacob Kellerb9c015d2016-12-12 15:44:17 -08002769 csum_replace_by_diff(&l4.tcp->check, (__force __wsum)htonl(paylen));
Alexander Duyckc49a7bc2016-01-24 21:16:28 -08002770
2771 /* compute length of segmentation header */
2772 *hdr_len = (l4.tcp->doff * 4) + l4_offset;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002773
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002774 /* pull values out of skb_shinfo */
2775 gso_size = skb_shinfo(skb)->gso_size;
2776 gso_segs = skb_shinfo(skb)->gso_segs;
2777
2778 /* update GSO size and bytecount with header size */
2779 first->gso_segs = gso_segs;
2780 first->bytecount += (first->gso_segs - 1) * *hdr_len;
2781
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002782 /* find the field values */
2783 cd_cmd = I40E_TX_CTX_DESC_TSO;
2784 cd_tso_len = skb->len - *hdr_len;
Alexander Duyck52ea3e82016-11-28 16:05:59 -08002785 cd_mss = gso_size;
Alexander Duyck03f9d6a2016-01-24 21:16:20 -08002786 *cd_type_cmd_tso_mss |= (cd_cmd << I40E_TXD_CTX_QW1_CMD_SHIFT) |
2787 (cd_tso_len << I40E_TXD_CTX_QW1_TSO_LEN_SHIFT) |
2788 (cd_mss << I40E_TXD_CTX_QW1_MSS_SHIFT);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002789 return 1;
2790}
2791
2792/**
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002793 * i40e_tsyn - set up the tsyn context descriptor
2794 * @tx_ring: ptr to the ring to send
2795 * @skb: ptr to the skb we're sending
2796 * @tx_flags: the collected send information
Shannon Nelson9c883bd2015-10-21 19:47:02 -04002797 * @cd_type_cmd_tso_mss: Quad Word 1
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002798 *
2799 * Returns 0 if no Tx timestamp can happen and 1 if the timestamp will happen
2800 **/
2801static int i40e_tsyn(struct i40e_ring *tx_ring, struct sk_buff *skb,
2802 u32 tx_flags, u64 *cd_type_cmd_tso_mss)
2803{
2804 struct i40e_pf *pf;
2805
2806 if (likely(!(skb_shinfo(skb)->tx_flags & SKBTX_HW_TSTAMP)))
2807 return 0;
2808
2809 /* Tx timestamps cannot be sampled when doing TSO */
2810 if (tx_flags & I40E_TX_FLAGS_TSO)
2811 return 0;
2812
2813 /* only timestamp the outbound packet if the user has requested it and
2814 * we are not already transmitting a packet to be timestamped
2815 */
2816 pf = i40e_netdev_to_pf(tx_ring->netdev);
Jacob Keller22b47772014-12-14 01:55:09 +00002817 if (!(pf->flags & I40E_FLAG_PTP))
2818 return 0;
2819
Jakub Kicinski9ce34f02014-03-15 14:55:42 +00002820 if (pf->ptp_tx &&
Jacob Keller0da36b92017-04-19 09:25:55 -04002821 !test_and_set_bit_lock(__I40E_PTP_TX_IN_PROGRESS, pf->state)) {
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002822 skb_shinfo(skb)->tx_flags |= SKBTX_IN_PROGRESS;
Jacob Keller0bc07062017-05-03 10:29:02 -07002823 pf->ptp_tx_start = jiffies;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002824 pf->ptp_tx_skb = skb_get(skb);
2825 } else {
Jacob Keller2955fac2017-05-03 10:28:58 -07002826 pf->tx_hwtstamp_skipped++;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002827 return 0;
2828 }
2829
2830 *cd_type_cmd_tso_mss |= (u64)I40E_TX_CTX_DESC_TSYN <<
2831 I40E_TXD_CTX_QW1_CMD_SHIFT;
2832
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00002833 return 1;
2834}
2835
2836/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002837 * i40e_tx_enable_csum - Enable Tx checksum offloads
2838 * @skb: send buffer
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002839 * @tx_flags: pointer to Tx flags currently set
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002840 * @td_cmd: Tx descriptor command bits to set
2841 * @td_offset: Tx descriptor header offsets to set
Jean Sacren554f4542015-10-13 01:06:28 -06002842 * @tx_ring: Tx descriptor ring
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002843 * @cd_tunneling: ptr to context desc bits
2844 **/
Alexander Duyck529f1f62016-01-24 21:17:10 -08002845static int i40e_tx_enable_csum(struct sk_buff *skb, u32 *tx_flags,
2846 u32 *td_cmd, u32 *td_offset,
2847 struct i40e_ring *tx_ring,
2848 u32 *cd_tunneling)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002849{
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002850 union {
2851 struct iphdr *v4;
2852 struct ipv6hdr *v6;
2853 unsigned char *hdr;
2854 } ip;
2855 union {
2856 struct tcphdr *tcp;
2857 struct udphdr *udp;
2858 unsigned char *hdr;
2859 } l4;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002860 unsigned char *exthdr;
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002861 u32 offset, cmd = 0;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002862 __be16 frag_off;
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002863 u8 l4_proto = 0;
2864
Alexander Duyck529f1f62016-01-24 21:17:10 -08002865 if (skb->ip_summed != CHECKSUM_PARTIAL)
2866 return 0;
2867
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002868 ip.hdr = skb_network_header(skb);
2869 l4.hdr = skb_transport_header(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002870
Alexander Duyck475b4202016-01-24 21:17:01 -08002871 /* compute outer L2 header size */
2872 offset = ((ip.hdr - skb->data) / 2) << I40E_TX_DESC_LENGTH_MACLEN_SHIFT;
2873
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002874 if (skb->encapsulation) {
Jesse Brandeburgd1bd7432016-04-01 03:56:04 -07002875 u32 tunnel = 0;
Alexander Duycka0064722016-01-24 21:16:48 -08002876 /* define outer network header type */
2877 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002878 tunnel |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2879 I40E_TX_CTX_EXT_IP_IPV4 :
2880 I40E_TX_CTX_EXT_IP_IPV4_NO_CSUM;
2881
Alexander Duycka0064722016-01-24 21:16:48 -08002882 l4_proto = ip.v4->protocol;
2883 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002884 tunnel |= I40E_TX_CTX_EXT_IP_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002885
2886 exthdr = ip.hdr + sizeof(*ip.v6);
Alexander Duycka0064722016-01-24 21:16:48 -08002887 l4_proto = ip.v6->nexthdr;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002888 if (l4.hdr != exthdr)
2889 ipv6_skip_exthdr(skb, exthdr - skb->data,
2890 &l4_proto, &frag_off);
Alexander Duycka0064722016-01-24 21:16:48 -08002891 }
2892
2893 /* define outer transport */
2894 switch (l4_proto) {
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002895 case IPPROTO_UDP:
Alexander Duyck475b4202016-01-24 21:17:01 -08002896 tunnel |= I40E_TXD_CTX_UDP_TUNNELING;
Singhai, Anjali6a899022015-12-14 12:21:18 -08002897 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002898 break;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002899 case IPPROTO_GRE:
Alexander Duyck475b4202016-01-24 21:17:01 -08002900 tunnel |= I40E_TXD_CTX_GRE_TUNNELING;
Alexander Duycka0064722016-01-24 21:16:48 -08002901 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
Shannon Nelsonc1d17912015-09-25 19:26:04 +00002902 break;
Alexander Duyck577389a2016-04-02 00:06:56 -07002903 case IPPROTO_IPIP:
2904 case IPPROTO_IPV6:
2905 *tx_flags |= I40E_TX_FLAGS_UDP_TUNNEL;
2906 l4.hdr = skb_inner_network_header(skb);
2907 break;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002908 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002909 if (*tx_flags & I40E_TX_FLAGS_TSO)
2910 return -1;
2911
2912 skb_checksum_help(skb);
2913 return 0;
Anjali Singhai Jain45991202015-02-27 09:15:29 +00002914 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002915
Alexander Duyck577389a2016-04-02 00:06:56 -07002916 /* compute outer L3 header size */
2917 tunnel |= ((l4.hdr - ip.hdr) / 4) <<
2918 I40E_TXD_CTX_QW0_EXT_IPLEN_SHIFT;
2919
2920 /* switch IP header pointer from outer to inner header */
2921 ip.hdr = skb_inner_network_header(skb);
2922
Alexander Duyck475b4202016-01-24 21:17:01 -08002923 /* compute tunnel header size */
2924 tunnel |= ((ip.hdr - l4.hdr) / 2) <<
2925 I40E_TXD_CTX_QW0_NATLEN_SHIFT;
2926
Alexander Duyck54532052016-01-24 21:17:29 -08002927 /* indicate if we need to offload outer UDP header */
2928 if ((*tx_flags & I40E_TX_FLAGS_TSO) &&
Alexander Duyck1c7b4a22016-04-14 17:19:25 -04002929 !(skb_shinfo(skb)->gso_type & SKB_GSO_PARTIAL) &&
Alexander Duyck54532052016-01-24 21:17:29 -08002930 (skb_shinfo(skb)->gso_type & SKB_GSO_UDP_TUNNEL_CSUM))
2931 tunnel |= I40E_TXD_CTX_QW0_L4T_CS_MASK;
2932
Alexander Duyck475b4202016-01-24 21:17:01 -08002933 /* record tunnel offload values */
2934 *cd_tunneling |= tunnel;
2935
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002936 /* switch L4 header pointer from outer to inner */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002937 l4.hdr = skb_inner_transport_header(skb);
Alexander Duycka0064722016-01-24 21:16:48 -08002938 l4_proto = 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002939
Alexander Duycka0064722016-01-24 21:16:48 -08002940 /* reset type as we transition from outer to inner headers */
2941 *tx_flags &= ~(I40E_TX_FLAGS_IPV4 | I40E_TX_FLAGS_IPV6);
2942 if (ip.v4->version == 4)
2943 *tx_flags |= I40E_TX_FLAGS_IPV4;
2944 if (ip.v6->version == 6)
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002945 *tx_flags |= I40E_TX_FLAGS_IPV6;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002946 }
2947
2948 /* Enable IP checksum offloads */
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002949 if (*tx_flags & I40E_TX_FLAGS_IPV4) {
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002950 l4_proto = ip.v4->protocol;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002951 /* the stack computes the IP header already, the only time we
2952 * need the hardware to recompute it is in the case of TSO.
2953 */
Alexander Duyck475b4202016-01-24 21:17:01 -08002954 cmd |= (*tx_flags & I40E_TX_FLAGS_TSO) ?
2955 I40E_TX_DESC_CMD_IIPT_IPV4_CSUM :
2956 I40E_TX_DESC_CMD_IIPT_IPV4;
Anjali Singhai Jain89232c32015-04-16 20:06:00 -04002957 } else if (*tx_flags & I40E_TX_FLAGS_IPV6) {
Alexander Duyck475b4202016-01-24 21:17:01 -08002958 cmd |= I40E_TX_DESC_CMD_IIPT_IPV6;
Alexander Duycka3fd9d82016-01-24 21:16:54 -08002959
2960 exthdr = ip.hdr + sizeof(*ip.v6);
2961 l4_proto = ip.v6->nexthdr;
2962 if (l4.hdr != exthdr)
2963 ipv6_skip_exthdr(skb, exthdr - skb->data,
2964 &l4_proto, &frag_off);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002965 }
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002966
Alexander Duyck475b4202016-01-24 21:17:01 -08002967 /* compute inner L3 header size */
2968 offset |= ((l4.hdr - ip.hdr) / 4) << I40E_TX_DESC_LENGTH_IPLEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002969
2970 /* Enable L4 checksum offloads */
Alexander Duyckb96b78f2016-01-24 21:16:42 -08002971 switch (l4_proto) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002972 case IPPROTO_TCP:
2973 /* enable checksum offloads */
Alexander Duyck475b4202016-01-24 21:17:01 -08002974 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_TCP;
2975 offset |= l4.tcp->doff << I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002976 break;
2977 case IPPROTO_SCTP:
2978 /* enable SCTP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002979 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_SCTP;
2980 offset |= (sizeof(struct sctphdr) >> 2) <<
2981 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002982 break;
2983 case IPPROTO_UDP:
2984 /* enable UDP checksum offload */
Alexander Duyck475b4202016-01-24 21:17:01 -08002985 cmd |= I40E_TX_DESC_CMD_L4T_EOFT_UDP;
2986 offset |= (sizeof(struct udphdr) >> 2) <<
2987 I40E_TX_DESC_LENGTH_L4_FC_LEN_SHIFT;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002988 break;
2989 default:
Alexander Duyck529f1f62016-01-24 21:17:10 -08002990 if (*tx_flags & I40E_TX_FLAGS_TSO)
2991 return -1;
2992 skb_checksum_help(skb);
2993 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00002994 }
Alexander Duyck475b4202016-01-24 21:17:01 -08002995
2996 *td_cmd |= cmd;
2997 *td_offset |= offset;
Alexander Duyck529f1f62016-01-24 21:17:10 -08002998
2999 return 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003000}
3001
3002/**
3003 * i40e_create_tx_ctx Build the Tx context descriptor
3004 * @tx_ring: ring to create the descriptor on
3005 * @cd_type_cmd_tso_mss: Quad Word 1
3006 * @cd_tunneling: Quad Word 0 - bits 0-31
3007 * @cd_l2tag2: Quad Word 0 - bits 32-63
3008 **/
3009static void i40e_create_tx_ctx(struct i40e_ring *tx_ring,
3010 const u64 cd_type_cmd_tso_mss,
3011 const u32 cd_tunneling, const u32 cd_l2tag2)
3012{
3013 struct i40e_tx_context_desc *context_desc;
Alexander Duyckfc4ac672013-09-28 06:00:22 +00003014 int i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003015
Jesse Brandeburgff40dd52014-02-14 02:14:41 +00003016 if ((cd_type_cmd_tso_mss == I40E_TX_DESC_DTYPE_CONTEXT) &&
3017 !cd_tunneling && !cd_l2tag2)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003018 return;
3019
3020 /* grab the next descriptor */
Alexander Duyckfc4ac672013-09-28 06:00:22 +00003021 context_desc = I40E_TX_CTXTDESC(tx_ring, i);
3022
3023 i++;
3024 tx_ring->next_to_use = (i < tx_ring->count) ? i : 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003025
3026 /* cpu_to_le32 and assign to struct fields */
3027 context_desc->tunneling_params = cpu_to_le32(cd_tunneling);
3028 context_desc->l2tag2 = cpu_to_le16(cd_l2tag2);
Jesse Brandeburg3efbbb22014-06-04 20:41:54 +00003029 context_desc->rsvd = cpu_to_le16(0);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003030 context_desc->type_cmd_tso_mss = cpu_to_le64(cd_type_cmd_tso_mss);
3031}
3032
3033/**
Eric Dumazet4567dc12014-10-07 13:30:23 -07003034 * __i40e_maybe_stop_tx - 2nd level check for tx stop conditions
3035 * @tx_ring: the ring to be checked
3036 * @size: the size buffer we want to assure is available
3037 *
3038 * Returns -EBUSY if a stop is needed, else 0
3039 **/
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003040int __i40e_maybe_stop_tx(struct i40e_ring *tx_ring, int size)
Eric Dumazet4567dc12014-10-07 13:30:23 -07003041{
3042 netif_stop_subqueue(tx_ring->netdev, tx_ring->queue_index);
3043 /* Memory barrier before checking head and tail */
3044 smp_mb();
3045
3046 /* Check again in a case another CPU has just made room available. */
3047 if (likely(I40E_DESC_UNUSED(tx_ring) < size))
3048 return -EBUSY;
3049
3050 /* A reprieve! - use start_queue because it doesn't call schedule */
3051 netif_start_subqueue(tx_ring->netdev, tx_ring->queue_index);
3052 ++tx_ring->tx_stats.restart_queue;
3053 return 0;
3054}
3055
3056/**
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003057 * __i40e_chk_linearize - Check if there are more than 8 buffers per packet
Anjali Singhai71da6192015-02-21 06:42:35 +00003058 * @skb: send buffer
Anjali Singhai71da6192015-02-21 06:42:35 +00003059 *
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003060 * Note: Our HW can't DMA more than 8 buffers to build a packet on the wire
3061 * and so we need to figure out the cases where we need to linearize the skb.
3062 *
3063 * For TSO we need to count the TSO header and segment payload separately.
3064 * As such we need to check cases where we have 7 fragments or more as we
3065 * can potentially require 9 DMA transactions, 1 for the TSO header, 1 for
3066 * the segment payload in the first descriptor, and another 7 for the
3067 * fragments.
Anjali Singhai71da6192015-02-21 06:42:35 +00003068 **/
Alexander Duyck2d374902016-02-17 11:02:50 -08003069bool __i40e_chk_linearize(struct sk_buff *skb)
Anjali Singhai71da6192015-02-21 06:42:35 +00003070{
Alexander Duyck2d374902016-02-17 11:02:50 -08003071 const struct skb_frag_struct *frag, *stale;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003072 int nr_frags, sum;
Anjali Singhai71da6192015-02-21 06:42:35 +00003073
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003074 /* no need to check if number of frags is less than 7 */
Alexander Duyck2d374902016-02-17 11:02:50 -08003075 nr_frags = skb_shinfo(skb)->nr_frags;
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003076 if (nr_frags < (I40E_MAX_BUFFER_TXD - 1))
Alexander Duyck2d374902016-02-17 11:02:50 -08003077 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003078
Alexander Duyck2d374902016-02-17 11:02:50 -08003079 /* We need to walk through the list and validate that each group
Alexander Duyck841493a2016-09-06 18:05:04 -07003080 * of 6 fragments totals at least gso_size.
Alexander Duyck2d374902016-02-17 11:02:50 -08003081 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003082 nr_frags -= I40E_MAX_BUFFER_TXD - 2;
Alexander Duyck2d374902016-02-17 11:02:50 -08003083 frag = &skb_shinfo(skb)->frags[0];
3084
3085 /* Initialize size to the negative value of gso_size minus 1. We
3086 * use this as the worst case scenerio in which the frag ahead
3087 * of us only provides one byte which is why we are limited to 6
3088 * descriptors for a single transmit as the header and previous
3089 * fragment are already consuming 2 descriptors.
3090 */
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003091 sum = 1 - skb_shinfo(skb)->gso_size;
Alexander Duyck2d374902016-02-17 11:02:50 -08003092
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003093 /* Add size of frags 0 through 4 to create our initial sum */
3094 sum += skb_frag_size(frag++);
3095 sum += skb_frag_size(frag++);
3096 sum += skb_frag_size(frag++);
3097 sum += skb_frag_size(frag++);
3098 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003099
3100 /* Walk through fragments adding latest fragment, testing it, and
3101 * then removing stale fragments from the sum.
3102 */
Alexander Duyck248de222017-12-08 10:55:04 -08003103 for (stale = &skb_shinfo(skb)->frags[0];; stale++) {
3104 int stale_size = skb_frag_size(stale);
3105
Alexander Duyck3f3f7cb2016-03-30 16:15:37 -07003106 sum += skb_frag_size(frag++);
Alexander Duyck2d374902016-02-17 11:02:50 -08003107
Alexander Duyck248de222017-12-08 10:55:04 -08003108 /* The stale fragment may present us with a smaller
3109 * descriptor than the actual fragment size. To account
3110 * for that we need to remove all the data on the front and
3111 * figure out what the remainder would be in the last
3112 * descriptor associated with the fragment.
3113 */
3114 if (stale_size > I40E_MAX_DATA_PER_TXD) {
3115 int align_pad = -(stale->page_offset) &
3116 (I40E_MAX_READ_REQ_SIZE - 1);
3117
3118 sum -= align_pad;
3119 stale_size -= align_pad;
3120
3121 do {
3122 sum -= I40E_MAX_DATA_PER_TXD_ALIGNED;
3123 stale_size -= I40E_MAX_DATA_PER_TXD_ALIGNED;
3124 } while (stale_size > I40E_MAX_DATA_PER_TXD);
3125 }
3126
Alexander Duyck2d374902016-02-17 11:02:50 -08003127 /* if sum is negative we failed to make sufficient progress */
3128 if (sum < 0)
3129 return true;
3130
Alexander Duyck841493a2016-09-06 18:05:04 -07003131 if (!nr_frags--)
Alexander Duyck2d374902016-02-17 11:02:50 -08003132 break;
3133
Alexander Duyck248de222017-12-08 10:55:04 -08003134 sum -= stale_size;
Anjali Singhai71da6192015-02-21 06:42:35 +00003135 }
3136
Alexander Duyck2d374902016-02-17 11:02:50 -08003137 return false;
Anjali Singhai71da6192015-02-21 06:42:35 +00003138}
3139
3140/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003141 * i40e_tx_map - Build the Tx descriptor
3142 * @tx_ring: ring to send buffer on
3143 * @skb: send buffer
3144 * @first: first buffer info buffer to use
3145 * @tx_flags: collected send information
3146 * @hdr_len: size of the packet header
3147 * @td_cmd: the command field in the descriptor
3148 * @td_offset: offset for checksum or crc
Jacob Keller69077572017-05-03 10:28:54 -07003149 *
3150 * Returns 0 on success, -1 on failure to DMA
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003151 **/
Jacob Keller69077572017-05-03 10:28:54 -07003152static inline int i40e_tx_map(struct i40e_ring *tx_ring, struct sk_buff *skb,
3153 struct i40e_tx_buffer *first, u32 tx_flags,
3154 const u8 hdr_len, u32 td_cmd, u32 td_offset)
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003155{
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003156 unsigned int data_len = skb->data_len;
3157 unsigned int size = skb_headlen(skb);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003158 struct skb_frag_struct *frag;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003159 struct i40e_tx_buffer *tx_bi;
3160 struct i40e_tx_desc *tx_desc;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003161 u16 i = tx_ring->next_to_use;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003162 u32 td_tag = 0;
3163 dma_addr_t dma;
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003164 u16 desc_count = 1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003165
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003166 if (tx_flags & I40E_TX_FLAGS_HW_VLAN) {
3167 td_cmd |= I40E_TX_DESC_CMD_IL2TAG1;
3168 td_tag = (tx_flags & I40E_TX_FLAGS_VLAN_MASK) >>
3169 I40E_TX_FLAGS_VLAN_SHIFT;
3170 }
3171
Alexander Duycka5e9c572013-09-28 06:00:27 +00003172 first->tx_flags = tx_flags;
3173
3174 dma = dma_map_single(tx_ring->dev, skb->data, size, DMA_TO_DEVICE);
3175
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003176 tx_desc = I40E_TX_DESC(tx_ring, i);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003177 tx_bi = first;
3178
3179 for (frag = &skb_shinfo(skb)->frags[0];; frag++) {
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003180 unsigned int max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
3181
Alexander Duycka5e9c572013-09-28 06:00:27 +00003182 if (dma_mapping_error(tx_ring->dev, dma))
3183 goto dma_error;
3184
3185 /* record length, and DMA address */
3186 dma_unmap_len_set(tx_bi, len, size);
3187 dma_unmap_addr_set(tx_bi, dma, dma);
3188
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003189 /* align size to end of page */
3190 max_data += -dma & (I40E_MAX_READ_REQ_SIZE - 1);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003191 tx_desc->buffer_addr = cpu_to_le64(dma);
3192
3193 while (unlikely(size > I40E_MAX_DATA_PER_TXD)) {
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003194 tx_desc->cmd_type_offset_bsz =
3195 build_ctob(td_cmd, td_offset,
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003196 max_data, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003197
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003198 tx_desc++;
3199 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003200 desc_count++;
3201
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003202 if (i == tx_ring->count) {
3203 tx_desc = I40E_TX_DESC(tx_ring, 0);
3204 i = 0;
3205 }
Alexander Duycka5e9c572013-09-28 06:00:27 +00003206
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003207 dma += max_data;
3208 size -= max_data;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003209
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003210 max_data = I40E_MAX_DATA_PER_TXD_ALIGNED;
Alexander Duycka5e9c572013-09-28 06:00:27 +00003211 tx_desc->buffer_addr = cpu_to_le64(dma);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003212 }
3213
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003214 if (likely(!data_len))
3215 break;
3216
Alexander Duycka5e9c572013-09-28 06:00:27 +00003217 tx_desc->cmd_type_offset_bsz = build_ctob(td_cmd, td_offset,
3218 size, td_tag);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003219
3220 tx_desc++;
3221 i++;
Anjali Singhai58044742015-09-25 18:26:13 -07003222 desc_count++;
3223
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003224 if (i == tx_ring->count) {
3225 tx_desc = I40E_TX_DESC(tx_ring, 0);
3226 i = 0;
3227 }
3228
Alexander Duycka5e9c572013-09-28 06:00:27 +00003229 size = skb_frag_size(frag);
3230 data_len -= size;
3231
3232 dma = skb_frag_dma_map(tx_ring->dev, frag, 0, size,
3233 DMA_TO_DEVICE);
3234
3235 tx_bi = &tx_ring->tx_bi[i];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003236 }
3237
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003238 netdev_tx_sent_queue(txring_txq(tx_ring), first->bytecount);
Alexander Duycka5e9c572013-09-28 06:00:27 +00003239
3240 i++;
3241 if (i == tx_ring->count)
3242 i = 0;
3243
3244 tx_ring->next_to_use = i;
3245
Eric Dumazet4567dc12014-10-07 13:30:23 -07003246 i40e_maybe_stop_tx(tx_ring, DESC_NEEDED);
Anjali Singhai58044742015-09-25 18:26:13 -07003247
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003248 /* write last descriptor with EOP bit */
3249 td_cmd |= I40E_TX_DESC_CMD_EOP;
3250
Jacob Kellera5340d92017-08-29 05:32:42 -04003251 /* We OR these values together to check both against 4 (WB_STRIDE)
3252 * below. This is safe since we don't re-use desc_count afterwards.
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003253 */
3254 desc_count |= ++tx_ring->packet_stride;
3255
Jacob Kellera5340d92017-08-29 05:32:42 -04003256 if (desc_count >= WB_STRIDE) {
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003257 /* write last descriptor with RS bit set */
3258 td_cmd |= I40E_TX_DESC_CMD_RS;
Anjali Singhai58044742015-09-25 18:26:13 -07003259 tx_ring->packet_stride = 0;
Anjali Singhai58044742015-09-25 18:26:13 -07003260 }
Anjali Singhai58044742015-09-25 18:26:13 -07003261
3262 tx_desc->cmd_type_offset_bsz =
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003263 build_ctob(td_cmd, td_offset, size, td_tag);
3264
3265 /* Force memory writes to complete before letting h/w know there
3266 * are new descriptors to fetch.
3267 *
3268 * We also use this memory barrier to make certain all of the
3269 * status bits have been updated before next_to_watch is written.
3270 */
3271 wmb();
3272
3273 /* set next_to_watch value indicating a packet is present */
3274 first->next_to_watch = tx_desc;
Anjali Singhai58044742015-09-25 18:26:13 -07003275
Alexander Duycka5e9c572013-09-28 06:00:27 +00003276 /* notify HW of packet */
Jacob Kellera5340d92017-08-29 05:32:42 -04003277 if (netif_xmit_stopped(txring_txq(tx_ring)) || !skb->xmit_more) {
Anjali Singhai58044742015-09-25 18:26:13 -07003278 writel(i, tx_ring->tail);
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003279
3280 /* we need this if more than one processor can write to our tail
3281 * at a time, it synchronizes IO on IA64/Altix systems
3282 */
3283 mmiowb();
Anjali Singhai58044742015-09-25 18:26:13 -07003284 }
Alexander Duyck1dc8b532016-10-11 15:26:54 -07003285
Jacob Keller69077572017-05-03 10:28:54 -07003286 return 0;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003287
3288dma_error:
Alexander Duycka5e9c572013-09-28 06:00:27 +00003289 dev_info(tx_ring->dev, "TX DMA map failed\n");
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003290
3291 /* clear dma mappings for failed tx_bi map */
3292 for (;;) {
3293 tx_bi = &tx_ring->tx_bi[i];
Alexander Duycka5e9c572013-09-28 06:00:27 +00003294 i40e_unmap_and_free_tx_resource(tx_ring, tx_bi);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003295 if (tx_bi == first)
3296 break;
3297 if (i == 0)
3298 i = tx_ring->count;
3299 i--;
3300 }
3301
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003302 tx_ring->next_to_use = i;
Jacob Keller69077572017-05-03 10:28:54 -07003303
3304 return -1;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003305}
3306
3307/**
Björn Töpel74608d12017-05-24 07:55:35 +02003308 * i40e_xmit_xdp_ring - transmits an XDP buffer to an XDP Tx ring
3309 * @xdp: data to transmit
3310 * @xdp_ring: XDP Tx ring
3311 **/
3312static int i40e_xmit_xdp_ring(struct xdp_buff *xdp,
3313 struct i40e_ring *xdp_ring)
3314{
3315 u32 size = xdp->data_end - xdp->data;
3316 u16 i = xdp_ring->next_to_use;
3317 struct i40e_tx_buffer *tx_bi;
3318 struct i40e_tx_desc *tx_desc;
3319 dma_addr_t dma;
3320
3321 if (!unlikely(I40E_DESC_UNUSED(xdp_ring))) {
3322 xdp_ring->tx_stats.tx_busy++;
3323 return I40E_XDP_CONSUMED;
3324 }
3325
3326 dma = dma_map_single(xdp_ring->dev, xdp->data, size, DMA_TO_DEVICE);
3327 if (dma_mapping_error(xdp_ring->dev, dma))
3328 return I40E_XDP_CONSUMED;
3329
3330 tx_bi = &xdp_ring->tx_bi[i];
3331 tx_bi->bytecount = size;
3332 tx_bi->gso_segs = 1;
3333 tx_bi->raw_buf = xdp->data;
3334
3335 /* record length, and DMA address */
3336 dma_unmap_len_set(tx_bi, len, size);
3337 dma_unmap_addr_set(tx_bi, dma, dma);
3338
3339 tx_desc = I40E_TX_DESC(xdp_ring, i);
3340 tx_desc->buffer_addr = cpu_to_le64(dma);
3341 tx_desc->cmd_type_offset_bsz = build_ctob(I40E_TX_DESC_CMD_ICRC
3342 | I40E_TXD_CMD,
3343 0, size, 0);
3344
3345 /* Make certain all of the status bits have been updated
3346 * before next_to_watch is written.
3347 */
3348 smp_wmb();
3349
3350 i++;
3351 if (i == xdp_ring->count)
3352 i = 0;
3353
3354 tx_bi->next_to_watch = tx_desc;
3355 xdp_ring->next_to_use = i;
3356
3357 return I40E_XDP_TX;
3358}
3359
3360/**
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003361 * i40e_xmit_frame_ring - Sends buffer on Tx ring
3362 * @skb: send buffer
3363 * @tx_ring: ring to send buffer on
3364 *
3365 * Returns NETDEV_TX_OK if sent, else an error code
3366 **/
3367static netdev_tx_t i40e_xmit_frame_ring(struct sk_buff *skb,
3368 struct i40e_ring *tx_ring)
3369{
3370 u64 cd_type_cmd_tso_mss = I40E_TX_DESC_DTYPE_CONTEXT;
3371 u32 cd_tunneling = 0, cd_l2tag2 = 0;
3372 struct i40e_tx_buffer *first;
3373 u32 td_offset = 0;
3374 u32 tx_flags = 0;
3375 __be16 protocol;
3376 u32 td_cmd = 0;
3377 u8 hdr_len = 0;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003378 int tso, count;
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003379 int tsyn;
Jesse Brandeburg6995b362015-08-28 17:55:54 -04003380
Jesse Brandeburgb74118f2015-10-26 19:44:30 -04003381 /* prefetch the data, we'll need it later */
3382 prefetch(skb->data);
3383
Scott Petersoned0980c2017-04-13 04:45:44 -04003384 i40e_trace(xmit_frame_ring, skb, tx_ring);
3385
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003386 count = i40e_xmit_descriptor_count(skb);
Alexander Duyck2d374902016-02-17 11:02:50 -08003387 if (i40e_chk_linearize(skb, count)) {
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003388 if (__skb_linearize(skb)) {
3389 dev_kfree_skb_any(skb);
3390 return NETDEV_TX_OK;
3391 }
Alexander Duyck5c4654d2016-02-19 12:17:08 -08003392 count = i40e_txd_use_count(skb->len);
Alexander Duyck2d374902016-02-17 11:02:50 -08003393 tx_ring->tx_stats.tx_linearize++;
3394 }
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003395
3396 /* need: 1 descriptor per page * PAGE_SIZE/I40E_MAX_DATA_PER_TXD,
3397 * + 1 desc for skb_head_len/I40E_MAX_DATA_PER_TXD,
3398 * + 4 desc gap to avoid the cache line where head is,
3399 * + 1 desc for context descriptor,
3400 * otherwise try next time
3401 */
3402 if (i40e_maybe_stop_tx(tx_ring, count + 4 + 1)) {
3403 tx_ring->tx_stats.tx_busy++;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003404 return NETDEV_TX_BUSY;
Alexander Duyck4ec441d2016-02-17 11:02:43 -08003405 }
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003406
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003407 /* record the location of the first descriptor for this packet */
3408 first = &tx_ring->tx_bi[tx_ring->next_to_use];
3409 first->skb = skb;
3410 first->bytecount = skb->len;
3411 first->gso_segs = 1;
3412
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003413 /* prepare the xmit flags */
3414 if (i40e_tx_prepare_vlan_flags(skb, tx_ring, &tx_flags))
3415 goto out_drop;
3416
3417 /* obtain protocol of skb */
Vlad Yasevich3d34dd02014-08-25 10:34:52 -04003418 protocol = vlan_get_protocol(skb);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003419
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003420 /* setup IPv4/IPv6 offloads */
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003421 if (protocol == htons(ETH_P_IP))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003422 tx_flags |= I40E_TX_FLAGS_IPV4;
Jesse Brandeburg0e2fe46c2013-11-28 06:39:29 +00003423 else if (protocol == htons(ETH_P_IPV6))
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003424 tx_flags |= I40E_TX_FLAGS_IPV6;
3425
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003426 tso = i40e_tso(first, &hdr_len, &cd_type_cmd_tso_mss);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003427
3428 if (tso < 0)
3429 goto out_drop;
3430 else if (tso)
3431 tx_flags |= I40E_TX_FLAGS_TSO;
3432
Alexander Duyck3bc67972016-02-17 11:02:56 -08003433 /* Always offload the checksum, since it's in the data descriptor */
3434 tso = i40e_tx_enable_csum(skb, &tx_flags, &td_cmd, &td_offset,
3435 tx_ring, &cd_tunneling);
3436 if (tso < 0)
3437 goto out_drop;
3438
Jacob Kellerbeb0dff2014-01-11 05:43:19 +00003439 tsyn = i40e_tsyn(tx_ring, skb, tx_flags, &cd_type_cmd_tso_mss);
3440
3441 if (tsyn)
3442 tx_flags |= I40E_TX_FLAGS_TSYN;
3443
Jakub Kicinski259afec2014-03-15 14:55:37 +00003444 skb_tx_timestamp(skb);
3445
Alexander Duyckb1941302013-09-28 06:00:32 +00003446 /* always enable CRC insertion offload */
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003447 td_cmd |= I40E_TX_DESC_CMD_ICRC;
3448
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003449 i40e_create_tx_ctx(tx_ring, cd_type_cmd_tso_mss,
3450 cd_tunneling, cd_l2tag2);
3451
3452 /* Add Flow Director ATR if it's enabled.
3453 *
3454 * NOTE: this must always be directly before the data descriptor.
3455 */
Alexander Duyck6b037cd2016-01-24 21:17:36 -08003456 i40e_atr(tx_ring, skb, tx_flags);
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003457
Jacob Keller69077572017-05-03 10:28:54 -07003458 if (i40e_tx_map(tx_ring, skb, first, tx_flags, hdr_len,
3459 td_cmd, td_offset))
3460 goto cleanup_tx_tstamp;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003461
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003462 return NETDEV_TX_OK;
3463
3464out_drop:
Scott Petersoned0980c2017-04-13 04:45:44 -04003465 i40e_trace(xmit_frame_ring_drop, first->skb, tx_ring);
Alexander Duyck52ea3e82016-11-28 16:05:59 -08003466 dev_kfree_skb_any(first->skb);
3467 first->skb = NULL;
Jacob Keller69077572017-05-03 10:28:54 -07003468cleanup_tx_tstamp:
3469 if (unlikely(tx_flags & I40E_TX_FLAGS_TSYN)) {
3470 struct i40e_pf *pf = i40e_netdev_to_pf(tx_ring->netdev);
3471
3472 dev_kfree_skb_any(pf->ptp_tx_skb);
3473 pf->ptp_tx_skb = NULL;
3474 clear_bit_unlock(__I40E_PTP_TX_IN_PROGRESS, pf->state);
3475 }
3476
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003477 return NETDEV_TX_OK;
3478}
3479
3480/**
3481 * i40e_lan_xmit_frame - Selects the correct VSI and Tx queue to send buffer
3482 * @skb: send buffer
3483 * @netdev: network interface device structure
3484 *
3485 * Returns NETDEV_TX_OK if sent, else an error code
3486 **/
3487netdev_tx_t i40e_lan_xmit_frame(struct sk_buff *skb, struct net_device *netdev)
3488{
3489 struct i40e_netdev_priv *np = netdev_priv(netdev);
3490 struct i40e_vsi *vsi = np->vsi;
Alexander Duyck9f65e152013-09-28 06:00:58 +00003491 struct i40e_ring *tx_ring = vsi->tx_rings[skb->queue_mapping];
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003492
3493 /* hardware can't handle really short frames, hardware padding works
3494 * beyond this point
3495 */
Alexander Duycka94d9e22014-12-03 08:17:39 -08003496 if (skb_put_padto(skb, I40E_MIN_TX_LEN))
3497 return NETDEV_TX_OK;
Jesse Brandeburgfd0a05c2013-09-11 08:39:51 +00003498
3499 return i40e_xmit_frame_ring(skb, tx_ring);
3500}