blob: cfa568902aac442e5f604d592866c29c67b106fa [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
58#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020059#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010060#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
Chris Wilsond501b1d2016-04-13 17:35:02 +010064#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000065#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020066#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010070#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010071#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070072
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_vma.h"
74
Zhi Wang0ad35fe2016-06-16 08:07:00 -040075#include "intel_gvt.h"
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* General customization:
78 */
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
Daniel Vettera0242b02017-04-18 11:18:16 +020082#define DRIVER_DATE "20170418"
83#define DRIVER_TIMESTAMP 1492507096
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Rob Clarke2c719b2014-12-15 13:56:32 -050085/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
86 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
87 * which may not necessarily be a user visible problem. This will either
88 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
89 * enable distros and users to tailor their preferred amount of i915 abrt
90 * spam.
91 */
92#define I915_STATE_WARN(condition, format...) ({ \
93 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020094 if (unlikely(__ret_warn_on)) \
95 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050096 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 unlikely(__ret_warn_on); \
98})
99
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200100#define I915_STATE_WARN_ON(x) \
101 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200102
Imre Deak4fec15d2016-03-16 13:39:08 +0200103bool __i915_inject_load_failure(const char *func, int line);
104#define i915_inject_load_failure() \
105 __i915_inject_load_failure(__func__, __LINE__)
106
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530107typedef struct {
108 uint32_t val;
109} uint_fixed_16_16_t;
110
111#define FP_16_16_MAX ({ \
112 uint_fixed_16_16_t fp; \
113 fp.val = UINT_MAX; \
114 fp; \
115})
116
117static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
118{
119 uint_fixed_16_16_t fp;
120
121 WARN_ON(val >> 16);
122
123 fp.val = val << 16;
124 return fp;
125}
126
127static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
128{
129 return DIV_ROUND_UP(fp.val, 1 << 16);
130}
131
132static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
133{
134 return fp.val >> 16;
135}
136
137static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
138 uint_fixed_16_16_t min2)
139{
140 uint_fixed_16_16_t min;
141
142 min.val = min(min1.val, min2.val);
143 return min;
144}
145
146static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
147 uint_fixed_16_16_t max2)
148{
149 uint_fixed_16_16_t max;
150
151 max.val = max(max1.val, max2.val);
152 return max;
153}
154
155static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
156 uint32_t d)
157{
158 uint_fixed_16_16_t fp, res;
159
160 fp = u32_to_fixed_16_16(val);
161 res.val = DIV_ROUND_UP(fp.val, d);
162 return res;
163}
164
165static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
166 uint32_t d)
167{
168 uint_fixed_16_16_t res;
169 uint64_t interm_val;
170
171 interm_val = (uint64_t)val << 16;
172 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
173 WARN_ON(interm_val >> 32);
174 res.val = (uint32_t) interm_val;
175
176 return res;
177}
178
179static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
180 uint_fixed_16_16_t mul)
181{
182 uint64_t intermediate_val;
183 uint_fixed_16_16_t fp;
184
185 intermediate_val = (uint64_t) val * mul.val;
186 WARN_ON(intermediate_val >> 32);
187 fp.val = (uint32_t) intermediate_val;
188 return fp;
189}
190
Jani Nikula42a8ca42015-08-27 16:23:30 +0300191static inline const char *yesno(bool v)
192{
193 return v ? "yes" : "no";
194}
195
Jani Nikula87ad3212016-01-14 12:53:34 +0200196static inline const char *onoff(bool v)
197{
198 return v ? "on" : "off";
199}
200
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000201static inline const char *enableddisabled(bool v)
202{
203 return v ? "enabled" : "disabled";
204}
205
Jesse Barnes317c35d2008-08-25 15:11:06 -0700206enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200207 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700208 PIPE_A = 0,
209 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800210 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200211 _PIPE_EDP,
212 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700213};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800214#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700215
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200216enum transcoder {
217 TRANSCODER_A = 0,
218 TRANSCODER_B,
219 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200220 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200221 TRANSCODER_DSI_A,
222 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200223 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200224};
Jani Nikulada205632016-03-15 21:51:10 +0200225
226static inline const char *transcoder_name(enum transcoder transcoder)
227{
228 switch (transcoder) {
229 case TRANSCODER_A:
230 return "A";
231 case TRANSCODER_B:
232 return "B";
233 case TRANSCODER_C:
234 return "C";
235 case TRANSCODER_EDP:
236 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200237 case TRANSCODER_DSI_A:
238 return "DSI A";
239 case TRANSCODER_DSI_C:
240 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200241 default:
242 return "<invalid>";
243 }
244}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200245
Jani Nikula4d1de972016-03-18 17:05:42 +0200246static inline bool transcoder_is_dsi(enum transcoder transcoder)
247{
248 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
249}
250
Damien Lespiau84139d12014-03-28 00:18:32 +0530251/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200252 * Global legacy plane identifier. Valid only for primary/sprite
253 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530254 */
Jesse Barnes80824002009-09-10 15:28:06 -0700255enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200256 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700257 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800258 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700259};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800260#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800261
Ville Syrjälä580503c2016-10-31 22:37:00 +0200262#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300263
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200264/*
265 * Per-pipe plane identifier.
266 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
267 * number of planes per CRTC. Not all platforms really have this many planes,
268 * which means some arrays of size I915_MAX_PLANES may have unused entries
269 * between the topmost sprite plane and the cursor plane.
270 *
271 * This is expected to be passed to various register macros
272 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
273 */
274enum plane_id {
275 PLANE_PRIMARY,
276 PLANE_SPRITE0,
277 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200278 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200279 PLANE_CURSOR,
280 I915_MAX_PLANES,
281};
282
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200283#define for_each_plane_id_on_crtc(__crtc, __p) \
284 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
285 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
286
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300287enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700288 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300289 PORT_A = 0,
290 PORT_B,
291 PORT_C,
292 PORT_D,
293 PORT_E,
294 I915_MAX_PORTS
295};
296#define port_name(p) ((p) + 'A')
297
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300298#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800299
300enum dpio_channel {
301 DPIO_CH0,
302 DPIO_CH1
303};
304
305enum dpio_phy {
306 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200307 DPIO_PHY1,
308 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800309};
310
Paulo Zanonib97186f2013-05-03 12:15:36 -0300311enum intel_display_power_domain {
312 POWER_DOMAIN_PIPE_A,
313 POWER_DOMAIN_PIPE_B,
314 POWER_DOMAIN_PIPE_C,
315 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
316 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
317 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
318 POWER_DOMAIN_TRANSCODER_A,
319 POWER_DOMAIN_TRANSCODER_B,
320 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300321 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200322 POWER_DOMAIN_TRANSCODER_DSI_A,
323 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100324 POWER_DOMAIN_PORT_DDI_A_LANES,
325 POWER_DOMAIN_PORT_DDI_B_LANES,
326 POWER_DOMAIN_PORT_DDI_C_LANES,
327 POWER_DOMAIN_PORT_DDI_D_LANES,
328 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200329 POWER_DOMAIN_PORT_DDI_A_IO,
330 POWER_DOMAIN_PORT_DDI_B_IO,
331 POWER_DOMAIN_PORT_DDI_C_IO,
332 POWER_DOMAIN_PORT_DDI_D_IO,
333 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200334 POWER_DOMAIN_PORT_DSI,
335 POWER_DOMAIN_PORT_CRT,
336 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300337 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200338 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300339 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000340 POWER_DOMAIN_AUX_A,
341 POWER_DOMAIN_AUX_B,
342 POWER_DOMAIN_AUX_C,
343 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100344 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100345 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300346 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300347
348 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300349};
350
351#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
352#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
353 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300354#define POWER_DOMAIN_TRANSCODER(tran) \
355 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
356 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300357
Egbert Eich1d843f92013-02-25 12:06:49 -0500358enum hpd_pin {
359 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500360 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
361 HPD_CRT,
362 HPD_SDVO_B,
363 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700364 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500365 HPD_PORT_B,
366 HPD_PORT_C,
367 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800368 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500369 HPD_NUM_PINS
370};
371
Jani Nikulac91711f2015-05-28 15:43:48 +0300372#define for_each_hpd_pin(__pin) \
373 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
374
Lyude317eaa92017-02-03 21:18:25 -0500375#define HPD_STORM_DEFAULT_THRESHOLD 5
376
Jani Nikula5fcece82015-05-27 15:03:42 +0300377struct i915_hotplug {
378 struct work_struct hotplug_work;
379
380 struct {
381 unsigned long last_jiffies;
382 int count;
383 enum {
384 HPD_ENABLED = 0,
385 HPD_DISABLED = 1,
386 HPD_MARK_DISABLED = 2
387 } state;
388 } stats[HPD_NUM_PINS];
389 u32 event_bits;
390 struct delayed_work reenable_work;
391
392 struct intel_digital_port *irq_port[I915_MAX_PORTS];
393 u32 long_port_mask;
394 u32 short_port_mask;
395 struct work_struct dig_port_work;
396
Lyude19625e82016-06-21 17:03:44 -0400397 struct work_struct poll_init_work;
398 bool poll_enabled;
399
Lyude317eaa92017-02-03 21:18:25 -0500400 unsigned int hpd_storm_threshold;
401
Jani Nikula5fcece82015-05-27 15:03:42 +0300402 /*
403 * if we get a HPD irq from DP and a HPD irq from non-DP
404 * the non-DP HPD could block the workqueue on a mode config
405 * mutex getting, that userspace may have taken. However
406 * userspace is waiting on the DP workqueue to run which is
407 * blocked behind the non-DP one.
408 */
409 struct workqueue_struct *dp_wq;
410};
411
Chris Wilson2a2d5482012-12-03 11:49:06 +0000412#define I915_GEM_GPU_DOMAINS \
413 (I915_GEM_DOMAIN_RENDER | \
414 I915_GEM_DOMAIN_SAMPLER | \
415 I915_GEM_DOMAIN_COMMAND | \
416 I915_GEM_DOMAIN_INSTRUCTION | \
417 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700418
Damien Lespiau055e3932014-08-18 13:49:10 +0100419#define for_each_pipe(__dev_priv, __p) \
420 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200421#define for_each_pipe_masked(__dev_priv, __p, __mask) \
422 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
423 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700424#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000425 for ((__p) = 0; \
426 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
427 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000428#define for_each_sprite(__dev_priv, __p, __s) \
429 for ((__s) = 0; \
430 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
431 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800432
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200433#define for_each_port_masked(__port, __ports_mask) \
434 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
435 for_each_if ((__ports_mask) & (1 << (__port)))
436
Damien Lespiaud79b8142014-05-13 23:32:23 +0100437#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100438 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100439
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300440#define for_each_intel_plane(dev, intel_plane) \
441 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100442 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300443 base.head)
444
Matt Roperc107acf2016-05-12 07:06:01 -0700445#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100446 list_for_each_entry(intel_plane, \
447 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700448 base.head) \
449 for_each_if ((plane_mask) & \
450 (1 << drm_plane_index(&intel_plane->base)))
451
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300452#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
453 list_for_each_entry(intel_plane, \
454 &(dev)->mode_config.plane_list, \
455 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200456 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300457
Chris Wilson91c8a322016-07-05 10:40:23 +0100458#define for_each_intel_crtc(dev, intel_crtc) \
459 list_for_each_entry(intel_crtc, \
460 &(dev)->mode_config.crtc_list, \
461 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100462
Chris Wilson91c8a322016-07-05 10:40:23 +0100463#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
464 list_for_each_entry(intel_crtc, \
465 &(dev)->mode_config.crtc_list, \
466 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700467 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
468
Damien Lespiaub2784e12014-08-05 11:29:37 +0100469#define for_each_intel_encoder(dev, intel_encoder) \
470 list_for_each_entry(intel_encoder, \
471 &(dev)->mode_config.encoder_list, \
472 base.head)
473
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100474#define for_each_intel_connector_iter(intel_connector, iter) \
475 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
476
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200477#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
478 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200479 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200480
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800481#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
482 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200483 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800484
Borun Fub04c5bd2014-07-12 10:02:27 +0530485#define for_each_power_domain(domain, mask) \
486 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200487 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530488
Imre Deak75ccb2e2017-02-17 17:39:43 +0200489#define for_each_power_well(__dev_priv, __power_well) \
490 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
491 (__power_well) - (__dev_priv)->power_domains.power_wells < \
492 (__dev_priv)->power_domains.power_well_count; \
493 (__power_well)++)
494
495#define for_each_power_well_rev(__dev_priv, __power_well) \
496 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
497 (__dev_priv)->power_domains.power_well_count - 1; \
498 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
499 (__power_well)--)
500
501#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
502 for_each_power_well(__dev_priv, __power_well) \
503 for_each_if ((__power_well)->domains & (__domain_mask))
504
505#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
506 for_each_power_well_rev(__dev_priv, __power_well) \
507 for_each_if ((__power_well)->domains & (__domain_mask))
508
Ville Syrjäläff32c542017-03-02 19:14:57 +0200509#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
510 for ((__i) = 0; \
511 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
512 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
513 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
514 (__i)++) \
515 for_each_if (plane_state)
516
Daniel Vettere7b903d2013-06-05 13:34:14 +0200517struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100518struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100519struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200520
Chris Wilsona6f766f2015-04-27 13:41:20 +0100521struct drm_i915_file_private {
522 struct drm_i915_private *dev_priv;
523 struct drm_file *file;
524
525 struct {
526 spinlock_t lock;
527 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100528/* 20ms is a fairly arbitrary limit (greater than the average frame time)
529 * chosen to prevent the CPU getting more than a frame ahead of the GPU
530 * (when using lax throttling for the frontbuffer). We also use it to
531 * offer free GPU waitboosts for severely congested workloads.
532 */
533#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100534 } mm;
535 struct idr context_idr;
536
Chris Wilson2e1b8732015-04-27 13:41:22 +0100537 struct intel_rps_client {
538 struct list_head link;
539 unsigned boosts;
540 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100541
Chris Wilsonc80ff162016-07-27 09:07:27 +0100542 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200543
544/* Client can have a maximum of 3 contexts banned before
545 * it is denied of creating new contexts. As one context
546 * ban needs 4 consecutive hangs, and more if there is
547 * progress in between, this is a last resort stop gap measure
548 * to limit the badly behaving clients access to gpu.
549 */
550#define I915_MAX_CLIENT_CONTEXT_BANS 3
551 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100552};
553
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100554/* Used by dp and fdi links */
555struct intel_link_m_n {
556 uint32_t tu;
557 uint32_t gmch_m;
558 uint32_t gmch_n;
559 uint32_t link_m;
560 uint32_t link_n;
561};
562
563void intel_link_compute_m_n(int bpp, int nlanes,
564 int pixel_clock, int link_clock,
565 struct intel_link_m_n *m_n);
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567/* Interface history:
568 *
569 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100570 * 1.2: Add Power Management
571 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100572 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000573 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000574 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
575 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 */
577#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000578#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579#define DRIVER_PATCHLEVEL 0
580
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700581struct opregion_header;
582struct opregion_acpi;
583struct opregion_swsci;
584struct opregion_asle;
585
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100586struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000587 struct opregion_header *header;
588 struct opregion_acpi *acpi;
589 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300590 u32 swsci_gbda_sub_functions;
591 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000592 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200593 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200594 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200595 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000596 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200597 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100598};
Chris Wilson44834a62010-08-19 16:09:23 +0100599#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100600
Chris Wilson6ef3d422010-08-04 20:26:07 +0100601struct intel_overlay;
602struct intel_overlay_error_state;
603
yakui_zhao9b9d1722009-05-31 17:17:17 +0800604struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100605 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800606 u8 dvo_port;
607 u8 slave_addr;
608 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100609 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400610 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800611};
612
Jani Nikula7bd688c2013-11-08 16:48:56 +0200613struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200614struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100615struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200616struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000617struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100618struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200619struct intel_limit;
620struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200621struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100622
Jesse Barnese70236a2009-09-21 10:42:27 -0700623struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200624 void (*get_cdclk)(struct drm_i915_private *dev_priv,
625 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200626 void (*set_cdclk)(struct drm_i915_private *dev_priv,
627 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200628 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100629 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800630 int (*compute_intermediate_wm)(struct drm_device *dev,
631 struct intel_crtc *intel_crtc,
632 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100633 void (*initial_watermarks)(struct intel_atomic_state *state,
634 struct intel_crtc_state *cstate);
635 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
636 struct intel_crtc_state *cstate);
637 void (*optimize_watermarks)(struct intel_atomic_state *state,
638 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700639 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200640 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200641 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100642 /* Returns the active state of the crtc, and if the crtc is active,
643 * fills out the pipe-config with the hw state. */
644 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200645 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000646 void (*get_initial_plane_config)(struct intel_crtc *,
647 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200648 int (*crtc_compute_clock)(struct intel_crtc *crtc,
649 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200650 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
651 struct drm_atomic_state *old_state);
652 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
653 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200654 void (*update_crtcs)(struct drm_atomic_state *state,
655 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200656 void (*audio_codec_enable)(struct drm_connector *connector,
657 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300658 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200659 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200660 void (*fdi_link_train)(struct intel_crtc *crtc,
661 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200662 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200663 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
664 struct drm_framebuffer *fb,
665 struct drm_i915_gem_object *obj,
666 struct drm_i915_gem_request *req,
667 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100668 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700669 /* clock updates for mode set */
670 /* cursor updates */
671 /* render clock increase/decrease */
672 /* display clock increase/decrease */
673 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000674
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200675 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
676 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700677};
678
Mika Kuoppala48c10262015-01-16 11:34:41 +0200679enum forcewake_domain_id {
680 FW_DOMAIN_ID_RENDER = 0,
681 FW_DOMAIN_ID_BLITTER,
682 FW_DOMAIN_ID_MEDIA,
683
684 FW_DOMAIN_ID_COUNT
685};
686
687enum forcewake_domains {
Chris Wilsond2dc94b2017-03-23 10:19:41 +0000688 FORCEWAKE_RENDER = BIT(FW_DOMAIN_ID_RENDER),
689 FORCEWAKE_BLITTER = BIT(FW_DOMAIN_ID_BLITTER),
690 FORCEWAKE_MEDIA = BIT(FW_DOMAIN_ID_MEDIA),
Mika Kuoppala48c10262015-01-16 11:34:41 +0200691 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
692 FORCEWAKE_BLITTER |
693 FORCEWAKE_MEDIA)
694};
695
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100696#define FW_REG_READ (1)
697#define FW_REG_WRITE (2)
698
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530699enum decoupled_power_domain {
700 GEN9_DECOUPLED_PD_BLITTER = 0,
701 GEN9_DECOUPLED_PD_RENDER,
702 GEN9_DECOUPLED_PD_MEDIA,
703 GEN9_DECOUPLED_PD_ALL
704};
705
706enum decoupled_ops {
707 GEN9_DECOUPLED_OP_WRITE = 0,
708 GEN9_DECOUPLED_OP_READ
709};
710
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100711enum forcewake_domains
712intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
713 i915_reg_t reg, unsigned int op);
714
Chris Wilson907b28c2013-07-19 20:36:52 +0100715struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530716 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Chris Wilson577ac4b2017-03-23 10:19:38 +0000717 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530718 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Chris Wilson577ac4b2017-03-23 10:19:38 +0000719 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700720
Chris Wilson577ac4b2017-03-23 10:19:38 +0000721 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv,
722 i915_reg_t r, bool trace);
723 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv,
724 i915_reg_t r, bool trace);
725 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv,
726 i915_reg_t r, bool trace);
727 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv,
728 i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700729
Chris Wilson577ac4b2017-03-23 10:19:38 +0000730 void (*mmio_writeb)(struct drm_i915_private *dev_priv,
731 i915_reg_t r, uint8_t val, bool trace);
732 void (*mmio_writew)(struct drm_i915_private *dev_priv,
733 i915_reg_t r, uint16_t val, bool trace);
734 void (*mmio_writel)(struct drm_i915_private *dev_priv,
735 i915_reg_t r, uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300736};
737
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100738struct intel_forcewake_range {
739 u32 start;
740 u32 end;
741
742 enum forcewake_domains domains;
743};
744
Chris Wilson907b28c2013-07-19 20:36:52 +0100745struct intel_uncore {
746 spinlock_t lock; /** lock is also taken in irq contexts. */
747
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100748 const struct intel_forcewake_range *fw_domains_table;
749 unsigned int fw_domains_table_entries;
750
Hans de Goede264ec1a2017-02-10 11:28:02 +0100751 struct notifier_block pmic_bus_access_nb;
Chris Wilson907b28c2013-07-19 20:36:52 +0100752 struct intel_uncore_funcs funcs;
753
754 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100755
Mika Kuoppala48c10262015-01-16 11:34:41 +0200756 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100757 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100758
Chris Wilson6e3955a2017-03-23 10:19:43 +0000759 u32 fw_set;
760 u32 fw_clear;
761 u32 fw_reset;
762
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200763 struct intel_uncore_forcewake_domain {
Mika Kuoppala48c10262015-01-16 11:34:41 +0200764 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100765 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200766 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100767 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200768 i915_reg_t reg_set;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200769 i915_reg_t reg_ack;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200770 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200771
772 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100773};
774
Chris Wilsond2dc94b2017-03-23 10:19:41 +0000775#define __mask_next_bit(mask) ({ \
776 int __idx = ffs(mask) - 1; \
777 mask &= ~BIT(__idx); \
778 __idx; \
779})
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200780
Chris Wilsond2dc94b2017-03-23 10:19:41 +0000781/* Iterate over initialised fw domains */
782#define for_each_fw_domain_masked(domain__, mask__, dev_priv__, tmp__) \
783 for (tmp__ = (mask__); \
784 tmp__ ? (domain__ = &(dev_priv__)->uncore.fw_domain[__mask_next_bit(tmp__)]), 1 : 0;)
785
786#define for_each_fw_domain(domain__, dev_priv__, tmp__) \
787 for_each_fw_domain_masked(domain__, (dev_priv__)->uncore.fw_domains, dev_priv__, tmp__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200788
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200789#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
790#define CSR_VERSION_MAJOR(version) ((version) >> 16)
791#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
792
Daniel Vettereb805622015-05-04 14:58:44 +0200793struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200794 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200795 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530796 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200797 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200798 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200799 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200800 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200801 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200802 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200803 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200804};
805
Joonas Lahtinen604db652016-10-05 13:50:16 +0300806#define DEV_INFO_FOR_EACH_FLAG(func) \
807 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200808 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200809 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300810 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200811 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800812 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300813 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300814 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800815 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300816 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300817 func(has_fbc); \
818 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800819 func(has_full_ppgtt); \
820 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300821 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300822 func(has_gmch_display); \
823 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300824 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300825 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300826 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300827 func(has_logical_ring_contexts); \
828 func(has_overlay); \
829 func(has_pipe_cxsr); \
830 func(has_pooled_eu); \
831 func(has_psr); \
832 func(has_rc6); \
833 func(has_rc6p); \
834 func(has_resource_streamer); \
835 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300836 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000837 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300838 func(cursor_needs_physical); \
839 func(hws_needs_physical); \
840 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800841 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200842
Imre Deak915490d2016-08-31 19:13:01 +0300843struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300844 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300845 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300846 u8 eu_total;
847 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300848 u8 min_eu_in_pool;
849 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
850 u8 subslice_7eu[3];
851 u8 has_slice_pg:1;
852 u8 has_subslice_pg:1;
853 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300854};
855
Imre Deak57ec1712016-08-31 19:13:05 +0300856static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
857{
858 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
859}
860
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200861/* Keep in gen based order, and chronological order within a gen */
862enum intel_platform {
863 INTEL_PLATFORM_UNINITIALIZED = 0,
864 INTEL_I830,
865 INTEL_I845G,
866 INTEL_I85X,
867 INTEL_I865G,
868 INTEL_I915G,
869 INTEL_I915GM,
870 INTEL_I945G,
871 INTEL_I945GM,
872 INTEL_G33,
873 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200874 INTEL_I965G,
875 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200876 INTEL_G45,
877 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200878 INTEL_IRONLAKE,
879 INTEL_SANDYBRIDGE,
880 INTEL_IVYBRIDGE,
881 INTEL_VALLEYVIEW,
882 INTEL_HASWELL,
883 INTEL_BROADWELL,
884 INTEL_CHERRYVIEW,
885 INTEL_SKYLAKE,
886 INTEL_BROXTON,
887 INTEL_KABYLAKE,
888 INTEL_GEMINILAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200889 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200890};
891
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500892struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200893 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100894 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100895 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000896 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530897 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100898 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100899 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200900 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700901 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100902 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300903#define DEFINE_FLAG(name) u8 name:1
904 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
905#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530906 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200907 /* Register offsets for the various display pipes and transcoders */
908 int pipe_offsets[I915_MAX_TRANSCODERS];
909 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200910 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300911 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600912
913 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300914 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000915
916 struct color_luts {
917 u16 degamma_lut_size;
918 u16 gamma_lut_size;
919 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500920};
921
Chris Wilson2bd160a2016-08-15 10:48:45 +0100922struct intel_display_error_state;
923
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000924struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100925 struct kref ref;
926 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100927 struct timeval boottime;
928 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100929
Chris Wilson9f267eb2016-10-12 10:05:19 +0100930 struct drm_i915_private *i915;
931
Chris Wilson2bd160a2016-08-15 10:48:45 +0100932 char error_msg[128];
933 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000934 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000935 bool wakelock;
936 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100937 int iommu;
938 u32 reset_count;
939 u32 suspend_count;
940 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000941 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100942
943 /* Generic register state */
944 u32 eir;
945 u32 pgtbl_er;
946 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000947 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100948 u32 ccid;
949 u32 derrmr;
950 u32 forcewake;
951 u32 error; /* gen6+ */
952 u32 err_int; /* gen7 */
953 u32 fault_data0; /* gen8, gen9 */
954 u32 fault_data1; /* gen8, gen9 */
955 u32 done_reg;
956 u32 gac_eco;
957 u32 gam_ecochk;
958 u32 gab_ctl;
959 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300960
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000961 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100962 u64 fence[I915_MAX_NUM_FENCES];
963 struct intel_overlay_error_state *overlay;
964 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100965 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530966 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100967
968 struct drm_i915_error_engine {
969 int engine_id;
970 /* Software tracked state */
971 bool waiting;
972 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200973 unsigned long hangcheck_timestamp;
974 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100975 enum intel_engine_hangcheck_action hangcheck_action;
976 struct i915_address_space *vm;
977 int num_requests;
978
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100979 /* position of active request inside the ring */
980 u32 rq_head, rq_post, rq_tail;
981
Chris Wilson2bd160a2016-08-15 10:48:45 +0100982 /* our own tracking of ring head and tail */
983 u32 cpu_ring_head;
984 u32 cpu_ring_tail;
985
986 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100987
988 /* Register state */
989 u32 start;
990 u32 tail;
991 u32 head;
992 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100993 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100994 u32 hws;
995 u32 ipeir;
996 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100997 u32 bbstate;
998 u32 instpm;
999 u32 instps;
1000 u32 seqno;
1001 u64 bbaddr;
1002 u64 acthd;
1003 u32 fault_reg;
1004 u64 faddr;
1005 u32 rc_psmi; /* sleep state */
1006 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +03001007 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001008
Chris Wilson4fa60532017-01-29 09:24:33 +00001009 struct drm_i915_error_context {
1010 char comm[TASK_COMM_LEN];
1011 pid_t pid;
1012 u32 handle;
1013 u32 hw_id;
1014 int ban_score;
1015 int active;
1016 int guilty;
1017 } context;
1018
Chris Wilson2bd160a2016-08-15 10:48:45 +01001019 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +01001020 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +01001021 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +01001022 int page_count;
1023 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001024 u32 *pages[0];
1025 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1026
Chris Wilsonb0fd47a2017-04-15 10:39:02 +01001027 struct drm_i915_error_object **user_bo;
1028 long user_bo_count;
1029
Chris Wilson2bd160a2016-08-15 10:48:45 +01001030 struct drm_i915_error_object *wa_ctx;
1031
1032 struct drm_i915_error_request {
1033 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001034 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +01001035 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +02001036 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001037 u32 seqno;
1038 u32 head;
1039 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +01001040 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +01001041
1042 struct drm_i915_error_waiter {
1043 char comm[TASK_COMM_LEN];
1044 pid_t pid;
1045 u32 seqno;
1046 } *waiters;
1047
1048 struct {
1049 u32 gfx_mode;
1050 union {
1051 u64 pdp[4];
1052 u32 pp_dir_base;
1053 };
1054 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001055 } engine[I915_NUM_ENGINES];
1056
1057 struct drm_i915_error_buffer {
1058 u32 size;
1059 u32 name;
1060 u32 rseqno[I915_NUM_ENGINES], wseqno;
1061 u64 gtt_offset;
1062 u32 read_domains;
1063 u32 write_domain;
1064 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1065 u32 tiling:2;
1066 u32 dirty:1;
1067 u32 purgeable:1;
1068 u32 userptr:1;
1069 s32 engine:4;
1070 u32 cache_level:3;
1071 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1072 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1073 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1074};
1075
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001076enum i915_cache_level {
1077 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001078 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1079 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1080 caches, eg sampler/render caches, and the
1081 large Last-Level-Cache. LLC is coherent with
1082 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001083 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001084};
1085
Chris Wilson85fd4f52016-12-05 14:29:36 +00001086#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1087
Paulo Zanonia4001f12015-02-13 17:23:44 -02001088enum fb_op_origin {
1089 ORIGIN_GTT,
1090 ORIGIN_CPU,
1091 ORIGIN_CS,
1092 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001093 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001094};
1095
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001096struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001097 /* This is always the inner lock when overlapping with struct_mutex and
1098 * it's the outer lock when overlapping with stolen_lock. */
1099 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001100 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001101 unsigned int possible_framebuffer_bits;
1102 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001103 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001104 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001105
Ben Widawskyc4213882014-06-19 12:06:10 -07001106 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001107 struct drm_mm_node *compressed_llb;
1108
Rodrigo Vivida46f932014-08-01 02:04:45 -07001109 bool false_color;
1110
Paulo Zanonid029bca2015-10-15 10:44:46 -03001111 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001112 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001113
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001114 bool underrun_detected;
1115 struct work_struct underrun_work;
1116
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001117 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001118 struct i915_vma *vma;
1119
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001120 struct {
1121 unsigned int mode_flags;
1122 uint32_t hsw_bdw_pixel_rate;
1123 } crtc;
1124
1125 struct {
1126 unsigned int rotation;
1127 int src_w;
1128 int src_h;
1129 bool visible;
1130 } plane;
1131
1132 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001133 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001134 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001135 } fb;
1136 } state_cache;
1137
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001138 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001139 struct i915_vma *vma;
1140
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001141 struct {
1142 enum pipe pipe;
1143 enum plane plane;
1144 unsigned int fence_y_offset;
1145 } crtc;
1146
1147 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001148 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001149 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001150 } fb;
1151
1152 int cfb_size;
1153 } params;
1154
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001155 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001156 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001157 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001158 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001159 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001160
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001161 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001162};
1163
Chris Wilsonfe88d122016-12-31 11:20:12 +00001164/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301165 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1166 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1167 * parsing for same resolution.
1168 */
1169enum drrs_refresh_rate_type {
1170 DRRS_HIGH_RR,
1171 DRRS_LOW_RR,
1172 DRRS_MAX_RR, /* RR count */
1173};
1174
1175enum drrs_support_type {
1176 DRRS_NOT_SUPPORTED = 0,
1177 STATIC_DRRS_SUPPORT = 1,
1178 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301179};
1180
Daniel Vetter2807cf62014-07-11 10:30:11 -07001181struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301182struct i915_drrs {
1183 struct mutex mutex;
1184 struct delayed_work work;
1185 struct intel_dp *dp;
1186 unsigned busy_frontbuffer_bits;
1187 enum drrs_refresh_rate_type refresh_rate_type;
1188 enum drrs_support_type type;
1189};
1190
Rodrigo Vivia031d702013-10-03 16:15:06 -03001191struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001192 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001193 bool sink_support;
1194 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001195 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001196 bool active;
1197 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001198 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301199 bool psr2_support;
1200 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001201 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301202 bool y_cord_support;
1203 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301204 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001205};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001206
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001207enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001208 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001209 PCH_IBX, /* Ibexpeak PCH */
1210 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001211 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301212 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001213 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001214 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001215};
1216
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001217enum intel_sbi_destination {
1218 SBI_ICLK,
1219 SBI_MPHY,
1220};
1221
Jesse Barnesb690e962010-07-19 13:53:12 -07001222#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001223#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001224#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001225#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001226#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001227#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001228
Dave Airlie8be48d92010-03-30 05:34:14 +00001229struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001230struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001231
Daniel Vetterc2b91522012-02-14 22:37:19 +01001232struct intel_gmbus {
1233 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001234#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001235 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001236 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001237 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001238 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001239 struct drm_i915_private *dev_priv;
1240};
1241
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001242struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001243 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001244 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001245 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001246 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001247 u32 saveSWF0[16];
1248 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001249 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001250 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001251 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001252 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001253};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001254
Imre Deakddeea5b2014-05-05 15:19:56 +03001255struct vlv_s0ix_state {
1256 /* GAM */
1257 u32 wr_watermark;
1258 u32 gfx_prio_ctrl;
1259 u32 arb_mode;
1260 u32 gfx_pend_tlb0;
1261 u32 gfx_pend_tlb1;
1262 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1263 u32 media_max_req_count;
1264 u32 gfx_max_req_count;
1265 u32 render_hwsp;
1266 u32 ecochk;
1267 u32 bsd_hwsp;
1268 u32 blt_hwsp;
1269 u32 tlb_rd_addr;
1270
1271 /* MBC */
1272 u32 g3dctl;
1273 u32 gsckgctl;
1274 u32 mbctl;
1275
1276 /* GCP */
1277 u32 ucgctl1;
1278 u32 ucgctl3;
1279 u32 rcgctl1;
1280 u32 rcgctl2;
1281 u32 rstctl;
1282 u32 misccpctl;
1283
1284 /* GPM */
1285 u32 gfxpause;
1286 u32 rpdeuhwtc;
1287 u32 rpdeuc;
1288 u32 ecobus;
1289 u32 pwrdwnupctl;
1290 u32 rp_down_timeout;
1291 u32 rp_deucsw;
1292 u32 rcubmabdtmr;
1293 u32 rcedata;
1294 u32 spare2gh;
1295
1296 /* Display 1 CZ domain */
1297 u32 gt_imr;
1298 u32 gt_ier;
1299 u32 pm_imr;
1300 u32 pm_ier;
1301 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1302
1303 /* GT SA CZ domain */
1304 u32 tilectl;
1305 u32 gt_fifoctl;
1306 u32 gtlc_wake_ctrl;
1307 u32 gtlc_survive;
1308 u32 pmwgicz;
1309
1310 /* Display 2 CZ domain */
1311 u32 gu_ctl0;
1312 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001313 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001314 u32 clock_gate_dis2;
1315};
1316
Chris Wilsonbf225f22014-07-10 20:31:18 +01001317struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001318 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001319 u32 render_c0;
1320 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001321};
1322
Daniel Vetterc85aa882012-11-02 19:55:03 +01001323struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001324 /*
1325 * work, interrupts_enabled and pm_iir are protected by
1326 * dev_priv->irq_lock
1327 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001328 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001329 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001330 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001331
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001332 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301333 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301334
Ben Widawskyb39fb292014-03-19 18:31:11 -07001335 /* Frequencies are stored in potentially platform dependent multiples.
1336 * In other words, *_freq needs to be multiplied by X to be interesting.
1337 * Soft limits are those which are used for the dynamic reclocking done
1338 * by the driver (raise frequencies under heavy loads, and lower for
1339 * lighter loads). Hard limits are those imposed by the hardware.
1340 *
1341 * A distinction is made for overclocking, which is never enabled by
1342 * default, and is considered to be above the hard limit if it's
1343 * possible at all.
1344 */
1345 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1346 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1347 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1348 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1349 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001350 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001351 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001352 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1353 u8 rp1_freq; /* "less than" RP0 power/freqency */
1354 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001355 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001356
Chris Wilson8fb55192015-04-07 16:20:28 +01001357 u8 up_threshold; /* Current %busy required to uplock */
1358 u8 down_threshold; /* Current %busy required to downclock */
1359
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001360 int last_adj;
1361 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1362
Chris Wilson8d3afd72015-05-21 21:01:47 +01001363 spinlock_t client_lock;
1364 struct list_head clients;
1365 bool client_boost;
1366
Chris Wilsonc0951f02013-10-10 21:58:50 +01001367 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001368 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001369 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001370
Chris Wilsonbf225f22014-07-10 20:31:18 +01001371 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001372 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001373
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001374 /*
1375 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001376 * Must be taken after struct_mutex if nested. Note that
1377 * this lock may be held for long periods of time when
1378 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001379 */
1380 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001381};
1382
Daniel Vetter1a240d42012-11-29 22:18:51 +01001383/* defined intel_pm.c */
1384extern spinlock_t mchdev_lock;
1385
Daniel Vetterc85aa882012-11-02 19:55:03 +01001386struct intel_ilk_power_mgmt {
1387 u8 cur_delay;
1388 u8 min_delay;
1389 u8 max_delay;
1390 u8 fmax;
1391 u8 fstart;
1392
1393 u64 last_count1;
1394 unsigned long last_time1;
1395 unsigned long chipset_power;
1396 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001397 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001398 unsigned long gfx_power;
1399 u8 corr;
1400
1401 int c_m;
1402 int r_t;
1403};
1404
Imre Deakc6cb5822014-03-04 19:22:55 +02001405struct drm_i915_private;
1406struct i915_power_well;
1407
1408struct i915_power_well_ops {
1409 /*
1410 * Synchronize the well's hw state to match the current sw state, for
1411 * example enable/disable it based on the current refcount. Called
1412 * during driver init and resume time, possibly after first calling
1413 * the enable/disable handlers.
1414 */
1415 void (*sync_hw)(struct drm_i915_private *dev_priv,
1416 struct i915_power_well *power_well);
1417 /*
1418 * Enable the well and resources that depend on it (for example
1419 * interrupts located on the well). Called after the 0->1 refcount
1420 * transition.
1421 */
1422 void (*enable)(struct drm_i915_private *dev_priv,
1423 struct i915_power_well *power_well);
1424 /*
1425 * Disable the well and resources that depend on it. Called after
1426 * the 1->0 refcount transition.
1427 */
1428 void (*disable)(struct drm_i915_private *dev_priv,
1429 struct i915_power_well *power_well);
1430 /* Returns the hw enabled state. */
1431 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1432 struct i915_power_well *power_well);
1433};
1434
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001435/* Power well structure for haswell */
1436struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001437 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001438 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001439 /* power well enable/disable usage count */
1440 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001441 /* cached hw enabled state */
1442 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001443 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001444 /* unique identifier for this power well */
1445 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001446 /*
1447 * Arbitraty data associated with this power well. Platform and power
1448 * well specific.
1449 */
1450 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001451 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001452};
1453
Imre Deak83c00f52013-10-25 17:36:47 +03001454struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001455 /*
1456 * Power wells needed for initialization at driver init and suspend
1457 * time are on. They are kept on until after the first modeset.
1458 */
1459 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001460 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001461 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001462
Imre Deak83c00f52013-10-25 17:36:47 +03001463 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001464 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001465 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001466};
1467
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001468#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001469struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001470 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001471 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001472 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001473};
1474
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001475struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001476 /** Memory allocator for GTT stolen memory */
1477 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001478 /** Protects the usage of the GTT stolen memory allocator. This is
1479 * always the inner lock when overlapping with struct_mutex. */
1480 struct mutex stolen_lock;
1481
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001482 /** List of all objects in gtt_space. Used to restore gtt
1483 * mappings on resume */
1484 struct list_head bound_list;
1485 /**
1486 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001487 * are idle and not used by the GPU). These objects may or may
1488 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001489 */
1490 struct list_head unbound_list;
1491
Chris Wilson275f0392016-10-24 13:42:14 +01001492 /** List of all objects in gtt_space, currently mmaped by userspace.
1493 * All objects within this list must also be on bound_list.
1494 */
1495 struct list_head userfault_list;
1496
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001497 /**
1498 * List of objects which are pending destruction.
1499 */
1500 struct llist_head free_list;
1501 struct work_struct free_work;
1502
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001503 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001504 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001505
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001506 /** PPGTT used for aliasing the PPGTT with the GTT */
1507 struct i915_hw_ppgtt *aliasing_ppgtt;
1508
Chris Wilson2cfcd322014-05-20 08:28:43 +01001509 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001510 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001511 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001512
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001513 /** LRU list of objects with fence regs on them. */
1514 struct list_head fence_list;
1515
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001516 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001517 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001518
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001519 /** Bit 6 swizzling required for X tiling */
1520 uint32_t bit_6_swizzle_x;
1521 /** Bit 6 swizzling required for Y tiling */
1522 uint32_t bit_6_swizzle_y;
1523
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001524 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001525 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001526 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001527 u32 object_count;
1528};
1529
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001530struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001531 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001532 unsigned bytes;
1533 unsigned size;
1534 int err;
1535 u8 *buf;
1536 loff_t start;
1537 loff_t pos;
1538};
1539
Chris Wilsonb52992c2016-10-28 13:58:24 +01001540#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1541#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1542
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001543#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1544#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1545
Daniel Vetter99584db2012-11-14 17:14:04 +01001546struct i915_gpu_error {
1547 /* For hangcheck timer */
1548#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1549#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001550
Chris Wilson737b1502015-01-26 18:03:03 +02001551 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001552
1553 /* For reset and error_state handling. */
1554 spinlock_t lock;
1555 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001556 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001557
1558 unsigned long missed_irq_rings;
1559
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001560 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001561 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001562 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001563 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001564 *
Michel Thierry56306c62017-04-18 13:23:16 -07001565 * Before the reset commences, the I915_RESET_BACKOFF bit is set
Chris Wilson8af29b02016-09-09 14:11:47 +01001566 * meaning that any waiters holding onto the struct_mutex should
1567 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001568 *
1569 * If reset is not completed succesfully, the I915_WEDGE bit is
1570 * set meaning that hardware is terminally sour and there is no
1571 * recovery. All waiters on the reset_queue will be woken when
1572 * that happens.
1573 *
1574 * This counter is used by the wait_seqno code to notice that reset
1575 * event happened and it needs to restart the entire ioctl (since most
1576 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001577 *
1578 * This is important for lock-free wait paths, where no contended lock
1579 * naturally enforces the correct ordering between the bail-out of the
1580 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001581 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001582 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001583
Chris Wilson8c185ec2017-03-16 17:13:02 +00001584 /**
1585 * flags: Control various stages of the GPU reset
1586 *
1587 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1588 * other users acquiring the struct_mutex. To do this we set the
1589 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1590 * and then check for that bit before acquiring the struct_mutex (in
1591 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1592 * secondary role in preventing two concurrent global reset attempts.
1593 *
1594 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1595 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1596 * but it may be held by some long running waiter (that we cannot
1597 * interrupt without causing trouble). Once we are ready to do the GPU
1598 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1599 * they already hold the struct_mutex and want to participate they can
1600 * inspect the bit and do the reset directly, otherwise the worker
1601 * waits for the struct_mutex.
1602 *
1603 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1604 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1605 * i915_gem_request_alloc(), this bit is checked and the sequence
1606 * aborted (with -EIO reported to userspace) if set.
1607 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001608 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001609#define I915_RESET_BACKOFF 0
1610#define I915_RESET_HANDOFF 1
Chris Wilson8af29b02016-09-09 14:11:47 +01001611#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001612
1613 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001614 * Waitqueue to signal when a hang is detected. Used to for waiters
1615 * to release the struct_mutex for the reset to procede.
1616 */
1617 wait_queue_head_t wait_queue;
1618
1619 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001620 * Waitqueue to signal when the reset has completed. Used by clients
1621 * that wait for dev_priv->mm.wedged to settle.
1622 */
1623 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001624
Chris Wilson094f9a52013-09-25 17:34:55 +01001625 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001626 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001627};
1628
Zhang Ruib8efb172013-02-05 15:41:53 +08001629enum modeset_restore {
1630 MODESET_ON_LID_OPEN,
1631 MODESET_DONE,
1632 MODESET_SUSPENDED,
1633};
1634
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001635#define DP_AUX_A 0x40
1636#define DP_AUX_B 0x10
1637#define DP_AUX_C 0x20
1638#define DP_AUX_D 0x30
1639
Xiong Zhang11c1b652015-08-17 16:04:04 +08001640#define DDC_PIN_B 0x05
1641#define DDC_PIN_C 0x04
1642#define DDC_PIN_D 0x06
1643
Paulo Zanoni6acab152013-09-12 17:06:24 -03001644struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001645 /*
1646 * This is an index in the HDMI/DVI DDI buffer translation table.
1647 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1648 * populate this field.
1649 */
1650#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001651 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001652
1653 uint8_t supports_dvi:1;
1654 uint8_t supports_hdmi:1;
1655 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001656 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001657
1658 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001659 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001660
1661 uint8_t dp_boost_level;
1662 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001663};
1664
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001665enum psr_lines_to_wait {
1666 PSR_0_LINES_TO_WAIT = 0,
1667 PSR_1_LINE_TO_WAIT,
1668 PSR_4_LINES_TO_WAIT,
1669 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301670};
1671
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001672struct intel_vbt_data {
1673 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1674 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1675
1676 /* Feature bits */
1677 unsigned int int_tv_support:1;
1678 unsigned int lvds_dither:1;
1679 unsigned int lvds_vbt:1;
1680 unsigned int int_crt_support:1;
1681 unsigned int lvds_use_ssc:1;
1682 unsigned int display_clock_mode:1;
1683 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001684 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001685 int lvds_ssc_freq;
1686 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1687
Pradeep Bhat83a72802014-03-28 10:14:57 +05301688 enum drrs_support_type drrs_type;
1689
Jani Nikula6aa23e62016-03-24 17:50:20 +02001690 struct {
1691 int rate;
1692 int lanes;
1693 int preemphasis;
1694 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001695 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001696 bool initialized;
1697 bool support;
1698 int bpp;
1699 struct edp_power_seq pps;
1700 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001701
Jani Nikulaf00076d2013-12-14 20:38:29 -02001702 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001703 bool full_link;
1704 bool require_aux_wakeup;
1705 int idle_frames;
1706 enum psr_lines_to_wait lines_to_wait;
1707 int tp1_wakeup_time;
1708 int tp2_tp3_wakeup_time;
1709 } psr;
1710
1711 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001712 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001713 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001714 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001715 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001716 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001717 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001718 } backlight;
1719
Shobhit Kumard17c5442013-08-27 15:12:25 +03001720 /* MIPI DSI */
1721 struct {
1722 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301723 struct mipi_config *config;
1724 struct mipi_pps_data *pps;
1725 u8 seq_version;
1726 u32 size;
1727 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001728 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001729 } dsi;
1730
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001731 int crt_ddc_pin;
1732
1733 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001734 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001735
1736 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001737 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001738};
1739
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001740enum intel_ddb_partitioning {
1741 INTEL_DDB_PART_1_2,
1742 INTEL_DDB_PART_5_6, /* IVB+ */
1743};
1744
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001745struct intel_wm_level {
1746 bool enable;
1747 uint32_t pri_val;
1748 uint32_t spr_val;
1749 uint32_t cur_val;
1750 uint32_t fbc_val;
1751};
1752
Imre Deak820c1982013-12-17 14:46:36 +02001753struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001754 uint32_t wm_pipe[3];
1755 uint32_t wm_lp[3];
1756 uint32_t wm_lp_spr[3];
1757 uint32_t wm_linetime[3];
1758 bool enable_fbc_wm;
1759 enum intel_ddb_partitioning partitioning;
1760};
1761
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001762struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001763 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001764};
1765
1766struct vlv_sr_wm {
1767 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001768 uint16_t cursor;
1769};
1770
1771struct vlv_wm_ddl_values {
1772 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001773};
1774
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001775struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001776 struct vlv_pipe_wm pipe[3];
1777 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001778 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001779 uint8_t level;
1780 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001781};
1782
Damien Lespiauc1939242014-11-04 17:06:41 +00001783struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001784 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001785};
1786
1787static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1788{
Damien Lespiau16160e32014-11-04 17:06:53 +00001789 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001790}
1791
Damien Lespiau08db6652014-11-04 17:06:52 +00001792static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1793 const struct skl_ddb_entry *e2)
1794{
1795 if (e1->start == e2->start && e1->end == e2->end)
1796 return true;
1797
1798 return false;
1799}
1800
Damien Lespiauc1939242014-11-04 17:06:41 +00001801struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001802 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001803 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001804};
1805
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001806struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001807 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001808 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001809};
1810
1811struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001812 bool plane_en;
1813 uint16_t plane_res_b;
1814 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001815};
1816
Paulo Zanonic67a4702013-08-19 13:18:09 -03001817/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001818 * This struct helps tracking the state needed for runtime PM, which puts the
1819 * device in PCI D3 state. Notice that when this happens, nothing on the
1820 * graphics device works, even register access, so we don't get interrupts nor
1821 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001822 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001823 * Every piece of our code that needs to actually touch the hardware needs to
1824 * either call intel_runtime_pm_get or call intel_display_power_get with the
1825 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001826 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001827 * Our driver uses the autosuspend delay feature, which means we'll only really
1828 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001829 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001830 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001831 *
1832 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1833 * goes back to false exactly before we reenable the IRQs. We use this variable
1834 * to check if someone is trying to enable/disable IRQs while they're supposed
1835 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001836 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001837 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001838 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001839 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001840struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001841 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001842 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001843 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001844};
1845
Daniel Vetter926321d2013-10-16 13:30:34 +02001846enum intel_pipe_crc_source {
1847 INTEL_PIPE_CRC_SOURCE_NONE,
1848 INTEL_PIPE_CRC_SOURCE_PLANE1,
1849 INTEL_PIPE_CRC_SOURCE_PLANE2,
1850 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001851 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001852 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1853 INTEL_PIPE_CRC_SOURCE_TV,
1854 INTEL_PIPE_CRC_SOURCE_DP_B,
1855 INTEL_PIPE_CRC_SOURCE_DP_C,
1856 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001857 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001858 INTEL_PIPE_CRC_SOURCE_MAX,
1859};
1860
Shuang He8bf1e9f2013-10-15 18:55:27 +01001861struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001862 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001863 uint32_t crc[5];
1864};
1865
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001866#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001867struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001868 spinlock_t lock;
1869 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001870 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001871 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001872 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001873 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001874 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001875};
1876
Daniel Vetterf99d7062014-06-19 16:01:59 +02001877struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001878 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001879
1880 /*
1881 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1882 * scheduled flips.
1883 */
1884 unsigned busy_bits;
1885 unsigned flip_bits;
1886};
1887
Mika Kuoppala72253422014-10-07 17:21:26 +03001888struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001889 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001890 u32 value;
1891 /* bitmask representing WA bits */
1892 u32 mask;
1893};
1894
Arun Siluvery33136b02016-01-21 21:43:47 +00001895/*
1896 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1897 * allowing it for RCS as we don't foresee any requirement of having
1898 * a whitelist for other engines. When it is really required for
1899 * other engines then the limit need to be increased.
1900 */
1901#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001902
1903struct i915_workarounds {
1904 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1905 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001906 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001907};
1908
Yu Zhangcf9d2892015-02-10 19:05:47 +08001909struct i915_virtual_gpu {
1910 bool active;
1911};
1912
Matt Roperaa363132015-09-24 15:53:18 -07001913/* used in computing the new watermarks state */
1914struct intel_wm_config {
1915 unsigned int num_pipes_active;
1916 bool sprites_enabled;
1917 bool sprites_scaled;
1918};
1919
Robert Braggd7965152016-11-07 19:49:52 +00001920struct i915_oa_format {
1921 u32 format;
1922 int size;
1923};
1924
Robert Bragg8a3003d2016-11-07 19:49:51 +00001925struct i915_oa_reg {
1926 i915_reg_t addr;
1927 u32 value;
1928};
1929
Robert Braggeec688e2016-11-07 19:49:47 +00001930struct i915_perf_stream;
1931
Robert Bragg16d98b32016-12-07 21:40:33 +00001932/**
1933 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1934 */
Robert Braggeec688e2016-11-07 19:49:47 +00001935struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001936 /**
1937 * @enable: Enables the collection of HW samples, either in response to
1938 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1939 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001940 */
1941 void (*enable)(struct i915_perf_stream *stream);
1942
Robert Bragg16d98b32016-12-07 21:40:33 +00001943 /**
1944 * @disable: Disables the collection of HW samples, either in response
1945 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1946 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001947 */
1948 void (*disable)(struct i915_perf_stream *stream);
1949
Robert Bragg16d98b32016-12-07 21:40:33 +00001950 /**
1951 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001952 * once there is something ready to read() for the stream
1953 */
1954 void (*poll_wait)(struct i915_perf_stream *stream,
1955 struct file *file,
1956 poll_table *wait);
1957
Robert Bragg16d98b32016-12-07 21:40:33 +00001958 /**
1959 * @wait_unlocked: For handling a blocking read, wait until there is
1960 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001961 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001962 */
1963 int (*wait_unlocked)(struct i915_perf_stream *stream);
1964
Robert Bragg16d98b32016-12-07 21:40:33 +00001965 /**
1966 * @read: Copy buffered metrics as records to userspace
1967 * **buf**: the userspace, destination buffer
1968 * **count**: the number of bytes to copy, requested by userspace
1969 * **offset**: zero at the start of the read, updated as the read
1970 * proceeds, it represents how many bytes have been copied so far and
1971 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001972 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001973 * Copy as many buffered i915 perf samples and records for this stream
1974 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001975 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001976 * Only write complete records; returning -%ENOSPC if there isn't room
1977 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001978 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001979 * Return any error condition that results in a short read such as
1980 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1981 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001982 */
1983 int (*read)(struct i915_perf_stream *stream,
1984 char __user *buf,
1985 size_t count,
1986 size_t *offset);
1987
Robert Bragg16d98b32016-12-07 21:40:33 +00001988 /**
1989 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001990 *
1991 * The stream will always be disabled before this is called.
1992 */
1993 void (*destroy)(struct i915_perf_stream *stream);
1994};
1995
Robert Bragg16d98b32016-12-07 21:40:33 +00001996/**
1997 * struct i915_perf_stream - state for a single open stream FD
1998 */
Robert Braggeec688e2016-11-07 19:49:47 +00001999struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00002000 /**
2001 * @dev_priv: i915 drm device
2002 */
Robert Braggeec688e2016-11-07 19:49:47 +00002003 struct drm_i915_private *dev_priv;
2004
Robert Bragg16d98b32016-12-07 21:40:33 +00002005 /**
2006 * @link: Links the stream into ``&drm_i915_private->streams``
2007 */
Robert Braggeec688e2016-11-07 19:49:47 +00002008 struct list_head link;
2009
Robert Bragg16d98b32016-12-07 21:40:33 +00002010 /**
2011 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2012 * properties given when opening a stream, representing the contents
2013 * of a single sample as read() by userspace.
2014 */
Robert Braggeec688e2016-11-07 19:49:47 +00002015 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00002016
2017 /**
2018 * @sample_size: Considering the configured contents of a sample
2019 * combined with the required header size, this is the total size
2020 * of a single sample record.
2021 */
Robert Braggd7965152016-11-07 19:49:52 +00002022 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002023
Robert Bragg16d98b32016-12-07 21:40:33 +00002024 /**
2025 * @ctx: %NULL if measuring system-wide across all contexts or a
2026 * specific context that is being monitored.
2027 */
Robert Braggeec688e2016-11-07 19:49:47 +00002028 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002029
2030 /**
2031 * @enabled: Whether the stream is currently enabled, considering
2032 * whether the stream was opened in a disabled state and based
2033 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2034 */
Robert Braggeec688e2016-11-07 19:49:47 +00002035 bool enabled;
2036
Robert Bragg16d98b32016-12-07 21:40:33 +00002037 /**
2038 * @ops: The callbacks providing the implementation of this specific
2039 * type of configured stream.
2040 */
Robert Braggd7965152016-11-07 19:49:52 +00002041 const struct i915_perf_stream_ops *ops;
2042};
2043
Robert Bragg16d98b32016-12-07 21:40:33 +00002044/**
2045 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2046 */
Robert Braggd7965152016-11-07 19:49:52 +00002047struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002048 /**
2049 * @init_oa_buffer: Resets the head and tail pointers of the
2050 * circular buffer for periodic OA reports.
2051 *
2052 * Called when first opening a stream for OA metrics, but also may be
2053 * called in response to an OA buffer overflow or other error
2054 * condition.
2055 *
2056 * Note it may be necessary to clear the full OA buffer here as part of
2057 * maintaining the invariable that new reports must be written to
2058 * zeroed memory for us to be able to reliable detect if an expected
2059 * report has not yet landed in memory. (At least on Haswell the OA
2060 * buffer tail pointer is not synchronized with reports being visible
2061 * to the CPU)
2062 */
Robert Braggd7965152016-11-07 19:49:52 +00002063 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002064
2065 /**
2066 * @enable_metric_set: Applies any MUX configuration to set up the
2067 * Boolean and Custom (B/C) counters that are part of the counter
2068 * reports being sampled. May apply system constraints such as
2069 * disabling EU clock gating as required.
2070 */
Robert Braggd7965152016-11-07 19:49:52 +00002071 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002072
2073 /**
2074 * @disable_metric_set: Remove system constraints associated with using
2075 * the OA unit.
2076 */
Robert Braggd7965152016-11-07 19:49:52 +00002077 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002078
2079 /**
2080 * @oa_enable: Enable periodic sampling
2081 */
Robert Braggd7965152016-11-07 19:49:52 +00002082 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002083
2084 /**
2085 * @oa_disable: Disable periodic sampling
2086 */
Robert Braggd7965152016-11-07 19:49:52 +00002087 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002088
2089 /**
2090 * @read: Copy data from the circular OA buffer into a given userspace
2091 * buffer.
2092 */
Robert Braggd7965152016-11-07 19:49:52 +00002093 int (*read)(struct i915_perf_stream *stream,
2094 char __user *buf,
2095 size_t count,
2096 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002097
2098 /**
2099 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2100 *
2101 * This is either called via fops or the poll check hrtimer (atomic
2102 * ctx) without any locks taken.
2103 *
2104 * It's safe to read OA config state here unlocked, assuming that this
2105 * is only called while the stream is enabled, while the global OA
2106 * configuration can't be modified.
2107 *
2108 * Efficiency is more important than avoiding some false positives
2109 * here, which will be handled gracefully - likely resulting in an
2110 * %EAGAIN error for userspace.
2111 */
Robert Braggd7965152016-11-07 19:49:52 +00002112 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002113};
2114
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002115struct intel_cdclk_state {
2116 unsigned int cdclk, vco, ref;
2117};
2118
Jani Nikula77fec552014-03-31 14:27:22 +03002119struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002120 struct drm_device drm;
2121
Chris Wilsonefab6d82015-04-07 16:20:57 +01002122 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002123 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002124 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002125 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002126
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002127 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002128
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002129 void __iomem *regs;
2130
Chris Wilson907b28c2013-07-19 20:36:52 +01002131 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002132
Yu Zhangcf9d2892015-02-10 19:05:47 +08002133 struct i915_virtual_gpu vgpu;
2134
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002135 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002136
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002137 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002138 struct intel_guc guc;
2139
Daniel Vettereb805622015-05-04 14:58:44 +02002140 struct intel_csr csr;
2141
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002142 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002143
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002144 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2145 * controller on different i2c buses. */
2146 struct mutex gmbus_mutex;
2147
2148 /**
2149 * Base address of the gmbus and gpio block.
2150 */
2151 uint32_t gpio_mmio_base;
2152
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302153 /* MMIO base address for MIPI regs */
2154 uint32_t mipi_mmio_base;
2155
Ville Syrjälä443a3892015-11-11 20:34:15 +02002156 uint32_t psr_mmio_base;
2157
Imre Deak44cb7342016-08-10 14:07:29 +03002158 uint32_t pps_mmio_base;
2159
Daniel Vetter28c70f12012-12-01 13:53:45 +01002160 wait_queue_head_t gmbus_wait_queue;
2161
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002162 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002163 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302164 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002165 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002166
Daniel Vetterba8286f2014-09-11 07:43:25 +02002167 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002168 struct resource mch_res;
2169
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002170 /* protects the irq masks */
2171 spinlock_t irq_lock;
2172
Sourab Gupta84c33a62014-06-02 16:47:17 +05302173 /* protects the mmio flip data */
2174 spinlock_t mmio_flip_lock;
2175
Imre Deakf8b79e52014-03-04 19:23:07 +02002176 bool display_irqs_enabled;
2177
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002178 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2179 struct pm_qos_request pm_qos;
2180
Ville Syrjäläa5805162015-05-26 20:42:30 +03002181 /* Sideband mailbox protection */
2182 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002183
2184 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002185 union {
2186 u32 irq_mask;
2187 u32 de_irq_mask[I915_MAX_PIPES];
2188 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002189 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302190 u32 pm_imr;
2191 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302192 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302193 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002194 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002195
Jani Nikula5fcece82015-05-27 15:03:42 +03002196 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002197 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302198 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002199 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002200 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002201
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002202 bool preserve_bios_swizzle;
2203
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002204 /* overlay */
2205 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002206
Jani Nikula58c68772013-11-08 16:48:54 +02002207 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002208 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002209
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002210 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002211 bool no_aux_handshake;
2212
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002213 /* protects panel power sequencer state */
2214 struct mutex pps_mutex;
2215
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002216 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002217 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2218
2219 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002220 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002221 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002222
Mika Kaholaadafdc62015-08-18 14:36:59 +03002223 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002224 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002225 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002226 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002227
Ville Syrjälä63911d72016-05-13 23:41:32 +03002228 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002229 /*
2230 * The current logical cdclk state.
2231 * See intel_atomic_state.cdclk.logical
2232 *
2233 * For reading holding any crtc lock is sufficient,
2234 * for writing must hold all of them.
2235 */
2236 struct intel_cdclk_state logical;
2237 /*
2238 * The current actual cdclk state.
2239 * See intel_atomic_state.cdclk.actual
2240 */
2241 struct intel_cdclk_state actual;
2242 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002243 struct intel_cdclk_state hw;
2244 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002245
Daniel Vetter645416f2013-09-02 16:22:25 +02002246 /**
2247 * wq - Driver workqueue for GEM.
2248 *
2249 * NOTE: Work items scheduled here are not allowed to grab any modeset
2250 * locks, for otherwise the flushing done in the pageflip code will
2251 * result in deadlocks.
2252 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002253 struct workqueue_struct *wq;
2254
2255 /* Display functions */
2256 struct drm_i915_display_funcs display;
2257
2258 /* PCH chipset type */
2259 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002260 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002261
2262 unsigned long quirks;
2263
Zhang Ruib8efb172013-02-05 15:41:53 +08002264 enum modeset_restore modeset_restore;
2265 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002266 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002267 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002268
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002269 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002270 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002271
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002272 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002273 DECLARE_HASHTABLE(mm_structs, 7);
2274 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002275
Chris Wilson5d1808e2016-04-28 09:56:51 +01002276 /* The hw wants to have a stable context identifier for the lifetime
2277 * of the context (for OA, PASID, faults, etc). This is limited
2278 * in execlists to 21 bits.
2279 */
2280 struct ida context_hw_ida;
2281#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2282
Daniel Vetter87813422012-05-02 11:49:32 +02002283 /* Kernel Modesetting */
2284
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002285 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2286 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002287 wait_queue_head_t pending_flip_queue;
2288
Daniel Vetterc4597872013-10-21 21:04:07 +02002289#ifdef CONFIG_DEBUG_FS
2290 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2291#endif
2292
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002293 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002294 int num_shared_dpll;
2295 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002296 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002297
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002298 /*
2299 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2300 * Must be global rather than per dpll, because on some platforms
2301 * plls share registers.
2302 */
2303 struct mutex dpll_lock;
2304
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002305 unsigned int active_crtcs;
2306 unsigned int min_pixclk[I915_MAX_PIPES];
2307
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002308 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002309
Mika Kuoppala72253422014-10-07 17:21:26 +03002310 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002311
Daniel Vetterf99d7062014-06-19 16:01:59 +02002312 struct i915_frontbuffer_tracking fb_tracking;
2313
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002314 struct intel_atomic_helper {
2315 struct llist_head free_list;
2316 struct work_struct free_work;
2317 } atomic_helper;
2318
Jesse Barnes652c3932009-08-17 13:31:43 -07002319 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002320
Zhenyu Wangc48044112009-12-17 14:48:43 +08002321 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002322
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002323 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002324
Ben Widawsky59124502013-07-04 11:02:05 -07002325 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002326 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002327
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002328 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002329 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002330
Daniel Vetter20e4d402012-08-08 23:35:39 +02002331 /* ilk-only ips/rps state. Everything in here is protected by the global
2332 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002333 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002334
Imre Deak83c00f52013-10-25 17:36:47 +03002335 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002336
Rodrigo Vivia031d702013-10-03 16:15:06 -03002337 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002338
Daniel Vetter99584db2012-11-14 17:14:04 +01002339 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002340
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002341 struct drm_i915_gem_object *vlv_pctx;
2342
Daniel Vetter06957262015-08-10 13:34:08 +02002343#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002344 /* list of fbdev register on this device */
2345 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002346 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002347#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002348
2349 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002350 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002351
Imre Deak58fddc22015-01-08 17:54:14 +02002352 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002353 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002354 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002355 /**
2356 * av_mutex - mutex for audio/video sync
2357 *
2358 */
2359 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002360
Ben Widawskya33afea2013-09-17 21:12:45 -07002361 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002362
Damien Lespiau3e683202012-12-11 18:48:29 +00002363 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002364
Ville Syrjäläc2317752016-03-15 16:39:56 +02002365 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002366 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002367 /*
2368 * Shadows for CHV DPLL_MD regs to keep the state
2369 * checker somewhat working in the presence hardware
2370 * crappiness (can't read out DPLL_MD for pipes B & C).
2371 */
2372 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002373 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002374
Daniel Vetter842f1c82014-03-10 10:01:44 +01002375 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002376 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002377 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002378 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002379
Lyude656d1b82016-08-17 15:55:54 -04002380 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002381 I915_SAGV_UNKNOWN = 0,
2382 I915_SAGV_DISABLED,
2383 I915_SAGV_ENABLED,
2384 I915_SAGV_NOT_CONTROLLED
2385 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002386
Ville Syrjälä53615a52013-08-01 16:18:50 +03002387 struct {
2388 /*
2389 * Raw watermark latency values:
2390 * in 0.1us units for WM0,
2391 * in 0.5us units for WM1+.
2392 */
2393 /* primary */
2394 uint16_t pri_latency[5];
2395 /* sprite */
2396 uint16_t spr_latency[5];
2397 /* cursor */
2398 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002399 /*
2400 * Raw watermark memory latency values
2401 * for SKL for all 8 levels
2402 * in 1us units.
2403 */
2404 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002405
2406 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002407 union {
2408 struct ilk_wm_values hw;
2409 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002410 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002411 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002412
2413 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002414
2415 /*
2416 * Should be held around atomic WM register writing; also
2417 * protects * intel_crtc->wm.active and
2418 * cstate->wm.need_postvbl_update.
2419 */
2420 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002421
2422 /*
2423 * Set during HW readout of watermarks/DDB. Some platforms
2424 * need to know when we're still using BIOS-provided values
2425 * (which we don't fully trust).
2426 */
2427 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002428 } wm;
2429
Paulo Zanoni8a187452013-12-06 20:32:13 -02002430 struct i915_runtime_pm pm;
2431
Robert Braggeec688e2016-11-07 19:49:47 +00002432 struct {
2433 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002434
Robert Bragg442b8c02016-11-07 19:49:53 +00002435 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002436 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002437
Robert Braggeec688e2016-11-07 19:49:47 +00002438 struct mutex lock;
2439 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002440
Robert Braggd7965152016-11-07 19:49:52 +00002441 spinlock_t hook_lock;
2442
Robert Bragg8a3003d2016-11-07 19:49:51 +00002443 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002444 struct i915_perf_stream *exclusive_stream;
2445
2446 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002447
2448 struct hrtimer poll_check_timer;
2449 wait_queue_head_t poll_wq;
2450 bool pollin;
2451
2452 bool periodic;
2453 int period_exponent;
2454 int timestamp_frequency;
2455
2456 int tail_margin;
2457
2458 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002459
2460 const struct i915_oa_reg *mux_regs;
2461 int mux_regs_len;
2462 const struct i915_oa_reg *b_counter_regs;
2463 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002464
2465 struct {
2466 struct i915_vma *vma;
2467 u8 *vaddr;
2468 int format;
2469 int format_size;
2470 } oa_buffer;
2471
2472 u32 gen7_latched_oastatus1;
2473
2474 struct i915_oa_ops ops;
2475 const struct i915_oa_format *oa_formats;
2476 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002477 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002478 } perf;
2479
Oscar Mateoa83014d2014-07-24 17:04:21 +01002480 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2481 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002482 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002483 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002484
Chris Wilson73cb9702016-10-28 13:58:46 +01002485 struct list_head timelines;
2486 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002487 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002488
Chris Wilson67d97da2016-07-04 08:08:31 +01002489 /**
2490 * Is the GPU currently considered idle, or busy executing
2491 * userspace requests? Whilst idle, we allow runtime power
2492 * management to power down the hardware and display clocks.
2493 * In order to reduce the effect on performance, there
2494 * is a slight delay before we do so.
2495 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002496 bool awake;
2497
2498 /**
2499 * We leave the user IRQ off as much as possible,
2500 * but this means that requests will finish and never
2501 * be retired once the system goes idle. Set a timer to
2502 * fire periodically while the ring is running. When it
2503 * fires, go retire requests.
2504 */
2505 struct delayed_work retire_work;
2506
2507 /**
2508 * When we detect an idle GPU, we want to turn on
2509 * powersaving features. So once we see that there
2510 * are no more requests outstanding and no more
2511 * arrive within a small period of time, we fire
2512 * off the idle_work.
2513 */
2514 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002515
2516 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002517 } gt;
2518
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002519 /* perform PHY state sanity checks? */
2520 bool chv_phy_assert[2];
2521
Mahesh Kumara3a89862016-12-01 21:19:34 +05302522 bool ipc_enabled;
2523
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002524 /* Used to save the pipe-to-encoder mapping for audio */
2525 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002526
Jerome Anandeef57322017-01-25 04:27:49 +05302527 /* necessary resource sharing with HDMI LPE audio driver. */
2528 struct {
2529 struct platform_device *platdev;
2530 int irq;
2531 } lpe_audio;
2532
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002533 /*
2534 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2535 * will be rejected. Instead look for a better place.
2536 */
Jani Nikula77fec552014-03-31 14:27:22 +03002537};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002538
Chris Wilson2c1792a2013-08-01 18:39:55 +01002539static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2540{
Chris Wilson091387c2016-06-24 14:00:21 +01002541 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002542}
2543
David Weinehallc49d13e2016-08-22 13:32:42 +03002544static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002545{
David Weinehallc49d13e2016-08-22 13:32:42 +03002546 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002547}
2548
Alex Dai33a732f2015-08-12 15:43:36 +01002549static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2550{
2551 return container_of(guc, struct drm_i915_private, guc);
2552}
2553
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002554static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2555{
2556 return container_of(huc, struct drm_i915_private, huc);
2557}
2558
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002559/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302560#define for_each_engine(engine__, dev_priv__, id__) \
2561 for ((id__) = 0; \
2562 (id__) < I915_NUM_ENGINES; \
2563 (id__)++) \
2564 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002565
2566/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002567#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2568 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302569 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002570
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002571enum hdmi_force_audio {
2572 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2573 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2574 HDMI_AUDIO_AUTO, /* trust EDID */
2575 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2576};
2577
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002578#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002579
Daniel Vettera071fa02014-06-18 23:28:09 +02002580/*
2581 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302582 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002583 * doesn't mean that the hw necessarily already scans it out, but that any
2584 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2585 *
2586 * We have one bit per pipe and per scanout plane type.
2587 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302588#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2589#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002590#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2591 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2592#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302593 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2594#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2595 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002596#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302597 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002598#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302599 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002600
Dave Gordon85d12252016-05-20 11:54:06 +01002601/*
2602 * Optimised SGL iterator for GEM objects
2603 */
2604static __always_inline struct sgt_iter {
2605 struct scatterlist *sgp;
2606 union {
2607 unsigned long pfn;
2608 dma_addr_t dma;
2609 };
2610 unsigned int curr;
2611 unsigned int max;
2612} __sgt_iter(struct scatterlist *sgl, bool dma) {
2613 struct sgt_iter s = { .sgp = sgl };
2614
2615 if (s.sgp) {
2616 s.max = s.curr = s.sgp->offset;
2617 s.max += s.sgp->length;
2618 if (dma)
2619 s.dma = sg_dma_address(s.sgp);
2620 else
2621 s.pfn = page_to_pfn(sg_page(s.sgp));
2622 }
2623
2624 return s;
2625}
2626
Chris Wilson96d77632016-10-28 13:58:33 +01002627static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2628{
2629 ++sg;
2630 if (unlikely(sg_is_chain(sg)))
2631 sg = sg_chain_ptr(sg);
2632 return sg;
2633}
2634
Dave Gordon85d12252016-05-20 11:54:06 +01002635/**
Dave Gordon63d15322016-05-20 11:54:07 +01002636 * __sg_next - return the next scatterlist entry in a list
2637 * @sg: The current sg entry
2638 *
2639 * Description:
2640 * If the entry is the last, return NULL; otherwise, step to the next
2641 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2642 * otherwise just return the pointer to the current element.
2643 **/
2644static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2645{
2646#ifdef CONFIG_DEBUG_SG
2647 BUG_ON(sg->sg_magic != SG_MAGIC);
2648#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002649 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002650}
2651
2652/**
Dave Gordon85d12252016-05-20 11:54:06 +01002653 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2654 * @__dmap: DMA address (output)
2655 * @__iter: 'struct sgt_iter' (iterator state, internal)
2656 * @__sgt: sg_table to iterate over (input)
2657 */
2658#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2659 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2660 ((__dmap) = (__iter).dma + (__iter).curr); \
2661 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002662 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002663
2664/**
2665 * for_each_sgt_page - iterate over the pages of the given sg_table
2666 * @__pp: page pointer (output)
2667 * @__iter: 'struct sgt_iter' (iterator state, internal)
2668 * @__sgt: sg_table to iterate over (input)
2669 */
2670#define for_each_sgt_page(__pp, __iter, __sgt) \
2671 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2672 ((__pp) = (__iter).pfn == 0 ? NULL : \
2673 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2674 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002675 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002676
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002677static inline const struct intel_device_info *
2678intel_info(const struct drm_i915_private *dev_priv)
2679{
2680 return &dev_priv->info;
2681}
2682
2683#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002684
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002685#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002686#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002687
Jani Nikulae87a0052015-10-20 15:22:02 +03002688#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002689#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002690
2691#define GEN_FOREVER (0)
2692/*
2693 * Returns true if Gen is in inclusive range [Start, End].
2694 *
2695 * Use GEN_FOREVER for unbound start and or end.
2696 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002697#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002698 unsigned int __s = (s), __e = (e); \
2699 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2700 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2701 if ((__s) != GEN_FOREVER) \
2702 __s = (s) - 1; \
2703 if ((__e) == GEN_FOREVER) \
2704 __e = BITS_PER_LONG - 1; \
2705 else \
2706 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002707 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002708})
2709
Jani Nikulae87a0052015-10-20 15:22:02 +03002710/*
2711 * Return true if revision is in range [since,until] inclusive.
2712 *
2713 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2714 */
2715#define IS_REVID(p, since, until) \
2716 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2717
Jani Nikula06bcd842016-11-30 17:43:06 +02002718#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2719#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002720#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002721#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002722#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002723#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2724#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002725#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002726#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2727#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002728#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2729#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2730#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002731#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2732#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002733#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002734#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002735#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002736#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002737#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2738 INTEL_DEVID(dev_priv) == 0x0152 || \
2739 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002740#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2741#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2742#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2743#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2744#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2745#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2746#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2747#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002748#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002749#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2750 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2751#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2752 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2753 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2754 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002755/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002756#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2757 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2758#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2759 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2760#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2761 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2762#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2763 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002764/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002765#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2766 INTEL_DEVID(dev_priv) == 0x0A1E)
2767#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2768 INTEL_DEVID(dev_priv) == 0x1913 || \
2769 INTEL_DEVID(dev_priv) == 0x1916 || \
2770 INTEL_DEVID(dev_priv) == 0x1921 || \
2771 INTEL_DEVID(dev_priv) == 0x1926)
2772#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2773 INTEL_DEVID(dev_priv) == 0x1915 || \
2774 INTEL_DEVID(dev_priv) == 0x191E)
2775#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2776 INTEL_DEVID(dev_priv) == 0x5913 || \
2777 INTEL_DEVID(dev_priv) == 0x5916 || \
2778 INTEL_DEVID(dev_priv) == 0x5921 || \
2779 INTEL_DEVID(dev_priv) == 0x5926)
2780#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2781 INTEL_DEVID(dev_priv) == 0x5915 || \
2782 INTEL_DEVID(dev_priv) == 0x591E)
2783#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2784 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2785#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2786 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302787
Jani Nikulac007fb42016-10-31 12:18:28 +02002788#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002789
Jani Nikulaef712bb2015-10-20 15:22:00 +03002790#define SKL_REVID_A0 0x0
2791#define SKL_REVID_B0 0x1
2792#define SKL_REVID_C0 0x2
2793#define SKL_REVID_D0 0x3
2794#define SKL_REVID_E0 0x4
2795#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002796#define SKL_REVID_G0 0x6
2797#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002798
Jani Nikulae87a0052015-10-20 15:22:02 +03002799#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2800
Jani Nikulaef712bb2015-10-20 15:22:00 +03002801#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002802#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002803#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002804#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002805#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002806
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002807#define IS_BXT_REVID(dev_priv, since, until) \
2808 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002809
Mika Kuoppalac033a372016-06-07 17:18:55 +03002810#define KBL_REVID_A0 0x0
2811#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002812#define KBL_REVID_C0 0x2
2813#define KBL_REVID_D0 0x3
2814#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002815
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002816#define IS_KBL_REVID(dev_priv, since, until) \
2817 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002818
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002819#define GLK_REVID_A0 0x0
2820#define GLK_REVID_A1 0x1
2821
2822#define IS_GLK_REVID(dev_priv, since, until) \
2823 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2824
Jesse Barnes85436692011-04-06 12:11:14 -07002825/*
2826 * The genX designation typically refers to the render engine, so render
2827 * capability related checks should use IS_GEN, while display and other checks
2828 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2829 * chips, etc.).
2830 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002831#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2832#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2833#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2834#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2835#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2836#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2837#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2838#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002839
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002840#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002841#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2842#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002843
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002844#define ENGINE_MASK(id) BIT(id)
2845#define RENDER_RING ENGINE_MASK(RCS)
2846#define BSD_RING ENGINE_MASK(VCS)
2847#define BLT_RING ENGINE_MASK(BCS)
2848#define VEBOX_RING ENGINE_MASK(VECS)
2849#define BSD2_RING ENGINE_MASK(VCS2)
2850#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002851
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002852#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002853 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002854
2855#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2856#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2857#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2858#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2859
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002860#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2861#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2862#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002863#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2864 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002865
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002866#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002867
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002868#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2869 ((dev_priv)->info.has_logical_ring_contexts)
2870#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2871#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2872#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2873
2874#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2875#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2876 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002877
Daniel Vetterb45305f2012-12-17 16:21:27 +01002878/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002879#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002880
2881/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002882#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002883 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002884
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002885/*
2886 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2887 * even when in MSI mode. This results in spurious interrupt warnings if the
2888 * legacy irq no. is shared with another device. The kernel then disables that
2889 * interrupt source and so prevents the other device from working properly.
2890 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002891#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2892#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002893
Zou Nan haicae58522010-11-09 17:17:32 +08002894/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2895 * rows, which changed the alignment requirements and fence programming.
2896 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002897#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2898 !(IS_I915G(dev_priv) || \
2899 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002900#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2901#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002902
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002903#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2904#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2905#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002906
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002907#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002908
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002909#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002910
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002911#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2912#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2913#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2914#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2915#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002916
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002917#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002918
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002919#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002920#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2921
Dave Gordon1a3d1892016-05-13 15:36:30 +01002922/*
2923 * For now, anything with a GuC requires uCode loading, and then supports
2924 * command submission once loaded. But these are logically independent
2925 * properties, so we have separate macros to test them.
2926 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002927#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2928#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2929#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002930#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002931
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002932#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002933
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002934#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002935
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002936#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2937#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2938#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2939#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2940#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2941#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302942#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2943#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002944#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002945#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002946#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002947#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002948
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002949#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2950#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2951#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2952#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002953#define HAS_PCH_LPT_LP(dev_priv) \
2954 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2955#define HAS_PCH_LPT_H(dev_priv) \
2956 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002957#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2958#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2959#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2960#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002961
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002962#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302963
Shashank Sharma6389dd82016-10-14 19:56:50 +05302964#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2965
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002966/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002967#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002968#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2969 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002970
Ben Widawskyc8735b02012-09-07 19:43:39 -07002971#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302972#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002973
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302974#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2975
Chris Wilson05394f32010-11-08 19:18:58 +00002976#include "i915_trace.h"
2977
Chris Wilson48f112f2016-06-24 14:07:14 +01002978static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2979{
2980#ifdef CONFIG_INTEL_IOMMU
2981 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2982 return true;
2983#endif
2984 return false;
2985}
2986
Chris Wilsonc0336662016-05-06 15:40:21 +01002987int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002988 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002989
Chris Wilson39df9192016-07-20 13:31:57 +01002990bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2991
Chris Wilson0673ad42016-06-24 14:00:22 +01002992/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002993void __printf(3, 4)
2994__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2995 const char *fmt, ...);
2996
2997#define i915_report_error(dev_priv, fmt, ...) \
2998 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
2999
Ben Widawskyc43b5632012-04-16 14:07:40 -07003000#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003001extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3002 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003003#else
3004#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003005#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003006extern const struct dev_pm_ops i915_pm_ops;
3007
3008extern int i915_driver_load(struct pci_dev *pdev,
3009 const struct pci_device_id *ent);
3010extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003011extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3012extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01003013extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003014extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003015extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003016extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003017extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3018extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3019extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3020extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003021int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003022
Joonas Lahtinen63ffbcd2017-04-28 10:53:36 +03003023int intel_engines_init_mmio(struct drm_i915_private *dev_priv);
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003024int intel_engines_init(struct drm_i915_private *dev_priv);
3025
Jani Nikula77913b32015-06-18 13:06:16 +03003026/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003027void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3028 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003029void intel_hpd_init(struct drm_i915_private *dev_priv);
3030void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3031void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003032bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003033bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3034void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003035
Linus Torvalds1da177e2005-04-16 15:20:36 -07003036/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003037static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3038{
3039 unsigned long delay;
3040
3041 if (unlikely(!i915.enable_hangcheck))
3042 return;
3043
3044 /* Don't continually defer the hangcheck so that it is always run at
3045 * least once after work has been scheduled on any ring. Otherwise,
3046 * we will ignore a hung ring if a second ring is kept busy.
3047 */
3048
3049 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3050 queue_delayed_work(system_long_wq,
3051 &dev_priv->gpu_error.hangcheck_work, delay);
3052}
3053
Mika Kuoppala58174462014-02-25 17:11:26 +02003054__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003055void i915_handle_error(struct drm_i915_private *dev_priv,
3056 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003057 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003058
Daniel Vetterb9632912014-09-30 10:56:44 +02003059extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003060int intel_irq_install(struct drm_i915_private *dev_priv);
3061void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003062
Chris Wilsondc979972016-05-10 14:10:04 +01003063extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003064extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003065extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003066extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003067extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
Hans de Goede68f60942017-02-10 11:28:01 +01003068extern void intel_uncore_suspend(struct drm_i915_private *dev_priv);
3069extern void intel_uncore_resume_early(struct drm_i915_private *dev_priv);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003070const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003071void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003072 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003073void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003074 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003075/* Like above but the caller must manage the uncore.lock itself.
3076 * Must be used with I915_READ_FW and friends.
3077 */
3078void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3079 enum forcewake_domains domains);
3080void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3081 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003082u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3083
Mika Kuoppala59bad942015-01-16 11:34:40 +02003084void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003085
Chris Wilson1758b902016-06-30 15:32:44 +01003086int intel_wait_for_register(struct drm_i915_private *dev_priv,
3087 i915_reg_t reg,
Michal Wajdeczko3fc7d862017-04-10 09:38:17 +00003088 u32 mask,
3089 u32 value,
3090 unsigned int timeout_ms);
Michal Wajdeczko1d1a9772017-04-07 16:01:44 +00003091int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3092 i915_reg_t reg,
Michal Wajdeczko3fc7d862017-04-10 09:38:17 +00003093 u32 mask,
3094 u32 value,
3095 unsigned int fast_timeout_us,
3096 unsigned int slow_timeout_ms,
Michal Wajdeczko1d1a9772017-04-07 16:01:44 +00003097 u32 *out_value);
3098static inline
Chris Wilson1758b902016-06-30 15:32:44 +01003099int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3100 i915_reg_t reg,
Michal Wajdeczko3fc7d862017-04-10 09:38:17 +00003101 u32 mask,
3102 u32 value,
3103 unsigned int timeout_ms)
Michal Wajdeczko1d1a9772017-04-07 16:01:44 +00003104{
3105 return __intel_wait_for_register_fw(dev_priv, reg, mask, value,
3106 2, timeout_ms, NULL);
3107}
Chris Wilson1758b902016-06-30 15:32:44 +01003108
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003109static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3110{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003111 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003112}
3113
Chris Wilsonc0336662016-05-06 15:40:21 +01003114static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003115{
Chris Wilsonc0336662016-05-06 15:40:21 +01003116 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003117}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003118
Keith Packard7c463582008-11-04 02:03:27 -08003119void
Jani Nikula50227e12014-03-31 14:27:21 +03003120i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003121 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003122
3123void
Jani Nikula50227e12014-03-31 14:27:21 +03003124i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003125 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003126
Imre Deakf8b79e52014-03-04 19:23:07 +02003127void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3128void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003129void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3130 uint32_t mask,
3131 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003132void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3133 uint32_t interrupt_mask,
3134 uint32_t enabled_irq_mask);
3135static inline void
3136ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3137{
3138 ilk_update_display_irq(dev_priv, bits, bits);
3139}
3140static inline void
3141ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3142{
3143 ilk_update_display_irq(dev_priv, bits, 0);
3144}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003145void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3146 enum pipe pipe,
3147 uint32_t interrupt_mask,
3148 uint32_t enabled_irq_mask);
3149static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3150 enum pipe pipe, uint32_t bits)
3151{
3152 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3153}
3154static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3155 enum pipe pipe, uint32_t bits)
3156{
3157 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3158}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003159void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3160 uint32_t interrupt_mask,
3161 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003162static inline void
3163ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3164{
3165 ibx_display_interrupt_update(dev_priv, bits, bits);
3166}
3167static inline void
3168ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3169{
3170 ibx_display_interrupt_update(dev_priv, bits, 0);
3171}
3172
Eric Anholt673a3942008-07-30 12:06:12 -07003173/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003174int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3175 struct drm_file *file_priv);
3176int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3177 struct drm_file *file_priv);
3178int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3179 struct drm_file *file_priv);
3180int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3181 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003182int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3183 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003184int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3185 struct drm_file *file_priv);
3186int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3187 struct drm_file *file_priv);
3188int i915_gem_execbuffer(struct drm_device *dev, void *data,
3189 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003190int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3191 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003192int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3193 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003194int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3195 struct drm_file *file);
3196int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3197 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003198int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3199 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003200int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3201 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003202int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3203 struct drm_file *file_priv);
3204int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3205 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003206void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003207int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003209int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3210 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003211int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3212 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003213void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003214int i915_gem_load_init(struct drm_i915_private *dev_priv);
3215void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003216void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003217int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003218int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3219
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003220void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003221void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003222void i915_gem_object_init(struct drm_i915_gem_object *obj,
3223 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003224struct drm_i915_gem_object *
3225i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3226struct drm_i915_gem_object *
3227i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3228 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003229void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003230void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003231
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003232static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3233{
3234 /* A single pass should suffice to release all the freed objects (along
3235 * most call paths) , but be a little more paranoid in that freeing
3236 * the objects does take a little amount of time, during which the rcu
3237 * callbacks could have added new objects into the freed list, and
3238 * armed the work again.
3239 */
3240 do {
3241 rcu_barrier();
3242 } while (flush_work(&i915->mm.free_work));
3243}
3244
Chris Wilson058d88c2016-08-15 10:49:06 +01003245struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003246i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3247 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003248 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003249 u64 alignment,
3250 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003251
Chris Wilsonaa653a62016-08-04 07:52:27 +01003252int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003253void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003254
Chris Wilson7c108fd2016-10-24 13:42:18 +01003255void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3256
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003257static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003258{
Chris Wilsonee286372015-04-07 16:20:25 +01003259 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003260}
Chris Wilsonee286372015-04-07 16:20:25 +01003261
Chris Wilson96d77632016-10-28 13:58:33 +01003262struct scatterlist *
3263i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3264 unsigned int n, unsigned int *offset);
3265
Dave Gordon033908a2015-12-10 18:51:23 +00003266struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003267i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3268 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003269
Chris Wilson96d77632016-10-28 13:58:33 +01003270struct page *
3271i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3272 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303273
Chris Wilson96d77632016-10-28 13:58:33 +01003274dma_addr_t
3275i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3276 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003277
Chris Wilson03ac84f2016-10-28 13:58:36 +01003278void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3279 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003280int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3281
3282static inline int __must_check
3283i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003284{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003285 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003286
Chris Wilson1233e2d2016-10-28 13:58:37 +01003287 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003288 return 0;
3289
3290 return __i915_gem_object_get_pages(obj);
3291}
3292
3293static inline void
3294__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3295{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003296 GEM_BUG_ON(!obj->mm.pages);
3297
Chris Wilson1233e2d2016-10-28 13:58:37 +01003298 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003299}
3300
3301static inline bool
3302i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3303{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003304 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003305}
3306
3307static inline void
3308__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3309{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003310 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3311 GEM_BUG_ON(!obj->mm.pages);
3312
Chris Wilson1233e2d2016-10-28 13:58:37 +01003313 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003314}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003315
Chris Wilson1233e2d2016-10-28 13:58:37 +01003316static inline void
3317i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003318{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003319 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003320}
3321
Chris Wilson548625e2016-11-01 12:11:34 +00003322enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3323 I915_MM_NORMAL = 0,
3324 I915_MM_SHRINKER
3325};
3326
3327void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3328 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003329void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003330
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003331enum i915_map_type {
3332 I915_MAP_WB = 0,
3333 I915_MAP_WC,
3334};
3335
Chris Wilson0a798eb2016-04-08 12:11:11 +01003336/**
3337 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003338 * @obj: the object to map into kernel address space
3339 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003340 *
3341 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3342 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003343 * the kernel address space. Based on the @type of mapping, the PTE will be
3344 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003345 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003346 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3347 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003348 *
Dave Gordon83052162016-04-12 14:46:16 +01003349 * Returns the pointer through which to access the mapped object, or an
3350 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003351 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003352void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3353 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003354
3355/**
3356 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003357 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003358 *
3359 * After pinning the object and mapping its pages, once you are finished
3360 * with your access, call i915_gem_object_unpin_map() to release the pin
3361 * upon the mapping. Once the pin count reaches zero, that mapping may be
3362 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003363 */
3364static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3365{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003366 i915_gem_object_unpin_pages(obj);
3367}
3368
Chris Wilson43394c72016-08-18 17:16:47 +01003369int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3370 unsigned int *needs_clflush);
3371int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3372 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003373#define CLFLUSH_BEFORE BIT(0)
3374#define CLFLUSH_AFTER BIT(1)
3375#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003376
3377static inline void
3378i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3379{
3380 i915_gem_object_unpin_pages(obj);
3381}
3382
Chris Wilson54cf91d2010-11-25 18:00:26 +00003383int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003384void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003385 struct drm_i915_gem_request *req,
3386 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003387int i915_gem_dumb_create(struct drm_file *file_priv,
3388 struct drm_device *dev,
3389 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003390int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3391 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003392int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003393
3394void i915_gem_track_fb(struct drm_i915_gem_object *old,
3395 struct drm_i915_gem_object *new,
3396 unsigned frontbuffer_bits);
3397
Chris Wilson73cb9702016-10-28 13:58:46 +01003398int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003399
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003400struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003401i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003402
Chris Wilson67d97da2016-07-04 08:08:31 +01003403void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303404
Chris Wilson8c185ec2017-03-16 17:13:02 +00003405static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003406{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003407 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3408}
3409
3410static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3411{
3412 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003413}
3414
3415static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3416{
Chris Wilson8af29b02016-09-09 14:11:47 +01003417 return unlikely(test_bit(I915_WEDGED, &error->flags));
3418}
3419
Chris Wilson8c185ec2017-03-16 17:13:02 +00003420static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003421{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003422 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003423}
3424
3425static inline u32 i915_reset_count(struct i915_gpu_error *error)
3426{
Chris Wilson8af29b02016-09-09 14:11:47 +01003427 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003428}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003429
Chris Wilson0e178ae2017-01-17 17:59:06 +02003430int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003431void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003432void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003433void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003434bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003435
Chris Wilson24145512017-01-24 11:01:35 +00003436void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003437int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3438int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003439void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003440void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003441int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3442 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003443int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3444void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003445int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003446int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3447 unsigned int flags,
3448 long timeout,
3449 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003450int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3451 unsigned int flags,
3452 int priority);
3453#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3454
Chris Wilson2e2f3512015-04-27 13:41:14 +01003455int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003456i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3457int __must_check
3458i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003459int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003460i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003461struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003462i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3463 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003464 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003465void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003466int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003467 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003468int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003469void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003470
Chris Wilsone4ffd172011-04-04 09:44:39 +01003471int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3472 enum i915_cache_level cache_level);
3473
Daniel Vetter1286ff72012-05-10 15:25:09 +02003474struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3475 struct dma_buf *dma_buf);
3476
3477struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3478 struct drm_gem_object *gem_obj, int flags);
3479
Daniel Vetter841cd772014-08-06 15:04:48 +02003480static inline struct i915_hw_ppgtt *
3481i915_vm_to_ppgtt(struct i915_address_space *vm)
3482{
Daniel Vetter841cd772014-08-06 15:04:48 +02003483 return container_of(vm, struct i915_hw_ppgtt, base);
3484}
3485
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003486/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003487int __must_check i915_vma_get_fence(struct i915_vma *vma);
3488int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003489
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003490void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003491void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003492
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003493void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003494void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3495 struct sg_table *pages);
3496void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3497 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003498
Chris Wilsonca585b52016-05-24 14:53:36 +01003499static inline struct i915_gem_context *
3500i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3501{
3502 struct i915_gem_context *ctx;
3503
Chris Wilson091387c2016-06-24 14:00:21 +01003504 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003505
3506 ctx = idr_find(&file_priv->context_idr, id);
3507 if (!ctx)
3508 return ERR_PTR(-ENOENT);
3509
3510 return ctx;
3511}
3512
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003513static inline struct i915_gem_context *
3514i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003515{
Chris Wilson691e6412014-04-09 09:07:36 +01003516 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003517 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003518}
3519
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003520static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003521{
Chris Wilson091387c2016-06-24 14:00:21 +01003522 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003523 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003524}
3525
Chris Wilson69df05e2016-12-18 15:37:21 +00003526static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3527{
Chris Wilsonbf519972016-12-19 10:13:57 +00003528 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3529
3530 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3531 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003532}
3533
Chris Wilson80b204b2016-10-28 13:58:58 +01003534static inline struct intel_timeline *
3535i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3536 struct intel_engine_cs *engine)
3537{
3538 struct i915_address_space *vm;
3539
3540 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3541 return &vm->timeline.engine[engine->id];
3542}
3543
Robert Braggeec688e2016-11-07 19:49:47 +00003544int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3545 struct drm_file *file);
3546
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003547/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003548int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003549 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003550 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003551 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003552 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003553int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3554 struct drm_mm_node *node,
3555 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003556int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003557
Ben Widawsky0260c422014-03-22 22:47:21 -07003558/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003559static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003560{
Chris Wilson600f4362016-08-18 17:16:40 +01003561 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003562 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003563 intel_gtt_chipset_flush();
3564}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003565
Chris Wilson9797fbf2012-04-24 15:47:39 +01003566/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003567int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3568 struct drm_mm_node *node, u64 size,
3569 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003570int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3571 struct drm_mm_node *node, u64 size,
3572 unsigned alignment, u64 start,
3573 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003574void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3575 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003576int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003577void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003578struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003579i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003580struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003581i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003582 u32 stolen_offset,
3583 u32 gtt_offset,
3584 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003585
Chris Wilson920cf412016-10-28 13:58:30 +01003586/* i915_gem_internal.c */
3587struct drm_i915_gem_object *
3588i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003589 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003590
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003591/* i915_gem_shrinker.c */
3592unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003593 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003594 unsigned flags);
3595#define I915_SHRINK_PURGEABLE 0x1
3596#define I915_SHRINK_UNBOUND 0x2
3597#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003598#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003599#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003600unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3601void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003602void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003603
3604
Eric Anholt673a3942008-07-30 12:06:12 -07003605/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003606static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003607{
Chris Wilson091387c2016-06-24 14:00:21 +01003608 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003609
3610 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003611 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003612}
3613
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003614u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3615 unsigned int tiling, unsigned int stride);
3616u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3617 unsigned int tiling, unsigned int stride);
3618
Ben Gamari20172632009-02-17 20:08:50 -05003619/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003620#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003621int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003622int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003623void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003624#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003625static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003626static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3627{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003628static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003629#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003630
3631/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003632#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3633
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003634__printf(2, 3)
3635void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003636int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003637 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003638int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003639 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003640 size_t count, loff_t pos);
3641static inline void i915_error_state_buf_release(
3642 struct drm_i915_error_state_buf *eb)
3643{
3644 kfree(eb->buf);
3645}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003646
3647struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003648void i915_capture_error_state(struct drm_i915_private *dev_priv,
3649 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003650 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003651
3652static inline struct i915_gpu_state *
3653i915_gpu_state_get(struct i915_gpu_state *gpu)
3654{
3655 kref_get(&gpu->ref);
3656 return gpu;
3657}
3658
3659void __i915_gpu_state_free(struct kref *kref);
3660static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3661{
3662 if (gpu)
3663 kref_put(&gpu->ref, __i915_gpu_state_free);
3664}
3665
3666struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3667void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003668
Chris Wilson98a2f412016-10-12 10:05:18 +01003669#else
3670
3671static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3672 u32 engine_mask,
3673 const char *error_msg)
3674{
3675}
3676
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003677static inline struct i915_gpu_state *
3678i915_first_error_state(struct drm_i915_private *i915)
3679{
3680 return NULL;
3681}
3682
3683static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003684{
3685}
3686
3687#endif
3688
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003689const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003690
Brad Volkin351e3db2014-02-18 10:15:46 -08003691/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003692int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003693void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003694void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003695int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3696 struct drm_i915_gem_object *batch_obj,
3697 struct drm_i915_gem_object *shadow_batch_obj,
3698 u32 batch_start_offset,
3699 u32 batch_len,
3700 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003701
Robert Braggeec688e2016-11-07 19:49:47 +00003702/* i915_perf.c */
3703extern void i915_perf_init(struct drm_i915_private *dev_priv);
3704extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003705extern void i915_perf_register(struct drm_i915_private *dev_priv);
3706extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003707
Jesse Barnes317c35d2008-08-25 15:11:06 -07003708/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003709extern int i915_save_state(struct drm_i915_private *dev_priv);
3710extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003711
Ben Widawsky0136db52012-04-10 21:17:01 -07003712/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003713void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3714void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003715
Jerome Anandeef57322017-01-25 04:27:49 +05303716/* intel_lpe_audio.c */
3717int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3718void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3719void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303720void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Takashi Iwaif95e29b2017-01-31 14:16:51 -06003721 void *eld, int port, int pipe, int tmds_clk_speed,
Pierre-Louis Bossartb5f2be92017-01-31 14:16:48 -06003722 bool dp_output, int link_rate);
Jerome Anandeef57322017-01-25 04:27:49 +05303723
Chris Wilsonf899fc62010-07-20 15:44:45 -07003724/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003725extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3726extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003727extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3728 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003729
Jani Nikula0184df42015-03-27 00:20:20 +02003730extern struct i2c_adapter *
3731intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003732extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3733extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003734static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003735{
3736 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3737}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003738extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003739
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003740/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003741void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003742bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003743bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003744bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003745bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003746bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003747bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003748bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303749bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3750 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303751bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3752 enum port port);
3753
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003754
Chris Wilson3b617962010-08-24 09:02:58 +01003755/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003756#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003757extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003758extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3759extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003760extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003761extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3762 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003763extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003764 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003765extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003766#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003767static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003768static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3769static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003770static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3771{
3772}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003773static inline int
3774intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3775{
3776 return 0;
3777}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003778static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003779intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003780{
3781 return 0;
3782}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003783static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003784{
3785 return -ENODEV;
3786}
Len Brown65e082c2008-10-24 17:18:10 -04003787#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003788
Jesse Barnes723bfd72010-10-07 16:01:13 -07003789/* intel_acpi.c */
3790#ifdef CONFIG_ACPI
3791extern void intel_register_dsm_handler(void);
3792extern void intel_unregister_dsm_handler(void);
3793#else
3794static inline void intel_register_dsm_handler(void) { return; }
3795static inline void intel_unregister_dsm_handler(void) { return; }
3796#endif /* CONFIG_ACPI */
3797
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003798/* intel_device_info.c */
3799static inline struct intel_device_info *
3800mkwrite_device_info(struct drm_i915_private *dev_priv)
3801{
3802 return (struct intel_device_info *)&dev_priv->info;
3803}
3804
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003805const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003806void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3807void intel_device_info_dump(struct drm_i915_private *dev_priv);
3808
Jesse Barnes79e53942008-11-07 14:24:08 -08003809/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003810extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003811extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003812extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003813extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003814extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003815extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003816extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3817 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003818extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003819extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3820extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003821extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003822extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003823extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003824extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003825 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003826
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003827int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3828 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003829
Chris Wilson6ef3d422010-08-04 20:26:07 +01003830/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003831extern struct intel_overlay_error_state *
3832intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003833extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3834 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003835
Chris Wilsonc0336662016-05-06 15:40:21 +01003836extern struct intel_display_error_state *
3837intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003838extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003839 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003840
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003841int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3842int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003843int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3844 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003845
3846/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303847u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003848int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003849u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003850u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3851void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003852u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3853void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3854u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3855void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003856u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3857void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003858u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3859void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003860u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3861 enum intel_sbi_destination destination);
3862void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3863 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303864u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3865void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003866
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003867/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003868void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003869 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003870void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3871 enum port port, u32 margin, u32 scale,
3872 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003873void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3874void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3875bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3876 enum dpio_phy phy);
3877bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3878 enum dpio_phy phy);
3879uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3880 uint8_t lane_count);
3881void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3882 uint8_t lane_lat_optim_mask);
3883uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3884
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003885void chv_set_phy_signal_level(struct intel_encoder *encoder,
3886 u32 deemph_reg_value, u32 margin_reg_value,
3887 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003888void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3889 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003890void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003891void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3892void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003893void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003894
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003895void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3896 u32 demph_reg_value, u32 preemph_reg_value,
3897 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003898void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003899void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003900void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003901
Ville Syrjälä616bc822015-01-23 21:04:25 +02003902int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3903int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003904u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3905 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303906
Ben Widawsky0b274482013-10-04 21:22:51 -07003907#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3908#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003909
Ben Widawsky0b274482013-10-04 21:22:51 -07003910#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3911#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3912#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3913#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003914
Ben Widawsky0b274482013-10-04 21:22:51 -07003915#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3916#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3917#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3918#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003919
Chris Wilson698b3132014-03-21 13:16:43 +00003920/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3921 * will be implemented using 2 32-bit writes in an arbitrary order with
3922 * an arbitrary delay between them. This can cause the hardware to
3923 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003924 * machine death. For this reason we do not support I915_WRITE64, or
3925 * dev_priv->uncore.funcs.mmio_writeq.
3926 *
3927 * When reading a 64-bit value as two 32-bit values, the delay may cause
3928 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3929 * occasionally a 64-bit register does not actualy support a full readq
3930 * and must be read using two 32-bit reads.
3931 *
3932 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003933 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003934#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003935
Chris Wilson50877442014-03-21 12:41:53 +00003936#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003937 u32 upper, lower, old_upper, loop = 0; \
3938 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003939 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003940 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003941 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003942 upper = I915_READ(upper_reg); \
3943 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003944 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003945
Zou Nan haicae58522010-11-09 17:17:32 +08003946#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3947#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3948
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003949#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003950static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003951 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003952{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003953 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003954}
3955
3956#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003957static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003958 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003959{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003960 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003961}
3962__raw_read(8, b)
3963__raw_read(16, w)
3964__raw_read(32, l)
3965__raw_read(64, q)
3966
3967__raw_write(8, b)
3968__raw_write(16, w)
3969__raw_write(32, l)
3970__raw_write(64, q)
3971
3972#undef __raw_read
3973#undef __raw_write
3974
Chris Wilsona6111f72015-04-07 16:21:02 +01003975/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003976 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003977 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003978 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003979 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003980 *
3981 * As an example, these accessors can possibly be used between:
3982 *
3983 * spin_lock_irq(&dev_priv->uncore.lock);
3984 * intel_uncore_forcewake_get__locked();
3985 *
3986 * and
3987 *
3988 * intel_uncore_forcewake_put__locked();
3989 * spin_unlock_irq(&dev_priv->uncore.lock);
3990 *
3991 *
3992 * Note: some registers may not need forcewake held, so
3993 * intel_uncore_forcewake_{get,put} can be omitted, see
3994 * intel_uncore_forcewake_for_reg().
3995 *
3996 * Certain architectures will die if the same cacheline is concurrently accessed
3997 * by different clients (e.g. on Ivybridge). Access to registers should
3998 * therefore generally be serialised, by either the dev_priv->uncore.lock or
3999 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004000 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004001#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4002#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004003#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004004#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4005
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004006/* "Broadcast RGB" property */
4007#define INTEL_BROADCAST_RGB_AUTO 0
4008#define INTEL_BROADCAST_RGB_FULL 1
4009#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004010
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004011static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004012{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004013 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004014 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004015 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304016 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004017 else
4018 return VGACNTRL;
4019}
4020
Imre Deakdf977292013-05-21 20:03:17 +03004021static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4022{
4023 unsigned long j = msecs_to_jiffies(m);
4024
4025 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4026}
4027
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004028static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4029{
4030 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4031}
4032
Imre Deakdf977292013-05-21 20:03:17 +03004033static inline unsigned long
4034timespec_to_jiffies_timeout(const struct timespec *value)
4035{
4036 unsigned long j = timespec_to_jiffies(value);
4037
4038 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4039}
4040
Paulo Zanonidce56b32013-12-19 14:29:40 -02004041/*
4042 * If you need to wait X milliseconds between events A and B, but event B
4043 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4044 * when event A happened, then just before event B you call this function and
4045 * pass the timestamp as the first argument, and X as the second argument.
4046 */
4047static inline void
4048wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4049{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004050 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004051
4052 /*
4053 * Don't re-read the value of "jiffies" every time since it may change
4054 * behind our back and break the math.
4055 */
4056 tmp_jiffies = jiffies;
4057 target_jiffies = timestamp_jiffies +
4058 msecs_to_jiffies_timeout(to_wait_ms);
4059
4060 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004061 remaining_jiffies = target_jiffies - tmp_jiffies;
4062 while (remaining_jiffies)
4063 remaining_jiffies =
4064 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004065 }
4066}
Chris Wilson221fe792016-09-09 14:11:51 +01004067
4068static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004069__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004070{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004071 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004072 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004073
Chris Wilson309663a2017-02-23 07:44:07 +00004074 /* Note that the engine may have wrapped around the seqno, and
4075 * so our request->global_seqno will be ahead of the hardware,
4076 * even though it completed the request before wrapping. We catch
4077 * this by kicking all the waiters before resetting the seqno
4078 * in hardware, and also signal the fence.
4079 */
4080 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4081 return true;
4082
Chris Wilson754c9fd2017-02-23 07:44:14 +00004083 /* The request was dequeued before we were awoken. We check after
4084 * inspecting the hw to confirm that this was the same request
4085 * that generated the HWS update. The memory barriers within
4086 * the request execution are sufficient to ensure that a check
4087 * after reading the value from hw matches this request.
4088 */
4089 seqno = i915_gem_request_global_seqno(req);
4090 if (!seqno)
4091 return false;
4092
Chris Wilson7ec2c732016-07-01 17:23:22 +01004093 /* Before we do the heavier coherent read of the seqno,
4094 * check the value (hopefully) in the CPU cacheline.
4095 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004096 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004097 return true;
4098
Chris Wilson688e6c72016-07-01 17:23:15 +01004099 /* Ensure our read of the seqno is coherent so that we
4100 * do not "miss an interrupt" (i.e. if this is the last
4101 * request and the seqno write from the GPU is not visible
4102 * by the time the interrupt fires, we will see that the
4103 * request is incomplete and go back to sleep awaiting
4104 * another interrupt that will never come.)
4105 *
4106 * Strictly, we only need to do this once after an interrupt,
4107 * but it is easier and safer to do it every time the waiter
4108 * is woken.
4109 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004110 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004111 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004112 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004113
Chris Wilson3d5564e2016-07-01 17:23:23 +01004114 /* The ordering of irq_posted versus applying the barrier
4115 * is crucial. The clearing of the current irq_posted must
4116 * be visible before we perform the barrier operation,
4117 * such that if a subsequent interrupt arrives, irq_posted
4118 * is reasserted and our task rewoken (which causes us to
4119 * do another __i915_request_irq_complete() immediately
4120 * and reapply the barrier). Conversely, if the clear
4121 * occurs after the barrier, then an interrupt that arrived
4122 * whilst we waited on the barrier would not trigger a
4123 * barrier on the next pass, and the read may not see the
4124 * seqno update.
4125 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004126 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004127
4128 /* If we consume the irq, but we are no longer the bottom-half,
4129 * the real bottom-half may not have serialised their own
4130 * seqno check with the irq-barrier (i.e. may have inspected
4131 * the seqno before we believe it coherent since they see
4132 * irq_posted == false but we are still running).
4133 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004134 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004135 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004136 /* Note that if the bottom-half is changed as we
4137 * are sending the wake-up, the new bottom-half will
4138 * be woken by whomever made the change. We only have
4139 * to worry about when we steal the irq-posted for
4140 * ourself.
4141 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004142 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004143 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004144
Chris Wilson754c9fd2017-02-23 07:44:14 +00004145 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004146 return true;
4147 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004148
Chris Wilson688e6c72016-07-01 17:23:15 +01004149 return false;
4150}
4151
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004152void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4153bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4154
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004155/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4156 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4157 * perform the operation. To check beforehand, pass in the parameters to
4158 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4159 * you only need to pass in the minor offsets, page-aligned pointers are
4160 * always valid.
4161 *
4162 * For just checking for SSE4.1, in the foreknowledge that the future use
4163 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4164 */
4165#define i915_can_memcpy_from_wc(dst, src, len) \
4166 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4167
4168#define i915_has_memcpy_from_wc() \
4169 i915_memcpy_from_wc(NULL, NULL, 0)
4170
Chris Wilsonc58305a2016-08-19 16:54:28 +01004171/* i915_mm.c */
4172int remap_io_mapping(struct vm_area_struct *vma,
4173 unsigned long addr, unsigned long pfn, unsigned long size,
4174 struct io_mapping *iomap);
4175
Chris Wilsone59dc172017-02-22 11:40:45 +00004176static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4177{
4178 return (obj->cache_level != I915_CACHE_NONE ||
4179 HAS_LLC(to_i915(obj->base.dev)));
4180}
4181
Linus Torvalds1da177e2005-04-16 15:20:36 -07004182#endif