blob: ed21f0afaaec790756f24bb745f77050b403f986 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/* i915_drv.h -- Private header for the I915 driver -*- linux-c -*-
2 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Dave Airliebc54fd12005-06-23 22:46:46 +10004 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07005 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
6 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10007 *
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
15 *
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
18 * of the Software.
19 *
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
27 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110028 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
30#ifndef _I915_DRV_H_
31#define _I915_DRV_H_
32
Chris Wilsone9b73c62012-12-03 21:03:14 +000033#include <uapi/drm/i915_drm.h>
Tvrtko Ursulin93b81f52015-02-10 17:16:05 +000034#include <uapi/drm/drm_fourcc.h>
Chris Wilsone9b73c62012-12-03 21:03:14 +000035
Keith Packard0839ccb2008-10-30 19:38:48 -070036#include <linux/io-mapping.h>
Chris Wilsonf899fc62010-07-20 15:44:45 -070037#include <linux/i2c.h>
Daniel Vetterc167a6f2012-02-28 00:43:09 +010038#include <linux/i2c-algo-bit.h>
Matthew Garrettaaa6fd22011-08-12 12:11:33 +020039#include <linux/backlight.h>
Chris Wilson5cc9ed42014-05-16 14:22:37 +010040#include <linux/hashtable.h>
Ben Widawsky2911a352012-04-05 14:47:36 -070041#include <linux/intel-iommu.h>
Daniel Vetter742cbee2012-04-27 15:17:39 +020042#include <linux/kref.h>
Daniel Vetter9ee32fea2012-12-01 13:53:48 +010043#include <linux/pm_qos.h>
Chris Wilsond07f0e52016-10-28 13:58:44 +010044#include <linux/reservation.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010045#include <linux/shmem_fs.h>
46
47#include <drm/drmP.h>
48#include <drm/intel-gtt.h>
49#include <drm/drm_legacy.h> /* for struct drm_dma_handle */
50#include <drm/drm_gem.h>
Daniel Vetter3b96a0b2016-06-21 10:54:22 +020051#include <drm/drm_auth.h>
Gabriel Krisman Bertazif9a87bd2017-01-09 19:56:49 -020052#include <drm/drm_cache.h>
Chris Wilsone73bdd22016-04-13 17:35:01 +010053
54#include "i915_params.h"
55#include "i915_reg.h"
Chris Wilson40b326e2017-01-05 15:30:22 +000056#include "i915_utils.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010057
58#include "intel_bios.h"
Ander Conselvan de Oliveiraac7f11c2016-03-08 17:46:19 +020059#include "intel_dpll_mgr.h"
Arkadiusz Hiler8c4f24f2016-11-25 18:59:33 +010060#include "intel_uc.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010061#include "intel_lrc.h"
62#include "intel_ringbuffer.h"
63
Chris Wilsond501b1d2016-04-13 17:35:02 +010064#include "i915_gem.h"
Chris Wilson60958682016-12-31 11:20:11 +000065#include "i915_gem_context.h"
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020066#include "i915_gem_fence_reg.h"
67#include "i915_gem_object.h"
Chris Wilsone73bdd22016-04-13 17:35:01 +010068#include "i915_gem_gtt.h"
69#include "i915_gem_render_state.h"
Chris Wilson05235c52016-07-20 09:21:08 +010070#include "i915_gem_request.h"
Chris Wilson73cb9702016-10-28 13:58:46 +010071#include "i915_gem_timeline.h"
Jesse Barnes585fb112008-07-29 11:54:06 -070072
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +020073#include "i915_vma.h"
74
Zhi Wang0ad35fe2016-06-16 08:07:00 -040075#include "intel_gvt.h"
76
Linus Torvalds1da177e2005-04-16 15:20:36 -070077/* General customization:
78 */
79
Linus Torvalds1da177e2005-04-16 15:20:36 -070080#define DRIVER_NAME "i915"
81#define DRIVER_DESC "Intel Graphics"
Daniel Vetterba515d32017-04-03 07:52:18 +020082#define DRIVER_DATE "20170403"
83#define DRIVER_TIMESTAMP 1491198738
Linus Torvalds1da177e2005-04-16 15:20:36 -070084
Rob Clarke2c719b2014-12-15 13:56:32 -050085/* Use I915_STATE_WARN(x) and I915_STATE_WARN_ON() (rather than WARN() and
86 * WARN_ON()) for hw state sanity checks to check for unexpected conditions
87 * which may not necessarily be a user visible problem. This will either
88 * WARN() or DRM_ERROR() depending on the verbose_checks moduleparam, to
89 * enable distros and users to tailor their preferred amount of i915 abrt
90 * spam.
91 */
92#define I915_STATE_WARN(condition, format...) ({ \
93 int __ret_warn_on = !!(condition); \
Joonas Lahtinen32753cb2015-12-18 14:27:26 +020094 if (unlikely(__ret_warn_on)) \
95 if (!WARN(i915.verbose_state_checks, format)) \
Rob Clarke2c719b2014-12-15 13:56:32 -050096 DRM_ERROR(format); \
Rob Clarke2c719b2014-12-15 13:56:32 -050097 unlikely(__ret_warn_on); \
98})
99
Joonas Lahtinen152b2262015-12-18 14:27:27 +0200100#define I915_STATE_WARN_ON(x) \
101 I915_STATE_WARN((x), "%s", "WARN_ON(" __stringify(x) ")")
Mika Kuoppalac883ef12014-10-28 17:32:30 +0200102
Imre Deak4fec15d2016-03-16 13:39:08 +0200103bool __i915_inject_load_failure(const char *func, int line);
104#define i915_inject_load_failure() \
105 __i915_inject_load_failure(__func__, __LINE__)
106
Mahesh Kumarb95320b2016-12-01 21:19:37 +0530107typedef struct {
108 uint32_t val;
109} uint_fixed_16_16_t;
110
111#define FP_16_16_MAX ({ \
112 uint_fixed_16_16_t fp; \
113 fp.val = UINT_MAX; \
114 fp; \
115})
116
117static inline uint_fixed_16_16_t u32_to_fixed_16_16(uint32_t val)
118{
119 uint_fixed_16_16_t fp;
120
121 WARN_ON(val >> 16);
122
123 fp.val = val << 16;
124 return fp;
125}
126
127static inline uint32_t fixed_16_16_to_u32_round_up(uint_fixed_16_16_t fp)
128{
129 return DIV_ROUND_UP(fp.val, 1 << 16);
130}
131
132static inline uint32_t fixed_16_16_to_u32(uint_fixed_16_16_t fp)
133{
134 return fp.val >> 16;
135}
136
137static inline uint_fixed_16_16_t min_fixed_16_16(uint_fixed_16_16_t min1,
138 uint_fixed_16_16_t min2)
139{
140 uint_fixed_16_16_t min;
141
142 min.val = min(min1.val, min2.val);
143 return min;
144}
145
146static inline uint_fixed_16_16_t max_fixed_16_16(uint_fixed_16_16_t max1,
147 uint_fixed_16_16_t max2)
148{
149 uint_fixed_16_16_t max;
150
151 max.val = max(max1.val, max2.val);
152 return max;
153}
154
155static inline uint_fixed_16_16_t fixed_16_16_div_round_up(uint32_t val,
156 uint32_t d)
157{
158 uint_fixed_16_16_t fp, res;
159
160 fp = u32_to_fixed_16_16(val);
161 res.val = DIV_ROUND_UP(fp.val, d);
162 return res;
163}
164
165static inline uint_fixed_16_16_t fixed_16_16_div_round_up_u64(uint32_t val,
166 uint32_t d)
167{
168 uint_fixed_16_16_t res;
169 uint64_t interm_val;
170
171 interm_val = (uint64_t)val << 16;
172 interm_val = DIV_ROUND_UP_ULL(interm_val, d);
173 WARN_ON(interm_val >> 32);
174 res.val = (uint32_t) interm_val;
175
176 return res;
177}
178
179static inline uint_fixed_16_16_t mul_u32_fixed_16_16(uint32_t val,
180 uint_fixed_16_16_t mul)
181{
182 uint64_t intermediate_val;
183 uint_fixed_16_16_t fp;
184
185 intermediate_val = (uint64_t) val * mul.val;
186 WARN_ON(intermediate_val >> 32);
187 fp.val = (uint32_t) intermediate_val;
188 return fp;
189}
190
Jani Nikula42a8ca42015-08-27 16:23:30 +0300191static inline const char *yesno(bool v)
192{
193 return v ? "yes" : "no";
194}
195
Jani Nikula87ad3212016-01-14 12:53:34 +0200196static inline const char *onoff(bool v)
197{
198 return v ? "on" : "off";
199}
200
Tvrtko Ursulin08c4d7f2016-11-17 12:30:14 +0000201static inline const char *enableddisabled(bool v)
202{
203 return v ? "enabled" : "disabled";
204}
205
Jesse Barnes317c35d2008-08-25 15:11:06 -0700206enum pipe {
Jesse Barnes752aa882013-10-31 18:55:49 +0200207 INVALID_PIPE = -1,
Jesse Barnes317c35d2008-08-25 15:11:06 -0700208 PIPE_A = 0,
209 PIPE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800210 PIPE_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200211 _PIPE_EDP,
212 I915_MAX_PIPES = _PIPE_EDP
Jesse Barnes317c35d2008-08-25 15:11:06 -0700213};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800214#define pipe_name(p) ((p) + 'A')
Jesse Barnes317c35d2008-08-25 15:11:06 -0700215
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200216enum transcoder {
217 TRANSCODER_A = 0,
218 TRANSCODER_B,
219 TRANSCODER_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200220 TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200221 TRANSCODER_DSI_A,
222 TRANSCODER_DSI_C,
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200223 I915_MAX_TRANSCODERS
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200224};
Jani Nikulada205632016-03-15 21:51:10 +0200225
226static inline const char *transcoder_name(enum transcoder transcoder)
227{
228 switch (transcoder) {
229 case TRANSCODER_A:
230 return "A";
231 case TRANSCODER_B:
232 return "B";
233 case TRANSCODER_C:
234 return "C";
235 case TRANSCODER_EDP:
236 return "EDP";
Jani Nikula4d1de972016-03-18 17:05:42 +0200237 case TRANSCODER_DSI_A:
238 return "DSI A";
239 case TRANSCODER_DSI_C:
240 return "DSI C";
Jani Nikulada205632016-03-15 21:51:10 +0200241 default:
242 return "<invalid>";
243 }
244}
Paulo Zanonia5c961d2012-10-24 15:59:34 -0200245
Jani Nikula4d1de972016-03-18 17:05:42 +0200246static inline bool transcoder_is_dsi(enum transcoder transcoder)
247{
248 return transcoder == TRANSCODER_DSI_A || transcoder == TRANSCODER_DSI_C;
249}
250
Damien Lespiau84139d12014-03-28 00:18:32 +0530251/*
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200252 * Global legacy plane identifier. Valid only for primary/sprite
253 * planes on pre-g4x, and only for primary planes on g4x+.
Damien Lespiau84139d12014-03-28 00:18:32 +0530254 */
Jesse Barnes80824002009-09-10 15:28:06 -0700255enum plane {
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200256 PLANE_A,
Jesse Barnes80824002009-09-10 15:28:06 -0700257 PLANE_B,
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800258 PLANE_C,
Jesse Barnes80824002009-09-10 15:28:06 -0700259};
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800260#define plane_name(p) ((p) + 'A')
Keith Packard52440212008-11-18 09:30:25 -0800261
Ville Syrjälä580503c2016-10-31 22:37:00 +0200262#define sprite_name(p, s) ((p) * INTEL_INFO(dev_priv)->num_sprites[(p)] + (s) + 'A')
Ville Syrjälä06da8da2013-04-17 17:48:51 +0300263
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200264/*
265 * Per-pipe plane identifier.
266 * I915_MAX_PLANES in the enum below is the maximum (across all platforms)
267 * number of planes per CRTC. Not all platforms really have this many planes,
268 * which means some arrays of size I915_MAX_PLANES may have unused entries
269 * between the topmost sprite plane and the cursor plane.
270 *
271 * This is expected to be passed to various register macros
272 * (eg. PLANE_CTL(), PS_PLANE_SEL(), etc.) so adjust with care.
273 */
274enum plane_id {
275 PLANE_PRIMARY,
276 PLANE_SPRITE0,
277 PLANE_SPRITE1,
Ander Conselvan de Oliveira19c31642017-02-23 09:15:57 +0200278 PLANE_SPRITE2,
Ville Syrjäläb14e5842016-11-22 18:01:56 +0200279 PLANE_CURSOR,
280 I915_MAX_PLANES,
281};
282
Ville Syrjäläd97d7b42016-11-22 18:01:57 +0200283#define for_each_plane_id_on_crtc(__crtc, __p) \
284 for ((__p) = PLANE_PRIMARY; (__p) < I915_MAX_PLANES; (__p)++) \
285 for_each_if ((__crtc)->plane_ids_mask & BIT(__p))
286
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300287enum port {
Pandiyan, Dhinakaran03cdc1d2016-09-19 18:24:38 -0700288 PORT_NONE = -1,
Eugeni Dodonov2b139522012-03-29 12:32:22 -0300289 PORT_A = 0,
290 PORT_B,
291 PORT_C,
292 PORT_D,
293 PORT_E,
294 I915_MAX_PORTS
295};
296#define port_name(p) ((p) + 'A')
297
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300298#define I915_NUM_PHYS_VLV 2
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800299
300enum dpio_channel {
301 DPIO_CH0,
302 DPIO_CH1
303};
304
305enum dpio_phy {
306 DPIO_PHY0,
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +0200307 DPIO_PHY1,
308 DPIO_PHY2,
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800309};
310
Paulo Zanonib97186f2013-05-03 12:15:36 -0300311enum intel_display_power_domain {
312 POWER_DOMAIN_PIPE_A,
313 POWER_DOMAIN_PIPE_B,
314 POWER_DOMAIN_PIPE_C,
315 POWER_DOMAIN_PIPE_A_PANEL_FITTER,
316 POWER_DOMAIN_PIPE_B_PANEL_FITTER,
317 POWER_DOMAIN_PIPE_C_PANEL_FITTER,
318 POWER_DOMAIN_TRANSCODER_A,
319 POWER_DOMAIN_TRANSCODER_B,
320 POWER_DOMAIN_TRANSCODER_C,
Imre Deakf52e3532013-10-16 17:25:48 +0300321 POWER_DOMAIN_TRANSCODER_EDP,
Jani Nikula4d1de972016-03-18 17:05:42 +0200322 POWER_DOMAIN_TRANSCODER_DSI_A,
323 POWER_DOMAIN_TRANSCODER_DSI_C,
Patrik Jakobsson6331a702015-11-09 16:48:21 +0100324 POWER_DOMAIN_PORT_DDI_A_LANES,
325 POWER_DOMAIN_PORT_DDI_B_LANES,
326 POWER_DOMAIN_PORT_DDI_C_LANES,
327 POWER_DOMAIN_PORT_DDI_D_LANES,
328 POWER_DOMAIN_PORT_DDI_E_LANES,
Ander Conselvan de Oliveira62b69562017-02-24 16:19:59 +0200329 POWER_DOMAIN_PORT_DDI_A_IO,
330 POWER_DOMAIN_PORT_DDI_B_IO,
331 POWER_DOMAIN_PORT_DDI_C_IO,
332 POWER_DOMAIN_PORT_DDI_D_IO,
333 POWER_DOMAIN_PORT_DDI_E_IO,
Imre Deak319be8a2014-03-04 19:22:57 +0200334 POWER_DOMAIN_PORT_DSI,
335 POWER_DOMAIN_PORT_CRT,
336 POWER_DOMAIN_PORT_OTHER,
Ville Syrjäläcdf8dd72013-09-16 17:38:30 +0300337 POWER_DOMAIN_VGA,
Imre Deakfbeeaa22013-11-25 17:15:28 +0200338 POWER_DOMAIN_AUDIO,
Paulo Zanonibd2bb1b2014-07-04 11:27:38 -0300339 POWER_DOMAIN_PLLS,
Satheeshakrishna M14071212015-01-16 15:57:51 +0000340 POWER_DOMAIN_AUX_A,
341 POWER_DOMAIN_AUX_B,
342 POWER_DOMAIN_AUX_C,
343 POWER_DOMAIN_AUX_D,
Ville Syrjäläf0ab43e2015-11-09 16:48:19 +0100344 POWER_DOMAIN_GMBUS,
Patrik Jakobssondfa57622015-11-09 16:48:22 +0100345 POWER_DOMAIN_MODESET,
Imre Deakbaa70702013-10-25 17:36:48 +0300346 POWER_DOMAIN_INIT,
Imre Deakbddc7642013-10-16 17:25:49 +0300347
348 POWER_DOMAIN_NUM,
Paulo Zanonib97186f2013-05-03 12:15:36 -0300349};
350
351#define POWER_DOMAIN_PIPE(pipe) ((pipe) + POWER_DOMAIN_PIPE_A)
352#define POWER_DOMAIN_PIPE_PANEL_FITTER(pipe) \
353 ((pipe) + POWER_DOMAIN_PIPE_A_PANEL_FITTER)
Imre Deakf52e3532013-10-16 17:25:48 +0300354#define POWER_DOMAIN_TRANSCODER(tran) \
355 ((tran) == TRANSCODER_EDP ? POWER_DOMAIN_TRANSCODER_EDP : \
356 (tran) + POWER_DOMAIN_TRANSCODER_A)
Paulo Zanonib97186f2013-05-03 12:15:36 -0300357
Egbert Eich1d843f92013-02-25 12:06:49 -0500358enum hpd_pin {
359 HPD_NONE = 0,
Egbert Eich1d843f92013-02-25 12:06:49 -0500360 HPD_TV = HPD_NONE, /* TV is known to be unreliable */
361 HPD_CRT,
362 HPD_SDVO_B,
363 HPD_SDVO_C,
Imre Deakcc24fcd2015-07-21 15:32:45 -0700364 HPD_PORT_A,
Egbert Eich1d843f92013-02-25 12:06:49 -0500365 HPD_PORT_B,
366 HPD_PORT_C,
367 HPD_PORT_D,
Xiong Zhang26951ca2015-08-17 15:55:50 +0800368 HPD_PORT_E,
Egbert Eich1d843f92013-02-25 12:06:49 -0500369 HPD_NUM_PINS
370};
371
Jani Nikulac91711f2015-05-28 15:43:48 +0300372#define for_each_hpd_pin(__pin) \
373 for ((__pin) = (HPD_NONE + 1); (__pin) < HPD_NUM_PINS; (__pin)++)
374
Lyude317eaa92017-02-03 21:18:25 -0500375#define HPD_STORM_DEFAULT_THRESHOLD 5
376
Jani Nikula5fcece82015-05-27 15:03:42 +0300377struct i915_hotplug {
378 struct work_struct hotplug_work;
379
380 struct {
381 unsigned long last_jiffies;
382 int count;
383 enum {
384 HPD_ENABLED = 0,
385 HPD_DISABLED = 1,
386 HPD_MARK_DISABLED = 2
387 } state;
388 } stats[HPD_NUM_PINS];
389 u32 event_bits;
390 struct delayed_work reenable_work;
391
392 struct intel_digital_port *irq_port[I915_MAX_PORTS];
393 u32 long_port_mask;
394 u32 short_port_mask;
395 struct work_struct dig_port_work;
396
Lyude19625e82016-06-21 17:03:44 -0400397 struct work_struct poll_init_work;
398 bool poll_enabled;
399
Lyude317eaa92017-02-03 21:18:25 -0500400 unsigned int hpd_storm_threshold;
401
Jani Nikula5fcece82015-05-27 15:03:42 +0300402 /*
403 * if we get a HPD irq from DP and a HPD irq from non-DP
404 * the non-DP HPD could block the workqueue on a mode config
405 * mutex getting, that userspace may have taken. However
406 * userspace is waiting on the DP workqueue to run which is
407 * blocked behind the non-DP one.
408 */
409 struct workqueue_struct *dp_wq;
410};
411
Chris Wilson2a2d5482012-12-03 11:49:06 +0000412#define I915_GEM_GPU_DOMAINS \
413 (I915_GEM_DOMAIN_RENDER | \
414 I915_GEM_DOMAIN_SAMPLER | \
415 I915_GEM_DOMAIN_COMMAND | \
416 I915_GEM_DOMAIN_INSTRUCTION | \
417 I915_GEM_DOMAIN_VERTEX)
Eric Anholt62fdfea2010-05-21 13:26:39 -0700418
Damien Lespiau055e3932014-08-18 13:49:10 +0100419#define for_each_pipe(__dev_priv, __p) \
420 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++)
Ville Syrjälä6831f3e2016-02-19 20:47:31 +0200421#define for_each_pipe_masked(__dev_priv, __p, __mask) \
422 for ((__p) = 0; (__p) < INTEL_INFO(__dev_priv)->num_pipes; (__p)++) \
423 for_each_if ((__mask) & (1 << (__p)))
Matt Roper8b364b42016-10-26 15:51:28 -0700424#define for_each_universal_plane(__dev_priv, __pipe, __p) \
Damien Lespiaudd740782015-02-28 14:54:08 +0000425 for ((__p) = 0; \
426 (__p) < INTEL_INFO(__dev_priv)->num_sprites[(__pipe)] + 1; \
427 (__p)++)
Damien Lespiau3bdcfc02015-02-28 14:54:09 +0000428#define for_each_sprite(__dev_priv, __p, __s) \
429 for ((__s) = 0; \
430 (__s) < INTEL_INFO(__dev_priv)->num_sprites[(__p)]; \
431 (__s)++)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800432
Jani Nikulac3aeadc82016-03-15 21:51:09 +0200433#define for_each_port_masked(__port, __ports_mask) \
434 for ((__port) = PORT_A; (__port) < I915_MAX_PORTS; (__port)++) \
435 for_each_if ((__ports_mask) & (1 << (__port)))
436
Damien Lespiaud79b8142014-05-13 23:32:23 +0100437#define for_each_crtc(dev, crtc) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100438 list_for_each_entry(crtc, &(dev)->mode_config.crtc_list, head)
Damien Lespiaud79b8142014-05-13 23:32:23 +0100439
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300440#define for_each_intel_plane(dev, intel_plane) \
441 list_for_each_entry(intel_plane, \
Chris Wilson91c8a322016-07-05 10:40:23 +0100442 &(dev)->mode_config.plane_list, \
Maarten Lankhorst27321ae2015-04-21 17:12:52 +0300443 base.head)
444
Matt Roperc107acf2016-05-12 07:06:01 -0700445#define for_each_intel_plane_mask(dev, intel_plane, plane_mask) \
Chris Wilson91c8a322016-07-05 10:40:23 +0100446 list_for_each_entry(intel_plane, \
447 &(dev)->mode_config.plane_list, \
Matt Roperc107acf2016-05-12 07:06:01 -0700448 base.head) \
449 for_each_if ((plane_mask) & \
450 (1 << drm_plane_index(&intel_plane->base)))
451
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300452#define for_each_intel_plane_on_crtc(dev, intel_crtc, intel_plane) \
453 list_for_each_entry(intel_plane, \
454 &(dev)->mode_config.plane_list, \
455 base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200456 for_each_if ((intel_plane)->pipe == (intel_crtc)->pipe)
Ville Syrjälä262cd2e2015-06-24 22:00:04 +0300457
Chris Wilson91c8a322016-07-05 10:40:23 +0100458#define for_each_intel_crtc(dev, intel_crtc) \
459 list_for_each_entry(intel_crtc, \
460 &(dev)->mode_config.crtc_list, \
461 base.head)
Damien Lespiaud063ae42014-05-13 23:32:21 +0100462
Chris Wilson91c8a322016-07-05 10:40:23 +0100463#define for_each_intel_crtc_mask(dev, intel_crtc, crtc_mask) \
464 list_for_each_entry(intel_crtc, \
465 &(dev)->mode_config.crtc_list, \
466 base.head) \
Matt Roper98d39492016-05-12 07:06:03 -0700467 for_each_if ((crtc_mask) & (1 << drm_crtc_index(&intel_crtc->base)))
468
Damien Lespiaub2784e12014-08-05 11:29:37 +0100469#define for_each_intel_encoder(dev, intel_encoder) \
470 list_for_each_entry(intel_encoder, \
471 &(dev)->mode_config.encoder_list, \
472 base.head)
473
Daniel Vetter3f6a5e12017-03-01 10:52:21 +0100474#define for_each_intel_connector_iter(intel_connector, iter) \
475 while ((intel_connector = to_intel_connector(drm_connector_list_iter_next(iter))))
476
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200477#define for_each_encoder_on_crtc(dev, __crtc, intel_encoder) \
478 list_for_each_entry((intel_encoder), &(dev)->mode_config.encoder_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200479 for_each_if ((intel_encoder)->base.crtc == (__crtc))
Daniel Vetter6c2b7c12012-07-05 09:50:24 +0200480
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800481#define for_each_connector_on_encoder(dev, __encoder, intel_connector) \
482 list_for_each_entry((intel_connector), &(dev)->mode_config.connector_list, base.head) \
Jani Nikula95150bd2015-11-24 21:21:56 +0200483 for_each_if ((intel_connector)->base.encoder == (__encoder))
Jesse Barnes53f5e3c2014-02-07 12:48:15 -0800484
Borun Fub04c5bd2014-07-12 10:02:27 +0530485#define for_each_power_domain(domain, mask) \
486 for ((domain) = 0; (domain) < POWER_DOMAIN_NUM; (domain)++) \
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +0200487 for_each_if (BIT_ULL(domain) & (mask))
Borun Fub04c5bd2014-07-12 10:02:27 +0530488
Imre Deak75ccb2e2017-02-17 17:39:43 +0200489#define for_each_power_well(__dev_priv, __power_well) \
490 for ((__power_well) = (__dev_priv)->power_domains.power_wells; \
491 (__power_well) - (__dev_priv)->power_domains.power_wells < \
492 (__dev_priv)->power_domains.power_well_count; \
493 (__power_well)++)
494
495#define for_each_power_well_rev(__dev_priv, __power_well) \
496 for ((__power_well) = (__dev_priv)->power_domains.power_wells + \
497 (__dev_priv)->power_domains.power_well_count - 1; \
498 (__power_well) - (__dev_priv)->power_domains.power_wells >= 0; \
499 (__power_well)--)
500
501#define for_each_power_domain_well(__dev_priv, __power_well, __domain_mask) \
502 for_each_power_well(__dev_priv, __power_well) \
503 for_each_if ((__power_well)->domains & (__domain_mask))
504
505#define for_each_power_domain_well_rev(__dev_priv, __power_well, __domain_mask) \
506 for_each_power_well_rev(__dev_priv, __power_well) \
507 for_each_if ((__power_well)->domains & (__domain_mask))
508
Ville Syrjäläff32c542017-03-02 19:14:57 +0200509#define for_each_intel_plane_in_state(__state, plane, plane_state, __i) \
510 for ((__i) = 0; \
511 (__i) < (__state)->base.dev->mode_config.num_total_plane && \
512 ((plane) = to_intel_plane((__state)->base.planes[__i].ptr), \
513 (plane_state) = to_intel_plane_state((__state)->base.planes[__i].state), 1); \
514 (__i)++) \
515 for_each_if (plane_state)
516
Daniel Vettere7b903d2013-06-05 13:34:14 +0200517struct drm_i915_private;
Chris Wilsonad46cb52014-08-07 14:20:40 +0100518struct i915_mm_struct;
Chris Wilson5cc9ed42014-05-16 14:22:37 +0100519struct i915_mmu_object;
Daniel Vettere7b903d2013-06-05 13:34:14 +0200520
Chris Wilsona6f766f2015-04-27 13:41:20 +0100521struct drm_i915_file_private {
522 struct drm_i915_private *dev_priv;
523 struct drm_file *file;
524
525 struct {
526 spinlock_t lock;
527 struct list_head request_list;
Chris Wilsond0bc54f2015-05-21 21:01:48 +0100528/* 20ms is a fairly arbitrary limit (greater than the average frame time)
529 * chosen to prevent the CPU getting more than a frame ahead of the GPU
530 * (when using lax throttling for the frontbuffer). We also use it to
531 * offer free GPU waitboosts for severely congested workloads.
532 */
533#define DRM_I915_THROTTLE_JIFFIES msecs_to_jiffies(20)
Chris Wilsona6f766f2015-04-27 13:41:20 +0100534 } mm;
535 struct idr context_idr;
536
Chris Wilson2e1b8732015-04-27 13:41:22 +0100537 struct intel_rps_client {
538 struct list_head link;
539 unsigned boosts;
540 } rps;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100541
Chris Wilsonc80ff162016-07-27 09:07:27 +0100542 unsigned int bsd_engine;
Mika Kuoppalab083a082016-11-18 15:10:47 +0200543
544/* Client can have a maximum of 3 contexts banned before
545 * it is denied of creating new contexts. As one context
546 * ban needs 4 consecutive hangs, and more if there is
547 * progress in between, this is a last resort stop gap measure
548 * to limit the badly behaving clients access to gpu.
549 */
550#define I915_MAX_CLIENT_CONTEXT_BANS 3
551 int context_bans;
Chris Wilsona6f766f2015-04-27 13:41:20 +0100552};
553
Daniel Vettere69d0bc2012-11-29 15:59:36 +0100554/* Used by dp and fdi links */
555struct intel_link_m_n {
556 uint32_t tu;
557 uint32_t gmch_m;
558 uint32_t gmch_n;
559 uint32_t link_m;
560 uint32_t link_n;
561};
562
563void intel_link_compute_m_n(int bpp, int nlanes,
564 int pixel_clock, int link_clock,
565 struct intel_link_m_n *m_n);
566
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567/* Interface history:
568 *
569 * 1.1: Original.
Dave Airlie0d6aa602006-01-02 20:14:23 +1100570 * 1.2: Add Power Management
571 * 1.3: Add vblank support
Dave Airliede227f52006-01-25 15:31:43 +1100572 * 1.4: Fix cmdbuffer path, add heap destroy
Dave Airlie702880f2006-06-24 17:07:34 +1000573 * 1.5: Add vblank pipe configuration
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000574 * 1.6: - New ioctl for scheduling buffer swaps on vertical blank
575 * - Support vertical blank on secondary display pipe
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576 */
577#define DRIVER_MAJOR 1
=?utf-8?q?Michel_D=C3=A4nzer?=2228ed62006-10-25 01:05:09 +1000578#define DRIVER_MINOR 6
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579#define DRIVER_PATCHLEVEL 0
580
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700581struct opregion_header;
582struct opregion_acpi;
583struct opregion_swsci;
584struct opregion_asle;
585
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100586struct intel_opregion {
Williams, Dan J115719f2015-10-12 21:12:57 +0000587 struct opregion_header *header;
588 struct opregion_acpi *acpi;
589 struct opregion_swsci *swsci;
Jani Nikulaebde53c2013-09-02 10:38:59 +0300590 u32 swsci_gbda_sub_functions;
591 u32 swsci_sbcb_sub_functions;
Williams, Dan J115719f2015-10-12 21:12:57 +0000592 struct opregion_asle *asle;
Jani Nikula04ebaad2015-12-15 13:18:00 +0200593 void *rvda;
Jani Nikula82730382015-12-14 12:50:52 +0200594 const void *vbt;
Jani Nikulaada8f952015-12-15 13:17:12 +0200595 u32 vbt_size;
Williams, Dan J115719f2015-10-12 21:12:57 +0000596 u32 *lid_state;
Jani Nikula91a60f22013-10-31 18:55:48 +0200597 struct work_struct asle_work;
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100598};
Chris Wilson44834a62010-08-19 16:09:23 +0100599#define OPREGION_SIZE (8*1024)
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +0100600
Chris Wilson6ef3d422010-08-04 20:26:07 +0100601struct intel_overlay;
602struct intel_overlay_error_state;
603
yakui_zhao9b9d1722009-05-31 17:17:17 +0800604struct sdvo_device_mapping {
Chris Wilsone957d772010-09-24 12:52:03 +0100605 u8 initialized;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800606 u8 dvo_port;
607 u8 slave_addr;
608 u8 dvo_wiring;
Chris Wilsone957d772010-09-24 12:52:03 +0100609 u8 i2c_pin;
Adam Jacksonb1083332010-04-23 16:07:40 -0400610 u8 ddc_pin;
yakui_zhao9b9d1722009-05-31 17:17:17 +0800611};
612
Jani Nikula7bd688c2013-11-08 16:48:56 +0200613struct intel_connector;
Jani Nikula820d2d72014-10-27 16:26:47 +0200614struct intel_encoder;
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100615struct intel_atomic_state;
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200616struct intel_crtc_state;
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000617struct intel_initial_plane_config;
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100618struct intel_crtc;
Daniel Vetteree9300b2013-06-03 22:40:22 +0200619struct intel_limit;
620struct dpll;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200621struct intel_cdclk_state;
Daniel Vetterb8cecdf2013-03-27 00:44:50 +0100622
Jesse Barnese70236a2009-09-21 10:42:27 -0700623struct drm_i915_display_funcs {
Ville Syrjälä49cd97a2017-02-07 20:33:45 +0200624 void (*get_cdclk)(struct drm_i915_private *dev_priv,
625 struct intel_cdclk_state *cdclk_state);
Ville Syrjäläb0587e42017-01-26 21:52:01 +0200626 void (*set_cdclk)(struct drm_i915_private *dev_priv,
627 const struct intel_cdclk_state *cdclk_state);
Ville Syrjäläef0f5e92016-10-31 22:37:17 +0200628 int (*get_fifo_size)(struct drm_i915_private *dev_priv, int plane);
Maarten Lankhorste3bddde2016-03-01 11:07:22 +0100629 int (*compute_pipe_wm)(struct intel_crtc_state *cstate);
Matt Ropered4a6a72016-02-23 17:20:13 -0800630 int (*compute_intermediate_wm)(struct drm_device *dev,
631 struct intel_crtc *intel_crtc,
632 struct intel_crtc_state *newstate);
Maarten Lankhorstccf010f2016-11-08 13:55:32 +0100633 void (*initial_watermarks)(struct intel_atomic_state *state,
634 struct intel_crtc_state *cstate);
635 void (*atomic_update_watermarks)(struct intel_atomic_state *state,
636 struct intel_crtc_state *cstate);
637 void (*optimize_watermarks)(struct intel_atomic_state *state,
638 struct intel_crtc_state *cstate);
Matt Roper98d39492016-05-12 07:06:03 -0700639 int (*compute_global_watermarks)(struct drm_atomic_state *state);
Ville Syrjälä432081b2016-10-31 22:37:03 +0200640 void (*update_wm)(struct intel_crtc *crtc);
Maarten Lankhorst27c329e2015-06-15 12:33:56 +0200641 int (*modeset_calc_cdclk)(struct drm_atomic_state *state);
Daniel Vetter0e8ffe12013-03-28 10:42:00 +0100642 /* Returns the active state of the crtc, and if the crtc is active,
643 * fills out the pipe-config with the hw state. */
644 bool (*get_pipe_config)(struct intel_crtc *,
Ander Conselvan de Oliveira5cec2582015-01-15 14:55:21 +0200645 struct intel_crtc_state *);
Damien Lespiau5724dbd2015-01-20 12:51:52 +0000646 void (*get_initial_plane_config)(struct intel_crtc *,
647 struct intel_initial_plane_config *);
Ander Conselvan de Oliveira190f68c2015-01-15 14:55:23 +0200648 int (*crtc_compute_clock)(struct intel_crtc *crtc,
649 struct intel_crtc_state *crtc_state);
Maarten Lankhorst4a806552016-08-09 17:04:01 +0200650 void (*crtc_enable)(struct intel_crtc_state *pipe_config,
651 struct drm_atomic_state *old_state);
652 void (*crtc_disable)(struct intel_crtc_state *old_crtc_state,
653 struct drm_atomic_state *old_state);
Lyude896e5bb2016-08-24 07:48:09 +0200654 void (*update_crtcs)(struct drm_atomic_state *state,
655 unsigned int *crtc_vblank_mask);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200656 void (*audio_codec_enable)(struct drm_connector *connector,
657 struct intel_encoder *encoder,
Ville Syrjälä5e7234c2015-09-25 16:37:43 +0300658 const struct drm_display_mode *adjusted_mode);
Jani Nikula69bfe1a2014-10-27 16:26:50 +0200659 void (*audio_codec_disable)(struct intel_encoder *encoder);
Ander Conselvan de Oliveiradc4a1092017-03-02 14:58:54 +0200660 void (*fdi_link_train)(struct intel_crtc *crtc,
661 const struct intel_crtc_state *crtc_state);
Ville Syrjälä46f16e62016-10-31 22:37:22 +0200662 void (*init_clock_gating)(struct drm_i915_private *dev_priv);
Daniel Vetter5a21b662016-05-24 17:13:53 +0200663 int (*queue_flip)(struct drm_device *dev, struct drm_crtc *crtc,
664 struct drm_framebuffer *fb,
665 struct drm_i915_gem_object *obj,
666 struct drm_i915_gem_request *req,
667 uint32_t flags);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +0100668 void (*hpd_irq_setup)(struct drm_i915_private *dev_priv);
Jesse Barnese70236a2009-09-21 10:42:27 -0700669 /* clock updates for mode set */
670 /* cursor updates */
671 /* render clock increase/decrease */
672 /* display clock increase/decrease */
673 /* pll clock increase/decrease */
Lionel Landwerlin8563b1e2016-03-16 10:57:14 +0000674
Maarten Lankhorstb95c5322016-03-30 17:16:34 +0200675 void (*load_csc_matrix)(struct drm_crtc_state *crtc_state);
676 void (*load_luts)(struct drm_crtc_state *crtc_state);
Jesse Barnese70236a2009-09-21 10:42:27 -0700677};
678
Mika Kuoppala48c10262015-01-16 11:34:41 +0200679enum forcewake_domain_id {
680 FW_DOMAIN_ID_RENDER = 0,
681 FW_DOMAIN_ID_BLITTER,
682 FW_DOMAIN_ID_MEDIA,
683
684 FW_DOMAIN_ID_COUNT
685};
686
687enum forcewake_domains {
Chris Wilsond2dc94b2017-03-23 10:19:41 +0000688 FORCEWAKE_RENDER = BIT(FW_DOMAIN_ID_RENDER),
689 FORCEWAKE_BLITTER = BIT(FW_DOMAIN_ID_BLITTER),
690 FORCEWAKE_MEDIA = BIT(FW_DOMAIN_ID_MEDIA),
Mika Kuoppala48c10262015-01-16 11:34:41 +0200691 FORCEWAKE_ALL = (FORCEWAKE_RENDER |
692 FORCEWAKE_BLITTER |
693 FORCEWAKE_MEDIA)
694};
695
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100696#define FW_REG_READ (1)
697#define FW_REG_WRITE (2)
698
Praveen Paneri85ee17e2016-11-15 22:49:20 +0530699enum decoupled_power_domain {
700 GEN9_DECOUPLED_PD_BLITTER = 0,
701 GEN9_DECOUPLED_PD_RENDER,
702 GEN9_DECOUPLED_PD_MEDIA,
703 GEN9_DECOUPLED_PD_ALL
704};
705
706enum decoupled_ops {
707 GEN9_DECOUPLED_OP_WRITE = 0,
708 GEN9_DECOUPLED_OP_READ
709};
710
Tvrtko Ursulin37566852016-04-12 14:37:31 +0100711enum forcewake_domains
712intel_uncore_forcewake_for_reg(struct drm_i915_private *dev_priv,
713 i915_reg_t reg, unsigned int op);
714
Chris Wilson907b28c2013-07-19 20:36:52 +0100715struct intel_uncore_funcs {
Deepak Sc8d9a592013-11-23 14:55:42 +0530716 void (*force_wake_get)(struct drm_i915_private *dev_priv,
Chris Wilson577ac4b2017-03-23 10:19:38 +0000717 enum forcewake_domains domains);
Deepak Sc8d9a592013-11-23 14:55:42 +0530718 void (*force_wake_put)(struct drm_i915_private *dev_priv,
Chris Wilson577ac4b2017-03-23 10:19:38 +0000719 enum forcewake_domains domains);
Ben Widawsky0b274482013-10-04 21:22:51 -0700720
Chris Wilson577ac4b2017-03-23 10:19:38 +0000721 uint8_t (*mmio_readb)(struct drm_i915_private *dev_priv,
722 i915_reg_t r, bool trace);
723 uint16_t (*mmio_readw)(struct drm_i915_private *dev_priv,
724 i915_reg_t r, bool trace);
725 uint32_t (*mmio_readl)(struct drm_i915_private *dev_priv,
726 i915_reg_t r, bool trace);
727 uint64_t (*mmio_readq)(struct drm_i915_private *dev_priv,
728 i915_reg_t r, bool trace);
Ben Widawsky0b274482013-10-04 21:22:51 -0700729
Chris Wilson577ac4b2017-03-23 10:19:38 +0000730 void (*mmio_writeb)(struct drm_i915_private *dev_priv,
731 i915_reg_t r, uint8_t val, bool trace);
732 void (*mmio_writew)(struct drm_i915_private *dev_priv,
733 i915_reg_t r, uint16_t val, bool trace);
734 void (*mmio_writel)(struct drm_i915_private *dev_priv,
735 i915_reg_t r, uint32_t val, bool trace);
Chris Wilson990bbda2012-07-02 11:51:02 -0300736};
737
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100738struct intel_forcewake_range {
739 u32 start;
740 u32 end;
741
742 enum forcewake_domains domains;
743};
744
Chris Wilson907b28c2013-07-19 20:36:52 +0100745struct intel_uncore {
746 spinlock_t lock; /** lock is also taken in irq contexts. */
747
Tvrtko Ursulin15157972016-10-04 09:29:23 +0100748 const struct intel_forcewake_range *fw_domains_table;
749 unsigned int fw_domains_table_entries;
750
Hans de Goede264ec1a2017-02-10 11:28:02 +0100751 struct notifier_block pmic_bus_access_nb;
Chris Wilson907b28c2013-07-19 20:36:52 +0100752 struct intel_uncore_funcs funcs;
753
754 unsigned fifo_count;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100755
Mika Kuoppala48c10262015-01-16 11:34:41 +0200756 enum forcewake_domains fw_domains;
Tvrtko Ursulin003342a2016-10-04 09:29:17 +0100757 enum forcewake_domains fw_domains_active;
Chris Wilsonaec347a2013-08-26 13:46:09 +0100758
Chris Wilson6e3955a2017-03-23 10:19:43 +0000759 u32 fw_set;
760 u32 fw_clear;
761 u32 fw_reset;
762
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200763 struct intel_uncore_forcewake_domain {
Mika Kuoppala48c10262015-01-16 11:34:41 +0200764 enum forcewake_domain_id id;
Tvrtko Ursulin33c582c2016-04-07 17:04:33 +0100765 enum forcewake_domains mask;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200766 unsigned wake_count;
Tvrtko Ursulina57a4a62016-04-07 17:04:32 +0100767 struct hrtimer timer;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200768 i915_reg_t reg_set;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200769 i915_reg_t reg_ack;
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200770 } fw_domain[FW_DOMAIN_ID_COUNT];
Mika Kuoppala75714942015-12-16 09:26:48 +0200771
772 int unclaimed_mmio_check;
Chris Wilson907b28c2013-07-19 20:36:52 +0100773};
774
Chris Wilsond2dc94b2017-03-23 10:19:41 +0000775#define __mask_next_bit(mask) ({ \
776 int __idx = ffs(mask) - 1; \
777 mask &= ~BIT(__idx); \
778 __idx; \
779})
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200780
Chris Wilsond2dc94b2017-03-23 10:19:41 +0000781/* Iterate over initialised fw domains */
782#define for_each_fw_domain_masked(domain__, mask__, dev_priv__, tmp__) \
783 for (tmp__ = (mask__); \
784 tmp__ ? (domain__ = &(dev_priv__)->uncore.fw_domain[__mask_next_bit(tmp__)]), 1 : 0;)
785
786#define for_each_fw_domain(domain__, dev_priv__, tmp__) \
787 for_each_fw_domain_masked(domain__, (dev_priv__)->uncore.fw_domains, dev_priv__, tmp__)
Chris Wilsonb2cff0d2015-01-16 11:34:37 +0200788
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200789#define CSR_VERSION(major, minor) ((major) << 16 | (minor))
790#define CSR_VERSION_MAJOR(version) ((version) >> 16)
791#define CSR_VERSION_MINOR(version) ((version) & 0xffff)
792
Daniel Vettereb805622015-05-04 14:58:44 +0200793struct intel_csr {
Daniel Vetter8144ac52015-10-28 23:59:04 +0200794 struct work_struct work;
Daniel Vettereb805622015-05-04 14:58:44 +0200795 const char *fw_path;
Animesh Mannaa7f749f2015-08-03 21:55:32 +0530796 uint32_t *dmc_payload;
Daniel Vettereb805622015-05-04 14:58:44 +0200797 uint32_t dmc_fw_size;
Damien Lespiaub6e7d892015-10-27 14:46:59 +0200798 uint32_t version;
Daniel Vettereb805622015-05-04 14:58:44 +0200799 uint32_t mmio_count;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200800 i915_reg_t mmioaddr[8];
Daniel Vettereb805622015-05-04 14:58:44 +0200801 uint32_t mmiodata[8];
Patrik Jakobsson832dba82016-02-18 17:21:11 +0200802 uint32_t dc_state;
Imre Deaka37baf32016-02-29 22:49:03 +0200803 uint32_t allowed_dc_mask;
Daniel Vettereb805622015-05-04 14:58:44 +0200804};
805
Joonas Lahtinen604db652016-10-05 13:50:16 +0300806#define DEV_INFO_FOR_EACH_FLAG(func) \
807 func(is_mobile); \
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +0200808 func(is_lp); \
Jani Nikulac007fb42016-10-31 12:18:28 +0200809 func(is_alpha_support); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300810 /* Keep has_* in alphabetical order */ \
Joonas Lahtinendfc51482016-11-03 10:39:46 +0200811 func(has_64bit_reloc); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800812 func(has_aliasing_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300813 func(has_csr); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300814 func(has_ddi); \
Michel Thierry70821af2016-12-05 17:57:04 -0800815 func(has_decoupled_mmio); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300816 func(has_dp_mst); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300817 func(has_fbc); \
818 func(has_fpga_dbg); \
Michel Thierry9e1d0e62016-12-05 17:57:03 -0800819 func(has_full_ppgtt); \
820 func(has_full_48bit_ppgtt); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300821 func(has_gmbus_irq); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300822 func(has_gmch_display); \
823 func(has_guc); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300824 func(has_hotplug); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300825 func(has_hw_contexts); \
826 func(has_l3_dpf); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300827 func(has_llc); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300828 func(has_logical_ring_contexts); \
829 func(has_overlay); \
830 func(has_pipe_cxsr); \
831 func(has_pooled_eu); \
832 func(has_psr); \
833 func(has_rc6); \
834 func(has_rc6p); \
835 func(has_resource_streamer); \
836 func(has_runtime_pm); \
Joonas Lahtinen604db652016-10-05 13:50:16 +0300837 func(has_snoop); \
Chris Wilsonf4ce7662017-03-25 11:32:43 +0000838 func(unfenced_needs_alignment); \
Joonas Lahtinen566c56a2016-10-05 13:50:17 +0300839 func(cursor_needs_physical); \
840 func(hws_needs_physical); \
841 func(overlay_needs_physical); \
Michel Thierry70821af2016-12-05 17:57:04 -0800842 func(supports_tv);
Daniel Vetterc96ea642012-08-08 22:01:51 +0200843
Imre Deak915490d2016-08-31 19:13:01 +0300844struct sseu_dev_info {
Imre Deakf08a0c92016-08-31 19:13:04 +0300845 u8 slice_mask;
Imre Deak57ec1712016-08-31 19:13:05 +0300846 u8 subslice_mask;
Imre Deak915490d2016-08-31 19:13:01 +0300847 u8 eu_total;
848 u8 eu_per_subslice;
Imre Deak43b67992016-08-31 19:13:02 +0300849 u8 min_eu_in_pool;
850 /* For each slice, which subslice(s) has(have) 7 EUs (bitfield)? */
851 u8 subslice_7eu[3];
852 u8 has_slice_pg:1;
853 u8 has_subslice_pg:1;
854 u8 has_eu_pg:1;
Imre Deak915490d2016-08-31 19:13:01 +0300855};
856
Imre Deak57ec1712016-08-31 19:13:05 +0300857static inline unsigned int sseu_subslice_total(const struct sseu_dev_info *sseu)
858{
859 return hweight8(sseu->slice_mask) * hweight8(sseu->subslice_mask);
860}
861
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200862/* Keep in gen based order, and chronological order within a gen */
863enum intel_platform {
864 INTEL_PLATFORM_UNINITIALIZED = 0,
865 INTEL_I830,
866 INTEL_I845G,
867 INTEL_I85X,
868 INTEL_I865G,
869 INTEL_I915G,
870 INTEL_I915GM,
871 INTEL_I945G,
872 INTEL_I945GM,
873 INTEL_G33,
874 INTEL_PINEVIEW,
Jani Nikulac0f86832016-12-07 12:13:04 +0200875 INTEL_I965G,
876 INTEL_I965GM,
Jani Nikulaf69c11a2016-11-30 17:43:05 +0200877 INTEL_G45,
878 INTEL_GM45,
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200879 INTEL_IRONLAKE,
880 INTEL_SANDYBRIDGE,
881 INTEL_IVYBRIDGE,
882 INTEL_VALLEYVIEW,
883 INTEL_HASWELL,
884 INTEL_BROADWELL,
885 INTEL_CHERRYVIEW,
886 INTEL_SKYLAKE,
887 INTEL_BROXTON,
888 INTEL_KABYLAKE,
889 INTEL_GEMINILAKE,
Jani Nikula91600952017-02-28 13:11:43 +0200890 INTEL_MAX_PLATFORMS
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200891};
892
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500893struct intel_device_info {
Ville Syrjälä10fce672013-01-24 15:29:28 +0200894 u32 display_mmio_offset;
Chris Wilson87f1f462014-08-09 19:18:42 +0100895 u16 device_id;
Tvrtko Ursulinac208a82016-05-10 10:57:07 +0100896 u8 num_pipes;
Damien Lespiaud615a162014-03-03 17:31:48 +0000897 u8 num_sprites[I915_MAX_PIPES];
Nabendu Maiti1c74eea2016-11-29 11:23:14 +0530898 u8 num_scalers[I915_MAX_PIPES];
Chris Wilsonc96c3a8c2010-08-11 09:59:24 +0100899 u8 gen;
Tvrtko Ursulinae5702d2016-05-10 10:57:04 +0100900 u16 gen_mask;
Jani Nikula2e0d26f2016-12-01 14:49:55 +0200901 enum intel_platform platform;
Ben Widawsky73ae4782013-10-15 10:02:57 -0700902 u8 ring_mask; /* Rings supported by the HW */
Tvrtko Ursulinc1bb1142016-08-10 16:22:10 +0100903 u8 num_rings;
Joonas Lahtinen604db652016-10-05 13:50:16 +0300904#define DEFINE_FLAG(name) u8 name:1
905 DEV_INFO_FOR_EACH_FLAG(DEFINE_FLAG);
906#undef DEFINE_FLAG
Deepak M6f3fff62016-09-15 15:01:10 +0530907 u16 ddb_size; /* in blocks */
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200908 /* Register offsets for the various display pipes and transcoders */
909 int pipe_offsets[I915_MAX_TRANSCODERS];
910 int trans_offsets[I915_MAX_TRANSCODERS];
Antti Koskipaaa57c7742014-02-04 14:22:24 +0200911 int palette_offsets[I915_MAX_PIPES];
Ville Syrjälä5efb3e22014-04-09 13:28:53 +0300912 int cursor_offsets[I915_MAX_PIPES];
Jeff McGee38732182015-02-13 10:27:54 -0600913
914 /* Slice/subslice/EU info */
Imre Deak43b67992016-08-31 19:13:02 +0300915 struct sseu_dev_info sseu;
Lionel Landwerlin82cf4352016-03-16 10:57:16 +0000916
917 struct color_luts {
918 u16 degamma_lut_size;
919 u16 gamma_lut_size;
920 } color;
Kristian Høgsbergcfdf1fa2009-12-16 15:16:16 -0500921};
922
Chris Wilson2bd160a2016-08-15 10:48:45 +0100923struct intel_display_error_state;
924
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000925struct i915_gpu_state {
Chris Wilson2bd160a2016-08-15 10:48:45 +0100926 struct kref ref;
927 struct timeval time;
Chris Wilsonde867c22016-10-25 13:16:02 +0100928 struct timeval boottime;
929 struct timeval uptime;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100930
Chris Wilson9f267eb2016-10-12 10:05:19 +0100931 struct drm_i915_private *i915;
932
Chris Wilson2bd160a2016-08-15 10:48:45 +0100933 char error_msg[128];
934 bool simulated;
Chris Wilsonf73b5672017-03-02 15:03:56 +0000935 bool awake;
Chris Wilsone5aac872017-03-02 15:15:44 +0000936 bool wakelock;
937 bool suspended;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100938 int iommu;
939 u32 reset_count;
940 u32 suspend_count;
941 struct intel_device_info device_info;
Chris Wilson642c8a72017-02-06 21:36:07 +0000942 struct i915_params params;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100943
944 /* Generic register state */
945 u32 eir;
946 u32 pgtbl_er;
947 u32 ier;
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000948 u32 gtier[4], ngtier;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100949 u32 ccid;
950 u32 derrmr;
951 u32 forcewake;
952 u32 error; /* gen6+ */
953 u32 err_int; /* gen7 */
954 u32 fault_data0; /* gen8, gen9 */
955 u32 fault_data1; /* gen8, gen9 */
956 u32 done_reg;
957 u32 gac_eco;
958 u32 gam_ecochk;
959 u32 gab_ctl;
960 u32 gfx_mode;
Ben Widawskyd6369512016-09-20 16:54:32 +0300961
Chris Wilson5a4c6f12017-02-14 16:46:11 +0000962 u32 nfence;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100963 u64 fence[I915_MAX_NUM_FENCES];
964 struct intel_overlay_error_state *overlay;
965 struct intel_display_error_state *display;
Chris Wilson51d545d2016-08-15 10:49:02 +0100966 struct drm_i915_error_object *semaphore;
Akash Goel27b85be2016-10-12 21:54:39 +0530967 struct drm_i915_error_object *guc_log;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100968
969 struct drm_i915_error_engine {
970 int engine_id;
971 /* Software tracked state */
972 bool waiting;
973 int num_waiters;
Mika Kuoppala3fe3b032016-11-18 15:09:04 +0200974 unsigned long hangcheck_timestamp;
975 bool hangcheck_stalled;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100976 enum intel_engine_hangcheck_action hangcheck_action;
977 struct i915_address_space *vm;
978 int num_requests;
979
Chris Wilsoncdb324b2016-10-04 21:11:30 +0100980 /* position of active request inside the ring */
981 u32 rq_head, rq_post, rq_tail;
982
Chris Wilson2bd160a2016-08-15 10:48:45 +0100983 /* our own tracking of ring head and tail */
984 u32 cpu_ring_head;
985 u32 cpu_ring_tail;
986
987 u32 last_seqno;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100988
989 /* Register state */
990 u32 start;
991 u32 tail;
992 u32 head;
993 u32 ctl;
Chris Wilson21a2c582016-08-15 10:49:11 +0100994 u32 mode;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100995 u32 hws;
996 u32 ipeir;
997 u32 ipehr;
Chris Wilson2bd160a2016-08-15 10:48:45 +0100998 u32 bbstate;
999 u32 instpm;
1000 u32 instps;
1001 u32 seqno;
1002 u64 bbaddr;
1003 u64 acthd;
1004 u32 fault_reg;
1005 u64 faddr;
1006 u32 rc_psmi; /* sleep state */
1007 u32 semaphore_mboxes[I915_NUM_ENGINES - 1];
Ben Widawskyd6369512016-09-20 16:54:32 +03001008 struct intel_instdone instdone;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001009
Chris Wilson4fa60532017-01-29 09:24:33 +00001010 struct drm_i915_error_context {
1011 char comm[TASK_COMM_LEN];
1012 pid_t pid;
1013 u32 handle;
1014 u32 hw_id;
1015 int ban_score;
1016 int active;
1017 int guilty;
1018 } context;
1019
Chris Wilson2bd160a2016-08-15 10:48:45 +01001020 struct drm_i915_error_object {
Chris Wilson2bd160a2016-08-15 10:48:45 +01001021 u64 gtt_offset;
Chris Wilson03382df2016-08-15 10:49:09 +01001022 u64 gtt_size;
Chris Wilson0a970152016-10-12 10:05:22 +01001023 int page_count;
1024 int unused;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001025 u32 *pages[0];
1026 } *ringbuffer, *batchbuffer, *wa_batchbuffer, *ctx, *hws_page;
1027
Chris Wilsonb0fd47a2017-04-15 10:39:02 +01001028 struct drm_i915_error_object **user_bo;
1029 long user_bo_count;
1030
Chris Wilson2bd160a2016-08-15 10:48:45 +01001031 struct drm_i915_error_object *wa_ctx;
1032
1033 struct drm_i915_error_request {
1034 long jiffies;
Chris Wilsonc84455b2016-08-15 10:49:08 +01001035 pid_t pid;
Chris Wilson35ca0392016-10-13 11:18:14 +01001036 u32 context;
Mika Kuoppala84102172016-11-16 17:20:32 +02001037 int ban_score;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001038 u32 seqno;
1039 u32 head;
1040 u32 tail;
Chris Wilson35ca0392016-10-13 11:18:14 +01001041 } *requests, execlist[2];
Chris Wilson2bd160a2016-08-15 10:48:45 +01001042
1043 struct drm_i915_error_waiter {
1044 char comm[TASK_COMM_LEN];
1045 pid_t pid;
1046 u32 seqno;
1047 } *waiters;
1048
1049 struct {
1050 u32 gfx_mode;
1051 union {
1052 u64 pdp[4];
1053 u32 pp_dir_base;
1054 };
1055 } vm_info;
Chris Wilson2bd160a2016-08-15 10:48:45 +01001056 } engine[I915_NUM_ENGINES];
1057
1058 struct drm_i915_error_buffer {
1059 u32 size;
1060 u32 name;
1061 u32 rseqno[I915_NUM_ENGINES], wseqno;
1062 u64 gtt_offset;
1063 u32 read_domains;
1064 u32 write_domain;
1065 s32 fence_reg:I915_MAX_NUM_FENCE_BITS;
1066 u32 tiling:2;
1067 u32 dirty:1;
1068 u32 purgeable:1;
1069 u32 userptr:1;
1070 s32 engine:4;
1071 u32 cache_level:3;
1072 } *active_bo[I915_NUM_ENGINES], *pinned_bo;
1073 u32 active_bo_count[I915_NUM_ENGINES], pinned_bo_count;
1074 struct i915_address_space *active_vm[I915_NUM_ENGINES];
1075};
1076
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001077enum i915_cache_level {
1078 I915_CACHE_NONE = 0,
Chris Wilson350ec882013-08-06 13:17:02 +01001079 I915_CACHE_LLC, /* also used for snoopable memory on non-LLC */
1080 I915_CACHE_L3_LLC, /* gen7+, L3 sits between the domain specifc
1081 caches, eg sampler/render caches, and the
1082 large Last-Level-Cache. LLC is coherent with
1083 the CPU, but L3 is only visible to the GPU. */
Chris Wilson651d7942013-08-08 14:41:10 +01001084 I915_CACHE_WT, /* hsw:gt3e WriteThrough for scanouts */
Daniel Vetter7faf1ab2013-01-24 14:44:55 -08001085};
1086
Chris Wilson85fd4f52016-12-05 14:29:36 +00001087#define I915_COLOR_UNEVICTABLE (-1) /* a non-vma sharing the address space */
1088
Paulo Zanonia4001f12015-02-13 17:23:44 -02001089enum fb_op_origin {
1090 ORIGIN_GTT,
1091 ORIGIN_CPU,
1092 ORIGIN_CS,
1093 ORIGIN_FLIP,
Paulo Zanoni74b4ea12015-07-14 16:29:14 -03001094 ORIGIN_DIRTYFB,
Paulo Zanonia4001f12015-02-13 17:23:44 -02001095};
1096
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02001097struct intel_fbc {
Paulo Zanoni25ad93f2015-07-02 19:25:10 -03001098 /* This is always the inner lock when overlapping with struct_mutex and
1099 * it's the outer lock when overlapping with stolen_lock. */
1100 struct mutex lock;
Ben Widawsky5e59f712014-06-30 10:41:24 -07001101 unsigned threshold;
Paulo Zanonidbef0f12015-02-13 17:23:46 -02001102 unsigned int possible_framebuffer_bits;
1103 unsigned int busy_bits;
Paulo Zanoni010cf732016-01-19 11:35:48 -02001104 unsigned int visible_pipes_mask;
Paulo Zanonie35fef22015-02-09 14:46:29 -02001105 struct intel_crtc *crtc;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001106
Ben Widawskyc4213882014-06-19 12:06:10 -07001107 struct drm_mm_node compressed_fb;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001108 struct drm_mm_node *compressed_llb;
1109
Rodrigo Vivida46f932014-08-01 02:04:45 -07001110 bool false_color;
1111
Paulo Zanonid029bca2015-10-15 10:44:46 -03001112 bool enabled;
Paulo Zanoni0e631ad2015-10-14 17:45:36 -03001113 bool active;
Paulo Zanoni9adccc62014-09-19 16:04:55 -03001114
Paulo Zanoni61a585d2016-09-13 10:38:57 -03001115 bool underrun_detected;
1116 struct work_struct underrun_work;
1117
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001118 struct intel_fbc_state_cache {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001119 struct i915_vma *vma;
1120
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001121 struct {
1122 unsigned int mode_flags;
1123 uint32_t hsw_bdw_pixel_rate;
1124 } crtc;
1125
1126 struct {
1127 unsigned int rotation;
1128 int src_w;
1129 int src_h;
1130 bool visible;
1131 } plane;
1132
1133 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001134 const struct drm_format_info *format;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001135 unsigned int stride;
Paulo Zanoniaaf78d22016-01-19 11:35:42 -02001136 } fb;
1137 } state_cache;
1138
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001139 struct intel_fbc_reg_params {
Chris Wilsonbe1e3412017-01-16 15:21:27 +00001140 struct i915_vma *vma;
1141
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001142 struct {
1143 enum pipe pipe;
1144 enum plane plane;
1145 unsigned int fence_y_offset;
1146 } crtc;
1147
1148 struct {
Ville Syrjälä801c8fe2016-11-18 21:53:04 +02001149 const struct drm_format_info *format;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001150 unsigned int stride;
Paulo Zanonib183b3f2015-12-23 18:28:11 -02001151 } fb;
1152
1153 int cfb_size;
1154 } params;
1155
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001156 struct intel_fbc_work {
Paulo Zanoni128d7352015-10-26 16:27:49 -02001157 bool scheduled;
Paulo Zanonica18d512016-01-21 18:03:05 -02001158 u32 scheduled_vblank;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001159 struct work_struct work;
Paulo Zanoni128d7352015-10-26 16:27:49 -02001160 } work;
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001161
Paulo Zanonibf6189c2015-10-27 14:50:03 -02001162 const char *no_fbc_reason;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08001163};
1164
Chris Wilsonfe88d122016-12-31 11:20:12 +00001165/*
Vandana Kannan96178ee2015-01-10 02:25:56 +05301166 * HIGH_RR is the highest eDP panel refresh rate read from EDID
1167 * LOW_RR is the lowest eDP panel refresh rate found from EDID
1168 * parsing for same resolution.
1169 */
1170enum drrs_refresh_rate_type {
1171 DRRS_HIGH_RR,
1172 DRRS_LOW_RR,
1173 DRRS_MAX_RR, /* RR count */
1174};
1175
1176enum drrs_support_type {
1177 DRRS_NOT_SUPPORTED = 0,
1178 STATIC_DRRS_SUPPORT = 1,
1179 SEAMLESS_DRRS_SUPPORT = 2
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05301180};
1181
Daniel Vetter2807cf62014-07-11 10:30:11 -07001182struct intel_dp;
Vandana Kannan96178ee2015-01-10 02:25:56 +05301183struct i915_drrs {
1184 struct mutex mutex;
1185 struct delayed_work work;
1186 struct intel_dp *dp;
1187 unsigned busy_frontbuffer_bits;
1188 enum drrs_refresh_rate_type refresh_rate_type;
1189 enum drrs_support_type type;
1190};
1191
Rodrigo Vivia031d702013-10-03 16:15:06 -03001192struct i915_psr {
Daniel Vetterf0355c42014-07-11 10:30:15 -07001193 struct mutex lock;
Rodrigo Vivia031d702013-10-03 16:15:06 -03001194 bool sink_support;
1195 bool source_ok;
Daniel Vetter2807cf62014-07-11 10:30:11 -07001196 struct intel_dp *enabled;
Rodrigo Vivi7c8f8a72014-06-13 05:10:03 -07001197 bool active;
1198 struct delayed_work work;
Daniel Vetter9ca15302014-07-11 10:30:16 -07001199 unsigned busy_frontbuffer_bits;
Sonika Jindal474d1ec2015-04-02 11:02:44 +05301200 bool psr2_support;
1201 bool aux_frame_sync;
Rodrigo Vivi60e5ffe2016-02-01 12:02:07 -08001202 bool link_standby;
Nagaraju, Vathsala97da2ef2017-01-02 17:00:55 +05301203 bool y_cord_support;
1204 bool colorimetry_support;
Nagaraju, Vathsala340c93c2017-01-02 17:00:58 +05301205 bool alpm;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03001206};
Ben Widawsky5c3fe8b2013-06-27 16:30:21 -07001207
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001208enum intel_pch {
Paulo Zanonif0350832012-07-03 18:48:16 -03001209 PCH_NONE = 0, /* No PCH present */
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001210 PCH_IBX, /* Ibexpeak PCH */
1211 PCH_CPT, /* Cougarpoint PCH */
Eugeni Dodonoveb877eb2012-03-29 12:32:20 -03001212 PCH_LPT, /* Lynxpoint PCH */
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05301213 PCH_SPT, /* Sunrisepoint PCH */
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07001214 PCH_KBP, /* Kabypoint PCH */
Ben Widawsky40c7ead2013-04-05 13:12:40 -07001215 PCH_NOP,
Zhenyu Wang3bad0782010-04-07 16:15:53 +08001216};
1217
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02001218enum intel_sbi_destination {
1219 SBI_ICLK,
1220 SBI_MPHY,
1221};
1222
Jesse Barnesb690e962010-07-19 13:53:12 -07001223#define QUIRK_PIPEA_FORCE (1<<0)
Keith Packard435793d2011-07-12 14:56:22 -07001224#define QUIRK_LVDS_SSC_DISABLE (1<<1)
Carsten Emde4dca20e2012-03-15 15:56:26 +01001225#define QUIRK_INVERT_BRIGHTNESS (1<<2)
Scot Doyle9c72cc62014-07-03 23:27:50 +00001226#define QUIRK_BACKLIGHT_PRESENT (1<<3)
Ville Syrjäläb6b5d042014-08-15 01:22:07 +03001227#define QUIRK_PIPEB_FORCE (1<<4)
Daniel Vetter656bfa32014-11-20 09:26:30 +01001228#define QUIRK_PIN_SWIZZLED_PAGES (1<<5)
Jesse Barnesb690e962010-07-19 13:53:12 -07001229
Dave Airlie8be48d92010-03-30 05:34:14 +00001230struct intel_fbdev;
Chris Wilson1630fe72011-07-08 12:22:42 +01001231struct intel_fbc_work;
Dave Airlie38651672010-03-30 05:34:13 +00001232
Daniel Vetterc2b91522012-02-14 22:37:19 +01001233struct intel_gmbus {
1234 struct i2c_adapter adapter;
Ville Syrjälä3e4d44e2016-03-07 17:56:59 +02001235#define GMBUS_FORCE_BIT_RETRY (1U << 31)
Chris Wilsonf2ce9fa2012-11-10 15:58:21 +00001236 u32 force_bit;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001237 u32 reg0;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001238 i915_reg_t gpio_reg;
Daniel Vetterc167a6f2012-02-28 00:43:09 +01001239 struct i2c_algo_bit_data bit_algo;
Daniel Vetterc2b91522012-02-14 22:37:19 +01001240 struct drm_i915_private *dev_priv;
1241};
1242
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001243struct i915_suspend_saved_registers {
Keith Packarde948e992008-05-07 12:27:53 +10001244 u32 saveDSPARB;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001245 u32 saveFBC_CONTROL;
Keith Packard1f84e552008-02-16 19:19:29 -08001246 u32 saveCACHE_MODE_0;
Keith Packard1f84e552008-02-16 19:19:29 -08001247 u32 saveMI_ARB_STATE;
Jesse Barnesba8bbcf2007-11-22 14:14:14 +10001248 u32 saveSWF0[16];
1249 u32 saveSWF1[16];
Ville Syrjälä85fa7922015-09-18 20:03:43 +03001250 u32 saveSWF3[3];
Daniel Vetter4b9de732011-10-09 21:52:02 +02001251 uint64_t saveFENCE[I915_MAX_NUM_FENCES];
Adam Jacksoncda2bb72011-07-26 16:53:06 -04001252 u32 savePCH_PORT_HOTPLUG;
Jesse Barnes9f49c372014-12-10 12:16:05 -08001253 u16 saveGCDGMBUS;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01001254};
Daniel Vetterc85aa882012-11-02 19:55:03 +01001255
Imre Deakddeea5b2014-05-05 15:19:56 +03001256struct vlv_s0ix_state {
1257 /* GAM */
1258 u32 wr_watermark;
1259 u32 gfx_prio_ctrl;
1260 u32 arb_mode;
1261 u32 gfx_pend_tlb0;
1262 u32 gfx_pend_tlb1;
1263 u32 lra_limits[GEN7_LRA_LIMITS_REG_NUM];
1264 u32 media_max_req_count;
1265 u32 gfx_max_req_count;
1266 u32 render_hwsp;
1267 u32 ecochk;
1268 u32 bsd_hwsp;
1269 u32 blt_hwsp;
1270 u32 tlb_rd_addr;
1271
1272 /* MBC */
1273 u32 g3dctl;
1274 u32 gsckgctl;
1275 u32 mbctl;
1276
1277 /* GCP */
1278 u32 ucgctl1;
1279 u32 ucgctl3;
1280 u32 rcgctl1;
1281 u32 rcgctl2;
1282 u32 rstctl;
1283 u32 misccpctl;
1284
1285 /* GPM */
1286 u32 gfxpause;
1287 u32 rpdeuhwtc;
1288 u32 rpdeuc;
1289 u32 ecobus;
1290 u32 pwrdwnupctl;
1291 u32 rp_down_timeout;
1292 u32 rp_deucsw;
1293 u32 rcubmabdtmr;
1294 u32 rcedata;
1295 u32 spare2gh;
1296
1297 /* Display 1 CZ domain */
1298 u32 gt_imr;
1299 u32 gt_ier;
1300 u32 pm_imr;
1301 u32 pm_ier;
1302 u32 gt_scratch[GEN7_GT_SCRATCH_REG_NUM];
1303
1304 /* GT SA CZ domain */
1305 u32 tilectl;
1306 u32 gt_fifoctl;
1307 u32 gtlc_wake_ctrl;
1308 u32 gtlc_survive;
1309 u32 pmwgicz;
1310
1311 /* Display 2 CZ domain */
1312 u32 gu_ctl0;
1313 u32 gu_ctl1;
Jesse Barnes9c252102015-04-01 14:22:57 -07001314 u32 pcbr;
Imre Deakddeea5b2014-05-05 15:19:56 +03001315 u32 clock_gate_dis2;
1316};
1317
Chris Wilsonbf225f22014-07-10 20:31:18 +01001318struct intel_rps_ei {
Mika Kuoppala679cb6c2017-03-15 17:43:03 +02001319 ktime_t ktime;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001320 u32 render_c0;
1321 u32 media_c0;
Deepak S31685c22014-07-03 17:33:01 -04001322};
1323
Daniel Vetterc85aa882012-11-02 19:55:03 +01001324struct intel_gen6_power_mgmt {
Imre Deakd4d70aa2014-11-19 15:30:04 +02001325 /*
1326 * work, interrupts_enabled and pm_iir are protected by
1327 * dev_priv->irq_lock
1328 */
Daniel Vetterc85aa882012-11-02 19:55:03 +01001329 struct work_struct work;
Imre Deakd4d70aa2014-11-19 15:30:04 +02001330 bool interrupts_enabled;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001331 u32 pm_iir;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001332
Dave Gordonb20e3cf2016-09-12 21:19:35 +01001333 /* PM interrupt bits that should never be masked */
Sagar Arun Kamble5dd04552017-03-11 08:07:00 +05301334 u32 pm_intrmsk_mbz;
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05301335
Ben Widawskyb39fb292014-03-19 18:31:11 -07001336 /* Frequencies are stored in potentially platform dependent multiples.
1337 * In other words, *_freq needs to be multiplied by X to be interesting.
1338 * Soft limits are those which are used for the dynamic reclocking done
1339 * by the driver (raise frequencies under heavy loads, and lower for
1340 * lighter loads). Hard limits are those imposed by the hardware.
1341 *
1342 * A distinction is made for overclocking, which is never enabled by
1343 * default, and is considered to be above the hard limit if it's
1344 * possible at all.
1345 */
1346 u8 cur_freq; /* Current frequency (cached, may not == HW) */
1347 u8 min_freq_softlimit; /* Minimum frequency permitted by the driver */
1348 u8 max_freq_softlimit; /* Max frequency permitted by the driver */
1349 u8 max_freq; /* Maximum frequency, RP0 if not overclocking */
1350 u8 min_freq; /* AKA RPn. Minimum frequency */
Chris Wilson29ecd78d2016-07-13 09:10:35 +01001351 u8 boost_freq; /* Frequency to request when wait boosting */
Chris Wilsonaed242f2015-03-18 09:48:21 +00001352 u8 idle_freq; /* Frequency to request when we are idle */
Ben Widawskyb39fb292014-03-19 18:31:11 -07001353 u8 efficient_freq; /* AKA RPe. Pre-determined balanced frequency */
1354 u8 rp1_freq; /* "less than" RP0 power/freqency */
1355 u8 rp0_freq; /* Non-overclocked max frequency. */
Ville Syrjäläc30fec62016-03-04 21:43:02 +02001356 u16 gpll_ref_freq; /* vlv/chv GPLL reference frequency */
Jesse Barnes1a01ab32012-11-02 11:14:00 -07001357
Chris Wilson8fb55192015-04-07 16:20:28 +01001358 u8 up_threshold; /* Current %busy required to uplock */
1359 u8 down_threshold; /* Current %busy required to downclock */
1360
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001361 int last_adj;
1362 enum { LOW_POWER, BETWEEN, HIGH_POWER } power;
1363
Chris Wilson8d3afd72015-05-21 21:01:47 +01001364 spinlock_t client_lock;
1365 struct list_head clients;
1366 bool client_boost;
1367
Chris Wilsonc0951f02013-10-10 21:58:50 +01001368 bool enabled;
Chris Wilson54b4f682016-07-21 21:16:19 +01001369 struct delayed_work autoenable_work;
Chris Wilson1854d5c2015-04-07 16:20:32 +01001370 unsigned boosts;
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001371
Chris Wilsonbf225f22014-07-10 20:31:18 +01001372 /* manual wa residency calculations */
Chris Wilsone0e8c7c2017-03-09 21:12:30 +00001373 struct intel_rps_ei ei;
Chris Wilsonbf225f22014-07-10 20:31:18 +01001374
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001375 /*
1376 * Protects RPS/RC6 register access and PCU communication.
Chris Wilson8d3afd72015-05-21 21:01:47 +01001377 * Must be taken after struct_mutex if nested. Note that
1378 * this lock may be held for long periods of time when
1379 * talking to hw - so only take it when talking to hw!
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001380 */
1381 struct mutex hw_lock;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001382};
1383
Daniel Vetter1a240d42012-11-29 22:18:51 +01001384/* defined intel_pm.c */
1385extern spinlock_t mchdev_lock;
1386
Daniel Vetterc85aa882012-11-02 19:55:03 +01001387struct intel_ilk_power_mgmt {
1388 u8 cur_delay;
1389 u8 min_delay;
1390 u8 max_delay;
1391 u8 fmax;
1392 u8 fstart;
1393
1394 u64 last_count1;
1395 unsigned long last_time1;
1396 unsigned long chipset_power;
1397 u64 last_count2;
Thomas Gleixner5ed0bdf2014-07-16 21:05:06 +00001398 u64 last_time2;
Daniel Vetterc85aa882012-11-02 19:55:03 +01001399 unsigned long gfx_power;
1400 u8 corr;
1401
1402 int c_m;
1403 int r_t;
1404};
1405
Imre Deakc6cb5822014-03-04 19:22:55 +02001406struct drm_i915_private;
1407struct i915_power_well;
1408
1409struct i915_power_well_ops {
1410 /*
1411 * Synchronize the well's hw state to match the current sw state, for
1412 * example enable/disable it based on the current refcount. Called
1413 * during driver init and resume time, possibly after first calling
1414 * the enable/disable handlers.
1415 */
1416 void (*sync_hw)(struct drm_i915_private *dev_priv,
1417 struct i915_power_well *power_well);
1418 /*
1419 * Enable the well and resources that depend on it (for example
1420 * interrupts located on the well). Called after the 0->1 refcount
1421 * transition.
1422 */
1423 void (*enable)(struct drm_i915_private *dev_priv,
1424 struct i915_power_well *power_well);
1425 /*
1426 * Disable the well and resources that depend on it. Called after
1427 * the 1->0 refcount transition.
1428 */
1429 void (*disable)(struct drm_i915_private *dev_priv,
1430 struct i915_power_well *power_well);
1431 /* Returns the hw enabled state. */
1432 bool (*is_enabled)(struct drm_i915_private *dev_priv,
1433 struct i915_power_well *power_well);
1434};
1435
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001436/* Power well structure for haswell */
1437struct i915_power_well {
Imre Deakc1ca7272013-11-25 17:15:29 +02001438 const char *name;
Imre Deak6f3ef5d2013-11-25 17:15:30 +02001439 bool always_on;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001440 /* power well enable/disable usage count */
1441 int count;
Imre Deakbfafe932014-06-05 20:31:47 +03001442 /* cached hw enabled state */
1443 bool hw_enabled;
Ander Conselvan de Oliveirad8fc70b2017-02-09 11:31:21 +02001444 u64 domains;
Ander Conselvan de Oliveira01c3faa2016-10-06 19:22:14 +03001445 /* unique identifier for this power well */
1446 unsigned long id;
Ander Conselvan de Oliveira362624c2016-10-06 19:22:15 +03001447 /*
1448 * Arbitraty data associated with this power well. Platform and power
1449 * well specific.
1450 */
1451 unsigned long data;
Imre Deakc6cb5822014-03-04 19:22:55 +02001452 const struct i915_power_well_ops *ops;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08001453};
1454
Imre Deak83c00f52013-10-25 17:36:47 +03001455struct i915_power_domains {
Imre Deakbaa70702013-10-25 17:36:48 +03001456 /*
1457 * Power wells needed for initialization at driver init and suspend
1458 * time are on. They are kept on until after the first modeset.
1459 */
1460 bool init_power_on;
Imre Deak0d116a22014-04-25 13:19:05 +03001461 bool initializing;
Imre Deakc1ca7272013-11-25 17:15:29 +02001462 int power_well_count;
Imre Deakbaa70702013-10-25 17:36:48 +03001463
Imre Deak83c00f52013-10-25 17:36:47 +03001464 struct mutex lock;
Imre Deak1da51582013-11-25 17:15:35 +02001465 int domain_use_count[POWER_DOMAIN_NUM];
Imre Deakc1ca7272013-11-25 17:15:29 +02001466 struct i915_power_well *power_wells;
Imre Deak83c00f52013-10-25 17:36:47 +03001467};
1468
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001469#define MAX_L3_SLICES 2
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001470struct intel_l3_parity {
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001471 u32 *remap_info[MAX_L3_SLICES];
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001472 struct work_struct error_work;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001473 int which_slice;
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001474};
1475
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001476struct i915_gem_mm {
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001477 /** Memory allocator for GTT stolen memory */
1478 struct drm_mm stolen;
Paulo Zanoni92e97d22015-07-02 19:25:09 -03001479 /** Protects the usage of the GTT stolen memory allocator. This is
1480 * always the inner lock when overlapping with struct_mutex. */
1481 struct mutex stolen_lock;
1482
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001483 /** List of all objects in gtt_space. Used to restore gtt
1484 * mappings on resume */
1485 struct list_head bound_list;
1486 /**
1487 * List of objects which are not bound to the GTT (thus
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001488 * are idle and not used by the GPU). These objects may or may
1489 * not actually have any pages attached.
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001490 */
1491 struct list_head unbound_list;
1492
Chris Wilson275f0392016-10-24 13:42:14 +01001493 /** List of all objects in gtt_space, currently mmaped by userspace.
1494 * All objects within this list must also be on bound_list.
1495 */
1496 struct list_head userfault_list;
1497
Chris Wilsonfbbd37b2016-10-28 13:58:42 +01001498 /**
1499 * List of objects which are pending destruction.
1500 */
1501 struct llist_head free_list;
1502 struct work_struct free_work;
1503
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001504 /** Usable portion of the GTT for GEM */
Chris Wilsonc8847382017-01-27 16:55:30 +00001505 dma_addr_t stolen_base; /* limited to low memory (32-bit) */
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001506
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001507 /** PPGTT used for aliasing the PPGTT with the GTT */
1508 struct i915_hw_ppgtt *aliasing_ppgtt;
1509
Chris Wilson2cfcd322014-05-20 08:28:43 +01001510 struct notifier_block oom_notifier;
Chris Wilsone87666b2016-04-04 14:46:43 +01001511 struct notifier_block vmap_notifier;
Chris Wilsonceabbba52014-03-25 13:23:04 +00001512 struct shrinker shrinker;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001513
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001514 /** LRU list of objects with fence regs on them. */
1515 struct list_head fence_list;
1516
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001517 /* the indicator for dispatch video commands on two BSD rings */
Joonas Lahtinen6f633402016-09-01 14:58:21 +03001518 atomic_t bsd_engine_dispatch_index;
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02001519
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001520 /** Bit 6 swizzling required for X tiling */
1521 uint32_t bit_6_swizzle_x;
1522 /** Bit 6 swizzling required for Y tiling */
1523 uint32_t bit_6_swizzle_y;
1524
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001525 /* accounting, useful for userland debugging */
Daniel Vetterc20e8352013-07-24 22:40:23 +02001526 spinlock_t object_stat_lock;
Chris Wilson3ef7f222016-10-18 13:02:48 +01001527 u64 object_memory;
Daniel Vetter4b5aed62012-11-14 17:14:03 +01001528 u32 object_count;
1529};
1530
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001531struct drm_i915_error_state_buf {
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01001532 struct drm_i915_private *i915;
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03001533 unsigned bytes;
1534 unsigned size;
1535 int err;
1536 u8 *buf;
1537 loff_t start;
1538 loff_t pos;
1539};
1540
Chris Wilsonb52992c2016-10-28 13:58:24 +01001541#define I915_RESET_TIMEOUT (10 * HZ) /* 10s */
1542#define I915_FENCE_TIMEOUT (10 * HZ) /* 10s */
1543
Mika Kuoppala3fe3b032016-11-18 15:09:04 +02001544#define I915_ENGINE_DEAD_TIMEOUT (4 * HZ) /* Seqno, head and subunits dead */
1545#define I915_SEQNO_DEAD_TIMEOUT (12 * HZ) /* Seqno dead with active head */
1546
Daniel Vetter99584db2012-11-14 17:14:04 +01001547struct i915_gpu_error {
1548 /* For hangcheck timer */
1549#define DRM_I915_HANGCHECK_PERIOD 1500 /* in ms */
1550#define DRM_I915_HANGCHECK_JIFFIES msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD)
Mika Kuoppalabe62acb2013-08-30 16:19:28 +03001551
Chris Wilson737b1502015-01-26 18:03:03 +02001552 struct delayed_work hangcheck_work;
Daniel Vetter99584db2012-11-14 17:14:04 +01001553
1554 /* For reset and error_state handling. */
1555 spinlock_t lock;
1556 /* Protected by the above dev->gpu_error.lock. */
Chris Wilson5a4c6f12017-02-14 16:46:11 +00001557 struct i915_gpu_state *first_error;
Chris Wilson094f9a52013-09-25 17:34:55 +01001558
1559 unsigned long missed_irq_rings;
1560
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001561 /**
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001562 * State variable controlling the reset flow and count
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001563 *
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001564 * This is a counter which gets incremented when reset is triggered,
Chris Wilson8af29b02016-09-09 14:11:47 +01001565 *
1566 * Before the reset commences, the I915_RESET_IN_PROGRESS bit is set
1567 * meaning that any waiters holding onto the struct_mutex should
1568 * relinquish the lock immediately in order for the reset to start.
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02001569 *
1570 * If reset is not completed succesfully, the I915_WEDGE bit is
1571 * set meaning that hardware is terminally sour and there is no
1572 * recovery. All waiters on the reset_queue will be woken when
1573 * that happens.
1574 *
1575 * This counter is used by the wait_seqno code to notice that reset
1576 * event happened and it needs to restart the entire ioctl (since most
1577 * likely the seqno it waited for won't ever signal anytime soon).
Daniel Vetterf69061b2012-12-06 09:01:42 +01001578 *
1579 * This is important for lock-free wait paths, where no contended lock
1580 * naturally enforces the correct ordering between the bail-out of the
1581 * waiter and the gpu reset work code.
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001582 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001583 unsigned long reset_count;
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001584
Chris Wilson8c185ec2017-03-16 17:13:02 +00001585 /**
1586 * flags: Control various stages of the GPU reset
1587 *
1588 * #I915_RESET_BACKOFF - When we start a reset, we want to stop any
1589 * other users acquiring the struct_mutex. To do this we set the
1590 * #I915_RESET_BACKOFF bit in the error flags when we detect a reset
1591 * and then check for that bit before acquiring the struct_mutex (in
1592 * i915_mutex_lock_interruptible()?). I915_RESET_BACKOFF serves a
1593 * secondary role in preventing two concurrent global reset attempts.
1594 *
1595 * #I915_RESET_HANDOFF - To perform the actual GPU reset, we need the
1596 * struct_mutex. We try to acquire the struct_mutex in the reset worker,
1597 * but it may be held by some long running waiter (that we cannot
1598 * interrupt without causing trouble). Once we are ready to do the GPU
1599 * reset, we set the I915_RESET_HANDOFF bit and wakeup any waiters. If
1600 * they already hold the struct_mutex and want to participate they can
1601 * inspect the bit and do the reset directly, otherwise the worker
1602 * waits for the struct_mutex.
1603 *
1604 * #I915_WEDGED - If reset fails and we can no longer use the GPU,
1605 * we set the #I915_WEDGED bit. Prior to command submission, e.g.
1606 * i915_gem_request_alloc(), this bit is checked and the sequence
1607 * aborted (with -EIO reported to userspace) if set.
1608 */
Chris Wilson8af29b02016-09-09 14:11:47 +01001609 unsigned long flags;
Chris Wilson8c185ec2017-03-16 17:13:02 +00001610#define I915_RESET_BACKOFF 0
1611#define I915_RESET_HANDOFF 1
Chris Wilson8af29b02016-09-09 14:11:47 +01001612#define I915_WEDGED (BITS_PER_LONG - 1)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001613
1614 /**
Chris Wilson1f15b762016-07-01 17:23:14 +01001615 * Waitqueue to signal when a hang is detected. Used to for waiters
1616 * to release the struct_mutex for the reset to procede.
1617 */
1618 wait_queue_head_t wait_queue;
1619
1620 /**
Daniel Vetter1f83fee2012-11-15 17:17:22 +01001621 * Waitqueue to signal when the reset has completed. Used by clients
1622 * that wait for dev_priv->mm.wedged to settle.
1623 */
1624 wait_queue_head_t reset_queue;
Daniel Vetter33196de2012-11-14 17:14:05 +01001625
Chris Wilson094f9a52013-09-25 17:34:55 +01001626 /* For missed irq/seqno simulation. */
Chris Wilson688e6c72016-07-01 17:23:15 +01001627 unsigned long test_irq_rings;
Daniel Vetter99584db2012-11-14 17:14:04 +01001628};
1629
Zhang Ruib8efb172013-02-05 15:41:53 +08001630enum modeset_restore {
1631 MODESET_ON_LID_OPEN,
1632 MODESET_DONE,
1633 MODESET_SUSPENDED,
1634};
1635
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001636#define DP_AUX_A 0x40
1637#define DP_AUX_B 0x10
1638#define DP_AUX_C 0x20
1639#define DP_AUX_D 0x30
1640
Xiong Zhang11c1b652015-08-17 16:04:04 +08001641#define DDC_PIN_B 0x05
1642#define DDC_PIN_C 0x04
1643#define DDC_PIN_D 0x06
1644
Paulo Zanoni6acab152013-09-12 17:06:24 -03001645struct ddi_vbt_port_info {
Damien Lespiauce4dd492014-08-01 11:07:54 +01001646 /*
1647 * This is an index in the HDMI/DVI DDI buffer translation table.
1648 * The special value HDMI_LEVEL_SHIFT_UNKNOWN means the VBT didn't
1649 * populate this field.
1650 */
1651#define HDMI_LEVEL_SHIFT_UNKNOWN 0xff
Paulo Zanoni6acab152013-09-12 17:06:24 -03001652 uint8_t hdmi_level_shift;
Paulo Zanoni311a2092013-09-12 17:12:18 -03001653
1654 uint8_t supports_dvi:1;
1655 uint8_t supports_hdmi:1;
1656 uint8_t supports_dp:1;
Imre Deaka98d9c12016-12-21 12:17:24 +02001657 uint8_t supports_edp:1;
Rodrigo Vivi500ea702015-08-07 17:01:16 -07001658
1659 uint8_t alternate_aux_channel;
Xiong Zhang11c1b652015-08-17 16:04:04 +08001660 uint8_t alternate_ddc_pin;
Antti Koskipaa75067dd2015-07-10 14:10:55 +03001661
1662 uint8_t dp_boost_level;
1663 uint8_t hdmi_boost_level;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001664};
1665
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001666enum psr_lines_to_wait {
1667 PSR_0_LINES_TO_WAIT = 0,
1668 PSR_1_LINE_TO_WAIT,
1669 PSR_4_LINES_TO_WAIT,
1670 PSR_8_LINES_TO_WAIT
Pradeep Bhat83a72802014-03-28 10:14:57 +05301671};
1672
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001673struct intel_vbt_data {
1674 struct drm_display_mode *lfp_lvds_vbt_mode; /* if any */
1675 struct drm_display_mode *sdvo_lvds_vbt_mode; /* if any */
1676
1677 /* Feature bits */
1678 unsigned int int_tv_support:1;
1679 unsigned int lvds_dither:1;
1680 unsigned int lvds_vbt:1;
1681 unsigned int int_crt_support:1;
1682 unsigned int lvds_use_ssc:1;
1683 unsigned int display_clock_mode:1;
1684 unsigned int fdi_rx_polarity_inverted:1;
Ville Syrjälä3e845c72016-04-08 16:28:12 +03001685 unsigned int panel_type:4;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001686 int lvds_ssc_freq;
1687 unsigned int bios_lvds_val; /* initial [PCH_]LVDS reg val in VBIOS */
1688
Pradeep Bhat83a72802014-03-28 10:14:57 +05301689 enum drrs_support_type drrs_type;
1690
Jani Nikula6aa23e62016-03-24 17:50:20 +02001691 struct {
1692 int rate;
1693 int lanes;
1694 int preemphasis;
1695 int vswing;
Jani Nikula06411f02016-03-24 17:50:21 +02001696 bool low_vswing;
Jani Nikula6aa23e62016-03-24 17:50:20 +02001697 bool initialized;
1698 bool support;
1699 int bpp;
1700 struct edp_power_seq pps;
1701 } edp;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001702
Jani Nikulaf00076d2013-12-14 20:38:29 -02001703 struct {
Rodrigo Vivibfd7ebd2014-11-14 08:52:30 -08001704 bool full_link;
1705 bool require_aux_wakeup;
1706 int idle_frames;
1707 enum psr_lines_to_wait lines_to_wait;
1708 int tp1_wakeup_time;
1709 int tp2_tp3_wakeup_time;
1710 } psr;
1711
1712 struct {
Jani Nikulaf00076d2013-12-14 20:38:29 -02001713 u16 pwm_freq_hz;
Jani Nikula39fbc9c2014-04-09 11:22:06 +03001714 bool present;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001715 bool active_low_pwm;
Jani Nikula1de60682014-06-24 18:27:39 +03001716 u8 min_brightness; /* min_brightness/255 of max */
Vidya Srinivasadd03372016-12-08 11:26:18 +02001717 u8 controller; /* brightness controller number */
Deepak M9a41e172016-04-26 16:14:24 +03001718 enum intel_backlight_type type;
Jani Nikulaf00076d2013-12-14 20:38:29 -02001719 } backlight;
1720
Shobhit Kumard17c5442013-08-27 15:12:25 +03001721 /* MIPI DSI */
1722 struct {
1723 u16 panel_id;
Shobhit Kumard3b542f2014-04-14 11:00:34 +05301724 struct mipi_config *config;
1725 struct mipi_pps_data *pps;
1726 u8 seq_version;
1727 u32 size;
1728 u8 *data;
Jani Nikula8d3ed2f2015-12-21 15:10:57 +02001729 const u8 *sequence[MIPI_SEQ_MAX];
Shobhit Kumard17c5442013-08-27 15:12:25 +03001730 } dsi;
1731
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001732 int crt_ddc_pin;
1733
1734 int child_dev_num;
Paulo Zanoni768f69c2013-09-11 18:02:47 -03001735 union child_device_config *child_dev;
Paulo Zanoni6acab152013-09-12 17:06:24 -03001736
1737 struct ddi_vbt_port_info ddi_port_info[I915_MAX_PORTS];
Jani Nikula9d6c8752016-03-24 17:50:22 +02001738 struct sdvo_device_mapping sdvo_mappings[2];
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03001739};
1740
Ville Syrjälä77c122b2013-08-06 22:24:04 +03001741enum intel_ddb_partitioning {
1742 INTEL_DDB_PART_1_2,
1743 INTEL_DDB_PART_5_6, /* IVB+ */
1744};
1745
Ville Syrjälä1fd527c2013-08-06 22:24:05 +03001746struct intel_wm_level {
1747 bool enable;
1748 uint32_t pri_val;
1749 uint32_t spr_val;
1750 uint32_t cur_val;
1751 uint32_t fbc_val;
1752};
1753
Imre Deak820c1982013-12-17 14:46:36 +02001754struct ilk_wm_values {
Ville Syrjälä609cede2013-10-09 19:18:03 +03001755 uint32_t wm_pipe[3];
1756 uint32_t wm_lp[3];
1757 uint32_t wm_lp_spr[3];
1758 uint32_t wm_linetime[3];
1759 bool enable_fbc_wm;
1760 enum intel_ddb_partitioning partitioning;
1761};
1762
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001763struct vlv_pipe_wm {
Ville Syrjälä1b313892016-11-28 19:37:08 +02001764 uint16_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001765};
1766
1767struct vlv_sr_wm {
1768 uint16_t plane;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001769 uint16_t cursor;
1770};
1771
1772struct vlv_wm_ddl_values {
1773 uint8_t plane[I915_MAX_PLANES];
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001774};
1775
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001776struct vlv_wm_values {
Ville Syrjälä262cd2e2015-06-24 22:00:04 +03001777 struct vlv_pipe_wm pipe[3];
1778 struct vlv_sr_wm sr;
Ville Syrjälä1b313892016-11-28 19:37:08 +02001779 struct vlv_wm_ddl_values ddl[3];
Ville Syrjälä6eb1a682015-06-24 22:00:03 +03001780 uint8_t level;
1781 bool cxsr;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02001782};
1783
Damien Lespiauc1939242014-11-04 17:06:41 +00001784struct skl_ddb_entry {
Damien Lespiau16160e32014-11-04 17:06:53 +00001785 uint16_t start, end; /* in number of blocks, 'end' is exclusive */
Damien Lespiauc1939242014-11-04 17:06:41 +00001786};
1787
1788static inline uint16_t skl_ddb_entry_size(const struct skl_ddb_entry *entry)
1789{
Damien Lespiau16160e32014-11-04 17:06:53 +00001790 return entry->end - entry->start;
Damien Lespiauc1939242014-11-04 17:06:41 +00001791}
1792
Damien Lespiau08db6652014-11-04 17:06:52 +00001793static inline bool skl_ddb_entry_equal(const struct skl_ddb_entry *e1,
1794 const struct skl_ddb_entry *e2)
1795{
1796 if (e1->start == e2->start && e1->end == e2->end)
1797 return true;
1798
1799 return false;
1800}
1801
Damien Lespiauc1939242014-11-04 17:06:41 +00001802struct skl_ddb_allocation {
Chandra Konduru2cd601c2015-04-27 15:47:37 -07001803 struct skl_ddb_entry plane[I915_MAX_PIPES][I915_MAX_PLANES]; /* packed/uv */
Matt Roper4969d332015-09-24 15:53:10 -07001804 struct skl_ddb_entry y_plane[I915_MAX_PIPES][I915_MAX_PLANES];
Damien Lespiauc1939242014-11-04 17:06:41 +00001805};
1806
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001807struct skl_wm_values {
Matt Roper2b4b9f32016-05-12 07:06:07 -07001808 unsigned dirty_pipes;
Damien Lespiauc1939242014-11-04 17:06:41 +00001809 struct skl_ddb_allocation ddb;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001810};
1811
1812struct skl_wm_level {
Lyudea62163e2016-10-04 14:28:20 -04001813 bool plane_en;
1814 uint16_t plane_res_b;
1815 uint8_t plane_res_l;
Pradeep Bhat2ac96d22014-11-04 17:06:40 +00001816};
1817
Paulo Zanonic67a4702013-08-19 13:18:09 -03001818/*
Paulo Zanoni765dab672014-03-07 20:08:18 -03001819 * This struct helps tracking the state needed for runtime PM, which puts the
1820 * device in PCI D3 state. Notice that when this happens, nothing on the
1821 * graphics device works, even register access, so we don't get interrupts nor
1822 * anything else.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001823 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001824 * Every piece of our code that needs to actually touch the hardware needs to
1825 * either call intel_runtime_pm_get or call intel_display_power_get with the
1826 * appropriate power domain.
Paulo Zanonia8a8bd52014-03-07 20:08:05 -03001827 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001828 * Our driver uses the autosuspend delay feature, which means we'll only really
1829 * suspend if we stay with zero refcount for a certain amount of time. The
Daniel Vetterf458ebb2014-09-30 10:56:39 +02001830 * default value is currently very conservative (see intel_runtime_pm_enable), but
Paulo Zanoni765dab672014-03-07 20:08:18 -03001831 * it can be changed with the standard runtime PM files from sysfs.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001832 *
1833 * The irqs_disabled variable becomes true exactly after we disable the IRQs and
1834 * goes back to false exactly before we reenable the IRQs. We use this variable
1835 * to check if someone is trying to enable/disable IRQs while they're supposed
1836 * to be disabled. This shouldn't happen and we'll print some error messages in
Paulo Zanoni730488b2014-03-07 20:12:32 -03001837 * case it happens.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001838 *
Paulo Zanoni765dab672014-03-07 20:08:18 -03001839 * For more, read the Documentation/power/runtime_pm.txt.
Paulo Zanonic67a4702013-08-19 13:18:09 -03001840 */
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001841struct i915_runtime_pm {
Imre Deak1f814da2015-12-16 02:52:19 +02001842 atomic_t wakeref_count;
Paulo Zanoni5d584b22014-03-07 20:08:15 -03001843 bool suspended;
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02001844 bool irqs_enabled;
Paulo Zanonic67a4702013-08-19 13:18:09 -03001845};
1846
Daniel Vetter926321d2013-10-16 13:30:34 +02001847enum intel_pipe_crc_source {
1848 INTEL_PIPE_CRC_SOURCE_NONE,
1849 INTEL_PIPE_CRC_SOURCE_PLANE1,
1850 INTEL_PIPE_CRC_SOURCE_PLANE2,
1851 INTEL_PIPE_CRC_SOURCE_PF,
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001852 INTEL_PIPE_CRC_SOURCE_PIPE,
Daniel Vetter3d099a02013-10-16 22:55:58 +02001853 /* TV/DP on pre-gen5/vlv can't use the pipe source. */
1854 INTEL_PIPE_CRC_SOURCE_TV,
1855 INTEL_PIPE_CRC_SOURCE_DP_B,
1856 INTEL_PIPE_CRC_SOURCE_DP_C,
1857 INTEL_PIPE_CRC_SOURCE_DP_D,
Daniel Vetter46a19182013-11-01 10:50:20 +01001858 INTEL_PIPE_CRC_SOURCE_AUTO,
Daniel Vetter926321d2013-10-16 13:30:34 +02001859 INTEL_PIPE_CRC_SOURCE_MAX,
1860};
1861
Shuang He8bf1e9f2013-10-15 18:55:27 +01001862struct intel_pipe_crc_entry {
Damien Lespiauac2300d2013-10-15 18:55:30 +01001863 uint32_t frame;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001864 uint32_t crc[5];
1865};
1866
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001867#define INTEL_PIPE_CRC_ENTRIES_NR 128
Shuang He8bf1e9f2013-10-15 18:55:27 +01001868struct intel_pipe_crc {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001869 spinlock_t lock;
1870 bool opened; /* exclusive access to the result file */
Damien Lespiaue5f75ac2013-10-15 18:55:34 +01001871 struct intel_pipe_crc_entry *entries;
Daniel Vetter926321d2013-10-16 13:30:34 +02001872 enum intel_pipe_crc_source source;
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001873 int head, tail;
Damien Lespiau07144422013-10-15 18:55:40 +01001874 wait_queue_head_t wq;
Tomeu Vizoso8c6b7092017-01-10 14:43:04 +01001875 int skipped;
Shuang He8bf1e9f2013-10-15 18:55:27 +01001876};
1877
Daniel Vetterf99d7062014-06-19 16:01:59 +02001878struct i915_frontbuffer_tracking {
Chris Wilsonb5add952016-08-04 16:32:36 +01001879 spinlock_t lock;
Daniel Vetterf99d7062014-06-19 16:01:59 +02001880
1881 /*
1882 * Tracking bits for delayed frontbuffer flushing du to gpu activity or
1883 * scheduled flips.
1884 */
1885 unsigned busy_bits;
1886 unsigned flip_bits;
1887};
1888
Mika Kuoppala72253422014-10-07 17:21:26 +03001889struct i915_wa_reg {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001890 i915_reg_t addr;
Mika Kuoppala72253422014-10-07 17:21:26 +03001891 u32 value;
1892 /* bitmask representing WA bits */
1893 u32 mask;
1894};
1895
Arun Siluvery33136b02016-01-21 21:43:47 +00001896/*
1897 * RING_MAX_NONPRIV_SLOTS is per-engine but at this point we are only
1898 * allowing it for RCS as we don't foresee any requirement of having
1899 * a whitelist for other engines. When it is really required for
1900 * other engines then the limit need to be increased.
1901 */
1902#define I915_MAX_WA_REGS (16 + RING_MAX_NONPRIV_SLOTS)
Mika Kuoppala72253422014-10-07 17:21:26 +03001903
1904struct i915_workarounds {
1905 struct i915_wa_reg reg[I915_MAX_WA_REGS];
1906 u32 count;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00001907 u32 hw_whitelist_count[I915_NUM_ENGINES];
Mika Kuoppala72253422014-10-07 17:21:26 +03001908};
1909
Yu Zhangcf9d2892015-02-10 19:05:47 +08001910struct i915_virtual_gpu {
1911 bool active;
1912};
1913
Matt Roperaa363132015-09-24 15:53:18 -07001914/* used in computing the new watermarks state */
1915struct intel_wm_config {
1916 unsigned int num_pipes_active;
1917 bool sprites_enabled;
1918 bool sprites_scaled;
1919};
1920
Robert Braggd7965152016-11-07 19:49:52 +00001921struct i915_oa_format {
1922 u32 format;
1923 int size;
1924};
1925
Robert Bragg8a3003d2016-11-07 19:49:51 +00001926struct i915_oa_reg {
1927 i915_reg_t addr;
1928 u32 value;
1929};
1930
Robert Braggeec688e2016-11-07 19:49:47 +00001931struct i915_perf_stream;
1932
Robert Bragg16d98b32016-12-07 21:40:33 +00001933/**
1934 * struct i915_perf_stream_ops - the OPs to support a specific stream type
1935 */
Robert Braggeec688e2016-11-07 19:49:47 +00001936struct i915_perf_stream_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00001937 /**
1938 * @enable: Enables the collection of HW samples, either in response to
1939 * `I915_PERF_IOCTL_ENABLE` or implicitly called when stream is opened
1940 * without `I915_PERF_FLAG_DISABLED`.
Robert Braggeec688e2016-11-07 19:49:47 +00001941 */
1942 void (*enable)(struct i915_perf_stream *stream);
1943
Robert Bragg16d98b32016-12-07 21:40:33 +00001944 /**
1945 * @disable: Disables the collection of HW samples, either in response
1946 * to `I915_PERF_IOCTL_DISABLE` or implicitly called before destroying
1947 * the stream.
Robert Braggeec688e2016-11-07 19:49:47 +00001948 */
1949 void (*disable)(struct i915_perf_stream *stream);
1950
Robert Bragg16d98b32016-12-07 21:40:33 +00001951 /**
1952 * @poll_wait: Call poll_wait, passing a wait queue that will be woken
Robert Braggeec688e2016-11-07 19:49:47 +00001953 * once there is something ready to read() for the stream
1954 */
1955 void (*poll_wait)(struct i915_perf_stream *stream,
1956 struct file *file,
1957 poll_table *wait);
1958
Robert Bragg16d98b32016-12-07 21:40:33 +00001959 /**
1960 * @wait_unlocked: For handling a blocking read, wait until there is
1961 * something to ready to read() for the stream. E.g. wait on the same
Robert Braggd7965152016-11-07 19:49:52 +00001962 * wait queue that would be passed to poll_wait().
Robert Braggeec688e2016-11-07 19:49:47 +00001963 */
1964 int (*wait_unlocked)(struct i915_perf_stream *stream);
1965
Robert Bragg16d98b32016-12-07 21:40:33 +00001966 /**
1967 * @read: Copy buffered metrics as records to userspace
1968 * **buf**: the userspace, destination buffer
1969 * **count**: the number of bytes to copy, requested by userspace
1970 * **offset**: zero at the start of the read, updated as the read
1971 * proceeds, it represents how many bytes have been copied so far and
1972 * the buffer offset for copying the next record.
Robert Braggeec688e2016-11-07 19:49:47 +00001973 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001974 * Copy as many buffered i915 perf samples and records for this stream
1975 * to userspace as will fit in the given buffer.
Robert Braggeec688e2016-11-07 19:49:47 +00001976 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001977 * Only write complete records; returning -%ENOSPC if there isn't room
1978 * for a complete record.
Robert Braggeec688e2016-11-07 19:49:47 +00001979 *
Robert Bragg16d98b32016-12-07 21:40:33 +00001980 * Return any error condition that results in a short read such as
1981 * -%ENOSPC or -%EFAULT, even though these may be squashed before
1982 * returning to userspace.
Robert Braggeec688e2016-11-07 19:49:47 +00001983 */
1984 int (*read)(struct i915_perf_stream *stream,
1985 char __user *buf,
1986 size_t count,
1987 size_t *offset);
1988
Robert Bragg16d98b32016-12-07 21:40:33 +00001989 /**
1990 * @destroy: Cleanup any stream specific resources.
Robert Braggeec688e2016-11-07 19:49:47 +00001991 *
1992 * The stream will always be disabled before this is called.
1993 */
1994 void (*destroy)(struct i915_perf_stream *stream);
1995};
1996
Robert Bragg16d98b32016-12-07 21:40:33 +00001997/**
1998 * struct i915_perf_stream - state for a single open stream FD
1999 */
Robert Braggeec688e2016-11-07 19:49:47 +00002000struct i915_perf_stream {
Robert Bragg16d98b32016-12-07 21:40:33 +00002001 /**
2002 * @dev_priv: i915 drm device
2003 */
Robert Braggeec688e2016-11-07 19:49:47 +00002004 struct drm_i915_private *dev_priv;
2005
Robert Bragg16d98b32016-12-07 21:40:33 +00002006 /**
2007 * @link: Links the stream into ``&drm_i915_private->streams``
2008 */
Robert Braggeec688e2016-11-07 19:49:47 +00002009 struct list_head link;
2010
Robert Bragg16d98b32016-12-07 21:40:33 +00002011 /**
2012 * @sample_flags: Flags representing the `DRM_I915_PERF_PROP_SAMPLE_*`
2013 * properties given when opening a stream, representing the contents
2014 * of a single sample as read() by userspace.
2015 */
Robert Braggeec688e2016-11-07 19:49:47 +00002016 u32 sample_flags;
Robert Bragg16d98b32016-12-07 21:40:33 +00002017
2018 /**
2019 * @sample_size: Considering the configured contents of a sample
2020 * combined with the required header size, this is the total size
2021 * of a single sample record.
2022 */
Robert Braggd7965152016-11-07 19:49:52 +00002023 int sample_size;
Robert Braggeec688e2016-11-07 19:49:47 +00002024
Robert Bragg16d98b32016-12-07 21:40:33 +00002025 /**
2026 * @ctx: %NULL if measuring system-wide across all contexts or a
2027 * specific context that is being monitored.
2028 */
Robert Braggeec688e2016-11-07 19:49:47 +00002029 struct i915_gem_context *ctx;
Robert Bragg16d98b32016-12-07 21:40:33 +00002030
2031 /**
2032 * @enabled: Whether the stream is currently enabled, considering
2033 * whether the stream was opened in a disabled state and based
2034 * on `I915_PERF_IOCTL_ENABLE` and `I915_PERF_IOCTL_DISABLE` calls.
2035 */
Robert Braggeec688e2016-11-07 19:49:47 +00002036 bool enabled;
2037
Robert Bragg16d98b32016-12-07 21:40:33 +00002038 /**
2039 * @ops: The callbacks providing the implementation of this specific
2040 * type of configured stream.
2041 */
Robert Braggd7965152016-11-07 19:49:52 +00002042 const struct i915_perf_stream_ops *ops;
2043};
2044
Robert Bragg16d98b32016-12-07 21:40:33 +00002045/**
2046 * struct i915_oa_ops - Gen specific implementation of an OA unit stream
2047 */
Robert Braggd7965152016-11-07 19:49:52 +00002048struct i915_oa_ops {
Robert Bragg16d98b32016-12-07 21:40:33 +00002049 /**
2050 * @init_oa_buffer: Resets the head and tail pointers of the
2051 * circular buffer for periodic OA reports.
2052 *
2053 * Called when first opening a stream for OA metrics, but also may be
2054 * called in response to an OA buffer overflow or other error
2055 * condition.
2056 *
2057 * Note it may be necessary to clear the full OA buffer here as part of
2058 * maintaining the invariable that new reports must be written to
2059 * zeroed memory for us to be able to reliable detect if an expected
2060 * report has not yet landed in memory. (At least on Haswell the OA
2061 * buffer tail pointer is not synchronized with reports being visible
2062 * to the CPU)
2063 */
Robert Braggd7965152016-11-07 19:49:52 +00002064 void (*init_oa_buffer)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002065
2066 /**
2067 * @enable_metric_set: Applies any MUX configuration to set up the
2068 * Boolean and Custom (B/C) counters that are part of the counter
2069 * reports being sampled. May apply system constraints such as
2070 * disabling EU clock gating as required.
2071 */
Robert Braggd7965152016-11-07 19:49:52 +00002072 int (*enable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002073
2074 /**
2075 * @disable_metric_set: Remove system constraints associated with using
2076 * the OA unit.
2077 */
Robert Braggd7965152016-11-07 19:49:52 +00002078 void (*disable_metric_set)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002079
2080 /**
2081 * @oa_enable: Enable periodic sampling
2082 */
Robert Braggd7965152016-11-07 19:49:52 +00002083 void (*oa_enable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002084
2085 /**
2086 * @oa_disable: Disable periodic sampling
2087 */
Robert Braggd7965152016-11-07 19:49:52 +00002088 void (*oa_disable)(struct drm_i915_private *dev_priv);
Robert Bragg16d98b32016-12-07 21:40:33 +00002089
2090 /**
2091 * @read: Copy data from the circular OA buffer into a given userspace
2092 * buffer.
2093 */
Robert Braggd7965152016-11-07 19:49:52 +00002094 int (*read)(struct i915_perf_stream *stream,
2095 char __user *buf,
2096 size_t count,
2097 size_t *offset);
Robert Bragg16d98b32016-12-07 21:40:33 +00002098
2099 /**
2100 * @oa_buffer_is_empty: Check if OA buffer empty (false positives OK)
2101 *
2102 * This is either called via fops or the poll check hrtimer (atomic
2103 * ctx) without any locks taken.
2104 *
2105 * It's safe to read OA config state here unlocked, assuming that this
2106 * is only called while the stream is enabled, while the global OA
2107 * configuration can't be modified.
2108 *
2109 * Efficiency is more important than avoiding some false positives
2110 * here, which will be handled gracefully - likely resulting in an
2111 * %EAGAIN error for userspace.
2112 */
Robert Braggd7965152016-11-07 19:49:52 +00002113 bool (*oa_buffer_is_empty)(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00002114};
2115
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002116struct intel_cdclk_state {
2117 unsigned int cdclk, vco, ref;
2118};
2119
Jani Nikula77fec552014-03-31 14:27:22 +03002120struct drm_i915_private {
Chris Wilson8f460e22016-06-24 14:00:18 +01002121 struct drm_device drm;
2122
Chris Wilsonefab6d82015-04-07 16:20:57 +01002123 struct kmem_cache *objects;
Chris Wilsone20d2ab2015-04-07 16:20:58 +01002124 struct kmem_cache *vmas;
Chris Wilsonefab6d82015-04-07 16:20:57 +01002125 struct kmem_cache *requests;
Chris Wilson52e54202016-11-14 20:41:02 +00002126 struct kmem_cache *dependencies;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002127
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002128 const struct intel_device_info info;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002129
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002130 void __iomem *regs;
2131
Chris Wilson907b28c2013-07-19 20:36:52 +01002132 struct intel_uncore uncore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002133
Yu Zhangcf9d2892015-02-10 19:05:47 +08002134 struct i915_virtual_gpu vgpu;
2135
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08002136 struct intel_gvt *gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04002137
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002138 struct intel_huc huc;
Alex Dai33a732f2015-08-12 15:43:36 +01002139 struct intel_guc guc;
2140
Daniel Vettereb805622015-05-04 14:58:44 +02002141 struct intel_csr csr;
2142
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002143 struct intel_gmbus gmbus[GMBUS_NUM_PINS];
Daniel Vetter28c70f12012-12-01 13:53:45 +01002144
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002145 /** gmbus_mutex protects against concurrent usage of the single hw gmbus
2146 * controller on different i2c buses. */
2147 struct mutex gmbus_mutex;
2148
2149 /**
2150 * Base address of the gmbus and gpio block.
2151 */
2152 uint32_t gpio_mmio_base;
2153
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05302154 /* MMIO base address for MIPI regs */
2155 uint32_t mipi_mmio_base;
2156
Ville Syrjälä443a3892015-11-11 20:34:15 +02002157 uint32_t psr_mmio_base;
2158
Imre Deak44cb7342016-08-10 14:07:29 +03002159 uint32_t pps_mmio_base;
2160
Daniel Vetter28c70f12012-12-01 13:53:45 +01002161 wait_queue_head_t gmbus_wait_queue;
2162
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002163 struct pci_dev *bridge_dev;
Chris Wilson0ca5fa32016-05-24 14:53:40 +01002164 struct i915_gem_context *kernel_context;
Akash Goel3b3f1652016-10-13 22:44:48 +05302165 struct intel_engine_cs *engine[I915_NUM_ENGINES];
Chris Wilson51d545d2016-08-15 10:49:02 +01002166 struct i915_vma *semaphore;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002167
Daniel Vetterba8286f2014-09-11 07:43:25 +02002168 struct drm_dma_handle *status_page_dmah;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002169 struct resource mch_res;
2170
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002171 /* protects the irq masks */
2172 spinlock_t irq_lock;
2173
Sourab Gupta84c33a62014-06-02 16:47:17 +05302174 /* protects the mmio flip data */
2175 spinlock_t mmio_flip_lock;
2176
Imre Deakf8b79e52014-03-04 19:23:07 +02002177 bool display_irqs_enabled;
2178
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01002179 /* To control wakeup latency, e.g. for irq-driven dp aux transfers. */
2180 struct pm_qos_request pm_qos;
2181
Ville Syrjäläa5805162015-05-26 20:42:30 +03002182 /* Sideband mailbox protection */
2183 struct mutex sb_lock;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002184
2185 /** Cached value of IMR to avoid reads in updating the bitfield */
Ben Widawskyabd58f02013-11-02 21:07:09 -07002186 union {
2187 u32 irq_mask;
2188 u32 de_irq_mask[I915_MAX_PIPES];
2189 };
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002190 u32 gt_irq_mask;
Akash Goelf4e9af42016-10-12 21:54:30 +05302191 u32 pm_imr;
2192 u32 pm_ier;
Deepak Sa6706b42014-03-15 20:23:22 +05302193 u32 pm_rps_events;
Sagar Arun Kamble26705e22016-10-12 21:54:31 +05302194 u32 pm_guc_events;
Imre Deak91d181d2014-02-10 18:42:49 +02002195 u32 pipestat_irq_mask[I915_MAX_PIPES];
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002196
Jani Nikula5fcece82015-05-27 15:03:42 +03002197 struct i915_hotplug hotplug;
Paulo Zanoniab34a7e2016-01-11 17:44:36 -02002198 struct intel_fbc fbc;
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05302199 struct i915_drrs drrs;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002200 struct intel_opregion opregion;
Rodrigo Vivi41aa3442013-05-09 20:03:18 -03002201 struct intel_vbt_data vbt;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002202
Jesse Barnesd9ceb812014-10-09 12:57:43 -07002203 bool preserve_bios_swizzle;
2204
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002205 /* overlay */
2206 struct intel_overlay *overlay;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002207
Jani Nikula58c68772013-11-08 16:48:54 +02002208 /* backlight registers and fields in struct intel_panel */
Daniel Vetter07f11d42014-09-15 14:35:09 +02002209 struct mutex backlight_lock;
Jani Nikula31ad8ec2013-04-02 15:48:09 +03002210
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002211 /* LVDS info */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002212 bool no_aux_handshake;
2213
Ville Syrjäläe39b9992014-09-04 14:53:14 +03002214 /* protects panel power sequencer state */
2215 struct mutex pps_mutex;
2216
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002217 struct drm_i915_fence_reg fence_regs[I915_MAX_NUM_FENCES]; /* assume 965 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002218 int num_fence_regs; /* 8 on pre-965, 16 otherwise */
2219
2220 unsigned int fsb_freq, mem_freq, is_ddr3;
Ville Syrjäläb2045352016-05-13 23:41:27 +03002221 unsigned int skl_preferred_vco_freq;
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002222 unsigned int max_cdclk_freq;
Ville Syrjälä8d965612016-11-14 18:35:10 +02002223
Mika Kaholaadafdc62015-08-18 14:36:59 +03002224 unsigned int max_dotclk_freq;
Ville Syrjäläe7dc33f2016-03-02 17:22:13 +02002225 unsigned int rawclk_freq;
Ville Syrjälä6bcda4f2014-10-07 17:41:22 +03002226 unsigned int hpll_freq;
Ville Syrjäläbfa7df02015-09-24 23:29:18 +03002227 unsigned int czclk_freq;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002228
Ville Syrjälä63911d72016-05-13 23:41:32 +03002229 struct {
Ville Syrjäläbb0f4aa2017-01-20 20:21:59 +02002230 /*
2231 * The current logical cdclk state.
2232 * See intel_atomic_state.cdclk.logical
2233 *
2234 * For reading holding any crtc lock is sufficient,
2235 * for writing must hold all of them.
2236 */
2237 struct intel_cdclk_state logical;
2238 /*
2239 * The current actual cdclk state.
2240 * See intel_atomic_state.cdclk.actual
2241 */
2242 struct intel_cdclk_state actual;
2243 /* The current hardware cdclk state */
Ville Syrjälä49cd97a2017-02-07 20:33:45 +02002244 struct intel_cdclk_state hw;
2245 } cdclk;
Ville Syrjälä63911d72016-05-13 23:41:32 +03002246
Daniel Vetter645416f2013-09-02 16:22:25 +02002247 /**
2248 * wq - Driver workqueue for GEM.
2249 *
2250 * NOTE: Work items scheduled here are not allowed to grab any modeset
2251 * locks, for otherwise the flushing done in the pageflip code will
2252 * result in deadlocks.
2253 */
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002254 struct workqueue_struct *wq;
2255
2256 /* Display functions */
2257 struct drm_i915_display_funcs display;
2258
2259 /* PCH chipset type */
2260 enum intel_pch pch_type;
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002261 unsigned short pch_id;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002262
2263 unsigned long quirks;
2264
Zhang Ruib8efb172013-02-05 15:41:53 +08002265 enum modeset_restore modeset_restore;
2266 struct mutex modeset_restore_lock;
Maarten Lankhorste2c8b872016-02-16 10:06:14 +01002267 struct drm_atomic_state *modeset_restore_state;
Maarten Lankhorst73974892016-08-05 23:28:27 +03002268 struct drm_modeset_acquire_ctx reset_ctx;
Eric Anholt673a3942008-07-30 12:06:12 -07002269
Ben Widawskya7bbbd62013-07-16 16:50:07 -07002270 struct list_head vm_list; /* Global list of all address spaces */
Joonas Lahtinen62106b42016-03-18 10:42:57 +02002271 struct i915_ggtt ggtt; /* VM representing the global address space */
Ben Widawsky5d4545a2013-01-17 12:45:15 -08002272
Daniel Vetter4b5aed62012-11-14 17:14:03 +01002273 struct i915_gem_mm mm;
Chris Wilsonad46cb52014-08-07 14:20:40 +01002274 DECLARE_HASHTABLE(mm_structs, 7);
2275 struct mutex mm_lock;
Daniel Vetter87813422012-05-02 11:49:32 +02002276
Chris Wilson5d1808e2016-04-28 09:56:51 +01002277 /* The hw wants to have a stable context identifier for the lifetime
2278 * of the context (for OA, PASID, faults, etc). This is limited
2279 * in execlists to 21 bits.
2280 */
2281 struct ida context_hw_ida;
2282#define MAX_CONTEXT_HW_ID (1<<21) /* exclusive */
2283
Daniel Vetter87813422012-05-02 11:49:32 +02002284 /* Kernel Modesetting */
2285
Ville Syrjäläe2af48c2016-10-31 22:37:05 +02002286 struct intel_crtc *plane_to_crtc_mapping[I915_MAX_PIPES];
2287 struct intel_crtc *pipe_to_crtc_mapping[I915_MAX_PIPES];
Kristian Høgsberg6b95a202009-11-18 11:25:18 -05002288 wait_queue_head_t pending_flip_queue;
2289
Daniel Vetterc4597872013-10-21 21:04:07 +02002290#ifdef CONFIG_DEBUG_FS
2291 struct intel_pipe_crc pipe_crc[I915_MAX_PIPES];
2292#endif
2293
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002294 /* dpll and cdclk state is protected by connection_mutex */
Daniel Vettere72f9fb2013-06-05 13:34:06 +02002295 int num_shared_dpll;
2296 struct intel_shared_dpll shared_dplls[I915_NUM_PLLS];
Ander Conselvan de Oliveiraf9476a62016-03-08 17:46:22 +02002297 const struct intel_dpll_mgr *dpll_mgr;
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002298
Maarten Lankhorstfbf6d872016-03-23 14:51:12 +01002299 /*
2300 * dpll_lock serializes intel_{prepare,enable,disable}_shared_dpll.
2301 * Must be global rather than per dpll, because on some platforms
2302 * plls share registers.
2303 */
2304 struct mutex dpll_lock;
2305
Maarten Lankhorst565602d2015-12-10 12:33:57 +01002306 unsigned int active_crtcs;
2307 unsigned int min_pixclk[I915_MAX_PIPES];
2308
Chon Ming Leee4607fc2013-11-06 14:36:35 +08002309 int dpio_phy_iosf_port[I915_NUM_PHYS_VLV];
Jesse Barnesee7b9f92012-04-20 17:11:53 +01002310
Mika Kuoppala72253422014-10-07 17:21:26 +03002311 struct i915_workarounds workarounds;
Arun Siluvery888b5992014-08-26 14:44:51 +01002312
Daniel Vetterf99d7062014-06-19 16:01:59 +02002313 struct i915_frontbuffer_tracking fb_tracking;
2314
Chris Wilsoneb955ee2017-01-23 21:29:39 +00002315 struct intel_atomic_helper {
2316 struct llist_head free_list;
2317 struct work_struct free_work;
2318 } atomic_helper;
2319
Jesse Barnes652c3932009-08-17 13:31:43 -07002320 u16 orig_clock;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002321
Zhenyu Wangc48044112009-12-17 14:48:43 +08002322 bool mchbar_need_disable;
Jesse Barnesf97108d2010-01-29 11:27:07 -08002323
Daniel Vettera4da4fa2012-11-02 19:55:07 +01002324 struct intel_l3_parity l3_parity;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002325
Ben Widawsky59124502013-07-04 11:02:05 -07002326 /* Cannot be determined by PCIID. You must always read a register. */
Mika Kuoppala3accaf72016-04-13 17:26:43 +03002327 u32 edram_cap;
Ben Widawsky59124502013-07-04 11:02:05 -07002328
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002329 /* gen6+ rps state */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002330 struct intel_gen6_power_mgmt rps;
Daniel Vetterc6a828d2012-08-08 23:35:35 +02002331
Daniel Vetter20e4d402012-08-08 23:35:39 +02002332 /* ilk-only ips/rps state. Everything in here is protected by the global
2333 * mchdev_lock in intel_pm.c */
Daniel Vetterc85aa882012-11-02 19:55:03 +01002334 struct intel_ilk_power_mgmt ips;
Jesse Barnesb5e50c32010-02-05 12:42:41 -08002335
Imre Deak83c00f52013-10-25 17:36:47 +03002336 struct i915_power_domains power_domains;
Wang Xingchaoa38911a2013-05-30 22:07:11 +08002337
Rodrigo Vivia031d702013-10-03 16:15:06 -03002338 struct i915_psr psr;
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03002339
Daniel Vetter99584db2012-11-14 17:14:04 +01002340 struct i915_gpu_error gpu_error;
Chris Wilsonae681d92010-10-01 14:57:56 +01002341
Jesse Barnesc9cddff2013-05-08 10:45:13 -07002342 struct drm_i915_gem_object *vlv_pctx;
2343
Daniel Vetter06957262015-08-10 13:34:08 +02002344#ifdef CONFIG_DRM_FBDEV_EMULATION
Dave Airlie8be48d92010-03-30 05:34:14 +00002345 /* list of fbdev register on this device */
2346 struct intel_fbdev *fbdev;
Chris Wilson82e3b8c2014-08-13 13:09:46 +01002347 struct work_struct fbdev_suspend_work;
Daniel Vetter4520f532013-10-09 09:18:51 +02002348#endif
Chris Wilsone953fd72011-02-21 22:23:52 +00002349
2350 struct drm_property *broadcast_rgb_property;
Chris Wilson3f43c482011-05-12 22:17:24 +01002351 struct drm_property *force_audio_property;
Ben Widawskye3689192012-05-25 16:56:22 -07002352
Imre Deak58fddc22015-01-08 17:54:14 +02002353 /* hda/i915 audio component */
David Henningsson51e1d832015-08-19 10:48:56 +02002354 struct i915_audio_component *audio_component;
Imre Deak58fddc22015-01-08 17:54:14 +02002355 bool audio_component_registered;
Libin Yang4a21ef72015-09-02 14:11:39 +08002356 /**
2357 * av_mutex - mutex for audio/video sync
2358 *
2359 */
2360 struct mutex av_mutex;
Imre Deak58fddc22015-01-08 17:54:14 +02002361
Ben Widawsky254f9652012-06-04 14:42:42 -07002362 uint32_t hw_context_size;
Ben Widawskya33afea2013-09-17 21:12:45 -07002363 struct list_head context_list;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002364
Damien Lespiau3e683202012-12-11 18:48:29 +00002365 u32 fdi_rx_config;
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02002366
Ville Syrjäläc2317752016-03-15 16:39:56 +02002367 /* Shadow for DISPLAY_PHY_CONTROL which can't be safely read */
Ville Syrjälä70722462015-04-10 18:21:28 +03002368 u32 chv_phy_control;
Ville Syrjäläc2317752016-03-15 16:39:56 +02002369 /*
2370 * Shadows for CHV DPLL_MD regs to keep the state
2371 * checker somewhat working in the presence hardware
2372 * crappiness (can't read out DPLL_MD for pipes B & C).
2373 */
2374 u32 chv_dpll_md[I915_MAX_PIPES];
Imre Deakadc7f042016-04-04 17:27:10 +03002375 u32 bxt_phy_grc;
Ville Syrjälä70722462015-04-10 18:21:28 +03002376
Daniel Vetter842f1c82014-03-10 10:01:44 +01002377 u32 suspend_count;
Imre Deakbc872292015-11-18 17:32:30 +02002378 bool suspended_to_idle;
Daniel Vetterf4c956a2012-11-02 19:55:02 +01002379 struct i915_suspend_saved_registers regfile;
Imre Deakddeea5b2014-05-05 15:19:56 +03002380 struct vlv_s0ix_state vlv_s0ix_state;
Daniel Vetter231f42a2012-11-02 19:55:05 +01002381
Lyude656d1b82016-08-17 15:55:54 -04002382 enum {
Paulo Zanoni16dcdc42016-09-22 18:00:27 -03002383 I915_SAGV_UNKNOWN = 0,
2384 I915_SAGV_DISABLED,
2385 I915_SAGV_ENABLED,
2386 I915_SAGV_NOT_CONTROLLED
2387 } sagv_status;
Lyude656d1b82016-08-17 15:55:54 -04002388
Ville Syrjälä53615a52013-08-01 16:18:50 +03002389 struct {
2390 /*
2391 * Raw watermark latency values:
2392 * in 0.1us units for WM0,
2393 * in 0.5us units for WM1+.
2394 */
2395 /* primary */
2396 uint16_t pri_latency[5];
2397 /* sprite */
2398 uint16_t spr_latency[5];
2399 /* cursor */
2400 uint16_t cur_latency[5];
Pradeep Bhat2af30a52014-11-04 17:06:38 +00002401 /*
2402 * Raw watermark memory latency values
2403 * for SKL for all 8 levels
2404 * in 1us units.
2405 */
2406 uint16_t skl_latency[8];
Ville Syrjälä609cede2013-10-09 19:18:03 +03002407
2408 /* current hardware state */
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002409 union {
2410 struct ilk_wm_values hw;
2411 struct skl_wm_values skl_hw;
Ville Syrjälä0018fda2015-03-05 21:19:45 +02002412 struct vlv_wm_values vlv;
Pradeep Bhat2d41c0b2014-11-04 17:06:42 +00002413 };
Ville Syrjälä58590c12015-09-08 21:05:12 +03002414
2415 uint8_t max_level;
Matt Ropered4a6a72016-02-23 17:20:13 -08002416
2417 /*
2418 * Should be held around atomic WM register writing; also
2419 * protects * intel_crtc->wm.active and
2420 * cstate->wm.need_postvbl_update.
2421 */
2422 struct mutex wm_mutex;
Matt Roper279e99d2016-05-12 07:06:02 -07002423
2424 /*
2425 * Set during HW readout of watermarks/DDB. Some platforms
2426 * need to know when we're still using BIOS-provided values
2427 * (which we don't fully trust).
2428 */
2429 bool distrust_bios_wm;
Ville Syrjälä53615a52013-08-01 16:18:50 +03002430 } wm;
2431
Paulo Zanoni8a187452013-12-06 20:32:13 -02002432 struct i915_runtime_pm pm;
2433
Robert Braggeec688e2016-11-07 19:49:47 +00002434 struct {
2435 bool initialized;
Robert Braggd7965152016-11-07 19:49:52 +00002436
Robert Bragg442b8c02016-11-07 19:49:53 +00002437 struct kobject *metrics_kobj;
Robert Braggccdf6342016-11-07 19:49:54 +00002438 struct ctl_table_header *sysctl_header;
Robert Bragg442b8c02016-11-07 19:49:53 +00002439
Robert Braggeec688e2016-11-07 19:49:47 +00002440 struct mutex lock;
2441 struct list_head streams;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002442
Robert Braggd7965152016-11-07 19:49:52 +00002443 spinlock_t hook_lock;
2444
Robert Bragg8a3003d2016-11-07 19:49:51 +00002445 struct {
Robert Braggd7965152016-11-07 19:49:52 +00002446 struct i915_perf_stream *exclusive_stream;
2447
2448 u32 specific_ctx_id;
Robert Braggd7965152016-11-07 19:49:52 +00002449
2450 struct hrtimer poll_check_timer;
2451 wait_queue_head_t poll_wq;
2452 bool pollin;
2453
2454 bool periodic;
2455 int period_exponent;
2456 int timestamp_frequency;
2457
2458 int tail_margin;
2459
2460 int metrics_set;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002461
2462 const struct i915_oa_reg *mux_regs;
2463 int mux_regs_len;
2464 const struct i915_oa_reg *b_counter_regs;
2465 int b_counter_regs_len;
Robert Braggd7965152016-11-07 19:49:52 +00002466
2467 struct {
2468 struct i915_vma *vma;
2469 u8 *vaddr;
2470 int format;
2471 int format_size;
2472 } oa_buffer;
2473
2474 u32 gen7_latched_oastatus1;
2475
2476 struct i915_oa_ops ops;
2477 const struct i915_oa_format *oa_formats;
2478 int n_builtin_sets;
Robert Bragg8a3003d2016-11-07 19:49:51 +00002479 } oa;
Robert Braggeec688e2016-11-07 19:49:47 +00002480 } perf;
2481
Oscar Mateoa83014d2014-07-24 17:04:21 +01002482 /* Abstract the submission mechanism (legacy ringbuffer or execlists) away */
2483 struct {
Chris Wilson821ed7d2016-09-09 14:11:53 +01002484 void (*resume)(struct drm_i915_private *);
Tvrtko Ursulin117897f2016-03-16 11:00:40 +00002485 void (*cleanup_engine)(struct intel_engine_cs *engine);
Chris Wilson67d97da2016-07-04 08:08:31 +01002486
Chris Wilson73cb9702016-10-28 13:58:46 +01002487 struct list_head timelines;
2488 struct i915_gem_timeline global_timeline;
Chris Wilson28176ef2016-10-28 13:58:56 +01002489 u32 active_requests;
Chris Wilson73cb9702016-10-28 13:58:46 +01002490
Chris Wilson67d97da2016-07-04 08:08:31 +01002491 /**
2492 * Is the GPU currently considered idle, or busy executing
2493 * userspace requests? Whilst idle, we allow runtime power
2494 * management to power down the hardware and display clocks.
2495 * In order to reduce the effect on performance, there
2496 * is a slight delay before we do so.
2497 */
Chris Wilson67d97da2016-07-04 08:08:31 +01002498 bool awake;
2499
2500 /**
2501 * We leave the user IRQ off as much as possible,
2502 * but this means that requests will finish and never
2503 * be retired once the system goes idle. Set a timer to
2504 * fire periodically while the ring is running. When it
2505 * fires, go retire requests.
2506 */
2507 struct delayed_work retire_work;
2508
2509 /**
2510 * When we detect an idle GPU, we want to turn on
2511 * powersaving features. So once we see that there
2512 * are no more requests outstanding and no more
2513 * arrive within a small period of time, we fire
2514 * off the idle_work.
2515 */
2516 struct delayed_work idle_work;
Chris Wilsonde867c22016-10-25 13:16:02 +01002517
2518 ktime_t last_init_time;
Oscar Mateoa83014d2014-07-24 17:04:21 +01002519 } gt;
2520
Ville Syrjälä3be60de2015-09-08 18:05:45 +03002521 /* perform PHY state sanity checks? */
2522 bool chv_phy_assert[2];
2523
Mahesh Kumara3a89862016-12-01 21:19:34 +05302524 bool ipc_enabled;
2525
Pandiyan, Dhinakaranf9318942016-09-21 13:02:48 -07002526 /* Used to save the pipe-to-encoder mapping for audio */
2527 struct intel_encoder *av_enc_map[I915_MAX_PIPES];
Takashi Iwai0bdf5a02015-11-30 18:19:39 +01002528
Jerome Anandeef57322017-01-25 04:27:49 +05302529 /* necessary resource sharing with HDMI LPE audio driver. */
2530 struct {
2531 struct platform_device *platdev;
2532 int irq;
2533 } lpe_audio;
2534
Daniel Vetterbdf1e7e2014-05-21 17:37:52 +02002535 /*
2536 * NOTE: This is the dri1/ums dungeon, don't add stuff here. Your patch
2537 * will be rejected. Instead look for a better place.
2538 */
Jani Nikula77fec552014-03-31 14:27:22 +03002539};
Linus Torvalds1da177e2005-04-16 15:20:36 -07002540
Chris Wilson2c1792a2013-08-01 18:39:55 +01002541static inline struct drm_i915_private *to_i915(const struct drm_device *dev)
2542{
Chris Wilson091387c2016-06-24 14:00:21 +01002543 return container_of(dev, struct drm_i915_private, drm);
Chris Wilson2c1792a2013-08-01 18:39:55 +01002544}
2545
David Weinehallc49d13e2016-08-22 13:32:42 +03002546static inline struct drm_i915_private *kdev_to_i915(struct device *kdev)
Imre Deak888d0d42015-01-08 17:54:13 +02002547{
David Weinehallc49d13e2016-08-22 13:32:42 +03002548 return to_i915(dev_get_drvdata(kdev));
Imre Deak888d0d42015-01-08 17:54:13 +02002549}
2550
Alex Dai33a732f2015-08-12 15:43:36 +01002551static inline struct drm_i915_private *guc_to_i915(struct intel_guc *guc)
2552{
2553 return container_of(guc, struct drm_i915_private, guc);
2554}
2555
Arkadiusz Hiler50beba52017-03-14 15:28:06 +01002556static inline struct drm_i915_private *huc_to_i915(struct intel_huc *huc)
2557{
2558 return container_of(huc, struct drm_i915_private, huc);
2559}
2560
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002561/* Simple iterator over all initialised engines */
Akash Goel3b3f1652016-10-13 22:44:48 +05302562#define for_each_engine(engine__, dev_priv__, id__) \
2563 for ((id__) = 0; \
2564 (id__) < I915_NUM_ENGINES; \
2565 (id__)++) \
2566 for_each_if ((engine__) = (dev_priv__)->engine[(id__)])
Dave Gordonc3232b12016-03-23 18:19:53 +00002567
2568/* Iterator over subset of engines selected by mask */
Chris Wilsonbafb0fc2016-08-27 08:54:01 +01002569#define for_each_engine_masked(engine__, dev_priv__, mask__, tmp__) \
2570 for (tmp__ = mask__ & INTEL_INFO(dev_priv__)->ring_mask; \
Akash Goel3b3f1652016-10-13 22:44:48 +05302571 tmp__ ? (engine__ = (dev_priv__)->engine[__mask_next_bit(tmp__)]), 1 : 0; )
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002572
Wu Fengguangb1d7e4b2012-02-14 11:45:36 +08002573enum hdmi_force_audio {
2574 HDMI_AUDIO_OFF_DVI = -2, /* no aux data for HDMI-DVI converter */
2575 HDMI_AUDIO_OFF, /* force turn off HDMI audio */
2576 HDMI_AUDIO_AUTO, /* trust EDID */
2577 HDMI_AUDIO_ON, /* force turn on HDMI audio */
2578};
2579
Daniel Vetter190d6cd2013-07-04 13:06:28 +02002580#define I915_GTT_OFFSET_NONE ((u32)-1)
Chris Wilsoned2f3452012-11-15 11:32:19 +00002581
Daniel Vettera071fa02014-06-18 23:28:09 +02002582/*
2583 * Frontbuffer tracking bits. Set in obj->frontbuffer_bits while a gem bo is
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302584 * considered to be the frontbuffer for the given plane interface-wise. This
Daniel Vettera071fa02014-06-18 23:28:09 +02002585 * doesn't mean that the hw necessarily already scans it out, but that any
2586 * rendering (by the cpu or gpu) will land in the frontbuffer eventually.
2587 *
2588 * We have one bit per pipe and per scanout plane type.
2589 */
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302590#define INTEL_MAX_SPRITE_BITS_PER_PIPE 5
2591#define INTEL_FRONTBUFFER_BITS_PER_PIPE 8
Daniel Vettera071fa02014-06-18 23:28:09 +02002592#define INTEL_FRONTBUFFER_PRIMARY(pipe) \
2593 (1 << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
2594#define INTEL_FRONTBUFFER_CURSOR(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302595 (1 << (1 + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
2596#define INTEL_FRONTBUFFER_SPRITE(pipe, plane) \
2597 (1 << (2 + plane + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettera071fa02014-06-18 23:28:09 +02002598#define INTEL_FRONTBUFFER_OVERLAY(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302599 (1 << (2 + INTEL_MAX_SPRITE_BITS_PER_PIPE + (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe))))
Daniel Vettercc365132014-06-18 13:59:13 +02002600#define INTEL_FRONTBUFFER_ALL_MASK(pipe) \
Sagar Arun Kambled1b9d032015-09-14 21:35:42 +05302601 (0xff << (INTEL_FRONTBUFFER_BITS_PER_PIPE * (pipe)))
Daniel Vettera071fa02014-06-18 23:28:09 +02002602
Dave Gordon85d12252016-05-20 11:54:06 +01002603/*
2604 * Optimised SGL iterator for GEM objects
2605 */
2606static __always_inline struct sgt_iter {
2607 struct scatterlist *sgp;
2608 union {
2609 unsigned long pfn;
2610 dma_addr_t dma;
2611 };
2612 unsigned int curr;
2613 unsigned int max;
2614} __sgt_iter(struct scatterlist *sgl, bool dma) {
2615 struct sgt_iter s = { .sgp = sgl };
2616
2617 if (s.sgp) {
2618 s.max = s.curr = s.sgp->offset;
2619 s.max += s.sgp->length;
2620 if (dma)
2621 s.dma = sg_dma_address(s.sgp);
2622 else
2623 s.pfn = page_to_pfn(sg_page(s.sgp));
2624 }
2625
2626 return s;
2627}
2628
Chris Wilson96d77632016-10-28 13:58:33 +01002629static inline struct scatterlist *____sg_next(struct scatterlist *sg)
2630{
2631 ++sg;
2632 if (unlikely(sg_is_chain(sg)))
2633 sg = sg_chain_ptr(sg);
2634 return sg;
2635}
2636
Dave Gordon85d12252016-05-20 11:54:06 +01002637/**
Dave Gordon63d15322016-05-20 11:54:07 +01002638 * __sg_next - return the next scatterlist entry in a list
2639 * @sg: The current sg entry
2640 *
2641 * Description:
2642 * If the entry is the last, return NULL; otherwise, step to the next
2643 * element in the array (@sg@+1). If that's a chain pointer, follow it;
2644 * otherwise just return the pointer to the current element.
2645 **/
2646static inline struct scatterlist *__sg_next(struct scatterlist *sg)
2647{
2648#ifdef CONFIG_DEBUG_SG
2649 BUG_ON(sg->sg_magic != SG_MAGIC);
2650#endif
Chris Wilson96d77632016-10-28 13:58:33 +01002651 return sg_is_last(sg) ? NULL : ____sg_next(sg);
Dave Gordon63d15322016-05-20 11:54:07 +01002652}
2653
2654/**
Dave Gordon85d12252016-05-20 11:54:06 +01002655 * for_each_sgt_dma - iterate over the DMA addresses of the given sg_table
2656 * @__dmap: DMA address (output)
2657 * @__iter: 'struct sgt_iter' (iterator state, internal)
2658 * @__sgt: sg_table to iterate over (input)
2659 */
2660#define for_each_sgt_dma(__dmap, __iter, __sgt) \
2661 for ((__iter) = __sgt_iter((__sgt)->sgl, true); \
2662 ((__dmap) = (__iter).dma + (__iter).curr); \
2663 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002664 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), true), 0))
Dave Gordon85d12252016-05-20 11:54:06 +01002665
2666/**
2667 * for_each_sgt_page - iterate over the pages of the given sg_table
2668 * @__pp: page pointer (output)
2669 * @__iter: 'struct sgt_iter' (iterator state, internal)
2670 * @__sgt: sg_table to iterate over (input)
2671 */
2672#define for_each_sgt_page(__pp, __iter, __sgt) \
2673 for ((__iter) = __sgt_iter((__sgt)->sgl, false); \
2674 ((__pp) = (__iter).pfn == 0 ? NULL : \
2675 pfn_to_page((__iter).pfn + ((__iter).curr >> PAGE_SHIFT))); \
2676 (((__iter).curr += PAGE_SIZE) < (__iter).max) || \
Dave Gordon63d15322016-05-20 11:54:07 +01002677 ((__iter) = __sgt_iter(__sg_next((__iter).sgp), false), 0))
Daniel Vettera071fa02014-06-18 23:28:09 +02002678
Tvrtko Ursulin5ca43ef2016-11-16 08:55:45 +00002679static inline const struct intel_device_info *
2680intel_info(const struct drm_i915_private *dev_priv)
2681{
2682 return &dev_priv->info;
2683}
2684
2685#define INTEL_INFO(dev_priv) intel_info((dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002686
Tvrtko Ursulin55b8f2a2016-10-14 09:17:22 +01002687#define INTEL_GEN(dev_priv) ((dev_priv)->info.gen)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002688#define INTEL_DEVID(dev_priv) ((dev_priv)->info.device_id)
Zou Nan haicae58522010-11-09 17:17:32 +08002689
Jani Nikulae87a0052015-10-20 15:22:02 +03002690#define REVID_FOREVER 0xff
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002691#define INTEL_REVID(dev_priv) ((dev_priv)->drm.pdev->revision)
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002692
2693#define GEN_FOREVER (0)
2694/*
2695 * Returns true if Gen is in inclusive range [Start, End].
2696 *
2697 * Use GEN_FOREVER for unbound start and or end.
2698 */
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002699#define IS_GEN(dev_priv, s, e) ({ \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002700 unsigned int __s = (s), __e = (e); \
2701 BUILD_BUG_ON(!__builtin_constant_p(s)); \
2702 BUILD_BUG_ON(!__builtin_constant_p(e)); \
2703 if ((__s) != GEN_FOREVER) \
2704 __s = (s) - 1; \
2705 if ((__e) == GEN_FOREVER) \
2706 __e = BITS_PER_LONG - 1; \
2707 else \
2708 __e = (e) - 1; \
Tvrtko Ursulinc1812bd2016-10-13 11:02:57 +01002709 !!((dev_priv)->info.gen_mask & GENMASK((__e), (__s))); \
Tvrtko Ursulinac657f62016-05-10 10:57:08 +01002710})
2711
Jani Nikulae87a0052015-10-20 15:22:02 +03002712/*
2713 * Return true if revision is in range [since,until] inclusive.
2714 *
2715 * Use 0 for open-ended since, and REVID_FOREVER for open-ended until.
2716 */
2717#define IS_REVID(p, since, until) \
2718 (INTEL_REVID(p) >= (since) && INTEL_REVID(p) <= (until))
2719
Jani Nikula06bcd842016-11-30 17:43:06 +02002720#define IS_I830(dev_priv) ((dev_priv)->info.platform == INTEL_I830)
2721#define IS_I845G(dev_priv) ((dev_priv)->info.platform == INTEL_I845G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002722#define IS_I85X(dev_priv) ((dev_priv)->info.platform == INTEL_I85X)
Jani Nikula06bcd842016-11-30 17:43:06 +02002723#define IS_I865G(dev_priv) ((dev_priv)->info.platform == INTEL_I865G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002724#define IS_I915G(dev_priv) ((dev_priv)->info.platform == INTEL_I915G)
Jani Nikula06bcd842016-11-30 17:43:06 +02002725#define IS_I915GM(dev_priv) ((dev_priv)->info.platform == INTEL_I915GM)
2726#define IS_I945G(dev_priv) ((dev_priv)->info.platform == INTEL_I945G)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002727#define IS_I945GM(dev_priv) ((dev_priv)->info.platform == INTEL_I945GM)
Jani Nikulac0f86832016-12-07 12:13:04 +02002728#define IS_I965G(dev_priv) ((dev_priv)->info.platform == INTEL_I965G)
2729#define IS_I965GM(dev_priv) ((dev_priv)->info.platform == INTEL_I965GM)
Jani Nikulaf69c11a2016-11-30 17:43:05 +02002730#define IS_G45(dev_priv) ((dev_priv)->info.platform == INTEL_G45)
2731#define IS_GM45(dev_priv) ((dev_priv)->info.platform == INTEL_GM45)
2732#define IS_G4X(dev_priv) (IS_G45(dev_priv) || IS_GM45(dev_priv))
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002733#define IS_PINEVIEW_G(dev_priv) (INTEL_DEVID(dev_priv) == 0xa001)
2734#define IS_PINEVIEW_M(dev_priv) (INTEL_DEVID(dev_priv) == 0xa011)
Jani Nikula73f67aa2016-12-07 22:48:09 +02002735#define IS_PINEVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_PINEVIEW)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002736#define IS_G33(dev_priv) ((dev_priv)->info.platform == INTEL_G33)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002737#define IS_IRONLAKE_M(dev_priv) (INTEL_DEVID(dev_priv) == 0x0046)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002738#define IS_IVYBRIDGE(dev_priv) ((dev_priv)->info.platform == INTEL_IVYBRIDGE)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002739#define IS_IVB_GT1(dev_priv) (INTEL_DEVID(dev_priv) == 0x0156 || \
2740 INTEL_DEVID(dev_priv) == 0x0152 || \
2741 INTEL_DEVID(dev_priv) == 0x015a)
Jani Nikula2e0d26f2016-12-01 14:49:55 +02002742#define IS_VALLEYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_VALLEYVIEW)
2743#define IS_CHERRYVIEW(dev_priv) ((dev_priv)->info.platform == INTEL_CHERRYVIEW)
2744#define IS_HASWELL(dev_priv) ((dev_priv)->info.platform == INTEL_HASWELL)
2745#define IS_BROADWELL(dev_priv) ((dev_priv)->info.platform == INTEL_BROADWELL)
2746#define IS_SKYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_SKYLAKE)
2747#define IS_BROXTON(dev_priv) ((dev_priv)->info.platform == INTEL_BROXTON)
2748#define IS_KABYLAKE(dev_priv) ((dev_priv)->info.platform == INTEL_KABYLAKE)
2749#define IS_GEMINILAKE(dev_priv) ((dev_priv)->info.platform == INTEL_GEMINILAKE)
Ville Syrjälä646d5772016-10-31 22:37:14 +02002750#define IS_MOBILE(dev_priv) ((dev_priv)->info.is_mobile)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002751#define IS_HSW_EARLY_SDV(dev_priv) (IS_HASWELL(dev_priv) && \
2752 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0C00)
2753#define IS_BDW_ULT(dev_priv) (IS_BROADWELL(dev_priv) && \
2754 ((INTEL_DEVID(dev_priv) & 0xf) == 0x6 || \
2755 (INTEL_DEVID(dev_priv) & 0xf) == 0xb || \
2756 (INTEL_DEVID(dev_priv) & 0xf) == 0xe))
Ville Syrjäläebb72aa2015-06-03 15:45:12 +03002757/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002758#define IS_BDW_ULX(dev_priv) (IS_BROADWELL(dev_priv) && \
2759 (INTEL_DEVID(dev_priv) & 0xf) == 0xe)
2760#define IS_BDW_GT3(dev_priv) (IS_BROADWELL(dev_priv) && \
2761 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2762#define IS_HSW_ULT(dev_priv) (IS_HASWELL(dev_priv) && \
2763 (INTEL_DEVID(dev_priv) & 0xFF00) == 0x0A00)
2764#define IS_HSW_GT3(dev_priv) (IS_HASWELL(dev_priv) && \
2765 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
Paulo Zanoni9bbfd202014-04-29 11:00:22 -03002766/* ULX machines are also considered ULT. */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002767#define IS_HSW_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x0A0E || \
2768 INTEL_DEVID(dev_priv) == 0x0A1E)
2769#define IS_SKL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x1906 || \
2770 INTEL_DEVID(dev_priv) == 0x1913 || \
2771 INTEL_DEVID(dev_priv) == 0x1916 || \
2772 INTEL_DEVID(dev_priv) == 0x1921 || \
2773 INTEL_DEVID(dev_priv) == 0x1926)
2774#define IS_SKL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x190E || \
2775 INTEL_DEVID(dev_priv) == 0x1915 || \
2776 INTEL_DEVID(dev_priv) == 0x191E)
2777#define IS_KBL_ULT(dev_priv) (INTEL_DEVID(dev_priv) == 0x5906 || \
2778 INTEL_DEVID(dev_priv) == 0x5913 || \
2779 INTEL_DEVID(dev_priv) == 0x5916 || \
2780 INTEL_DEVID(dev_priv) == 0x5921 || \
2781 INTEL_DEVID(dev_priv) == 0x5926)
2782#define IS_KBL_ULX(dev_priv) (INTEL_DEVID(dev_priv) == 0x590E || \
2783 INTEL_DEVID(dev_priv) == 0x5915 || \
2784 INTEL_DEVID(dev_priv) == 0x591E)
2785#define IS_SKL_GT3(dev_priv) (IS_SKYLAKE(dev_priv) && \
2786 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0020)
2787#define IS_SKL_GT4(dev_priv) (IS_SKYLAKE(dev_priv) && \
2788 (INTEL_DEVID(dev_priv) & 0x00F0) == 0x0030)
Sagar Arun Kamble7a58bad2015-09-12 10:17:50 +05302789
Jani Nikulac007fb42016-10-31 12:18:28 +02002790#define IS_ALPHA_SUPPORT(intel_info) ((intel_info)->is_alpha_support)
Zou Nan haicae58522010-11-09 17:17:32 +08002791
Jani Nikulaef712bb2015-10-20 15:22:00 +03002792#define SKL_REVID_A0 0x0
2793#define SKL_REVID_B0 0x1
2794#define SKL_REVID_C0 0x2
2795#define SKL_REVID_D0 0x3
2796#define SKL_REVID_E0 0x4
2797#define SKL_REVID_F0 0x5
Mika Kuoppala4ba9c1f2016-07-20 14:26:12 +03002798#define SKL_REVID_G0 0x6
2799#define SKL_REVID_H0 0x7
Hoath, Nicholase90a21d2015-02-05 10:47:17 +00002800
Jani Nikulae87a0052015-10-20 15:22:02 +03002801#define IS_SKL_REVID(p, since, until) (IS_SKYLAKE(p) && IS_REVID(p, since, until))
2802
Jani Nikulaef712bb2015-10-20 15:22:00 +03002803#define BXT_REVID_A0 0x0
Jani Nikulafffda3f2015-10-20 15:22:01 +03002804#define BXT_REVID_A1 0x1
Jani Nikulaef712bb2015-10-20 15:22:00 +03002805#define BXT_REVID_B0 0x3
Ander Conselvan de Oliveiraa3f79ca2016-11-24 15:23:27 +02002806#define BXT_REVID_B_LAST 0x8
Jani Nikulaef712bb2015-10-20 15:22:00 +03002807#define BXT_REVID_C0 0x9
Nick Hoath6c74c872015-03-20 09:03:52 +00002808
Tvrtko Ursuline2d214a2016-10-13 11:03:04 +01002809#define IS_BXT_REVID(dev_priv, since, until) \
2810 (IS_BROXTON(dev_priv) && IS_REVID(dev_priv, since, until))
Jani Nikulae87a0052015-10-20 15:22:02 +03002811
Mika Kuoppalac033a372016-06-07 17:18:55 +03002812#define KBL_REVID_A0 0x0
2813#define KBL_REVID_B0 0x1
Mika Kuoppalafe905812016-06-07 17:19:03 +03002814#define KBL_REVID_C0 0x2
2815#define KBL_REVID_D0 0x3
2816#define KBL_REVID_E0 0x4
Mika Kuoppalac033a372016-06-07 17:18:55 +03002817
Tvrtko Ursulin08537232016-10-13 11:03:02 +01002818#define IS_KBL_REVID(dev_priv, since, until) \
2819 (IS_KABYLAKE(dev_priv) && IS_REVID(dev_priv, since, until))
Mika Kuoppalac033a372016-06-07 17:18:55 +03002820
Ander Conselvan de Oliveiraf4f4b592017-02-22 08:34:29 +02002821#define GLK_REVID_A0 0x0
2822#define GLK_REVID_A1 0x1
2823
2824#define IS_GLK_REVID(dev_priv, since, until) \
2825 (IS_GEMINILAKE(dev_priv) && IS_REVID(dev_priv, since, until))
2826
Jesse Barnes85436692011-04-06 12:11:14 -07002827/*
2828 * The genX designation typically refers to the render engine, so render
2829 * capability related checks should use IS_GEN, while display and other checks
2830 * have their own (e.g. HAS_PCH_SPLIT for ILK+ display, IS_foo for particular
2831 * chips, etc.).
2832 */
Tvrtko Ursulin5db94012016-10-13 11:03:10 +01002833#define IS_GEN2(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(1)))
2834#define IS_GEN3(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(2)))
2835#define IS_GEN4(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(3)))
2836#define IS_GEN5(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(4)))
2837#define IS_GEN6(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(5)))
2838#define IS_GEN7(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(6)))
2839#define IS_GEN8(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(7)))
2840#define IS_GEN9(dev_priv) (!!((dev_priv)->info.gen_mask & BIT(8)))
Zou Nan haicae58522010-11-09 17:17:32 +08002841
Rodrigo Vivi8727dc02016-12-18 13:36:26 -08002842#define IS_LP(dev_priv) (INTEL_INFO(dev_priv)->is_lp)
Rodrigo Vivib976dc52017-01-23 10:32:37 -08002843#define IS_GEN9_LP(dev_priv) (IS_GEN9(dev_priv) && IS_LP(dev_priv))
2844#define IS_GEN9_BC(dev_priv) (IS_GEN9(dev_priv) && !IS_LP(dev_priv))
Ander Conselvan de Oliveira3e4274f2016-11-10 17:23:09 +02002845
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002846#define ENGINE_MASK(id) BIT(id)
2847#define RENDER_RING ENGINE_MASK(RCS)
2848#define BSD_RING ENGINE_MASK(VCS)
2849#define BLT_RING ENGINE_MASK(BCS)
2850#define VEBOX_RING ENGINE_MASK(VECS)
2851#define BSD2_RING ENGINE_MASK(VCS2)
2852#define ALL_ENGINES (~0)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +02002853
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002854#define HAS_ENGINE(dev_priv, id) \
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002855 (!!((dev_priv)->info.ring_mask & ENGINE_MASK(id)))
Tvrtko Ursulina19d6ff2016-06-23 14:52:41 +01002856
2857#define HAS_BSD(dev_priv) HAS_ENGINE(dev_priv, VCS)
2858#define HAS_BSD2(dev_priv) HAS_ENGINE(dev_priv, VCS2)
2859#define HAS_BLT(dev_priv) HAS_ENGINE(dev_priv, BCS)
2860#define HAS_VEBOX(dev_priv) HAS_ENGINE(dev_priv, VECS)
2861
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002862#define HAS_LLC(dev_priv) ((dev_priv)->info.has_llc)
2863#define HAS_SNOOP(dev_priv) ((dev_priv)->info.has_snoop)
2864#define HAS_EDRAM(dev_priv) (!!((dev_priv)->edram_cap & EDRAM_ENABLED))
Tvrtko Ursulin86527442016-10-13 11:03:00 +01002865#define HAS_WT(dev_priv) ((IS_HASWELL(dev_priv) || \
2866 IS_BROADWELL(dev_priv)) && HAS_EDRAM(dev_priv))
Zou Nan haicae58522010-11-09 17:17:32 +08002867
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002868#define HWS_NEEDS_PHYSICAL(dev_priv) ((dev_priv)->info.hws_needs_physical)
Daniel Vetter1d2a3142012-02-09 17:15:46 +01002869
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002870#define HAS_HW_CONTEXTS(dev_priv) ((dev_priv)->info.has_hw_contexts)
2871#define HAS_LOGICAL_RING_CONTEXTS(dev_priv) \
2872 ((dev_priv)->info.has_logical_ring_contexts)
2873#define USES_PPGTT(dev_priv) (i915.enable_ppgtt)
2874#define USES_FULL_PPGTT(dev_priv) (i915.enable_ppgtt >= 2)
2875#define USES_FULL_48BIT_PPGTT(dev_priv) (i915.enable_ppgtt == 3)
2876
2877#define HAS_OVERLAY(dev_priv) ((dev_priv)->info.has_overlay)
2878#define OVERLAY_NEEDS_PHYSICAL(dev_priv) \
2879 ((dev_priv)->info.overlay_needs_physical)
Zou Nan haicae58522010-11-09 17:17:32 +08002880
Daniel Vetterb45305f2012-12-17 16:21:27 +01002881/* Early gen2 have a totally busted CS tlb and require pinned batches. */
Jani Nikula2a307c22016-11-30 17:43:04 +02002882#define HAS_BROKEN_CS_TLB(dev_priv) (IS_I830(dev_priv) || IS_I845G(dev_priv))
Mika Kuoppala06e668a2015-12-16 19:18:37 +02002883
2884/* WaRsDisableCoarsePowerGating:skl,bxt */
Tvrtko Ursulin61251512016-06-21 15:07:14 +01002885#define NEEDS_WaRsDisableCoarsePowerGating(dev_priv) \
Jani Nikulaf2254d22017-02-15 17:21:39 +02002886 (IS_SKL_GT3(dev_priv) || IS_SKL_GT4(dev_priv))
Mika Kuoppala185c66e2016-04-05 15:56:16 +03002887
Daniel Vetter4e6b7882014-02-07 16:33:20 +01002888/*
2889 * dp aux and gmbus irq on gen4 seems to be able to generate legacy interrupts
2890 * even when in MSI mode. This results in spurious interrupt warnings if the
2891 * legacy irq no. is shared with another device. The kernel then disables that
2892 * interrupt source and so prevents the other device from working properly.
2893 */
Tvrtko Ursulin0031fb92016-11-04 14:42:44 +00002894#define HAS_AUX_IRQ(dev_priv) ((dev_priv)->info.gen >= 5)
2895#define HAS_GMBUS_IRQ(dev_priv) ((dev_priv)->info.has_gmbus_irq)
Daniel Vetterb45305f2012-12-17 16:21:27 +01002896
Zou Nan haicae58522010-11-09 17:17:32 +08002897/* With the 945 and later, Y tiling got adjusted so that it was 32 128-byte
2898 * rows, which changed the alignment requirements and fence programming.
2899 */
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002900#define HAS_128_BYTE_Y_TILING(dev_priv) (!IS_GEN2(dev_priv) && \
2901 !(IS_I915G(dev_priv) || \
2902 IS_I915GM(dev_priv)))
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002903#define SUPPORTS_TV(dev_priv) ((dev_priv)->info.supports_tv)
2904#define I915_HAS_HOTPLUG(dev_priv) ((dev_priv)->info.has_hotplug)
Zou Nan haicae58522010-11-09 17:17:32 +08002905
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002906#define HAS_FW_BLC(dev_priv) (INTEL_GEN(dev_priv) > 2)
2907#define HAS_PIPE_CXSR(dev_priv) ((dev_priv)->info.has_pipe_cxsr)
2908#define HAS_FBC(dev_priv) ((dev_priv)->info.has_fbc)
Zou Nan haicae58522010-11-09 17:17:32 +08002909
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002910#define HAS_IPS(dev_priv) (IS_HSW_ULT(dev_priv) || IS_BROADWELL(dev_priv))
Damien Lespiauf5adf942013-06-24 18:29:34 +01002911
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002912#define HAS_DP_MST(dev_priv) ((dev_priv)->info.has_dp_mst)
Jani Nikula0c9b3712015-05-18 17:10:01 +03002913
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002914#define HAS_DDI(dev_priv) ((dev_priv)->info.has_ddi)
2915#define HAS_FPGA_DBG_UNCLAIMED(dev_priv) ((dev_priv)->info.has_fpga_dbg)
2916#define HAS_PSR(dev_priv) ((dev_priv)->info.has_psr)
2917#define HAS_RC6(dev_priv) ((dev_priv)->info.has_rc6)
2918#define HAS_RC6p(dev_priv) ((dev_priv)->info.has_rc6p)
Paulo Zanoniaffa9352012-11-23 15:30:39 -02002919
Tvrtko Ursulin56b857a2016-11-07 09:29:20 +00002920#define HAS_CSR(dev_priv) ((dev_priv)->info.has_csr)
Daniel Vettereb805622015-05-04 14:58:44 +02002921
Tvrtko Ursulin6772ffe2016-10-13 11:02:55 +01002922#define HAS_RUNTIME_PM(dev_priv) ((dev_priv)->info.has_runtime_pm)
Joonas Lahtinendfc51482016-11-03 10:39:46 +02002923#define HAS_64BIT_RELOC(dev_priv) ((dev_priv)->info.has_64bit_reloc)
2924
Dave Gordon1a3d1892016-05-13 15:36:30 +01002925/*
2926 * For now, anything with a GuC requires uCode loading, and then supports
2927 * command submission once loaded. But these are logically independent
2928 * properties, so we have separate macros to test them.
2929 */
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002930#define HAS_GUC(dev_priv) ((dev_priv)->info.has_guc)
2931#define HAS_GUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
2932#define HAS_GUC_SCHED(dev_priv) (HAS_GUC(dev_priv))
Anusha Srivatsabd1328582017-01-18 08:05:53 -08002933#define HAS_HUC_UCODE(dev_priv) (HAS_GUC(dev_priv))
Alex Dai33a732f2015-08-12 15:43:36 +01002934
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002935#define HAS_RESOURCE_STREAMER(dev_priv) ((dev_priv)->info.has_resource_streamer)
Abdiel Janulguea9ed33c2015-07-01 10:12:23 +03002936
Tvrtko Ursulin4805fe82016-11-04 14:42:46 +00002937#define HAS_POOLED_EU(dev_priv) ((dev_priv)->info.has_pooled_eu)
arun.siluvery@linux.intel.com33e141e2016-06-03 06:34:33 +01002938
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002939#define INTEL_PCH_DEVICE_ID_MASK 0xff00
2940#define INTEL_PCH_IBX_DEVICE_ID_TYPE 0x3b00
2941#define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
2942#define INTEL_PCH_PPT_DEVICE_ID_TYPE 0x1e00
2943#define INTEL_PCH_LPT_DEVICE_ID_TYPE 0x8c00
2944#define INTEL_PCH_LPT_LP_DEVICE_ID_TYPE 0x9c00
Satheeshakrishna Me7e7ea22014-04-09 11:08:57 +05302945#define INTEL_PCH_SPT_DEVICE_ID_TYPE 0xA100
2946#define INTEL_PCH_SPT_LP_DEVICE_ID_TYPE 0x9D00
Rodrigo Vivi22dea0b2016-07-01 17:07:12 -07002947#define INTEL_PCH_KBP_DEVICE_ID_TYPE 0xA200
Robert Beckett30c964a2015-08-28 13:10:22 +01002948#define INTEL_PCH_P2X_DEVICE_ID_TYPE 0x7100
Jesse Barnes1844a662016-03-16 13:31:30 -07002949#define INTEL_PCH_P3X_DEVICE_ID_TYPE 0x7000
Gerd Hoffmann39bfcd522015-11-26 12:03:51 +01002950#define INTEL_PCH_QEMU_DEVICE_ID_TYPE 0x2900 /* qemu q35 has 2918 */
Paulo Zanoni17a303e2012-11-20 15:12:07 -02002951
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002952#define INTEL_PCH_TYPE(dev_priv) ((dev_priv)->pch_type)
2953#define HAS_PCH_KBP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_KBP)
2954#define HAS_PCH_SPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_SPT)
2955#define HAS_PCH_LPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_LPT)
Tvrtko Ursulin4f8036a2016-10-13 11:02:52 +01002956#define HAS_PCH_LPT_LP(dev_priv) \
2957 ((dev_priv)->pch_id == INTEL_PCH_LPT_LP_DEVICE_ID_TYPE)
2958#define HAS_PCH_LPT_H(dev_priv) \
2959 ((dev_priv)->pch_id == INTEL_PCH_LPT_DEVICE_ID_TYPE)
Tvrtko Ursulin6e266952016-10-13 11:02:53 +01002960#define HAS_PCH_CPT(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_CPT)
2961#define HAS_PCH_IBX(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_IBX)
2962#define HAS_PCH_NOP(dev_priv) (INTEL_PCH_TYPE(dev_priv) == PCH_NOP)
2963#define HAS_PCH_SPLIT(dev_priv) (INTEL_PCH_TYPE(dev_priv) != PCH_NONE)
Zou Nan haicae58522010-11-09 17:17:32 +08002964
Tvrtko Ursulin49cff962016-10-13 11:02:54 +01002965#define HAS_GMCH_DISPLAY(dev_priv) ((dev_priv)->info.has_gmch_display)
Sonika Jindal5fafe292014-07-21 15:23:38 +05302966
Shashank Sharma6389dd82016-10-14 19:56:50 +05302967#define HAS_LSPCON(dev_priv) (IS_GEN9(dev_priv))
2968
Ben Widawsky040d2ba2013-09-19 11:01:40 -07002969/* DPF == dynamic parity feature */
Tvrtko Ursulin3c9192b2016-10-13 11:03:05 +01002970#define HAS_L3_DPF(dev_priv) ((dev_priv)->info.has_l3_dpf)
Tvrtko Ursulin50a0bc92016-10-13 11:02:58 +01002971#define NUM_L3_SLICES(dev_priv) (IS_HSW_GT3(dev_priv) ? \
2972 2 : HAS_L3_DPF(dev_priv))
Ben Widawskye1ef7cc2012-07-24 20:47:31 -07002973
Ben Widawskyc8735b02012-09-07 19:43:39 -07002974#define GT_FREQUENCY_MULTIPLIER 50
Akash Goelde43ae92015-03-06 11:07:14 +05302975#define GEN9_FREQ_SCALER 3
Ben Widawskyc8735b02012-09-07 19:43:39 -07002976
Praveen Paneri85ee17e2016-11-15 22:49:20 +05302977#define HAS_DECOUPLED_MMIO(dev_priv) (INTEL_INFO(dev_priv)->has_decoupled_mmio)
2978
Chris Wilson05394f32010-11-08 19:18:58 +00002979#include "i915_trace.h"
2980
Chris Wilson48f112f2016-06-24 14:07:14 +01002981static inline bool intel_scanout_needs_vtd_wa(struct drm_i915_private *dev_priv)
2982{
2983#ifdef CONFIG_INTEL_IOMMU
2984 if (INTEL_GEN(dev_priv) >= 6 && intel_iommu_gfx_mapped)
2985 return true;
2986#endif
2987 return false;
2988}
2989
Chris Wilsonc0336662016-05-06 15:40:21 +01002990int intel_sanitize_enable_ppgtt(struct drm_i915_private *dev_priv,
David Weinehall351c3b52016-08-22 13:32:41 +03002991 int enable_ppgtt);
Chris Wilson0e4ca102016-04-29 13:18:22 +01002992
Chris Wilson39df9192016-07-20 13:31:57 +01002993bool intel_sanitize_semaphores(struct drm_i915_private *dev_priv, int value);
2994
Chris Wilson0673ad42016-06-24 14:00:22 +01002995/* i915_drv.c */
Imre Deakd15d7532016-03-18 10:46:10 +02002996void __printf(3, 4)
2997__i915_printk(struct drm_i915_private *dev_priv, const char *level,
2998 const char *fmt, ...);
2999
3000#define i915_report_error(dev_priv, fmt, ...) \
3001 __i915_printk(dev_priv, KERN_ERR, fmt, ##__VA_ARGS__)
3002
Ben Widawskyc43b5632012-04-16 14:07:40 -07003003#ifdef CONFIG_COMPAT
Dave Airlie0d6aa602006-01-02 20:14:23 +11003004extern long i915_compat_ioctl(struct file *filp, unsigned int cmd,
3005 unsigned long arg);
Jani Nikula55edf412016-11-01 17:40:44 +02003006#else
3007#define i915_compat_ioctl NULL
Ben Widawskyc43b5632012-04-16 14:07:40 -07003008#endif
Jani Nikulaefab0692016-09-15 16:28:54 +03003009extern const struct dev_pm_ops i915_pm_ops;
3010
3011extern int i915_driver_load(struct pci_dev *pdev,
3012 const struct pci_device_id *ent);
3013extern void i915_driver_unload(struct drm_device *dev);
Chris Wilsondc979972016-05-10 14:10:04 +01003014extern int intel_gpu_reset(struct drm_i915_private *dev_priv, u32 engine_mask);
3015extern bool intel_has_gpu_reset(struct drm_i915_private *dev_priv);
Chris Wilson780f2622016-09-09 14:11:52 +01003016extern void i915_reset(struct drm_i915_private *dev_priv);
Arun Siluvery6b332fa2016-04-04 18:50:56 +01003017extern int intel_guc_reset(struct drm_i915_private *dev_priv);
Tomas Elffc0768c2016-03-21 16:26:59 +00003018extern void intel_engine_init_hangcheck(struct intel_engine_cs *engine);
Mika Kuoppala3ac168a2016-11-01 18:43:03 +02003019extern void intel_hangcheck_init(struct drm_i915_private *dev_priv);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003020extern unsigned long i915_chipset_val(struct drm_i915_private *dev_priv);
3021extern unsigned long i915_mch_val(struct drm_i915_private *dev_priv);
3022extern unsigned long i915_gfx_val(struct drm_i915_private *dev_priv);
3023extern void i915_update_gfx_val(struct drm_i915_private *dev_priv);
Imre Deak650ad972014-04-18 16:35:02 +03003024int vlv_force_gfx_clock(struct drm_i915_private *dev_priv, bool on);
Jesse Barnes7648fa92010-05-20 14:28:11 -07003025
Chris Wilsonbb8f0f52017-01-24 11:01:34 +00003026int intel_engines_init_early(struct drm_i915_private *dev_priv);
3027int intel_engines_init(struct drm_i915_private *dev_priv);
3028
Jani Nikula77913b32015-06-18 13:06:16 +03003029/* intel_hotplug.c */
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003030void intel_hpd_irq_handler(struct drm_i915_private *dev_priv,
3031 u32 pin_mask, u32 long_mask);
Jani Nikula77913b32015-06-18 13:06:16 +03003032void intel_hpd_init(struct drm_i915_private *dev_priv);
3033void intel_hpd_init_work(struct drm_i915_private *dev_priv);
3034void intel_hpd_cancel_work(struct drm_i915_private *dev_priv);
Imre Deakcc24fcd2015-07-21 15:32:45 -07003035bool intel_hpd_pin_to_port(enum hpd_pin pin, enum port *port);
Lyudeb236d7c82016-06-21 17:03:43 -04003036bool intel_hpd_disable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
3037void intel_hpd_enable(struct drm_i915_private *dev_priv, enum hpd_pin pin);
Jani Nikula77913b32015-06-18 13:06:16 +03003038
Linus Torvalds1da177e2005-04-16 15:20:36 -07003039/* i915_irq.c */
Chris Wilson26a02b82016-07-01 17:23:13 +01003040static inline void i915_queue_hangcheck(struct drm_i915_private *dev_priv)
3041{
3042 unsigned long delay;
3043
3044 if (unlikely(!i915.enable_hangcheck))
3045 return;
3046
3047 /* Don't continually defer the hangcheck so that it is always run at
3048 * least once after work has been scheduled on any ring. Otherwise,
3049 * we will ignore a hung ring if a second ring is kept busy.
3050 */
3051
3052 delay = round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES);
3053 queue_delayed_work(system_long_wq,
3054 &dev_priv->gpu_error.hangcheck_work, delay);
3055}
3056
Mika Kuoppala58174462014-02-25 17:11:26 +02003057__printf(3, 4)
Chris Wilsonc0336662016-05-06 15:40:21 +01003058void i915_handle_error(struct drm_i915_private *dev_priv,
3059 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003060 const char *fmt, ...);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003061
Daniel Vetterb9632912014-09-30 10:56:44 +02003062extern void intel_irq_init(struct drm_i915_private *dev_priv);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02003063int intel_irq_install(struct drm_i915_private *dev_priv);
3064void intel_irq_uninstall(struct drm_i915_private *dev_priv);
Chris Wilson907b28c2013-07-19 20:36:52 +01003065
Chris Wilsondc979972016-05-10 14:10:04 +01003066extern void intel_uncore_sanitize(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003067extern void intel_uncore_init(struct drm_i915_private *dev_priv);
Mika Kuoppalafc976182015-12-15 16:25:07 +02003068extern bool intel_uncore_unclaimed_mmio(struct drm_i915_private *dev_priv);
Mika Kuoppalabc3b9342016-01-08 15:51:20 +02003069extern bool intel_uncore_arm_unclaimed_mmio_detection(struct drm_i915_private *dev_priv);
Chris Wilsondc979972016-05-10 14:10:04 +01003070extern void intel_uncore_fini(struct drm_i915_private *dev_priv);
Hans de Goede68f60942017-02-10 11:28:01 +01003071extern void intel_uncore_suspend(struct drm_i915_private *dev_priv);
3072extern void intel_uncore_resume_early(struct drm_i915_private *dev_priv);
Mika Kuoppala48c10262015-01-16 11:34:41 +02003073const char *intel_uncore_forcewake_domain_to_str(const enum forcewake_domain_id id);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003074void intel_uncore_forcewake_get(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003075 enum forcewake_domains domains);
Mika Kuoppala59bad942015-01-16 11:34:40 +02003076void intel_uncore_forcewake_put(struct drm_i915_private *dev_priv,
Mika Kuoppala48c10262015-01-16 11:34:41 +02003077 enum forcewake_domains domains);
Chris Wilsona6111f72015-04-07 16:21:02 +01003078/* Like above but the caller must manage the uncore.lock itself.
3079 * Must be used with I915_READ_FW and friends.
3080 */
3081void intel_uncore_forcewake_get__locked(struct drm_i915_private *dev_priv,
3082 enum forcewake_domains domains);
3083void intel_uncore_forcewake_put__locked(struct drm_i915_private *dev_priv,
3084 enum forcewake_domains domains);
Mika Kuoppala3accaf72016-04-13 17:26:43 +03003085u64 intel_uncore_edram_size(struct drm_i915_private *dev_priv);
3086
Mika Kuoppala59bad942015-01-16 11:34:40 +02003087void assert_forcewakes_inactive(struct drm_i915_private *dev_priv);
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003088
Chris Wilson1758b902016-06-30 15:32:44 +01003089int intel_wait_for_register(struct drm_i915_private *dev_priv,
3090 i915_reg_t reg,
Michal Wajdeczko3fc7d862017-04-10 09:38:17 +00003091 u32 mask,
3092 u32 value,
3093 unsigned int timeout_ms);
Michal Wajdeczko1d1a9772017-04-07 16:01:44 +00003094int __intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3095 i915_reg_t reg,
Michal Wajdeczko3fc7d862017-04-10 09:38:17 +00003096 u32 mask,
3097 u32 value,
3098 unsigned int fast_timeout_us,
3099 unsigned int slow_timeout_ms,
Michal Wajdeczko1d1a9772017-04-07 16:01:44 +00003100 u32 *out_value);
3101static inline
Chris Wilson1758b902016-06-30 15:32:44 +01003102int intel_wait_for_register_fw(struct drm_i915_private *dev_priv,
3103 i915_reg_t reg,
Michal Wajdeczko3fc7d862017-04-10 09:38:17 +00003104 u32 mask,
3105 u32 value,
3106 unsigned int timeout_ms)
Michal Wajdeczko1d1a9772017-04-07 16:01:44 +00003107{
3108 return __intel_wait_for_register_fw(dev_priv, reg, mask, value,
3109 2, timeout_ms, NULL);
3110}
Chris Wilson1758b902016-06-30 15:32:44 +01003111
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003112static inline bool intel_gvt_active(struct drm_i915_private *dev_priv)
3113{
Zhenyu Wangfeddf6e2016-10-20 17:15:03 +08003114 return dev_priv->gvt;
Zhi Wang0ad35fe2016-06-16 08:07:00 -04003115}
3116
Chris Wilsonc0336662016-05-06 15:40:21 +01003117static inline bool intel_vgpu_active(struct drm_i915_private *dev_priv)
Yu Zhangcf9d2892015-02-10 19:05:47 +08003118{
Chris Wilsonc0336662016-05-06 15:40:21 +01003119 return dev_priv->vgpu.active;
Yu Zhangcf9d2892015-02-10 19:05:47 +08003120}
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07003121
Keith Packard7c463582008-11-04 02:03:27 -08003122void
Jani Nikula50227e12014-03-31 14:27:21 +03003123i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003124 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003125
3126void
Jani Nikula50227e12014-03-31 14:27:21 +03003127i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
Imre Deak755e9012014-02-10 18:42:47 +02003128 u32 status_mask);
Keith Packard7c463582008-11-04 02:03:27 -08003129
Imre Deakf8b79e52014-03-04 19:23:07 +02003130void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv);
3131void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv);
Egbert Eich0706f172015-09-23 16:15:27 +02003132void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
3133 uint32_t mask,
3134 uint32_t bits);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003135void ilk_update_display_irq(struct drm_i915_private *dev_priv,
3136 uint32_t interrupt_mask,
3137 uint32_t enabled_irq_mask);
3138static inline void
3139ilk_enable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3140{
3141 ilk_update_display_irq(dev_priv, bits, bits);
3142}
3143static inline void
3144ilk_disable_display_irq(struct drm_i915_private *dev_priv, uint32_t bits)
3145{
3146 ilk_update_display_irq(dev_priv, bits, 0);
3147}
Ville Syrjälä013d3752015-11-23 18:06:17 +02003148void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
3149 enum pipe pipe,
3150 uint32_t interrupt_mask,
3151 uint32_t enabled_irq_mask);
3152static inline void bdw_enable_pipe_irq(struct drm_i915_private *dev_priv,
3153 enum pipe pipe, uint32_t bits)
3154{
3155 bdw_update_pipe_irq(dev_priv, pipe, bits, bits);
3156}
3157static inline void bdw_disable_pipe_irq(struct drm_i915_private *dev_priv,
3158 enum pipe pipe, uint32_t bits)
3159{
3160 bdw_update_pipe_irq(dev_priv, pipe, bits, 0);
3161}
Daniel Vetter47339cd2014-09-30 10:56:46 +02003162void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
3163 uint32_t interrupt_mask,
3164 uint32_t enabled_irq_mask);
Ville Syrjälä14443262015-11-23 18:06:15 +02003165static inline void
3166ibx_enable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3167{
3168 ibx_display_interrupt_update(dev_priv, bits, bits);
3169}
3170static inline void
3171ibx_disable_display_interrupt(struct drm_i915_private *dev_priv, uint32_t bits)
3172{
3173 ibx_display_interrupt_update(dev_priv, bits, 0);
3174}
3175
Eric Anholt673a3942008-07-30 12:06:12 -07003176/* i915_gem.c */
Eric Anholt673a3942008-07-30 12:06:12 -07003177int i915_gem_create_ioctl(struct drm_device *dev, void *data,
3178 struct drm_file *file_priv);
3179int i915_gem_pread_ioctl(struct drm_device *dev, void *data,
3180 struct drm_file *file_priv);
3181int i915_gem_pwrite_ioctl(struct drm_device *dev, void *data,
3182 struct drm_file *file_priv);
3183int i915_gem_mmap_ioctl(struct drm_device *dev, void *data,
3184 struct drm_file *file_priv);
Jesse Barnesde151cf2008-11-12 10:03:55 -08003185int i915_gem_mmap_gtt_ioctl(struct drm_device *dev, void *data,
3186 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003187int i915_gem_set_domain_ioctl(struct drm_device *dev, void *data,
3188 struct drm_file *file_priv);
3189int i915_gem_sw_finish_ioctl(struct drm_device *dev, void *data,
3190 struct drm_file *file_priv);
3191int i915_gem_execbuffer(struct drm_device *dev, void *data,
3192 struct drm_file *file_priv);
Jesse Barnes76446ca2009-12-17 22:05:42 -05003193int i915_gem_execbuffer2(struct drm_device *dev, void *data,
3194 struct drm_file *file_priv);
Eric Anholt673a3942008-07-30 12:06:12 -07003195int i915_gem_busy_ioctl(struct drm_device *dev, void *data,
3196 struct drm_file *file_priv);
Ben Widawsky199adf42012-09-21 17:01:20 -07003197int i915_gem_get_caching_ioctl(struct drm_device *dev, void *data,
3198 struct drm_file *file);
3199int i915_gem_set_caching_ioctl(struct drm_device *dev, void *data,
3200 struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003201int i915_gem_throttle_ioctl(struct drm_device *dev, void *data,
3202 struct drm_file *file_priv);
Chris Wilson3ef94da2009-09-14 16:50:29 +01003203int i915_gem_madvise_ioctl(struct drm_device *dev, void *data,
3204 struct drm_file *file_priv);
Chris Wilson111dbca2017-01-10 12:10:44 +00003205int i915_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
3206 struct drm_file *file_priv);
3207int i915_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
3208 struct drm_file *file_priv);
Chris Wilson72778cb2016-05-19 16:17:16 +01003209void i915_gem_init_userptr(struct drm_i915_private *dev_priv);
Chris Wilson5cc9ed42014-05-16 14:22:37 +01003210int i915_gem_userptr_ioctl(struct drm_device *dev, void *data,
3211 struct drm_file *file);
Eric Anholt5a125c32008-10-22 21:40:13 -07003212int i915_gem_get_aperture_ioctl(struct drm_device *dev, void *data,
3213 struct drm_file *file_priv);
Ben Widawsky23ba4fd2012-05-24 15:03:10 -07003214int i915_gem_wait_ioctl(struct drm_device *dev, void *data,
3215 struct drm_file *file_priv);
Chris Wilson24145512017-01-24 11:01:35 +00003216void i915_gem_sanitize(struct drm_i915_private *i915);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003217int i915_gem_load_init(struct drm_i915_private *dev_priv);
3218void i915_gem_load_cleanup(struct drm_i915_private *dev_priv);
Imre Deak40ae4e12016-03-16 14:54:03 +02003219void i915_gem_load_init_fences(struct drm_i915_private *dev_priv);
Chris Wilson6a800ea2016-09-21 14:51:07 +01003220int i915_gem_freeze(struct drm_i915_private *dev_priv);
Chris Wilson461fb992016-05-14 07:26:33 +01003221int i915_gem_freeze_late(struct drm_i915_private *dev_priv);
3222
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003223void *i915_gem_object_alloc(struct drm_i915_private *dev_priv);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003224void i915_gem_object_free(struct drm_i915_gem_object *obj);
Chris Wilson37e680a2012-06-07 15:38:42 +01003225void i915_gem_object_init(struct drm_i915_gem_object *obj,
3226 const struct drm_i915_gem_object_ops *ops);
Tvrtko Ursulin12d79d72016-12-01 14:16:37 +00003227struct drm_i915_gem_object *
3228i915_gem_object_create(struct drm_i915_private *dev_priv, u64 size);
3229struct drm_i915_gem_object *
3230i915_gem_object_create_from_data(struct drm_i915_private *dev_priv,
3231 const void *data, size_t size);
Chris Wilsonb1f788c2016-08-04 07:52:45 +01003232void i915_gem_close_object(struct drm_gem_object *gem, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003233void i915_gem_free_object(struct drm_gem_object *obj);
Chris Wilson42dcedd2012-11-15 11:32:30 +00003234
Chris Wilsonbdeb9782016-12-23 14:57:56 +00003235static inline void i915_gem_drain_freed_objects(struct drm_i915_private *i915)
3236{
3237 /* A single pass should suffice to release all the freed objects (along
3238 * most call paths) , but be a little more paranoid in that freeing
3239 * the objects does take a little amount of time, during which the rcu
3240 * callbacks could have added new objects into the freed list, and
3241 * armed the work again.
3242 */
3243 do {
3244 rcu_barrier();
3245 } while (flush_work(&i915->mm.free_work));
3246}
3247
Chris Wilson058d88c2016-08-15 10:49:06 +01003248struct i915_vma * __must_check
Joonas Lahtinenec7adb62015-03-16 14:11:13 +02003249i915_gem_object_ggtt_pin(struct drm_i915_gem_object *obj,
3250 const struct i915_ggtt_view *view,
Chris Wilson91b2db62016-08-04 16:32:23 +01003251 u64 size,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003252 u64 alignment,
3253 u64 flags);
Tvrtko Ursulinfe14d5f2014-12-10 17:27:58 +00003254
Chris Wilsonaa653a62016-08-04 07:52:27 +01003255int i915_gem_object_unbind(struct drm_i915_gem_object *obj);
Chris Wilson05394f32010-11-08 19:18:58 +00003256void i915_gem_release_mmap(struct drm_i915_gem_object *obj);
Chris Wilsonf787a5f2010-09-24 16:02:42 +01003257
Chris Wilson7c108fd2016-10-24 13:42:18 +01003258void i915_gem_runtime_suspend(struct drm_i915_private *dev_priv);
3259
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003260static inline int __sg_page_count(const struct scatterlist *sg)
Chris Wilson9da3da62012-06-01 15:20:22 +01003261{
Chris Wilsonee286372015-04-07 16:20:25 +01003262 return sg->length >> PAGE_SHIFT;
Chris Wilson9da3da62012-06-01 15:20:22 +01003263}
Chris Wilsonee286372015-04-07 16:20:25 +01003264
Chris Wilson96d77632016-10-28 13:58:33 +01003265struct scatterlist *
3266i915_gem_object_get_sg(struct drm_i915_gem_object *obj,
3267 unsigned int n, unsigned int *offset);
3268
Dave Gordon033908a2015-12-10 18:51:23 +00003269struct page *
Chris Wilson96d77632016-10-28 13:58:33 +01003270i915_gem_object_get_page(struct drm_i915_gem_object *obj,
3271 unsigned int n);
Dave Gordon033908a2015-12-10 18:51:23 +00003272
Chris Wilson96d77632016-10-28 13:58:33 +01003273struct page *
3274i915_gem_object_get_dirty_page(struct drm_i915_gem_object *obj,
3275 unsigned int n);
Chris Wilson341be1c2016-06-10 14:23:00 +05303276
Chris Wilson96d77632016-10-28 13:58:33 +01003277dma_addr_t
3278i915_gem_object_get_dma_address(struct drm_i915_gem_object *obj,
3279 unsigned long n);
Chris Wilsonee286372015-04-07 16:20:25 +01003280
Chris Wilson03ac84f2016-10-28 13:58:36 +01003281void __i915_gem_object_set_pages(struct drm_i915_gem_object *obj,
3282 struct sg_table *pages);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003283int __i915_gem_object_get_pages(struct drm_i915_gem_object *obj);
3284
3285static inline int __must_check
3286i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003287{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003288 might_lock(&obj->mm.lock);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003289
Chris Wilson1233e2d2016-10-28 13:58:37 +01003290 if (atomic_inc_not_zero(&obj->mm.pages_pin_count))
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003291 return 0;
3292
3293 return __i915_gem_object_get_pages(obj);
3294}
3295
3296static inline void
3297__i915_gem_object_pin_pages(struct drm_i915_gem_object *obj)
3298{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003299 GEM_BUG_ON(!obj->mm.pages);
3300
Chris Wilson1233e2d2016-10-28 13:58:37 +01003301 atomic_inc(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003302}
3303
3304static inline bool
3305i915_gem_object_has_pinned_pages(struct drm_i915_gem_object *obj)
3306{
Chris Wilson1233e2d2016-10-28 13:58:37 +01003307 return atomic_read(&obj->mm.pages_pin_count);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003308}
3309
3310static inline void
3311__i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
3312{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003313 GEM_BUG_ON(!i915_gem_object_has_pinned_pages(obj));
3314 GEM_BUG_ON(!obj->mm.pages);
3315
Chris Wilson1233e2d2016-10-28 13:58:37 +01003316 atomic_dec(&obj->mm.pages_pin_count);
Chris Wilsona5570172012-09-04 21:02:54 +01003317}
Chris Wilson0a798eb2016-04-08 12:11:11 +01003318
Chris Wilson1233e2d2016-10-28 13:58:37 +01003319static inline void
3320i915_gem_object_unpin_pages(struct drm_i915_gem_object *obj)
Chris Wilsona5570172012-09-04 21:02:54 +01003321{
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003322 __i915_gem_object_unpin_pages(obj);
Chris Wilsona5570172012-09-04 21:02:54 +01003323}
3324
Chris Wilson548625e2016-11-01 12:11:34 +00003325enum i915_mm_subclass { /* lockdep subclass for obj->mm.lock */
3326 I915_MM_NORMAL = 0,
3327 I915_MM_SHRINKER
3328};
3329
3330void __i915_gem_object_put_pages(struct drm_i915_gem_object *obj,
3331 enum i915_mm_subclass subclass);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003332void __i915_gem_object_invalidate(struct drm_i915_gem_object *obj);
Chris Wilsona4f5ea62016-10-28 13:58:35 +01003333
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003334enum i915_map_type {
3335 I915_MAP_WB = 0,
3336 I915_MAP_WC,
3337};
3338
Chris Wilson0a798eb2016-04-08 12:11:11 +01003339/**
3340 * i915_gem_object_pin_map - return a contiguous mapping of the entire object
Chris Wilsona73c7a42016-12-31 11:20:10 +00003341 * @obj: the object to map into kernel address space
3342 * @type: the type of mapping, used to select pgprot_t
Chris Wilson0a798eb2016-04-08 12:11:11 +01003343 *
3344 * Calls i915_gem_object_pin_pages() to prevent reaping of the object's
3345 * pages and then returns a contiguous mapping of the backing storage into
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003346 * the kernel address space. Based on the @type of mapping, the PTE will be
3347 * set to either WriteBack or WriteCombine (via pgprot_t).
Chris Wilson0a798eb2016-04-08 12:11:11 +01003348 *
Chris Wilson1233e2d2016-10-28 13:58:37 +01003349 * The caller is responsible for calling i915_gem_object_unpin_map() when the
3350 * mapping is no longer required.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003351 *
Dave Gordon83052162016-04-12 14:46:16 +01003352 * Returns the pointer through which to access the mapped object, or an
3353 * ERR_PTR() on error.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003354 */
Chris Wilsond31d7cb2016-08-12 12:39:58 +01003355void *__must_check i915_gem_object_pin_map(struct drm_i915_gem_object *obj,
3356 enum i915_map_type type);
Chris Wilson0a798eb2016-04-08 12:11:11 +01003357
3358/**
3359 * i915_gem_object_unpin_map - releases an earlier mapping
Chris Wilsona73c7a42016-12-31 11:20:10 +00003360 * @obj: the object to unmap
Chris Wilson0a798eb2016-04-08 12:11:11 +01003361 *
3362 * After pinning the object and mapping its pages, once you are finished
3363 * with your access, call i915_gem_object_unpin_map() to release the pin
3364 * upon the mapping. Once the pin count reaches zero, that mapping may be
3365 * removed.
Chris Wilson0a798eb2016-04-08 12:11:11 +01003366 */
3367static inline void i915_gem_object_unpin_map(struct drm_i915_gem_object *obj)
3368{
Chris Wilson0a798eb2016-04-08 12:11:11 +01003369 i915_gem_object_unpin_pages(obj);
3370}
3371
Chris Wilson43394c72016-08-18 17:16:47 +01003372int i915_gem_obj_prepare_shmem_read(struct drm_i915_gem_object *obj,
3373 unsigned int *needs_clflush);
3374int i915_gem_obj_prepare_shmem_write(struct drm_i915_gem_object *obj,
3375 unsigned int *needs_clflush);
Chris Wilson7f5f95d2017-03-10 00:09:42 +00003376#define CLFLUSH_BEFORE BIT(0)
3377#define CLFLUSH_AFTER BIT(1)
3378#define CLFLUSH_FLAGS (CLFLUSH_BEFORE | CLFLUSH_AFTER)
Chris Wilson43394c72016-08-18 17:16:47 +01003379
3380static inline void
3381i915_gem_obj_finish_shmem_access(struct drm_i915_gem_object *obj)
3382{
3383 i915_gem_object_unpin_pages(obj);
3384}
3385
Chris Wilson54cf91d2010-11-25 18:00:26 +00003386int __must_check i915_mutex_lock_interruptible(struct drm_device *dev);
Ben Widawskye2d05a82013-09-24 09:57:58 -07003387void i915_vma_move_to_active(struct i915_vma *vma,
Chris Wilson5cf3d282016-08-04 07:52:43 +01003388 struct drm_i915_gem_request *req,
3389 unsigned int flags);
Dave Airlieff72145b2011-02-07 12:16:14 +10003390int i915_gem_dumb_create(struct drm_file *file_priv,
3391 struct drm_device *dev,
3392 struct drm_mode_create_dumb *args);
Dave Airlieda6b51d2014-12-24 13:11:17 +10003393int i915_gem_mmap_gtt(struct drm_file *file_priv, struct drm_device *dev,
3394 uint32_t handle, uint64_t *offset);
Chris Wilson4cc69072016-08-25 19:05:19 +01003395int i915_gem_mmap_gtt_version(void);
Dave Gordon85d12252016-05-20 11:54:06 +01003396
3397void i915_gem_track_fb(struct drm_i915_gem_object *old,
3398 struct drm_i915_gem_object *new,
3399 unsigned frontbuffer_bits);
3400
Chris Wilson73cb9702016-10-28 13:58:46 +01003401int __must_check i915_gem_set_global_seqno(struct drm_device *dev, u32 seqno);
Chris Wilson1690e1e2011-12-14 13:57:08 +01003402
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003403struct drm_i915_gem_request *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003404i915_gem_find_active_request(struct intel_engine_cs *engine);
Chris Wilson8d9fc7f2014-02-25 17:11:23 +02003405
Chris Wilson67d97da2016-07-04 08:08:31 +01003406void i915_gem_retire_requests(struct drm_i915_private *dev_priv);
Sourab Gupta84c33a62014-06-02 16:47:17 +05303407
Chris Wilson8c185ec2017-03-16 17:13:02 +00003408static inline bool i915_reset_backoff(struct i915_gpu_error *error)
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003409{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003410 return unlikely(test_bit(I915_RESET_BACKOFF, &error->flags));
3411}
3412
3413static inline bool i915_reset_handoff(struct i915_gpu_error *error)
3414{
3415 return unlikely(test_bit(I915_RESET_HANDOFF, &error->flags));
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003416}
3417
3418static inline bool i915_terminally_wedged(struct i915_gpu_error *error)
3419{
Chris Wilson8af29b02016-09-09 14:11:47 +01003420 return unlikely(test_bit(I915_WEDGED, &error->flags));
3421}
3422
Chris Wilson8c185ec2017-03-16 17:13:02 +00003423static inline bool i915_reset_backoff_or_wedged(struct i915_gpu_error *error)
Chris Wilson8af29b02016-09-09 14:11:47 +01003424{
Chris Wilson8c185ec2017-03-16 17:13:02 +00003425 return i915_reset_backoff(error) | i915_terminally_wedged(error);
Mika Kuoppala2ac0f452013-11-12 14:44:19 +02003426}
3427
3428static inline u32 i915_reset_count(struct i915_gpu_error *error)
3429{
Chris Wilson8af29b02016-09-09 14:11:47 +01003430 return READ_ONCE(error->reset_count);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01003431}
Chris Wilsona71d8d92012-02-15 11:25:36 +00003432
Chris Wilson0e178ae2017-01-17 17:59:06 +02003433int i915_gem_reset_prepare(struct drm_i915_private *dev_priv);
Chris Wilsond8027092017-02-08 14:30:32 +00003434void i915_gem_reset(struct drm_i915_private *dev_priv);
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003435void i915_gem_reset_finish(struct drm_i915_private *dev_priv);
Chris Wilson821ed7d2016-09-09 14:11:53 +01003436void i915_gem_set_wedged(struct drm_i915_private *dev_priv);
Chris Wilson2e8f9d32017-03-16 17:13:04 +00003437bool i915_gem_unset_wedged(struct drm_i915_private *dev_priv);
Chris Wilson57822dc2017-02-22 11:40:48 +00003438
Chris Wilson24145512017-01-24 11:01:35 +00003439void i915_gem_init_mmio(struct drm_i915_private *i915);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003440int __must_check i915_gem_init(struct drm_i915_private *dev_priv);
3441int __must_check i915_gem_init_hw(struct drm_i915_private *dev_priv);
Tvrtko Ursulinc6be6072016-11-16 08:55:31 +00003442void i915_gem_init_swizzling(struct drm_i915_private *dev_priv);
Tvrtko Ursulincb15d9f2016-12-01 14:16:39 +00003443void i915_gem_cleanup_engines(struct drm_i915_private *dev_priv);
Chris Wilson496b5752017-02-13 17:15:58 +00003444int i915_gem_wait_for_idle(struct drm_i915_private *dev_priv,
3445 unsigned int flags);
Tvrtko Ursulinbf9e8422016-12-01 14:16:38 +00003446int __must_check i915_gem_suspend(struct drm_i915_private *dev_priv);
3447void i915_gem_resume(struct drm_i915_private *dev_priv);
Dave Jiang11bac802017-02-24 14:56:41 -08003448int i915_gem_fault(struct vm_fault *vmf);
Chris Wilsone95433c2016-10-28 13:58:27 +01003449int i915_gem_object_wait(struct drm_i915_gem_object *obj,
3450 unsigned int flags,
3451 long timeout,
3452 struct intel_rps_client *rps);
Chris Wilson6b5e90f2016-11-14 20:41:05 +00003453int i915_gem_object_wait_priority(struct drm_i915_gem_object *obj,
3454 unsigned int flags,
3455 int priority);
3456#define I915_PRIORITY_DISPLAY I915_PRIORITY_MAX
3457
Chris Wilson2e2f3512015-04-27 13:41:14 +01003458int __must_check
Chris Wilsone22d8e32017-04-12 12:01:11 +01003459i915_gem_object_set_to_wc_domain(struct drm_i915_gem_object *obj, bool write);
3460int __must_check
3461i915_gem_object_set_to_gtt_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson20217462010-11-23 15:26:33 +00003462int __must_check
Chris Wilsondabdfe02012-03-26 10:10:27 +02003463i915_gem_object_set_to_cpu_domain(struct drm_i915_gem_object *obj, bool write);
Chris Wilson058d88c2016-08-15 10:49:06 +01003464struct i915_vma * __must_check
Chris Wilson2da3b9b2011-04-14 09:41:17 +01003465i915_gem_object_pin_to_display_plane(struct drm_i915_gem_object *obj,
3466 u32 alignment,
Tvrtko Ursuline6617332015-03-23 11:10:33 +00003467 const struct i915_ggtt_view *view);
Chris Wilson058d88c2016-08-15 10:49:06 +01003468void i915_gem_object_unpin_from_display_plane(struct i915_vma *vma);
Chris Wilson00731152014-05-21 12:42:56 +01003469int i915_gem_object_attach_phys(struct drm_i915_gem_object *obj,
Chris Wilson6eeefaf2010-08-07 11:01:39 +01003470 int align);
Chris Wilsonb29c19b2013-09-25 17:34:56 +01003471int i915_gem_open(struct drm_device *dev, struct drm_file *file);
Chris Wilson05394f32010-11-08 19:18:58 +00003472void i915_gem_release(struct drm_device *dev, struct drm_file *file);
Eric Anholt673a3942008-07-30 12:06:12 -07003473
Chris Wilsone4ffd172011-04-04 09:44:39 +01003474int i915_gem_object_set_cache_level(struct drm_i915_gem_object *obj,
3475 enum i915_cache_level cache_level);
3476
Daniel Vetter1286ff72012-05-10 15:25:09 +02003477struct drm_gem_object *i915_gem_prime_import(struct drm_device *dev,
3478 struct dma_buf *dma_buf);
3479
3480struct dma_buf *i915_gem_prime_export(struct drm_device *dev,
3481 struct drm_gem_object *gem_obj, int flags);
3482
Daniel Vetter841cd772014-08-06 15:04:48 +02003483static inline struct i915_hw_ppgtt *
3484i915_vm_to_ppgtt(struct i915_address_space *vm)
3485{
Daniel Vetter841cd772014-08-06 15:04:48 +02003486 return container_of(vm, struct i915_hw_ppgtt, base);
3487}
3488
Joonas Lahtinenb42fe9c2016-11-11 12:43:54 +02003489/* i915_gem_fence_reg.c */
Chris Wilson49ef5292016-08-18 17:17:00 +01003490int __must_check i915_vma_get_fence(struct i915_vma *vma);
3491int __must_check i915_vma_put_fence(struct i915_vma *vma);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003492
Chris Wilsonb1ed35d2017-01-04 14:51:10 +00003493void i915_gem_revoke_fences(struct drm_i915_private *dev_priv);
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003494void i915_gem_restore_fences(struct drm_i915_private *dev_priv);
Daniel Vetter41a36b72015-07-24 13:55:11 +02003495
Tvrtko Ursulin4362f4f2016-11-16 08:55:33 +00003496void i915_gem_detect_bit_6_swizzle(struct drm_i915_private *dev_priv);
Chris Wilson03ac84f2016-10-28 13:58:36 +01003497void i915_gem_object_do_bit_17_swizzle(struct drm_i915_gem_object *obj,
3498 struct sg_table *pages);
3499void i915_gem_object_save_bit_17_swizzle(struct drm_i915_gem_object *obj,
3500 struct sg_table *pages);
Daniel Vetter7f96eca2015-07-24 17:40:14 +02003501
Chris Wilsonca585b52016-05-24 14:53:36 +01003502static inline struct i915_gem_context *
3503i915_gem_context_lookup(struct drm_i915_file_private *file_priv, u32 id)
3504{
3505 struct i915_gem_context *ctx;
3506
Chris Wilson091387c2016-06-24 14:00:21 +01003507 lockdep_assert_held(&file_priv->dev_priv->drm.struct_mutex);
Chris Wilsonca585b52016-05-24 14:53:36 +01003508
3509 ctx = idr_find(&file_priv->context_idr, id);
3510 if (!ctx)
3511 return ERR_PTR(-ENOENT);
3512
3513 return ctx;
3514}
3515
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003516static inline struct i915_gem_context *
3517i915_gem_context_get(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003518{
Chris Wilson691e6412014-04-09 09:07:36 +01003519 kref_get(&ctx->ref);
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003520 return ctx;
Mika Kuoppaladce32712013-04-30 13:30:33 +03003521}
3522
Chris Wilson9a6feaf2016-07-20 13:31:50 +01003523static inline void i915_gem_context_put(struct i915_gem_context *ctx)
Mika Kuoppaladce32712013-04-30 13:30:33 +03003524{
Chris Wilson091387c2016-06-24 14:00:21 +01003525 lockdep_assert_held(&ctx->i915->drm.struct_mutex);
Chris Wilson691e6412014-04-09 09:07:36 +01003526 kref_put(&ctx->ref, i915_gem_context_free);
Mika Kuoppaladce32712013-04-30 13:30:33 +03003527}
3528
Chris Wilson69df05e2016-12-18 15:37:21 +00003529static inline void i915_gem_context_put_unlocked(struct i915_gem_context *ctx)
3530{
Chris Wilsonbf519972016-12-19 10:13:57 +00003531 struct mutex *lock = &ctx->i915->drm.struct_mutex;
3532
3533 if (kref_put_mutex(&ctx->ref, i915_gem_context_free, lock))
3534 mutex_unlock(lock);
Chris Wilson69df05e2016-12-18 15:37:21 +00003535}
3536
Chris Wilson80b204b2016-10-28 13:58:58 +01003537static inline struct intel_timeline *
3538i915_gem_context_lookup_timeline(struct i915_gem_context *ctx,
3539 struct intel_engine_cs *engine)
3540{
3541 struct i915_address_space *vm;
3542
3543 vm = ctx->ppgtt ? &ctx->ppgtt->base : &ctx->i915->ggtt.base;
3544 return &vm->timeline.engine[engine->id];
3545}
3546
Robert Braggeec688e2016-11-07 19:49:47 +00003547int i915_perf_open_ioctl(struct drm_device *dev, void *data,
3548 struct drm_file *file);
3549
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003550/* i915_gem_evict.c */
Chris Wilsone522ac22016-08-04 16:32:18 +01003551int __must_check i915_gem_evict_something(struct i915_address_space *vm,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003552 u64 min_size, u64 alignment,
Chris Wilson42d6ab42012-07-26 11:49:32 +01003553 unsigned cache_level,
Chris Wilson2ffffd02016-08-04 16:32:22 +01003554 u64 start, u64 end,
Daniel Vetter1ec9e262014-02-14 14:01:11 +01003555 unsigned flags);
Chris Wilson625d9882017-01-11 11:23:11 +00003556int __must_check i915_gem_evict_for_node(struct i915_address_space *vm,
3557 struct drm_mm_node *node,
3558 unsigned int flags);
Ben Widawsky68c8c172013-09-11 14:57:50 -07003559int i915_gem_evict_vm(struct i915_address_space *vm, bool do_idle);
Chris Wilsonb47eb4a2010-08-07 11:01:23 +01003560
Ben Widawsky0260c422014-03-22 22:47:21 -07003561/* belongs in i915_gem_gtt.h */
Chris Wilsonc0336662016-05-06 15:40:21 +01003562static inline void i915_gem_chipset_flush(struct drm_i915_private *dev_priv)
Eric Anholt673a3942008-07-30 12:06:12 -07003563{
Chris Wilson600f4362016-08-18 17:16:40 +01003564 wmb();
Chris Wilsonc0336662016-05-06 15:40:21 +01003565 if (INTEL_GEN(dev_priv) < 6)
Eric Anholt673a3942008-07-30 12:06:12 -07003566 intel_gtt_chipset_flush();
3567}
Ben Widawsky246cbfb2013-12-06 14:11:14 -08003568
Chris Wilson9797fbf2012-04-24 15:47:39 +01003569/* i915_gem_stolen.c */
Paulo Zanonid713fd42015-07-02 19:25:07 -03003570int i915_gem_stolen_insert_node(struct drm_i915_private *dev_priv,
3571 struct drm_mm_node *node, u64 size,
3572 unsigned alignment);
Paulo Zanonia9da5122015-09-14 15:19:57 -03003573int i915_gem_stolen_insert_node_in_range(struct drm_i915_private *dev_priv,
3574 struct drm_mm_node *node, u64 size,
3575 unsigned alignment, u64 start,
3576 u64 end);
Paulo Zanonid713fd42015-07-02 19:25:07 -03003577void i915_gem_stolen_remove_node(struct drm_i915_private *dev_priv,
3578 struct drm_mm_node *node);
Tvrtko Ursulin7ace3d32016-11-16 08:55:35 +00003579int i915_gem_init_stolen(struct drm_i915_private *dev_priv);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003580void i915_gem_cleanup_stolen(struct drm_device *dev);
Chris Wilson0104fdb2012-11-15 11:32:26 +00003581struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003582i915_gem_object_create_stolen(struct drm_i915_private *dev_priv, u32 size);
Chris Wilson866d12b2013-02-19 13:31:37 -08003583struct drm_i915_gem_object *
Tvrtko Ursulin187685c2016-12-01 14:16:36 +00003584i915_gem_object_create_stolen_for_preallocated(struct drm_i915_private *dev_priv,
Chris Wilson866d12b2013-02-19 13:31:37 -08003585 u32 stolen_offset,
3586 u32 gtt_offset,
3587 u32 size);
Chris Wilson9797fbf2012-04-24 15:47:39 +01003588
Chris Wilson920cf412016-10-28 13:58:30 +01003589/* i915_gem_internal.c */
3590struct drm_i915_gem_object *
3591i915_gem_object_create_internal(struct drm_i915_private *dev_priv,
Chris Wilsonfcd46e52017-01-12 13:04:31 +00003592 phys_addr_t size);
Chris Wilson920cf412016-10-28 13:58:30 +01003593
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003594/* i915_gem_shrinker.c */
3595unsigned long i915_gem_shrink(struct drm_i915_private *dev_priv,
Chris Wilson14387542015-10-01 12:18:25 +01003596 unsigned long target,
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003597 unsigned flags);
3598#define I915_SHRINK_PURGEABLE 0x1
3599#define I915_SHRINK_UNBOUND 0x2
3600#define I915_SHRINK_BOUND 0x4
Chris Wilson5763ff02015-10-01 12:18:29 +01003601#define I915_SHRINK_ACTIVE 0x8
Chris Wilsoneae2c432016-04-08 12:11:12 +01003602#define I915_SHRINK_VMAPS 0x10
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003603unsigned long i915_gem_shrink_all(struct drm_i915_private *dev_priv);
3604void i915_gem_shrinker_init(struct drm_i915_private *dev_priv);
Imre Deaka8a40582016-01-19 15:26:28 +02003605void i915_gem_shrinker_cleanup(struct drm_i915_private *dev_priv);
Daniel Vetterbe6a0372015-03-18 10:46:04 +01003606
3607
Eric Anholt673a3942008-07-30 12:06:12 -07003608/* i915_gem_tiling.c */
Chris Wilson2c1792a2013-08-01 18:39:55 +01003609static inline bool i915_gem_object_needs_bit17_swizzle(struct drm_i915_gem_object *obj)
Chris Wilsone9b73c62012-12-03 21:03:14 +00003610{
Chris Wilson091387c2016-06-24 14:00:21 +01003611 struct drm_i915_private *dev_priv = to_i915(obj->base.dev);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003612
3613 return dev_priv->mm.bit_6_swizzle_x == I915_BIT_6_SWIZZLE_9_10_17 &&
Chris Wilson3e510a82016-08-05 10:14:23 +01003614 i915_gem_object_is_tiled(obj);
Chris Wilsone9b73c62012-12-03 21:03:14 +00003615}
3616
Chris Wilson91d4e0aa2017-01-09 16:16:13 +00003617u32 i915_gem_fence_size(struct drm_i915_private *dev_priv, u32 size,
3618 unsigned int tiling, unsigned int stride);
3619u32 i915_gem_fence_alignment(struct drm_i915_private *dev_priv, u32 size,
3620 unsigned int tiling, unsigned int stride);
3621
Ben Gamari20172632009-02-17 20:08:50 -05003622/* i915_debugfs.c */
Daniel Vetterf8c168f2013-10-16 11:49:58 +02003623#ifdef CONFIG_DEBUG_FS
Chris Wilson1dac8912016-06-24 14:00:17 +01003624int i915_debugfs_register(struct drm_i915_private *dev_priv);
Jani Nikula249e87d2015-04-10 16:59:32 +03003625int i915_debugfs_connector_add(struct drm_connector *connector);
David Weinehall36cdd012016-08-22 13:59:31 +03003626void intel_display_crc_init(struct drm_i915_private *dev_priv);
Damien Lespiau07144422013-10-15 18:55:40 +01003627#else
Chris Wilson8d35acb2016-07-12 12:55:29 +01003628static inline int i915_debugfs_register(struct drm_i915_private *dev_priv) {return 0;}
Daniel Vetter101057f2015-07-13 09:23:19 +02003629static inline int i915_debugfs_connector_add(struct drm_connector *connector)
3630{ return 0; }
Maarten Lankhorstce5e2ac2016-08-25 11:07:01 +02003631static inline void intel_display_crc_init(struct drm_i915_private *dev_priv) {}
Damien Lespiau07144422013-10-15 18:55:40 +01003632#endif
Mika Kuoppala84734a02013-07-12 16:50:57 +03003633
3634/* i915_gpu_error.c */
Chris Wilson98a2f412016-10-12 10:05:18 +01003635#if IS_ENABLED(CONFIG_DRM_I915_CAPTURE_ERROR)
3636
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003637__printf(2, 3)
3638void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...);
Mika Kuoppalafc16b482013-06-06 15:18:39 +03003639int i915_error_state_to_str(struct drm_i915_error_state_buf *estr,
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003640 const struct i915_gpu_state *gpu);
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003641int i915_error_state_buf_init(struct drm_i915_error_state_buf *eb,
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003642 struct drm_i915_private *i915,
Mika Kuoppala4dc955f2013-06-06 15:18:41 +03003643 size_t count, loff_t pos);
3644static inline void i915_error_state_buf_release(
3645 struct drm_i915_error_state_buf *eb)
3646{
3647 kfree(eb->buf);
3648}
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003649
3650struct i915_gpu_state *i915_capture_gpu_state(struct drm_i915_private *i915);
Chris Wilsonc0336662016-05-06 15:40:21 +01003651void i915_capture_error_state(struct drm_i915_private *dev_priv,
3652 u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02003653 const char *error_msg);
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003654
3655static inline struct i915_gpu_state *
3656i915_gpu_state_get(struct i915_gpu_state *gpu)
3657{
3658 kref_get(&gpu->ref);
3659 return gpu;
3660}
3661
3662void __i915_gpu_state_free(struct kref *kref);
3663static inline void i915_gpu_state_put(struct i915_gpu_state *gpu)
3664{
3665 if (gpu)
3666 kref_put(&gpu->ref, __i915_gpu_state_free);
3667}
3668
3669struct i915_gpu_state *i915_first_error_state(struct drm_i915_private *i915);
3670void i915_reset_error_state(struct drm_i915_private *i915);
Mika Kuoppala84734a02013-07-12 16:50:57 +03003671
Chris Wilson98a2f412016-10-12 10:05:18 +01003672#else
3673
3674static inline void i915_capture_error_state(struct drm_i915_private *dev_priv,
3675 u32 engine_mask,
3676 const char *error_msg)
3677{
3678}
3679
Chris Wilson5a4c6f12017-02-14 16:46:11 +00003680static inline struct i915_gpu_state *
3681i915_first_error_state(struct drm_i915_private *i915)
3682{
3683 return NULL;
3684}
3685
3686static inline void i915_reset_error_state(struct drm_i915_private *i915)
Chris Wilson98a2f412016-10-12 10:05:18 +01003687{
3688}
3689
3690#endif
3691
Chris Wilson0a4cd7c2014-08-22 14:41:39 +01003692const char *i915_cache_level_str(struct drm_i915_private *i915, int type);
Ben Gamari20172632009-02-17 20:08:50 -05003693
Brad Volkin351e3db2014-02-18 10:15:46 -08003694/* i915_cmd_parser.c */
Chris Wilson1ca37122016-05-04 14:25:36 +01003695int i915_cmd_parser_get_version(struct drm_i915_private *dev_priv);
Chris Wilson7756e452016-08-18 17:17:10 +01003696void intel_engine_init_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003697void intel_engine_cleanup_cmd_parser(struct intel_engine_cs *engine);
Chris Wilson33a051a2016-07-27 09:07:26 +01003698int intel_engine_cmd_parser(struct intel_engine_cs *engine,
3699 struct drm_i915_gem_object *batch_obj,
3700 struct drm_i915_gem_object *shadow_batch_obj,
3701 u32 batch_start_offset,
3702 u32 batch_len,
3703 bool is_master);
Brad Volkin351e3db2014-02-18 10:15:46 -08003704
Robert Braggeec688e2016-11-07 19:49:47 +00003705/* i915_perf.c */
3706extern void i915_perf_init(struct drm_i915_private *dev_priv);
3707extern void i915_perf_fini(struct drm_i915_private *dev_priv);
Robert Bragg442b8c02016-11-07 19:49:53 +00003708extern void i915_perf_register(struct drm_i915_private *dev_priv);
3709extern void i915_perf_unregister(struct drm_i915_private *dev_priv);
Robert Braggeec688e2016-11-07 19:49:47 +00003710
Jesse Barnes317c35d2008-08-25 15:11:06 -07003711/* i915_suspend.c */
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003712extern int i915_save_state(struct drm_i915_private *dev_priv);
3713extern int i915_restore_state(struct drm_i915_private *dev_priv);
Jesse Barnes317c35d2008-08-25 15:11:06 -07003714
Ben Widawsky0136db52012-04-10 21:17:01 -07003715/* i915_sysfs.c */
David Weinehall694c2822016-08-22 13:32:43 +03003716void i915_setup_sysfs(struct drm_i915_private *dev_priv);
3717void i915_teardown_sysfs(struct drm_i915_private *dev_priv);
Ben Widawsky0136db52012-04-10 21:17:01 -07003718
Jerome Anandeef57322017-01-25 04:27:49 +05303719/* intel_lpe_audio.c */
3720int intel_lpe_audio_init(struct drm_i915_private *dev_priv);
3721void intel_lpe_audio_teardown(struct drm_i915_private *dev_priv);
3722void intel_lpe_audio_irq_handler(struct drm_i915_private *dev_priv);
Jerome Anand46d196e2017-01-25 04:27:50 +05303723void intel_lpe_audio_notify(struct drm_i915_private *dev_priv,
Takashi Iwaif95e29b2017-01-31 14:16:51 -06003724 void *eld, int port, int pipe, int tmds_clk_speed,
Pierre-Louis Bossartb5f2be92017-01-31 14:16:48 -06003725 bool dp_output, int link_rate);
Jerome Anandeef57322017-01-25 04:27:49 +05303726
Chris Wilsonf899fc62010-07-20 15:44:45 -07003727/* intel_i2c.c */
Tvrtko Ursulin40196442016-12-01 14:16:42 +00003728extern int intel_setup_gmbus(struct drm_i915_private *dev_priv);
3729extern void intel_teardown_gmbus(struct drm_i915_private *dev_priv);
Jani Nikula88ac7932015-03-27 00:20:22 +02003730extern bool intel_gmbus_is_valid_pin(struct drm_i915_private *dev_priv,
3731 unsigned int pin);
Daniel Kurtz3bd7d902012-03-28 02:36:14 +08003732
Jani Nikula0184df42015-03-27 00:20:20 +02003733extern struct i2c_adapter *
3734intel_gmbus_get_adapter(struct drm_i915_private *dev_priv, unsigned int pin);
Chris Wilsone957d772010-09-24 12:52:03 +01003735extern void intel_gmbus_set_speed(struct i2c_adapter *adapter, int speed);
3736extern void intel_gmbus_force_bit(struct i2c_adapter *adapter, bool force_bit);
Jan-Simon Möller8f375e12013-05-06 14:52:08 +02003737static inline bool intel_gmbus_is_forced_bit(struct i2c_adapter *adapter)
Chris Wilsonb8232e92010-09-28 16:41:32 +01003738{
3739 return container_of(adapter, struct intel_gmbus, adapter)->force_bit;
3740}
Tvrtko Ursulinaf6dc742016-12-01 14:16:44 +00003741extern void intel_i2c_reset(struct drm_i915_private *dev_priv);
Chris Wilsonf899fc62010-07-20 15:44:45 -07003742
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003743/* intel_bios.c */
Jani Nikula66578852017-03-10 15:27:57 +02003744void intel_bios_init(struct drm_i915_private *dev_priv);
Jani Nikulaf0067a32015-12-15 13:16:15 +02003745bool intel_bios_is_valid_vbt(const void *buf, size_t size);
Jani Nikula3bdd14d2016-03-16 12:43:29 +02003746bool intel_bios_is_tv_present(struct drm_i915_private *dev_priv);
Jani Nikula5a69d132016-03-16 12:43:30 +02003747bool intel_bios_is_lvds_present(struct drm_i915_private *dev_priv, u8 *i2c_pin);
Ville Syrjälä22f350422016-06-03 12:17:43 +03003748bool intel_bios_is_port_present(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula951d9ef2016-03-16 12:43:31 +02003749bool intel_bios_is_port_edp(struct drm_i915_private *dev_priv, enum port port);
Ville Syrjäläd6199252016-05-04 14:45:22 +03003750bool intel_bios_is_port_dp_dual_mode(struct drm_i915_private *dev_priv, enum port port);
Jani Nikula7137aec2016-03-16 12:43:32 +02003751bool intel_bios_is_dsi_present(struct drm_i915_private *dev_priv, enum port *port);
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05303752bool intel_bios_is_port_hpd_inverted(struct drm_i915_private *dev_priv,
3753 enum port port);
Shashank Sharma6389dd82016-10-14 19:56:50 +05303754bool intel_bios_is_lspcon_present(struct drm_i915_private *dev_priv,
3755 enum port port);
3756
Jani Nikula8b8e1a82015-12-14 12:50:49 +02003757
Chris Wilson3b617962010-08-24 09:02:58 +01003758/* intel_opregion.c */
Chris Wilson44834a62010-08-19 16:09:23 +01003759#ifdef CONFIG_ACPI
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003760extern int intel_opregion_setup(struct drm_i915_private *dev_priv);
Chris Wilson03d92e42016-05-23 15:08:10 +01003761extern void intel_opregion_register(struct drm_i915_private *dev_priv);
3762extern void intel_opregion_unregister(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003763extern void intel_opregion_asle_intr(struct drm_i915_private *dev_priv);
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003764extern int intel_opregion_notify_encoder(struct intel_encoder *intel_encoder,
3765 bool enable);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003766extern int intel_opregion_notify_adapter(struct drm_i915_private *dev_priv,
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003767 pci_power_t state);
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003768extern int intel_opregion_get_panel_type(struct drm_i915_private *dev_priv);
Len Brown65e082c2008-10-24 17:18:10 -04003769#else
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003770static inline int intel_opregion_setup(struct drm_i915_private *dev) { return 0; }
Randy Dunlapbdaa2df2016-06-27 14:53:19 +03003771static inline void intel_opregion_register(struct drm_i915_private *dev_priv) { }
3772static inline void intel_opregion_unregister(struct drm_i915_private *dev_priv) { }
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003773static inline void intel_opregion_asle_intr(struct drm_i915_private *dev_priv)
3774{
3775}
Jani Nikula9c4b0a62013-08-30 19:40:30 +03003776static inline int
3777intel_opregion_notify_encoder(struct intel_encoder *intel_encoder, bool enable)
3778{
3779 return 0;
3780}
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003781static inline int
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003782intel_opregion_notify_adapter(struct drm_i915_private *dev, pci_power_t state)
Jani Nikulaecbc5cf2013-08-30 19:40:31 +03003783{
3784 return 0;
3785}
Chris Wilson6f9f4b72016-05-23 15:08:09 +01003786static inline int intel_opregion_get_panel_type(struct drm_i915_private *dev)
Ville Syrjäläa0562812016-04-11 10:23:51 +03003787{
3788 return -ENODEV;
3789}
Len Brown65e082c2008-10-24 17:18:10 -04003790#endif
Matthew Garrett8ee1c3d2008-08-05 19:37:25 +01003791
Jesse Barnes723bfd72010-10-07 16:01:13 -07003792/* intel_acpi.c */
3793#ifdef CONFIG_ACPI
3794extern void intel_register_dsm_handler(void);
3795extern void intel_unregister_dsm_handler(void);
3796#else
3797static inline void intel_register_dsm_handler(void) { return; }
3798static inline void intel_unregister_dsm_handler(void) { return; }
3799#endif /* CONFIG_ACPI */
3800
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003801/* intel_device_info.c */
3802static inline struct intel_device_info *
3803mkwrite_device_info(struct drm_i915_private *dev_priv)
3804{
3805 return (struct intel_device_info *)&dev_priv->info;
3806}
3807
Jani Nikula2e0d26f2016-12-01 14:49:55 +02003808const char *intel_platform_name(enum intel_platform platform);
Chris Wilson94b4f3b2016-07-05 10:40:20 +01003809void intel_device_info_runtime_init(struct drm_i915_private *dev_priv);
3810void intel_device_info_dump(struct drm_i915_private *dev_priv);
3811
Jesse Barnes79e53942008-11-07 14:24:08 -08003812/* modesetting */
Daniel Vetterf8175862012-04-10 15:50:11 +02003813extern void intel_modeset_init_hw(struct drm_device *dev);
Ville Syrjäläb079bd172016-10-25 18:58:02 +03003814extern int intel_modeset_init(struct drm_device *dev);
Chris Wilson2c7111d2011-03-29 10:40:27 +01003815extern void intel_modeset_gem_init(struct drm_device *dev);
Jesse Barnes79e53942008-11-07 14:24:08 -08003816extern void intel_modeset_cleanup(struct drm_device *dev);
Chris Wilson1ebaa0b2016-06-24 14:00:15 +01003817extern int intel_connector_register(struct drm_connector *);
Chris Wilsonc191eca2016-06-17 11:40:33 +01003818extern void intel_connector_unregister(struct drm_connector *);
Tvrtko Ursulin6315b5d2016-11-16 12:32:42 +00003819extern int intel_modeset_vga_set_state(struct drm_i915_private *dev_priv,
3820 bool state);
Maarten Lankhorst043e9bd2015-07-13 16:30:25 +02003821extern void intel_display_resume(struct drm_device *dev);
Tvrtko Ursulin29b74b72016-11-16 08:55:39 +00003822extern void i915_redisable_vga(struct drm_i915_private *dev_priv);
3823extern void i915_redisable_vga_power_on(struct drm_i915_private *dev_priv);
Tvrtko Ursulin91d14252016-05-06 14:48:28 +01003824extern bool ironlake_set_drps(struct drm_i915_private *dev_priv, u8 val);
Ander Conselvan de Oliveirac39055b2016-11-23 16:21:44 +02003825extern void intel_init_pch_refclk(struct drm_i915_private *dev_priv);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003826extern int intel_set_rps(struct drm_i915_private *dev_priv, u8 val);
Ville Syrjälä11a85d62016-11-28 19:37:12 +02003827extern bool intel_set_memory_cxsr(struct drm_i915_private *dev_priv,
Imre Deak5209b1f2014-07-01 12:36:17 +03003828 bool enable);
Zhenyu Wang3bad0782010-04-07 16:15:53 +08003829
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07003830int i915_reg_read_ioctl(struct drm_device *dev, void *data,
3831 struct drm_file *file);
Jesse Barnes575155a2012-03-28 13:39:37 -07003832
Chris Wilson6ef3d422010-08-04 20:26:07 +01003833/* overlay */
Chris Wilsonc0336662016-05-06 15:40:21 +01003834extern struct intel_overlay_error_state *
3835intel_overlay_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003836extern void intel_overlay_print_error_state(struct drm_i915_error_state_buf *e,
3837 struct intel_overlay_error_state *error);
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003838
Chris Wilsonc0336662016-05-06 15:40:21 +01003839extern struct intel_display_error_state *
3840intel_display_capture_error_state(struct drm_i915_private *dev_priv);
Mika Kuoppalaedc3d882013-05-23 13:55:35 +03003841extern void intel_display_print_error_state(struct drm_i915_error_state_buf *e,
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003842 struct intel_display_error_state *error);
Chris Wilson6ef3d422010-08-04 20:26:07 +01003843
Tom O'Rourke151a49d2014-11-13 18:50:10 -08003844int sandybridge_pcode_read(struct drm_i915_private *dev_priv, u32 mbox, u32 *val);
3845int sandybridge_pcode_write(struct drm_i915_private *dev_priv, u32 mbox, u32 val);
Imre Deaka0b8a1f2016-12-05 18:27:37 +02003846int skl_pcode_request(struct drm_i915_private *dev_priv, u32 mbox, u32 request,
3847 u32 reply_mask, u32 reply, int timeout_base_ms);
Jani Nikula59de0812013-05-22 15:36:16 +03003848
3849/* intel_sideband.c */
Deepak S707b6e32015-01-16 20:42:17 +05303850u32 vlv_punit_read(struct drm_i915_private *dev_priv, u32 addr);
Chris Wilson9fcee2f2017-01-26 10:19:19 +00003851int vlv_punit_write(struct drm_i915_private *dev_priv, u32 addr, u32 val);
Jani Nikula64936252013-05-22 15:36:20 +03003852u32 vlv_nc_read(struct drm_i915_private *dev_priv, u8 addr);
Deepak Mdfb19ed2016-02-04 18:55:15 +02003853u32 vlv_iosf_sb_read(struct drm_i915_private *dev_priv, u8 port, u32 reg);
3854void vlv_iosf_sb_write(struct drm_i915_private *dev_priv, u8 port, u32 reg, u32 val);
Jani Nikulae9f882a2013-08-27 15:12:14 +03003855u32 vlv_cck_read(struct drm_i915_private *dev_priv, u32 reg);
3856void vlv_cck_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
3857u32 vlv_ccu_read(struct drm_i915_private *dev_priv, u32 reg);
3858void vlv_ccu_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnesf3419152013-11-04 11:52:44 -08003859u32 vlv_bunit_read(struct drm_i915_private *dev_priv, u32 reg);
3860void vlv_bunit_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Chon Ming Lee5e69f972013-09-05 20:41:49 +08003861u32 vlv_dpio_read(struct drm_i915_private *dev_priv, enum pipe pipe, int reg);
3862void vlv_dpio_write(struct drm_i915_private *dev_priv, enum pipe pipe, int reg, u32 val);
Jani Nikula59de0812013-05-22 15:36:16 +03003863u32 intel_sbi_read(struct drm_i915_private *dev_priv, u16 reg,
3864 enum intel_sbi_destination destination);
3865void intel_sbi_write(struct drm_i915_private *dev_priv, u16 reg, u32 value,
3866 enum intel_sbi_destination destination);
Shobhit Kumare9fe51c2013-12-10 12:14:55 +05303867u32 vlv_flisdsi_read(struct drm_i915_private *dev_priv, u32 reg);
3868void vlv_flisdsi_write(struct drm_i915_private *dev_priv, u32 reg, u32 val);
Jesse Barnes0a073b82013-04-17 15:54:58 -07003869
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003870/* intel_dpio_phy.c */
Ander Conselvan de Oliveira0a116ce2016-12-02 10:23:51 +02003871void bxt_port_to_phy_channel(struct drm_i915_private *dev_priv, enum port port,
Ander Conselvan de Oliveiraed378922016-10-19 10:59:00 +03003872 enum dpio_phy *phy, enum dpio_channel *ch);
Ander Conselvan de Oliveirab6e08202016-10-06 19:22:19 +03003873void bxt_ddi_phy_set_signal_level(struct drm_i915_private *dev_priv,
3874 enum port port, u32 margin, u32 scale,
3875 u32 enable, u32 deemphasis);
Ander Conselvan de Oliveira47a6bc62016-10-06 19:22:17 +03003876void bxt_ddi_phy_init(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3877void bxt_ddi_phy_uninit(struct drm_i915_private *dev_priv, enum dpio_phy phy);
3878bool bxt_ddi_phy_is_enabled(struct drm_i915_private *dev_priv,
3879 enum dpio_phy phy);
3880bool bxt_ddi_phy_verify_state(struct drm_i915_private *dev_priv,
3881 enum dpio_phy phy);
3882uint8_t bxt_ddi_phy_calc_lane_lat_optim_mask(struct intel_encoder *encoder,
3883 uint8_t lane_count);
3884void bxt_ddi_phy_set_lane_optim_mask(struct intel_encoder *encoder,
3885 uint8_t lane_lat_optim_mask);
3886uint8_t bxt_ddi_phy_get_lane_lat_optim_mask(struct intel_encoder *encoder);
3887
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003888void chv_set_phy_signal_level(struct intel_encoder *encoder,
3889 u32 deemph_reg_value, u32 margin_reg_value,
3890 bool uniq_trans_scale);
Ander Conselvan de Oliveira844b2f92016-04-27 15:44:18 +03003891void chv_data_lane_soft_reset(struct intel_encoder *encoder,
3892 bool reset);
Ander Conselvan de Oliveira419b1b72016-04-27 15:44:19 +03003893void chv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirae7d2a7172016-04-27 15:44:20 +03003894void chv_phy_pre_encoder_enable(struct intel_encoder *encoder);
3895void chv_phy_release_cl2_override(struct intel_encoder *encoder);
Ander Conselvan de Oliveira204970b2016-04-27 15:44:21 +03003896void chv_phy_post_pll_disable(struct intel_encoder *encoder);
Ander Conselvan de Oliveirab7fa22d2016-04-27 15:44:17 +03003897
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003898void vlv_set_phy_signal_level(struct intel_encoder *encoder,
3899 u32 demph_reg_value, u32 preemph_reg_value,
3900 u32 uniqtranscale_reg_value, u32 tx3_demph);
Ander Conselvan de Oliveira6da2e612016-04-27 15:44:23 +03003901void vlv_phy_pre_pll_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira5f68c272016-04-27 15:44:24 +03003902void vlv_phy_pre_encoder_enable(struct intel_encoder *encoder);
Ander Conselvan de Oliveira0f572eb2016-04-27 15:44:25 +03003903void vlv_phy_reset_lanes(struct intel_encoder *encoder);
Ander Conselvan de Oliveira53d98722016-04-27 15:44:22 +03003904
Ville Syrjälä616bc822015-01-23 21:04:25 +02003905int intel_gpu_freq(struct drm_i915_private *dev_priv, int val);
3906int intel_freq_opcode(struct drm_i915_private *dev_priv, int val);
Mika Kuoppalac5a0ad12017-03-15 17:43:00 +02003907u64 intel_rc6_residency_us(struct drm_i915_private *dev_priv,
3908 const i915_reg_t reg);
Deepak Sc8d9a592013-11-23 14:55:42 +05303909
Ben Widawsky0b274482013-10-04 21:22:51 -07003910#define I915_READ8(reg) dev_priv->uncore.funcs.mmio_readb(dev_priv, (reg), true)
3911#define I915_WRITE8(reg, val) dev_priv->uncore.funcs.mmio_writeb(dev_priv, (reg), (val), true)
Keith Packard5f753772010-11-22 09:24:22 +00003912
Ben Widawsky0b274482013-10-04 21:22:51 -07003913#define I915_READ16(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), true)
3914#define I915_WRITE16(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), true)
3915#define I915_READ16_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readw(dev_priv, (reg), false)
3916#define I915_WRITE16_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writew(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003917
Ben Widawsky0b274482013-10-04 21:22:51 -07003918#define I915_READ(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), true)
3919#define I915_WRITE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), true)
3920#define I915_READ_NOTRACE(reg) dev_priv->uncore.funcs.mmio_readl(dev_priv, (reg), false)
3921#define I915_WRITE_NOTRACE(reg, val) dev_priv->uncore.funcs.mmio_writel(dev_priv, (reg), (val), false)
Keith Packard5f753772010-11-22 09:24:22 +00003922
Chris Wilson698b3132014-03-21 13:16:43 +00003923/* Be very careful with read/write 64-bit values. On 32-bit machines, they
3924 * will be implemented using 2 32-bit writes in an arbitrary order with
3925 * an arbitrary delay between them. This can cause the hardware to
3926 * act upon the intermediate value, possibly leading to corruption and
Chris Wilsonb18c1bb2016-09-06 15:45:38 +01003927 * machine death. For this reason we do not support I915_WRITE64, or
3928 * dev_priv->uncore.funcs.mmio_writeq.
3929 *
3930 * When reading a 64-bit value as two 32-bit values, the delay may cause
3931 * the two reads to mismatch, e.g. a timestamp overflowing. Also note that
3932 * occasionally a 64-bit register does not actualy support a full readq
3933 * and must be read using two 32-bit reads.
3934 *
3935 * You have been warned.
Chris Wilson698b3132014-03-21 13:16:43 +00003936 */
Ben Widawsky0b274482013-10-04 21:22:51 -07003937#define I915_READ64(reg) dev_priv->uncore.funcs.mmio_readq(dev_priv, (reg), true)
Zou Nan haicae58522010-11-09 17:17:32 +08003938
Chris Wilson50877442014-03-21 12:41:53 +00003939#define I915_READ64_2x32(lower_reg, upper_reg) ({ \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003940 u32 upper, lower, old_upper, loop = 0; \
3941 upper = I915_READ(upper_reg); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003942 do { \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003943 old_upper = upper; \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003944 lower = I915_READ(lower_reg); \
Chris Wilsonacd29f72015-09-08 14:17:13 +01003945 upper = I915_READ(upper_reg); \
3946 } while (upper != old_upper && loop++ < 2); \
Chris Wilsonee0a2272015-07-15 09:50:42 +01003947 (u64)upper << 32 | lower; })
Chris Wilson50877442014-03-21 12:41:53 +00003948
Zou Nan haicae58522010-11-09 17:17:32 +08003949#define POSTING_READ(reg) (void)I915_READ_NOTRACE(reg)
3950#define POSTING_READ16(reg) (void)I915_READ16_NOTRACE(reg)
3951
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003952#define __raw_read(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003953static inline uint##x##_t __raw_i915_read##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003954 i915_reg_t reg) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003955{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003956 return read##s(dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003957}
3958
3959#define __raw_write(x, s) \
Chris Wilson6e3955a2017-03-23 10:19:43 +00003960static inline void __raw_i915_write##x(const struct drm_i915_private *dev_priv, \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003961 i915_reg_t reg, uint##x##_t val) \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003962{ \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003963 write##s(val, dev_priv->regs + i915_mmio_reg_offset(reg)); \
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03003964}
3965__raw_read(8, b)
3966__raw_read(16, w)
3967__raw_read(32, l)
3968__raw_read(64, q)
3969
3970__raw_write(8, b)
3971__raw_write(16, w)
3972__raw_write(32, l)
3973__raw_write(64, q)
3974
3975#undef __raw_read
3976#undef __raw_write
3977
Chris Wilsona6111f72015-04-07 16:21:02 +01003978/* These are untraced mmio-accessors that are only valid to be used inside
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003979 * critical sections, such as inside IRQ handlers, where forcewake is explicitly
Chris Wilsona6111f72015-04-07 16:21:02 +01003980 * controlled.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003981 *
Chris Wilsona6111f72015-04-07 16:21:02 +01003982 * Think twice, and think again, before using these.
Arkadiusz Hileraafee2e2016-10-25 14:48:02 +02003983 *
3984 * As an example, these accessors can possibly be used between:
3985 *
3986 * spin_lock_irq(&dev_priv->uncore.lock);
3987 * intel_uncore_forcewake_get__locked();
3988 *
3989 * and
3990 *
3991 * intel_uncore_forcewake_put__locked();
3992 * spin_unlock_irq(&dev_priv->uncore.lock);
3993 *
3994 *
3995 * Note: some registers may not need forcewake held, so
3996 * intel_uncore_forcewake_{get,put} can be omitted, see
3997 * intel_uncore_forcewake_for_reg().
3998 *
3999 * Certain architectures will die if the same cacheline is concurrently accessed
4000 * by different clients (e.g. on Ivybridge). Access to registers should
4001 * therefore generally be serialised, by either the dev_priv->uncore.lock or
4002 * a more localised lock guarding all access to that bank of registers.
Chris Wilsona6111f72015-04-07 16:21:02 +01004003 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +03004004#define I915_READ_FW(reg__) __raw_i915_read32(dev_priv, (reg__))
4005#define I915_WRITE_FW(reg__, val__) __raw_i915_write32(dev_priv, (reg__), (val__))
Chris Wilson76f84212016-06-30 15:33:45 +01004006#define I915_WRITE64_FW(reg__, val__) __raw_i915_write64(dev_priv, (reg__), (val__))
Chris Wilsona6111f72015-04-07 16:21:02 +01004007#define POSTING_READ_FW(reg__) (void)I915_READ_FW(reg__)
4008
Ville Syrjälä55bc60d2013-01-17 16:31:29 +02004009/* "Broadcast RGB" property */
4010#define INTEL_BROADCAST_RGB_AUTO 0
4011#define INTEL_BROADCAST_RGB_FULL 1
4012#define INTEL_BROADCAST_RGB_LIMITED 2
Yuanhan Liuba4f01a2010-11-08 17:09:41 +08004013
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004014static inline i915_reg_t i915_vgacntrl_reg(struct drm_i915_private *dev_priv)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004015{
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004016 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004017 return VLV_VGACNTRL;
Tvrtko Ursulin920a14b2016-10-14 10:13:44 +01004018 else if (INTEL_GEN(dev_priv) >= 5)
Sonika Jindal92e23b92014-07-21 15:23:40 +05304019 return CPU_VGACNTRL;
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02004020 else
4021 return VGACNTRL;
4022}
4023
Imre Deakdf977292013-05-21 20:03:17 +03004024static inline unsigned long msecs_to_jiffies_timeout(const unsigned int m)
4025{
4026 unsigned long j = msecs_to_jiffies(m);
4027
4028 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4029}
4030
Daniel Vetter7bd0e222014-12-04 11:12:54 +01004031static inline unsigned long nsecs_to_jiffies_timeout(const u64 n)
4032{
4033 return min_t(u64, MAX_JIFFY_OFFSET, nsecs_to_jiffies64(n) + 1);
4034}
4035
Imre Deakdf977292013-05-21 20:03:17 +03004036static inline unsigned long
4037timespec_to_jiffies_timeout(const struct timespec *value)
4038{
4039 unsigned long j = timespec_to_jiffies(value);
4040
4041 return min_t(unsigned long, MAX_JIFFY_OFFSET, j + 1);
4042}
4043
Paulo Zanonidce56b32013-12-19 14:29:40 -02004044/*
4045 * If you need to wait X milliseconds between events A and B, but event B
4046 * doesn't happen exactly after event A, you record the timestamp (jiffies) of
4047 * when event A happened, then just before event B you call this function and
4048 * pass the timestamp as the first argument, and X as the second argument.
4049 */
4050static inline void
4051wait_remaining_ms_from_jiffies(unsigned long timestamp_jiffies, int to_wait_ms)
4052{
Imre Deakec5e0cf2014-01-29 13:25:40 +02004053 unsigned long target_jiffies, tmp_jiffies, remaining_jiffies;
Paulo Zanonidce56b32013-12-19 14:29:40 -02004054
4055 /*
4056 * Don't re-read the value of "jiffies" every time since it may change
4057 * behind our back and break the math.
4058 */
4059 tmp_jiffies = jiffies;
4060 target_jiffies = timestamp_jiffies +
4061 msecs_to_jiffies_timeout(to_wait_ms);
4062
4063 if (time_after(target_jiffies, tmp_jiffies)) {
Imre Deakec5e0cf2014-01-29 13:25:40 +02004064 remaining_jiffies = target_jiffies - tmp_jiffies;
4065 while (remaining_jiffies)
4066 remaining_jiffies =
4067 schedule_timeout_uninterruptible(remaining_jiffies);
Paulo Zanonidce56b32013-12-19 14:29:40 -02004068 }
4069}
Chris Wilson221fe792016-09-09 14:11:51 +01004070
4071static inline bool
Chris Wilson754c9fd2017-02-23 07:44:14 +00004072__i915_request_irq_complete(const struct drm_i915_gem_request *req)
Chris Wilson688e6c72016-07-01 17:23:15 +01004073{
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004074 struct intel_engine_cs *engine = req->engine;
Chris Wilson754c9fd2017-02-23 07:44:14 +00004075 u32 seqno;
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004076
Chris Wilson309663a2017-02-23 07:44:07 +00004077 /* Note that the engine may have wrapped around the seqno, and
4078 * so our request->global_seqno will be ahead of the hardware,
4079 * even though it completed the request before wrapping. We catch
4080 * this by kicking all the waiters before resetting the seqno
4081 * in hardware, and also signal the fence.
4082 */
4083 if (test_bit(DMA_FENCE_FLAG_SIGNALED_BIT, &req->fence.flags))
4084 return true;
4085
Chris Wilson754c9fd2017-02-23 07:44:14 +00004086 /* The request was dequeued before we were awoken. We check after
4087 * inspecting the hw to confirm that this was the same request
4088 * that generated the HWS update. The memory barriers within
4089 * the request execution are sufficient to ensure that a check
4090 * after reading the value from hw matches this request.
4091 */
4092 seqno = i915_gem_request_global_seqno(req);
4093 if (!seqno)
4094 return false;
4095
Chris Wilson7ec2c732016-07-01 17:23:22 +01004096 /* Before we do the heavier coherent read of the seqno,
4097 * check the value (hopefully) in the CPU cacheline.
4098 */
Chris Wilson754c9fd2017-02-23 07:44:14 +00004099 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004100 return true;
4101
Chris Wilson688e6c72016-07-01 17:23:15 +01004102 /* Ensure our read of the seqno is coherent so that we
4103 * do not "miss an interrupt" (i.e. if this is the last
4104 * request and the seqno write from the GPU is not visible
4105 * by the time the interrupt fires, we will see that the
4106 * request is incomplete and go back to sleep awaiting
4107 * another interrupt that will never come.)
4108 *
4109 * Strictly, we only need to do this once after an interrupt,
4110 * but it is easier and safer to do it every time the waiter
4111 * is woken.
4112 */
Chris Wilson3d5564e2016-07-01 17:23:23 +01004113 if (engine->irq_seqno_barrier &&
Chris Wilson538b2572017-01-24 15:18:05 +00004114 test_and_clear_bit(ENGINE_IRQ_BREADCRUMB, &engine->irq_posted)) {
Chris Wilson56299fb2017-02-27 20:58:48 +00004115 struct intel_breadcrumbs *b = &engine->breadcrumbs;
Chris Wilson99fe4a52016-07-06 12:39:01 +01004116
Chris Wilson3d5564e2016-07-01 17:23:23 +01004117 /* The ordering of irq_posted versus applying the barrier
4118 * is crucial. The clearing of the current irq_posted must
4119 * be visible before we perform the barrier operation,
4120 * such that if a subsequent interrupt arrives, irq_posted
4121 * is reasserted and our task rewoken (which causes us to
4122 * do another __i915_request_irq_complete() immediately
4123 * and reapply the barrier). Conversely, if the clear
4124 * occurs after the barrier, then an interrupt that arrived
4125 * whilst we waited on the barrier would not trigger a
4126 * barrier on the next pass, and the read may not see the
4127 * seqno update.
4128 */
Chris Wilsonf69a02c2016-07-01 17:23:16 +01004129 engine->irq_seqno_barrier(engine);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004130
4131 /* If we consume the irq, but we are no longer the bottom-half,
4132 * the real bottom-half may not have serialised their own
4133 * seqno check with the irq-barrier (i.e. may have inspected
4134 * the seqno before we believe it coherent since they see
4135 * irq_posted == false but we are still running).
4136 */
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004137 spin_lock_irq(&b->irq_lock);
Chris Wilson61d3dc72017-03-03 19:08:24 +00004138 if (b->irq_wait && b->irq_wait->tsk != current)
Chris Wilson99fe4a52016-07-06 12:39:01 +01004139 /* Note that if the bottom-half is changed as we
4140 * are sending the wake-up, the new bottom-half will
4141 * be woken by whomever made the change. We only have
4142 * to worry about when we steal the irq-posted for
4143 * ourself.
4144 */
Chris Wilson61d3dc72017-03-03 19:08:24 +00004145 wake_up_process(b->irq_wait->tsk);
Tvrtko Ursulin2c33b542017-03-06 15:03:19 +00004146 spin_unlock_irq(&b->irq_lock);
Chris Wilson99fe4a52016-07-06 12:39:01 +01004147
Chris Wilson754c9fd2017-02-23 07:44:14 +00004148 if (__i915_gem_request_completed(req, seqno))
Chris Wilson7ec2c732016-07-01 17:23:22 +01004149 return true;
4150 }
Chris Wilson688e6c72016-07-01 17:23:15 +01004151
Chris Wilson688e6c72016-07-01 17:23:15 +01004152 return false;
4153}
4154
Chris Wilson0b1de5d2016-08-12 12:39:59 +01004155void i915_memcpy_init_early(struct drm_i915_private *dev_priv);
4156bool i915_memcpy_from_wc(void *dst, const void *src, unsigned long len);
4157
Chris Wilsonc4d3ae62017-01-06 15:20:09 +00004158/* The movntdqa instructions used for memcpy-from-wc require 16-byte alignment,
4159 * as well as SSE4.1 support. i915_memcpy_from_wc() will report if it cannot
4160 * perform the operation. To check beforehand, pass in the parameters to
4161 * to i915_can_memcpy_from_wc() - since we only care about the low 4 bits,
4162 * you only need to pass in the minor offsets, page-aligned pointers are
4163 * always valid.
4164 *
4165 * For just checking for SSE4.1, in the foreknowledge that the future use
4166 * will be correctly aligned, just use i915_has_memcpy_from_wc().
4167 */
4168#define i915_can_memcpy_from_wc(dst, src, len) \
4169 i915_memcpy_from_wc((void *)((unsigned long)(dst) | (unsigned long)(src) | (len)), NULL, 0)
4170
4171#define i915_has_memcpy_from_wc() \
4172 i915_memcpy_from_wc(NULL, NULL, 0)
4173
Chris Wilsonc58305a2016-08-19 16:54:28 +01004174/* i915_mm.c */
4175int remap_io_mapping(struct vm_area_struct *vma,
4176 unsigned long addr, unsigned long pfn, unsigned long size,
4177 struct io_mapping *iomap);
4178
Chris Wilsone59dc172017-02-22 11:40:45 +00004179static inline bool i915_gem_object_is_coherent(struct drm_i915_gem_object *obj)
4180{
4181 return (obj->cache_level != I915_CACHE_NONE ||
4182 HAS_LLC(to_i915(obj->base.dev)));
4183}
4184
Linus Torvalds1da177e2005-04-16 15:20:36 -07004185#endif