blob: bfa0b1518da1b5b7d95ce69170f5f7934ee375a1 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#ifndef ATH9K_H
18#define ATH9K_H
19
Sujith394cf0a2009-02-09 13:26:54 +053020#include <linux/etherdevice.h>
21#include <linux/device.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000022#include <linux/interrupt.h>
Sujith394cf0a2009-02-09 13:26:54 +053023#include <linux/leds.h>
Felix Fietkau9f42c2b2010-06-12 00:34:01 -040024#include <linux/completion.h>
Felix Fietkau8d7e09d2014-06-11 16:18:01 +053025#include <linux/time.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070026
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080027#include "common.h"
Oleksij Rempel9d83cd52014-05-11 10:04:35 +020028#include "debug.h"
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +053029#include "mci.h"
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +020030#include "dfs.h"
Sujith Manoharanf65c0822013-12-18 09:53:18 +053031#include "spectral.h"
Luis R. Rodriguezdb86f072009-11-05 08:44:39 -080032
Sujith394cf0a2009-02-09 13:26:54 +053033struct ath_node;
Sujith Manoharan11e39a42014-08-23 19:12:15 +053034struct ath_vif;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070035
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053036extern struct ieee80211_ops ath9k_ops;
37extern int ath9k_modparam_nohwcrypt;
38extern int led_blink;
39extern bool is_ath9k_unloaded;
Felix Fietkau78b21942014-06-11 16:17:55 +053040extern int ath9k_use_chanctx;
Sujith394cf0a2009-02-09 13:26:54 +053041
Sujith394cf0a2009-02-09 13:26:54 +053042/*************************/
43/* Descriptor Management */
44/*************************/
45
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053046#define ATH_TXSTATUS_RING_SIZE 512
47
48/* Macro to expand scalars to 64-bit objects */
49#define ito64(x) (sizeof(x) == 1) ? \
50 (((unsigned long long int)(x)) & (0xff)) : \
51 (sizeof(x) == 2) ? \
52 (((unsigned long long int)(x)) & 0xffff) : \
53 ((sizeof(x) == 4) ? \
54 (((unsigned long long int)(x)) & 0xffffffff) : \
55 (unsigned long long int)(x))
56
Sujith394cf0a2009-02-09 13:26:54 +053057#define ATH_TXBUF_RESET(_bf) do { \
Sujith394cf0a2009-02-09 13:26:54 +053058 (_bf)->bf_lastbf = NULL; \
59 (_bf)->bf_next = NULL; \
60 memset(&((_bf)->bf_state), 0, \
61 sizeof(struct ath_buf_state)); \
62 } while (0)
63
Mohammed Shafi Shajakhanc3d77692011-06-28 17:30:54 +053064#define DS2PHYS(_dd, _ds) \
65 ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
66#define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
67#define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
68
Sujith394cf0a2009-02-09 13:26:54 +053069struct ath_descdma {
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -040070 void *dd_desc;
Sujith17d79042009-02-09 13:27:03 +053071 dma_addr_t dd_desc_paddr;
72 u32 dd_desc_len;
Sujith394cf0a2009-02-09 13:26:54 +053073};
74
75int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
76 struct list_head *head, const char *name,
Vasanthakumar Thiagarajan4adfcde2010-04-15 17:39:33 -040077 int nbuf, int ndesc, bool is_tx);
Sujith394cf0a2009-02-09 13:26:54 +053078
79/***********/
80/* RX / TX */
81/***********/
82
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053083#define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
84
85/* increment with wrap-around */
86#define INCR(_l, _sz) do { \
87 (_l)++; \
88 (_l) &= ((_sz) - 1); \
89 } while (0)
90
Sujith394cf0a2009-02-09 13:26:54 +053091#define ATH_RXBUF 512
Sujith394cf0a2009-02-09 13:26:54 +053092#define ATH_TXBUF 512
Felix Fietkau84642d62010-06-01 21:33:13 +020093#define ATH_TXBUF_RESERVE 5
94#define ATH_MAX_QDEPTH (ATH_TXBUF / 4 - ATH_TXBUF_RESERVE)
Sujith394cf0a2009-02-09 13:26:54 +053095#define ATH_TXMAXTRY 13
Sujith Manoharan7b6ef992013-12-18 09:53:19 +053096#define ATH_MAX_SW_RETRIES 30
Sujith394cf0a2009-02-09 13:26:54 +053097
98#define TID_TO_WME_AC(_tid) \
Sujith Manoharanbea843c2012-11-21 18:13:10 +053099 ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
100 (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
101 (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
102 IEEE80211_AC_VO)
Sujith394cf0a2009-02-09 13:26:54 +0530103
Sujith394cf0a2009-02-09 13:26:54 +0530104#define ATH_AGGR_DELIM_SZ 4
105#define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
106/* number of delimiters for encryption padding */
107#define ATH_AGGR_ENCRYPTDELIM 10
108/* minimum h/w qdepth to be sustained to maximize aggregation */
109#define ATH_AGGR_MIN_QDEPTH 2
Felix Fietkau2800e822013-08-06 14:18:11 +0200110/* minimum h/w qdepth for non-aggregated traffic */
111#define ATH_NON_AGGR_MIN_QDEPTH 8
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530112#define ATH_TX_COMPLETE_POLL_INT 1000
113#define ATH_TXFIFO_DEPTH 8
114#define ATH_TX_ERROR 0x01
Sujith394cf0a2009-02-09 13:26:54 +0530115
Felix Fietkaud463af42014-04-06 00:37:03 +0200116/* Stop tx traffic 1ms before the GO goes away */
117#define ATH_P2P_PS_STOP_TIME 1000
118
Sujith394cf0a2009-02-09 13:26:54 +0530119#define IEEE80211_SEQ_SEQ_SHIFT 4
120#define IEEE80211_SEQ_MAX 4096
Sujith394cf0a2009-02-09 13:26:54 +0530121#define IEEE80211_WEP_IVLEN 3
122#define IEEE80211_WEP_KIDLEN 1
123#define IEEE80211_WEP_CRCLEN 4
124#define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
125 (IEEE80211_WEP_IVLEN + \
126 IEEE80211_WEP_KIDLEN + \
127 IEEE80211_WEP_CRCLEN))
128
129/* return whether a bit at index _n in bitmap _bm is set
130 * _sz is the size of the bitmap */
131#define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
132 ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
133
134/* return block-ack bitmap index given sequence and starting sequence */
135#define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
136
Felix Fietkau156369f2011-12-14 22:08:04 +0100137/* return the seqno for _start + _offset */
138#define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
139
Sujith394cf0a2009-02-09 13:26:54 +0530140/* returns delimiter padding required given the packet length */
141#define ATH_AGGR_GET_NDELIM(_len) \
Vasanthakumar Thiagarajan39ec2992010-11-10 05:03:15 -0800142 (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
143 DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
Sujith394cf0a2009-02-09 13:26:54 +0530144
145#define BAW_WITHIN(_start, _bawsz, _seqno) \
146 ((((_seqno) - (_start)) & 4095) < (_bawsz))
147
Sujith394cf0a2009-02-09 13:26:54 +0530148#define ATH_AN_2_TID(_an, _tidno) (&(_an)->tid[(_tidno)])
149
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530150#define IS_HT_RATE(rate) (rate & 0x80)
151#define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
152#define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
Sujith Manoharan365d2eb2012-09-26 12:22:08 +0530153
Sujith Manoharan9e495a22014-02-06 10:22:55 +0530154enum {
155 WLAN_RC_PHY_OFDM,
156 WLAN_RC_PHY_CCK,
157};
158
Sujith394cf0a2009-02-09 13:26:54 +0530159struct ath_txq {
Ben Greear60f2d1d2011-01-09 23:11:52 -0800160 int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
161 u32 axq_qnum; /* ath9k hardware queue number */
Felix Fietkaufce041b2011-05-19 12:20:25 +0200162 void *axq_link;
Sujith17d79042009-02-09 13:27:03 +0530163 struct list_head axq_q;
Sujith394cf0a2009-02-09 13:26:54 +0530164 spinlock_t axq_lock;
Sujith17d79042009-02-09 13:27:03 +0530165 u32 axq_depth;
Felix Fietkau4b3ba662010-12-17 00:57:00 +0100166 u32 axq_ampdu_depth;
Sujith17d79042009-02-09 13:27:03 +0530167 bool stopped;
Senthil Balasubramanian164ace32009-07-14 20:17:09 -0400168 bool axq_tx_inprogress;
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400169 struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400170 u8 txq_headidx;
171 u8 txq_tailidx;
Felix Fietkau066dae92010-11-07 14:59:39 +0100172 int pending_frames;
Felix Fietkau23de5dc2011-12-19 16:45:54 +0100173 struct sk_buff_head complete_q;
Sujith394cf0a2009-02-09 13:26:54 +0530174};
175
Sujith93ef24b2010-05-20 15:34:40 +0530176struct ath_atx_ac {
Felix Fietkau066dae92010-11-07 14:59:39 +0100177 struct ath_txq *txq;
Sujith93ef24b2010-05-20 15:34:40 +0530178 struct list_head list;
179 struct list_head tid_q;
Felix Fietkau55195412011-04-17 23:28:09 +0200180 bool clear_ps_filter;
Felix Fietkau50676b82013-08-10 15:59:16 +0200181 bool sched;
Sujith93ef24b2010-05-20 15:34:40 +0530182};
183
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100184struct ath_frame_info {
Felix Fietkau56dc6332011-08-28 00:32:22 +0200185 struct ath_buf *bf;
Felix Fietkaud954cd772014-07-16 20:26:05 +0200186 u16 framelen;
187 s8 txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100188 enum ath9k_key_type keytype;
Felix Fietkaua75c0622011-08-28 00:32:21 +0200189 u8 keyix;
Felix Fietkau80b08a82012-06-15 03:04:53 +0200190 u8 rtscts_rate;
Felix Fietkau8fed1402013-08-06 14:18:07 +0200191 u8 retries : 7;
192 u8 baw_tracked : 1;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100193};
194
Felix Fietkau1a04d592013-10-11 23:30:52 +0200195struct ath_rxbuf {
196 struct list_head list;
197 struct sk_buff *bf_mpdu;
198 void *bf_desc;
199 dma_addr_t bf_daddr;
200 dma_addr_t bf_buf_addr;
201};
202
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530203/**
204 * enum buffer_type - Buffer type flags
205 *
206 * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
207 * @BUF_AGGR: Indicates whether the buffer can be aggregated
208 * (used in aggregation scheduling)
209 */
210enum buffer_type {
211 BUF_AMPDU = BIT(0),
212 BUF_AGGR = BIT(1),
213};
214
215#define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
216#define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
217
Sujith93ef24b2010-05-20 15:34:40 +0530218struct ath_buf_state {
Sujith93ef24b2010-05-20 15:34:40 +0530219 u8 bf_type;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400220 u8 bfs_paprd;
Felix Fietkau399c6482011-09-14 21:24:17 +0200221 u8 ndelim;
Felix Fietkau50676b82013-08-10 15:59:16 +0200222 bool stale;
Felix Fietkau6a0ddae2011-08-28 00:32:23 +0200223 u16 seqno;
Mohammed Shafi Shajakhan9cf04dc2011-02-04 18:38:23 +0530224 unsigned long bfs_paprd_timestamp;
Sujith93ef24b2010-05-20 15:34:40 +0530225};
226
227struct ath_buf {
228 struct list_head list;
229 struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
230 an aggregate) */
231 struct ath_buf *bf_next; /* next subframe in the aggregate */
232 struct sk_buff *bf_mpdu; /* enclosing frame structure */
233 void *bf_desc; /* virtual addr of desc */
234 dma_addr_t bf_daddr; /* physical addr of desc */
Ben Greearc1739eb32010-10-14 12:45:29 -0700235 dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
Felix Fietkau79acac02013-04-22 23:11:44 +0200236 struct ieee80211_tx_rate rates[4];
Sujith93ef24b2010-05-20 15:34:40 +0530237 struct ath_buf_state bf_state;
Sujith93ef24b2010-05-20 15:34:40 +0530238};
239
240struct ath_atx_tid {
241 struct list_head list;
Felix Fietkau56dc6332011-08-28 00:32:22 +0200242 struct sk_buff_head buf_q;
Felix Fietkaubb195ff2013-08-06 14:18:03 +0200243 struct sk_buff_head retry_q;
Sujith93ef24b2010-05-20 15:34:40 +0530244 struct ath_node *an;
245 struct ath_atx_ac *ac;
Felix Fietkau81ee13b2010-09-20 13:45:36 +0200246 unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
Sujith93ef24b2010-05-20 15:34:40 +0530247 u16 seq_start;
248 u16 seq_next;
249 u16 baw_size;
Felix Fietkau50676b82013-08-10 15:59:16 +0200250 u8 tidno;
Sujith93ef24b2010-05-20 15:34:40 +0530251 int baw_head; /* first un-acked tx buffer */
252 int baw_tail; /* next unused tx buffer slot */
Felix Fietkau50676b82013-08-10 15:59:16 +0200253
254 s8 bar_index;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200255 bool sched;
Felix Fietkau08c96ab2013-05-18 21:28:15 +0200256 bool active;
Sujith93ef24b2010-05-20 15:34:40 +0530257};
258
259struct ath_node {
Sujith Manoharana145daf2012-11-28 15:08:54 +0530260 struct ath_softc *sc;
Ben Greear7f010c92011-01-09 23:11:49 -0800261 struct ieee80211_sta *sta; /* station struct we're part of */
Ben Greear7e1e3862011-11-03 11:33:13 -0700262 struct ieee80211_vif *vif; /* interface with which we're associated */
Sujith Manoharande7b7602012-11-28 15:08:53 +0530263 struct ath_atx_tid tid[IEEE80211_NUM_TIDS];
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530264 struct ath_atx_ac ac[IEEE80211_NUM_ACS];
Felix Fietkau93ae2dd2011-04-17 23:28:10 +0200265
Sujith93ef24b2010-05-20 15:34:40 +0530266 u16 maxampdu;
267 u8 mpdudensity;
Felix Fietkau50676b82013-08-10 15:59:16 +0200268 s8 ps_key;
Felix Fietkau55195412011-04-17 23:28:09 +0200269
270 bool sleeping;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200271 bool no_ps_filter;
Sujith Manoharan350e2dc2014-01-13 07:29:30 +0530272
273#ifdef CONFIG_ATH9K_STATION_STATISTICS
274 struct ath_rx_rate_stats rx_rate_stats;
275#endif
Rajkumar Manoharan4bbf4412014-05-22 12:35:49 +0530276 u8 key_idx[4];
Lorenzo Bianconic774d572014-09-16 02:13:09 +0200277
278 u32 ackto;
279 struct list_head list;
Sujith93ef24b2010-05-20 15:34:40 +0530280};
281
Sujith394cf0a2009-02-09 13:26:54 +0530282struct ath_tx_control {
283 struct ath_txq *txq;
Felix Fietkau2d42efc2010-11-14 15:20:13 +0100284 struct ath_node *an;
Thomas Huehn36323f82012-07-23 21:33:42 +0200285 struct ieee80211_sta *sta;
Felix Fietkaubefcf7e2014-06-11 16:17:53 +0530286 u8 paprd;
287 bool force_channel;
Sujith394cf0a2009-02-09 13:26:54 +0530288};
289
Sujith394cf0a2009-02-09 13:26:54 +0530290
Ben Greear60f2d1d2011-01-09 23:11:52 -0800291/**
292 * @txq_map: Index is mac80211 queue number. This is
293 * not necessarily the same as the hardware queue number
294 * (axq_qnum).
295 */
Sujith394cf0a2009-02-09 13:26:54 +0530296struct ath_tx {
297 u16 seq_no;
298 u32 txqsetup;
Sujith394cf0a2009-02-09 13:26:54 +0530299 spinlock_t txbuflock;
300 struct list_head txbuf;
301 struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
302 struct ath_descdma txdma;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530303 struct ath_txq *txq_map[IEEE80211_NUM_ACS];
Felix Fietkauf2c7a792013-06-07 18:12:00 +0200304 struct ath_txq *uapsdq;
Sujith Manoharanbea843c2012-11-21 18:13:10 +0530305 u32 txq_max_pending[IEEE80211_NUM_ACS];
306 u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
Sujith394cf0a2009-02-09 13:26:54 +0530307};
308
Felix Fietkaub5c804752010-04-15 17:38:48 -0400309struct ath_rx_edma {
310 struct sk_buff_head rx_fifo;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400311 u32 rx_fifo_hwsize;
312};
313
Sujith394cf0a2009-02-09 13:26:54 +0530314struct ath_rx {
315 u8 defant;
316 u8 rxotherant;
Felix Fietkau723e7112013-04-08 00:04:11 +0200317 bool discard_next;
Sujith394cf0a2009-02-09 13:26:54 +0530318 u32 *rxlink;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530319 u32 num_pkts;
Sujith394cf0a2009-02-09 13:26:54 +0530320 struct list_head rxbuf;
321 struct ath_descdma rxdma;
Felix Fietkaub5c804752010-04-15 17:38:48 -0400322 struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
Felix Fietkau0d955212011-01-26 18:23:27 +0100323
Felix Fietkau1a04d592013-10-11 23:30:52 +0200324 struct ath_rxbuf *buf_hold;
Felix Fietkau0d955212011-01-26 18:23:27 +0100325 struct sk_buff *frag;
Christian Lamparter21fbbca2013-01-30 23:37:41 +0100326
327 u32 ampdu_ref;
Sujith394cf0a2009-02-09 13:26:54 +0530328};
329
Sujith Manoharanfb02e952014-08-23 19:12:13 +0530330/*******************/
331/* Channel Context */
332/*******************/
333
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530334struct ath_chanctx {
335 struct cfg80211_chan_def chandef;
336 struct list_head vifs;
Felix Fietkau04535312014-06-11 16:17:51 +0530337 struct list_head acq[IEEE80211_NUM_ACS];
Rajkumar Manoharan3ad9c382014-06-11 16:18:15 +0530338 int hw_queue_base;
Felix Fietkau04535312014-06-11 16:17:51 +0530339
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530340 /* do not dereference, use for comparison only */
341 struct ieee80211_vif *primary_sta;
342
Rajkumar Manoharanca900ac2014-06-11 16:18:02 +0530343 struct ath_beacon_config beacon;
Felix Fietkaub01459e2014-06-11 16:17:59 +0530344 struct ath9k_hw_cal_data caldata;
Felix Fietkau8d7e09d2014-06-11 16:18:01 +0530345 struct timespec tsf_ts;
346 u64 tsf_val;
Felix Fietkau58b57372014-06-11 16:18:08 +0530347 u32 last_beacon;
Felix Fietkaub01459e2014-06-11 16:17:59 +0530348
Felix Fietkaubc7e1be2014-06-11 16:17:50 +0530349 u16 txpower;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530350 bool offchannel;
Felix Fietkaubff11762014-06-11 16:17:52 +0530351 bool stopped;
Felix Fietkauc083ce92014-06-11 16:17:54 +0530352 bool active;
Felix Fietkau39305632014-06-11 16:17:57 +0530353 bool assigned;
Felix Fietkau748299f2014-06-11 16:18:04 +0530354 bool switch_after_beacon;
Sujith Manoharanfce34432014-09-05 08:03:18 +0530355
Sujith Manoharanca529c92014-09-05 08:03:19 +0530356 short nvifs;
Sujith Manoharan2ce73c02014-09-19 13:00:42 +0530357 short nvifs_assigned;
Sujith Manoharanfce34432014-09-05 08:03:18 +0530358 unsigned int rxfilter;
Felix Fietkau748299f2014-06-11 16:18:04 +0530359};
360
361enum ath_chanctx_event {
362 ATH_CHANCTX_EVENT_BEACON_PREPARE,
363 ATH_CHANCTX_EVENT_BEACON_SENT,
364 ATH_CHANCTX_EVENT_TSF_TIMER,
Felix Fietkau58b57372014-06-11 16:18:08 +0530365 ATH_CHANCTX_EVENT_BEACON_RECEIVED,
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530366 ATH_CHANCTX_EVENT_ASSOC,
367 ATH_CHANCTX_EVENT_SWITCH,
Sujith Manoharan02da18b2014-08-24 21:16:10 +0530368 ATH_CHANCTX_EVENT_ASSIGN,
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530369 ATH_CHANCTX_EVENT_UNASSIGN,
Sujith Manoharan02da18b2014-08-24 21:16:10 +0530370 ATH_CHANCTX_EVENT_CHANGE,
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530371 ATH_CHANCTX_EVENT_ENABLE_MULTICHANNEL,
Felix Fietkau748299f2014-06-11 16:18:04 +0530372};
373
374enum ath_chanctx_state {
375 ATH_CHANCTX_STATE_IDLE,
376 ATH_CHANCTX_STATE_WAIT_FOR_BEACON,
377 ATH_CHANCTX_STATE_WAIT_FOR_TIMER,
378 ATH_CHANCTX_STATE_SWITCH,
Felix Fietkau6036c282014-06-11 16:18:09 +0530379 ATH_CHANCTX_STATE_FORCE_ACTIVE,
Felix Fietkau748299f2014-06-11 16:18:04 +0530380};
381
382struct ath_chanctx_sched {
383 bool beacon_pending;
Felix Fietkau73fa2f22014-06-11 16:18:10 +0530384 bool offchannel_pending;
Sujith Manoharan367b3412014-09-05 09:50:57 +0530385 bool wait_switch;
Sujith Manoharand0975ed2014-09-10 19:15:57 +0530386 bool force_noa_update;
Sujith Manoharan167bf96d2014-09-10 19:16:00 +0530387 bool extend_absence;
Felix Fietkau748299f2014-06-11 16:18:04 +0530388 enum ath_chanctx_state state;
Felix Fietkauec70abe2014-06-11 16:18:12 +0530389 u8 beacon_miss;
Felix Fietkau748299f2014-06-11 16:18:04 +0530390
391 u32 next_tbtt;
Felix Fietkau3ae07d32014-06-11 16:18:06 +0530392 u32 switch_start_time;
393 unsigned int offchannel_duration;
Felix Fietkau748299f2014-06-11 16:18:04 +0530394 unsigned int channel_switch_time;
Felix Fietkau42eda112014-06-11 16:18:14 +0530395
396 /* backup, in case the hardware timer fails */
397 struct timer_list timer;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530398};
399
Felix Fietkau78b21942014-06-11 16:17:55 +0530400enum ath_offchannel_state {
401 ATH_OFFCHANNEL_IDLE,
402 ATH_OFFCHANNEL_PROBE_SEND,
403 ATH_OFFCHANNEL_PROBE_WAIT,
404 ATH_OFFCHANNEL_SUSPEND,
Felix Fietkau405393c2014-06-11 16:17:56 +0530405 ATH_OFFCHANNEL_ROC_START,
406 ATH_OFFCHANNEL_ROC_WAIT,
407 ATH_OFFCHANNEL_ROC_DONE,
Felix Fietkau78b21942014-06-11 16:17:55 +0530408};
409
410struct ath_offchannel {
411 struct ath_chanctx chan;
412 struct timer_list timer;
413 struct cfg80211_scan_request *scan_req;
414 struct ieee80211_vif *scan_vif;
415 int scan_idx;
416 enum ath_offchannel_state state;
Felix Fietkau405393c2014-06-11 16:17:56 +0530417 struct ieee80211_channel *roc_chan;
418 struct ieee80211_vif *roc_vif;
419 int roc_duration;
Rajkumar Manoharanea6ff2d2014-06-11 16:18:05 +0530420 int duration;
Felix Fietkau78b21942014-06-11 16:17:55 +0530421};
Sujith Manoharan5a8cbec2014-08-24 21:16:11 +0530422
423#define case_rtn_string(val) case val: return #val
424
Rajkumar Manoharanc4dc0d02014-06-11 16:17:58 +0530425#define ath_for_each_chanctx(_sc, _ctx) \
426 for (ctx = &sc->chanctx[0]; \
427 ctx <= &sc->chanctx[ARRAY_SIZE(sc->chanctx) - 1]; \
428 ctx++)
Felix Fietkau78b21942014-06-11 16:17:55 +0530429
Sujith Manoharan6e47faf2014-08-23 19:12:16 +0530430void ath_chanctx_init(struct ath_softc *sc);
431void ath_chanctx_set_channel(struct ath_softc *sc, struct ath_chanctx *ctx,
432 struct cfg80211_chan_def *chandef);
433
434#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
435
Felix Fietkau39305632014-06-11 16:17:57 +0530436static inline struct ath_chanctx *
437ath_chanctx_get(struct ieee80211_chanctx_conf *ctx)
438{
439 struct ath_chanctx **ptr = (void *) ctx->drv_priv;
440 return *ptr;
441}
Sujith Manoharan6e47faf2014-08-23 19:12:16 +0530442
Sujith Manoharan499afac2014-08-22 20:39:31 +0530443bool ath9k_is_chanctx_enabled(void);
444void ath9k_fill_chanctx_ops(void);
Sujith Manoharan705d0bf2014-08-23 13:29:06 +0530445void ath9k_init_channel_context(struct ath_softc *sc);
Sujith Manoharane90e3022014-08-23 13:29:20 +0530446void ath9k_offchannel_init(struct ath_softc *sc);
Sujith Manoharanea22df22014-08-23 13:29:07 +0530447void ath9k_deinit_channel_context(struct ath_softc *sc);
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530448int ath9k_init_p2p(struct ath_softc *sc);
449void ath9k_deinit_p2p(struct ath_softc *sc);
450void ath9k_p2p_remove_vif(struct ath_softc *sc,
451 struct ieee80211_vif *vif);
452void ath9k_p2p_beacon_sync(struct ath_softc *sc);
453void ath9k_p2p_bss_info_changed(struct ath_softc *sc,
454 struct ieee80211_vif *vif);
Sujith Manoharan11e39a42014-08-23 19:12:15 +0530455void ath9k_beacon_add_noa(struct ath_softc *sc, struct ath_vif *avp,
456 struct sk_buff *skb);
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530457void ath9k_p2p_ps_timer(void *priv);
Sujith Manoharanb3903152014-10-02 06:33:17 +0530458void ath9k_chanctx_wake_queues(struct ath_softc *sc, struct ath_chanctx *ctx);
Sujith Manoharana064eaa2014-10-02 06:33:18 +0530459void ath9k_chanctx_stop_queues(struct ath_softc *sc, struct ath_chanctx *ctx);
Sujith Manoharana09798f2014-08-23 13:29:21 +0530460void ath_chanctx_check_active(struct ath_softc *sc, struct ath_chanctx *ctx);
Sujith Manoharane20a8542014-08-23 13:29:09 +0530461
Sujith Manoharana2b28602014-09-15 11:25:50 +0530462void ath_chanctx_beacon_recv_ev(struct ath_softc *sc,
Sujith Manoharan70b06da2014-08-23 13:29:18 +0530463 enum ath_chanctx_event ev);
464void ath_chanctx_beacon_sent_ev(struct ath_softc *sc,
465 enum ath_chanctx_event ev);
Sujith Manoharan27babf92014-08-23 13:29:16 +0530466void ath_chanctx_event(struct ath_softc *sc, struct ieee80211_vif *vif,
467 enum ath_chanctx_event ev);
Sujith Manoharane20a8542014-08-23 13:29:09 +0530468void ath_chanctx_set_next(struct ath_softc *sc, bool force);
Sujith Manoharan73b5ef02014-08-23 13:29:17 +0530469void ath_offchannel_next(struct ath_softc *sc);
470void ath_scan_complete(struct ath_softc *sc, bool abort);
471void ath_roc_complete(struct ath_softc *sc, bool abort);
Sujith Manoharan6e47faf2014-08-23 19:12:16 +0530472
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530473#else
Sujith Manoharan6e47faf2014-08-23 19:12:16 +0530474
Sujith Manoharan499afac2014-08-22 20:39:31 +0530475static inline bool ath9k_is_chanctx_enabled(void)
476{
477 return false;
478}
479static inline void ath9k_fill_chanctx_ops(void)
480{
481}
Sujith Manoharan705d0bf2014-08-23 13:29:06 +0530482static inline void ath9k_init_channel_context(struct ath_softc *sc)
483{
484}
Sujith Manoharane90e3022014-08-23 13:29:20 +0530485static inline void ath9k_offchannel_init(struct ath_softc *sc)
486{
487}
Sujith Manoharanea22df22014-08-23 13:29:07 +0530488static inline void ath9k_deinit_channel_context(struct ath_softc *sc)
489{
490}
Sujith Manoharana2b28602014-09-15 11:25:50 +0530491static inline void ath_chanctx_beacon_recv_ev(struct ath_softc *sc,
Sujith Manoharan70b06da2014-08-23 13:29:18 +0530492 enum ath_chanctx_event ev)
493{
494}
495static inline void ath_chanctx_beacon_sent_ev(struct ath_softc *sc,
496 enum ath_chanctx_event ev)
497{
498}
Sujith Manoharan27babf92014-08-23 13:29:16 +0530499static inline void ath_chanctx_event(struct ath_softc *sc,
500 struct ieee80211_vif *vif,
501 enum ath_chanctx_event ev)
502{
503}
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530504static inline int ath9k_init_p2p(struct ath_softc *sc)
505{
506 return 0;
507}
508static inline void ath9k_deinit_p2p(struct ath_softc *sc)
509{
510}
511static inline void ath9k_p2p_remove_vif(struct ath_softc *sc,
512 struct ieee80211_vif *vif)
513{
514}
515static inline void ath9k_p2p_beacon_sync(struct ath_softc *sc)
516{
517}
518static inline void ath9k_p2p_bss_info_changed(struct ath_softc *sc,
519 struct ieee80211_vif *vif)
520{
521}
Sujith Manoharan11e39a42014-08-23 19:12:15 +0530522static inline void ath9k_beacon_add_noa(struct ath_softc *sc, struct ath_vif *avp,
523 struct sk_buff *skb)
524{
525}
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530526static inline void ath9k_p2p_ps_timer(struct ath_softc *sc)
527{
528}
Sujith Manoharanb3903152014-10-02 06:33:17 +0530529static inline void ath9k_chanctx_wake_queues(struct ath_softc *sc,
530 struct ath_chanctx *ctx)
Sujith Manoharan0e08b5f2014-08-23 13:29:19 +0530531{
532}
Sujith Manoharana064eaa2014-10-02 06:33:18 +0530533static inline void ath9k_chanctx_stop_queues(struct ath_softc *sc,
534 struct ath_chanctx *ctx)
535{
536}
Sujith Manoharana09798f2014-08-23 13:29:21 +0530537static inline void ath_chanctx_check_active(struct ath_softc *sc,
538 struct ath_chanctx *ctx)
539{
540}
Sujith Manoharan6e47faf2014-08-23 19:12:16 +0530541
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530542#endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
543
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530544int ath_reset_internal(struct ath_softc *sc, struct ath9k_channel *hchan);
Sujith Manoharan19ec4772014-09-05 08:03:16 +0530545void ath_startrecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530546bool ath_stoprecv(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530547u32 ath_calcrxfilter(struct ath_softc *sc);
548int ath_rx_init(struct ath_softc *sc, int nbufs);
549void ath_rx_cleanup(struct ath_softc *sc);
Felix Fietkaub5c804752010-04-15 17:38:48 -0400550int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
Sujith394cf0a2009-02-09 13:26:54 +0530551struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530552void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq);
553void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq);
554void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530555void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau13815592013-01-20 18:51:53 +0100556bool ath_drain_all_txq(struct ath_softc *sc);
557void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
Sujith394cf0a2009-02-09 13:26:54 +0530558void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
559void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
560void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
Felix Fietkau04535312014-06-11 16:17:51 +0530561void ath_txq_schedule_all(struct ath_softc *sc);
Sujith394cf0a2009-02-09 13:26:54 +0530562int ath_tx_init(struct ath_softc *sc, int nbufs);
Sujith394cf0a2009-02-09 13:26:54 +0530563int ath_txq_update(struct ath_softc *sc, int qnum,
564 struct ath9k_tx_queue_info *q);
Felix Fietkauaa5955c2012-07-15 19:53:36 +0200565void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200566int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
Sujith394cf0a2009-02-09 13:26:54 +0530567 struct ath_tx_control *txctl);
Felix Fietkau59505c02013-06-07 18:12:02 +0200568void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
569 struct sk_buff *skb);
Sujith394cf0a2009-02-09 13:26:54 +0530570void ath_tx_tasklet(struct ath_softc *sc);
Vasanthakumar Thiagarajane5003242010-04-15 17:39:36 -0400571void ath_tx_edma_tasklet(struct ath_softc *sc);
Felix Fietkau231c3a12010-09-20 19:35:28 +0200572int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
573 u16 tid, u16 *ssn);
Sujithf83da962009-07-23 15:32:37 +0530574void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
Sujith394cf0a2009-02-09 13:26:54 +0530575void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
576
Felix Fietkau55195412011-04-17 23:28:09 +0200577void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
Johannes Berg042ec452011-09-29 16:04:26 +0200578void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
579 struct ath_node *an);
Felix Fietkau86a22ac2013-06-07 18:12:01 +0200580void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
581 struct ieee80211_sta *sta,
582 u16 tids, int nframes,
583 enum ieee80211_frame_release_type reason,
584 bool more_data);
Felix Fietkau55195412011-04-17 23:28:09 +0200585
Sujith394cf0a2009-02-09 13:26:54 +0530586/********/
Sujith17d79042009-02-09 13:27:03 +0530587/* VIFs */
Sujith394cf0a2009-02-09 13:26:54 +0530588/********/
589
Sujith Manoharanfdcf1bd2014-09-05 08:03:14 +0530590#define P2P_DEFAULT_CTWIN 10
591
Sujith17d79042009-02-09 13:27:03 +0530592struct ath_vif {
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530593 struct list_head list;
594
Sujith Manoharancb355822014-09-17 14:45:56 +0530595 /* BSS info */
596 u8 bssid[ETH_ALEN];
597 u16 aid;
598 bool assoc;
599
Felix Fietkaud463af42014-04-06 00:37:03 +0200600 struct ieee80211_vif *vif;
Felix Fietkauf89d1bc2013-08-06 14:18:13 +0200601 struct ath_node mcast_node;
Sujith394cf0a2009-02-09 13:26:54 +0530602 int av_bslot;
Jouni Malinen4ed96f02009-03-12 21:53:23 +0200603 __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
Sujith394cf0a2009-02-09 13:26:54 +0530604 struct ath_buf *av_bcbuf;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530605 struct ath_chanctx *chanctx;
Felix Fietkaud463af42014-04-06 00:37:03 +0200606
607 /* P2P Client */
608 struct ieee80211_noa_data noa;
Felix Fietkau3ae07d32014-06-11 16:18:06 +0530609
610 /* P2P GO */
611 u8 noa_index;
612 u32 offchannel_start;
613 u32 offchannel_duration;
Felix Fietkau74148632014-06-11 16:18:11 +0530614
Sujith Manoharand0975ed2014-09-10 19:15:57 +0530615 /* These are used for both periodic and one-shot */
616 u32 noa_start;
617 u32 noa_duration;
618 bool periodic_noa;
Sujith394cf0a2009-02-09 13:26:54 +0530619};
620
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530621struct ath9k_vif_iter_data {
622 u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
623 u8 mask[ETH_ALEN]; /* bssid mask */
624 bool has_hw_macaddr;
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530625 u8 slottime;
626 bool beacons;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530627
628 int naps; /* number of AP vifs */
629 int nmeshes; /* number of mesh vifs */
630 int nstations; /* number of station vifs */
631 int nwds; /* number of WDS vifs */
632 int nadhocs; /* number of adhoc vifs */
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530633 struct ieee80211_vif *primary_sta;
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530634};
635
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530636void ath9k_calculate_iter_data(struct ath_softc *sc,
637 struct ath_chanctx *ctx,
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530638 struct ath9k_vif_iter_data *iter_data);
Rajkumar Manoharan9a9c4fb2014-06-11 16:18:03 +0530639void ath9k_calculate_summary_state(struct ath_softc *sc,
640 struct ath_chanctx *ctx);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530641
Sujith394cf0a2009-02-09 13:26:54 +0530642/*******************/
643/* Beacon Handling */
644/*******************/
645
646/*
647 * Regardless of the number of beacons we stagger, (i.e. regardless of the
648 * number of BSSIDs) if a given beacon does not go out even after waiting this
649 * number of beacon intervals, the game's up.
650 */
Felix Fietkauc944daf42011-03-22 21:54:19 +0100651#define BSTUCK_THRESH 9
Felix Fietkau689e7562012-04-12 22:35:56 +0200652#define ATH_BCBUF 8
Sujith394cf0a2009-02-09 13:26:54 +0530653#define ATH_DEFAULT_BINTVAL 100 /* TU */
654#define ATH_DEFAULT_BMISS_LIMIT 10
Sujith394cf0a2009-02-09 13:26:54 +0530655
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530656#define TSF_TO_TU(_h,_l) \
657 ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
658
Sujith394cf0a2009-02-09 13:26:54 +0530659struct ath_beacon {
660 enum {
661 OK, /* no change needed */
662 UPDATE, /* update pending */
663 COMMIT /* beacon sent, commit change */
664 } updateslot; /* slot time update fsm */
665
666 u32 beaconq;
667 u32 bmisscnt;
Jouni Malinen2c3db3d2009-03-03 19:23:26 +0200668 struct ieee80211_vif *bslot[ATH_BCBUF];
Sujith394cf0a2009-02-09 13:26:54 +0530669 int slottime;
670 int slotupdate;
Sujith394cf0a2009-02-09 13:26:54 +0530671 struct ath_descdma bdma;
672 struct ath_txq *cabq;
673 struct list_head bbuf;
Felix Fietkauba4903f2011-05-17 21:09:54 +0200674
675 bool tx_processed;
676 bool tx_last;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700677};
678
Sujith Manoharanfb6e2522012-07-17 17:16:22 +0530679void ath9k_beacon_tasklet(unsigned long data);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530680void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *vif,
681 u32 changed);
Sujith Manoharan130ef6e2012-07-17 17:15:30 +0530682void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
683void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
Sujith Manoharanef4ad632012-07-17 17:15:56 +0530684void ath9k_set_beacon(struct ath_softc *sc);
Michal Kazior4effc6f2014-01-20 15:27:12 +0100685bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
686void ath9k_csa_update(struct ath_softc *sc);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700687
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530688/*******************/
689/* Link Monitoring */
690/*******************/
Sujithf1dc5602008-10-29 10:16:30 +0530691
Sujith20977d32009-02-20 15:13:28 +0530692#define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
693#define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400694#define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
695#define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
Felix Fietkau60444742010-08-02 15:53:15 +0200696#define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
Sujith20977d32009-02-20 15:13:28 +0530697#define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
698#define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530699#define ATH_ANI_MAX_SKIP_COUNT 10
700#define ATH_PAPRD_TIMEOUT 100 /* msecs */
701#define ATH_PLL_WORK_INTERVAL 100
Vasanthakumar Thiagarajanca369eb2010-06-24 02:42:44 -0700702
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530703void ath_tx_complete_poll_work(struct work_struct *work);
Felix Fietkau236de512011-09-03 01:40:25 +0200704void ath_reset_work(struct work_struct *work);
Sujith Manoharan415ec612013-12-24 10:44:25 +0530705bool ath_hw_check(struct ath_softc *sc);
Senthil Balasubramanian9eab61c2011-04-22 11:32:11 +0530706void ath_hw_pll_work(struct work_struct *work);
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400707void ath_paprd_calibrate(struct work_struct *work);
Sujith55624202010-01-08 10:36:02 +0530708void ath_ani_calibrate(unsigned long data);
Sujith Manoharanda0d45f2012-07-17 17:16:29 +0530709void ath_start_ani(struct ath_softc *sc);
710void ath_stop_ani(struct ath_softc *sc);
711void ath_check_ani(struct ath_softc *sc);
Sujith Manoharanef1b6cd2012-06-04 20:23:37 +0530712int ath_update_survey_stats(struct ath_softc *sc);
713void ath_update_survey_nf(struct ath_softc *sc, int channel);
Rajkumar Manoharan124b9792012-07-17 17:16:42 +0530714void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
Felix Fietkaubf3dac52013-11-11 22:23:33 +0100715void ath_ps_full_sleep(unsigned long data);
Felix Fietkaubff11762014-06-11 16:17:52 +0530716void __ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop);
Sujith55624202010-01-08 10:36:02 +0530717
Sujith0fca65c2010-01-08 10:36:00 +0530718/**********/
719/* BTCOEX */
720/**********/
721
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530722#define ATH_DUMP_BTCOEX(_s, _val) \
723 do { \
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +0200724 len += scnprintf(buf + len, size - len, \
725 "%20s : %10d\n", _s, (_val)); \
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530726 } while (0)
727
Sujith Manoharane6930c42012-06-04 16:27:58 +0530728enum bt_op_flags {
729 BT_OP_PRIORITY_DETECTED,
730 BT_OP_SCAN,
731};
732
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700733struct ath_btcoex {
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700734 spinlock_t btcoex_lock;
735 struct timer_list period_timer; /* Timer for BT period */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100736 struct timer_list no_stomp_timer;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700737 u32 bt_priority_cnt;
738 unsigned long bt_priority_time;
Sujith Manoharane6930c42012-06-04 16:27:58 +0530739 unsigned long op_flags;
Luis R. Rodrigueze08a6ac2009-09-09 14:26:15 -0700740 int bt_stomp_type; /* Types of BT stomping */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100741 u32 btcoex_no_stomp; /* in msec */
Mohammed Shafi Shajakhan94ae77e2012-09-04 19:33:33 +0530742 u32 btcoex_period; /* in msec */
Felix Fietkau168c6f82013-12-14 18:03:37 +0100743 u32 btscan_no_stomp; /* in msec */
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530744 u32 duty_cycle;
Rajkumar Manoharan6995fb82012-06-04 16:28:52 +0530745 u32 bt_wait_time;
Rajkumar Manoharane82cb032012-10-12 14:07:25 +0530746 int rssi_count;
Rajkumar Manoharan7dc181c2011-10-24 18:19:49 +0530747 struct ath_mci_profile mci;
Rajkumar Manoharan28845612012-11-20 18:30:01 +0530748 u8 stomp_audio;
Luis R. Rodriguez2e202502009-09-09 01:18:09 -0700749};
750
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530751#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Sujith Manoharan59081202012-02-22 12:40:21 +0530752int ath9k_init_btcoex(struct ath_softc *sc);
753void ath9k_deinit_btcoex(struct ath_softc *sc);
Sujith Manoharandf198b12012-02-22 12:40:27 +0530754void ath9k_start_btcoex(struct ath_softc *sc);
755void ath9k_stop_btcoex(struct ath_softc *sc);
Sujith0fca65c2010-01-08 10:36:00 +0530756void ath9k_btcoex_timer_resume(struct ath_softc *sc);
757void ath9k_btcoex_timer_pause(struct ath_softc *sc);
Sujith Manoharan56ca0db2012-02-22 12:40:32 +0530758void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
Sujith Manoharanc0ac53f2012-02-22 12:40:38 +0530759u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530760void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530761int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530762#else
763static inline int ath9k_init_btcoex(struct ath_softc *sc)
764{
765 return 0;
766}
767static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
768{
769}
770static inline void ath9k_start_btcoex(struct ath_softc *sc)
771{
772}
773static inline void ath9k_stop_btcoex(struct ath_softc *sc)
774{
775}
776static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
777 u32 status)
778{
779}
780static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
781 u32 max_4ms_framelen)
782{
783 return 0;
784}
Rajkumar Manoharan08d4df42012-07-01 19:53:54 +0530785static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
786{
787}
Sujith Manoharanac46ba42012-11-19 14:24:46 +0530788static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
Rajkumar Manoharan4df50ca2012-10-25 17:16:54 +0530789{
790 return 0;
791}
Sujith Manoharan4daa7762012-02-22 12:40:44 +0530792#endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
Sujith0fca65c2010-01-08 10:36:00 +0530793
Sujith394cf0a2009-02-09 13:26:54 +0530794/********************/
795/* LED Control */
796/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530797
Vivek Natarajan08fc5c12009-08-14 11:30:52 +0530798#define ATH_LED_PIN_DEF 1
799#define ATH_LED_PIN_9287 8
Senthil Balasubramanian353e5012011-04-22 11:32:08 +0530800#define ATH_LED_PIN_9300 10
Senthil Balasubramanian15178532011-02-28 15:16:47 +0530801#define ATH_LED_PIN_9485 6
Mohammed Shafi Shajakhan1a68abb2011-11-29 20:06:15 +0530802#define ATH_LED_PIN_9462 4
Sujithf1dc5602008-10-29 10:16:30 +0530803
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100804#ifdef CONFIG_MAC80211_LEDS
Sujith0fca65c2010-01-08 10:36:00 +0530805void ath_init_leds(struct ath_softc *sc);
806void ath_deinit_leds(struct ath_softc *sc);
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530807void ath_fill_led_pin(struct ath_softc *sc);
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100808#else
809static inline void ath_init_leds(struct ath_softc *sc)
810{
811}
812
813static inline void ath_deinit_leds(struct ath_softc *sc)
814{
815}
Rajkumar Manoharan8f176a32012-09-12 18:59:23 +0530816static inline void ath_fill_led_pin(struct ath_softc *sc)
817{
818}
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100819#endif
820
Sujith Manoharane60001e2013-10-28 12:22:04 +0530821/************************/
822/* Wake on Wireless LAN */
823/************************/
824
Sujith Manoharan7b6ef992013-12-18 09:53:19 +0530825struct ath9k_wow_pattern {
826 u8 pattern_bytes[MAX_PATTERN_SIZE];
827 u8 mask_bytes[MAX_PATTERN_SIZE];
828 u32 pattern_len;
829};
830
Sujith Manoharane60001e2013-10-28 12:22:04 +0530831#ifdef CONFIG_ATH9K_WOW
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530832void ath9k_init_wow(struct ieee80211_hw *hw);
Sujith Manoharane60001e2013-10-28 12:22:04 +0530833int ath9k_suspend(struct ieee80211_hw *hw,
834 struct cfg80211_wowlan *wowlan);
835int ath9k_resume(struct ieee80211_hw *hw);
836void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
837#else
Sujith Manoharanbabaa802013-10-28 13:01:28 +0530838static inline void ath9k_init_wow(struct ieee80211_hw *hw)
839{
840}
Sujith Manoharane60001e2013-10-28 12:22:04 +0530841static inline int ath9k_suspend(struct ieee80211_hw *hw,
842 struct cfg80211_wowlan *wowlan)
843{
844 return 0;
845}
846static inline int ath9k_resume(struct ieee80211_hw *hw)
847{
848 return 0;
849}
850static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
851{
852}
853#endif /* CONFIG_ATH9K_WOW */
854
Sujith Manoharan8da07832012-06-04 20:23:49 +0530855/*******************************/
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700856/* Antenna diversity/combining */
Sujith Manoharan8da07832012-06-04 20:23:49 +0530857/*******************************/
858
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700859#define ATH_ANT_RX_CURRENT_SHIFT 4
860#define ATH_ANT_RX_MAIN_SHIFT 2
861#define ATH_ANT_RX_MASK 0x3
862
863#define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
864#define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
865#define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
866#define ATH_ANT_DIV_COMB_INIT_COUNT 95
867#define ATH_ANT_DIV_COMB_MAX_COUNT 100
868#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
869#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530870#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
871#define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700872
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700873#define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
874#define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
875#define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
876
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700877struct ath_ant_comb {
878 u16 count;
879 u16 total_pkt_count;
880 bool scan;
881 bool scan_not_start;
882 int main_total_rssi;
883 int alt_total_rssi;
884 int alt_recv_cnt;
885 int main_recv_cnt;
886 int rssi_lna1;
887 int rssi_lna2;
888 int rssi_add;
889 int rssi_sub;
890 int rssi_first;
891 int rssi_second;
892 int rssi_third;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530893 int ant_ratio;
894 int ant_ratio2;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700895 bool alt_good;
896 int quick_scan_cnt;
Sujith Manoharan3fbaf4c2013-08-01 11:53:17 +0530897 enum ath9k_ant_div_comb_lna_conf main_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700898 enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
899 enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700900 bool first_ratio;
901 bool second_ratio;
902 unsigned long scan_start_time;
Sujith Manoharan3afa6b42013-08-04 14:21:54 +0530903
904 /*
905 * Card-specific config values.
906 */
907 int low_rssi_thresh;
908 int fast_div_bias;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -0700909};
910
Sujith Manoharan8da07832012-06-04 20:23:49 +0530911void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
Sujith Manoharan8da07832012-06-04 20:23:49 +0530912
Sujith394cf0a2009-02-09 13:26:54 +0530913/********************/
914/* Main driver core */
915/********************/
Sujithf1dc5602008-10-29 10:16:30 +0530916
Sujith Manoharan2d22c7d2013-11-08 11:45:25 +0530917#define ATH9K_PCI_CUS198 0x0001
918#define ATH9K_PCI_CUS230 0x0002
919#define ATH9K_PCI_CUS217 0x0004
920#define ATH9K_PCI_CUS252 0x0008
921#define ATH9K_PCI_WOW 0x0010
922#define ATH9K_PCI_BT_ANT_DIV 0x0020
923#define ATH9K_PCI_D3_L1_WAR 0x0040
924#define ATH9K_PCI_AR9565_1ANT 0x0080
925#define ATH9K_PCI_AR9565_2ANT 0x0100
926#define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
Sujith Manoharan4dd35642013-10-23 14:26:04 +0530927#define ATH9K_PCI_KILLER 0x0400
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530928
Sujith394cf0a2009-02-09 13:26:54 +0530929/*
930 * Default cache line size, in bytes.
931 * Used when PCI device not fully initialized by bootrom/BIOS
932*/
933#define DEFAULT_CACHELINE 32
Sujith394cf0a2009-02-09 13:26:54 +0530934#define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
Sujith394cf0a2009-02-09 13:26:54 +0530935#define ATH_TXPOWER_MAX 100 /* .5 dBm units */
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530936#define MAX_GTT_CNT 5
Sujith394cf0a2009-02-09 13:26:54 +0530937
Sujith1b04b932010-01-08 10:36:05 +0530938/* Powersave flags */
939#define PS_WAIT_FOR_BEACON BIT(0)
940#define PS_WAIT_FOR_CAB BIT(1)
941#define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
942#define PS_WAIT_FOR_TX_ACK BIT(3)
943#define PS_BEACON_SYNC BIT(4)
Rajkumar Manoharan424749c2012-10-10 23:03:02 +0530944#define PS_WAIT_FOR_ANI BIT(5)
Sujith394cf0a2009-02-09 13:26:54 +0530945
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530946#define ATH9K_NUM_CHANCTX 2 /* supports 2 operating channels */
947
Sujith394cf0a2009-02-09 13:26:54 +0530948struct ath_softc {
949 struct ieee80211_hw *hw;
950 struct device *dev;
Jouni Malinenc52f33d2009-03-03 19:23:29 +0200951
Felix Fietkau34300982010-10-10 18:21:52 +0200952 struct survey_info *cur_survey;
953 struct survey_info survey[ATH9K_NUM_CHANNELS];
Jouni Malinen0e2dedf2009-03-03 19:23:32 +0200954
Sujith394cf0a2009-02-09 13:26:54 +0530955 struct tasklet_struct intr_tq;
956 struct tasklet_struct bcon_tasklet;
Sujithcbe61d82009-02-09 13:27:12 +0530957 struct ath_hw *sc_ah;
Sujith394cf0a2009-02-09 13:26:54 +0530958 void __iomem *mem;
959 int irq;
David S. Miller2d6a5e92009-03-17 15:01:30 -0700960 spinlock_t sc_serial_rw;
Gabor Juhos04717cc2009-07-14 20:17:13 -0400961 spinlock_t sc_pm_lock;
Luis R. Rodriguez4bdd1e92010-10-26 15:27:24 -0700962 spinlock_t sc_pcu_lock;
Sujith394cf0a2009-02-09 13:26:54 +0530963 struct mutex mutex;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400964 struct work_struct paprd_work;
Felix Fietkau236de512011-09-03 01:40:25 +0200965 struct work_struct hw_reset_work;
Felix Fietkau9f42c2b2010-06-12 00:34:01 -0400966 struct completion paprd_complete;
Felix Fietkau10e23182013-11-11 22:23:35 +0100967 wait_queue_head_t tx_wait;
Sujith394cf0a2009-02-09 13:26:54 +0530968
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530969#ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
Sujith Manoharanfb02e952014-08-23 19:12:13 +0530970 struct work_struct chanctx_work;
Felix Fietkaud463af42014-04-06 00:37:03 +0200971 struct ath_gen_timer *p2p_ps_timer;
972 struct ath_vif *p2p_ps_vif;
Sujith Manoharan70b06da2014-08-23 13:29:18 +0530973 struct ath_chanctx_sched sched;
Sujith Manoharan77843162014-08-23 13:29:23 +0530974 struct ath_offchannel offchannel;
Sujith Manoharanfb02e952014-08-23 19:12:13 +0530975 struct ath_chanctx *next_chan;
Sujith Manoharanc7dd40c2014-08-22 20:39:30 +0530976#endif
Felix Fietkaud463af42014-04-06 00:37:03 +0200977
Sujith Manoharan9b60b642013-06-13 22:51:26 +0530978 unsigned long driver_data;
Felix Fietkaucb8d61d2011-02-04 20:09:25 +0100979
Sujith Manoharan071aa9a2014-01-13 13:55:11 +0530980 u8 gtt_cnt;
Sujith17d79042009-02-09 13:27:03 +0530981 u32 intrstatus;
Sujith1b04b932010-01-08 10:36:05 +0530982 u16 ps_flags; /* PS_* */
Sujith17d79042009-02-09 13:27:03 +0530983 u16 curtxpow;
Gabor Juhos96148322009-07-24 17:27:21 +0200984 bool ps_enabled;
Vivek Natarajan1dbfd9d2010-01-29 16:56:51 +0530985 bool ps_idle;
Ben Greear48014162011-01-15 19:13:48 +0000986 short nbcnvifs;
Gabor Juhos709ade92009-07-14 20:17:15 -0400987 unsigned long ps_usecount;
Sujith394cf0a2009-02-09 13:26:54 +0530988
Sujith394cf0a2009-02-09 13:26:54 +0530989 struct ath_rx rx;
990 struct ath_tx tx;
991 struct ath_beacon beacon;
Sujith394cf0a2009-02-09 13:26:54 +0530992
Felix Fietkaubff11762014-06-11 16:17:52 +0530993 struct cfg80211_chan_def cur_chandef;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530994 struct ath_chanctx chanctx[ATH9K_NUM_CHANCTX];
995 struct ath_chanctx *cur_chan;
Felix Fietkaubff11762014-06-11 16:17:52 +0530996 spinlock_t chan_lock;
Felix Fietkaufbbcd142014-06-11 16:17:49 +0530997
Felix Fietkau0cf55c22011-02-27 22:26:40 +0100998#ifdef CONFIG_MAC80211_LEDS
999 bool led_registered;
1000 char led_name[32];
1001 struct led_classdev led_cdev;
1002#endif
Sujith394cf0a2009-02-09 13:26:54 +05301003
Felix Fietkaua830df02009-11-23 22:33:27 +01001004#ifdef CONFIG_ATH9K_DEBUGFS
Sujith17d79042009-02-09 13:27:03 +05301005 struct ath9k_debug debug;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001006#endif
Senthil Balasubramanian164ace32009-07-14 20:17:09 -04001007 struct delayed_work tx_complete_work;
Vivek Natarajan181fb182011-01-27 14:45:08 +05301008 struct delayed_work hw_pll_work;
Felix Fietkaubf3dac52013-11-11 22:23:33 +01001009 struct timer_list sleep_timer;
Sujith Manoharan4daa7762012-02-22 12:40:44 +05301010
1011#ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
Luis R. Rodriguez2e202502009-09-09 01:18:09 -07001012 struct ath_btcoex btcoex;
Mohammed Shafi Shajakhan9e253652011-11-30 10:41:23 +05301013 struct ath_mci_coex mci_coex;
Rajkumar Manoharan3c7992e2012-06-12 10:13:53 +05301014 struct work_struct mci_work;
Sujith Manoharan4daa7762012-02-22 12:40:44 +05301015#endif
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04001016
1017 struct ath_descdma txsdma;
Vasanthakumar Thiagarajan102885a2010-09-02 01:34:43 -07001018
1019 struct ath_ant_comb ant_comb;
Felix Fietkau43c35282011-09-03 01:40:27 +02001020 u8 ant_tx, ant_rx;
Zefir Kurtisi8e92d3f2012-04-03 17:15:50 +02001021 struct dfs_pattern_detector *dfs_detector;
Zefir Kurtisi3f3c09f2014-05-23 17:22:37 +02001022 u64 dfs_prev_pulse_ts;
Mohammed Shafi Shajakhanb11e6402012-07-10 14:56:52 +05301023 u32 wow_enabled;
Simon Wunderliche93d0832013-01-08 14:48:58 +01001024 /* relay(fs) channel for spectral scan */
1025 struct rchan *rfs_chan_spec_scan;
1026 enum spectral_mode spectral_mode;
Simon Wunderlich04ccd4a2013-01-23 17:38:04 +01001027 struct ath_spec_scan spec_config;
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +05301028
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -07001029 struct ieee80211_vif *tx99_vif;
1030 struct sk_buff *tx99_skb;
1031 bool tx99_state;
1032 s16 tx99_power;
1033
Sujith Manoharane60001e2013-10-28 12:22:04 +05301034#ifdef CONFIG_ATH9K_WOW
Mohammed Shafi Shajakhan01c78532012-07-10 14:54:34 +05301035 atomic_t wow_got_bmiss_intr;
1036 atomic_t wow_sleep_proc_intr; /* in the middle of WoW sleep ? */
1037 u32 wow_intr_before_sleep;
1038#endif
Sujith394cf0a2009-02-09 13:26:54 +05301039};
1040
Sujith Manoharanef6b19e2013-10-24 12:04:39 +05301041/********/
1042/* TX99 */
1043/********/
1044
1045#ifdef CONFIG_ATH9K_TX99
1046void ath9k_tx99_init_debug(struct ath_softc *sc);
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -07001047int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
1048 struct ath_tx_control *txctl);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +05301049#else
1050static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
1051{
1052}
1053static inline int ath9k_tx99_send(struct ath_softc *sc,
1054 struct sk_buff *skb,
1055 struct ath_tx_control *txctl)
1056{
1057 return 0;
1058}
1059#endif /* CONFIG_ATH9K_TX99 */
Luis R. Rodriguez89f927a2013-10-14 17:42:11 -07001060
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001061static inline void ath_read_cachesize(struct ath_common *common, int *csz)
Sujith394cf0a2009-02-09 13:26:54 +05301062{
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001063 common->bus_ops->read_cachesize(common, csz);
Sujith394cf0a2009-02-09 13:26:54 +05301064}
1065
Sujith Manoharan7b6ef992013-12-18 09:53:19 +05301066void ath9k_tasklet(unsigned long data);
1067int ath_cabq_update(struct ath_softc *);
Sven Eckelmann313eb872012-06-25 07:15:22 +02001068u8 ath9k_parse_mpdudensity(u8 mpdudensity);
Sujith394cf0a2009-02-09 13:26:54 +05301069irqreturn_t ath_isr(int irq, void *dev);
Sujith Manoharanef6b19e2013-10-24 12:04:39 +05301070int ath_reset(struct ath_softc *sc);
Sujith Manoharane60001e2013-10-28 12:22:04 +05301071void ath_cancel_work(struct ath_softc *sc);
1072void ath_restart_work(struct ath_softc *sc);
Pavel Roskineb93e892011-07-23 03:55:39 -04001073int ath9k_init_device(u16 devid, struct ath_softc *sc,
Luis R. Rodriguez5bb12792009-09-14 00:55:09 -07001074 const struct ath_bus_ops *bus_ops);
Sujith285f2dd2010-01-08 10:36:07 +05301075void ath9k_deinit_device(struct ath_softc *sc);
Felix Fietkau43c35282011-09-03 01:40:27 +02001076void ath9k_reload_chainmask_settings(struct ath_softc *sc);
Sujith Manoharan7b6ef992013-12-18 09:53:19 +05301077u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
1078void ath_start_rfkill_poll(struct ath_softc *sc);
1079void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
1080void ath9k_ps_wakeup(struct ath_softc *sc);
1081void ath9k_ps_restore(struct ath_softc *sc);
Luis R. Rodriguez68a89112009-11-02 14:35:42 -08001082
Gabor Juhos8e26a032011-04-12 18:23:16 +02001083#ifdef CONFIG_ATH9K_PCI
Sujith394cf0a2009-02-09 13:26:54 +05301084int ath_pci_init(void);
1085void ath_pci_exit(void);
1086#else
1087static inline int ath_pci_init(void) { return 0; };
1088static inline void ath_pci_exit(void) {};
1089#endif
1090
Gabor Juhos8e26a032011-04-12 18:23:16 +02001091#ifdef CONFIG_ATH9K_AHB
Sujith394cf0a2009-02-09 13:26:54 +05301092int ath_ahb_init(void);
1093void ath_ahb_exit(void);
1094#else
1095static inline int ath_ahb_init(void) { return 0; };
1096static inline void ath_ahb_exit(void) {};
1097#endif
1098
Sujith394cf0a2009-02-09 13:26:54 +05301099#endif /* ATH9K_H */