blob: a4b1ae0262167144d7ecea0d7d6db95da356a4b1 [file] [log] [blame]
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001/*
Sujith Manoharan5b681382011-05-17 13:36:18 +05302 * Copyright (c) 2008-2011 Atheros Communications Inc.
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07003 *
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
7 *
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
15 */
16
17#include <linux/io.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090018#include <linux/slab.h>
Paul Gortmaker9d9779e2011-07-03 15:21:01 -040019#include <linux/module.h>
Felix Fietkau09d8e312013-11-18 20:14:43 +010020#include <linux/time.h>
Felix Fietkauc67ce332013-12-14 18:03:38 +010021#include <linux/bitops.h>
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070022#include <asm/unaligned.h>
23
Luis R. Rodriguezaf03abe2009-09-09 02:33:11 -070024#include "hw.h"
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040025#include "hw-ops.h"
Luis R. Rodriguezcfe8cba2009-09-13 23:39:31 -070026#include "rc.h"
Luis R. Rodriguezb622a722010-04-15 17:39:28 -040027#include "ar9003_mac.h"
Sujith Manoharanf4701b52012-02-22 12:41:18 +053028#include "ar9003_mci.h"
Sujith Manoharan362cd032012-09-16 08:06:36 +053029#include "ar9003_phy.h"
Ben Greear462e58f2012-04-12 10:04:00 -070030#include "debug.h"
31#include "ath9k.h"
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070032
Sujithcbe61d82009-02-09 13:27:12 +053033static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070034
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -040035MODULE_AUTHOR("Atheros Communications");
36MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
37MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
38MODULE_LICENSE("Dual BSD/GPL");
39
40static int __init ath9k_init(void)
41{
42 return 0;
43}
44module_init(ath9k_init);
45
46static void __exit ath9k_exit(void)
47{
48 return;
49}
50module_exit(ath9k_exit);
51
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -040052/* Private hardware callbacks */
53
54static void ath9k_hw_init_cal_settings(struct ath_hw *ah)
55{
56 ath9k_hw_private_ops(ah)->init_cal_settings(ah);
57}
58
Luis R. Rodriguez64773962010-04-15 17:38:17 -040059static u32 ath9k_hw_compute_pll_control(struct ath_hw *ah,
60 struct ath9k_channel *chan)
61{
62 return ath9k_hw_private_ops(ah)->compute_pll_control(ah, chan);
63}
64
Luis R. Rodriguez991312d2010-04-15 17:39:05 -040065static void ath9k_hw_init_mode_gain_regs(struct ath_hw *ah)
66{
67 if (!ath9k_hw_private_ops(ah)->init_mode_gain_regs)
68 return;
69
70 ath9k_hw_private_ops(ah)->init_mode_gain_regs(ah);
71}
72
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -040073static void ath9k_hw_ani_cache_ini_regs(struct ath_hw *ah)
74{
75 /* You will not have this callback if using the old ANI */
76 if (!ath9k_hw_private_ops(ah)->ani_cache_ini_regs)
77 return;
78
79 ath9k_hw_private_ops(ah)->ani_cache_ini_regs(ah);
80}
81
Sujithf1dc5602008-10-29 10:16:30 +053082/********************/
83/* Helper Functions */
84/********************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -070085
Ben Greear462e58f2012-04-12 10:04:00 -070086#ifdef CONFIG_ATH9K_DEBUGFS
87
Ben Greear462e58f2012-04-12 10:04:00 -070088#endif
89
90
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020091static void ath9k_hw_set_clockrate(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +053092{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020093 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaue4744ec2013-10-11 23:31:01 +020094 struct ath9k_channel *chan = ah->curchan;
Felix Fietkaudfdac8a2010-10-08 22:13:51 +020095 unsigned int clockrate;
Sujithcbe61d82009-02-09 13:27:12 +053096
Felix Fietkau087b6ff2011-07-09 11:12:49 +070097 /* AR9287 v1.3+ uses async FIFO and runs the MAC at 117 MHz */
98 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah))
99 clockrate = 117;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200100 else if (!chan) /* should really check for CCK instead */
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200101 clockrate = ATH9K_CLOCK_RATE_CCK;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200102 else if (IS_CHAN_2GHZ(chan))
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200103 clockrate = ATH9K_CLOCK_RATE_2GHZ_OFDM;
104 else if (ah->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK)
105 clockrate = ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM;
Vasanthakumar Thiagarajane5553722010-04-26 15:04:33 -0400106 else
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200107 clockrate = ATH9K_CLOCK_RATE_5GHZ_OFDM;
108
Michal Nazarewiczbeae4162013-11-29 18:06:46 +0100109 if (chan) {
110 if (IS_CHAN_HT40(chan))
111 clockrate *= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200112 if (IS_CHAN_HALF_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700113 clockrate /= 2;
Felix Fietkaue4744ec2013-10-11 23:31:01 +0200114 if (IS_CHAN_QUARTER_RATE(chan))
Felix Fietkau906c7202011-07-09 11:12:48 +0700115 clockrate /= 4;
116 }
117
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200118 common->clockrate = clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530119}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700120
Sujithcbe61d82009-02-09 13:27:12 +0530121static u32 ath9k_hw_mac_to_clks(struct ath_hw *ah, u32 usecs)
Sujithf1dc5602008-10-29 10:16:30 +0530122{
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200123 struct ath_common *common = ath9k_hw_common(ah);
Sujithcbe61d82009-02-09 13:27:12 +0530124
Felix Fietkaudfdac8a2010-10-08 22:13:51 +0200125 return usecs * common->clockrate;
Sujithf1dc5602008-10-29 10:16:30 +0530126}
127
Sujith0caa7b12009-02-16 13:23:20 +0530128bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700129{
130 int i;
131
Sujith0caa7b12009-02-16 13:23:20 +0530132 BUG_ON(timeout < AH_TIME_QUANTUM);
133
134 for (i = 0; i < (timeout / AH_TIME_QUANTUM); i++) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700135 if ((REG_READ(ah, reg) & mask) == val)
136 return true;
137
138 udelay(AH_TIME_QUANTUM);
139 }
Sujith04bd46382008-11-28 22:18:05 +0530140
Joe Perchesd2182b62011-12-15 14:55:53 -0800141 ath_dbg(ath9k_hw_common(ah), ANY,
Joe Perches226afe62010-12-02 19:12:37 -0800142 "timeout (%d us) on reg 0x%x: 0x%08x & 0x%08x != 0x%08x\n",
143 timeout, reg, REG_READ(ah, reg), mask, val);
Sujithf1dc5602008-10-29 10:16:30 +0530144
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700145 return false;
146}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400147EXPORT_SYMBOL(ath9k_hw_wait);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700148
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200149void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
150 int hw_delay)
151{
Felix Fietkau1a5e6322013-10-11 23:30:54 +0200152 hw_delay /= 10;
Felix Fietkau7c5adc82012-04-19 21:18:26 +0200153
154 if (IS_CHAN_HALF_RATE(chan))
155 hw_delay *= 2;
156 else if (IS_CHAN_QUARTER_RATE(chan))
157 hw_delay *= 4;
158
159 udelay(hw_delay + BASE_ACTIVATE_DELAY);
160}
161
Felix Fietkau0166b4b2013-01-20 18:51:55 +0100162void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
Felix Fietkaua9b6b252011-03-23 20:57:27 +0100163 int column, unsigned int *writecnt)
164{
165 int r;
166
167 ENABLE_REGWRITE_BUFFER(ah);
168 for (r = 0; r < array->ia_rows; r++) {
169 REG_WRITE(ah, INI_RA(array, r, 0),
170 INI_RA(array, r, column));
171 DO_DELAY(*writecnt);
172 }
173 REGWRITE_BUFFER_FLUSH(ah);
174}
175
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700176u32 ath9k_hw_reverse_bits(u32 val, u32 n)
177{
178 u32 retval;
179 int i;
180
181 for (i = 0, retval = 0; i < n; i++) {
182 retval = (retval << 1) | (val & 1);
183 val >>= 1;
184 }
185 return retval;
186}
187
Sujithcbe61d82009-02-09 13:27:12 +0530188u16 ath9k_hw_computetxtime(struct ath_hw *ah,
Felix Fietkau545750d2009-11-23 22:21:01 +0100189 u8 phy, int kbps,
Sujithf1dc5602008-10-29 10:16:30 +0530190 u32 frameLen, u16 rateix,
191 bool shortPreamble)
192{
193 u32 bitsPerSymbol, numBits, numSymbols, phyTime, txTime;
Sujithf1dc5602008-10-29 10:16:30 +0530194
195 if (kbps == 0)
196 return 0;
197
Felix Fietkau545750d2009-11-23 22:21:01 +0100198 switch (phy) {
Sujith46d14a52008-11-18 09:08:13 +0530199 case WLAN_RC_PHY_CCK:
Sujithf1dc5602008-10-29 10:16:30 +0530200 phyTime = CCK_PREAMBLE_BITS + CCK_PLCP_BITS;
Felix Fietkau545750d2009-11-23 22:21:01 +0100201 if (shortPreamble)
Sujithf1dc5602008-10-29 10:16:30 +0530202 phyTime >>= 1;
203 numBits = frameLen << 3;
204 txTime = CCK_SIFS_TIME + phyTime + ((numBits * 1000) / kbps);
205 break;
Sujith46d14a52008-11-18 09:08:13 +0530206 case WLAN_RC_PHY_OFDM:
Sujith2660b812009-02-09 13:27:26 +0530207 if (ah->curchan && IS_CHAN_QUARTER_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530208 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_QUARTER) / 1000;
209 numBits = OFDM_PLCP_BITS + (frameLen << 3);
210 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
211 txTime = OFDM_SIFS_TIME_QUARTER
212 + OFDM_PREAMBLE_TIME_QUARTER
213 + (numSymbols * OFDM_SYMBOL_TIME_QUARTER);
Sujith2660b812009-02-09 13:27:26 +0530214 } else if (ah->curchan &&
215 IS_CHAN_HALF_RATE(ah->curchan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530216 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME_HALF) / 1000;
217 numBits = OFDM_PLCP_BITS + (frameLen << 3);
218 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
219 txTime = OFDM_SIFS_TIME_HALF +
220 OFDM_PREAMBLE_TIME_HALF
221 + (numSymbols * OFDM_SYMBOL_TIME_HALF);
222 } else {
223 bitsPerSymbol = (kbps * OFDM_SYMBOL_TIME) / 1000;
224 numBits = OFDM_PLCP_BITS + (frameLen << 3);
225 numSymbols = DIV_ROUND_UP(numBits, bitsPerSymbol);
226 txTime = OFDM_SIFS_TIME + OFDM_PREAMBLE_TIME
227 + (numSymbols * OFDM_SYMBOL_TIME);
228 }
229 break;
230 default:
Joe Perches38002762010-12-02 19:12:36 -0800231 ath_err(ath9k_hw_common(ah),
232 "Unknown phy %u (rate ix %u)\n", phy, rateix);
Sujithf1dc5602008-10-29 10:16:30 +0530233 txTime = 0;
234 break;
235 }
236
237 return txTime;
238}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -0400239EXPORT_SYMBOL(ath9k_hw_computetxtime);
Sujithf1dc5602008-10-29 10:16:30 +0530240
Sujithcbe61d82009-02-09 13:27:12 +0530241void ath9k_hw_get_channel_centers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530242 struct ath9k_channel *chan,
243 struct chan_centers *centers)
244{
245 int8_t extoff;
Sujithf1dc5602008-10-29 10:16:30 +0530246
247 if (!IS_CHAN_HT40(chan)) {
248 centers->ctl_center = centers->ext_center =
249 centers->synth_center = chan->channel;
250 return;
251 }
252
Felix Fietkau88969342013-10-11 23:30:53 +0200253 if (IS_CHAN_HT40PLUS(chan)) {
Sujithf1dc5602008-10-29 10:16:30 +0530254 centers->synth_center =
255 chan->channel + HT40_CHANNEL_CENTER_SHIFT;
256 extoff = 1;
257 } else {
258 centers->synth_center =
259 chan->channel - HT40_CHANNEL_CENTER_SHIFT;
260 extoff = -1;
261 }
262
263 centers->ctl_center =
264 centers->synth_center - (extoff * HT40_CHANNEL_CENTER_SHIFT);
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700265 /* 25 MHz spacing is supported by hw but not on upper layers */
Sujithf1dc5602008-10-29 10:16:30 +0530266 centers->ext_center =
Luis R. Rodriguez64200142009-09-13 22:05:04 -0700267 centers->synth_center + (extoff * HT40_CHANNEL_CENTER_SHIFT);
Sujithf1dc5602008-10-29 10:16:30 +0530268}
269
270/******************/
271/* Chip Revisions */
272/******************/
273
Sujithcbe61d82009-02-09 13:27:12 +0530274static void ath9k_hw_read_revisions(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530275{
276 u32 val;
277
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530278 switch (ah->hw_version.devid) {
279 case AR5416_AR9100_DEVID:
280 ah->hw_version.macVersion = AR_SREV_VERSION_9100;
281 break;
Gabor Juhos37625612011-06-21 11:23:23 +0200282 case AR9300_DEVID_AR9330:
283 ah->hw_version.macVersion = AR_SREV_VERSION_9330;
284 if (ah->get_mac_revision) {
285 ah->hw_version.macRev = ah->get_mac_revision();
286 } else {
287 val = REG_READ(ah, AR_SREV);
288 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
289 }
290 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530291 case AR9300_DEVID_AR9340:
292 ah->hw_version.macVersion = AR_SREV_VERSION_9340;
293 val = REG_READ(ah, AR_SREV);
294 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
295 return;
Gabor Juhos813831d2012-07-03 19:13:17 +0200296 case AR9300_DEVID_QCA955X:
297 ah->hw_version.macVersion = AR_SREV_VERSION_9550;
298 return;
Vasanthakumar Thiagarajanecb1d382011-04-19 19:29:18 +0530299 }
300
Sujithf1dc5602008-10-29 10:16:30 +0530301 val = REG_READ(ah, AR_SREV) & AR_SREV_ID;
302
303 if (val == 0xFF) {
304 val = REG_READ(ah, AR_SREV);
Sujithd535a422009-02-09 13:27:06 +0530305 ah->hw_version.macVersion =
306 (val & AR_SREV_VERSION2) >> AR_SREV_TYPE2_S;
307 ah->hw_version.macRev = MS(val, AR_SREV_REVISION2);
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530308
Sujith Manoharan77fac462012-09-11 20:09:18 +0530309 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Mohammed Shafi Shajakhan76ed94b2011-09-30 11:31:28 +0530310 ah->is_pciexpress = true;
311 else
312 ah->is_pciexpress = (val &
313 AR_SREV_TYPE2_HOST_MODE) ? 0 : 1;
Sujithf1dc5602008-10-29 10:16:30 +0530314 } else {
315 if (!AR_SREV_9100(ah))
Sujithd535a422009-02-09 13:27:06 +0530316 ah->hw_version.macVersion = MS(val, AR_SREV_VERSION);
Sujithf1dc5602008-10-29 10:16:30 +0530317
Sujithd535a422009-02-09 13:27:06 +0530318 ah->hw_version.macRev = val & AR_SREV_REVISION;
Sujithf1dc5602008-10-29 10:16:30 +0530319
Sujithd535a422009-02-09 13:27:06 +0530320 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCIE)
Sujith2660b812009-02-09 13:27:26 +0530321 ah->is_pciexpress = true;
Sujithf1dc5602008-10-29 10:16:30 +0530322 }
323}
324
Sujithf1dc5602008-10-29 10:16:30 +0530325/************************************/
326/* HW Attach, Detach, Init Routines */
327/************************************/
328
Sujithcbe61d82009-02-09 13:27:12 +0530329static void ath9k_hw_disablepcie(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530330{
Felix Fietkau040b74f2010-12-12 00:51:07 +0100331 if (!AR_SREV_5416(ah))
Sujithf1dc5602008-10-29 10:16:30 +0530332 return;
333
334 REG_WRITE(ah, AR_PCIE_SERDES, 0x9248fc00);
335 REG_WRITE(ah, AR_PCIE_SERDES, 0x24924924);
336 REG_WRITE(ah, AR_PCIE_SERDES, 0x28000029);
337 REG_WRITE(ah, AR_PCIE_SERDES, 0x57160824);
338 REG_WRITE(ah, AR_PCIE_SERDES, 0x25980579);
339 REG_WRITE(ah, AR_PCIE_SERDES, 0x00000000);
340 REG_WRITE(ah, AR_PCIE_SERDES, 0x1aaabe40);
341 REG_WRITE(ah, AR_PCIE_SERDES, 0xbe105554);
342 REG_WRITE(ah, AR_PCIE_SERDES, 0x000e1007);
343
344 REG_WRITE(ah, AR_PCIE_SERDES2, 0x00000000);
345}
346
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400347/* This should work for all families including legacy */
Sujithcbe61d82009-02-09 13:27:12 +0530348static bool ath9k_hw_chip_test(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530349{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700350 struct ath_common *common = ath9k_hw_common(ah);
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400351 u32 regAddr[2] = { AR_STA_ID0 };
Sujithf1dc5602008-10-29 10:16:30 +0530352 u32 regHold[2];
Joe Perches07b2fa52010-11-20 18:38:53 -0800353 static const u32 patternData[4] = {
354 0x55555555, 0xaaaaaaaa, 0x66666666, 0x99999999
355 };
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400356 int i, j, loop_max;
Sujithf1dc5602008-10-29 10:16:30 +0530357
Senthil Balasubramanian1f3f0612010-04-15 17:38:29 -0400358 if (!AR_SREV_9300_20_OR_LATER(ah)) {
359 loop_max = 2;
360 regAddr[1] = AR_PHY_BASE + (8 << 2);
361 } else
362 loop_max = 1;
363
364 for (i = 0; i < loop_max; i++) {
Sujithf1dc5602008-10-29 10:16:30 +0530365 u32 addr = regAddr[i];
366 u32 wrData, rdData;
367
368 regHold[i] = REG_READ(ah, addr);
369 for (j = 0; j < 0x100; j++) {
370 wrData = (j << 16) | j;
371 REG_WRITE(ah, addr, wrData);
372 rdData = REG_READ(ah, addr);
373 if (rdData != wrData) {
Joe Perches38002762010-12-02 19:12:36 -0800374 ath_err(common,
375 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
376 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530377 return false;
378 }
379 }
380 for (j = 0; j < 4; j++) {
381 wrData = patternData[j];
382 REG_WRITE(ah, addr, wrData);
383 rdData = REG_READ(ah, addr);
384 if (wrData != rdData) {
Joe Perches38002762010-12-02 19:12:36 -0800385 ath_err(common,
386 "address test failed addr: 0x%08x - wr:0x%08x != rd:0x%08x\n",
387 addr, wrData, rdData);
Sujithf1dc5602008-10-29 10:16:30 +0530388 return false;
389 }
390 }
391 REG_WRITE(ah, regAddr[i], regHold[i]);
392 }
393 udelay(100);
Sujithcbe61d82009-02-09 13:27:12 +0530394
Sujithf1dc5602008-10-29 10:16:30 +0530395 return true;
396}
397
Luis R. Rodriguezb8b0f372009-08-03 12:24:43 -0700398static void ath9k_hw_init_config(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700399{
Felix Fietkau689e7562012-04-12 22:35:56 +0200400 ah->config.dma_beacon_response_time = 1;
401 ah->config.sw_beacon_response_time = 6;
Sujith2660b812009-02-09 13:27:26 +0530402 ah->config.ack_6mb = 0x0;
403 ah->config.cwm_ignore_extcca = 0;
Sujith2660b812009-02-09 13:27:26 +0530404 ah->config.analog_shiftreg = 1;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700405
Sujith0ce024c2009-12-14 14:57:00 +0530406 ah->config.rx_intr_mitigation = true;
Luis R. Rodriguez61584252009-03-12 18:18:49 -0400407
408 /*
409 * We need this for PCI devices only (Cardbus, PCI, miniPCI)
410 * _and_ if on non-uniprocessor systems (Multiprocessor/HT).
411 * This means we use it for all AR5416 devices, and the few
412 * minor PCI AR9280 devices out there.
413 *
414 * Serialization is required because these devices do not handle
415 * well the case of two concurrent reads/writes due to the latency
416 * involved. During one read/write another read/write can be issued
417 * on another CPU while the previous read/write may still be working
418 * on our hardware, if we hit this case the hardware poops in a loop.
419 * We prevent this by serializing reads and writes.
420 *
421 * This issue is not present on PCI-Express devices or pre-AR5416
422 * devices (legacy, 802.11abg).
423 */
424 if (num_possible_cpus() > 1)
David S. Miller2d6a5e92009-03-17 15:01:30 -0700425 ah->config.serialize_regmode = SER_REG_MODE_AUTO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700426}
427
Luis R. Rodriguez50aca252009-08-03 12:24:42 -0700428static void ath9k_hw_init_defaults(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700429{
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700430 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
431
432 regulatory->country_code = CTRY_DEFAULT;
433 regulatory->power_limit = MAX_RATE_POWER;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -0700434
Sujithd535a422009-02-09 13:27:06 +0530435 ah->hw_version.magic = AR5416_MAGIC;
Sujithd535a422009-02-09 13:27:06 +0530436 ah->hw_version.subvendorid = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700437
Felix Fietkau16f24112010-06-12 17:22:32 +0200438 ah->sta_id1_defaults =
439 AR_STA_ID1_CRPT_MIC_ENABLE |
440 AR_STA_ID1_MCAST_KSRCH;
Felix Fietkauf1717602011-03-19 13:55:41 +0100441 if (AR_SREV_9100(ah))
442 ah->sta_id1_defaults |= AR_STA_ID1_AR9100_BA_FIX;
Rajkumar Manoharane3f2acc2011-08-27 11:22:59 +0530443 ah->slottime = ATH9K_SLOT_TIME_9;
Sujith2660b812009-02-09 13:27:26 +0530444 ah->globaltxtimeout = (u32) -1;
Gabor Juhoscbdec972009-07-24 17:27:22 +0200445 ah->power_mode = ATH9K_PM_UNDEFINED;
Felix Fietkau8efa7a82012-03-14 16:40:23 +0100446 ah->htc_reset_init = true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700447}
448
Sujithcbe61d82009-02-09 13:27:12 +0530449static int ath9k_hw_init_macaddr(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700450{
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700451 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530452 u32 sum;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700453 int i;
Sujithf1dc5602008-10-29 10:16:30 +0530454 u16 eeval;
Joe Perches07b2fa52010-11-20 18:38:53 -0800455 static const u32 EEP_MAC[] = { EEP_MAC_LSW, EEP_MAC_MID, EEP_MAC_MSW };
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700456
Sujithf1dc5602008-10-29 10:16:30 +0530457 sum = 0;
458 for (i = 0; i < 3; i++) {
Luis R. Rodriguez49101672010-04-15 17:39:13 -0400459 eeval = ah->eep_ops->get_eeprom(ah, EEP_MAC[i]);
Sujithf1dc5602008-10-29 10:16:30 +0530460 sum += eeval;
Luis R. Rodriguez15107182009-09-10 09:22:37 -0700461 common->macaddr[2 * i] = eeval >> 8;
462 common->macaddr[2 * i + 1] = eeval & 0xff;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700463 }
Sujithd8baa932009-03-30 15:28:25 +0530464 if (sum == 0 || sum == 0xffff * 3)
Sujithf1dc5602008-10-29 10:16:30 +0530465 return -EADDRNOTAVAIL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700466
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700467 return 0;
468}
469
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700470static int ath9k_hw_post_init(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700471{
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530472 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700473 int ecode;
474
Sujith Manoharan6cae913d2011-01-04 13:16:37 +0530475 if (common->bus_ops->ath_bus_type != ATH_USB) {
Sujith527d4852010-03-17 14:25:16 +0530476 if (!ath9k_hw_chip_test(ah))
477 return -ENODEV;
478 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700479
Luis R. Rodriguezebd5a142010-04-15 17:39:18 -0400480 if (!AR_SREV_9300_20_OR_LATER(ah)) {
481 ecode = ar9002_hw_rf_claim(ah);
482 if (ecode != 0)
483 return ecode;
484 }
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700485
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700486 ecode = ath9k_hw_eeprom_init(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700487 if (ecode != 0)
488 return ecode;
Sujith7d01b222009-03-13 08:55:55 +0530489
Joe Perchesd2182b62011-12-15 14:55:53 -0800490 ath_dbg(ath9k_hw_common(ah), CONFIG, "Eeprom VER: %d, REV: %d\n",
Joe Perches226afe62010-12-02 19:12:37 -0800491 ah->eep_ops->get_eeprom_ver(ah),
492 ah->eep_ops->get_eeprom_rev(ah));
Sujith7d01b222009-03-13 08:55:55 +0530493
Sujith Manoharane3233002013-06-03 09:19:26 +0530494 ath9k_hw_ani_init(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530495
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530496 /*
497 * EEPROM needs to be initialized before we do this.
498 * This is required for regulatory compliance.
499 */
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530500 if (AR_SREV_9300_20_OR_LATER(ah)) {
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530501 u16 regdmn = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
502 if ((regdmn & 0xF0) == CTL_FCC) {
Sujith Manoharan0c7c2bb2013-12-06 16:28:50 +0530503 ah->nf_2g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_2GHZ;
504 ah->nf_5g.max = AR_PHY_CCA_MAX_GOOD_VAL_9300_FCC_5GHZ;
Sujith Manoharand3b371c2013-09-03 10:28:55 +0530505 }
506 }
507
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700508 return 0;
509}
510
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100511static int ath9k_hw_attach_ops(struct ath_hw *ah)
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700512{
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100513 if (!AR_SREV_9300_20_OR_LATER(ah))
514 return ar9002_hw_attach_ops(ah);
515
516 ar9003_hw_attach_ops(ah);
517 return 0;
Luis R. Rodriguezee2bb462009-08-03 12:24:39 -0700518}
519
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400520/* Called for all hardware families */
521static int __ath9k_hw_init(struct ath_hw *ah)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700522{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -0700523 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700524 int r = 0;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700525
Senthil Balasubramanianac45c122010-12-22 21:14:20 +0530526 ath9k_hw_read_revisions(ah);
527
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530528 /*
529 * Read back AR_WA into a permanent copy and set bits 14 and 17.
530 * We need to do this to avoid RMW of this register. We cannot
531 * read the reg when chip is asleep.
532 */
Sujith Manoharan27251e02013-08-27 11:34:39 +0530533 if (AR_SREV_9300_20_OR_LATER(ah)) {
534 ah->WARegVal = REG_READ(ah, AR_WA);
535 ah->WARegVal |= (AR_WA_D3_L1_DISABLE |
536 AR_WA_ASPM_TIMER_BASED_DISABLE);
537 }
Senthil Balasubramanian0a8d7cb2010-12-22 19:17:18 +0530538
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700539 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Joe Perches38002762010-12-02 19:12:36 -0800540 ath_err(common, "Couldn't reset chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700541 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700542 }
543
Sujith Manoharana4a29542012-09-10 09:20:03 +0530544 if (AR_SREV_9565(ah)) {
545 ah->WARegVal |= AR_WA_BIT22;
546 REG_WRITE(ah, AR_WA, ah->WARegVal);
547 }
548
Luis R. Rodriguezbab1f622010-04-15 17:38:20 -0400549 ath9k_hw_init_defaults(ah);
550 ath9k_hw_init_config(ah);
551
Felix Fietkauc1b976d2012-12-12 13:14:23 +0100552 r = ath9k_hw_attach_ops(ah);
553 if (r)
554 return r;
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400555
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -0700556 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE)) {
Joe Perches38002762010-12-02 19:12:36 -0800557 ath_err(common, "Couldn't wakeup chip\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700558 return -EIO;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700559 }
560
Felix Fietkauf3eef642012-03-14 16:40:25 +0100561 if (NR_CPUS > 1 && ah->config.serialize_regmode == SER_REG_MODE_AUTO) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700562 if (ah->hw_version.macVersion == AR_SREV_VERSION_5416_PCI ||
Panayiotis Karabassis7508b652012-06-26 23:37:17 +0300563 ((AR_SREV_9160(ah) || AR_SREV_9280(ah) || AR_SREV_9287(ah)) &&
John W. Linville4c85ab12010-07-28 10:06:35 -0400564 !ah->is_pciexpress)) {
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700565 ah->config.serialize_regmode =
566 SER_REG_MODE_ON;
567 } else {
568 ah->config.serialize_regmode =
569 SER_REG_MODE_OFF;
570 }
571 }
572
Joe Perchesd2182b62011-12-15 14:55:53 -0800573 ath_dbg(common, RESET, "serialize_regmode is %d\n",
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700574 ah->config.serialize_regmode);
575
Luis R. Rodriguezf4709fd2009-11-24 21:37:57 -0500576 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
577 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD >> 1;
578 else
579 ah->config.max_txtrig_level = MAX_TX_FIFO_THRESHOLD;
580
Felix Fietkau6da5a722010-12-12 00:51:12 +0100581 switch (ah->hw_version.macVersion) {
582 case AR_SREV_VERSION_5416_PCI:
583 case AR_SREV_VERSION_5416_PCIE:
584 case AR_SREV_VERSION_9160:
585 case AR_SREV_VERSION_9100:
586 case AR_SREV_VERSION_9280:
587 case AR_SREV_VERSION_9285:
588 case AR_SREV_VERSION_9287:
589 case AR_SREV_VERSION_9271:
590 case AR_SREV_VERSION_9300:
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200591 case AR_SREV_VERSION_9330:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100592 case AR_SREV_VERSION_9485:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530593 case AR_SREV_VERSION_9340:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530594 case AR_SREV_VERSION_9462:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200595 case AR_SREV_VERSION_9550:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530596 case AR_SREV_VERSION_9565:
Felix Fietkau6da5a722010-12-12 00:51:12 +0100597 break;
598 default:
Joe Perches38002762010-12-02 19:12:36 -0800599 ath_err(common,
600 "Mac Chip Rev 0x%02x.%x is not supported by this driver\n",
601 ah->hw_version.macVersion, ah->hw_version.macRev);
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700602 return -EOPNOTSUPP;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700603 }
604
Gabor Juhos2c8e5932011-06-21 11:23:21 +0200605 if (AR_SREV_9271(ah) || AR_SREV_9100(ah) || AR_SREV_9340(ah) ||
Gabor Juhosc95b5842012-07-03 19:13:20 +0200606 AR_SREV_9330(ah) || AR_SREV_9550(ah))
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400607 ah->is_pciexpress = false;
608
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700609 ah->hw_version.phyRev = REG_READ(ah, AR_PHY_CHIP_ID);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700610 ath9k_hw_init_cal_settings(ah);
611
612 ah->ani_function = ATH9K_ANI_ALL;
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -0400613 if (!AR_SREV_9300_20_OR_LATER(ah))
614 ah->ani_function &= ~ATH9K_ANI_MRC_CCK;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700615
Stanislaw Gruszka69ce6742011-08-05 13:10:34 +0200616 if (!ah->is_pciexpress)
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700617 ath9k_hw_disablepcie(ah);
618
Luis R. Rodriguezf637cfd2009-08-03 12:24:46 -0700619 r = ath9k_hw_post_init(ah);
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700620 if (r)
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700621 return r;
Luis R. Rodriguezaa4058a2009-08-03 12:24:45 -0700622
623 ath9k_hw_init_mode_gain_regs(ah);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +0100624 r = ath9k_hw_fill_cap_info(ah);
625 if (r)
626 return r;
627
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700628 r = ath9k_hw_init_macaddr(ah);
629 if (r) {
Joe Perches38002762010-12-02 19:12:36 -0800630 ath_err(common, "Failed to initialize MAC address\n");
Luis R. Rodriguez95fafca2009-08-03 12:24:54 -0700631 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700632 }
633
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -0400634 if (AR_SREV_9285(ah) || AR_SREV_9271(ah))
Sujith2660b812009-02-09 13:27:26 +0530635 ah->tx_trig_level = (AR_FTRIG_256B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700636 else
Sujith2660b812009-02-09 13:27:26 +0530637 ah->tx_trig_level = (AR_FTRIG_512B >> AR_FTRIG_S);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700638
Gabor Juhos88e641d2011-06-21 11:23:30 +0200639 if (AR_SREV_9330(ah))
640 ah->bb_watchdog_timeout_ms = 85;
641 else
642 ah->bb_watchdog_timeout_ms = 25;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700643
Luis R. Rodriguez211f5852009-10-06 21:19:07 -0400644 common->state = ATH_HW_INITIALIZED;
645
Luis R. Rodriguez4f3acf82009-08-03 12:24:36 -0700646 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -0700647}
648
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400649int ath9k_hw_init(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530650{
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400651 int ret;
652 struct ath_common *common = ath9k_hw_common(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530653
Sujith Manoharan77fac462012-09-11 20:09:18 +0530654 /* These are all the AR5008/AR9001/AR9002/AR9003 hardware family of chipsets */
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400655 switch (ah->hw_version.devid) {
656 case AR5416_DEVID_PCI:
657 case AR5416_DEVID_PCIE:
658 case AR5416_AR9100_DEVID:
659 case AR9160_DEVID_PCI:
660 case AR9280_DEVID_PCI:
661 case AR9280_DEVID_PCIE:
662 case AR9285_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400663 case AR9287_DEVID_PCI:
664 case AR9287_DEVID_PCIE:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400665 case AR2427_DEVID_PCIE:
Senthil Balasubramaniandb3cc532010-04-15 17:38:18 -0400666 case AR9300_DEVID_PCIE:
Vasanthakumar Thiagarajan3050c912010-12-06 04:27:36 -0800667 case AR9300_DEVID_AR9485_PCIE:
Gabor Juhos999a7a82011-06-21 11:23:52 +0200668 case AR9300_DEVID_AR9330:
Vasanthakumar Thiagarajanbca04682011-04-19 19:29:20 +0530669 case AR9300_DEVID_AR9340:
Gabor Juhos2b943a32012-07-03 19:13:34 +0200670 case AR9300_DEVID_QCA955X:
Luis R. Rodriguez5a63ef02011-08-24 15:36:08 -0700671 case AR9300_DEVID_AR9580:
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +0530672 case AR9300_DEVID_AR9462:
Mohammed Shafi Shajakhand4e59792012-08-02 11:58:50 +0530673 case AR9485_DEVID_AR1111:
Sujith Manoharan77fac462012-09-11 20:09:18 +0530674 case AR9300_DEVID_AR9565:
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400675 break;
676 default:
677 if (common->bus_ops->ath_bus_type == ATH_USB)
678 break;
Joe Perches38002762010-12-02 19:12:36 -0800679 ath_err(common, "Hardware device ID 0x%04x not supported\n",
680 ah->hw_version.devid);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400681 return -EOPNOTSUPP;
682 }
Sujithf1dc5602008-10-29 10:16:30 +0530683
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400684 ret = __ath9k_hw_init(ah);
685 if (ret) {
Joe Perches38002762010-12-02 19:12:36 -0800686 ath_err(common,
687 "Unable to initialize hardware; initialization status: %d\n",
688 ret);
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400689 return ret;
690 }
Sujithf1dc5602008-10-29 10:16:30 +0530691
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400692 return 0;
Sujithf1dc5602008-10-29 10:16:30 +0530693}
Luis R. Rodriguezd70357d2010-04-15 17:38:06 -0400694EXPORT_SYMBOL(ath9k_hw_init);
Sujithf1dc5602008-10-29 10:16:30 +0530695
Sujithcbe61d82009-02-09 13:27:12 +0530696static void ath9k_hw_init_qos(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530697{
Sujith7d0d0df2010-04-16 11:53:57 +0530698 ENABLE_REGWRITE_BUFFER(ah);
699
Sujithf1dc5602008-10-29 10:16:30 +0530700 REG_WRITE(ah, AR_MIC_QOS_CONTROL, 0x100aa);
701 REG_WRITE(ah, AR_MIC_QOS_SELECT, 0x3210);
702
703 REG_WRITE(ah, AR_QOS_NO_ACK,
704 SM(2, AR_QOS_NO_ACK_TWO_BIT) |
705 SM(5, AR_QOS_NO_ACK_BIT_OFF) |
706 SM(0, AR_QOS_NO_ACK_BYTE_OFF));
707
708 REG_WRITE(ah, AR_TXOP_X, AR_TXOP_X_VAL);
709 REG_WRITE(ah, AR_TXOP_0_3, 0xFFFFFFFF);
710 REG_WRITE(ah, AR_TXOP_4_7, 0xFFFFFFFF);
711 REG_WRITE(ah, AR_TXOP_8_11, 0xFFFFFFFF);
712 REG_WRITE(ah, AR_TXOP_12_15, 0xFFFFFFFF);
Sujith7d0d0df2010-04-16 11:53:57 +0530713
714 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +0530715}
716
Senthil Balasubramanianb84628e2011-04-22 11:32:12 +0530717u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah)
Vivek Natarajanb1415812011-01-27 14:45:07 +0530718{
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530719 struct ath_common *common = ath9k_hw_common(ah);
720 int i = 0;
721
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100722 REG_CLR_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
723 udelay(100);
724 REG_SET_BIT(ah, PLL3, PLL3_DO_MEAS_MASK);
725
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530726 while ((REG_READ(ah, PLL4) & PLL4_MEAS_DONE) == 0) {
727
Vivek Natarajanb1415812011-01-27 14:45:07 +0530728 udelay(100);
Vivek Natarajanb1415812011-01-27 14:45:07 +0530729
Mohammed Shafi Shajakhanf18e3c62012-06-18 13:13:30 +0530730 if (WARN_ON_ONCE(i >= 100)) {
731 ath_err(common, "PLL4 meaurement not done\n");
732 break;
733 }
734
735 i++;
736 }
737
Felix Fietkauca7a4de2011-03-23 20:57:26 +0100738 return (REG_READ(ah, PLL3) & SQSUM_DVC_MASK) >> 3;
Vivek Natarajanb1415812011-01-27 14:45:07 +0530739}
740EXPORT_SYMBOL(ar9003_get_pll_sqsum_dvc);
741
Sujithcbe61d82009-02-09 13:27:12 +0530742static void ath9k_hw_init_pll(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +0530743 struct ath9k_channel *chan)
744{
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800745 u32 pll;
746
Sujith Manoharana4a29542012-09-10 09:20:03 +0530747 if (AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530748 /* program BB PLL ki and kd value, ki=0x4, kd=0x40 */
749 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
750 AR_CH0_BB_DPLL2_PLL_PWD, 0x1);
751 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
752 AR_CH0_DPLL2_KD, 0x40);
753 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
754 AR_CH0_DPLL2_KI, 0x4);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530755
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530756 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
757 AR_CH0_BB_DPLL1_REFDIV, 0x5);
758 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
759 AR_CH0_BB_DPLL1_NINI, 0x58);
760 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL1,
761 AR_CH0_BB_DPLL1_NFRAC, 0x0);
762
763 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
764 AR_CH0_BB_DPLL2_OUTDIV, 0x1);
765 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
766 AR_CH0_BB_DPLL2_LOCAL_PLL, 0x1);
767 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
768 AR_CH0_BB_DPLL2_EN_NEGTRIG, 0x1);
769
770 /* program BB PLL phase_shift to 0x6 */
771 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
772 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x6);
773
774 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2,
775 AR_CH0_BB_DPLL2_PLL_PWD, 0x0);
Vivek Natarajan75e03512011-03-10 11:05:42 +0530776 udelay(1000);
Gabor Juhosa5415d62011-06-21 11:23:29 +0200777 } else if (AR_SREV_9330(ah)) {
778 u32 ddr_dpll2, pll_control2, kd;
779
780 if (ah->is_clk_25mhz) {
781 ddr_dpll2 = 0x18e82f01;
782 pll_control2 = 0xe04a3d;
783 kd = 0x1d;
784 } else {
785 ddr_dpll2 = 0x19e82f01;
786 pll_control2 = 0x886666;
787 kd = 0x3d;
788 }
789
790 /* program DDR PLL ki and kd value */
791 REG_WRITE(ah, AR_CH0_DDR_DPLL2, ddr_dpll2);
792
793 /* program DDR PLL phase_shift */
794 REG_RMW_FIELD(ah, AR_CH0_DDR_DPLL3,
795 AR_CH0_DPLL3_PHASE_SHIFT, 0x1);
796
797 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
798 udelay(1000);
799
800 /* program refdiv, nint, frac to RTC register */
801 REG_WRITE(ah, AR_RTC_PLL_CONTROL2, pll_control2);
802
803 /* program BB PLL kd and ki value */
804 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KD, kd);
805 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL2, AR_CH0_DPLL2_KI, 0x06);
806
807 /* program BB PLL phase_shift */
808 REG_RMW_FIELD(ah, AR_CH0_BB_DPLL3,
809 AR_CH0_BB_DPLL3_PHASE_SHIFT, 0x1);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200810 } else if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530811 u32 regval, pll2_divint, pll2_divfrac, refdiv;
812
813 REG_WRITE(ah, AR_RTC_PLL_CONTROL, 0x1142c);
814 udelay(1000);
815
816 REG_SET_BIT(ah, AR_PHY_PLL_MODE, 0x1 << 16);
817 udelay(100);
818
819 if (ah->is_clk_25mhz) {
820 pll2_divint = 0x54;
821 pll2_divfrac = 0x1eb85;
822 refdiv = 3;
823 } else {
Gabor Juhosfc05a312012-07-03 19:13:31 +0200824 if (AR_SREV_9340(ah)) {
825 pll2_divint = 88;
826 pll2_divfrac = 0;
827 refdiv = 5;
828 } else {
829 pll2_divint = 0x11;
830 pll2_divfrac = 0x26666;
831 refdiv = 1;
832 }
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530833 }
834
835 regval = REG_READ(ah, AR_PHY_PLL_MODE);
836 regval |= (0x1 << 16);
837 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
838 udelay(100);
839
840 REG_WRITE(ah, AR_PHY_PLL_CONTROL, (refdiv << 27) |
841 (pll2_divint << 18) | pll2_divfrac);
842 udelay(100);
843
844 regval = REG_READ(ah, AR_PHY_PLL_MODE);
Gabor Juhosfc05a312012-07-03 19:13:31 +0200845 if (AR_SREV_9340(ah))
846 regval = (regval & 0x80071fff) | (0x1 << 30) |
847 (0x1 << 13) | (0x4 << 26) | (0x18 << 19);
848 else
849 regval = (regval & 0x80071fff) | (0x3 << 30) |
850 (0x1 << 13) | (0x4 << 26) | (0x60 << 19);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530851 REG_WRITE(ah, AR_PHY_PLL_MODE, regval);
852 REG_WRITE(ah, AR_PHY_PLL_MODE,
853 REG_READ(ah, AR_PHY_PLL_MODE) & 0xfffeffff);
854 udelay(1000);
Vivek Natarajan22983c32011-01-27 14:45:09 +0530855 }
Vasanthakumar Thiagarajand09b17f2010-12-06 04:27:44 -0800856
857 pll = ath9k_hw_compute_pll_control(ah, chan);
Sujith Manoharan8565f8b2012-09-10 09:20:29 +0530858 if (AR_SREV_9565(ah))
859 pll |= 0x40000;
Gabor Juhosd03a66c2009-01-14 20:17:09 +0100860 REG_WRITE(ah, AR_RTC_PLL_CONTROL, pll);
Sujithf1dc5602008-10-29 10:16:30 +0530861
Gabor Juhosfc05a312012-07-03 19:13:31 +0200862 if (AR_SREV_9485(ah) || AR_SREV_9340(ah) || AR_SREV_9330(ah) ||
863 AR_SREV_9550(ah))
Vasanthakumar Thiagarajan3dfd7f62011-04-11 16:39:40 +0530864 udelay(1000);
865
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400866 /* Switch the core clock for ar9271 to 117Mhz */
867 if (AR_SREV_9271(ah)) {
Sujith25e2ab12010-03-17 14:25:22 +0530868 udelay(500);
869 REG_WRITE(ah, 0x50040, 0x304);
Luis R. Rodriguezc75724d2009-10-19 02:33:34 -0400870 }
871
Sujithf1dc5602008-10-29 10:16:30 +0530872 udelay(RTC_PLL_SETTLE_DELAY);
873
874 REG_WRITE(ah, AR_RTC_SLEEP_CLK, AR_RTC_FORCE_DERIVED_CLK);
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530875
Gabor Juhosfc05a312012-07-03 19:13:31 +0200876 if (AR_SREV_9340(ah) || AR_SREV_9550(ah)) {
Vasanthakumar Thiagarajan0b488ac2011-04-20 10:26:15 +0530877 if (ah->is_clk_25mhz) {
878 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x17c << 1);
879 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f3d7);
880 REG_WRITE(ah, AR_SLP32_INC, 0x0001e7ae);
881 } else {
882 REG_WRITE(ah, AR_RTC_DERIVED_CLK, 0x261 << 1);
883 REG_WRITE(ah, AR_SLP32_MODE, 0x0010f400);
884 REG_WRITE(ah, AR_SLP32_INC, 0x0001e800);
885 }
886 udelay(100);
887 }
Sujithf1dc5602008-10-29 10:16:30 +0530888}
889
Sujithcbe61d82009-02-09 13:27:12 +0530890static void ath9k_hw_init_interrupt_masks(struct ath_hw *ah,
Colin McCabed97809d2008-12-01 13:38:55 -0800891 enum nl80211_iftype opmode)
Sujithf1dc5602008-10-29 10:16:30 +0530892{
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530893 u32 sync_default = AR_INTR_SYNC_DEFAULT;
Pavel Roskin152d5302010-03-31 18:05:37 -0400894 u32 imr_reg = AR_IMR_TXERR |
Sujithf1dc5602008-10-29 10:16:30 +0530895 AR_IMR_TXURN |
896 AR_IMR_RXERR |
897 AR_IMR_RXORN |
898 AR_IMR_BCNMISC;
899
Gabor Juhos3b8a0572012-07-03 19:13:29 +0200900 if (AR_SREV_9340(ah) || AR_SREV_9550(ah))
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530901 sync_default &= ~AR_INTR_SYNC_HOST1_FATAL;
902
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400903 if (AR_SREV_9300_20_OR_LATER(ah)) {
904 imr_reg |= AR_IMR_RXOK_HP;
905 if (ah->config.rx_intr_mitigation)
906 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
907 else
908 imr_reg |= AR_IMR_RXOK_LP;
Sujithf1dc5602008-10-29 10:16:30 +0530909
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400910 } else {
911 if (ah->config.rx_intr_mitigation)
912 imr_reg |= AR_IMR_RXINTM | AR_IMR_RXMINTR;
913 else
914 imr_reg |= AR_IMR_RXOK;
915 }
916
917 if (ah->config.tx_intr_mitigation)
918 imr_reg |= AR_IMR_TXINTM | AR_IMR_TXMINTR;
919 else
920 imr_reg |= AR_IMR_TXOK;
Sujithf1dc5602008-10-29 10:16:30 +0530921
Sujith7d0d0df2010-04-16 11:53:57 +0530922 ENABLE_REGWRITE_BUFFER(ah);
923
Pavel Roskin152d5302010-03-31 18:05:37 -0400924 REG_WRITE(ah, AR_IMR, imr_reg);
Pavel Roskin74bad5c2010-02-23 18:15:27 -0500925 ah->imrs2_reg |= AR_IMR_S2_GTT;
926 REG_WRITE(ah, AR_IMR_S2, ah->imrs2_reg);
Sujithf1dc5602008-10-29 10:16:30 +0530927
928 if (!AR_SREV_9100(ah)) {
929 REG_WRITE(ah, AR_INTR_SYNC_CAUSE, 0xFFFFFFFF);
Vasanthakumar Thiagarajan79d1d2b2011-04-19 19:29:19 +0530930 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, sync_default);
Sujithf1dc5602008-10-29 10:16:30 +0530931 REG_WRITE(ah, AR_INTR_SYNC_MASK, 0);
932 }
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400933
Sujith7d0d0df2010-04-16 11:53:57 +0530934 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +0530935
Vasanthakumar Thiagarajan66860242010-04-15 17:39:07 -0400936 if (AR_SREV_9300_20_OR_LATER(ah)) {
937 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_ENABLE, 0);
938 REG_WRITE(ah, AR_INTR_PRIO_ASYNC_MASK, 0);
939 REG_WRITE(ah, AR_INTR_PRIO_SYNC_ENABLE, 0);
940 REG_WRITE(ah, AR_INTR_PRIO_SYNC_MASK, 0);
941 }
Sujithf1dc5602008-10-29 10:16:30 +0530942}
943
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700944static void ath9k_hw_set_sifs_time(struct ath_hw *ah, u32 us)
945{
946 u32 val = ath9k_hw_mac_to_clks(ah, us - 2);
947 val = min(val, (u32) 0xFFFF);
948 REG_WRITE(ah, AR_D_GBL_IFS_SIFS, val);
949}
950
Felix Fietkau0005baf2010-01-15 02:33:40 +0100951static void ath9k_hw_setslottime(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530952{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100953 u32 val = ath9k_hw_mac_to_clks(ah, us);
954 val = min(val, (u32) 0xFFFF);
955 REG_WRITE(ah, AR_D_GBL_IFS_SLOT, val);
Sujithf1dc5602008-10-29 10:16:30 +0530956}
957
Felix Fietkau0005baf2010-01-15 02:33:40 +0100958static void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us)
Sujithf1dc5602008-10-29 10:16:30 +0530959{
Felix Fietkau0005baf2010-01-15 02:33:40 +0100960 u32 val = ath9k_hw_mac_to_clks(ah, us);
961 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_ACK));
962 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_ACK, val);
963}
964
965static void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us)
966{
967 u32 val = ath9k_hw_mac_to_clks(ah, us);
968 val = min(val, (u32) MS(0xFFFFFFFF, AR_TIME_OUT_CTS));
969 REG_RMW_FIELD(ah, AR_TIME_OUT, AR_TIME_OUT_CTS, val);
Sujithf1dc5602008-10-29 10:16:30 +0530970}
971
Sujithcbe61d82009-02-09 13:27:12 +0530972static bool ath9k_hw_set_global_txtimeout(struct ath_hw *ah, u32 tu)
Sujithf1dc5602008-10-29 10:16:30 +0530973{
Sujithf1dc5602008-10-29 10:16:30 +0530974 if (tu > 0xFFFF) {
Joe Perchesd2182b62011-12-15 14:55:53 -0800975 ath_dbg(ath9k_hw_common(ah), XMIT, "bad global tx timeout %u\n",
976 tu);
Sujith2660b812009-02-09 13:27:26 +0530977 ah->globaltxtimeout = (u32) -1;
Sujithf1dc5602008-10-29 10:16:30 +0530978 return false;
979 } else {
980 REG_RMW_FIELD(ah, AR_GTXTO, AR_GTXTO_TIMEOUT_LIMIT, tu);
Sujith2660b812009-02-09 13:27:26 +0530981 ah->globaltxtimeout = tu;
Sujithf1dc5602008-10-29 10:16:30 +0530982 return true;
983 }
984}
985
Felix Fietkau0005baf2010-01-15 02:33:40 +0100986void ath9k_hw_init_global_settings(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +0530987{
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700988 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700989 const struct ath9k_channel *chan = ah->curchan;
Felix Fietkaue115b7e2012-04-19 21:18:23 +0200990 int acktimeout, ctstimeout, ack_offset = 0;
Felix Fietkaue239d852010-01-15 02:34:58 +0100991 int slottime;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100992 int sifstime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700993 int rx_lat = 0, tx_lat = 0, eifs = 0;
994 u32 reg;
Felix Fietkau0005baf2010-01-15 02:33:40 +0100995
Joe Perchesd2182b62011-12-15 14:55:53 -0800996 ath_dbg(ath9k_hw_common(ah), RESET, "ah->misc_mode 0x%x\n",
Joe Perches226afe62010-12-02 19:12:37 -0800997 ah->misc_mode);
Sujithf1dc5602008-10-29 10:16:30 +0530998
Felix Fietkaub6ba41b2011-07-09 11:12:50 +0700999 if (!chan)
1000 return;
1001
Sujith2660b812009-02-09 13:27:26 +05301002 if (ah->misc_mode != 0)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001003 REG_SET_BIT(ah, AR_PCU_MISC, ah->misc_mode);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001004
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301005 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1006 rx_lat = 41;
1007 else
1008 rx_lat = 37;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001009 tx_lat = 54;
1010
Felix Fietkaue88e4862012-04-19 21:18:22 +02001011 if (IS_CHAN_5GHZ(chan))
1012 sifstime = 16;
1013 else
1014 sifstime = 10;
1015
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001016 if (IS_CHAN_HALF_RATE(chan)) {
1017 eifs = 175;
1018 rx_lat *= 2;
1019 tx_lat *= 2;
1020 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1021 tx_lat += 11;
1022
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001023 sifstime = 32;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001024 ack_offset = 16;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001025 slottime = 13;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001026 } else if (IS_CHAN_QUARTER_RATE(chan)) {
1027 eifs = 340;
Rajkumar Manoharan81a91d52011-08-31 10:47:30 +05301028 rx_lat = (rx_lat * 4) - 1;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001029 tx_lat *= 4;
1030 if (IS_CHAN_A_FAST_CLOCK(ah, chan))
1031 tx_lat += 22;
1032
Simon Wunderlich92367fe72013-08-14 08:01:30 +02001033 sifstime = 64;
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001034 ack_offset = 32;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001035 slottime = 21;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001036 } else {
Rajkumar Manoharana7be0392011-08-27 12:13:21 +05301037 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1038 eifs = AR_D_GBL_IFS_EIFS_ASYNC_FIFO;
1039 reg = AR_USEC_ASYNC_FIFO;
1040 } else {
1041 eifs = REG_READ(ah, AR_D_GBL_IFS_EIFS)/
1042 common->clockrate;
1043 reg = REG_READ(ah, AR_USEC);
1044 }
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001045 rx_lat = MS(reg, AR_USEC_RX_LAT);
1046 tx_lat = MS(reg, AR_USEC_TX_LAT);
1047
1048 slottime = ah->slottime;
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001049 }
Felix Fietkau0005baf2010-01-15 02:33:40 +01001050
Felix Fietkaue239d852010-01-15 02:34:58 +01001051 /* As defined by IEEE 802.11-2007 17.3.8.6 */
Mathias Kretschmerf77f8232013-04-22 22:34:41 +02001052 slottime += 3 * ah->coverage_class;
1053 acktimeout = slottime + sifstime + ack_offset;
Felix Fietkauadb50662011-08-28 01:52:10 +02001054 ctstimeout = acktimeout;
Felix Fietkau42c45682010-02-11 18:07:19 +01001055
1056 /*
1057 * Workaround for early ACK timeouts, add an offset to match the
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001058 * initval's 64us ack timeout value. Use 48us for the CTS timeout.
Felix Fietkau42c45682010-02-11 18:07:19 +01001059 * This was initially only meant to work around an issue with delayed
1060 * BA frames in some implementations, but it has been found to fix ACK
1061 * timeout issues in other cases as well.
1062 */
Felix Fietkaue4744ec2013-10-11 23:31:01 +02001063 if (IS_CHAN_2GHZ(chan) &&
Felix Fietkaue115b7e2012-04-19 21:18:23 +02001064 !IS_CHAN_HALF_RATE(chan) && !IS_CHAN_QUARTER_RATE(chan)) {
Felix Fietkau42c45682010-02-11 18:07:19 +01001065 acktimeout += 64 - sifstime - ah->slottime;
Felix Fietkau55a2bb42012-02-05 21:15:18 +01001066 ctstimeout += 48 - sifstime - ah->slottime;
1067 }
1068
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001069 ath9k_hw_set_sifs_time(ah, sifstime);
1070 ath9k_hw_setslottime(ah, slottime);
Felix Fietkau0005baf2010-01-15 02:33:40 +01001071 ath9k_hw_set_ack_timeout(ah, acktimeout);
Felix Fietkauadb50662011-08-28 01:52:10 +02001072 ath9k_hw_set_cts_timeout(ah, ctstimeout);
Sujith2660b812009-02-09 13:27:26 +05301073 if (ah->globaltxtimeout != (u32) -1)
1074 ath9k_hw_set_global_txtimeout(ah, ah->globaltxtimeout);
Felix Fietkaub6ba41b2011-07-09 11:12:50 +07001075
1076 REG_WRITE(ah, AR_D_GBL_IFS_EIFS, ath9k_hw_mac_to_clks(ah, eifs));
1077 REG_RMW(ah, AR_USEC,
1078 (common->clockrate - 1) |
1079 SM(rx_lat, AR_USEC_RX_LAT) |
1080 SM(tx_lat, AR_USEC_TX_LAT),
1081 AR_USEC_TX_LAT | AR_USEC_RX_LAT | AR_USEC_USEC);
1082
Sujithf1dc5602008-10-29 10:16:30 +05301083}
Felix Fietkau0005baf2010-01-15 02:33:40 +01001084EXPORT_SYMBOL(ath9k_hw_init_global_settings);
Sujithf1dc5602008-10-29 10:16:30 +05301085
Sujith285f2dd2010-01-08 10:36:07 +05301086void ath9k_hw_deinit(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001087{
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001088 struct ath_common *common = ath9k_hw_common(ah);
1089
Sujith736b3a22010-03-17 14:25:24 +05301090 if (common->state < ATH_HW_INITIALIZED)
Felix Fietkauc1b976d2012-12-12 13:14:23 +01001091 return;
Luis R. Rodriguez211f5852009-10-06 21:19:07 -04001092
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001093 ath9k_hw_setpower(ah, ATH9K_PM_FULL_SLEEP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001094}
Sujith285f2dd2010-01-08 10:36:07 +05301095EXPORT_SYMBOL(ath9k_hw_deinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001096
Sujithf1dc5602008-10-29 10:16:30 +05301097/*******/
1098/* INI */
1099/*******/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001100
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001101u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan)
Bob Copeland3a702e42009-03-30 22:30:29 -04001102{
1103 u32 ctl = ath_regd_get_band_ctl(reg, chan->chan->band);
1104
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001105 if (IS_CHAN_2GHZ(chan))
Bob Copeland3a702e42009-03-30 22:30:29 -04001106 ctl |= CTL_11G;
1107 else
1108 ctl |= CTL_11A;
1109
1110 return ctl;
1111}
1112
Sujithf1dc5602008-10-29 10:16:30 +05301113/****************************************/
1114/* Reset and Channel Switching Routines */
1115/****************************************/
1116
Sujithcbe61d82009-02-09 13:27:12 +05301117static inline void ath9k_hw_set_dma(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301118{
Felix Fietkau57b32222010-04-15 17:39:22 -04001119 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau86c157b2013-05-23 12:20:56 +02001120 int txbuf_size;
Sujithf1dc5602008-10-29 10:16:30 +05301121
Sujith7d0d0df2010-04-16 11:53:57 +05301122 ENABLE_REGWRITE_BUFFER(ah);
1123
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001124 /*
1125 * set AHB_MODE not to do cacheline prefetches
1126 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001127 if (!AR_SREV_9300_20_OR_LATER(ah))
1128 REG_SET_BIT(ah, AR_AHB_MODE, AR_AHB_PREFETCH_RD_EN);
Sujithf1dc5602008-10-29 10:16:30 +05301129
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001130 /*
1131 * let mac dma reads be in 128 byte chunks
1132 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001133 REG_RMW(ah, AR_TXCFG, AR_TXCFG_DMASZ_128B, AR_TXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301134
Sujith7d0d0df2010-04-16 11:53:57 +05301135 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301136
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001137 /*
1138 * Restore TX Trigger Level to its pre-reset value.
1139 * The initial value depends on whether aggregation is enabled, and is
1140 * adjusted whenever underruns are detected.
1141 */
Felix Fietkau57b32222010-04-15 17:39:22 -04001142 if (!AR_SREV_9300_20_OR_LATER(ah))
1143 REG_RMW_FIELD(ah, AR_TXCFG, AR_FTRIG, ah->tx_trig_level);
Sujithf1dc5602008-10-29 10:16:30 +05301144
Sujith7d0d0df2010-04-16 11:53:57 +05301145 ENABLE_REGWRITE_BUFFER(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301146
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001147 /*
1148 * let mac dma writes be in 128 byte chunks
1149 */
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001150 REG_RMW(ah, AR_RXCFG, AR_RXCFG_DMASZ_128B, AR_RXCFG_DMASZ_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05301151
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001152 /*
1153 * Setup receive FIFO threshold to hold off TX activities
1154 */
Sujithf1dc5602008-10-29 10:16:30 +05301155 REG_WRITE(ah, AR_RXFIFO_CFG, 0x200);
1156
Felix Fietkau57b32222010-04-15 17:39:22 -04001157 if (AR_SREV_9300_20_OR_LATER(ah)) {
1158 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_HP, 0x1);
1159 REG_RMW_FIELD(ah, AR_RXBP_THRESH, AR_RXBP_THRESH_LP, 0x1);
1160
1161 ath9k_hw_set_rx_bufsize(ah, common->rx_bufsize -
1162 ah->caps.rx_status_len);
1163 }
1164
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001165 /*
1166 * reduce the number of usable entries in PCU TXBUF to avoid
1167 * wrap around issues.
1168 */
Sujithf1dc5602008-10-29 10:16:30 +05301169 if (AR_SREV_9285(ah)) {
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001170 /* For AR9285 the number of Fifos are reduced to half.
1171 * So set the usable tx buf size also to half to
1172 * avoid data/delimiter underruns
1173 */
Felix Fietkau86c157b2013-05-23 12:20:56 +02001174 txbuf_size = AR_9285_PCU_TXBUF_CTRL_USABLE_SIZE;
1175 } else if (AR_SREV_9340_13_OR_LATER(ah)) {
1176 /* Uses fewer entries for AR934x v1.3+ to prevent rx overruns */
1177 txbuf_size = AR_9340_PCU_TXBUF_CTRL_USABLE_SIZE;
1178 } else {
1179 txbuf_size = AR_PCU_TXBUF_CTRL_USABLE_SIZE;
Sujithf1dc5602008-10-29 10:16:30 +05301180 }
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001181
Felix Fietkau86c157b2013-05-23 12:20:56 +02001182 if (!AR_SREV_9271(ah))
1183 REG_WRITE(ah, AR_PCU_TXBUF_CTRL, txbuf_size);
1184
Sujith7d0d0df2010-04-16 11:53:57 +05301185 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301186
Vasanthakumar Thiagarajan744d4022010-04-15 17:39:27 -04001187 if (AR_SREV_9300_20_OR_LATER(ah))
1188 ath9k_hw_reset_txstatus_ring(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301189}
1190
Sujithcbe61d82009-02-09 13:27:12 +05301191static void ath9k_hw_set_operating_mode(struct ath_hw *ah, int opmode)
Sujithf1dc5602008-10-29 10:16:30 +05301192{
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001193 u32 mask = AR_STA_ID1_STA_AP | AR_STA_ID1_ADHOC;
1194 u32 set = AR_STA_ID1_KSRCH_MODE;
Sujithf1dc5602008-10-29 10:16:30 +05301195
Sujithf1dc5602008-10-29 10:16:30 +05301196 switch (opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08001197 case NL80211_IFTYPE_ADHOC:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001198 set |= AR_STA_ID1_ADHOC;
Sujithf1dc5602008-10-29 10:16:30 +05301199 REG_SET_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
1200 break;
Thomas Pedersen2664d662013-05-08 10:16:48 -07001201 case NL80211_IFTYPE_MESH_POINT:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001202 case NL80211_IFTYPE_AP:
1203 set |= AR_STA_ID1_STA_AP;
1204 /* fall through */
Colin McCabed97809d2008-12-01 13:38:55 -08001205 case NL80211_IFTYPE_STATION:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001206 REG_CLR_BIT(ah, AR_CFG, AR_CFG_AP_ADHOC_INDICATION);
Sujithf1dc5602008-10-29 10:16:30 +05301207 break;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301208 default:
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001209 if (!ah->is_monitoring)
1210 set = 0;
Rajkumar Manoharan5f841b42010-10-27 18:31:15 +05301211 break;
Sujithf1dc5602008-10-29 10:16:30 +05301212 }
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001213 REG_RMW(ah, AR_STA_ID1, set, mask);
Sujithf1dc5602008-10-29 10:16:30 +05301214}
1215
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001216void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
1217 u32 *coef_mantissa, u32 *coef_exponent)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001218{
1219 u32 coef_exp, coef_man;
1220
1221 for (coef_exp = 31; coef_exp > 0; coef_exp--)
1222 if ((coef_scaled >> coef_exp) & 0x1)
1223 break;
1224
1225 coef_exp = 14 - (coef_exp - COEF_SCALE_S);
1226
1227 coef_man = coef_scaled + (1 << (COEF_SCALE_S - coef_exp - 1));
1228
1229 *coef_mantissa = coef_man >> (COEF_SCALE_S - coef_exp);
1230 *coef_exponent = coef_exp - 16;
1231}
1232
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301233/* AR9330 WAR:
1234 * call external reset function to reset WMAC if:
1235 * - doing a cold reset
1236 * - we have pending frames in the TX queues.
1237 */
1238static bool ath9k_hw_ar9330_reset_war(struct ath_hw *ah, int type)
1239{
1240 int i, npend = 0;
1241
1242 for (i = 0; i < AR_NUM_QCU; i++) {
1243 npend = ath9k_hw_numtxpending(ah, i);
1244 if (npend)
1245 break;
1246 }
1247
1248 if (ah->external_reset &&
1249 (npend || type == ATH9K_RESET_COLD)) {
1250 int reset_err = 0;
1251
1252 ath_dbg(ath9k_hw_common(ah), RESET,
1253 "reset MAC via external reset\n");
1254
1255 reset_err = ah->external_reset();
1256 if (reset_err) {
1257 ath_err(ath9k_hw_common(ah),
1258 "External reset failed, err=%d\n",
1259 reset_err);
1260 return false;
1261 }
1262
1263 REG_WRITE(ah, AR_RTC_RESET, 1);
1264 }
1265
1266 return true;
1267}
1268
Sujithcbe61d82009-02-09 13:27:12 +05301269static bool ath9k_hw_set_reset(struct ath_hw *ah, int type)
Sujithf1dc5602008-10-29 10:16:30 +05301270{
1271 u32 rst_flags;
1272 u32 tmpReg;
1273
Sujith70768492009-02-16 13:23:12 +05301274 if (AR_SREV_9100(ah)) {
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001275 REG_RMW_FIELD(ah, AR_RTC_DERIVED_CLK,
1276 AR_RTC_DERIVED_CLK_PERIOD, 1);
Sujith70768492009-02-16 13:23:12 +05301277 (void)REG_READ(ah, AR_RTC_DERIVED_CLK);
1278 }
1279
Sujith7d0d0df2010-04-16 11:53:57 +05301280 ENABLE_REGWRITE_BUFFER(ah);
1281
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001282 if (AR_SREV_9300_20_OR_LATER(ah)) {
1283 REG_WRITE(ah, AR_WA, ah->WARegVal);
1284 udelay(10);
1285 }
1286
Sujithf1dc5602008-10-29 10:16:30 +05301287 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1288 AR_RTC_FORCE_WAKE_ON_INT);
1289
1290 if (AR_SREV_9100(ah)) {
1291 rst_flags = AR_RTC_RC_MAC_WARM | AR_RTC_RC_MAC_COLD |
1292 AR_RTC_RC_COLD_RESET | AR_RTC_RC_WARM_RESET;
1293 } else {
1294 tmpReg = REG_READ(ah, AR_INTR_SYNC_CAUSE);
Felix Fietkaua37a9912013-05-23 12:20:55 +02001295 if (AR_SREV_9340(ah))
1296 tmpReg &= AR9340_INTR_SYNC_LOCAL_TIMEOUT;
1297 else
1298 tmpReg &= AR_INTR_SYNC_LOCAL_TIMEOUT |
1299 AR_INTR_SYNC_RADM_CPL_TIMEOUT;
1300
1301 if (tmpReg) {
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001302 u32 val;
Sujithf1dc5602008-10-29 10:16:30 +05301303 REG_WRITE(ah, AR_INTR_SYNC_ENABLE, 0);
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001304
1305 val = AR_RC_HOSTIF;
1306 if (!AR_SREV_9300_20_OR_LATER(ah))
1307 val |= AR_RC_AHB;
1308 REG_WRITE(ah, AR_RC, val);
1309
1310 } else if (!AR_SREV_9300_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05301311 REG_WRITE(ah, AR_RC, AR_RC_AHB);
Sujithf1dc5602008-10-29 10:16:30 +05301312
1313 rst_flags = AR_RTC_RC_MAC_WARM;
1314 if (type == ATH9K_RESET_COLD)
1315 rst_flags |= AR_RTC_RC_MAC_COLD;
1316 }
1317
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001318 if (AR_SREV_9330(ah)) {
Sujith Manoharand7df7a52013-12-18 09:53:27 +05301319 if (!ath9k_hw_ar9330_reset_war(ah, type))
1320 return false;
Gabor Juhos7d95847c2011-06-21 11:23:51 +02001321 }
1322
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301323 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan506847a2012-06-12 20:18:16 +05301324 ar9003_mci_check_gpm_offset(ah);
Rajkumar Manoharan38634952012-06-11 12:19:32 +05301325
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001326 REG_WRITE(ah, AR_RTC_RC, rst_flags);
Sujith7d0d0df2010-04-16 11:53:57 +05301327
1328 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301329
Sujith Manoharan4dc78c432013-12-18 09:53:26 +05301330 if (AR_SREV_9300_20_OR_LATER(ah))
1331 udelay(50);
1332 else if (AR_SREV_9100(ah))
1333 udelay(10000);
1334 else
1335 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05301336
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001337 REG_WRITE(ah, AR_RTC_RC, 0);
Sujith0caa7b12009-02-16 13:23:20 +05301338 if (!ath9k_hw_wait(ah, AR_RTC_RC, AR_RTC_RC_M, 0, AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001339 ath_dbg(ath9k_hw_common(ah), RESET, "RTC stuck in MAC reset\n");
Sujithf1dc5602008-10-29 10:16:30 +05301340 return false;
1341 }
1342
1343 if (!AR_SREV_9100(ah))
1344 REG_WRITE(ah, AR_RC, 0);
1345
Sujithf1dc5602008-10-29 10:16:30 +05301346 if (AR_SREV_9100(ah))
1347 udelay(50);
1348
1349 return true;
1350}
1351
Sujithcbe61d82009-02-09 13:27:12 +05301352static bool ath9k_hw_set_reset_power_on(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05301353{
Sujith7d0d0df2010-04-16 11:53:57 +05301354 ENABLE_REGWRITE_BUFFER(ah);
1355
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001356 if (AR_SREV_9300_20_OR_LATER(ah)) {
1357 REG_WRITE(ah, AR_WA, ah->WARegVal);
1358 udelay(10);
1359 }
1360
Sujithf1dc5602008-10-29 10:16:30 +05301361 REG_WRITE(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN |
1362 AR_RTC_FORCE_WAKE_ON_INT);
1363
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04001364 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301365 REG_WRITE(ah, AR_RC, AR_RC_AHB);
1366
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001367 REG_WRITE(ah, AR_RTC_RESET, 0);
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301368
Sujith7d0d0df2010-04-16 11:53:57 +05301369 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301370
Sujith Manoharanafe36532013-12-18 09:53:25 +05301371 udelay(2);
Senthil Balasubramanian84e21692010-04-15 17:38:30 -04001372
1373 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan1c29ce62009-08-31 17:48:36 +05301374 REG_WRITE(ah, AR_RC, 0);
1375
Gabor Juhosd03a66c2009-01-14 20:17:09 +01001376 REG_WRITE(ah, AR_RTC_RESET, 1);
Sujithf1dc5602008-10-29 10:16:30 +05301377
1378 if (!ath9k_hw_wait(ah,
1379 AR_RTC_STATUS,
1380 AR_RTC_STATUS_M,
Sujith0caa7b12009-02-16 13:23:20 +05301381 AR_RTC_STATUS_ON,
1382 AH_WAIT_TIMEOUT)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001383 ath_dbg(ath9k_hw_common(ah), RESET, "RTC not waking up\n");
Sujithf1dc5602008-10-29 10:16:30 +05301384 return false;
1385 }
1386
Sujithf1dc5602008-10-29 10:16:30 +05301387 return ath9k_hw_set_reset(ah, ATH9K_RESET_WARM);
1388}
1389
Sujithcbe61d82009-02-09 13:27:12 +05301390static bool ath9k_hw_set_reset_reg(struct ath_hw *ah, u32 type)
Sujithf1dc5602008-10-29 10:16:30 +05301391{
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301392 bool ret = false;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05301393
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04001394 if (AR_SREV_9300_20_OR_LATER(ah)) {
1395 REG_WRITE(ah, AR_WA, ah->WARegVal);
1396 udelay(10);
1397 }
1398
Sujithf1dc5602008-10-29 10:16:30 +05301399 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
1400 AR_RTC_FORCE_WAKE_EN | AR_RTC_FORCE_WAKE_ON_INT);
1401
Felix Fietkauceb26a62012-10-03 21:07:51 +02001402 if (!ah->reset_power_on)
1403 type = ATH9K_RESET_POWER_ON;
1404
Sujithf1dc5602008-10-29 10:16:30 +05301405 switch (type) {
1406 case ATH9K_RESET_POWER_ON:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301407 ret = ath9k_hw_set_reset_power_on(ah);
Sujith Manoharanda8fb122012-11-17 21:20:50 +05301408 if (ret)
Felix Fietkauceb26a62012-10-03 21:07:51 +02001409 ah->reset_power_on = true;
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301410 break;
Sujithf1dc5602008-10-29 10:16:30 +05301411 case ATH9K_RESET_WARM:
1412 case ATH9K_RESET_COLD:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301413 ret = ath9k_hw_set_reset(ah, type);
1414 break;
Sujithf1dc5602008-10-29 10:16:30 +05301415 default:
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301416 break;
Sujithf1dc5602008-10-29 10:16:30 +05301417 }
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301418
Mohammed Shafi Shajakhan7a9233f2011-11-30 10:41:25 +05301419 return ret;
Sujithf1dc5602008-10-29 10:16:30 +05301420}
1421
Sujithcbe61d82009-02-09 13:27:12 +05301422static bool ath9k_hw_chip_reset(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05301423 struct ath9k_channel *chan)
1424{
Felix Fietkau9c083af2012-03-03 15:17:02 +01001425 int reset_type = ATH9K_RESET_WARM;
1426
1427 if (AR_SREV_9280(ah)) {
1428 if (ah->eep_ops->get_eeprom(ah, EEP_OL_PWRCTRL))
1429 reset_type = ATH9K_RESET_POWER_ON;
1430 else
1431 reset_type = ATH9K_RESET_COLD;
Felix Fietkau3412f2f02013-02-25 20:51:07 +01001432 } else if (ah->chip_fullsleep || REG_READ(ah, AR_Q_TXE) ||
1433 (REG_READ(ah, AR_CR) & AR_CR_RXE))
1434 reset_type = ATH9K_RESET_COLD;
Felix Fietkau9c083af2012-03-03 15:17:02 +01001435
1436 if (!ath9k_hw_set_reset_reg(ah, reset_type))
Sujithf1dc5602008-10-29 10:16:30 +05301437 return false;
1438
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001439 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05301440 return false;
1441
Sujith2660b812009-02-09 13:27:26 +05301442 ah->chip_fullsleep = false;
Felix Fietkaubfc441a2012-05-24 14:32:22 +02001443
1444 if (AR_SREV_9330(ah))
1445 ar9003_hw_internal_regulator_apply(ah);
Sujithf1dc5602008-10-29 10:16:30 +05301446 ath9k_hw_init_pll(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301447
1448 return true;
1449}
1450
Sujithcbe61d82009-02-09 13:27:12 +05301451static bool ath9k_hw_channel_change(struct ath_hw *ah,
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001452 struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05301453{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07001454 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301455 struct ath9k_hw_capabilities *pCap = &ah->caps;
1456 bool band_switch = false, mode_diff = false;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301457 u8 ini_reloaded = 0;
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001458 u32 qnum;
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001459 int r;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301460
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301461 if (pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) {
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001462 u32 flags_diff = chan->channelFlags ^ ah->curchan->channelFlags;
1463 band_switch = !!(flags_diff & CHANNEL_5GHZ);
1464 mode_diff = !!(flags_diff & ~CHANNEL_HT);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301465 }
Sujithf1dc5602008-10-29 10:16:30 +05301466
1467 for (qnum = 0; qnum < AR_NUM_QCU; qnum++) {
1468 if (ath9k_hw_numtxpending(ah, qnum)) {
Joe Perchesd2182b62011-12-15 14:55:53 -08001469 ath_dbg(common, QUEUE,
Joe Perches226afe62010-12-02 19:12:37 -08001470 "Transmit frames pending on queue %d\n", qnum);
Sujithf1dc5602008-10-29 10:16:30 +05301471 return false;
1472 }
1473 }
1474
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001475 if (!ath9k_hw_rfbus_req(ah)) {
Joe Perches38002762010-12-02 19:12:36 -08001476 ath_err(common, "Could not kill baseband RX\n");
Sujithf1dc5602008-10-29 10:16:30 +05301477 return false;
1478 }
1479
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301480 if (band_switch || mode_diff) {
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301481 ath9k_hw_mark_phy_inactive(ah);
1482 udelay(5);
1483
Sujith Manoharan5f35c0f2013-07-16 12:03:20 +05301484 if (band_switch)
1485 ath9k_hw_init_pll(ah, chan);
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301486
1487 if (ath9k_hw_fast_chan_change(ah, chan, &ini_reloaded)) {
1488 ath_err(common, "Failed to do fast channel change\n");
1489 return false;
1490 }
1491 }
1492
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001493 ath9k_hw_set_channel_regs(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301494
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001495 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001496 if (r) {
Joe Perches38002762010-12-02 19:12:36 -08001497 ath_err(common, "Failed to set channel\n");
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001498 return false;
Sujithf1dc5602008-10-29 10:16:30 +05301499 }
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001500 ath9k_hw_set_clockrate(ah);
Gabor Juhos64ea57d2012-04-15 20:38:05 +02001501 ath9k_hw_apply_txpower(ah, chan, false);
Sujithf1dc5602008-10-29 10:16:30 +05301502
Felix Fietkau81c507a2013-10-11 23:30:55 +02001503 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001504 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithf1dc5602008-10-29 10:16:30 +05301505
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301506 if (band_switch || ini_reloaded)
1507 ah->eep_ops->set_board_values(ah, chan);
1508
1509 ath9k_hw_init_bb(ah, chan);
1510 ath9k_hw_rfbus_done(ah);
1511
1512 if (band_switch || ini_reloaded) {
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301513 ah->ah_flags |= AH_FASTCC;
Sujith Manoharan70e89a72013-07-16 12:03:22 +05301514 ath9k_hw_init_cal(ah, chan);
Rajkumar Manoharana126ff52011-10-13 11:00:42 +05301515 ah->ah_flags &= ~AH_FASTCC;
Rajkumar Manoharan5f0c04e2011-10-13 11:00:35 +05301516 }
1517
Sujithf1dc5602008-10-29 10:16:30 +05301518 return true;
1519}
1520
Felix Fietkau691680b2011-03-19 13:55:38 +01001521static void ath9k_hw_apply_gpio_override(struct ath_hw *ah)
1522{
1523 u32 gpio_mask = ah->gpio_mask;
1524 int i;
1525
1526 for (i = 0; gpio_mask; i++, gpio_mask >>= 1) {
1527 if (!(gpio_mask & 1))
1528 continue;
1529
1530 ath9k_hw_cfg_output(ah, i, AR_GPIO_OUTPUT_MUX_AS_OUTPUT);
1531 ath9k_hw_set_gpio(ah, i, !!(ah->gpio_val & BIT(i)));
1532 }
1533}
1534
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301535static bool ath9k_hw_check_dcs(u32 dma_dbg, u32 num_dcu_states,
1536 int *hang_state, int *hang_pos)
1537{
1538 static u32 dcu_chain_state[] = {5, 6, 9}; /* DCU chain stuck states */
1539 u32 chain_state, dcs_pos, i;
1540
1541 for (dcs_pos = 0; dcs_pos < num_dcu_states; dcs_pos++) {
1542 chain_state = (dma_dbg >> (5 * dcs_pos)) & 0x1f;
1543 for (i = 0; i < 3; i++) {
1544 if (chain_state == dcu_chain_state[i]) {
1545 *hang_state = chain_state;
1546 *hang_pos = dcs_pos;
1547 return true;
1548 }
1549 }
1550 }
1551 return false;
1552}
1553
1554#define DCU_COMPLETE_STATE 1
1555#define DCU_COMPLETE_STATE_MASK 0x3
1556#define NUM_STATUS_READS 50
1557static bool ath9k_hw_detect_mac_hang(struct ath_hw *ah)
1558{
1559 u32 chain_state, comp_state, dcs_reg = AR_DMADBG_4;
1560 u32 i, hang_pos, hang_state, num_state = 6;
1561
1562 comp_state = REG_READ(ah, AR_DMADBG_6);
1563
1564 if ((comp_state & DCU_COMPLETE_STATE_MASK) != DCU_COMPLETE_STATE) {
1565 ath_dbg(ath9k_hw_common(ah), RESET,
1566 "MAC Hang signature not found at DCU complete\n");
1567 return false;
1568 }
1569
1570 chain_state = REG_READ(ah, dcs_reg);
1571 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1572 goto hang_check_iter;
1573
1574 dcs_reg = AR_DMADBG_5;
1575 num_state = 4;
1576 chain_state = REG_READ(ah, dcs_reg);
1577 if (ath9k_hw_check_dcs(chain_state, num_state, &hang_state, &hang_pos))
1578 goto hang_check_iter;
1579
1580 ath_dbg(ath9k_hw_common(ah), RESET,
1581 "MAC Hang signature 1 not found\n");
1582 return false;
1583
1584hang_check_iter:
1585 ath_dbg(ath9k_hw_common(ah), RESET,
1586 "DCU registers: chain %08x complete %08x Hang: state %d pos %d\n",
1587 chain_state, comp_state, hang_state, hang_pos);
1588
1589 for (i = 0; i < NUM_STATUS_READS; i++) {
1590 chain_state = REG_READ(ah, dcs_reg);
1591 chain_state = (chain_state >> (5 * hang_pos)) & 0x1f;
1592 comp_state = REG_READ(ah, AR_DMADBG_6);
1593
1594 if (((comp_state & DCU_COMPLETE_STATE_MASK) !=
1595 DCU_COMPLETE_STATE) ||
1596 (chain_state != hang_state))
1597 return false;
1598 }
1599
1600 ath_dbg(ath9k_hw_common(ah), RESET, "MAC Hang signature 1 found\n");
1601
1602 return true;
1603}
1604
Sujith Manoharan1e516ca2013-09-11 21:30:27 +05301605void ath9k_hw_check_nav(struct ath_hw *ah)
1606{
1607 struct ath_common *common = ath9k_hw_common(ah);
1608 u32 val;
1609
1610 val = REG_READ(ah, AR_NAV);
1611 if (val != 0xdeadbeef && val > 0x7fff) {
1612 ath_dbg(common, BSTUCK, "Abnormal NAV: 0x%x\n", val);
1613 REG_WRITE(ah, AR_NAV, 0);
1614 }
1615}
1616EXPORT_SYMBOL(ath9k_hw_check_nav);
1617
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001618bool ath9k_hw_check_alive(struct ath_hw *ah)
Johannes Berg3b319aa2009-06-13 14:50:26 +05301619{
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001620 int count = 50;
1621 u32 reg;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301622
Rajkumar Manoharan01e18912012-03-15 05:34:27 +05301623 if (AR_SREV_9300(ah))
1624 return !ath9k_hw_detect_mac_hang(ah);
1625
Felix Fietkaue17f83e2010-09-22 12:34:53 +02001626 if (AR_SREV_9285_12_OR_LATER(ah))
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001627 return true;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301628
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001629 do {
1630 reg = REG_READ(ah, AR_OBS_BUS_1);
1631
1632 if ((reg & 0x7E7FFFEF) == 0x00702400)
1633 continue;
1634
1635 switch (reg & 0x7E000B00) {
1636 case 0x1E000000:
1637 case 0x52000B00:
1638 case 0x18000B00:
1639 continue;
1640 default:
1641 return true;
1642 }
1643 } while (count-- > 0);
1644
1645 return false;
Johannes Berg3b319aa2009-06-13 14:50:26 +05301646}
Felix Fietkauc9c99e52010-04-19 19:57:29 +02001647EXPORT_SYMBOL(ath9k_hw_check_alive);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301648
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301649static void ath9k_hw_init_mfp(struct ath_hw *ah)
1650{
1651 /* Setup MFP options for CCMP */
1652 if (AR_SREV_9280_20_OR_LATER(ah)) {
1653 /* Mask Retry(b11), PwrMgt(b12), MoreData(b13) to 0 in mgmt
1654 * frames when constructing CCMP AAD. */
1655 REG_RMW_FIELD(ah, AR_AES_MUTE_MASK1, AR_AES_MUTE_MASK1_FC_MGMT,
1656 0xc7ff);
1657 ah->sw_mgmt_crypto = false;
1658 } else if (AR_SREV_9160_10_OR_LATER(ah)) {
1659 /* Disable hardware crypto for management frames */
1660 REG_CLR_BIT(ah, AR_PCU_MISC_MODE2,
1661 AR_PCU_MISC_MODE2_MGMT_CRYPTO_ENABLE);
1662 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1663 AR_PCU_MISC_MODE2_NO_CRYPTO_FOR_NON_DATA_PKT);
1664 ah->sw_mgmt_crypto = true;
1665 } else {
1666 ah->sw_mgmt_crypto = true;
1667 }
1668}
1669
1670static void ath9k_hw_reset_opmode(struct ath_hw *ah,
1671 u32 macStaId1, u32 saveDefAntenna)
1672{
1673 struct ath_common *common = ath9k_hw_common(ah);
1674
1675 ENABLE_REGWRITE_BUFFER(ah);
1676
Felix Fietkauecbbed32013-04-16 12:51:56 +02001677 REG_RMW(ah, AR_STA_ID1, macStaId1
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301678 | AR_STA_ID1_RTS_USE_DEF
1679 | (ah->config.ack_6mb ? AR_STA_ID1_ACKCTS_6MB : 0)
Felix Fietkauecbbed32013-04-16 12:51:56 +02001680 | ah->sta_id1_defaults,
1681 ~AR_STA_ID1_SADH_MASK);
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301682 ath_hw_setbssidmask(common);
1683 REG_WRITE(ah, AR_DEF_ANTENNA, saveDefAntenna);
1684 ath9k_hw_write_associd(ah);
1685 REG_WRITE(ah, AR_ISR, ~0);
1686 REG_WRITE(ah, AR_RSSI_THR, INIT_RSSI_THR);
1687
1688 REGWRITE_BUFFER_FLUSH(ah);
1689
1690 ath9k_hw_set_operating_mode(ah, ah->opmode);
1691}
1692
1693static void ath9k_hw_init_queues(struct ath_hw *ah)
1694{
1695 int i;
1696
1697 ENABLE_REGWRITE_BUFFER(ah);
1698
1699 for (i = 0; i < AR_NUM_DCU; i++)
1700 REG_WRITE(ah, AR_DQCUMASK(i), 1 << i);
1701
1702 REGWRITE_BUFFER_FLUSH(ah);
1703
1704 ah->intr_txqs = 0;
1705 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
1706 ath9k_hw_resettxqueue(ah, i);
1707}
1708
1709/*
1710 * For big endian systems turn on swapping for descriptors
1711 */
1712static void ath9k_hw_init_desc(struct ath_hw *ah)
1713{
1714 struct ath_common *common = ath9k_hw_common(ah);
1715
1716 if (AR_SREV_9100(ah)) {
1717 u32 mask;
1718 mask = REG_READ(ah, AR_CFG);
1719 if (mask & (AR_CFG_SWRB | AR_CFG_SWTB | AR_CFG_SWRG)) {
1720 ath_dbg(common, RESET, "CFG Byte Swap Set 0x%x\n",
1721 mask);
1722 } else {
1723 mask = INIT_CONFIG_STATUS | AR_CFG_SWRB | AR_CFG_SWTB;
1724 REG_WRITE(ah, AR_CFG, mask);
1725 ath_dbg(common, RESET, "Setting CFG 0x%x\n",
1726 REG_READ(ah, AR_CFG));
1727 }
1728 } else {
1729 if (common->bus_ops->ath_bus_type == ATH_USB) {
1730 /* Configure AR9271 target WLAN */
1731 if (AR_SREV_9271(ah))
1732 REG_WRITE(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB);
1733 else
1734 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1735 }
1736#ifdef __BIG_ENDIAN
1737 else if (AR_SREV_9330(ah) || AR_SREV_9340(ah) ||
1738 AR_SREV_9550(ah))
1739 REG_RMW(ah, AR_CFG, AR_CFG_SWRB | AR_CFG_SWTB, 0);
1740 else
1741 REG_WRITE(ah, AR_CFG, AR_CFG_SWTD | AR_CFG_SWRD);
1742#endif
1743 }
1744}
1745
Sujith Manoharancaed6572012-03-14 14:40:46 +05301746/*
1747 * Fast channel change:
1748 * (Change synthesizer based on channel freq without resetting chip)
Sujith Manoharancaed6572012-03-14 14:40:46 +05301749 */
1750static int ath9k_hw_do_fastcc(struct ath_hw *ah, struct ath9k_channel *chan)
1751{
1752 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301753 struct ath9k_hw_capabilities *pCap = &ah->caps;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301754 int ret;
1755
1756 if (AR_SREV_9280(ah) && common->bus_ops->ath_bus_type == ATH_PCI)
1757 goto fail;
1758
1759 if (ah->chip_fullsleep)
1760 goto fail;
1761
1762 if (!ah->curchan)
1763 goto fail;
1764
1765 if (chan->channel == ah->curchan->channel)
1766 goto fail;
1767
Felix Fietkaufeb7bc92012-04-19 21:18:28 +02001768 if ((ah->curchan->channelFlags | chan->channelFlags) &
1769 (CHANNEL_HALF | CHANNEL_QUARTER))
1770 goto fail;
1771
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301772 /*
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001773 * If cross-band fcc is not supoprted, bail out if channelFlags differ.
Sujith Manoharanb840cff2013-07-16 12:03:19 +05301774 */
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001775 if (!(pCap->hw_caps & ATH9K_HW_CAP_FCC_BAND_SWITCH) &&
Felix Fietkauaf02efb2013-11-18 20:14:44 +01001776 ((chan->channelFlags ^ ah->curchan->channelFlags) & ~CHANNEL_HT))
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001777 goto fail;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301778
1779 if (!ath9k_hw_check_alive(ah))
1780 goto fail;
1781
1782 /*
1783 * For AR9462, make sure that calibration data for
1784 * re-using are present.
1785 */
Sujith Manoharan8a905552012-05-04 13:23:59 +05301786 if (AR_SREV_9462(ah) && (ah->caldata &&
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301787 (!test_bit(TXIQCAL_DONE, &ah->caldata->cal_flags) ||
1788 !test_bit(TXCLCAL_DONE, &ah->caldata->cal_flags) ||
1789 !test_bit(RTT_DONE, &ah->caldata->cal_flags))))
Sujith Manoharancaed6572012-03-14 14:40:46 +05301790 goto fail;
1791
1792 ath_dbg(common, RESET, "FastChannelChange for %d -> %d\n",
1793 ah->curchan->channel, chan->channel);
1794
1795 ret = ath9k_hw_channel_change(ah, chan);
1796 if (!ret)
1797 goto fail;
1798
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301799 if (ath9k_hw_mci_is_enabled(ah))
Rajkumar Manoharan1bde95fa2012-06-11 12:19:33 +05301800 ar9003_mci_2g5g_switch(ah, false);
Sujith Manoharancaed6572012-03-14 14:40:46 +05301801
Rajkumar Manoharan88033312012-09-12 18:59:19 +05301802 ath9k_hw_loadnf(ah, ah->curchan);
1803 ath9k_hw_start_nfcal(ah, true);
1804
Sujith Manoharancaed6572012-03-14 14:40:46 +05301805 if (AR_SREV_9271(ah))
1806 ar9002_hw_load_ani_reg(ah, chan);
1807
1808 return 0;
1809fail:
1810 return -EINVAL;
1811}
1812
Sujithcbe61d82009-02-09 13:27:12 +05301813int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
Sujith Manoharancaed6572012-03-14 14:40:46 +05301814 struct ath9k_hw_cal_data *caldata, bool fastcc)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001815{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07001816 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau09d8e312013-11-18 20:14:43 +01001817 struct timespec ts;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001818 u32 saveLedState;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001819 u32 saveDefAntenna;
1820 u32 macStaId1;
Sujith46fe7822009-09-17 09:25:25 +05301821 u64 tsf = 0;
Felix Fietkau09d8e312013-11-18 20:14:43 +01001822 s64 usec = 0;
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301823 int r;
Sujith Manoharancaed6572012-03-14 14:40:46 +05301824 bool start_mci_reset = false;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301825 bool save_fullsleep = ah->chip_fullsleep;
1826
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301827 if (ath9k_hw_mci_is_enabled(ah)) {
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301828 start_mci_reset = ar9003_mci_start_reset(ah, chan);
1829 if (start_mci_reset)
1830 return 0;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301831 }
1832
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07001833 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001834 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001835
Sujith Manoharancaed6572012-03-14 14:40:46 +05301836 if (ah->curchan && !ah->chip_fullsleep)
1837 ath9k_hw_getnf(ah, ah->curchan);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001838
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001839 ah->caldata = caldata;
Sujith Manoharanfcb9a3d2013-03-04 12:42:52 +05301840 if (caldata && (chan->channel != caldata->channel ||
Felix Fietkau6b21fd22013-10-11 23:30:56 +02001841 chan->channelFlags != caldata->channelFlags)) {
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001842 /* Operating channel changed, reset channel calibration data */
1843 memset(caldata, 0, sizeof(*caldata));
1844 ath9k_init_nfcal_hist_buffer(ah, chan);
Felix Fietkau51dea9b2012-08-27 17:00:07 +02001845 } else if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301846 clear_bit(PAPRD_PACKET_SENT, &caldata->cal_flags);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001847 }
Lorenzo Bianconi5bc225a2013-10-11 14:09:54 +02001848 ah->noise = ath9k_hw_getchan_noise(ah, chan, chan->noisefloor);
Felix Fietkau20bd2a02010-07-31 00:12:00 +02001849
Sujith Manoharancaed6572012-03-14 14:40:46 +05301850 if (fastcc) {
1851 r = ath9k_hw_do_fastcc(ah, chan);
1852 if (!r)
1853 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001854 }
1855
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301856 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301857 ar9003_mci_stop_bt(ah, save_fullsleep);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301858
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001859 saveDefAntenna = REG_READ(ah, AR_DEF_ANTENNA);
1860 if (saveDefAntenna == 0)
1861 saveDefAntenna = 1;
1862
1863 macStaId1 = REG_READ(ah, AR_STA_ID1) & AR_STA_ID1_BASE_RATE_11B;
1864
Felix Fietkau09d8e312013-11-18 20:14:43 +01001865 /* Save TSF before chip reset, a cold reset clears it */
1866 tsf = ath9k_hw_gettsf64(ah);
1867 getrawmonotonic(&ts);
1868 usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000;
Sujith46fe7822009-09-17 09:25:25 +05301869
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001870 saveLedState = REG_READ(ah, AR_CFG_LED) &
1871 (AR_CFG_LED_ASSOC_CTL | AR_CFG_LED_MODE_SEL |
1872 AR_CFG_LED_BLINK_THRESH_SEL | AR_CFG_LED_BLINK_SLOW);
1873
1874 ath9k_hw_mark_phy_inactive(ah);
1875
Vasanthakumar Thiagarajan45ef6a02010-12-15 07:30:53 -08001876 ah->paprd_table_write_done = false;
1877
Sujith05020d22010-03-17 14:25:23 +05301878 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001879 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1880 REG_WRITE(ah,
1881 AR9271_RESET_POWER_DOWN_CONTROL,
1882 AR9271_RADIO_RF_RST);
1883 udelay(50);
1884 }
1885
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001886 if (!ath9k_hw_chip_reset(ah, chan)) {
Joe Perches38002762010-12-02 19:12:36 -08001887 ath_err(common, "Chip reset failed\n");
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001888 return -EINVAL;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001889 }
1890
Sujith05020d22010-03-17 14:25:23 +05301891 /* Only required on the first reset */
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04001892 if (AR_SREV_9271(ah) && ah->htc_reset_init) {
1893 ah->htc_reset_init = false;
1894 REG_WRITE(ah,
1895 AR9271_RESET_POWER_DOWN_CONTROL,
1896 AR9271_GATE_MAC_CTL);
1897 udelay(50);
1898 }
1899
Sujith46fe7822009-09-17 09:25:25 +05301900 /* Restore TSF */
Felix Fietkau09d8e312013-11-18 20:14:43 +01001901 getrawmonotonic(&ts);
1902 usec = ts.tv_sec * 1000 + ts.tv_nsec / 1000 - usec;
1903 ath9k_hw_settsf64(ah, tsf + usec);
Sujith46fe7822009-09-17 09:25:25 +05301904
Felix Fietkau7a370812010-09-22 12:34:52 +02001905 if (AR_SREV_9280_20_OR_LATER(ah))
Vasanthakumar Thiagarajan369391d2009-01-21 19:24:13 +05301906 REG_SET_BIT(ah, AR_GPIO_INPUT_EN_VAL, AR_GPIO_JTAG_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001907
Sujithe9141f72010-06-01 15:14:10 +05301908 if (!AR_SREV_9300_20_OR_LATER(ah))
1909 ar9002_hw_enable_async_fifo(ah);
1910
Luis R. Rodriguez25c56ee2009-09-13 23:04:44 -07001911 r = ath9k_hw_process_ini(ah, chan);
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001912 if (r)
1913 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001914
Lorenzo Bianconi935d00c2013-12-12 18:10:16 +01001915 ath9k_hw_set_rfmode(ah, chan);
1916
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301917 if (ath9k_hw_mci_is_enabled(ah))
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301918 ar9003_mci_reset(ah, false, IS_CHAN_2GHZ(chan), save_fullsleep);
1919
Felix Fietkauf860d522010-06-30 02:07:48 +02001920 /*
1921 * Some AR91xx SoC devices frequently fail to accept TSF writes
1922 * right after the chip reset. When that happens, write a new
1923 * value after the initvals have been applied, with an offset
1924 * based on measured time difference
1925 */
1926 if (AR_SREV_9100(ah) && (ath9k_hw_gettsf64(ah) < tsf)) {
1927 tsf += 1500;
1928 ath9k_hw_settsf64(ah, tsf);
1929 }
1930
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301931 ath9k_hw_init_mfp(ah);
Jouni Malinen0ced0e12009-01-08 13:32:13 +02001932
Felix Fietkau81c507a2013-10-11 23:30:55 +02001933 ath9k_hw_set_delta_slope(ah, chan);
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001934 ath9k_hw_spur_mitigate_freq(ah, chan);
Sujithd6509152009-03-13 08:56:05 +05301935 ah->eep_ops->set_board_values(ah, chan);
Luis R. Rodrigueza7765822009-10-19 02:33:45 -04001936
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301937 ath9k_hw_reset_opmode(ah, macStaId1, saveDefAntenna);
Sujith Manoharan00e00032011-01-26 21:59:05 +05301938
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001939 r = ath9k_hw_rf_set_freq(ah, chan);
Luis R. Rodriguez0a3b7ba2009-10-19 02:33:40 -04001940 if (r)
1941 return r;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001942
Felix Fietkaudfdac8a2010-10-08 22:13:51 +02001943 ath9k_hw_set_clockrate(ah);
1944
Sujith Manoharan15d2b582013-03-04 12:42:53 +05301945 ath9k_hw_init_queues(ah);
Sujith2660b812009-02-09 13:27:26 +05301946 ath9k_hw_init_interrupt_masks(ah, ah->opmode);
Luis R. Rodrigueze36b27a2010-06-12 00:33:45 -04001947 ath9k_hw_ani_cache_ini_regs(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001948 ath9k_hw_init_qos(ah);
1949
Sujith2660b812009-02-09 13:27:26 +05301950 if (ah->caps.hw_caps & ATH9K_HW_CAP_RFSILENT)
Felix Fietkau55821322010-12-17 00:57:01 +01001951 ath9k_hw_cfg_gpio_input(ah, ah->rfkill_gpio);
Johannes Berg3b319aa2009-06-13 14:50:26 +05301952
Felix Fietkau0005baf2010-01-15 02:33:40 +01001953 ath9k_hw_init_global_settings(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001954
Felix Fietkaufe2b6af2011-07-09 11:12:51 +07001955 if (AR_SREV_9287(ah) && AR_SREV_9287_13_OR_LATER(ah)) {
1956 REG_SET_BIT(ah, AR_MAC_PCU_LOGIC_ANALYZER,
1957 AR_MAC_PCU_LOGIC_ANALYZER_DISBUG20768);
1958 REG_RMW_FIELD(ah, AR_AHB_MODE, AR_AHB_CUSTOM_BURST_EN,
1959 AR_AHB_CUSTOM_BURST_ASYNC_FIFO_VAL);
1960 REG_SET_BIT(ah, AR_PCU_MISC_MODE2,
1961 AR_PCU_MISC_MODE2_ENABLE_AGGWEP);
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05301962 }
1963
Felix Fietkauca7a4de2011-03-23 20:57:26 +01001964 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PRESERVE_SEQNUM);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001965
1966 ath9k_hw_set_dma(ah);
1967
Rajkumar Manoharaned6ebd82012-06-11 12:19:34 +05301968 if (!ath9k_hw_mci_is_enabled(ah))
1969 REG_WRITE(ah, AR_OBS, 8);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001970
Sujith0ce024c2009-12-14 14:57:00 +05301971 if (ah->config.rx_intr_mitigation) {
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001972 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_LAST, 500);
1973 REG_RMW_FIELD(ah, AR_RIMT, AR_RIMT_FIRST, 2000);
1974 }
1975
Vasanthakumar Thiagarajan7f62a132010-04-15 17:39:19 -04001976 if (ah->config.tx_intr_mitigation) {
1977 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_LAST, 300);
1978 REG_RMW_FIELD(ah, AR_TIMT, AR_TIMT_FIRST, 750);
1979 }
1980
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001981 ath9k_hw_init_bb(ah, chan);
1982
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301983 if (caldata) {
Sujith Manoharan4b9b42b2013-09-11 16:36:31 +05301984 clear_bit(TXIQCAL_DONE, &caldata->cal_flags);
1985 clear_bit(TXCLCAL_DONE, &caldata->cal_flags);
Rajkumar Manoharan77a5a662011-10-13 11:00:37 +05301986 }
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08001987 if (!ath9k_hw_init_cal(ah, chan))
Joe Perches6badaaf2009-06-28 09:26:32 -07001988 return -EIO;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001989
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05301990 if (ath9k_hw_mci_is_enabled(ah) && ar9003_mci_end_reset(ah, chan, caldata))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05301991 return -EIO;
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05301992
Sujith7d0d0df2010-04-16 11:53:57 +05301993 ENABLE_REGWRITE_BUFFER(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001994
Luis R. Rodriguez8fe65362010-04-15 17:38:14 -04001995 ath9k_hw_restore_chainmask(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07001996 REG_WRITE(ah, AR_CFG_LED, saveLedState | AR_CFG_SCLK_32KHZ);
1997
Sujith7d0d0df2010-04-16 11:53:57 +05301998 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05301999
Sujith Manoharan15d2b582013-03-04 12:42:53 +05302000 ath9k_hw_init_desc(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002001
Sujith Manoharandbccdd12012-02-22 17:55:47 +05302002 if (ath9k_hw_btcoex_is_enabled(ah))
Vasanthakumar Thiagarajan42cc41e2009-08-26 21:08:45 +05302003 ath9k_hw_btcoex_enable(ah);
2004
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302005 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan528e5d32012-02-22 12:41:12 +05302006 ar9003_mci_check_bt(ah);
Mohammed Shafi Shajakhan63d32962011-11-30 10:41:27 +05302007
Rajkumar Manoharan1fe860e2012-07-01 19:53:51 +05302008 ath9k_hw_loadnf(ah, chan);
2009 ath9k_hw_start_nfcal(ah, true);
2010
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302011 if (AR_SREV_9300_20_OR_LATER(ah)) {
Luis R. Rodriguezaea702b2010-05-13 13:33:43 -04002012 ar9003_hw_bb_watchdog_config(ah);
Rajkumar Manoharan51ac8cb2011-05-20 17:52:13 +05302013 ar9003_hw_disable_phy_restart(ah);
2014 }
2015
Felix Fietkau691680b2011-03-19 13:55:38 +01002016 ath9k_hw_apply_gpio_override(ah);
2017
Sujith Manoharan7bdea962013-08-04 14:22:00 +05302018 if (AR_SREV_9565(ah) && common->bt_ant_diversity)
Sujith Manoharan362cd032012-09-16 08:06:36 +05302019 REG_SET_BIT(ah, AR_BTCOEX_WL_LNADIV, AR_BTCOEX_WL_LNADIV_FORCE_ON);
2020
Luis R. Rodriguezae8d2852008-12-23 15:58:40 -08002021 return 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002022}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002023EXPORT_SYMBOL(ath9k_hw_reset);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002024
Sujithf1dc5602008-10-29 10:16:30 +05302025/******************************/
2026/* Power Management (Chipset) */
2027/******************************/
2028
Luis R. Rodriguez42d5bc32010-04-15 17:38:12 -04002029/*
2030 * Notify Power Mgt is disabled in self-generated frames.
2031 * If requested, force chip to sleep.
2032 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302033static void ath9k_set_power_sleep(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302034{
2035 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302036
Sujith Manoharana4a29542012-09-10 09:20:03 +05302037 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302038 REG_CLR_BIT(ah, AR_TIMER_MODE, 0xff);
2039 REG_CLR_BIT(ah, AR_NDP2_TIMER_MODE, 0xff);
2040 REG_CLR_BIT(ah, AR_SLP32_INC, 0xfffff);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302041 /* xxx Required for WLAN only case ? */
2042 REG_WRITE(ah, AR_MCI_INTERRUPT_RX_MSG_EN, 0);
2043 udelay(100);
2044 }
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302045
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302046 /*
2047 * Clear the RTC force wake bit to allow the
2048 * mac to go to sleep.
2049 */
2050 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302051
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302052 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302053 udelay(100);
Sujithf1dc5602008-10-29 10:16:30 +05302054
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302055 if (!AR_SREV_9100(ah) && !AR_SREV_9300_20_OR_LATER(ah))
2056 REG_WRITE(ah, AR_RC, AR_RC_AHB | AR_RC_HOSTIF);
2057
2058 /* Shutdown chip. Active low */
2059 if (!AR_SREV_5416(ah) && !AR_SREV_9271(ah)) {
2060 REG_CLR_BIT(ah, AR_RTC_RESET, AR_RTC_RESET_EN);
2061 udelay(2);
Sujithf1dc5602008-10-29 10:16:30 +05302062 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002063
2064 /* Clear Bit 14 of AR_WA after putting chip into Full Sleep mode. */
Rafael J. Wysockia7322812011-11-26 23:37:43 +01002065 if (AR_SREV_9300_20_OR_LATER(ah))
2066 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002067}
2068
Luis R. Rodriguezbbd79af2010-04-15 17:38:16 -04002069/*
2070 * Notify Power Management is enabled in self-generating
2071 * frames. If request, set power mode of chip to
2072 * auto/normal. Duration in units of 128us (1/8 TU).
2073 */
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302074static void ath9k_set_power_network_sleep(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002075{
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302076 struct ath9k_hw_capabilities *pCap = &ah->caps;
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302077
Sujithf1dc5602008-10-29 10:16:30 +05302078 REG_SET_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002079
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302080 if (!(pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)) {
2081 /* Set WakeOnInterrupt bit; clear ForceWake bit */
2082 REG_WRITE(ah, AR_RTC_FORCE_WAKE,
2083 AR_RTC_FORCE_WAKE_ON_INT);
2084 } else {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302085
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302086 /* When chip goes into network sleep, it could be waken
2087 * up by MCI_INT interrupt caused by BT's HW messages
2088 * (LNA_xxx, CONT_xxx) which chould be in a very fast
2089 * rate (~100us). This will cause chip to leave and
2090 * re-enter network sleep mode frequently, which in
2091 * consequence will have WLAN MCI HW to generate lots of
2092 * SYS_WAKING and SYS_SLEEPING messages which will make
2093 * BT CPU to busy to process.
2094 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302095 if (ath9k_hw_mci_is_enabled(ah))
2096 REG_CLR_BIT(ah, AR_MCI_INTERRUPT_RX_MSG_EN,
2097 AR_MCI_INTERRUPT_RX_HW_MSG_MASK);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302098 /*
2099 * Clear the RTC force wake bit to allow the
2100 * mac to go to sleep.
2101 */
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302102 REG_CLR_BIT(ah, AR_RTC_FORCE_WAKE, AR_RTC_FORCE_WAKE_EN);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302103
Rajkumar Manoharan153dccd2012-06-04 16:28:47 +05302104 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302105 udelay(30);
Sujithf1dc5602008-10-29 10:16:30 +05302106 }
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002107
2108 /* Clear Bit 14 of AR_WA after putting chip into Net Sleep mode. */
2109 if (AR_SREV_9300_20_OR_LATER(ah))
2110 REG_WRITE(ah, AR_WA, ah->WARegVal & ~AR_WA_D3_L1_DISABLE);
Sujithf1dc5602008-10-29 10:16:30 +05302111}
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002112
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302113static bool ath9k_hw_set_power_awake(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302114{
2115 u32 val;
2116 int i;
2117
Luis R. Rodriguez9a658d22010-06-21 18:38:47 -04002118 /* Set Bits 14 and 17 of AR_WA before powering on the chip. */
2119 if (AR_SREV_9300_20_OR_LATER(ah)) {
2120 REG_WRITE(ah, AR_WA, ah->WARegVal);
2121 udelay(10);
2122 }
2123
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302124 if ((REG_READ(ah, AR_RTC_STATUS) &
2125 AR_RTC_STATUS_M) == AR_RTC_STATUS_SHUTDOWN) {
2126 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_POWER_ON)) {
Sujithf1dc5602008-10-29 10:16:30 +05302127 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002128 }
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302129 if (!AR_SREV_9300_20_OR_LATER(ah))
2130 ath9k_hw_init_pll(ah, NULL);
2131 }
2132 if (AR_SREV_9100(ah))
2133 REG_SET_BIT(ah, AR_RTC_RESET,
2134 AR_RTC_RESET_EN);
2135
2136 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2137 AR_RTC_FORCE_WAKE_EN);
2138 udelay(50);
2139
2140 for (i = POWER_UP_TIME / 50; i > 0; i--) {
2141 val = REG_READ(ah, AR_RTC_STATUS) & AR_RTC_STATUS_M;
2142 if (val == AR_RTC_STATUS_ON)
2143 break;
2144 udelay(50);
2145 REG_SET_BIT(ah, AR_RTC_FORCE_WAKE,
2146 AR_RTC_FORCE_WAKE_EN);
2147 }
2148 if (i == 0) {
2149 ath_err(ath9k_hw_common(ah),
2150 "Failed to wakeup in %uus\n",
2151 POWER_UP_TIME / 20);
2152 return false;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002153 }
2154
Rajkumar Manoharancdbe4082012-10-25 17:16:53 +05302155 if (ath9k_hw_mci_is_enabled(ah))
2156 ar9003_mci_set_power_awake(ah);
2157
Sujithf1dc5602008-10-29 10:16:30 +05302158 REG_CLR_BIT(ah, AR_STA_ID1, AR_STA_ID1_PWR_SAV);
2159
2160 return true;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002161}
2162
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002163bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode)
Sujithf1dc5602008-10-29 10:16:30 +05302164{
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002165 struct ath_common *common = ath9k_hw_common(ah);
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302166 int status = true;
Sujithf1dc5602008-10-29 10:16:30 +05302167 static const char *modes[] = {
2168 "AWAKE",
2169 "FULL-SLEEP",
2170 "NETWORK SLEEP",
2171 "UNDEFINED"
2172 };
Sujithf1dc5602008-10-29 10:16:30 +05302173
Gabor Juhoscbdec972009-07-24 17:27:22 +02002174 if (ah->power_mode == mode)
2175 return status;
2176
Joe Perchesd2182b62011-12-15 14:55:53 -08002177 ath_dbg(common, RESET, "%s -> %s\n",
Joe Perches226afe62010-12-02 19:12:37 -08002178 modes[ah->power_mode], modes[mode]);
Sujithf1dc5602008-10-29 10:16:30 +05302179
2180 switch (mode) {
2181 case ATH9K_PM_AWAKE:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302182 status = ath9k_hw_set_power_awake(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302183 break;
2184 case ATH9K_PM_FULL_SLEEP:
Sujith Manoharan5955b2b2012-06-04 16:27:30 +05302185 if (ath9k_hw_mci_is_enabled(ah))
Sujith Manoharand1ca8b82012-02-22 12:41:01 +05302186 ar9003_mci_set_full_sleep(ah);
Mohammed Shafi Shajakhan10109112011-11-30 10:41:24 +05302187
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302188 ath9k_set_power_sleep(ah);
Sujith2660b812009-02-09 13:27:26 +05302189 ah->chip_fullsleep = true;
Sujithf1dc5602008-10-29 10:16:30 +05302190 break;
2191 case ATH9K_PM_NETWORK_SLEEP:
Sujith Manoharan31604cf2012-06-04 16:27:36 +05302192 ath9k_set_power_network_sleep(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302193 break;
2194 default:
Joe Perches38002762010-12-02 19:12:36 -08002195 ath_err(common, "Unknown power mode %u\n", mode);
Sujithf1dc5602008-10-29 10:16:30 +05302196 return false;
2197 }
Sujith2660b812009-02-09 13:27:26 +05302198 ah->power_mode = mode;
Sujithf1dc5602008-10-29 10:16:30 +05302199
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002200 /*
2201 * XXX: If this warning never comes up after a while then
2202 * simply keep the ATH_DBG_WARN_ON_ONCE() but make
2203 * ath9k_hw_setpower() return type void.
2204 */
Sujith Manoharan97dcec52010-12-20 08:02:42 +05302205
2206 if (!(ah->ah_flags & AH_UNPLUGGED))
2207 ATH_DBG_WARN_ON_ONCE(!status);
Luis R. Rodriguez69f4aab2010-12-07 15:13:23 -08002208
Sujithf1dc5602008-10-29 10:16:30 +05302209 return status;
2210}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002211EXPORT_SYMBOL(ath9k_hw_setpower);
Sujithf1dc5602008-10-29 10:16:30 +05302212
Sujithf1dc5602008-10-29 10:16:30 +05302213/*******************/
2214/* Beacon Handling */
2215/*******************/
2216
Sujithcbe61d82009-02-09 13:27:12 +05302217void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002218{
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002219 int flags = 0;
2220
Sujith7d0d0df2010-04-16 11:53:57 +05302221 ENABLE_REGWRITE_BUFFER(ah);
2222
Sujith2660b812009-02-09 13:27:26 +05302223 switch (ah->opmode) {
Colin McCabed97809d2008-12-01 13:38:55 -08002224 case NL80211_IFTYPE_ADHOC:
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002225 REG_SET_BIT(ah, AR_TXCFG,
2226 AR_TXCFG_ADHOC_BEACON_ATIM_TX_POLICY);
Thomas Pedersen2664d662013-05-08 10:16:48 -07002227 case NL80211_IFTYPE_MESH_POINT:
Colin McCabed97809d2008-12-01 13:38:55 -08002228 case NL80211_IFTYPE_AP:
Felix Fietkaudd347f22011-03-22 21:54:17 +01002229 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, next_beacon);
2230 REG_WRITE(ah, AR_NEXT_DMA_BEACON_ALERT, next_beacon -
2231 TU_TO_USEC(ah->config.dma_beacon_response_time));
2232 REG_WRITE(ah, AR_NEXT_SWBA, next_beacon -
2233 TU_TO_USEC(ah->config.sw_beacon_response_time));
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002234 flags |=
2235 AR_TBTT_TIMER_EN | AR_DBA_TIMER_EN | AR_SWBA_TIMER_EN;
2236 break;
Colin McCabed97809d2008-12-01 13:38:55 -08002237 default:
Joe Perchesd2182b62011-12-15 14:55:53 -08002238 ath_dbg(ath9k_hw_common(ah), BEACON,
2239 "%s: unsupported opmode: %d\n", __func__, ah->opmode);
Colin McCabed97809d2008-12-01 13:38:55 -08002240 return;
2241 break;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002242 }
2243
Felix Fietkaudd347f22011-03-22 21:54:17 +01002244 REG_WRITE(ah, AR_BEACON_PERIOD, beacon_period);
2245 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, beacon_period);
2246 REG_WRITE(ah, AR_SWBA_PERIOD, beacon_period);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002247
Sujith7d0d0df2010-04-16 11:53:57 +05302248 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302249
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002250 REG_SET_BIT(ah, AR_TIMER_MODE, flags);
2251}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002252EXPORT_SYMBOL(ath9k_hw_beaconinit);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002253
Sujithcbe61d82009-02-09 13:27:12 +05302254void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302255 const struct ath9k_beacon_state *bs)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002256{
2257 u32 nextTbtt, beaconintval, dtimperiod, beacontimeout;
Sujith2660b812009-02-09 13:27:26 +05302258 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002259 struct ath_common *common = ath9k_hw_common(ah);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002260
Sujith7d0d0df2010-04-16 11:53:57 +05302261 ENABLE_REGWRITE_BUFFER(ah);
2262
Felix Fietkau4ed15762013-12-14 18:03:44 +01002263 REG_WRITE(ah, AR_NEXT_TBTT_TIMER, bs->bs_nexttbtt);
2264 REG_WRITE(ah, AR_BEACON_PERIOD, bs->bs_intval);
2265 REG_WRITE(ah, AR_DMA_BEACON_PERIOD, bs->bs_intval);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002266
Sujith7d0d0df2010-04-16 11:53:57 +05302267 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302268
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002269 REG_RMW_FIELD(ah, AR_RSSI_THR,
2270 AR_RSSI_THR_BM_THR, bs->bs_bmissthreshold);
2271
Rajkumar Manoharanf29f5c02011-05-20 17:52:11 +05302272 beaconintval = bs->bs_intval;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002273
2274 if (bs->bs_sleepduration > beaconintval)
2275 beaconintval = bs->bs_sleepduration;
2276
2277 dtimperiod = bs->bs_dtimperiod;
2278 if (bs->bs_sleepduration > dtimperiod)
2279 dtimperiod = bs->bs_sleepduration;
2280
2281 if (beaconintval == dtimperiod)
2282 nextTbtt = bs->bs_nextdtim;
2283 else
2284 nextTbtt = bs->bs_nexttbtt;
2285
Joe Perchesd2182b62011-12-15 14:55:53 -08002286 ath_dbg(common, BEACON, "next DTIM %d\n", bs->bs_nextdtim);
2287 ath_dbg(common, BEACON, "next beacon %d\n", nextTbtt);
2288 ath_dbg(common, BEACON, "beacon period %d\n", beaconintval);
2289 ath_dbg(common, BEACON, "DTIM period %d\n", dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002290
Sujith7d0d0df2010-04-16 11:53:57 +05302291 ENABLE_REGWRITE_BUFFER(ah);
2292
Felix Fietkau4ed15762013-12-14 18:03:44 +01002293 REG_WRITE(ah, AR_NEXT_DTIM, bs->bs_nextdtim - SLEEP_SLOP);
2294 REG_WRITE(ah, AR_NEXT_TIM, nextTbtt - SLEEP_SLOP);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002295
2296 REG_WRITE(ah, AR_SLEEP1,
2297 SM((CAB_TIMEOUT_VAL << 3), AR_SLEEP1_CAB_TIMEOUT)
2298 | AR_SLEEP1_ASSUME_DTIM);
2299
Sujith60b67f52008-08-07 10:52:38 +05302300 if (pCap->hw_caps & ATH9K_HW_CAP_AUTOSLEEP)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002301 beacontimeout = (BEACON_TIMEOUT_VAL << 3);
2302 else
2303 beacontimeout = MIN_BEACON_TIMEOUT_VAL;
2304
2305 REG_WRITE(ah, AR_SLEEP2,
2306 SM(beacontimeout, AR_SLEEP2_BEACON_TIMEOUT));
2307
Felix Fietkau4ed15762013-12-14 18:03:44 +01002308 REG_WRITE(ah, AR_TIM_PERIOD, beaconintval);
2309 REG_WRITE(ah, AR_DTIM_PERIOD, dtimperiod);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002310
Sujith7d0d0df2010-04-16 11:53:57 +05302311 REGWRITE_BUFFER_FLUSH(ah);
Sujith7d0d0df2010-04-16 11:53:57 +05302312
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002313 REG_SET_BIT(ah, AR_TIMER_MODE,
2314 AR_TBTT_TIMER_EN | AR_TIM_TIMER_EN |
2315 AR_DTIM_TIMER_EN);
2316
Sujith4af9cf42009-02-12 10:06:47 +05302317 /* TSF Out of Range Threshold */
2318 REG_WRITE(ah, AR_TSFOOR_THRESHOLD, bs->bs_tsfoor_threshold);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002319}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002320EXPORT_SYMBOL(ath9k_hw_set_sta_beacon_timers);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002321
Sujithf1dc5602008-10-29 10:16:30 +05302322/*******************/
2323/* HW Capabilities */
2324/*******************/
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002325
Felix Fietkau60540692011-07-19 08:46:44 +02002326static u8 fixup_chainmask(u8 chip_chainmask, u8 eeprom_chainmask)
2327{
2328 eeprom_chainmask &= chip_chainmask;
2329 if (eeprom_chainmask)
2330 return eeprom_chainmask;
2331 else
2332 return chip_chainmask;
2333}
2334
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002335/**
2336 * ath9k_hw_dfs_tested - checks if DFS has been tested with used chipset
2337 * @ah: the atheros hardware data structure
2338 *
2339 * We enable DFS support upstream on chipsets which have passed a series
2340 * of tests. The testing requirements are going to be documented. Desired
2341 * test requirements are documented at:
2342 *
2343 * http://wireless.kernel.org/en/users/Drivers/ath9k/dfs
2344 *
2345 * Once a new chipset gets properly tested an individual commit can be used
2346 * to document the testing for DFS for that chipset.
2347 */
2348static bool ath9k_hw_dfs_tested(struct ath_hw *ah)
2349{
2350
2351 switch (ah->hw_version.macVersion) {
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002352 /* for temporary testing DFS with 9280 */
2353 case AR_SREV_VERSION_9280:
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002354 /* AR9580 will likely be our first target to get testing on */
2355 case AR_SREV_VERSION_9580:
Zefir Kurtisi73e49372013-04-03 18:31:31 +02002356 return true;
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002357 default:
2358 return false;
2359 }
2360}
2361
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002362int ath9k_hw_fill_cap_info(struct ath_hw *ah)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002363{
Sujith2660b812009-02-09 13:27:26 +05302364 struct ath9k_hw_capabilities *pCap = &ah->caps;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002365 struct ath_regulatory *regulatory = ath9k_hw_regulatory(ah);
Luis R. Rodriguezc46917b2009-09-13 02:42:02 -07002366 struct ath_common *common = ath9k_hw_common(ah);
Felix Fietkau60540692011-07-19 08:46:44 +02002367 unsigned int chip_chainmask;
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002368
Sujith Manoharan0ff2b5c2011-04-20 11:00:34 +05302369 u16 eeval;
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002370 u8 ant_div_ctl1, tx_chainmask, rx_chainmask;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002371
Sujithf74df6f2009-02-09 13:27:24 +05302372 eeval = ah->eep_ops->get_eeprom(ah, EEP_REG_0);
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002373 regulatory->current_rd = eeval;
Sujithf1dc5602008-10-29 10:16:30 +05302374
Sujith2660b812009-02-09 13:27:26 +05302375 if (ah->opmode != NL80211_IFTYPE_AP &&
Sujithd535a422009-02-09 13:27:06 +05302376 ah->hw_version.subvendorid == AR_SUBVENDOR_ID_NEW_A) {
Luis R. Rodriguez608b88c2009-08-17 18:07:23 -07002377 if (regulatory->current_rd == 0x64 ||
2378 regulatory->current_rd == 0x65)
2379 regulatory->current_rd += 5;
2380 else if (regulatory->current_rd == 0x41)
2381 regulatory->current_rd = 0x43;
Joe Perchesd2182b62011-12-15 14:55:53 -08002382 ath_dbg(common, REGULATORY, "regdomain mapped to 0x%x\n",
2383 regulatory->current_rd);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002384 }
Sujithdc2222a2008-08-14 13:26:55 +05302385
Sujithf74df6f2009-02-09 13:27:24 +05302386 eeval = ah->eep_ops->get_eeprom(ah, EEP_OP_MODE);
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002387 if ((eeval & (AR5416_OPFLAGS_11G | AR5416_OPFLAGS_11A)) == 0) {
Joe Perches38002762010-12-02 19:12:36 -08002388 ath_err(common,
2389 "no band has been marked as supported in EEPROM\n");
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002390 return -EINVAL;
2391 }
2392
Felix Fietkaud4659912010-10-14 16:02:39 +02002393 if (eeval & AR5416_OPFLAGS_11A)
2394 pCap->hw_caps |= ATH9K_HW_CAP_5GHZ;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002395
Felix Fietkaud4659912010-10-14 16:02:39 +02002396 if (eeval & AR5416_OPFLAGS_11G)
2397 pCap->hw_caps |= ATH9K_HW_CAP_2GHZ;
Sujithf1dc5602008-10-29 10:16:30 +05302398
Sujith Manoharane41db612012-09-10 09:20:12 +05302399 if (AR_SREV_9485(ah) ||
2400 AR_SREV_9285(ah) ||
2401 AR_SREV_9330(ah) ||
2402 AR_SREV_9565(ah))
Felix Fietkau60540692011-07-19 08:46:44 +02002403 chip_chainmask = 1;
Mohammed Shafi Shajakhanba5736a2011-11-30 21:10:52 +05302404 else if (AR_SREV_9462(ah))
2405 chip_chainmask = 3;
Felix Fietkau60540692011-07-19 08:46:44 +02002406 else if (!AR_SREV_9280_20_OR_LATER(ah))
2407 chip_chainmask = 7;
2408 else if (!AR_SREV_9300_20_OR_LATER(ah) || AR_SREV_9340(ah))
2409 chip_chainmask = 3;
2410 else
2411 chip_chainmask = 7;
2412
Sujithf74df6f2009-02-09 13:27:24 +05302413 pCap->tx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_TX_MASK);
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002414 /*
2415 * For AR9271 we will temporarilly uses the rx chainmax as read from
2416 * the EEPROM.
2417 */
Sujith8147f5d2009-02-20 15:13:23 +05302418 if ((ah->hw_version.devid == AR5416_DEVID_PCI) &&
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002419 !(eeval & AR5416_OPFLAGS_11A) &&
2420 !(AR_SREV_9271(ah)))
2421 /* CB71: GPIO 0 is pulled down to indicate 3 rx chains */
Sujith8147f5d2009-02-20 15:13:23 +05302422 pCap->rx_chainmask = ath9k_hw_gpio_get(ah, 0) ? 0x5 : 0x7;
Felix Fietkau598cdd52011-03-19 13:55:42 +01002423 else if (AR_SREV_9100(ah))
2424 pCap->rx_chainmask = 0x7;
Sujith8147f5d2009-02-20 15:13:23 +05302425 else
Luis R. Rodriguezd7e7d222009-08-03 23:14:12 -04002426 /* Use rx_chainmask from EEPROM. */
Sujith8147f5d2009-02-20 15:13:23 +05302427 pCap->rx_chainmask = ah->eep_ops->get_eeprom(ah, EEP_RX_MASK);
Sujithf1dc5602008-10-29 10:16:30 +05302428
Felix Fietkau60540692011-07-19 08:46:44 +02002429 pCap->tx_chainmask = fixup_chainmask(chip_chainmask, pCap->tx_chainmask);
2430 pCap->rx_chainmask = fixup_chainmask(chip_chainmask, pCap->rx_chainmask);
Felix Fietkau82b2d332011-09-03 01:40:23 +02002431 ah->txchainmask = pCap->tx_chainmask;
2432 ah->rxchainmask = pCap->rx_chainmask;
Felix Fietkau60540692011-07-19 08:46:44 +02002433
Felix Fietkau7a370812010-09-22 12:34:52 +02002434 ah->misc_mode |= AR_PCU_MIC_NEW_LOC_ENA;
Sujithf1dc5602008-10-29 10:16:30 +05302435
Felix Fietkau02d2ebb2010-11-22 15:39:39 +01002436 /* enable key search for every frame in an aggregate */
2437 if (AR_SREV_9300_20_OR_LATER(ah))
2438 ah->misc_mode |= AR_PCU_ALWAYS_PERFORM_KEYSEARCH;
2439
Bruno Randolfce2220d2010-09-17 11:36:25 +09002440 common->crypt_caps |= ATH_CRYPT_CAP_CIPHER_AESCCM;
2441
Felix Fietkau0db156e2011-03-23 20:57:29 +01002442 if (ah->hw_version.devid != AR2427_DEVID_PCIE)
Sujithf1dc5602008-10-29 10:16:30 +05302443 pCap->hw_caps |= ATH9K_HW_CAP_HT;
2444 else
2445 pCap->hw_caps &= ~ATH9K_HW_CAP_HT;
2446
Sujith5b5fa352010-03-17 14:25:15 +05302447 if (AR_SREV_9271(ah))
2448 pCap->num_gpio_pins = AR9271_NUM_GPIO;
Sujith88c1f4f2010-06-30 14:46:31 +05302449 else if (AR_DEVID_7010(ah))
2450 pCap->num_gpio_pins = AR7010_NUM_GPIO;
Mohammed Shafi Shajakhan6321eb02011-09-30 11:31:27 +05302451 else if (AR_SREV_9300_20_OR_LATER(ah))
2452 pCap->num_gpio_pins = AR9300_NUM_GPIO;
2453 else if (AR_SREV_9287_11_OR_LATER(ah))
2454 pCap->num_gpio_pins = AR9287_NUM_GPIO;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002455 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302456 pCap->num_gpio_pins = AR9285_NUM_GPIO;
Felix Fietkau7a370812010-09-22 12:34:52 +02002457 else if (AR_SREV_9280_20_OR_LATER(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302458 pCap->num_gpio_pins = AR928X_NUM_GPIO;
2459 else
2460 pCap->num_gpio_pins = AR_NUM_GPIO;
2461
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302462 if (AR_SREV_9160_10_OR_LATER(ah) || AR_SREV_9100(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302463 pCap->rts_aggr_limit = ATH_AMPDU_LIMIT_MAX;
Mohammed Shafi Shajakhan1b2538b2011-12-07 16:51:39 +05302464 else
Sujithf1dc5602008-10-29 10:16:30 +05302465 pCap->rts_aggr_limit = (8 * 1024);
Sujithf1dc5602008-10-29 10:16:30 +05302466
Johannes Berg74e13062013-07-03 20:55:38 +02002467#ifdef CONFIG_ATH9K_RFKILL
Sujith2660b812009-02-09 13:27:26 +05302468 ah->rfsilent = ah->eep_ops->get_eeprom(ah, EEP_RF_SILENT);
2469 if (ah->rfsilent & EEP_RFSILENT_ENABLED) {
2470 ah->rfkill_gpio =
2471 MS(ah->rfsilent, EEP_RFSILENT_GPIO_SEL);
2472 ah->rfkill_polarity =
2473 MS(ah->rfsilent, EEP_RFSILENT_POLARITY);
Sujithf1dc5602008-10-29 10:16:30 +05302474
2475 pCap->hw_caps |= ATH9K_HW_CAP_RFSILENT;
2476 }
2477#endif
Vasanthakumar Thiagarajand5d11542010-05-17 18:57:56 -07002478 if (AR_SREV_9271(ah) || AR_SREV_9300_20_OR_LATER(ah))
Vivek Natarajanbde748a2010-04-05 14:48:05 +05302479 pCap->hw_caps |= ATH9K_HW_CAP_AUTOSLEEP;
2480 else
2481 pCap->hw_caps &= ~ATH9K_HW_CAP_AUTOSLEEP;
Sujithf1dc5602008-10-29 10:16:30 +05302482
Senthil Balasubramaniane7594072008-12-08 19:43:48 +05302483 if (AR_SREV_9280(ah) || AR_SREV_9285(ah))
Sujithf1dc5602008-10-29 10:16:30 +05302484 pCap->hw_caps &= ~ATH9K_HW_CAP_4KB_SPLITTRANS;
2485 else
2486 pCap->hw_caps |= ATH9K_HW_CAP_4KB_SPLITTRANS;
2487
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002488 if (AR_SREV_9300_20_OR_LATER(ah)) {
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002489 pCap->hw_caps |= ATH9K_HW_CAP_EDMA | ATH9K_HW_CAP_FASTCLOCK;
Sujith Manoharana4a29542012-09-10 09:20:03 +05302490 if (!AR_SREV_9330(ah) && !AR_SREV_9485(ah) && !AR_SREV_9565(ah))
Vasanthakumar Thiagarajan784ad502010-12-06 04:27:40 -08002491 pCap->hw_caps |= ATH9K_HW_CAP_LDPC;
2492
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002493 pCap->rx_hp_qdepth = ATH9K_HW_RX_HP_QDEPTH;
2494 pCap->rx_lp_qdepth = ATH9K_HW_RX_LP_QDEPTH;
2495 pCap->rx_status_len = sizeof(struct ar9003_rxs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002496 pCap->tx_desc_len = sizeof(struct ar9003_txc);
Vasanthakumar Thiagarajan5088c2f2010-04-15 17:39:34 -04002497 pCap->txs_len = sizeof(struct ar9003_txs);
Vasanthakumar Thiagarajan162c3be2010-04-15 17:38:41 -04002498 } else {
2499 pCap->tx_desc_len = sizeof(struct ath_desc);
Felix Fietkaua949b172011-07-09 11:12:47 +07002500 if (AR_SREV_9280_20(ah))
Felix Fietkau6b42e8d2010-04-26 15:04:35 -04002501 pCap->hw_caps |= ATH9K_HW_CAP_FASTCLOCK;
Vasanthakumar Thiagarajanceb26442010-04-15 17:38:25 -04002502 }
Vasanthakumar Thiagarajan1adf02f2010-04-15 17:38:24 -04002503
Vasanthakumar Thiagarajan6c84ce02010-04-15 17:39:16 -04002504 if (AR_SREV_9300_20_OR_LATER(ah))
2505 pCap->hw_caps |= ATH9K_HW_CAP_RAC_SUPPORTED;
2506
Senthil Balasubramanian6ee63f52010-11-10 05:03:16 -08002507 if (AR_SREV_9300_20_OR_LATER(ah))
2508 ah->ent_mode = REG_READ(ah, AR_ENT_OTP);
2509
Felix Fietkaua42acef2010-09-22 12:34:54 +02002510 if (AR_SREV_9287_11_OR_LATER(ah) || AR_SREV_9271(ah))
Vasanthakumar Thiagarajan6473d242010-05-13 18:42:38 -07002511 pCap->hw_caps |= ATH9K_HW_CAP_SGI_20;
2512
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302513 if (AR_SREV_9285(ah)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002514 if (ah->eep_ops->get_eeprom(ah, EEP_MODAL_VER) >= 3) {
2515 ant_div_ctl1 =
2516 ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302517 if ((ant_div_ctl1 & 0x1) && ((ant_div_ctl1 >> 3) & 0x1)) {
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002518 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302519 ath_info(common, "Enable LNA combining\n");
2520 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002521 }
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302522 }
2523
Mohammed Shafi Shajakhanea066d52010-11-23 20:42:27 +05302524 if (AR_SREV_9300_20_OR_LATER(ah)) {
2525 if (ah->eep_ops->get_eeprom(ah, EEP_CHAIN_MASK_REDUCE))
2526 pCap->hw_caps |= ATH9K_HW_CAP_APM;
2527 }
2528
Sujith Manoharan06236e52012-09-16 08:07:12 +05302529 if (AR_SREV_9330(ah) || AR_SREV_9485(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302530 ant_div_ctl1 = ah->eep_ops->get_eeprom(ah, EEP_ANT_DIV_CTL1);
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302531 if ((ant_div_ctl1 >> 0x6) == 0x3) {
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302532 pCap->hw_caps |= ATH9K_HW_CAP_ANT_DIV_COMB;
Sujith Manoharanf85c3372013-08-04 14:21:53 +05302533 ath_info(common, "Enable LNA combining\n");
2534 }
Mohammed Shafi Shajakhan21d2c632011-05-13 20:29:31 +05302535 }
Vasanthakumar Thiagarajan754dc532010-09-02 01:34:41 -07002536
Zefir Kurtisi9a66af32011-12-14 20:16:33 -08002537 if (ath9k_hw_dfs_tested(ah))
2538 pCap->hw_caps |= ATH9K_HW_CAP_DFS;
2539
Vasanthakumar Thiagarajan47c80de2010-12-06 04:27:43 -08002540 tx_chainmask = pCap->tx_chainmask;
2541 rx_chainmask = pCap->rx_chainmask;
2542 while (tx_chainmask || rx_chainmask) {
2543 if (tx_chainmask & BIT(0))
2544 pCap->max_txchains++;
2545 if (rx_chainmask & BIT(0))
2546 pCap->max_rxchains++;
2547
2548 tx_chainmask >>= 1;
2549 rx_chainmask >>= 1;
2550 }
2551
Sujith Manoharana4a29542012-09-10 09:20:03 +05302552 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302553 if (!(ah->ent_mode & AR_ENT_OTP_49GHZ_DISABLE))
2554 pCap->hw_caps |= ATH9K_HW_CAP_MCI;
2555
Sujith Manoharan2b5e54e2013-06-24 18:18:46 +05302556 if (AR_SREV_9462_20_OR_LATER(ah))
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302557 pCap->hw_caps |= ATH9K_HW_CAP_RTT;
Mohammed Shafi Shajakhan3789d592012-03-09 12:01:55 +05302558 }
2559
Sujith Manoharan846e4382013-06-03 09:19:24 +05302560 if (AR_SREV_9462(ah))
2561 pCap->hw_caps |= ATH9K_HW_WOW_DEVICE_CAPABLE;
Mohammed Shafi Shajakhand6878092012-07-10 14:55:17 +05302562
Sujith Manoharan0f21ee82012-12-10 07:22:37 +05302563 if (AR_SREV_9300_20_OR_LATER(ah) &&
2564 ah->eep_ops->get_eeprom(ah, EEP_PAPRD))
2565 pCap->hw_caps |= ATH9K_HW_CAP_PAPRD;
2566
Sujith Manoharan81dc75b2013-07-16 12:03:18 +05302567 /*
2568 * Fast channel change across bands is available
2569 * only for AR9462 and AR9565.
2570 */
2571 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
2572 pCap->hw_caps |= ATH9K_HW_CAP_FCC_BAND_SWITCH;
2573
Gabor Juhosa9a29ce2009-11-27 12:01:35 +01002574 return 0;
Luis R. Rodriguez6f255422008-10-03 15:45:27 -07002575}
2576
Sujithf1dc5602008-10-29 10:16:30 +05302577/****************************/
2578/* GPIO / RFKILL / Antennae */
2579/****************************/
2580
Sujithcbe61d82009-02-09 13:27:12 +05302581static void ath9k_hw_gpio_cfg_output_mux(struct ath_hw *ah,
Sujithf1dc5602008-10-29 10:16:30 +05302582 u32 gpio, u32 type)
2583{
2584 int addr;
2585 u32 gpio_shift, tmp;
2586
2587 if (gpio > 11)
2588 addr = AR_GPIO_OUTPUT_MUX3;
2589 else if (gpio > 5)
2590 addr = AR_GPIO_OUTPUT_MUX2;
2591 else
2592 addr = AR_GPIO_OUTPUT_MUX1;
2593
2594 gpio_shift = (gpio % 6) * 5;
2595
2596 if (AR_SREV_9280_20_OR_LATER(ah)
2597 || (addr != AR_GPIO_OUTPUT_MUX1)) {
2598 REG_RMW(ah, addr, (type << gpio_shift),
2599 (0x1f << gpio_shift));
2600 } else {
2601 tmp = REG_READ(ah, addr);
2602 tmp = ((tmp & 0x1F0) << 1) | (tmp & ~0x1F0);
2603 tmp &= ~(0x1f << gpio_shift);
2604 tmp |= (type << gpio_shift);
2605 REG_WRITE(ah, addr, tmp);
2606 }
2607}
2608
Sujithcbe61d82009-02-09 13:27:12 +05302609void ath9k_hw_cfg_gpio_input(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302610{
2611 u32 gpio_shift;
2612
Luis R. Rodriguez9680e8a2009-09-13 23:28:00 -07002613 BUG_ON(gpio >= ah->caps.num_gpio_pins);
Sujithf1dc5602008-10-29 10:16:30 +05302614
Sujith88c1f4f2010-06-30 14:46:31 +05302615 if (AR_DEVID_7010(ah)) {
2616 gpio_shift = gpio;
2617 REG_RMW(ah, AR7010_GPIO_OE,
2618 (AR7010_GPIO_OE_AS_INPUT << gpio_shift),
2619 (AR7010_GPIO_OE_MASK << gpio_shift));
2620 return;
2621 }
Sujithf1dc5602008-10-29 10:16:30 +05302622
Sujith88c1f4f2010-06-30 14:46:31 +05302623 gpio_shift = gpio << 1;
Sujithf1dc5602008-10-29 10:16:30 +05302624 REG_RMW(ah,
2625 AR_GPIO_OE_OUT,
2626 (AR_GPIO_OE_OUT_DRV_NO << gpio_shift),
2627 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2628}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002629EXPORT_SYMBOL(ath9k_hw_cfg_gpio_input);
Sujithf1dc5602008-10-29 10:16:30 +05302630
Sujithcbe61d82009-02-09 13:27:12 +05302631u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio)
Sujithf1dc5602008-10-29 10:16:30 +05302632{
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302633#define MS_REG_READ(x, y) \
2634 (MS(REG_READ(ah, AR_GPIO_IN_OUT), x##_GPIO_IN_VAL) & (AR_GPIO_BIT(y)))
2635
Sujith2660b812009-02-09 13:27:26 +05302636 if (gpio >= ah->caps.num_gpio_pins)
Sujithf1dc5602008-10-29 10:16:30 +05302637 return 0xffffffff;
2638
Sujith88c1f4f2010-06-30 14:46:31 +05302639 if (AR_DEVID_7010(ah)) {
2640 u32 val;
2641 val = REG_READ(ah, AR7010_GPIO_IN);
2642 return (MS(val, AR7010_GPIO_IN_VAL) & AR_GPIO_BIT(gpio)) == 0;
2643 } else if (AR_SREV_9300_20_OR_LATER(ah))
Vasanthakumar Thiagarajan93069902010-11-30 23:24:09 -08002644 return (MS(REG_READ(ah, AR_GPIO_IN), AR9300_GPIO_IN_VAL) &
2645 AR_GPIO_BIT(gpio)) != 0;
Felix Fietkau783dfca2010-04-15 17:38:11 -04002646 else if (AR_SREV_9271(ah))
Sujith5b5fa352010-03-17 14:25:15 +05302647 return MS_REG_READ(AR9271, gpio) != 0;
Felix Fietkaua42acef2010-09-22 12:34:54 +02002648 else if (AR_SREV_9287_11_OR_LATER(ah))
Vivek Natarajanac88b6e2009-07-23 10:59:57 +05302649 return MS_REG_READ(AR9287, gpio) != 0;
Felix Fietkaue17f83e2010-09-22 12:34:53 +02002650 else if (AR_SREV_9285_12_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302651 return MS_REG_READ(AR9285, gpio) != 0;
Felix Fietkau7a370812010-09-22 12:34:52 +02002652 else if (AR_SREV_9280_20_OR_LATER(ah))
Senthil Balasubramaniancb33c412008-12-24 18:03:58 +05302653 return MS_REG_READ(AR928X, gpio) != 0;
2654 else
2655 return MS_REG_READ(AR, gpio) != 0;
Sujithf1dc5602008-10-29 10:16:30 +05302656}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002657EXPORT_SYMBOL(ath9k_hw_gpio_get);
Sujithf1dc5602008-10-29 10:16:30 +05302658
Sujithcbe61d82009-02-09 13:27:12 +05302659void ath9k_hw_cfg_output(struct ath_hw *ah, u32 gpio,
Sujithf1dc5602008-10-29 10:16:30 +05302660 u32 ah_signal_type)
2661{
2662 u32 gpio_shift;
2663
Sujith88c1f4f2010-06-30 14:46:31 +05302664 if (AR_DEVID_7010(ah)) {
2665 gpio_shift = gpio;
2666 REG_RMW(ah, AR7010_GPIO_OE,
2667 (AR7010_GPIO_OE_AS_OUTPUT << gpio_shift),
2668 (AR7010_GPIO_OE_MASK << gpio_shift));
2669 return;
2670 }
2671
Sujithf1dc5602008-10-29 10:16:30 +05302672 ath9k_hw_gpio_cfg_output_mux(ah, gpio, ah_signal_type);
Sujithf1dc5602008-10-29 10:16:30 +05302673 gpio_shift = 2 * gpio;
Sujithf1dc5602008-10-29 10:16:30 +05302674 REG_RMW(ah,
2675 AR_GPIO_OE_OUT,
2676 (AR_GPIO_OE_OUT_DRV_ALL << gpio_shift),
2677 (AR_GPIO_OE_OUT_DRV << gpio_shift));
2678}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002679EXPORT_SYMBOL(ath9k_hw_cfg_output);
Sujithf1dc5602008-10-29 10:16:30 +05302680
Sujithcbe61d82009-02-09 13:27:12 +05302681void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val)
Sujithf1dc5602008-10-29 10:16:30 +05302682{
Sujith88c1f4f2010-06-30 14:46:31 +05302683 if (AR_DEVID_7010(ah)) {
2684 val = val ? 0 : 1;
2685 REG_RMW(ah, AR7010_GPIO_OUT, ((val&1) << gpio),
2686 AR_GPIO_BIT(gpio));
2687 return;
2688 }
2689
Sujith5b5fa352010-03-17 14:25:15 +05302690 if (AR_SREV_9271(ah))
2691 val = ~val;
2692
Sujithf1dc5602008-10-29 10:16:30 +05302693 REG_RMW(ah, AR_GPIO_IN_OUT, ((val & 1) << gpio),
2694 AR_GPIO_BIT(gpio));
2695}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002696EXPORT_SYMBOL(ath9k_hw_set_gpio);
Sujithf1dc5602008-10-29 10:16:30 +05302697
Sujithcbe61d82009-02-09 13:27:12 +05302698void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna)
Sujithf1dc5602008-10-29 10:16:30 +05302699{
2700 REG_WRITE(ah, AR_DEF_ANTENNA, (antenna & 0x7));
2701}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002702EXPORT_SYMBOL(ath9k_hw_setantenna);
Sujithf1dc5602008-10-29 10:16:30 +05302703
Sujithf1dc5602008-10-29 10:16:30 +05302704/*********************/
2705/* General Operation */
2706/*********************/
2707
Sujithcbe61d82009-02-09 13:27:12 +05302708u32 ath9k_hw_getrxfilter(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302709{
2710 u32 bits = REG_READ(ah, AR_RX_FILTER);
2711 u32 phybits = REG_READ(ah, AR_PHY_ERR);
2712
2713 if (phybits & AR_PHY_ERR_RADAR)
2714 bits |= ATH9K_RX_FILTER_PHYRADAR;
2715 if (phybits & (AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING))
2716 bits |= ATH9K_RX_FILTER_PHYERR;
2717
2718 return bits;
2719}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002720EXPORT_SYMBOL(ath9k_hw_getrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302721
Sujithcbe61d82009-02-09 13:27:12 +05302722void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits)
Sujithf1dc5602008-10-29 10:16:30 +05302723{
2724 u32 phybits;
2725
Sujith7d0d0df2010-04-16 11:53:57 +05302726 ENABLE_REGWRITE_BUFFER(ah);
2727
Sujith Manoharana4a29542012-09-10 09:20:03 +05302728 if (AR_SREV_9462(ah) || AR_SREV_9565(ah))
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05302729 bits |= ATH9K_RX_FILTER_CONTROL_WRAPPER;
2730
Sujith7ea310b2009-09-03 12:08:43 +05302731 REG_WRITE(ah, AR_RX_FILTER, bits);
2732
Sujithf1dc5602008-10-29 10:16:30 +05302733 phybits = 0;
2734 if (bits & ATH9K_RX_FILTER_PHYRADAR)
2735 phybits |= AR_PHY_ERR_RADAR;
2736 if (bits & ATH9K_RX_FILTER_PHYERR)
2737 phybits |= AR_PHY_ERR_OFDM_TIMING | AR_PHY_ERR_CCK_TIMING;
2738 REG_WRITE(ah, AR_PHY_ERR, phybits);
2739
2740 if (phybits)
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002741 REG_SET_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujithf1dc5602008-10-29 10:16:30 +05302742 else
Felix Fietkauca7a4de2011-03-23 20:57:26 +01002743 REG_CLR_BIT(ah, AR_RXCFG, AR_RXCFG_ZLFDMA);
Sujith7d0d0df2010-04-16 11:53:57 +05302744
2745 REGWRITE_BUFFER_FLUSH(ah);
Sujithf1dc5602008-10-29 10:16:30 +05302746}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002747EXPORT_SYMBOL(ath9k_hw_setrxfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302748
Sujithcbe61d82009-02-09 13:27:12 +05302749bool ath9k_hw_phy_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302750{
Rajkumar Manoharan99922a42012-06-04 16:28:31 +05302751 if (ath9k_hw_mci_is_enabled(ah))
2752 ar9003_mci_bt_gain_ctrl(ah);
2753
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302754 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_WARM))
2755 return false;
2756
2757 ath9k_hw_init_pll(ah, NULL);
Felix Fietkau8efa7a82012-03-14 16:40:23 +01002758 ah->htc_reset_init = true;
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302759 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302760}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002761EXPORT_SYMBOL(ath9k_hw_phy_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302762
Sujithcbe61d82009-02-09 13:27:12 +05302763bool ath9k_hw_disable(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302764{
Luis R. Rodriguez9ecdef42009-09-09 21:10:09 -07002765 if (!ath9k_hw_setpower(ah, ATH9K_PM_AWAKE))
Sujithf1dc5602008-10-29 10:16:30 +05302766 return false;
2767
Senthil Balasubramanian63a75b92009-09-18 15:07:03 +05302768 if (!ath9k_hw_set_reset_reg(ah, ATH9K_RESET_COLD))
2769 return false;
2770
2771 ath9k_hw_init_pll(ah, NULL);
2772 return true;
Sujithf1dc5602008-10-29 10:16:30 +05302773}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002774EXPORT_SYMBOL(ath9k_hw_disable);
Sujithf1dc5602008-10-29 10:16:30 +05302775
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002776static int get_antenna_gain(struct ath_hw *ah, struct ath9k_channel *chan)
Sujithf1dc5602008-10-29 10:16:30 +05302777{
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002778 enum eeprom_param gain_param;
Felix Fietkau9c204b42011-07-27 15:01:05 +02002779
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002780 if (IS_CHAN_2GHZ(chan))
2781 gain_param = EEP_ANTENNA_GAIN_2G;
2782 else
2783 gain_param = EEP_ANTENNA_GAIN_5G;
Sujithf1dc5602008-10-29 10:16:30 +05302784
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002785 return ah->eep_ops->get_eeprom(ah, gain_param);
2786}
2787
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002788void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
2789 bool test)
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002790{
2791 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2792 struct ieee80211_channel *channel;
2793 int chan_pwr, new_pwr, max_gain;
2794 int ant_gain, ant_reduction = 0;
2795
2796 if (!chan)
2797 return;
2798
2799 channel = chan->chan;
2800 chan_pwr = min_t(int, channel->max_power * 2, MAX_RATE_POWER);
2801 new_pwr = min_t(int, chan_pwr, reg->power_limit);
2802 max_gain = chan_pwr - new_pwr + channel->max_antenna_gain * 2;
2803
2804 ant_gain = get_antenna_gain(ah, chan);
2805 if (ant_gain > max_gain)
2806 ant_reduction = ant_gain - max_gain;
Sujithf1dc5602008-10-29 10:16:30 +05302807
Vasanthakumar Thiagarajan8fbff4b2009-05-08 17:54:51 -07002808 ah->eep_ops->set_txpower(ah, chan,
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002809 ath9k_regd_get_ctl(reg, chan),
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002810 ant_reduction, new_pwr, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002811}
2812
2813void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test)
2814{
2815 struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
2816 struct ath9k_channel *chan = ah->curchan;
2817 struct ieee80211_channel *channel = chan->chan;
2818
Dan Carpenter48ef5c42011-10-17 10:28:23 +03002819 reg->power_limit = min_t(u32, limit, MAX_RATE_POWER);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002820 if (test)
2821 channel->max_power = MAX_RATE_POWER / 2;
2822
Gabor Juhos64ea57d2012-04-15 20:38:05 +02002823 ath9k_hw_apply_txpower(ah, chan, test);
Felix Fietkauca2c68c2011-10-08 20:06:20 +02002824
2825 if (test)
2826 channel->max_power = DIV_ROUND_UP(reg->max_power_level, 2);
Sujithf1dc5602008-10-29 10:16:30 +05302827}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002828EXPORT_SYMBOL(ath9k_hw_set_txpowerlimit);
Sujithf1dc5602008-10-29 10:16:30 +05302829
Sujithcbe61d82009-02-09 13:27:12 +05302830void ath9k_hw_setopmode(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302831{
Sujith2660b812009-02-09 13:27:26 +05302832 ath9k_hw_set_operating_mode(ah, ah->opmode);
Sujithf1dc5602008-10-29 10:16:30 +05302833}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002834EXPORT_SYMBOL(ath9k_hw_setopmode);
Sujithf1dc5602008-10-29 10:16:30 +05302835
Sujithcbe61d82009-02-09 13:27:12 +05302836void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1)
Sujithf1dc5602008-10-29 10:16:30 +05302837{
2838 REG_WRITE(ah, AR_MCAST_FIL0, filter0);
2839 REG_WRITE(ah, AR_MCAST_FIL1, filter1);
2840}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002841EXPORT_SYMBOL(ath9k_hw_setmcastfilter);
Sujithf1dc5602008-10-29 10:16:30 +05302842
Luis R. Rodriguezf2b21432009-09-10 08:50:20 -07002843void ath9k_hw_write_associd(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302844{
Luis R. Rodriguez15107182009-09-10 09:22:37 -07002845 struct ath_common *common = ath9k_hw_common(ah);
2846
2847 REG_WRITE(ah, AR_BSS_ID0, get_unaligned_le32(common->curbssid));
2848 REG_WRITE(ah, AR_BSS_ID1, get_unaligned_le16(common->curbssid + 4) |
2849 ((common->curaid & 0x3fff) << AR_BSS_ID1_AID_S));
Sujithf1dc5602008-10-29 10:16:30 +05302850}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002851EXPORT_SYMBOL(ath9k_hw_write_associd);
Sujithf1dc5602008-10-29 10:16:30 +05302852
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002853#define ATH9K_MAX_TSF_READ 10
2854
Sujithcbe61d82009-02-09 13:27:12 +05302855u64 ath9k_hw_gettsf64(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302856{
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002857 u32 tsf_lower, tsf_upper1, tsf_upper2;
2858 int i;
Sujithf1dc5602008-10-29 10:16:30 +05302859
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002860 tsf_upper1 = REG_READ(ah, AR_TSF_U32);
2861 for (i = 0; i < ATH9K_MAX_TSF_READ; i++) {
2862 tsf_lower = REG_READ(ah, AR_TSF_L32);
2863 tsf_upper2 = REG_READ(ah, AR_TSF_U32);
2864 if (tsf_upper2 == tsf_upper1)
2865 break;
2866 tsf_upper1 = tsf_upper2;
2867 }
Sujithf1dc5602008-10-29 10:16:30 +05302868
Benoit Papillault1c0fc652010-04-16 00:07:26 +02002869 WARN_ON( i == ATH9K_MAX_TSF_READ );
2870
2871 return (((u64)tsf_upper1 << 32) | tsf_lower);
Sujithf1dc5602008-10-29 10:16:30 +05302872}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002873EXPORT_SYMBOL(ath9k_hw_gettsf64);
Sujithf1dc5602008-10-29 10:16:30 +05302874
Sujithcbe61d82009-02-09 13:27:12 +05302875void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64)
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002876{
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002877 REG_WRITE(ah, AR_TSF_L32, tsf64 & 0xffffffff);
Alina Friedrichsenb9a16192009-03-02 23:28:38 +01002878 REG_WRITE(ah, AR_TSF_U32, (tsf64 >> 32) & 0xffffffff);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002879}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002880EXPORT_SYMBOL(ath9k_hw_settsf64);
Alina Friedrichsen27abe062009-01-23 05:44:21 +01002881
Sujithcbe61d82009-02-09 13:27:12 +05302882void ath9k_hw_reset_tsf(struct ath_hw *ah)
Sujithf1dc5602008-10-29 10:16:30 +05302883{
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002884 if (!ath9k_hw_wait(ah, AR_SLP32_MODE, AR_SLP32_TSF_WRITE_STATUS, 0,
2885 AH_TSF_WRITE_TIMEOUT))
Joe Perchesd2182b62011-12-15 14:55:53 -08002886 ath_dbg(ath9k_hw_common(ah), RESET,
Joe Perches226afe62010-12-02 19:12:37 -08002887 "AR_SLP32_TSF_WRITE_STATUS limit exceeded\n");
Gabor Juhosf9b604f2009-06-21 00:02:15 +02002888
Sujithf1dc5602008-10-29 10:16:30 +05302889 REG_WRITE(ah, AR_RESET_TSF, AR_RESET_TSF_ONCE);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002890}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002891EXPORT_SYMBOL(ath9k_hw_reset_tsf);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002892
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302893void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002894{
Sujith Manoharan60ca9f82012-07-17 17:15:37 +05302895 if (set)
Sujith2660b812009-02-09 13:27:26 +05302896 ah->misc_mode |= AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002897 else
Sujith2660b812009-02-09 13:27:26 +05302898 ah->misc_mode &= ~AR_PCU_TX_ADD_TSF;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002899}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002900EXPORT_SYMBOL(ath9k_hw_set_tsfadjust);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002901
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002902void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan)
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002903{
Sujithf1dc5602008-10-29 10:16:30 +05302904 u32 macmode;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002905
Felix Fietkaue4744ec2013-10-11 23:31:01 +02002906 if (IS_CHAN_HT40(chan) && !ah->config.cwm_ignore_extcca)
Sujithf1dc5602008-10-29 10:16:30 +05302907 macmode = AR_2040_JOINED_RX_CLEAR;
2908 else
2909 macmode = 0;
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002910
Sujithf1dc5602008-10-29 10:16:30 +05302911 REG_WRITE(ah, AR_2040_MODE, macmode);
Luis R. Rodriguezf078f202008-08-04 00:16:41 -07002912}
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302913
2914/* HW Generic timers configuration */
2915
2916static const struct ath_gen_timer_configuration gen_tmr_configuration[] =
2917{
2918 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2919 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2920 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2921 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2922 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2923 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2924 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2925 {AR_NEXT_NDP_TIMER, AR_NDP_PERIOD, AR_TIMER_MODE, 0x0080},
2926 {AR_NEXT_NDP2_TIMER, AR_NDP2_PERIOD, AR_NDP2_TIMER_MODE, 0x0001},
2927 {AR_NEXT_NDP2_TIMER + 1*4, AR_NDP2_PERIOD + 1*4,
2928 AR_NDP2_TIMER_MODE, 0x0002},
2929 {AR_NEXT_NDP2_TIMER + 2*4, AR_NDP2_PERIOD + 2*4,
2930 AR_NDP2_TIMER_MODE, 0x0004},
2931 {AR_NEXT_NDP2_TIMER + 3*4, AR_NDP2_PERIOD + 3*4,
2932 AR_NDP2_TIMER_MODE, 0x0008},
2933 {AR_NEXT_NDP2_TIMER + 4*4, AR_NDP2_PERIOD + 4*4,
2934 AR_NDP2_TIMER_MODE, 0x0010},
2935 {AR_NEXT_NDP2_TIMER + 5*4, AR_NDP2_PERIOD + 5*4,
2936 AR_NDP2_TIMER_MODE, 0x0020},
2937 {AR_NEXT_NDP2_TIMER + 6*4, AR_NDP2_PERIOD + 6*4,
2938 AR_NDP2_TIMER_MODE, 0x0040},
2939 {AR_NEXT_NDP2_TIMER + 7*4, AR_NDP2_PERIOD + 7*4,
2940 AR_NDP2_TIMER_MODE, 0x0080}
2941};
2942
2943/* HW generic timer primitives */
2944
Felix Fietkaudd347f22011-03-22 21:54:17 +01002945u32 ath9k_hw_gettsf32(struct ath_hw *ah)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302946{
2947 return REG_READ(ah, AR_TSF_L32);
2948}
Felix Fietkaudd347f22011-03-22 21:54:17 +01002949EXPORT_SYMBOL(ath9k_hw_gettsf32);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302950
2951struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
2952 void (*trigger)(void *),
2953 void (*overflow)(void *),
2954 void *arg,
2955 u8 timer_index)
2956{
2957 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
2958 struct ath_gen_timer *timer;
2959
Felix Fietkauc67ce332013-12-14 18:03:38 +01002960 if ((timer_index < AR_FIRST_NDP_TIMER) ||
2961 (timer_index >= ATH_MAX_GEN_TIMER))
2962 return NULL;
2963
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302964 timer = kzalloc(sizeof(struct ath_gen_timer), GFP_KERNEL);
Joe Perches14f8dc42013-02-07 11:46:27 +00002965 if (timer == NULL)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302966 return NULL;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302967
2968 /* allocate a hardware generic timer slot */
2969 timer_table->timers[timer_index] = timer;
2970 timer->index = timer_index;
2971 timer->trigger = trigger;
2972 timer->overflow = overflow;
2973 timer->arg = arg;
2974
2975 return timer;
2976}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04002977EXPORT_SYMBOL(ath_gen_timer_alloc);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302978
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002979void ath9k_hw_gen_timer_start(struct ath_hw *ah,
2980 struct ath_gen_timer *timer,
Felix Fietkauc67ce332013-12-14 18:03:38 +01002981 u32 timer_next,
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07002982 u32 timer_period)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302983{
2984 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
Felix Fietkauc67ce332013-12-14 18:03:38 +01002985 u32 mask = 0;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302986
Felix Fietkauc67ce332013-12-14 18:03:38 +01002987 timer_table->timer_mask |= BIT(timer->index);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302988
2989 /*
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05302990 * Program generic timer registers
2991 */
2992 REG_WRITE(ah, gen_tmr_configuration[timer->index].next_addr,
2993 timer_next);
2994 REG_WRITE(ah, gen_tmr_configuration[timer->index].period_addr,
2995 timer_period);
2996 REG_SET_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
2997 gen_tmr_configuration[timer->index].mode_mask);
2998
Sujith Manoharana4a29542012-09-10 09:20:03 +05302999 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303000 /*
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303001 * Starting from AR9462, each generic timer can select which tsf
Senthil Balasubramanian2577c6e2011-09-13 22:38:18 +05303002 * to use. But we still follow the old rule, 0 - 7 use tsf and
3003 * 8 - 15 use tsf2.
3004 */
3005 if ((timer->index < AR_GEN_TIMER_BANK_1_LEN))
3006 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3007 (1 << timer->index));
3008 else
3009 REG_SET_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3010 (1 << timer->index));
3011 }
3012
Felix Fietkauc67ce332013-12-14 18:03:38 +01003013 if (timer->trigger)
3014 mask |= SM(AR_GENTMR_BIT(timer->index),
3015 AR_IMR_S5_GENTIMER_TRIG);
3016 if (timer->overflow)
3017 mask |= SM(AR_GENTMR_BIT(timer->index),
3018 AR_IMR_S5_GENTIMER_THRESH);
3019
3020 REG_SET_BIT(ah, AR_IMR_S5, mask);
3021
3022 if ((ah->imask & ATH9K_INT_GENTIMER) == 0) {
3023 ah->imask |= ATH9K_INT_GENTIMER;
3024 ath9k_hw_set_interrupts(ah);
3025 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303026}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003027EXPORT_SYMBOL(ath9k_hw_gen_timer_start);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303028
Luis R. Rodriguezcd9bf682009-09-13 02:08:34 -07003029void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer)
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303030{
3031 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3032
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303033 /* Clear generic timer enable bits. */
3034 REG_CLR_BIT(ah, gen_tmr_configuration[timer->index].mode_addr,
3035 gen_tmr_configuration[timer->index].mode_mask);
3036
Sujith Manoharanb7f59762012-09-11 10:46:24 +05303037 if (AR_SREV_9462(ah) || AR_SREV_9565(ah)) {
3038 /*
3039 * Need to switch back to TSF if it was using TSF2.
3040 */
3041 if ((timer->index >= AR_GEN_TIMER_BANK_1_LEN)) {
3042 REG_CLR_BIT(ah, AR_MAC_PCU_GEN_TIMER_TSF_SEL,
3043 (1 << timer->index));
3044 }
3045 }
3046
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303047 /* Disable both trigger and thresh interrupt masks */
3048 REG_CLR_BIT(ah, AR_IMR_S5,
3049 (SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_THRESH) |
3050 SM(AR_GENTMR_BIT(timer->index), AR_IMR_S5_GENTIMER_TRIG)));
3051
Felix Fietkauc67ce332013-12-14 18:03:38 +01003052 timer_table->timer_mask &= ~BIT(timer->index);
3053
3054 if (timer_table->timer_mask == 0) {
3055 ah->imask &= ~ATH9K_INT_GENTIMER;
3056 ath9k_hw_set_interrupts(ah);
3057 }
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303058}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003059EXPORT_SYMBOL(ath9k_hw_gen_timer_stop);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303060
3061void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer)
3062{
3063 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3064
3065 /* free the hardware generic timer slot */
3066 timer_table->timers[timer->index] = NULL;
3067 kfree(timer);
3068}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003069EXPORT_SYMBOL(ath_gen_timer_free);
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303070
3071/*
3072 * Generic Timer Interrupts handling
3073 */
3074void ath_gen_timer_isr(struct ath_hw *ah)
3075{
3076 struct ath_gen_timer_table *timer_table = &ah->hw_gen_timers;
3077 struct ath_gen_timer *timer;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003078 unsigned long trigger_mask, thresh_mask;
3079 unsigned int index;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303080
3081 /* get hardware generic timer interrupt status */
3082 trigger_mask = ah->intr_gen_timer_trigger;
3083 thresh_mask = ah->intr_gen_timer_thresh;
Felix Fietkauc67ce332013-12-14 18:03:38 +01003084 trigger_mask &= timer_table->timer_mask;
3085 thresh_mask &= timer_table->timer_mask;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303086
3087 trigger_mask &= ~thresh_mask;
3088
Felix Fietkauc67ce332013-12-14 18:03:38 +01003089 for_each_set_bit(index, &thresh_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303090 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003091 if (!timer)
3092 continue;
3093 if (!timer->overflow)
3094 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303095 timer->overflow(timer->arg);
3096 }
3097
Felix Fietkauc67ce332013-12-14 18:03:38 +01003098 for_each_set_bit(index, &trigger_mask, ARRAY_SIZE(timer_table->timers)) {
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303099 timer = timer_table->timers[index];
Felix Fietkauc67ce332013-12-14 18:03:38 +01003100 if (!timer)
3101 continue;
3102 if (!timer->trigger)
3103 continue;
Vasanthakumar Thiagarajanff155a42009-08-26 21:08:49 +05303104 timer->trigger(timer->arg);
3105 }
3106}
Luis R. Rodriguez7322fd12009-09-23 23:07:00 -04003107EXPORT_SYMBOL(ath_gen_timer_isr);
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003108
Sujith05020d22010-03-17 14:25:23 +05303109/********/
3110/* HTC */
3111/********/
3112
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003113static struct {
3114 u32 version;
3115 const char * name;
3116} ath_mac_bb_names[] = {
3117 /* Devices with external radios */
3118 { AR_SREV_VERSION_5416_PCI, "5416" },
3119 { AR_SREV_VERSION_5416_PCIE, "5418" },
3120 { AR_SREV_VERSION_9100, "9100" },
3121 { AR_SREV_VERSION_9160, "9160" },
3122 /* Single-chip solutions */
3123 { AR_SREV_VERSION_9280, "9280" },
3124 { AR_SREV_VERSION_9285, "9285" },
Luis R. Rodriguez11158472009-10-27 12:59:35 -04003125 { AR_SREV_VERSION_9287, "9287" },
3126 { AR_SREV_VERSION_9271, "9271" },
Luis R. Rodriguezec839032010-04-15 17:39:20 -04003127 { AR_SREV_VERSION_9300, "9300" },
Gabor Juhos2c8e5932011-06-21 11:23:21 +02003128 { AR_SREV_VERSION_9330, "9330" },
Florian Fainelli397e5d52011-08-25 21:33:48 +02003129 { AR_SREV_VERSION_9340, "9340" },
Senthil Balasubramanian8f06ca22011-04-01 17:16:33 +05303130 { AR_SREV_VERSION_9485, "9485" },
Rajkumar Manoharan423e38e2011-10-13 11:00:44 +05303131 { AR_SREV_VERSION_9462, "9462" },
Gabor Juhos485124c2012-07-03 19:13:19 +02003132 { AR_SREV_VERSION_9550, "9550" },
Sujith Manoharan77fac462012-09-11 20:09:18 +05303133 { AR_SREV_VERSION_9565, "9565" },
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003134};
3135
3136/* For devices with external radios */
3137static struct {
3138 u16 version;
3139 const char * name;
3140} ath_rf_names[] = {
3141 { 0, "5133" },
3142 { AR_RAD5133_SREV_MAJOR, "5133" },
3143 { AR_RAD5122_SREV_MAJOR, "5122" },
3144 { AR_RAD2133_SREV_MAJOR, "2133" },
3145 { AR_RAD2122_SREV_MAJOR, "2122" }
3146};
3147
3148/*
3149 * Return the MAC/BB name. "????" is returned if the MAC/BB is unknown.
3150 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003151static const char *ath9k_hw_mac_bb_name(u32 mac_bb_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003152{
3153 int i;
3154
3155 for (i=0; i<ARRAY_SIZE(ath_mac_bb_names); i++) {
3156 if (ath_mac_bb_names[i].version == mac_bb_version) {
3157 return ath_mac_bb_names[i].name;
3158 }
3159 }
3160
3161 return "????";
3162}
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003163
3164/*
3165 * Return the RF name. "????" is returned if the RF is unknown.
3166 * Used for devices with external radios.
3167 */
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003168static const char *ath9k_hw_rf_name(u16 rf_version)
Luis R. Rodriguez2da4f012009-10-27 12:59:33 -04003169{
3170 int i;
3171
3172 for (i=0; i<ARRAY_SIZE(ath_rf_names); i++) {
3173 if (ath_rf_names[i].version == rf_version) {
3174 return ath_rf_names[i].name;
3175 }
3176 }
3177
3178 return "????";
3179}
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003180
3181void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len)
3182{
3183 int used;
3184
3185 /* chipsets >= AR9280 are single-chip */
Felix Fietkau7a370812010-09-22 12:34:52 +02003186 if (AR_SREV_9280_20_OR_LATER(ah)) {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003187 used = scnprintf(hw_name, len,
3188 "Atheros AR%s Rev:%x",
3189 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3190 ah->hw_version.macRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003191 }
3192 else {
Zefir Kurtisi5e88ba62013-09-05 14:11:57 +02003193 used = scnprintf(hw_name, len,
3194 "Atheros AR%s MAC/BB Rev:%x AR%s RF Rev:%x",
3195 ath9k_hw_mac_bb_name(ah->hw_version.macVersion),
3196 ah->hw_version.macRev,
3197 ath9k_hw_rf_name((ah->hw_version.analog5GhzRev
3198 & AR_RADIO_SREV_MAJOR)),
3199 ah->hw_version.phyRev);
Luis R. Rodriguezf934c4d2009-10-27 12:59:34 -04003200 }
3201
3202 hw_name[used] = '\0';
3203}
3204EXPORT_SYMBOL(ath9k_hw_name);