blob: 98f05a2ecc40bc8420c04efc3be4f5b6de7dda20 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020028typedef struct {
29 uint32_t reg;
30} i915_reg_t;
31
32#define _MMIO(r) ((const i915_reg_t){ .reg = (r) })
33
34#define INVALID_MMIO_REG _MMIO(0)
35
36static inline uint32_t i915_mmio_reg_offset(i915_reg_t reg)
37{
38 return reg.reg;
39}
40
41static inline bool i915_mmio_reg_equal(i915_reg_t a, i915_reg_t b)
42{
43 return i915_mmio_reg_offset(a) == i915_mmio_reg_offset(b);
44}
45
46static inline bool i915_mmio_reg_valid(i915_reg_t reg)
47{
48 return !i915_mmio_reg_equal(reg, INVALID_MMIO_REG);
49}
50
Chris Wilson5eddb702010-09-11 13:48:45 +010051#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020052#define _MMIO_PIPE(pipe, a, b) _MMIO(_PIPE(pipe, a, b))
Damien Lespiau70d21f02013-07-03 21:06:04 +010053#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020054#define _MMIO_PLANE(plane, a, b) _MMIO_PIPE(plane, a, b)
55#define _TRANS(tran, a, b) ((a) + (tran)*((b)-(a)))
56#define _MMIO_TRANS(tran, a, b) _MMIO(_TRANS(tran, a, b))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030057#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020058#define _MMIO_PORT(port, a, b) _MMIO(_PORT(port, a, b))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030059#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
60 (pipe) == PIPE_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020061#define _MMIO_PIPE3(pipe, a, b, c) _MMIO(_PIPE3(pipe, a, b, c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020062#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
63 (port) == PORT_B ? (b) : (c))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +020064#define _MMIO_PORT3(pipe, a, b, c) _MMIO(_PORT3(pipe, a, b, c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030065
Damien Lespiau98533252014-12-08 17:33:51 +000066#define _MASKED_FIELD(mask, value) ({ \
67 if (__builtin_constant_p(mask)) \
68 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
69 if (__builtin_constant_p(value)) \
70 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
71 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
72 BUILD_BUG_ON_MSG((value) & ~(mask), \
73 "Incorrect value for mask"); \
74 (mask) << 16 | (value); })
75#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
76#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
77
78
Daniel Vetter6b26c862012-04-24 14:04:12 +020079
Jesse Barnes585fb112008-07-29 11:54:06 -070080/* PCI config space */
81
Joonas Lahtinene10fa552016-04-15 12:03:39 +030082#define MCHBAR_I915 0x44
83#define MCHBAR_I965 0x48
84#define MCHBAR_SIZE (4 * 4096)
85
86#define DEVEN 0x54
87#define DEVEN_MCHBAR_EN (1 << 28)
88
89#define BSM 0x5c
90#define BSM_MASK (0xFFFF << 20)
91
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030092#define HPLLCC 0xc0 /* 85x only */
93#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070094#define GC_CLOCK_133_200 (0 << 0)
95#define GC_CLOCK_100_200 (1 << 0)
96#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030097#define GC_CLOCK_133_266 (3 << 0)
98#define GC_CLOCK_133_200_2 (4 << 0)
99#define GC_CLOCK_133_266_2 (5 << 0)
100#define GC_CLOCK_166_266 (6 << 0)
101#define GC_CLOCK_166_250 (7 << 0)
102
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300103#define I915_GDRST 0xc0 /* PCI config register */
104#define GRDOM_FULL (0 << 2)
105#define GRDOM_RENDER (1 << 2)
106#define GRDOM_MEDIA (3 << 2)
107#define GRDOM_MASK (3 << 2)
108#define GRDOM_RESET_STATUS (1 << 1)
109#define GRDOM_RESET_ENABLE (1 << 0)
110
111#define GCDGMBUS 0xcc
112
Jesse Barnesf97108d2010-01-29 11:27:07 -0800113#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -0700114#define GCFGC 0xf0 /* 915+ only */
115#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
116#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
117#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +0200118#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
119#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
120#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
121#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
122#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
123#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700124#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -0700125#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
126#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
127#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
128#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
129#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
130#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
131#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
132#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
133#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
134#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
135#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
136#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
137#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
138#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
139#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
140#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
141#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
142#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
143#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +0100144
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300145#define ASLE 0xe4
146#define ASLS 0xfc
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700147
Joonas Lahtinene10fa552016-04-15 12:03:39 +0300148#define SWSCI 0xe8
149#define SWSCI_SCISEL (1 << 15)
150#define SWSCI_GSSCIE (1 << 0)
151
152#define LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
153
Jesse Barnes585fb112008-07-29 11:54:06 -0700154
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200155#define ILK_GDSR _MMIO(MCHBAR_MIRROR_BASE + 0x2ca4)
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300156#define ILK_GRDOM_FULL (0<<1)
157#define ILK_GRDOM_RENDER (1<<1)
158#define ILK_GRDOM_MEDIA (3<<1)
159#define ILK_GRDOM_MASK (3<<1)
160#define ILK_GRDOM_RESET_ENABLE (1<<0)
161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200162#define GEN6_MBCUNIT_SNPCR _MMIO(0x900c) /* for LLC config */
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700163#define GEN6_MBC_SNPCR_SHIFT 21
164#define GEN6_MBC_SNPCR_MASK (3<<21)
165#define GEN6_MBC_SNPCR_MAX (0<<21)
166#define GEN6_MBC_SNPCR_MED (1<<21)
167#define GEN6_MBC_SNPCR_LOW (2<<21)
168#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
169
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200170#define VLV_G3DCTL _MMIO(0x9024)
171#define VLV_GSCKGCTL _MMIO(0x9028)
Imre Deak9e72b462014-05-05 15:13:55 +0300172
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200173#define GEN6_MBCTL _MMIO(0x0907c)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100174#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
175#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
176#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
177#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
178#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200180#define GEN6_GDRST _MMIO(0x941c)
Eric Anholtcff458c2010-11-18 09:31:14 +0800181#define GEN6_GRDOM_FULL (1 << 0)
182#define GEN6_GRDOM_RENDER (1 << 1)
183#define GEN6_GRDOM_MEDIA (1 << 2)
184#define GEN6_GRDOM_BLT (1 << 3)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200185#define GEN6_GRDOM_VECS (1 << 4)
Arun Siluvery6b332fa2016-04-04 18:50:56 +0100186#define GEN9_GRDOM_GUC (1 << 5)
Mika Kuoppalaee4b6fa2016-03-16 17:54:00 +0200187#define GEN8_GRDOM_MEDIA2 (1 << 7)
Eric Anholtcff458c2010-11-18 09:31:14 +0800188
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200189#define RING_PP_DIR_BASE(ring) _MMIO((ring)->mmio_base+0x228)
190#define RING_PP_DIR_BASE_READ(ring) _MMIO((ring)->mmio_base+0x518)
191#define RING_PP_DIR_DCLV(ring) _MMIO((ring)->mmio_base+0x220)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100192#define PP_DIR_DCLV_2G 0xffffffff
193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200194#define GEN8_RING_PDP_UDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8 + 4)
195#define GEN8_RING_PDP_LDW(ring, n) _MMIO((ring)->mmio_base+0x270 + (n) * 8)
Ben Widawsky94e409c2013-11-04 22:29:36 -0800196
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200197#define GEN8_R_PWR_CLK_STATE _MMIO(0x20C8)
Jeff McGee0cea6502015-02-13 10:27:56 -0600198#define GEN8_RPCS_ENABLE (1 << 31)
199#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
200#define GEN8_RPCS_S_CNT_SHIFT 15
201#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
202#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
203#define GEN8_RPCS_SS_CNT_SHIFT 8
204#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
205#define GEN8_RPCS_EU_MAX_SHIFT 4
206#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
207#define GEN8_RPCS_EU_MIN_SHIFT 0
208#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200210#define GAM_ECOCHK _MMIO(0x4090)
Damien Lespiau81e231a2015-02-09 19:33:19 +0000211#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100212#define ECOCHK_SNB_BIT (1<<10)
Nick Hoath6381b552015-07-14 14:41:15 +0100213#define ECOCHK_DIS_TLB (1<<8)
Ben Widawskye3dff582013-03-20 14:49:14 -0700214#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100215#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
216#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300217#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
218#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
219#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
220#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
221#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100222
Mika Kuoppalab033bb62016-06-07 17:19:04 +0300223#define GEN8_CONFIG0 _MMIO(0xD00)
224#define GEN9_DEFAULT_FIXES (1 << 3 | 1 << 2 | 1 << 1)
225
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200226#define GAC_ECO_BITS _MMIO(0x14090)
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300227#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200228#define ECOBITS_PPGTT_CACHE64B (3<<8)
229#define ECOBITS_PPGTT_CACHE4B (0<<8)
230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200231#define GAB_CTL _MMIO(0x24000)
Daniel Vetterbe901a52012-04-11 20:42:39 +0200232#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
233
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200234#define GEN6_STOLEN_RESERVED _MMIO(0x1082C0)
Paulo Zanoni3774eb52015-08-10 14:57:32 -0300235#define GEN6_STOLEN_RESERVED_ADDR_MASK (0xFFF << 20)
236#define GEN7_STOLEN_RESERVED_ADDR_MASK (0x3FFF << 18)
237#define GEN6_STOLEN_RESERVED_SIZE_MASK (3 << 4)
238#define GEN6_STOLEN_RESERVED_1M (0 << 4)
239#define GEN6_STOLEN_RESERVED_512K (1 << 4)
240#define GEN6_STOLEN_RESERVED_256K (2 << 4)
241#define GEN6_STOLEN_RESERVED_128K (3 << 4)
242#define GEN7_STOLEN_RESERVED_SIZE_MASK (1 << 5)
243#define GEN7_STOLEN_RESERVED_1M (0 << 5)
244#define GEN7_STOLEN_RESERVED_256K (1 << 5)
245#define GEN8_STOLEN_RESERVED_SIZE_MASK (3 << 7)
246#define GEN8_STOLEN_RESERVED_1M (0 << 7)
247#define GEN8_STOLEN_RESERVED_2M (1 << 7)
248#define GEN8_STOLEN_RESERVED_4M (2 << 7)
249#define GEN8_STOLEN_RESERVED_8M (3 << 7)
Daniel Vetter40bae732014-09-11 13:28:08 +0200250
Jesse Barnes585fb112008-07-29 11:54:06 -0700251/* VGA stuff */
252
253#define VGA_ST01_MDA 0x3ba
254#define VGA_ST01_CGA 0x3da
255
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200256#define _VGA_MSR_WRITE _MMIO(0x3c2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700257#define VGA_MSR_WRITE 0x3c2
258#define VGA_MSR_READ 0x3cc
259#define VGA_MSR_MEM_EN (1<<1)
260#define VGA_MSR_CGA_MODE (1<<0)
261
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300262#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100263#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300264#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700265
266#define VGA_AR_INDEX 0x3c0
267#define VGA_AR_VID_EN (1<<5)
268#define VGA_AR_DATA_WRITE 0x3c0
269#define VGA_AR_DATA_READ 0x3c1
270
271#define VGA_GR_INDEX 0x3ce
272#define VGA_GR_DATA 0x3cf
273/* GR05 */
274#define VGA_GR_MEM_READ_MODE_SHIFT 3
275#define VGA_GR_MEM_READ_MODE_PLANE 1
276/* GR06 */
277#define VGA_GR_MEM_MODE_MASK 0xc
278#define VGA_GR_MEM_MODE_SHIFT 2
279#define VGA_GR_MEM_A0000_AFFFF 0
280#define VGA_GR_MEM_A0000_BFFFF 1
281#define VGA_GR_MEM_B0000_B7FFF 2
282#define VGA_GR_MEM_B0000_BFFFF 3
283
284#define VGA_DACMASK 0x3c6
285#define VGA_DACRX 0x3c7
286#define VGA_DACWX 0x3c8
287#define VGA_DACDATA 0x3c9
288
289#define VGA_CR_INDEX_MDA 0x3b4
290#define VGA_CR_DATA_MDA 0x3b5
291#define VGA_CR_INDEX_CGA 0x3d4
292#define VGA_CR_DATA_CGA 0x3d5
293
294/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800295 * Instruction field definitions used by the command parser
296 */
297#define INSTR_CLIENT_SHIFT 29
298#define INSTR_CLIENT_MASK 0xE0000000
299#define INSTR_MI_CLIENT 0x0
300#define INSTR_BC_CLIENT 0x2
301#define INSTR_RC_CLIENT 0x3
302#define INSTR_SUBCLIENT_SHIFT 27
303#define INSTR_SUBCLIENT_MASK 0x18000000
304#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800305#define INSTR_26_TO_24_MASK 0x7000000
306#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800307
308/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700309 * Memory interface instructions used by the kernel
310 */
311#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800312/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
313#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700314
315#define MI_NOOP MI_INSTR(0, 0)
316#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
317#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200318#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700319#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
320#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
321#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
322#define MI_FLUSH MI_INSTR(0x04, 0)
323#define MI_READ_FLUSH (1 << 0)
324#define MI_EXE_FLUSH (1 << 1)
325#define MI_NO_WRITE_FLUSH (1 << 2)
326#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
327#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800328#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800329#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
330#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
331#define MI_ARB_ENABLE (1<<0)
332#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700333#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800334#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
335#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800336#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400337#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200338#define MI_OVERLAY_CONTINUE (0x0<<21)
339#define MI_OVERLAY_ON (0x1<<21)
340#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700341#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500342#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700343#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500344#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200345/* IVB has funny definitions for which plane to flip. */
346#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
347#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
348#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
349#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
350#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
351#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000352/* SKL ones */
353#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
354#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
355#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
356#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
357#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
358#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
359#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
360#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
361#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700362#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800363#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
364#define MI_SEMAPHORE_UPDATE (1<<21)
365#define MI_SEMAPHORE_COMPARE (1<<20)
366#define MI_SEMAPHORE_REGISTER (1<<18)
367#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
368#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
369#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
370#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
371#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
372#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
373#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
374#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
375#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
376#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
377#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
378#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100379#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
380#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800381#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
382#define MI_MM_SPACE_GTT (1<<8)
383#define MI_MM_SPACE_PHYSICAL (0<<8)
384#define MI_SAVE_EXT_STATE_EN (1<<3)
385#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800386#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800387#define MI_RESTORE_INHIBIT (1<<0)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300388#define HSW_MI_RS_SAVE_STATE_EN (1<<3)
389#define HSW_MI_RS_RESTORE_STATE_EN (1<<2)
Ben Widawsky3e789982014-06-30 09:53:37 -0700390#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
391#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700392#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
393#define MI_SEMAPHORE_POLL (1<<15)
394#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700395#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200396#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
397#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
398#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700399#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
400#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000401/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
402 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
403 * simply ignores the register load under certain conditions.
404 * - One can actually load arbitrary many arbitrary registers: Simply issue x
405 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
406 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100407#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100408#define MI_LRI_FORCE_POSTED (1<<12)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100409#define MI_STORE_REGISTER_MEM MI_INSTR(0x24, 1)
410#define MI_STORE_REGISTER_MEM_GEN8 MI_INSTR(0x24, 2)
Ben Widawsky0e792842013-12-16 20:50:37 -0800411#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000412#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700413#define MI_FLUSH_DW_STORE_INDEX (1<<21)
414#define MI_INVALIDATE_TLB (1<<18)
415#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800416#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800417#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700418#define MI_INVALIDATE_BSD (1<<7)
419#define MI_FLUSH_DW_USE_GTT (1<<2)
420#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Arun Siluveryf1afe242015-08-04 16:22:20 +0100421#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 1)
422#define MI_LOAD_REGISTER_MEM_GEN8 MI_INSTR(0x29, 2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700423#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100424#define MI_BATCH_NON_SECURE (1)
425/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800426#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100427#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800428#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700429#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100430#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700431#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Abdiel Janulgue919032e2015-06-16 13:39:40 +0300432#define MI_BATCH_RESOURCE_STREAMER (1<<10)
Ben Widawsky0e792842013-12-16 20:50:37 -0800433
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200434#define MI_PREDICATE_SRC0 _MMIO(0x2400)
435#define MI_PREDICATE_SRC0_UDW _MMIO(0x2400 + 4)
436#define MI_PREDICATE_SRC1 _MMIO(0x2408)
437#define MI_PREDICATE_SRC1_UDW _MMIO(0x2408 + 4)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300438
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200439#define MI_PREDICATE_RESULT_2 _MMIO(0x2214)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300440#define LOWER_SLICE_ENABLED (1<<0)
441#define LOWER_SLICE_DISABLED (0<<0)
442
Jesse Barnes585fb112008-07-29 11:54:06 -0700443/*
444 * 3D instructions used by the kernel
445 */
446#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
447
448#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
449#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
450#define SC_UPDATE_SCISSOR (0x1<<1)
451#define SC_ENABLE_MASK (0x1<<0)
452#define SC_ENABLE (0x1<<0)
453#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
454#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
455#define SCI_YMIN_MASK (0xffff<<16)
456#define SCI_XMIN_MASK (0xffff<<0)
457#define SCI_YMAX_MASK (0xffff<<16)
458#define SCI_XMAX_MASK (0xffff<<0)
459#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
460#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
461#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
462#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
463#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
464#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
465#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
466#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
467#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100468
469#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
470#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700471#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
472#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100473#define BLT_WRITE_A (2<<20)
474#define BLT_WRITE_RGB (1<<20)
475#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700476#define BLT_DEPTH_8 (0<<24)
477#define BLT_DEPTH_16_565 (1<<24)
478#define BLT_DEPTH_16_1555 (2<<24)
479#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100480#define BLT_ROP_SRC_COPY (0xcc<<16)
481#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700482#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
483#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
484#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
485#define ASYNC_FLIP (1<<22)
486#define DISPLAY_PLANE_A (0<<20)
487#define DISPLAY_PLANE_B (1<<20)
Ville Syrjälä68d97532015-09-18 20:03:39 +0300488#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|((len)-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100489#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200490#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800491#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800492#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200493#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700494#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000495#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200496#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800497#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200498#define PIPE_CONTROL_DEPTH_STALL (1<<13)
499#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200500#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200501#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
502#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
503#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
504#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700505#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100506#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200507#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
508#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
509#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200510#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200511#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700512#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700513
Brad Volkin3a6fa982014-02-18 10:15:47 -0800514/*
515 * Commands used only by the command parser
516 */
517#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
518#define MI_ARB_CHECK MI_INSTR(0x05, 0)
519#define MI_RS_CONTROL MI_INSTR(0x06, 0)
520#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
521#define MI_PREDICATE MI_INSTR(0x0C, 0)
522#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
523#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800524#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800525#define MI_URB_CLEAR MI_INSTR(0x19, 0)
526#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
527#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800528#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
529#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800530#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
531#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
532#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
533#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
534#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
535
536#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
537#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800538#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
539#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800540#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
541#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
542#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
543 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
544#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
545 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
546#define GFX_OP_3DSTATE_SO_DECL_LIST \
547 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
548
549#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
550 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
551#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
552 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
553#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
554 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
555#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
556 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
557#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
558 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
559
560#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
561
562#define COLOR_BLT ((0x2<<29)|(0x40<<22))
563#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100564
565/*
Brad Volkin5947de92014-02-18 10:15:50 -0800566 * Registers used only by the command parser
567 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200568#define BCS_SWCTRL _MMIO(0x22200)
Brad Volkin5947de92014-02-18 10:15:50 -0800569
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200570#define GPGPU_THREADS_DISPATCHED _MMIO(0x2290)
571#define GPGPU_THREADS_DISPATCHED_UDW _MMIO(0x2290 + 4)
572#define HS_INVOCATION_COUNT _MMIO(0x2300)
573#define HS_INVOCATION_COUNT_UDW _MMIO(0x2300 + 4)
574#define DS_INVOCATION_COUNT _MMIO(0x2308)
575#define DS_INVOCATION_COUNT_UDW _MMIO(0x2308 + 4)
576#define IA_VERTICES_COUNT _MMIO(0x2310)
577#define IA_VERTICES_COUNT_UDW _MMIO(0x2310 + 4)
578#define IA_PRIMITIVES_COUNT _MMIO(0x2318)
579#define IA_PRIMITIVES_COUNT_UDW _MMIO(0x2318 + 4)
580#define VS_INVOCATION_COUNT _MMIO(0x2320)
581#define VS_INVOCATION_COUNT_UDW _MMIO(0x2320 + 4)
582#define GS_INVOCATION_COUNT _MMIO(0x2328)
583#define GS_INVOCATION_COUNT_UDW _MMIO(0x2328 + 4)
584#define GS_PRIMITIVES_COUNT _MMIO(0x2330)
585#define GS_PRIMITIVES_COUNT_UDW _MMIO(0x2330 + 4)
586#define CL_INVOCATION_COUNT _MMIO(0x2338)
587#define CL_INVOCATION_COUNT_UDW _MMIO(0x2338 + 4)
588#define CL_PRIMITIVES_COUNT _MMIO(0x2340)
589#define CL_PRIMITIVES_COUNT_UDW _MMIO(0x2340 + 4)
590#define PS_INVOCATION_COUNT _MMIO(0x2348)
591#define PS_INVOCATION_COUNT_UDW _MMIO(0x2348 + 4)
592#define PS_DEPTH_COUNT _MMIO(0x2350)
593#define PS_DEPTH_COUNT_UDW _MMIO(0x2350 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800594
595/* There are the 4 64-bit counter registers, one for each stream output */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200596#define GEN7_SO_NUM_PRIMS_WRITTEN(n) _MMIO(0x5200 + (n) * 8)
597#define GEN7_SO_NUM_PRIMS_WRITTEN_UDW(n) _MMIO(0x5200 + (n) * 8 + 4)
Brad Volkin5947de92014-02-18 10:15:50 -0800598
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200599#define GEN7_SO_PRIM_STORAGE_NEEDED(n) _MMIO(0x5240 + (n) * 8)
600#define GEN7_SO_PRIM_STORAGE_NEEDED_UDW(n) _MMIO(0x5240 + (n) * 8 + 4)
Brad Volkin113a0472014-04-08 14:18:58 -0700601
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200602#define GEN7_3DPRIM_END_OFFSET _MMIO(0x2420)
603#define GEN7_3DPRIM_START_VERTEX _MMIO(0x2430)
604#define GEN7_3DPRIM_VERTEX_COUNT _MMIO(0x2434)
605#define GEN7_3DPRIM_INSTANCE_COUNT _MMIO(0x2438)
606#define GEN7_3DPRIM_START_INSTANCE _MMIO(0x243C)
607#define GEN7_3DPRIM_BASE_VERTEX _MMIO(0x2440)
Brad Volkin113a0472014-04-08 14:18:58 -0700608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200609#define GEN7_GPGPU_DISPATCHDIMX _MMIO(0x2500)
610#define GEN7_GPGPU_DISPATCHDIMY _MMIO(0x2504)
611#define GEN7_GPGPU_DISPATCHDIMZ _MMIO(0x2508)
Jordan Justen7b9748c2015-10-01 23:09:58 -0700612
Jordan Justen1b850662016-03-06 23:30:29 -0800613/* There are the 16 64-bit CS General Purpose Registers */
614#define HSW_CS_GPR(n) _MMIO(0x2600 + (n) * 8)
615#define HSW_CS_GPR_UDW(n) _MMIO(0x2600 + (n) * 8 + 4)
616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200617#define OACONTROL _MMIO(0x2360)
Kenneth Graunke180b8132014-03-25 22:52:03 -0700618
Brad Volkin220375a2014-02-18 10:15:51 -0800619#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
620#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200621#define GEN7_PIPE_DE_LOAD_SL(pipe) _MMIO_PIPE(pipe, _GEN7_PIPEA_DE_LOAD_SL, _GEN7_PIPEB_DE_LOAD_SL)
Brad Volkin220375a2014-02-18 10:15:51 -0800622
Brad Volkin5947de92014-02-18 10:15:50 -0800623/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100624 * Reset registers
625 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200626#define DEBUG_RESET_I830 _MMIO(0x6070)
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100627#define DEBUG_RESET_FULL (1<<7)
628#define DEBUG_RESET_RENDER (1<<8)
629#define DEBUG_RESET_DISPLAY (1<<9)
630
Jesse Barnes57f350b2012-03-28 13:39:25 -0700631/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300632 * IOSF sideband
633 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200634#define VLV_IOSF_DOORBELL_REQ _MMIO(VLV_DISPLAY_BASE + 0x2100)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300635#define IOSF_DEVFN_SHIFT 24
636#define IOSF_OPCODE_SHIFT 16
637#define IOSF_PORT_SHIFT 8
638#define IOSF_BYTE_ENABLES_SHIFT 4
639#define IOSF_BAR_SHIFT 1
640#define IOSF_SB_BUSY (1<<0)
Jani Nikula4688d452016-02-04 12:50:53 +0200641#define IOSF_PORT_BUNIT 0x03
642#define IOSF_PORT_PUNIT 0x04
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300643#define IOSF_PORT_NC 0x11
644#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300645#define IOSF_PORT_GPIO_NC 0x13
646#define IOSF_PORT_CCK 0x14
Jani Nikula4688d452016-02-04 12:50:53 +0200647#define IOSF_PORT_DPIO_2 0x1a
648#define IOSF_PORT_FLISDSI 0x1b
Deepak Mdfb19ed2016-02-04 18:55:15 +0200649#define IOSF_PORT_GPIO_SC 0x48
650#define IOSF_PORT_GPIO_SUS 0xa8
Jani Nikula4688d452016-02-04 12:50:53 +0200651#define IOSF_PORT_CCU 0xa9
Jani Nikula7071af92016-03-18 13:11:15 +0200652#define CHV_IOSF_PORT_GPIO_N 0x13
653#define CHV_IOSF_PORT_GPIO_SE 0x48
654#define CHV_IOSF_PORT_GPIO_E 0xa8
655#define CHV_IOSF_PORT_GPIO_SW 0xb2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200656#define VLV_IOSF_DATA _MMIO(VLV_DISPLAY_BASE + 0x2104)
657#define VLV_IOSF_ADDR _MMIO(VLV_DISPLAY_BASE + 0x2108)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300658
Jesse Barnes30a970c2013-11-04 13:48:12 -0800659/* See configdb bunit SB addr map */
660#define BUNIT_REG_BISOC 0x11
661
Jesse Barnes30a970c2013-11-04 13:48:12 -0800662#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300663#define DSPFREQSTAT_SHIFT_CHV 24
664#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
665#define DSPFREQGUAR_SHIFT_CHV 8
666#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800667#define DSPFREQSTAT_SHIFT 30
668#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
669#define DSPFREQGUAR_SHIFT 14
670#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200671#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
672#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
673#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300674#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
675#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
676#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
677#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
678#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
679#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
680#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
681#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
682#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
683#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
684#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
685#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200686
687/* See the PUNIT HAS v0.8 for the below bits */
688enum punit_power_well {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100689 /* These numbers are fixed and must match the position of the pw bits */
Imre Deaka30180a2014-03-04 19:23:02 +0200690 PUNIT_POWER_WELL_RENDER = 0,
691 PUNIT_POWER_WELL_MEDIA = 1,
692 PUNIT_POWER_WELL_DISP2D = 3,
693 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
694 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
695 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
696 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
697 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
698 PUNIT_POWER_WELL_DPIO_RX0 = 10,
699 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300700 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200701
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100702 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200703 PUNIT_POWER_WELL_ALWAYS_ON,
Imre Deaka30180a2014-03-04 19:23:02 +0200704};
705
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000706enum skl_disp_power_wells {
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100707 /* These numbers are fixed and must match the position of the pw bits */
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000708 SKL_DISP_PW_MISC_IO,
709 SKL_DISP_PW_DDI_A_E,
710 SKL_DISP_PW_DDI_B,
711 SKL_DISP_PW_DDI_C,
712 SKL_DISP_PW_DDI_D,
713 SKL_DISP_PW_1 = 14,
714 SKL_DISP_PW_2,
Imre Deak56fcfd62015-11-04 19:24:10 +0200715
Patrik Jakobssoncd02ac52015-11-16 15:01:05 +0100716 /* Not actual bit groups. Used as IDs for lookup_power_well() */
Imre Deak56fcfd62015-11-04 19:24:10 +0200717 SKL_DISP_PW_ALWAYS_ON,
Patrik Jakobsson9f836f92015-11-16 16:20:01 +0100718 SKL_DISP_PW_DC_OFF,
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000719};
720
721#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
722#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
723
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800724#define PUNIT_REG_PWRGT_CTRL 0x60
725#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200726#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
727#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
728#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
729#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
730#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800731
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300732#define PUNIT_REG_GPU_LFM 0xd3
733#define PUNIT_REG_GPU_FREQ_REQ 0xd4
734#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200735#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300736#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300737#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400738#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300739
740#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
741#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
742
Deepak S095acd52015-01-17 11:05:59 +0530743#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
744#define FB_GFX_FREQ_FUSE_MASK 0xff
745#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
746#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
747#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
748
749#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
750#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
751
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200752#define PUNIT_REG_DDR_SETUP2 0x139
753#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
754#define FORCE_DDR_LOW_FREQ (1 << 1)
755#define FORCE_DDR_HIGH_FREQ (1 << 0)
756
Deepak S2b6b3a02014-05-27 15:59:30 +0530757#define PUNIT_GPU_STATUS_REG 0xdb
758#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
759#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
760#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
761#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
762
763#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
764#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
765#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
766
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300767#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
768#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
769#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
770#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
771#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
772#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
773#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
774#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
775#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
776#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
777
Deepak S3ef62342015-04-29 08:36:24 +0530778#define VLV_TURBO_SOC_OVERRIDE 0x04
779#define VLV_OVERRIDE_EN 1
780#define VLV_SOC_TDP_EN (1 << 1)
781#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
782#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
783
Deepak S31685c22014-07-03 17:33:01 -0400784#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400785
ymohanmabe4fc042013-08-27 23:40:56 +0300786/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800787#define CCK_FUSE_REG 0x8
788#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300789#define CCK_REG_DSI_PLL_FUSE 0x44
790#define CCK_REG_DSI_PLL_CONTROL 0x48
791#define DSI_PLL_VCO_EN (1 << 31)
792#define DSI_PLL_LDO_GATE (1 << 30)
793#define DSI_PLL_P1_POST_DIV_SHIFT 17
794#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
795#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
796#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
797#define DSI_PLL_MUX_MASK (3 << 9)
798#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
799#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
800#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
801#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
802#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
803#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
804#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
805#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
806#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
807#define DSI_PLL_LOCK (1 << 0)
808#define CCK_REG_DSI_PLL_DIVIDER 0x4c
809#define DSI_PLL_LFSR (1 << 31)
810#define DSI_PLL_FRACTION_EN (1 << 30)
811#define DSI_PLL_FRAC_COUNTER_SHIFT 27
812#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
813#define DSI_PLL_USYNC_CNT_SHIFT 18
814#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
815#define DSI_PLL_N1_DIV_SHIFT 16
816#define DSI_PLL_N1_DIV_MASK (3 << 16)
817#define DSI_PLL_M1_DIV_SHIFT 0
818#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Ville Syrjäläbfa7df02015-09-24 23:29:18 +0300819#define CCK_CZ_CLOCK_CONTROL 0x62
Ville Syrjäläc30fec62016-03-04 21:43:02 +0200820#define CCK_GPLL_CLOCK_CONTROL 0x67
Jesse Barnes30a970c2013-11-04 13:48:12 -0800821#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä35d38d12016-03-02 17:22:16 +0200822#define CCK_DISPLAY_REF_CLOCK_CONTROL 0x6c
Vandana Kannan87d5d252015-09-24 23:29:17 +0300823#define CCK_TRUNK_FORCE_ON (1 << 17)
824#define CCK_TRUNK_FORCE_OFF (1 << 16)
825#define CCK_FREQUENCY_STATUS (0x1f << 8)
826#define CCK_FREQUENCY_STATUS_SHIFT 8
827#define CCK_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300828
Ville Syrjälä0e767182014-04-25 20:14:31 +0300829/**
830 * DOC: DPIO
831 *
Imre Deakeee21562015-03-10 21:18:30 +0200832 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300833 * ports. DPIO is the name given to such a display PHY. These PHYs
834 * don't follow the standard programming model using direct MMIO
835 * registers, and instead their registers must be accessed trough IOSF
836 * sideband. VLV has one such PHY for driving ports B and C, and CHV
837 * adds another PHY for driving port D. Each PHY responds to specific
838 * IOSF-SB port.
839 *
840 * Each display PHY is made up of one or two channels. Each channel
841 * houses a common lane part which contains the PLL and other common
842 * logic. CH0 common lane also contains the IOSF-SB logic for the
843 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
844 * must be running when any DPIO registers are accessed.
845 *
846 * In addition to having their own registers, the PHYs are also
847 * controlled through some dedicated signals from the display
848 * controller. These include PLL reference clock enable, PLL enable,
849 * and CRI clock selection, for example.
850 *
851 * Eeach channel also has two splines (also called data lanes), and
852 * each spline is made up of one Physical Access Coding Sub-Layer
853 * (PCS) block and two TX lanes. So each channel has two PCS blocks
854 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
855 * data/clock pairs depending on the output type.
856 *
857 * Additionally the PHY also contains an AUX lane with AUX blocks
858 * for each channel. This is used for DP AUX communication, but
859 * this fact isn't really relevant for the driver since AUX is
860 * controlled from the display controller side. No DPIO registers
861 * need to be accessed during AUX communication,
862 *
Imre Deakeee21562015-03-10 21:18:30 +0200863 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900864 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300865 *
866 * For dual channel PHY (VLV/CHV):
867 *
868 * pipe A == CMN/PLL/REF CH0
869 *
870 * pipe B == CMN/PLL/REF CH1
871 *
872 * port B == PCS/TX CH0
873 *
874 * port C == PCS/TX CH1
875 *
876 * This is especially important when we cross the streams
877 * ie. drive port B with pipe B, or port C with pipe A.
878 *
879 * For single channel PHY (CHV):
880 *
881 * pipe C == CMN/PLL/REF CH0
882 *
883 * port D == PCS/TX CH0
884 *
Imre Deakeee21562015-03-10 21:18:30 +0200885 * On BXT the entire PHY channel corresponds to the port. That means
886 * the PLL is also now associated with the port rather than the pipe,
887 * and so the clock needs to be routed to the appropriate transcoder.
888 * Port A PLL is directly connected to transcoder EDP and port B/C
889 * PLLs can be routed to any transcoder A/B/C.
890 *
891 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
892 * digital port D (CHV) or port A (BXT).
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200893 *
Danilo Cesar Lemes de Paulaf03d8ed2015-11-25 18:07:55 +0100894 *
895 * Dual channel PHY (VLV/CHV/BXT)
896 * ---------------------------------
897 * | CH0 | CH1 |
898 * | CMN/PLL/REF | CMN/PLL/REF |
899 * |---------------|---------------| Display PHY
900 * | PCS01 | PCS23 | PCS01 | PCS23 |
901 * |-------|-------|-------|-------|
902 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
903 * ---------------------------------
904 * | DDI0 | DDI1 | DP/HDMI ports
905 * ---------------------------------
906 *
907 * Single channel PHY (CHV/BXT)
908 * -----------------
909 * | CH0 |
910 * | CMN/PLL/REF |
911 * |---------------| Display PHY
912 * | PCS01 | PCS23 |
913 * |-------|-------|
914 * |TX0|TX1|TX2|TX3|
915 * -----------------
916 * | DDI2 | DP/HDMI port
917 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700918 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300919#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300920
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200921#define DPIO_CTL _MMIO(VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700922#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
923#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
924#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700925#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700926
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800927#define DPIO_PHY(pipe) ((pipe) >> 1)
928#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
929
Daniel Vetter598fac62013-04-18 22:01:46 +0200930/*
931 * Per pipe/PLL DPIO regs
932 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800933#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700934#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200935#define DPIO_POST_DIV_DAC 0
936#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
937#define DPIO_POST_DIV_LVDS1 2
938#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700939#define DPIO_K_SHIFT (24) /* 4 bits */
940#define DPIO_P1_SHIFT (21) /* 3 bits */
941#define DPIO_P2_SHIFT (16) /* 5 bits */
942#define DPIO_N_SHIFT (12) /* 4 bits */
943#define DPIO_ENABLE_CALIBRATION (1<<11)
944#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
945#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800946#define _VLV_PLL_DW3_CH1 0x802c
947#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700948
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800949#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700950#define DPIO_REFSEL_OVERRIDE 27
951#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
952#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
953#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530954#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700955#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
956#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800957#define _VLV_PLL_DW5_CH1 0x8034
958#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700959
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800960#define _VLV_PLL_DW7_CH0 0x801c
961#define _VLV_PLL_DW7_CH1 0x803c
962#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700963
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800964#define _VLV_PLL_DW8_CH0 0x8040
965#define _VLV_PLL_DW8_CH1 0x8060
966#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200967
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800968#define VLV_PLL_DW9_BCAST 0xc044
969#define _VLV_PLL_DW9_CH0 0x8044
970#define _VLV_PLL_DW9_CH1 0x8064
971#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200972
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800973#define _VLV_PLL_DW10_CH0 0x8048
974#define _VLV_PLL_DW10_CH1 0x8068
975#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200976
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800977#define _VLV_PLL_DW11_CH0 0x804c
978#define _VLV_PLL_DW11_CH1 0x806c
979#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700980
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800981/* Spec for ref block start counts at DW10 */
982#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200983
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800984#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100985
Daniel Vetter598fac62013-04-18 22:01:46 +0200986/*
987 * Per DDI channel DPIO regs
988 */
989
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800990#define _VLV_PCS_DW0_CH0 0x8200
991#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200992#define DPIO_PCS_TX_LANE2_RESET (1<<16)
993#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300994#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
995#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800996#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200997
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300998#define _VLV_PCS01_DW0_CH0 0x200
999#define _VLV_PCS23_DW0_CH0 0x400
1000#define _VLV_PCS01_DW0_CH1 0x2600
1001#define _VLV_PCS23_DW0_CH1 0x2800
1002#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
1003#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
1004
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001005#define _VLV_PCS_DW1_CH0 0x8204
1006#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +03001007#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +02001008#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
1009#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
1010#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
1011#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001012#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001013
Ville Syrjälä97fd4d52014-04-09 13:29:02 +03001014#define _VLV_PCS01_DW1_CH0 0x204
1015#define _VLV_PCS23_DW1_CH0 0x404
1016#define _VLV_PCS01_DW1_CH1 0x2604
1017#define _VLV_PCS23_DW1_CH1 0x2804
1018#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
1019#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
1020
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001021#define _VLV_PCS_DW8_CH0 0x8220
1022#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +03001023#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
1024#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001025#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001026
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001027#define _VLV_PCS01_DW8_CH0 0x0220
1028#define _VLV_PCS23_DW8_CH0 0x0420
1029#define _VLV_PCS01_DW8_CH1 0x2620
1030#define _VLV_PCS23_DW8_CH1 0x2820
1031#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
1032#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001033
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001034#define _VLV_PCS_DW9_CH0 0x8224
1035#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001036#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
1037#define DPIO_PCS_TX2MARGIN_000 (0<<13)
1038#define DPIO_PCS_TX2MARGIN_101 (1<<13)
1039#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
1040#define DPIO_PCS_TX1MARGIN_000 (0<<10)
1041#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001042#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001043
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001044#define _VLV_PCS01_DW9_CH0 0x224
1045#define _VLV_PCS23_DW9_CH0 0x424
1046#define _VLV_PCS01_DW9_CH1 0x2624
1047#define _VLV_PCS23_DW9_CH1 0x2824
1048#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
1049#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
1050
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001051#define _CHV_PCS_DW10_CH0 0x8228
1052#define _CHV_PCS_DW10_CH1 0x8428
1053#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
1054#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +03001055#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
1056#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
1057#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
1058#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
1059#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
1060#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001061#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
1062
Ville Syrjälä1966e592014-04-09 13:29:04 +03001063#define _VLV_PCS01_DW10_CH0 0x0228
1064#define _VLV_PCS23_DW10_CH0 0x0428
1065#define _VLV_PCS01_DW10_CH1 0x2628
1066#define _VLV_PCS23_DW10_CH1 0x2828
1067#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
1068#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
1069
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001070#define _VLV_PCS_DW11_CH0 0x822c
1071#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001072#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001073#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
1074#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
1075#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001076#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001077
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001078#define _VLV_PCS01_DW11_CH0 0x022c
1079#define _VLV_PCS23_DW11_CH0 0x042c
1080#define _VLV_PCS01_DW11_CH1 0x262c
1081#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +03001082#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
1083#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +03001084
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001085#define _VLV_PCS01_DW12_CH0 0x0230
1086#define _VLV_PCS23_DW12_CH0 0x0430
1087#define _VLV_PCS01_DW12_CH1 0x2630
1088#define _VLV_PCS23_DW12_CH1 0x2830
1089#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
1090#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
1091
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001092#define _VLV_PCS_DW12_CH0 0x8230
1093#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +03001094#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
1095#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
1096#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
1097#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
1098#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001099#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001100
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001101#define _VLV_PCS_DW14_CH0 0x8238
1102#define _VLV_PCS_DW14_CH1 0x8438
1103#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001104
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001105#define _VLV_PCS_DW23_CH0 0x825c
1106#define _VLV_PCS_DW23_CH1 0x845c
1107#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001108
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001109#define _VLV_TX_DW2_CH0 0x8288
1110#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001111#define DPIO_SWING_MARGIN000_SHIFT 16
1112#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001113#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001114#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001115
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001116#define _VLV_TX_DW3_CH0 0x828c
1117#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001118/* The following bit for CHV phy */
1119#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001120#define DPIO_SWING_MARGIN101_SHIFT 16
1121#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001122#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1123
1124#define _VLV_TX_DW4_CH0 0x8290
1125#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001126#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1127#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001128#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1129#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001130#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1131
1132#define _VLV_TX3_DW4_CH0 0x690
1133#define _VLV_TX3_DW4_CH1 0x2a90
1134#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1135
1136#define _VLV_TX_DW5_CH0 0x8294
1137#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001138#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001139#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001140
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001141#define _VLV_TX_DW11_CH0 0x82ac
1142#define _VLV_TX_DW11_CH1 0x84ac
1143#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001144
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001145#define _VLV_TX_DW14_CH0 0x82b8
1146#define _VLV_TX_DW14_CH1 0x84b8
1147#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301148
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001149/* CHV dpPhy registers */
1150#define _CHV_PLL_DW0_CH0 0x8000
1151#define _CHV_PLL_DW0_CH1 0x8180
1152#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1153
1154#define _CHV_PLL_DW1_CH0 0x8004
1155#define _CHV_PLL_DW1_CH1 0x8184
1156#define DPIO_CHV_N_DIV_SHIFT 8
1157#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1158#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1159
1160#define _CHV_PLL_DW2_CH0 0x8008
1161#define _CHV_PLL_DW2_CH1 0x8188
1162#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1163
1164#define _CHV_PLL_DW3_CH0 0x800c
1165#define _CHV_PLL_DW3_CH1 0x818c
1166#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1167#define DPIO_CHV_FIRST_MOD (0 << 8)
1168#define DPIO_CHV_SECOND_MOD (1 << 8)
1169#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301170#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001171#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1172
1173#define _CHV_PLL_DW6_CH0 0x8018
1174#define _CHV_PLL_DW6_CH1 0x8198
1175#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1176#define DPIO_CHV_INT_COEFF_SHIFT 8
1177#define DPIO_CHV_PROP_COEFF_SHIFT 0
1178#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1179
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301180#define _CHV_PLL_DW8_CH0 0x8020
1181#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301182#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1183#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301184#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1185
1186#define _CHV_PLL_DW9_CH0 0x8024
1187#define _CHV_PLL_DW9_CH1 0x81A4
1188#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301189#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301190#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1191#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1192
Ville Syrjälä6669e392015-07-08 23:46:00 +03001193#define _CHV_CMN_DW0_CH0 0x8100
1194#define DPIO_ALLDL_POWERDOWN_SHIFT_CH0 19
1195#define DPIO_ANYDL_POWERDOWN_SHIFT_CH0 18
1196#define DPIO_ALLDL_POWERDOWN (1 << 1)
1197#define DPIO_ANYDL_POWERDOWN (1 << 0)
1198
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001199#define _CHV_CMN_DW5_CH0 0x8114
1200#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1201#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1202#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1203#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1204#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1205#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1206#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1207#define CHV_BUFLEFTENA1_MASK (3 << 22)
1208
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001209#define _CHV_CMN_DW13_CH0 0x8134
1210#define _CHV_CMN_DW0_CH1 0x8080
1211#define DPIO_CHV_S1_DIV_SHIFT 21
1212#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1213#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1214#define DPIO_CHV_K_DIV_SHIFT 4
1215#define DPIO_PLL_FREQLOCK (1 << 1)
1216#define DPIO_PLL_LOCK (1 << 0)
1217#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1218
1219#define _CHV_CMN_DW14_CH0 0x8138
1220#define _CHV_CMN_DW1_CH1 0x8084
1221#define DPIO_AFC_RECAL (1 << 14)
1222#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001223#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1224#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1225#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1226#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1227#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1228#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1229#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1230#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001231#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1232
Ville Syrjälä9197c882014-04-09 13:29:05 +03001233#define _CHV_CMN_DW19_CH0 0x814c
1234#define _CHV_CMN_DW6_CH1 0x8098
Ville Syrjälä6669e392015-07-08 23:46:00 +03001235#define DPIO_ALLDL_POWERDOWN_SHIFT_CH1 30 /* CL2 DW6 only */
1236#define DPIO_ANYDL_POWERDOWN_SHIFT_CH1 29 /* CL2 DW6 only */
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001237#define DPIO_DYNPWRDOWNEN_CH1 (1 << 28) /* CL2 DW6 only */
Ville Syrjälä9197c882014-04-09 13:29:05 +03001238#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001239
Ville Syrjälä9197c882014-04-09 13:29:05 +03001240#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1241
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001242#define CHV_CMN_DW28 0x8170
1243#define DPIO_CL1POWERDOWNEN (1 << 23)
1244#define DPIO_DYNPWRDOWNEN_CH0 (1 << 22)
Ville Syrjäläee279212015-07-08 23:45:57 +03001245#define DPIO_SUS_CLK_CONFIG_ON (0 << 0)
1246#define DPIO_SUS_CLK_CONFIG_CLKREQ (1 << 0)
1247#define DPIO_SUS_CLK_CONFIG_GATE (2 << 0)
1248#define DPIO_SUS_CLK_CONFIG_GATE_CLKREQ (3 << 0)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03001249
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001250#define CHV_CMN_DW30 0x8178
Ville Syrjälä3e288782015-07-08 23:45:58 +03001251#define DPIO_CL2_LDOFUSE_PWRENB (1 << 6)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001252#define DPIO_LRC_BYPASS (1 << 3)
1253
1254#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1255 (lane) * 0x200 + (offset))
1256
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001257#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1258#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1259#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1260#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1261#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1262#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1263#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1264#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1265#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1266#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1267#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001268#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1269#define DPIO_FRC_LATENCY_SHFIT 8
1270#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1271#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301272
1273/* BXT PHY registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001274#define _BXT_PHY(phy, a, b) _MMIO_PIPE((phy), (a), (b))
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301275
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001276#define BXT_P_CR_GT_DISP_PWRON _MMIO(0x138090)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301277#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1278
1279#define _PHY_CTL_FAMILY_EDP 0x64C80
1280#define _PHY_CTL_FAMILY_DDI 0x64C90
1281#define COMMON_RESET_DIS (1 << 31)
1282#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1283 _PHY_CTL_FAMILY_EDP)
1284
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301285/* BXT PHY PLL registers */
1286#define _PORT_PLL_A 0x46074
1287#define _PORT_PLL_B 0x46078
1288#define _PORT_PLL_C 0x4607c
1289#define PORT_PLL_ENABLE (1 << 31)
1290#define PORT_PLL_LOCK (1 << 30)
1291#define PORT_PLL_REF_SEL (1 << 27)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001292#define BXT_PORT_PLL_ENABLE(port) _MMIO_PORT(port, _PORT_PLL_A, _PORT_PLL_B)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301293
1294#define _PORT_PLL_EBB_0_A 0x162034
1295#define _PORT_PLL_EBB_0_B 0x6C034
1296#define _PORT_PLL_EBB_0_C 0x6C340
Imre Deakaa610dc2015-06-22 23:35:52 +03001297#define PORT_PLL_P1_SHIFT 13
1298#define PORT_PLL_P1_MASK (0x07 << PORT_PLL_P1_SHIFT)
1299#define PORT_PLL_P1(x) ((x) << PORT_PLL_P1_SHIFT)
1300#define PORT_PLL_P2_SHIFT 8
1301#define PORT_PLL_P2_MASK (0x1f << PORT_PLL_P2_SHIFT)
1302#define PORT_PLL_P2(x) ((x) << PORT_PLL_P2_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001303#define BXT_PORT_PLL_EBB_0(port) _MMIO_PORT3(port, _PORT_PLL_EBB_0_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301304 _PORT_PLL_EBB_0_B, \
1305 _PORT_PLL_EBB_0_C)
1306
1307#define _PORT_PLL_EBB_4_A 0x162038
1308#define _PORT_PLL_EBB_4_B 0x6C038
1309#define _PORT_PLL_EBB_4_C 0x6C344
1310#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1311#define PORT_PLL_RECALIBRATE (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001312#define BXT_PORT_PLL_EBB_4(port) _MMIO_PORT3(port, _PORT_PLL_EBB_4_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301313 _PORT_PLL_EBB_4_B, \
1314 _PORT_PLL_EBB_4_C)
1315
1316#define _PORT_PLL_0_A 0x162100
1317#define _PORT_PLL_0_B 0x6C100
1318#define _PORT_PLL_0_C 0x6C380
1319/* PORT_PLL_0_A */
1320#define PORT_PLL_M2_MASK 0xFF
1321/* PORT_PLL_1_A */
Imre Deakaa610dc2015-06-22 23:35:52 +03001322#define PORT_PLL_N_SHIFT 8
1323#define PORT_PLL_N_MASK (0x0F << PORT_PLL_N_SHIFT)
1324#define PORT_PLL_N(x) ((x) << PORT_PLL_N_SHIFT)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301325/* PORT_PLL_2_A */
1326#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1327/* PORT_PLL_3_A */
1328#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1329/* PORT_PLL_6_A */
1330#define PORT_PLL_PROP_COEFF_MASK 0xF
1331#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1332#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1333#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1334#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1335/* PORT_PLL_8_A */
1336#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301337/* PORT_PLL_9_A */
Imre Deak05712c12015-06-18 17:25:54 +03001338#define PORT_PLL_LOCK_THRESHOLD_SHIFT 1
1339#define PORT_PLL_LOCK_THRESHOLD_MASK (0x7 << PORT_PLL_LOCK_THRESHOLD_SHIFT)
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301340/* PORT_PLL_10_A */
1341#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
Vandana Kannane6292552015-07-01 17:02:57 +05301342#define PORT_PLL_DCO_AMP_DEFAULT 15
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301343#define PORT_PLL_DCO_AMP_MASK 0x3c00
Ville Syrjälä68d97532015-09-18 20:03:39 +03001344#define PORT_PLL_DCO_AMP(x) ((x)<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301345#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1346 _PORT_PLL_0_B, \
1347 _PORT_PLL_0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001348#define BXT_PORT_PLL(port, idx) _MMIO(_PORT_PLL_BASE(port) + (idx) * 4)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301349
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301350/* BXT PHY common lane registers */
1351#define _PORT_CL1CM_DW0_A 0x162000
1352#define _PORT_CL1CM_DW0_BC 0x6C000
1353#define PHY_POWER_GOOD (1 << 16)
Vandana Kannanb61e7992016-03-31 23:15:54 +05301354#define PHY_RESERVED (1 << 7)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301355#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1356 _PORT_CL1CM_DW0_A)
1357
1358#define _PORT_CL1CM_DW9_A 0x162024
1359#define _PORT_CL1CM_DW9_BC 0x6C024
1360#define IREF0RC_OFFSET_SHIFT 8
1361#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1362#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1363 _PORT_CL1CM_DW9_A)
1364
1365#define _PORT_CL1CM_DW10_A 0x162028
1366#define _PORT_CL1CM_DW10_BC 0x6C028
1367#define IREF1RC_OFFSET_SHIFT 8
1368#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1369#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1370 _PORT_CL1CM_DW10_A)
1371
1372#define _PORT_CL1CM_DW28_A 0x162070
1373#define _PORT_CL1CM_DW28_BC 0x6C070
1374#define OCL1_POWER_DOWN_EN (1 << 23)
1375#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1376#define SUS_CLK_CONFIG 0x3
1377#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1378 _PORT_CL1CM_DW28_A)
1379
1380#define _PORT_CL1CM_DW30_A 0x162078
1381#define _PORT_CL1CM_DW30_BC 0x6C078
1382#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1383#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1384 _PORT_CL1CM_DW30_A)
1385
1386/* Defined for PHY0 only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001387#define BXT_PORT_CL2CM_DW6_BC _MMIO(0x6C358)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301388#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1389
1390/* BXT PHY Ref registers */
1391#define _PORT_REF_DW3_A 0x16218C
1392#define _PORT_REF_DW3_BC 0x6C18C
1393#define GRC_DONE (1 << 22)
1394#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1395 _PORT_REF_DW3_A)
1396
1397#define _PORT_REF_DW6_A 0x162198
1398#define _PORT_REF_DW6_BC 0x6C198
Imre Deakd1e082f2016-04-01 16:02:33 +03001399#define GRC_CODE_SHIFT 24
1400#define GRC_CODE_MASK (0xFF << GRC_CODE_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301401#define GRC_CODE_FAST_SHIFT 16
Imre Deakd1e082f2016-04-01 16:02:33 +03001402#define GRC_CODE_FAST_MASK (0xFF << GRC_CODE_FAST_SHIFT)
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301403#define GRC_CODE_SLOW_SHIFT 8
1404#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1405#define GRC_CODE_NOM_MASK 0xFF
1406#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1407 _PORT_REF_DW6_A)
1408
1409#define _PORT_REF_DW8_A 0x1621A0
1410#define _PORT_REF_DW8_BC 0x6C1A0
1411#define GRC_DIS (1 << 15)
1412#define GRC_RDY_OVRD (1 << 1)
1413#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1414 _PORT_REF_DW8_A)
1415
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301416/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301417#define _PORT_PCS_DW10_LN01_A 0x162428
1418#define _PORT_PCS_DW10_LN01_B 0x6C428
1419#define _PORT_PCS_DW10_LN01_C 0x6C828
1420#define _PORT_PCS_DW10_GRP_A 0x162C28
1421#define _PORT_PCS_DW10_GRP_B 0x6CC28
1422#define _PORT_PCS_DW10_GRP_C 0x6CE28
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001423#define BXT_PORT_PCS_DW10_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW10_LN01_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301424 _PORT_PCS_DW10_LN01_B, \
1425 _PORT_PCS_DW10_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001426#define BXT_PORT_PCS_DW10_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW10_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301427 _PORT_PCS_DW10_GRP_B, \
1428 _PORT_PCS_DW10_GRP_C)
1429#define TX2_SWING_CALC_INIT (1 << 31)
1430#define TX1_SWING_CALC_INIT (1 << 30)
1431
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301432#define _PORT_PCS_DW12_LN01_A 0x162430
1433#define _PORT_PCS_DW12_LN01_B 0x6C430
1434#define _PORT_PCS_DW12_LN01_C 0x6C830
1435#define _PORT_PCS_DW12_LN23_A 0x162630
1436#define _PORT_PCS_DW12_LN23_B 0x6C630
1437#define _PORT_PCS_DW12_LN23_C 0x6CA30
1438#define _PORT_PCS_DW12_GRP_A 0x162c30
1439#define _PORT_PCS_DW12_GRP_B 0x6CC30
1440#define _PORT_PCS_DW12_GRP_C 0x6CE30
1441#define LANESTAGGER_STRAP_OVRD (1 << 6)
1442#define LANE_STAGGER_MASK 0x1F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001443#define BXT_PORT_PCS_DW12_LN01(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN01_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301444 _PORT_PCS_DW12_LN01_B, \
1445 _PORT_PCS_DW12_LN01_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001446#define BXT_PORT_PCS_DW12_LN23(port) _MMIO_PORT3(port, _PORT_PCS_DW12_LN23_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301447 _PORT_PCS_DW12_LN23_B, \
1448 _PORT_PCS_DW12_LN23_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001449#define BXT_PORT_PCS_DW12_GRP(port) _MMIO_PORT3(port, _PORT_PCS_DW12_GRP_A, \
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301450 _PORT_PCS_DW12_GRP_B, \
1451 _PORT_PCS_DW12_GRP_C)
1452
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301453/* BXT PHY TX registers */
1454#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1455 ((lane) & 1) * 0x80)
1456
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301457#define _PORT_TX_DW2_LN0_A 0x162508
1458#define _PORT_TX_DW2_LN0_B 0x6C508
1459#define _PORT_TX_DW2_LN0_C 0x6C908
1460#define _PORT_TX_DW2_GRP_A 0x162D08
1461#define _PORT_TX_DW2_GRP_B 0x6CD08
1462#define _PORT_TX_DW2_GRP_C 0x6CF08
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001463#define BXT_PORT_TX_DW2_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW2_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301464 _PORT_TX_DW2_GRP_B, \
1465 _PORT_TX_DW2_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001466#define BXT_PORT_TX_DW2_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW2_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301467 _PORT_TX_DW2_LN0_B, \
1468 _PORT_TX_DW2_LN0_C)
1469#define MARGIN_000_SHIFT 16
1470#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1471#define UNIQ_TRANS_SCALE_SHIFT 8
1472#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1473
1474#define _PORT_TX_DW3_LN0_A 0x16250C
1475#define _PORT_TX_DW3_LN0_B 0x6C50C
1476#define _PORT_TX_DW3_LN0_C 0x6C90C
1477#define _PORT_TX_DW3_GRP_A 0x162D0C
1478#define _PORT_TX_DW3_GRP_B 0x6CD0C
1479#define _PORT_TX_DW3_GRP_C 0x6CF0C
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001480#define BXT_PORT_TX_DW3_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW3_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301481 _PORT_TX_DW3_GRP_B, \
1482 _PORT_TX_DW3_GRP_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001483#define BXT_PORT_TX_DW3_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW3_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301484 _PORT_TX_DW3_LN0_B, \
1485 _PORT_TX_DW3_LN0_C)
Sonika Jindal9c58a042015-09-24 10:22:54 +05301486#define SCALE_DCOMP_METHOD (1 << 26)
1487#define UNIQUE_TRANGE_EN_METHOD (1 << 27)
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301488
1489#define _PORT_TX_DW4_LN0_A 0x162510
1490#define _PORT_TX_DW4_LN0_B 0x6C510
1491#define _PORT_TX_DW4_LN0_C 0x6C910
1492#define _PORT_TX_DW4_GRP_A 0x162D10
1493#define _PORT_TX_DW4_GRP_B 0x6CD10
1494#define _PORT_TX_DW4_GRP_C 0x6CF10
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001495#define BXT_PORT_TX_DW4_LN0(port) _MMIO_PORT3(port, _PORT_TX_DW4_LN0_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301496 _PORT_TX_DW4_LN0_B, \
1497 _PORT_TX_DW4_LN0_C)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001498#define BXT_PORT_TX_DW4_GRP(port) _MMIO_PORT3(port, _PORT_TX_DW4_GRP_A, \
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301499 _PORT_TX_DW4_GRP_B, \
1500 _PORT_TX_DW4_GRP_C)
1501#define DEEMPH_SHIFT 24
1502#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1503
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301504#define _PORT_TX_DW14_LN0_A 0x162538
1505#define _PORT_TX_DW14_LN0_B 0x6C538
1506#define _PORT_TX_DW14_LN0_C 0x6C938
1507#define LATENCY_OPTIM_SHIFT 30
1508#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001509#define BXT_PORT_TX_DW14_LN(port, lane) _MMIO(_PORT3((port), _PORT_TX_DW14_LN0_A, \
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301510 _PORT_TX_DW14_LN0_B, \
1511 _PORT_TX_DW14_LN0_C) + \
1512 _BXT_LANE_OFFSET(lane))
1513
David Weinehallf8896f52015-06-25 11:11:03 +03001514/* UAIMI scratch pad register 1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001515#define UAIMI_SPR1 _MMIO(0x4F074)
David Weinehallf8896f52015-06-25 11:11:03 +03001516/* SKL VccIO mask */
1517#define SKL_VCCIO_MASK 0x1
1518/* SKL balance leg register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001519#define DISPIO_CR_TX_BMU_CR0 _MMIO(0x6C00C)
David Weinehallf8896f52015-06-25 11:11:03 +03001520/* I_boost values */
1521#define BALANCE_LEG_SHIFT(port) (8+3*(port))
1522#define BALANCE_LEG_MASK(port) (7<<(8+3*(port)))
1523/* Balance leg disable bits */
1524#define BALANCE_LEG_DISABLE_SHIFT 23
1525
Jesse Barnes585fb112008-07-29 11:54:06 -07001526/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001527 * Fence registers
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001528 * [0-7] @ 0x2000 gen2,gen3
1529 * [8-15] @ 0x3000 945,g33,pnv
1530 *
1531 * [0-15] @ 0x3000 gen4,gen5
1532 *
1533 * [0-15] @ 0x100000 gen6,vlv,chv
1534 * [0-31] @ 0x100000 gen7+
Jesse Barnesde151cf2008-11-12 10:03:55 -08001535 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001536#define FENCE_REG(i) _MMIO(0x2000 + (((i) & 8) << 9) + ((i) & 7) * 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001537#define I830_FENCE_START_MASK 0x07f80000
1538#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001539#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001540#define I830_FENCE_PITCH_SHIFT 4
1541#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001542#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001543#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001544#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001545
1546#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001547#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001548
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001549#define FENCE_REG_965_LO(i) _MMIO(0x03000 + (i) * 8)
1550#define FENCE_REG_965_HI(i) _MMIO(0x03000 + (i) * 8 + 4)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001551#define I965_FENCE_PITCH_SHIFT 2
1552#define I965_FENCE_TILING_Y_SHIFT 1
1553#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001554#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001555
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001556#define FENCE_REG_GEN6_LO(i) _MMIO(0x100000 + (i) * 8)
1557#define FENCE_REG_GEN6_HI(i) _MMIO(0x100000 + (i) * 8 + 4)
Ville Syrjäläeecf6132015-09-21 18:05:14 +03001558#define GEN6_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001559#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001560
Deepak S2b6b3a02014-05-27 15:59:30 +05301561
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001562/* control register for cpu gtt access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001563#define TILECTL _MMIO(0x101000)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001564#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001565#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001566#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1567#define TILECTL_BACKSNOOP_DIS (1 << 3)
1568
Jesse Barnesde151cf2008-11-12 10:03:55 -08001569/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001570 * Instruction and interrupt control regs
1571 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001572#define PGTBL_CTL _MMIO(0x02020)
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001573#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1574#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001575#define PGTBL_ER _MMIO(0x02024)
1576#define PRB0_BASE (0x2030-0x30)
1577#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1578#define PRB2_BASE (0x2050-0x30) /* gen3 */
1579#define SRB0_BASE (0x2100-0x30) /* gen2 */
1580#define SRB1_BASE (0x2110-0x30) /* gen2 */
1581#define SRB2_BASE (0x2120-0x30) /* 830 */
1582#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001583#define RENDER_RING_BASE 0x02000
1584#define BSD_RING_BASE 0x04000
1585#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001586#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001587#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001588#define BLT_RING_BASE 0x22000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001589#define RING_TAIL(base) _MMIO((base)+0x30)
1590#define RING_HEAD(base) _MMIO((base)+0x34)
1591#define RING_START(base) _MMIO((base)+0x38)
1592#define RING_CTL(base) _MMIO((base)+0x3c)
1593#define RING_SYNC_0(base) _MMIO((base)+0x40)
1594#define RING_SYNC_1(base) _MMIO((base)+0x44)
1595#define RING_SYNC_2(base) _MMIO((base)+0x48)
Ben Widawsky1950de12013-05-28 19:22:20 -07001596#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1597#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1598#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1599#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1600#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1601#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1602#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1603#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1604#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1605#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1606#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1607#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001608#define GEN6_NOSYNC INVALID_MMIO_REG
1609#define RING_PSMI_CTL(base) _MMIO((base)+0x50)
1610#define RING_MAX_IDLE(base) _MMIO((base)+0x54)
1611#define RING_HWS_PGA(base) _MMIO((base)+0x80)
1612#define RING_HWS_PGA_GEN6(base) _MMIO((base)+0x2080)
1613#define RING_RESET_CTL(base) _MMIO((base)+0xd0)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001614#define RESET_CTL_REQUEST_RESET (1 << 0)
1615#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001617#define HSW_GTT_CACHE_EN _MMIO(0x4024)
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001618#define GTT_CACHE_EN_ALL 0xF0007FFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001619#define GEN7_WR_WATERMARK _MMIO(0x4028)
1620#define GEN7_GFX_PRIO_CTRL _MMIO(0x402C)
1621#define ARB_MODE _MMIO(0x4030)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001622#define ARB_MODE_SWIZZLE_SNB (1<<4)
1623#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001624#define GEN7_GFX_PEND_TLB0 _MMIO(0x4034)
1625#define GEN7_GFX_PEND_TLB1 _MMIO(0x4038)
Imre Deak9e72b462014-05-05 15:13:55 +03001626/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001627#define GEN7_LRA_LIMITS(i) _MMIO(0x403C + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03001628#define GEN7_LRA_LIMITS_REG_NUM 13
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001629#define GEN7_MEDIA_MAX_REQ_COUNT _MMIO(0x4070)
1630#define GEN7_GFX_MAX_REQ_COUNT _MMIO(0x4074)
Imre Deak9e72b462014-05-05 15:13:55 +03001631
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001632#define GAMTARBMODE _MMIO(0x04a08)
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001633#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001634#define ARB_MODE_SWIZZLE_BDW (1<<1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001635#define RENDER_HWS_PGA_GEN7 _MMIO(0x04080)
1636#define RING_FAULT_REG(ring) _MMIO(0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001637#define RING_FAULT_GTTSEL_MASK (1<<11)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001638#define RING_FAULT_SRCID(x) (((x) >> 3) & 0xff)
1639#define RING_FAULT_FAULT_TYPE(x) (((x) >> 1) & 0x3)
Ben Widawsky828c7902013-10-16 09:21:30 -07001640#define RING_FAULT_VALID (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001641#define DONE_REG _MMIO(0x40b0)
1642#define GEN8_PRIVATE_PAT_LO _MMIO(0x40e0)
1643#define GEN8_PRIVATE_PAT_HI _MMIO(0x40e0 + 4)
1644#define BSD_HWS_PGA_GEN7 _MMIO(0x04180)
1645#define BLT_HWS_PGA_GEN7 _MMIO(0x04280)
1646#define VEBOX_HWS_PGA_GEN7 _MMIO(0x04380)
1647#define RING_ACTHD(base) _MMIO((base)+0x74)
1648#define RING_ACTHD_UDW(base) _MMIO((base)+0x5c)
1649#define RING_NOPID(base) _MMIO((base)+0x94)
1650#define RING_IMR(base) _MMIO((base)+0xa8)
1651#define RING_HWSTAM(base) _MMIO((base)+0x98)
1652#define RING_TIMESTAMP(base) _MMIO((base)+0x358)
1653#define RING_TIMESTAMP_UDW(base) _MMIO((base)+0x358 + 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07001654#define TAIL_ADDR 0x001FFFF8
1655#define HEAD_WRAP_COUNT 0xFFE00000
1656#define HEAD_WRAP_ONE 0x00200000
1657#define HEAD_ADDR 0x001FFFFC
1658#define RING_NR_PAGES 0x001FF000
1659#define RING_REPORT_MASK 0x00000006
1660#define RING_REPORT_64K 0x00000002
1661#define RING_REPORT_128K 0x00000004
1662#define RING_NO_REPORT 0x00000000
1663#define RING_VALID_MASK 0x00000001
1664#define RING_VALID 0x00000001
1665#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001666#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1667#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001668#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001669
Arun Siluvery33136b02016-01-21 21:43:47 +00001670#define RING_FORCE_TO_NONPRIV(base, i) _MMIO(((base)+0x4D0) + (i)*4)
1671#define RING_MAX_NONPRIV_SLOTS 12
1672
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001673#define GEN7_TLB_RD_ADDR _MMIO(0x4700)
Imre Deak9e72b462014-05-05 15:13:55 +03001674
Chris Wilson8168bd42010-11-11 17:54:52 +00001675#if 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001676#define PRB0_TAIL _MMIO(0x2030)
1677#define PRB0_HEAD _MMIO(0x2034)
1678#define PRB0_START _MMIO(0x2038)
1679#define PRB0_CTL _MMIO(0x203c)
1680#define PRB1_TAIL _MMIO(0x2040) /* 915+ only */
1681#define PRB1_HEAD _MMIO(0x2044) /* 915+ only */
1682#define PRB1_START _MMIO(0x2048) /* 915+ only */
1683#define PRB1_CTL _MMIO(0x204c) /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001684#endif
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001685#define IPEIR_I965 _MMIO(0x2064)
1686#define IPEHR_I965 _MMIO(0x2068)
1687#define GEN7_SC_INSTDONE _MMIO(0x7100)
1688#define GEN7_SAMPLER_INSTDONE _MMIO(0xe160)
1689#define GEN7_ROW_INSTDONE _MMIO(0xe164)
Ben Widawskyd53bd482012-08-22 11:32:14 -07001690#define I915_NUM_INSTDONE_REG 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001691#define RING_IPEIR(base) _MMIO((base)+0x64)
1692#define RING_IPEHR(base) _MMIO((base)+0x68)
Imre Deakf1d54342015-09-30 23:00:42 +03001693/*
1694 * On GEN4, only the render ring INSTDONE exists and has a different
1695 * layout than the GEN7+ version.
Imre Deakbd93a502015-09-30 23:00:43 +03001696 * The GEN2 counterpart of this register is GEN2_INSTDONE.
Imre Deakf1d54342015-09-30 23:00:42 +03001697 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001698#define RING_INSTDONE(base) _MMIO((base)+0x6c)
1699#define RING_INSTPS(base) _MMIO((base)+0x70)
1700#define RING_DMA_FADD(base) _MMIO((base)+0x78)
1701#define RING_DMA_FADD_UDW(base) _MMIO((base)+0x60) /* gen8+ */
1702#define RING_INSTPM(base) _MMIO((base)+0xc0)
1703#define RING_MI_MODE(base) _MMIO((base)+0x9c)
1704#define INSTPS _MMIO(0x2070) /* 965+ only */
1705#define GEN4_INSTDONE1 _MMIO(0x207c) /* 965+ only, aka INSTDONE_2 on SNB */
1706#define ACTHD_I965 _MMIO(0x2074)
1707#define HWS_PGA _MMIO(0x2080)
Jesse Barnes585fb112008-07-29 11:54:06 -07001708#define HWS_ADDRESS_MASK 0xfffff000
1709#define HWS_START_ADDRESS_SHIFT 4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001710#define PWRCTXA _MMIO(0x2088) /* 965GM+ only */
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001711#define PWRCTX_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001712#define IPEIR _MMIO(0x2088)
1713#define IPEHR _MMIO(0x208c)
1714#define GEN2_INSTDONE _MMIO(0x2090)
1715#define NOPID _MMIO(0x2094)
1716#define HWSTAM _MMIO(0x2098)
1717#define DMA_FADD_I8XX _MMIO(0x20d0)
1718#define RING_BBSTATE(base) _MMIO((base)+0x110)
Ville Syrjälä35dc3f92015-11-04 23:20:10 +02001719#define RING_BB_PPGTT (1 << 5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001720#define RING_SBBADDR(base) _MMIO((base)+0x114) /* hsw+ */
1721#define RING_SBBSTATE(base) _MMIO((base)+0x118) /* hsw+ */
1722#define RING_SBBADDR_UDW(base) _MMIO((base)+0x11c) /* gen8+ */
1723#define RING_BBADDR(base) _MMIO((base)+0x140)
1724#define RING_BBADDR_UDW(base) _MMIO((base)+0x168) /* gen8+ */
1725#define RING_BB_PER_CTX_PTR(base) _MMIO((base)+0x1c0) /* gen8+ */
1726#define RING_INDIRECT_CTX(base) _MMIO((base)+0x1c4) /* gen8+ */
1727#define RING_INDIRECT_CTX_OFFSET(base) _MMIO((base)+0x1c8) /* gen8+ */
1728#define RING_CTX_TIMESTAMP(base) _MMIO((base)+0x3a8) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001729
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001730#define ERROR_GEN6 _MMIO(0x40a0)
1731#define GEN7_ERR_INT _MMIO(0x44040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03001732#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001733#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001734#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001735#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001736#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001737#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001738#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001739#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + (pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001740#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001741#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001742
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001743#define GEN8_FAULT_TLB_DATA0 _MMIO(0x4b10)
1744#define GEN8_FAULT_TLB_DATA1 _MMIO(0x4b14)
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001745
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001746#define FPGA_DBG _MMIO(0x42300)
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001747#define FPGA_DBG_RM_NOCLAIM (1<<31)
1748
Mika Kuoppala8ac3e1b2015-12-15 19:45:42 +02001749#define CLAIM_ER _MMIO(VLV_DISPLAY_BASE + 0x2028)
1750#define CLAIM_ER_CLR (1 << 31)
1751#define CLAIM_ER_OVERFLOW (1 << 16)
1752#define CLAIM_ER_CTR_MASK 0xffff
1753
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001754#define DERRMR _MMIO(0x44050)
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001755/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001756#define DERRMR_PIPEA_SCANLINE (1<<0)
1757#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1758#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1759#define DERRMR_PIPEA_VBLANK (1<<3)
1760#define DERRMR_PIPEA_HBLANK (1<<5)
1761#define DERRMR_PIPEB_SCANLINE (1<<8)
1762#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1763#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1764#define DERRMR_PIPEB_VBLANK (1<<11)
1765#define DERRMR_PIPEB_HBLANK (1<<13)
1766/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1767#define DERRMR_PIPEC_SCANLINE (1<<14)
1768#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1769#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1770#define DERRMR_PIPEC_VBLANK (1<<21)
1771#define DERRMR_PIPEC_HBLANK (1<<22)
1772
Chris Wilson0f3b6842013-01-15 12:05:55 +00001773
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001774/* GM45+ chicken bits -- debug workaround bits that may be required
1775 * for various sorts of correct behavior. The top 16 bits of each are
1776 * the enables for writing to the corresponding low bit.
1777 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001778#define _3D_CHICKEN _MMIO(0x2084)
Daniel Vetter42839082012-12-14 23:38:28 +01001779#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001780#define _3D_CHICKEN2 _MMIO(0x208c)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001781/* Disables pipelining of read flushes past the SF-WIZ interface.
1782 * Required on all Ironlake steppings according to the B-Spec, but the
1783 * particular danger of not doing so is not specified.
1784 */
1785# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001786#define _3D_CHICKEN3 _MMIO(0x2090)
Jesse Barnes87f80202012-10-02 17:43:41 -05001787#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001788#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001789#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1790#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001792#define MI_MODE _MMIO(0x209c)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001793# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001794# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001795# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301796# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001797# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001798
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001799#define GEN6_GT_MODE _MMIO(0x20d0)
1800#define GEN7_GT_MODE _MMIO(0x7008)
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001801#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1802#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1803#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1804#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001805#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001806#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03001807#define GEN9_IZ_HASHING_MASK(slice) (0x3 << ((slice) * 2))
1808#define GEN9_IZ_HASHING(slice, val) ((val) << ((slice) * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001809
Tim Goreb1e429f2016-03-21 14:37:29 +00001810/* WaClearTdlStateAckDirtyBits */
1811#define GEN8_STATE_ACK _MMIO(0x20F0)
1812#define GEN9_STATE_ACK_SLICE1 _MMIO(0x20F8)
1813#define GEN9_STATE_ACK_SLICE2 _MMIO(0x2100)
1814#define GEN9_STATE_ACK_TDL0 (1 << 12)
1815#define GEN9_STATE_ACK_TDL1 (1 << 13)
1816#define GEN9_STATE_ACK_TDL2 (1 << 14)
1817#define GEN9_STATE_ACK_TDL3 (1 << 15)
1818#define GEN9_SUBSLICE_TDL_ACK_BITS \
1819 (GEN9_STATE_ACK_TDL3 | GEN9_STATE_ACK_TDL2 | \
1820 GEN9_STATE_ACK_TDL1 | GEN9_STATE_ACK_TDL0)
1821
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001822#define GFX_MODE _MMIO(0x2520)
1823#define GFX_MODE_GEN7 _MMIO(0x229c)
1824#define RING_MODE_GEN7(ring) _MMIO((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001825#define GFX_RUN_LIST_ENABLE (1<<15)
Dave Gordon4df001d2015-08-12 15:43:42 +01001826#define GFX_INTERRUPT_STEERING (1<<14)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001827#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001828#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1829#define GFX_REPLAY_MODE (1<<11)
1830#define GFX_PSMI_GRANULARITY (1<<10)
1831#define GFX_PPGTT_ENABLE (1<<9)
Michel Thierry2dba3232015-07-30 11:06:23 +01001832#define GEN8_GFX_PPGTT_48B (1<<7)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001833
Dave Gordon4df001d2015-08-12 15:43:42 +01001834#define GFX_FORWARD_VBLANK_MASK (3<<5)
1835#define GFX_FORWARD_VBLANK_NEVER (0<<5)
1836#define GFX_FORWARD_VBLANK_ALWAYS (1<<5)
1837#define GFX_FORWARD_VBLANK_COND (2<<5)
1838
Daniel Vettera7e806d2012-07-11 16:27:55 +02001839#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301840#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Shashank Sharmac6c794a2016-03-22 12:01:50 +02001841#define BXT_MIPI_BASE 0x60000
Daniel Vettera7e806d2012-07-11 16:27:55 +02001842
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001843#define VLV_GU_CTL0 _MMIO(VLV_DISPLAY_BASE + 0x2030)
1844#define VLV_GU_CTL1 _MMIO(VLV_DISPLAY_BASE + 0x2034)
1845#define SCPD0 _MMIO(0x209c) /* 915+ only */
1846#define IER _MMIO(0x20a0)
1847#define IIR _MMIO(0x20a4)
1848#define IMR _MMIO(0x20a8)
1849#define ISR _MMIO(0x20ac)
1850#define VLV_GUNIT_CLOCK_GATE _MMIO(VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001851#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001852#define GCFG_DIS (1<<8)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001853#define VLV_GUNIT_CLOCK_GATE2 _MMIO(VLV_DISPLAY_BASE + 0x2064)
1854#define VLV_IIR_RW _MMIO(VLV_DISPLAY_BASE + 0x2084)
1855#define VLV_IER _MMIO(VLV_DISPLAY_BASE + 0x20a0)
1856#define VLV_IIR _MMIO(VLV_DISPLAY_BASE + 0x20a4)
1857#define VLV_IMR _MMIO(VLV_DISPLAY_BASE + 0x20a8)
1858#define VLV_ISR _MMIO(VLV_DISPLAY_BASE + 0x20ac)
1859#define VLV_PCBR _MMIO(VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301860#define VLV_PCBR_ADDR_SHIFT 12
1861
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001862#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001863#define EIR _MMIO(0x20b0)
1864#define EMR _MMIO(0x20b4)
1865#define ESR _MMIO(0x20b8)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001866#define GM45_ERROR_PAGE_TABLE (1<<5)
1867#define GM45_ERROR_MEM_PRIV (1<<4)
1868#define I915_ERROR_PAGE_TABLE (1<<4)
1869#define GM45_ERROR_CP_PRIV (1<<3)
1870#define I915_ERROR_MEMORY_REFRESH (1<<1)
1871#define I915_ERROR_INSTRUCTION (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001872#define INSTPM _MMIO(0x20c0)
Li Pengee980b82010-01-27 19:01:11 +08001873#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001874#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001875 will not assert AGPBUSY# and will only
1876 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001877#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001878#define INSTPM_TLB_INVALIDATE (1<<9)
1879#define INSTPM_SYNC_FLUSH (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001880#define ACTHD _MMIO(0x20c8)
1881#define MEM_MODE _MMIO(0x20cc)
Ville Syrjälä10383922014-08-15 01:21:54 +03001882#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1883#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1884#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001885#define FW_BLC _MMIO(0x20d8)
1886#define FW_BLC2 _MMIO(0x20dc)
1887#define FW_BLC_SELF _MMIO(0x20e0) /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001888#define FW_BLC_SELF_EN_MASK (1<<31)
1889#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1890#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001891#define MM_BURST_LENGTH 0x00700000
1892#define MM_FIFO_WATERMARK 0x0001F000
1893#define LM_BURST_LENGTH 0x00000700
1894#define LM_FIFO_WATERMARK 0x0000001F
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001895#define MI_ARB_STATE _MMIO(0x20e4) /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001896
1897/* Make render/texture TLB fetches lower priorty than associated data
1898 * fetches. This is not turned on by default
1899 */
1900#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1901
1902/* Isoch request wait on GTT enable (Display A/B/C streams).
1903 * Make isoch requests stall on the TLB update. May cause
1904 * display underruns (test mode only)
1905 */
1906#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1907
1908/* Block grant count for isoch requests when block count is
1909 * set to a finite value.
1910 */
1911#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1912#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1913#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1914#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1915#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1916
1917/* Enable render writes to complete in C2/C3/C4 power states.
1918 * If this isn't enabled, render writes are prevented in low
1919 * power states. That seems bad to me.
1920 */
1921#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1922
1923/* This acknowledges an async flip immediately instead
1924 * of waiting for 2TLB fetches.
1925 */
1926#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1927
1928/* Enables non-sequential data reads through arbiter
1929 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001930#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001931
1932/* Disable FSB snooping of cacheable write cycles from binner/render
1933 * command stream
1934 */
1935#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1936
1937/* Arbiter time slice for non-isoch streams */
1938#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1939#define MI_ARB_TIME_SLICE_1 (0 << 5)
1940#define MI_ARB_TIME_SLICE_2 (1 << 5)
1941#define MI_ARB_TIME_SLICE_4 (2 << 5)
1942#define MI_ARB_TIME_SLICE_6 (3 << 5)
1943#define MI_ARB_TIME_SLICE_8 (4 << 5)
1944#define MI_ARB_TIME_SLICE_10 (5 << 5)
1945#define MI_ARB_TIME_SLICE_14 (6 << 5)
1946#define MI_ARB_TIME_SLICE_16 (7 << 5)
1947
1948/* Low priority grace period page size */
1949#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1950#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1951
1952/* Disable display A/B trickle feed */
1953#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1954
1955/* Set display plane priority */
1956#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1957#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001959#define MI_STATE _MMIO(0x20e4) /* gen2 only */
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001960#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1961#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001963#define CACHE_MODE_0 _MMIO(0x2120) /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001964#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001965#define CM0_IZ_OPT_DISABLE (1<<6)
1966#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001967#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001968#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1969#define CM0_COLOR_EVICT_DISABLE (1<<3)
1970#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1971#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001972#define GFX_FLSH_CNTL _MMIO(0x2170) /* 915+ only */
1973#define GFX_FLSH_CNTL_GEN6 _MMIO(0x101008)
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001974#define GFX_FLSH_CNTL_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001975#define ECOSKPD _MMIO(0x21d0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001976#define ECO_GATING_CX_ONLY (1<<3)
1977#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001979#define CACHE_MODE_0_GEN7 _MMIO(0x7000) /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301980#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001981#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001982#define CACHE_MODE_1 _MMIO(0x7004) /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001983#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1984#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001985#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001987#define GEN6_BLITTER_ECOSKPD _MMIO(0x221d0)
Jesse Barnes4efe0702011-01-18 11:25:41 -08001988#define GEN6_BLITTER_LOCK_SHIFT 16
1989#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1990
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001991#define GEN6_RC_SLEEP_PSMI_CONTROL _MMIO(0x2050)
Chris Wilson2c550182014-12-16 10:02:27 +00001992#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001993#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001994#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001995
Deepak S693d11c2015-01-16 20:42:16 +05301996/* Fuse readout registers for GT */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001997#define CHV_FUSE_GT _MMIO(VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001998#define CHV_FGT_DISABLE_SS0 (1 << 10)
1999#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05302000#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
2001#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
2002#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
2003#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
2004#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
2005#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
2006#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
2007#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
2008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002009#define GEN8_FUSE2 _MMIO(0x9120)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002010#define GEN8_F2_SS_DIS_SHIFT 21
2011#define GEN8_F2_SS_DIS_MASK (0x7 << GEN8_F2_SS_DIS_SHIFT)
Jeff McGee38732182015-02-13 10:27:54 -06002012#define GEN8_F2_S_ENA_SHIFT 25
2013#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
2014
2015#define GEN9_F2_SS_DIS_SHIFT 20
2016#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
2017
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002018#define GEN8_EU_DISABLE0 _MMIO(0x9134)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002019#define GEN8_EU_DIS0_S0_MASK 0xffffff
2020#define GEN8_EU_DIS0_S1_SHIFT 24
2021#define GEN8_EU_DIS0_S1_MASK (0xff << GEN8_EU_DIS0_S1_SHIFT)
2022
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002023#define GEN8_EU_DISABLE1 _MMIO(0x9138)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002024#define GEN8_EU_DIS1_S1_MASK 0xffff
2025#define GEN8_EU_DIS1_S2_SHIFT 16
2026#define GEN8_EU_DIS1_S2_MASK (0xffff << GEN8_EU_DIS1_S2_SHIFT)
2027
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002028#define GEN8_EU_DISABLE2 _MMIO(0x913c)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02002029#define GEN8_EU_DIS2_S2_MASK 0xff
2030
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002031#define GEN9_EU_DISABLE(slice) _MMIO(0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06002032
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002033#define GEN6_BSD_SLEEP_PSMI_CONTROL _MMIO(0x12050)
Chris Wilson12f55812012-07-05 17:14:01 +01002034#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
2035#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
2036#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
2037#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002038
Ben Widawskycc609d52013-05-28 19:22:29 -07002039/* On modern GEN architectures interrupt control consists of two sets
2040 * of registers. The first set pertains to the ring generating the
2041 * interrupt. The second control is for the functional block generating the
2042 * interrupt. These are PM, GT, DE, etc.
2043 *
2044 * Luckily *knocks on wood* all the ring interrupt bits match up with the
2045 * GT interrupt bits, so we don't need to duplicate the defines.
2046 *
2047 * These defines should cover us well from SNB->HSW with minor exceptions
2048 * it can also work on ILK.
2049 */
2050#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
2051#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
2052#define GT_BLT_USER_INTERRUPT (1 << 22)
2053#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
2054#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002055#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01002056#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002057#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
2058#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
2059#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
2060#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
2061#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
2062#define GT_RENDER_USER_INTERRUPT (1 << 0)
2063
Ben Widawsky12638c52013-05-28 19:22:31 -07002064#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
2065#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
2066
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002067#define GT_PARITY_ERROR(dev) \
2068 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03002069 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07002070
Ben Widawskycc609d52013-05-28 19:22:29 -07002071/* These are all the "old" interrupts */
2072#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002073
2074#define I915_PM_INTERRUPT (1<<31)
2075#define I915_ISP_INTERRUPT (1<<22)
2076#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
2077#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02002078#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002079#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07002080#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
2081#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002082#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
2083#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07002084#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002085#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07002086#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002087#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07002088#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002089#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07002090#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002091#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07002092#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002093#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07002094#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002095#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07002096#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002097#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07002098#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
2099#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
2100#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
2101#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
2102#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002103#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
2104#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07002105#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002106#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07002107#define I915_USER_INTERRUPT (1<<1)
2108#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03002109#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002111#define GEN6_BSD_RNCID _MMIO(0x12198)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002112
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002113#define GEN7_FF_THREAD_MODE _MMIO(0x20a0)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002114#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08002115#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002116#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
2117#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
2118#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
2119#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08002120#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07002121#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
2122#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
2123#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
2124#define GEN7_FF_VS_SCHED_HW (0x0<<12)
2125#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
2126#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
2127#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
2128#define GEN7_FF_DS_SCHED_HW (0x0<<4)
2129
Xiang, Haihao881f47b2010-09-19 14:40:43 +01002130/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002131 * Framebuffer compression (915+ only)
2132 */
2133
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002134#define FBC_CFB_BASE _MMIO(0x3200) /* 4k page aligned */
2135#define FBC_LL_BASE _MMIO(0x3204) /* 4k page aligned */
2136#define FBC_CONTROL _MMIO(0x3208)
Jesse Barnes585fb112008-07-29 11:54:06 -07002137#define FBC_CTL_EN (1<<31)
2138#define FBC_CTL_PERIODIC (1<<30)
2139#define FBC_CTL_INTERVAL_SHIFT (16)
2140#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02002141#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07002142#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002143#define FBC_CTL_FENCENO_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002144#define FBC_COMMAND _MMIO(0x320c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002145#define FBC_CMD_COMPRESS (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002146#define FBC_STATUS _MMIO(0x3210)
Jesse Barnes585fb112008-07-29 11:54:06 -07002147#define FBC_STAT_COMPRESSING (1<<31)
2148#define FBC_STAT_COMPRESSED (1<<30)
2149#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02002150#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002151#define FBC_CONTROL2 _MMIO(0x3214)
Jesse Barnes585fb112008-07-29 11:54:06 -07002152#define FBC_CTL_FENCE_DBL (0<<4)
2153#define FBC_CTL_IDLE_IMM (0<<2)
2154#define FBC_CTL_IDLE_FULL (1<<2)
2155#define FBC_CTL_IDLE_LINE (2<<2)
2156#define FBC_CTL_IDLE_DEBUG (3<<2)
2157#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002158#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002159#define FBC_FENCE_OFF _MMIO(0x3218) /* BSpec typo has 321Bh */
2160#define FBC_TAG(i) _MMIO(0x3300 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002161
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002162#define FBC_STATUS2 _MMIO(0x43214)
Paulo Zanoni31b9df12015-06-12 14:36:18 -03002163#define FBC_COMPRESSION_MASK 0x7ff
2164
Jesse Barnes585fb112008-07-29 11:54:06 -07002165#define FBC_LL_SIZE (1536)
2166
Jesse Barnes74dff282009-09-14 15:39:40 -07002167/* Framebuffer compression for GM45+ */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002168#define DPFC_CB_BASE _MMIO(0x3200)
2169#define DPFC_CONTROL _MMIO(0x3208)
Jesse Barnes74dff282009-09-14 15:39:40 -07002170#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02002171#define DPFC_CTL_PLANE(plane) ((plane)<<30)
2172#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07002173#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002174#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01002175#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07002176#define DPFC_SR_EN (1<<10)
2177#define DPFC_CTL_LIMIT_1X (0<<6)
2178#define DPFC_CTL_LIMIT_2X (1<<6)
2179#define DPFC_CTL_LIMIT_4X (2<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002180#define DPFC_RECOMP_CTL _MMIO(0x320c)
Jesse Barnes74dff282009-09-14 15:39:40 -07002181#define DPFC_RECOMP_STALL_EN (1<<27)
2182#define DPFC_RECOMP_STALL_WM_SHIFT (16)
2183#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
2184#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
2185#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002186#define DPFC_STATUS _MMIO(0x3210)
Jesse Barnes74dff282009-09-14 15:39:40 -07002187#define DPFC_INVAL_SEG_SHIFT (16)
2188#define DPFC_INVAL_SEG_MASK (0x07ff0000)
2189#define DPFC_COMP_SEG_SHIFT (0)
2190#define DPFC_COMP_SEG_MASK (0x000003ff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002191#define DPFC_STATUS2 _MMIO(0x3214)
2192#define DPFC_FENCE_YOFF _MMIO(0x3218)
2193#define DPFC_CHICKEN _MMIO(0x3224)
Jesse Barnes74dff282009-09-14 15:39:40 -07002194#define DPFC_HT_MODIFY (1<<31)
2195
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002196/* Framebuffer compression for Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002197#define ILK_DPFC_CB_BASE _MMIO(0x43200)
2198#define ILK_DPFC_CONTROL _MMIO(0x43208)
Rodrigo Vivida46f932014-08-01 02:04:45 -07002199#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002200/* The bit 28-8 is reserved */
2201#define DPFC_RESERVED (0x1FFFFF00)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002202#define ILK_DPFC_RECOMP_CTL _MMIO(0x4320c)
2203#define ILK_DPFC_STATUS _MMIO(0x43210)
2204#define ILK_DPFC_FENCE_YOFF _MMIO(0x43218)
2205#define ILK_DPFC_CHICKEN _MMIO(0x43224)
2206#define ILK_FBC_RT_BASE _MMIO(0x2128)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002207#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002208#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002209
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002210#define ILK_DISPLAY_CHICKEN1 _MMIO(0x42000)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002211#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002212#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002213
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002214
Jesse Barnes585fb112008-07-29 11:54:06 -07002215/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002216 * Framebuffer compression for Sandybridge
2217 *
2218 * The following two registers are of type GTTMMADR
2219 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002220#define SNB_DPFC_CTL_SA _MMIO(0x100100)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002221#define SNB_CPU_FENCE_ENABLE (1<<29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002222#define DPFC_CPU_FENCE_OFFSET _MMIO(0x100104)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002223
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002224/* Framebuffer compression for Ivybridge */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002225#define IVB_FBC_RT_BASE _MMIO(0x7020)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002226
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002227#define IPS_CTL _MMIO(0x43408)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002228#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002229
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002230#define MSG_FBC_REND_STATE _MMIO(0x50380)
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002231#define FBC_REND_NUKE (1<<2)
2232#define FBC_REND_CACHE_CLEAN (1<<1)
2233
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002234/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002235 * GPIO regs
2236 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002237#define GPIOA _MMIO(0x5010)
2238#define GPIOB _MMIO(0x5014)
2239#define GPIOC _MMIO(0x5018)
2240#define GPIOD _MMIO(0x501c)
2241#define GPIOE _MMIO(0x5020)
2242#define GPIOF _MMIO(0x5024)
2243#define GPIOG _MMIO(0x5028)
2244#define GPIOH _MMIO(0x502c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002245# define GPIO_CLOCK_DIR_MASK (1 << 0)
2246# define GPIO_CLOCK_DIR_IN (0 << 1)
2247# define GPIO_CLOCK_DIR_OUT (1 << 1)
2248# define GPIO_CLOCK_VAL_MASK (1 << 2)
2249# define GPIO_CLOCK_VAL_OUT (1 << 3)
2250# define GPIO_CLOCK_VAL_IN (1 << 4)
2251# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2252# define GPIO_DATA_DIR_MASK (1 << 8)
2253# define GPIO_DATA_DIR_IN (0 << 9)
2254# define GPIO_DATA_DIR_OUT (1 << 9)
2255# define GPIO_DATA_VAL_MASK (1 << 10)
2256# define GPIO_DATA_VAL_OUT (1 << 11)
2257# define GPIO_DATA_VAL_IN (1 << 12)
2258# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2259
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002260#define GMBUS0 _MMIO(dev_priv->gpio_mmio_base + 0x5100) /* clock/port select */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002261#define GMBUS_RATE_100KHZ (0<<8)
2262#define GMBUS_RATE_50KHZ (1<<8)
2263#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2264#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2265#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002266#define GMBUS_PIN_DISABLED 0
2267#define GMBUS_PIN_SSC 1
2268#define GMBUS_PIN_VGADDC 2
2269#define GMBUS_PIN_PANEL 3
2270#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2271#define GMBUS_PIN_DPC 4 /* HDMIC */
2272#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2273#define GMBUS_PIN_DPD 6 /* HDMID */
2274#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002275#define GMBUS_PIN_1_BXT 1
2276#define GMBUS_PIN_2_BXT 2
2277#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002278#define GMBUS_NUM_PINS 7 /* including 0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002279#define GMBUS1 _MMIO(dev_priv->gpio_mmio_base + 0x5104) /* command/status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002280#define GMBUS_SW_CLR_INT (1<<31)
2281#define GMBUS_SW_RDY (1<<30)
2282#define GMBUS_ENT (1<<29) /* enable timeout */
2283#define GMBUS_CYCLE_NONE (0<<25)
2284#define GMBUS_CYCLE_WAIT (1<<25)
2285#define GMBUS_CYCLE_INDEX (2<<25)
2286#define GMBUS_CYCLE_STOP (4<<25)
2287#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002288#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002289#define GMBUS_SLAVE_INDEX_SHIFT 8
2290#define GMBUS_SLAVE_ADDR_SHIFT 1
2291#define GMBUS_SLAVE_READ (1<<0)
2292#define GMBUS_SLAVE_WRITE (0<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002293#define GMBUS2 _MMIO(dev_priv->gpio_mmio_base + 0x5108) /* status */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002294#define GMBUS_INUSE (1<<15)
2295#define GMBUS_HW_WAIT_PHASE (1<<14)
2296#define GMBUS_STALL_TIMEOUT (1<<13)
2297#define GMBUS_INT (1<<12)
2298#define GMBUS_HW_RDY (1<<11)
2299#define GMBUS_SATOER (1<<10)
2300#define GMBUS_ACTIVE (1<<9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002301#define GMBUS3 _MMIO(dev_priv->gpio_mmio_base + 0x510c) /* data buffer bytes 3-0 */
2302#define GMBUS4 _MMIO(dev_priv->gpio_mmio_base + 0x5110) /* interrupt mask (Pineview+) */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002303#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2304#define GMBUS_NAK_EN (1<<3)
2305#define GMBUS_IDLE_EN (1<<2)
2306#define GMBUS_HW_WAIT_EN (1<<1)
2307#define GMBUS_HW_RDY_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002308#define GMBUS5 _MMIO(dev_priv->gpio_mmio_base + 0x5120) /* byte index */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002309#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002310
Jesse Barnes585fb112008-07-29 11:54:06 -07002311/*
2312 * Clock control & power management
2313 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002314#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2315#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2316#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002317#define DPLL(pipe) _MMIO_PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002318
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002319#define VGA0 _MMIO(0x6000)
2320#define VGA1 _MMIO(0x6004)
2321#define VGA_PD _MMIO(0x6010)
Jesse Barnes585fb112008-07-29 11:54:06 -07002322#define VGA0_PD_P2_DIV_4 (1 << 7)
2323#define VGA0_PD_P1_DIV_2 (1 << 5)
2324#define VGA0_PD_P1_SHIFT 0
2325#define VGA0_PD_P1_MASK (0x1f << 0)
2326#define VGA1_PD_P2_DIV_4 (1 << 15)
2327#define VGA1_PD_P1_DIV_2 (1 << 13)
2328#define VGA1_PD_P1_SHIFT 8
2329#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002330#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002331#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2332#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002333#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002334#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002335#define DPLL_REF_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002336#define DPLL_VGA_MODE_DIS (1 << 28)
2337#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2338#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2339#define DPLL_MODE_MASK (3 << 26)
2340#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2341#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2342#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2343#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2344#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2345#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002346#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002347#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002348#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Ville Syrjälä60bfe442015-06-29 15:25:49 +03002349#define DPLL_INTEGRATED_REF_CLK_VLV (1<<13)
2350#define DPLL_SSC_REF_CLK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002351#define DPLL_PORTC_READY_MASK (0xf << 4)
2352#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002353
Jesse Barnes585fb112008-07-29 11:54:06 -07002354#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002355
2356/* Additional CHV pll/phy registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002357#define DPIO_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x6240)
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002358#define DPLL_PORTD_READY_MASK (0xf)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002359#define DISPLAY_PHY_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002360#define PHY_CH_POWER_DOWN_OVRD_EN(phy, ch) (1 << (2*(phy)+(ch)+27))
Ville Syrjäläbc284542015-05-26 20:22:38 +03002361#define PHY_LDO_DELAY_0NS 0x0
2362#define PHY_LDO_DELAY_200NS 0x1
2363#define PHY_LDO_DELAY_600NS 0x2
2364#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjäläe0fce782015-07-08 23:45:54 +03002365#define PHY_CH_POWER_DOWN_OVRD(mask, phy, ch) ((mask) << (8*(phy)+4*(ch)+11))
Ville Syrjälä70722462015-04-10 18:21:28 +03002366#define PHY_CH_SU_PSR 0x1
2367#define PHY_CH_DEEP_PSR 0x7
2368#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2369#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002370#define DISPLAY_PHY_STATUS _MMIO(VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002371#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Ville Syrjälä30142272015-07-08 23:46:01 +03002372#define PHY_STATUS_CMN_LDO(phy, ch) (1 << (6-(6*(phy)+3*(ch))))
2373#define PHY_STATUS_SPLINE_LDO(phy, ch, spline) (1 << (8-(6*(phy)+3*(ch)+(spline))))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002374
Jesse Barnes585fb112008-07-29 11:54:06 -07002375/*
2376 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2377 * this field (only one bit may be set).
2378 */
2379#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2380#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002381#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002382/* i830, required in DVO non-gang */
2383#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2384#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2385#define PLL_REF_INPUT_DREFCLK (0 << 13)
2386#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2387#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2388#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2389#define PLL_REF_INPUT_MASK (3 << 13)
2390#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002391/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002392# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2393# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2394# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2395# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2396# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2397
Jesse Barnes585fb112008-07-29 11:54:06 -07002398/*
2399 * Parallel to Serial Load Pulse phase selection.
2400 * Selects the phase for the 10X DPLL clock for the PCIe
2401 * digital display port. The range is 4 to 13; 10 or more
2402 * is just a flip delay. The default is 6
2403 */
2404#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2405#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2406/*
2407 * SDVO multiplier for 945G/GM. Not used on 965.
2408 */
2409#define SDVO_MULTIPLIER_MASK 0x000000ff
2410#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2411#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002412
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002413#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2414#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2415#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002416#define DPLL_MD(pipe) _MMIO_PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002417
Jesse Barnes585fb112008-07-29 11:54:06 -07002418/*
2419 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2420 *
2421 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2422 */
2423#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2424#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2425/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2426#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2427#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2428/*
2429 * SDVO/UDI pixel multiplier.
2430 *
2431 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2432 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2433 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2434 * dummy bytes in the datastream at an increased clock rate, with both sides of
2435 * the link knowing how many bytes are fill.
2436 *
2437 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2438 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2439 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2440 * through an SDVO command.
2441 *
2442 * This register field has values of multiplication factor minus 1, with
2443 * a maximum multiplier of 5 for SDVO.
2444 */
2445#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2446#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2447/*
2448 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2449 * This best be set to the default value (3) or the CRT won't work. No,
2450 * I don't entirely understand what this does...
2451 */
2452#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2453#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002454
Ville Syrjälä19ab4ed2016-04-27 17:43:22 +03002455#define RAWCLK_FREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6024)
2456
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002457#define _FPA0 0x6040
2458#define _FPA1 0x6044
2459#define _FPB0 0x6048
2460#define _FPB1 0x604c
2461#define FP0(pipe) _MMIO_PIPE(pipe, _FPA0, _FPB0)
2462#define FP1(pipe) _MMIO_PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002463#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002464#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002465#define FP_N_DIV_SHIFT 16
2466#define FP_M1_DIV_MASK 0x00003f00
2467#define FP_M1_DIV_SHIFT 8
2468#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002469#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002470#define FP_M2_DIV_SHIFT 0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002471#define DPLL_TEST _MMIO(0x606c)
Jesse Barnes585fb112008-07-29 11:54:06 -07002472#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2473#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2474#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2475#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2476#define DPLLB_TEST_N_BYPASS (1 << 19)
2477#define DPLLB_TEST_M_BYPASS (1 << 18)
2478#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2479#define DPLLA_TEST_N_BYPASS (1 << 3)
2480#define DPLLA_TEST_M_BYPASS (1 << 2)
2481#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002482#define D_STATE _MMIO(0x6104)
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002483#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002484#define DSTATE_PLL_D3_OFF (1<<3)
2485#define DSTATE_GFX_CLOCK_GATING (1<<1)
2486#define DSTATE_DOT_CLOCK_GATING (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002487#define DSPCLK_GATE_D _MMIO(dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002488# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2489# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2490# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2491# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2492# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2493# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2494# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2495# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2496# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2497# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2498# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2499# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2500# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2501# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2502# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2503# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2504# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2505# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2506# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2507# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2508# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2509# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2510# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2511# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2512# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2513# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2514# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2515# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002516/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002517 * This bit must be set on the 830 to prevent hangs when turning off the
2518 * overlay scaler.
2519 */
2520# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2521# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2522# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2523# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2524# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2525
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002526#define RENCLK_GATE_D1 _MMIO(0x6204)
Jesse Barnes652c3932009-08-17 13:31:43 -07002527# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2528# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2529# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2530# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2531# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2532# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2533# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2534# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2535# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002536/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002537# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2538# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2539# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2540# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002541/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002542# define SV_CLOCK_GATE_DISABLE (1 << 0)
2543# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2544# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2545# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2546# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2547# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2548# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2549# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2550# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2551# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2552# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2553# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2554# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2555# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2556# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2557# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2558# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2559# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2560
2561# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002562/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002563# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2564# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2565# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2566# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2567# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2568# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002569/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002570# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2571# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2572# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2573# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2574# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2575# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2576# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2577# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2578# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2579# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2580# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2581# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2582# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2583# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2584# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2585# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2586# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2587# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2588# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002590#define RENCLK_GATE_D2 _MMIO(0x6208)
Jesse Barnes652c3932009-08-17 13:31:43 -07002591#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2592#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2593#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002595#define VDECCLK_GATE_D _MMIO(0x620C) /* g4x only */
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002596#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2597
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002598#define RAMCLK_GATE_D _MMIO(0x6210) /* CRL only */
2599#define DEUC _MMIO(0x6214) /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002600
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002601#define FW_BLC_SELF_VLV _MMIO(VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002602#define FW_CSPWRDWNEN (1<<15)
2603
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002604#define MI_ARB_VLV _MMIO(VLV_DISPLAY_BASE + 0x6504)
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002605
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002606#define CZCLK_CDCLK_FREQ_RATIO _MMIO(VLV_DISPLAY_BASE + 0x6508)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002607#define CDCLK_FREQ_SHIFT 4
2608#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2609#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002610
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002611#define GCI_CONTROL _MMIO(VLV_DISPLAY_BASE + 0x650C)
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002612#define PFI_CREDIT_63 (9 << 28) /* chv only */
2613#define PFI_CREDIT_31 (8 << 28) /* chv only */
2614#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2615#define PFI_CREDIT_RESEND (1 << 27)
2616#define VGA_FAST_MODE_DISABLE (1 << 14)
2617
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002618#define GMBUSFREQ_VLV _MMIO(VLV_DISPLAY_BASE + 0x6510)
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002619
Jesse Barnes585fb112008-07-29 11:54:06 -07002620/*
2621 * Palette regs
2622 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002623#define PALETTE_A_OFFSET 0xa000
2624#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002625#define CHV_PALETTE_C_OFFSET 0xc000
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002626#define PALETTE(pipe, i) _MMIO(dev_priv->info.palette_offsets[pipe] + \
2627 dev_priv->info.display_mmio_offset + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002628
Eric Anholt673a3942008-07-30 12:06:12 -07002629/* MCH MMIO space */
2630
2631/*
2632 * MCHBAR mirror.
2633 *
2634 * This mirrors the MCHBAR MMIO space whose location is determined by
2635 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2636 * every way. It is not accessible from the CP register read instructions.
2637 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002638 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2639 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002640 */
2641#define MCHBAR_MIRROR_BASE 0x10000
2642
Yuanhan Liu13982612010-12-15 15:42:31 +08002643#define MCHBAR_MIRROR_BASE_SNB 0x140000
2644
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002645#define CTG_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x34)
2646#define ELK_STOLEN_RESERVED _MMIO(MCHBAR_MIRROR_BASE + 0x48)
Ville Syrjälä7d316ae2015-09-16 21:28:50 +03002647#define G4X_STOLEN_RESERVED_ADDR1_MASK (0xFFFF << 16)
2648#define G4X_STOLEN_RESERVED_ADDR2_MASK (0xFFF << 4)
2649
Chris Wilson3ebecd02013-04-12 19:10:13 +01002650/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002651#define DCLK _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002652
Ville Syrjälä646b4262014-04-25 20:14:30 +03002653/* 915-945 and GM965 MCH register controlling DRAM channel access */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002654#define DCC _MMIO(MCHBAR_MIRROR_BASE + 0x200)
Eric Anholt673a3942008-07-30 12:06:12 -07002655#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2656#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2657#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2658#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2659#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002660#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002661#define DCC2 _MMIO(MCHBAR_MIRROR_BASE + 0x204)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002662#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002663
Ville Syrjälä646b4262014-04-25 20:14:30 +03002664/* Pineview MCH register contains DDR3 setting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002665#define CSHRDDR3CTL _MMIO(MCHBAR_MIRROR_BASE + 0x1a8)
Li Peng95534262010-05-18 18:58:44 +08002666#define CSHRDDR3CTL_DDR3 (1 << 2)
2667
Ville Syrjälä646b4262014-04-25 20:14:30 +03002668/* 965 MCH register controlling DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002669#define C0DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x206)
2670#define C1DRB3 _MMIO(MCHBAR_MIRROR_BASE + 0x606)
Eric Anholt673a3942008-07-30 12:06:12 -07002671
Ville Syrjälä646b4262014-04-25 20:14:30 +03002672/* snb MCH registers for reading the DRAM channel configuration */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002673#define MAD_DIMM_C0 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5004)
2674#define MAD_DIMM_C1 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5008)
2675#define MAD_DIMM_C2 _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x500C)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002676#define MAD_DIMM_ECC_MASK (0x3 << 24)
2677#define MAD_DIMM_ECC_OFF (0x0 << 24)
2678#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2679#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2680#define MAD_DIMM_ECC_ON (0x3 << 24)
2681#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2682#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2683#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2684#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2685#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2686#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2687#define MAD_DIMM_A_SELECT (0x1 << 16)
2688/* DIMM sizes are in multiples of 256mb. */
2689#define MAD_DIMM_B_SIZE_SHIFT 8
2690#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2691#define MAD_DIMM_A_SIZE_SHIFT 0
2692#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2693
Ville Syrjälä646b4262014-04-25 20:14:30 +03002694/* snb MCH registers for priority tuning */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002695#define MCH_SSKPD _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5d10)
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002696#define MCH_SSKPD_WM0_MASK 0x3f
2697#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002699#define MCH_SECP_NRG_STTS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x592c)
Jesse Barnesec013e72013-08-20 10:29:23 +01002700
Keith Packardb11248d2009-06-11 22:28:56 -07002701/* Clocking configuration register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002702#define CLKCFG _MMIO(MCHBAR_MIRROR_BASE + 0xc00)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002703#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002704#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2705#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2706#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2707#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2708#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002709/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002710#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002711#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002712#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002713#define CLKCFG_MEM_533 (1 << 4)
2714#define CLKCFG_MEM_667 (2 << 4)
2715#define CLKCFG_MEM_800 (3 << 4)
2716#define CLKCFG_MEM_MASK (7 << 4)
2717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002718#define HPLLVCO _MMIO(MCHBAR_MIRROR_BASE + 0xc38)
2719#define HPLLVCO_MOBILE _MMIO(MCHBAR_MIRROR_BASE + 0xc0f)
Ville Syrjälä34edce22015-05-22 11:22:33 +03002720
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002721#define TSC1 _MMIO(0x11001)
Jesse Barnesea056c12010-09-10 10:02:13 -07002722#define TSE (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002723#define TR1 _MMIO(0x11006)
2724#define TSFS _MMIO(0x11020)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002725#define TSFS_SLOPE_MASK 0x0000ff00
2726#define TSFS_SLOPE_SHIFT 8
2727#define TSFS_INTR_MASK 0x000000ff
2728
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002729#define CRSTANDVID _MMIO(0x11100)
2730#define PXVFREQ(fstart) _MMIO(0x11110 + (fstart) * 4) /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002731#define PXVFREQ_PX_MASK 0x7f000000
2732#define PXVFREQ_PX_SHIFT 24
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002733#define VIDFREQ_BASE _MMIO(0x11110)
2734#define VIDFREQ1 _MMIO(0x11110) /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2735#define VIDFREQ2 _MMIO(0x11114)
2736#define VIDFREQ3 _MMIO(0x11118)
2737#define VIDFREQ4 _MMIO(0x1111c)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002738#define VIDFREQ_P0_MASK 0x1f000000
2739#define VIDFREQ_P0_SHIFT 24
2740#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2741#define VIDFREQ_P0_CSCLK_SHIFT 20
2742#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2743#define VIDFREQ_P0_CRCLK_SHIFT 16
2744#define VIDFREQ_P1_MASK 0x00001f00
2745#define VIDFREQ_P1_SHIFT 8
2746#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2747#define VIDFREQ_P1_CSCLK_SHIFT 4
2748#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002749#define INTTOEXT_BASE_ILK _MMIO(0x11300)
2750#define INTTOEXT_BASE _MMIO(0x11120) /* INTTOEXT1-8 (0x1113c) */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002751#define INTTOEXT_MAP3_SHIFT 24
2752#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2753#define INTTOEXT_MAP2_SHIFT 16
2754#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2755#define INTTOEXT_MAP1_SHIFT 8
2756#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2757#define INTTOEXT_MAP0_SHIFT 0
2758#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002759#define MEMSWCTL _MMIO(0x11170) /* Ironlake only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002760#define MEMCTL_CMD_MASK 0xe000
2761#define MEMCTL_CMD_SHIFT 13
2762#define MEMCTL_CMD_RCLK_OFF 0
2763#define MEMCTL_CMD_RCLK_ON 1
2764#define MEMCTL_CMD_CHFREQ 2
2765#define MEMCTL_CMD_CHVID 3
2766#define MEMCTL_CMD_VMMOFF 4
2767#define MEMCTL_CMD_VMMON 5
2768#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2769 when command complete */
2770#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2771#define MEMCTL_FREQ_SHIFT 8
2772#define MEMCTL_SFCAVM (1<<7)
2773#define MEMCTL_TGT_VID_MASK 0x007f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002774#define MEMIHYST _MMIO(0x1117c)
2775#define MEMINTREN _MMIO(0x11180) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002776#define MEMINT_RSEXIT_EN (1<<8)
2777#define MEMINT_CX_SUPR_EN (1<<7)
2778#define MEMINT_CONT_BUSY_EN (1<<6)
2779#define MEMINT_AVG_BUSY_EN (1<<5)
2780#define MEMINT_EVAL_CHG_EN (1<<4)
2781#define MEMINT_MON_IDLE_EN (1<<3)
2782#define MEMINT_UP_EVAL_EN (1<<2)
2783#define MEMINT_DOWN_EVAL_EN (1<<1)
2784#define MEMINT_SW_CMD_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002785#define MEMINTRSTR _MMIO(0x11182) /* 16 bits */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002786#define MEM_RSEXIT_MASK 0xc000
2787#define MEM_RSEXIT_SHIFT 14
2788#define MEM_CONT_BUSY_MASK 0x3000
2789#define MEM_CONT_BUSY_SHIFT 12
2790#define MEM_AVG_BUSY_MASK 0x0c00
2791#define MEM_AVG_BUSY_SHIFT 10
2792#define MEM_EVAL_CHG_MASK 0x0300
2793#define MEM_EVAL_BUSY_SHIFT 8
2794#define MEM_MON_IDLE_MASK 0x00c0
2795#define MEM_MON_IDLE_SHIFT 6
2796#define MEM_UP_EVAL_MASK 0x0030
2797#define MEM_UP_EVAL_SHIFT 4
2798#define MEM_DOWN_EVAL_MASK 0x000c
2799#define MEM_DOWN_EVAL_SHIFT 2
2800#define MEM_SW_CMD_MASK 0x0003
2801#define MEM_INT_STEER_GFX 0
2802#define MEM_INT_STEER_CMR 1
2803#define MEM_INT_STEER_SMI 2
2804#define MEM_INT_STEER_SCI 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002805#define MEMINTRSTS _MMIO(0x11184)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002806#define MEMINT_RSEXIT (1<<7)
2807#define MEMINT_CONT_BUSY (1<<6)
2808#define MEMINT_AVG_BUSY (1<<5)
2809#define MEMINT_EVAL_CHG (1<<4)
2810#define MEMINT_MON_IDLE (1<<3)
2811#define MEMINT_UP_EVAL (1<<2)
2812#define MEMINT_DOWN_EVAL (1<<1)
2813#define MEMINT_SW_CMD (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002814#define MEMMODECTL _MMIO(0x11190)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002815#define MEMMODE_BOOST_EN (1<<31)
2816#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2817#define MEMMODE_BOOST_FREQ_SHIFT 24
2818#define MEMMODE_IDLE_MODE_MASK 0x00030000
2819#define MEMMODE_IDLE_MODE_SHIFT 16
2820#define MEMMODE_IDLE_MODE_EVAL 0
2821#define MEMMODE_IDLE_MODE_CONT 1
2822#define MEMMODE_HWIDLE_EN (1<<15)
2823#define MEMMODE_SWMODE_EN (1<<14)
2824#define MEMMODE_RCLK_GATE (1<<13)
2825#define MEMMODE_HW_UPDATE (1<<12)
2826#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2827#define MEMMODE_FSTART_SHIFT 8
2828#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2829#define MEMMODE_FMAX_SHIFT 4
2830#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002831#define RCBMAXAVG _MMIO(0x1119c)
2832#define MEMSWCTL2 _MMIO(0x1119e) /* Cantiga only */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002833#define SWMEMCMD_RENDER_OFF (0 << 13)
2834#define SWMEMCMD_RENDER_ON (1 << 13)
2835#define SWMEMCMD_SWFREQ (2 << 13)
2836#define SWMEMCMD_TARVID (3 << 13)
2837#define SWMEMCMD_VRM_OFF (4 << 13)
2838#define SWMEMCMD_VRM_ON (5 << 13)
2839#define CMDSTS (1<<12)
2840#define SFCAVM (1<<11)
2841#define SWFREQ_MASK 0x0380 /* P0-7 */
2842#define SWFREQ_SHIFT 7
2843#define TARVID_MASK 0x001f
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002844#define MEMSTAT_CTG _MMIO(0x111a0)
2845#define RCBMINAVG _MMIO(0x111a0)
2846#define RCUPEI _MMIO(0x111b0)
2847#define RCDNEI _MMIO(0x111b4)
2848#define RSTDBYCTL _MMIO(0x111b8)
Jesse Barnes88271da2011-01-05 12:01:24 -08002849#define RS1EN (1<<31)
2850#define RS2EN (1<<30)
2851#define RS3EN (1<<29)
2852#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2853#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2854#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2855#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2856#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2857#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2858#define RSX_STATUS_MASK (7<<20)
2859#define RSX_STATUS_ON (0<<20)
2860#define RSX_STATUS_RC1 (1<<20)
2861#define RSX_STATUS_RC1E (2<<20)
2862#define RSX_STATUS_RS1 (3<<20)
2863#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2864#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2865#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2866#define RSX_STATUS_RSVD2 (7<<20)
2867#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2868#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2869#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2870#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2871#define RS1CONTSAV_MASK (3<<14)
2872#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2873#define RS1CONTSAV_RSVD (1<<14)
2874#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2875#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2876#define NORMSLEXLAT_MASK (3<<12)
2877#define SLOW_RS123 (0<<12)
2878#define SLOW_RS23 (1<<12)
2879#define SLOW_RS3 (2<<12)
2880#define NORMAL_RS123 (3<<12)
2881#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2882#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2883#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2884#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2885#define RS_CSTATE_MASK (3<<4)
2886#define RS_CSTATE_C367_RS1 (0<<4)
2887#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2888#define RS_CSTATE_RSVD (2<<4)
2889#define RS_CSTATE_C367_RS2 (3<<4)
2890#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2891#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002892#define VIDCTL _MMIO(0x111c0)
2893#define VIDSTS _MMIO(0x111c8)
2894#define VIDSTART _MMIO(0x111cc) /* 8 bits */
2895#define MEMSTAT_ILK _MMIO(0x111f8)
Jesse Barnesf97108d2010-01-29 11:27:07 -08002896#define MEMSTAT_VID_MASK 0x7f00
2897#define MEMSTAT_VID_SHIFT 8
2898#define MEMSTAT_PSTATE_MASK 0x00f8
2899#define MEMSTAT_PSTATE_SHIFT 3
2900#define MEMSTAT_MON_ACTV (1<<2)
2901#define MEMSTAT_SRC_CTL_MASK 0x0003
2902#define MEMSTAT_SRC_CTL_CORE 0
2903#define MEMSTAT_SRC_CTL_TRB 1
2904#define MEMSTAT_SRC_CTL_THM 2
2905#define MEMSTAT_SRC_CTL_STDBY 3
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002906#define RCPREVBSYTUPAVG _MMIO(0x113b8)
2907#define RCPREVBSYTDNAVG _MMIO(0x113bc)
2908#define PMMISC _MMIO(0x11214)
Jesse Barnesea056c12010-09-10 10:02:13 -07002909#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002910#define SDEW _MMIO(0x1124c)
2911#define CSIEW0 _MMIO(0x11250)
2912#define CSIEW1 _MMIO(0x11254)
2913#define CSIEW2 _MMIO(0x11258)
2914#define PEW(i) _MMIO(0x1125c + (i) * 4) /* 5 registers */
2915#define DEW(i) _MMIO(0x11270 + (i) * 4) /* 3 registers */
2916#define MCHAFE _MMIO(0x112c0)
2917#define CSIEC _MMIO(0x112e0)
2918#define DMIEC _MMIO(0x112e4)
2919#define DDREC _MMIO(0x112e8)
2920#define PEG0EC _MMIO(0x112ec)
2921#define PEG1EC _MMIO(0x112f0)
2922#define GFXEC _MMIO(0x112f4)
2923#define RPPREVBSYTUPAVG _MMIO(0x113b8)
2924#define RPPREVBSYTDNAVG _MMIO(0x113bc)
2925#define ECR _MMIO(0x11600)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002926#define ECR_GPFE (1<<31)
2927#define ECR_IMONE (1<<30)
2928#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002929#define OGW0 _MMIO(0x11608)
2930#define OGW1 _MMIO(0x1160c)
2931#define EG0 _MMIO(0x11610)
2932#define EG1 _MMIO(0x11614)
2933#define EG2 _MMIO(0x11618)
2934#define EG3 _MMIO(0x1161c)
2935#define EG4 _MMIO(0x11620)
2936#define EG5 _MMIO(0x11624)
2937#define EG6 _MMIO(0x11628)
2938#define EG7 _MMIO(0x1162c)
2939#define PXW(i) _MMIO(0x11664 + (i) * 4) /* 4 registers */
2940#define PXWL(i) _MMIO(0x11680 + (i) * 8) /* 8 registers */
2941#define LCFUSE02 _MMIO(0x116c0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002942#define LCFUSE_HIV_MASK 0x000000ff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002943#define CSIPLL0 _MMIO(0x12c10)
2944#define DDRMPLL1 _MMIO(0X12c20)
2945#define PEG_BAND_GAP_DATA _MMIO(0x14d68)
Eric Anholt7d573822009-01-02 13:33:00 -08002946
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002947#define GEN6_GT_THREAD_STATUS_REG _MMIO(0x13805c)
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002948#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002949
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002950#define GEN6_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5948)
2951#define BXT_GT_PERF_STATUS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x7070)
2952#define GEN6_RP_STATE_LIMITS _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5994)
2953#define GEN6_RP_STATE_CAP _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5998)
2954#define BXT_RP_STATE_CAP _MMIO(0x138170)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002955
Ville Syrjälä8a292d02016-04-20 16:43:56 +03002956/*
2957 * Make these a multiple of magic 25 to avoid SNB (eg. Dell XPS
2958 * 8300) freezing up around GPU hangs. Looks as if even
2959 * scheduling/timer interrupts start misbehaving if the RPS
2960 * EI/thresholds are "bad", leading to a very sluggish or even
2961 * frozen machine.
2962 */
2963#define INTERVAL_1_28_US(us) roundup(((us) * 100) >> 7, 25)
Akash Goelde43ae92015-03-06 11:07:14 +05302964#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
Akash Goel26148bd2015-09-18 23:39:51 +05302965#define INTERVAL_0_833_US(us) (((us) * 6) / 5)
Akash Goelde43ae92015-03-06 11:07:14 +05302966#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
Akash Goel26148bd2015-09-18 23:39:51 +05302967 (IS_BROXTON(dev_priv) ? \
2968 INTERVAL_0_833_US(us) : \
2969 INTERVAL_1_33_US(us)) : \
Akash Goelde43ae92015-03-06 11:07:14 +05302970 INTERVAL_1_28_US(us))
2971
Akash Goel52530cb2016-04-23 00:05:44 +05302972#define INTERVAL_1_28_TO_US(interval) (((interval) << 7) / 100)
2973#define INTERVAL_1_33_TO_US(interval) (((interval) << 2) / 3)
2974#define INTERVAL_0_833_TO_US(interval) (((interval) * 5) / 6)
2975#define GT_PM_INTERVAL_TO_US(dev_priv, interval) (IS_GEN9(dev_priv) ? \
2976 (IS_BROXTON(dev_priv) ? \
2977 INTERVAL_0_833_TO_US(interval) : \
2978 INTERVAL_1_33_TO_US(interval)) : \
2979 INTERVAL_1_28_TO_US(interval))
2980
Jesse Barnes585fb112008-07-29 11:54:06 -07002981/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002982 * Logical Context regs
2983 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002984#define CCID _MMIO(0x2180)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002985#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002986/*
2987 * Notes on SNB/IVB/VLV context size:
2988 * - Power context is saved elsewhere (LLC or stolen)
2989 * - Ring/execlist context is saved on SNB, not on IVB
2990 * - Extended context size already includes render context size
2991 * - We always need to follow the extended context size.
2992 * SNB BSpec has comments indicating that we should use the
2993 * render context size instead if execlists are disabled, but
2994 * based on empirical testing that's just nonsense.
2995 * - Pipelined/VF state is saved on SNB/IVB respectively
2996 * - GT1 size just indicates how much of render context
2997 * doesn't need saving on GT1
2998 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02002999#define CXT_SIZE _MMIO(0x21a0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003000#define GEN6_CXT_POWER_SIZE(cxt_reg) (((cxt_reg) >> 24) & 0x3f)
3001#define GEN6_CXT_RING_SIZE(cxt_reg) (((cxt_reg) >> 18) & 0x3f)
3002#define GEN6_CXT_RENDER_SIZE(cxt_reg) (((cxt_reg) >> 12) & 0x3f)
3003#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) (((cxt_reg) >> 6) & 0x3f)
3004#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) (((cxt_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003005#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07003006 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
3007 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003008#define GEN7_CXT_SIZE _MMIO(0x21a8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03003009#define GEN7_CXT_POWER_SIZE(ctx_reg) (((ctx_reg) >> 25) & 0x7f)
3010#define GEN7_CXT_RING_SIZE(ctx_reg) (((ctx_reg) >> 22) & 0x7)
3011#define GEN7_CXT_RENDER_SIZE(ctx_reg) (((ctx_reg) >> 16) & 0x3f)
3012#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) (((ctx_reg) >> 9) & 0x7f)
3013#define GEN7_CXT_GT1_SIZE(ctx_reg) (((ctx_reg) >> 6) & 0x7)
3014#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) (((ctx_reg) >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03003015#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07003016 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07003017/* Haswell does have the CXT_SIZE register however it does not appear to be
3018 * valid. Now, docs explain in dwords what is in the context object. The full
3019 * size is 70720 bytes, however, the power context and execlist context will
3020 * never be saved (power context is stored elsewhere, and execlists don't work
Abdiel Janulgue4c436d552015-06-16 13:39:41 +03003021 * on HSW) - so the final size, including the extra state required for the
3022 * Resource Streamer, is 66944 bytes, which rounds to 17 pages.
Ben Widawskya0de80a2013-06-25 21:53:40 -07003023 */
3024#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07003025/* Same as Haswell, but 72064 bytes now. */
3026#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
3027
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003028#define CHV_CLK_CTL1 _MMIO(0x101100)
3029#define VLV_CLK_CTL2 _MMIO(0x101104)
Jesse Barnese454a052013-09-26 17:55:58 -07003030#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
3031
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08003032/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003033 * Overlay regs
3034 */
3035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003036#define OVADD _MMIO(0x30000)
3037#define DOVSTA _MMIO(0x30008)
Jesse Barnes585fb112008-07-29 11:54:06 -07003038#define OC_BUF (0x3<<20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003039#define OGAMC5 _MMIO(0x30010)
3040#define OGAMC4 _MMIO(0x30014)
3041#define OGAMC3 _MMIO(0x30018)
3042#define OGAMC2 _MMIO(0x3001c)
3043#define OGAMC1 _MMIO(0x30020)
3044#define OGAMC0 _MMIO(0x30024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003045
3046/*
Imre Deakd965e7a2015-12-01 10:23:52 +02003047 * GEN9 clock gating regs
3048 */
3049#define GEN9_CLKGATE_DIS_0 _MMIO(0x46530)
3050#define PWM2_GATING_DIS (1 << 14)
3051#define PWM1_GATING_DIS (1 << 13)
3052
3053/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003054 * Display engine regs
3055 */
3056
Shuang He8bf1e9f2013-10-15 18:55:27 +01003057/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003058#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01003059#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003060/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01003061#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
3062#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
3063#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003064/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003065#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
3066#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
3067#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
3068/* embedded DP port on the north display block, reserved on ivb */
3069#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
3070#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02003071/* vlv source selection */
3072#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
3073#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
3074#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
3075/* with DP port the pipe source is invalid */
3076#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
3077#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
3078#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
3079/* gen3+ source selection */
3080#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
3081#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
3082#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
3083/* with DP/TV port the pipe source is invalid */
3084#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
3085#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
3086#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
3087#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
3088#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
3089/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02003090#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02003091
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003092#define _PIPE_CRC_RES_1_A_IVB 0x60064
3093#define _PIPE_CRC_RES_2_A_IVB 0x60068
3094#define _PIPE_CRC_RES_3_A_IVB 0x6006c
3095#define _PIPE_CRC_RES_4_A_IVB 0x60070
3096#define _PIPE_CRC_RES_5_A_IVB 0x60074
3097
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003098#define _PIPE_CRC_RES_RED_A 0x60060
3099#define _PIPE_CRC_RES_GREEN_A 0x60064
3100#define _PIPE_CRC_RES_BLUE_A 0x60068
3101#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
3102#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01003103
3104/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003105#define _PIPE_CRC_RES_1_B_IVB 0x61064
3106#define _PIPE_CRC_RES_2_B_IVB 0x61068
3107#define _PIPE_CRC_RES_3_B_IVB 0x6106c
3108#define _PIPE_CRC_RES_4_B_IVB 0x61070
3109#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01003110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003111#define PIPE_CRC_CTL(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_CTL_A)
3112#define PIPE_CRC_RES_1_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_1_A_IVB)
3113#define PIPE_CRC_RES_2_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_2_A_IVB)
3114#define PIPE_CRC_RES_3_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_3_A_IVB)
3115#define PIPE_CRC_RES_4_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_4_A_IVB)
3116#define PIPE_CRC_RES_5_IVB(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01003117
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003118#define PIPE_CRC_RES_RED(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RED_A)
3119#define PIPE_CRC_RES_GREEN(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_GREEN_A)
3120#define PIPE_CRC_RES_BLUE(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_BLUE_A)
3121#define PIPE_CRC_RES_RES1_I915(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES1_A_I915)
3122#define PIPE_CRC_RES_RES2_G4X(pipe) _MMIO_TRANS2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02003123
Jesse Barnes585fb112008-07-29 11:54:06 -07003124/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003125#define _HTOTAL_A 0x60000
3126#define _HBLANK_A 0x60004
3127#define _HSYNC_A 0x60008
3128#define _VTOTAL_A 0x6000c
3129#define _VBLANK_A 0x60010
3130#define _VSYNC_A 0x60014
3131#define _PIPEASRC 0x6001c
3132#define _BCLRPAT_A 0x60020
3133#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07003134#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07003135
3136/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003137#define _HTOTAL_B 0x61000
3138#define _HBLANK_B 0x61004
3139#define _HSYNC_B 0x61008
3140#define _VTOTAL_B 0x6100c
3141#define _VBLANK_B 0x61010
3142#define _VSYNC_B 0x61014
3143#define _PIPEBSRC 0x6101c
3144#define _BCLRPAT_B 0x61020
3145#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07003146#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01003147
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003148#define TRANSCODER_A_OFFSET 0x60000
3149#define TRANSCODER_B_OFFSET 0x61000
3150#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03003151#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003152#define TRANSCODER_EDP_OFFSET 0x6f000
3153
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003154#define _MMIO_TRANS2(pipe, reg) _MMIO(dev_priv->info.trans_offsets[(pipe)] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003155 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
3156 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003157
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003158#define HTOTAL(trans) _MMIO_TRANS2(trans, _HTOTAL_A)
3159#define HBLANK(trans) _MMIO_TRANS2(trans, _HBLANK_A)
3160#define HSYNC(trans) _MMIO_TRANS2(trans, _HSYNC_A)
3161#define VTOTAL(trans) _MMIO_TRANS2(trans, _VTOTAL_A)
3162#define VBLANK(trans) _MMIO_TRANS2(trans, _VBLANK_A)
3163#define VSYNC(trans) _MMIO_TRANS2(trans, _VSYNC_A)
3164#define BCLRPAT(trans) _MMIO_TRANS2(trans, _BCLRPAT_A)
3165#define VSYNCSHIFT(trans) _MMIO_TRANS2(trans, _VSYNCSHIFT_A)
3166#define PIPESRC(trans) _MMIO_TRANS2(trans, _PIPEASRC)
3167#define PIPE_MULT(trans) _MMIO_TRANS2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01003168
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003169/* VLV eDP PSR registers */
3170#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
3171#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
3172#define VLV_EDP_PSR_ENABLE (1<<0)
3173#define VLV_EDP_PSR_RESET (1<<1)
3174#define VLV_EDP_PSR_MODE_MASK (7<<2)
3175#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
3176#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
3177#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
3178#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
3179#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
3180#define VLV_EDP_PSR_DBL_FRAME (1<<10)
3181#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
3182#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003183#define VLV_PSRCTL(pipe) _MMIO_PIPE(pipe, _PSRCTLA, _PSRCTLB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003184
3185#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
3186#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
3187#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
3188#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
3189#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003190#define VLV_VSCSDP(pipe) _MMIO_PIPE(pipe, _VSCSDPA, _VSCSDPB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003191
3192#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
3193#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
3194#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
3195#define VLV_EDP_PSR_CURR_STATE_MASK 7
3196#define VLV_EDP_PSR_DISABLED (0<<0)
3197#define VLV_EDP_PSR_INACTIVE (1<<0)
3198#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
3199#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
3200#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
3201#define VLV_EDP_PSR_EXIT (5<<0)
3202#define VLV_EDP_PSR_IN_TRANS (1<<7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003203#define VLV_PSRSTAT(pipe) _MMIO_PIPE(pipe, _PSRSTATA, _PSRSTATB)
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08003204
Ben Widawskyed8546a2013-11-04 22:45:05 -08003205/* HSW+ eDP PSR registers */
Ville Syrjälä443a3892015-11-11 20:34:15 +02003206#define HSW_EDP_PSR_BASE 0x64800
3207#define BDW_EDP_PSR_BASE 0x6f800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003208#define EDP_PSR_CTL _MMIO(dev_priv->psr_mmio_base + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003209#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07003210#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003211#define EDP_PSR_LINK_STANDBY (1<<27)
3212#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
3213#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
3214#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
3215#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
3216#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
3217#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
3218#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
3219#define EDP_PSR_TP1_TP2_SEL (0<<11)
3220#define EDP_PSR_TP1_TP3_SEL (1<<11)
3221#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
3222#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
3223#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
3224#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
3225#define EDP_PSR_TP1_TIME_500us (0<<4)
3226#define EDP_PSR_TP1_TIME_100us (1<<4)
3227#define EDP_PSR_TP1_TIME_2500us (2<<4)
3228#define EDP_PSR_TP1_TIME_0us (3<<4)
3229#define EDP_PSR_IDLE_FRAME_SHIFT 0
3230
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003231#define EDP_PSR_AUX_CTL _MMIO(dev_priv->psr_mmio_base + 0x10)
3232#define EDP_PSR_AUX_DATA(i) _MMIO(dev_priv->psr_mmio_base + 0x14 + (i) * 4) /* 5 registers */
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003233
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003234#define EDP_PSR_STATUS_CTL _MMIO(dev_priv->psr_mmio_base + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003235#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003236#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3237#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3238#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3239#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3240#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3241#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3242#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3243#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3244#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3245#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3246#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3247#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3248#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3249#define EDP_PSR_STATUS_COUNT_SHIFT 16
3250#define EDP_PSR_STATUS_COUNT_MASK 0xf
3251#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3252#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3253#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3254#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3255#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3256#define EDP_PSR_STATUS_IDLE_MASK 0xf
3257
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003258#define EDP_PSR_PERF_CNT _MMIO(dev_priv->psr_mmio_base + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003259#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003260
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003261#define EDP_PSR_DEBUG_CTL _MMIO(dev_priv->psr_mmio_base + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003262#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3263#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3264#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003266#define EDP_PSR2_CTL _MMIO(0x6f900)
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303267#define EDP_PSR2_ENABLE (1<<31)
3268#define EDP_SU_TRACK_ENABLE (1<<30)
3269#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3270#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3271#define EDP_PSR2_TP2_TIME_500 (0<<8)
3272#define EDP_PSR2_TP2_TIME_100 (1<<8)
3273#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3274#define EDP_PSR2_TP2_TIME_50 (3<<8)
3275#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3276#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3277#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3278#define EDP_PSR2_IDLE_MASK 0xf
3279
Jesse Barnes585fb112008-07-29 11:54:06 -07003280/* VGA port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003281#define ADPA _MMIO(0x61100)
3282#define PCH_ADPA _MMIO(0xe1100)
3283#define VLV_ADPA _MMIO(VLV_DISPLAY_BASE + 0x61100)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003284
Jesse Barnes585fb112008-07-29 11:54:06 -07003285#define ADPA_DAC_ENABLE (1<<31)
3286#define ADPA_DAC_DISABLE 0
3287#define ADPA_PIPE_SELECT_MASK (1<<30)
3288#define ADPA_PIPE_A_SELECT 0
3289#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003290#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003291/* CPT uses bits 29:30 for pch transcoder select */
3292#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3293#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3294#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3295#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3296#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3297#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3298#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3299#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3300#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3301#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3302#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3303#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3304#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3305#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3306#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3307#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3308#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3309#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3310#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003311#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3312#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003313#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003314#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003315#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003316#define ADPA_HSYNC_CNTL_ENABLE 0
3317#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3318#define ADPA_VSYNC_ACTIVE_LOW 0
3319#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3320#define ADPA_HSYNC_ACTIVE_LOW 0
3321#define ADPA_DPMS_MASK (~(3<<10))
3322#define ADPA_DPMS_ON (0<<10)
3323#define ADPA_DPMS_SUSPEND (1<<10)
3324#define ADPA_DPMS_STANDBY (2<<10)
3325#define ADPA_DPMS_OFF (3<<10)
3326
Chris Wilson939fe4d2010-10-09 10:33:26 +01003327
Jesse Barnes585fb112008-07-29 11:54:06 -07003328/* Hotplug control (945+ only) */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003329#define PORT_HOTPLUG_EN _MMIO(dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003330#define PORTB_HOTPLUG_INT_EN (1 << 29)
3331#define PORTC_HOTPLUG_INT_EN (1 << 28)
3332#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003333#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3334#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3335#define TV_HOTPLUG_INT_EN (1 << 18)
3336#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003337#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3338 PORTC_HOTPLUG_INT_EN | \
3339 PORTD_HOTPLUG_INT_EN | \
3340 SDVOC_HOTPLUG_INT_EN | \
3341 SDVOB_HOTPLUG_INT_EN | \
3342 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003343#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003344#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3345/* must use period 64 on GM45 according to docs */
3346#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3347#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3348#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3349#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3350#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3351#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3352#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3353#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3354#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3355#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3356#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3357#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003358
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003359#define PORT_HOTPLUG_STAT _MMIO(dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003360/*
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003361 * HDMI/DP bits are g4x+
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003362 *
3363 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3364 * Please check the detailed lore in the commit message for for experimental
3365 * evidence.
3366 */
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003367/* Bspec says GM45 should match G4X/VLV/CHV, but reality disagrees */
3368#define PORTD_HOTPLUG_LIVE_STATUS_GM45 (1 << 29)
3369#define PORTC_HOTPLUG_LIVE_STATUS_GM45 (1 << 28)
3370#define PORTB_HOTPLUG_LIVE_STATUS_GM45 (1 << 27)
3371/* G4X/VLV/CHV DP/HDMI bits again match Bspec */
3372#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
Todd Previte232a6ee2014-01-23 00:13:41 -07003373#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
Ville Syrjälä0780cd32016-02-10 19:59:05 +02003374#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003375#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003376#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3377#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003378#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003379#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3380#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003381#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003382#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3383#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003384/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003385#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3386#define TV_HOTPLUG_INT_STATUS (1 << 10)
3387#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3388#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3389#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3390#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003391#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3392#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3393#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003394#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3395
Chris Wilson084b6122012-05-11 18:01:33 +01003396/* SDVO is different across gen3/4 */
3397#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3398#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003399/*
3400 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3401 * since reality corrobates that they're the same as on gen3. But keep these
3402 * bits here (and the comment!) to help any other lost wanderers back onto the
3403 * right tracks.
3404 */
Chris Wilson084b6122012-05-11 18:01:33 +01003405#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3406#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3407#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3408#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003409#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3410 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3411 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3412 PORTB_HOTPLUG_INT_STATUS | \
3413 PORTC_HOTPLUG_INT_STATUS | \
3414 PORTD_HOTPLUG_INT_STATUS)
3415
Egbert Eiche5868a32013-02-28 04:17:12 -05003416#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3417 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3418 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3419 PORTB_HOTPLUG_INT_STATUS | \
3420 PORTC_HOTPLUG_INT_STATUS | \
3421 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003422
Paulo Zanonic20cd312013-02-19 16:21:45 -03003423/* SDVO and HDMI port control.
3424 * The same register may be used for SDVO or HDMI */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003425#define _GEN3_SDVOB 0x61140
3426#define _GEN3_SDVOC 0x61160
3427#define GEN3_SDVOB _MMIO(_GEN3_SDVOB)
3428#define GEN3_SDVOC _MMIO(_GEN3_SDVOC)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003429#define GEN4_HDMIB GEN3_SDVOB
3430#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003431#define VLV_HDMIB _MMIO(VLV_DISPLAY_BASE + 0x61140)
3432#define VLV_HDMIC _MMIO(VLV_DISPLAY_BASE + 0x61160)
3433#define CHV_HDMID _MMIO(VLV_DISPLAY_BASE + 0x6116C)
3434#define PCH_SDVOB _MMIO(0xe1140)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003435#define PCH_HDMIB PCH_SDVOB
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003436#define PCH_HDMIC _MMIO(0xe1150)
3437#define PCH_HDMID _MMIO(0xe1160)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003438
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003439#define PORT_DFT_I9XX _MMIO(0x61150)
Daniel Vetter84093602013-11-01 10:50:21 +01003440#define DC_BALANCE_RESET (1 << 25)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003441#define PORT_DFT2_G4X _MMIO(dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003442#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003443#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3444#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003445#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3446#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3447
Paulo Zanonic20cd312013-02-19 16:21:45 -03003448/* Gen 3 SDVO bits: */
3449#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003450#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3451#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003452#define SDVO_PIPE_B_SELECT (1 << 30)
3453#define SDVO_STALL_SELECT (1 << 29)
3454#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003455/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003456 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003457 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003458 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3459 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003460#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003461#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003462#define SDVO_PHASE_SELECT_MASK (15 << 19)
3463#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3464#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3465#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3466#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3467#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3468#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003469/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003470#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3471 SDVO_INTERRUPT_ENABLE)
3472#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3473
3474/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003475#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003476#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003477#define SDVO_ENCODING_SDVO (0 << 10)
3478#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003479#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3480#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003481#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003482#define SDVO_AUDIO_ENABLE (1 << 6)
3483/* VSYNC/HSYNC bits new with 965, default is to be set */
3484#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3485#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3486
3487/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003488#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003489#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3490
3491/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003492#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3493#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003494
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003495/* CHV SDVO/HDMI bits: */
3496#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3497#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3498
Jesse Barnes585fb112008-07-29 11:54:06 -07003499
3500/* DVO port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003501#define _DVOA 0x61120
3502#define DVOA _MMIO(_DVOA)
3503#define _DVOB 0x61140
3504#define DVOB _MMIO(_DVOB)
3505#define _DVOC 0x61160
3506#define DVOC _MMIO(_DVOC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003507#define DVO_ENABLE (1 << 31)
3508#define DVO_PIPE_B_SELECT (1 << 30)
3509#define DVO_PIPE_STALL_UNUSED (0 << 28)
3510#define DVO_PIPE_STALL (1 << 28)
3511#define DVO_PIPE_STALL_TV (2 << 28)
3512#define DVO_PIPE_STALL_MASK (3 << 28)
3513#define DVO_USE_VGA_SYNC (1 << 15)
3514#define DVO_DATA_ORDER_I740 (0 << 14)
3515#define DVO_DATA_ORDER_FP (1 << 14)
3516#define DVO_VSYNC_DISABLE (1 << 11)
3517#define DVO_HSYNC_DISABLE (1 << 10)
3518#define DVO_VSYNC_TRISTATE (1 << 9)
3519#define DVO_HSYNC_TRISTATE (1 << 8)
3520#define DVO_BORDER_ENABLE (1 << 7)
3521#define DVO_DATA_ORDER_GBRG (1 << 6)
3522#define DVO_DATA_ORDER_RGGB (0 << 6)
3523#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3524#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3525#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3526#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3527#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3528#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3529#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3530#define DVO_PRESERVE_MASK (0x7<<24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003531#define DVOA_SRCDIM _MMIO(0x61124)
3532#define DVOB_SRCDIM _MMIO(0x61144)
3533#define DVOC_SRCDIM _MMIO(0x61164)
Jesse Barnes585fb112008-07-29 11:54:06 -07003534#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3535#define DVO_SRCDIM_VERTICAL_SHIFT 0
3536
3537/* LVDS port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003538#define LVDS _MMIO(0x61180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003539/*
3540 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3541 * the DPLL semantics change when the LVDS is assigned to that pipe.
3542 */
3543#define LVDS_PORT_EN (1 << 31)
3544/* Selects pipe B for LVDS data. Must be set on pre-965. */
3545#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003546#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003547#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003548/* LVDS dithering flag on 965/g4x platform */
3549#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003550/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3551#define LVDS_VSYNC_POLARITY (1 << 21)
3552#define LVDS_HSYNC_POLARITY (1 << 20)
3553
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003554/* Enable border for unscaled (or aspect-scaled) display */
3555#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003556/*
3557 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3558 * pixel.
3559 */
3560#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3561#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3562#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3563/*
3564 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3565 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3566 * on.
3567 */
3568#define LVDS_A3_POWER_MASK (3 << 6)
3569#define LVDS_A3_POWER_DOWN (0 << 6)
3570#define LVDS_A3_POWER_UP (3 << 6)
3571/*
3572 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3573 * is set.
3574 */
3575#define LVDS_CLKB_POWER_MASK (3 << 4)
3576#define LVDS_CLKB_POWER_DOWN (0 << 4)
3577#define LVDS_CLKB_POWER_UP (3 << 4)
3578/*
3579 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3580 * setting for whether we are in dual-channel mode. The B3 pair will
3581 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3582 */
3583#define LVDS_B0B3_POWER_MASK (3 << 2)
3584#define LVDS_B0B3_POWER_DOWN (0 << 2)
3585#define LVDS_B0B3_POWER_UP (3 << 2)
3586
David Härdeman3c17fe42010-09-24 21:44:32 +02003587/* Video Data Island Packet control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003588#define VIDEO_DIP_DATA _MMIO(0x61178)
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003589/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003590 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3591 * of the infoframe structure specified by CEA-861. */
3592#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003593#define VIDEO_DIP_VSC_DATA_SIZE 36
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003594#define VIDEO_DIP_CTL _MMIO(0x61170)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003595/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003596#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003597#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003598#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003599#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003600#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3601#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003602#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003603#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3604#define VIDEO_DIP_SELECT_AVI (0 << 19)
3605#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3606#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003607#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003608#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3609#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3610#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003611#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003612/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003613#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3614#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003615#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003616#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3617#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003618#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003619
Jesse Barnes585fb112008-07-29 11:54:06 -07003620/* Panel power sequencing */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003621#define PP_STATUS _MMIO(0x61200)
Jesse Barnes585fb112008-07-29 11:54:06 -07003622#define PP_ON (1 << 31)
3623/*
3624 * Indicates that all dependencies of the panel are on:
3625 *
3626 * - PLL enabled
3627 * - pipe enabled
3628 * - LVDS/DVOB/DVOC on
3629 */
3630#define PP_READY (1 << 30)
3631#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003632#define PP_SEQUENCE_POWER_UP (1 << 28)
3633#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3634#define PP_SEQUENCE_MASK (3 << 28)
3635#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003636#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003637#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003638#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3639#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3640#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3641#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3642#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3643#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3644#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3645#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3646#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003647#define PP_CONTROL _MMIO(0x61204)
Jesse Barnes585fb112008-07-29 11:54:06 -07003648#define POWER_TARGET_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003649#define PP_ON_DELAYS _MMIO(0x61208)
3650#define PP_OFF_DELAYS _MMIO(0x6120c)
3651#define PP_DIVISOR _MMIO(0x61210)
Jesse Barnes585fb112008-07-29 11:54:06 -07003652
3653/* Panel fitting */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003654#define PFIT_CONTROL _MMIO(dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003655#define PFIT_ENABLE (1 << 31)
3656#define PFIT_PIPE_MASK (3 << 29)
3657#define PFIT_PIPE_SHIFT 29
3658#define VERT_INTERP_DISABLE (0 << 10)
3659#define VERT_INTERP_BILINEAR (1 << 10)
3660#define VERT_INTERP_MASK (3 << 10)
3661#define VERT_AUTO_SCALE (1 << 9)
3662#define HORIZ_INTERP_DISABLE (0 << 6)
3663#define HORIZ_INTERP_BILINEAR (1 << 6)
3664#define HORIZ_INTERP_MASK (3 << 6)
3665#define HORIZ_AUTO_SCALE (1 << 5)
3666#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003667#define PFIT_FILTER_FUZZY (0 << 24)
3668#define PFIT_SCALING_AUTO (0 << 26)
3669#define PFIT_SCALING_PROGRAMMED (1 << 26)
3670#define PFIT_SCALING_PILLAR (2 << 26)
3671#define PFIT_SCALING_LETTER (3 << 26)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003672#define PFIT_PGM_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003673/* Pre-965 */
3674#define PFIT_VERT_SCALE_SHIFT 20
3675#define PFIT_VERT_SCALE_MASK 0xfff00000
3676#define PFIT_HORIZ_SCALE_SHIFT 4
3677#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3678/* 965+ */
3679#define PFIT_VERT_SCALE_SHIFT_965 16
3680#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3681#define PFIT_HORIZ_SCALE_SHIFT_965 0
3682#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3683
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003684#define PFIT_AUTO_RATIOS _MMIO(dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003685
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003686#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3687#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003688#define VLV_BLC_PWM_CTL2(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3689 _VLV_BLC_PWM_CTL2_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003690
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003691#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3692#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003693#define VLV_BLC_PWM_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3694 _VLV_BLC_PWM_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003695
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003696#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3697#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003698#define VLV_BLC_HIST_CTL(pipe) _MMIO_PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3699 _VLV_BLC_HIST_CTL_B)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003700
Jesse Barnes585fb112008-07-29 11:54:06 -07003701/* Backlight control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003702#define BLC_PWM_CTL2 _MMIO(dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003703#define BLM_PWM_ENABLE (1 << 31)
3704#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3705#define BLM_PIPE_SELECT (1 << 29)
3706#define BLM_PIPE_SELECT_IVB (3 << 29)
3707#define BLM_PIPE_A (0 << 29)
3708#define BLM_PIPE_B (1 << 29)
3709#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003710#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3711#define BLM_TRANSCODER_B BLM_PIPE_B
3712#define BLM_TRANSCODER_C BLM_PIPE_C
3713#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003714#define BLM_PIPE(pipe) ((pipe) << 29)
3715#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3716#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3717#define BLM_PHASE_IN_ENABLE (1 << 25)
3718#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3719#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3720#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3721#define BLM_PHASE_IN_COUNT_SHIFT (8)
3722#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3723#define BLM_PHASE_IN_INCR_SHIFT (0)
3724#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003725#define BLC_PWM_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003726/*
3727 * This is the most significant 15 bits of the number of backlight cycles in a
3728 * complete cycle of the modulated backlight control.
3729 *
3730 * The actual value is this field multiplied by two.
3731 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003732#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3733#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3734#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003735/*
3736 * This is the number of cycles out of the backlight modulation cycle for which
3737 * the backlight is on.
3738 *
3739 * This field must be no greater than the number of cycles in the complete
3740 * backlight modulation cycle.
3741 */
3742#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3743#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003744#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3745#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003746
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003747#define BLC_HIST_CTL _MMIO(dev_priv->info.display_mmio_offset + 0x61260)
Jani Nikula2059ac32015-06-26 14:18:56 +03003748#define BLM_HISTOGRAM_ENABLE (1 << 31)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003749
Daniel Vetter7cf41602012-06-05 10:07:09 +02003750/* New registers for PCH-split platforms. Safe where new bits show up, the
3751 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003752#define BLC_PWM_CPU_CTL2 _MMIO(0x48250)
3753#define BLC_PWM_CPU_CTL _MMIO(0x48254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003754
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003755#define HSW_BLC_PWM2_CTL _MMIO(0x48350)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003756
Daniel Vetter7cf41602012-06-05 10:07:09 +02003757/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3758 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003759#define BLC_PWM_PCH_CTL1 _MMIO(0xc8250)
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003760#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003761#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3762#define BLM_PCH_POLARITY (1 << 29)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003763#define BLC_PWM_PCH_CTL2 _MMIO(0xc8254)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003764
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003765#define UTIL_PIN_CTL _MMIO(0x48400)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003766#define UTIL_PIN_ENABLE (1 << 31)
3767
Sunil Kamath022e4e52015-09-30 22:34:57 +05303768#define UTIL_PIN_PIPE(x) ((x) << 29)
3769#define UTIL_PIN_PIPE_MASK (3 << 29)
3770#define UTIL_PIN_MODE_PWM (1 << 24)
3771#define UTIL_PIN_MODE_MASK (0xf << 24)
3772#define UTIL_PIN_POLARITY (1 << 22)
3773
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303774/* BXT backlight register definition. */
Sunil Kamath022e4e52015-09-30 22:34:57 +05303775#define _BXT_BLC_PWM_CTL1 0xC8250
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303776#define BXT_BLC_PWM_ENABLE (1 << 31)
3777#define BXT_BLC_PWM_POLARITY (1 << 29)
Sunil Kamath022e4e52015-09-30 22:34:57 +05303778#define _BXT_BLC_PWM_FREQ1 0xC8254
3779#define _BXT_BLC_PWM_DUTY1 0xC8258
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303780
Sunil Kamath022e4e52015-09-30 22:34:57 +05303781#define _BXT_BLC_PWM_CTL2 0xC8350
3782#define _BXT_BLC_PWM_FREQ2 0xC8354
3783#define _BXT_BLC_PWM_DUTY2 0xC8358
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303784
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003785#define BXT_BLC_PWM_CTL(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303786 _BXT_BLC_PWM_CTL1, _BXT_BLC_PWM_CTL2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003787#define BXT_BLC_PWM_FREQ(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303788 _BXT_BLC_PWM_FREQ1, _BXT_BLC_PWM_FREQ2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003789#define BXT_BLC_PWM_DUTY(controller) _MMIO_PIPE(controller, \
Sunil Kamath022e4e52015-09-30 22:34:57 +05303790 _BXT_BLC_PWM_DUTY1, _BXT_BLC_PWM_DUTY2)
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303791
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003792#define PCH_GTC_CTL _MMIO(0xe7000)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003793#define PCH_GTC_ENABLE (1 << 31)
3794
Jesse Barnes585fb112008-07-29 11:54:06 -07003795/* TV port control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003796#define TV_CTL _MMIO(0x68000)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003797/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003798# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003799/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003800# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003801/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003802# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003803/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003804# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003805/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003806# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003807/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003808# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3809# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003810/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003811# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003812/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003813# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003814/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003815# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003816/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003817# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003818/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003819# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003820/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003821# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003822/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003823# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003824/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003825# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003826/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003827# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003828/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003829 * Enables a fix for the 915GM only.
3830 *
3831 * Not sure what it does.
3832 */
3833# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003834/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003835# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003836# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003837/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003838# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003839/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003840# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003841/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003842# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003843/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003844# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003845/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003846# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003847/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003848# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003849/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003850# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003851/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003852# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003853/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003854# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003855/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003856 * This test mode forces the DACs to 50% of full output.
3857 *
3858 * This is used for load detection in combination with TVDAC_SENSE_MASK
3859 */
3860# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3861# define TV_TEST_MODE_MASK (7 << 0)
3862
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003863#define TV_DAC _MMIO(0x68004)
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003864# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003865/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003866 * Reports that DAC state change logic has reported change (RO).
3867 *
3868 * This gets cleared when TV_DAC_STATE_EN is cleared
3869*/
3870# define TVDAC_STATE_CHG (1 << 31)
3871# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003872/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003873# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003874/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003875# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003876/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003877# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003878/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003879 * Enables DAC state detection logic, for load-based TV detection.
3880 *
3881 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3882 * to off, for load detection to work.
3883 */
3884# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003885/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003886# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003887/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003888# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003889/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003890# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003891/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003892# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003893/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003894# define ENC_TVDAC_SLEW_FAST (1 << 6)
3895# define DAC_A_1_3_V (0 << 4)
3896# define DAC_A_1_1_V (1 << 4)
3897# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003898# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003899# define DAC_B_1_3_V (0 << 2)
3900# define DAC_B_1_1_V (1 << 2)
3901# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003902# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003903# define DAC_C_1_3_V (0 << 0)
3904# define DAC_C_1_1_V (1 << 0)
3905# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003906# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003907
Ville Syrjälä646b4262014-04-25 20:14:30 +03003908/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003909 * CSC coefficients are stored in a floating point format with 9 bits of
3910 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3911 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3912 * -1 (0x3) being the only legal negative value.
3913 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003914#define TV_CSC_Y _MMIO(0x68010)
Jesse Barnes585fb112008-07-29 11:54:06 -07003915# define TV_RY_MASK 0x07ff0000
3916# define TV_RY_SHIFT 16
3917# define TV_GY_MASK 0x00000fff
3918# define TV_GY_SHIFT 0
3919
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003920#define TV_CSC_Y2 _MMIO(0x68014)
Jesse Barnes585fb112008-07-29 11:54:06 -07003921# define TV_BY_MASK 0x07ff0000
3922# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003923/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003924 * Y attenuation for component video.
3925 *
3926 * Stored in 1.9 fixed point.
3927 */
3928# define TV_AY_MASK 0x000003ff
3929# define TV_AY_SHIFT 0
3930
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003931#define TV_CSC_U _MMIO(0x68018)
Jesse Barnes585fb112008-07-29 11:54:06 -07003932# define TV_RU_MASK 0x07ff0000
3933# define TV_RU_SHIFT 16
3934# define TV_GU_MASK 0x000007ff
3935# define TV_GU_SHIFT 0
3936
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003937#define TV_CSC_U2 _MMIO(0x6801c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003938# define TV_BU_MASK 0x07ff0000
3939# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003940/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003941 * U attenuation for component video.
3942 *
3943 * Stored in 1.9 fixed point.
3944 */
3945# define TV_AU_MASK 0x000003ff
3946# define TV_AU_SHIFT 0
3947
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003948#define TV_CSC_V _MMIO(0x68020)
Jesse Barnes585fb112008-07-29 11:54:06 -07003949# define TV_RV_MASK 0x0fff0000
3950# define TV_RV_SHIFT 16
3951# define TV_GV_MASK 0x000007ff
3952# define TV_GV_SHIFT 0
3953
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003954#define TV_CSC_V2 _MMIO(0x68024)
Jesse Barnes585fb112008-07-29 11:54:06 -07003955# define TV_BV_MASK 0x07ff0000
3956# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003957/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003958 * V attenuation for component video.
3959 *
3960 * Stored in 1.9 fixed point.
3961 */
3962# define TV_AV_MASK 0x000007ff
3963# define TV_AV_SHIFT 0
3964
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003965#define TV_CLR_KNOBS _MMIO(0x68028)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003966/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003967# define TV_BRIGHTNESS_MASK 0xff000000
3968# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003969/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003970# define TV_CONTRAST_MASK 0x00ff0000
3971# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003972/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003973# define TV_SATURATION_MASK 0x0000ff00
3974# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003975/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003976# define TV_HUE_MASK 0x000000ff
3977# define TV_HUE_SHIFT 0
3978
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003979#define TV_CLR_LEVEL _MMIO(0x6802c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003980/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003981# define TV_BLACK_LEVEL_MASK 0x01ff0000
3982# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003983/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003984# define TV_BLANK_LEVEL_MASK 0x000001ff
3985# define TV_BLANK_LEVEL_SHIFT 0
3986
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003987#define TV_H_CTL_1 _MMIO(0x68030)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003988/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003989# define TV_HSYNC_END_MASK 0x1fff0000
3990# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003991/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003992# define TV_HTOTAL_MASK 0x00001fff
3993# define TV_HTOTAL_SHIFT 0
3994
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02003995#define TV_H_CTL_2 _MMIO(0x68034)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003996/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003997# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003998/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003999# define TV_HBURST_START_SHIFT 16
4000# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004001/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07004002# define TV_HBURST_LEN_SHIFT 0
4003# define TV_HBURST_LEN_MASK 0x0001fff
4004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004005#define TV_H_CTL_3 _MMIO(0x68038)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004006/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004007# define TV_HBLANK_END_SHIFT 16
4008# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004009/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07004010# define TV_HBLANK_START_SHIFT 0
4011# define TV_HBLANK_START_MASK 0x0001fff
4012
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004013#define TV_V_CTL_1 _MMIO(0x6803c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004014/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004015# define TV_NBR_END_SHIFT 16
4016# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03004017/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004018# define TV_VI_END_F1_SHIFT 8
4019# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03004020/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07004021# define TV_VI_END_F2_SHIFT 0
4022# define TV_VI_END_F2_MASK 0x0000003f
4023
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004024#define TV_V_CTL_2 _MMIO(0x68040)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004025/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004026# define TV_VSYNC_LEN_MASK 0x07ff0000
4027# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004028/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07004029 * number of half lines.
4030 */
4031# define TV_VSYNC_START_F1_MASK 0x00007f00
4032# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004033/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004034 * Offset of the start of vsync in field 2, measured in one less than the
4035 * number of half lines.
4036 */
4037# define TV_VSYNC_START_F2_MASK 0x0000007f
4038# define TV_VSYNC_START_F2_SHIFT 0
4039
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004040#define TV_V_CTL_3 _MMIO(0x68044)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004041/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07004042# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004043/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07004044# define TV_VEQ_LEN_MASK 0x007f0000
4045# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004046/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07004047 * the number of half lines.
4048 */
4049# define TV_VEQ_START_F1_MASK 0x0007f00
4050# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03004051/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004052 * Offset of the start of equalization in field 2, measured in one less than
4053 * the number of half lines.
4054 */
4055# define TV_VEQ_START_F2_MASK 0x000007f
4056# define TV_VEQ_START_F2_SHIFT 0
4057
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004058#define TV_V_CTL_4 _MMIO(0x68048)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004059/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004060 * Offset to start of vertical colorburst, measured in one less than the
4061 * number of lines from vertical start.
4062 */
4063# define TV_VBURST_START_F1_MASK 0x003f0000
4064# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004065/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004066 * Offset to the end of vertical colorburst, measured in one less than the
4067 * number of lines from the start of NBR.
4068 */
4069# define TV_VBURST_END_F1_MASK 0x000000ff
4070# define TV_VBURST_END_F1_SHIFT 0
4071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004072#define TV_V_CTL_5 _MMIO(0x6804c)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004073/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004074 * Offset to start of vertical colorburst, measured in one less than the
4075 * number of lines from vertical start.
4076 */
4077# define TV_VBURST_START_F2_MASK 0x003f0000
4078# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004079/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004080 * Offset to the end of vertical colorburst, measured in one less than the
4081 * number of lines from the start of NBR.
4082 */
4083# define TV_VBURST_END_F2_MASK 0x000000ff
4084# define TV_VBURST_END_F2_SHIFT 0
4085
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004086#define TV_V_CTL_6 _MMIO(0x68050)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004087/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004088 * Offset to start of vertical colorburst, measured in one less than the
4089 * number of lines from vertical start.
4090 */
4091# define TV_VBURST_START_F3_MASK 0x003f0000
4092# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004093/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004094 * Offset to the end of vertical colorburst, measured in one less than the
4095 * number of lines from the start of NBR.
4096 */
4097# define TV_VBURST_END_F3_MASK 0x000000ff
4098# define TV_VBURST_END_F3_SHIFT 0
4099
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004100#define TV_V_CTL_7 _MMIO(0x68054)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004101/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004102 * Offset to start of vertical colorburst, measured in one less than the
4103 * number of lines from vertical start.
4104 */
4105# define TV_VBURST_START_F4_MASK 0x003f0000
4106# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004107/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004108 * Offset to the end of vertical colorburst, measured in one less than the
4109 * number of lines from the start of NBR.
4110 */
4111# define TV_VBURST_END_F4_MASK 0x000000ff
4112# define TV_VBURST_END_F4_SHIFT 0
4113
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004114#define TV_SC_CTL_1 _MMIO(0x68060)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004115/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004116# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004117/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004118# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004119/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004120# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004121/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004122# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004123/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004124# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004125/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07004126# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004127/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07004128# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004129/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004130# define TV_BURST_LEVEL_MASK 0x00ff0000
4131# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004132/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004133# define TV_SCDDA1_INC_MASK 0x00000fff
4134# define TV_SCDDA1_INC_SHIFT 0
4135
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004136#define TV_SC_CTL_2 _MMIO(0x68064)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004137/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004138# define TV_SCDDA2_SIZE_MASK 0x7fff0000
4139# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004140/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004141# define TV_SCDDA2_INC_MASK 0x00007fff
4142# define TV_SCDDA2_INC_SHIFT 0
4143
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004144#define TV_SC_CTL_3 _MMIO(0x68068)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004145/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004146# define TV_SCDDA3_SIZE_MASK 0x7fff0000
4147# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004148/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07004149# define TV_SCDDA3_INC_MASK 0x00007fff
4150# define TV_SCDDA3_INC_SHIFT 0
4151
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004152#define TV_WIN_POS _MMIO(0x68070)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004153/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07004154# define TV_XPOS_MASK 0x1fff0000
4155# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004156/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07004157# define TV_YPOS_MASK 0x00000fff
4158# define TV_YPOS_SHIFT 0
4159
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004160#define TV_WIN_SIZE _MMIO(0x68074)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004161/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07004162# define TV_XSIZE_MASK 0x1fff0000
4163# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004164/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004165 * Vertical size of the display window, measured in pixels.
4166 *
4167 * Must be even for interlaced modes.
4168 */
4169# define TV_YSIZE_MASK 0x00000fff
4170# define TV_YSIZE_SHIFT 0
4171
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004172#define TV_FILTER_CTL_1 _MMIO(0x68080)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004173/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004174 * Enables automatic scaling calculation.
4175 *
4176 * If set, the rest of the registers are ignored, and the calculated values can
4177 * be read back from the register.
4178 */
4179# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004180/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004181 * Disables the vertical filter.
4182 *
4183 * This is required on modes more than 1024 pixels wide */
4184# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004185/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07004186# define TV_VADAPT (1 << 28)
4187# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004188/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004189# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004190/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004191# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004192/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07004193# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004194/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004195 * Sets the horizontal scaling factor.
4196 *
4197 * This should be the fractional part of the horizontal scaling factor divided
4198 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
4199 *
4200 * (src width - 1) / ((oversample * dest width) - 1)
4201 */
4202# define TV_HSCALE_FRAC_MASK 0x00003fff
4203# define TV_HSCALE_FRAC_SHIFT 0
4204
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004205#define TV_FILTER_CTL_2 _MMIO(0x68084)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004206/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004207 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4208 *
4209 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
4210 */
4211# define TV_VSCALE_INT_MASK 0x00038000
4212# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004213/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004214 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4215 *
4216 * \sa TV_VSCALE_INT_MASK
4217 */
4218# define TV_VSCALE_FRAC_MASK 0x00007fff
4219# define TV_VSCALE_FRAC_SHIFT 0
4220
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004221#define TV_FILTER_CTL_3 _MMIO(0x68088)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004222/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004223 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
4224 *
4225 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
4226 *
4227 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4228 */
4229# define TV_VSCALE_IP_INT_MASK 0x00038000
4230# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03004231/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004232 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
4233 *
4234 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
4235 *
4236 * \sa TV_VSCALE_IP_INT_MASK
4237 */
4238# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
4239# define TV_VSCALE_IP_FRAC_SHIFT 0
4240
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004241#define TV_CC_CONTROL _MMIO(0x68090)
Jesse Barnes585fb112008-07-29 11:54:06 -07004242# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004243/*
Jesse Barnes585fb112008-07-29 11:54:06 -07004244 * Specifies which field to send the CC data in.
4245 *
4246 * CC data is usually sent in field 0.
4247 */
4248# define TV_CC_FID_MASK (1 << 27)
4249# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004250/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004251# define TV_CC_HOFF_MASK 0x03ff0000
4252# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004253/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004254# define TV_CC_LINE_MASK 0x0000003f
4255# define TV_CC_LINE_SHIFT 0
4256
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004257#define TV_CC_DATA _MMIO(0x68094)
Jesse Barnes585fb112008-07-29 11:54:06 -07004258# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004259/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004260# define TV_CC_DATA_2_MASK 0x007f0000
4261# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004262/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004263# define TV_CC_DATA_1_MASK 0x0000007f
4264# define TV_CC_DATA_1_SHIFT 0
4265
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004266#define TV_H_LUMA(i) _MMIO(0x68100 + (i) * 4) /* 60 registers */
4267#define TV_H_CHROMA(i) _MMIO(0x68200 + (i) * 4) /* 60 registers */
4268#define TV_V_LUMA(i) _MMIO(0x68300 + (i) * 4) /* 43 registers */
4269#define TV_V_CHROMA(i) _MMIO(0x68400 + (i) * 4) /* 43 registers */
Jesse Barnes585fb112008-07-29 11:54:06 -07004270
Keith Packard040d87f2009-05-30 20:42:33 -07004271/* Display Port */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004272#define DP_A _MMIO(0x64000) /* eDP */
4273#define DP_B _MMIO(0x64100)
4274#define DP_C _MMIO(0x64200)
4275#define DP_D _MMIO(0x64300)
Keith Packard040d87f2009-05-30 20:42:33 -07004276
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004277#define VLV_DP_B _MMIO(VLV_DISPLAY_BASE + 0x64100)
4278#define VLV_DP_C _MMIO(VLV_DISPLAY_BASE + 0x64200)
4279#define CHV_DP_D _MMIO(VLV_DISPLAY_BASE + 0x64300)
Ville Syrjäläe66eb812015-09-18 20:03:34 +03004280
Keith Packard040d87f2009-05-30 20:42:33 -07004281#define DP_PORT_EN (1 << 31)
4282#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004283#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004284#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4285#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004286
Keith Packard040d87f2009-05-30 20:42:33 -07004287/* Link training mode - select a suitable mode for each stage */
4288#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4289#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4290#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4291#define DP_LINK_TRAIN_OFF (3 << 28)
4292#define DP_LINK_TRAIN_MASK (3 << 28)
4293#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004294#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4295#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004296
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004297/* CPT Link training mode */
4298#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4299#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4300#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4301#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4302#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4303#define DP_LINK_TRAIN_SHIFT_CPT 8
4304
Keith Packard040d87f2009-05-30 20:42:33 -07004305/* Signal voltages. These are mostly controlled by the other end */
4306#define DP_VOLTAGE_0_4 (0 << 25)
4307#define DP_VOLTAGE_0_6 (1 << 25)
4308#define DP_VOLTAGE_0_8 (2 << 25)
4309#define DP_VOLTAGE_1_2 (3 << 25)
4310#define DP_VOLTAGE_MASK (7 << 25)
4311#define DP_VOLTAGE_SHIFT 25
4312
4313/* Signal pre-emphasis levels, like voltages, the other end tells us what
4314 * they want
4315 */
4316#define DP_PRE_EMPHASIS_0 (0 << 22)
4317#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4318#define DP_PRE_EMPHASIS_6 (2 << 22)
4319#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4320#define DP_PRE_EMPHASIS_MASK (7 << 22)
4321#define DP_PRE_EMPHASIS_SHIFT 22
4322
4323/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004324#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004325#define DP_PORT_WIDTH_MASK (7 << 19)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03004326#define DP_PORT_WIDTH_SHIFT 19
Keith Packard040d87f2009-05-30 20:42:33 -07004327
4328/* Mystic DPCD version 1.1 special mode */
4329#define DP_ENHANCED_FRAMING (1 << 18)
4330
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004331/* eDP */
4332#define DP_PLL_FREQ_270MHZ (0 << 16)
Ville Syrjäläb377e0d2015-10-29 21:25:59 +02004333#define DP_PLL_FREQ_162MHZ (1 << 16)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004334#define DP_PLL_FREQ_MASK (3 << 16)
4335
Ville Syrjälä646b4262014-04-25 20:14:30 +03004336/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004337#define DP_PORT_REVERSAL (1 << 15)
4338
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004339/* eDP */
4340#define DP_PLL_ENABLE (1 << 14)
4341
Ville Syrjälä646b4262014-04-25 20:14:30 +03004342/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004343#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4344
4345#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004346#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004347
Ville Syrjälä646b4262014-04-25 20:14:30 +03004348/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004349#define DP_COLOR_RANGE_16_235 (1 << 8)
4350
Ville Syrjälä646b4262014-04-25 20:14:30 +03004351/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004352#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4353
Ville Syrjälä646b4262014-04-25 20:14:30 +03004354/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004355#define DP_SYNC_VS_HIGH (1 << 4)
4356#define DP_SYNC_HS_HIGH (1 << 3)
4357
Ville Syrjälä646b4262014-04-25 20:14:30 +03004358/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004359#define DP_DETECTED (1 << 2)
4360
Ville Syrjälä646b4262014-04-25 20:14:30 +03004361/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004362 * signal sink for DDC etc. Max packet size supported
4363 * is 20 bytes in each direction, hence the 5 fixed
4364 * data registers
4365 */
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004366#define _DPA_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64010)
4367#define _DPA_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64014)
4368#define _DPA_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64018)
4369#define _DPA_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6401c)
4370#define _DPA_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64020)
4371#define _DPA_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64024)
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004372
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004373#define _DPB_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64110)
4374#define _DPB_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64114)
4375#define _DPB_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64118)
4376#define _DPB_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6411c)
4377#define _DPB_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64120)
4378#define _DPB_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64124)
Keith Packard040d87f2009-05-30 20:42:33 -07004379
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004380#define _DPC_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64210)
4381#define _DPC_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64214)
4382#define _DPC_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64218)
4383#define _DPC_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6421c)
4384#define _DPC_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64220)
4385#define _DPC_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64224)
Keith Packard040d87f2009-05-30 20:42:33 -07004386
Ville Syrjäläda00bdc2015-11-11 20:34:13 +02004387#define _DPD_AUX_CH_CTL (dev_priv->info.display_mmio_offset + 0x64310)
4388#define _DPD_AUX_CH_DATA1 (dev_priv->info.display_mmio_offset + 0x64314)
4389#define _DPD_AUX_CH_DATA2 (dev_priv->info.display_mmio_offset + 0x64318)
4390#define _DPD_AUX_CH_DATA3 (dev_priv->info.display_mmio_offset + 0x6431c)
4391#define _DPD_AUX_CH_DATA4 (dev_priv->info.display_mmio_offset + 0x64320)
4392#define _DPD_AUX_CH_DATA5 (dev_priv->info.display_mmio_offset + 0x64324)
Ville Syrjälä750a9512015-11-11 20:34:12 +02004393
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004394#define DP_AUX_CH_CTL(port) _MMIO_PORT(port, _DPA_AUX_CH_CTL, _DPB_AUX_CH_CTL)
4395#define DP_AUX_CH_DATA(port, i) _MMIO(_PORT(port, _DPA_AUX_CH_DATA1, _DPB_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Keith Packard040d87f2009-05-30 20:42:33 -07004396
4397#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4398#define DP_AUX_CH_CTL_DONE (1 << 30)
4399#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4400#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4401#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4402#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4403#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4404#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4405#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4406#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4407#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4408#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4409#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4410#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4411#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4412#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4413#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4414#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4415#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4416#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4417#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304418#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4419#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4420#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
Ville Syrjälä395b2912015-09-18 20:03:40 +03004421#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (0x1f << 5)
Sonika Jindale3d99842015-01-22 14:30:54 +05304422#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004423#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004424
4425/*
4426 * Computing GMCH M and N values for the Display Port link
4427 *
4428 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4429 *
4430 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4431 *
4432 * The GMCH value is used internally
4433 *
4434 * bytes_per_pixel is the number of bytes coming out of the plane,
4435 * which is after the LUTs, so we want the bytes for our color format.
4436 * For our current usage, this is always 3, one byte for R, G and B.
4437 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004438#define _PIPEA_DATA_M_G4X 0x70050
4439#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004440
4441/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004442#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004443#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004444#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004445
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004446#define DATA_LINK_M_N_MASK (0xffffff)
4447#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004448
Daniel Vettere3b95f12013-05-03 11:49:49 +02004449#define _PIPEA_DATA_N_G4X 0x70054
4450#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004451#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4452
4453/*
4454 * Computing Link M and N values for the Display Port link
4455 *
4456 * Link M / N = pixel_clock / ls_clk
4457 *
4458 * (the DP spec calls pixel_clock the 'strm_clk')
4459 *
4460 * The Link value is transmitted in the Main Stream
4461 * Attributes and VB-ID.
4462 */
4463
Daniel Vettere3b95f12013-05-03 11:49:49 +02004464#define _PIPEA_LINK_M_G4X 0x70060
4465#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004466#define PIPEA_DP_LINK_M_MASK (0xffffff)
4467
Daniel Vettere3b95f12013-05-03 11:49:49 +02004468#define _PIPEA_LINK_N_G4X 0x70064
4469#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004470#define PIPEA_DP_LINK_N_MASK (0xffffff)
4471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004472#define PIPE_DATA_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4473#define PIPE_DATA_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4474#define PIPE_LINK_M_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4475#define PIPE_LINK_N_G4X(pipe) _MMIO_PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004476
Jesse Barnes585fb112008-07-29 11:54:06 -07004477/* Display & cursor control */
4478
4479/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004480#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004481#define DSL_LINEMASK_GEN2 0x00000fff
4482#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004483#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004484#define PIPECONF_ENABLE (1<<31)
4485#define PIPECONF_DISABLE 0
4486#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004487#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004488#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004489#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004490#define PIPECONF_SINGLE_WIDE 0
4491#define PIPECONF_PIPE_UNLOCKED 0
4492#define PIPECONF_PIPE_LOCKED (1<<25)
4493#define PIPECONF_PALETTE 0
4494#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004495#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004496#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004497#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004498/* Note that pre-gen3 does not support interlaced display directly. Panel
4499 * fitting must be disabled on pre-ilk for interlaced. */
4500#define PIPECONF_PROGRESSIVE (0 << 21)
4501#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4502#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4503#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4504#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4505/* Ironlake and later have a complete new set of values for interlaced. PFIT
4506 * means panel fitter required, PF means progressive fetch, DBL means power
4507 * saving pixel doubling. */
4508#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4509#define PIPECONF_INTERLACED_ILK (3 << 21)
4510#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4511#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004512#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304513#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004514#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304515#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004516#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004517#define PIPECONF_BPC_MASK (0x7 << 5)
4518#define PIPECONF_8BPC (0<<5)
4519#define PIPECONF_10BPC (1<<5)
4520#define PIPECONF_6BPC (2<<5)
4521#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004522#define PIPECONF_DITHER_EN (1<<4)
4523#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4524#define PIPECONF_DITHER_TYPE_SP (0<<2)
4525#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4526#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4527#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004528#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004529#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004530#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004531#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4532#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004533#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004534#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004535#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004536#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4537#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4538#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4539#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004540#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004541#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4542#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4543#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004544#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004545#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004546#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4547#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004548#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004549#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004550#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004551#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004552#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4553#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004554#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4555#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004556#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004557#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004558#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004559#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4560#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4561#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4562#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004563#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004564#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004565#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4566#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004567#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004568#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004569#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4570#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004571#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004572#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004573#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004574#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4575
Imre Deak755e9012014-02-10 18:42:47 +02004576#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4577#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4578
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004579#define PIPE_A_OFFSET 0x70000
4580#define PIPE_B_OFFSET 0x71000
4581#define PIPE_C_OFFSET 0x72000
4582#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004583/*
4584 * There's actually no pipe EDP. Some pipe registers have
4585 * simply shifted from the pipe to the transcoder, while
4586 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4587 * to access such registers in transcoder EDP.
4588 */
4589#define PIPE_EDP_OFFSET 0x7f000
4590
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004591#define _MMIO_PIPE2(pipe, reg) _MMIO(dev_priv->info.pipe_offsets[pipe] - \
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004592 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4593 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004594
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004595#define PIPECONF(pipe) _MMIO_PIPE2(pipe, _PIPEACONF)
4596#define PIPEDSL(pipe) _MMIO_PIPE2(pipe, _PIPEADSL)
4597#define PIPEFRAME(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEHIGH)
4598#define PIPEFRAMEPIXEL(pipe) _MMIO_PIPE2(pipe, _PIPEAFRAMEPIXEL)
4599#define PIPESTAT(pipe) _MMIO_PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004600
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004601#define _PIPE_MISC_A 0x70030
4602#define _PIPE_MISC_B 0x71030
4603#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4604#define PIPEMISC_DITHER_8_BPC (0<<5)
4605#define PIPEMISC_DITHER_10_BPC (1<<5)
4606#define PIPEMISC_DITHER_6_BPC (2<<5)
4607#define PIPEMISC_DITHER_12_BPC (3<<5)
4608#define PIPEMISC_DITHER_ENABLE (1<<4)
4609#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4610#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004611#define PIPEMISC(pipe) _MMIO_PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004612
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004613#define VLV_DPFLIPSTAT _MMIO(VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004614#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004615#define PIPEB_HLINE_INT_EN (1<<28)
4616#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004617#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4618#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4619#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004620#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004621#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004622#define PIPEA_HLINE_INT_EN (1<<20)
4623#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004624#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4625#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004626#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004627#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4628#define PIPEC_HLINE_INT_EN (1<<12)
4629#define PIPEC_VBLANK_INT_EN (1<<11)
4630#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4631#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4632#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004633
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004634#define DPINVGTT _MMIO(VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004635#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4636#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4637#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4638#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004639#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4640#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4641#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4642#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4643#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4644#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4645#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4646#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4647#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004648#define DPINVGTT_EN_MASK_CHV 0xfff0000
4649#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4650#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4651#define PLANEC_INVALID_GTT_STATUS (1<<9)
4652#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004653#define CURSORB_INVALID_GTT_STATUS (1<<7)
4654#define CURSORA_INVALID_GTT_STATUS (1<<6)
4655#define SPRITED_INVALID_GTT_STATUS (1<<5)
4656#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4657#define PLANEB_INVALID_GTT_STATUS (1<<3)
4658#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4659#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4660#define PLANEA_INVALID_GTT_STATUS (1<<0)
4661#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004662#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004663
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004664#define DSPARB _MMIO(dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004665#define DSPARB_CSTART_MASK (0x7f << 7)
4666#define DSPARB_CSTART_SHIFT 7
4667#define DSPARB_BSTART_MASK (0x7f)
4668#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004669#define DSPARB_BEND_SHIFT 9 /* on 855 */
4670#define DSPARB_AEND_SHIFT 0
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004671#define DSPARB_SPRITEA_SHIFT_VLV 0
4672#define DSPARB_SPRITEA_MASK_VLV (0xff << 0)
4673#define DSPARB_SPRITEB_SHIFT_VLV 8
4674#define DSPARB_SPRITEB_MASK_VLV (0xff << 8)
4675#define DSPARB_SPRITEC_SHIFT_VLV 16
4676#define DSPARB_SPRITEC_MASK_VLV (0xff << 16)
4677#define DSPARB_SPRITED_SHIFT_VLV 24
4678#define DSPARB_SPRITED_MASK_VLV (0xff << 24)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004679#define DSPARB2 _MMIO(VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004680#define DSPARB_SPRITEA_HI_SHIFT_VLV 0
4681#define DSPARB_SPRITEA_HI_MASK_VLV (0x1 << 0)
4682#define DSPARB_SPRITEB_HI_SHIFT_VLV 4
4683#define DSPARB_SPRITEB_HI_MASK_VLV (0x1 << 4)
4684#define DSPARB_SPRITEC_HI_SHIFT_VLV 8
4685#define DSPARB_SPRITEC_HI_MASK_VLV (0x1 << 8)
4686#define DSPARB_SPRITED_HI_SHIFT_VLV 12
4687#define DSPARB_SPRITED_HI_MASK_VLV (0x1 << 12)
4688#define DSPARB_SPRITEE_HI_SHIFT_VLV 16
4689#define DSPARB_SPRITEE_HI_MASK_VLV (0x1 << 16)
4690#define DSPARB_SPRITEF_HI_SHIFT_VLV 20
4691#define DSPARB_SPRITEF_HI_MASK_VLV (0x1 << 20)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004692#define DSPARB3 _MMIO(VLV_DISPLAY_BASE + 0x7006c) /* chv */
Ville Syrjälä54f1b6e2015-06-24 22:00:05 +03004693#define DSPARB_SPRITEE_SHIFT_VLV 0
4694#define DSPARB_SPRITEE_MASK_VLV (0xff << 0)
4695#define DSPARB_SPRITEF_SHIFT_VLV 8
4696#define DSPARB_SPRITEF_MASK_VLV (0xff << 8)
Ville Syrjäläb5004722015-03-05 21:19:47 +02004697
Ville Syrjälä0a560672014-06-11 16:51:18 +03004698/* pnv/gen4/g4x/vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004699#define DSPFW1 _MMIO(dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004700#define DSPFW_SR_SHIFT 23
4701#define DSPFW_SR_MASK (0x1ff<<23)
4702#define DSPFW_CURSORB_SHIFT 16
4703#define DSPFW_CURSORB_MASK (0x3f<<16)
4704#define DSPFW_PLANEB_SHIFT 8
4705#define DSPFW_PLANEB_MASK (0x7f<<8)
4706#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4707#define DSPFW_PLANEA_SHIFT 0
4708#define DSPFW_PLANEA_MASK (0x7f<<0)
4709#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004710#define DSPFW2 _MMIO(dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004711#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4712#define DSPFW_FBC_SR_SHIFT 28
4713#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4714#define DSPFW_FBC_HPLL_SR_SHIFT 24
4715#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4716#define DSPFW_SPRITEB_SHIFT (16)
4717#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4718#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4719#define DSPFW_CURSORA_SHIFT 8
4720#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004721#define DSPFW_PLANEC_OLD_SHIFT 0
4722#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004723#define DSPFW_SPRITEA_SHIFT 0
4724#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4725#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004726#define DSPFW3 _MMIO(dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004727#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004728#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004729#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004730#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4731#define DSPFW_HPLL_CURSOR_SHIFT 16
4732#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004733#define DSPFW_HPLL_SR_SHIFT 0
4734#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4735
4736/* vlv/chv */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004737#define DSPFW4 _MMIO(VLV_DISPLAY_BASE + 0x70070)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004738#define DSPFW_SPRITEB_WM1_SHIFT 16
4739#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4740#define DSPFW_CURSORA_WM1_SHIFT 8
4741#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4742#define DSPFW_SPRITEA_WM1_SHIFT 0
4743#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004744#define DSPFW5 _MMIO(VLV_DISPLAY_BASE + 0x70074)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004745#define DSPFW_PLANEB_WM1_SHIFT 24
4746#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4747#define DSPFW_PLANEA_WM1_SHIFT 16
4748#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4749#define DSPFW_CURSORB_WM1_SHIFT 8
4750#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4751#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4752#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004753#define DSPFW6 _MMIO(VLV_DISPLAY_BASE + 0x70078)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004754#define DSPFW_SR_WM1_SHIFT 0
4755#define DSPFW_SR_WM1_MASK (0x1ff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004756#define DSPFW7 _MMIO(VLV_DISPLAY_BASE + 0x7007c)
4757#define DSPFW7_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004758#define DSPFW_SPRITED_WM1_SHIFT 24
4759#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4760#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004761#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004762#define DSPFW_SPRITEC_WM1_SHIFT 8
4763#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4764#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004765#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004766#define DSPFW8_CHV _MMIO(VLV_DISPLAY_BASE + 0x700b8)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004767#define DSPFW_SPRITEF_WM1_SHIFT 24
4768#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4769#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004770#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004771#define DSPFW_SPRITEE_WM1_SHIFT 8
4772#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4773#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004774#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004775#define DSPFW9_CHV _MMIO(VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004776#define DSPFW_PLANEC_WM1_SHIFT 24
4777#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4778#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004779#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004780#define DSPFW_CURSORC_WM1_SHIFT 8
4781#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4782#define DSPFW_CURSORC_SHIFT 0
4783#define DSPFW_CURSORC_MASK (0x3f<<0)
4784
4785/* vlv/chv high order bits */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004786#define DSPHOWM _MMIO(VLV_DISPLAY_BASE + 0x70064)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004787#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004788#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004789#define DSPFW_SPRITEF_HI_SHIFT 23
4790#define DSPFW_SPRITEF_HI_MASK (1<<23)
4791#define DSPFW_SPRITEE_HI_SHIFT 22
4792#define DSPFW_SPRITEE_HI_MASK (1<<22)
4793#define DSPFW_PLANEC_HI_SHIFT 21
4794#define DSPFW_PLANEC_HI_MASK (1<<21)
4795#define DSPFW_SPRITED_HI_SHIFT 20
4796#define DSPFW_SPRITED_HI_MASK (1<<20)
4797#define DSPFW_SPRITEC_HI_SHIFT 16
4798#define DSPFW_SPRITEC_HI_MASK (1<<16)
4799#define DSPFW_PLANEB_HI_SHIFT 12
4800#define DSPFW_PLANEB_HI_MASK (1<<12)
4801#define DSPFW_SPRITEB_HI_SHIFT 8
4802#define DSPFW_SPRITEB_HI_MASK (1<<8)
4803#define DSPFW_SPRITEA_HI_SHIFT 4
4804#define DSPFW_SPRITEA_HI_MASK (1<<4)
4805#define DSPFW_PLANEA_HI_SHIFT 0
4806#define DSPFW_PLANEA_HI_MASK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004807#define DSPHOWM1 _MMIO(VLV_DISPLAY_BASE + 0x70068)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004808#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004809#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004810#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4811#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4812#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4813#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4814#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4815#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4816#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4817#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4818#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4819#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4820#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4821#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4822#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4823#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4824#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4825#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4826#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4827#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004828
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004829/* drain latency register values*/
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004830#define VLV_DDL(pipe) _MMIO(VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004831#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304832#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004833#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004834#define DDL_PRECISION_HIGH (1<<7)
4835#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304836#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004837
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004838#define CBR1_VLV _MMIO(VLV_DISPLAY_BASE + 0x70400)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004839#define CBR_PND_DEADLINE_DISABLE (1<<31)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03004840#define CBR_PWM_CLOCK_MUX_SELECT (1<<30)
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004841
Ville Syrjäläc2317752016-03-15 16:39:56 +02004842#define CBR4_VLV _MMIO(VLV_DISPLAY_BASE + 0x70450)
4843#define CBR_DPLLBMD_PIPE_C (1<<29)
4844#define CBR_DPLLBMD_PIPE_B (1<<18)
4845
Shaohua Li7662c8b2009-06-26 11:23:55 +08004846/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004847#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004848#define I915_FIFO_LINE_SIZE 64
4849#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004850
Jesse Barnesceb04242012-03-28 13:39:22 -07004851#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004852#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004853#define I965_FIFO_SIZE 512
4854#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004855#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004856#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004857#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004858
Jesse Barnesceb04242012-03-28 13:39:22 -07004859#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004860#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004861#define I915_MAX_WM 0x3f
4862
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004863#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4864#define PINEVIEW_FIFO_LINE_SIZE 64
4865#define PINEVIEW_MAX_WM 0x1ff
4866#define PINEVIEW_DFT_WM 0x3f
4867#define PINEVIEW_DFT_HPLLOFF_WM 0
4868#define PINEVIEW_GUARD_WM 10
4869#define PINEVIEW_CURSOR_FIFO 64
4870#define PINEVIEW_CURSOR_MAX_WM 0x3f
4871#define PINEVIEW_CURSOR_DFT_WM 0
4872#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004873
Jesse Barnesceb04242012-03-28 13:39:22 -07004874#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004875#define I965_CURSOR_FIFO 64
4876#define I965_CURSOR_MAX_WM 32
4877#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004878
Pradeep Bhatfae12672014-11-04 17:06:39 +00004879/* Watermark register definitions for SKL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004880#define _CUR_WM_A_0 0x70140
4881#define _CUR_WM_B_0 0x71140
4882#define _PLANE_WM_1_A_0 0x70240
4883#define _PLANE_WM_1_B_0 0x71240
4884#define _PLANE_WM_2_A_0 0x70340
4885#define _PLANE_WM_2_B_0 0x71340
4886#define _PLANE_WM_TRANS_1_A_0 0x70268
4887#define _PLANE_WM_TRANS_1_B_0 0x71268
4888#define _PLANE_WM_TRANS_2_A_0 0x70368
4889#define _PLANE_WM_TRANS_2_B_0 0x71368
4890#define _CUR_WM_TRANS_A_0 0x70168
4891#define _CUR_WM_TRANS_B_0 0x71168
Pradeep Bhatfae12672014-11-04 17:06:39 +00004892#define PLANE_WM_EN (1 << 31)
4893#define PLANE_WM_LINES_SHIFT 14
4894#define PLANE_WM_LINES_MASK 0x1f
4895#define PLANE_WM_BLOCKS_MASK 0x3ff
4896
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004897#define _CUR_WM_0(pipe) _PIPE(pipe, _CUR_WM_A_0, _CUR_WM_B_0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004898#define CUR_WM(pipe, level) _MMIO(_CUR_WM_0(pipe) + ((4) * (level)))
4899#define CUR_WM_TRANS(pipe) _MMIO_PIPE(pipe, _CUR_WM_TRANS_A_0, _CUR_WM_TRANS_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004900
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004901#define _PLANE_WM_1(pipe) _PIPE(pipe, _PLANE_WM_1_A_0, _PLANE_WM_1_B_0)
4902#define _PLANE_WM_2(pipe) _PIPE(pipe, _PLANE_WM_2_A_0, _PLANE_WM_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004903#define _PLANE_WM_BASE(pipe, plane) \
4904 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4905#define PLANE_WM(pipe, plane, level) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004906 _MMIO(_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004907#define _PLANE_WM_TRANS_1(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004908 _PIPE(pipe, _PLANE_WM_TRANS_1_A_0, _PLANE_WM_TRANS_1_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004909#define _PLANE_WM_TRANS_2(pipe) \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02004910 _PIPE(pipe, _PLANE_WM_TRANS_2_A_0, _PLANE_WM_TRANS_2_B_0)
Pradeep Bhatfae12672014-11-04 17:06:39 +00004911#define PLANE_WM_TRANS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004912 _MMIO(_PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe)))
Pradeep Bhatfae12672014-11-04 17:06:39 +00004913
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004914/* define the Watermark register on Ironlake */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004915#define WM0_PIPEA_ILK _MMIO(0x45100)
Ville Syrjälä1996d622013-10-09 19:18:07 +03004916#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004917#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004918#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004919#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004920#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004921
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004922#define WM0_PIPEB_ILK _MMIO(0x45104)
4923#define WM0_PIPEC_IVB _MMIO(0x45200)
4924#define WM1_LP_ILK _MMIO(0x45108)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004925#define WM1_LP_SR_EN (1<<31)
4926#define WM1_LP_LATENCY_SHIFT 24
4927#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004928#define WM1_LP_FBC_MASK (0xf<<20)
4929#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004930#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004931#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004932#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004933#define WM1_LP_CURSOR_MASK (0xff)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004934#define WM2_LP_ILK _MMIO(0x4510c)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004935#define WM2_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004936#define WM3_LP_ILK _MMIO(0x45110)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004937#define WM3_LP_EN (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004938#define WM1S_LP_ILK _MMIO(0x45120)
4939#define WM2S_LP_IVB _MMIO(0x45124)
4940#define WM3S_LP_IVB _MMIO(0x45128)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004941#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004942
Paulo Zanonicca32e92013-05-31 11:45:06 -03004943#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4944 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4945 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4946
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004947/* Memory latency timer register */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004948#define MLTR_ILK _MMIO(0x11222)
Jesse Barnesb79d4992010-12-21 13:10:23 -08004949#define MLTR_WM1_SHIFT 0
4950#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004951/* the unit of memory self-refresh latency time is 0.5us */
4952#define ILK_SRLT_MASK 0x3f
4953
Yuanhan Liu13982612010-12-15 15:42:31 +08004954
4955/* the address where we get all kinds of latency value */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004956#define SSKPD _MMIO(0x5d10)
Yuanhan Liu13982612010-12-15 15:42:31 +08004957#define SSKPD_WM_MASK 0x3f
4958#define SSKPD_WM0_SHIFT 0
4959#define SSKPD_WM1_SHIFT 8
4960#define SSKPD_WM2_SHIFT 16
4961#define SSKPD_WM3_SHIFT 24
4962
Jesse Barnes585fb112008-07-29 11:54:06 -07004963/*
4964 * The two pipe frame counter registers are not synchronized, so
4965 * reading a stable value is somewhat tricky. The following code
4966 * should work:
4967 *
4968 * do {
4969 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4970 * PIPE_FRAME_HIGH_SHIFT;
4971 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4972 * PIPE_FRAME_LOW_SHIFT);
4973 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4974 * PIPE_FRAME_HIGH_SHIFT);
4975 * } while (high1 != high2);
4976 * frame = (high1 << 8) | low1;
4977 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004978#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004979#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4980#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004981#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004982#define PIPE_FRAME_LOW_MASK 0xff000000
4983#define PIPE_FRAME_LOW_SHIFT 24
4984#define PIPE_PIXEL_MASK 0x00ffffff
4985#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004986/* GM45+ just has to be different */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004987#define _PIPEA_FRMCOUNT_G4X 0x70040
4988#define _PIPEA_FLIPCOUNT_G4X 0x70044
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004989#define PIPE_FRMCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FRMCOUNT_G4X)
4990#define PIPE_FLIPCOUNT_G4X(pipe) _MMIO_PIPE2(pipe, _PIPEA_FLIPCOUNT_G4X)
Jesse Barnes585fb112008-07-29 11:54:06 -07004991
4992/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004993#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004994/* Old style CUR*CNTR flags (desktop 8xx) */
4995#define CURSOR_ENABLE 0x80000000
4996#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004997#define CURSOR_STRIDE_SHIFT 28
4998#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004999#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04005000#define CURSOR_FORMAT_SHIFT 24
5001#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
5002#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
5003#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
5004#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
5005#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
5006#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
5007/* New style CUR*CNTR flags */
5008#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07005009#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305010#define CURSOR_MODE_128_32B_AX 0x02
5011#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07005012#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05305013#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
5014#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07005015#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04005016#define MCURSOR_PIPE_SELECT (1 << 28)
5017#define MCURSOR_PIPE_A 0x00
5018#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07005019#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07005020#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03005021#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005022#define _CURABASE 0x70084
5023#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07005024#define CURSOR_POS_MASK 0x007FF
5025#define CURSOR_POS_SIGN 0x8000
5026#define CURSOR_X_SHIFT 0
5027#define CURSOR_Y_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005028#define CURSIZE _MMIO(0x700a0)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005029#define _CURBCNTR 0x700c0
5030#define _CURBBASE 0x700c4
5031#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07005032
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005033#define _CURBCNTR_IVB 0x71080
5034#define _CURBBASE_IVB 0x71084
5035#define _CURBPOS_IVB 0x71088
5036
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005037#define _CURSOR2(pipe, reg) _MMIO(dev_priv->info.cursor_offsets[(pipe)] - \
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005038 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
5039 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00005040
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03005041#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
5042#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
5043#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
5044
5045#define CURSOR_A_OFFSET 0x70080
5046#define CURSOR_B_OFFSET 0x700c0
5047#define CHV_CURSOR_C_OFFSET 0x700e0
5048#define IVB_CURSOR_B_OFFSET 0x71080
5049#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07005050
Jesse Barnes585fb112008-07-29 11:54:06 -07005051/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005052#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07005053#define DISPLAY_PLANE_ENABLE (1<<31)
5054#define DISPLAY_PLANE_DISABLE 0
5055#define DISPPLANE_GAMMA_ENABLE (1<<30)
5056#define DISPPLANE_GAMMA_DISABLE 0
5057#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005058#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005059#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02005060#define DISPPLANE_BGRA555 (0x3<<26)
5061#define DISPPLANE_BGRX555 (0x4<<26)
5062#define DISPPLANE_BGRX565 (0x5<<26)
5063#define DISPPLANE_BGRX888 (0x6<<26)
5064#define DISPPLANE_BGRA888 (0x7<<26)
5065#define DISPPLANE_RGBX101010 (0x8<<26)
5066#define DISPPLANE_RGBA101010 (0x9<<26)
5067#define DISPPLANE_BGRX101010 (0xa<<26)
5068#define DISPPLANE_RGBX161616 (0xc<<26)
5069#define DISPPLANE_RGBX888 (0xe<<26)
5070#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07005071#define DISPPLANE_STEREO_ENABLE (1<<25)
5072#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005073#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08005074#define DISPPLANE_SEL_PIPE_SHIFT 24
5075#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005076#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08005077#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07005078#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
5079#define DISPPLANE_SRC_KEY_DISABLE 0
5080#define DISPPLANE_LINE_DOUBLE (1<<20)
5081#define DISPPLANE_NO_LINE_DOUBLE 0
5082#define DISPPLANE_STEREO_POLARITY_FIRST 0
5083#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005084#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
5085#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005086#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07005087#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005088#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005089#define _DSPAADDR 0x70184
5090#define _DSPASTRIDE 0x70188
5091#define _DSPAPOS 0x7018C /* reserved */
5092#define _DSPASIZE 0x70190
5093#define _DSPASURF 0x7019C /* 965+ only */
5094#define _DSPATILEOFF 0x701A4 /* 965+ only */
5095#define _DSPAOFFSET 0x701A4 /* HSW */
5096#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07005097
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005098#define DSPCNTR(plane) _MMIO_PIPE2(plane, _DSPACNTR)
5099#define DSPADDR(plane) _MMIO_PIPE2(plane, _DSPAADDR)
5100#define DSPSTRIDE(plane) _MMIO_PIPE2(plane, _DSPASTRIDE)
5101#define DSPPOS(plane) _MMIO_PIPE2(plane, _DSPAPOS)
5102#define DSPSIZE(plane) _MMIO_PIPE2(plane, _DSPASIZE)
5103#define DSPSURF(plane) _MMIO_PIPE2(plane, _DSPASURF)
5104#define DSPTILEOFF(plane) _MMIO_PIPE2(plane, _DSPATILEOFF)
5105#define DSPLINOFF(plane) DSPADDR(plane)
5106#define DSPOFFSET(plane) _MMIO_PIPE2(plane, _DSPAOFFSET)
5107#define DSPSURFLIVE(plane) _MMIO_PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01005108
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005109/* CHV pipe B blender and primary plane */
5110#define _CHV_BLEND_A 0x60a00
5111#define CHV_BLEND_LEGACY (0<<30)
5112#define CHV_BLEND_ANDROID (1<<30)
5113#define CHV_BLEND_MPO (2<<30)
5114#define CHV_BLEND_MASK (3<<30)
5115#define _CHV_CANVAS_A 0x60a04
5116#define _PRIMPOS_A 0x60a08
5117#define _PRIMSIZE_A 0x60a0c
5118#define _PRIMCNSTALPHA_A 0x60a10
5119#define PRIM_CONST_ALPHA_ENABLE (1<<31)
5120
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005121#define CHV_BLEND(pipe) _MMIO_TRANS2(pipe, _CHV_BLEND_A)
5122#define CHV_CANVAS(pipe) _MMIO_TRANS2(pipe, _CHV_CANVAS_A)
5123#define PRIMPOS(plane) _MMIO_TRANS2(plane, _PRIMPOS_A)
5124#define PRIMSIZE(plane) _MMIO_TRANS2(plane, _PRIMSIZE_A)
5125#define PRIMCNSTALPHA(plane) _MMIO_TRANS2(plane, _PRIMCNSTALPHA_A)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005126
Armin Reese446f2542012-03-30 16:20:16 -07005127/* Display/Sprite base address macros */
5128#define DISP_BASEADDR_MASK (0xfffff000)
5129#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
5130#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07005131
Ville Syrjälä85fa7922015-09-18 20:03:43 +03005132/*
5133 * VBIOS flags
5134 * gen2:
5135 * [00:06] alm,mgm
5136 * [10:16] all
5137 * [30:32] alm,mgm
5138 * gen3+:
5139 * [00:0f] all
5140 * [10:1f] all
5141 * [30:32] all
5142 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005143#define SWF0(i) _MMIO(dev_priv->info.display_mmio_offset + 0x70410 + (i) * 4)
5144#define SWF1(i) _MMIO(dev_priv->info.display_mmio_offset + 0x71410 + (i) * 4)
5145#define SWF3(i) _MMIO(dev_priv->info.display_mmio_offset + 0x72414 + (i) * 4)
5146#define SWF_ILK(i) _MMIO(0x4F000 + (i) * 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07005147
5148/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005149#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
5150#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
5151#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03005152#define _PIPEBFRAMEHIGH 0x71040
5153#define _PIPEBFRAMEPIXEL 0x71044
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03005154#define _PIPEB_FRMCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71040)
5155#define _PIPEB_FLIPCOUNT_G4X (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08005156
Jesse Barnes585fb112008-07-29 11:54:06 -07005157
5158/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005159#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07005160#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
5161#define DISPPLANE_ALPHA_TRANS_DISABLE 0
5162#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
5163#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005164#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
5165#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
5166#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
5167#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
5168#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
5169#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
5170#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
5171#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07005172
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005173/* Sprite A control */
5174#define _DVSACNTR 0x72180
5175#define DVS_ENABLE (1<<31)
5176#define DVS_GAMMA_ENABLE (1<<30)
5177#define DVS_PIXFORMAT_MASK (3<<25)
5178#define DVS_FORMAT_YUV422 (0<<25)
5179#define DVS_FORMAT_RGBX101010 (1<<25)
5180#define DVS_FORMAT_RGBX888 (2<<25)
5181#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005182#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005183#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08005184#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005185#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
5186#define DVS_YUV_ORDER_YUYV (0<<16)
5187#define DVS_YUV_ORDER_UYVY (1<<16)
5188#define DVS_YUV_ORDER_YVYU (2<<16)
5189#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305190#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005191#define DVS_DEST_KEY (1<<2)
5192#define DVS_TRICKLE_FEED_DISABLE (1<<14)
5193#define DVS_TILED (1<<10)
5194#define _DVSALINOFF 0x72184
5195#define _DVSASTRIDE 0x72188
5196#define _DVSAPOS 0x7218c
5197#define _DVSASIZE 0x72190
5198#define _DVSAKEYVAL 0x72194
5199#define _DVSAKEYMSK 0x72198
5200#define _DVSASURF 0x7219c
5201#define _DVSAKEYMAXVAL 0x721a0
5202#define _DVSATILEOFF 0x721a4
5203#define _DVSASURFLIVE 0x721ac
5204#define _DVSASCALE 0x72204
5205#define DVS_SCALE_ENABLE (1<<31)
5206#define DVS_FILTER_MASK (3<<29)
5207#define DVS_FILTER_MEDIUM (0<<29)
5208#define DVS_FILTER_ENHANCING (1<<29)
5209#define DVS_FILTER_SOFTENING (2<<29)
5210#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5211#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
5212#define _DVSAGAMC 0x72300
5213
5214#define _DVSBCNTR 0x73180
5215#define _DVSBLINOFF 0x73184
5216#define _DVSBSTRIDE 0x73188
5217#define _DVSBPOS 0x7318c
5218#define _DVSBSIZE 0x73190
5219#define _DVSBKEYVAL 0x73194
5220#define _DVSBKEYMSK 0x73198
5221#define _DVSBSURF 0x7319c
5222#define _DVSBKEYMAXVAL 0x731a0
5223#define _DVSBTILEOFF 0x731a4
5224#define _DVSBSURFLIVE 0x731ac
5225#define _DVSBSCALE 0x73204
5226#define _DVSBGAMC 0x73300
5227
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005228#define DVSCNTR(pipe) _MMIO_PIPE(pipe, _DVSACNTR, _DVSBCNTR)
5229#define DVSLINOFF(pipe) _MMIO_PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
5230#define DVSSTRIDE(pipe) _MMIO_PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
5231#define DVSPOS(pipe) _MMIO_PIPE(pipe, _DVSAPOS, _DVSBPOS)
5232#define DVSSURF(pipe) _MMIO_PIPE(pipe, _DVSASURF, _DVSBSURF)
5233#define DVSKEYMAX(pipe) _MMIO_PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
5234#define DVSSIZE(pipe) _MMIO_PIPE(pipe, _DVSASIZE, _DVSBSIZE)
5235#define DVSSCALE(pipe) _MMIO_PIPE(pipe, _DVSASCALE, _DVSBSCALE)
5236#define DVSTILEOFF(pipe) _MMIO_PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
5237#define DVSKEYVAL(pipe) _MMIO_PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
5238#define DVSKEYMSK(pipe) _MMIO_PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
5239#define DVSSURFLIVE(pipe) _MMIO_PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005240
5241#define _SPRA_CTL 0x70280
5242#define SPRITE_ENABLE (1<<31)
5243#define SPRITE_GAMMA_ENABLE (1<<30)
5244#define SPRITE_PIXFORMAT_MASK (7<<25)
5245#define SPRITE_FORMAT_YUV422 (0<<25)
5246#define SPRITE_FORMAT_RGBX101010 (1<<25)
5247#define SPRITE_FORMAT_RGBX888 (2<<25)
5248#define SPRITE_FORMAT_RGBX161616 (3<<25)
5249#define SPRITE_FORMAT_YUV444 (4<<25)
5250#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005251#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005252#define SPRITE_SOURCE_KEY (1<<22)
5253#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
5254#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
5255#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
5256#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
5257#define SPRITE_YUV_ORDER_YUYV (0<<16)
5258#define SPRITE_YUV_ORDER_UYVY (1<<16)
5259#define SPRITE_YUV_ORDER_YVYU (2<<16)
5260#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305261#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005262#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
5263#define SPRITE_INT_GAMMA_ENABLE (1<<13)
5264#define SPRITE_TILED (1<<10)
5265#define SPRITE_DEST_KEY (1<<2)
5266#define _SPRA_LINOFF 0x70284
5267#define _SPRA_STRIDE 0x70288
5268#define _SPRA_POS 0x7028c
5269#define _SPRA_SIZE 0x70290
5270#define _SPRA_KEYVAL 0x70294
5271#define _SPRA_KEYMSK 0x70298
5272#define _SPRA_SURF 0x7029c
5273#define _SPRA_KEYMAX 0x702a0
5274#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005275#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005276#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005277#define _SPRA_SCALE 0x70304
5278#define SPRITE_SCALE_ENABLE (1<<31)
5279#define SPRITE_FILTER_MASK (3<<29)
5280#define SPRITE_FILTER_MEDIUM (0<<29)
5281#define SPRITE_FILTER_ENHANCING (1<<29)
5282#define SPRITE_FILTER_SOFTENING (2<<29)
5283#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5284#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5285#define _SPRA_GAMC 0x70400
5286
5287#define _SPRB_CTL 0x71280
5288#define _SPRB_LINOFF 0x71284
5289#define _SPRB_STRIDE 0x71288
5290#define _SPRB_POS 0x7128c
5291#define _SPRB_SIZE 0x71290
5292#define _SPRB_KEYVAL 0x71294
5293#define _SPRB_KEYMSK 0x71298
5294#define _SPRB_SURF 0x7129c
5295#define _SPRB_KEYMAX 0x712a0
5296#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005297#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005298#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005299#define _SPRB_SCALE 0x71304
5300#define _SPRB_GAMC 0x71400
5301
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005302#define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5303#define SPRLINOFF(pipe) _MMIO_PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5304#define SPRSTRIDE(pipe) _MMIO_PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5305#define SPRPOS(pipe) _MMIO_PIPE(pipe, _SPRA_POS, _SPRB_POS)
5306#define SPRSIZE(pipe) _MMIO_PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5307#define SPRKEYVAL(pipe) _MMIO_PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5308#define SPRKEYMSK(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5309#define SPRSURF(pipe) _MMIO_PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5310#define SPRKEYMAX(pipe) _MMIO_PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5311#define SPRTILEOFF(pipe) _MMIO_PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
5312#define SPROFFSET(pipe) _MMIO_PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
5313#define SPRSCALE(pipe) _MMIO_PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5314#define SPRGAMC(pipe) _MMIO_PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
5315#define SPRSURFLIVE(pipe) _MMIO_PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005316
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005317#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005318#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005319#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005320#define SP_PIXFORMAT_MASK (0xf<<26)
5321#define SP_FORMAT_YUV422 (0<<26)
5322#define SP_FORMAT_BGR565 (5<<26)
5323#define SP_FORMAT_BGRX8888 (6<<26)
5324#define SP_FORMAT_BGRA8888 (7<<26)
5325#define SP_FORMAT_RGBX1010102 (8<<26)
5326#define SP_FORMAT_RGBA1010102 (9<<26)
5327#define SP_FORMAT_RGBX8888 (0xe<<26)
5328#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005329#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005330#define SP_SOURCE_KEY (1<<22)
5331#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5332#define SP_YUV_ORDER_YUYV (0<<16)
5333#define SP_YUV_ORDER_UYVY (1<<16)
5334#define SP_YUV_ORDER_YVYU (2<<16)
5335#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305336#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005337#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005338#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005339#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5340#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5341#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5342#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5343#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5344#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5345#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5346#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5347#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5348#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005349#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005350#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005351
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005352#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5353#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5354#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5355#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5356#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5357#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5358#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5359#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5360#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5361#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5362#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5363#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005364
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005365#define SPCNTR(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACNTR, _SPBCNTR)
5366#define SPLINOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPALINOFF, _SPBLINOFF)
5367#define SPSTRIDE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASTRIDE, _SPBSTRIDE)
5368#define SPPOS(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAPOS, _SPBPOS)
5369#define SPSIZE(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASIZE, _SPBSIZE)
5370#define SPKEYMINVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMINVAL, _SPBKEYMINVAL)
5371#define SPKEYMSK(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMSK, _SPBKEYMSK)
5372#define SPSURF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPASURF, _SPBSURF)
5373#define SPKEYMAXVAL(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5374#define SPTILEOFF(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPATILEOFF, _SPBTILEOFF)
5375#define SPCONSTALPHA(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPACONSTALPHA, _SPBCONSTALPHA)
5376#define SPGAMC(pipe, plane) _MMIO_PIPE((pipe) * 2 + (plane), _SPAGAMC, _SPBGAMC)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005377
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005378/*
5379 * CHV pipe B sprite CSC
5380 *
5381 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5382 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5383 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5384 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005385#define SPCSCYGOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5386#define SPCSCCBOFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5387#define SPCSCCROFF(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005388#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5389#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5390
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005391#define SPCSCC01(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5392#define SPCSCC23(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5393#define SPCSCC45(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5394#define SPCSCC67(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5395#define SPCSCC8(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005396#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5397#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5398
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005399#define SPCSCYGICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5400#define SPCSCCBICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5401#define SPCSCCRICLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005402#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5403#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5404
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005405#define SPCSCYGOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5406#define SPCSCCBOCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5407#define SPCSCCROCLAMP(sprite) _MMIO(VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005408#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5409#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5410
Damien Lespiau70d21f02013-07-03 21:06:04 +01005411/* Skylake plane registers */
5412
5413#define _PLANE_CTL_1_A 0x70180
5414#define _PLANE_CTL_2_A 0x70280
5415#define _PLANE_CTL_3_A 0x70380
5416#define PLANE_CTL_ENABLE (1 << 31)
5417#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5418#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5419#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5420#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5421#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5422#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5423#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5424#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5425#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5426#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5427#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005428#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5429#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5430#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005431#define PLANE_CTL_ORDER_BGRX (0 << 20)
5432#define PLANE_CTL_ORDER_RGBX (1 << 20)
5433#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5434#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5435#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5436#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5437#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5438#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5439#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5440#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5441#define PLANE_CTL_TILED_MASK (0x7 << 10)
5442#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5443#define PLANE_CTL_TILED_X ( 1 << 10)
5444#define PLANE_CTL_TILED_Y ( 4 << 10)
5445#define PLANE_CTL_TILED_YF ( 5 << 10)
5446#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5447#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5448#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5449#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005450#define PLANE_CTL_ROTATE_MASK 0x3
5451#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305452#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005453#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305454#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005455#define _PLANE_STRIDE_1_A 0x70188
5456#define _PLANE_STRIDE_2_A 0x70288
5457#define _PLANE_STRIDE_3_A 0x70388
5458#define _PLANE_POS_1_A 0x7018c
5459#define _PLANE_POS_2_A 0x7028c
5460#define _PLANE_POS_3_A 0x7038c
5461#define _PLANE_SIZE_1_A 0x70190
5462#define _PLANE_SIZE_2_A 0x70290
5463#define _PLANE_SIZE_3_A 0x70390
5464#define _PLANE_SURF_1_A 0x7019c
5465#define _PLANE_SURF_2_A 0x7029c
5466#define _PLANE_SURF_3_A 0x7039c
5467#define _PLANE_OFFSET_1_A 0x701a4
5468#define _PLANE_OFFSET_2_A 0x702a4
5469#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005470#define _PLANE_KEYVAL_1_A 0x70194
5471#define _PLANE_KEYVAL_2_A 0x70294
5472#define _PLANE_KEYMSK_1_A 0x70198
5473#define _PLANE_KEYMSK_2_A 0x70298
5474#define _PLANE_KEYMAX_1_A 0x701a0
5475#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005476#define _PLANE_BUF_CFG_1_A 0x7027c
5477#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005478#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5479#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005480
5481#define _PLANE_CTL_1_B 0x71180
5482#define _PLANE_CTL_2_B 0x71280
5483#define _PLANE_CTL_3_B 0x71380
5484#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5485#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5486#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5487#define PLANE_CTL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005488 _MMIO_PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005489
5490#define _PLANE_STRIDE_1_B 0x71188
5491#define _PLANE_STRIDE_2_B 0x71288
5492#define _PLANE_STRIDE_3_B 0x71388
5493#define _PLANE_STRIDE_1(pipe) \
5494 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5495#define _PLANE_STRIDE_2(pipe) \
5496 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5497#define _PLANE_STRIDE_3(pipe) \
5498 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5499#define PLANE_STRIDE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005500 _MMIO_PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005501
5502#define _PLANE_POS_1_B 0x7118c
5503#define _PLANE_POS_2_B 0x7128c
5504#define _PLANE_POS_3_B 0x7138c
5505#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5506#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5507#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5508#define PLANE_POS(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005509 _MMIO_PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005510
5511#define _PLANE_SIZE_1_B 0x71190
5512#define _PLANE_SIZE_2_B 0x71290
5513#define _PLANE_SIZE_3_B 0x71390
5514#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5515#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5516#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5517#define PLANE_SIZE(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005518 _MMIO_PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005519
5520#define _PLANE_SURF_1_B 0x7119c
5521#define _PLANE_SURF_2_B 0x7129c
5522#define _PLANE_SURF_3_B 0x7139c
5523#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5524#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5525#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5526#define PLANE_SURF(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005527 _MMIO_PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005528
5529#define _PLANE_OFFSET_1_B 0x711a4
5530#define _PLANE_OFFSET_2_B 0x712a4
5531#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5532#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5533#define PLANE_OFFSET(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005534 _MMIO_PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
Damien Lespiau70d21f02013-07-03 21:06:04 +01005535
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005536#define _PLANE_KEYVAL_1_B 0x71194
5537#define _PLANE_KEYVAL_2_B 0x71294
5538#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5539#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5540#define PLANE_KEYVAL(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005541 _MMIO_PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005542
5543#define _PLANE_KEYMSK_1_B 0x71198
5544#define _PLANE_KEYMSK_2_B 0x71298
5545#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5546#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5547#define PLANE_KEYMSK(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005548 _MMIO_PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005549
5550#define _PLANE_KEYMAX_1_B 0x711a0
5551#define _PLANE_KEYMAX_2_B 0x712a0
5552#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5553#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5554#define PLANE_KEYMAX(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005555 _MMIO_PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005556
Damien Lespiau8211bd52014-11-04 17:06:44 +00005557#define _PLANE_BUF_CFG_1_B 0x7127c
5558#define _PLANE_BUF_CFG_2_B 0x7137c
5559#define _PLANE_BUF_CFG_1(pipe) \
5560 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5561#define _PLANE_BUF_CFG_2(pipe) \
5562 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5563#define PLANE_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005564 _MMIO_PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
Damien Lespiau8211bd52014-11-04 17:06:44 +00005565
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005566#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5567#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5568#define _PLANE_NV12_BUF_CFG_1(pipe) \
5569 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5570#define _PLANE_NV12_BUF_CFG_2(pipe) \
5571 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5572#define PLANE_NV12_BUF_CFG(pipe, plane) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005573 _MMIO_PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005574
Damien Lespiau8211bd52014-11-04 17:06:44 +00005575/* SKL new cursor registers */
5576#define _CUR_BUF_CFG_A 0x7017c
5577#define _CUR_BUF_CFG_B 0x7117c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005578#define CUR_BUF_CFG(pipe) _MMIO_PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
Damien Lespiau8211bd52014-11-04 17:06:44 +00005579
Jesse Barnes585fb112008-07-29 11:54:06 -07005580/* VBIOS regs */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005581#define VGACNTRL _MMIO(0x71400)
Jesse Barnes585fb112008-07-29 11:54:06 -07005582# define VGA_DISP_DISABLE (1 << 31)
5583# define VGA_2X_MODE (1 << 30)
5584# define VGA_PIPE_B_SELECT (1 << 29)
5585
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005586#define VLV_VGACNTRL _MMIO(VLV_DISPLAY_BASE + 0x71400)
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005587
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005588/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005589
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005590#define CPU_VGACNTRL _MMIO(0x41000)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005591
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005592#define DIGITAL_PORT_HOTPLUG_CNTRL _MMIO(0x44030)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03005593#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5594#define DIGITAL_PORTA_PULSE_DURATION_2ms (0 << 2) /* pre-HSW */
5595#define DIGITAL_PORTA_PULSE_DURATION_4_5ms (1 << 2) /* pre-HSW */
5596#define DIGITAL_PORTA_PULSE_DURATION_6ms (2 << 2) /* pre-HSW */
5597#define DIGITAL_PORTA_PULSE_DURATION_100ms (3 << 2) /* pre-HSW */
5598#define DIGITAL_PORTA_PULSE_DURATION_MASK (3 << 2) /* pre-HSW */
5599#define DIGITAL_PORTA_HOTPLUG_STATUS_MASK (3 << 0)
5600#define DIGITAL_PORTA_HOTPLUG_NO_DETECT (0 << 0)
5601#define DIGITAL_PORTA_HOTPLUG_SHORT_DETECT (1 << 0)
5602#define DIGITAL_PORTA_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005603
5604/* refresh rate hardware control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005605#define RR_HW_CTL _MMIO(0x45300)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005606#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5607#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5608
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005609#define FDI_PLL_BIOS_0 _MMIO(0x46000)
Chris Wilson021357a2010-09-07 20:54:59 +01005610#define FDI_PLL_FB_CLOCK_MASK 0xff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005611#define FDI_PLL_BIOS_1 _MMIO(0x46004)
5612#define FDI_PLL_BIOS_2 _MMIO(0x46008)
5613#define DISPLAY_PORT_PLL_BIOS_0 _MMIO(0x4600c)
5614#define DISPLAY_PORT_PLL_BIOS_1 _MMIO(0x46010)
5615#define DISPLAY_PORT_PLL_BIOS_2 _MMIO(0x46014)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005616
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005617#define PCH_3DCGDIS0 _MMIO(0x46020)
Eric Anholt8956c8b2010-03-18 13:21:14 -07005618# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5619# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5620
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005621#define PCH_3DCGDIS1 _MMIO(0x46024)
Eric Anholt06f37752010-12-14 10:06:46 -08005622# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5623
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005624#define FDI_PLL_FREQ_CTL _MMIO(0x46030)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005625#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5626#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5627#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5628
5629
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005630#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005631#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005632#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005633#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005634
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005635#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005636#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005637#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005638#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005639
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005640#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005641#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005642#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005643#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005644
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005645#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005646#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005647#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005648#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005649
5650/* PIPEB timing regs are same start from 0x61000 */
5651
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005652#define _PIPEB_DATA_M1 0x61030
5653#define _PIPEB_DATA_N1 0x61034
5654#define _PIPEB_DATA_M2 0x61038
5655#define _PIPEB_DATA_N2 0x6103c
5656#define _PIPEB_LINK_M1 0x61040
5657#define _PIPEB_LINK_N1 0x61044
5658#define _PIPEB_LINK_M2 0x61048
5659#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005660
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005661#define PIPE_DATA_M1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M1)
5662#define PIPE_DATA_N1(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N1)
5663#define PIPE_DATA_M2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_M2)
5664#define PIPE_DATA_N2(tran) _MMIO_TRANS2(tran, _PIPEA_DATA_N2)
5665#define PIPE_LINK_M1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M1)
5666#define PIPE_LINK_N1(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N1)
5667#define PIPE_LINK_M2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_M2)
5668#define PIPE_LINK_N2(tran) _MMIO_TRANS2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005669
5670/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005671/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5672#define _PFA_CTL_1 0x68080
5673#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005674#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005675#define PF_PIPE_SEL_MASK_IVB (3<<29)
5676#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005677#define PF_FILTER_MASK (3<<23)
5678#define PF_FILTER_PROGRAMMED (0<<23)
5679#define PF_FILTER_MED_3x3 (1<<23)
5680#define PF_FILTER_EDGE_ENHANCE (2<<23)
5681#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005682#define _PFA_WIN_SZ 0x68074
5683#define _PFB_WIN_SZ 0x68874
5684#define _PFA_WIN_POS 0x68070
5685#define _PFB_WIN_POS 0x68870
5686#define _PFA_VSCALE 0x68084
5687#define _PFB_VSCALE 0x68884
5688#define _PFA_HSCALE 0x68090
5689#define _PFB_HSCALE 0x68890
5690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005691#define PF_CTL(pipe) _MMIO_PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5692#define PF_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5693#define PF_WIN_POS(pipe) _MMIO_PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5694#define PF_VSCALE(pipe) _MMIO_PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5695#define PF_HSCALE(pipe) _MMIO_PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005696
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005697#define _PSA_CTL 0x68180
5698#define _PSB_CTL 0x68980
5699#define PS_ENABLE (1<<31)
5700#define _PSA_WIN_SZ 0x68174
5701#define _PSB_WIN_SZ 0x68974
5702#define _PSA_WIN_POS 0x68170
5703#define _PSB_WIN_POS 0x68970
5704
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005705#define PS_CTL(pipe) _MMIO_PIPE(pipe, _PSA_CTL, _PSB_CTL)
5706#define PS_WIN_SZ(pipe) _MMIO_PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5707#define PS_WIN_POS(pipe) _MMIO_PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005708
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005709/*
5710 * Skylake scalers
5711 */
5712#define _PS_1A_CTRL 0x68180
5713#define _PS_2A_CTRL 0x68280
5714#define _PS_1B_CTRL 0x68980
5715#define _PS_2B_CTRL 0x68A80
5716#define _PS_1C_CTRL 0x69180
5717#define PS_SCALER_EN (1 << 31)
5718#define PS_SCALER_MODE_MASK (3 << 28)
5719#define PS_SCALER_MODE_DYN (0 << 28)
5720#define PS_SCALER_MODE_HQ (1 << 28)
5721#define PS_PLANE_SEL_MASK (7 << 25)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005722#define PS_PLANE_SEL(plane) (((plane) + 1) << 25)
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005723#define PS_FILTER_MASK (3 << 23)
5724#define PS_FILTER_MEDIUM (0 << 23)
5725#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5726#define PS_FILTER_BILINEAR (3 << 23)
5727#define PS_VERT3TAP (1 << 21)
5728#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5729#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5730#define PS_PWRUP_PROGRESS (1 << 17)
5731#define PS_V_FILTER_BYPASS (1 << 8)
5732#define PS_VADAPT_EN (1 << 7)
5733#define PS_VADAPT_MODE_MASK (3 << 5)
5734#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5735#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5736#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5737
5738#define _PS_PWR_GATE_1A 0x68160
5739#define _PS_PWR_GATE_2A 0x68260
5740#define _PS_PWR_GATE_1B 0x68960
5741#define _PS_PWR_GATE_2B 0x68A60
5742#define _PS_PWR_GATE_1C 0x69160
5743#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5744#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5745#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5746#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5747#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5748#define PS_PWR_GATE_SLPEN_8 0
5749#define PS_PWR_GATE_SLPEN_16 1
5750#define PS_PWR_GATE_SLPEN_24 2
5751#define PS_PWR_GATE_SLPEN_32 3
5752
5753#define _PS_WIN_POS_1A 0x68170
5754#define _PS_WIN_POS_2A 0x68270
5755#define _PS_WIN_POS_1B 0x68970
5756#define _PS_WIN_POS_2B 0x68A70
5757#define _PS_WIN_POS_1C 0x69170
5758
5759#define _PS_WIN_SZ_1A 0x68174
5760#define _PS_WIN_SZ_2A 0x68274
5761#define _PS_WIN_SZ_1B 0x68974
5762#define _PS_WIN_SZ_2B 0x68A74
5763#define _PS_WIN_SZ_1C 0x69174
5764
5765#define _PS_VSCALE_1A 0x68184
5766#define _PS_VSCALE_2A 0x68284
5767#define _PS_VSCALE_1B 0x68984
5768#define _PS_VSCALE_2B 0x68A84
5769#define _PS_VSCALE_1C 0x69184
5770
5771#define _PS_HSCALE_1A 0x68190
5772#define _PS_HSCALE_2A 0x68290
5773#define _PS_HSCALE_1B 0x68990
5774#define _PS_HSCALE_2B 0x68A90
5775#define _PS_HSCALE_1C 0x69190
5776
5777#define _PS_VPHASE_1A 0x68188
5778#define _PS_VPHASE_2A 0x68288
5779#define _PS_VPHASE_1B 0x68988
5780#define _PS_VPHASE_2B 0x68A88
5781#define _PS_VPHASE_1C 0x69188
5782
5783#define _PS_HPHASE_1A 0x68194
5784#define _PS_HPHASE_2A 0x68294
5785#define _PS_HPHASE_1B 0x68994
5786#define _PS_HPHASE_2B 0x68A94
5787#define _PS_HPHASE_1C 0x69194
5788
5789#define _PS_ECC_STAT_1A 0x681D0
5790#define _PS_ECC_STAT_2A 0x682D0
5791#define _PS_ECC_STAT_1B 0x689D0
5792#define _PS_ECC_STAT_2B 0x68AD0
5793#define _PS_ECC_STAT_1C 0x691D0
5794
5795#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005796#define SKL_PS_CTRL(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005797 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5798 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005799#define SKL_PS_PWR_GATE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005800 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5801 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005802#define SKL_PS_WIN_POS(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005803 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5804 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005805#define SKL_PS_WIN_SZ(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005806 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5807 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005808#define SKL_PS_VSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005809 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5810 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005811#define SKL_PS_HSCALE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005812 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5813 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005814#define SKL_PS_VPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005815 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5816 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005817#define SKL_PS_HPHASE(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005818 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5819 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005820#define SKL_PS_ECC_STAT(pipe, id) _MMIO_PIPE(pipe, \
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005821 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
Ville Syrjälä9bca5d02015-11-04 23:20:16 +02005822 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B))
Chandra Konduru1c9a2d42015-04-07 15:28:35 -07005823
Zhenyu Wangb9055052009-06-05 15:38:38 +08005824/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005825#define _LGC_PALETTE_A 0x4a000
5826#define _LGC_PALETTE_B 0x4a800
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005827#define LGC_PALETTE(pipe, i) _MMIO(_PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B) + (i) * 4)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005828
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005829#define _GAMMA_MODE_A 0x4a480
5830#define _GAMMA_MODE_B 0x4ac80
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005831#define GAMMA_MODE(pipe) _MMIO_PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005832#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005833#define GAMMA_MODE_MODE_8BIT (0 << 0)
5834#define GAMMA_MODE_MODE_10BIT (1 << 0)
5835#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005836#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5837
Damien Lespiau83372062015-10-30 17:53:32 +02005838/* DMC/CSR */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005839#define CSR_PROGRAM(i) _MMIO(0x80000 + (i) * 4)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005840#define CSR_SSP_BASE_ADDR_GEN9 0x00002FC0
5841#define CSR_HTP_ADDR_SKL 0x00500034
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005842#define CSR_SSP_BASE _MMIO(0x8F074)
5843#define CSR_HTP_SKL _MMIO(0x8F004)
5844#define CSR_LAST_WRITE _MMIO(0x8F034)
Mika Kuoppala6fb403d2015-10-30 17:54:47 +02005845#define CSR_LAST_WRITE_VALUE 0xc003b400
5846/* MMIO address range for CSR program (0x80000 - 0x82FFF) */
5847#define CSR_MMIO_START_RANGE 0x80000
5848#define CSR_MMIO_END_RANGE 0x8FFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005849#define SKL_CSR_DC3_DC5_COUNT _MMIO(0x80030)
5850#define SKL_CSR_DC5_DC6_COUNT _MMIO(0x8002C)
5851#define BXT_CSR_DC3_DC5_COUNT _MMIO(0x80038)
Damien Lespiau83372062015-10-30 17:53:32 +02005852
Zhenyu Wangb9055052009-06-05 15:38:38 +08005853/* interrupts */
5854#define DE_MASTER_IRQ_CONTROL (1 << 31)
5855#define DE_SPRITEB_FLIP_DONE (1 << 29)
5856#define DE_SPRITEA_FLIP_DONE (1 << 28)
5857#define DE_PLANEB_FLIP_DONE (1 << 27)
5858#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005859#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005860#define DE_PCU_EVENT (1 << 25)
5861#define DE_GTT_FAULT (1 << 24)
5862#define DE_POISON (1 << 23)
5863#define DE_PERFORM_COUNTER (1 << 22)
5864#define DE_PCH_EVENT (1 << 21)
5865#define DE_AUX_CHANNEL_A (1 << 20)
5866#define DE_DP_A_HOTPLUG (1 << 19)
5867#define DE_GSE (1 << 18)
5868#define DE_PIPEB_VBLANK (1 << 15)
5869#define DE_PIPEB_EVEN_FIELD (1 << 14)
5870#define DE_PIPEB_ODD_FIELD (1 << 13)
5871#define DE_PIPEB_LINE_COMPARE (1 << 12)
5872#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005873#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005874#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5875#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005876#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005877#define DE_PIPEA_EVEN_FIELD (1 << 6)
5878#define DE_PIPEA_ODD_FIELD (1 << 5)
5879#define DE_PIPEA_LINE_COMPARE (1 << 4)
5880#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005881#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005882#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005883#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005884#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005885
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005886/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005887#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005888#define DE_GSE_IVB (1<<29)
5889#define DE_PCH_EVENT_IVB (1<<28)
5890#define DE_DP_A_HOTPLUG_IVB (1<<27)
5891#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005892#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5893#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5894#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005895#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005896#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005897#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005898#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5899#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005900#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005901#define DE_PIPEA_VBLANK_IVB (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005902#define DE_PIPE_VBLANK_IVB(pipe) (1 << ((pipe) * 5))
Paulo Zanonib5184212013-07-12 20:00:08 -03005903
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005904#define VLV_MASTER_IER _MMIO(0x4400c) /* Gunit master IER */
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005905#define MASTER_INTERRUPT_ENABLE (1<<31)
5906
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005907#define DEISR _MMIO(0x44000)
5908#define DEIMR _MMIO(0x44004)
5909#define DEIIR _MMIO(0x44008)
5910#define DEIER _MMIO(0x4400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005911
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005912#define GTISR _MMIO(0x44010)
5913#define GTIMR _MMIO(0x44014)
5914#define GTIIR _MMIO(0x44018)
5915#define GTIER _MMIO(0x4401c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005916
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005917#define GEN8_MASTER_IRQ _MMIO(0x44200)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005918#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5919#define GEN8_PCU_IRQ (1<<30)
5920#define GEN8_DE_PCH_IRQ (1<<23)
5921#define GEN8_DE_MISC_IRQ (1<<22)
5922#define GEN8_DE_PORT_IRQ (1<<20)
5923#define GEN8_DE_PIPE_C_IRQ (1<<18)
5924#define GEN8_DE_PIPE_B_IRQ (1<<17)
5925#define GEN8_DE_PIPE_A_IRQ (1<<16)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005926#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+(pipe)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005927#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005928#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005929#define GEN8_GT_VCS2_IRQ (1<<3)
5930#define GEN8_GT_VCS1_IRQ (1<<2)
5931#define GEN8_GT_BCS_IRQ (1<<1)
5932#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005933
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005934#define GEN8_GT_ISR(which) _MMIO(0x44300 + (0x10 * (which)))
5935#define GEN8_GT_IMR(which) _MMIO(0x44304 + (0x10 * (which)))
5936#define GEN8_GT_IIR(which) _MMIO(0x44308 + (0x10 * (which)))
5937#define GEN8_GT_IER(which) _MMIO(0x4430c + (0x10 * (which)))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005938
Ben Widawskyabd58f02013-11-02 21:07:09 -07005939#define GEN8_RCS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005940#define GEN8_BCS_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005941#define GEN8_VCS1_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005942#define GEN8_VCS2_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005943#define GEN8_VECS_IRQ_SHIFT 0
Dave Gordon4df001d2015-08-12 15:43:42 +01005944#define GEN8_WD_IRQ_SHIFT 16
Ben Widawskyabd58f02013-11-02 21:07:09 -07005945
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005946#define GEN8_DE_PIPE_ISR(pipe) _MMIO(0x44400 + (0x10 * (pipe)))
5947#define GEN8_DE_PIPE_IMR(pipe) _MMIO(0x44404 + (0x10 * (pipe)))
5948#define GEN8_DE_PIPE_IIR(pipe) _MMIO(0x44408 + (0x10 * (pipe)))
5949#define GEN8_DE_PIPE_IER(pipe) _MMIO(0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005950#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005951#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5952#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5953#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5954#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5955#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5956#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005957#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005958#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5959#define GEN8_PIPE_VSYNC (1 << 1)
5960#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de832014-03-20 20:45:01 +00005961#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005962#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de832014-03-20 20:45:01 +00005963#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5964#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5965#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005966#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de832014-03-20 20:45:01 +00005967#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5968#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5969#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
Ville Syrjälä68d97532015-09-18 20:03:39 +03005970#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + (p)))
Daniel Vetter30100f22013-11-07 14:49:24 +01005971#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5972 (GEN8_PIPE_CURSOR_FAULT | \
5973 GEN8_PIPE_SPRITE_FAULT | \
5974 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de832014-03-20 20:45:01 +00005975#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5976 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005977 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de832014-03-20 20:45:01 +00005978 GEN9_PIPE_PLANE3_FAULT | \
5979 GEN9_PIPE_PLANE2_FAULT | \
5980 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005981
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005982#define GEN8_DE_PORT_ISR _MMIO(0x44440)
5983#define GEN8_DE_PORT_IMR _MMIO(0x44444)
5984#define GEN8_DE_PORT_IIR _MMIO(0x44448)
5985#define GEN8_DE_PORT_IER _MMIO(0x4444c)
Jesse Barnes88e04702014-11-13 17:51:48 +00005986#define GEN9_AUX_CHANNEL_D (1 << 27)
5987#define GEN9_AUX_CHANNEL_C (1 << 26)
5988#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005989#define BXT_DE_PORT_HP_DDIC (1 << 5)
5990#define BXT_DE_PORT_HP_DDIB (1 << 4)
5991#define BXT_DE_PORT_HP_DDIA (1 << 3)
5992#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5993 BXT_DE_PORT_HP_DDIB | \
5994 BXT_DE_PORT_HP_DDIC)
5995#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305996#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005997#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005998
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02005999#define GEN8_DE_MISC_ISR _MMIO(0x44460)
6000#define GEN8_DE_MISC_IMR _MMIO(0x44464)
6001#define GEN8_DE_MISC_IIR _MMIO(0x44468)
6002#define GEN8_DE_MISC_IER _MMIO(0x4446c)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006003#define GEN8_DE_MISC_GSE (1 << 27)
6004
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006005#define GEN8_PCU_ISR _MMIO(0x444e0)
6006#define GEN8_PCU_IMR _MMIO(0x444e4)
6007#define GEN8_PCU_IIR _MMIO(0x444e8)
6008#define GEN8_PCU_IER _MMIO(0x444ec)
Ben Widawskyabd58f02013-11-02 21:07:09 -07006009
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006010#define ILK_DISPLAY_CHICKEN2 _MMIO(0x42004)
Eric Anholt67e92af2010-11-06 14:53:33 -07006011/* Required on all Ironlake and Sandybridge according to the B-Spec. */
6012#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006013#define ILK_DPARB_GATE (1<<22)
6014#define ILK_VSDPFD_FULL (1<<21)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006015#define FUSE_STRAP _MMIO(0x42014)
Damien Lespiaue3589902014-02-07 19:12:50 +00006016#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
6017#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
6018#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
Gabriel Feceoru8c448ca2016-01-22 13:28:45 +02006019#define IVB_PIPE_C_DISABLE (1 << 28)
Damien Lespiaue3589902014-02-07 19:12:50 +00006020#define ILK_HDCP_DISABLE (1 << 25)
6021#define ILK_eDP_A_DISABLE (1 << 24)
6022#define HSW_CDCLK_LIMIT (1 << 24)
6023#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08006024
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006025#define ILK_DSPCLK_GATE_D _MMIO(0x42020)
Damien Lespiau231e54f2012-10-19 17:55:41 +01006026#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
6027#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
6028#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
6029#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
6030#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006031
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006032#define IVB_CHICKEN3 _MMIO(0x4200c)
Eric Anholt116ac8d2011-12-21 10:31:09 -08006033# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
6034# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
6035
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006036#define CHICKEN_PAR1_1 _MMIO(0x42080)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006037#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006038#define FORCE_ARB_IDLE_PLANES (1 << 14)
Daniel Vetterdc00b6a2016-05-19 09:14:20 +02006039#define SKL_EDP_PSR_FIX_RDWRAP (1 << 3)
Paulo Zanoni90a88642013-05-03 17:23:45 -03006040
Mika Kuoppala17e0adf2016-06-07 17:19:02 +03006041#define CHICKEN_PAR2_1 _MMIO(0x42090)
6042#define KVM_CONFIG_CHANGE_NOTIFICATION_SELECT (1 << 14)
6043
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006044#define _CHICKEN_PIPESL_1_A 0x420b0
6045#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02006046#define HSW_FBCQ_DIS (1 << 22)
6047#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006048#define CHICKEN_PIPESL_1(pipe) _MMIO_PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07006049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006050#define DISP_ARB_CTL _MMIO(0x45000)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006051#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08006052#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006053#define DISP_ARB_CTL2 _MMIO(0x45004)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02006054#define DISP_DATA_PARTITION_5_6 (1<<6)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006055#define DBUF_CTL _MMIO(0x45008)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306056#define DBUF_POWER_REQUEST (1<<31)
6057#define DBUF_POWER_STATE (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006058#define GEN7_MSG_CTL _MMIO(0x45010)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07006059#define WAIT_FOR_PCH_RESET_ACK (1<<1)
6060#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006061#define HSW_NDE_RSTWRN_OPT _MMIO(0x46408)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01006062#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08006063
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006064#define SKL_DFSM _MMIO(0x51000)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006065#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
6066#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
6067#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
6068#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
6069#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
Patrik Jakobssonbf4f2fb2016-01-20 15:31:20 +01006070#define SKL_DFSM_PIPE_A_DISABLE (1 << 30)
6071#define SKL_DFSM_PIPE_B_DISABLE (1 << 21)
6072#define SKL_DFSM_PIPE_C_DISABLE (1 << 28)
Damien Lespiaua9419e82015-06-04 18:21:30 +01006073
Arun Siluverya78536e2016-01-21 21:43:53 +00006074#define GEN7_FF_SLICE_CS_CHICKEN1 _MMIO(0x20e0)
6075#define GEN9_FFSC_PERCTX_PREEMPT_CTRL (1<<14)
6076
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006077#define FF_SLICE_CS_CHICKEN2 _MMIO(0x20e4)
Damien Lespiau2caa3b22015-02-09 19:33:20 +00006078#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
6079
Arun Siluvery2c8580e2016-01-21 21:43:50 +00006080#define GEN9_CS_DEBUG_MODE1 _MMIO(0x20ec)
arun.siluvery@linux.intel.com6bb628552016-06-06 09:52:49 +01006081#define GEN9_CTX_PREEMPT_REG _MMIO(0x2248)
Arun Siluverye0f3fa02016-01-21 21:43:48 +00006082#define GEN8_CS_CHICKEN1 _MMIO(0x2580)
6083
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006084/* GEN7 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006085#define GEN7_COMMON_SLICE_CHICKEN1 _MMIO(0x7010)
Kenneth Graunked71de142012-02-08 12:53:52 -08006086# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00006087# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006088#define COMMON_SLICE_CHICKEN2 _MMIO(0x7014)
Ben Widawskya75f3622013-11-02 21:07:59 -07006089# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08006090
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006091#define HIZ_CHICKEN _MMIO(0x7018)
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00006092# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
6093# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08006094
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006095#define GEN9_SLICE_COMMON_ECO_CHICKEN0 _MMIO(0x7308)
Damien Lespiau183c6da2015-02-09 19:33:11 +00006096#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
6097
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006098#define GEN7_L3SQCREG1 _MMIO(0xB010)
Ville Syrjälä031994e2014-01-22 21:32:46 +02006099#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
6100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006101#define GEN8_L3SQCREG1 _MMIO(0xB100)
Imre Deak450174f2016-05-03 15:54:21 +03006102/*
6103 * Note that on CHV the following has an off-by-one error wrt. to BSpec.
6104 * Using the formula in BSpec leads to a hang, while the formula here works
6105 * fine and matches the formulas for all other platforms. A BSpec change
6106 * request has been filed to clarify this.
6107 */
Imre Deak36579cb2016-05-03 15:54:20 +03006108#define L3_GENERAL_PRIO_CREDITS(x) (((x) >> 1) << 19)
6109#define L3_HIGH_PRIO_CREDITS(x) (((x) >> 1) << 14)
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07006110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006111#define GEN7_L3CNTLREG1 _MMIO(0xB01C)
Chris Wilson1af84522014-02-14 22:34:43 +00006112#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07006113#define GEN7_L3AGDIS (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006114#define GEN7_L3CNTLREG2 _MMIO(0xB020)
6115#define GEN7_L3CNTLREG3 _MMIO(0xB024)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006116
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006117#define GEN7_L3_CHICKEN_MODE_REGISTER _MMIO(0xB030)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08006118#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
6119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006120#define GEN7_L3SQCREG4 _MMIO(0xb034)
Jesse Barnes61939d92012-10-02 17:43:38 -05006121#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
6122
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006123#define GEN8_L3SQCREG4 _MMIO(0xb118)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006124#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01006125#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00006126
Ben Widawsky63801f22013-12-12 17:26:03 -08006127/* GEN8 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006128#define HDC_CHICKEN0 _MMIO(0x7300)
Imre Deak2a0ee942015-05-19 17:05:41 +03006129#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04006130#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00006131#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
6132#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
6133#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00006134#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08006135
Arun Siluvery3669ab62016-01-21 21:43:49 +00006136#define GEN8_HDC_CHICKEN1 _MMIO(0x7304)
6137
Ben Widawsky38a39a72015-03-11 10:54:53 +02006138/* GEN9 chicken */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006139#define SLICE_ECO_CHICKEN0 _MMIO(0x7308)
Ben Widawsky38a39a72015-03-11 10:54:53 +02006140#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
6141
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006142/* WaCatErrorRejectionIssue */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006143#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG _MMIO(0x9030)
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08006144#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
6145
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006146#define HSW_SCRATCH1 _MMIO(0xb038)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006147#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
6148
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006149#define BDW_SCRATCH1 _MMIO(0xb11c)
Damien Lespiau77719d22015-02-09 19:33:13 +00006150#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
6151
Zhenyu Wangb9055052009-06-05 15:38:38 +08006152/* PCH */
6153
Adam Jackson23e81d62012-06-06 15:45:44 -04006154/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08006155#define SDE_AUDIO_POWER_D (1 << 27)
6156#define SDE_AUDIO_POWER_C (1 << 26)
6157#define SDE_AUDIO_POWER_B (1 << 25)
6158#define SDE_AUDIO_POWER_SHIFT (25)
6159#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
6160#define SDE_GMBUS (1 << 24)
6161#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
6162#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
6163#define SDE_AUDIO_HDCP_MASK (3 << 22)
6164#define SDE_AUDIO_TRANSB (1 << 21)
6165#define SDE_AUDIO_TRANSA (1 << 20)
6166#define SDE_AUDIO_TRANS_MASK (3 << 20)
6167#define SDE_POISON (1 << 19)
6168/* 18 reserved */
6169#define SDE_FDI_RXB (1 << 17)
6170#define SDE_FDI_RXA (1 << 16)
6171#define SDE_FDI_MASK (3 << 16)
6172#define SDE_AUXD (1 << 15)
6173#define SDE_AUXC (1 << 14)
6174#define SDE_AUXB (1 << 13)
6175#define SDE_AUX_MASK (7 << 13)
6176/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006177#define SDE_CRT_HOTPLUG (1 << 11)
6178#define SDE_PORTD_HOTPLUG (1 << 10)
6179#define SDE_PORTC_HOTPLUG (1 << 9)
6180#define SDE_PORTB_HOTPLUG (1 << 8)
6181#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05006182#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
6183 SDE_SDVOB_HOTPLUG | \
6184 SDE_PORTB_HOTPLUG | \
6185 SDE_PORTC_HOTPLUG | \
6186 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08006187#define SDE_TRANSB_CRC_DONE (1 << 5)
6188#define SDE_TRANSB_CRC_ERR (1 << 4)
6189#define SDE_TRANSB_FIFO_UNDER (1 << 3)
6190#define SDE_TRANSA_CRC_DONE (1 << 2)
6191#define SDE_TRANSA_CRC_ERR (1 << 1)
6192#define SDE_TRANSA_FIFO_UNDER (1 << 0)
6193#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04006194
6195/* south display engine interrupt: CPT/PPT */
6196#define SDE_AUDIO_POWER_D_CPT (1 << 31)
6197#define SDE_AUDIO_POWER_C_CPT (1 << 30)
6198#define SDE_AUDIO_POWER_B_CPT (1 << 29)
6199#define SDE_AUDIO_POWER_SHIFT_CPT 29
6200#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
6201#define SDE_AUXD_CPT (1 << 27)
6202#define SDE_AUXC_CPT (1 << 26)
6203#define SDE_AUXB_CPT (1 << 25)
6204#define SDE_AUX_MASK_CPT (7 << 25)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006205#define SDE_PORTE_HOTPLUG_SPT (1 << 25)
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006206#define SDE_PORTA_HOTPLUG_SPT (1 << 24)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006207#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
6208#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
6209#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04006210#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01006211#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006212#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01006213 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01006214 SDE_PORTD_HOTPLUG_CPT | \
6215 SDE_PORTC_HOTPLUG_CPT | \
6216 SDE_PORTB_HOTPLUG_CPT)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006217#define SDE_HOTPLUG_MASK_SPT (SDE_PORTE_HOTPLUG_SPT | \
6218 SDE_PORTD_HOTPLUG_CPT | \
6219 SDE_PORTC_HOTPLUG_CPT | \
Ville Syrjälä74c0b392015-08-27 23:56:07 +03006220 SDE_PORTB_HOTPLUG_CPT | \
6221 SDE_PORTA_HOTPLUG_SPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04006222#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03006223#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04006224#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
6225#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
6226#define SDE_FDI_RXC_CPT (1 << 8)
6227#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
6228#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
6229#define SDE_FDI_RXB_CPT (1 << 4)
6230#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
6231#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
6232#define SDE_FDI_RXA_CPT (1 << 0)
6233#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
6234 SDE_AUDIO_CP_REQ_B_CPT | \
6235 SDE_AUDIO_CP_REQ_A_CPT)
6236#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
6237 SDE_AUDIO_CP_CHG_B_CPT | \
6238 SDE_AUDIO_CP_CHG_A_CPT)
6239#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
6240 SDE_FDI_RXB_CPT | \
6241 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006242
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006243#define SDEISR _MMIO(0xc4000)
6244#define SDEIMR _MMIO(0xc4004)
6245#define SDEIIR _MMIO(0xc4008)
6246#define SDEIER _MMIO(0xc400c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006247
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006248#define SERR_INT _MMIO(0xc4040)
Paulo Zanonide032bf2013-04-12 17:57:58 -03006249#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03006250#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
6251#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
6252#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006253#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<((pipe)*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03006254
Zhenyu Wangb9055052009-06-05 15:38:38 +08006255/* digital port hotplug */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006256#define PCH_PORT_HOTPLUG _MMIO(0xc4030) /* SHOTPLUG_CTL */
Ville Syrjälä195baa02015-08-27 23:56:00 +03006257#define PORTA_HOTPLUG_ENABLE (1 << 28) /* LPT:LP+ & BXT */
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306258#define BXT_DDIA_HPD_INVERT (1 << 27)
Ville Syrjälä195baa02015-08-27 23:56:00 +03006259#define PORTA_HOTPLUG_STATUS_MASK (3 << 24) /* SPT+ & BXT */
6260#define PORTA_HOTPLUG_NO_DETECT (0 << 24) /* SPT+ & BXT */
6261#define PORTA_HOTPLUG_SHORT_DETECT (1 << 24) /* SPT+ & BXT */
6262#define PORTA_HOTPLUG_LONG_DETECT (2 << 24) /* SPT+ & BXT */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006263#define PORTD_HOTPLUG_ENABLE (1 << 20)
6264#define PORTD_PULSE_DURATION_2ms (0 << 18) /* pre-LPT */
6265#define PORTD_PULSE_DURATION_4_5ms (1 << 18) /* pre-LPT */
6266#define PORTD_PULSE_DURATION_6ms (2 << 18) /* pre-LPT */
6267#define PORTD_PULSE_DURATION_100ms (3 << 18) /* pre-LPT */
6268#define PORTD_PULSE_DURATION_MASK (3 << 18) /* pre-LPT */
6269#define PORTD_HOTPLUG_STATUS_MASK (3 << 16)
Damien Lespiaub6965192012-12-13 16:08:59 +00006270#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
6271#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
6272#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006273#define PORTC_HOTPLUG_ENABLE (1 << 12)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306274#define BXT_DDIC_HPD_INVERT (1 << 11)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006275#define PORTC_PULSE_DURATION_2ms (0 << 10) /* pre-LPT */
6276#define PORTC_PULSE_DURATION_4_5ms (1 << 10) /* pre-LPT */
6277#define PORTC_PULSE_DURATION_6ms (2 << 10) /* pre-LPT */
6278#define PORTC_PULSE_DURATION_100ms (3 << 10) /* pre-LPT */
6279#define PORTC_PULSE_DURATION_MASK (3 << 10) /* pre-LPT */
6280#define PORTC_HOTPLUG_STATUS_MASK (3 << 8)
Damien Lespiaub6965192012-12-13 16:08:59 +00006281#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
6282#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
6283#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006284#define PORTB_HOTPLUG_ENABLE (1 << 4)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306285#define BXT_DDIB_HPD_INVERT (1 << 3)
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006286#define PORTB_PULSE_DURATION_2ms (0 << 2) /* pre-LPT */
6287#define PORTB_PULSE_DURATION_4_5ms (1 << 2) /* pre-LPT */
6288#define PORTB_PULSE_DURATION_6ms (2 << 2) /* pre-LPT */
6289#define PORTB_PULSE_DURATION_100ms (3 << 2) /* pre-LPT */
6290#define PORTB_PULSE_DURATION_MASK (3 << 2) /* pre-LPT */
6291#define PORTB_HOTPLUG_STATUS_MASK (3 << 0)
Damien Lespiaub6965192012-12-13 16:08:59 +00006292#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
6293#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
6294#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Shubhangi Shrivastavad252bf62016-03-31 16:11:47 +05306295#define BXT_DDI_HPD_INVERT_MASK (BXT_DDIA_HPD_INVERT | \
6296 BXT_DDIB_HPD_INVERT | \
6297 BXT_DDIC_HPD_INVERT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006298
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006299#define PCH_PORT_HOTPLUG2 _MMIO(0xc403C) /* SHOTPLUG_CTL2 SPT+ */
Ville Syrjälä40bfd7a2015-08-27 23:55:56 +03006300#define PORTE_HOTPLUG_ENABLE (1 << 4)
6301#define PORTE_HOTPLUG_STATUS_MASK (3 << 0)
Xiong Zhang26951ca2015-08-17 15:55:50 +08006302#define PORTE_HOTPLUG_NO_DETECT (0 << 0)
6303#define PORTE_HOTPLUG_SHORT_DETECT (1 << 0)
6304#define PORTE_HOTPLUG_LONG_DETECT (2 << 0)
6305
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006306#define PCH_GPIOA _MMIO(0xc5010)
6307#define PCH_GPIOB _MMIO(0xc5014)
6308#define PCH_GPIOC _MMIO(0xc5018)
6309#define PCH_GPIOD _MMIO(0xc501c)
6310#define PCH_GPIOE _MMIO(0xc5020)
6311#define PCH_GPIOF _MMIO(0xc5024)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006312
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006313#define PCH_GMBUS0 _MMIO(0xc5100)
6314#define PCH_GMBUS1 _MMIO(0xc5104)
6315#define PCH_GMBUS2 _MMIO(0xc5108)
6316#define PCH_GMBUS3 _MMIO(0xc510c)
6317#define PCH_GMBUS4 _MMIO(0xc5110)
6318#define PCH_GMBUS5 _MMIO(0xc5120)
Eric Anholtf0217c42009-12-01 11:56:30 -08006319
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006320#define _PCH_DPLL_A 0xc6014
6321#define _PCH_DPLL_B 0xc6018
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006322#define PCH_DPLL(pll) _MMIO(pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006323
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006324#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00006325#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006326#define _PCH_FPA1 0xc6044
6327#define _PCH_FPB0 0xc6048
6328#define _PCH_FPB1 0xc604c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006329#define PCH_FP0(pll) _MMIO(pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
6330#define PCH_FP1(pll) _MMIO(pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006331
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006332#define PCH_DPLL_TEST _MMIO(0xc606c)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006333
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006334#define PCH_DREF_CONTROL _MMIO(0xC6200)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006335#define DREF_CONTROL_MASK 0x7fc3
6336#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6337#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6338#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6339#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6340#define DREF_SSC_SOURCE_DISABLE (0<<11)
6341#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006342#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006343#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6344#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6345#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006346#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006347#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6348#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006349#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006350#define DREF_SSC4_DOWNSPREAD (0<<6)
6351#define DREF_SSC4_CENTERSPREAD (1<<6)
6352#define DREF_SSC1_DISABLE (0<<1)
6353#define DREF_SSC1_ENABLE (1<<1)
6354#define DREF_SSC4_DISABLE (0)
6355#define DREF_SSC4_ENABLE (1)
6356
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006357#define PCH_RAWCLK_FREQ _MMIO(0xc6204)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006358#define FDL_TP1_TIMER_SHIFT 12
6359#define FDL_TP1_TIMER_MASK (3<<12)
6360#define FDL_TP2_TIMER_SHIFT 10
6361#define FDL_TP2_TIMER_MASK (3<<10)
6362#define RAWCLK_FREQ_MASK 0x3ff
6363
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006364#define PCH_DPLL_TMR_CFG _MMIO(0xc6208)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006365
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006366#define PCH_SSC4_PARMS _MMIO(0xc6210)
6367#define PCH_SSC4_AUX_PARMS _MMIO(0xc6214)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006368
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006369#define PCH_DPLL_SEL _MMIO(0xc7000)
Ville Syrjälä68d97532015-09-18 20:03:39 +03006370#define TRANS_DPLLB_SEL(pipe) (1 << ((pipe) * 4))
Daniel Vetter11887392013-06-05 13:34:09 +02006371#define TRANS_DPLLA_SEL(pipe) 0
Ville Syrjälä68d97532015-09-18 20:03:39 +03006372#define TRANS_DPLL_ENABLE(pipe) (1 << ((pipe) * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006373
Zhenyu Wangb9055052009-06-05 15:38:38 +08006374/* transcoder */
6375
Daniel Vetter275f01b22013-05-03 11:49:47 +02006376#define _PCH_TRANS_HTOTAL_A 0xe0000
6377#define TRANS_HTOTAL_SHIFT 16
6378#define TRANS_HACTIVE_SHIFT 0
6379#define _PCH_TRANS_HBLANK_A 0xe0004
6380#define TRANS_HBLANK_END_SHIFT 16
6381#define TRANS_HBLANK_START_SHIFT 0
6382#define _PCH_TRANS_HSYNC_A 0xe0008
6383#define TRANS_HSYNC_END_SHIFT 16
6384#define TRANS_HSYNC_START_SHIFT 0
6385#define _PCH_TRANS_VTOTAL_A 0xe000c
6386#define TRANS_VTOTAL_SHIFT 16
6387#define TRANS_VACTIVE_SHIFT 0
6388#define _PCH_TRANS_VBLANK_A 0xe0010
6389#define TRANS_VBLANK_END_SHIFT 16
6390#define TRANS_VBLANK_START_SHIFT 0
6391#define _PCH_TRANS_VSYNC_A 0xe0014
6392#define TRANS_VSYNC_END_SHIFT 16
6393#define TRANS_VSYNC_START_SHIFT 0
6394#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006395
Daniel Vettere3b95f12013-05-03 11:49:49 +02006396#define _PCH_TRANSA_DATA_M1 0xe0030
6397#define _PCH_TRANSA_DATA_N1 0xe0034
6398#define _PCH_TRANSA_DATA_M2 0xe0038
6399#define _PCH_TRANSA_DATA_N2 0xe003c
6400#define _PCH_TRANSA_LINK_M1 0xe0040
6401#define _PCH_TRANSA_LINK_N1 0xe0044
6402#define _PCH_TRANSA_LINK_M2 0xe0048
6403#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006404
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006405/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006406#define _VIDEO_DIP_CTL_A 0xe0200
6407#define _VIDEO_DIP_DATA_A 0xe0208
6408#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006409#define GCP_COLOR_INDICATION (1 << 2)
6410#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6411#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006412
6413#define _VIDEO_DIP_CTL_B 0xe1200
6414#define _VIDEO_DIP_DATA_B 0xe1208
6415#define _VIDEO_DIP_GCP_B 0xe1210
6416
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006417#define TVIDEO_DIP_CTL(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6418#define TVIDEO_DIP_DATA(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6419#define TVIDEO_DIP_GCP(pipe) _MMIO_PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006420
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006421/* Per-transcoder DIP controls (VLV) */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006422#define _VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6423#define _VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6424#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006425
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006426#define _VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6427#define _VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6428#define _VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006429
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006430#define _CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6431#define _CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6432#define _CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006433
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006434#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006435 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_CTL_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006436 _VLV_VIDEO_DIP_CTL_B, _CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006437#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006438 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_DATA_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006439 _VLV_VIDEO_DIP_DATA_B, _CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006440#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006441 _MMIO_PIPE3((pipe), _VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006442 _VLV_VIDEO_DIP_GDCP_PAYLOAD_B, _CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006443
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006444/* Haswell DIP controls */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006445
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006446#define _HSW_VIDEO_DIP_CTL_A 0x60200
6447#define _HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6448#define _HSW_VIDEO_DIP_VS_DATA_A 0x60260
6449#define _HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6450#define _HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6451#define _HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6452#define _HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6453#define _HSW_VIDEO_DIP_VS_ECC_A 0x60280
6454#define _HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6455#define _HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6456#define _HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6457#define _HSW_VIDEO_DIP_GCP_A 0x60210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006458
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006459#define _HSW_VIDEO_DIP_CTL_B 0x61200
6460#define _HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6461#define _HSW_VIDEO_DIP_VS_DATA_B 0x61260
6462#define _HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6463#define _HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6464#define _HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6465#define _HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6466#define _HSW_VIDEO_DIP_VS_ECC_B 0x61280
6467#define _HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6468#define _HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6469#define _HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6470#define _HSW_VIDEO_DIP_GCP_B 0x61210
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006471
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006472#define HSW_TVIDEO_DIP_CTL(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_CTL_A)
6473#define HSW_TVIDEO_DIP_AVI_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_AVI_DATA_A + (i) * 4)
6474#define HSW_TVIDEO_DIP_VS_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VS_DATA_A + (i) * 4)
6475#define HSW_TVIDEO_DIP_SPD_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_SPD_DATA_A + (i) * 4)
6476#define HSW_TVIDEO_DIP_GCP(trans) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_GCP_A)
6477#define HSW_TVIDEO_DIP_VSC_DATA(trans, i) _MMIO_TRANS2(trans, _HSW_VIDEO_DIP_VSC_DATA_A + (i) * 4)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006478
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006479#define _HSW_STEREO_3D_CTL_A 0x70020
6480#define S3D_ENABLE (1<<31)
6481#define _HSW_STEREO_3D_CTL_B 0x71020
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006482
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006483#define HSW_STEREO_3D_CTL(trans) _MMIO_PIPE2(trans, _HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006484
Daniel Vetter275f01b22013-05-03 11:49:47 +02006485#define _PCH_TRANS_HTOTAL_B 0xe1000
6486#define _PCH_TRANS_HBLANK_B 0xe1004
6487#define _PCH_TRANS_HSYNC_B 0xe1008
6488#define _PCH_TRANS_VTOTAL_B 0xe100c
6489#define _PCH_TRANS_VBLANK_B 0xe1010
6490#define _PCH_TRANS_VSYNC_B 0xe1014
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006491#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006492
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006493#define PCH_TRANS_HTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6494#define PCH_TRANS_HBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6495#define PCH_TRANS_HSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6496#define PCH_TRANS_VTOTAL(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6497#define PCH_TRANS_VBLANK(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6498#define PCH_TRANS_VSYNC(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6499#define PCH_TRANS_VSYNCSHIFT(pipe) _MMIO_PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006500
Daniel Vettere3b95f12013-05-03 11:49:49 +02006501#define _PCH_TRANSB_DATA_M1 0xe1030
6502#define _PCH_TRANSB_DATA_N1 0xe1034
6503#define _PCH_TRANSB_DATA_M2 0xe1038
6504#define _PCH_TRANSB_DATA_N2 0xe103c
6505#define _PCH_TRANSB_LINK_M1 0xe1040
6506#define _PCH_TRANSB_LINK_N1 0xe1044
6507#define _PCH_TRANSB_LINK_M2 0xe1048
6508#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006509
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006510#define PCH_TRANS_DATA_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6511#define PCH_TRANS_DATA_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6512#define PCH_TRANS_DATA_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6513#define PCH_TRANS_DATA_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6514#define PCH_TRANS_LINK_M1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6515#define PCH_TRANS_LINK_N1(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6516#define PCH_TRANS_LINK_M2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6517#define PCH_TRANS_LINK_N2(pipe) _MMIO_PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006518
Daniel Vetterab9412b2013-05-03 11:49:46 +02006519#define _PCH_TRANSACONF 0xf0008
6520#define _PCH_TRANSBCONF 0xf1008
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006521#define PCH_TRANSCONF(pipe) _MMIO_PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6522#define LPT_TRANSCONF PCH_TRANSCONF(PIPE_A) /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006523#define TRANS_DISABLE (0<<31)
6524#define TRANS_ENABLE (1<<31)
6525#define TRANS_STATE_MASK (1<<30)
6526#define TRANS_STATE_DISABLE (0<<30)
6527#define TRANS_STATE_ENABLE (1<<30)
6528#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6529#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6530#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6531#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006532#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006533#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006534#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006535#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006536#define TRANS_8BPC (0<<5)
6537#define TRANS_10BPC (1<<5)
6538#define TRANS_6BPC (2<<5)
6539#define TRANS_12BPC (3<<5)
6540
Daniel Vetterce401412012-10-31 22:52:30 +01006541#define _TRANSA_CHICKEN1 0xf0060
6542#define _TRANSB_CHICKEN1 0xf1060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006543#define TRANS_CHICKEN1(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006544#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006545#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006546#define _TRANSA_CHICKEN2 0xf0064
6547#define _TRANSB_CHICKEN2 0xf1064
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006548#define TRANS_CHICKEN2(pipe) _MMIO_PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006549#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6550#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6551#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6552#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6553#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006554
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006555#define SOUTH_CHICKEN1 _MMIO(0xc2000)
Jesse Barnes291427f2011-07-29 12:42:37 -07006556#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6557#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006558#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6559#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6560#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006561#define SPT_PWM_GRANULARITY (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006562#define SOUTH_CHICKEN2 _MMIO(0xc2004)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006563#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6564#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
Jani Nikulaaa17cdb2015-09-04 16:55:14 +03006565#define LPT_PWM_GRANULARITY (1<<5)
Paulo Zanonidde86e22012-12-01 12:04:25 -02006566#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006567
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006568#define _FDI_RXA_CHICKEN 0xc200c
6569#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006570#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6571#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006572#define FDI_RX_CHICKEN(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006573
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006574#define SOUTH_DSPCLK_GATE_D _MMIO(0xc2020)
Jesse Barnescd664072013-10-02 10:34:19 -07006575#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006576#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006577#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006578#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006579
Zhenyu Wangb9055052009-06-05 15:38:38 +08006580/* CPU: FDI_TX */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006581#define _FDI_TXA_CTL 0x60100
6582#define _FDI_TXB_CTL 0x61100
6583#define FDI_TX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006584#define FDI_TX_DISABLE (0<<31)
6585#define FDI_TX_ENABLE (1<<31)
6586#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6587#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6588#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6589#define FDI_LINK_TRAIN_NONE (3<<28)
6590#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6591#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6592#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6593#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6594#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6595#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6596#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6597#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006598/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6599 SNB has different settings. */
6600/* SNB A-stepping */
6601#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6602#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6603#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6604#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6605/* SNB B-stepping */
6606#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6607#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6608#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6609#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6610#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006611#define FDI_DP_PORT_WIDTH_SHIFT 19
6612#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6613#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006614#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006615/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006616#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006617
6618/* Ivybridge has different bits for lolz */
6619#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6620#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6621#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6622#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6623
Zhenyu Wangb9055052009-06-05 15:38:38 +08006624/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006625#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006626#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006627#define FDI_SCRAMBLING_ENABLE (0<<7)
6628#define FDI_SCRAMBLING_DISABLE (1<<7)
6629
6630/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006631#define _FDI_RXA_CTL 0xf000c
6632#define _FDI_RXB_CTL 0xf100c
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006633#define FDI_RX_CTL(pipe) _MMIO_PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006634#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006635/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006636#define FDI_FS_ERRC_ENABLE (1<<27)
6637#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006638#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006639#define FDI_8BPC (0<<16)
6640#define FDI_10BPC (1<<16)
6641#define FDI_6BPC (2<<16)
6642#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006643#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006644#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6645#define FDI_RX_PLL_ENABLE (1<<13)
6646#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6647#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6648#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6649#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6650#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006651#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006652/* CPT */
6653#define FDI_AUTO_TRAINING (1<<10)
6654#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6655#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6656#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6657#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6658#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006659
Paulo Zanoni04945642012-11-01 21:00:59 -02006660#define _FDI_RXA_MISC 0xf0010
6661#define _FDI_RXB_MISC 0xf1010
6662#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6663#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6664#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6665#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6666#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6667#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6668#define FDI_RX_FDI_DELAY_90 (0x90<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006669#define FDI_RX_MISC(pipe) _MMIO_PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
Paulo Zanoni04945642012-11-01 21:00:59 -02006670
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006671#define _FDI_RXA_TUSIZE1 0xf0030
6672#define _FDI_RXA_TUSIZE2 0xf0038
6673#define _FDI_RXB_TUSIZE1 0xf1030
6674#define _FDI_RXB_TUSIZE2 0xf1038
6675#define FDI_RX_TUSIZE1(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6676#define FDI_RX_TUSIZE2(pipe) _MMIO_PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006677
6678/* FDI_RX interrupt register format */
6679#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6680#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6681#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6682#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6683#define FDI_RX_FS_CODE_ERR (1<<6)
6684#define FDI_RX_FE_CODE_ERR (1<<5)
6685#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6686#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6687#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6688#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6689#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6690
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006691#define _FDI_RXA_IIR 0xf0014
6692#define _FDI_RXA_IMR 0xf0018
6693#define _FDI_RXB_IIR 0xf1014
6694#define _FDI_RXB_IMR 0xf1018
6695#define FDI_RX_IIR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6696#define FDI_RX_IMR(pipe) _MMIO_PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006697
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006698#define FDI_PLL_CTL_1 _MMIO(0xfe000)
6699#define FDI_PLL_CTL_2 _MMIO(0xfe004)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006700
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006701#define PCH_LVDS _MMIO(0xe1180)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006702#define LVDS_DETECTED (1 << 1)
6703
Shobhit Kumar98364372012-06-15 11:55:14 -07006704/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006705#define _PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6706#define _PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6707#define _PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006708#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006709#define _PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6710#define _PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006711
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006712#define _PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6713#define _PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6714#define _PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6715#define _PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6716#define _PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006717
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006718#define VLV_PIPE_PP_STATUS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_STATUS, _PIPEB_PP_STATUS)
6719#define VLV_PIPE_PP_CONTROL(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_CONTROL, _PIPEB_PP_CONTROL)
6720#define VLV_PIPE_PP_ON_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_ON_DELAYS, _PIPEB_PP_ON_DELAYS)
6721#define VLV_PIPE_PP_OFF_DELAYS(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_OFF_DELAYS, _PIPEB_PP_OFF_DELAYS)
6722#define VLV_PIPE_PP_DIVISOR(pipe) _MMIO_PIPE(pipe, _PIPEA_PP_DIVISOR, _PIPEB_PP_DIVISOR)
Jesse Barnes453c5422013-03-28 09:55:41 -07006723
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006724#define _PCH_PP_STATUS 0xc7200
6725#define _PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006726#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006727#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306728#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6729#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006730#define EDP_FORCE_VDD (1 << 3)
6731#define EDP_BLC_ENABLE (1 << 2)
6732#define PANEL_POWER_RESET (1 << 1)
6733#define PANEL_POWER_OFF (0 << 0)
6734#define PANEL_POWER_ON (1 << 0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006735#define _PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006736#define PANEL_PORT_SELECT_MASK (3 << 30)
6737#define PANEL_PORT_SELECT_LVDS (0 << 30)
6738#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006739#define PANEL_PORT_SELECT_DPC (2 << 30)
6740#define PANEL_PORT_SELECT_DPD (3 << 30)
6741#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6742#define PANEL_POWER_UP_DELAY_SHIFT 16
6743#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6744#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6745
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006746#define _PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006747#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6748#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6749#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6750#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6751
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006752#define _PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006753#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6754#define PP_REFERENCE_DIVIDER_SHIFT 8
6755#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6756#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006757
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006758#define PCH_PP_STATUS _MMIO(_PCH_PP_STATUS)
6759#define PCH_PP_CONTROL _MMIO(_PCH_PP_CONTROL)
6760#define PCH_PP_ON_DELAYS _MMIO(_PCH_PP_ON_DELAYS)
6761#define PCH_PP_OFF_DELAYS _MMIO(_PCH_PP_OFF_DELAYS)
6762#define PCH_PP_DIVISOR _MMIO(_PCH_PP_DIVISOR)
6763
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306764/* BXT PPS changes - 2nd set of PPS registers */
6765#define _BXT_PP_STATUS2 0xc7300
6766#define _BXT_PP_CONTROL2 0xc7304
6767#define _BXT_PP_ON_DELAYS2 0xc7308
6768#define _BXT_PP_OFF_DELAYS2 0xc730c
6769
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006770#define BXT_PP_STATUS(n) _MMIO_PIPE(n, _PCH_PP_STATUS, _BXT_PP_STATUS2)
6771#define BXT_PP_CONTROL(n) _MMIO_PIPE(n, _PCH_PP_CONTROL, _BXT_PP_CONTROL2)
6772#define BXT_PP_ON_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_ON_DELAYS, _BXT_PP_ON_DELAYS2)
6773#define BXT_PP_OFF_DELAYS(n) _MMIO_PIPE(n, _PCH_PP_OFF_DELAYS, _BXT_PP_OFF_DELAYS2)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306774
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006775#define _PCH_DP_B 0xe4100
6776#define PCH_DP_B _MMIO(_PCH_DP_B)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006777#define _PCH_DPB_AUX_CH_CTL 0xe4110
6778#define _PCH_DPB_AUX_CH_DATA1 0xe4114
6779#define _PCH_DPB_AUX_CH_DATA2 0xe4118
6780#define _PCH_DPB_AUX_CH_DATA3 0xe411c
6781#define _PCH_DPB_AUX_CH_DATA4 0xe4120
6782#define _PCH_DPB_AUX_CH_DATA5 0xe4124
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006783
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006784#define _PCH_DP_C 0xe4200
6785#define PCH_DP_C _MMIO(_PCH_DP_C)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006786#define _PCH_DPC_AUX_CH_CTL 0xe4210
6787#define _PCH_DPC_AUX_CH_DATA1 0xe4214
6788#define _PCH_DPC_AUX_CH_DATA2 0xe4218
6789#define _PCH_DPC_AUX_CH_DATA3 0xe421c
6790#define _PCH_DPC_AUX_CH_DATA4 0xe4220
6791#define _PCH_DPC_AUX_CH_DATA5 0xe4224
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006792
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006793#define _PCH_DP_D 0xe4300
6794#define PCH_DP_D _MMIO(_PCH_DP_D)
Ville Syrjälä750a9512015-11-11 20:34:12 +02006795#define _PCH_DPD_AUX_CH_CTL 0xe4310
6796#define _PCH_DPD_AUX_CH_DATA1 0xe4314
6797#define _PCH_DPD_AUX_CH_DATA2 0xe4318
6798#define _PCH_DPD_AUX_CH_DATA3 0xe431c
6799#define _PCH_DPD_AUX_CH_DATA4 0xe4320
6800#define _PCH_DPD_AUX_CH_DATA5 0xe4324
6801
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006802#define PCH_DP_AUX_CH_CTL(port) _MMIO_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_CTL, _PCH_DPC_AUX_CH_CTL)
6803#define PCH_DP_AUX_CH_DATA(port, i) _MMIO(_PORT((port) - PORT_B, _PCH_DPB_AUX_CH_DATA1, _PCH_DPC_AUX_CH_DATA1) + (i) * 4) /* 5 registers */
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006804
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006805/* CPT */
6806#define PORT_TRANS_A_SEL_CPT 0
6807#define PORT_TRANS_B_SEL_CPT (1<<29)
6808#define PORT_TRANS_C_SEL_CPT (2<<29)
6809#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006810#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006811#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6812#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006813#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6814#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006815
Ville Syrjälä086f8e82015-11-04 23:20:01 +02006816#define _TRANS_DP_CTL_A 0xe0300
6817#define _TRANS_DP_CTL_B 0xe1300
6818#define _TRANS_DP_CTL_C 0xe2300
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006819#define TRANS_DP_CTL(pipe) _MMIO_PIPE(pipe, _TRANS_DP_CTL_A, _TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006820#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6821#define TRANS_DP_PORT_SEL_B (0<<29)
6822#define TRANS_DP_PORT_SEL_C (1<<29)
6823#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006824#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006825#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006826#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006827#define TRANS_DP_AUDIO_ONLY (1<<26)
6828#define TRANS_DP_ENH_FRAMING (1<<18)
6829#define TRANS_DP_8BPC (0<<9)
6830#define TRANS_DP_10BPC (1<<9)
6831#define TRANS_DP_6BPC (2<<9)
6832#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006833#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006834#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6835#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6836#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6837#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006838#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006839
6840/* SNB eDP training params */
6841/* SNB A-stepping */
6842#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6843#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6844#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6845#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6846/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006847#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6848#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6849#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6850#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6851#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006852#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6853
Keith Packard1a2eb462011-11-16 16:26:07 -08006854/* IVB */
6855#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6856#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6857#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6858#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6859#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6860#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006861#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006862
6863/* legacy values */
6864#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6865#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6866#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6867#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6868#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6869
6870#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6871
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006872#define VLV_PMWGICZ _MMIO(0x1300a4)
Imre Deak9e72b462014-05-05 15:13:55 +03006873
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05306874#define RC6_LOCATION _MMIO(0xD40)
6875#define RC6_CTX_IN_DRAM (1 << 0)
6876#define RC6_CTX_BASE _MMIO(0xD48)
6877#define RC6_CTX_BASE_MASK 0xFFFFFFF0
6878#define PWRCTX_MAXCNT_RCSUNIT _MMIO(0x2054)
6879#define PWRCTX_MAXCNT_VCSUNIT0 _MMIO(0x12054)
6880#define PWRCTX_MAXCNT_BCSUNIT _MMIO(0x22054)
6881#define PWRCTX_MAXCNT_VECSUNIT _MMIO(0x1A054)
6882#define PWRCTX_MAXCNT_VCSUNIT1 _MMIO(0x1C054)
6883#define IDLE_TIME_MASK 0xFFFFF
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006884#define FORCEWAKE _MMIO(0xA18C)
6885#define FORCEWAKE_VLV _MMIO(0x1300b0)
6886#define FORCEWAKE_ACK_VLV _MMIO(0x1300b4)
6887#define FORCEWAKE_MEDIA_VLV _MMIO(0x1300b8)
6888#define FORCEWAKE_ACK_MEDIA_VLV _MMIO(0x1300bc)
6889#define FORCEWAKE_ACK_HSW _MMIO(0x130044)
6890#define FORCEWAKE_ACK _MMIO(0x130090)
6891#define VLV_GTLC_WAKE_CTRL _MMIO(0x130090)
Imre Deak981a5ae2014-04-14 20:24:22 +03006892#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6893#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6894#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6895
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006896#define VLV_GTLC_PW_STATUS _MMIO(0x130094)
Imre Deak981a5ae2014-04-14 20:24:22 +03006897#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6898#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6899#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6900#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006901#define FORCEWAKE_MT _MMIO(0xa188) /* multi-threaded */
6902#define FORCEWAKE_MEDIA_GEN9 _MMIO(0xa270)
6903#define FORCEWAKE_RENDER_GEN9 _MMIO(0xa278)
6904#define FORCEWAKE_BLITTER_GEN9 _MMIO(0xa188)
6905#define FORCEWAKE_ACK_MEDIA_GEN9 _MMIO(0x0D88)
6906#define FORCEWAKE_ACK_RENDER_GEN9 _MMIO(0x0D84)
6907#define FORCEWAKE_ACK_BLITTER_GEN9 _MMIO(0x130044)
Chris Wilsonc5836c22012-10-17 12:09:55 +01006908#define FORCEWAKE_KERNEL 0x1
6909#define FORCEWAKE_USER 0x2
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006910#define FORCEWAKE_MT_ACK _MMIO(0x130040)
6911#define ECOBUS _MMIO(0xa180)
Keith Packard8d715f02011-11-18 20:39:01 -08006912#define FORCEWAKE_MT_ENABLE (1<<5)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006913#define VLV_SPAREG2H _MMIO(0xA194)
Chris Wilson8fd26852010-12-08 18:40:43 +00006914
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006915#define GTFIFODBG _MMIO(0x120000)
Ville Syrjälä297b32e2016-04-13 21:09:30 +03006916#define GT_FIFO_SBDEDICATE_FREE_ENTRY_CHV (0x1f << 20)
6917#define GT_FIFO_FREE_ENTRIES_CHV (0x7f << 13)
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006918#define GT_FIFO_SBDROPERR (1<<6)
6919#define GT_FIFO_BLOBDROPERR (1<<5)
6920#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6921#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006922#define GT_FIFO_OVFERR (1<<2)
6923#define GT_FIFO_IAWRERR (1<<1)
6924#define GT_FIFO_IARDERR (1<<0)
6925
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006926#define GTFIFOCTL _MMIO(0x120008)
Ville Syrjälä46520e22013-11-14 02:00:00 +02006927#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006928#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306929#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6930#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006931
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006932#define HSW_IDICR _MMIO(0x9008)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006933#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
Mika Kuoppala3accaf72016-04-13 17:26:43 +03006934#define HSW_EDRAM_CAP _MMIO(0x120010)
Damien Lespiau2db59d52015-02-03 14:25:14 +00006935#define EDRAM_ENABLED 0x1
Mika Kuoppalac02e85a2016-04-13 17:26:44 +03006936#define EDRAM_NUM_BANKS(cap) (((cap) >> 1) & 0xf)
6937#define EDRAM_WAYS_IDX(cap) (((cap) >> 5) & 0x7)
6938#define EDRAM_SETS_IDX(cap) (((cap) >> 8) & 0x3)
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006939
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006940#define GEN6_UCGCTL1 _MMIO(0x9400)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006941# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006942# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006943# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006944
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006945#define GEN6_UCGCTL2 _MMIO(0x9404)
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006946# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006947# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006948# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006949# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006950# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006951# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006952
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006953#define GEN6_UCGCTL3 _MMIO(0x9408)
Imre Deak9e72b462014-05-05 15:13:55 +03006954
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006955#define GEN7_UCGCTL4 _MMIO(0x940c)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006956#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
Mika Kuoppalaeee8efb2016-06-07 17:18:53 +03006957#define GEN8_EU_GAUNIT_CLOCK_GATE_DISABLE (1<<14)
Jesse Barnese3f33d42012-06-14 11:04:50 -07006958
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006959#define GEN6_RCGCTL1 _MMIO(0x9410)
6960#define GEN6_RCGCTL2 _MMIO(0x9414)
6961#define GEN6_RSTCTL _MMIO(0x9420)
Imre Deak9e72b462014-05-05 15:13:55 +03006962
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006963#define GEN8_UCGCTL6 _MMIO(0x9430)
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006964#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006965#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006966#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006967
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006968#define GEN6_GFXPAUSE _MMIO(0xA000)
6969#define GEN6_RPNSWREQ _MMIO(0xA008)
Chris Wilson8fd26852010-12-08 18:40:43 +00006970#define GEN6_TURBO_DISABLE (1<<31)
6971#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006972#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306973#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006974#define GEN6_OFFSET(x) ((x)<<19)
6975#define GEN6_AGGRESSIVE_TURBO (0<<15)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006976#define GEN6_RC_VIDEO_FREQ _MMIO(0xA00C)
6977#define GEN6_RC_CONTROL _MMIO(0xA090)
Chris Wilson8fd26852010-12-08 18:40:43 +00006978#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6979#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6980#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6981#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6982#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006983#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006984#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006985#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6986#define GEN6_RC_CTL_HW_ENABLE (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006987#define GEN6_RP_DOWN_TIMEOUT _MMIO(0xA010)
6988#define GEN6_RP_INTERRUPT_LIMITS _MMIO(0xA014)
6989#define GEN6_RPSTAT1 _MMIO(0xA01C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006990#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006991#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306992#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006993#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006994#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306995#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02006996#define GEN6_RP_CONTROL _MMIO(0xA024)
Chris Wilson8fd26852010-12-08 18:40:43 +00006997#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006998#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6999#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
7000#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
7001#define GEN6_RP_MEDIA_HW_MODE (1<<9)
7002#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00007003#define GEN6_RP_MEDIA_IS_GFX (1<<8)
7004#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007005#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
7006#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
7007#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01007008#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007009#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007010#define GEN6_RP_UP_THRESHOLD _MMIO(0xA02C)
7011#define GEN6_RP_DOWN_THRESHOLD _MMIO(0xA030)
7012#define GEN6_RP_CUR_UP_EI _MMIO(0xA050)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007013#define GEN6_CURICONT_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007014#define GEN6_RP_CUR_UP _MMIO(0xA054)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007015#define GEN6_CURBSYTAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007016#define GEN6_RP_PREV_UP _MMIO(0xA058)
7017#define GEN6_RP_CUR_DOWN_EI _MMIO(0xA05C)
Jesse Barnesccab5c82011-01-18 15:49:25 -08007018#define GEN6_CURIAVG_MASK 0xffffff
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007019#define GEN6_RP_CUR_DOWN _MMIO(0xA060)
7020#define GEN6_RP_PREV_DOWN _MMIO(0xA064)
7021#define GEN6_RP_UP_EI _MMIO(0xA068)
7022#define GEN6_RP_DOWN_EI _MMIO(0xA06C)
7023#define GEN6_RP_IDLE_HYSTERSIS _MMIO(0xA070)
7024#define GEN6_RPDEUHWTC _MMIO(0xA080)
7025#define GEN6_RPDEUC _MMIO(0xA084)
7026#define GEN6_RPDEUCSW _MMIO(0xA088)
7027#define GEN6_RC_STATE _MMIO(0xA094)
Sagar Arun Kamble274008e2016-02-06 00:13:29 +05307028#define RC6_STATE (1 << 18)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007029#define GEN6_RC1_WAKE_RATE_LIMIT _MMIO(0xA098)
7030#define GEN6_RC6_WAKE_RATE_LIMIT _MMIO(0xA09C)
7031#define GEN6_RC6pp_WAKE_RATE_LIMIT _MMIO(0xA0A0)
7032#define GEN6_RC_EVALUATION_INTERVAL _MMIO(0xA0A8)
7033#define GEN6_RC_IDLE_HYSTERSIS _MMIO(0xA0AC)
7034#define GEN6_RC_SLEEP _MMIO(0xA0B0)
7035#define GEN6_RCUBMABDTMR _MMIO(0xA0B0)
7036#define GEN6_RC1e_THRESHOLD _MMIO(0xA0B4)
7037#define GEN6_RC6_THRESHOLD _MMIO(0xA0B8)
7038#define GEN6_RC6p_THRESHOLD _MMIO(0xA0BC)
7039#define VLV_RCEDATA _MMIO(0xA0BC)
7040#define GEN6_RC6pp_THRESHOLD _MMIO(0xA0C0)
7041#define GEN6_PMINTRMSK _MMIO(0xA168)
Sagar Arun Kamble1800ad22016-05-31 13:58:27 +05307042#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007043#define VLV_PWRDWNUPCTL _MMIO(0xA294)
7044#define GEN9_MEDIA_PG_IDLE_HYSTERESIS _MMIO(0xA0C4)
7045#define GEN9_RENDER_PG_IDLE_HYSTERESIS _MMIO(0xA0C8)
7046#define GEN9_PG_ENABLE _MMIO(0xA210)
Sagar Kamblea4104c52015-04-10 14:11:29 +05307047#define GEN9_RENDER_PG_ENABLE (1<<0)
7048#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00007049
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007050#define VLV_CHICKEN_3 _MMIO(VLV_DISPLAY_BASE + 0x7040C)
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05307051#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
7052#define PIXEL_OVERLAP_CNT_SHIFT 30
7053
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007054#define GEN6_PMISR _MMIO(0x44020)
7055#define GEN6_PMIMR _MMIO(0x44024) /* rps_lock */
7056#define GEN6_PMIIR _MMIO(0x44028)
7057#define GEN6_PMIER _MMIO(0x4402C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007058#define GEN6_PM_MBOX_EVENT (1<<25)
7059#define GEN6_PM_THERMAL_EVENT (1<<24)
7060#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
7061#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
7062#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
7063#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
7064#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07007065#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07007066 GEN6_PM_RP_DOWN_THRESHOLD | \
7067 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00007068
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007069#define GEN7_GT_SCRATCH(i) _MMIO(0x4F100 + (i) * 4)
Imre Deak9e72b462014-05-05 15:13:55 +03007070#define GEN7_GT_SCRATCH_REG_NUM 8
7071
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007072#define VLV_GTLC_SURVIVABILITY_REG _MMIO(0x130098)
Deepak S76c3552f2014-01-30 23:08:16 +05307073#define VLV_GFX_CLK_STATUS_BIT (1<<3)
7074#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
7075
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007076#define GEN6_GT_GFX_RC6_LOCKED _MMIO(0x138104)
7077#define VLV_COUNTER_CONTROL _MMIO(0x138104)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007078#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04007079#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
7080#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07007081#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
7082#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007083#define GEN6_GT_GFX_RC6 _MMIO(0x138108)
7084#define VLV_GT_RENDER_RC6 _MMIO(0x138108)
7085#define VLV_GT_MEDIA_RC6 _MMIO(0x13810C)
Imre Deak9cc19be2014-04-14 20:24:24 +03007086
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007087#define GEN6_GT_GFX_RC6p _MMIO(0x13810C)
7088#define GEN6_GT_GFX_RC6pp _MMIO(0x138110)
7089#define VLV_RENDER_C0_COUNT _MMIO(0x138118)
7090#define VLV_MEDIA_C0_COUNT _MMIO(0x13811C)
Ben Widawskycce66a22012-03-27 18:59:38 -07007091
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007092#define GEN6_PCODE_MAILBOX _MMIO(0x138124)
Chris Wilson8fd26852010-12-08 18:40:43 +00007093#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07007094#define GEN6_PCODE_WRITE_RC6VIDS 0x4
7095#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01007096#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
7097#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007098#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01007099#define GEN9_PCODE_READ_MEM_LATENCY 0x6
7100#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
7101#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
7102#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
7103#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01007104#define SKL_PCODE_CDCLK_CONTROL 0x7
7105#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
7106#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01007107#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
7108#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
7109#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03007110#define GEN6_PCODE_READ_D_COMP 0x10
7111#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307112#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07007113#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08007114#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007115#define GEN6_PCODE_DATA _MMIO(0x138128)
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07007116#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01007117#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007118#define GEN6_PCODE_DATA1 _MMIO(0x13812C)
Chris Wilson8fd26852010-12-08 18:40:43 +00007119
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007120#define GEN6_GT_CORE_STATUS _MMIO(0x138060)
Ben Widawsky4d855292011-12-12 19:34:16 -08007121#define GEN6_CORE_CPD_STATE_MASK (7<<4)
7122#define GEN6_RCn_MASK 7
7123#define GEN6_RC0 0
7124#define GEN6_RC3 2
7125#define GEN6_RC6 3
7126#define GEN6_RC7 4
7127
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007128#define GEN8_GT_SLICE_INFO _MMIO(0x138064)
Łukasz Daniluk91bedd32015-09-25 11:54:58 +02007129#define GEN8_LSLICESTAT_MASK 0x7
7130
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007131#define CHV_POWER_SS0_SIG1 _MMIO(0xa720)
7132#define CHV_POWER_SS1_SIG1 _MMIO(0xa728)
Jeff McGee5575f032015-02-27 10:22:32 -08007133#define CHV_SS_PG_ENABLE (1<<1)
7134#define CHV_EU08_PG_ENABLE (1<<9)
7135#define CHV_EU19_PG_ENABLE (1<<17)
7136#define CHV_EU210_PG_ENABLE (1<<25)
7137
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007138#define CHV_POWER_SS0_SIG2 _MMIO(0xa724)
7139#define CHV_POWER_SS1_SIG2 _MMIO(0xa72c)
Jeff McGee5575f032015-02-27 10:22:32 -08007140#define CHV_EU311_PG_ENABLE (1<<1)
7141
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007142#define GEN9_SLICE_PGCTL_ACK(slice) _MMIO(0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007143#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07007144#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06007145
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007146#define GEN9_SS01_EU_PGCTL_ACK(slice) _MMIO(0x805c + (slice)*0x8)
7147#define GEN9_SS23_EU_PGCTL_ACK(slice) _MMIO(0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06007148#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
7149#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
7150#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
7151#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
7152#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
7153#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
7154#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
7155#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
7156
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007157#define GEN7_MISCCPCTL _MMIO(0x9424)
Alex Dai33a732f2015-08-12 15:43:36 +01007158#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
7159#define GEN8_DOP_CLOCK_GATE_CFCLK_ENABLE (1<<2)
7160#define GEN8_DOP_CLOCK_GATE_GUC_ENABLE (1<<4)
Arun Siluvery5b88aba2015-09-08 10:31:49 +01007161#define GEN8_DOP_CLOCK_GATE_MEDIA_ENABLE (1<<6)
Ben Widawskye3689192012-05-25 16:56:22 -07007162
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007163#define GEN8_GARBCNTL _MMIO(0xB004)
Arun Siluvery245d9662015-08-03 20:24:56 +01007164#define GEN9_GAPS_TSV_CREDIT_DISABLE (1<<7)
7165
Ben Widawskye3689192012-05-25 16:56:22 -07007166/* IVYBRIDGE DPF */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007167#define GEN7_L3CDERRST1(slice) _MMIO(0xB008 + (slice) * 0x200) /* L3CD Error Status 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07007168#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
7169#define GEN7_PARITY_ERROR_VALID (1<<13)
7170#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
7171#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
7172#define GEN7_PARITY_ERROR_ROW(reg) \
7173 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
7174#define GEN7_PARITY_ERROR_BANK(reg) \
7175 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
7176#define GEN7_PARITY_ERROR_SUBBANK(reg) \
7177 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
7178#define GEN7_L3CDERRST1_ENABLE (1<<7)
7179
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007180#define GEN7_L3LOG(slice, i) _MMIO(0xB070 + (slice) * 0x200 + (i) * 4)
Ben Widawskyb9524a12012-05-25 16:56:24 -07007181#define GEN7_L3LOG_SIZE 0x80
7182
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007183#define GEN7_HALF_SLICE_CHICKEN1 _MMIO(0xe100) /* IVB GT1 + VLV */
7184#define GEN7_HALF_SLICE_CHICKEN1_GT2 _MMIO(0xf100)
Jesse Barnes12f33822012-10-25 12:15:45 -07007185#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07007186#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01007187#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07007188#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
7189
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007190#define GEN9_HALF_SLICE_CHICKEN5 _MMIO(0xe188)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007191#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00007192#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00007193
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007194#define GEN8_ROW_CHICKEN _MMIO(0xe4f0)
Tim Gore950b2aa2016-03-16 16:13:46 +00007195#define FLOW_CONTROL_ENABLE (1<<15)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007196#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08007197#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08007198
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007199#define GEN7_ROW_CHICKEN2 _MMIO(0xe4f4)
7200#define GEN7_ROW_CHICKEN2_GT2 _MMIO(0xf4f4)
Jesse Barnes8ab43972012-10-25 12:15:42 -07007201#define DOP_CLOCK_GATING_DISABLE (1<<0)
7202
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007203#define HSW_ROW_CHICKEN3 _MMIO(0xe49c)
Francisco Jerezf3fc4882013-10-02 15:53:16 -07007204#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
7205
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007206#define HALF_SLICE_CHICKEN2 _MMIO(0xe180)
Robert Beckett6b6d5622015-09-08 10:31:52 +01007207#define GEN8_ST_PO_DISABLE (1<<13)
7208
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007209#define HALF_SLICE_CHICKEN3 _MMIO(0xe184)
Kenneth Graunke94411592014-12-31 16:23:00 -08007210#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007211#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00007212#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07007213#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08007214
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007215#define GEN9_HALF_SLICE_CHICKEN7 _MMIO(0xe194)
Nick Hoathcac23df2015-02-05 10:47:22 +00007216#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
Tim Gorebfd8ad42016-04-19 15:45:52 +01007217#define GEN9_ENABLE_GPGPU_PREEMPTION (1<<2)
Nick Hoathcac23df2015-02-05 10:47:22 +00007218
Jani Nikulac46f1112014-10-27 16:26:52 +02007219/* Audio */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007220#define G4X_AUD_VID_DID _MMIO(dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02007221#define INTEL_AUDIO_DEVCL 0x808629FB
7222#define INTEL_AUDIO_DEVBLC 0x80862801
7223#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08007224
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007225#define G4X_AUD_CNTL_ST _MMIO(0x620B4)
Jani Nikulac46f1112014-10-27 16:26:52 +02007226#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
7227#define G4X_ELDV_DEVCTG (1 << 14)
7228#define G4X_ELD_ADDR_MASK (0xf << 5)
7229#define G4X_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007230#define G4X_HDMIW_HDMIEDID _MMIO(0x6210C)
Wu Fengguange0dac652011-09-05 14:25:34 +08007231
Jani Nikulac46f1112014-10-27 16:26:52 +02007232#define _IBX_HDMIW_HDMIEDID_A 0xE2050
7233#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007234#define IBX_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _IBX_HDMIW_HDMIEDID_A, \
7235 _IBX_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007236#define _IBX_AUD_CNTL_ST_A 0xE20B4
7237#define _IBX_AUD_CNTL_ST_B 0xE21B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007238#define IBX_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CNTL_ST_A, \
7239 _IBX_AUD_CNTL_ST_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007240#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
7241#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
7242#define IBX_ELD_ACK (1 << 4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007243#define IBX_AUD_CNTL_ST2 _MMIO(0xE20C0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007244#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
7245#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08007246
Jani Nikulac46f1112014-10-27 16:26:52 +02007247#define _CPT_HDMIW_HDMIEDID_A 0xE5050
7248#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007249#define CPT_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _CPT_HDMIW_HDMIEDID_A, _CPT_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007250#define _CPT_AUD_CNTL_ST_A 0xE50B4
7251#define _CPT_AUD_CNTL_ST_B 0xE51B4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007252#define CPT_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CNTL_ST_A, _CPT_AUD_CNTL_ST_B)
7253#define CPT_AUD_CNTRL_ST2 _MMIO(0xE50C0)
Wu Fengguange0dac652011-09-05 14:25:34 +08007254
Jani Nikulac46f1112014-10-27 16:26:52 +02007255#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
7256#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007257#define VLV_HDMIW_HDMIEDID(pipe) _MMIO_PIPE(pipe, _VLV_HDMIW_HDMIEDID_A, _VLV_HDMIW_HDMIEDID_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007258#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
7259#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007260#define VLV_AUD_CNTL_ST(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CNTL_ST_A, _VLV_AUD_CNTL_ST_B)
7261#define VLV_AUD_CNTL_ST2 _MMIO(VLV_DISPLAY_BASE + 0x620C0)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007262
Eric Anholtae662d32012-01-03 09:23:29 -08007263/* These are the 4 32-bit write offset registers for each stream
7264 * output buffer. It determines the offset from the
7265 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
7266 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007267#define GEN7_SO_WRITE_OFFSET(n) _MMIO(0x5280 + (n) * 4)
Eric Anholtae662d32012-01-03 09:23:29 -08007268
Jani Nikulac46f1112014-10-27 16:26:52 +02007269#define _IBX_AUD_CONFIG_A 0xe2000
7270#define _IBX_AUD_CONFIG_B 0xe2100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007271#define IBX_AUD_CFG(pipe) _MMIO_PIPE(pipe, _IBX_AUD_CONFIG_A, _IBX_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007272#define _CPT_AUD_CONFIG_A 0xe5000
7273#define _CPT_AUD_CONFIG_B 0xe5100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007274#define CPT_AUD_CFG(pipe) _MMIO_PIPE(pipe, _CPT_AUD_CONFIG_A, _CPT_AUD_CONFIG_B)
Jani Nikulac46f1112014-10-27 16:26:52 +02007275#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
7276#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007277#define VLV_AUD_CFG(pipe) _MMIO_PIPE(pipe, _VLV_AUD_CONFIG_A, _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04007278
Wu Fengguangb6daa022012-01-06 14:41:31 -06007279#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
7280#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
7281#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02007282#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007283#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02007284#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007285#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03007286#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
7287#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
7288#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
7289#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
7290#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
7291#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
7292#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
7293#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
7294#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
7295#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
7296#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06007297#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
7298
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007299/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02007300#define _HSW_AUD_CONFIG_A 0x65000
7301#define _HSW_AUD_CONFIG_B 0x65100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007302#define HSW_AUD_CFG(pipe) _MMIO_PIPE(pipe, _HSW_AUD_CONFIG_A, _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007303
Jani Nikulac46f1112014-10-27 16:26:52 +02007304#define _HSW_AUD_MISC_CTRL_A 0x65010
7305#define _HSW_AUD_MISC_CTRL_B 0x65110
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007306#define HSW_AUD_MISC_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_MISC_CTRL_A, _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007307
Jani Nikulac46f1112014-10-27 16:26:52 +02007308#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
7309#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007310#define HSW_AUD_DIP_ELD_CTRL(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIP_ELD_CTRL_ST_A, _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007311
7312/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02007313#define _HSW_AUD_DIG_CNVT_1 0x65080
7314#define _HSW_AUD_DIG_CNVT_2 0x65180
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007315#define AUD_DIG_CNVT(pipe) _MMIO_PIPE(pipe, _HSW_AUD_DIG_CNVT_1, _HSW_AUD_DIG_CNVT_2)
Jani Nikulac46f1112014-10-27 16:26:52 +02007316#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007317
Jani Nikulac46f1112014-10-27 16:26:52 +02007318#define _HSW_AUD_EDID_DATA_A 0x65050
7319#define _HSW_AUD_EDID_DATA_B 0x65150
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007320#define HSW_AUD_EDID_DATA(pipe) _MMIO_PIPE(pipe, _HSW_AUD_EDID_DATA_A, _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007321
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007322#define HSW_AUD_PIPE_CONV_CFG _MMIO(0x6507c)
7323#define HSW_AUD_PIN_ELD_CP_VLD _MMIO(0x650c0)
Jani Nikula82910ac2014-10-27 16:26:59 +02007324#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
7325#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
7326#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
7327#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08007328
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007329#define HSW_AUD_CHICKENBIT _MMIO(0x65f10)
Lu, Han632f3ab2015-05-05 09:05:47 +08007330#define SKL_AUD_CODEC_WAKE_SIGNAL (1 << 15)
7331
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007332/* HSW Power Wells */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007333#define HSW_PWR_WELL_BIOS _MMIO(0x45400) /* CTL1 */
7334#define HSW_PWR_WELL_DRIVER _MMIO(0x45404) /* CTL2 */
7335#define HSW_PWR_WELL_KVMR _MMIO(0x45408) /* CTL3 */
7336#define HSW_PWR_WELL_DEBUG _MMIO(0x4540C) /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03007337#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
7338#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007339#define HSW_PWR_WELL_CTL5 _MMIO(0x45410)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007340#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
7341#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007342#define HSW_PWR_WELL_FORCE_ON (1<<19)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007343#define HSW_PWR_WELL_CTL6 _MMIO(0x45414)
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007344
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007345/* SKL Fuse Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007346#define SKL_FUSE_STATUS _MMIO(0x42000)
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007347#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7348#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7349#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7350#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7351
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007352/* Per-pipe DDI Function Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007353#define _TRANS_DDI_FUNC_CTL_A 0x60400
7354#define _TRANS_DDI_FUNC_CTL_B 0x61400
7355#define _TRANS_DDI_FUNC_CTL_C 0x62400
7356#define _TRANS_DDI_FUNC_CTL_EDP 0x6F400
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007357#define TRANS_DDI_FUNC_CTL(tran) _MMIO_TRANS2(tran, _TRANS_DDI_FUNC_CTL_A)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007358
Paulo Zanoniad80a812012-10-24 16:06:19 -02007359#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007360/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007361#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007362#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007363#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7364#define TRANS_DDI_PORT_NONE (0<<28)
7365#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7366#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7367#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7368#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7369#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7370#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7371#define TRANS_DDI_BPC_MASK (7<<20)
7372#define TRANS_DDI_BPC_8 (0<<20)
7373#define TRANS_DDI_BPC_10 (1<<20)
7374#define TRANS_DDI_BPC_6 (2<<20)
7375#define TRANS_DDI_BPC_12 (3<<20)
7376#define TRANS_DDI_PVSYNC (1<<17)
7377#define TRANS_DDI_PHSYNC (1<<16)
7378#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7379#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7380#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7381#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7382#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007383#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007384#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007385
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007386/* DisplayPort Transport Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007387#define _DP_TP_CTL_A 0x64040
7388#define _DP_TP_CTL_B 0x64140
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007389#define DP_TP_CTL(port) _MMIO_PORT(port, _DP_TP_CTL_A, _DP_TP_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007390#define DP_TP_CTL_ENABLE (1<<31)
7391#define DP_TP_CTL_MODE_SST (0<<27)
7392#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007393#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007394#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007395#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007396#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7397#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7398#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007399#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7400#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007401#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007402#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007403
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007404/* DisplayPort Transport Status */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007405#define _DP_TP_STATUS_A 0x64044
7406#define _DP_TP_STATUS_B 0x64144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007407#define DP_TP_STATUS(port) _MMIO_PORT(port, _DP_TP_STATUS_A, _DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007408#define DP_TP_STATUS_IDLE_DONE (1<<25)
7409#define DP_TP_STATUS_ACT_SENT (1<<24)
7410#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7411#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7412#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7413#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7414#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007415
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007416/* DDI Buffer Control */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007417#define _DDI_BUF_CTL_A 0x64000
7418#define _DDI_BUF_CTL_B 0x64100
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007419#define DDI_BUF_CTL(port) _MMIO_PORT(port, _DDI_BUF_CTL_A, _DDI_BUF_CTL_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007420#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307421#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007422#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007423#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007424#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007425#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007426#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Ville Syrjälä90a6b7b2015-07-06 16:39:15 +03007427#define DDI_PORT_WIDTH_MASK (7 << 1)
7428#define DDI_PORT_WIDTH_SHIFT 1
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007429#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7430
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007431/* DDI Buffer Translations */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007432#define _DDI_BUF_TRANS_A 0x64E00
7433#define _DDI_BUF_TRANS_B 0x64E60
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007434#define DDI_BUF_TRANS_LO(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8)
7435#define DDI_BUF_TRANS_HI(port, i) _MMIO(_PORT(port, _DDI_BUF_TRANS_A, _DDI_BUF_TRANS_B) + (i) * 8 + 4)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007436
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007437/* Sideband Interface (SBI) is programmed indirectly, via
7438 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7439 * which contains the payload */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007440#define SBI_ADDR _MMIO(0xC6000)
7441#define SBI_DATA _MMIO(0xC6004)
7442#define SBI_CTL_STAT _MMIO(0xC6008)
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007443#define SBI_CTL_DEST_ICLK (0x0<<16)
7444#define SBI_CTL_DEST_MPHY (0x1<<16)
7445#define SBI_CTL_OP_IORD (0x2<<8)
7446#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007447#define SBI_CTL_OP_CRRD (0x6<<8)
7448#define SBI_CTL_OP_CRWR (0x7<<8)
7449#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007450#define SBI_RESPONSE_SUCCESS (0x0<<1)
7451#define SBI_BUSY (0x1<<0)
7452#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007453
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007454/* SBI offsets */
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007455#define SBI_SSCDIVINTPHASE 0x0200
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007456#define SBI_SSCDIVINTPHASE6 0x0600
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007457#define SBI_SSCDIVINTPHASE_DIVSEL_SHIFT 1
7458#define SBI_SSCDIVINTPHASE_DIVSEL_MASK (0x7f<<1)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007459#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007460#define SBI_SSCDIVINTPHASE_INCVAL_SHIFT 8
7461#define SBI_SSCDIVINTPHASE_INCVAL_MASK (0x7f<<8)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007462#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007463#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007464#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Ville Syrjäläf7be2c22015-12-04 22:19:39 +02007465#define SBI_SSCDITHPHASE 0x0204
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007466#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007467#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007468#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007469#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007470#define SBI_SSCAUXDIV6 0x0610
Ville Syrjälä8802e5b2016-02-17 21:41:12 +02007471#define SBI_SSCAUXDIV_FINALDIV2SEL_SHIFT 4
7472#define SBI_SSCAUXDIV_FINALDIV2SEL_MASK (1<<4)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007473#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007474#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007475#define SBI_GEN0 0x1f00
7476#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007477
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007478/* LPT PIXCLK_GATE */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007479#define PIXCLK_GATE _MMIO(0xC6020)
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007480#define PIXCLK_GATE_UNGATE (1<<0)
7481#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007482
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007483/* SPLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007484#define SPLL_CTL _MMIO(0x46020)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007485#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007486#define SPLL_PLL_SSC (1<<28)
7487#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007488#define SPLL_PLL_LCPLL (3<<28)
7489#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007490#define SPLL_PLL_FREQ_810MHz (0<<26)
7491#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007492#define SPLL_PLL_FREQ_2700MHz (2<<26)
7493#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007494
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007495/* WRPLL */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007496#define _WRPLL_CTL1 0x46040
7497#define _WRPLL_CTL2 0x46060
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007498#define WRPLL_CTL(pll) _MMIO_PIPE(pll, _WRPLL_CTL1, _WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007499#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007500#define WRPLL_PLL_SSC (1<<28)
7501#define WRPLL_PLL_NON_SSC (2<<28)
7502#define WRPLL_PLL_LCPLL (3<<28)
7503#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007504/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007505#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007506#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007507#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007508#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7509#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007510#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007511#define WRPLL_DIVIDER_FB_SHIFT 16
7512#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007513
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007514/* Port clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007515#define _PORT_CLK_SEL_A 0x46100
7516#define _PORT_CLK_SEL_B 0x46104
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007517#define PORT_CLK_SEL(port) _MMIO_PORT(port, _PORT_CLK_SEL_A, _PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007518#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7519#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7520#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007521#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007522#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007523#define PORT_CLK_SEL_WRPLL1 (4<<29)
7524#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007525#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007526#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007527
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007528/* Transcoder clock selection */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007529#define _TRANS_CLK_SEL_A 0x46140
7530#define _TRANS_CLK_SEL_B 0x46144
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007531#define TRANS_CLK_SEL(tran) _MMIO_TRANS(tran, _TRANS_CLK_SEL_A, _TRANS_CLK_SEL_B)
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007532/* For each transcoder, we need to select the corresponding port clock */
7533#define TRANS_CLK_SEL_DISABLED (0x0<<29)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007534#define TRANS_CLK_SEL_PORT(x) (((x)+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007535
Ville Syrjälä7f1052a2016-04-26 19:46:32 +03007536#define CDCLK_FREQ _MMIO(0x46200)
7537
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007538#define _TRANSA_MSA_MISC 0x60410
7539#define _TRANSB_MSA_MISC 0x61410
7540#define _TRANSC_MSA_MISC 0x62410
7541#define _TRANS_EDP_MSA_MISC 0x6f410
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007542#define TRANS_MSA_MISC(tran) _MMIO_TRANS2(tran, _TRANSA_MSA_MISC)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007543
Paulo Zanonic9809792012-10-23 18:30:00 -02007544#define TRANS_MSA_SYNC_CLK (1<<0)
7545#define TRANS_MSA_6_BPC (0<<5)
7546#define TRANS_MSA_8_BPC (1<<5)
7547#define TRANS_MSA_10_BPC (2<<5)
7548#define TRANS_MSA_12_BPC (3<<5)
7549#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007550
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007551/* LCPLL Control */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007552#define LCPLL_CTL _MMIO(0x130040)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007553#define LCPLL_PLL_DISABLE (1<<31)
7554#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007555#define LCPLL_CLK_FREQ_MASK (3<<26)
7556#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007557#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7558#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7559#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007560#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007561#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007562#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007563#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007564#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007565#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7566
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007567/*
7568 * SKL Clocks
7569 */
7570
7571/* CDCLK_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007572#define CDCLK_CTL _MMIO(0x46000)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007573#define CDCLK_FREQ_SEL_MASK (3<<26)
7574#define CDCLK_FREQ_450_432 (0<<26)
7575#define CDCLK_FREQ_540 (1<<26)
7576#define CDCLK_FREQ_337_308 (2<<26)
7577#define CDCLK_FREQ_675_617 (3<<26)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307578#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7579#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7580#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7581#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7582#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007583#define BXT_CDCLK_CD2X_PIPE(pipe) ((pipe)<<20)
7584#define BXT_CDCLK_CD2X_PIPE_NONE BXT_CDCLK_CD2X_PIPE(3)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307585#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
Ville Syrjälä7fe62752016-05-11 22:44:51 +03007586#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307587
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007588/* LCPLL_CTL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007589#define LCPLL1_CTL _MMIO(0x46010)
7590#define LCPLL2_CTL _MMIO(0x46014)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007591#define LCPLL_PLL_ENABLE (1<<31)
7592
7593/* DPLL control1 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007594#define DPLL_CTRL1 _MMIO(0x6C058)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007595#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7596#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007597#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7598#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7599#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007600#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007601#define DPLL_CTRL1_LINK_RATE_2700 0
7602#define DPLL_CTRL1_LINK_RATE_1350 1
7603#define DPLL_CTRL1_LINK_RATE_810 2
7604#define DPLL_CTRL1_LINK_RATE_1620 3
7605#define DPLL_CTRL1_LINK_RATE_1080 4
7606#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007607
7608/* DPLL control2 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007609#define DPLL_CTRL2 _MMIO(0x6C05C)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007610#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<((port)+15))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007611#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007612#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007613#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) ((clk)<<((port)*3+1))
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007614#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7615
7616/* DPLL Status */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007617#define DPLL_STATUS _MMIO(0x6C060)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007618#define DPLL_LOCK(id) (1<<((id)*8))
7619
7620/* DPLL cfg */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007621#define _DPLL1_CFGCR1 0x6C040
7622#define _DPLL2_CFGCR1 0x6C048
7623#define _DPLL3_CFGCR1 0x6C050
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007624#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7625#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007626#define DPLL_CFGCR1_DCO_FRACTION(x) ((x)<<9)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007627#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7628
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007629#define _DPLL1_CFGCR2 0x6C044
7630#define _DPLL2_CFGCR2 0x6C04C
7631#define _DPLL3_CFGCR2 0x6C054
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007632#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007633#define DPLL_CFGCR2_QDIV_RATIO(x) ((x)<<8)
7634#define DPLL_CFGCR2_QDIV_MODE(x) ((x)<<7)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007635#define DPLL_CFGCR2_KDIV_MASK (3<<5)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007636#define DPLL_CFGCR2_KDIV(x) ((x)<<5)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007637#define DPLL_CFGCR2_KDIV_5 (0<<5)
7638#define DPLL_CFGCR2_KDIV_2 (1<<5)
7639#define DPLL_CFGCR2_KDIV_3 (2<<5)
7640#define DPLL_CFGCR2_KDIV_1 (3<<5)
7641#define DPLL_CFGCR2_PDIV_MASK (7<<2)
Ville Syrjälä68d97532015-09-18 20:03:39 +03007642#define DPLL_CFGCR2_PDIV(x) ((x)<<2)
Satheeshakrishna M326ac392014-11-13 14:55:13 +00007643#define DPLL_CFGCR2_PDIV_1 (0<<2)
7644#define DPLL_CFGCR2_PDIV_2 (1<<2)
7645#define DPLL_CFGCR2_PDIV_3 (2<<2)
7646#define DPLL_CFGCR2_PDIV_7 (4<<2)
7647#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7648
Lyudeda3b8912016-02-04 10:43:21 -05007649#define DPLL_CFGCR1(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR1, _DPLL2_CFGCR1)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007650#define DPLL_CFGCR2(id) _MMIO_PIPE((id) - SKL_DPLL1, _DPLL1_CFGCR2, _DPLL2_CFGCR2)
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007651
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307652/* BXT display engine PLL */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007653#define BXT_DE_PLL_CTL _MMIO(0x6d000)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307654#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7655#define BXT_DE_PLL_RATIO_MASK 0xff
7656
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007657#define BXT_DE_PLL_ENABLE _MMIO(0x46070)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307658#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7659#define BXT_DE_PLL_LOCK (1 << 30)
7660
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307661/* GEN9 DC */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007662#define DC_STATE_EN _MMIO(0x45504)
Imre Deak13ae3a02015-11-04 19:24:16 +02007663#define DC_STATE_DISABLE 0
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307664#define DC_STATE_EN_UPTO_DC5 (1<<0)
7665#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307666#define DC_STATE_EN_UPTO_DC6 (2<<0)
7667#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7668
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007669#define DC_STATE_DEBUG _MMIO(0x45520)
Mika Kuoppala5b076882016-02-19 12:26:04 +02007670#define DC_STATE_DEBUG_MASK_CORES (1<<0)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307671#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7672
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007673/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7674 * since on HSW we can't write to it using I915_WRITE. */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007675#define D_COMP_HSW _MMIO(MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7676#define D_COMP_BDW _MMIO(0x138144)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007677#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7678#define D_COMP_COMP_FORCE (1<<8)
7679#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007680
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007681/* Pipe WM_LINETIME - watermark line time */
Ville Syrjälä086f8e82015-11-04 23:20:01 +02007682#define _PIPE_WM_LINETIME_A 0x45270
7683#define _PIPE_WM_LINETIME_B 0x45274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007684#define PIPE_WM_LINETIME(pipe) _MMIO_PIPE(pipe, _PIPE_WM_LINETIME_A, _PIPE_WM_LINETIME_B)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007685#define PIPE_WM_LINETIME_MASK (0x1ff)
7686#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007687#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007688#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007689
7690/* SFUSE_STRAP */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007691#define SFUSE_STRAP _MMIO(0xc2014)
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007692#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7693#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Ville Syrjälä65e472e2015-12-01 23:28:55 +02007694#define SFUSE_STRAP_CRT_DISABLED (1<<6)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007695#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7696#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7697#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7698
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007699#define WM_MISC _MMIO(0x45260)
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007700#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7701
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007702#define WM_DBG _MMIO(0x45280)
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007703#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7704#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7705#define WM_DBG_DISALLOW_SPRITE (1<<2)
7706
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007707/* pipe CSC */
7708#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7709#define _PIPE_A_CSC_COEFF_BY 0x49014
7710#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7711#define _PIPE_A_CSC_COEFF_BU 0x4901c
7712#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7713#define _PIPE_A_CSC_COEFF_BV 0x49024
7714#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007715#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7716#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7717#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007718#define _PIPE_A_CSC_PREOFF_HI 0x49030
7719#define _PIPE_A_CSC_PREOFF_ME 0x49034
7720#define _PIPE_A_CSC_PREOFF_LO 0x49038
7721#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7722#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7723#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7724
7725#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7726#define _PIPE_B_CSC_COEFF_BY 0x49114
7727#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7728#define _PIPE_B_CSC_COEFF_BU 0x4911c
7729#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7730#define _PIPE_B_CSC_COEFF_BV 0x49124
7731#define _PIPE_B_CSC_MODE 0x49128
7732#define _PIPE_B_CSC_PREOFF_HI 0x49130
7733#define _PIPE_B_CSC_PREOFF_ME 0x49134
7734#define _PIPE_B_CSC_PREOFF_LO 0x49138
7735#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7736#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7737#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7738
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007739#define PIPE_CSC_COEFF_RY_GY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7740#define PIPE_CSC_COEFF_BY(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7741#define PIPE_CSC_COEFF_RU_GU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7742#define PIPE_CSC_COEFF_BU(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7743#define PIPE_CSC_COEFF_RV_GV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7744#define PIPE_CSC_COEFF_BV(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7745#define PIPE_CSC_MODE(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7746#define PIPE_CSC_PREOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7747#define PIPE_CSC_PREOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7748#define PIPE_CSC_PREOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7749#define PIPE_CSC_POSTOFF_HI(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7750#define PIPE_CSC_POSTOFF_ME(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7751#define PIPE_CSC_POSTOFF_LO(pipe) _MMIO_PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007752
Lionel Landwerlin82cf4352016-03-16 10:57:16 +00007753/* pipe degamma/gamma LUTs on IVB+ */
7754#define _PAL_PREC_INDEX_A 0x4A400
7755#define _PAL_PREC_INDEX_B 0x4AC00
7756#define _PAL_PREC_INDEX_C 0x4B400
7757#define PAL_PREC_10_12_BIT (0 << 31)
7758#define PAL_PREC_SPLIT_MODE (1 << 31)
7759#define PAL_PREC_AUTO_INCREMENT (1 << 15)
7760#define _PAL_PREC_DATA_A 0x4A404
7761#define _PAL_PREC_DATA_B 0x4AC04
7762#define _PAL_PREC_DATA_C 0x4B404
7763#define _PAL_PREC_GC_MAX_A 0x4A410
7764#define _PAL_PREC_GC_MAX_B 0x4AC10
7765#define _PAL_PREC_GC_MAX_C 0x4B410
7766#define _PAL_PREC_EXT_GC_MAX_A 0x4A420
7767#define _PAL_PREC_EXT_GC_MAX_B 0x4AC20
7768#define _PAL_PREC_EXT_GC_MAX_C 0x4B420
7769
7770#define PREC_PAL_INDEX(pipe) _MMIO_PIPE(pipe, _PAL_PREC_INDEX_A, _PAL_PREC_INDEX_B)
7771#define PREC_PAL_DATA(pipe) _MMIO_PIPE(pipe, _PAL_PREC_DATA_A, _PAL_PREC_DATA_B)
7772#define PREC_PAL_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_GC_MAX_A, _PAL_PREC_GC_MAX_B) + (i) * 4)
7773#define PREC_PAL_EXT_GC_MAX(pipe, i) _MMIO(_PIPE(pipe, _PAL_PREC_EXT_GC_MAX_A, _PAL_PREC_EXT_GC_MAX_B) + (i) * 4)
7774
Lionel Landwerlin29dc3732016-03-16 10:57:17 +00007775/* pipe CSC & degamma/gamma LUTs on CHV */
7776#define _CGM_PIPE_A_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x67900)
7777#define _CGM_PIPE_A_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x67904)
7778#define _CGM_PIPE_A_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x67908)
7779#define _CGM_PIPE_A_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6790C)
7780#define _CGM_PIPE_A_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x67910)
7781#define _CGM_PIPE_A_DEGAMMA (VLV_DISPLAY_BASE + 0x66000)
7782#define _CGM_PIPE_A_GAMMA (VLV_DISPLAY_BASE + 0x67000)
7783#define _CGM_PIPE_A_MODE (VLV_DISPLAY_BASE + 0x67A00)
7784#define CGM_PIPE_MODE_GAMMA (1 << 2)
7785#define CGM_PIPE_MODE_CSC (1 << 1)
7786#define CGM_PIPE_MODE_DEGAMMA (1 << 0)
7787
7788#define _CGM_PIPE_B_CSC_COEFF01 (VLV_DISPLAY_BASE + 0x69900)
7789#define _CGM_PIPE_B_CSC_COEFF23 (VLV_DISPLAY_BASE + 0x69904)
7790#define _CGM_PIPE_B_CSC_COEFF45 (VLV_DISPLAY_BASE + 0x69908)
7791#define _CGM_PIPE_B_CSC_COEFF67 (VLV_DISPLAY_BASE + 0x6990C)
7792#define _CGM_PIPE_B_CSC_COEFF8 (VLV_DISPLAY_BASE + 0x69910)
7793#define _CGM_PIPE_B_DEGAMMA (VLV_DISPLAY_BASE + 0x68000)
7794#define _CGM_PIPE_B_GAMMA (VLV_DISPLAY_BASE + 0x69000)
7795#define _CGM_PIPE_B_MODE (VLV_DISPLAY_BASE + 0x69A00)
7796
7797#define CGM_PIPE_CSC_COEFF01(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF01, _CGM_PIPE_B_CSC_COEFF01)
7798#define CGM_PIPE_CSC_COEFF23(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF23, _CGM_PIPE_B_CSC_COEFF23)
7799#define CGM_PIPE_CSC_COEFF45(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF45, _CGM_PIPE_B_CSC_COEFF45)
7800#define CGM_PIPE_CSC_COEFF67(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF67, _CGM_PIPE_B_CSC_COEFF67)
7801#define CGM_PIPE_CSC_COEFF8(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_CSC_COEFF8, _CGM_PIPE_B_CSC_COEFF8)
7802#define CGM_PIPE_DEGAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_DEGAMMA, _CGM_PIPE_B_DEGAMMA) + (i) * 8 + (w) * 4)
7803#define CGM_PIPE_GAMMA(pipe, i, w) _MMIO(_PIPE(pipe, _CGM_PIPE_A_GAMMA, _CGM_PIPE_B_GAMMA) + (i) * 8 + (w) * 4)
7804#define CGM_PIPE_MODE(pipe) _MMIO_PIPE(pipe, _CGM_PIPE_A_MODE, _CGM_PIPE_B_MODE)
7805
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007806/* MIPI DSI registers */
7807
7808#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007809#define _MMIO_MIPI(port, a, c) _MMIO(_MIPI_PORT(port, a, c))
Jani Nikula3230bf12013-08-27 15:12:16 +03007810
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307811/* BXT MIPI clock controls */
7812#define BXT_MAX_VAR_OUTPUT_KHZ 39500
7813
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007814#define BXT_MIPI_CLOCK_CTL _MMIO(0x46090)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307815#define BXT_MIPI1_DIV_SHIFT 26
7816#define BXT_MIPI2_DIV_SHIFT 10
7817#define BXT_MIPI_DIV_SHIFT(port) \
7818 _MIPI_PORT(port, BXT_MIPI1_DIV_SHIFT, \
7819 BXT_MIPI2_DIV_SHIFT)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307820
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307821/* TX control divider to select actual TX clock output from (8x/var) */
Deepak M782d25c2016-02-15 22:43:57 +05307822#define BXT_MIPI1_TX_ESCLK_SHIFT 26
7823#define BXT_MIPI2_TX_ESCLK_SHIFT 10
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307824#define BXT_MIPI_TX_ESCLK_SHIFT(port) \
7825 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_SHIFT, \
7826 BXT_MIPI2_TX_ESCLK_SHIFT)
Deepak M782d25c2016-02-15 22:43:57 +05307827#define BXT_MIPI1_TX_ESCLK_FIXDIV_MASK (0x3F << 26)
7828#define BXT_MIPI2_TX_ESCLK_FIXDIV_MASK (0x3F << 10)
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307829#define BXT_MIPI_TX_ESCLK_FIXDIV_MASK(port) \
7830 _MIPI_PORT(port, BXT_MIPI1_TX_ESCLK_FIXDIV_MASK, \
Deepak M782d25c2016-02-15 22:43:57 +05307831 BXT_MIPI2_TX_ESCLK_FIXDIV_MASK)
7832#define BXT_MIPI_TX_ESCLK_DIVIDER(port, val) \
7833 ((val & 0x3F) << BXT_MIPI_TX_ESCLK_SHIFT(port))
7834/* RX upper control divider to select actual RX clock output from 8x */
7835#define BXT_MIPI1_RX_ESCLK_UPPER_SHIFT 21
7836#define BXT_MIPI2_RX_ESCLK_UPPER_SHIFT 5
7837#define BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port) \
7838 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_SHIFT, \
7839 BXT_MIPI2_RX_ESCLK_UPPER_SHIFT)
7840#define BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 21)
7841#define BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK (3 << 5)
7842#define BXT_MIPI_RX_ESCLK_UPPER_FIXDIV_MASK(port) \
7843 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_UPPER_FIXDIV_MASK, \
7844 BXT_MIPI2_RX_ESCLK_UPPER_FIXDIV_MASK)
7845#define BXT_MIPI_RX_ESCLK_UPPER_DIVIDER(port, val) \
7846 ((val & 3) << BXT_MIPI_RX_ESCLK_UPPER_SHIFT(port))
7847/* 8/3X divider to select the actual 8/3X clock output from 8x */
7848#define BXT_MIPI1_8X_BY3_SHIFT 19
7849#define BXT_MIPI2_8X_BY3_SHIFT 3
7850#define BXT_MIPI_8X_BY3_SHIFT(port) \
7851 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_SHIFT, \
7852 BXT_MIPI2_8X_BY3_SHIFT)
7853#define BXT_MIPI1_8X_BY3_DIVIDER_MASK (3 << 19)
7854#define BXT_MIPI2_8X_BY3_DIVIDER_MASK (3 << 3)
7855#define BXT_MIPI_8X_BY3_DIVIDER_MASK(port) \
7856 _MIPI_PORT(port, BXT_MIPI1_8X_BY3_DIVIDER_MASK, \
7857 BXT_MIPI2_8X_BY3_DIVIDER_MASK)
7858#define BXT_MIPI_8X_BY3_DIVIDER(port, val) \
7859 ((val & 3) << BXT_MIPI_8X_BY3_SHIFT(port))
7860/* RX lower control divider to select actual RX clock output from 8x */
7861#define BXT_MIPI1_RX_ESCLK_LOWER_SHIFT 16
7862#define BXT_MIPI2_RX_ESCLK_LOWER_SHIFT 0
7863#define BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port) \
7864 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_SHIFT, \
7865 BXT_MIPI2_RX_ESCLK_LOWER_SHIFT)
7866#define BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 16)
7867#define BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK (3 << 0)
7868#define BXT_MIPI_RX_ESCLK_LOWER_FIXDIV_MASK(port) \
7869 _MIPI_PORT(port, BXT_MIPI1_RX_ESCLK_LOWER_FIXDIV_MASK, \
7870 BXT_MIPI2_RX_ESCLK_LOWER_FIXDIV_MASK)
7871#define BXT_MIPI_RX_ESCLK_LOWER_DIVIDER(port, val) \
7872 ((val & 3) << BXT_MIPI_RX_ESCLK_LOWER_SHIFT(port))
7873
7874#define RX_DIVIDER_BIT_1_2 0x3
7875#define RX_DIVIDER_BIT_3_4 0xC
Shashank Sharma11b8e4f2015-09-23 23:27:17 +05307876
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307877/* BXT MIPI mode configure */
7878#define _BXT_MIPIA_TRANS_HACTIVE 0x6B0F8
7879#define _BXT_MIPIC_TRANS_HACTIVE 0x6B8F8
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007880#define BXT_MIPI_TRANS_HACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307881 _BXT_MIPIA_TRANS_HACTIVE, _BXT_MIPIC_TRANS_HACTIVE)
7882
7883#define _BXT_MIPIA_TRANS_VACTIVE 0x6B0FC
7884#define _BXT_MIPIC_TRANS_VACTIVE 0x6B8FC
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007885#define BXT_MIPI_TRANS_VACTIVE(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307886 _BXT_MIPIA_TRANS_VACTIVE, _BXT_MIPIC_TRANS_VACTIVE)
7887
7888#define _BXT_MIPIA_TRANS_VTOTAL 0x6B100
7889#define _BXT_MIPIC_TRANS_VTOTAL 0x6B900
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007890#define BXT_MIPI_TRANS_VTOTAL(tc) _MMIO_MIPI(tc, \
Shashank Sharmad2e08c02015-09-01 19:41:40 +05307891 _BXT_MIPIA_TRANS_VTOTAL, _BXT_MIPIC_TRANS_VTOTAL)
7892
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007893#define BXT_DSI_PLL_CTL _MMIO(0x161000)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307894#define BXT_DSI_PLL_PVD_RATIO_SHIFT 16
7895#define BXT_DSI_PLL_PVD_RATIO_MASK (3 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7896#define BXT_DSI_PLL_PVD_RATIO_1 (1 << BXT_DSI_PLL_PVD_RATIO_SHIFT)
7897#define BXT_DSIC_16X_BY2 (1 << 10)
7898#define BXT_DSIC_16X_BY3 (2 << 10)
7899#define BXT_DSIC_16X_BY4 (3 << 10)
Imre Deakdb18b6a2016-03-24 12:41:40 +02007900#define BXT_DSIC_16X_MASK (3 << 10)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307901#define BXT_DSIA_16X_BY2 (1 << 8)
7902#define BXT_DSIA_16X_BY3 (2 << 8)
7903#define BXT_DSIA_16X_BY4 (3 << 8)
Imre Deakdb18b6a2016-03-24 12:41:40 +02007904#define BXT_DSIA_16X_MASK (3 << 8)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307905#define BXT_DSI_FREQ_SEL_SHIFT 8
7906#define BXT_DSI_FREQ_SEL_MASK (0xF << BXT_DSI_FREQ_SEL_SHIFT)
7907
7908#define BXT_DSI_PLL_RATIO_MAX 0x7D
7909#define BXT_DSI_PLL_RATIO_MIN 0x22
7910#define BXT_DSI_PLL_RATIO_MASK 0xFF
Deepak M61ad9922015-12-04 19:47:38 +05307911#define BXT_REF_CLOCK_KHZ 19200
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307912
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007913#define BXT_DSI_PLL_ENABLE _MMIO(0x46080)
Shashank Sharmacfe01a52015-09-01 19:41:38 +05307914#define BXT_DSI_PLL_DO_ENABLE (1 << 31)
7915#define BXT_DSI_PLL_LOCKED (1 << 30)
7916
Jani Nikula3230bf12013-08-27 15:12:16 +03007917#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007918#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007919#define MIPI_PORT_CTRL(port) _MMIO_MIPI(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307920
7921 /* BXT port control */
7922#define _BXT_MIPIA_PORT_CTRL 0x6B0C0
7923#define _BXT_MIPIC_PORT_CTRL 0x6B8C0
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007924#define BXT_MIPI_PORT_CTRL(tc) _MMIO_MIPI(tc, _BXT_MIPIA_PORT_CTRL, _BXT_MIPIC_PORT_CTRL)
Shashank Sharma37ab0812015-09-01 19:41:42 +05307925
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007926#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007927#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7928#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307929#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007930#define DUAL_LINK_MODE_MASK (1 << 26)
7931#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7932#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007933#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007934#define FLOPPED_HSTX (1 << 23)
7935#define DE_INVERT (1 << 19) /* XXX */
7936#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7937#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7938#define AFE_LATCHOUT (1 << 17)
7939#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007940#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7941#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7942#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7943#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007944#define CSB_SHIFT 9
7945#define CSB_MASK (3 << 9)
7946#define CSB_20MHZ (0 << 9)
7947#define CSB_10MHZ (1 << 9)
7948#define CSB_40MHZ (2 << 9)
7949#define BANDGAP_MASK (1 << 8)
7950#define BANDGAP_PNW_CIRCUIT (0 << 8)
7951#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007952#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7953#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7954#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7955#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007956#define TEARING_EFFECT_MASK (3 << 2)
7957#define TEARING_EFFECT_OFF (0 << 2)
7958#define TEARING_EFFECT_DSI (1 << 2)
7959#define TEARING_EFFECT_GPIO (2 << 2)
7960#define LANE_CONFIGURATION_SHIFT 0
7961#define LANE_CONFIGURATION_MASK (3 << 0)
7962#define LANE_CONFIGURATION_4LANE (0 << 0)
7963#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7964#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7965
7966#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007967#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007968#define MIPI_TEARING_CTRL(port) _MMIO_MIPI(port, _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007969#define TEARING_EFFECT_DELAY_SHIFT 0
7970#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7971
7972/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307973#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007974
7975/* MIPI DSI Controller and D-PHY registers */
7976
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307977#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007978#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007979#define MIPI_DEVICE_READY(port) _MMIO_MIPI(port, _MIPIA_DEVICE_READY, _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007980#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7981#define ULPS_STATE_MASK (3 << 1)
7982#define ULPS_STATE_ENTER (2 << 1)
7983#define ULPS_STATE_EXIT (1 << 1)
7984#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7985#define DEVICE_READY (1 << 0)
7986
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307987#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007988#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007989#define MIPI_INTR_STAT(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT, _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307990#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007991#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02007992#define MIPI_INTR_EN(port) _MMIO_MIPI(port, _MIPIA_INTR_EN, _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007993#define TEARING_EFFECT (1 << 31)
7994#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7995#define GEN_READ_DATA_AVAIL (1 << 29)
7996#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7997#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7998#define RX_PROT_VIOLATION (1 << 26)
7999#define RX_INVALID_TX_LENGTH (1 << 25)
8000#define ACK_WITH_NO_ERROR (1 << 24)
8001#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
8002#define LP_RX_TIMEOUT (1 << 22)
8003#define HS_TX_TIMEOUT (1 << 21)
8004#define DPI_FIFO_UNDERRUN (1 << 20)
8005#define LOW_CONTENTION (1 << 19)
8006#define HIGH_CONTENTION (1 << 18)
8007#define TXDSI_VC_ID_INVALID (1 << 17)
8008#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
8009#define TXCHECKSUM_ERROR (1 << 15)
8010#define TXECC_MULTIBIT_ERROR (1 << 14)
8011#define TXECC_SINGLE_BIT_ERROR (1 << 13)
8012#define TXFALSE_CONTROL_ERROR (1 << 12)
8013#define RXDSI_VC_ID_INVALID (1 << 11)
8014#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
8015#define RXCHECKSUM_ERROR (1 << 9)
8016#define RXECC_MULTIBIT_ERROR (1 << 8)
8017#define RXECC_SINGLE_BIT_ERROR (1 << 7)
8018#define RXFALSE_CONTROL_ERROR (1 << 6)
8019#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
8020#define RX_LP_TX_SYNC_ERROR (1 << 4)
8021#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
8022#define RXEOT_SYNC_ERROR (1 << 2)
8023#define RXSOT_SYNC_ERROR (1 << 1)
8024#define RXSOT_ERROR (1 << 0)
8025
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308026#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008027#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008028#define MIPI_DSI_FUNC_PRG(port) _MMIO_MIPI(port, _MIPIA_DSI_FUNC_PRG, _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03008029#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
8030#define CMD_MODE_NOT_SUPPORTED (0 << 13)
8031#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
8032#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
8033#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
8034#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
8035#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
8036#define VID_MODE_FORMAT_MASK (0xf << 7)
8037#define VID_MODE_NOT_SUPPORTED (0 << 7)
8038#define VID_MODE_FORMAT_RGB565 (1 << 7)
Jani Nikula42c151e2016-03-16 12:21:39 +02008039#define VID_MODE_FORMAT_RGB666_PACKED (2 << 7)
8040#define VID_MODE_FORMAT_RGB666 (3 << 7)
Jani Nikula3230bf12013-08-27 15:12:16 +03008041#define VID_MODE_FORMAT_RGB888 (4 << 7)
8042#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
8043#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
8044#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
8045#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
8046#define DATA_LANES_PRG_REG_SHIFT 0
8047#define DATA_LANES_PRG_REG_MASK (7 << 0)
8048
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308049#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008050#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008051#define MIPI_HS_TX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_HS_TX_TIMEOUT, _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008052#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
8053
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308054#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008055#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008056#define MIPI_LP_RX_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_LP_RX_TIMEOUT, _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008057#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
8058
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308059#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008060#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008061#define MIPI_TURN_AROUND_TIMEOUT(port) _MMIO_MIPI(port, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008062#define TURN_AROUND_TIMEOUT_MASK 0x3f
8063
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308064#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008065#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008066#define MIPI_DEVICE_RESET_TIMER(port) _MMIO_MIPI(port, _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03008067#define DEVICE_RESET_TIMER_MASK 0xffff
8068
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308069#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008070#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008071#define MIPI_DPI_RESOLUTION(port) _MMIO_MIPI(port, _MIPIA_DPI_RESOLUTION, _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03008072#define VERTICAL_ADDRESS_SHIFT 16
8073#define VERTICAL_ADDRESS_MASK (0xffff << 16)
8074#define HORIZONTAL_ADDRESS_SHIFT 0
8075#define HORIZONTAL_ADDRESS_MASK 0xffff
8076
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308077#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008078#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008079#define MIPI_DBI_FIFO_THROTTLE(port) _MMIO_MIPI(port, _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008080#define DBI_FIFO_EMPTY_HALF (0 << 0)
8081#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
8082#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
8083
8084/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308085#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008086#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008087#define MIPI_HSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008088
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308089#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008090#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008091#define MIPI_HBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HBP_COUNT, _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008092
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308093#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008094#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008095#define MIPI_HFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_HFP_COUNT, _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008096
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308097#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008098#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008099#define MIPI_HACTIVE_AREA_COUNT(port) _MMIO_MIPI(port, _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008100
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308101#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008102#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008103#define MIPI_VSYNC_PADDING_COUNT(port) _MMIO_MIPI(port, _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008104
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308105#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008106#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008107#define MIPI_VBP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VBP_COUNT, _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008108
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308109#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008110#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008111#define MIPI_VFP_COUNT(port) _MMIO_MIPI(port, _MIPIA_VFP_COUNT, _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008112
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308113#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008114#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008115#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MMIO_MIPI(port, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308116
Jani Nikula3230bf12013-08-27 15:12:16 +03008117/* regs above are bits 15:0 */
8118
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308119#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008120#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008121#define MIPI_DPI_CONTROL(port) _MMIO_MIPI(port, _MIPIA_DPI_CONTROL, _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008122#define DPI_LP_MODE (1 << 6)
8123#define BACKLIGHT_OFF (1 << 5)
8124#define BACKLIGHT_ON (1 << 4)
8125#define COLOR_MODE_OFF (1 << 3)
8126#define COLOR_MODE_ON (1 << 2)
8127#define TURN_ON (1 << 1)
8128#define SHUTDOWN (1 << 0)
8129
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308130#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008131#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008132#define MIPI_DPI_DATA(port) _MMIO_MIPI(port, _MIPIA_DPI_DATA, _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008133#define COMMAND_BYTE_SHIFT 0
8134#define COMMAND_BYTE_MASK (0x3f << 0)
8135
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308136#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008137#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008138#define MIPI_INIT_COUNT(port) _MMIO_MIPI(port, _MIPIA_INIT_COUNT, _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008139#define MASTER_INIT_TIMER_SHIFT 0
8140#define MASTER_INIT_TIMER_MASK (0xffff << 0)
8141
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308142#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008143#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008144#define MIPI_MAX_RETURN_PKT_SIZE(port) _MMIO_MIPI(port, \
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008145 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008146#define MAX_RETURN_PKT_SIZE_SHIFT 0
8147#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
8148
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308149#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008150#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008151#define MIPI_VIDEO_MODE_FORMAT(port) _MMIO_MIPI(port, _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008152#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
8153#define DISABLE_VIDEO_BTA (1 << 3)
8154#define IP_TG_CONFIG (1 << 2)
8155#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
8156#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
8157#define VIDEO_MODE_BURST (3 << 0)
8158
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308159#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008160#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008161#define MIPI_EOT_DISABLE(port) _MMIO_MIPI(port, _MIPIA_EOT_DISABLE, _MIPIC_EOT_DISABLE)
Jani Nikulaf90e8c32016-06-03 17:57:05 +03008162#define BXT_DEFEATURE_DPI_FIFO_CTR (1 << 9)
8163#define BXT_DPHY_DEFEATURE_EN (1 << 8)
Jani Nikula3230bf12013-08-27 15:12:16 +03008164#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
8165#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
8166#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
8167#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
8168#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
8169#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
8170#define CLOCKSTOP (1 << 1)
8171#define EOT_DISABLE (1 << 0)
8172
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308173#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008174#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008175#define MIPI_LP_BYTECLK(port) _MMIO_MIPI(port, _MIPIA_LP_BYTECLK, _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03008176#define LP_BYTECLK_SHIFT 0
8177#define LP_BYTECLK_MASK (0xffff << 0)
8178
8179/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308180#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008181#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008182#define MIPI_LP_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_DATA, _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008183
8184/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308185#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008186#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008187#define MIPI_HS_GEN_DATA(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_DATA, _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03008188
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308189#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008190#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008191#define MIPI_LP_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_LP_GEN_CTRL, _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308192#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008193#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008194#define MIPI_HS_GEN_CTRL(port) _MMIO_MIPI(port, _MIPIA_HS_GEN_CTRL, _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008195#define LONG_PACKET_WORD_COUNT_SHIFT 8
8196#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
8197#define SHORT_PACKET_PARAM_SHIFT 8
8198#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
8199#define VIRTUAL_CHANNEL_SHIFT 6
8200#define VIRTUAL_CHANNEL_MASK (3 << 6)
8201#define DATA_TYPE_SHIFT 0
Ville Syrjälä395b2912015-09-18 20:03:40 +03008202#define DATA_TYPE_MASK (0x3f << 0)
Jani Nikula3230bf12013-08-27 15:12:16 +03008203/* data type values, see include/video/mipi_display.h */
8204
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308205#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008206#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008207#define MIPI_GEN_FIFO_STAT(port) _MMIO_MIPI(port, _MIPIA_GEN_FIFO_STAT, _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008208#define DPI_FIFO_EMPTY (1 << 28)
8209#define DBI_FIFO_EMPTY (1 << 27)
8210#define LP_CTRL_FIFO_EMPTY (1 << 26)
8211#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
8212#define LP_CTRL_FIFO_FULL (1 << 24)
8213#define HS_CTRL_FIFO_EMPTY (1 << 18)
8214#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
8215#define HS_CTRL_FIFO_FULL (1 << 16)
8216#define LP_DATA_FIFO_EMPTY (1 << 10)
8217#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
8218#define LP_DATA_FIFO_FULL (1 << 8)
8219#define HS_DATA_FIFO_EMPTY (1 << 2)
8220#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
8221#define HS_DATA_FIFO_FULL (1 << 0)
8222
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308223#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008224#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008225#define MIPI_HS_LP_DBI_ENABLE(port) _MMIO_MIPI(port, _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03008226#define DBI_HS_LP_MODE_MASK (1 << 0)
8227#define DBI_LP_MODE (1 << 0)
8228#define DBI_HS_MODE (0 << 0)
8229
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308230#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008231#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008232#define MIPI_DPHY_PARAM(port) _MMIO_MIPI(port, _MIPIA_DPHY_PARAM, _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03008233#define EXIT_ZERO_COUNT_SHIFT 24
8234#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
8235#define TRAIL_COUNT_SHIFT 16
8236#define TRAIL_COUNT_MASK (0x1f << 16)
8237#define CLK_ZERO_COUNT_SHIFT 8
8238#define CLK_ZERO_COUNT_MASK (0xff << 8)
8239#define PREPARE_COUNT_SHIFT 0
8240#define PREPARE_COUNT_MASK (0x3f << 0)
8241
8242/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308243#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008244#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008245#define MIPI_DBI_BW_CTRL(port) _MMIO_MIPI(port, _MIPIA_DBI_BW_CTRL, _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008246
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008247#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb088)
8248#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base + 0xb888)
8249#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MMIO_MIPI(port, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03008250#define LP_HS_SSW_CNT_SHIFT 16
8251#define LP_HS_SSW_CNT_MASK (0xffff << 16)
8252#define HS_LP_PWR_SW_CNT_SHIFT 0
8253#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
8254
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308255#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008256#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008257#define MIPI_STOP_STATE_STALL(port) _MMIO_MIPI(port, _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008258#define STOP_STATE_STALL_COUNTER_SHIFT 0
8259#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
8260
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308261#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008262#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008263#define MIPI_INTR_STAT_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308264#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008265#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008266#define MIPI_INTR_EN_REG_1(port) _MMIO_MIPI(port, _MIPIA_INTR_EN_REG_1, _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03008267#define RX_CONTENTION_DETECTED (1 << 0)
8268
8269/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308270#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03008271#define DBI_TYPEC_ENABLE (1 << 31)
8272#define DBI_TYPEC_WIP (1 << 30)
8273#define DBI_TYPEC_OPTION_SHIFT 28
8274#define DBI_TYPEC_OPTION_MASK (3 << 28)
8275#define DBI_TYPEC_FREQ_SHIFT 24
8276#define DBI_TYPEC_FREQ_MASK (0xf << 24)
8277#define DBI_TYPEC_OVERRIDE (1 << 8)
8278#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
8279#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
8280
8281
8282/* MIPI adapter registers */
8283
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308284#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008285#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008286#define MIPI_CTRL(port) _MMIO_MIPI(port, _MIPIA_CTRL, _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03008287#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
8288#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
8289#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
8290#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
8291#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
8292#define READ_REQUEST_PRIORITY_SHIFT 3
8293#define READ_REQUEST_PRIORITY_MASK (3 << 3)
8294#define READ_REQUEST_PRIORITY_LOW (0 << 3)
8295#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
8296#define RGB_FLIP_TO_BGR (1 << 2)
8297
Jani Nikula6b93e9c2016-03-15 21:51:12 +02008298#define BXT_PIPE_SELECT_SHIFT 7
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308299#define BXT_PIPE_SELECT_MASK (7 << 7)
Deepak M56c48972015-12-09 20:14:04 +05308300#define BXT_PIPE_SELECT(pipe) ((pipe) << 7)
Shashank Sharmad2e08c02015-09-01 19:41:40 +05308301
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308302#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008303#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008304#define MIPI_DATA_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_DATA_ADDRESS, _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008305#define DATA_MEM_ADDRESS_SHIFT 5
8306#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
8307#define DATA_VALID (1 << 0)
8308
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308309#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008310#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008311#define MIPI_DATA_LENGTH(port) _MMIO_MIPI(port, _MIPIA_DATA_LENGTH, _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008312#define DATA_LENGTH_SHIFT 0
8313#define DATA_LENGTH_MASK (0xfffff << 0)
8314
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308315#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008316#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008317#define MIPI_COMMAND_ADDRESS(port) _MMIO_MIPI(port, _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03008318#define COMMAND_MEM_ADDRESS_SHIFT 5
8319#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
8320#define AUTO_PWG_ENABLE (1 << 2)
8321#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
8322#define COMMAND_VALID (1 << 0)
8323
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308324#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008325#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008326#define MIPI_COMMAND_LENGTH(port) _MMIO_MIPI(port, _MIPIA_COMMAND_LENGTH, _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03008327#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
8328#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
8329
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308330#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008331#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008332#define MIPI_READ_DATA_RETURN(port, n) _MMIO(_MIPI(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03008333
Shashank Sharma4ad83e92014-06-02 18:07:47 +05308334#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02008335#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008336#define MIPI_READ_DATA_VALID(port) _MMIO_MIPI(port, _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03008337#define READ_DATA_VALID(n) (1 << (n))
8338
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008339/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00008340#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
8341#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02008342
Peter Antoine3bbaba02015-07-10 20:13:11 +03008343/* MOCS (Memory Object Control State) registers */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008344#define GEN9_LNCFCMOCS(i) _MMIO(0xb020 + (i) * 4) /* L3 Cache Control */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008345
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02008346#define GEN9_GFX_MOCS(i) _MMIO(0xc800 + (i) * 4) /* Graphics MOCS registers */
8347#define GEN9_MFX0_MOCS(i) _MMIO(0xc900 + (i) * 4) /* Media 0 MOCS registers */
8348#define GEN9_MFX1_MOCS(i) _MMIO(0xca00 + (i) * 4) /* Media 1 MOCS registers */
8349#define GEN9_VEBOX_MOCS(i) _MMIO(0xcb00 + (i) * 4) /* Video MOCS registers */
8350#define GEN9_BLT_MOCS(i) _MMIO(0xcc00 + (i) * 4) /* Blitter MOCS registers */
Peter Antoine3bbaba02015-07-10 20:13:11 +03008351
Tim Gored5165eb2016-02-04 11:49:34 +00008352/* gamt regs */
8353#define GEN8_L3_LRA_1_GPGPU _MMIO(0x4dd4)
8354#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_BDW 0x67F1427F /* max/min for LRA1/2 */
8355#define GEN8_L3_LRA_1_GPGPU_DEFAULT_VALUE_CHV 0x5FF101FF /* max/min for LRA1/2 */
8356#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_SKL 0x67F1427F /* " " */
8357#define GEN9_L3_LRA_1_GPGPU_DEFAULT_VALUE_BXT 0x5FF101FF /* " " */
8358
Jesse Barnes585fb112008-07-29 11:54:06 -07008359#endif /* _I915_REG_H_ */