blob: 5aa42395241d7b7d1e525637dece3012914d2e94 [file] [log] [blame]
Dave Airlie0d6aa602006-01-02 20:14:23 +11001/* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 */
Dave Airlie0d6aa602006-01-02 20:14:23 +11003/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
5 * All Rights Reserved.
Dave Airliebc54fd12005-06-23 22:46:46 +10006 *
7 * Permission is hereby granted, free of charge, to any person obtaining a
8 * copy of this software and associated documentation files (the
9 * "Software"), to deal in the Software without restriction, including
10 * without limitation the rights to use, copy, modify, merge, publish,
11 * distribute, sub license, and/or sell copies of the Software, and to
12 * permit persons to whom the Software is furnished to do so, subject to
13 * the following conditions:
14 *
15 * The above copyright notice and this permission notice (including the
16 * next paragraph) shall be included in all copies or substantial portions
17 * of the Software.
18 *
19 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
20 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
21 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
22 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
23 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
24 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
25 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
26 *
Dave Airlie0d6aa602006-01-02 20:14:23 +110027 */
Linus Torvalds1da177e2005-04-16 15:20:36 -070028
Joe Perchesa70491c2012-03-18 13:00:11 -070029#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
30
Jesse Barnes63eeaf32009-06-18 16:56:52 -070031#include <linux/sysrq.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090032#include <linux/slab.h>
Damien Lespiaub2c88f52013-10-15 18:55:29 +010033#include <linux/circ_buf.h>
David Howells760285e2012-10-02 18:01:07 +010034#include <drm/drmP.h>
35#include <drm/i915_drm.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#include "i915_drv.h"
Chris Wilson1c5d22f2009-08-25 11:15:50 +010037#include "i915_trace.h"
Jesse Barnes79e53942008-11-07 14:24:08 -080038#include "intel_drv.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070039
Daniel Vetterfca52a52014-09-30 10:56:45 +020040/**
41 * DOC: interrupt handling
42 *
43 * These functions provide the basic support for enabling and disabling the
44 * interrupt handling support. There's a lot more functionality in i915_irq.c
45 * and related files, but that will be described in separate chapters.
46 */
47
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +030048static const u32 hpd_ilk[HPD_NUM_PINS] = {
49 [HPD_PORT_A] = DE_DP_A_HOTPLUG,
50};
51
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +030052static const u32 hpd_ivb[HPD_NUM_PINS] = {
53 [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
54};
55
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +030056static const u32 hpd_bdw[HPD_NUM_PINS] = {
57 [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
58};
59
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020060static const u32 hpd_ibx[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050061 [HPD_CRT] = SDE_CRT_HOTPLUG,
62 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
63 [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
64 [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
65 [HPD_PORT_D] = SDE_PORTD_HOTPLUG
66};
67
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020068static const u32 hpd_cpt[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050069 [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
Daniel Vetter73c352a2013-03-26 22:38:43 +010070 [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
Egbert Eiche5868a32013-02-28 04:17:12 -050071 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
72 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
73 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
74};
75
Xiong Zhang26951ca2015-08-17 15:55:50 +080076static const u32 hpd_spt[HPD_NUM_PINS] = {
Ville Syrjälä74c0b392015-08-27 23:56:07 +030077 [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
Xiong Zhang26951ca2015-08-17 15:55:50 +080078 [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
79 [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
80 [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
81 [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
82};
83
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020084static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050085 [HPD_CRT] = CRT_HOTPLUG_INT_EN,
86 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
87 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
88 [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
89 [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
90 [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
91};
92
Ville Syrjälä7c7e10d2015-01-09 14:21:12 +020093static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -050094 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
95 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
96 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
97 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
98 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
99 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
100};
101
Ville Syrjälä4bca26d2015-05-11 20:49:10 +0300102static const u32 hpd_status_i915[HPD_NUM_PINS] = {
Egbert Eiche5868a32013-02-28 04:17:12 -0500103 [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
104 [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
105 [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
106 [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
107 [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
108 [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
109};
110
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200111/* BXT hpd list */
112static const u32 hpd_bxt[HPD_NUM_PINS] = {
Sonika Jindal7f3561b2015-08-10 10:35:35 +0530113 [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
Shashank Sharmae0a20ad2015-03-27 14:54:14 +0200114 [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
115 [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
116};
117
Paulo Zanoni5c502442014-04-01 15:37:11 -0300118/* IIR can theoretically queue up two events. Be paranoid. */
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300119#define GEN8_IRQ_RESET_NDX(type, which) do { \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300120 I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
121 POSTING_READ(GEN8_##type##_IMR(which)); \
122 I915_WRITE(GEN8_##type##_IER(which), 0); \
123 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
124 POSTING_READ(GEN8_##type##_IIR(which)); \
125 I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
126 POSTING_READ(GEN8_##type##_IIR(which)); \
127} while (0)
128
Paulo Zanonif86f3fb2014-04-01 15:37:14 -0300129#define GEN5_IRQ_RESET(type) do { \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300130 I915_WRITE(type##IMR, 0xffffffff); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300131 POSTING_READ(type##IMR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300132 I915_WRITE(type##IER, 0); \
Paulo Zanoni5c502442014-04-01 15:37:11 -0300133 I915_WRITE(type##IIR, 0xffffffff); \
134 POSTING_READ(type##IIR); \
135 I915_WRITE(type##IIR, 0xffffffff); \
136 POSTING_READ(type##IIR); \
Paulo Zanonia9d356a2014-04-01 15:37:09 -0300137} while (0)
138
Paulo Zanoni337ba012014-04-01 15:37:16 -0300139/*
140 * We should clear IMR at preinstall/uninstall, and just check at postinstall.
141 */
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200142static void gen5_assert_iir_is_zero(struct drm_i915_private *dev_priv,
143 i915_reg_t reg)
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300144{
145 u32 val = I915_READ(reg);
146
147 if (val == 0)
148 return;
149
150 WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200151 i915_mmio_reg_offset(reg), val);
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300152 I915_WRITE(reg, 0xffffffff);
153 POSTING_READ(reg);
154 I915_WRITE(reg, 0xffffffff);
155 POSTING_READ(reg);
156}
Paulo Zanoni337ba012014-04-01 15:37:16 -0300157
Paulo Zanoni35079892014-04-01 15:37:15 -0300158#define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300159 gen5_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300160 I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200161 I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
162 POSTING_READ(GEN8_##type##_IMR(which)); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300163} while (0)
164
165#define GEN5_IRQ_INIT(type, imr_val, ier_val) do { \
Ville Syrjäläb51a2842015-09-18 20:03:41 +0300166 gen5_assert_iir_is_zero(dev_priv, type##IIR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300167 I915_WRITE(type##IER, (ier_val)); \
Ville Syrjälä7d1bd5392014-10-30 19:42:50 +0200168 I915_WRITE(type##IMR, (imr_val)); \
169 POSTING_READ(type##IMR); \
Paulo Zanoni35079892014-04-01 15:37:15 -0300170} while (0)
171
Imre Deakc9a9a262014-11-05 20:48:37 +0200172static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
173
Egbert Eich0706f172015-09-23 16:15:27 +0200174/* For display hotplug interrupt */
175static inline void
176i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
177 uint32_t mask,
178 uint32_t bits)
179{
180 uint32_t val;
181
182 assert_spin_locked(&dev_priv->irq_lock);
183 WARN_ON(bits & ~mask);
184
185 val = I915_READ(PORT_HOTPLUG_EN);
186 val &= ~mask;
187 val |= bits;
188 I915_WRITE(PORT_HOTPLUG_EN, val);
189}
190
191/**
192 * i915_hotplug_interrupt_update - update hotplug interrupt enable
193 * @dev_priv: driver private
194 * @mask: bits to update
195 * @bits: bits to enable
196 * NOTE: the HPD enable bits are modified both inside and outside
197 * of an interrupt context. To avoid that read-modify-write cycles
198 * interfer, these bits are protected by a spinlock. Since this
199 * function is usually not called from a context where the lock is
200 * held already, this function acquires the lock itself. A non-locking
201 * version is also available.
202 */
203void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
204 uint32_t mask,
205 uint32_t bits)
206{
207 spin_lock_irq(&dev_priv->irq_lock);
208 i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
209 spin_unlock_irq(&dev_priv->irq_lock);
210}
211
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300212/**
213 * ilk_update_display_irq - update DEIMR
214 * @dev_priv: driver private
215 * @interrupt_mask: mask of interrupt bits to update
216 * @enabled_irq_mask: mask of interrupt bits to enable
217 */
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +0200218void ilk_update_display_irq(struct drm_i915_private *dev_priv,
219 uint32_t interrupt_mask,
220 uint32_t enabled_irq_mask)
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800221{
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300222 uint32_t new_val;
223
Daniel Vetter4bc9d432013-06-27 13:44:58 +0200224 assert_spin_locked(&dev_priv->irq_lock);
225
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300226 WARN_ON(enabled_irq_mask & ~interrupt_mask);
227
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700228 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300229 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300230
Ville Syrjäläd9dc34f12015-08-27 23:55:58 +0300231 new_val = dev_priv->irq_mask;
232 new_val &= ~interrupt_mask;
233 new_val |= (~enabled_irq_mask & interrupt_mask);
234
235 if (new_val != dev_priv->irq_mask) {
236 dev_priv->irq_mask = new_val;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000237 I915_WRITE(DEIMR, dev_priv->irq_mask);
Chris Wilson3143a2b2010-11-16 15:55:10 +0000238 POSTING_READ(DEIMR);
Zhenyu Wang036a4a72009-06-08 14:40:19 +0800239 }
240}
241
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300242/**
243 * ilk_update_gt_irq - update GTIMR
244 * @dev_priv: driver private
245 * @interrupt_mask: mask of interrupt bits to update
246 * @enabled_irq_mask: mask of interrupt bits to enable
247 */
248static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
249 uint32_t interrupt_mask,
250 uint32_t enabled_irq_mask)
251{
252 assert_spin_locked(&dev_priv->irq_lock);
253
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100254 WARN_ON(enabled_irq_mask & ~interrupt_mask);
255
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700256 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300257 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300258
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300259 dev_priv->gt_irq_mask &= ~interrupt_mask;
260 dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
261 I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
262 POSTING_READ(GTIMR);
263}
264
Daniel Vetter480c8032014-07-16 09:49:40 +0200265void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300266{
267 ilk_update_gt_irq(dev_priv, mask, mask);
268}
269
Daniel Vetter480c8032014-07-16 09:49:40 +0200270void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoni43eaea12013-08-06 18:57:12 -0300271{
272 ilk_update_gt_irq(dev_priv, mask, 0);
273}
274
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200275static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200276{
277 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
278}
279
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200280static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
Imre Deaka72fbc32014-11-05 20:48:31 +0200281{
282 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IMR(2) : GEN6_PMIMR;
283}
284
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200285static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
Imre Deakb900b942014-11-05 20:48:48 +0200286{
287 return INTEL_INFO(dev_priv)->gen >= 8 ? GEN8_GT_IER(2) : GEN6_PMIER;
288}
289
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300290/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200291 * snb_update_pm_irq - update GEN6_PMIMR
292 * @dev_priv: driver private
293 * @interrupt_mask: mask of interrupt bits to update
294 * @enabled_irq_mask: mask of interrupt bits to enable
295 */
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300296static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
297 uint32_t interrupt_mask,
298 uint32_t enabled_irq_mask)
299{
Paulo Zanoni605cd252013-08-06 18:57:15 -0300300 uint32_t new_val;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300301
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100302 WARN_ON(enabled_irq_mask & ~interrupt_mask);
303
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300304 assert_spin_locked(&dev_priv->irq_lock);
305
Paulo Zanoni605cd252013-08-06 18:57:15 -0300306 new_val = dev_priv->pm_irq_mask;
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300307 new_val &= ~interrupt_mask;
308 new_val |= (~enabled_irq_mask & interrupt_mask);
309
Paulo Zanoni605cd252013-08-06 18:57:15 -0300310 if (new_val != dev_priv->pm_irq_mask) {
311 dev_priv->pm_irq_mask = new_val;
Imre Deaka72fbc32014-11-05 20:48:31 +0200312 I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_irq_mask);
313 POSTING_READ(gen6_pm_imr(dev_priv));
Paulo Zanonif52ecbc2013-08-06 18:57:14 -0300314 }
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300315}
316
Daniel Vetter480c8032014-07-16 09:49:40 +0200317void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300318{
Imre Deak9939fba2014-11-20 23:01:47 +0200319 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
320 return;
321
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300322 snb_update_pm_irq(dev_priv, mask, mask);
323}
324
Imre Deak9939fba2014-11-20 23:01:47 +0200325static void __gen6_disable_pm_irq(struct drm_i915_private *dev_priv,
326 uint32_t mask)
327{
328 snb_update_pm_irq(dev_priv, mask, 0);
329}
330
Daniel Vetter480c8032014-07-16 09:49:40 +0200331void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, uint32_t mask)
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300332{
Imre Deak9939fba2014-11-20 23:01:47 +0200333 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
334 return;
335
336 __gen6_disable_pm_irq(dev_priv, mask);
Paulo Zanoniedbfdb42013-08-06 18:57:13 -0300337}
338
Imre Deak3cc134e2014-11-19 15:30:03 +0200339void gen6_reset_rps_interrupts(struct drm_device *dev)
340{
341 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200342 i915_reg_t reg = gen6_pm_iir(dev_priv);
Imre Deak3cc134e2014-11-19 15:30:03 +0200343
344 spin_lock_irq(&dev_priv->irq_lock);
345 I915_WRITE(reg, dev_priv->pm_rps_events);
346 I915_WRITE(reg, dev_priv->pm_rps_events);
347 POSTING_READ(reg);
Imre Deak096fad92015-03-23 19:11:35 +0200348 dev_priv->rps.pm_iir = 0;
Imre Deak3cc134e2014-11-19 15:30:03 +0200349 spin_unlock_irq(&dev_priv->irq_lock);
350}
351
Imre Deakb900b942014-11-05 20:48:48 +0200352void gen6_enable_rps_interrupts(struct drm_device *dev)
353{
354 struct drm_i915_private *dev_priv = dev->dev_private;
355
356 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak78e68d32014-12-15 18:59:27 +0200357
Imre Deakb900b942014-11-05 20:48:48 +0200358 WARN_ON(dev_priv->rps.pm_iir);
Imre Deak3cc134e2014-11-19 15:30:03 +0200359 WARN_ON(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +0200360 dev_priv->rps.interrupts_enabled = true;
Imre Deak78e68d32014-12-15 18:59:27 +0200361 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) |
362 dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200363 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deak78e68d32014-12-15 18:59:27 +0200364
Imre Deakb900b942014-11-05 20:48:48 +0200365 spin_unlock_irq(&dev_priv->irq_lock);
366}
367
Imre Deak59d02a12014-12-19 19:33:26 +0200368u32 gen6_sanitize_rps_pm_mask(struct drm_i915_private *dev_priv, u32 mask)
369{
370 /*
Imre Deakf24eeb12014-12-19 19:33:27 +0200371 * SNB,IVB can while VLV,CHV may hard hang on looping batchbuffer
Imre Deak59d02a12014-12-19 19:33:26 +0200372 * if GEN6_PM_UP_EI_EXPIRED is masked.
Imre Deakf24eeb12014-12-19 19:33:27 +0200373 *
374 * TODO: verify if this can be reproduced on VLV,CHV.
Imre Deak59d02a12014-12-19 19:33:26 +0200375 */
376 if (INTEL_INFO(dev_priv)->gen <= 7 && !IS_HASWELL(dev_priv))
377 mask &= ~GEN6_PM_RP_UP_EI_EXPIRED;
378
379 if (INTEL_INFO(dev_priv)->gen >= 8)
380 mask &= ~GEN8_PMINTR_REDIRECT_TO_NON_DISP;
381
382 return mask;
383}
384
Imre Deakb900b942014-11-05 20:48:48 +0200385void gen6_disable_rps_interrupts(struct drm_device *dev)
386{
387 struct drm_i915_private *dev_priv = dev->dev_private;
388
Imre Deakd4d70aa2014-11-19 15:30:04 +0200389 spin_lock_irq(&dev_priv->irq_lock);
390 dev_priv->rps.interrupts_enabled = false;
391 spin_unlock_irq(&dev_priv->irq_lock);
392
393 cancel_work_sync(&dev_priv->rps.work);
394
Imre Deak9939fba2014-11-20 23:01:47 +0200395 spin_lock_irq(&dev_priv->irq_lock);
396
Imre Deak59d02a12014-12-19 19:33:26 +0200397 I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0));
Imre Deak9939fba2014-11-20 23:01:47 +0200398
399 __gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Imre Deakb900b942014-11-05 20:48:48 +0200400 I915_WRITE(gen6_pm_ier(dev_priv), I915_READ(gen6_pm_ier(dev_priv)) &
401 ~dev_priv->pm_rps_events);
Imre Deak58072cc2015-03-23 19:11:34 +0200402
403 spin_unlock_irq(&dev_priv->irq_lock);
404
405 synchronize_irq(dev->irq);
Imre Deakb900b942014-11-05 20:48:48 +0200406}
407
Ben Widawsky09610212014-05-15 20:58:08 +0300408/**
Ville Syrjälä81fd8742015-11-25 16:21:30 +0200409 * bdw_update_port_irq - update DE port interrupt
410 * @dev_priv: driver private
411 * @interrupt_mask: mask of interrupt bits to update
412 * @enabled_irq_mask: mask of interrupt bits to enable
413 */
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +0300414static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
415 uint32_t interrupt_mask,
416 uint32_t enabled_irq_mask)
417{
418 uint32_t new_val;
419 uint32_t old_val;
420
421 assert_spin_locked(&dev_priv->irq_lock);
422
423 WARN_ON(enabled_irq_mask & ~interrupt_mask);
424
425 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
426 return;
427
428 old_val = I915_READ(GEN8_DE_PORT_IMR);
429
430 new_val = old_val;
431 new_val &= ~interrupt_mask;
432 new_val |= (~enabled_irq_mask & interrupt_mask);
433
434 if (new_val != old_val) {
435 I915_WRITE(GEN8_DE_PORT_IMR, new_val);
436 POSTING_READ(GEN8_DE_PORT_IMR);
437 }
438}
439
440/**
Ville Syrjälä013d3752015-11-23 18:06:17 +0200441 * bdw_update_pipe_irq - update DE pipe interrupt
442 * @dev_priv: driver private
443 * @pipe: pipe whose interrupt to update
444 * @interrupt_mask: mask of interrupt bits to update
445 * @enabled_irq_mask: mask of interrupt bits to enable
446 */
447void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
448 enum pipe pipe,
449 uint32_t interrupt_mask,
450 uint32_t enabled_irq_mask)
451{
452 uint32_t new_val;
453
454 assert_spin_locked(&dev_priv->irq_lock);
455
456 WARN_ON(enabled_irq_mask & ~interrupt_mask);
457
458 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
459 return;
460
461 new_val = dev_priv->de_irq_mask[pipe];
462 new_val &= ~interrupt_mask;
463 new_val |= (~enabled_irq_mask & interrupt_mask);
464
465 if (new_val != dev_priv->de_irq_mask[pipe]) {
466 dev_priv->de_irq_mask[pipe] = new_val;
467 I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
468 POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
469 }
470}
471
472/**
Daniel Vetterfee884e2013-07-04 23:35:21 +0200473 * ibx_display_interrupt_update - update SDEIMR
474 * @dev_priv: driver private
475 * @interrupt_mask: mask of interrupt bits to update
476 * @enabled_irq_mask: mask of interrupt bits to enable
477 */
Daniel Vetter47339cd2014-09-30 10:56:46 +0200478void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
479 uint32_t interrupt_mask,
480 uint32_t enabled_irq_mask)
Daniel Vetterfee884e2013-07-04 23:35:21 +0200481{
482 uint32_t sdeimr = I915_READ(SDEIMR);
483 sdeimr &= ~interrupt_mask;
484 sdeimr |= (~enabled_irq_mask & interrupt_mask);
485
Daniel Vetter15a17aa2014-12-08 16:30:00 +0100486 WARN_ON(enabled_irq_mask & ~interrupt_mask);
487
Daniel Vetterfee884e2013-07-04 23:35:21 +0200488 assert_spin_locked(&dev_priv->irq_lock);
489
Jesse Barnes9df7575f2014-06-20 09:29:20 -0700490 if (WARN_ON(!intel_irqs_enabled(dev_priv)))
Paulo Zanonic67a4702013-08-19 13:18:09 -0300491 return;
Paulo Zanonic67a4702013-08-19 13:18:09 -0300492
Daniel Vetterfee884e2013-07-04 23:35:21 +0200493 I915_WRITE(SDEIMR, sdeimr);
494 POSTING_READ(SDEIMR);
495}
Paulo Zanoni86642812013-04-12 17:57:57 -0300496
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100497static void
Imre Deak755e9012014-02-10 18:42:47 +0200498__i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
499 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800500{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200501 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200502 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800503
Daniel Vetterb79480b2013-06-27 17:52:10 +0200504 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200505 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200506
Ville Syrjälä04feced2014-04-03 13:28:33 +0300507 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
508 status_mask & ~PIPESTAT_INT_STATUS_MASK,
509 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
510 pipe_name(pipe), enable_mask, status_mask))
Imre Deak755e9012014-02-10 18:42:47 +0200511 return;
512
513 if ((pipestat & enable_mask) == enable_mask)
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200514 return;
515
Imre Deak91d181d2014-02-10 18:42:49 +0200516 dev_priv->pipestat_irq_mask[pipe] |= status_mask;
517
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200518 /* Enable the interrupt, clear any pending status */
Imre Deak755e9012014-02-10 18:42:47 +0200519 pipestat |= enable_mask | status_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200520 I915_WRITE(reg, pipestat);
521 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800522}
523
Daniel Vetterb5ea6422014-03-02 21:18:00 +0100524static void
Imre Deak755e9012014-02-10 18:42:47 +0200525__i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
526 u32 enable_mask, u32 status_mask)
Keith Packard7c463582008-11-04 02:03:27 -0800527{
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200528 i915_reg_t reg = PIPESTAT(pipe);
Imre Deak755e9012014-02-10 18:42:47 +0200529 u32 pipestat = I915_READ(reg) & PIPESTAT_INT_ENABLE_MASK;
Keith Packard7c463582008-11-04 02:03:27 -0800530
Daniel Vetterb79480b2013-06-27 17:52:10 +0200531 assert_spin_locked(&dev_priv->irq_lock);
Daniel Vetterd518ce52014-08-27 10:43:37 +0200532 WARN_ON(!intel_irqs_enabled(dev_priv));
Daniel Vetterb79480b2013-06-27 17:52:10 +0200533
Ville Syrjälä04feced2014-04-03 13:28:33 +0300534 if (WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
535 status_mask & ~PIPESTAT_INT_STATUS_MASK,
536 "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
537 pipe_name(pipe), enable_mask, status_mask))
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200538 return;
539
Imre Deak755e9012014-02-10 18:42:47 +0200540 if ((pipestat & enable_mask) == 0)
541 return;
542
Imre Deak91d181d2014-02-10 18:42:49 +0200543 dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
544
Imre Deak755e9012014-02-10 18:42:47 +0200545 pipestat &= ~enable_mask;
Ville Syrjälä46c06a32013-02-20 21:16:18 +0200546 I915_WRITE(reg, pipestat);
547 POSTING_READ(reg);
Keith Packard7c463582008-11-04 02:03:27 -0800548}
549
Imre Deak10c59c52014-02-10 18:42:48 +0200550static u32 vlv_get_pipestat_enable_mask(struct drm_device *dev, u32 status_mask)
551{
552 u32 enable_mask = status_mask << 16;
553
554 /*
Ville Syrjälä724a6902014-04-09 13:28:48 +0300555 * On pipe A we don't support the PSR interrupt yet,
556 * on pipe B and C the same bit MBZ.
Imre Deak10c59c52014-02-10 18:42:48 +0200557 */
558 if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
559 return 0;
Ville Syrjälä724a6902014-04-09 13:28:48 +0300560 /*
561 * On pipe B and C we don't support the PSR interrupt yet, on pipe
562 * A the same bit is for perf counters which we don't use either.
563 */
564 if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
565 return 0;
Imre Deak10c59c52014-02-10 18:42:48 +0200566
567 enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
568 SPRITE0_FLIP_DONE_INT_EN_VLV |
569 SPRITE1_FLIP_DONE_INT_EN_VLV);
570 if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
571 enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
572 if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
573 enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
574
575 return enable_mask;
576}
577
Imre Deak755e9012014-02-10 18:42:47 +0200578void
579i915_enable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
580 u32 status_mask)
581{
582 u32 enable_mask;
583
Wayne Boyer666a4532015-12-09 12:29:35 -0800584 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200585 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
586 status_mask);
587 else
588 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200589 __i915_enable_pipestat(dev_priv, pipe, enable_mask, status_mask);
590}
591
592void
593i915_disable_pipestat(struct drm_i915_private *dev_priv, enum pipe pipe,
594 u32 status_mask)
595{
596 u32 enable_mask;
597
Wayne Boyer666a4532015-12-09 12:29:35 -0800598 if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
Imre Deak10c59c52014-02-10 18:42:48 +0200599 enable_mask = vlv_get_pipestat_enable_mask(dev_priv->dev,
600 status_mask);
601 else
602 enable_mask = status_mask << 16;
Imre Deak755e9012014-02-10 18:42:47 +0200603 __i915_disable_pipestat(dev_priv, pipe, enable_mask, status_mask);
604}
605
=?utf-8?q?Michel_D=C3=A4nzer?=a6b54f32006-10-24 23:37:43 +1000606/**
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300607 * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +0200608 * @dev: drm device
Zhao Yakui01c66882009-10-28 05:10:00 +0000609 */
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300610static void i915_enable_asle_pipestat(struct drm_device *dev)
Zhao Yakui01c66882009-10-28 05:10:00 +0000611{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300612 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000613
Jani Nikulaf49e38d2013-04-29 13:02:54 +0300614 if (!dev_priv->opregion.asle || !IS_MOBILE(dev))
615 return;
616
Daniel Vetter13321782014-09-15 14:55:29 +0200617 spin_lock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000618
Imre Deak755e9012014-02-10 18:42:47 +0200619 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
Jani Nikulaf8987802013-04-29 13:02:53 +0300620 if (INTEL_INFO(dev)->gen >= 4)
Daniel Vetter3b6c42e2013-10-21 18:04:35 +0200621 i915_enable_pipestat(dev_priv, PIPE_A,
Imre Deak755e9012014-02-10 18:42:47 +0200622 PIPE_LEGACY_BLC_EVENT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000623
Daniel Vetter13321782014-09-15 14:55:29 +0200624 spin_unlock_irq(&dev_priv->irq_lock);
Zhao Yakui01c66882009-10-28 05:10:00 +0000625}
626
Ville Syrjäläf75f3742014-05-15 20:20:36 +0300627/*
628 * This timing diagram depicts the video signal in and
629 * around the vertical blanking period.
630 *
631 * Assumptions about the fictitious mode used in this example:
632 * vblank_start >= 3
633 * vsync_start = vblank_start + 1
634 * vsync_end = vblank_start + 2
635 * vtotal = vblank_start + 3
636 *
637 * start of vblank:
638 * latch double buffered registers
639 * increment frame counter (ctg+)
640 * generate start of vblank interrupt (gen4+)
641 * |
642 * | frame start:
643 * | generate frame start interrupt (aka. vblank interrupt) (gmch)
644 * | may be shifted forward 1-3 extra lines via PIPECONF
645 * | |
646 * | | start of vsync:
647 * | | generate vsync interrupt
648 * | | |
649 * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
650 * . \hs/ . \hs/ \hs/ \hs/ . \hs/
651 * ----va---> <-----------------vb--------------------> <--------va-------------
652 * | | <----vs-----> |
653 * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
654 * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
655 * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
656 * | | |
657 * last visible pixel first visible pixel
658 * | increment frame counter (gen3/4)
659 * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
660 *
661 * x = horizontal active
662 * _ = horizontal blanking
663 * hs = horizontal sync
664 * va = vertical active
665 * vb = vertical blanking
666 * vs = vertical sync
667 * vbs = vblank_start (number)
668 *
669 * Summary:
670 * - most events happen at the start of horizontal sync
671 * - frame start happens at the start of horizontal blank, 1-4 lines
672 * (depending on PIPECONF settings) after the start of vblank
673 * - gen3/4 pixel and frame counter are synchronized with the start
674 * of horizontal active on the first line of vertical active
675 */
676
Thierry Reding88e72712015-09-24 18:35:31 +0200677static u32 i8xx_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +0300678{
679 /* Gen2 doesn't have a hardware frame counter */
680 return 0;
681}
682
Keith Packard42f52ef2008-10-18 19:39:29 -0700683/* Called from drm generic code, passed a 'crtc', which
684 * we use as a pipe index
685 */
Thierry Reding88e72712015-09-24 18:35:31 +0200686static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700687{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300688 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläf0f59a02015-11-18 15:33:26 +0200689 i915_reg_t high_frame, low_frame;
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300690 u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100691 struct intel_crtc *intel_crtc =
692 to_intel_crtc(dev_priv->pipe_to_crtc_mapping[pipe]);
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200693 const struct drm_display_mode *mode = &intel_crtc->base.hwmode;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700694
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +0100695 htotal = mode->crtc_htotal;
696 hsync_start = mode->crtc_hsync_start;
697 vbl_start = mode->crtc_vblank_start;
698 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
699 vbl_start = DIV_ROUND_UP(vbl_start, 2);
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300700
Ville Syrjälä0b2a8e02014-04-29 13:35:50 +0300701 /* Convert to pixel count */
702 vbl_start *= htotal;
703
704 /* Start of vblank event occurs at start of hsync */
705 vbl_start -= htotal - hsync_start;
706
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800707 high_frame = PIPEFRAME(pipe);
708 low_frame = PIPEFRAMEPIXEL(pipe);
Chris Wilson5eddb702010-09-11 13:48:45 +0100709
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700710 /*
711 * High & low register fields aren't synchronized, so make sure
712 * we get a low value that's stable across two reads of the high
713 * register.
714 */
715 do {
Chris Wilson5eddb702010-09-11 13:48:45 +0100716 high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300717 low = I915_READ(low_frame);
Chris Wilson5eddb702010-09-11 13:48:45 +0100718 high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700719 } while (high1 != high2);
720
Chris Wilson5eddb702010-09-11 13:48:45 +0100721 high1 >>= PIPE_FRAME_HIGH_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300722 pixel = low & PIPE_PIXEL_MASK;
Chris Wilson5eddb702010-09-11 13:48:45 +0100723 low >>= PIPE_FRAME_LOW_SHIFT;
Ville Syrjälä391f75e2013-09-25 19:55:26 +0300724
725 /*
726 * The frame counter increments at beginning of active.
727 * Cook up a vblank counter by also checking the pixel
728 * counter against vblank start.
729 */
Ville Syrjäläedc08d02013-11-06 13:56:27 -0200730 return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -0700731}
732
Dave Airlie974e59b2015-10-30 09:45:33 +1000733static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800734{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300735 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800736
Ville Syrjälä649636e2015-09-22 19:50:01 +0300737 return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
Jesse Barnes9880b7a2009-02-06 10:22:41 -0800738}
739
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300740/* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300741static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
742{
743 struct drm_device *dev = crtc->base.dev;
744 struct drm_i915_private *dev_priv = dev->dev_private;
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200745 const struct drm_display_mode *mode = &crtc->base.hwmode;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300746 enum pipe pipe = crtc->pipe;
Ville Syrjälä80715b22014-05-15 20:23:23 +0300747 int position, vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300748
Ville Syrjälä80715b22014-05-15 20:23:23 +0300749 vtotal = mode->crtc_vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300750 if (mode->flags & DRM_MODE_FLAG_INTERLACE)
751 vtotal /= 2;
752
753 if (IS_GEN2(dev))
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300754 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300755 else
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300756 position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300757
758 /*
Jesse Barnes41b578f2015-09-22 12:15:54 -0700759 * On HSW, the DSL reg (0x70000) appears to return 0 if we
760 * read it just before the start of vblank. So try it again
761 * so we don't accidentally end up spanning a vblank frame
762 * increment, causing the pipe_update_end() code to squak at us.
763 *
764 * The nature of this problem means we can't simply check the ISR
765 * bit and return the vblank start value; nor can we use the scanline
766 * debug register in the transcoder as it appears to have the same
767 * problem. We may need to extend this to include other platforms,
768 * but so far testing only shows the problem on HSW.
769 */
Maarten Lankhorstb2916812015-11-03 08:31:41 +0100770 if (HAS_DDI(dev) && !position) {
Jesse Barnes41b578f2015-09-22 12:15:54 -0700771 int i, temp;
772
773 for (i = 0; i < 100; i++) {
774 udelay(1);
775 temp = __raw_i915_read32(dev_priv, PIPEDSL(pipe)) &
776 DSL_LINEMASK_GEN3;
777 if (temp != position) {
778 position = temp;
779 break;
780 }
781 }
782 }
783
784 /*
Ville Syrjälä80715b22014-05-15 20:23:23 +0300785 * See update_scanline_offset() for the details on the
786 * scanline_offset adjustment.
Ville Syrjäläa225f072014-04-29 13:35:45 +0300787 */
Ville Syrjälä80715b22014-05-15 20:23:23 +0300788 return (position + crtc->scanline_offset) % vtotal;
Ville Syrjäläa225f072014-04-29 13:35:45 +0300789}
790
Thierry Reding88e72712015-09-24 18:35:31 +0200791static int i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
Ville Syrjäläabca9e42013-10-28 20:50:48 +0200792 unsigned int flags, int *vpos, int *hpos,
Ville Syrjälä3bb403b2015-09-14 22:43:44 +0300793 ktime_t *stime, ktime_t *etime,
794 const struct drm_display_mode *mode)
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100795{
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300796 struct drm_i915_private *dev_priv = dev->dev_private;
797 struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
798 struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300799 int position;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300800 int vbl_start, vbl_end, hsync_start, htotal, vtotal;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100801 bool in_vbl = true;
802 int ret = 0;
Mario Kleinerad3543e2013-10-30 05:13:08 +0100803 unsigned long irqflags;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100804
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200805 if (WARN_ON(!mode->crtc_clock)) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100806 DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
Jesse Barnes9db4a9c2011-02-07 12:26:52 -0800807 "pipe %c\n", pipe_name(pipe));
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100808 return 0;
809 }
810
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300811 htotal = mode->crtc_htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300812 hsync_start = mode->crtc_hsync_start;
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300813 vtotal = mode->crtc_vtotal;
814 vbl_start = mode->crtc_vblank_start;
815 vbl_end = mode->crtc_vblank_end;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100816
Ville Syrjäläd31faf62013-10-28 16:31:41 +0200817 if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
818 vbl_start = DIV_ROUND_UP(vbl_start, 2);
819 vbl_end /= 2;
820 vtotal /= 2;
821 }
822
Ville Syrjäläc2baf4b2013-09-23 14:48:50 +0300823 ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
824
Mario Kleinerad3543e2013-10-30 05:13:08 +0100825 /*
826 * Lock uncore.lock, as we will do multiple timing critical raw
827 * register reads, potentially with preemption disabled, so the
828 * following code must not block on uncore.lock.
829 */
830 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300831
Mario Kleinerad3543e2013-10-30 05:13:08 +0100832 /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
833
834 /* Get optional system timestamp before query. */
835 if (stime)
836 *stime = ktime_get();
837
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300838 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100839 /* No obvious pixelcount register. Only query vertical
840 * scanout position from Display scan line register.
841 */
Ville Syrjäläa225f072014-04-29 13:35:45 +0300842 position = __intel_get_crtc_scanline(intel_crtc);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100843 } else {
844 /* Have access to pixelcount since start of frame.
845 * We can split this into vertical and horizontal
846 * scanout position.
847 */
Ville Syrjälä75aa3f62015-10-22 15:34:56 +0300848 position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100849
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300850 /* convert to pixel counts */
851 vbl_start *= htotal;
852 vbl_end *= htotal;
853 vtotal *= htotal;
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300854
855 /*
Ville Syrjälä7e78f1cb2014-04-29 13:35:49 +0300856 * In interlaced modes, the pixel counter counts all pixels,
857 * so one field will have htotal more pixels. In order to avoid
858 * the reported position from jumping backwards when the pixel
859 * counter is beyond the length of the shorter field, just
860 * clamp the position the length of the shorter field. This
861 * matches how the scanline counter based position works since
862 * the scanline counter doesn't count the two half lines.
863 */
864 if (position >= vtotal)
865 position = vtotal - 1;
866
867 /*
Ville Syrjälä78e8fc62014-04-29 13:35:44 +0300868 * Start of vblank interrupt is triggered at start of hsync,
869 * just prior to the first active line of vblank. However we
870 * consider lines to start at the leading edge of horizontal
871 * active. So, should we get here before we've crossed into
872 * the horizontal active of the first line in vblank, we would
873 * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
874 * always add htotal-hsync_start to the current pixel position.
875 */
876 position = (position + htotal - hsync_start) % vtotal;
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300877 }
878
Mario Kleinerad3543e2013-10-30 05:13:08 +0100879 /* Get optional system timestamp after query. */
880 if (etime)
881 *etime = ktime_get();
882
883 /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
884
885 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
886
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300887 in_vbl = position >= vbl_start && position < vbl_end;
888
889 /*
890 * While in vblank, position will be negative
891 * counting up towards 0 at vbl_end. And outside
892 * vblank, position will be positive counting
893 * up since vbl_end.
894 */
895 if (position >= vbl_start)
896 position -= vbl_end;
897 else
898 position += vtotal - vbl_end;
899
Ville Syrjälä7c06b082013-10-11 21:52:43 +0300900 if (IS_GEN2(dev) || IS_G4X(dev) || INTEL_INFO(dev)->gen >= 5) {
Ville Syrjälä3aa18df2013-10-11 19:10:32 +0300901 *vpos = position;
902 *hpos = 0;
903 } else {
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100904 *vpos = position / htotal;
905 *hpos = position - (*vpos * htotal);
906 }
907
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100908 /* In vblank? */
909 if (in_vbl)
Daniel Vetter3d3cbd82014-09-10 17:36:11 +0200910 ret |= DRM_SCANOUTPOS_IN_VBLANK;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100911
912 return ret;
913}
914
Ville Syrjäläa225f072014-04-29 13:35:45 +0300915int intel_get_crtc_scanline(struct intel_crtc *crtc)
916{
917 struct drm_i915_private *dev_priv = crtc->base.dev->dev_private;
918 unsigned long irqflags;
919 int position;
920
921 spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
922 position = __intel_get_crtc_scanline(crtc);
923 spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
924
925 return position;
926}
927
Thierry Reding88e72712015-09-24 18:35:31 +0200928static int i915_get_vblank_timestamp(struct drm_device *dev, unsigned int pipe,
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100929 int *max_error,
930 struct timeval *vblank_time,
931 unsigned flags)
932{
Chris Wilson4041b852011-01-22 10:07:56 +0000933 struct drm_crtc *crtc;
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100934
Thierry Reding88e72712015-09-24 18:35:31 +0200935 if (pipe >= INTEL_INFO(dev)->num_pipes) {
936 DRM_ERROR("Invalid crtc %u\n", pipe);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100937 return -EINVAL;
938 }
939
940 /* Get drm_crtc to timestamp: */
Chris Wilson4041b852011-01-22 10:07:56 +0000941 crtc = intel_get_crtc_for_pipe(dev, pipe);
942 if (crtc == NULL) {
Thierry Reding88e72712015-09-24 18:35:31 +0200943 DRM_ERROR("Invalid crtc %u\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000944 return -EINVAL;
945 }
946
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200947 if (!crtc->hwmode.crtc_clock) {
Thierry Reding88e72712015-09-24 18:35:31 +0200948 DRM_DEBUG_KMS("crtc %u is disabled\n", pipe);
Chris Wilson4041b852011-01-22 10:07:56 +0000949 return -EBUSY;
950 }
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100951
952 /* Helper routine in DRM core does all the work: */
Chris Wilson4041b852011-01-22 10:07:56 +0000953 return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
954 vblank_time, flags,
Maarten Lankhorstfc467a222015-06-01 12:50:07 +0200955 &crtc->hwmode);
Mario Kleiner0af7e4d2010-12-08 04:07:19 +0100956}
957
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200958static void ironlake_rps_change_irq_handler(struct drm_device *dev)
Jesse Barnesf97108d2010-01-29 11:27:07 -0800959{
Jani Nikula2d1013d2014-03-31 14:27:17 +0300960 struct drm_i915_private *dev_priv = dev->dev_private;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000961 u32 busy_up, busy_down, max_avg, min_avg;
Daniel Vetter92703882012-08-09 16:46:01 +0200962 u8 new_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200963
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200964 spin_lock(&mchdev_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800965
Daniel Vetter73edd18f2012-08-08 23:35:37 +0200966 I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
967
Daniel Vetter20e4d402012-08-08 23:35:39 +0200968 new_delay = dev_priv->ips.cur_delay;
Daniel Vetter92703882012-08-09 16:46:01 +0200969
Jesse Barnes7648fa92010-05-20 14:28:11 -0700970 I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000971 busy_up = I915_READ(RCPREVBSYTUPAVG);
972 busy_down = I915_READ(RCPREVBSYTDNAVG);
Jesse Barnesf97108d2010-01-29 11:27:07 -0800973 max_avg = I915_READ(RCBMAXAVG);
974 min_avg = I915_READ(RCBMINAVG);
975
976 /* Handle RCS change request from hw */
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000977 if (busy_up > max_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200978 if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
979 new_delay = dev_priv->ips.cur_delay - 1;
980 if (new_delay < dev_priv->ips.max_delay)
981 new_delay = dev_priv->ips.max_delay;
Matthew Garrettb5b72e82010-02-02 18:30:47 +0000982 } else if (busy_down < min_avg) {
Daniel Vetter20e4d402012-08-08 23:35:39 +0200983 if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
984 new_delay = dev_priv->ips.cur_delay + 1;
985 if (new_delay > dev_priv->ips.min_delay)
986 new_delay = dev_priv->ips.min_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800987 }
988
Jesse Barnes7648fa92010-05-20 14:28:11 -0700989 if (ironlake_set_drps(dev, new_delay))
Daniel Vetter20e4d402012-08-08 23:35:39 +0200990 dev_priv->ips.cur_delay = new_delay;
Jesse Barnesf97108d2010-01-29 11:27:07 -0800991
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +0200992 spin_unlock(&mchdev_lock);
Daniel Vetter92703882012-08-09 16:46:01 +0200993
Jesse Barnesf97108d2010-01-29 11:27:07 -0800994 return;
995}
996
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +0000997static void notify_ring(struct intel_engine_cs *engine)
Chris Wilson549f7362010-10-19 11:19:32 +0100998{
Tvrtko Ursulin117897f2016-03-16 11:00:40 +0000999 if (!intel_engine_initialized(engine))
Chris Wilson475553d2011-01-20 09:52:56 +00001000 return;
1001
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001002 trace_i915_gem_request_notify(engine);
Chris Wilson9862e602011-01-04 22:22:17 +00001003
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001004 wake_up_all(&engine->irq_queue);
Chris Wilson549f7362010-10-19 11:19:32 +01001005}
1006
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001007static void vlv_c0_read(struct drm_i915_private *dev_priv,
1008 struct intel_rps_ei *ei)
Deepak S31685c22014-07-03 17:33:01 -04001009{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001010 ei->cz_clock = vlv_punit_read(dev_priv, PUNIT_REG_CZ_TIMESTAMP);
1011 ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
1012 ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
Deepak S31685c22014-07-03 17:33:01 -04001013}
1014
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001015static bool vlv_c0_above(struct drm_i915_private *dev_priv,
1016 const struct intel_rps_ei *old,
1017 const struct intel_rps_ei *now,
1018 int threshold)
Deepak S31685c22014-07-03 17:33:01 -04001019{
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001020 u64 time, c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001021 unsigned int mul = 100;
Deepak S31685c22014-07-03 17:33:01 -04001022
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001023 if (old->cz_clock == 0)
1024 return false;
Deepak S31685c22014-07-03 17:33:01 -04001025
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001026 if (I915_READ(VLV_COUNTER_CONTROL) & VLV_COUNT_RANGE_HIGH)
1027 mul <<= 8;
1028
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001029 time = now->cz_clock - old->cz_clock;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001030 time *= threshold * dev_priv->czclk_freq;
Deepak S31685c22014-07-03 17:33:01 -04001031
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001032 /* Workload can be split between render + media, e.g. SwapBuffers
1033 * being blitted in X after being rendered in mesa. To account for
1034 * this we need to combine both engines into our activity counter.
1035 */
1036 c0 = now->render_c0 - old->render_c0;
1037 c0 += now->media_c0 - old->media_c0;
Ville Syrjälä7bad74d2015-09-24 23:29:20 +03001038 c0 *= mul * VLV_CZ_CLOCK_TO_MILLI_SEC;
Deepak S31685c22014-07-03 17:33:01 -04001039
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001040 return c0 >= time;
1041}
Deepak S31685c22014-07-03 17:33:01 -04001042
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001043void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
1044{
1045 vlv_c0_read(dev_priv, &dev_priv->rps.down_ei);
1046 dev_priv->rps.up_ei = dev_priv->rps.down_ei;
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001047}
1048
1049static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
1050{
1051 struct intel_rps_ei now;
1052 u32 events = 0;
1053
Chris Wilson6f4b12f82015-03-18 09:48:23 +00001054 if ((pm_iir & (GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED)) == 0)
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001055 return 0;
1056
1057 vlv_c0_read(dev_priv, &now);
1058 if (now.cz_clock == 0)
1059 return 0;
Deepak S31685c22014-07-03 17:33:01 -04001060
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001061 if (pm_iir & GEN6_PM_RP_DOWN_EI_EXPIRED) {
1062 if (!vlv_c0_above(dev_priv,
1063 &dev_priv->rps.down_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001064 dev_priv->rps.down_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001065 events |= GEN6_PM_RP_DOWN_THRESHOLD;
1066 dev_priv->rps.down_ei = now;
Deepak S31685c22014-07-03 17:33:01 -04001067 }
1068
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001069 if (pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) {
1070 if (vlv_c0_above(dev_priv,
1071 &dev_priv->rps.up_ei, &now,
Chris Wilson8fb55192015-04-07 16:20:28 +01001072 dev_priv->rps.up_threshold))
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001073 events |= GEN6_PM_RP_UP_THRESHOLD;
1074 dev_priv->rps.up_ei = now;
1075 }
1076
1077 return events;
Deepak S31685c22014-07-03 17:33:01 -04001078}
1079
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001080static bool any_waiters(struct drm_i915_private *dev_priv)
1081{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001082 struct intel_engine_cs *engine;
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001083
Dave Gordonb4ac5af2016-03-24 11:20:38 +00001084 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00001085 if (engine->irq_refcount)
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001086 return true;
1087
1088 return false;
1089}
1090
Ben Widawsky4912d042011-04-25 11:25:20 -07001091static void gen6_pm_rps_work(struct work_struct *work)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001092{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001093 struct drm_i915_private *dev_priv =
1094 container_of(work, struct drm_i915_private, rps.work);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001095 bool client_boost;
1096 int new_delay, adj, min, max;
Paulo Zanoniedbfdb42013-08-06 18:57:13 -03001097 u32 pm_iir;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001098
Daniel Vetter59cdb632013-07-04 23:35:28 +02001099 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001100 /* Speed up work cancelation during disabling rps interrupts. */
1101 if (!dev_priv->rps.interrupts_enabled) {
1102 spin_unlock_irq(&dev_priv->irq_lock);
1103 return;
1104 }
Imre Deak1f814da2015-12-16 02:52:19 +02001105
1106 /*
1107 * The RPS work is synced during runtime suspend, we don't require a
1108 * wakeref. TODO: instead of disabling the asserts make sure that we
1109 * always hold an RPM reference while the work is running.
1110 */
1111 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
1112
Daniel Vetterc6a828d2012-08-08 23:35:35 +02001113 pm_iir = dev_priv->rps.pm_iir;
1114 dev_priv->rps.pm_iir = 0;
Imre Deaka72fbc32014-11-05 20:48:31 +02001115 /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
1116 gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
Chris Wilson8d3afd72015-05-21 21:01:47 +01001117 client_boost = dev_priv->rps.client_boost;
1118 dev_priv->rps.client_boost = false;
Daniel Vetter59cdb632013-07-04 23:35:28 +02001119 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawsky4912d042011-04-25 11:25:20 -07001120
Paulo Zanoni60611c12013-08-15 11:50:01 -03001121 /* Make sure we didn't queue anything we're not going to process. */
Deepak Sa6706b42014-03-15 20:23:22 +05301122 WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001123
Chris Wilson8d3afd72015-05-21 21:01:47 +01001124 if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
Imre Deak1f814da2015-12-16 02:52:19 +02001125 goto out;
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001126
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001127 mutex_lock(&dev_priv->rps.hw_lock);
Chris Wilson7b9e0ae2012-04-28 08:56:39 +01001128
Chris Wilson43cf3bf2015-03-18 09:48:22 +00001129 pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
1130
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001131 adj = dev_priv->rps.last_adj;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001132 new_delay = dev_priv->rps.cur_freq;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001133 min = dev_priv->rps.min_freq_softlimit;
1134 max = dev_priv->rps.max_freq_softlimit;
1135
1136 if (client_boost) {
1137 new_delay = dev_priv->rps.max_freq_softlimit;
1138 adj = 0;
1139 } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001140 if (adj > 0)
1141 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001142 else /* CHV needs even encode values */
1143 adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
Ville Syrjälä74250342013-06-25 21:38:11 +03001144 /*
1145 * For better performance, jump directly
1146 * to RPe if we're below it.
1147 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001148 if (new_delay < dev_priv->rps.efficient_freq - adj) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001149 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001150 adj = 0;
1151 }
Chris Wilsonf5a4c672015-04-27 13:41:23 +01001152 } else if (any_waiters(dev_priv)) {
1153 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001154 } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
Ben Widawskyb39fb292014-03-19 18:31:11 -07001155 if (dev_priv->rps.cur_freq > dev_priv->rps.efficient_freq)
1156 new_delay = dev_priv->rps.efficient_freq;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001157 else
Ben Widawskyb39fb292014-03-19 18:31:11 -07001158 new_delay = dev_priv->rps.min_freq_softlimit;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001159 adj = 0;
1160 } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
1161 if (adj < 0)
1162 adj *= 2;
Chris Wilsonedcf2842015-04-07 16:20:29 +01001163 else /* CHV needs even encode values */
1164 adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001165 } else { /* unknown event */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001166 adj = 0;
Chris Wilsondd75fdc2013-09-25 17:34:57 +01001167 }
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001168
Chris Wilsonedcf2842015-04-07 16:20:29 +01001169 dev_priv->rps.last_adj = adj;
1170
Ben Widawsky79249632012-09-07 19:43:42 -07001171 /* sysfs frequency interfaces may have snuck in while servicing the
1172 * interrupt
1173 */
Chris Wilsonedcf2842015-04-07 16:20:29 +01001174 new_delay += adj;
Chris Wilson8d3afd72015-05-21 21:01:47 +01001175 new_delay = clamp_t(int, new_delay, min, max);
Deepak S27544362014-01-27 21:35:05 +05301176
Ville Syrjäläffe02b42015-02-02 19:09:50 +02001177 intel_set_rps(dev_priv->dev, new_delay);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001178
Jesse Barnes4fc688c2012-11-02 11:14:01 -07001179 mutex_unlock(&dev_priv->rps.hw_lock);
Imre Deak1f814da2015-12-16 02:52:19 +02001180out:
1181 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001182}
1183
Ben Widawskye3689192012-05-25 16:56:22 -07001184
1185/**
1186 * ivybridge_parity_work - Workqueue called when a parity error interrupt
1187 * occurred.
1188 * @work: workqueue struct
1189 *
1190 * Doesn't actually do anything except notify userspace. As a consequence of
1191 * this event, userspace should try to remap the bad rows since statistically
1192 * it is likely the same row is more likely to go bad again.
1193 */
1194static void ivybridge_parity_work(struct work_struct *work)
1195{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001196 struct drm_i915_private *dev_priv =
1197 container_of(work, struct drm_i915_private, l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001198 u32 error_status, row, bank, subbank;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001199 char *parity_event[6];
Ben Widawskye3689192012-05-25 16:56:22 -07001200 uint32_t misccpctl;
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001201 uint8_t slice = 0;
Ben Widawskye3689192012-05-25 16:56:22 -07001202
1203 /* We must turn off DOP level clock gating to access the L3 registers.
1204 * In order to prevent a get/put style interface, acquire struct mutex
1205 * any time we access those registers.
1206 */
1207 mutex_lock(&dev_priv->dev->struct_mutex);
1208
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001209 /* If we've screwed up tracking, just let the interrupt fire again */
1210 if (WARN_ON(!dev_priv->l3_parity.which_slice))
1211 goto out;
1212
Ben Widawskye3689192012-05-25 16:56:22 -07001213 misccpctl = I915_READ(GEN7_MISCCPCTL);
1214 I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
1215 POSTING_READ(GEN7_MISCCPCTL);
1216
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001217 while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001218 i915_reg_t reg;
Ben Widawskye3689192012-05-25 16:56:22 -07001219
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001220 slice--;
1221 if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv->dev)))
1222 break;
1223
1224 dev_priv->l3_parity.which_slice &= ~(1<<slice);
1225
Ville Syrjälä6fa1c5f2015-11-04 23:20:02 +02001226 reg = GEN7_L3CDERRST1(slice);
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001227
1228 error_status = I915_READ(reg);
1229 row = GEN7_PARITY_ERROR_ROW(error_status);
1230 bank = GEN7_PARITY_ERROR_BANK(error_status);
1231 subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
1232
1233 I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
1234 POSTING_READ(reg);
1235
1236 parity_event[0] = I915_L3_PARITY_UEVENT "=1";
1237 parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
1238 parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
1239 parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
1240 parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
1241 parity_event[5] = NULL;
1242
Dave Airlie5bdebb12013-10-11 14:07:25 +10001243 kobject_uevent_env(&dev_priv->dev->primary->kdev->kobj,
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001244 KOBJ_CHANGE, parity_event);
1245
1246 DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
1247 slice, row, bank, subbank);
1248
1249 kfree(parity_event[4]);
1250 kfree(parity_event[3]);
1251 kfree(parity_event[2]);
1252 kfree(parity_event[1]);
1253 }
Ben Widawskye3689192012-05-25 16:56:22 -07001254
1255 I915_WRITE(GEN7_MISCCPCTL, misccpctl);
1256
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001257out:
1258 WARN_ON(dev_priv->l3_parity.which_slice);
Daniel Vetter4cb21832014-09-15 14:55:26 +02001259 spin_lock_irq(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001260 gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv->dev));
Daniel Vetter4cb21832014-09-15 14:55:26 +02001261 spin_unlock_irq(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001262
1263 mutex_unlock(&dev_priv->dev->struct_mutex);
Ben Widawskye3689192012-05-25 16:56:22 -07001264}
1265
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001266static void ivybridge_parity_error_irq_handler(struct drm_device *dev, u32 iir)
Ben Widawskye3689192012-05-25 16:56:22 -07001267{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001268 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskye3689192012-05-25 16:56:22 -07001269
Ben Widawsky040d2ba2013-09-19 11:01:40 -07001270 if (!HAS_L3_DPF(dev))
Ben Widawskye3689192012-05-25 16:56:22 -07001271 return;
1272
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001273 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001274 gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev));
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001275 spin_unlock(&dev_priv->irq_lock);
Ben Widawskye3689192012-05-25 16:56:22 -07001276
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001277 iir &= GT_PARITY_ERROR(dev);
1278 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
1279 dev_priv->l3_parity.which_slice |= 1 << 1;
1280
1281 if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
1282 dev_priv->l3_parity.which_slice |= 1 << 0;
1283
Daniel Vettera4da4fa2012-11-02 19:55:07 +01001284 queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
Ben Widawskye3689192012-05-25 16:56:22 -07001285}
1286
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001287static void ilk_gt_irq_handler(struct drm_device *dev,
1288 struct drm_i915_private *dev_priv,
1289 u32 gt_iir)
1290{
1291 if (gt_iir &
1292 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001293 notify_ring(&dev_priv->engine[RCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001294 if (gt_iir & ILK_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001295 notify_ring(&dev_priv->engine[VCS]);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03001296}
1297
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001298static void snb_gt_irq_handler(struct drm_device *dev,
1299 struct drm_i915_private *dev_priv,
1300 u32 gt_iir)
1301{
1302
Ben Widawskycc609d52013-05-28 19:22:29 -07001303 if (gt_iir &
1304 (GT_RENDER_USER_INTERRUPT | GT_RENDER_PIPECTL_NOTIFY_INTERRUPT))
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001305 notify_ring(&dev_priv->engine[RCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001306 if (gt_iir & GT_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001307 notify_ring(&dev_priv->engine[VCS]);
Ben Widawskycc609d52013-05-28 19:22:29 -07001308 if (gt_iir & GT_BLT_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001309 notify_ring(&dev_priv->engine[BCS]);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001310
Ben Widawskycc609d52013-05-28 19:22:29 -07001311 if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
1312 GT_BSD_CS_ERROR_INTERRUPT |
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001313 GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
1314 DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
Ben Widawskye3689192012-05-25 16:56:22 -07001315
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001316 if (gt_iir & GT_PARITY_ERROR(dev))
1317 ivybridge_parity_error_irq_handler(dev, gt_iir);
Daniel Vettere7b4c6b2012-03-30 20:24:35 +02001318}
1319
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001320static __always_inline void
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001321gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir, int test_shift)
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001322{
1323 if (iir & (GT_RENDER_USER_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001324 notify_ring(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001325 if (iir & (GT_CONTEXT_SWITCH_INTERRUPT << test_shift))
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00001326 intel_lrc_irq_handler(engine);
Nick Hoathfbcc1a02015-10-20 10:23:52 +01001327}
1328
Chris Wilson74cdb332015-04-07 16:21:05 +01001329static irqreturn_t gen8_gt_irq_handler(struct drm_i915_private *dev_priv,
Ben Widawskyabd58f02013-11-02 21:07:09 -07001330 u32 master_ctl)
1331{
Ben Widawskyabd58f02013-11-02 21:07:09 -07001332 irqreturn_t ret = IRQ_NONE;
1333
1334 if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001335 u32 iir = I915_READ_FW(GEN8_GT_IIR(0));
1336 if (iir) {
1337 I915_WRITE_FW(GEN8_GT_IIR(0), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001338 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001339
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001340 gen8_cs_irq_handler(&dev_priv->engine[RCS],
1341 iir, GEN8_RCS_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001342
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001343 gen8_cs_irq_handler(&dev_priv->engine[BCS],
1344 iir, GEN8_BCS_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001345 } else
1346 DRM_ERROR("The master control interrupt lied (GT0)!\n");
1347 }
1348
Zhao Yakui85f9b5f2014-04-17 10:37:38 +08001349 if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001350 u32 iir = I915_READ_FW(GEN8_GT_IIR(1));
1351 if (iir) {
1352 I915_WRITE_FW(GEN8_GT_IIR(1), iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001353 ret = IRQ_HANDLED;
Thomas Daniele981e7b2014-07-24 17:04:39 +01001354
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001355 gen8_cs_irq_handler(&dev_priv->engine[VCS],
1356 iir, GEN8_VCS1_IRQ_SHIFT);
Thomas Daniele981e7b2014-07-24 17:04:39 +01001357
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001358 gen8_cs_irq_handler(&dev_priv->engine[VCS2],
1359 iir, GEN8_VCS2_IRQ_SHIFT);
Ben Widawskyabd58f02013-11-02 21:07:09 -07001360 } else
1361 DRM_ERROR("The master control interrupt lied (GT1)!\n");
1362 }
1363
Chris Wilson74cdb332015-04-07 16:21:05 +01001364 if (master_ctl & GEN8_GT_VECS_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001365 u32 iir = I915_READ_FW(GEN8_GT_IIR(3));
1366 if (iir) {
1367 I915_WRITE_FW(GEN8_GT_IIR(3), iir);
Chris Wilson74cdb332015-04-07 16:21:05 +01001368 ret = IRQ_HANDLED;
1369
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001370 gen8_cs_irq_handler(&dev_priv->engine[VECS],
1371 iir, GEN8_VECS_IRQ_SHIFT);
Chris Wilson74cdb332015-04-07 16:21:05 +01001372 } else
1373 DRM_ERROR("The master control interrupt lied (GT3)!\n");
1374 }
1375
Ben Widawsky09610212014-05-15 20:58:08 +03001376 if (master_ctl & GEN8_GT_PM_IRQ) {
Nick Hoath5dd280b2015-10-20 10:23:51 +01001377 u32 iir = I915_READ_FW(GEN8_GT_IIR(2));
1378 if (iir & dev_priv->pm_rps_events) {
Chris Wilsoncb0d2052015-04-07 16:21:04 +01001379 I915_WRITE_FW(GEN8_GT_IIR(2),
Nick Hoath5dd280b2015-10-20 10:23:51 +01001380 iir & dev_priv->pm_rps_events);
Oscar Mateo38cc46d2014-06-16 16:10:59 +01001381 ret = IRQ_HANDLED;
Nick Hoath5dd280b2015-10-20 10:23:51 +01001382 gen6_rps_irq_handler(dev_priv, iir);
Ben Widawsky09610212014-05-15 20:58:08 +03001383 } else
1384 DRM_ERROR("The master control interrupt lied (PM)!\n");
1385 }
1386
Ben Widawskyabd58f02013-11-02 21:07:09 -07001387 return ret;
1388}
1389
Imre Deak63c88d22015-07-20 14:43:39 -07001390static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
1391{
1392 switch (port) {
1393 case PORT_A:
Ville Syrjälä195baa02015-08-27 23:56:00 +03001394 return val & PORTA_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001395 case PORT_B:
1396 return val & PORTB_HOTPLUG_LONG_DETECT;
1397 case PORT_C:
1398 return val & PORTC_HOTPLUG_LONG_DETECT;
Imre Deak63c88d22015-07-20 14:43:39 -07001399 default:
1400 return false;
1401 }
1402}
1403
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001404static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
1405{
1406 switch (port) {
1407 case PORT_E:
1408 return val & PORTE_HOTPLUG_LONG_DETECT;
1409 default:
1410 return false;
1411 }
1412}
1413
Ville Syrjälä74c0b392015-08-27 23:56:07 +03001414static bool spt_port_hotplug_long_detect(enum port port, u32 val)
1415{
1416 switch (port) {
1417 case PORT_A:
1418 return val & PORTA_HOTPLUG_LONG_DETECT;
1419 case PORT_B:
1420 return val & PORTB_HOTPLUG_LONG_DETECT;
1421 case PORT_C:
1422 return val & PORTC_HOTPLUG_LONG_DETECT;
1423 case PORT_D:
1424 return val & PORTD_HOTPLUG_LONG_DETECT;
1425 default:
1426 return false;
1427 }
1428}
1429
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03001430static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
1431{
1432 switch (port) {
1433 case PORT_A:
1434 return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
1435 default:
1436 return false;
1437 }
1438}
1439
Jani Nikula676574d2015-05-28 15:43:53 +03001440static bool pch_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001441{
1442 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001443 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001444 return val & PORTB_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001445 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001446 return val & PORTC_HOTPLUG_LONG_DETECT;
Dave Airlie13cf5502014-06-18 11:29:35 +10001447 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001448 return val & PORTD_HOTPLUG_LONG_DETECT;
1449 default:
1450 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001451 }
1452}
1453
Jani Nikula676574d2015-05-28 15:43:53 +03001454static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
Dave Airlie13cf5502014-06-18 11:29:35 +10001455{
1456 switch (port) {
Dave Airlie13cf5502014-06-18 11:29:35 +10001457 case PORT_B:
Jani Nikula676574d2015-05-28 15:43:53 +03001458 return val & PORTB_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001459 case PORT_C:
Jani Nikula676574d2015-05-28 15:43:53 +03001460 return val & PORTC_HOTPLUG_INT_LONG_PULSE;
Dave Airlie13cf5502014-06-18 11:29:35 +10001461 case PORT_D:
Jani Nikula676574d2015-05-28 15:43:53 +03001462 return val & PORTD_HOTPLUG_INT_LONG_PULSE;
1463 default:
1464 return false;
Dave Airlie13cf5502014-06-18 11:29:35 +10001465 }
1466}
1467
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001468/*
1469 * Get a bit mask of pins that have triggered, and which ones may be long.
1470 * This can be called multiple times with the same masks to accumulate
1471 * hotplug detection results from several registers.
1472 *
1473 * Note that the caller is expected to zero out the masks initially.
1474 */
Imre Deakfd63e2a2015-07-21 15:32:44 -07001475static void intel_get_hpd_pins(u32 *pin_mask, u32 *long_mask,
Jani Nikula8c841e52015-06-18 13:06:17 +03001476 u32 hotplug_trigger, u32 dig_hotplug_reg,
Imre Deakfd63e2a2015-07-21 15:32:44 -07001477 const u32 hpd[HPD_NUM_PINS],
1478 bool long_pulse_detect(enum port port, u32 val))
Jani Nikula676574d2015-05-28 15:43:53 +03001479{
Jani Nikula8c841e52015-06-18 13:06:17 +03001480 enum port port;
Jani Nikula676574d2015-05-28 15:43:53 +03001481 int i;
1482
Jani Nikula676574d2015-05-28 15:43:53 +03001483 for_each_hpd_pin(i) {
Jani Nikula8c841e52015-06-18 13:06:17 +03001484 if ((hpd[i] & hotplug_trigger) == 0)
1485 continue;
Jani Nikula676574d2015-05-28 15:43:53 +03001486
Jani Nikula8c841e52015-06-18 13:06:17 +03001487 *pin_mask |= BIT(i);
1488
Imre Deakcc24fcd2015-07-21 15:32:45 -07001489 if (!intel_hpd_pin_to_port(i, &port))
1490 continue;
1491
Imre Deakfd63e2a2015-07-21 15:32:44 -07001492 if (long_pulse_detect(port, dig_hotplug_reg))
Jani Nikula8c841e52015-06-18 13:06:17 +03001493 *long_mask |= BIT(i);
Jani Nikula676574d2015-05-28 15:43:53 +03001494 }
1495
1496 DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
1497 hotplug_trigger, dig_hotplug_reg, *pin_mask);
1498
1499}
1500
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001501static void gmbus_irq_handler(struct drm_device *dev)
1502{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001503 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter28c70f12012-12-01 13:53:45 +01001504
Daniel Vetter28c70f12012-12-01 13:53:45 +01001505 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001506}
1507
Daniel Vetterce99c252012-12-01 13:53:47 +01001508static void dp_aux_irq_handler(struct drm_device *dev)
1509{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001510 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001511
Daniel Vetter9ee32fea2012-12-01 13:53:48 +01001512 wake_up_all(&dev_priv->gmbus_wait_queue);
Daniel Vetterce99c252012-12-01 13:53:47 +01001513}
1514
Shuang He8bf1e9f2013-10-15 18:55:27 +01001515#if defined(CONFIG_DEBUG_FS)
Daniel Vetter277de952013-10-18 16:37:07 +02001516static void display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1517 uint32_t crc0, uint32_t crc1,
1518 uint32_t crc2, uint32_t crc3,
1519 uint32_t crc4)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001520{
1521 struct drm_i915_private *dev_priv = dev->dev_private;
1522 struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
1523 struct intel_pipe_crc_entry *entry;
Damien Lespiauac2300d2013-10-15 18:55:30 +01001524 int head, tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001525
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001526 spin_lock(&pipe_crc->lock);
1527
Damien Lespiau0c912c72013-10-15 18:55:37 +01001528 if (!pipe_crc->entries) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001529 spin_unlock(&pipe_crc->lock);
Daniel Vetter34273622014-11-26 16:29:04 +01001530 DRM_DEBUG_KMS("spurious interrupt\n");
Damien Lespiau0c912c72013-10-15 18:55:37 +01001531 return;
1532 }
1533
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001534 head = pipe_crc->head;
1535 tail = pipe_crc->tail;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001536
1537 if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001538 spin_unlock(&pipe_crc->lock);
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001539 DRM_ERROR("CRC buffer overflowing\n");
1540 return;
1541 }
1542
1543 entry = &pipe_crc->entries[head];
Shuang He8bf1e9f2013-10-15 18:55:27 +01001544
Daniel Vetter8bc5e952013-10-16 22:55:49 +02001545 entry->frame = dev->driver->get_vblank_counter(dev, pipe);
Daniel Vettereba94eb2013-10-16 22:55:46 +02001546 entry->crc[0] = crc0;
1547 entry->crc[1] = crc1;
1548 entry->crc[2] = crc2;
1549 entry->crc[3] = crc3;
1550 entry->crc[4] = crc4;
Damien Lespiaub2c88f52013-10-15 18:55:29 +01001551
1552 head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
Damien Lespiaud538bbd2013-10-21 14:29:30 +01001553 pipe_crc->head = head;
1554
1555 spin_unlock(&pipe_crc->lock);
Damien Lespiau07144422013-10-15 18:55:40 +01001556
1557 wake_up_interruptible(&pipe_crc->wq);
Shuang He8bf1e9f2013-10-15 18:55:27 +01001558}
Daniel Vetter277de952013-10-18 16:37:07 +02001559#else
1560static inline void
1561display_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe,
1562 uint32_t crc0, uint32_t crc1,
1563 uint32_t crc2, uint32_t crc3,
1564 uint32_t crc4) {}
1565#endif
Daniel Vettereba94eb2013-10-16 22:55:46 +02001566
Daniel Vetter277de952013-10-18 16:37:07 +02001567
1568static void hsw_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001569{
1570 struct drm_i915_private *dev_priv = dev->dev_private;
1571
Daniel Vetter277de952013-10-18 16:37:07 +02001572 display_pipe_crc_irq_handler(dev, pipe,
1573 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1574 0, 0, 0, 0);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001575}
1576
Daniel Vetter277de952013-10-18 16:37:07 +02001577static void ivb_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vettereba94eb2013-10-16 22:55:46 +02001578{
1579 struct drm_i915_private *dev_priv = dev->dev_private;
1580
Daniel Vetter277de952013-10-18 16:37:07 +02001581 display_pipe_crc_irq_handler(dev, pipe,
1582 I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
1583 I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
1584 I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
1585 I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
1586 I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
Daniel Vettereba94eb2013-10-16 22:55:46 +02001587}
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001588
Daniel Vetter277de952013-10-18 16:37:07 +02001589static void i9xx_pipe_crc_irq_handler(struct drm_device *dev, enum pipe pipe)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001590{
1591 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02001592 uint32_t res1, res2;
1593
1594 if (INTEL_INFO(dev)->gen >= 3)
1595 res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
1596 else
1597 res1 = 0;
1598
1599 if (INTEL_INFO(dev)->gen >= 5 || IS_G4X(dev))
1600 res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
1601 else
1602 res2 = 0;
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001603
Daniel Vetter277de952013-10-18 16:37:07 +02001604 display_pipe_crc_irq_handler(dev, pipe,
1605 I915_READ(PIPE_CRC_RES_RED(pipe)),
1606 I915_READ(PIPE_CRC_RES_GREEN(pipe)),
1607 I915_READ(PIPE_CRC_RES_BLUE(pipe)),
1608 res1, res2);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02001609}
Shuang He8bf1e9f2013-10-15 18:55:27 +01001610
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001611/* The RPS events need forcewake, so we add them to a work queue and mask their
1612 * IMR bits until the work is done. Other interrupts can be processed without
1613 * the work queue. */
1614static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
Ben Widawskybaf02a12013-05-28 19:22:24 -07001615{
Deepak Sa6706b42014-03-15 20:23:22 +05301616 if (pm_iir & dev_priv->pm_rps_events) {
Daniel Vetter59cdb632013-07-04 23:35:28 +02001617 spin_lock(&dev_priv->irq_lock);
Daniel Vetter480c8032014-07-16 09:49:40 +02001618 gen6_disable_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
Imre Deakd4d70aa2014-11-19 15:30:04 +02001619 if (dev_priv->rps.interrupts_enabled) {
1620 dev_priv->rps.pm_iir |= pm_iir & dev_priv->pm_rps_events;
1621 queue_work(dev_priv->wq, &dev_priv->rps.work);
1622 }
Daniel Vetter59cdb632013-07-04 23:35:28 +02001623 spin_unlock(&dev_priv->irq_lock);
Ben Widawskybaf02a12013-05-28 19:22:24 -07001624 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001625
Imre Deakc9a9a262014-11-05 20:48:37 +02001626 if (INTEL_INFO(dev_priv)->gen >= 8)
1627 return;
1628
Paulo Zanoni1403c0d2013-08-15 11:51:32 -03001629 if (HAS_VEBOX(dev_priv->dev)) {
1630 if (pm_iir & PM_VEBOX_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00001631 notify_ring(&dev_priv->engine[VECS]);
Ben Widawsky12638c52013-05-28 19:22:31 -07001632
Daniel Vetteraaecdf62014-11-04 15:52:22 +01001633 if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
1634 DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
Ben Widawsky12638c52013-05-28 19:22:31 -07001635 }
Ben Widawskybaf02a12013-05-28 19:22:24 -07001636}
1637
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001638static bool intel_pipe_handle_vblank(struct drm_device *dev, enum pipe pipe)
1639{
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001640 if (!drm_handle_vblank(dev, pipe))
1641 return false;
1642
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03001643 return true;
1644}
1645
Imre Deakc1874ed2014-02-04 21:35:46 +02001646static void valleyview_pipestat_irq_handler(struct drm_device *dev, u32 iir)
1647{
1648 struct drm_i915_private *dev_priv = dev->dev_private;
Imre Deak91d181d2014-02-10 18:42:49 +02001649 u32 pipe_stats[I915_MAX_PIPES] = { };
Imre Deakc1874ed2014-02-04 21:35:46 +02001650 int pipe;
1651
Imre Deak58ead0d2014-02-04 21:35:47 +02001652 spin_lock(&dev_priv->irq_lock);
Ville Syrjälä1ca993d2016-02-18 21:54:26 +02001653
1654 if (!dev_priv->display_irqs_enabled) {
1655 spin_unlock(&dev_priv->irq_lock);
1656 return;
1657 }
1658
Damien Lespiau055e3932014-08-18 13:49:10 +01001659 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02001660 i915_reg_t reg;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001661 u32 mask, iir_bit = 0;
Imre Deak91d181d2014-02-10 18:42:49 +02001662
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001663 /*
1664 * PIPESTAT bits get signalled even when the interrupt is
1665 * disabled with the mask bits, and some of the status bits do
1666 * not generate interrupts at all (like the underrun bit). Hence
1667 * we need to be careful that we only handle what we want to
1668 * handle.
1669 */
Daniel Vetter0f239f42014-09-30 10:56:49 +02001670
1671 /* fifo underruns are filterered in the underrun handler. */
1672 mask = PIPE_FIFO_UNDERRUN_STATUS;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001673
1674 switch (pipe) {
1675 case PIPE_A:
1676 iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
1677 break;
1678 case PIPE_B:
1679 iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
1680 break;
Ville Syrjälä3278f672014-04-09 13:28:49 +03001681 case PIPE_C:
1682 iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
1683 break;
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001684 }
1685 if (iir & iir_bit)
1686 mask |= dev_priv->pipestat_irq_mask[pipe];
1687
1688 if (!mask)
Imre Deak91d181d2014-02-10 18:42:49 +02001689 continue;
1690
1691 reg = PIPESTAT(pipe);
Daniel Vetterbbb5eeb2014-02-12 17:55:36 +01001692 mask |= PIPESTAT_INT_ENABLE_MASK;
1693 pipe_stats[pipe] = I915_READ(reg) & mask;
Imre Deakc1874ed2014-02-04 21:35:46 +02001694
1695 /*
1696 * Clear the PIPE*STAT regs before the IIR
1697 */
Imre Deak91d181d2014-02-10 18:42:49 +02001698 if (pipe_stats[pipe] & (PIPE_FIFO_UNDERRUN_STATUS |
1699 PIPESTAT_INT_STATUS_MASK))
Imre Deakc1874ed2014-02-04 21:35:46 +02001700 I915_WRITE(reg, pipe_stats[pipe]);
1701 }
Imre Deak58ead0d2014-02-04 21:35:47 +02001702 spin_unlock(&dev_priv->irq_lock);
Imre Deakc1874ed2014-02-04 21:35:46 +02001703
Damien Lespiau055e3932014-08-18 13:49:10 +01001704 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01001705 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
1706 intel_pipe_handle_vblank(dev, pipe))
1707 intel_check_page_flip(dev, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001708
Imre Deak579a9b02014-02-04 21:35:48 +02001709 if (pipe_stats[pipe] & PLANE_FLIP_DONE_INT_STATUS_VLV) {
Imre Deakc1874ed2014-02-04 21:35:46 +02001710 intel_prepare_page_flip(dev, pipe);
1711 intel_finish_page_flip(dev, pipe);
1712 }
1713
1714 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
1715 i9xx_pipe_crc_irq_handler(dev, pipe);
1716
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001717 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
1718 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Imre Deakc1874ed2014-02-04 21:35:46 +02001719 }
1720
1721 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
1722 gmbus_irq_handler(dev);
1723}
1724
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001725static void i9xx_hpd_irq_handler(struct drm_device *dev)
1726{
1727 struct drm_i915_private *dev_priv = dev->dev_private;
1728 u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä42db67d2015-08-28 21:26:27 +03001729 u32 pin_mask = 0, long_mask = 0;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001730
Jani Nikula0d2e4292015-05-27 15:03:39 +03001731 if (!hotplug_status)
1732 return;
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001733
Jani Nikula0d2e4292015-05-27 15:03:39 +03001734 I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
1735 /*
1736 * Make sure hotplug status is cleared before we clear IIR, or else we
1737 * may miss hotplug events.
1738 */
1739 POSTING_READ(PORT_HOTPLUG_STAT);
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001740
Wayne Boyer666a4532015-12-09 12:29:35 -08001741 if (IS_G4X(dev) || IS_VALLEYVIEW(dev) || IS_CHERRYVIEW(dev)) {
Jani Nikula0d2e4292015-05-27 15:03:39 +03001742 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001743
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001744 if (hotplug_trigger) {
1745 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1746 hotplug_trigger, hpd_status_g4x,
1747 i9xx_port_hotplug_long_detect);
1748
1749 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1750 }
Jani Nikula369712e2015-05-27 15:03:40 +03001751
1752 if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
1753 dp_aux_irq_handler(dev);
Jani Nikula0d2e4292015-05-27 15:03:39 +03001754 } else {
1755 u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001756
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001757 if (hotplug_trigger) {
1758 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Daniel Vetter44cc6c02015-09-30 08:47:41 +02001759 hotplug_trigger, hpd_status_i915,
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001760 i9xx_port_hotplug_long_detect);
Ville Syrjälä58f2cf22015-08-28 22:59:08 +03001761 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1762 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001763 }
Ville Syrjälä16c6c562014-04-01 10:54:36 +03001764}
1765
Daniel Vetterff1f5252012-10-02 15:10:55 +02001766static irqreturn_t valleyview_irq_handler(int irq, void *arg)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001767{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001768 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03001769 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001770 u32 iir, gt_iir, pm_iir;
1771 irqreturn_t ret = IRQ_NONE;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001772
Imre Deak2dd2a882015-02-24 11:14:30 +02001773 if (!intel_irqs_enabled(dev_priv))
1774 return IRQ_NONE;
1775
Imre Deak1f814da2015-12-16 02:52:19 +02001776 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1777 disable_rpm_wakeref_asserts(dev_priv);
1778
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001779 while (true) {
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001780 /* Find, clear, then process each source of interrupt */
1781
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001782 gt_iir = I915_READ(GTIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001783 if (gt_iir)
1784 I915_WRITE(GTIIR, gt_iir);
1785
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001786 pm_iir = I915_READ(GEN6_PMIIR);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001787 if (pm_iir)
1788 I915_WRITE(GEN6_PMIIR, pm_iir);
1789
1790 iir = I915_READ(VLV_IIR);
1791 if (iir) {
1792 /* Consume port before clearing IIR or we'll miss events */
1793 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1794 i9xx_hpd_irq_handler(dev);
1795 I915_WRITE(VLV_IIR, iir);
1796 }
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001797
1798 if (gt_iir == 0 && pm_iir == 0 && iir == 0)
1799 goto out;
1800
1801 ret = IRQ_HANDLED;
1802
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001803 if (gt_iir)
1804 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanoni60611c12013-08-15 11:50:01 -03001805 if (pm_iir)
Daniel Vetterd0ecd7e2013-07-04 23:35:25 +02001806 gen6_rps_irq_handler(dev_priv, pm_iir);
Oscar Mateo3ff60f82014-06-16 16:10:58 +01001807 /* Call regardless, as some status bits might not be
1808 * signalled in iir */
1809 valleyview_pipestat_irq_handler(dev, iir);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001810 }
1811
1812out:
Imre Deak1f814da2015-12-16 02:52:19 +02001813 enable_rpm_wakeref_asserts(dev_priv);
1814
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07001815 return ret;
1816}
1817
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001818static irqreturn_t cherryview_irq_handler(int irq, void *arg)
1819{
Daniel Vetter45a83f82014-05-12 19:17:55 +02001820 struct drm_device *dev = arg;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001821 struct drm_i915_private *dev_priv = dev->dev_private;
1822 u32 master_ctl, iir;
1823 irqreturn_t ret = IRQ_NONE;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001824
Imre Deak2dd2a882015-02-24 11:14:30 +02001825 if (!intel_irqs_enabled(dev_priv))
1826 return IRQ_NONE;
1827
Imre Deak1f814da2015-12-16 02:52:19 +02001828 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
1829 disable_rpm_wakeref_asserts(dev_priv);
1830
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001831 for (;;) {
1832 master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
1833 iir = I915_READ(VLV_IIR);
Ville Syrjälä3278f672014-04-09 13:28:49 +03001834
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001835 if (master_ctl == 0 && iir == 0)
1836 break;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001837
Oscar Mateo27b6c122014-06-16 16:11:00 +01001838 ret = IRQ_HANDLED;
1839
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001840 I915_WRITE(GEN8_MASTER_IRQ, 0);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001841
Oscar Mateo27b6c122014-06-16 16:11:00 +01001842 /* Find, clear, then process each source of interrupt */
1843
1844 if (iir) {
1845 /* Consume port before clearing IIR or we'll miss events */
1846 if (iir & I915_DISPLAY_PORT_INTERRUPT)
1847 i9xx_hpd_irq_handler(dev);
1848 I915_WRITE(VLV_IIR, iir);
1849 }
1850
Chris Wilson74cdb332015-04-07 16:21:05 +01001851 gen8_gt_irq_handler(dev_priv, master_ctl);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001852
Oscar Mateo27b6c122014-06-16 16:11:00 +01001853 /* Call regardless, as some status bits might not be
1854 * signalled in iir */
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001855 valleyview_pipestat_irq_handler(dev, iir);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001856
Ville Syrjälä8e5fd592014-04-09 13:28:50 +03001857 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
1858 POSTING_READ(GEN8_MASTER_IRQ);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001859 }
1860
Imre Deak1f814da2015-12-16 02:52:19 +02001861 enable_rpm_wakeref_asserts(dev_priv);
1862
Ville Syrjälä43f328d2014-04-09 20:40:52 +03001863 return ret;
1864}
1865
Ville Syrjälä40e56412015-08-27 23:56:10 +03001866static void ibx_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
1867 const u32 hpd[HPD_NUM_PINS])
1868{
1869 struct drm_i915_private *dev_priv = to_i915(dev);
1870 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
1871
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001872 /*
1873 * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
1874 * unless we touch the hotplug register, even if hotplug_trigger is
1875 * zero. Not acking leads to "The master control interrupt lied (SDE)!"
1876 * errors.
1877 */
Ville Syrjälä40e56412015-08-27 23:56:10 +03001878 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001879 if (!hotplug_trigger) {
1880 u32 mask = PORTA_HOTPLUG_STATUS_MASK |
1881 PORTD_HOTPLUG_STATUS_MASK |
1882 PORTC_HOTPLUG_STATUS_MASK |
1883 PORTB_HOTPLUG_STATUS_MASK;
1884 dig_hotplug_reg &= ~mask;
1885 }
1886
Ville Syrjälä40e56412015-08-27 23:56:10 +03001887 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001888 if (!hotplug_trigger)
1889 return;
Ville Syrjälä40e56412015-08-27 23:56:10 +03001890
1891 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
1892 dig_hotplug_reg, hpd,
1893 pch_port_hotplug_long_detect);
1894
1895 intel_hpd_irq_handler(dev, pin_mask, long_mask);
1896}
1897
Adam Jackson23e81d62012-06-06 15:45:44 -04001898static void ibx_irq_handler(struct drm_device *dev, u32 pch_iir)
Jesse Barnes776ad802011-01-04 15:09:39 -08001899{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001900 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001901 int pipe;
Egbert Eichb543fb02013-04-16 13:36:54 +02001902 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
Jesse Barnes776ad802011-01-04 15:09:39 -08001903
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001904 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_ibx);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001905
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001906 if (pch_iir & SDE_AUDIO_POWER_MASK) {
1907 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
1908 SDE_AUDIO_POWER_SHIFT);
Jesse Barnes776ad802011-01-04 15:09:39 -08001909 DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001910 port_name(port));
1911 }
Jesse Barnes776ad802011-01-04 15:09:39 -08001912
Daniel Vetterce99c252012-12-01 13:53:47 +01001913 if (pch_iir & SDE_AUX_MASK)
1914 dp_aux_irq_handler(dev);
1915
Jesse Barnes776ad802011-01-04 15:09:39 -08001916 if (pch_iir & SDE_GMBUS)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01001917 gmbus_irq_handler(dev);
Jesse Barnes776ad802011-01-04 15:09:39 -08001918
1919 if (pch_iir & SDE_AUDIO_HDCP_MASK)
1920 DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
1921
1922 if (pch_iir & SDE_AUDIO_TRANS_MASK)
1923 DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
1924
1925 if (pch_iir & SDE_POISON)
1926 DRM_ERROR("PCH poison interrupt\n");
1927
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001928 if (pch_iir & SDE_FDI_MASK)
Damien Lespiau055e3932014-08-18 13:49:10 +01001929 for_each_pipe(dev_priv, pipe)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001930 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
1931 pipe_name(pipe),
1932 I915_READ(FDI_RX_IIR(pipe)));
Jesse Barnes776ad802011-01-04 15:09:39 -08001933
1934 if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
1935 DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
1936
1937 if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
1938 DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
1939
Jesse Barnes776ad802011-01-04 15:09:39 -08001940 if (pch_iir & SDE_TRANSA_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001941 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001942
1943 if (pch_iir & SDE_TRANSB_FIFO_UNDER)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001944 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001945}
1946
1947static void ivb_err_int_handler(struct drm_device *dev)
1948{
1949 struct drm_i915_private *dev_priv = dev->dev_private;
1950 u32 err_int = I915_READ(GEN7_ERR_INT);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001951 enum pipe pipe;
Paulo Zanoni86642812013-04-12 17:57:57 -03001952
Paulo Zanonide032bf2013-04-12 17:57:58 -03001953 if (err_int & ERR_INT_POISON)
1954 DRM_ERROR("Poison interrupt\n");
1955
Damien Lespiau055e3932014-08-18 13:49:10 +01001956 for_each_pipe(dev_priv, pipe) {
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001957 if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
1958 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanoni86642812013-04-12 17:57:57 -03001959
Daniel Vetter5a69b892013-10-16 22:55:52 +02001960 if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
1961 if (IS_IVYBRIDGE(dev))
Daniel Vetter277de952013-10-18 16:37:07 +02001962 ivb_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001963 else
Daniel Vetter277de952013-10-18 16:37:07 +02001964 hsw_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5a69b892013-10-16 22:55:52 +02001965 }
1966 }
Shuang He8bf1e9f2013-10-15 18:55:27 +01001967
Paulo Zanoni86642812013-04-12 17:57:57 -03001968 I915_WRITE(GEN7_ERR_INT, err_int);
1969}
1970
1971static void cpt_serr_int_handler(struct drm_device *dev)
1972{
1973 struct drm_i915_private *dev_priv = dev->dev_private;
1974 u32 serr_int = I915_READ(SERR_INT);
1975
Paulo Zanonide032bf2013-04-12 17:57:58 -03001976 if (serr_int & SERR_INT_POISON)
1977 DRM_ERROR("PCH poison interrupt\n");
1978
Paulo Zanoni86642812013-04-12 17:57:57 -03001979 if (serr_int & SERR_INT_TRANS_A_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001980 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_A);
Paulo Zanoni86642812013-04-12 17:57:57 -03001981
1982 if (serr_int & SERR_INT_TRANS_B_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001983 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_B);
Paulo Zanoni86642812013-04-12 17:57:57 -03001984
1985 if (serr_int & SERR_INT_TRANS_C_FIFO_UNDERRUN)
Daniel Vetter1f7247c2014-09-30 10:56:48 +02001986 intel_pch_fifo_underrun_irq_handler(dev_priv, TRANSCODER_C);
Paulo Zanoni86642812013-04-12 17:57:57 -03001987
1988 I915_WRITE(SERR_INT, serr_int);
Jesse Barnes776ad802011-01-04 15:09:39 -08001989}
1990
Adam Jackson23e81d62012-06-06 15:45:44 -04001991static void cpt_irq_handler(struct drm_device *dev, u32 pch_iir)
1992{
Jani Nikula2d1013d2014-03-31 14:27:17 +03001993 struct drm_i915_private *dev_priv = dev->dev_private;
Adam Jackson23e81d62012-06-06 15:45:44 -04001994 int pipe;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03001995 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
Adam Jackson23e81d62012-06-06 15:45:44 -04001996
Jani Nikula6a39d7c2015-11-25 16:47:22 +02001997 ibx_hpd_irq_handler(dev, hotplug_trigger, hpd_cpt);
Daniel Vetter91d131d2013-06-27 17:52:14 +02001998
Ville Syrjäläcfc33bf2013-04-17 17:48:48 +03001999 if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
2000 int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
2001 SDE_AUDIO_POWER_SHIFT_CPT);
2002 DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
2003 port_name(port));
2004 }
Adam Jackson23e81d62012-06-06 15:45:44 -04002005
2006 if (pch_iir & SDE_AUX_MASK_CPT)
Daniel Vetterce99c252012-12-01 13:53:47 +01002007 dp_aux_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002008
2009 if (pch_iir & SDE_GMBUS_CPT)
Daniel Vetter515ac2b2012-12-01 13:53:44 +01002010 gmbus_irq_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002011
2012 if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
2013 DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
2014
2015 if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
2016 DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
2017
2018 if (pch_iir & SDE_FDI_MASK_CPT)
Damien Lespiau055e3932014-08-18 13:49:10 +01002019 for_each_pipe(dev_priv, pipe)
Adam Jackson23e81d62012-06-06 15:45:44 -04002020 DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
2021 pipe_name(pipe),
2022 I915_READ(FDI_RX_IIR(pipe)));
Paulo Zanoni86642812013-04-12 17:57:57 -03002023
2024 if (pch_iir & SDE_ERROR_CPT)
2025 cpt_serr_int_handler(dev);
Adam Jackson23e81d62012-06-06 15:45:44 -04002026}
2027
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002028static void spt_irq_handler(struct drm_device *dev, u32 pch_iir)
2029{
2030 struct drm_i915_private *dev_priv = dev->dev_private;
2031 u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
2032 ~SDE_PORTE_HOTPLUG_SPT;
2033 u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
2034 u32 pin_mask = 0, long_mask = 0;
2035
2036 if (hotplug_trigger) {
2037 u32 dig_hotplug_reg;
2038
2039 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2040 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
2041
2042 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2043 dig_hotplug_reg, hpd_spt,
Ville Syrjälä74c0b392015-08-27 23:56:07 +03002044 spt_port_hotplug_long_detect);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002045 }
2046
2047 if (hotplug2_trigger) {
2048 u32 dig_hotplug_reg;
2049
2050 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
2051 I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
2052
2053 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug2_trigger,
2054 dig_hotplug_reg, hpd_spt,
2055 spt_port_hotplug2_long_detect);
2056 }
2057
2058 if (pin_mask)
2059 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2060
2061 if (pch_iir & SDE_GMBUS_CPT)
2062 gmbus_irq_handler(dev);
2063}
2064
Ville Syrjälä40e56412015-08-27 23:56:10 +03002065static void ilk_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2066 const u32 hpd[HPD_NUM_PINS])
2067{
2068 struct drm_i915_private *dev_priv = to_i915(dev);
2069 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
2070
2071 dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
2072 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
2073
2074 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
2075 dig_hotplug_reg, hpd,
2076 ilk_port_hotplug_long_detect);
2077
2078 intel_hpd_irq_handler(dev, pin_mask, long_mask);
2079}
2080
Paulo Zanonic008bc62013-07-12 16:35:10 -03002081static void ilk_display_irq_handler(struct drm_device *dev, u32 de_iir)
2082{
2083 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter40da17c22013-10-21 18:04:36 +02002084 enum pipe pipe;
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03002085 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
2086
Ville Syrjälä40e56412015-08-27 23:56:10 +03002087 if (hotplug_trigger)
2088 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ilk);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002089
2090 if (de_iir & DE_AUX_CHANNEL_A)
2091 dp_aux_irq_handler(dev);
2092
2093 if (de_iir & DE_GSE)
2094 intel_opregion_asle_intr(dev);
2095
Paulo Zanonic008bc62013-07-12 16:35:10 -03002096 if (de_iir & DE_POISON)
2097 DRM_ERROR("Poison interrupt\n");
2098
Damien Lespiau055e3932014-08-18 13:49:10 +01002099 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002100 if (de_iir & DE_PIPE_VBLANK(pipe) &&
2101 intel_pipe_handle_vblank(dev, pipe))
2102 intel_check_page_flip(dev, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002103
Daniel Vetter40da17c22013-10-21 18:04:36 +02002104 if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
Daniel Vetter1f7247c2014-09-30 10:56:48 +02002105 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Paulo Zanonic008bc62013-07-12 16:35:10 -03002106
Daniel Vetter40da17c22013-10-21 18:04:36 +02002107 if (de_iir & DE_PIPE_CRC_DONE(pipe))
2108 i9xx_pipe_crc_irq_handler(dev, pipe);
Daniel Vetter5b3a8562013-10-16 22:55:48 +02002109
Daniel Vetter40da17c22013-10-21 18:04:36 +02002110 /* plane/pipes map 1:1 on ilk+ */
2111 if (de_iir & DE_PLANE_FLIP_DONE(pipe)) {
2112 intel_prepare_page_flip(dev, pipe);
2113 intel_finish_page_flip_plane(dev, pipe);
2114 }
Paulo Zanonic008bc62013-07-12 16:35:10 -03002115 }
2116
2117 /* check event from PCH */
2118 if (de_iir & DE_PCH_EVENT) {
2119 u32 pch_iir = I915_READ(SDEIIR);
2120
2121 if (HAS_PCH_CPT(dev))
2122 cpt_irq_handler(dev, pch_iir);
2123 else
2124 ibx_irq_handler(dev, pch_iir);
2125
2126 /* should clear PCH hotplug event before clear CPU irq */
2127 I915_WRITE(SDEIIR, pch_iir);
2128 }
2129
2130 if (IS_GEN5(dev) && de_iir & DE_PCU_EVENT)
2131 ironlake_rps_change_irq_handler(dev);
2132}
2133
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002134static void ivb_display_irq_handler(struct drm_device *dev, u32 de_iir)
2135{
2136 struct drm_i915_private *dev_priv = dev->dev_private;
Damien Lespiau07d27e22014-03-03 17:31:46 +00002137 enum pipe pipe;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03002138 u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
2139
Ville Syrjälä40e56412015-08-27 23:56:10 +03002140 if (hotplug_trigger)
2141 ilk_hpd_irq_handler(dev, hotplug_trigger, hpd_ivb);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002142
2143 if (de_iir & DE_ERR_INT_IVB)
2144 ivb_err_int_handler(dev);
2145
2146 if (de_iir & DE_AUX_CHANNEL_A_IVB)
2147 dp_aux_irq_handler(dev);
2148
2149 if (de_iir & DE_GSE_IVB)
2150 intel_opregion_asle_intr(dev);
2151
Damien Lespiau055e3932014-08-18 13:49:10 +01002152 for_each_pipe(dev_priv, pipe) {
Chris Wilsond6bbafa2014-09-05 07:13:24 +01002153 if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)) &&
2154 intel_pipe_handle_vblank(dev, pipe))
2155 intel_check_page_flip(dev, pipe);
Daniel Vetter40da17c22013-10-21 18:04:36 +02002156
2157 /* plane/pipes map 1:1 on ilk+ */
Damien Lespiau07d27e22014-03-03 17:31:46 +00002158 if (de_iir & DE_PLANE_FLIP_DONE_IVB(pipe)) {
2159 intel_prepare_page_flip(dev, pipe);
2160 intel_finish_page_flip_plane(dev, pipe);
Paulo Zanoni9719fb92013-07-12 16:35:11 -03002161 }
2162 }
2163
2164 /* check event from PCH */
2165 if (!HAS_PCH_NOP(dev) && (de_iir & DE_PCH_EVENT_IVB)) {
2166 u32 pch_iir = I915_READ(SDEIIR);
2167
2168 cpt_irq_handler(dev, pch_iir);
2169
2170 /* clear PCH hotplug event before clear CPU irq */
2171 I915_WRITE(SDEIIR, pch_iir);
2172 }
2173}
2174
Oscar Mateo72c90f62014-06-16 16:10:57 +01002175/*
2176 * To handle irqs with the minimum potential races with fresh interrupts, we:
2177 * 1 - Disable Master Interrupt Control.
2178 * 2 - Find the source(s) of the interrupt.
2179 * 3 - Clear the Interrupt Identity bits (IIR).
2180 * 4 - Process the interrupt(s) that had bits set in the IIRs.
2181 * 5 - Re-enable Master Interrupt Control.
2182 */
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002183static irqreturn_t ironlake_irq_handler(int irq, void *arg)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002184{
Daniel Vetter45a83f82014-05-12 19:17:55 +02002185 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03002186 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002187 u32 de_iir, gt_iir, de_ier, sde_ier = 0;
Chris Wilson0e434062012-05-09 21:45:44 +01002188 irqreturn_t ret = IRQ_NONE;
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002189
Imre Deak2dd2a882015-02-24 11:14:30 +02002190 if (!intel_irqs_enabled(dev_priv))
2191 return IRQ_NONE;
2192
Imre Deak1f814da2015-12-16 02:52:19 +02002193 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2194 disable_rpm_wakeref_asserts(dev_priv);
2195
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002196 /* disable master interrupt before clearing iir */
2197 de_ier = I915_READ(DEIER);
2198 I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
Paulo Zanoni23a78512013-07-12 16:35:14 -03002199 POSTING_READ(DEIER);
Chris Wilson0e434062012-05-09 21:45:44 +01002200
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002201 /* Disable south interrupts. We'll only write to SDEIIR once, so further
2202 * interrupts will will be stored on its back queue, and then we'll be
2203 * able to process them after we restore SDEIER (as soon as we restore
2204 * it, we'll get an interrupt if SDEIIR still has something to process
2205 * due to its back queue). */
Ben Widawskyab5c6082013-04-05 13:12:41 -07002206 if (!HAS_PCH_NOP(dev)) {
2207 sde_ier = I915_READ(SDEIER);
2208 I915_WRITE(SDEIER, 0);
2209 POSTING_READ(SDEIER);
2210 }
Paulo Zanoni44498ae2013-02-22 17:05:28 -03002211
Oscar Mateo72c90f62014-06-16 16:10:57 +01002212 /* Find, clear, then process each source of interrupt */
2213
Chris Wilson0e434062012-05-09 21:45:44 +01002214 gt_iir = I915_READ(GTIIR);
2215 if (gt_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002216 I915_WRITE(GTIIR, gt_iir);
2217 ret = IRQ_HANDLED;
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002218 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002219 snb_gt_irq_handler(dev, dev_priv, gt_iir);
Paulo Zanonid8fc8a42013-07-19 18:57:55 -03002220 else
2221 ilk_gt_irq_handler(dev, dev_priv, gt_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002222 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002223
2224 de_iir = I915_READ(DEIIR);
Chris Wilson0e434062012-05-09 21:45:44 +01002225 if (de_iir) {
Oscar Mateo72c90f62014-06-16 16:10:57 +01002226 I915_WRITE(DEIIR, de_iir);
2227 ret = IRQ_HANDLED;
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002228 if (INTEL_INFO(dev)->gen >= 7)
2229 ivb_display_irq_handler(dev, de_iir);
2230 else
2231 ilk_display_irq_handler(dev, de_iir);
Chris Wilson0e434062012-05-09 21:45:44 +01002232 }
2233
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002234 if (INTEL_INFO(dev)->gen >= 6) {
2235 u32 pm_iir = I915_READ(GEN6_PMIIR);
2236 if (pm_iir) {
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002237 I915_WRITE(GEN6_PMIIR, pm_iir);
2238 ret = IRQ_HANDLED;
Oscar Mateo72c90f62014-06-16 16:10:57 +01002239 gen6_rps_irq_handler(dev_priv, pm_iir);
Paulo Zanonif1af8fc2013-07-12 19:56:30 -03002240 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002241 }
2242
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002243 I915_WRITE(DEIER, de_ier);
2244 POSTING_READ(DEIER);
Ben Widawskyab5c6082013-04-05 13:12:41 -07002245 if (!HAS_PCH_NOP(dev)) {
2246 I915_WRITE(SDEIER, sde_ier);
2247 POSTING_READ(SDEIER);
2248 }
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002249
Imre Deak1f814da2015-12-16 02:52:19 +02002250 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2251 enable_rpm_wakeref_asserts(dev_priv);
2252
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002253 return ret;
2254}
2255
Ville Syrjälä40e56412015-08-27 23:56:10 +03002256static void bxt_hpd_irq_handler(struct drm_device *dev, u32 hotplug_trigger,
2257 const u32 hpd[HPD_NUM_PINS])
Shashank Sharmad04a4922014-08-22 17:40:41 +05302258{
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002259 struct drm_i915_private *dev_priv = to_i915(dev);
2260 u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302261
Ville Syrjäläa52bb152015-08-27 23:56:11 +03002262 dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
2263 I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302264
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002265 intel_get_hpd_pins(&pin_mask, &long_mask, hotplug_trigger,
Ville Syrjälä40e56412015-08-27 23:56:10 +03002266 dig_hotplug_reg, hpd,
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002267 bxt_port_hotplug_long_detect);
Ville Syrjälä40e56412015-08-27 23:56:10 +03002268
Jani Nikula475c2e32015-05-28 15:43:54 +03002269 intel_hpd_irq_handler(dev, pin_mask, long_mask);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302270}
2271
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002272static irqreturn_t
2273gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002274{
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002275 struct drm_device *dev = dev_priv->dev;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002276 irqreturn_t ret = IRQ_NONE;
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002277 u32 iir;
Daniel Vetterc42664c2013-11-07 11:05:40 +01002278 enum pipe pipe;
Jesse Barnes88e04702014-11-13 17:51:48 +00002279
Ben Widawskyabd58f02013-11-02 21:07:09 -07002280 if (master_ctl & GEN8_DE_MISC_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002281 iir = I915_READ(GEN8_DE_MISC_IIR);
2282 if (iir) {
2283 I915_WRITE(GEN8_DE_MISC_IIR, iir);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002284 ret = IRQ_HANDLED;
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002285 if (iir & GEN8_DE_MISC_GSE)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002286 intel_opregion_asle_intr(dev);
2287 else
2288 DRM_ERROR("Unexpected DE Misc interrupt\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002289 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002290 else
2291 DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
Ben Widawskyabd58f02013-11-02 21:07:09 -07002292 }
2293
Daniel Vetter6d766f02013-11-07 14:49:55 +01002294 if (master_ctl & GEN8_DE_PORT_IRQ) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002295 iir = I915_READ(GEN8_DE_PORT_IIR);
2296 if (iir) {
2297 u32 tmp_mask;
Shashank Sharmad04a4922014-08-22 17:40:41 +05302298 bool found = false;
Ville Syrjäläcebd87a2015-08-27 23:56:09 +03002299
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002300 I915_WRITE(GEN8_DE_PORT_IIR, iir);
Daniel Vetter6d766f02013-11-07 14:49:55 +01002301 ret = IRQ_HANDLED;
Jesse Barnes88e04702014-11-13 17:51:48 +00002302
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002303 tmp_mask = GEN8_AUX_CHANNEL_A;
2304 if (INTEL_INFO(dev_priv)->gen >= 9)
2305 tmp_mask |= GEN9_AUX_CHANNEL_B |
2306 GEN9_AUX_CHANNEL_C |
2307 GEN9_AUX_CHANNEL_D;
2308
2309 if (iir & tmp_mask) {
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002310 dp_aux_irq_handler(dev);
Shashank Sharmad04a4922014-08-22 17:40:41 +05302311 found = true;
2312 }
2313
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002314 if (IS_BROXTON(dev_priv)) {
2315 tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
2316 if (tmp_mask) {
2317 bxt_hpd_irq_handler(dev, tmp_mask, hpd_bxt);
2318 found = true;
2319 }
2320 } else if (IS_BROADWELL(dev_priv)) {
2321 tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
2322 if (tmp_mask) {
2323 ilk_hpd_irq_handler(dev, tmp_mask, hpd_bdw);
2324 found = true;
2325 }
Shashank Sharmad04a4922014-08-22 17:40:41 +05302326 }
2327
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002328 if (IS_BROXTON(dev) && (iir & BXT_DE_PORT_GMBUS)) {
Shashank Sharma9e637432014-08-22 17:40:43 +05302329 gmbus_irq_handler(dev);
2330 found = true;
2331 }
2332
Shashank Sharmad04a4922014-08-22 17:40:41 +05302333 if (!found)
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002334 DRM_ERROR("Unexpected DE Port interrupt\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002335 }
Oscar Mateo38cc46d2014-06-16 16:10:59 +01002336 else
2337 DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
Daniel Vetter6d766f02013-11-07 14:49:55 +01002338 }
2339
Damien Lespiau055e3932014-08-18 13:49:10 +01002340 for_each_pipe(dev_priv, pipe) {
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002341 u32 flip_done, fault_errors;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002342
Daniel Vetterc42664c2013-11-07 11:05:40 +01002343 if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
2344 continue;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002345
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002346 iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
2347 if (!iir) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07002348 DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002349 continue;
2350 }
2351
2352 ret = IRQ_HANDLED;
2353 I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
2354
2355 if (iir & GEN8_PIPE_VBLANK &&
2356 intel_pipe_handle_vblank(dev, pipe))
2357 intel_check_page_flip(dev, pipe);
2358
2359 flip_done = iir;
2360 if (INTEL_INFO(dev_priv)->gen >= 9)
2361 flip_done &= GEN9_PIPE_PLANE1_FLIP_DONE;
2362 else
2363 flip_done &= GEN8_PIPE_PRIMARY_FLIP_DONE;
2364
2365 if (flip_done) {
2366 intel_prepare_page_flip(dev, pipe);
2367 intel_finish_page_flip_plane(dev, pipe);
2368 }
2369
2370 if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
2371 hsw_pipe_crc_irq_handler(dev, pipe);
2372
2373 if (iir & GEN8_PIPE_FIFO_UNDERRUN)
2374 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
2375
2376 fault_errors = iir;
2377 if (INTEL_INFO(dev_priv)->gen >= 9)
2378 fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
2379 else
2380 fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
2381
2382 if (fault_errors)
2383 DRM_ERROR("Fault errors on pipe %c\n: 0x%08x",
2384 pipe_name(pipe),
2385 fault_errors);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002386 }
2387
Shashank Sharma266ea3d2014-08-22 17:40:42 +05302388 if (HAS_PCH_SPLIT(dev) && !HAS_PCH_NOP(dev) &&
2389 master_ctl & GEN8_DE_PCH_IRQ) {
Daniel Vetter92d03a82013-11-07 11:05:43 +01002390 /*
2391 * FIXME(BDW): Assume for now that the new interrupt handling
2392 * scheme also closed the SDE interrupt handling race we've seen
2393 * on older pch-split platforms. But this needs testing.
2394 */
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002395 iir = I915_READ(SDEIIR);
2396 if (iir) {
2397 I915_WRITE(SDEIIR, iir);
Daniel Vetter92d03a82013-11-07 11:05:43 +01002398 ret = IRQ_HANDLED;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002399
2400 if (HAS_PCH_SPT(dev_priv))
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002401 spt_irq_handler(dev, iir);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03002402 else
Tvrtko Ursuline32192e2016-01-12 16:04:06 +00002403 cpt_irq_handler(dev, iir);
Jani Nikula2dfb0b82016-01-07 10:29:10 +02002404 } else {
2405 /*
2406 * Like on previous PCH there seems to be something
2407 * fishy going on with forwarding PCH interrupts.
2408 */
2409 DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
2410 }
Daniel Vetter92d03a82013-11-07 11:05:43 +01002411 }
2412
Tvrtko Ursulinf11a0f42016-01-12 16:04:07 +00002413 return ret;
2414}
2415
2416static irqreturn_t gen8_irq_handler(int irq, void *arg)
2417{
2418 struct drm_device *dev = arg;
2419 struct drm_i915_private *dev_priv = dev->dev_private;
2420 u32 master_ctl;
2421 irqreturn_t ret;
2422
2423 if (!intel_irqs_enabled(dev_priv))
2424 return IRQ_NONE;
2425
2426 master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
2427 master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
2428 if (!master_ctl)
2429 return IRQ_NONE;
2430
2431 I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
2432
2433 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
2434 disable_rpm_wakeref_asserts(dev_priv);
2435
2436 /* Find, clear, then process each source of interrupt */
2437 ret = gen8_gt_irq_handler(dev_priv, master_ctl);
2438 ret |= gen8_de_irq_handler(dev_priv, master_ctl);
2439
Chris Wilsoncb0d2052015-04-07 16:21:04 +01002440 I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
2441 POSTING_READ_FW(GEN8_MASTER_IRQ);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002442
Imre Deak1f814da2015-12-16 02:52:19 +02002443 enable_rpm_wakeref_asserts(dev_priv);
2444
Ben Widawskyabd58f02013-11-02 21:07:09 -07002445 return ret;
2446}
2447
Daniel Vetter17e1df02013-09-08 21:57:13 +02002448static void i915_error_wake_up(struct drm_i915_private *dev_priv,
2449 bool reset_completed)
2450{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002451 struct intel_engine_cs *engine;
Daniel Vetter17e1df02013-09-08 21:57:13 +02002452
2453 /*
2454 * Notify all waiters for GPU completion events that reset state has
2455 * been changed, and that they need to restart their wait after
2456 * checking for potential errors (and bail out to drop locks if there is
2457 * a gpu reset pending so that i915_error_work_func can acquire them).
2458 */
2459
2460 /* Wake up __wait_seqno, potentially holding dev->struct_mutex. */
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002461 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002462 wake_up_all(&engine->irq_queue);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002463
2464 /* Wake up intel_crtc_wait_for_pending_flips, holding crtc->mutex. */
2465 wake_up_all(&dev_priv->pending_flip_queue);
2466
2467 /*
2468 * Signal tasks blocked in i915_gem_wait_for_error that the pending
2469 * reset state is cleared.
2470 */
2471 if (reset_completed)
2472 wake_up_all(&dev_priv->gpu_error.reset_queue);
2473}
2474
Jesse Barnes8a905232009-07-11 16:48:03 -04002475/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002476 * i915_reset_and_wakeup - do process context error handling work
Javier Martinez Canillas468f9d22015-10-08 09:54:44 +02002477 * @dev: drm device
Jesse Barnes8a905232009-07-11 16:48:03 -04002478 *
2479 * Fire an error uevent so userspace can see that a hang or error
2480 * was detected.
2481 */
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002482static void i915_reset_and_wakeup(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002483{
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002484 struct drm_i915_private *dev_priv = to_i915(dev);
2485 struct i915_gpu_error *error = &dev_priv->gpu_error;
Ben Widawskycce723e2013-07-19 09:16:42 -07002486 char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
2487 char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
2488 char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
Daniel Vetter17e1df02013-09-08 21:57:13 +02002489 int ret;
Jesse Barnes8a905232009-07-11 16:48:03 -04002490
Dave Airlie5bdebb12013-10-11 14:07:25 +10002491 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE, error_event);
Jesse Barnes8a905232009-07-11 16:48:03 -04002492
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002493 /*
2494 * Note that there's only one work item which does gpu resets, so we
2495 * need not worry about concurrent gpu resets potentially incrementing
2496 * error->reset_counter twice. We only need to take care of another
2497 * racing irq/hangcheck declaring the gpu dead for a second time. A
2498 * quick check for that is good enough: schedule_work ensures the
2499 * correct ordering between hang detection and this work item, and since
2500 * the reset in-progress bit is only ever set by code outside of this
2501 * work we don't need to worry about any other races.
2502 */
2503 if (i915_reset_in_progress(error) && !i915_terminally_wedged(error)) {
Chris Wilsonf803aa52010-09-19 12:38:26 +01002504 DRM_DEBUG_DRIVER("resetting chip\n");
Dave Airlie5bdebb12013-10-11 14:07:25 +10002505 kobject_uevent_env(&dev->primary->kdev->kobj, KOBJ_CHANGE,
Daniel Vetter7db0ba22012-12-06 16:23:37 +01002506 reset_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002507
Daniel Vetter17e1df02013-09-08 21:57:13 +02002508 /*
Imre Deakf454c692014-04-23 01:09:04 +03002509 * In most cases it's guaranteed that we get here with an RPM
2510 * reference held, for example because there is a pending GPU
2511 * request that won't finish until the reset is done. This
2512 * isn't the case at least when we get here by doing a
2513 * simulated reset via debugs, so get an RPM reference.
2514 */
2515 intel_runtime_pm_get(dev_priv);
Ville Syrjälä75147472014-11-24 18:28:11 +02002516
2517 intel_prepare_reset(dev);
2518
Imre Deakf454c692014-04-23 01:09:04 +03002519 /*
Daniel Vetter17e1df02013-09-08 21:57:13 +02002520 * All state reset _must_ be completed before we update the
2521 * reset counter, for otherwise waiters might miss the reset
2522 * pending state and not properly drop locks, resulting in
2523 * deadlocks with the reset work.
2524 */
Daniel Vetterf69061b2012-12-06 09:01:42 +01002525 ret = i915_reset(dev);
2526
Ville Syrjälä75147472014-11-24 18:28:11 +02002527 intel_finish_reset(dev);
Daniel Vetter17e1df02013-09-08 21:57:13 +02002528
Imre Deakf454c692014-04-23 01:09:04 +03002529 intel_runtime_pm_put(dev_priv);
2530
Daniel Vetterf69061b2012-12-06 09:01:42 +01002531 if (ret == 0) {
2532 /*
2533 * After all the gem state is reset, increment the reset
2534 * counter and wake up everyone waiting for the reset to
2535 * complete.
2536 *
2537 * Since unlock operations are a one-sided barrier only,
2538 * we need to insert a barrier here to order any seqno
2539 * updates before
2540 * the counter increment.
2541 */
Peter Zijlstra4e857c52014-03-17 18:06:10 +01002542 smp_mb__before_atomic();
Daniel Vetterf69061b2012-12-06 09:01:42 +01002543 atomic_inc(&dev_priv->gpu_error.reset_counter);
2544
Dave Airlie5bdebb12013-10-11 14:07:25 +10002545 kobject_uevent_env(&dev->primary->kdev->kobj,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002546 KOBJ_CHANGE, reset_done_event);
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002547 } else {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002548 atomic_or(I915_WEDGED, &error->reset_counter);
Ben Gamarif316a422009-09-14 17:48:46 -04002549 }
Daniel Vetter1f83fee2012-11-15 17:17:22 +01002550
Daniel Vetter17e1df02013-09-08 21:57:13 +02002551 /*
2552 * Note: The wake_up also serves as a memory barrier so that
2553 * waiters see the update value of the reset counter atomic_t.
2554 */
2555 i915_error_wake_up(dev_priv, true);
Ben Gamarif316a422009-09-14 17:48:46 -04002556 }
Jesse Barnes8a905232009-07-11 16:48:03 -04002557}
2558
Chris Wilson35aed2e2010-05-27 13:18:12 +01002559static void i915_report_and_clear_eir(struct drm_device *dev)
Jesse Barnes8a905232009-07-11 16:48:03 -04002560{
2561 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskybd9854f2012-08-23 15:18:09 -07002562 uint32_t instdone[I915_NUM_INSTDONE_REG];
Jesse Barnes8a905232009-07-11 16:48:03 -04002563 u32 eir = I915_READ(EIR);
Ben Widawsky050ee912012-08-22 11:32:15 -07002564 int pipe, i;
Jesse Barnes8a905232009-07-11 16:48:03 -04002565
Chris Wilson35aed2e2010-05-27 13:18:12 +01002566 if (!eir)
2567 return;
Jesse Barnes8a905232009-07-11 16:48:03 -04002568
Joe Perchesa70491c2012-03-18 13:00:11 -07002569 pr_err("render error detected, EIR: 0x%08x\n", eir);
Jesse Barnes8a905232009-07-11 16:48:03 -04002570
Ben Widawskybd9854f2012-08-23 15:18:09 -07002571 i915_get_extra_instdone(dev, instdone);
2572
Jesse Barnes8a905232009-07-11 16:48:03 -04002573 if (IS_G4X(dev)) {
2574 if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
2575 u32 ipeir = I915_READ(IPEIR_I965);
2576
Joe Perchesa70491c2012-03-18 13:00:11 -07002577 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2578 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Ben Widawsky050ee912012-08-22 11:32:15 -07002579 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2580 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Joe Perchesa70491c2012-03-18 13:00:11 -07002581 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002582 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002583 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002584 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002585 }
2586 if (eir & GM45_ERROR_PAGE_TABLE) {
2587 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002588 pr_err("page table error\n");
2589 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002590 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002591 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002592 }
2593 }
2594
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002595 if (!IS_GEN2(dev)) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002596 if (eir & I915_ERROR_PAGE_TABLE) {
2597 u32 pgtbl_err = I915_READ(PGTBL_ER);
Joe Perchesa70491c2012-03-18 13:00:11 -07002598 pr_err("page table error\n");
2599 pr_err(" PGTBL_ER: 0x%08x\n", pgtbl_err);
Jesse Barnes8a905232009-07-11 16:48:03 -04002600 I915_WRITE(PGTBL_ER, pgtbl_err);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002601 POSTING_READ(PGTBL_ER);
Jesse Barnes8a905232009-07-11 16:48:03 -04002602 }
2603 }
2604
2605 if (eir & I915_ERROR_MEMORY_REFRESH) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002606 pr_err("memory refresh error:\n");
Damien Lespiau055e3932014-08-18 13:49:10 +01002607 for_each_pipe(dev_priv, pipe)
Joe Perchesa70491c2012-03-18 13:00:11 -07002608 pr_err("pipe %c stat: 0x%08x\n",
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002609 pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
Jesse Barnes8a905232009-07-11 16:48:03 -04002610 /* pipestat has already been acked */
2611 }
2612 if (eir & I915_ERROR_INSTRUCTION) {
Joe Perchesa70491c2012-03-18 13:00:11 -07002613 pr_err("instruction error\n");
2614 pr_err(" INSTPM: 0x%08x\n", I915_READ(INSTPM));
Ben Widawsky050ee912012-08-22 11:32:15 -07002615 for (i = 0; i < ARRAY_SIZE(instdone); i++)
2616 pr_err(" INSTDONE_%d: 0x%08x\n", i, instdone[i]);
Chris Wilsona6c45cf2010-09-17 00:32:17 +01002617 if (INTEL_INFO(dev)->gen < 4) {
Jesse Barnes8a905232009-07-11 16:48:03 -04002618 u32 ipeir = I915_READ(IPEIR);
2619
Joe Perchesa70491c2012-03-18 13:00:11 -07002620 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR));
2621 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR));
Joe Perchesa70491c2012-03-18 13:00:11 -07002622 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD));
Jesse Barnes8a905232009-07-11 16:48:03 -04002623 I915_WRITE(IPEIR, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002624 POSTING_READ(IPEIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002625 } else {
2626 u32 ipeir = I915_READ(IPEIR_I965);
2627
Joe Perchesa70491c2012-03-18 13:00:11 -07002628 pr_err(" IPEIR: 0x%08x\n", I915_READ(IPEIR_I965));
2629 pr_err(" IPEHR: 0x%08x\n", I915_READ(IPEHR_I965));
Joe Perchesa70491c2012-03-18 13:00:11 -07002630 pr_err(" INSTPS: 0x%08x\n", I915_READ(INSTPS));
Joe Perchesa70491c2012-03-18 13:00:11 -07002631 pr_err(" ACTHD: 0x%08x\n", I915_READ(ACTHD_I965));
Jesse Barnes8a905232009-07-11 16:48:03 -04002632 I915_WRITE(IPEIR_I965, ipeir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002633 POSTING_READ(IPEIR_I965);
Jesse Barnes8a905232009-07-11 16:48:03 -04002634 }
2635 }
2636
2637 I915_WRITE(EIR, eir);
Chris Wilson3143a2b2010-11-16 15:55:10 +00002638 POSTING_READ(EIR);
Jesse Barnes8a905232009-07-11 16:48:03 -04002639 eir = I915_READ(EIR);
2640 if (eir) {
2641 /*
2642 * some errors might have become stuck,
2643 * mask them.
2644 */
2645 DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
2646 I915_WRITE(EMR, I915_READ(EMR) | eir);
2647 I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
2648 }
Chris Wilson35aed2e2010-05-27 13:18:12 +01002649}
2650
2651/**
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002652 * i915_handle_error - handle a gpu error
Chris Wilson35aed2e2010-05-27 13:18:12 +01002653 * @dev: drm device
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002654 * @engine_mask: mask representing engines that are hung
Javier Martinez Canillasaafd8582015-10-08 09:57:49 +02002655 * Do some basic checking of register state at error time and
Chris Wilson35aed2e2010-05-27 13:18:12 +01002656 * dump it to the syslog. Also call i915_capture_error_state() to make
2657 * sure we get a record and make it available in debugfs. Fire a uevent
2658 * so userspace knows something bad happened (should trigger collection
2659 * of a ring dump etc.).
2660 */
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002661void i915_handle_error(struct drm_device *dev, u32 engine_mask,
Mika Kuoppala58174462014-02-25 17:11:26 +02002662 const char *fmt, ...)
Chris Wilson35aed2e2010-05-27 13:18:12 +01002663{
2664 struct drm_i915_private *dev_priv = dev->dev_private;
Mika Kuoppala58174462014-02-25 17:11:26 +02002665 va_list args;
2666 char error_msg[80];
Chris Wilson35aed2e2010-05-27 13:18:12 +01002667
Mika Kuoppala58174462014-02-25 17:11:26 +02002668 va_start(args, fmt);
2669 vscnprintf(error_msg, sizeof(error_msg), fmt, args);
2670 va_end(args);
2671
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002672 i915_capture_error_state(dev, engine_mask, error_msg);
Chris Wilson35aed2e2010-05-27 13:18:12 +01002673 i915_report_and_clear_eir(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002674
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00002675 if (engine_mask) {
Peter Zijlstra805de8f42015-04-24 01:12:32 +02002676 atomic_or(I915_RESET_IN_PROGRESS_FLAG,
Daniel Vetterf69061b2012-12-06 09:01:42 +01002677 &dev_priv->gpu_error.reset_counter);
Ben Gamariba1234d2009-09-14 17:48:47 -04002678
Ben Gamari11ed50e2009-09-14 17:48:45 -04002679 /*
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002680 * Wakeup waiting processes so that the reset function
2681 * i915_reset_and_wakeup doesn't deadlock trying to grab
2682 * various locks. By bumping the reset counter first, the woken
Daniel Vetter17e1df02013-09-08 21:57:13 +02002683 * processes will see a reset in progress and back off,
2684 * releasing their locks and then wait for the reset completion.
2685 * We must do this for _all_ gpu waiters that might hold locks
2686 * that the reset work needs to acquire.
2687 *
2688 * Note: The wake_up serves as the required memory barrier to
2689 * ensure that the waiters see the updated value of the reset
2690 * counter atomic_t.
Ben Gamari11ed50e2009-09-14 17:48:45 -04002691 */
Daniel Vetter17e1df02013-09-08 21:57:13 +02002692 i915_error_wake_up(dev_priv, false);
Ben Gamari11ed50e2009-09-14 17:48:45 -04002693 }
2694
Mika Kuoppalab8d24a02015-01-28 17:03:14 +02002695 i915_reset_and_wakeup(dev);
Jesse Barnes8a905232009-07-11 16:48:03 -04002696}
2697
Keith Packard42f52ef2008-10-18 19:39:29 -07002698/* Called from drm generic code, passed 'crtc' which
2699 * we use as a pipe index
2700 */
Thierry Reding88e72712015-09-24 18:35:31 +02002701static int i915_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002702{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002703 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002704 unsigned long irqflags;
Jesse Barnes71e0ffa2009-01-08 10:42:15 -08002705
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002706 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002707 if (INTEL_INFO(dev)->gen >= 4)
Keith Packard7c463582008-11-04 02:03:27 -08002708 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002709 PIPE_START_VBLANK_INTERRUPT_STATUS);
Keith Packarde9d21d72008-10-16 11:31:38 -07002710 else
Keith Packard7c463582008-11-04 02:03:27 -08002711 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002712 PIPE_VBLANK_INTERRUPT_STATUS);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002713 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Chris Wilson8692d00e2011-02-05 10:08:21 +00002714
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002715 return 0;
2716}
2717
Thierry Reding88e72712015-09-24 18:35:31 +02002718static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002719{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002720 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002721 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002722 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002723 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002724
Jesse Barnesf796cf82011-04-07 13:58:17 -07002725 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002726 ilk_enable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002727 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2728
2729 return 0;
2730}
2731
Thierry Reding88e72712015-09-24 18:35:31 +02002732static int valleyview_enable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002733{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002734 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002735 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002736
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002737 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002738 i915_enable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002739 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002740 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2741
2742 return 0;
2743}
2744
Thierry Reding88e72712015-09-24 18:35:31 +02002745static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002746{
2747 struct drm_i915_private *dev_priv = dev->dev_private;
2748 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002749
Ben Widawskyabd58f02013-11-02 21:07:09 -07002750 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002751 bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002752 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002753
Ben Widawskyabd58f02013-11-02 21:07:09 -07002754 return 0;
2755}
2756
Keith Packard42f52ef2008-10-18 19:39:29 -07002757/* Called from drm generic code, passed 'crtc' which
2758 * we use as a pipe index
2759 */
Thierry Reding88e72712015-09-24 18:35:31 +02002760static void i915_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002761{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002762 struct drm_i915_private *dev_priv = dev->dev_private;
Keith Packarde9d21d72008-10-16 11:31:38 -07002763 unsigned long irqflags;
Jesse Barnes0a3e67a2008-09-30 12:14:26 -07002764
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002765 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002766 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002767 PIPE_VBLANK_INTERRUPT_STATUS |
2768 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002769 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2770}
2771
Thierry Reding88e72712015-09-24 18:35:31 +02002772static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnesf796cf82011-04-07 13:58:17 -07002773{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002774 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnesf796cf82011-04-07 13:58:17 -07002775 unsigned long irqflags;
Paulo Zanonib5184212013-07-12 20:00:08 -03002776 uint32_t bit = (INTEL_INFO(dev)->gen >= 7) ? DE_PIPE_VBLANK_IVB(pipe) :
Daniel Vetter40da17c22013-10-21 18:04:36 +02002777 DE_PIPE_VBLANK(pipe);
Jesse Barnesf796cf82011-04-07 13:58:17 -07002778
2779 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02002780 ilk_disable_display_irq(dev_priv, bit);
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07002781 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2782}
2783
Thierry Reding88e72712015-09-24 18:35:31 +02002784static void valleyview_disable_vblank(struct drm_device *dev, unsigned int pipe)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002785{
Jani Nikula2d1013d2014-03-31 14:27:17 +03002786 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002787 unsigned long irqflags;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002788
2789 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Jesse Barnes31acc7f2012-06-20 10:53:11 -07002790 i915_disable_pipestat(dev_priv, pipe,
Imre Deak755e9012014-02-10 18:42:47 +02002791 PIPE_START_VBLANK_INTERRUPT_STATUS);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07002792 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2793}
2794
Thierry Reding88e72712015-09-24 18:35:31 +02002795static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
Ben Widawskyabd58f02013-11-02 21:07:09 -07002796{
2797 struct drm_i915_private *dev_priv = dev->dev_private;
2798 unsigned long irqflags;
Ben Widawskyabd58f02013-11-02 21:07:09 -07002799
Ben Widawskyabd58f02013-11-02 21:07:09 -07002800 spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
Ville Syrjälä013d3752015-11-23 18:06:17 +02002801 bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
Ben Widawskyabd58f02013-11-02 21:07:09 -07002802 spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
2803}
2804
Chris Wilson9107e9d2013-06-10 11:20:20 +01002805static bool
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002806ring_idle(struct intel_engine_cs *engine, u32 seqno)
Chris Wilson893eead2010-10-27 14:44:35 +01002807{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002808 return (list_empty(&engine->request_list) ||
2809 i915_seqno_passed(seqno, engine->last_submitted_seqno));
Ben Gamarif65d9422009-09-14 17:48:44 -04002810}
2811
Daniel Vettera028c4b2014-03-15 00:08:56 +01002812static bool
2813ipehr_is_semaphore_wait(struct drm_device *dev, u32 ipehr)
2814{
2815 if (INTEL_INFO(dev)->gen >= 8) {
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002816 return (ipehr >> 23) == 0x1c;
Daniel Vettera028c4b2014-03-15 00:08:56 +01002817 } else {
2818 ipehr &= ~MI_SEMAPHORE_SYNC_MASK;
2819 return ipehr == (MI_SEMAPHORE_MBOX | MI_SEMAPHORE_COMPARE |
2820 MI_SEMAPHORE_REGISTER);
2821 }
2822}
2823
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002824static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002825semaphore_wait_to_signaller_ring(struct intel_engine_cs *engine, u32 ipehr,
2826 u64 offset)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002827{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002828 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002829 struct intel_engine_cs *signaller;
Daniel Vetter921d42e2014-03-18 10:26:04 +01002830
2831 if (INTEL_INFO(dev_priv->dev)->gen >= 8) {
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002832 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002833 if (engine == signaller)
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002834 continue;
2835
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002836 if (offset == signaller->semaphore.signal_ggtt[engine->id])
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002837 return signaller;
2838 }
Daniel Vetter921d42e2014-03-18 10:26:04 +01002839 } else {
2840 u32 sync_bits = ipehr & MI_SEMAPHORE_SYNC_MASK;
2841
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002842 for_each_engine(signaller, dev_priv) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002843 if(engine == signaller)
Daniel Vetter921d42e2014-03-18 10:26:04 +01002844 continue;
2845
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002846 if (sync_bits == signaller->semaphore.mbox.wait[engine->id])
Daniel Vetter921d42e2014-03-18 10:26:04 +01002847 return signaller;
2848 }
2849 }
2850
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002851 DRM_ERROR("No signaller ring found for ring %i, ipehr 0x%08x, offset 0x%016llx\n",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002852 engine->id, ipehr, offset);
Daniel Vetter921d42e2014-03-18 10:26:04 +01002853
2854 return NULL;
2855}
2856
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002857static struct intel_engine_cs *
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002858semaphore_waits_for(struct intel_engine_cs *engine, u32 *seqno)
Chris Wilsona24a11e2013-03-14 17:52:05 +02002859{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002860 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002861 u32 cmd, ipehr, head;
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002862 u64 offset = 0;
2863 int i, backwards;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002864
Tomas Elf381e8ae2015-10-08 19:31:33 +01002865 /*
2866 * This function does not support execlist mode - any attempt to
2867 * proceed further into this function will result in a kernel panic
2868 * when dereferencing ring->buffer, which is not set up in execlist
2869 * mode.
2870 *
2871 * The correct way of doing it would be to derive the currently
2872 * executing ring buffer from the current context, which is derived
2873 * from the currently running request. Unfortunately, to get the
2874 * current request we would have to grab the struct_mutex before doing
2875 * anything else, which would be ill-advised since some other thread
2876 * might have grabbed it already and managed to hang itself, causing
2877 * the hang checker to deadlock.
2878 *
2879 * Therefore, this function does not support execlist mode in its
2880 * current form. Just return NULL and move on.
2881 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002882 if (engine->buffer == NULL)
Tomas Elf381e8ae2015-10-08 19:31:33 +01002883 return NULL;
2884
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002885 ipehr = I915_READ(RING_IPEHR(engine->mmio_base));
2886 if (!ipehr_is_semaphore_wait(engine->dev, ipehr))
Chris Wilson6274f212013-06-10 11:20:21 +01002887 return NULL;
Chris Wilsona24a11e2013-03-14 17:52:05 +02002888
Daniel Vetter88fe4292014-03-15 00:08:55 +01002889 /*
2890 * HEAD is likely pointing to the dword after the actual command,
2891 * so scan backwards until we find the MBOX. But limit it to just 3
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002892 * or 4 dwords depending on the semaphore wait command size.
2893 * Note that we don't care about ACTHD here since that might
Daniel Vetter88fe4292014-03-15 00:08:55 +01002894 * point at at batch, and semaphores are always emitted into the
2895 * ringbuffer itself.
Chris Wilsona24a11e2013-03-14 17:52:05 +02002896 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002897 head = I915_READ_HEAD(engine) & HEAD_ADDR;
2898 backwards = (INTEL_INFO(engine->dev)->gen >= 8) ? 5 : 4;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002899
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002900 for (i = backwards; i; --i) {
Daniel Vetter88fe4292014-03-15 00:08:55 +01002901 /*
2902 * Be paranoid and presume the hw has gone off into the wild -
2903 * our ring is smaller than what the hardware (and hence
2904 * HEAD_ADDR) allows. Also handles wrap-around.
2905 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002906 head &= engine->buffer->size - 1;
Daniel Vetter88fe4292014-03-15 00:08:55 +01002907
2908 /* This here seems to blow up */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002909 cmd = ioread32(engine->buffer->virtual_start + head);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002910 if (cmd == ipehr)
2911 break;
2912
Daniel Vetter88fe4292014-03-15 00:08:55 +01002913 head -= 4;
2914 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02002915
Daniel Vetter88fe4292014-03-15 00:08:55 +01002916 if (!i)
2917 return NULL;
2918
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002919 *seqno = ioread32(engine->buffer->virtual_start + head + 4) + 1;
2920 if (INTEL_INFO(engine->dev)->gen >= 8) {
2921 offset = ioread32(engine->buffer->virtual_start + head + 12);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002922 offset <<= 32;
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002923 offset = ioread32(engine->buffer->virtual_start + head + 8);
Rodrigo Vivia6cdb932014-06-30 09:53:39 -07002924 }
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002925 return semaphore_wait_to_signaller_ring(engine, ipehr, offset);
Chris Wilsona24a11e2013-03-14 17:52:05 +02002926}
2927
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002928static int semaphore_passed(struct intel_engine_cs *engine)
Chris Wilson6274f212013-06-10 11:20:21 +01002929{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002930 struct drm_i915_private *dev_priv = engine->dev->dev_private;
Oscar Mateoa4872ba2014-05-22 14:13:33 +01002931 struct intel_engine_cs *signaller;
Chris Wilsona0d036b2014-07-19 12:40:42 +01002932 u32 seqno;
Chris Wilson6274f212013-06-10 11:20:21 +01002933
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002934 engine->hangcheck.deadlock++;
Chris Wilson6274f212013-06-10 11:20:21 +01002935
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002936 signaller = semaphore_waits_for(engine, &seqno);
Chris Wilson4be17382014-06-06 10:22:29 +01002937 if (signaller == NULL)
2938 return -1;
2939
2940 /* Prevent pathological recursion due to driver bugs */
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00002941 if (signaller->hangcheck.deadlock >= I915_NUM_ENGINES)
Chris Wilson6274f212013-06-10 11:20:21 +01002942 return -1;
2943
Chris Wilson4be17382014-06-06 10:22:29 +01002944 if (i915_seqno_passed(signaller->get_seqno(signaller, false), seqno))
2945 return 1;
2946
Chris Wilsona0d036b2014-07-19 12:40:42 +01002947 /* cursory check for an unkickable deadlock */
2948 if (I915_READ_CTL(signaller) & RING_WAIT_SEMAPHORE &&
2949 semaphore_passed(signaller) < 0)
Chris Wilson4be17382014-06-06 10:22:29 +01002950 return -1;
2951
2952 return 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002953}
2954
2955static void semaphore_clear_deadlocks(struct drm_i915_private *dev_priv)
2956{
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002957 struct intel_engine_cs *engine;
Chris Wilson6274f212013-06-10 11:20:21 +01002958
Dave Gordonb4ac5af2016-03-24 11:20:38 +00002959 for_each_engine(engine, dev_priv)
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00002960 engine->hangcheck.deadlock = 0;
Chris Wilson6274f212013-06-10 11:20:21 +01002961}
2962
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002963static bool subunits_stuck(struct intel_engine_cs *engine)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00002964{
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002965 u32 instdone[I915_NUM_INSTDONE_REG];
2966 bool stuck;
2967 int i;
Chris Wilson9107e9d2013-06-10 11:20:20 +01002968
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002969 if (engine->id != RCS)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002970 return true;
2971
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002972 i915_get_extra_instdone(engine->dev, instdone);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002973
2974 /* There might be unstable subunit states even when
2975 * actual head is not moving. Filter out the unstable ones by
2976 * accumulating the undone -> done transitions and only
2977 * consider those as progress.
2978 */
2979 stuck = true;
2980 for (i = 0; i < I915_NUM_INSTDONE_REG; i++) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002981 const u32 tmp = instdone[i] | engine->hangcheck.instdone[i];
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002982
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002983 if (tmp != engine->hangcheck.instdone[i])
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002984 stuck = false;
2985
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002986 engine->hangcheck.instdone[i] |= tmp;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002987 }
2988
2989 return stuck;
2990}
2991
2992static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002993head_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002994{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002995 if (acthd != engine->hangcheck.acthd) {
Mika Kuoppala61642ff2015-12-01 17:56:12 +02002996
2997 /* Clear subunit states on head movement */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00002998 memset(engine->hangcheck.instdone, 0,
2999 sizeof(engine->hangcheck.instdone));
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003000
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003001 return HANGCHECK_ACTIVE;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003002 }
Chris Wilson6274f212013-06-10 11:20:21 +01003003
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003004 if (!subunits_stuck(engine))
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003005 return HANGCHECK_ACTIVE;
3006
3007 return HANGCHECK_HUNG;
3008}
3009
3010static enum intel_ring_hangcheck_action
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003011ring_stuck(struct intel_engine_cs *engine, u64 acthd)
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003012{
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003013 struct drm_device *dev = engine->dev;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003014 struct drm_i915_private *dev_priv = dev->dev_private;
3015 enum intel_ring_hangcheck_action ha;
3016 u32 tmp;
3017
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003018 ha = head_stuck(engine, acthd);
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003019 if (ha != HANGCHECK_HUNG)
3020 return ha;
3021
Chris Wilson9107e9d2013-06-10 11:20:20 +01003022 if (IS_GEN2(dev))
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003023 return HANGCHECK_HUNG;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003024
3025 /* Is the chip hanging on a WAIT_FOR_EVENT?
3026 * If so we can simply poke the RB_WAIT bit
3027 * and break the hang. This should work on
3028 * all but the second generation chipsets.
3029 */
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003030 tmp = I915_READ_CTL(engine);
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003031 if (tmp & RING_WAIT) {
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003032 i915_handle_error(dev, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003033 "Kicking stuck wait on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003034 engine->name);
3035 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003036 return HANGCHECK_KICK;
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003037 }
Chris Wilsona24a11e2013-03-14 17:52:05 +02003038
Chris Wilson6274f212013-06-10 11:20:21 +01003039 if (INTEL_INFO(dev)->gen >= 6 && tmp & RING_WAIT_SEMAPHORE) {
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003040 switch (semaphore_passed(engine)) {
Chris Wilson6274f212013-06-10 11:20:21 +01003041 default:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003042 return HANGCHECK_HUNG;
Chris Wilson6274f212013-06-10 11:20:21 +01003043 case 1:
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003044 i915_handle_error(dev, 0,
Mika Kuoppala58174462014-02-25 17:11:26 +02003045 "Kicking stuck semaphore on %s",
Tvrtko Ursulin0bc40be2016-03-16 11:00:37 +00003046 engine->name);
3047 I915_WRITE_CTL(engine, tmp);
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003048 return HANGCHECK_KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003049 case 0:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003050 return HANGCHECK_WAIT;
Chris Wilson6274f212013-06-10 11:20:21 +01003051 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003052 }
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003053
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003054 return HANGCHECK_HUNG;
Mika Kuoppalaed5cbb02013-05-13 16:32:11 +03003055}
3056
Chris Wilson737b1502015-01-26 18:03:03 +02003057/*
Ben Gamarif65d9422009-09-14 17:48:44 -04003058 * This is called when the chip hasn't reported back with completed
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003059 * batchbuffers in a long time. We keep track per ring seqno progress and
3060 * if there are no progress, hangcheck score for that ring is increased.
3061 * Further, acthd is inspected to see if the ring is stuck. On stuck case
3062 * we kick the ring. If we see no progress on three subsequent calls
3063 * we assume chip is wedged and try to fix it by resetting the chip.
Ben Gamarif65d9422009-09-14 17:48:44 -04003064 */
Chris Wilson737b1502015-01-26 18:03:03 +02003065static void i915_hangcheck_elapsed(struct work_struct *work)
Ben Gamarif65d9422009-09-14 17:48:44 -04003066{
Chris Wilson737b1502015-01-26 18:03:03 +02003067 struct drm_i915_private *dev_priv =
3068 container_of(work, typeof(*dev_priv),
3069 gpu_error.hangcheck_work.work);
3070 struct drm_device *dev = dev_priv->dev;
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003071 struct intel_engine_cs *engine;
Dave Gordonc3232b12016-03-23 18:19:53 +00003072 enum intel_engine_id id;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003073 int busy_count = 0, rings_hung = 0;
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003074 bool stuck[I915_NUM_ENGINES] = { 0 };
Chris Wilson9107e9d2013-06-10 11:20:20 +01003075#define BUSY 1
3076#define KICK 5
3077#define HUNG 20
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003078#define ACTIVE_DECAY 15
Chris Wilson893eead2010-10-27 14:44:35 +01003079
Jani Nikulad330a952014-01-21 11:24:25 +02003080 if (!i915.enable_hangcheck)
Ben Widawsky3e0dc6b2011-06-29 10:26:42 -07003081 return;
3082
Imre Deak1f814da2015-12-16 02:52:19 +02003083 /*
3084 * The hangcheck work is synced during runtime suspend, we don't
3085 * require a wakeref. TODO: instead of disabling the asserts make
3086 * sure that we hold a reference when this work is running.
3087 */
3088 DISABLE_RPM_WAKEREF_ASSERTS(dev_priv);
3089
Mika Kuoppala75714942015-12-16 09:26:48 +02003090 /* As enabling the GPU requires fairly extensive mmio access,
3091 * periodically arm the mmio checker to see if we are triggering
3092 * any invalid access.
3093 */
3094 intel_uncore_arm_unclaimed_mmio_detection(dev_priv);
3095
Dave Gordonc3232b12016-03-23 18:19:53 +00003096 for_each_engine_id(engine, dev_priv, id) {
Chris Wilson50877442014-03-21 12:41:53 +00003097 u64 acthd;
3098 u32 seqno;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003099 bool busy = true;
Chris Wilsonb4519512012-05-11 14:29:30 +01003100
Chris Wilson6274f212013-06-10 11:20:21 +01003101 semaphore_clear_deadlocks(dev_priv);
3102
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003103 seqno = engine->get_seqno(engine, false);
3104 acthd = intel_ring_get_active_head(engine);
Chris Wilsond1e61e72012-04-10 17:00:41 +01003105
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003106 if (engine->hangcheck.seqno == seqno) {
3107 if (ring_idle(engine, seqno)) {
3108 engine->hangcheck.action = HANGCHECK_IDLE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003109
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003110 if (waitqueue_active(&engine->irq_queue)) {
Chris Wilson9107e9d2013-06-10 11:20:20 +01003111 /* Issue a wake-up to catch stuck h/w. */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003112 if (!test_and_set_bit(engine->id, &dev_priv->gpu_error.missed_irq_rings)) {
Tvrtko Ursulin666796d2016-03-16 11:00:39 +00003113 if (!(dev_priv->gpu_error.test_irq_rings & intel_engine_flag(engine)))
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003114 DRM_ERROR("Hangcheck timer elapsed... %s idle\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003115 engine->name);
Daniel Vetterf4adcd22013-10-28 09:24:13 +01003116 else
3117 DRM_INFO("Fake missed irq on %s\n",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003118 engine->name);
3119 wake_up_all(&engine->irq_queue);
Chris Wilson094f9a52013-09-25 17:34:55 +01003120 }
3121 /* Safeguard against driver failure */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003122 engine->hangcheck.score += BUSY;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003123 } else
3124 busy = false;
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003125 } else {
Chris Wilson6274f212013-06-10 11:20:21 +01003126 /* We always increment the hangcheck score
3127 * if the ring is busy and still processing
3128 * the same request, so that no single request
3129 * can run indefinitely (such as a chain of
3130 * batches). The only time we do not increment
3131 * the hangcheck score on this ring, if this
3132 * ring is in a legitimate wait for another
3133 * ring. In that case the waiting ring is a
3134 * victim and we want to be sure we catch the
3135 * right culprit. Then every time we do kick
3136 * the ring, add a small increment to the
3137 * score so that we can catch a batch that is
3138 * being repeatedly kicked and so responsible
3139 * for stalling the machine.
3140 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003141 engine->hangcheck.action = ring_stuck(engine,
3142 acthd);
Mika Kuoppalaad8beae2013-06-12 12:35:32 +03003143
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003144 switch (engine->hangcheck.action) {
Mika Kuoppalada661462013-09-06 16:03:28 +03003145 case HANGCHECK_IDLE:
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003146 case HANGCHECK_WAIT:
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003147 break;
Mika Kuoppala24a65e62016-03-02 16:48:29 +02003148 case HANGCHECK_ACTIVE:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003149 engine->hangcheck.score += BUSY;
Chris Wilson6274f212013-06-10 11:20:21 +01003150 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003151 case HANGCHECK_KICK:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003152 engine->hangcheck.score += KICK;
Chris Wilson6274f212013-06-10 11:20:21 +01003153 break;
Jani Nikulaf2f4d822013-08-11 12:44:01 +03003154 case HANGCHECK_HUNG:
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003155 engine->hangcheck.score += HUNG;
Dave Gordonc3232b12016-03-23 18:19:53 +00003156 stuck[id] = true;
Chris Wilson6274f212013-06-10 11:20:21 +01003157 break;
3158 }
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003159 }
Chris Wilson9107e9d2013-06-10 11:20:20 +01003160 } else {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003161 engine->hangcheck.action = HANGCHECK_ACTIVE;
Mika Kuoppalada661462013-09-06 16:03:28 +03003162
Chris Wilson9107e9d2013-06-10 11:20:20 +01003163 /* Gradually reduce the count so that we catch DoS
3164 * attempts across multiple batches.
3165 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003166 if (engine->hangcheck.score > 0)
3167 engine->hangcheck.score -= ACTIVE_DECAY;
3168 if (engine->hangcheck.score < 0)
3169 engine->hangcheck.score = 0;
Mika Kuoppalaf260fe72014-08-05 17:16:26 +03003170
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003171 /* Clear head and subunit states on seqno movement */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003172 engine->hangcheck.acthd = 0;
Mika Kuoppala61642ff2015-12-01 17:56:12 +02003173
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003174 memset(engine->hangcheck.instdone, 0,
3175 sizeof(engine->hangcheck.instdone));
Chris Wilsond1e61e72012-04-10 17:00:41 +01003176 }
3177
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003178 engine->hangcheck.seqno = seqno;
3179 engine->hangcheck.acthd = acthd;
Chris Wilson9107e9d2013-06-10 11:20:20 +01003180 busy_count += busy;
Chris Wilson893eead2010-10-27 14:44:35 +01003181 }
Eric Anholtb9201c12010-01-08 14:25:16 -08003182
Dave Gordonc3232b12016-03-23 18:19:53 +00003183 for_each_engine_id(engine, dev_priv, id) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003184 if (engine->hangcheck.score >= HANGCHECK_SCORE_RING_HUNG) {
Daniel Vetterb8d88d12013-08-28 10:57:59 +02003185 DRM_INFO("%s on %s\n",
Dave Gordonc3232b12016-03-23 18:19:53 +00003186 stuck[id] ? "stuck" : "no progress",
Tvrtko Ursuline2f80392016-03-16 11:00:36 +00003187 engine->name);
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003188 rings_hung |= intel_engine_flag(engine);
Mika Kuoppala92cab732013-05-24 17:16:07 +03003189 }
3190 }
3191
Imre Deak1f814da2015-12-16 02:52:19 +02003192 if (rings_hung) {
arun.siluvery@linux.intel.com14b730f2016-03-18 20:07:55 +00003193 i915_handle_error(dev, rings_hung, "Engine(s) hung");
Imre Deak1f814da2015-12-16 02:52:19 +02003194 goto out;
3195 }
Ben Gamarif65d9422009-09-14 17:48:44 -04003196
Mika Kuoppala05407ff2013-05-30 09:04:29 +03003197 if (busy_count)
3198 /* Reset timer case chip hangs without another request
3199 * being added */
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003200 i915_queue_hangcheck(dev);
Imre Deak1f814da2015-12-16 02:52:19 +02003201
3202out:
3203 ENABLE_RPM_WAKEREF_ASSERTS(dev_priv);
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003204}
3205
3206void i915_queue_hangcheck(struct drm_device *dev)
3207{
Chris Wilson737b1502015-01-26 18:03:03 +02003208 struct i915_gpu_error *e = &to_i915(dev)->gpu_error;
Chris Wilson672e7b72014-11-19 09:47:19 +00003209
Jani Nikulad330a952014-01-21 11:24:25 +02003210 if (!i915.enable_hangcheck)
Mika Kuoppala10cd45b2013-07-03 17:22:08 +03003211 return;
3212
Chris Wilson737b1502015-01-26 18:03:03 +02003213 /* Don't continually defer the hangcheck so that it is always run at
3214 * least once after work has been scheduled on any ring. Otherwise,
3215 * we will ignore a hung ring if a second ring is kept busy.
3216 */
3217
3218 queue_delayed_work(e->hangcheck_wq, &e->hangcheck_work,
3219 round_jiffies_up_relative(DRM_I915_HANGCHECK_JIFFIES));
Ben Gamarif65d9422009-09-14 17:48:44 -04003220}
3221
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003222static void ibx_irq_reset(struct drm_device *dev)
Paulo Zanoni91738a92013-06-05 14:21:51 -03003223{
3224 struct drm_i915_private *dev_priv = dev->dev_private;
3225
3226 if (HAS_PCH_NOP(dev))
3227 return;
3228
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003229 GEN5_IRQ_RESET(SDE);
Paulo Zanoni105b1222014-04-01 15:37:17 -03003230
3231 if (HAS_PCH_CPT(dev) || HAS_PCH_LPT(dev))
3232 I915_WRITE(SERR_INT, 0xffffffff);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003233}
Paulo Zanoni105b1222014-04-01 15:37:17 -03003234
Paulo Zanoni622364b2014-04-01 15:37:22 -03003235/*
3236 * SDEIER is also touched by the interrupt handler to work around missed PCH
3237 * interrupts. Hence we can't update it after the interrupt handler is enabled -
3238 * instead we unconditionally enable all PCH interrupt sources here, but then
3239 * only unmask them as needed with SDEIMR.
3240 *
3241 * This function needs to be called before interrupts are enabled.
3242 */
3243static void ibx_irq_pre_postinstall(struct drm_device *dev)
3244{
3245 struct drm_i915_private *dev_priv = dev->dev_private;
3246
3247 if (HAS_PCH_NOP(dev))
3248 return;
3249
3250 WARN_ON(I915_READ(SDEIER) != 0);
Paulo Zanoni91738a92013-06-05 14:21:51 -03003251 I915_WRITE(SDEIER, 0xffffffff);
3252 POSTING_READ(SDEIER);
3253}
3254
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003255static void gen5_gt_irq_reset(struct drm_device *dev)
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003256{
3257 struct drm_i915_private *dev_priv = dev->dev_private;
3258
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003259 GEN5_IRQ_RESET(GT);
Paulo Zanonia9d356a2014-04-01 15:37:09 -03003260 if (INTEL_INFO(dev)->gen >= 6)
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003261 GEN5_IRQ_RESET(GEN6_PM);
Daniel Vetterd18ea1b2013-07-12 22:43:25 +02003262}
3263
Linus Torvalds1da177e2005-04-16 15:20:36 -07003264/* drm_dma.h hooks
3265*/
Paulo Zanonibe30b292014-04-01 15:37:25 -03003266static void ironlake_irq_reset(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003267{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003268 struct drm_i915_private *dev_priv = dev->dev_private;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003269
Paulo Zanoni0c841212014-04-01 15:37:27 -03003270 I915_WRITE(HWSTAM, 0xffffffff);
Daniel Vetterbdfcdb62012-01-05 01:05:26 +01003271
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003272 GEN5_IRQ_RESET(DE);
Paulo Zanonic6d954c2014-04-01 15:37:18 -03003273 if (IS_GEN7(dev))
3274 I915_WRITE(GEN7_ERR_INT, 0xffffffff);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003275
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003276 gen5_gt_irq_reset(dev);
Zhenyu Wangc6501562009-11-03 18:57:21 +00003277
Paulo Zanoni1c69eb42014-04-01 15:37:23 -03003278 ibx_irq_reset(dev);
Ben Widawsky7d991632013-05-28 19:22:25 -07003279}
3280
Ville Syrjälä70591a42014-10-30 19:42:58 +02003281static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
3282{
3283 enum pipe pipe;
3284
Egbert Eich0706f172015-09-23 16:15:27 +02003285 i915_hotplug_interrupt_update(dev_priv, 0xFFFFFFFF, 0);
Ville Syrjälä70591a42014-10-30 19:42:58 +02003286 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
3287
3288 for_each_pipe(dev_priv, pipe)
3289 I915_WRITE(PIPESTAT(pipe), 0xffff);
3290
3291 GEN5_IRQ_RESET(VLV_);
3292}
3293
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003294static void valleyview_irq_preinstall(struct drm_device *dev)
3295{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003296 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003297
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003298 /* VLV magic */
3299 I915_WRITE(VLV_IMR, 0);
3300 I915_WRITE(RING_IMR(RENDER_RING_BASE), 0);
3301 I915_WRITE(RING_IMR(GEN6_BSD_RING_BASE), 0);
3302 I915_WRITE(RING_IMR(BLT_RING_BASE), 0);
3303
Paulo Zanoni7c4d6642014-04-01 15:37:19 -03003304 gen5_gt_irq_reset(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003305
Ville Syrjälä7c4cde32014-10-30 19:42:51 +02003306 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003307
Ville Syrjälä70591a42014-10-30 19:42:58 +02003308 vlv_display_irq_reset(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003309}
3310
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003311static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
3312{
3313 GEN8_IRQ_RESET_NDX(GT, 0);
3314 GEN8_IRQ_RESET_NDX(GT, 1);
3315 GEN8_IRQ_RESET_NDX(GT, 2);
3316 GEN8_IRQ_RESET_NDX(GT, 3);
3317}
3318
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003319static void gen8_irq_reset(struct drm_device *dev)
Ben Widawskyabd58f02013-11-02 21:07:09 -07003320{
3321 struct drm_i915_private *dev_priv = dev->dev_private;
3322 int pipe;
3323
Ben Widawskyabd58f02013-11-02 21:07:09 -07003324 I915_WRITE(GEN8_MASTER_IRQ, 0);
3325 POSTING_READ(GEN8_MASTER_IRQ);
3326
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003327 gen8_gt_irq_reset(dev_priv);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003328
Damien Lespiau055e3932014-08-18 13:49:10 +01003329 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003330 if (intel_display_power_is_enabled(dev_priv,
3331 POWER_DOMAIN_PIPE(pipe)))
Paulo Zanoni813bde42014-07-04 11:50:29 -03003332 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003333
Paulo Zanonif86f3fb2014-04-01 15:37:14 -03003334 GEN5_IRQ_RESET(GEN8_DE_PORT_);
3335 GEN5_IRQ_RESET(GEN8_DE_MISC_);
3336 GEN5_IRQ_RESET(GEN8_PCU_);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003337
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303338 if (HAS_PCH_SPLIT(dev))
3339 ibx_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003340}
Ben Widawskyabd58f02013-11-02 21:07:09 -07003341
Damien Lespiau4c6c03b2015-03-06 18:50:48 +00003342void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
3343 unsigned int pipe_mask)
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003344{
Paulo Zanoni1180e202014-10-07 18:02:52 -03003345 uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003346 enum pipe pipe;
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003347
Daniel Vetter13321782014-09-15 14:55:29 +02003348 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003349 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3350 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3351 dev_priv->de_irq_mask[pipe],
3352 ~dev_priv->de_irq_mask[pipe] | extra_ier);
Daniel Vetter13321782014-09-15 14:55:29 +02003353 spin_unlock_irq(&dev_priv->irq_lock);
Paulo Zanonid49bdb02014-07-04 11:50:31 -03003354}
3355
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003356void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
3357 unsigned int pipe_mask)
3358{
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003359 enum pipe pipe;
3360
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003361 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjälä6831f3e2016-02-19 20:47:31 +02003362 for_each_pipe_masked(dev_priv, pipe, pipe_mask)
3363 GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
Ville Syrjäläaae8ba82016-02-19 20:47:30 +02003364 spin_unlock_irq(&dev_priv->irq_lock);
3365
3366 /* make sure we're done processing display irqs */
3367 synchronize_irq(dev_priv->dev->irq);
3368}
3369
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003370static void cherryview_irq_preinstall(struct drm_device *dev)
3371{
3372 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003373
3374 I915_WRITE(GEN8_MASTER_IRQ, 0);
3375 POSTING_READ(GEN8_MASTER_IRQ);
3376
Daniel Vetterd6e3cca2014-05-22 22:18:22 +02003377 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003378
3379 GEN5_IRQ_RESET(GEN8_PCU_);
3380
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003381 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
3382
Ville Syrjälä70591a42014-10-30 19:42:58 +02003383 vlv_display_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003384}
3385
Ville Syrjälä87a02102015-08-27 23:55:57 +03003386static u32 intel_hpd_enabled_irqs(struct drm_device *dev,
3387 const u32 hpd[HPD_NUM_PINS])
3388{
3389 struct drm_i915_private *dev_priv = to_i915(dev);
3390 struct intel_encoder *encoder;
3391 u32 enabled_irqs = 0;
3392
3393 for_each_intel_encoder(dev, encoder)
3394 if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
3395 enabled_irqs |= hpd[encoder->hpd_pin];
3396
3397 return enabled_irqs;
3398}
3399
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003400static void ibx_hpd_irq_setup(struct drm_device *dev)
Keith Packard7fe0b972011-09-19 13:31:02 -07003401{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003402 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003403 u32 hotplug_irqs, hotplug, enabled_irqs;
Keith Packard7fe0b972011-09-19 13:31:02 -07003404
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003405 if (HAS_PCH_IBX(dev)) {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003406 hotplug_irqs = SDE_HOTPLUG_MASK;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003407 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ibx);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003408 } else {
Daniel Vetterfee884e2013-07-04 23:35:21 +02003409 hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
Ville Syrjälä87a02102015-08-27 23:55:57 +03003410 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_cpt);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003411 }
3412
Daniel Vetterfee884e2013-07-04 23:35:21 +02003413 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003414
3415 /*
3416 * Enable digital hotplug on the PCH, and configure the DP short pulse
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003417 * duration to 2ms (which is the minimum in the Display Port spec).
3418 * The pulse duration bits are reserved on LPT+.
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003419 */
Keith Packard7fe0b972011-09-19 13:31:02 -07003420 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3421 hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
3422 hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
3423 hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
3424 hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
Ville Syrjälä0b2eb332015-08-27 23:56:05 +03003425 /*
3426 * When CPU and PCH are on the same package, port A
3427 * HPD must be enabled in both north and south.
3428 */
3429 if (HAS_PCH_LPT_LP(dev))
3430 hotplug |= PORTA_HOTPLUG_ENABLE;
Keith Packard7fe0b972011-09-19 13:31:02 -07003431 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003432}
Xiong Zhang26951ca2015-08-17 15:55:50 +08003433
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003434static void spt_hpd_irq_setup(struct drm_device *dev)
3435{
3436 struct drm_i915_private *dev_priv = dev->dev_private;
3437 u32 hotplug_irqs, hotplug, enabled_irqs;
3438
3439 hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
3440 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_spt);
3441
3442 ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
3443
3444 /* Enable digital hotplug on the PCH */
3445 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3446 hotplug |= PORTD_HOTPLUG_ENABLE | PORTC_HOTPLUG_ENABLE |
Ville Syrjälä74c0b392015-08-27 23:56:07 +03003447 PORTB_HOTPLUG_ENABLE | PORTA_HOTPLUG_ENABLE;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03003448 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
3449
3450 hotplug = I915_READ(PCH_PORT_HOTPLUG2);
3451 hotplug |= PORTE_HOTPLUG_ENABLE;
3452 I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
Keith Packard7fe0b972011-09-19 13:31:02 -07003453}
3454
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003455static void ilk_hpd_irq_setup(struct drm_device *dev)
3456{
3457 struct drm_i915_private *dev_priv = dev->dev_private;
3458 u32 hotplug_irqs, hotplug, enabled_irqs;
3459
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003460 if (INTEL_INFO(dev)->gen >= 8) {
3461 hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
3462 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bdw);
3463
3464 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
3465 } else if (INTEL_INFO(dev)->gen >= 7) {
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003466 hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
3467 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ivb);
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003468
3469 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003470 } else {
3471 hotplug_irqs = DE_DP_A_HOTPLUG;
3472 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_ilk);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003473
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003474 ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
3475 }
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003476
3477 /*
3478 * Enable digital hotplug on the CPU, and configure the DP short pulse
3479 * duration to 2ms (which is the minimum in the Display Port spec)
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003480 * The pulse duration bits are reserved on HSW+.
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003481 */
3482 hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
3483 hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
3484 hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE | DIGITAL_PORTA_PULSE_DURATION_2ms;
3485 I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
3486
3487 ibx_hpd_irq_setup(dev);
3488}
3489
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003490static void bxt_hpd_irq_setup(struct drm_device *dev)
3491{
3492 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003493 u32 hotplug_irqs, hotplug, enabled_irqs;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003494
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003495 enabled_irqs = intel_hpd_enabled_irqs(dev, hpd_bxt);
3496 hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003497
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003498 bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003499
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003500 hotplug = I915_READ(PCH_PORT_HOTPLUG);
3501 hotplug |= PORTC_HOTPLUG_ENABLE | PORTB_HOTPLUG_ENABLE |
3502 PORTA_HOTPLUG_ENABLE;
3503 I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02003504}
3505
Paulo Zanonid46da432013-02-08 17:35:15 -02003506static void ibx_irq_postinstall(struct drm_device *dev)
3507{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003508 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter82a28bc2013-03-27 15:55:01 +01003509 u32 mask;
Paulo Zanonid46da432013-02-08 17:35:15 -02003510
Daniel Vetter692a04c2013-05-29 21:43:05 +02003511 if (HAS_PCH_NOP(dev))
3512 return;
3513
Paulo Zanoni105b1222014-04-01 15:37:17 -03003514 if (HAS_PCH_IBX(dev))
Daniel Vetter5c673b62014-03-07 20:34:46 +01003515 mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
Paulo Zanoni105b1222014-04-01 15:37:17 -03003516 else
Daniel Vetter5c673b62014-03-07 20:34:46 +01003517 mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
Paulo Zanoni86642812013-04-12 17:57:57 -03003518
Ville Syrjäläb51a2842015-09-18 20:03:41 +03003519 gen5_assert_iir_is_zero(dev_priv, SDEIIR);
Paulo Zanonid46da432013-02-08 17:35:15 -02003520 I915_WRITE(SDEIMR, ~mask);
Paulo Zanonid46da432013-02-08 17:35:15 -02003521}
3522
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003523static void gen5_gt_irq_postinstall(struct drm_device *dev)
3524{
3525 struct drm_i915_private *dev_priv = dev->dev_private;
3526 u32 pm_irqs, gt_irqs;
3527
3528 pm_irqs = gt_irqs = 0;
3529
3530 dev_priv->gt_irq_mask = ~0;
Ben Widawsky040d2ba2013-09-19 11:01:40 -07003531 if (HAS_L3_DPF(dev)) {
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003532 /* L3 parity interrupt is always unmasked. */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07003533 dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev);
3534 gt_irqs |= GT_PARITY_ERROR(dev);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003535 }
3536
3537 gt_irqs |= GT_RENDER_USER_INTERRUPT;
3538 if (IS_GEN5(dev)) {
3539 gt_irqs |= GT_RENDER_PIPECTL_NOTIFY_INTERRUPT |
3540 ILK_BSD_USER_INTERRUPT;
3541 } else {
3542 gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
3543 }
3544
Paulo Zanoni35079892014-04-01 15:37:15 -03003545 GEN5_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003546
3547 if (INTEL_INFO(dev)->gen >= 6) {
Imre Deak78e68d32014-12-15 18:59:27 +02003548 /*
3549 * RPS interrupts will get enabled/disabled on demand when RPS
3550 * itself is enabled/disabled.
3551 */
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003552 if (HAS_VEBOX(dev))
3553 pm_irqs |= PM_VEBOX_USER_INTERRUPT;
3554
Paulo Zanoni605cd252013-08-06 18:57:15 -03003555 dev_priv->pm_irq_mask = 0xffffffff;
Paulo Zanoni35079892014-04-01 15:37:15 -03003556 GEN5_IRQ_INIT(GEN6_PM, dev_priv->pm_irq_mask, pm_irqs);
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003557 }
3558}
3559
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003560static int ironlake_irq_postinstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003561{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003562 struct drm_i915_private *dev_priv = dev->dev_private;
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003563 u32 display_mask, extra_mask;
3564
3565 if (INTEL_INFO(dev)->gen >= 7) {
3566 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
3567 DE_PCH_EVENT_IVB | DE_PLANEC_FLIP_DONE_IVB |
3568 DE_PLANEB_FLIP_DONE_IVB |
Daniel Vetter5c673b62014-03-07 20:34:46 +01003569 DE_PLANEA_FLIP_DONE_IVB | DE_AUX_CHANNEL_A_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003570 extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03003571 DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
3572 DE_DP_A_HOTPLUG_IVB);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003573 } else {
3574 display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
3575 DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003576 DE_AUX_CHANNEL_A |
Daniel Vetter5b3a8562013-10-16 22:55:48 +02003577 DE_PIPEB_CRC_DONE | DE_PIPEA_CRC_DONE |
3578 DE_POISON);
Ville Syrjäläe4ce95a2015-08-27 23:56:03 +03003579 extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
3580 DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
3581 DE_DP_A_HOTPLUG);
Paulo Zanoni8e76f8d2013-07-12 20:01:56 -03003582 }
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003583
Chris Wilson1ec14ad2010-12-04 11:30:53 +00003584 dev_priv->irq_mask = ~display_mask;
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003585
Paulo Zanoni0c841212014-04-01 15:37:27 -03003586 I915_WRITE(HWSTAM, 0xeffe);
3587
Paulo Zanoni622364b2014-04-01 15:37:22 -03003588 ibx_irq_pre_postinstall(dev);
3589
Paulo Zanoni35079892014-04-01 15:37:15 -03003590 GEN5_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003591
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003592 gen5_gt_irq_postinstall(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003593
Paulo Zanonid46da432013-02-08 17:35:15 -02003594 ibx_irq_postinstall(dev);
Keith Packard7fe0b972011-09-19 13:31:02 -07003595
Jesse Barnesf97108d2010-01-29 11:27:07 -08003596 if (IS_IRONLAKE_M(dev)) {
Daniel Vetter6005ce42013-06-27 13:44:59 +02003597 /* Enable PCU event interrupts
3598 *
3599 * spinlocking not required here for correctness since interrupt
Daniel Vetter4bc9d432013-06-27 13:44:58 +02003600 * setup is guaranteed to run in single-threaded context. But we
3601 * need it to make the assert_spin_locked happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003602 spin_lock_irq(&dev_priv->irq_lock);
Ville Syrjäläfbdedaea2015-11-23 18:06:16 +02003603 ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
Daniel Vetterd6207432014-09-15 14:55:27 +02003604 spin_unlock_irq(&dev_priv->irq_lock);
Jesse Barnesf97108d2010-01-29 11:27:07 -08003605 }
3606
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003607 return 0;
3608}
3609
Imre Deakf8b79e52014-03-04 19:23:07 +02003610static void valleyview_display_irqs_install(struct drm_i915_private *dev_priv)
3611{
3612 u32 pipestat_mask;
3613 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003614 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003615
3616 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3617 PIPE_FIFO_UNDERRUN_STATUS;
3618
Ville Syrjälä120dda42014-10-30 19:42:57 +02003619 for_each_pipe(dev_priv, pipe)
3620 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003621 POSTING_READ(PIPESTAT(PIPE_A));
3622
3623 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3624 PIPE_CRC_DONE_INTERRUPT_STATUS;
3625
Ville Syrjälä120dda42014-10-30 19:42:57 +02003626 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3627 for_each_pipe(dev_priv, pipe)
3628 i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003629
3630 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3631 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3632 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003633 if (IS_CHERRYVIEW(dev_priv))
3634 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003635 dev_priv->irq_mask &= ~iir_mask;
3636
3637 I915_WRITE(VLV_IIR, iir_mask);
3638 I915_WRITE(VLV_IIR, iir_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003639 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003640 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3641 POSTING_READ(VLV_IMR);
Imre Deakf8b79e52014-03-04 19:23:07 +02003642}
3643
3644static void valleyview_display_irqs_uninstall(struct drm_i915_private *dev_priv)
3645{
3646 u32 pipestat_mask;
3647 u32 iir_mask;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003648 enum pipe pipe;
Imre Deakf8b79e52014-03-04 19:23:07 +02003649
3650 iir_mask = I915_DISPLAY_PORT_INTERRUPT |
3651 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
Imre Deak6c7fba02014-03-10 19:44:48 +02003652 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003653 if (IS_CHERRYVIEW(dev_priv))
3654 iir_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
Imre Deakf8b79e52014-03-04 19:23:07 +02003655
3656 dev_priv->irq_mask |= iir_mask;
Imre Deakf8b79e52014-03-04 19:23:07 +02003657 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003658 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003659 I915_WRITE(VLV_IIR, iir_mask);
3660 I915_WRITE(VLV_IIR, iir_mask);
3661 POSTING_READ(VLV_IIR);
3662
3663 pipestat_mask = PLANE_FLIP_DONE_INT_STATUS_VLV |
3664 PIPE_CRC_DONE_INTERRUPT_STATUS;
3665
Ville Syrjälä120dda42014-10-30 19:42:57 +02003666 i915_disable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
3667 for_each_pipe(dev_priv, pipe)
3668 i915_disable_pipestat(dev_priv, pipe, pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003669
3670 pipestat_mask = PIPESTAT_INT_STATUS_MASK |
3671 PIPE_FIFO_UNDERRUN_STATUS;
Ville Syrjälä120dda42014-10-30 19:42:57 +02003672
3673 for_each_pipe(dev_priv, pipe)
3674 I915_WRITE(PIPESTAT(pipe), pipestat_mask);
Imre Deakf8b79e52014-03-04 19:23:07 +02003675 POSTING_READ(PIPESTAT(PIPE_A));
3676}
3677
3678void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
3679{
3680 assert_spin_locked(&dev_priv->irq_lock);
3681
3682 if (dev_priv->display_irqs_enabled)
3683 return;
3684
3685 dev_priv->display_irqs_enabled = true;
3686
Imre Deak950eaba2014-09-08 15:21:09 +03003687 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003688 valleyview_display_irqs_install(dev_priv);
3689}
3690
3691void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
3692{
3693 assert_spin_locked(&dev_priv->irq_lock);
3694
3695 if (!dev_priv->display_irqs_enabled)
3696 return;
3697
3698 dev_priv->display_irqs_enabled = false;
3699
Imre Deak950eaba2014-09-08 15:21:09 +03003700 if (intel_irqs_enabled(dev_priv))
Imre Deakf8b79e52014-03-04 19:23:07 +02003701 valleyview_display_irqs_uninstall(dev_priv);
3702}
3703
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003704static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003705{
Imre Deakf8b79e52014-03-04 19:23:07 +02003706 dev_priv->irq_mask = ~0;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003707
Egbert Eich0706f172015-09-23 16:15:27 +02003708 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003709 POSTING_READ(PORT_HOTPLUG_EN);
3710
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003711 I915_WRITE(VLV_IIR, 0xffffffff);
Ville Syrjälä76e41862014-10-30 19:42:54 +02003712 I915_WRITE(VLV_IIR, 0xffffffff);
3713 I915_WRITE(VLV_IER, ~dev_priv->irq_mask);
3714 I915_WRITE(VLV_IMR, dev_priv->irq_mask);
3715 POSTING_READ(VLV_IMR);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003716
Daniel Vetterb79480b2013-06-27 17:52:10 +02003717 /* Interrupt setup is already guaranteed to be single-threaded, this is
3718 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003719 spin_lock_irq(&dev_priv->irq_lock);
Imre Deakf8b79e52014-03-04 19:23:07 +02003720 if (dev_priv->display_irqs_enabled)
3721 valleyview_display_irqs_install(dev_priv);
Daniel Vetterd6207432014-09-15 14:55:27 +02003722 spin_unlock_irq(&dev_priv->irq_lock);
Ville Syrjälä0e6c9a92014-10-30 19:43:00 +02003723}
3724
3725static int valleyview_irq_postinstall(struct drm_device *dev)
3726{
3727 struct drm_i915_private *dev_priv = dev->dev_private;
3728
3729 vlv_display_irq_postinstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003730
Daniel Vetter0a9a8c92013-07-12 22:43:26 +02003731 gen5_gt_irq_postinstall(dev);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003732
3733 /* ack & enable invalid PTE error interrupts */
3734#if 0 /* FIXME: add support to irq handler for checking these bits */
3735 I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
3736 I915_WRITE(DPINVGTT, DPINVGTT_EN_MASK);
3737#endif
3738
3739 I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
Daniel Vetter20afbda2012-12-11 14:05:07 +01003740
3741 return 0;
3742}
3743
Ben Widawskyabd58f02013-11-02 21:07:09 -07003744static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
3745{
Ben Widawskyabd58f02013-11-02 21:07:09 -07003746 /* These are interrupts we'll toggle with the ring mask register */
3747 uint32_t gt_interrupts[] = {
3748 GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003749 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
Ben Widawskyabd58f02013-11-02 21:07:09 -07003750 GT_RENDER_L3_PARITY_ERROR_INTERRUPT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003751 GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
3752 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003753 GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
Oscar Mateo73d477f2014-07-24 17:04:31 +01003754 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
3755 GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
3756 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
Ben Widawskyabd58f02013-11-02 21:07:09 -07003757 0,
Oscar Mateo73d477f2014-07-24 17:04:31 +01003758 GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
3759 GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
Ben Widawskyabd58f02013-11-02 21:07:09 -07003760 };
3761
Ben Widawsky09610212014-05-15 20:58:08 +03003762 dev_priv->pm_irq_mask = 0xffffffff;
Deepak S9a2d2d82014-08-22 08:32:40 +05303763 GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
3764 GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
Imre Deak78e68d32014-12-15 18:59:27 +02003765 /*
3766 * RPS interrupts will get enabled/disabled on demand when RPS itself
3767 * is enabled/disabled.
3768 */
3769 GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_irq_mask, 0);
Deepak S9a2d2d82014-08-22 08:32:40 +05303770 GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003771}
3772
3773static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
3774{
Damien Lespiau770de832014-03-20 20:45:01 +00003775 uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
3776 uint32_t de_pipe_enables;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003777 u32 de_port_masked = GEN8_AUX_CHANNEL_A;
3778 u32 de_port_enables;
3779 enum pipe pipe;
Damien Lespiau770de832014-03-20 20:45:01 +00003780
Rodrigo Vivib4834a52015-09-02 15:19:24 -07003781 if (INTEL_INFO(dev_priv)->gen >= 9) {
Damien Lespiau770de832014-03-20 20:45:01 +00003782 de_pipe_masked |= GEN9_PIPE_PLANE1_FLIP_DONE |
3783 GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003784 de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
3785 GEN9_AUX_CHANNEL_D;
Shashank Sharma9e637432014-08-22 17:40:43 +05303786 if (IS_BROXTON(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003787 de_port_masked |= BXT_DE_PORT_GMBUS;
3788 } else {
Damien Lespiau770de832014-03-20 20:45:01 +00003789 de_pipe_masked |= GEN8_PIPE_PRIMARY_FLIP_DONE |
3790 GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003791 }
Damien Lespiau770de832014-03-20 20:45:01 +00003792
3793 de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
3794 GEN8_PIPE_FIFO_UNDERRUN;
3795
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003796 de_port_enables = de_port_masked;
Ville Syrjäläa52bb152015-08-27 23:56:11 +03003797 if (IS_BROXTON(dev_priv))
3798 de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
3799 else if (IS_BROADWELL(dev_priv))
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003800 de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
3801
Daniel Vetter13b3a0a2013-11-07 15:31:52 +01003802 dev_priv->de_irq_mask[PIPE_A] = ~de_pipe_masked;
3803 dev_priv->de_irq_mask[PIPE_B] = ~de_pipe_masked;
3804 dev_priv->de_irq_mask[PIPE_C] = ~de_pipe_masked;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003805
Damien Lespiau055e3932014-08-18 13:49:10 +01003806 for_each_pipe(dev_priv, pipe)
Daniel Vetterf458ebb2014-09-30 10:56:39 +02003807 if (intel_display_power_is_enabled(dev_priv,
Paulo Zanoni813bde42014-07-04 11:50:29 -03003808 POWER_DOMAIN_PIPE(pipe)))
3809 GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
3810 dev_priv->de_irq_mask[pipe],
3811 de_pipe_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003812
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03003813 GEN5_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003814}
3815
3816static int gen8_irq_postinstall(struct drm_device *dev)
3817{
3818 struct drm_i915_private *dev_priv = dev->dev_private;
3819
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303820 if (HAS_PCH_SPLIT(dev))
3821 ibx_irq_pre_postinstall(dev);
Paulo Zanoni622364b2014-04-01 15:37:22 -03003822
Ben Widawskyabd58f02013-11-02 21:07:09 -07003823 gen8_gt_irq_postinstall(dev_priv);
3824 gen8_de_irq_postinstall(dev_priv);
3825
Shashank Sharma266ea3d2014-08-22 17:40:42 +05303826 if (HAS_PCH_SPLIT(dev))
3827 ibx_irq_postinstall(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003828
3829 I915_WRITE(GEN8_MASTER_IRQ, DE_MASTER_IRQ_CONTROL);
3830 POSTING_READ(GEN8_MASTER_IRQ);
3831
3832 return 0;
3833}
3834
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003835static int cherryview_irq_postinstall(struct drm_device *dev)
3836{
3837 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003838
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003839 vlv_display_irq_postinstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003840
3841 gen8_gt_irq_postinstall(dev_priv);
3842
3843 I915_WRITE(GEN8_MASTER_IRQ, MASTER_INTERRUPT_ENABLE);
3844 POSTING_READ(GEN8_MASTER_IRQ);
3845
3846 return 0;
3847}
3848
Ben Widawskyabd58f02013-11-02 21:07:09 -07003849static void gen8_irq_uninstall(struct drm_device *dev)
3850{
3851 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyabd58f02013-11-02 21:07:09 -07003852
3853 if (!dev_priv)
3854 return;
3855
Paulo Zanoni823f6b32014-04-01 15:37:26 -03003856 gen8_irq_reset(dev);
Ben Widawskyabd58f02013-11-02 21:07:09 -07003857}
3858
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003859static void vlv_display_irq_uninstall(struct drm_i915_private *dev_priv)
3860{
3861 /* Interrupt setup is already guaranteed to be single-threaded, this is
3862 * just to make the assert_spin_locked check happy. */
3863 spin_lock_irq(&dev_priv->irq_lock);
3864 if (dev_priv->display_irqs_enabled)
3865 valleyview_display_irqs_uninstall(dev_priv);
3866 spin_unlock_irq(&dev_priv->irq_lock);
3867
3868 vlv_display_irq_reset(dev_priv);
3869
Imre Deakc352d1b2014-11-20 16:05:55 +02003870 dev_priv->irq_mask = ~0;
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003871}
3872
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003873static void valleyview_irq_uninstall(struct drm_device *dev)
3874{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003875 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003876
3877 if (!dev_priv)
3878 return;
3879
Imre Deak843d0e72014-04-14 20:24:23 +03003880 I915_WRITE(VLV_MASTER_IER, 0);
3881
Ville Syrjälä893fce82014-10-30 19:42:56 +02003882 gen5_gt_irq_reset(dev);
3883
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003884 I915_WRITE(HWSTAM, 0xffffffff);
Imre Deakf8b79e52014-03-04 19:23:07 +02003885
Ville Syrjälä8ea0be42014-10-30 19:42:59 +02003886 vlv_display_irq_uninstall(dev_priv);
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07003887}
3888
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003889static void cherryview_irq_uninstall(struct drm_device *dev)
3890{
3891 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003892
3893 if (!dev_priv)
3894 return;
3895
3896 I915_WRITE(GEN8_MASTER_IRQ, 0);
3897 POSTING_READ(GEN8_MASTER_IRQ);
3898
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003899 gen8_gt_irq_reset(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003900
Ville Syrjäläa2c30fb2014-10-30 19:42:52 +02003901 GEN5_IRQ_RESET(GEN8_PCU_);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003902
Ville Syrjäläc2b66792014-10-30 19:43:02 +02003903 vlv_display_irq_uninstall(dev_priv);
Ville Syrjälä43f328d2014-04-09 20:40:52 +03003904}
3905
Jesse Barnesf71d4af2011-06-28 13:00:41 -07003906static void ironlake_irq_uninstall(struct drm_device *dev)
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003907{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003908 struct drm_i915_private *dev_priv = dev->dev_private;
Jesse Barnes46979952011-04-07 13:53:55 -07003909
3910 if (!dev_priv)
3911 return;
3912
Paulo Zanonibe30b292014-04-01 15:37:25 -03003913 ironlake_irq_reset(dev);
Zhenyu Wang036a4a72009-06-08 14:40:19 +08003914}
3915
Chris Wilsonc2798b12012-04-22 21:13:57 +01003916static void i8xx_irq_preinstall(struct drm_device * dev)
3917{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003918 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003919 int pipe;
3920
Damien Lespiau055e3932014-08-18 13:49:10 +01003921 for_each_pipe(dev_priv, pipe)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003922 I915_WRITE(PIPESTAT(pipe), 0);
3923 I915_WRITE16(IMR, 0xffff);
3924 I915_WRITE16(IER, 0x0);
3925 POSTING_READ16(IER);
3926}
3927
3928static int i8xx_irq_postinstall(struct drm_device *dev)
3929{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003930 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003931
Chris Wilsonc2798b12012-04-22 21:13:57 +01003932 I915_WRITE16(EMR,
3933 ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
3934
3935 /* Unmask the interrupts that we always want on. */
3936 dev_priv->irq_mask =
3937 ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3938 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
3939 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02003940 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonc2798b12012-04-22 21:13:57 +01003941 I915_WRITE16(IMR, dev_priv->irq_mask);
3942
3943 I915_WRITE16(IER,
3944 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
3945 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilsonc2798b12012-04-22 21:13:57 +01003946 I915_USER_INTERRUPT);
3947 POSTING_READ16(IER);
3948
Daniel Vetter379ef822013-10-16 22:55:56 +02003949 /* Interrupt setup is already guaranteed to be single-threaded, this is
3950 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02003951 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02003952 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
3953 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02003954 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02003955
Chris Wilsonc2798b12012-04-22 21:13:57 +01003956 return 0;
3957}
3958
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003959/*
3960 * Returns true when a page flip has completed.
3961 */
3962static bool i8xx_handle_vblank(struct drm_device *dev,
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003963 int plane, int pipe, u32 iir)
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003964{
Jani Nikula2d1013d2014-03-31 14:27:17 +03003965 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02003966 u16 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003967
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03003968 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003969 return false;
3970
3971 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003972 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003973
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003974 /* We detect FlipDone by looking for the change in PendingFlip from '1'
3975 * to '0' on the following vblank, i.e. IIR has the Pendingflip
3976 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
3977 * the flip is completed (no longer pending). Since this doesn't raise
3978 * an interrupt per se, we watch for the change at vblank.
3979 */
3980 if (I915_READ16(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003981 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003982
Ville Syrjälä7d475592014-12-17 23:08:03 +02003983 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003984 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003985 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01003986
3987check_page_flip:
3988 intel_check_page_flip(dev, pipe);
3989 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02003990}
3991
Daniel Vetterff1f5252012-10-02 15:10:55 +02003992static irqreturn_t i8xx_irq_handler(int irq, void *arg)
Chris Wilsonc2798b12012-04-22 21:13:57 +01003993{
Daniel Vetter45a83f82014-05-12 19:17:55 +02003994 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03003995 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01003996 u16 iir, new_iir;
3997 u32 pipe_stats[2];
Chris Wilsonc2798b12012-04-22 21:13:57 +01003998 int pipe;
3999 u16 flip_mask =
4000 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4001 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Imre Deak1f814da2015-12-16 02:52:19 +02004002 irqreturn_t ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004003
Imre Deak2dd2a882015-02-24 11:14:30 +02004004 if (!intel_irqs_enabled(dev_priv))
4005 return IRQ_NONE;
4006
Imre Deak1f814da2015-12-16 02:52:19 +02004007 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4008 disable_rpm_wakeref_asserts(dev_priv);
4009
4010 ret = IRQ_NONE;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004011 iir = I915_READ16(IIR);
4012 if (iir == 0)
Imre Deak1f814da2015-12-16 02:52:19 +02004013 goto out;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004014
4015 while (iir & ~flip_mask) {
4016 /* Can't rely on pipestat interrupt bit in iir as it might
4017 * have been cleared after the pipestat interrupt was received.
4018 * It doesn't set the bit in iir again, but it still produces
4019 * interrupts (for non-MSI).
4020 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004021 spin_lock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004022 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004023 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004024
Damien Lespiau055e3932014-08-18 13:49:10 +01004025 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004026 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004027 pipe_stats[pipe] = I915_READ(reg);
4028
4029 /*
4030 * Clear the PIPE*STAT regs before the IIR
4031 */
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004032 if (pipe_stats[pipe] & 0x8000ffff)
Chris Wilsonc2798b12012-04-22 21:13:57 +01004033 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004034 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004035 spin_unlock(&dev_priv->irq_lock);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004036
4037 I915_WRITE16(IIR, iir & ~flip_mask);
4038 new_iir = I915_READ16(IIR); /* Flush posted writes */
4039
Chris Wilsonc2798b12012-04-22 21:13:57 +01004040 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004041 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004042
Damien Lespiau055e3932014-08-18 13:49:10 +01004043 for_each_pipe(dev_priv, pipe) {
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004044 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004045 if (HAS_FBC(dev))
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004046 plane = !plane;
4047
Daniel Vetter4356d582013-10-16 22:55:55 +02004048 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä1f1c2e22013-11-28 17:30:01 +02004049 i8xx_handle_vblank(dev, plane, pipe, iir))
4050 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsonc2798b12012-04-22 21:13:57 +01004051
Daniel Vetter4356d582013-10-16 22:55:55 +02004052 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004053 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004054
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004055 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4056 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4057 pipe);
Daniel Vetter4356d582013-10-16 22:55:55 +02004058 }
Chris Wilsonc2798b12012-04-22 21:13:57 +01004059
4060 iir = new_iir;
4061 }
Imre Deak1f814da2015-12-16 02:52:19 +02004062 ret = IRQ_HANDLED;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004063
Imre Deak1f814da2015-12-16 02:52:19 +02004064out:
4065 enable_rpm_wakeref_asserts(dev_priv);
4066
4067 return ret;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004068}
4069
4070static void i8xx_irq_uninstall(struct drm_device * dev)
4071{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004072 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004073 int pipe;
4074
Damien Lespiau055e3932014-08-18 13:49:10 +01004075 for_each_pipe(dev_priv, pipe) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004076 /* Clear enable bits; then clear status bits */
4077 I915_WRITE(PIPESTAT(pipe), 0);
4078 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4079 }
4080 I915_WRITE16(IMR, 0xffff);
4081 I915_WRITE16(IER, 0x0);
4082 I915_WRITE16(IIR, I915_READ16(IIR));
4083}
4084
Chris Wilsona266c7d2012-04-24 22:59:44 +01004085static void i915_irq_preinstall(struct drm_device * dev)
4086{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004087 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004088 int pipe;
4089
Chris Wilsona266c7d2012-04-24 22:59:44 +01004090 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004091 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004092 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4093 }
4094
Chris Wilson00d98eb2012-04-24 22:59:48 +01004095 I915_WRITE16(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004096 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004097 I915_WRITE(PIPESTAT(pipe), 0);
4098 I915_WRITE(IMR, 0xffffffff);
4099 I915_WRITE(IER, 0x0);
4100 POSTING_READ(IER);
4101}
4102
4103static int i915_irq_postinstall(struct drm_device *dev)
4104{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004105 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson38bde182012-04-24 22:59:50 +01004106 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004107
Chris Wilson38bde182012-04-24 22:59:50 +01004108 I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE | I915_ERROR_MEMORY_REFRESH));
4109
4110 /* Unmask the interrupts that we always want on. */
4111 dev_priv->irq_mask =
4112 ~(I915_ASLE_INTERRUPT |
4113 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4114 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4115 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
Daniel Vetter37ef01a2015-04-01 13:43:46 +02004116 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilson38bde182012-04-24 22:59:50 +01004117
4118 enable_mask =
4119 I915_ASLE_INTERRUPT |
4120 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4121 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
Chris Wilson38bde182012-04-24 22:59:50 +01004122 I915_USER_INTERRUPT;
4123
Chris Wilsona266c7d2012-04-24 22:59:44 +01004124 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004125 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004126 POSTING_READ(PORT_HOTPLUG_EN);
4127
Chris Wilsona266c7d2012-04-24 22:59:44 +01004128 /* Enable in IER... */
4129 enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
4130 /* and unmask in IMR */
4131 dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
4132 }
4133
Chris Wilsona266c7d2012-04-24 22:59:44 +01004134 I915_WRITE(IMR, dev_priv->irq_mask);
4135 I915_WRITE(IER, enable_mask);
4136 POSTING_READ(IER);
4137
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004138 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004139
Daniel Vetter379ef822013-10-16 22:55:56 +02004140 /* Interrupt setup is already guaranteed to be single-threaded, this is
4141 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004142 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004143 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4144 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004145 spin_unlock_irq(&dev_priv->irq_lock);
Daniel Vetter379ef822013-10-16 22:55:56 +02004146
Daniel Vetter20afbda2012-12-11 14:05:07 +01004147 return 0;
4148}
4149
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004150/*
4151 * Returns true when a page flip has completed.
4152 */
4153static bool i915_handle_vblank(struct drm_device *dev,
4154 int plane, int pipe, u32 iir)
4155{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004156 struct drm_i915_private *dev_priv = dev->dev_private;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004157 u32 flip_pending = DISPLAY_PLANE_FLIP_PENDING(plane);
4158
Ville Syrjälä8d7849d2014-04-29 13:35:46 +03004159 if (!intel_pipe_handle_vblank(dev, pipe))
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004160 return false;
4161
4162 if ((iir & flip_pending) == 0)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004163 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004164
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004165 /* We detect FlipDone by looking for the change in PendingFlip from '1'
4166 * to '0' on the following vblank, i.e. IIR has the Pendingflip
4167 * asserted following the MI_DISPLAY_FLIP, but ISR is deasserted, hence
4168 * the flip is completed (no longer pending). Since this doesn't raise
4169 * an interrupt per se, we watch for the change at vblank.
4170 */
4171 if (I915_READ(ISR) & flip_pending)
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004172 goto check_page_flip;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004173
Ville Syrjälä7d475592014-12-17 23:08:03 +02004174 intel_prepare_page_flip(dev, plane);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004175 intel_finish_page_flip(dev, pipe);
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004176 return true;
Chris Wilsond6bbafa2014-09-05 07:13:24 +01004177
4178check_page_flip:
4179 intel_check_page_flip(dev, pipe);
4180 return false;
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004181}
4182
Daniel Vetterff1f5252012-10-02 15:10:55 +02004183static irqreturn_t i915_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004184{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004185 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004186 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilson8291ee92012-04-24 22:59:47 +01004187 u32 iir, new_iir, pipe_stats[I915_MAX_PIPES];
Chris Wilson38bde182012-04-24 22:59:50 +01004188 u32 flip_mask =
4189 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4190 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilson38bde182012-04-24 22:59:50 +01004191 int pipe, ret = IRQ_NONE;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004192
Imre Deak2dd2a882015-02-24 11:14:30 +02004193 if (!intel_irqs_enabled(dev_priv))
4194 return IRQ_NONE;
4195
Imre Deak1f814da2015-12-16 02:52:19 +02004196 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4197 disable_rpm_wakeref_asserts(dev_priv);
4198
Chris Wilsona266c7d2012-04-24 22:59:44 +01004199 iir = I915_READ(IIR);
Chris Wilson38bde182012-04-24 22:59:50 +01004200 do {
4201 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson8291ee92012-04-24 22:59:47 +01004202 bool blc_event = false;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004203
4204 /* Can't rely on pipestat interrupt bit in iir as it might
4205 * have been cleared after the pipestat interrupt was received.
4206 * It doesn't set the bit in iir again, but it still produces
4207 * interrupts (for non-MSI).
4208 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004209 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004210 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004211 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004212
Damien Lespiau055e3932014-08-18 13:49:10 +01004213 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004214 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004215 pipe_stats[pipe] = I915_READ(reg);
4216
Chris Wilson38bde182012-04-24 22:59:50 +01004217 /* Clear the PIPE*STAT regs before the IIR */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004218 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004219 I915_WRITE(reg, pipe_stats[pipe]);
Chris Wilson38bde182012-04-24 22:59:50 +01004220 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004221 }
4222 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004223 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004224
4225 if (!irq_received)
4226 break;
4227
Chris Wilsona266c7d2012-04-24 22:59:44 +01004228 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004229 if (I915_HAS_HOTPLUG(dev) &&
4230 iir & I915_DISPLAY_PORT_INTERRUPT)
4231 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004232
Chris Wilson38bde182012-04-24 22:59:50 +01004233 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004234 new_iir = I915_READ(IIR); /* Flush posted writes */
4235
Chris Wilsona266c7d2012-04-24 22:59:44 +01004236 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004237 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004238
Damien Lespiau055e3932014-08-18 13:49:10 +01004239 for_each_pipe(dev_priv, pipe) {
Chris Wilson38bde182012-04-24 22:59:50 +01004240 int plane = pipe;
Daniel Vetter3a77c4c2014-01-10 08:50:12 +01004241 if (HAS_FBC(dev))
Chris Wilson38bde182012-04-24 22:59:50 +01004242 plane = !plane;
Ville Syrjälä5e2032d2013-02-19 15:16:38 +02004243
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004244 if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS &&
4245 i915_handle_vblank(dev, plane, pipe, iir))
4246 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(plane);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004247
4248 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4249 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004250
4251 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004252 i9xx_pipe_crc_irq_handler(dev, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004253
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004254 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4255 intel_cpu_fifo_underrun_irq_handler(dev_priv,
4256 pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004257 }
4258
Chris Wilsona266c7d2012-04-24 22:59:44 +01004259 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4260 intel_opregion_asle_intr(dev);
4261
4262 /* With MSI, interrupts are only generated when iir
4263 * transitions from zero to nonzero. If another bit got
4264 * set while we were handling the existing iir bits, then
4265 * we would never get another interrupt.
4266 *
4267 * This is fine on non-MSI as well, as if we hit this path
4268 * we avoid exiting the interrupt handler only to generate
4269 * another one.
4270 *
4271 * Note that for MSI this could cause a stray interrupt report
4272 * if an interrupt landed in the time between writing IIR and
4273 * the posting read. This should be rare enough to never
4274 * trigger the 99% of 100,000 interrupts test for disabling
4275 * stray interrupts.
4276 */
Chris Wilson38bde182012-04-24 22:59:50 +01004277 ret = IRQ_HANDLED;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004278 iir = new_iir;
Chris Wilson38bde182012-04-24 22:59:50 +01004279 } while (iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004280
Imre Deak1f814da2015-12-16 02:52:19 +02004281 enable_rpm_wakeref_asserts(dev_priv);
4282
Chris Wilsona266c7d2012-04-24 22:59:44 +01004283 return ret;
4284}
4285
4286static void i915_irq_uninstall(struct drm_device * dev)
4287{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004288 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004289 int pipe;
4290
Chris Wilsona266c7d2012-04-24 22:59:44 +01004291 if (I915_HAS_HOTPLUG(dev)) {
Egbert Eich0706f172015-09-23 16:15:27 +02004292 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004293 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
4294 }
4295
Chris Wilson00d98eb2012-04-24 22:59:48 +01004296 I915_WRITE16(HWSTAM, 0xffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004297 for_each_pipe(dev_priv, pipe) {
Chris Wilson55b39752012-04-24 22:59:49 +01004298 /* Clear enable bits; then clear status bits */
Chris Wilsona266c7d2012-04-24 22:59:44 +01004299 I915_WRITE(PIPESTAT(pipe), 0);
Chris Wilson55b39752012-04-24 22:59:49 +01004300 I915_WRITE(PIPESTAT(pipe), I915_READ(PIPESTAT(pipe)));
4301 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004302 I915_WRITE(IMR, 0xffffffff);
4303 I915_WRITE(IER, 0x0);
4304
Chris Wilsona266c7d2012-04-24 22:59:44 +01004305 I915_WRITE(IIR, I915_READ(IIR));
4306}
4307
4308static void i965_irq_preinstall(struct drm_device * dev)
4309{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004310 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004311 int pipe;
4312
Egbert Eich0706f172015-09-23 16:15:27 +02004313 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004314 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004315
4316 I915_WRITE(HWSTAM, 0xeffe);
Damien Lespiau055e3932014-08-18 13:49:10 +01004317 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004318 I915_WRITE(PIPESTAT(pipe), 0);
4319 I915_WRITE(IMR, 0xffffffff);
4320 I915_WRITE(IER, 0x0);
4321 POSTING_READ(IER);
4322}
4323
4324static int i965_irq_postinstall(struct drm_device *dev)
4325{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004326 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004327 u32 enable_mask;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004328 u32 error_mask;
4329
Chris Wilsona266c7d2012-04-24 22:59:44 +01004330 /* Unmask the interrupts that we always want on. */
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004331 dev_priv->irq_mask = ~(I915_ASLE_INTERRUPT |
Chris Wilsonadca4732012-05-11 18:01:31 +01004332 I915_DISPLAY_PORT_INTERRUPT |
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004333 I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
4334 I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
4335 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4336 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT |
4337 I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
4338
4339 enable_mask = ~dev_priv->irq_mask;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004340 enable_mask &= ~(I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4341 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT);
Chris Wilsonbbba0a92012-04-24 22:59:51 +01004342 enable_mask |= I915_USER_INTERRUPT;
4343
4344 if (IS_G4X(dev))
4345 enable_mask |= I915_BSD_USER_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004346
Daniel Vetterb79480b2013-06-27 17:52:10 +02004347 /* Interrupt setup is already guaranteed to be single-threaded, this is
4348 * just to make the assert_spin_locked check happy. */
Daniel Vetterd6207432014-09-15 14:55:27 +02004349 spin_lock_irq(&dev_priv->irq_lock);
Imre Deak755e9012014-02-10 18:42:47 +02004350 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
4351 i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
4352 i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
Daniel Vetterd6207432014-09-15 14:55:27 +02004353 spin_unlock_irq(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004354
Chris Wilsona266c7d2012-04-24 22:59:44 +01004355 /*
4356 * Enable some error detection, note the instruction error mask
4357 * bit is reserved, so we leave it masked.
4358 */
4359 if (IS_G4X(dev)) {
4360 error_mask = ~(GM45_ERROR_PAGE_TABLE |
4361 GM45_ERROR_MEM_PRIV |
4362 GM45_ERROR_CP_PRIV |
4363 I915_ERROR_MEMORY_REFRESH);
4364 } else {
4365 error_mask = ~(I915_ERROR_PAGE_TABLE |
4366 I915_ERROR_MEMORY_REFRESH);
4367 }
4368 I915_WRITE(EMR, error_mask);
4369
4370 I915_WRITE(IMR, dev_priv->irq_mask);
4371 I915_WRITE(IER, enable_mask);
4372 POSTING_READ(IER);
4373
Egbert Eich0706f172015-09-23 16:15:27 +02004374 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004375 POSTING_READ(PORT_HOTPLUG_EN);
4376
Jani Nikulaf49e38d2013-04-29 13:02:54 +03004377 i915_enable_asle_pipestat(dev);
Daniel Vetter20afbda2012-12-11 14:05:07 +01004378
4379 return 0;
4380}
4381
Egbert Eichbac56d52013-02-25 12:06:51 -05004382static void i915_hpd_irq_setup(struct drm_device *dev)
Daniel Vetter20afbda2012-12-11 14:05:07 +01004383{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004384 struct drm_i915_private *dev_priv = dev->dev_private;
Daniel Vetter20afbda2012-12-11 14:05:07 +01004385 u32 hotplug_en;
4386
Daniel Vetterb5ea2d52013-06-27 17:52:15 +02004387 assert_spin_locked(&dev_priv->irq_lock);
4388
Ville Syrjälä778eb332015-01-09 14:21:13 +02004389 /* Note HDMI and DP share hotplug bits */
4390 /* enable bits are the same for all generations */
Egbert Eich0706f172015-09-23 16:15:27 +02004391 hotplug_en = intel_hpd_enabled_irqs(dev, hpd_mask_i915);
Ville Syrjälä778eb332015-01-09 14:21:13 +02004392 /* Programming the CRT detection parameters tends
4393 to generate a spurious hotplug event about three
4394 seconds later. So just do it once.
4395 */
4396 if (IS_G4X(dev))
4397 hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
Ville Syrjälä778eb332015-01-09 14:21:13 +02004398 hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004399
Ville Syrjälä778eb332015-01-09 14:21:13 +02004400 /* Ignore TV since it's buggy */
Egbert Eich0706f172015-09-23 16:15:27 +02004401 i915_hotplug_interrupt_update_locked(dev_priv,
Jani Nikulaf9e3dc72015-10-21 17:22:43 +03004402 HOTPLUG_INT_EN_MASK |
4403 CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
4404 CRT_HOTPLUG_ACTIVATION_PERIOD_64,
4405 hotplug_en);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004406}
4407
Daniel Vetterff1f5252012-10-02 15:10:55 +02004408static irqreturn_t i965_irq_handler(int irq, void *arg)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004409{
Daniel Vetter45a83f82014-05-12 19:17:55 +02004410 struct drm_device *dev = arg;
Jani Nikula2d1013d2014-03-31 14:27:17 +03004411 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004412 u32 iir, new_iir;
4413 u32 pipe_stats[I915_MAX_PIPES];
Chris Wilsona266c7d2012-04-24 22:59:44 +01004414 int ret = IRQ_NONE, pipe;
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004415 u32 flip_mask =
4416 I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT |
4417 I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004418
Imre Deak2dd2a882015-02-24 11:14:30 +02004419 if (!intel_irqs_enabled(dev_priv))
4420 return IRQ_NONE;
4421
Imre Deak1f814da2015-12-16 02:52:19 +02004422 /* IRQs are synced during runtime_suspend, we don't require a wakeref */
4423 disable_rpm_wakeref_asserts(dev_priv);
4424
Chris Wilsona266c7d2012-04-24 22:59:44 +01004425 iir = I915_READ(IIR);
4426
Chris Wilsona266c7d2012-04-24 22:59:44 +01004427 for (;;) {
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004428 bool irq_received = (iir & ~flip_mask) != 0;
Chris Wilson2c8ba292012-04-24 22:59:46 +01004429 bool blc_event = false;
4430
Chris Wilsona266c7d2012-04-24 22:59:44 +01004431 /* Can't rely on pipestat interrupt bit in iir as it might
4432 * have been cleared after the pipestat interrupt was received.
4433 * It doesn't set the bit in iir again, but it still produces
4434 * interrupts (for non-MSI).
4435 */
Daniel Vetter222c7f52014-09-15 14:55:28 +02004436 spin_lock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004437 if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
Daniel Vetteraaecdf62014-11-04 15:52:22 +01004438 DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004439
Damien Lespiau055e3932014-08-18 13:49:10 +01004440 for_each_pipe(dev_priv, pipe) {
Ville Syrjäläf0f59a02015-11-18 15:33:26 +02004441 i915_reg_t reg = PIPESTAT(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004442 pipe_stats[pipe] = I915_READ(reg);
4443
4444 /*
4445 * Clear the PIPE*STAT regs before the IIR
4446 */
4447 if (pipe_stats[pipe] & 0x8000ffff) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004448 I915_WRITE(reg, pipe_stats[pipe]);
Ville Syrjälä501e01d2014-01-17 11:35:15 +02004449 irq_received = true;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004450 }
4451 }
Daniel Vetter222c7f52014-09-15 14:55:28 +02004452 spin_unlock(&dev_priv->irq_lock);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004453
4454 if (!irq_received)
4455 break;
4456
4457 ret = IRQ_HANDLED;
4458
4459 /* Consume port. Then clear IIR or we'll miss events */
Ville Syrjälä16c6c562014-04-01 10:54:36 +03004460 if (iir & I915_DISPLAY_PORT_INTERRUPT)
4461 i9xx_hpd_irq_handler(dev);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004462
Ville Syrjälä21ad8332013-02-19 15:16:39 +02004463 I915_WRITE(IIR, iir & ~flip_mask);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004464 new_iir = I915_READ(IIR); /* Flush posted writes */
4465
Chris Wilsona266c7d2012-04-24 22:59:44 +01004466 if (iir & I915_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004467 notify_ring(&dev_priv->engine[RCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004468 if (iir & I915_BSD_USER_INTERRUPT)
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +00004469 notify_ring(&dev_priv->engine[VCS]);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004470
Damien Lespiau055e3932014-08-18 13:49:10 +01004471 for_each_pipe(dev_priv, pipe) {
Chris Wilson2c8ba292012-04-24 22:59:46 +01004472 if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS &&
Ville Syrjälä90a72f82013-02-19 23:16:44 +02004473 i915_handle_vblank(dev, pipe, pipe, iir))
4474 flip_mask &= ~DISPLAY_PLANE_FLIP_PENDING(pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004475
4476 if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
4477 blc_event = true;
Daniel Vetter4356d582013-10-16 22:55:55 +02004478
4479 if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
Daniel Vetter277de952013-10-18 16:37:07 +02004480 i9xx_pipe_crc_irq_handler(dev, pipe);
Chris Wilsona266c7d2012-04-24 22:59:44 +01004481
Daniel Vetter1f7247c2014-09-30 10:56:48 +02004482 if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
4483 intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
Ville Syrjälä2d9d2b02014-01-17 11:44:31 +02004484 }
Chris Wilsona266c7d2012-04-24 22:59:44 +01004485
4486 if (blc_event || (iir & I915_ASLE_INTERRUPT))
4487 intel_opregion_asle_intr(dev);
4488
Daniel Vetter515ac2b2012-12-01 13:53:44 +01004489 if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
4490 gmbus_irq_handler(dev);
4491
Chris Wilsona266c7d2012-04-24 22:59:44 +01004492 /* With MSI, interrupts are only generated when iir
4493 * transitions from zero to nonzero. If another bit got
4494 * set while we were handling the existing iir bits, then
4495 * we would never get another interrupt.
4496 *
4497 * This is fine on non-MSI as well, as if we hit this path
4498 * we avoid exiting the interrupt handler only to generate
4499 * another one.
4500 *
4501 * Note that for MSI this could cause a stray interrupt report
4502 * if an interrupt landed in the time between writing IIR and
4503 * the posting read. This should be rare enough to never
4504 * trigger the 99% of 100,000 interrupts test for disabling
4505 * stray interrupts.
4506 */
4507 iir = new_iir;
4508 }
4509
Imre Deak1f814da2015-12-16 02:52:19 +02004510 enable_rpm_wakeref_asserts(dev_priv);
4511
Chris Wilsona266c7d2012-04-24 22:59:44 +01004512 return ret;
4513}
4514
4515static void i965_irq_uninstall(struct drm_device * dev)
4516{
Jani Nikula2d1013d2014-03-31 14:27:17 +03004517 struct drm_i915_private *dev_priv = dev->dev_private;
Chris Wilsona266c7d2012-04-24 22:59:44 +01004518 int pipe;
4519
4520 if (!dev_priv)
4521 return;
4522
Egbert Eich0706f172015-09-23 16:15:27 +02004523 i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
Chris Wilsonadca4732012-05-11 18:01:31 +01004524 I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
Chris Wilsona266c7d2012-04-24 22:59:44 +01004525
4526 I915_WRITE(HWSTAM, 0xffffffff);
Damien Lespiau055e3932014-08-18 13:49:10 +01004527 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004528 I915_WRITE(PIPESTAT(pipe), 0);
4529 I915_WRITE(IMR, 0xffffffff);
4530 I915_WRITE(IER, 0x0);
4531
Damien Lespiau055e3932014-08-18 13:49:10 +01004532 for_each_pipe(dev_priv, pipe)
Chris Wilsona266c7d2012-04-24 22:59:44 +01004533 I915_WRITE(PIPESTAT(pipe),
4534 I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
4535 I915_WRITE(IIR, I915_READ(IIR));
4536}
4537
Daniel Vetterfca52a52014-09-30 10:56:45 +02004538/**
4539 * intel_irq_init - initializes irq support
4540 * @dev_priv: i915 device instance
4541 *
4542 * This function initializes all the irq support including work items, timers
4543 * and all the vtables. It does not setup the interrupt itself though.
4544 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004545void intel_irq_init(struct drm_i915_private *dev_priv)
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004546{
Daniel Vetterb9632912014-09-30 10:56:44 +02004547 struct drm_device *dev = dev_priv->dev;
Chris Wilson8b2e3262012-04-24 22:59:41 +01004548
Jani Nikula77913b32015-06-18 13:06:16 +03004549 intel_hpd_init_work(dev_priv);
4550
Daniel Vetterc6a828d2012-08-08 23:35:35 +02004551 INIT_WORK(&dev_priv->rps.work, gen6_pm_rps_work);
Daniel Vettera4da4fa2012-11-02 19:55:07 +01004552 INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
Chris Wilson8b2e3262012-04-24 22:59:41 +01004553
Deepak Sa6706b42014-03-15 20:23:22 +05304554 /* Let's track the enabled rps events */
Wayne Boyer666a4532015-12-09 12:29:35 -08004555 if (IS_VALLEYVIEW(dev_priv))
Ville Syrjälä6c65a582014-08-29 14:14:07 +03004556 /* WaGsvRC0ResidencyMethod:vlv */
Chris Wilson6f4b12f82015-03-18 09:48:23 +00004557 dev_priv->pm_rps_events = GEN6_PM_RP_DOWN_EI_EXPIRED | GEN6_PM_RP_UP_EI_EXPIRED;
Deepak S31685c22014-07-03 17:33:01 -04004558 else
4559 dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
Deepak Sa6706b42014-03-15 20:23:22 +05304560
Chris Wilson737b1502015-01-26 18:03:03 +02004561 INIT_DELAYED_WORK(&dev_priv->gpu_error.hangcheck_work,
4562 i915_hangcheck_elapsed);
Daniel Vetter61bac782012-12-01 21:03:21 +01004563
Daniel Vetterb9632912014-09-30 10:56:44 +02004564 if (IS_GEN2(dev_priv)) {
Ville Syrjälä4cdb83e2013-10-11 21:52:44 +03004565 dev->max_vblank_count = 0;
4566 dev->driver->get_vblank_counter = i8xx_get_vblank_counter;
Daniel Vetterb9632912014-09-30 10:56:44 +02004567 } else if (IS_G4X(dev_priv) || INTEL_INFO(dev_priv)->gen >= 5) {
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004568 dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
Ville Syrjäläfd8f5072015-09-18 20:03:42 +03004569 dev->driver->get_vblank_counter = g4x_get_vblank_counter;
Ville Syrjälä391f75e2013-09-25 19:55:26 +03004570 } else {
4571 dev->driver->get_vblank_counter = i915_get_vblank_counter;
4572 dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004573 }
4574
Ville Syrjälä21da2702014-08-06 14:49:55 +03004575 /*
4576 * Opt out of the vblank disable timer on everything except gen2.
4577 * Gen2 doesn't have a hardware frame counter and so depends on
4578 * vblank interrupts to produce sane vblank seuquence numbers.
4579 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004580 if (!IS_GEN2(dev_priv))
Ville Syrjälä21da2702014-08-06 14:49:55 +03004581 dev->vblank_disable_immediate = true;
4582
Daniel Vetterf3a5c3f2015-02-13 21:03:44 +01004583 dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
4584 dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004585
Daniel Vetterb9632912014-09-30 10:56:44 +02004586 if (IS_CHERRYVIEW(dev_priv)) {
Ville Syrjälä43f328d2014-04-09 20:40:52 +03004587 dev->driver->irq_handler = cherryview_irq_handler;
4588 dev->driver->irq_preinstall = cherryview_irq_preinstall;
4589 dev->driver->irq_postinstall = cherryview_irq_postinstall;
4590 dev->driver->irq_uninstall = cherryview_irq_uninstall;
4591 dev->driver->enable_vblank = valleyview_enable_vblank;
4592 dev->driver->disable_vblank = valleyview_disable_vblank;
4593 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004594 } else if (IS_VALLEYVIEW(dev_priv)) {
Jesse Barnes7e231dbe2012-03-28 13:39:38 -07004595 dev->driver->irq_handler = valleyview_irq_handler;
4596 dev->driver->irq_preinstall = valleyview_irq_preinstall;
4597 dev->driver->irq_postinstall = valleyview_irq_postinstall;
4598 dev->driver->irq_uninstall = valleyview_irq_uninstall;
4599 dev->driver->enable_vblank = valleyview_enable_vblank;
4600 dev->driver->disable_vblank = valleyview_disable_vblank;
Egbert Eichfa00abe2013-02-25 12:06:48 -05004601 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Daniel Vetterb9632912014-09-30 10:56:44 +02004602 } else if (INTEL_INFO(dev_priv)->gen >= 8) {
Ben Widawskyabd58f02013-11-02 21:07:09 -07004603 dev->driver->irq_handler = gen8_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004604 dev->driver->irq_preinstall = gen8_irq_reset;
Ben Widawskyabd58f02013-11-02 21:07:09 -07004605 dev->driver->irq_postinstall = gen8_irq_postinstall;
4606 dev->driver->irq_uninstall = gen8_irq_uninstall;
4607 dev->driver->enable_vblank = gen8_enable_vblank;
4608 dev->driver->disable_vblank = gen8_disable_vblank;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004609 if (IS_BROXTON(dev))
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02004610 dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
Ville Syrjälä6dbf30c2015-08-27 23:56:02 +03004611 else if (HAS_PCH_SPT(dev))
4612 dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
4613 else
Ville Syrjälä3a3b3c72015-08-27 23:56:06 +03004614 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004615 } else if (HAS_PCH_SPLIT(dev)) {
4616 dev->driver->irq_handler = ironlake_irq_handler;
Daniel Vetter723761b2014-05-22 17:56:34 +02004617 dev->driver->irq_preinstall = ironlake_irq_reset;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004618 dev->driver->irq_postinstall = ironlake_irq_postinstall;
4619 dev->driver->irq_uninstall = ironlake_irq_uninstall;
4620 dev->driver->enable_vblank = ironlake_enable_vblank;
4621 dev->driver->disable_vblank = ironlake_disable_vblank;
Ville Syrjälä23bb4cb2015-08-27 23:56:04 +03004622 dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004623 } else {
Daniel Vetterb9632912014-09-30 10:56:44 +02004624 if (INTEL_INFO(dev_priv)->gen == 2) {
Chris Wilsonc2798b12012-04-22 21:13:57 +01004625 dev->driver->irq_preinstall = i8xx_irq_preinstall;
4626 dev->driver->irq_postinstall = i8xx_irq_postinstall;
4627 dev->driver->irq_handler = i8xx_irq_handler;
4628 dev->driver->irq_uninstall = i8xx_irq_uninstall;
Daniel Vetterb9632912014-09-30 10:56:44 +02004629 } else if (INTEL_INFO(dev_priv)->gen == 3) {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004630 dev->driver->irq_preinstall = i915_irq_preinstall;
4631 dev->driver->irq_postinstall = i915_irq_postinstall;
4632 dev->driver->irq_uninstall = i915_irq_uninstall;
4633 dev->driver->irq_handler = i915_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004634 } else {
Chris Wilsona266c7d2012-04-24 22:59:44 +01004635 dev->driver->irq_preinstall = i965_irq_preinstall;
4636 dev->driver->irq_postinstall = i965_irq_postinstall;
4637 dev->driver->irq_uninstall = i965_irq_uninstall;
4638 dev->driver->irq_handler = i965_irq_handler;
Chris Wilsonc2798b12012-04-22 21:13:57 +01004639 }
Ville Syrjälä778eb332015-01-09 14:21:13 +02004640 if (I915_HAS_HOTPLUG(dev_priv))
4641 dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
Jesse Barnesf71d4af2011-06-28 13:00:41 -07004642 dev->driver->enable_vblank = i915_enable_vblank;
4643 dev->driver->disable_vblank = i915_disable_vblank;
4644 }
4645}
Daniel Vetter20afbda2012-12-11 14:05:07 +01004646
Daniel Vetterfca52a52014-09-30 10:56:45 +02004647/**
Daniel Vetterfca52a52014-09-30 10:56:45 +02004648 * intel_irq_install - enables the hardware interrupt
4649 * @dev_priv: i915 device instance
4650 *
4651 * This function enables the hardware interrupt handling, but leaves the hotplug
4652 * handling still disabled. It is called after intel_irq_init().
4653 *
4654 * In the driver load and resume code we need working interrupts in a few places
4655 * but don't want to deal with the hassle of concurrent probe and hotplug
4656 * workers. Hence the split into this two-stage approach.
4657 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004658int intel_irq_install(struct drm_i915_private *dev_priv)
4659{
4660 /*
4661 * We enable some interrupt sources in our postinstall hooks, so mark
4662 * interrupts as enabled _before_ actually enabling them to avoid
4663 * special cases in our ordering checks.
4664 */
4665 dev_priv->pm.irqs_enabled = true;
4666
4667 return drm_irq_install(dev_priv->dev, dev_priv->dev->pdev->irq);
4668}
4669
Daniel Vetterfca52a52014-09-30 10:56:45 +02004670/**
4671 * intel_irq_uninstall - finilizes all irq handling
4672 * @dev_priv: i915 device instance
4673 *
4674 * This stops interrupt and hotplug handling and unregisters and frees all
4675 * resources acquired in the init functions.
4676 */
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004677void intel_irq_uninstall(struct drm_i915_private *dev_priv)
4678{
4679 drm_irq_uninstall(dev_priv->dev);
4680 intel_hpd_cancel_work(dev_priv);
4681 dev_priv->pm.irqs_enabled = false;
4682}
4683
Daniel Vetterfca52a52014-09-30 10:56:45 +02004684/**
4685 * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
4686 * @dev_priv: i915 device instance
4687 *
4688 * This function is used to disable interrupts at runtime, both in the runtime
4689 * pm and the system suspend/resume code.
4690 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004691void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004692{
Daniel Vetterb9632912014-09-30 10:56:44 +02004693 dev_priv->dev->driver->irq_uninstall(dev_priv->dev);
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004694 dev_priv->pm.irqs_enabled = false;
Imre Deak2dd2a882015-02-24 11:14:30 +02004695 synchronize_irq(dev_priv->dev->irq);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004696}
4697
Daniel Vetterfca52a52014-09-30 10:56:45 +02004698/**
4699 * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
4700 * @dev_priv: i915 device instance
4701 *
4702 * This function is used to enable interrupts at runtime, both in the runtime
4703 * pm and the system suspend/resume code.
4704 */
Daniel Vetterb9632912014-09-30 10:56:44 +02004705void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
Paulo Zanonic67a4702013-08-19 13:18:09 -03004706{
Daniel Vetter2aeb7d32014-09-30 10:56:43 +02004707 dev_priv->pm.irqs_enabled = true;
Daniel Vetterb9632912014-09-30 10:56:44 +02004708 dev_priv->dev->driver->irq_preinstall(dev_priv->dev);
4709 dev_priv->dev->driver->irq_postinstall(dev_priv->dev);
Paulo Zanonic67a4702013-08-19 13:18:09 -03004710}