blob: 4c47a489c87a0e6655b1179e6dca1ae0be929b6e [file] [log] [blame]
Harry Wentland45622362017-09-12 15:58:20 -04001/*
2 * Copyright 2012-14 Advanced Micro Devices, Inc.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
13 *
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
21 *
22 * Authors: AMD
23 *
24 */
25
26#ifndef DC_INTERFACE_H_
27#define DC_INTERFACE_H_
28
29#include "dc_types.h"
Harry Wentland45622362017-09-12 15:58:20 -040030#include "grph_object_defs.h"
31#include "logger_types.h"
32#include "gpio_types.h"
33#include "link_service_types.h"
Harry Wentlandd0778eb2017-07-22 20:05:20 -040034#include "grph_object_ctrl_defs.h"
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -040035#include <inc/hw/opp.h>
Harry Wentland45622362017-09-12 15:58:20 -040036
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040037#include "inc/hw_sequencer.h"
Roman Libe7c97f2017-08-14 17:35:08 -040038#include "inc/compressor.h"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040039#include "dml/display_mode_lib.h"
40
Tony Cheng2e1cc332017-09-26 17:06:26 -040041#define DC_VER "3.1.03"
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040042
Harry Wentland091a97e2016-12-06 12:25:52 -050043#define MAX_SURFACES 3
Aric Cyrab2541b2016-12-29 15:27:12 -050044#define MAX_STREAMS 6
Harry Wentland45622362017-09-12 15:58:20 -040045#define MAX_SINKS_PER_LINK 4
46
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -040047
Harry Wentland45622362017-09-12 15:58:20 -040048/*******************************************************************************
49 * Display Core Interfaces
50 ******************************************************************************/
Harry Wentland45622362017-09-12 15:58:20 -040051struct dc_caps {
Aric Cyrab2541b2016-12-29 15:27:12 -050052 uint32_t max_streams;
Harry Wentland45622362017-09-12 15:58:20 -040053 uint32_t max_links;
54 uint32_t max_audios;
55 uint32_t max_slave_planes;
Harry Wentland3be5262e2017-07-27 09:55:38 -040056 uint32_t max_planes;
Harry Wentland45622362017-09-12 15:58:20 -040057 uint32_t max_downscale_ratio;
58 uint32_t i2c_speed_in_khz;
Tony Chenga37656b2017-02-08 22:13:52 -050059 unsigned int max_cursor_size;
Tony Chenga32a7702017-09-25 18:06:11 -040060 bool dcc_const_color;
Charlene Liu41766642017-09-27 23:23:16 -040061 bool dynamic_audio;
Harry Wentland45622362017-09-12 15:58:20 -040062};
63
Harry Wentland45622362017-09-12 15:58:20 -040064struct dc_dcc_surface_param {
Harry Wentland45622362017-09-12 15:58:20 -040065 struct dc_size surface_size;
Anthony Kooebf055f2017-06-14 10:19:57 -040066 enum surface_pixel_format format;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -040067 enum swizzle_mode_values swizzle_mode;
Harry Wentland45622362017-09-12 15:58:20 -040068 enum dc_scan_direction scan;
69};
70
71struct dc_dcc_setting {
72 unsigned int max_compressed_blk_size;
73 unsigned int max_uncompressed_blk_size;
74 bool independent_64b_blks;
75};
76
77struct dc_surface_dcc_cap {
Harry Wentland45622362017-09-12 15:58:20 -040078 union {
79 struct {
80 struct dc_dcc_setting rgb;
81 } grph;
82
83 struct {
84 struct dc_dcc_setting luma;
85 struct dc_dcc_setting chroma;
86 } video;
87 };
Anthony Kooebf055f2017-06-14 10:19:57 -040088
89 bool capable;
90 bool const_color_support;
Harry Wentland45622362017-09-12 15:58:20 -040091};
92
Sylvia Tsai94267b32017-04-21 15:29:55 -040093struct dc_static_screen_events {
94 bool cursor_update;
95 bool surface_update;
96 bool overlay_update;
97};
98
Harry Wentland45622362017-09-12 15:58:20 -040099/* Forward declaration*/
100struct dc;
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400101struct dc_plane_state;
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400102struct dc_state;
Harry Wentland45622362017-09-12 15:58:20 -0400103
104struct dc_cap_funcs {
Alex Deucherff5ef992017-06-15 16:27:42 -0400105 bool (*get_dcc_compression_cap)(const struct dc *dc,
106 const struct dc_dcc_surface_param *input,
107 struct dc_surface_dcc_cap *output);
Harry Wentland45622362017-09-12 15:58:20 -0400108};
109
Harry Wentland0971c402017-07-27 09:33:33 -0400110struct dc_stream_state_funcs {
Harry Wentland45622362017-09-12 15:58:20 -0400111 bool (*adjust_vmin_vmax)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400112 struct dc_stream_state **stream,
Harry Wentland45622362017-09-12 15:58:20 -0400113 int num_streams,
114 int vmin,
115 int vmax);
Eric Cook72ada5f2017-04-18 15:24:50 -0400116 bool (*get_crtc_position)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400117 struct dc_stream_state **stream,
Eric Cook72ada5f2017-04-18 15:24:50 -0400118 int num_streams,
119 unsigned int *v_pos,
120 unsigned int *nom_v_pos);
121
Harry Wentland45622362017-09-12 15:58:20 -0400122 bool (*set_gamut_remap)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400123 const struct dc_stream_state *stream);
Sylvia Tsai94267b32017-04-21 15:29:55 -0400124
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400125 bool (*program_csc_matrix)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400126 struct dc_stream_state *stream);
Yue Hin Lauabe07e82017-06-28 17:21:42 -0400127
Sylvia Tsai94267b32017-04-21 15:29:55 -0400128 void (*set_static_screen_events)(struct dc *dc,
Harry Wentland0971c402017-07-27 09:33:33 -0400129 struct dc_stream_state **stream,
Sylvia Tsai94267b32017-04-21 15:29:55 -0400130 int num_streams,
131 const struct dc_static_screen_events *events);
Ding Wang529cad02017-04-25 10:03:27 -0400132
Harry Wentland0971c402017-07-27 09:33:33 -0400133 void (*set_dither_option)(struct dc_stream_state *stream,
Ding Wang529cad02017-04-25 10:03:27 -0400134 enum dc_dither_option option);
Harry Wentland45622362017-09-12 15:58:20 -0400135};
136
137struct link_training_settings;
138
139struct dc_link_funcs {
140 void (*set_drive_settings)(struct dc *dc,
Hersen Wubf5cda32017-01-04 10:22:35 -0500141 struct link_training_settings *lt_settings,
142 const struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400143 void (*perform_link_training)(struct dc *dc,
144 struct dc_link_settings *link_setting,
145 bool skip_video_pattern);
146 void (*set_preferred_link_settings)(struct dc *dc,
Zeyu Fan88639162016-12-23 16:53:12 -0500147 struct dc_link_settings *link_setting,
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400148 struct dc_link *link);
Harry Wentland45622362017-09-12 15:58:20 -0400149 void (*enable_hpd)(const struct dc_link *link);
150 void (*disable_hpd)(const struct dc_link *link);
151 void (*set_test_pattern)(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400152 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400153 enum dp_test_pattern test_pattern,
154 const struct link_training_settings *p_link_settings,
155 const unsigned char *p_custom_pattern,
156 unsigned int cust_pattern_size);
157};
158
159/* Structure to hold configuration flags set by dm at dc creation. */
160struct dc_config {
161 bool gpu_vm_support;
162 bool disable_disp_pll_sharing;
163};
164
Tony Chenga32a7702017-09-25 18:06:11 -0400165enum dcc_option {
166 DCC_ENABLE = 0,
167 DCC_DISABLE = 1,
168 DCC_HALF_REQ_DISALBE = 2,
169};
170
Tony Chengdb64fbe2017-09-25 10:52:07 -0400171enum pipe_split_policy {
172 MPC_SPLIT_DYNAMIC = 0,
173 MPC_SPLIT_AVOID = 1,
174 MPC_SPLIT_AVOID_MULT_DISP = 2,
175};
176
Eric Yang441ad742017-09-27 11:44:43 -0400177enum wm_report_mode {
178 WM_REPORT_DEFAULT = 0,
179 WM_REPORT_OVERRIDE = 1,
180};
181
Harry Wentland45622362017-09-12 15:58:20 -0400182struct dc_debug {
183 bool surface_visual_confirm;
Tony Cheng2b13d7d2017-07-14 14:07:16 -0400184 bool sanity_checks;
Harry Wentland45622362017-09-12 15:58:20 -0400185 bool max_disp_clk;
Harry Wentland45622362017-09-12 15:58:20 -0400186 bool surface_trace;
Yongqiang Sun94749802016-12-08 09:47:11 -0500187 bool timing_trace;
Dmytro Laktyushkinc9742682017-06-07 13:53:30 -0400188 bool clock_trace;
Harry Wentland45622362017-09-12 15:58:20 -0400189 bool validation_trace;
Tony Cheng966869d2017-09-26 01:56:00 -0400190
191 /* stutter efficiency related */
Harry Wentland45622362017-09-12 15:58:20 -0400192 bool disable_stutter;
Tony Cheng966869d2017-09-26 01:56:00 -0400193 bool use_max_lb;
Tony Chenga32a7702017-09-25 18:06:11 -0400194 enum dcc_option disable_dcc;
Tony Cheng966869d2017-09-26 01:56:00 -0400195 enum pipe_split_policy pipe_split_policy;
196 bool force_single_disp_pipe_split;
Tony Cheng65123872017-09-27 09:20:51 -0400197 bool voltage_align_fclk;
Tony Cheng966869d2017-09-26 01:56:00 -0400198
Harry Wentland45622362017-09-12 15:58:20 -0400199 bool disable_dfs_bypass;
Alex Deucherff5ef992017-06-15 16:27:42 -0400200 bool disable_dpp_power_gate;
201 bool disable_hubp_power_gate;
202 bool disable_pplib_wm_range;
Eric Yang441ad742017-09-27 11:44:43 -0400203 enum wm_report_mode pplib_wm_report_mode;
Hersen Wu4f4ee682017-09-20 16:30:44 -0400204 unsigned int min_disp_clk_khz;
Dmytro Laktyushkin139cb652017-06-21 09:35:35 -0400205 int sr_exit_time_dpm0_ns;
206 int sr_enter_plus_exit_time_dpm0_ns;
Alex Deucherff5ef992017-06-15 16:27:42 -0400207 int sr_exit_time_ns;
208 int sr_enter_plus_exit_time_ns;
209 int urgent_latency_ns;
210 int percent_of_ideal_drambw;
211 int dram_clock_change_latency_ns;
Dmytro Laktyushkine73b59b2017-05-19 13:01:35 -0400212 int always_scale;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400213 bool disable_pplib_clock_request;
Harry Wentland45622362017-09-12 15:58:20 -0400214 bool disable_clock_gate;
Yongqiang Sunaa66df52016-12-15 10:50:48 -0500215 bool disable_dmcu;
Charlene Liu29eba8e2017-05-23 17:15:54 -0400216 bool disable_psr;
Anthony Koo70814f62017-01-27 17:50:03 -0500217 bool force_abm_enable;
Charlene Liu6d732e72017-09-20 16:15:18 -0400218 bool disable_hbup_pg;
219 bool disable_dpp_pg;
Charlene Liu73fb63e2017-10-02 18:01:36 -0400220 bool disable_stereo_support;
Charlene Liuf6cb5882017-10-02 16:25:58 -0400221 bool vsr_support;
Harry Wentland45622362017-09-12 15:58:20 -0400222};
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400223struct dc_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400224struct resource_pool;
225struct dce_hwseq;
Harry Wentland45622362017-09-12 15:58:20 -0400226struct dc {
227 struct dc_caps caps;
228 struct dc_cap_funcs cap_funcs;
Harry Wentland0971c402017-07-27 09:33:33 -0400229 struct dc_stream_state_funcs stream_funcs;
Harry Wentland45622362017-09-12 15:58:20 -0400230 struct dc_link_funcs link_funcs;
231 struct dc_config config;
232 struct dc_debug debug;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400233
234 struct dc_context *ctx;
235
236 uint8_t link_count;
237 struct dc_link *links[MAX_PIPES * 2];
238
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400239 struct dc_state *current_state;
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400240 struct resource_pool *res_pool;
241
242 /* Display Engine Clock levels */
243 struct dm_pp_clock_levels sclk_lvls;
244
245 /* Inputs into BW and WM calculations. */
246 struct bw_calcs_dceip *bw_dceip;
247 struct bw_calcs_vbios *bw_vbios;
248#ifdef CONFIG_DRM_AMD_DC_DCN1_0
249 struct dcn_soc_bounding_box *dcn_soc;
250 struct dcn_ip_params *dcn_ip;
251 struct display_mode_lib dml;
252#endif
253
254 /* HW functions */
255 struct hw_sequencer_funcs hwss;
256 struct dce_hwseq *hwseq;
257
258 /* temp store of dm_pp_display_configuration
259 * to compare to see if display config changed
260 */
261 struct dm_pp_display_configuration prev_display_config;
262
263 /* FBC compressor */
Shirish S3eab7912017-09-26 15:35:42 +0530264#if defined(CONFIG_DRM_AMD_DC_FBC)
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400265 struct compressor *fbc_compressor;
266#endif
Harry Wentland45622362017-09-12 15:58:20 -0400267};
268
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400269enum frame_buffer_mode {
270 FRAME_BUFFER_MODE_LOCAL_ONLY = 0,
271 FRAME_BUFFER_MODE_ZFB_ONLY,
272 FRAME_BUFFER_MODE_MIXED_ZFB_AND_LOCAL,
273} ;
274
275struct dchub_init_data {
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400276 int64_t zfb_phys_addr_base;
277 int64_t zfb_mc_base_addr;
278 uint64_t zfb_size_in_byte;
279 enum frame_buffer_mode fb_mode;
Anthony Kooebf055f2017-06-14 10:19:57 -0400280 bool dchub_initialzied;
281 bool dchub_info_valid;
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400282};
Alex Deucher2c8ad2d2017-06-15 16:20:24 -0400283
Harry Wentland45622362017-09-12 15:58:20 -0400284struct dc_init_data {
285 struct hw_asic_id asic_id;
286 void *driver; /* ctx */
287 struct cgs_device *cgs_device;
288
289 int num_virtual_links;
290 /*
291 * If 'vbios_override' not NULL, it will be called instead
292 * of the real VBIOS. Intended use is Diagnostics on FPGA.
293 */
294 struct dc_bios *vbios_override;
295 enum dce_environment dce_environment;
296
297 struct dc_config flags;
Harry Wentland01a526f2017-09-12 19:33:40 -0400298 uint32_t log_mask;
Shirish S3eab7912017-09-26 15:35:42 +0530299#if defined(CONFIG_DRM_AMD_DC_FBC)
Roman Li690b5e32017-07-27 20:00:06 -0400300 uint64_t fbc_gpu_addr;
301#endif
Harry Wentland45622362017-09-12 15:58:20 -0400302};
303
304struct dc *dc_create(const struct dc_init_data *init_params);
305
306void dc_destroy(struct dc **dc);
307
Harry Wentland45622362017-09-12 15:58:20 -0400308/*******************************************************************************
309 * Surface Interfaces
310 ******************************************************************************/
311
312enum {
Anthony Koofb735a92016-12-13 13:59:41 -0500313 TRANSFER_FUNC_POINTS = 1025
Harry Wentland45622362017-09-12 15:58:20 -0400314};
315
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500316struct dc_hdr_static_metadata {
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500317 /* display chromaticities and white point in units of 0.00001 */
318 unsigned int chromaticity_green_x;
319 unsigned int chromaticity_green_y;
320 unsigned int chromaticity_blue_x;
321 unsigned int chromaticity_blue_y;
322 unsigned int chromaticity_red_x;
323 unsigned int chromaticity_red_y;
324 unsigned int chromaticity_white_point_x;
325 unsigned int chromaticity_white_point_y;
326
327 uint32_t min_luminance;
328 uint32_t max_luminance;
329 uint32_t maximum_content_light_level;
330 uint32_t maximum_frame_average_light_level;
Anthony Kooebf055f2017-06-14 10:19:57 -0400331
332 bool hdr_supported;
333 bool is_hdr;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500334};
335
Anthony Koofb735a92016-12-13 13:59:41 -0500336enum dc_transfer_func_type {
337 TF_TYPE_PREDEFINED,
338 TF_TYPE_DISTRIBUTED_POINTS,
Dmytro Laktyushkin7950f0f2017-06-13 17:08:22 -0400339 TF_TYPE_BYPASS
Anthony Koofb735a92016-12-13 13:59:41 -0500340};
341
342struct dc_transfer_func_distributed_points {
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500343 struct fixed31_32 red[TRANSFER_FUNC_POINTS];
344 struct fixed31_32 green[TRANSFER_FUNC_POINTS];
345 struct fixed31_32 blue[TRANSFER_FUNC_POINTS];
346
Anthony Koofb735a92016-12-13 13:59:41 -0500347 uint16_t end_exponent;
Amy Zhangfcd2f4b2017-01-05 17:12:20 -0500348 uint16_t x_point_at_y1_red;
349 uint16_t x_point_at_y1_green;
350 uint16_t x_point_at_y1_blue;
Anthony Koofb735a92016-12-13 13:59:41 -0500351};
352
353enum dc_transfer_func_predefined {
354 TRANSFER_FUNCTION_SRGB,
355 TRANSFER_FUNCTION_BT709,
Anthony Koo90e508b2016-12-15 12:09:46 -0500356 TRANSFER_FUNCTION_PQ,
Anthony Koofb735a92016-12-13 13:59:41 -0500357 TRANSFER_FUNCTION_LINEAR,
358};
359
360struct dc_transfer_func {
Dave Airlie93052132017-10-03 12:38:57 +1000361 struct kref refcount;
Anthony Kooebf055f2017-06-14 10:19:57 -0400362 struct dc_transfer_func_distributed_points tf_pts;
Anthony Koofb735a92016-12-13 13:59:41 -0500363 enum dc_transfer_func_type type;
364 enum dc_transfer_func_predefined tf;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400365 struct dc_context *ctx;
Anthony Koofb735a92016-12-13 13:59:41 -0500366};
367
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400368/*
369 * This structure is filled in by dc_surface_get_status and contains
370 * the last requested address and the currently active address so the called
371 * can determine if there are any outstanding flips
372 */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400373struct dc_plane_status {
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400374 struct dc_plane_address requested_address;
375 struct dc_plane_address current_address;
376 bool is_flip_pending;
377 bool is_right_eye;
378};
379
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400380struct dc_plane_state {
Harry Wentland45622362017-09-12 15:58:20 -0400381 struct dc_plane_address address;
Harry Wentland45622362017-09-12 15:58:20 -0400382 struct scaling_taps scaling_quality;
383 struct rect src_rect;
384 struct rect dst_rect;
385 struct rect clip_rect;
386
387 union plane_size plane_size;
388 union dc_tiling_info tiling_info;
Anthony Kooebf055f2017-06-14 10:19:57 -0400389
Harry Wentland45622362017-09-12 15:58:20 -0400390 struct dc_plane_dcc_param dcc;
Andrew Wong1646a6fe2016-12-22 15:41:30 -0500391 struct dc_hdr_static_metadata hdr_static_ctx;
392
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400393 struct dc_gamma *gamma_correction;
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400394 struct dc_transfer_func *in_transfer_func;
Anthony Kooebf055f2017-06-14 10:19:57 -0400395
396 enum dc_color_space color_space;
397 enum surface_pixel_format format;
398 enum dc_rotation_angle rotation;
399 enum plane_stereo_format stereo_format;
400
401 bool per_pixel_alpha;
402 bool visible;
403 bool flip_immediate;
404 bool horizontal_mirror;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400405
406 /* private to DC core */
Harry Wentland3be5262e2017-07-27 09:55:38 -0400407 struct dc_plane_status status;
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400408 struct dc_context *ctx;
409
410 /* private to dc_surface.c */
411 enum dc_irq_source irq_source;
Dave Airlie4d090f02017-10-03 12:38:59 +1000412 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400413};
414
415struct dc_plane_info {
416 union plane_size plane_size;
417 union dc_tiling_info tiling_info;
Leon Elazar9cd09bf2016-12-19 12:00:05 -0500418 struct dc_plane_dcc_param dcc;
Harry Wentland45622362017-09-12 15:58:20 -0400419 enum surface_pixel_format format;
420 enum dc_rotation_angle rotation;
Harry Wentland45622362017-09-12 15:58:20 -0400421 enum plane_stereo_format stereo_format;
422 enum dc_color_space color_space; /*todo: wrong place, fits in scaling info*/
Anthony Kooebf055f2017-06-14 10:19:57 -0400423 bool horizontal_mirror;
Harry Wentland45622362017-09-12 15:58:20 -0400424 bool visible;
Anthony Kooebf055f2017-06-14 10:19:57 -0400425 bool per_pixel_alpha;
Harry Wentland45622362017-09-12 15:58:20 -0400426};
427
428struct dc_scaling_info {
Anthony Kooebf055f2017-06-14 10:19:57 -0400429 struct rect src_rect;
430 struct rect dst_rect;
431 struct rect clip_rect;
432 struct scaling_taps scaling_quality;
Harry Wentland45622362017-09-12 15:58:20 -0400433};
434
435struct dc_surface_update {
Harry Wentlandc9614ae2017-07-27 09:24:04 -0400436 struct dc_plane_state *surface;
Harry Wentland45622362017-09-12 15:58:20 -0400437
438 /* isr safe update parameters. null means no updates */
439 struct dc_flip_addrs *flip_addr;
440 struct dc_plane_info *plane_info;
441 struct dc_scaling_info *scaling_info;
442 /* following updates require alloc/sleep/spin that is not isr safe,
443 * null means no updates
444 */
Anthony Koofb735a92016-12-13 13:59:41 -0500445 /* gamma TO BE REMOVED */
Harry Wentland45622362017-09-12 15:58:20 -0400446 struct dc_gamma *gamma;
Anthony Koofb735a92016-12-13 13:59:41 -0500447 struct dc_transfer_func *in_transfer_func;
Amy Zhangf46661d2017-05-09 14:45:54 -0400448 struct dc_hdr_static_metadata *hdr_static_metadata;
Harry Wentland45622362017-09-12 15:58:20 -0400449};
Harry Wentland45622362017-09-12 15:58:20 -0400450
451/*
452 * Create a new surface with default parameters;
453 */
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400454struct dc_plane_state *dc_create_plane_state(struct dc *dc);
Harry Wentland3be5262e2017-07-27 09:55:38 -0400455const struct dc_plane_status *dc_plane_get_status(
456 const struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400457
Harry Wentland3be5262e2017-07-27 09:55:38 -0400458void dc_plane_state_retain(struct dc_plane_state *plane_state);
459void dc_plane_state_release(struct dc_plane_state *plane_state);
Harry Wentland45622362017-09-12 15:58:20 -0400460
Harry Wentland7a6c4af62017-07-24 15:30:17 -0400461void dc_gamma_retain(struct dc_gamma *dc_gamma);
462void dc_gamma_release(struct dc_gamma **dc_gamma);
Harry Wentland45622362017-09-12 15:58:20 -0400463struct dc_gamma *dc_create_gamma(void);
464
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400465void dc_transfer_func_retain(struct dc_transfer_func *dc_tf);
466void dc_transfer_func_release(struct dc_transfer_func *dc_tf);
Anthony Koo90e508b2016-12-15 12:09:46 -0500467struct dc_transfer_func *dc_create_transfer_func(void);
Anthony Koofb735a92016-12-13 13:59:41 -0500468
Harry Wentland45622362017-09-12 15:58:20 -0400469/*
470 * This structure holds a surface address. There could be multiple addresses
471 * in cases such as Stereo 3D, Planar YUV, etc. Other per-flip attributes such
472 * as frame durations and DCC format can also be set.
473 */
474struct dc_flip_addrs {
475 struct dc_plane_address address;
476 bool flip_immediate;
Harry Wentland45622362017-09-12 15:58:20 -0400477 /* TODO: add flip duration for FreeSync */
478};
479
Aric Cyrab2541b2016-12-29 15:27:12 -0500480bool dc_post_update_surfaces_to_stream(
Harry Wentland45622362017-09-12 15:58:20 -0400481 struct dc *dc);
482
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400483/* Surface update type is used by dc_update_surfaces_and_stream
484 * The update type is determined at the very beginning of the function based
485 * on parameters passed in and decides how much programming (or updating) is
486 * going to be done during the call.
487 *
488 * UPDATE_TYPE_FAST is used for really fast updates that do not require much
489 * logical calculations or hardware register programming. This update MUST be
490 * ISR safe on windows. Currently fast update will only be used to flip surface
491 * address.
492 *
493 * UPDATE_TYPE_MED is used for slower updates which require significant hw
494 * re-programming however do not affect bandwidth consumption or clock
495 * requirements. At present, this is the level at which front end updates
496 * that do not require us to run bw_calcs happen. These are in/out transfer func
497 * updates, viewport offset changes, recout size changes and pixel depth changes.
498 * This update can be done at ISR, but we want to minimize how often this happens.
499 *
500 * UPDATE_TYPE_FULL is slow. Really slow. This requires us to recalculate our
501 * bandwidth and clocks, possibly rearrange some pipes and reprogram anything front
502 * end related. Any time viewport dimensions, recout dimensions, scaling ratios or
503 * gamma need to be adjusted or pipe needs to be turned on (or disconnected) we do
504 * a full update. This cannot be done at ISR level and should be a rare event.
505 * Unless someone is stress testing mpo enter/exit, playing with colour or adjusting
506 * underscan we don't expect to see this call at all.
507 */
508
Leon Elazar5869b0f2017-03-01 12:30:11 -0500509enum surface_update_type {
510 UPDATE_TYPE_FAST, /* super fast, safe to execute in isr */
Dmytro Laktyushkin81e2b2d2017-05-10 18:24:24 -0400511 UPDATE_TYPE_MED, /* ISR safe, most of programming needed, no bw/clk change*/
Leon Elazar5869b0f2017-03-01 12:30:11 -0500512 UPDATE_TYPE_FULL, /* may need to shuffle resources */
513};
514
Harry Wentland45622362017-09-12 15:58:20 -0400515/*******************************************************************************
516 * Stream Interfaces
517 ******************************************************************************/
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400518
519struct dc_stream_status {
520 int primary_otg_inst;
Wenjing Liu0f0bdca2017-08-22 18:42:51 -0400521 int stream_enc_inst;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400522 int plane_count;
523 struct dc_plane_state *plane_states[MAX_SURFACE_NUM];
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400524
525 /*
526 * link this stream passes through
527 */
528 struct dc_link *link;
529};
530
Harry Wentland0971c402017-07-27 09:33:33 -0400531struct dc_stream_state {
Harry Wentlandb3d6c3f2017-07-24 14:04:27 -0400532 struct dc_sink *sink;
Harry Wentland45622362017-09-12 15:58:20 -0400533 struct dc_crtc_timing timing;
Harry Wentland45622362017-09-12 15:58:20 -0400534
Aric Cyrab2541b2016-12-29 15:27:12 -0500535 struct rect src; /* composition area */
Harry Wentland45622362017-09-12 15:58:20 -0400536 struct rect dst; /* stream addressable area */
537
538 struct audio_info audio_info;
539
Harry Wentland45622362017-09-12 15:58:20 -0400540 struct freesync_context freesync_ctx;
541
Leo (Sunpeng) Li7b0c4702017-07-10 14:04:21 -0400542 struct dc_transfer_func *out_transfer_func;
Harry Wentland45622362017-09-12 15:58:20 -0400543 struct colorspace_transform gamut_remap_matrix;
544 struct csc_transform csc_color_matrix;
Anthony Kooebf055f2017-06-14 10:19:57 -0400545
546 enum signal_type output_signal;
547
548 enum dc_color_space output_color_space;
549 enum dc_dither_option dither_option;
550
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500551 enum view_3d_format view_format;
Anthony Kooebf055f2017-06-14 10:19:57 -0400552
553 bool ignore_msa_timing_param;
Harry Wentland45622362017-09-12 15:58:20 -0400554 /* TODO: custom INFO packets */
555 /* TODO: ABM info (DMCU) */
556 /* TODO: PSR info */
557 /* TODO: CEA VIC */
Leo (Sunpeng) Li4fa086b92017-07-25 20:51:26 -0400558
559 /* from core_stream struct */
560 struct dc_context *ctx;
561
562 /* used by DCP and FMT */
563 struct bit_depth_reduction_params bit_depth_params;
564 struct clamping_and_pixel_encoding_params clamping;
565
566 int phy_pix_clk;
567 enum signal_type signal;
568
569 struct dc_stream_status status;
570
571 /* from stream struct */
Dave Airliebfe0feb2017-10-03 12:39:00 +1000572 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400573};
574
Leon Elazara783e7b2017-03-09 14:38:15 -0500575struct dc_stream_update {
Leon Elazara783e7b2017-03-09 14:38:15 -0500576 struct rect src;
Leon Elazara783e7b2017-03-09 14:38:15 -0500577 struct rect dst;
Amy Zhangf46661d2017-05-09 14:45:54 -0400578 struct dc_transfer_func *out_transfer_func;
Leon Elazara783e7b2017-03-09 14:38:15 -0500579};
580
Bhawanpreet Lakhad54d29d2017-07-28 12:07:38 -0400581bool dc_is_stream_unchanged(
Harry Wentland0971c402017-07-27 09:33:33 -0400582 struct dc_stream_state *old_stream, struct dc_stream_state *stream);
Leon Elazara783e7b2017-03-09 14:38:15 -0500583
584/*
Leon Elazara783e7b2017-03-09 14:38:15 -0500585 * Set up surface attributes and associate to a stream
586 * The surfaces parameter is an absolute set of all surface active for the stream.
587 * If no surfaces are provided, the stream will be blanked; no memory read.
588 * Any flip related attribute changes must be done through this interface.
589 *
590 * After this call:
591 * Surfaces attributes are programmed and configured to be composed into stream.
592 * This does not trigger a flip. No surface address is programmed.
Leon Elazara783e7b2017-03-09 14:38:15 -0500593 */
594
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400595bool dc_commit_planes_to_stream(
596 struct dc *dc,
597 struct dc_plane_state **plane_states,
598 uint8_t new_plane_count,
Harry Wentland0971c402017-07-27 09:33:33 -0400599 struct dc_stream_state *dc_stream,
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400600 struct dc_state *state);
Leon Elazara783e7b2017-03-09 14:38:15 -0500601
Bhawanpreet Lakhabc6828e2017-09-12 13:56:57 -0400602void dc_commit_updates_for_stream(struct dc *dc,
603 struct dc_surface_update *srf_updates,
604 int surface_count,
605 struct dc_stream_state *stream,
606 struct dc_stream_update *stream_update,
607 struct dc_plane_state **plane_states,
608 struct dc_state *state);
Aric Cyrab2541b2016-12-29 15:27:12 -0500609/*
610 * Log the current stream state.
611 */
612void dc_stream_log(
Harry Wentland0971c402017-07-27 09:33:33 -0400613 const struct dc_stream_state *stream,
Aric Cyrab2541b2016-12-29 15:27:12 -0500614 struct dal_logger *dc_logger,
615 enum dc_log_type log_type);
616
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400617uint8_t dc_get_current_stream_count(struct dc *dc);
618struct dc_stream_state *dc_get_stream_at_index(struct dc *dc, uint8_t i);
Aric Cyrab2541b2016-12-29 15:27:12 -0500619
620/*
621 * Return the current frame counter.
622 */
Harry Wentland0971c402017-07-27 09:33:33 -0400623uint32_t dc_stream_get_vblank_counter(const struct dc_stream_state *stream);
Aric Cyrab2541b2016-12-29 15:27:12 -0500624
625/* TODO: Return parsed values rather than direct register read
626 * This has a dependency on the caller (amdgpu_get_crtc_scanoutpos)
627 * being refactored properly to be dce-specific
628 */
Harry Wentland0971c402017-07-27 09:33:33 -0400629bool dc_stream_get_scanoutpos(const struct dc_stream_state *stream,
Sylvia Tsai81c50962017-04-11 15:15:28 -0400630 uint32_t *v_blank_start,
631 uint32_t *v_blank_end,
632 uint32_t *h_position,
633 uint32_t *v_position);
Aric Cyrab2541b2016-12-29 15:27:12 -0500634
Yongqiang Sun13ab1b42017-09-28 17:18:27 -0400635enum dc_status dc_add_stream_to_ctx(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400636 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400637 struct dc_state *new_ctx,
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400638 struct dc_stream_state *stream);
639
640bool dc_remove_stream_from_ctx(
641 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400642 struct dc_state *new_ctx,
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400643 struct dc_stream_state *stream);
644
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400645
646bool dc_add_plane_to_context(
647 const struct dc *dc,
648 struct dc_stream_state *stream,
649 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400650 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400651
652bool dc_remove_plane_from_context(
653 const struct dc *dc,
654 struct dc_stream_state *stream,
655 struct dc_plane_state *plane_state,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400656 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400657
658bool dc_rem_all_planes_for_stream(
659 const struct dc *dc,
660 struct dc_stream_state *stream,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400661 struct dc_state *context);
Andrey Grodzovsky19f89e22017-08-11 10:43:45 -0400662
663bool dc_add_all_planes_for_stream(
664 const struct dc *dc,
665 struct dc_stream_state *stream,
666 struct dc_plane_state * const *plane_states,
667 int plane_count,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400668 struct dc_state *context);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400669
Aric Cyrab2541b2016-12-29 15:27:12 -0500670/*
671 * Structure to store surface/stream associations for validation
672 */
673struct dc_validation_set {
Harry Wentland0971c402017-07-27 09:33:33 -0400674 struct dc_stream_state *stream;
Harry Wentland3be5262e2017-07-27 09:55:38 -0400675 struct dc_plane_state *plane_states[MAX_SURFACES];
676 uint8_t plane_count;
Aric Cyrab2541b2016-12-29 15:27:12 -0500677};
678
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400679bool dc_validate_stream(struct dc *dc, struct dc_stream_state *stream);
Andrey Grodzovsky9345d982017-07-21 16:34:36 -0400680
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400681bool dc_validate_plane(struct dc *dc, const struct dc_plane_state *plane_state);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400682
Yongqiang Sune750d562017-09-20 17:06:18 -0400683enum dc_status dc_validate_global_state(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400684 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400685 struct dc_state *new_ctx);
Harry Wentland07d72b32017-03-29 11:22:05 -0400686
Aric Cyrab2541b2016-12-29 15:27:12 -0500687/*
688 * This function takes a stream and checks if it is guaranteed to be supported.
689 * Guaranteed means that MAX_COFUNC similar streams are supported.
690 *
691 * After this call:
692 * No hardware is programmed for call. Only validation is done.
693 */
694
Andrey Grodzovskyab8db3e2017-08-28 14:25:01 -0400695
696void dc_resource_state_construct(
697 const struct dc *dc,
698 struct dc_state *dst_ctx);
699
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400700void dc_resource_state_copy_construct(
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400701 const struct dc_state *src_ctx,
702 struct dc_state *dst_ctx);
Harry Wentland8122a252017-03-29 11:15:14 -0400703
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400704void dc_resource_state_copy_construct_current(
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400705 const struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400706 struct dc_state *dst_ctx);
Andrey Grodzovsky1dc90492017-07-31 11:29:25 -0400707
Bhawanpreet Lakhaf36cc572017-08-28 12:04:23 -0400708void dc_resource_state_destruct(struct dc_state *context);
Harry Wentland8122a252017-03-29 11:15:14 -0400709
Aric Cyrab2541b2016-12-29 15:27:12 -0500710/*
Harry Wentland7cf2c842017-03-06 09:43:30 -0500711 * TODO update to make it about validation sets
712 * Set up streams and links associated to drive sinks
713 * The streams parameter is an absolute set of all active streams.
714 *
715 * After this call:
716 * Phy, Encoder, Timing Generator are programmed and enabled.
717 * New streams are enabled with blank stream; no memory read.
718 */
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400719bool dc_commit_state(struct dc *dc, struct dc_state *context);
Harry Wentland7cf2c842017-03-06 09:43:30 -0500720
721/*
Aric Cyrab2541b2016-12-29 15:27:12 -0500722 * Set up streams and links associated to drive sinks
723 * The streams parameter is an absolute set of all active streams.
724 *
725 * After this call:
726 * Phy, Encoder, Timing Generator are programmed and enabled.
727 * New streams are enabled with blank stream; no memory read.
728 */
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500729/*
730 * Enable stereo when commit_streams is not required,
731 * for example, frame alternate.
732 */
733bool dc_enable_stereo(
734 struct dc *dc,
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400735 struct dc_state *context,
Harry Wentland0971c402017-07-27 09:33:33 -0400736 struct dc_stream_state *streams[],
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500737 uint8_t stream_count);
Aric Cyrab2541b2016-12-29 15:27:12 -0500738
Harry Wentland45622362017-09-12 15:58:20 -0400739/**
740 * Create a new default stream for the requested sink
741 */
Harry Wentland0971c402017-07-27 09:33:33 -0400742struct dc_stream_state *dc_create_stream_for_sink(struct dc_sink *dc_sink);
Harry Wentland45622362017-09-12 15:58:20 -0400743
Harry Wentland0971c402017-07-27 09:33:33 -0400744void dc_stream_retain(struct dc_stream_state *dc_stream);
745void dc_stream_release(struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400746
Harry Wentlande12cfcb2017-07-20 11:43:32 -0400747struct dc_stream_status *dc_stream_get_status(
Harry Wentland0971c402017-07-27 09:33:33 -0400748 struct dc_stream_state *dc_stream);
Harry Wentland45622362017-09-12 15:58:20 -0400749
Leon Elazar5869b0f2017-03-01 12:30:11 -0500750enum surface_update_type dc_check_update_surfaces_for_stream(
751 struct dc *dc,
752 struct dc_surface_update *updates,
753 int surface_count,
Leon Elazaree8f63e2017-03-14 11:54:31 -0400754 struct dc_stream_update *stream_update,
Leon Elazar5869b0f2017-03-01 12:30:11 -0500755 const struct dc_stream_status *stream_status);
756
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400757
Jerry Zuo608ac7b2017-08-25 16:16:10 -0400758struct dc_state *dc_create_state(void);
759void dc_retain_state(struct dc_state *context);
760void dc_release_state(struct dc_state *context);
Andrey Grodzovsky8a767082017-07-11 14:41:51 -0400761
Harry Wentland45622362017-09-12 15:58:20 -0400762/*******************************************************************************
763 * Link Interfaces
764 ******************************************************************************/
765
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400766struct dpcd_caps {
767 union dpcd_rev dpcd_rev;
768 union max_lane_count max_ln_count;
769 union max_down_spread max_down_spread;
770
771 /* dongle type (DP converter, CV smart dongle) */
772 enum display_dongle_type dongle_type;
773 /* Dongle's downstream count. */
774 union sink_count sink_count;
775 /* If dongle_type == DISPLAY_DONGLE_DP_HDMI_CONVERTER,
776 indicates 'Frame Sequential-to-lllFrame Pack' conversion capability.*/
777 struct dc_dongle_caps dongle_caps;
778
779 uint32_t sink_dev_id;
780 uint32_t branch_dev_id;
781 int8_t branch_dev_name[6];
782 int8_t branch_hw_revision;
783
784 bool allow_invalid_MSA_timing_param;
785 bool panel_mode_edp;
Wenjing Liu9799624a2017-08-15 19:10:14 -0400786 bool dpcd_display_control_capable;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400787};
788
789struct dc_link_status {
790 struct dpcd_caps *dpcd_caps;
791};
792
793/* DP MST stream allocation (payload bandwidth number) */
794struct link_mst_stream_allocation {
795 /* DIG front */
796 const struct stream_encoder *stream_enc;
797 /* associate DRM payload table with DC stream encoder */
798 uint8_t vcp_id;
799 /* number of slots required for the DP stream in transport packet */
800 uint8_t slot_count;
801};
802
803/* DP MST stream allocation table */
804struct link_mst_stream_allocation_table {
805 /* number of DP video streams */
806 int stream_count;
807 /* array of stream allocations */
808 struct link_mst_stream_allocation stream_allocations[MAX_CONTROLLER_NUM];
809};
810
Harry Wentland45622362017-09-12 15:58:20 -0400811/*
812 * A link contains one or more sinks and their connected status.
813 * The currently active signal type (HDMI, DP-SST, DP-MST) is also reported.
814 */
815struct dc_link {
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400816 struct dc_sink *remote_sinks[MAX_SINKS_PER_LINK];
Harry Wentland45622362017-09-12 15:58:20 -0400817 unsigned int sink_count;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400818 struct dc_sink *local_sink;
Harry Wentland45622362017-09-12 15:58:20 -0400819 unsigned int link_index;
820 enum dc_connection_type type;
821 enum signal_type connector_signal;
822 enum dc_irq_source irq_source_hpd;
823 enum dc_irq_source irq_source_hpd_rx;/* aka DP Short Pulse */
824 /* caps is the same as reported_link_cap. link_traing use
825 * reported_link_cap. Will clean up. TODO
826 */
827 struct dc_link_settings reported_link_cap;
828 struct dc_link_settings verified_link_cap;
Harry Wentland45622362017-09-12 15:58:20 -0400829 struct dc_link_settings cur_link_settings;
830 struct dc_lane_settings cur_lane_setting;
Ding Wang8c4abe02017-07-18 17:18:11 -0400831 struct dc_link_settings preferred_link_setting;
Harry Wentland45622362017-09-12 15:58:20 -0400832
833 uint8_t ddc_hw_inst;
Zeyu Fan7a096332017-06-13 11:54:10 -0400834
835 uint8_t hpd_src;
836
Harry Wentland45622362017-09-12 15:58:20 -0400837 uint8_t link_enc_hw_inst;
838
Harry Wentland45622362017-09-12 15:58:20 -0400839 bool test_pattern_enabled;
840 union compliance_test_state compliance_test_state;
Andrey Grodzovsky9fb8de72017-02-14 13:50:17 -0500841
842 void *priv;
Andrey Grodzovsky46df7902017-04-30 09:20:55 -0400843
844 struct ddc_service *ddc;
Anthony Kooebf055f2017-06-14 10:19:57 -0400845
846 bool aux_mode;
Harry Wentland45622362017-09-12 15:58:20 -0400847
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400848 /* Private to DC core */
Harry Wentland45622362017-09-12 15:58:20 -0400849
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -0400850 const struct dc *dc;
Harry Wentland45622362017-09-12 15:58:20 -0400851
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400852 struct dc_context *ctx;
Anthony Kooebf055f2017-06-14 10:19:57 -0400853
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400854 struct link_encoder *link_enc;
855 struct graphics_object_id link_id;
856 union ddi_channel_mapping ddi_channel_mapping;
857 struct connector_device_tag_info device_tag;
858 struct dpcd_caps dpcd_caps;
Zeyu Fan1e8635e2017-08-14 18:43:11 -0400859 unsigned short chip_caps;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400860 unsigned int dpcd_sink_count;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400861 enum edp_revision edp_revision;
862 bool psr_enabled;
863
864 /* MST record stream using this link */
865 struct link_flags {
866 bool dp_keep_receiver_powered;
867 } wa_flags;
868 struct link_mst_stream_allocation_table mst_stream_alloc_table;
869
870 struct dc_link_status link_status;
871
Harry Wentland45622362017-09-12 15:58:20 -0400872};
873
874const struct dc_link_status *dc_link_get_status(const struct dc_link *dc_link);
875
876/*
877 * Return an enumerated dc_link. dc_link order is constant and determined at
878 * boot time. They cannot be created or destroyed.
879 * Use dc_get_caps() to get number of links.
880 */
Dave Airliec6fa5312017-10-03 15:11:00 +1000881static inline struct dc_link *dc_get_link_at_index(struct dc *dc, uint32_t link_index)
882{
883 return dc->links[link_index];
884}
Harry Wentland45622362017-09-12 15:58:20 -0400885
Harry Wentland45622362017-09-12 15:58:20 -0400886/* Set backlight level of an embedded panel (eDP, LVDS). */
887bool dc_link_set_backlight_level(const struct dc_link *dc_link, uint32_t level,
Harry Wentland0971c402017-07-27 09:33:33 -0400888 uint32_t frame_ramp, const struct dc_stream_state *stream);
Harry Wentland45622362017-09-12 15:58:20 -0400889
Charlene Liuc7299702017-08-28 16:28:34 -0400890bool dc_link_set_psr_enable(const struct dc_link *dc_link, bool enable, bool wait);
Harry Wentland45622362017-09-12 15:58:20 -0400891
Amy Zhang7db4ded2017-05-30 16:16:57 -0400892bool dc_link_get_psr_state(const struct dc_link *dc_link, uint32_t *psr_state);
893
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400894bool dc_link_setup_psr(struct dc_link *dc_link,
Harry Wentland0971c402017-07-27 09:33:33 -0400895 const struct dc_stream_state *stream, struct psr_config *psr_config,
Amy Zhang9f72f512017-05-31 16:53:01 -0400896 struct psr_context *psr_context);
Harry Wentland45622362017-09-12 15:58:20 -0400897
898/* Request DC to detect if there is a Panel connected.
899 * boot - If this call is during initial boot.
900 * Return false for any type of detection failure or MST detection
901 * true otherwise. True meaning further action is required (status update
902 * and OS notification).
903 */
Hersen Wu8f38b66c2017-09-11 16:42:14 -0400904enum dc_detect_reason {
905 DETECT_REASON_BOOT,
906 DETECT_REASON_HPD,
907 DETECT_REASON_HPDRX,
908};
909
910bool dc_link_detect(struct dc_link *dc_link, enum dc_detect_reason reason);
Harry Wentland45622362017-09-12 15:58:20 -0400911
912/* Notify DC about DP RX Interrupt (aka Short Pulse Interrupt).
913 * Return:
914 * true - Downstream port status changed. DM should call DC to do the
915 * detection.
916 * false - no change in Downstream port status. No further action required
917 * from DM. */
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400918bool dc_link_handle_hpd_rx_irq(struct dc_link *dc_link,
Wenjing Liu8ee65d72017-07-19 13:18:26 -0400919 union hpd_irq_data *hpd_irq_dpcd_data);
Harry Wentland45622362017-09-12 15:58:20 -0400920
921struct dc_sink_init_data;
922
923struct dc_sink *dc_link_add_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400924 struct dc_link *dc_link,
Harry Wentland45622362017-09-12 15:58:20 -0400925 const uint8_t *edid,
926 int len,
927 struct dc_sink_init_data *init_data);
928
929void dc_link_remove_remote_sink(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400930 struct dc_link *link,
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400931 struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400932
933/* Used by diagnostics for virtual link at the moment */
Harry Wentland45622362017-09-12 15:58:20 -0400934
935void dc_link_dp_set_drive_settings(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400936 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400937 struct link_training_settings *lt_settings);
938
Ding Wang820e3932017-07-13 12:09:57 -0400939enum link_training_result dc_link_dp_perform_link_training(
Harry Wentland45622362017-09-12 15:58:20 -0400940 struct dc_link *link,
941 const struct dc_link_settings *link_setting,
942 bool skip_video_pattern);
943
944void dc_link_dp_enable_hpd(const struct dc_link *link);
945
946void dc_link_dp_disable_hpd(const struct dc_link *link);
947
948bool dc_link_dp_set_test_pattern(
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400949 struct dc_link *link,
Harry Wentland45622362017-09-12 15:58:20 -0400950 enum dp_test_pattern test_pattern,
951 const struct link_training_settings *p_link_settings,
952 const unsigned char *p_custom_pattern,
953 unsigned int cust_pattern_size);
954
955/*******************************************************************************
956 * Sink Interfaces - A sink corresponds to a display output device
957 ******************************************************************************/
958
xhdu8c895312017-03-21 11:05:32 -0400959struct dc_container_id {
960 // 128bit GUID in binary form
961 unsigned char guid[16];
962 // 8 byte port ID -> ELD.PortID
963 unsigned int portId[2];
964 // 128bit GUID in binary formufacturer name -> ELD.ManufacturerName
965 unsigned short manufacturerName;
966 // 2 byte product code -> ELD.ProductCode
967 unsigned short productCode;
968};
969
Vitaly Prosyakb6d61032017-06-12 11:03:26 -0500970
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500971
Harry Wentland45622362017-09-12 15:58:20 -0400972/*
973 * The sink structure contains EDID and other display device properties
974 */
975struct dc_sink {
976 enum signal_type sink_signal;
977 struct dc_edid dc_edid; /* raw edid */
978 struct dc_edid_caps edid_caps; /* parse display caps */
xhdu8c895312017-03-21 11:05:32 -0400979 struct dc_container_id *dc_container_id;
Zeyu Fan4a9a5d62017-03-07 11:48:50 -0500980 uint32_t dongle_max_pix_clk;
Andrey Grodzovsky5c4e980642017-02-14 15:47:24 -0500981 void *priv;
Vitaly Prosyak9edba552017-06-07 12:23:59 -0500982 struct stereo_3d_features features_3d[TIMING_3D_FORMAT_MAX];
Anthony Kooebf055f2017-06-14 10:19:57 -0400983 bool converter_disable_audio;
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400984
985 /* private to DC core */
986 struct dc_link *link;
987 struct dc_context *ctx;
988
989 /* private to dc_sink.c */
Dave Airliecb56ace2017-10-03 12:39:01 +1000990 struct kref refcount;
Harry Wentland45622362017-09-12 15:58:20 -0400991};
992
Harry Wentlandb73a22d2017-07-24 14:04:27 -0400993void dc_sink_retain(struct dc_sink *sink);
994void dc_sink_release(struct dc_sink *sink);
Harry Wentland45622362017-09-12 15:58:20 -0400995
Harry Wentland45622362017-09-12 15:58:20 -0400996struct dc_sink_init_data {
997 enum signal_type sink_signal;
Harry Wentlandd0778eb2017-07-22 20:05:20 -0400998 struct dc_link *link;
Harry Wentland45622362017-09-12 15:58:20 -0400999 uint32_t dongle_max_pix_clk;
1000 bool converter_disable_audio;
1001};
1002
1003struct dc_sink *dc_sink_create(const struct dc_sink_init_data *init_params);
1004
1005/*******************************************************************************
Aric Cyrab2541b2016-12-29 15:27:12 -05001006 * Cursor interfaces - To manages the cursor within a stream
Harry Wentland45622362017-09-12 15:58:20 -04001007 ******************************************************************************/
1008/* TODO: Deprecated once we switch to dc_set_cursor_position */
Aric Cyrab2541b2016-12-29 15:27:12 -05001009bool dc_stream_set_cursor_attributes(
Harry Wentland0971c402017-07-27 09:33:33 -04001010 const struct dc_stream_state *stream,
Harry Wentland45622362017-09-12 15:58:20 -04001011 const struct dc_cursor_attributes *attributes);
1012
Aric Cyrab2541b2016-12-29 15:27:12 -05001013bool dc_stream_set_cursor_position(
Harry Wentland0971c402017-07-27 09:33:33 -04001014 struct dc_stream_state *stream,
Dmytro Laktyushkinbeb16b62017-04-21 09:34:09 -04001015 const struct dc_cursor_position *position);
Harry Wentland45622362017-09-12 15:58:20 -04001016
1017/* Newer interfaces */
1018struct dc_cursor {
1019 struct dc_plane_address address;
1020 struct dc_cursor_attributes attributes;
1021};
1022
Harry Wentland45622362017-09-12 15:58:20 -04001023/*******************************************************************************
1024 * Interrupt interfaces
1025 ******************************************************************************/
1026enum dc_irq_source dc_interrupt_to_irq_source(
1027 struct dc *dc,
1028 uint32_t src_id,
1029 uint32_t ext_id);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001030void dc_interrupt_set(struct dc *dc, enum dc_irq_source src, bool enable);
Harry Wentland45622362017-09-12 15:58:20 -04001031void dc_interrupt_ack(struct dc *dc, enum dc_irq_source src);
1032enum dc_irq_source dc_get_hpd_irq_source_at_index(
1033 struct dc *dc, uint32_t link_index);
1034
1035/*******************************************************************************
1036 * Power Interfaces
1037 ******************************************************************************/
1038
1039void dc_set_power_state(
1040 struct dc *dc,
Andrey Grodzovskya3621482017-04-20 15:59:25 -04001041 enum dc_acpi_cm_power_state power_state);
Bhawanpreet Lakhafb3466a2017-08-01 15:00:25 -04001042void dc_resume(struct dc *dc);
Harry Wentland45622362017-09-12 15:58:20 -04001043
Harry Wentland45622362017-09-12 15:58:20 -04001044/*
1045 * DPCD access interfaces
1046 */
1047
Harry Wentland45622362017-09-12 15:58:20 -04001048bool dc_submit_i2c(
1049 struct dc *dc,
1050 uint32_t link_index,
1051 struct i2c_command *cmd);
1052
Anthony Koo5e7773a2017-01-23 16:55:20 -05001053
Harry Wentland45622362017-09-12 15:58:20 -04001054#endif /* DC_INTERFACE_H_ */