blob: 2aedd188473dbf1679ff02d9956bd8ffd9f94167 [file] [log] [blame]
Ben Widawsky254f9652012-06-04 14:42:42 -07001/*
2 * Copyright © 2011-2012 Intel Corporation
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
10 *
11 * The above copyright notice and this permission notice (including the next
12 * paragraph) shall be included in all copies or substantial portions of the
13 * Software.
14 *
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
21 * IN THE SOFTWARE.
22 *
23 * Authors:
24 * Ben Widawsky <ben@bwidawsk.net>
25 *
26 */
27
28/*
29 * This file implements HW context support. On gen5+ a HW context consists of an
30 * opaque GPU object which is referenced at times of context saves and restores.
31 * With RC6 enabled, the context is also referenced as the GPU enters and exists
32 * from RC6 (GPU has it's own internal power context, except on gen5). Though
33 * something like a context does exist for the media ring, the code only
34 * supports contexts for the render ring.
35 *
36 * In software, there is a distinction between contexts created by the user,
37 * and the default HW context. The default HW context is used by GPU clients
38 * that do not request setup of their own hardware context. The default
39 * context's state is never restored to help prevent programming errors. This
40 * would happen if a client ran and piggy-backed off another clients GPU state.
41 * The default context only exists to give the GPU some offset to load as the
42 * current to invoke a save of the context we actually care about. In fact, the
43 * code could likely be constructed, albeit in a more complicated fashion, to
44 * never use the default context, though that limits the driver's ability to
45 * swap out, and/or destroy other contexts.
46 *
47 * All other contexts are created as a request by the GPU client. These contexts
48 * store GPU state, and thus allow GPU clients to not re-emit state (and
49 * potentially query certain state) at any time. The kernel driver makes
50 * certain that the appropriate commands are inserted.
51 *
52 * The context life cycle is semi-complicated in that context BOs may live
53 * longer than the context itself because of the way the hardware, and object
54 * tracking works. Below is a very crude representation of the state machine
55 * describing the context life.
56 * refcount pincount active
57 * S0: initial state 0 0 0
58 * S1: context created 1 0 0
59 * S2: context is currently running 2 1 X
60 * S3: GPU referenced, but not current 2 0 1
61 * S4: context is current, but destroyed 1 1 0
62 * S5: like S3, but destroyed 1 0 1
63 *
64 * The most common (but not all) transitions:
65 * S0->S1: client creates a context
66 * S1->S2: client submits execbuf with context
67 * S2->S3: other clients submits execbuf with context
68 * S3->S1: context object was retired
69 * S3->S2: clients submits another execbuf
70 * S2->S4: context destroy called with current context
71 * S3->S5->S0: destroy path
72 * S4->S5->S0: destroy path on current context
73 *
74 * There are two confusing terms used above:
75 * The "current context" means the context which is currently running on the
Damien Lespiau508842a2013-08-30 14:40:26 +010076 * GPU. The GPU has loaded its state already and has stored away the gtt
Ben Widawsky254f9652012-06-04 14:42:42 -070077 * offset of the BO. The GPU is not actively referencing the data at this
78 * offset, but it will on the next context switch. The only way to avoid this
79 * is to do a GPU reset.
80 *
81 * An "active context' is one which was previously the "current context" and is
82 * on the active list waiting for the next context switch to occur. Until this
83 * happens, the object must remain at the same gtt offset. It is therefore
84 * possible to destroy a context, but it is still active.
85 *
86 */
87
David Howells760285e2012-10-02 18:01:07 +010088#include <drm/drmP.h>
89#include <drm/i915_drm.h>
Ben Widawsky254f9652012-06-04 14:42:42 -070090#include "i915_drv.h"
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +000091#include "i915_trace.h"
Ben Widawsky254f9652012-06-04 14:42:42 -070092
Chris Wilsonb2e862d2016-04-28 09:56:41 +010093#define ALL_L3_SLICES(dev) (1 << NUM_L3_SLICES(dev)) - 1
94
Ben Widawsky40521052012-06-04 14:42:43 -070095/* This is a HW constraint. The value below is the largest known requirement
96 * I've seen in a spec to date, and that was a workaround for a non-shipping
97 * part. It should be safe to decrease this, but it's more future proof as is.
98 */
Ben Widawskyb731d332013-12-06 14:10:59 -080099#define GEN6_CONTEXT_ALIGN (64<<10)
100#define GEN7_CONTEXT_ALIGN 4096
Ben Widawsky40521052012-06-04 14:42:43 -0700101
Chris Wilsonc0336662016-05-06 15:40:21 +0100102static size_t get_context_alignment(struct drm_i915_private *dev_priv)
Ben Widawskyb731d332013-12-06 14:10:59 -0800103{
Chris Wilsonc0336662016-05-06 15:40:21 +0100104 if (IS_GEN6(dev_priv))
Ben Widawskyb731d332013-12-06 14:10:59 -0800105 return GEN6_CONTEXT_ALIGN;
106
107 return GEN7_CONTEXT_ALIGN;
108}
109
Chris Wilsonc0336662016-05-06 15:40:21 +0100110static int get_context_size(struct drm_i915_private *dev_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700111{
Ben Widawsky254f9652012-06-04 14:42:42 -0700112 int ret;
113 u32 reg;
114
Chris Wilsonc0336662016-05-06 15:40:21 +0100115 switch (INTEL_GEN(dev_priv)) {
Ben Widawsky254f9652012-06-04 14:42:42 -0700116 case 6:
117 reg = I915_READ(CXT_SIZE);
118 ret = GEN6_CXT_TOTAL_SIZE(reg) * 64;
119 break;
120 case 7:
Ben Widawsky4f91dd62012-07-18 10:10:09 -0700121 reg = I915_READ(GEN7_CXT_SIZE);
Chris Wilsonc0336662016-05-06 15:40:21 +0100122 if (IS_HASWELL(dev_priv))
Ben Widawskya0de80a2013-06-25 21:53:40 -0700123 ret = HSW_CXT_TOTAL_SIZE;
Ben Widawsky2e4291e2012-07-24 20:47:30 -0700124 else
125 ret = GEN7_CXT_TOTAL_SIZE(reg) * 64;
Ben Widawsky254f9652012-06-04 14:42:42 -0700126 break;
Ben Widawsky88976442013-11-02 21:07:05 -0700127 case 8:
128 ret = GEN8_CXT_TOTAL_SIZE;
129 break;
Ben Widawsky254f9652012-06-04 14:42:42 -0700130 default:
131 BUG();
132 }
133
134 return ret;
135}
136
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100137static void i915_gem_context_clean(struct intel_context *ctx)
138{
139 struct i915_hw_ppgtt *ppgtt = ctx->ppgtt;
140 struct i915_vma *vma, *next;
141
Tvrtko Ursulin61fb5882015-10-08 15:37:00 +0100142 if (!ppgtt)
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100143 return;
144
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100145 list_for_each_entry_safe(vma, next, &ppgtt->base.inactive_list,
Chris Wilson1c7f4bc2016-02-26 11:03:19 +0000146 vm_link) {
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100147 if (WARN_ON(__i915_vma_unbind_no_wait(vma)))
148 break;
149 }
150}
151
Mika Kuoppaladce32712013-04-30 13:30:33 +0300152void i915_gem_context_free(struct kref *ctx_ref)
Ben Widawsky40521052012-06-04 14:42:43 -0700153{
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100154 struct intel_context *ctx = container_of(ctx_ref, typeof(*ctx), ref);
Ben Widawsky40521052012-06-04 14:42:43 -0700155
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000156 trace_i915_context_free(ctx);
157
Daniel Vetterae6c4802014-08-06 15:04:53 +0200158 if (i915.enable_execlists)
Oscar Mateoede7d422014-07-24 17:04:12 +0100159 intel_lr_context_free(ctx);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800160
Tvrtko Ursuline9f24d52015-10-05 13:26:36 +0100161 /*
162 * This context is going away and we need to remove all VMAs still
163 * around. This is to handle imported shared objects for which
164 * destructor did not run when their handles were closed.
165 */
166 i915_gem_context_clean(ctx);
167
Daniel Vetterae6c4802014-08-06 15:04:53 +0200168 i915_ppgtt_put(ctx->ppgtt);
169
Ben Widawsky2f295792014-07-01 11:17:47 -0700170 if (ctx->legacy_hw_ctx.rcs_state)
171 drm_gem_object_unreference(&ctx->legacy_hw_ctx.rcs_state->base);
Ben Widawskyc7c48df2013-12-06 14:11:15 -0800172 list_del(&ctx->link);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100173
174 ida_simple_remove(&ctx->i915->context_hw_ida, ctx->hw_id);
Ben Widawsky40521052012-06-04 14:42:43 -0700175 kfree(ctx);
176}
177
Oscar Mateo8c8579172014-07-24 17:04:14 +0100178struct drm_i915_gem_object *
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100179i915_gem_alloc_context_obj(struct drm_device *dev, size_t size)
180{
181 struct drm_i915_gem_object *obj;
182 int ret;
183
Dave Gordond37cd8a2016-04-22 19:14:32 +0100184 obj = i915_gem_object_create(dev, size);
Chris Wilsonfe3db792016-04-25 13:32:13 +0100185 if (IS_ERR(obj))
186 return obj;
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100187
188 /*
189 * Try to make the context utilize L3 as well as LLC.
190 *
191 * On VLV we don't have L3 controls in the PTEs so we
192 * shouldn't touch the cache level, especially as that
193 * would make the object snooped which might have a
194 * negative performance impact.
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800195 *
196 * Snooping is required on non-llc platforms in execlist
197 * mode, but since all GGTT accesses use PAT entry 0 we
198 * get snooping anyway regardless of cache_level.
199 *
200 * This is only applicable for Ivy Bridge devices since
201 * later platforms don't have L3 control bits in the PTE.
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100202 */
Wayne Boyer4d3e9042015-12-08 09:38:52 -0800203 if (IS_IVYBRIDGE(dev)) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100204 ret = i915_gem_object_set_cache_level(obj, I915_CACHE_L3_LLC);
205 /* Failure shouldn't ever happen this early */
206 if (WARN_ON(ret)) {
207 drm_gem_object_unreference(&obj->base);
208 return ERR_PTR(ret);
209 }
210 }
211
212 return obj;
213}
214
Chris Wilson5d1808e2016-04-28 09:56:51 +0100215static int assign_hw_id(struct drm_i915_private *dev_priv, unsigned *out)
216{
217 int ret;
218
219 ret = ida_simple_get(&dev_priv->context_hw_ida,
220 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
221 if (ret < 0) {
222 /* Contexts are only released when no longer active.
223 * Flush any pending retires to hopefully release some
224 * stale contexts and try again.
225 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100226 i915_gem_retire_requests(dev_priv);
Chris Wilson5d1808e2016-04-28 09:56:51 +0100227 ret = ida_simple_get(&dev_priv->context_hw_ida,
228 0, MAX_CONTEXT_HW_ID, GFP_KERNEL);
229 if (ret < 0)
230 return ret;
231 }
232
233 *out = ret;
234 return 0;
235}
236
Oscar Mateo273497e2014-05-22 14:13:37 +0100237static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800238__create_hw_context(struct drm_device *dev,
Daniel Vetteree960be2014-08-06 15:04:45 +0200239 struct drm_i915_file_private *file_priv)
Ben Widawsky40521052012-06-04 14:42:43 -0700240{
241 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100242 struct intel_context *ctx;
Tejun Heoc8c470a2013-02-27 17:04:10 -0800243 int ret;
Ben Widawsky40521052012-06-04 14:42:43 -0700244
Ben Widawskyf94982b2012-11-10 10:56:04 -0800245 ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
Ben Widawsky146937e2012-06-29 10:30:39 -0700246 if (ctx == NULL)
247 return ERR_PTR(-ENOMEM);
Ben Widawsky40521052012-06-04 14:42:43 -0700248
Chris Wilson5d1808e2016-04-28 09:56:51 +0100249 ret = assign_hw_id(dev_priv, &ctx->hw_id);
250 if (ret) {
251 kfree(ctx);
252 return ERR_PTR(ret);
253 }
254
Mika Kuoppaladce32712013-04-30 13:30:33 +0300255 kref_init(&ctx->ref);
Ben Widawskya33afea2013-09-17 21:12:45 -0700256 list_add_tail(&ctx->link, &dev_priv->context_list);
Chris Wilson9ea4fee2015-05-05 09:17:29 +0100257 ctx->i915 = dev_priv;
Ben Widawsky40521052012-06-04 14:42:43 -0700258
Chris Wilson691e6412014-04-09 09:07:36 +0100259 if (dev_priv->hw_context_size) {
Oscar Mateoaa0c13d2014-07-03 16:27:58 +0100260 struct drm_i915_gem_object *obj =
261 i915_gem_alloc_context_obj(dev, dev_priv->hw_context_size);
262 if (IS_ERR(obj)) {
263 ret = PTR_ERR(obj);
Chris Wilson691e6412014-04-09 09:07:36 +0100264 goto err_out;
265 }
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100266 ctx->legacy_hw_ctx.rcs_state = obj;
Chris Wilson691e6412014-04-09 09:07:36 +0100267 }
268
269 /* Default context will never have a file_priv */
270 if (file_priv != NULL) {
271 ret = idr_alloc(&file_priv->context_idr, ctx,
Oscar Mateo821d66d2014-07-03 16:28:00 +0100272 DEFAULT_CONTEXT_HANDLE, 0, GFP_KERNEL);
Chris Wilson691e6412014-04-09 09:07:36 +0100273 if (ret < 0)
274 goto err_out;
275 } else
Oscar Mateo821d66d2014-07-03 16:28:00 +0100276 ret = DEFAULT_CONTEXT_HANDLE;
Mika Kuoppaladce32712013-04-30 13:30:33 +0300277
278 ctx->file_priv = file_priv;
Oscar Mateo821d66d2014-07-03 16:28:00 +0100279 ctx->user_handle = ret;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700280 /* NB: Mark all slices as needing a remap so that when the context first
281 * loads it will restore whatever remap state already exists. If there
282 * is no remap info, it will be a NOP. */
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100283 ctx->remap_slice = ALL_L3_SLICES(dev_priv);
Ben Widawsky40521052012-06-04 14:42:43 -0700284
Chris Wilson676fa572014-12-24 08:13:39 -0800285 ctx->hang_stats.ban_period_seconds = DRM_I915_CTX_BAN_PERIOD;
286
Ben Widawsky146937e2012-06-29 10:30:39 -0700287 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700288
289err_out:
Mika Kuoppaladce32712013-04-30 13:30:33 +0300290 i915_gem_context_unreference(ctx);
Ben Widawsky146937e2012-06-29 10:30:39 -0700291 return ERR_PTR(ret);
Ben Widawsky40521052012-06-04 14:42:43 -0700292}
293
Ben Widawsky254f9652012-06-04 14:42:42 -0700294/**
295 * The default context needs to exist per ring that uses contexts. It stores the
296 * context state of the GPU for applications that don't utilize HW contexts, as
297 * well as an idle case.
298 */
Oscar Mateo273497e2014-05-22 14:13:37 +0100299static struct intel_context *
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800300i915_gem_create_context(struct drm_device *dev,
Daniel Vetterd624d862014-08-06 15:04:54 +0200301 struct drm_i915_file_private *file_priv)
Ben Widawsky254f9652012-06-04 14:42:42 -0700302{
Chris Wilson42c3b602014-01-23 19:40:02 +0000303 const bool is_global_default_ctx = file_priv == NULL;
Oscar Mateo273497e2014-05-22 14:13:37 +0100304 struct intel_context *ctx;
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800305 int ret = 0;
Ben Widawsky40521052012-06-04 14:42:43 -0700306
Ben Widawskyb731d332013-12-06 14:10:59 -0800307 BUG_ON(!mutex_is_locked(&dev->struct_mutex));
Ben Widawsky40521052012-06-04 14:42:43 -0700308
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800309 ctx = __create_hw_context(dev, file_priv);
Ben Widawsky146937e2012-06-29 10:30:39 -0700310 if (IS_ERR(ctx))
Ben Widawskya45d0f62013-12-06 14:11:05 -0800311 return ctx;
Ben Widawsky40521052012-06-04 14:42:43 -0700312
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100313 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state) {
Chris Wilson42c3b602014-01-23 19:40:02 +0000314 /* We may need to do things with the shrinker which
315 * require us to immediately switch back to the default
316 * context. This can cause a problem as pinning the
317 * default context also requires GTT space which may not
318 * be available. To avoid this we always pin the default
319 * context.
320 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100321 ret = i915_gem_obj_ggtt_pin(ctx->legacy_hw_ctx.rcs_state,
Chris Wilsonc0336662016-05-06 15:40:21 +0100322 get_context_alignment(to_i915(dev)), 0);
Chris Wilson42c3b602014-01-23 19:40:02 +0000323 if (ret) {
324 DRM_DEBUG_DRIVER("Couldn't pin %d\n", ret);
325 goto err_destroy;
326 }
327 }
328
Daniel Vetterd624d862014-08-06 15:04:54 +0200329 if (USES_FULL_PPGTT(dev)) {
Daniel Vetter4d884702014-08-06 15:04:47 +0200330 struct i915_hw_ppgtt *ppgtt = i915_ppgtt_create(dev, file_priv);
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800331
332 if (IS_ERR_OR_NULL(ppgtt)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800333 DRM_DEBUG_DRIVER("PPGTT setup failed (%ld)\n",
334 PTR_ERR(ppgtt));
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800335 ret = PTR_ERR(ppgtt);
Chris Wilson42c3b602014-01-23 19:40:02 +0000336 goto err_unpin;
Daniel Vetterae6c4802014-08-06 15:04:53 +0200337 }
338
339 ctx->ppgtt = ppgtt;
340 }
Ben Widawskybdf4fd72013-12-06 14:11:18 -0800341
Daniele Ceraolo Spurio198c9742014-11-10 13:44:31 +0000342 trace_i915_context_create(ctx);
343
Ben Widawskya45d0f62013-12-06 14:11:05 -0800344 return ctx;
Chris Wilson9a3b5302012-07-15 12:34:24 +0100345
Chris Wilson42c3b602014-01-23 19:40:02 +0000346err_unpin:
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100347 if (is_global_default_ctx && ctx->legacy_hw_ctx.rcs_state)
348 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
Chris Wilson9a3b5302012-07-15 12:34:24 +0100349err_destroy:
Chris Wilson37876df2015-08-08 14:02:36 +0100350 idr_remove(&file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300351 i915_gem_context_unreference(ctx);
Ben Widawskya45d0f62013-12-06 14:11:05 -0800352 return ERR_PTR(ret);
Ben Widawsky254f9652012-06-04 14:42:42 -0700353}
354
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000355static void i915_gem_context_unpin(struct intel_context *ctx,
356 struct intel_engine_cs *engine)
357{
Tvrtko Ursulinf4e2dec2016-01-28 10:29:57 +0000358 if (i915.enable_execlists) {
359 intel_lr_context_unpin(ctx, engine);
360 } else {
361 if (engine->id == RCS && ctx->legacy_hw_ctx.rcs_state)
362 i915_gem_object_ggtt_unpin(ctx->legacy_hw_ctx.rcs_state);
363 i915_gem_context_unreference(ctx);
364 }
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000365}
366
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800367void i915_gem_context_reset(struct drm_device *dev)
368{
369 struct drm_i915_private *dev_priv = dev->dev_private;
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800370
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000371 if (i915.enable_execlists) {
372 struct intel_context *ctx;
373
Tvrtko Ursulina0b4a6a2016-01-28 10:29:56 +0000374 list_for_each_entry(ctx, &dev_priv->context_list, link)
Tvrtko Ursulin7d774ca2016-04-12 15:40:42 +0100375 intel_lr_context_reset(dev_priv, ctx);
Thomas Daniel3e5b6f02015-02-16 16:12:53 +0000376 }
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100377
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100378 i915_gem_context_lost(dev_priv);
Ben Widawskyacce9ff2013-12-06 14:11:03 -0800379}
380
Ben Widawsky8245be32013-11-06 13:56:29 -0200381int i915_gem_context_init(struct drm_device *dev)
Ben Widawsky254f9652012-06-04 14:42:42 -0700382{
383 struct drm_i915_private *dev_priv = dev->dev_private;
Oscar Mateo273497e2014-05-22 14:13:37 +0100384 struct intel_context *ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700385
Ben Widawsky2fa48d82013-12-06 14:11:04 -0800386 /* Init should only be called once per module load. Eventually the
387 * restriction on the context_disabled check can be loosened. */
Dave Gordoned54c1a2016-01-19 19:02:54 +0000388 if (WARN_ON(dev_priv->kernel_context))
Ben Widawsky8245be32013-11-06 13:56:29 -0200389 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700390
Chris Wilsonc0336662016-05-06 15:40:21 +0100391 if (intel_vgpu_active(dev_priv) &&
392 HAS_LOGICAL_RING_CONTEXTS(dev_priv)) {
Zhiyuan Lva0bd6c32015-08-28 15:41:16 +0800393 if (!i915.enable_execlists) {
394 DRM_INFO("Only EXECLIST mode is supported in vgpu.\n");
395 return -EINVAL;
396 }
397 }
398
Chris Wilson5d1808e2016-04-28 09:56:51 +0100399 /* Using the simple ida interface, the max is limited by sizeof(int) */
400 BUILD_BUG_ON(MAX_CONTEXT_HW_ID > INT_MAX);
401 ida_init(&dev_priv->context_hw_ida);
402
Oscar Mateoede7d422014-07-24 17:04:12 +0100403 if (i915.enable_execlists) {
404 /* NB: intentionally left blank. We will allocate our own
405 * backing objects as we need them, thank you very much */
406 dev_priv->hw_context_size = 0;
Chris Wilsonc0336662016-05-06 15:40:21 +0100407 } else if (HAS_HW_CONTEXTS(dev_priv)) {
408 dev_priv->hw_context_size =
409 round_up(get_context_size(dev_priv), 4096);
Chris Wilson691e6412014-04-09 09:07:36 +0100410 if (dev_priv->hw_context_size > (1<<20)) {
411 DRM_DEBUG_DRIVER("Disabling HW Contexts; invalid size %d\n",
412 dev_priv->hw_context_size);
413 dev_priv->hw_context_size = 0;
414 }
Ben Widawsky254f9652012-06-04 14:42:42 -0700415 }
416
Daniel Vetterd624d862014-08-06 15:04:54 +0200417 ctx = i915_gem_create_context(dev, NULL);
Chris Wilson691e6412014-04-09 09:07:36 +0100418 if (IS_ERR(ctx)) {
419 DRM_ERROR("Failed to create default global context (error %ld)\n",
420 PTR_ERR(ctx));
421 return PTR_ERR(ctx);
Ben Widawsky254f9652012-06-04 14:42:42 -0700422 }
423
Dave Gordoned54c1a2016-01-19 19:02:54 +0000424 dev_priv->kernel_context = ctx;
Oscar Mateoede7d422014-07-24 17:04:12 +0100425
426 DRM_DEBUG_DRIVER("%s context support initialized\n",
427 i915.enable_execlists ? "LR" :
428 dev_priv->hw_context_size ? "HW" : "fake");
Ben Widawsky8245be32013-11-06 13:56:29 -0200429 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700430}
431
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100432void i915_gem_context_lost(struct drm_i915_private *dev_priv)
433{
434 struct intel_engine_cs *engine;
435
436 for_each_engine(engine, dev_priv) {
437 if (engine->last_context == NULL)
438 continue;
439
440 i915_gem_context_unpin(engine->last_context, engine);
441 engine->last_context = NULL;
442 }
443
444 /* Force the GPU state to be reinitialised on enabling */
445 dev_priv->kernel_context->legacy_hw_ctx.initialized = false;
446 dev_priv->kernel_context->remap_slice = ALL_L3_SLICES(dev_priv);
447}
448
Ben Widawsky254f9652012-06-04 14:42:42 -0700449void i915_gem_context_fini(struct drm_device *dev)
450{
451 struct drm_i915_private *dev_priv = dev->dev_private;
Dave Gordoned54c1a2016-01-19 19:02:54 +0000452 struct intel_context *dctx = dev_priv->kernel_context;
Chris Wilsonb2e862d2016-04-28 09:56:41 +0100453
Chris Wilsone7ae86b2016-04-28 09:56:59 +0100454 if (dctx->legacy_hw_ctx.rcs_state)
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100455 i915_gem_object_ggtt_unpin(dctx->legacy_hw_ctx.rcs_state);
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800456
Mika Kuoppaladce32712013-04-30 13:30:33 +0300457 i915_gem_context_unreference(dctx);
Dave Gordoned54c1a2016-01-19 19:02:54 +0000458 dev_priv->kernel_context = NULL;
Chris Wilson5d1808e2016-04-28 09:56:51 +0100459
460 ida_destroy(&dev_priv->context_hw_ida);
Ben Widawsky254f9652012-06-04 14:42:42 -0700461}
462
Ben Widawsky40521052012-06-04 14:42:43 -0700463static int context_idr_cleanup(int id, void *p, void *data)
464{
Oscar Mateo273497e2014-05-22 14:13:37 +0100465 struct intel_context *ctx = p;
Ben Widawsky40521052012-06-04 14:42:43 -0700466
Mika Kuoppaladce32712013-04-30 13:30:33 +0300467 i915_gem_context_unreference(ctx);
Ben Widawsky40521052012-06-04 14:42:43 -0700468 return 0;
Ben Widawsky254f9652012-06-04 14:42:42 -0700469}
470
Ben Widawskye422b882013-12-06 14:10:58 -0800471int i915_gem_context_open(struct drm_device *dev, struct drm_file *file)
472{
473 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateof83d6512014-05-22 14:13:38 +0100474 struct intel_context *ctx;
Ben Widawskye422b882013-12-06 14:10:58 -0800475
476 idr_init(&file_priv->context_idr);
477
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800478 mutex_lock(&dev->struct_mutex);
Daniel Vetterd624d862014-08-06 15:04:54 +0200479 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800480 mutex_unlock(&dev->struct_mutex);
481
Oscar Mateof83d6512014-05-22 14:13:38 +0100482 if (IS_ERR(ctx)) {
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800483 idr_destroy(&file_priv->context_idr);
Oscar Mateof83d6512014-05-22 14:13:38 +0100484 return PTR_ERR(ctx);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800485 }
486
Ben Widawskye422b882013-12-06 14:10:58 -0800487 return 0;
488}
489
Ben Widawsky254f9652012-06-04 14:42:42 -0700490void i915_gem_context_close(struct drm_device *dev, struct drm_file *file)
491{
Ben Widawsky40521052012-06-04 14:42:43 -0700492 struct drm_i915_file_private *file_priv = file->driver_priv;
Ben Widawsky254f9652012-06-04 14:42:42 -0700493
Daniel Vetter73c273e2012-06-19 20:27:39 +0200494 idr_for_each(&file_priv->context_idr, context_idr_cleanup, NULL);
Ben Widawsky40521052012-06-04 14:42:43 -0700495 idr_destroy(&file_priv->context_idr);
Ben Widawsky40521052012-06-04 14:42:43 -0700496}
497
Oscar Mateo273497e2014-05-22 14:13:37 +0100498struct intel_context *
Ben Widawsky40521052012-06-04 14:42:43 -0700499i915_gem_context_get(struct drm_i915_file_private *file_priv, u32 id)
500{
Oscar Mateo273497e2014-05-22 14:13:37 +0100501 struct intel_context *ctx;
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000502
Oscar Mateo273497e2014-05-22 14:13:37 +0100503 ctx = (struct intel_context *)idr_find(&file_priv->context_idr, id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000504 if (!ctx)
505 return ERR_PTR(-ENOENT);
506
507 return ctx;
Ben Widawsky254f9652012-06-04 14:42:42 -0700508}
Ben Widawskye0556842012-06-04 14:42:46 -0700509
510static inline int
John Harrison1d719cd2015-05-29 17:43:52 +0100511mi_set_context(struct drm_i915_gem_request *req, u32 hw_flags)
Ben Widawskye0556842012-06-04 14:42:46 -0700512{
Chris Wilsonc0336662016-05-06 15:40:21 +0100513 struct drm_i915_private *dev_priv = req->i915;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000514 struct intel_engine_cs *engine = req->engine;
Ben Widawskye80f14b2014-08-18 10:35:28 -0700515 u32 flags = hw_flags | MI_MM_SPACE_GTT;
Chris Wilson2c550182014-12-16 10:02:27 +0000516 const int num_rings =
517 /* Use an extended w/a on ivb+ if signalling from other rings */
Chris Wilsonc0336662016-05-06 15:40:21 +0100518 i915_semaphore_is_enabled(dev_priv) ?
519 hweight32(INTEL_INFO(dev_priv)->ring_mask) - 1 :
Chris Wilson2c550182014-12-16 10:02:27 +0000520 0;
Dave Gordonb4ac5af2016-03-24 11:20:38 +0000521 int len, ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700522
Ben Widawsky12b02862012-06-04 14:42:50 -0700523 /* w/a: If Flush TLB Invalidation Mode is enabled, driver must do a TLB
524 * invalidation prior to MI_SET_CONTEXT. On GEN6 we don't set the value
525 * explicitly, so we rely on the value at ring init, stored in
526 * itlb_before_ctx_switch.
527 */
Chris Wilsonc0336662016-05-06 15:40:21 +0100528 if (IS_GEN6(dev_priv)) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000529 ret = engine->flush(req, I915_GEM_GPU_DOMAINS, 0);
Ben Widawsky12b02862012-06-04 14:42:50 -0700530 if (ret)
531 return ret;
532 }
533
Ben Widawskye80f14b2014-08-18 10:35:28 -0700534 /* These flags are for resource streamer on HSW+ */
Chris Wilsonc0336662016-05-06 15:40:21 +0100535 if (IS_HASWELL(dev_priv) || INTEL_GEN(dev_priv) >= 8)
Abdiel Janulgue4c436d552015-06-16 13:39:41 +0300536 flags |= (HSW_MI_RS_SAVE_STATE_EN | HSW_MI_RS_RESTORE_STATE_EN);
Chris Wilsonc0336662016-05-06 15:40:21 +0100537 else if (INTEL_GEN(dev_priv) < 8)
Ben Widawskye80f14b2014-08-18 10:35:28 -0700538 flags |= (MI_SAVE_EXT_STATE_EN | MI_RESTORE_EXT_STATE_EN);
539
Chris Wilson2c550182014-12-16 10:02:27 +0000540
541 len = 4;
Chris Wilsonc0336662016-05-06 15:40:21 +0100542 if (INTEL_GEN(dev_priv) >= 7)
Chris Wilsone9135c42016-04-13 17:35:10 +0100543 len += 2 + (num_rings ? 4*num_rings + 6 : 0);
Chris Wilson2c550182014-12-16 10:02:27 +0000544
John Harrison5fb9de12015-05-29 17:44:07 +0100545 ret = intel_ring_begin(req, len);
Ben Widawskye0556842012-06-04 14:42:46 -0700546 if (ret)
547 return ret;
548
Ville Syrjäläb3f797a2014-04-28 14:31:09 +0300549 /* WaProgramMiArbOnOffAroundMiSetContext:ivb,vlv,hsw,bdw,chv */
Chris Wilsonc0336662016-05-06 15:40:21 +0100550 if (INTEL_GEN(dev_priv) >= 7) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000551 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_DISABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000552 if (num_rings) {
553 struct intel_engine_cs *signaller;
554
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000555 intel_ring_emit(engine,
556 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100557 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000558 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000559 continue;
560
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000561 intel_ring_emit_reg(engine,
562 RING_PSMI_CTL(signaller->mmio_base));
563 intel_ring_emit(engine,
564 _MASKED_BIT_ENABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000565 }
566 }
567 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700568
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000569 intel_ring_emit(engine, MI_NOOP);
570 intel_ring_emit(engine, MI_SET_CONTEXT);
571 intel_ring_emit(engine,
572 i915_gem_obj_ggtt_offset(req->ctx->legacy_hw_ctx.rcs_state) |
Ben Widawskye80f14b2014-08-18 10:35:28 -0700573 flags);
Ville Syrjälä2b7e8082014-01-22 21:32:43 +0200574 /*
575 * w/a: MI_SET_CONTEXT must always be followed by MI_NOOP
576 * WaMiSetContext_Hang:snb,ivb,vlv
577 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000578 intel_ring_emit(engine, MI_NOOP);
Ben Widawskye0556842012-06-04 14:42:46 -0700579
Chris Wilsonc0336662016-05-06 15:40:21 +0100580 if (INTEL_GEN(dev_priv) >= 7) {
Chris Wilson2c550182014-12-16 10:02:27 +0000581 if (num_rings) {
582 struct intel_engine_cs *signaller;
Chris Wilsone9135c42016-04-13 17:35:10 +0100583 i915_reg_t last_reg = {}; /* keep gcc quiet */
Chris Wilson2c550182014-12-16 10:02:27 +0000584
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000585 intel_ring_emit(engine,
586 MI_LOAD_REGISTER_IMM(num_rings));
Chris Wilsonc0336662016-05-06 15:40:21 +0100587 for_each_engine(signaller, dev_priv) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000588 if (signaller == engine)
Chris Wilson2c550182014-12-16 10:02:27 +0000589 continue;
590
Chris Wilsone9135c42016-04-13 17:35:10 +0100591 last_reg = RING_PSMI_CTL(signaller->mmio_base);
592 intel_ring_emit_reg(engine, last_reg);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000593 intel_ring_emit(engine,
594 _MASKED_BIT_DISABLE(GEN6_PSMI_SLEEP_MSG_DISABLE));
Chris Wilson2c550182014-12-16 10:02:27 +0000595 }
Chris Wilsone9135c42016-04-13 17:35:10 +0100596
597 /* Insert a delay before the next switch! */
598 intel_ring_emit(engine,
599 MI_STORE_REGISTER_MEM |
600 MI_SRM_LRM_GLOBAL_GTT);
601 intel_ring_emit_reg(engine, last_reg);
602 intel_ring_emit(engine, engine->scratch.gtt_offset);
603 intel_ring_emit(engine, MI_NOOP);
Chris Wilson2c550182014-12-16 10:02:27 +0000604 }
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000605 intel_ring_emit(engine, MI_ARB_ON_OFF | MI_ARB_ENABLE);
Chris Wilson2c550182014-12-16 10:02:27 +0000606 }
Ben Widawskye37ec392012-06-04 14:42:48 -0700607
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000608 intel_ring_advance(engine);
Ben Widawskye0556842012-06-04 14:42:46 -0700609
610 return ret;
611}
612
Chris Wilsond200cda2016-04-28 09:56:44 +0100613static int remap_l3(struct drm_i915_gem_request *req, int slice)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100614{
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100615 u32 *remap_info = req->i915->l3_parity.remap_info[slice];
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100616 struct intel_engine_cs *engine = req->engine;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100617 int i, ret;
618
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100619 if (!remap_info)
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100620 return 0;
621
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100622 ret = intel_ring_begin(req, GEN7_L3LOG_SIZE/4 * 2 + 2);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100623 if (ret)
624 return ret;
625
626 /*
627 * Note: We do not worry about the concurrent register cacheline hang
628 * here because no other code should access these registers other than
629 * at initialization time.
630 */
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100631 intel_ring_emit(engine, MI_LOAD_REGISTER_IMM(GEN7_L3LOG_SIZE/4));
632 for (i = 0; i < GEN7_L3LOG_SIZE/4; i++) {
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100633 intel_ring_emit_reg(engine, GEN7_L3LOG(slice, i));
634 intel_ring_emit(engine, remap_info[i]);
635 }
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100636 intel_ring_emit(engine, MI_NOOP);
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100637 intel_ring_advance(engine);
638
Chris Wilsonff55b5e2016-04-28 09:56:43 +0100639 return 0;
Chris Wilsonb0ebde32016-04-28 09:56:42 +0100640}
641
Chris Wilsonf9326be2016-04-28 09:56:45 +0100642static inline bool skip_rcs_switch(struct i915_hw_ppgtt *ppgtt,
643 struct intel_engine_cs *engine,
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100644 struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000645{
Ben Widawsky563222a2015-03-19 12:53:28 +0000646 if (to->remap_slice)
647 return false;
648
Chris Wilsonfcb51062016-04-13 17:35:14 +0100649 if (!to->legacy_hw_ctx.initialized)
650 return false;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000651
Chris Wilsonf9326be2016-04-28 09:56:45 +0100652 if (ppgtt && (intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsonfcb51062016-04-13 17:35:14 +0100653 return false;
654
655 return to == engine->last_context;
Ben Widawsky317b4e92015-03-16 16:00:55 +0000656}
657
658static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100659needs_pd_load_pre(struct i915_hw_ppgtt *ppgtt,
660 struct intel_engine_cs *engine,
661 struct intel_context *to)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000662{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100663 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000664 return false;
665
Chris Wilsonf9326be2016-04-28 09:56:45 +0100666 /* Always load the ppgtt on first use */
667 if (!engine->last_context)
668 return true;
669
670 /* Same context without new entries, skip */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100671 if (engine->last_context == to &&
Chris Wilsonf9326be2016-04-28 09:56:45 +0100672 !(intel_engine_flag(engine) & ppgtt->pd_dirty_rings))
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100673 return false;
674
675 if (engine->id != RCS)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000676 return true;
677
Chris Wilsonc0336662016-05-06 15:40:21 +0100678 if (INTEL_GEN(engine->i915) < 8)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000679 return true;
680
681 return false;
682}
683
684static bool
Chris Wilsonf9326be2016-04-28 09:56:45 +0100685needs_pd_load_post(struct i915_hw_ppgtt *ppgtt,
686 struct intel_context *to,
687 u32 hw_flags)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000688{
Chris Wilsonf9326be2016-04-28 09:56:45 +0100689 if (!ppgtt)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000690 return false;
691
Chris Wilsonfcb51062016-04-13 17:35:14 +0100692 if (!IS_GEN8(to->i915))
Ben Widawsky317b4e92015-03-16 16:00:55 +0000693 return false;
694
Ben Widawsky6702cf12015-03-16 16:00:58 +0000695 if (hw_flags & MI_RESTORE_INHIBIT)
Ben Widawsky317b4e92015-03-16 16:00:55 +0000696 return true;
697
698 return false;
699}
700
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100701static int do_rcs_switch(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700702{
John Harrisonabd68d92015-05-29 17:43:42 +0100703 struct intel_context *to = req->ctx;
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000704 struct intel_engine_cs *engine = req->engine;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100705 struct i915_hw_ppgtt *ppgtt = to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsonfcb51062016-04-13 17:35:14 +0100706 struct intel_context *from;
707 u32 hw_flags;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700708 int ret, i;
Ben Widawskye0556842012-06-04 14:42:46 -0700709
Chris Wilsonf9326be2016-04-28 09:56:45 +0100710 if (skip_rcs_switch(ppgtt, engine, to))
Chris Wilson9a3b5302012-07-15 12:34:24 +0100711 return 0;
712
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800713 /* Trying to pin first makes error handling easier. */
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100714 ret = i915_gem_obj_ggtt_pin(to->legacy_hw_ctx.rcs_state,
Chris Wilsonc0336662016-05-06 15:40:21 +0100715 get_context_alignment(engine->i915),
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100716 0);
717 if (ret)
718 return ret;
Ben Widawsky67e3d2972013-12-06 14:11:01 -0800719
Daniel Vetteracc240d2013-12-05 15:42:34 +0100720 /*
721 * Pin can switch back to the default context if we end up calling into
722 * evict_everything - as a last ditch gtt defrag effort that also
723 * switches to the default context. Hence we need to reload from here.
Chris Wilsonfcb51062016-04-13 17:35:14 +0100724 *
725 * XXX: Doing so is painfully broken!
Daniel Vetteracc240d2013-12-05 15:42:34 +0100726 */
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000727 from = engine->last_context;
Daniel Vetteracc240d2013-12-05 15:42:34 +0100728
729 /*
730 * Clear this page out of any CPU caches for coherent swap-in/out. Note
Chris Wilsond3373a22012-07-15 12:34:22 +0100731 * that thanks to write = false in this call and us not setting any gpu
732 * write domains when putting a context object onto the active list
733 * (when switching away from it), this won't block.
Daniel Vetteracc240d2013-12-05 15:42:34 +0100734 *
735 * XXX: We need a real interface to do this instead of trickery.
736 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100737 ret = i915_gem_object_set_to_gtt_domain(to->legacy_hw_ctx.rcs_state, false);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800738 if (ret)
739 goto unpin_out;
Chris Wilsond3373a22012-07-15 12:34:22 +0100740
Chris Wilsonf9326be2016-04-28 09:56:45 +0100741 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100742 /* Older GENs and non render rings still want the load first,
743 * "PP_DCLV followed by PP_DIR_BASE register through Load
744 * Register Immediate commands in Ring Buffer before submitting
745 * a context."*/
746 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100747 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100748 if (ret)
749 goto unpin_out;
750 }
751
752 if (!to->legacy_hw_ctx.initialized || i915_gem_context_is_default(to))
Ben Widawsky6702cf12015-03-16 16:00:58 +0000753 /* NB: If we inhibit the restore, the context is not allowed to
754 * die because future work may end up depending on valid address
755 * space. This means we must enforce that a page table load
756 * occur when this occurs. */
Chris Wilsonfcb51062016-04-13 17:35:14 +0100757 hw_flags = MI_RESTORE_INHIBIT;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100758 else if (ppgtt && intel_engine_flag(engine) & ppgtt->pd_dirty_rings)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100759 hw_flags = MI_FORCE_RESTORE;
760 else
761 hw_flags = 0;
Ben Widawskye0556842012-06-04 14:42:46 -0700762
Chris Wilsonfcb51062016-04-13 17:35:14 +0100763 if (to != from || (hw_flags & MI_FORCE_RESTORE)) {
764 ret = mi_set_context(req, hw_flags);
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700765 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100766 goto unpin_out;
Ben Widawsky3ccfd192013-09-18 19:03:18 -0700767 }
768
Ben Widawskye0556842012-06-04 14:42:46 -0700769 /* The backing object for the context is done after switching to the
770 * *next* context. Therefore we cannot retire the previous context until
771 * the next context has already started running. In fact, the below code
772 * is a bit suboptimal because the retiring can occur simply after the
773 * MI_SET_CONTEXT instead of when the next seqno has completed.
774 */
Chris Wilson112522f2013-05-02 16:48:07 +0300775 if (from != NULL) {
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100776 from->legacy_hw_ctx.rcs_state->base.read_domains = I915_GEM_DOMAIN_INSTRUCTION;
John Harrisonb2af0372015-05-29 17:43:50 +0100777 i915_vma_move_to_active(i915_gem_obj_to_ggtt(from->legacy_hw_ctx.rcs_state), req);
Ben Widawskye0556842012-06-04 14:42:46 -0700778 /* As long as MI_SET_CONTEXT is serializing, ie. it flushes the
779 * whole damn pipeline, we don't need to explicitly mark the
780 * object dirty. The only exception is that the context must be
781 * correct in case the object gets swapped out. Ideally we'd be
782 * able to defer doing this until we know the object would be
783 * swapped, but there is no way to do that yet.
784 */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100785 from->legacy_hw_ctx.rcs_state->dirty = 1;
Chris Wilsonb259b312012-07-15 12:34:23 +0100786
Chris Wilsonc0321e22013-08-26 19:50:53 -0300787 /* obj is kept alive until the next request by its active ref */
Oscar Mateoea0c76f2014-07-03 16:27:59 +0100788 i915_gem_object_ggtt_unpin(from->legacy_hw_ctx.rcs_state);
Chris Wilson112522f2013-05-02 16:48:07 +0300789 i915_gem_context_unreference(from);
Ben Widawskye0556842012-06-04 14:42:46 -0700790 }
Chris Wilson112522f2013-05-02 16:48:07 +0300791 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000792 engine->last_context = to;
Ben Widawskye0556842012-06-04 14:42:46 -0700793
Chris Wilsonfcb51062016-04-13 17:35:14 +0100794 /* GEN8 does *not* require an explicit reload if the PDPs have been
795 * setup, and we do not wish to move them.
796 */
Chris Wilsonf9326be2016-04-28 09:56:45 +0100797 if (needs_pd_load_post(ppgtt, to, hw_flags)) {
Chris Wilsonfcb51062016-04-13 17:35:14 +0100798 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100799 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100800 /* The hardware context switch is emitted, but we haven't
801 * actually changed the state - so it's probably safe to bail
802 * here. Still, let the user know something dangerous has
803 * happened.
804 */
805 if (ret)
806 return ret;
807 }
808
Chris Wilsonf9326be2016-04-28 09:56:45 +0100809 if (ppgtt)
810 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100811
812 for (i = 0; i < MAX_L3_SLICES; i++) {
813 if (!(to->remap_slice & (1<<i)))
814 continue;
815
Chris Wilsond200cda2016-04-28 09:56:44 +0100816 ret = remap_l3(req, i);
Chris Wilsonfcb51062016-04-13 17:35:14 +0100817 if (ret)
818 return ret;
819
820 to->remap_slice &= ~(1<<i);
821 }
822
823 if (!to->legacy_hw_ctx.initialized) {
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000824 if (engine->init_context) {
825 ret = engine->init_context(req);
Arun Siluvery86d7f232014-08-26 14:44:50 +0100826 if (ret)
Chris Wilsonfcb51062016-04-13 17:35:14 +0100827 return ret;
Arun Siluvery86d7f232014-08-26 14:44:50 +0100828 }
Chris Wilsonfcb51062016-04-13 17:35:14 +0100829 to->legacy_hw_ctx.initialized = true;
Mika Kuoppala46470fc92014-05-21 19:01:06 +0300830 }
831
Ben Widawskye0556842012-06-04 14:42:46 -0700832 return 0;
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800833
834unpin_out:
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100835 i915_gem_object_ggtt_unpin(to->legacy_hw_ctx.rcs_state);
Ben Widawsky7e0d96b2013-12-06 14:11:26 -0800836 return ret;
Ben Widawskye0556842012-06-04 14:42:46 -0700837}
838
839/**
840 * i915_switch_context() - perform a GPU context switch.
John Harrisonba01cc92015-05-29 17:43:41 +0100841 * @req: request for which we'll execute the context switch
Ben Widawskye0556842012-06-04 14:42:46 -0700842 *
843 * The context life cycle is simple. The context refcount is incremented and
844 * decremented by 1 and create and destroy. If the context is in use by the GPU,
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100845 * it will have a refcount > 1. This allows us to destroy the context abstract
Ben Widawskye0556842012-06-04 14:42:46 -0700846 * object while letting the normal object tracking destroy the backing BO.
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100847 *
848 * This function should not be used in execlists mode. Instead the context is
849 * switched by writing to the ELSP and requests keep a reference to their
850 * context.
Ben Widawskye0556842012-06-04 14:42:46 -0700851 */
John Harrisonba01cc92015-05-29 17:43:41 +0100852int i915_switch_context(struct drm_i915_gem_request *req)
Ben Widawskye0556842012-06-04 14:42:46 -0700853{
Tvrtko Ursulin4a570db2016-03-16 11:00:38 +0000854 struct intel_engine_cs *engine = req->engine;
Tvrtko Ursulin39dabec2016-03-17 13:04:10 +0000855 struct drm_i915_private *dev_priv = req->i915;
Ben Widawskye0556842012-06-04 14:42:46 -0700856
Thomas Danielecdb5fd2014-08-20 16:29:24 +0100857 WARN_ON(i915.enable_execlists);
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800858 WARN_ON(!mutex_is_locked(&dev_priv->dev->struct_mutex));
859
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100860 if (engine->id != RCS ||
861 req->ctx->legacy_hw_ctx.rcs_state == NULL) {
862 struct intel_context *to = req->ctx;
Chris Wilsonf9326be2016-04-28 09:56:45 +0100863 struct i915_hw_ppgtt *ppgtt =
864 to->ppgtt ?: req->i915->mm.aliasing_ppgtt;
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100865
Chris Wilsonf9326be2016-04-28 09:56:45 +0100866 if (needs_pd_load_pre(ppgtt, engine, to)) {
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100867 int ret;
868
869 trace_switch_mm(engine, to);
Chris Wilsonf9326be2016-04-28 09:56:45 +0100870 ret = ppgtt->switch_mm(ppgtt, req);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100871 if (ret)
872 return ret;
873
Chris Wilsonf9326be2016-04-28 09:56:45 +0100874 ppgtt->pd_dirty_rings &= ~intel_engine_flag(engine);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100875 }
876
877 if (to != engine->last_context) {
878 i915_gem_context_reference(to);
Tvrtko Ursuline2f80392016-03-16 11:00:36 +0000879 if (engine->last_context)
880 i915_gem_context_unreference(engine->last_context);
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100881 engine->last_context = to;
Chris Wilson691e6412014-04-09 09:07:36 +0100882 }
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100883
Ben Widawskyc4829722013-12-06 14:11:20 -0800884 return 0;
Mika Kuoppalaa95f6a02014-03-14 16:22:10 +0200885 }
Ben Widawskyc4829722013-12-06 14:11:20 -0800886
Chris Wilsone1a8daa2016-04-13 17:35:13 +0100887 return do_rcs_switch(req);
Ben Widawskye0556842012-06-04 14:42:46 -0700888}
Ben Widawsky84624812012-06-04 14:42:54 -0700889
Oscar Mateoec3e9962014-07-24 17:04:18 +0100890static bool contexts_enabled(struct drm_device *dev)
Chris Wilson691e6412014-04-09 09:07:36 +0100891{
Oscar Mateoec3e9962014-07-24 17:04:18 +0100892 return i915.enable_execlists || to_i915(dev)->hw_context_size;
Chris Wilson691e6412014-04-09 09:07:36 +0100893}
894
Ben Widawsky84624812012-06-04 14:42:54 -0700895int i915_gem_context_create_ioctl(struct drm_device *dev, void *data,
896 struct drm_file *file)
897{
Ben Widawsky84624812012-06-04 14:42:54 -0700898 struct drm_i915_gem_context_create *args = data;
899 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100900 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700901 int ret;
902
Oscar Mateoec3e9962014-07-24 17:04:18 +0100903 if (!contexts_enabled(dev))
Daniel Vetter5fa8be62012-06-19 17:16:01 +0200904 return -ENODEV;
905
Chris Wilsonb31e5132016-02-05 16:45:59 +0000906 if (args->pad != 0)
907 return -EINVAL;
908
Ben Widawsky84624812012-06-04 14:42:54 -0700909 ret = i915_mutex_lock_interruptible(dev);
910 if (ret)
911 return ret;
912
Daniel Vetterd624d862014-08-06 15:04:54 +0200913 ctx = i915_gem_create_context(dev, file_priv);
Ben Widawsky84624812012-06-04 14:42:54 -0700914 mutex_unlock(&dev->struct_mutex);
Dan Carpenterbe636382012-07-17 09:44:49 +0300915 if (IS_ERR(ctx))
916 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700917
Oscar Mateo821d66d2014-07-03 16:28:00 +0100918 args->ctx_id = ctx->user_handle;
Ben Widawsky84624812012-06-04 14:42:54 -0700919 DRM_DEBUG_DRIVER("HW context %d created\n", args->ctx_id);
920
Dan Carpenterbe636382012-07-17 09:44:49 +0300921 return 0;
Ben Widawsky84624812012-06-04 14:42:54 -0700922}
923
924int i915_gem_context_destroy_ioctl(struct drm_device *dev, void *data,
925 struct drm_file *file)
926{
927 struct drm_i915_gem_context_destroy *args = data;
928 struct drm_i915_file_private *file_priv = file->driver_priv;
Oscar Mateo273497e2014-05-22 14:13:37 +0100929 struct intel_context *ctx;
Ben Widawsky84624812012-06-04 14:42:54 -0700930 int ret;
931
Chris Wilsonb31e5132016-02-05 16:45:59 +0000932 if (args->pad != 0)
933 return -EINVAL;
934
Oscar Mateo821d66d2014-07-03 16:28:00 +0100935 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE)
Ben Widawskyc2cf2412013-12-24 16:02:54 -0800936 return -ENOENT;
Ben Widawsky0eea67e2013-12-06 14:11:19 -0800937
Ben Widawsky84624812012-06-04 14:42:54 -0700938 ret = i915_mutex_lock_interruptible(dev);
939 if (ret)
940 return ret;
941
942 ctx = i915_gem_context_get(file_priv, args->ctx_id);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000943 if (IS_ERR(ctx)) {
Ben Widawsky84624812012-06-04 14:42:54 -0700944 mutex_unlock(&dev->struct_mutex);
Ben Widawsky72ad5c42014-01-02 19:50:27 -1000945 return PTR_ERR(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700946 }
947
Oscar Mateo821d66d2014-07-03 16:28:00 +0100948 idr_remove(&ctx->file_priv->context_idr, ctx->user_handle);
Mika Kuoppaladce32712013-04-30 13:30:33 +0300949 i915_gem_context_unreference(ctx);
Ben Widawsky84624812012-06-04 14:42:54 -0700950 mutex_unlock(&dev->struct_mutex);
951
952 DRM_DEBUG_DRIVER("HW context %d destroyed\n", args->ctx_id);
953 return 0;
954}
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800955
956int i915_gem_context_getparam_ioctl(struct drm_device *dev, void *data,
957 struct drm_file *file)
958{
959 struct drm_i915_file_private *file_priv = file->driver_priv;
960 struct drm_i915_gem_context_param *args = data;
961 struct intel_context *ctx;
962 int ret;
963
964 ret = i915_mutex_lock_interruptible(dev);
965 if (ret)
966 return ret;
967
968 ctx = i915_gem_context_get(file_priv, args->ctx_id);
969 if (IS_ERR(ctx)) {
970 mutex_unlock(&dev->struct_mutex);
971 return PTR_ERR(ctx);
972 }
973
974 args->size = 0;
975 switch (args->param) {
976 case I915_CONTEXT_PARAM_BAN_PERIOD:
977 args->value = ctx->hang_stats.ban_period_seconds;
978 break;
David Weinehallb1b38272015-05-20 17:00:13 +0300979 case I915_CONTEXT_PARAM_NO_ZEROMAP:
980 args->value = ctx->flags & CONTEXT_NO_ZEROMAP;
981 break;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100982 case I915_CONTEXT_PARAM_GTT_SIZE:
983 if (ctx->ppgtt)
984 args->value = ctx->ppgtt->base.total;
985 else if (to_i915(dev)->mm.aliasing_ppgtt)
986 args->value = to_i915(dev)->mm.aliasing_ppgtt->base.total;
987 else
Joonas Lahtinen62106b42016-03-18 10:42:57 +0200988 args->value = to_i915(dev)->ggtt.base.total;
Chris Wilsonfa8848f2015-10-14 14:17:11 +0100989 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -0800990 default:
991 ret = -EINVAL;
992 break;
993 }
994 mutex_unlock(&dev->struct_mutex);
995
996 return ret;
997}
998
999int i915_gem_context_setparam_ioctl(struct drm_device *dev, void *data,
1000 struct drm_file *file)
1001{
1002 struct drm_i915_file_private *file_priv = file->driver_priv;
1003 struct drm_i915_gem_context_param *args = data;
1004 struct intel_context *ctx;
1005 int ret;
1006
1007 ret = i915_mutex_lock_interruptible(dev);
1008 if (ret)
1009 return ret;
1010
1011 ctx = i915_gem_context_get(file_priv, args->ctx_id);
1012 if (IS_ERR(ctx)) {
1013 mutex_unlock(&dev->struct_mutex);
1014 return PTR_ERR(ctx);
1015 }
1016
1017 switch (args->param) {
1018 case I915_CONTEXT_PARAM_BAN_PERIOD:
1019 if (args->size)
1020 ret = -EINVAL;
1021 else if (args->value < ctx->hang_stats.ban_period_seconds &&
1022 !capable(CAP_SYS_ADMIN))
1023 ret = -EPERM;
1024 else
1025 ctx->hang_stats.ban_period_seconds = args->value;
1026 break;
David Weinehallb1b38272015-05-20 17:00:13 +03001027 case I915_CONTEXT_PARAM_NO_ZEROMAP:
1028 if (args->size) {
1029 ret = -EINVAL;
1030 } else {
1031 ctx->flags &= ~CONTEXT_NO_ZEROMAP;
1032 ctx->flags |= args->value ? CONTEXT_NO_ZEROMAP : 0;
1033 }
1034 break;
Chris Wilsonc9dc0f32014-12-24 08:13:40 -08001035 default:
1036 ret = -EINVAL;
1037 break;
1038 }
1039 mutex_unlock(&dev->struct_mutex);
1040
1041 return ret;
1042}
Chris Wilsond5387042016-05-13 11:57:19 +01001043
1044int i915_gem_context_reset_stats_ioctl(struct drm_device *dev,
1045 void *data, struct drm_file *file)
1046{
1047 struct drm_i915_private *dev_priv = dev->dev_private;
1048 struct drm_i915_reset_stats *args = data;
1049 struct i915_ctx_hang_stats *hs;
1050 struct intel_context *ctx;
1051 int ret;
1052
1053 if (args->flags || args->pad)
1054 return -EINVAL;
1055
1056 if (args->ctx_id == DEFAULT_CONTEXT_HANDLE && !capable(CAP_SYS_ADMIN))
1057 return -EPERM;
1058
Chris Wilsonbdb04612016-05-13 11:57:20 +01001059 ret = i915_mutex_lock_interruptible(dev);
Chris Wilsond5387042016-05-13 11:57:19 +01001060 if (ret)
1061 return ret;
1062
1063 ctx = i915_gem_context_get(file->driver_priv, args->ctx_id);
1064 if (IS_ERR(ctx)) {
1065 mutex_unlock(&dev->struct_mutex);
1066 return PTR_ERR(ctx);
1067 }
1068 hs = &ctx->hang_stats;
1069
1070 if (capable(CAP_SYS_ADMIN))
1071 args->reset_count = i915_reset_count(&dev_priv->gpu_error);
1072 else
1073 args->reset_count = 0;
1074
1075 args->batch_active = hs->batch_active;
1076 args->batch_pending = hs->batch_pending;
1077
1078 mutex_unlock(&dev->struct_mutex);
1079
1080 return 0;
1081}