blob: 6f402c4f2bdd695cfe5d9344bcabba12e5a30e12 [file] [log] [blame]
Ben Skeggs6ee73862009-12-11 19:24:15 +10001/*
2 * Copyright 2007 Dave Airlied
3 * All Rights Reserved.
4 *
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
14 * Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
23 */
24/*
25 * Authors: Dave Airlied <airlied@linux.ie>
26 * Ben Skeggs <darktama@iinet.net.au>
27 * Jeremy Kolb <jkolb@brandeis.edu>
28 */
29
Ben Skeggsfdb751e2014-08-10 04:10:23 +100030#include <linux/dma-mapping.h>
Chris Metcalf3e2b7562013-02-01 13:44:33 -050031#include <linux/swiotlb.h>
Ben Skeggs6ee73862009-12-11 19:24:15 +100032
Ben Skeggs4dc28132016-05-20 09:22:55 +100033#include "nouveau_drv.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100034#include "nouveau_dma.h"
Ben Skeggsd375e7d52012-04-30 13:30:00 +100035#include "nouveau_fence.h"
Ben Skeggs6ee73862009-12-11 19:24:15 +100036
Ben Skeggsebb945a2012-07-20 08:17:34 +100037#include "nouveau_bo.h"
38#include "nouveau_ttm.h"
39#include "nouveau_gem.h"
Ben Skeggs9ce523c2017-11-01 03:56:19 +100040#include "nouveau_mem.h"
Ben Skeggs24e83752017-11-01 03:56:19 +100041#include "nouveau_vmm.h"
Maarten Maathuisa5106042009-12-26 21:46:36 +010042
Ben Skeggsd7722132017-11-01 03:56:20 +100043#include <nvif/class.h>
44#include <nvif/if500b.h>
45#include <nvif/if900b.h>
46
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100047/*
48 * NV10-NV40 tiling helpers
49 */
50
51static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100052nv10_bo_update_tile_region(struct drm_device *dev, struct nouveau_drm_tile *reg,
53 u32 addr, u32 size, u32 pitch, u32 flags)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100054{
Ben Skeggs77145f12012-07-31 16:16:21 +100055 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100056 int i = reg - drm->tile.reg;
Ben Skeggs359088d2017-11-01 03:56:19 +100057 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
Ben Skeggsb1e45532015-08-20 14:54:06 +100058 struct nvkm_fb_tile *tile = &fb->tile.region[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100059
Ben Skeggsebb945a2012-07-20 08:17:34 +100060 nouveau_fence_unref(&reg->fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100061
62 if (tile->pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100063 nvkm_fb_tile_fini(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100064
65 if (pitch)
Ben Skeggs03c89522015-08-20 14:54:20 +100066 nvkm_fb_tile_init(fb, i, addr, size, pitch, flags, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100067
Ben Skeggs03c89522015-08-20 14:54:20 +100068 nvkm_fb_tile_prog(fb, i, tile);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100069}
70
Ben Skeggsebb945a2012-07-20 08:17:34 +100071static struct nouveau_drm_tile *
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100072nv10_bo_get_tile_region(struct drm_device *dev, int i)
73{
Ben Skeggs77145f12012-07-31 16:16:21 +100074 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsebb945a2012-07-20 08:17:34 +100075 struct nouveau_drm_tile *tile = &drm->tile.reg[i];
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100076
Ben Skeggsebb945a2012-07-20 08:17:34 +100077 spin_lock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100078
79 if (!tile->used &&
80 (!tile->fence || nouveau_fence_done(tile->fence)))
81 tile->used = true;
82 else
83 tile = NULL;
84
Ben Skeggsebb945a2012-07-20 08:17:34 +100085 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100086 return tile;
87}
88
89static void
Ben Skeggsebb945a2012-07-20 08:17:34 +100090nv10_bo_put_tile_region(struct drm_device *dev, struct nouveau_drm_tile *tile,
Chris Wilsonf54d1862016-10-25 13:00:45 +010091 struct dma_fence *fence)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100092{
Ben Skeggs77145f12012-07-31 16:16:21 +100093 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100094
95 if (tile) {
Ben Skeggsebb945a2012-07-20 08:17:34 +100096 spin_lock(&drm->tile.lock);
Chris Wilsonf54d1862016-10-25 13:00:45 +010097 tile->fence = (struct nouveau_fence *)dma_fence_get(fence);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +100098 tile->used = false;
Ben Skeggsebb945a2012-07-20 08:17:34 +100099 spin_unlock(&drm->tile.lock);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000100 }
101}
102
Ben Skeggsebb945a2012-07-20 08:17:34 +1000103static struct nouveau_drm_tile *
104nv10_bo_set_tiling(struct drm_device *dev, u32 addr,
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000105 u32 size, u32 pitch, u32 zeta)
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000106{
Ben Skeggs77145f12012-07-31 16:16:21 +1000107 struct nouveau_drm *drm = nouveau_drm(dev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000108 struct nvkm_fb *fb = nvxx_fb(&drm->client.device);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000109 struct nouveau_drm_tile *tile, *found = NULL;
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000110 int i;
111
Ben Skeggsb1e45532015-08-20 14:54:06 +1000112 for (i = 0; i < fb->tile.regions; i++) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000113 tile = nv10_bo_get_tile_region(dev, i);
114
115 if (pitch && !found) {
116 found = tile;
117 continue;
118
Ben Skeggsb1e45532015-08-20 14:54:06 +1000119 } else if (tile && fb->tile.region[i].pitch) {
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000120 /* Kill an unused tile region. */
121 nv10_bo_update_tile_region(dev, tile, 0, 0, 0, 0);
122 }
123
124 nv10_bo_put_tile_region(dev, tile, NULL);
125 }
126
127 if (found)
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000128 nv10_bo_update_tile_region(dev, found, addr, size, pitch, zeta);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000129 return found;
130}
131
Ben Skeggs6ee73862009-12-11 19:24:15 +1000132static void
133nouveau_bo_del_ttm(struct ttm_buffer_object *bo)
134{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000135 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
136 struct drm_device *dev = drm->dev;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000137 struct nouveau_bo *nvbo = nouveau_bo(bo);
138
David Herrmann55fb74a2013-10-02 10:15:17 +0200139 if (unlikely(nvbo->gem.filp))
Ben Skeggs6ee73862009-12-11 19:24:15 +1000140 DRM_ERROR("bo %p still attached to GEM object\n", bo);
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200141 WARN_ON(nvbo->pin_refcnt > 0);
Ben Skeggsbc9e7b92012-07-19 17:54:21 +1000142 nv10_bo_put_tile_region(dev, nvbo->tile, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000143 kfree(nvbo);
144}
145
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000146static inline u64
147roundup_64(u64 x, u32 y)
148{
149 x += y - 1;
150 do_div(x, y);
151 return x * y;
152}
153
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100154static void
Ben Skeggsdb5c8e22011-02-10 13:41:01 +1000155nouveau_bo_fixup_align(struct nouveau_bo *nvbo, u32 flags,
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000156 int *align, u64 *size)
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100157{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000158 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000159 struct nvif_device *device = &drm->client.device;
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100160
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000161 if (device->info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000162 if (nvbo->mode) {
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000163 if (device->info.chipset >= 0x40) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100164 *align = 65536;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000165 *size = roundup_64(*size, 64 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100166
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000167 } else if (device->info.chipset >= 0x30) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100168 *align = 32768;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000169 *size = roundup_64(*size, 64 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100170
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000171 } else if (device->info.chipset >= 0x20) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100172 *align = 16384;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000173 *size = roundup_64(*size, 64 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100174
Ben Skeggs967e7bd2014-08-10 04:10:22 +1000175 } else if (device->info.chipset >= 0x10) {
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100176 *align = 16384;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000177 *size = roundup_64(*size, 32 * nvbo->mode);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100178 }
179 }
Ben Skeggsbfd83ac2010-11-12 15:12:51 +1000180 } else {
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000181 *size = roundup_64(*size, (1 << nvbo->page));
182 *align = max((1 << nvbo->page), *align);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100183 }
184
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000185 *size = roundup_64(*size, PAGE_SIZE);
Francisco Jereza0af9ad2009-12-11 16:51:09 +0100186}
187
Ben Skeggs6ee73862009-12-11 19:24:15 +1000188int
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000189nouveau_bo_new(struct nouveau_cli *cli, u64 size, int align,
Ben Skeggs7375c952011-06-07 14:21:29 +1000190 uint32_t flags, uint32_t tile_mode, uint32_t tile_flags,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100191 struct sg_table *sg, struct reservation_object *robj,
Ben Skeggs7375c952011-06-07 14:21:29 +1000192 struct nouveau_bo **pnvbo)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000193{
Ben Skeggse75c0912017-11-01 03:56:19 +1000194 struct nouveau_drm *drm = cli->drm;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000195 struct nouveau_bo *nvbo;
Ben Skeggsa220dd72017-11-01 03:56:19 +1000196 struct nvif_mmu *mmu = &cli->mmu;
Ben Skeggs7dc6a442017-11-01 03:56:20 +1000197 struct nvif_vmm *vmm = &cli->vmm.vmm;
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500198 size_t acc_size;
Dave Airlie22b33e82012-04-02 11:53:06 +0100199 int type = ttm_bo_type_device;
Ben Skeggs7dc6a442017-11-01 03:56:20 +1000200 int ret, i, pi = -1;
Maarten Lankhorst35095f72013-07-27 10:17:12 +0200201
Ben Skeggs4d8b3d32016-05-23 12:34:49 +1000202 if (!size) {
203 NV_WARN(drm, "skipped size %016llx\n", size);
Maarten Lankhorst0108bc82013-07-07 10:40:19 +0200204 return -EINVAL;
205 }
Dave Airlie22b33e82012-04-02 11:53:06 +0100206
207 if (sg)
208 type = ttm_bo_type_sg;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000209
210 nvbo = kzalloc(sizeof(struct nouveau_bo), GFP_KERNEL);
211 if (!nvbo)
212 return -ENOMEM;
213 INIT_LIST_HEAD(&nvbo->head);
214 INIT_LIST_HEAD(&nvbo->entry);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000215 INIT_LIST_HEAD(&nvbo->vma_list);
Ben Skeggsebb945a2012-07-20 08:17:34 +1000216 nvbo->bo.bdev = &drm->ttm.bdev;
Ben Skeggsbab7cc12016-05-24 17:26:48 +1000217 nvbo->cli = cli;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000218
Ben Skeggsacb16cf2017-11-01 03:56:20 +1000219 /* This is confusing, and doesn't actually mean we want an uncached
220 * mapping, but is what NOUVEAU_GEM_DOMAIN_COHERENT gets translated
221 * into in nouveau_gem_new().
222 */
223 if (flags & TTM_PL_FLAG_UNCACHED) {
224 /* Determine if we can get a cache-coherent map, forcing
225 * uncached mapping if we can't.
226 */
Ben Skeggs74a39952017-12-14 11:19:27 +1000227 if (!nouveau_drm_use_coherent_gpu_mapping(drm))
Ben Skeggsacb16cf2017-11-01 03:56:20 +1000228 nvbo->force_coherent = true;
229 }
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900230
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000231 if (cli->device.info.family >= NV_DEVICE_INFO_V0_FERMI) {
232 nvbo->kind = (tile_flags & 0x0000ff00) >> 8;
Ben Skeggsa220dd72017-11-01 03:56:19 +1000233 if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
234 kfree(nvbo);
235 return -EINVAL;
236 }
237
238 nvbo->comp = mmu->kind[nvbo->kind] != nvbo->kind;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000239 } else
240 if (cli->device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
241 nvbo->kind = (tile_flags & 0x00007f00) >> 8;
242 nvbo->comp = (tile_flags & 0x00030000) >> 16;
Ben Skeggsa220dd72017-11-01 03:56:19 +1000243 if (!nvif_mmu_kind_valid(mmu, nvbo->kind)) {
244 kfree(nvbo);
245 return -EINVAL;
246 }
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000247 } else {
248 nvbo->zeta = (tile_flags & 0x00000007);
249 }
250 nvbo->mode = tile_mode;
251 nvbo->contig = !(tile_flags & NOUVEAU_GEM_TILE_NONCONTIG);
252
Ben Skeggs7dc6a442017-11-01 03:56:20 +1000253 /* Determine the desirable target GPU page size for the buffer. */
254 for (i = 0; i < vmm->page_nr; i++) {
255 /* Because we cannot currently allow VMM maps to fail
256 * during buffer migration, we need to determine page
257 * size for the buffer up-front, and pre-allocate its
258 * page tables.
259 *
260 * Skip page sizes that can't support needed domains.
261 */
262 if (cli->device.info.family > NV_DEVICE_INFO_V0_CURIE &&
263 (flags & TTM_PL_FLAG_VRAM) && !vmm->page[i].vram)
264 continue;
Ben Skeggsf29f18e2017-12-07 15:25:14 +1000265 if ((flags & TTM_PL_FLAG_TT) &&
266 (!vmm->page[i].host || vmm->page[i].shift > PAGE_SHIFT))
Ben Skeggs7dc6a442017-11-01 03:56:20 +1000267 continue;
268
269 /* Select this page size if it's the first that supports
270 * the potential memory domains, or when it's compatible
271 * with the requested compression settings.
272 */
273 if (pi < 0 || !nvbo->comp || vmm->page[i].comp)
274 pi = i;
275
276 /* Stop once the buffer is larger than the current page size. */
277 if (size >= 1ULL << vmm->page[i].shift)
278 break;
Ben Skeggsf91bac52011-06-06 14:15:46 +1000279 }
280
Ben Skeggs7dc6a442017-11-01 03:56:20 +1000281 if (WARN_ON(pi < 0))
282 return -EINVAL;
283
284 /* Disable compression if suitable settings couldn't be found. */
285 if (nvbo->comp && !vmm->page[pi].comp) {
286 if (mmu->object.oclass >= NVIF_CLASS_MMU_GF100)
287 nvbo->kind = mmu->kind[nvbo->kind];
288 nvbo->comp = 0;
289 }
290 nvbo->page = vmm->page[pi].shift;
291
Ben Skeggsf91bac52011-06-06 14:15:46 +1000292 nouveau_bo_fixup_align(nvbo, flags, &align, &size);
Ben Skeggsfd2871a2011-06-06 14:07:04 +1000293 nvbo->bo.mem.num_pages = size >> PAGE_SHIFT;
294 nouveau_bo_placement_set(nvbo, flags, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000295
Ben Skeggsebb945a2012-07-20 08:17:34 +1000296 acc_size = ttm_bo_dma_acc_size(&drm->ttm.bdev, size,
Jerome Glisse57de4ba2011-11-11 15:42:57 -0500297 sizeof(struct nouveau_bo));
298
Ben Skeggsebb945a2012-07-20 08:17:34 +1000299 ret = ttm_bo_init(&drm->ttm.bdev, &nvbo->bo, size,
Dave Airlie22b33e82012-04-02 11:53:06 +0100300 type, &nvbo->placement,
Christian König724daa42018-02-22 15:52:31 +0100301 align >> PAGE_SHIFT, false, acc_size, sg,
Maarten Lankhorstbb6178b2014-01-09 11:03:15 +0100302 robj, nouveau_bo_del_ttm);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000303 if (ret) {
304 /* ttm will call nouveau_bo_del_ttm if it fails.. */
305 return ret;
306 }
307
Ben Skeggs6ee73862009-12-11 19:24:15 +1000308 *pnvbo = nvbo;
309 return 0;
310}
311
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100312static void
Christian Königf1217ed2014-08-27 13:16:04 +0200313set_placement_list(struct ttm_place *pl, unsigned *n, uint32_t type, uint32_t flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000314{
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100315 *n = 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000316
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100317 if (type & TTM_PL_FLAG_VRAM)
Christian Königf1217ed2014-08-27 13:16:04 +0200318 pl[(*n)++].flags = TTM_PL_FLAG_VRAM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100319 if (type & TTM_PL_FLAG_TT)
Christian Königf1217ed2014-08-27 13:16:04 +0200320 pl[(*n)++].flags = TTM_PL_FLAG_TT | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100321 if (type & TTM_PL_FLAG_SYSTEM)
Christian Königf1217ed2014-08-27 13:16:04 +0200322 pl[(*n)++].flags = TTM_PL_FLAG_SYSTEM | flags;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100323}
Ben Skeggs37cb3e082009-12-16 16:22:42 +1000324
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200325static void
326set_placement_range(struct nouveau_bo *nvbo, uint32_t type)
327{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000328 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000329 u32 vram_pages = drm->client.device.info.ram_size >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +0200330 unsigned i, fpfn, lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200331
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000332 if (drm->client.device.info.family == NV_DEVICE_INFO_V0_CELSIUS &&
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000333 nvbo->mode && (type & TTM_PL_FLAG_VRAM) &&
Francisco Jerez4beb1162011-11-06 21:21:28 +0100334 nvbo->bo.mem.num_pages < vram_pages / 4) {
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200335 /*
336 * Make sure that the color and depth buffers are handled
337 * by independent memory controller units. Up to a 9x
338 * speed up when alpha-blending and depth-test are enabled
339 * at the same time.
340 */
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000341 if (nvbo->zeta) {
Christian Königf1217ed2014-08-27 13:16:04 +0200342 fpfn = vram_pages / 2;
343 lpfn = ~0;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200344 } else {
Christian Königf1217ed2014-08-27 13:16:04 +0200345 fpfn = 0;
346 lpfn = vram_pages / 2;
347 }
348 for (i = 0; i < nvbo->placement.num_placement; ++i) {
349 nvbo->placements[i].fpfn = fpfn;
350 nvbo->placements[i].lpfn = lpfn;
351 }
352 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
353 nvbo->busy_placements[i].fpfn = fpfn;
354 nvbo->busy_placements[i].lpfn = lpfn;
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200355 }
356 }
357}
358
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100359void
360nouveau_bo_placement_set(struct nouveau_bo *nvbo, uint32_t type, uint32_t busy)
361{
362 struct ttm_placement *pl = &nvbo->placement;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900363 uint32_t flags = (nvbo->force_coherent ? TTM_PL_FLAG_UNCACHED :
364 TTM_PL_MASK_CACHING) |
365 (nvbo->pin_refcnt ? TTM_PL_FLAG_NO_EVICT : 0);
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100366
367 pl->placement = nvbo->placements;
368 set_placement_list(nvbo->placements, &pl->num_placement,
369 type, flags);
370
371 pl->busy_placement = nvbo->busy_placements;
372 set_placement_list(nvbo->busy_placements, &pl->num_busy_placement,
373 type | busy, flags);
Francisco Jerez699ddfd2010-10-10 06:07:32 +0200374
375 set_placement_range(nvbo, type);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000376}
377
378int
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000379nouveau_bo_pin(struct nouveau_bo *nvbo, uint32_t memtype, bool contig)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000380{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000381 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000382 struct ttm_buffer_object *bo = &nvbo->bo;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000383 bool force = false, evict = false;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100384 int ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000385
Christian Königdfd5e502016-04-06 11:12:03 +0200386 ret = ttm_bo_reserve(bo, false, false, NULL);
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100387 if (ret)
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000388 return ret;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100389
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000390 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA &&
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000391 memtype == TTM_PL_FLAG_VRAM && contig) {
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000392 if (!nvbo->contig) {
393 nvbo->contig = true;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000394 force = true;
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000395 evict = true;
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000396 }
397 }
398
399 if (nvbo->pin_refcnt) {
400 if (!(memtype & (1 << bo->mem.mem_type)) || evict) {
401 NV_ERROR(drm, "bo %p pinned elsewhere: "
402 "0x%08x vs 0x%08x\n", bo,
403 1 << bo->mem.mem_type, memtype);
404 ret = -EBUSY;
405 }
406 nvbo->pin_refcnt++;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100407 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000408 }
409
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000410 if (evict) {
411 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT, 0);
412 ret = nouveau_bo_validate(nvbo, false, false);
413 if (ret)
414 goto out;
415 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000416
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000417 nvbo->pin_refcnt++;
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100418 nouveau_bo_placement_set(nvbo, memtype, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000419
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000420 /* drop pin_refcnt temporarily, so we don't trip the assertion
421 * in nouveau_bo_move() that makes sure we're not trying to
422 * move a pinned buffer
423 */
424 nvbo->pin_refcnt--;
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000425 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000426 if (ret)
427 goto out;
Ben Skeggs50ab2e52014-11-10 11:12:17 +1000428 nvbo->pin_refcnt++;
Ben Skeggs6aac6ce2014-11-06 14:34:31 +1000429
430 switch (bo->mem.mem_type) {
431 case TTM_PL_VRAM:
432 drm->gem.vram_available -= bo->mem.size;
433 break;
434 case TTM_PL_TT:
435 drm->gem.gart_available -= bo->mem.size;
436 break;
437 default:
438 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000439 }
Alexandre Courbot5be5a152014-10-27 18:11:52 +0900440
Ben Skeggs6ee73862009-12-11 19:24:15 +1000441out:
Ben Skeggsad76b3f2014-11-10 11:24:27 +1000442 if (force && ret)
Ben Skeggs7760a2e2017-11-01 03:56:19 +1000443 nvbo->contig = false;
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100444 ttm_bo_unreserve(bo);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000445 return ret;
446}
447
448int
449nouveau_bo_unpin(struct nouveau_bo *nvbo)
450{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000451 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000452 struct ttm_buffer_object *bo = &nvbo->bo;
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200453 int ret, ref;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000454
Christian Königdfd5e502016-04-06 11:12:03 +0200455 ret = ttm_bo_reserve(bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000456 if (ret)
457 return ret;
458
Maarten Lankhorst4f385592013-07-07 10:37:35 +0200459 ref = --nvbo->pin_refcnt;
460 WARN_ON_ONCE(ref < 0);
461 if (ref)
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100462 goto out;
463
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100464 nouveau_bo_placement_set(nvbo, bo->mem.placement, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000465
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000466 ret = nouveau_bo_validate(nvbo, false, false);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000467 if (ret == 0) {
468 switch (bo->mem.mem_type) {
469 case TTM_PL_VRAM:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000470 drm->gem.vram_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000471 break;
472 case TTM_PL_TT:
Ben Skeggsebb945a2012-07-20 08:17:34 +1000473 drm->gem.gart_available += bo->mem.size;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000474 break;
475 default:
476 break;
477 }
478 }
479
Daniel Vetter0ae6d7b2012-12-11 21:52:30 +0100480out:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000481 ttm_bo_unreserve(bo);
482 return ret;
483}
484
485int
486nouveau_bo_map(struct nouveau_bo *nvbo)
487{
488 int ret;
489
Christian Königdfd5e502016-04-06 11:12:03 +0200490 ret = ttm_bo_reserve(&nvbo->bo, false, false, NULL);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000491 if (ret)
492 return ret;
493
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900494 ret = ttm_bo_kmap(&nvbo->bo, 0, nvbo->bo.mem.num_pages, &nvbo->kmap);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900495
Ben Skeggs6ee73862009-12-11 19:24:15 +1000496 ttm_bo_unreserve(&nvbo->bo);
497 return ret;
498}
499
500void
501nouveau_bo_unmap(struct nouveau_bo *nvbo)
502{
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900503 if (!nvbo)
504 return;
505
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900506 ttm_bo_kunmap(&nvbo->kmap);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000507}
508
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900509void
510nouveau_bo_sync_for_device(struct nouveau_bo *nvbo)
511{
512 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900513 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
514 int i;
515
516 if (!ttm_dma)
517 return;
518
519 /* Don't waste time looping if the object is coherent */
520 if (nvbo->force_coherent)
521 return;
522
523 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs359088d2017-11-01 03:56:19 +1000524 dma_sync_single_for_device(drm->dev->dev,
525 ttm_dma->dma_address[i],
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000526 PAGE_SIZE, DMA_TO_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900527}
528
529void
530nouveau_bo_sync_for_cpu(struct nouveau_bo *nvbo)
531{
532 struct nouveau_drm *drm = nouveau_bdev(nvbo->bo.bdev);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900533 struct ttm_dma_tt *ttm_dma = (struct ttm_dma_tt *)nvbo->bo.ttm;
534 int i;
535
536 if (!ttm_dma)
537 return;
538
539 /* Don't waste time looping if the object is coherent */
540 if (nvbo->force_coherent)
541 return;
542
543 for (i = 0; i < ttm_dma->ttm.num_pages; i++)
Ben Skeggs359088d2017-11-01 03:56:19 +1000544 dma_sync_single_for_cpu(drm->dev->dev, ttm_dma->dma_address[i],
Ben Skeggs26c9e8e2015-08-20 14:54:23 +1000545 PAGE_SIZE, DMA_FROM_DEVICE);
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900546}
547
Ben Skeggs7a45d762010-11-22 08:50:27 +1000548int
549nouveau_bo_validate(struct nouveau_bo *nvbo, bool interruptible,
Maarten Lankhorst97a875c2012-11-28 11:25:44 +0000550 bool no_wait_gpu)
Ben Skeggs7a45d762010-11-22 08:50:27 +1000551{
Christian König19be5572017-04-12 14:24:39 +0200552 struct ttm_operation_ctx ctx = { interruptible, no_wait_gpu };
Ben Skeggs7a45d762010-11-22 08:50:27 +1000553 int ret;
554
Christian König19be5572017-04-12 14:24:39 +0200555 ret = ttm_bo_validate(&nvbo->bo, &nvbo->placement, &ctx);
Ben Skeggs7a45d762010-11-22 08:50:27 +1000556 if (ret)
557 return ret;
558
Alexandre Courbotb22870b2014-10-27 18:49:19 +0900559 nouveau_bo_sync_for_device(nvbo);
560
Ben Skeggs7a45d762010-11-22 08:50:27 +1000561 return 0;
562}
563
Ben Skeggs6ee73862009-12-11 19:24:15 +1000564void
565nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val)
566{
567 bool is_iomem;
568 u16 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900569
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900570 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900571
Ben Skeggs6ee73862009-12-11 19:24:15 +1000572 if (is_iomem)
573 iowrite16_native(val, (void __force __iomem *)mem);
574 else
575 *mem = val;
576}
577
578u32
579nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index)
580{
581 bool is_iomem;
582 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900583
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900584 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900585
Ben Skeggs6ee73862009-12-11 19:24:15 +1000586 if (is_iomem)
587 return ioread32_native((void __force __iomem *)mem);
588 else
589 return *mem;
590}
591
592void
593nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val)
594{
595 bool is_iomem;
596 u32 *mem = ttm_kmap_obj_virtual(&nvbo->kmap, &is_iomem);
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900597
Alexandre Courbot36a471b2016-07-13 15:29:35 +0900598 mem += index;
Alexandre Courbotc3a0c772014-10-27 18:49:17 +0900599
Ben Skeggs6ee73862009-12-11 19:24:15 +1000600 if (is_iomem)
601 iowrite32_native(val, (void __force __iomem *)mem);
602 else
603 *mem = val;
604}
605
Jerome Glisse649bf3c2011-11-01 20:46:13 -0400606static struct ttm_tt *
Christian Königdde5da22018-02-22 10:18:14 +0100607nouveau_ttm_tt_create(struct ttm_buffer_object *bo, uint32_t page_flags)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000608{
Daniel Vettera7fb8a22015-09-09 16:45:52 +0200609#if IS_ENABLED(CONFIG_AGP)
Christian Königdde5da22018-02-22 10:18:14 +0100610 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000611
Ben Skeggs340b0e72015-08-20 14:54:23 +1000612 if (drm->agp.bridge) {
Christian Königdde5da22018-02-22 10:18:14 +0100613 return ttm_agp_tt_create(bo, drm->agp.bridge, page_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000614 }
Max Filippovdf1b4b92012-10-14 01:58:26 +0400615#endif
Ben Skeggs6ee73862009-12-11 19:24:15 +1000616
Christian Königdde5da22018-02-22 10:18:14 +0100617 return nouveau_sgdma_create_ttm(bo, page_flags);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000618}
619
620static int
621nouveau_bo_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
622{
623 /* We'll do this from user space. */
624 return 0;
625}
626
627static int
628nouveau_bo_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
629 struct ttm_mem_type_manager *man)
630{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000631 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggsb3472022017-11-01 03:56:20 +1000632 struct nvif_mmu *mmu = &drm->client.mmu;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000633
634 switch (type) {
635 case TTM_PL_SYSTEM:
636 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
637 man->available_caching = TTM_PL_MASK_CACHING;
638 man->default_caching = TTM_PL_FLAG_CACHED;
639 break;
640 case TTM_PL_VRAM:
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900641 man->flags = TTM_MEMTYPE_FLAG_FIXED |
642 TTM_MEMTYPE_FLAG_MAPPABLE;
643 man->available_caching = TTM_PL_FLAG_UNCACHED |
644 TTM_PL_FLAG_WC;
645 man->default_caching = TTM_PL_FLAG_WC;
646
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000647 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900648 /* Some BARs do not support being ioremapped WC */
Ben Skeggsb3472022017-11-01 03:56:20 +1000649 const u8 type = mmu->type[drm->ttm.type_vram].type;
650 if (type & NVIF_MEM_UNCACHED) {
Alexandre Courbote2a4e782014-06-27 19:28:50 +0900651 man->available_caching = TTM_PL_FLAG_UNCACHED;
652 man->default_caching = TTM_PL_FLAG_UNCACHED;
653 }
654
Ben Skeggs573a2a32010-08-25 15:26:04 +1000655 man->func = &nouveau_vram_manager;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000656 man->io_reserve_fastpath = false;
657 man->use_io_reserve_lru = true;
658 } else {
Ben Skeggs573a2a32010-08-25 15:26:04 +1000659 man->func = &ttm_bo_manager_func;
Ben Skeggsf869ef82010-11-15 11:53:16 +1000660 }
Ben Skeggs6ee73862009-12-11 19:24:15 +1000661 break;
662 case TTM_PL_TT:
Ben Skeggs1167c6b2016-05-18 13:57:42 +1000663 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA)
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000664 man->func = &nouveau_gart_manager;
665 else
Ben Skeggs340b0e72015-08-20 14:54:23 +1000666 if (!drm->agp.bridge)
Ben Skeggs3863c9b2012-07-14 19:09:17 +1000667 man->func = &nv04_gart_manager;
668 else
Ben Skeggs26c0c9e2011-02-10 12:59:51 +1000669 man->func = &ttm_bo_manager_func;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000670
Ben Skeggs340b0e72015-08-20 14:54:23 +1000671 if (drm->agp.bridge) {
Jerome Glissef32f02f2010-04-09 14:39:25 +0200672 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
Francisco Jereza3d487e2010-11-20 22:11:22 +0100673 man->available_caching = TTM_PL_FLAG_UNCACHED |
674 TTM_PL_FLAG_WC;
675 man->default_caching = TTM_PL_FLAG_WC;
Ben Skeggsebb945a2012-07-20 08:17:34 +1000676 } else {
Ben Skeggs6ee73862009-12-11 19:24:15 +1000677 man->flags = TTM_MEMTYPE_FLAG_MAPPABLE |
678 TTM_MEMTYPE_FLAG_CMA;
679 man->available_caching = TTM_PL_MASK_CACHING;
680 man->default_caching = TTM_PL_FLAG_CACHED;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000681 }
Ben Skeggsebb945a2012-07-20 08:17:34 +1000682
Ben Skeggs6ee73862009-12-11 19:24:15 +1000683 break;
684 default:
Ben Skeggs6ee73862009-12-11 19:24:15 +1000685 return -EINVAL;
686 }
687 return 0;
688}
689
690static void
691nouveau_bo_evict_flags(struct ttm_buffer_object *bo, struct ttm_placement *pl)
692{
693 struct nouveau_bo *nvbo = nouveau_bo(bo);
694
695 switch (bo->mem.mem_type) {
Francisco Jerez22fbd532009-12-11 18:40:17 +0100696 case TTM_PL_VRAM:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100697 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_TT,
698 TTM_PL_FLAG_SYSTEM);
Francisco Jerez22fbd532009-12-11 18:40:17 +0100699 break;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000700 default:
Francisco Jerez78ad0f72010-03-18 13:07:47 +0100701 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_SYSTEM, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +1000702 break;
703 }
Francisco Jerez22fbd532009-12-11 18:40:17 +0100704
705 *pl = nvbo->placement;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000706}
707
708
Ben Skeggs6ee73862009-12-11 19:24:15 +1000709static int
Ben Skeggs49981042012-08-06 19:38:25 +1000710nve0_bo_move_init(struct nouveau_channel *chan, u32 handle)
711{
712 int ret = RING_SPACE(chan, 2);
713 if (ret == 0) {
714 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
Ben Skeggs00fc6f62013-07-09 14:20:15 +1000715 OUT_RING (chan, handle & 0x0000ffff);
Ben Skeggs49981042012-08-06 19:38:25 +1000716 FIRE_RING (chan);
717 }
718 return ret;
719}
720
721static int
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000722nve0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000723 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000724{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000725 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000726 int ret = RING_SPACE(chan, 10);
727 if (ret == 0) {
Ben Skeggs6d597022012-04-01 21:09:13 +1000728 BEGIN_NVC0(chan, NvSubCopy, 0x0400, 8);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000729 OUT_RING (chan, upper_32_bits(mem->vma[0].addr));
730 OUT_RING (chan, lower_32_bits(mem->vma[0].addr));
731 OUT_RING (chan, upper_32_bits(mem->vma[1].addr));
732 OUT_RING (chan, lower_32_bits(mem->vma[1].addr));
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000733 OUT_RING (chan, PAGE_SIZE);
734 OUT_RING (chan, PAGE_SIZE);
735 OUT_RING (chan, PAGE_SIZE);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000736 OUT_RING (chan, new_reg->num_pages);
Ben Skeggs6d597022012-04-01 21:09:13 +1000737 BEGIN_IMC0(chan, NvSubCopy, 0x0300, 0x0386);
Ben Skeggsc6b7e892012-03-20 14:36:04 +1000738 }
739 return ret;
740}
741
742static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000743nvc0_bo_move_init(struct nouveau_channel *chan, u32 handle)
744{
745 int ret = RING_SPACE(chan, 2);
746 if (ret == 0) {
747 BEGIN_NVC0(chan, NvSubCopy, 0x0000, 1);
748 OUT_RING (chan, handle);
749 }
750 return ret;
751}
752
753static int
Ben Skeggs1a460982012-05-04 15:17:28 +1000754nvc0_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000755 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs1a460982012-05-04 15:17:28 +1000756{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000757 struct nouveau_mem *mem = nouveau_mem(old_reg);
758 u64 src_offset = mem->vma[0].addr;
759 u64 dst_offset = mem->vma[1].addr;
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000760 u32 page_count = new_reg->num_pages;
Ben Skeggs1a460982012-05-04 15:17:28 +1000761 int ret;
762
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000763 page_count = new_reg->num_pages;
Ben Skeggs1a460982012-05-04 15:17:28 +1000764 while (page_count) {
765 int line_count = (page_count > 8191) ? 8191 : page_count;
766
767 ret = RING_SPACE(chan, 11);
768 if (ret)
769 return ret;
770
771 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 8);
772 OUT_RING (chan, upper_32_bits(src_offset));
773 OUT_RING (chan, lower_32_bits(src_offset));
774 OUT_RING (chan, upper_32_bits(dst_offset));
775 OUT_RING (chan, lower_32_bits(dst_offset));
776 OUT_RING (chan, PAGE_SIZE);
777 OUT_RING (chan, PAGE_SIZE);
778 OUT_RING (chan, PAGE_SIZE);
779 OUT_RING (chan, line_count);
780 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
781 OUT_RING (chan, 0x00000110);
782
783 page_count -= line_count;
784 src_offset += (PAGE_SIZE * line_count);
785 dst_offset += (PAGE_SIZE * line_count);
786 }
787
788 return 0;
789}
790
791static int
Ben Skeggs183720b2010-12-09 15:17:10 +1000792nvc0_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000793 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs183720b2010-12-09 15:17:10 +1000794{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000795 struct nouveau_mem *mem = nouveau_mem(old_reg);
796 u64 src_offset = mem->vma[0].addr;
797 u64 dst_offset = mem->vma[1].addr;
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000798 u32 page_count = new_reg->num_pages;
Ben Skeggs183720b2010-12-09 15:17:10 +1000799 int ret;
800
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000801 page_count = new_reg->num_pages;
Ben Skeggs183720b2010-12-09 15:17:10 +1000802 while (page_count) {
803 int line_count = (page_count > 2047) ? 2047 : page_count;
804
805 ret = RING_SPACE(chan, 12);
806 if (ret)
807 return ret;
808
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000809 BEGIN_NVC0(chan, NvSubCopy, 0x0238, 2);
Ben Skeggs183720b2010-12-09 15:17:10 +1000810 OUT_RING (chan, upper_32_bits(dst_offset));
811 OUT_RING (chan, lower_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000812 BEGIN_NVC0(chan, NvSubCopy, 0x030c, 6);
Ben Skeggs183720b2010-12-09 15:17:10 +1000813 OUT_RING (chan, upper_32_bits(src_offset));
814 OUT_RING (chan, lower_32_bits(src_offset));
815 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
816 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
817 OUT_RING (chan, PAGE_SIZE); /* line_length */
818 OUT_RING (chan, line_count);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000819 BEGIN_NVC0(chan, NvSubCopy, 0x0300, 1);
Ben Skeggs183720b2010-12-09 15:17:10 +1000820 OUT_RING (chan, 0x00100110);
821
822 page_count -= line_count;
823 src_offset += (PAGE_SIZE * line_count);
824 dst_offset += (PAGE_SIZE * line_count);
825 }
826
827 return 0;
828}
829
830static int
Ben Skeggsfdf53242012-05-04 15:15:12 +1000831nva3_bo_move_copy(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000832 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsfdf53242012-05-04 15:15:12 +1000833{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000834 struct nouveau_mem *mem = nouveau_mem(old_reg);
835 u64 src_offset = mem->vma[0].addr;
836 u64 dst_offset = mem->vma[1].addr;
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000837 u32 page_count = new_reg->num_pages;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000838 int ret;
839
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000840 page_count = new_reg->num_pages;
Ben Skeggsfdf53242012-05-04 15:15:12 +1000841 while (page_count) {
842 int line_count = (page_count > 8191) ? 8191 : page_count;
843
844 ret = RING_SPACE(chan, 11);
845 if (ret)
846 return ret;
847
848 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
849 OUT_RING (chan, upper_32_bits(src_offset));
850 OUT_RING (chan, lower_32_bits(src_offset));
851 OUT_RING (chan, upper_32_bits(dst_offset));
852 OUT_RING (chan, lower_32_bits(dst_offset));
853 OUT_RING (chan, PAGE_SIZE);
854 OUT_RING (chan, PAGE_SIZE);
855 OUT_RING (chan, PAGE_SIZE);
856 OUT_RING (chan, line_count);
857 BEGIN_NV04(chan, NvSubCopy, 0x0300, 1);
858 OUT_RING (chan, 0x00000110);
859
860 page_count -= line_count;
861 src_offset += (PAGE_SIZE * line_count);
862 dst_offset += (PAGE_SIZE * line_count);
863 }
864
865 return 0;
866}
867
868static int
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000869nv98_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000870 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000871{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000872 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000873 int ret = RING_SPACE(chan, 7);
874 if (ret == 0) {
875 BEGIN_NV04(chan, NvSubCopy, 0x0320, 6);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000876 OUT_RING (chan, upper_32_bits(mem->vma[0].addr));
877 OUT_RING (chan, lower_32_bits(mem->vma[0].addr));
878 OUT_RING (chan, upper_32_bits(mem->vma[1].addr));
879 OUT_RING (chan, lower_32_bits(mem->vma[1].addr));
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000880 OUT_RING (chan, 0x00000000 /* COPY */);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000881 OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs5490e5d2012-05-04 14:34:16 +1000882 }
883 return ret;
884}
885
886static int
Ben Skeggs4c193d22012-05-04 14:21:15 +1000887nv84_bo_move_exec(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000888 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs4c193d22012-05-04 14:21:15 +1000889{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000890 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggs4c193d22012-05-04 14:21:15 +1000891 int ret = RING_SPACE(chan, 7);
892 if (ret == 0) {
893 BEGIN_NV04(chan, NvSubCopy, 0x0304, 6);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000894 OUT_RING (chan, new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000895 OUT_RING (chan, upper_32_bits(mem->vma[0].addr));
896 OUT_RING (chan, lower_32_bits(mem->vma[0].addr));
897 OUT_RING (chan, upper_32_bits(mem->vma[1].addr));
898 OUT_RING (chan, lower_32_bits(mem->vma[1].addr));
Ben Skeggs4c193d22012-05-04 14:21:15 +1000899 OUT_RING (chan, 0x00000000 /* MODE_COPY, QUERY_NONE */);
900 }
901 return ret;
902}
903
904static int
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000905nv50_bo_move_init(struct nouveau_channel *chan, u32 handle)
906{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000907 int ret = RING_SPACE(chan, 6);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000908 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000909 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
910 OUT_RING (chan, handle);
911 BEGIN_NV04(chan, NvSubCopy, 0x0180, 3);
Ben Skeggsf45f55c2014-08-10 04:10:23 +1000912 OUT_RING (chan, chan->drm->ntfy.handle);
913 OUT_RING (chan, chan->vram.handle);
914 OUT_RING (chan, chan->vram.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000915 }
916
917 return ret;
918}
919
920static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000921nv50_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000922 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +1000923{
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000924 struct nouveau_mem *mem = nouveau_mem(old_reg);
Ben Skeggs605f9cc2016-05-17 11:13:37 +1000925 u64 length = (new_reg->num_pages << PAGE_SHIFT);
Ben Skeggs9ce523c2017-11-01 03:56:19 +1000926 u64 src_offset = mem->vma[0].addr;
927 u64 dst_offset = mem->vma[1].addr;
928 int src_tiled = !!mem->kind;
929 int dst_tiled = !!nouveau_mem(new_reg)->kind;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000930 int ret;
931
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000932 while (length) {
933 u32 amount, stride, height;
934
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100935 ret = RING_SPACE(chan, 18 + 6 * (src_tiled + dst_tiled));
936 if (ret)
937 return ret;
938
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000939 amount = min(length, (u64)(4 * 1024 * 1024));
940 stride = 16 * 4;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000941 height = amount / stride;
942
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100943 if (src_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000944 BEGIN_NV04(chan, NvSubCopy, 0x0200, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000945 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000946 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000947 OUT_RING (chan, stride);
948 OUT_RING (chan, height);
949 OUT_RING (chan, 1);
950 OUT_RING (chan, 0);
951 OUT_RING (chan, 0);
952 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000953 BEGIN_NV04(chan, NvSubCopy, 0x0200, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000954 OUT_RING (chan, 1);
955 }
Maarten Lankhorstce8f7692013-11-12 13:34:08 +0100956 if (dst_tiled) {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000957 BEGIN_NV04(chan, NvSubCopy, 0x021c, 7);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000958 OUT_RING (chan, 0);
Ben Skeggs5220b3c2010-09-23 15:21:17 +1000959 OUT_RING (chan, 0);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000960 OUT_RING (chan, stride);
961 OUT_RING (chan, height);
962 OUT_RING (chan, 1);
963 OUT_RING (chan, 0);
964 OUT_RING (chan, 0);
965 } else {
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000966 BEGIN_NV04(chan, NvSubCopy, 0x021c, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000967 OUT_RING (chan, 1);
968 }
969
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000970 BEGIN_NV04(chan, NvSubCopy, 0x0238, 2);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000971 OUT_RING (chan, upper_32_bits(src_offset));
972 OUT_RING (chan, upper_32_bits(dst_offset));
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000973 BEGIN_NV04(chan, NvSubCopy, 0x030c, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000974 OUT_RING (chan, lower_32_bits(src_offset));
975 OUT_RING (chan, lower_32_bits(dst_offset));
976 OUT_RING (chan, stride);
977 OUT_RING (chan, stride);
978 OUT_RING (chan, stride);
979 OUT_RING (chan, height);
980 OUT_RING (chan, 0x00000101);
981 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000982 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000983 OUT_RING (chan, 0);
984
985 length -= amount;
986 src_offset += amount;
987 dst_offset += amount;
Ben Skeggs6ee73862009-12-11 19:24:15 +1000988 }
989
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +1000990 return 0;
991}
992
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000993static int
994nv04_bo_move_init(struct nouveau_channel *chan, u32 handle)
995{
Ben Skeggsebb945a2012-07-20 08:17:34 +1000996 int ret = RING_SPACE(chan, 4);
Ben Skeggsd1b167e2012-05-04 14:01:52 +1000997 if (ret == 0) {
Ben Skeggsebb945a2012-07-20 08:17:34 +1000998 BEGIN_NV04(chan, NvSubCopy, 0x0000, 1);
999 OUT_RING (chan, handle);
1000 BEGIN_NV04(chan, NvSubCopy, 0x0180, 1);
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001001 OUT_RING (chan, chan->drm->ntfy.handle);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001002 }
1003
1004 return ret;
1005}
1006
Ben Skeggsa6704782011-02-16 09:10:20 +10001007static inline uint32_t
1008nouveau_bo_mem_ctxdma(struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001009 struct nouveau_channel *chan, struct ttm_mem_reg *reg)
Ben Skeggsa6704782011-02-16 09:10:20 +10001010{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001011 if (reg->mem_type == TTM_PL_TT)
Ben Skeggsebb945a2012-07-20 08:17:34 +10001012 return NvDmaTT;
Ben Skeggsf45f55c2014-08-10 04:10:23 +10001013 return chan->vram.handle;
Ben Skeggsa6704782011-02-16 09:10:20 +10001014}
1015
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001016static int
1017nv04_bo_move_m2mf(struct nouveau_channel *chan, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001018 struct ttm_mem_reg *old_reg, struct ttm_mem_reg *new_reg)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001019{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001020 u32 src_offset = old_reg->start << PAGE_SHIFT;
1021 u32 dst_offset = new_reg->start << PAGE_SHIFT;
1022 u32 page_count = new_reg->num_pages;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001023 int ret;
1024
1025 ret = RING_SPACE(chan, 3);
1026 if (ret)
1027 return ret;
1028
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001029 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_DMA_SOURCE, 2);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001030 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, old_reg));
1031 OUT_RING (chan, nouveau_bo_mem_ctxdma(bo, chan, new_reg));
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001032
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001033 page_count = new_reg->num_pages;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001034 while (page_count) {
1035 int line_count = (page_count > 2047) ? 2047 : page_count;
1036
Ben Skeggs6ee73862009-12-11 19:24:15 +10001037 ret = RING_SPACE(chan, 11);
1038 if (ret)
1039 return ret;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001040
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001041 BEGIN_NV04(chan, NvSubCopy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001042 NV_MEMORY_TO_MEMORY_FORMAT_OFFSET_IN, 8);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001043 OUT_RING (chan, src_offset);
1044 OUT_RING (chan, dst_offset);
1045 OUT_RING (chan, PAGE_SIZE); /* src_pitch */
1046 OUT_RING (chan, PAGE_SIZE); /* dst_pitch */
1047 OUT_RING (chan, PAGE_SIZE); /* line_length */
1048 OUT_RING (chan, line_count);
1049 OUT_RING (chan, 0x00000101);
1050 OUT_RING (chan, 0x00000000);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001051 BEGIN_NV04(chan, NvSubCopy, NV_MEMORY_TO_MEMORY_FORMAT_NOP, 1);
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001052 OUT_RING (chan, 0);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001053
1054 page_count -= line_count;
1055 src_offset += (PAGE_SIZE * line_count);
1056 dst_offset += (PAGE_SIZE * line_count);
1057 }
1058
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001059 return 0;
1060}
1061
1062static int
Ben Skeggs3c57d852013-11-22 10:35:25 +10001063nouveau_bo_move_prep(struct nouveau_drm *drm, struct ttm_buffer_object *bo,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001064 struct ttm_mem_reg *reg)
Ben Skeggsd2f966662011-06-06 20:54:42 +10001065{
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001066 struct nouveau_mem *old_mem = nouveau_mem(&bo->mem);
1067 struct nouveau_mem *new_mem = nouveau_mem(reg);
Ben Skeggsd7722132017-11-01 03:56:20 +10001068 struct nvif_vmm *vmm = &drm->client.vmm.vmm;
Ben Skeggsd2f966662011-06-06 20:54:42 +10001069 int ret;
1070
Ben Skeggsd7722132017-11-01 03:56:20 +10001071 ret = nvif_vmm_get(vmm, LAZY, false, old_mem->mem.page, 0,
1072 old_mem->mem.size, &old_mem->vma[0]);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001073 if (ret)
1074 return ret;
1075
Ben Skeggsd7722132017-11-01 03:56:20 +10001076 ret = nvif_vmm_get(vmm, LAZY, false, new_mem->mem.page, 0,
1077 new_mem->mem.size, &old_mem->vma[1]);
1078 if (ret)
1079 goto done;
Ben Skeggs3c57d852013-11-22 10:35:25 +10001080
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001081 ret = nouveau_mem_map(old_mem, vmm, &old_mem->vma[0]);
1082 if (ret)
1083 goto done;
1084
1085 ret = nouveau_mem_map(new_mem, vmm, &old_mem->vma[1]);
1086done:
1087 if (ret) {
Ben Skeggsd7722132017-11-01 03:56:20 +10001088 nvif_vmm_put(vmm, &old_mem->vma[1]);
1089 nvif_vmm_put(vmm, &old_mem->vma[0]);
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001090 }
Ben Skeggsd2f966662011-06-06 20:54:42 +10001091 return 0;
1092}
1093
1094static int
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001095nouveau_bo_move_m2mf(struct ttm_buffer_object *bo, int evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001096 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001097{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001098 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Dave Jones1934a2a2013-09-17 17:26:34 -04001099 struct nouveau_channel *chan = drm->ttm.chan;
Ben Skeggsa01ca782015-08-20 14:54:15 +10001100 struct nouveau_cli *cli = (void *)chan->user.client;
Ben Skeggs35b81412013-11-22 10:39:57 +10001101 struct nouveau_fence *fence;
Ben Skeggsf1ab0cc2010-08-26 11:32:01 +10001102 int ret;
1103
Ben Skeggsd2f966662011-06-06 20:54:42 +10001104 /* create temporary vmas for the transfer and attach them to the
Ben Skeggsbe83cd42015-01-14 15:36:34 +10001105 * old nvkm_mem node, these will get cleaned up after ttm has
Ben Skeggsd2f966662011-06-06 20:54:42 +10001106 * destroyed the ttm_mem_reg
Ben Skeggs3425df42011-02-10 11:22:12 +10001107 */
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001108 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001109 ret = nouveau_bo_move_prep(drm, bo, new_reg);
Ben Skeggsd2f966662011-06-06 20:54:42 +10001110 if (ret)
Ben Skeggs3c57d852013-11-22 10:35:25 +10001111 return ret;
Ben Skeggs3425df42011-02-10 11:22:12 +10001112 }
1113
Ben Skeggs0ad72862014-08-10 04:10:22 +10001114 mutex_lock_nested(&cli->mutex, SINGLE_DEPTH_NESTING);
Maarten Lankhorste3be4c22014-09-16 11:15:07 +02001115 ret = nouveau_fence_sync(nouveau_bo(bo), chan, true, intr);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001116 if (ret == 0) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001117 ret = drm->ttm.move(chan, bo, &bo->mem, new_reg);
Ben Skeggs35b81412013-11-22 10:39:57 +10001118 if (ret == 0) {
1119 ret = nouveau_fence_new(chan, false, &fence);
1120 if (ret == 0) {
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001121 ret = ttm_bo_move_accel_cleanup(bo,
1122 &fence->base,
Ben Skeggs35b81412013-11-22 10:39:57 +10001123 evict,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001124 new_reg);
Ben Skeggs35b81412013-11-22 10:39:57 +10001125 nouveau_fence_unref(&fence);
1126 }
1127 }
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001128 }
Ben Skeggs0ad72862014-08-10 04:10:22 +10001129 mutex_unlock(&cli->mutex);
Ben Skeggs6a6b73f2010-10-05 16:53:48 +10001130 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001131}
1132
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001133void
Ben Skeggs49981042012-08-06 19:38:25 +10001134nouveau_bo_move_init(struct nouveau_drm *drm)
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001135{
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001136 static const struct {
1137 const char *name;
Ben Skeggs1a460982012-05-04 15:17:28 +10001138 int engine;
Ben Skeggs315a8b22015-08-20 14:54:16 +10001139 s32 oclass;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001140 int (*exec)(struct nouveau_channel *,
1141 struct ttm_buffer_object *,
1142 struct ttm_mem_reg *, struct ttm_mem_reg *);
1143 int (*init)(struct nouveau_channel *, u32 handle);
1144 } _methods[] = {
Ben Skeggs146cfe22016-07-09 10:41:01 +10001145 { "COPY", 4, 0xc1b5, nve0_bo_move_copy, nve0_bo_move_init },
1146 { "GRCE", 0, 0xc1b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs8e7e15862016-07-09 10:41:01 +10001147 { "COPY", 4, 0xc0b5, nve0_bo_move_copy, nve0_bo_move_init },
1148 { "GRCE", 0, 0xc0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs990b4542015-04-14 11:50:35 +10001149 { "COPY", 4, 0xb0b5, nve0_bo_move_copy, nve0_bo_move_init },
1150 { "GRCE", 0, 0xb0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001151 { "COPY", 4, 0xa0b5, nve0_bo_move_copy, nve0_bo_move_init },
Ben Skeggs49981042012-08-06 19:38:25 +10001152 { "GRCE", 0, 0xa0b5, nve0_bo_move_copy, nvc0_bo_move_init },
Ben Skeggs1a460982012-05-04 15:17:28 +10001153 { "COPY1", 5, 0x90b8, nvc0_bo_move_copy, nvc0_bo_move_init },
1154 { "COPY0", 4, 0x90b5, nvc0_bo_move_copy, nvc0_bo_move_init },
1155 { "COPY", 0, 0x85b5, nva3_bo_move_copy, nv50_bo_move_init },
1156 { "CRYPT", 0, 0x74c1, nv84_bo_move_exec, nv50_bo_move_init },
1157 { "M2MF", 0, 0x9039, nvc0_bo_move_m2mf, nvc0_bo_move_init },
1158 { "M2MF", 0, 0x5039, nv50_bo_move_m2mf, nv50_bo_move_init },
1159 { "M2MF", 0, 0x0039, nv04_bo_move_m2mf, nv04_bo_move_init },
Ben Skeggs5490e5d2012-05-04 14:34:16 +10001160 {},
Ben Skeggs1a460982012-05-04 15:17:28 +10001161 { "CRYPT", 0, 0x88b4, nv98_bo_move_exec, nv50_bo_move_init },
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001162 }, *mthd = _methods;
1163 const char *name = "CPU";
1164 int ret;
1165
1166 do {
Ben Skeggs49981042012-08-06 19:38:25 +10001167 struct nouveau_channel *chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001168
Ben Skeggs00fc6f62013-07-09 14:20:15 +10001169 if (mthd->engine)
Ben Skeggs49981042012-08-06 19:38:25 +10001170 chan = drm->cechan;
1171 else
1172 chan = drm->channel;
1173 if (chan == NULL)
1174 continue;
1175
Ben Skeggsa01ca782015-08-20 14:54:15 +10001176 ret = nvif_object_init(&chan->user,
Ben Skeggs0ad72862014-08-10 04:10:22 +10001177 mthd->oclass | (mthd->engine << 16),
1178 mthd->oclass, NULL, 0,
1179 &drm->ttm.copy);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001180 if (ret == 0) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001181 ret = mthd->init(chan, drm->ttm.copy.handle);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001182 if (ret) {
Ben Skeggs0ad72862014-08-10 04:10:22 +10001183 nvif_object_fini(&drm->ttm.copy);
Ben Skeggsebb945a2012-07-20 08:17:34 +10001184 continue;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001185 }
Ben Skeggsebb945a2012-07-20 08:17:34 +10001186
1187 drm->ttm.move = mthd->exec;
Ben Skeggs1bb3f6a2013-07-08 10:40:35 +10001188 drm->ttm.chan = chan;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001189 name = mthd->name;
1190 break;
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001191 }
1192 } while ((++mthd)->exec);
1193
Ben Skeggsebb945a2012-07-20 08:17:34 +10001194 NV_INFO(drm, "MM: using %s for buffer copies\n", name);
Ben Skeggsd1b167e2012-05-04 14:01:52 +10001195}
1196
Ben Skeggs6ee73862009-12-11 19:24:15 +10001197static int
1198nouveau_bo_move_flipd(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001199 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001200{
Christian Königc13c55d2017-04-12 15:33:00 +02001201 struct ttm_operation_ctx ctx = { intr, no_wait_gpu };
Christian Königf1217ed2014-08-27 13:16:04 +02001202 struct ttm_place placement_memtype = {
1203 .fpfn = 0,
1204 .lpfn = 0,
1205 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1206 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001207 struct ttm_placement placement;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001208 struct ttm_mem_reg tmp_reg;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001209 int ret;
1210
Ben Skeggs6ee73862009-12-11 19:24:15 +10001211 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001212 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001213
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001214 tmp_reg = *new_reg;
1215 tmp_reg.mm_node = NULL;
Christian Königc13c55d2017-04-12 15:33:00 +02001216 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, &ctx);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001217 if (ret)
1218 return ret;
1219
Roger He993baf12017-12-21 17:42:51 +08001220 ret = ttm_tt_bind(bo->ttm, &tmp_reg, &ctx);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001221 if (ret)
1222 goto out;
1223
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001224 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001225 if (ret)
1226 goto out;
1227
Roger He3e98d822017-12-08 20:19:32 +08001228 ret = ttm_bo_move_ttm(bo, &ctx, new_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001229out:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001230 ttm_bo_mem_put(bo, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001231 return ret;
1232}
1233
1234static int
1235nouveau_bo_move_flips(struct ttm_buffer_object *bo, bool evict, bool intr,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001236 bool no_wait_gpu, struct ttm_mem_reg *new_reg)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001237{
Christian Königc13c55d2017-04-12 15:33:00 +02001238 struct ttm_operation_ctx ctx = { intr, no_wait_gpu };
Christian Königf1217ed2014-08-27 13:16:04 +02001239 struct ttm_place placement_memtype = {
1240 .fpfn = 0,
1241 .lpfn = 0,
1242 .flags = TTM_PL_FLAG_TT | TTM_PL_MASK_CACHING
1243 };
Ben Skeggs6ee73862009-12-11 19:24:15 +10001244 struct ttm_placement placement;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001245 struct ttm_mem_reg tmp_reg;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001246 int ret;
1247
Ben Skeggs6ee73862009-12-11 19:24:15 +10001248 placement.num_placement = placement.num_busy_placement = 1;
Francisco Jerez77e2b5e2009-12-16 19:05:00 +01001249 placement.placement = placement.busy_placement = &placement_memtype;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001250
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001251 tmp_reg = *new_reg;
1252 tmp_reg.mm_node = NULL;
Christian Königc13c55d2017-04-12 15:33:00 +02001253 ret = ttm_bo_mem_space(bo, &placement, &tmp_reg, &ctx);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001254 if (ret)
1255 return ret;
1256
Roger He3e98d822017-12-08 20:19:32 +08001257 ret = ttm_bo_move_ttm(bo, &ctx, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001258 if (ret)
1259 goto out;
1260
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001261 ret = nouveau_bo_move_m2mf(bo, true, intr, no_wait_gpu, new_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001262 if (ret)
1263 goto out;
1264
1265out:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001266 ttm_bo_mem_put(bo, &tmp_reg);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001267 return ret;
1268}
1269
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001270static void
Nicolai Hähnle66257db2016-12-15 17:23:49 +01001271nouveau_bo_move_ntfy(struct ttm_buffer_object *bo, bool evict,
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001272 struct ttm_mem_reg *new_reg)
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001273{
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001274 struct nouveau_mem *mem = new_reg ? nouveau_mem(new_reg) : NULL;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001275 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs24e83752017-11-01 03:56:19 +10001276 struct nouveau_vma *vma;
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001277
Ben Skeggs9f1feed2012-01-25 15:34:22 +10001278 /* ttm can now (stupidly) pass the driver bos it didn't create... */
1279 if (bo->destroy != nouveau_bo_del_ttm)
1280 return;
1281
Ben Skeggsa48296a2017-11-01 03:56:19 +10001282 if (mem && new_reg->mem_type != TTM_PL_SYSTEM &&
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001283 mem->mem.page == nvbo->page) {
Ben Skeggsa48296a2017-11-01 03:56:19 +10001284 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs24e83752017-11-01 03:56:19 +10001285 nouveau_vma_map(vma, mem);
Ben Skeggsa48296a2017-11-01 03:56:19 +10001286 }
1287 } else {
1288 list_for_each_entry(vma, &nvbo->vma_list, head) {
Ben Skeggs10dcab32016-12-12 17:52:45 +10001289 WARN_ON(ttm_bo_wait(bo, false, false));
Ben Skeggs24e83752017-11-01 03:56:19 +10001290 nouveau_vma_unmap(vma);
Ben Skeggsfd2871a2011-06-06 14:07:04 +10001291 }
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001292 }
1293}
1294
Ben Skeggs6ee73862009-12-11 19:24:15 +10001295static int
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001296nouveau_bo_vm_bind(struct ttm_buffer_object *bo, struct ttm_mem_reg *new_reg,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001297 struct nouveau_drm_tile **new_tile)
Ben Skeggs6ee73862009-12-11 19:24:15 +10001298{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001299 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1300 struct drm_device *dev = drm->dev;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001301 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001302 u64 offset = new_reg->start << PAGE_SHIFT;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001303
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001304 *new_tile = NULL;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001305 if (new_reg->mem_type != TTM_PL_VRAM)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001306 return 0;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001307
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001308 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_CELSIUS) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001309 *new_tile = nv10_bo_set_tiling(dev, offset, new_reg->size,
Ben Skeggs7760a2e2017-11-01 03:56:19 +10001310 nvbo->mode, nvbo->zeta);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001311 }
1312
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001313 return 0;
1314}
Ben Skeggs6ee73862009-12-11 19:24:15 +10001315
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001316static void
1317nouveau_bo_vm_cleanup(struct ttm_buffer_object *bo,
Ben Skeggsebb945a2012-07-20 08:17:34 +10001318 struct nouveau_drm_tile *new_tile,
1319 struct nouveau_drm_tile **old_tile)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001320{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001321 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
1322 struct drm_device *dev = drm->dev;
Chris Wilsonf54d1862016-10-25 13:00:45 +01001323 struct dma_fence *fence = reservation_object_get_excl(bo->resv);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001324
Maarten Lankhorstf2c24b82014-04-02 17:14:48 +02001325 nv10_bo_put_tile_region(dev, *old_tile, fence);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001326 *old_tile = new_tile;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001327}
1328
1329static int
Christian König2823f4f2017-04-26 16:31:14 +02001330nouveau_bo_move(struct ttm_buffer_object *bo, bool evict,
1331 struct ttm_operation_ctx *ctx,
1332 struct ttm_mem_reg *new_reg)
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001333{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001334 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001335 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001336 struct ttm_mem_reg *old_reg = &bo->mem;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001337 struct nouveau_drm_tile *new_tile = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001338 int ret = 0;
1339
Christian König2823f4f2017-04-26 16:31:14 +02001340 ret = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
Christian König88932a72016-06-06 10:17:53 +02001341 if (ret)
1342 return ret;
1343
Alexandre Courbot5be5a152014-10-27 18:11:52 +09001344 if (nvbo->pin_refcnt)
1345 NV_WARN(drm, "Moving pinned object %p!\n", nvbo);
1346
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001347 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001348 ret = nouveau_bo_vm_bind(bo, new_reg, &new_tile);
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001349 if (ret)
1350 return ret;
1351 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001352
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001353 /* Fake bo copy. */
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001354 if (old_reg->mem_type == TTM_PL_SYSTEM && !bo->ttm) {
Ben Skeggs6ee73862009-12-11 19:24:15 +10001355 BUG_ON(bo->mem.mm_node != NULL);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001356 bo->mem = *new_reg;
1357 new_reg->mm_node = NULL;
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001358 goto out;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001359 }
1360
Ben Skeggscef9e992013-11-22 10:52:54 +10001361 /* Hardware assisted copy. */
1362 if (drm->ttm.move) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001363 if (new_reg->mem_type == TTM_PL_SYSTEM)
Christian König2823f4f2017-04-26 16:31:14 +02001364 ret = nouveau_bo_move_flipd(bo, evict,
1365 ctx->interruptible,
1366 ctx->no_wait_gpu, new_reg);
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001367 else if (old_reg->mem_type == TTM_PL_SYSTEM)
Christian König2823f4f2017-04-26 16:31:14 +02001368 ret = nouveau_bo_move_flips(bo, evict,
1369 ctx->interruptible,
1370 ctx->no_wait_gpu, new_reg);
Ben Skeggscef9e992013-11-22 10:52:54 +10001371 else
Christian König2823f4f2017-04-26 16:31:14 +02001372 ret = nouveau_bo_move_m2mf(bo, evict,
1373 ctx->interruptible,
1374 ctx->no_wait_gpu, new_reg);
Ben Skeggscef9e992013-11-22 10:52:54 +10001375 if (!ret)
1376 goto out;
Ben Skeggsb8a6a802010-08-27 11:55:43 +10001377 }
1378
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001379 /* Fallback to software copy. */
Christian König2823f4f2017-04-26 16:31:14 +02001380 ret = ttm_bo_wait(bo, ctx->interruptible, ctx->no_wait_gpu);
Ben Skeggscef9e992013-11-22 10:52:54 +10001381 if (ret == 0)
Roger He3e98d822017-12-08 20:19:32 +08001382 ret = ttm_bo_move_memcpy(bo, ctx, new_reg);
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001383
1384out:
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001385 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA) {
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001386 if (ret)
1387 nouveau_bo_vm_cleanup(bo, NULL, &new_tile);
1388 else
1389 nouveau_bo_vm_cleanup(bo, new_tile, &nvbo->tile);
1390 }
Francisco Jereza0af9ad2009-12-11 16:51:09 +01001391
1392 return ret;
Ben Skeggs6ee73862009-12-11 19:24:15 +10001393}
1394
1395static int
1396nouveau_bo_verify_access(struct ttm_buffer_object *bo, struct file *filp)
1397{
David Herrmannacb46522013-08-25 18:28:59 +02001398 struct nouveau_bo *nvbo = nouveau_bo(bo);
1399
David Herrmannd9a1f0b2016-09-01 14:48:33 +02001400 return drm_vma_node_verify_access(&nvbo->gem.vma_node,
1401 filp->private_data);
Ben Skeggs6ee73862009-12-11 19:24:15 +10001402}
1403
Jerome Glissef32f02f2010-04-09 14:39:25 +02001404static int
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001405nouveau_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
Jerome Glissef32f02f2010-04-09 14:39:25 +02001406{
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001407 struct ttm_mem_type_manager *man = &bdev->man[reg->mem_type];
Ben Skeggsebb945a2012-07-20 08:17:34 +10001408 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001409 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001410 struct nouveau_mem *mem = nouveau_mem(reg);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001411
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001412 reg->bus.addr = NULL;
1413 reg->bus.offset = 0;
1414 reg->bus.size = reg->num_pages << PAGE_SHIFT;
1415 reg->bus.base = 0;
1416 reg->bus.is_iomem = false;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001417 if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
1418 return -EINVAL;
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001419 switch (reg->mem_type) {
Jerome Glissef32f02f2010-04-09 14:39:25 +02001420 case TTM_PL_SYSTEM:
1421 /* System memory */
1422 return 0;
1423 case TTM_PL_TT:
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001424#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001425 if (drm->agp.bridge) {
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001426 reg->bus.offset = reg->start << PAGE_SHIFT;
1427 reg->bus.base = drm->agp.base;
1428 reg->bus.is_iomem = !drm->agp.cma;
Jerome Glissef32f02f2010-04-09 14:39:25 +02001429 }
1430#endif
Ben Skeggsd7722132017-11-01 03:56:20 +10001431 if (drm->client.mem->oclass < NVIF_CLASS_MEM_NV50 || !mem->kind)
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001432 /* untiled */
1433 break;
1434 /* fallthrough, tiled memory */
Jerome Glissef32f02f2010-04-09 14:39:25 +02001435 case TTM_PL_VRAM:
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001436 reg->bus.offset = reg->start << PAGE_SHIFT;
1437 reg->bus.base = device->func->resource_addr(device, 1);
1438 reg->bus.is_iomem = true;
Ben Skeggsd7722132017-11-01 03:56:20 +10001439 if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
1440 union {
1441 struct nv50_mem_map_v0 nv50;
1442 struct gf100_mem_map_v0 gf100;
1443 } args;
1444 u64 handle, length;
1445 u32 argc = 0;
1446 int ret;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001447
Ben Skeggsd7722132017-11-01 03:56:20 +10001448 switch (mem->mem.object.oclass) {
1449 case NVIF_CLASS_MEM_NV50:
1450 args.nv50.version = 0;
1451 args.nv50.ro = 0;
1452 args.nv50.kind = mem->kind;
1453 args.nv50.comp = mem->comp;
Thierry Redingb554b122018-01-19 07:24:12 +10001454 argc = sizeof(args.nv50);
Ben Skeggsd7722132017-11-01 03:56:20 +10001455 break;
1456 case NVIF_CLASS_MEM_GF100:
1457 args.gf100.version = 0;
1458 args.gf100.ro = 0;
1459 args.gf100.kind = mem->kind;
Thierry Redingb554b122018-01-19 07:24:12 +10001460 argc = sizeof(args.gf100);
Ben Skeggsd7722132017-11-01 03:56:20 +10001461 break;
1462 default:
1463 WARN_ON(1);
1464 break;
1465 }
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001466
Ben Skeggsd7722132017-11-01 03:56:20 +10001467 ret = nvif_object_map_handle(&mem->mem.object,
Thierry Redingb554b122018-01-19 07:24:12 +10001468 &args, argc,
Ben Skeggsd7722132017-11-01 03:56:20 +10001469 &handle, &length);
1470 if (ret != 1)
1471 return ret ? ret : -EINVAL;
1472
1473 reg->bus.base = 0;
1474 reg->bus.offset = handle;
Ben Skeggs3863c9b2012-07-14 19:09:17 +10001475 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001476 break;
1477 default:
1478 return -EINVAL;
1479 }
1480 return 0;
1481}
1482
1483static void
Ben Skeggs605f9cc2016-05-17 11:13:37 +10001484nouveau_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *reg)
Jerome Glissef32f02f2010-04-09 14:39:25 +02001485{
Ben Skeggsd7722132017-11-01 03:56:20 +10001486 struct nouveau_drm *drm = nouveau_bdev(bdev);
Ben Skeggs9ce523c2017-11-01 03:56:19 +10001487 struct nouveau_mem *mem = nouveau_mem(reg);
Ben Skeggsf869ef82010-11-15 11:53:16 +10001488
Ben Skeggsd7722132017-11-01 03:56:20 +10001489 if (drm->client.mem->oclass >= NVIF_CLASS_MEM_NV50) {
1490 switch (reg->mem_type) {
1491 case TTM_PL_TT:
1492 if (mem->kind)
1493 nvif_object_unmap_handle(&mem->mem.object);
1494 break;
1495 case TTM_PL_VRAM:
1496 nvif_object_unmap_handle(&mem->mem.object);
1497 break;
1498 default:
1499 break;
1500 }
1501 }
Jerome Glissef32f02f2010-04-09 14:39:25 +02001502}
1503
1504static int
1505nouveau_ttm_fault_reserve_notify(struct ttm_buffer_object *bo)
1506{
Ben Skeggsebb945a2012-07-20 08:17:34 +10001507 struct nouveau_drm *drm = nouveau_bdev(bo->bdev);
Ben Skeggse1429b42010-09-10 11:12:25 +10001508 struct nouveau_bo *nvbo = nouveau_bo(bo);
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001509 struct nvkm_device *device = nvxx_device(&drm->client.device);
Ben Skeggs7e8820f2015-08-20 14:54:23 +10001510 u32 mappable = device->func->resource_size(device, 1) >> PAGE_SHIFT;
Christian Königf1217ed2014-08-27 13:16:04 +02001511 int i, ret;
Ben Skeggse1429b42010-09-10 11:12:25 +10001512
1513 /* as long as the bo isn't in vram, and isn't tiled, we've got
1514 * nothing to do here.
1515 */
1516 if (bo->mem.mem_type != TTM_PL_VRAM) {
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001517 if (drm->client.device.info.family < NV_DEVICE_INFO_V0_TESLA ||
Ben Skeggs7760a2e2017-11-01 03:56:19 +10001518 !nvbo->kind)
Ben Skeggse1429b42010-09-10 11:12:25 +10001519 return 0;
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001520
1521 if (bo->mem.mem_type == TTM_PL_SYSTEM) {
1522 nouveau_bo_placement_set(nvbo, TTM_PL_TT, 0);
1523
1524 ret = nouveau_bo_validate(nvbo, false, false);
1525 if (ret)
1526 return ret;
1527 }
1528 return 0;
Ben Skeggse1429b42010-09-10 11:12:25 +10001529 }
1530
1531 /* make sure bo is in mappable vram */
Ben Skeggs1167c6b2016-05-18 13:57:42 +10001532 if (drm->client.device.info.family >= NV_DEVICE_INFO_V0_TESLA ||
Maarten Lankhorsta5540902013-11-12 13:34:09 +01001533 bo->mem.start + bo->mem.num_pages < mappable)
Ben Skeggse1429b42010-09-10 11:12:25 +10001534 return 0;
1535
Christian Königf1217ed2014-08-27 13:16:04 +02001536 for (i = 0; i < nvbo->placement.num_placement; ++i) {
1537 nvbo->placements[i].fpfn = 0;
1538 nvbo->placements[i].lpfn = mappable;
1539 }
Ben Skeggse1429b42010-09-10 11:12:25 +10001540
Christian Königf1217ed2014-08-27 13:16:04 +02001541 for (i = 0; i < nvbo->placement.num_busy_placement; ++i) {
1542 nvbo->busy_placements[i].fpfn = 0;
1543 nvbo->busy_placements[i].lpfn = mappable;
1544 }
1545
Dave Airliec2848152012-05-18 15:31:12 +01001546 nouveau_bo_placement_set(nvbo, TTM_PL_FLAG_VRAM, 0);
Maarten Lankhorst97a875c2012-11-28 11:25:44 +00001547 return nouveau_bo_validate(nvbo, false, false);
Jerome Glissef32f02f2010-04-09 14:39:25 +02001548}
1549
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001550static int
Roger Hed0cef9f2017-12-21 17:42:50 +08001551nouveau_ttm_tt_populate(struct ttm_tt *ttm, struct ttm_operation_ctx *ctx)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001552{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001553 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001554 struct nouveau_drm *drm;
Ben Skeggs359088d2017-11-01 03:56:19 +10001555 struct device *dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001556 unsigned i;
1557 int r;
Dave Airlie22b33e82012-04-02 11:53:06 +01001558 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001559
1560 if (ttm->state != tt_unpopulated)
1561 return 0;
1562
Dave Airlie22b33e82012-04-02 11:53:06 +01001563 if (slave && ttm->sg) {
1564 /* make userspace faulting work */
1565 drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
1566 ttm_dma->dma_address, ttm->num_pages);
1567 ttm->state = tt_unbound;
1568 return 0;
1569 }
1570
Ben Skeggsebb945a2012-07-20 08:17:34 +10001571 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs359088d2017-11-01 03:56:19 +10001572 dev = drm->dev->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001573
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001574#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001575 if (drm->agp.bridge) {
Roger Hed0cef9f2017-12-21 17:42:50 +08001576 return ttm_agp_tt_populate(ttm, ctx);
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001577 }
1578#endif
1579
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001580#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001581 if (swiotlb_nr_tbl()) {
Roger Hed0cef9f2017-12-21 17:42:50 +08001582 return ttm_dma_populate((void *)ttm, dev, ctx);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001583 }
1584#endif
1585
Roger Hed0cef9f2017-12-21 17:42:50 +08001586 r = ttm_pool_populate(ttm, ctx);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001587 if (r) {
1588 return r;
1589 }
1590
1591 for (i = 0; i < ttm->num_pages; i++) {
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001592 dma_addr_t addr;
1593
Ben Skeggs359088d2017-11-01 03:56:19 +10001594 addr = dma_map_page(dev, ttm->pages[i], 0, PAGE_SIZE,
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001595 DMA_BIDIRECTIONAL);
1596
Ben Skeggs359088d2017-11-01 03:56:19 +10001597 if (dma_mapping_error(dev, addr)) {
Rasmus Villemoes4fbbed42016-02-15 19:41:46 +01001598 while (i--) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001599 dma_unmap_page(dev, ttm_dma->dma_address[i],
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001600 PAGE_SIZE, DMA_BIDIRECTIONAL);
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001601 ttm_dma->dma_address[i] = 0;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001602 }
1603 ttm_pool_unpopulate(ttm);
1604 return -EFAULT;
1605 }
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001606
1607 ttm_dma->dma_address[i] = addr;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001608 }
1609 return 0;
1610}
1611
1612static void
1613nouveau_ttm_tt_unpopulate(struct ttm_tt *ttm)
1614{
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001615 struct ttm_dma_tt *ttm_dma = (void *)ttm;
Ben Skeggsebb945a2012-07-20 08:17:34 +10001616 struct nouveau_drm *drm;
Ben Skeggs359088d2017-11-01 03:56:19 +10001617 struct device *dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001618 unsigned i;
Dave Airlie22b33e82012-04-02 11:53:06 +01001619 bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
1620
1621 if (slave)
1622 return;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001623
Ben Skeggsebb945a2012-07-20 08:17:34 +10001624 drm = nouveau_bdev(ttm->bdev);
Ben Skeggs359088d2017-11-01 03:56:19 +10001625 dev = drm->dev->dev;
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001626
Daniel Vettera7fb8a22015-09-09 16:45:52 +02001627#if IS_ENABLED(CONFIG_AGP)
Ben Skeggs340b0e72015-08-20 14:54:23 +10001628 if (drm->agp.bridge) {
Jerome Glissedea7e0a2012-01-03 17:37:37 -05001629 ttm_agp_tt_unpopulate(ttm);
1630 return;
1631 }
1632#endif
1633
Alexandre Courbot9bcd38d2016-03-02 19:12:27 +09001634#if IS_ENABLED(CONFIG_SWIOTLB) && IS_ENABLED(CONFIG_X86)
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001635 if (swiotlb_nr_tbl()) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001636 ttm_dma_unpopulate((void *)ttm, dev);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001637 return;
1638 }
1639#endif
1640
1641 for (i = 0; i < ttm->num_pages; i++) {
Jerome Glisse8e7e7052011-11-09 17:15:26 -05001642 if (ttm_dma->dma_address[i]) {
Ben Skeggs359088d2017-11-01 03:56:19 +10001643 dma_unmap_page(dev, ttm_dma->dma_address[i], PAGE_SIZE,
Alexandre Courbotfd1496a2014-07-31 18:09:42 +09001644 DMA_BIDIRECTIONAL);
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001645 }
1646 }
1647
1648 ttm_pool_unpopulate(ttm);
1649}
1650
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001651void
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001652nouveau_bo_fence(struct nouveau_bo *nvbo, struct nouveau_fence *fence, bool exclusive)
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001653{
Maarten Lankhorst29ba89b2014-01-09 11:03:11 +01001654 struct reservation_object *resv = nvbo->bo.resv;
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001655
Maarten Lankhorst809e9442014-04-09 16:19:30 +02001656 if (exclusive)
1657 reservation_object_add_excl_fence(resv, &fence->base);
1658 else if (fence)
1659 reservation_object_add_shared_fence(resv, &fence->base);
Maarten Lankhorstdd7cfd62014-01-21 13:07:31 +01001660}
1661
Ben Skeggs6ee73862009-12-11 19:24:15 +10001662struct ttm_bo_driver nouveau_bo_driver = {
Jerome Glisse649bf3c2011-11-01 20:46:13 -04001663 .ttm_tt_create = &nouveau_ttm_tt_create,
Konrad Rzeszutek Wilk3230cfc2011-10-17 17:14:26 -04001664 .ttm_tt_populate = &nouveau_ttm_tt_populate,
1665 .ttm_tt_unpopulate = &nouveau_ttm_tt_unpopulate,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001666 .invalidate_caches = nouveau_bo_invalidate_caches,
1667 .init_mem_type = nouveau_bo_init_mem_type,
Christian Königa2ab19fe2016-08-30 17:26:04 +02001668 .eviction_valuable = ttm_bo_eviction_valuable,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001669 .evict_flags = nouveau_bo_evict_flags,
Ben Skeggsa4154bb2011-02-10 10:35:16 +10001670 .move_notify = nouveau_bo_move_ntfy,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001671 .move = nouveau_bo_move,
1672 .verify_access = nouveau_bo_verify_access,
Jerome Glissef32f02f2010-04-09 14:39:25 +02001673 .fault_reserve_notify = &nouveau_ttm_fault_reserve_notify,
1674 .io_mem_reserve = &nouveau_ttm_io_mem_reserve,
1675 .io_mem_free = &nouveau_ttm_io_mem_free,
Ben Skeggs6ee73862009-12-11 19:24:15 +10001676};