blob: 0b908e9de792b94229ad8b365e2c554ffbf08e11 [file] [log] [blame]
Tomi Valkeinen559d6702009-11-03 11:23:50 +02001/*
Tomi Valkeinen559d6702009-11-03 11:23:50 +02002 * Copyright (C) 2009 Nokia Corporation
3 * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
4 *
5 * Some code and ideas taken from drivers/video/omap/ driver
6 * by Imre Deak.
7 *
8 * This program is free software; you can redistribute it and/or modify it
9 * under the terms of the GNU General Public License version 2 as published by
10 * the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but WITHOUT
13 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
15 * more details.
16 *
17 * You should have received a copy of the GNU General Public License along with
18 * this program. If not, see <http://www.gnu.org/licenses/>.
19 */
20
21#define DSS_SUBSYS_NAME "DSS"
22
Laurent Pinchart11765d12017-08-05 01:44:01 +030023#include <linux/debugfs.h>
Laurent Pincharta921c1a2017-10-13 17:59:01 +030024#include <linux/dma-mapping.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020025#include <linux/kernel.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020026#include <linux/module.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020027#include <linux/io.h>
Paul Gortmakera8a35932011-07-10 13:20:26 -040028#include <linux/export.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020029#include <linux/err.h>
30#include <linux/delay.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020031#include <linux/seq_file.h>
32#include <linux/clk.h>
Arnd Bergmann2639d6b2016-05-09 23:51:27 +020033#include <linux/pinctrl/consumer.h>
Tomi Valkeinen24e62892011-05-23 11:51:18 +030034#include <linux/platform_device.h>
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +030035#include <linux/pm_runtime.h>
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053036#include <linux/gfp.h>
Tomi Valkeinen33366d02012-09-28 13:54:35 +030037#include <linux/sizes.h>
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +053038#include <linux/mfd/syscon.h>
39#include <linux/regmap.h>
Tomi Valkeinen2ecef242013-12-16 15:13:24 +020040#include <linux/of.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030041#include <linux/of_device.h>
Rob Herring09bffa62017-03-22 08:26:08 -050042#include <linux/of_graph.h>
Tomi Valkeinen99767542014-07-04 13:38:27 +053043#include <linux/regulator/consumer.h>
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +020044#include <linux/suspend.h>
Tomi Valkeinen736e60d2015-06-04 15:22:23 +030045#include <linux/component.h>
Laurent Pinchart18daeb82017-08-05 01:43:58 +030046#include <linux/sys_soc.h>
Tomi Valkeinen559d6702009-11-03 11:23:50 +020047
Peter Ujfalusi32043da2016-05-27 14:40:49 +030048#include "omapdss.h"
Tomi Valkeinen559d6702009-11-03 11:23:50 +020049#include "dss.h"
50
Tomi Valkeinen559d6702009-11-03 11:23:50 +020051struct dss_reg {
52 u16 idx;
53};
54
55#define DSS_REG(idx) ((const struct dss_reg) { idx })
56
57#define DSS_REVISION DSS_REG(0x0000)
58#define DSS_SYSCONFIG DSS_REG(0x0010)
59#define DSS_SYSSTATUS DSS_REG(0x0014)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020060#define DSS_CONTROL DSS_REG(0x0040)
61#define DSS_SDI_CONTROL DSS_REG(0x0044)
62#define DSS_PLL_CONTROL DSS_REG(0x0048)
63#define DSS_SDI_STATUS DSS_REG(0x005C)
64
Laurent Pinchart360c2152018-02-13 14:00:28 +020065#define REG_GET(dss, idx, start, end) \
66 FLD_GET(dss_read_reg(dss, idx), start, end)
Tomi Valkeinen559d6702009-11-03 11:23:50 +020067
Laurent Pinchart360c2152018-02-13 14:00:28 +020068#define REG_FLD_MOD(dss, idx, val, start, end) \
69 dss_write_reg(dss, idx, \
70 FLD_MOD(dss_read_reg(dss, idx), val, start, end))
Tomi Valkeinen559d6702009-11-03 11:23:50 +020071
Laurent Pinchartfecea252017-08-05 01:43:52 +030072struct dss_ops {
Laurent Pinchart8aea8e62018-02-13 14:00:24 +020073 int (*dpi_select_source)(struct dss_device *dss, int port,
74 enum omap_channel channel);
75 int (*select_lcd_source)(struct dss_device *dss,
76 enum omap_channel channel,
77 enum dss_clk_source clk_src);
Laurent Pinchartfecea252017-08-05 01:43:52 +030078};
79
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053080struct dss_features {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +030081 enum dss_model model;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053082 u8 fck_div_max;
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +030083 unsigned int fck_freq_max;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053084 u8 dss_fck_multiplier;
Tomi Valkeinen64ad8462013-11-01 11:38:04 +020085 const char *parent_clk_name;
Tomi Valkeinen234f9a22014-12-11 15:59:31 +020086 const enum omap_display_type *ports;
Archit Taneja387ce9f2014-05-22 17:01:57 +053087 int num_ports;
Laurent Pinchart51919572017-08-05 01:44:18 +030088 const enum omap_dss_output_id *outputs;
Laurent Pinchartfecea252017-08-05 01:43:52 +030089 const struct dss_ops *ops;
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +030090 struct dss_reg_field dispc_clk_switch;
Laurent Pinchart4569ab72017-08-05 01:44:13 +030091 bool has_lcd_clk_src;
Chandrabhanu Mahapatra185bae12012-07-11 18:36:18 +053092};
93
Taneja, Archit235e7db2011-03-14 23:28:21 -050094static const char * const dss_generic_clk_source_names[] = {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +030095 [DSS_CLK_SRC_FCK] = "FCK",
96 [DSS_CLK_SRC_PLL1_1] = "PLL1:1",
97 [DSS_CLK_SRC_PLL1_2] = "PLL1:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +030098 [DSS_CLK_SRC_PLL1_3] = "PLL1:3",
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +030099 [DSS_CLK_SRC_PLL2_1] = "PLL2:1",
100 [DSS_CLK_SRC_PLL2_2] = "PLL2:2",
Tomi Valkeinenb5d8c752016-05-17 14:12:35 +0300101 [DSS_CLK_SRC_PLL2_3] = "PLL2:3",
102 [DSS_CLK_SRC_HDMI_PLL] = "HDMI PLL",
Archit Taneja067a57e2011-03-02 11:57:25 +0530103};
104
Laurent Pinchart360c2152018-02-13 14:00:28 +0200105static inline void dss_write_reg(struct dss_device *dss,
106 const struct dss_reg idx, u32 val)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200107{
Laurent Pinchart360c2152018-02-13 14:00:28 +0200108 __raw_writel(val, dss->base + idx.idx);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200109}
110
Laurent Pinchart360c2152018-02-13 14:00:28 +0200111static inline u32 dss_read_reg(struct dss_device *dss, const struct dss_reg idx)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200112{
Laurent Pinchart360c2152018-02-13 14:00:28 +0200113 return __raw_readl(dss->base + idx.idx);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200114}
115
Laurent Pinchart360c2152018-02-13 14:00:28 +0200116#define SR(dss, reg) \
117 dss->ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(dss, DSS_##reg)
118#define RR(dss, reg) \
119 dss_write_reg(dss, DSS_##reg, dss->ctx[(DSS_##reg).idx / sizeof(u32)])
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200120
Laurent Pinchart360c2152018-02-13 14:00:28 +0200121static void dss_save_context(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200122{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300123 DSSDBG("dss_save_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200124
Laurent Pinchart360c2152018-02-13 14:00:28 +0200125 SR(dss, CONTROL);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200126
Laurent Pinchart360c2152018-02-13 14:00:28 +0200127 if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
128 SR(dss, SDI_CONTROL);
129 SR(dss, PLL_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200130 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300131
Laurent Pinchart360c2152018-02-13 14:00:28 +0200132 dss->ctx_valid = true;
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300133
134 DSSDBG("context saved\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200135}
136
Laurent Pinchart360c2152018-02-13 14:00:28 +0200137static void dss_restore_context(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200138{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300139 DSSDBG("dss_restore_context\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200140
Laurent Pinchart360c2152018-02-13 14:00:28 +0200141 if (!dss->ctx_valid)
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300142 return;
143
Laurent Pinchart360c2152018-02-13 14:00:28 +0200144 RR(dss, CONTROL);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200145
Laurent Pinchart360c2152018-02-13 14:00:28 +0200146 if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
147 RR(dss, SDI_CONTROL);
148 RR(dss, PLL_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200149 }
Tomi Valkeinen69f06052011-06-01 15:56:39 +0300150
151 DSSDBG("context restored\n");
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200152}
153
154#undef SR
155#undef RR
156
Laurent Pinchart27260992018-02-13 14:00:22 +0200157void dss_ctrl_pll_enable(struct dss_pll *pll, bool enable)
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530158{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200159 unsigned int shift;
160 unsigned int val;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530161
Laurent Pinchart27260992018-02-13 14:00:22 +0200162 if (!pll->dss->syscon_pll_ctrl)
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530163 return;
164
165 val = !enable;
166
Laurent Pinchart27260992018-02-13 14:00:22 +0200167 switch (pll->id) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530168 case DSS_PLL_VIDEO1:
169 shift = 0;
170 break;
171 case DSS_PLL_VIDEO2:
172 shift = 1;
173 break;
174 case DSS_PLL_HDMI:
175 shift = 2;
176 break;
177 default:
Laurent Pinchart27260992018-02-13 14:00:22 +0200178 DSSERR("illegal DSS PLL ID %d\n", pll->id);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530179 return;
180 }
181
Laurent Pinchart27260992018-02-13 14:00:22 +0200182 regmap_update_bits(pll->dss->syscon_pll_ctrl,
183 pll->dss->syscon_pll_ctrl_offset,
184 1 << shift, val << shift);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530185}
186
Laurent Pinchart360c2152018-02-13 14:00:28 +0200187static int dss_ctrl_pll_set_control_mux(struct dss_device *dss,
188 enum dss_clk_source clk_src,
189 enum omap_channel channel)
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530190{
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200191 unsigned int shift, val;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530192
Laurent Pinchart360c2152018-02-13 14:00:28 +0200193 if (!dss->syscon_pll_ctrl)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300194 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530195
196 switch (channel) {
197 case OMAP_DSS_CHANNEL_LCD:
198 shift = 3;
199
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300200 switch (clk_src) {
201 case DSS_CLK_SRC_PLL1_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530202 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300203 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530204 val = 1; break;
205 default:
206 DSSERR("error in PLL mux config for LCD\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300207 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530208 }
209
210 break;
211 case OMAP_DSS_CHANNEL_LCD2:
212 shift = 5;
213
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300214 switch (clk_src) {
215 case DSS_CLK_SRC_PLL1_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530216 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300217 case DSS_CLK_SRC_PLL2_3:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530218 val = 1; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300219 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530220 val = 2; break;
221 default:
222 DSSERR("error in PLL mux config for LCD2\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300223 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530224 }
225
226 break;
227 case OMAP_DSS_CHANNEL_LCD3:
228 shift = 7;
229
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300230 switch (clk_src) {
231 case DSS_CLK_SRC_PLL2_1:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530232 val = 0; break;
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300233 case DSS_CLK_SRC_PLL1_3:
234 val = 1; break;
235 case DSS_CLK_SRC_HDMI_PLL:
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530236 val = 2; break;
237 default:
238 DSSERR("error in PLL mux config for LCD3\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300239 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530240 }
241
242 break;
243 default:
244 DSSERR("error in PLL mux config\n");
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300245 return -EINVAL;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530246 }
247
Laurent Pinchart360c2152018-02-13 14:00:28 +0200248 regmap_update_bits(dss->syscon_pll_ctrl, dss->syscon_pll_ctrl_offset,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530249 0x3 << shift, val << shift);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300250
251 return 0;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +0530252}
253
Laurent Pinchartd7157df2018-02-13 14:00:23 +0200254void dss_sdi_init(struct dss_device *dss, int datapairs)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200255{
256 u32 l;
257
258 BUG_ON(datapairs > 3 || datapairs < 1);
259
Laurent Pinchart360c2152018-02-13 14:00:28 +0200260 l = dss_read_reg(dss, DSS_SDI_CONTROL);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200261 l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
262 l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
263 l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200264 dss_write_reg(dss, DSS_SDI_CONTROL, l);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200265
Laurent Pinchart360c2152018-02-13 14:00:28 +0200266 l = dss_read_reg(dss, DSS_PLL_CONTROL);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200267 l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
268 l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
269 l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200270 dss_write_reg(dss, DSS_PLL_CONTROL, l);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200271}
272
Laurent Pinchartd7157df2018-02-13 14:00:23 +0200273int dss_sdi_enable(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200274{
275 unsigned long timeout;
276
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200277 dispc_pck_free_enable(dss->dispc, 1);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200278
279 /* Reset SDI PLL */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200280 REG_FLD_MOD(dss, DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200281 udelay(1); /* wait 2x PCLK */
282
283 /* Lock SDI PLL */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200284 REG_FLD_MOD(dss, DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200285
286 /* Waiting for PLL lock request to complete */
287 timeout = jiffies + msecs_to_jiffies(500);
Laurent Pinchart360c2152018-02-13 14:00:28 +0200288 while (dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 6)) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200289 if (time_after_eq(jiffies, timeout)) {
290 DSSERR("PLL lock request timed out\n");
291 goto err1;
292 }
293 }
294
295 /* Clearing PLL_GO bit */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200296 REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 28, 28);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200297
298 /* Waiting for PLL to lock */
299 timeout = jiffies + msecs_to_jiffies(500);
Laurent Pinchart360c2152018-02-13 14:00:28 +0200300 while (!(dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 5))) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200301 if (time_after_eq(jiffies, timeout)) {
302 DSSERR("PLL lock timed out\n");
303 goto err1;
304 }
305 }
306
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200307 dispc_lcd_enable_signal(dss->dispc, 1);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200308
309 /* Waiting for SDI reset to complete */
310 timeout = jiffies + msecs_to_jiffies(500);
Laurent Pinchart360c2152018-02-13 14:00:28 +0200311 while (!(dss_read_reg(dss, DSS_SDI_STATUS) & (1 << 2))) {
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200312 if (time_after_eq(jiffies, timeout)) {
313 DSSERR("SDI reset timed out\n");
314 goto err2;
315 }
316 }
317
318 return 0;
319
320 err2:
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200321 dispc_lcd_enable_signal(dss->dispc, 0);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200322 err1:
323 /* Reset SDI PLL */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200324 REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200325
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200326 dispc_pck_free_enable(dss->dispc, 0);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200327
328 return -ETIMEDOUT;
329}
330
Laurent Pinchartd7157df2018-02-13 14:00:23 +0200331void dss_sdi_disable(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200332{
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200333 dispc_lcd_enable_signal(dss->dispc, 0);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200334
Laurent Pinchart8a7eda72018-02-13 14:00:43 +0200335 dispc_pck_free_enable(dss->dispc, 0);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200336
337 /* Reset SDI PLL */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200338 REG_FLD_MOD(dss, DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200339}
340
Tomi Valkeinen407bd562016-05-17 13:50:55 +0300341const char *dss_get_clk_source_name(enum dss_clk_source clk_src)
Archit Taneja067a57e2011-03-02 11:57:25 +0530342{
Taneja, Archit235e7db2011-03-14 23:28:21 -0500343 return dss_generic_clk_source_names[clk_src];
Archit Taneja067a57e2011-03-02 11:57:25 +0530344}
345
Laurent Pinchart360c2152018-02-13 14:00:28 +0200346static void dss_dump_clocks(struct dss_device *dss, struct seq_file *s)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200347{
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300348 const char *fclk_name;
Tomi Valkeinen0acf6592011-03-14 07:28:57 -0500349 unsigned long fclk_rate;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200350
Laurent Pinchart360c2152018-02-13 14:00:28 +0200351 if (dss_runtime_get(dss))
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300352 return;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200353
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200354 seq_printf(s, "- DSS -\n");
355
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300356 fclk_name = dss_get_clk_source_name(DSS_CLK_SRC_FCK);
Laurent Pinchart360c2152018-02-13 14:00:28 +0200357 fclk_rate = clk_get_rate(dss->dss_clk);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200358
Tomi Valkeinen557a1542016-05-17 13:49:18 +0300359 seq_printf(s, "%s = %lu\n",
360 fclk_name,
Tomi Valkeinen9c15d762013-11-01 11:36:10 +0200361 fclk_rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200362
Laurent Pinchart360c2152018-02-13 14:00:28 +0200363 dss_runtime_put(dss);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200364}
365
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200366static int dss_dump_regs(struct seq_file *s, void *p)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200367{
Laurent Pinchart360c2152018-02-13 14:00:28 +0200368 struct dss_device *dss = s->private;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200369
Laurent Pinchart360c2152018-02-13 14:00:28 +0200370#define DUMPREG(dss, r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(dss, r))
371
372 if (dss_runtime_get(dss))
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200373 return 0;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200374
Laurent Pinchart360c2152018-02-13 14:00:28 +0200375 DUMPREG(dss, DSS_REVISION);
376 DUMPREG(dss, DSS_SYSCONFIG);
377 DUMPREG(dss, DSS_SYSSTATUS);
378 DUMPREG(dss, DSS_CONTROL);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200379
Laurent Pinchart360c2152018-02-13 14:00:28 +0200380 if (dss->feat->outputs[OMAP_DSS_CHANNEL_LCD] & OMAP_DSS_OUTPUT_SDI) {
381 DUMPREG(dss, DSS_SDI_CONTROL);
382 DUMPREG(dss, DSS_PLL_CONTROL);
383 DUMPREG(dss, DSS_SDI_STATUS);
Tomi Valkeinen6ec549e2011-02-24 14:18:50 +0200384 }
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200385
Laurent Pinchart360c2152018-02-13 14:00:28 +0200386 dss_runtime_put(dss);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200387#undef DUMPREG
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200388 return 0;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200389}
390
Tomi Valkeinen83df2d42018-03-14 10:23:52 +0200391static int dss_debug_dump_clocks(struct seq_file *s, void *p)
392{
393 struct dss_device *dss = s->private;
394
395 dss_dump_clocks(dss, s);
396 dispc_dump_clocks(dss->dispc, s);
397#ifdef CONFIG_OMAP2_DSS_DSI
398 dsi_dump_clocks(s);
399#endif
400 return 0;
401}
402
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300403static int dss_get_channel_index(enum omap_channel channel)
404{
405 switch (channel) {
406 case OMAP_DSS_CHANNEL_LCD:
407 return 0;
408 case OMAP_DSS_CHANNEL_LCD2:
409 return 1;
410 case OMAP_DSS_CHANNEL_LCD3:
411 return 2;
412 default:
413 WARN_ON(1);
414 return 0;
415 }
416}
417
Laurent Pinchart360c2152018-02-13 14:00:28 +0200418static void dss_select_dispc_clk_source(struct dss_device *dss,
419 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200420{
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200421 int b;
422
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300423 /*
424 * We always use PRCM clock as the DISPC func clock, except on DSS3,
425 * where we don't have separate DISPC and LCD clock sources.
426 */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200427 if (WARN_ON(dss->feat->has_lcd_clk_src && clk_src != DSS_CLK_SRC_FCK))
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300428 return;
429
Taneja, Archit66534e82011-03-08 05:50:34 -0600430 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300431 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600432 b = 0;
433 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300434 case DSS_CLK_SRC_PLL1_1:
Taneja, Archit66534e82011-03-08 05:50:34 -0600435 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600436 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300437 case DSS_CLK_SRC_PLL2_1:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530438 b = 2;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530439 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600440 default:
441 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300442 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600443 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300444
Laurent Pinchart360c2152018-02-13 14:00:28 +0200445 REG_FLD_MOD(dss, DSS_CONTROL, b, /* DISPC_CLK_SWITCH */
446 dss->feat->dispc_clk_switch.start,
447 dss->feat->dispc_clk_switch.end);
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200448
Laurent Pinchart360c2152018-02-13 14:00:28 +0200449 dss->dispc_clk_source = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200450}
451
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200452void dss_select_dsi_clk_source(struct dss_device *dss, int dsi_module,
453 enum dss_clk_source clk_src)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200454{
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530455 int b, pos;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200456
Taneja, Archit66534e82011-03-08 05:50:34 -0600457 switch (clk_src) {
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300458 case DSS_CLK_SRC_FCK:
Taneja, Archit66534e82011-03-08 05:50:34 -0600459 b = 0;
460 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300461 case DSS_CLK_SRC_PLL1_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530462 BUG_ON(dsi_module != 0);
Taneja, Archit66534e82011-03-08 05:50:34 -0600463 b = 1;
Taneja, Archit66534e82011-03-08 05:50:34 -0600464 break;
Tomi Valkeinen3b63ca72016-05-17 14:01:10 +0300465 case DSS_CLK_SRC_PLL2_2:
Archit Taneja5a8b5722011-05-12 17:26:29 +0530466 BUG_ON(dsi_module != 1);
467 b = 1;
Archit Taneja5a8b5722011-05-12 17:26:29 +0530468 break;
Taneja, Archit66534e82011-03-08 05:50:34 -0600469 default:
470 BUG();
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300471 return;
Taneja, Archit66534e82011-03-08 05:50:34 -0600472 }
Tomi Valkeinene406f902010-06-09 15:28:12 +0300473
Archit Tanejaa2e5d822012-05-07 16:51:35 +0530474 pos = dsi_module == 0 ? 1 : 10;
Laurent Pinchart360c2152018-02-13 14:00:28 +0200475 REG_FLD_MOD(dss, DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200476
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200477 dss->dsi_clk_source[dsi_module] = clk_src;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200478}
479
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200480static int dss_lcd_clk_mux_dra7(struct dss_device *dss,
481 enum omap_channel channel,
482 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600483{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300484 const u8 ctrl_bits[] = {
485 [OMAP_DSS_CHANNEL_LCD] = 0,
486 [OMAP_DSS_CHANNEL_LCD2] = 12,
487 [OMAP_DSS_CHANNEL_LCD3] = 19,
488 };
489
490 u8 ctrl_bit = ctrl_bits[channel];
491 int r;
492
493 if (clk_src == DSS_CLK_SRC_FCK) {
494 /* LCDx_CLK_SWITCH */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200495 REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300496 return -EINVAL;
497 }
498
Laurent Pinchart360c2152018-02-13 14:00:28 +0200499 r = dss_ctrl_pll_set_control_mux(dss, clk_src, channel);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300500 if (r)
501 return r;
502
Laurent Pinchart360c2152018-02-13 14:00:28 +0200503 REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300504
505 return 0;
506}
507
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200508static int dss_lcd_clk_mux_omap5(struct dss_device *dss,
509 enum omap_channel channel,
510 enum dss_clk_source clk_src)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300511{
512 const u8 ctrl_bits[] = {
513 [OMAP_DSS_CHANNEL_LCD] = 0,
514 [OMAP_DSS_CHANNEL_LCD2] = 12,
515 [OMAP_DSS_CHANNEL_LCD3] = 19,
516 };
517 const enum dss_clk_source allowed_plls[] = {
518 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
519 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_FCK,
520 [OMAP_DSS_CHANNEL_LCD3] = DSS_CLK_SRC_PLL2_1,
521 };
522
523 u8 ctrl_bit = ctrl_bits[channel];
524
525 if (clk_src == DSS_CLK_SRC_FCK) {
526 /* LCDx_CLK_SWITCH */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200527 REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300528 return -EINVAL;
529 }
530
531 if (WARN_ON(allowed_plls[channel] != clk_src))
532 return -EINVAL;
533
Laurent Pinchart360c2152018-02-13 14:00:28 +0200534 REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300535
536 return 0;
537}
538
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200539static int dss_lcd_clk_mux_omap4(struct dss_device *dss,
540 enum omap_channel channel,
541 enum dss_clk_source clk_src)
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300542{
543 const u8 ctrl_bits[] = {
544 [OMAP_DSS_CHANNEL_LCD] = 0,
545 [OMAP_DSS_CHANNEL_LCD2] = 12,
546 };
547 const enum dss_clk_source allowed_plls[] = {
548 [OMAP_DSS_CHANNEL_LCD] = DSS_CLK_SRC_PLL1_1,
549 [OMAP_DSS_CHANNEL_LCD2] = DSS_CLK_SRC_PLL2_1,
550 };
551
552 u8 ctrl_bit = ctrl_bits[channel];
553
554 if (clk_src == DSS_CLK_SRC_FCK) {
555 /* LCDx_CLK_SWITCH */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200556 REG_FLD_MOD(dss, DSS_CONTROL, 0, ctrl_bit, ctrl_bit);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300557 return 0;
558 }
559
560 if (WARN_ON(allowed_plls[channel] != clk_src))
561 return -EINVAL;
562
Laurent Pinchart360c2152018-02-13 14:00:28 +0200563 REG_FLD_MOD(dss, DSS_CONTROL, 1, ctrl_bit, ctrl_bit);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300564
565 return 0;
566}
567
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200568void dss_select_lcd_clk_source(struct dss_device *dss,
569 enum omap_channel channel,
570 enum dss_clk_source clk_src)
Taneja, Architea751592011-03-08 05:50:35 -0600571{
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300572 int idx = dss_get_channel_index(channel);
573 int r;
Taneja, Architea751592011-03-08 05:50:35 -0600574
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200575 if (!dss->feat->has_lcd_clk_src) {
Laurent Pinchart360c2152018-02-13 14:00:28 +0200576 dss_select_dispc_clk_source(dss, clk_src);
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200577 dss->lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600578 return;
Tomi Valkeinena5b83992012-10-22 16:58:36 +0300579 }
Taneja, Architea751592011-03-08 05:50:35 -0600580
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200581 r = dss->feat->ops->select_lcd_source(dss, channel, clk_src);
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300582 if (r)
Tomi Valkeinenc6eee962012-05-18 11:47:02 +0300583 return;
Taneja, Architea751592011-03-08 05:50:35 -0600584
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200585 dss->lcd_clk_source[idx] = clk_src;
Taneja, Architea751592011-03-08 05:50:35 -0600586}
587
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200588enum dss_clk_source dss_get_dispc_clk_source(struct dss_device *dss)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200589{
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200590 return dss->dispc_clk_source;
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200591}
592
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200593enum dss_clk_source dss_get_dsi_clk_source(struct dss_device *dss,
594 int dsi_module)
Tomi Valkeinen2f18c4d2010-01-08 18:00:36 +0200595{
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200596 return dss->dsi_clk_source[dsi_module];
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200597}
598
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200599enum dss_clk_source dss_get_lcd_clk_source(struct dss_device *dss,
600 enum omap_channel channel)
Taneja, Architea751592011-03-08 05:50:35 -0600601{
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200602 if (dss->feat->has_lcd_clk_src) {
Tomi Valkeinenc63b1ec2016-05-17 15:46:19 +0300603 int idx = dss_get_channel_index(channel);
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200604 return dss->lcd_clk_source[idx];
Archit Taneja89976f22011-03-31 13:23:35 +0530605 } else {
606 /* LCD_CLK source is the same as DISPC_FCLK source for
607 * OMAP2 and OMAP3 */
Laurent Pinchart3cc62aa2018-02-13 14:00:25 +0200608 return dss->dispc_clk_source;
Archit Taneja89976f22011-03-31 13:23:35 +0530609 }
Taneja, Architea751592011-03-08 05:50:35 -0600610}
611
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200612bool dss_div_calc(struct dss_device *dss, unsigned long pck,
613 unsigned long fck_min, dss_div_calc_func func, void *data)
Tomi Valkeinen43417822013-03-05 16:34:05 +0200614{
615 int fckd, fckd_start, fckd_stop;
616 unsigned long fck;
617 unsigned long fck_hw_max;
618 unsigned long fckd_hw_max;
619 unsigned long prate;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200620 unsigned int m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200621
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200622 fck_hw_max = dss->feat->fck_freq_max;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200623
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200624 if (dss->parent_clk == NULL) {
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200625 unsigned int pckd;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200626
627 pckd = fck_hw_max / pck;
628
629 fck = pck * pckd;
630
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200631 fck = clk_round_rate(dss->dss_clk, fck);
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200632
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200633 return func(fck, data);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200634 }
635
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200636 fckd_hw_max = dss->feat->fck_div_max;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200637
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200638 m = dss->feat->dss_fck_multiplier;
639 prate = clk_get_rate(dss->parent_clk);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200640
641 fck_min = fck_min ? fck_min : 1;
642
Tomi Valkeinen648a55e2013-04-10 14:47:38 +0300643 fckd_start = min(prate * m / fck_min, fckd_hw_max);
644 fckd_stop = max(DIV_ROUND_UP(prate * m, fck_hw_max), 1ul);
Tomi Valkeinen43417822013-03-05 16:34:05 +0200645
646 for (fckd = fckd_start; fckd >= fckd_stop; --fckd) {
Tomi Valkeinend0e224f2014-02-13 11:36:22 +0200647 fck = DIV_ROUND_UP(prate, fckd) * m;
Tomi Valkeinen43417822013-03-05 16:34:05 +0200648
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200649 if (func(fck, data))
Tomi Valkeinen43417822013-03-05 16:34:05 +0200650 return true;
651 }
652
653 return false;
654}
655
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200656int dss_set_fck_rate(struct dss_device *dss, unsigned long rate)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200657{
Tomi Valkeinenada94432013-10-31 16:06:38 +0200658 int r;
659
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200660 DSSDBG("set fck to %lu\n", rate);
661
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200662 r = clk_set_rate(dss->dss_clk, rate);
Tomi Valkeinenada94432013-10-31 16:06:38 +0200663 if (r)
664 return r;
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200665
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200666 dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200667
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200668 WARN_ONCE(dss->dss_clk_rate != rate, "clk rate mismatch: %lu != %lu",
669 dss->dss_clk_rate, rate);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200670
671 return 0;
672}
673
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200674unsigned long dss_get_dispc_clk_rate(struct dss_device *dss)
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200675{
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200676 return dss->dss_clk_rate;
Tomi Valkeinen5aaee692012-12-12 10:37:03 +0200677}
678
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200679unsigned long dss_get_max_fck_rate(struct dss_device *dss)
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300680{
Laurent Pinchart60f9c592018-02-13 14:00:26 +0200681 return dss->feat->fck_freq_max;
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +0300682}
683
Laurent Pinchart1ef904e2018-02-13 14:00:27 +0200684enum omap_dss_output_id dss_get_supported_outputs(struct dss_device *dss,
685 enum omap_channel channel)
Laurent Pinchart51919572017-08-05 01:44:18 +0300686{
Laurent Pinchart1ef904e2018-02-13 14:00:27 +0200687 return dss->feat->outputs[channel];
Laurent Pinchart51919572017-08-05 01:44:18 +0300688}
689
Laurent Pinchart360c2152018-02-13 14:00:28 +0200690static int dss_setup_default_clock(struct dss_device *dss)
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300691{
692 unsigned long max_dss_fck, prate;
Tomi Valkeinend0f58bd2013-10-31 14:44:23 +0200693 unsigned long fck;
Laurent Pinchartd11e5c82018-02-11 15:07:34 +0200694 unsigned int fck_div;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300695 int r;
696
Laurent Pinchart360c2152018-02-13 14:00:28 +0200697 max_dss_fck = dss->feat->fck_freq_max;
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300698
Laurent Pinchart360c2152018-02-13 14:00:28 +0200699 if (dss->parent_clk == NULL) {
700 fck = clk_round_rate(dss->dss_clk, max_dss_fck);
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200701 } else {
Laurent Pinchart360c2152018-02-13 14:00:28 +0200702 prate = clk_get_rate(dss->parent_clk);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300703
Laurent Pinchart360c2152018-02-13 14:00:28 +0200704 fck_div = DIV_ROUND_UP(prate * dss->feat->dss_fck_multiplier,
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200705 max_dss_fck);
Laurent Pinchart360c2152018-02-13 14:00:28 +0200706 fck = DIV_ROUND_UP(prate, fck_div)
707 * dss->feat->dss_fck_multiplier;
Tomi Valkeinenfc1fe6e2013-10-31 16:42:13 +0200708 }
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300709
Laurent Pinchart360c2152018-02-13 14:00:28 +0200710 r = dss_set_fck_rate(dss, fck);
Tomi Valkeinen13a1a2b2012-10-22 16:35:41 +0300711 if (r)
712 return r;
713
714 return 0;
715}
716
Laurent Pinchart1ef904e2018-02-13 14:00:27 +0200717void dss_set_venc_output(struct dss_device *dss, enum omap_dss_venc_type type)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200718{
719 int l = 0;
720
721 if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
722 l = 0;
723 else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
724 l = 1;
725 else
726 BUG();
727
728 /* venc out selection. 0 = comp, 1 = svideo */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200729 REG_FLD_MOD(dss, DSS_CONTROL, l, 6, 6);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200730}
731
Laurent Pinchart1ef904e2018-02-13 14:00:27 +0200732void dss_set_dac_pwrdn_bgz(struct dss_device *dss, bool enable)
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200733{
Laurent Pinchart360c2152018-02-13 14:00:28 +0200734 /* DAC Power-Down Control */
735 REG_FLD_MOD(dss, DSS_CONTROL, enable, 5, 5);
Tomi Valkeinen559d6702009-11-03 11:23:50 +0200736}
737
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200738void dss_select_hdmi_venc_clk_source(struct dss_device *dss,
739 enum dss_hdmi_venc_clk_source_select src)
Mythri P K7ed024a2011-03-09 16:31:38 +0530740{
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300741 enum omap_dss_output_id outputs;
742
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200743 outputs = dss->feat->outputs[OMAP_DSS_CHANNEL_DIGIT];
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500744
745 /* Complain about invalid selections */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300746 WARN_ON((src == DSS_VENC_TV_CLK) && !(outputs & OMAP_DSS_OUTPUT_VENC));
747 WARN_ON((src == DSS_HDMI_M_PCLK) && !(outputs & OMAP_DSS_OUTPUT_HDMI));
Ricardo Neri8aa2eed2012-08-01 07:56:40 -0500748
749 /* Select only if we have options */
Laurent Pinchart24ab1df2017-08-05 01:43:59 +0300750 if ((outputs & OMAP_DSS_OUTPUT_VENC) &&
751 (outputs & OMAP_DSS_OUTPUT_HDMI))
Laurent Pinchart360c2152018-02-13 14:00:28 +0200752 /* VENC_HDMI_SWITCH */
753 REG_FLD_MOD(dss, DSS_CONTROL, src, 15, 15);
Mythri P K7ed024a2011-03-09 16:31:38 +0530754}
755
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200756static int dss_dpi_select_source_omap2_omap3(struct dss_device *dss, int port,
757 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300758{
759 if (channel != OMAP_DSS_CHANNEL_LCD)
760 return -EINVAL;
761
762 return 0;
763}
764
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200765static int dss_dpi_select_source_omap4(struct dss_device *dss, int port,
766 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300767{
768 int val;
769
770 switch (channel) {
771 case OMAP_DSS_CHANNEL_LCD2:
772 val = 0;
773 break;
774 case OMAP_DSS_CHANNEL_DIGIT:
775 val = 1;
776 break;
777 default:
778 return -EINVAL;
779 }
780
Laurent Pinchart360c2152018-02-13 14:00:28 +0200781 REG_FLD_MOD(dss, DSS_CONTROL, val, 17, 17);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300782
783 return 0;
784}
785
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200786static int dss_dpi_select_source_omap5(struct dss_device *dss, int port,
787 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300788{
789 int val;
790
791 switch (channel) {
792 case OMAP_DSS_CHANNEL_LCD:
793 val = 1;
794 break;
795 case OMAP_DSS_CHANNEL_LCD2:
796 val = 2;
797 break;
798 case OMAP_DSS_CHANNEL_LCD3:
799 val = 3;
800 break;
801 case OMAP_DSS_CHANNEL_DIGIT:
802 val = 0;
803 break;
804 default:
805 return -EINVAL;
806 }
807
Laurent Pinchart360c2152018-02-13 14:00:28 +0200808 REG_FLD_MOD(dss, DSS_CONTROL, val, 17, 16);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300809
810 return 0;
811}
812
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200813static int dss_dpi_select_source_dra7xx(struct dss_device *dss, int port,
814 enum omap_channel channel)
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200815{
816 switch (port) {
817 case 0:
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200818 return dss_dpi_select_source_omap5(dss, port, channel);
Tomi Valkeinen6d817882014-12-31 11:23:31 +0200819 case 1:
820 if (channel != OMAP_DSS_CHANNEL_LCD2)
821 return -EINVAL;
822 break;
823 case 2:
824 if (channel != OMAP_DSS_CHANNEL_LCD3)
825 return -EINVAL;
826 break;
827 default:
828 return -EINVAL;
829 }
830
831 return 0;
832}
833
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200834int dss_dpi_select_source(struct dss_device *dss, int port,
835 enum omap_channel channel)
Tomi Valkeinende09e452012-09-21 12:09:54 +0300836{
Laurent Pinchart8aea8e62018-02-13 14:00:24 +0200837 return dss->feat->ops->dpi_select_source(dss, port, channel);
Tomi Valkeinende09e452012-09-21 12:09:54 +0300838}
839
Laurent Pinchart360c2152018-02-13 14:00:28 +0200840static int dss_get_clocks(struct dss_device *dss)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000841{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300842 struct clk *clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000843
Laurent Pinchart360c2152018-02-13 14:00:28 +0200844 clk = devm_clk_get(&dss->pdev->dev, "fck");
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300845 if (IS_ERR(clk)) {
846 DSSERR("can't get clock fck\n");
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300847 return PTR_ERR(clk);
Semwal, Sumita1a0dcc2011-03-01 02:42:14 -0600848 }
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000849
Laurent Pinchart360c2152018-02-13 14:00:28 +0200850 dss->dss_clk = clk;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000851
Laurent Pinchart360c2152018-02-13 14:00:28 +0200852 if (dss->feat->parent_clk_name) {
853 clk = clk_get(NULL, dss->feat->parent_clk_name);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200854 if (IS_ERR(clk)) {
Laurent Pinchart360c2152018-02-13 14:00:28 +0200855 DSSERR("Failed to get %s\n",
856 dss->feat->parent_clk_name);
Archit Tanejab2c9c8e2013-04-08 11:55:00 +0300857 return PTR_ERR(clk);
Aaro Koskinen8ad93752012-11-21 21:48:51 +0200858 }
859 } else {
860 clk = NULL;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300861 }
862
Laurent Pinchart360c2152018-02-13 14:00:28 +0200863 dss->parent_clk = clk;
Tomi Valkeinen94c042c2011-05-16 13:43:04 +0300864
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000865 return 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000866}
867
Laurent Pinchart360c2152018-02-13 14:00:28 +0200868static void dss_put_clocks(struct dss_device *dss)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000869{
Laurent Pinchart360c2152018-02-13 14:00:28 +0200870 if (dss->parent_clk)
871 clk_put(dss->parent_clk);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000872}
873
Laurent Pinchart7b295252018-02-13 14:00:21 +0200874int dss_runtime_get(struct dss_device *dss)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000875{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300876 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000877
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300878 DSSDBG("dss_runtime_get\n");
879
Laurent Pinchart7b295252018-02-13 14:00:21 +0200880 r = pm_runtime_get_sync(&dss->pdev->dev);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300881 WARN_ON(r < 0);
882 return r < 0 ? r : 0;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000883}
884
Laurent Pinchart7b295252018-02-13 14:00:21 +0200885void dss_runtime_put(struct dss_device *dss)
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000886{
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300887 int r;
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000888
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +0300889 DSSDBG("dss_runtime_put\n");
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000890
Laurent Pinchart7b295252018-02-13 14:00:21 +0200891 r = pm_runtime_put_sync(&dss->pdev->dev);
Tomi Valkeinen5be3aeb2012-06-27 16:37:18 +0300892 WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000893}
894
Laurent Pinchart7b295252018-02-13 14:00:21 +0200895struct dss_device *dss_get_device(struct device *dev)
896{
Laurent Pinchart360c2152018-02-13 14:00:28 +0200897 return dev_get_drvdata(dev);
Laurent Pinchart7b295252018-02-13 14:00:21 +0200898}
899
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +0000900/* DEBUGFS */
Chandrabhanu Mahapatra1b3bcb32012-09-29 11:25:42 +0530901#if defined(CONFIG_OMAP2_DSS_DEBUGFS)
Laurent Pinchart360c2152018-02-13 14:00:28 +0200902static int dss_initialize_debugfs(struct dss_device *dss)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300903{
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200904 struct dentry *dir;
Laurent Pinchart11765d12017-08-05 01:44:01 +0300905
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200906 dir = debugfs_create_dir("omapdss", NULL);
907 if (IS_ERR(dir))
908 return PTR_ERR(dir);
909
910 dss->debugfs.root = dir;
Laurent Pinchart11765d12017-08-05 01:44:01 +0300911
Laurent Pinchart11765d12017-08-05 01:44:01 +0300912 return 0;
913}
914
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200915static void dss_uninitialize_debugfs(struct dss_device *dss)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300916{
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200917 debugfs_remove_recursive(dss->debugfs.root);
Laurent Pinchart11765d12017-08-05 01:44:01 +0300918}
919
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200920struct dss_debugfs_entry {
921 struct dentry *dentry;
922 int (*show_fn)(struct seq_file *s, void *data);
923 void *data;
924};
925
926static int dss_debug_open(struct inode *inode, struct file *file)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300927{
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200928 struct dss_debugfs_entry *entry = inode->i_private;
929
930 return single_open(file, entry->show_fn, entry->data);
931}
932
933static const struct file_operations dss_debug_fops = {
934 .open = dss_debug_open,
935 .read = seq_read,
936 .llseek = seq_lseek,
937 .release = single_release,
938};
939
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200940struct dss_debugfs_entry *
941dss_debugfs_create_file(struct dss_device *dss, const char *name,
942 int (*show_fn)(struct seq_file *s, void *data),
943 void *data)
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200944{
945 struct dss_debugfs_entry *entry;
Laurent Pinchart11765d12017-08-05 01:44:01 +0300946 struct dentry *d;
947
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200948 entry = kzalloc(sizeof(*entry), GFP_KERNEL);
949 if (!entry)
950 return ERR_PTR(-ENOMEM);
Laurent Pinchart11765d12017-08-05 01:44:01 +0300951
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200952 entry->show_fn = show_fn;
953 entry->data = data;
954
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200955 d = debugfs_create_file(name, 0444, dss->debugfs.root, entry,
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200956 &dss_debug_fops);
957 if (IS_ERR(d)) {
958 kfree(entry);
959 return ERR_PTR(PTR_ERR(d));
960 }
961
962 entry->dentry = d;
963 return entry;
Laurent Pinchart11765d12017-08-05 01:44:01 +0300964}
Laurent Pinchartf33656e2018-02-13 14:00:29 +0200965
966void dss_debugfs_remove_file(struct dss_debugfs_entry *entry)
967{
968 if (IS_ERR_OR_NULL(entry))
969 return;
970
971 debugfs_remove(entry->dentry);
972 kfree(entry);
973}
974
Laurent Pinchart11765d12017-08-05 01:44:01 +0300975#else /* CONFIG_OMAP2_DSS_DEBUGFS */
Laurent Pinchart360c2152018-02-13 14:00:28 +0200976static inline int dss_initialize_debugfs(struct dss_device *dss)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300977{
978 return 0;
979}
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +0200980static inline void dss_uninitialize_debugfs(struct dss_device *dss)
Laurent Pinchart11765d12017-08-05 01:44:01 +0300981{
982}
983#endif /* CONFIG_OMAP2_DSS_DEBUGFS */
Archit Taneja387ce9f2014-05-22 17:01:57 +0530984
Laurent Pinchartfecea252017-08-05 01:43:52 +0300985static const struct dss_ops dss_ops_omap2_omap3 = {
986 .dpi_select_source = &dss_dpi_select_source_omap2_omap3,
987};
988
989static const struct dss_ops dss_ops_omap4 = {
990 .dpi_select_source = &dss_dpi_select_source_omap4,
991 .select_lcd_source = &dss_lcd_clk_mux_omap4,
992};
993
994static const struct dss_ops dss_ops_omap5 = {
995 .dpi_select_source = &dss_dpi_select_source_omap5,
996 .select_lcd_source = &dss_lcd_clk_mux_omap5,
997};
998
999static const struct dss_ops dss_ops_dra7 = {
1000 .dpi_select_source = &dss_dpi_select_source_dra7xx,
1001 .select_lcd_source = &dss_lcd_clk_mux_dra7,
1002};
1003
Tomi Valkeinen234f9a22014-12-11 15:59:31 +02001004static const enum omap_display_type omap2plus_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301005 OMAP_DISPLAY_TYPE_DPI,
1006};
1007
Tomi Valkeinen234f9a22014-12-11 15:59:31 +02001008static const enum omap_display_type omap34xx_ports[] = {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301009 OMAP_DISPLAY_TYPE_DPI,
1010 OMAP_DISPLAY_TYPE_SDI,
1011};
1012
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001013static const enum omap_display_type dra7xx_ports[] = {
1014 OMAP_DISPLAY_TYPE_DPI,
1015 OMAP_DISPLAY_TYPE_DPI,
1016 OMAP_DISPLAY_TYPE_DPI,
1017};
1018
Laurent Pinchart51919572017-08-05 01:44:18 +03001019static const enum omap_dss_output_id omap2_dss_supported_outputs[] = {
1020 /* OMAP_DSS_CHANNEL_LCD */
1021 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
1022
1023 /* OMAP_DSS_CHANNEL_DIGIT */
1024 OMAP_DSS_OUTPUT_VENC,
1025};
1026
1027static const enum omap_dss_output_id omap3430_dss_supported_outputs[] = {
1028 /* OMAP_DSS_CHANNEL_LCD */
1029 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1030 OMAP_DSS_OUTPUT_SDI | OMAP_DSS_OUTPUT_DSI1,
1031
1032 /* OMAP_DSS_CHANNEL_DIGIT */
1033 OMAP_DSS_OUTPUT_VENC,
1034};
1035
1036static const enum omap_dss_output_id omap3630_dss_supported_outputs[] = {
1037 /* OMAP_DSS_CHANNEL_LCD */
1038 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1039 OMAP_DSS_OUTPUT_DSI1,
1040
1041 /* OMAP_DSS_CHANNEL_DIGIT */
1042 OMAP_DSS_OUTPUT_VENC,
1043};
1044
1045static const enum omap_dss_output_id am43xx_dss_supported_outputs[] = {
1046 /* OMAP_DSS_CHANNEL_LCD */
1047 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI,
1048};
1049
1050static const enum omap_dss_output_id omap4_dss_supported_outputs[] = {
1051 /* OMAP_DSS_CHANNEL_LCD */
1052 OMAP_DSS_OUTPUT_DBI | OMAP_DSS_OUTPUT_DSI1,
1053
1054 /* OMAP_DSS_CHANNEL_DIGIT */
1055 OMAP_DSS_OUTPUT_VENC | OMAP_DSS_OUTPUT_HDMI,
1056
1057 /* OMAP_DSS_CHANNEL_LCD2 */
1058 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1059 OMAP_DSS_OUTPUT_DSI2,
1060};
1061
1062static const enum omap_dss_output_id omap5_dss_supported_outputs[] = {
1063 /* OMAP_DSS_CHANNEL_LCD */
1064 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1065 OMAP_DSS_OUTPUT_DSI1 | OMAP_DSS_OUTPUT_DSI2,
1066
1067 /* OMAP_DSS_CHANNEL_DIGIT */
1068 OMAP_DSS_OUTPUT_HDMI,
1069
1070 /* OMAP_DSS_CHANNEL_LCD2 */
1071 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1072 OMAP_DSS_OUTPUT_DSI1,
1073
1074 /* OMAP_DSS_CHANNEL_LCD3 */
1075 OMAP_DSS_OUTPUT_DPI | OMAP_DSS_OUTPUT_DBI |
1076 OMAP_DSS_OUTPUT_DSI2,
1077};
1078
Tomi Valkeinenede92692015-06-04 14:12:16 +03001079static const struct dss_features omap24xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001080 .model = DSS_MODEL_OMAP2,
Tomi Valkeinen6e555e22013-11-01 11:26:43 +02001081 /*
1082 * fck div max is really 16, but the divider range has gaps. The range
1083 * from 1 to 6 has no gaps, so let's use that as a max.
1084 */
1085 .fck_div_max = 6,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001086 .fck_freq_max = 133000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001087 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001088 .parent_clk_name = "core_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301089 .ports = omap2plus_ports,
1090 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001091 .outputs = omap2_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001092 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001093 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001094 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001095};
1096
Tomi Valkeinenede92692015-06-04 14:12:16 +03001097static const struct dss_features omap34xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001098 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001099 .fck_div_max = 16,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001100 .fck_freq_max = 173000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001101 .dss_fck_multiplier = 2,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001102 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301103 .ports = omap34xx_ports,
Laurent Pinchart51919572017-08-05 01:44:18 +03001104 .outputs = omap3430_dss_supported_outputs,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301105 .num_ports = ARRAY_SIZE(omap34xx_ports),
Laurent Pinchartfecea252017-08-05 01:43:52 +03001106 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001107 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001108 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001109};
1110
Tomi Valkeinenede92692015-06-04 14:12:16 +03001111static const struct dss_features omap3630_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001112 .model = DSS_MODEL_OMAP3,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001113 .fck_div_max = 32,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001114 .fck_freq_max = 173000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001115 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001116 .parent_clk_name = "dpll4_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301117 .ports = omap2plus_ports,
1118 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001119 .outputs = omap3630_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001120 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001121 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001122 .has_lcd_clk_src = false,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001123};
1124
Tomi Valkeinenede92692015-06-04 14:12:16 +03001125static const struct dss_features omap44xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001126 .model = DSS_MODEL_OMAP4,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001127 .fck_div_max = 32,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001128 .fck_freq_max = 186000000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001129 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001130 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301131 .ports = omap2plus_ports,
1132 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001133 .outputs = omap4_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001134 .ops = &dss_ops_omap4,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001135 .dispc_clk_switch = { 9, 8 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001136 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001137};
1138
Tomi Valkeinenede92692015-06-04 14:12:16 +03001139static const struct dss_features omap54xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001140 .model = DSS_MODEL_OMAP5,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001141 .fck_div_max = 64,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001142 .fck_freq_max = 209250000,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001143 .dss_fck_multiplier = 1,
Tomi Valkeinenada94432013-10-31 16:06:38 +02001144 .parent_clk_name = "dpll_per_x2_ck",
Archit Taneja387ce9f2014-05-22 17:01:57 +05301145 .ports = omap2plus_ports,
1146 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001147 .outputs = omap5_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001148 .ops = &dss_ops_omap5,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001149 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001150 .has_lcd_clk_src = true,
Tomi Valkeinen84273a92012-09-21 12:03:31 +03001151};
1152
Tomi Valkeinenede92692015-06-04 14:12:16 +03001153static const struct dss_features am43xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001154 .model = DSS_MODEL_OMAP3,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301155 .fck_div_max = 0,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001156 .fck_freq_max = 200000000,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301157 .dss_fck_multiplier = 0,
1158 .parent_clk_name = NULL,
Archit Taneja387ce9f2014-05-22 17:01:57 +05301159 .ports = omap2plus_ports,
1160 .num_ports = ARRAY_SIZE(omap2plus_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001161 .outputs = am43xx_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001162 .ops = &dss_ops_omap2_omap3,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001163 .dispc_clk_switch = { 0, 0 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001164 .has_lcd_clk_src = true,
Sathya Prakash M Rd6279d42014-03-24 16:31:51 +05301165};
1166
Tomi Valkeinenede92692015-06-04 14:12:16 +03001167static const struct dss_features dra7xx_dss_feats = {
Laurent Pinchartb8dab2b2017-08-05 01:43:56 +03001168 .model = DSS_MODEL_DRA7,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001169 .fck_div_max = 64,
Laurent Pinchart9f0fbae2017-08-05 01:44:17 +03001170 .fck_freq_max = 209250000,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001171 .dss_fck_multiplier = 1,
1172 .parent_clk_name = "dpll_per_x2_ck",
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001173 .ports = dra7xx_ports,
1174 .num_ports = ARRAY_SIZE(dra7xx_ports),
Laurent Pinchart51919572017-08-05 01:44:18 +03001175 .outputs = omap5_dss_supported_outputs,
Laurent Pinchartfecea252017-08-05 01:43:52 +03001176 .ops = &dss_ops_dra7,
Laurent Pinchart6d85d4a2017-08-05 01:44:07 +03001177 .dispc_clk_switch = { 9, 7 },
Laurent Pinchart4569ab72017-08-05 01:44:13 +03001178 .has_lcd_clk_src = true,
Tomi Valkeinen6d817882014-12-31 11:23:31 +02001179};
1180
Laurent Pinchart360c2152018-02-13 14:00:28 +02001181static int dss_init_ports(struct dss_device *dss)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001182{
Laurent Pinchart360c2152018-02-13 14:00:28 +02001183 struct platform_device *pdev = dss->pdev;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001184 struct device_node *parent = pdev->dev.of_node;
1185 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001186 int i;
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001187
Laurent Pinchart360c2152018-02-13 14:00:28 +02001188 for (i = 0; i < dss->feat->num_ports; i++) {
Rob Herring09bffa62017-03-22 08:26:08 -05001189 port = of_graph_get_port_by_id(parent, i);
1190 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301191 continue;
1192
Laurent Pinchart360c2152018-02-13 14:00:28 +02001193 switch (dss->feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301194 case OMAP_DISPLAY_TYPE_DPI:
Laurent Pinchart360c2152018-02-13 14:00:28 +02001195 dpi_init_port(dss, pdev, port, dss->feat->model);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301196 break;
1197 case OMAP_DISPLAY_TYPE_SDI:
Laurent Pinchart360c2152018-02-13 14:00:28 +02001198 sdi_init_port(dss, pdev, port);
Archit Taneja387ce9f2014-05-22 17:01:57 +05301199 break;
1200 default:
1201 break;
1202 }
Rob Herring09bffa62017-03-22 08:26:08 -05001203 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001204
1205 return 0;
1206}
1207
Laurent Pinchart360c2152018-02-13 14:00:28 +02001208static void dss_uninit_ports(struct dss_device *dss)
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001209{
Laurent Pinchart360c2152018-02-13 14:00:28 +02001210 struct platform_device *pdev = dss->pdev;
Archit Taneja80eb6752014-06-02 14:11:51 +05301211 struct device_node *parent = pdev->dev.of_node;
1212 struct device_node *port;
Rob Herring09bffa62017-03-22 08:26:08 -05001213 int i;
Archit Taneja80eb6752014-06-02 14:11:51 +05301214
Laurent Pinchart360c2152018-02-13 14:00:28 +02001215 for (i = 0; i < dss->feat->num_ports; i++) {
Rob Herring09bffa62017-03-22 08:26:08 -05001216 port = of_graph_get_port_by_id(parent, i);
1217 if (!port)
Archit Taneja387ce9f2014-05-22 17:01:57 +05301218 continue;
1219
Laurent Pinchart360c2152018-02-13 14:00:28 +02001220 switch (dss->feat->ports[i]) {
Archit Taneja387ce9f2014-05-22 17:01:57 +05301221 case OMAP_DISPLAY_TYPE_DPI:
1222 dpi_uninit_port(port);
1223 break;
1224 case OMAP_DISPLAY_TYPE_SDI:
1225 sdi_uninit_port(port);
1226 break;
1227 default:
1228 break;
1229 }
Rob Herring09bffa62017-03-22 08:26:08 -05001230 }
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001231}
1232
Laurent Pinchart360c2152018-02-13 14:00:28 +02001233static int dss_video_pll_probe(struct dss_device *dss)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001234{
Laurent Pinchart360c2152018-02-13 14:00:28 +02001235 struct platform_device *pdev = dss->pdev;
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301236 struct device_node *np = pdev->dev.of_node;
Tomi Valkeinen99767542014-07-04 13:38:27 +05301237 struct regulator *pll_regulator;
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001238 int r;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001239
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001240 if (!np)
1241 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001242
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001243 if (of_property_read_bool(np, "syscon-pll-ctrl")) {
Laurent Pinchart360c2152018-02-13 14:00:28 +02001244 dss->syscon_pll_ctrl = syscon_regmap_lookup_by_phandle(np,
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301245 "syscon-pll-ctrl");
Laurent Pinchart360c2152018-02-13 14:00:28 +02001246 if (IS_ERR(dss->syscon_pll_ctrl)) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301247 dev_err(&pdev->dev,
1248 "failed to get syscon-pll-ctrl regmap\n");
Laurent Pinchart360c2152018-02-13 14:00:28 +02001249 return PTR_ERR(dss->syscon_pll_ctrl);
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301250 }
1251
1252 if (of_property_read_u32_index(np, "syscon-pll-ctrl", 1,
Laurent Pinchart360c2152018-02-13 14:00:28 +02001253 &dss->syscon_pll_ctrl_offset)) {
Tomi Valkeinenbe40eec2014-07-04 13:37:15 +05301254 dev_err(&pdev->dev,
1255 "failed to get syscon-pll-ctrl offset\n");
1256 return -EINVAL;
1257 }
1258 }
1259
Tomi Valkeinen99767542014-07-04 13:38:27 +05301260 pll_regulator = devm_regulator_get(&pdev->dev, "vdda_video");
1261 if (IS_ERR(pll_regulator)) {
1262 r = PTR_ERR(pll_regulator);
1263
1264 switch (r) {
1265 case -ENOENT:
1266 pll_regulator = NULL;
1267 break;
1268
1269 case -EPROBE_DEFER:
1270 return -EPROBE_DEFER;
1271
1272 default:
1273 DSSERR("can't get DPLL VDDA regulator\n");
1274 return r;
1275 }
1276 }
1277
1278 if (of_property_match_string(np, "reg-names", "pll1") >= 0) {
Laurent Pinchart360c2152018-02-13 14:00:28 +02001279 dss->video1_pll = dss_video_pll_init(dss, pdev, 0,
1280 pll_regulator);
1281 if (IS_ERR(dss->video1_pll))
1282 return PTR_ERR(dss->video1_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301283 }
1284
1285 if (of_property_match_string(np, "reg-names", "pll2") >= 0) {
Laurent Pinchart360c2152018-02-13 14:00:28 +02001286 dss->video2_pll = dss_video_pll_init(dss, pdev, 1,
1287 pll_regulator);
1288 if (IS_ERR(dss->video2_pll)) {
1289 dss_video_pll_uninit(dss->video1_pll);
1290 return PTR_ERR(dss->video2_pll);
Tomi Valkeinen99767542014-07-04 13:38:27 +05301291 }
1292 }
1293
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001294 return 0;
1295}
1296
1297/* DSS HW IP initialisation */
Laurent Pinchart18daeb82017-08-05 01:43:58 +03001298static const struct of_device_id dss_of_match[] = {
1299 { .compatible = "ti,omap2-dss", .data = &omap24xx_dss_feats },
1300 { .compatible = "ti,omap3-dss", .data = &omap3630_dss_feats },
1301 { .compatible = "ti,omap4-dss", .data = &omap44xx_dss_feats },
1302 { .compatible = "ti,omap5-dss", .data = &omap54xx_dss_feats },
1303 { .compatible = "ti,dra7-dss", .data = &dra7xx_dss_feats },
1304 {},
1305};
1306MODULE_DEVICE_TABLE(of, dss_of_match);
1307
1308static const struct soc_device_attribute dss_soc_devices[] = {
1309 { .machine = "OMAP3430/3530", .data = &omap34xx_dss_feats },
1310 { .machine = "AM35??", .data = &omap34xx_dss_feats },
1311 { .family = "AM43xx", .data = &am43xx_dss_feats },
1312 { /* sentinel */ }
1313};
1314
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001315static int dss_bind(struct device *dev)
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001316{
Laurent Pinchart72877cf2018-02-13 14:00:40 +02001317 struct dss_device *dss = dev_get_drvdata(dev);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001318 int r;
1319
Laurent Pinchart215003b2018-02-11 15:07:44 +02001320 r = component_bind_all(dev, NULL);
Tomi Valkeinen7e328f52015-06-04 13:02:52 +03001321 if (r)
1322 return r;
1323
Tomi Valkeinencb17a4a2015-02-25 12:08:14 +02001324 pm_set_vt_switch(0);
1325
Peter Ujfalusi1e08c822016-05-03 22:07:10 +03001326 omapdss_gather_components(dev);
Laurent Pinchart72877cf2018-02-13 14:00:40 +02001327 omapdss_set_dss(dss);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001328
Senthilvadivu Guruswamy8b9cb3a2011-01-24 06:21:58 +00001329 return 0;
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001330}
1331
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001332static void dss_unbind(struct device *dev)
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001333{
Laurent Pinchart72877cf2018-02-13 14:00:40 +02001334 omapdss_set_dss(NULL);
Tomi Valkeinenf99467b2015-06-04 12:35:42 +03001335
Laurent Pinchartb40d0ed2018-02-13 14:00:32 +02001336 component_unbind_all(dev, NULL);
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001337}
Tomi Valkeinenb98482e2011-05-16 13:52:51 +03001338
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001339static const struct component_master_ops dss_component_ops = {
1340 .bind = dss_bind,
1341 .unbind = dss_unbind,
1342};
1343
1344static int dss_component_compare(struct device *dev, void *data)
1345{
1346 struct device *child = data;
1347 return dev == child;
1348}
1349
1350static int dss_add_child_component(struct device *dev, void *data)
1351{
1352 struct component_match **match = data;
1353
Tomi Valkeinen0438ec92015-06-30 12:23:45 +03001354 /*
1355 * HACK
1356 * We don't have a working driver for rfbi, so skip it here always.
1357 * Otherwise dss will never get probed successfully, as it will wait
1358 * for rfbi to get probed.
1359 */
1360 if (strstr(dev_name(dev), "rfbi"))
1361 return 0;
1362
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001363 component_match_add(dev->parent, match, dss_component_compare, dev);
1364
1365 return 0;
1366}
1367
Laurent Pinchart7b295252018-02-13 14:00:21 +02001368static int dss_probe_hardware(struct dss_device *dss)
Laurent Pinchart215003b2018-02-11 15:07:44 +02001369{
1370 u32 rev;
1371 int r;
1372
Laurent Pinchart7b295252018-02-13 14:00:21 +02001373 r = dss_runtime_get(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001374 if (r)
1375 return r;
1376
Laurent Pinchart7b295252018-02-13 14:00:21 +02001377 dss->dss_clk_rate = clk_get_rate(dss->dss_clk);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001378
1379 /* Select DPLL */
Laurent Pinchart360c2152018-02-13 14:00:28 +02001380 REG_FLD_MOD(dss, DSS_CONTROL, 0, 0, 0);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001381
Laurent Pinchart360c2152018-02-13 14:00:28 +02001382 dss_select_dispc_clk_source(dss, DSS_CLK_SRC_FCK);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001383
1384#ifdef CONFIG_OMAP2_DSS_VENC
Laurent Pinchart360c2152018-02-13 14:00:28 +02001385 REG_FLD_MOD(dss, DSS_CONTROL, 1, 4, 4); /* venc dac demen */
1386 REG_FLD_MOD(dss, DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
1387 REG_FLD_MOD(dss, DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
Laurent Pinchart215003b2018-02-11 15:07:44 +02001388#endif
Laurent Pinchart7b295252018-02-13 14:00:21 +02001389 dss->dsi_clk_source[0] = DSS_CLK_SRC_FCK;
1390 dss->dsi_clk_source[1] = DSS_CLK_SRC_FCK;
1391 dss->dispc_clk_source = DSS_CLK_SRC_FCK;
1392 dss->lcd_clk_source[0] = DSS_CLK_SRC_FCK;
1393 dss->lcd_clk_source[1] = DSS_CLK_SRC_FCK;
Laurent Pinchart215003b2018-02-11 15:07:44 +02001394
Laurent Pinchart360c2152018-02-13 14:00:28 +02001395 rev = dss_read_reg(dss, DSS_REVISION);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001396 pr_info("OMAP DSS rev %d.%d\n", FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
1397
Laurent Pinchart7b295252018-02-13 14:00:21 +02001398 dss_runtime_put(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001399
1400 return 0;
1401}
1402
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001403static int dss_probe(struct platform_device *pdev)
1404{
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001405 const struct soc_device_attribute *soc;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001406 struct component_match *match = NULL;
Laurent Pinchart215003b2018-02-11 15:07:44 +02001407 struct resource *dss_mem;
Laurent Pinchart360c2152018-02-13 14:00:28 +02001408 struct dss_device *dss;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001409 int r;
1410
Laurent Pinchart360c2152018-02-13 14:00:28 +02001411 dss = kzalloc(sizeof(*dss), GFP_KERNEL);
1412 if (!dss)
1413 return -ENOMEM;
1414
1415 dss->pdev = pdev;
1416 platform_set_drvdata(pdev, dss);
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001417
Laurent Pincharta921c1a2017-10-13 17:59:01 +03001418 r = dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(32));
1419 if (r) {
1420 dev_err(&pdev->dev, "Failed to set the DMA mask\n");
Laurent Pinchart360c2152018-02-13 14:00:28 +02001421 goto err_free_dss;
Laurent Pincharta921c1a2017-10-13 17:59:01 +03001422 }
1423
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001424 /*
1425 * The various OMAP3-based SoCs can't be told apart using the compatible
1426 * string, use SoC device matching.
1427 */
1428 soc = soc_device_match(dss_soc_devices);
1429 if (soc)
Laurent Pinchart360c2152018-02-13 14:00:28 +02001430 dss->feat = soc->data;
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001431 else
Laurent Pinchart360c2152018-02-13 14:00:28 +02001432 dss->feat = of_match_device(dss_of_match, &pdev->dev)->data;
Laurent Pinchart4a9fab32017-08-05 01:44:00 +03001433
Laurent Pinchart215003b2018-02-11 15:07:44 +02001434 /* Map I/O registers, get and setup clocks. */
1435 dss_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
Laurent Pinchart360c2152018-02-13 14:00:28 +02001436 dss->base = devm_ioremap_resource(&pdev->dev, dss_mem);
1437 if (IS_ERR(dss->base)) {
1438 r = PTR_ERR(dss->base);
1439 goto err_free_dss;
1440 }
Laurent Pinchart215003b2018-02-11 15:07:44 +02001441
Laurent Pinchart360c2152018-02-13 14:00:28 +02001442 r = dss_get_clocks(dss);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001443 if (r)
Laurent Pinchart360c2152018-02-13 14:00:28 +02001444 goto err_free_dss;
Laurent Pinchart11765d12017-08-05 01:44:01 +03001445
Laurent Pinchart360c2152018-02-13 14:00:28 +02001446 r = dss_setup_default_clock(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001447 if (r)
1448 goto err_put_clocks;
1449
1450 /* Setup the video PLLs and the DPI and SDI ports. */
Laurent Pinchart360c2152018-02-13 14:00:28 +02001451 r = dss_video_pll_probe(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001452 if (r)
1453 goto err_put_clocks;
1454
Laurent Pinchart360c2152018-02-13 14:00:28 +02001455 r = dss_init_ports(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001456 if (r)
1457 goto err_uninit_plls;
1458
1459 /* Enable runtime PM and probe the hardware. */
1460 pm_runtime_enable(&pdev->dev);
1461
Laurent Pinchart360c2152018-02-13 14:00:28 +02001462 r = dss_probe_hardware(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001463 if (r)
1464 goto err_pm_runtime_disable;
1465
1466 /* Initialize debugfs. */
Laurent Pinchart360c2152018-02-13 14:00:28 +02001467 r = dss_initialize_debugfs(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001468 if (r)
1469 goto err_pm_runtime_disable;
1470
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +02001471 dss->debugfs.clk = dss_debugfs_create_file(dss, "clk",
1472 dss_debug_dump_clocks, dss);
1473 dss->debugfs.dss = dss_debugfs_create_file(dss, "dss", dss_dump_regs,
Laurent Pinchartf33656e2018-02-13 14:00:29 +02001474 dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001475
1476 /* Add all the child devices as components. */
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001477 device_for_each_child(&pdev->dev, &match, dss_add_child_component);
1478
1479 r = component_master_add_with_match(&pdev->dev, &dss_component_ops, match);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001480 if (r)
1481 goto err_uninit_debugfs;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001482
1483 return 0;
Laurent Pinchart215003b2018-02-11 15:07:44 +02001484
1485err_uninit_debugfs:
Laurent Pinchartf33656e2018-02-13 14:00:29 +02001486 dss_debugfs_remove_file(dss->debugfs.clk);
1487 dss_debugfs_remove_file(dss->debugfs.dss);
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +02001488 dss_uninitialize_debugfs(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001489
1490err_pm_runtime_disable:
1491 pm_runtime_disable(&pdev->dev);
Laurent Pinchart360c2152018-02-13 14:00:28 +02001492 dss_uninit_ports(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001493
1494err_uninit_plls:
Laurent Pinchart360c2152018-02-13 14:00:28 +02001495 if (dss->video1_pll)
1496 dss_video_pll_uninit(dss->video1_pll);
1497 if (dss->video2_pll)
1498 dss_video_pll_uninit(dss->video2_pll);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001499
1500err_put_clocks:
Laurent Pinchart360c2152018-02-13 14:00:28 +02001501 dss_put_clocks(dss);
1502
1503err_free_dss:
1504 kfree(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001505
1506 return r;
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001507}
1508
1509static int dss_remove(struct platform_device *pdev)
1510{
Laurent Pinchart360c2152018-02-13 14:00:28 +02001511 struct dss_device *dss = platform_get_drvdata(pdev);
1512
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001513 component_master_del(&pdev->dev, &dss_component_ops);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001514
Laurent Pinchartf33656e2018-02-13 14:00:29 +02001515 dss_debugfs_remove_file(dss->debugfs.clk);
1516 dss_debugfs_remove_file(dss->debugfs.dss);
Laurent Pinchart1c4b92e2018-02-13 14:00:31 +02001517 dss_uninitialize_debugfs(dss);
Laurent Pinchart11765d12017-08-05 01:44:01 +03001518
Laurent Pinchart215003b2018-02-11 15:07:44 +02001519 pm_runtime_disable(&pdev->dev);
1520
Laurent Pinchart360c2152018-02-13 14:00:28 +02001521 dss_uninit_ports(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001522
Laurent Pinchart360c2152018-02-13 14:00:28 +02001523 if (dss->video1_pll)
1524 dss_video_pll_uninit(dss->video1_pll);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001525
Laurent Pinchart360c2152018-02-13 14:00:28 +02001526 if (dss->video2_pll)
1527 dss_video_pll_uninit(dss->video2_pll);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001528
Laurent Pinchart360c2152018-02-13 14:00:28 +02001529 dss_put_clocks(dss);
1530
1531 kfree(dss);
Laurent Pinchart215003b2018-02-11 15:07:44 +02001532
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001533 return 0;
1534}
1535
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001536static void dss_shutdown(struct platform_device *pdev)
1537{
1538 struct omap_dss_device *dssdev = NULL;
1539
1540 DSSDBG("shutdown\n");
1541
1542 for_each_dss_dev(dssdev) {
1543 if (!dssdev->driver)
1544 continue;
1545
1546 if (dssdev->state == OMAP_DSS_DISPLAY_ACTIVE)
1547 dssdev->driver->disable(dssdev);
1548 }
1549}
1550
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001551static int dss_runtime_suspend(struct device *dev)
1552{
Laurent Pinchart360c2152018-02-13 14:00:28 +02001553 struct dss_device *dss = dev_get_drvdata(dev);
1554
1555 dss_save_context(dss);
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001556 dss_set_min_bus_tput(dev, 0);
Dave Gerlach5038bb82014-10-31 16:28:57 -05001557
1558 pinctrl_pm_select_sleep_state(dev);
1559
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001560 return 0;
1561}
1562
1563static int dss_runtime_resume(struct device *dev)
1564{
Laurent Pinchart360c2152018-02-13 14:00:28 +02001565 struct dss_device *dss = dev_get_drvdata(dev);
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001566 int r;
Dave Gerlach5038bb82014-10-31 16:28:57 -05001567
1568 pinctrl_pm_select_default_state(dev);
1569
Tomi Valkeinena8081d32012-03-08 12:52:38 +02001570 /*
1571 * Set an arbitrarily high tput request to ensure OPP100.
1572 * What we should really do is to make a request to stay in OPP100,
1573 * without any tput requirements, but that is not currently possible
1574 * via the PM layer.
1575 */
1576
1577 r = dss_set_min_bus_tput(dev, 1000000000);
1578 if (r)
1579 return r;
1580
Laurent Pinchart360c2152018-02-13 14:00:28 +02001581 dss_restore_context(dss);
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001582 return 0;
1583}
1584
1585static const struct dev_pm_ops dss_pm_ops = {
1586 .runtime_suspend = dss_runtime_suspend,
1587 .runtime_resume = dss_runtime_resume,
1588};
1589
Andrew F. Davisd66c36a2017-12-05 14:29:32 -06001590struct platform_driver omap_dsshw_driver = {
Tomi Valkeinen736e60d2015-06-04 15:22:23 +03001591 .probe = dss_probe,
1592 .remove = dss_remove,
Laurent Pinchart74592ee2017-08-05 01:44:02 +03001593 .shutdown = dss_shutdown,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001594 .driver = {
1595 .name = "omapdss_dss",
Tomi Valkeinen4fbafaf2011-05-27 10:52:19 +03001596 .pm = &dss_pm_ops,
Tomi Valkeinen2ecef242013-12-16 15:13:24 +02001597 .of_match_table = dss_of_match,
Tomi Valkeinen422ccbd2014-10-16 09:54:25 +03001598 .suppress_bind_attrs = true,
Senthilvadivu Guruswamy96c401b2011-01-24 06:21:57 +00001599 },
1600};